blob: 2609a244edd1f67a8970d85bb668b8c5085b3b1b [file] [log] [blame]
Jani Nikula7c10a2b2014-10-27 16:26:43 +02001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 */
23
24#include <linux/kernel.h>
Imre Deak58fddc22015-01-08 17:54:14 +020025#include <linux/component.h>
26#include <drm/i915_component.h>
27#include "intel_drv.h"
Jani Nikula7c10a2b2014-10-27 16:26:43 +020028
29#include <drm/drmP.h>
30#include <drm/drm_edid.h>
Jani Nikula7c10a2b2014-10-27 16:26:43 +020031#include "i915_drv.h"
32
Jani Nikula28855d22014-10-27 16:27:00 +020033/**
34 * DOC: High Definition Audio over HDMI and Display Port
35 *
36 * The graphics and audio drivers together support High Definition Audio over
37 * HDMI and Display Port. The audio programming sequences are divided into audio
38 * codec and controller enable and disable sequences. The graphics driver
39 * handles the audio codec sequences, while the audio driver handles the audio
40 * controller sequences.
41 *
42 * The disable sequences must be performed before disabling the transcoder or
43 * port. The enable sequences may only be performed after enabling the
Jani Nikula3e6da4a2015-07-02 16:05:27 +030044 * transcoder and port, and after completed link training. Therefore the audio
45 * enable/disable sequences are part of the modeset sequence.
Jani Nikula28855d22014-10-27 16:27:00 +020046 *
47 * The codec and controller sequences could be done either parallel or serial,
48 * but generally the ELDV/PD change in the codec sequence indicates to the audio
49 * driver that the controller sequence should start. Indeed, most of the
50 * co-operation between the graphics and audio drivers is handled via audio
51 * related registers. (The notable exception is the power management, not
52 * covered here.)
Libin Yangcb422612015-10-01 17:01:09 +080053 *
54 * The struct i915_audio_component is used to interact between the graphics
55 * and audio drivers. The struct i915_audio_component_ops *ops in it is
56 * defined in graphics driver and called in audio driver. The
57 * struct i915_audio_component_audio_ops *audio_ops is called from i915 driver.
Jani Nikula28855d22014-10-27 16:27:00 +020058 */
59
Jani Nikula87fcb2a2014-10-27 16:26:44 +020060static const struct {
Jani Nikula7c10a2b2014-10-27 16:26:43 +020061 int clock;
62 u32 config;
63} hdmi_audio_clock[] = {
64 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
65 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
66 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
67 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
68 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
69 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
70 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
71 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
72 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
73 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
74};
75
Libin Yang4a21ef72015-09-02 14:11:39 +080076/* HDMI N/CTS table */
77#define TMDS_297M 297000
78#define TMDS_296M DIV_ROUND_UP(297000 * 1000, 1001)
79static const struct {
80 int sample_rate;
81 int clock;
82 int n;
83 int cts;
84} aud_ncts[] = {
85 { 44100, TMDS_296M, 4459, 234375 },
86 { 44100, TMDS_297M, 4704, 247500 },
87 { 48000, TMDS_296M, 5824, 281250 },
88 { 48000, TMDS_297M, 5120, 247500 },
89 { 32000, TMDS_296M, 5824, 421875 },
90 { 32000, TMDS_297M, 3072, 222750 },
91 { 88200, TMDS_296M, 8918, 234375 },
92 { 88200, TMDS_297M, 9408, 247500 },
93 { 96000, TMDS_296M, 11648, 281250 },
94 { 96000, TMDS_297M, 10240, 247500 },
95 { 176400, TMDS_296M, 17836, 234375 },
96 { 176400, TMDS_297M, 18816, 247500 },
97 { 192000, TMDS_296M, 23296, 281250 },
98 { 192000, TMDS_297M, 20480, 247500 },
99};
100
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200101/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
Ville Syrjälä5e7234c2015-09-25 16:37:43 +0300102static u32 audio_config_hdmi_pixel_clock(const struct drm_display_mode *adjusted_mode)
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200103{
104 int i;
105
106 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
Ville Syrjäläaad941d2015-09-25 16:38:56 +0300107 if (adjusted_mode->crtc_clock == hdmi_audio_clock[i].clock)
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200108 break;
109 }
110
111 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
Ville Syrjälä5e7234c2015-09-25 16:37:43 +0300112 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n",
Ville Syrjäläaad941d2015-09-25 16:38:56 +0300113 adjusted_mode->crtc_clock);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200114 i = 1;
115 }
116
117 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
118 hdmi_audio_clock[i].clock,
119 hdmi_audio_clock[i].config);
120
121 return hdmi_audio_clock[i].config;
122}
123
Libin Yang4a21ef72015-09-02 14:11:39 +0800124static int audio_config_get_n(const struct drm_display_mode *mode, int rate)
125{
126 int i;
127
128 for (i = 0; i < ARRAY_SIZE(aud_ncts); i++) {
129 if ((rate == aud_ncts[i].sample_rate) &&
130 (mode->clock == aud_ncts[i].clock)) {
131 return aud_ncts[i].n;
132 }
133 }
134 return 0;
135}
136
Libin Yang7e8275c2015-09-25 09:36:12 +0800137static uint32_t audio_config_setup_n_reg(int n, uint32_t val)
138{
139 int n_low, n_up;
140 uint32_t tmp = val;
141
142 n_low = n & 0xfff;
143 n_up = (n >> 12) & 0xff;
144 tmp &= ~(AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK);
145 tmp |= ((n_up << AUD_CONFIG_UPPER_N_SHIFT) |
146 (n_low << AUD_CONFIG_LOWER_N_SHIFT) |
147 AUD_CONFIG_N_PROG_ENABLE);
148 return tmp;
149}
150
Libin Yang4a21ef72015-09-02 14:11:39 +0800151/* check whether N/CTS/M need be set manually */
152static bool audio_rate_need_prog(struct intel_crtc *crtc,
Takashi Iwai87f77ef2015-09-30 09:39:01 +0200153 const struct drm_display_mode *mode)
Libin Yang4a21ef72015-09-02 14:11:39 +0800154{
155 if (((mode->clock == TMDS_297M) ||
156 (mode->clock == TMDS_296M)) &&
157 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
158 return true;
159 else
160 return false;
161}
162
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200163static bool intel_eld_uptodate(struct drm_connector *connector,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200164 i915_reg_t reg_eldv, uint32_t bits_eldv,
165 i915_reg_t reg_elda, uint32_t bits_elda,
166 i915_reg_t reg_edid)
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200167{
168 struct drm_i915_private *dev_priv = connector->dev->dev_private;
169 uint8_t *eld = connector->eld;
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200170 uint32_t tmp;
171 int i;
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200172
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200173 tmp = I915_READ(reg_eldv);
174 tmp &= bits_eldv;
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200175
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200176 if (!tmp)
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200177 return false;
178
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200179 tmp = I915_READ(reg_elda);
180 tmp &= ~bits_elda;
181 I915_WRITE(reg_elda, tmp);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200182
Jani Nikula938fd8a2014-10-28 16:20:48 +0200183 for (i = 0; i < drm_eld_size(eld) / 4; i++)
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200184 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
185 return false;
186
187 return true;
188}
189
Jani Nikula76d8d3e2014-10-27 16:26:57 +0200190static void g4x_audio_codec_disable(struct intel_encoder *encoder)
191{
192 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
193 uint32_t eldv, tmp;
194
195 DRM_DEBUG_KMS("Disable audio codec\n");
196
197 tmp = I915_READ(G4X_AUD_VID_DID);
198 if (tmp == INTEL_AUDIO_DEVBLC || tmp == INTEL_AUDIO_DEVCL)
199 eldv = G4X_ELDV_DEVCL_DEVBLC;
200 else
201 eldv = G4X_ELDV_DEVCTG;
202
203 /* Invalidate ELD */
204 tmp = I915_READ(G4X_AUD_CNTL_ST);
205 tmp &= ~eldv;
206 I915_WRITE(G4X_AUD_CNTL_ST, tmp);
207}
208
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200209static void g4x_audio_codec_enable(struct drm_connector *connector,
210 struct intel_encoder *encoder,
Ville Syrjälä5e7234c2015-09-25 16:37:43 +0300211 const struct drm_display_mode *adjusted_mode)
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200212{
213 struct drm_i915_private *dev_priv = connector->dev->dev_private;
214 uint8_t *eld = connector->eld;
215 uint32_t eldv;
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200216 uint32_t tmp;
217 int len, i;
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200218
Jani Nikulad5ee08d2014-10-27 16:26:58 +0200219 DRM_DEBUG_KMS("Enable audio codec, %u bytes ELD\n", eld[2]);
220
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200221 tmp = I915_READ(G4X_AUD_VID_DID);
222 if (tmp == INTEL_AUDIO_DEVBLC || tmp == INTEL_AUDIO_DEVCL)
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200223 eldv = G4X_ELDV_DEVCL_DEVBLC;
224 else
225 eldv = G4X_ELDV_DEVCTG;
226
227 if (intel_eld_uptodate(connector,
228 G4X_AUD_CNTL_ST, eldv,
Jani Nikulac46f1112014-10-27 16:26:52 +0200229 G4X_AUD_CNTL_ST, G4X_ELD_ADDR_MASK,
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200230 G4X_HDMIW_HDMIEDID))
231 return;
232
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200233 tmp = I915_READ(G4X_AUD_CNTL_ST);
Jani Nikulac46f1112014-10-27 16:26:52 +0200234 tmp &= ~(eldv | G4X_ELD_ADDR_MASK);
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200235 len = (tmp >> 9) & 0x1f; /* ELD buffer size */
236 I915_WRITE(G4X_AUD_CNTL_ST, tmp);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200237
Jani Nikula938fd8a2014-10-28 16:20:48 +0200238 len = min(drm_eld_size(eld) / 4, len);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200239 DRM_DEBUG_DRIVER("ELD size %d\n", len);
240 for (i = 0; i < len; i++)
241 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
242
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200243 tmp = I915_READ(G4X_AUD_CNTL_ST);
244 tmp |= eldv;
245 I915_WRITE(G4X_AUD_CNTL_ST, tmp);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200246}
247
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200248static void hsw_audio_codec_disable(struct intel_encoder *encoder)
249{
Jani Nikula5fad84a2014-11-04 10:30:23 +0200250 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
251 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
252 enum pipe pipe = intel_crtc->pipe;
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200253 uint32_t tmp;
254
Jani Nikula5fad84a2014-11-04 10:30:23 +0200255 DRM_DEBUG_KMS("Disable audio codec on pipe %c\n", pipe_name(pipe));
256
Libin Yang4a21ef72015-09-02 14:11:39 +0800257 mutex_lock(&dev_priv->av_mutex);
258
Jani Nikula5fad84a2014-11-04 10:30:23 +0200259 /* Disable timestamps */
260 tmp = I915_READ(HSW_AUD_CFG(pipe));
261 tmp &= ~AUD_CONFIG_N_VALUE_INDEX;
262 tmp |= AUD_CONFIG_N_PROG_ENABLE;
263 tmp &= ~AUD_CONFIG_UPPER_N_MASK;
264 tmp &= ~AUD_CONFIG_LOWER_N_MASK;
265 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DISPLAYPORT))
266 tmp |= AUD_CONFIG_N_VALUE_INDEX;
267 I915_WRITE(HSW_AUD_CFG(pipe), tmp);
268
269 /* Invalidate ELD */
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200270 tmp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
Jani Nikula82910ac2014-10-27 16:26:59 +0200271 tmp &= ~AUDIO_ELD_VALID(pipe);
Jani Nikulaeb45fa02014-11-18 12:11:29 +0200272 tmp &= ~AUDIO_OUTPUT_ENABLE(pipe);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200273 I915_WRITE(HSW_AUD_PIN_ELD_CP_VLD, tmp);
Libin Yang4a21ef72015-09-02 14:11:39 +0800274
275 mutex_unlock(&dev_priv->av_mutex);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200276}
277
278static void hsw_audio_codec_enable(struct drm_connector *connector,
279 struct intel_encoder *encoder,
Ville Syrjälä5e7234c2015-09-25 16:37:43 +0300280 const struct drm_display_mode *adjusted_mode)
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200281{
282 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Jani Nikula820d2d72014-10-27 16:26:47 +0200283 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Jani Nikula5fad84a2014-11-04 10:30:23 +0200284 enum pipe pipe = intel_crtc->pipe;
Libin Yang7e8275c2015-09-25 09:36:12 +0800285 struct i915_audio_component *acomp = dev_priv->audio_component;
Jani Nikula5fad84a2014-11-04 10:30:23 +0200286 const uint8_t *eld = connector->eld;
Libin Yang7e8275c2015-09-25 09:36:12 +0800287 struct intel_digital_port *intel_dig_port =
288 enc_to_dig_port(&encoder->base);
289 enum port port = intel_dig_port->port;
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200290 uint32_t tmp;
291 int len, i;
Libin Yang7e8275c2015-09-25 09:36:12 +0800292 int n, rate;
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200293
Jani Nikula5fad84a2014-11-04 10:30:23 +0200294 DRM_DEBUG_KMS("Enable audio codec on pipe %c, %u bytes ELD\n",
Jani Nikula938fd8a2014-10-28 16:20:48 +0200295 pipe_name(pipe), drm_eld_size(eld));
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200296
Libin Yang4a21ef72015-09-02 14:11:39 +0800297 mutex_lock(&dev_priv->av_mutex);
298
Jani Nikula5fad84a2014-11-04 10:30:23 +0200299 /* Enable audio presence detect, invalidate ELD */
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200300 tmp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
Jani Nikula82910ac2014-10-27 16:26:59 +0200301 tmp |= AUDIO_OUTPUT_ENABLE(pipe);
302 tmp &= ~AUDIO_ELD_VALID(pipe);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200303 I915_WRITE(HSW_AUD_PIN_ELD_CP_VLD, tmp);
Jani Nikula5fad84a2014-11-04 10:30:23 +0200304
305 /*
306 * FIXME: We're supposed to wait for vblank here, but we have vblanks
307 * disabled during the mode set. The proper fix would be to push the
308 * rest of the setup into a vblank work item, queued here, but the
309 * infrastructure is not there yet.
310 */
311
312 /* Reset ELD write address */
313 tmp = I915_READ(HSW_AUD_DIP_ELD_CTRL(pipe));
314 tmp &= ~IBX_ELD_ADDRESS_MASK;
315 I915_WRITE(HSW_AUD_DIP_ELD_CTRL(pipe), tmp);
316
317 /* Up to 84 bytes of hw ELD buffer */
Jani Nikula938fd8a2014-10-28 16:20:48 +0200318 len = min(drm_eld_size(eld), 84);
319 for (i = 0; i < len / 4; i++)
Jani Nikula5fad84a2014-11-04 10:30:23 +0200320 I915_WRITE(HSW_AUD_EDID_DATA(pipe), *((uint32_t *)eld + i));
321
322 /* ELD valid */
323 tmp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
Jani Nikula82910ac2014-10-27 16:26:59 +0200324 tmp |= AUDIO_ELD_VALID(pipe);
Jani Nikula5fad84a2014-11-04 10:30:23 +0200325 I915_WRITE(HSW_AUD_PIN_ELD_CP_VLD, tmp);
326
327 /* Enable timestamps */
328 tmp = I915_READ(HSW_AUD_CFG(pipe));
329 tmp &= ~AUD_CONFIG_N_VALUE_INDEX;
Jani Nikula5fad84a2014-11-04 10:30:23 +0200330 tmp &= ~AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK;
331 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DISPLAYPORT))
332 tmp |= AUD_CONFIG_N_VALUE_INDEX;
333 else
Ville Syrjälä5e7234c2015-09-25 16:37:43 +0300334 tmp |= audio_config_hdmi_pixel_clock(adjusted_mode);
Libin Yang7e8275c2015-09-25 09:36:12 +0800335
336 tmp &= ~AUD_CONFIG_N_PROG_ENABLE;
Daniel Vetter28446592015-10-07 15:34:15 +0200337 if (audio_rate_need_prog(intel_crtc, adjusted_mode)) {
Libin Yang7e8275c2015-09-25 09:36:12 +0800338 if (!acomp)
339 rate = 0;
340 else if (port >= PORT_A && port <= PORT_E)
341 rate = acomp->aud_sample_rate[port];
342 else {
343 DRM_ERROR("invalid port: %d\n", port);
344 rate = 0;
345 }
Daniel Vetter28446592015-10-07 15:34:15 +0200346 n = audio_config_get_n(adjusted_mode, rate);
Libin Yang7e8275c2015-09-25 09:36:12 +0800347 if (n != 0)
348 tmp = audio_config_setup_n_reg(n, tmp);
349 else
350 DRM_DEBUG_KMS("no suitable N value is found\n");
351 }
352
Jani Nikula5fad84a2014-11-04 10:30:23 +0200353 I915_WRITE(HSW_AUD_CFG(pipe), tmp);
Libin Yang4a21ef72015-09-02 14:11:39 +0800354
355 mutex_unlock(&dev_priv->av_mutex);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200356}
357
Jani Nikula495a5bb2014-10-27 16:26:55 +0200358static void ilk_audio_codec_disable(struct intel_encoder *encoder)
359{
360 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
361 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
362 struct intel_digital_port *intel_dig_port =
363 enc_to_dig_port(&encoder->base);
364 enum port port = intel_dig_port->port;
365 enum pipe pipe = intel_crtc->pipe;
366 uint32_t tmp, eldv;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200367 i915_reg_t aud_config, aud_cntrl_st2;
Jani Nikula495a5bb2014-10-27 16:26:55 +0200368
369 DRM_DEBUG_KMS("Disable audio codec on port %c, pipe %c\n",
370 port_name(port), pipe_name(pipe));
371
Jani Nikulad3902c32015-05-04 17:20:49 +0300372 if (WARN_ON(port == PORT_A))
373 return;
374
Jani Nikula495a5bb2014-10-27 16:26:55 +0200375 if (HAS_PCH_IBX(dev_priv->dev)) {
376 aud_config = IBX_AUD_CFG(pipe);
377 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
378 } else if (IS_VALLEYVIEW(dev_priv)) {
379 aud_config = VLV_AUD_CFG(pipe);
380 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
381 } else {
382 aud_config = CPT_AUD_CFG(pipe);
383 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
384 }
385
386 /* Disable timestamps */
387 tmp = I915_READ(aud_config);
388 tmp &= ~AUD_CONFIG_N_VALUE_INDEX;
389 tmp |= AUD_CONFIG_N_PROG_ENABLE;
390 tmp &= ~AUD_CONFIG_UPPER_N_MASK;
391 tmp &= ~AUD_CONFIG_LOWER_N_MASK;
392 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DISPLAYPORT))
393 tmp |= AUD_CONFIG_N_VALUE_INDEX;
394 I915_WRITE(aud_config, tmp);
395
Jani Nikulad3902c32015-05-04 17:20:49 +0300396 eldv = IBX_ELD_VALID(port);
Jani Nikula495a5bb2014-10-27 16:26:55 +0200397
398 /* Invalidate ELD */
399 tmp = I915_READ(aud_cntrl_st2);
400 tmp &= ~eldv;
401 I915_WRITE(aud_cntrl_st2, tmp);
402}
403
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200404static void ilk_audio_codec_enable(struct drm_connector *connector,
405 struct intel_encoder *encoder,
Ville Syrjälä5e7234c2015-09-25 16:37:43 +0300406 const struct drm_display_mode *adjusted_mode)
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200407{
408 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Jani Nikula820d2d72014-10-27 16:26:47 +0200409 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Jani Nikulac6bde932014-11-04 10:31:28 +0200410 struct intel_digital_port *intel_dig_port =
411 enc_to_dig_port(&encoder->base);
412 enum port port = intel_dig_port->port;
413 enum pipe pipe = intel_crtc->pipe;
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200414 uint8_t *eld = connector->eld;
415 uint32_t eldv;
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200416 uint32_t tmp;
417 int len, i;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200418 i915_reg_t hdmiw_hdmiedid, aud_config, aud_cntl_st, aud_cntrl_st2;
Jani Nikulac6bde932014-11-04 10:31:28 +0200419
420 DRM_DEBUG_KMS("Enable audio codec on port %c, pipe %c, %u bytes ELD\n",
Jani Nikula938fd8a2014-10-28 16:20:48 +0200421 port_name(port), pipe_name(pipe), drm_eld_size(eld));
Jani Nikulac6bde932014-11-04 10:31:28 +0200422
Jani Nikulad3902c32015-05-04 17:20:49 +0300423 if (WARN_ON(port == PORT_A))
424 return;
425
Jani Nikulac6bde932014-11-04 10:31:28 +0200426 /*
427 * FIXME: We're supposed to wait for vblank here, but we have vblanks
428 * disabled during the mode set. The proper fix would be to push the
429 * rest of the setup into a vblank work item, queued here, but the
430 * infrastructure is not there yet.
431 */
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200432
433 if (HAS_PCH_IBX(connector->dev)) {
434 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
435 aud_config = IBX_AUD_CFG(pipe);
436 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
437 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
438 } else if (IS_VALLEYVIEW(connector->dev)) {
439 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
440 aud_config = VLV_AUD_CFG(pipe);
441 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
442 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
443 } else {
444 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
445 aud_config = CPT_AUD_CFG(pipe);
446 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
447 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
448 }
449
Jani Nikulad3902c32015-05-04 17:20:49 +0300450 eldv = IBX_ELD_VALID(port);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200451
Jani Nikulac6bde932014-11-04 10:31:28 +0200452 /* Invalidate ELD */
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200453 tmp = I915_READ(aud_cntrl_st2);
454 tmp &= ~eldv;
455 I915_WRITE(aud_cntrl_st2, tmp);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200456
Jani Nikulac6bde932014-11-04 10:31:28 +0200457 /* Reset ELD write address */
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200458 tmp = I915_READ(aud_cntl_st);
Jani Nikulac46f1112014-10-27 16:26:52 +0200459 tmp &= ~IBX_ELD_ADDRESS_MASK;
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200460 I915_WRITE(aud_cntl_st, tmp);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200461
Jani Nikulac6bde932014-11-04 10:31:28 +0200462 /* Up to 84 bytes of hw ELD buffer */
Jani Nikula938fd8a2014-10-28 16:20:48 +0200463 len = min(drm_eld_size(eld), 84);
464 for (i = 0; i < len / 4; i++)
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200465 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
466
Jani Nikulac6bde932014-11-04 10:31:28 +0200467 /* ELD valid */
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200468 tmp = I915_READ(aud_cntrl_st2);
469 tmp |= eldv;
470 I915_WRITE(aud_cntrl_st2, tmp);
Jani Nikulac6bde932014-11-04 10:31:28 +0200471
472 /* Enable timestamps */
473 tmp = I915_READ(aud_config);
474 tmp &= ~AUD_CONFIG_N_VALUE_INDEX;
475 tmp &= ~AUD_CONFIG_N_PROG_ENABLE;
476 tmp &= ~AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK;
477 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DISPLAYPORT))
478 tmp |= AUD_CONFIG_N_VALUE_INDEX;
479 else
Ville Syrjälä5e7234c2015-09-25 16:37:43 +0300480 tmp |= audio_config_hdmi_pixel_clock(adjusted_mode);
Jani Nikulac6bde932014-11-04 10:31:28 +0200481 I915_WRITE(aud_config, tmp);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200482}
483
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200484/**
485 * intel_audio_codec_enable - Enable the audio codec for HD audio
486 * @intel_encoder: encoder on which to enable audio
487 *
488 * The enable sequences may only be performed after enabling the transcoder and
489 * port, and after completed link training.
490 */
491void intel_audio_codec_enable(struct intel_encoder *intel_encoder)
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200492{
Jani Nikula33d1e7c62014-10-27 16:26:46 +0200493 struct drm_encoder *encoder = &intel_encoder->base;
494 struct intel_crtc *crtc = to_intel_crtc(encoder->crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300495 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200496 struct drm_connector *connector;
497 struct drm_device *dev = encoder->dev;
498 struct drm_i915_private *dev_priv = dev->dev_private;
David Henningsson51e1d832015-08-19 10:48:56 +0200499 struct i915_audio_component *acomp = dev_priv->audio_component;
500 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
501 enum port port = intel_dig_port->port;
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200502
Ville Syrjälä9e5a3b52015-09-07 18:22:57 +0300503 connector = drm_select_eld(encoder);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200504 if (!connector)
505 return;
506
507 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
508 connector->base.id,
509 connector->name,
510 connector->encoder->base.id,
511 connector->encoder->name);
512
Jani Nikula6189b032014-10-28 13:53:01 +0200513 /* ELD Conn_Type */
514 connector->eld[5] &= ~(3 << 2);
515 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
516 connector->eld[5] |= (1 << 2);
517
Ville Syrjälä124abe02015-09-08 13:40:45 +0300518 connector->eld[6] = drm_av_sync_delay(connector, adjusted_mode) / 2;
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200519
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200520 if (dev_priv->display.audio_codec_enable)
Ville Syrjälä124abe02015-09-08 13:40:45 +0300521 dev_priv->display.audio_codec_enable(connector, intel_encoder,
522 adjusted_mode);
David Henningsson51e1d832015-08-19 10:48:56 +0200523
524 if (acomp && acomp->audio_ops && acomp->audio_ops->pin_eld_notify)
David Henningssonf0675d42015-09-03 11:51:34 +0200525 acomp->audio_ops->pin_eld_notify(acomp->audio_ops->audio_ptr, (int) port);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200526}
527
528/**
529 * intel_audio_codec_disable - Disable the audio codec for HD audio
Geliang Tang95d0be62015-09-15 06:04:36 -0700530 * @intel_encoder: encoder on which to disable audio
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200531 *
532 * The disable sequences must be performed before disabling the transcoder or
533 * port.
534 */
David Henningsson51e1d832015-08-19 10:48:56 +0200535void intel_audio_codec_disable(struct intel_encoder *intel_encoder)
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200536{
David Henningsson51e1d832015-08-19 10:48:56 +0200537 struct drm_encoder *encoder = &intel_encoder->base;
538 struct drm_device *dev = encoder->dev;
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200539 struct drm_i915_private *dev_priv = dev->dev_private;
David Henningsson51e1d832015-08-19 10:48:56 +0200540 struct i915_audio_component *acomp = dev_priv->audio_component;
541 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
542 enum port port = intel_dig_port->port;
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200543
544 if (dev_priv->display.audio_codec_disable)
David Henningsson51e1d832015-08-19 10:48:56 +0200545 dev_priv->display.audio_codec_disable(intel_encoder);
546
547 if (acomp && acomp->audio_ops && acomp->audio_ops->pin_eld_notify)
David Henningssonf0675d42015-09-03 11:51:34 +0200548 acomp->audio_ops->pin_eld_notify(acomp->audio_ops->audio_ptr, (int) port);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200549}
550
551/**
552 * intel_init_audio - Set up chip specific audio functions
553 * @dev: drm device
554 */
555void intel_init_audio(struct drm_device *dev)
556{
557 struct drm_i915_private *dev_priv = dev->dev_private;
558
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200559 if (IS_G4X(dev)) {
560 dev_priv->display.audio_codec_enable = g4x_audio_codec_enable;
Jani Nikula76d8d3e2014-10-27 16:26:57 +0200561 dev_priv->display.audio_codec_disable = g4x_audio_codec_disable;
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200562 } else if (IS_VALLEYVIEW(dev)) {
563 dev_priv->display.audio_codec_enable = ilk_audio_codec_enable;
Jani Nikula495a5bb2014-10-27 16:26:55 +0200564 dev_priv->display.audio_codec_disable = ilk_audio_codec_disable;
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200565 } else if (IS_HASWELL(dev) || INTEL_INFO(dev)->gen >= 8) {
566 dev_priv->display.audio_codec_enable = hsw_audio_codec_enable;
567 dev_priv->display.audio_codec_disable = hsw_audio_codec_disable;
568 } else if (HAS_PCH_SPLIT(dev)) {
569 dev_priv->display.audio_codec_enable = ilk_audio_codec_enable;
Jani Nikula495a5bb2014-10-27 16:26:55 +0200570 dev_priv->display.audio_codec_disable = ilk_audio_codec_disable;
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200571 }
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200572}
Imre Deak58fddc22015-01-08 17:54:14 +0200573
574static void i915_audio_component_get_power(struct device *dev)
575{
576 intel_display_power_get(dev_to_i915(dev), POWER_DOMAIN_AUDIO);
577}
578
579static void i915_audio_component_put_power(struct device *dev)
580{
581 intel_display_power_put(dev_to_i915(dev), POWER_DOMAIN_AUDIO);
582}
583
Lu, Han632f3ab2015-05-05 09:05:47 +0800584static void i915_audio_component_codec_wake_override(struct device *dev,
585 bool enable)
586{
587 struct drm_i915_private *dev_priv = dev_to_i915(dev);
588 u32 tmp;
589
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700590 if (!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv))
Lu, Han632f3ab2015-05-05 09:05:47 +0800591 return;
592
593 /*
594 * Enable/disable generating the codec wake signal, overriding the
595 * internal logic to generate the codec wake to controller.
596 */
597 tmp = I915_READ(HSW_AUD_CHICKENBIT);
598 tmp &= ~SKL_AUD_CODEC_WAKE_SIGNAL;
599 I915_WRITE(HSW_AUD_CHICKENBIT, tmp);
600 usleep_range(1000, 1500);
601
602 if (enable) {
603 tmp = I915_READ(HSW_AUD_CHICKENBIT);
604 tmp |= SKL_AUD_CODEC_WAKE_SIGNAL;
605 I915_WRITE(HSW_AUD_CHICKENBIT, tmp);
606 usleep_range(1000, 1500);
607 }
608}
609
Imre Deak58fddc22015-01-08 17:54:14 +0200610/* Get CDCLK in kHz */
611static int i915_audio_component_get_cdclk_freq(struct device *dev)
612{
613 struct drm_i915_private *dev_priv = dev_to_i915(dev);
614 int ret;
615
616 if (WARN_ON_ONCE(!HAS_DDI(dev_priv)))
617 return -ENODEV;
618
619 intel_display_power_get(dev_priv, POWER_DOMAIN_AUDIO);
Ville Syrjälä1652d192015-03-31 14:12:01 +0300620 ret = dev_priv->display.get_display_clock_speed(dev_priv->dev);
621
Imre Deak58fddc22015-01-08 17:54:14 +0200622 intel_display_power_put(dev_priv, POWER_DOMAIN_AUDIO);
623
624 return ret;
625}
626
Libin Yang4a21ef72015-09-02 14:11:39 +0800627static int i915_audio_component_sync_audio_rate(struct device *dev,
628 int port, int rate)
629{
630 struct drm_i915_private *dev_priv = dev_to_i915(dev);
631 struct drm_device *drm_dev = dev_priv->dev;
632 struct intel_encoder *intel_encoder;
633 struct intel_digital_port *intel_dig_port;
634 struct intel_crtc *crtc;
635 struct drm_display_mode *mode;
Libin Yang7e8275c2015-09-25 09:36:12 +0800636 struct i915_audio_component *acomp = dev_priv->audio_component;
Libin Yang4a21ef72015-09-02 14:11:39 +0800637 enum pipe pipe = -1;
638 u32 tmp;
Libin Yang7e8275c2015-09-25 09:36:12 +0800639 int n;
Libin Yang4a21ef72015-09-02 14:11:39 +0800640
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700641 /* HSW, BDW, SKL, KBL need this fix */
Libin Yang4a21ef72015-09-02 14:11:39 +0800642 if (!IS_SKYLAKE(dev_priv) &&
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700643 !IS_KABYLAKE(dev_priv) &&
644 !IS_BROADWELL(dev_priv) &&
645 !IS_HASWELL(dev_priv))
Libin Yang4a21ef72015-09-02 14:11:39 +0800646 return 0;
647
648 mutex_lock(&dev_priv->av_mutex);
649 /* 1. get the pipe */
650 for_each_intel_encoder(drm_dev, intel_encoder) {
651 if (intel_encoder->type != INTEL_OUTPUT_HDMI)
652 continue;
653 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
654 if (port == intel_dig_port->port) {
655 crtc = to_intel_crtc(intel_encoder->base.crtc);
656 if (!crtc) {
657 DRM_DEBUG_KMS("%s: crtc is NULL\n", __func__);
658 continue;
659 }
660 pipe = crtc->pipe;
661 break;
662 }
663 }
664
665 if (pipe == INVALID_PIPE) {
666 DRM_DEBUG_KMS("no pipe for the port %c\n", port_name(port));
667 mutex_unlock(&dev_priv->av_mutex);
668 return -ENODEV;
669 }
670 DRM_DEBUG_KMS("pipe %c connects port %c\n",
671 pipe_name(pipe), port_name(port));
672 mode = &crtc->config->base.adjusted_mode;
673
Libin Yang7e8275c2015-09-25 09:36:12 +0800674 /* port must be valid now, otherwise the pipe will be invalid */
675 acomp->aud_sample_rate[port] = rate;
676
Libin Yang4a21ef72015-09-02 14:11:39 +0800677 /* 2. check whether to set the N/CTS/M manually or not */
678 if (!audio_rate_need_prog(crtc, mode)) {
679 tmp = I915_READ(HSW_AUD_CFG(pipe));
680 tmp &= ~AUD_CONFIG_N_PROG_ENABLE;
681 I915_WRITE(HSW_AUD_CFG(pipe), tmp);
682 mutex_unlock(&dev_priv->av_mutex);
683 return 0;
684 }
685
686 n = audio_config_get_n(mode, rate);
687 if (n == 0) {
688 DRM_DEBUG_KMS("Using automatic mode for N value on port %c\n",
689 port_name(port));
690 tmp = I915_READ(HSW_AUD_CFG(pipe));
691 tmp &= ~AUD_CONFIG_N_PROG_ENABLE;
692 I915_WRITE(HSW_AUD_CFG(pipe), tmp);
693 mutex_unlock(&dev_priv->av_mutex);
694 return 0;
695 }
Libin Yang4a21ef72015-09-02 14:11:39 +0800696
Libin Yang7e8275c2015-09-25 09:36:12 +0800697 /* 3. set the N/CTS/M */
Libin Yang4a21ef72015-09-02 14:11:39 +0800698 tmp = I915_READ(HSW_AUD_CFG(pipe));
Libin Yang7e8275c2015-09-25 09:36:12 +0800699 tmp = audio_config_setup_n_reg(n, tmp);
Libin Yang4a21ef72015-09-02 14:11:39 +0800700 I915_WRITE(HSW_AUD_CFG(pipe), tmp);
701
702 mutex_unlock(&dev_priv->av_mutex);
703 return 0;
704}
705
Imre Deak58fddc22015-01-08 17:54:14 +0200706static const struct i915_audio_component_ops i915_audio_component_ops = {
707 .owner = THIS_MODULE,
708 .get_power = i915_audio_component_get_power,
709 .put_power = i915_audio_component_put_power,
Lu, Han632f3ab2015-05-05 09:05:47 +0800710 .codec_wake_override = i915_audio_component_codec_wake_override,
Imre Deak58fddc22015-01-08 17:54:14 +0200711 .get_cdclk_freq = i915_audio_component_get_cdclk_freq,
Libin Yang4a21ef72015-09-02 14:11:39 +0800712 .sync_audio_rate = i915_audio_component_sync_audio_rate,
Imre Deak58fddc22015-01-08 17:54:14 +0200713};
714
715static int i915_audio_component_bind(struct device *i915_dev,
716 struct device *hda_dev, void *data)
717{
718 struct i915_audio_component *acomp = data;
David Henningsson51e1d832015-08-19 10:48:56 +0200719 struct drm_i915_private *dev_priv = dev_to_i915(i915_dev);
Libin Yang7e8275c2015-09-25 09:36:12 +0800720 int i;
Imre Deak58fddc22015-01-08 17:54:14 +0200721
722 if (WARN_ON(acomp->ops || acomp->dev))
723 return -EEXIST;
724
David Henningssond5f362a2015-09-03 11:51:35 +0200725 drm_modeset_lock_all(dev_priv->dev);
Imre Deak58fddc22015-01-08 17:54:14 +0200726 acomp->ops = &i915_audio_component_ops;
727 acomp->dev = i915_dev;
Libin Yang7e8275c2015-09-25 09:36:12 +0800728 BUILD_BUG_ON(MAX_PORTS != I915_MAX_PORTS);
729 for (i = 0; i < ARRAY_SIZE(acomp->aud_sample_rate); i++)
730 acomp->aud_sample_rate[i] = 0;
David Henningsson51e1d832015-08-19 10:48:56 +0200731 dev_priv->audio_component = acomp;
David Henningssond5f362a2015-09-03 11:51:35 +0200732 drm_modeset_unlock_all(dev_priv->dev);
Imre Deak58fddc22015-01-08 17:54:14 +0200733
734 return 0;
735}
736
737static void i915_audio_component_unbind(struct device *i915_dev,
738 struct device *hda_dev, void *data)
739{
740 struct i915_audio_component *acomp = data;
David Henningsson51e1d832015-08-19 10:48:56 +0200741 struct drm_i915_private *dev_priv = dev_to_i915(i915_dev);
Imre Deak58fddc22015-01-08 17:54:14 +0200742
David Henningssond5f362a2015-09-03 11:51:35 +0200743 drm_modeset_lock_all(dev_priv->dev);
Imre Deak58fddc22015-01-08 17:54:14 +0200744 acomp->ops = NULL;
745 acomp->dev = NULL;
David Henningsson51e1d832015-08-19 10:48:56 +0200746 dev_priv->audio_component = NULL;
David Henningssond5f362a2015-09-03 11:51:35 +0200747 drm_modeset_unlock_all(dev_priv->dev);
Imre Deak58fddc22015-01-08 17:54:14 +0200748}
749
750static const struct component_ops i915_audio_component_bind_ops = {
751 .bind = i915_audio_component_bind,
752 .unbind = i915_audio_component_unbind,
753};
754
755/**
756 * i915_audio_component_init - initialize and register the audio component
757 * @dev_priv: i915 device instance
758 *
759 * This will register with the component framework a child component which
760 * will bind dynamically to the snd_hda_intel driver's corresponding master
761 * component when the latter is registered. During binding the child
762 * initializes an instance of struct i915_audio_component which it receives
763 * from the master. The master can then start to use the interface defined by
764 * this struct. Each side can break the binding at any point by deregistering
765 * its own component after which each side's component unbind callback is
766 * called.
767 *
768 * We ignore any error during registration and continue with reduced
769 * functionality (i.e. without HDMI audio).
770 */
771void i915_audio_component_init(struct drm_i915_private *dev_priv)
772{
773 int ret;
774
775 ret = component_add(dev_priv->dev->dev, &i915_audio_component_bind_ops);
776 if (ret < 0) {
777 DRM_ERROR("failed to add audio component (%d)\n", ret);
778 /* continue with reduced functionality */
779 return;
780 }
781
782 dev_priv->audio_component_registered = true;
783}
784
785/**
786 * i915_audio_component_cleanup - deregister the audio component
787 * @dev_priv: i915 device instance
788 *
789 * Deregisters the audio component, breaking any existing binding to the
790 * corresponding snd_hda_intel driver's master component.
791 */
792void i915_audio_component_cleanup(struct drm_i915_private *dev_priv)
793{
794 if (!dev_priv->audio_component_registered)
795 return;
796
797 component_del(dev_priv->dev->dev, &i915_audio_component_bind_ops);
798 dev_priv->audio_component_registered = false;
799}