blob: 0138550dc80681c4d0dde2b5e6d7977fd048338d [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * File: msi.c
3 * Purpose: PCI Message Signaled Interrupt (MSI)
4 *
5 * Copyright (C) 2003-2004 Intel
6 * Copyright (C) Tom Long Nguyen (tom.l.nguyen@intel.com)
7 */
8
Eric W. Biederman1ce03372006-10-04 02:16:41 -07009#include <linux/err.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070010#include <linux/mm.h>
11#include <linux/irq.h>
12#include <linux/interrupt.h>
13#include <linux/init.h>
Paul Gortmaker363c75d2011-05-27 09:37:25 -040014#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/ioport.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <linux/pci.h>
17#include <linux/proc_fs.h>
Eric W. Biederman3b7d1922006-10-04 02:16:59 -070018#include <linux/msi.h>
Dan Williams4fdadeb2007-04-26 18:21:38 -070019#include <linux/smp.h>
Hidetoshi Seto500559a2009-08-10 10:14:15 +090020#include <linux/errno.h>
21#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090022#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070023
24#include "pci.h"
25#include "msi.h"
26
Linus Torvalds1da177e2005-04-16 15:20:36 -070027static int pci_msi_enable = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010029/* Arch hooks */
30
Michael Ellerman11df1f02009-01-19 11:31:00 +110031#ifndef arch_msi_check_device
32int arch_msi_check_device(struct pci_dev *dev, int nvec, int type)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010033{
34 return 0;
35}
Michael Ellerman11df1f02009-01-19 11:31:00 +110036#endif
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010037
Michael Ellerman11df1f02009-01-19 11:31:00 +110038#ifndef arch_setup_msi_irqs
Thomas Gleixner1525bf02010-10-06 16:05:35 -040039# define arch_setup_msi_irqs default_setup_msi_irqs
40# define HAVE_DEFAULT_MSI_SETUP_IRQS
41#endif
42
43#ifdef HAVE_DEFAULT_MSI_SETUP_IRQS
44int default_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010045{
46 struct msi_desc *entry;
47 int ret;
48
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -040049 /*
50 * If an architecture wants to support multiple MSI, it needs to
51 * override arch_setup_msi_irqs()
52 */
53 if (type == PCI_CAP_ID_MSI && nvec > 1)
54 return 1;
55
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010056 list_for_each_entry(entry, &dev->msi_list, list) {
57 ret = arch_setup_msi_irq(dev, entry);
Michael Ellermanb5fbf532009-02-11 22:27:02 +110058 if (ret < 0)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010059 return ret;
Michael Ellermanb5fbf532009-02-11 22:27:02 +110060 if (ret > 0)
61 return -ENOSPC;
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010062 }
63
64 return 0;
65}
Michael Ellerman11df1f02009-01-19 11:31:00 +110066#endif
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010067
Michael Ellerman11df1f02009-01-19 11:31:00 +110068#ifndef arch_teardown_msi_irqs
Thomas Gleixner1525bf02010-10-06 16:05:35 -040069# define arch_teardown_msi_irqs default_teardown_msi_irqs
70# define HAVE_DEFAULT_MSI_TEARDOWN_IRQS
71#endif
72
73#ifdef HAVE_DEFAULT_MSI_TEARDOWN_IRQS
74void default_teardown_msi_irqs(struct pci_dev *dev)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010075{
76 struct msi_desc *entry;
77
78 list_for_each_entry(entry, &dev->msi_list, list) {
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -040079 int i, nvec;
80 if (entry->irq == 0)
81 continue;
82 nvec = 1 << entry->msi_attrib.multiple;
83 for (i = 0; i < nvec; i++)
84 arch_teardown_msi_irq(entry->irq + i);
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010085 }
86}
Michael Ellerman11df1f02009-01-19 11:31:00 +110087#endif
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010088
Konrad Rzeszutek Wilk76ccc292011-12-16 17:38:18 -050089#ifndef arch_restore_msi_irqs
90# define arch_restore_msi_irqs default_restore_msi_irqs
91# define HAVE_DEFAULT_MSI_RESTORE_IRQS
92#endif
93
94#ifdef HAVE_DEFAULT_MSI_RESTORE_IRQS
95void default_restore_msi_irqs(struct pci_dev *dev, int irq)
96{
97 struct msi_desc *entry;
98
99 entry = NULL;
100 if (dev->msix_enabled) {
101 list_for_each_entry(entry, &dev->msi_list, list) {
102 if (irq == entry->irq)
103 break;
104 }
105 } else if (dev->msi_enabled) {
106 entry = irq_get_msi_desc(irq);
107 }
108
109 if (entry)
110 write_msi_msg(irq, &entry->msg);
111}
112#endif
113
Gavin Shane375b562013-04-04 16:54:30 +0000114static void msi_set_enable(struct pci_dev *dev, int enable)
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800115{
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800116 u16 control;
117
Gavin Shane375b562013-04-04 16:54:30 +0000118 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
Matthew Wilcox110828c2009-06-16 06:31:45 -0600119 control &= ~PCI_MSI_FLAGS_ENABLE;
120 if (enable)
121 control |= PCI_MSI_FLAGS_ENABLE;
Gavin Shane375b562013-04-04 16:54:30 +0000122 pci_write_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, control);
Hidetoshi Seto5ca5c022008-05-19 13:48:17 +0900123}
124
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800125static void msix_set_enable(struct pci_dev *dev, int enable)
126{
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800127 u16 control;
128
Gavin Shane375b562013-04-04 16:54:30 +0000129 pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &control);
130 control &= ~PCI_MSIX_FLAGS_ENABLE;
131 if (enable)
132 control |= PCI_MSIX_FLAGS_ENABLE;
133 pci_write_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, control);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800134}
135
Matthew Wilcoxbffac3c2009-01-21 19:19:19 -0500136static inline __attribute_const__ u32 msi_mask(unsigned x)
137{
Matthew Wilcox0b49ec32009-02-08 20:27:47 -0700138 /* Don't shift by >= width of type */
139 if (x >= 5)
140 return 0xffffffff;
141 return (1 << (1 << x)) - 1;
Matthew Wilcoxbffac3c2009-01-21 19:19:19 -0500142}
143
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400144static inline __attribute_const__ u32 msi_capable_mask(u16 control)
Mitch Williams988cbb12007-03-30 11:54:08 -0700145{
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400146 return msi_mask((control >> 1) & 7);
147}
Mitch Williams988cbb12007-03-30 11:54:08 -0700148
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400149static inline __attribute_const__ u32 msi_enabled_mask(u16 control)
150{
151 return msi_mask((control >> 4) & 7);
Mitch Williams988cbb12007-03-30 11:54:08 -0700152}
153
Matthew Wilcoxce6fce42008-07-25 15:42:58 -0600154/*
155 * PCI 2.3 does not specify mask bits for each MSI interrupt. Attempting to
156 * mask all MSI interrupts by clearing the MSI enable bit does not work
157 * reliably as devices without an INTx disable bit will then generate a
158 * level IRQ which will never be cleared.
Matthew Wilcoxce6fce42008-07-25 15:42:58 -0600159 */
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900160static u32 __msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161{
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400162 u32 mask_bits = desc->masked;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400164 if (!desc->msi_attrib.maskbit)
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900165 return 0;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400166
167 mask_bits &= ~mask;
168 mask_bits |= flag;
169 pci_write_config_dword(desc->dev, desc->mask_pos, mask_bits);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900170
171 return mask_bits;
172}
173
174static void msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
175{
176 desc->masked = __msi_mask_irq(desc, mask, flag);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400177}
178
179/*
180 * This internal function does not flush PCI writes to the device.
181 * All users must ensure that they read from the device before either
182 * assuming that the device state is up to date, or returning out of this
183 * file. This saves a few milliseconds when initialising devices with lots
184 * of MSI-X interrupts.
185 */
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900186static u32 __msix_mask_irq(struct msi_desc *desc, u32 flag)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400187{
188 u32 mask_bits = desc->masked;
189 unsigned offset = desc->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE +
Hidetoshi Seto2c21fd42009-06-23 17:40:04 +0900190 PCI_MSIX_ENTRY_VECTOR_CTRL;
Sheng Yang8d805282010-11-11 15:46:55 +0800191 mask_bits &= ~PCI_MSIX_ENTRY_CTRL_MASKBIT;
192 if (flag)
193 mask_bits |= PCI_MSIX_ENTRY_CTRL_MASKBIT;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400194 writel(mask_bits, desc->mask_base + offset);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900195
196 return mask_bits;
197}
198
199static void msix_mask_irq(struct msi_desc *desc, u32 flag)
200{
201 desc->masked = __msix_mask_irq(desc, flag);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400202}
203
Jan Glauber9a4da8a2012-11-29 13:05:05 +0100204#ifdef CONFIG_GENERIC_HARDIRQS
205
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200206static void msi_set_mask_bit(struct irq_data *data, u32 flag)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400207{
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200208 struct msi_desc *desc = irq_data_get_msi(data);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400209
210 if (desc->msi_attrib.is_msix) {
211 msix_mask_irq(desc, flag);
212 readl(desc->mask_base); /* Flush write to device */
Matthew Wilcox24d27552009-03-17 08:54:06 -0400213 } else {
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200214 unsigned offset = data->irq - desc->dev->irq;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400215 msi_mask_irq(desc, 1 << offset, flag << offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216 }
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400217}
218
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200219void mask_msi_irq(struct irq_data *data)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400220{
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200221 msi_set_mask_bit(data, 1);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400222}
223
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200224void unmask_msi_irq(struct irq_data *data)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400225{
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200226 msi_set_mask_bit(data, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227}
228
Jan Glauber9a4da8a2012-11-29 13:05:05 +0100229#endif /* CONFIG_GENERIC_HARDIRQS */
230
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200231void __read_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700232{
Ben Hutchings30da5522010-07-23 14:56:28 +0100233 BUG_ON(entry->dev->current_state != PCI_D0);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700234
Ben Hutchings30da5522010-07-23 14:56:28 +0100235 if (entry->msi_attrib.is_msix) {
236 void __iomem *base = entry->mask_base +
237 entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
238
239 msg->address_lo = readl(base + PCI_MSIX_ENTRY_LOWER_ADDR);
240 msg->address_hi = readl(base + PCI_MSIX_ENTRY_UPPER_ADDR);
241 msg->data = readl(base + PCI_MSIX_ENTRY_DATA);
242 } else {
243 struct pci_dev *dev = entry->dev;
244 int pos = entry->msi_attrib.pos;
245 u16 data;
246
247 pci_read_config_dword(dev, msi_lower_address_reg(pos),
248 &msg->address_lo);
249 if (entry->msi_attrib.is_64) {
250 pci_read_config_dword(dev, msi_upper_address_reg(pos),
251 &msg->address_hi);
252 pci_read_config_word(dev, msi_data_reg(pos, 1), &data);
253 } else {
254 msg->address_hi = 0;
255 pci_read_config_word(dev, msi_data_reg(pos, 0), &data);
256 }
257 msg->data = data;
258 }
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700259}
260
Yinghai Lu3145e942008-12-05 18:58:34 -0800261void read_msi_msg(unsigned int irq, struct msi_msg *msg)
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700262{
Thomas Gleixnerdced35a2011-03-28 17:49:12 +0200263 struct msi_desc *entry = irq_get_msi_desc(irq);
Yinghai Lu3145e942008-12-05 18:58:34 -0800264
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200265 __read_msi_msg(entry, msg);
Yinghai Lu3145e942008-12-05 18:58:34 -0800266}
267
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200268void __get_cached_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
Ben Hutchings30da5522010-07-23 14:56:28 +0100269{
Ben Hutchings30da5522010-07-23 14:56:28 +0100270 /* Assert that the cache is valid, assuming that
271 * valid messages are not all-zeroes. */
272 BUG_ON(!(entry->msg.address_hi | entry->msg.address_lo |
273 entry->msg.data));
274
275 *msg = entry->msg;
276}
277
278void get_cached_msi_msg(unsigned int irq, struct msi_msg *msg)
279{
Thomas Gleixnerdced35a2011-03-28 17:49:12 +0200280 struct msi_desc *entry = irq_get_msi_desc(irq);
Ben Hutchings30da5522010-07-23 14:56:28 +0100281
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200282 __get_cached_msi_msg(entry, msg);
Ben Hutchings30da5522010-07-23 14:56:28 +0100283}
284
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200285void __write_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
Yinghai Lu3145e942008-12-05 18:58:34 -0800286{
Ben Hutchingsfcd097f2010-06-17 20:16:36 +0100287 if (entry->dev->current_state != PCI_D0) {
288 /* Don't touch the hardware now */
289 } else if (entry->msi_attrib.is_msix) {
Matthew Wilcox24d27552009-03-17 08:54:06 -0400290 void __iomem *base;
291 base = entry->mask_base +
292 entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
293
Hidetoshi Seto2c21fd42009-06-23 17:40:04 +0900294 writel(msg->address_lo, base + PCI_MSIX_ENTRY_LOWER_ADDR);
295 writel(msg->address_hi, base + PCI_MSIX_ENTRY_UPPER_ADDR);
296 writel(msg->data, base + PCI_MSIX_ENTRY_DATA);
Matthew Wilcox24d27552009-03-17 08:54:06 -0400297 } else {
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700298 struct pci_dev *dev = entry->dev;
299 int pos = entry->msi_attrib.pos;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400300 u16 msgctl;
301
302 pci_read_config_word(dev, msi_control_reg(pos), &msgctl);
303 msgctl &= ~PCI_MSI_FLAGS_QSIZE;
304 msgctl |= entry->msi_attrib.multiple << 4;
305 pci_write_config_word(dev, msi_control_reg(pos), msgctl);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700306
307 pci_write_config_dword(dev, msi_lower_address_reg(pos),
308 msg->address_lo);
309 if (entry->msi_attrib.is_64) {
310 pci_write_config_dword(dev, msi_upper_address_reg(pos),
311 msg->address_hi);
312 pci_write_config_word(dev, msi_data_reg(pos, 1),
313 msg->data);
314 } else {
315 pci_write_config_word(dev, msi_data_reg(pos, 0),
316 msg->data);
317 }
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700318 }
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700319 entry->msg = *msg;
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700320}
321
Yinghai Lu3145e942008-12-05 18:58:34 -0800322void write_msi_msg(unsigned int irq, struct msi_msg *msg)
323{
Thomas Gleixnerdced35a2011-03-28 17:49:12 +0200324 struct msi_desc *entry = irq_get_msi_desc(irq);
Yinghai Lu3145e942008-12-05 18:58:34 -0800325
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200326 __write_msi_msg(entry, msg);
Yinghai Lu3145e942008-12-05 18:58:34 -0800327}
328
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900329static void free_msi_irqs(struct pci_dev *dev)
330{
331 struct msi_desc *entry, *tmp;
332
333 list_for_each_entry(entry, &dev->msi_list, list) {
334 int i, nvec;
335 if (!entry->irq)
336 continue;
337 nvec = 1 << entry->msi_attrib.multiple;
Jan Glauber9a4da8a2012-11-29 13:05:05 +0100338#ifdef CONFIG_GENERIC_HARDIRQS
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900339 for (i = 0; i < nvec; i++)
340 BUG_ON(irq_has_action(entry->irq + i));
Jan Glauber9a4da8a2012-11-29 13:05:05 +0100341#endif
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900342 }
343
344 arch_teardown_msi_irqs(dev);
345
346 list_for_each_entry_safe(entry, tmp, &dev->msi_list, list) {
347 if (entry->msi_attrib.is_msix) {
348 if (list_is_last(&entry->list, &dev->msi_list))
349 iounmap(entry->mask_base);
350 }
Neil Horman424eb392012-01-03 10:29:54 -0500351
352 /*
353 * Its possible that we get into this path
354 * When populate_msi_sysfs fails, which means the entries
355 * were not registered with sysfs. In that case don't
356 * unregister them.
357 */
358 if (entry->kobj.parent) {
359 kobject_del(&entry->kobj);
360 kobject_put(&entry->kobj);
361 }
362
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900363 list_del(&entry->list);
364 kfree(entry);
365 }
366}
Satoru Takeuchic54c1872007-01-18 13:50:05 +0900367
Matthew Wilcox379f5322009-03-17 08:54:07 -0400368static struct msi_desc *alloc_msi_entry(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369{
Matthew Wilcox379f5322009-03-17 08:54:07 -0400370 struct msi_desc *desc = kzalloc(sizeof(*desc), GFP_KERNEL);
371 if (!desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372 return NULL;
373
Matthew Wilcox379f5322009-03-17 08:54:07 -0400374 INIT_LIST_HEAD(&desc->list);
375 desc->dev = dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376
Matthew Wilcox379f5322009-03-17 08:54:07 -0400377 return desc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378}
379
David Millerba698ad2007-10-25 01:16:30 -0700380static void pci_intx_for_msi(struct pci_dev *dev, int enable)
381{
382 if (!(dev->dev_flags & PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG))
383 pci_intx(dev, enable);
384}
385
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100386static void __pci_restore_msi_state(struct pci_dev *dev)
Shaohua Li41017f02006-02-08 17:11:38 +0800387{
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700388 int pos;
Shaohua Li41017f02006-02-08 17:11:38 +0800389 u16 control;
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700390 struct msi_desc *entry;
Shaohua Li41017f02006-02-08 17:11:38 +0800391
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800392 if (!dev->msi_enabled)
393 return;
394
Thomas Gleixnerdced35a2011-03-28 17:49:12 +0200395 entry = irq_get_msi_desc(dev->irq);
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700396 pos = entry->msi_attrib.pos;
Shaohua Li41017f02006-02-08 17:11:38 +0800397
David Millerba698ad2007-10-25 01:16:30 -0700398 pci_intx_for_msi(dev, 0);
Gavin Shane375b562013-04-04 16:54:30 +0000399 msi_set_enable(dev, 0);
Konrad Rzeszutek Wilk76ccc292011-12-16 17:38:18 -0500400 arch_restore_msi_irqs(dev, dev->irq);
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700401
402 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400403 msi_mask_irq(entry, msi_capable_mask(control), entry->masked);
Jesse Barnesabad2ec2008-08-07 08:52:37 -0700404 control &= ~PCI_MSI_FLAGS_QSIZE;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400405 control |= (entry->msi_attrib.multiple << 4) | PCI_MSI_FLAGS_ENABLE;
Shaohua Li41017f02006-02-08 17:11:38 +0800406 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100407}
408
409static void __pci_restore_msix_state(struct pci_dev *dev)
Shaohua Li41017f02006-02-08 17:11:38 +0800410{
Shaohua Li41017f02006-02-08 17:11:38 +0800411 int pos;
Shaohua Li41017f02006-02-08 17:11:38 +0800412 struct msi_desc *entry;
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700413 u16 control;
Shaohua Li41017f02006-02-08 17:11:38 +0800414
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700415 if (!dev->msix_enabled)
416 return;
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700417 BUG_ON(list_empty(&dev->msi_list));
Hidetoshi Seto9cc8d542009-08-06 11:32:04 +0900418 entry = list_first_entry(&dev->msi_list, struct msi_desc, list);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700419 pos = entry->msi_attrib.pos;
420 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700421
Shaohua Li41017f02006-02-08 17:11:38 +0800422 /* route the table */
David Millerba698ad2007-10-25 01:16:30 -0700423 pci_intx_for_msi(dev, 0);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700424 control |= PCI_MSIX_FLAGS_ENABLE | PCI_MSIX_FLAGS_MASKALL;
425 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
Shaohua Li41017f02006-02-08 17:11:38 +0800426
Michael Ellerman4aa9bc92007-04-05 17:19:10 +1000427 list_for_each_entry(entry, &dev->msi_list, list) {
Konrad Rzeszutek Wilk76ccc292011-12-16 17:38:18 -0500428 arch_restore_msi_irqs(dev, entry->irq);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400429 msix_mask_irq(entry, entry->masked);
Shaohua Li41017f02006-02-08 17:11:38 +0800430 }
Shaohua Li41017f02006-02-08 17:11:38 +0800431
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700432 control &= ~PCI_MSIX_FLAGS_MASKALL;
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700433 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
Shaohua Li41017f02006-02-08 17:11:38 +0800434}
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100435
436void pci_restore_msi_state(struct pci_dev *dev)
437{
438 __pci_restore_msi_state(dev);
439 __pci_restore_msix_state(dev);
440}
Linas Vepstas94688cf2007-11-07 15:43:59 -0600441EXPORT_SYMBOL_GPL(pci_restore_msi_state);
Shaohua Li41017f02006-02-08 17:11:38 +0800442
Neil Hormanda8d1c82011-10-06 14:08:18 -0400443
444#define to_msi_attr(obj) container_of(obj, struct msi_attribute, attr)
445#define to_msi_desc(obj) container_of(obj, struct msi_desc, kobj)
446
447struct msi_attribute {
448 struct attribute attr;
449 ssize_t (*show)(struct msi_desc *entry, struct msi_attribute *attr,
450 char *buf);
451 ssize_t (*store)(struct msi_desc *entry, struct msi_attribute *attr,
452 const char *buf, size_t count);
453};
454
455static ssize_t show_msi_mode(struct msi_desc *entry, struct msi_attribute *atr,
456 char *buf)
457{
458 return sprintf(buf, "%s\n", entry->msi_attrib.is_msix ? "msix" : "msi");
459}
460
461static ssize_t msi_irq_attr_show(struct kobject *kobj,
462 struct attribute *attr, char *buf)
463{
464 struct msi_attribute *attribute = to_msi_attr(attr);
465 struct msi_desc *entry = to_msi_desc(kobj);
466
467 if (!attribute->show)
468 return -EIO;
469
470 return attribute->show(entry, attribute, buf);
471}
472
473static const struct sysfs_ops msi_irq_sysfs_ops = {
474 .show = msi_irq_attr_show,
475};
476
477static struct msi_attribute mode_attribute =
478 __ATTR(mode, S_IRUGO, show_msi_mode, NULL);
479
480
481struct attribute *msi_irq_default_attrs[] = {
482 &mode_attribute.attr,
483 NULL
484};
485
486void msi_kobj_release(struct kobject *kobj)
487{
488 struct msi_desc *entry = to_msi_desc(kobj);
489
490 pci_dev_put(entry->dev);
491}
492
493static struct kobj_type msi_irq_ktype = {
494 .release = msi_kobj_release,
495 .sysfs_ops = &msi_irq_sysfs_ops,
496 .default_attrs = msi_irq_default_attrs,
497};
498
499static int populate_msi_sysfs(struct pci_dev *pdev)
500{
501 struct msi_desc *entry;
502 struct kobject *kobj;
503 int ret;
504 int count = 0;
505
506 pdev->msi_kset = kset_create_and_add("msi_irqs", NULL, &pdev->dev.kobj);
507 if (!pdev->msi_kset)
508 return -ENOMEM;
509
510 list_for_each_entry(entry, &pdev->msi_list, list) {
511 kobj = &entry->kobj;
512 kobj->kset = pdev->msi_kset;
513 pci_dev_get(pdev);
514 ret = kobject_init_and_add(kobj, &msi_irq_ktype, NULL,
515 "%u", entry->irq);
516 if (ret)
517 goto out_unroll;
518
519 count++;
520 }
521
522 return 0;
523
524out_unroll:
525 list_for_each_entry(entry, &pdev->msi_list, list) {
526 if (!count)
527 break;
528 kobject_del(&entry->kobj);
529 kobject_put(&entry->kobj);
530 count--;
531 }
532 return ret;
533}
534
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535/**
536 * msi_capability_init - configure device's MSI capability structure
537 * @dev: pointer to the pci_dev data structure of MSI device function
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400538 * @nvec: number of interrupts to allocate
Linus Torvalds1da177e2005-04-16 15:20:36 -0700539 *
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400540 * Setup the MSI capability structure of the device with the requested
541 * number of interrupts. A return value of zero indicates the successful
542 * setup of an entry with the new MSI irq. A negative return value indicates
543 * an error, and a positive return value indicates the number of interrupts
544 * which could have been allocated.
545 */
546static int msi_capability_init(struct pci_dev *dev, int nvec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547{
548 struct msi_desc *entry;
Gavin Shanf4651362013-04-04 16:54:32 +0000549 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550 u16 control;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400551 unsigned mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552
Gavin Shane375b562013-04-04 16:54:30 +0000553 msi_set_enable(dev, 0); /* Disable MSI during set up */
Matthew Wilcox110828c2009-06-16 06:31:45 -0600554
Gavin Shanf4651362013-04-04 16:54:32 +0000555 pci_read_config_word(dev, msi_control_reg(dev->msi_cap), &control);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556 /* MSI Entry Initialization */
Matthew Wilcox379f5322009-03-17 08:54:07 -0400557 entry = alloc_msi_entry(dev);
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700558 if (!entry)
559 return -ENOMEM;
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700560
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900561 entry->msi_attrib.is_msix = 0;
562 entry->msi_attrib.is_64 = is_64bit_address(control);
563 entry->msi_attrib.entry_nr = 0;
564 entry->msi_attrib.maskbit = is_mask_bit_support(control);
565 entry->msi_attrib.default_irq = dev->irq; /* Save IOAPIC IRQ */
Gavin Shanf4651362013-04-04 16:54:32 +0000566 entry->msi_attrib.pos = dev->msi_cap;
Hidetoshi Seto0db29af2008-12-24 17:27:04 +0900567
Gavin Shanf4651362013-04-04 16:54:32 +0000568 entry->mask_pos = msi_mask_reg(dev->msi_cap, entry->msi_attrib.is_64);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400569 /* All MSIs are unmasked by default, Mask them all */
570 if (entry->msi_attrib.maskbit)
571 pci_read_config_dword(dev, entry->mask_pos, &entry->masked);
572 mask = msi_capable_mask(control);
573 msi_mask_irq(entry, mask, mask);
574
Eric W. Biederman0dd11f92007-06-01 00:46:32 -0700575 list_add_tail(&entry->list, &dev->msi_list);
Michael Ellerman9c831332007-04-18 19:39:21 +1000576
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577 /* Configure MSI capability structure */
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400578 ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSI);
Michael Ellerman7fe37302007-04-18 19:39:21 +1000579 if (ret) {
Hidetoshi Seto7ba19302009-06-23 17:39:27 +0900580 msi_mask_irq(entry, mask, ~mask);
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900581 free_msi_irqs(dev);
Michael Ellerman7fe37302007-04-18 19:39:21 +1000582 return ret;
Mark Maulefd58e552006-04-10 21:17:48 -0500583 }
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700584
Neil Hormanda8d1c82011-10-06 14:08:18 -0400585 ret = populate_msi_sysfs(dev);
586 if (ret) {
587 msi_mask_irq(entry, mask, ~mask);
588 free_msi_irqs(dev);
589 return ret;
590 }
591
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592 /* Set MSI enabled bits */
David Millerba698ad2007-10-25 01:16:30 -0700593 pci_intx_for_msi(dev, 0);
Gavin Shane375b562013-04-04 16:54:30 +0000594 msi_set_enable(dev, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800595 dev->msi_enabled = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700596
Michael Ellerman7fe37302007-04-18 19:39:21 +1000597 dev->irq = entry->irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598 return 0;
599}
600
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900601static void __iomem *msix_map_region(struct pci_dev *dev, unsigned pos,
602 unsigned nr_entries)
603{
Kenji Kaneshige4302e0f2010-06-17 10:42:44 +0900604 resource_size_t phys_addr;
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900605 u32 table_offset;
606 u8 bir;
607
608 pci_read_config_dword(dev, msix_table_offset_reg(pos), &table_offset);
609 bir = (u8)(table_offset & PCI_MSIX_FLAGS_BIRMASK);
610 table_offset &= ~PCI_MSIX_FLAGS_BIRMASK;
611 phys_addr = pci_resource_start(dev, bir) + table_offset;
612
613 return ioremap_nocache(phys_addr, nr_entries * PCI_MSIX_ENTRY_SIZE);
614}
615
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900616static int msix_setup_entries(struct pci_dev *dev, unsigned pos,
617 void __iomem *base, struct msix_entry *entries,
618 int nvec)
619{
620 struct msi_desc *entry;
621 int i;
622
623 for (i = 0; i < nvec; i++) {
624 entry = alloc_msi_entry(dev);
625 if (!entry) {
626 if (!i)
627 iounmap(base);
628 else
629 free_msi_irqs(dev);
630 /* No enough memory. Don't try again */
631 return -ENOMEM;
632 }
633
634 entry->msi_attrib.is_msix = 1;
635 entry->msi_attrib.is_64 = 1;
636 entry->msi_attrib.entry_nr = entries[i].entry;
637 entry->msi_attrib.default_irq = dev->irq;
638 entry->msi_attrib.pos = pos;
639 entry->mask_base = base;
640
641 list_add_tail(&entry->list, &dev->msi_list);
642 }
643
644 return 0;
645}
646
Hidetoshi Seto75cb3422009-08-06 11:35:10 +0900647static void msix_program_entries(struct pci_dev *dev,
648 struct msix_entry *entries)
649{
650 struct msi_desc *entry;
651 int i = 0;
652
653 list_for_each_entry(entry, &dev->msi_list, list) {
654 int offset = entries[i].entry * PCI_MSIX_ENTRY_SIZE +
655 PCI_MSIX_ENTRY_VECTOR_CTRL;
656
657 entries[i].vector = entry->irq;
Thomas Gleixnerdced35a2011-03-28 17:49:12 +0200658 irq_set_msi_desc(entry->irq, entry);
Hidetoshi Seto75cb3422009-08-06 11:35:10 +0900659 entry->masked = readl(entry->mask_base + offset);
660 msix_mask_irq(entry, 1);
661 i++;
662 }
663}
664
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665/**
666 * msix_capability_init - configure device's MSI-X capability
667 * @dev: pointer to the pci_dev data structure of MSI-X device function
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700668 * @entries: pointer to an array of struct msix_entry entries
669 * @nvec: number of @entries
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670 *
Steven Coleeaae4b32005-05-03 18:38:30 -0600671 * Setup the MSI-X capability structure of device function with a
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700672 * single MSI-X irq. A return of zero indicates the successful setup of
673 * requested MSI-X entries with allocated irqs or non-zero for otherwise.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674 **/
675static int msix_capability_init(struct pci_dev *dev,
676 struct msix_entry *entries, int nvec)
677{
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900678 int pos, ret;
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900679 u16 control;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680 void __iomem *base;
681
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900682 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700683 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
684
685 /* Ensure MSI-X is disabled while it is set up */
686 control &= ~PCI_MSIX_FLAGS_ENABLE;
687 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
688
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689 /* Request & Map MSI-X table region */
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900690 base = msix_map_region(dev, pos, multi_msix_capable(control));
691 if (!base)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692 return -ENOMEM;
693
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900694 ret = msix_setup_entries(dev, pos, base, entries, nvec);
695 if (ret)
696 return ret;
Michael Ellerman9c831332007-04-18 19:39:21 +1000697
698 ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSIX);
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900699 if (ret)
700 goto error;
Michael Ellerman9c831332007-04-18 19:39:21 +1000701
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700702 /*
703 * Some devices require MSI-X to be enabled before we can touch the
704 * MSI-X registers. We need to mask all the vectors to prevent
705 * interrupts coming in before they're fully set up.
706 */
707 control |= PCI_MSIX_FLAGS_MASKALL | PCI_MSIX_FLAGS_ENABLE;
708 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
709
Hidetoshi Seto75cb3422009-08-06 11:35:10 +0900710 msix_program_entries(dev, entries);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700711
Neil Hormanda8d1c82011-10-06 14:08:18 -0400712 ret = populate_msi_sysfs(dev);
713 if (ret) {
714 ret = 0;
715 goto error;
716 }
717
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700718 /* Set MSI-X enabled bits and unmask the function */
David Millerba698ad2007-10-25 01:16:30 -0700719 pci_intx_for_msi(dev, 0);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800720 dev->msix_enabled = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700722 control &= ~PCI_MSIX_FLAGS_MASKALL;
723 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
Matthew Wilcox8d181012009-05-08 07:13:33 -0600724
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725 return 0;
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900726
727error:
728 if (ret < 0) {
729 /*
730 * If we had some success, report the number of irqs
731 * we succeeded in setting up.
732 */
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900733 struct msi_desc *entry;
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900734 int avail = 0;
735
736 list_for_each_entry(entry, &dev->msi_list, list) {
737 if (entry->irq != 0)
738 avail++;
739 }
740 if (avail != 0)
741 ret = avail;
742 }
743
744 free_msi_irqs(dev);
745
746 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747}
748
749/**
Michael Ellerman17bbc122007-04-05 17:19:07 +1000750 * pci_msi_check_device - check whether MSI may be enabled on a device
Brice Goglin24334a12006-08-31 01:55:07 -0400751 * @dev: pointer to the pci_dev data structure of MSI device function
Michael Ellermanc9953a72007-04-05 17:19:08 +1000752 * @nvec: how many MSIs have been requested ?
Michael Ellermanb1e23032007-03-22 21:51:39 +1100753 * @type: are we checking for MSI or MSI-X ?
Brice Goglin24334a12006-08-31 01:55:07 -0400754 *
Brice Goglin0306ebf2006-10-05 10:24:31 +0200755 * Look at global flags, the device itself, and its parent busses
Michael Ellerman17bbc122007-04-05 17:19:07 +1000756 * to determine if MSI/-X are supported for the device. If MSI/-X is
757 * supported return 0, else return an error code.
Brice Goglin24334a12006-08-31 01:55:07 -0400758 **/
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900759static int pci_msi_check_device(struct pci_dev *dev, int nvec, int type)
Brice Goglin24334a12006-08-31 01:55:07 -0400760{
761 struct pci_bus *bus;
Michael Ellermanc9953a72007-04-05 17:19:08 +1000762 int ret;
Brice Goglin24334a12006-08-31 01:55:07 -0400763
Brice Goglin0306ebf2006-10-05 10:24:31 +0200764 /* MSI must be globally enabled and supported by the device */
Brice Goglin24334a12006-08-31 01:55:07 -0400765 if (!pci_msi_enable || !dev || dev->no_msi)
766 return -EINVAL;
767
Michael Ellerman314e77b2007-04-05 17:19:12 +1000768 /*
769 * You can't ask to have 0 or less MSIs configured.
770 * a) it's stupid ..
771 * b) the list manipulation code assumes nvec >= 1.
772 */
773 if (nvec < 1)
774 return -ERANGE;
775
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900776 /*
777 * Any bridge which does NOT route MSI transactions from its
778 * secondary bus to its primary bus must set NO_MSI flag on
Brice Goglin0306ebf2006-10-05 10:24:31 +0200779 * the secondary pci_bus.
780 * We expect only arch-specific PCI host bus controller driver
781 * or quirks for specific PCI bridges to be setting NO_MSI.
782 */
Brice Goglin24334a12006-08-31 01:55:07 -0400783 for (bus = dev->bus; bus; bus = bus->parent)
784 if (bus->bus_flags & PCI_BUS_FLAGS_NO_MSI)
785 return -EINVAL;
786
Michael Ellermanc9953a72007-04-05 17:19:08 +1000787 ret = arch_msi_check_device(dev, nvec, type);
788 if (ret)
789 return ret;
790
Brice Goglin24334a12006-08-31 01:55:07 -0400791 return 0;
792}
793
794/**
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400795 * pci_enable_msi_block - configure device's MSI capability structure
796 * @dev: device to configure
797 * @nvec: number of interrupts to configure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798 *
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400799 * Allocate IRQs for a device with the MSI capability.
800 * This function returns a negative errno if an error occurs. If it
801 * is unable to allocate the number of interrupts requested, it returns
802 * the number of interrupts it might be able to allocate. If it successfully
803 * allocates at least the number of interrupts requested, it returns 0 and
804 * updates the @dev's irq member to the lowest new interrupt number; the
805 * other interrupt numbers allocated to this device are consecutive.
806 */
807int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700808{
Gavin Shanf4651362013-04-04 16:54:32 +0000809 int status, maxvec;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400810 u16 msgctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811
Gavin Shanf4651362013-04-04 16:54:32 +0000812 if (!dev->msi_cap)
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400813 return -EINVAL;
Gavin Shanf4651362013-04-04 16:54:32 +0000814
815 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &msgctl);
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400816 maxvec = 1 << ((msgctl & PCI_MSI_FLAGS_QMASK) >> 1);
817 if (nvec > maxvec)
818 return maxvec;
819
820 status = pci_msi_check_device(dev, nvec, PCI_CAP_ID_MSI);
Michael Ellermanc9953a72007-04-05 17:19:08 +1000821 if (status)
822 return status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700823
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700824 WARN_ON(!!dev->msi_enabled);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700825
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400826 /* Check whether driver already requested MSI-X irqs */
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800827 if (dev->msix_enabled) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600828 dev_info(&dev->dev, "can't enable MSI "
829 "(MSI-X already enabled)\n");
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800830 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831 }
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400832
833 status = msi_capability_init(dev, nvec);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834 return status;
835}
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400836EXPORT_SYMBOL(pci_enable_msi_block);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837
Alexander Gordeev08261d82012-11-19 16:02:10 +0100838int pci_enable_msi_block_auto(struct pci_dev *dev, unsigned int *maxvec)
839{
Gavin Shanf4651362013-04-04 16:54:32 +0000840 int ret, nvec;
Alexander Gordeev08261d82012-11-19 16:02:10 +0100841 u16 msgctl;
842
Gavin Shanf4651362013-04-04 16:54:32 +0000843 if (!dev->msi_cap)
Alexander Gordeev08261d82012-11-19 16:02:10 +0100844 return -EINVAL;
845
Gavin Shanf4651362013-04-04 16:54:32 +0000846 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &msgctl);
Alexander Gordeev08261d82012-11-19 16:02:10 +0100847 ret = 1 << ((msgctl & PCI_MSI_FLAGS_QMASK) >> 1);
848
849 if (maxvec)
850 *maxvec = ret;
851
852 do {
853 nvec = ret;
854 ret = pci_enable_msi_block(dev, nvec);
855 } while (ret > 0);
856
857 if (ret < 0)
858 return ret;
859 return nvec;
860}
861EXPORT_SYMBOL(pci_enable_msi_block_auto);
862
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400863void pci_msi_shutdown(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700864{
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400865 struct msi_desc *desc;
866 u32 mask;
867 u16 ctrl;
Matthew Wilcox110828c2009-06-16 06:31:45 -0600868 unsigned pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700869
Michael Ellerman128bc5f2007-03-22 21:51:39 +1100870 if (!pci_msi_enable || !dev || !dev->msi_enabled)
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700871 return;
872
Matthew Wilcox110828c2009-06-16 06:31:45 -0600873 BUG_ON(list_empty(&dev->msi_list));
874 desc = list_first_entry(&dev->msi_list, struct msi_desc, list);
875 pos = desc->msi_attrib.pos;
876
Gavin Shane375b562013-04-04 16:54:30 +0000877 msi_set_enable(dev, 0);
David Millerba698ad2007-10-25 01:16:30 -0700878 pci_intx_for_msi(dev, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800879 dev->msi_enabled = 0;
Eric W. Biederman7bd007e2006-10-04 02:16:31 -0700880
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900881 /* Return the device with MSI unmasked as initial states */
Matthew Wilcox110828c2009-06-16 06:31:45 -0600882 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &ctrl);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400883 mask = msi_capable_mask(ctrl);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900884 /* Keep cached state to be restored */
885 __msi_mask_irq(desc, mask, ~mask);
Michael Ellermane387b9e2007-03-22 21:51:27 +1100886
887 /* Restore dev->irq to its default pin-assertion irq */
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400888 dev->irq = desc->msi_attrib.default_irq;
Yinghai Lud52877c2008-04-23 14:58:09 -0700889}
Matthew Wilcox24d27552009-03-17 08:54:06 -0400890
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900891void pci_disable_msi(struct pci_dev *dev)
Yinghai Lud52877c2008-04-23 14:58:09 -0700892{
Yinghai Lud52877c2008-04-23 14:58:09 -0700893 if (!pci_msi_enable || !dev || !dev->msi_enabled)
894 return;
895
896 pci_msi_shutdown(dev);
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900897 free_msi_irqs(dev);
Neil Hormanda8d1c82011-10-06 14:08:18 -0400898 kset_unregister(dev->msi_kset);
899 dev->msi_kset = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700900}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100901EXPORT_SYMBOL(pci_disable_msi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700902
Linus Torvalds1da177e2005-04-16 15:20:36 -0700903/**
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100904 * pci_msix_table_size - return the number of device's MSI-X table entries
905 * @dev: pointer to the pci_dev data structure of MSI-X device function
906 */
907int pci_msix_table_size(struct pci_dev *dev)
908{
909 int pos;
910 u16 control;
911
912 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
913 if (!pos)
914 return 0;
915
916 pci_read_config_word(dev, msi_control_reg(pos), &control);
917 return multi_msix_capable(control);
918}
919
920/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921 * pci_enable_msix - configure device's MSI-X capability structure
922 * @dev: pointer to the pci_dev data structure of MSI-X device function
Greg Kroah-Hartman70549ad2005-06-06 23:07:46 -0700923 * @entries: pointer to an array of MSI-X entries
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700924 * @nvec: number of MSI-X irqs requested for allocation by device driver
Linus Torvalds1da177e2005-04-16 15:20:36 -0700925 *
926 * Setup the MSI-X capability structure of device function with the number
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700927 * of requested irqs upon its software driver call to request for
Linus Torvalds1da177e2005-04-16 15:20:36 -0700928 * MSI-X mode enabled on its hardware device function. A return of zero
929 * indicates the successful configuration of MSI-X capability structure
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700930 * with new allocated MSI-X irqs. A return of < 0 indicates a failure.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700931 * Or a return of > 0 indicates that driver request is exceeding the number
Michael S. Tsirkin57fbf522009-05-07 11:28:41 +0300932 * of irqs or MSI-X vectors available. Driver should use the returned value to
933 * re-send its request.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934 **/
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900935int pci_enable_msix(struct pci_dev *dev, struct msix_entry *entries, int nvec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700936{
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100937 int status, nr_entries;
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700938 int i, j;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700939
Gavin Shancdf1fd42013-04-04 16:54:31 +0000940 if (!entries || !dev->msix_cap)
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900941 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700942
Michael Ellermanc9953a72007-04-05 17:19:08 +1000943 status = pci_msi_check_device(dev, nvec, PCI_CAP_ID_MSIX);
944 if (status)
945 return status;
946
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100947 nr_entries = pci_msix_table_size(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700948 if (nvec > nr_entries)
Michael S. Tsirkin57fbf522009-05-07 11:28:41 +0300949 return nr_entries;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700950
951 /* Check for any invalid entries */
952 for (i = 0; i < nvec; i++) {
953 if (entries[i].entry >= nr_entries)
954 return -EINVAL; /* invalid entry */
955 for (j = i + 1; j < nvec; j++) {
956 if (entries[i].entry == entries[j].entry)
957 return -EINVAL; /* duplicate entry */
958 }
959 }
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700960 WARN_ON(!!dev->msix_enabled);
Eric W. Biederman7bd007e2006-10-04 02:16:31 -0700961
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700962 /* Check whether driver already requested for MSI irq */
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900963 if (dev->msi_enabled) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600964 dev_info(&dev->dev, "can't enable MSI-X "
965 "(MSI IRQ already assigned)\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700966 return -EINVAL;
967 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700968 status = msix_capability_init(dev, entries, nvec);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700969 return status;
970}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100971EXPORT_SYMBOL(pci_enable_msix);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700972
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900973void pci_msix_shutdown(struct pci_dev *dev)
Michael Ellermanfc4afc72007-03-22 21:51:33 +1100974{
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900975 struct msi_desc *entry;
976
Michael Ellerman128bc5f2007-03-22 21:51:39 +1100977 if (!pci_msi_enable || !dev || !dev->msix_enabled)
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700978 return;
979
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900980 /* Return the device with MSI-X masked as initial states */
981 list_for_each_entry(entry, &dev->msi_list, list) {
982 /* Keep cached states to be restored */
983 __msix_mask_irq(entry, 1);
984 }
985
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800986 msix_set_enable(dev, 0);
David Millerba698ad2007-10-25 01:16:30 -0700987 pci_intx_for_msi(dev, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800988 dev->msix_enabled = 0;
Yinghai Lud52877c2008-04-23 14:58:09 -0700989}
Hidetoshi Setoc9018512009-08-06 11:31:27 +0900990
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900991void pci_disable_msix(struct pci_dev *dev)
Yinghai Lud52877c2008-04-23 14:58:09 -0700992{
993 if (!pci_msi_enable || !dev || !dev->msix_enabled)
994 return;
995
996 pci_msix_shutdown(dev);
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900997 free_msi_irqs(dev);
Neil Hormanda8d1c82011-10-06 14:08:18 -0400998 kset_unregister(dev->msi_kset);
999 dev->msi_kset = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001000}
Michael Ellerman4cc086f2007-03-22 21:51:34 +11001001EXPORT_SYMBOL(pci_disable_msix);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002
1003/**
Eric W. Biederman1ce03372006-10-04 02:16:41 -07001004 * msi_remove_pci_irq_vectors - reclaim MSI(X) irqs to unused state
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005 * @dev: pointer to the pci_dev data structure of MSI(X) device function
1006 *
Steven Coleeaae4b32005-05-03 18:38:30 -06001007 * Being called during hotplug remove, from which the device function
Eric W. Biederman1ce03372006-10-04 02:16:41 -07001008 * is hot-removed. All previous assigned MSI/MSI-X irqs, if
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009 * allocated for this device function, are reclaimed to unused state,
1010 * which may be used later on.
1011 **/
Hidetoshi Seto500559a2009-08-10 10:14:15 +09001012void msi_remove_pci_irq_vectors(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001013{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001014 if (!pci_msi_enable || !dev)
Hidetoshi Seto500559a2009-08-10 10:14:15 +09001015 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001016
Hidetoshi Setof56e4482009-08-06 11:32:51 +09001017 if (dev->msi_enabled || dev->msix_enabled)
1018 free_msi_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001019}
1020
Matthew Wilcox309e57d2006-03-05 22:33:34 -07001021void pci_no_msi(void)
1022{
1023 pci_msi_enable = 0;
1024}
Michael Ellermanc9953a72007-04-05 17:19:08 +10001025
Andrew Patterson07ae95f2008-11-10 15:31:05 -07001026/**
1027 * pci_msi_enabled - is MSI enabled?
1028 *
1029 * Returns true if MSI has not been disabled by the command-line option
1030 * pci=nomsi.
1031 **/
1032int pci_msi_enabled(void)
1033{
1034 return pci_msi_enable;
1035}
1036EXPORT_SYMBOL(pci_msi_enabled);
1037
Michael Ellerman4aa9bc92007-04-05 17:19:10 +10001038void pci_msi_init_pci_dev(struct pci_dev *dev)
1039{
1040 INIT_LIST_HEAD(&dev->msi_list);
Eric W. Biedermand5dea7d2011-10-17 11:46:06 -07001041
1042 /* Disable the msi hardware to avoid screaming interrupts
1043 * during boot. This is the power on reset default so
1044 * usually this should be a noop.
1045 */
Gavin Shane375b562013-04-04 16:54:30 +00001046 dev->msi_cap = pci_find_capability(dev, PCI_CAP_ID_MSI);
1047 if (dev->msi_cap)
1048 msi_set_enable(dev, 0);
1049
1050 dev->msix_cap = pci_find_capability(dev, PCI_CAP_ID_MSIX);
1051 if (dev->msix_cap)
1052 msix_set_enable(dev, 0);
Michael Ellerman4aa9bc92007-04-05 17:19:10 +10001053}