blob: e33dc3bdbdbaf5a48b753cf400b12de12c5dcd42 [file] [log] [blame]
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001/*
Heikki Krogerusb8014792012-10-18 17:34:08 +03002 * Core driver for the Synopsys DesignWare DMA Controller
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07003 *
4 * Copyright (C) 2007-2008 Atmel Corporation
Viresh Kumaraecb7b62011-05-24 14:04:09 +05305 * Copyright (C) 2010-2011 ST Microelectronics
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
Heikki Krogerusb8014792012-10-18 17:34:08 +030011
Viresh Kumar327e6972012-02-01 16:12:26 +053012#include <linux/bitops.h>
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070013#include <linux/clk.h>
14#include <linux/delay.h>
15#include <linux/dmaengine.h>
16#include <linux/dma-mapping.h>
Andy Shevchenkof8122a82013-01-16 15:48:50 +020017#include <linux/dmapool.h>
Thierry Reding73312052013-01-21 11:09:00 +010018#include <linux/err.h>
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070019#include <linux/init.h>
20#include <linux/interrupt.h>
21#include <linux/io.h>
Viresh Kumard3f797d2012-04-20 20:15:34 +053022#include <linux/of.h>
Arnd Bergmannf9c6a652013-02-27 21:36:03 +000023#include <linux/of_dma.h>
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070024#include <linux/mm.h>
25#include <linux/module.h>
26#include <linux/platform_device.h>
27#include <linux/slab.h>
28
29#include "dw_dmac_regs.h"
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000030#include "dmaengine.h"
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070031
32/*
33 * This supports the Synopsys "DesignWare AHB Central DMA Controller",
34 * (DW_ahb_dmac) which is used with various AMBA 2.0 systems (not all
35 * of which use ARM any more). See the "Databook" from Synopsys for
36 * information beyond what licensees probably provide.
37 *
38 * The driver has currently been tested only with the Atmel AT32AP7000,
39 * which does not support descriptor writeback.
40 */
41
Andy Shevchenkoa0982002012-09-21 15:05:48 +030042static inline unsigned int dwc_get_dms(struct dw_dma_slave *slave)
43{
44 return slave ? slave->dst_master : 0;
45}
46
47static inline unsigned int dwc_get_sms(struct dw_dma_slave *slave)
48{
49 return slave ? slave->src_master : 1;
50}
51
Arnd Bergmannf7760762013-03-26 16:53:57 +020052static inline void dwc_set_masters(struct dw_dma_chan *dwc)
Andy Shevchenko5be10f32013-01-17 10:03:01 +020053{
Arnd Bergmannf7760762013-03-26 16:53:57 +020054 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
55 struct dw_dma_slave *dws = dwc->chan.private;
56 unsigned char mmax = dw->nr_masters - 1;
Andy Shevchenko5be10f32013-01-17 10:03:01 +020057
Arnd Bergmannf7760762013-03-26 16:53:57 +020058 if (dwc->request_line == ~0) {
59 dwc->src_master = min_t(unsigned char, mmax, dwc_get_sms(dws));
60 dwc->dst_master = min_t(unsigned char, mmax, dwc_get_dms(dws));
61 }
Andy Shevchenko5be10f32013-01-17 10:03:01 +020062}
63
Viresh Kumar327e6972012-02-01 16:12:26 +053064#define DWC_DEFAULT_CTLLO(_chan) ({ \
Viresh Kumar327e6972012-02-01 16:12:26 +053065 struct dw_dma_chan *_dwc = to_dw_dma_chan(_chan); \
66 struct dma_slave_config *_sconfig = &_dwc->dma_sconfig; \
Andy Shevchenko495aea42013-01-10 11:11:41 +020067 bool _is_slave = is_slave_direction(_dwc->direction); \
Andy Shevchenko495aea42013-01-10 11:11:41 +020068 u8 _smsize = _is_slave ? _sconfig->src_maxburst : \
Viresh Kumar327e6972012-02-01 16:12:26 +053069 DW_DMA_MSIZE_16; \
Andy Shevchenko495aea42013-01-10 11:11:41 +020070 u8 _dmsize = _is_slave ? _sconfig->dst_maxburst : \
Viresh Kumar327e6972012-02-01 16:12:26 +053071 DW_DMA_MSIZE_16; \
Jamie Ilesf301c062011-01-21 14:11:53 +000072 \
Viresh Kumar327e6972012-02-01 16:12:26 +053073 (DWC_CTLL_DST_MSIZE(_dmsize) \
74 | DWC_CTLL_SRC_MSIZE(_smsize) \
Jamie Ilesf301c062011-01-21 14:11:53 +000075 | DWC_CTLL_LLP_D_EN \
76 | DWC_CTLL_LLP_S_EN \
Arnd Bergmannf7760762013-03-26 16:53:57 +020077 | DWC_CTLL_DMS(_dwc->dst_master) \
78 | DWC_CTLL_SMS(_dwc->src_master)); \
Jamie Ilesf301c062011-01-21 14:11:53 +000079 })
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070080
81/*
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070082 * Number of descriptors to allocate for each channel. This should be
83 * made configurable somehow; preferably, the clients (at least the
84 * ones using slave transfers) should be able to give us a hint.
85 */
86#define NR_DESCS_PER_CHANNEL 64
87
88/*----------------------------------------------------------------------*/
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070089
Dan Williams41d5e592009-01-06 11:38:21 -070090static struct device *chan2dev(struct dma_chan *chan)
91{
92 return &chan->dev->device;
93}
94static struct device *chan2parent(struct dma_chan *chan)
95{
96 return chan->dev->device.parent;
97}
98
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070099static struct dw_desc *dwc_first_active(struct dw_dma_chan *dwc)
100{
Andy Shevchenkoe63a47a32012-10-18 17:34:12 +0300101 return to_dw_desc(dwc->active_list.next);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700102}
103
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700104static struct dw_desc *dwc_desc_get(struct dw_dma_chan *dwc)
105{
106 struct dw_desc *desc, *_desc;
107 struct dw_desc *ret = NULL;
108 unsigned int i = 0;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530109 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700110
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530111 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700112 list_for_each_entry_safe(desc, _desc, &dwc->free_list, desc_node) {
Andy Shevchenko2ab37272012-06-19 13:34:04 +0300113 i++;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700114 if (async_tx_test_ack(&desc->txd)) {
115 list_del(&desc->desc_node);
116 ret = desc;
117 break;
118 }
Dan Williams41d5e592009-01-06 11:38:21 -0700119 dev_dbg(chan2dev(&dwc->chan), "desc %p not ACKed\n", desc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700120 }
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530121 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700122
Dan Williams41d5e592009-01-06 11:38:21 -0700123 dev_vdbg(chan2dev(&dwc->chan), "scanned %u descriptors on freelist\n", i);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700124
125 return ret;
126}
127
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700128/*
129 * Move a descriptor, including any children, to the free list.
130 * `desc' must not be on any lists.
131 */
132static void dwc_desc_put(struct dw_dma_chan *dwc, struct dw_desc *desc)
133{
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530134 unsigned long flags;
135
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700136 if (desc) {
137 struct dw_desc *child;
138
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530139 spin_lock_irqsave(&dwc->lock, flags);
Dan Williamse0bd0f82009-09-08 17:53:02 -0700140 list_for_each_entry(child, &desc->tx_list, desc_node)
Dan Williams41d5e592009-01-06 11:38:21 -0700141 dev_vdbg(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700142 "moving child desc %p to freelist\n",
143 child);
Dan Williamse0bd0f82009-09-08 17:53:02 -0700144 list_splice_init(&desc->tx_list, &dwc->free_list);
Dan Williams41d5e592009-01-06 11:38:21 -0700145 dev_vdbg(chan2dev(&dwc->chan), "moving desc %p to freelist\n", desc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700146 list_add(&desc->desc_node, &dwc->free_list);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530147 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700148 }
149}
150
Viresh Kumar61e183f2011-11-17 16:01:29 +0530151static void dwc_initialize(struct dw_dma_chan *dwc)
152{
153 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
154 struct dw_dma_slave *dws = dwc->chan.private;
155 u32 cfghi = DWC_CFGH_FIFO_MODE;
156 u32 cfglo = DWC_CFGL_CH_PRIOR(dwc->priority);
157
158 if (dwc->initialized == true)
159 return;
160
Arnd Bergmannf7760762013-03-26 16:53:57 +0200161 if (dws) {
Viresh Kumar61e183f2011-11-17 16:01:29 +0530162 /*
163 * We need controller-specific data to set up slave
164 * transfers.
165 */
166 BUG_ON(!dws->dma_dev || dws->dma_dev != dw->dma.dev);
167
168 cfghi = dws->cfg_hi;
169 cfglo |= dws->cfg_lo & ~DWC_CFGL_CH_PRIOR_MASK;
Andy Shevchenko8fccc5b2012-09-03 13:46:19 +0300170 } else {
Andy Shevchenko0fdb5672013-01-10 10:53:03 +0200171 if (dwc->direction == DMA_MEM_TO_DEV)
Arnd Bergmannf7760762013-03-26 16:53:57 +0200172 cfghi = DWC_CFGH_DST_PER(dwc->request_line);
Andy Shevchenko0fdb5672013-01-10 10:53:03 +0200173 else if (dwc->direction == DMA_DEV_TO_MEM)
Arnd Bergmannf7760762013-03-26 16:53:57 +0200174 cfghi = DWC_CFGH_SRC_PER(dwc->request_line);
Viresh Kumar61e183f2011-11-17 16:01:29 +0530175 }
176
177 channel_writel(dwc, CFG_LO, cfglo);
178 channel_writel(dwc, CFG_HI, cfghi);
179
180 /* Enable interrupts */
181 channel_set_bit(dw, MASK.XFER, dwc->mask);
Viresh Kumar61e183f2011-11-17 16:01:29 +0530182 channel_set_bit(dw, MASK.ERROR, dwc->mask);
183
184 dwc->initialized = true;
185}
186
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700187/*----------------------------------------------------------------------*/
188
Andy Shevchenko4c2d56c2012-06-19 13:34:08 +0300189static inline unsigned int dwc_fast_fls(unsigned long long v)
190{
191 /*
192 * We can be a lot more clever here, but this should take care
193 * of the most common optimization.
194 */
195 if (!(v & 7))
196 return 3;
197 else if (!(v & 3))
198 return 2;
199 else if (!(v & 1))
200 return 1;
201 return 0;
202}
203
Andy Shevchenkof52b36d2012-09-21 15:05:44 +0300204static inline void dwc_dump_chan_regs(struct dw_dma_chan *dwc)
Andy Shevchenko1d455432012-06-19 13:34:03 +0300205{
206 dev_err(chan2dev(&dwc->chan),
207 " SAR: 0x%x DAR: 0x%x LLP: 0x%x CTL: 0x%x:%08x\n",
208 channel_readl(dwc, SAR),
209 channel_readl(dwc, DAR),
210 channel_readl(dwc, LLP),
211 channel_readl(dwc, CTL_HI),
212 channel_readl(dwc, CTL_LO));
213}
214
Andy Shevchenko3f9362072012-06-19 13:46:32 +0300215static inline void dwc_chan_disable(struct dw_dma *dw, struct dw_dma_chan *dwc)
216{
217 channel_clear_bit(dw, CH_EN, dwc->mask);
218 while (dma_readl(dw, CH_EN) & dwc->mask)
219 cpu_relax();
220}
221
Andy Shevchenko1d455432012-06-19 13:34:03 +0300222/*----------------------------------------------------------------------*/
223
Andy Shevchenkofed25742012-09-21 15:05:49 +0300224/* Perform single block transfer */
225static inline void dwc_do_single_block(struct dw_dma_chan *dwc,
226 struct dw_desc *desc)
227{
228 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
229 u32 ctllo;
230
231 /* Software emulation of LLP mode relies on interrupts to continue
232 * multi block transfer. */
233 ctllo = desc->lli.ctllo | DWC_CTLL_INT_EN;
234
235 channel_writel(dwc, SAR, desc->lli.sar);
236 channel_writel(dwc, DAR, desc->lli.dar);
237 channel_writel(dwc, CTL_LO, ctllo);
238 channel_writel(dwc, CTL_HI, desc->lli.ctlhi);
239 channel_set_bit(dw, CH_EN, dwc->mask);
Andy Shevchenkof5c6a7d2013-01-09 10:17:13 +0200240
241 /* Move pointer to next descriptor */
242 dwc->tx_node_active = dwc->tx_node_active->next;
Andy Shevchenkofed25742012-09-21 15:05:49 +0300243}
244
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700245/* Called with dwc->lock held and bh disabled */
246static void dwc_dostart(struct dw_dma_chan *dwc, struct dw_desc *first)
247{
248 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
Andy Shevchenkofed25742012-09-21 15:05:49 +0300249 unsigned long was_soft_llp;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700250
251 /* ASSERT: channel is idle */
252 if (dma_readl(dw, CH_EN) & dwc->mask) {
Dan Williams41d5e592009-01-06 11:38:21 -0700253 dev_err(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700254 "BUG: Attempted to start non-idle channel\n");
Andy Shevchenko1d455432012-06-19 13:34:03 +0300255 dwc_dump_chan_regs(dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700256
257 /* The tasklet will hopefully advance the queue... */
258 return;
259 }
260
Andy Shevchenkofed25742012-09-21 15:05:49 +0300261 if (dwc->nollp) {
262 was_soft_llp = test_and_set_bit(DW_DMA_IS_SOFT_LLP,
263 &dwc->flags);
264 if (was_soft_llp) {
265 dev_err(chan2dev(&dwc->chan),
266 "BUG: Attempted to start new LLP transfer "
267 "inside ongoing one\n");
268 return;
269 }
270
271 dwc_initialize(dwc);
272
Andy Shevchenko4702d522013-01-25 11:48:03 +0200273 dwc->residue = first->total_len;
Andy Shevchenkof5c6a7d2013-01-09 10:17:13 +0200274 dwc->tx_node_active = &first->tx_list;
Andy Shevchenkofed25742012-09-21 15:05:49 +0300275
Andy Shevchenkofdf475f2013-01-25 11:48:00 +0200276 /* Submit first block */
Andy Shevchenkofed25742012-09-21 15:05:49 +0300277 dwc_do_single_block(dwc, first);
278
279 return;
280 }
281
Viresh Kumar61e183f2011-11-17 16:01:29 +0530282 dwc_initialize(dwc);
283
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700284 channel_writel(dwc, LLP, first->txd.phys);
285 channel_writel(dwc, CTL_LO,
286 DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
287 channel_writel(dwc, CTL_HI, 0);
288 channel_set_bit(dw, CH_EN, dwc->mask);
289}
290
291/*----------------------------------------------------------------------*/
292
293static void
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530294dwc_descriptor_complete(struct dw_dma_chan *dwc, struct dw_desc *desc,
295 bool callback_required)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700296{
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530297 dma_async_tx_callback callback = NULL;
298 void *param = NULL;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700299 struct dma_async_tx_descriptor *txd = &desc->txd;
Viresh Kumare5180762011-03-03 15:47:20 +0530300 struct dw_desc *child;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530301 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700302
Dan Williams41d5e592009-01-06 11:38:21 -0700303 dev_vdbg(chan2dev(&dwc->chan), "descriptor %u complete\n", txd->cookie);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700304
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530305 spin_lock_irqsave(&dwc->lock, flags);
Russell King - ARM Linuxf7fbce02012-03-06 22:35:07 +0000306 dma_cookie_complete(txd);
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530307 if (callback_required) {
308 callback = txd->callback;
309 param = txd->callback_param;
310 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700311
Viresh Kumare5180762011-03-03 15:47:20 +0530312 /* async_tx_ack */
313 list_for_each_entry(child, &desc->tx_list, desc_node)
314 async_tx_ack(&child->txd);
315 async_tx_ack(&desc->txd);
316
Dan Williamse0bd0f82009-09-08 17:53:02 -0700317 list_splice_init(&desc->tx_list, &dwc->free_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700318 list_move(&desc->desc_node, &dwc->free_list);
319
Andy Shevchenko495aea42013-01-10 11:11:41 +0200320 if (!is_slave_direction(dwc->direction)) {
Atsushi Nemoto657a77fa2009-09-08 17:53:05 -0700321 struct device *parent = chan2parent(&dwc->chan);
322 if (!(txd->flags & DMA_COMPL_SKIP_DEST_UNMAP)) {
323 if (txd->flags & DMA_COMPL_DEST_UNMAP_SINGLE)
324 dma_unmap_single(parent, desc->lli.dar,
Andy Shevchenko30d38a32013-01-25 11:48:01 +0200325 desc->total_len, DMA_FROM_DEVICE);
Atsushi Nemoto657a77fa2009-09-08 17:53:05 -0700326 else
327 dma_unmap_page(parent, desc->lli.dar,
Andy Shevchenko30d38a32013-01-25 11:48:01 +0200328 desc->total_len, DMA_FROM_DEVICE);
Atsushi Nemoto657a77fa2009-09-08 17:53:05 -0700329 }
330 if (!(txd->flags & DMA_COMPL_SKIP_SRC_UNMAP)) {
331 if (txd->flags & DMA_COMPL_SRC_UNMAP_SINGLE)
332 dma_unmap_single(parent, desc->lli.sar,
Andy Shevchenko30d38a32013-01-25 11:48:01 +0200333 desc->total_len, DMA_TO_DEVICE);
Atsushi Nemoto657a77fa2009-09-08 17:53:05 -0700334 else
335 dma_unmap_page(parent, desc->lli.sar,
Andy Shevchenko30d38a32013-01-25 11:48:01 +0200336 desc->total_len, DMA_TO_DEVICE);
Atsushi Nemoto657a77fa2009-09-08 17:53:05 -0700337 }
338 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700339
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530340 spin_unlock_irqrestore(&dwc->lock, flags);
341
Andy Shevchenko21e93c12013-01-09 10:17:12 +0200342 if (callback)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700343 callback(param);
344}
345
346static void dwc_complete_all(struct dw_dma *dw, struct dw_dma_chan *dwc)
347{
348 struct dw_desc *desc, *_desc;
349 LIST_HEAD(list);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530350 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700351
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530352 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700353 if (dma_readl(dw, CH_EN) & dwc->mask) {
Dan Williams41d5e592009-01-06 11:38:21 -0700354 dev_err(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700355 "BUG: XFER bit set, but channel not idle!\n");
356
357 /* Try to continue after resetting the channel... */
Andy Shevchenko3f9362072012-06-19 13:46:32 +0300358 dwc_chan_disable(dw, dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700359 }
360
361 /*
362 * Submit queued descriptors ASAP, i.e. before we go through
363 * the completed ones.
364 */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700365 list_splice_init(&dwc->active_list, &list);
Viresh Kumarf336e422011-03-03 15:47:16 +0530366 if (!list_empty(&dwc->queue)) {
367 list_move(dwc->queue.next, &dwc->active_list);
368 dwc_dostart(dwc, dwc_first_active(dwc));
369 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700370
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530371 spin_unlock_irqrestore(&dwc->lock, flags);
372
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700373 list_for_each_entry_safe(desc, _desc, &list, desc_node)
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530374 dwc_descriptor_complete(dwc, desc, true);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700375}
376
Andy Shevchenko4702d522013-01-25 11:48:03 +0200377/* Returns how many bytes were already received from source */
378static inline u32 dwc_get_sent(struct dw_dma_chan *dwc)
379{
380 u32 ctlhi = channel_readl(dwc, CTL_HI);
381 u32 ctllo = channel_readl(dwc, CTL_LO);
382
383 return (ctlhi & DWC_CTLH_BLOCK_TS_MASK) * (1 << (ctllo >> 4 & 7));
384}
385
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700386static void dwc_scan_descriptors(struct dw_dma *dw, struct dw_dma_chan *dwc)
387{
388 dma_addr_t llp;
389 struct dw_desc *desc, *_desc;
390 struct dw_desc *child;
391 u32 status_xfer;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530392 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700393
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530394 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700395 llp = channel_readl(dwc, LLP);
396 status_xfer = dma_readl(dw, RAW.XFER);
397
398 if (status_xfer & dwc->mask) {
399 /* Everything we've submitted is done */
400 dma_writel(dw, CLEAR.XFER, dwc->mask);
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200401
402 if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
Andy Shevchenkofdf475f2013-01-25 11:48:00 +0200403 struct list_head *head, *active = dwc->tx_node_active;
404
405 /*
406 * We are inside first active descriptor.
407 * Otherwise something is really wrong.
408 */
409 desc = dwc_first_active(dwc);
410
411 head = &desc->tx_list;
412 if (active != head) {
Andy Shevchenko4702d522013-01-25 11:48:03 +0200413 /* Update desc to reflect last sent one */
414 if (active != head->next)
415 desc = to_dw_desc(active->prev);
416
417 dwc->residue -= desc->len;
418
Andy Shevchenkofdf475f2013-01-25 11:48:00 +0200419 child = to_dw_desc(active);
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200420
421 /* Submit next block */
Andy Shevchenkofdf475f2013-01-25 11:48:00 +0200422 dwc_do_single_block(dwc, child);
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200423
Andy Shevchenkofdf475f2013-01-25 11:48:00 +0200424 spin_unlock_irqrestore(&dwc->lock, flags);
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200425 return;
426 }
Andy Shevchenkofdf475f2013-01-25 11:48:00 +0200427
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200428 /* We are done here */
429 clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
430 }
Andy Shevchenko4702d522013-01-25 11:48:03 +0200431
432 dwc->residue = 0;
433
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530434 spin_unlock_irqrestore(&dwc->lock, flags);
435
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700436 dwc_complete_all(dw, dwc);
437 return;
438 }
439
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530440 if (list_empty(&dwc->active_list)) {
Andy Shevchenko4702d522013-01-25 11:48:03 +0200441 dwc->residue = 0;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530442 spin_unlock_irqrestore(&dwc->lock, flags);
Jamie Iles087809f2011-01-21 14:11:52 +0000443 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530444 }
Jamie Iles087809f2011-01-21 14:11:52 +0000445
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200446 if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
447 dev_vdbg(chan2dev(&dwc->chan), "%s: soft LLP mode\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700448 spin_unlock_irqrestore(&dwc->lock, flags);
Dan Williams41d5e592009-01-06 11:38:21 -0700449 return;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700450 }
451
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300452 dev_vdbg(chan2dev(&dwc->chan), "%s: llp=0x%llx\n", __func__,
Andy Shevchenko2f45d612012-06-19 13:34:02 +0300453 (unsigned long long)llp);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700454
455 list_for_each_entry_safe(desc, _desc, &dwc->active_list, desc_node) {
Andy Shevchenko75c61222013-03-26 16:53:54 +0200456 /* Initial residue value */
Andy Shevchenko4702d522013-01-25 11:48:03 +0200457 dwc->residue = desc->total_len;
458
Andy Shevchenko75c61222013-03-26 16:53:54 +0200459 /* Check first descriptors addr */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530460 if (desc->txd.phys == llp) {
461 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700462 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530463 }
Viresh Kumar84adccf2011-03-24 11:32:15 +0530464
Andy Shevchenko75c61222013-03-26 16:53:54 +0200465 /* Check first descriptors llp */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530466 if (desc->lli.llp == llp) {
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700467 /* This one is currently in progress */
Andy Shevchenko4702d522013-01-25 11:48:03 +0200468 dwc->residue -= dwc_get_sent(dwc);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530469 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700470 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530471 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700472
Andy Shevchenko4702d522013-01-25 11:48:03 +0200473 dwc->residue -= desc->len;
474 list_for_each_entry(child, &desc->tx_list, desc_node) {
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530475 if (child->lli.llp == llp) {
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700476 /* Currently in progress */
Andy Shevchenko4702d522013-01-25 11:48:03 +0200477 dwc->residue -= dwc_get_sent(dwc);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530478 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700479 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530480 }
Andy Shevchenko4702d522013-01-25 11:48:03 +0200481 dwc->residue -= child->len;
482 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700483
484 /*
485 * No descriptors so far seem to be in progress, i.e.
486 * this one must be done.
487 */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530488 spin_unlock_irqrestore(&dwc->lock, flags);
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530489 dwc_descriptor_complete(dwc, desc, true);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530490 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700491 }
492
Dan Williams41d5e592009-01-06 11:38:21 -0700493 dev_err(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700494 "BUG: All descriptors done, but channel not idle!\n");
495
496 /* Try to continue after resetting the channel... */
Andy Shevchenko3f9362072012-06-19 13:46:32 +0300497 dwc_chan_disable(dw, dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700498
499 if (!list_empty(&dwc->queue)) {
Viresh Kumarf336e422011-03-03 15:47:16 +0530500 list_move(dwc->queue.next, &dwc->active_list);
501 dwc_dostart(dwc, dwc_first_active(dwc));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700502 }
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530503 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700504}
505
Andy Shevchenko93aad1b2012-07-13 11:09:32 +0300506static inline void dwc_dump_lli(struct dw_dma_chan *dwc, struct dw_lli *lli)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700507{
Andy Shevchenko21d43f42012-10-18 17:34:09 +0300508 dev_crit(chan2dev(&dwc->chan), " desc: s0x%x d0x%x l0x%x c0x%x:%x\n",
509 lli->sar, lli->dar, lli->llp, lli->ctlhi, lli->ctllo);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700510}
511
512static void dwc_handle_error(struct dw_dma *dw, struct dw_dma_chan *dwc)
513{
514 struct dw_desc *bad_desc;
515 struct dw_desc *child;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530516 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700517
518 dwc_scan_descriptors(dw, dwc);
519
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530520 spin_lock_irqsave(&dwc->lock, flags);
521
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700522 /*
523 * The descriptor currently at the head of the active list is
524 * borked. Since we don't have any way to report errors, we'll
525 * just have to scream loudly and try to carry on.
526 */
527 bad_desc = dwc_first_active(dwc);
528 list_del_init(&bad_desc->desc_node);
Viresh Kumarf336e422011-03-03 15:47:16 +0530529 list_move(dwc->queue.next, dwc->active_list.prev);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700530
531 /* Clear the error flag and try to restart the controller */
532 dma_writel(dw, CLEAR.ERROR, dwc->mask);
533 if (!list_empty(&dwc->active_list))
534 dwc_dostart(dwc, dwc_first_active(dwc));
535
536 /*
Andy Shevchenkoba84bd72012-10-18 17:34:11 +0300537 * WARN may seem harsh, but since this only happens
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700538 * when someone submits a bad physical address in a
539 * descriptor, we should consider ourselves lucky that the
540 * controller flagged an error instead of scribbling over
541 * random memory locations.
542 */
Andy Shevchenkoba84bd72012-10-18 17:34:11 +0300543 dev_WARN(chan2dev(&dwc->chan), "Bad descriptor submitted for DMA!\n"
544 " cookie: %d\n", bad_desc->txd.cookie);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700545 dwc_dump_lli(dwc, &bad_desc->lli);
Dan Williamse0bd0f82009-09-08 17:53:02 -0700546 list_for_each_entry(child, &bad_desc->tx_list, desc_node)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700547 dwc_dump_lli(dwc, &child->lli);
548
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530549 spin_unlock_irqrestore(&dwc->lock, flags);
550
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700551 /* Pretend the descriptor completed successfully */
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530552 dwc_descriptor_complete(dwc, bad_desc, true);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700553}
554
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200555/* --------------------- Cyclic DMA API extensions -------------------- */
556
557inline dma_addr_t dw_dma_get_src_addr(struct dma_chan *chan)
558{
559 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
560 return channel_readl(dwc, SAR);
561}
562EXPORT_SYMBOL(dw_dma_get_src_addr);
563
564inline dma_addr_t dw_dma_get_dst_addr(struct dma_chan *chan)
565{
566 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
567 return channel_readl(dwc, DAR);
568}
569EXPORT_SYMBOL(dw_dma_get_dst_addr);
570
Andy Shevchenko75c61222013-03-26 16:53:54 +0200571/* Called with dwc->lock held and all DMAC interrupts disabled */
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200572static void dwc_handle_cyclic(struct dw_dma *dw, struct dw_dma_chan *dwc,
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530573 u32 status_err, u32 status_xfer)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200574{
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530575 unsigned long flags;
576
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530577 if (dwc->mask) {
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200578 void (*callback)(void *param);
579 void *callback_param;
580
581 dev_vdbg(chan2dev(&dwc->chan), "new cyclic period llp 0x%08x\n",
582 channel_readl(dwc, LLP));
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200583
584 callback = dwc->cdesc->period_callback;
585 callback_param = dwc->cdesc->period_callback_param;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530586
587 if (callback)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200588 callback(callback_param);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200589 }
590
591 /*
592 * Error and transfer complete are highly unlikely, and will most
593 * likely be due to a configuration error by the user.
594 */
595 if (unlikely(status_err & dwc->mask) ||
596 unlikely(status_xfer & dwc->mask)) {
597 int i;
598
599 dev_err(chan2dev(&dwc->chan), "cyclic DMA unexpected %s "
600 "interrupt, stopping DMA transfer\n",
601 status_xfer ? "xfer" : "error");
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530602
603 spin_lock_irqsave(&dwc->lock, flags);
604
Andy Shevchenko1d455432012-06-19 13:34:03 +0300605 dwc_dump_chan_regs(dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200606
Andy Shevchenko3f9362072012-06-19 13:46:32 +0300607 dwc_chan_disable(dw, dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200608
Andy Shevchenko75c61222013-03-26 16:53:54 +0200609 /* Make sure DMA does not restart by loading a new list */
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200610 channel_writel(dwc, LLP, 0);
611 channel_writel(dwc, CTL_LO, 0);
612 channel_writel(dwc, CTL_HI, 0);
613
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200614 dma_writel(dw, CLEAR.ERROR, dwc->mask);
615 dma_writel(dw, CLEAR.XFER, dwc->mask);
616
617 for (i = 0; i < dwc->cdesc->periods; i++)
618 dwc_dump_lli(dwc, &dwc->cdesc->desc[i]->lli);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530619
620 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200621 }
622}
623
624/* ------------------------------------------------------------------------- */
625
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700626static void dw_dma_tasklet(unsigned long data)
627{
628 struct dw_dma *dw = (struct dw_dma *)data;
629 struct dw_dma_chan *dwc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700630 u32 status_xfer;
631 u32 status_err;
632 int i;
633
Haavard Skinnemoen7fe7b2f2008-10-03 15:23:46 -0700634 status_xfer = dma_readl(dw, RAW.XFER);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700635 status_err = dma_readl(dw, RAW.ERROR);
636
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300637 dev_vdbg(dw->dma.dev, "%s: status_err=%x\n", __func__, status_err);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700638
639 for (i = 0; i < dw->dma.chancnt; i++) {
640 dwc = &dw->chan[i];
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200641 if (test_bit(DW_DMA_IS_CYCLIC, &dwc->flags))
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530642 dwc_handle_cyclic(dw, dwc, status_err, status_xfer);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200643 else if (status_err & (1 << i))
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700644 dwc_handle_error(dw, dwc);
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200645 else if (status_xfer & (1 << i))
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700646 dwc_scan_descriptors(dw, dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700647 }
648
649 /*
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530650 * Re-enable interrupts.
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700651 */
652 channel_set_bit(dw, MASK.XFER, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700653 channel_set_bit(dw, MASK.ERROR, dw->all_chan_mask);
654}
655
656static irqreturn_t dw_dma_interrupt(int irq, void *dev_id)
657{
658 struct dw_dma *dw = dev_id;
659 u32 status;
660
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300661 dev_vdbg(dw->dma.dev, "%s: status=0x%x\n", __func__,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700662 dma_readl(dw, STATUS_INT));
663
664 /*
665 * Just disable the interrupts. We'll turn them back on in the
666 * softirq handler.
667 */
668 channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700669 channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
670
671 status = dma_readl(dw, STATUS_INT);
672 if (status) {
673 dev_err(dw->dma.dev,
674 "BUG: Unexpected interrupts pending: 0x%x\n",
675 status);
676
677 /* Try to recover */
678 channel_clear_bit(dw, MASK.XFER, (1 << 8) - 1);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700679 channel_clear_bit(dw, MASK.SRC_TRAN, (1 << 8) - 1);
680 channel_clear_bit(dw, MASK.DST_TRAN, (1 << 8) - 1);
681 channel_clear_bit(dw, MASK.ERROR, (1 << 8) - 1);
682 }
683
684 tasklet_schedule(&dw->tasklet);
685
686 return IRQ_HANDLED;
687}
688
689/*----------------------------------------------------------------------*/
690
691static dma_cookie_t dwc_tx_submit(struct dma_async_tx_descriptor *tx)
692{
693 struct dw_desc *desc = txd_to_dw_desc(tx);
694 struct dw_dma_chan *dwc = to_dw_dma_chan(tx->chan);
695 dma_cookie_t cookie;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530696 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700697
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530698 spin_lock_irqsave(&dwc->lock, flags);
Russell King - ARM Linux884485e2012-03-06 22:34:46 +0000699 cookie = dma_cookie_assign(tx);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700700
701 /*
702 * REVISIT: We should attempt to chain as many descriptors as
703 * possible, perhaps even appending to those already submitted
704 * for DMA. But this is hard to do in a race-free manner.
705 */
706 if (list_empty(&dwc->active_list)) {
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300707 dev_vdbg(chan2dev(tx->chan), "%s: started %u\n", __func__,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700708 desc->txd.cookie);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700709 list_add_tail(&desc->desc_node, &dwc->active_list);
Viresh Kumarf336e422011-03-03 15:47:16 +0530710 dwc_dostart(dwc, dwc_first_active(dwc));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700711 } else {
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300712 dev_vdbg(chan2dev(tx->chan), "%s: queued %u\n", __func__,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700713 desc->txd.cookie);
714
715 list_add_tail(&desc->desc_node, &dwc->queue);
716 }
717
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530718 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700719
720 return cookie;
721}
722
723static struct dma_async_tx_descriptor *
724dwc_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
725 size_t len, unsigned long flags)
726{
727 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Arnd Bergmannf7760762013-03-26 16:53:57 +0200728 struct dw_dma *dw = to_dw_dma(chan->device);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700729 struct dw_desc *desc;
730 struct dw_desc *first;
731 struct dw_desc *prev;
732 size_t xfer_count;
733 size_t offset;
734 unsigned int src_width;
735 unsigned int dst_width;
Andy Shevchenko3d4f8602012-10-01 13:06:25 +0300736 unsigned int data_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700737 u32 ctllo;
738
Andy Shevchenko2f45d612012-06-19 13:34:02 +0300739 dev_vdbg(chan2dev(chan),
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300740 "%s: d0x%llx s0x%llx l0x%zx f0x%lx\n", __func__,
Andy Shevchenko2f45d612012-06-19 13:34:02 +0300741 (unsigned long long)dest, (unsigned long long)src,
742 len, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700743
744 if (unlikely(!len)) {
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300745 dev_dbg(chan2dev(chan), "%s: length is zero!\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700746 return NULL;
747 }
748
Andy Shevchenko0fdb5672013-01-10 10:53:03 +0200749 dwc->direction = DMA_MEM_TO_MEM;
750
Arnd Bergmannf7760762013-03-26 16:53:57 +0200751 data_width = min_t(unsigned int, dw->data_width[dwc->src_master],
752 dw->data_width[dwc->dst_master]);
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300753
Andy Shevchenko3d4f8602012-10-01 13:06:25 +0300754 src_width = dst_width = min_t(unsigned int, data_width,
755 dwc_fast_fls(src | dest | len));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700756
Viresh Kumar327e6972012-02-01 16:12:26 +0530757 ctllo = DWC_DEFAULT_CTLLO(chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700758 | DWC_CTLL_DST_WIDTH(dst_width)
759 | DWC_CTLL_SRC_WIDTH(src_width)
760 | DWC_CTLL_DST_INC
761 | DWC_CTLL_SRC_INC
762 | DWC_CTLL_FC_M2M;
763 prev = first = NULL;
764
765 for (offset = 0; offset < len; offset += xfer_count << src_width) {
766 xfer_count = min_t(size_t, (len - offset) >> src_width,
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +0300767 dwc->block_size);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700768
769 desc = dwc_desc_get(dwc);
770 if (!desc)
771 goto err_desc_get;
772
773 desc->lli.sar = src + offset;
774 desc->lli.dar = dest + offset;
775 desc->lli.ctllo = ctllo;
776 desc->lli.ctlhi = xfer_count;
Andy Shevchenko176dcec2013-01-25 11:48:02 +0200777 desc->len = xfer_count << src_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700778
779 if (!first) {
780 first = desc;
781 } else {
782 prev->lli.llp = desc->txd.phys;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700783 list_add_tail(&desc->desc_node,
Dan Williamse0bd0f82009-09-08 17:53:02 -0700784 &first->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700785 }
786 prev = desc;
787 }
788
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700789 if (flags & DMA_PREP_INTERRUPT)
790 /* Trigger interrupt after last block */
791 prev->lli.ctllo |= DWC_CTLL_INT_EN;
792
793 prev->lli.llp = 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700794 first->txd.flags = flags;
Andy Shevchenko30d38a32013-01-25 11:48:01 +0200795 first->total_len = len;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700796
797 return &first->txd;
798
799err_desc_get:
800 dwc_desc_put(dwc, first);
801 return NULL;
802}
803
804static struct dma_async_tx_descriptor *
805dwc_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
Vinod Kouldb8196d2011-10-13 22:34:23 +0530806 unsigned int sg_len, enum dma_transfer_direction direction,
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500807 unsigned long flags, void *context)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700808{
809 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Arnd Bergmannf7760762013-03-26 16:53:57 +0200810 struct dw_dma *dw = to_dw_dma(chan->device);
Viresh Kumar327e6972012-02-01 16:12:26 +0530811 struct dma_slave_config *sconfig = &dwc->dma_sconfig;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700812 struct dw_desc *prev;
813 struct dw_desc *first;
814 u32 ctllo;
815 dma_addr_t reg;
816 unsigned int reg_width;
817 unsigned int mem_width;
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300818 unsigned int data_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700819 unsigned int i;
820 struct scatterlist *sg;
821 size_t total_len = 0;
822
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300823 dev_vdbg(chan2dev(chan), "%s\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700824
Andy Shevchenko495aea42013-01-10 11:11:41 +0200825 if (unlikely(!is_slave_direction(direction) || !sg_len))
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700826 return NULL;
827
Andy Shevchenko0fdb5672013-01-10 10:53:03 +0200828 dwc->direction = direction;
829
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700830 prev = first = NULL;
831
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700832 switch (direction) {
Vinod Kouldb8196d2011-10-13 22:34:23 +0530833 case DMA_MEM_TO_DEV:
Viresh Kumar327e6972012-02-01 16:12:26 +0530834 reg_width = __fls(sconfig->dst_addr_width);
835 reg = sconfig->dst_addr;
836 ctllo = (DWC_DEFAULT_CTLLO(chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700837 | DWC_CTLL_DST_WIDTH(reg_width)
838 | DWC_CTLL_DST_FIX
Viresh Kumar327e6972012-02-01 16:12:26 +0530839 | DWC_CTLL_SRC_INC);
840
841 ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
842 DWC_CTLL_FC(DW_DMA_FC_D_M2P);
843
Arnd Bergmannf7760762013-03-26 16:53:57 +0200844 data_width = dw->data_width[dwc->src_master];
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300845
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700846 for_each_sg(sgl, sg, sg_len, i) {
847 struct dw_desc *desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530848 u32 len, dlen, mem;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700849
Lars-Peter Clausencbb796c2012-04-25 20:50:51 +0200850 mem = sg_dma_address(sg);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700851 len = sg_dma_len(sg);
Viresh Kumar6bc711f2012-02-01 16:12:25 +0530852
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300853 mem_width = min_t(unsigned int,
854 data_width, dwc_fast_fls(mem | len));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700855
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530856slave_sg_todev_fill_desc:
857 desc = dwc_desc_get(dwc);
858 if (!desc) {
859 dev_err(chan2dev(chan),
860 "not enough descriptors available\n");
861 goto err_desc_get;
862 }
863
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700864 desc->lli.sar = mem;
865 desc->lli.dar = reg;
866 desc->lli.ctllo = ctllo | DWC_CTLL_SRC_WIDTH(mem_width);
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +0300867 if ((len >> mem_width) > dwc->block_size) {
868 dlen = dwc->block_size << mem_width;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530869 mem += dlen;
870 len -= dlen;
871 } else {
872 dlen = len;
873 len = 0;
874 }
875
876 desc->lli.ctlhi = dlen >> mem_width;
Andy Shevchenko176dcec2013-01-25 11:48:02 +0200877 desc->len = dlen;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700878
879 if (!first) {
880 first = desc;
881 } else {
882 prev->lli.llp = desc->txd.phys;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700883 list_add_tail(&desc->desc_node,
Dan Williamse0bd0f82009-09-08 17:53:02 -0700884 &first->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700885 }
886 prev = desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530887 total_len += dlen;
888
889 if (len)
890 goto slave_sg_todev_fill_desc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700891 }
892 break;
Vinod Kouldb8196d2011-10-13 22:34:23 +0530893 case DMA_DEV_TO_MEM:
Viresh Kumar327e6972012-02-01 16:12:26 +0530894 reg_width = __fls(sconfig->src_addr_width);
895 reg = sconfig->src_addr;
896 ctllo = (DWC_DEFAULT_CTLLO(chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700897 | DWC_CTLL_SRC_WIDTH(reg_width)
898 | DWC_CTLL_DST_INC
Viresh Kumar327e6972012-02-01 16:12:26 +0530899 | DWC_CTLL_SRC_FIX);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700900
Viresh Kumar327e6972012-02-01 16:12:26 +0530901 ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
902 DWC_CTLL_FC(DW_DMA_FC_D_P2M);
903
Arnd Bergmannf7760762013-03-26 16:53:57 +0200904 data_width = dw->data_width[dwc->dst_master];
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300905
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700906 for_each_sg(sgl, sg, sg_len, i) {
907 struct dw_desc *desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530908 u32 len, dlen, mem;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700909
Lars-Peter Clausencbb796c2012-04-25 20:50:51 +0200910 mem = sg_dma_address(sg);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700911 len = sg_dma_len(sg);
Viresh Kumar6bc711f2012-02-01 16:12:25 +0530912
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300913 mem_width = min_t(unsigned int,
914 data_width, dwc_fast_fls(mem | len));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700915
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530916slave_sg_fromdev_fill_desc:
917 desc = dwc_desc_get(dwc);
918 if (!desc) {
919 dev_err(chan2dev(chan),
920 "not enough descriptors available\n");
921 goto err_desc_get;
922 }
923
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700924 desc->lli.sar = reg;
925 desc->lli.dar = mem;
926 desc->lli.ctllo = ctllo | DWC_CTLL_DST_WIDTH(mem_width);
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +0300927 if ((len >> reg_width) > dwc->block_size) {
928 dlen = dwc->block_size << reg_width;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530929 mem += dlen;
930 len -= dlen;
931 } else {
932 dlen = len;
933 len = 0;
934 }
935 desc->lli.ctlhi = dlen >> reg_width;
Andy Shevchenko176dcec2013-01-25 11:48:02 +0200936 desc->len = dlen;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700937
938 if (!first) {
939 first = desc;
940 } else {
941 prev->lli.llp = desc->txd.phys;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700942 list_add_tail(&desc->desc_node,
Dan Williamse0bd0f82009-09-08 17:53:02 -0700943 &first->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700944 }
945 prev = desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530946 total_len += dlen;
947
948 if (len)
949 goto slave_sg_fromdev_fill_desc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700950 }
951 break;
952 default:
953 return NULL;
954 }
955
956 if (flags & DMA_PREP_INTERRUPT)
957 /* Trigger interrupt after last block */
958 prev->lli.ctllo |= DWC_CTLL_INT_EN;
959
960 prev->lli.llp = 0;
Andy Shevchenko30d38a32013-01-25 11:48:01 +0200961 first->total_len = total_len;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700962
963 return &first->txd;
964
965err_desc_get:
966 dwc_desc_put(dwc, first);
967 return NULL;
968}
969
Viresh Kumar327e6972012-02-01 16:12:26 +0530970/*
971 * Fix sconfig's burst size according to dw_dmac. We need to convert them as:
972 * 1 -> 0, 4 -> 1, 8 -> 2, 16 -> 3.
973 *
974 * NOTE: burst size 2 is not supported by controller.
975 *
976 * This can be done by finding least significant bit set: n & (n - 1)
977 */
978static inline void convert_burst(u32 *maxburst)
979{
980 if (*maxburst > 1)
981 *maxburst = fls(*maxburst) - 2;
982 else
983 *maxburst = 0;
984}
985
Andy Shevchenkobce95c62013-02-20 13:52:17 +0200986static inline void convert_slave_id(struct dw_dma_chan *dwc)
987{
988 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
989
990 dwc->dma_sconfig.slave_id -= dw->request_line_base;
991}
992
Viresh Kumar327e6972012-02-01 16:12:26 +0530993static int
994set_runtime_config(struct dma_chan *chan, struct dma_slave_config *sconfig)
995{
996 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
997
Andy Shevchenko495aea42013-01-10 11:11:41 +0200998 /* Check if chan will be configured for slave transfers */
999 if (!is_slave_direction(sconfig->direction))
Viresh Kumar327e6972012-02-01 16:12:26 +05301000 return -EINVAL;
1001
1002 memcpy(&dwc->dma_sconfig, sconfig, sizeof(*sconfig));
Andy Shevchenko0fdb5672013-01-10 10:53:03 +02001003 dwc->direction = sconfig->direction;
Viresh Kumar327e6972012-02-01 16:12:26 +05301004
Arnd Bergmannf7760762013-03-26 16:53:57 +02001005 /* Take the request line from slave_id member */
1006 if (dwc->request_line == ~0)
1007 dwc->request_line = sconfig->slave_id;
1008
Viresh Kumar327e6972012-02-01 16:12:26 +05301009 convert_burst(&dwc->dma_sconfig.src_maxburst);
1010 convert_burst(&dwc->dma_sconfig.dst_maxburst);
Andy Shevchenkobce95c62013-02-20 13:52:17 +02001011 convert_slave_id(dwc);
Viresh Kumar327e6972012-02-01 16:12:26 +05301012
1013 return 0;
1014}
1015
Andy Shevchenko21fe3c52013-01-09 10:17:14 +02001016static inline void dwc_chan_pause(struct dw_dma_chan *dwc)
1017{
1018 u32 cfglo = channel_readl(dwc, CFG_LO);
Andy Shevchenko123b69a2013-03-21 11:49:17 +02001019 unsigned int count = 20; /* timeout iterations */
Andy Shevchenko21fe3c52013-01-09 10:17:14 +02001020
1021 channel_writel(dwc, CFG_LO, cfglo | DWC_CFGL_CH_SUSP);
Andy Shevchenko123b69a2013-03-21 11:49:17 +02001022 while (!(channel_readl(dwc, CFG_LO) & DWC_CFGL_FIFO_EMPTY) && count--)
1023 udelay(2);
Andy Shevchenko21fe3c52013-01-09 10:17:14 +02001024
1025 dwc->paused = true;
1026}
1027
1028static inline void dwc_chan_resume(struct dw_dma_chan *dwc)
1029{
1030 u32 cfglo = channel_readl(dwc, CFG_LO);
1031
1032 channel_writel(dwc, CFG_LO, cfglo & ~DWC_CFGL_CH_SUSP);
1033
1034 dwc->paused = false;
1035}
1036
Linus Walleij05827632010-05-17 16:30:42 -07001037static int dwc_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
1038 unsigned long arg)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001039{
1040 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1041 struct dw_dma *dw = to_dw_dma(chan->device);
1042 struct dw_desc *desc, *_desc;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301043 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001044 LIST_HEAD(list);
1045
Linus Walleija7c57cf2011-04-19 08:31:32 +08001046 if (cmd == DMA_PAUSE) {
1047 spin_lock_irqsave(&dwc->lock, flags);
1048
Andy Shevchenko21fe3c52013-01-09 10:17:14 +02001049 dwc_chan_pause(dwc);
Linus Walleija7c57cf2011-04-19 08:31:32 +08001050
Linus Walleija7c57cf2011-04-19 08:31:32 +08001051 spin_unlock_irqrestore(&dwc->lock, flags);
1052 } else if (cmd == DMA_RESUME) {
1053 if (!dwc->paused)
1054 return 0;
1055
1056 spin_lock_irqsave(&dwc->lock, flags);
1057
Andy Shevchenko21fe3c52013-01-09 10:17:14 +02001058 dwc_chan_resume(dwc);
Linus Walleija7c57cf2011-04-19 08:31:32 +08001059
1060 spin_unlock_irqrestore(&dwc->lock, flags);
1061 } else if (cmd == DMA_TERMINATE_ALL) {
1062 spin_lock_irqsave(&dwc->lock, flags);
1063
Andy Shevchenkofed25742012-09-21 15:05:49 +03001064 clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
1065
Andy Shevchenko3f9362072012-06-19 13:46:32 +03001066 dwc_chan_disable(dw, dwc);
Linus Walleija7c57cf2011-04-19 08:31:32 +08001067
Heikki Krogerusa5dbff12013-01-10 10:53:06 +02001068 dwc_chan_resume(dwc);
Linus Walleija7c57cf2011-04-19 08:31:32 +08001069
1070 /* active_list entries will end up before queued entries */
1071 list_splice_init(&dwc->queue, &list);
1072 list_splice_init(&dwc->active_list, &list);
1073
1074 spin_unlock_irqrestore(&dwc->lock, flags);
1075
1076 /* Flush all pending and queued descriptors */
1077 list_for_each_entry_safe(desc, _desc, &list, desc_node)
1078 dwc_descriptor_complete(dwc, desc, false);
Viresh Kumar327e6972012-02-01 16:12:26 +05301079 } else if (cmd == DMA_SLAVE_CONFIG) {
1080 return set_runtime_config(chan, (struct dma_slave_config *)arg);
1081 } else {
Linus Walleijc3635c72010-03-26 16:44:01 -07001082 return -ENXIO;
Viresh Kumar327e6972012-02-01 16:12:26 +05301083 }
Linus Walleijc3635c72010-03-26 16:44:01 -07001084
Linus Walleijc3635c72010-03-26 16:44:01 -07001085 return 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001086}
1087
Andy Shevchenko4702d522013-01-25 11:48:03 +02001088static inline u32 dwc_get_residue(struct dw_dma_chan *dwc)
1089{
1090 unsigned long flags;
1091 u32 residue;
1092
1093 spin_lock_irqsave(&dwc->lock, flags);
1094
1095 residue = dwc->residue;
1096 if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags) && residue)
1097 residue -= dwc_get_sent(dwc);
1098
1099 spin_unlock_irqrestore(&dwc->lock, flags);
1100 return residue;
1101}
1102
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001103static enum dma_status
Linus Walleij07934482010-03-26 16:50:49 -07001104dwc_tx_status(struct dma_chan *chan,
1105 dma_cookie_t cookie,
1106 struct dma_tx_state *txstate)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001107{
1108 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00001109 enum dma_status ret;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001110
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00001111 ret = dma_cookie_status(chan, cookie, txstate);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001112 if (ret != DMA_SUCCESS) {
1113 dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
1114
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00001115 ret = dma_cookie_status(chan, cookie, txstate);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001116 }
1117
Viresh Kumarabf53902011-04-15 16:03:35 +05301118 if (ret != DMA_SUCCESS)
Andy Shevchenko4702d522013-01-25 11:48:03 +02001119 dma_set_residue(txstate, dwc_get_residue(dwc));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001120
Linus Walleija7c57cf2011-04-19 08:31:32 +08001121 if (dwc->paused)
1122 return DMA_PAUSED;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001123
1124 return ret;
1125}
1126
1127static void dwc_issue_pending(struct dma_chan *chan)
1128{
1129 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1130
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001131 if (!list_empty(&dwc->queue))
1132 dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001133}
1134
Dan Williamsaa1e6f12009-01-06 11:38:17 -07001135static int dwc_alloc_chan_resources(struct dma_chan *chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001136{
1137 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1138 struct dw_dma *dw = to_dw_dma(chan->device);
1139 struct dw_desc *desc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001140 int i;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301141 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001142
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001143 dev_vdbg(chan2dev(chan), "%s\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001144
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001145 /* ASSERT: channel is idle */
1146 if (dma_readl(dw, CH_EN) & dwc->mask) {
Dan Williams41d5e592009-01-06 11:38:21 -07001147 dev_dbg(chan2dev(chan), "DMA channel not idle?\n");
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001148 return -EIO;
1149 }
1150
Russell King - ARM Linuxd3ee98cdc2012-03-06 22:35:47 +00001151 dma_cookie_init(chan);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001152
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001153 /*
1154 * NOTE: some controllers may have additional features that we
1155 * need to initialize here, like "scatter-gather" (which
1156 * doesn't mean what you think it means), and status writeback.
1157 */
1158
Arnd Bergmannf7760762013-03-26 16:53:57 +02001159 dwc_set_masters(dwc);
1160
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301161 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001162 i = dwc->descs_allocated;
1163 while (dwc->descs_allocated < NR_DESCS_PER_CHANNEL) {
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001164 dma_addr_t phys;
1165
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301166 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001167
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001168 desc = dma_pool_alloc(dw->desc_pool, GFP_ATOMIC, &phys);
Andy Shevchenkocbd65312013-01-09 10:17:11 +02001169 if (!desc)
1170 goto err_desc_alloc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001171
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001172 memset(desc, 0, sizeof(struct dw_desc));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001173
Dan Williamse0bd0f82009-09-08 17:53:02 -07001174 INIT_LIST_HEAD(&desc->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001175 dma_async_tx_descriptor_init(&desc->txd, chan);
1176 desc->txd.tx_submit = dwc_tx_submit;
1177 desc->txd.flags = DMA_CTRL_ACK;
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001178 desc->txd.phys = phys;
Andy Shevchenkocbd65312013-01-09 10:17:11 +02001179
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001180 dwc_desc_put(dwc, desc);
1181
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301182 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001183 i = ++dwc->descs_allocated;
1184 }
1185
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301186 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001187
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001188 dev_dbg(chan2dev(chan), "%s: allocated %d descriptors\n", __func__, i);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001189
1190 return i;
Andy Shevchenkocbd65312013-01-09 10:17:11 +02001191
1192err_desc_alloc:
Andy Shevchenkocbd65312013-01-09 10:17:11 +02001193 dev_info(chan2dev(chan), "only allocated %d descriptors\n", i);
1194
1195 return i;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001196}
1197
1198static void dwc_free_chan_resources(struct dma_chan *chan)
1199{
1200 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1201 struct dw_dma *dw = to_dw_dma(chan->device);
1202 struct dw_desc *desc, *_desc;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301203 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001204 LIST_HEAD(list);
1205
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001206 dev_dbg(chan2dev(chan), "%s: descs allocated=%u\n", __func__,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001207 dwc->descs_allocated);
1208
1209 /* ASSERT: channel is idle */
1210 BUG_ON(!list_empty(&dwc->active_list));
1211 BUG_ON(!list_empty(&dwc->queue));
1212 BUG_ON(dma_readl(to_dw_dma(chan->device), CH_EN) & dwc->mask);
1213
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301214 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001215 list_splice_init(&dwc->free_list, &list);
1216 dwc->descs_allocated = 0;
Viresh Kumar61e183f2011-11-17 16:01:29 +05301217 dwc->initialized = false;
Arnd Bergmannf7760762013-03-26 16:53:57 +02001218 dwc->request_line = ~0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001219
1220 /* Disable interrupts */
1221 channel_clear_bit(dw, MASK.XFER, dwc->mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001222 channel_clear_bit(dw, MASK.ERROR, dwc->mask);
1223
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301224 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001225
1226 list_for_each_entry_safe(desc, _desc, &list, desc_node) {
Dan Williams41d5e592009-01-06 11:38:21 -07001227 dev_vdbg(chan2dev(chan), " freeing descriptor %p\n", desc);
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001228 dma_pool_free(dw->desc_pool, desc, desc->txd.phys);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001229 }
1230
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001231 dev_vdbg(chan2dev(chan), "%s: done\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001232}
1233
Andy Shevchenkobd2e6b62013-03-26 16:53:55 +02001234/*----------------------------------------------------------------------*/
1235
1236struct dw_dma_of_filter_args {
Arnd Bergmannf9c6a652013-02-27 21:36:03 +00001237 struct dw_dma *dw;
1238 unsigned int req;
1239 unsigned int src;
1240 unsigned int dst;
1241};
1242
Andy Shevchenkobd2e6b62013-03-26 16:53:55 +02001243static bool dw_dma_of_filter(struct dma_chan *chan, void *param)
Viresh Kumara9ddb572012-10-16 09:49:17 +05301244{
Arnd Bergmannf9c6a652013-02-27 21:36:03 +00001245 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Andy Shevchenkobd2e6b62013-03-26 16:53:55 +02001246 struct dw_dma_of_filter_args *fargs = param;
Viresh Kumara9ddb572012-10-16 09:49:17 +05301247
Andy Shevchenko75c61222013-03-26 16:53:54 +02001248 /* Ensure the device matches our channel */
Arnd Bergmannf9c6a652013-02-27 21:36:03 +00001249 if (chan->device != &fargs->dw->dma)
1250 return false;
Viresh Kumara9ddb572012-10-16 09:49:17 +05301251
Arnd Bergmannf9c6a652013-02-27 21:36:03 +00001252 dwc->request_line = fargs->req;
Arnd Bergmannf7760762013-03-26 16:53:57 +02001253 dwc->src_master = fargs->src;
1254 dwc->dst_master = fargs->dst;
Arnd Bergmannf9c6a652013-02-27 21:36:03 +00001255
1256 return true;
Viresh Kumara9ddb572012-10-16 09:49:17 +05301257}
Arnd Bergmannf9c6a652013-02-27 21:36:03 +00001258
Andy Shevchenkobd2e6b62013-03-26 16:53:55 +02001259static struct dma_chan *dw_dma_of_xlate(struct of_phandle_args *dma_spec,
1260 struct of_dma *ofdma)
Arnd Bergmannf9c6a652013-02-27 21:36:03 +00001261{
1262 struct dw_dma *dw = ofdma->of_dma_data;
Andy Shevchenkobd2e6b62013-03-26 16:53:55 +02001263 struct dw_dma_of_filter_args fargs = {
Arnd Bergmannf9c6a652013-02-27 21:36:03 +00001264 .dw = dw,
1265 };
1266 dma_cap_mask_t cap;
1267
1268 if (dma_spec->args_count != 3)
1269 return NULL;
1270
Arnd Bergmannf73bb9b2013-03-03 20:51:28 +00001271 fargs.req = dma_spec->args[0];
1272 fargs.src = dma_spec->args[1];
1273 fargs.dst = dma_spec->args[2];
Arnd Bergmannf9c6a652013-02-27 21:36:03 +00001274
1275 if (WARN_ON(fargs.req >= DW_DMA_MAX_NR_REQUESTS ||
1276 fargs.src >= dw->nr_masters ||
1277 fargs.dst >= dw->nr_masters))
1278 return NULL;
1279
1280 dma_cap_zero(cap);
1281 dma_cap_set(DMA_SLAVE, cap);
1282
1283 /* TODO: there should be a simpler way to do this */
Andy Shevchenkobd2e6b62013-03-26 16:53:55 +02001284 return dma_request_channel(cap, dw_dma_of_filter, &fargs);
Arnd Bergmannf9c6a652013-02-27 21:36:03 +00001285}
Viresh Kumara9ddb572012-10-16 09:49:17 +05301286
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001287/* --------------------- Cyclic DMA API extensions -------------------- */
1288
1289/**
1290 * dw_dma_cyclic_start - start the cyclic DMA transfer
1291 * @chan: the DMA channel to start
1292 *
1293 * Must be called with soft interrupts disabled. Returns zero on success or
1294 * -errno on failure.
1295 */
1296int dw_dma_cyclic_start(struct dma_chan *chan)
1297{
1298 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1299 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301300 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001301
1302 if (!test_bit(DW_DMA_IS_CYCLIC, &dwc->flags)) {
1303 dev_err(chan2dev(&dwc->chan), "missing prep for cyclic DMA\n");
1304 return -ENODEV;
1305 }
1306
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301307 spin_lock_irqsave(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001308
Andy Shevchenko75c61222013-03-26 16:53:54 +02001309 /* Assert channel is idle */
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001310 if (dma_readl(dw, CH_EN) & dwc->mask) {
1311 dev_err(chan2dev(&dwc->chan),
1312 "BUG: Attempted to start non-idle channel\n");
Andy Shevchenko1d455432012-06-19 13:34:03 +03001313 dwc_dump_chan_regs(dwc);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301314 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001315 return -EBUSY;
1316 }
1317
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001318 dma_writel(dw, CLEAR.ERROR, dwc->mask);
1319 dma_writel(dw, CLEAR.XFER, dwc->mask);
1320
Andy Shevchenko75c61222013-03-26 16:53:54 +02001321 /* Setup DMAC channel registers */
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001322 channel_writel(dwc, LLP, dwc->cdesc->desc[0]->txd.phys);
1323 channel_writel(dwc, CTL_LO, DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
1324 channel_writel(dwc, CTL_HI, 0);
1325
1326 channel_set_bit(dw, CH_EN, dwc->mask);
1327
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301328 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001329
1330 return 0;
1331}
1332EXPORT_SYMBOL(dw_dma_cyclic_start);
1333
1334/**
1335 * dw_dma_cyclic_stop - stop the cyclic DMA transfer
1336 * @chan: the DMA channel to stop
1337 *
1338 * Must be called with soft interrupts disabled.
1339 */
1340void dw_dma_cyclic_stop(struct dma_chan *chan)
1341{
1342 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1343 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301344 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001345
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301346 spin_lock_irqsave(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001347
Andy Shevchenko3f9362072012-06-19 13:46:32 +03001348 dwc_chan_disable(dw, dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001349
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301350 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001351}
1352EXPORT_SYMBOL(dw_dma_cyclic_stop);
1353
1354/**
1355 * dw_dma_cyclic_prep - prepare the cyclic DMA transfer
1356 * @chan: the DMA channel to prepare
1357 * @buf_addr: physical DMA address where the buffer starts
1358 * @buf_len: total number of bytes for the entire buffer
1359 * @period_len: number of bytes for each period
1360 * @direction: transfer direction, to or from device
1361 *
1362 * Must be called before trying to start the transfer. Returns a valid struct
1363 * dw_cyclic_desc if successful or an ERR_PTR(-errno) if not successful.
1364 */
1365struct dw_cyclic_desc *dw_dma_cyclic_prep(struct dma_chan *chan,
1366 dma_addr_t buf_addr, size_t buf_len, size_t period_len,
Vinod Kouldb8196d2011-10-13 22:34:23 +05301367 enum dma_transfer_direction direction)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001368{
1369 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Viresh Kumar327e6972012-02-01 16:12:26 +05301370 struct dma_slave_config *sconfig = &dwc->dma_sconfig;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001371 struct dw_cyclic_desc *cdesc;
1372 struct dw_cyclic_desc *retval = NULL;
1373 struct dw_desc *desc;
1374 struct dw_desc *last = NULL;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001375 unsigned long was_cyclic;
1376 unsigned int reg_width;
1377 unsigned int periods;
1378 unsigned int i;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301379 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001380
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301381 spin_lock_irqsave(&dwc->lock, flags);
Andy Shevchenkofed25742012-09-21 15:05:49 +03001382 if (dwc->nollp) {
1383 spin_unlock_irqrestore(&dwc->lock, flags);
1384 dev_dbg(chan2dev(&dwc->chan),
1385 "channel doesn't support LLP transfers\n");
1386 return ERR_PTR(-EINVAL);
1387 }
1388
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001389 if (!list_empty(&dwc->queue) || !list_empty(&dwc->active_list)) {
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301390 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001391 dev_dbg(chan2dev(&dwc->chan),
1392 "queue and/or active list are not empty\n");
1393 return ERR_PTR(-EBUSY);
1394 }
1395
1396 was_cyclic = test_and_set_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301397 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001398 if (was_cyclic) {
1399 dev_dbg(chan2dev(&dwc->chan),
1400 "channel already prepared for cyclic DMA\n");
1401 return ERR_PTR(-EBUSY);
1402 }
1403
1404 retval = ERR_PTR(-EINVAL);
Viresh Kumar327e6972012-02-01 16:12:26 +05301405
Andy Shevchenkof44b92f2013-01-10 10:52:58 +02001406 if (unlikely(!is_slave_direction(direction)))
1407 goto out_err;
1408
Andy Shevchenko0fdb5672013-01-10 10:53:03 +02001409 dwc->direction = direction;
1410
Viresh Kumar327e6972012-02-01 16:12:26 +05301411 if (direction == DMA_MEM_TO_DEV)
1412 reg_width = __ffs(sconfig->dst_addr_width);
1413 else
1414 reg_width = __ffs(sconfig->src_addr_width);
1415
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001416 periods = buf_len / period_len;
1417
1418 /* Check for too big/unaligned periods and unaligned DMA buffer. */
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001419 if (period_len > (dwc->block_size << reg_width))
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001420 goto out_err;
1421 if (unlikely(period_len & ((1 << reg_width) - 1)))
1422 goto out_err;
1423 if (unlikely(buf_addr & ((1 << reg_width) - 1)))
1424 goto out_err;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001425
1426 retval = ERR_PTR(-ENOMEM);
1427
1428 if (periods > NR_DESCS_PER_CHANNEL)
1429 goto out_err;
1430
1431 cdesc = kzalloc(sizeof(struct dw_cyclic_desc), GFP_KERNEL);
1432 if (!cdesc)
1433 goto out_err;
1434
1435 cdesc->desc = kzalloc(sizeof(struct dw_desc *) * periods, GFP_KERNEL);
1436 if (!cdesc->desc)
1437 goto out_err_alloc;
1438
1439 for (i = 0; i < periods; i++) {
1440 desc = dwc_desc_get(dwc);
1441 if (!desc)
1442 goto out_err_desc_get;
1443
1444 switch (direction) {
Vinod Kouldb8196d2011-10-13 22:34:23 +05301445 case DMA_MEM_TO_DEV:
Viresh Kumar327e6972012-02-01 16:12:26 +05301446 desc->lli.dar = sconfig->dst_addr;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001447 desc->lli.sar = buf_addr + (period_len * i);
Viresh Kumar327e6972012-02-01 16:12:26 +05301448 desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001449 | DWC_CTLL_DST_WIDTH(reg_width)
1450 | DWC_CTLL_SRC_WIDTH(reg_width)
1451 | DWC_CTLL_DST_FIX
1452 | DWC_CTLL_SRC_INC
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001453 | DWC_CTLL_INT_EN);
Viresh Kumar327e6972012-02-01 16:12:26 +05301454
1455 desc->lli.ctllo |= sconfig->device_fc ?
1456 DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
1457 DWC_CTLL_FC(DW_DMA_FC_D_M2P);
1458
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001459 break;
Vinod Kouldb8196d2011-10-13 22:34:23 +05301460 case DMA_DEV_TO_MEM:
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001461 desc->lli.dar = buf_addr + (period_len * i);
Viresh Kumar327e6972012-02-01 16:12:26 +05301462 desc->lli.sar = sconfig->src_addr;
1463 desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001464 | DWC_CTLL_SRC_WIDTH(reg_width)
1465 | DWC_CTLL_DST_WIDTH(reg_width)
1466 | DWC_CTLL_DST_INC
1467 | DWC_CTLL_SRC_FIX
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001468 | DWC_CTLL_INT_EN);
Viresh Kumar327e6972012-02-01 16:12:26 +05301469
1470 desc->lli.ctllo |= sconfig->device_fc ?
1471 DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
1472 DWC_CTLL_FC(DW_DMA_FC_D_P2M);
1473
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001474 break;
1475 default:
1476 break;
1477 }
1478
1479 desc->lli.ctlhi = (period_len >> reg_width);
1480 cdesc->desc[i] = desc;
1481
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001482 if (last)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001483 last->lli.llp = desc->txd.phys;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001484
1485 last = desc;
1486 }
1487
Andy Shevchenko75c61222013-03-26 16:53:54 +02001488 /* Let's make a cyclic list */
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001489 last->lli.llp = cdesc->desc[0]->txd.phys;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001490
Andy Shevchenko2f45d612012-06-19 13:34:02 +03001491 dev_dbg(chan2dev(&dwc->chan), "cyclic prepared buf 0x%llx len %zu "
1492 "period %zu periods %d\n", (unsigned long long)buf_addr,
1493 buf_len, period_len, periods);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001494
1495 cdesc->periods = periods;
1496 dwc->cdesc = cdesc;
1497
1498 return cdesc;
1499
1500out_err_desc_get:
1501 while (i--)
1502 dwc_desc_put(dwc, cdesc->desc[i]);
1503out_err_alloc:
1504 kfree(cdesc);
1505out_err:
1506 clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
1507 return (struct dw_cyclic_desc *)retval;
1508}
1509EXPORT_SYMBOL(dw_dma_cyclic_prep);
1510
1511/**
1512 * dw_dma_cyclic_free - free a prepared cyclic DMA transfer
1513 * @chan: the DMA channel to free
1514 */
1515void dw_dma_cyclic_free(struct dma_chan *chan)
1516{
1517 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1518 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
1519 struct dw_cyclic_desc *cdesc = dwc->cdesc;
1520 int i;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301521 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001522
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001523 dev_dbg(chan2dev(&dwc->chan), "%s\n", __func__);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001524
1525 if (!cdesc)
1526 return;
1527
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301528 spin_lock_irqsave(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001529
Andy Shevchenko3f9362072012-06-19 13:46:32 +03001530 dwc_chan_disable(dw, dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001531
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001532 dma_writel(dw, CLEAR.ERROR, dwc->mask);
1533 dma_writel(dw, CLEAR.XFER, dwc->mask);
1534
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301535 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001536
1537 for (i = 0; i < cdesc->periods; i++)
1538 dwc_desc_put(dwc, cdesc->desc[i]);
1539
1540 kfree(cdesc->desc);
1541 kfree(cdesc);
1542
1543 clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
1544}
1545EXPORT_SYMBOL(dw_dma_cyclic_free);
1546
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001547/*----------------------------------------------------------------------*/
1548
1549static void dw_dma_off(struct dw_dma *dw)
1550{
Viresh Kumar61e183f2011-11-17 16:01:29 +05301551 int i;
1552
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001553 dma_writel(dw, CFG, 0);
1554
1555 channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001556 channel_clear_bit(dw, MASK.SRC_TRAN, dw->all_chan_mask);
1557 channel_clear_bit(dw, MASK.DST_TRAN, dw->all_chan_mask);
1558 channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
1559
1560 while (dma_readl(dw, CFG) & DW_CFG_DMA_EN)
1561 cpu_relax();
Viresh Kumar61e183f2011-11-17 16:01:29 +05301562
1563 for (i = 0; i < dw->dma.chancnt; i++)
1564 dw->chan[i].initialized = false;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001565}
1566
Viresh Kumara9ddb572012-10-16 09:49:17 +05301567#ifdef CONFIG_OF
1568static struct dw_dma_platform_data *
1569dw_dma_parse_dt(struct platform_device *pdev)
1570{
Arnd Bergmannf9c6a652013-02-27 21:36:03 +00001571 struct device_node *np = pdev->dev.of_node;
Viresh Kumara9ddb572012-10-16 09:49:17 +05301572 struct dw_dma_platform_data *pdata;
Viresh Kumara9ddb572012-10-16 09:49:17 +05301573 u32 tmp, arr[4];
1574
1575 if (!np) {
1576 dev_err(&pdev->dev, "Missing DT data\n");
1577 return NULL;
1578 }
1579
1580 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
1581 if (!pdata)
1582 return NULL;
1583
Arnd Bergmannf9c6a652013-02-27 21:36:03 +00001584 if (of_property_read_u32(np, "dma-channels", &pdata->nr_channels))
Viresh Kumara9ddb572012-10-16 09:49:17 +05301585 return NULL;
1586
1587 if (of_property_read_bool(np, "is_private"))
1588 pdata->is_private = true;
1589
1590 if (!of_property_read_u32(np, "chan_allocation_order", &tmp))
1591 pdata->chan_allocation_order = (unsigned char)tmp;
1592
1593 if (!of_property_read_u32(np, "chan_priority", &tmp))
1594 pdata->chan_priority = tmp;
1595
1596 if (!of_property_read_u32(np, "block_size", &tmp))
1597 pdata->block_size = tmp;
1598
Arnd Bergmannf9c6a652013-02-27 21:36:03 +00001599 if (!of_property_read_u32(np, "dma-masters", &tmp)) {
Viresh Kumara9ddb572012-10-16 09:49:17 +05301600 if (tmp > 4)
1601 return NULL;
1602
1603 pdata->nr_masters = tmp;
1604 }
1605
1606 if (!of_property_read_u32_array(np, "data_width", arr,
1607 pdata->nr_masters))
1608 for (tmp = 0; tmp < pdata->nr_masters; tmp++)
1609 pdata->data_width[tmp] = arr[tmp];
1610
Viresh Kumara9ddb572012-10-16 09:49:17 +05301611 return pdata;
1612}
1613#else
1614static inline struct dw_dma_platform_data *
1615dw_dma_parse_dt(struct platform_device *pdev)
1616{
1617 return NULL;
1618}
1619#endif
1620
Bill Pemberton463a1f82012-11-19 13:22:55 -05001621static int dw_probe(struct platform_device *pdev)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001622{
Andy Shevchenkobce95c62013-02-20 13:52:17 +02001623 const struct platform_device_id *match;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001624 struct dw_dma_platform_data *pdata;
1625 struct resource *io;
1626 struct dw_dma *dw;
1627 size_t size;
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001628 void __iomem *regs;
1629 bool autocfg;
1630 unsigned int dw_params;
1631 unsigned int nr_channels;
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001632 unsigned int max_blk_size = 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001633 int irq;
1634 int err;
1635 int i;
1636
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001637 io = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1638 if (!io)
1639 return -EINVAL;
1640
1641 irq = platform_get_irq(pdev, 0);
1642 if (irq < 0)
1643 return irq;
1644
Thierry Reding73312052013-01-21 11:09:00 +01001645 regs = devm_ioremap_resource(&pdev->dev, io);
1646 if (IS_ERR(regs))
1647 return PTR_ERR(regs);
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001648
Andy Shevchenko877e86f2013-02-14 10:41:09 +02001649 /* Apply default dma_mask if needed */
1650 if (!pdev->dev.dma_mask) {
1651 pdev->dev.dma_mask = &pdev->dev.coherent_dma_mask;
1652 pdev->dev.coherent_dma_mask = DMA_BIT_MASK(32);
1653 }
1654
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001655 dw_params = dma_read_byaddr(regs, DW_PARAMS);
1656 autocfg = dw_params >> DW_PARAMS_EN & 0x1;
1657
Andy Shevchenko985a6c72013-01-18 17:10:59 +02001658 dev_dbg(&pdev->dev, "DW_PARAMS: 0x%08x\n", dw_params);
1659
Andy Shevchenko123de542013-01-09 10:17:01 +02001660 pdata = dev_get_platdata(&pdev->dev);
1661 if (!pdata)
1662 pdata = dw_dma_parse_dt(pdev);
1663
1664 if (!pdata && autocfg) {
1665 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
1666 if (!pdata)
1667 return -ENOMEM;
1668
1669 /* Fill platform data with the default values */
1670 pdata->is_private = true;
1671 pdata->chan_allocation_order = CHAN_ALLOCATION_ASCENDING;
1672 pdata->chan_priority = CHAN_PRIORITY_ASCENDING;
1673 } else if (!pdata || pdata->nr_channels > DW_DMA_MAX_NR_CHANNELS)
1674 return -EINVAL;
1675
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001676 if (autocfg)
1677 nr_channels = (dw_params >> DW_PARAMS_NR_CHAN & 0x7) + 1;
1678 else
1679 nr_channels = pdata->nr_channels;
1680
1681 size = sizeof(struct dw_dma) + nr_channels * sizeof(struct dw_dma_chan);
Andy Shevchenkodbde5c22012-07-24 11:00:55 +03001682 dw = devm_kzalloc(&pdev->dev, size, GFP_KERNEL);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001683 if (!dw)
1684 return -ENOMEM;
1685
Andy Shevchenkodbde5c22012-07-24 11:00:55 +03001686 dw->clk = devm_clk_get(&pdev->dev, "hclk");
1687 if (IS_ERR(dw->clk))
1688 return PTR_ERR(dw->clk);
Viresh Kumar30755282012-04-17 17:10:07 +05301689 clk_prepare_enable(dw->clk);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001690
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001691 dw->regs = regs;
1692
Andy Shevchenko75c61222013-03-26 16:53:54 +02001693 /* Get hardware configuration parameters */
Andy Shevchenkoa0982002012-09-21 15:05:48 +03001694 if (autocfg) {
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001695 max_blk_size = dma_readl(dw, MAX_BLK_SIZE);
1696
Andy Shevchenkoa0982002012-09-21 15:05:48 +03001697 dw->nr_masters = (dw_params >> DW_PARAMS_NR_MASTER & 3) + 1;
1698 for (i = 0; i < dw->nr_masters; i++) {
1699 dw->data_width[i] =
1700 (dw_params >> DW_PARAMS_DATA_WIDTH(i) & 3) + 2;
1701 }
1702 } else {
1703 dw->nr_masters = pdata->nr_masters;
1704 memcpy(dw->data_width, pdata->data_width, 4);
1705 }
1706
Andy Shevchenkobce95c62013-02-20 13:52:17 +02001707 /* Get the base request line if set */
1708 match = platform_get_device_id(pdev);
1709 if (match)
1710 dw->request_line_base = (unsigned int)match->driver_data;
1711
Andy Shevchenko11f932e2012-06-19 13:34:06 +03001712 /* Calculate all channel mask before DMA setup */
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001713 dw->all_chan_mask = (1 << nr_channels) - 1;
Andy Shevchenko11f932e2012-06-19 13:34:06 +03001714
Andy Shevchenko75c61222013-03-26 16:53:54 +02001715 /* Force dma off, just in case */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001716 dw_dma_off(dw);
1717
Andy Shevchenko75c61222013-03-26 16:53:54 +02001718 /* Disable BLOCK interrupts as well */
Andy Shevchenko236b1062012-06-19 13:34:07 +03001719 channel_clear_bit(dw, MASK.BLOCK, dw->all_chan_mask);
1720
Andy Shevchenkodbde5c22012-07-24 11:00:55 +03001721 err = devm_request_irq(&pdev->dev, irq, dw_dma_interrupt, 0,
1722 "dw_dmac", dw);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001723 if (err)
Andy Shevchenkodbde5c22012-07-24 11:00:55 +03001724 return err;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001725
1726 platform_set_drvdata(pdev, dw);
1727
Andy Shevchenko75c61222013-03-26 16:53:54 +02001728 /* Create a pool of consistent memory blocks for hardware descriptors */
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001729 dw->desc_pool = dmam_pool_create("dw_dmac_desc_pool", &pdev->dev,
1730 sizeof(struct dw_desc), 4, 0);
1731 if (!dw->desc_pool) {
1732 dev_err(&pdev->dev, "No memory for descriptors dma pool\n");
1733 return -ENOMEM;
1734 }
1735
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001736 tasklet_init(&dw->tasklet, dw_dma_tasklet, (unsigned long)dw);
1737
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001738 INIT_LIST_HEAD(&dw->dma.channels);
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001739 for (i = 0; i < nr_channels; i++) {
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001740 struct dw_dma_chan *dwc = &dw->chan[i];
Andy Shevchenkofed25742012-09-21 15:05:49 +03001741 int r = nr_channels - i - 1;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001742
1743 dwc->chan.device = &dw->dma;
Russell King - ARM Linuxd3ee98cdc2012-03-06 22:35:47 +00001744 dma_cookie_init(&dwc->chan);
Viresh Kumarb0c31302011-03-03 15:47:21 +05301745 if (pdata->chan_allocation_order == CHAN_ALLOCATION_ASCENDING)
1746 list_add_tail(&dwc->chan.device_node,
1747 &dw->dma.channels);
1748 else
1749 list_add(&dwc->chan.device_node, &dw->dma.channels);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001750
Viresh Kumar93317e82011-03-03 15:47:22 +05301751 /* 7 is highest priority & 0 is lowest. */
1752 if (pdata->chan_priority == CHAN_PRIORITY_ASCENDING)
Andy Shevchenkofed25742012-09-21 15:05:49 +03001753 dwc->priority = r;
Viresh Kumar93317e82011-03-03 15:47:22 +05301754 else
1755 dwc->priority = i;
1756
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001757 dwc->ch_regs = &__dw_regs(dw)->CHAN[i];
1758 spin_lock_init(&dwc->lock);
1759 dwc->mask = 1 << i;
1760
1761 INIT_LIST_HEAD(&dwc->active_list);
1762 INIT_LIST_HEAD(&dwc->queue);
1763 INIT_LIST_HEAD(&dwc->free_list);
1764
1765 channel_clear_bit(dw, CH_EN, dwc->mask);
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001766
Andy Shevchenko0fdb5672013-01-10 10:53:03 +02001767 dwc->direction = DMA_TRANS_NONE;
Arnd Bergmannf7760762013-03-26 16:53:57 +02001768 dwc->request_line = ~0;
Andy Shevchenkoa0982002012-09-21 15:05:48 +03001769
Andy Shevchenko75c61222013-03-26 16:53:54 +02001770 /* Hardware configuration */
Andy Shevchenkofed25742012-09-21 15:05:49 +03001771 if (autocfg) {
1772 unsigned int dwc_params;
1773
1774 dwc_params = dma_read_byaddr(regs + r * sizeof(u32),
1775 DWC_PARAMS);
1776
Andy Shevchenko985a6c72013-01-18 17:10:59 +02001777 dev_dbg(&pdev->dev, "DWC_PARAMS[%d]: 0x%08x\n", i,
1778 dwc_params);
1779
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001780 /* Decode maximum block size for given channel. The
1781 * stored 4 bit value represents blocks from 0x00 for 3
1782 * up to 0x0a for 4095. */
1783 dwc->block_size =
1784 (4 << ((max_blk_size >> 4 * i) & 0xf)) - 1;
Andy Shevchenkofed25742012-09-21 15:05:49 +03001785 dwc->nollp =
1786 (dwc_params >> DWC_PARAMS_MBLK_EN & 0x1) == 0;
1787 } else {
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001788 dwc->block_size = pdata->block_size;
Andy Shevchenkofed25742012-09-21 15:05:49 +03001789
1790 /* Check if channel supports multi block transfer */
1791 channel_writel(dwc, LLP, 0xfffffffc);
1792 dwc->nollp =
1793 (channel_readl(dwc, LLP) & 0xfffffffc) == 0;
1794 channel_writel(dwc, LLP, 0);
1795 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001796 }
1797
Andy Shevchenko11f932e2012-06-19 13:34:06 +03001798 /* Clear all interrupts on all channels. */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001799 dma_writel(dw, CLEAR.XFER, dw->all_chan_mask);
Andy Shevchenko236b1062012-06-19 13:34:07 +03001800 dma_writel(dw, CLEAR.BLOCK, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001801 dma_writel(dw, CLEAR.SRC_TRAN, dw->all_chan_mask);
1802 dma_writel(dw, CLEAR.DST_TRAN, dw->all_chan_mask);
1803 dma_writel(dw, CLEAR.ERROR, dw->all_chan_mask);
1804
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001805 dma_cap_set(DMA_MEMCPY, dw->dma.cap_mask);
1806 dma_cap_set(DMA_SLAVE, dw->dma.cap_mask);
Jamie Iles95ea7592011-01-21 14:11:54 +00001807 if (pdata->is_private)
1808 dma_cap_set(DMA_PRIVATE, dw->dma.cap_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001809 dw->dma.dev = &pdev->dev;
1810 dw->dma.device_alloc_chan_resources = dwc_alloc_chan_resources;
1811 dw->dma.device_free_chan_resources = dwc_free_chan_resources;
1812
1813 dw->dma.device_prep_dma_memcpy = dwc_prep_dma_memcpy;
1814
1815 dw->dma.device_prep_slave_sg = dwc_prep_slave_sg;
Linus Walleijc3635c72010-03-26 16:44:01 -07001816 dw->dma.device_control = dwc_control;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001817
Linus Walleij07934482010-03-26 16:50:49 -07001818 dw->dma.device_tx_status = dwc_tx_status;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001819 dw->dma.device_issue_pending = dwc_issue_pending;
1820
1821 dma_writel(dw, CFG, DW_CFG_DMA_EN);
1822
Andy Shevchenko21d43f42012-10-18 17:34:09 +03001823 dev_info(&pdev->dev, "DesignWare DMA Controller, %d channels\n",
1824 nr_channels);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001825
1826 dma_async_device_register(&dw->dma);
1827
Arnd Bergmannf9c6a652013-02-27 21:36:03 +00001828 if (pdev->dev.of_node) {
1829 err = of_dma_controller_register(pdev->dev.of_node,
Andy Shevchenkobd2e6b62013-03-26 16:53:55 +02001830 dw_dma_of_xlate, dw);
Andy Shevchenkof5b9b772013-03-26 19:29:13 +02001831 if (err)
Arnd Bergmannf9c6a652013-02-27 21:36:03 +00001832 dev_err(&pdev->dev,
1833 "could not register of_dma_controller\n");
1834 }
1835
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001836 return 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001837}
1838
Greg Kroah-Hartman4bf27b82012-12-21 15:09:59 -08001839static int dw_remove(struct platform_device *pdev)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001840{
1841 struct dw_dma *dw = platform_get_drvdata(pdev);
1842 struct dw_dma_chan *dwc, *_dwc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001843
Arnd Bergmannf9c6a652013-02-27 21:36:03 +00001844 if (pdev->dev.of_node)
1845 of_dma_controller_free(pdev->dev.of_node);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001846 dw_dma_off(dw);
1847 dma_async_device_unregister(&dw->dma);
1848
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001849 tasklet_kill(&dw->tasklet);
1850
1851 list_for_each_entry_safe(dwc, _dwc, &dw->dma.channels,
1852 chan.device_node) {
1853 list_del(&dwc->chan.device_node);
1854 channel_clear_bit(dw, CH_EN, dwc->mask);
1855 }
1856
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001857 return 0;
1858}
1859
1860static void dw_shutdown(struct platform_device *pdev)
1861{
1862 struct dw_dma *dw = platform_get_drvdata(pdev);
1863
Andy Shevchenko6168d562012-10-18 17:34:10 +03001864 dw_dma_off(dw);
Viresh Kumar30755282012-04-17 17:10:07 +05301865 clk_disable_unprepare(dw->clk);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001866}
1867
Magnus Damm4a256b52009-07-08 13:22:18 +02001868static int dw_suspend_noirq(struct device *dev)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001869{
Magnus Damm4a256b52009-07-08 13:22:18 +02001870 struct platform_device *pdev = to_platform_device(dev);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001871 struct dw_dma *dw = platform_get_drvdata(pdev);
1872
Andy Shevchenko6168d562012-10-18 17:34:10 +03001873 dw_dma_off(dw);
Viresh Kumar30755282012-04-17 17:10:07 +05301874 clk_disable_unprepare(dw->clk);
Viresh Kumar61e183f2011-11-17 16:01:29 +05301875
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001876 return 0;
1877}
1878
Magnus Damm4a256b52009-07-08 13:22:18 +02001879static int dw_resume_noirq(struct device *dev)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001880{
Magnus Damm4a256b52009-07-08 13:22:18 +02001881 struct platform_device *pdev = to_platform_device(dev);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001882 struct dw_dma *dw = platform_get_drvdata(pdev);
1883
Viresh Kumar30755282012-04-17 17:10:07 +05301884 clk_prepare_enable(dw->clk);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001885 dma_writel(dw, CFG, DW_CFG_DMA_EN);
Heikki Krogerusb8014792012-10-18 17:34:08 +03001886
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001887 return 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001888}
1889
Alexey Dobriyan47145212009-12-14 18:00:08 -08001890static const struct dev_pm_ops dw_dev_pm_ops = {
Magnus Damm4a256b52009-07-08 13:22:18 +02001891 .suspend_noirq = dw_suspend_noirq,
1892 .resume_noirq = dw_resume_noirq,
Rajeev KUMAR7414a1b2012-02-01 16:12:17 +05301893 .freeze_noirq = dw_suspend_noirq,
1894 .thaw_noirq = dw_resume_noirq,
1895 .restore_noirq = dw_resume_noirq,
1896 .poweroff_noirq = dw_suspend_noirq,
Magnus Damm4a256b52009-07-08 13:22:18 +02001897};
1898
Viresh Kumard3f797d2012-04-20 20:15:34 +05301899#ifdef CONFIG_OF
Andy Shevchenkobd2e6b62013-03-26 16:53:55 +02001900static const struct of_device_id dw_dma_of_id_table[] = {
Viresh Kumard3f797d2012-04-20 20:15:34 +05301901 { .compatible = "snps,dma-spear1340" },
1902 {}
1903};
Andy Shevchenkobd2e6b62013-03-26 16:53:55 +02001904MODULE_DEVICE_TABLE(of, dw_dma_of_id_table);
Viresh Kumard3f797d2012-04-20 20:15:34 +05301905#endif
1906
Mika Westerbergcfdf5b62013-02-07 17:36:28 +02001907static const struct platform_device_id dw_dma_ids[] = {
Andy Shevchenkobce95c62013-02-20 13:52:17 +02001908 /* Name, Request Line Base */
1909 { "INTL9C60", (kernel_ulong_t)16 },
Mika Westerbergcfdf5b62013-02-07 17:36:28 +02001910 { }
1911};
1912
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001913static struct platform_driver dw_driver = {
Andy Shevchenko01126852013-01-10 10:53:02 +02001914 .probe = dw_probe,
Bill Pembertona7d6e3e2012-11-19 13:20:04 -05001915 .remove = dw_remove,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001916 .shutdown = dw_shutdown,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001917 .driver = {
1918 .name = "dw_dmac",
Magnus Damm4a256b52009-07-08 13:22:18 +02001919 .pm = &dw_dev_pm_ops,
Andy Shevchenkobd2e6b62013-03-26 16:53:55 +02001920 .of_match_table = of_match_ptr(dw_dma_of_id_table),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001921 },
Mika Westerbergcfdf5b62013-02-07 17:36:28 +02001922 .id_table = dw_dma_ids,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001923};
1924
1925static int __init dw_init(void)
1926{
Andy Shevchenko01126852013-01-10 10:53:02 +02001927 return platform_driver_register(&dw_driver);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001928}
Viresh Kumarcb689a72011-03-03 15:47:15 +05301929subsys_initcall(dw_init);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001930
1931static void __exit dw_exit(void)
1932{
1933 platform_driver_unregister(&dw_driver);
1934}
1935module_exit(dw_exit);
1936
1937MODULE_LICENSE("GPL v2");
1938MODULE_DESCRIPTION("Synopsys DesignWare DMA Controller driver");
Jean Delvaree05503e2011-05-18 16:49:24 +02001939MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
Viresh Kumar10d89352012-06-20 12:53:02 -07001940MODULE_AUTHOR("Viresh Kumar <viresh.linux@gmail.com>");