blob: 19c66625af4e66274015e60e9eab56ea28848aad [file] [log] [blame]
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001/*
2 * ALSA SoC McASP Audio Layer for TI DAVINCI processor
3 *
4 * Multi-channel Audio Serial Port Driver
5 *
6 * Author: Nirmal Pandey <n-pandey@ti.com>,
7 * Suresh Rajashekara <suresh.r@ti.com>
8 * Steve Chen <schen@.mvista.com>
9 *
10 * Copyright: (C) 2009 MontaVista Software, Inc., <source@mvista.com>
11 * Copyright: (C) 2009 Texas Instruments, India
12 *
13 * This program is free software; you can redistribute it and/or modify
14 * it under the terms of the GNU General Public License version 2 as
15 * published by the Free Software Foundation.
16 */
17
18#include <linux/init.h>
19#include <linux/module.h>
20#include <linux/device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021#include <linux/slab.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040022#include <linux/delay.h>
23#include <linux/io.h>
Hebbar, Gururaja10884342012-08-08 20:40:32 +053024#include <linux/pm_runtime.h>
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +053025#include <linux/of.h>
26#include <linux/of_platform.h>
27#include <linux/of_device.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040028
29#include <sound/core.h>
30#include <sound/pcm.h>
31#include <sound/pcm_params.h>
32#include <sound/initval.h>
33#include <sound/soc.h>
Peter Ujfalusi453c4992013-11-14 11:35:34 +020034#include <sound/dmaengine_pcm.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040035
36#include "davinci-pcm.h"
37#include "davinci-mcasp.h"
38
Peter Ujfalusi70091a32013-11-14 11:35:29 +020039struct davinci_mcasp {
Peter Ujfalusi21400a72013-11-14 11:35:26 +020040 struct davinci_pcm_dma_params dma_params[2];
Peter Ujfalusi453c4992013-11-14 11:35:34 +020041 struct snd_dmaengine_dai_dma_data dma_data[2];
Peter Ujfalusi21400a72013-11-14 11:35:26 +020042 void __iomem *base;
Peter Ujfalusi487dce82013-11-14 11:35:31 +020043 u32 fifo_base;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020044 struct device *dev;
45
46 /* McASP specific data */
47 int tdm_slots;
48 u8 op_mode;
49 u8 num_serializer;
50 u8 *serial_dir;
51 u8 version;
52 u16 bclk_lrclk_ratio;
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +020053 int streams;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020054
55 /* McASP FIFO related */
56 u8 txnumevt;
57 u8 rxnumevt;
58
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +020059 bool dat_port;
60
Peter Ujfalusi21400a72013-11-14 11:35:26 +020061#ifdef CONFIG_PM_SLEEP
62 struct {
63 u32 txfmtctl;
64 u32 rxfmtctl;
65 u32 txfmt;
66 u32 rxfmt;
67 u32 aclkxctl;
68 u32 aclkrctl;
69 u32 pdir;
70 } context;
71#endif
72};
73
Peter Ujfalusif68205a2013-11-14 11:35:36 +020074static inline void mcasp_set_bits(struct davinci_mcasp *mcasp, u32 offset,
75 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -040076{
Peter Ujfalusif68205a2013-11-14 11:35:36 +020077 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -040078 __raw_writel(__raw_readl(reg) | val, reg);
79}
80
Peter Ujfalusif68205a2013-11-14 11:35:36 +020081static inline void mcasp_clr_bits(struct davinci_mcasp *mcasp, u32 offset,
82 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -040083{
Peter Ujfalusif68205a2013-11-14 11:35:36 +020084 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -040085 __raw_writel((__raw_readl(reg) & ~(val)), reg);
86}
87
Peter Ujfalusif68205a2013-11-14 11:35:36 +020088static inline void mcasp_mod_bits(struct davinci_mcasp *mcasp, u32 offset,
89 u32 val, u32 mask)
Chaithrika U Sb67f4482009-06-05 06:28:40 -040090{
Peter Ujfalusif68205a2013-11-14 11:35:36 +020091 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -040092 __raw_writel((__raw_readl(reg) & ~mask) | val, reg);
93}
94
Peter Ujfalusif68205a2013-11-14 11:35:36 +020095static inline void mcasp_set_reg(struct davinci_mcasp *mcasp, u32 offset,
96 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -040097{
Peter Ujfalusif68205a2013-11-14 11:35:36 +020098 __raw_writel(val, mcasp->base + offset);
Chaithrika U Sb67f4482009-06-05 06:28:40 -040099}
100
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200101static inline u32 mcasp_get_reg(struct davinci_mcasp *mcasp, u32 offset)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400102{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200103 return (u32)__raw_readl(mcasp->base + offset);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400104}
105
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200106static void mcasp_set_ctl_reg(struct davinci_mcasp *mcasp, u32 ctl_reg, u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400107{
108 int i = 0;
109
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200110 mcasp_set_bits(mcasp, ctl_reg, val);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400111
112 /* programming GBLCTL needs to read back from GBLCTL and verfiy */
113 /* loop count is to avoid the lock-up */
114 for (i = 0; i < 1000; i++) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200115 if ((mcasp_get_reg(mcasp, ctl_reg) & val) == val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400116 break;
117 }
118
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200119 if (i == 1000 && ((mcasp_get_reg(mcasp, ctl_reg) & val) != val))
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400120 printk(KERN_ERR "GBLCTL write error\n");
121}
122
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200123static bool mcasp_is_synchronous(struct davinci_mcasp *mcasp)
124{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200125 u32 rxfmctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG);
126 u32 aclkxctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200127
128 return !(aclkxctl & TX_ASYNC) && rxfmctl & AFSRE;
129}
130
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200131static void mcasp_start_rx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400132{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200133 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXHCLKRST);
134 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXCLKRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200135
136 /*
137 * When ASYNC == 0 the transmit and receive sections operate
138 * synchronously from the transmit clock and frame sync. We need to make
139 * sure that the TX signlas are enabled when starting reception.
140 */
141 if (mcasp_is_synchronous(mcasp)) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200142 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
143 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200144 }
145
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200146 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSERCLR);
147 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXBUF_REG, 0);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400148
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200149 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
150 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
151 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXBUF_REG, 0);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400152
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200153 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
154 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200155
156 if (mcasp_is_synchronous(mcasp))
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200157 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400158}
159
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200160static void mcasp_start_tx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400161{
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400162 u8 offset = 0, i;
163 u32 cnt;
164
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200165 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
166 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
167 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSERCLR);
168 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXBUF_REG, 0);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400169
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200170 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSMRST);
171 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
172 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXBUF_REG, 0);
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200173 for (i = 0; i < mcasp->num_serializer; i++) {
174 if (mcasp->serial_dir[i] == TX_MODE) {
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400175 offset = i;
176 break;
177 }
178 }
179
180 /* wait for TX ready */
181 cnt = 0;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200182 while (!(mcasp_get_reg(mcasp, DAVINCI_MCASP_XRSRCTL_REG(offset)) &
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400183 TXSTATE) && (cnt < 100000))
184 cnt++;
185
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200186 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXBUF_REG, 0);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400187}
188
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200189static void davinci_mcasp_start(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400190{
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200191 u32 reg;
192
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200193 mcasp->streams++;
194
Chaithrika U S539d3d82009-09-23 10:12:08 -0400195 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200196 if (mcasp->txnumevt) { /* enable FIFO */
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200197 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200198 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
199 mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
Vaibhav Bedia0d624272012-08-08 20:40:31 +0530200 }
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200201 mcasp_start_tx(mcasp);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400202 } else {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200203 if (mcasp->rxnumevt) { /* enable FIFO */
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200204 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200205 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
206 mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
Vaibhav Bedia0d624272012-08-08 20:40:31 +0530207 }
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200208 mcasp_start_rx(mcasp);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400209 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400210}
211
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200212static void mcasp_stop_rx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400213{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200214 /*
215 * In synchronous mode stop the TX clocks if no other stream is
216 * running
217 */
218 if (mcasp_is_synchronous(mcasp) && !mcasp->streams)
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200219 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, 0);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200220
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200221 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, 0);
222 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400223}
224
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200225static void mcasp_stop_tx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400226{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200227 u32 val = 0;
228
229 /*
230 * In synchronous mode keep TX clocks running if the capture stream is
231 * still running.
232 */
233 if (mcasp_is_synchronous(mcasp) && mcasp->streams)
234 val = TXHCLKRST | TXCLKRST | TXFSRST;
235
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200236 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, val);
237 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400238}
239
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200240static void davinci_mcasp_stop(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400241{
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200242 u32 reg;
243
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200244 mcasp->streams--;
245
Chaithrika U S539d3d82009-09-23 10:12:08 -0400246 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200247 if (mcasp->txnumevt) { /* disable FIFO */
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200248 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200249 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530250 }
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200251 mcasp_stop_tx(mcasp);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400252 } else {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200253 if (mcasp->rxnumevt) { /* disable FIFO */
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200254 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200255 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530256 }
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200257 mcasp_stop_rx(mcasp);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400258 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400259}
260
261static int davinci_mcasp_set_dai_fmt(struct snd_soc_dai *cpu_dai,
262 unsigned int fmt)
263{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200264 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400265
Daniel Mack5296cf22012-10-04 15:08:42 +0200266 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
267 case SND_SOC_DAIFMT_DSP_B:
268 case SND_SOC_DAIFMT_AC97:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200269 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
270 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Daniel Mack5296cf22012-10-04 15:08:42 +0200271 break;
272 default:
273 /* configure a full-word SYNC pulse (LRCLK) */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200274 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
275 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Daniel Mack5296cf22012-10-04 15:08:42 +0200276
277 /* make 1st data bit occur one ACLK cycle after the frame sync */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200278 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, FSXDLY(1));
279 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, FSRDLY(1));
Daniel Mack5296cf22012-10-04 15:08:42 +0200280 break;
281 }
282
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400283 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
284 case SND_SOC_DAIFMT_CBS_CFS:
285 /* codec is clock and frame slave */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200286 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
287 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400288
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200289 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
290 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400291
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200292 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
293 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400294 break;
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400295 case SND_SOC_DAIFMT_CBM_CFS:
296 /* codec is clock master and frame slave */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200297 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
298 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400299
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200300 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
301 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400302
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200303 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
304 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400305 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400306 case SND_SOC_DAIFMT_CBM_CFM:
307 /* codec is clock and frame master */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200308 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
309 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400310
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200311 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
312 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400313
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200314 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG,
315 ACLKX | AHCLKX | AFSX | ACLKR | AHCLKR | AFSR);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400316 break;
317
318 default:
319 return -EINVAL;
320 }
321
322 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
323 case SND_SOC_DAIFMT_IB_NF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200324 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
325 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400326
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200327 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
328 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400329 break;
330
331 case SND_SOC_DAIFMT_NB_IF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200332 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
333 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400334
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200335 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
336 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400337 break;
338
339 case SND_SOC_DAIFMT_IB_IF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200340 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
341 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400342
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200343 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
344 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400345 break;
346
347 case SND_SOC_DAIFMT_NB_NF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200348 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
349 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400350
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200351 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
352 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400353 break;
354
355 default:
356 return -EINVAL;
357 }
358
359 return 0;
360}
361
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200362static int davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id, int div)
363{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200364 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200365
366 switch (div_id) {
367 case 0: /* MCLK divider */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200368 mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200369 AHCLKXDIV(div - 1), AHCLKXDIV_MASK);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200370 mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200371 AHCLKRDIV(div - 1), AHCLKRDIV_MASK);
372 break;
373
374 case 1: /* BCLK divider */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200375 mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200376 ACLKXDIV(div - 1), ACLKXDIV_MASK);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200377 mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200378 ACLKRDIV(div - 1), ACLKRDIV_MASK);
379 break;
380
Daniel Mack1b3bc062012-12-05 18:20:38 +0100381 case 2: /* BCLK/LRCLK ratio */
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200382 mcasp->bclk_lrclk_ratio = div;
Daniel Mack1b3bc062012-12-05 18:20:38 +0100383 break;
384
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200385 default:
386 return -EINVAL;
387 }
388
389 return 0;
390}
391
Daniel Mack5b66aa22012-10-04 15:08:41 +0200392static int davinci_mcasp_set_sysclk(struct snd_soc_dai *dai, int clk_id,
393 unsigned int freq, int dir)
394{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200395 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200396
397 if (dir == SND_SOC_CLOCK_OUT) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200398 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
399 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
400 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200401 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200402 mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
403 mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
404 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200405 }
406
407 return 0;
408}
409
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200410static int davinci_config_channel_size(struct davinci_mcasp *mcasp,
Daniel Mackba764b32012-12-05 18:20:37 +0100411 int word_length)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400412{
Daniel Mackba764b32012-12-05 18:20:37 +0100413 u32 fmt;
Daniel Mack79671892013-05-16 15:25:01 +0200414 u32 tx_rotate = (word_length / 4) & 0x7;
415 u32 rx_rotate = (32 - word_length) / 4;
Daniel Mackba764b32012-12-05 18:20:37 +0100416 u32 mask = (1ULL << word_length) - 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400417
Daniel Mack1b3bc062012-12-05 18:20:38 +0100418 /*
419 * if s BCLK-to-LRCLK ratio has been configured via the set_clkdiv()
420 * callback, take it into account here. That allows us to for example
421 * send 32 bits per channel to the codec, while only 16 of them carry
422 * audio payload.
Michal Bachratyd486fea2013-04-19 15:28:44 +0200423 * The clock ratio is given for a full period of data (for I2S format
424 * both left and right channels), so it has to be divided by number of
425 * tdm-slots (for I2S - divided by 2).
Daniel Mack1b3bc062012-12-05 18:20:38 +0100426 */
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200427 if (mcasp->bclk_lrclk_ratio)
428 word_length = mcasp->bclk_lrclk_ratio / mcasp->tdm_slots;
Daniel Mack1b3bc062012-12-05 18:20:38 +0100429
Daniel Mackba764b32012-12-05 18:20:37 +0100430 /* mapping of the XSSZ bit-field as described in the datasheet */
431 fmt = (word_length >> 1) - 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400432
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200433 if (mcasp->op_mode != DAVINCI_MCASP_DIT_MODE) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200434 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXSSZ(fmt),
435 RXSSZ(0x0F));
436 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXSSZ(fmt),
437 TXSSZ(0x0F));
438 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(tx_rotate),
439 TXROT(7));
440 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXROT(rx_rotate),
441 RXROT(7));
442 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXMASK_REG, mask);
Yegor Yefremovf5023af2013-04-04 16:13:20 +0200443 }
444
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200445 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXMASK_REG, mask);
Chaithrika U S0c31cf32009-09-15 18:13:29 -0400446
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400447 return 0;
448}
449
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200450static int davinci_hw_common_param(struct davinci_mcasp *mcasp, int stream,
Michal Bachraty2952b272013-02-28 16:07:08 +0100451 int channels)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400452{
453 int i;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400454 u8 tx_ser = 0;
455 u8 rx_ser = 0;
Michal Bachraty2952b272013-02-28 16:07:08 +0100456 u8 ser;
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200457 u8 slots = mcasp->tdm_slots;
Michal Bachraty2952b272013-02-28 16:07:08 +0100458 u8 max_active_serializers = (channels + slots - 1) / slots;
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200459 u32 reg;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400460 /* Default configuration */
Peter Ujfalusi453c4992013-11-14 11:35:34 +0200461 if (mcasp->version != MCASP_VERSION_4)
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200462 mcasp_set_bits(mcasp, DAVINCI_MCASP_PWREMUMGT_REG, MCASP_SOFT);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400463
464 /* All PINS as McASP */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200465 mcasp_set_reg(mcasp, DAVINCI_MCASP_PFUNC_REG, 0x00000000);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400466
467 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200468 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
469 mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400470 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200471 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
472 mcasp_clr_bits(mcasp, DAVINCI_MCASP_REVTCTL_REG, RXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400473 }
474
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200475 for (i = 0; i < mcasp->num_serializer; i++) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200476 mcasp_set_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
477 mcasp->serial_dir[i]);
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200478 if (mcasp->serial_dir[i] == TX_MODE &&
Michal Bachraty2952b272013-02-28 16:07:08 +0100479 tx_ser < max_active_serializers) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200480 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400481 tx_ser++;
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200482 } else if (mcasp->serial_dir[i] == RX_MODE &&
Michal Bachraty2952b272013-02-28 16:07:08 +0100483 rx_ser < max_active_serializers) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200484 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400485 rx_ser++;
Michal Bachraty2952b272013-02-28 16:07:08 +0100486 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200487 mcasp_mod_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
488 SRMOD_INACTIVE, SRMOD_MASK);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400489 }
490 }
491
Daniel Mackecf327c2013-03-08 14:19:38 +0100492 if (stream == SNDRV_PCM_STREAM_PLAYBACK)
493 ser = tx_ser;
494 else
495 ser = rx_ser;
496
497 if (ser < max_active_serializers) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200498 dev_warn(mcasp->dev, "stream has more channels (%d) than are "
Daniel Mackecf327c2013-03-08 14:19:38 +0100499 "enabled in mcasp (%d)\n", channels, ser * slots);
500 return -EINVAL;
501 }
502
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200503 if (mcasp->txnumevt && stream == SNDRV_PCM_STREAM_PLAYBACK) {
504 if (mcasp->txnumevt * tx_ser > 64)
505 mcasp->txnumevt = 1;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400506
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200507 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200508 mcasp_mod_bits(mcasp, reg, tx_ser, NUMDMA_MASK);
509 mcasp_mod_bits(mcasp, reg, ((mcasp->txnumevt * tx_ser) << 8),
510 NUMEVT_MASK);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400511 }
512
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200513 if (mcasp->rxnumevt && stream == SNDRV_PCM_STREAM_CAPTURE) {
514 if (mcasp->rxnumevt * rx_ser > 64)
515 mcasp->rxnumevt = 1;
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200516
517 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200518 mcasp_mod_bits(mcasp, reg, rx_ser, NUMDMA_MASK);
519 mcasp_mod_bits(mcasp, reg, ((mcasp->rxnumevt * rx_ser) << 8),
520 NUMEVT_MASK);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400521 }
Michal Bachraty2952b272013-02-28 16:07:08 +0100522
523 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400524}
525
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200526static void davinci_hw_param(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400527{
528 int i, active_slots;
529 u32 mask = 0;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +0200530 u32 busel = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400531
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200532 active_slots = (mcasp->tdm_slots > 31) ? 32 : mcasp->tdm_slots;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400533 for (i = 0; i < active_slots; i++)
534 mask |= (1 << i);
535
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200536 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, TX_ASYNC);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400537
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +0200538 if (!mcasp->dat_port)
539 busel = TXSEL;
540
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400541 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
542 /* bit stream is MSB first with no delay */
543 /* DSP_B mode */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200544 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, mask);
545 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, busel | TXORD);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400546
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200547 if ((mcasp->tdm_slots >= 2) && (mcasp->tdm_slots <= 32))
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200548 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG,
549 FSXMOD(mcasp->tdm_slots), FSXMOD(0x1FF));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400550 else
551 printk(KERN_ERR "playback tdm slot %d not supported\n",
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200552 mcasp->tdm_slots);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400553 } else {
554 /* bit stream is MSB first with no delay */
555 /* DSP_B mode */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200556 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, busel | RXORD);
557 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXTDM_REG, mask);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400558
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200559 if ((mcasp->tdm_slots >= 2) && (mcasp->tdm_slots <= 32))
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200560 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG,
561 FSRMOD(mcasp->tdm_slots), FSRMOD(0x1FF));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400562 else
563 printk(KERN_ERR "capture tdm slot %d not supported\n",
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200564 mcasp->tdm_slots);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400565 }
566}
567
568/* S/PDIF */
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200569static void davinci_hw_dit_param(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400570{
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400571 /* Set the TX format : 24 bit right rotation, 32 bit slot, Pad 0
572 and LSB first */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200573 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(6) | TXSSZ(15));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400574
575 /* Set TX frame synch : DIT Mode, 1 bit width, internal, rising edge */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200576 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE | FSXMOD(0x180));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400577
578 /* Set the TX tdm : for all the slots */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200579 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, 0xFFFFFFFF);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400580
581 /* Set the TX clock controls : div = 1 and internal */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200582 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE | TX_ASYNC);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400583
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200584 mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400585
586 /* Only 44100 and 48000 are valid, both have the same setting */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200587 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXDIV(3));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400588
589 /* Enable the DIT */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200590 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXDITCTL_REG, DITEN);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400591}
592
593static int davinci_mcasp_hw_params(struct snd_pcm_substream *substream,
594 struct snd_pcm_hw_params *params,
595 struct snd_soc_dai *cpu_dai)
596{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200597 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400598 struct davinci_pcm_dma_params *dma_params =
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200599 &mcasp->dma_params[substream->stream];
Peter Ujfalusi453c4992013-11-14 11:35:34 +0200600 struct snd_dmaengine_dai_dma_data *dma_data =
601 &mcasp->dma_data[substream->stream];
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400602 int word_length;
Chaithrika U S4fa9c1a2009-09-30 17:32:27 -0400603 u8 fifo_level;
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200604 u8 slots = mcasp->tdm_slots;
Michal Bachraty7c21a782013-04-19 15:28:03 +0200605 u8 active_serializers;
Michal Bachraty2952b272013-02-28 16:07:08 +0100606 int channels;
607 struct snd_interval *pcm_channels = hw_param_interval(params,
608 SNDRV_PCM_HW_PARAM_CHANNELS);
609 channels = pcm_channels->min;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400610
Michal Bachraty7c21a782013-04-19 15:28:03 +0200611 active_serializers = (channels + slots - 1) / slots;
612
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200613 if (davinci_hw_common_param(mcasp, substream->stream, channels) == -EINVAL)
Michal Bachraty2952b272013-02-28 16:07:08 +0100614 return -EINVAL;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400615 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200616 fifo_level = mcasp->txnumevt * active_serializers;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400617 else
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200618 fifo_level = mcasp->rxnumevt * active_serializers;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400619
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200620 if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
621 davinci_hw_dit_param(mcasp);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400622 else
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200623 davinci_hw_param(mcasp, substream->stream);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400624
625 switch (params_format(params)) {
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400626 case SNDRV_PCM_FORMAT_U8:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400627 case SNDRV_PCM_FORMAT_S8:
628 dma_params->data_type = 1;
Daniel Mackba764b32012-12-05 18:20:37 +0100629 word_length = 8;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400630 break;
631
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400632 case SNDRV_PCM_FORMAT_U16_LE:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400633 case SNDRV_PCM_FORMAT_S16_LE:
634 dma_params->data_type = 2;
Daniel Mackba764b32012-12-05 18:20:37 +0100635 word_length = 16;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400636 break;
637
Daniel Mack21eb24d2012-10-09 09:35:16 +0200638 case SNDRV_PCM_FORMAT_U24_3LE:
639 case SNDRV_PCM_FORMAT_S24_3LE:
Daniel Mack21eb24d2012-10-09 09:35:16 +0200640 dma_params->data_type = 3;
Daniel Mackba764b32012-12-05 18:20:37 +0100641 word_length = 24;
Daniel Mack21eb24d2012-10-09 09:35:16 +0200642 break;
643
Daniel Mack6b7fa012012-10-09 11:56:40 +0200644 case SNDRV_PCM_FORMAT_U24_LE:
645 case SNDRV_PCM_FORMAT_S24_LE:
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400646 case SNDRV_PCM_FORMAT_U32_LE:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400647 case SNDRV_PCM_FORMAT_S32_LE:
648 dma_params->data_type = 4;
Daniel Mackba764b32012-12-05 18:20:37 +0100649 word_length = 32;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400650 break;
651
652 default:
653 printk(KERN_WARNING "davinci-mcasp: unsupported PCM format");
654 return -EINVAL;
655 }
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400656
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200657 if (mcasp->version == MCASP_VERSION_2 && !fifo_level)
Chaithrika U S4fa9c1a2009-09-30 17:32:27 -0400658 dma_params->acnt = 4;
659 else
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400660 dma_params->acnt = dma_params->data_type;
661
Chaithrika U S4fa9c1a2009-09-30 17:32:27 -0400662 dma_params->fifo_level = fifo_level;
Peter Ujfalusi453c4992013-11-14 11:35:34 +0200663 dma_data->maxburst = fifo_level;
664
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200665 davinci_config_channel_size(mcasp, word_length);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400666
667 return 0;
668}
669
670static int davinci_mcasp_trigger(struct snd_pcm_substream *substream,
671 int cmd, struct snd_soc_dai *cpu_dai)
672{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200673 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400674 int ret = 0;
675
676 switch (cmd) {
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400677 case SNDRV_PCM_TRIGGER_RESUME:
Chaithrika U Se473b842010-01-20 17:06:33 +0530678 case SNDRV_PCM_TRIGGER_START:
679 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200680 ret = pm_runtime_get_sync(mcasp->dev);
Hebbar, Gururaja10884342012-08-08 20:40:32 +0530681 if (IS_ERR_VALUE(ret))
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200682 dev_err(mcasp->dev, "pm_runtime_get_sync() failed\n");
683 davinci_mcasp_start(mcasp, substream->stream);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400684 break;
685
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400686 case SNDRV_PCM_TRIGGER_SUSPEND:
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200687 davinci_mcasp_stop(mcasp, substream->stream);
688 ret = pm_runtime_put_sync(mcasp->dev);
Hebbar, Gururaja10884342012-08-08 20:40:32 +0530689 if (IS_ERR_VALUE(ret))
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200690 dev_err(mcasp->dev, "pm_runtime_put_sync() failed\n");
Chaithrika U Sa47979b2009-12-03 18:56:56 +0530691 break;
692
693 case SNDRV_PCM_TRIGGER_STOP:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400694 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200695 davinci_mcasp_stop(mcasp, substream->stream);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400696 break;
697
698 default:
699 ret = -EINVAL;
700 }
701
702 return ret;
703}
704
Chris Paulson-Ellisbedad0c2010-11-16 12:27:09 +0000705static int davinci_mcasp_startup(struct snd_pcm_substream *substream,
706 struct snd_soc_dai *dai)
707{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200708 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Chris Paulson-Ellisbedad0c2010-11-16 12:27:09 +0000709
Peter Ujfalusi453c4992013-11-14 11:35:34 +0200710 if (mcasp->version == MCASP_VERSION_4)
711 snd_soc_dai_set_dma_data(dai, substream,
712 &mcasp->dma_data[substream->stream]);
713 else
714 snd_soc_dai_set_dma_data(dai, substream, mcasp->dma_params);
715
Chris Paulson-Ellisbedad0c2010-11-16 12:27:09 +0000716 return 0;
717}
718
Lars-Peter Clausen85e76522011-11-23 11:40:40 +0100719static const struct snd_soc_dai_ops davinci_mcasp_dai_ops = {
Chris Paulson-Ellisbedad0c2010-11-16 12:27:09 +0000720 .startup = davinci_mcasp_startup,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400721 .trigger = davinci_mcasp_trigger,
722 .hw_params = davinci_mcasp_hw_params,
723 .set_fmt = davinci_mcasp_set_dai_fmt,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200724 .set_clkdiv = davinci_mcasp_set_clkdiv,
Daniel Mack5b66aa22012-10-04 15:08:41 +0200725 .set_sysclk = davinci_mcasp_set_sysclk,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400726};
727
Peter Ujfalusied29cd52013-11-14 11:35:22 +0200728#define DAVINCI_MCASP_RATES SNDRV_PCM_RATE_8000_192000
729
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400730#define DAVINCI_MCASP_PCM_FMTS (SNDRV_PCM_FMTBIT_S8 | \
731 SNDRV_PCM_FMTBIT_U8 | \
732 SNDRV_PCM_FMTBIT_S16_LE | \
733 SNDRV_PCM_FMTBIT_U16_LE | \
Daniel Mack21eb24d2012-10-09 09:35:16 +0200734 SNDRV_PCM_FMTBIT_S24_LE | \
735 SNDRV_PCM_FMTBIT_U24_LE | \
736 SNDRV_PCM_FMTBIT_S24_3LE | \
737 SNDRV_PCM_FMTBIT_U24_3LE | \
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400738 SNDRV_PCM_FMTBIT_S32_LE | \
739 SNDRV_PCM_FMTBIT_U32_LE)
740
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000741static struct snd_soc_dai_driver davinci_mcasp_dai[] = {
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400742 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000743 .name = "davinci-mcasp.0",
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400744 .playback = {
745 .channels_min = 2,
Michal Bachraty2952b272013-02-28 16:07:08 +0100746 .channels_max = 32 * 16,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400747 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400748 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400749 },
750 .capture = {
751 .channels_min = 2,
Michal Bachraty2952b272013-02-28 16:07:08 +0100752 .channels_max = 32 * 16,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400753 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400754 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400755 },
756 .ops = &davinci_mcasp_dai_ops,
757
758 },
759 {
Peter Ujfalusi58e48d92013-11-14 11:35:24 +0200760 .name = "davinci-mcasp.1",
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400761 .playback = {
762 .channels_min = 1,
763 .channels_max = 384,
764 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400765 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400766 },
767 .ops = &davinci_mcasp_dai_ops,
768 },
769
770};
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400771
Kuninori Morimotoeeef0ed2013-03-21 03:31:19 -0700772static const struct snd_soc_component_driver davinci_mcasp_component = {
773 .name = "davinci-mcasp",
774};
775
Jyri Sarha256ba182013-10-18 18:37:42 +0300776/* Some HW specific values and defaults. The rest is filled in from DT. */
777static struct snd_platform_data dm646x_mcasp_pdata = {
778 .tx_dma_offset = 0x400,
779 .rx_dma_offset = 0x400,
780 .asp_chan_q = EVENTQ_0,
781 .version = MCASP_VERSION_1,
782};
783
784static struct snd_platform_data da830_mcasp_pdata = {
785 .tx_dma_offset = 0x2000,
786 .rx_dma_offset = 0x2000,
787 .asp_chan_q = EVENTQ_0,
788 .version = MCASP_VERSION_2,
789};
790
791static struct snd_platform_data omap2_mcasp_pdata = {
792 .tx_dma_offset = 0,
793 .rx_dma_offset = 0,
794 .asp_chan_q = EVENTQ_0,
795 .version = MCASP_VERSION_3,
796};
797
Peter Ujfalusi453c4992013-11-14 11:35:34 +0200798static struct snd_platform_data dra7_mcasp_pdata = {
799 .tx_dma_offset = 0x200,
800 .rx_dma_offset = 0x284,
801 .asp_chan_q = EVENTQ_0,
802 .version = MCASP_VERSION_4,
803};
804
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530805static const struct of_device_id mcasp_dt_ids[] = {
806 {
807 .compatible = "ti,dm646x-mcasp-audio",
Jyri Sarha256ba182013-10-18 18:37:42 +0300808 .data = &dm646x_mcasp_pdata,
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530809 },
810 {
811 .compatible = "ti,da830-mcasp-audio",
Jyri Sarha256ba182013-10-18 18:37:42 +0300812 .data = &da830_mcasp_pdata,
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530813 },
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530814 {
Jyri Sarha3af9e032013-10-18 18:37:44 +0300815 .compatible = "ti,am33xx-mcasp-audio",
Jyri Sarha256ba182013-10-18 18:37:42 +0300816 .data = &omap2_mcasp_pdata,
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530817 },
Peter Ujfalusi453c4992013-11-14 11:35:34 +0200818 {
819 .compatible = "ti,dra7-mcasp-audio",
820 .data = &dra7_mcasp_pdata,
821 },
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530822 { /* sentinel */ }
823};
824MODULE_DEVICE_TABLE(of, mcasp_dt_ids);
825
826static struct snd_platform_data *davinci_mcasp_set_pdata_from_of(
827 struct platform_device *pdev)
828{
829 struct device_node *np = pdev->dev.of_node;
830 struct snd_platform_data *pdata = NULL;
831 const struct of_device_id *match =
Sachin Kamatea421eb2013-05-22 16:53:37 +0530832 of_match_device(mcasp_dt_ids, &pdev->dev);
Jyri Sarha4023fe62013-10-18 18:37:43 +0300833 struct of_phandle_args dma_spec;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530834
835 const u32 *of_serial_dir32;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530836 u32 val;
837 int i, ret = 0;
838
839 if (pdev->dev.platform_data) {
840 pdata = pdev->dev.platform_data;
841 return pdata;
842 } else if (match) {
Jyri Sarha256ba182013-10-18 18:37:42 +0300843 pdata = (struct snd_platform_data *) match->data;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530844 } else {
845 /* control shouldn't reach here. something is wrong */
846 ret = -EINVAL;
847 goto nodata;
848 }
849
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530850 ret = of_property_read_u32(np, "op-mode", &val);
851 if (ret >= 0)
852 pdata->op_mode = val;
853
854 ret = of_property_read_u32(np, "tdm-slots", &val);
Michal Bachraty2952b272013-02-28 16:07:08 +0100855 if (ret >= 0) {
856 if (val < 2 || val > 32) {
857 dev_err(&pdev->dev,
858 "tdm-slots must be in rage [2-32]\n");
859 ret = -EINVAL;
860 goto nodata;
861 }
862
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530863 pdata->tdm_slots = val;
Michal Bachraty2952b272013-02-28 16:07:08 +0100864 }
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530865
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530866 of_serial_dir32 = of_get_property(np, "serial-dir", &val);
867 val /= sizeof(u32);
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530868 if (of_serial_dir32) {
Peter Ujfalusi1427e662013-10-18 18:37:46 +0300869 u8 *of_serial_dir = devm_kzalloc(&pdev->dev,
870 (sizeof(*of_serial_dir) * val),
871 GFP_KERNEL);
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530872 if (!of_serial_dir) {
873 ret = -ENOMEM;
874 goto nodata;
875 }
876
Peter Ujfalusi1427e662013-10-18 18:37:46 +0300877 for (i = 0; i < val; i++)
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530878 of_serial_dir[i] = be32_to_cpup(&of_serial_dir32[i]);
879
Peter Ujfalusi1427e662013-10-18 18:37:46 +0300880 pdata->num_serializer = val;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530881 pdata->serial_dir = of_serial_dir;
882 }
883
Jyri Sarha4023fe62013-10-18 18:37:43 +0300884 ret = of_property_match_string(np, "dma-names", "tx");
885 if (ret < 0)
886 goto nodata;
887
888 ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
889 &dma_spec);
890 if (ret < 0)
891 goto nodata;
892
893 pdata->tx_dma_channel = dma_spec.args[0];
894
895 ret = of_property_match_string(np, "dma-names", "rx");
896 if (ret < 0)
897 goto nodata;
898
899 ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
900 &dma_spec);
901 if (ret < 0)
902 goto nodata;
903
904 pdata->rx_dma_channel = dma_spec.args[0];
905
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530906 ret = of_property_read_u32(np, "tx-num-evt", &val);
907 if (ret >= 0)
908 pdata->txnumevt = val;
909
910 ret = of_property_read_u32(np, "rx-num-evt", &val);
911 if (ret >= 0)
912 pdata->rxnumevt = val;
913
914 ret = of_property_read_u32(np, "sram-size-playback", &val);
915 if (ret >= 0)
916 pdata->sram_size_playback = val;
917
918 ret = of_property_read_u32(np, "sram-size-capture", &val);
919 if (ret >= 0)
920 pdata->sram_size_capture = val;
921
922 return pdata;
923
924nodata:
925 if (ret < 0) {
926 dev_err(&pdev->dev, "Error populating platform data, err %d\n",
927 ret);
928 pdata = NULL;
929 }
930 return pdata;
931}
932
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400933static int davinci_mcasp_probe(struct platform_device *pdev)
934{
935 struct davinci_pcm_dma_params *dma_data;
Jyri Sarha256ba182013-10-18 18:37:42 +0300936 struct resource *mem, *ioarea, *res, *dat;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400937 struct snd_platform_data *pdata;
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200938 struct davinci_mcasp *mcasp;
Julia Lawall96d31e22011-12-29 17:51:21 +0100939 int ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400940
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530941 if (!pdev->dev.platform_data && !pdev->dev.of_node) {
942 dev_err(&pdev->dev, "No platform data supplied\n");
943 return -EINVAL;
944 }
945
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200946 mcasp = devm_kzalloc(&pdev->dev, sizeof(struct davinci_mcasp),
Julia Lawall96d31e22011-12-29 17:51:21 +0100947 GFP_KERNEL);
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200948 if (!mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400949 return -ENOMEM;
950
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530951 pdata = davinci_mcasp_set_pdata_from_of(pdev);
952 if (!pdata) {
953 dev_err(&pdev->dev, "no platform data\n");
954 return -EINVAL;
955 }
956
Jyri Sarha256ba182013-10-18 18:37:42 +0300957 mem = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400958 if (!mem) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200959 dev_warn(mcasp->dev,
Jyri Sarha256ba182013-10-18 18:37:42 +0300960 "\"mpu\" mem resource not found, using index 0\n");
961 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
962 if (!mem) {
963 dev_err(&pdev->dev, "no mem resource?\n");
964 return -ENODEV;
965 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400966 }
967
Julia Lawall96d31e22011-12-29 17:51:21 +0100968 ioarea = devm_request_mem_region(&pdev->dev, mem->start,
Vaibhav Bediad852f4462011-02-09 18:39:52 +0530969 resource_size(mem), pdev->name);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400970 if (!ioarea) {
971 dev_err(&pdev->dev, "Audio region already claimed\n");
Julia Lawall96d31e22011-12-29 17:51:21 +0100972 return -EBUSY;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400973 }
974
Hebbar, Gururaja10884342012-08-08 20:40:32 +0530975 pm_runtime_enable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400976
Hebbar, Gururaja10884342012-08-08 20:40:32 +0530977 ret = pm_runtime_get_sync(&pdev->dev);
978 if (IS_ERR_VALUE(ret)) {
979 dev_err(&pdev->dev, "pm_runtime_get_sync() failed\n");
980 return ret;
981 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400982
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200983 mcasp->base = devm_ioremap(&pdev->dev, mem->start, resource_size(mem));
984 if (!mcasp->base) {
Vaibhav Bedia4f82f022011-02-09 18:39:54 +0530985 dev_err(&pdev->dev, "ioremap failed\n");
986 ret = -ENOMEM;
987 goto err_release_clk;
988 }
989
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200990 mcasp->op_mode = pdata->op_mode;
991 mcasp->tdm_slots = pdata->tdm_slots;
992 mcasp->num_serializer = pdata->num_serializer;
993 mcasp->serial_dir = pdata->serial_dir;
994 mcasp->version = pdata->version;
995 mcasp->txnumevt = pdata->txnumevt;
996 mcasp->rxnumevt = pdata->rxnumevt;
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200997
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200998 mcasp->dev = &pdev->dev;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400999
Jyri Sarha256ba182013-10-18 18:37:42 +03001000 dat = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dat");
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001001 if (dat)
1002 mcasp->dat_port = true;
Jyri Sarha256ba182013-10-18 18:37:42 +03001003
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001004 dma_data = &mcasp->dma_params[SNDRV_PCM_STREAM_PLAYBACK];
Sekhar Nori48519f02010-07-19 12:31:16 +05301005 dma_data->asp_chan_q = pdata->asp_chan_q;
1006 dma_data->ram_chan_q = pdata->ram_chan_q;
Matt Porterb8ec56d2012-10-17 16:08:03 +02001007 dma_data->sram_pool = pdata->sram_pool;
Ben Gardinera0c83262011-05-18 09:27:45 -04001008 dma_data->sram_size = pdata->sram_size_playback;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001009 if (dat)
1010 dma_data->dma_addr = dat->start;
1011 else
1012 dma_data->dma_addr = mem->start + pdata->tx_dma_offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001013
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001014 /* Unconditional dmaengine stuff */
1015 mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK].addr = dma_data->dma_addr;
1016
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001017 res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
Jyri Sarha4023fe62013-10-18 18:37:43 +03001018 if (res)
1019 dma_data->channel = res->start;
1020 else
1021 dma_data->channel = pdata->tx_dma_channel;
Troy Kisky92e2a6f2009-09-11 14:29:03 -07001022
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001023 dma_data = &mcasp->dma_params[SNDRV_PCM_STREAM_CAPTURE];
Sekhar Nori48519f02010-07-19 12:31:16 +05301024 dma_data->asp_chan_q = pdata->asp_chan_q;
1025 dma_data->ram_chan_q = pdata->ram_chan_q;
Matt Porterb8ec56d2012-10-17 16:08:03 +02001026 dma_data->sram_pool = pdata->sram_pool;
Ben Gardinera0c83262011-05-18 09:27:45 -04001027 dma_data->sram_size = pdata->sram_size_capture;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001028 if (dat)
1029 dma_data->dma_addr = dat->start;
1030 else
1031 dma_data->dma_addr = mem->start + pdata->rx_dma_offset;
1032
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001033 /* Unconditional dmaengine stuff */
1034 mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE].addr = dma_data->dma_addr;
1035
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001036 if (mcasp->version < MCASP_VERSION_3) {
1037 mcasp->fifo_base = DAVINCI_MCASP_V2_AFIFO_BASE;
1038 /* dma_data->dma_addr is pointing to the data port address */
1039 mcasp->dat_port = true;
1040 } else {
1041 mcasp->fifo_base = DAVINCI_MCASP_V3_AFIFO_BASE;
1042 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001043
1044 res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
Jyri Sarha4023fe62013-10-18 18:37:43 +03001045 if (res)
1046 dma_data->channel = res->start;
1047 else
1048 dma_data->channel = pdata->rx_dma_channel;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001049
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001050 /* Unconditional dmaengine stuff */
1051 mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK].filter_data = "tx";
1052 mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE].filter_data = "rx";
1053
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001054 dev_set_drvdata(&pdev->dev, mcasp);
Kuninori Morimotoeeef0ed2013-03-21 03:31:19 -07001055 ret = snd_soc_register_component(&pdev->dev, &davinci_mcasp_component,
1056 &davinci_mcasp_dai[pdata->op_mode], 1);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001057
1058 if (ret != 0)
Julia Lawall96d31e22011-12-29 17:51:21 +01001059 goto err_release_clk;
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +05301060
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001061 if (mcasp->version != MCASP_VERSION_4) {
1062 ret = davinci_soc_platform_register(&pdev->dev);
1063 if (ret) {
1064 dev_err(&pdev->dev, "register PCM failed: %d\n", ret);
1065 goto err_unregister_component;
1066 }
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +05301067 }
1068
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001069 return 0;
1070
Kuninori Morimotoeeef0ed2013-03-21 03:31:19 -07001071err_unregister_component:
1072 snd_soc_unregister_component(&pdev->dev);
Vaibhav Bediaeef6d7b2011-02-09 18:39:53 +05301073err_release_clk:
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301074 pm_runtime_put_sync(&pdev->dev);
1075 pm_runtime_disable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001076 return ret;
1077}
1078
1079static int davinci_mcasp_remove(struct platform_device *pdev)
1080{
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001081 struct davinci_mcasp *mcasp = dev_get_drvdata(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001082
Kuninori Morimotoeeef0ed2013-03-21 03:31:19 -07001083 snd_soc_unregister_component(&pdev->dev);
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001084 if (mcasp->version != MCASP_VERSION_4)
1085 davinci_soc_platform_unregister(&pdev->dev);
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301086
1087 pm_runtime_put_sync(&pdev->dev);
1088 pm_runtime_disable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001089
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001090 return 0;
1091}
1092
Daniel Macka85e4192013-10-01 14:50:02 +02001093#ifdef CONFIG_PM_SLEEP
1094static int davinci_mcasp_suspend(struct device *dev)
1095{
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001096 struct davinci_mcasp *mcasp = dev_get_drvdata(dev);
Daniel Macka85e4192013-10-01 14:50:02 +02001097
Peter Ujfalusif68205a2013-11-14 11:35:36 +02001098 mcasp->context.txfmtctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG);
1099 mcasp->context.rxfmtctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG);
1100 mcasp->context.txfmt = mcasp_get_reg(mcasp, DAVINCI_MCASP_TXFMT_REG);
1101 mcasp->context.rxfmt = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMT_REG);
1102 mcasp->context.aclkxctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG);
1103 mcasp->context.aclkrctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKRCTL_REG);
1104 mcasp->context.pdir = mcasp_get_reg(mcasp, DAVINCI_MCASP_PDIR_REG);
Daniel Macka85e4192013-10-01 14:50:02 +02001105
1106 return 0;
1107}
1108
1109static int davinci_mcasp_resume(struct device *dev)
1110{
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001111 struct davinci_mcasp *mcasp = dev_get_drvdata(dev);
Daniel Macka85e4192013-10-01 14:50:02 +02001112
Peter Ujfalusif68205a2013-11-14 11:35:36 +02001113 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG, mcasp->context.txfmtctl);
1114 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG, mcasp->context.rxfmtctl);
1115 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMT_REG, mcasp->context.txfmt);
1116 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXFMT_REG, mcasp->context.rxfmt);
1117 mcasp_set_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, mcasp->context.aclkxctl);
1118 mcasp_set_reg(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, mcasp->context.aclkrctl);
1119 mcasp_set_reg(mcasp, DAVINCI_MCASP_PDIR_REG, mcasp->context.pdir);
Daniel Macka85e4192013-10-01 14:50:02 +02001120
1121 return 0;
1122}
1123#endif
1124
1125SIMPLE_DEV_PM_OPS(davinci_mcasp_pm_ops,
1126 davinci_mcasp_suspend,
1127 davinci_mcasp_resume);
1128
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001129static struct platform_driver davinci_mcasp_driver = {
1130 .probe = davinci_mcasp_probe,
1131 .remove = davinci_mcasp_remove,
1132 .driver = {
1133 .name = "davinci-mcasp",
1134 .owner = THIS_MODULE,
Daniel Macka85e4192013-10-01 14:50:02 +02001135 .pm = &davinci_mcasp_pm_ops,
Sachin Kamatea421eb2013-05-22 16:53:37 +05301136 .of_match_table = mcasp_dt_ids,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001137 },
1138};
1139
Axel Linf9b8a512011-11-25 10:09:27 +08001140module_platform_driver(davinci_mcasp_driver);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001141
1142MODULE_AUTHOR("Steve Chen");
1143MODULE_DESCRIPTION("TI DAVINCI McASP SoC Interface");
1144MODULE_LICENSE("GPL");