blob: 2a312b674a723179e69915de51b4f98e3622cd76 [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Jesse Barnes585fb112008-07-29 11:54:06 -070028/*
29 * The Bridge device's PCI config space has information about the
30 * fb aperture size and the amount of pre-reserved memory.
31 */
32#define INTEL_GMCH_CTRL 0x52
Dave Airlie28d52042009-09-21 14:33:58 +100033#define INTEL_GMCH_VGA_DISABLE (1 << 1)
Jesse Barnes585fb112008-07-29 11:54:06 -070034#define INTEL_GMCH_ENABLED 0x4
35#define INTEL_GMCH_MEM_MASK 0x1
36#define INTEL_GMCH_MEM_64M 0x1
37#define INTEL_GMCH_MEM_128M 0
38
Eric Anholt241fa852009-01-02 18:05:51 -080039#define INTEL_GMCH_GMS_MASK (0xf << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -070040#define INTEL_855_GMCH_GMS_DISABLED (0x0 << 4)
41#define INTEL_855_GMCH_GMS_STOLEN_1M (0x1 << 4)
42#define INTEL_855_GMCH_GMS_STOLEN_4M (0x2 << 4)
43#define INTEL_855_GMCH_GMS_STOLEN_8M (0x3 << 4)
44#define INTEL_855_GMCH_GMS_STOLEN_16M (0x4 << 4)
45#define INTEL_855_GMCH_GMS_STOLEN_32M (0x5 << 4)
46
47#define INTEL_915G_GMCH_GMS_STOLEN_48M (0x6 << 4)
48#define INTEL_915G_GMCH_GMS_STOLEN_64M (0x7 << 4)
Eric Anholt241fa852009-01-02 18:05:51 -080049#define INTEL_GMCH_GMS_STOLEN_128M (0x8 << 4)
50#define INTEL_GMCH_GMS_STOLEN_256M (0x9 << 4)
51#define INTEL_GMCH_GMS_STOLEN_96M (0xa << 4)
52#define INTEL_GMCH_GMS_STOLEN_160M (0xb << 4)
53#define INTEL_GMCH_GMS_STOLEN_224M (0xc << 4)
54#define INTEL_GMCH_GMS_STOLEN_352M (0xd << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -070055
56/* PCI config space */
57
58#define HPLLCC 0xc0 /* 855 only */
Jesse Barnes652c3932009-08-17 13:31:43 -070059#define GC_CLOCK_CONTROL_MASK (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070060#define GC_CLOCK_133_200 (0 << 0)
61#define GC_CLOCK_100_200 (1 << 0)
62#define GC_CLOCK_100_133 (2 << 0)
63#define GC_CLOCK_166_250 (3 << 0)
Jesse Barnesf97108d2010-01-29 11:27:07 -080064#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -070065#define GCFGC 0xf0 /* 915+ only */
66#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
67#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
68#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
69#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -070070#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
71#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
72#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
73#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
74#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
75#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
76#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
77#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
78#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
79#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
80#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
81#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
82#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
83#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
84#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
85#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
86#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
87#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
88#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070089#define LBB 0xf4
Ben Gamari11ed50e2009-09-14 17:48:45 -040090#define GDRST 0xc0
91#define GDRST_FULL (0<<2)
92#define GDRST_RENDER (1<<2)
93#define GDRST_MEDIA (3<<2)
Jesse Barnes585fb112008-07-29 11:54:06 -070094
95/* VGA stuff */
96
97#define VGA_ST01_MDA 0x3ba
98#define VGA_ST01_CGA 0x3da
99
100#define VGA_MSR_WRITE 0x3c2
101#define VGA_MSR_READ 0x3cc
102#define VGA_MSR_MEM_EN (1<<1)
103#define VGA_MSR_CGA_MODE (1<<0)
104
105#define VGA_SR_INDEX 0x3c4
106#define VGA_SR_DATA 0x3c5
107
108#define VGA_AR_INDEX 0x3c0
109#define VGA_AR_VID_EN (1<<5)
110#define VGA_AR_DATA_WRITE 0x3c0
111#define VGA_AR_DATA_READ 0x3c1
112
113#define VGA_GR_INDEX 0x3ce
114#define VGA_GR_DATA 0x3cf
115/* GR05 */
116#define VGA_GR_MEM_READ_MODE_SHIFT 3
117#define VGA_GR_MEM_READ_MODE_PLANE 1
118/* GR06 */
119#define VGA_GR_MEM_MODE_MASK 0xc
120#define VGA_GR_MEM_MODE_SHIFT 2
121#define VGA_GR_MEM_A0000_AFFFF 0
122#define VGA_GR_MEM_A0000_BFFFF 1
123#define VGA_GR_MEM_B0000_B7FFF 2
124#define VGA_GR_MEM_B0000_BFFFF 3
125
126#define VGA_DACMASK 0x3c6
127#define VGA_DACRX 0x3c7
128#define VGA_DACWX 0x3c8
129#define VGA_DACDATA 0x3c9
130
131#define VGA_CR_INDEX_MDA 0x3b4
132#define VGA_CR_DATA_MDA 0x3b5
133#define VGA_CR_INDEX_CGA 0x3d4
134#define VGA_CR_DATA_CGA 0x3d5
135
136/*
137 * Memory interface instructions used by the kernel
138 */
139#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
140
141#define MI_NOOP MI_INSTR(0, 0)
142#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
143#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200144#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700145#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
146#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
147#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
148#define MI_FLUSH MI_INSTR(0x04, 0)
149#define MI_READ_FLUSH (1 << 0)
150#define MI_EXE_FLUSH (1 << 1)
151#define MI_NO_WRITE_FLUSH (1 << 2)
152#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
153#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
154#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
155#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200156#define MI_OVERLAY_FLIP MI_INSTR(0x11,0)
157#define MI_OVERLAY_CONTINUE (0x0<<21)
158#define MI_OVERLAY_ON (0x1<<21)
159#define MI_OVERLAY_OFF (0x2<<21)
Jesse Barnes585fb112008-07-29 11:54:06 -0700160#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500161#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
162#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
Jesse Barnes585fb112008-07-29 11:54:06 -0700163#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
164#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
165#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
166#define MI_STORE_DWORD_INDEX_SHIFT 2
167#define MI_LOAD_REGISTER_IMM MI_INSTR(0x22, 1)
168#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
169#define MI_BATCH_NON_SECURE (1)
170#define MI_BATCH_NON_SECURE_I965 (1<<8)
171#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
172
173/*
174 * 3D instructions used by the kernel
175 */
176#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
177
178#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
179#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
180#define SC_UPDATE_SCISSOR (0x1<<1)
181#define SC_ENABLE_MASK (0x1<<0)
182#define SC_ENABLE (0x1<<0)
183#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
184#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
185#define SCI_YMIN_MASK (0xffff<<16)
186#define SCI_XMIN_MASK (0xffff<<0)
187#define SCI_YMAX_MASK (0xffff<<16)
188#define SCI_XMAX_MASK (0xffff<<0)
189#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
190#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
191#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
192#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
193#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
194#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
195#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
196#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
197#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
198#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
199#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
200#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
201#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
202#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
203#define BLT_DEPTH_8 (0<<24)
204#define BLT_DEPTH_16_565 (1<<24)
205#define BLT_DEPTH_16_1555 (2<<24)
206#define BLT_DEPTH_32 (3<<24)
207#define BLT_ROP_GXCOPY (0xcc<<16)
208#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
209#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
210#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
211#define ASYNC_FLIP (1<<22)
212#define DISPLAY_PLANE_A (0<<20)
213#define DISPLAY_PLANE_B (1<<20)
214
215/*
Jesse Barnesde151cf2008-11-12 10:03:55 -0800216 * Fence registers
217 */
218#define FENCE_REG_830_0 0x2000
Eric Anholtdc529a42009-03-10 22:34:49 -0700219#define FENCE_REG_945_8 0x3000
Jesse Barnesde151cf2008-11-12 10:03:55 -0800220#define I830_FENCE_START_MASK 0x07f80000
221#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -0800222#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800223#define I830_FENCE_PITCH_SHIFT 4
224#define I830_FENCE_REG_VALID (1<<0)
Eric Anholte76a16d2009-05-26 17:44:56 -0700225#define I915_FENCE_MAX_PITCH_VAL 0x10
226#define I830_FENCE_MAX_PITCH_VAL 6
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200227#define I830_FENCE_MAX_SIZE_VAL (1<<8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800228
229#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -0800230#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800231
232#define FENCE_REG_965_0 0x03000
233#define I965_FENCE_PITCH_SHIFT 2
234#define I965_FENCE_TILING_Y_SHIFT 1
235#define I965_FENCE_REG_VALID (1<<0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200236#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -0800237
Eric Anholt4e901fd2009-10-26 16:44:17 -0700238#define FENCE_REG_SANDYBRIDGE_0 0x100000
239#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
240
Jesse Barnesde151cf2008-11-12 10:03:55 -0800241/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700242 * Instruction and interrupt control regs
243 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700244#define PGTBL_ER 0x02024
Jesse Barnes585fb112008-07-29 11:54:06 -0700245#define PRB0_TAIL 0x02030
246#define PRB0_HEAD 0x02034
247#define PRB0_START 0x02038
248#define PRB0_CTL 0x0203c
249#define TAIL_ADDR 0x001FFFF8
250#define HEAD_WRAP_COUNT 0xFFE00000
251#define HEAD_WRAP_ONE 0x00200000
252#define HEAD_ADDR 0x001FFFFC
253#define RING_NR_PAGES 0x001FF000
254#define RING_REPORT_MASK 0x00000006
255#define RING_REPORT_64K 0x00000002
256#define RING_REPORT_128K 0x00000004
257#define RING_NO_REPORT 0x00000000
258#define RING_VALID_MASK 0x00000001
259#define RING_VALID 0x00000001
260#define RING_INVALID 0x00000000
261#define PRB1_TAIL 0x02040 /* 915+ only */
262#define PRB1_HEAD 0x02044 /* 915+ only */
263#define PRB1_START 0x02048 /* 915+ only */
264#define PRB1_CTL 0x0204c /* 915+ only */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700265#define IPEIR_I965 0x02064
266#define IPEHR_I965 0x02068
267#define INSTDONE_I965 0x0206c
268#define INSTPS 0x02070 /* 965+ only */
269#define INSTDONE1 0x0207c /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700270#define ACTHD_I965 0x02074
271#define HWS_PGA 0x02080
Eric Anholtf6e450a2009-11-02 12:08:22 -0800272#define HWS_PGA_GEN6 0x04080
Jesse Barnes585fb112008-07-29 11:54:06 -0700273#define HWS_ADDRESS_MASK 0xfffff000
274#define HWS_START_ADDRESS_SHIFT 4
Jesse Barnes97f5ab62009-10-08 10:16:48 -0700275#define PWRCTXA 0x2088 /* 965GM+ only */
276#define PWRCTX_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700277#define IPEIR 0x02088
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700278#define IPEHR 0x0208c
279#define INSTDONE 0x02090
Jesse Barnes585fb112008-07-29 11:54:06 -0700280#define NOPID 0x02094
281#define HWSTAM 0x02098
282#define SCPD0 0x0209c /* 915+ only */
283#define IER 0x020a0
284#define IIR 0x020a4
285#define IMR 0x020a8
286#define ISR 0x020ac
287#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
288#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
289#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800290#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
Jesse Barnes585fb112008-07-29 11:54:06 -0700291#define I915_HWB_OOM_INTERRUPT (1<<13)
292#define I915_SYNC_STATUS_INTERRUPT (1<<12)
293#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
294#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
295#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
296#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
297#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
298#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
299#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
300#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
301#define I915_DEBUG_INTERRUPT (1<<2)
302#define I915_USER_INTERRUPT (1<<1)
303#define I915_ASLE_INTERRUPT (1<<0)
304#define EIR 0x020b0
305#define EMR 0x020b4
306#define ESR 0x020b8
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700307#define GM45_ERROR_PAGE_TABLE (1<<5)
308#define GM45_ERROR_MEM_PRIV (1<<4)
309#define I915_ERROR_PAGE_TABLE (1<<4)
310#define GM45_ERROR_CP_PRIV (1<<3)
311#define I915_ERROR_MEMORY_REFRESH (1<<1)
312#define I915_ERROR_INSTRUCTION (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700313#define INSTPM 0x020c0
Li Pengee980b82010-01-27 19:01:11 +0800314#define INSTPM_SELF_EN (1<<12) /* 915GM only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700315#define ACTHD 0x020c8
316#define FW_BLC 0x020d8
Shaohua Li7662c8b2009-06-26 11:23:55 +0800317#define FW_BLC2 0x020dc
Jesse Barnes585fb112008-07-29 11:54:06 -0700318#define FW_BLC_SELF 0x020e0 /* 915+ only */
Li Pengee980b82010-01-27 19:01:11 +0800319#define FW_BLC_SELF_EN_MASK (1<<31)
320#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
321#define FW_BLC_SELF_EN (1<<15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +0800322#define MM_BURST_LENGTH 0x00700000
323#define MM_FIFO_WATERMARK 0x0001F000
324#define LM_BURST_LENGTH 0x00000700
325#define LM_FIFO_WATERMARK 0x0000001F
Jesse Barnes585fb112008-07-29 11:54:06 -0700326#define MI_ARB_STATE 0x020e4 /* 915+ only */
327#define CACHE_MODE_0 0x02120 /* 915+ only */
328#define CM0_MASK_SHIFT 16
329#define CM0_IZ_OPT_DISABLE (1<<6)
330#define CM0_ZR_OPT_DISABLE (1<<5)
331#define CM0_DEPTH_EVICT_DISABLE (1<<4)
332#define CM0_COLOR_EVICT_DISABLE (1<<3)
333#define CM0_DEPTH_WRITE_DISABLE (1<<1)
334#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
Chris Wilson9df30792010-02-18 10:24:56 +0000335#define BB_ADDR 0x02140 /* 8 bytes */
Jesse Barnes585fb112008-07-29 11:54:06 -0700336#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
337
Jesse Barnesde151cf2008-11-12 10:03:55 -0800338
Jesse Barnes585fb112008-07-29 11:54:06 -0700339/*
340 * Framebuffer compression (915+ only)
341 */
342
343#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
344#define FBC_LL_BASE 0x03204 /* 4k page aligned */
345#define FBC_CONTROL 0x03208
346#define FBC_CTL_EN (1<<31)
347#define FBC_CTL_PERIODIC (1<<30)
348#define FBC_CTL_INTERVAL_SHIFT (16)
349#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
Jesse Barnesee25df22010-02-06 10:41:53 -0800350#define FBC_C3_IDLE (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700351#define FBC_CTL_STRIDE_SHIFT (5)
352#define FBC_CTL_FENCENO (1<<0)
353#define FBC_COMMAND 0x0320c
354#define FBC_CMD_COMPRESS (1<<0)
355#define FBC_STATUS 0x03210
356#define FBC_STAT_COMPRESSING (1<<31)
357#define FBC_STAT_COMPRESSED (1<<30)
358#define FBC_STAT_MODIFIED (1<<29)
359#define FBC_STAT_CURRENT_LINE (1<<0)
360#define FBC_CONTROL2 0x03214
361#define FBC_CTL_FENCE_DBL (0<<4)
362#define FBC_CTL_IDLE_IMM (0<<2)
363#define FBC_CTL_IDLE_FULL (1<<2)
364#define FBC_CTL_IDLE_LINE (2<<2)
365#define FBC_CTL_IDLE_DEBUG (3<<2)
366#define FBC_CTL_CPU_FENCE (1<<1)
367#define FBC_CTL_PLANEA (0<<0)
368#define FBC_CTL_PLANEB (1<<0)
369#define FBC_FENCE_OFF 0x0321b
Jesse Barnes80824002009-09-10 15:28:06 -0700370#define FBC_TAG 0x03300
Jesse Barnes585fb112008-07-29 11:54:06 -0700371
372#define FBC_LL_SIZE (1536)
373
Jesse Barnes74dff282009-09-14 15:39:40 -0700374/* Framebuffer compression for GM45+ */
375#define DPFC_CB_BASE 0x3200
376#define DPFC_CONTROL 0x3208
377#define DPFC_CTL_EN (1<<31)
378#define DPFC_CTL_PLANEA (0<<30)
379#define DPFC_CTL_PLANEB (1<<30)
380#define DPFC_CTL_FENCE_EN (1<<29)
381#define DPFC_SR_EN (1<<10)
382#define DPFC_CTL_LIMIT_1X (0<<6)
383#define DPFC_CTL_LIMIT_2X (1<<6)
384#define DPFC_CTL_LIMIT_4X (2<<6)
385#define DPFC_RECOMP_CTL 0x320c
386#define DPFC_RECOMP_STALL_EN (1<<27)
387#define DPFC_RECOMP_STALL_WM_SHIFT (16)
388#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
389#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
390#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
391#define DPFC_STATUS 0x3210
392#define DPFC_INVAL_SEG_SHIFT (16)
393#define DPFC_INVAL_SEG_MASK (0x07ff0000)
394#define DPFC_COMP_SEG_SHIFT (0)
395#define DPFC_COMP_SEG_MASK (0x000003ff)
396#define DPFC_STATUS2 0x3214
397#define DPFC_FENCE_YOFF 0x3218
398#define DPFC_CHICKEN 0x3224
399#define DPFC_HT_MODIFY (1<<31)
400
Jesse Barnes585fb112008-07-29 11:54:06 -0700401/*
402 * GPIO regs
403 */
404#define GPIOA 0x5010
405#define GPIOB 0x5014
406#define GPIOC 0x5018
407#define GPIOD 0x501c
408#define GPIOE 0x5020
409#define GPIOF 0x5024
410#define GPIOG 0x5028
411#define GPIOH 0x502c
412# define GPIO_CLOCK_DIR_MASK (1 << 0)
413# define GPIO_CLOCK_DIR_IN (0 << 1)
414# define GPIO_CLOCK_DIR_OUT (1 << 1)
415# define GPIO_CLOCK_VAL_MASK (1 << 2)
416# define GPIO_CLOCK_VAL_OUT (1 << 3)
417# define GPIO_CLOCK_VAL_IN (1 << 4)
418# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
419# define GPIO_DATA_DIR_MASK (1 << 8)
420# define GPIO_DATA_DIR_IN (0 << 9)
421# define GPIO_DATA_DIR_OUT (1 << 9)
422# define GPIO_DATA_VAL_MASK (1 << 10)
423# define GPIO_DATA_VAL_OUT (1 << 11)
424# define GPIO_DATA_VAL_IN (1 << 12)
425# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
426
Eric Anholtf0217c42009-12-01 11:56:30 -0800427#define GMBUS0 0x5100
428#define GMBUS1 0x5104
429#define GMBUS2 0x5108
430#define GMBUS3 0x510c
431#define GMBUS4 0x5110
432#define GMBUS5 0x5120
433
Jesse Barnes585fb112008-07-29 11:54:06 -0700434/*
435 * Clock control & power management
436 */
437
438#define VGA0 0x6000
439#define VGA1 0x6004
440#define VGA_PD 0x6010
441#define VGA0_PD_P2_DIV_4 (1 << 7)
442#define VGA0_PD_P1_DIV_2 (1 << 5)
443#define VGA0_PD_P1_SHIFT 0
444#define VGA0_PD_P1_MASK (0x1f << 0)
445#define VGA1_PD_P2_DIV_4 (1 << 15)
446#define VGA1_PD_P1_DIV_2 (1 << 13)
447#define VGA1_PD_P1_SHIFT 8
448#define VGA1_PD_P1_MASK (0x1f << 8)
449#define DPLL_A 0x06014
450#define DPLL_B 0x06018
451#define DPLL_VCO_ENABLE (1 << 31)
452#define DPLL_DVO_HIGH_SPEED (1 << 30)
453#define DPLL_SYNCLOCK_ENABLE (1 << 29)
454#define DPLL_VGA_MODE_DIS (1 << 28)
455#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
456#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
457#define DPLL_MODE_MASK (3 << 26)
458#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
459#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
460#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
461#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
462#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
463#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500464#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Jesse Barnes585fb112008-07-29 11:54:06 -0700465
466#define I915_FIFO_UNDERRUN_STATUS (1UL<<31)
467#define I915_CRC_ERROR_ENABLE (1UL<<29)
468#define I915_CRC_DONE_ENABLE (1UL<<28)
469#define I915_GMBUS_EVENT_ENABLE (1UL<<27)
470#define I915_VSYNC_INTERRUPT_ENABLE (1UL<<25)
471#define I915_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
472#define I915_DPST_EVENT_ENABLE (1UL<<23)
473#define I915_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
474#define I915_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
475#define I915_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
476#define I915_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
477#define I915_VBLANK_INTERRUPT_ENABLE (1UL<<17)
478#define I915_OVERLAY_UPDATED_ENABLE (1UL<<16)
479#define I915_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
480#define I915_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
481#define I915_GMBUS_INTERRUPT_STATUS (1UL<<11)
482#define I915_VSYNC_INTERRUPT_STATUS (1UL<<9)
483#define I915_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
484#define I915_DPST_EVENT_STATUS (1UL<<7)
485#define I915_LEGACY_BLC_EVENT_STATUS (1UL<<6)
486#define I915_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
487#define I915_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
488#define I915_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
489#define I915_VBLANK_INTERRUPT_STATUS (1UL<<1)
490#define I915_OVERLAY_UPDATED_STATUS (1UL<<0)
491
492#define SRX_INDEX 0x3c4
493#define SRX_DATA 0x3c5
494#define SR01 1
495#define SR01_SCREEN_OFF (1<<5)
496
497#define PPCR 0x61204
498#define PPCR_ON (1<<0)
499
500#define DVOB 0x61140
501#define DVOB_ON (1<<31)
502#define DVOC 0x61160
503#define DVOC_ON (1<<31)
504#define LVDS 0x61180
505#define LVDS_ON (1<<31)
506
507#define ADPA 0x61100
508#define ADPA_DPMS_MASK (~(3<<10))
509#define ADPA_DPMS_ON (0<<10)
510#define ADPA_DPMS_SUSPEND (1<<10)
511#define ADPA_DPMS_STANDBY (2<<10)
512#define ADPA_DPMS_OFF (3<<10)
513
514#define RING_TAIL 0x00
515#define TAIL_ADDR 0x001FFFF8
516#define RING_HEAD 0x04
517#define HEAD_WRAP_COUNT 0xFFE00000
518#define HEAD_WRAP_ONE 0x00200000
519#define HEAD_ADDR 0x001FFFFC
520#define RING_START 0x08
521#define START_ADDR 0xFFFFF000
522#define RING_LEN 0x0C
523#define RING_NR_PAGES 0x001FF000
524#define RING_REPORT_MASK 0x00000006
525#define RING_REPORT_64K 0x00000002
526#define RING_REPORT_128K 0x00000004
527#define RING_NO_REPORT 0x00000000
528#define RING_VALID_MASK 0x00000001
529#define RING_VALID 0x00000001
530#define RING_INVALID 0x00000000
531
532/* Scratch pad debug 0 reg:
533 */
534#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
535/*
536 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
537 * this field (only one bit may be set).
538 */
539#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
540#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500541#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -0700542/* i830, required in DVO non-gang */
543#define PLL_P2_DIVIDE_BY_4 (1 << 23)
544#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
545#define PLL_REF_INPUT_DREFCLK (0 << 13)
546#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
547#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
548#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
549#define PLL_REF_INPUT_MASK (3 << 13)
550#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500551/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +0800552# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
553# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
554# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
555# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
556# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
557
Jesse Barnes585fb112008-07-29 11:54:06 -0700558/*
559 * Parallel to Serial Load Pulse phase selection.
560 * Selects the phase for the 10X DPLL clock for the PCIe
561 * digital display port. The range is 4 to 13; 10 or more
562 * is just a flip delay. The default is 6
563 */
564#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
565#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
566/*
567 * SDVO multiplier for 945G/GM. Not used on 965.
568 */
569#define SDVO_MULTIPLIER_MASK 0x000000ff
570#define SDVO_MULTIPLIER_SHIFT_HIRES 4
571#define SDVO_MULTIPLIER_SHIFT_VGA 0
572#define DPLL_A_MD 0x0601c /* 965+ only */
573/*
574 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
575 *
576 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
577 */
578#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
579#define DPLL_MD_UDI_DIVIDER_SHIFT 24
580/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
581#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
582#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
583/*
584 * SDVO/UDI pixel multiplier.
585 *
586 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
587 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
588 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
589 * dummy bytes in the datastream at an increased clock rate, with both sides of
590 * the link knowing how many bytes are fill.
591 *
592 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
593 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
594 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
595 * through an SDVO command.
596 *
597 * This register field has values of multiplication factor minus 1, with
598 * a maximum multiplier of 5 for SDVO.
599 */
600#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
601#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
602/*
603 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
604 * This best be set to the default value (3) or the CRT won't work. No,
605 * I don't entirely understand what this does...
606 */
607#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
608#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
609#define DPLL_B_MD 0x06020 /* 965+ only */
610#define FPA0 0x06040
611#define FPA1 0x06044
612#define FPB0 0x06048
613#define FPB1 0x0604c
614#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500615#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -0700616#define FP_N_DIV_SHIFT 16
617#define FP_M1_DIV_MASK 0x00003f00
618#define FP_M1_DIV_SHIFT 8
619#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500620#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -0700621#define FP_M2_DIV_SHIFT 0
622#define DPLL_TEST 0x606c
623#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
624#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
625#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
626#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
627#define DPLLB_TEST_N_BYPASS (1 << 19)
628#define DPLLB_TEST_M_BYPASS (1 << 18)
629#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
630#define DPLLA_TEST_N_BYPASS (1 << 3)
631#define DPLLA_TEST_M_BYPASS (1 << 2)
632#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
633#define D_STATE 0x6104
Jesse Barnes652c3932009-08-17 13:31:43 -0700634#define DSTATE_PLL_D3_OFF (1<<3)
635#define DSTATE_GFX_CLOCK_GATING (1<<1)
636#define DSTATE_DOT_CLOCK_GATING (1<<0)
637#define DSPCLK_GATE_D 0x6200
638# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
639# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
640# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
641# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
642# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
643# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
644# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
645# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
646# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
647# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
648# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
649# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
650# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
651# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
652# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
653# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
654# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
655# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
656# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
657# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
658# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
659# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
660# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
661# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
662# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
663# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
664# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
665# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
666/**
667 * This bit must be set on the 830 to prevent hangs when turning off the
668 * overlay scaler.
669 */
670# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
671# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
672# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
673# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
674# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
675
676#define RENCLK_GATE_D1 0x6204
677# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
678# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
679# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
680# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
681# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
682# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
683# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
684# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
685# define MAG_CLOCK_GATE_DISABLE (1 << 5)
686/** This bit must be unset on 855,865 */
687# define MECI_CLOCK_GATE_DISABLE (1 << 4)
688# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
689# define MEC_CLOCK_GATE_DISABLE (1 << 2)
690# define MECO_CLOCK_GATE_DISABLE (1 << 1)
691/** This bit must be set on 855,865. */
692# define SV_CLOCK_GATE_DISABLE (1 << 0)
693# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
694# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
695# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
696# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
697# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
698# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
699# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
700# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
701# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
702# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
703# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
704# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
705# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
706# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
707# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
708# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
709# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
710
711# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
712/** This bit must always be set on 965G/965GM */
713# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
714# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
715# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
716# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
717# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
718# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
719/** This bit must always be set on 965G */
720# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
721# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
722# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
723# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
724# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
725# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
726# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
727# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
728# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
729# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
730# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
731# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
732# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
733# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
734# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
735# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
736# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
737# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
738# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
739
740#define RENCLK_GATE_D2 0x6208
741#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
742#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
743#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
744#define RAMCLK_GATE_D 0x6210 /* CRL only */
745#define DEUC 0x6214 /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700746
747/*
748 * Palette regs
749 */
750
751#define PALETTE_A 0x0a000
752#define PALETTE_B 0x0a800
753
Eric Anholt673a3942008-07-30 12:06:12 -0700754/* MCH MMIO space */
755
756/*
757 * MCHBAR mirror.
758 *
759 * This mirrors the MCHBAR MMIO space whose location is determined by
760 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
761 * every way. It is not accessible from the CP register read instructions.
762 *
763 */
764#define MCHBAR_MIRROR_BASE 0x10000
765
766/** 915-945 and GM965 MCH register controlling DRAM channel access */
767#define DCC 0x10200
768#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
769#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
770#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
771#define DCC_ADDRESSING_MODE_MASK (3 << 0)
772#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -0800773#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Eric Anholt673a3942008-07-30 12:06:12 -0700774
775/** 965 MCH register controlling DRAM channel configuration */
776#define C0DRB3 0x10206
777#define C1DRB3 0x10606
778
Keith Packardb11248d2009-06-11 22:28:56 -0700779/* Clocking configuration register */
780#define CLKCFG 0x10c00
Shaohua Li7662c8b2009-06-26 11:23:55 +0800781#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -0700782#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
783#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
784#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
785#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
786#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Shaohua Li7662c8b2009-06-26 11:23:55 +0800787/* Note, below two are guess */
Keith Packardb11248d2009-06-11 22:28:56 -0700788#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
Shaohua Li7662c8b2009-06-26 11:23:55 +0800789#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
Keith Packardb11248d2009-06-11 22:28:56 -0700790#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +0800791#define CLKCFG_MEM_533 (1 << 4)
792#define CLKCFG_MEM_667 (2 << 4)
793#define CLKCFG_MEM_800 (3 << 4)
794#define CLKCFG_MEM_MASK (7 << 4)
795
Jesse Barnesf97108d2010-01-29 11:27:07 -0800796#define CRSTANDVID 0x11100
797#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
798#define PXVFREQ_PX_MASK 0x7f000000
799#define PXVFREQ_PX_SHIFT 24
800#define VIDFREQ_BASE 0x11110
801#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
802#define VIDFREQ2 0x11114
803#define VIDFREQ3 0x11118
804#define VIDFREQ4 0x1111c
805#define VIDFREQ_P0_MASK 0x1f000000
806#define VIDFREQ_P0_SHIFT 24
807#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
808#define VIDFREQ_P0_CSCLK_SHIFT 20
809#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
810#define VIDFREQ_P0_CRCLK_SHIFT 16
811#define VIDFREQ_P1_MASK 0x00001f00
812#define VIDFREQ_P1_SHIFT 8
813#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
814#define VIDFREQ_P1_CSCLK_SHIFT 4
815#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
816#define INTTOEXT_BASE_ILK 0x11300
817#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
818#define INTTOEXT_MAP3_SHIFT 24
819#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
820#define INTTOEXT_MAP2_SHIFT 16
821#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
822#define INTTOEXT_MAP1_SHIFT 8
823#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
824#define INTTOEXT_MAP0_SHIFT 0
825#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
826#define MEMSWCTL 0x11170 /* Ironlake only */
827#define MEMCTL_CMD_MASK 0xe000
828#define MEMCTL_CMD_SHIFT 13
829#define MEMCTL_CMD_RCLK_OFF 0
830#define MEMCTL_CMD_RCLK_ON 1
831#define MEMCTL_CMD_CHFREQ 2
832#define MEMCTL_CMD_CHVID 3
833#define MEMCTL_CMD_VMMOFF 4
834#define MEMCTL_CMD_VMMON 5
835#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
836 when command complete */
837#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
838#define MEMCTL_FREQ_SHIFT 8
839#define MEMCTL_SFCAVM (1<<7)
840#define MEMCTL_TGT_VID_MASK 0x007f
841#define MEMIHYST 0x1117c
842#define MEMINTREN 0x11180 /* 16 bits */
843#define MEMINT_RSEXIT_EN (1<<8)
844#define MEMINT_CX_SUPR_EN (1<<7)
845#define MEMINT_CONT_BUSY_EN (1<<6)
846#define MEMINT_AVG_BUSY_EN (1<<5)
847#define MEMINT_EVAL_CHG_EN (1<<4)
848#define MEMINT_MON_IDLE_EN (1<<3)
849#define MEMINT_UP_EVAL_EN (1<<2)
850#define MEMINT_DOWN_EVAL_EN (1<<1)
851#define MEMINT_SW_CMD_EN (1<<0)
852#define MEMINTRSTR 0x11182 /* 16 bits */
853#define MEM_RSEXIT_MASK 0xc000
854#define MEM_RSEXIT_SHIFT 14
855#define MEM_CONT_BUSY_MASK 0x3000
856#define MEM_CONT_BUSY_SHIFT 12
857#define MEM_AVG_BUSY_MASK 0x0c00
858#define MEM_AVG_BUSY_SHIFT 10
859#define MEM_EVAL_CHG_MASK 0x0300
860#define MEM_EVAL_BUSY_SHIFT 8
861#define MEM_MON_IDLE_MASK 0x00c0
862#define MEM_MON_IDLE_SHIFT 6
863#define MEM_UP_EVAL_MASK 0x0030
864#define MEM_UP_EVAL_SHIFT 4
865#define MEM_DOWN_EVAL_MASK 0x000c
866#define MEM_DOWN_EVAL_SHIFT 2
867#define MEM_SW_CMD_MASK 0x0003
868#define MEM_INT_STEER_GFX 0
869#define MEM_INT_STEER_CMR 1
870#define MEM_INT_STEER_SMI 2
871#define MEM_INT_STEER_SCI 3
872#define MEMINTRSTS 0x11184
873#define MEMINT_RSEXIT (1<<7)
874#define MEMINT_CONT_BUSY (1<<6)
875#define MEMINT_AVG_BUSY (1<<5)
876#define MEMINT_EVAL_CHG (1<<4)
877#define MEMINT_MON_IDLE (1<<3)
878#define MEMINT_UP_EVAL (1<<2)
879#define MEMINT_DOWN_EVAL (1<<1)
880#define MEMINT_SW_CMD (1<<0)
881#define MEMMODECTL 0x11190
882#define MEMMODE_BOOST_EN (1<<31)
883#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
884#define MEMMODE_BOOST_FREQ_SHIFT 24
885#define MEMMODE_IDLE_MODE_MASK 0x00030000
886#define MEMMODE_IDLE_MODE_SHIFT 16
887#define MEMMODE_IDLE_MODE_EVAL 0
888#define MEMMODE_IDLE_MODE_CONT 1
889#define MEMMODE_HWIDLE_EN (1<<15)
890#define MEMMODE_SWMODE_EN (1<<14)
891#define MEMMODE_RCLK_GATE (1<<13)
892#define MEMMODE_HW_UPDATE (1<<12)
893#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
894#define MEMMODE_FSTART_SHIFT 8
895#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
896#define MEMMODE_FMAX_SHIFT 4
897#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
898#define RCBMAXAVG 0x1119c
899#define MEMSWCTL2 0x1119e /* Cantiga only */
900#define SWMEMCMD_RENDER_OFF (0 << 13)
901#define SWMEMCMD_RENDER_ON (1 << 13)
902#define SWMEMCMD_SWFREQ (2 << 13)
903#define SWMEMCMD_TARVID (3 << 13)
904#define SWMEMCMD_VRM_OFF (4 << 13)
905#define SWMEMCMD_VRM_ON (5 << 13)
906#define CMDSTS (1<<12)
907#define SFCAVM (1<<11)
908#define SWFREQ_MASK 0x0380 /* P0-7 */
909#define SWFREQ_SHIFT 7
910#define TARVID_MASK 0x001f
911#define MEMSTAT_CTG 0x111a0
912#define RCBMINAVG 0x111a0
913#define RCUPEI 0x111b0
914#define RCDNEI 0x111b4
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000915#define MCHBAR_RENDER_STANDBY 0x111b8
Jesse Barnes97f5ab62009-10-08 10:16:48 -0700916#define RCX_SW_EXIT (1<<23)
917#define RSX_STATUS_MASK 0x00700000
Jesse Barnesf97108d2010-01-29 11:27:07 -0800918#define VIDCTL 0x111c0
919#define VIDSTS 0x111c8
920#define VIDSTART 0x111cc /* 8 bits */
921#define MEMSTAT_ILK 0x111f8
922#define MEMSTAT_VID_MASK 0x7f00
923#define MEMSTAT_VID_SHIFT 8
924#define MEMSTAT_PSTATE_MASK 0x00f8
925#define MEMSTAT_PSTATE_SHIFT 3
926#define MEMSTAT_MON_ACTV (1<<2)
927#define MEMSTAT_SRC_CTL_MASK 0x0003
928#define MEMSTAT_SRC_CTL_CORE 0
929#define MEMSTAT_SRC_CTL_TRB 1
930#define MEMSTAT_SRC_CTL_THM 2
931#define MEMSTAT_SRC_CTL_STDBY 3
932#define RCPREVBSYTUPAVG 0x113b8
933#define RCPREVBSYTDNAVG 0x113bc
Eric Anholt7d573822009-01-02 13:33:00 -0800934#define PEG_BAND_GAP_DATA 0x14d68
935
Jesse Barnes585fb112008-07-29 11:54:06 -0700936/*
937 * Overlay regs
938 */
939
940#define OVADD 0x30000
941#define DOVSTA 0x30008
942#define OC_BUF (0x3<<20)
943#define OGAMC5 0x30010
944#define OGAMC4 0x30014
945#define OGAMC3 0x30018
946#define OGAMC2 0x3001c
947#define OGAMC1 0x30020
948#define OGAMC0 0x30024
949
950/*
951 * Display engine regs
952 */
953
954/* Pipe A timing regs */
955#define HTOTAL_A 0x60000
956#define HBLANK_A 0x60004
957#define HSYNC_A 0x60008
958#define VTOTAL_A 0x6000c
959#define VBLANK_A 0x60010
960#define VSYNC_A 0x60014
961#define PIPEASRC 0x6001c
962#define BCLRPAT_A 0x60020
963
964/* Pipe B timing regs */
965#define HTOTAL_B 0x61000
966#define HBLANK_B 0x61004
967#define HSYNC_B 0x61008
968#define VTOTAL_B 0x6100c
969#define VBLANK_B 0x61010
970#define VSYNC_B 0x61014
971#define PIPEBSRC 0x6101c
972#define BCLRPAT_B 0x61020
973
974/* VGA port control */
975#define ADPA 0x61100
976#define ADPA_DAC_ENABLE (1<<31)
977#define ADPA_DAC_DISABLE 0
978#define ADPA_PIPE_SELECT_MASK (1<<30)
979#define ADPA_PIPE_A_SELECT 0
980#define ADPA_PIPE_B_SELECT (1<<30)
981#define ADPA_USE_VGA_HVPOLARITY (1<<15)
982#define ADPA_SETS_HVPOLARITY 0
983#define ADPA_VSYNC_CNTL_DISABLE (1<<11)
984#define ADPA_VSYNC_CNTL_ENABLE 0
985#define ADPA_HSYNC_CNTL_DISABLE (1<<10)
986#define ADPA_HSYNC_CNTL_ENABLE 0
987#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
988#define ADPA_VSYNC_ACTIVE_LOW 0
989#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
990#define ADPA_HSYNC_ACTIVE_LOW 0
991#define ADPA_DPMS_MASK (~(3<<10))
992#define ADPA_DPMS_ON (0<<10)
993#define ADPA_DPMS_SUSPEND (1<<10)
994#define ADPA_DPMS_STANDBY (2<<10)
995#define ADPA_DPMS_OFF (3<<10)
996
997/* Hotplug control (945+ only) */
998#define PORT_HOTPLUG_EN 0x61110
Eric Anholt7d573822009-01-02 13:33:00 -0800999#define HDMIB_HOTPLUG_INT_EN (1 << 29)
Keith Packard040d87f2009-05-30 20:42:33 -07001000#define DPB_HOTPLUG_INT_EN (1 << 29)
Eric Anholt7d573822009-01-02 13:33:00 -08001001#define HDMIC_HOTPLUG_INT_EN (1 << 28)
Keith Packard040d87f2009-05-30 20:42:33 -07001002#define DPC_HOTPLUG_INT_EN (1 << 28)
Eric Anholt7d573822009-01-02 13:33:00 -08001003#define HDMID_HOTPLUG_INT_EN (1 << 27)
Keith Packard040d87f2009-05-30 20:42:33 -07001004#define DPD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07001005#define SDVOB_HOTPLUG_INT_EN (1 << 26)
1006#define SDVOC_HOTPLUG_INT_EN (1 << 25)
1007#define TV_HOTPLUG_INT_EN (1 << 18)
1008#define CRT_HOTPLUG_INT_EN (1 << 9)
1009#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08001010#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
1011/* must use period 64 on GM45 according to docs */
1012#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
1013#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
1014#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
1015#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
1016#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
1017#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
1018#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
1019#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
1020#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
1021#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
1022#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
1023#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
1024#define CRT_HOTPLUG_MASK (0x3fc) /* Bits 9-2 */
Jesse Barnes5ca58282009-03-31 14:11:15 -07001025#define CRT_FORCE_HOTPLUG_MASK 0xfffffe1f
Jesse Barnes585fb112008-07-29 11:54:06 -07001026
1027#define PORT_HOTPLUG_STAT 0x61114
Eric Anholt7d573822009-01-02 13:33:00 -08001028#define HDMIB_HOTPLUG_INT_STATUS (1 << 29)
Keith Packard040d87f2009-05-30 20:42:33 -07001029#define DPB_HOTPLUG_INT_STATUS (1 << 29)
Eric Anholt7d573822009-01-02 13:33:00 -08001030#define HDMIC_HOTPLUG_INT_STATUS (1 << 28)
Keith Packard040d87f2009-05-30 20:42:33 -07001031#define DPC_HOTPLUG_INT_STATUS (1 << 28)
Eric Anholt7d573822009-01-02 13:33:00 -08001032#define HDMID_HOTPLUG_INT_STATUS (1 << 27)
Keith Packard040d87f2009-05-30 20:42:33 -07001033#define DPD_HOTPLUG_INT_STATUS (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07001034#define CRT_HOTPLUG_INT_STATUS (1 << 11)
1035#define TV_HOTPLUG_INT_STATUS (1 << 10)
1036#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
1037#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
1038#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
1039#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
1040#define SDVOC_HOTPLUG_INT_STATUS (1 << 7)
1041#define SDVOB_HOTPLUG_INT_STATUS (1 << 6)
1042
1043/* SDVO port control */
1044#define SDVOB 0x61140
1045#define SDVOC 0x61160
1046#define SDVO_ENABLE (1 << 31)
1047#define SDVO_PIPE_B_SELECT (1 << 30)
1048#define SDVO_STALL_SELECT (1 << 29)
1049#define SDVO_INTERRUPT_ENABLE (1 << 26)
1050/**
1051 * 915G/GM SDVO pixel multiplier.
1052 *
1053 * Programmed value is multiplier - 1, up to 5x.
1054 *
1055 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
1056 */
1057#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
1058#define SDVO_PORT_MULTIPLY_SHIFT 23
1059#define SDVO_PHASE_SELECT_MASK (15 << 19)
1060#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
1061#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
1062#define SDVOC_GANG_MODE (1 << 16)
Eric Anholt7d573822009-01-02 13:33:00 -08001063#define SDVO_ENCODING_SDVO (0x0 << 10)
1064#define SDVO_ENCODING_HDMI (0x2 << 10)
1065/** Requird for HDMI operation */
1066#define SDVO_NULL_PACKETS_DURING_VSYNC (1 << 9)
Jesse Barnes585fb112008-07-29 11:54:06 -07001067#define SDVO_BORDER_ENABLE (1 << 7)
Eric Anholt7d573822009-01-02 13:33:00 -08001068#define SDVO_AUDIO_ENABLE (1 << 6)
1069/** New with 965, default is to be set */
1070#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
1071/** New with 965, default is to be set */
1072#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
Jesse Barnes585fb112008-07-29 11:54:06 -07001073#define SDVOB_PCIE_CONCURRENCY (1 << 3)
1074#define SDVO_DETECTED (1 << 2)
1075/* Bits to be preserved when writing */
1076#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | (1 << 26))
1077#define SDVOC_PRESERVE_MASK ((1 << 17) | (1 << 26))
1078
1079/* DVO port control */
1080#define DVOA 0x61120
1081#define DVOB 0x61140
1082#define DVOC 0x61160
1083#define DVO_ENABLE (1 << 31)
1084#define DVO_PIPE_B_SELECT (1 << 30)
1085#define DVO_PIPE_STALL_UNUSED (0 << 28)
1086#define DVO_PIPE_STALL (1 << 28)
1087#define DVO_PIPE_STALL_TV (2 << 28)
1088#define DVO_PIPE_STALL_MASK (3 << 28)
1089#define DVO_USE_VGA_SYNC (1 << 15)
1090#define DVO_DATA_ORDER_I740 (0 << 14)
1091#define DVO_DATA_ORDER_FP (1 << 14)
1092#define DVO_VSYNC_DISABLE (1 << 11)
1093#define DVO_HSYNC_DISABLE (1 << 10)
1094#define DVO_VSYNC_TRISTATE (1 << 9)
1095#define DVO_HSYNC_TRISTATE (1 << 8)
1096#define DVO_BORDER_ENABLE (1 << 7)
1097#define DVO_DATA_ORDER_GBRG (1 << 6)
1098#define DVO_DATA_ORDER_RGGB (0 << 6)
1099#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
1100#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
1101#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
1102#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
1103#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
1104#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
1105#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
1106#define DVO_PRESERVE_MASK (0x7<<24)
1107#define DVOA_SRCDIM 0x61124
1108#define DVOB_SRCDIM 0x61144
1109#define DVOC_SRCDIM 0x61164
1110#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
1111#define DVO_SRCDIM_VERTICAL_SHIFT 0
1112
1113/* LVDS port control */
1114#define LVDS 0x61180
1115/*
1116 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
1117 * the DPLL semantics change when the LVDS is assigned to that pipe.
1118 */
1119#define LVDS_PORT_EN (1 << 31)
1120/* Selects pipe B for LVDS data. Must be set on pre-965. */
1121#define LVDS_PIPEB_SELECT (1 << 30)
Zhao Yakui898822c2010-01-04 16:29:30 +08001122/* LVDS dithering flag on 965/g4x platform */
1123#define LVDS_ENABLE_DITHER (1 << 25)
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08001124/* Enable border for unscaled (or aspect-scaled) display */
1125#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07001126/*
1127 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
1128 * pixel.
1129 */
1130#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
1131#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
1132#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
1133/*
1134 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
1135 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
1136 * on.
1137 */
1138#define LVDS_A3_POWER_MASK (3 << 6)
1139#define LVDS_A3_POWER_DOWN (0 << 6)
1140#define LVDS_A3_POWER_UP (3 << 6)
1141/*
1142 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
1143 * is set.
1144 */
1145#define LVDS_CLKB_POWER_MASK (3 << 4)
1146#define LVDS_CLKB_POWER_DOWN (0 << 4)
1147#define LVDS_CLKB_POWER_UP (3 << 4)
1148/*
1149 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
1150 * setting for whether we are in dual-channel mode. The B3 pair will
1151 * additionally only be powered up when LVDS_A3_POWER_UP is set.
1152 */
1153#define LVDS_B0B3_POWER_MASK (3 << 2)
1154#define LVDS_B0B3_POWER_DOWN (0 << 2)
1155#define LVDS_B0B3_POWER_UP (3 << 2)
1156
1157/* Panel power sequencing */
1158#define PP_STATUS 0x61200
1159#define PP_ON (1 << 31)
1160/*
1161 * Indicates that all dependencies of the panel are on:
1162 *
1163 * - PLL enabled
1164 * - pipe enabled
1165 * - LVDS/DVOB/DVOC on
1166 */
1167#define PP_READY (1 << 30)
1168#define PP_SEQUENCE_NONE (0 << 28)
1169#define PP_SEQUENCE_ON (1 << 28)
1170#define PP_SEQUENCE_OFF (2 << 28)
1171#define PP_SEQUENCE_MASK 0x30000000
1172#define PP_CONTROL 0x61204
1173#define POWER_TARGET_ON (1 << 0)
1174#define PP_ON_DELAYS 0x61208
1175#define PP_OFF_DELAYS 0x6120c
1176#define PP_DIVISOR 0x61210
1177
1178/* Panel fitting */
1179#define PFIT_CONTROL 0x61230
1180#define PFIT_ENABLE (1 << 31)
1181#define PFIT_PIPE_MASK (3 << 29)
1182#define PFIT_PIPE_SHIFT 29
1183#define VERT_INTERP_DISABLE (0 << 10)
1184#define VERT_INTERP_BILINEAR (1 << 10)
1185#define VERT_INTERP_MASK (3 << 10)
1186#define VERT_AUTO_SCALE (1 << 9)
1187#define HORIZ_INTERP_DISABLE (0 << 6)
1188#define HORIZ_INTERP_BILINEAR (1 << 6)
1189#define HORIZ_INTERP_MASK (3 << 6)
1190#define HORIZ_AUTO_SCALE (1 << 5)
1191#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08001192#define PFIT_FILTER_FUZZY (0 << 24)
1193#define PFIT_SCALING_AUTO (0 << 26)
1194#define PFIT_SCALING_PROGRAMMED (1 << 26)
1195#define PFIT_SCALING_PILLAR (2 << 26)
1196#define PFIT_SCALING_LETTER (3 << 26)
Jesse Barnes585fb112008-07-29 11:54:06 -07001197#define PFIT_PGM_RATIOS 0x61234
1198#define PFIT_VERT_SCALE_MASK 0xfff00000
1199#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08001200/* Pre-965 */
1201#define PFIT_VERT_SCALE_SHIFT 20
1202#define PFIT_VERT_SCALE_MASK 0xfff00000
1203#define PFIT_HORIZ_SCALE_SHIFT 4
1204#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
1205/* 965+ */
1206#define PFIT_VERT_SCALE_SHIFT_965 16
1207#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
1208#define PFIT_HORIZ_SCALE_SHIFT_965 0
1209#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
1210
Jesse Barnes585fb112008-07-29 11:54:06 -07001211#define PFIT_AUTO_RATIOS 0x61238
1212
1213/* Backlight control */
1214#define BLC_PWM_CTL 0x61254
1215#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
1216#define BLC_PWM_CTL2 0x61250 /* 965+ only */
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001217#define BLM_COMBINATION_MODE (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07001218/*
1219 * This is the most significant 15 bits of the number of backlight cycles in a
1220 * complete cycle of the modulated backlight control.
1221 *
1222 * The actual value is this field multiplied by two.
1223 */
1224#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
1225#define BLM_LEGACY_MODE (1 << 16)
1226/*
1227 * This is the number of cycles out of the backlight modulation cycle for which
1228 * the backlight is on.
1229 *
1230 * This field must be no greater than the number of cycles in the complete
1231 * backlight modulation cycle.
1232 */
1233#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
1234#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
1235
Jesse Barnes0eb96d62009-10-14 12:33:41 -07001236#define BLC_HIST_CTL 0x61260
1237
Jesse Barnes585fb112008-07-29 11:54:06 -07001238/* TV port control */
1239#define TV_CTL 0x68000
1240/** Enables the TV encoder */
1241# define TV_ENC_ENABLE (1 << 31)
1242/** Sources the TV encoder input from pipe B instead of A. */
1243# define TV_ENC_PIPEB_SELECT (1 << 30)
1244/** Outputs composite video (DAC A only) */
1245# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
1246/** Outputs SVideo video (DAC B/C) */
1247# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
1248/** Outputs Component video (DAC A/B/C) */
1249# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
1250/** Outputs Composite and SVideo (DAC A/B/C) */
1251# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
1252# define TV_TRILEVEL_SYNC (1 << 21)
1253/** Enables slow sync generation (945GM only) */
1254# define TV_SLOW_SYNC (1 << 20)
1255/** Selects 4x oversampling for 480i and 576p */
1256# define TV_OVERSAMPLE_4X (0 << 18)
1257/** Selects 2x oversampling for 720p and 1080i */
1258# define TV_OVERSAMPLE_2X (1 << 18)
1259/** Selects no oversampling for 1080p */
1260# define TV_OVERSAMPLE_NONE (2 << 18)
1261/** Selects 8x oversampling */
1262# define TV_OVERSAMPLE_8X (3 << 18)
1263/** Selects progressive mode rather than interlaced */
1264# define TV_PROGRESSIVE (1 << 17)
1265/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
1266# define TV_PAL_BURST (1 << 16)
1267/** Field for setting delay of Y compared to C */
1268# define TV_YC_SKEW_MASK (7 << 12)
1269/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
1270# define TV_ENC_SDP_FIX (1 << 11)
1271/**
1272 * Enables a fix for the 915GM only.
1273 *
1274 * Not sure what it does.
1275 */
1276# define TV_ENC_C0_FIX (1 << 10)
1277/** Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08001278# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07001279# define TV_FUSE_STATE_MASK (3 << 4)
1280/** Read-only state that reports all features enabled */
1281# define TV_FUSE_STATE_ENABLED (0 << 4)
1282/** Read-only state that reports that Macrovision is disabled in hardware*/
1283# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
1284/** Read-only state that reports that TV-out is disabled in hardware. */
1285# define TV_FUSE_STATE_DISABLED (2 << 4)
1286/** Normal operation */
1287# define TV_TEST_MODE_NORMAL (0 << 0)
1288/** Encoder test pattern 1 - combo pattern */
1289# define TV_TEST_MODE_PATTERN_1 (1 << 0)
1290/** Encoder test pattern 2 - full screen vertical 75% color bars */
1291# define TV_TEST_MODE_PATTERN_2 (2 << 0)
1292/** Encoder test pattern 3 - full screen horizontal 75% color bars */
1293# define TV_TEST_MODE_PATTERN_3 (3 << 0)
1294/** Encoder test pattern 4 - random noise */
1295# define TV_TEST_MODE_PATTERN_4 (4 << 0)
1296/** Encoder test pattern 5 - linear color ramps */
1297# define TV_TEST_MODE_PATTERN_5 (5 << 0)
1298/**
1299 * This test mode forces the DACs to 50% of full output.
1300 *
1301 * This is used for load detection in combination with TVDAC_SENSE_MASK
1302 */
1303# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
1304# define TV_TEST_MODE_MASK (7 << 0)
1305
1306#define TV_DAC 0x68004
1307/**
1308 * Reports that DAC state change logic has reported change (RO).
1309 *
1310 * This gets cleared when TV_DAC_STATE_EN is cleared
1311*/
1312# define TVDAC_STATE_CHG (1 << 31)
1313# define TVDAC_SENSE_MASK (7 << 28)
1314/** Reports that DAC A voltage is above the detect threshold */
1315# define TVDAC_A_SENSE (1 << 30)
1316/** Reports that DAC B voltage is above the detect threshold */
1317# define TVDAC_B_SENSE (1 << 29)
1318/** Reports that DAC C voltage is above the detect threshold */
1319# define TVDAC_C_SENSE (1 << 28)
1320/**
1321 * Enables DAC state detection logic, for load-based TV detection.
1322 *
1323 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
1324 * to off, for load detection to work.
1325 */
1326# define TVDAC_STATE_CHG_EN (1 << 27)
1327/** Sets the DAC A sense value to high */
1328# define TVDAC_A_SENSE_CTL (1 << 26)
1329/** Sets the DAC B sense value to high */
1330# define TVDAC_B_SENSE_CTL (1 << 25)
1331/** Sets the DAC C sense value to high */
1332# define TVDAC_C_SENSE_CTL (1 << 24)
1333/** Overrides the ENC_ENABLE and DAC voltage levels */
1334# define DAC_CTL_OVERRIDE (1 << 7)
1335/** Sets the slew rate. Must be preserved in software */
1336# define ENC_TVDAC_SLEW_FAST (1 << 6)
1337# define DAC_A_1_3_V (0 << 4)
1338# define DAC_A_1_1_V (1 << 4)
1339# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08001340# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07001341# define DAC_B_1_3_V (0 << 2)
1342# define DAC_B_1_1_V (1 << 2)
1343# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08001344# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07001345# define DAC_C_1_3_V (0 << 0)
1346# define DAC_C_1_1_V (1 << 0)
1347# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08001348# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001349
1350/**
1351 * CSC coefficients are stored in a floating point format with 9 bits of
1352 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
1353 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
1354 * -1 (0x3) being the only legal negative value.
1355 */
1356#define TV_CSC_Y 0x68010
1357# define TV_RY_MASK 0x07ff0000
1358# define TV_RY_SHIFT 16
1359# define TV_GY_MASK 0x00000fff
1360# define TV_GY_SHIFT 0
1361
1362#define TV_CSC_Y2 0x68014
1363# define TV_BY_MASK 0x07ff0000
1364# define TV_BY_SHIFT 16
1365/**
1366 * Y attenuation for component video.
1367 *
1368 * Stored in 1.9 fixed point.
1369 */
1370# define TV_AY_MASK 0x000003ff
1371# define TV_AY_SHIFT 0
1372
1373#define TV_CSC_U 0x68018
1374# define TV_RU_MASK 0x07ff0000
1375# define TV_RU_SHIFT 16
1376# define TV_GU_MASK 0x000007ff
1377# define TV_GU_SHIFT 0
1378
1379#define TV_CSC_U2 0x6801c
1380# define TV_BU_MASK 0x07ff0000
1381# define TV_BU_SHIFT 16
1382/**
1383 * U attenuation for component video.
1384 *
1385 * Stored in 1.9 fixed point.
1386 */
1387# define TV_AU_MASK 0x000003ff
1388# define TV_AU_SHIFT 0
1389
1390#define TV_CSC_V 0x68020
1391# define TV_RV_MASK 0x0fff0000
1392# define TV_RV_SHIFT 16
1393# define TV_GV_MASK 0x000007ff
1394# define TV_GV_SHIFT 0
1395
1396#define TV_CSC_V2 0x68024
1397# define TV_BV_MASK 0x07ff0000
1398# define TV_BV_SHIFT 16
1399/**
1400 * V attenuation for component video.
1401 *
1402 * Stored in 1.9 fixed point.
1403 */
1404# define TV_AV_MASK 0x000007ff
1405# define TV_AV_SHIFT 0
1406
1407#define TV_CLR_KNOBS 0x68028
1408/** 2s-complement brightness adjustment */
1409# define TV_BRIGHTNESS_MASK 0xff000000
1410# define TV_BRIGHTNESS_SHIFT 24
1411/** Contrast adjustment, as a 2.6 unsigned floating point number */
1412# define TV_CONTRAST_MASK 0x00ff0000
1413# define TV_CONTRAST_SHIFT 16
1414/** Saturation adjustment, as a 2.6 unsigned floating point number */
1415# define TV_SATURATION_MASK 0x0000ff00
1416# define TV_SATURATION_SHIFT 8
1417/** Hue adjustment, as an integer phase angle in degrees */
1418# define TV_HUE_MASK 0x000000ff
1419# define TV_HUE_SHIFT 0
1420
1421#define TV_CLR_LEVEL 0x6802c
1422/** Controls the DAC level for black */
1423# define TV_BLACK_LEVEL_MASK 0x01ff0000
1424# define TV_BLACK_LEVEL_SHIFT 16
1425/** Controls the DAC level for blanking */
1426# define TV_BLANK_LEVEL_MASK 0x000001ff
1427# define TV_BLANK_LEVEL_SHIFT 0
1428
1429#define TV_H_CTL_1 0x68030
1430/** Number of pixels in the hsync. */
1431# define TV_HSYNC_END_MASK 0x1fff0000
1432# define TV_HSYNC_END_SHIFT 16
1433/** Total number of pixels minus one in the line (display and blanking). */
1434# define TV_HTOTAL_MASK 0x00001fff
1435# define TV_HTOTAL_SHIFT 0
1436
1437#define TV_H_CTL_2 0x68034
1438/** Enables the colorburst (needed for non-component color) */
1439# define TV_BURST_ENA (1 << 31)
1440/** Offset of the colorburst from the start of hsync, in pixels minus one. */
1441# define TV_HBURST_START_SHIFT 16
1442# define TV_HBURST_START_MASK 0x1fff0000
1443/** Length of the colorburst */
1444# define TV_HBURST_LEN_SHIFT 0
1445# define TV_HBURST_LEN_MASK 0x0001fff
1446
1447#define TV_H_CTL_3 0x68038
1448/** End of hblank, measured in pixels minus one from start of hsync */
1449# define TV_HBLANK_END_SHIFT 16
1450# define TV_HBLANK_END_MASK 0x1fff0000
1451/** Start of hblank, measured in pixels minus one from start of hsync */
1452# define TV_HBLANK_START_SHIFT 0
1453# define TV_HBLANK_START_MASK 0x0001fff
1454
1455#define TV_V_CTL_1 0x6803c
1456/** XXX */
1457# define TV_NBR_END_SHIFT 16
1458# define TV_NBR_END_MASK 0x07ff0000
1459/** XXX */
1460# define TV_VI_END_F1_SHIFT 8
1461# define TV_VI_END_F1_MASK 0x00003f00
1462/** XXX */
1463# define TV_VI_END_F2_SHIFT 0
1464# define TV_VI_END_F2_MASK 0x0000003f
1465
1466#define TV_V_CTL_2 0x68040
1467/** Length of vsync, in half lines */
1468# define TV_VSYNC_LEN_MASK 0x07ff0000
1469# define TV_VSYNC_LEN_SHIFT 16
1470/** Offset of the start of vsync in field 1, measured in one less than the
1471 * number of half lines.
1472 */
1473# define TV_VSYNC_START_F1_MASK 0x00007f00
1474# define TV_VSYNC_START_F1_SHIFT 8
1475/**
1476 * Offset of the start of vsync in field 2, measured in one less than the
1477 * number of half lines.
1478 */
1479# define TV_VSYNC_START_F2_MASK 0x0000007f
1480# define TV_VSYNC_START_F2_SHIFT 0
1481
1482#define TV_V_CTL_3 0x68044
1483/** Enables generation of the equalization signal */
1484# define TV_EQUAL_ENA (1 << 31)
1485/** Length of vsync, in half lines */
1486# define TV_VEQ_LEN_MASK 0x007f0000
1487# define TV_VEQ_LEN_SHIFT 16
1488/** Offset of the start of equalization in field 1, measured in one less than
1489 * the number of half lines.
1490 */
1491# define TV_VEQ_START_F1_MASK 0x0007f00
1492# define TV_VEQ_START_F1_SHIFT 8
1493/**
1494 * Offset of the start of equalization in field 2, measured in one less than
1495 * the number of half lines.
1496 */
1497# define TV_VEQ_START_F2_MASK 0x000007f
1498# define TV_VEQ_START_F2_SHIFT 0
1499
1500#define TV_V_CTL_4 0x68048
1501/**
1502 * Offset to start of vertical colorburst, measured in one less than the
1503 * number of lines from vertical start.
1504 */
1505# define TV_VBURST_START_F1_MASK 0x003f0000
1506# define TV_VBURST_START_F1_SHIFT 16
1507/**
1508 * Offset to the end of vertical colorburst, measured in one less than the
1509 * number of lines from the start of NBR.
1510 */
1511# define TV_VBURST_END_F1_MASK 0x000000ff
1512# define TV_VBURST_END_F1_SHIFT 0
1513
1514#define TV_V_CTL_5 0x6804c
1515/**
1516 * Offset to start of vertical colorburst, measured in one less than the
1517 * number of lines from vertical start.
1518 */
1519# define TV_VBURST_START_F2_MASK 0x003f0000
1520# define TV_VBURST_START_F2_SHIFT 16
1521/**
1522 * Offset to the end of vertical colorburst, measured in one less than the
1523 * number of lines from the start of NBR.
1524 */
1525# define TV_VBURST_END_F2_MASK 0x000000ff
1526# define TV_VBURST_END_F2_SHIFT 0
1527
1528#define TV_V_CTL_6 0x68050
1529/**
1530 * Offset to start of vertical colorburst, measured in one less than the
1531 * number of lines from vertical start.
1532 */
1533# define TV_VBURST_START_F3_MASK 0x003f0000
1534# define TV_VBURST_START_F3_SHIFT 16
1535/**
1536 * Offset to the end of vertical colorburst, measured in one less than the
1537 * number of lines from the start of NBR.
1538 */
1539# define TV_VBURST_END_F3_MASK 0x000000ff
1540# define TV_VBURST_END_F3_SHIFT 0
1541
1542#define TV_V_CTL_7 0x68054
1543/**
1544 * Offset to start of vertical colorburst, measured in one less than the
1545 * number of lines from vertical start.
1546 */
1547# define TV_VBURST_START_F4_MASK 0x003f0000
1548# define TV_VBURST_START_F4_SHIFT 16
1549/**
1550 * Offset to the end of vertical colorburst, measured in one less than the
1551 * number of lines from the start of NBR.
1552 */
1553# define TV_VBURST_END_F4_MASK 0x000000ff
1554# define TV_VBURST_END_F4_SHIFT 0
1555
1556#define TV_SC_CTL_1 0x68060
1557/** Turns on the first subcarrier phase generation DDA */
1558# define TV_SC_DDA1_EN (1 << 31)
1559/** Turns on the first subcarrier phase generation DDA */
1560# define TV_SC_DDA2_EN (1 << 30)
1561/** Turns on the first subcarrier phase generation DDA */
1562# define TV_SC_DDA3_EN (1 << 29)
1563/** Sets the subcarrier DDA to reset frequency every other field */
1564# define TV_SC_RESET_EVERY_2 (0 << 24)
1565/** Sets the subcarrier DDA to reset frequency every fourth field */
1566# define TV_SC_RESET_EVERY_4 (1 << 24)
1567/** Sets the subcarrier DDA to reset frequency every eighth field */
1568# define TV_SC_RESET_EVERY_8 (2 << 24)
1569/** Sets the subcarrier DDA to never reset the frequency */
1570# define TV_SC_RESET_NEVER (3 << 24)
1571/** Sets the peak amplitude of the colorburst.*/
1572# define TV_BURST_LEVEL_MASK 0x00ff0000
1573# define TV_BURST_LEVEL_SHIFT 16
1574/** Sets the increment of the first subcarrier phase generation DDA */
1575# define TV_SCDDA1_INC_MASK 0x00000fff
1576# define TV_SCDDA1_INC_SHIFT 0
1577
1578#define TV_SC_CTL_2 0x68064
1579/** Sets the rollover for the second subcarrier phase generation DDA */
1580# define TV_SCDDA2_SIZE_MASK 0x7fff0000
1581# define TV_SCDDA2_SIZE_SHIFT 16
1582/** Sets the increent of the second subcarrier phase generation DDA */
1583# define TV_SCDDA2_INC_MASK 0x00007fff
1584# define TV_SCDDA2_INC_SHIFT 0
1585
1586#define TV_SC_CTL_3 0x68068
1587/** Sets the rollover for the third subcarrier phase generation DDA */
1588# define TV_SCDDA3_SIZE_MASK 0x7fff0000
1589# define TV_SCDDA3_SIZE_SHIFT 16
1590/** Sets the increent of the third subcarrier phase generation DDA */
1591# define TV_SCDDA3_INC_MASK 0x00007fff
1592# define TV_SCDDA3_INC_SHIFT 0
1593
1594#define TV_WIN_POS 0x68070
1595/** X coordinate of the display from the start of horizontal active */
1596# define TV_XPOS_MASK 0x1fff0000
1597# define TV_XPOS_SHIFT 16
1598/** Y coordinate of the display from the start of vertical active (NBR) */
1599# define TV_YPOS_MASK 0x00000fff
1600# define TV_YPOS_SHIFT 0
1601
1602#define TV_WIN_SIZE 0x68074
1603/** Horizontal size of the display window, measured in pixels*/
1604# define TV_XSIZE_MASK 0x1fff0000
1605# define TV_XSIZE_SHIFT 16
1606/**
1607 * Vertical size of the display window, measured in pixels.
1608 *
1609 * Must be even for interlaced modes.
1610 */
1611# define TV_YSIZE_MASK 0x00000fff
1612# define TV_YSIZE_SHIFT 0
1613
1614#define TV_FILTER_CTL_1 0x68080
1615/**
1616 * Enables automatic scaling calculation.
1617 *
1618 * If set, the rest of the registers are ignored, and the calculated values can
1619 * be read back from the register.
1620 */
1621# define TV_AUTO_SCALE (1 << 31)
1622/**
1623 * Disables the vertical filter.
1624 *
1625 * This is required on modes more than 1024 pixels wide */
1626# define TV_V_FILTER_BYPASS (1 << 29)
1627/** Enables adaptive vertical filtering */
1628# define TV_VADAPT (1 << 28)
1629# define TV_VADAPT_MODE_MASK (3 << 26)
1630/** Selects the least adaptive vertical filtering mode */
1631# define TV_VADAPT_MODE_LEAST (0 << 26)
1632/** Selects the moderately adaptive vertical filtering mode */
1633# define TV_VADAPT_MODE_MODERATE (1 << 26)
1634/** Selects the most adaptive vertical filtering mode */
1635# define TV_VADAPT_MODE_MOST (3 << 26)
1636/**
1637 * Sets the horizontal scaling factor.
1638 *
1639 * This should be the fractional part of the horizontal scaling factor divided
1640 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
1641 *
1642 * (src width - 1) / ((oversample * dest width) - 1)
1643 */
1644# define TV_HSCALE_FRAC_MASK 0x00003fff
1645# define TV_HSCALE_FRAC_SHIFT 0
1646
1647#define TV_FILTER_CTL_2 0x68084
1648/**
1649 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
1650 *
1651 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
1652 */
1653# define TV_VSCALE_INT_MASK 0x00038000
1654# define TV_VSCALE_INT_SHIFT 15
1655/**
1656 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
1657 *
1658 * \sa TV_VSCALE_INT_MASK
1659 */
1660# define TV_VSCALE_FRAC_MASK 0x00007fff
1661# define TV_VSCALE_FRAC_SHIFT 0
1662
1663#define TV_FILTER_CTL_3 0x68088
1664/**
1665 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
1666 *
1667 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
1668 *
1669 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
1670 */
1671# define TV_VSCALE_IP_INT_MASK 0x00038000
1672# define TV_VSCALE_IP_INT_SHIFT 15
1673/**
1674 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
1675 *
1676 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
1677 *
1678 * \sa TV_VSCALE_IP_INT_MASK
1679 */
1680# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
1681# define TV_VSCALE_IP_FRAC_SHIFT 0
1682
1683#define TV_CC_CONTROL 0x68090
1684# define TV_CC_ENABLE (1 << 31)
1685/**
1686 * Specifies which field to send the CC data in.
1687 *
1688 * CC data is usually sent in field 0.
1689 */
1690# define TV_CC_FID_MASK (1 << 27)
1691# define TV_CC_FID_SHIFT 27
1692/** Sets the horizontal position of the CC data. Usually 135. */
1693# define TV_CC_HOFF_MASK 0x03ff0000
1694# define TV_CC_HOFF_SHIFT 16
1695/** Sets the vertical position of the CC data. Usually 21 */
1696# define TV_CC_LINE_MASK 0x0000003f
1697# define TV_CC_LINE_SHIFT 0
1698
1699#define TV_CC_DATA 0x68094
1700# define TV_CC_RDY (1 << 31)
1701/** Second word of CC data to be transmitted. */
1702# define TV_CC_DATA_2_MASK 0x007f0000
1703# define TV_CC_DATA_2_SHIFT 16
1704/** First word of CC data to be transmitted. */
1705# define TV_CC_DATA_1_MASK 0x0000007f
1706# define TV_CC_DATA_1_SHIFT 0
1707
1708#define TV_H_LUMA_0 0x68100
1709#define TV_H_LUMA_59 0x681ec
1710#define TV_H_CHROMA_0 0x68200
1711#define TV_H_CHROMA_59 0x682ec
1712#define TV_V_LUMA_0 0x68300
1713#define TV_V_LUMA_42 0x683a8
1714#define TV_V_CHROMA_0 0x68400
1715#define TV_V_CHROMA_42 0x684a8
1716
Keith Packard040d87f2009-05-30 20:42:33 -07001717/* Display Port */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001718#define DP_A 0x64000 /* eDP */
Keith Packard040d87f2009-05-30 20:42:33 -07001719#define DP_B 0x64100
1720#define DP_C 0x64200
1721#define DP_D 0x64300
1722
1723#define DP_PORT_EN (1 << 31)
1724#define DP_PIPEB_SELECT (1 << 30)
1725
1726/* Link training mode - select a suitable mode for each stage */
1727#define DP_LINK_TRAIN_PAT_1 (0 << 28)
1728#define DP_LINK_TRAIN_PAT_2 (1 << 28)
1729#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
1730#define DP_LINK_TRAIN_OFF (3 << 28)
1731#define DP_LINK_TRAIN_MASK (3 << 28)
1732#define DP_LINK_TRAIN_SHIFT 28
1733
1734/* Signal voltages. These are mostly controlled by the other end */
1735#define DP_VOLTAGE_0_4 (0 << 25)
1736#define DP_VOLTAGE_0_6 (1 << 25)
1737#define DP_VOLTAGE_0_8 (2 << 25)
1738#define DP_VOLTAGE_1_2 (3 << 25)
1739#define DP_VOLTAGE_MASK (7 << 25)
1740#define DP_VOLTAGE_SHIFT 25
1741
1742/* Signal pre-emphasis levels, like voltages, the other end tells us what
1743 * they want
1744 */
1745#define DP_PRE_EMPHASIS_0 (0 << 22)
1746#define DP_PRE_EMPHASIS_3_5 (1 << 22)
1747#define DP_PRE_EMPHASIS_6 (2 << 22)
1748#define DP_PRE_EMPHASIS_9_5 (3 << 22)
1749#define DP_PRE_EMPHASIS_MASK (7 << 22)
1750#define DP_PRE_EMPHASIS_SHIFT 22
1751
1752/* How many wires to use. I guess 3 was too hard */
1753#define DP_PORT_WIDTH_1 (0 << 19)
1754#define DP_PORT_WIDTH_2 (1 << 19)
1755#define DP_PORT_WIDTH_4 (3 << 19)
1756#define DP_PORT_WIDTH_MASK (7 << 19)
1757
1758/* Mystic DPCD version 1.1 special mode */
1759#define DP_ENHANCED_FRAMING (1 << 18)
1760
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001761/* eDP */
1762#define DP_PLL_FREQ_270MHZ (0 << 16)
1763#define DP_PLL_FREQ_160MHZ (1 << 16)
1764#define DP_PLL_FREQ_MASK (3 << 16)
1765
Keith Packard040d87f2009-05-30 20:42:33 -07001766/** locked once port is enabled */
1767#define DP_PORT_REVERSAL (1 << 15)
1768
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001769/* eDP */
1770#define DP_PLL_ENABLE (1 << 14)
1771
Keith Packard040d87f2009-05-30 20:42:33 -07001772/** sends the clock on lane 15 of the PEG for debug */
1773#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
1774
1775#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001776#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07001777
1778/** limit RGB values to avoid confusing TVs */
1779#define DP_COLOR_RANGE_16_235 (1 << 8)
1780
1781/** Turn on the audio link */
1782#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
1783
1784/** vs and hs sync polarity */
1785#define DP_SYNC_VS_HIGH (1 << 4)
1786#define DP_SYNC_HS_HIGH (1 << 3)
1787
1788/** A fantasy */
1789#define DP_DETECTED (1 << 2)
1790
1791/** The aux channel provides a way to talk to the
1792 * signal sink for DDC etc. Max packet size supported
1793 * is 20 bytes in each direction, hence the 5 fixed
1794 * data registers
1795 */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001796#define DPA_AUX_CH_CTL 0x64010
1797#define DPA_AUX_CH_DATA1 0x64014
1798#define DPA_AUX_CH_DATA2 0x64018
1799#define DPA_AUX_CH_DATA3 0x6401c
1800#define DPA_AUX_CH_DATA4 0x64020
1801#define DPA_AUX_CH_DATA5 0x64024
1802
Keith Packard040d87f2009-05-30 20:42:33 -07001803#define DPB_AUX_CH_CTL 0x64110
1804#define DPB_AUX_CH_DATA1 0x64114
1805#define DPB_AUX_CH_DATA2 0x64118
1806#define DPB_AUX_CH_DATA3 0x6411c
1807#define DPB_AUX_CH_DATA4 0x64120
1808#define DPB_AUX_CH_DATA5 0x64124
1809
1810#define DPC_AUX_CH_CTL 0x64210
1811#define DPC_AUX_CH_DATA1 0x64214
1812#define DPC_AUX_CH_DATA2 0x64218
1813#define DPC_AUX_CH_DATA3 0x6421c
1814#define DPC_AUX_CH_DATA4 0x64220
1815#define DPC_AUX_CH_DATA5 0x64224
1816
1817#define DPD_AUX_CH_CTL 0x64310
1818#define DPD_AUX_CH_DATA1 0x64314
1819#define DPD_AUX_CH_DATA2 0x64318
1820#define DPD_AUX_CH_DATA3 0x6431c
1821#define DPD_AUX_CH_DATA4 0x64320
1822#define DPD_AUX_CH_DATA5 0x64324
1823
1824#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
1825#define DP_AUX_CH_CTL_DONE (1 << 30)
1826#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
1827#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
1828#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
1829#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
1830#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
1831#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
1832#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
1833#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
1834#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
1835#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
1836#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
1837#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
1838#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
1839#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
1840#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
1841#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
1842#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
1843#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
1844#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
1845
1846/*
1847 * Computing GMCH M and N values for the Display Port link
1848 *
1849 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
1850 *
1851 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
1852 *
1853 * The GMCH value is used internally
1854 *
1855 * bytes_per_pixel is the number of bytes coming out of the plane,
1856 * which is after the LUTs, so we want the bytes for our color format.
1857 * For our current usage, this is always 3, one byte for R, G and B.
1858 */
1859#define PIPEA_GMCH_DATA_M 0x70050
1860#define PIPEB_GMCH_DATA_M 0x71050
1861
1862/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
1863#define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25)
1864#define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25
1865
1866#define PIPE_GMCH_DATA_M_MASK (0xffffff)
1867
1868#define PIPEA_GMCH_DATA_N 0x70054
1869#define PIPEB_GMCH_DATA_N 0x71054
1870#define PIPE_GMCH_DATA_N_MASK (0xffffff)
1871
1872/*
1873 * Computing Link M and N values for the Display Port link
1874 *
1875 * Link M / N = pixel_clock / ls_clk
1876 *
1877 * (the DP spec calls pixel_clock the 'strm_clk')
1878 *
1879 * The Link value is transmitted in the Main Stream
1880 * Attributes and VB-ID.
1881 */
1882
1883#define PIPEA_DP_LINK_M 0x70060
1884#define PIPEB_DP_LINK_M 0x71060
1885#define PIPEA_DP_LINK_M_MASK (0xffffff)
1886
1887#define PIPEA_DP_LINK_N 0x70064
1888#define PIPEB_DP_LINK_N 0x71064
1889#define PIPEA_DP_LINK_N_MASK (0xffffff)
1890
Jesse Barnes585fb112008-07-29 11:54:06 -07001891/* Display & cursor control */
1892
Zhao Yakui898822c2010-01-04 16:29:30 +08001893/* dithering flag on Ironlake */
1894#define PIPE_ENABLE_DITHER (1 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07001895/* Pipe A */
1896#define PIPEADSL 0x70000
1897#define PIPEACONF 0x70008
1898#define PIPEACONF_ENABLE (1<<31)
1899#define PIPEACONF_DISABLE 0
1900#define PIPEACONF_DOUBLE_WIDE (1<<30)
1901#define I965_PIPECONF_ACTIVE (1<<30)
1902#define PIPEACONF_SINGLE_WIDE 0
1903#define PIPEACONF_PIPE_UNLOCKED 0
1904#define PIPEACONF_PIPE_LOCKED (1<<25)
1905#define PIPEACONF_PALETTE 0
1906#define PIPEACONF_GAMMA (1<<24)
1907#define PIPECONF_FORCE_BORDER (1<<25)
1908#define PIPECONF_PROGRESSIVE (0 << 21)
1909#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
1910#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21)
Jesse Barnes652c3932009-08-17 13:31:43 -07001911#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07001912#define PIPEASTAT 0x70024
1913#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
1914#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
1915#define PIPE_CRC_DONE_ENABLE (1UL<<28)
1916#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
1917#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
1918#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
1919#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
1920#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
1921#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
1922#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
1923#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
1924#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
1925#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
1926#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
1927#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
1928#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
1929#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
1930#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
1931#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
1932#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
1933#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
1934#define PIPE_DPST_EVENT_STATUS (1UL<<7)
1935#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
1936#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
1937#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
1938#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
1939#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
1940#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
1941#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
Zhenyu Wang58a27472009-09-25 08:01:28 +00001942#define PIPE_BPC_MASK (7 << 5) /* Ironlake */
1943#define PIPE_8BPC (0 << 5)
1944#define PIPE_10BPC (1 << 5)
1945#define PIPE_6BPC (2 << 5)
1946#define PIPE_12BPC (3 << 5)
Jesse Barnes585fb112008-07-29 11:54:06 -07001947
1948#define DSPARB 0x70030
1949#define DSPARB_CSTART_MASK (0x7f << 7)
1950#define DSPARB_CSTART_SHIFT 7
1951#define DSPARB_BSTART_MASK (0x7f)
1952#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08001953#define DSPARB_BEND_SHIFT 9 /* on 855 */
1954#define DSPARB_AEND_SHIFT 0
1955
1956#define DSPFW1 0x70034
Jesse Barnes0e442c62009-10-19 10:09:33 +09001957#define DSPFW_SR_SHIFT 23
1958#define DSPFW_CURSORB_SHIFT 16
1959#define DSPFW_PLANEB_SHIFT 8
Shaohua Li7662c8b2009-06-26 11:23:55 +08001960#define DSPFW2 0x70038
Jesse Barnes0e442c62009-10-19 10:09:33 +09001961#define DSPFW_CURSORA_MASK 0x00003f00
Zhao Yakui21bd7702010-01-13 14:10:50 +00001962#define DSPFW_CURSORA_SHIFT 8
Shaohua Li7662c8b2009-06-26 11:23:55 +08001963#define DSPFW3 0x7003c
Jesse Barnes0e442c62009-10-19 10:09:33 +09001964#define DSPFW_HPLL_SR_EN (1<<31)
1965#define DSPFW_CURSOR_SR_SHIFT 24
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001966#define PINEVIEW_SELF_REFRESH_EN (1<<30)
Shaohua Li7662c8b2009-06-26 11:23:55 +08001967
1968/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09001969#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08001970#define I915_FIFO_LINE_SIZE 64
1971#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09001972
1973#define G4X_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08001974#define I945_FIFO_SIZE 127 /* 945 & 965 */
1975#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07001976#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001977#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09001978
1979#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08001980#define I915_MAX_WM 0x3f
1981
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001982#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
1983#define PINEVIEW_FIFO_LINE_SIZE 64
1984#define PINEVIEW_MAX_WM 0x1ff
1985#define PINEVIEW_DFT_WM 0x3f
1986#define PINEVIEW_DFT_HPLLOFF_WM 0
1987#define PINEVIEW_GUARD_WM 10
1988#define PINEVIEW_CURSOR_FIFO 64
1989#define PINEVIEW_CURSOR_MAX_WM 0x3f
1990#define PINEVIEW_CURSOR_DFT_WM 0
1991#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08001992
Jesse Barnes585fb112008-07-29 11:54:06 -07001993/*
1994 * The two pipe frame counter registers are not synchronized, so
1995 * reading a stable value is somewhat tricky. The following code
1996 * should work:
1997 *
1998 * do {
1999 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2000 * PIPE_FRAME_HIGH_SHIFT;
2001 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
2002 * PIPE_FRAME_LOW_SHIFT);
2003 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2004 * PIPE_FRAME_HIGH_SHIFT);
2005 * } while (high1 != high2);
2006 * frame = (high1 << 8) | low1;
2007 */
2008#define PIPEAFRAMEHIGH 0x70040
2009#define PIPE_FRAME_HIGH_MASK 0x0000ffff
2010#define PIPE_FRAME_HIGH_SHIFT 0
2011#define PIPEAFRAMEPIXEL 0x70044
2012#define PIPE_FRAME_LOW_MASK 0xff000000
2013#define PIPE_FRAME_LOW_SHIFT 24
2014#define PIPE_PIXEL_MASK 0x00ffffff
2015#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08002016/* GM45+ just has to be different */
2017#define PIPEA_FRMCOUNT_GM45 0x70040
2018#define PIPEA_FLIPCOUNT_GM45 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07002019
2020/* Cursor A & B regs */
2021#define CURACNTR 0x70080
Jesse Barnes14b60392009-05-20 16:47:08 -04002022/* Old style CUR*CNTR flags (desktop 8xx) */
2023#define CURSOR_ENABLE 0x80000000
2024#define CURSOR_GAMMA_ENABLE 0x40000000
2025#define CURSOR_STRIDE_MASK 0x30000000
2026#define CURSOR_FORMAT_SHIFT 24
2027#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
2028#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
2029#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
2030#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
2031#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
2032#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
2033/* New style CUR*CNTR flags */
2034#define CURSOR_MODE 0x27
Jesse Barnes585fb112008-07-29 11:54:06 -07002035#define CURSOR_MODE_DISABLE 0x00
2036#define CURSOR_MODE_64_32B_AX 0x07
2037#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
Jesse Barnes14b60392009-05-20 16:47:08 -04002038#define MCURSOR_PIPE_SELECT (1 << 28)
2039#define MCURSOR_PIPE_A 0x00
2040#define MCURSOR_PIPE_B (1 << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07002041#define MCURSOR_GAMMA_ENABLE (1 << 26)
2042#define CURABASE 0x70084
2043#define CURAPOS 0x70088
2044#define CURSOR_POS_MASK 0x007FF
2045#define CURSOR_POS_SIGN 0x8000
2046#define CURSOR_X_SHIFT 0
2047#define CURSOR_Y_SHIFT 16
Jesse Barnes14b60392009-05-20 16:47:08 -04002048#define CURSIZE 0x700a0
Jesse Barnes585fb112008-07-29 11:54:06 -07002049#define CURBCNTR 0x700c0
2050#define CURBBASE 0x700c4
2051#define CURBPOS 0x700c8
2052
2053/* Display A control */
2054#define DSPACNTR 0x70180
2055#define DISPLAY_PLANE_ENABLE (1<<31)
2056#define DISPLAY_PLANE_DISABLE 0
2057#define DISPPLANE_GAMMA_ENABLE (1<<30)
2058#define DISPPLANE_GAMMA_DISABLE 0
2059#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
2060#define DISPPLANE_8BPP (0x2<<26)
2061#define DISPPLANE_15_16BPP (0x4<<26)
2062#define DISPPLANE_16BPP (0x5<<26)
2063#define DISPPLANE_32BPP_NO_ALPHA (0x6<<26)
2064#define DISPPLANE_32BPP (0x7<<26)
Kristian Høgsberga4f45cf2009-10-19 14:35:30 -04002065#define DISPPLANE_32BPP_30BIT_NO_ALPHA (0xa<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07002066#define DISPPLANE_STEREO_ENABLE (1<<25)
2067#define DISPPLANE_STEREO_DISABLE 0
2068#define DISPPLANE_SEL_PIPE_MASK (1<<24)
2069#define DISPPLANE_SEL_PIPE_A 0
2070#define DISPPLANE_SEL_PIPE_B (1<<24)
2071#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
2072#define DISPPLANE_SRC_KEY_DISABLE 0
2073#define DISPPLANE_LINE_DOUBLE (1<<20)
2074#define DISPPLANE_NO_LINE_DOUBLE 0
2075#define DISPPLANE_STEREO_POLARITY_FIRST 0
2076#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002077#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
Jesse Barnesf5448472009-04-14 14:17:47 -07002078#define DISPPLANE_TILED (1<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07002079#define DSPAADDR 0x70184
2080#define DSPASTRIDE 0x70188
2081#define DSPAPOS 0x7018C /* reserved */
2082#define DSPASIZE 0x70190
2083#define DSPASURF 0x7019C /* 965+ only */
2084#define DSPATILEOFF 0x701A4 /* 965+ only */
2085
2086/* VBIOS flags */
2087#define SWF00 0x71410
2088#define SWF01 0x71414
2089#define SWF02 0x71418
2090#define SWF03 0x7141c
2091#define SWF04 0x71420
2092#define SWF05 0x71424
2093#define SWF06 0x71428
2094#define SWF10 0x70410
2095#define SWF11 0x70414
2096#define SWF14 0x71420
2097#define SWF30 0x72414
2098#define SWF31 0x72418
2099#define SWF32 0x7241c
2100
2101/* Pipe B */
2102#define PIPEBDSL 0x71000
2103#define PIPEBCONF 0x71008
2104#define PIPEBSTAT 0x71024
2105#define PIPEBFRAMEHIGH 0x71040
2106#define PIPEBFRAMEPIXEL 0x71044
Jesse Barnes9880b7a2009-02-06 10:22:41 -08002107#define PIPEB_FRMCOUNT_GM45 0x71040
2108#define PIPEB_FLIPCOUNT_GM45 0x71044
2109
Jesse Barnes585fb112008-07-29 11:54:06 -07002110
2111/* Display B control */
2112#define DSPBCNTR 0x71180
2113#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
2114#define DISPPLANE_ALPHA_TRANS_DISABLE 0
2115#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
2116#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
2117#define DSPBADDR 0x71184
2118#define DSPBSTRIDE 0x71188
2119#define DSPBPOS 0x7118C
2120#define DSPBSIZE 0x71190
2121#define DSPBSURF 0x7119C
2122#define DSPBTILEOFF 0x711A4
2123
2124/* VBIOS regs */
2125#define VGACNTRL 0x71400
2126# define VGA_DISP_DISABLE (1 << 31)
2127# define VGA_2X_MODE (1 << 30)
2128# define VGA_PIPE_B_SELECT (1 << 29)
2129
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002130/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08002131
2132#define CPU_VGACNTRL 0x41000
2133
2134#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
2135#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
2136#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
2137#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
2138#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
2139#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
2140#define DIGITAL_PORTA_NO_DETECT (0 << 0)
2141#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
2142#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
2143
2144/* refresh rate hardware control */
2145#define RR_HW_CTL 0x45300
2146#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
2147#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
2148
2149#define FDI_PLL_BIOS_0 0x46000
2150#define FDI_PLL_BIOS_1 0x46004
2151#define FDI_PLL_BIOS_2 0x46008
2152#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
2153#define DISPLAY_PORT_PLL_BIOS_1 0x46010
2154#define DISPLAY_PORT_PLL_BIOS_2 0x46014
2155
2156#define FDI_PLL_FREQ_CTL 0x46030
2157#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
2158#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
2159#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
2160
2161
2162#define PIPEA_DATA_M1 0x60030
2163#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
2164#define TU_SIZE_MASK 0x7e000000
2165#define PIPEA_DATA_M1_OFFSET 0
2166#define PIPEA_DATA_N1 0x60034
2167#define PIPEA_DATA_N1_OFFSET 0
2168
2169#define PIPEA_DATA_M2 0x60038
2170#define PIPEA_DATA_M2_OFFSET 0
2171#define PIPEA_DATA_N2 0x6003c
2172#define PIPEA_DATA_N2_OFFSET 0
2173
2174#define PIPEA_LINK_M1 0x60040
2175#define PIPEA_LINK_M1_OFFSET 0
2176#define PIPEA_LINK_N1 0x60044
2177#define PIPEA_LINK_N1_OFFSET 0
2178
2179#define PIPEA_LINK_M2 0x60048
2180#define PIPEA_LINK_M2_OFFSET 0
2181#define PIPEA_LINK_N2 0x6004c
2182#define PIPEA_LINK_N2_OFFSET 0
2183
2184/* PIPEB timing regs are same start from 0x61000 */
2185
2186#define PIPEB_DATA_M1 0x61030
2187#define PIPEB_DATA_M1_OFFSET 0
2188#define PIPEB_DATA_N1 0x61034
2189#define PIPEB_DATA_N1_OFFSET 0
2190
2191#define PIPEB_DATA_M2 0x61038
2192#define PIPEB_DATA_M2_OFFSET 0
2193#define PIPEB_DATA_N2 0x6103c
2194#define PIPEB_DATA_N2_OFFSET 0
2195
2196#define PIPEB_LINK_M1 0x61040
2197#define PIPEB_LINK_M1_OFFSET 0
2198#define PIPEB_LINK_N1 0x61044
2199#define PIPEB_LINK_N1_OFFSET 0
2200
2201#define PIPEB_LINK_M2 0x61048
2202#define PIPEB_LINK_M2_OFFSET 0
2203#define PIPEB_LINK_N2 0x6104c
2204#define PIPEB_LINK_N2_OFFSET 0
2205
2206/* CPU panel fitter */
2207#define PFA_CTL_1 0x68080
2208#define PFB_CTL_1 0x68880
2209#define PF_ENABLE (1<<31)
Zhenyu Wangb1f60b72009-10-19 15:43:49 +08002210#define PF_FILTER_MASK (3<<23)
2211#define PF_FILTER_PROGRAMMED (0<<23)
2212#define PF_FILTER_MED_3x3 (1<<23)
2213#define PF_FILTER_EDGE_ENHANCE (2<<23)
2214#define PF_FILTER_EDGE_SOFTEN (3<<23)
Zhenyu Wang249c0e62009-07-24 01:00:29 +08002215#define PFA_WIN_SZ 0x68074
2216#define PFB_WIN_SZ 0x68874
Zhenyu Wang8dd81a32009-09-19 14:54:09 +08002217#define PFA_WIN_POS 0x68070
2218#define PFB_WIN_POS 0x68870
Zhenyu Wangb9055052009-06-05 15:38:38 +08002219
2220/* legacy palette */
2221#define LGC_PALETTE_A 0x4a000
2222#define LGC_PALETTE_B 0x4a800
2223
2224/* interrupts */
2225#define DE_MASTER_IRQ_CONTROL (1 << 31)
2226#define DE_SPRITEB_FLIP_DONE (1 << 29)
2227#define DE_SPRITEA_FLIP_DONE (1 << 28)
2228#define DE_PLANEB_FLIP_DONE (1 << 27)
2229#define DE_PLANEA_FLIP_DONE (1 << 26)
2230#define DE_PCU_EVENT (1 << 25)
2231#define DE_GTT_FAULT (1 << 24)
2232#define DE_POISON (1 << 23)
2233#define DE_PERFORM_COUNTER (1 << 22)
2234#define DE_PCH_EVENT (1 << 21)
2235#define DE_AUX_CHANNEL_A (1 << 20)
2236#define DE_DP_A_HOTPLUG (1 << 19)
2237#define DE_GSE (1 << 18)
2238#define DE_PIPEB_VBLANK (1 << 15)
2239#define DE_PIPEB_EVEN_FIELD (1 << 14)
2240#define DE_PIPEB_ODD_FIELD (1 << 13)
2241#define DE_PIPEB_LINE_COMPARE (1 << 12)
2242#define DE_PIPEB_VSYNC (1 << 11)
2243#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
2244#define DE_PIPEA_VBLANK (1 << 7)
2245#define DE_PIPEA_EVEN_FIELD (1 << 6)
2246#define DE_PIPEA_ODD_FIELD (1 << 5)
2247#define DE_PIPEA_LINE_COMPARE (1 << 4)
2248#define DE_PIPEA_VSYNC (1 << 3)
2249#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
2250
2251#define DEISR 0x44000
2252#define DEIMR 0x44004
2253#define DEIIR 0x44008
2254#define DEIER 0x4400c
2255
2256/* GT interrupt */
2257#define GT_SYNC_STATUS (1 << 2)
2258#define GT_USER_INTERRUPT (1 << 0)
2259
2260#define GTISR 0x44010
2261#define GTIMR 0x44014
2262#define GTIIR 0x44018
2263#define GTIER 0x4401c
2264
Zhenyu Wang553bd142009-09-02 10:57:52 +08002265#define DISP_ARB_CTL 0x45000
2266#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
2267
Zhenyu Wangb9055052009-06-05 15:38:38 +08002268/* PCH */
2269
2270/* south display engine interrupt */
2271#define SDE_CRT_HOTPLUG (1 << 11)
2272#define SDE_PORTD_HOTPLUG (1 << 10)
2273#define SDE_PORTC_HOTPLUG (1 << 9)
2274#define SDE_PORTB_HOTPLUG (1 << 8)
2275#define SDE_SDVOB_HOTPLUG (1 << 6)
Zhenyu Wangc6501562009-11-03 18:57:21 +00002276#define SDE_HOTPLUG_MASK (0xf << 8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08002277
2278#define SDEISR 0xc4000
2279#define SDEIMR 0xc4004
2280#define SDEIIR 0xc4008
2281#define SDEIER 0xc400c
2282
2283/* digital port hotplug */
2284#define PCH_PORT_HOTPLUG 0xc4030
2285#define PORTD_HOTPLUG_ENABLE (1 << 20)
2286#define PORTD_PULSE_DURATION_2ms (0)
2287#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
2288#define PORTD_PULSE_DURATION_6ms (2 << 18)
2289#define PORTD_PULSE_DURATION_100ms (3 << 18)
2290#define PORTD_HOTPLUG_NO_DETECT (0)
2291#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
2292#define PORTD_HOTPLUG_LONG_DETECT (1 << 17)
2293#define PORTC_HOTPLUG_ENABLE (1 << 12)
2294#define PORTC_PULSE_DURATION_2ms (0)
2295#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
2296#define PORTC_PULSE_DURATION_6ms (2 << 10)
2297#define PORTC_PULSE_DURATION_100ms (3 << 10)
2298#define PORTC_HOTPLUG_NO_DETECT (0)
2299#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
2300#define PORTC_HOTPLUG_LONG_DETECT (1 << 9)
2301#define PORTB_HOTPLUG_ENABLE (1 << 4)
2302#define PORTB_PULSE_DURATION_2ms (0)
2303#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
2304#define PORTB_PULSE_DURATION_6ms (2 << 2)
2305#define PORTB_PULSE_DURATION_100ms (3 << 2)
2306#define PORTB_HOTPLUG_NO_DETECT (0)
2307#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
2308#define PORTB_HOTPLUG_LONG_DETECT (1 << 1)
2309
2310#define PCH_GPIOA 0xc5010
2311#define PCH_GPIOB 0xc5014
2312#define PCH_GPIOC 0xc5018
2313#define PCH_GPIOD 0xc501c
2314#define PCH_GPIOE 0xc5020
2315#define PCH_GPIOF 0xc5024
2316
Eric Anholtf0217c42009-12-01 11:56:30 -08002317#define PCH_GMBUS0 0xc5100
2318#define PCH_GMBUS1 0xc5104
2319#define PCH_GMBUS2 0xc5108
2320#define PCH_GMBUS3 0xc510c
2321#define PCH_GMBUS4 0xc5110
2322#define PCH_GMBUS5 0xc5120
2323
Zhenyu Wangb9055052009-06-05 15:38:38 +08002324#define PCH_DPLL_A 0xc6014
2325#define PCH_DPLL_B 0xc6018
2326
2327#define PCH_FPA0 0xc6040
2328#define PCH_FPA1 0xc6044
2329#define PCH_FPB0 0xc6048
2330#define PCH_FPB1 0xc604c
2331
2332#define PCH_DPLL_TEST 0xc606c
2333
2334#define PCH_DREF_CONTROL 0xC6200
2335#define DREF_CONTROL_MASK 0x7fc3
2336#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
2337#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
2338#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
2339#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
2340#define DREF_SSC_SOURCE_DISABLE (0<<11)
2341#define DREF_SSC_SOURCE_ENABLE (2<<11)
Zhenyu Wangc038e512009-10-19 15:43:48 +08002342#define DREF_SSC_SOURCE_MASK (3<<11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08002343#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
2344#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
2345#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
Zhenyu Wangc038e512009-10-19 15:43:48 +08002346#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08002347#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
2348#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
2349#define DREF_SSC4_DOWNSPREAD (0<<6)
2350#define DREF_SSC4_CENTERSPREAD (1<<6)
2351#define DREF_SSC1_DISABLE (0<<1)
2352#define DREF_SSC1_ENABLE (1<<1)
2353#define DREF_SSC4_DISABLE (0)
2354#define DREF_SSC4_ENABLE (1)
2355
2356#define PCH_RAWCLK_FREQ 0xc6204
2357#define FDL_TP1_TIMER_SHIFT 12
2358#define FDL_TP1_TIMER_MASK (3<<12)
2359#define FDL_TP2_TIMER_SHIFT 10
2360#define FDL_TP2_TIMER_MASK (3<<10)
2361#define RAWCLK_FREQ_MASK 0x3ff
2362
2363#define PCH_DPLL_TMR_CFG 0xc6208
2364
2365#define PCH_SSC4_PARMS 0xc6210
2366#define PCH_SSC4_AUX_PARMS 0xc6214
2367
2368/* transcoder */
2369
2370#define TRANS_HTOTAL_A 0xe0000
2371#define TRANS_HTOTAL_SHIFT 16
2372#define TRANS_HACTIVE_SHIFT 0
2373#define TRANS_HBLANK_A 0xe0004
2374#define TRANS_HBLANK_END_SHIFT 16
2375#define TRANS_HBLANK_START_SHIFT 0
2376#define TRANS_HSYNC_A 0xe0008
2377#define TRANS_HSYNC_END_SHIFT 16
2378#define TRANS_HSYNC_START_SHIFT 0
2379#define TRANS_VTOTAL_A 0xe000c
2380#define TRANS_VTOTAL_SHIFT 16
2381#define TRANS_VACTIVE_SHIFT 0
2382#define TRANS_VBLANK_A 0xe0010
2383#define TRANS_VBLANK_END_SHIFT 16
2384#define TRANS_VBLANK_START_SHIFT 0
2385#define TRANS_VSYNC_A 0xe0014
2386#define TRANS_VSYNC_END_SHIFT 16
2387#define TRANS_VSYNC_START_SHIFT 0
2388
2389#define TRANSA_DATA_M1 0xe0030
2390#define TRANSA_DATA_N1 0xe0034
2391#define TRANSA_DATA_M2 0xe0038
2392#define TRANSA_DATA_N2 0xe003c
2393#define TRANSA_DP_LINK_M1 0xe0040
2394#define TRANSA_DP_LINK_N1 0xe0044
2395#define TRANSA_DP_LINK_M2 0xe0048
2396#define TRANSA_DP_LINK_N2 0xe004c
2397
2398#define TRANS_HTOTAL_B 0xe1000
2399#define TRANS_HBLANK_B 0xe1004
2400#define TRANS_HSYNC_B 0xe1008
2401#define TRANS_VTOTAL_B 0xe100c
2402#define TRANS_VBLANK_B 0xe1010
2403#define TRANS_VSYNC_B 0xe1014
2404
2405#define TRANSB_DATA_M1 0xe1030
2406#define TRANSB_DATA_N1 0xe1034
2407#define TRANSB_DATA_M2 0xe1038
2408#define TRANSB_DATA_N2 0xe103c
2409#define TRANSB_DP_LINK_M1 0xe1040
2410#define TRANSB_DP_LINK_N1 0xe1044
2411#define TRANSB_DP_LINK_M2 0xe1048
2412#define TRANSB_DP_LINK_N2 0xe104c
2413
2414#define TRANSACONF 0xf0008
2415#define TRANSBCONF 0xf1008
2416#define TRANS_DISABLE (0<<31)
2417#define TRANS_ENABLE (1<<31)
2418#define TRANS_STATE_MASK (1<<30)
2419#define TRANS_STATE_DISABLE (0<<30)
2420#define TRANS_STATE_ENABLE (1<<30)
2421#define TRANS_FSYNC_DELAY_HB1 (0<<27)
2422#define TRANS_FSYNC_DELAY_HB2 (1<<27)
2423#define TRANS_FSYNC_DELAY_HB3 (2<<27)
2424#define TRANS_FSYNC_DELAY_HB4 (3<<27)
2425#define TRANS_DP_AUDIO_ONLY (1<<26)
2426#define TRANS_DP_VIDEO_AUDIO (0<<26)
2427#define TRANS_PROGRESSIVE (0<<21)
2428#define TRANS_8BPC (0<<5)
2429#define TRANS_10BPC (1<<5)
2430#define TRANS_6BPC (2<<5)
2431#define TRANS_12BPC (3<<5)
2432
2433#define FDI_RXA_CHICKEN 0xc200c
2434#define FDI_RXB_CHICKEN 0xc2010
2435#define FDI_RX_PHASE_SYNC_POINTER_ENABLE (1)
2436
2437/* CPU: FDI_TX */
2438#define FDI_TXA_CTL 0x60100
2439#define FDI_TXB_CTL 0x61100
2440#define FDI_TX_DISABLE (0<<31)
2441#define FDI_TX_ENABLE (1<<31)
2442#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
2443#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
2444#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
2445#define FDI_LINK_TRAIN_NONE (3<<28)
2446#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
2447#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
2448#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
2449#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
2450#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
2451#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
2452#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
2453#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
2454#define FDI_DP_PORT_WIDTH_X1 (0<<19)
2455#define FDI_DP_PORT_WIDTH_X2 (1<<19)
2456#define FDI_DP_PORT_WIDTH_X3 (2<<19)
2457#define FDI_DP_PORT_WIDTH_X4 (3<<19)
2458#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002459/* Ironlake: hardwired to 1 */
Zhenyu Wangb9055052009-06-05 15:38:38 +08002460#define FDI_TX_PLL_ENABLE (1<<14)
2461/* both Tx and Rx */
2462#define FDI_SCRAMBLING_ENABLE (0<<7)
2463#define FDI_SCRAMBLING_DISABLE (1<<7)
2464
2465/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
2466#define FDI_RXA_CTL 0xf000c
2467#define FDI_RXB_CTL 0xf100c
2468#define FDI_RX_ENABLE (1<<31)
2469#define FDI_RX_DISABLE (0<<31)
2470/* train, dp width same as FDI_TX */
2471#define FDI_DP_PORT_WIDTH_X8 (7<<19)
2472#define FDI_8BPC (0<<16)
2473#define FDI_10BPC (1<<16)
2474#define FDI_6BPC (2<<16)
2475#define FDI_12BPC (3<<16)
2476#define FDI_LINK_REVERSE_OVERWRITE (1<<15)
2477#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
2478#define FDI_RX_PLL_ENABLE (1<<13)
2479#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
2480#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
2481#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
2482#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
2483#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
2484#define FDI_SEL_RAWCLK (0<<4)
2485#define FDI_SEL_PCDCLK (1<<4)
2486
2487#define FDI_RXA_MISC 0xf0010
2488#define FDI_RXB_MISC 0xf1010
2489#define FDI_RXA_TUSIZE1 0xf0030
2490#define FDI_RXA_TUSIZE2 0xf0038
2491#define FDI_RXB_TUSIZE1 0xf1030
2492#define FDI_RXB_TUSIZE2 0xf1038
2493
2494/* FDI_RX interrupt register format */
2495#define FDI_RX_INTER_LANE_ALIGN (1<<10)
2496#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
2497#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
2498#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
2499#define FDI_RX_FS_CODE_ERR (1<<6)
2500#define FDI_RX_FE_CODE_ERR (1<<5)
2501#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
2502#define FDI_RX_HDCP_LINK_FAIL (1<<3)
2503#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
2504#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
2505#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
2506
2507#define FDI_RXA_IIR 0xf0014
2508#define FDI_RXA_IMR 0xf0018
2509#define FDI_RXB_IIR 0xf1014
2510#define FDI_RXB_IMR 0xf1018
2511
2512#define FDI_PLL_CTL_1 0xfe000
2513#define FDI_PLL_CTL_2 0xfe004
2514
2515/* CRT */
2516#define PCH_ADPA 0xe1100
2517#define ADPA_TRANS_SELECT_MASK (1<<30)
2518#define ADPA_TRANS_A_SELECT 0
2519#define ADPA_TRANS_B_SELECT (1<<30)
2520#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2521#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2522#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2523#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2524#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2525#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2526#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2527#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2528#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2529#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2530#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2531#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2532#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2533#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2534#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2535#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2536#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2537#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2538#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
2539
2540/* or SDVOB */
2541#define HDMIB 0xe1140
2542#define PORT_ENABLE (1 << 31)
2543#define TRANSCODER_A (0)
2544#define TRANSCODER_B (1 << 30)
2545#define COLOR_FORMAT_8bpc (0)
2546#define COLOR_FORMAT_12bpc (3 << 26)
2547#define SDVOB_HOTPLUG_ENABLE (1 << 23)
2548#define SDVO_ENCODING (0)
2549#define TMDS_ENCODING (2 << 10)
2550#define NULL_PACKET_VSYNC_ENABLE (1 << 9)
2551#define SDVOB_BORDER_ENABLE (1 << 7)
2552#define AUDIO_ENABLE (1 << 6)
2553#define VSYNC_ACTIVE_HIGH (1 << 4)
2554#define HSYNC_ACTIVE_HIGH (1 << 3)
2555#define PORT_DETECTED (1 << 2)
2556
2557#define HDMIC 0xe1150
2558#define HDMID 0xe1160
2559
2560#define PCH_LVDS 0xe1180
2561#define LVDS_DETECTED (1 << 1)
2562
2563#define BLC_PWM_CPU_CTL2 0x48250
2564#define PWM_ENABLE (1 << 31)
2565#define PWM_PIPE_A (0 << 29)
2566#define PWM_PIPE_B (1 << 29)
2567#define BLC_PWM_CPU_CTL 0x48254
2568
2569#define BLC_PWM_PCH_CTL1 0xc8250
2570#define PWM_PCH_ENABLE (1 << 31)
2571#define PWM_POLARITY_ACTIVE_LOW (1 << 29)
2572#define PWM_POLARITY_ACTIVE_HIGH (0 << 29)
2573#define PWM_POLARITY_ACTIVE_LOW2 (1 << 28)
2574#define PWM_POLARITY_ACTIVE_HIGH2 (0 << 28)
2575
2576#define BLC_PWM_PCH_CTL2 0xc8254
2577
2578#define PCH_PP_STATUS 0xc7200
2579#define PCH_PP_CONTROL 0xc7204
2580#define EDP_FORCE_VDD (1 << 3)
2581#define EDP_BLC_ENABLE (1 << 2)
2582#define PANEL_POWER_RESET (1 << 1)
2583#define PANEL_POWER_OFF (0 << 0)
2584#define PANEL_POWER_ON (1 << 0)
2585#define PCH_PP_ON_DELAYS 0xc7208
2586#define EDP_PANEL (1 << 30)
2587#define PCH_PP_OFF_DELAYS 0xc720c
2588#define PCH_PP_DIVISOR 0xc7210
2589
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002590#define PCH_DP_B 0xe4100
2591#define PCH_DPB_AUX_CH_CTL 0xe4110
2592#define PCH_DPB_AUX_CH_DATA1 0xe4114
2593#define PCH_DPB_AUX_CH_DATA2 0xe4118
2594#define PCH_DPB_AUX_CH_DATA3 0xe411c
2595#define PCH_DPB_AUX_CH_DATA4 0xe4120
2596#define PCH_DPB_AUX_CH_DATA5 0xe4124
2597
2598#define PCH_DP_C 0xe4200
2599#define PCH_DPC_AUX_CH_CTL 0xe4210
2600#define PCH_DPC_AUX_CH_DATA1 0xe4214
2601#define PCH_DPC_AUX_CH_DATA2 0xe4218
2602#define PCH_DPC_AUX_CH_DATA3 0xe421c
2603#define PCH_DPC_AUX_CH_DATA4 0xe4220
2604#define PCH_DPC_AUX_CH_DATA5 0xe4224
2605
2606#define PCH_DP_D 0xe4300
2607#define PCH_DPD_AUX_CH_CTL 0xe4310
2608#define PCH_DPD_AUX_CH_DATA1 0xe4314
2609#define PCH_DPD_AUX_CH_DATA2 0xe4318
2610#define PCH_DPD_AUX_CH_DATA3 0xe431c
2611#define PCH_DPD_AUX_CH_DATA4 0xe4320
2612#define PCH_DPD_AUX_CH_DATA5 0xe4324
2613
Jesse Barnes585fb112008-07-29 11:54:06 -07002614#endif /* _I915_REG_H_ */