blob: f5c63fe9db5c5b6666001ae03a1a4c561c644986 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file contains work-arounds for many known PCI hardware
3 * bugs. Devices present only on certain architectures (host
4 * bridges et cetera) should be handled in arch-specific code.
5 *
6 * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
7 *
8 * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
9 *
David Brownell75862692005-09-23 17:14:37 -070010 * Init/reset quirks for USB host controllers should be in the
11 * USB quirks file, where their drivers can access reuse it.
12 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070013 * The bridge optimization stuff has been removed. If you really
14 * have a silly BIOS which is unable to set your host bridge right,
15 * use the PowerTweak utility (see http://powertweak.sourceforge.net).
16 */
17
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/types.h>
19#include <linux/kernel.h>
20#include <linux/pci.h>
21#include <linux/init.h>
22#include <linux/delay.h>
Len Brown25be5e62005-05-27 04:21:50 -040023#include <linux/acpi.h>
bjorn.helgaas@hp.com9f23ed32007-12-17 14:09:38 -070024#include <linux/kallsyms.h>
Andreas Petlund75e07fc2008-11-20 20:42:25 -080025#include <linux/dmi.h>
Alexander Duyck649426e2009-03-05 13:57:28 -050026#include <linux/pci-aspm.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090027#include <linux/ioport.h>
Rafael J. Wysocki93177a72010-01-02 22:57:24 +010028#include <asm/dma.h> /* isa_dma_bridge_buggy */
Greg KHbc56b9e2005-04-08 14:53:31 +090029#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070030
Yuji Shimada32a9a6822009-03-16 17:13:39 +090031/*
Yuji Shimada0cdbe302009-04-06 10:24:21 +090032 * This quirk function disables memory decoding and releases memory resources
33 * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
Yuji Shimada32a9a6822009-03-16 17:13:39 +090034 * It also rounds up size to specified alignment.
35 * Later on, the kernel will assign page-aligned memory resource back
Yuji Shimada0cdbe302009-04-06 10:24:21 +090036 * to the device.
Yuji Shimada32a9a6822009-03-16 17:13:39 +090037 */
38static void __devinit quirk_resource_alignment(struct pci_dev *dev)
39{
40 int i;
41 struct resource *r;
42 resource_size_t align, size;
Yuji Shimada0cdbe302009-04-06 10:24:21 +090043 u16 command;
Yuji Shimada32a9a6822009-03-16 17:13:39 +090044
45 if (!pci_is_reassigndev(dev))
46 return;
47
48 if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
49 (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
50 dev_warn(&dev->dev,
51 "Can't reassign resources to host bridge.\n");
52 return;
53 }
54
Yuji Shimada0cdbe302009-04-06 10:24:21 +090055 dev_info(&dev->dev,
56 "Disabling memory decoding and releasing memory resources.\n");
57 pci_read_config_word(dev, PCI_COMMAND, &command);
58 command &= ~PCI_COMMAND_MEMORY;
59 pci_write_config_word(dev, PCI_COMMAND, command);
Yuji Shimada32a9a6822009-03-16 17:13:39 +090060
61 align = pci_specified_resource_alignment(dev);
62 for (i=0; i < PCI_BRIDGE_RESOURCES; i++) {
63 r = &dev->resource[i];
64 if (!(r->flags & IORESOURCE_MEM))
65 continue;
66 size = resource_size(r);
67 if (size < align) {
68 size = align;
69 dev_info(&dev->dev,
70 "Rounding up size of resource #%d to %#llx.\n",
71 i, (unsigned long long)size);
72 }
73 r->end = size - 1;
74 r->start = 0;
75 }
76 /* Need to disable bridge's resource window,
77 * to enable the kernel to reassign new resource
78 * window later on.
79 */
80 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
81 (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
82 for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
83 r = &dev->resource[i];
84 if (!(r->flags & IORESOURCE_MEM))
85 continue;
86 r->end = resource_size(r) - 1;
87 r->start = 0;
88 }
89 pci_disable_bridge_window(dev);
90 }
91}
92DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, quirk_resource_alignment);
93
Jacob Pan253d2e52010-07-16 10:19:22 -070094/*
95 * Decoding should be disabled for a PCI device during BAR sizing to avoid
96 * conflict. But doing so may cause problems on host bridge and perhaps other
97 * key system devices. For devices that need to have mmio decoding always-on,
98 * we need to set the dev->mmio_always_on bit.
99 */
100static void __devinit quirk_mmio_always_on(struct pci_dev *dev)
101{
102 if ((dev->class >> 8) == PCI_CLASS_BRIDGE_HOST)
103 dev->mmio_always_on = 1;
104}
105DECLARE_PCI_FIXUP_EARLY(PCI_ANY_ID, PCI_ANY_ID, quirk_mmio_always_on);
106
Doug Thompsonbd8481e2006-05-08 17:06:09 -0700107/* The Mellanox Tavor device gives false positive parity errors
108 * Mark this device with a broken_parity_status, to allow
109 * PCI scanning code to "skip" this now blacklisted device.
110 */
111static void __devinit quirk_mellanox_tavor(struct pci_dev *dev)
112{
113 dev->broken_parity_status = 1; /* This device gives false positives */
114}
115DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR,quirk_mellanox_tavor);
116DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE,quirk_mellanox_tavor);
117
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118/* Deal with broken BIOS'es that neglect to enable passive release,
119 which can cause problems in combination with the 82441FX/PPro MTRRs */
Alan Cox1597cac2006-12-04 15:14:45 -0800120static void quirk_passive_release(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121{
122 struct pci_dev *d = NULL;
123 unsigned char dlc;
124
125 /* We have to make sure a particular bit is set in the PIIX3
126 ISA bridge, so we have to go out and find it. */
127 while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
128 pci_read_config_byte(d, 0x82, &dlc);
129 if (!(dlc & 1<<1)) {
Adam Jackson999da9f2008-12-01 14:30:29 -0800130 dev_info(&d->dev, "PIIX3: Enabling Passive Release\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131 dlc |= 1<<1;
132 pci_write_config_byte(d, 0x82, dlc);
133 }
134 }
135}
Andrew Morton652c5382007-11-21 15:07:13 -0800136DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
137DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138
139/* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
140 but VIA don't answer queries. If you happen to have good contacts at VIA
141 ask them for me please -- Alan
142
143 This appears to be BIOS not version dependent. So presumably there is a
144 chipset level fix */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145
146static void __devinit quirk_isa_dma_hangs(struct pci_dev *dev)
147{
148 if (!isa_dma_bridge_buggy) {
149 isa_dma_bridge_buggy=1;
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700150 dev_info(&dev->dev, "Activating ISA DMA hang workarounds\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151 }
152}
153 /*
154 * Its not totally clear which chipsets are the problematic ones
155 * We know 82C586 and 82C596 variants are affected.
156 */
Andrew Morton652c5382007-11-21 15:07:13 -0800157DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs);
158DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs);
159DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs);
160DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs);
161DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs);
162DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs);
163DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165/*
Len Brown4731fdc2010-09-24 21:02:27 -0400166 * Intel NM10 "TigerPoint" LPC PM1a_STS.BM_STS must be clear
167 * for some HT machines to use C4 w/o hanging.
168 */
169static void __devinit quirk_tigerpoint_bm_sts(struct pci_dev *dev)
170{
171 u32 pmbase;
172 u16 pm1a;
173
174 pci_read_config_dword(dev, 0x40, &pmbase);
175 pmbase = pmbase & 0xff80;
176 pm1a = inw(pmbase);
177
178 if (pm1a & 0x10) {
179 dev_info(&dev->dev, FW_BUG "TigerPoint LPC.BM_STS cleared\n");
180 outw(0x10, pmbase);
181 }
182}
183DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_TGP_LPC, quirk_tigerpoint_bm_sts);
184
185/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186 * Chipsets where PCI->PCI transfers vanish or hang
187 */
188static void __devinit quirk_nopcipci(struct pci_dev *dev)
189{
190 if ((pci_pci_problems & PCIPCI_FAIL)==0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700191 dev_info(&dev->dev, "Disabling direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192 pci_pci_problems |= PCIPCI_FAIL;
193 }
194}
Andrew Morton652c5382007-11-21 15:07:13 -0800195DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci);
196DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci);
Alan Cox236561e2006-09-30 23:27:03 -0700197
198static void __devinit quirk_nopciamd(struct pci_dev *dev)
199{
200 u8 rev;
201 pci_read_config_byte(dev, 0x08, &rev);
202 if (rev == 0x13) {
203 /* Erratum 24 */
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700204 dev_info(&dev->dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
Alan Cox236561e2006-09-30 23:27:03 -0700205 pci_pci_problems |= PCIAGP_FAIL;
206 }
207}
Andrew Morton652c5382007-11-21 15:07:13 -0800208DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209
210/*
211 * Triton requires workarounds to be used by the drivers
212 */
213static void __devinit quirk_triton(struct pci_dev *dev)
214{
215 if ((pci_pci_problems&PCIPCI_TRITON)==0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700216 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217 pci_pci_problems |= PCIPCI_TRITON;
218 }
219}
Andrew Morton652c5382007-11-21 15:07:13 -0800220DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton);
221DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton);
222DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton);
223DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224
225/*
226 * VIA Apollo KT133 needs PCI latency patch
227 * Made according to a windows driver based patch by George E. Breese
228 * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
Justin P. Mattock631dd1a2010-10-18 11:03:14 +0200229 * and http://www.georgebreese.com/net/software/#PCI
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230 * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
231 * the info on which Mr Breese based his work.
232 *
233 * Updated based on further information from the site and also on
234 * information provided by VIA
235 */
Alan Cox1597cac2006-12-04 15:14:45 -0800236static void quirk_vialatency(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237{
238 struct pci_dev *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239 u8 busarb;
240 /* Ok we have a potential problem chipset here. Now see if we have
241 a buggy southbridge */
242
243 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
244 if (p!=NULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245 /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
246 /* Check for buggy part revisions */
Auke Kok2b1afa82007-10-29 14:55:02 -0700247 if (p->revision < 0x40 || p->revision > 0x42)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248 goto exit;
249 } else {
250 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
251 if (p==NULL) /* No problem parts */
252 goto exit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253 /* Check for buggy part revisions */
Auke Kok2b1afa82007-10-29 14:55:02 -0700254 if (p->revision < 0x10 || p->revision > 0x12)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255 goto exit;
256 }
257
258 /*
259 * Ok we have the problem. Now set the PCI master grant to
260 * occur every master grant. The apparent bug is that under high
261 * PCI load (quite common in Linux of course) you can get data
262 * loss when the CPU is held off the bus for 3 bus master requests
263 * This happens to include the IDE controllers....
264 *
265 * VIA only apply this fix when an SB Live! is present but under
266 * both Linux and Windows this isnt enough, and we have seen
267 * corruption without SB Live! but with things like 3 UDMA IDE
268 * controllers. So we ignore that bit of the VIA recommendation..
269 */
270
271 pci_read_config_byte(dev, 0x76, &busarb);
272 /* Set bit 4 and bi 5 of byte 76 to 0x01
273 "Master priority rotation on every PCI master grant */
274 busarb &= ~(1<<5);
275 busarb |= (1<<4);
276 pci_write_config_byte(dev, 0x76, busarb);
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700277 dev_info(&dev->dev, "Applying VIA southbridge workaround\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278exit:
279 pci_dev_put(p);
280}
Andrew Morton652c5382007-11-21 15:07:13 -0800281DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
282DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
283DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
Alan Cox1597cac2006-12-04 15:14:45 -0800284/* Must restore this on a resume from RAM */
Andrew Morton652c5382007-11-21 15:07:13 -0800285DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
286DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
287DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288
289/*
290 * VIA Apollo VP3 needs ETBF on BT848/878
291 */
292static void __devinit quirk_viaetbf(struct pci_dev *dev)
293{
294 if ((pci_pci_problems&PCIPCI_VIAETBF)==0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700295 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296 pci_pci_problems |= PCIPCI_VIAETBF;
297 }
298}
Andrew Morton652c5382007-11-21 15:07:13 -0800299DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300
301static void __devinit quirk_vsfx(struct pci_dev *dev)
302{
303 if ((pci_pci_problems&PCIPCI_VSFX)==0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700304 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305 pci_pci_problems |= PCIPCI_VSFX;
306 }
307}
Andrew Morton652c5382007-11-21 15:07:13 -0800308DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309
310/*
311 * Ali Magik requires workarounds to be used by the drivers
312 * that DMA to AGP space. Latency must be set to 0xA and triton
313 * workaround applied too
314 * [Info kindly provided by ALi]
315 */
316static void __init quirk_alimagik(struct pci_dev *dev)
317{
318 if ((pci_pci_problems&PCIPCI_ALIMAGIK)==0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700319 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320 pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
321 }
322}
Andrew Morton652c5382007-11-21 15:07:13 -0800323DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik);
324DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325
326/*
327 * Natoma has some interesting boundary conditions with Zoran stuff
328 * at least
329 */
330static void __devinit quirk_natoma(struct pci_dev *dev)
331{
332 if ((pci_pci_problems&PCIPCI_NATOMA)==0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700333 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334 pci_pci_problems |= PCIPCI_NATOMA;
335 }
336}
Andrew Morton652c5382007-11-21 15:07:13 -0800337DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma);
338DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma);
339DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma);
340DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma);
341DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma);
342DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343
344/*
345 * This chip can cause PCI parity errors if config register 0xA0 is read
346 * while DMAs are occurring.
347 */
348static void __devinit quirk_citrine(struct pci_dev *dev)
349{
350 dev->cfg_size = 0xA0;
351}
Andrew Morton652c5382007-11-21 15:07:13 -0800352DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353
354/*
355 * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
356 * If it's needed, re-allocate the region.
357 */
358static void __devinit quirk_s3_64M(struct pci_dev *dev)
359{
360 struct resource *r = &dev->resource[0];
361
362 if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
363 r->start = 0;
364 r->end = 0x3ffffff;
365 }
366}
Andrew Morton652c5382007-11-21 15:07:13 -0800367DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M);
368DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369
Andres Salomon73d2eaa2010-02-05 01:42:43 -0500370/*
371 * Some CS5536 BIOSes (for example, the Soekris NET5501 board w/ comBIOS
372 * ver. 1.33 20070103) don't set the correct ISA PCI region header info.
373 * BAR0 should be 8 bytes; instead, it may be set to something like 8k
374 * (which conflicts w/ BAR1's memory range).
375 */
376static void __devinit quirk_cs5536_vsa(struct pci_dev *dev)
377{
378 if (pci_resource_len(dev, 0) != 8) {
379 struct resource *res = &dev->resource[0];
380 res->end = res->start + 8 - 1;
381 dev_info(&dev->dev, "CS5536 ISA bridge bug detected "
382 "(incorrect header); workaround applied.\n");
383 }
384}
385DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_CS5536_ISA, quirk_cs5536_vsa);
386
Linus Torvalds6693e742005-10-25 20:40:09 -0700387static void __devinit quirk_io_region(struct pci_dev *dev, unsigned region,
388 unsigned size, int nr, const char *name)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389{
390 region &= ~(size-1);
391 if (region) {
David S. Miller085ae412005-08-08 13:19:08 -0700392 struct pci_bus_region bus_region;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393 struct resource *res = dev->resource + nr;
394
395 res->name = pci_name(dev);
396 res->start = region;
397 res->end = region + size - 1;
398 res->flags = IORESOURCE_IO;
David S. Miller085ae412005-08-08 13:19:08 -0700399
400 /* Convert from PCI bus to resource space. */
401 bus_region.start = res->start;
402 bus_region.end = res->end;
403 pcibios_bus_to_resource(dev, res, &bus_region);
404
Bjorn Helgaasf967a442010-03-22 16:34:05 -0600405 if (pci_claim_resource(dev, nr) == 0)
406 dev_info(&dev->dev, "quirk: %pR claimed by %s\n",
407 res, name);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408 }
409}
410
411/*
412 * ATI Northbridge setups MCE the processor if you even
413 * read somewhere between 0x3b0->0x3bb or read 0x3d3
414 */
415static void __devinit quirk_ati_exploding_mce(struct pci_dev *dev)
416{
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700417 dev_info(&dev->dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418 /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
419 request_region(0x3b0, 0x0C, "RadeonIGP");
420 request_region(0x3d3, 0x01, "RadeonIGP");
421}
Andrew Morton652c5382007-11-21 15:07:13 -0800422DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423
424/*
425 * Let's make the southbridge information explicit instead
426 * of having to worry about people probing the ACPI areas,
427 * for example.. (Yes, it happens, and if you read the wrong
428 * ACPI register it will put the machine to sleep with no
429 * way of waking it up again. Bummer).
430 *
431 * ALI M7101: Two IO regions pointed to by words at
432 * 0xE0 (64 bytes of ACPI registers)
433 * 0xE2 (32 bytes of SMB registers)
434 */
435static void __devinit quirk_ali7101_acpi(struct pci_dev *dev)
436{
437 u16 region;
438
439 pci_read_config_word(dev, 0xE0, &region);
Linus Torvalds6693e742005-10-25 20:40:09 -0700440 quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441 pci_read_config_word(dev, 0xE2, &region);
Linus Torvalds6693e742005-10-25 20:40:09 -0700442 quirk_io_region(dev, region, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443}
Andrew Morton652c5382007-11-21 15:07:13 -0800444DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445
Linus Torvalds6693e742005-10-25 20:40:09 -0700446static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
447{
448 u32 devres;
449 u32 mask, size, base;
450
451 pci_read_config_dword(dev, port, &devres);
452 if ((devres & enable) != enable)
453 return;
454 mask = (devres >> 16) & 15;
455 base = devres & 0xffff;
456 size = 16;
457 for (;;) {
458 unsigned bit = size >> 1;
459 if ((bit & mask) == bit)
460 break;
461 size = bit;
462 }
463 /*
464 * For now we only print it out. Eventually we'll want to
465 * reserve it (at least if it's in the 0x1000+ range), but
466 * let's get enough confirmation reports first.
467 */
468 base &= -size;
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700469 dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base + size - 1);
Linus Torvalds6693e742005-10-25 20:40:09 -0700470}
471
472static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
473{
474 u32 devres;
475 u32 mask, size, base;
476
477 pci_read_config_dword(dev, port, &devres);
478 if ((devres & enable) != enable)
479 return;
480 base = devres & 0xffff0000;
481 mask = (devres & 0x3f) << 16;
482 size = 128 << 16;
483 for (;;) {
484 unsigned bit = size >> 1;
485 if ((bit & mask) == bit)
486 break;
487 size = bit;
488 }
489 /*
490 * For now we only print it out. Eventually we'll want to
491 * reserve it, but let's get enough confirmation reports first.
492 */
493 base &= -size;
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700494 dev_info(&dev->dev, "%s MMIO at %04x-%04x\n", name, base, base + size - 1);
Linus Torvalds6693e742005-10-25 20:40:09 -0700495}
496
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497/*
498 * PIIX4 ACPI: Two IO regions pointed to by longwords at
499 * 0x40 (64 bytes of ACPI registers)
Linus Torvalds08db2a72005-10-30 14:40:07 -0800500 * 0x90 (16 bytes of SMB registers)
Linus Torvalds6693e742005-10-25 20:40:09 -0700501 * and a few strange programmable PIIX4 device resources.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502 */
503static void __devinit quirk_piix4_acpi(struct pci_dev *dev)
504{
Linus Torvalds6693e742005-10-25 20:40:09 -0700505 u32 region, res_a;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506
507 pci_read_config_dword(dev, 0x40, &region);
Linus Torvalds6693e742005-10-25 20:40:09 -0700508 quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509 pci_read_config_dword(dev, 0x90, &region);
Linus Torvalds08db2a72005-10-30 14:40:07 -0800510 quirk_io_region(dev, region, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
Linus Torvalds6693e742005-10-25 20:40:09 -0700511
512 /* Device resource A has enables for some of the other ones */
513 pci_read_config_dword(dev, 0x5c, &res_a);
514
515 piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
516 piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
517
518 /* Device resource D is just bitfields for static resources */
519
520 /* Device 12 enabled? */
521 if (res_a & (1 << 29)) {
522 piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
523 piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
524 }
525 /* Device 13 enabled? */
526 if (res_a & (1 << 30)) {
527 piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
528 piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
529 }
530 piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
531 piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532}
Andrew Morton652c5382007-11-21 15:07:13 -0800533DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi);
534DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535
536/*
537 * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
538 * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
539 * 0x58 (64 bytes of GPIO I/O space)
540 */
541static void __devinit quirk_ich4_lpc_acpi(struct pci_dev *dev)
542{
543 u32 region;
544
545 pci_read_config_dword(dev, 0x40, &region);
Linus Torvalds6693e742005-10-25 20:40:09 -0700546 quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH4 ACPI/GPIO/TCO");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547
548 pci_read_config_dword(dev, 0x58, &region);
Linus Torvalds6693e742005-10-25 20:40:09 -0700549 quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH4 GPIO");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550}
Andrew Morton652c5382007-11-21 15:07:13 -0800551DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi);
552DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi);
553DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi);
554DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi);
555DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi);
556DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi);
557DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi);
558DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi);
559DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi);
560DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561
Linus Torvalds894886e2008-12-06 10:10:10 -0800562static void __devinit ich6_lpc_acpi_gpio(struct pci_dev *dev)
R.Marek@sh.cvut.cz2cea7522005-09-27 21:54:51 +0000563{
564 u32 region;
565
566 pci_read_config_dword(dev, 0x40, &region);
567 quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH6 ACPI/GPIO/TCO");
568
569 pci_read_config_dword(dev, 0x48, &region);
570 quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH6 GPIO");
571}
Linus Torvalds894886e2008-12-06 10:10:10 -0800572
573static void __devinit ich6_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name, int dynsize)
574{
575 u32 val;
576 u32 size, base;
577
578 pci_read_config_dword(dev, reg, &val);
579
580 /* Enabled? */
581 if (!(val & 1))
582 return;
583 base = val & 0xfffc;
584 if (dynsize) {
585 /*
586 * This is not correct. It is 16, 32 or 64 bytes depending on
587 * register D31:F0:ADh bits 5:4.
588 *
589 * But this gets us at least _part_ of it.
590 */
591 size = 16;
592 } else {
593 size = 128;
594 }
595 base &= ~(size-1);
596
597 /* Just print it out for now. We should reserve it after more debugging */
598 dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base+size-1);
599}
600
601static void __devinit quirk_ich6_lpc(struct pci_dev *dev)
602{
603 /* Shared ACPI/GPIO decode with all ICH6+ */
604 ich6_lpc_acpi_gpio(dev);
605
606 /* ICH6-specific generic IO decode */
607 ich6_lpc_generic_decode(dev, 0x84, "LPC Generic IO decode 1", 0);
608 ich6_lpc_generic_decode(dev, 0x88, "LPC Generic IO decode 2", 1);
609}
610DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc);
611DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc);
612
613static void __devinit ich7_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name)
614{
615 u32 val;
616 u32 mask, base;
617
618 pci_read_config_dword(dev, reg, &val);
619
620 /* Enabled? */
621 if (!(val & 1))
622 return;
623
624 /*
625 * IO base in bits 15:2, mask in bits 23:18, both
626 * are dword-based
627 */
628 base = val & 0xfffc;
629 mask = (val >> 16) & 0xfc;
630 mask |= 3;
631
632 /* Just print it out for now. We should reserve it after more debugging */
633 dev_info(&dev->dev, "%s PIO at %04x (mask %04x)\n", name, base, mask);
634}
635
636/* ICH7-10 has the same common LPC generic IO decode registers */
637static void __devinit quirk_ich7_lpc(struct pci_dev *dev)
638{
639 /* We share the common ACPI/DPIO decode with ICH6 */
640 ich6_lpc_acpi_gpio(dev);
641
642 /* And have 4 ICH7+ generic decodes */
643 ich7_lpc_generic_decode(dev, 0x84, "ICH7 LPC Generic IO decode 1");
644 ich7_lpc_generic_decode(dev, 0x88, "ICH7 LPC Generic IO decode 2");
645 ich7_lpc_generic_decode(dev, 0x8c, "ICH7 LPC Generic IO decode 3");
646 ich7_lpc_generic_decode(dev, 0x90, "ICH7 LPC Generic IO decode 4");
647}
648DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich7_lpc);
649DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich7_lpc);
650DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich7_lpc);
651DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich7_lpc);
652DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich7_lpc);
653DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich7_lpc);
654DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich7_lpc);
655DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich7_lpc);
656DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich7_lpc);
657DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich7_lpc);
658DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich7_lpc);
659DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich7_lpc);
660DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_1, quirk_ich7_lpc);
R.Marek@sh.cvut.cz2cea7522005-09-27 21:54:51 +0000661
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662/*
663 * VIA ACPI: One IO region pointed to by longword at
664 * 0x48 or 0x20 (256 bytes of ACPI registers)
665 */
666static void __devinit quirk_vt82c586_acpi(struct pci_dev *dev)
667{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700668 u32 region;
669
Auke Kok651472f2007-08-27 16:18:10 -0700670 if (dev->revision & 0x10) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671 pci_read_config_dword(dev, 0x48, &region);
672 region &= PCI_BASE_ADDRESS_IO_MASK;
Linus Torvalds6693e742005-10-25 20:40:09 -0700673 quirk_io_region(dev, region, 256, PCI_BRIDGE_RESOURCES, "vt82c586 ACPI");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674 }
675}
Andrew Morton652c5382007-11-21 15:07:13 -0800676DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677
678/*
679 * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
680 * 0x48 (256 bytes of ACPI registers)
681 * 0x70 (128 bytes of hardware monitoring register)
682 * 0x90 (16 bytes of SMB registers)
683 */
684static void __devinit quirk_vt82c686_acpi(struct pci_dev *dev)
685{
686 u16 hm;
687 u32 smb;
688
689 quirk_vt82c586_acpi(dev);
690
691 pci_read_config_word(dev, 0x70, &hm);
692 hm &= PCI_BASE_ADDRESS_IO_MASK;
Meelis Roos02f313b2005-10-29 13:31:49 +0300693 quirk_io_region(dev, hm, 128, PCI_BRIDGE_RESOURCES + 1, "vt82c686 HW-mon");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694
695 pci_read_config_dword(dev, 0x90, &smb);
696 smb &= PCI_BASE_ADDRESS_IO_MASK;
Meelis Roos02f313b2005-10-29 13:31:49 +0300697 quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 2, "vt82c686 SMB");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698}
Andrew Morton652c5382007-11-21 15:07:13 -0800699DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700
Ivan Kokshaysky6d85f292005-08-08 12:55:54 +0400701/*
702 * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
703 * 0x88 (128 bytes of power management registers)
704 * 0xd0 (16 bytes of SMB registers)
705 */
706static void __devinit quirk_vt8235_acpi(struct pci_dev *dev)
707{
708 u16 pm, smb;
709
710 pci_read_config_word(dev, 0x88, &pm);
711 pm &= PCI_BASE_ADDRESS_IO_MASK;
Linus Torvalds6693e742005-10-25 20:40:09 -0700712 quirk_io_region(dev, pm, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
Ivan Kokshaysky6d85f292005-08-08 12:55:54 +0400713
714 pci_read_config_word(dev, 0xd0, &smb);
715 smb &= PCI_BASE_ADDRESS_IO_MASK;
Linus Torvalds6693e742005-10-25 20:40:09 -0700716 quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 1, "vt8235 SMB");
Ivan Kokshaysky6d85f292005-08-08 12:55:54 +0400717}
718DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
719
Gabe Black1f56f4a2009-10-06 09:19:45 -0500720/*
721 * TI XIO2000a PCIe-PCI Bridge erroneously reports it supports fast back-to-back:
722 * Disable fast back-to-back on the secondary bus segment
723 */
724static void __devinit quirk_xio2000a(struct pci_dev *dev)
725{
726 struct pci_dev *pdev;
727 u16 command;
728
729 dev_warn(&dev->dev, "TI XIO2000a quirk detected; "
730 "secondary bus fast back-to-back transfers disabled\n");
731 list_for_each_entry(pdev, &dev->subordinate->devices, bus_list) {
732 pci_read_config_word(pdev, PCI_COMMAND, &command);
733 if (command & PCI_COMMAND_FAST_BACK)
734 pci_write_config_word(pdev, PCI_COMMAND, command & ~PCI_COMMAND_FAST_BACK);
735 }
736}
737DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_XIO2000A,
738 quirk_xio2000a);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739
740#ifdef CONFIG_X86_IO_APIC
741
742#include <asm/io_apic.h>
743
744/*
745 * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
746 * devices to the external APIC.
747 *
748 * TODO: When we have device-specific interrupt routers,
749 * this code will go away from quirks.
750 */
Alan Cox1597cac2006-12-04 15:14:45 -0800751static void quirk_via_ioapic(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700752{
753 u8 tmp;
754
755 if (nr_ioapics < 1)
756 tmp = 0; /* nothing routed to external APIC */
757 else
758 tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
759
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700760 dev_info(&dev->dev, "%sbling VIA external APIC routing\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761 tmp == 0 ? "Disa" : "Ena");
762
763 /* Offset 0x58: External APIC IRQ output control */
764 pci_write_config_byte (dev, 0x58, tmp);
765}
Andrew Morton652c5382007-11-21 15:07:13 -0800766DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +0200767DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768
769/*
Karsten Wiesea1740912005-09-03 15:56:33 -0700770 * VIA 8237: Some BIOSs don't set the 'Bypass APIC De-Assert Message' Bit.
771 * This leads to doubled level interrupt rates.
772 * Set this bit to get rid of cycle wastage.
773 * Otherwise uncritical.
774 */
Alan Cox1597cac2006-12-04 15:14:45 -0800775static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
Karsten Wiesea1740912005-09-03 15:56:33 -0700776{
777 u8 misc_control2;
778#define BYPASS_APIC_DEASSERT 8
779
780 pci_read_config_byte(dev, 0x5B, &misc_control2);
781 if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700782 dev_info(&dev->dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
Karsten Wiesea1740912005-09-03 15:56:33 -0700783 pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
784 }
785}
786DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +0200787DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
Karsten Wiesea1740912005-09-03 15:56:33 -0700788
789/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790 * The AMD io apic can hang the box when an apic irq is masked.
791 * We check all revs >= B0 (yet not in the pre production!) as the bug
792 * is currently marked NoFix
793 *
794 * We have multiple reports of hangs with this chipset that went away with
Alan Cox236561e2006-09-30 23:27:03 -0700795 * noapic specified. For the moment we assume it's the erratum. We may be wrong
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796 * of course. However the advice is demonstrably good even if so..
797 */
798static void __devinit quirk_amd_ioapic(struct pci_dev *dev)
799{
Auke Kok44c10132007-06-08 15:46:36 -0700800 if (dev->revision >= 0x02) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700801 dev_warn(&dev->dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
802 dev_warn(&dev->dev, " : booting with the \"noapic\" option\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803 }
804}
Andrew Morton652c5382007-11-21 15:07:13 -0800805DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806
807static void __init quirk_ioapic_rmw(struct pci_dev *dev)
808{
809 if (dev->devfn == 0 && dev->bus->number == 0)
810 sis_apic_bug = 1;
811}
Andrew Morton652c5382007-11-21 15:07:13 -0800812DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_ANY_ID, quirk_ioapic_rmw);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813#endif /* CONFIG_X86_IO_APIC */
814
Peter Orubad556ad42007-05-15 13:59:13 +0200815/*
816 * Some settings of MMRBC can lead to data corruption so block changes.
817 * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
818 */
819static void __init quirk_amd_8131_mmrbc(struct pci_dev *dev)
820{
Auke Kokaa288d42007-08-27 16:17:47 -0700821 if (dev->subordinate && dev->revision <= 0x12) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700822 dev_info(&dev->dev, "AMD8131 rev %x detected; "
823 "disabling PCI-X MMRBC\n", dev->revision);
Peter Orubad556ad42007-05-15 13:59:13 +0200824 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
825 }
826}
827DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700828
829/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830 * FIXME: it is questionable that quirk_via_acpi
831 * is needed. It shows up as an ISA bridge, and does not
832 * support the PCI_INTERRUPT_LINE register at all. Therefore
833 * it seems like setting the pci_dev's 'irq' to the
834 * value of the ACPI SCI interrupt is only done for convenience.
835 * -jgarzik
836 */
837static void __devinit quirk_via_acpi(struct pci_dev *d)
838{
839 /*
840 * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
841 */
842 u8 irq;
843 pci_read_config_byte(d, 0x42, &irq);
844 irq &= 0xf;
845 if (irq && (irq != 2))
846 d->irq = irq;
847}
Andrew Morton652c5382007-11-21 15:07:13 -0800848DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi);
849DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850
Daniel Drake09d60292006-09-25 16:52:19 -0700851
852/*
Alan Cox1597cac2006-12-04 15:14:45 -0800853 * VIA bridges which have VLink
Daniel Drake09d60292006-09-25 16:52:19 -0700854 */
Alan Cox1597cac2006-12-04 15:14:45 -0800855
Jean Delvarec06bb5d2007-01-30 14:36:09 -0800856static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
857
858static void quirk_via_bridge(struct pci_dev *dev)
859{
860 /* See what bridge we have and find the device ranges */
861 switch (dev->device) {
862 case PCI_DEVICE_ID_VIA_82C686:
Jean Delvarecb7468e2007-01-31 23:48:12 -0800863 /* The VT82C686 is special, it attaches to PCI and can have
864 any device number. All its subdevices are functions of
865 that single device. */
866 via_vlink_dev_lo = PCI_SLOT(dev->devfn);
867 via_vlink_dev_hi = PCI_SLOT(dev->devfn);
Jean Delvarec06bb5d2007-01-30 14:36:09 -0800868 break;
869 case PCI_DEVICE_ID_VIA_8237:
870 case PCI_DEVICE_ID_VIA_8237A:
871 via_vlink_dev_lo = 15;
872 break;
873 case PCI_DEVICE_ID_VIA_8235:
874 via_vlink_dev_lo = 16;
875 break;
876 case PCI_DEVICE_ID_VIA_8231:
877 case PCI_DEVICE_ID_VIA_8233_0:
878 case PCI_DEVICE_ID_VIA_8233A:
879 case PCI_DEVICE_ID_VIA_8233C_0:
880 via_vlink_dev_lo = 17;
881 break;
882 }
883}
884DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
885DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
886DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
887DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
888DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
889DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
890DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
891DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
Daniel Drake09d60292006-09-25 16:52:19 -0700892
Alan Cox1597cac2006-12-04 15:14:45 -0800893/**
894 * quirk_via_vlink - VIA VLink IRQ number update
895 * @dev: PCI device
896 *
897 * If the device we are dealing with is on a PIC IRQ we need to
898 * ensure that the IRQ line register which usually is not relevant
899 * for PCI cards, is actually written so that interrupts get sent
Jean Delvarec06bb5d2007-01-30 14:36:09 -0800900 * to the right place.
901 * We only do this on systems where a VIA south bridge was detected,
902 * and only for VIA devices on the motherboard (see quirk_via_bridge
903 * above).
Alan Cox1597cac2006-12-04 15:14:45 -0800904 */
905
906static void quirk_via_vlink(struct pci_dev *dev)
Len Brown25be5e62005-05-27 04:21:50 -0400907{
908 u8 irq, new_irq;
909
Jean Delvarec06bb5d2007-01-30 14:36:09 -0800910 /* Check if we have VLink at all */
911 if (via_vlink_dev_lo == -1)
Daniel Drake09d60292006-09-25 16:52:19 -0700912 return;
913
914 new_irq = dev->irq;
915
916 /* Don't quirk interrupts outside the legacy IRQ range */
917 if (!new_irq || new_irq > 15)
918 return;
919
Alan Cox1597cac2006-12-04 15:14:45 -0800920 /* Internal device ? */
Jean Delvarec06bb5d2007-01-30 14:36:09 -0800921 if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
922 PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
Alan Cox1597cac2006-12-04 15:14:45 -0800923 return;
924
925 /* This is an internal VLink device on a PIC interrupt. The BIOS
926 ought to have set this but may not have, so we redo it */
927
Len Brown25be5e62005-05-27 04:21:50 -0400928 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
929 if (new_irq != irq) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700930 dev_info(&dev->dev, "VIA VLink IRQ fixup, from %d to %d\n",
931 irq, new_irq);
Len Brown25be5e62005-05-27 04:21:50 -0400932 udelay(15); /* unknown if delay really needed */
933 pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
934 }
935}
Alan Cox1597cac2006-12-04 15:14:45 -0800936DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
Len Brown25be5e62005-05-27 04:21:50 -0400937
Linus Torvalds1da177e2005-04-16 15:20:36 -0700938/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700939 * VIA VT82C598 has its device ID settable and many BIOSes
940 * set it to the ID of VT82C597 for backward compatibility.
941 * We need to switch it off to be able to recognize the real
942 * type of the chip.
943 */
944static void __devinit quirk_vt82c598_id(struct pci_dev *dev)
945{
946 pci_write_config_byte(dev, 0xfc, 0);
947 pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
948}
Andrew Morton652c5382007-11-21 15:07:13 -0800949DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700950
951/*
952 * CardBus controllers have a legacy base address that enables them
953 * to respond as i82365 pcmcia controllers. We don't want them to
954 * do this even if the Linux CardBus driver is not loaded, because
955 * the Linux i82365 driver does not (and should not) handle CardBus.
956 */
Alan Cox1597cac2006-12-04 15:14:45 -0800957static void quirk_cardbus_legacy(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700958{
959 if ((PCI_CLASS_BRIDGE_CARDBUS << 8) ^ dev->class)
960 return;
961 pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
962}
963DECLARE_PCI_FIXUP_FINAL(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +0200964DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700965
966/*
967 * Following the PCI ordering rules is optional on the AMD762. I'm not
968 * sure what the designers were smoking but let's not inhale...
969 *
970 * To be fair to AMD, it follows the spec by default, its BIOS people
971 * who turn it off!
972 */
Alan Cox1597cac2006-12-04 15:14:45 -0800973static void quirk_amd_ordering(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700974{
975 u32 pcic;
976 pci_read_config_dword(dev, 0x4C, &pcic);
977 if ((pcic&6)!=6) {
978 pcic |= 6;
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700979 dev_warn(&dev->dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700980 pci_write_config_dword(dev, 0x4C, pcic);
981 pci_read_config_dword(dev, 0x84, &pcic);
982 pcic |= (1<<23); /* Required in this mode */
983 pci_write_config_dword(dev, 0x84, pcic);
984 }
985}
Andrew Morton652c5382007-11-21 15:07:13 -0800986DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +0200987DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700988
989/*
990 * DreamWorks provided workaround for Dunord I-3000 problem
991 *
992 * This card decodes and responds to addresses not apparently
993 * assigned to it. We force a larger allocation to ensure that
994 * nothing gets put too close to it.
995 */
996static void __devinit quirk_dunord ( struct pci_dev * dev )
997{
998 struct resource *r = &dev->resource [1];
999 r->start = 0;
1000 r->end = 0xffffff;
1001}
Andrew Morton652c5382007-11-21 15:07:13 -08001002DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001003
1004/*
1005 * i82380FB mobile docking controller: its PCI-to-PCI bridge
1006 * is subtractive decoding (transparent), and does indicate this
1007 * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
1008 * instead of 0x01.
1009 */
1010static void __devinit quirk_transparent_bridge(struct pci_dev *dev)
1011{
1012 dev->transparent = 1;
1013}
Andrew Morton652c5382007-11-21 15:07:13 -08001014DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge);
1015DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001016
1017/*
1018 * Common misconfiguration of the MediaGX/Geode PCI master that will
1019 * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
Justin P. Mattock631dd1a2010-10-18 11:03:14 +02001020 * datasheets found at http://www.national.com/analog for info on what
Linus Torvalds1da177e2005-04-16 15:20:36 -07001021 * these bits do. <christer@weinigel.se>
1022 */
Alan Cox1597cac2006-12-04 15:14:45 -08001023static void quirk_mediagx_master(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001024{
1025 u8 reg;
1026 pci_read_config_byte(dev, 0x41, &reg);
1027 if (reg & 2) {
1028 reg &= ~2;
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001029 dev_info(&dev->dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n", reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001030 pci_write_config_byte(dev, 0x41, reg);
1031 }
1032}
Andrew Morton652c5382007-11-21 15:07:13 -08001033DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
1034DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001035
1036/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001037 * Ensure C0 rev restreaming is off. This is normally done by
1038 * the BIOS but in the odd case it is not the results are corruption
1039 * hence the presence of a Linux check
1040 */
Alan Cox1597cac2006-12-04 15:14:45 -08001041static void quirk_disable_pxb(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001042{
1043 u16 config;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001044
Auke Kok44c10132007-06-08 15:46:36 -07001045 if (pdev->revision != 0x04) /* Only C0 requires this */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001046 return;
1047 pci_read_config_word(pdev, 0x40, &config);
1048 if (config & (1<<6)) {
1049 config &= ~(1<<6);
1050 pci_write_config_word(pdev, 0x40, config);
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001051 dev_info(&pdev->dev, "C0 revision 450NX. Disabling PCI restreaming\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001052 }
1053}
Andrew Morton652c5382007-11-21 15:07:13 -08001054DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001055DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001056
Crane Cai05a7d222008-02-02 13:56:56 +08001057static void __devinit quirk_amd_ide_mode(struct pci_dev *pdev)
Conke Huab174432006-12-19 13:11:37 -08001058{
Shane Huang5deab532009-10-13 11:14:00 +08001059 /* set SBX00/Hudson-2 SATA in IDE mode to AHCI mode */
Crane Cai05a7d222008-02-02 13:56:56 +08001060 u8 tmp;
Conke Huab174432006-12-19 13:11:37 -08001061
Crane Cai05a7d222008-02-02 13:56:56 +08001062 pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp);
1063 if (tmp == 0x01) {
Conke Huab174432006-12-19 13:11:37 -08001064 pci_read_config_byte(pdev, 0x40, &tmp);
1065 pci_write_config_byte(pdev, 0x40, tmp|1);
1066 pci_write_config_byte(pdev, 0x9, 1);
1067 pci_write_config_byte(pdev, 0xa, 6);
1068 pci_write_config_byte(pdev, 0x40, tmp);
1069
Conke Huc9f89472007-01-09 05:32:51 -05001070 pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
Crane Cai05a7d222008-02-02 13:56:56 +08001071 dev_info(&pdev->dev, "set SATA to AHCI mode\n");
Conke Huab174432006-12-19 13:11:37 -08001072 }
1073}
Crane Cai05a7d222008-02-02 13:56:56 +08001074DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001075DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
Crane Cai05a7d222008-02-02 13:56:56 +08001076DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001077DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
Shane Huang5deab532009-10-13 11:14:00 +08001078DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
1079DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
Conke Huab174432006-12-19 13:11:37 -08001080
Linus Torvalds1da177e2005-04-16 15:20:36 -07001081/*
1082 * Serverworks CSB5 IDE does not fully support native mode
1083 */
1084static void __devinit quirk_svwks_csb5ide(struct pci_dev *pdev)
1085{
1086 u8 prog;
1087 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1088 if (prog & 5) {
1089 prog &= ~5;
1090 pdev->class &= ~5;
1091 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
Alan Cox368c73d2006-10-04 00:41:26 +01001092 /* PCI layer will sort out resources */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001093 }
1094}
Andrew Morton652c5382007-11-21 15:07:13 -08001095DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001096
1097/*
1098 * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
1099 */
1100static void __init quirk_ide_samemode(struct pci_dev *pdev)
1101{
1102 u8 prog;
1103
1104 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1105
1106 if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001107 dev_info(&pdev->dev, "IDE mode mismatch; forcing legacy mode\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001108 prog &= ~5;
1109 pdev->class &= ~5;
1110 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001111 }
1112}
Alan Cox368c73d2006-10-04 00:41:26 +01001113DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001114
Alan Cox979b1792008-07-24 17:18:38 +01001115/*
1116 * Some ATA devices break if put into D3
1117 */
1118
1119static void __devinit quirk_no_ata_d3(struct pci_dev *pdev)
1120{
1121 /* Quirk the legacy ATA devices only. The AHCI ones are ok */
1122 if ((pdev->class >> 8) == PCI_CLASS_STORAGE_IDE)
1123 pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3;
1124}
1125DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID, quirk_no_ata_d3);
1126DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID, quirk_no_ata_d3);
Alan Cox7a661c62009-06-24 16:02:27 +01001127/* ALi loses some register settings that we cannot then restore */
1128DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, quirk_no_ata_d3);
1129/* VIA comes back fine but we need to keep it alive or ACPI GTM failures
1130 occur when mode detecting */
1131DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_no_ata_d3);
Alan Cox979b1792008-07-24 17:18:38 +01001132
Linus Torvalds1da177e2005-04-16 15:20:36 -07001133/* This was originally an Alpha specific thing, but it really fits here.
1134 * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
1135 */
1136static void __init quirk_eisa_bridge(struct pci_dev *dev)
1137{
1138 dev->class = PCI_CLASS_BRIDGE_EISA << 8;
1139}
Andrew Morton652c5382007-11-21 15:07:13 -08001140DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141
Johannes Goecke7daa0c42006-04-20 02:43:17 -07001142
1143/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001144 * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
1145 * is not activated. The myth is that Asus said that they do not want the
1146 * users to be irritated by just another PCI Device in the Win98 device
1147 * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
1148 * package 2.7.0 for details)
1149 *
1150 * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
1151 * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
gw.kernel@tnode.comd7698ed2007-08-23 21:22:04 +02001152 * becomes necessary to do this tweak in two steps -- the chosen trigger
1153 * is either the Host bridge (preferred) or on-board VGA controller.
Jean Delvare9208ee82007-03-24 16:56:44 +01001154 *
1155 * Note that we used to unhide the SMBus that way on Toshiba laptops
1156 * (Satellite A40 and Tecra M2) but then found that the thermal management
1157 * was done by SMM code, which could cause unsynchronized concurrent
1158 * accesses to the SMBus registers, with potentially bad effects. Thus you
1159 * should be very careful when adding new entries: if SMM is accessing the
1160 * Intel SMBus, this is a very good reason to leave it hidden.
Jean Delvarea99acc82008-03-28 14:16:04 -07001161 *
1162 * Likewise, many recent laptops use ACPI for thermal management. If the
1163 * ACPI DSDT code accesses the SMBus, then Linux should not access it
1164 * natively, and keeping the SMBus hidden is the right thing to do. If you
1165 * are about to add an entry in the table below, please first disassemble
1166 * the DSDT and double-check that there is no code accessing the SMBus.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001167 */
Vivek Goyal9d24a812007-01-11 01:52:44 +01001168static int asus_hides_smbus;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001169
1170static void __init asus_hides_smbus_hostbridge(struct pci_dev *dev)
1171{
1172 if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1173 if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
1174 switch(dev->subsystem_device) {
Jean Delvarea00db372005-06-29 17:04:06 +02001175 case 0x8025: /* P4B-LX */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001176 case 0x8070: /* P4B */
1177 case 0x8088: /* P4B533 */
1178 case 0x1626: /* L3C notebook */
1179 asus_hides_smbus = 1;
1180 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001181 else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001182 switch(dev->subsystem_device) {
1183 case 0x80b1: /* P4GE-V */
1184 case 0x80b2: /* P4PE */
1185 case 0x8093: /* P4B533-V */
1186 asus_hides_smbus = 1;
1187 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001188 else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001189 switch(dev->subsystem_device) {
1190 case 0x8030: /* P4T533 */
1191 asus_hides_smbus = 1;
1192 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001193 else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001194 switch (dev->subsystem_device) {
1195 case 0x8070: /* P4G8X Deluxe */
1196 asus_hides_smbus = 1;
1197 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001198 else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
Jean Delvare321311a2006-07-31 08:53:15 +02001199 switch (dev->subsystem_device) {
1200 case 0x80c9: /* PU-DLS */
1201 asus_hides_smbus = 1;
1202 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001203 else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001204 switch (dev->subsystem_device) {
1205 case 0x1751: /* M2N notebook */
1206 case 0x1821: /* M5N notebook */
Mats Erik Andersson4096ed02009-05-12 12:05:23 +02001207 case 0x1897: /* A6L notebook */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001208 asus_hides_smbus = 1;
1209 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001210 else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001211 switch (dev->subsystem_device) {
1212 case 0x184b: /* W1N notebook */
1213 case 0x186a: /* M6Ne notebook */
1214 asus_hides_smbus = 1;
1215 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001216 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
Jean Delvare2e457852007-01-05 09:17:56 +01001217 switch (dev->subsystem_device) {
1218 case 0x80f2: /* P4P800-X */
1219 asus_hides_smbus = 1;
1220 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001221 else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001222 switch (dev->subsystem_device) {
1223 case 0x1882: /* M6V notebook */
Jean Delvare2d1e1c72006-04-01 16:46:35 +02001224 case 0x1977: /* A6VA notebook */
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001225 asus_hides_smbus = 1;
1226 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001227 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
1228 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1229 switch(dev->subsystem_device) {
1230 case 0x088C: /* HP Compaq nc8000 */
1231 case 0x0890: /* HP Compaq nc6000 */
1232 asus_hides_smbus = 1;
1233 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001234 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001235 switch (dev->subsystem_device) {
1236 case 0x12bc: /* HP D330L */
Jean Delvaree3b1bd52005-09-21 22:26:31 +02001237 case 0x12bd: /* HP D530 */
Michal Miroslaw74c57422009-05-12 13:49:25 -07001238 case 0x006a: /* HP Compaq nx9500 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001239 asus_hides_smbus = 1;
1240 }
Jean Delvare677cc642007-11-21 18:29:06 +01001241 else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
1242 switch (dev->subsystem_device) {
1243 case 0x12bf: /* HP xw4100 */
1244 asus_hides_smbus = 1;
1245 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001246 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
1247 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1248 switch(dev->subsystem_device) {
1249 case 0xC00C: /* Samsung P35 notebook */
1250 asus_hides_smbus = 1;
1251 }
Rumen Ivanov Zarevc87f8832005-09-06 13:39:32 -07001252 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
1253 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1254 switch(dev->subsystem_device) {
1255 case 0x0058: /* Compaq Evo N620c */
1256 asus_hides_smbus = 1;
1257 }
gw.kernel@tnode.comd7698ed2007-08-23 21:22:04 +02001258 else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
1259 switch(dev->subsystem_device) {
1260 case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
1261 /* Motherboard doesn't have Host bridge
1262 * subvendor/subdevice IDs, therefore checking
1263 * its on-board VGA controller */
1264 asus_hides_smbus = 1;
1265 }
David O'Shea8293b0f2009-03-02 09:51:13 +01001266 else if (dev->device == PCI_DEVICE_ID_INTEL_82801DB_2)
Jean Delvare10260d92008-06-04 13:53:31 +02001267 switch(dev->subsystem_device) {
1268 case 0x00b8: /* Compaq Evo D510 CMT */
1269 case 0x00b9: /* Compaq Evo D510 SFF */
Jean Delvare6b5096e2009-07-28 11:49:19 +02001270 case 0x00ba: /* Compaq Evo D510 USDT */
David O'Shea8293b0f2009-03-02 09:51:13 +01001271 /* Motherboard doesn't have Host bridge
1272 * subvendor/subdevice IDs and on-board VGA
1273 * controller is disabled if an AGP card is
1274 * inserted, therefore checking USB UHCI
1275 * Controller #1 */
Jean Delvare10260d92008-06-04 13:53:31 +02001276 asus_hides_smbus = 1;
1277 }
Krzysztof Helt27e46852008-06-08 13:47:02 +02001278 else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC)
1279 switch (dev->subsystem_device) {
1280 case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
1281 /* Motherboard doesn't have host bridge
1282 * subvendor/subdevice IDs, therefore checking
1283 * its on-board VGA controller */
1284 asus_hides_smbus = 1;
1285 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001286 }
1287}
Andrew Morton652c5382007-11-21 15:07:13 -08001288DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge);
1289DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge);
1290DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge);
1291DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge);
Jean Delvare677cc642007-11-21 18:29:06 +01001292DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, asus_hides_smbus_hostbridge);
Andrew Morton652c5382007-11-21 15:07:13 -08001293DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge);
1294DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge);
1295DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge);
1296DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge);
1297DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001298
Andrew Morton652c5382007-11-21 15:07:13 -08001299DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge);
David O'Shea8293b0f2009-03-02 09:51:13 +01001300DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_2, asus_hides_smbus_hostbridge);
Krzysztof Helt27e46852008-06-08 13:47:02 +02001301DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_CGC, asus_hides_smbus_hostbridge);
gw.kernel@tnode.comd7698ed2007-08-23 21:22:04 +02001302
Alan Cox1597cac2006-12-04 15:14:45 -08001303static void asus_hides_smbus_lpc(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001304{
1305 u16 val;
1306
1307 if (likely(!asus_hides_smbus))
1308 return;
1309
1310 pci_read_config_word(dev, 0xF2, &val);
1311 if (val & 0x8) {
1312 pci_write_config_word(dev, 0xF2, val & (~0x8));
1313 pci_read_config_word(dev, 0xF2, &val);
1314 if (val & 0x8)
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001315 dev_info(&dev->dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n", val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001316 else
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001317 dev_info(&dev->dev, "Enabled i801 SMBus device\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001318 }
1319}
Andrew Morton652c5382007-11-21 15:07:13 -08001320DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
1321DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
1322DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
1323DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
1324DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
1325DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
1326DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001327DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
1328DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
1329DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
1330DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
1331DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
1332DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
1333DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001334
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001335/* It appears we just have one such device. If not, we have a warning */
1336static void __iomem *asus_rcba_base;
1337static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev)
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001338{
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001339 u32 rcba;
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001340
1341 if (likely(!asus_hides_smbus))
1342 return;
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001343 WARN_ON(asus_rcba_base);
1344
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001345 pci_read_config_dword(dev, 0xF0, &rcba);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001346 /* use bits 31:14, 16 kB aligned */
1347 asus_rcba_base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000);
1348 if (asus_rcba_base == NULL)
1349 return;
1350}
1351
1352static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev)
1353{
1354 u32 val;
1355
1356 if (likely(!asus_hides_smbus || !asus_rcba_base))
1357 return;
1358 /* read the Function Disable register, dword mode only */
1359 val = readl(asus_rcba_base + 0x3418);
1360 writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418); /* enable the SMBus device */
1361}
1362
1363static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev)
1364{
1365 if (likely(!asus_hides_smbus || !asus_rcba_base))
1366 return;
1367 iounmap(asus_rcba_base);
1368 asus_rcba_base = NULL;
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001369 dev_info(&dev->dev, "Enabled ICH6/i801 SMBus device\n");
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001370}
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001371
1372static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
1373{
1374 asus_hides_smbus_lpc_ich6_suspend(dev);
1375 asus_hides_smbus_lpc_ich6_resume_early(dev);
1376 asus_hides_smbus_lpc_ich6_resume(dev);
1377}
Andrew Morton652c5382007-11-21 15:07:13 -08001378DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001379DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_suspend);
1380DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume);
1381DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume_early);
Carl-Daniel Hailfingerce007ea2006-05-15 09:44:33 -07001382
Linus Torvalds1da177e2005-04-16 15:20:36 -07001383/*
1384 * SiS 96x south bridge: BIOS typically hides SMBus device...
1385 */
Alan Cox1597cac2006-12-04 15:14:45 -08001386static void quirk_sis_96x_smbus(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001387{
1388 u8 val = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001389 pci_read_config_byte(dev, 0x77, &val);
Mark M. Hoffman2f5c33b2007-01-08 22:11:29 -05001390 if (val & 0x10) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001391 dev_info(&dev->dev, "Enabling SiS 96x SMBus\n");
Mark M. Hoffman2f5c33b2007-01-08 22:11:29 -05001392 pci_write_config_byte(dev, 0x77, val & ~0x10);
1393 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001394}
Andrew Morton652c5382007-11-21 15:07:13 -08001395DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
1396DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
1397DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
1398DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001399DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
1400DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
1401DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
1402DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001403
Linus Torvalds1da177e2005-04-16 15:20:36 -07001404/*
1405 * ... This is further complicated by the fact that some SiS96x south
1406 * bridges pretend to be 85C503/5513 instead. In that case see if we
1407 * spotted a compatible north bridge to make sure.
1408 * (pci_find_device doesn't work yet)
1409 *
1410 * We can also enable the sis96x bit in the discovery register..
1411 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001412#define SIS_DETECT_REGISTER 0x40
1413
Alan Cox1597cac2006-12-04 15:14:45 -08001414static void quirk_sis_503(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001415{
1416 u8 reg;
1417 u16 devid;
1418
1419 pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
1420 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
1421 pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
1422 if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
1423 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
1424 return;
1425 }
1426
Linus Torvalds1da177e2005-04-16 15:20:36 -07001427 /*
Mark M. Hoffman2f5c33b2007-01-08 22:11:29 -05001428 * Ok, it now shows up as a 96x.. run the 96x quirk by
1429 * hand in case it has already been processed.
1430 * (depends on link order, which is apparently not guaranteed)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001431 */
1432 dev->device = devid;
Mark M. Hoffman2f5c33b2007-01-08 22:11:29 -05001433 quirk_sis_96x_smbus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001434}
Andrew Morton652c5382007-11-21 15:07:13 -08001435DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001436DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001437
Linus Torvalds1da177e2005-04-16 15:20:36 -07001438
Bauke Jan Doumae5548e92006-02-28 21:44:36 +01001439/*
1440 * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
1441 * and MC97 modem controller are disabled when a second PCI soundcard is
1442 * present. This patch, tweaking the VT8237 ISA bridge, enables them.
1443 * -- bjd
1444 */
Alan Cox1597cac2006-12-04 15:14:45 -08001445static void asus_hides_ac97_lpc(struct pci_dev *dev)
Bauke Jan Doumae5548e92006-02-28 21:44:36 +01001446{
1447 u8 val;
1448 int asus_hides_ac97 = 0;
1449
1450 if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1451 if (dev->device == PCI_DEVICE_ID_VIA_8237)
1452 asus_hides_ac97 = 1;
1453 }
1454
1455 if (!asus_hides_ac97)
1456 return;
1457
1458 pci_read_config_byte(dev, 0x50, &val);
1459 if (val & 0xc0) {
1460 pci_write_config_byte(dev, 0x50, val & (~0xc0));
1461 pci_read_config_byte(dev, 0x50, &val);
1462 if (val & 0xc0)
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001463 dev_info(&dev->dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n", val);
Bauke Jan Doumae5548e92006-02-28 21:44:36 +01001464 else
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001465 dev_info(&dev->dev, "Enabled onboard AC97/MC97 devices\n");
Bauke Jan Doumae5548e92006-02-28 21:44:36 +01001466 }
1467}
Andrew Morton652c5382007-11-21 15:07:13 -08001468DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001469DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
Alan Cox1597cac2006-12-04 15:14:45 -08001470
Tejun Heo77967052006-08-19 03:54:39 +09001471#if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
Alan Cox15e0c692006-07-12 15:05:41 +01001472
1473/*
1474 * If we are using libata we can drive this chip properly but must
1475 * do this early on to make the additional device appear during
1476 * the PCI scanning.
1477 */
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001478static void quirk_jmicron_ata(struct pci_dev *pdev)
Alan Cox15e0c692006-07-12 15:05:41 +01001479{
Tejun Heoe34bb372007-02-26 20:24:03 +09001480 u32 conf1, conf5, class;
Alan Cox15e0c692006-07-12 15:05:41 +01001481 u8 hdr;
1482
1483 /* Only poke fn 0 */
1484 if (PCI_FUNC(pdev->devfn))
1485 return;
1486
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001487 pci_read_config_dword(pdev, 0x40, &conf1);
1488 pci_read_config_dword(pdev, 0x80, &conf5);
Alan Cox15e0c692006-07-12 15:05:41 +01001489
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001490 conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
1491 conf5 &= ~(1 << 24); /* Clear bit 24 */
Alan Cox15e0c692006-07-12 15:05:41 +01001492
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001493 switch (pdev->device) {
Tejun Heo4daedcf2010-06-03 11:57:04 +02001494 case PCI_DEVICE_ID_JMICRON_JMB360: /* SATA single port */
1495 case PCI_DEVICE_ID_JMICRON_JMB362: /* SATA dual ports */
Tejun Heo5b6ae5b2010-07-30 11:42:42 +02001496 case PCI_DEVICE_ID_JMICRON_JMB364: /* SATA dual ports */
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001497 /* The controller should be in single function ahci mode */
1498 conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
1499 break;
Alan Cox15e0c692006-07-12 15:05:41 +01001500
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001501 case PCI_DEVICE_ID_JMICRON_JMB365:
1502 case PCI_DEVICE_ID_JMICRON_JMB366:
1503 /* Redirect IDE second PATA port to the right spot */
1504 conf5 |= (1 << 24);
1505 /* Fall through */
1506 case PCI_DEVICE_ID_JMICRON_JMB361:
1507 case PCI_DEVICE_ID_JMICRON_JMB363:
Tejun Heo5b6ae5b2010-07-30 11:42:42 +02001508 case PCI_DEVICE_ID_JMICRON_JMB369:
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001509 /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
1510 /* Set the class codes correctly and then direct IDE 0 */
Tejun Heo3a9e3a52007-10-23 15:27:31 +09001511 conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001512 break;
1513
1514 case PCI_DEVICE_ID_JMICRON_JMB368:
1515 /* The controller should be in single function IDE mode */
1516 conf1 |= 0x00C00000; /* Set 22, 23 */
1517 break;
Alan Cox15e0c692006-07-12 15:05:41 +01001518 }
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001519
1520 pci_write_config_dword(pdev, 0x40, conf1);
1521 pci_write_config_dword(pdev, 0x80, conf5);
1522
1523 /* Update pdev accordingly */
1524 pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
1525 pdev->hdr_type = hdr & 0x7f;
1526 pdev->multifunction = !!(hdr & 0x80);
Tejun Heoe34bb372007-02-26 20:24:03 +09001527
1528 pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
1529 pdev->class = class >> 8;
Alan Cox15e0c692006-07-12 15:05:41 +01001530}
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001531DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1532DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
Tejun Heo4daedcf2010-06-03 11:57:04 +02001533DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001534DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
Tejun Heo5b6ae5b2010-07-30 11:42:42 +02001535DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001536DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1537DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1538DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
Tejun Heo5b6ae5b2010-07-30 11:42:42 +02001539DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001540DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1541DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
Tejun Heo4daedcf2010-06-03 11:57:04 +02001542DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001543DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
Tejun Heo5b6ae5b2010-07-30 11:42:42 +02001544DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001545DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1546DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1547DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
Tejun Heo5b6ae5b2010-07-30 11:42:42 +02001548DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
Alan Cox15e0c692006-07-12 15:05:41 +01001549
1550#endif
1551
Linus Torvalds1da177e2005-04-16 15:20:36 -07001552#ifdef CONFIG_X86_IO_APIC
1553static void __init quirk_alder_ioapic(struct pci_dev *pdev)
1554{
1555 int i;
1556
1557 if ((pdev->class >> 8) != 0xff00)
1558 return;
1559
1560 /* the first BAR is the location of the IO APIC...we must
1561 * not touch this (and it's already covered by the fixmap), so
1562 * forcibly insert it into the resource tree */
1563 if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
1564 insert_resource(&iomem_resource, &pdev->resource[0]);
1565
1566 /* The next five BARs all seem to be rubbish, so just clean
1567 * them out */
1568 for (i=1; i < 6; i++) {
1569 memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
1570 }
1571
1572}
Andrew Morton652c5382007-11-21 15:07:13 -08001573DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001574#endif
1575
Linus Torvalds1da177e2005-04-16 15:20:36 -07001576static void __devinit quirk_pcie_mch(struct pci_dev *pdev)
1577{
Eric W. Biederman0ba379e2009-09-06 21:48:35 -07001578 pci_msi_off(pdev);
1579 pdev->no_msi = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001580}
Andrew Morton652c5382007-11-21 15:07:13 -08001581DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch);
1582DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch);
1583DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001584
Kristen Accardi4602b882005-08-16 15:15:58 -07001585
1586/*
1587 * It's possible for the MSI to get corrupted if shpc and acpi
1588 * are used together on certain PXH-based systems.
1589 */
1590static void __devinit quirk_pcie_pxh(struct pci_dev *dev)
1591{
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08001592 pci_msi_off(dev);
Kristen Accardi4602b882005-08-16 15:15:58 -07001593 dev->no_msi = 1;
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001594 dev_warn(&dev->dev, "PXH quirk detected; SHPC device MSI disabled\n");
Kristen Accardi4602b882005-08-16 15:15:58 -07001595}
1596DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
1597DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
1598DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
1599DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
1600DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
1601
Kristen Carlson Accardiffadcc22006-07-12 08:59:00 -07001602/*
1603 * Some Intel PCI Express chipsets have trouble with downstream
1604 * device power management.
1605 */
1606static void quirk_intel_pcie_pm(struct pci_dev * dev)
1607{
1608 pci_pm_d3_delay = 120;
1609 dev->no_d1d2 = 1;
1610}
1611
1612DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
1613DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
1614DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
1615DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
1616DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
1617DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
1618DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
1619DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
1620DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
1621DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
1622DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
1623DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
1624DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
1625DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
1626DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
1627DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
1628DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
1629DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
1630DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
1631DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
1632DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
Kristen Accardi4602b882005-08-16 15:15:58 -07001633
Stefan Assmann426b3b82008-06-11 16:35:16 +02001634#ifdef CONFIG_X86_IO_APIC
1635/*
Stefan Assmanne1d3a902008-06-11 16:35:17 +02001636 * Boot interrupts on some chipsets cannot be turned off. For these chipsets,
1637 * remap the original interrupt in the linux kernel to the boot interrupt, so
1638 * that a PCI device's interrupt handler is installed on the boot interrupt
1639 * line instead.
1640 */
1641static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev *dev)
1642{
Stefan Assmann41b9eb22008-07-15 13:48:55 +02001643 if (noioapicquirk || noioapicreroute)
Stefan Assmanne1d3a902008-06-11 16:35:17 +02001644 return;
1645
1646 dev->irq_reroute_variant = INTEL_IRQ_REROUTE_VARIANT;
Bjorn Helgaasfdcdaf62009-09-14 14:36:41 -06001647 dev_info(&dev->dev, "rerouting interrupts for [%04x:%04x]\n",
1648 dev->vendor, dev->device);
Stefan Assmanne1d3a902008-06-11 16:35:17 +02001649}
Olaf Dabrunz88d1dce2008-07-08 15:59:48 +02001650DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
1651DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
1652DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
1653DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
1654DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
1655DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
1656DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
1657DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
1658DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
1659DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
1660DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
1661DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
1662DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
1663DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
1664DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
1665DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
Stefan Assmanne1d3a902008-06-11 16:35:17 +02001666
1667/*
Stefan Assmann426b3b82008-06-11 16:35:16 +02001668 * On some chipsets we can disable the generation of legacy INTx boot
1669 * interrupts.
1670 */
1671
1672/*
1673 * IO-APIC1 on 6300ESB generates boot interrupts, see intel order no
1674 * 300641-004US, section 5.7.3.
1675 */
1676#define INTEL_6300_IOAPIC_ABAR 0x40
1677#define INTEL_6300_DISABLE_BOOT_IRQ (1<<14)
1678
1679static void quirk_disable_intel_boot_interrupt(struct pci_dev *dev)
1680{
1681 u16 pci_config_word;
1682
1683 if (noioapicquirk)
1684 return;
1685
1686 pci_read_config_word(dev, INTEL_6300_IOAPIC_ABAR, &pci_config_word);
1687 pci_config_word |= INTEL_6300_DISABLE_BOOT_IRQ;
1688 pci_write_config_word(dev, INTEL_6300_IOAPIC_ABAR, pci_config_word);
1689
Bjorn Helgaasfdcdaf62009-09-14 14:36:41 -06001690 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1691 dev->vendor, dev->device);
Stefan Assmann426b3b82008-06-11 16:35:16 +02001692}
Olaf Dabrunz88d1dce2008-07-08 15:59:48 +02001693DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
1694DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
Olaf Dabrunz77251182008-07-08 15:59:47 +02001695
1696/*
1697 * disable boot interrupts on HT-1000
1698 */
1699#define BC_HT1000_FEATURE_REG 0x64
1700#define BC_HT1000_PIC_REGS_ENABLE (1<<0)
1701#define BC_HT1000_MAP_IDX 0xC00
1702#define BC_HT1000_MAP_DATA 0xC01
1703
1704static void quirk_disable_broadcom_boot_interrupt(struct pci_dev *dev)
1705{
1706 u32 pci_config_dword;
1707 u8 irq;
1708
1709 if (noioapicquirk)
1710 return;
1711
1712 pci_read_config_dword(dev, BC_HT1000_FEATURE_REG, &pci_config_dword);
1713 pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword |
1714 BC_HT1000_PIC_REGS_ENABLE);
1715
1716 for (irq = 0x10; irq < 0x10 + 32; irq++) {
1717 outb(irq, BC_HT1000_MAP_IDX);
1718 outb(0x00, BC_HT1000_MAP_DATA);
1719 }
1720
1721 pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword);
1722
Bjorn Helgaasfdcdaf62009-09-14 14:36:41 -06001723 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1724 dev->vendor, dev->device);
Olaf Dabrunz77251182008-07-08 15:59:47 +02001725}
Olaf Dabrunz88d1dce2008-07-08 15:59:48 +02001726DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
1727DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001728
1729/*
1730 * disable boot interrupts on AMD and ATI chipsets
1731 */
1732/*
1733 * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131
1734 * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode
1735 * (due to an erratum).
1736 */
1737#define AMD_813X_MISC 0x40
1738#define AMD_813X_NOIOAMODE (1<<0)
Stefan Assmann4fd8bdc2009-10-27 08:57:42 +01001739#define AMD_813X_REV_B1 0x12
Stefan Assmannbbe19442009-02-26 10:46:48 -08001740#define AMD_813X_REV_B2 0x13
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001741
1742static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev *dev)
1743{
1744 u32 pci_config_dword;
1745
1746 if (noioapicquirk)
1747 return;
Stefan Assmann4fd8bdc2009-10-27 08:57:42 +01001748 if ((dev->revision == AMD_813X_REV_B1) ||
1749 (dev->revision == AMD_813X_REV_B2))
Stefan Assmannbbe19442009-02-26 10:46:48 -08001750 return;
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001751
1752 pci_read_config_dword(dev, AMD_813X_MISC, &pci_config_dword);
1753 pci_config_dword &= ~AMD_813X_NOIOAMODE;
1754 pci_write_config_dword(dev, AMD_813X_MISC, pci_config_dword);
1755
Bjorn Helgaasfdcdaf62009-09-14 14:36:41 -06001756 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1757 dev->vendor, dev->device);
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001758}
Stefan Assmann4fd8bdc2009-10-27 08:57:42 +01001759DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1760DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1761DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1762DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001763
1764#define AMD_8111_PCI_IRQ_ROUTING 0x56
1765
1766static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev *dev)
1767{
1768 u16 pci_config_word;
1769
1770 if (noioapicquirk)
1771 return;
1772
1773 pci_read_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, &pci_config_word);
1774 if (!pci_config_word) {
Bjorn Helgaasfdcdaf62009-09-14 14:36:41 -06001775 dev_info(&dev->dev, "boot interrupts on device [%04x:%04x] "
1776 "already disabled\n", dev->vendor, dev->device);
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001777 return;
1778 }
1779 pci_write_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, 0);
Bjorn Helgaasfdcdaf62009-09-14 14:36:41 -06001780 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1781 dev->vendor, dev->device);
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001782}
Olaf Dabrunz88d1dce2008-07-08 15:59:48 +02001783DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
1784DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
Stefan Assmann426b3b82008-06-11 16:35:16 +02001785#endif /* CONFIG_X86_IO_APIC */
1786
Sergei Shtylyov33dced22007-02-07 18:18:45 +01001787/*
1788 * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
1789 * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
1790 * Re-allocate the region if needed...
1791 */
1792static void __init quirk_tc86c001_ide(struct pci_dev *dev)
1793{
1794 struct resource *r = &dev->resource[0];
1795
1796 if (r->start & 0x8) {
1797 r->start = 0;
1798 r->end = 0xf;
1799 }
1800}
1801DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
1802 PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
1803 quirk_tc86c001_ide);
1804
Linus Torvalds1da177e2005-04-16 15:20:36 -07001805static void __devinit quirk_netmos(struct pci_dev *dev)
1806{
1807 unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
1808 unsigned int num_serial = dev->subsystem_device & 0xf;
1809
1810 /*
1811 * These Netmos parts are multiport serial devices with optional
1812 * parallel ports. Even when parallel ports are present, they
1813 * are identified as class SERIAL, which means the serial driver
1814 * will claim them. To prevent this, mark them as class OTHER.
1815 * These combo devices should be claimed by parport_serial.
1816 *
1817 * The subdevice ID is of the form 0x00PS, where <P> is the number
1818 * of parallel ports and <S> is the number of serial ports.
1819 */
1820 switch (dev->device) {
Jiri Slaby4c9c1682008-12-08 16:19:14 +01001821 case PCI_DEVICE_ID_NETMOS_9835:
1822 /* Well, this rule doesn't hold for the following 9835 device */
1823 if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
1824 dev->subsystem_device == 0x0299)
1825 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001826 case PCI_DEVICE_ID_NETMOS_9735:
1827 case PCI_DEVICE_ID_NETMOS_9745:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001828 case PCI_DEVICE_ID_NETMOS_9845:
1829 case PCI_DEVICE_ID_NETMOS_9855:
1830 if ((dev->class >> 8) == PCI_CLASS_COMMUNICATION_SERIAL &&
1831 num_parallel) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001832 dev_info(&dev->dev, "Netmos %04x (%u parallel, "
Linus Torvalds1da177e2005-04-16 15:20:36 -07001833 "%u serial); changing class SERIAL to OTHER "
1834 "(use parport_serial)\n",
1835 dev->device, num_parallel, num_serial);
1836 dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
1837 (dev->class & 0xff);
1838 }
1839 }
1840}
1841DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID, quirk_netmos);
1842
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001843static void __devinit quirk_e100_interrupt(struct pci_dev *dev)
1844{
Ivan Kokshayskye64aecc2007-12-18 00:39:27 +03001845 u16 command, pmcsr;
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001846 u8 __iomem *csr;
1847 u8 cmd_hi;
Ivan Kokshayskye64aecc2007-12-18 00:39:27 +03001848 int pm;
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001849
1850 switch (dev->device) {
1851 /* PCI IDs taken from drivers/net/e100.c */
1852 case 0x1029:
1853 case 0x1030 ... 0x1034:
1854 case 0x1038 ... 0x103E:
1855 case 0x1050 ... 0x1057:
1856 case 0x1059:
1857 case 0x1064 ... 0x106B:
1858 case 0x1091 ... 0x1095:
1859 case 0x1209:
1860 case 0x1229:
1861 case 0x2449:
1862 case 0x2459:
1863 case 0x245D:
1864 case 0x27DC:
1865 break;
1866 default:
1867 return;
1868 }
1869
1870 /*
1871 * Some firmware hands off the e100 with interrupts enabled,
1872 * which can cause a flood of interrupts if packets are
1873 * received before the driver attaches to the device. So
1874 * disable all e100 interrupts here. The driver will
1875 * re-enable them when it's ready.
1876 */
1877 pci_read_config_word(dev, PCI_COMMAND, &command);
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001878
Benjamin Herrenschmidt1bef7dc2007-09-29 09:06:21 +10001879 if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001880 return;
1881
Ivan Kokshayskye64aecc2007-12-18 00:39:27 +03001882 /*
1883 * Check that the device is in the D0 power state. If it's not,
1884 * there is no point to look any further.
1885 */
1886 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
1887 if (pm) {
1888 pci_read_config_word(dev, pm + PCI_PM_CTRL, &pmcsr);
1889 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
1890 return;
1891 }
1892
Benjamin Herrenschmidt1bef7dc2007-09-29 09:06:21 +10001893 /* Convert from PCI bus to resource space. */
1894 csr = ioremap(pci_resource_start(dev, 0), 8);
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001895 if (!csr) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001896 dev_warn(&dev->dev, "Can't map e100 registers\n");
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001897 return;
1898 }
1899
1900 cmd_hi = readb(csr + 3);
1901 if (cmd_hi == 0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001902 dev_warn(&dev->dev, "Firmware left e100 interrupts enabled; "
1903 "disabling\n");
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001904 writeb(1, csr + 3);
1905 }
1906
1907 iounmap(csr);
1908}
Marian Balakowicz4e68fc92007-07-03 11:03:18 +02001909DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID, quirk_e100_interrupt);
Ivan Kokshayskya5312e22005-11-01 01:43:56 +03001910
Alexander Duyck649426e2009-03-05 13:57:28 -05001911/*
1912 * The 82575 and 82598 may experience data corruption issues when transitioning
1913 * out of L0S. To prevent this we need to disable L0S on the pci-e link
1914 */
1915static void __devinit quirk_disable_aspm_l0s(struct pci_dev *dev)
1916{
1917 dev_info(&dev->dev, "Disabling L0s\n");
1918 pci_disable_link_state(dev, PCIE_LINK_STATE_L0S);
1919}
1920DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a7, quirk_disable_aspm_l0s);
1921DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a9, quirk_disable_aspm_l0s);
1922DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10b6, quirk_disable_aspm_l0s);
1923DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c6, quirk_disable_aspm_l0s);
1924DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c7, quirk_disable_aspm_l0s);
1925DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c8, quirk_disable_aspm_l0s);
1926DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10d6, quirk_disable_aspm_l0s);
1927DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10db, quirk_disable_aspm_l0s);
1928DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10dd, quirk_disable_aspm_l0s);
1929DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10e1, quirk_disable_aspm_l0s);
1930DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10ec, quirk_disable_aspm_l0s);
1931DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f1, quirk_disable_aspm_l0s);
1932DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f4, quirk_disable_aspm_l0s);
1933DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1508, quirk_disable_aspm_l0s);
1934
Ivan Kokshayskya5312e22005-11-01 01:43:56 +03001935static void __devinit fixup_rev1_53c810(struct pci_dev* dev)
1936{
1937 /* rev 1 ncr53c810 chips don't set the class at all which means
1938 * they don't get their resources remapped. Fix that here.
1939 */
1940
1941 if (dev->class == PCI_CLASS_NOT_DEFINED) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001942 dev_info(&dev->dev, "NCR 53c810 rev 1 detected; setting PCI class\n");
Ivan Kokshayskya5312e22005-11-01 01:43:56 +03001943 dev->class = PCI_CLASS_STORAGE_SCSI;
1944 }
1945}
1946DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
1947
Daniel Yeisley9d265122005-12-05 07:06:43 -05001948/* Enable 1k I/O space granularity on the Intel P64H2 */
1949static void __devinit quirk_p64h2_1k_io(struct pci_dev *dev)
1950{
1951 u16 en1k;
1952 u8 io_base_lo, io_limit_lo;
1953 unsigned long base, limit;
1954 struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
1955
1956 pci_read_config_word(dev, 0x40, &en1k);
1957
1958 if (en1k & 0x200) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001959 dev_info(&dev->dev, "Enable I/O Space to 1KB granularity\n");
Daniel Yeisley9d265122005-12-05 07:06:43 -05001960
1961 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
1962 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
1963 base = (io_base_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
1964 limit = (io_limit_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
1965
1966 if (base <= limit) {
1967 res->start = base;
1968 res->end = limit + 0x3ff;
1969 }
1970 }
1971}
1972DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
1973
Daniel Yeisley15a260d2006-12-21 14:34:57 -05001974/* Fix the IOBL_ADR for 1k I/O space granularity on the Intel P64H2
1975 * The IOBL_ADR gets re-written to 4k boundaries in pci_setup_bridge()
1976 * in drivers/pci/setup-bus.c
1977 */
1978static void __devinit quirk_p64h2_1k_io_fix_iobl(struct pci_dev *dev)
1979{
1980 u16 en1k, iobl_adr, iobl_adr_1k;
1981 struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
1982
1983 pci_read_config_word(dev, 0x40, &en1k);
1984
1985 if (en1k & 0x200) {
1986 pci_read_config_word(dev, PCI_IO_BASE, &iobl_adr);
1987
1988 iobl_adr_1k = iobl_adr | (res->start >> 8) | (res->end & 0xfc00);
1989
1990 if (iobl_adr != iobl_adr_1k) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001991 dev_info(&dev->dev, "Fixing P64H2 IOBL_ADR from 0x%x to 0x%x for 1KB granularity\n",
Daniel Yeisley15a260d2006-12-21 14:34:57 -05001992 iobl_adr,iobl_adr_1k);
1993 pci_write_config_word(dev, PCI_IO_BASE, iobl_adr_1k);
1994 }
1995 }
1996}
1997DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io_fix_iobl);
1998
Brice Goglincf34a8e2006-06-13 14:35:42 -04001999/* Under some circumstances, AER is not linked with extended capabilities.
2000 * Force it to be linked by setting the corresponding control bit in the
2001 * config space.
2002 */
Alan Cox1597cac2006-12-04 15:14:45 -08002003static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
Brice Goglincf34a8e2006-06-13 14:35:42 -04002004{
2005 uint8_t b;
2006 if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
2007 if (!(b & 0x20)) {
2008 pci_write_config_byte(dev, 0xf41, b | 0x20);
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07002009 dev_info(&dev->dev,
2010 "Linking AER extended capability\n");
Brice Goglincf34a8e2006-06-13 14:35:42 -04002011 }
2012 }
2013}
2014DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2015 quirk_nvidia_ck804_pcie_aer_ext_cap);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02002016DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
Alan Cox1597cac2006-12-04 15:14:45 -08002017 quirk_nvidia_ck804_pcie_aer_ext_cap);
Brice Goglincf34a8e2006-06-13 14:35:42 -04002018
Tim Yamin53a9bf42007-11-01 23:14:54 +00002019static void __devinit quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
2020{
2021 /*
2022 * Disable PCI Bus Parking and PCI Master read caching on CX700
2023 * which causes unspecified timing errors with a VT6212L on the PCI
Tim Yaminca846392010-03-19 14:22:58 -07002024 * bus leading to USB2.0 packet loss.
2025 *
2026 * This quirk is only enabled if a second (on the external PCI bus)
2027 * VT6212L is found -- the CX700 core itself also contains a USB
2028 * host controller with the same PCI ID as the VT6212L.
Tim Yamin53a9bf42007-11-01 23:14:54 +00002029 */
2030
Tim Yaminca846392010-03-19 14:22:58 -07002031 /* Count VT6212L instances */
2032 struct pci_dev *p = pci_get_device(PCI_VENDOR_ID_VIA,
2033 PCI_DEVICE_ID_VIA_8235_USB_2, NULL);
Tim Yamin53a9bf42007-11-01 23:14:54 +00002034 uint8_t b;
Tim Yaminca846392010-03-19 14:22:58 -07002035
2036 /* p should contain the first (internal) VT6212L -- see if we have
2037 an external one by searching again */
2038 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235_USB_2, p);
2039 if (!p)
2040 return;
2041 pci_dev_put(p);
2042
Tim Yamin53a9bf42007-11-01 23:14:54 +00002043 if (pci_read_config_byte(dev, 0x76, &b) == 0) {
2044 if (b & 0x40) {
2045 /* Turn off PCI Bus Parking */
2046 pci_write_config_byte(dev, 0x76, b ^ 0x40);
2047
Tim Yaminbc043272008-03-30 20:58:59 +01002048 dev_info(&dev->dev,
2049 "Disabling VIA CX700 PCI parking\n");
2050 }
2051 }
2052
2053 if (pci_read_config_byte(dev, 0x72, &b) == 0) {
2054 if (b != 0) {
Tim Yamin53a9bf42007-11-01 23:14:54 +00002055 /* Turn off PCI Master read caching */
2056 pci_write_config_byte(dev, 0x72, 0x0);
Tim Yaminbc043272008-03-30 20:58:59 +01002057
2058 /* Set PCI Master Bus time-out to "1x16 PCLK" */
Tim Yamin53a9bf42007-11-01 23:14:54 +00002059 pci_write_config_byte(dev, 0x75, 0x1);
Tim Yaminbc043272008-03-30 20:58:59 +01002060
2061 /* Disable "Read FIFO Timer" */
Tim Yamin53a9bf42007-11-01 23:14:54 +00002062 pci_write_config_byte(dev, 0x77, 0x0);
2063
Bjorn Helgaasd6505a52008-02-29 16:12:18 -07002064 dev_info(&dev->dev,
Tim Yaminbc043272008-03-30 20:58:59 +01002065 "Disabling VIA CX700 PCI caching\n");
Tim Yamin53a9bf42007-11-01 23:14:54 +00002066 }
2067 }
2068}
Tim Yaminca846392010-03-19 14:22:58 -07002069DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
Tim Yamin53a9bf42007-11-01 23:14:54 +00002070
Benjamin Li99cb233d2008-07-02 10:59:04 -07002071/*
2072 * For Broadcom 5706, 5708, 5709 rev. A nics, any read beyond the
2073 * VPD end tag will hang the device. This problem was initially
2074 * observed when a vpd entry was created in sysfs
2075 * ('/sys/bus/pci/devices/<id>/vpd'). A read to this sysfs entry
2076 * will dump 32k of data. Reading a full 32k will cause an access
2077 * beyond the VPD end tag causing the device to hang. Once the device
2078 * is hung, the bnx2 driver will not be able to reset the device.
2079 * We believe that it is legal to read beyond the end tag and
2080 * therefore the solution is to limit the read/write length.
2081 */
2082static void __devinit quirk_brcm_570x_limit_vpd(struct pci_dev *dev)
2083{
Eric Dumazet9d82d8e2008-07-31 20:27:31 +02002084 /*
Dean Hildebrand35405f22008-08-07 17:31:45 -07002085 * Only disable the VPD capability for 5706, 5706S, 5708,
2086 * 5708S and 5709 rev. A
Eric Dumazet9d82d8e2008-07-31 20:27:31 +02002087 */
Benjamin Li99cb233d2008-07-02 10:59:04 -07002088 if ((dev->device == PCI_DEVICE_ID_NX2_5706) ||
Dean Hildebrand35405f22008-08-07 17:31:45 -07002089 (dev->device == PCI_DEVICE_ID_NX2_5706S) ||
Benjamin Li99cb233d2008-07-02 10:59:04 -07002090 (dev->device == PCI_DEVICE_ID_NX2_5708) ||
Eric Dumazet9d82d8e2008-07-31 20:27:31 +02002091 (dev->device == PCI_DEVICE_ID_NX2_5708S) ||
Benjamin Li99cb233d2008-07-02 10:59:04 -07002092 ((dev->device == PCI_DEVICE_ID_NX2_5709) &&
2093 (dev->revision & 0xf0) == 0x0)) {
2094 if (dev->vpd)
2095 dev->vpd->len = 0x80;
2096 }
2097}
2098
Yu Zhaobffadff2008-10-28 14:44:11 +08002099DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2100 PCI_DEVICE_ID_NX2_5706,
2101 quirk_brcm_570x_limit_vpd);
2102DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2103 PCI_DEVICE_ID_NX2_5706S,
2104 quirk_brcm_570x_limit_vpd);
2105DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2106 PCI_DEVICE_ID_NX2_5708,
2107 quirk_brcm_570x_limit_vpd);
2108DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2109 PCI_DEVICE_ID_NX2_5708S,
2110 quirk_brcm_570x_limit_vpd);
2111DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2112 PCI_DEVICE_ID_NX2_5709,
2113 quirk_brcm_570x_limit_vpd);
2114DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2115 PCI_DEVICE_ID_NX2_5709S,
2116 quirk_brcm_570x_limit_vpd);
Benjamin Li99cb233d2008-07-02 10:59:04 -07002117
Michal Miroslaw26c56dc2009-05-12 13:49:26 -07002118/* Originally in EDAC sources for i82875P:
2119 * Intel tells BIOS developers to hide device 6 which
2120 * configures the overflow device access containing
2121 * the DRBs - this is where we expose device 6.
2122 * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm
2123 */
2124static void __devinit quirk_unhide_mch_dev6(struct pci_dev *dev)
2125{
2126 u8 reg;
2127
2128 if (pci_read_config_byte(dev, 0xF4, &reg) == 0 && !(reg & 0x02)) {
2129 dev_info(&dev->dev, "Enabling MCH 'Overflow' Device\n");
2130 pci_write_config_byte(dev, 0xF4, reg | 0x02);
2131 }
2132}
2133
2134DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB,
2135 quirk_unhide_mch_dev6);
2136DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB,
2137 quirk_unhide_mch_dev6);
2138
2139
Brice Goglin3f79e102006-08-31 01:54:56 -04002140#ifdef CONFIG_PCI_MSI
Tejun Heoebdf7d32007-05-31 00:40:48 -07002141/* Some chipsets do not support MSI. We cannot easily rely on setting
2142 * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
2143 * some other busses controlled by the chipset even if Linux is not
2144 * aware of it. Instead of setting the flag on all busses in the
2145 * machine, simply disable MSI globally.
Brice Goglin3f79e102006-08-31 01:54:56 -04002146 */
Tejun Heoebdf7d32007-05-31 00:40:48 -07002147static void __init quirk_disable_all_msi(struct pci_dev *dev)
Brice Goglin3f79e102006-08-31 01:54:56 -04002148{
Michael Ellerman88187df2007-01-25 19:34:07 +11002149 pci_no_msi();
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07002150 dev_warn(&dev->dev, "MSI quirk detected; MSI disabled\n");
Brice Goglin3f79e102006-08-31 01:54:56 -04002151}
Tejun Heoebdf7d32007-05-31 00:40:48 -07002152DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
2153DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
2154DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
Tejun Heo66d715c2008-07-04 09:59:32 -07002155DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi);
Jay Cliburn184b8122007-05-26 17:01:04 -05002156DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
Thomas Renninger162dedd2009-04-03 06:34:00 -07002157DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3364, quirk_disable_all_msi);
Tejun Heo549e1562010-05-23 10:22:55 +02002158DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8380_0, quirk_disable_all_msi);
Brice Goglin3f79e102006-08-31 01:54:56 -04002159
2160/* Disable MSI on chipsets that are known to not support it */
2161static void __devinit quirk_disable_msi(struct pci_dev *dev)
2162{
2163 if (dev->subordinate) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07002164 dev_warn(&dev->dev, "MSI quirk detected; "
2165 "subordinate MSI disabled\n");
Brice Goglin3f79e102006-08-31 01:54:56 -04002166 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2167 }
2168}
2169DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
Matthew Wilcox134b3452010-03-24 07:11:01 -06002170DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0xa238, quirk_disable_msi);
Alex Deucher9313ff42010-05-18 10:42:53 -04002171DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x5a3f, quirk_disable_msi);
Brice Goglin6397c752006-08-31 01:55:32 -04002172
Clemens Ladischaff61362010-05-26 12:21:10 +02002173/*
2174 * The APC bridge device in AMD 780 family northbridges has some random
2175 * OEM subsystem ID in its vendor ID register (erratum 18), so instead
2176 * we use the possible vendor/device IDs of the host bridge for the
2177 * declared quirk, and search for the APC bridge by slot number.
2178 */
2179static void __devinit quirk_amd_780_apc_msi(struct pci_dev *host_bridge)
2180{
2181 struct pci_dev *apc_bridge;
2182
2183 apc_bridge = pci_get_slot(host_bridge->bus, PCI_DEVFN(1, 0));
2184 if (apc_bridge) {
2185 if (apc_bridge->device == 0x9602)
2186 quirk_disable_msi(apc_bridge);
2187 pci_dev_put(apc_bridge);
2188 }
2189}
2190DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9600, quirk_amd_780_apc_msi);
2191DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9601, quirk_amd_780_apc_msi);
2192
Brice Goglin6397c752006-08-31 01:55:32 -04002193/* Go through the list of Hypertransport capabilities and
2194 * return 1 if a HT MSI capability is found and enabled */
2195static int __devinit msi_ht_cap_enabled(struct pci_dev *dev)
2196{
Michael Ellerman7a380502006-11-22 18:26:21 +11002197 int pos, ttl = 48;
2198
2199 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2200 while (pos && ttl--) {
2201 u8 flags;
2202
2203 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2204 &flags) == 0)
2205 {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07002206 dev_info(&dev->dev, "Found %s HT MSI Mapping\n",
Michael Ellerman7a380502006-11-22 18:26:21 +11002207 flags & HT_MSI_FLAGS_ENABLE ?
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07002208 "enabled" : "disabled");
Michael Ellerman7a380502006-11-22 18:26:21 +11002209 return (flags & HT_MSI_FLAGS_ENABLE) != 0;
Brice Goglin6397c752006-08-31 01:55:32 -04002210 }
Michael Ellerman7a380502006-11-22 18:26:21 +11002211
2212 pos = pci_find_next_ht_capability(dev, pos,
2213 HT_CAPTYPE_MSI_MAPPING);
Brice Goglin6397c752006-08-31 01:55:32 -04002214 }
2215 return 0;
2216}
2217
2218/* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
2219static void __devinit quirk_msi_ht_cap(struct pci_dev *dev)
2220{
2221 if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07002222 dev_warn(&dev->dev, "MSI quirk detected; "
2223 "subordinate MSI disabled\n");
Brice Goglin6397c752006-08-31 01:55:32 -04002224 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2225 }
2226}
2227DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
2228 quirk_msi_ht_cap);
Sebastien Dugue6bae1d92007-12-13 16:09:25 -08002229
Brice Goglin6397c752006-08-31 01:55:32 -04002230/* The nVidia CK804 chipset may have 2 HT MSI mappings.
2231 * MSI are supported if the MSI capability set in any of these mappings.
2232 */
2233static void __devinit quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
2234{
2235 struct pci_dev *pdev;
2236
2237 if (!dev->subordinate)
2238 return;
2239
2240 /* check HT MSI cap on this chipset and the root one.
2241 * a single one having MSI is enough to be sure that MSI are supported.
2242 */
Alan Cox11f242f2006-10-10 14:39:00 -07002243 pdev = pci_get_slot(dev->bus, 0);
Jesper Juhl9ac0ce82006-12-04 15:14:48 -08002244 if (!pdev)
2245 return;
David Rientjes0c875c22006-12-03 11:55:34 -08002246 if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07002247 dev_warn(&dev->dev, "MSI quirk detected; "
2248 "subordinate MSI disabled\n");
Brice Goglin6397c752006-08-31 01:55:32 -04002249 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2250 }
Alan Cox11f242f2006-10-10 14:39:00 -07002251 pci_dev_put(pdev);
Brice Goglin6397c752006-08-31 01:55:32 -04002252}
2253DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2254 quirk_nvidia_ck804_msi_ht_cap);
David Millerba698ad2007-10-25 01:16:30 -07002255
Bjorn Helgaas415b6d02008-02-29 16:04:39 -07002256/* Force enable MSI mapping capability on HT bridges */
2257static void __devinit ht_enable_msi_mapping(struct pci_dev *dev)
Peer Chen9dc625e2008-02-04 23:50:13 -08002258{
2259 int pos, ttl = 48;
2260
2261 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2262 while (pos && ttl--) {
2263 u8 flags;
2264
2265 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2266 &flags) == 0) {
2267 dev_info(&dev->dev, "Enabling HT MSI Mapping\n");
2268
2269 pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2270 flags | HT_MSI_FLAGS_ENABLE);
2271 }
2272 pos = pci_find_next_ht_capability(dev, pos,
2273 HT_CAPTYPE_MSI_MAPPING);
2274 }
2275}
Bjorn Helgaas415b6d02008-02-29 16:04:39 -07002276DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
2277 PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
2278 ht_enable_msi_mapping);
Peer Chen9dc625e2008-02-04 23:50:13 -08002279
Yinghai Lue0ae4f52009-02-17 20:40:09 -08002280DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE,
2281 ht_enable_msi_mapping);
2282
Ben Hutchingse4146bb2010-05-16 02:28:49 +01002283/* The P5N32-SLI motherboards from Asus have a problem with msi
Andreas Petlund75e07fc2008-11-20 20:42:25 -08002284 * for the MCP55 NIC. It is not yet determined whether the msi problem
2285 * also affects other devices. As for now, turn off msi for this device.
2286 */
2287static void __devinit nvenet_msi_disable(struct pci_dev *dev)
2288{
Ben Hutchingse4146bb2010-05-16 02:28:49 +01002289 if (dmi_name_in_vendors("P5N32-SLI PREMIUM") ||
2290 dmi_name_in_vendors("P5N32-E SLI")) {
Andreas Petlund75e07fc2008-11-20 20:42:25 -08002291 dev_info(&dev->dev,
Ben Hutchingse4146bb2010-05-16 02:28:49 +01002292 "Disabling msi for MCP55 NIC on P5N32-SLI\n");
Andreas Petlund75e07fc2008-11-20 20:42:25 -08002293 dev->no_msi = 1;
2294 }
2295}
2296DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2297 PCI_DEVICE_ID_NVIDIA_NVENET_15,
2298 nvenet_msi_disable);
2299
Neil Horman66db60e2010-09-21 13:54:39 -04002300/*
2301 * Some versions of the MCP55 bridge from nvidia have a legacy irq routing
2302 * config register. This register controls the routing of legacy interrupts
2303 * from devices that route through the MCP55. If this register is misprogramed
2304 * interrupts are only sent to the bsp, unlike conventional systems where the
2305 * irq is broadxast to all online cpus. Not having this register set
2306 * properly prevents kdump from booting up properly, so lets make sure that
2307 * we have it set correctly.
2308 * Note this is an undocumented register.
2309 */
2310static void __devinit nvbridge_check_legacy_irq_routing(struct pci_dev *dev)
2311{
2312 u32 cfg;
2313
2314 pci_read_config_dword(dev, 0x74, &cfg);
2315
2316 if (cfg & ((1 << 2) | (1 << 15))) {
2317 printk(KERN_INFO "Rewriting irq routing register on MCP55\n");
2318 cfg &= ~((1 << 2) | (1 << 15));
2319 pci_write_config_dword(dev, 0x74, cfg);
2320 }
2321}
2322
2323DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2324 PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V0,
2325 nvbridge_check_legacy_irq_routing);
2326
2327DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2328 PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V4,
2329 nvbridge_check_legacy_irq_routing);
2330
Yinghai Lude745302009-03-20 19:29:41 -07002331static int __devinit ht_check_msi_mapping(struct pci_dev *dev)
2332{
2333 int pos, ttl = 48;
2334 int found = 0;
2335
2336 /* check if there is HT MSI cap or enabled on this device */
2337 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2338 while (pos && ttl--) {
2339 u8 flags;
2340
2341 if (found < 1)
2342 found = 1;
2343 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2344 &flags) == 0) {
2345 if (flags & HT_MSI_FLAGS_ENABLE) {
2346 if (found < 2) {
2347 found = 2;
2348 break;
2349 }
2350 }
2351 }
2352 pos = pci_find_next_ht_capability(dev, pos,
2353 HT_CAPTYPE_MSI_MAPPING);
2354 }
2355
2356 return found;
2357}
2358
2359static int __devinit host_bridge_with_leaf(struct pci_dev *host_bridge)
2360{
2361 struct pci_dev *dev;
2362 int pos;
2363 int i, dev_no;
2364 int found = 0;
2365
2366 dev_no = host_bridge->devfn >> 3;
2367 for (i = dev_no + 1; i < 0x20; i++) {
2368 dev = pci_get_slot(host_bridge->bus, PCI_DEVFN(i, 0));
2369 if (!dev)
2370 continue;
2371
2372 /* found next host bridge ?*/
2373 pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
2374 if (pos != 0) {
2375 pci_dev_put(dev);
2376 break;
2377 }
2378
2379 if (ht_check_msi_mapping(dev)) {
2380 found = 1;
2381 pci_dev_put(dev);
2382 break;
2383 }
2384 pci_dev_put(dev);
2385 }
2386
2387 return found;
2388}
2389
Yinghai Lueeafda72009-03-29 12:30:05 -07002390#define PCI_HT_CAP_SLAVE_CTRL0 4 /* link control */
2391#define PCI_HT_CAP_SLAVE_CTRL1 8 /* link control to */
2392
2393static int __devinit is_end_of_ht_chain(struct pci_dev *dev)
2394{
2395 int pos, ctrl_off;
2396 int end = 0;
2397 u16 flags, ctrl;
2398
2399 pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
2400
2401 if (!pos)
2402 goto out;
2403
2404 pci_read_config_word(dev, pos + PCI_CAP_FLAGS, &flags);
2405
2406 ctrl_off = ((flags >> 10) & 1) ?
2407 PCI_HT_CAP_SLAVE_CTRL0 : PCI_HT_CAP_SLAVE_CTRL1;
2408 pci_read_config_word(dev, pos + ctrl_off, &ctrl);
2409
2410 if (ctrl & (1 << 6))
2411 end = 1;
2412
2413out:
2414 return end;
2415}
2416
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002417static void __devinit nv_ht_enable_msi_mapping(struct pci_dev *dev)
2418{
2419 struct pci_dev *host_bridge;
2420 int pos;
2421 int i, dev_no;
2422 int found = 0;
2423
2424 dev_no = dev->devfn >> 3;
2425 for (i = dev_no; i >= 0; i--) {
2426 host_bridge = pci_get_slot(dev->bus, PCI_DEVFN(i, 0));
2427 if (!host_bridge)
2428 continue;
2429
2430 pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2431 if (pos != 0) {
2432 found = 1;
2433 break;
2434 }
2435 pci_dev_put(host_bridge);
2436 }
2437
2438 if (!found)
2439 return;
2440
Yinghai Lueeafda72009-03-29 12:30:05 -07002441 /* don't enable end_device/host_bridge with leaf directly here */
2442 if (host_bridge == dev && is_end_of_ht_chain(host_bridge) &&
2443 host_bridge_with_leaf(host_bridge))
Yinghai Lude745302009-03-20 19:29:41 -07002444 goto out;
2445
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002446 /* root did that ! */
2447 if (msi_ht_cap_enabled(host_bridge))
2448 goto out;
2449
2450 ht_enable_msi_mapping(dev);
2451
2452out:
2453 pci_dev_put(host_bridge);
2454}
2455
2456static void __devinit ht_disable_msi_mapping(struct pci_dev *dev)
2457{
2458 int pos, ttl = 48;
2459
2460 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2461 while (pos && ttl--) {
2462 u8 flags;
2463
2464 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2465 &flags) == 0) {
Prakash Punnoor6a958d52009-03-06 10:10:35 +01002466 dev_info(&dev->dev, "Disabling HT MSI Mapping\n");
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002467
2468 pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2469 flags & ~HT_MSI_FLAGS_ENABLE);
2470 }
2471 pos = pci_find_next_ht_capability(dev, pos,
2472 HT_CAPTYPE_MSI_MAPPING);
2473 }
2474}
2475
Yinghai Lude745302009-03-20 19:29:41 -07002476static void __devinit __nv_msi_ht_cap_quirk(struct pci_dev *dev, int all)
Peer Chen9dc625e2008-02-04 23:50:13 -08002477{
2478 struct pci_dev *host_bridge;
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002479 int pos;
2480 int found;
2481
Rafael J. Wysocki3d2a5312010-07-23 22:19:55 +02002482 if (!pci_msi_enabled())
2483 return;
2484
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002485 /* check if there is HT MSI cap or enabled on this device */
2486 found = ht_check_msi_mapping(dev);
2487
2488 /* no HT MSI CAP */
2489 if (found == 0)
2490 return;
Peer Chen9dc625e2008-02-04 23:50:13 -08002491
2492 /*
2493 * HT MSI mapping should be disabled on devices that are below
2494 * a non-Hypertransport host bridge. Locate the host bridge...
2495 */
2496 host_bridge = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
2497 if (host_bridge == NULL) {
2498 dev_warn(&dev->dev,
2499 "nv_msi_ht_cap_quirk didn't locate host bridge\n");
2500 return;
2501 }
2502
2503 pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2504 if (pos != 0) {
2505 /* Host bridge is to HT */
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002506 if (found == 1) {
2507 /* it is not enabled, try to enable it */
Yinghai Lude745302009-03-20 19:29:41 -07002508 if (all)
2509 ht_enable_msi_mapping(dev);
2510 else
2511 nv_ht_enable_msi_mapping(dev);
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002512 }
Peer Chen9dc625e2008-02-04 23:50:13 -08002513 return;
2514 }
2515
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002516 /* HT MSI is not enabled */
2517 if (found == 1)
2518 return;
Peer Chen9dc625e2008-02-04 23:50:13 -08002519
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002520 /* Host bridge is not to HT, disable HT MSI mapping on this device */
2521 ht_disable_msi_mapping(dev);
Peer Chen9dc625e2008-02-04 23:50:13 -08002522}
Yinghai Lude745302009-03-20 19:29:41 -07002523
2524static void __devinit nv_msi_ht_cap_quirk_all(struct pci_dev *dev)
2525{
2526 return __nv_msi_ht_cap_quirk(dev, 1);
2527}
2528
2529static void __devinit nv_msi_ht_cap_quirk_leaf(struct pci_dev *dev)
2530{
2531 return __nv_msi_ht_cap_quirk(dev, 0);
2532}
2533
2534DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
Tejun Heo6dab62e2009-07-21 16:08:43 -07002535DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
Yinghai Lude745302009-03-20 19:29:41 -07002536
2537DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
Tejun Heo6dab62e2009-07-21 16:08:43 -07002538DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
Peer Chen9dc625e2008-02-04 23:50:13 -08002539
David Millerba698ad2007-10-25 01:16:30 -07002540static void __devinit quirk_msi_intx_disable_bug(struct pci_dev *dev)
2541{
2542 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2543}
Shane Huang4600c9d2008-01-25 15:46:24 +09002544static void __devinit quirk_msi_intx_disable_ati_bug(struct pci_dev *dev)
2545{
2546 struct pci_dev *p;
2547
2548 /* SB700 MSI issue will be fixed at HW level from revision A21,
2549 * we need check PCI REVISION ID of SMBus controller to get SB700
2550 * revision.
2551 */
2552 p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS,
2553 NULL);
2554 if (!p)
2555 return;
2556
2557 if ((p->revision < 0x3B) && (p->revision >= 0x30))
2558 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2559 pci_dev_put(p);
2560}
David Millerba698ad2007-10-25 01:16:30 -07002561DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2562 PCI_DEVICE_ID_TIGON3_5780,
2563 quirk_msi_intx_disable_bug);
2564DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2565 PCI_DEVICE_ID_TIGON3_5780S,
2566 quirk_msi_intx_disable_bug);
2567DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2568 PCI_DEVICE_ID_TIGON3_5714,
2569 quirk_msi_intx_disable_bug);
2570DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2571 PCI_DEVICE_ID_TIGON3_5714S,
2572 quirk_msi_intx_disable_bug);
2573DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2574 PCI_DEVICE_ID_TIGON3_5715,
2575 quirk_msi_intx_disable_bug);
2576DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2577 PCI_DEVICE_ID_TIGON3_5715S,
2578 quirk_msi_intx_disable_bug);
2579
David Millerbc38b412007-10-25 01:16:52 -07002580DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
Shane Huang4600c9d2008-01-25 15:46:24 +09002581 quirk_msi_intx_disable_ati_bug);
David Millerbc38b412007-10-25 01:16:52 -07002582DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
Shane Huang4600c9d2008-01-25 15:46:24 +09002583 quirk_msi_intx_disable_ati_bug);
David Millerbc38b412007-10-25 01:16:52 -07002584DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
Shane Huang4600c9d2008-01-25 15:46:24 +09002585 quirk_msi_intx_disable_ati_bug);
David Millerbc38b412007-10-25 01:16:52 -07002586DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
Shane Huang4600c9d2008-01-25 15:46:24 +09002587 quirk_msi_intx_disable_ati_bug);
David Millerbc38b412007-10-25 01:16:52 -07002588DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
Shane Huang4600c9d2008-01-25 15:46:24 +09002589 quirk_msi_intx_disable_ati_bug);
David Millerbc38b412007-10-25 01:16:52 -07002590
2591DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
2592 quirk_msi_intx_disable_bug);
2593DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
2594 quirk_msi_intx_disable_bug);
2595DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
2596 quirk_msi_intx_disable_bug);
2597
Brice Goglin3f79e102006-08-31 01:54:56 -04002598#endif /* CONFIG_PCI_MSI */
Thomas Petazzoni3d137312008-08-19 10:28:24 +02002599
Yu Zhao7eb93b12009-04-03 15:18:11 +08002600#ifdef CONFIG_PCI_IOV
2601
2602/*
2603 * For Intel 82576 SR-IOV NIC, if BIOS doesn't allocate resources for the
2604 * SR-IOV BARs, zero the Flash BAR and program the SR-IOV BARs to use the
2605 * old Flash Memory Space.
2606 */
2607static void __devinit quirk_i82576_sriov(struct pci_dev *dev)
2608{
2609 int pos, flags;
2610 u32 bar, start, size;
2611
2612 if (PAGE_SIZE > 0x10000)
2613 return;
2614
2615 flags = pci_resource_flags(dev, 0);
2616 if ((flags & PCI_BASE_ADDRESS_SPACE) !=
2617 PCI_BASE_ADDRESS_SPACE_MEMORY ||
2618 (flags & PCI_BASE_ADDRESS_MEM_TYPE_MASK) !=
2619 PCI_BASE_ADDRESS_MEM_TYPE_32)
2620 return;
2621
2622 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_SRIOV);
2623 if (!pos)
2624 return;
2625
2626 pci_read_config_dword(dev, pos + PCI_SRIOV_BAR, &bar);
2627 if (bar & PCI_BASE_ADDRESS_MEM_MASK)
2628 return;
2629
2630 start = pci_resource_start(dev, 1);
2631 size = pci_resource_len(dev, 1);
2632 if (!start || size != 0x400000 || start & (size - 1))
2633 return;
2634
2635 pci_resource_flags(dev, 1) = 0;
2636 pci_write_config_dword(dev, PCI_BASE_ADDRESS_1, 0);
2637 pci_write_config_dword(dev, pos + PCI_SRIOV_BAR, start);
2638 pci_write_config_dword(dev, pos + PCI_SRIOV_BAR + 12, start + size / 2);
2639
2640 dev_info(&dev->dev, "use Flash Memory Space for SR-IOV BARs\n");
2641}
2642DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x10c9, quirk_i82576_sriov);
2643DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x10e6, quirk_i82576_sriov);
2644DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x10e7, quirk_i82576_sriov);
Alexander Duyckdcb4ea22009-05-06 10:25:42 +00002645DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x10e8, quirk_i82576_sriov);
2646DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x150a, quirk_i82576_sriov);
Alexander Duyck6f1186b2009-08-13 16:57:49 -07002647DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x150d, quirk_i82576_sriov);
Alexander Duyck7a0deb62010-02-19 17:57:46 +00002648DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1518, quirk_i82576_sriov);
Yu Zhao7eb93b12009-04-03 15:18:11 +08002649
2650#endif /* CONFIG_PCI_IOV */
2651
Felix Radensky33223402010-03-28 16:02:02 +03002652/* Allow manual resource allocation for PCI hotplug bridges
2653 * via pci=hpmemsize=nnM and pci=hpiosize=nnM parameters. For
2654 * some PCI-PCI hotplug bridges, like PLX 6254 (former HINT HB6),
2655 * kernel fails to allocate resources when hotplug device is
2656 * inserted and PCI bus is rescanned.
2657 */
2658static void __devinit quirk_hotplug_bridge(struct pci_dev *dev)
2659{
2660 dev->is_hotplug_bridge = 1;
2661}
2662
2663DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_HINT, 0x0020, quirk_hotplug_bridge);
2664
Maxim Levitsky03cd8f72010-03-05 13:43:20 -08002665/*
2666 * This is a quirk for the Ricoh MMC controller found as a part of
2667 * some mulifunction chips.
2668
2669 * This is very similiar and based on the ricoh_mmc driver written by
2670 * Philip Langdale. Thank you for these magic sequences.
2671 *
2672 * These chips implement the four main memory card controllers (SD, MMC, MS, xD)
2673 * and one or both of cardbus or firewire.
2674 *
2675 * It happens that they implement SD and MMC
2676 * support as separate controllers (and PCI functions). The linux SDHCI
2677 * driver supports MMC cards but the chip detects MMC cards in hardware
2678 * and directs them to the MMC controller - so the SDHCI driver never sees
2679 * them.
2680 *
2681 * To get around this, we must disable the useless MMC controller.
2682 * At that point, the SDHCI controller will start seeing them
2683 * It seems to be the case that the relevant PCI registers to deactivate the
2684 * MMC controller live on PCI function 0, which might be the cardbus controller
2685 * or the firewire controller, depending on the particular chip in question
2686 *
2687 * This has to be done early, because as soon as we disable the MMC controller
2688 * other pci functions shift up one level, e.g. function #2 becomes function
2689 * #1, and this will confuse the pci core.
2690 */
2691
2692#ifdef CONFIG_MMC_RICOH_MMC
2693static void ricoh_mmc_fixup_rl5c476(struct pci_dev *dev)
2694{
2695 /* disable via cardbus interface */
2696 u8 write_enable;
2697 u8 write_target;
2698 u8 disable;
2699
2700 /* disable must be done via function #0 */
2701 if (PCI_FUNC(dev->devfn))
2702 return;
2703
2704 pci_read_config_byte(dev, 0xB7, &disable);
2705 if (disable & 0x02)
2706 return;
2707
2708 pci_read_config_byte(dev, 0x8E, &write_enable);
2709 pci_write_config_byte(dev, 0x8E, 0xAA);
2710 pci_read_config_byte(dev, 0x8D, &write_target);
2711 pci_write_config_byte(dev, 0x8D, 0xB7);
2712 pci_write_config_byte(dev, 0xB7, disable | 0x02);
2713 pci_write_config_byte(dev, 0x8E, write_enable);
2714 pci_write_config_byte(dev, 0x8D, write_target);
2715
2716 dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via cardbus function)\n");
2717 dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
2718}
2719DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
2720DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
2721
2722static void ricoh_mmc_fixup_r5c832(struct pci_dev *dev)
2723{
2724 /* disable via firewire interface */
2725 u8 write_enable;
2726 u8 disable;
2727
2728 /* disable must be done via function #0 */
2729 if (PCI_FUNC(dev->devfn))
2730 return;
2731
2732 pci_read_config_byte(dev, 0xCB, &disable);
2733
2734 if (disable & 0x02)
2735 return;
2736
2737 pci_read_config_byte(dev, 0xCA, &write_enable);
2738 pci_write_config_byte(dev, 0xCA, 0x57);
2739 pci_write_config_byte(dev, 0xCB, disable | 0x02);
2740 pci_write_config_byte(dev, 0xCA, write_enable);
2741
2742 dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via firewire function)\n");
2743 dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
2744}
2745DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
2746DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
2747#endif /*CONFIG_MMC_RICOH_MMC*/
2748
2749
Jesse Barnesbfb0f332008-10-27 17:50:21 -07002750static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f,
2751 struct pci_fixup *end)
Thomas Petazzoni3d137312008-08-19 10:28:24 +02002752{
2753 while (f < end) {
2754 if ((f->vendor == dev->vendor || f->vendor == (u16) PCI_ANY_ID) &&
Jesse Barnesbfb0f332008-10-27 17:50:21 -07002755 (f->device == dev->device || f->device == (u16) PCI_ANY_ID)) {
Yinghai Luc9bbb4a2008-09-24 19:04:33 -07002756 dev_dbg(&dev->dev, "calling %pF\n", f->hook);
Thomas Petazzoni3d137312008-08-19 10:28:24 +02002757 f->hook(dev);
2758 }
2759 f++;
2760 }
2761}
2762
2763extern struct pci_fixup __start_pci_fixups_early[];
2764extern struct pci_fixup __end_pci_fixups_early[];
2765extern struct pci_fixup __start_pci_fixups_header[];
2766extern struct pci_fixup __end_pci_fixups_header[];
2767extern struct pci_fixup __start_pci_fixups_final[];
2768extern struct pci_fixup __end_pci_fixups_final[];
2769extern struct pci_fixup __start_pci_fixups_enable[];
2770extern struct pci_fixup __end_pci_fixups_enable[];
2771extern struct pci_fixup __start_pci_fixups_resume[];
2772extern struct pci_fixup __end_pci_fixups_resume[];
2773extern struct pci_fixup __start_pci_fixups_resume_early[];
2774extern struct pci_fixup __end_pci_fixups_resume_early[];
2775extern struct pci_fixup __start_pci_fixups_suspend[];
2776extern struct pci_fixup __end_pci_fixups_suspend[];
2777
2778
2779void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
2780{
2781 struct pci_fixup *start, *end;
2782
2783 switch(pass) {
2784 case pci_fixup_early:
2785 start = __start_pci_fixups_early;
2786 end = __end_pci_fixups_early;
2787 break;
2788
2789 case pci_fixup_header:
2790 start = __start_pci_fixups_header;
2791 end = __end_pci_fixups_header;
2792 break;
2793
2794 case pci_fixup_final:
2795 start = __start_pci_fixups_final;
2796 end = __end_pci_fixups_final;
2797 break;
2798
2799 case pci_fixup_enable:
2800 start = __start_pci_fixups_enable;
2801 end = __end_pci_fixups_enable;
2802 break;
2803
2804 case pci_fixup_resume:
2805 start = __start_pci_fixups_resume;
2806 end = __end_pci_fixups_resume;
2807 break;
2808
2809 case pci_fixup_resume_early:
2810 start = __start_pci_fixups_resume_early;
2811 end = __end_pci_fixups_resume_early;
2812 break;
2813
2814 case pci_fixup_suspend:
2815 start = __start_pci_fixups_suspend;
2816 end = __end_pci_fixups_suspend;
2817 break;
2818
2819 default:
2820 /* stupid compiler warning, you would think with an enum... */
2821 return;
2822 }
2823 pci_do_fixups(dev, start, end);
2824}
Rafael J. Wysocki93177a72010-01-02 22:57:24 +01002825EXPORT_SYMBOL(pci_fixup_device);
David Woodhouse8d86fb22009-10-12 12:48:43 +01002826
David Woodhouse00010262009-10-12 12:50:34 +01002827static int __init pci_apply_final_quirks(void)
David Woodhouse8d86fb22009-10-12 12:48:43 +01002828{
2829 struct pci_dev *dev = NULL;
Jesse Barnesac1aa472009-10-26 13:20:44 -07002830 u8 cls = 0;
2831 u8 tmp;
2832
2833 if (pci_cache_line_size)
2834 printk(KERN_DEBUG "PCI: CLS %u bytes\n",
2835 pci_cache_line_size << 2);
David Woodhouse8d86fb22009-10-12 12:48:43 +01002836
Kulikov Vasiliy4e344b12010-07-03 20:04:39 +04002837 for_each_pci_dev(dev) {
David Woodhouse8d86fb22009-10-12 12:48:43 +01002838 pci_fixup_device(pci_fixup_final, dev);
Jesse Barnesac1aa472009-10-26 13:20:44 -07002839 /*
2840 * If arch hasn't set it explicitly yet, use the CLS
2841 * value shared by all PCI devices. If there's a
2842 * mismatch, fall back to the default value.
2843 */
2844 if (!pci_cache_line_size) {
2845 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &tmp);
2846 if (!cls)
2847 cls = tmp;
2848 if (!tmp || cls == tmp)
2849 continue;
2850
2851 printk(KERN_DEBUG "PCI: CLS mismatch (%u != %u), "
2852 "using %u bytes\n", cls << 2, tmp << 2,
2853 pci_dfl_cache_line_size << 2);
2854 pci_cache_line_size = pci_dfl_cache_line_size;
2855 }
2856 }
2857 if (!pci_cache_line_size) {
2858 printk(KERN_DEBUG "PCI: CLS %u bytes, default %u\n",
2859 cls << 2, pci_dfl_cache_line_size << 2);
Csaba Henk2820f332009-12-15 17:55:25 +05302860 pci_cache_line_size = cls ? cls : pci_dfl_cache_line_size;
David Woodhouse8d86fb22009-10-12 12:48:43 +01002861 }
2862
2863 return 0;
2864}
2865
David Woodhousecf6f3bf2009-10-12 12:51:22 +01002866fs_initcall_sync(pci_apply_final_quirks);
Dexuan Cuib9c3b262009-12-07 13:03:21 +08002867
2868/*
2869 * Followings are device-specific reset methods which can be used to
2870 * reset a single function if other methods (e.g. FLR, PM D0->D3) are
2871 * not available.
2872 */
Dexuan Cuiaeb30012009-12-07 13:03:22 +08002873static int reset_intel_generic_dev(struct pci_dev *dev, int probe)
2874{
2875 int pos;
2876
2877 /* only implement PCI_CLASS_SERIAL_USB at present */
2878 if (dev->class == PCI_CLASS_SERIAL_USB) {
2879 pos = pci_find_capability(dev, PCI_CAP_ID_VNDR);
2880 if (!pos)
2881 return -ENOTTY;
2882
2883 if (probe)
2884 return 0;
2885
2886 pci_write_config_byte(dev, pos + 0x4, 1);
2887 msleep(100);
2888
2889 return 0;
2890 } else {
2891 return -ENOTTY;
2892 }
2893}
2894
Dexuan Cuic763e7b2009-12-07 13:03:23 +08002895static int reset_intel_82599_sfp_virtfn(struct pci_dev *dev, int probe)
2896{
2897 int pos;
2898
2899 pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
2900 if (!pos)
2901 return -ENOTTY;
2902
2903 if (probe)
2904 return 0;
2905
2906 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL,
2907 PCI_EXP_DEVCTL_BCR_FLR);
2908 msleep(100);
2909
2910 return 0;
2911}
2912
2913#define PCI_DEVICE_ID_INTEL_82599_SFP_VF 0x10ed
2914
Rafael J. Wysocki5b889bf2009-12-31 19:06:35 +01002915static const struct pci_dev_reset_methods pci_dev_reset_methods[] = {
Dexuan Cuic763e7b2009-12-07 13:03:23 +08002916 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82599_SFP_VF,
2917 reset_intel_82599_sfp_virtfn },
Dexuan Cuiaeb30012009-12-07 13:03:22 +08002918 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
2919 reset_intel_generic_dev },
Dexuan Cuib9c3b262009-12-07 13:03:21 +08002920 { 0 }
2921};
Rafael J. Wysocki5b889bf2009-12-31 19:06:35 +01002922
2923int pci_dev_specific_reset(struct pci_dev *dev, int probe)
2924{
Linus Torvaldsdf9d1e82009-12-31 16:44:43 -08002925 const struct pci_dev_reset_methods *i;
Rafael J. Wysocki5b889bf2009-12-31 19:06:35 +01002926
2927 for (i = pci_dev_reset_methods; i->reset; i++) {
2928 if ((i->vendor == dev->vendor ||
2929 i->vendor == (u16)PCI_ANY_ID) &&
2930 (i->device == dev->device ||
2931 i->device == (u16)PCI_ANY_ID))
2932 return i->reset(dev, probe);
2933 }
2934
2935 return -ENOTTY;
2936}