blob: 9262bb9b442b5b89654789cfeeddb218c6e2718b [file] [log] [blame]
Russell Kingf27ecac2005-08-18 21:31:00 +01001/*
Russell Kingf27ecac2005-08-18 21:31:00 +01002 * Copyright (C) 2002 ARM Limited, All Rights Reserved.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 *
8 * Interrupt architecture for the GIC:
9 *
10 * o There is one Interrupt Distributor, which receives interrupts
11 * from system devices and sends them to the Interrupt Controllers.
12 *
13 * o There is one CPU Interface per CPU, which sends interrupts sent
14 * by the Distributor, and interrupts generated locally, to the
Catalin Marinasb3a1bde2007-02-14 19:14:56 +010015 * associated CPU. The base address of the CPU interface is usually
16 * aliased so that the same address points to different chips depending
17 * on the CPU it is accessed from.
Russell Kingf27ecac2005-08-18 21:31:00 +010018 *
19 * Note that IRQs 0-31 are special - they are local to each CPU.
20 * As such, the enable set/clear, pending set/clear and active bit
21 * registers are banked per-cpu for these sources.
22 */
23#include <linux/init.h>
24#include <linux/kernel.h>
Rob Herringf37a53c2011-10-21 17:14:27 -050025#include <linux/err.h>
Arnd Bergmann7e1efcf2011-11-01 00:28:37 +010026#include <linux/module.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010027#include <linux/list.h>
28#include <linux/smp.h>
Catalin Marinasc0114702013-01-14 18:05:37 +000029#include <linux/cpu.h>
Colin Cross254056f2011-02-10 12:54:10 -080030#include <linux/cpu_pm.h>
Catalin Marinasdcb86e82005-08-31 21:45:14 +010031#include <linux/cpumask.h>
Russell Kingfced80c2008-09-06 12:10:45 +010032#include <linux/io.h>
Rob Herringb3f7ed02011-09-28 21:27:52 -050033#include <linux/of.h>
34#include <linux/of_address.h>
35#include <linux/of_irq.h>
Tomasz Nowickid60fc382015-03-24 14:02:49 +000036#include <linux/acpi.h>
Rob Herring4294f8ba2011-09-28 21:25:31 -050037#include <linux/irqdomain.h>
Marc Zyngier292b2932011-07-20 16:24:14 +010038#include <linux/interrupt.h>
39#include <linux/percpu.h>
40#include <linux/slab.h>
Joel Porquet41a83e02015-07-07 17:11:46 -040041#include <linux/irqchip.h>
Catalin Marinasde88cbb2013-01-18 15:31:37 +000042#include <linux/irqchip/chained_irq.h>
Rob Herring520f7bd2012-12-27 13:10:24 -060043#include <linux/irqchip/arm-gic.h>
Tomasz Nowickid60fc382015-03-24 14:02:49 +000044#include <linux/irqchip/arm-gic-acpi.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010045
Tomasz Figa29e697b2014-07-17 17:23:44 +020046#include <asm/cputype.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010047#include <asm/irq.h>
Marc Zyngier562e0022011-09-06 09:56:17 +010048#include <asm/exception.h>
Will Deaconeb504392012-01-20 12:01:12 +010049#include <asm/smp_plat.h>
Marc Zyngier0b996fd2015-08-26 17:00:44 +010050#include <asm/virt.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010051
Marc Zyngierd51d0af2014-06-30 16:01:30 +010052#include "irq-gic-common.h"
Russell Kingf27ecac2005-08-18 21:31:00 +010053
Marc Zyngier76e52dd2015-09-30 12:01:16 +010054#ifdef CONFIG_ARM64
55#include <asm/cpufeature.h>
56
57static void gic_check_cpu_features(void)
58{
59 WARN_TAINT_ONCE(cpus_have_cap(ARM64_HAS_SYSREG_GIC_CPUIF),
60 TAINT_CPU_OUT_OF_SPEC,
61 "GICv3 system registers enabled, broken firmware!\n");
62}
63#else
64#define gic_check_cpu_features() do { } while(0)
65#endif
66
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000067union gic_base {
68 void __iomem *common_base;
Stephen Boyd68593582014-03-04 17:02:01 -080069 void __percpu * __iomem *percpu_base;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000070};
71
72struct gic_chip_data {
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000073 union gic_base dist_base;
74 union gic_base cpu_base;
75#ifdef CONFIG_CPU_PM
76 u32 saved_spi_enable[DIV_ROUND_UP(1020, 32)];
77 u32 saved_spi_conf[DIV_ROUND_UP(1020, 16)];
78 u32 saved_spi_target[DIV_ROUND_UP(1020, 4)];
79 u32 __percpu *saved_ppi_enable;
80 u32 __percpu *saved_ppi_conf;
81#endif
Grant Likely75294952012-02-14 14:06:57 -070082 struct irq_domain *domain;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000083 unsigned int gic_irqs;
84#ifdef CONFIG_GIC_NON_BANKED
85 void __iomem *(*get_base)(union gic_base *);
86#endif
87};
88
Thomas Gleixnerbd31b852009-07-03 08:44:46 -050089static DEFINE_RAW_SPINLOCK(irq_controller_lock);
Russell Kingf27ecac2005-08-18 21:31:00 +010090
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +010091/*
Nicolas Pitre384a2902012-04-11 18:55:48 -040092 * The GIC mapping of CPU interfaces does not necessarily match
93 * the logical CPU numbering. Let's use a mapping as returned
94 * by the GIC itself.
95 */
96#define NR_GIC_CPU_IF 8
97static u8 gic_cpu_map[NR_GIC_CPU_IF] __read_mostly;
98
Marc Zyngier0b996fd2015-08-26 17:00:44 +010099static struct static_key supports_deactivate = STATIC_KEY_INIT_TRUE;
100
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100101#ifndef MAX_GIC_NR
102#define MAX_GIC_NR 1
103#endif
104
Russell Kingbef8f9e2010-12-04 16:50:58 +0000105static struct gic_chip_data gic_data[MAX_GIC_NR] __read_mostly;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100106
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000107#ifdef CONFIG_GIC_NON_BANKED
108static void __iomem *gic_get_percpu_base(union gic_base *base)
109{
Christoph Lameter513d1a22014-09-02 10:00:07 -0500110 return raw_cpu_read(*base->percpu_base);
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000111}
112
113static void __iomem *gic_get_common_base(union gic_base *base)
114{
115 return base->common_base;
116}
117
118static inline void __iomem *gic_data_dist_base(struct gic_chip_data *data)
119{
120 return data->get_base(&data->dist_base);
121}
122
123static inline void __iomem *gic_data_cpu_base(struct gic_chip_data *data)
124{
125 return data->get_base(&data->cpu_base);
126}
127
128static inline void gic_set_base_accessor(struct gic_chip_data *data,
129 void __iomem *(*f)(union gic_base *))
130{
131 data->get_base = f;
132}
133#else
134#define gic_data_dist_base(d) ((d)->dist_base.common_base)
135#define gic_data_cpu_base(d) ((d)->cpu_base.common_base)
Sachin Kamat46f101d2013-03-13 15:05:15 +0530136#define gic_set_base_accessor(d, f)
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000137#endif
138
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100139static inline void __iomem *gic_dist_base(struct irq_data *d)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100140{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100141 struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000142 return gic_data_dist_base(gic_data);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100143}
144
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100145static inline void __iomem *gic_cpu_base(struct irq_data *d)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100146{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100147 struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000148 return gic_data_cpu_base(gic_data);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100149}
150
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100151static inline unsigned int gic_irq(struct irq_data *d)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100152{
Rob Herring4294f8ba2011-09-28 21:25:31 -0500153 return d->hwirq;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100154}
155
Marc Zyngier01f779f2015-08-26 17:00:45 +0100156static inline bool cascading_gic_irq(struct irq_data *d)
157{
158 void *data = irq_data_get_irq_handler_data(d);
159
160 /*
Thomas Gleixner714665352015-09-15 12:37:36 +0200161 * If handler_data is set, this is a cascading interrupt, and
162 * it cannot possibly be forwarded.
Marc Zyngier01f779f2015-08-26 17:00:45 +0100163 */
Thomas Gleixner714665352015-09-15 12:37:36 +0200164 return data != NULL;
Marc Zyngier01f779f2015-08-26 17:00:45 +0100165}
166
Russell Kingf27ecac2005-08-18 21:31:00 +0100167/*
168 * Routines to acknowledge, disable and enable interrupts
Russell Kingf27ecac2005-08-18 21:31:00 +0100169 */
Marc Zyngier56717802015-03-18 11:01:23 +0000170static void gic_poke_irq(struct irq_data *d, u32 offset)
Russell Kingf27ecac2005-08-18 21:31:00 +0100171{
Rob Herring4294f8ba2011-09-28 21:25:31 -0500172 u32 mask = 1 << (gic_irq(d) % 32);
Marc Zyngier56717802015-03-18 11:01:23 +0000173 writel_relaxed(mask, gic_dist_base(d) + offset + (gic_irq(d) / 32) * 4);
174}
175
176static int gic_peek_irq(struct irq_data *d, u32 offset)
177{
178 u32 mask = 1 << (gic_irq(d) % 32);
179 return !!(readl_relaxed(gic_dist_base(d) + offset + (gic_irq(d) / 32) * 4) & mask);
180}
181
182static void gic_mask_irq(struct irq_data *d)
183{
Marc Zyngier56717802015-03-18 11:01:23 +0000184 gic_poke_irq(d, GIC_DIST_ENABLE_CLEAR);
Russell Kingf27ecac2005-08-18 21:31:00 +0100185}
186
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100187static void gic_eoimode1_mask_irq(struct irq_data *d)
188{
189 gic_mask_irq(d);
Marc Zyngier01f779f2015-08-26 17:00:45 +0100190 /*
191 * When masking a forwarded interrupt, make sure it is
192 * deactivated as well.
193 *
194 * This ensures that an interrupt that is getting
195 * disabled/masked will not get "stuck", because there is
196 * noone to deactivate it (guest is being terminated).
197 */
Thomas Gleixner714665352015-09-15 12:37:36 +0200198 if (irqd_is_forwarded_to_vcpu(d))
Marc Zyngier01f779f2015-08-26 17:00:45 +0100199 gic_poke_irq(d, GIC_DIST_ACTIVE_CLEAR);
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100200}
201
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100202static void gic_unmask_irq(struct irq_data *d)
Russell Kingf27ecac2005-08-18 21:31:00 +0100203{
Marc Zyngier56717802015-03-18 11:01:23 +0000204 gic_poke_irq(d, GIC_DIST_ENABLE_SET);
Russell Kingf27ecac2005-08-18 21:31:00 +0100205}
206
Will Deacon1a017532011-02-09 12:01:12 +0000207static void gic_eoi_irq(struct irq_data *d)
208{
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530209 writel_relaxed(gic_irq(d), gic_cpu_base(d) + GIC_CPU_EOI);
Will Deacon1a017532011-02-09 12:01:12 +0000210}
211
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100212static void gic_eoimode1_eoi_irq(struct irq_data *d)
213{
Marc Zyngier01f779f2015-08-26 17:00:45 +0100214 /* Do not deactivate an IRQ forwarded to a vcpu. */
Thomas Gleixner714665352015-09-15 12:37:36 +0200215 if (irqd_is_forwarded_to_vcpu(d))
Marc Zyngier01f779f2015-08-26 17:00:45 +0100216 return;
217
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100218 writel_relaxed(gic_irq(d), gic_cpu_base(d) + GIC_CPU_DEACTIVATE);
219}
220
Marc Zyngier56717802015-03-18 11:01:23 +0000221static int gic_irq_set_irqchip_state(struct irq_data *d,
222 enum irqchip_irq_state which, bool val)
223{
224 u32 reg;
225
226 switch (which) {
227 case IRQCHIP_STATE_PENDING:
228 reg = val ? GIC_DIST_PENDING_SET : GIC_DIST_PENDING_CLEAR;
229 break;
230
231 case IRQCHIP_STATE_ACTIVE:
232 reg = val ? GIC_DIST_ACTIVE_SET : GIC_DIST_ACTIVE_CLEAR;
233 break;
234
235 case IRQCHIP_STATE_MASKED:
236 reg = val ? GIC_DIST_ENABLE_CLEAR : GIC_DIST_ENABLE_SET;
237 break;
238
239 default:
240 return -EINVAL;
241 }
242
243 gic_poke_irq(d, reg);
244 return 0;
245}
246
247static int gic_irq_get_irqchip_state(struct irq_data *d,
248 enum irqchip_irq_state which, bool *val)
249{
250 switch (which) {
251 case IRQCHIP_STATE_PENDING:
252 *val = gic_peek_irq(d, GIC_DIST_PENDING_SET);
253 break;
254
255 case IRQCHIP_STATE_ACTIVE:
256 *val = gic_peek_irq(d, GIC_DIST_ACTIVE_SET);
257 break;
258
259 case IRQCHIP_STATE_MASKED:
260 *val = !gic_peek_irq(d, GIC_DIST_ENABLE_SET);
261 break;
262
263 default:
264 return -EINVAL;
265 }
266
267 return 0;
268}
269
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100270static int gic_set_type(struct irq_data *d, unsigned int type)
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100271{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100272 void __iomem *base = gic_dist_base(d);
273 unsigned int gicirq = gic_irq(d);
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100274
275 /* Interrupt configuration for SGIs can't be changed */
276 if (gicirq < 16)
277 return -EINVAL;
278
Liviu Dudaufb7e7de2015-01-20 16:52:59 +0000279 /* SPIs have restrictions on the supported types */
280 if (gicirq >= 32 && type != IRQ_TYPE_LEVEL_HIGH &&
281 type != IRQ_TYPE_EDGE_RISING)
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100282 return -EINVAL;
283
Marc Zyngier1dcc73d2015-04-22 18:20:04 +0100284 return gic_configure_irq(gicirq, type, base, NULL);
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100285}
286
Marc Zyngier01f779f2015-08-26 17:00:45 +0100287static int gic_irq_set_vcpu_affinity(struct irq_data *d, void *vcpu)
288{
289 /* Only interrupts on the primary GIC can be forwarded to a vcpu. */
290 if (cascading_gic_irq(d))
291 return -EINVAL;
292
Thomas Gleixner714665352015-09-15 12:37:36 +0200293 if (vcpu)
294 irqd_set_forwarded_to_vcpu(d);
295 else
296 irqd_clr_forwarded_to_vcpu(d);
Marc Zyngier01f779f2015-08-26 17:00:45 +0100297 return 0;
298}
299
Catalin Marinasa06f5462005-09-30 16:07:05 +0100300#ifdef CONFIG_SMP
Russell Kingc1917892011-01-23 12:12:01 +0000301static int gic_set_affinity(struct irq_data *d, const struct cpumask *mask_val,
302 bool force)
Russell Kingf27ecac2005-08-18 21:31:00 +0100303{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100304 void __iomem *reg = gic_dist_base(d) + GIC_DIST_TARGET + (gic_irq(d) & ~3);
Thomas Gleixnerffde1de2014-04-16 14:36:44 +0000305 unsigned int cpu, shift = (gic_irq(d) % 4) * 8;
Russell Kingc1917892011-01-23 12:12:01 +0000306 u32 val, mask, bit;
Marc Zyngiercf613872015-03-06 16:37:44 +0000307 unsigned long flags;
Russell Kingc1917892011-01-23 12:12:01 +0000308
Thomas Gleixnerffde1de2014-04-16 14:36:44 +0000309 if (!force)
310 cpu = cpumask_any_and(mask_val, cpu_online_mask);
311 else
312 cpu = cpumask_first(mask_val);
313
Nicolas Pitre384a2902012-04-11 18:55:48 -0400314 if (cpu >= NR_GIC_CPU_IF || cpu >= nr_cpu_ids)
Russell Kingc1917892011-01-23 12:12:01 +0000315 return -EINVAL;
316
Marc Zyngiercf613872015-03-06 16:37:44 +0000317 raw_spin_lock_irqsave(&irq_controller_lock, flags);
Russell Kingc1917892011-01-23 12:12:01 +0000318 mask = 0xff << shift;
Nicolas Pitre384a2902012-04-11 18:55:48 -0400319 bit = gic_cpu_map[cpu] << shift;
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530320 val = readl_relaxed(reg) & ~mask;
321 writel_relaxed(val | bit, reg);
Marc Zyngiercf613872015-03-06 16:37:44 +0000322 raw_spin_unlock_irqrestore(&irq_controller_lock, flags);
Yinghai Lud5dedd42009-04-27 17:59:21 -0700323
Russell King5dfc54e2011-07-21 15:00:57 +0100324 return IRQ_SET_MASK_OK;
Russell Kingf27ecac2005-08-18 21:31:00 +0100325}
Catalin Marinasa06f5462005-09-30 16:07:05 +0100326#endif
Russell Kingf27ecac2005-08-18 21:31:00 +0100327
Stephen Boyd8783dd32014-03-04 16:40:30 -0800328static void __exception_irq_entry gic_handle_irq(struct pt_regs *regs)
Marc Zyngier562e0022011-09-06 09:56:17 +0100329{
330 u32 irqstat, irqnr;
331 struct gic_chip_data *gic = &gic_data[0];
332 void __iomem *cpu_base = gic_data_cpu_base(gic);
333
334 do {
335 irqstat = readl_relaxed(cpu_base + GIC_CPU_INTACK);
Haojian Zhuangb8802f72014-05-11 16:05:58 +0800336 irqnr = irqstat & GICC_IAR_INT_ID_MASK;
Marc Zyngier562e0022011-09-06 09:56:17 +0100337
338 if (likely(irqnr > 15 && irqnr < 1021)) {
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100339 if (static_key_true(&supports_deactivate))
340 writel_relaxed(irqstat, cpu_base + GIC_CPU_EOI);
Marc Zyngier60031b42014-08-26 11:03:20 +0100341 handle_domain_irq(gic->domain, irqnr, regs);
Marc Zyngier562e0022011-09-06 09:56:17 +0100342 continue;
343 }
344 if (irqnr < 16) {
345 writel_relaxed(irqstat, cpu_base + GIC_CPU_EOI);
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100346 if (static_key_true(&supports_deactivate))
347 writel_relaxed(irqstat, cpu_base + GIC_CPU_DEACTIVATE);
Marc Zyngier562e0022011-09-06 09:56:17 +0100348#ifdef CONFIG_SMP
349 handle_IPI(irqnr, regs);
350#endif
351 continue;
352 }
353 break;
354 } while (1);
355}
356
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200357static void gic_handle_cascade_irq(struct irq_desc *desc)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100358{
Jiang Liu5b292642015-06-04 12:13:20 +0800359 struct gic_chip_data *chip_data = irq_desc_get_handler_data(desc);
360 struct irq_chip *chip = irq_desc_get_chip(desc);
Russell King0f347bb2007-05-17 10:11:34 +0100361 unsigned int cascade_irq, gic_irq;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100362 unsigned long status;
363
Will Deacon1a017532011-02-09 12:01:12 +0000364 chained_irq_enter(chip, desc);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100365
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500366 raw_spin_lock(&irq_controller_lock);
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000367 status = readl_relaxed(gic_data_cpu_base(chip_data) + GIC_CPU_INTACK);
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500368 raw_spin_unlock(&irq_controller_lock);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100369
Feng Kane5f81532014-07-30 14:56:58 -0700370 gic_irq = (status & GICC_IAR_INT_ID_MASK);
371 if (gic_irq == GICC_INT_SPURIOUS)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100372 goto out;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100373
Grant Likely75294952012-02-14 14:06:57 -0700374 cascade_irq = irq_find_mapping(chip_data->domain, gic_irq);
375 if (unlikely(gic_irq < 32 || gic_irq > 1020))
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200376 handle_bad_irq(desc);
Russell King0f347bb2007-05-17 10:11:34 +0100377 else
378 generic_handle_irq(cascade_irq);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100379
380 out:
Will Deacon1a017532011-02-09 12:01:12 +0000381 chained_irq_exit(chip, desc);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100382}
383
David Brownell38c677c2006-08-01 22:26:25 +0100384static struct irq_chip gic_chip = {
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100385 .name = "GIC",
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100386 .irq_mask = gic_mask_irq,
387 .irq_unmask = gic_unmask_irq,
Will Deacon1a017532011-02-09 12:01:12 +0000388 .irq_eoi = gic_eoi_irq,
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100389 .irq_set_type = gic_set_type,
Russell Kingf27ecac2005-08-18 21:31:00 +0100390#ifdef CONFIG_SMP
Russell Kingc1917892011-01-23 12:12:01 +0000391 .irq_set_affinity = gic_set_affinity,
Russell Kingf27ecac2005-08-18 21:31:00 +0100392#endif
Marc Zyngier56717802015-03-18 11:01:23 +0000393 .irq_get_irqchip_state = gic_irq_get_irqchip_state,
394 .irq_set_irqchip_state = gic_irq_set_irqchip_state,
Sudeep Hollaaec89ef2015-07-15 15:38:28 +0100395 .flags = IRQCHIP_SET_TYPE_MASKED |
396 IRQCHIP_SKIP_SET_WAKE |
397 IRQCHIP_MASK_ON_SUSPEND,
Russell Kingf27ecac2005-08-18 21:31:00 +0100398};
399
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100400static struct irq_chip gic_eoimode1_chip = {
401 .name = "GICv2",
402 .irq_mask = gic_eoimode1_mask_irq,
403 .irq_unmask = gic_unmask_irq,
404 .irq_eoi = gic_eoimode1_eoi_irq,
405 .irq_set_type = gic_set_type,
406#ifdef CONFIG_SMP
407 .irq_set_affinity = gic_set_affinity,
408#endif
409 .irq_get_irqchip_state = gic_irq_get_irqchip_state,
410 .irq_set_irqchip_state = gic_irq_set_irqchip_state,
Marc Zyngier01f779f2015-08-26 17:00:45 +0100411 .irq_set_vcpu_affinity = gic_irq_set_vcpu_affinity,
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100412 .flags = IRQCHIP_SET_TYPE_MASKED |
413 IRQCHIP_SKIP_SET_WAKE |
414 IRQCHIP_MASK_ON_SUSPEND,
415};
416
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100417void __init gic_cascade_irq(unsigned int gic_nr, unsigned int irq)
418{
419 if (gic_nr >= MAX_GIC_NR)
420 BUG();
Thomas Gleixner4d83fcf2015-06-21 21:10:53 +0200421 irq_set_chained_handler_and_data(irq, gic_handle_cascade_irq,
422 &gic_data[gic_nr]);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100423}
424
Russell King2bb31352013-01-30 23:49:57 +0000425static u8 gic_get_cpumask(struct gic_chip_data *gic)
426{
427 void __iomem *base = gic_data_dist_base(gic);
428 u32 mask, i;
429
430 for (i = mask = 0; i < 32; i += 4) {
431 mask = readl_relaxed(base + GIC_DIST_TARGET + i);
432 mask |= mask >> 16;
433 mask |= mask >> 8;
434 if (mask)
435 break;
436 }
437
Stephen Boyd6e3aca42015-03-11 23:21:31 -0700438 if (!mask && num_possible_cpus() > 1)
Russell King2bb31352013-01-30 23:49:57 +0000439 pr_crit("GIC CPU mask not found - kernel will fail to boot.\n");
440
441 return mask;
442}
443
Jon Hunter4c2880b2015-07-31 09:44:12 +0100444static void gic_cpu_if_up(struct gic_chip_data *gic)
Feng Kan32289502014-07-30 14:56:59 -0700445{
Jon Hunter4c2880b2015-07-31 09:44:12 +0100446 void __iomem *cpu_base = gic_data_cpu_base(gic);
Feng Kan32289502014-07-30 14:56:59 -0700447 u32 bypass = 0;
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100448 u32 mode = 0;
449
450 if (static_key_true(&supports_deactivate))
451 mode = GIC_CPU_CTRL_EOImodeNS;
Feng Kan32289502014-07-30 14:56:59 -0700452
453 /*
454 * Preserve bypass disable bits to be written back later
455 */
456 bypass = readl(cpu_base + GIC_CPU_CTRL);
457 bypass &= GICC_DIS_BYPASS_MASK;
458
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100459 writel_relaxed(bypass | mode | GICC_ENABLE, cpu_base + GIC_CPU_CTRL);
Feng Kan32289502014-07-30 14:56:59 -0700460}
461
462
Rob Herring4294f8ba2011-09-28 21:25:31 -0500463static void __init gic_dist_init(struct gic_chip_data *gic)
Russell Kingf27ecac2005-08-18 21:31:00 +0100464{
Grant Likely75294952012-02-14 14:06:57 -0700465 unsigned int i;
Will Deacon267840f2011-08-23 22:20:03 +0100466 u32 cpumask;
Rob Herring4294f8ba2011-09-28 21:25:31 -0500467 unsigned int gic_irqs = gic->gic_irqs;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000468 void __iomem *base = gic_data_dist_base(gic);
Russell Kingf27ecac2005-08-18 21:31:00 +0100469
Feng Kane5f81532014-07-30 14:56:58 -0700470 writel_relaxed(GICD_DISABLE, base + GIC_DIST_CTRL);
Russell Kingf27ecac2005-08-18 21:31:00 +0100471
472 /*
Russell Kingf27ecac2005-08-18 21:31:00 +0100473 * Set all global interrupts to this CPU only.
474 */
Russell King2bb31352013-01-30 23:49:57 +0000475 cpumask = gic_get_cpumask(gic);
476 cpumask |= cpumask << 8;
477 cpumask |= cpumask << 16;
Pawel Molle6afec92010-11-26 13:45:43 +0100478 for (i = 32; i < gic_irqs; i += 4)
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530479 writel_relaxed(cpumask, base + GIC_DIST_TARGET + i * 4 / 4);
Russell Kingf27ecac2005-08-18 21:31:00 +0100480
Marc Zyngierd51d0af2014-06-30 16:01:30 +0100481 gic_dist_config(base, gic_irqs, NULL);
Russell Kingf27ecac2005-08-18 21:31:00 +0100482
Feng Kane5f81532014-07-30 14:56:58 -0700483 writel_relaxed(GICD_ENABLE, base + GIC_DIST_CTRL);
Russell Kingf27ecac2005-08-18 21:31:00 +0100484}
485
Paul Gortmaker8c37bb32013-06-19 11:32:08 -0400486static void gic_cpu_init(struct gic_chip_data *gic)
Russell Kingf27ecac2005-08-18 21:31:00 +0100487{
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000488 void __iomem *dist_base = gic_data_dist_base(gic);
489 void __iomem *base = gic_data_cpu_base(gic);
Nicolas Pitre384a2902012-04-11 18:55:48 -0400490 unsigned int cpu_mask, cpu = smp_processor_id();
Russell King9395f6e2010-11-11 23:10:30 +0000491 int i;
492
Russell King9395f6e2010-11-11 23:10:30 +0000493 /*
Jon Hunter567e5a02015-07-31 09:44:11 +0100494 * Setting up the CPU map is only relevant for the primary GIC
495 * because any nested/secondary GICs do not directly interface
496 * with the CPU(s).
Nicolas Pitre384a2902012-04-11 18:55:48 -0400497 */
Jon Hunter567e5a02015-07-31 09:44:11 +0100498 if (gic == &gic_data[0]) {
499 /*
500 * Get what the GIC says our CPU mask is.
501 */
502 BUG_ON(cpu >= NR_GIC_CPU_IF);
503 cpu_mask = gic_get_cpumask(gic);
504 gic_cpu_map[cpu] = cpu_mask;
Nicolas Pitre384a2902012-04-11 18:55:48 -0400505
Jon Hunter567e5a02015-07-31 09:44:11 +0100506 /*
507 * Clear our mask from the other map entries in case they're
508 * still undefined.
509 */
510 for (i = 0; i < NR_GIC_CPU_IF; i++)
511 if (i != cpu)
512 gic_cpu_map[i] &= ~cpu_mask;
513 }
Nicolas Pitre384a2902012-04-11 18:55:48 -0400514
Marc Zyngierd51d0af2014-06-30 16:01:30 +0100515 gic_cpu_config(dist_base, NULL);
Russell King9395f6e2010-11-11 23:10:30 +0000516
Feng Kane5f81532014-07-30 14:56:58 -0700517 writel_relaxed(GICC_INT_PRI_THRESHOLD, base + GIC_CPU_PRIMASK);
Jon Hunter4c2880b2015-07-31 09:44:12 +0100518 gic_cpu_if_up(gic);
Russell Kingf27ecac2005-08-18 21:31:00 +0100519}
520
Jon Hunter4c2880b2015-07-31 09:44:12 +0100521int gic_cpu_if_down(unsigned int gic_nr)
Nicolas Pitre10d9eb82013-03-19 23:59:04 -0400522{
Jon Hunter4c2880b2015-07-31 09:44:12 +0100523 void __iomem *cpu_base;
Feng Kan32289502014-07-30 14:56:59 -0700524 u32 val = 0;
525
Jon Hunter4c2880b2015-07-31 09:44:12 +0100526 if (gic_nr >= MAX_GIC_NR)
527 return -EINVAL;
528
529 cpu_base = gic_data_cpu_base(&gic_data[gic_nr]);
Feng Kan32289502014-07-30 14:56:59 -0700530 val = readl(cpu_base + GIC_CPU_CTRL);
531 val &= ~GICC_ENABLE;
532 writel_relaxed(val, cpu_base + GIC_CPU_CTRL);
Jon Hunter4c2880b2015-07-31 09:44:12 +0100533
534 return 0;
Nicolas Pitre10d9eb82013-03-19 23:59:04 -0400535}
536
Colin Cross254056f2011-02-10 12:54:10 -0800537#ifdef CONFIG_CPU_PM
538/*
539 * Saves the GIC distributor registers during suspend or idle. Must be called
540 * with interrupts disabled but before powering down the GIC. After calling
541 * this function, no interrupts will be delivered by the GIC, and another
542 * platform-specific wakeup source must be enabled.
543 */
544static void gic_dist_save(unsigned int gic_nr)
545{
546 unsigned int gic_irqs;
547 void __iomem *dist_base;
548 int i;
549
550 if (gic_nr >= MAX_GIC_NR)
551 BUG();
552
553 gic_irqs = gic_data[gic_nr].gic_irqs;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000554 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
Colin Cross254056f2011-02-10 12:54:10 -0800555
556 if (!dist_base)
557 return;
558
559 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++)
560 gic_data[gic_nr].saved_spi_conf[i] =
561 readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4);
562
563 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
564 gic_data[gic_nr].saved_spi_target[i] =
565 readl_relaxed(dist_base + GIC_DIST_TARGET + i * 4);
566
567 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++)
568 gic_data[gic_nr].saved_spi_enable[i] =
569 readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);
570}
571
572/*
573 * Restores the GIC distributor registers during resume or when coming out of
574 * idle. Must be called before enabling interrupts. If a level interrupt
575 * that occured while the GIC was suspended is still present, it will be
576 * handled normally, but any edge interrupts that occured will not be seen by
577 * the GIC and need to be handled by the platform-specific wakeup source.
578 */
579static void gic_dist_restore(unsigned int gic_nr)
580{
581 unsigned int gic_irqs;
582 unsigned int i;
583 void __iomem *dist_base;
584
585 if (gic_nr >= MAX_GIC_NR)
586 BUG();
587
588 gic_irqs = gic_data[gic_nr].gic_irqs;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000589 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
Colin Cross254056f2011-02-10 12:54:10 -0800590
591 if (!dist_base)
592 return;
593
Feng Kane5f81532014-07-30 14:56:58 -0700594 writel_relaxed(GICD_DISABLE, dist_base + GIC_DIST_CTRL);
Colin Cross254056f2011-02-10 12:54:10 -0800595
596 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++)
597 writel_relaxed(gic_data[gic_nr].saved_spi_conf[i],
598 dist_base + GIC_DIST_CONFIG + i * 4);
599
600 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
Feng Kane5f81532014-07-30 14:56:58 -0700601 writel_relaxed(GICD_INT_DEF_PRI_X4,
Colin Cross254056f2011-02-10 12:54:10 -0800602 dist_base + GIC_DIST_PRI + i * 4);
603
604 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
605 writel_relaxed(gic_data[gic_nr].saved_spi_target[i],
606 dist_base + GIC_DIST_TARGET + i * 4);
607
608 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++)
609 writel_relaxed(gic_data[gic_nr].saved_spi_enable[i],
610 dist_base + GIC_DIST_ENABLE_SET + i * 4);
611
Feng Kane5f81532014-07-30 14:56:58 -0700612 writel_relaxed(GICD_ENABLE, dist_base + GIC_DIST_CTRL);
Colin Cross254056f2011-02-10 12:54:10 -0800613}
614
615static void gic_cpu_save(unsigned int gic_nr)
616{
617 int i;
618 u32 *ptr;
619 void __iomem *dist_base;
620 void __iomem *cpu_base;
621
622 if (gic_nr >= MAX_GIC_NR)
623 BUG();
624
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000625 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
626 cpu_base = gic_data_cpu_base(&gic_data[gic_nr]);
Colin Cross254056f2011-02-10 12:54:10 -0800627
628 if (!dist_base || !cpu_base)
629 return;
630
Christoph Lameter532d0d02014-08-17 12:30:39 -0500631 ptr = raw_cpu_ptr(gic_data[gic_nr].saved_ppi_enable);
Colin Cross254056f2011-02-10 12:54:10 -0800632 for (i = 0; i < DIV_ROUND_UP(32, 32); i++)
633 ptr[i] = readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);
634
Christoph Lameter532d0d02014-08-17 12:30:39 -0500635 ptr = raw_cpu_ptr(gic_data[gic_nr].saved_ppi_conf);
Colin Cross254056f2011-02-10 12:54:10 -0800636 for (i = 0; i < DIV_ROUND_UP(32, 16); i++)
637 ptr[i] = readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4);
638
639}
640
641static void gic_cpu_restore(unsigned int gic_nr)
642{
643 int i;
644 u32 *ptr;
645 void __iomem *dist_base;
646 void __iomem *cpu_base;
647
648 if (gic_nr >= MAX_GIC_NR)
649 BUG();
650
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000651 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
652 cpu_base = gic_data_cpu_base(&gic_data[gic_nr]);
Colin Cross254056f2011-02-10 12:54:10 -0800653
654 if (!dist_base || !cpu_base)
655 return;
656
Christoph Lameter532d0d02014-08-17 12:30:39 -0500657 ptr = raw_cpu_ptr(gic_data[gic_nr].saved_ppi_enable);
Colin Cross254056f2011-02-10 12:54:10 -0800658 for (i = 0; i < DIV_ROUND_UP(32, 32); i++)
659 writel_relaxed(ptr[i], dist_base + GIC_DIST_ENABLE_SET + i * 4);
660
Christoph Lameter532d0d02014-08-17 12:30:39 -0500661 ptr = raw_cpu_ptr(gic_data[gic_nr].saved_ppi_conf);
Colin Cross254056f2011-02-10 12:54:10 -0800662 for (i = 0; i < DIV_ROUND_UP(32, 16); i++)
663 writel_relaxed(ptr[i], dist_base + GIC_DIST_CONFIG + i * 4);
664
665 for (i = 0; i < DIV_ROUND_UP(32, 4); i++)
Feng Kane5f81532014-07-30 14:56:58 -0700666 writel_relaxed(GICD_INT_DEF_PRI_X4,
667 dist_base + GIC_DIST_PRI + i * 4);
Colin Cross254056f2011-02-10 12:54:10 -0800668
Feng Kane5f81532014-07-30 14:56:58 -0700669 writel_relaxed(GICC_INT_PRI_THRESHOLD, cpu_base + GIC_CPU_PRIMASK);
Jon Hunter4c2880b2015-07-31 09:44:12 +0100670 gic_cpu_if_up(&gic_data[gic_nr]);
Colin Cross254056f2011-02-10 12:54:10 -0800671}
672
673static int gic_notifier(struct notifier_block *self, unsigned long cmd, void *v)
674{
675 int i;
676
677 for (i = 0; i < MAX_GIC_NR; i++) {
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000678#ifdef CONFIG_GIC_NON_BANKED
679 /* Skip over unused GICs */
680 if (!gic_data[i].get_base)
681 continue;
682#endif
Colin Cross254056f2011-02-10 12:54:10 -0800683 switch (cmd) {
684 case CPU_PM_ENTER:
685 gic_cpu_save(i);
686 break;
687 case CPU_PM_ENTER_FAILED:
688 case CPU_PM_EXIT:
689 gic_cpu_restore(i);
690 break;
691 case CPU_CLUSTER_PM_ENTER:
692 gic_dist_save(i);
693 break;
694 case CPU_CLUSTER_PM_ENTER_FAILED:
695 case CPU_CLUSTER_PM_EXIT:
696 gic_dist_restore(i);
697 break;
698 }
699 }
700
701 return NOTIFY_OK;
702}
703
704static struct notifier_block gic_notifier_block = {
705 .notifier_call = gic_notifier,
706};
707
708static void __init gic_pm_init(struct gic_chip_data *gic)
709{
710 gic->saved_ppi_enable = __alloc_percpu(DIV_ROUND_UP(32, 32) * 4,
711 sizeof(u32));
712 BUG_ON(!gic->saved_ppi_enable);
713
714 gic->saved_ppi_conf = __alloc_percpu(DIV_ROUND_UP(32, 16) * 4,
715 sizeof(u32));
716 BUG_ON(!gic->saved_ppi_conf);
717
Marc Zyngierabdd7b92011-11-25 17:58:19 +0100718 if (gic == &gic_data[0])
719 cpu_pm_register_notifier(&gic_notifier_block);
Colin Cross254056f2011-02-10 12:54:10 -0800720}
721#else
722static void __init gic_pm_init(struct gic_chip_data *gic)
723{
724}
725#endif
726
Rob Herringb1cffeb2012-11-26 15:05:48 -0600727#ifdef CONFIG_SMP
Stephen Boyd68593582014-03-04 17:02:01 -0800728static void gic_raise_softirq(const struct cpumask *mask, unsigned int irq)
Rob Herringb1cffeb2012-11-26 15:05:48 -0600729{
730 int cpu;
Nicolas Pitre1a6b69b2012-04-12 01:40:31 -0400731 unsigned long flags, map = 0;
732
733 raw_spin_lock_irqsave(&irq_controller_lock, flags);
Rob Herringb1cffeb2012-11-26 15:05:48 -0600734
735 /* Convert our logical CPU mask into a physical one. */
736 for_each_cpu(cpu, mask)
Javi Merino91bdf0d2013-02-19 13:52:22 +0000737 map |= gic_cpu_map[cpu];
Rob Herringb1cffeb2012-11-26 15:05:48 -0600738
739 /*
740 * Ensure that stores to Normal memory are visible to the
Will Deacon8adbf572014-02-20 17:42:07 +0000741 * other CPUs before they observe us issuing the IPI.
Rob Herringb1cffeb2012-11-26 15:05:48 -0600742 */
Will Deacon8adbf572014-02-20 17:42:07 +0000743 dmb(ishst);
Rob Herringb1cffeb2012-11-26 15:05:48 -0600744
745 /* this always happens on GIC0 */
746 writel_relaxed(map << 16 | irq, gic_data_dist_base(&gic_data[0]) + GIC_DIST_SOFTINT);
Nicolas Pitre1a6b69b2012-04-12 01:40:31 -0400747
748 raw_spin_unlock_irqrestore(&irq_controller_lock, flags);
749}
750#endif
751
752#ifdef CONFIG_BL_SWITCHER
753/*
Nicolas Pitre14d2ca62012-11-28 18:48:19 -0500754 * gic_send_sgi - send a SGI directly to given CPU interface number
755 *
756 * cpu_id: the ID for the destination CPU interface
757 * irq: the IPI number to send a SGI for
758 */
759void gic_send_sgi(unsigned int cpu_id, unsigned int irq)
760{
761 BUG_ON(cpu_id >= NR_GIC_CPU_IF);
762 cpu_id = 1 << cpu_id;
763 /* this always happens on GIC0 */
764 writel_relaxed((cpu_id << 16) | irq, gic_data_dist_base(&gic_data[0]) + GIC_DIST_SOFTINT);
765}
766
767/*
Nicolas Pitreed967622012-07-05 21:33:26 -0400768 * gic_get_cpu_id - get the CPU interface ID for the specified CPU
769 *
770 * @cpu: the logical CPU number to get the GIC ID for.
771 *
772 * Return the CPU interface ID for the given logical CPU number,
773 * or -1 if the CPU number is too large or the interface ID is
774 * unknown (more than one bit set).
775 */
776int gic_get_cpu_id(unsigned int cpu)
777{
778 unsigned int cpu_bit;
779
780 if (cpu >= NR_GIC_CPU_IF)
781 return -1;
782 cpu_bit = gic_cpu_map[cpu];
783 if (cpu_bit & (cpu_bit - 1))
784 return -1;
785 return __ffs(cpu_bit);
786}
787
788/*
Nicolas Pitre1a6b69b2012-04-12 01:40:31 -0400789 * gic_migrate_target - migrate IRQs to another CPU interface
790 *
791 * @new_cpu_id: the CPU target ID to migrate IRQs to
792 *
793 * Migrate all peripheral interrupts with a target matching the current CPU
794 * to the interface corresponding to @new_cpu_id. The CPU interface mapping
795 * is also updated. Targets to other CPU interfaces are unchanged.
796 * This must be called with IRQs locally disabled.
797 */
798void gic_migrate_target(unsigned int new_cpu_id)
799{
800 unsigned int cur_cpu_id, gic_irqs, gic_nr = 0;
801 void __iomem *dist_base;
802 int i, ror_val, cpu = smp_processor_id();
803 u32 val, cur_target_mask, active_mask;
804
805 if (gic_nr >= MAX_GIC_NR)
806 BUG();
807
808 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
809 if (!dist_base)
810 return;
811 gic_irqs = gic_data[gic_nr].gic_irqs;
812
813 cur_cpu_id = __ffs(gic_cpu_map[cpu]);
814 cur_target_mask = 0x01010101 << cur_cpu_id;
815 ror_val = (cur_cpu_id - new_cpu_id) & 31;
816
817 raw_spin_lock(&irq_controller_lock);
818
819 /* Update the target interface for this logical CPU */
820 gic_cpu_map[cpu] = 1 << new_cpu_id;
821
822 /*
823 * Find all the peripheral interrupts targetting the current
824 * CPU interface and migrate them to the new CPU interface.
825 * We skip DIST_TARGET 0 to 7 as they are read-only.
826 */
827 for (i = 8; i < DIV_ROUND_UP(gic_irqs, 4); i++) {
828 val = readl_relaxed(dist_base + GIC_DIST_TARGET + i * 4);
829 active_mask = val & cur_target_mask;
830 if (active_mask) {
831 val &= ~active_mask;
832 val |= ror32(active_mask, ror_val);
833 writel_relaxed(val, dist_base + GIC_DIST_TARGET + i*4);
834 }
835 }
836
837 raw_spin_unlock(&irq_controller_lock);
838
839 /*
840 * Now let's migrate and clear any potential SGIs that might be
841 * pending for us (cur_cpu_id). Since GIC_DIST_SGI_PENDING_SET
842 * is a banked register, we can only forward the SGI using
843 * GIC_DIST_SOFTINT. The original SGI source is lost but Linux
844 * doesn't use that information anyway.
845 *
846 * For the same reason we do not adjust SGI source information
847 * for previously sent SGIs by us to other CPUs either.
848 */
849 for (i = 0; i < 16; i += 4) {
850 int j;
851 val = readl_relaxed(dist_base + GIC_DIST_SGI_PENDING_SET + i);
852 if (!val)
853 continue;
854 writel_relaxed(val, dist_base + GIC_DIST_SGI_PENDING_CLEAR + i);
855 for (j = i; j < i + 4; j++) {
856 if (val & 0xff)
857 writel_relaxed((1 << (new_cpu_id + 16)) | j,
858 dist_base + GIC_DIST_SOFTINT);
859 val >>= 8;
860 }
861 }
Rob Herringb1cffeb2012-11-26 15:05:48 -0600862}
Nicolas Pitreeeb44652012-11-28 18:17:25 -0500863
864/*
865 * gic_get_sgir_physaddr - get the physical address for the SGI register
866 *
867 * REturn the physical address of the SGI register to be used
868 * by some early assembly code when the kernel is not yet available.
869 */
870static unsigned long gic_dist_physaddr;
871
872unsigned long gic_get_sgir_physaddr(void)
873{
874 if (!gic_dist_physaddr)
875 return 0;
876 return gic_dist_physaddr + GIC_DIST_SOFTINT;
877}
878
879void __init gic_init_physaddr(struct device_node *node)
880{
881 struct resource res;
882 if (of_address_to_resource(node, 0, &res) == 0) {
883 gic_dist_physaddr = res.start;
884 pr_info("GIC physical location is %#lx\n", gic_dist_physaddr);
885 }
886}
887
888#else
889#define gic_init_physaddr(node) do { } while (0)
Rob Herringb1cffeb2012-11-26 15:05:48 -0600890#endif
891
Grant Likely75294952012-02-14 14:06:57 -0700892static int gic_irq_domain_map(struct irq_domain *d, unsigned int irq,
893 irq_hw_number_t hw)
894{
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100895 struct irq_chip *chip = &gic_chip;
896
897 if (static_key_true(&supports_deactivate)) {
898 if (d->host_data == (void *)&gic_data[0])
899 chip = &gic_eoimode1_chip;
900 }
901
Grant Likely75294952012-02-14 14:06:57 -0700902 if (hw < 32) {
903 irq_set_percpu_devid(irq);
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100904 irq_domain_set_info(d, irq, hw, chip, d->host_data,
Yingjoe Chen9a1091e2014-11-25 16:04:19 +0800905 handle_percpu_devid_irq, NULL, NULL);
Rob Herringd17cab42015-08-29 18:01:22 -0500906 irq_set_status_flags(irq, IRQ_NOAUTOEN);
Grant Likely75294952012-02-14 14:06:57 -0700907 } else {
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100908 irq_domain_set_info(d, irq, hw, chip, d->host_data,
Yingjoe Chen9a1091e2014-11-25 16:04:19 +0800909 handle_fasteoi_irq, NULL, NULL);
Rob Herringd17cab42015-08-29 18:01:22 -0500910 irq_set_probe(irq);
Grant Likely75294952012-02-14 14:06:57 -0700911 }
Grant Likely75294952012-02-14 14:06:57 -0700912 return 0;
913}
914
Sricharan R006e9832013-12-03 15:57:22 +0530915static void gic_irq_domain_unmap(struct irq_domain *d, unsigned int irq)
916{
Sricharan R006e9832013-12-03 15:57:22 +0530917}
918
Grant Likely7bb69ba2012-02-14 14:06:48 -0700919static int gic_irq_domain_xlate(struct irq_domain *d,
920 struct device_node *controller,
921 const u32 *intspec, unsigned int intsize,
922 unsigned long *out_hwirq, unsigned int *out_type)
Rob Herringb3f7ed02011-09-28 21:27:52 -0500923{
Sricharan R006e9832013-12-03 15:57:22 +0530924 unsigned long ret = 0;
925
Marc Zyngier5d4c9bc2015-10-13 12:51:29 +0100926 if (irq_domain_get_of_node(d) != controller)
Rob Herringb3f7ed02011-09-28 21:27:52 -0500927 return -EINVAL;
928 if (intsize < 3)
929 return -EINVAL;
930
931 /* Get the interrupt number and add 16 to skip over SGIs */
932 *out_hwirq = intspec[1] + 16;
933
934 /* For SPIs, we need to add 16 more to get the GIC irq ID number */
Marc Zyngiera5561c32015-03-11 15:43:46 +0000935 if (!intspec[0])
936 *out_hwirq += 16;
Rob Herringb3f7ed02011-09-28 21:27:52 -0500937
938 *out_type = intspec[2] & IRQ_TYPE_SENSE_MASK;
Sricharan R006e9832013-12-03 15:57:22 +0530939
940 return ret;
Rob Herringb3f7ed02011-09-28 21:27:52 -0500941}
Rob Herringb3f7ed02011-09-28 21:27:52 -0500942
Marc Zyngierf833f572015-10-13 12:51:33 +0100943static int gic_irq_domain_translate(struct irq_domain *d,
944 struct irq_fwspec *fwspec,
945 unsigned long *hwirq,
946 unsigned int *type)
947{
948 if (is_of_node(fwspec->fwnode)) {
949 if (fwspec->param_count < 3)
950 return -EINVAL;
951
952 /* Get the interrupt number and add 16 to skip over SGIs */
953 *hwirq = fwspec->param[1] + 16;
954
955 /*
956 * For SPIs, we need to add 16 more to get the GIC irq
957 * ID number
958 */
959 if (!fwspec->param[0])
960 *hwirq += 16;
961
962 *type = fwspec->param[2] & IRQ_TYPE_SENSE_MASK;
963 return 0;
964 }
965
966 return -EINVAL;
967}
968
Catalin Marinasc0114702013-01-14 18:05:37 +0000969#ifdef CONFIG_SMP
Paul Gortmaker8c37bb32013-06-19 11:32:08 -0400970static int gic_secondary_init(struct notifier_block *nfb, unsigned long action,
971 void *hcpu)
Catalin Marinasc0114702013-01-14 18:05:37 +0000972{
Shawn Guo8b6fd652013-06-12 19:30:27 +0800973 if (action == CPU_STARTING || action == CPU_STARTING_FROZEN)
Catalin Marinasc0114702013-01-14 18:05:37 +0000974 gic_cpu_init(&gic_data[0]);
975 return NOTIFY_OK;
976}
977
978/*
979 * Notifier for enabling the GIC CPU interface. Set an arbitrarily high
980 * priority because the GIC needs to be up before the ARM generic timers.
981 */
Paul Gortmaker8c37bb32013-06-19 11:32:08 -0400982static struct notifier_block gic_cpu_notifier = {
Catalin Marinasc0114702013-01-14 18:05:37 +0000983 .notifier_call = gic_secondary_init,
984 .priority = 100,
985};
986#endif
987
Yingjoe Chen9a1091e2014-11-25 16:04:19 +0800988static int gic_irq_domain_alloc(struct irq_domain *domain, unsigned int virq,
989 unsigned int nr_irqs, void *arg)
990{
991 int i, ret;
992 irq_hw_number_t hwirq;
993 unsigned int type = IRQ_TYPE_NONE;
Marc Zyngierf833f572015-10-13 12:51:33 +0100994 struct irq_fwspec *fwspec = arg;
Yingjoe Chen9a1091e2014-11-25 16:04:19 +0800995
Marc Zyngierf833f572015-10-13 12:51:33 +0100996 ret = gic_irq_domain_translate(domain, fwspec, &hwirq, &type);
Yingjoe Chen9a1091e2014-11-25 16:04:19 +0800997 if (ret)
998 return ret;
999
1000 for (i = 0; i < nr_irqs; i++)
1001 gic_irq_domain_map(domain, virq + i, hwirq + i);
1002
1003 return 0;
1004}
1005
1006static const struct irq_domain_ops gic_irq_domain_hierarchy_ops = {
Marc Zyngierf833f572015-10-13 12:51:33 +01001007 .translate = gic_irq_domain_translate,
Yingjoe Chen9a1091e2014-11-25 16:04:19 +08001008 .alloc = gic_irq_domain_alloc,
1009 .free = irq_domain_free_irqs_top,
1010};
1011
Stephen Boyd68593582014-03-04 17:02:01 -08001012static const struct irq_domain_ops gic_irq_domain_ops = {
Grant Likely75294952012-02-14 14:06:57 -07001013 .map = gic_irq_domain_map,
Sricharan R006e9832013-12-03 15:57:22 +05301014 .unmap = gic_irq_domain_unmap,
Grant Likely7bb69ba2012-02-14 14:06:48 -07001015 .xlate = gic_irq_domain_xlate,
Rob Herring4294f8ba2011-09-28 21:25:31 -05001016};
1017
Marc Zyngier4a6ac302015-09-01 10:08:53 +01001018static void __init __gic_init_bases(unsigned int gic_nr, int irq_start,
Marc Zyngierdb0d4db2011-11-12 16:09:49 +00001019 void __iomem *dist_base, void __iomem *cpu_base,
Grant Likely75294952012-02-14 14:06:57 -07001020 u32 percpu_offset, struct device_node *node)
Russell Kingb580b892010-12-04 15:55:14 +00001021{
Grant Likely75294952012-02-14 14:06:57 -07001022 irq_hw_number_t hwirq_base;
Russell Kingbef8f9e2010-12-04 16:50:58 +00001023 struct gic_chip_data *gic;
Nicolas Pitre384a2902012-04-11 18:55:48 -04001024 int gic_irqs, irq_base, i;
Russell Kingbef8f9e2010-12-04 16:50:58 +00001025
1026 BUG_ON(gic_nr >= MAX_GIC_NR);
1027
Marc Zyngier76e52dd2015-09-30 12:01:16 +01001028 gic_check_cpu_features();
1029
Russell Kingbef8f9e2010-12-04 16:50:58 +00001030 gic = &gic_data[gic_nr];
Marc Zyngierdb0d4db2011-11-12 16:09:49 +00001031#ifdef CONFIG_GIC_NON_BANKED
1032 if (percpu_offset) { /* Frankein-GIC without banked registers... */
1033 unsigned int cpu;
1034
1035 gic->dist_base.percpu_base = alloc_percpu(void __iomem *);
1036 gic->cpu_base.percpu_base = alloc_percpu(void __iomem *);
1037 if (WARN_ON(!gic->dist_base.percpu_base ||
1038 !gic->cpu_base.percpu_base)) {
1039 free_percpu(gic->dist_base.percpu_base);
1040 free_percpu(gic->cpu_base.percpu_base);
1041 return;
1042 }
1043
1044 for_each_possible_cpu(cpu) {
Tomasz Figa29e697b2014-07-17 17:23:44 +02001045 u32 mpidr = cpu_logical_map(cpu);
1046 u32 core_id = MPIDR_AFFINITY_LEVEL(mpidr, 0);
1047 unsigned long offset = percpu_offset * core_id;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +00001048 *per_cpu_ptr(gic->dist_base.percpu_base, cpu) = dist_base + offset;
1049 *per_cpu_ptr(gic->cpu_base.percpu_base, cpu) = cpu_base + offset;
1050 }
1051
1052 gic_set_base_accessor(gic, gic_get_percpu_base);
1053 } else
1054#endif
1055 { /* Normal, sane GIC... */
1056 WARN(percpu_offset,
1057 "GIC_NON_BANKED not enabled, ignoring %08x offset!",
1058 percpu_offset);
1059 gic->dist_base.common_base = dist_base;
1060 gic->cpu_base.common_base = cpu_base;
1061 gic_set_base_accessor(gic, gic_get_common_base);
1062 }
Russell Kingbef8f9e2010-12-04 16:50:58 +00001063
Rob Herring4294f8ba2011-09-28 21:25:31 -05001064 /*
Rob Herring4294f8ba2011-09-28 21:25:31 -05001065 * Find out how many interrupts are supported.
1066 * The GIC only supports up to 1020 interrupt sources.
1067 */
Marc Zyngierdb0d4db2011-11-12 16:09:49 +00001068 gic_irqs = readl_relaxed(gic_data_dist_base(gic) + GIC_DIST_CTR) & 0x1f;
Rob Herring4294f8ba2011-09-28 21:25:31 -05001069 gic_irqs = (gic_irqs + 1) * 32;
1070 if (gic_irqs > 1020)
1071 gic_irqs = 1020;
1072 gic->gic_irqs = gic_irqs;
1073
Yingjoe Chen9a1091e2014-11-25 16:04:19 +08001074 if (node) { /* DT case */
Marc Zyngiera5561c32015-03-11 15:43:46 +00001075 gic->domain = irq_domain_add_linear(node, gic_irqs,
1076 &gic_irq_domain_hierarchy_ops,
1077 gic);
Yingjoe Chen9a1091e2014-11-25 16:04:19 +08001078 } else { /* Non-DT case */
1079 /*
1080 * For primary GICs, skip over SGIs.
1081 * For secondary GICs, skip over PPIs, too.
1082 */
1083 if (gic_nr == 0 && (irq_start & 31) > 0) {
1084 hwirq_base = 16;
1085 if (irq_start != -1)
1086 irq_start = (irq_start & ~31) + 16;
1087 } else {
1088 hwirq_base = 32;
1089 }
1090
1091 gic_irqs -= hwirq_base; /* calculate # of irqs to allocate */
1092
Sricharan R006e9832013-12-03 15:57:22 +05301093 irq_base = irq_alloc_descs(irq_start, 16, gic_irqs,
1094 numa_node_id());
1095 if (IS_ERR_VALUE(irq_base)) {
1096 WARN(1, "Cannot allocate irq_descs @ IRQ%d, assuming pre-allocated\n",
1097 irq_start);
1098 irq_base = irq_start;
1099 }
1100
1101 gic->domain = irq_domain_add_legacy(node, gic_irqs, irq_base,
1102 hwirq_base, &gic_irq_domain_ops, gic);
Rob Herringf37a53c2011-10-21 17:14:27 -05001103 }
Sricharan R006e9832013-12-03 15:57:22 +05301104
Grant Likely75294952012-02-14 14:06:57 -07001105 if (WARN_ON(!gic->domain))
1106 return;
Russell Kingbef8f9e2010-12-04 16:50:58 +00001107
Mark Rutland08332df2013-11-28 14:21:40 +00001108 if (gic_nr == 0) {
Jon Hunter567e5a02015-07-31 09:44:11 +01001109 /*
1110 * Initialize the CPU interface map to all CPUs.
1111 * It will be refined as each CPU probes its ID.
1112 * This is only necessary for the primary GIC.
1113 */
1114 for (i = 0; i < NR_GIC_CPU_IF; i++)
1115 gic_cpu_map[i] = 0xff;
Rob Herringb1cffeb2012-11-26 15:05:48 -06001116#ifdef CONFIG_SMP
Mark Rutland08332df2013-11-28 14:21:40 +00001117 set_smp_cross_call(gic_raise_softirq);
1118 register_cpu_notifier(&gic_cpu_notifier);
Rob Herringb1cffeb2012-11-26 15:05:48 -06001119#endif
Mark Rutland08332df2013-11-28 14:21:40 +00001120 set_handle_irq(gic_handle_irq);
Marc Zyngier0b996fd2015-08-26 17:00:44 +01001121 if (static_key_true(&supports_deactivate))
1122 pr_info("GIC: Using split EOI/Deactivate mode\n");
Mark Rutland08332df2013-11-28 14:21:40 +00001123 }
Rob Herringcfed7d62012-11-03 12:59:51 -05001124
Rob Herring4294f8ba2011-09-28 21:25:31 -05001125 gic_dist_init(gic);
Russell Kingbef8f9e2010-12-04 16:50:58 +00001126 gic_cpu_init(gic);
Colin Cross254056f2011-02-10 12:54:10 -08001127 gic_pm_init(gic);
Russell Kingb580b892010-12-04 15:55:14 +00001128}
1129
Marc Zyngier4a6ac302015-09-01 10:08:53 +01001130void __init gic_init_bases(unsigned int gic_nr, int irq_start,
1131 void __iomem *dist_base, void __iomem *cpu_base,
1132 u32 percpu_offset, struct device_node *node)
1133{
1134 /*
1135 * Non-DT/ACPI systems won't run a hypervisor, so let's not
1136 * bother with these...
1137 */
1138 static_key_slow_dec(&supports_deactivate);
1139 __gic_init_bases(gic_nr, irq_start, dist_base, cpu_base,
1140 percpu_offset, node);
1141}
1142
Rob Herringb3f7ed02011-09-28 21:27:52 -05001143#ifdef CONFIG_OF
Sachin Kamat46f101d2013-03-13 15:05:15 +05301144static int gic_cnt __initdata;
Rob Herringb3f7ed02011-09-28 21:27:52 -05001145
Marc Zyngier12e14062015-09-13 12:14:31 +01001146static bool gic_check_eoimode(struct device_node *node, void __iomem **base)
1147{
1148 struct resource cpuif_res;
1149
1150 of_address_to_resource(node, 1, &cpuif_res);
1151
1152 if (!is_hyp_mode_available())
1153 return false;
1154 if (resource_size(&cpuif_res) < SZ_8K)
1155 return false;
1156 if (resource_size(&cpuif_res) == SZ_128K) {
1157 u32 val_low, val_high;
1158
1159 /*
1160 * Verify that we have the first 4kB of a GIC400
1161 * aliased over the first 64kB by checking the
1162 * GICC_IIDR register on both ends.
1163 */
1164 val_low = readl_relaxed(*base + GIC_CPU_IDENT);
1165 val_high = readl_relaxed(*base + GIC_CPU_IDENT + 0xf000);
1166 if ((val_low & 0xffff0fff) != 0x0202043B ||
1167 val_low != val_high)
1168 return false;
1169
1170 /*
1171 * Move the base up by 60kB, so that we have a 8kB
1172 * contiguous region, which allows us to use GICC_DIR
1173 * at its normal offset. Please pass me that bucket.
1174 */
1175 *base += 0xf000;
1176 cpuif_res.start += 0xf000;
1177 pr_warn("GIC: Adjusting CPU interface base to %pa",
1178 &cpuif_res.start);
1179 }
1180
1181 return true;
1182}
1183
Stephen Boyd68593582014-03-04 17:02:01 -08001184static int __init
1185gic_of_init(struct device_node *node, struct device_node *parent)
Rob Herringb3f7ed02011-09-28 21:27:52 -05001186{
1187 void __iomem *cpu_base;
1188 void __iomem *dist_base;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +00001189 u32 percpu_offset;
Rob Herringb3f7ed02011-09-28 21:27:52 -05001190 int irq;
Rob Herringb3f7ed02011-09-28 21:27:52 -05001191
1192 if (WARN_ON(!node))
1193 return -ENODEV;
1194
1195 dist_base = of_iomap(node, 0);
1196 WARN(!dist_base, "unable to map gic dist registers\n");
1197
1198 cpu_base = of_iomap(node, 1);
1199 WARN(!cpu_base, "unable to map gic cpu registers\n");
1200
Marc Zyngier0b996fd2015-08-26 17:00:44 +01001201 /*
1202 * Disable split EOI/Deactivate if either HYP is not available
1203 * or the CPU interface is too small.
1204 */
Marc Zyngier12e14062015-09-13 12:14:31 +01001205 if (gic_cnt == 0 && !gic_check_eoimode(node, &cpu_base))
Marc Zyngier0b996fd2015-08-26 17:00:44 +01001206 static_key_slow_dec(&supports_deactivate);
1207
Marc Zyngierdb0d4db2011-11-12 16:09:49 +00001208 if (of_property_read_u32(node, "cpu-offset", &percpu_offset))
1209 percpu_offset = 0;
1210
Marc Zyngier4a6ac302015-09-01 10:08:53 +01001211 __gic_init_bases(gic_cnt, -1, dist_base, cpu_base, percpu_offset, node);
Nicolas Pitreeeb44652012-11-28 18:17:25 -05001212 if (!gic_cnt)
1213 gic_init_physaddr(node);
Rob Herringb3f7ed02011-09-28 21:27:52 -05001214
1215 if (parent) {
1216 irq = irq_of_parse_and_map(node, 0);
1217 gic_cascade_irq(gic_cnt, irq);
1218 }
Suravee Suthikulpanit853a33c2014-11-25 18:47:22 +00001219
1220 if (IS_ENABLED(CONFIG_ARM_GIC_V2M))
1221 gicv2m_of_init(node, gic_data[gic_cnt].domain);
1222
Rob Herringb3f7ed02011-09-28 21:27:52 -05001223 gic_cnt++;
1224 return 0;
1225}
Suravee Suthikulpanit144cb082014-07-15 00:03:03 +02001226IRQCHIP_DECLARE(gic_400, "arm,gic-400", gic_of_init);
Linus Walleijfa6e2ee2014-10-01 09:29:22 +02001227IRQCHIP_DECLARE(arm11mp_gic, "arm,arm11mp-gic", gic_of_init);
1228IRQCHIP_DECLARE(arm1176jzf_dc_gic, "arm,arm1176jzf-devchip-gic", gic_of_init);
Rob Herring81243e42012-11-20 21:21:40 -06001229IRQCHIP_DECLARE(cortex_a15_gic, "arm,cortex-a15-gic", gic_of_init);
1230IRQCHIP_DECLARE(cortex_a9_gic, "arm,cortex-a9-gic", gic_of_init);
Matthias Bruggera97e80272014-07-03 13:58:52 +02001231IRQCHIP_DECLARE(cortex_a7_gic, "arm,cortex-a7-gic", gic_of_init);
Rob Herring81243e42012-11-20 21:21:40 -06001232IRQCHIP_DECLARE(msm_8660_qgic, "qcom,msm-8660-qgic", gic_of_init);
1233IRQCHIP_DECLARE(msm_qgic2, "qcom,msm-qgic2", gic_of_init);
Geert Uytterhoeven8709b9e2015-09-14 22:06:43 +02001234IRQCHIP_DECLARE(pl390, "arm,pl390", gic_of_init);
Rob Herring81243e42012-11-20 21:21:40 -06001235
Rob Herringb3f7ed02011-09-28 21:27:52 -05001236#endif
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001237
1238#ifdef CONFIG_ACPI
1239static phys_addr_t dist_phy_base, cpu_phy_base __initdata;
1240
1241static int __init
1242gic_acpi_parse_madt_cpu(struct acpi_subtable_header *header,
1243 const unsigned long end)
1244{
1245 struct acpi_madt_generic_interrupt *processor;
1246 phys_addr_t gic_cpu_base;
1247 static int cpu_base_assigned;
1248
1249 processor = (struct acpi_madt_generic_interrupt *)header;
1250
Al Stone99e3e3a2015-07-06 17:16:48 -06001251 if (BAD_MADT_GICC_ENTRY(processor, end))
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001252 return -EINVAL;
1253
1254 /*
1255 * There is no support for non-banked GICv1/2 register in ACPI spec.
1256 * All CPU interface addresses have to be the same.
1257 */
1258 gic_cpu_base = processor->base_address;
1259 if (cpu_base_assigned && gic_cpu_base != cpu_phy_base)
1260 return -EINVAL;
1261
1262 cpu_phy_base = gic_cpu_base;
1263 cpu_base_assigned = 1;
1264 return 0;
1265}
1266
1267static int __init
1268gic_acpi_parse_madt_distributor(struct acpi_subtable_header *header,
1269 const unsigned long end)
1270{
1271 struct acpi_madt_generic_distributor *dist;
1272
1273 dist = (struct acpi_madt_generic_distributor *)header;
1274
1275 if (BAD_MADT_ENTRY(dist, end))
1276 return -EINVAL;
1277
1278 dist_phy_base = dist->base_address;
1279 return 0;
1280}
1281
1282int __init
1283gic_v2_acpi_init(struct acpi_table_header *table)
1284{
1285 void __iomem *cpu_base, *dist_base;
1286 int count;
1287
1288 /* Collect CPU base addresses */
1289 count = acpi_parse_entries(ACPI_SIG_MADT,
1290 sizeof(struct acpi_table_madt),
1291 gic_acpi_parse_madt_cpu, table,
1292 ACPI_MADT_TYPE_GENERIC_INTERRUPT, 0);
1293 if (count <= 0) {
1294 pr_err("No valid GICC entries exist\n");
1295 return -EINVAL;
1296 }
1297
1298 /*
1299 * Find distributor base address. We expect one distributor entry since
1300 * ACPI 5.1 spec neither support multi-GIC instances nor GIC cascade.
1301 */
1302 count = acpi_parse_entries(ACPI_SIG_MADT,
1303 sizeof(struct acpi_table_madt),
1304 gic_acpi_parse_madt_distributor, table,
1305 ACPI_MADT_TYPE_GENERIC_DISTRIBUTOR, 0);
1306 if (count <= 0) {
1307 pr_err("No valid GICD entries exist\n");
1308 return -EINVAL;
1309 } else if (count > 1) {
1310 pr_err("More than one GICD entry detected\n");
1311 return -EINVAL;
1312 }
1313
1314 cpu_base = ioremap(cpu_phy_base, ACPI_GIC_CPU_IF_MEM_SIZE);
1315 if (!cpu_base) {
1316 pr_err("Unable to map GICC registers\n");
1317 return -ENOMEM;
1318 }
1319
1320 dist_base = ioremap(dist_phy_base, ACPI_GICV2_DIST_MEM_SIZE);
1321 if (!dist_base) {
1322 pr_err("Unable to map GICD registers\n");
1323 iounmap(cpu_base);
1324 return -ENOMEM;
1325 }
1326
1327 /*
Marc Zyngier0b996fd2015-08-26 17:00:44 +01001328 * Disable split EOI/Deactivate if HYP is not available. ACPI
1329 * guarantees that we'll always have a GICv2, so the CPU
1330 * interface will always be the right size.
1331 */
1332 if (!is_hyp_mode_available())
1333 static_key_slow_dec(&supports_deactivate);
1334
1335 /*
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001336 * Initialize zero GIC instance (no multi-GIC support). Also, set GIC
1337 * as default IRQ domain to allow for GSI registration and GSI to IRQ
1338 * number translation (see acpi_register_gsi() and acpi_gsi_to_irq()).
1339 */
Marc Zyngier4a6ac302015-09-01 10:08:53 +01001340 __gic_init_bases(0, -1, dist_base, cpu_base, 0, NULL);
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001341 irq_set_default_host(gic_data[0].domain);
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00001342
1343 acpi_irq_model = ACPI_IRQ_MODEL_GIC;
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001344 return 0;
1345}
1346#endif