blob: 3c5487257ef0ff3384197a9335bddc5c027b6cd0 [file] [log] [blame]
Alex Deucher97b2e202015-04-20 16:51:00 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __AMDGPU_H__
29#define __AMDGPU_H__
30
31#include <linux/atomic.h>
32#include <linux/wait.h>
33#include <linux/list.h>
34#include <linux/kref.h>
35#include <linux/interval_tree.h>
36#include <linux/hashtable.h>
37#include <linux/fence.h>
38
39#include <ttm/ttm_bo_api.h>
40#include <ttm/ttm_bo_driver.h>
41#include <ttm/ttm_placement.h>
42#include <ttm/ttm_module.h>
43#include <ttm/ttm_execbuf_util.h>
44
Chunming Zhoud03846a2015-07-28 14:20:03 -040045#include <drm/drmP.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040046#include <drm/drm_gem.h>
Chunming Zhou7e5a5472015-04-24 17:37:30 +080047#include <drm/amdgpu_drm.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040048
yanyang15fc3aee2015-05-22 14:39:35 -040049#include "amd_shared.h"
Alex Deucher97b2e202015-04-20 16:51:00 -040050#include "amdgpu_mode.h"
51#include "amdgpu_ih.h"
52#include "amdgpu_irq.h"
53#include "amdgpu_ucode.h"
54#include "amdgpu_gds.h"
55
Alex Deucherb80d8472015-08-16 22:55:02 -040056#include "gpu_scheduler.h"
57
Alex Deucher97b2e202015-04-20 16:51:00 -040058/*
59 * Modules parameters.
60 */
61extern int amdgpu_modeset;
62extern int amdgpu_vram_limit;
63extern int amdgpu_gart_size;
64extern int amdgpu_benchmarking;
65extern int amdgpu_testing;
66extern int amdgpu_audio;
67extern int amdgpu_disp_priority;
68extern int amdgpu_hw_i2c;
69extern int amdgpu_pcie_gen2;
70extern int amdgpu_msi;
71extern int amdgpu_lockup_timeout;
72extern int amdgpu_dpm;
73extern int amdgpu_smc_load_fw;
74extern int amdgpu_aspm;
75extern int amdgpu_runtime_pm;
76extern int amdgpu_hard_reset;
77extern unsigned amdgpu_ip_block_mask;
78extern int amdgpu_bapm;
79extern int amdgpu_deep_color;
80extern int amdgpu_vm_size;
81extern int amdgpu_vm_block_size;
Alex Deucherb80d8472015-08-16 22:55:02 -040082extern int amdgpu_enable_scheduler;
Jammy Zhou1333f722015-07-30 16:36:58 +080083extern int amdgpu_sched_jobs;
Jammy Zhou4afcb302015-07-30 16:44:05 +080084extern int amdgpu_sched_hw_submission;
Alex Deucher97b2e202015-04-20 16:51:00 -040085
Chunming Zhou4b559c92015-07-21 15:53:04 +080086#define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
Alex Deucher97b2e202015-04-20 16:51:00 -040087#define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
88#define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
89/* AMDGPU_IB_POOL_SIZE must be a power of 2 */
90#define AMDGPU_IB_POOL_SIZE 16
91#define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
92#define AMDGPUFB_CONN_LIMIT 4
93#define AMDGPU_BIOS_NUM_SCRATCH 8
94
Alex Deucher97b2e202015-04-20 16:51:00 -040095/* max number of rings */
96#define AMDGPU_MAX_RINGS 16
97#define AMDGPU_MAX_GFX_RINGS 1
98#define AMDGPU_MAX_COMPUTE_RINGS 8
99#define AMDGPU_MAX_VCE_RINGS 2
100
101/* number of hw syncs before falling back on blocking */
102#define AMDGPU_NUM_SYNCS 4
103
104/* hardcode that limit for now */
105#define AMDGPU_VA_RESERVED_SIZE (8 << 20)
106
107/* hard reset data */
108#define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
109
110/* reset flags */
111#define AMDGPU_RESET_GFX (1 << 0)
112#define AMDGPU_RESET_COMPUTE (1 << 1)
113#define AMDGPU_RESET_DMA (1 << 2)
114#define AMDGPU_RESET_CP (1 << 3)
115#define AMDGPU_RESET_GRBM (1 << 4)
116#define AMDGPU_RESET_DMA1 (1 << 5)
117#define AMDGPU_RESET_RLC (1 << 6)
118#define AMDGPU_RESET_SEM (1 << 7)
119#define AMDGPU_RESET_IH (1 << 8)
120#define AMDGPU_RESET_VMC (1 << 9)
121#define AMDGPU_RESET_MC (1 << 10)
122#define AMDGPU_RESET_DISPLAY (1 << 11)
123#define AMDGPU_RESET_UVD (1 << 12)
124#define AMDGPU_RESET_VCE (1 << 13)
125#define AMDGPU_RESET_VCE1 (1 << 14)
126
127/* CG block flags */
128#define AMDGPU_CG_BLOCK_GFX (1 << 0)
129#define AMDGPU_CG_BLOCK_MC (1 << 1)
130#define AMDGPU_CG_BLOCK_SDMA (1 << 2)
131#define AMDGPU_CG_BLOCK_UVD (1 << 3)
132#define AMDGPU_CG_BLOCK_VCE (1 << 4)
133#define AMDGPU_CG_BLOCK_HDP (1 << 5)
134#define AMDGPU_CG_BLOCK_BIF (1 << 6)
135
136/* CG flags */
137#define AMDGPU_CG_SUPPORT_GFX_MGCG (1 << 0)
138#define AMDGPU_CG_SUPPORT_GFX_MGLS (1 << 1)
139#define AMDGPU_CG_SUPPORT_GFX_CGCG (1 << 2)
140#define AMDGPU_CG_SUPPORT_GFX_CGLS (1 << 3)
141#define AMDGPU_CG_SUPPORT_GFX_CGTS (1 << 4)
142#define AMDGPU_CG_SUPPORT_GFX_CGTS_LS (1 << 5)
143#define AMDGPU_CG_SUPPORT_GFX_CP_LS (1 << 6)
144#define AMDGPU_CG_SUPPORT_GFX_RLC_LS (1 << 7)
145#define AMDGPU_CG_SUPPORT_MC_LS (1 << 8)
146#define AMDGPU_CG_SUPPORT_MC_MGCG (1 << 9)
147#define AMDGPU_CG_SUPPORT_SDMA_LS (1 << 10)
148#define AMDGPU_CG_SUPPORT_SDMA_MGCG (1 << 11)
149#define AMDGPU_CG_SUPPORT_BIF_LS (1 << 12)
150#define AMDGPU_CG_SUPPORT_UVD_MGCG (1 << 13)
151#define AMDGPU_CG_SUPPORT_VCE_MGCG (1 << 14)
152#define AMDGPU_CG_SUPPORT_HDP_LS (1 << 15)
153#define AMDGPU_CG_SUPPORT_HDP_MGCG (1 << 16)
154
155/* PG flags */
156#define AMDGPU_PG_SUPPORT_GFX_PG (1 << 0)
157#define AMDGPU_PG_SUPPORT_GFX_SMG (1 << 1)
158#define AMDGPU_PG_SUPPORT_GFX_DMG (1 << 2)
159#define AMDGPU_PG_SUPPORT_UVD (1 << 3)
160#define AMDGPU_PG_SUPPORT_VCE (1 << 4)
161#define AMDGPU_PG_SUPPORT_CP (1 << 5)
162#define AMDGPU_PG_SUPPORT_GDS (1 << 6)
163#define AMDGPU_PG_SUPPORT_RLC_SMU_HS (1 << 7)
164#define AMDGPU_PG_SUPPORT_SDMA (1 << 8)
165#define AMDGPU_PG_SUPPORT_ACP (1 << 9)
166#define AMDGPU_PG_SUPPORT_SAMU (1 << 10)
167
168/* GFX current status */
169#define AMDGPU_GFX_NORMAL_MODE 0x00000000L
170#define AMDGPU_GFX_SAFE_MODE 0x00000001L
171#define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
172#define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
173#define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
174
175/* max cursor sizes (in pixels) */
176#define CIK_CURSOR_WIDTH 128
177#define CIK_CURSOR_HEIGHT 128
178
179struct amdgpu_device;
180struct amdgpu_fence;
181struct amdgpu_ib;
182struct amdgpu_vm;
183struct amdgpu_ring;
184struct amdgpu_semaphore;
185struct amdgpu_cs_parser;
Chunming Zhoubb977d32015-08-18 15:16:40 +0800186struct amdgpu_job;
Alex Deucher97b2e202015-04-20 16:51:00 -0400187struct amdgpu_irq_src;
Alex Deucher0b492a42015-08-16 22:48:26 -0400188struct amdgpu_fpriv;
Alex Deucher97b2e202015-04-20 16:51:00 -0400189
190enum amdgpu_cp_irq {
191 AMDGPU_CP_IRQ_GFX_EOP = 0,
192 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
193 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
194 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
195 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
196 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
197 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
198 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
199 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
200
201 AMDGPU_CP_IRQ_LAST
202};
203
204enum amdgpu_sdma_irq {
205 AMDGPU_SDMA_IRQ_TRAP0 = 0,
206 AMDGPU_SDMA_IRQ_TRAP1,
207
208 AMDGPU_SDMA_IRQ_LAST
209};
210
211enum amdgpu_thermal_irq {
212 AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
213 AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
214
215 AMDGPU_THERMAL_IRQ_LAST
216};
217
Alex Deucher97b2e202015-04-20 16:51:00 -0400218int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400219 enum amd_ip_block_type block_type,
220 enum amd_clockgating_state state);
Alex Deucher97b2e202015-04-20 16:51:00 -0400221int amdgpu_set_powergating_state(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400222 enum amd_ip_block_type block_type,
223 enum amd_powergating_state state);
Alex Deucher97b2e202015-04-20 16:51:00 -0400224
225struct amdgpu_ip_block_version {
yanyang15fc3aee2015-05-22 14:39:35 -0400226 enum amd_ip_block_type type;
Alex Deucher97b2e202015-04-20 16:51:00 -0400227 u32 major;
228 u32 minor;
229 u32 rev;
yanyang15fc3aee2015-05-22 14:39:35 -0400230 const struct amd_ip_funcs *funcs;
Alex Deucher97b2e202015-04-20 16:51:00 -0400231};
232
233int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400234 enum amd_ip_block_type type,
Alex Deucher97b2e202015-04-20 16:51:00 -0400235 u32 major, u32 minor);
236
237const struct amdgpu_ip_block_version * amdgpu_get_ip_block(
238 struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400239 enum amd_ip_block_type type);
Alex Deucher97b2e202015-04-20 16:51:00 -0400240
241/* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
242struct amdgpu_buffer_funcs {
243 /* maximum bytes in a single operation */
244 uint32_t copy_max_bytes;
245
246 /* number of dw to reserve per operation */
247 unsigned copy_num_dw;
248
249 /* used for buffer migration */
250 void (*emit_copy_buffer)(struct amdgpu_ring *ring,
251 /* src addr in bytes */
252 uint64_t src_offset,
253 /* dst addr in bytes */
254 uint64_t dst_offset,
255 /* number of byte to transfer */
256 uint32_t byte_count);
257
258 /* maximum bytes in a single operation */
259 uint32_t fill_max_bytes;
260
261 /* number of dw to reserve per operation */
262 unsigned fill_num_dw;
263
264 /* used for buffer clearing */
265 void (*emit_fill_buffer)(struct amdgpu_ring *ring,
266 /* value to write to memory */
267 uint32_t src_data,
268 /* dst addr in bytes */
269 uint64_t dst_offset,
270 /* number of byte to fill */
271 uint32_t byte_count);
272};
273
274/* provided by hw blocks that can write ptes, e.g., sdma */
275struct amdgpu_vm_pte_funcs {
276 /* copy pte entries from GART */
277 void (*copy_pte)(struct amdgpu_ib *ib,
278 uint64_t pe, uint64_t src,
279 unsigned count);
280 /* write pte one entry at a time with addr mapping */
281 void (*write_pte)(struct amdgpu_ib *ib,
282 uint64_t pe,
283 uint64_t addr, unsigned count,
284 uint32_t incr, uint32_t flags);
285 /* for linear pte/pde updates without addr mapping */
286 void (*set_pte_pde)(struct amdgpu_ib *ib,
287 uint64_t pe,
288 uint64_t addr, unsigned count,
289 uint32_t incr, uint32_t flags);
290 /* pad the indirect buffer to the necessary number of dw */
291 void (*pad_ib)(struct amdgpu_ib *ib);
292};
293
294/* provided by the gmc block */
295struct amdgpu_gart_funcs {
296 /* flush the vm tlb via mmio */
297 void (*flush_gpu_tlb)(struct amdgpu_device *adev,
298 uint32_t vmid);
299 /* write pte/pde updates using the cpu */
300 int (*set_pte_pde)(struct amdgpu_device *adev,
301 void *cpu_pt_addr, /* cpu addr of page table */
302 uint32_t gpu_page_idx, /* pte/pde to update */
303 uint64_t addr, /* addr to write into pte/pde */
304 uint32_t flags); /* access flags */
305};
306
307/* provided by the ih block */
308struct amdgpu_ih_funcs {
309 /* ring read/write ptr handling, called from interrupt context */
310 u32 (*get_wptr)(struct amdgpu_device *adev);
311 void (*decode_iv)(struct amdgpu_device *adev,
312 struct amdgpu_iv_entry *entry);
313 void (*set_rptr)(struct amdgpu_device *adev);
314};
315
316/* provided by hw blocks that expose a ring buffer for commands */
317struct amdgpu_ring_funcs {
318 /* ring read/write ptr handling */
319 u32 (*get_rptr)(struct amdgpu_ring *ring);
320 u32 (*get_wptr)(struct amdgpu_ring *ring);
321 void (*set_wptr)(struct amdgpu_ring *ring);
322 /* validating and patching of IBs */
323 int (*parse_cs)(struct amdgpu_cs_parser *p, uint32_t ib_idx);
324 /* command emit functions */
325 void (*emit_ib)(struct amdgpu_ring *ring,
326 struct amdgpu_ib *ib);
327 void (*emit_fence)(struct amdgpu_ring *ring, uint64_t addr,
Chunming Zhou890ee232015-06-01 14:35:03 +0800328 uint64_t seq, unsigned flags);
Alex Deucher97b2e202015-04-20 16:51:00 -0400329 bool (*emit_semaphore)(struct amdgpu_ring *ring,
330 struct amdgpu_semaphore *semaphore,
331 bool emit_wait);
332 void (*emit_vm_flush)(struct amdgpu_ring *ring, unsigned vm_id,
333 uint64_t pd_addr);
Christian Königd2edb072015-05-11 14:10:34 +0200334 void (*emit_hdp_flush)(struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -0400335 void (*emit_gds_switch)(struct amdgpu_ring *ring, uint32_t vmid,
336 uint32_t gds_base, uint32_t gds_size,
337 uint32_t gws_base, uint32_t gws_size,
338 uint32_t oa_base, uint32_t oa_size);
339 /* testing functions */
340 int (*test_ring)(struct amdgpu_ring *ring);
341 int (*test_ib)(struct amdgpu_ring *ring);
342 bool (*is_lockup)(struct amdgpu_ring *ring);
343};
344
345/*
346 * BIOS.
347 */
348bool amdgpu_get_bios(struct amdgpu_device *adev);
349bool amdgpu_read_bios(struct amdgpu_device *adev);
350
351/*
352 * Dummy page
353 */
354struct amdgpu_dummy_page {
355 struct page *page;
356 dma_addr_t addr;
357};
358int amdgpu_dummy_page_init(struct amdgpu_device *adev);
359void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
360
361
362/*
363 * Clocks
364 */
365
366#define AMDGPU_MAX_PPLL 3
367
368struct amdgpu_clock {
369 struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
370 struct amdgpu_pll spll;
371 struct amdgpu_pll mpll;
372 /* 10 Khz units */
373 uint32_t default_mclk;
374 uint32_t default_sclk;
375 uint32_t default_dispclk;
376 uint32_t current_dispclk;
377 uint32_t dp_extclk;
378 uint32_t max_pixel_clock;
379};
380
381/*
382 * Fences.
383 */
384struct amdgpu_fence_driver {
385 struct amdgpu_ring *ring;
386 uint64_t gpu_addr;
387 volatile uint32_t *cpu_addr;
388 /* sync_seq is protected by ring emission lock */
389 uint64_t sync_seq[AMDGPU_MAX_RINGS];
390 atomic64_t last_seq;
391 bool initialized;
Alex Deucher97b2e202015-04-20 16:51:00 -0400392 struct amdgpu_irq_src *irq_src;
393 unsigned irq_type;
394 struct delayed_work lockup_work;
monk.liu7f06c232015-07-30 18:28:12 +0800395 wait_queue_head_t fence_queue;
Alex Deucher97b2e202015-04-20 16:51:00 -0400396};
397
398/* some special values for the owner field */
399#define AMDGPU_FENCE_OWNER_UNDEFINED ((void*)0ul)
400#define AMDGPU_FENCE_OWNER_VM ((void*)1ul)
401#define AMDGPU_FENCE_OWNER_MOVE ((void*)2ul)
402
Chunming Zhou890ee232015-06-01 14:35:03 +0800403#define AMDGPU_FENCE_FLAG_64BIT (1 << 0)
404#define AMDGPU_FENCE_FLAG_INT (1 << 1)
405
Alex Deucher97b2e202015-04-20 16:51:00 -0400406struct amdgpu_fence {
407 struct fence base;
Chunming Zhou4cef9262015-08-05 19:52:14 +0800408
Alex Deucher97b2e202015-04-20 16:51:00 -0400409 /* RB, DMA, etc. */
410 struct amdgpu_ring *ring;
411 uint64_t seq;
412
413 /* filp or special value for fence creator */
414 void *owner;
415
416 wait_queue_t fence_wake;
417};
418
419struct amdgpu_user_fence {
420 /* write-back bo */
421 struct amdgpu_bo *bo;
422 /* write-back address offset to bo start */
423 uint32_t offset;
424};
425
426int amdgpu_fence_driver_init(struct amdgpu_device *adev);
427void amdgpu_fence_driver_fini(struct amdgpu_device *adev);
428void amdgpu_fence_driver_force_completion(struct amdgpu_device *adev);
429
430void amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring);
431int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring,
432 struct amdgpu_irq_src *irq_src,
433 unsigned irq_type);
Alex Deucher5ceb54c2015-08-05 12:41:48 -0400434void amdgpu_fence_driver_suspend(struct amdgpu_device *adev);
435void amdgpu_fence_driver_resume(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -0400436int amdgpu_fence_emit(struct amdgpu_ring *ring, void *owner,
437 struct amdgpu_fence **fence);
438void amdgpu_fence_process(struct amdgpu_ring *ring);
439int amdgpu_fence_wait_next(struct amdgpu_ring *ring);
440int amdgpu_fence_wait_empty(struct amdgpu_ring *ring);
441unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring);
442
Junwei Zhang1aa40512015-08-19 16:24:19 +0800443signed long amdgpu_fence_wait_multiple(struct amdgpu_device *adev,
Chunming Zhou4ce98912015-08-19 16:41:19 +0800444 struct fence **array,
Junwei Zhang1aa40512015-08-19 16:24:19 +0800445 uint32_t count,
446 bool wait_all,
447 bool intr,
448 signed long t);
Alex Deucher97b2e202015-04-20 16:51:00 -0400449struct amdgpu_fence *amdgpu_fence_ref(struct amdgpu_fence *fence);
450void amdgpu_fence_unref(struct amdgpu_fence **fence);
451
452bool amdgpu_fence_need_sync(struct amdgpu_fence *fence,
453 struct amdgpu_ring *ring);
454void amdgpu_fence_note_sync(struct amdgpu_fence *fence,
455 struct amdgpu_ring *ring);
456
457static inline struct amdgpu_fence *amdgpu_fence_later(struct amdgpu_fence *a,
458 struct amdgpu_fence *b)
459{
460 if (!a) {
461 return b;
462 }
463
464 if (!b) {
465 return a;
466 }
467
468 BUG_ON(a->ring != b->ring);
469
470 if (a->seq > b->seq) {
471 return a;
472 } else {
473 return b;
474 }
475}
476
477static inline bool amdgpu_fence_is_earlier(struct amdgpu_fence *a,
478 struct amdgpu_fence *b)
479{
480 if (!a) {
481 return false;
482 }
483
484 if (!b) {
485 return true;
486 }
487
488 BUG_ON(a->ring != b->ring);
489
490 return a->seq < b->seq;
491}
492
monk.liu332dfe92015-07-30 15:19:05 +0800493int amdgpu_user_fence_emit(struct amdgpu_ring *ring, struct amdgpu_user_fence *user,
Alex Deucher97b2e202015-04-20 16:51:00 -0400494 void *owner, struct amdgpu_fence **fence);
495
496/*
497 * TTM.
498 */
499struct amdgpu_mman {
500 struct ttm_bo_global_ref bo_global_ref;
501 struct drm_global_reference mem_global_ref;
502 struct ttm_bo_device bdev;
503 bool mem_global_referenced;
504 bool initialized;
505
506#if defined(CONFIG_DEBUG_FS)
507 struct dentry *vram;
508 struct dentry *gtt;
509#endif
510
511 /* buffer handling */
512 const struct amdgpu_buffer_funcs *buffer_funcs;
513 struct amdgpu_ring *buffer_funcs_ring;
514};
515
516int amdgpu_copy_buffer(struct amdgpu_ring *ring,
517 uint64_t src_offset,
518 uint64_t dst_offset,
519 uint32_t byte_count,
520 struct reservation_object *resv,
521 struct amdgpu_fence **fence);
522int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma);
523
524struct amdgpu_bo_list_entry {
525 struct amdgpu_bo *robj;
526 struct ttm_validate_buffer tv;
527 struct amdgpu_bo_va *bo_va;
528 unsigned prefered_domains;
529 unsigned allowed_domains;
530 uint32_t priority;
531};
532
533struct amdgpu_bo_va_mapping {
534 struct list_head list;
535 struct interval_tree_node it;
536 uint64_t offset;
537 uint32_t flags;
538};
539
540/* bo virtual addresses in a specific vm */
541struct amdgpu_bo_va {
542 /* protected by bo being reserved */
543 struct list_head bo_list;
Chunming Zhoubb1e38a42015-08-03 18:19:38 +0800544 struct fence *last_pt_update;
Alex Deucher97b2e202015-04-20 16:51:00 -0400545 unsigned ref_count;
546
Christian König7fc11952015-07-30 11:53:42 +0200547 /* protected by vm mutex and spinlock */
Alex Deucher97b2e202015-04-20 16:51:00 -0400548 struct list_head vm_status;
549
Christian König7fc11952015-07-30 11:53:42 +0200550 /* mappings for this bo_va */
551 struct list_head invalids;
552 struct list_head valids;
553
Alex Deucher97b2e202015-04-20 16:51:00 -0400554 /* constant after initialization */
555 struct amdgpu_vm *vm;
556 struct amdgpu_bo *bo;
557};
558
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800559#define AMDGPU_GEM_DOMAIN_MAX 0x3
560
Alex Deucher97b2e202015-04-20 16:51:00 -0400561struct amdgpu_bo {
562 /* Protected by gem.mutex */
563 struct list_head list;
564 /* Protected by tbo.reserved */
565 u32 initial_domain;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800566 struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
Alex Deucher97b2e202015-04-20 16:51:00 -0400567 struct ttm_placement placement;
568 struct ttm_buffer_object tbo;
569 struct ttm_bo_kmap_obj kmap;
570 u64 flags;
571 unsigned pin_count;
572 void *kptr;
573 u64 tiling_flags;
574 u64 metadata_flags;
575 void *metadata;
576 u32 metadata_size;
577 /* list of all virtual address to which this bo
578 * is associated to
579 */
580 struct list_head va;
581 /* Constant after initialization */
582 struct amdgpu_device *adev;
583 struct drm_gem_object gem_base;
584
585 struct ttm_bo_kmap_obj dma_buf_vmap;
586 pid_t pid;
587 struct amdgpu_mn *mn;
588 struct list_head mn_list;
589};
590#define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
591
592void amdgpu_gem_object_free(struct drm_gem_object *obj);
593int amdgpu_gem_object_open(struct drm_gem_object *obj,
594 struct drm_file *file_priv);
595void amdgpu_gem_object_close(struct drm_gem_object *obj,
596 struct drm_file *file_priv);
597unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
598struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
599struct drm_gem_object *amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
600 struct dma_buf_attachment *attach,
601 struct sg_table *sg);
602struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
603 struct drm_gem_object *gobj,
604 int flags);
605int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
606void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
607struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
608void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
609void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
610int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
611
612/* sub-allocation manager, it has to be protected by another lock.
613 * By conception this is an helper for other part of the driver
614 * like the indirect buffer or semaphore, which both have their
615 * locking.
616 *
617 * Principe is simple, we keep a list of sub allocation in offset
618 * order (first entry has offset == 0, last entry has the highest
619 * offset).
620 *
621 * When allocating new object we first check if there is room at
622 * the end total_size - (last_object_offset + last_object_size) >=
623 * alloc_size. If so we allocate new object there.
624 *
625 * When there is not enough room at the end, we start waiting for
626 * each sub object until we reach object_offset+object_size >=
627 * alloc_size, this object then become the sub object we return.
628 *
629 * Alignment can't be bigger than page size.
630 *
631 * Hole are not considered for allocation to keep things simple.
632 * Assumption is that there won't be hole (all object on same
633 * alignment).
634 */
635struct amdgpu_sa_manager {
636 wait_queue_head_t wq;
637 struct amdgpu_bo *bo;
638 struct list_head *hole;
639 struct list_head flist[AMDGPU_MAX_RINGS];
640 struct list_head olist;
641 unsigned size;
642 uint64_t gpu_addr;
643 void *cpu_ptr;
644 uint32_t domain;
645 uint32_t align;
646};
647
648struct amdgpu_sa_bo;
649
650/* sub-allocation buffer */
651struct amdgpu_sa_bo {
652 struct list_head olist;
653 struct list_head flist;
654 struct amdgpu_sa_manager *manager;
655 unsigned soffset;
656 unsigned eoffset;
Chunming Zhou4ce98912015-08-19 16:41:19 +0800657 struct fence *fence;
Alex Deucher97b2e202015-04-20 16:51:00 -0400658};
659
660/*
661 * GEM objects.
662 */
663struct amdgpu_gem {
664 struct mutex mutex;
665 struct list_head objects;
666};
667
668int amdgpu_gem_init(struct amdgpu_device *adev);
669void amdgpu_gem_fini(struct amdgpu_device *adev);
670int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
671 int alignment, u32 initial_domain,
672 u64 flags, bool kernel,
673 struct drm_gem_object **obj);
674
675int amdgpu_mode_dumb_create(struct drm_file *file_priv,
676 struct drm_device *dev,
677 struct drm_mode_create_dumb *args);
678int amdgpu_mode_dumb_mmap(struct drm_file *filp,
679 struct drm_device *dev,
680 uint32_t handle, uint64_t *offset_p);
681
682/*
683 * Semaphores.
684 */
685struct amdgpu_semaphore {
686 struct amdgpu_sa_bo *sa_bo;
687 signed waiters;
688 uint64_t gpu_addr;
689};
690
691int amdgpu_semaphore_create(struct amdgpu_device *adev,
692 struct amdgpu_semaphore **semaphore);
693bool amdgpu_semaphore_emit_signal(struct amdgpu_ring *ring,
694 struct amdgpu_semaphore *semaphore);
695bool amdgpu_semaphore_emit_wait(struct amdgpu_ring *ring,
696 struct amdgpu_semaphore *semaphore);
697void amdgpu_semaphore_free(struct amdgpu_device *adev,
698 struct amdgpu_semaphore **semaphore,
Chunming Zhou4ce98912015-08-19 16:41:19 +0800699 struct fence *fence);
Alex Deucher97b2e202015-04-20 16:51:00 -0400700
701/*
702 * Synchronization
703 */
704struct amdgpu_sync {
705 struct amdgpu_semaphore *semaphores[AMDGPU_NUM_SYNCS];
706 struct amdgpu_fence *sync_to[AMDGPU_MAX_RINGS];
Christian Königf91b3a62015-08-20 14:47:40 +0800707 DECLARE_HASHTABLE(fences, 4);
Alex Deucher97b2e202015-04-20 16:51:00 -0400708 struct amdgpu_fence *last_vm_update;
709};
710
711void amdgpu_sync_create(struct amdgpu_sync *sync);
Christian König91e1a522015-07-06 22:06:40 +0200712int amdgpu_sync_fence(struct amdgpu_device *adev, struct amdgpu_sync *sync,
713 struct fence *f);
Alex Deucher97b2e202015-04-20 16:51:00 -0400714int amdgpu_sync_resv(struct amdgpu_device *adev,
715 struct amdgpu_sync *sync,
716 struct reservation_object *resv,
717 void *owner);
718int amdgpu_sync_rings(struct amdgpu_sync *sync,
719 struct amdgpu_ring *ring);
Christian Königf91b3a62015-08-20 14:47:40 +0800720int amdgpu_sync_wait(struct amdgpu_sync *sync);
Alex Deucher97b2e202015-04-20 16:51:00 -0400721void amdgpu_sync_free(struct amdgpu_device *adev, struct amdgpu_sync *sync,
Chunming Zhou4ce98912015-08-19 16:41:19 +0800722 struct fence *fence);
Alex Deucher97b2e202015-04-20 16:51:00 -0400723
724/*
725 * GART structures, functions & helpers
726 */
727struct amdgpu_mc;
728
729#define AMDGPU_GPU_PAGE_SIZE 4096
730#define AMDGPU_GPU_PAGE_MASK (AMDGPU_GPU_PAGE_SIZE - 1)
731#define AMDGPU_GPU_PAGE_SHIFT 12
732#define AMDGPU_GPU_PAGE_ALIGN(a) (((a) + AMDGPU_GPU_PAGE_MASK) & ~AMDGPU_GPU_PAGE_MASK)
733
734struct amdgpu_gart {
735 dma_addr_t table_addr;
736 struct amdgpu_bo *robj;
737 void *ptr;
738 unsigned num_gpu_pages;
739 unsigned num_cpu_pages;
740 unsigned table_size;
741 struct page **pages;
742 dma_addr_t *pages_addr;
743 bool ready;
744 const struct amdgpu_gart_funcs *gart_funcs;
745};
746
747int amdgpu_gart_table_ram_alloc(struct amdgpu_device *adev);
748void amdgpu_gart_table_ram_free(struct amdgpu_device *adev);
749int amdgpu_gart_table_vram_alloc(struct amdgpu_device *adev);
750void amdgpu_gart_table_vram_free(struct amdgpu_device *adev);
751int amdgpu_gart_table_vram_pin(struct amdgpu_device *adev);
752void amdgpu_gart_table_vram_unpin(struct amdgpu_device *adev);
753int amdgpu_gart_init(struct amdgpu_device *adev);
754void amdgpu_gart_fini(struct amdgpu_device *adev);
755void amdgpu_gart_unbind(struct amdgpu_device *adev, unsigned offset,
756 int pages);
757int amdgpu_gart_bind(struct amdgpu_device *adev, unsigned offset,
758 int pages, struct page **pagelist,
759 dma_addr_t *dma_addr, uint32_t flags);
760
761/*
762 * GPU MC structures, functions & helpers
763 */
764struct amdgpu_mc {
765 resource_size_t aper_size;
766 resource_size_t aper_base;
767 resource_size_t agp_base;
768 /* for some chips with <= 32MB we need to lie
769 * about vram size near mc fb location */
770 u64 mc_vram_size;
771 u64 visible_vram_size;
772 u64 gtt_size;
773 u64 gtt_start;
774 u64 gtt_end;
775 u64 vram_start;
776 u64 vram_end;
777 unsigned vram_width;
778 u64 real_vram_size;
779 int vram_mtrr;
780 u64 gtt_base_align;
781 u64 mc_mask;
782 const struct firmware *fw; /* MC firmware */
783 uint32_t fw_version;
784 struct amdgpu_irq_src vm_fault;
Ken Wang81c59f52015-06-03 21:02:01 +0800785 uint32_t vram_type;
Alex Deucher97b2e202015-04-20 16:51:00 -0400786};
787
788/*
789 * GPU doorbell structures, functions & helpers
790 */
791typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
792{
793 AMDGPU_DOORBELL_KIQ = 0x000,
794 AMDGPU_DOORBELL_HIQ = 0x001,
795 AMDGPU_DOORBELL_DIQ = 0x002,
796 AMDGPU_DOORBELL_MEC_RING0 = 0x010,
797 AMDGPU_DOORBELL_MEC_RING1 = 0x011,
798 AMDGPU_DOORBELL_MEC_RING2 = 0x012,
799 AMDGPU_DOORBELL_MEC_RING3 = 0x013,
800 AMDGPU_DOORBELL_MEC_RING4 = 0x014,
801 AMDGPU_DOORBELL_MEC_RING5 = 0x015,
802 AMDGPU_DOORBELL_MEC_RING6 = 0x016,
803 AMDGPU_DOORBELL_MEC_RING7 = 0x017,
804 AMDGPU_DOORBELL_GFX_RING0 = 0x020,
805 AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
806 AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
807 AMDGPU_DOORBELL_IH = 0x1E8,
808 AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
809 AMDGPU_DOORBELL_INVALID = 0xFFFF
810} AMDGPU_DOORBELL_ASSIGNMENT;
811
812struct amdgpu_doorbell {
813 /* doorbell mmio */
814 resource_size_t base;
815 resource_size_t size;
816 u32 __iomem *ptr;
817 u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
818};
819
820void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
821 phys_addr_t *aperture_base,
822 size_t *aperture_size,
823 size_t *start_offset);
824
825/*
826 * IRQS.
827 */
828
829struct amdgpu_flip_work {
830 struct work_struct flip_work;
831 struct work_struct unpin_work;
832 struct amdgpu_device *adev;
833 int crtc_id;
834 uint64_t base;
835 struct drm_pending_vblank_event *event;
836 struct amdgpu_bo *old_rbo;
Christian König1ffd2652015-08-11 17:29:52 +0200837 struct fence *excl;
838 unsigned shared_count;
839 struct fence **shared;
Alex Deucher97b2e202015-04-20 16:51:00 -0400840};
841
842
843/*
844 * CP & rings.
845 */
846
847struct amdgpu_ib {
848 struct amdgpu_sa_bo *sa_bo;
849 uint32_t length_dw;
850 uint64_t gpu_addr;
851 uint32_t *ptr;
852 struct amdgpu_ring *ring;
853 struct amdgpu_fence *fence;
854 struct amdgpu_user_fence *user;
855 struct amdgpu_vm *vm;
Christian König3cb485f2015-05-11 15:34:59 +0200856 struct amdgpu_ctx *ctx;
Alex Deucher97b2e202015-04-20 16:51:00 -0400857 struct amdgpu_sync sync;
Alex Deucher97b2e202015-04-20 16:51:00 -0400858 uint32_t gds_base, gds_size;
859 uint32_t gws_base, gws_size;
860 uint32_t oa_base, oa_size;
Jammy Zhoude807f82015-05-11 23:41:41 +0800861 uint32_t flags;
Christian König5430a3f2015-07-21 18:02:21 +0200862 /* resulting sequence number */
863 uint64_t sequence;
Alex Deucher97b2e202015-04-20 16:51:00 -0400864};
865
866enum amdgpu_ring_type {
867 AMDGPU_RING_TYPE_GFX,
868 AMDGPU_RING_TYPE_COMPUTE,
869 AMDGPU_RING_TYPE_SDMA,
870 AMDGPU_RING_TYPE_UVD,
871 AMDGPU_RING_TYPE_VCE
872};
873
Chunming Zhouc1b69ed2015-07-21 13:45:14 +0800874extern struct amd_sched_backend_ops amdgpu_sched_ops;
875
Chunming Zhou3c704e92015-07-29 10:33:14 +0800876int amdgpu_sched_ib_submit_kernel_helper(struct amdgpu_device *adev,
877 struct amdgpu_ring *ring,
878 struct amdgpu_ib *ibs,
879 unsigned num_ibs,
Chunming Zhoubb977d32015-08-18 15:16:40 +0800880 int (*free_job)(struct amdgpu_job *),
Chunming Zhou17635522015-08-03 11:43:19 +0800881 void *owner,
882 struct fence **fence);
Chunming Zhou3c704e92015-07-29 10:33:14 +0800883
Alex Deucher97b2e202015-04-20 16:51:00 -0400884struct amdgpu_ring {
885 struct amdgpu_device *adev;
886 const struct amdgpu_ring_funcs *funcs;
887 struct amdgpu_fence_driver fence_drv;
Alex Deucherb80d8472015-08-16 22:55:02 -0400888 struct amd_gpu_scheduler *scheduler;
Alex Deucher97b2e202015-04-20 16:51:00 -0400889
Chunming Zhou176e1ab2015-07-24 10:49:47 +0800890 spinlock_t fence_lock;
Alex Deucher97b2e202015-04-20 16:51:00 -0400891 struct mutex *ring_lock;
892 struct amdgpu_bo *ring_obj;
893 volatile uint32_t *ring;
894 unsigned rptr_offs;
895 u64 next_rptr_gpu_addr;
896 volatile u32 *next_rptr_cpu_addr;
897 unsigned wptr;
898 unsigned wptr_old;
899 unsigned ring_size;
900 unsigned ring_free_dw;
901 int count_dw;
902 atomic_t last_rptr;
903 atomic64_t last_activity;
904 uint64_t gpu_addr;
905 uint32_t align_mask;
906 uint32_t ptr_mask;
907 bool ready;
908 u32 nop;
909 u32 idx;
910 u64 last_semaphore_signal_addr;
911 u64 last_semaphore_wait_addr;
912 u32 me;
913 u32 pipe;
914 u32 queue;
915 struct amdgpu_bo *mqd_obj;
916 u32 doorbell_index;
917 bool use_doorbell;
918 unsigned wptr_offs;
919 unsigned next_rptr_offs;
920 unsigned fence_offs;
Christian König3cb485f2015-05-11 15:34:59 +0200921 struct amdgpu_ctx *current_ctx;
Alex Deucher97b2e202015-04-20 16:51:00 -0400922 enum amdgpu_ring_type type;
923 char name[16];
Chunming Zhou4274f5d2015-07-21 16:04:39 +0800924 bool is_pte_ring;
Alex Deucher97b2e202015-04-20 16:51:00 -0400925};
926
927/*
928 * VM
929 */
930
931/* maximum number of VMIDs */
932#define AMDGPU_NUM_VM 16
933
934/* number of entries in page table */
935#define AMDGPU_VM_PTE_COUNT (1 << amdgpu_vm_block_size)
936
937/* PTBs (Page Table Blocks) need to be aligned to 32K */
938#define AMDGPU_VM_PTB_ALIGN_SIZE 32768
939#define AMDGPU_VM_PTB_ALIGN_MASK (AMDGPU_VM_PTB_ALIGN_SIZE - 1)
940#define AMDGPU_VM_PTB_ALIGN(a) (((a) + AMDGPU_VM_PTB_ALIGN_MASK) & ~AMDGPU_VM_PTB_ALIGN_MASK)
941
942#define AMDGPU_PTE_VALID (1 << 0)
943#define AMDGPU_PTE_SYSTEM (1 << 1)
944#define AMDGPU_PTE_SNOOPED (1 << 2)
945
946/* VI only */
947#define AMDGPU_PTE_EXECUTABLE (1 << 4)
948
949#define AMDGPU_PTE_READABLE (1 << 5)
950#define AMDGPU_PTE_WRITEABLE (1 << 6)
951
952/* PTE (Page Table Entry) fragment field for different page sizes */
953#define AMDGPU_PTE_FRAG_4KB (0 << 7)
954#define AMDGPU_PTE_FRAG_64KB (4 << 7)
955#define AMDGPU_LOG2_PAGES_PER_FRAG 4
956
957struct amdgpu_vm_pt {
958 struct amdgpu_bo *bo;
959 uint64_t addr;
960};
961
962struct amdgpu_vm_id {
963 unsigned id;
964 uint64_t pd_gpu_addr;
965 /* last flushed PD/PT update */
966 struct amdgpu_fence *flushed_updates;
967 /* last use of vmid */
968 struct amdgpu_fence *last_id_use;
969};
970
971struct amdgpu_vm {
972 struct mutex mutex;
973
974 struct rb_root va;
975
Christian König7fc11952015-07-30 11:53:42 +0200976 /* protecting invalidated */
Alex Deucher97b2e202015-04-20 16:51:00 -0400977 spinlock_t status_lock;
978
979 /* BOs moved, but not yet updated in the PT */
980 struct list_head invalidated;
981
Christian König7fc11952015-07-30 11:53:42 +0200982 /* BOs cleared in the PT because of a move */
983 struct list_head cleared;
984
985 /* BO mappings freed, but not yet updated in the PT */
Alex Deucher97b2e202015-04-20 16:51:00 -0400986 struct list_head freed;
987
988 /* contains the page directory */
989 struct amdgpu_bo *page_directory;
990 unsigned max_pde_used;
Bas Nieuwenhuizen05906de2015-08-14 20:08:40 +0200991 struct fence *page_directory_fence;
Alex Deucher97b2e202015-04-20 16:51:00 -0400992
993 /* array of page tables, one for each page directory entry */
994 struct amdgpu_vm_pt *page_tables;
995
996 /* for id and flush management per ring */
997 struct amdgpu_vm_id ids[AMDGPU_MAX_RINGS];
998};
999
1000struct amdgpu_vm_manager {
1001 struct amdgpu_fence *active[AMDGPU_NUM_VM];
1002 uint32_t max_pfn;
1003 /* number of VMIDs */
1004 unsigned nvm;
1005 /* vram base address for page table entry */
1006 u64 vram_base_offset;
1007 /* is vm enabled? */
1008 bool enabled;
1009 /* for hw to save the PD addr on suspend/resume */
1010 uint32_t saved_table_addr[AMDGPU_NUM_VM];
1011 /* vm pte handling */
1012 const struct amdgpu_vm_pte_funcs *vm_pte_funcs;
1013 struct amdgpu_ring *vm_pte_funcs_ring;
1014};
1015
1016/*
1017 * context related structures
1018 */
1019
Christian König21c16bf2015-07-07 17:24:49 +02001020#define AMDGPU_CTX_MAX_CS_PENDING 16
1021
1022struct amdgpu_ctx_ring {
Christian König91404fb2015-08-05 18:33:21 +02001023 uint64_t sequence;
1024 struct fence *fences[AMDGPU_CTX_MAX_CS_PENDING];
1025 struct amd_sched_entity entity;
Christian König21c16bf2015-07-07 17:24:49 +02001026};
1027
Alex Deucher97b2e202015-04-20 16:51:00 -04001028struct amdgpu_ctx {
Alex Deucher0b492a42015-08-16 22:48:26 -04001029 struct kref refcount;
Chunming Zhou9cb7e5a2015-07-21 13:17:19 +08001030 struct amdgpu_device *adev;
Alex Deucher0b492a42015-08-16 22:48:26 -04001031 unsigned reset_counter;
Christian König21c16bf2015-07-07 17:24:49 +02001032 spinlock_t ring_lock;
1033 struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
Alex Deucher97b2e202015-04-20 16:51:00 -04001034};
1035
1036struct amdgpu_ctx_mgr {
Alex Deucher0b492a42015-08-16 22:48:26 -04001037 struct amdgpu_device *adev;
1038 struct mutex lock;
1039 /* protected by lock */
1040 struct idr ctx_handles;
Alex Deucher97b2e202015-04-20 16:51:00 -04001041};
1042
Christian König47f38502015-08-04 17:51:05 +02001043int amdgpu_ctx_init(struct amdgpu_device *adev, bool kernel,
1044 struct amdgpu_ctx *ctx);
1045void amdgpu_ctx_fini(struct amdgpu_ctx *ctx);
Alex Deucher0b492a42015-08-16 22:48:26 -04001046
Alex Deucher0b492a42015-08-16 22:48:26 -04001047struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
1048int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
Chunming Zhoubb977d32015-08-18 15:16:40 +08001049struct amdgpu_ctx *amdgpu_ctx_get_ref(struct amdgpu_ctx *ctx);
Alex Deucher0b492a42015-08-16 22:48:26 -04001050
Christian König21c16bf2015-07-07 17:24:49 +02001051uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
Christian Königce882e62015-08-19 15:00:55 +02001052 struct fence *fence);
Christian König21c16bf2015-07-07 17:24:49 +02001053struct fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
1054 struct amdgpu_ring *ring, uint64_t seq);
1055
Alex Deucher0b492a42015-08-16 22:48:26 -04001056int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
1057 struct drm_file *filp);
1058
Christian Königefd4ccb2015-08-04 16:20:31 +02001059void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
1060void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
Alex Deucher0b492a42015-08-16 22:48:26 -04001061
Alex Deucher97b2e202015-04-20 16:51:00 -04001062/*
1063 * file private structure
1064 */
1065
1066struct amdgpu_fpriv {
1067 struct amdgpu_vm vm;
1068 struct mutex bo_list_lock;
1069 struct idr bo_list_handles;
Alex Deucher0b492a42015-08-16 22:48:26 -04001070 struct amdgpu_ctx_mgr ctx_mgr;
Alex Deucher97b2e202015-04-20 16:51:00 -04001071};
1072
1073/*
1074 * residency list
1075 */
1076
1077struct amdgpu_bo_list {
1078 struct mutex lock;
1079 struct amdgpu_bo *gds_obj;
1080 struct amdgpu_bo *gws_obj;
1081 struct amdgpu_bo *oa_obj;
1082 bool has_userptr;
1083 unsigned num_entries;
1084 struct amdgpu_bo_list_entry *array;
1085};
1086
1087struct amdgpu_bo_list *
Christian König34cb5812015-08-04 11:54:48 +02001088amdgpu_bo_list_clone(struct amdgpu_bo_list *list);
1089struct amdgpu_bo_list *
Alex Deucher97b2e202015-04-20 16:51:00 -04001090amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
1091void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
1092void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
1093
1094/*
1095 * GFX stuff
1096 */
1097#include "clearstate_defs.h"
1098
1099struct amdgpu_rlc {
1100 /* for power gating */
1101 struct amdgpu_bo *save_restore_obj;
1102 uint64_t save_restore_gpu_addr;
1103 volatile uint32_t *sr_ptr;
1104 const u32 *reg_list;
1105 u32 reg_list_size;
1106 /* for clear state */
1107 struct amdgpu_bo *clear_state_obj;
1108 uint64_t clear_state_gpu_addr;
1109 volatile uint32_t *cs_ptr;
1110 const struct cs_section_def *cs_data;
1111 u32 clear_state_size;
1112 /* for cp tables */
1113 struct amdgpu_bo *cp_table_obj;
1114 uint64_t cp_table_gpu_addr;
1115 volatile uint32_t *cp_table_ptr;
1116 u32 cp_table_size;
1117};
1118
1119struct amdgpu_mec {
1120 struct amdgpu_bo *hpd_eop_obj;
1121 u64 hpd_eop_gpu_addr;
1122 u32 num_pipe;
1123 u32 num_mec;
1124 u32 num_queue;
1125};
1126
1127/*
1128 * GPU scratch registers structures, functions & helpers
1129 */
1130struct amdgpu_scratch {
1131 unsigned num_reg;
1132 uint32_t reg_base;
1133 bool free[32];
1134 uint32_t reg[32];
1135};
1136
1137/*
1138 * GFX configurations
1139 */
1140struct amdgpu_gca_config {
1141 unsigned max_shader_engines;
1142 unsigned max_tile_pipes;
1143 unsigned max_cu_per_sh;
1144 unsigned max_sh_per_se;
1145 unsigned max_backends_per_se;
1146 unsigned max_texture_channel_caches;
1147 unsigned max_gprs;
1148 unsigned max_gs_threads;
1149 unsigned max_hw_contexts;
1150 unsigned sc_prim_fifo_size_frontend;
1151 unsigned sc_prim_fifo_size_backend;
1152 unsigned sc_hiz_tile_fifo_size;
1153 unsigned sc_earlyz_tile_fifo_size;
1154
1155 unsigned num_tile_pipes;
1156 unsigned backend_enable_mask;
1157 unsigned mem_max_burst_length_bytes;
1158 unsigned mem_row_size_in_kb;
1159 unsigned shader_engine_tile_size;
1160 unsigned num_gpus;
1161 unsigned multi_gpu_tile_size;
1162 unsigned mc_arb_ramcfg;
1163 unsigned gb_addr_config;
1164
1165 uint32_t tile_mode_array[32];
1166 uint32_t macrotile_mode_array[16];
1167};
1168
1169struct amdgpu_gfx {
1170 struct mutex gpu_clock_mutex;
1171 struct amdgpu_gca_config config;
1172 struct amdgpu_rlc rlc;
1173 struct amdgpu_mec mec;
1174 struct amdgpu_scratch scratch;
1175 const struct firmware *me_fw; /* ME firmware */
1176 uint32_t me_fw_version;
1177 const struct firmware *pfp_fw; /* PFP firmware */
1178 uint32_t pfp_fw_version;
1179 const struct firmware *ce_fw; /* CE firmware */
1180 uint32_t ce_fw_version;
1181 const struct firmware *rlc_fw; /* RLC firmware */
1182 uint32_t rlc_fw_version;
1183 const struct firmware *mec_fw; /* MEC firmware */
1184 uint32_t mec_fw_version;
1185 const struct firmware *mec2_fw; /* MEC2 firmware */
1186 uint32_t mec2_fw_version;
Ken Wang02558a02015-06-03 19:52:06 +08001187 uint32_t me_feature_version;
1188 uint32_t ce_feature_version;
1189 uint32_t pfp_feature_version;
Jammy Zhou351643d2015-08-04 10:43:50 +08001190 uint32_t rlc_feature_version;
1191 uint32_t mec_feature_version;
1192 uint32_t mec2_feature_version;
Alex Deucher97b2e202015-04-20 16:51:00 -04001193 struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
1194 unsigned num_gfx_rings;
1195 struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
1196 unsigned num_compute_rings;
1197 struct amdgpu_irq_src eop_irq;
1198 struct amdgpu_irq_src priv_reg_irq;
1199 struct amdgpu_irq_src priv_inst_irq;
1200 /* gfx status */
1201 uint32_t gfx_current_status;
1202 /* sync signal for const engine */
1203 unsigned ce_sync_offs;
Ken Wanga101a892015-06-03 17:47:54 +08001204 /* ce ram size*/
1205 unsigned ce_ram_size;
Alex Deucher97b2e202015-04-20 16:51:00 -04001206};
1207
1208int amdgpu_ib_get(struct amdgpu_ring *ring, struct amdgpu_vm *vm,
1209 unsigned size, struct amdgpu_ib *ib);
1210void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib);
1211int amdgpu_ib_schedule(struct amdgpu_device *adev, unsigned num_ibs,
1212 struct amdgpu_ib *ib, void *owner);
1213int amdgpu_ib_pool_init(struct amdgpu_device *adev);
1214void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
1215int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
1216/* Ring access between begin & end cannot sleep */
1217void amdgpu_ring_free_size(struct amdgpu_ring *ring);
1218int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned ndw);
1219int amdgpu_ring_lock(struct amdgpu_ring *ring, unsigned ndw);
1220void amdgpu_ring_commit(struct amdgpu_ring *ring);
1221void amdgpu_ring_unlock_commit(struct amdgpu_ring *ring);
1222void amdgpu_ring_undo(struct amdgpu_ring *ring);
1223void amdgpu_ring_unlock_undo(struct amdgpu_ring *ring);
1224void amdgpu_ring_lockup_update(struct amdgpu_ring *ring);
1225bool amdgpu_ring_test_lockup(struct amdgpu_ring *ring);
1226unsigned amdgpu_ring_backup(struct amdgpu_ring *ring,
1227 uint32_t **data);
1228int amdgpu_ring_restore(struct amdgpu_ring *ring,
1229 unsigned size, uint32_t *data);
1230int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring,
1231 unsigned ring_size, u32 nop, u32 align_mask,
1232 struct amdgpu_irq_src *irq_src, unsigned irq_type,
1233 enum amdgpu_ring_type ring_type);
1234void amdgpu_ring_fini(struct amdgpu_ring *ring);
1235
1236/*
1237 * CS.
1238 */
1239struct amdgpu_cs_chunk {
1240 uint32_t chunk_id;
1241 uint32_t length_dw;
1242 uint32_t *kdata;
1243 void __user *user_ptr;
1244};
1245
1246struct amdgpu_cs_parser {
1247 struct amdgpu_device *adev;
1248 struct drm_file *filp;
Christian König3cb485f2015-05-11 15:34:59 +02001249 struct amdgpu_ctx *ctx;
Alex Deucher97b2e202015-04-20 16:51:00 -04001250 struct amdgpu_bo_list *bo_list;
1251 /* chunks */
1252 unsigned nchunks;
1253 struct amdgpu_cs_chunk *chunks;
1254 /* relocations */
1255 struct amdgpu_bo_list_entry *vm_bos;
Alex Deucher97b2e202015-04-20 16:51:00 -04001256 struct list_head validated;
1257
1258 struct amdgpu_ib *ibs;
1259 uint32_t num_ibs;
1260
1261 struct ww_acquire_ctx ticket;
1262
1263 /* user fence */
1264 struct amdgpu_user_fence uf;
1265};
1266
Chunming Zhoubb977d32015-08-18 15:16:40 +08001267struct amdgpu_job {
1268 struct amd_sched_job base;
1269 struct amdgpu_device *adev;
1270 struct amdgpu_ctx *ctx;
1271 struct drm_file *owner;
1272 struct amdgpu_ib *ibs;
1273 uint32_t num_ibs;
1274 struct mutex job_lock;
1275 struct amdgpu_user_fence uf;
1276 int (*free_job)(struct amdgpu_job *sched_job);
1277};
1278
Alex Deucher97b2e202015-04-20 16:51:00 -04001279static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p, uint32_t ib_idx, int idx)
1280{
1281 return p->ibs[ib_idx].ptr[idx];
1282}
1283
1284/*
1285 * Writeback
1286 */
1287#define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
1288
1289struct amdgpu_wb {
1290 struct amdgpu_bo *wb_obj;
1291 volatile uint32_t *wb;
1292 uint64_t gpu_addr;
1293 u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
1294 unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
1295};
1296
1297int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
1298void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
1299
1300/**
1301 * struct amdgpu_pm - power management datas
1302 * It keeps track of various data needed to take powermanagement decision.
1303 */
1304
1305enum amdgpu_pm_state_type {
1306 /* not used for dpm */
1307 POWER_STATE_TYPE_DEFAULT,
1308 POWER_STATE_TYPE_POWERSAVE,
1309 /* user selectable states */
1310 POWER_STATE_TYPE_BATTERY,
1311 POWER_STATE_TYPE_BALANCED,
1312 POWER_STATE_TYPE_PERFORMANCE,
1313 /* internal states */
1314 POWER_STATE_TYPE_INTERNAL_UVD,
1315 POWER_STATE_TYPE_INTERNAL_UVD_SD,
1316 POWER_STATE_TYPE_INTERNAL_UVD_HD,
1317 POWER_STATE_TYPE_INTERNAL_UVD_HD2,
1318 POWER_STATE_TYPE_INTERNAL_UVD_MVC,
1319 POWER_STATE_TYPE_INTERNAL_BOOT,
1320 POWER_STATE_TYPE_INTERNAL_THERMAL,
1321 POWER_STATE_TYPE_INTERNAL_ACPI,
1322 POWER_STATE_TYPE_INTERNAL_ULV,
1323 POWER_STATE_TYPE_INTERNAL_3DPERF,
1324};
1325
1326enum amdgpu_int_thermal_type {
1327 THERMAL_TYPE_NONE,
1328 THERMAL_TYPE_EXTERNAL,
1329 THERMAL_TYPE_EXTERNAL_GPIO,
1330 THERMAL_TYPE_RV6XX,
1331 THERMAL_TYPE_RV770,
1332 THERMAL_TYPE_ADT7473_WITH_INTERNAL,
1333 THERMAL_TYPE_EVERGREEN,
1334 THERMAL_TYPE_SUMO,
1335 THERMAL_TYPE_NI,
1336 THERMAL_TYPE_SI,
1337 THERMAL_TYPE_EMC2103_WITH_INTERNAL,
1338 THERMAL_TYPE_CI,
1339 THERMAL_TYPE_KV,
1340};
1341
1342enum amdgpu_dpm_auto_throttle_src {
1343 AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL,
1344 AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL
1345};
1346
1347enum amdgpu_dpm_event_src {
1348 AMDGPU_DPM_EVENT_SRC_ANALOG = 0,
1349 AMDGPU_DPM_EVENT_SRC_EXTERNAL = 1,
1350 AMDGPU_DPM_EVENT_SRC_DIGITAL = 2,
1351 AMDGPU_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
1352 AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
1353};
1354
1355#define AMDGPU_MAX_VCE_LEVELS 6
1356
1357enum amdgpu_vce_level {
1358 AMDGPU_VCE_LEVEL_AC_ALL = 0, /* AC, All cases */
1359 AMDGPU_VCE_LEVEL_DC_EE = 1, /* DC, entropy encoding */
1360 AMDGPU_VCE_LEVEL_DC_LL_LOW = 2, /* DC, low latency queue, res <= 720 */
1361 AMDGPU_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
1362 AMDGPU_VCE_LEVEL_DC_GP_LOW = 4, /* DC, general purpose queue, res <= 720 */
1363 AMDGPU_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
1364};
1365
1366struct amdgpu_ps {
1367 u32 caps; /* vbios flags */
1368 u32 class; /* vbios flags */
1369 u32 class2; /* vbios flags */
1370 /* UVD clocks */
1371 u32 vclk;
1372 u32 dclk;
1373 /* VCE clocks */
1374 u32 evclk;
1375 u32 ecclk;
1376 bool vce_active;
1377 enum amdgpu_vce_level vce_level;
1378 /* asic priv */
1379 void *ps_priv;
1380};
1381
1382struct amdgpu_dpm_thermal {
1383 /* thermal interrupt work */
1384 struct work_struct work;
1385 /* low temperature threshold */
1386 int min_temp;
1387 /* high temperature threshold */
1388 int max_temp;
1389 /* was last interrupt low to high or high to low */
1390 bool high_to_low;
1391 /* interrupt source */
1392 struct amdgpu_irq_src irq;
1393};
1394
1395enum amdgpu_clk_action
1396{
1397 AMDGPU_SCLK_UP = 1,
1398 AMDGPU_SCLK_DOWN
1399};
1400
1401struct amdgpu_blacklist_clocks
1402{
1403 u32 sclk;
1404 u32 mclk;
1405 enum amdgpu_clk_action action;
1406};
1407
1408struct amdgpu_clock_and_voltage_limits {
1409 u32 sclk;
1410 u32 mclk;
1411 u16 vddc;
1412 u16 vddci;
1413};
1414
1415struct amdgpu_clock_array {
1416 u32 count;
1417 u32 *values;
1418};
1419
1420struct amdgpu_clock_voltage_dependency_entry {
1421 u32 clk;
1422 u16 v;
1423};
1424
1425struct amdgpu_clock_voltage_dependency_table {
1426 u32 count;
1427 struct amdgpu_clock_voltage_dependency_entry *entries;
1428};
1429
1430union amdgpu_cac_leakage_entry {
1431 struct {
1432 u16 vddc;
1433 u32 leakage;
1434 };
1435 struct {
1436 u16 vddc1;
1437 u16 vddc2;
1438 u16 vddc3;
1439 };
1440};
1441
1442struct amdgpu_cac_leakage_table {
1443 u32 count;
1444 union amdgpu_cac_leakage_entry *entries;
1445};
1446
1447struct amdgpu_phase_shedding_limits_entry {
1448 u16 voltage;
1449 u32 sclk;
1450 u32 mclk;
1451};
1452
1453struct amdgpu_phase_shedding_limits_table {
1454 u32 count;
1455 struct amdgpu_phase_shedding_limits_entry *entries;
1456};
1457
1458struct amdgpu_uvd_clock_voltage_dependency_entry {
1459 u32 vclk;
1460 u32 dclk;
1461 u16 v;
1462};
1463
1464struct amdgpu_uvd_clock_voltage_dependency_table {
1465 u8 count;
1466 struct amdgpu_uvd_clock_voltage_dependency_entry *entries;
1467};
1468
1469struct amdgpu_vce_clock_voltage_dependency_entry {
1470 u32 ecclk;
1471 u32 evclk;
1472 u16 v;
1473};
1474
1475struct amdgpu_vce_clock_voltage_dependency_table {
1476 u8 count;
1477 struct amdgpu_vce_clock_voltage_dependency_entry *entries;
1478};
1479
1480struct amdgpu_ppm_table {
1481 u8 ppm_design;
1482 u16 cpu_core_number;
1483 u32 platform_tdp;
1484 u32 small_ac_platform_tdp;
1485 u32 platform_tdc;
1486 u32 small_ac_platform_tdc;
1487 u32 apu_tdp;
1488 u32 dgpu_tdp;
1489 u32 dgpu_ulv_power;
1490 u32 tj_max;
1491};
1492
1493struct amdgpu_cac_tdp_table {
1494 u16 tdp;
1495 u16 configurable_tdp;
1496 u16 tdc;
1497 u16 battery_power_limit;
1498 u16 small_power_limit;
1499 u16 low_cac_leakage;
1500 u16 high_cac_leakage;
1501 u16 maximum_power_delivery_limit;
1502};
1503
1504struct amdgpu_dpm_dynamic_state {
1505 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_sclk;
1506 struct amdgpu_clock_voltage_dependency_table vddci_dependency_on_mclk;
1507 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_mclk;
1508 struct amdgpu_clock_voltage_dependency_table mvdd_dependency_on_mclk;
1509 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_dispclk;
1510 struct amdgpu_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
1511 struct amdgpu_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
1512 struct amdgpu_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
1513 struct amdgpu_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
1514 struct amdgpu_clock_voltage_dependency_table vddgfx_dependency_on_sclk;
1515 struct amdgpu_clock_array valid_sclk_values;
1516 struct amdgpu_clock_array valid_mclk_values;
1517 struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_dc;
1518 struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_ac;
1519 u32 mclk_sclk_ratio;
1520 u32 sclk_mclk_delta;
1521 u16 vddc_vddci_delta;
1522 u16 min_vddc_for_pcie_gen2;
1523 struct amdgpu_cac_leakage_table cac_leakage_table;
1524 struct amdgpu_phase_shedding_limits_table phase_shedding_limits_table;
1525 struct amdgpu_ppm_table *ppm_table;
1526 struct amdgpu_cac_tdp_table *cac_tdp_table;
1527};
1528
1529struct amdgpu_dpm_fan {
1530 u16 t_min;
1531 u16 t_med;
1532 u16 t_high;
1533 u16 pwm_min;
1534 u16 pwm_med;
1535 u16 pwm_high;
1536 u8 t_hyst;
1537 u32 cycle_delay;
1538 u16 t_max;
1539 u8 control_mode;
1540 u16 default_max_fan_pwm;
1541 u16 default_fan_output_sensitivity;
1542 u16 fan_output_sensitivity;
1543 bool ucode_fan_control;
1544};
1545
1546enum amdgpu_pcie_gen {
1547 AMDGPU_PCIE_GEN1 = 0,
1548 AMDGPU_PCIE_GEN2 = 1,
1549 AMDGPU_PCIE_GEN3 = 2,
1550 AMDGPU_PCIE_GEN_INVALID = 0xffff
1551};
1552
1553enum amdgpu_dpm_forced_level {
1554 AMDGPU_DPM_FORCED_LEVEL_AUTO = 0,
1555 AMDGPU_DPM_FORCED_LEVEL_LOW = 1,
1556 AMDGPU_DPM_FORCED_LEVEL_HIGH = 2,
1557};
1558
1559struct amdgpu_vce_state {
1560 /* vce clocks */
1561 u32 evclk;
1562 u32 ecclk;
1563 /* gpu clocks */
1564 u32 sclk;
1565 u32 mclk;
1566 u8 clk_idx;
1567 u8 pstate;
1568};
1569
1570struct amdgpu_dpm_funcs {
1571 int (*get_temperature)(struct amdgpu_device *adev);
1572 int (*pre_set_power_state)(struct amdgpu_device *adev);
1573 int (*set_power_state)(struct amdgpu_device *adev);
1574 void (*post_set_power_state)(struct amdgpu_device *adev);
1575 void (*display_configuration_changed)(struct amdgpu_device *adev);
1576 u32 (*get_sclk)(struct amdgpu_device *adev, bool low);
1577 u32 (*get_mclk)(struct amdgpu_device *adev, bool low);
1578 void (*print_power_state)(struct amdgpu_device *adev, struct amdgpu_ps *ps);
1579 void (*debugfs_print_current_performance_level)(struct amdgpu_device *adev, struct seq_file *m);
1580 int (*force_performance_level)(struct amdgpu_device *adev, enum amdgpu_dpm_forced_level level);
1581 bool (*vblank_too_short)(struct amdgpu_device *adev);
1582 void (*powergate_uvd)(struct amdgpu_device *adev, bool gate);
Sonny Jiangb7a07762015-05-28 15:47:53 -04001583 void (*powergate_vce)(struct amdgpu_device *adev, bool gate);
Alex Deucher97b2e202015-04-20 16:51:00 -04001584 void (*enable_bapm)(struct amdgpu_device *adev, bool enable);
1585 void (*set_fan_control_mode)(struct amdgpu_device *adev, u32 mode);
1586 u32 (*get_fan_control_mode)(struct amdgpu_device *adev);
1587 int (*set_fan_speed_percent)(struct amdgpu_device *adev, u32 speed);
1588 int (*get_fan_speed_percent)(struct amdgpu_device *adev, u32 *speed);
1589};
1590
1591struct amdgpu_dpm {
1592 struct amdgpu_ps *ps;
1593 /* number of valid power states */
1594 int num_ps;
1595 /* current power state that is active */
1596 struct amdgpu_ps *current_ps;
1597 /* requested power state */
1598 struct amdgpu_ps *requested_ps;
1599 /* boot up power state */
1600 struct amdgpu_ps *boot_ps;
1601 /* default uvd power state */
1602 struct amdgpu_ps *uvd_ps;
1603 /* vce requirements */
1604 struct amdgpu_vce_state vce_states[AMDGPU_MAX_VCE_LEVELS];
1605 enum amdgpu_vce_level vce_level;
1606 enum amdgpu_pm_state_type state;
1607 enum amdgpu_pm_state_type user_state;
1608 u32 platform_caps;
1609 u32 voltage_response_time;
1610 u32 backbias_response_time;
1611 void *priv;
1612 u32 new_active_crtcs;
1613 int new_active_crtc_count;
1614 u32 current_active_crtcs;
1615 int current_active_crtc_count;
1616 struct amdgpu_dpm_dynamic_state dyn_state;
1617 struct amdgpu_dpm_fan fan;
1618 u32 tdp_limit;
1619 u32 near_tdp_limit;
1620 u32 near_tdp_limit_adjusted;
1621 u32 sq_ramping_threshold;
1622 u32 cac_leakage;
1623 u16 tdp_od_limit;
1624 u32 tdp_adjustment;
1625 u16 load_line_slope;
1626 bool power_control;
1627 bool ac_power;
1628 /* special states active */
1629 bool thermal_active;
1630 bool uvd_active;
1631 bool vce_active;
1632 /* thermal handling */
1633 struct amdgpu_dpm_thermal thermal;
1634 /* forced levels */
1635 enum amdgpu_dpm_forced_level forced_level;
1636};
1637
1638struct amdgpu_pm {
1639 struct mutex mutex;
Alex Deucher97b2e202015-04-20 16:51:00 -04001640 u32 current_sclk;
1641 u32 current_mclk;
1642 u32 default_sclk;
1643 u32 default_mclk;
1644 struct amdgpu_i2c_chan *i2c_bus;
1645 /* internal thermal controller on rv6xx+ */
1646 enum amdgpu_int_thermal_type int_thermal_type;
1647 struct device *int_hwmon_dev;
1648 /* fan control parameters */
1649 bool no_fan;
1650 u8 fan_pulses_per_revolution;
1651 u8 fan_min_rpm;
1652 u8 fan_max_rpm;
1653 /* dpm */
1654 bool dpm_enabled;
1655 struct amdgpu_dpm dpm;
1656 const struct firmware *fw; /* SMC firmware */
1657 uint32_t fw_version;
1658 const struct amdgpu_dpm_funcs *funcs;
1659};
1660
1661/*
1662 * UVD
1663 */
1664#define AMDGPU_MAX_UVD_HANDLES 10
1665#define AMDGPU_UVD_STACK_SIZE (1024*1024)
1666#define AMDGPU_UVD_HEAP_SIZE (1024*1024)
1667#define AMDGPU_UVD_FIRMWARE_OFFSET 256
1668
1669struct amdgpu_uvd {
1670 struct amdgpu_bo *vcpu_bo;
1671 void *cpu_addr;
1672 uint64_t gpu_addr;
1673 void *saved_bo;
1674 atomic_t handles[AMDGPU_MAX_UVD_HANDLES];
1675 struct drm_file *filp[AMDGPU_MAX_UVD_HANDLES];
1676 struct delayed_work idle_work;
1677 const struct firmware *fw; /* UVD firmware */
1678 struct amdgpu_ring ring;
1679 struct amdgpu_irq_src irq;
1680 bool address_64_bit;
1681};
1682
1683/*
1684 * VCE
1685 */
1686#define AMDGPU_MAX_VCE_HANDLES 16
Alex Deucher97b2e202015-04-20 16:51:00 -04001687#define AMDGPU_VCE_FIRMWARE_OFFSET 256
1688
Alex Deucher6a585772015-07-10 14:16:24 -04001689#define AMDGPU_VCE_HARVEST_VCE0 (1 << 0)
1690#define AMDGPU_VCE_HARVEST_VCE1 (1 << 1)
1691
Alex Deucher97b2e202015-04-20 16:51:00 -04001692struct amdgpu_vce {
1693 struct amdgpu_bo *vcpu_bo;
1694 uint64_t gpu_addr;
1695 unsigned fw_version;
1696 unsigned fb_version;
1697 atomic_t handles[AMDGPU_MAX_VCE_HANDLES];
1698 struct drm_file *filp[AMDGPU_MAX_VCE_HANDLES];
Christian Königf1689ec2015-06-11 20:56:18 +02001699 uint32_t img_size[AMDGPU_MAX_VCE_HANDLES];
Alex Deucher97b2e202015-04-20 16:51:00 -04001700 struct delayed_work idle_work;
1701 const struct firmware *fw; /* VCE firmware */
1702 struct amdgpu_ring ring[AMDGPU_MAX_VCE_RINGS];
1703 struct amdgpu_irq_src irq;
Alex Deucher6a585772015-07-10 14:16:24 -04001704 unsigned harvest_config;
Alex Deucher97b2e202015-04-20 16:51:00 -04001705};
1706
1707/*
1708 * SDMA
1709 */
1710struct amdgpu_sdma {
1711 /* SDMA firmware */
1712 const struct firmware *fw;
1713 uint32_t fw_version;
Jammy Zhoucfa21042015-08-04 10:50:47 +08001714 uint32_t feature_version;
Alex Deucher97b2e202015-04-20 16:51:00 -04001715
1716 struct amdgpu_ring ring;
1717};
1718
1719/*
1720 * Firmware
1721 */
1722struct amdgpu_firmware {
1723 struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
1724 bool smu_load;
1725 struct amdgpu_bo *fw_buf;
1726 unsigned int fw_size;
1727};
1728
1729/*
1730 * Benchmarking
1731 */
1732void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
1733
1734
1735/*
1736 * Testing
1737 */
1738void amdgpu_test_moves(struct amdgpu_device *adev);
1739void amdgpu_test_ring_sync(struct amdgpu_device *adev,
1740 struct amdgpu_ring *cpA,
1741 struct amdgpu_ring *cpB);
1742void amdgpu_test_syncing(struct amdgpu_device *adev);
1743
1744/*
1745 * MMU Notifier
1746 */
1747#if defined(CONFIG_MMU_NOTIFIER)
1748int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr);
1749void amdgpu_mn_unregister(struct amdgpu_bo *bo);
1750#else
1751static int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr)
1752{
1753 return -ENODEV;
1754}
1755static void amdgpu_mn_unregister(struct amdgpu_bo *bo) {}
1756#endif
1757
1758/*
1759 * Debugfs
1760 */
1761struct amdgpu_debugfs {
1762 struct drm_info_list *files;
1763 unsigned num_files;
1764};
1765
1766int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
1767 struct drm_info_list *files,
1768 unsigned nfiles);
1769int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
1770
1771#if defined(CONFIG_DEBUG_FS)
1772int amdgpu_debugfs_init(struct drm_minor *minor);
1773void amdgpu_debugfs_cleanup(struct drm_minor *minor);
1774#endif
1775
1776/*
1777 * amdgpu smumgr functions
1778 */
1779struct amdgpu_smumgr_funcs {
1780 int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
1781 int (*request_smu_load_fw)(struct amdgpu_device *adev);
1782 int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
1783};
1784
1785/*
1786 * amdgpu smumgr
1787 */
1788struct amdgpu_smumgr {
1789 struct amdgpu_bo *toc_buf;
1790 struct amdgpu_bo *smu_buf;
1791 /* asic priv smu data */
1792 void *priv;
1793 spinlock_t smu_lock;
1794 /* smumgr functions */
1795 const struct amdgpu_smumgr_funcs *smumgr_funcs;
1796 /* ucode loading complete flag */
1797 uint32_t fw_flags;
1798};
1799
1800/*
1801 * ASIC specific register table accessible by UMD
1802 */
1803struct amdgpu_allowed_register_entry {
1804 uint32_t reg_offset;
1805 bool untouched;
1806 bool grbm_indexed;
1807};
1808
1809struct amdgpu_cu_info {
1810 uint32_t number; /* total active CU number */
1811 uint32_t ao_cu_mask;
1812 uint32_t bitmap[4][4];
1813};
1814
1815
1816/*
1817 * ASIC specific functions.
1818 */
1819struct amdgpu_asic_funcs {
1820 bool (*read_disabled_bios)(struct amdgpu_device *adev);
1821 int (*read_register)(struct amdgpu_device *adev, u32 se_num,
1822 u32 sh_num, u32 reg_offset, u32 *value);
1823 void (*set_vga_state)(struct amdgpu_device *adev, bool state);
1824 int (*reset)(struct amdgpu_device *adev);
1825 /* wait for mc_idle */
1826 int (*wait_for_mc_idle)(struct amdgpu_device *adev);
1827 /* get the reference clock */
1828 u32 (*get_xclk)(struct amdgpu_device *adev);
1829 /* get the gpu clock counter */
1830 uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
1831 int (*get_cu_info)(struct amdgpu_device *adev, struct amdgpu_cu_info *info);
1832 /* MM block clocks */
1833 int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
1834 int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
1835};
1836
1837/*
1838 * IOCTL.
1839 */
1840int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
1841 struct drm_file *filp);
1842int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
1843 struct drm_file *filp);
1844
1845int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
1846 struct drm_file *filp);
1847int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
1848 struct drm_file *filp);
1849int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
1850 struct drm_file *filp);
1851int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1852 struct drm_file *filp);
1853int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
1854 struct drm_file *filp);
1855int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
1856 struct drm_file *filp);
1857int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
1858int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
1859
1860int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
1861 struct drm_file *filp);
1862
1863/* VRAM scratch page for HDP bug, default vram page */
1864struct amdgpu_vram_scratch {
1865 struct amdgpu_bo *robj;
1866 volatile uint32_t *ptr;
1867 u64 gpu_addr;
1868};
1869
1870/*
1871 * ACPI
1872 */
1873struct amdgpu_atif_notification_cfg {
1874 bool enabled;
1875 int command_code;
1876};
1877
1878struct amdgpu_atif_notifications {
1879 bool display_switch;
1880 bool expansion_mode_change;
1881 bool thermal_state;
1882 bool forced_power_state;
1883 bool system_power_state;
1884 bool display_conf_change;
1885 bool px_gfx_switch;
1886 bool brightness_change;
1887 bool dgpu_display_event;
1888};
1889
1890struct amdgpu_atif_functions {
1891 bool system_params;
1892 bool sbios_requests;
1893 bool select_active_disp;
1894 bool lid_state;
1895 bool get_tv_standard;
1896 bool set_tv_standard;
1897 bool get_panel_expansion_mode;
1898 bool set_panel_expansion_mode;
1899 bool temperature_change;
1900 bool graphics_device_types;
1901};
1902
1903struct amdgpu_atif {
1904 struct amdgpu_atif_notifications notifications;
1905 struct amdgpu_atif_functions functions;
1906 struct amdgpu_atif_notification_cfg notification_cfg;
1907 struct amdgpu_encoder *encoder_for_bl;
1908};
1909
1910struct amdgpu_atcs_functions {
1911 bool get_ext_state;
1912 bool pcie_perf_req;
1913 bool pcie_dev_rdy;
1914 bool pcie_bus_width;
1915};
1916
1917struct amdgpu_atcs {
1918 struct amdgpu_atcs_functions functions;
1919};
1920
Alex Deucher97b2e202015-04-20 16:51:00 -04001921/*
Chunming Zhoud03846a2015-07-28 14:20:03 -04001922 * CGS
1923 */
1924void *amdgpu_cgs_create_device(struct amdgpu_device *adev);
1925void amdgpu_cgs_destroy_device(void *cgs_device);
1926
1927
1928/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001929 * Core structure, functions and helpers.
1930 */
1931typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
1932typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1933
1934typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1935typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
1936
Alex Deucher8faf0e02015-07-28 11:50:31 -04001937struct amdgpu_ip_block_status {
1938 bool valid;
1939 bool sw;
1940 bool hw;
1941};
1942
Alex Deucher97b2e202015-04-20 16:51:00 -04001943struct amdgpu_device {
1944 struct device *dev;
1945 struct drm_device *ddev;
1946 struct pci_dev *pdev;
1947 struct rw_semaphore exclusive_lock;
1948
1949 /* ASIC */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +08001950 enum amd_asic_type asic_type;
Alex Deucher97b2e202015-04-20 16:51:00 -04001951 uint32_t family;
1952 uint32_t rev_id;
1953 uint32_t external_rev_id;
1954 unsigned long flags;
1955 int usec_timeout;
1956 const struct amdgpu_asic_funcs *asic_funcs;
1957 bool shutdown;
1958 bool suspend;
1959 bool need_dma32;
1960 bool accel_working;
1961 bool needs_reset;
1962 struct work_struct reset_work;
1963 struct notifier_block acpi_nb;
1964 struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
1965 struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
1966 unsigned debugfs_count;
1967#if defined(CONFIG_DEBUG_FS)
1968 struct dentry *debugfs_regs;
1969#endif
1970 struct amdgpu_atif atif;
1971 struct amdgpu_atcs atcs;
1972 struct mutex srbm_mutex;
1973 /* GRBM index mutex. Protects concurrent access to GRBM index */
1974 struct mutex grbm_idx_mutex;
1975 struct dev_pm_domain vga_pm_domain;
1976 bool have_disp_power_ref;
1977
1978 /* BIOS */
1979 uint8_t *bios;
1980 bool is_atom_bios;
1981 uint16_t bios_header_start;
1982 struct amdgpu_bo *stollen_vga_memory;
1983 uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
1984
1985 /* Register/doorbell mmio */
1986 resource_size_t rmmio_base;
1987 resource_size_t rmmio_size;
1988 void __iomem *rmmio;
1989 /* protects concurrent MM_INDEX/DATA based register access */
1990 spinlock_t mmio_idx_lock;
1991 /* protects concurrent SMC based register access */
1992 spinlock_t smc_idx_lock;
1993 amdgpu_rreg_t smc_rreg;
1994 amdgpu_wreg_t smc_wreg;
1995 /* protects concurrent PCIE register access */
1996 spinlock_t pcie_idx_lock;
1997 amdgpu_rreg_t pcie_rreg;
1998 amdgpu_wreg_t pcie_wreg;
1999 /* protects concurrent UVD register access */
2000 spinlock_t uvd_ctx_idx_lock;
2001 amdgpu_rreg_t uvd_ctx_rreg;
2002 amdgpu_wreg_t uvd_ctx_wreg;
2003 /* protects concurrent DIDT register access */
2004 spinlock_t didt_idx_lock;
2005 amdgpu_rreg_t didt_rreg;
2006 amdgpu_wreg_t didt_wreg;
2007 /* protects concurrent ENDPOINT (audio) register access */
2008 spinlock_t audio_endpt_idx_lock;
2009 amdgpu_block_rreg_t audio_endpt_rreg;
2010 amdgpu_block_wreg_t audio_endpt_wreg;
2011 void __iomem *rio_mem;
2012 resource_size_t rio_mem_size;
2013 struct amdgpu_doorbell doorbell;
2014
2015 /* clock/pll info */
2016 struct amdgpu_clock clock;
2017
2018 /* MC */
2019 struct amdgpu_mc mc;
2020 struct amdgpu_gart gart;
2021 struct amdgpu_dummy_page dummy_page;
2022 struct amdgpu_vm_manager vm_manager;
2023
2024 /* memory management */
2025 struct amdgpu_mman mman;
2026 struct amdgpu_gem gem;
2027 struct amdgpu_vram_scratch vram_scratch;
2028 struct amdgpu_wb wb;
2029 atomic64_t vram_usage;
2030 atomic64_t vram_vis_usage;
2031 atomic64_t gtt_usage;
2032 atomic64_t num_bytes_moved;
Marek Olšákd94aed52015-05-05 21:13:49 +02002033 atomic_t gpu_reset_counter;
Alex Deucher97b2e202015-04-20 16:51:00 -04002034
2035 /* display */
2036 struct amdgpu_mode_info mode_info;
2037 struct work_struct hotplug_work;
2038 struct amdgpu_irq_src crtc_irq;
2039 struct amdgpu_irq_src pageflip_irq;
2040 struct amdgpu_irq_src hpd_irq;
2041
2042 /* rings */
Alex Deucher97b2e202015-04-20 16:51:00 -04002043 unsigned fence_context;
2044 struct mutex ring_lock;
2045 unsigned num_rings;
2046 struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
2047 bool ib_pool_ready;
2048 struct amdgpu_sa_manager ring_tmp_bo;
2049
2050 /* interrupts */
2051 struct amdgpu_irq irq;
2052
2053 /* dpm */
2054 struct amdgpu_pm pm;
2055 u32 cg_flags;
2056 u32 pg_flags;
2057
2058 /* amdgpu smumgr */
2059 struct amdgpu_smumgr smu;
2060
2061 /* gfx */
2062 struct amdgpu_gfx gfx;
2063
2064 /* sdma */
2065 struct amdgpu_sdma sdma[2];
2066 struct amdgpu_irq_src sdma_trap_irq;
2067 struct amdgpu_irq_src sdma_illegal_inst_irq;
2068
2069 /* uvd */
2070 bool has_uvd;
2071 struct amdgpu_uvd uvd;
2072
2073 /* vce */
2074 struct amdgpu_vce vce;
2075
2076 /* firmwares */
2077 struct amdgpu_firmware firmware;
2078
2079 /* GDS */
2080 struct amdgpu_gds gds;
2081
2082 const struct amdgpu_ip_block_version *ip_blocks;
2083 int num_ip_blocks;
Alex Deucher8faf0e02015-07-28 11:50:31 -04002084 struct amdgpu_ip_block_status *ip_block_status;
Alex Deucher97b2e202015-04-20 16:51:00 -04002085 struct mutex mn_lock;
2086 DECLARE_HASHTABLE(mn_hash, 7);
2087
2088 /* tracking pinned memory */
2089 u64 vram_pin_size;
2090 u64 gart_pin_size;
Oded Gabbay130e0372015-06-12 21:35:14 +03002091
2092 /* amdkfd interface */
2093 struct kfd_dev *kfd;
Chunming Zhou23ca0e42015-07-06 13:42:58 +08002094
2095 /* kernel conext for IB submission */
Christian König47f38502015-08-04 17:51:05 +02002096 struct amdgpu_ctx kernel_ctx;
Alex Deucher97b2e202015-04-20 16:51:00 -04002097};
2098
2099bool amdgpu_device_is_px(struct drm_device *dev);
2100int amdgpu_device_init(struct amdgpu_device *adev,
2101 struct drm_device *ddev,
2102 struct pci_dev *pdev,
2103 uint32_t flags);
2104void amdgpu_device_fini(struct amdgpu_device *adev);
2105int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
2106
2107uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
2108 bool always_indirect);
2109void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
2110 bool always_indirect);
2111u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
2112void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
2113
2114u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
2115void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
2116
2117/*
2118 * Cast helper
2119 */
2120extern const struct fence_ops amdgpu_fence_ops;
2121static inline struct amdgpu_fence *to_amdgpu_fence(struct fence *f)
2122{
2123 struct amdgpu_fence *__f = container_of(f, struct amdgpu_fence, base);
2124
2125 if (__f->base.ops == &amdgpu_fence_ops)
2126 return __f;
2127
2128 return NULL;
2129}
2130
2131/*
2132 * Registers read & write functions.
2133 */
2134#define RREG32(reg) amdgpu_mm_rreg(adev, (reg), false)
2135#define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), true)
2136#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), false))
2137#define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), false)
2138#define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), true)
2139#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2140#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2141#define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
2142#define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
2143#define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
2144#define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
2145#define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
2146#define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
2147#define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
2148#define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
2149#define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
2150#define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
2151#define WREG32_P(reg, val, mask) \
2152 do { \
2153 uint32_t tmp_ = RREG32(reg); \
2154 tmp_ &= (mask); \
2155 tmp_ |= ((val) & ~(mask)); \
2156 WREG32(reg, tmp_); \
2157 } while (0)
2158#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
2159#define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
2160#define WREG32_PLL_P(reg, val, mask) \
2161 do { \
2162 uint32_t tmp_ = RREG32_PLL(reg); \
2163 tmp_ &= (mask); \
2164 tmp_ |= ((val) & ~(mask)); \
2165 WREG32_PLL(reg, tmp_); \
2166 } while (0)
2167#define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
2168#define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
2169#define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
2170
2171#define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
2172#define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
2173
2174#define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
2175#define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
2176
2177#define REG_SET_FIELD(orig_val, reg, field, field_val) \
2178 (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
2179 (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
2180
2181#define REG_GET_FIELD(value, reg, field) \
2182 (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
2183
2184/*
2185 * BIOS helpers.
2186 */
2187#define RBIOS8(i) (adev->bios[i])
2188#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
2189#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
2190
2191/*
2192 * RING helpers.
2193 */
2194static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)
2195{
2196 if (ring->count_dw <= 0)
Jammy Zhou86c2b792015-05-13 22:52:42 +08002197 DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
Alex Deucher97b2e202015-04-20 16:51:00 -04002198 ring->ring[ring->wptr++] = v;
2199 ring->wptr &= ring->ptr_mask;
2200 ring->count_dw--;
2201 ring->ring_free_dw--;
2202}
2203
2204/*
2205 * ASICs macro.
2206 */
2207#define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
2208#define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
2209#define amdgpu_asic_wait_for_mc_idle(adev) (adev)->asic_funcs->wait_for_mc_idle((adev))
2210#define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
2211#define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
2212#define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
2213#define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
2214#define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
2215#define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
2216#define amdgpu_asic_get_cu_info(adev, info) (adev)->asic_funcs->get_cu_info((adev), (info))
2217#define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
2218#define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
2219#define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
2220#define amdgpu_vm_write_pte(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (addr), (count), (incr), (flags)))
2221#define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
2222#define amdgpu_vm_pad_ib(adev, ib) ((adev)->vm_manager.vm_pte_funcs->pad_ib((ib)))
2223#define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
2224#define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
2225#define amdgpu_ring_test_ib(r) (r)->funcs->test_ib((r))
2226#define amdgpu_ring_is_lockup(r) (r)->funcs->is_lockup((r))
2227#define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
2228#define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
2229#define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
2230#define amdgpu_ring_emit_ib(r, ib) (r)->funcs->emit_ib((r), (ib))
2231#define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
Chunming Zhou890ee232015-06-01 14:35:03 +08002232#define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
Alex Deucher97b2e202015-04-20 16:51:00 -04002233#define amdgpu_ring_emit_semaphore(r, semaphore, emit_wait) (r)->funcs->emit_semaphore((r), (semaphore), (emit_wait))
2234#define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
Christian Königd2edb072015-05-11 14:10:34 +02002235#define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
Alex Deucher97b2e202015-04-20 16:51:00 -04002236#define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
2237#define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
2238#define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
2239#define amdgpu_display_set_vga_render_state(adev, r) (adev)->mode_info.funcs->set_vga_render_state((adev), (r))
2240#define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
2241#define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
2242#define amdgpu_display_is_display_hung(adev) (adev)->mode_info.funcs->is_display_hung((adev))
2243#define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
2244#define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
2245#define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
2246#define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
2247#define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
2248#define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
2249#define amdgpu_display_page_flip(adev, crtc, base) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base))
2250#define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
2251#define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
2252#define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
2253#define amdgpu_display_stop_mc_access(adev, s) (adev)->mode_info.funcs->stop_mc_access((adev), (s))
2254#define amdgpu_display_resume_mc_access(adev, s) (adev)->mode_info.funcs->resume_mc_access((adev), (s))
2255#define amdgpu_emit_copy_buffer(adev, r, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((r), (s), (d), (b))
2256#define amdgpu_emit_fill_buffer(adev, r, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((r), (s), (d), (b))
2257#define amdgpu_dpm_get_temperature(adev) (adev)->pm.funcs->get_temperature((adev))
2258#define amdgpu_dpm_pre_set_power_state(adev) (adev)->pm.funcs->pre_set_power_state((adev))
2259#define amdgpu_dpm_set_power_state(adev) (adev)->pm.funcs->set_power_state((adev))
2260#define amdgpu_dpm_post_set_power_state(adev) (adev)->pm.funcs->post_set_power_state((adev))
2261#define amdgpu_dpm_display_configuration_changed(adev) (adev)->pm.funcs->display_configuration_changed((adev))
2262#define amdgpu_dpm_get_sclk(adev, l) (adev)->pm.funcs->get_sclk((adev), (l))
2263#define amdgpu_dpm_get_mclk(adev, l) (adev)->pm.funcs->get_mclk((adev), (l))
2264#define amdgpu_dpm_print_power_state(adev, ps) (adev)->pm.funcs->print_power_state((adev), (ps))
2265#define amdgpu_dpm_debugfs_print_current_performance_level(adev, m) (adev)->pm.funcs->debugfs_print_current_performance_level((adev), (m))
2266#define amdgpu_dpm_force_performance_level(adev, l) (adev)->pm.funcs->force_performance_level((adev), (l))
2267#define amdgpu_dpm_vblank_too_short(adev) (adev)->pm.funcs->vblank_too_short((adev))
2268#define amdgpu_dpm_powergate_uvd(adev, g) (adev)->pm.funcs->powergate_uvd((adev), (g))
Sonny Jiangb7a07762015-05-28 15:47:53 -04002269#define amdgpu_dpm_powergate_vce(adev, g) (adev)->pm.funcs->powergate_vce((adev), (g))
Alex Deucher97b2e202015-04-20 16:51:00 -04002270#define amdgpu_dpm_enable_bapm(adev, e) (adev)->pm.funcs->enable_bapm((adev), (e))
2271#define amdgpu_dpm_set_fan_control_mode(adev, m) (adev)->pm.funcs->set_fan_control_mode((adev), (m))
2272#define amdgpu_dpm_get_fan_control_mode(adev) (adev)->pm.funcs->get_fan_control_mode((adev))
2273#define amdgpu_dpm_set_fan_speed_percent(adev, s) (adev)->pm.funcs->set_fan_speed_percent((adev), (s))
2274#define amdgpu_dpm_get_fan_speed_percent(adev, s) (adev)->pm.funcs->get_fan_speed_percent((adev), (s))
2275
2276#define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
2277
2278/* Common functions */
2279int amdgpu_gpu_reset(struct amdgpu_device *adev);
2280void amdgpu_pci_config_reset(struct amdgpu_device *adev);
2281bool amdgpu_card_posted(struct amdgpu_device *adev);
2282void amdgpu_update_display_priority(struct amdgpu_device *adev);
2283bool amdgpu_boot_test_post_card(struct amdgpu_device *adev);
Chunming Zhoud5fc5e82015-07-21 16:52:10 +08002284struct amdgpu_cs_parser *amdgpu_cs_parser_create(struct amdgpu_device *adev,
2285 struct drm_file *filp,
2286 struct amdgpu_ctx *ctx,
2287 struct amdgpu_ib *ibs,
2288 uint32_t num_ibs);
2289
Alex Deucher97b2e202015-04-20 16:51:00 -04002290int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data);
2291int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
2292 u32 ip_instance, u32 ring,
2293 struct amdgpu_ring **out_ring);
2294void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *rbo, u32 domain);
2295bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
2296int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
2297 uint32_t flags);
2298bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm);
2299bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
2300uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
2301 struct ttm_mem_reg *mem);
2302void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
2303void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
2304void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
2305void amdgpu_program_register_sequence(struct amdgpu_device *adev,
2306 const u32 *registers,
2307 const u32 array_size);
2308
2309bool amdgpu_device_is_px(struct drm_device *dev);
2310/* atpx handler */
2311#if defined(CONFIG_VGA_SWITCHEROO)
2312void amdgpu_register_atpx_handler(void);
2313void amdgpu_unregister_atpx_handler(void);
2314#else
2315static inline void amdgpu_register_atpx_handler(void) {}
2316static inline void amdgpu_unregister_atpx_handler(void) {}
2317#endif
2318
2319/*
2320 * KMS
2321 */
2322extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
2323extern int amdgpu_max_kms_ioctl;
2324
2325int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
2326int amdgpu_driver_unload_kms(struct drm_device *dev);
2327void amdgpu_driver_lastclose_kms(struct drm_device *dev);
2328int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
2329void amdgpu_driver_postclose_kms(struct drm_device *dev,
2330 struct drm_file *file_priv);
2331void amdgpu_driver_preclose_kms(struct drm_device *dev,
2332 struct drm_file *file_priv);
2333int amdgpu_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon);
2334int amdgpu_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
2335u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, int crtc);
2336int amdgpu_enable_vblank_kms(struct drm_device *dev, int crtc);
2337void amdgpu_disable_vblank_kms(struct drm_device *dev, int crtc);
2338int amdgpu_get_vblank_timestamp_kms(struct drm_device *dev, int crtc,
2339 int *max_error,
2340 struct timeval *vblank_time,
2341 unsigned flags);
2342long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
2343 unsigned long arg);
2344
2345/*
2346 * vm
2347 */
2348int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm);
2349void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm);
2350struct amdgpu_bo_list_entry *amdgpu_vm_get_bos(struct amdgpu_device *adev,
2351 struct amdgpu_vm *vm,
2352 struct list_head *head);
Christian König7f8a5292015-07-20 16:09:40 +02002353int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
2354 struct amdgpu_sync *sync);
Alex Deucher97b2e202015-04-20 16:51:00 -04002355void amdgpu_vm_flush(struct amdgpu_ring *ring,
2356 struct amdgpu_vm *vm,
2357 struct amdgpu_fence *updates);
2358void amdgpu_vm_fence(struct amdgpu_device *adev,
2359 struct amdgpu_vm *vm,
2360 struct amdgpu_fence *fence);
2361uint64_t amdgpu_vm_map_gart(struct amdgpu_device *adev, uint64_t addr);
2362int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
2363 struct amdgpu_vm *vm);
2364int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
2365 struct amdgpu_vm *vm);
2366int amdgpu_vm_clear_invalids(struct amdgpu_device *adev,
monk.liucfe2c972015-05-26 15:01:54 +08002367 struct amdgpu_vm *vm, struct amdgpu_sync *sync);
Alex Deucher97b2e202015-04-20 16:51:00 -04002368int amdgpu_vm_bo_update(struct amdgpu_device *adev,
2369 struct amdgpu_bo_va *bo_va,
2370 struct ttm_mem_reg *mem);
2371void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
2372 struct amdgpu_bo *bo);
2373struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
2374 struct amdgpu_bo *bo);
2375struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
2376 struct amdgpu_vm *vm,
2377 struct amdgpu_bo *bo);
2378int amdgpu_vm_bo_map(struct amdgpu_device *adev,
2379 struct amdgpu_bo_va *bo_va,
2380 uint64_t addr, uint64_t offset,
2381 uint64_t size, uint32_t flags);
2382int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
2383 struct amdgpu_bo_va *bo_va,
2384 uint64_t addr);
2385void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
2386 struct amdgpu_bo_va *bo_va);
2387
2388/*
2389 * functions used by amdgpu_encoder.c
2390 */
2391struct amdgpu_afmt_acr {
2392 u32 clock;
2393
2394 int n_32khz;
2395 int cts_32khz;
2396
2397 int n_44_1khz;
2398 int cts_44_1khz;
2399
2400 int n_48khz;
2401 int cts_48khz;
2402
2403};
2404
2405struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
2406
2407/* amdgpu_acpi.c */
2408#if defined(CONFIG_ACPI)
2409int amdgpu_acpi_init(struct amdgpu_device *adev);
2410void amdgpu_acpi_fini(struct amdgpu_device *adev);
2411bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
2412int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
2413 u8 perf_req, bool advertise);
2414int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
2415#else
2416static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
2417static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
2418#endif
2419
2420struct amdgpu_bo_va_mapping *
2421amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
2422 uint64_t addr, struct amdgpu_bo **bo);
2423
2424#include "amdgpu_object.h"
2425
2426#endif