blob: 2020bf4a38302385c5c815d0d1a1d19407d53ab3 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2009 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26/*
27 * Authors:
28 * Jerome Glisse <glisse@freedesktop.org>
29 * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
30 * Dave Airlie
31 */
32#include <linux/list.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020034#include <drm/drmP.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/radeon_drm.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020036#include "radeon.h"
Dave Airlie99ee7fa2010-11-23 11:47:49 +100037#include "radeon_trace.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020038
Jerome Glisse771fe6b2009-06-05 14:42:42 +020039
40int radeon_ttm_init(struct radeon_device *rdev);
41void radeon_ttm_fini(struct radeon_device *rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +010042static void radeon_bo_clear_surface_reg(struct radeon_bo *bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020043
44/*
45 * To exclude mutual BO access we rely on bo_reserve exclusion, as all
46 * function are calling it.
47 */
48
Jerome Glisse721604a2012-01-05 22:11:05 -050049void radeon_bo_clear_va(struct radeon_bo *bo)
50{
51 struct radeon_bo_va *bo_va, *tmp;
52
53 list_for_each_entry_safe(bo_va, tmp, &bo->va, bo_list) {
54 /* remove from all vm address space */
Christian Könige971bd52012-09-11 16:10:04 +020055 radeon_vm_bo_rmv(bo->rdev, bo_va);
Jerome Glisse721604a2012-01-05 22:11:05 -050056 }
57}
58
Jerome Glisse4c788672009-11-20 14:29:23 +010059static void radeon_ttm_bo_destroy(struct ttm_buffer_object *tbo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020060{
Jerome Glisse4c788672009-11-20 14:29:23 +010061 struct radeon_bo *bo;
62
63 bo = container_of(tbo, struct radeon_bo, tbo);
64 mutex_lock(&bo->rdev->gem.mutex);
65 list_del_init(&bo->list);
66 mutex_unlock(&bo->rdev->gem.mutex);
67 radeon_bo_clear_surface_reg(bo);
Jerome Glisse721604a2012-01-05 22:11:05 -050068 radeon_bo_clear_va(bo);
Daniel Vetter441921d2011-02-18 17:59:16 +010069 drm_gem_object_release(&bo->gem_base);
Jerome Glisse4c788672009-11-20 14:29:23 +010070 kfree(bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020071}
72
Jerome Glissed03d8582009-12-14 21:02:09 +010073bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo)
74{
75 if (bo->destroy == &radeon_ttm_bo_destroy)
76 return true;
77 return false;
78}
79
Jerome Glisse312ea8d2009-12-07 15:52:58 +010080void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain)
81{
82 u32 c = 0;
83
84 rbo->placement.fpfn = 0;
Jerome Glisse93225b02010-12-03 16:38:19 -050085 rbo->placement.lpfn = 0;
Jerome Glisse312ea8d2009-12-07 15:52:58 +010086 rbo->placement.placement = rbo->placements;
Alex Deucher20707872013-01-17 13:10:50 -050087 rbo->placement.busy_placement = rbo->placements;
Jerome Glisse312ea8d2009-12-07 15:52:58 +010088 if (domain & RADEON_GEM_DOMAIN_VRAM)
89 rbo->placements[c++] = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
90 TTM_PL_FLAG_VRAM;
Jerome Glisse0d0b3e72012-11-28 13:47:55 -050091 if (domain & RADEON_GEM_DOMAIN_GTT) {
92 if (rbo->rdev->flags & RADEON_IS_AGP) {
93 rbo->placements[c++] = TTM_PL_FLAG_WC | TTM_PL_FLAG_TT;
94 } else {
95 rbo->placements[c++] = TTM_PL_FLAG_CACHED | TTM_PL_FLAG_TT;
96 }
97 }
98 if (domain & RADEON_GEM_DOMAIN_CPU) {
99 if (rbo->rdev->flags & RADEON_IS_AGP) {
Dave Airliedd54fee72012-12-14 21:04:46 +1000100 rbo->placements[c++] = TTM_PL_FLAG_WC | TTM_PL_FLAG_SYSTEM;
Jerome Glisse0d0b3e72012-11-28 13:47:55 -0500101 } else {
Dave Airliedd54fee72012-12-14 21:04:46 +1000102 rbo->placements[c++] = TTM_PL_FLAG_CACHED | TTM_PL_FLAG_SYSTEM;
Jerome Glisse0d0b3e72012-11-28 13:47:55 -0500103 }
104 }
Jerome Glisse9fb03e62009-12-11 15:13:22 +0100105 if (!c)
106 rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100107 rbo->placement.num_placement = c;
108 rbo->placement.num_busy_placement = c;
109}
110
Daniel Vetter441921d2011-02-18 17:59:16 +0100111int radeon_bo_create(struct radeon_device *rdev,
Alex Deucher268b2512010-11-17 19:00:26 -0500112 unsigned long size, int byte_align, bool kernel, u32 domain,
Alex Deucher40f5cf92012-05-10 18:33:13 -0400113 struct sg_table *sg, struct radeon_bo **bo_ptr)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200114{
Jerome Glisse4c788672009-11-20 14:29:23 +0100115 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200116 enum ttm_bo_type type;
Jerome Glisse93225b02010-12-03 16:38:19 -0500117 unsigned long page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT;
Jerome Glisse57de4ba2011-11-11 15:42:57 -0500118 size_t acc_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200119 int r;
120
Daniel Vetter441921d2011-02-18 17:59:16 +0100121 size = ALIGN(size, PAGE_SIZE);
122
Ilija Hadzic949c4a32012-05-15 16:40:10 -0400123 rdev->mman.bdev.dev_mapping = rdev->ddev->dev_mapping;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200124 if (kernel) {
125 type = ttm_bo_type_kernel;
Alex Deucher40f5cf92012-05-10 18:33:13 -0400126 } else if (sg) {
127 type = ttm_bo_type_sg;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200128 } else {
129 type = ttm_bo_type_device;
130 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100131 *bo_ptr = NULL;
Michel Dänzer2b66b502010-11-09 11:50:05 +0100132
Jerome Glisse57de4ba2011-11-11 15:42:57 -0500133 acc_size = ttm_bo_dma_acc_size(&rdev->mman.bdev, size,
134 sizeof(struct radeon_bo));
135
Jerome Glisse4c788672009-11-20 14:29:23 +0100136 bo = kzalloc(sizeof(struct radeon_bo), GFP_KERNEL);
137 if (bo == NULL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200138 return -ENOMEM;
Daniel Vetter441921d2011-02-18 17:59:16 +0100139 r = drm_gem_object_init(rdev->ddev, &bo->gem_base, size);
140 if (unlikely(r)) {
141 kfree(bo);
142 return r;
143 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100144 bo->rdev = rdev;
Daniel Vetter7e4d15d2011-02-18 17:59:17 +0100145 bo->gem_base.driver_private = NULL;
Jerome Glisse4c788672009-11-20 14:29:23 +0100146 bo->surface_reg = -1;
147 INIT_LIST_HEAD(&bo->list);
Jerome Glisse721604a2012-01-05 22:11:05 -0500148 INIT_LIST_HEAD(&bo->va);
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100149 radeon_ttm_placement_from_domain(bo, domain);
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100150 /* Kernel allocation are uninterruptible */
Christian Königdb7fce32012-05-11 14:57:18 +0200151 down_read(&rdev->pm.mclk_lock);
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100152 r = ttm_bo_init(&rdev->mman.bdev, &bo->tbo, size, type,
Marcin Slusarz0b91c4a2012-11-06 21:49:51 +0000153 &bo->placement, page_align, !kernel, NULL,
Alex Deucher40f5cf92012-05-10 18:33:13 -0400154 acc_size, sg, &radeon_ttm_bo_destroy);
Christian Königdb7fce32012-05-11 14:57:18 +0200155 up_read(&rdev->pm.mclk_lock);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200156 if (unlikely(r != 0)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200157 return r;
158 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100159 *bo_ptr = bo;
Daniel Vetter441921d2011-02-18 17:59:16 +0100160
Dave Airlie99ee7fa2010-11-23 11:47:49 +1000161 trace_radeon_bo_create(bo);
Daniel Vetter441921d2011-02-18 17:59:16 +0100162
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200163 return 0;
164}
165
Jerome Glisse4c788672009-11-20 14:29:23 +0100166int radeon_bo_kmap(struct radeon_bo *bo, void **ptr)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200167{
Jerome Glisse4c788672009-11-20 14:29:23 +0100168 bool is_iomem;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200169 int r;
170
Jerome Glisse4c788672009-11-20 14:29:23 +0100171 if (bo->kptr) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200172 if (ptr) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100173 *ptr = bo->kptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200174 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200175 return 0;
176 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100177 r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200178 if (r) {
179 return r;
180 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100181 bo->kptr = ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200182 if (ptr) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100183 *ptr = bo->kptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200184 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100185 radeon_bo_check_tiling(bo, 0, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200186 return 0;
187}
188
Jerome Glisse4c788672009-11-20 14:29:23 +0100189void radeon_bo_kunmap(struct radeon_bo *bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200190{
Jerome Glisse4c788672009-11-20 14:29:23 +0100191 if (bo->kptr == NULL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200192 return;
Jerome Glisse4c788672009-11-20 14:29:23 +0100193 bo->kptr = NULL;
194 radeon_bo_check_tiling(bo, 0, 0);
195 ttm_bo_kunmap(&bo->kmap);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200196}
197
Jerome Glisse4c788672009-11-20 14:29:23 +0100198void radeon_bo_unref(struct radeon_bo **bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200199{
Jerome Glisse4c788672009-11-20 14:29:23 +0100200 struct ttm_buffer_object *tbo;
Dave Airlief4b7fb92010-04-29 18:37:59 +1000201 struct radeon_device *rdev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200202
Jerome Glisse4c788672009-11-20 14:29:23 +0100203 if ((*bo) == NULL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200204 return;
Dave Airlief4b7fb92010-04-29 18:37:59 +1000205 rdev = (*bo)->rdev;
Jerome Glisse4c788672009-11-20 14:29:23 +0100206 tbo = &((*bo)->tbo);
Christian Königdb7fce32012-05-11 14:57:18 +0200207 down_read(&rdev->pm.mclk_lock);
Jerome Glisse4c788672009-11-20 14:29:23 +0100208 ttm_bo_unref(&tbo);
Christian Königdb7fce32012-05-11 14:57:18 +0200209 up_read(&rdev->pm.mclk_lock);
Jerome Glisse4c788672009-11-20 14:29:23 +0100210 if (tbo == NULL)
211 *bo = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200212}
213
Michel Dänzerc4353012012-03-14 17:12:41 +0100214int radeon_bo_pin_restricted(struct radeon_bo *bo, u32 domain, u64 max_offset,
215 u64 *gpu_addr)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200216{
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100217 int r, i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200218
Jerome Glisse4c788672009-11-20 14:29:23 +0100219 if (bo->pin_count) {
220 bo->pin_count++;
221 if (gpu_addr)
222 *gpu_addr = radeon_bo_gpu_offset(bo);
Michel Dänzerd9366222012-03-28 08:52:32 +0200223
224 if (max_offset != 0) {
225 u64 domain_start;
226
227 if (domain == RADEON_GEM_DOMAIN_VRAM)
228 domain_start = bo->rdev->mc.vram_start;
229 else
230 domain_start = bo->rdev->mc.gtt_start;
Michel Dänzere199fd42012-03-29 16:47:43 +0200231 WARN_ON_ONCE(max_offset <
232 (radeon_bo_gpu_offset(bo) - domain_start));
Michel Dänzerd9366222012-03-28 08:52:32 +0200233 }
234
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200235 return 0;
236 }
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100237 radeon_ttm_placement_from_domain(bo, domain);
Michel Dänzer3ca82da2010-03-26 19:18:55 +0000238 if (domain == RADEON_GEM_DOMAIN_VRAM) {
239 /* force to pin into visible video ram */
240 bo->placement.lpfn = bo->rdev->mc.visible_vram_size >> PAGE_SHIFT;
241 }
Michel Dänzerc4353012012-03-14 17:12:41 +0100242 if (max_offset) {
243 u64 lpfn = max_offset >> PAGE_SHIFT;
244
245 if (!bo->placement.lpfn)
246 bo->placement.lpfn = bo->rdev->mc.gtt_size >> PAGE_SHIFT;
247
248 if (lpfn < bo->placement.lpfn)
249 bo->placement.lpfn = lpfn;
250 }
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100251 for (i = 0; i < bo->placement.num_placement; i++)
252 bo->placements[i] |= TTM_PL_FLAG_NO_EVICT;
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000253 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
Jerome Glisse4c788672009-11-20 14:29:23 +0100254 if (likely(r == 0)) {
255 bo->pin_count = 1;
256 if (gpu_addr != NULL)
257 *gpu_addr = radeon_bo_gpu_offset(bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200258 }
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100259 if (unlikely(r != 0))
Jerome Glisse4c788672009-11-20 14:29:23 +0100260 dev_err(bo->rdev->dev, "%p pin failed\n", bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200261 return r;
262}
263
Michel Dänzerc4353012012-03-14 17:12:41 +0100264int radeon_bo_pin(struct radeon_bo *bo, u32 domain, u64 *gpu_addr)
265{
266 return radeon_bo_pin_restricted(bo, domain, 0, gpu_addr);
267}
268
Jerome Glisse4c788672009-11-20 14:29:23 +0100269int radeon_bo_unpin(struct radeon_bo *bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200270{
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100271 int r, i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200272
Jerome Glisse4c788672009-11-20 14:29:23 +0100273 if (!bo->pin_count) {
274 dev_warn(bo->rdev->dev, "%p unpin not necessary\n", bo);
275 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200276 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100277 bo->pin_count--;
278 if (bo->pin_count)
279 return 0;
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100280 for (i = 0; i < bo->placement.num_placement; i++)
281 bo->placements[i] &= ~TTM_PL_FLAG_NO_EVICT;
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000282 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100283 if (unlikely(r != 0))
Jerome Glisse4c788672009-11-20 14:29:23 +0100284 dev_err(bo->rdev->dev, "%p validate failed for unpin\n", bo);
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100285 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200286}
287
Jerome Glisse4c788672009-11-20 14:29:23 +0100288int radeon_bo_evict_vram(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200289{
Dave Airlied796d842010-01-25 13:08:08 +1000290 /* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
291 if (0 && (rdev->flags & RADEON_IS_IGP)) {
Alex Deucher06b64762010-01-05 11:27:29 -0500292 if (rdev->mc.igp_sideport_enabled == false)
293 /* Useless to evict on IGP chips */
294 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200295 }
296 return ttm_bo_evict_mm(&rdev->mman.bdev, TTM_PL_VRAM);
297}
298
Jerome Glisse4c788672009-11-20 14:29:23 +0100299void radeon_bo_force_delete(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200300{
Jerome Glisse4c788672009-11-20 14:29:23 +0100301 struct radeon_bo *bo, *n;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200302
303 if (list_empty(&rdev->gem.objects)) {
304 return;
305 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100306 dev_err(rdev->dev, "Userspace still has active objects !\n");
307 list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200308 mutex_lock(&rdev->ddev->struct_mutex);
Jerome Glisse4c788672009-11-20 14:29:23 +0100309 dev_err(rdev->dev, "%p %p %lu %lu force free\n",
Daniel Vetter31c36032011-02-18 17:59:18 +0100310 &bo->gem_base, bo, (unsigned long)bo->gem_base.size,
311 *((unsigned long *)&bo->gem_base.refcount));
Jerome Glisse4c788672009-11-20 14:29:23 +0100312 mutex_lock(&bo->rdev->gem.mutex);
313 list_del_init(&bo->list);
314 mutex_unlock(&bo->rdev->gem.mutex);
Dave Airlie91132d62011-03-01 13:40:06 +1000315 /* this should unref the ttm bo */
Daniel Vetter31c36032011-02-18 17:59:18 +0100316 drm_gem_object_unreference(&bo->gem_base);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200317 mutex_unlock(&rdev->ddev->struct_mutex);
318 }
319}
320
Jerome Glisse4c788672009-11-20 14:29:23 +0100321int radeon_bo_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200322{
Jerome Glissea4d68272009-09-11 13:00:43 +0200323 /* Add an MTRR for the VRAM */
Samuel Lia0a53aa2013-04-08 17:25:47 -0400324 if (!rdev->fastfb_working) {
Andy Lutomirski07ebea22013-05-13 23:58:45 +0000325 rdev->mc.vram_mtrr = arch_phys_wc_add(rdev->mc.aper_base,
326 rdev->mc.aper_size);
Samuel Lia0a53aa2013-04-08 17:25:47 -0400327 }
Jerome Glissea4d68272009-09-11 13:00:43 +0200328 DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
329 rdev->mc.mc_vram_size >> 20,
330 (unsigned long long)rdev->mc.aper_size >> 20);
331 DRM_INFO("RAM width %dbits %cDR\n",
332 rdev->mc.vram_width, rdev->mc.vram_is_ddr ? 'D' : 'S');
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200333 return radeon_ttm_init(rdev);
334}
335
Jerome Glisse4c788672009-11-20 14:29:23 +0100336void radeon_bo_fini(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200337{
338 radeon_ttm_fini(rdev);
Andy Lutomirski07ebea22013-05-13 23:58:45 +0000339 arch_phys_wc_del(rdev->mc.vram_mtrr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200340}
341
Jerome Glisse4c788672009-11-20 14:29:23 +0100342void radeon_bo_list_add_object(struct radeon_bo_list *lobj,
343 struct list_head *head)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200344{
Christian König4474f3a2013-04-08 12:41:28 +0200345 if (lobj->written) {
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000346 list_add(&lobj->tv.head, head);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200347 } else {
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000348 list_add_tail(&lobj->tv.head, head);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200349 }
350}
351
Maarten Lankhorstecff6652013-06-27 13:48:17 +0200352int radeon_bo_list_validate(struct ww_acquire_ctx *ticket,
353 struct list_head *head, int ring)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200354{
Jerome Glisse4c788672009-11-20 14:29:23 +0100355 struct radeon_bo_list *lobj;
356 struct radeon_bo *bo;
Alex Deucher20707872013-01-17 13:10:50 -0500357 u32 domain;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200358 int r;
359
Maarten Lankhorstecff6652013-06-27 13:48:17 +0200360 r = ttm_eu_reserve_buffers(ticket, head);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200361 if (unlikely(r != 0)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200362 return r;
363 }
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000364 list_for_each_entry(lobj, head, tv.head) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100365 bo = lobj->bo;
366 if (!bo->pin_count) {
Christian König4474f3a2013-04-08 12:41:28 +0200367 domain = lobj->domain;
Alex Deucher20707872013-01-17 13:10:50 -0500368
369 retry:
370 radeon_ttm_placement_from_domain(bo, domain);
Christian Königf2ba57b2013-04-08 12:41:29 +0200371 if (ring == R600_RING_TYPE_UVD_INDEX)
372 radeon_uvd_force_into_uvd_segment(bo);
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100373 r = ttm_bo_validate(&bo->tbo, &bo->placement,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000374 true, false);
Michel Dänzere3765732010-07-08 12:43:28 +1000375 if (unlikely(r)) {
Christian König4474f3a2013-04-08 12:41:28 +0200376 if (r != -ERESTARTSYS && domain != lobj->alt_domain) {
377 domain = lobj->alt_domain;
Alex Deucher20707872013-01-17 13:10:50 -0500378 goto retry;
379 }
Maarten Lankhorst1b6e5fd2013-07-10 12:26:56 +0200380 ttm_eu_backoff_reservation(ticket, head);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200381 return r;
Michel Dänzere3765732010-07-08 12:43:28 +1000382 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200383 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100384 lobj->gpu_offset = radeon_bo_gpu_offset(bo);
385 lobj->tiling_flags = bo->tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200386 }
387 return 0;
388}
389
Jerome Glisse4c788672009-11-20 14:29:23 +0100390int radeon_bo_fbdev_mmap(struct radeon_bo *bo,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200391 struct vm_area_struct *vma)
392{
Jerome Glisse4c788672009-11-20 14:29:23 +0100393 return ttm_fbdev_mmap(vma, &bo->tbo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200394}
395
Dave Airlie550e2d92009-12-09 14:15:38 +1000396int radeon_bo_get_surface_reg(struct radeon_bo *bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200397{
Jerome Glisse4c788672009-11-20 14:29:23 +0100398 struct radeon_device *rdev = bo->rdev;
Dave Airliee024e112009-06-24 09:48:08 +1000399 struct radeon_surface_reg *reg;
Jerome Glisse4c788672009-11-20 14:29:23 +0100400 struct radeon_bo *old_object;
Dave Airliee024e112009-06-24 09:48:08 +1000401 int steal;
402 int i;
403
Maarten Lankhorst977c38d2013-06-27 13:48:26 +0200404 lockdep_assert_held(&bo->tbo.resv->lock.base);
Jerome Glisse4c788672009-11-20 14:29:23 +0100405
406 if (!bo->tiling_flags)
Dave Airliee024e112009-06-24 09:48:08 +1000407 return 0;
408
Jerome Glisse4c788672009-11-20 14:29:23 +0100409 if (bo->surface_reg >= 0) {
410 reg = &rdev->surface_regs[bo->surface_reg];
411 i = bo->surface_reg;
Dave Airliee024e112009-06-24 09:48:08 +1000412 goto out;
413 }
414
415 steal = -1;
416 for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
417
418 reg = &rdev->surface_regs[i];
Jerome Glisse4c788672009-11-20 14:29:23 +0100419 if (!reg->bo)
Dave Airliee024e112009-06-24 09:48:08 +1000420 break;
421
Jerome Glisse4c788672009-11-20 14:29:23 +0100422 old_object = reg->bo;
Dave Airliee024e112009-06-24 09:48:08 +1000423 if (old_object->pin_count == 0)
424 steal = i;
425 }
426
427 /* if we are all out */
428 if (i == RADEON_GEM_MAX_SURFACES) {
429 if (steal == -1)
430 return -ENOMEM;
431 /* find someone with a surface reg and nuke their BO */
432 reg = &rdev->surface_regs[steal];
Jerome Glisse4c788672009-11-20 14:29:23 +0100433 old_object = reg->bo;
Dave Airliee024e112009-06-24 09:48:08 +1000434 /* blow away the mapping */
435 DRM_DEBUG("stealing surface reg %d from %p\n", steal, old_object);
Jerome Glisse4c788672009-11-20 14:29:23 +0100436 ttm_bo_unmap_virtual(&old_object->tbo);
Dave Airliee024e112009-06-24 09:48:08 +1000437 old_object->surface_reg = -1;
438 i = steal;
439 }
440
Jerome Glisse4c788672009-11-20 14:29:23 +0100441 bo->surface_reg = i;
442 reg->bo = bo;
Dave Airliee024e112009-06-24 09:48:08 +1000443
444out:
Jerome Glisse4c788672009-11-20 14:29:23 +0100445 radeon_set_surface_reg(rdev, i, bo->tiling_flags, bo->pitch,
Ben Skeggsd961db72010-08-05 10:48:18 +1000446 bo->tbo.mem.start << PAGE_SHIFT,
Jerome Glisse4c788672009-11-20 14:29:23 +0100447 bo->tbo.num_pages << PAGE_SHIFT);
Dave Airliee024e112009-06-24 09:48:08 +1000448 return 0;
449}
450
Jerome Glisse4c788672009-11-20 14:29:23 +0100451static void radeon_bo_clear_surface_reg(struct radeon_bo *bo)
Dave Airliee024e112009-06-24 09:48:08 +1000452{
Jerome Glisse4c788672009-11-20 14:29:23 +0100453 struct radeon_device *rdev = bo->rdev;
Dave Airliee024e112009-06-24 09:48:08 +1000454 struct radeon_surface_reg *reg;
455
Jerome Glisse4c788672009-11-20 14:29:23 +0100456 if (bo->surface_reg == -1)
Dave Airliee024e112009-06-24 09:48:08 +1000457 return;
458
Jerome Glisse4c788672009-11-20 14:29:23 +0100459 reg = &rdev->surface_regs[bo->surface_reg];
460 radeon_clear_surface_reg(rdev, bo->surface_reg);
Dave Airliee024e112009-06-24 09:48:08 +1000461
Jerome Glisse4c788672009-11-20 14:29:23 +0100462 reg->bo = NULL;
463 bo->surface_reg = -1;
Dave Airliee024e112009-06-24 09:48:08 +1000464}
465
Jerome Glisse4c788672009-11-20 14:29:23 +0100466int radeon_bo_set_tiling_flags(struct radeon_bo *bo,
467 uint32_t tiling_flags, uint32_t pitch)
Dave Airliee024e112009-06-24 09:48:08 +1000468{
Jerome Glisse285484e2011-12-16 17:03:42 -0500469 struct radeon_device *rdev = bo->rdev;
Jerome Glisse4c788672009-11-20 14:29:23 +0100470 int r;
471
Jerome Glisse285484e2011-12-16 17:03:42 -0500472 if (rdev->family >= CHIP_CEDAR) {
473 unsigned bankw, bankh, mtaspect, tilesplit, stilesplit;
474
475 bankw = (tiling_flags >> RADEON_TILING_EG_BANKW_SHIFT) & RADEON_TILING_EG_BANKW_MASK;
476 bankh = (tiling_flags >> RADEON_TILING_EG_BANKH_SHIFT) & RADEON_TILING_EG_BANKH_MASK;
477 mtaspect = (tiling_flags >> RADEON_TILING_EG_MACRO_TILE_ASPECT_SHIFT) & RADEON_TILING_EG_MACRO_TILE_ASPECT_MASK;
478 tilesplit = (tiling_flags >> RADEON_TILING_EG_TILE_SPLIT_SHIFT) & RADEON_TILING_EG_TILE_SPLIT_MASK;
479 stilesplit = (tiling_flags >> RADEON_TILING_EG_STENCIL_TILE_SPLIT_SHIFT) & RADEON_TILING_EG_STENCIL_TILE_SPLIT_MASK;
480 switch (bankw) {
481 case 0:
482 case 1:
483 case 2:
484 case 4:
485 case 8:
486 break;
487 default:
488 return -EINVAL;
489 }
490 switch (bankh) {
491 case 0:
492 case 1:
493 case 2:
494 case 4:
495 case 8:
496 break;
497 default:
498 return -EINVAL;
499 }
500 switch (mtaspect) {
501 case 0:
502 case 1:
503 case 2:
504 case 4:
505 case 8:
506 break;
507 default:
508 return -EINVAL;
509 }
510 if (tilesplit > 6) {
511 return -EINVAL;
512 }
513 if (stilesplit > 6) {
514 return -EINVAL;
515 }
516 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100517 r = radeon_bo_reserve(bo, false);
518 if (unlikely(r != 0))
519 return r;
520 bo->tiling_flags = tiling_flags;
521 bo->pitch = pitch;
522 radeon_bo_unreserve(bo);
523 return 0;
Dave Airliee024e112009-06-24 09:48:08 +1000524}
525
Jerome Glisse4c788672009-11-20 14:29:23 +0100526void radeon_bo_get_tiling_flags(struct radeon_bo *bo,
527 uint32_t *tiling_flags,
528 uint32_t *pitch)
Dave Airliee024e112009-06-24 09:48:08 +1000529{
Maarten Lankhorst977c38d2013-06-27 13:48:26 +0200530 lockdep_assert_held(&bo->tbo.resv->lock.base);
531
Dave Airliee024e112009-06-24 09:48:08 +1000532 if (tiling_flags)
Jerome Glisse4c788672009-11-20 14:29:23 +0100533 *tiling_flags = bo->tiling_flags;
Dave Airliee024e112009-06-24 09:48:08 +1000534 if (pitch)
Jerome Glisse4c788672009-11-20 14:29:23 +0100535 *pitch = bo->pitch;
Dave Airliee024e112009-06-24 09:48:08 +1000536}
537
Jerome Glisse4c788672009-11-20 14:29:23 +0100538int radeon_bo_check_tiling(struct radeon_bo *bo, bool has_moved,
539 bool force_drop)
Dave Airliee024e112009-06-24 09:48:08 +1000540{
Maarten Lankhorst977c38d2013-06-27 13:48:26 +0200541 if (!force_drop)
542 lockdep_assert_held(&bo->tbo.resv->lock.base);
Jerome Glisse4c788672009-11-20 14:29:23 +0100543
544 if (!(bo->tiling_flags & RADEON_TILING_SURFACE))
Dave Airliee024e112009-06-24 09:48:08 +1000545 return 0;
546
547 if (force_drop) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100548 radeon_bo_clear_surface_reg(bo);
Dave Airliee024e112009-06-24 09:48:08 +1000549 return 0;
550 }
551
Jerome Glisse4c788672009-11-20 14:29:23 +0100552 if (bo->tbo.mem.mem_type != TTM_PL_VRAM) {
Dave Airliee024e112009-06-24 09:48:08 +1000553 if (!has_moved)
554 return 0;
555
Jerome Glisse4c788672009-11-20 14:29:23 +0100556 if (bo->surface_reg >= 0)
557 radeon_bo_clear_surface_reg(bo);
Dave Airliee024e112009-06-24 09:48:08 +1000558 return 0;
559 }
560
Jerome Glisse4c788672009-11-20 14:29:23 +0100561 if ((bo->surface_reg >= 0) && !has_moved)
Dave Airliee024e112009-06-24 09:48:08 +1000562 return 0;
563
Jerome Glisse4c788672009-11-20 14:29:23 +0100564 return radeon_bo_get_surface_reg(bo);
Dave Airliee024e112009-06-24 09:48:08 +1000565}
566
567void radeon_bo_move_notify(struct ttm_buffer_object *bo,
Jerome Glissed03d8582009-12-14 21:02:09 +0100568 struct ttm_mem_reg *mem)
Dave Airliee024e112009-06-24 09:48:08 +1000569{
Jerome Glissed03d8582009-12-14 21:02:09 +0100570 struct radeon_bo *rbo;
571 if (!radeon_ttm_bo_is_radeon_bo(bo))
572 return;
573 rbo = container_of(bo, struct radeon_bo, tbo);
Jerome Glisse4c788672009-11-20 14:29:23 +0100574 radeon_bo_check_tiling(rbo, 0, 1);
Jerome Glisse721604a2012-01-05 22:11:05 -0500575 radeon_vm_bo_invalidate(rbo->rdev, rbo);
Dave Airliee024e112009-06-24 09:48:08 +1000576}
577
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200578int radeon_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
Dave Airliee024e112009-06-24 09:48:08 +1000579{
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200580 struct radeon_device *rdev;
Jerome Glissed03d8582009-12-14 21:02:09 +0100581 struct radeon_bo *rbo;
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200582 unsigned long offset, size;
583 int r;
584
Jerome Glissed03d8582009-12-14 21:02:09 +0100585 if (!radeon_ttm_bo_is_radeon_bo(bo))
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200586 return 0;
Jerome Glissed03d8582009-12-14 21:02:09 +0100587 rbo = container_of(bo, struct radeon_bo, tbo);
Jerome Glisse4c788672009-11-20 14:29:23 +0100588 radeon_bo_check_tiling(rbo, 0, 0);
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200589 rdev = rbo->rdev;
590 if (bo->mem.mem_type == TTM_PL_VRAM) {
591 size = bo->mem.num_pages << PAGE_SHIFT;
Ben Skeggsd961db72010-08-05 10:48:18 +1000592 offset = bo->mem.start << PAGE_SHIFT;
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200593 if ((offset + size) > rdev->mc.visible_vram_size) {
594 /* hurrah the memory is not visible ! */
595 radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_VRAM);
596 rbo->placement.lpfn = rdev->mc.visible_vram_size >> PAGE_SHIFT;
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000597 r = ttm_bo_validate(bo, &rbo->placement, false, false);
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200598 if (unlikely(r != 0))
599 return r;
Ben Skeggsd961db72010-08-05 10:48:18 +1000600 offset = bo->mem.start << PAGE_SHIFT;
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200601 /* this should not happen */
602 if ((offset + size) > rdev->mc.visible_vram_size)
603 return -EINVAL;
604 }
605 }
606 return 0;
Dave Airliee024e112009-06-24 09:48:08 +1000607}
Andi Kleence580fa2011-10-13 16:08:47 -0700608
Dave Airlie83f30d02011-10-27 18:15:10 +0200609int radeon_bo_wait(struct radeon_bo *bo, u32 *mem_type, bool no_wait)
Andi Kleence580fa2011-10-13 16:08:47 -0700610{
611 int r;
612
613 r = ttm_bo_reserve(&bo->tbo, true, no_wait, false, 0);
614 if (unlikely(r != 0))
615 return r;
616 spin_lock(&bo->tbo.bdev->fence_lock);
617 if (mem_type)
618 *mem_type = bo->tbo.mem.mem_type;
619 if (bo->tbo.sync_obj)
Dave Airlie1717c0e2011-10-27 18:28:37 +0200620 r = ttm_bo_wait(&bo->tbo, true, true, no_wait);
Andi Kleence580fa2011-10-13 16:08:47 -0700621 spin_unlock(&bo->tbo.bdev->fence_lock);
622 ttm_bo_unreserve(&bo->tbo);
623 return r;
624}