blob: 293564a2896a19038cc87ecba7648bce511388d2 [file] [log] [blame]
Chris Wilson1d8e1c72010-08-07 11:01:28 +01001/*
2 * Copyright © 2006-2010 Intel Corporation
3 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Eric Anholt <eric@anholt.net>
26 * Dave Airlie <airlied@linux.ie>
27 * Jesse Barnes <jesse.barnes@intel.com>
28 * Chris Wilson <chris@chris-wilson.co.uk>
29 */
30
Joe Perchesa70491c2012-03-18 13:00:11 -070031#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
32
Carsten Emde7bd90902012-03-15 15:56:25 +010033#include <linux/moduleparam.h>
Chris Wilson1d8e1c72010-08-07 11:01:28 +010034#include "intel_drv.h"
35
Takashi Iwaiba3820a2011-03-10 14:02:12 +010036#define PCI_LBPC 0xf4 /* legacy/combination backlight modes */
37
Chris Wilson1d8e1c72010-08-07 11:01:28 +010038void
Ville Syrjälä4c6df4b2013-09-02 21:13:39 +030039intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
Chris Wilson1d8e1c72010-08-07 11:01:28 +010040 struct drm_display_mode *adjusted_mode)
41{
Ville Syrjälä4c6df4b2013-09-02 21:13:39 +030042 drm_mode_copy(adjusted_mode, fixed_mode);
Imre Deaka52690e2013-08-27 12:24:09 +030043
44 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson1d8e1c72010-08-07 11:01:28 +010045}
46
47/* adjusted_mode has been preset to be the panel's fixed mode */
48void
Jesse Barnesb074cec2013-04-25 12:55:02 -070049intel_pch_panel_fitting(struct intel_crtc *intel_crtc,
50 struct intel_crtc_config *pipe_config,
51 int fitting_mode)
Chris Wilson1d8e1c72010-08-07 11:01:28 +010052{
Jesse Barnesb074cec2013-04-25 12:55:02 -070053 struct drm_display_mode *mode, *adjusted_mode;
Chris Wilson1d8e1c72010-08-07 11:01:28 +010054 int x, y, width, height;
55
Jesse Barnesb074cec2013-04-25 12:55:02 -070056 mode = &pipe_config->requested_mode;
57 adjusted_mode = &pipe_config->adjusted_mode;
58
Chris Wilson1d8e1c72010-08-07 11:01:28 +010059 x = y = width = height = 0;
60
61 /* Native modes don't need fitting */
62 if (adjusted_mode->hdisplay == mode->hdisplay &&
63 adjusted_mode->vdisplay == mode->vdisplay)
64 goto done;
65
66 switch (fitting_mode) {
67 case DRM_MODE_SCALE_CENTER:
68 width = mode->hdisplay;
69 height = mode->vdisplay;
70 x = (adjusted_mode->hdisplay - width + 1)/2;
71 y = (adjusted_mode->vdisplay - height + 1)/2;
72 break;
73
74 case DRM_MODE_SCALE_ASPECT:
75 /* Scale but preserve the aspect ratio */
76 {
77 u32 scaled_width = adjusted_mode->hdisplay * mode->vdisplay;
78 u32 scaled_height = mode->hdisplay * adjusted_mode->vdisplay;
79 if (scaled_width > scaled_height) { /* pillar */
80 width = scaled_height / mode->vdisplay;
Adam Jackson302983e2011-07-13 16:32:32 -040081 if (width & 1)
Akshay Joshi0206e352011-08-16 15:34:10 -040082 width++;
Chris Wilson1d8e1c72010-08-07 11:01:28 +010083 x = (adjusted_mode->hdisplay - width + 1) / 2;
84 y = 0;
85 height = adjusted_mode->vdisplay;
86 } else if (scaled_width < scaled_height) { /* letter */
87 height = scaled_width / mode->hdisplay;
Adam Jackson302983e2011-07-13 16:32:32 -040088 if (height & 1)
89 height++;
Chris Wilson1d8e1c72010-08-07 11:01:28 +010090 y = (adjusted_mode->vdisplay - height + 1) / 2;
91 x = 0;
92 width = adjusted_mode->hdisplay;
93 } else {
94 x = y = 0;
95 width = adjusted_mode->hdisplay;
96 height = adjusted_mode->vdisplay;
97 }
98 }
99 break;
100
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100101 case DRM_MODE_SCALE_FULLSCREEN:
102 x = y = 0;
103 width = adjusted_mode->hdisplay;
104 height = adjusted_mode->vdisplay;
105 break;
Jesse Barnesab3e67f2013-04-25 12:55:03 -0700106
107 default:
108 WARN(1, "bad panel fit mode: %d\n", fitting_mode);
109 return;
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100110 }
111
112done:
Jesse Barnesb074cec2013-04-25 12:55:02 -0700113 pipe_config->pch_pfit.pos = (x << 16) | y;
114 pipe_config->pch_pfit.size = (width << 16) | height;
Chris Wilsonfd4daa92013-08-27 17:04:17 +0100115 pipe_config->pch_pfit.enabled = pipe_config->pch_pfit.size != 0;
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100116}
Chris Wilsona9573552010-08-22 13:18:16 +0100117
Jesse Barnes2dd24552013-04-25 12:55:01 -0700118static void
119centre_horizontally(struct drm_display_mode *mode,
120 int width)
121{
122 u32 border, sync_pos, blank_width, sync_width;
123
124 /* keep the hsync and hblank widths constant */
125 sync_width = mode->crtc_hsync_end - mode->crtc_hsync_start;
126 blank_width = mode->crtc_hblank_end - mode->crtc_hblank_start;
127 sync_pos = (blank_width - sync_width + 1) / 2;
128
129 border = (mode->hdisplay - width + 1) / 2;
130 border += border & 1; /* make the border even */
131
132 mode->crtc_hdisplay = width;
133 mode->crtc_hblank_start = width + border;
134 mode->crtc_hblank_end = mode->crtc_hblank_start + blank_width;
135
136 mode->crtc_hsync_start = mode->crtc_hblank_start + sync_pos;
137 mode->crtc_hsync_end = mode->crtc_hsync_start + sync_width;
138}
139
140static void
141centre_vertically(struct drm_display_mode *mode,
142 int height)
143{
144 u32 border, sync_pos, blank_width, sync_width;
145
146 /* keep the vsync and vblank widths constant */
147 sync_width = mode->crtc_vsync_end - mode->crtc_vsync_start;
148 blank_width = mode->crtc_vblank_end - mode->crtc_vblank_start;
149 sync_pos = (blank_width - sync_width + 1) / 2;
150
151 border = (mode->vdisplay - height + 1) / 2;
152
153 mode->crtc_vdisplay = height;
154 mode->crtc_vblank_start = height + border;
155 mode->crtc_vblank_end = mode->crtc_vblank_start + blank_width;
156
157 mode->crtc_vsync_start = mode->crtc_vblank_start + sync_pos;
158 mode->crtc_vsync_end = mode->crtc_vsync_start + sync_width;
159}
160
161static inline u32 panel_fitter_scaling(u32 source, u32 target)
162{
163 /*
164 * Floating point operation is not supported. So the FACTOR
165 * is defined, which can avoid the floating point computation
166 * when calculating the panel ratio.
167 */
168#define ACCURACY 12
169#define FACTOR (1 << ACCURACY)
170 u32 ratio = source * FACTOR / target;
171 return (FACTOR * ratio + FACTOR/2) / FACTOR;
172}
173
174void intel_gmch_panel_fitting(struct intel_crtc *intel_crtc,
175 struct intel_crtc_config *pipe_config,
176 int fitting_mode)
177{
178 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700179 u32 pfit_control = 0, pfit_pgm_ratios = 0, border = 0;
180 struct drm_display_mode *mode, *adjusted_mode;
181
182 mode = &pipe_config->requested_mode;
183 adjusted_mode = &pipe_config->adjusted_mode;
184
185 /* Native modes don't need fitting */
186 if (adjusted_mode->hdisplay == mode->hdisplay &&
187 adjusted_mode->vdisplay == mode->vdisplay)
188 goto out;
189
190 switch (fitting_mode) {
191 case DRM_MODE_SCALE_CENTER:
192 /*
193 * For centered modes, we have to calculate border widths &
194 * heights and modify the values programmed into the CRTC.
195 */
196 centre_horizontally(adjusted_mode, mode->hdisplay);
197 centre_vertically(adjusted_mode, mode->vdisplay);
198 border = LVDS_BORDER_ENABLE;
199 break;
200 case DRM_MODE_SCALE_ASPECT:
201 /* Scale but preserve the aspect ratio */
202 if (INTEL_INFO(dev)->gen >= 4) {
203 u32 scaled_width = adjusted_mode->hdisplay *
204 mode->vdisplay;
205 u32 scaled_height = mode->hdisplay *
206 adjusted_mode->vdisplay;
207
208 /* 965+ is easy, it does everything in hw */
209 if (scaled_width > scaled_height)
210 pfit_control |= PFIT_ENABLE |
211 PFIT_SCALING_PILLAR;
212 else if (scaled_width < scaled_height)
213 pfit_control |= PFIT_ENABLE |
214 PFIT_SCALING_LETTER;
215 else if (adjusted_mode->hdisplay != mode->hdisplay)
216 pfit_control |= PFIT_ENABLE | PFIT_SCALING_AUTO;
217 } else {
218 u32 scaled_width = adjusted_mode->hdisplay *
219 mode->vdisplay;
220 u32 scaled_height = mode->hdisplay *
221 adjusted_mode->vdisplay;
222 /*
223 * For earlier chips we have to calculate the scaling
224 * ratio by hand and program it into the
225 * PFIT_PGM_RATIO register
226 */
227 if (scaled_width > scaled_height) { /* pillar */
228 centre_horizontally(adjusted_mode,
229 scaled_height /
230 mode->vdisplay);
231
232 border = LVDS_BORDER_ENABLE;
233 if (mode->vdisplay != adjusted_mode->vdisplay) {
234 u32 bits = panel_fitter_scaling(mode->vdisplay, adjusted_mode->vdisplay);
235 pfit_pgm_ratios |= (bits << PFIT_HORIZ_SCALE_SHIFT |
236 bits << PFIT_VERT_SCALE_SHIFT);
237 pfit_control |= (PFIT_ENABLE |
238 VERT_INTERP_BILINEAR |
239 HORIZ_INTERP_BILINEAR);
240 }
241 } else if (scaled_width < scaled_height) { /* letter */
242 centre_vertically(adjusted_mode,
243 scaled_width /
244 mode->hdisplay);
245
246 border = LVDS_BORDER_ENABLE;
247 if (mode->hdisplay != adjusted_mode->hdisplay) {
248 u32 bits = panel_fitter_scaling(mode->hdisplay, adjusted_mode->hdisplay);
249 pfit_pgm_ratios |= (bits << PFIT_HORIZ_SCALE_SHIFT |
250 bits << PFIT_VERT_SCALE_SHIFT);
251 pfit_control |= (PFIT_ENABLE |
252 VERT_INTERP_BILINEAR |
253 HORIZ_INTERP_BILINEAR);
254 }
255 } else {
256 /* Aspects match, Let hw scale both directions */
257 pfit_control |= (PFIT_ENABLE |
258 VERT_AUTO_SCALE | HORIZ_AUTO_SCALE |
259 VERT_INTERP_BILINEAR |
260 HORIZ_INTERP_BILINEAR);
261 }
262 }
263 break;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700264 case DRM_MODE_SCALE_FULLSCREEN:
265 /*
266 * Full scaling, even if it changes the aspect ratio.
267 * Fortunately this is all done for us in hw.
268 */
269 if (mode->vdisplay != adjusted_mode->vdisplay ||
270 mode->hdisplay != adjusted_mode->hdisplay) {
271 pfit_control |= PFIT_ENABLE;
272 if (INTEL_INFO(dev)->gen >= 4)
273 pfit_control |= PFIT_SCALING_AUTO;
274 else
275 pfit_control |= (VERT_AUTO_SCALE |
276 VERT_INTERP_BILINEAR |
277 HORIZ_AUTO_SCALE |
278 HORIZ_INTERP_BILINEAR);
279 }
280 break;
Jesse Barnesab3e67f2013-04-25 12:55:03 -0700281 default:
282 WARN(1, "bad panel fit mode: %d\n", fitting_mode);
283 return;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700284 }
285
286 /* 965+ wants fuzzy fitting */
287 /* FIXME: handle multiple panels by failing gracefully */
288 if (INTEL_INFO(dev)->gen >= 4)
289 pfit_control |= ((intel_crtc->pipe << PFIT_PIPE_SHIFT) |
290 PFIT_FILTER_FUZZY);
291
292out:
293 if ((pfit_control & PFIT_ENABLE) == 0) {
294 pfit_control = 0;
295 pfit_pgm_ratios = 0;
296 }
297
298 /* Make sure pre-965 set dither correctly for 18bpp panels. */
299 if (INTEL_INFO(dev)->gen < 4 && pipe_config->pipe_bpp == 18)
300 pfit_control |= PANEL_8TO6_DITHER_ENABLE;
301
Daniel Vetter2deefda2013-04-25 22:52:17 +0200302 pipe_config->gmch_pfit.control = pfit_control;
303 pipe_config->gmch_pfit.pgm_ratios = pfit_pgm_ratios;
Daniel Vetter68fc8742013-04-25 22:52:16 +0200304 pipe_config->gmch_pfit.lvds_border_bits = border;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700305}
306
Takashi Iwaiba3820a2011-03-10 14:02:12 +0100307static int is_backlight_combination_mode(struct drm_device *dev)
308{
309 struct drm_i915_private *dev_priv = dev->dev_private;
310
311 if (INTEL_INFO(dev)->gen >= 4)
312 return I915_READ(BLC_PWM_CTL2) & BLM_COMBINATION_MODE;
313
314 if (IS_GEN2(dev))
315 return I915_READ(BLC_PWM_CTL) & BLM_LEGACY_MODE;
316
317 return 0;
318}
319
Jani Nikulad6540632013-04-12 15:18:36 +0300320/* XXX: query mode clock or hardware clock and program max PWM appropriately
321 * when it's 0.
322 */
Jani Nikulabfd75902012-12-04 16:36:28 +0200323static u32 i915_read_blc_pwm_ctl(struct drm_device *dev)
Chris Wilson0b0b0532010-11-23 09:45:50 +0000324{
Jani Nikulabfd75902012-12-04 16:36:28 +0200325 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson0b0b0532010-11-23 09:45:50 +0000326 u32 val;
327
Ville Syrjälädf0a6792013-05-22 11:36:40 +0300328 WARN_ON_SMP(!spin_is_locked(&dev_priv->backlight.lock));
Jani Nikula8ba2d182013-04-12 15:18:37 +0300329
Chris Wilson0b0b0532010-11-23 09:45:50 +0000330 /* Restore the CTL value if it lost, e.g. GPU reset */
331
332 if (HAS_PCH_SPLIT(dev_priv->dev)) {
333 val = I915_READ(BLC_PWM_PCH_CTL2);
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100334 if (dev_priv->regfile.saveBLC_PWM_CTL2 == 0) {
335 dev_priv->regfile.saveBLC_PWM_CTL2 = val;
Chris Wilson0b0b0532010-11-23 09:45:50 +0000336 } else if (val == 0) {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100337 val = dev_priv->regfile.saveBLC_PWM_CTL2;
Jani Nikulabfd75902012-12-04 16:36:28 +0200338 I915_WRITE(BLC_PWM_PCH_CTL2, val);
Chris Wilson0b0b0532010-11-23 09:45:50 +0000339 }
340 } else {
341 val = I915_READ(BLC_PWM_CTL);
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100342 if (dev_priv->regfile.saveBLC_PWM_CTL == 0) {
343 dev_priv->regfile.saveBLC_PWM_CTL = val;
Jani Nikulabfd75902012-12-04 16:36:28 +0200344 if (INTEL_INFO(dev)->gen >= 4)
345 dev_priv->regfile.saveBLC_PWM_CTL2 =
346 I915_READ(BLC_PWM_CTL2);
Chris Wilson0b0b0532010-11-23 09:45:50 +0000347 } else if (val == 0) {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100348 val = dev_priv->regfile.saveBLC_PWM_CTL;
Jani Nikulabfd75902012-12-04 16:36:28 +0200349 I915_WRITE(BLC_PWM_CTL, val);
350 if (INTEL_INFO(dev)->gen >= 4)
351 I915_WRITE(BLC_PWM_CTL2,
352 dev_priv->regfile.saveBLC_PWM_CTL2);
Chris Wilson0b0b0532010-11-23 09:45:50 +0000353 }
354 }
355
356 return val;
357}
358
Jani Nikulad6540632013-04-12 15:18:36 +0300359static u32 intel_panel_get_max_backlight(struct drm_device *dev)
Chris Wilsona9573552010-08-22 13:18:16 +0100360{
Chris Wilsona9573552010-08-22 13:18:16 +0100361 u32 max;
362
Jani Nikulabfd75902012-12-04 16:36:28 +0200363 max = i915_read_blc_pwm_ctl(dev);
Chris Wilson0b0b0532010-11-23 09:45:50 +0000364
Chris Wilsona9573552010-08-22 13:18:16 +0100365 if (HAS_PCH_SPLIT(dev)) {
Chris Wilson0b0b0532010-11-23 09:45:50 +0000366 max >>= 16;
Chris Wilsona9573552010-08-22 13:18:16 +0100367 } else {
Keith Packardca884792011-11-18 11:09:24 -0800368 if (INTEL_INFO(dev)->gen < 4)
Chris Wilsona9573552010-08-22 13:18:16 +0100369 max >>= 17;
Keith Packardca884792011-11-18 11:09:24 -0800370 else
Chris Wilsona9573552010-08-22 13:18:16 +0100371 max >>= 16;
Takashi Iwaiba3820a2011-03-10 14:02:12 +0100372
373 if (is_backlight_combination_mode(dev))
374 max *= 0xff;
Chris Wilsona9573552010-08-22 13:18:16 +0100375 }
376
Chris Wilsona9573552010-08-22 13:18:16 +0100377 DRM_DEBUG_DRIVER("max backlight PWM = %d\n", max);
Jani Nikulad6540632013-04-12 15:18:36 +0300378
Chris Wilsona9573552010-08-22 13:18:16 +0100379 return max;
380}
381
Carsten Emde4dca20e2012-03-15 15:56:26 +0100382static int i915_panel_invert_brightness;
383MODULE_PARM_DESC(invert_brightness, "Invert backlight brightness "
384 "(-1 force normal, 0 machine defaults, 1 force inversion), please "
Carsten Emde7bd90902012-03-15 15:56:25 +0100385 "report PCI device ID, subsystem vendor and subsystem device ID "
386 "to dri-devel@lists.freedesktop.org, if your machine needs it. "
387 "It will then be included in an upcoming module version.");
Carsten Emde4dca20e2012-03-15 15:56:26 +0100388module_param_named(invert_brightness, i915_panel_invert_brightness, int, 0600);
Carsten Emde7bd90902012-03-15 15:56:25 +0100389static u32 intel_panel_compute_brightness(struct drm_device *dev, u32 val)
390{
Carsten Emde4dca20e2012-03-15 15:56:26 +0100391 struct drm_i915_private *dev_priv = dev->dev_private;
392
393 if (i915_panel_invert_brightness < 0)
394 return val;
395
396 if (i915_panel_invert_brightness > 0 ||
Jani Nikulad6540632013-04-12 15:18:36 +0300397 dev_priv->quirks & QUIRK_INVERT_BRIGHTNESS) {
398 u32 max = intel_panel_get_max_backlight(dev);
399 if (max)
400 return max - val;
401 }
Carsten Emde7bd90902012-03-15 15:56:25 +0100402
403 return val;
404}
405
Stéphane Marchesinfaea35d2012-07-30 13:51:38 -0700406static u32 intel_panel_get_backlight(struct drm_device *dev)
Chris Wilsona9573552010-08-22 13:18:16 +0100407{
408 struct drm_i915_private *dev_priv = dev->dev_private;
409 u32 val;
Jani Nikula8ba2d182013-04-12 15:18:37 +0300410 unsigned long flags;
411
412 spin_lock_irqsave(&dev_priv->backlight.lock, flags);
Chris Wilsona9573552010-08-22 13:18:16 +0100413
414 if (HAS_PCH_SPLIT(dev)) {
415 val = I915_READ(BLC_PWM_CPU_CTL) & BACKLIGHT_DUTY_CYCLE_MASK;
416 } else {
417 val = I915_READ(BLC_PWM_CTL) & BACKLIGHT_DUTY_CYCLE_MASK;
Keith Packardca884792011-11-18 11:09:24 -0800418 if (INTEL_INFO(dev)->gen < 4)
Chris Wilsona9573552010-08-22 13:18:16 +0100419 val >>= 1;
Takashi Iwaiba3820a2011-03-10 14:02:12 +0100420
Akshay Joshi0206e352011-08-16 15:34:10 -0400421 if (is_backlight_combination_mode(dev)) {
Takashi Iwaiba3820a2011-03-10 14:02:12 +0100422 u8 lbpc;
423
Takashi Iwaiba3820a2011-03-10 14:02:12 +0100424 pci_read_config_byte(dev->pdev, PCI_LBPC, &lbpc);
425 val *= lbpc;
426 }
Chris Wilsona9573552010-08-22 13:18:16 +0100427 }
428
Carsten Emde7bd90902012-03-15 15:56:25 +0100429 val = intel_panel_compute_brightness(dev, val);
Jani Nikula8ba2d182013-04-12 15:18:37 +0300430
431 spin_unlock_irqrestore(&dev_priv->backlight.lock, flags);
432
Chris Wilsona9573552010-08-22 13:18:16 +0100433 DRM_DEBUG_DRIVER("get backlight PWM = %d\n", val);
434 return val;
435}
436
437static void intel_pch_panel_set_backlight(struct drm_device *dev, u32 level)
438{
439 struct drm_i915_private *dev_priv = dev->dev_private;
440 u32 val = I915_READ(BLC_PWM_CPU_CTL) & ~BACKLIGHT_DUTY_CYCLE_MASK;
441 I915_WRITE(BLC_PWM_CPU_CTL, val | level);
442}
443
Takashi Iwaif52c6192011-10-14 11:45:40 +0200444static void intel_panel_actually_set_backlight(struct drm_device *dev, u32 level)
Chris Wilsona9573552010-08-22 13:18:16 +0100445{
446 struct drm_i915_private *dev_priv = dev->dev_private;
447 u32 tmp;
448
449 DRM_DEBUG_DRIVER("set backlight PWM = %d\n", level);
Carsten Emde7bd90902012-03-15 15:56:25 +0100450 level = intel_panel_compute_brightness(dev, level);
Chris Wilsona9573552010-08-22 13:18:16 +0100451
452 if (HAS_PCH_SPLIT(dev))
453 return intel_pch_panel_set_backlight(dev, level);
Takashi Iwaiba3820a2011-03-10 14:02:12 +0100454
Akshay Joshi0206e352011-08-16 15:34:10 -0400455 if (is_backlight_combination_mode(dev)) {
Takashi Iwaiba3820a2011-03-10 14:02:12 +0100456 u32 max = intel_panel_get_max_backlight(dev);
457 u8 lbpc;
458
Jani Nikulad6540632013-04-12 15:18:36 +0300459 /* we're screwed, but keep behaviour backwards compatible */
460 if (!max)
461 max = 1;
462
Takashi Iwaiba3820a2011-03-10 14:02:12 +0100463 lbpc = level * 0xfe / max + 1;
464 level /= lbpc;
465 pci_write_config_byte(dev->pdev, PCI_LBPC, lbpc);
466 }
467
Chris Wilsona9573552010-08-22 13:18:16 +0100468 tmp = I915_READ(BLC_PWM_CTL);
Daniel Vettera7269152012-11-20 14:50:08 +0100469 if (INTEL_INFO(dev)->gen < 4)
Chris Wilsona9573552010-08-22 13:18:16 +0100470 level <<= 1;
Keith Packardca884792011-11-18 11:09:24 -0800471 tmp &= ~BACKLIGHT_DUTY_CYCLE_MASK;
Chris Wilsona9573552010-08-22 13:18:16 +0100472 I915_WRITE(BLC_PWM_CTL, tmp | level);
473}
Chris Wilson47356eb2011-01-11 17:06:04 +0000474
Jani Nikulad6540632013-04-12 15:18:36 +0300475/* set backlight brightness to level in range [0..max] */
476void intel_panel_set_backlight(struct drm_device *dev, u32 level, u32 max)
Takashi Iwaif52c6192011-10-14 11:45:40 +0200477{
478 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulad6540632013-04-12 15:18:36 +0300479 u32 freq;
Jani Nikula8ba2d182013-04-12 15:18:37 +0300480 unsigned long flags;
481
482 spin_lock_irqsave(&dev_priv->backlight.lock, flags);
Jani Nikulad6540632013-04-12 15:18:36 +0300483
484 freq = intel_panel_get_max_backlight(dev);
485 if (!freq) {
486 /* we are screwed, bail out */
Jani Nikula8ba2d182013-04-12 15:18:37 +0300487 goto out;
Jani Nikulad6540632013-04-12 15:18:36 +0300488 }
489
Aaron Lu22505b82013-08-02 09:16:03 +0800490 /* scale to hardware, but be careful to not overflow */
491 if (freq < max)
492 level = level * freq / max;
493 else
494 level = freq / max * level;
Takashi Iwaif52c6192011-10-14 11:45:40 +0200495
Jani Nikula31ad8ec2013-04-02 15:48:09 +0300496 dev_priv->backlight.level = level;
497 if (dev_priv->backlight.device)
498 dev_priv->backlight.device->props.brightness = level;
Jani Nikulab6b3ba52013-03-12 11:44:15 +0200499
Jani Nikula31ad8ec2013-04-02 15:48:09 +0300500 if (dev_priv->backlight.enabled)
Takashi Iwaif52c6192011-10-14 11:45:40 +0200501 intel_panel_actually_set_backlight(dev, level);
Jani Nikula8ba2d182013-04-12 15:18:37 +0300502out:
503 spin_unlock_irqrestore(&dev_priv->backlight.lock, flags);
Takashi Iwaif52c6192011-10-14 11:45:40 +0200504}
505
Chris Wilson47356eb2011-01-11 17:06:04 +0000506void intel_panel_disable_backlight(struct drm_device *dev)
507{
508 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula8ba2d182013-04-12 15:18:37 +0300509 unsigned long flags;
510
Jani Nikula3f577572013-07-25 14:31:30 +0300511 /*
512 * Do not disable backlight on the vgaswitcheroo path. When switching
513 * away from i915, the other client may depend on i915 to handle the
514 * backlight. This will leave the backlight on unnecessarily when
515 * another client is not activated.
516 */
517 if (dev->switch_power_state == DRM_SWITCH_POWER_CHANGING) {
518 DRM_DEBUG_DRIVER("Skipping backlight disable on vga switch\n");
519 return;
520 }
521
Jani Nikula8ba2d182013-04-12 15:18:37 +0300522 spin_lock_irqsave(&dev_priv->backlight.lock, flags);
Chris Wilson47356eb2011-01-11 17:06:04 +0000523
Jani Nikula31ad8ec2013-04-02 15:48:09 +0300524 dev_priv->backlight.enabled = false;
Takashi Iwaif52c6192011-10-14 11:45:40 +0200525 intel_panel_actually_set_backlight(dev, 0);
Daniel Vetter24ded202012-06-05 12:14:54 +0200526
527 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanonia4f32fc2012-07-14 11:57:12 -0300528 uint32_t reg, tmp;
Daniel Vetter24ded202012-06-05 12:14:54 +0200529
530 reg = HAS_PCH_SPLIT(dev) ? BLC_PWM_CPU_CTL2 : BLC_PWM_CTL2;
531
532 I915_WRITE(reg, I915_READ(reg) & ~BLM_PWM_ENABLE);
Paulo Zanonia4f32fc2012-07-14 11:57:12 -0300533
534 if (HAS_PCH_SPLIT(dev)) {
535 tmp = I915_READ(BLC_PWM_PCH_CTL1);
536 tmp &= ~BLM_PCH_PWM_ENABLE;
537 I915_WRITE(BLC_PWM_PCH_CTL1, tmp);
538 }
Daniel Vetter24ded202012-06-05 12:14:54 +0200539 }
Jani Nikula8ba2d182013-04-12 15:18:37 +0300540
541 spin_unlock_irqrestore(&dev_priv->backlight.lock, flags);
Chris Wilson47356eb2011-01-11 17:06:04 +0000542}
543
Daniel Vetter24ded202012-06-05 12:14:54 +0200544void intel_panel_enable_backlight(struct drm_device *dev,
545 enum pipe pipe)
Chris Wilson47356eb2011-01-11 17:06:04 +0000546{
547 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula35ffda42013-04-25 16:49:25 +0300548 enum transcoder cpu_transcoder =
549 intel_pipe_to_cpu_transcoder(dev_priv, pipe);
Jani Nikula8ba2d182013-04-12 15:18:37 +0300550 unsigned long flags;
551
552 spin_lock_irqsave(&dev_priv->backlight.lock, flags);
Chris Wilson47356eb2011-01-11 17:06:04 +0000553
Jani Nikula31ad8ec2013-04-02 15:48:09 +0300554 if (dev_priv->backlight.level == 0) {
555 dev_priv->backlight.level = intel_panel_get_max_backlight(dev);
556 if (dev_priv->backlight.device)
557 dev_priv->backlight.device->props.brightness =
558 dev_priv->backlight.level;
Jani Nikulab6b3ba52013-03-12 11:44:15 +0200559 }
Chris Wilson47356eb2011-01-11 17:06:04 +0000560
Daniel Vetter24ded202012-06-05 12:14:54 +0200561 if (INTEL_INFO(dev)->gen >= 4) {
562 uint32_t reg, tmp;
563
564 reg = HAS_PCH_SPLIT(dev) ? BLC_PWM_CPU_CTL2 : BLC_PWM_CTL2;
565
566
567 tmp = I915_READ(reg);
568
569 /* Note that this can also get called through dpms changes. And
570 * we don't track the backlight dpms state, hence check whether
571 * we have to do anything first. */
572 if (tmp & BLM_PWM_ENABLE)
Takashi Iwai770c1232012-08-11 08:56:42 +0200573 goto set_level;
Daniel Vetter24ded202012-06-05 12:14:54 +0200574
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700575 if (INTEL_INFO(dev)->num_pipes == 3)
Daniel Vetter24ded202012-06-05 12:14:54 +0200576 tmp &= ~BLM_PIPE_SELECT_IVB;
577 else
578 tmp &= ~BLM_PIPE_SELECT;
579
Jani Nikula35ffda42013-04-25 16:49:25 +0300580 if (cpu_transcoder == TRANSCODER_EDP)
581 tmp |= BLM_TRANSCODER_EDP;
582 else
583 tmp |= BLM_PIPE(cpu_transcoder);
Daniel Vetter24ded202012-06-05 12:14:54 +0200584 tmp &= ~BLM_PWM_ENABLE;
585
586 I915_WRITE(reg, tmp);
587 POSTING_READ(reg);
588 I915_WRITE(reg, tmp | BLM_PWM_ENABLE);
Paulo Zanonia4f32fc2012-07-14 11:57:12 -0300589
Kamal Mostafae85843b2013-07-19 15:02:01 -0700590 if (HAS_PCH_SPLIT(dev) &&
591 !(dev_priv->quirks & QUIRK_NO_PCH_PWM_ENABLE)) {
Paulo Zanonia4f32fc2012-07-14 11:57:12 -0300592 tmp = I915_READ(BLC_PWM_PCH_CTL1);
593 tmp |= BLM_PCH_PWM_ENABLE;
594 tmp &= ~BLM_PCH_OVERRIDE_ENABLE;
595 I915_WRITE(BLC_PWM_PCH_CTL1, tmp);
596 }
Daniel Vetter24ded202012-06-05 12:14:54 +0200597 }
Takashi Iwai770c1232012-08-11 08:56:42 +0200598
599set_level:
Daniel Vetterb1289372013-03-22 15:44:46 +0100600 /* Call below after setting BLC_PWM_CPU_CTL2 and BLC_PWM_PCH_CTL1.
601 * BLC_PWM_CPU_CTL may be cleared to zero automatically when these
602 * registers are set.
Takashi Iwai770c1232012-08-11 08:56:42 +0200603 */
Daniel Vetterecb135a2013-04-03 11:25:32 +0200604 dev_priv->backlight.enabled = true;
605 intel_panel_actually_set_backlight(dev, dev_priv->backlight.level);
Jani Nikula8ba2d182013-04-12 15:18:37 +0300606
607 spin_unlock_irqrestore(&dev_priv->backlight.lock, flags);
Chris Wilson47356eb2011-01-11 17:06:04 +0000608}
609
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200610static void intel_panel_init_backlight(struct drm_device *dev)
Chris Wilson47356eb2011-01-11 17:06:04 +0000611{
612 struct drm_i915_private *dev_priv = dev->dev_private;
613
Jani Nikula31ad8ec2013-04-02 15:48:09 +0300614 dev_priv->backlight.level = intel_panel_get_backlight(dev);
615 dev_priv->backlight.enabled = dev_priv->backlight.level != 0;
Chris Wilson47356eb2011-01-11 17:06:04 +0000616}
Chris Wilsonfe16d942011-02-12 10:29:38 +0000617
618enum drm_connector_status
619intel_panel_detect(struct drm_device *dev)
620{
621 struct drm_i915_private *dev_priv = dev->dev_private;
622
623 /* Assume that the BIOS does not lie through the OpRegion... */
Daniel Vettera7269152012-11-20 14:50:08 +0100624 if (!i915_panel_ignore_lid && dev_priv->opregion.lid_state) {
Chris Wilsonfe16d942011-02-12 10:29:38 +0000625 return ioread32(dev_priv->opregion.lid_state) & 0x1 ?
626 connector_status_connected :
627 connector_status_disconnected;
Daniel Vettera7269152012-11-20 14:50:08 +0100628 }
Chris Wilsonfe16d942011-02-12 10:29:38 +0000629
Daniel Vettera7269152012-11-20 14:50:08 +0100630 switch (i915_panel_ignore_lid) {
631 case -2:
632 return connector_status_connected;
633 case -1:
634 return connector_status_disconnected;
635 default:
636 return connector_status_unknown;
637 }
Chris Wilsonfe16d942011-02-12 10:29:38 +0000638}
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200639
640#ifdef CONFIG_BACKLIGHT_CLASS_DEVICE
641static int intel_panel_update_status(struct backlight_device *bd)
642{
643 struct drm_device *dev = bl_get_data(bd);
Jani Nikulad6540632013-04-12 15:18:36 +0300644 intel_panel_set_backlight(dev, bd->props.brightness,
645 bd->props.max_brightness);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200646 return 0;
647}
648
649static int intel_panel_get_brightness(struct backlight_device *bd)
650{
651 struct drm_device *dev = bl_get_data(bd);
Jani Nikula7c233962013-03-12 11:44:16 +0200652 return intel_panel_get_backlight(dev);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200653}
654
655static const struct backlight_ops intel_panel_bl_ops = {
656 .update_status = intel_panel_update_status,
657 .get_brightness = intel_panel_get_brightness,
658};
659
Jani Nikula0657b6b2012-10-19 14:51:46 +0300660int intel_panel_setup_backlight(struct drm_connector *connector)
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200661{
Jani Nikula0657b6b2012-10-19 14:51:46 +0300662 struct drm_device *dev = connector->dev;
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200663 struct drm_i915_private *dev_priv = dev->dev_private;
664 struct backlight_properties props;
Jani Nikula8ba2d182013-04-12 15:18:37 +0300665 unsigned long flags;
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200666
667 intel_panel_init_backlight(dev);
668
Jani Nikuladc652f92013-04-12 15:18:38 +0300669 if (WARN_ON(dev_priv->backlight.device))
670 return -ENODEV;
671
Corentin Charyaf437cf2012-05-22 10:29:46 +0100672 memset(&props, 0, sizeof(props));
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200673 props.type = BACKLIGHT_RAW;
Jani Nikula31ad8ec2013-04-02 15:48:09 +0300674 props.brightness = dev_priv->backlight.level;
Jani Nikula8ba2d182013-04-12 15:18:37 +0300675
676 spin_lock_irqsave(&dev_priv->backlight.lock, flags);
Jani Nikulad6540632013-04-12 15:18:36 +0300677 props.max_brightness = intel_panel_get_max_backlight(dev);
Jani Nikula8ba2d182013-04-12 15:18:37 +0300678 spin_unlock_irqrestore(&dev_priv->backlight.lock, flags);
679
Jani Nikula28dcc2d2012-09-03 16:25:12 +0300680 if (props.max_brightness == 0) {
Jani Nikulae86b6182012-10-25 10:57:38 +0300681 DRM_DEBUG_DRIVER("Failed to get maximum backlight value\n");
Jani Nikula28dcc2d2012-09-03 16:25:12 +0300682 return -ENODEV;
683 }
Jani Nikula31ad8ec2013-04-02 15:48:09 +0300684 dev_priv->backlight.device =
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200685 backlight_device_register("intel_backlight",
686 &connector->kdev, dev,
687 &intel_panel_bl_ops, &props);
688
Jani Nikula31ad8ec2013-04-02 15:48:09 +0300689 if (IS_ERR(dev_priv->backlight.device)) {
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200690 DRM_ERROR("Failed to register backlight: %ld\n",
Jani Nikula31ad8ec2013-04-02 15:48:09 +0300691 PTR_ERR(dev_priv->backlight.device));
692 dev_priv->backlight.device = NULL;
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200693 return -ENODEV;
694 }
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200695 return 0;
696}
697
698void intel_panel_destroy_backlight(struct drm_device *dev)
699{
700 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikuladc652f92013-04-12 15:18:38 +0300701 if (dev_priv->backlight.device) {
Jani Nikula31ad8ec2013-04-02 15:48:09 +0300702 backlight_device_unregister(dev_priv->backlight.device);
Jani Nikuladc652f92013-04-12 15:18:38 +0300703 dev_priv->backlight.device = NULL;
704 }
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200705}
706#else
Jani Nikula0657b6b2012-10-19 14:51:46 +0300707int intel_panel_setup_backlight(struct drm_connector *connector)
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200708{
Jani Nikula0657b6b2012-10-19 14:51:46 +0300709 intel_panel_init_backlight(connector->dev);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200710 return 0;
711}
712
713void intel_panel_destroy_backlight(struct drm_device *dev)
714{
715 return;
716}
717#endif
Jani Nikula1d508702012-10-19 14:51:49 +0300718
Jani Nikuladd06f902012-10-19 14:51:50 +0300719int intel_panel_init(struct intel_panel *panel,
720 struct drm_display_mode *fixed_mode)
Jani Nikula1d508702012-10-19 14:51:49 +0300721{
Jani Nikuladd06f902012-10-19 14:51:50 +0300722 panel->fixed_mode = fixed_mode;
723
Jani Nikula1d508702012-10-19 14:51:49 +0300724 return 0;
725}
726
727void intel_panel_fini(struct intel_panel *panel)
728{
Jani Nikuladd06f902012-10-19 14:51:50 +0300729 struct intel_connector *intel_connector =
730 container_of(panel, struct intel_connector, panel);
731
732 if (panel->fixed_mode)
733 drm_mode_destroy(intel_connector->base.dev, panel->fixed_mode);
Jani Nikula1d508702012-10-19 14:51:49 +0300734}