blob: ae3cbaeffd9c5e265911e97426e597d55c197e5c [file] [log] [blame]
Changhwan Youn30d8bea2011-03-11 10:39:57 +09001/* linux/arch/arm/mach-exynos4/mct.c
2 *
3 * Copyright (c) 2011 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com
5 *
6 * EXYNOS4 MCT(Multi-Core Timer) support
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11*/
12
13#include <linux/sched.h>
14#include <linux/interrupt.h>
15#include <linux/irq.h>
16#include <linux/err.h>
17#include <linux/clk.h>
18#include <linux/clockchips.h>
Stephen Boydee98d272013-02-15 16:40:51 -080019#include <linux/cpu.h>
Changhwan Youn30d8bea2011-03-11 10:39:57 +090020#include <linux/platform_device.h>
21#include <linux/delay.h>
22#include <linux/percpu.h>
Kukjin Kim2edb36c2012-11-15 15:48:56 +090023#include <linux/of.h>
Thomas Abraham36ba5d52013-03-09 16:01:52 +090024#include <linux/of_irq.h>
25#include <linux/of_address.h>
Thomas Abraham9fbf0c82013-03-09 16:10:03 +090026#include <linux/clocksource.h>
Vincent Guittot93bfb762014-05-02 22:27:01 +090027#include <linux/sched_clock.h>
Changhwan Youn30d8bea2011-03-11 10:39:57 +090028
Thomas Abrahama1ba7a72013-03-09 16:01:47 +090029#define EXYNOS4_MCTREG(x) (x)
30#define EXYNOS4_MCT_G_CNT_L EXYNOS4_MCTREG(0x100)
31#define EXYNOS4_MCT_G_CNT_U EXYNOS4_MCTREG(0x104)
32#define EXYNOS4_MCT_G_CNT_WSTAT EXYNOS4_MCTREG(0x110)
33#define EXYNOS4_MCT_G_COMP0_L EXYNOS4_MCTREG(0x200)
34#define EXYNOS4_MCT_G_COMP0_U EXYNOS4_MCTREG(0x204)
35#define EXYNOS4_MCT_G_COMP0_ADD_INCR EXYNOS4_MCTREG(0x208)
36#define EXYNOS4_MCT_G_TCON EXYNOS4_MCTREG(0x240)
37#define EXYNOS4_MCT_G_INT_CSTAT EXYNOS4_MCTREG(0x244)
38#define EXYNOS4_MCT_G_INT_ENB EXYNOS4_MCTREG(0x248)
39#define EXYNOS4_MCT_G_WSTAT EXYNOS4_MCTREG(0x24C)
40#define _EXYNOS4_MCT_L_BASE EXYNOS4_MCTREG(0x300)
41#define EXYNOS4_MCT_L_BASE(x) (_EXYNOS4_MCT_L_BASE + (0x100 * x))
42#define EXYNOS4_MCT_L_MASK (0xffffff00)
43
44#define MCT_L_TCNTB_OFFSET (0x00)
45#define MCT_L_ICNTB_OFFSET (0x08)
46#define MCT_L_TCON_OFFSET (0x20)
47#define MCT_L_INT_CSTAT_OFFSET (0x30)
48#define MCT_L_INT_ENB_OFFSET (0x34)
49#define MCT_L_WSTAT_OFFSET (0x40)
50#define MCT_G_TCON_START (1 << 8)
51#define MCT_G_TCON_COMP0_AUTO_INC (1 << 1)
52#define MCT_G_TCON_COMP0_ENABLE (1 << 0)
53#define MCT_L_TCON_INTERVAL_MODE (1 << 2)
54#define MCT_L_TCON_INT_START (1 << 1)
55#define MCT_L_TCON_TIMER_START (1 << 0)
56
Changhwan Youn4d2e4d72012-03-09 15:09:21 -080057#define TICK_BASE_CNT 1
58
Changhwan Youn3a062282011-10-04 17:02:58 +090059enum {
60 MCT_INT_SPI,
61 MCT_INT_PPI
62};
63
Thomas Abrahamc371dc62013-03-09 16:01:50 +090064enum {
65 MCT_G0_IRQ,
66 MCT_G1_IRQ,
67 MCT_G2_IRQ,
68 MCT_G3_IRQ,
69 MCT_L0_IRQ,
70 MCT_L1_IRQ,
71 MCT_L2_IRQ,
72 MCT_L3_IRQ,
Chander Kashyap6c16ded2013-12-02 07:48:23 +090073 MCT_L4_IRQ,
74 MCT_L5_IRQ,
75 MCT_L6_IRQ,
76 MCT_L7_IRQ,
Thomas Abrahamc371dc62013-03-09 16:01:50 +090077 MCT_NR_IRQS,
78};
79
Thomas Abrahama1ba7a72013-03-09 16:01:47 +090080static void __iomem *reg_base;
Changhwan Youn30d8bea2011-03-11 10:39:57 +090081static unsigned long clk_rate;
Changhwan Youn3a062282011-10-04 17:02:58 +090082static unsigned int mct_int_type;
Thomas Abrahamc371dc62013-03-09 16:01:50 +090083static int mct_irqs[MCT_NR_IRQS];
Changhwan Youn30d8bea2011-03-11 10:39:57 +090084
85struct mct_clock_event_device {
Stephen Boydee98d272013-02-15 16:40:51 -080086 struct clock_event_device evt;
Thomas Abrahama1ba7a72013-03-09 16:01:47 +090087 unsigned long base;
Changhwan Younc8987472011-10-04 17:09:26 +090088 char name[10];
Changhwan Youn30d8bea2011-03-11 10:39:57 +090089};
90
Thomas Abrahama1ba7a72013-03-09 16:01:47 +090091static void exynos4_mct_write(unsigned int value, unsigned long offset)
Changhwan Youn30d8bea2011-03-11 10:39:57 +090092{
Thomas Abrahama1ba7a72013-03-09 16:01:47 +090093 unsigned long stat_addr;
Changhwan Youn30d8bea2011-03-11 10:39:57 +090094 u32 mask;
95 u32 i;
96
Doug Andersonfdb06f62014-07-05 06:43:20 +090097 writel_relaxed(value, reg_base + offset);
Changhwan Youn30d8bea2011-03-11 10:39:57 +090098
Thomas Abrahama1ba7a72013-03-09 16:01:47 +090099 if (likely(offset >= EXYNOS4_MCT_L_BASE(0))) {
Tobias Jakobi8c38d282014-10-22 03:37:08 +0200100 stat_addr = (offset & EXYNOS4_MCT_L_MASK) + MCT_L_WSTAT_OFFSET;
101 switch (offset & ~EXYNOS4_MCT_L_MASK) {
Thomas Abrahama1ba7a72013-03-09 16:01:47 +0900102 case MCT_L_TCON_OFFSET:
Changhwan Younc8987472011-10-04 17:09:26 +0900103 mask = 1 << 3; /* L_TCON write status */
104 break;
Thomas Abrahama1ba7a72013-03-09 16:01:47 +0900105 case MCT_L_ICNTB_OFFSET:
Changhwan Younc8987472011-10-04 17:09:26 +0900106 mask = 1 << 1; /* L_ICNTB write status */
107 break;
Thomas Abrahama1ba7a72013-03-09 16:01:47 +0900108 case MCT_L_TCNTB_OFFSET:
Changhwan Younc8987472011-10-04 17:09:26 +0900109 mask = 1 << 0; /* L_TCNTB write status */
110 break;
111 default:
112 return;
113 }
114 } else {
Thomas Abrahama1ba7a72013-03-09 16:01:47 +0900115 switch (offset) {
116 case EXYNOS4_MCT_G_TCON:
Changhwan Younc8987472011-10-04 17:09:26 +0900117 stat_addr = EXYNOS4_MCT_G_WSTAT;
118 mask = 1 << 16; /* G_TCON write status */
119 break;
Thomas Abrahama1ba7a72013-03-09 16:01:47 +0900120 case EXYNOS4_MCT_G_COMP0_L:
Changhwan Younc8987472011-10-04 17:09:26 +0900121 stat_addr = EXYNOS4_MCT_G_WSTAT;
122 mask = 1 << 0; /* G_COMP0_L write status */
123 break;
Thomas Abrahama1ba7a72013-03-09 16:01:47 +0900124 case EXYNOS4_MCT_G_COMP0_U:
Changhwan Younc8987472011-10-04 17:09:26 +0900125 stat_addr = EXYNOS4_MCT_G_WSTAT;
126 mask = 1 << 1; /* G_COMP0_U write status */
127 break;
Thomas Abrahama1ba7a72013-03-09 16:01:47 +0900128 case EXYNOS4_MCT_G_COMP0_ADD_INCR:
Changhwan Younc8987472011-10-04 17:09:26 +0900129 stat_addr = EXYNOS4_MCT_G_WSTAT;
130 mask = 1 << 2; /* G_COMP0_ADD_INCR w status */
131 break;
Thomas Abrahama1ba7a72013-03-09 16:01:47 +0900132 case EXYNOS4_MCT_G_CNT_L:
Changhwan Younc8987472011-10-04 17:09:26 +0900133 stat_addr = EXYNOS4_MCT_G_CNT_WSTAT;
134 mask = 1 << 0; /* G_CNT_L write status */
135 break;
Thomas Abrahama1ba7a72013-03-09 16:01:47 +0900136 case EXYNOS4_MCT_G_CNT_U:
Changhwan Younc8987472011-10-04 17:09:26 +0900137 stat_addr = EXYNOS4_MCT_G_CNT_WSTAT;
138 mask = 1 << 1; /* G_CNT_U write status */
139 break;
140 default:
141 return;
142 }
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900143 }
144
145 /* Wait maximum 1 ms until written values are applied */
146 for (i = 0; i < loops_per_jiffy / 1000 * HZ; i++)
Doug Andersonfdb06f62014-07-05 06:43:20 +0900147 if (readl_relaxed(reg_base + stat_addr) & mask) {
148 writel_relaxed(mask, reg_base + stat_addr);
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900149 return;
150 }
151
Thomas Abrahama1ba7a72013-03-09 16:01:47 +0900152 panic("MCT hangs after writing %d (offset:0x%lx)\n", value, offset);
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900153}
154
155/* Clocksource handling */
Chirantan Ekbote1d804152014-06-12 00:18:48 +0900156static void exynos4_mct_frc_start(void)
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900157{
158 u32 reg;
159
Doug Andersonfdb06f62014-07-05 06:43:20 +0900160 reg = readl_relaxed(reg_base + EXYNOS4_MCT_G_TCON);
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900161 reg |= MCT_G_TCON_START;
162 exynos4_mct_write(reg, EXYNOS4_MCT_G_TCON);
163}
164
Doug Anderson3252a642014-07-05 06:43:26 +0900165/**
166 * exynos4_read_count_64 - Read all 64-bits of the global counter
167 *
168 * This will read all 64-bits of the global counter taking care to make sure
169 * that the upper and lower half match. Note that reading the MCT can be quite
170 * slow (hundreds of nanoseconds) so you should use the 32-bit (lower half
171 * only) version when possible.
172 *
173 * Returns the number of cycles in the global counter.
174 */
175static u64 exynos4_read_count_64(void)
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900176{
177 unsigned int lo, hi;
Doug Andersonfdb06f62014-07-05 06:43:20 +0900178 u32 hi2 = readl_relaxed(reg_base + EXYNOS4_MCT_G_CNT_U);
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900179
180 do {
181 hi = hi2;
Doug Andersonfdb06f62014-07-05 06:43:20 +0900182 lo = readl_relaxed(reg_base + EXYNOS4_MCT_G_CNT_L);
183 hi2 = readl_relaxed(reg_base + EXYNOS4_MCT_G_CNT_U);
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900184 } while (hi != hi2);
185
186 return ((cycle_t)hi << 32) | lo;
187}
188
Doug Anderson3252a642014-07-05 06:43:26 +0900189/**
190 * exynos4_read_count_32 - Read the lower 32-bits of the global counter
191 *
192 * This will read just the lower 32-bits of the global counter. This is marked
193 * as notrace so it can be used by the scheduler clock.
194 *
195 * Returns the number of cycles in the global counter (lower 32 bits).
196 */
197static u32 notrace exynos4_read_count_32(void)
198{
199 return readl_relaxed(reg_base + EXYNOS4_MCT_G_CNT_L);
200}
201
Doug Anderson89e6a132014-07-05 06:38:55 +0900202static cycle_t exynos4_frc_read(struct clocksource *cs)
203{
Doug Anderson3252a642014-07-05 06:43:26 +0900204 return exynos4_read_count_32();
Doug Anderson89e6a132014-07-05 06:38:55 +0900205}
206
Changhwan Younaa421c12011-09-02 14:10:52 +0900207static void exynos4_frc_resume(struct clocksource *cs)
208{
Chirantan Ekbote1d804152014-06-12 00:18:48 +0900209 exynos4_mct_frc_start();
Changhwan Younaa421c12011-09-02 14:10:52 +0900210}
211
Krzysztof Kozlowski6c10bf62015-04-30 13:42:52 +0900212static struct clocksource mct_frc = {
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900213 .name = "mct-frc",
Marek Szyprowskidf5b0582019-05-30 12:50:43 +0200214 .rating = 450, /* use value higher than ARM arch timer */
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900215 .read = exynos4_frc_read,
Doug Anderson3252a642014-07-05 06:43:26 +0900216 .mask = CLOCKSOURCE_MASK(32),
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900217 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
Changhwan Younaa421c12011-09-02 14:10:52 +0900218 .resume = exynos4_frc_resume,
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900219};
220
Vincent Guittot93bfb762014-05-02 22:27:01 +0900221static u64 notrace exynos4_read_sched_clock(void)
222{
Doug Anderson3252a642014-07-05 06:43:26 +0900223 return exynos4_read_count_32();
Vincent Guittot93bfb762014-05-02 22:27:01 +0900224}
225
Chanwoo Choif1a4c1f2016-08-24 22:49:05 +0900226#if defined(CONFIG_ARM)
Amit Daniel Kachhap8bf13a42014-07-05 06:40:23 +0900227static struct delay_timer exynos4_delay_timer;
228
229static cycles_t exynos4_read_current_timer(void)
230{
Doug Anderson3252a642014-07-05 06:43:26 +0900231 BUILD_BUG_ON_MSG(sizeof(cycles_t) != sizeof(u32),
232 "cycles_t needs to move to 32-bit for ARM64 usage");
233 return exynos4_read_count_32();
Amit Daniel Kachhap8bf13a42014-07-05 06:40:23 +0900234}
Chanwoo Choif1a4c1f2016-08-24 22:49:05 +0900235#endif
Amit Daniel Kachhap8bf13a42014-07-05 06:40:23 +0900236
Daniel Lezcano5e558eb2016-05-31 19:26:55 +0200237static int __init exynos4_clocksource_init(void)
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900238{
Chirantan Ekbote1d804152014-06-12 00:18:48 +0900239 exynos4_mct_frc_start();
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900240
Chanwoo Choif1a4c1f2016-08-24 22:49:05 +0900241#if defined(CONFIG_ARM)
Amit Daniel Kachhap8bf13a42014-07-05 06:40:23 +0900242 exynos4_delay_timer.read_current_timer = &exynos4_read_current_timer;
243 exynos4_delay_timer.freq = clk_rate;
244 register_current_timer_delay(&exynos4_delay_timer);
Chanwoo Choif1a4c1f2016-08-24 22:49:05 +0900245#endif
Amit Daniel Kachhap8bf13a42014-07-05 06:40:23 +0900246
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900247 if (clocksource_register_hz(&mct_frc, clk_rate))
248 panic("%s: can't register clocksource\n", mct_frc.name);
Vincent Guittot93bfb762014-05-02 22:27:01 +0900249
Doug Anderson3252a642014-07-05 06:43:26 +0900250 sched_clock_register(exynos4_read_sched_clock, 32, clk_rate);
Daniel Lezcano5e558eb2016-05-31 19:26:55 +0200251
252 return 0;
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900253}
254
255static void exynos4_mct_comp0_stop(void)
256{
257 unsigned int tcon;
258
Doug Andersonfdb06f62014-07-05 06:43:20 +0900259 tcon = readl_relaxed(reg_base + EXYNOS4_MCT_G_TCON);
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900260 tcon &= ~(MCT_G_TCON_COMP0_ENABLE | MCT_G_TCON_COMP0_AUTO_INC);
261
262 exynos4_mct_write(tcon, EXYNOS4_MCT_G_TCON);
263 exynos4_mct_write(0, EXYNOS4_MCT_G_INT_ENB);
264}
265
Viresh Kumar79e436d2015-06-18 16:24:20 +0530266static void exynos4_mct_comp0_start(bool periodic, unsigned long cycles)
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900267{
268 unsigned int tcon;
269 cycle_t comp_cycle;
270
Doug Andersonfdb06f62014-07-05 06:43:20 +0900271 tcon = readl_relaxed(reg_base + EXYNOS4_MCT_G_TCON);
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900272
Viresh Kumar79e436d2015-06-18 16:24:20 +0530273 if (periodic) {
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900274 tcon |= MCT_G_TCON_COMP0_AUTO_INC;
275 exynos4_mct_write(cycles, EXYNOS4_MCT_G_COMP0_ADD_INCR);
276 }
277
Doug Anderson3252a642014-07-05 06:43:26 +0900278 comp_cycle = exynos4_read_count_64() + cycles;
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900279 exynos4_mct_write((u32)comp_cycle, EXYNOS4_MCT_G_COMP0_L);
280 exynos4_mct_write((u32)(comp_cycle >> 32), EXYNOS4_MCT_G_COMP0_U);
281
282 exynos4_mct_write(0x1, EXYNOS4_MCT_G_INT_ENB);
283
284 tcon |= MCT_G_TCON_COMP0_ENABLE;
285 exynos4_mct_write(tcon , EXYNOS4_MCT_G_TCON);
286}
287
288static int exynos4_comp_set_next_event(unsigned long cycles,
289 struct clock_event_device *evt)
290{
Viresh Kumar79e436d2015-06-18 16:24:20 +0530291 exynos4_mct_comp0_start(false, cycles);
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900292
293 return 0;
294}
295
Viresh Kumar79e436d2015-06-18 16:24:20 +0530296static int mct_set_state_shutdown(struct clock_event_device *evt)
297{
298 exynos4_mct_comp0_stop();
299 return 0;
300}
301
302static int mct_set_state_periodic(struct clock_event_device *evt)
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900303{
Changhwan Youn4d2e4d72012-03-09 15:09:21 -0800304 unsigned long cycles_per_jiffy;
Viresh Kumar79e436d2015-06-18 16:24:20 +0530305
306 cycles_per_jiffy = (((unsigned long long)NSEC_PER_SEC / HZ * evt->mult)
307 >> evt->shift);
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900308 exynos4_mct_comp0_stop();
Viresh Kumar79e436d2015-06-18 16:24:20 +0530309 exynos4_mct_comp0_start(true, cycles_per_jiffy);
310 return 0;
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900311}
312
313static struct clock_event_device mct_comp_device = {
Viresh Kumar79e436d2015-06-18 16:24:20 +0530314 .name = "mct-comp",
315 .features = CLOCK_EVT_FEAT_PERIODIC |
316 CLOCK_EVT_FEAT_ONESHOT,
317 .rating = 250,
318 .set_next_event = exynos4_comp_set_next_event,
319 .set_state_periodic = mct_set_state_periodic,
320 .set_state_shutdown = mct_set_state_shutdown,
321 .set_state_oneshot = mct_set_state_shutdown,
Viresh Kumar07f101d2015-12-23 16:59:14 +0530322 .set_state_oneshot_stopped = mct_set_state_shutdown,
Viresh Kumar79e436d2015-06-18 16:24:20 +0530323 .tick_resume = mct_set_state_shutdown,
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900324};
325
326static irqreturn_t exynos4_mct_comp_isr(int irq, void *dev_id)
327{
328 struct clock_event_device *evt = dev_id;
329
330 exynos4_mct_write(0x1, EXYNOS4_MCT_G_INT_CSTAT);
331
332 evt->event_handler(evt);
333
334 return IRQ_HANDLED;
335}
336
337static struct irqaction mct_comp_event_irq = {
338 .name = "mct_comp_irq",
339 .flags = IRQF_TIMER | IRQF_IRQPOLL,
340 .handler = exynos4_mct_comp_isr,
341 .dev_id = &mct_comp_device,
342};
343
Daniel Lezcano5e558eb2016-05-31 19:26:55 +0200344static int exynos4_clockevent_init(void)
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900345{
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900346 mct_comp_device.cpumask = cpumask_of(0);
Shawn Guo838a2ae2013-01-12 11:50:05 +0000347 clockevents_config_and_register(&mct_comp_device, clk_rate,
348 0xf, 0xffffffff);
Thomas Abrahamc371dc62013-03-09 16:01:50 +0900349 setup_irq(mct_irqs[MCT_G0_IRQ], &mct_comp_event_irq);
Daniel Lezcano5e558eb2016-05-31 19:26:55 +0200350
351 return 0;
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900352}
353
Kukjin Kim991a6c72011-12-08 10:04:49 +0900354static DEFINE_PER_CPU(struct mct_clock_event_device, percpu_mct_tick);
355
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900356/* Clock event handling */
357static void exynos4_mct_tick_stop(struct mct_clock_event_device *mevt)
358{
359 unsigned long tmp;
360 unsigned long mask = MCT_L_TCON_INT_START | MCT_L_TCON_TIMER_START;
Thomas Abrahama1ba7a72013-03-09 16:01:47 +0900361 unsigned long offset = mevt->base + MCT_L_TCON_OFFSET;
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900362
Doug Andersonfdb06f62014-07-05 06:43:20 +0900363 tmp = readl_relaxed(reg_base + offset);
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900364 if (tmp & mask) {
365 tmp &= ~mask;
Thomas Abrahama1ba7a72013-03-09 16:01:47 +0900366 exynos4_mct_write(tmp, offset);
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900367 }
368}
369
370static void exynos4_mct_tick_start(unsigned long cycles,
371 struct mct_clock_event_device *mevt)
372{
373 unsigned long tmp;
374
375 exynos4_mct_tick_stop(mevt);
376
377 tmp = (1 << 31) | cycles; /* MCT_L_UPDATE_ICNTB */
378
379 /* update interrupt count buffer */
380 exynos4_mct_write(tmp, mevt->base + MCT_L_ICNTB_OFFSET);
381
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300382 /* enable MCT tick interrupt */
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900383 exynos4_mct_write(0x1, mevt->base + MCT_L_INT_ENB_OFFSET);
384
Doug Andersonfdb06f62014-07-05 06:43:20 +0900385 tmp = readl_relaxed(reg_base + mevt->base + MCT_L_TCON_OFFSET);
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900386 tmp |= MCT_L_TCON_INT_START | MCT_L_TCON_TIMER_START |
387 MCT_L_TCON_INTERVAL_MODE;
388 exynos4_mct_write(tmp, mevt->base + MCT_L_TCON_OFFSET);
389}
390
Stuart Menefyc83aa582019-02-10 22:51:13 +0000391static void exynos4_mct_tick_clear(struct mct_clock_event_device *mevt)
392{
393 /* Clear the MCT tick interrupt */
394 if (readl_relaxed(reg_base + mevt->base + MCT_L_INT_CSTAT_OFFSET) & 1)
395 exynos4_mct_write(0x1, mevt->base + MCT_L_INT_CSTAT_OFFSET);
396}
397
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900398static int exynos4_tick_set_next_event(unsigned long cycles,
399 struct clock_event_device *evt)
400{
Alexey Klimov31f79872015-09-04 02:49:58 +0300401 struct mct_clock_event_device *mevt;
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900402
Alexey Klimov31f79872015-09-04 02:49:58 +0300403 mevt = container_of(evt, struct mct_clock_event_device, evt);
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900404 exynos4_mct_tick_start(cycles, mevt);
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900405 return 0;
406}
407
Viresh Kumar79e436d2015-06-18 16:24:20 +0530408static int set_state_shutdown(struct clock_event_device *evt)
409{
Alexey Klimov31f79872015-09-04 02:49:58 +0300410 struct mct_clock_event_device *mevt;
411
412 mevt = container_of(evt, struct mct_clock_event_device, evt);
413 exynos4_mct_tick_stop(mevt);
Stuart Menefyc7a897a2019-02-10 22:51:14 +0000414 exynos4_mct_tick_clear(mevt);
Viresh Kumar79e436d2015-06-18 16:24:20 +0530415 return 0;
416}
417
418static int set_state_periodic(struct clock_event_device *evt)
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900419{
Alexey Klimov31f79872015-09-04 02:49:58 +0300420 struct mct_clock_event_device *mevt;
Changhwan Youn4d2e4d72012-03-09 15:09:21 -0800421 unsigned long cycles_per_jiffy;
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900422
Alexey Klimov31f79872015-09-04 02:49:58 +0300423 mevt = container_of(evt, struct mct_clock_event_device, evt);
Viresh Kumar79e436d2015-06-18 16:24:20 +0530424 cycles_per_jiffy = (((unsigned long long)NSEC_PER_SEC / HZ * evt->mult)
425 >> evt->shift);
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900426 exynos4_mct_tick_stop(mevt);
Viresh Kumar79e436d2015-06-18 16:24:20 +0530427 exynos4_mct_tick_start(cycles_per_jiffy, mevt);
428 return 0;
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900429}
430
Stuart Menefyc83aa582019-02-10 22:51:13 +0000431static irqreturn_t exynos4_mct_tick_isr(int irq, void *dev_id)
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900432{
Stuart Menefyc83aa582019-02-10 22:51:13 +0000433 struct mct_clock_event_device *mevt = dev_id;
434 struct clock_event_device *evt = &mevt->evt;
435
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900436 /*
437 * This is for supporting oneshot mode.
438 * Mct would generate interrupt periodically
439 * without explicit stopping.
440 */
Viresh Kumar79e436d2015-06-18 16:24:20 +0530441 if (!clockevent_state_periodic(&mevt->evt))
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900442 exynos4_mct_tick_stop(mevt);
443
Changhwan Youn3a062282011-10-04 17:02:58 +0900444 exynos4_mct_tick_clear(mevt);
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900445
446 evt->event_handler(evt);
447
448 return IRQ_HANDLED;
449}
450
Richard Cochrand11b3a62016-07-13 17:17:05 +0000451static int exynos4_mct_starting_cpu(unsigned int cpu)
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900452{
Richard Cochrand11b3a62016-07-13 17:17:05 +0000453 struct mct_clock_event_device *mevt =
454 per_cpu_ptr(&percpu_mct_tick, cpu);
Alexey Klimov479a9322015-06-21 23:41:39 +0300455 struct clock_event_device *evt = &mevt->evt;
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900456
Marc Zyngiere700e412011-11-03 11:13:12 +0900457 mevt->base = EXYNOS4_MCT_L_BASE(cpu);
Dan Carpenter09e15172014-03-01 16:57:14 +0300458 snprintf(mevt->name, sizeof(mevt->name), "mct_tick%d", cpu);
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900459
Marc Zyngiere700e412011-11-03 11:13:12 +0900460 evt->name = mevt->name;
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900461 evt->cpumask = cpumask_of(cpu);
462 evt->set_next_event = exynos4_tick_set_next_event;
Viresh Kumar79e436d2015-06-18 16:24:20 +0530463 evt->set_state_periodic = set_state_periodic;
464 evt->set_state_shutdown = set_state_shutdown;
465 evt->set_state_oneshot = set_state_shutdown;
Viresh Kumar07f101d2015-12-23 16:59:14 +0530466 evt->set_state_oneshot_stopped = set_state_shutdown;
Viresh Kumar79e436d2015-06-18 16:24:20 +0530467 evt->tick_resume = set_state_shutdown;
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900468 evt->features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT;
Marek Szyprowskidf5b0582019-05-30 12:50:43 +0200469 evt->rating = 500; /* use value higher than ARM arch timer */
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900470
Changhwan Youn4d2e4d72012-03-09 15:09:21 -0800471 exynos4_mct_write(TICK_BASE_CNT, mevt->base + MCT_L_TCNTB_OFFSET);
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900472
Changhwan Youn3a062282011-10-04 17:02:58 +0900473 if (mct_int_type == MCT_INT_SPI) {
Damian Eppel56a94f12015-06-26 15:23:04 +0200474
475 if (evt->irq == -1)
Chander Kashyap7114cd72013-06-19 00:29:35 +0900476 return -EIO;
Damian Eppel56a94f12015-06-26 15:23:04 +0200477
478 irq_force_affinity(evt->irq, cpumask_of(cpu));
479 enable_irq(evt->irq);
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900480 } else {
Thomas Abrahamc371dc62013-03-09 16:01:50 +0900481 enable_percpu_irq(mct_irqs[MCT_L0_IRQ], 0);
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900482 }
Krzysztof Kozlowski8db6e512014-04-16 14:36:45 +0000483 clockevents_config_and_register(evt, clk_rate / (TICK_BASE_CNT + 1),
484 0xf, 0x7fffffff);
Kukjin Kim4d487d72011-08-24 16:07:39 +0900485
486 return 0;
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900487}
488
Richard Cochrand11b3a62016-07-13 17:17:05 +0000489static int exynos4_mct_dying_cpu(unsigned int cpu)
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900490{
Richard Cochrand11b3a62016-07-13 17:17:05 +0000491 struct mct_clock_event_device *mevt =
492 per_cpu_ptr(&percpu_mct_tick, cpu);
Alexey Klimov479a9322015-06-21 23:41:39 +0300493 struct clock_event_device *evt = &mevt->evt;
494
Viresh Kumar79e436d2015-06-18 16:24:20 +0530495 evt->set_state_shutdown(evt);
Damian Eppel56a94f12015-06-26 15:23:04 +0200496 if (mct_int_type == MCT_INT_SPI) {
497 if (evt->irq != -1)
498 disable_irq_nosync(evt->irq);
Joonyoung Shimc49b31b2017-01-17 13:54:36 +0900499 exynos4_mct_write(0x1, mevt->base + MCT_L_INT_CSTAT_OFFSET);
Damian Eppel56a94f12015-06-26 15:23:04 +0200500 } else {
Thomas Abrahamc371dc62013-03-09 16:01:50 +0900501 disable_percpu_irq(mct_irqs[MCT_L0_IRQ]);
Damian Eppel56a94f12015-06-26 15:23:04 +0200502 }
Richard Cochrand11b3a62016-07-13 17:17:05 +0000503 return 0;
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900504}
Marc Zyngiera8cb6042012-01-10 19:44:19 +0000505
Daniel Lezcano5e558eb2016-05-31 19:26:55 +0200506static int __init exynos4_timer_resources(struct device_node *np, void __iomem *base)
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900507{
Damian Eppel56a94f12015-06-26 15:23:04 +0200508 int err, cpu;
Thomas Abrahamca9048e2013-03-09 17:10:37 +0900509 struct clk *mct_clk, *tick_clk;
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900510
Thomas Abraham415ac2e2013-03-09 17:10:31 +0900511 tick_clk = np ? of_clk_get_by_name(np, "fin_pll") :
512 clk_get(NULL, "fin_pll");
513 if (IS_ERR(tick_clk))
514 panic("%s: unable to determine tick clock rate\n", __func__);
515 clk_rate = clk_get_rate(tick_clk);
Marc Zyngiere700e412011-11-03 11:13:12 +0900516
Thomas Abrahamca9048e2013-03-09 17:10:37 +0900517 mct_clk = np ? of_clk_get_by_name(np, "mct") : clk_get(NULL, "mct");
518 if (IS_ERR(mct_clk))
519 panic("%s: unable to retrieve mct clock instance\n", __func__);
520 clk_prepare_enable(mct_clk);
Marc Zyngiere700e412011-11-03 11:13:12 +0900521
Arnd Bergmann228e3022013-04-09 22:07:37 +0200522 reg_base = base;
Thomas Abraham36ba5d52013-03-09 16:01:52 +0900523 if (!reg_base)
524 panic("%s: unable to ioremap mct address space\n", __func__);
Thomas Abrahama1ba7a72013-03-09 16:01:47 +0900525
Marc Zyngiere700e412011-11-03 11:13:12 +0900526 if (mct_int_type == MCT_INT_PPI) {
Marc Zyngiere700e412011-11-03 11:13:12 +0900527
Thomas Abrahamc371dc62013-03-09 16:01:50 +0900528 err = request_percpu_irq(mct_irqs[MCT_L0_IRQ],
Marc Zyngiere700e412011-11-03 11:13:12 +0900529 exynos4_mct_tick_isr, "MCT",
530 &percpu_mct_tick);
531 WARN(err, "MCT: can't request IRQ %d (%d)\n",
Thomas Abrahamc371dc62013-03-09 16:01:50 +0900532 mct_irqs[MCT_L0_IRQ], err);
Tomasz Figa5df718d2013-09-25 12:00:59 +0200533 } else {
Damian Eppel56a94f12015-06-26 15:23:04 +0200534 for_each_possible_cpu(cpu) {
535 int mct_irq = mct_irqs[MCT_L0_IRQ + cpu];
536 struct mct_clock_event_device *pcpu_mevt =
537 per_cpu_ptr(&percpu_mct_tick, cpu);
538
539 pcpu_mevt->evt.irq = -1;
540
541 irq_set_status_flags(mct_irq, IRQ_NOAUTOEN);
542 if (request_irq(mct_irq,
543 exynos4_mct_tick_isr,
544 IRQF_TIMER | IRQF_NOBALANCING,
545 pcpu_mevt->name, pcpu_mevt)) {
546 pr_err("exynos-mct: cannot register IRQ (cpu%d)\n",
547 cpu);
548
549 continue;
550 }
551 pcpu_mevt->evt.irq = mct_irq;
552 }
Marc Zyngiere700e412011-11-03 11:13:12 +0900553 }
Marc Zyngiera8cb6042012-01-10 19:44:19 +0000554
Richard Cochrand11b3a62016-07-13 17:17:05 +0000555 /* Install hotplug callbacks which configure the timer on this CPU */
556 err = cpuhp_setup_state(CPUHP_AP_EXYNOS4_MCT_TIMER_STARTING,
557 "AP_EXYNOS4_MCT_TIMER_STARTING",
558 exynos4_mct_starting_cpu,
559 exynos4_mct_dying_cpu);
Stephen Boydee98d272013-02-15 16:40:51 -0800560 if (err)
561 goto out_irq;
562
Daniel Lezcano5e558eb2016-05-31 19:26:55 +0200563 return 0;
Stephen Boydee98d272013-02-15 16:40:51 -0800564
565out_irq:
Marek Szyprowskidd2741512018-10-18 11:57:04 +0200566 if (mct_int_type == MCT_INT_PPI) {
567 free_percpu_irq(mct_irqs[MCT_L0_IRQ], &percpu_mct_tick);
568 } else {
569 for_each_possible_cpu(cpu) {
570 struct mct_clock_event_device *pcpu_mevt =
571 per_cpu_ptr(&percpu_mct_tick, cpu);
572
573 if (pcpu_mevt->evt.irq != -1) {
574 free_irq(pcpu_mevt->evt.irq, pcpu_mevt);
575 pcpu_mevt->evt.irq = -1;
576 }
577 }
578 }
Daniel Lezcano5e558eb2016-05-31 19:26:55 +0200579 return err;
Changhwan Youn30d8bea2011-03-11 10:39:57 +0900580}
581
Daniel Lezcano5e558eb2016-05-31 19:26:55 +0200582static int __init mct_init_dt(struct device_node *np, unsigned int int_type)
Arnd Bergmann228e3022013-04-09 22:07:37 +0200583{
584 u32 nr_irqs, i;
Daniel Lezcano5e558eb2016-05-31 19:26:55 +0200585 int ret;
Arnd Bergmann228e3022013-04-09 22:07:37 +0200586
587 mct_int_type = int_type;
588
589 /* This driver uses only one global timer interrupt */
590 mct_irqs[MCT_G0_IRQ] = irq_of_parse_and_map(np, MCT_G0_IRQ);
591
592 /*
593 * Find out the number of local irqs specified. The local
594 * timer irqs are specified after the four global timer
595 * irqs are specified.
596 */
Arnd Bergmannf4636d02013-04-19 22:00:04 +0200597#ifdef CONFIG_OF
Arnd Bergmann228e3022013-04-09 22:07:37 +0200598 nr_irqs = of_irq_count(np);
Arnd Bergmannf4636d02013-04-19 22:00:04 +0200599#else
600 nr_irqs = 0;
601#endif
Arnd Bergmann228e3022013-04-09 22:07:37 +0200602 for (i = MCT_L0_IRQ; i < nr_irqs; i++)
603 mct_irqs[i] = irq_of_parse_and_map(np, i);
604
Daniel Lezcano5e558eb2016-05-31 19:26:55 +0200605 ret = exynos4_timer_resources(np, of_iomap(np, 0));
606 if (ret)
607 return ret;
608
609 ret = exynos4_clocksource_init();
610 if (ret)
611 return ret;
612
613 return exynos4_clockevent_init();
Arnd Bergmann228e3022013-04-09 22:07:37 +0200614}
615
616
Daniel Lezcano5e558eb2016-05-31 19:26:55 +0200617static int __init mct_init_spi(struct device_node *np)
Arnd Bergmann228e3022013-04-09 22:07:37 +0200618{
619 return mct_init_dt(np, MCT_INT_SPI);
620}
621
Daniel Lezcano5e558eb2016-05-31 19:26:55 +0200622static int __init mct_init_ppi(struct device_node *np)
Arnd Bergmann228e3022013-04-09 22:07:37 +0200623{
624 return mct_init_dt(np, MCT_INT_PPI);
625}
Daniel Lezcano177cf6e2016-06-07 00:27:44 +0200626CLOCKSOURCE_OF_DECLARE(exynos4210, "samsung,exynos4210-mct", mct_init_spi);
627CLOCKSOURCE_OF_DECLARE(exynos4412, "samsung,exynos4412-mct", mct_init_ppi);