blob: 26f1691f67abcd738eaa60858b2cc9eb6d5024b8 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 Copyright (c) 1998 - 2002 Frodo Looijaard <frodol@dds.nl>,
3 Philip Edelbrock <phil@netroedge.com>, and Mark D. Studebaker
4 <mdsxyz123@yahoo.com>
Jean Delvareb3b8df92014-11-12 10:20:40 +01005 Copyright (C) 2007 - 2014 Jean Delvare <jdelvare@suse.de>
David Woodhouse0cd96eb2010-10-31 21:06:59 +01006 Copyright (C) 2010 Intel Corporation,
7 David Woodhouse <dwmw2@infradead.org>
Linus Torvalds1da177e2005-04-16 15:20:36 -07008
9 This program is free software; you can redistribute it and/or modify
10 it under the terms of the GNU General Public License as published by
11 the Free Software Foundation; either version 2 of the License, or
12 (at your option) any later version.
13
14 This program is distributed in the hope that it will be useful,
15 but WITHOUT ANY WARRANTY; without even the implied warranty of
16 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 GNU General Public License for more details.
Linus Torvalds1da177e2005-04-16 15:20:36 -070018*/
19
20/*
Jean Delvarece316112014-07-17 15:03:24 +020021 * Supports the following Intel I/O Controller Hubs (ICH):
22 *
23 * I/O Block I2C
24 * region SMBus Block proc. block
25 * Chip name PCI ID size PEC buffer call read
26 * ---------------------------------------------------------------------------
27 * 82801AA (ICH) 0x2413 16 no no no no
28 * 82801AB (ICH0) 0x2423 16 no no no no
29 * 82801BA (ICH2) 0x2443 16 no no no no
30 * 82801CA (ICH3) 0x2483 32 soft no no no
31 * 82801DB (ICH4) 0x24c3 32 hard yes no no
32 * 82801E (ICH5) 0x24d3 32 hard yes yes yes
33 * 6300ESB 0x25a4 32 hard yes yes yes
34 * 82801F (ICH6) 0x266a 32 hard yes yes yes
35 * 6310ESB/6320ESB 0x269b 32 hard yes yes yes
36 * 82801G (ICH7) 0x27da 32 hard yes yes yes
37 * 82801H (ICH8) 0x283e 32 hard yes yes yes
38 * 82801I (ICH9) 0x2930 32 hard yes yes yes
39 * EP80579 (Tolapai) 0x5032 32 hard yes yes yes
40 * ICH10 0x3a30 32 hard yes yes yes
41 * ICH10 0x3a60 32 hard yes yes yes
42 * 5/3400 Series (PCH) 0x3b30 32 hard yes yes yes
43 * 6 Series (PCH) 0x1c22 32 hard yes yes yes
44 * Patsburg (PCH) 0x1d22 32 hard yes yes yes
45 * Patsburg (PCH) IDF 0x1d70 32 hard yes yes yes
46 * Patsburg (PCH) IDF 0x1d71 32 hard yes yes yes
47 * Patsburg (PCH) IDF 0x1d72 32 hard yes yes yes
48 * DH89xxCC (PCH) 0x2330 32 hard yes yes yes
49 * Panther Point (PCH) 0x1e22 32 hard yes yes yes
50 * Lynx Point (PCH) 0x8c22 32 hard yes yes yes
51 * Lynx Point-LP (PCH) 0x9c22 32 hard yes yes yes
52 * Avoton (SOC) 0x1f3c 32 hard yes yes yes
53 * Wellsburg (PCH) 0x8d22 32 hard yes yes yes
54 * Wellsburg (PCH) MS 0x8d7d 32 hard yes yes yes
55 * Wellsburg (PCH) MS 0x8d7e 32 hard yes yes yes
56 * Wellsburg (PCH) MS 0x8d7f 32 hard yes yes yes
57 * Coleto Creek (PCH) 0x23b0 32 hard yes yes yes
Jean Delvareb299de82014-07-17 15:04:41 +020058 * Wildcat Point (PCH) 0x8ca2 32 hard yes yes yes
Jean Delvarece316112014-07-17 15:03:24 +020059 * Wildcat Point-LP (PCH) 0x9ca2 32 hard yes yes yes
60 * BayTrail (SOC) 0x0f12 32 hard yes yes yes
james.d.ralston@intel.com3e27a842014-10-13 15:20:24 -070061 * Sunrise Point-H (PCH) 0xa123 32 hard yes yes yes
Devin Ryles3eee17992014-11-05 16:30:03 -050062 * Sunrise Point-LP (PCH) 0x9d23 32 hard yes yes yes
Mika Westerberg84d7f2e2015-10-13 15:41:39 +030063 * DNV (SOC) 0x19df 32 hard yes yes yes
Jarkko Nikuladd77f422015-10-22 17:16:58 +030064 * Broxton (SOC) 0x5ad4 32 hard yes yes yes
Alexandra Yatescdc5a312015-11-05 11:40:25 -080065 * Lewisburg (PCH) 0xa1a3 32 hard yes yes yes
66 * Lewisburg Supersku (PCH) 0xa223 32 hard yes yes yes
Andy Shevchenko31158762016-09-23 11:56:01 +030067 * Kaby Lake PCH-H (PCH) 0xa2a3 32 hard yes yes yes
Jean Delvarece316112014-07-17 15:03:24 +020068 *
69 * Features supported by this driver:
70 * Software PEC no
71 * Hardware PEC yes
72 * Block buffer yes
73 * Block process call transaction no
74 * I2C block read transaction yes (doesn't use the block buffer)
75 * Slave mode no
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +020076 * SMBus Host Notify yes
Jean Delvarece316112014-07-17 15:03:24 +020077 * Interrupt processing yes
78 *
79 * See the file Documentation/i2c/busses/i2c-i801 for details.
80 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070081
Daniel Kurtz636752b2012-07-24 14:13:58 +020082#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070083#include <linux/module.h>
84#include <linux/pci.h>
85#include <linux/kernel.h>
86#include <linux/stddef.h>
87#include <linux/delay.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070088#include <linux/ioport.h>
89#include <linux/init.h>
90#include <linux/i2c.h>
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +020091#include <linux/i2c-smbus.h>
Jean Delvare54fb4a052008-07-14 22:38:33 +020092#include <linux/acpi.h>
Jean Delvare1561bfe2009-01-07 14:29:17 +010093#include <linux/io.h>
Hans de Goedefa5bfab2009-03-30 21:46:44 +020094#include <linux/dmi.h>
Ben Hutchings665a96b2011-01-10 22:11:22 +010095#include <linux/slab.h>
Daniel Kurtz636752b2012-07-24 14:13:58 +020096#include <linux/wait.h>
Jean Delvare3ad7ea12012-10-05 22:23:53 +020097#include <linux/err.h>
Mika Westerberg94246932015-08-06 13:46:25 +010098#include <linux/platform_device.h>
99#include <linux/platform_data/itco_wdt.h>
Jarkko Nikulaa7401ca2016-03-10 14:12:22 +0200100#include <linux/pm_runtime.h>
Jean Delvare3ad7ea12012-10-05 22:23:53 +0200101
Javier Martinez Canillas175c7082016-07-21 12:11:01 -0400102#if IS_ENABLED(CONFIG_I2C_MUX_GPIO) && defined CONFIG_DMI
Jean Delvare3ad7ea12012-10-05 22:23:53 +0200103#include <linux/gpio.h>
104#include <linux/i2c-mux-gpio.h>
Jean Delvare3ad7ea12012-10-05 22:23:53 +0200105#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107/* I801 SMBus address offsets */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100108#define SMBHSTSTS(p) (0 + (p)->smba)
109#define SMBHSTCNT(p) (2 + (p)->smba)
110#define SMBHSTCMD(p) (3 + (p)->smba)
111#define SMBHSTADD(p) (4 + (p)->smba)
112#define SMBHSTDAT0(p) (5 + (p)->smba)
113#define SMBHSTDAT1(p) (6 + (p)->smba)
114#define SMBBLKDAT(p) (7 + (p)->smba)
115#define SMBPEC(p) (8 + (p)->smba) /* ICH3 and later */
116#define SMBAUXSTS(p) (12 + (p)->smba) /* ICH4 and later */
117#define SMBAUXCTL(p) (13 + (p)->smba) /* ICH4 and later */
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200118#define SMBSLVSTS(p) (16 + (p)->smba) /* ICH3 and later */
119#define SMBSLVCMD(p) (17 + (p)->smba) /* ICH3 and later */
120#define SMBNTFDADD(p) (20 + (p)->smba) /* ICH3 and later */
121#define SMBNTFDDAT(p) (22 + (p)->smba) /* ICH3 and later */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122
123/* PCI Address Constants */
Jean Delvare6dcc19d2006-06-12 21:53:02 +0200124#define SMBBAR 4
Jean Delvareaeb8a3d2014-11-12 10:25:37 +0100125#define SMBPCICTL 0x004
Daniel Kurtz636752b2012-07-24 14:13:58 +0200126#define SMBPCISTS 0x006
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127#define SMBHSTCFG 0x040
Mika Westerberg94246932015-08-06 13:46:25 +0100128#define TCOBASE 0x050
129#define TCOCTL 0x054
130
131#define ACPIBASE 0x040
132#define ACPIBASE_SMI_OFF 0x030
133#define ACPICTRL 0x044
134#define ACPICTRL_EN 0x080
135
136#define SBREG_BAR 0x10
137#define SBREG_SMBCTRL 0xc6000c
Felipe Balbi0894c652018-09-03 11:24:57 +0300138#define SBREG_SMBCTRL_DNV 0xcf000c
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139
Daniel Kurtz636752b2012-07-24 14:13:58 +0200140/* Host status bits for SMBPCISTS */
141#define SMBPCISTS_INTS 0x08
142
Jean Delvareaeb8a3d2014-11-12 10:25:37 +0100143/* Control bits for SMBPCICTL */
144#define SMBPCICTL_INTDIS 0x0400
145
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146/* Host configuration bits for SMBHSTCFG */
147#define SMBHSTCFG_HST_EN 1
148#define SMBHSTCFG_SMB_SMI_EN 2
149#define SMBHSTCFG_I2C_EN 4
Jean Delvareba9ad2a2016-10-11 13:13:27 +0200150#define SMBHSTCFG_SPD_WD 0x10
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151
Mika Westerberg94246932015-08-06 13:46:25 +0100152/* TCO configuration bits for TCOCTL */
153#define TCOCTL_EN 0x0100
154
Ellen Wang97d34ec2016-07-01 22:42:15 +0200155/* Auxiliary status register bits, ICH4+ only */
156#define SMBAUXSTS_CRCE 1
157#define SMBAUXSTS_STCO 2
158
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300159/* Auxiliary control register bits, ICH4+ only */
Oleg Ryjkovca8b9e32007-07-12 14:12:31 +0200160#define SMBAUXCTL_CRC 1
161#define SMBAUXCTL_E32B 2
162
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163/* Other settings */
Jean Delvare84c1af42012-03-26 21:47:19 +0200164#define MAX_RETRIES 400
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165
166/* I801 command constants */
167#define I801_QUICK 0x00
168#define I801_BYTE 0x04
169#define I801_BYTE_DATA 0x08
170#define I801_WORD_DATA 0x0C
Jean Delvareae7b0492008-01-27 18:14:49 +0100171#define I801_PROC_CALL 0x10 /* unimplemented */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172#define I801_BLOCK_DATA 0x14
Jean Delvare63420642008-01-27 18:14:50 +0100173#define I801_I2C_BLOCK_DATA 0x18 /* ICH5 and later */
Daniel Kurtzedbeea62012-07-24 14:13:58 +0200174
175/* I801 Host Control register bits */
176#define SMBHSTCNT_INTREN 0x01
177#define SMBHSTCNT_KILL 0x02
178#define SMBHSTCNT_LAST_BYTE 0x20
179#define SMBHSTCNT_START 0x40
180#define SMBHSTCNT_PEC_EN 0x80 /* ICH3 and later */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181
Oleg Ryjkovca8b9e32007-07-12 14:12:31 +0200182/* I801 Hosts Status register bits */
183#define SMBHSTSTS_BYTE_DONE 0x80
184#define SMBHSTSTS_INUSE_STS 0x40
185#define SMBHSTSTS_SMBALERT_STS 0x20
186#define SMBHSTSTS_FAILED 0x10
187#define SMBHSTSTS_BUS_ERR 0x08
188#define SMBHSTSTS_DEV_ERR 0x04
189#define SMBHSTSTS_INTR 0x02
190#define SMBHSTSTS_HOST_BUSY 0x01
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200192/* Host Notify Status registers bits */
193#define SMBSLVSTS_HST_NTFY_STS 1
194
195/* Host Notify Command registers bits */
196#define SMBSLVCMD_HST_NTFY_INTREN 0x01
197
Daniel Kurtz70a1cc12012-07-24 14:13:58 +0200198#define STATUS_ERROR_FLAGS (SMBHSTSTS_FAILED | SMBHSTSTS_BUS_ERR | \
199 SMBHSTSTS_DEV_ERR)
200
201#define STATUS_FLAGS (SMBHSTSTS_BYTE_DONE | SMBHSTSTS_INTR | \
202 STATUS_ERROR_FLAGS)
Jean Delvarecf898dc2008-07-14 22:38:33 +0200203
Jean Delvarea6e5e2b2011-05-01 18:18:49 +0200204/* Older devices have their ID defined in <linux/pci_ids.h> */
Jean Delvarece316112014-07-17 15:03:24 +0200205#define PCI_DEVICE_ID_INTEL_BAYTRAIL_SMBUS 0x0f12
Andy Shevchenko34b57f42016-03-09 14:14:17 +0200206#define PCI_DEVICE_ID_INTEL_DNV_SMBUS 0x19df
Jean Delvarece316112014-07-17 15:03:24 +0200207#define PCI_DEVICE_ID_INTEL_COUGARPOINT_SMBUS 0x1c22
208#define PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS 0x1d22
David Woodhouse55fee8d2010-10-31 21:07:00 +0100209/* Patsburg also has three 'Integrated Device Function' SMBus controllers */
Jean Delvarece316112014-07-17 15:03:24 +0200210#define PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF0 0x1d70
211#define PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF1 0x1d71
212#define PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF2 0x1d72
213#define PCI_DEVICE_ID_INTEL_PANTHERPOINT_SMBUS 0x1e22
214#define PCI_DEVICE_ID_INTEL_AVOTON_SMBUS 0x1f3c
Andy Shevchenko34b57f42016-03-09 14:14:17 +0200215#define PCI_DEVICE_ID_INTEL_BRASWELL_SMBUS 0x2292
Jean Delvarece316112014-07-17 15:03:24 +0200216#define PCI_DEVICE_ID_INTEL_DH89XXCC_SMBUS 0x2330
217#define PCI_DEVICE_ID_INTEL_COLETOCREEK_SMBUS 0x23b0
218#define PCI_DEVICE_ID_INTEL_5_3400_SERIES_SMBUS 0x3b30
Andy Shevchenko34b57f42016-03-09 14:14:17 +0200219#define PCI_DEVICE_ID_INTEL_BROXTON_SMBUS 0x5ad4
Jean Delvarece316112014-07-17 15:03:24 +0200220#define PCI_DEVICE_ID_INTEL_LYNXPOINT_SMBUS 0x8c22
Jean Delvareb299de82014-07-17 15:04:41 +0200221#define PCI_DEVICE_ID_INTEL_WILDCATPOINT_SMBUS 0x8ca2
Jean Delvarece316112014-07-17 15:03:24 +0200222#define PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS 0x8d22
223#define PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS0 0x8d7d
224#define PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS1 0x8d7e
225#define PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS2 0x8d7f
226#define PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_SMBUS 0x9c22
James Ralstonafc65922013-11-04 09:29:48 -0800227#define PCI_DEVICE_ID_INTEL_WILDCATPOINT_LP_SMBUS 0x9ca2
Devin Ryles3eee17992014-11-05 16:30:03 -0500228#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_SMBUS 0x9d23
Andy Shevchenko34b57f42016-03-09 14:14:17 +0200229#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_SMBUS 0xa123
Alexandra Yatescdc5a312015-11-05 11:40:25 -0800230#define PCI_DEVICE_ID_INTEL_LEWISBURG_SMBUS 0xa1a3
231#define PCI_DEVICE_ID_INTEL_LEWISBURG_SSKU_SMBUS 0xa223
Andy Shevchenko31158762016-09-23 11:56:01 +0300232#define PCI_DEVICE_ID_INTEL_KABYLAKE_PCH_H_SMBUS 0xa2a3
David Woodhouse55fee8d2010-10-31 21:07:00 +0100233
Jean Delvare3ad7ea12012-10-05 22:23:53 +0200234struct i801_mux_config {
235 char *gpio_chip;
236 unsigned values[3];
237 int n_values;
238 unsigned classes[3];
239 unsigned gpios[2]; /* Relative to gpio_chip->base */
240 int n_gpios;
241};
242
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100243struct i801_priv {
244 struct i2c_adapter adapter;
245 unsigned long smba;
246 unsigned char original_hstcfg;
Benjamin Tissoiresfbd45e292016-10-13 14:10:35 +0200247 unsigned char original_slvcmd;
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100248 struct pci_dev *pci_dev;
249 unsigned int features;
Daniel Kurtz636752b2012-07-24 14:13:58 +0200250
251 /* isr processing */
252 wait_queue_head_t waitq;
253 u8 status;
Daniel Kurtzd3ff6ce2012-07-24 14:13:59 +0200254
255 /* Command state used by isr for byte-by-byte block transactions */
256 u8 cmd;
257 bool is_read;
258 int count;
259 int len;
260 u8 *data;
Jean Delvare3ad7ea12012-10-05 22:23:53 +0200261
Javier Martinez Canillas175c7082016-07-21 12:11:01 -0400262#if IS_ENABLED(CONFIG_I2C_MUX_GPIO) && defined CONFIG_DMI
Jean Delvare3ad7ea12012-10-05 22:23:53 +0200263 const struct i801_mux_config *mux_drvdata;
Jean Delvare3ad7ea12012-10-05 22:23:53 +0200264 struct platform_device *mux_pdev;
265#endif
Mika Westerberg94246932015-08-06 13:46:25 +0100266 struct platform_device *tco_pdev;
Mika Westerberga7ae8192016-06-09 16:56:28 +0300267
268 /*
269 * If set to true the host controller registers are reserved for
270 * ACPI AML use. Protected by acpi_lock.
271 */
272 bool acpi_reserved;
273 struct mutex acpi_lock;
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200274 struct smbus_host_notify *host_notify;
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100275};
276
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200277#define SMBHSTNTFY_SIZE 8
278
Jean Delvare369f6f42008-01-27 18:14:50 +0100279#define FEATURE_SMBUS_PEC (1 << 0)
280#define FEATURE_BLOCK_BUFFER (1 << 1)
281#define FEATURE_BLOCK_PROC (1 << 2)
282#define FEATURE_I2C_BLOCK_READ (1 << 3)
Daniel Kurtz636752b2012-07-24 14:13:58 +0200283#define FEATURE_IRQ (1 << 4)
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200284#define FEATURE_HOST_NOTIFY (1 << 5)
Jean Delvaree7198fb2011-05-24 20:58:49 +0200285/* Not really a feature, but it's convenient to handle it as such */
286#define FEATURE_IDF (1 << 15)
Mika Westerberg94246932015-08-06 13:46:25 +0100287#define FEATURE_TCO (1 << 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288
Jean Delvareadff6872010-05-21 18:40:54 +0200289static const char *i801_feature_names[] = {
290 "SMBus PEC",
291 "Block buffer",
292 "Block process call",
293 "I2C block read",
Daniel Kurtz636752b2012-07-24 14:13:58 +0200294 "Interrupt",
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200295 "SMBus Host Notify",
Jean Delvareadff6872010-05-21 18:40:54 +0200296};
297
298static unsigned int disable_features;
299module_param(disable_features, uint, S_IRUGO | S_IWUSR);
Jean Delvare53229342013-05-15 02:44:10 +0000300MODULE_PARM_DESC(disable_features, "Disable selected driver features:\n"
301 "\t\t 0x01 disable SMBus PEC\n"
302 "\t\t 0x02 disable the block buffer\n"
303 "\t\t 0x08 disable the I2C block read functionality\n"
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200304 "\t\t 0x10 don't use interrupts\n"
305 "\t\t 0x20 disable SMBus Host Notify ");
Jean Delvareadff6872010-05-21 18:40:54 +0200306
Jean Delvarecf898dc2008-07-14 22:38:33 +0200307/* Make sure the SMBus host is ready to start transmitting.
308 Return 0 if it is, -EBUSY if it is not. */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100309static int i801_check_pre(struct i801_priv *priv)
Jean Delvarecf898dc2008-07-14 22:38:33 +0200310{
311 int status;
312
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100313 status = inb_p(SMBHSTSTS(priv));
Jean Delvarecf898dc2008-07-14 22:38:33 +0200314 if (status & SMBHSTSTS_HOST_BUSY) {
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100315 dev_err(&priv->pci_dev->dev, "SMBus is busy, can't use it!\n");
Jean Delvarecf898dc2008-07-14 22:38:33 +0200316 return -EBUSY;
317 }
318
319 status &= STATUS_FLAGS;
320 if (status) {
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100321 dev_dbg(&priv->pci_dev->dev, "Clearing status flags (%02x)\n",
Jean Delvarecf898dc2008-07-14 22:38:33 +0200322 status);
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100323 outb_p(status, SMBHSTSTS(priv));
324 status = inb_p(SMBHSTSTS(priv)) & STATUS_FLAGS;
Jean Delvarecf898dc2008-07-14 22:38:33 +0200325 if (status) {
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100326 dev_err(&priv->pci_dev->dev,
Jean Delvarecf898dc2008-07-14 22:38:33 +0200327 "Failed clearing status flags (%02x)\n",
328 status);
329 return -EBUSY;
330 }
331 }
332
Ellen Wang97d34ec2016-07-01 22:42:15 +0200333 /*
334 * Clear CRC status if needed.
335 * During normal operation, i801_check_post() takes care
336 * of it after every operation. We do it here only in case
337 * the hardware was already in this state when the driver
338 * started.
339 */
340 if (priv->features & FEATURE_SMBUS_PEC) {
341 status = inb_p(SMBAUXSTS(priv)) & SMBAUXSTS_CRCE;
342 if (status) {
343 dev_dbg(&priv->pci_dev->dev,
344 "Clearing aux status flags (%02x)\n", status);
345 outb_p(status, SMBAUXSTS(priv));
346 status = inb_p(SMBAUXSTS(priv)) & SMBAUXSTS_CRCE;
347 if (status) {
348 dev_err(&priv->pci_dev->dev,
349 "Failed clearing aux status flags (%02x)\n",
350 status);
351 return -EBUSY;
352 }
353 }
354 }
355
Jean Delvarecf898dc2008-07-14 22:38:33 +0200356 return 0;
357}
358
Jean Delvare6cad93c2012-07-24 14:13:58 +0200359/*
360 * Convert the status register to an error code, and clear it.
361 * Note that status only contains the bits we want to clear, not the
362 * actual register value.
363 */
364static int i801_check_post(struct i801_priv *priv, int status)
Jean Delvarecf898dc2008-07-14 22:38:33 +0200365{
366 int result = 0;
367
Daniel Kurtz636752b2012-07-24 14:13:58 +0200368 /*
369 * If the SMBus is still busy, we give up
370 * Note: This timeout condition only happens when using polling
371 * transactions. For interrupt operation, NAK/timeout is indicated by
372 * DEV_ERR.
373 */
Jean Delvare6cad93c2012-07-24 14:13:58 +0200374 if (unlikely(status < 0)) {
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100375 dev_err(&priv->pci_dev->dev, "Transaction timeout\n");
Jean Delvarecf898dc2008-07-14 22:38:33 +0200376 /* try to stop the current command */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100377 dev_dbg(&priv->pci_dev->dev, "Terminating the current operation\n");
378 outb_p(inb_p(SMBHSTCNT(priv)) | SMBHSTCNT_KILL,
379 SMBHSTCNT(priv));
Jean Delvare84c1af42012-03-26 21:47:19 +0200380 usleep_range(1000, 2000);
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100381 outb_p(inb_p(SMBHSTCNT(priv)) & (~SMBHSTCNT_KILL),
382 SMBHSTCNT(priv));
Jean Delvarecf898dc2008-07-14 22:38:33 +0200383
384 /* Check if it worked */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100385 status = inb_p(SMBHSTSTS(priv));
Jean Delvarecf898dc2008-07-14 22:38:33 +0200386 if ((status & SMBHSTSTS_HOST_BUSY) ||
387 !(status & SMBHSTSTS_FAILED))
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100388 dev_err(&priv->pci_dev->dev,
Jean Delvarecf898dc2008-07-14 22:38:33 +0200389 "Failed terminating the transaction\n");
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100390 outb_p(STATUS_FLAGS, SMBHSTSTS(priv));
Jean Delvarecf898dc2008-07-14 22:38:33 +0200391 return -ETIMEDOUT;
392 }
393
394 if (status & SMBHSTSTS_FAILED) {
395 result = -EIO;
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100396 dev_err(&priv->pci_dev->dev, "Transaction failed\n");
Jean Delvarecf898dc2008-07-14 22:38:33 +0200397 }
398 if (status & SMBHSTSTS_DEV_ERR) {
Ellen Wang97d34ec2016-07-01 22:42:15 +0200399 /*
400 * This may be a PEC error, check and clear it.
401 *
402 * AUXSTS is handled differently from HSTSTS.
403 * For HSTSTS, i801_isr() or i801_wait_intr()
404 * has already cleared the error bits in hardware,
405 * and we are passed a copy of the original value
406 * in "status".
407 * For AUXSTS, the hardware register is left
408 * for us to handle here.
409 * This is asymmetric, slightly iffy, but safe,
410 * since all this code is serialized and the CRCE
411 * bit is harmless as long as it's cleared before
412 * the next operation.
413 */
414 if ((priv->features & FEATURE_SMBUS_PEC) &&
415 (inb_p(SMBAUXSTS(priv)) & SMBAUXSTS_CRCE)) {
416 outb_p(SMBAUXSTS_CRCE, SMBAUXSTS(priv));
417 result = -EBADMSG;
418 dev_dbg(&priv->pci_dev->dev, "PEC error\n");
419 } else {
420 result = -ENXIO;
421 dev_dbg(&priv->pci_dev->dev, "No response\n");
422 }
Jean Delvarecf898dc2008-07-14 22:38:33 +0200423 }
424 if (status & SMBHSTSTS_BUS_ERR) {
425 result = -EAGAIN;
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100426 dev_dbg(&priv->pci_dev->dev, "Lost arbitration\n");
Jean Delvarecf898dc2008-07-14 22:38:33 +0200427 }
428
Jean Delvare6cad93c2012-07-24 14:13:58 +0200429 /* Clear status flags except BYTE_DONE, to be cleared by caller */
430 outb_p(status, SMBHSTSTS(priv));
Jean Delvarecf898dc2008-07-14 22:38:33 +0200431
432 return result;
433}
434
Jean Delvare6cad93c2012-07-24 14:13:58 +0200435/* Wait for BUSY being cleared and either INTR or an error flag being set */
436static int i801_wait_intr(struct i801_priv *priv)
437{
438 int timeout = 0;
439 int status;
440
441 /* We will always wait for a fraction of a second! */
442 do {
443 usleep_range(250, 500);
444 status = inb_p(SMBHSTSTS(priv));
445 } while (((status & SMBHSTSTS_HOST_BUSY) ||
446 !(status & (STATUS_ERROR_FLAGS | SMBHSTSTS_INTR))) &&
447 (timeout++ < MAX_RETRIES));
448
449 if (timeout > MAX_RETRIES) {
450 dev_dbg(&priv->pci_dev->dev, "INTR Timeout!\n");
451 return -ETIMEDOUT;
452 }
453 return status & (STATUS_ERROR_FLAGS | SMBHSTSTS_INTR);
454}
455
456/* Wait for either BYTE_DONE or an error flag being set */
457static int i801_wait_byte_done(struct i801_priv *priv)
458{
459 int timeout = 0;
460 int status;
461
462 /* We will always wait for a fraction of a second! */
463 do {
464 usleep_range(250, 500);
465 status = inb_p(SMBHSTSTS(priv));
466 } while (!(status & (STATUS_ERROR_FLAGS | SMBHSTSTS_BYTE_DONE)) &&
467 (timeout++ < MAX_RETRIES));
468
469 if (timeout > MAX_RETRIES) {
470 dev_dbg(&priv->pci_dev->dev, "BYTE_DONE Timeout!\n");
471 return -ETIMEDOUT;
472 }
473 return status & STATUS_ERROR_FLAGS;
474}
475
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100476static int i801_transaction(struct i801_priv *priv, int xact)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477{
Jean Delvare2b738092008-07-14 22:38:32 +0200478 int status;
Jean Delvarecf898dc2008-07-14 22:38:33 +0200479 int result;
Jean Delvareb3b8df92014-11-12 10:20:40 +0100480 const struct i2c_adapter *adap = &priv->adapter;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100482 result = i801_check_pre(priv);
Jean Delvarecf898dc2008-07-14 22:38:33 +0200483 if (result < 0)
484 return result;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485
Daniel Kurtz636752b2012-07-24 14:13:58 +0200486 if (priv->features & FEATURE_IRQ) {
487 outb_p(xact | SMBHSTCNT_INTREN | SMBHSTCNT_START,
488 SMBHSTCNT(priv));
Jean Delvareb3b8df92014-11-12 10:20:40 +0100489 result = wait_event_timeout(priv->waitq,
490 (status = priv->status),
491 adap->timeout);
492 if (!result) {
493 status = -ETIMEDOUT;
494 dev_warn(&priv->pci_dev->dev,
495 "Timeout waiting for interrupt!\n");
496 }
Daniel Kurtz636752b2012-07-24 14:13:58 +0200497 priv->status = 0;
498 return i801_check_post(priv, status);
499 }
500
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200501 /* the current contents of SMBHSTCNT can be overwritten, since PEC,
Daniel Kurtz37af8712012-07-24 14:13:58 +0200502 * SMBSCMD are passed in xact */
Daniel Kurtzedbeea62012-07-24 14:13:58 +0200503 outb_p(xact | SMBHSTCNT_START, SMBHSTCNT(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504
Jean Delvare6cad93c2012-07-24 14:13:58 +0200505 status = i801_wait_intr(priv);
506 return i801_check_post(priv, status);
Oleg Ryjkovca8b9e32007-07-12 14:12:31 +0200507}
508
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100509static int i801_block_transaction_by_block(struct i801_priv *priv,
510 union i2c_smbus_data *data,
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200511 char read_write, int hwpec)
512{
513 int i, len;
David Brownell97140342008-07-14 22:38:25 +0200514 int status;
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200515
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100516 inb_p(SMBHSTCNT(priv)); /* reset the data buffer index */
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200517
518 /* Use 32-byte buffer to process this transaction */
519 if (read_write == I2C_SMBUS_WRITE) {
520 len = data->block[0];
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100521 outb_p(len, SMBHSTDAT0(priv));
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200522 for (i = 0; i < len; i++)
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100523 outb_p(data->block[i+1], SMBBLKDAT(priv));
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200524 }
525
Daniel Kurtz37af8712012-07-24 14:13:58 +0200526 status = i801_transaction(priv, I801_BLOCK_DATA |
Daniel Kurtzedbeea62012-07-24 14:13:58 +0200527 (hwpec ? SMBHSTCNT_PEC_EN : 0));
David Brownell97140342008-07-14 22:38:25 +0200528 if (status)
529 return status;
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200530
531 if (read_write == I2C_SMBUS_READ) {
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100532 len = inb_p(SMBHSTDAT0(priv));
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200533 if (len < 1 || len > I2C_SMBUS_BLOCK_MAX)
David Brownell97140342008-07-14 22:38:25 +0200534 return -EPROTO;
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200535
536 data->block[0] = len;
537 for (i = 0; i < len; i++)
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100538 data->block[i + 1] = inb_p(SMBBLKDAT(priv));
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200539 }
540 return 0;
541}
542
Daniel Kurtzd3ff6ce2012-07-24 14:13:59 +0200543static void i801_isr_byte_done(struct i801_priv *priv)
544{
545 if (priv->is_read) {
546 /* For SMBus block reads, length is received with first byte */
547 if (((priv->cmd & 0x1c) == I801_BLOCK_DATA) &&
548 (priv->count == 0)) {
549 priv->len = inb_p(SMBHSTDAT0(priv));
550 if (priv->len < 1 || priv->len > I2C_SMBUS_BLOCK_MAX) {
551 dev_err(&priv->pci_dev->dev,
552 "Illegal SMBus block read size %d\n",
553 priv->len);
554 /* FIXME: Recover */
555 priv->len = I2C_SMBUS_BLOCK_MAX;
556 } else {
557 dev_dbg(&priv->pci_dev->dev,
558 "SMBus block read size is %d\n",
559 priv->len);
560 }
561 priv->data[-1] = priv->len;
562 }
563
564 /* Read next byte */
565 if (priv->count < priv->len)
566 priv->data[priv->count++] = inb(SMBBLKDAT(priv));
567 else
568 dev_dbg(&priv->pci_dev->dev,
569 "Discarding extra byte on block read\n");
570
571 /* Set LAST_BYTE for last byte of read transaction */
572 if (priv->count == priv->len - 1)
573 outb_p(priv->cmd | SMBHSTCNT_LAST_BYTE,
574 SMBHSTCNT(priv));
575 } else if (priv->count < priv->len - 1) {
576 /* Write next byte, except for IRQ after last byte */
577 outb_p(priv->data[++priv->count], SMBBLKDAT(priv));
578 }
579
580 /* Clear BYTE_DONE to continue with next byte */
581 outb_p(SMBHSTSTS_BYTE_DONE, SMBHSTSTS(priv));
582}
583
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200584static irqreturn_t i801_host_notify_isr(struct i801_priv *priv)
585{
586 unsigned short addr;
587 unsigned int data;
588
589 addr = inb_p(SMBNTFDADD(priv)) >> 1;
590 data = inw_p(SMBNTFDDAT(priv));
591
592 i2c_handle_smbus_host_notify(priv->host_notify, addr, data);
593
594 /* clear Host Notify bit and return */
595 outb_p(SMBSLVSTS_HST_NTFY_STS, SMBSLVSTS(priv));
596 return IRQ_HANDLED;
597}
598
Daniel Kurtzefa3cb12012-07-24 14:13:57 +0200599/*
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200600 * There are three kinds of interrupts:
Daniel Kurtzd3ff6ce2012-07-24 14:13:59 +0200601 *
602 * 1) i801 signals transaction completion with one of these interrupts:
603 * INTR - Success
604 * DEV_ERR - Invalid command, NAK or communication timeout
605 * BUS_ERR - SMI# transaction collision
606 * FAILED - transaction was canceled due to a KILL request
607 * When any of these occur, update ->status and wake up the waitq.
608 * ->status must be cleared before kicking off the next transaction.
609 *
610 * 2) For byte-by-byte (I2C read/write) transactions, one BYTE_DONE interrupt
611 * occurs for each byte of a byte-by-byte to prepare the next byte.
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200612 *
613 * 3) Host Notify interrupts
Daniel Kurtz636752b2012-07-24 14:13:58 +0200614 */
615static irqreturn_t i801_isr(int irq, void *dev_id)
616{
617 struct i801_priv *priv = dev_id;
618 u16 pcists;
619 u8 status;
620
621 /* Confirm this is our interrupt */
622 pci_read_config_word(priv->pci_dev, SMBPCISTS, &pcists);
623 if (!(pcists & SMBPCISTS_INTS))
624 return IRQ_NONE;
625
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200626 if (priv->features & FEATURE_HOST_NOTIFY) {
627 status = inb_p(SMBSLVSTS(priv));
628 if (status & SMBSLVSTS_HST_NTFY_STS)
629 return i801_host_notify_isr(priv);
630 }
631
Daniel Kurtz636752b2012-07-24 14:13:58 +0200632 status = inb_p(SMBHSTSTS(priv));
Daniel Kurtzd3ff6ce2012-07-24 14:13:59 +0200633 if (status & SMBHSTSTS_BYTE_DONE)
634 i801_isr_byte_done(priv);
635
Daniel Kurtz636752b2012-07-24 14:13:58 +0200636 /*
637 * Clear irq sources and report transaction result.
638 * ->status must be cleared before the next transaction is started.
639 */
640 status &= SMBHSTSTS_INTR | STATUS_ERROR_FLAGS;
641 if (status) {
642 outb_p(status, SMBHSTSTS(priv));
Jean Delvarea90bc5d2016-05-25 09:37:02 +0200643 priv->status = status;
Daniel Kurtz636752b2012-07-24 14:13:58 +0200644 wake_up(&priv->waitq);
645 }
646
647 return IRQ_HANDLED;
648}
649
650/*
Daniel Kurtzefa3cb12012-07-24 14:13:57 +0200651 * For "byte-by-byte" block transactions:
652 * I2C write uses cmd=I801_BLOCK_DATA, I2C_EN=1
653 * I2C read uses cmd=I801_I2C_BLOCK_DATA
654 */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100655static int i801_block_transaction_byte_by_byte(struct i801_priv *priv,
656 union i2c_smbus_data *data,
Jean Delvare63420642008-01-27 18:14:50 +0100657 char read_write, int command,
658 int hwpec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659{
660 int i, len;
661 int smbcmd;
Jean Delvare2b738092008-07-14 22:38:32 +0200662 int status;
Jean Delvarecf898dc2008-07-14 22:38:33 +0200663 int result;
Jean Delvareb3b8df92014-11-12 10:20:40 +0100664 const struct i2c_adapter *adap = &priv->adapter;
Jean Delvarecf898dc2008-07-14 22:38:33 +0200665
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100666 result = i801_check_pre(priv);
Jean Delvarecf898dc2008-07-14 22:38:33 +0200667 if (result < 0)
668 return result;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200670 len = data->block[0];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671
672 if (read_write == I2C_SMBUS_WRITE) {
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100673 outb_p(len, SMBHSTDAT0(priv));
674 outb_p(data->block[1], SMBBLKDAT(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700675 }
676
Daniel Kurtzefa3cb12012-07-24 14:13:57 +0200677 if (command == I2C_SMBUS_I2C_BLOCK_DATA &&
678 read_write == I2C_SMBUS_READ)
679 smbcmd = I801_I2C_BLOCK_DATA;
680 else
681 smbcmd = I801_BLOCK_DATA;
682
Daniel Kurtzd3ff6ce2012-07-24 14:13:59 +0200683 if (priv->features & FEATURE_IRQ) {
684 priv->is_read = (read_write == I2C_SMBUS_READ);
685 if (len == 1 && priv->is_read)
686 smbcmd |= SMBHSTCNT_LAST_BYTE;
687 priv->cmd = smbcmd | SMBHSTCNT_INTREN;
688 priv->len = len;
689 priv->count = 0;
690 priv->data = &data->block[1];
691
692 outb_p(priv->cmd | SMBHSTCNT_START, SMBHSTCNT(priv));
Jean Delvareb3b8df92014-11-12 10:20:40 +0100693 result = wait_event_timeout(priv->waitq,
694 (status = priv->status),
695 adap->timeout);
696 if (!result) {
697 status = -ETIMEDOUT;
698 dev_warn(&priv->pci_dev->dev,
699 "Timeout waiting for interrupt!\n");
700 }
Daniel Kurtzd3ff6ce2012-07-24 14:13:59 +0200701 priv->status = 0;
702 return i801_check_post(priv, status);
703 }
704
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705 for (i = 1; i <= len; i++) {
Daniel Kurtzefa3cb12012-07-24 14:13:57 +0200706 if (i == len && read_write == I2C_SMBUS_READ)
Daniel Kurtzedbeea62012-07-24 14:13:58 +0200707 smbcmd |= SMBHSTCNT_LAST_BYTE;
Daniel Kurtz37af8712012-07-24 14:13:58 +0200708 outb_p(smbcmd, SMBHSTCNT(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710 if (i == 1)
Daniel Kurtzedbeea62012-07-24 14:13:58 +0200711 outb_p(inb(SMBHSTCNT(priv)) | SMBHSTCNT_START,
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100712 SMBHSTCNT(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713
Jean Delvare6cad93c2012-07-24 14:13:58 +0200714 status = i801_wait_byte_done(priv);
715 if (status)
716 goto exit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717
Jean Delvare63420642008-01-27 18:14:50 +0100718 if (i == 1 && read_write == I2C_SMBUS_READ
719 && command != I2C_SMBUS_I2C_BLOCK_DATA) {
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100720 len = inb_p(SMBHSTDAT0(priv));
Jean Delvarecf898dc2008-07-14 22:38:33 +0200721 if (len < 1 || len > I2C_SMBUS_BLOCK_MAX) {
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100722 dev_err(&priv->pci_dev->dev,
Jean Delvarecf898dc2008-07-14 22:38:33 +0200723 "Illegal SMBus block read size %d\n",
724 len);
725 /* Recover */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100726 while (inb_p(SMBHSTSTS(priv)) &
727 SMBHSTSTS_HOST_BUSY)
728 outb_p(SMBHSTSTS_BYTE_DONE,
729 SMBHSTSTS(priv));
730 outb_p(SMBHSTSTS_INTR, SMBHSTSTS(priv));
David Brownell97140342008-07-14 22:38:25 +0200731 return -EPROTO;
Jean Delvarecf898dc2008-07-14 22:38:33 +0200732 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733 data->block[0] = len;
734 }
735
736 /* Retrieve/store value in SMBBLKDAT */
737 if (read_write == I2C_SMBUS_READ)
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100738 data->block[i] = inb_p(SMBBLKDAT(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739 if (read_write == I2C_SMBUS_WRITE && i+1 <= len)
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100740 outb_p(data->block[i+1], SMBBLKDAT(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741
Jean Delvarecf898dc2008-07-14 22:38:33 +0200742 /* signals SMBBLKDAT ready */
Jean Delvare6cad93c2012-07-24 14:13:58 +0200743 outb_p(SMBHSTSTS_BYTE_DONE, SMBHSTSTS(priv));
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200744 }
Jean Delvarecf898dc2008-07-14 22:38:33 +0200745
Jean Delvare6cad93c2012-07-24 14:13:58 +0200746 status = i801_wait_intr(priv);
747exit:
748 return i801_check_post(priv, status);
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200749}
750
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100751static int i801_set_block_buffer_mode(struct i801_priv *priv)
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200752{
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100753 outb_p(inb_p(SMBAUXCTL(priv)) | SMBAUXCTL_E32B, SMBAUXCTL(priv));
754 if ((inb_p(SMBAUXCTL(priv)) & SMBAUXCTL_E32B) == 0)
David Brownell97140342008-07-14 22:38:25 +0200755 return -EIO;
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200756 return 0;
757}
758
759/* Block transaction function */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100760static int i801_block_transaction(struct i801_priv *priv,
761 union i2c_smbus_data *data, char read_write,
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200762 int command, int hwpec)
763{
764 int result = 0;
765 unsigned char hostc;
766
767 if (command == I2C_SMBUS_I2C_BLOCK_DATA) {
768 if (read_write == I2C_SMBUS_WRITE) {
769 /* set I2C_EN bit in configuration register */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100770 pci_read_config_byte(priv->pci_dev, SMBHSTCFG, &hostc);
771 pci_write_config_byte(priv->pci_dev, SMBHSTCFG,
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200772 hostc | SMBHSTCFG_I2C_EN);
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100773 } else if (!(priv->features & FEATURE_I2C_BLOCK_READ)) {
774 dev_err(&priv->pci_dev->dev,
Jean Delvare63420642008-01-27 18:14:50 +0100775 "I2C block read is unsupported!\n");
David Brownell97140342008-07-14 22:38:25 +0200776 return -EOPNOTSUPP;
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200777 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778 }
779
Jean Delvare63420642008-01-27 18:14:50 +0100780 if (read_write == I2C_SMBUS_WRITE
781 || command == I2C_SMBUS_I2C_BLOCK_DATA) {
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200782 if (data->block[0] < 1)
783 data->block[0] = 1;
784 if (data->block[0] > I2C_SMBUS_BLOCK_MAX)
785 data->block[0] = I2C_SMBUS_BLOCK_MAX;
786 } else {
Jean Delvare63420642008-01-27 18:14:50 +0100787 data->block[0] = 32; /* max for SMBus block reads */
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200788 }
789
Jean Delvarec074c392010-03-13 20:56:53 +0100790 /* Experience has shown that the block buffer can only be used for
791 SMBus (not I2C) block transactions, even though the datasheet
792 doesn't mention this limitation. */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100793 if ((priv->features & FEATURE_BLOCK_BUFFER)
Jean Delvarec074c392010-03-13 20:56:53 +0100794 && command != I2C_SMBUS_I2C_BLOCK_DATA
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100795 && i801_set_block_buffer_mode(priv) == 0)
796 result = i801_block_transaction_by_block(priv, data,
797 read_write, hwpec);
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200798 else
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100799 result = i801_block_transaction_byte_by_byte(priv, data,
800 read_write,
Jean Delvare63420642008-01-27 18:14:50 +0100801 command, hwpec);
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200802
Jean Delvare63420642008-01-27 18:14:50 +0100803 if (command == I2C_SMBUS_I2C_BLOCK_DATA
804 && read_write == I2C_SMBUS_WRITE) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805 /* restore saved configuration register value */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100806 pci_write_config_byte(priv->pci_dev, SMBHSTCFG, hostc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807 }
808 return result;
809}
810
David Brownell97140342008-07-14 22:38:25 +0200811/* Return negative errno on error. */
Ivo Manca3fb21c62010-05-21 18:40:55 +0200812static s32 i801_access(struct i2c_adapter *adap, u16 addr,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813 unsigned short flags, char read_write, u8 command,
Ivo Manca3fb21c62010-05-21 18:40:55 +0200814 int size, union i2c_smbus_data *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815{
Jean Delvaree8aac4a2005-10-26 21:34:42 +0200816 int hwpec;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817 int block = 0;
Jarkko Nikulaa7401ca2016-03-10 14:12:22 +0200818 int ret = 0, xact = 0;
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100819 struct i801_priv *priv = i2c_get_adapdata(adap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700820
Mika Westerberga7ae8192016-06-09 16:56:28 +0300821 mutex_lock(&priv->acpi_lock);
822 if (priv->acpi_reserved) {
823 mutex_unlock(&priv->acpi_lock);
824 return -EBUSY;
825 }
826
Jarkko Nikulaa7401ca2016-03-10 14:12:22 +0200827 pm_runtime_get_sync(&priv->pci_dev->dev);
828
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100829 hwpec = (priv->features & FEATURE_SMBUS_PEC) && (flags & I2C_CLIENT_PEC)
Jean Delvaree8aac4a2005-10-26 21:34:42 +0200830 && size != I2C_SMBUS_QUICK
831 && size != I2C_SMBUS_I2C_BLOCK_DATA;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832
833 switch (size) {
834 case I2C_SMBUS_QUICK:
835 outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100836 SMBHSTADD(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837 xact = I801_QUICK;
838 break;
839 case I2C_SMBUS_BYTE:
840 outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100841 SMBHSTADD(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700842 if (read_write == I2C_SMBUS_WRITE)
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100843 outb_p(command, SMBHSTCMD(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844 xact = I801_BYTE;
845 break;
846 case I2C_SMBUS_BYTE_DATA:
847 outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100848 SMBHSTADD(priv));
849 outb_p(command, SMBHSTCMD(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850 if (read_write == I2C_SMBUS_WRITE)
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100851 outb_p(data->byte, SMBHSTDAT0(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852 xact = I801_BYTE_DATA;
853 break;
854 case I2C_SMBUS_WORD_DATA:
855 outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100856 SMBHSTADD(priv));
857 outb_p(command, SMBHSTCMD(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700858 if (read_write == I2C_SMBUS_WRITE) {
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100859 outb_p(data->word & 0xff, SMBHSTDAT0(priv));
860 outb_p((data->word & 0xff00) >> 8, SMBHSTDAT1(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861 }
862 xact = I801_WORD_DATA;
863 break;
864 case I2C_SMBUS_BLOCK_DATA:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700865 outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100866 SMBHSTADD(priv));
867 outb_p(command, SMBHSTCMD(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868 block = 1;
869 break;
Jean Delvare63420642008-01-27 18:14:50 +0100870 case I2C_SMBUS_I2C_BLOCK_DATA:
Jean Delvareba9ad2a2016-10-11 13:13:27 +0200871 /*
872 * NB: page 240 of ICH5 datasheet shows that the R/#W
873 * bit should be cleared here, even when reading.
874 * However if SPD Write Disable is set (Lynx Point and later),
875 * the read will fail if we don't set the R/#W bit.
876 */
877 outb_p(((addr & 0x7f) << 1) |
878 ((priv->original_hstcfg & SMBHSTCFG_SPD_WD) ?
879 (read_write & 0x01) : 0),
880 SMBHSTADD(priv));
Jean Delvare63420642008-01-27 18:14:50 +0100881 if (read_write == I2C_SMBUS_READ) {
882 /* NB: page 240 of ICH5 datasheet also shows
883 * that DATA1 is the cmd field when reading */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100884 outb_p(command, SMBHSTDAT1(priv));
Jean Delvare63420642008-01-27 18:14:50 +0100885 } else
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100886 outb_p(command, SMBHSTCMD(priv));
Jean Delvare63420642008-01-27 18:14:50 +0100887 block = 1;
888 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700889 default:
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100890 dev_err(&priv->pci_dev->dev, "Unsupported transaction %d\n",
891 size);
Jarkko Nikulaa7401ca2016-03-10 14:12:22 +0200892 ret = -EOPNOTSUPP;
893 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700894 }
895
Oleg Ryjkovca8b9e32007-07-12 14:12:31 +0200896 if (hwpec) /* enable/disable hardware PEC */
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100897 outb_p(inb_p(SMBAUXCTL(priv)) | SMBAUXCTL_CRC, SMBAUXCTL(priv));
Oleg Ryjkovca8b9e32007-07-12 14:12:31 +0200898 else
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100899 outb_p(inb_p(SMBAUXCTL(priv)) & (~SMBAUXCTL_CRC),
900 SMBAUXCTL(priv));
Jean Delvaree8aac4a2005-10-26 21:34:42 +0200901
Ivo Manca3fb21c62010-05-21 18:40:55 +0200902 if (block)
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100903 ret = i801_block_transaction(priv, data, read_write, size,
904 hwpec);
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200905 else
Daniel Kurtz37af8712012-07-24 14:13:58 +0200906 ret = i801_transaction(priv, xact);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907
Jean Delvarec79cfba2006-04-20 02:43:18 -0700908 /* Some BIOSes don't like it when PEC is enabled at reboot or resume
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200909 time, so we forcibly disable it after every transaction. Turn off
910 E32B for the same reason. */
Jean Delvarea0921b62008-01-27 18:14:50 +0100911 if (hwpec || block)
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100912 outb_p(inb_p(SMBAUXCTL(priv)) &
913 ~(SMBAUXCTL_CRC | SMBAUXCTL_E32B), SMBAUXCTL(priv));
Jean Delvarec79cfba2006-04-20 02:43:18 -0700914
Ivo Manca3fb21c62010-05-21 18:40:55 +0200915 if (block)
Jarkko Nikulaa7401ca2016-03-10 14:12:22 +0200916 goto out;
Ivo Manca3fb21c62010-05-21 18:40:55 +0200917 if (ret)
Jarkko Nikulaa7401ca2016-03-10 14:12:22 +0200918 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919 if ((read_write == I2C_SMBUS_WRITE) || (xact == I801_QUICK))
Jarkko Nikulaa7401ca2016-03-10 14:12:22 +0200920 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921
922 switch (xact & 0x7f) {
923 case I801_BYTE: /* Result put in SMBHSTDAT0 */
924 case I801_BYTE_DATA:
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100925 data->byte = inb_p(SMBHSTDAT0(priv));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700926 break;
927 case I801_WORD_DATA:
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100928 data->word = inb_p(SMBHSTDAT0(priv)) +
929 (inb_p(SMBHSTDAT1(priv)) << 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930 break;
931 }
Jarkko Nikulaa7401ca2016-03-10 14:12:22 +0200932
933out:
934 pm_runtime_mark_last_busy(&priv->pci_dev->dev);
935 pm_runtime_put_autosuspend(&priv->pci_dev->dev);
Mika Westerberga7ae8192016-06-09 16:56:28 +0300936 mutex_unlock(&priv->acpi_lock);
Jarkko Nikulaa7401ca2016-03-10 14:12:22 +0200937 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700938}
939
940
941static u32 i801_func(struct i2c_adapter *adapter)
942{
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100943 struct i801_priv *priv = i2c_get_adapdata(adapter);
944
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945 return I2C_FUNC_SMBUS_QUICK | I2C_FUNC_SMBUS_BYTE |
Jean Delvare369f6f42008-01-27 18:14:50 +0100946 I2C_FUNC_SMBUS_BYTE_DATA | I2C_FUNC_SMBUS_WORD_DATA |
947 I2C_FUNC_SMBUS_BLOCK_DATA | I2C_FUNC_SMBUS_WRITE_I2C_BLOCK |
David Woodhouse0cd96eb2010-10-31 21:06:59 +0100948 ((priv->features & FEATURE_SMBUS_PEC) ? I2C_FUNC_SMBUS_PEC : 0) |
949 ((priv->features & FEATURE_I2C_BLOCK_READ) ?
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200950 I2C_FUNC_SMBUS_READ_I2C_BLOCK : 0) |
951 ((priv->features & FEATURE_HOST_NOTIFY) ?
952 I2C_FUNC_SMBUS_HOST_NOTIFY : 0);
953}
954
955static int i801_enable_host_notify(struct i2c_adapter *adapter)
956{
957 struct i801_priv *priv = i2c_get_adapdata(adapter);
958
959 if (!(priv->features & FEATURE_HOST_NOTIFY))
960 return -ENOTSUPP;
961
962 if (!priv->host_notify)
963 priv->host_notify = i2c_setup_smbus_host_notify(adapter);
964 if (!priv->host_notify)
965 return -ENOMEM;
966
Benjamin Tissoiresfbd45e292016-10-13 14:10:35 +0200967 if (!(SMBSLVCMD_HST_NTFY_INTREN & priv->original_slvcmd))
968 outb_p(SMBSLVCMD_HST_NTFY_INTREN | priv->original_slvcmd,
969 SMBSLVCMD(priv));
970
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +0200971 /* clear Host Notify bit to allow a new notification */
972 outb_p(SMBSLVSTS_HST_NTFY_STS, SMBSLVSTS(priv));
973
974 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700975}
976
Benjamin Tissoiresfbd45e292016-10-13 14:10:35 +0200977static void i801_disable_host_notify(struct i801_priv *priv)
978{
979 if (!(priv->features & FEATURE_HOST_NOTIFY))
980 return;
981
982 outb_p(priv->original_slvcmd, SMBSLVCMD(priv));
983}
984
Jean Delvare8f9082c2006-09-03 22:39:46 +0200985static const struct i2c_algorithm smbus_algorithm = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700986 .smbus_xfer = i801_access,
987 .functionality = i801_func,
988};
989
Jingoo Han392debf2013-12-03 08:11:20 +0900990static const struct pci_device_id i801_ids[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700991 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_3) },
992 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_3) },
993 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_2) },
994 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_3) },
995 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_3) },
996 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_3) },
997 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_4) },
998 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_16) },
999 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_17) },
Jason Gastonb0a70b52005-04-16 15:24:45 -07001000 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_17) },
Jason Gaston8254fc42006-01-09 10:58:08 -08001001 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_5) },
Jason Gastonadbc2a12006-11-22 15:19:12 -08001002 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_6) },
Seth Heasleycb04e952010-10-04 13:27:14 -07001003 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EP80579_1) },
Gaston, Jason Dd28dc712008-02-24 20:03:42 +01001004 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_4) },
1005 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_5) },
Seth Heasleycb04e952010-10-04 13:27:14 -07001006 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_5_3400_SERIES_SMBUS) },
1007 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_COUGARPOINT_SMBUS) },
Seth Heasleye30d9852010-10-31 21:06:59 +01001008 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS) },
David Woodhouse55fee8d2010-10-31 21:07:00 +01001009 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF0) },
1010 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF1) },
1011 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF2) },
Seth Heasley662cda82011-03-20 14:50:53 +01001012 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_DH89XXCC_SMBUS) },
Seth Heasley6e2a8512011-05-24 20:58:49 +02001013 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PANTHERPOINT_SMBUS) },
Seth Heasley062737f2012-03-26 21:47:19 +02001014 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LYNXPOINT_SMBUS) },
James Ralston4a8f1dd2012-09-10 10:14:02 +02001015 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_SMBUS) },
Seth Heasleyc2db409c2013-01-30 15:25:32 +00001016 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_AVOTON_SMBUS) },
James Ralstona3fc0ff2013-02-14 09:15:33 +00001017 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS) },
1018 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS0) },
1019 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS1) },
1020 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS2) },
Seth Heasleyf39901c2013-06-19 16:59:57 -07001021 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_COLETOCREEK_SMBUS) },
Jean Delvareb299de82014-07-17 15:04:41 +02001022 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_WILDCATPOINT_SMBUS) },
James Ralstonafc65922013-11-04 09:29:48 -08001023 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_WILDCATPOINT_LP_SMBUS) },
Chew, Kean ho1b31e9b2014-03-01 00:03:56 +08001024 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BAYTRAIL_SMBUS) },
Alan Cox39e8e302014-08-19 17:37:28 +03001025 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BRASWELL_SMBUS) },
james.d.ralston@intel.com3e27a842014-10-13 15:20:24 -07001026 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_SMBUS) },
Devin Ryles3eee17992014-11-05 16:30:03 -05001027 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_SMBUS) },
Mika Westerberg84d7f2e2015-10-13 15:41:39 +03001028 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_DNV_SMBUS) },
Jarkko Nikuladd77f422015-10-22 17:16:58 +03001029 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BROXTON_SMBUS) },
Alexandra Yatescdc5a312015-11-05 11:40:25 -08001030 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LEWISBURG_SMBUS) },
1031 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LEWISBURG_SSKU_SMBUS) },
Andy Shevchenko31158762016-09-23 11:56:01 +03001032 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_KABYLAKE_PCH_H_SMBUS) },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001033 { 0, }
1034};
1035
Ivo Manca3fb21c62010-05-21 18:40:55 +02001036MODULE_DEVICE_TABLE(pci, i801_ids);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001037
Jean Delvare8eacfce2011-05-24 20:58:49 +02001038#if defined CONFIG_X86 && defined CONFIG_DMI
Jean Delvare1561bfe2009-01-07 14:29:17 +01001039static unsigned char apanel_addr;
1040
1041/* Scan the system ROM for the signature "FJKEYINF" */
1042static __init const void __iomem *bios_signature(const void __iomem *bios)
1043{
1044 ssize_t offset;
1045 const unsigned char signature[] = "FJKEYINF";
1046
1047 for (offset = 0; offset < 0x10000; offset += 0x10) {
1048 if (check_signature(bios + offset, signature,
1049 sizeof(signature)-1))
1050 return bios + offset;
1051 }
1052 return NULL;
1053}
1054
1055static void __init input_apanel_init(void)
1056{
1057 void __iomem *bios;
1058 const void __iomem *p;
1059
1060 bios = ioremap(0xF0000, 0x10000); /* Can't fail */
1061 p = bios_signature(bios);
1062 if (p) {
1063 /* just use the first address */
1064 apanel_addr = readb(p + 8 + 3) >> 1;
1065 }
1066 iounmap(bios);
1067}
Jean Delvare1561bfe2009-01-07 14:29:17 +01001068
Hans de Goedefa5bfab2009-03-30 21:46:44 +02001069struct dmi_onboard_device_info {
1070 const char *name;
1071 u8 type;
1072 unsigned short i2c_addr;
1073 const char *i2c_type;
1074};
1075
Bill Pemberton0b255e92012-11-27 15:59:38 -05001076static const struct dmi_onboard_device_info dmi_devices[] = {
Hans de Goedefa5bfab2009-03-30 21:46:44 +02001077 { "Syleus", DMI_DEV_TYPE_OTHER, 0x73, "fscsyl" },
1078 { "Hermes", DMI_DEV_TYPE_OTHER, 0x73, "fscher" },
1079 { "Hades", DMI_DEV_TYPE_OTHER, 0x73, "fschds" },
1080};
1081
Bill Pemberton0b255e92012-11-27 15:59:38 -05001082static void dmi_check_onboard_device(u8 type, const char *name,
1083 struct i2c_adapter *adap)
Hans de Goedefa5bfab2009-03-30 21:46:44 +02001084{
1085 int i;
1086 struct i2c_board_info info;
1087
1088 for (i = 0; i < ARRAY_SIZE(dmi_devices); i++) {
1089 /* & ~0x80, ignore enabled/disabled bit */
1090 if ((type & ~0x80) != dmi_devices[i].type)
1091 continue;
Jean Delvarefaabd472010-07-09 16:22:51 +02001092 if (strcasecmp(name, dmi_devices[i].name))
Hans de Goedefa5bfab2009-03-30 21:46:44 +02001093 continue;
1094
1095 memset(&info, 0, sizeof(struct i2c_board_info));
1096 info.addr = dmi_devices[i].i2c_addr;
1097 strlcpy(info.type, dmi_devices[i].i2c_type, I2C_NAME_SIZE);
1098 i2c_new_device(adap, &info);
1099 break;
1100 }
1101}
1102
1103/* We use our own function to check for onboard devices instead of
1104 dmi_find_device() as some buggy BIOS's have the devices we are interested
1105 in marked as disabled */
Bill Pemberton0b255e92012-11-27 15:59:38 -05001106static void dmi_check_onboard_devices(const struct dmi_header *dm, void *adap)
Hans de Goedefa5bfab2009-03-30 21:46:44 +02001107{
1108 int i, count;
1109
1110 if (dm->type != 10)
1111 return;
1112
1113 count = (dm->length - sizeof(struct dmi_header)) / 2;
1114 for (i = 0; i < count; i++) {
1115 const u8 *d = (char *)(dm + 1) + (i * 2);
1116 const char *name = ((char *) dm) + dm->length;
1117 u8 type = d[0];
1118 u8 s = d[1];
1119
1120 if (!s)
1121 continue;
1122 s--;
1123 while (s > 0 && name[0]) {
1124 name += strlen(name) + 1;
1125 s--;
1126 }
1127 if (name[0] == 0) /* Bogus string reference */
1128 continue;
1129
1130 dmi_check_onboard_device(type, name, adap);
1131 }
1132}
Hans de Goedefa5bfab2009-03-30 21:46:44 +02001133
Jean Delvaree7198fb2011-05-24 20:58:49 +02001134/* Register optional slaves */
Bill Pemberton0b255e92012-11-27 15:59:38 -05001135static void i801_probe_optional_slaves(struct i801_priv *priv)
Jean Delvaree7198fb2011-05-24 20:58:49 +02001136{
1137 /* Only register slaves on main SMBus channel */
1138 if (priv->features & FEATURE_IDF)
1139 return;
1140
Jean Delvaree7198fb2011-05-24 20:58:49 +02001141 if (apanel_addr) {
1142 struct i2c_board_info info;
1143
1144 memset(&info, 0, sizeof(struct i2c_board_info));
1145 info.addr = apanel_addr;
1146 strlcpy(info.type, "fujitsu_apanel", I2C_NAME_SIZE);
1147 i2c_new_device(&priv->adapter, &info);
1148 }
Jean Delvare8eacfce2011-05-24 20:58:49 +02001149
Jean Delvaree7198fb2011-05-24 20:58:49 +02001150 if (dmi_name_in_vendors("FUJITSU"))
1151 dmi_walk(dmi_check_onboard_devices, &priv->adapter);
Jean Delvaree7198fb2011-05-24 20:58:49 +02001152}
Jean Delvare8eacfce2011-05-24 20:58:49 +02001153#else
1154static void __init input_apanel_init(void) {}
Bill Pemberton0b255e92012-11-27 15:59:38 -05001155static void i801_probe_optional_slaves(struct i801_priv *priv) {}
Jean Delvare8eacfce2011-05-24 20:58:49 +02001156#endif /* CONFIG_X86 && CONFIG_DMI */
Jean Delvaree7198fb2011-05-24 20:58:49 +02001157
Javier Martinez Canillas175c7082016-07-21 12:11:01 -04001158#if IS_ENABLED(CONFIG_I2C_MUX_GPIO) && defined CONFIG_DMI
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001159static struct i801_mux_config i801_mux_config_asus_z8_d12 = {
1160 .gpio_chip = "gpio_ich",
1161 .values = { 0x02, 0x03 },
1162 .n_values = 2,
1163 .classes = { I2C_CLASS_SPD, I2C_CLASS_SPD },
1164 .gpios = { 52, 53 },
1165 .n_gpios = 2,
1166};
1167
1168static struct i801_mux_config i801_mux_config_asus_z8_d18 = {
1169 .gpio_chip = "gpio_ich",
1170 .values = { 0x02, 0x03, 0x01 },
1171 .n_values = 3,
1172 .classes = { I2C_CLASS_SPD, I2C_CLASS_SPD, I2C_CLASS_SPD },
1173 .gpios = { 52, 53 },
1174 .n_gpios = 2,
1175};
1176
Bill Pemberton0b255e92012-11-27 15:59:38 -05001177static const struct dmi_system_id mux_dmi_table[] = {
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001178 {
1179 .matches = {
1180 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
1181 DMI_MATCH(DMI_BOARD_NAME, "Z8NA-D6(C)"),
1182 },
1183 .driver_data = &i801_mux_config_asus_z8_d12,
1184 },
1185 {
1186 .matches = {
1187 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
1188 DMI_MATCH(DMI_BOARD_NAME, "Z8P(N)E-D12(X)"),
1189 },
1190 .driver_data = &i801_mux_config_asus_z8_d12,
1191 },
1192 {
1193 .matches = {
1194 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
1195 DMI_MATCH(DMI_BOARD_NAME, "Z8NH-D12"),
1196 },
1197 .driver_data = &i801_mux_config_asus_z8_d12,
1198 },
1199 {
1200 .matches = {
1201 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
1202 DMI_MATCH(DMI_BOARD_NAME, "Z8PH-D12/IFB"),
1203 },
1204 .driver_data = &i801_mux_config_asus_z8_d12,
1205 },
1206 {
1207 .matches = {
1208 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
1209 DMI_MATCH(DMI_BOARD_NAME, "Z8NR-D12"),
1210 },
1211 .driver_data = &i801_mux_config_asus_z8_d12,
1212 },
1213 {
1214 .matches = {
1215 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
1216 DMI_MATCH(DMI_BOARD_NAME, "Z8P(N)H-D12"),
1217 },
1218 .driver_data = &i801_mux_config_asus_z8_d12,
1219 },
1220 {
1221 .matches = {
1222 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
1223 DMI_MATCH(DMI_BOARD_NAME, "Z8PG-D18"),
1224 },
1225 .driver_data = &i801_mux_config_asus_z8_d18,
1226 },
1227 {
1228 .matches = {
1229 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
1230 DMI_MATCH(DMI_BOARD_NAME, "Z8PE-D18"),
1231 },
1232 .driver_data = &i801_mux_config_asus_z8_d18,
1233 },
1234 {
1235 .matches = {
1236 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
1237 DMI_MATCH(DMI_BOARD_NAME, "Z8PS-D12"),
1238 },
1239 .driver_data = &i801_mux_config_asus_z8_d12,
1240 },
1241 { }
1242};
1243
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001244/* Setup multiplexing if needed */
Bill Pemberton0b255e92012-11-27 15:59:38 -05001245static int i801_add_mux(struct i801_priv *priv)
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001246{
1247 struct device *dev = &priv->adapter.dev;
1248 const struct i801_mux_config *mux_config;
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001249 struct i2c_mux_gpio_platform_data gpio_data;
Jean Delvaref82b8622012-10-05 22:23:54 +02001250 int err;
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001251
1252 if (!priv->mux_drvdata)
1253 return 0;
1254 mux_config = priv->mux_drvdata;
1255
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001256 /* Prepare the platform data */
1257 memset(&gpio_data, 0, sizeof(struct i2c_mux_gpio_platform_data));
1258 gpio_data.parent = priv->adapter.nr;
1259 gpio_data.values = mux_config->values;
1260 gpio_data.n_values = mux_config->n_values;
1261 gpio_data.classes = mux_config->classes;
Jean Delvaref82b8622012-10-05 22:23:54 +02001262 gpio_data.gpio_chip = mux_config->gpio_chip;
1263 gpio_data.gpios = mux_config->gpios;
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001264 gpio_data.n_gpios = mux_config->n_gpios;
1265 gpio_data.idle = I2C_MUX_GPIO_NO_IDLE;
1266
1267 /* Register the mux device */
1268 priv->mux_pdev = platform_device_register_data(dev, "i2c-mux-gpio",
Jean Delvaref82b8622012-10-05 22:23:54 +02001269 PLATFORM_DEVID_AUTO, &gpio_data,
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001270 sizeof(struct i2c_mux_gpio_platform_data));
1271 if (IS_ERR(priv->mux_pdev)) {
1272 err = PTR_ERR(priv->mux_pdev);
1273 priv->mux_pdev = NULL;
1274 dev_err(dev, "Failed to register i2c-mux-gpio device\n");
1275 return err;
1276 }
1277
1278 return 0;
1279}
1280
Bill Pemberton0b255e92012-11-27 15:59:38 -05001281static void i801_del_mux(struct i801_priv *priv)
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001282{
1283 if (priv->mux_pdev)
1284 platform_device_unregister(priv->mux_pdev);
1285}
1286
Bill Pemberton0b255e92012-11-27 15:59:38 -05001287static unsigned int i801_get_adapter_class(struct i801_priv *priv)
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001288{
1289 const struct dmi_system_id *id;
1290 const struct i801_mux_config *mux_config;
1291 unsigned int class = I2C_CLASS_HWMON | I2C_CLASS_SPD;
1292 int i;
1293
1294 id = dmi_first_match(mux_dmi_table);
1295 if (id) {
Jean Delvare28901f52012-10-28 21:37:01 +01001296 /* Remove branch classes from trunk */
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001297 mux_config = id->driver_data;
1298 for (i = 0; i < mux_config->n_values; i++)
1299 class &= ~mux_config->classes[i];
1300
1301 /* Remember for later */
1302 priv->mux_drvdata = mux_config;
1303 }
1304
1305 return class;
1306}
1307#else
1308static inline int i801_add_mux(struct i801_priv *priv) { return 0; }
1309static inline void i801_del_mux(struct i801_priv *priv) { }
1310
1311static inline unsigned int i801_get_adapter_class(struct i801_priv *priv)
1312{
1313 return I2C_CLASS_HWMON | I2C_CLASS_SPD;
1314}
1315#endif
1316
Mika Westerberg94246932015-08-06 13:46:25 +01001317static const struct itco_wdt_platform_data tco_platform_data = {
1318 .name = "Intel PCH",
1319 .version = 4,
1320};
1321
1322static DEFINE_SPINLOCK(p2sb_spinlock);
1323
1324static void i801_add_tco(struct i801_priv *priv)
1325{
1326 struct pci_dev *pci_dev = priv->pci_dev;
1327 struct resource tco_res[3], *res;
1328 struct platform_device *pdev;
1329 unsigned int devfn;
1330 u32 tco_base, tco_ctl;
1331 u32 base_addr, ctrl_val;
1332 u64 base64_addr;
1333
1334 if (!(priv->features & FEATURE_TCO))
1335 return;
1336
1337 pci_read_config_dword(pci_dev, TCOBASE, &tco_base);
1338 pci_read_config_dword(pci_dev, TCOCTL, &tco_ctl);
1339 if (!(tco_ctl & TCOCTL_EN))
1340 return;
1341
1342 memset(tco_res, 0, sizeof(tco_res));
1343
1344 res = &tco_res[ICH_RES_IO_TCO];
1345 res->start = tco_base & ~1;
1346 res->end = res->start + 32 - 1;
1347 res->flags = IORESOURCE_IO;
1348
1349 /*
1350 * Power Management registers.
1351 */
1352 devfn = PCI_DEVFN(PCI_SLOT(pci_dev->devfn), 2);
1353 pci_bus_read_config_dword(pci_dev->bus, devfn, ACPIBASE, &base_addr);
1354
1355 res = &tco_res[ICH_RES_IO_SMI];
1356 res->start = (base_addr & ~1) + ACPIBASE_SMI_OFF;
1357 res->end = res->start + 3;
1358 res->flags = IORESOURCE_IO;
1359
1360 /*
1361 * Enable the ACPI I/O space.
1362 */
1363 pci_bus_read_config_dword(pci_dev->bus, devfn, ACPICTRL, &ctrl_val);
1364 ctrl_val |= ACPICTRL_EN;
1365 pci_bus_write_config_dword(pci_dev->bus, devfn, ACPICTRL, ctrl_val);
1366
1367 /*
1368 * We must access the NO_REBOOT bit over the Primary to Sideband
1369 * bridge (P2SB). The BIOS prevents the P2SB device from being
1370 * enumerated by the PCI subsystem, so we need to unhide/hide it
1371 * to lookup the P2SB BAR.
1372 */
1373 spin_lock(&p2sb_spinlock);
1374
1375 devfn = PCI_DEVFN(PCI_SLOT(pci_dev->devfn), 1);
1376
1377 /* Unhide the P2SB device */
1378 pci_bus_write_config_byte(pci_dev->bus, devfn, 0xe1, 0x0);
1379
1380 pci_bus_read_config_dword(pci_dev->bus, devfn, SBREG_BAR, &base_addr);
1381 base64_addr = base_addr & 0xfffffff0;
1382
1383 pci_bus_read_config_dword(pci_dev->bus, devfn, SBREG_BAR + 0x4, &base_addr);
1384 base64_addr |= (u64)base_addr << 32;
1385
1386 /* Hide the P2SB device */
1387 pci_bus_write_config_byte(pci_dev->bus, devfn, 0xe1, 0x1);
1388 spin_unlock(&p2sb_spinlock);
1389
1390 res = &tco_res[ICH_RES_MEM_OFF];
Felipe Balbi0894c652018-09-03 11:24:57 +03001391 if (pci_dev->device == PCI_DEVICE_ID_INTEL_DNV_SMBUS)
1392 res->start = (resource_size_t)base64_addr + SBREG_SMBCTRL_DNV;
1393 else
1394 res->start = (resource_size_t)base64_addr + SBREG_SMBCTRL;
1395
Mika Westerberg94246932015-08-06 13:46:25 +01001396 res->end = res->start + 3;
1397 res->flags = IORESOURCE_MEM;
1398
1399 pdev = platform_device_register_resndata(&pci_dev->dev, "iTCO_wdt", -1,
1400 tco_res, 3, &tco_platform_data,
1401 sizeof(tco_platform_data));
1402 if (IS_ERR(pdev)) {
1403 dev_warn(&pci_dev->dev, "failed to create iTCO device\n");
1404 return;
1405 }
1406
1407 priv->tco_pdev = pdev;
1408}
1409
Mika Westerberga7ae8192016-06-09 16:56:28 +03001410#ifdef CONFIG_ACPI
Mika Westerberg563f2d02018-08-30 11:50:13 +03001411static bool i801_acpi_is_smbus_ioport(const struct i801_priv *priv,
1412 acpi_physical_address address)
1413{
1414 return address >= priv->smba &&
1415 address <= pci_resource_end(priv->pci_dev, SMBBAR);
1416}
1417
Mika Westerberga7ae8192016-06-09 16:56:28 +03001418static acpi_status
1419i801_acpi_io_handler(u32 function, acpi_physical_address address, u32 bits,
1420 u64 *value, void *handler_context, void *region_context)
1421{
1422 struct i801_priv *priv = handler_context;
1423 struct pci_dev *pdev = priv->pci_dev;
1424 acpi_status status;
1425
1426 /*
1427 * Once BIOS AML code touches the OpRegion we warn and inhibit any
1428 * further access from the driver itself. This device is now owned
1429 * by the system firmware.
1430 */
1431 mutex_lock(&priv->acpi_lock);
1432
Mika Westerberg563f2d02018-08-30 11:50:13 +03001433 if (!priv->acpi_reserved && i801_acpi_is_smbus_ioport(priv, address)) {
Mika Westerberga7ae8192016-06-09 16:56:28 +03001434 priv->acpi_reserved = true;
1435
1436 dev_warn(&pdev->dev, "BIOS is accessing SMBus registers\n");
1437 dev_warn(&pdev->dev, "Driver SMBus register access inhibited\n");
1438
1439 /*
1440 * BIOS is accessing the host controller so prevent it from
1441 * suspending automatically from now on.
1442 */
1443 pm_runtime_get_sync(&pdev->dev);
1444 }
1445
1446 if ((function & ACPI_IO_MASK) == ACPI_READ)
1447 status = acpi_os_read_port(address, (u32 *)value, bits);
1448 else
1449 status = acpi_os_write_port(address, (u32)*value, bits);
1450
1451 mutex_unlock(&priv->acpi_lock);
1452
1453 return status;
1454}
1455
1456static int i801_acpi_probe(struct i801_priv *priv)
1457{
1458 struct acpi_device *adev;
1459 acpi_status status;
1460
1461 adev = ACPI_COMPANION(&priv->pci_dev->dev);
1462 if (adev) {
1463 status = acpi_install_address_space_handler(adev->handle,
1464 ACPI_ADR_SPACE_SYSTEM_IO, i801_acpi_io_handler,
1465 NULL, priv);
1466 if (ACPI_SUCCESS(status))
1467 return 0;
1468 }
1469
1470 return acpi_check_resource_conflict(&priv->pci_dev->resource[SMBBAR]);
1471}
1472
1473static void i801_acpi_remove(struct i801_priv *priv)
1474{
1475 struct acpi_device *adev;
1476
1477 adev = ACPI_COMPANION(&priv->pci_dev->dev);
1478 if (!adev)
1479 return;
1480
1481 acpi_remove_address_space_handler(adev->handle,
1482 ACPI_ADR_SPACE_SYSTEM_IO, i801_acpi_io_handler);
1483
1484 mutex_lock(&priv->acpi_lock);
1485 if (priv->acpi_reserved)
1486 pm_runtime_put(&priv->pci_dev->dev);
1487 mutex_unlock(&priv->acpi_lock);
1488}
1489#else
1490static inline int i801_acpi_probe(struct i801_priv *priv) { return 0; }
1491static inline void i801_acpi_remove(struct i801_priv *priv) { }
1492#endif
1493
Bill Pemberton0b255e92012-11-27 15:59:38 -05001494static int i801_probe(struct pci_dev *dev, const struct pci_device_id *id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001495{
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001496 unsigned char temp;
Jean Delvareadff6872010-05-21 18:40:54 +02001497 int err, i;
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001498 struct i801_priv *priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001499
Jarkko Nikula1621c592015-02-13 15:52:23 +02001500 priv = devm_kzalloc(&dev->dev, sizeof(*priv), GFP_KERNEL);
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001501 if (!priv)
1502 return -ENOMEM;
1503
1504 i2c_set_adapdata(&priv->adapter, priv);
1505 priv->adapter.owner = THIS_MODULE;
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001506 priv->adapter.class = i801_get_adapter_class(priv);
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001507 priv->adapter.algo = &smbus_algorithm;
Dustin Byford8eb5c872015-10-23 12:27:07 -07001508 priv->adapter.dev.parent = &dev->dev;
1509 ACPI_COMPANION_SET(&priv->adapter.dev, ACPI_COMPANION(&dev->dev));
1510 priv->adapter.retries = 3;
Mika Westerberga7ae8192016-06-09 16:56:28 +03001511 mutex_init(&priv->acpi_lock);
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001512
1513 priv->pci_dev = dev;
Jean Delvare250d1bd2006-12-10 21:21:33 +01001514 switch (dev->device) {
Mika Westerberg94246932015-08-06 13:46:25 +01001515 case PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_SMBUS:
1516 case PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_SMBUS:
Alexandra Yates1a1503c2016-02-17 18:21:21 -08001517 case PCI_DEVICE_ID_INTEL_LEWISBURG_SMBUS:
1518 case PCI_DEVICE_ID_INTEL_LEWISBURG_SSKU_SMBUS:
Mika Westerberg84d7f2e2015-10-13 15:41:39 +03001519 case PCI_DEVICE_ID_INTEL_DNV_SMBUS:
Andy Shevchenko31158762016-09-23 11:56:01 +03001520 case PCI_DEVICE_ID_INTEL_KABYLAKE_PCH_H_SMBUS:
Mika Westerberg94246932015-08-06 13:46:25 +01001521 priv->features |= FEATURE_I2C_BLOCK_READ;
1522 priv->features |= FEATURE_IRQ;
1523 priv->features |= FEATURE_SMBUS_PEC;
1524 priv->features |= FEATURE_BLOCK_BUFFER;
Mika Westerberg1f6dbb02016-09-20 15:30:53 +03001525 /* If we have ACPI based watchdog use that instead */
1526 if (!acpi_has_watchdog())
1527 priv->features |= FEATURE_TCO;
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +02001528 priv->features |= FEATURE_HOST_NOTIFY;
Mika Westerberg94246932015-08-06 13:46:25 +01001529 break;
1530
Jean Delvaree7198fb2011-05-24 20:58:49 +02001531 case PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF0:
1532 case PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF1:
1533 case PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF2:
James Ralstona3fc0ff2013-02-14 09:15:33 +00001534 case PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS0:
1535 case PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS1:
1536 case PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS2:
Jean Delvaree7198fb2011-05-24 20:58:49 +02001537 priv->features |= FEATURE_IDF;
1538 /* fall through */
Jean Delvaree0e8398c2010-05-21 18:40:55 +02001539 default:
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001540 priv->features |= FEATURE_I2C_BLOCK_READ;
Jean Delvare6676a842012-12-16 21:11:55 +01001541 priv->features |= FEATURE_IRQ;
Jean Delvare63420642008-01-27 18:14:50 +01001542 /* fall through */
1543 case PCI_DEVICE_ID_INTEL_82801DB_3:
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001544 priv->features |= FEATURE_SMBUS_PEC;
1545 priv->features |= FEATURE_BLOCK_BUFFER;
Jean Delvaree0e8398c2010-05-21 18:40:55 +02001546 /* fall through */
1547 case PCI_DEVICE_ID_INTEL_82801CA_3:
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +02001548 priv->features |= FEATURE_HOST_NOTIFY;
1549 /* fall through */
Jean Delvaree0e8398c2010-05-21 18:40:55 +02001550 case PCI_DEVICE_ID_INTEL_82801BA_2:
1551 case PCI_DEVICE_ID_INTEL_82801AB_3:
1552 case PCI_DEVICE_ID_INTEL_82801AA_3:
Jean Delvare250d1bd2006-12-10 21:21:33 +01001553 break;
Jean Delvare250d1bd2006-12-10 21:21:33 +01001554 }
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001555
Jean Delvareadff6872010-05-21 18:40:54 +02001556 /* Disable features on user request */
1557 for (i = 0; i < ARRAY_SIZE(i801_feature_names); i++) {
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001558 if (priv->features & disable_features & (1 << i))
Jean Delvareadff6872010-05-21 18:40:54 +02001559 dev_notice(&dev->dev, "%s disabled by user\n",
1560 i801_feature_names[i]);
1561 }
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001562 priv->features &= ~disable_features;
Jean Delvareadff6872010-05-21 18:40:54 +02001563
Jarkko Nikulafef220d2015-02-13 15:52:25 +02001564 err = pcim_enable_device(dev);
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001565 if (err) {
1566 dev_err(&dev->dev, "Failed to enable SMBus PCI device (%d)\n",
1567 err);
Jarkko Nikulafef220d2015-02-13 15:52:25 +02001568 return err;
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001569 }
Jarkko Nikulafef220d2015-02-13 15:52:25 +02001570 pcim_pin_device(dev);
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001571
1572 /* Determine the address of the SMBus area */
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001573 priv->smba = pci_resource_start(dev, SMBBAR);
1574 if (!priv->smba) {
Jarkko Nikula9cbbf3d2015-02-13 15:52:21 +02001575 dev_err(&dev->dev,
1576 "SMBus base address uninitialized, upgrade BIOS\n");
Jarkko Nikulafef220d2015-02-13 15:52:25 +02001577 return -ENODEV;
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001578 }
1579
Mika Westerberga7ae8192016-06-09 16:56:28 +03001580 if (i801_acpi_probe(priv))
Jarkko Nikulafef220d2015-02-13 15:52:25 +02001581 return -ENODEV;
Jean Delvare54fb4a052008-07-14 22:38:33 +02001582
Jarkko Nikulafef220d2015-02-13 15:52:25 +02001583 err = pcim_iomap_regions(dev, 1 << SMBBAR,
1584 dev_driver_string(&dev->dev));
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001585 if (err) {
Jarkko Nikula9cbbf3d2015-02-13 15:52:21 +02001586 dev_err(&dev->dev,
1587 "Failed to request SMBus region 0x%lx-0x%Lx\n",
1588 priv->smba,
Andrew Morton598736c2006-06-30 01:56:20 -07001589 (unsigned long long)pci_resource_end(dev, SMBBAR));
Mika Westerberga7ae8192016-06-09 16:56:28 +03001590 i801_acpi_remove(priv);
Jarkko Nikulafef220d2015-02-13 15:52:25 +02001591 return err;
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001592 }
1593
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001594 pci_read_config_byte(priv->pci_dev, SMBHSTCFG, &temp);
1595 priv->original_hstcfg = temp;
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001596 temp &= ~SMBHSTCFG_I2C_EN; /* SMBus timing */
1597 if (!(temp & SMBHSTCFG_HST_EN)) {
1598 dev_info(&dev->dev, "Enabling SMBus device\n");
1599 temp |= SMBHSTCFG_HST_EN;
1600 }
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001601 pci_write_config_byte(priv->pci_dev, SMBHSTCFG, temp);
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001602
Daniel Kurtz636752b2012-07-24 14:13:58 +02001603 if (temp & SMBHSTCFG_SMB_SMI_EN) {
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001604 dev_dbg(&dev->dev, "SMBus using interrupt SMI#\n");
Daniel Kurtz636752b2012-07-24 14:13:58 +02001605 /* Disable SMBus interrupt feature if SMBus using SMI# */
1606 priv->features &= ~FEATURE_IRQ;
Daniel Kurtz636752b2012-07-24 14:13:58 +02001607 }
Jean Delvareba9ad2a2016-10-11 13:13:27 +02001608 if (temp & SMBHSTCFG_SPD_WD)
1609 dev_info(&dev->dev, "SPD Write Disable is set\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001610
Jean Delvarea0921b62008-01-27 18:14:50 +01001611 /* Clear special mode bits */
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001612 if (priv->features & (FEATURE_SMBUS_PEC | FEATURE_BLOCK_BUFFER))
1613 outb_p(inb_p(SMBAUXCTL(priv)) &
1614 ~(SMBAUXCTL_CRC | SMBAUXCTL_E32B), SMBAUXCTL(priv));
Jean Delvarea0921b62008-01-27 18:14:50 +01001615
Jean Delvare53defab2018-04-11 18:03:31 +02001616 /* Remember original Host Notify setting */
1617 if (priv->features & FEATURE_HOST_NOTIFY)
1618 priv->original_slvcmd = inb_p(SMBSLVCMD(priv));
1619
Jean Delvareb3b8df92014-11-12 10:20:40 +01001620 /* Default timeout in interrupt mode: 200 ms */
1621 priv->adapter.timeout = HZ / 5;
1622
Hans de Goede53cf83b2017-11-22 12:28:17 +01001623 if (dev->irq == IRQ_NOTCONNECTED)
1624 priv->features &= ~FEATURE_IRQ;
1625
Daniel Kurtz636752b2012-07-24 14:13:58 +02001626 if (priv->features & FEATURE_IRQ) {
Jean Delvareaeb8a3d2014-11-12 10:25:37 +01001627 u16 pcictl, pcists;
1628
1629 /* Complain if an interrupt is already pending */
1630 pci_read_config_word(priv->pci_dev, SMBPCISTS, &pcists);
1631 if (pcists & SMBPCISTS_INTS)
1632 dev_warn(&dev->dev, "An interrupt is pending!\n");
1633
1634 /* Check if interrupts have been disabled */
1635 pci_read_config_word(priv->pci_dev, SMBPCICTL, &pcictl);
1636 if (pcictl & SMBPCICTL_INTDIS) {
1637 dev_info(&dev->dev, "Interrupts are disabled\n");
1638 priv->features &= ~FEATURE_IRQ;
1639 }
1640 }
1641
1642 if (priv->features & FEATURE_IRQ) {
Daniel Kurtz636752b2012-07-24 14:13:58 +02001643 init_waitqueue_head(&priv->waitq);
1644
Jarkko Nikula1621c592015-02-13 15:52:23 +02001645 err = devm_request_irq(&dev->dev, dev->irq, i801_isr,
1646 IRQF_SHARED,
1647 dev_driver_string(&dev->dev), priv);
Daniel Kurtz636752b2012-07-24 14:13:58 +02001648 if (err) {
1649 dev_err(&dev->dev, "Failed to allocate irq %d: %d\n",
1650 dev->irq, err);
Jean Delvareae944712014-11-12 10:24:07 +01001651 priv->features &= ~FEATURE_IRQ;
Daniel Kurtz636752b2012-07-24 14:13:58 +02001652 }
1653 }
Jean Delvareae944712014-11-12 10:24:07 +01001654 dev_info(&dev->dev, "SMBus using %s\n",
1655 priv->features & FEATURE_IRQ ? "PCI interrupt" : "polling");
Daniel Kurtz636752b2012-07-24 14:13:58 +02001656
Mika Westerberg94246932015-08-06 13:46:25 +01001657 i801_add_tco(priv);
1658
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001659 snprintf(priv->adapter.name, sizeof(priv->adapter.name),
1660 "SMBus I801 adapter at %04lx", priv->smba);
1661 err = i2c_add_adapter(&priv->adapter);
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001662 if (err) {
Mika Westerberga7ae8192016-06-09 16:56:28 +03001663 i801_acpi_remove(priv);
Jarkko Nikulafef220d2015-02-13 15:52:25 +02001664 return err;
Jean Delvare02dd7ae2006-06-12 21:53:41 +02001665 }
Jean Delvare1561bfe2009-01-07 14:29:17 +01001666
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +02001667 /*
1668 * Enable Host Notify for chips that supports it.
1669 * It is done after i2c_add_adapter() so that we are sure the work queue
1670 * is not used if i2c_add_adapter() fails.
1671 */
1672 err = i801_enable_host_notify(&priv->adapter);
1673 if (err && err != -ENOTSUPP)
1674 dev_warn(&dev->dev, "Unable to enable SMBus Host Notify\n");
1675
Jean Delvaree7198fb2011-05-24 20:58:49 +02001676 i801_probe_optional_slaves(priv);
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001677 /* We ignore errors - multiplexing is optional */
1678 i801_add_mux(priv);
Jean Delvare1561bfe2009-01-07 14:29:17 +01001679
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001680 pci_set_drvdata(dev, priv);
Daniel Kurtz636752b2012-07-24 14:13:58 +02001681
Jarkko Nikulaa7401ca2016-03-10 14:12:22 +02001682 pm_runtime_set_autosuspend_delay(&dev->dev, 1000);
1683 pm_runtime_use_autosuspend(&dev->dev);
1684 pm_runtime_put_autosuspend(&dev->dev);
1685 pm_runtime_allow(&dev->dev);
1686
Daniel Ritzd6fcb3b2006-06-27 18:40:54 +02001687 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001688}
1689
Bill Pemberton0b255e92012-11-27 15:59:38 -05001690static void i801_remove(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001691{
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001692 struct i801_priv *priv = pci_get_drvdata(dev);
1693
Jarkko Nikulaa7401ca2016-03-10 14:12:22 +02001694 pm_runtime_forbid(&dev->dev);
1695 pm_runtime_get_noresume(&dev->dev);
1696
Benjamin Tissoiresfbd45e292016-10-13 14:10:35 +02001697 i801_disable_host_notify(priv);
Jean Delvare3ad7ea12012-10-05 22:23:53 +02001698 i801_del_mux(priv);
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001699 i2c_del_adapter(&priv->adapter);
Mika Westerberga7ae8192016-06-09 16:56:28 +03001700 i801_acpi_remove(priv);
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001701 pci_write_config_byte(dev, SMBHSTCFG, priv->original_hstcfg);
Daniel Kurtz636752b2012-07-24 14:13:58 +02001702
Mika Westerberg94246932015-08-06 13:46:25 +01001703 platform_device_unregister(priv->tco_pdev);
1704
Daniel Ritzd6fcb3b2006-06-27 18:40:54 +02001705 /*
1706 * do not call pci_disable_device(dev) since it can cause hard hangs on
1707 * some systems during power-off (eg. Fujitsu-Siemens Lifebook E8010)
1708 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001709}
1710
Jean Delvarebd8505f2018-04-11 18:05:34 +02001711static void i801_shutdown(struct pci_dev *dev)
1712{
1713 struct i801_priv *priv = pci_get_drvdata(dev);
1714
1715 /* Restore config registers to avoid hard hang on some systems */
1716 i801_disable_host_notify(priv);
1717 pci_write_config_byte(dev, SMBHSTCFG, priv->original_hstcfg);
1718}
1719
Jean Delvarea5aaea32007-03-22 19:49:01 +01001720#ifdef CONFIG_PM
Jarkko Nikula2ee73c42016-03-10 14:12:21 +02001721static int i801_suspend(struct device *dev)
Jean Delvarea5aaea32007-03-22 19:49:01 +01001722{
Jarkko Nikula2ee73c42016-03-10 14:12:21 +02001723 struct pci_dev *pci_dev = to_pci_dev(dev);
1724 struct i801_priv *priv = pci_get_drvdata(pci_dev);
David Woodhouse0cd96eb2010-10-31 21:06:59 +01001725
Jarkko Nikula2ee73c42016-03-10 14:12:21 +02001726 pci_write_config_byte(pci_dev, SMBHSTCFG, priv->original_hstcfg);
Jean Delvarea5aaea32007-03-22 19:49:01 +01001727 return 0;
1728}
1729
Jarkko Nikula2ee73c42016-03-10 14:12:21 +02001730static int i801_resume(struct device *dev)
Jean Delvarea5aaea32007-03-22 19:49:01 +01001731{
Benjamin Tissoires7b0ed332016-06-24 16:39:49 +02001732 struct pci_dev *pci_dev = to_pci_dev(dev);
1733 struct i801_priv *priv = pci_get_drvdata(pci_dev);
1734 int err;
1735
1736 err = i801_enable_host_notify(&priv->adapter);
1737 if (err && err != -ENOTSUPP)
1738 dev_warn(dev, "Unable to enable SMBus Host Notify\n");
1739
Jarkko Nikulaf85da3f2015-02-13 15:52:24 +02001740 return 0;
Jean Delvarea5aaea32007-03-22 19:49:01 +01001741}
Jean Delvarea5aaea32007-03-22 19:49:01 +01001742#endif
1743
Jarkko Nikula2ee73c42016-03-10 14:12:21 +02001744static UNIVERSAL_DEV_PM_OPS(i801_pm_ops, i801_suspend,
1745 i801_resume, NULL);
1746
Linus Torvalds1da177e2005-04-16 15:20:36 -07001747static struct pci_driver i801_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001748 .name = "i801_smbus",
1749 .id_table = i801_ids,
1750 .probe = i801_probe,
Bill Pemberton0b255e92012-11-27 15:59:38 -05001751 .remove = i801_remove,
Jean Delvarebd8505f2018-04-11 18:05:34 +02001752 .shutdown = i801_shutdown,
Jarkko Nikula2ee73c42016-03-10 14:12:21 +02001753 .driver = {
1754 .pm = &i801_pm_ops,
1755 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001756};
1757
1758static int __init i2c_i801_init(void)
1759{
Jean Delvare6aa14642011-05-24 20:58:49 +02001760 if (dmi_name_in_vendors("FUJITSU"))
1761 input_apanel_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001762 return pci_register_driver(&i801_driver);
1763}
1764
1765static void __exit i2c_i801_exit(void)
1766{
1767 pci_unregister_driver(&i801_driver);
1768}
1769
Jean Delvare7c81c602014-01-29 20:40:08 +01001770MODULE_AUTHOR("Mark D. Studebaker <mdsxyz123@yahoo.com>, Jean Delvare <jdelvare@suse.de>");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001771MODULE_DESCRIPTION("I801 SMBus driver");
1772MODULE_LICENSE("GPL");
1773
1774module_init(i2c_i801_init);
1775module_exit(i2c_i801_exit);