blob: 5c9dea7a40bcc9c363ef7d78179428b3368bdfcd [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Tzachi Perelsteina0832792007-11-12 19:38:51 +02002 * Driver for the i2c controller on the Marvell line of host bridges
3 * (e.g, gt642[46]0, mv643[46]0, mv644[46]0, and Orion SoC family).
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 *
5 * Author: Mark A. Greer <mgreer@mvista.com>
6 *
7 * 2005 (c) MontaVista, Software, Inc. This file is licensed under
8 * the terms of the GNU General Public License version 2. This program
9 * is licensed "as is" without any warranty of any kind, whether express
10 * or implied.
11 */
12#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090013#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/module.h>
15#include <linux/spinlock.h>
16#include <linux/i2c.h>
17#include <linux/interrupt.h>
Tzachi Perelsteina0832792007-11-12 19:38:51 +020018#include <linux/mv643xx_i2c.h>
Russell Kingd052d1b2005-10-29 19:07:23 +010019#include <linux/platform_device.h>
Maxime Ripard370136b2014-03-04 17:28:37 +010020#include <linux/reset.h>
H Hartley Sweeten21782182010-05-21 18:41:01 +020021#include <linux/io.h>
Andrew Lunnb61d1572012-07-22 12:51:35 +020022#include <linux/of.h>
Maxime Ripard004e8ed2013-06-12 18:53:31 +020023#include <linux/of_device.h>
Andrew Lunnb61d1572012-07-22 12:51:35 +020024#include <linux/of_irq.h>
Andrew Lunnb61d1572012-07-22 12:51:35 +020025#include <linux/clk.h>
26#include <linux/err.h>
Gregory CLEMENTc1d15b62013-08-22 16:19:06 +020027#include <linux/delay.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Maxime Ripard683e69b2013-06-12 18:53:30 +020029#define MV64XXX_I2C_ADDR_ADDR(val) ((val & 0x7f) << 1)
30#define MV64XXX_I2C_BAUD_DIV_N(val) (val & 0x7)
31#define MV64XXX_I2C_BAUD_DIV_M(val) ((val & 0xf) << 3)
32
Thomas Petazzoni12598692014-12-11 17:33:45 +010033#define MV64XXX_I2C_REG_CONTROL_ACK BIT(2)
34#define MV64XXX_I2C_REG_CONTROL_IFLG BIT(3)
35#define MV64XXX_I2C_REG_CONTROL_STOP BIT(4)
36#define MV64XXX_I2C_REG_CONTROL_START BIT(5)
37#define MV64XXX_I2C_REG_CONTROL_TWSIEN BIT(6)
38#define MV64XXX_I2C_REG_CONTROL_INTEN BIT(7)
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
40/* Ctlr status values */
41#define MV64XXX_I2C_STATUS_BUS_ERR 0x00
42#define MV64XXX_I2C_STATUS_MAST_START 0x08
43#define MV64XXX_I2C_STATUS_MAST_REPEAT_START 0x10
44#define MV64XXX_I2C_STATUS_MAST_WR_ADDR_ACK 0x18
45#define MV64XXX_I2C_STATUS_MAST_WR_ADDR_NO_ACK 0x20
46#define MV64XXX_I2C_STATUS_MAST_WR_ACK 0x28
47#define MV64XXX_I2C_STATUS_MAST_WR_NO_ACK 0x30
48#define MV64XXX_I2C_STATUS_MAST_LOST_ARB 0x38
49#define MV64XXX_I2C_STATUS_MAST_RD_ADDR_ACK 0x40
50#define MV64XXX_I2C_STATUS_MAST_RD_ADDR_NO_ACK 0x48
51#define MV64XXX_I2C_STATUS_MAST_RD_DATA_ACK 0x50
52#define MV64XXX_I2C_STATUS_MAST_RD_DATA_NO_ACK 0x58
53#define MV64XXX_I2C_STATUS_MAST_WR_ADDR_2_ACK 0xd0
54#define MV64XXX_I2C_STATUS_MAST_WR_ADDR_2_NO_ACK 0xd8
55#define MV64XXX_I2C_STATUS_MAST_RD_ADDR_2_ACK 0xe0
56#define MV64XXX_I2C_STATUS_MAST_RD_ADDR_2_NO_ACK 0xe8
57#define MV64XXX_I2C_STATUS_NO_STATUS 0xf8
58
Gregory CLEMENT930ab3d2013-08-22 16:19:05 +020059/* Register defines (I2C bridge) */
60#define MV64XXX_I2C_REG_TX_DATA_LO 0xc0
61#define MV64XXX_I2C_REG_TX_DATA_HI 0xc4
62#define MV64XXX_I2C_REG_RX_DATA_LO 0xc8
63#define MV64XXX_I2C_REG_RX_DATA_HI 0xcc
64#define MV64XXX_I2C_REG_BRIDGE_CONTROL 0xd0
65#define MV64XXX_I2C_REG_BRIDGE_STATUS 0xd4
66#define MV64XXX_I2C_REG_BRIDGE_INTR_CAUSE 0xd8
67#define MV64XXX_I2C_REG_BRIDGE_INTR_MASK 0xdC
68#define MV64XXX_I2C_REG_BRIDGE_TIMING 0xe0
69
70/* Bridge Control values */
Thomas Petazzoni12598692014-12-11 17:33:45 +010071#define MV64XXX_I2C_BRIDGE_CONTROL_WR BIT(0)
72#define MV64XXX_I2C_BRIDGE_CONTROL_RD BIT(1)
Gregory CLEMENT930ab3d2013-08-22 16:19:05 +020073#define MV64XXX_I2C_BRIDGE_CONTROL_ADDR_SHIFT 2
Thomas Petazzoni12598692014-12-11 17:33:45 +010074#define MV64XXX_I2C_BRIDGE_CONTROL_ADDR_EXT BIT(12)
Gregory CLEMENT930ab3d2013-08-22 16:19:05 +020075#define MV64XXX_I2C_BRIDGE_CONTROL_TX_SIZE_SHIFT 13
76#define MV64XXX_I2C_BRIDGE_CONTROL_RX_SIZE_SHIFT 16
Thomas Petazzoni12598692014-12-11 17:33:45 +010077#define MV64XXX_I2C_BRIDGE_CONTROL_ENABLE BIT(19)
Thomas Petazzoni00d86892014-12-11 17:33:46 +010078#define MV64XXX_I2C_BRIDGE_CONTROL_REPEATED_START BIT(20)
Gregory CLEMENT930ab3d2013-08-22 16:19:05 +020079
80/* Bridge Status values */
Thomas Petazzoni12598692014-12-11 17:33:45 +010081#define MV64XXX_I2C_BRIDGE_STATUS_ERROR BIT(0)
Gregory CLEMENT930ab3d2013-08-22 16:19:05 +020082
Linus Torvalds1da177e2005-04-16 15:20:36 -070083/* Driver states */
84enum {
85 MV64XXX_I2C_STATE_INVALID,
86 MV64XXX_I2C_STATE_IDLE,
87 MV64XXX_I2C_STATE_WAITING_FOR_START_COND,
Rodolfo Giomettieda6bee2010-11-26 17:06:56 +010088 MV64XXX_I2C_STATE_WAITING_FOR_RESTART,
Linus Torvalds1da177e2005-04-16 15:20:36 -070089 MV64XXX_I2C_STATE_WAITING_FOR_ADDR_1_ACK,
90 MV64XXX_I2C_STATE_WAITING_FOR_ADDR_2_ACK,
91 MV64XXX_I2C_STATE_WAITING_FOR_SLAVE_ACK,
92 MV64XXX_I2C_STATE_WAITING_FOR_SLAVE_DATA,
Linus Torvalds1da177e2005-04-16 15:20:36 -070093};
94
95/* Driver actions */
96enum {
97 MV64XXX_I2C_ACTION_INVALID,
98 MV64XXX_I2C_ACTION_CONTINUE,
Rodolfo Giomettieda6bee2010-11-26 17:06:56 +010099 MV64XXX_I2C_ACTION_SEND_RESTART,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100 MV64XXX_I2C_ACTION_SEND_ADDR_1,
101 MV64XXX_I2C_ACTION_SEND_ADDR_2,
102 MV64XXX_I2C_ACTION_SEND_DATA,
103 MV64XXX_I2C_ACTION_RCV_DATA,
104 MV64XXX_I2C_ACTION_RCV_DATA_STOP,
105 MV64XXX_I2C_ACTION_SEND_STOP,
106};
107
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200108struct mv64xxx_i2c_regs {
109 u8 addr;
110 u8 ext_addr;
111 u8 data;
112 u8 control;
113 u8 status;
114 u8 clock;
115 u8 soft_reset;
116};
117
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118struct mv64xxx_i2c_data {
Russell King4243fa02013-05-16 21:39:12 +0100119 struct i2c_msg *msgs;
120 int num_msgs;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121 int irq;
122 u32 state;
123 u32 action;
Mark A. Greere91c0212005-12-18 17:22:01 +0100124 u32 aborting;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125 u32 cntl_bits;
126 void __iomem *reg_base;
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200127 struct mv64xxx_i2c_regs reg_offsets;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128 u32 addr1;
129 u32 addr2;
130 u32 bytes_left;
131 u32 byte_posn;
Rodolfo Giomettieda6bee2010-11-26 17:06:56 +0100132 u32 send_stop;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133 u32 block;
134 int rc;
135 u32 freq_m;
136 u32 freq_n;
Andrew Lunnb61d1572012-07-22 12:51:35 +0200137 struct clk *clk;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138 wait_queue_head_t waitq;
139 spinlock_t lock;
140 struct i2c_msg *msg;
141 struct i2c_adapter adapter;
Gregory CLEMENT930ab3d2013-08-22 16:19:05 +0200142 bool offload_enabled;
Gregory CLEMENTc1d15b62013-08-22 16:19:06 +0200143/* 5us delay in order to avoid repeated start timing violation */
144 bool errata_delay;
Maxime Ripard370136b2014-03-04 17:28:37 +0100145 struct reset_control *rstc;
Maxime Ripardc7dcb1f2014-03-04 17:28:38 +0100146 bool irq_clear_inverted;
Hans de Goedebba61f52015-09-27 16:57:08 +0200147 /* Clk div is 2 to the power n, not 2 to the power n + 1 */
148 bool clk_n_base_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149};
150
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200151static struct mv64xxx_i2c_regs mv64xxx_i2c_regs_mv64xxx = {
152 .addr = 0x00,
153 .ext_addr = 0x10,
154 .data = 0x04,
155 .control = 0x08,
156 .status = 0x0c,
157 .clock = 0x0c,
158 .soft_reset = 0x1c,
159};
160
Maxime Ripard3d66ac72013-06-12 18:53:32 +0200161static struct mv64xxx_i2c_regs mv64xxx_i2c_regs_sun4i = {
162 .addr = 0x00,
163 .ext_addr = 0x04,
164 .data = 0x08,
165 .control = 0x0c,
166 .status = 0x10,
167 .clock = 0x14,
168 .soft_reset = 0x18,
169};
170
Russell King3420afb2013-05-16 21:38:11 +0100171static void
172mv64xxx_i2c_prepare_for_io(struct mv64xxx_i2c_data *drv_data,
173 struct i2c_msg *msg)
174{
175 u32 dir = 0;
176
Russell King3420afb2013-05-16 21:38:11 +0100177 drv_data->cntl_bits = MV64XXX_I2C_REG_CONTROL_ACK |
178 MV64XXX_I2C_REG_CONTROL_INTEN | MV64XXX_I2C_REG_CONTROL_TWSIEN;
179
180 if (msg->flags & I2C_M_RD)
181 dir = 1;
182
183 if (msg->flags & I2C_M_TEN) {
184 drv_data->addr1 = 0xf0 | (((u32)msg->addr & 0x300) >> 7) | dir;
185 drv_data->addr2 = (u32)msg->addr & 0xff;
186 } else {
Maxime Ripard683e69b2013-06-12 18:53:30 +0200187 drv_data->addr1 = MV64XXX_I2C_ADDR_ADDR((u32)msg->addr) | dir;
Russell King3420afb2013-05-16 21:38:11 +0100188 drv_data->addr2 = 0;
189 }
190}
191
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192/*
193 *****************************************************************************
194 *
195 * Finite State Machine & Interrupt Routines
196 *
197 *****************************************************************************
198 */
Dale Farnswortha07ad1c2007-08-14 18:37:14 +0200199
200/* Reset hardware and initialize FSM */
201static void
202mv64xxx_i2c_hw_init(struct mv64xxx_i2c_data *drv_data)
203{
Gregory CLEMENT930ab3d2013-08-22 16:19:05 +0200204 if (drv_data->offload_enabled) {
205 writel(0, drv_data->reg_base + MV64XXX_I2C_REG_BRIDGE_CONTROL);
206 writel(0, drv_data->reg_base + MV64XXX_I2C_REG_BRIDGE_TIMING);
207 writel(0, drv_data->reg_base +
208 MV64XXX_I2C_REG_BRIDGE_INTR_CAUSE);
209 writel(0, drv_data->reg_base +
210 MV64XXX_I2C_REG_BRIDGE_INTR_MASK);
211 }
212
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200213 writel(0, drv_data->reg_base + drv_data->reg_offsets.soft_reset);
Maxime Ripard683e69b2013-06-12 18:53:30 +0200214 writel(MV64XXX_I2C_BAUD_DIV_M(drv_data->freq_m) | MV64XXX_I2C_BAUD_DIV_N(drv_data->freq_n),
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200215 drv_data->reg_base + drv_data->reg_offsets.clock);
216 writel(0, drv_data->reg_base + drv_data->reg_offsets.addr);
217 writel(0, drv_data->reg_base + drv_data->reg_offsets.ext_addr);
Dale Farnswortha07ad1c2007-08-14 18:37:14 +0200218 writel(MV64XXX_I2C_REG_CONTROL_TWSIEN | MV64XXX_I2C_REG_CONTROL_STOP,
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200219 drv_data->reg_base + drv_data->reg_offsets.control);
Dale Farnswortha07ad1c2007-08-14 18:37:14 +0200220 drv_data->state = MV64XXX_I2C_STATE_IDLE;
221}
222
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223static void
224mv64xxx_i2c_fsm(struct mv64xxx_i2c_data *drv_data, u32 status)
225{
226 /*
227 * If state is idle, then this is likely the remnants of an old
228 * operation that driver has given up on or the user has killed.
229 * If so, issue the stop condition and go to idle.
230 */
231 if (drv_data->state == MV64XXX_I2C_STATE_IDLE) {
232 drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
233 return;
234 }
235
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236 /* The status from the ctlr [mostly] tells us what to do next */
237 switch (status) {
238 /* Start condition interrupt */
239 case MV64XXX_I2C_STATUS_MAST_START: /* 0x08 */
240 case MV64XXX_I2C_STATUS_MAST_REPEAT_START: /* 0x10 */
241 drv_data->action = MV64XXX_I2C_ACTION_SEND_ADDR_1;
242 drv_data->state = MV64XXX_I2C_STATE_WAITING_FOR_ADDR_1_ACK;
243 break;
244
245 /* Performing a write */
246 case MV64XXX_I2C_STATUS_MAST_WR_ADDR_ACK: /* 0x18 */
247 if (drv_data->msg->flags & I2C_M_TEN) {
248 drv_data->action = MV64XXX_I2C_ACTION_SEND_ADDR_2;
249 drv_data->state =
250 MV64XXX_I2C_STATE_WAITING_FOR_ADDR_2_ACK;
251 break;
252 }
253 /* FALLTHRU */
254 case MV64XXX_I2C_STATUS_MAST_WR_ADDR_2_ACK: /* 0xd0 */
255 case MV64XXX_I2C_STATUS_MAST_WR_ACK: /* 0x28 */
Mark A. Greere91c0212005-12-18 17:22:01 +0100256 if ((drv_data->bytes_left == 0)
257 || (drv_data->aborting
258 && (drv_data->byte_posn != 0))) {
Russell King4243fa02013-05-16 21:39:12 +0100259 if (drv_data->send_stop || drv_data->aborting) {
Rodolfo Giomettieda6bee2010-11-26 17:06:56 +0100260 drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
261 drv_data->state = MV64XXX_I2C_STATE_IDLE;
262 } else {
263 drv_data->action =
264 MV64XXX_I2C_ACTION_SEND_RESTART;
265 drv_data->state =
266 MV64XXX_I2C_STATE_WAITING_FOR_RESTART;
267 }
Mark A. Greere91c0212005-12-18 17:22:01 +0100268 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269 drv_data->action = MV64XXX_I2C_ACTION_SEND_DATA;
270 drv_data->state =
271 MV64XXX_I2C_STATE_WAITING_FOR_SLAVE_ACK;
272 drv_data->bytes_left--;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273 }
274 break;
275
276 /* Performing a read */
277 case MV64XXX_I2C_STATUS_MAST_RD_ADDR_ACK: /* 40 */
278 if (drv_data->msg->flags & I2C_M_TEN) {
279 drv_data->action = MV64XXX_I2C_ACTION_SEND_ADDR_2;
280 drv_data->state =
281 MV64XXX_I2C_STATE_WAITING_FOR_ADDR_2_ACK;
282 break;
283 }
284 /* FALLTHRU */
285 case MV64XXX_I2C_STATUS_MAST_RD_ADDR_2_ACK: /* 0xe0 */
286 if (drv_data->bytes_left == 0) {
287 drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
288 drv_data->state = MV64XXX_I2C_STATE_IDLE;
289 break;
290 }
291 /* FALLTHRU */
292 case MV64XXX_I2C_STATUS_MAST_RD_DATA_ACK: /* 0x50 */
293 if (status != MV64XXX_I2C_STATUS_MAST_RD_DATA_ACK)
294 drv_data->action = MV64XXX_I2C_ACTION_CONTINUE;
295 else {
296 drv_data->action = MV64XXX_I2C_ACTION_RCV_DATA;
297 drv_data->bytes_left--;
298 }
299 drv_data->state = MV64XXX_I2C_STATE_WAITING_FOR_SLAVE_DATA;
300
Mark A. Greere91c0212005-12-18 17:22:01 +0100301 if ((drv_data->bytes_left == 1) || drv_data->aborting)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302 drv_data->cntl_bits &= ~MV64XXX_I2C_REG_CONTROL_ACK;
303 break;
304
305 case MV64XXX_I2C_STATUS_MAST_RD_DATA_NO_ACK: /* 0x58 */
306 drv_data->action = MV64XXX_I2C_ACTION_RCV_DATA_STOP;
307 drv_data->state = MV64XXX_I2C_STATE_IDLE;
308 break;
309
310 case MV64XXX_I2C_STATUS_MAST_WR_ADDR_NO_ACK: /* 0x20 */
311 case MV64XXX_I2C_STATUS_MAST_WR_NO_ACK: /* 30 */
312 case MV64XXX_I2C_STATUS_MAST_RD_ADDR_NO_ACK: /* 48 */
313 /* Doesn't seem to be a device at other end */
314 drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
315 drv_data->state = MV64XXX_I2C_STATE_IDLE;
Guenter Roeck6faa3532013-06-19 14:53:52 -0700316 drv_data->rc = -ENXIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317 break;
318
319 default:
320 dev_err(&drv_data->adapter.dev,
321 "mv64xxx_i2c_fsm: Ctlr Error -- state: 0x%x, "
322 "status: 0x%x, addr: 0x%x, flags: 0x%x\n",
323 drv_data->state, status, drv_data->msg->addr,
324 drv_data->msg->flags);
325 drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
Dale Farnswortha07ad1c2007-08-14 18:37:14 +0200326 mv64xxx_i2c_hw_init(drv_data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327 drv_data->rc = -EIO;
328 }
329}
330
Wolfram Sang4c5b38e2014-02-13 21:36:31 +0100331static void mv64xxx_i2c_send_start(struct mv64xxx_i2c_data *drv_data)
332{
Wolfram Sang485ecdf2014-02-13 21:36:33 +0100333 drv_data->msg = drv_data->msgs;
334 drv_data->byte_posn = 0;
335 drv_data->bytes_left = drv_data->msg->len;
336 drv_data->aborting = 0;
337 drv_data->rc = 0;
338
Thomas Petazzoni00d86892014-12-11 17:33:46 +0100339 mv64xxx_i2c_prepare_for_io(drv_data, drv_data->msgs);
340 writel(drv_data->cntl_bits | MV64XXX_I2C_REG_CONTROL_START,
341 drv_data->reg_base + drv_data->reg_offsets.control);
Wolfram Sang4c5b38e2014-02-13 21:36:31 +0100342}
343
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344static void
345mv64xxx_i2c_do_action(struct mv64xxx_i2c_data *drv_data)
346{
347 switch(drv_data->action) {
Rodolfo Giomettieda6bee2010-11-26 17:06:56 +0100348 case MV64XXX_I2C_ACTION_SEND_RESTART:
Russell King4243fa02013-05-16 21:39:12 +0100349 /* We should only get here if we have further messages */
350 BUG_ON(drv_data->num_msgs == 0);
351
Russell King4243fa02013-05-16 21:39:12 +0100352 drv_data->msgs++;
353 drv_data->num_msgs--;
Wolfram Sang4c5b38e2014-02-13 21:36:31 +0100354 mv64xxx_i2c_send_start(drv_data);
Russell King4243fa02013-05-16 21:39:12 +0100355
Gregory CLEMENTc1d15b62013-08-22 16:19:06 +0200356 if (drv_data->errata_delay)
357 udelay(5);
358
Russell King4243fa02013-05-16 21:39:12 +0100359 /*
360 * We're never at the start of the message here, and by this
361 * time it's already too late to do any protocol mangling.
362 * Thankfully, do not advertise support for that feature.
363 */
364 drv_data->send_stop = drv_data->num_msgs == 1;
Rodolfo Giomettieda6bee2010-11-26 17:06:56 +0100365 break;
366
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367 case MV64XXX_I2C_ACTION_CONTINUE:
368 writel(drv_data->cntl_bits,
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200369 drv_data->reg_base + drv_data->reg_offsets.control);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370 break;
371
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372 case MV64XXX_I2C_ACTION_SEND_ADDR_1:
373 writel(drv_data->addr1,
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200374 drv_data->reg_base + drv_data->reg_offsets.data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375 writel(drv_data->cntl_bits,
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200376 drv_data->reg_base + drv_data->reg_offsets.control);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377 break;
378
379 case MV64XXX_I2C_ACTION_SEND_ADDR_2:
380 writel(drv_data->addr2,
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200381 drv_data->reg_base + drv_data->reg_offsets.data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382 writel(drv_data->cntl_bits,
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200383 drv_data->reg_base + drv_data->reg_offsets.control);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384 break;
385
386 case MV64XXX_I2C_ACTION_SEND_DATA:
387 writel(drv_data->msg->buf[drv_data->byte_posn++],
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200388 drv_data->reg_base + drv_data->reg_offsets.data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389 writel(drv_data->cntl_bits,
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200390 drv_data->reg_base + drv_data->reg_offsets.control);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391 break;
392
393 case MV64XXX_I2C_ACTION_RCV_DATA:
394 drv_data->msg->buf[drv_data->byte_posn++] =
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200395 readl(drv_data->reg_base + drv_data->reg_offsets.data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396 writel(drv_data->cntl_bits,
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200397 drv_data->reg_base + drv_data->reg_offsets.control);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398 break;
399
400 case MV64XXX_I2C_ACTION_RCV_DATA_STOP:
401 drv_data->msg->buf[drv_data->byte_posn++] =
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200402 readl(drv_data->reg_base + drv_data->reg_offsets.data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403 drv_data->cntl_bits &= ~MV64XXX_I2C_REG_CONTROL_INTEN;
404 writel(drv_data->cntl_bits | MV64XXX_I2C_REG_CONTROL_STOP,
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200405 drv_data->reg_base + drv_data->reg_offsets.control);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406 drv_data->block = 0;
Gregory CLEMENTc1d15b62013-08-22 16:19:06 +0200407 if (drv_data->errata_delay)
408 udelay(5);
409
Russell Kingd295a862013-05-16 10:30:59 +0000410 wake_up(&drv_data->waitq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411 break;
412
413 case MV64XXX_I2C_ACTION_INVALID:
414 default:
415 dev_err(&drv_data->adapter.dev,
416 "mv64xxx_i2c_do_action: Invalid action: %d\n",
417 drv_data->action);
418 drv_data->rc = -EIO;
Gregory CLEMENT930ab3d2013-08-22 16:19:05 +0200419
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420 /* FALLTHRU */
421 case MV64XXX_I2C_ACTION_SEND_STOP:
422 drv_data->cntl_bits &= ~MV64XXX_I2C_REG_CONTROL_INTEN;
423 writel(drv_data->cntl_bits | MV64XXX_I2C_REG_CONTROL_STOP,
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200424 drv_data->reg_base + drv_data->reg_offsets.control);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425 drv_data->block = 0;
Russell Kingd295a862013-05-16 10:30:59 +0000426 wake_up(&drv_data->waitq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427 break;
428 }
429}
430
Thomas Petazzoni00d86892014-12-11 17:33:46 +0100431static void
432mv64xxx_i2c_read_offload_rx_data(struct mv64xxx_i2c_data *drv_data,
433 struct i2c_msg *msg)
434{
435 u32 buf[2];
436
437 buf[0] = readl(drv_data->reg_base + MV64XXX_I2C_REG_RX_DATA_LO);
438 buf[1] = readl(drv_data->reg_base + MV64XXX_I2C_REG_RX_DATA_HI);
439
440 memcpy(msg->buf, buf, msg->len);
441}
442
443static int
444mv64xxx_i2c_intr_offload(struct mv64xxx_i2c_data *drv_data)
445{
446 u32 cause, status;
447
448 cause = readl(drv_data->reg_base +
449 MV64XXX_I2C_REG_BRIDGE_INTR_CAUSE);
450 if (!cause)
451 return IRQ_NONE;
452
453 status = readl(drv_data->reg_base +
454 MV64XXX_I2C_REG_BRIDGE_STATUS);
455
456 if (status & MV64XXX_I2C_BRIDGE_STATUS_ERROR) {
457 drv_data->rc = -EIO;
458 goto out;
459 }
460
461 drv_data->rc = 0;
462
463 /*
464 * Transaction is a one message read transaction, read data
465 * for this message.
466 */
467 if (drv_data->num_msgs == 1 && drv_data->msgs[0].flags & I2C_M_RD) {
468 mv64xxx_i2c_read_offload_rx_data(drv_data, drv_data->msgs);
469 drv_data->msgs++;
470 drv_data->num_msgs--;
471 }
472 /*
473 * Transaction is a two messages write/read transaction, read
474 * data for the second (read) message.
475 */
476 else if (drv_data->num_msgs == 2 &&
477 !(drv_data->msgs[0].flags & I2C_M_RD) &&
478 drv_data->msgs[1].flags & I2C_M_RD) {
479 mv64xxx_i2c_read_offload_rx_data(drv_data, drv_data->msgs + 1);
480 drv_data->msgs += 2;
481 drv_data->num_msgs -= 2;
482 }
483
484out:
485 writel(0, drv_data->reg_base + MV64XXX_I2C_REG_BRIDGE_CONTROL);
486 writel(0, drv_data->reg_base +
487 MV64XXX_I2C_REG_BRIDGE_INTR_CAUSE);
488 drv_data->block = 0;
489
490 wake_up(&drv_data->waitq);
491
492 return IRQ_HANDLED;
493}
494
Mikael Petterssonb0999cc2009-09-07 12:00:13 +0200495static irqreturn_t
David Howells7d12e782006-10-05 14:55:46 +0100496mv64xxx_i2c_intr(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497{
498 struct mv64xxx_i2c_data *drv_data = dev_id;
499 unsigned long flags;
500 u32 status;
Mikael Petterssonb0999cc2009-09-07 12:00:13 +0200501 irqreturn_t rc = IRQ_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502
503 spin_lock_irqsave(&drv_data->lock, flags);
Gregory CLEMENT930ab3d2013-08-22 16:19:05 +0200504
Thomas Petazzoni00d86892014-12-11 17:33:46 +0100505 if (drv_data->offload_enabled)
506 rc = mv64xxx_i2c_intr_offload(drv_data);
507
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200508 while (readl(drv_data->reg_base + drv_data->reg_offsets.control) &
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509 MV64XXX_I2C_REG_CONTROL_IFLG) {
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200510 status = readl(drv_data->reg_base + drv_data->reg_offsets.status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511 mv64xxx_i2c_fsm(drv_data, status);
512 mv64xxx_i2c_do_action(drv_data);
Maxime Ripardc7dcb1f2014-03-04 17:28:38 +0100513
514 if (drv_data->irq_clear_inverted)
515 writel(drv_data->cntl_bits | MV64XXX_I2C_REG_CONTROL_IFLG,
516 drv_data->reg_base + drv_data->reg_offsets.control);
517
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518 rc = IRQ_HANDLED;
519 }
520 spin_unlock_irqrestore(&drv_data->lock, flags);
521
522 return rc;
523}
524
525/*
526 *****************************************************************************
527 *
528 * I2C Msg Execution Routines
529 *
530 *****************************************************************************
531 */
532static void
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533mv64xxx_i2c_wait_for_completion(struct mv64xxx_i2c_data *drv_data)
534{
535 long time_left;
536 unsigned long flags;
537 char abort = 0;
538
Russell Kingd295a862013-05-16 10:30:59 +0000539 time_left = wait_event_timeout(drv_data->waitq,
Jean Delvare8a52c6b2009-03-28 21:34:43 +0100540 !drv_data->block, drv_data->adapter.timeout);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541
542 spin_lock_irqsave(&drv_data->lock, flags);
543 if (!time_left) { /* Timed out */
544 drv_data->rc = -ETIMEDOUT;
545 abort = 1;
546 } else if (time_left < 0) { /* Interrupted/Error */
547 drv_data->rc = time_left; /* errno value */
548 abort = 1;
549 }
550
551 if (abort && drv_data->block) {
Mark A. Greere91c0212005-12-18 17:22:01 +0100552 drv_data->aborting = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553 spin_unlock_irqrestore(&drv_data->lock, flags);
554
555 time_left = wait_event_timeout(drv_data->waitq,
Jean Delvare8a52c6b2009-03-28 21:34:43 +0100556 !drv_data->block, drv_data->adapter.timeout);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700557
Mark A. Greere91c0212005-12-18 17:22:01 +0100558 if ((time_left <= 0) && drv_data->block) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559 drv_data->state = MV64XXX_I2C_STATE_IDLE;
560 dev_err(&drv_data->adapter.dev,
Mark A. Greere91c0212005-12-18 17:22:01 +0100561 "mv64xxx: I2C bus locked, block: %d, "
562 "time_left: %d\n", drv_data->block,
563 (int)time_left);
Dale Farnswortha07ad1c2007-08-14 18:37:14 +0200564 mv64xxx_i2c_hw_init(drv_data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565 }
566 } else
567 spin_unlock_irqrestore(&drv_data->lock, flags);
568}
569
570static int
Rodolfo Giomettieda6bee2010-11-26 17:06:56 +0100571mv64xxx_i2c_execute_msg(struct mv64xxx_i2c_data *drv_data, struct i2c_msg *msg,
Russell King4243fa02013-05-16 21:39:12 +0100572 int is_last)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573{
574 unsigned long flags;
575
576 spin_lock_irqsave(&drv_data->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577
Wolfram Sang79970db2014-02-13 21:36:29 +0100578 drv_data->state = MV64XXX_I2C_STATE_WAITING_FOR_START_COND;
579
Rodolfo Giomettieda6bee2010-11-26 17:06:56 +0100580 drv_data->send_stop = is_last;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700581 drv_data->block = 1;
Wolfram Sangb0200ab2014-02-13 21:36:32 +0100582 mv64xxx_i2c_send_start(drv_data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583 spin_unlock_irqrestore(&drv_data->lock, flags);
584
585 mv64xxx_i2c_wait_for_completion(drv_data);
586 return drv_data->rc;
587}
588
Thomas Petazzoni00d86892014-12-11 17:33:46 +0100589static void
590mv64xxx_i2c_prepare_tx(struct mv64xxx_i2c_data *drv_data)
591{
592 struct i2c_msg *msg = drv_data->msgs;
593 u32 buf[2];
594
595 memcpy(buf, msg->buf, msg->len);
596
597 writel(buf[0], drv_data->reg_base + MV64XXX_I2C_REG_TX_DATA_LO);
598 writel(buf[1], drv_data->reg_base + MV64XXX_I2C_REG_TX_DATA_HI);
599}
600
601static int
602mv64xxx_i2c_offload_xfer(struct mv64xxx_i2c_data *drv_data)
603{
604 struct i2c_msg *msgs = drv_data->msgs;
605 int num = drv_data->num_msgs;
606 unsigned long ctrl_reg;
607 unsigned long flags;
608
609 spin_lock_irqsave(&drv_data->lock, flags);
610
611 /* Build transaction */
612 ctrl_reg = MV64XXX_I2C_BRIDGE_CONTROL_ENABLE |
613 (msgs[0].addr << MV64XXX_I2C_BRIDGE_CONTROL_ADDR_SHIFT);
614
615 if (msgs[0].flags & I2C_M_TEN)
616 ctrl_reg |= MV64XXX_I2C_BRIDGE_CONTROL_ADDR_EXT;
617
618 /* Single write message transaction */
619 if (num == 1 && !(msgs[0].flags & I2C_M_RD)) {
620 size_t len = msgs[0].len - 1;
621
622 ctrl_reg |= MV64XXX_I2C_BRIDGE_CONTROL_WR |
623 (len << MV64XXX_I2C_BRIDGE_CONTROL_TX_SIZE_SHIFT);
624 mv64xxx_i2c_prepare_tx(drv_data);
625 }
626 /* Single read message transaction */
627 else if (num == 1 && msgs[0].flags & I2C_M_RD) {
628 size_t len = msgs[0].len - 1;
629
630 ctrl_reg |= MV64XXX_I2C_BRIDGE_CONTROL_RD |
631 (len << MV64XXX_I2C_BRIDGE_CONTROL_RX_SIZE_SHIFT);
632 }
633 /*
634 * Transaction with one write and one read message. This is
635 * guaranteed by the mv64xx_i2c_can_offload() checks.
636 */
637 else if (num == 2) {
638 size_t lentx = msgs[0].len - 1;
639 size_t lenrx = msgs[1].len - 1;
640
641 ctrl_reg |=
642 MV64XXX_I2C_BRIDGE_CONTROL_RD |
643 MV64XXX_I2C_BRIDGE_CONTROL_WR |
644 (lentx << MV64XXX_I2C_BRIDGE_CONTROL_TX_SIZE_SHIFT) |
645 (lenrx << MV64XXX_I2C_BRIDGE_CONTROL_RX_SIZE_SHIFT) |
646 MV64XXX_I2C_BRIDGE_CONTROL_REPEATED_START;
647 mv64xxx_i2c_prepare_tx(drv_data);
648 }
649
650 /* Execute transaction */
651 drv_data->block = 1;
652 writel(ctrl_reg, drv_data->reg_base + MV64XXX_I2C_REG_BRIDGE_CONTROL);
653 spin_unlock_irqrestore(&drv_data->lock, flags);
654
655 mv64xxx_i2c_wait_for_completion(drv_data);
656
657 return drv_data->rc;
658}
659
660static bool
661mv64xxx_i2c_valid_offload_sz(struct i2c_msg *msg)
662{
663 return msg->len <= 8 && msg->len >= 1;
664}
665
666static bool
667mv64xxx_i2c_can_offload(struct mv64xxx_i2c_data *drv_data)
668{
669 struct i2c_msg *msgs = drv_data->msgs;
670 int num = drv_data->num_msgs;
671
Thomas Petazzoni00d86892014-12-11 17:33:46 +0100672 if (!drv_data->offload_enabled)
673 return false;
674
675 /*
676 * We can offload a transaction consisting of a single
677 * message, as long as the message has a length between 1 and
678 * 8 bytes.
679 */
680 if (num == 1 && mv64xxx_i2c_valid_offload_sz(msgs))
681 return true;
682
683 /*
684 * We can offload a transaction consisting of two messages, if
685 * the first is a write and a second is a read, and both have
686 * a length between 1 and 8 bytes.
687 */
688 if (num == 2 &&
689 mv64xxx_i2c_valid_offload_sz(msgs) &&
690 mv64xxx_i2c_valid_offload_sz(msgs + 1) &&
691 !(msgs[0].flags & I2C_M_RD) &&
692 msgs[1].flags & I2C_M_RD)
693 return true;
694
695 return false;
696}
697
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698/*
699 *****************************************************************************
700 *
701 * I2C Core Support Routines (Interface to higher level I2C code)
702 *
703 *****************************************************************************
704 */
705static u32
706mv64xxx_i2c_functionality(struct i2c_adapter *adap)
707{
708 return I2C_FUNC_I2C | I2C_FUNC_10BIT_ADDR | I2C_FUNC_SMBUS_EMUL;
709}
710
711static int
712mv64xxx_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
713{
714 struct mv64xxx_i2c_data *drv_data = i2c_get_adapdata(adap);
Russell King4243fa02013-05-16 21:39:12 +0100715 int rc, ret = num;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716
Russell King4243fa02013-05-16 21:39:12 +0100717 BUG_ON(drv_data->msgs != NULL);
718 drv_data->msgs = msgs;
719 drv_data->num_msgs = num;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720
Thomas Petazzoni00d86892014-12-11 17:33:46 +0100721 if (mv64xxx_i2c_can_offload(drv_data))
722 rc = mv64xxx_i2c_offload_xfer(drv_data);
723 else
724 rc = mv64xxx_i2c_execute_msg(drv_data, &msgs[0], num == 1);
725
Russell King4243fa02013-05-16 21:39:12 +0100726 if (rc < 0)
727 ret = rc;
728
729 drv_data->num_msgs = 0;
730 drv_data->msgs = NULL;
731
732 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733}
734
Jean Delvare8f9082c2006-09-03 22:39:46 +0200735static const struct i2c_algorithm mv64xxx_i2c_algo = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736 .master_xfer = mv64xxx_i2c_xfer,
737 .functionality = mv64xxx_i2c_functionality,
738};
739
740/*
741 *****************************************************************************
742 *
743 * Driver Interface & Early Init Routines
744 *
745 *****************************************************************************
746 */
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200747static const struct of_device_id mv64xxx_i2c_of_match_table[] = {
Maxime Ripard5ed9d922014-03-31 14:54:57 +0200748 { .compatible = "allwinner,sun4i-a10-i2c", .data = &mv64xxx_i2c_regs_sun4i},
Maxime Ripardc7dcb1f2014-03-04 17:28:38 +0100749 { .compatible = "allwinner,sun6i-a31-i2c", .data = &mv64xxx_i2c_regs_sun4i},
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200750 { .compatible = "marvell,mv64xxx-i2c", .data = &mv64xxx_i2c_regs_mv64xxx},
Gregory CLEMENT930ab3d2013-08-22 16:19:05 +0200751 { .compatible = "marvell,mv78230-i2c", .data = &mv64xxx_i2c_regs_mv64xxx},
Gregory CLEMENT6cf70ae2013-12-31 16:59:33 +0100752 { .compatible = "marvell,mv78230-a0-i2c", .data = &mv64xxx_i2c_regs_mv64xxx},
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200753 {}
754};
755MODULE_DEVICE_TABLE(of, mv64xxx_i2c_of_match_table);
756
Andrew Lunnb61d1572012-07-22 12:51:35 +0200757#ifdef CONFIG_OF
Bill Pemberton0b255e92012-11-27 15:59:38 -0500758static int
Hans de Goedebba61f52015-09-27 16:57:08 +0200759mv64xxx_calc_freq(struct mv64xxx_i2c_data *drv_data,
760 const int tclk, const int n, const int m)
Andrew Lunnb61d1572012-07-22 12:51:35 +0200761{
Hans de Goedebba61f52015-09-27 16:57:08 +0200762 if (drv_data->clk_n_base_0)
763 return tclk / (10 * (m + 1) * (1 << n));
764 else
765 return tclk / (10 * (m + 1) * (2 << n));
Andrew Lunnb61d1572012-07-22 12:51:35 +0200766}
767
Bill Pemberton0b255e92012-11-27 15:59:38 -0500768static bool
Hans de Goedebba61f52015-09-27 16:57:08 +0200769mv64xxx_find_baud_factors(struct mv64xxx_i2c_data *drv_data,
770 const u32 req_freq, const u32 tclk)
Andrew Lunnb61d1572012-07-22 12:51:35 +0200771{
772 int freq, delta, best_delta = INT_MAX;
773 int m, n;
774
775 for (n = 0; n <= 7; n++)
776 for (m = 0; m <= 15; m++) {
Hans de Goedebba61f52015-09-27 16:57:08 +0200777 freq = mv64xxx_calc_freq(drv_data, tclk, n, m);
Andrew Lunnb61d1572012-07-22 12:51:35 +0200778 delta = req_freq - freq;
779 if (delta >= 0 && delta < best_delta) {
Hans de Goedebba61f52015-09-27 16:57:08 +0200780 drv_data->freq_m = m;
781 drv_data->freq_n = n;
Andrew Lunnb61d1572012-07-22 12:51:35 +0200782 best_delta = delta;
783 }
784 if (best_delta == 0)
785 return true;
786 }
787 if (best_delta == INT_MAX)
788 return false;
789 return true;
790}
791
Bill Pemberton0b255e92012-11-27 15:59:38 -0500792static int
Andrew Lunnb61d1572012-07-22 12:51:35 +0200793mv64xxx_of_config(struct mv64xxx_i2c_data *drv_data,
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200794 struct device *dev)
Andrew Lunnb61d1572012-07-22 12:51:35 +0200795{
Thierry Redingc1a99462013-09-18 14:50:52 +0200796 const struct of_device_id *device;
797 struct device_node *np = dev->of_node;
798 u32 bus_freq, tclk;
799 int rc = 0;
800
Thomas Petazzonif3a36fb2016-04-22 15:19:54 +0200801 /* CLK is mandatory when using DT to describe the i2c bus. We
802 * need to know tclk in order to calculate bus clock
803 * factors.
804 */
Andrew Lunnb61d1572012-07-22 12:51:35 +0200805 if (IS_ERR(drv_data->clk)) {
806 rc = -ENODEV;
807 goto out;
808 }
809 tclk = clk_get_rate(drv_data->clk);
Gregory CLEMENT4c730a02013-06-21 15:32:06 +0200810
Chen-Yu Tsai0ce4bc12014-09-01 22:28:13 +0800811 if (of_property_read_u32(np, "clock-frequency", &bus_freq))
Gregory CLEMENT4c730a02013-06-21 15:32:06 +0200812 bus_freq = 100000; /* 100kHz by default */
813
Hans de Goedebba61f52015-09-27 16:57:08 +0200814 if (of_device_is_compatible(np, "allwinner,sun4i-a10-i2c") ||
815 of_device_is_compatible(np, "allwinner,sun6i-a31-i2c"))
816 drv_data->clk_n_base_0 = true;
817
818 if (!mv64xxx_find_baud_factors(drv_data, bus_freq, tclk)) {
Andrew Lunnb61d1572012-07-22 12:51:35 +0200819 rc = -EINVAL;
820 goto out;
821 }
822 drv_data->irq = irq_of_parse_and_map(np, 0);
823
Maxime Ripardf2a67d02014-03-10 12:12:10 +0100824 drv_data->rstc = devm_reset_control_get_optional(dev, NULL);
Maxime Ripard370136b2014-03-04 17:28:37 +0100825 if (IS_ERR(drv_data->rstc)) {
826 if (PTR_ERR(drv_data->rstc) == -EPROBE_DEFER) {
827 rc = -EPROBE_DEFER;
828 goto out;
829 }
830 } else {
831 reset_control_deassert(drv_data->rstc);
832 }
833
Andrew Lunnb61d1572012-07-22 12:51:35 +0200834 /* Its not yet defined how timeouts will be specified in device tree.
835 * So hard code the value to 1 second.
836 */
837 drv_data->adapter.timeout = HZ;
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200838
839 device = of_match_device(mv64xxx_i2c_of_match_table, dev);
840 if (!device)
841 return -ENODEV;
842
843 memcpy(&drv_data->reg_offsets, device->data, sizeof(drv_data->reg_offsets));
844
Gregory CLEMENT930ab3d2013-08-22 16:19:05 +0200845 /*
846 * For controllers embedded in new SoCs activate the
Gregory CLEMENTc1d15b62013-08-22 16:19:06 +0200847 * Transaction Generator support and the errata fix.
Gregory CLEMENT930ab3d2013-08-22 16:19:05 +0200848 */
Gregory CLEMENTc1d15b62013-08-22 16:19:06 +0200849 if (of_device_is_compatible(np, "marvell,mv78230-i2c")) {
Gregory CLEMENT930ab3d2013-08-22 16:19:05 +0200850 drv_data->offload_enabled = true;
Gregory CLEMENTf5941812018-03-14 18:03:40 +0100851 /* The delay is only needed in standard mode (100kHz) */
852 if (bus_freq <= 100000)
853 drv_data->errata_delay = true;
Gregory CLEMENTc1d15b62013-08-22 16:19:06 +0200854 }
Gregory CLEMENT930ab3d2013-08-22 16:19:05 +0200855
Gregory CLEMENT6cf70ae2013-12-31 16:59:33 +0100856 if (of_device_is_compatible(np, "marvell,mv78230-a0-i2c")) {
857 drv_data->offload_enabled = false;
Gregory CLEMENTf5941812018-03-14 18:03:40 +0100858 /* The delay is only needed in standard mode (100kHz) */
859 if (bus_freq <= 100000)
860 drv_data->errata_delay = true;
Gregory CLEMENT6cf70ae2013-12-31 16:59:33 +0100861 }
Maxime Ripardc7dcb1f2014-03-04 17:28:38 +0100862
863 if (of_device_is_compatible(np, "allwinner,sun6i-a31-i2c"))
864 drv_data->irq_clear_inverted = true;
865
Andrew Lunnb61d1572012-07-22 12:51:35 +0200866out:
867 return rc;
Andrew Lunnb61d1572012-07-22 12:51:35 +0200868}
869#else /* CONFIG_OF */
Bill Pemberton0b255e92012-11-27 15:59:38 -0500870static int
Andrew Lunnb61d1572012-07-22 12:51:35 +0200871mv64xxx_of_config(struct mv64xxx_i2c_data *drv_data,
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200872 struct device *dev)
Andrew Lunnb61d1572012-07-22 12:51:35 +0200873{
874 return -ENODEV;
875}
876#endif /* CONFIG_OF */
877
Bill Pemberton0b255e92012-11-27 15:59:38 -0500878static int
Russell King3ae5eae2005-11-09 22:32:44 +0000879mv64xxx_i2c_probe(struct platform_device *pd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700880{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700881 struct mv64xxx_i2c_data *drv_data;
Jingoo Han6d4028c2013-07-30 16:59:33 +0900882 struct mv64xxx_i2c_pdata *pdata = dev_get_platdata(&pd->dev);
Russell King16874b02013-05-16 21:33:09 +0100883 struct resource *r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700884 int rc;
885
Andrew Lunnb61d1572012-07-22 12:51:35 +0200886 if ((!pdata && !pd->dev.of_node))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700887 return -ENODEV;
888
Russell King2c911102013-05-16 21:35:10 +0100889 drv_data = devm_kzalloc(&pd->dev, sizeof(struct mv64xxx_i2c_data),
890 GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700891 if (!drv_data)
892 return -ENOMEM;
893
Russell King16874b02013-05-16 21:33:09 +0100894 r = platform_get_resource(pd, IORESOURCE_MEM, 0);
895 drv_data->reg_base = devm_ioremap_resource(&pd->dev, r);
Russell King2c911102013-05-16 21:35:10 +0100896 if (IS_ERR(drv_data->reg_base))
897 return PTR_ERR(drv_data->reg_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898
Mark A. Greere91c0212005-12-18 17:22:01 +0100899 strlcpy(drv_data->adapter.name, MV64XXX_I2C_CTLR_NAME " adapter",
David Brownell2096b952007-05-01 23:26:28 +0200900 sizeof(drv_data->adapter.name));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700901
902 init_waitqueue_head(&drv_data->waitq);
903 spin_lock_init(&drv_data->lock);
904
Andrew Lunnb61d1572012-07-22 12:51:35 +0200905 /* Not all platforms have a clk */
Russell King4c5c95f2013-05-16 21:34:10 +0100906 drv_data->clk = devm_clk_get(&pd->dev, NULL);
Thomas Petazzoni9f4d6f12016-04-22 15:19:52 +0200907 if (IS_ERR(drv_data->clk) && PTR_ERR(drv_data->clk) == -EPROBE_DEFER)
908 return -EPROBE_DEFER;
Thomas Petazzoni70719352016-04-22 15:19:53 +0200909 if (!IS_ERR(drv_data->clk))
910 clk_prepare_enable(drv_data->clk);
Thomas Petazzonif3a36fb2016-04-22 15:19:54 +0200911
Andrew Lunnb61d1572012-07-22 12:51:35 +0200912 if (pdata) {
913 drv_data->freq_m = pdata->freq_m;
914 drv_data->freq_n = pdata->freq_n;
915 drv_data->irq = platform_get_irq(pd, 0);
916 drv_data->adapter.timeout = msecs_to_jiffies(pdata->timeout);
Gregory CLEMENT930ab3d2013-08-22 16:19:05 +0200917 drv_data->offload_enabled = false;
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200918 memcpy(&drv_data->reg_offsets, &mv64xxx_i2c_regs_mv64xxx, sizeof(drv_data->reg_offsets));
Andrew Lunnb61d1572012-07-22 12:51:35 +0200919 } else if (pd->dev.of_node) {
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200920 rc = mv64xxx_of_config(drv_data, &pd->dev);
Andrew Lunnb61d1572012-07-22 12:51:35 +0200921 if (rc)
Russell King2c911102013-05-16 21:35:10 +0100922 goto exit_clk;
Andrew Lunnb61d1572012-07-22 12:51:35 +0200923 }
David Vrabel48944732006-01-19 17:56:29 +0000924 if (drv_data->irq < 0) {
925 rc = -ENXIO;
Maxime Ripard370136b2014-03-04 17:28:37 +0100926 goto exit_reset;
David Vrabel48944732006-01-19 17:56:29 +0000927 }
Andrew Lunnb61d1572012-07-22 12:51:35 +0200928
Jean Delvare12a917f2007-02-13 22:09:03 +0100929 drv_data->adapter.dev.parent = &pd->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930 drv_data->adapter.algo = &mv64xxx_i2c_algo;
931 drv_data->adapter.owner = THIS_MODULE;
Wolfram Sang8c490862014-07-10 13:46:27 +0200932 drv_data->adapter.class = I2C_CLASS_DEPRECATED;
Dale Farnsworth65b22ad2007-07-12 14:12:29 +0200933 drv_data->adapter.nr = pd->id;
Andrew Lunnb61d1572012-07-22 12:51:35 +0200934 drv_data->adapter.dev.of_node = pd->dev.of_node;
Russell King3ae5eae2005-11-09 22:32:44 +0000935 platform_set_drvdata(pd, drv_data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700936 i2c_set_adapdata(&drv_data->adapter, drv_data);
937
Maxime Bizon3269bb62007-01-05 17:54:05 +0100938 mv64xxx_i2c_hw_init(drv_data);
939
Russell King0c195af2013-05-16 21:36:11 +0100940 rc = request_irq(drv_data->irq, mv64xxx_i2c_intr, 0,
941 MV64XXX_I2C_CTLR_NAME, drv_data);
942 if (rc) {
Mark A. Greerdfded4a2005-12-16 11:08:43 -0800943 dev_err(&drv_data->adapter.dev,
Russell King0c195af2013-05-16 21:36:11 +0100944 "mv64xxx: Can't register intr handler irq%d: %d\n",
945 drv_data->irq, rc);
Maxime Ripard370136b2014-03-04 17:28:37 +0100946 goto exit_reset;
Dale Farnsworth65b22ad2007-07-12 14:12:29 +0200947 } else if ((rc = i2c_add_numbered_adapter(&drv_data->adapter)) != 0) {
Mark A. Greerdfded4a2005-12-16 11:08:43 -0800948 dev_err(&drv_data->adapter.dev,
949 "mv64xxx: Can't add i2c adapter, rc: %d\n", -rc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700950 goto exit_free_irq;
951 }
952
Linus Torvalds1da177e2005-04-16 15:20:36 -0700953 return 0;
954
Russell King2c911102013-05-16 21:35:10 +0100955exit_free_irq:
956 free_irq(drv_data->irq, drv_data);
Maxime Ripard370136b2014-03-04 17:28:37 +0100957exit_reset:
Maxime Ripardf2a67d02014-03-10 12:12:10 +0100958 if (!IS_ERR_OR_NULL(drv_data->rstc))
Maxime Ripard370136b2014-03-04 17:28:37 +0100959 reset_control_assert(drv_data->rstc);
Russell King2c911102013-05-16 21:35:10 +0100960exit_clk:
Andrew Lunnb61d1572012-07-22 12:51:35 +0200961 /* Not all platforms have a clk */
Thomas Petazzoni70719352016-04-22 15:19:53 +0200962 if (!IS_ERR(drv_data->clk))
963 clk_disable_unprepare(drv_data->clk);
Thomas Petazzonif3a36fb2016-04-22 15:19:54 +0200964
Linus Torvalds1da177e2005-04-16 15:20:36 -0700965 return rc;
966}
967
Bill Pemberton0b255e92012-11-27 15:59:38 -0500968static int
Russell King3ae5eae2005-11-09 22:32:44 +0000969mv64xxx_i2c_remove(struct platform_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700970{
Russell King3ae5eae2005-11-09 22:32:44 +0000971 struct mv64xxx_i2c_data *drv_data = platform_get_drvdata(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700972
Lars-Peter Clausenbf51a8c2013-03-09 08:16:46 +0000973 i2c_del_adapter(&drv_data->adapter);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700974 free_irq(drv_data->irq, drv_data);
Maxime Ripardf2a67d02014-03-10 12:12:10 +0100975 if (!IS_ERR_OR_NULL(drv_data->rstc))
Maxime Ripard370136b2014-03-04 17:28:37 +0100976 reset_control_assert(drv_data->rstc);
Andrew Lunnb61d1572012-07-22 12:51:35 +0200977 /* Not all platforms have a clk */
Thomas Petazzoni70719352016-04-22 15:19:53 +0200978 if (!IS_ERR(drv_data->clk))
979 clk_disable_unprepare(drv_data->clk);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700980
Lars-Peter Clausenbf51a8c2013-03-09 08:16:46 +0000981 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700982}
983
Russell King3ae5eae2005-11-09 22:32:44 +0000984static struct platform_driver mv64xxx_i2c_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700985 .probe = mv64xxx_i2c_probe,
Bill Pemberton0b255e92012-11-27 15:59:38 -0500986 .remove = mv64xxx_i2c_remove,
Russell King3ae5eae2005-11-09 22:32:44 +0000987 .driver = {
Russell King3ae5eae2005-11-09 22:32:44 +0000988 .name = MV64XXX_I2C_CTLR_NAME,
Sachin Kamat4e905322013-09-30 09:04:25 +0530989 .of_match_table = mv64xxx_i2c_of_match_table,
Russell King3ae5eae2005-11-09 22:32:44 +0000990 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700991};
992
Axel Lina3664b52012-01-12 20:32:04 +0100993module_platform_driver(mv64xxx_i2c_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700994
995MODULE_AUTHOR("Mark A. Greer <mgreer@mvista.com>");
996MODULE_DESCRIPTION("Marvell mv64xxx host bridge i2c ctlr driver");
997MODULE_LICENSE("GPL");