blob: f6586a8681b9b3154dc64e1fd6ce974d0663187c [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * Driver for AMBA serial ports
3 *
4 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
5 *
6 * Copyright 1999 ARM Limited
7 * Copyright (C) 2000 Deep Blue Solutions Ltd.
Russell King68b65f72010-12-22 17:24:39 +00008 * Copyright (C) 2010 ST-Ericsson SA
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License, or
13 * (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
23 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070024 * This is a generic driver for ARM AMBA-type serial ports. They
25 * have a lot of 16550-like features, but are not register compatible.
26 * Note that although they do have CTS, DCD and DSR inputs, they do
27 * not have an RI input, nor do they have DTR or RTS outputs. If
28 * required, these have to be supplied via some other means (eg, GPIO)
29 * and hooked into this driver.
30 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070031
Chanho Mincb06ff12013-03-27 18:38:11 +090032
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#if defined(CONFIG_SERIAL_AMBA_PL011_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
34#define SUPPORT_SYSRQ
35#endif
36
37#include <linux/module.h>
38#include <linux/ioport.h>
39#include <linux/init.h>
40#include <linux/console.h>
41#include <linux/sysrq.h>
42#include <linux/device.h>
43#include <linux/tty.h>
44#include <linux/tty_flip.h>
45#include <linux/serial_core.h>
46#include <linux/serial.h>
Russell Kinga62c80e2006-01-07 13:52:45 +000047#include <linux/amba/bus.h>
48#include <linux/amba/serial.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000049#include <linux/clk.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090050#include <linux/slab.h>
Russell King68b65f72010-12-22 17:24:39 +000051#include <linux/dmaengine.h>
52#include <linux/dma-mapping.h>
53#include <linux/scatterlist.h>
Shreshtha Kumar Sahuc16d51a2011-06-13 10:11:33 +020054#include <linux/delay.h>
Viresh Kumar258aea72012-02-01 16:12:19 +053055#include <linux/types.h>
Matthew Leach32614aa2012-08-28 16:41:28 +010056#include <linux/of.h>
57#include <linux/of_device.h>
Shawn Guo258e0552012-05-06 22:53:35 +080058#include <linux/pinctrl/consumer.h>
Alessandro Rubinicb707062012-06-24 12:46:37 +010059#include <linux/sizes.h>
Linus Walleijde609582012-10-15 13:36:01 +020060#include <linux/io.h>
Graeme Gregory3db9ab02015-05-21 17:26:24 +010061#include <linux/acpi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070062
Russell King9f25bc52015-11-03 14:51:13 +000063#include "amba-pl011.h"
64
Linus Torvalds1da177e2005-04-16 15:20:36 -070065#define UART_NR 14
66
67#define SERIAL_AMBA_MAJOR 204
68#define SERIAL_AMBA_MINOR 64
69#define SERIAL_AMBA_NR UART_NR
70
71#define AMBA_ISR_PASS_LIMIT 256
72
Russell Kingb63d4f02005-11-19 11:10:35 +000073#define UART_DR_ERROR (UART011_DR_OE|UART011_DR_BE|UART011_DR_PE|UART011_DR_FE)
74#define UART_DUMMY_DR_RX (1 << 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -070075
Russell Kingdebb7f62015-11-16 17:40:26 +000076static u16 pl011_std_offsets[REG_ARRAY_SIZE] = {
77 [REG_DR] = UART01x_DR,
Russell Kingdebb7f62015-11-16 17:40:26 +000078 [REG_FR] = UART01x_FR,
Russell Kinge4df9a82015-11-16 17:40:41 +000079 [REG_LCRH_RX] = UART011_LCRH,
80 [REG_LCRH_TX] = UART011_LCRH,
Russell Kingdebb7f62015-11-16 17:40:26 +000081 [REG_IBRD] = UART011_IBRD,
82 [REG_FBRD] = UART011_FBRD,
Russell Kingdebb7f62015-11-16 17:40:26 +000083 [REG_CR] = UART011_CR,
84 [REG_IFLS] = UART011_IFLS,
85 [REG_IMSC] = UART011_IMSC,
86 [REG_RIS] = UART011_RIS,
87 [REG_MIS] = UART011_MIS,
88 [REG_ICR] = UART011_ICR,
89 [REG_DMACR] = UART011_DMACR,
Russell Kingdebb7f62015-11-16 17:40:26 +000090};
91
Alessandro Rubini5926a292009-06-04 17:43:04 +010092/* There is by now at least one vendor with differing details, so handle it */
93struct vendor_data {
Russell King439403b2015-11-16 17:40:31 +000094 const u16 *reg_offset;
Alessandro Rubini5926a292009-06-04 17:43:04 +010095 unsigned int ifls;
Shawn Guo0e125a52016-07-08 17:00:39 +080096 unsigned int fr_busy;
97 unsigned int fr_dsr;
98 unsigned int fr_cts;
99 unsigned int fr_ri;
Russell King84c3e032015-11-16 17:40:52 +0000100 bool access_32b;
Linus Walleijac3e3fb2010-06-02 20:40:22 +0100101 bool oversampling;
Russell King38d62432010-12-22 17:59:16 +0000102 bool dma_threshold;
Rajanikanth H.V4fd06902012-03-26 11:17:02 +0200103 bool cts_event_workaround;
Andre Przywara71eec482015-05-21 17:26:21 +0100104 bool always_enabled;
Andre Przywaracefc2d12015-05-21 17:26:22 +0100105 bool fixed_options;
Jongsung Kim78506f22013-04-15 14:45:25 +0900106
Jongsung Kimea336402013-05-10 18:05:35 +0900107 unsigned int (*get_fifosize)(struct amba_device *dev);
Alessandro Rubini5926a292009-06-04 17:43:04 +0100108};
109
Jongsung Kimea336402013-05-10 18:05:35 +0900110static unsigned int get_fifosize_arm(struct amba_device *dev)
Jongsung Kim78506f22013-04-15 14:45:25 +0900111{
Jongsung Kimea336402013-05-10 18:05:35 +0900112 return amba_rev(dev) < 3 ? 16 : 32;
Jongsung Kim78506f22013-04-15 14:45:25 +0900113}
114
Alessandro Rubini5926a292009-06-04 17:43:04 +0100115static struct vendor_data vendor_arm = {
Russell King439403b2015-11-16 17:40:31 +0000116 .reg_offset = pl011_std_offsets,
Alessandro Rubini5926a292009-06-04 17:43:04 +0100117 .ifls = UART011_IFLS_RX4_8|UART011_IFLS_TX4_8,
Shawn Guo0e125a52016-07-08 17:00:39 +0800118 .fr_busy = UART01x_FR_BUSY,
119 .fr_dsr = UART01x_FR_DSR,
120 .fr_cts = UART01x_FR_CTS,
121 .fr_ri = UART011_FR_RI,
Linus Walleijac3e3fb2010-06-02 20:40:22 +0100122 .oversampling = false,
Russell King38d62432010-12-22 17:59:16 +0000123 .dma_threshold = false,
Rajanikanth H.V4fd06902012-03-26 11:17:02 +0200124 .cts_event_workaround = false,
Andre Przywara71eec482015-05-21 17:26:21 +0100125 .always_enabled = false,
Andre Przywaracefc2d12015-05-21 17:26:22 +0100126 .fixed_options = false,
Jongsung Kim78506f22013-04-15 14:45:25 +0900127 .get_fifosize = get_fifosize_arm,
Alessandro Rubini5926a292009-06-04 17:43:04 +0100128};
129
Andre Przywara0dd1e242015-05-21 17:26:23 +0100130static struct vendor_data vendor_sbsa = {
Russell King439403b2015-11-16 17:40:31 +0000131 .reg_offset = pl011_std_offsets,
Shawn Guo0e125a52016-07-08 17:00:39 +0800132 .fr_busy = UART01x_FR_BUSY,
133 .fr_dsr = UART01x_FR_DSR,
134 .fr_cts = UART01x_FR_CTS,
135 .fr_ri = UART011_FR_RI,
Christopher Covington1aabf522016-04-01 17:23:58 -0400136 .access_32b = true,
Andre Przywara0dd1e242015-05-21 17:26:23 +0100137 .oversampling = false,
138 .dma_threshold = false,
139 .cts_event_workaround = false,
140 .always_enabled = true,
141 .fixed_options = true,
142};
143
Russell Kingbf69ff82015-11-16 17:40:36 +0000144static u16 pl011_st_offsets[REG_ARRAY_SIZE] = {
145 [REG_DR] = UART01x_DR,
146 [REG_ST_DMAWM] = ST_UART011_DMAWM,
147 [REG_ST_TIMEOUT] = ST_UART011_TIMEOUT,
148 [REG_FR] = UART01x_FR,
Russell Kinge4df9a82015-11-16 17:40:41 +0000149 [REG_LCRH_RX] = ST_UART011_LCRH_RX,
150 [REG_LCRH_TX] = ST_UART011_LCRH_TX,
Russell Kingbf69ff82015-11-16 17:40:36 +0000151 [REG_IBRD] = UART011_IBRD,
152 [REG_FBRD] = UART011_FBRD,
Russell Kingbf69ff82015-11-16 17:40:36 +0000153 [REG_CR] = UART011_CR,
154 [REG_IFLS] = UART011_IFLS,
155 [REG_IMSC] = UART011_IMSC,
156 [REG_RIS] = UART011_RIS,
157 [REG_MIS] = UART011_MIS,
158 [REG_ICR] = UART011_ICR,
159 [REG_DMACR] = UART011_DMACR,
160 [REG_ST_XFCR] = ST_UART011_XFCR,
161 [REG_ST_XON1] = ST_UART011_XON1,
162 [REG_ST_XON2] = ST_UART011_XON2,
163 [REG_ST_XOFF1] = ST_UART011_XOFF1,
164 [REG_ST_XOFF2] = ST_UART011_XOFF2,
165 [REG_ST_ITCR] = ST_UART011_ITCR,
166 [REG_ST_ITIP] = ST_UART011_ITIP,
167 [REG_ST_ABCR] = ST_UART011_ABCR,
168 [REG_ST_ABIMSC] = ST_UART011_ABIMSC,
169};
170
Jongsung Kimea336402013-05-10 18:05:35 +0900171static unsigned int get_fifosize_st(struct amba_device *dev)
Jongsung Kim78506f22013-04-15 14:45:25 +0900172{
173 return 64;
174}
175
Alessandro Rubini5926a292009-06-04 17:43:04 +0100176static struct vendor_data vendor_st = {
Russell Kingbf69ff82015-11-16 17:40:36 +0000177 .reg_offset = pl011_st_offsets,
Alessandro Rubini5926a292009-06-04 17:43:04 +0100178 .ifls = UART011_IFLS_RX_HALF|UART011_IFLS_TX_HALF,
Shawn Guo0e125a52016-07-08 17:00:39 +0800179 .fr_busy = UART01x_FR_BUSY,
180 .fr_dsr = UART01x_FR_DSR,
181 .fr_cts = UART01x_FR_CTS,
182 .fr_ri = UART011_FR_RI,
Linus Walleijac3e3fb2010-06-02 20:40:22 +0100183 .oversampling = true,
Russell King38d62432010-12-22 17:59:16 +0000184 .dma_threshold = true,
Rajanikanth H.V4fd06902012-03-26 11:17:02 +0200185 .cts_event_workaround = true,
Andre Przywara71eec482015-05-21 17:26:21 +0100186 .always_enabled = false,
Andre Przywaracefc2d12015-05-21 17:26:22 +0100187 .fixed_options = false,
Jongsung Kim78506f22013-04-15 14:45:25 +0900188 .get_fifosize = get_fifosize_st,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189};
190
Russell King7ec75872015-11-16 17:40:57 +0000191static const u16 pl011_zte_offsets[REG_ARRAY_SIZE] = {
192 [REG_DR] = ZX_UART011_DR,
193 [REG_FR] = ZX_UART011_FR,
194 [REG_LCRH_RX] = ZX_UART011_LCRH,
195 [REG_LCRH_TX] = ZX_UART011_LCRH,
196 [REG_IBRD] = ZX_UART011_IBRD,
197 [REG_FBRD] = ZX_UART011_FBRD,
198 [REG_CR] = ZX_UART011_CR,
199 [REG_IFLS] = ZX_UART011_IFLS,
200 [REG_IMSC] = ZX_UART011_IMSC,
201 [REG_RIS] = ZX_UART011_RIS,
202 [REG_MIS] = ZX_UART011_MIS,
203 [REG_ICR] = ZX_UART011_ICR,
204 [REG_DMACR] = ZX_UART011_DMACR,
205};
206
Shawn Guo9c267dd2016-07-08 17:00:40 +0800207static unsigned int get_fifosize_zte(struct amba_device *dev)
208{
209 return 16;
210}
211
Shawn Guo2426fbc2016-07-08 17:00:41 +0800212static struct vendor_data vendor_zte = {
Russell King7ec75872015-11-16 17:40:57 +0000213 .reg_offset = pl011_zte_offsets,
214 .access_32b = true,
215 .ifls = UART011_IFLS_RX4_8|UART011_IFLS_TX4_8,
Shawn Guo0e125a52016-07-08 17:00:39 +0800216 .fr_busy = ZX_UART01x_FR_BUSY,
217 .fr_dsr = ZX_UART01x_FR_DSR,
218 .fr_cts = ZX_UART01x_FR_CTS,
219 .fr_ri = ZX_UART011_FR_RI,
Shawn Guo9c267dd2016-07-08 17:00:40 +0800220 .get_fifosize = get_fifosize_zte,
Russell King7ec75872015-11-16 17:40:57 +0000221};
222
Russell King68b65f72010-12-22 17:24:39 +0000223/* Deals with DMA transactions */
Linus Walleijead76f32011-02-24 13:21:08 +0100224
225struct pl011_sgbuf {
226 struct scatterlist sg;
227 char *buf;
228};
229
230struct pl011_dmarx_data {
231 struct dma_chan *chan;
232 struct completion complete;
233 bool use_buf_b;
234 struct pl011_sgbuf sgbuf_a;
235 struct pl011_sgbuf sgbuf_b;
236 dma_cookie_t cookie;
237 bool running;
Chanho Mincb06ff12013-03-27 18:38:11 +0900238 struct timer_list timer;
239 unsigned int last_residue;
240 unsigned long last_jiffies;
241 bool auto_poll_rate;
242 unsigned int poll_rate;
243 unsigned int poll_timeout;
Linus Walleijead76f32011-02-24 13:21:08 +0100244};
245
Russell King68b65f72010-12-22 17:24:39 +0000246struct pl011_dmatx_data {
247 struct dma_chan *chan;
248 struct scatterlist sg;
249 char *buf;
250 bool queued;
251};
252
Russell Kingc19f12b2010-12-22 17:48:26 +0000253/*
254 * We wrap our port structure around the generic uart_port.
255 */
256struct uart_amba_port {
257 struct uart_port port;
Russell Kingdebb7f62015-11-16 17:40:26 +0000258 const u16 *reg_offset;
Russell Kingc19f12b2010-12-22 17:48:26 +0000259 struct clk *clk;
260 const struct vendor_data *vendor;
Russell King68b65f72010-12-22 17:24:39 +0000261 unsigned int dmacr; /* dma control reg */
Russell Kingc19f12b2010-12-22 17:48:26 +0000262 unsigned int im; /* interrupt mask */
263 unsigned int old_status;
Russell Kingffca2b12010-12-22 17:13:05 +0000264 unsigned int fifosize; /* vendor-specific */
Shreshtha Kumar Sahud8d8ffa2012-01-18 15:53:59 +0530265 unsigned int old_cr; /* state during shutdown */
Russell Kingc19f12b2010-12-22 17:48:26 +0000266 bool autorts;
Andre Przywaracefc2d12015-05-21 17:26:22 +0100267 unsigned int fixed_baud; /* vendor-set fixed baud rate */
Russell Kingc19f12b2010-12-22 17:48:26 +0000268 char type[12];
Russell King68b65f72010-12-22 17:24:39 +0000269#ifdef CONFIG_DMA_ENGINE
270 /* DMA stuff */
Linus Walleijead76f32011-02-24 13:21:08 +0100271 bool using_tx_dma;
272 bool using_rx_dma;
273 struct pl011_dmarx_data dmarx;
Russell King68b65f72010-12-22 17:24:39 +0000274 struct pl011_dmatx_data dmatx;
Jorge Ramirez-Ortiz1c9be312015-03-06 13:05:40 -0500275 bool dma_probed;
Russell King68b65f72010-12-22 17:24:39 +0000276#endif
Russell Kingc19f12b2010-12-22 17:48:26 +0000277};
278
Russell King9f25bc52015-11-03 14:51:13 +0000279static unsigned int pl011_reg_to_offset(const struct uart_amba_port *uap,
280 unsigned int reg)
281{
Russell Kingdebb7f62015-11-16 17:40:26 +0000282 return uap->reg_offset[reg];
Russell King9f25bc52015-11-03 14:51:13 +0000283}
284
Russell Kingb2a4e242015-11-03 14:51:03 +0000285static unsigned int pl011_read(const struct uart_amba_port *uap,
286 unsigned int reg)
Russell King75836332015-11-03 14:50:58 +0000287{
Russell King84c3e032015-11-16 17:40:52 +0000288 void __iomem *addr = uap->port.membase + pl011_reg_to_offset(uap, reg);
289
Timur Tabi3b78fae2016-01-04 15:37:42 -0600290 return (uap->port.iotype == UPIO_MEM32) ?
291 readl_relaxed(addr) : readw_relaxed(addr);
Russell King75836332015-11-03 14:50:58 +0000292}
293
Russell Kingb2a4e242015-11-03 14:51:03 +0000294static void pl011_write(unsigned int val, const struct uart_amba_port *uap,
295 unsigned int reg)
Russell King75836332015-11-03 14:50:58 +0000296{
Russell King84c3e032015-11-16 17:40:52 +0000297 void __iomem *addr = uap->port.membase + pl011_reg_to_offset(uap, reg);
298
Timur Tabi3b78fae2016-01-04 15:37:42 -0600299 if (uap->port.iotype == UPIO_MEM32)
Russell Kingf5ce6ed2015-11-16 17:41:02 +0000300 writel_relaxed(val, addr);
Russell King84c3e032015-11-16 17:40:52 +0000301 else
Russell Kingf5ce6ed2015-11-16 17:41:02 +0000302 writew_relaxed(val, addr);
Russell King75836332015-11-03 14:50:58 +0000303}
304
Russell King68b65f72010-12-22 17:24:39 +0000305/*
Linus Walleij29772c42011-02-24 13:21:36 +0100306 * Reads up to 256 characters from the FIFO or until it's empty and
307 * inserts them into the TTY layer. Returns the number of characters
308 * read from the FIFO.
309 */
310static int pl011_fifo_to_tty(struct uart_amba_port *uap)
311{
Timur Tabi71a5cd82015-10-07 15:27:16 -0500312 u16 status;
313 unsigned int ch, flag, max_count = 256;
Linus Walleij29772c42011-02-24 13:21:36 +0100314 int fifotaken = 0;
315
316 while (max_count--) {
Russell King9f25bc52015-11-03 14:51:13 +0000317 status = pl011_read(uap, REG_FR);
Linus Walleij29772c42011-02-24 13:21:36 +0100318 if (status & UART01x_FR_RXFE)
319 break;
320
321 /* Take chars from the FIFO and update status */
Russell King9f25bc52015-11-03 14:51:13 +0000322 ch = pl011_read(uap, REG_DR) | UART_DUMMY_DR_RX;
Linus Walleij29772c42011-02-24 13:21:36 +0100323 flag = TTY_NORMAL;
324 uap->port.icount.rx++;
325 fifotaken++;
326
327 if (unlikely(ch & UART_DR_ERROR)) {
328 if (ch & UART011_DR_BE) {
329 ch &= ~(UART011_DR_FE | UART011_DR_PE);
330 uap->port.icount.brk++;
331 if (uart_handle_break(&uap->port))
332 continue;
333 } else if (ch & UART011_DR_PE)
334 uap->port.icount.parity++;
335 else if (ch & UART011_DR_FE)
336 uap->port.icount.frame++;
337 if (ch & UART011_DR_OE)
338 uap->port.icount.overrun++;
339
340 ch &= uap->port.read_status_mask;
341
342 if (ch & UART011_DR_BE)
343 flag = TTY_BREAK;
344 else if (ch & UART011_DR_PE)
345 flag = TTY_PARITY;
346 else if (ch & UART011_DR_FE)
347 flag = TTY_FRAME;
348 }
349
350 if (uart_handle_sysrq_char(&uap->port, ch & 255))
351 continue;
352
353 uart_insert_char(&uap->port, ch, UART011_DR_OE, ch, flag);
354 }
355
356 return fifotaken;
357}
358
359
360/*
Russell King68b65f72010-12-22 17:24:39 +0000361 * All the DMA operation mode stuff goes inside this ifdef.
362 * This assumes that you have a generic DMA device interface,
363 * no custom DMA interfaces are supported.
364 */
365#ifdef CONFIG_DMA_ENGINE
366
367#define PL011_DMA_BUFFER_SIZE PAGE_SIZE
368
Linus Walleijead76f32011-02-24 13:21:08 +0100369static int pl011_sgbuf_init(struct dma_chan *chan, struct pl011_sgbuf *sg,
370 enum dma_data_direction dir)
371{
Chanho Mincb06ff12013-03-27 18:38:11 +0900372 dma_addr_t dma_addr;
373
374 sg->buf = dma_alloc_coherent(chan->device->dev,
375 PL011_DMA_BUFFER_SIZE, &dma_addr, GFP_KERNEL);
Linus Walleijead76f32011-02-24 13:21:08 +0100376 if (!sg->buf)
377 return -ENOMEM;
378
Chanho Mincb06ff12013-03-27 18:38:11 +0900379 sg_init_table(&sg->sg, 1);
380 sg_set_page(&sg->sg, phys_to_page(dma_addr),
381 PL011_DMA_BUFFER_SIZE, offset_in_page(dma_addr));
382 sg_dma_address(&sg->sg) = dma_addr;
Andrew Jacksonc64be922014-11-07 14:14:43 +0000383 sg_dma_len(&sg->sg) = PL011_DMA_BUFFER_SIZE;
Linus Walleijead76f32011-02-24 13:21:08 +0100384
Linus Walleijead76f32011-02-24 13:21:08 +0100385 return 0;
386}
387
388static void pl011_sgbuf_free(struct dma_chan *chan, struct pl011_sgbuf *sg,
389 enum dma_data_direction dir)
390{
391 if (sg->buf) {
Chanho Mincb06ff12013-03-27 18:38:11 +0900392 dma_free_coherent(chan->device->dev,
393 PL011_DMA_BUFFER_SIZE, sg->buf,
394 sg_dma_address(&sg->sg));
Linus Walleijead76f32011-02-24 13:21:08 +0100395 }
396}
397
Jorge Ramirez-Ortiz1c9be312015-03-06 13:05:40 -0500398static void pl011_dma_probe(struct uart_amba_port *uap)
Russell King68b65f72010-12-22 17:24:39 +0000399{
400 /* DMA is the sole user of the platform data right now */
Jingoo Han574de552013-07-30 17:06:57 +0900401 struct amba_pl011_data *plat = dev_get_platdata(uap->port.dev);
Jorge Ramirez-Ortiz1c9be312015-03-06 13:05:40 -0500402 struct device *dev = uap->port.dev;
Russell King68b65f72010-12-22 17:24:39 +0000403 struct dma_slave_config tx_conf = {
Russell King9f25bc52015-11-03 14:51:13 +0000404 .dst_addr = uap->port.mapbase +
405 pl011_reg_to_offset(uap, REG_DR),
Russell King68b65f72010-12-22 17:24:39 +0000406 .dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE,
Vinod Koula485df42011-10-14 10:47:38 +0530407 .direction = DMA_MEM_TO_DEV,
Russell King68b65f72010-12-22 17:24:39 +0000408 .dst_maxburst = uap->fifosize >> 1,
Viresh Kumar258aea72012-02-01 16:12:19 +0530409 .device_fc = false,
Russell King68b65f72010-12-22 17:24:39 +0000410 };
411 struct dma_chan *chan;
412 dma_cap_mask_t mask;
413
Jorge Ramirez-Ortiz1c9be312015-03-06 13:05:40 -0500414 uap->dma_probed = true;
415 chan = dma_request_slave_channel_reason(dev, "tx");
416 if (IS_ERR(chan)) {
417 if (PTR_ERR(chan) == -EPROBE_DEFER) {
Jorge Ramirez-Ortiz1c9be312015-03-06 13:05:40 -0500418 uap->dma_probed = false;
419 return;
420 }
Russell King68b65f72010-12-22 17:24:39 +0000421
Arnd Bergmann787b0c12013-01-28 16:24:37 +0000422 /* We need platform data */
423 if (!plat || !plat->dma_filter) {
424 dev_info(uap->port.dev, "no DMA platform data\n");
425 return;
426 }
427
428 /* Try to acquire a generic DMA engine slave TX channel */
429 dma_cap_zero(mask);
430 dma_cap_set(DMA_SLAVE, mask);
431
432 chan = dma_request_channel(mask, plat->dma_filter,
433 plat->dma_tx_param);
434 if (!chan) {
435 dev_err(uap->port.dev, "no TX DMA channel!\n");
436 return;
437 }
Russell King68b65f72010-12-22 17:24:39 +0000438 }
439
440 dmaengine_slave_config(chan, &tx_conf);
441 uap->dmatx.chan = chan;
442
443 dev_info(uap->port.dev, "DMA channel TX %s\n",
444 dma_chan_name(uap->dmatx.chan));
Linus Walleijead76f32011-02-24 13:21:08 +0100445
446 /* Optionally make use of an RX channel as well */
Arnd Bergmann787b0c12013-01-28 16:24:37 +0000447 chan = dma_request_slave_channel(dev, "rx");
Rob Herring0d3c6732014-04-18 17:19:57 -0500448
Robin Murphyd9e105c2016-03-03 16:35:35 +0000449 if (!chan && plat && plat->dma_rx_param) {
Arnd Bergmann787b0c12013-01-28 16:24:37 +0000450 chan = dma_request_channel(mask, plat->dma_filter, plat->dma_rx_param);
451
452 if (!chan) {
453 dev_err(uap->port.dev, "no RX DMA channel!\n");
454 return;
455 }
456 }
457
458 if (chan) {
Linus Walleijead76f32011-02-24 13:21:08 +0100459 struct dma_slave_config rx_conf = {
Russell King9f25bc52015-11-03 14:51:13 +0000460 .src_addr = uap->port.mapbase +
461 pl011_reg_to_offset(uap, REG_DR),
Linus Walleijead76f32011-02-24 13:21:08 +0100462 .src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE,
Vinod Koula485df42011-10-14 10:47:38 +0530463 .direction = DMA_DEV_TO_MEM,
Guennadi Liakhovetskib2aeb772014-04-12 19:47:17 +0200464 .src_maxburst = uap->fifosize >> 2,
Viresh Kumar258aea72012-02-01 16:12:19 +0530465 .device_fc = false,
Linus Walleijead76f32011-02-24 13:21:08 +0100466 };
Andrew Jackson2d3b7d62014-11-07 14:14:47 +0000467 struct dma_slave_caps caps;
Linus Walleijead76f32011-02-24 13:21:08 +0100468
Andrew Jackson2d3b7d62014-11-07 14:14:47 +0000469 /*
470 * Some DMA controllers provide information on their capabilities.
471 * If the controller does, check for suitable residue processing
472 * otherwise assime all is well.
473 */
474 if (0 == dma_get_slave_caps(chan, &caps)) {
475 if (caps.residue_granularity ==
476 DMA_RESIDUE_GRANULARITY_DESCRIPTOR) {
477 dma_release_channel(chan);
478 dev_info(uap->port.dev,
479 "RX DMA disabled - no residue processing\n");
480 return;
481 }
482 }
Linus Walleijead76f32011-02-24 13:21:08 +0100483 dmaengine_slave_config(chan, &rx_conf);
484 uap->dmarx.chan = chan;
485
Andrew Jackson98267d32014-11-07 14:14:23 +0000486 uap->dmarx.auto_poll_rate = false;
Greg Kroah-Hartman8f898bf2013-12-17 09:33:18 -0800487 if (plat && plat->dma_rx_poll_enable) {
Chanho Mincb06ff12013-03-27 18:38:11 +0900488 /* Set poll rate if specified. */
489 if (plat->dma_rx_poll_rate) {
490 uap->dmarx.auto_poll_rate = false;
491 uap->dmarx.poll_rate = plat->dma_rx_poll_rate;
492 } else {
493 /*
494 * 100 ms defaults to poll rate if not
495 * specified. This will be adjusted with
496 * the baud rate at set_termios.
497 */
498 uap->dmarx.auto_poll_rate = true;
499 uap->dmarx.poll_rate = 100;
500 }
501 /* 3 secs defaults poll_timeout if not specified. */
502 if (plat->dma_rx_poll_timeout)
503 uap->dmarx.poll_timeout =
504 plat->dma_rx_poll_timeout;
505 else
506 uap->dmarx.poll_timeout = 3000;
Andrew Jackson98267d32014-11-07 14:14:23 +0000507 } else if (!plat && dev->of_node) {
508 uap->dmarx.auto_poll_rate = of_property_read_bool(
509 dev->of_node, "auto-poll");
510 if (uap->dmarx.auto_poll_rate) {
511 u32 x;
Chanho Mincb06ff12013-03-27 18:38:11 +0900512
Andrew Jackson98267d32014-11-07 14:14:23 +0000513 if (0 == of_property_read_u32(dev->of_node,
514 "poll-rate-ms", &x))
515 uap->dmarx.poll_rate = x;
516 else
517 uap->dmarx.poll_rate = 100;
518 if (0 == of_property_read_u32(dev->of_node,
519 "poll-timeout-ms", &x))
520 uap->dmarx.poll_timeout = x;
521 else
522 uap->dmarx.poll_timeout = 3000;
523 }
524 }
Linus Walleijead76f32011-02-24 13:21:08 +0100525 dev_info(uap->port.dev, "DMA channel RX %s\n",
526 dma_chan_name(uap->dmarx.chan));
527 }
Russell King68b65f72010-12-22 17:24:39 +0000528}
529
Russell King68b65f72010-12-22 17:24:39 +0000530static void pl011_dma_remove(struct uart_amba_port *uap)
531{
Russell King68b65f72010-12-22 17:24:39 +0000532 if (uap->dmatx.chan)
533 dma_release_channel(uap->dmatx.chan);
Linus Walleijead76f32011-02-24 13:21:08 +0100534 if (uap->dmarx.chan)
535 dma_release_channel(uap->dmarx.chan);
Russell King68b65f72010-12-22 17:24:39 +0000536}
537
Dave Martin734745c2015-03-04 12:27:33 +0000538/* Forward declare these for the refill routine */
Russell King68b65f72010-12-22 17:24:39 +0000539static int pl011_dma_tx_refill(struct uart_amba_port *uap);
Dave Martin734745c2015-03-04 12:27:33 +0000540static void pl011_start_tx_pio(struct uart_amba_port *uap);
Russell King68b65f72010-12-22 17:24:39 +0000541
542/*
543 * The current DMA TX buffer has been sent.
544 * Try to queue up another DMA buffer.
545 */
546static void pl011_dma_tx_callback(void *data)
547{
548 struct uart_amba_port *uap = data;
549 struct pl011_dmatx_data *dmatx = &uap->dmatx;
550 unsigned long flags;
551 u16 dmacr;
552
553 spin_lock_irqsave(&uap->port.lock, flags);
554 if (uap->dmatx.queued)
555 dma_unmap_sg(dmatx->chan->device->dev, &dmatx->sg, 1,
556 DMA_TO_DEVICE);
557
558 dmacr = uap->dmacr;
559 uap->dmacr = dmacr & ~UART011_TXDMAE;
Russell King9f25bc52015-11-03 14:51:13 +0000560 pl011_write(uap->dmacr, uap, REG_DMACR);
Russell King68b65f72010-12-22 17:24:39 +0000561
562 /*
563 * If TX DMA was disabled, it means that we've stopped the DMA for
564 * some reason (eg, XOFF received, or we want to send an X-char.)
565 *
566 * Note: we need to be careful here of a potential race between DMA
567 * and the rest of the driver - if the driver disables TX DMA while
568 * a TX buffer completing, we must update the tx queued status to
569 * get further refills (hence we check dmacr).
570 */
571 if (!(dmacr & UART011_TXDMAE) || uart_tx_stopped(&uap->port) ||
572 uart_circ_empty(&uap->port.state->xmit)) {
573 uap->dmatx.queued = false;
574 spin_unlock_irqrestore(&uap->port.lock, flags);
575 return;
576 }
577
Dave Martin734745c2015-03-04 12:27:33 +0000578 if (pl011_dma_tx_refill(uap) <= 0)
Russell King68b65f72010-12-22 17:24:39 +0000579 /*
580 * We didn't queue a DMA buffer for some reason, but we
581 * have data pending to be sent. Re-enable the TX IRQ.
582 */
Dave Martin734745c2015-03-04 12:27:33 +0000583 pl011_start_tx_pio(uap);
584
Russell King68b65f72010-12-22 17:24:39 +0000585 spin_unlock_irqrestore(&uap->port.lock, flags);
586}
587
588/*
589 * Try to refill the TX DMA buffer.
590 * Locking: called with port lock held and IRQs disabled.
591 * Returns:
592 * 1 if we queued up a TX DMA buffer.
593 * 0 if we didn't want to handle this by DMA
594 * <0 on error
595 */
596static int pl011_dma_tx_refill(struct uart_amba_port *uap)
597{
598 struct pl011_dmatx_data *dmatx = &uap->dmatx;
599 struct dma_chan *chan = dmatx->chan;
600 struct dma_device *dma_dev = chan->device;
601 struct dma_async_tx_descriptor *desc;
602 struct circ_buf *xmit = &uap->port.state->xmit;
603 unsigned int count;
604
605 /*
606 * Try to avoid the overhead involved in using DMA if the
607 * transaction fits in the first half of the FIFO, by using
608 * the standard interrupt handling. This ensures that we
609 * issue a uart_write_wakeup() at the appropriate time.
610 */
611 count = uart_circ_chars_pending(xmit);
612 if (count < (uap->fifosize >> 1)) {
613 uap->dmatx.queued = false;
614 return 0;
615 }
616
617 /*
618 * Bodge: don't send the last character by DMA, as this
619 * will prevent XON from notifying us to restart DMA.
620 */
621 count -= 1;
622
623 /* Else proceed to copy the TX chars to the DMA buffer and fire DMA */
624 if (count > PL011_DMA_BUFFER_SIZE)
625 count = PL011_DMA_BUFFER_SIZE;
626
627 if (xmit->tail < xmit->head)
628 memcpy(&dmatx->buf[0], &xmit->buf[xmit->tail], count);
629 else {
630 size_t first = UART_XMIT_SIZE - xmit->tail;
Andrew Jacksone2a545a2014-11-07 14:14:39 +0000631 size_t second;
632
633 if (first > count)
634 first = count;
635 second = count - first;
Russell King68b65f72010-12-22 17:24:39 +0000636
637 memcpy(&dmatx->buf[0], &xmit->buf[xmit->tail], first);
638 if (second)
639 memcpy(&dmatx->buf[first], &xmit->buf[0], second);
640 }
641
642 dmatx->sg.length = count;
643
644 if (dma_map_sg(dma_dev->dev, &dmatx->sg, 1, DMA_TO_DEVICE) != 1) {
645 uap->dmatx.queued = false;
646 dev_dbg(uap->port.dev, "unable to map TX DMA\n");
647 return -EBUSY;
648 }
649
Alexandre Bounine16052822012-03-08 16:11:18 -0500650 desc = dmaengine_prep_slave_sg(chan, &dmatx->sg, 1, DMA_MEM_TO_DEV,
Russell King68b65f72010-12-22 17:24:39 +0000651 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
652 if (!desc) {
653 dma_unmap_sg(dma_dev->dev, &dmatx->sg, 1, DMA_TO_DEVICE);
654 uap->dmatx.queued = false;
655 /*
656 * If DMA cannot be used right now, we complete this
657 * transaction via IRQ and let the TTY layer retry.
658 */
659 dev_dbg(uap->port.dev, "TX DMA busy\n");
660 return -EBUSY;
661 }
662
663 /* Some data to go along to the callback */
664 desc->callback = pl011_dma_tx_callback;
665 desc->callback_param = uap;
666
667 /* All errors should happen at prepare time */
668 dmaengine_submit(desc);
669
670 /* Fire the DMA transaction */
671 dma_dev->device_issue_pending(chan);
672
673 uap->dmacr |= UART011_TXDMAE;
Russell King9f25bc52015-11-03 14:51:13 +0000674 pl011_write(uap->dmacr, uap, REG_DMACR);
Russell King68b65f72010-12-22 17:24:39 +0000675 uap->dmatx.queued = true;
676
677 /*
678 * Now we know that DMA will fire, so advance the ring buffer
679 * with the stuff we just dispatched.
680 */
681 xmit->tail = (xmit->tail + count) & (UART_XMIT_SIZE - 1);
682 uap->port.icount.tx += count;
683
684 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
685 uart_write_wakeup(&uap->port);
686
687 return 1;
688}
689
690/*
691 * We received a transmit interrupt without a pending X-char but with
692 * pending characters.
693 * Locking: called with port lock held and IRQs disabled.
694 * Returns:
695 * false if we want to use PIO to transmit
696 * true if we queued a DMA buffer
697 */
698static bool pl011_dma_tx_irq(struct uart_amba_port *uap)
699{
Linus Walleijead76f32011-02-24 13:21:08 +0100700 if (!uap->using_tx_dma)
Russell King68b65f72010-12-22 17:24:39 +0000701 return false;
702
703 /*
704 * If we already have a TX buffer queued, but received a
705 * TX interrupt, it will be because we've just sent an X-char.
706 * Ensure the TX DMA is enabled and the TX IRQ is disabled.
707 */
708 if (uap->dmatx.queued) {
709 uap->dmacr |= UART011_TXDMAE;
Russell King9f25bc52015-11-03 14:51:13 +0000710 pl011_write(uap->dmacr, uap, REG_DMACR);
Russell King68b65f72010-12-22 17:24:39 +0000711 uap->im &= ~UART011_TXIM;
Russell King9f25bc52015-11-03 14:51:13 +0000712 pl011_write(uap->im, uap, REG_IMSC);
Russell King68b65f72010-12-22 17:24:39 +0000713 return true;
714 }
715
716 /*
717 * We don't have a TX buffer queued, so try to queue one.
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300718 * If we successfully queued a buffer, mask the TX IRQ.
Russell King68b65f72010-12-22 17:24:39 +0000719 */
720 if (pl011_dma_tx_refill(uap) > 0) {
721 uap->im &= ~UART011_TXIM;
Russell King9f25bc52015-11-03 14:51:13 +0000722 pl011_write(uap->im, uap, REG_IMSC);
Russell King68b65f72010-12-22 17:24:39 +0000723 return true;
724 }
725 return false;
726}
727
728/*
729 * Stop the DMA transmit (eg, due to received XOFF).
730 * Locking: called with port lock held and IRQs disabled.
731 */
732static inline void pl011_dma_tx_stop(struct uart_amba_port *uap)
733{
734 if (uap->dmatx.queued) {
735 uap->dmacr &= ~UART011_TXDMAE;
Russell King9f25bc52015-11-03 14:51:13 +0000736 pl011_write(uap->dmacr, uap, REG_DMACR);
Russell King68b65f72010-12-22 17:24:39 +0000737 }
738}
739
740/*
741 * Try to start a DMA transmit, or in the case of an XON/OFF
742 * character queued for send, try to get that character out ASAP.
743 * Locking: called with port lock held and IRQs disabled.
744 * Returns:
745 * false if we want the TX IRQ to be enabled
746 * true if we have a buffer queued
747 */
748static inline bool pl011_dma_tx_start(struct uart_amba_port *uap)
749{
750 u16 dmacr;
751
Linus Walleijead76f32011-02-24 13:21:08 +0100752 if (!uap->using_tx_dma)
Russell King68b65f72010-12-22 17:24:39 +0000753 return false;
754
755 if (!uap->port.x_char) {
756 /* no X-char, try to push chars out in DMA mode */
757 bool ret = true;
758
759 if (!uap->dmatx.queued) {
760 if (pl011_dma_tx_refill(uap) > 0) {
761 uap->im &= ~UART011_TXIM;
Russell King9f25bc52015-11-03 14:51:13 +0000762 pl011_write(uap->im, uap, REG_IMSC);
Dave Martin734745c2015-03-04 12:27:33 +0000763 } else
Russell King68b65f72010-12-22 17:24:39 +0000764 ret = false;
Russell King68b65f72010-12-22 17:24:39 +0000765 } else if (!(uap->dmacr & UART011_TXDMAE)) {
766 uap->dmacr |= UART011_TXDMAE;
Russell King9f25bc52015-11-03 14:51:13 +0000767 pl011_write(uap->dmacr, uap, REG_DMACR);
Russell King68b65f72010-12-22 17:24:39 +0000768 }
769 return ret;
770 }
771
772 /*
773 * We have an X-char to send. Disable DMA to prevent it loading
774 * the TX fifo, and then see if we can stuff it into the FIFO.
775 */
776 dmacr = uap->dmacr;
777 uap->dmacr &= ~UART011_TXDMAE;
Russell King9f25bc52015-11-03 14:51:13 +0000778 pl011_write(uap->dmacr, uap, REG_DMACR);
Russell King68b65f72010-12-22 17:24:39 +0000779
Russell King9f25bc52015-11-03 14:51:13 +0000780 if (pl011_read(uap, REG_FR) & UART01x_FR_TXFF) {
Russell King68b65f72010-12-22 17:24:39 +0000781 /*
782 * No space in the FIFO, so enable the transmit interrupt
783 * so we know when there is space. Note that once we've
784 * loaded the character, we should just re-enable DMA.
785 */
786 return false;
787 }
788
Russell King9f25bc52015-11-03 14:51:13 +0000789 pl011_write(uap->port.x_char, uap, REG_DR);
Russell King68b65f72010-12-22 17:24:39 +0000790 uap->port.icount.tx++;
791 uap->port.x_char = 0;
792
793 /* Success - restore the DMA state */
794 uap->dmacr = dmacr;
Russell King9f25bc52015-11-03 14:51:13 +0000795 pl011_write(dmacr, uap, REG_DMACR);
Russell King68b65f72010-12-22 17:24:39 +0000796
797 return true;
798}
799
800/*
801 * Flush the transmit buffer.
802 * Locking: called with port lock held and IRQs disabled.
803 */
804static void pl011_dma_flush_buffer(struct uart_port *port)
Fabio Estevamb83286b2013-08-09 17:58:51 -0300805__releases(&uap->port.lock)
806__acquires(&uap->port.lock)
Russell King68b65f72010-12-22 17:24:39 +0000807{
Daniel Thompsona5820c22014-09-03 12:51:55 +0100808 struct uart_amba_port *uap =
809 container_of(port, struct uart_amba_port, port);
Russell King68b65f72010-12-22 17:24:39 +0000810
Linus Walleijead76f32011-02-24 13:21:08 +0100811 if (!uap->using_tx_dma)
Russell King68b65f72010-12-22 17:24:39 +0000812 return;
813
Vincent Whitchurch36f8b7a2019-11-18 10:25:47 +0100814 dmaengine_terminate_async(uap->dmatx.chan);
815
Russell King68b65f72010-12-22 17:24:39 +0000816 if (uap->dmatx.queued) {
817 dma_unmap_sg(uap->dmatx.chan->device->dev, &uap->dmatx.sg, 1,
818 DMA_TO_DEVICE);
819 uap->dmatx.queued = false;
820 uap->dmacr &= ~UART011_TXDMAE;
Russell King9f25bc52015-11-03 14:51:13 +0000821 pl011_write(uap->dmacr, uap, REG_DMACR);
Russell King68b65f72010-12-22 17:24:39 +0000822 }
823}
824
Linus Walleijead76f32011-02-24 13:21:08 +0100825static void pl011_dma_rx_callback(void *data);
826
827static int pl011_dma_rx_trigger_dma(struct uart_amba_port *uap)
828{
829 struct dma_chan *rxchan = uap->dmarx.chan;
Linus Walleijead76f32011-02-24 13:21:08 +0100830 struct pl011_dmarx_data *dmarx = &uap->dmarx;
831 struct dma_async_tx_descriptor *desc;
832 struct pl011_sgbuf *sgbuf;
833
834 if (!rxchan)
835 return -EIO;
836
837 /* Start the RX DMA job */
838 sgbuf = uap->dmarx.use_buf_b ?
839 &uap->dmarx.sgbuf_b : &uap->dmarx.sgbuf_a;
Alexandre Bounine16052822012-03-08 16:11:18 -0500840 desc = dmaengine_prep_slave_sg(rxchan, &sgbuf->sg, 1,
Vinod Koula485df42011-10-14 10:47:38 +0530841 DMA_DEV_TO_MEM,
Linus Walleijead76f32011-02-24 13:21:08 +0100842 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
843 /*
844 * If the DMA engine is busy and cannot prepare a
845 * channel, no big deal, the driver will fall back
846 * to interrupt mode as a result of this error code.
847 */
848 if (!desc) {
849 uap->dmarx.running = false;
850 dmaengine_terminate_all(rxchan);
851 return -EBUSY;
852 }
853
854 /* Some data to go along to the callback */
855 desc->callback = pl011_dma_rx_callback;
856 desc->callback_param = uap;
857 dmarx->cookie = dmaengine_submit(desc);
858 dma_async_issue_pending(rxchan);
859
860 uap->dmacr |= UART011_RXDMAE;
Russell King9f25bc52015-11-03 14:51:13 +0000861 pl011_write(uap->dmacr, uap, REG_DMACR);
Linus Walleijead76f32011-02-24 13:21:08 +0100862 uap->dmarx.running = true;
863
864 uap->im &= ~UART011_RXIM;
Russell King9f25bc52015-11-03 14:51:13 +0000865 pl011_write(uap->im, uap, REG_IMSC);
Linus Walleijead76f32011-02-24 13:21:08 +0100866
867 return 0;
868}
869
870/*
871 * This is called when either the DMA job is complete, or
872 * the FIFO timeout interrupt occurred. This must be called
873 * with the port spinlock uap->port.lock held.
874 */
875static void pl011_dma_rx_chars(struct uart_amba_port *uap,
876 u32 pending, bool use_buf_b,
877 bool readfifo)
878{
Jiri Slaby05c7cd32013-01-03 15:53:04 +0100879 struct tty_port *port = &uap->port.state->port;
Linus Walleijead76f32011-02-24 13:21:08 +0100880 struct pl011_sgbuf *sgbuf = use_buf_b ?
881 &uap->dmarx.sgbuf_b : &uap->dmarx.sgbuf_a;
Linus Walleijead76f32011-02-24 13:21:08 +0100882 int dma_count = 0;
883 u32 fifotaken = 0; /* only used for vdbg() */
884
Chanho Mincb06ff12013-03-27 18:38:11 +0900885 struct pl011_dmarx_data *dmarx = &uap->dmarx;
886 int dmataken = 0;
887
888 if (uap->dmarx.poll_rate) {
889 /* The data can be taken by polling */
890 dmataken = sgbuf->sg.length - dmarx->last_residue;
891 /* Recalculate the pending size */
892 if (pending >= dmataken)
893 pending -= dmataken;
894 }
895
896 /* Pick the remain data from the DMA */
Linus Walleijead76f32011-02-24 13:21:08 +0100897 if (pending) {
Linus Walleijead76f32011-02-24 13:21:08 +0100898
899 /*
900 * First take all chars in the DMA pipe, then look in the FIFO.
901 * Note that tty_insert_flip_buf() tries to take as many chars
902 * as it can.
903 */
Chanho Mincb06ff12013-03-27 18:38:11 +0900904 dma_count = tty_insert_flip_string(port, sgbuf->buf + dmataken,
905 pending);
Linus Walleijead76f32011-02-24 13:21:08 +0100906
907 uap->port.icount.rx += dma_count;
908 if (dma_count < pending)
909 dev_warn(uap->port.dev,
910 "couldn't insert all characters (TTY is full?)\n");
911 }
912
Chanho Mincb06ff12013-03-27 18:38:11 +0900913 /* Reset the last_residue for Rx DMA poll */
914 if (uap->dmarx.poll_rate)
915 dmarx->last_residue = sgbuf->sg.length;
916
Linus Walleijead76f32011-02-24 13:21:08 +0100917 /*
918 * Only continue with trying to read the FIFO if all DMA chars have
919 * been taken first.
920 */
921 if (dma_count == pending && readfifo) {
922 /* Clear any error flags */
Russell King75836332015-11-03 14:50:58 +0000923 pl011_write(UART011_OEIS | UART011_BEIS | UART011_PEIS |
Russell King9f25bc52015-11-03 14:51:13 +0000924 UART011_FEIS, uap, REG_ICR);
Linus Walleijead76f32011-02-24 13:21:08 +0100925
926 /*
927 * If we read all the DMA'd characters, and we had an
Linus Walleij29772c42011-02-24 13:21:36 +0100928 * incomplete buffer, that could be due to an rx error, or
929 * maybe we just timed out. Read any pending chars and check
930 * the error status.
931 *
932 * Error conditions will only occur in the FIFO, these will
933 * trigger an immediate interrupt and stop the DMA job, so we
934 * will always find the error in the FIFO, never in the DMA
935 * buffer.
Linus Walleijead76f32011-02-24 13:21:08 +0100936 */
Linus Walleij29772c42011-02-24 13:21:36 +0100937 fifotaken = pl011_fifo_to_tty(uap);
Linus Walleijead76f32011-02-24 13:21:08 +0100938 }
939
940 spin_unlock(&uap->port.lock);
941 dev_vdbg(uap->port.dev,
942 "Took %d chars from DMA buffer and %d chars from the FIFO\n",
943 dma_count, fifotaken);
Jiri Slaby2e124b42013-01-03 15:53:06 +0100944 tty_flip_buffer_push(port);
Linus Walleijead76f32011-02-24 13:21:08 +0100945 spin_lock(&uap->port.lock);
946}
947
948static void pl011_dma_rx_irq(struct uart_amba_port *uap)
949{
950 struct pl011_dmarx_data *dmarx = &uap->dmarx;
951 struct dma_chan *rxchan = dmarx->chan;
952 struct pl011_sgbuf *sgbuf = dmarx->use_buf_b ?
953 &dmarx->sgbuf_b : &dmarx->sgbuf_a;
954 size_t pending;
955 struct dma_tx_state state;
956 enum dma_status dmastat;
957
958 /*
959 * Pause the transfer so we can trust the current counter,
960 * do this before we pause the PL011 block, else we may
961 * overflow the FIFO.
962 */
963 if (dmaengine_pause(rxchan))
964 dev_err(uap->port.dev, "unable to pause DMA transfer\n");
965 dmastat = rxchan->device->device_tx_status(rxchan,
966 dmarx->cookie, &state);
967 if (dmastat != DMA_PAUSED)
968 dev_err(uap->port.dev, "unable to pause DMA transfer\n");
969
970 /* Disable RX DMA - incoming data will wait in the FIFO */
971 uap->dmacr &= ~UART011_RXDMAE;
Russell King9f25bc52015-11-03 14:51:13 +0000972 pl011_write(uap->dmacr, uap, REG_DMACR);
Linus Walleijead76f32011-02-24 13:21:08 +0100973 uap->dmarx.running = false;
974
975 pending = sgbuf->sg.length - state.residue;
976 BUG_ON(pending > PL011_DMA_BUFFER_SIZE);
977 /* Then we terminate the transfer - we now know our residue */
978 dmaengine_terminate_all(rxchan);
979
980 /*
981 * This will take the chars we have so far and insert
982 * into the framework.
983 */
984 pl011_dma_rx_chars(uap, pending, dmarx->use_buf_b, true);
985
986 /* Switch buffer & re-trigger DMA job */
987 dmarx->use_buf_b = !dmarx->use_buf_b;
988 if (pl011_dma_rx_trigger_dma(uap)) {
989 dev_dbg(uap->port.dev, "could not retrigger RX DMA job "
990 "fall back to interrupt mode\n");
991 uap->im |= UART011_RXIM;
Russell King9f25bc52015-11-03 14:51:13 +0000992 pl011_write(uap->im, uap, REG_IMSC);
Linus Walleijead76f32011-02-24 13:21:08 +0100993 }
994}
995
996static void pl011_dma_rx_callback(void *data)
997{
998 struct uart_amba_port *uap = data;
999 struct pl011_dmarx_data *dmarx = &uap->dmarx;
Chanho Min6dc01aa2012-02-20 10:24:40 +09001000 struct dma_chan *rxchan = dmarx->chan;
Linus Walleijead76f32011-02-24 13:21:08 +01001001 bool lastbuf = dmarx->use_buf_b;
Chanho Min6dc01aa2012-02-20 10:24:40 +09001002 struct pl011_sgbuf *sgbuf = dmarx->use_buf_b ?
1003 &dmarx->sgbuf_b : &dmarx->sgbuf_a;
1004 size_t pending;
1005 struct dma_tx_state state;
Linus Walleijead76f32011-02-24 13:21:08 +01001006 int ret;
1007
1008 /*
1009 * This completion interrupt occurs typically when the
1010 * RX buffer is totally stuffed but no timeout has yet
1011 * occurred. When that happens, we just want the RX
1012 * routine to flush out the secondary DMA buffer while
1013 * we immediately trigger the next DMA job.
1014 */
1015 spin_lock_irq(&uap->port.lock);
Chanho Min6dc01aa2012-02-20 10:24:40 +09001016 /*
1017 * Rx data can be taken by the UART interrupts during
1018 * the DMA irq handler. So we check the residue here.
1019 */
1020 rxchan->device->device_tx_status(rxchan, dmarx->cookie, &state);
1021 pending = sgbuf->sg.length - state.residue;
1022 BUG_ON(pending > PL011_DMA_BUFFER_SIZE);
1023 /* Then we terminate the transfer - we now know our residue */
1024 dmaengine_terminate_all(rxchan);
1025
Linus Walleijead76f32011-02-24 13:21:08 +01001026 uap->dmarx.running = false;
1027 dmarx->use_buf_b = !lastbuf;
1028 ret = pl011_dma_rx_trigger_dma(uap);
1029
Chanho Min6dc01aa2012-02-20 10:24:40 +09001030 pl011_dma_rx_chars(uap, pending, lastbuf, false);
Linus Walleijead76f32011-02-24 13:21:08 +01001031 spin_unlock_irq(&uap->port.lock);
1032 /*
1033 * Do this check after we picked the DMA chars so we don't
1034 * get some IRQ immediately from RX.
1035 */
1036 if (ret) {
1037 dev_dbg(uap->port.dev, "could not retrigger RX DMA job "
1038 "fall back to interrupt mode\n");
1039 uap->im |= UART011_RXIM;
Russell King9f25bc52015-11-03 14:51:13 +00001040 pl011_write(uap->im, uap, REG_IMSC);
Linus Walleijead76f32011-02-24 13:21:08 +01001041 }
1042}
1043
1044/*
1045 * Stop accepting received characters, when we're shutting down or
1046 * suspending this port.
1047 * Locking: called with port lock held and IRQs disabled.
1048 */
1049static inline void pl011_dma_rx_stop(struct uart_amba_port *uap)
1050{
1051 /* FIXME. Just disable the DMA enable */
1052 uap->dmacr &= ~UART011_RXDMAE;
Russell King9f25bc52015-11-03 14:51:13 +00001053 pl011_write(uap->dmacr, uap, REG_DMACR);
Linus Walleijead76f32011-02-24 13:21:08 +01001054}
Russell King68b65f72010-12-22 17:24:39 +00001055
Chanho Mincb06ff12013-03-27 18:38:11 +09001056/*
1057 * Timer handler for Rx DMA polling.
1058 * Every polling, It checks the residue in the dma buffer and transfer
1059 * data to the tty. Also, last_residue is updated for the next polling.
1060 */
1061static void pl011_dma_rx_poll(unsigned long args)
1062{
1063 struct uart_amba_port *uap = (struct uart_amba_port *)args;
1064 struct tty_port *port = &uap->port.state->port;
1065 struct pl011_dmarx_data *dmarx = &uap->dmarx;
1066 struct dma_chan *rxchan = uap->dmarx.chan;
1067 unsigned long flags = 0;
1068 unsigned int dmataken = 0;
1069 unsigned int size = 0;
1070 struct pl011_sgbuf *sgbuf;
1071 int dma_count;
1072 struct dma_tx_state state;
1073
1074 sgbuf = dmarx->use_buf_b ? &uap->dmarx.sgbuf_b : &uap->dmarx.sgbuf_a;
1075 rxchan->device->device_tx_status(rxchan, dmarx->cookie, &state);
1076 if (likely(state.residue < dmarx->last_residue)) {
1077 dmataken = sgbuf->sg.length - dmarx->last_residue;
1078 size = dmarx->last_residue - state.residue;
1079 dma_count = tty_insert_flip_string(port, sgbuf->buf + dmataken,
1080 size);
1081 if (dma_count == size)
1082 dmarx->last_residue = state.residue;
1083 dmarx->last_jiffies = jiffies;
1084 }
1085 tty_flip_buffer_push(port);
1086
1087 /*
1088 * If no data is received in poll_timeout, the driver will fall back
1089 * to interrupt mode. We will retrigger DMA at the first interrupt.
1090 */
1091 if (jiffies_to_msecs(jiffies - dmarx->last_jiffies)
1092 > uap->dmarx.poll_timeout) {
1093
1094 spin_lock_irqsave(&uap->port.lock, flags);
1095 pl011_dma_rx_stop(uap);
Guennadi Liakhovetskic25a1ad2013-12-10 14:54:47 +01001096 uap->im |= UART011_RXIM;
Russell King9f25bc52015-11-03 14:51:13 +00001097 pl011_write(uap->im, uap, REG_IMSC);
Chanho Mincb06ff12013-03-27 18:38:11 +09001098 spin_unlock_irqrestore(&uap->port.lock, flags);
1099
1100 uap->dmarx.running = false;
1101 dmaengine_terminate_all(rxchan);
1102 del_timer(&uap->dmarx.timer);
1103 } else {
1104 mod_timer(&uap->dmarx.timer,
1105 jiffies + msecs_to_jiffies(uap->dmarx.poll_rate));
1106 }
1107}
1108
Russell King68b65f72010-12-22 17:24:39 +00001109static void pl011_dma_startup(struct uart_amba_port *uap)
1110{
Linus Walleijead76f32011-02-24 13:21:08 +01001111 int ret;
1112
Jorge Ramirez-Ortiz1c9be312015-03-06 13:05:40 -05001113 if (!uap->dma_probed)
1114 pl011_dma_probe(uap);
1115
Russell King68b65f72010-12-22 17:24:39 +00001116 if (!uap->dmatx.chan)
1117 return;
1118
Andrew Jackson4c0be452014-11-07 14:14:35 +00001119 uap->dmatx.buf = kmalloc(PL011_DMA_BUFFER_SIZE, GFP_KERNEL | __GFP_DMA);
Russell King68b65f72010-12-22 17:24:39 +00001120 if (!uap->dmatx.buf) {
1121 dev_err(uap->port.dev, "no memory for DMA TX buffer\n");
1122 uap->port.fifosize = uap->fifosize;
1123 return;
1124 }
1125
1126 sg_init_one(&uap->dmatx.sg, uap->dmatx.buf, PL011_DMA_BUFFER_SIZE);
1127
1128 /* The DMA buffer is now the FIFO the TTY subsystem can use */
1129 uap->port.fifosize = PL011_DMA_BUFFER_SIZE;
Linus Walleijead76f32011-02-24 13:21:08 +01001130 uap->using_tx_dma = true;
Russell King68b65f72010-12-22 17:24:39 +00001131
Linus Walleijead76f32011-02-24 13:21:08 +01001132 if (!uap->dmarx.chan)
1133 goto skip_rx;
1134
1135 /* Allocate and map DMA RX buffers */
1136 ret = pl011_sgbuf_init(uap->dmarx.chan, &uap->dmarx.sgbuf_a,
1137 DMA_FROM_DEVICE);
1138 if (ret) {
1139 dev_err(uap->port.dev, "failed to init DMA %s: %d\n",
1140 "RX buffer A", ret);
1141 goto skip_rx;
1142 }
1143
1144 ret = pl011_sgbuf_init(uap->dmarx.chan, &uap->dmarx.sgbuf_b,
1145 DMA_FROM_DEVICE);
1146 if (ret) {
1147 dev_err(uap->port.dev, "failed to init DMA %s: %d\n",
1148 "RX buffer B", ret);
1149 pl011_sgbuf_free(uap->dmarx.chan, &uap->dmarx.sgbuf_a,
1150 DMA_FROM_DEVICE);
1151 goto skip_rx;
1152 }
1153
1154 uap->using_rx_dma = true;
1155
1156skip_rx:
Russell King68b65f72010-12-22 17:24:39 +00001157 /* Turn on DMA error (RX/TX will be enabled on demand) */
1158 uap->dmacr |= UART011_DMAONERR;
Russell King9f25bc52015-11-03 14:51:13 +00001159 pl011_write(uap->dmacr, uap, REG_DMACR);
Russell King38d62432010-12-22 17:59:16 +00001160
1161 /*
1162 * ST Micro variants has some specific dma burst threshold
1163 * compensation. Set this to 16 bytes, so burst will only
1164 * be issued above/below 16 bytes.
1165 */
1166 if (uap->vendor->dma_threshold)
Russell King75836332015-11-03 14:50:58 +00001167 pl011_write(ST_UART011_DMAWM_RX_16 | ST_UART011_DMAWM_TX_16,
Russell King9f25bc52015-11-03 14:51:13 +00001168 uap, REG_ST_DMAWM);
Linus Walleijead76f32011-02-24 13:21:08 +01001169
1170 if (uap->using_rx_dma) {
1171 if (pl011_dma_rx_trigger_dma(uap))
1172 dev_dbg(uap->port.dev, "could not trigger initial "
1173 "RX DMA job, fall back to interrupt mode\n");
Chanho Mincb06ff12013-03-27 18:38:11 +09001174 if (uap->dmarx.poll_rate) {
1175 init_timer(&(uap->dmarx.timer));
1176 uap->dmarx.timer.function = pl011_dma_rx_poll;
1177 uap->dmarx.timer.data = (unsigned long)uap;
1178 mod_timer(&uap->dmarx.timer,
1179 jiffies +
1180 msecs_to_jiffies(uap->dmarx.poll_rate));
1181 uap->dmarx.last_residue = PL011_DMA_BUFFER_SIZE;
1182 uap->dmarx.last_jiffies = jiffies;
1183 }
Linus Walleijead76f32011-02-24 13:21:08 +01001184 }
Russell King68b65f72010-12-22 17:24:39 +00001185}
1186
1187static void pl011_dma_shutdown(struct uart_amba_port *uap)
1188{
Linus Walleijead76f32011-02-24 13:21:08 +01001189 if (!(uap->using_tx_dma || uap->using_rx_dma))
Russell King68b65f72010-12-22 17:24:39 +00001190 return;
1191
1192 /* Disable RX and TX DMA */
Shawn Guo0e125a52016-07-08 17:00:39 +08001193 while (pl011_read(uap, REG_FR) & uap->vendor->fr_busy)
Timur Tabi2f2fd082016-01-15 14:32:20 -06001194 cpu_relax();
Russell King68b65f72010-12-22 17:24:39 +00001195
1196 spin_lock_irq(&uap->port.lock);
1197 uap->dmacr &= ~(UART011_DMAONERR | UART011_RXDMAE | UART011_TXDMAE);
Russell King9f25bc52015-11-03 14:51:13 +00001198 pl011_write(uap->dmacr, uap, REG_DMACR);
Russell King68b65f72010-12-22 17:24:39 +00001199 spin_unlock_irq(&uap->port.lock);
1200
Linus Walleijead76f32011-02-24 13:21:08 +01001201 if (uap->using_tx_dma) {
1202 /* In theory, this should already be done by pl011_dma_flush_buffer */
1203 dmaengine_terminate_all(uap->dmatx.chan);
1204 if (uap->dmatx.queued) {
1205 dma_unmap_sg(uap->dmatx.chan->device->dev, &uap->dmatx.sg, 1,
1206 DMA_TO_DEVICE);
1207 uap->dmatx.queued = false;
1208 }
1209
1210 kfree(uap->dmatx.buf);
1211 uap->using_tx_dma = false;
Russell King68b65f72010-12-22 17:24:39 +00001212 }
1213
Linus Walleijead76f32011-02-24 13:21:08 +01001214 if (uap->using_rx_dma) {
1215 dmaengine_terminate_all(uap->dmarx.chan);
1216 /* Clean up the RX DMA */
1217 pl011_sgbuf_free(uap->dmarx.chan, &uap->dmarx.sgbuf_a, DMA_FROM_DEVICE);
1218 pl011_sgbuf_free(uap->dmarx.chan, &uap->dmarx.sgbuf_b, DMA_FROM_DEVICE);
Chanho Mincb06ff12013-03-27 18:38:11 +09001219 if (uap->dmarx.poll_rate)
1220 del_timer_sync(&uap->dmarx.timer);
Linus Walleijead76f32011-02-24 13:21:08 +01001221 uap->using_rx_dma = false;
1222 }
Russell King68b65f72010-12-22 17:24:39 +00001223}
1224
Linus Walleijead76f32011-02-24 13:21:08 +01001225static inline bool pl011_dma_rx_available(struct uart_amba_port *uap)
1226{
1227 return uap->using_rx_dma;
1228}
1229
1230static inline bool pl011_dma_rx_running(struct uart_amba_port *uap)
1231{
1232 return uap->using_rx_dma && uap->dmarx.running;
1233}
1234
Russell King68b65f72010-12-22 17:24:39 +00001235#else
1236/* Blank functions if the DMA engine is not available */
Jorge Ramirez-Ortiz1c9be312015-03-06 13:05:40 -05001237static inline void pl011_dma_probe(struct uart_amba_port *uap)
Russell King68b65f72010-12-22 17:24:39 +00001238{
1239}
1240
1241static inline void pl011_dma_remove(struct uart_amba_port *uap)
1242{
1243}
1244
1245static inline void pl011_dma_startup(struct uart_amba_port *uap)
1246{
1247}
1248
1249static inline void pl011_dma_shutdown(struct uart_amba_port *uap)
1250{
1251}
1252
1253static inline bool pl011_dma_tx_irq(struct uart_amba_port *uap)
1254{
1255 return false;
1256}
1257
1258static inline void pl011_dma_tx_stop(struct uart_amba_port *uap)
1259{
1260}
1261
1262static inline bool pl011_dma_tx_start(struct uart_amba_port *uap)
1263{
1264 return false;
1265}
1266
Linus Walleijead76f32011-02-24 13:21:08 +01001267static inline void pl011_dma_rx_irq(struct uart_amba_port *uap)
1268{
1269}
1270
1271static inline void pl011_dma_rx_stop(struct uart_amba_port *uap)
1272{
1273}
1274
1275static inline int pl011_dma_rx_trigger_dma(struct uart_amba_port *uap)
1276{
1277 return -EIO;
1278}
1279
1280static inline bool pl011_dma_rx_available(struct uart_amba_port *uap)
1281{
1282 return false;
1283}
1284
1285static inline bool pl011_dma_rx_running(struct uart_amba_port *uap)
1286{
1287 return false;
1288}
1289
Russell King68b65f72010-12-22 17:24:39 +00001290#define pl011_dma_flush_buffer NULL
1291#endif
1292
Russell Kingb129a8c2005-08-31 10:12:14 +01001293static void pl011_stop_tx(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001294{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001295 struct uart_amba_port *uap =
1296 container_of(port, struct uart_amba_port, port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001297
1298 uap->im &= ~UART011_TXIM;
Russell King9f25bc52015-11-03 14:51:13 +00001299 pl011_write(uap->im, uap, REG_IMSC);
Russell King68b65f72010-12-22 17:24:39 +00001300 pl011_dma_tx_stop(uap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001301}
1302
Jayachandran C7d257fe2017-04-01 19:42:09 +00001303static bool pl011_tx_chars(struct uart_amba_port *uap, bool from_irq);
Dave Martin734745c2015-03-04 12:27:33 +00001304
1305/* Start TX with programmed I/O only (no DMA) */
1306static void pl011_start_tx_pio(struct uart_amba_port *uap)
1307{
Jayachandran C7d257fe2017-04-01 19:42:09 +00001308 if (pl011_tx_chars(uap, false)) {
1309 uap->im |= UART011_TXIM;
1310 pl011_write(uap->im, uap, REG_IMSC);
1311 }
Dave Martin734745c2015-03-04 12:27:33 +00001312}
1313
Russell Kingb129a8c2005-08-31 10:12:14 +01001314static void pl011_start_tx(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001315{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001316 struct uart_amba_port *uap =
1317 container_of(port, struct uart_amba_port, port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001318
Dave Martin734745c2015-03-04 12:27:33 +00001319 if (!pl011_dma_tx_start(uap))
1320 pl011_start_tx_pio(uap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001321}
1322
1323static void pl011_stop_rx(struct uart_port *port)
1324{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001325 struct uart_amba_port *uap =
1326 container_of(port, struct uart_amba_port, port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001327
1328 uap->im &= ~(UART011_RXIM|UART011_RTIM|UART011_FEIM|
1329 UART011_PEIM|UART011_BEIM|UART011_OEIM);
Russell King9f25bc52015-11-03 14:51:13 +00001330 pl011_write(uap->im, uap, REG_IMSC);
Linus Walleijead76f32011-02-24 13:21:08 +01001331
1332 pl011_dma_rx_stop(uap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001333}
1334
1335static void pl011_enable_ms(struct uart_port *port)
1336{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001337 struct uart_amba_port *uap =
1338 container_of(port, struct uart_amba_port, port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001339
1340 uap->im |= UART011_RIMIM|UART011_CTSMIM|UART011_DCDMIM|UART011_DSRMIM;
Russell King9f25bc52015-11-03 14:51:13 +00001341 pl011_write(uap->im, uap, REG_IMSC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001342}
1343
David Howells7d12e782006-10-05 14:55:46 +01001344static void pl011_rx_chars(struct uart_amba_port *uap)
Fabio Estevamb83286b2013-08-09 17:58:51 -03001345__releases(&uap->port.lock)
1346__acquires(&uap->port.lock)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001347{
Linus Walleij29772c42011-02-24 13:21:36 +01001348 pl011_fifo_to_tty(uap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001349
Thomas Gleixner2389b272007-05-29 21:53:50 +01001350 spin_unlock(&uap->port.lock);
Jiri Slaby2e124b42013-01-03 15:53:06 +01001351 tty_flip_buffer_push(&uap->port.state->port);
Linus Walleijead76f32011-02-24 13:21:08 +01001352 /*
1353 * If we were temporarily out of DMA mode for a while,
1354 * attempt to switch back to DMA mode again.
1355 */
1356 if (pl011_dma_rx_available(uap)) {
1357 if (pl011_dma_rx_trigger_dma(uap)) {
1358 dev_dbg(uap->port.dev, "could not trigger RX DMA job "
1359 "fall back to interrupt mode again\n");
1360 uap->im |= UART011_RXIM;
Russell King9f25bc52015-11-03 14:51:13 +00001361 pl011_write(uap->im, uap, REG_IMSC);
Chanho Mincb06ff12013-03-27 18:38:11 +09001362 } else {
Chanho Min89fa28d2013-04-03 11:10:37 +09001363#ifdef CONFIG_DMA_ENGINE
Chanho Mincb06ff12013-03-27 18:38:11 +09001364 /* Start Rx DMA poll */
1365 if (uap->dmarx.poll_rate) {
1366 uap->dmarx.last_jiffies = jiffies;
1367 uap->dmarx.last_residue = PL011_DMA_BUFFER_SIZE;
1368 mod_timer(&uap->dmarx.timer,
1369 jiffies +
1370 msecs_to_jiffies(uap->dmarx.poll_rate));
1371 }
Chanho Min89fa28d2013-04-03 11:10:37 +09001372#endif
Chanho Mincb06ff12013-03-27 18:38:11 +09001373 }
Linus Walleijead76f32011-02-24 13:21:08 +01001374 }
Thomas Gleixner2389b272007-05-29 21:53:50 +01001375 spin_lock(&uap->port.lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001376}
1377
Dave Martin1e84d222015-04-27 16:49:05 +01001378static bool pl011_tx_char(struct uart_amba_port *uap, unsigned char c,
1379 bool from_irq)
Dave Martin734745c2015-03-04 12:27:33 +00001380{
Dave Martin1e84d222015-04-27 16:49:05 +01001381 if (unlikely(!from_irq) &&
Russell King9f25bc52015-11-03 14:51:13 +00001382 pl011_read(uap, REG_FR) & UART01x_FR_TXFF)
Dave Martin1e84d222015-04-27 16:49:05 +01001383 return false; /* unable to transmit character */
1384
Russell King9f25bc52015-11-03 14:51:13 +00001385 pl011_write(c, uap, REG_DR);
Dave Martin734745c2015-03-04 12:27:33 +00001386 uap->port.icount.tx++;
1387
Dave Martin1e84d222015-04-27 16:49:05 +01001388 return true;
Dave Martin734745c2015-03-04 12:27:33 +00001389}
1390
Jayachandran C7d257fe2017-04-01 19:42:09 +00001391/* Returns true if tx interrupts have to be (kept) enabled */
1392static bool pl011_tx_chars(struct uart_amba_port *uap, bool from_irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001393{
Alan Coxebd2c8f2009-09-19 13:13:28 -07001394 struct circ_buf *xmit = &uap->port.state->xmit;
Dave Martin1e84d222015-04-27 16:49:05 +01001395 int count = uap->fifosize >> 1;
Dave Martin734745c2015-03-04 12:27:33 +00001396
Linus Torvalds1da177e2005-04-16 15:20:36 -07001397 if (uap->port.x_char) {
Dave Martin1e84d222015-04-27 16:49:05 +01001398 if (!pl011_tx_char(uap, uap->port.x_char, from_irq))
Jayachandran C7d257fe2017-04-01 19:42:09 +00001399 return true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001400 uap->port.x_char = 0;
Dave Martin734745c2015-03-04 12:27:33 +00001401 --count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001402 }
1403 if (uart_circ_empty(xmit) || uart_tx_stopped(&uap->port)) {
Russell Kingb129a8c2005-08-31 10:12:14 +01001404 pl011_stop_tx(&uap->port);
Jayachandran C7d257fe2017-04-01 19:42:09 +00001405 return false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001406 }
1407
Russell King68b65f72010-12-22 17:24:39 +00001408 /* If we are using DMA mode, try to send some characters. */
1409 if (pl011_dma_tx_irq(uap))
Jayachandran C7d257fe2017-04-01 19:42:09 +00001410 return true;
Russell King68b65f72010-12-22 17:24:39 +00001411
Dave Martin1e84d222015-04-27 16:49:05 +01001412 do {
1413 if (likely(from_irq) && count-- == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001414 break;
Dave Martin1e84d222015-04-27 16:49:05 +01001415
1416 if (!pl011_tx_char(uap, xmit->buf[xmit->tail], from_irq))
1417 break;
1418
1419 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
1420 } while (!uart_circ_empty(xmit));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001421
1422 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
1423 uart_write_wakeup(&uap->port);
1424
Jayachandran C7d257fe2017-04-01 19:42:09 +00001425 if (uart_circ_empty(xmit)) {
Russell Kingb129a8c2005-08-31 10:12:14 +01001426 pl011_stop_tx(&uap->port);
Jayachandran C7d257fe2017-04-01 19:42:09 +00001427 return false;
1428 }
1429 return true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001430}
1431
1432static void pl011_modem_status(struct uart_amba_port *uap)
1433{
1434 unsigned int status, delta;
1435
Russell King9f25bc52015-11-03 14:51:13 +00001436 status = pl011_read(uap, REG_FR) & UART01x_FR_MODEM_ANY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001437
1438 delta = status ^ uap->old_status;
1439 uap->old_status = status;
1440
1441 if (!delta)
1442 return;
1443
1444 if (delta & UART01x_FR_DCD)
1445 uart_handle_dcd_change(&uap->port, status & UART01x_FR_DCD);
1446
Shawn Guo0e125a52016-07-08 17:00:39 +08001447 if (delta & uap->vendor->fr_dsr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001448 uap->port.icount.dsr++;
1449
Shawn Guo0e125a52016-07-08 17:00:39 +08001450 if (delta & uap->vendor->fr_cts)
1451 uart_handle_cts_change(&uap->port,
1452 status & uap->vendor->fr_cts);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001453
Alan Coxbdc04e32009-09-19 13:13:31 -07001454 wake_up_interruptible(&uap->port.state->port.delta_msr_wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001455}
1456
Andre Przywara9c4ef4b2015-05-21 17:26:20 +01001457static void check_apply_cts_event_workaround(struct uart_amba_port *uap)
1458{
1459 unsigned int dummy_read;
1460
1461 if (!uap->vendor->cts_event_workaround)
1462 return;
1463
1464 /* workaround to make sure that all bits are unlocked.. */
Russell King9f25bc52015-11-03 14:51:13 +00001465 pl011_write(0x00, uap, REG_ICR);
Andre Przywara9c4ef4b2015-05-21 17:26:20 +01001466
1467 /*
1468 * WA: introduce 26ns(1 uart clk) delay before W1C;
1469 * single apb access will incur 2 pclk(133.12Mhz) delay,
1470 * so add 2 dummy reads
1471 */
Russell King9f25bc52015-11-03 14:51:13 +00001472 dummy_read = pl011_read(uap, REG_ICR);
1473 dummy_read = pl011_read(uap, REG_ICR);
Andre Przywara9c4ef4b2015-05-21 17:26:20 +01001474}
1475
David Howells7d12e782006-10-05 14:55:46 +01001476static irqreturn_t pl011_int(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001477{
1478 struct uart_amba_port *uap = dev_id;
Russell King963cc982010-12-22 17:16:09 +00001479 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001480 unsigned int status, pass_counter = AMBA_ISR_PASS_LIMIT;
Andre Przywara075167e2015-05-21 17:26:19 +01001481 u16 imsc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001482 int handled = 0;
1483
Russell King963cc982010-12-22 17:16:09 +00001484 spin_lock_irqsave(&uap->port.lock, flags);
Russell King9f25bc52015-11-03 14:51:13 +00001485 imsc = pl011_read(uap, REG_IMSC);
1486 status = pl011_read(uap, REG_RIS) & imsc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001487 if (status) {
1488 do {
Andre Przywara9c4ef4b2015-05-21 17:26:20 +01001489 check_apply_cts_event_workaround(uap);
Greg Kroah-Hartmanf11c9842015-09-04 09:13:39 -07001490
Russell King75836332015-11-03 14:50:58 +00001491 pl011_write(status & ~(UART011_TXIS|UART011_RTIS|
1492 UART011_RXIS),
Russell King9f25bc52015-11-03 14:51:13 +00001493 uap, REG_ICR);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001494
Linus Walleijead76f32011-02-24 13:21:08 +01001495 if (status & (UART011_RTIS|UART011_RXIS)) {
1496 if (pl011_dma_rx_running(uap))
1497 pl011_dma_rx_irq(uap);
1498 else
1499 pl011_rx_chars(uap);
1500 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001501 if (status & (UART011_DSRMIS|UART011_DCDMIS|
1502 UART011_CTSMIS|UART011_RIMIS))
1503 pl011_modem_status(uap);
Dave Martin1e84d222015-04-27 16:49:05 +01001504 if (status & UART011_TXIS)
1505 pl011_tx_chars(uap, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001506
Rajanikanth H.V4fd06902012-03-26 11:17:02 +02001507 if (pass_counter-- == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001508 break;
1509
Russell King9f25bc52015-11-03 14:51:13 +00001510 status = pl011_read(uap, REG_RIS) & imsc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001511 } while (status != 0);
1512 handled = 1;
1513 }
1514
Russell King963cc982010-12-22 17:16:09 +00001515 spin_unlock_irqrestore(&uap->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001516
1517 return IRQ_RETVAL(handled);
1518}
1519
Linus Walleije643f872012-06-17 15:44:19 +02001520static unsigned int pl011_tx_empty(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001521{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001522 struct uart_amba_port *uap =
1523 container_of(port, struct uart_amba_port, port);
Russell King9f25bc52015-11-03 14:51:13 +00001524 unsigned int status = pl011_read(uap, REG_FR);
Shawn Guo0e125a52016-07-08 17:00:39 +08001525 return status & (uap->vendor->fr_busy | UART01x_FR_TXFF) ?
1526 0 : TIOCSER_TEMT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001527}
1528
Linus Walleije643f872012-06-17 15:44:19 +02001529static unsigned int pl011_get_mctrl(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001530{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001531 struct uart_amba_port *uap =
1532 container_of(port, struct uart_amba_port, port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001533 unsigned int result = 0;
Russell King9f25bc52015-11-03 14:51:13 +00001534 unsigned int status = pl011_read(uap, REG_FR);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001535
Jiri Slaby5159f402007-10-18 23:40:31 -07001536#define TIOCMBIT(uartbit, tiocmbit) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001537 if (status & uartbit) \
1538 result |= tiocmbit
1539
Jiri Slaby5159f402007-10-18 23:40:31 -07001540 TIOCMBIT(UART01x_FR_DCD, TIOCM_CAR);
Shawn Guo0e125a52016-07-08 17:00:39 +08001541 TIOCMBIT(uap->vendor->fr_dsr, TIOCM_DSR);
1542 TIOCMBIT(uap->vendor->fr_cts, TIOCM_CTS);
1543 TIOCMBIT(uap->vendor->fr_ri, TIOCM_RNG);
Jiri Slaby5159f402007-10-18 23:40:31 -07001544#undef TIOCMBIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001545 return result;
1546}
1547
1548static void pl011_set_mctrl(struct uart_port *port, unsigned int mctrl)
1549{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001550 struct uart_amba_port *uap =
1551 container_of(port, struct uart_amba_port, port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001552 unsigned int cr;
1553
Russell King9f25bc52015-11-03 14:51:13 +00001554 cr = pl011_read(uap, REG_CR);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001555
Jiri Slaby5159f402007-10-18 23:40:31 -07001556#define TIOCMBIT(tiocmbit, uartbit) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001557 if (mctrl & tiocmbit) \
1558 cr |= uartbit; \
1559 else \
1560 cr &= ~uartbit
1561
Jiri Slaby5159f402007-10-18 23:40:31 -07001562 TIOCMBIT(TIOCM_RTS, UART011_CR_RTS);
1563 TIOCMBIT(TIOCM_DTR, UART011_CR_DTR);
1564 TIOCMBIT(TIOCM_OUT1, UART011_CR_OUT1);
1565 TIOCMBIT(TIOCM_OUT2, UART011_CR_OUT2);
1566 TIOCMBIT(TIOCM_LOOP, UART011_CR_LBE);
Rabin Vincent3b438162010-02-12 06:43:11 +01001567
1568 if (uap->autorts) {
1569 /* We need to disable auto-RTS if we want to turn RTS off */
1570 TIOCMBIT(TIOCM_RTS, UART011_CR_RTSEN);
1571 }
Jiri Slaby5159f402007-10-18 23:40:31 -07001572#undef TIOCMBIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001573
Russell King9f25bc52015-11-03 14:51:13 +00001574 pl011_write(cr, uap, REG_CR);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001575}
1576
1577static void pl011_break_ctl(struct uart_port *port, int break_state)
1578{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001579 struct uart_amba_port *uap =
1580 container_of(port, struct uart_amba_port, port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001581 unsigned long flags;
1582 unsigned int lcr_h;
1583
1584 spin_lock_irqsave(&uap->port.lock, flags);
Russell Kinge4df9a82015-11-16 17:40:41 +00001585 lcr_h = pl011_read(uap, REG_LCRH_TX);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001586 if (break_state == -1)
1587 lcr_h |= UART01x_LCRH_BRK;
1588 else
1589 lcr_h &= ~UART01x_LCRH_BRK;
Russell Kinge4df9a82015-11-16 17:40:41 +00001590 pl011_write(lcr_h, uap, REG_LCRH_TX);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001591 spin_unlock_irqrestore(&uap->port.lock, flags);
1592}
1593
Jason Wessel84b5ae12008-02-20 13:33:39 -06001594#ifdef CONFIG_CONSOLE_POLL
Anton Vorontsov5c8124a2012-09-24 14:27:55 -07001595
1596static void pl011_quiesce_irqs(struct uart_port *port)
1597{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001598 struct uart_amba_port *uap =
1599 container_of(port, struct uart_amba_port, port);
Anton Vorontsov5c8124a2012-09-24 14:27:55 -07001600
Russell King9f25bc52015-11-03 14:51:13 +00001601 pl011_write(pl011_read(uap, REG_MIS), uap, REG_ICR);
Anton Vorontsov5c8124a2012-09-24 14:27:55 -07001602 /*
1603 * There is no way to clear TXIM as this is "ready to transmit IRQ", so
1604 * we simply mask it. start_tx() will unmask it.
1605 *
1606 * Note we can race with start_tx(), and if the race happens, the
1607 * polling user might get another interrupt just after we clear it.
1608 * But it should be OK and can happen even w/o the race, e.g.
1609 * controller immediately got some new data and raised the IRQ.
1610 *
1611 * And whoever uses polling routines assumes that it manages the device
1612 * (including tx queue), so we're also fine with start_tx()'s caller
1613 * side.
1614 */
Russell King9f25bc52015-11-03 14:51:13 +00001615 pl011_write(pl011_read(uap, REG_IMSC) & ~UART011_TXIM, uap,
1616 REG_IMSC);
Anton Vorontsov5c8124a2012-09-24 14:27:55 -07001617}
1618
Linus Walleije643f872012-06-17 15:44:19 +02001619static int pl011_get_poll_char(struct uart_port *port)
Jason Wessel84b5ae12008-02-20 13:33:39 -06001620{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001621 struct uart_amba_port *uap =
1622 container_of(port, struct uart_amba_port, port);
Jason Wessel84b5ae12008-02-20 13:33:39 -06001623 unsigned int status;
1624
Anton Vorontsov5c8124a2012-09-24 14:27:55 -07001625 /*
1626 * The caller might need IRQs lowered, e.g. if used with KDB NMI
1627 * debugger.
1628 */
1629 pl011_quiesce_irqs(port);
1630
Russell King9f25bc52015-11-03 14:51:13 +00001631 status = pl011_read(uap, REG_FR);
Jason Wesself5316b42010-05-20 21:04:22 -05001632 if (status & UART01x_FR_RXFE)
1633 return NO_POLL_CHAR;
Jason Wessel84b5ae12008-02-20 13:33:39 -06001634
Russell King9f25bc52015-11-03 14:51:13 +00001635 return pl011_read(uap, REG_DR);
Jason Wessel84b5ae12008-02-20 13:33:39 -06001636}
1637
Linus Walleije643f872012-06-17 15:44:19 +02001638static void pl011_put_poll_char(struct uart_port *port,
Jason Wessel84b5ae12008-02-20 13:33:39 -06001639 unsigned char ch)
1640{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001641 struct uart_amba_port *uap =
1642 container_of(port, struct uart_amba_port, port);
Jason Wessel84b5ae12008-02-20 13:33:39 -06001643
Russell King9f25bc52015-11-03 14:51:13 +00001644 while (pl011_read(uap, REG_FR) & UART01x_FR_TXFF)
Timur Tabi2f2fd082016-01-15 14:32:20 -06001645 cpu_relax();
Jason Wessel84b5ae12008-02-20 13:33:39 -06001646
Russell King9f25bc52015-11-03 14:51:13 +00001647 pl011_write(ch, uap, REG_DR);
Jason Wessel84b5ae12008-02-20 13:33:39 -06001648}
1649
1650#endif /* CONFIG_CONSOLE_POLL */
1651
Anton Vorontsovb3564c22012-09-24 14:27:54 -07001652static int pl011_hwinit(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001653{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001654 struct uart_amba_port *uap =
1655 container_of(port, struct uart_amba_port, port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001656 int retval;
1657
Linus Walleij78d80c52012-05-23 21:18:46 +02001658 /* Optionaly enable pins to be muxed in and configured */
Linus Walleij2b996fc2013-06-05 15:36:42 +02001659 pinctrl_pm_select_default_state(port->dev);
Linus Walleij78d80c52012-05-23 21:18:46 +02001660
Linus Torvalds1da177e2005-04-16 15:20:36 -07001661 /*
1662 * Try to enable the clock producer.
1663 */
Julia Lawall1c4c4392012-08-26 18:01:01 +02001664 retval = clk_prepare_enable(uap->clk);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001665 if (retval)
Tushar Behera7f6d9422014-06-26 15:35:35 +05301666 return retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001667
1668 uap->port.uartclk = clk_get_rate(uap->clk);
1669
Linus Walleij9b96fba2012-03-13 13:27:23 +01001670 /* Clear pending error and receive interrupts */
Russell King75836332015-11-03 14:50:58 +00001671 pl011_write(UART011_OEIS | UART011_BEIS | UART011_PEIS |
1672 UART011_FEIS | UART011_RTIS | UART011_RXIS,
Russell King9f25bc52015-11-03 14:51:13 +00001673 uap, REG_ICR);
Linus Walleij9b96fba2012-03-13 13:27:23 +01001674
Linus Torvalds1da177e2005-04-16 15:20:36 -07001675 /*
Anton Vorontsovb3564c22012-09-24 14:27:54 -07001676 * Save interrupts enable mask, and enable RX interrupts in case if
1677 * the interrupt is used for NMI entry.
1678 */
Russell King9f25bc52015-11-03 14:51:13 +00001679 uap->im = pl011_read(uap, REG_IMSC);
1680 pl011_write(UART011_RTIM | UART011_RXIM, uap, REG_IMSC);
Anton Vorontsovb3564c22012-09-24 14:27:54 -07001681
Jingoo Han574de552013-07-30 17:06:57 +09001682 if (dev_get_platdata(uap->port.dev)) {
Anton Vorontsovb3564c22012-09-24 14:27:54 -07001683 struct amba_pl011_data *plat;
1684
Jingoo Han574de552013-07-30 17:06:57 +09001685 plat = dev_get_platdata(uap->port.dev);
Anton Vorontsovb3564c22012-09-24 14:27:54 -07001686 if (plat->init)
1687 plat->init();
1688 }
1689 return 0;
Anton Vorontsovb3564c22012-09-24 14:27:54 -07001690}
1691
Russell King7fe9a5a2015-11-03 14:51:08 +00001692static bool pl011_split_lcrh(const struct uart_amba_port *uap)
1693{
Russell Kinge4df9a82015-11-16 17:40:41 +00001694 return pl011_reg_to_offset(uap, REG_LCRH_RX) !=
1695 pl011_reg_to_offset(uap, REG_LCRH_TX);
Russell King7fe9a5a2015-11-03 14:51:08 +00001696}
1697
Jon Medhurstb60f2f62013-12-10 10:18:59 +00001698static void pl011_write_lcr_h(struct uart_amba_port *uap, unsigned int lcr_h)
1699{
Russell Kinge4df9a82015-11-16 17:40:41 +00001700 pl011_write(lcr_h, uap, REG_LCRH_RX);
Russell King7fe9a5a2015-11-03 14:51:08 +00001701 if (pl011_split_lcrh(uap)) {
Jon Medhurstb60f2f62013-12-10 10:18:59 +00001702 int i;
1703 /*
1704 * Wait 10 PCLKs before writing LCRH_TX register,
1705 * to get this delay write read only register 10 times
1706 */
1707 for (i = 0; i < 10; ++i)
Russell King9f25bc52015-11-03 14:51:13 +00001708 pl011_write(0xff, uap, REG_MIS);
Russell Kinge4df9a82015-11-16 17:40:41 +00001709 pl011_write(lcr_h, uap, REG_LCRH_TX);
Jon Medhurstb60f2f62013-12-10 10:18:59 +00001710 }
1711}
1712
Andre Przywara867b8e82015-05-21 17:26:15 +01001713static int pl011_allocate_irq(struct uart_amba_port *uap)
1714{
Russell King9f25bc52015-11-03 14:51:13 +00001715 pl011_write(uap->im, uap, REG_IMSC);
Andre Przywara867b8e82015-05-21 17:26:15 +01001716
1717 return request_irq(uap->port.irq, pl011_int, 0, "uart-pl011", uap);
1718}
1719
1720/*
1721 * Enable interrupts, only timeouts when using DMA
1722 * if initial RX DMA job failed, start in interrupt mode
1723 * as well.
1724 */
1725static void pl011_enable_interrupts(struct uart_amba_port *uap)
1726{
Dave Martin018e5192018-05-10 18:08:23 +01001727 unsigned int i;
1728
Andre Przywara867b8e82015-05-21 17:26:15 +01001729 spin_lock_irq(&uap->port.lock);
1730
1731 /* Clear out any spuriously appearing RX interrupts */
Russell King9f25bc52015-11-03 14:51:13 +00001732 pl011_write(UART011_RTIS | UART011_RXIS, uap, REG_ICR);
Dave Martin018e5192018-05-10 18:08:23 +01001733
1734 /*
1735 * RXIS is asserted only when the RX FIFO transitions from below
1736 * to above the trigger threshold. If the RX FIFO is already
1737 * full to the threshold this can't happen and RXIS will now be
1738 * stuck off. Drain the RX FIFO explicitly to fix this:
1739 */
1740 for (i = 0; i < uap->fifosize * 2; ++i) {
1741 if (pl011_read(uap, REG_FR) & UART01x_FR_RXFE)
1742 break;
1743
1744 pl011_read(uap, REG_DR);
1745 }
1746
Andre Przywara867b8e82015-05-21 17:26:15 +01001747 uap->im = UART011_RTIM;
1748 if (!pl011_dma_rx_running(uap))
1749 uap->im |= UART011_RXIM;
Russell King9f25bc52015-11-03 14:51:13 +00001750 pl011_write(uap->im, uap, REG_IMSC);
Andre Przywara867b8e82015-05-21 17:26:15 +01001751 spin_unlock_irq(&uap->port.lock);
1752}
1753
Anton Vorontsovb3564c22012-09-24 14:27:54 -07001754static int pl011_startup(struct uart_port *port)
1755{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001756 struct uart_amba_port *uap =
1757 container_of(port, struct uart_amba_port, port);
Dave Martin734745c2015-03-04 12:27:33 +00001758 unsigned int cr;
Anton Vorontsovb3564c22012-09-24 14:27:54 -07001759 int retval;
1760
1761 retval = pl011_hwinit(port);
1762 if (retval)
1763 goto clk_dis;
1764
Andre Przywara867b8e82015-05-21 17:26:15 +01001765 retval = pl011_allocate_irq(uap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001766 if (retval)
1767 goto clk_dis;
1768
Russell King9f25bc52015-11-03 14:51:13 +00001769 pl011_write(uap->vendor->ifls, uap, REG_IFLS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001770
Jon Medhurstfe433902013-12-10 10:18:58 +00001771 spin_lock_irq(&uap->port.lock);
1772
Shreshtha Kumar Sahud8d8ffa2012-01-18 15:53:59 +05301773 /* restore RTS and DTR */
1774 cr = uap->old_cr & (UART011_CR_RTS | UART011_CR_DTR);
1775 cr |= UART01x_CR_UARTEN | UART011_CR_RXE | UART011_CR_TXE;
Russell King9f25bc52015-11-03 14:51:13 +00001776 pl011_write(cr, uap, REG_CR);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001777
Jon Medhurstfe433902013-12-10 10:18:58 +00001778 spin_unlock_irq(&uap->port.lock);
1779
Linus Torvalds1da177e2005-04-16 15:20:36 -07001780 /*
1781 * initialise the old status of the modem signals
1782 */
Russell King9f25bc52015-11-03 14:51:13 +00001783 uap->old_status = pl011_read(uap, REG_FR) & UART01x_FR_MODEM_ANY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001784
Russell King68b65f72010-12-22 17:24:39 +00001785 /* Startup DMA */
1786 pl011_dma_startup(uap);
1787
Andre Przywara867b8e82015-05-21 17:26:15 +01001788 pl011_enable_interrupts(uap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001789
1790 return 0;
1791
1792 clk_dis:
Julia Lawall1c4c4392012-08-26 18:01:01 +02001793 clk_disable_unprepare(uap->clk);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001794 return retval;
1795}
1796
Andre Przywara0dd1e242015-05-21 17:26:23 +01001797static int sbsa_uart_startup(struct uart_port *port)
1798{
1799 struct uart_amba_port *uap =
1800 container_of(port, struct uart_amba_port, port);
1801 int retval;
1802
1803 retval = pl011_hwinit(port);
1804 if (retval)
1805 return retval;
1806
1807 retval = pl011_allocate_irq(uap);
1808 if (retval)
1809 return retval;
1810
1811 /* The SBSA UART does not support any modem status lines. */
1812 uap->old_status = 0;
1813
1814 pl011_enable_interrupts(uap);
1815
1816 return 0;
1817}
1818
Linus Walleijec489aa2010-06-02 08:13:52 +01001819static void pl011_shutdown_channel(struct uart_amba_port *uap,
1820 unsigned int lcrh)
1821{
Greg Kroah-Hartmanf11c9842015-09-04 09:13:39 -07001822 unsigned long val;
Linus Walleijec489aa2010-06-02 08:13:52 +01001823
Russell Kingb2a4e242015-11-03 14:51:03 +00001824 val = pl011_read(uap, lcrh);
Greg Kroah-Hartmanf11c9842015-09-04 09:13:39 -07001825 val &= ~(UART01x_LCRH_BRK | UART01x_LCRH_FEN);
Russell Kingb2a4e242015-11-03 14:51:03 +00001826 pl011_write(val, uap, lcrh);
Linus Walleijec489aa2010-06-02 08:13:52 +01001827}
1828
Andre Przywara95166a32015-05-21 17:26:16 +01001829/*
1830 * disable the port. It should not disable RTS and DTR.
1831 * Also RTS and DTR state should be preserved to restore
1832 * it during startup().
1833 */
1834static void pl011_disable_uart(struct uart_amba_port *uap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001835{
Shreshtha Kumar Sahud8d8ffa2012-01-18 15:53:59 +05301836 unsigned int cr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001837
Rabin Vincent3b438162010-02-12 06:43:11 +01001838 uap->autorts = false;
Jon Medhurstfe433902013-12-10 10:18:58 +00001839 spin_lock_irq(&uap->port.lock);
Russell King9f25bc52015-11-03 14:51:13 +00001840 cr = pl011_read(uap, REG_CR);
Shreshtha Kumar Sahud8d8ffa2012-01-18 15:53:59 +05301841 uap->old_cr = cr;
1842 cr &= UART011_CR_RTS | UART011_CR_DTR;
1843 cr |= UART01x_CR_UARTEN | UART011_CR_TXE;
Russell King9f25bc52015-11-03 14:51:13 +00001844 pl011_write(cr, uap, REG_CR);
Jon Medhurstfe433902013-12-10 10:18:58 +00001845 spin_unlock_irq(&uap->port.lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001846
1847 /*
1848 * disable break condition and fifos
1849 */
Russell Kinge4df9a82015-11-16 17:40:41 +00001850 pl011_shutdown_channel(uap, REG_LCRH_RX);
Russell King7fe9a5a2015-11-03 14:51:08 +00001851 if (pl011_split_lcrh(uap))
Russell Kinge4df9a82015-11-16 17:40:41 +00001852 pl011_shutdown_channel(uap, REG_LCRH_TX);
Andre Przywara95166a32015-05-21 17:26:16 +01001853}
1854
1855static void pl011_disable_interrupts(struct uart_amba_port *uap)
1856{
1857 spin_lock_irq(&uap->port.lock);
1858
1859 /* mask all interrupts and clear all pending ones */
1860 uap->im = 0;
Russell King9f25bc52015-11-03 14:51:13 +00001861 pl011_write(uap->im, uap, REG_IMSC);
1862 pl011_write(0xffff, uap, REG_ICR);
Andre Przywara95166a32015-05-21 17:26:16 +01001863
1864 spin_unlock_irq(&uap->port.lock);
1865}
1866
1867static void pl011_shutdown(struct uart_port *port)
1868{
1869 struct uart_amba_port *uap =
1870 container_of(port, struct uart_amba_port, port);
1871
1872 pl011_disable_interrupts(uap);
1873
1874 pl011_dma_shutdown(uap);
1875
1876 free_irq(uap->port.irq, uap);
1877
1878 pl011_disable_uart(uap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001879
1880 /*
1881 * Shut down the clock producer
1882 */
Julia Lawall1c4c4392012-08-26 18:01:01 +02001883 clk_disable_unprepare(uap->clk);
Linus Walleij78d80c52012-05-23 21:18:46 +02001884 /* Optionally let pins go into sleep states */
Linus Walleij2b996fc2013-06-05 15:36:42 +02001885 pinctrl_pm_select_sleep_state(port->dev);
Shreshtha Kumar Sahuc16d51a2011-06-13 10:11:33 +02001886
Jingoo Han574de552013-07-30 17:06:57 +09001887 if (dev_get_platdata(uap->port.dev)) {
Shreshtha Kumar Sahuc16d51a2011-06-13 10:11:33 +02001888 struct amba_pl011_data *plat;
1889
Jingoo Han574de552013-07-30 17:06:57 +09001890 plat = dev_get_platdata(uap->port.dev);
Shreshtha Kumar Sahuc16d51a2011-06-13 10:11:33 +02001891 if (plat->exit)
1892 plat->exit();
1893 }
1894
Peter Hurley36f339d2014-11-06 09:06:12 -05001895 if (uap->port.ops->flush_buffer)
1896 uap->port.ops->flush_buffer(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001897}
1898
Andre Przywara0dd1e242015-05-21 17:26:23 +01001899static void sbsa_uart_shutdown(struct uart_port *port)
1900{
1901 struct uart_amba_port *uap =
1902 container_of(port, struct uart_amba_port, port);
1903
1904 pl011_disable_interrupts(uap);
1905
1906 free_irq(uap->port.irq, uap);
1907
1908 if (uap->port.ops->flush_buffer)
1909 uap->port.ops->flush_buffer(port);
1910}
1911
Linus Torvalds1da177e2005-04-16 15:20:36 -07001912static void
Andre Przywaraef5a9352015-05-21 17:26:17 +01001913pl011_setup_status_masks(struct uart_port *port, struct ktermios *termios)
1914{
1915 port->read_status_mask = UART011_DR_OE | 255;
1916 if (termios->c_iflag & INPCK)
1917 port->read_status_mask |= UART011_DR_FE | UART011_DR_PE;
1918 if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
1919 port->read_status_mask |= UART011_DR_BE;
1920
1921 /*
1922 * Characters to ignore
1923 */
1924 port->ignore_status_mask = 0;
1925 if (termios->c_iflag & IGNPAR)
1926 port->ignore_status_mask |= UART011_DR_FE | UART011_DR_PE;
1927 if (termios->c_iflag & IGNBRK) {
1928 port->ignore_status_mask |= UART011_DR_BE;
1929 /*
1930 * If we're ignoring parity and break indicators,
1931 * ignore overruns too (for real raw support).
1932 */
1933 if (termios->c_iflag & IGNPAR)
1934 port->ignore_status_mask |= UART011_DR_OE;
1935 }
1936
1937 /*
1938 * Ignore all characters if CREAD is not set.
1939 */
1940 if ((termios->c_cflag & CREAD) == 0)
1941 port->ignore_status_mask |= UART_DUMMY_DR_RX;
1942}
1943
1944static void
Alan Cox606d0992006-12-08 02:38:45 -08001945pl011_set_termios(struct uart_port *port, struct ktermios *termios,
1946 struct ktermios *old)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001947{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001948 struct uart_amba_port *uap =
1949 container_of(port, struct uart_amba_port, port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001950 unsigned int lcr_h, old_cr;
1951 unsigned long flags;
Russell Kingc19f12b2010-12-22 17:48:26 +00001952 unsigned int baud, quot, clkdiv;
1953
1954 if (uap->vendor->oversampling)
1955 clkdiv = 8;
1956 else
1957 clkdiv = 16;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001958
1959 /*
1960 * Ask the core to calculate the divisor for us.
1961 */
Linus Walleijac3e3fb2010-06-02 20:40:22 +01001962 baud = uart_get_baud_rate(port, termios, old, 0,
Russell Kingc19f12b2010-12-22 17:48:26 +00001963 port->uartclk / clkdiv);
Chanho Min89fa28d2013-04-03 11:10:37 +09001964#ifdef CONFIG_DMA_ENGINE
Chanho Mincb06ff12013-03-27 18:38:11 +09001965 /*
1966 * Adjust RX DMA polling rate with baud rate if not specified.
1967 */
1968 if (uap->dmarx.auto_poll_rate)
1969 uap->dmarx.poll_rate = DIV_ROUND_UP(10000000, baud);
Chanho Min89fa28d2013-04-03 11:10:37 +09001970#endif
Linus Walleijac3e3fb2010-06-02 20:40:22 +01001971
1972 if (baud > port->uartclk/16)
1973 quot = DIV_ROUND_CLOSEST(port->uartclk * 8, baud);
1974 else
1975 quot = DIV_ROUND_CLOSEST(port->uartclk * 4, baud);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001976
1977 switch (termios->c_cflag & CSIZE) {
1978 case CS5:
1979 lcr_h = UART01x_LCRH_WLEN_5;
1980 break;
1981 case CS6:
1982 lcr_h = UART01x_LCRH_WLEN_6;
1983 break;
1984 case CS7:
1985 lcr_h = UART01x_LCRH_WLEN_7;
1986 break;
1987 default: // CS8
1988 lcr_h = UART01x_LCRH_WLEN_8;
1989 break;
1990 }
1991 if (termios->c_cflag & CSTOPB)
1992 lcr_h |= UART01x_LCRH_STP2;
1993 if (termios->c_cflag & PARENB) {
1994 lcr_h |= UART01x_LCRH_PEN;
1995 if (!(termios->c_cflag & PARODD))
1996 lcr_h |= UART01x_LCRH_EPS;
Ed Spiridonovbb700022016-03-04 08:11:53 +03001997 if (termios->c_cflag & CMSPAR)
1998 lcr_h |= UART011_LCRH_SPS;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001999 }
Russell Kingffca2b12010-12-22 17:13:05 +00002000 if (uap->fifosize > 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002001 lcr_h |= UART01x_LCRH_FEN;
2002
2003 spin_lock_irqsave(&port->lock, flags);
2004
2005 /*
2006 * Update the per-port timeout.
2007 */
2008 uart_update_timeout(port, termios->c_cflag, baud);
2009
Andre Przywaraef5a9352015-05-21 17:26:17 +01002010 pl011_setup_status_masks(port, termios);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002011
2012 if (UART_ENABLE_MS(port, termios->c_cflag))
2013 pl011_enable_ms(port);
2014
2015 /* first, disable everything */
Russell King9f25bc52015-11-03 14:51:13 +00002016 old_cr = pl011_read(uap, REG_CR);
2017 pl011_write(0, uap, REG_CR);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002018
Rabin Vincent3b438162010-02-12 06:43:11 +01002019 if (termios->c_cflag & CRTSCTS) {
2020 if (old_cr & UART011_CR_RTS)
2021 old_cr |= UART011_CR_RTSEN;
2022
2023 old_cr |= UART011_CR_CTSEN;
2024 uap->autorts = true;
2025 } else {
2026 old_cr &= ~(UART011_CR_CTSEN | UART011_CR_RTSEN);
2027 uap->autorts = false;
2028 }
2029
Russell Kingc19f12b2010-12-22 17:48:26 +00002030 if (uap->vendor->oversampling) {
2031 if (baud > port->uartclk / 16)
Linus Walleijac3e3fb2010-06-02 20:40:22 +01002032 old_cr |= ST_UART011_CR_OVSFACT;
2033 else
2034 old_cr &= ~ST_UART011_CR_OVSFACT;
2035 }
2036
Linus Walleijc5dd5532012-09-26 17:21:36 +02002037 /*
2038 * Workaround for the ST Micro oversampling variants to
2039 * increase the bitrate slightly, by lowering the divisor,
2040 * to avoid delayed sampling of start bit at high speeds,
2041 * else we see data corruption.
2042 */
2043 if (uap->vendor->oversampling) {
2044 if ((baud >= 3000000) && (baud < 3250000) && (quot > 1))
2045 quot -= 1;
2046 else if ((baud > 3250000) && (quot > 2))
2047 quot -= 2;
2048 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002049 /* Set baud rate */
Russell King9f25bc52015-11-03 14:51:13 +00002050 pl011_write(quot & 0x3f, uap, REG_FBRD);
2051 pl011_write(quot >> 6, uap, REG_IBRD);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002052
2053 /*
2054 * ----------v----------v----------v----------v-----
Russell Kinge4df9a82015-11-16 17:40:41 +00002055 * NOTE: REG_LCRH_TX and REG_LCRH_RX MUST BE WRITTEN AFTER
Russell King9f25bc52015-11-03 14:51:13 +00002056 * REG_FBRD & REG_IBRD.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002057 * ----------^----------^----------^----------^-----
2058 */
Jon Medhurstb60f2f62013-12-10 10:18:59 +00002059 pl011_write_lcr_h(uap, lcr_h);
Russell King9f25bc52015-11-03 14:51:13 +00002060 pl011_write(old_cr, uap, REG_CR);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002061
2062 spin_unlock_irqrestore(&port->lock, flags);
2063}
2064
Andre Przywara0dd1e242015-05-21 17:26:23 +01002065static void
2066sbsa_uart_set_termios(struct uart_port *port, struct ktermios *termios,
2067 struct ktermios *old)
2068{
2069 struct uart_amba_port *uap =
2070 container_of(port, struct uart_amba_port, port);
2071 unsigned long flags;
2072
2073 tty_termios_encode_baud_rate(termios, uap->fixed_baud, uap->fixed_baud);
2074
2075 /* The SBSA UART only supports 8n1 without hardware flow control. */
2076 termios->c_cflag &= ~(CSIZE | CSTOPB | PARENB | PARODD);
2077 termios->c_cflag &= ~(CMSPAR | CRTSCTS);
2078 termios->c_cflag |= CS8 | CLOCAL;
2079
2080 spin_lock_irqsave(&port->lock, flags);
2081 uart_update_timeout(port, CS8, uap->fixed_baud);
2082 pl011_setup_status_masks(port, termios);
2083 spin_unlock_irqrestore(&port->lock, flags);
2084}
2085
Linus Torvalds1da177e2005-04-16 15:20:36 -07002086static const char *pl011_type(struct uart_port *port)
2087{
Daniel Thompsona5820c22014-09-03 12:51:55 +01002088 struct uart_amba_port *uap =
2089 container_of(port, struct uart_amba_port, port);
Russell Kinge8a7ba82010-12-28 09:16:54 +00002090 return uap->port.type == PORT_AMBA ? uap->type : NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002091}
2092
2093/*
2094 * Release the memory region(s) being used by 'port'
2095 */
Linus Walleije643f872012-06-17 15:44:19 +02002096static void pl011_release_port(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002097{
2098 release_mem_region(port->mapbase, SZ_4K);
2099}
2100
2101/*
2102 * Request the memory region(s) being used by 'port'
2103 */
Linus Walleije643f872012-06-17 15:44:19 +02002104static int pl011_request_port(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002105{
2106 return request_mem_region(port->mapbase, SZ_4K, "uart-pl011")
2107 != NULL ? 0 : -EBUSY;
2108}
2109
2110/*
2111 * Configure/autoconfigure the port.
2112 */
Linus Walleije643f872012-06-17 15:44:19 +02002113static void pl011_config_port(struct uart_port *port, int flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002114{
2115 if (flags & UART_CONFIG_TYPE) {
2116 port->type = PORT_AMBA;
Linus Walleije643f872012-06-17 15:44:19 +02002117 pl011_request_port(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002118 }
2119}
2120
2121/*
2122 * verify the new serial_struct (for TIOCSSERIAL).
2123 */
Linus Walleije643f872012-06-17 15:44:19 +02002124static int pl011_verify_port(struct uart_port *port, struct serial_struct *ser)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002125{
2126 int ret = 0;
2127 if (ser->type != PORT_UNKNOWN && ser->type != PORT_AMBA)
2128 ret = -EINVAL;
Yinghai Lua62c4132008-08-19 20:49:55 -07002129 if (ser->irq < 0 || ser->irq >= nr_irqs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002130 ret = -EINVAL;
2131 if (ser->baud_base < 9600)
2132 ret = -EINVAL;
2133 return ret;
2134}
2135
2136static struct uart_ops amba_pl011_pops = {
Linus Walleije643f872012-06-17 15:44:19 +02002137 .tx_empty = pl011_tx_empty,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002138 .set_mctrl = pl011_set_mctrl,
Linus Walleije643f872012-06-17 15:44:19 +02002139 .get_mctrl = pl011_get_mctrl,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002140 .stop_tx = pl011_stop_tx,
2141 .start_tx = pl011_start_tx,
2142 .stop_rx = pl011_stop_rx,
2143 .enable_ms = pl011_enable_ms,
2144 .break_ctl = pl011_break_ctl,
2145 .startup = pl011_startup,
2146 .shutdown = pl011_shutdown,
Russell King68b65f72010-12-22 17:24:39 +00002147 .flush_buffer = pl011_dma_flush_buffer,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002148 .set_termios = pl011_set_termios,
2149 .type = pl011_type,
Linus Walleije643f872012-06-17 15:44:19 +02002150 .release_port = pl011_release_port,
2151 .request_port = pl011_request_port,
2152 .config_port = pl011_config_port,
2153 .verify_port = pl011_verify_port,
Jason Wessel84b5ae12008-02-20 13:33:39 -06002154#ifdef CONFIG_CONSOLE_POLL
Anton Vorontsovb3564c22012-09-24 14:27:54 -07002155 .poll_init = pl011_hwinit,
Linus Walleije643f872012-06-17 15:44:19 +02002156 .poll_get_char = pl011_get_poll_char,
2157 .poll_put_char = pl011_put_poll_char,
Jason Wessel84b5ae12008-02-20 13:33:39 -06002158#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002159};
2160
Andre Przywara0dd1e242015-05-21 17:26:23 +01002161static void sbsa_uart_set_mctrl(struct uart_port *port, unsigned int mctrl)
2162{
2163}
2164
2165static unsigned int sbsa_uart_get_mctrl(struct uart_port *port)
2166{
2167 return 0;
2168}
2169
2170static const struct uart_ops sbsa_uart_pops = {
2171 .tx_empty = pl011_tx_empty,
2172 .set_mctrl = sbsa_uart_set_mctrl,
2173 .get_mctrl = sbsa_uart_get_mctrl,
2174 .stop_tx = pl011_stop_tx,
2175 .start_tx = pl011_start_tx,
2176 .stop_rx = pl011_stop_rx,
2177 .startup = sbsa_uart_startup,
2178 .shutdown = sbsa_uart_shutdown,
2179 .set_termios = sbsa_uart_set_termios,
2180 .type = pl011_type,
2181 .release_port = pl011_release_port,
2182 .request_port = pl011_request_port,
2183 .config_port = pl011_config_port,
2184 .verify_port = pl011_verify_port,
2185#ifdef CONFIG_CONSOLE_POLL
2186 .poll_init = pl011_hwinit,
2187 .poll_get_char = pl011_get_poll_char,
2188 .poll_put_char = pl011_put_poll_char,
2189#endif
2190};
2191
Linus Torvalds1da177e2005-04-16 15:20:36 -07002192static struct uart_amba_port *amba_ports[UART_NR];
2193
2194#ifdef CONFIG_SERIAL_AMBA_PL011_CONSOLE
2195
Russell Kingd3587882006-03-20 20:00:09 +00002196static void pl011_console_putchar(struct uart_port *port, int ch)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002197{
Daniel Thompsona5820c22014-09-03 12:51:55 +01002198 struct uart_amba_port *uap =
2199 container_of(port, struct uart_amba_port, port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002200
Russell King9f25bc52015-11-03 14:51:13 +00002201 while (pl011_read(uap, REG_FR) & UART01x_FR_TXFF)
Timur Tabi2f2fd082016-01-15 14:32:20 -06002202 cpu_relax();
Russell King9f25bc52015-11-03 14:51:13 +00002203 pl011_write(ch, uap, REG_DR);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002204}
2205
2206static void
2207pl011_console_write(struct console *co, const char *s, unsigned int count)
2208{
2209 struct uart_amba_port *uap = amba_ports[co->index];
Timur Tabi2f2fd082016-01-15 14:32:20 -06002210 unsigned int old_cr = 0, new_cr;
Rabin Vincentef605fd2012-01-17 11:52:28 +01002211 unsigned long flags;
2212 int locked = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002213
2214 clk_enable(uap->clk);
2215
Rabin Vincentef605fd2012-01-17 11:52:28 +01002216 local_irq_save(flags);
2217 if (uap->port.sysrq)
2218 locked = 0;
2219 else if (oops_in_progress)
2220 locked = spin_trylock(&uap->port.lock);
2221 else
2222 spin_lock(&uap->port.lock);
2223
Linus Torvalds1da177e2005-04-16 15:20:36 -07002224 /*
2225 * First save the CR then disable the interrupts
2226 */
Andre Przywara71eec482015-05-21 17:26:21 +01002227 if (!uap->vendor->always_enabled) {
Russell King9f25bc52015-11-03 14:51:13 +00002228 old_cr = pl011_read(uap, REG_CR);
Andre Przywara71eec482015-05-21 17:26:21 +01002229 new_cr = old_cr & ~UART011_CR_CTSEN;
2230 new_cr |= UART01x_CR_UARTEN | UART011_CR_TXE;
Russell King9f25bc52015-11-03 14:51:13 +00002231 pl011_write(new_cr, uap, REG_CR);
Andre Przywara71eec482015-05-21 17:26:21 +01002232 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002233
Russell Kingd3587882006-03-20 20:00:09 +00002234 uart_console_write(&uap->port, s, count, pl011_console_putchar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002235
2236 /*
2237 * Finally, wait for transmitter to become empty
2238 * and restore the TCR
2239 */
Shawn Guo0e125a52016-07-08 17:00:39 +08002240 while (pl011_read(uap, REG_FR) & uap->vendor->fr_busy)
Timur Tabi2f2fd082016-01-15 14:32:20 -06002241 cpu_relax();
Andre Przywara71eec482015-05-21 17:26:21 +01002242 if (!uap->vendor->always_enabled)
Russell King9f25bc52015-11-03 14:51:13 +00002243 pl011_write(old_cr, uap, REG_CR);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002244
Rabin Vincentef605fd2012-01-17 11:52:28 +01002245 if (locked)
2246 spin_unlock(&uap->port.lock);
2247 local_irq_restore(flags);
2248
Linus Torvalds1da177e2005-04-16 15:20:36 -07002249 clk_disable(uap->clk);
2250}
2251
2252static void __init
2253pl011_console_get_options(struct uart_amba_port *uap, int *baud,
2254 int *parity, int *bits)
2255{
Russell King9f25bc52015-11-03 14:51:13 +00002256 if (pl011_read(uap, REG_CR) & UART01x_CR_UARTEN) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002257 unsigned int lcr_h, ibrd, fbrd;
2258
Russell Kinge4df9a82015-11-16 17:40:41 +00002259 lcr_h = pl011_read(uap, REG_LCRH_TX);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002260
2261 *parity = 'n';
2262 if (lcr_h & UART01x_LCRH_PEN) {
2263 if (lcr_h & UART01x_LCRH_EPS)
2264 *parity = 'e';
2265 else
2266 *parity = 'o';
2267 }
2268
2269 if ((lcr_h & 0x60) == UART01x_LCRH_WLEN_7)
2270 *bits = 7;
2271 else
2272 *bits = 8;
2273
Russell King9f25bc52015-11-03 14:51:13 +00002274 ibrd = pl011_read(uap, REG_IBRD);
2275 fbrd = pl011_read(uap, REG_FBRD);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002276
2277 *baud = uap->port.uartclk * 4 / (64 * ibrd + fbrd);
Linus Walleijac3e3fb2010-06-02 20:40:22 +01002278
Russell Kingc19f12b2010-12-22 17:48:26 +00002279 if (uap->vendor->oversampling) {
Russell King9f25bc52015-11-03 14:51:13 +00002280 if (pl011_read(uap, REG_CR)
Linus Walleijac3e3fb2010-06-02 20:40:22 +01002281 & ST_UART011_CR_OVSFACT)
2282 *baud *= 2;
2283 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002284 }
2285}
2286
2287static int __init pl011_console_setup(struct console *co, char *options)
2288{
2289 struct uart_amba_port *uap;
2290 int baud = 38400;
2291 int bits = 8;
2292 int parity = 'n';
2293 int flow = 'n';
Russell King4b4851c2011-09-22 11:35:30 +01002294 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002295
2296 /*
2297 * Check whether an invalid uart number has been specified, and
2298 * if so, search for the first available port that does have
2299 * console support.
2300 */
2301 if (co->index >= UART_NR)
2302 co->index = 0;
2303 uap = amba_ports[co->index];
Russell Kingd28122a2007-01-22 18:59:42 +00002304 if (!uap)
2305 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002306
Linus Walleij78d80c52012-05-23 21:18:46 +02002307 /* Allow pins to be muxed in and configured */
Linus Walleij2b996fc2013-06-05 15:36:42 +02002308 pinctrl_pm_select_default_state(uap->port.dev);
Linus Walleij78d80c52012-05-23 21:18:46 +02002309
Russell King4b4851c2011-09-22 11:35:30 +01002310 ret = clk_prepare(uap->clk);
2311 if (ret)
2312 return ret;
2313
Jingoo Han574de552013-07-30 17:06:57 +09002314 if (dev_get_platdata(uap->port.dev)) {
Shreshtha Kumar Sahuc16d51a2011-06-13 10:11:33 +02002315 struct amba_pl011_data *plat;
2316
Jingoo Han574de552013-07-30 17:06:57 +09002317 plat = dev_get_platdata(uap->port.dev);
Shreshtha Kumar Sahuc16d51a2011-06-13 10:11:33 +02002318 if (plat->init)
2319 plat->init();
2320 }
2321
Linus Torvalds1da177e2005-04-16 15:20:36 -07002322 uap->port.uartclk = clk_get_rate(uap->clk);
2323
Andre Przywaracefc2d12015-05-21 17:26:22 +01002324 if (uap->vendor->fixed_options) {
2325 baud = uap->fixed_baud;
2326 } else {
2327 if (options)
2328 uart_parse_options(options,
2329 &baud, &parity, &bits, &flow);
2330 else
2331 pl011_console_get_options(uap, &baud, &parity, &bits);
2332 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002333
2334 return uart_set_options(&uap->port, co, baud, parity, bits, flow);
2335}
2336
Aleksey Makarov73172522016-10-04 10:15:32 +03002337/**
2338 * pl011_console_match - non-standard console matching
2339 * @co: registering console
2340 * @name: name from console command line
2341 * @idx: index from console command line
2342 * @options: ptr to option string from console command line
2343 *
2344 * Only attempts to match console command lines of the form:
2345 * console=pl011,mmio|mmio32,<addr>[,<options>]
2346 * console=pl011,0x<addr>[,<options>]
2347 * This form is used to register an initial earlycon boot console and
2348 * replace it with the amba_console at pl011 driver init.
2349 *
2350 * Performs console setup for a match (as required by interface)
2351 * If no <options> are specified, then assume the h/w is already setup.
2352 *
2353 * Returns 0 if console matches; otherwise non-zero to use default matching
2354 */
2355static int __init pl011_console_match(struct console *co, char *name, int idx,
2356 char *options)
2357{
2358 unsigned char iotype;
2359 resource_size_t addr;
2360 int i;
2361
2362 if (strcmp(name, "pl011") != 0)
2363 return -ENODEV;
2364
2365 if (uart_parse_earlycon(options, &iotype, &addr, &options))
2366 return -ENODEV;
2367
2368 if (iotype != UPIO_MEM && iotype != UPIO_MEM32)
2369 return -ENODEV;
2370
2371 /* try to match the port specified on the command line */
2372 for (i = 0; i < ARRAY_SIZE(amba_ports); i++) {
2373 struct uart_port *port;
2374
2375 if (!amba_ports[i])
2376 continue;
2377
2378 port = &amba_ports[i]->port;
2379
2380 if (port->mapbase != addr)
2381 continue;
2382
2383 co->index = i;
2384 port->cons = co;
2385 return pl011_console_setup(co, options);
2386 }
2387
2388 return -ENODEV;
2389}
2390
Vincent Sanders2d934862005-09-14 22:36:03 +01002391static struct uart_driver amba_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002392static struct console amba_console = {
2393 .name = "ttyAMA",
2394 .write = pl011_console_write,
2395 .device = uart_console_device,
2396 .setup = pl011_console_setup,
Aleksey Makarov73172522016-10-04 10:15:32 +03002397 .match = pl011_console_match,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002398 .flags = CON_PRINTBUFFER,
2399 .index = -1,
2400 .data = &amba_reg,
2401};
2402
2403#define AMBA_CONSOLE (&amba_console)
Rob Herring0d3c6732014-04-18 17:19:57 -05002404
2405static void pl011_putc(struct uart_port *port, int c)
2406{
Russell Kingcdf091c2016-01-04 15:37:41 -06002407 while (readl(port->membase + UART01x_FR) & UART01x_FR_TXFF)
Timur Tabi2f2fd082016-01-15 14:32:20 -06002408 cpu_relax();
Timur Tabi3b78fae2016-01-04 15:37:42 -06002409 if (port->iotype == UPIO_MEM32)
2410 writel(c, port->membase + UART01x_DR);
2411 else
2412 writeb(c, port->membase + UART01x_DR);
Shawn Guoe06690b2016-09-17 14:14:38 +08002413 while (readl(port->membase + UART01x_FR) & UART01x_FR_BUSY)
Timur Tabi2f2fd082016-01-15 14:32:20 -06002414 cpu_relax();
Rob Herring0d3c6732014-04-18 17:19:57 -05002415}
2416
2417static void pl011_early_write(struct console *con, const char *s, unsigned n)
2418{
2419 struct earlycon_device *dev = con->data;
2420
2421 uart_console_write(&dev->port, s, n, pl011_putc);
2422}
2423
2424static int __init pl011_early_console_setup(struct earlycon_device *device,
2425 const char *opt)
2426{
2427 if (!device->port.membase)
2428 return -ENODEV;
2429
2430 device->con->write = pl011_early_write;
2431 return 0;
2432}
Rob Herring45e0f0f2014-03-27 08:08:03 -05002433OF_EARLYCON_DECLARE(pl011, "arm,pl011", pl011_early_console_setup);
Rob Herring0d3c6732014-04-18 17:19:57 -05002434
Linus Torvalds1da177e2005-04-16 15:20:36 -07002435#else
2436#define AMBA_CONSOLE NULL
2437#endif
2438
2439static struct uart_driver amba_reg = {
2440 .owner = THIS_MODULE,
2441 .driver_name = "ttyAMA",
2442 .dev_name = "ttyAMA",
2443 .major = SERIAL_AMBA_MAJOR,
2444 .minor = SERIAL_AMBA_MINOR,
2445 .nr = UART_NR,
2446 .cons = AMBA_CONSOLE,
2447};
2448
Matthew Leach32614aa2012-08-28 16:41:28 +01002449static int pl011_probe_dt_alias(int index, struct device *dev)
2450{
2451 struct device_node *np;
2452 static bool seen_dev_with_alias = false;
2453 static bool seen_dev_without_alias = false;
2454 int ret = index;
2455
2456 if (!IS_ENABLED(CONFIG_OF))
2457 return ret;
2458
2459 np = dev->of_node;
2460 if (!np)
2461 return ret;
2462
2463 ret = of_alias_get_id(np, "serial");
Arnd Bergmann287980e2016-05-27 23:23:25 +02002464 if (ret < 0) {
Matthew Leach32614aa2012-08-28 16:41:28 +01002465 seen_dev_without_alias = true;
2466 ret = index;
2467 } else {
2468 seen_dev_with_alias = true;
2469 if (ret >= ARRAY_SIZE(amba_ports) || amba_ports[ret] != NULL) {
2470 dev_warn(dev, "requested serial port %d not available.\n", ret);
2471 ret = index;
2472 }
2473 }
2474
2475 if (seen_dev_with_alias && seen_dev_without_alias)
2476 dev_warn(dev, "aliased and non-aliased serial devices found in device tree. Serial port enumeration may be unpredictable.\n");
2477
2478 return ret;
2479}
2480
Andre Przywara49bb3c82015-05-21 17:26:14 +01002481/* unregisters the driver also if no more ports are left */
2482static void pl011_unregister_port(struct uart_amba_port *uap)
2483{
2484 int i;
2485 bool busy = false;
2486
2487 for (i = 0; i < ARRAY_SIZE(amba_ports); i++) {
2488 if (amba_ports[i] == uap)
2489 amba_ports[i] = NULL;
2490 else if (amba_ports[i])
2491 busy = true;
2492 }
2493 pl011_dma_remove(uap);
2494 if (!busy)
2495 uart_unregister_driver(&amba_reg);
2496}
2497
Andre Przywara3873e2d2015-05-21 17:26:18 +01002498static int pl011_find_free_port(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002499{
Andre Przywara3873e2d2015-05-21 17:26:18 +01002500 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002501
2502 for (i = 0; i < ARRAY_SIZE(amba_ports); i++)
2503 if (amba_ports[i] == NULL)
Andre Przywara3873e2d2015-05-21 17:26:18 +01002504 return i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002505
Andre Przywara3873e2d2015-05-21 17:26:18 +01002506 return -EBUSY;
2507}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002508
Andre Przywara3873e2d2015-05-21 17:26:18 +01002509static int pl011_setup_port(struct device *dev, struct uart_amba_port *uap,
2510 struct resource *mmiobase, int index)
2511{
2512 void __iomem *base;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002513
Andre Przywara3873e2d2015-05-21 17:26:18 +01002514 base = devm_ioremap_resource(dev, mmiobase);
Krzysztof Kozlowski97a60ea2015-07-09 22:21:41 +09002515 if (IS_ERR(base))
2516 return PTR_ERR(base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002517
Andre Przywara3873e2d2015-05-21 17:26:18 +01002518 index = pl011_probe_dt_alias(index, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002519
Shreshtha Kumar Sahud8d8ffa2012-01-18 15:53:59 +05302520 uap->old_cr = 0;
Andre Przywara3873e2d2015-05-21 17:26:18 +01002521 uap->port.dev = dev;
2522 uap->port.mapbase = mmiobase->start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002523 uap->port.membase = base;
Russell Kingffca2b12010-12-22 17:13:05 +00002524 uap->port.fifosize = uap->fifosize;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002525 uap->port.flags = UPF_BOOT_AUTOCONF;
Andre Przywara3873e2d2015-05-21 17:26:18 +01002526 uap->port.line = index;
2527
2528 amba_ports[index] = uap;
2529
2530 return 0;
2531}
2532
2533static int pl011_register_port(struct uart_amba_port *uap)
2534{
2535 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002536
Linus Walleijc3d8b762012-03-21 20:15:18 +01002537 /* Ensure interrupts from this UART are masked and cleared */
Russell King9f25bc52015-11-03 14:51:13 +00002538 pl011_write(0, uap, REG_IMSC);
2539 pl011_write(0xffff, uap, REG_ICR);
Linus Walleijc3d8b762012-03-21 20:15:18 +01002540
Tushar Beheraef2889f2014-01-20 14:32:35 +05302541 if (!amba_reg.state) {
2542 ret = uart_register_driver(&amba_reg);
2543 if (ret < 0) {
Andre Przywara3873e2d2015-05-21 17:26:18 +01002544 dev_err(uap->port.dev,
Jorge Ramirez-Ortiz1c9be312015-03-06 13:05:40 -05002545 "Failed to register AMBA-PL011 driver\n");
Tushar Beheraef2889f2014-01-20 14:32:35 +05302546 return ret;
2547 }
2548 }
2549
Linus Torvalds1da177e2005-04-16 15:20:36 -07002550 ret = uart_add_one_port(&amba_reg, &uap->port);
Andre Przywara49bb3c82015-05-21 17:26:14 +01002551 if (ret)
2552 pl011_unregister_port(uap);
Tushar Behera7f6d9422014-06-26 15:35:35 +05302553
Linus Torvalds1da177e2005-04-16 15:20:36 -07002554 return ret;
2555}
2556
Andre Przywara3873e2d2015-05-21 17:26:18 +01002557static int pl011_probe(struct amba_device *dev, const struct amba_id *id)
2558{
2559 struct uart_amba_port *uap;
2560 struct vendor_data *vendor = id->data;
2561 int portnr, ret;
2562
2563 portnr = pl011_find_free_port();
2564 if (portnr < 0)
2565 return portnr;
2566
2567 uap = devm_kzalloc(&dev->dev, sizeof(struct uart_amba_port),
2568 GFP_KERNEL);
2569 if (!uap)
2570 return -ENOMEM;
2571
2572 uap->clk = devm_clk_get(&dev->dev, NULL);
2573 if (IS_ERR(uap->clk))
2574 return PTR_ERR(uap->clk);
2575
Russell King439403b2015-11-16 17:40:31 +00002576 uap->reg_offset = vendor->reg_offset;
Andre Przywara3873e2d2015-05-21 17:26:18 +01002577 uap->vendor = vendor;
Andre Przywara3873e2d2015-05-21 17:26:18 +01002578 uap->fifosize = vendor->get_fifosize(dev);
Timur Tabi3b78fae2016-01-04 15:37:42 -06002579 uap->port.iotype = vendor->access_32b ? UPIO_MEM32 : UPIO_MEM;
Andre Przywara3873e2d2015-05-21 17:26:18 +01002580 uap->port.irq = dev->irq[0];
2581 uap->port.ops = &amba_pl011_pops;
2582
2583 snprintf(uap->type, sizeof(uap->type), "PL011 rev%u", amba_rev(dev));
2584
2585 ret = pl011_setup_port(&dev->dev, uap, &dev->res, portnr);
2586 if (ret)
2587 return ret;
2588
2589 amba_set_drvdata(dev, uap);
2590
2591 return pl011_register_port(uap);
2592}
2593
Linus Torvalds1da177e2005-04-16 15:20:36 -07002594static int pl011_remove(struct amba_device *dev)
2595{
2596 struct uart_amba_port *uap = amba_get_drvdata(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002597
Linus Torvalds1da177e2005-04-16 15:20:36 -07002598 uart_remove_one_port(&amba_reg, &uap->port);
Andre Przywara49bb3c82015-05-21 17:26:14 +01002599 pl011_unregister_port(uap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002600 return 0;
2601}
2602
Ulf Hanssond0ce8502013-12-03 11:04:28 +01002603#ifdef CONFIG_PM_SLEEP
2604static int pl011_suspend(struct device *dev)
Leo Chenb736b892009-07-28 23:43:33 +01002605{
Ulf Hanssond0ce8502013-12-03 11:04:28 +01002606 struct uart_amba_port *uap = dev_get_drvdata(dev);
Leo Chenb736b892009-07-28 23:43:33 +01002607
2608 if (!uap)
2609 return -EINVAL;
2610
2611 return uart_suspend_port(&amba_reg, &uap->port);
2612}
2613
Ulf Hanssond0ce8502013-12-03 11:04:28 +01002614static int pl011_resume(struct device *dev)
Leo Chenb736b892009-07-28 23:43:33 +01002615{
Ulf Hanssond0ce8502013-12-03 11:04:28 +01002616 struct uart_amba_port *uap = dev_get_drvdata(dev);
Leo Chenb736b892009-07-28 23:43:33 +01002617
2618 if (!uap)
2619 return -EINVAL;
2620
2621 return uart_resume_port(&amba_reg, &uap->port);
2622}
2623#endif
2624
Ulf Hanssond0ce8502013-12-03 11:04:28 +01002625static SIMPLE_DEV_PM_OPS(pl011_dev_pm_ops, pl011_suspend, pl011_resume);
2626
Andre Przywara0dd1e242015-05-21 17:26:23 +01002627static int sbsa_uart_probe(struct platform_device *pdev)
2628{
2629 struct uart_amba_port *uap;
2630 struct resource *r;
2631 int portnr, ret;
2632 int baudrate;
2633
2634 /*
2635 * Check the mandatory baud rate parameter in the DT node early
2636 * so that we can easily exit with the error.
2637 */
2638 if (pdev->dev.of_node) {
2639 struct device_node *np = pdev->dev.of_node;
2640
2641 ret = of_property_read_u32(np, "current-speed", &baudrate);
2642 if (ret)
2643 return ret;
2644 } else {
2645 baudrate = 115200;
2646 }
2647
2648 portnr = pl011_find_free_port();
2649 if (portnr < 0)
2650 return portnr;
2651
2652 uap = devm_kzalloc(&pdev->dev, sizeof(struct uart_amba_port),
2653 GFP_KERNEL);
2654 if (!uap)
2655 return -ENOMEM;
2656
Jiri Slaby394a9e22016-05-09 09:23:35 +02002657 ret = platform_get_irq(pdev, 0);
2658 if (ret < 0) {
Kefeng Wang35aa33c2016-09-24 17:14:24 +08002659 if (ret != -EPROBE_DEFER)
2660 dev_err(&pdev->dev, "cannot obtain irq\n");
Jiri Slaby394a9e22016-05-09 09:23:35 +02002661 return ret;
2662 }
2663 uap->port.irq = ret;
2664
Russell King439403b2015-11-16 17:40:31 +00002665 uap->reg_offset = vendor_sbsa.reg_offset;
Andre Przywara0dd1e242015-05-21 17:26:23 +01002666 uap->vendor = &vendor_sbsa;
2667 uap->fifosize = 32;
Timur Tabi3b78fae2016-01-04 15:37:42 -06002668 uap->port.iotype = vendor_sbsa.access_32b ? UPIO_MEM32 : UPIO_MEM;
Andre Przywara0dd1e242015-05-21 17:26:23 +01002669 uap->port.ops = &sbsa_uart_pops;
2670 uap->fixed_baud = baudrate;
2671
2672 snprintf(uap->type, sizeof(uap->type), "SBSA");
2673
2674 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2675
2676 ret = pl011_setup_port(&pdev->dev, uap, r, portnr);
2677 if (ret)
2678 return ret;
2679
2680 platform_set_drvdata(pdev, uap);
2681
2682 return pl011_register_port(uap);
2683}
2684
2685static int sbsa_uart_remove(struct platform_device *pdev)
2686{
2687 struct uart_amba_port *uap = platform_get_drvdata(pdev);
2688
2689 uart_remove_one_port(&amba_reg, &uap->port);
2690 pl011_unregister_port(uap);
2691 return 0;
2692}
2693
2694static const struct of_device_id sbsa_uart_of_match[] = {
2695 { .compatible = "arm,sbsa-uart", },
2696 {},
2697};
2698MODULE_DEVICE_TABLE(of, sbsa_uart_of_match);
2699
Graeme Gregory3db9ab02015-05-21 17:26:24 +01002700static const struct acpi_device_id sbsa_uart_acpi_match[] = {
2701 { "ARMH0011", 0 },
2702 {},
2703};
2704MODULE_DEVICE_TABLE(acpi, sbsa_uart_acpi_match);
2705
Andre Przywara0dd1e242015-05-21 17:26:23 +01002706static struct platform_driver arm_sbsa_uart_platform_driver = {
2707 .probe = sbsa_uart_probe,
2708 .remove = sbsa_uart_remove,
2709 .driver = {
2710 .name = "sbsa-uart",
2711 .of_match_table = of_match_ptr(sbsa_uart_of_match),
Graeme Gregory3db9ab02015-05-21 17:26:24 +01002712 .acpi_match_table = ACPI_PTR(sbsa_uart_acpi_match),
Anders Roxelle9770162018-10-30 12:35:44 +01002713 .suppress_bind_attrs = IS_BUILTIN(CONFIG_SERIAL_AMBA_PL011),
Andre Przywara0dd1e242015-05-21 17:26:23 +01002714 },
2715};
2716
Russell King2c39c9e2010-07-27 08:50:16 +01002717static struct amba_id pl011_ids[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002718 {
2719 .id = 0x00041011,
2720 .mask = 0x000fffff,
Alessandro Rubini5926a292009-06-04 17:43:04 +01002721 .data = &vendor_arm,
2722 },
2723 {
2724 .id = 0x00380802,
2725 .mask = 0x00ffffff,
2726 .data = &vendor_st,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002727 },
Shawn Guo2426fbc2016-07-08 17:00:41 +08002728 {
2729 .id = AMBA_LINUX_ID(0x00, 0x1, 0xffe),
2730 .mask = 0x00ffffff,
2731 .data = &vendor_zte,
2732 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002733 { 0, 0 },
2734};
2735
Dave Martin60f7a332011-10-05 15:15:22 +01002736MODULE_DEVICE_TABLE(amba, pl011_ids);
2737
Linus Torvalds1da177e2005-04-16 15:20:36 -07002738static struct amba_driver pl011_driver = {
2739 .drv = {
2740 .name = "uart-pl011",
Ulf Hanssond0ce8502013-12-03 11:04:28 +01002741 .pm = &pl011_dev_pm_ops,
Anders Roxelle9770162018-10-30 12:35:44 +01002742 .suppress_bind_attrs = IS_BUILTIN(CONFIG_SERIAL_AMBA_PL011),
Linus Torvalds1da177e2005-04-16 15:20:36 -07002743 },
2744 .id_table = pl011_ids,
2745 .probe = pl011_probe,
2746 .remove = pl011_remove,
2747};
2748
2749static int __init pl011_init(void)
2750{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002751 printk(KERN_INFO "Serial: AMBA PL011 UART driver\n");
2752
Andre Przywara0dd1e242015-05-21 17:26:23 +01002753 if (platform_driver_register(&arm_sbsa_uart_platform_driver))
2754 pr_warn("could not register SBSA UART platform driver\n");
Greg Kroah-Hartman062a68a2015-09-04 09:11:24 -07002755 return amba_driver_register(&pl011_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002756}
2757
2758static void __exit pl011_exit(void)
2759{
Andre Przywara0dd1e242015-05-21 17:26:23 +01002760 platform_driver_unregister(&arm_sbsa_uart_platform_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002761 amba_driver_unregister(&pl011_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002762}
2763
Alessandro Rubini4dd9e742009-05-05 05:54:13 +01002764/*
2765 * While this can be a module, if builtin it's most likely the console
2766 * So let's leave module_exit but move module_init to an earlier place
2767 */
2768arch_initcall(pl011_init);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002769module_exit(pl011_exit);
2770
2771MODULE_AUTHOR("ARM Ltd/Deep Blue Solutions Ltd");
2772MODULE_DESCRIPTION("ARM AMBA serial port driver");
2773MODULE_LICENSE("GPL");