Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Copyright © 2012-2014 Intel Corporation |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS |
| 21 | * IN THE SOFTWARE. |
| 22 | * |
| 23 | * Authors: |
| 24 | * Eugeni Dodonov <eugeni.dodonov@intel.com> |
| 25 | * Daniel Vetter <daniel.vetter@ffwll.ch> |
| 26 | * |
| 27 | */ |
| 28 | |
| 29 | #include <linux/pm_runtime.h> |
| 30 | #include <linux/vgaarb.h> |
| 31 | |
| 32 | #include "i915_drv.h" |
| 33 | #include "intel_drv.h" |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 34 | |
Daniel Vetter | e4e7684 | 2014-09-30 10:56:42 +0200 | [diff] [blame] | 35 | /** |
| 36 | * DOC: runtime pm |
| 37 | * |
| 38 | * The i915 driver supports dynamic enabling and disabling of entire hardware |
| 39 | * blocks at runtime. This is especially important on the display side where |
| 40 | * software is supposed to control many power gates manually on recent hardware, |
| 41 | * since on the GT side a lot of the power management is done by the hardware. |
| 42 | * But even there some manual control at the device level is required. |
| 43 | * |
| 44 | * Since i915 supports a diverse set of platforms with a unified codebase and |
| 45 | * hardware engineers just love to shuffle functionality around between power |
| 46 | * domains there's a sizeable amount of indirection required. This file provides |
| 47 | * generic functions to the driver for grabbing and releasing references for |
| 48 | * abstract power domains. It then maps those to the actual power wells |
| 49 | * present for a given platform. |
| 50 | */ |
| 51 | |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 52 | #define for_each_power_well(i, power_well, domain_mask, power_domains) \ |
| 53 | for (i = 0; \ |
| 54 | i < (power_domains)->power_well_count && \ |
| 55 | ((power_well) = &(power_domains)->power_wells[i]); \ |
| 56 | i++) \ |
Jani Nikula | 95150bd | 2015-11-24 21:21:56 +0200 | [diff] [blame] | 57 | for_each_if ((power_well)->domains & (domain_mask)) |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 58 | |
| 59 | #define for_each_power_well_rev(i, power_well, domain_mask, power_domains) \ |
| 60 | for (i = (power_domains)->power_well_count - 1; \ |
| 61 | i >= 0 && ((power_well) = &(power_domains)->power_wells[i]);\ |
| 62 | i--) \ |
Jani Nikula | 95150bd | 2015-11-24 21:21:56 +0200 | [diff] [blame] | 63 | for_each_if ((power_well)->domains & (domain_mask)) |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 64 | |
Suketu Shah | 5aefb23 | 2015-04-16 14:22:10 +0530 | [diff] [blame] | 65 | bool intel_display_power_well_is_enabled(struct drm_i915_private *dev_priv, |
| 66 | int power_well_id); |
| 67 | |
Imre Deak | 9c8d0b8 | 2016-06-13 16:44:34 +0300 | [diff] [blame] | 68 | static struct i915_power_well * |
| 69 | lookup_power_well(struct drm_i915_private *dev_priv, int power_well_id); |
| 70 | |
Daniel Stone | 9895ad0 | 2015-11-20 15:55:33 +0000 | [diff] [blame] | 71 | const char * |
| 72 | intel_display_power_domain_str(enum intel_display_power_domain domain) |
| 73 | { |
| 74 | switch (domain) { |
| 75 | case POWER_DOMAIN_PIPE_A: |
| 76 | return "PIPE_A"; |
| 77 | case POWER_DOMAIN_PIPE_B: |
| 78 | return "PIPE_B"; |
| 79 | case POWER_DOMAIN_PIPE_C: |
| 80 | return "PIPE_C"; |
| 81 | case POWER_DOMAIN_PIPE_A_PANEL_FITTER: |
| 82 | return "PIPE_A_PANEL_FITTER"; |
| 83 | case POWER_DOMAIN_PIPE_B_PANEL_FITTER: |
| 84 | return "PIPE_B_PANEL_FITTER"; |
| 85 | case POWER_DOMAIN_PIPE_C_PANEL_FITTER: |
| 86 | return "PIPE_C_PANEL_FITTER"; |
| 87 | case POWER_DOMAIN_TRANSCODER_A: |
| 88 | return "TRANSCODER_A"; |
| 89 | case POWER_DOMAIN_TRANSCODER_B: |
| 90 | return "TRANSCODER_B"; |
| 91 | case POWER_DOMAIN_TRANSCODER_C: |
| 92 | return "TRANSCODER_C"; |
| 93 | case POWER_DOMAIN_TRANSCODER_EDP: |
| 94 | return "TRANSCODER_EDP"; |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 95 | case POWER_DOMAIN_TRANSCODER_DSI_A: |
| 96 | return "TRANSCODER_DSI_A"; |
| 97 | case POWER_DOMAIN_TRANSCODER_DSI_C: |
| 98 | return "TRANSCODER_DSI_C"; |
Daniel Stone | 9895ad0 | 2015-11-20 15:55:33 +0000 | [diff] [blame] | 99 | case POWER_DOMAIN_PORT_DDI_A_LANES: |
| 100 | return "PORT_DDI_A_LANES"; |
| 101 | case POWER_DOMAIN_PORT_DDI_B_LANES: |
| 102 | return "PORT_DDI_B_LANES"; |
| 103 | case POWER_DOMAIN_PORT_DDI_C_LANES: |
| 104 | return "PORT_DDI_C_LANES"; |
| 105 | case POWER_DOMAIN_PORT_DDI_D_LANES: |
| 106 | return "PORT_DDI_D_LANES"; |
| 107 | case POWER_DOMAIN_PORT_DDI_E_LANES: |
| 108 | return "PORT_DDI_E_LANES"; |
| 109 | case POWER_DOMAIN_PORT_DSI: |
| 110 | return "PORT_DSI"; |
| 111 | case POWER_DOMAIN_PORT_CRT: |
| 112 | return "PORT_CRT"; |
| 113 | case POWER_DOMAIN_PORT_OTHER: |
| 114 | return "PORT_OTHER"; |
| 115 | case POWER_DOMAIN_VGA: |
| 116 | return "VGA"; |
| 117 | case POWER_DOMAIN_AUDIO: |
| 118 | return "AUDIO"; |
| 119 | case POWER_DOMAIN_PLLS: |
| 120 | return "PLLS"; |
| 121 | case POWER_DOMAIN_AUX_A: |
| 122 | return "AUX_A"; |
| 123 | case POWER_DOMAIN_AUX_B: |
| 124 | return "AUX_B"; |
| 125 | case POWER_DOMAIN_AUX_C: |
| 126 | return "AUX_C"; |
| 127 | case POWER_DOMAIN_AUX_D: |
| 128 | return "AUX_D"; |
| 129 | case POWER_DOMAIN_GMBUS: |
| 130 | return "GMBUS"; |
| 131 | case POWER_DOMAIN_INIT: |
| 132 | return "INIT"; |
| 133 | case POWER_DOMAIN_MODESET: |
| 134 | return "MODESET"; |
| 135 | default: |
| 136 | MISSING_CASE(domain); |
| 137 | return "?"; |
| 138 | } |
| 139 | } |
| 140 | |
Damien Lespiau | e8ca932 | 2015-07-30 18:20:26 -0300 | [diff] [blame] | 141 | static void intel_power_well_enable(struct drm_i915_private *dev_priv, |
| 142 | struct i915_power_well *power_well) |
| 143 | { |
| 144 | DRM_DEBUG_KMS("enabling %s\n", power_well->name); |
| 145 | power_well->ops->enable(dev_priv, power_well); |
| 146 | power_well->hw_enabled = true; |
| 147 | } |
| 148 | |
Damien Lespiau | dcddab3 | 2015-07-30 18:20:27 -0300 | [diff] [blame] | 149 | static void intel_power_well_disable(struct drm_i915_private *dev_priv, |
| 150 | struct i915_power_well *power_well) |
| 151 | { |
| 152 | DRM_DEBUG_KMS("disabling %s\n", power_well->name); |
| 153 | power_well->hw_enabled = false; |
| 154 | power_well->ops->disable(dev_priv, power_well); |
| 155 | } |
| 156 | |
Imre Deak | b409ca9 | 2016-06-13 16:44:33 +0300 | [diff] [blame] | 157 | static void intel_power_well_get(struct drm_i915_private *dev_priv, |
| 158 | struct i915_power_well *power_well) |
| 159 | { |
| 160 | if (!power_well->count++) |
| 161 | intel_power_well_enable(dev_priv, power_well); |
| 162 | } |
| 163 | |
| 164 | static void intel_power_well_put(struct drm_i915_private *dev_priv, |
| 165 | struct i915_power_well *power_well) |
| 166 | { |
| 167 | WARN(!power_well->count, "Use count on power well %s is already zero", |
| 168 | power_well->name); |
| 169 | |
| 170 | if (!--power_well->count) |
| 171 | intel_power_well_disable(dev_priv, power_well); |
| 172 | } |
| 173 | |
Daniel Vetter | e4e7684 | 2014-09-30 10:56:42 +0200 | [diff] [blame] | 174 | /* |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 175 | * We should only use the power well if we explicitly asked the hardware to |
| 176 | * enable it, so check if it's enabled and also check if we've requested it to |
| 177 | * be enabled. |
| 178 | */ |
| 179 | static bool hsw_power_well_enabled(struct drm_i915_private *dev_priv, |
| 180 | struct i915_power_well *power_well) |
| 181 | { |
| 182 | return I915_READ(HSW_PWR_WELL_DRIVER) == |
| 183 | (HSW_PWR_WELL_ENABLE_REQUEST | HSW_PWR_WELL_STATE_ENABLED); |
| 184 | } |
| 185 | |
Daniel Vetter | e4e7684 | 2014-09-30 10:56:42 +0200 | [diff] [blame] | 186 | /** |
| 187 | * __intel_display_power_is_enabled - unlocked check for a power domain |
| 188 | * @dev_priv: i915 device instance |
| 189 | * @domain: power domain to check |
| 190 | * |
| 191 | * This is the unlocked version of intel_display_power_is_enabled() and should |
| 192 | * only be used from error capture and recovery code where deadlocks are |
| 193 | * possible. |
| 194 | * |
| 195 | * Returns: |
| 196 | * True when the power domain is enabled, false otherwise. |
| 197 | */ |
Daniel Vetter | f458ebb | 2014-09-30 10:56:39 +0200 | [diff] [blame] | 198 | bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv, |
| 199 | enum intel_display_power_domain domain) |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 200 | { |
| 201 | struct i915_power_domains *power_domains; |
| 202 | struct i915_power_well *power_well; |
| 203 | bool is_enabled; |
| 204 | int i; |
| 205 | |
| 206 | if (dev_priv->pm.suspended) |
| 207 | return false; |
| 208 | |
| 209 | power_domains = &dev_priv->power_domains; |
| 210 | |
| 211 | is_enabled = true; |
| 212 | |
| 213 | for_each_power_well_rev(i, power_well, BIT(domain), power_domains) { |
| 214 | if (power_well->always_on) |
| 215 | continue; |
| 216 | |
| 217 | if (!power_well->hw_enabled) { |
| 218 | is_enabled = false; |
| 219 | break; |
| 220 | } |
| 221 | } |
| 222 | |
| 223 | return is_enabled; |
| 224 | } |
| 225 | |
Daniel Vetter | e4e7684 | 2014-09-30 10:56:42 +0200 | [diff] [blame] | 226 | /** |
Damien Lespiau | f61ccae | 2014-11-25 13:45:41 +0000 | [diff] [blame] | 227 | * intel_display_power_is_enabled - check for a power domain |
Daniel Vetter | e4e7684 | 2014-09-30 10:56:42 +0200 | [diff] [blame] | 228 | * @dev_priv: i915 device instance |
| 229 | * @domain: power domain to check |
| 230 | * |
| 231 | * This function can be used to check the hw power domain state. It is mostly |
| 232 | * used in hardware state readout functions. Everywhere else code should rely |
| 233 | * upon explicit power domain reference counting to ensure that the hardware |
| 234 | * block is powered up before accessing it. |
| 235 | * |
| 236 | * Callers must hold the relevant modesetting locks to ensure that concurrent |
| 237 | * threads can't disable the power well while the caller tries to read a few |
| 238 | * registers. |
| 239 | * |
| 240 | * Returns: |
| 241 | * True when the power domain is enabled, false otherwise. |
| 242 | */ |
Daniel Vetter | f458ebb | 2014-09-30 10:56:39 +0200 | [diff] [blame] | 243 | bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv, |
| 244 | enum intel_display_power_domain domain) |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 245 | { |
| 246 | struct i915_power_domains *power_domains; |
| 247 | bool ret; |
| 248 | |
| 249 | power_domains = &dev_priv->power_domains; |
| 250 | |
| 251 | mutex_lock(&power_domains->lock); |
Daniel Vetter | f458ebb | 2014-09-30 10:56:39 +0200 | [diff] [blame] | 252 | ret = __intel_display_power_is_enabled(dev_priv, domain); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 253 | mutex_unlock(&power_domains->lock); |
| 254 | |
| 255 | return ret; |
| 256 | } |
| 257 | |
Daniel Vetter | e4e7684 | 2014-09-30 10:56:42 +0200 | [diff] [blame] | 258 | /** |
| 259 | * intel_display_set_init_power - set the initial power domain state |
| 260 | * @dev_priv: i915 device instance |
| 261 | * @enable: whether to enable or disable the initial power domain state |
| 262 | * |
| 263 | * For simplicity our driver load/unload and system suspend/resume code assumes |
| 264 | * that all power domains are always enabled. This functions controls the state |
| 265 | * of this little hack. While the initial power domain state is enabled runtime |
| 266 | * pm is effectively disabled. |
| 267 | */ |
Daniel Vetter | d9bc89d9 | 2014-09-30 10:56:40 +0200 | [diff] [blame] | 268 | void intel_display_set_init_power(struct drm_i915_private *dev_priv, |
| 269 | bool enable) |
| 270 | { |
| 271 | if (dev_priv->power_domains.init_power_on == enable) |
| 272 | return; |
| 273 | |
| 274 | if (enable) |
| 275 | intel_display_power_get(dev_priv, POWER_DOMAIN_INIT); |
| 276 | else |
| 277 | intel_display_power_put(dev_priv, POWER_DOMAIN_INIT); |
| 278 | |
| 279 | dev_priv->power_domains.init_power_on = enable; |
| 280 | } |
| 281 | |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 282 | /* |
| 283 | * Starting with Haswell, we have a "Power Down Well" that can be turned off |
| 284 | * when not needed anymore. We have 4 registers that can request the power well |
| 285 | * to be enabled, and it will only be disabled if none of the registers is |
| 286 | * requesting it to be enabled. |
| 287 | */ |
| 288 | static void hsw_power_well_post_enable(struct drm_i915_private *dev_priv) |
| 289 | { |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 290 | struct pci_dev *pdev = dev_priv->drm.pdev; |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 291 | |
| 292 | /* |
| 293 | * After we re-enable the power well, if we touch VGA register 0x3d5 |
| 294 | * we'll get unclaimed register interrupts. This stops after we write |
| 295 | * anything to the VGA MSR register. The vgacon module uses this |
| 296 | * register all the time, so if we unbind our driver and, as a |
| 297 | * consequence, bind vgacon, we'll get stuck in an infinite loop at |
| 298 | * console_unlock(). So make here we touch the VGA MSR register, making |
| 299 | * sure vgacon can keep working normally without triggering interrupts |
| 300 | * and error messages. |
| 301 | */ |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 302 | vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 303 | outb(inb(VGA_MSR_READ), VGA_MSR_WRITE); |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 304 | vga_put(pdev, VGA_RSRC_LEGACY_IO); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 305 | |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 306 | if (IS_BROADWELL(dev_priv)) |
Damien Lespiau | 4c6c03b | 2015-03-06 18:50:48 +0000 | [diff] [blame] | 307 | gen8_irq_power_well_post_enable(dev_priv, |
| 308 | 1 << PIPE_C | 1 << PIPE_B); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 309 | } |
| 310 | |
Ville Syrjälä | aae8ba8 | 2016-02-19 20:47:30 +0200 | [diff] [blame] | 311 | static void hsw_power_well_pre_disable(struct drm_i915_private *dev_priv) |
| 312 | { |
| 313 | if (IS_BROADWELL(dev_priv)) |
| 314 | gen8_irq_power_well_pre_disable(dev_priv, |
| 315 | 1 << PIPE_C | 1 << PIPE_B); |
| 316 | } |
| 317 | |
Damien Lespiau | d14c034 | 2015-03-06 18:50:51 +0000 | [diff] [blame] | 318 | static void skl_power_well_post_enable(struct drm_i915_private *dev_priv, |
| 319 | struct i915_power_well *power_well) |
| 320 | { |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 321 | struct pci_dev *pdev = dev_priv->drm.pdev; |
Damien Lespiau | d14c034 | 2015-03-06 18:50:51 +0000 | [diff] [blame] | 322 | |
| 323 | /* |
| 324 | * After we re-enable the power well, if we touch VGA register 0x3d5 |
| 325 | * we'll get unclaimed register interrupts. This stops after we write |
| 326 | * anything to the VGA MSR register. The vgacon module uses this |
| 327 | * register all the time, so if we unbind our driver and, as a |
| 328 | * consequence, bind vgacon, we'll get stuck in an infinite loop at |
| 329 | * console_unlock(). So make here we touch the VGA MSR register, making |
| 330 | * sure vgacon can keep working normally without triggering interrupts |
| 331 | * and error messages. |
| 332 | */ |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame^] | 333 | if (power_well->id == SKL_DISP_PW_2) { |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 334 | vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO); |
Damien Lespiau | d14c034 | 2015-03-06 18:50:51 +0000 | [diff] [blame] | 335 | outb(inb(VGA_MSR_READ), VGA_MSR_WRITE); |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 336 | vga_put(pdev, VGA_RSRC_LEGACY_IO); |
Damien Lespiau | d14c034 | 2015-03-06 18:50:51 +0000 | [diff] [blame] | 337 | |
| 338 | gen8_irq_power_well_post_enable(dev_priv, |
| 339 | 1 << PIPE_C | 1 << PIPE_B); |
| 340 | } |
Damien Lespiau | d14c034 | 2015-03-06 18:50:51 +0000 | [diff] [blame] | 341 | } |
| 342 | |
Ville Syrjälä | aae8ba8 | 2016-02-19 20:47:30 +0200 | [diff] [blame] | 343 | static void skl_power_well_pre_disable(struct drm_i915_private *dev_priv, |
| 344 | struct i915_power_well *power_well) |
| 345 | { |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame^] | 346 | if (power_well->id == SKL_DISP_PW_2) |
Ville Syrjälä | aae8ba8 | 2016-02-19 20:47:30 +0200 | [diff] [blame] | 347 | gen8_irq_power_well_pre_disable(dev_priv, |
| 348 | 1 << PIPE_C | 1 << PIPE_B); |
| 349 | } |
| 350 | |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 351 | static void hsw_set_power_well(struct drm_i915_private *dev_priv, |
| 352 | struct i915_power_well *power_well, bool enable) |
| 353 | { |
| 354 | bool is_enabled, enable_requested; |
| 355 | uint32_t tmp; |
| 356 | |
| 357 | tmp = I915_READ(HSW_PWR_WELL_DRIVER); |
| 358 | is_enabled = tmp & HSW_PWR_WELL_STATE_ENABLED; |
| 359 | enable_requested = tmp & HSW_PWR_WELL_ENABLE_REQUEST; |
| 360 | |
| 361 | if (enable) { |
| 362 | if (!enable_requested) |
| 363 | I915_WRITE(HSW_PWR_WELL_DRIVER, |
| 364 | HSW_PWR_WELL_ENABLE_REQUEST); |
| 365 | |
| 366 | if (!is_enabled) { |
| 367 | DRM_DEBUG_KMS("Enabling power well\n"); |
Chris Wilson | 2c2ccc3 | 2016-06-30 15:33:32 +0100 | [diff] [blame] | 368 | if (intel_wait_for_register(dev_priv, |
| 369 | HSW_PWR_WELL_DRIVER, |
| 370 | HSW_PWR_WELL_STATE_ENABLED, |
| 371 | HSW_PWR_WELL_STATE_ENABLED, |
| 372 | 20)) |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 373 | DRM_ERROR("Timeout enabling power well\n"); |
Paulo Zanoni | 6d729bf | 2014-10-07 16:11:11 -0300 | [diff] [blame] | 374 | hsw_power_well_post_enable(dev_priv); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 375 | } |
| 376 | |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 377 | } else { |
| 378 | if (enable_requested) { |
Ville Syrjälä | aae8ba8 | 2016-02-19 20:47:30 +0200 | [diff] [blame] | 379 | hsw_power_well_pre_disable(dev_priv); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 380 | I915_WRITE(HSW_PWR_WELL_DRIVER, 0); |
| 381 | POSTING_READ(HSW_PWR_WELL_DRIVER); |
| 382 | DRM_DEBUG_KMS("Requesting to disable the power well\n"); |
| 383 | } |
| 384 | } |
| 385 | } |
| 386 | |
Satheeshakrishna M | 94dd513 | 2015-02-04 13:57:44 +0000 | [diff] [blame] | 387 | #define SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \ |
| 388 | BIT(POWER_DOMAIN_TRANSCODER_A) | \ |
| 389 | BIT(POWER_DOMAIN_PIPE_B) | \ |
| 390 | BIT(POWER_DOMAIN_TRANSCODER_B) | \ |
| 391 | BIT(POWER_DOMAIN_PIPE_C) | \ |
| 392 | BIT(POWER_DOMAIN_TRANSCODER_C) | \ |
| 393 | BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \ |
| 394 | BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \ |
Patrik Jakobsson | 6331a70 | 2015-11-09 16:48:21 +0100 | [diff] [blame] | 395 | BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \ |
| 396 | BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \ |
| 397 | BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \ |
| 398 | BIT(POWER_DOMAIN_PORT_DDI_E_LANES) | \ |
Satheeshakrishna M | 94dd513 | 2015-02-04 13:57:44 +0000 | [diff] [blame] | 399 | BIT(POWER_DOMAIN_AUX_B) | \ |
| 400 | BIT(POWER_DOMAIN_AUX_C) | \ |
| 401 | BIT(POWER_DOMAIN_AUX_D) | \ |
| 402 | BIT(POWER_DOMAIN_AUDIO) | \ |
| 403 | BIT(POWER_DOMAIN_VGA) | \ |
| 404 | BIT(POWER_DOMAIN_INIT)) |
Satheeshakrishna M | 94dd513 | 2015-02-04 13:57:44 +0000 | [diff] [blame] | 405 | #define SKL_DISPLAY_DDI_A_E_POWER_DOMAINS ( \ |
Patrik Jakobsson | 6331a70 | 2015-11-09 16:48:21 +0100 | [diff] [blame] | 406 | BIT(POWER_DOMAIN_PORT_DDI_A_LANES) | \ |
| 407 | BIT(POWER_DOMAIN_PORT_DDI_E_LANES) | \ |
Satheeshakrishna M | 94dd513 | 2015-02-04 13:57:44 +0000 | [diff] [blame] | 408 | BIT(POWER_DOMAIN_INIT)) |
| 409 | #define SKL_DISPLAY_DDI_B_POWER_DOMAINS ( \ |
Patrik Jakobsson | 6331a70 | 2015-11-09 16:48:21 +0100 | [diff] [blame] | 410 | BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \ |
Satheeshakrishna M | 94dd513 | 2015-02-04 13:57:44 +0000 | [diff] [blame] | 411 | BIT(POWER_DOMAIN_INIT)) |
| 412 | #define SKL_DISPLAY_DDI_C_POWER_DOMAINS ( \ |
Patrik Jakobsson | 6331a70 | 2015-11-09 16:48:21 +0100 | [diff] [blame] | 413 | BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \ |
Satheeshakrishna M | 94dd513 | 2015-02-04 13:57:44 +0000 | [diff] [blame] | 414 | BIT(POWER_DOMAIN_INIT)) |
| 415 | #define SKL_DISPLAY_DDI_D_POWER_DOMAINS ( \ |
Patrik Jakobsson | 6331a70 | 2015-11-09 16:48:21 +0100 | [diff] [blame] | 416 | BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \ |
Satheeshakrishna M | 94dd513 | 2015-02-04 13:57:44 +0000 | [diff] [blame] | 417 | BIT(POWER_DOMAIN_INIT)) |
Patrik Jakobsson | 9f836f9 | 2015-11-16 16:20:01 +0100 | [diff] [blame] | 418 | #define SKL_DISPLAY_DC_OFF_POWER_DOMAINS ( \ |
| 419 | SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS | \ |
| 420 | BIT(POWER_DOMAIN_MODESET) | \ |
| 421 | BIT(POWER_DOMAIN_AUX_A) | \ |
| 422 | BIT(POWER_DOMAIN_INIT)) |
Satheeshakrishna M | 94dd513 | 2015-02-04 13:57:44 +0000 | [diff] [blame] | 423 | |
Satheeshakrishna M | 0b4a2a3 | 2014-07-11 14:51:13 +0530 | [diff] [blame] | 424 | #define BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \ |
| 425 | BIT(POWER_DOMAIN_TRANSCODER_A) | \ |
| 426 | BIT(POWER_DOMAIN_PIPE_B) | \ |
| 427 | BIT(POWER_DOMAIN_TRANSCODER_B) | \ |
| 428 | BIT(POWER_DOMAIN_PIPE_C) | \ |
| 429 | BIT(POWER_DOMAIN_TRANSCODER_C) | \ |
| 430 | BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \ |
| 431 | BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \ |
Patrik Jakobsson | 6331a70 | 2015-11-09 16:48:21 +0100 | [diff] [blame] | 432 | BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \ |
| 433 | BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \ |
Satheeshakrishna M | 0b4a2a3 | 2014-07-11 14:51:13 +0530 | [diff] [blame] | 434 | BIT(POWER_DOMAIN_AUX_B) | \ |
| 435 | BIT(POWER_DOMAIN_AUX_C) | \ |
| 436 | BIT(POWER_DOMAIN_AUDIO) | \ |
| 437 | BIT(POWER_DOMAIN_VGA) | \ |
Ville Syrjälä | f0ab43e | 2015-11-09 16:48:19 +0100 | [diff] [blame] | 438 | BIT(POWER_DOMAIN_GMBUS) | \ |
Satheeshakrishna M | 0b4a2a3 | 2014-07-11 14:51:13 +0530 | [diff] [blame] | 439 | BIT(POWER_DOMAIN_INIT)) |
Patrik Jakobsson | 9f836f9 | 2015-11-16 16:20:01 +0100 | [diff] [blame] | 440 | #define BXT_DISPLAY_DC_OFF_POWER_DOMAINS ( \ |
| 441 | BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS | \ |
| 442 | BIT(POWER_DOMAIN_MODESET) | \ |
| 443 | BIT(POWER_DOMAIN_AUX_A) | \ |
| 444 | BIT(POWER_DOMAIN_INIT)) |
Imre Deak | 9c8d0b8 | 2016-06-13 16:44:34 +0300 | [diff] [blame] | 445 | #define BXT_DPIO_CMN_A_POWER_DOMAINS ( \ |
| 446 | BIT(POWER_DOMAIN_PORT_DDI_A_LANES) | \ |
| 447 | BIT(POWER_DOMAIN_AUX_A) | \ |
| 448 | BIT(POWER_DOMAIN_INIT)) |
| 449 | #define BXT_DPIO_CMN_BC_POWER_DOMAINS ( \ |
| 450 | BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \ |
| 451 | BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \ |
| 452 | BIT(POWER_DOMAIN_AUX_B) | \ |
| 453 | BIT(POWER_DOMAIN_AUX_C) | \ |
| 454 | BIT(POWER_DOMAIN_INIT)) |
Satheeshakrishna M | 0b4a2a3 | 2014-07-11 14:51:13 +0530 | [diff] [blame] | 455 | |
A.Sunil Kamath | 664326f | 2014-11-24 13:37:44 +0530 | [diff] [blame] | 456 | static void assert_can_enable_dc9(struct drm_i915_private *dev_priv) |
| 457 | { |
Imre Deak | bfcdabe | 2016-04-01 16:02:37 +0300 | [diff] [blame] | 458 | WARN_ONCE((I915_READ(DC_STATE_EN) & DC_STATE_EN_DC9), |
| 459 | "DC9 already programmed to be enabled.\n"); |
| 460 | WARN_ONCE(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5, |
| 461 | "DC5 still not disabled to enable DC9.\n"); |
| 462 | WARN_ONCE(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on.\n"); |
| 463 | WARN_ONCE(intel_irqs_enabled(dev_priv), |
| 464 | "Interrupts not disabled yet.\n"); |
A.Sunil Kamath | 664326f | 2014-11-24 13:37:44 +0530 | [diff] [blame] | 465 | |
| 466 | /* |
| 467 | * TODO: check for the following to verify the conditions to enter DC9 |
| 468 | * state are satisfied: |
| 469 | * 1] Check relevant display engine registers to verify if mode set |
| 470 | * disable sequence was followed. |
| 471 | * 2] Check if display uninitialize sequence is initialized. |
| 472 | */ |
| 473 | } |
| 474 | |
| 475 | static void assert_can_disable_dc9(struct drm_i915_private *dev_priv) |
| 476 | { |
Imre Deak | bfcdabe | 2016-04-01 16:02:37 +0300 | [diff] [blame] | 477 | WARN_ONCE(intel_irqs_enabled(dev_priv), |
| 478 | "Interrupts not disabled yet.\n"); |
| 479 | WARN_ONCE(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5, |
| 480 | "DC5 still not disabled.\n"); |
A.Sunil Kamath | 664326f | 2014-11-24 13:37:44 +0530 | [diff] [blame] | 481 | |
| 482 | /* |
| 483 | * TODO: check for the following to verify DC9 state was indeed |
| 484 | * entered before programming to disable it: |
| 485 | * 1] Check relevant display engine registers to verify if mode |
| 486 | * set disable sequence was followed. |
| 487 | * 2] Check if display uninitialize sequence is initialized. |
| 488 | */ |
| 489 | } |
| 490 | |
Mika Kuoppala | 779cb5d | 2016-02-18 17:58:09 +0200 | [diff] [blame] | 491 | static void gen9_write_dc_state(struct drm_i915_private *dev_priv, |
| 492 | u32 state) |
| 493 | { |
| 494 | int rewrites = 0; |
| 495 | int rereads = 0; |
| 496 | u32 v; |
| 497 | |
| 498 | I915_WRITE(DC_STATE_EN, state); |
| 499 | |
| 500 | /* It has been observed that disabling the dc6 state sometimes |
| 501 | * doesn't stick and dmc keeps returning old value. Make sure |
| 502 | * the write really sticks enough times and also force rewrite until |
| 503 | * we are confident that state is exactly what we want. |
| 504 | */ |
| 505 | do { |
| 506 | v = I915_READ(DC_STATE_EN); |
| 507 | |
| 508 | if (v != state) { |
| 509 | I915_WRITE(DC_STATE_EN, state); |
| 510 | rewrites++; |
| 511 | rereads = 0; |
| 512 | } else if (rereads++ > 5) { |
| 513 | break; |
| 514 | } |
| 515 | |
| 516 | } while (rewrites < 100); |
| 517 | |
| 518 | if (v != state) |
| 519 | DRM_ERROR("Writing dc state to 0x%x failed, now 0x%x\n", |
| 520 | state, v); |
| 521 | |
| 522 | /* Most of the times we need one retry, avoid spam */ |
| 523 | if (rewrites > 1) |
| 524 | DRM_DEBUG_KMS("Rewrote dc state to 0x%x %d times\n", |
| 525 | state, rewrites); |
| 526 | } |
| 527 | |
Imre Deak | da2f41d | 2016-04-20 20:27:56 +0300 | [diff] [blame] | 528 | static u32 gen9_dc_mask(struct drm_i915_private *dev_priv) |
A.Sunil Kamath | 664326f | 2014-11-24 13:37:44 +0530 | [diff] [blame] | 529 | { |
Imre Deak | da2f41d | 2016-04-20 20:27:56 +0300 | [diff] [blame] | 530 | u32 mask; |
A.Sunil Kamath | 664326f | 2014-11-24 13:37:44 +0530 | [diff] [blame] | 531 | |
Imre Deak | 13ae3a0 | 2015-11-04 19:24:16 +0200 | [diff] [blame] | 532 | mask = DC_STATE_EN_UPTO_DC5; |
| 533 | if (IS_BROXTON(dev_priv)) |
| 534 | mask |= DC_STATE_EN_DC9; |
| 535 | else |
| 536 | mask |= DC_STATE_EN_UPTO_DC6; |
A.Sunil Kamath | 664326f | 2014-11-24 13:37:44 +0530 | [diff] [blame] | 537 | |
Imre Deak | da2f41d | 2016-04-20 20:27:56 +0300 | [diff] [blame] | 538 | return mask; |
| 539 | } |
| 540 | |
| 541 | void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv) |
| 542 | { |
| 543 | u32 val; |
| 544 | |
| 545 | val = I915_READ(DC_STATE_EN) & gen9_dc_mask(dev_priv); |
| 546 | |
| 547 | DRM_DEBUG_KMS("Resetting DC state tracking from %02x to %02x\n", |
| 548 | dev_priv->csr.dc_state, val); |
| 549 | dev_priv->csr.dc_state = val; |
| 550 | } |
| 551 | |
| 552 | static void gen9_set_dc_state(struct drm_i915_private *dev_priv, uint32_t state) |
| 553 | { |
| 554 | uint32_t val; |
| 555 | uint32_t mask; |
| 556 | |
Imre Deak | a37baf3 | 2016-02-29 22:49:03 +0200 | [diff] [blame] | 557 | if (WARN_ON_ONCE(state & ~dev_priv->csr.allowed_dc_mask)) |
| 558 | state &= dev_priv->csr.allowed_dc_mask; |
Patrik Jakobsson | 443646c | 2015-11-16 15:01:06 +0100 | [diff] [blame] | 559 | |
A.Sunil Kamath | 664326f | 2014-11-24 13:37:44 +0530 | [diff] [blame] | 560 | val = I915_READ(DC_STATE_EN); |
Imre Deak | da2f41d | 2016-04-20 20:27:56 +0300 | [diff] [blame] | 561 | mask = gen9_dc_mask(dev_priv); |
Imre Deak | 13ae3a0 | 2015-11-04 19:24:16 +0200 | [diff] [blame] | 562 | DRM_DEBUG_KMS("Setting DC state from %02x to %02x\n", |
| 563 | val & mask, state); |
Patrik Jakobsson | 832dba8 | 2016-02-18 17:21:11 +0200 | [diff] [blame] | 564 | |
| 565 | /* Check if DMC is ignoring our DC state requests */ |
| 566 | if ((val & mask) != dev_priv->csr.dc_state) |
| 567 | DRM_ERROR("DC state mismatch (0x%x -> 0x%x)\n", |
| 568 | dev_priv->csr.dc_state, val & mask); |
| 569 | |
Imre Deak | 13ae3a0 | 2015-11-04 19:24:16 +0200 | [diff] [blame] | 570 | val &= ~mask; |
| 571 | val |= state; |
Mika Kuoppala | 779cb5d | 2016-02-18 17:58:09 +0200 | [diff] [blame] | 572 | |
| 573 | gen9_write_dc_state(dev_priv, val); |
Patrik Jakobsson | 832dba8 | 2016-02-18 17:21:11 +0200 | [diff] [blame] | 574 | |
| 575 | dev_priv->csr.dc_state = val & mask; |
A.Sunil Kamath | 664326f | 2014-11-24 13:37:44 +0530 | [diff] [blame] | 576 | } |
| 577 | |
Imre Deak | 13ae3a0 | 2015-11-04 19:24:16 +0200 | [diff] [blame] | 578 | void bxt_enable_dc9(struct drm_i915_private *dev_priv) |
| 579 | { |
| 580 | assert_can_enable_dc9(dev_priv); |
| 581 | |
| 582 | DRM_DEBUG_KMS("Enabling DC9\n"); |
| 583 | |
Imre Deak | 7859799 | 2016-06-16 16:37:20 +0300 | [diff] [blame] | 584 | intel_power_sequencer_reset(dev_priv); |
Imre Deak | 13ae3a0 | 2015-11-04 19:24:16 +0200 | [diff] [blame] | 585 | gen9_set_dc_state(dev_priv, DC_STATE_EN_DC9); |
| 586 | } |
| 587 | |
A.Sunil Kamath | 664326f | 2014-11-24 13:37:44 +0530 | [diff] [blame] | 588 | void bxt_disable_dc9(struct drm_i915_private *dev_priv) |
| 589 | { |
A.Sunil Kamath | 664326f | 2014-11-24 13:37:44 +0530 | [diff] [blame] | 590 | assert_can_disable_dc9(dev_priv); |
| 591 | |
| 592 | DRM_DEBUG_KMS("Disabling DC9\n"); |
| 593 | |
Imre Deak | 13ae3a0 | 2015-11-04 19:24:16 +0200 | [diff] [blame] | 594 | gen9_set_dc_state(dev_priv, DC_STATE_DISABLE); |
Imre Deak | 8090ba8 | 2016-08-10 14:07:33 +0300 | [diff] [blame] | 595 | |
| 596 | intel_pps_unlock_regs_wa(dev_priv); |
A.Sunil Kamath | 664326f | 2014-11-24 13:37:44 +0530 | [diff] [blame] | 597 | } |
| 598 | |
Daniel Vetter | af5fead | 2015-10-28 23:58:57 +0200 | [diff] [blame] | 599 | static void assert_csr_loaded(struct drm_i915_private *dev_priv) |
| 600 | { |
| 601 | WARN_ONCE(!I915_READ(CSR_PROGRAM(0)), |
| 602 | "CSR program storage start is NULL\n"); |
| 603 | WARN_ONCE(!I915_READ(CSR_SSP_BASE), "CSR SSP Base Not fine\n"); |
| 604 | WARN_ONCE(!I915_READ(CSR_HTP_SKL), "CSR HTP Not fine\n"); |
| 605 | } |
| 606 | |
Suketu Shah | 5aefb23 | 2015-04-16 14:22:10 +0530 | [diff] [blame] | 607 | static void assert_can_enable_dc5(struct drm_i915_private *dev_priv) |
Suketu Shah | dc17430 | 2015-04-17 19:46:16 +0530 | [diff] [blame] | 608 | { |
Suketu Shah | 5aefb23 | 2015-04-16 14:22:10 +0530 | [diff] [blame] | 609 | bool pg2_enabled = intel_display_power_well_is_enabled(dev_priv, |
| 610 | SKL_DISP_PW_2); |
| 611 | |
Jesse Barnes | 6ff8ab0 | 2015-09-10 08:20:28 -0700 | [diff] [blame] | 612 | WARN_ONCE(pg2_enabled, "PG2 not disabled to enable DC5.\n"); |
Suketu Shah | 5aefb23 | 2015-04-16 14:22:10 +0530 | [diff] [blame] | 613 | |
Jesse Barnes | 6ff8ab0 | 2015-09-10 08:20:28 -0700 | [diff] [blame] | 614 | WARN_ONCE((I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5), |
| 615 | "DC5 already programmed to be enabled.\n"); |
Imre Deak | c9b8846 | 2015-12-15 20:10:34 +0200 | [diff] [blame] | 616 | assert_rpm_wakelock_held(dev_priv); |
Suketu Shah | 5aefb23 | 2015-04-16 14:22:10 +0530 | [diff] [blame] | 617 | |
| 618 | assert_csr_loaded(dev_priv); |
| 619 | } |
| 620 | |
Imre Deak | f62c79b | 2016-04-20 20:27:57 +0300 | [diff] [blame] | 621 | void gen9_enable_dc5(struct drm_i915_private *dev_priv) |
Suketu Shah | 5aefb23 | 2015-04-16 14:22:10 +0530 | [diff] [blame] | 622 | { |
Suketu Shah | 5aefb23 | 2015-04-16 14:22:10 +0530 | [diff] [blame] | 623 | assert_can_enable_dc5(dev_priv); |
A.Sunil Kamath | 6b457d3 | 2015-04-16 14:22:09 +0530 | [diff] [blame] | 624 | |
| 625 | DRM_DEBUG_KMS("Enabling DC5\n"); |
| 626 | |
Imre Deak | 13ae3a0 | 2015-11-04 19:24:16 +0200 | [diff] [blame] | 627 | gen9_set_dc_state(dev_priv, DC_STATE_EN_UPTO_DC5); |
Suketu Shah | dc17430 | 2015-04-17 19:46:16 +0530 | [diff] [blame] | 628 | } |
| 629 | |
Suketu Shah | 93c7cb6 | 2015-04-16 14:22:13 +0530 | [diff] [blame] | 630 | static void assert_can_enable_dc6(struct drm_i915_private *dev_priv) |
Suketu Shah | f75a198 | 2015-04-16 14:22:11 +0530 | [diff] [blame] | 631 | { |
Jesse Barnes | 6ff8ab0 | 2015-09-10 08:20:28 -0700 | [diff] [blame] | 632 | WARN_ONCE(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE, |
| 633 | "Backlight is not disabled.\n"); |
| 634 | WARN_ONCE((I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC6), |
| 635 | "DC6 already programmed to be enabled.\n"); |
Suketu Shah | 93c7cb6 | 2015-04-16 14:22:13 +0530 | [diff] [blame] | 636 | |
| 637 | assert_csr_loaded(dev_priv); |
| 638 | } |
| 639 | |
Animesh Manna | 0a9d2be | 2015-09-29 11:01:59 +0530 | [diff] [blame] | 640 | void skl_enable_dc6(struct drm_i915_private *dev_priv) |
Suketu Shah | 93c7cb6 | 2015-04-16 14:22:13 +0530 | [diff] [blame] | 641 | { |
Suketu Shah | 93c7cb6 | 2015-04-16 14:22:13 +0530 | [diff] [blame] | 642 | assert_can_enable_dc6(dev_priv); |
A.Sunil Kamath | 74b4f37 | 2015-04-16 14:22:12 +0530 | [diff] [blame] | 643 | |
| 644 | DRM_DEBUG_KMS("Enabling DC6\n"); |
| 645 | |
Imre Deak | 13ae3a0 | 2015-11-04 19:24:16 +0200 | [diff] [blame] | 646 | gen9_set_dc_state(dev_priv, DC_STATE_EN_UPTO_DC6); |
| 647 | |
Suketu Shah | f75a198 | 2015-04-16 14:22:11 +0530 | [diff] [blame] | 648 | } |
| 649 | |
Animesh Manna | 0a9d2be | 2015-09-29 11:01:59 +0530 | [diff] [blame] | 650 | void skl_disable_dc6(struct drm_i915_private *dev_priv) |
Suketu Shah | f75a198 | 2015-04-16 14:22:11 +0530 | [diff] [blame] | 651 | { |
A.Sunil Kamath | 74b4f37 | 2015-04-16 14:22:12 +0530 | [diff] [blame] | 652 | DRM_DEBUG_KMS("Disabling DC6\n"); |
| 653 | |
Imre Deak | 13ae3a0 | 2015-11-04 19:24:16 +0200 | [diff] [blame] | 654 | gen9_set_dc_state(dev_priv, DC_STATE_DISABLE); |
Suketu Shah | f75a198 | 2015-04-16 14:22:11 +0530 | [diff] [blame] | 655 | } |
| 656 | |
Imre Deak | c6782b7 | 2016-04-05 13:26:05 +0300 | [diff] [blame] | 657 | static void |
| 658 | gen9_sanitize_power_well_requests(struct drm_i915_private *dev_priv, |
| 659 | struct i915_power_well *power_well) |
| 660 | { |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame^] | 661 | enum skl_disp_power_wells power_well_id = power_well->id; |
Imre Deak | c6782b7 | 2016-04-05 13:26:05 +0300 | [diff] [blame] | 662 | u32 val; |
| 663 | u32 mask; |
| 664 | |
| 665 | mask = SKL_POWER_WELL_REQ(power_well_id); |
| 666 | |
| 667 | val = I915_READ(HSW_PWR_WELL_KVMR); |
| 668 | if (WARN_ONCE(val & mask, "Clearing unexpected KVMR request for %s\n", |
| 669 | power_well->name)) |
| 670 | I915_WRITE(HSW_PWR_WELL_KVMR, val & ~mask); |
| 671 | |
| 672 | val = I915_READ(HSW_PWR_WELL_BIOS); |
| 673 | val |= I915_READ(HSW_PWR_WELL_DEBUG); |
| 674 | |
| 675 | if (!(val & mask)) |
| 676 | return; |
| 677 | |
| 678 | /* |
| 679 | * DMC is known to force on the request bits for power well 1 on SKL |
| 680 | * and BXT and the misc IO power well on SKL but we don't expect any |
| 681 | * other request bits to be set, so WARN for those. |
| 682 | */ |
| 683 | if (power_well_id == SKL_DISP_PW_1 || |
Imre Deak | 80dbe99 | 2016-04-19 13:00:36 +0300 | [diff] [blame] | 684 | ((IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) && |
| 685 | power_well_id == SKL_DISP_PW_MISC_IO)) |
Imre Deak | c6782b7 | 2016-04-05 13:26:05 +0300 | [diff] [blame] | 686 | DRM_DEBUG_DRIVER("Clearing auxiliary requests for %s forced on " |
| 687 | "by DMC\n", power_well->name); |
| 688 | else |
| 689 | WARN_ONCE(1, "Clearing unexpected auxiliary requests for %s\n", |
| 690 | power_well->name); |
| 691 | |
| 692 | I915_WRITE(HSW_PWR_WELL_BIOS, val & ~mask); |
| 693 | I915_WRITE(HSW_PWR_WELL_DEBUG, val & ~mask); |
| 694 | } |
| 695 | |
Satheeshakrishna M | 94dd513 | 2015-02-04 13:57:44 +0000 | [diff] [blame] | 696 | static void skl_set_power_well(struct drm_i915_private *dev_priv, |
| 697 | struct i915_power_well *power_well, bool enable) |
| 698 | { |
| 699 | uint32_t tmp, fuse_status; |
| 700 | uint32_t req_mask, state_mask; |
Damien Lespiau | 2a51835 | 2015-03-06 18:50:49 +0000 | [diff] [blame] | 701 | bool is_enabled, enable_requested, check_fuse_status = false; |
Satheeshakrishna M | 94dd513 | 2015-02-04 13:57:44 +0000 | [diff] [blame] | 702 | |
| 703 | tmp = I915_READ(HSW_PWR_WELL_DRIVER); |
| 704 | fuse_status = I915_READ(SKL_FUSE_STATUS); |
| 705 | |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame^] | 706 | switch (power_well->id) { |
Satheeshakrishna M | 94dd513 | 2015-02-04 13:57:44 +0000 | [diff] [blame] | 707 | case SKL_DISP_PW_1: |
Chris Wilson | 117c114 | 2016-06-30 15:33:33 +0100 | [diff] [blame] | 708 | if (intel_wait_for_register(dev_priv, |
| 709 | SKL_FUSE_STATUS, |
| 710 | SKL_FUSE_PG0_DIST_STATUS, |
| 711 | SKL_FUSE_PG0_DIST_STATUS, |
| 712 | 1)) { |
Satheeshakrishna M | 94dd513 | 2015-02-04 13:57:44 +0000 | [diff] [blame] | 713 | DRM_ERROR("PG0 not enabled\n"); |
| 714 | return; |
| 715 | } |
| 716 | break; |
| 717 | case SKL_DISP_PW_2: |
| 718 | if (!(fuse_status & SKL_FUSE_PG1_DIST_STATUS)) { |
| 719 | DRM_ERROR("PG1 in disabled state\n"); |
| 720 | return; |
| 721 | } |
| 722 | break; |
| 723 | case SKL_DISP_PW_DDI_A_E: |
| 724 | case SKL_DISP_PW_DDI_B: |
| 725 | case SKL_DISP_PW_DDI_C: |
| 726 | case SKL_DISP_PW_DDI_D: |
| 727 | case SKL_DISP_PW_MISC_IO: |
| 728 | break; |
| 729 | default: |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame^] | 730 | WARN(1, "Unknown power well %lu\n", power_well->id); |
Satheeshakrishna M | 94dd513 | 2015-02-04 13:57:44 +0000 | [diff] [blame] | 731 | return; |
| 732 | } |
| 733 | |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame^] | 734 | req_mask = SKL_POWER_WELL_REQ(power_well->id); |
Damien Lespiau | 2a51835 | 2015-03-06 18:50:49 +0000 | [diff] [blame] | 735 | enable_requested = tmp & req_mask; |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame^] | 736 | state_mask = SKL_POWER_WELL_STATE(power_well->id); |
Damien Lespiau | 2a51835 | 2015-03-06 18:50:49 +0000 | [diff] [blame] | 737 | is_enabled = tmp & state_mask; |
Satheeshakrishna M | 94dd513 | 2015-02-04 13:57:44 +0000 | [diff] [blame] | 738 | |
Ville Syrjälä | aae8ba8 | 2016-02-19 20:47:30 +0200 | [diff] [blame] | 739 | if (!enable && enable_requested) |
| 740 | skl_power_well_pre_disable(dev_priv, power_well); |
| 741 | |
Satheeshakrishna M | 94dd513 | 2015-02-04 13:57:44 +0000 | [diff] [blame] | 742 | if (enable) { |
Damien Lespiau | 2a51835 | 2015-03-06 18:50:49 +0000 | [diff] [blame] | 743 | if (!enable_requested) { |
Suketu Shah | dc17430 | 2015-04-17 19:46:16 +0530 | [diff] [blame] | 744 | WARN((tmp & state_mask) && |
| 745 | !I915_READ(HSW_PWR_WELL_BIOS), |
| 746 | "Invalid for power well status to be enabled, unless done by the BIOS, \ |
| 747 | when request is to disable!\n"); |
Satheeshakrishna M | 94dd513 | 2015-02-04 13:57:44 +0000 | [diff] [blame] | 748 | I915_WRITE(HSW_PWR_WELL_DRIVER, tmp | req_mask); |
Satheeshakrishna M | 94dd513 | 2015-02-04 13:57:44 +0000 | [diff] [blame] | 749 | } |
| 750 | |
Damien Lespiau | 2a51835 | 2015-03-06 18:50:49 +0000 | [diff] [blame] | 751 | if (!is_enabled) { |
Damien Lespiau | 510e6fd | 2015-03-06 18:50:50 +0000 | [diff] [blame] | 752 | DRM_DEBUG_KMS("Enabling %s\n", power_well->name); |
Satheeshakrishna M | 94dd513 | 2015-02-04 13:57:44 +0000 | [diff] [blame] | 753 | check_fuse_status = true; |
| 754 | } |
| 755 | } else { |
Damien Lespiau | 2a51835 | 2015-03-06 18:50:49 +0000 | [diff] [blame] | 756 | if (enable_requested) { |
Imre Deak | 4a76f29 | 2015-11-04 19:24:15 +0200 | [diff] [blame] | 757 | I915_WRITE(HSW_PWR_WELL_DRIVER, tmp & ~req_mask); |
| 758 | POSTING_READ(HSW_PWR_WELL_DRIVER); |
| 759 | DRM_DEBUG_KMS("Disabling %s\n", power_well->name); |
Satheeshakrishna M | 94dd513 | 2015-02-04 13:57:44 +0000 | [diff] [blame] | 760 | } |
Imre Deak | c6782b7 | 2016-04-05 13:26:05 +0300 | [diff] [blame] | 761 | |
Imre Deak | 5f304c8 | 2016-04-15 22:32:58 +0300 | [diff] [blame] | 762 | if (IS_GEN9(dev_priv)) |
Imre Deak | c6782b7 | 2016-04-05 13:26:05 +0300 | [diff] [blame] | 763 | gen9_sanitize_power_well_requests(dev_priv, power_well); |
Satheeshakrishna M | 94dd513 | 2015-02-04 13:57:44 +0000 | [diff] [blame] | 764 | } |
| 765 | |
Imre Deak | 1d963af | 2016-04-01 16:02:36 +0300 | [diff] [blame] | 766 | if (wait_for(!!(I915_READ(HSW_PWR_WELL_DRIVER) & state_mask) == enable, |
| 767 | 1)) |
| 768 | DRM_ERROR("%s %s timeout\n", |
| 769 | power_well->name, enable ? "enable" : "disable"); |
| 770 | |
Satheeshakrishna M | 94dd513 | 2015-02-04 13:57:44 +0000 | [diff] [blame] | 771 | if (check_fuse_status) { |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame^] | 772 | if (power_well->id == SKL_DISP_PW_1) { |
Chris Wilson | 8b00f55 | 2016-06-30 15:33:34 +0100 | [diff] [blame] | 773 | if (intel_wait_for_register(dev_priv, |
| 774 | SKL_FUSE_STATUS, |
| 775 | SKL_FUSE_PG1_DIST_STATUS, |
| 776 | SKL_FUSE_PG1_DIST_STATUS, |
| 777 | 1)) |
Satheeshakrishna M | 94dd513 | 2015-02-04 13:57:44 +0000 | [diff] [blame] | 778 | DRM_ERROR("PG1 distributing status timeout\n"); |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame^] | 779 | } else if (power_well->id == SKL_DISP_PW_2) { |
Chris Wilson | 8b00f55 | 2016-06-30 15:33:34 +0100 | [diff] [blame] | 780 | if (intel_wait_for_register(dev_priv, |
| 781 | SKL_FUSE_STATUS, |
| 782 | SKL_FUSE_PG2_DIST_STATUS, |
| 783 | SKL_FUSE_PG2_DIST_STATUS, |
| 784 | 1)) |
Satheeshakrishna M | 94dd513 | 2015-02-04 13:57:44 +0000 | [diff] [blame] | 785 | DRM_ERROR("PG2 distributing status timeout\n"); |
| 786 | } |
| 787 | } |
Damien Lespiau | d14c034 | 2015-03-06 18:50:51 +0000 | [diff] [blame] | 788 | |
| 789 | if (enable && !is_enabled) |
| 790 | skl_power_well_post_enable(dev_priv, power_well); |
Satheeshakrishna M | 94dd513 | 2015-02-04 13:57:44 +0000 | [diff] [blame] | 791 | } |
| 792 | |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 793 | static void hsw_power_well_sync_hw(struct drm_i915_private *dev_priv, |
| 794 | struct i915_power_well *power_well) |
| 795 | { |
| 796 | hsw_set_power_well(dev_priv, power_well, power_well->count > 0); |
| 797 | |
| 798 | /* |
| 799 | * We're taking over the BIOS, so clear any requests made by it since |
| 800 | * the driver is in charge now. |
| 801 | */ |
| 802 | if (I915_READ(HSW_PWR_WELL_BIOS) & HSW_PWR_WELL_ENABLE_REQUEST) |
| 803 | I915_WRITE(HSW_PWR_WELL_BIOS, 0); |
| 804 | } |
| 805 | |
| 806 | static void hsw_power_well_enable(struct drm_i915_private *dev_priv, |
| 807 | struct i915_power_well *power_well) |
| 808 | { |
| 809 | hsw_set_power_well(dev_priv, power_well, true); |
| 810 | } |
| 811 | |
| 812 | static void hsw_power_well_disable(struct drm_i915_private *dev_priv, |
| 813 | struct i915_power_well *power_well) |
| 814 | { |
| 815 | hsw_set_power_well(dev_priv, power_well, false); |
| 816 | } |
| 817 | |
Satheeshakrishna M | 94dd513 | 2015-02-04 13:57:44 +0000 | [diff] [blame] | 818 | static bool skl_power_well_enabled(struct drm_i915_private *dev_priv, |
| 819 | struct i915_power_well *power_well) |
| 820 | { |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame^] | 821 | uint32_t mask = SKL_POWER_WELL_REQ(power_well->id) | |
| 822 | SKL_POWER_WELL_STATE(power_well->id); |
Satheeshakrishna M | 94dd513 | 2015-02-04 13:57:44 +0000 | [diff] [blame] | 823 | |
| 824 | return (I915_READ(HSW_PWR_WELL_DRIVER) & mask) == mask; |
| 825 | } |
| 826 | |
| 827 | static void skl_power_well_sync_hw(struct drm_i915_private *dev_priv, |
| 828 | struct i915_power_well *power_well) |
| 829 | { |
| 830 | skl_set_power_well(dev_priv, power_well, power_well->count > 0); |
| 831 | |
| 832 | /* Clear any request made by BIOS as driver is taking over */ |
| 833 | I915_WRITE(HSW_PWR_WELL_BIOS, 0); |
| 834 | } |
| 835 | |
| 836 | static void skl_power_well_enable(struct drm_i915_private *dev_priv, |
| 837 | struct i915_power_well *power_well) |
| 838 | { |
| 839 | skl_set_power_well(dev_priv, power_well, true); |
| 840 | } |
| 841 | |
| 842 | static void skl_power_well_disable(struct drm_i915_private *dev_priv, |
| 843 | struct i915_power_well *power_well) |
| 844 | { |
| 845 | skl_set_power_well(dev_priv, power_well, false); |
| 846 | } |
| 847 | |
Imre Deak | 9c8d0b8 | 2016-06-13 16:44:34 +0300 | [diff] [blame] | 848 | static enum dpio_phy bxt_power_well_to_phy(struct i915_power_well *power_well) |
| 849 | { |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame^] | 850 | enum skl_disp_power_wells power_well_id = power_well->id; |
Imre Deak | 9c8d0b8 | 2016-06-13 16:44:34 +0300 | [diff] [blame] | 851 | |
| 852 | return power_well_id == BXT_DPIO_CMN_A ? DPIO_PHY1 : DPIO_PHY0; |
| 853 | } |
| 854 | |
| 855 | static void bxt_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv, |
| 856 | struct i915_power_well *power_well) |
| 857 | { |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame^] | 858 | enum skl_disp_power_wells power_well_id = power_well->id; |
Chris Wilson | ca99d87 | 2016-08-15 19:06:23 +0100 | [diff] [blame] | 859 | struct i915_power_well *cmn_a_well = NULL; |
Imre Deak | 9c8d0b8 | 2016-06-13 16:44:34 +0300 | [diff] [blame] | 860 | |
| 861 | if (power_well_id == BXT_DPIO_CMN_BC) { |
| 862 | /* |
| 863 | * We need to copy the GRC calibration value from the eDP PHY, |
| 864 | * so make sure it's powered up. |
| 865 | */ |
| 866 | cmn_a_well = lookup_power_well(dev_priv, BXT_DPIO_CMN_A); |
| 867 | intel_power_well_get(dev_priv, cmn_a_well); |
| 868 | } |
| 869 | |
| 870 | bxt_ddi_phy_init(dev_priv, bxt_power_well_to_phy(power_well)); |
| 871 | |
Chris Wilson | ca99d87 | 2016-08-15 19:06:23 +0100 | [diff] [blame] | 872 | if (cmn_a_well) |
Imre Deak | 9c8d0b8 | 2016-06-13 16:44:34 +0300 | [diff] [blame] | 873 | intel_power_well_put(dev_priv, cmn_a_well); |
| 874 | } |
| 875 | |
| 876 | static void bxt_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv, |
| 877 | struct i915_power_well *power_well) |
| 878 | { |
| 879 | bxt_ddi_phy_uninit(dev_priv, bxt_power_well_to_phy(power_well)); |
| 880 | } |
| 881 | |
| 882 | static bool bxt_dpio_cmn_power_well_enabled(struct drm_i915_private *dev_priv, |
| 883 | struct i915_power_well *power_well) |
| 884 | { |
| 885 | return bxt_ddi_phy_is_enabled(dev_priv, |
| 886 | bxt_power_well_to_phy(power_well)); |
| 887 | } |
| 888 | |
| 889 | static void bxt_dpio_cmn_power_well_sync_hw(struct drm_i915_private *dev_priv, |
| 890 | struct i915_power_well *power_well) |
| 891 | { |
| 892 | if (power_well->count > 0) |
| 893 | bxt_dpio_cmn_power_well_enable(dev_priv, power_well); |
| 894 | else |
| 895 | bxt_dpio_cmn_power_well_disable(dev_priv, power_well); |
| 896 | } |
| 897 | |
| 898 | |
| 899 | static void bxt_verify_ddi_phy_power_wells(struct drm_i915_private *dev_priv) |
| 900 | { |
| 901 | struct i915_power_well *power_well; |
| 902 | |
| 903 | power_well = lookup_power_well(dev_priv, BXT_DPIO_CMN_A); |
| 904 | if (power_well->count > 0) |
| 905 | bxt_ddi_phy_verify_state(dev_priv, |
| 906 | bxt_power_well_to_phy(power_well)); |
| 907 | |
| 908 | power_well = lookup_power_well(dev_priv, BXT_DPIO_CMN_BC); |
| 909 | if (power_well->count > 0) |
| 910 | bxt_ddi_phy_verify_state(dev_priv, |
| 911 | bxt_power_well_to_phy(power_well)); |
| 912 | } |
| 913 | |
Patrik Jakobsson | 9f836f9 | 2015-11-16 16:20:01 +0100 | [diff] [blame] | 914 | static bool gen9_dc_off_power_well_enabled(struct drm_i915_private *dev_priv, |
| 915 | struct i915_power_well *power_well) |
| 916 | { |
| 917 | return (I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5_DC6_MASK) == 0; |
| 918 | } |
| 919 | |
Ville Syrjälä | 18a8067 | 2016-05-16 16:59:40 +0300 | [diff] [blame] | 920 | static void gen9_assert_dbuf_enabled(struct drm_i915_private *dev_priv) |
| 921 | { |
| 922 | u32 tmp = I915_READ(DBUF_CTL); |
| 923 | |
| 924 | WARN((tmp & (DBUF_POWER_STATE | DBUF_POWER_REQUEST)) != |
| 925 | (DBUF_POWER_STATE | DBUF_POWER_REQUEST), |
| 926 | "Unexpected DBuf power power state (0x%08x)\n", tmp); |
| 927 | } |
| 928 | |
Patrik Jakobsson | 9f836f9 | 2015-11-16 16:20:01 +0100 | [diff] [blame] | 929 | static void gen9_dc_off_power_well_enable(struct drm_i915_private *dev_priv, |
| 930 | struct i915_power_well *power_well) |
| 931 | { |
Imre Deak | 5b773eb | 2016-02-29 22:49:05 +0200 | [diff] [blame] | 932 | gen9_set_dc_state(dev_priv, DC_STATE_DISABLE); |
Imre Deak | adc7f04 | 2016-04-04 17:27:10 +0300 | [diff] [blame] | 933 | |
Ville Syrjälä | 342be92 | 2016-05-13 23:41:39 +0300 | [diff] [blame] | 934 | WARN_ON(dev_priv->cdclk_freq != |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 935 | dev_priv->display.get_display_clock_speed(&dev_priv->drm)); |
Ville Syrjälä | 342be92 | 2016-05-13 23:41:39 +0300 | [diff] [blame] | 936 | |
Ville Syrjälä | 18a8067 | 2016-05-16 16:59:40 +0300 | [diff] [blame] | 937 | gen9_assert_dbuf_enabled(dev_priv); |
| 938 | |
Ville Syrjälä | 342be92 | 2016-05-13 23:41:39 +0300 | [diff] [blame] | 939 | if (IS_BROXTON(dev_priv)) |
Imre Deak | 9c8d0b8 | 2016-06-13 16:44:34 +0300 | [diff] [blame] | 940 | bxt_verify_ddi_phy_power_wells(dev_priv); |
Patrik Jakobsson | 9f836f9 | 2015-11-16 16:20:01 +0100 | [diff] [blame] | 941 | } |
| 942 | |
| 943 | static void gen9_dc_off_power_well_disable(struct drm_i915_private *dev_priv, |
| 944 | struct i915_power_well *power_well) |
| 945 | { |
Imre Deak | f74ed08 | 2016-04-18 14:48:21 +0300 | [diff] [blame] | 946 | if (!dev_priv->csr.dmc_payload) |
| 947 | return; |
| 948 | |
Imre Deak | a37baf3 | 2016-02-29 22:49:03 +0200 | [diff] [blame] | 949 | if (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC6) |
Patrik Jakobsson | 9f836f9 | 2015-11-16 16:20:01 +0100 | [diff] [blame] | 950 | skl_enable_dc6(dev_priv); |
Imre Deak | a37baf3 | 2016-02-29 22:49:03 +0200 | [diff] [blame] | 951 | else if (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5) |
Patrik Jakobsson | 9f836f9 | 2015-11-16 16:20:01 +0100 | [diff] [blame] | 952 | gen9_enable_dc5(dev_priv); |
| 953 | } |
| 954 | |
| 955 | static void gen9_dc_off_power_well_sync_hw(struct drm_i915_private *dev_priv, |
| 956 | struct i915_power_well *power_well) |
| 957 | { |
Imre Deak | a37baf3 | 2016-02-29 22:49:03 +0200 | [diff] [blame] | 958 | if (power_well->count > 0) |
| 959 | gen9_dc_off_power_well_enable(dev_priv, power_well); |
| 960 | else |
| 961 | gen9_dc_off_power_well_disable(dev_priv, power_well); |
Patrik Jakobsson | 9f836f9 | 2015-11-16 16:20:01 +0100 | [diff] [blame] | 962 | } |
| 963 | |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 964 | static void i9xx_always_on_power_well_noop(struct drm_i915_private *dev_priv, |
| 965 | struct i915_power_well *power_well) |
| 966 | { |
| 967 | } |
| 968 | |
| 969 | static bool i9xx_always_on_power_well_enabled(struct drm_i915_private *dev_priv, |
| 970 | struct i915_power_well *power_well) |
| 971 | { |
| 972 | return true; |
| 973 | } |
| 974 | |
| 975 | static void vlv_set_power_well(struct drm_i915_private *dev_priv, |
| 976 | struct i915_power_well *power_well, bool enable) |
| 977 | { |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame^] | 978 | enum punit_power_well power_well_id = power_well->id; |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 979 | u32 mask; |
| 980 | u32 state; |
| 981 | u32 ctrl; |
| 982 | |
| 983 | mask = PUNIT_PWRGT_MASK(power_well_id); |
| 984 | state = enable ? PUNIT_PWRGT_PWR_ON(power_well_id) : |
| 985 | PUNIT_PWRGT_PWR_GATE(power_well_id); |
| 986 | |
| 987 | mutex_lock(&dev_priv->rps.hw_lock); |
| 988 | |
| 989 | #define COND \ |
| 990 | ((vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask) == state) |
| 991 | |
| 992 | if (COND) |
| 993 | goto out; |
| 994 | |
| 995 | ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL); |
| 996 | ctrl &= ~mask; |
| 997 | ctrl |= state; |
| 998 | vlv_punit_write(dev_priv, PUNIT_REG_PWRGT_CTRL, ctrl); |
| 999 | |
| 1000 | if (wait_for(COND, 100)) |
Masanari Iida | 7e35ab8 | 2015-05-10 01:00:23 +0900 | [diff] [blame] | 1001 | DRM_ERROR("timeout setting power well state %08x (%08x)\n", |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1002 | state, |
| 1003 | vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL)); |
| 1004 | |
| 1005 | #undef COND |
| 1006 | |
| 1007 | out: |
| 1008 | mutex_unlock(&dev_priv->rps.hw_lock); |
| 1009 | } |
| 1010 | |
| 1011 | static void vlv_power_well_sync_hw(struct drm_i915_private *dev_priv, |
| 1012 | struct i915_power_well *power_well) |
| 1013 | { |
| 1014 | vlv_set_power_well(dev_priv, power_well, power_well->count > 0); |
| 1015 | } |
| 1016 | |
| 1017 | static void vlv_power_well_enable(struct drm_i915_private *dev_priv, |
| 1018 | struct i915_power_well *power_well) |
| 1019 | { |
| 1020 | vlv_set_power_well(dev_priv, power_well, true); |
| 1021 | } |
| 1022 | |
| 1023 | static void vlv_power_well_disable(struct drm_i915_private *dev_priv, |
| 1024 | struct i915_power_well *power_well) |
| 1025 | { |
| 1026 | vlv_set_power_well(dev_priv, power_well, false); |
| 1027 | } |
| 1028 | |
| 1029 | static bool vlv_power_well_enabled(struct drm_i915_private *dev_priv, |
| 1030 | struct i915_power_well *power_well) |
| 1031 | { |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame^] | 1032 | int power_well_id = power_well->id; |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1033 | bool enabled = false; |
| 1034 | u32 mask; |
| 1035 | u32 state; |
| 1036 | u32 ctrl; |
| 1037 | |
| 1038 | mask = PUNIT_PWRGT_MASK(power_well_id); |
| 1039 | ctrl = PUNIT_PWRGT_PWR_ON(power_well_id); |
| 1040 | |
| 1041 | mutex_lock(&dev_priv->rps.hw_lock); |
| 1042 | |
| 1043 | state = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask; |
| 1044 | /* |
| 1045 | * We only ever set the power-on and power-gate states, anything |
| 1046 | * else is unexpected. |
| 1047 | */ |
| 1048 | WARN_ON(state != PUNIT_PWRGT_PWR_ON(power_well_id) && |
| 1049 | state != PUNIT_PWRGT_PWR_GATE(power_well_id)); |
| 1050 | if (state == ctrl) |
| 1051 | enabled = true; |
| 1052 | |
| 1053 | /* |
| 1054 | * A transient state at this point would mean some unexpected party |
| 1055 | * is poking at the power controls too. |
| 1056 | */ |
| 1057 | ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL) & mask; |
| 1058 | WARN_ON(ctrl != state); |
| 1059 | |
| 1060 | mutex_unlock(&dev_priv->rps.hw_lock); |
| 1061 | |
| 1062 | return enabled; |
| 1063 | } |
| 1064 | |
Ville Syrjälä | 766078d | 2016-04-11 16:56:30 +0300 | [diff] [blame] | 1065 | static void vlv_init_display_clock_gating(struct drm_i915_private *dev_priv) |
| 1066 | { |
| 1067 | I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE); |
| 1068 | |
| 1069 | /* |
| 1070 | * Disable trickle feed and enable pnd deadline calculation |
| 1071 | */ |
| 1072 | I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE); |
| 1073 | I915_WRITE(CBR1_VLV, 0); |
Ville Syrjälä | 19ab4ed | 2016-04-27 17:43:22 +0300 | [diff] [blame] | 1074 | |
| 1075 | WARN_ON(dev_priv->rawclk_freq == 0); |
| 1076 | |
| 1077 | I915_WRITE(RAWCLK_FREQ_VLV, |
| 1078 | DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 1000)); |
Ville Syrjälä | 766078d | 2016-04-11 16:56:30 +0300 | [diff] [blame] | 1079 | } |
| 1080 | |
Ville Syrjälä | 2be7d54 | 2015-06-29 15:25:51 +0300 | [diff] [blame] | 1081 | static void vlv_display_power_well_init(struct drm_i915_private *dev_priv) |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1082 | { |
Lyude | 9504a89 | 2016-06-21 17:03:42 -0400 | [diff] [blame] | 1083 | struct intel_encoder *encoder; |
Ville Syrjälä | 5a8fbb7 | 2015-06-29 15:25:53 +0300 | [diff] [blame] | 1084 | enum pipe pipe; |
| 1085 | |
| 1086 | /* |
| 1087 | * Enable the CRI clock source so we can get at the |
| 1088 | * display and the reference clock for VGA |
| 1089 | * hotplug / manual detection. Supposedly DSI also |
| 1090 | * needs the ref clock up and running. |
| 1091 | * |
| 1092 | * CHV DPLL B/C have some issues if VGA mode is enabled. |
| 1093 | */ |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 1094 | for_each_pipe(&dev_priv->drm, pipe) { |
Ville Syrjälä | 5a8fbb7 | 2015-06-29 15:25:53 +0300 | [diff] [blame] | 1095 | u32 val = I915_READ(DPLL(pipe)); |
| 1096 | |
| 1097 | val |= DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS; |
| 1098 | if (pipe != PIPE_A) |
| 1099 | val |= DPLL_INTEGRATED_CRI_CLK_VLV; |
| 1100 | |
| 1101 | I915_WRITE(DPLL(pipe), val); |
| 1102 | } |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1103 | |
Ville Syrjälä | 766078d | 2016-04-11 16:56:30 +0300 | [diff] [blame] | 1104 | vlv_init_display_clock_gating(dev_priv); |
| 1105 | |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1106 | spin_lock_irq(&dev_priv->irq_lock); |
| 1107 | valleyview_enable_display_irqs(dev_priv); |
| 1108 | spin_unlock_irq(&dev_priv->irq_lock); |
| 1109 | |
| 1110 | /* |
| 1111 | * During driver initialization/resume we can avoid restoring the |
| 1112 | * part of the HW/SW state that will be inited anyway explicitly. |
| 1113 | */ |
| 1114 | if (dev_priv->power_domains.initializing) |
| 1115 | return; |
| 1116 | |
Daniel Vetter | b963291 | 2014-09-30 10:56:44 +0200 | [diff] [blame] | 1117 | intel_hpd_init(dev_priv); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1118 | |
Lyude | 9504a89 | 2016-06-21 17:03:42 -0400 | [diff] [blame] | 1119 | /* Re-enable the ADPA, if we have one */ |
| 1120 | for_each_intel_encoder(&dev_priv->drm, encoder) { |
| 1121 | if (encoder->type == INTEL_OUTPUT_ANALOG) |
| 1122 | intel_crt_reset(&encoder->base); |
| 1123 | } |
| 1124 | |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 1125 | i915_redisable_vga_power_on(&dev_priv->drm); |
Imre Deak | 8090ba8 | 2016-08-10 14:07:33 +0300 | [diff] [blame] | 1126 | |
| 1127 | intel_pps_unlock_regs_wa(dev_priv); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1128 | } |
| 1129 | |
Ville Syrjälä | 2be7d54 | 2015-06-29 15:25:51 +0300 | [diff] [blame] | 1130 | static void vlv_display_power_well_deinit(struct drm_i915_private *dev_priv) |
| 1131 | { |
| 1132 | spin_lock_irq(&dev_priv->irq_lock); |
| 1133 | valleyview_disable_display_irqs(dev_priv); |
| 1134 | spin_unlock_irq(&dev_priv->irq_lock); |
| 1135 | |
Ville Syrjälä | 2230fde | 2016-02-19 18:41:52 +0200 | [diff] [blame] | 1136 | /* make sure we're done processing display irqs */ |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 1137 | synchronize_irq(dev_priv->drm.irq); |
Ville Syrjälä | 2230fde | 2016-02-19 18:41:52 +0200 | [diff] [blame] | 1138 | |
Imre Deak | 7859799 | 2016-06-16 16:37:20 +0300 | [diff] [blame] | 1139 | intel_power_sequencer_reset(dev_priv); |
Lyude | 19625e8 | 2016-06-21 17:03:44 -0400 | [diff] [blame] | 1140 | |
| 1141 | intel_hpd_poll_init(dev_priv); |
Ville Syrjälä | 2be7d54 | 2015-06-29 15:25:51 +0300 | [diff] [blame] | 1142 | } |
| 1143 | |
| 1144 | static void vlv_display_power_well_enable(struct drm_i915_private *dev_priv, |
| 1145 | struct i915_power_well *power_well) |
| 1146 | { |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame^] | 1147 | WARN_ON_ONCE(power_well->id != PUNIT_POWER_WELL_DISP2D); |
Ville Syrjälä | 2be7d54 | 2015-06-29 15:25:51 +0300 | [diff] [blame] | 1148 | |
| 1149 | vlv_set_power_well(dev_priv, power_well, true); |
| 1150 | |
| 1151 | vlv_display_power_well_init(dev_priv); |
| 1152 | } |
| 1153 | |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1154 | static void vlv_display_power_well_disable(struct drm_i915_private *dev_priv, |
| 1155 | struct i915_power_well *power_well) |
| 1156 | { |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame^] | 1157 | WARN_ON_ONCE(power_well->id != PUNIT_POWER_WELL_DISP2D); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1158 | |
Ville Syrjälä | 2be7d54 | 2015-06-29 15:25:51 +0300 | [diff] [blame] | 1159 | vlv_display_power_well_deinit(dev_priv); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1160 | |
| 1161 | vlv_set_power_well(dev_priv, power_well, false); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1162 | } |
| 1163 | |
| 1164 | static void vlv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv, |
| 1165 | struct i915_power_well *power_well) |
| 1166 | { |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame^] | 1167 | WARN_ON_ONCE(power_well->id != PUNIT_POWER_WELL_DPIO_CMN_BC); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1168 | |
Ville Syrjälä | 5a8fbb7 | 2015-06-29 15:25:53 +0300 | [diff] [blame] | 1169 | /* since ref/cri clock was enabled */ |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1170 | udelay(1); /* >10ns for cmnreset, >0ns for sidereset */ |
| 1171 | |
| 1172 | vlv_set_power_well(dev_priv, power_well, true); |
| 1173 | |
| 1174 | /* |
| 1175 | * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx - |
| 1176 | * 6. De-assert cmn_reset/side_reset. Same as VLV X0. |
| 1177 | * a. GUnit 0x2110 bit[0] set to 1 (def 0) |
| 1178 | * b. The other bits such as sfr settings / modesel may all |
| 1179 | * be set to 0. |
| 1180 | * |
| 1181 | * This should only be done on init and resume from S3 with |
| 1182 | * both PLLs disabled, or we risk losing DPIO and PLL |
| 1183 | * synchronization. |
| 1184 | */ |
| 1185 | I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST); |
| 1186 | } |
| 1187 | |
| 1188 | static void vlv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv, |
| 1189 | struct i915_power_well *power_well) |
| 1190 | { |
| 1191 | enum pipe pipe; |
| 1192 | |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame^] | 1193 | WARN_ON_ONCE(power_well->id != PUNIT_POWER_WELL_DPIO_CMN_BC); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1194 | |
| 1195 | for_each_pipe(dev_priv, pipe) |
| 1196 | assert_pll_disabled(dev_priv, pipe); |
| 1197 | |
| 1198 | /* Assert common reset */ |
| 1199 | I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) & ~DPIO_CMNRST); |
| 1200 | |
| 1201 | vlv_set_power_well(dev_priv, power_well, false); |
| 1202 | } |
| 1203 | |
Ville Syrjälä | 3014227 | 2015-07-08 23:46:01 +0300 | [diff] [blame] | 1204 | #define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1) |
| 1205 | |
| 1206 | static struct i915_power_well *lookup_power_well(struct drm_i915_private *dev_priv, |
| 1207 | int power_well_id) |
| 1208 | { |
| 1209 | struct i915_power_domains *power_domains = &dev_priv->power_domains; |
Ville Syrjälä | 3014227 | 2015-07-08 23:46:01 +0300 | [diff] [blame] | 1210 | int i; |
| 1211 | |
Imre Deak | fc17f22 | 2015-11-04 19:24:11 +0200 | [diff] [blame] | 1212 | for (i = 0; i < power_domains->power_well_count; i++) { |
| 1213 | struct i915_power_well *power_well; |
| 1214 | |
| 1215 | power_well = &power_domains->power_wells[i]; |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame^] | 1216 | if (power_well->id == power_well_id) |
Ville Syrjälä | 3014227 | 2015-07-08 23:46:01 +0300 | [diff] [blame] | 1217 | return power_well; |
| 1218 | } |
| 1219 | |
| 1220 | return NULL; |
| 1221 | } |
| 1222 | |
| 1223 | #define BITS_SET(val, bits) (((val) & (bits)) == (bits)) |
| 1224 | |
| 1225 | static void assert_chv_phy_status(struct drm_i915_private *dev_priv) |
| 1226 | { |
| 1227 | struct i915_power_well *cmn_bc = |
| 1228 | lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC); |
| 1229 | struct i915_power_well *cmn_d = |
| 1230 | lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_D); |
| 1231 | u32 phy_control = dev_priv->chv_phy_control; |
| 1232 | u32 phy_status = 0; |
Ville Syrjälä | 3be60de | 2015-09-08 18:05:45 +0300 | [diff] [blame] | 1233 | u32 phy_status_mask = 0xffffffff; |
Ville Syrjälä | 3014227 | 2015-07-08 23:46:01 +0300 | [diff] [blame] | 1234 | |
Ville Syrjälä | 3be60de | 2015-09-08 18:05:45 +0300 | [diff] [blame] | 1235 | /* |
| 1236 | * The BIOS can leave the PHY is some weird state |
| 1237 | * where it doesn't fully power down some parts. |
| 1238 | * Disable the asserts until the PHY has been fully |
| 1239 | * reset (ie. the power well has been disabled at |
| 1240 | * least once). |
| 1241 | */ |
| 1242 | if (!dev_priv->chv_phy_assert[DPIO_PHY0]) |
| 1243 | phy_status_mask &= ~(PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH0) | |
| 1244 | PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 0) | |
| 1245 | PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 1) | |
| 1246 | PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH1) | |
| 1247 | PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 0) | |
| 1248 | PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 1)); |
| 1249 | |
| 1250 | if (!dev_priv->chv_phy_assert[DPIO_PHY1]) |
| 1251 | phy_status_mask &= ~(PHY_STATUS_CMN_LDO(DPIO_PHY1, DPIO_CH0) | |
| 1252 | PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 0) | |
| 1253 | PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 1)); |
| 1254 | |
Ville Syrjälä | 3014227 | 2015-07-08 23:46:01 +0300 | [diff] [blame] | 1255 | if (cmn_bc->ops->is_enabled(dev_priv, cmn_bc)) { |
| 1256 | phy_status |= PHY_POWERGOOD(DPIO_PHY0); |
| 1257 | |
| 1258 | /* this assumes override is only used to enable lanes */ |
| 1259 | if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH0)) == 0) |
| 1260 | phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH0); |
| 1261 | |
| 1262 | if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH1)) == 0) |
| 1263 | phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1); |
| 1264 | |
| 1265 | /* CL1 is on whenever anything is on in either channel */ |
| 1266 | if (BITS_SET(phy_control, |
| 1267 | PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH0) | |
| 1268 | PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1))) |
| 1269 | phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH0); |
| 1270 | |
| 1271 | /* |
| 1272 | * The DPLLB check accounts for the pipe B + port A usage |
| 1273 | * with CL2 powered up but all the lanes in the second channel |
| 1274 | * powered down. |
| 1275 | */ |
| 1276 | if (BITS_SET(phy_control, |
| 1277 | PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1)) && |
| 1278 | (I915_READ(DPLL(PIPE_B)) & DPLL_VCO_ENABLE) == 0) |
| 1279 | phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH1); |
| 1280 | |
| 1281 | if (BITS_SET(phy_control, |
| 1282 | PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY0, DPIO_CH0))) |
| 1283 | phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 0); |
| 1284 | if (BITS_SET(phy_control, |
| 1285 | PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY0, DPIO_CH0))) |
| 1286 | phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 1); |
| 1287 | |
| 1288 | if (BITS_SET(phy_control, |
| 1289 | PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY0, DPIO_CH1))) |
| 1290 | phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 0); |
| 1291 | if (BITS_SET(phy_control, |
| 1292 | PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY0, DPIO_CH1))) |
| 1293 | phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 1); |
| 1294 | } |
| 1295 | |
| 1296 | if (cmn_d->ops->is_enabled(dev_priv, cmn_d)) { |
| 1297 | phy_status |= PHY_POWERGOOD(DPIO_PHY1); |
| 1298 | |
| 1299 | /* this assumes override is only used to enable lanes */ |
| 1300 | if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY1, DPIO_CH0)) == 0) |
| 1301 | phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY1, DPIO_CH0); |
| 1302 | |
| 1303 | if (BITS_SET(phy_control, |
| 1304 | PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY1, DPIO_CH0))) |
| 1305 | phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY1, DPIO_CH0); |
| 1306 | |
| 1307 | if (BITS_SET(phy_control, |
| 1308 | PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY1, DPIO_CH0))) |
| 1309 | phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 0); |
| 1310 | if (BITS_SET(phy_control, |
| 1311 | PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY1, DPIO_CH0))) |
| 1312 | phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 1); |
| 1313 | } |
| 1314 | |
Ville Syrjälä | 3be60de | 2015-09-08 18:05:45 +0300 | [diff] [blame] | 1315 | phy_status &= phy_status_mask; |
| 1316 | |
Ville Syrjälä | 3014227 | 2015-07-08 23:46:01 +0300 | [diff] [blame] | 1317 | /* |
| 1318 | * The PHY may be busy with some initial calibration and whatnot, |
| 1319 | * so the power state can take a while to actually change. |
| 1320 | */ |
Chris Wilson | 919fcd5 | 2016-06-30 15:33:35 +0100 | [diff] [blame] | 1321 | if (intel_wait_for_register(dev_priv, |
| 1322 | DISPLAY_PHY_STATUS, |
| 1323 | phy_status_mask, |
| 1324 | phy_status, |
| 1325 | 10)) |
| 1326 | DRM_ERROR("Unexpected PHY_STATUS 0x%08x, expected 0x%08x (PHY_CONTROL=0x%08x)\n", |
| 1327 | I915_READ(DISPLAY_PHY_STATUS) & phy_status_mask, |
| 1328 | phy_status, dev_priv->chv_phy_control); |
Ville Syrjälä | 3014227 | 2015-07-08 23:46:01 +0300 | [diff] [blame] | 1329 | } |
| 1330 | |
| 1331 | #undef BITS_SET |
| 1332 | |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1333 | static void chv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv, |
| 1334 | struct i915_power_well *power_well) |
| 1335 | { |
| 1336 | enum dpio_phy phy; |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 1337 | enum pipe pipe; |
| 1338 | uint32_t tmp; |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1339 | |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame^] | 1340 | WARN_ON_ONCE(power_well->id != PUNIT_POWER_WELL_DPIO_CMN_BC && |
| 1341 | power_well->id != PUNIT_POWER_WELL_DPIO_CMN_D); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1342 | |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame^] | 1343 | if (power_well->id == PUNIT_POWER_WELL_DPIO_CMN_BC) { |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 1344 | pipe = PIPE_A; |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1345 | phy = DPIO_PHY0; |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 1346 | } else { |
| 1347 | pipe = PIPE_C; |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1348 | phy = DPIO_PHY1; |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 1349 | } |
Ville Syrjälä | 5a8fbb7 | 2015-06-29 15:25:53 +0300 | [diff] [blame] | 1350 | |
| 1351 | /* since ref/cri clock was enabled */ |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1352 | udelay(1); /* >10ns for cmnreset, >0ns for sidereset */ |
| 1353 | vlv_set_power_well(dev_priv, power_well, true); |
| 1354 | |
| 1355 | /* Poll for phypwrgood signal */ |
Chris Wilson | ffebb83 | 2016-06-30 15:33:36 +0100 | [diff] [blame] | 1356 | if (intel_wait_for_register(dev_priv, |
| 1357 | DISPLAY_PHY_STATUS, |
| 1358 | PHY_POWERGOOD(phy), |
| 1359 | PHY_POWERGOOD(phy), |
| 1360 | 1)) |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1361 | DRM_ERROR("Display PHY %d is not power up\n", phy); |
| 1362 | |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 1363 | mutex_lock(&dev_priv->sb_lock); |
| 1364 | |
| 1365 | /* Enable dynamic power down */ |
| 1366 | tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW28); |
Ville Syrjälä | ee27921 | 2015-07-08 23:45:57 +0300 | [diff] [blame] | 1367 | tmp |= DPIO_DYNPWRDOWNEN_CH0 | DPIO_CL1POWERDOWNEN | |
| 1368 | DPIO_SUS_CLK_CONFIG_GATE_CLKREQ; |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 1369 | vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW28, tmp); |
| 1370 | |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame^] | 1371 | if (power_well->id == PUNIT_POWER_WELL_DPIO_CMN_BC) { |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 1372 | tmp = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW6_CH1); |
| 1373 | tmp |= DPIO_DYNPWRDOWNEN_CH1; |
| 1374 | vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW6_CH1, tmp); |
Ville Syrjälä | 3e28878 | 2015-07-08 23:45:58 +0300 | [diff] [blame] | 1375 | } else { |
| 1376 | /* |
| 1377 | * Force the non-existing CL2 off. BXT does this |
| 1378 | * too, so maybe it saves some power even though |
| 1379 | * CL2 doesn't exist? |
| 1380 | */ |
| 1381 | tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30); |
| 1382 | tmp |= DPIO_CL2_LDOFUSE_PWRENB; |
| 1383 | vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, tmp); |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 1384 | } |
| 1385 | |
| 1386 | mutex_unlock(&dev_priv->sb_lock); |
| 1387 | |
Ville Syrjälä | 7072246 | 2015-04-10 18:21:28 +0300 | [diff] [blame] | 1388 | dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(phy); |
| 1389 | I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control); |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 1390 | |
| 1391 | DRM_DEBUG_KMS("Enabled DPIO PHY%d (PHY_CONTROL=0x%08x)\n", |
| 1392 | phy, dev_priv->chv_phy_control); |
Ville Syrjälä | 3014227 | 2015-07-08 23:46:01 +0300 | [diff] [blame] | 1393 | |
| 1394 | assert_chv_phy_status(dev_priv); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1395 | } |
| 1396 | |
| 1397 | static void chv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv, |
| 1398 | struct i915_power_well *power_well) |
| 1399 | { |
| 1400 | enum dpio_phy phy; |
| 1401 | |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame^] | 1402 | WARN_ON_ONCE(power_well->id != PUNIT_POWER_WELL_DPIO_CMN_BC && |
| 1403 | power_well->id != PUNIT_POWER_WELL_DPIO_CMN_D); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1404 | |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame^] | 1405 | if (power_well->id == PUNIT_POWER_WELL_DPIO_CMN_BC) { |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1406 | phy = DPIO_PHY0; |
| 1407 | assert_pll_disabled(dev_priv, PIPE_A); |
| 1408 | assert_pll_disabled(dev_priv, PIPE_B); |
| 1409 | } else { |
| 1410 | phy = DPIO_PHY1; |
| 1411 | assert_pll_disabled(dev_priv, PIPE_C); |
| 1412 | } |
| 1413 | |
Ville Syrjälä | 7072246 | 2015-04-10 18:21:28 +0300 | [diff] [blame] | 1414 | dev_priv->chv_phy_control &= ~PHY_COM_LANE_RESET_DEASSERT(phy); |
| 1415 | I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1416 | |
| 1417 | vlv_set_power_well(dev_priv, power_well, false); |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 1418 | |
| 1419 | DRM_DEBUG_KMS("Disabled DPIO PHY%d (PHY_CONTROL=0x%08x)\n", |
| 1420 | phy, dev_priv->chv_phy_control); |
Ville Syrjälä | 3014227 | 2015-07-08 23:46:01 +0300 | [diff] [blame] | 1421 | |
Ville Syrjälä | 3be60de | 2015-09-08 18:05:45 +0300 | [diff] [blame] | 1422 | /* PHY is fully reset now, so we can enable the PHY state asserts */ |
| 1423 | dev_priv->chv_phy_assert[phy] = true; |
| 1424 | |
Ville Syrjälä | 3014227 | 2015-07-08 23:46:01 +0300 | [diff] [blame] | 1425 | assert_chv_phy_status(dev_priv); |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 1426 | } |
| 1427 | |
Ville Syrjälä | 6669e39 | 2015-07-08 23:46:00 +0300 | [diff] [blame] | 1428 | static void assert_chv_phy_powergate(struct drm_i915_private *dev_priv, enum dpio_phy phy, |
| 1429 | enum dpio_channel ch, bool override, unsigned int mask) |
| 1430 | { |
| 1431 | enum pipe pipe = phy == DPIO_PHY0 ? PIPE_A : PIPE_C; |
| 1432 | u32 reg, val, expected, actual; |
| 1433 | |
Ville Syrjälä | 3be60de | 2015-09-08 18:05:45 +0300 | [diff] [blame] | 1434 | /* |
| 1435 | * The BIOS can leave the PHY is some weird state |
| 1436 | * where it doesn't fully power down some parts. |
| 1437 | * Disable the asserts until the PHY has been fully |
| 1438 | * reset (ie. the power well has been disabled at |
| 1439 | * least once). |
| 1440 | */ |
| 1441 | if (!dev_priv->chv_phy_assert[phy]) |
| 1442 | return; |
| 1443 | |
Ville Syrjälä | 6669e39 | 2015-07-08 23:46:00 +0300 | [diff] [blame] | 1444 | if (ch == DPIO_CH0) |
| 1445 | reg = _CHV_CMN_DW0_CH0; |
| 1446 | else |
| 1447 | reg = _CHV_CMN_DW6_CH1; |
| 1448 | |
| 1449 | mutex_lock(&dev_priv->sb_lock); |
| 1450 | val = vlv_dpio_read(dev_priv, pipe, reg); |
| 1451 | mutex_unlock(&dev_priv->sb_lock); |
| 1452 | |
| 1453 | /* |
| 1454 | * This assumes !override is only used when the port is disabled. |
| 1455 | * All lanes should power down even without the override when |
| 1456 | * the port is disabled. |
| 1457 | */ |
| 1458 | if (!override || mask == 0xf) { |
| 1459 | expected = DPIO_ALLDL_POWERDOWN | DPIO_ANYDL_POWERDOWN; |
| 1460 | /* |
| 1461 | * If CH1 common lane is not active anymore |
| 1462 | * (eg. for pipe B DPLL) the entire channel will |
| 1463 | * shut down, which causes the common lane registers |
| 1464 | * to read as 0. That means we can't actually check |
| 1465 | * the lane power down status bits, but as the entire |
| 1466 | * register reads as 0 it's a good indication that the |
| 1467 | * channel is indeed entirely powered down. |
| 1468 | */ |
| 1469 | if (ch == DPIO_CH1 && val == 0) |
| 1470 | expected = 0; |
| 1471 | } else if (mask != 0x0) { |
| 1472 | expected = DPIO_ANYDL_POWERDOWN; |
| 1473 | } else { |
| 1474 | expected = 0; |
| 1475 | } |
| 1476 | |
| 1477 | if (ch == DPIO_CH0) |
| 1478 | actual = val >> DPIO_ANYDL_POWERDOWN_SHIFT_CH0; |
| 1479 | else |
| 1480 | actual = val >> DPIO_ANYDL_POWERDOWN_SHIFT_CH1; |
| 1481 | actual &= DPIO_ALLDL_POWERDOWN | DPIO_ANYDL_POWERDOWN; |
| 1482 | |
| 1483 | WARN(actual != expected, |
| 1484 | "Unexpected DPIO lane power down: all %d, any %d. Expected: all %d, any %d. (0x%x = 0x%08x)\n", |
| 1485 | !!(actual & DPIO_ALLDL_POWERDOWN), !!(actual & DPIO_ANYDL_POWERDOWN), |
| 1486 | !!(expected & DPIO_ALLDL_POWERDOWN), !!(expected & DPIO_ANYDL_POWERDOWN), |
| 1487 | reg, val); |
| 1488 | } |
| 1489 | |
Ville Syrjälä | b0b3384 | 2015-07-08 23:45:55 +0300 | [diff] [blame] | 1490 | bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy, |
| 1491 | enum dpio_channel ch, bool override) |
| 1492 | { |
| 1493 | struct i915_power_domains *power_domains = &dev_priv->power_domains; |
| 1494 | bool was_override; |
| 1495 | |
| 1496 | mutex_lock(&power_domains->lock); |
| 1497 | |
| 1498 | was_override = dev_priv->chv_phy_control & PHY_CH_POWER_DOWN_OVRD_EN(phy, ch); |
| 1499 | |
| 1500 | if (override == was_override) |
| 1501 | goto out; |
| 1502 | |
| 1503 | if (override) |
| 1504 | dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD_EN(phy, ch); |
| 1505 | else |
| 1506 | dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD_EN(phy, ch); |
| 1507 | |
| 1508 | I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control); |
| 1509 | |
| 1510 | DRM_DEBUG_KMS("Power gating DPIO PHY%d CH%d (DPIO_PHY_CONTROL=0x%08x)\n", |
| 1511 | phy, ch, dev_priv->chv_phy_control); |
| 1512 | |
Ville Syrjälä | 3014227 | 2015-07-08 23:46:01 +0300 | [diff] [blame] | 1513 | assert_chv_phy_status(dev_priv); |
| 1514 | |
Ville Syrjälä | b0b3384 | 2015-07-08 23:45:55 +0300 | [diff] [blame] | 1515 | out: |
| 1516 | mutex_unlock(&power_domains->lock); |
| 1517 | |
| 1518 | return was_override; |
| 1519 | } |
| 1520 | |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 1521 | void chv_phy_powergate_lanes(struct intel_encoder *encoder, |
| 1522 | bool override, unsigned int mask) |
| 1523 | { |
| 1524 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
| 1525 | struct i915_power_domains *power_domains = &dev_priv->power_domains; |
| 1526 | enum dpio_phy phy = vlv_dport_to_phy(enc_to_dig_port(&encoder->base)); |
| 1527 | enum dpio_channel ch = vlv_dport_to_channel(enc_to_dig_port(&encoder->base)); |
| 1528 | |
| 1529 | mutex_lock(&power_domains->lock); |
| 1530 | |
| 1531 | dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD(0xf, phy, ch); |
| 1532 | dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD(mask, phy, ch); |
| 1533 | |
| 1534 | if (override) |
| 1535 | dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD_EN(phy, ch); |
| 1536 | else |
| 1537 | dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD_EN(phy, ch); |
| 1538 | |
| 1539 | I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control); |
| 1540 | |
| 1541 | DRM_DEBUG_KMS("Power gating DPIO PHY%d CH%d lanes 0x%x (PHY_CONTROL=0x%08x)\n", |
| 1542 | phy, ch, mask, dev_priv->chv_phy_control); |
| 1543 | |
Ville Syrjälä | 3014227 | 2015-07-08 23:46:01 +0300 | [diff] [blame] | 1544 | assert_chv_phy_status(dev_priv); |
| 1545 | |
Ville Syrjälä | 6669e39 | 2015-07-08 23:46:00 +0300 | [diff] [blame] | 1546 | assert_chv_phy_powergate(dev_priv, phy, ch, override, mask); |
| 1547 | |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 1548 | mutex_unlock(&power_domains->lock); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1549 | } |
| 1550 | |
| 1551 | static bool chv_pipe_power_well_enabled(struct drm_i915_private *dev_priv, |
| 1552 | struct i915_power_well *power_well) |
| 1553 | { |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame^] | 1554 | enum pipe pipe = power_well->id; |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1555 | bool enabled; |
| 1556 | u32 state, ctrl; |
| 1557 | |
| 1558 | mutex_lock(&dev_priv->rps.hw_lock); |
| 1559 | |
| 1560 | state = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe); |
| 1561 | /* |
| 1562 | * We only ever set the power-on and power-gate states, anything |
| 1563 | * else is unexpected. |
| 1564 | */ |
| 1565 | WARN_ON(state != DP_SSS_PWR_ON(pipe) && state != DP_SSS_PWR_GATE(pipe)); |
| 1566 | enabled = state == DP_SSS_PWR_ON(pipe); |
| 1567 | |
| 1568 | /* |
| 1569 | * A transient state at this point would mean some unexpected party |
| 1570 | * is poking at the power controls too. |
| 1571 | */ |
| 1572 | ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSC_MASK(pipe); |
| 1573 | WARN_ON(ctrl << 16 != state); |
| 1574 | |
| 1575 | mutex_unlock(&dev_priv->rps.hw_lock); |
| 1576 | |
| 1577 | return enabled; |
| 1578 | } |
| 1579 | |
| 1580 | static void chv_set_pipe_power_well(struct drm_i915_private *dev_priv, |
| 1581 | struct i915_power_well *power_well, |
| 1582 | bool enable) |
| 1583 | { |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame^] | 1584 | enum pipe pipe = power_well->id; |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1585 | u32 state; |
| 1586 | u32 ctrl; |
| 1587 | |
| 1588 | state = enable ? DP_SSS_PWR_ON(pipe) : DP_SSS_PWR_GATE(pipe); |
| 1589 | |
| 1590 | mutex_lock(&dev_priv->rps.hw_lock); |
| 1591 | |
| 1592 | #define COND \ |
| 1593 | ((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe)) == state) |
| 1594 | |
| 1595 | if (COND) |
| 1596 | goto out; |
| 1597 | |
| 1598 | ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ); |
| 1599 | ctrl &= ~DP_SSC_MASK(pipe); |
| 1600 | ctrl |= enable ? DP_SSC_PWR_ON(pipe) : DP_SSC_PWR_GATE(pipe); |
| 1601 | vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, ctrl); |
| 1602 | |
| 1603 | if (wait_for(COND, 100)) |
Masanari Iida | 7e35ab8 | 2015-05-10 01:00:23 +0900 | [diff] [blame] | 1604 | DRM_ERROR("timeout setting power well state %08x (%08x)\n", |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1605 | state, |
| 1606 | vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ)); |
| 1607 | |
| 1608 | #undef COND |
| 1609 | |
| 1610 | out: |
| 1611 | mutex_unlock(&dev_priv->rps.hw_lock); |
| 1612 | } |
| 1613 | |
| 1614 | static void chv_pipe_power_well_sync_hw(struct drm_i915_private *dev_priv, |
| 1615 | struct i915_power_well *power_well) |
| 1616 | { |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame^] | 1617 | WARN_ON_ONCE(power_well->id != PIPE_A); |
Ville Syrjälä | 8fcd5cd | 2015-06-29 15:25:50 +0300 | [diff] [blame] | 1618 | |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1619 | chv_set_pipe_power_well(dev_priv, power_well, power_well->count > 0); |
| 1620 | } |
| 1621 | |
| 1622 | static void chv_pipe_power_well_enable(struct drm_i915_private *dev_priv, |
| 1623 | struct i915_power_well *power_well) |
| 1624 | { |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame^] | 1625 | WARN_ON_ONCE(power_well->id != PIPE_A); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1626 | |
| 1627 | chv_set_pipe_power_well(dev_priv, power_well, true); |
Ville Syrjälä | afd6275 | 2014-10-30 19:43:03 +0200 | [diff] [blame] | 1628 | |
Ville Syrjälä | 2be7d54 | 2015-06-29 15:25:51 +0300 | [diff] [blame] | 1629 | vlv_display_power_well_init(dev_priv); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1630 | } |
| 1631 | |
| 1632 | static void chv_pipe_power_well_disable(struct drm_i915_private *dev_priv, |
| 1633 | struct i915_power_well *power_well) |
| 1634 | { |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame^] | 1635 | WARN_ON_ONCE(power_well->id != PIPE_A); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1636 | |
Ville Syrjälä | 2be7d54 | 2015-06-29 15:25:51 +0300 | [diff] [blame] | 1637 | vlv_display_power_well_deinit(dev_priv); |
Ville Syrjälä | afd6275 | 2014-10-30 19:43:03 +0200 | [diff] [blame] | 1638 | |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1639 | chv_set_pipe_power_well(dev_priv, power_well, false); |
| 1640 | } |
| 1641 | |
Imre Deak | 0973128 | 2016-02-17 14:17:42 +0200 | [diff] [blame] | 1642 | static void |
| 1643 | __intel_display_power_get_domain(struct drm_i915_private *dev_priv, |
| 1644 | enum intel_display_power_domain domain) |
| 1645 | { |
| 1646 | struct i915_power_domains *power_domains = &dev_priv->power_domains; |
| 1647 | struct i915_power_well *power_well; |
| 1648 | int i; |
| 1649 | |
Imre Deak | b409ca9 | 2016-06-13 16:44:33 +0300 | [diff] [blame] | 1650 | for_each_power_well(i, power_well, BIT(domain), power_domains) |
| 1651 | intel_power_well_get(dev_priv, power_well); |
Imre Deak | 0973128 | 2016-02-17 14:17:42 +0200 | [diff] [blame] | 1652 | |
| 1653 | power_domains->domain_use_count[domain]++; |
| 1654 | } |
| 1655 | |
Daniel Vetter | e4e7684 | 2014-09-30 10:56:42 +0200 | [diff] [blame] | 1656 | /** |
| 1657 | * intel_display_power_get - grab a power domain reference |
| 1658 | * @dev_priv: i915 device instance |
| 1659 | * @domain: power domain to reference |
| 1660 | * |
| 1661 | * This function grabs a power domain reference for @domain and ensures that the |
| 1662 | * power domain and all its parents are powered up. Therefore users should only |
| 1663 | * grab a reference to the innermost power domain they need. |
| 1664 | * |
| 1665 | * Any power domain reference obtained by this function must have a symmetric |
| 1666 | * call to intel_display_power_put() to release the reference again. |
| 1667 | */ |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1668 | void intel_display_power_get(struct drm_i915_private *dev_priv, |
| 1669 | enum intel_display_power_domain domain) |
| 1670 | { |
Imre Deak | 0973128 | 2016-02-17 14:17:42 +0200 | [diff] [blame] | 1671 | struct i915_power_domains *power_domains = &dev_priv->power_domains; |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1672 | |
| 1673 | intel_runtime_pm_get(dev_priv); |
| 1674 | |
Imre Deak | 0973128 | 2016-02-17 14:17:42 +0200 | [diff] [blame] | 1675 | mutex_lock(&power_domains->lock); |
| 1676 | |
| 1677 | __intel_display_power_get_domain(dev_priv, domain); |
| 1678 | |
| 1679 | mutex_unlock(&power_domains->lock); |
| 1680 | } |
| 1681 | |
| 1682 | /** |
| 1683 | * intel_display_power_get_if_enabled - grab a reference for an enabled display power domain |
| 1684 | * @dev_priv: i915 device instance |
| 1685 | * @domain: power domain to reference |
| 1686 | * |
| 1687 | * This function grabs a power domain reference for @domain and ensures that the |
| 1688 | * power domain and all its parents are powered up. Therefore users should only |
| 1689 | * grab a reference to the innermost power domain they need. |
| 1690 | * |
| 1691 | * Any power domain reference obtained by this function must have a symmetric |
| 1692 | * call to intel_display_power_put() to release the reference again. |
| 1693 | */ |
| 1694 | bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv, |
| 1695 | enum intel_display_power_domain domain) |
| 1696 | { |
| 1697 | struct i915_power_domains *power_domains = &dev_priv->power_domains; |
| 1698 | bool is_enabled; |
| 1699 | |
| 1700 | if (!intel_runtime_pm_get_if_in_use(dev_priv)) |
| 1701 | return false; |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1702 | |
| 1703 | mutex_lock(&power_domains->lock); |
| 1704 | |
Imre Deak | 0973128 | 2016-02-17 14:17:42 +0200 | [diff] [blame] | 1705 | if (__intel_display_power_is_enabled(dev_priv, domain)) { |
| 1706 | __intel_display_power_get_domain(dev_priv, domain); |
| 1707 | is_enabled = true; |
| 1708 | } else { |
| 1709 | is_enabled = false; |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1710 | } |
| 1711 | |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1712 | mutex_unlock(&power_domains->lock); |
Imre Deak | 0973128 | 2016-02-17 14:17:42 +0200 | [diff] [blame] | 1713 | |
| 1714 | if (!is_enabled) |
| 1715 | intel_runtime_pm_put(dev_priv); |
| 1716 | |
| 1717 | return is_enabled; |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1718 | } |
| 1719 | |
Daniel Vetter | e4e7684 | 2014-09-30 10:56:42 +0200 | [diff] [blame] | 1720 | /** |
| 1721 | * intel_display_power_put - release a power domain reference |
| 1722 | * @dev_priv: i915 device instance |
| 1723 | * @domain: power domain to reference |
| 1724 | * |
| 1725 | * This function drops the power domain reference obtained by |
| 1726 | * intel_display_power_get() and might power down the corresponding hardware |
| 1727 | * block right away if this is the last reference. |
| 1728 | */ |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1729 | void intel_display_power_put(struct drm_i915_private *dev_priv, |
| 1730 | enum intel_display_power_domain domain) |
| 1731 | { |
| 1732 | struct i915_power_domains *power_domains; |
| 1733 | struct i915_power_well *power_well; |
| 1734 | int i; |
| 1735 | |
| 1736 | power_domains = &dev_priv->power_domains; |
| 1737 | |
| 1738 | mutex_lock(&power_domains->lock); |
| 1739 | |
Daniel Stone | 11c86db | 2015-11-20 15:55:34 +0000 | [diff] [blame] | 1740 | WARN(!power_domains->domain_use_count[domain], |
| 1741 | "Use count on domain %s is already zero\n", |
| 1742 | intel_display_power_domain_str(domain)); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1743 | power_domains->domain_use_count[domain]--; |
| 1744 | |
Imre Deak | b409ca9 | 2016-06-13 16:44:33 +0300 | [diff] [blame] | 1745 | for_each_power_well_rev(i, power_well, BIT(domain), power_domains) |
| 1746 | intel_power_well_put(dev_priv, power_well); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1747 | |
| 1748 | mutex_unlock(&power_domains->lock); |
| 1749 | |
| 1750 | intel_runtime_pm_put(dev_priv); |
| 1751 | } |
| 1752 | |
Ville Syrjälä | 9d0996b | 2016-04-18 14:02:28 +0300 | [diff] [blame] | 1753 | #define HSW_DISPLAY_POWER_DOMAINS ( \ |
| 1754 | BIT(POWER_DOMAIN_PIPE_B) | \ |
| 1755 | BIT(POWER_DOMAIN_PIPE_C) | \ |
| 1756 | BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER) | \ |
| 1757 | BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \ |
| 1758 | BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \ |
| 1759 | BIT(POWER_DOMAIN_TRANSCODER_A) | \ |
| 1760 | BIT(POWER_DOMAIN_TRANSCODER_B) | \ |
| 1761 | BIT(POWER_DOMAIN_TRANSCODER_C) | \ |
Patrik Jakobsson | 6331a70 | 2015-11-09 16:48:21 +0100 | [diff] [blame] | 1762 | BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \ |
| 1763 | BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \ |
| 1764 | BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \ |
Ville Syrjälä | 9d0996b | 2016-04-18 14:02:28 +0300 | [diff] [blame] | 1765 | BIT(POWER_DOMAIN_PORT_CRT) | /* DDI E */ \ |
| 1766 | BIT(POWER_DOMAIN_VGA) | \ |
| 1767 | BIT(POWER_DOMAIN_AUDIO) | \ |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1768 | BIT(POWER_DOMAIN_INIT)) |
| 1769 | |
Ville Syrjälä | 9d0996b | 2016-04-18 14:02:28 +0300 | [diff] [blame] | 1770 | #define BDW_DISPLAY_POWER_DOMAINS ( \ |
| 1771 | BIT(POWER_DOMAIN_PIPE_B) | \ |
| 1772 | BIT(POWER_DOMAIN_PIPE_C) | \ |
| 1773 | BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \ |
| 1774 | BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \ |
| 1775 | BIT(POWER_DOMAIN_TRANSCODER_A) | \ |
| 1776 | BIT(POWER_DOMAIN_TRANSCODER_B) | \ |
| 1777 | BIT(POWER_DOMAIN_TRANSCODER_C) | \ |
| 1778 | BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \ |
| 1779 | BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \ |
| 1780 | BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \ |
| 1781 | BIT(POWER_DOMAIN_PORT_CRT) | /* DDI E */ \ |
| 1782 | BIT(POWER_DOMAIN_VGA) | \ |
| 1783 | BIT(POWER_DOMAIN_AUDIO) | \ |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1784 | BIT(POWER_DOMAIN_INIT)) |
| 1785 | |
Ville Syrjälä | 465ac0c | 2016-04-18 14:02:27 +0300 | [diff] [blame] | 1786 | #define VLV_DISPLAY_POWER_DOMAINS ( \ |
| 1787 | BIT(POWER_DOMAIN_PIPE_A) | \ |
| 1788 | BIT(POWER_DOMAIN_PIPE_B) | \ |
| 1789 | BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER) | \ |
| 1790 | BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \ |
| 1791 | BIT(POWER_DOMAIN_TRANSCODER_A) | \ |
| 1792 | BIT(POWER_DOMAIN_TRANSCODER_B) | \ |
| 1793 | BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \ |
| 1794 | BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \ |
| 1795 | BIT(POWER_DOMAIN_PORT_DSI) | \ |
| 1796 | BIT(POWER_DOMAIN_PORT_CRT) | \ |
| 1797 | BIT(POWER_DOMAIN_VGA) | \ |
| 1798 | BIT(POWER_DOMAIN_AUDIO) | \ |
| 1799 | BIT(POWER_DOMAIN_AUX_B) | \ |
| 1800 | BIT(POWER_DOMAIN_AUX_C) | \ |
| 1801 | BIT(POWER_DOMAIN_GMBUS) | \ |
| 1802 | BIT(POWER_DOMAIN_INIT)) |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1803 | |
| 1804 | #define VLV_DPIO_CMN_BC_POWER_DOMAINS ( \ |
Patrik Jakobsson | 6331a70 | 2015-11-09 16:48:21 +0100 | [diff] [blame] | 1805 | BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \ |
| 1806 | BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \ |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1807 | BIT(POWER_DOMAIN_PORT_CRT) | \ |
Satheeshakrishna M | 1407121 | 2015-01-16 15:57:51 +0000 | [diff] [blame] | 1808 | BIT(POWER_DOMAIN_AUX_B) | \ |
| 1809 | BIT(POWER_DOMAIN_AUX_C) | \ |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1810 | BIT(POWER_DOMAIN_INIT)) |
| 1811 | |
| 1812 | #define VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS ( \ |
Patrik Jakobsson | 6331a70 | 2015-11-09 16:48:21 +0100 | [diff] [blame] | 1813 | BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \ |
Satheeshakrishna M | 1407121 | 2015-01-16 15:57:51 +0000 | [diff] [blame] | 1814 | BIT(POWER_DOMAIN_AUX_B) | \ |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1815 | BIT(POWER_DOMAIN_INIT)) |
| 1816 | |
| 1817 | #define VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS ( \ |
Patrik Jakobsson | 6331a70 | 2015-11-09 16:48:21 +0100 | [diff] [blame] | 1818 | BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \ |
Satheeshakrishna M | 1407121 | 2015-01-16 15:57:51 +0000 | [diff] [blame] | 1819 | BIT(POWER_DOMAIN_AUX_B) | \ |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1820 | BIT(POWER_DOMAIN_INIT)) |
| 1821 | |
| 1822 | #define VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS ( \ |
Patrik Jakobsson | 6331a70 | 2015-11-09 16:48:21 +0100 | [diff] [blame] | 1823 | BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \ |
Satheeshakrishna M | 1407121 | 2015-01-16 15:57:51 +0000 | [diff] [blame] | 1824 | BIT(POWER_DOMAIN_AUX_C) | \ |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1825 | BIT(POWER_DOMAIN_INIT)) |
| 1826 | |
| 1827 | #define VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS ( \ |
Patrik Jakobsson | 6331a70 | 2015-11-09 16:48:21 +0100 | [diff] [blame] | 1828 | BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \ |
Satheeshakrishna M | 1407121 | 2015-01-16 15:57:51 +0000 | [diff] [blame] | 1829 | BIT(POWER_DOMAIN_AUX_C) | \ |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1830 | BIT(POWER_DOMAIN_INIT)) |
| 1831 | |
Ville Syrjälä | 465ac0c | 2016-04-18 14:02:27 +0300 | [diff] [blame] | 1832 | #define CHV_DISPLAY_POWER_DOMAINS ( \ |
| 1833 | BIT(POWER_DOMAIN_PIPE_A) | \ |
| 1834 | BIT(POWER_DOMAIN_PIPE_B) | \ |
| 1835 | BIT(POWER_DOMAIN_PIPE_C) | \ |
| 1836 | BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER) | \ |
| 1837 | BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \ |
| 1838 | BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \ |
| 1839 | BIT(POWER_DOMAIN_TRANSCODER_A) | \ |
| 1840 | BIT(POWER_DOMAIN_TRANSCODER_B) | \ |
| 1841 | BIT(POWER_DOMAIN_TRANSCODER_C) | \ |
| 1842 | BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \ |
| 1843 | BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \ |
| 1844 | BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \ |
| 1845 | BIT(POWER_DOMAIN_PORT_DSI) | \ |
| 1846 | BIT(POWER_DOMAIN_VGA) | \ |
| 1847 | BIT(POWER_DOMAIN_AUDIO) | \ |
| 1848 | BIT(POWER_DOMAIN_AUX_B) | \ |
| 1849 | BIT(POWER_DOMAIN_AUX_C) | \ |
| 1850 | BIT(POWER_DOMAIN_AUX_D) | \ |
| 1851 | BIT(POWER_DOMAIN_GMBUS) | \ |
| 1852 | BIT(POWER_DOMAIN_INIT)) |
| 1853 | |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1854 | #define CHV_DPIO_CMN_BC_POWER_DOMAINS ( \ |
Patrik Jakobsson | 6331a70 | 2015-11-09 16:48:21 +0100 | [diff] [blame] | 1855 | BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \ |
| 1856 | BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \ |
Satheeshakrishna M | 1407121 | 2015-01-16 15:57:51 +0000 | [diff] [blame] | 1857 | BIT(POWER_DOMAIN_AUX_B) | \ |
| 1858 | BIT(POWER_DOMAIN_AUX_C) | \ |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1859 | BIT(POWER_DOMAIN_INIT)) |
| 1860 | |
| 1861 | #define CHV_DPIO_CMN_D_POWER_DOMAINS ( \ |
Patrik Jakobsson | 6331a70 | 2015-11-09 16:48:21 +0100 | [diff] [blame] | 1862 | BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \ |
Satheeshakrishna M | 1407121 | 2015-01-16 15:57:51 +0000 | [diff] [blame] | 1863 | BIT(POWER_DOMAIN_AUX_D) | \ |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1864 | BIT(POWER_DOMAIN_INIT)) |
| 1865 | |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1866 | static const struct i915_power_well_ops i9xx_always_on_power_well_ops = { |
| 1867 | .sync_hw = i9xx_always_on_power_well_noop, |
| 1868 | .enable = i9xx_always_on_power_well_noop, |
| 1869 | .disable = i9xx_always_on_power_well_noop, |
| 1870 | .is_enabled = i9xx_always_on_power_well_enabled, |
| 1871 | }; |
| 1872 | |
| 1873 | static const struct i915_power_well_ops chv_pipe_power_well_ops = { |
| 1874 | .sync_hw = chv_pipe_power_well_sync_hw, |
| 1875 | .enable = chv_pipe_power_well_enable, |
| 1876 | .disable = chv_pipe_power_well_disable, |
| 1877 | .is_enabled = chv_pipe_power_well_enabled, |
| 1878 | }; |
| 1879 | |
| 1880 | static const struct i915_power_well_ops chv_dpio_cmn_power_well_ops = { |
| 1881 | .sync_hw = vlv_power_well_sync_hw, |
| 1882 | .enable = chv_dpio_cmn_power_well_enable, |
| 1883 | .disable = chv_dpio_cmn_power_well_disable, |
| 1884 | .is_enabled = vlv_power_well_enabled, |
| 1885 | }; |
| 1886 | |
| 1887 | static struct i915_power_well i9xx_always_on_power_well[] = { |
| 1888 | { |
| 1889 | .name = "always-on", |
| 1890 | .always_on = 1, |
| 1891 | .domains = POWER_DOMAIN_MASK, |
| 1892 | .ops = &i9xx_always_on_power_well_ops, |
| 1893 | }, |
| 1894 | }; |
| 1895 | |
| 1896 | static const struct i915_power_well_ops hsw_power_well_ops = { |
| 1897 | .sync_hw = hsw_power_well_sync_hw, |
| 1898 | .enable = hsw_power_well_enable, |
| 1899 | .disable = hsw_power_well_disable, |
| 1900 | .is_enabled = hsw_power_well_enabled, |
| 1901 | }; |
| 1902 | |
Satheeshakrishna M | 94dd513 | 2015-02-04 13:57:44 +0000 | [diff] [blame] | 1903 | static const struct i915_power_well_ops skl_power_well_ops = { |
| 1904 | .sync_hw = skl_power_well_sync_hw, |
| 1905 | .enable = skl_power_well_enable, |
| 1906 | .disable = skl_power_well_disable, |
| 1907 | .is_enabled = skl_power_well_enabled, |
| 1908 | }; |
| 1909 | |
Patrik Jakobsson | 9f836f9 | 2015-11-16 16:20:01 +0100 | [diff] [blame] | 1910 | static const struct i915_power_well_ops gen9_dc_off_power_well_ops = { |
| 1911 | .sync_hw = gen9_dc_off_power_well_sync_hw, |
| 1912 | .enable = gen9_dc_off_power_well_enable, |
| 1913 | .disable = gen9_dc_off_power_well_disable, |
| 1914 | .is_enabled = gen9_dc_off_power_well_enabled, |
| 1915 | }; |
| 1916 | |
Imre Deak | 9c8d0b8 | 2016-06-13 16:44:34 +0300 | [diff] [blame] | 1917 | static const struct i915_power_well_ops bxt_dpio_cmn_power_well_ops = { |
| 1918 | .sync_hw = bxt_dpio_cmn_power_well_sync_hw, |
| 1919 | .enable = bxt_dpio_cmn_power_well_enable, |
| 1920 | .disable = bxt_dpio_cmn_power_well_disable, |
| 1921 | .is_enabled = bxt_dpio_cmn_power_well_enabled, |
| 1922 | }; |
| 1923 | |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1924 | static struct i915_power_well hsw_power_wells[] = { |
| 1925 | { |
| 1926 | .name = "always-on", |
| 1927 | .always_on = 1, |
Ville Syrjälä | 998bd66 | 2016-04-18 14:02:26 +0300 | [diff] [blame] | 1928 | .domains = POWER_DOMAIN_MASK, |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1929 | .ops = &i9xx_always_on_power_well_ops, |
| 1930 | }, |
| 1931 | { |
| 1932 | .name = "display", |
| 1933 | .domains = HSW_DISPLAY_POWER_DOMAINS, |
| 1934 | .ops = &hsw_power_well_ops, |
| 1935 | }, |
| 1936 | }; |
| 1937 | |
| 1938 | static struct i915_power_well bdw_power_wells[] = { |
| 1939 | { |
| 1940 | .name = "always-on", |
| 1941 | .always_on = 1, |
Ville Syrjälä | 998bd66 | 2016-04-18 14:02:26 +0300 | [diff] [blame] | 1942 | .domains = POWER_DOMAIN_MASK, |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1943 | .ops = &i9xx_always_on_power_well_ops, |
| 1944 | }, |
| 1945 | { |
| 1946 | .name = "display", |
| 1947 | .domains = BDW_DISPLAY_POWER_DOMAINS, |
| 1948 | .ops = &hsw_power_well_ops, |
| 1949 | }, |
| 1950 | }; |
| 1951 | |
| 1952 | static const struct i915_power_well_ops vlv_display_power_well_ops = { |
| 1953 | .sync_hw = vlv_power_well_sync_hw, |
| 1954 | .enable = vlv_display_power_well_enable, |
| 1955 | .disable = vlv_display_power_well_disable, |
| 1956 | .is_enabled = vlv_power_well_enabled, |
| 1957 | }; |
| 1958 | |
| 1959 | static const struct i915_power_well_ops vlv_dpio_cmn_power_well_ops = { |
| 1960 | .sync_hw = vlv_power_well_sync_hw, |
| 1961 | .enable = vlv_dpio_cmn_power_well_enable, |
| 1962 | .disable = vlv_dpio_cmn_power_well_disable, |
| 1963 | .is_enabled = vlv_power_well_enabled, |
| 1964 | }; |
| 1965 | |
| 1966 | static const struct i915_power_well_ops vlv_dpio_power_well_ops = { |
| 1967 | .sync_hw = vlv_power_well_sync_hw, |
| 1968 | .enable = vlv_power_well_enable, |
| 1969 | .disable = vlv_power_well_disable, |
| 1970 | .is_enabled = vlv_power_well_enabled, |
| 1971 | }; |
| 1972 | |
| 1973 | static struct i915_power_well vlv_power_wells[] = { |
| 1974 | { |
| 1975 | .name = "always-on", |
| 1976 | .always_on = 1, |
Ville Syrjälä | 998bd66 | 2016-04-18 14:02:26 +0300 | [diff] [blame] | 1977 | .domains = POWER_DOMAIN_MASK, |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1978 | .ops = &i9xx_always_on_power_well_ops, |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame^] | 1979 | .id = PUNIT_POWER_WELL_ALWAYS_ON, |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1980 | }, |
| 1981 | { |
| 1982 | .name = "display", |
| 1983 | .domains = VLV_DISPLAY_POWER_DOMAINS, |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame^] | 1984 | .id = PUNIT_POWER_WELL_DISP2D, |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1985 | .ops = &vlv_display_power_well_ops, |
| 1986 | }, |
| 1987 | { |
| 1988 | .name = "dpio-tx-b-01", |
| 1989 | .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS | |
| 1990 | VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS | |
| 1991 | VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS | |
| 1992 | VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS, |
| 1993 | .ops = &vlv_dpio_power_well_ops, |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame^] | 1994 | .id = PUNIT_POWER_WELL_DPIO_TX_B_LANES_01, |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1995 | }, |
| 1996 | { |
| 1997 | .name = "dpio-tx-b-23", |
| 1998 | .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS | |
| 1999 | VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS | |
| 2000 | VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS | |
| 2001 | VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS, |
| 2002 | .ops = &vlv_dpio_power_well_ops, |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame^] | 2003 | .id = PUNIT_POWER_WELL_DPIO_TX_B_LANES_23, |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2004 | }, |
| 2005 | { |
| 2006 | .name = "dpio-tx-c-01", |
| 2007 | .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS | |
| 2008 | VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS | |
| 2009 | VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS | |
| 2010 | VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS, |
| 2011 | .ops = &vlv_dpio_power_well_ops, |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame^] | 2012 | .id = PUNIT_POWER_WELL_DPIO_TX_C_LANES_01, |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2013 | }, |
| 2014 | { |
| 2015 | .name = "dpio-tx-c-23", |
| 2016 | .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS | |
| 2017 | VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS | |
| 2018 | VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS | |
| 2019 | VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS, |
| 2020 | .ops = &vlv_dpio_power_well_ops, |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame^] | 2021 | .id = PUNIT_POWER_WELL_DPIO_TX_C_LANES_23, |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2022 | }, |
| 2023 | { |
| 2024 | .name = "dpio-common", |
| 2025 | .domains = VLV_DPIO_CMN_BC_POWER_DOMAINS, |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame^] | 2026 | .id = PUNIT_POWER_WELL_DPIO_CMN_BC, |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2027 | .ops = &vlv_dpio_cmn_power_well_ops, |
| 2028 | }, |
| 2029 | }; |
| 2030 | |
| 2031 | static struct i915_power_well chv_power_wells[] = { |
| 2032 | { |
| 2033 | .name = "always-on", |
| 2034 | .always_on = 1, |
Ville Syrjälä | 998bd66 | 2016-04-18 14:02:26 +0300 | [diff] [blame] | 2035 | .domains = POWER_DOMAIN_MASK, |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2036 | .ops = &i9xx_always_on_power_well_ops, |
| 2037 | }, |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2038 | { |
| 2039 | .name = "display", |
Ville Syrjälä | baa4e57 | 2014-10-27 16:07:32 +0200 | [diff] [blame] | 2040 | /* |
Ville Syrjälä | fde61e4 | 2015-05-26 20:22:39 +0300 | [diff] [blame] | 2041 | * Pipe A power well is the new disp2d well. Pipe B and C |
| 2042 | * power wells don't actually exist. Pipe A power well is |
| 2043 | * required for any pipe to work. |
Ville Syrjälä | baa4e57 | 2014-10-27 16:07:32 +0200 | [diff] [blame] | 2044 | */ |
Ville Syrjälä | 465ac0c | 2016-04-18 14:02:27 +0300 | [diff] [blame] | 2045 | .domains = CHV_DISPLAY_POWER_DOMAINS, |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame^] | 2046 | .id = PIPE_A, |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2047 | .ops = &chv_pipe_power_well_ops, |
| 2048 | }, |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2049 | { |
| 2050 | .name = "dpio-common-bc", |
Ville Syrjälä | 71849b6 | 2015-04-10 18:21:29 +0300 | [diff] [blame] | 2051 | .domains = CHV_DPIO_CMN_BC_POWER_DOMAINS, |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame^] | 2052 | .id = PUNIT_POWER_WELL_DPIO_CMN_BC, |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2053 | .ops = &chv_dpio_cmn_power_well_ops, |
| 2054 | }, |
| 2055 | { |
| 2056 | .name = "dpio-common-d", |
Ville Syrjälä | 71849b6 | 2015-04-10 18:21:29 +0300 | [diff] [blame] | 2057 | .domains = CHV_DPIO_CMN_D_POWER_DOMAINS, |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame^] | 2058 | .id = PUNIT_POWER_WELL_DPIO_CMN_D, |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2059 | .ops = &chv_dpio_cmn_power_well_ops, |
| 2060 | }, |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2061 | }; |
| 2062 | |
Suketu Shah | 5aefb23 | 2015-04-16 14:22:10 +0530 | [diff] [blame] | 2063 | bool intel_display_power_well_is_enabled(struct drm_i915_private *dev_priv, |
| 2064 | int power_well_id) |
| 2065 | { |
| 2066 | struct i915_power_well *power_well; |
| 2067 | bool ret; |
| 2068 | |
| 2069 | power_well = lookup_power_well(dev_priv, power_well_id); |
| 2070 | ret = power_well->ops->is_enabled(dev_priv, power_well); |
| 2071 | |
| 2072 | return ret; |
| 2073 | } |
| 2074 | |
Satheeshakrishna M | 94dd513 | 2015-02-04 13:57:44 +0000 | [diff] [blame] | 2075 | static struct i915_power_well skl_power_wells[] = { |
| 2076 | { |
| 2077 | .name = "always-on", |
| 2078 | .always_on = 1, |
Ville Syrjälä | 998bd66 | 2016-04-18 14:02:26 +0300 | [diff] [blame] | 2079 | .domains = POWER_DOMAIN_MASK, |
Satheeshakrishna M | 94dd513 | 2015-02-04 13:57:44 +0000 | [diff] [blame] | 2080 | .ops = &i9xx_always_on_power_well_ops, |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame^] | 2081 | .id = SKL_DISP_PW_ALWAYS_ON, |
Satheeshakrishna M | 94dd513 | 2015-02-04 13:57:44 +0000 | [diff] [blame] | 2082 | }, |
| 2083 | { |
| 2084 | .name = "power well 1", |
Imre Deak | 4a76f29 | 2015-11-04 19:24:15 +0200 | [diff] [blame] | 2085 | /* Handled by the DMC firmware */ |
| 2086 | .domains = 0, |
Satheeshakrishna M | 94dd513 | 2015-02-04 13:57:44 +0000 | [diff] [blame] | 2087 | .ops = &skl_power_well_ops, |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame^] | 2088 | .id = SKL_DISP_PW_1, |
Satheeshakrishna M | 94dd513 | 2015-02-04 13:57:44 +0000 | [diff] [blame] | 2089 | }, |
| 2090 | { |
| 2091 | .name = "MISC IO power well", |
Imre Deak | 4a76f29 | 2015-11-04 19:24:15 +0200 | [diff] [blame] | 2092 | /* Handled by the DMC firmware */ |
| 2093 | .domains = 0, |
Satheeshakrishna M | 94dd513 | 2015-02-04 13:57:44 +0000 | [diff] [blame] | 2094 | .ops = &skl_power_well_ops, |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame^] | 2095 | .id = SKL_DISP_PW_MISC_IO, |
Satheeshakrishna M | 94dd513 | 2015-02-04 13:57:44 +0000 | [diff] [blame] | 2096 | }, |
| 2097 | { |
Patrik Jakobsson | 9f836f9 | 2015-11-16 16:20:01 +0100 | [diff] [blame] | 2098 | .name = "DC off", |
| 2099 | .domains = SKL_DISPLAY_DC_OFF_POWER_DOMAINS, |
| 2100 | .ops = &gen9_dc_off_power_well_ops, |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame^] | 2101 | .id = SKL_DISP_PW_DC_OFF, |
Patrik Jakobsson | 9f836f9 | 2015-11-16 16:20:01 +0100 | [diff] [blame] | 2102 | }, |
| 2103 | { |
Satheeshakrishna M | 94dd513 | 2015-02-04 13:57:44 +0000 | [diff] [blame] | 2104 | .name = "power well 2", |
| 2105 | .domains = SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS, |
| 2106 | .ops = &skl_power_well_ops, |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame^] | 2107 | .id = SKL_DISP_PW_2, |
Satheeshakrishna M | 94dd513 | 2015-02-04 13:57:44 +0000 | [diff] [blame] | 2108 | }, |
| 2109 | { |
| 2110 | .name = "DDI A/E power well", |
| 2111 | .domains = SKL_DISPLAY_DDI_A_E_POWER_DOMAINS, |
| 2112 | .ops = &skl_power_well_ops, |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame^] | 2113 | .id = SKL_DISP_PW_DDI_A_E, |
Satheeshakrishna M | 94dd513 | 2015-02-04 13:57:44 +0000 | [diff] [blame] | 2114 | }, |
| 2115 | { |
| 2116 | .name = "DDI B power well", |
| 2117 | .domains = SKL_DISPLAY_DDI_B_POWER_DOMAINS, |
| 2118 | .ops = &skl_power_well_ops, |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame^] | 2119 | .id = SKL_DISP_PW_DDI_B, |
Satheeshakrishna M | 94dd513 | 2015-02-04 13:57:44 +0000 | [diff] [blame] | 2120 | }, |
| 2121 | { |
| 2122 | .name = "DDI C power well", |
| 2123 | .domains = SKL_DISPLAY_DDI_C_POWER_DOMAINS, |
| 2124 | .ops = &skl_power_well_ops, |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame^] | 2125 | .id = SKL_DISP_PW_DDI_C, |
Satheeshakrishna M | 94dd513 | 2015-02-04 13:57:44 +0000 | [diff] [blame] | 2126 | }, |
| 2127 | { |
| 2128 | .name = "DDI D power well", |
| 2129 | .domains = SKL_DISPLAY_DDI_D_POWER_DOMAINS, |
| 2130 | .ops = &skl_power_well_ops, |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame^] | 2131 | .id = SKL_DISP_PW_DDI_D, |
Satheeshakrishna M | 94dd513 | 2015-02-04 13:57:44 +0000 | [diff] [blame] | 2132 | }, |
| 2133 | }; |
| 2134 | |
Satheeshakrishna M | 0b4a2a3 | 2014-07-11 14:51:13 +0530 | [diff] [blame] | 2135 | static struct i915_power_well bxt_power_wells[] = { |
| 2136 | { |
| 2137 | .name = "always-on", |
| 2138 | .always_on = 1, |
Ville Syrjälä | 998bd66 | 2016-04-18 14:02:26 +0300 | [diff] [blame] | 2139 | .domains = POWER_DOMAIN_MASK, |
Satheeshakrishna M | 0b4a2a3 | 2014-07-11 14:51:13 +0530 | [diff] [blame] | 2140 | .ops = &i9xx_always_on_power_well_ops, |
| 2141 | }, |
| 2142 | { |
| 2143 | .name = "power well 1", |
Imre Deak | d7d7c9e | 2016-04-01 16:02:42 +0300 | [diff] [blame] | 2144 | .domains = 0, |
Satheeshakrishna M | 0b4a2a3 | 2014-07-11 14:51:13 +0530 | [diff] [blame] | 2145 | .ops = &skl_power_well_ops, |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame^] | 2146 | .id = SKL_DISP_PW_1, |
Satheeshakrishna M | 0b4a2a3 | 2014-07-11 14:51:13 +0530 | [diff] [blame] | 2147 | }, |
| 2148 | { |
Patrik Jakobsson | 9f836f9 | 2015-11-16 16:20:01 +0100 | [diff] [blame] | 2149 | .name = "DC off", |
| 2150 | .domains = BXT_DISPLAY_DC_OFF_POWER_DOMAINS, |
| 2151 | .ops = &gen9_dc_off_power_well_ops, |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame^] | 2152 | .id = SKL_DISP_PW_DC_OFF, |
Patrik Jakobsson | 9f836f9 | 2015-11-16 16:20:01 +0100 | [diff] [blame] | 2153 | }, |
| 2154 | { |
Satheeshakrishna M | 0b4a2a3 | 2014-07-11 14:51:13 +0530 | [diff] [blame] | 2155 | .name = "power well 2", |
| 2156 | .domains = BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS, |
| 2157 | .ops = &skl_power_well_ops, |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame^] | 2158 | .id = SKL_DISP_PW_2, |
Patrik Jakobsson | 9f836f9 | 2015-11-16 16:20:01 +0100 | [diff] [blame] | 2159 | }, |
Imre Deak | 9c8d0b8 | 2016-06-13 16:44:34 +0300 | [diff] [blame] | 2160 | { |
| 2161 | .name = "dpio-common-a", |
| 2162 | .domains = BXT_DPIO_CMN_A_POWER_DOMAINS, |
| 2163 | .ops = &bxt_dpio_cmn_power_well_ops, |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame^] | 2164 | .id = BXT_DPIO_CMN_A, |
Imre Deak | 9c8d0b8 | 2016-06-13 16:44:34 +0300 | [diff] [blame] | 2165 | }, |
| 2166 | { |
| 2167 | .name = "dpio-common-bc", |
| 2168 | .domains = BXT_DPIO_CMN_BC_POWER_DOMAINS, |
| 2169 | .ops = &bxt_dpio_cmn_power_well_ops, |
Ander Conselvan de Oliveira | 01c3faa | 2016-10-06 19:22:14 +0300 | [diff] [blame^] | 2170 | .id = BXT_DPIO_CMN_BC, |
Imre Deak | 9c8d0b8 | 2016-06-13 16:44:34 +0300 | [diff] [blame] | 2171 | }, |
Satheeshakrishna M | 0b4a2a3 | 2014-07-11 14:51:13 +0530 | [diff] [blame] | 2172 | }; |
| 2173 | |
Imre Deak | 1b0e3a0 | 2015-11-05 23:04:11 +0200 | [diff] [blame] | 2174 | static int |
| 2175 | sanitize_disable_power_well_option(const struct drm_i915_private *dev_priv, |
| 2176 | int disable_power_well) |
| 2177 | { |
| 2178 | if (disable_power_well >= 0) |
| 2179 | return !!disable_power_well; |
| 2180 | |
Imre Deak | 1b0e3a0 | 2015-11-05 23:04:11 +0200 | [diff] [blame] | 2181 | return 1; |
| 2182 | } |
| 2183 | |
Imre Deak | a37baf3 | 2016-02-29 22:49:03 +0200 | [diff] [blame] | 2184 | static uint32_t get_allowed_dc_mask(const struct drm_i915_private *dev_priv, |
| 2185 | int enable_dc) |
| 2186 | { |
| 2187 | uint32_t mask; |
| 2188 | int requested_dc; |
| 2189 | int max_dc; |
| 2190 | |
| 2191 | if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) { |
| 2192 | max_dc = 2; |
| 2193 | mask = 0; |
| 2194 | } else if (IS_BROXTON(dev_priv)) { |
| 2195 | max_dc = 1; |
| 2196 | /* |
| 2197 | * DC9 has a separate HW flow from the rest of the DC states, |
| 2198 | * not depending on the DMC firmware. It's needed by system |
| 2199 | * suspend/resume, so allow it unconditionally. |
| 2200 | */ |
| 2201 | mask = DC_STATE_EN_DC9; |
| 2202 | } else { |
| 2203 | max_dc = 0; |
| 2204 | mask = 0; |
| 2205 | } |
| 2206 | |
Imre Deak | 66e2c4c | 2016-02-29 22:49:04 +0200 | [diff] [blame] | 2207 | if (!i915.disable_power_well) |
| 2208 | max_dc = 0; |
| 2209 | |
Imre Deak | a37baf3 | 2016-02-29 22:49:03 +0200 | [diff] [blame] | 2210 | if (enable_dc >= 0 && enable_dc <= max_dc) { |
| 2211 | requested_dc = enable_dc; |
| 2212 | } else if (enable_dc == -1) { |
| 2213 | requested_dc = max_dc; |
| 2214 | } else if (enable_dc > max_dc && enable_dc <= 2) { |
| 2215 | DRM_DEBUG_KMS("Adjusting requested max DC state (%d->%d)\n", |
| 2216 | enable_dc, max_dc); |
| 2217 | requested_dc = max_dc; |
| 2218 | } else { |
| 2219 | DRM_ERROR("Unexpected value for enable_dc (%d)\n", enable_dc); |
| 2220 | requested_dc = max_dc; |
| 2221 | } |
| 2222 | |
| 2223 | if (requested_dc > 1) |
| 2224 | mask |= DC_STATE_EN_UPTO_DC6; |
| 2225 | if (requested_dc > 0) |
| 2226 | mask |= DC_STATE_EN_UPTO_DC5; |
| 2227 | |
| 2228 | DRM_DEBUG_KMS("Allowed DC state mask %02x\n", mask); |
| 2229 | |
| 2230 | return mask; |
| 2231 | } |
| 2232 | |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2233 | #define set_power_wells(power_domains, __power_wells) ({ \ |
| 2234 | (power_domains)->power_wells = (__power_wells); \ |
| 2235 | (power_domains)->power_well_count = ARRAY_SIZE(__power_wells); \ |
| 2236 | }) |
| 2237 | |
Daniel Vetter | e4e7684 | 2014-09-30 10:56:42 +0200 | [diff] [blame] | 2238 | /** |
| 2239 | * intel_power_domains_init - initializes the power domain structures |
| 2240 | * @dev_priv: i915 device instance |
| 2241 | * |
| 2242 | * Initializes the power domain structures for @dev_priv depending upon the |
| 2243 | * supported platform. |
| 2244 | */ |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2245 | int intel_power_domains_init(struct drm_i915_private *dev_priv) |
| 2246 | { |
| 2247 | struct i915_power_domains *power_domains = &dev_priv->power_domains; |
| 2248 | |
Imre Deak | 1b0e3a0 | 2015-11-05 23:04:11 +0200 | [diff] [blame] | 2249 | i915.disable_power_well = sanitize_disable_power_well_option(dev_priv, |
| 2250 | i915.disable_power_well); |
Imre Deak | a37baf3 | 2016-02-29 22:49:03 +0200 | [diff] [blame] | 2251 | dev_priv->csr.allowed_dc_mask = get_allowed_dc_mask(dev_priv, |
| 2252 | i915.enable_dc); |
Imre Deak | 1b0e3a0 | 2015-11-05 23:04:11 +0200 | [diff] [blame] | 2253 | |
Ville Syrjälä | f0ab43e | 2015-11-09 16:48:19 +0100 | [diff] [blame] | 2254 | BUILD_BUG_ON(POWER_DOMAIN_NUM > 31); |
| 2255 | |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2256 | mutex_init(&power_domains->lock); |
| 2257 | |
| 2258 | /* |
| 2259 | * The enabling order will be from lower to higher indexed wells, |
| 2260 | * the disabling order is reversed. |
| 2261 | */ |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 2262 | if (IS_HASWELL(dev_priv)) { |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2263 | set_power_wells(power_domains, hsw_power_wells); |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 2264 | } else if (IS_BROADWELL(dev_priv)) { |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2265 | set_power_wells(power_domains, bdw_power_wells); |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 2266 | } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) { |
Satheeshakrishna M | 94dd513 | 2015-02-04 13:57:44 +0000 | [diff] [blame] | 2267 | set_power_wells(power_domains, skl_power_wells); |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 2268 | } else if (IS_BROXTON(dev_priv)) { |
Satheeshakrishna M | 0b4a2a3 | 2014-07-11 14:51:13 +0530 | [diff] [blame] | 2269 | set_power_wells(power_domains, bxt_power_wells); |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 2270 | } else if (IS_CHERRYVIEW(dev_priv)) { |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2271 | set_power_wells(power_domains, chv_power_wells); |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 2272 | } else if (IS_VALLEYVIEW(dev_priv)) { |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2273 | set_power_wells(power_domains, vlv_power_wells); |
| 2274 | } else { |
| 2275 | set_power_wells(power_domains, i9xx_always_on_power_well); |
| 2276 | } |
| 2277 | |
| 2278 | return 0; |
| 2279 | } |
| 2280 | |
Daniel Vetter | e4e7684 | 2014-09-30 10:56:42 +0200 | [diff] [blame] | 2281 | /** |
| 2282 | * intel_power_domains_fini - finalizes the power domain structures |
| 2283 | * @dev_priv: i915 device instance |
| 2284 | * |
| 2285 | * Finalizes the power domain structures for @dev_priv depending upon the |
| 2286 | * supported platform. This function also disables runtime pm and ensures that |
| 2287 | * the device stays powered up so that the driver can be reloaded. |
| 2288 | */ |
Daniel Vetter | f458ebb | 2014-09-30 10:56:39 +0200 | [diff] [blame] | 2289 | void intel_power_domains_fini(struct drm_i915_private *dev_priv) |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2290 | { |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 2291 | struct device *kdev = &dev_priv->drm.pdev->dev; |
Imre Deak | 25b181b | 2015-12-17 13:44:56 +0200 | [diff] [blame] | 2292 | |
Imre Deak | aabee1b | 2015-12-15 20:10:29 +0200 | [diff] [blame] | 2293 | /* |
| 2294 | * The i915.ko module is still not prepared to be loaded when |
Daniel Vetter | f458ebb | 2014-09-30 10:56:39 +0200 | [diff] [blame] | 2295 | * the power well is not enabled, so just enable it in case |
Imre Deak | aabee1b | 2015-12-15 20:10:29 +0200 | [diff] [blame] | 2296 | * we're going to unload/reload. |
| 2297 | * The following also reacquires the RPM reference the core passed |
| 2298 | * to the driver during loading, which is dropped in |
| 2299 | * intel_runtime_pm_enable(). We have to hand back the control of the |
| 2300 | * device to the core with this reference held. |
| 2301 | */ |
Daniel Vetter | f458ebb | 2014-09-30 10:56:39 +0200 | [diff] [blame] | 2302 | intel_display_set_init_power(dev_priv, true); |
Imre Deak | d314cd4 | 2015-11-17 17:44:23 +0200 | [diff] [blame] | 2303 | |
| 2304 | /* Remove the refcount we took to keep power well support disabled. */ |
| 2305 | if (!i915.disable_power_well) |
| 2306 | intel_display_power_put(dev_priv, POWER_DOMAIN_INIT); |
Imre Deak | 25b181b | 2015-12-17 13:44:56 +0200 | [diff] [blame] | 2307 | |
| 2308 | /* |
| 2309 | * Remove the refcount we took in intel_runtime_pm_enable() in case |
| 2310 | * the platform doesn't support runtime PM. |
| 2311 | */ |
| 2312 | if (!HAS_RUNTIME_PM(dev_priv)) |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 2313 | pm_runtime_put(kdev); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2314 | } |
| 2315 | |
Imre Deak | 30eade1 | 2015-11-04 19:24:13 +0200 | [diff] [blame] | 2316 | static void intel_power_domains_sync_hw(struct drm_i915_private *dev_priv) |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2317 | { |
| 2318 | struct i915_power_domains *power_domains = &dev_priv->power_domains; |
| 2319 | struct i915_power_well *power_well; |
| 2320 | int i; |
| 2321 | |
| 2322 | mutex_lock(&power_domains->lock); |
| 2323 | for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains) { |
| 2324 | power_well->ops->sync_hw(dev_priv, power_well); |
| 2325 | power_well->hw_enabled = power_well->ops->is_enabled(dev_priv, |
| 2326 | power_well); |
| 2327 | } |
| 2328 | mutex_unlock(&power_domains->lock); |
| 2329 | } |
| 2330 | |
Ville Syrjälä | 70c2c18 | 2016-05-13 23:41:30 +0300 | [diff] [blame] | 2331 | static void gen9_dbuf_enable(struct drm_i915_private *dev_priv) |
| 2332 | { |
| 2333 | I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST); |
| 2334 | POSTING_READ(DBUF_CTL); |
| 2335 | |
| 2336 | udelay(10); |
| 2337 | |
| 2338 | if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE)) |
| 2339 | DRM_ERROR("DBuf power enable timeout\n"); |
| 2340 | } |
| 2341 | |
| 2342 | static void gen9_dbuf_disable(struct drm_i915_private *dev_priv) |
| 2343 | { |
| 2344 | I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST); |
| 2345 | POSTING_READ(DBUF_CTL); |
| 2346 | |
| 2347 | udelay(10); |
| 2348 | |
| 2349 | if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE) |
| 2350 | DRM_ERROR("DBuf power disable timeout!\n"); |
| 2351 | } |
| 2352 | |
Imre Deak | 73dfc22 | 2015-11-17 17:33:53 +0200 | [diff] [blame] | 2353 | static void skl_display_core_init(struct drm_i915_private *dev_priv, |
Imre Deak | 443a93a | 2016-04-04 15:42:57 +0300 | [diff] [blame] | 2354 | bool resume) |
Imre Deak | 73dfc22 | 2015-11-17 17:33:53 +0200 | [diff] [blame] | 2355 | { |
| 2356 | struct i915_power_domains *power_domains = &dev_priv->power_domains; |
Imre Deak | 443a93a | 2016-04-04 15:42:57 +0300 | [diff] [blame] | 2357 | struct i915_power_well *well; |
Imre Deak | 73dfc22 | 2015-11-17 17:33:53 +0200 | [diff] [blame] | 2358 | uint32_t val; |
| 2359 | |
Imre Deak | d26fa1d | 2015-11-04 19:24:17 +0200 | [diff] [blame] | 2360 | gen9_set_dc_state(dev_priv, DC_STATE_DISABLE); |
| 2361 | |
Imre Deak | 73dfc22 | 2015-11-17 17:33:53 +0200 | [diff] [blame] | 2362 | /* enable PCH reset handshake */ |
| 2363 | val = I915_READ(HSW_NDE_RSTWRN_OPT); |
| 2364 | I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE); |
| 2365 | |
| 2366 | /* enable PG1 and Misc I/O */ |
| 2367 | mutex_lock(&power_domains->lock); |
Imre Deak | 443a93a | 2016-04-04 15:42:57 +0300 | [diff] [blame] | 2368 | |
| 2369 | well = lookup_power_well(dev_priv, SKL_DISP_PW_1); |
| 2370 | intel_power_well_enable(dev_priv, well); |
| 2371 | |
| 2372 | well = lookup_power_well(dev_priv, SKL_DISP_PW_MISC_IO); |
| 2373 | intel_power_well_enable(dev_priv, well); |
| 2374 | |
Imre Deak | 73dfc22 | 2015-11-17 17:33:53 +0200 | [diff] [blame] | 2375 | mutex_unlock(&power_domains->lock); |
| 2376 | |
Imre Deak | 73dfc22 | 2015-11-17 17:33:53 +0200 | [diff] [blame] | 2377 | skl_init_cdclk(dev_priv); |
| 2378 | |
Ville Syrjälä | 70c2c18 | 2016-05-13 23:41:30 +0300 | [diff] [blame] | 2379 | gen9_dbuf_enable(dev_priv); |
| 2380 | |
Ville Syrjälä | 9f7eb31 | 2016-05-13 23:41:29 +0300 | [diff] [blame] | 2381 | if (resume && dev_priv->csr.dmc_payload) |
Imre Deak | 2abc525 | 2016-03-04 21:57:41 +0200 | [diff] [blame] | 2382 | intel_csr_load_program(dev_priv); |
Imre Deak | 73dfc22 | 2015-11-17 17:33:53 +0200 | [diff] [blame] | 2383 | } |
| 2384 | |
| 2385 | static void skl_display_core_uninit(struct drm_i915_private *dev_priv) |
| 2386 | { |
| 2387 | struct i915_power_domains *power_domains = &dev_priv->power_domains; |
Imre Deak | 443a93a | 2016-04-04 15:42:57 +0300 | [diff] [blame] | 2388 | struct i915_power_well *well; |
Imre Deak | 73dfc22 | 2015-11-17 17:33:53 +0200 | [diff] [blame] | 2389 | |
Imre Deak | d26fa1d | 2015-11-04 19:24:17 +0200 | [diff] [blame] | 2390 | gen9_set_dc_state(dev_priv, DC_STATE_DISABLE); |
| 2391 | |
Ville Syrjälä | 70c2c18 | 2016-05-13 23:41:30 +0300 | [diff] [blame] | 2392 | gen9_dbuf_disable(dev_priv); |
| 2393 | |
Imre Deak | 73dfc22 | 2015-11-17 17:33:53 +0200 | [diff] [blame] | 2394 | skl_uninit_cdclk(dev_priv); |
| 2395 | |
| 2396 | /* The spec doesn't call for removing the reset handshake flag */ |
| 2397 | /* disable PG1 and Misc I/O */ |
Imre Deak | 443a93a | 2016-04-04 15:42:57 +0300 | [diff] [blame] | 2398 | |
Imre Deak | 73dfc22 | 2015-11-17 17:33:53 +0200 | [diff] [blame] | 2399 | mutex_lock(&power_domains->lock); |
Imre Deak | 443a93a | 2016-04-04 15:42:57 +0300 | [diff] [blame] | 2400 | |
| 2401 | well = lookup_power_well(dev_priv, SKL_DISP_PW_MISC_IO); |
| 2402 | intel_power_well_disable(dev_priv, well); |
| 2403 | |
| 2404 | well = lookup_power_well(dev_priv, SKL_DISP_PW_1); |
| 2405 | intel_power_well_disable(dev_priv, well); |
| 2406 | |
Imre Deak | 73dfc22 | 2015-11-17 17:33:53 +0200 | [diff] [blame] | 2407 | mutex_unlock(&power_domains->lock); |
| 2408 | } |
| 2409 | |
Imre Deak | d7d7c9e | 2016-04-01 16:02:42 +0300 | [diff] [blame] | 2410 | void bxt_display_core_init(struct drm_i915_private *dev_priv, |
| 2411 | bool resume) |
| 2412 | { |
| 2413 | struct i915_power_domains *power_domains = &dev_priv->power_domains; |
| 2414 | struct i915_power_well *well; |
| 2415 | uint32_t val; |
| 2416 | |
| 2417 | gen9_set_dc_state(dev_priv, DC_STATE_DISABLE); |
| 2418 | |
| 2419 | /* |
| 2420 | * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT |
| 2421 | * or else the reset will hang because there is no PCH to respond. |
| 2422 | * Move the handshake programming to initialization sequence. |
| 2423 | * Previously was left up to BIOS. |
| 2424 | */ |
| 2425 | val = I915_READ(HSW_NDE_RSTWRN_OPT); |
| 2426 | val &= ~RESET_PCH_HANDSHAKE_ENABLE; |
| 2427 | I915_WRITE(HSW_NDE_RSTWRN_OPT, val); |
| 2428 | |
| 2429 | /* Enable PG1 */ |
| 2430 | mutex_lock(&power_domains->lock); |
| 2431 | |
| 2432 | well = lookup_power_well(dev_priv, SKL_DISP_PW_1); |
| 2433 | intel_power_well_enable(dev_priv, well); |
| 2434 | |
| 2435 | mutex_unlock(&power_domains->lock); |
| 2436 | |
Imre Deak | 324513c | 2016-06-13 16:44:36 +0300 | [diff] [blame] | 2437 | bxt_init_cdclk(dev_priv); |
Ville Syrjälä | 70c2c18 | 2016-05-13 23:41:30 +0300 | [diff] [blame] | 2438 | |
| 2439 | gen9_dbuf_enable(dev_priv); |
| 2440 | |
Imre Deak | d7d7c9e | 2016-04-01 16:02:42 +0300 | [diff] [blame] | 2441 | if (resume && dev_priv->csr.dmc_payload) |
| 2442 | intel_csr_load_program(dev_priv); |
| 2443 | } |
| 2444 | |
| 2445 | void bxt_display_core_uninit(struct drm_i915_private *dev_priv) |
| 2446 | { |
| 2447 | struct i915_power_domains *power_domains = &dev_priv->power_domains; |
| 2448 | struct i915_power_well *well; |
| 2449 | |
| 2450 | gen9_set_dc_state(dev_priv, DC_STATE_DISABLE); |
| 2451 | |
Ville Syrjälä | 70c2c18 | 2016-05-13 23:41:30 +0300 | [diff] [blame] | 2452 | gen9_dbuf_disable(dev_priv); |
| 2453 | |
Imre Deak | 324513c | 2016-06-13 16:44:36 +0300 | [diff] [blame] | 2454 | bxt_uninit_cdclk(dev_priv); |
Imre Deak | d7d7c9e | 2016-04-01 16:02:42 +0300 | [diff] [blame] | 2455 | |
| 2456 | /* The spec doesn't call for removing the reset handshake flag */ |
| 2457 | |
| 2458 | /* Disable PG1 */ |
| 2459 | mutex_lock(&power_domains->lock); |
| 2460 | |
| 2461 | well = lookup_power_well(dev_priv, SKL_DISP_PW_1); |
| 2462 | intel_power_well_disable(dev_priv, well); |
| 2463 | |
| 2464 | mutex_unlock(&power_domains->lock); |
| 2465 | } |
| 2466 | |
Ville Syrjälä | 7072246 | 2015-04-10 18:21:28 +0300 | [diff] [blame] | 2467 | static void chv_phy_control_init(struct drm_i915_private *dev_priv) |
| 2468 | { |
| 2469 | struct i915_power_well *cmn_bc = |
| 2470 | lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC); |
| 2471 | struct i915_power_well *cmn_d = |
| 2472 | lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_D); |
| 2473 | |
| 2474 | /* |
| 2475 | * DISPLAY_PHY_CONTROL can get corrupted if read. As a |
| 2476 | * workaround never ever read DISPLAY_PHY_CONTROL, and |
| 2477 | * instead maintain a shadow copy ourselves. Use the actual |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 2478 | * power well state and lane status to reconstruct the |
| 2479 | * expected initial value. |
Ville Syrjälä | 7072246 | 2015-04-10 18:21:28 +0300 | [diff] [blame] | 2480 | */ |
| 2481 | dev_priv->chv_phy_control = |
Ville Syrjälä | bc28454 | 2015-05-26 20:22:38 +0300 | [diff] [blame] | 2482 | PHY_LDO_SEQ_DELAY(PHY_LDO_DELAY_600NS, DPIO_PHY0) | |
| 2483 | PHY_LDO_SEQ_DELAY(PHY_LDO_DELAY_600NS, DPIO_PHY1) | |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 2484 | PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY0, DPIO_CH0) | |
| 2485 | PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY0, DPIO_CH1) | |
| 2486 | PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY1, DPIO_CH0); |
| 2487 | |
| 2488 | /* |
| 2489 | * If all lanes are disabled we leave the override disabled |
| 2490 | * with all power down bits cleared to match the state we |
| 2491 | * would use after disabling the port. Otherwise enable the |
| 2492 | * override and set the lane powerdown bits accding to the |
| 2493 | * current lane status. |
| 2494 | */ |
| 2495 | if (cmn_bc->ops->is_enabled(dev_priv, cmn_bc)) { |
| 2496 | uint32_t status = I915_READ(DPLL(PIPE_A)); |
| 2497 | unsigned int mask; |
| 2498 | |
| 2499 | mask = status & DPLL_PORTB_READY_MASK; |
| 2500 | if (mask == 0xf) |
| 2501 | mask = 0x0; |
| 2502 | else |
| 2503 | dev_priv->chv_phy_control |= |
| 2504 | PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH0); |
| 2505 | |
| 2506 | dev_priv->chv_phy_control |= |
| 2507 | PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY0, DPIO_CH0); |
| 2508 | |
| 2509 | mask = (status & DPLL_PORTC_READY_MASK) >> 4; |
| 2510 | if (mask == 0xf) |
| 2511 | mask = 0x0; |
| 2512 | else |
| 2513 | dev_priv->chv_phy_control |= |
| 2514 | PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH1); |
| 2515 | |
| 2516 | dev_priv->chv_phy_control |= |
| 2517 | PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY0, DPIO_CH1); |
| 2518 | |
Ville Syrjälä | 7072246 | 2015-04-10 18:21:28 +0300 | [diff] [blame] | 2519 | dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(DPIO_PHY0); |
Ville Syrjälä | 3be60de | 2015-09-08 18:05:45 +0300 | [diff] [blame] | 2520 | |
| 2521 | dev_priv->chv_phy_assert[DPIO_PHY0] = false; |
| 2522 | } else { |
| 2523 | dev_priv->chv_phy_assert[DPIO_PHY0] = true; |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 2524 | } |
| 2525 | |
| 2526 | if (cmn_d->ops->is_enabled(dev_priv, cmn_d)) { |
| 2527 | uint32_t status = I915_READ(DPIO_PHY_STATUS); |
| 2528 | unsigned int mask; |
| 2529 | |
| 2530 | mask = status & DPLL_PORTD_READY_MASK; |
| 2531 | |
| 2532 | if (mask == 0xf) |
| 2533 | mask = 0x0; |
| 2534 | else |
| 2535 | dev_priv->chv_phy_control |= |
| 2536 | PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY1, DPIO_CH0); |
| 2537 | |
| 2538 | dev_priv->chv_phy_control |= |
| 2539 | PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY1, DPIO_CH0); |
| 2540 | |
Ville Syrjälä | 7072246 | 2015-04-10 18:21:28 +0300 | [diff] [blame] | 2541 | dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(DPIO_PHY1); |
Ville Syrjälä | 3be60de | 2015-09-08 18:05:45 +0300 | [diff] [blame] | 2542 | |
| 2543 | dev_priv->chv_phy_assert[DPIO_PHY1] = false; |
| 2544 | } else { |
| 2545 | dev_priv->chv_phy_assert[DPIO_PHY1] = true; |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 2546 | } |
| 2547 | |
| 2548 | I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control); |
| 2549 | |
| 2550 | DRM_DEBUG_KMS("Initial PHY_CONTROL=0x%08x\n", |
| 2551 | dev_priv->chv_phy_control); |
Ville Syrjälä | 7072246 | 2015-04-10 18:21:28 +0300 | [diff] [blame] | 2552 | } |
| 2553 | |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2554 | static void vlv_cmnlane_wa(struct drm_i915_private *dev_priv) |
| 2555 | { |
| 2556 | struct i915_power_well *cmn = |
| 2557 | lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC); |
| 2558 | struct i915_power_well *disp2d = |
| 2559 | lookup_power_well(dev_priv, PUNIT_POWER_WELL_DISP2D); |
| 2560 | |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2561 | /* If the display might be already active skip this */ |
Ville Syrjälä | 5d93a6e | 2014-10-16 20:52:33 +0300 | [diff] [blame] | 2562 | if (cmn->ops->is_enabled(dev_priv, cmn) && |
| 2563 | disp2d->ops->is_enabled(dev_priv, disp2d) && |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2564 | I915_READ(DPIO_CTL) & DPIO_CMNRST) |
| 2565 | return; |
| 2566 | |
| 2567 | DRM_DEBUG_KMS("toggling display PHY side reset\n"); |
| 2568 | |
| 2569 | /* cmnlane needs DPLL registers */ |
| 2570 | disp2d->ops->enable(dev_priv, disp2d); |
| 2571 | |
| 2572 | /* |
| 2573 | * From VLV2A0_DP_eDP_HDMI_DPIO_driver_vbios_notes_11.docx: |
| 2574 | * Need to assert and de-assert PHY SB reset by gating the |
| 2575 | * common lane power, then un-gating it. |
| 2576 | * Simply ungating isn't enough to reset the PHY enough to get |
| 2577 | * ports and lanes running. |
| 2578 | */ |
| 2579 | cmn->ops->disable(dev_priv, cmn); |
| 2580 | } |
| 2581 | |
Daniel Vetter | e4e7684 | 2014-09-30 10:56:42 +0200 | [diff] [blame] | 2582 | /** |
| 2583 | * intel_power_domains_init_hw - initialize hardware power domain state |
| 2584 | * @dev_priv: i915 device instance |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 2585 | * @resume: Called from resume code paths or not |
Daniel Vetter | e4e7684 | 2014-09-30 10:56:42 +0200 | [diff] [blame] | 2586 | * |
| 2587 | * This function initializes the hardware power domain state and enables all |
| 2588 | * power domains using intel_display_set_init_power(). |
| 2589 | */ |
Imre Deak | 73dfc22 | 2015-11-17 17:33:53 +0200 | [diff] [blame] | 2590 | void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume) |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2591 | { |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2592 | struct i915_power_domains *power_domains = &dev_priv->power_domains; |
| 2593 | |
| 2594 | power_domains->initializing = true; |
| 2595 | |
Tvrtko Ursulin | 0853723 | 2016-10-13 11:03:02 +0100 | [diff] [blame] | 2596 | if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) { |
Imre Deak | 73dfc22 | 2015-11-17 17:33:53 +0200 | [diff] [blame] | 2597 | skl_display_core_init(dev_priv, resume); |
Tvrtko Ursulin | e2d214a | 2016-10-13 11:03:04 +0100 | [diff] [blame] | 2598 | } else if (IS_BROXTON(dev_priv)) { |
Imre Deak | d7d7c9e | 2016-04-01 16:02:42 +0300 | [diff] [blame] | 2599 | bxt_display_core_init(dev_priv, resume); |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 2600 | } else if (IS_CHERRYVIEW(dev_priv)) { |
Ville Syrjälä | 770effb | 2015-07-08 23:45:51 +0300 | [diff] [blame] | 2601 | mutex_lock(&power_domains->lock); |
Ville Syrjälä | 7072246 | 2015-04-10 18:21:28 +0300 | [diff] [blame] | 2602 | chv_phy_control_init(dev_priv); |
Ville Syrjälä | 770effb | 2015-07-08 23:45:51 +0300 | [diff] [blame] | 2603 | mutex_unlock(&power_domains->lock); |
Tvrtko Ursulin | 11a914c | 2016-10-13 11:03:08 +0100 | [diff] [blame] | 2604 | } else if (IS_VALLEYVIEW(dev_priv)) { |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2605 | mutex_lock(&power_domains->lock); |
| 2606 | vlv_cmnlane_wa(dev_priv); |
| 2607 | mutex_unlock(&power_domains->lock); |
| 2608 | } |
| 2609 | |
| 2610 | /* For now, we need the power well to be always enabled. */ |
| 2611 | intel_display_set_init_power(dev_priv, true); |
Imre Deak | d314cd4 | 2015-11-17 17:44:23 +0200 | [diff] [blame] | 2612 | /* Disable power support if the user asked so. */ |
| 2613 | if (!i915.disable_power_well) |
| 2614 | intel_display_power_get(dev_priv, POWER_DOMAIN_INIT); |
Imre Deak | 30eade1 | 2015-11-04 19:24:13 +0200 | [diff] [blame] | 2615 | intel_power_domains_sync_hw(dev_priv); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2616 | power_domains->initializing = false; |
| 2617 | } |
| 2618 | |
Daniel Vetter | e4e7684 | 2014-09-30 10:56:42 +0200 | [diff] [blame] | 2619 | /** |
Imre Deak | 73dfc22 | 2015-11-17 17:33:53 +0200 | [diff] [blame] | 2620 | * intel_power_domains_suspend - suspend power domain state |
| 2621 | * @dev_priv: i915 device instance |
| 2622 | * |
| 2623 | * This function prepares the hardware power domain state before entering |
| 2624 | * system suspend. It must be paired with intel_power_domains_init_hw(). |
| 2625 | */ |
| 2626 | void intel_power_domains_suspend(struct drm_i915_private *dev_priv) |
| 2627 | { |
Imre Deak | d314cd4 | 2015-11-17 17:44:23 +0200 | [diff] [blame] | 2628 | /* |
| 2629 | * Even if power well support was disabled we still want to disable |
| 2630 | * power wells while we are system suspended. |
| 2631 | */ |
| 2632 | if (!i915.disable_power_well) |
| 2633 | intel_display_power_put(dev_priv, POWER_DOMAIN_INIT); |
Imre Deak | 2622d79 | 2016-02-29 22:49:02 +0200 | [diff] [blame] | 2634 | |
| 2635 | if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) |
| 2636 | skl_display_core_uninit(dev_priv); |
Imre Deak | d7d7c9e | 2016-04-01 16:02:42 +0300 | [diff] [blame] | 2637 | else if (IS_BROXTON(dev_priv)) |
| 2638 | bxt_display_core_uninit(dev_priv); |
Imre Deak | 73dfc22 | 2015-11-17 17:33:53 +0200 | [diff] [blame] | 2639 | } |
| 2640 | |
| 2641 | /** |
Daniel Vetter | e4e7684 | 2014-09-30 10:56:42 +0200 | [diff] [blame] | 2642 | * intel_runtime_pm_get - grab a runtime pm reference |
| 2643 | * @dev_priv: i915 device instance |
| 2644 | * |
| 2645 | * This function grabs a device-level runtime pm reference (mostly used for GEM |
| 2646 | * code to ensure the GTT or GT is on) and ensures that it is powered up. |
| 2647 | * |
| 2648 | * Any runtime pm reference obtained by this function must have a symmetric |
| 2649 | * call to intel_runtime_pm_put() to release the reference again. |
| 2650 | */ |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2651 | void intel_runtime_pm_get(struct drm_i915_private *dev_priv) |
| 2652 | { |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 2653 | struct pci_dev *pdev = dev_priv->drm.pdev; |
| 2654 | struct device *kdev = &pdev->dev; |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2655 | |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 2656 | pm_runtime_get_sync(kdev); |
Imre Deak | 1f814da | 2015-12-16 02:52:19 +0200 | [diff] [blame] | 2657 | |
| 2658 | atomic_inc(&dev_priv->pm.wakeref_count); |
Imre Deak | c9b8846 | 2015-12-15 20:10:34 +0200 | [diff] [blame] | 2659 | assert_rpm_wakelock_held(dev_priv); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2660 | } |
| 2661 | |
Daniel Vetter | e4e7684 | 2014-09-30 10:56:42 +0200 | [diff] [blame] | 2662 | /** |
Imre Deak | 0973128 | 2016-02-17 14:17:42 +0200 | [diff] [blame] | 2663 | * intel_runtime_pm_get_if_in_use - grab a runtime pm reference if device in use |
| 2664 | * @dev_priv: i915 device instance |
| 2665 | * |
| 2666 | * This function grabs a device-level runtime pm reference if the device is |
| 2667 | * already in use and ensures that it is powered up. |
| 2668 | * |
| 2669 | * Any runtime pm reference obtained by this function must have a symmetric |
| 2670 | * call to intel_runtime_pm_put() to release the reference again. |
| 2671 | */ |
| 2672 | bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv) |
| 2673 | { |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 2674 | struct pci_dev *pdev = dev_priv->drm.pdev; |
| 2675 | struct device *kdev = &pdev->dev; |
Imre Deak | 0973128 | 2016-02-17 14:17:42 +0200 | [diff] [blame] | 2676 | |
Chris Wilson | 135dc79 | 2016-02-25 21:10:28 +0000 | [diff] [blame] | 2677 | if (IS_ENABLED(CONFIG_PM)) { |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 2678 | int ret = pm_runtime_get_if_in_use(kdev); |
Imre Deak | 0973128 | 2016-02-17 14:17:42 +0200 | [diff] [blame] | 2679 | |
Chris Wilson | 135dc79 | 2016-02-25 21:10:28 +0000 | [diff] [blame] | 2680 | /* |
| 2681 | * In cases runtime PM is disabled by the RPM core and we get |
| 2682 | * an -EINVAL return value we are not supposed to call this |
| 2683 | * function, since the power state is undefined. This applies |
| 2684 | * atm to the late/early system suspend/resume handlers. |
| 2685 | */ |
| 2686 | WARN_ON_ONCE(ret < 0); |
| 2687 | if (ret <= 0) |
| 2688 | return false; |
| 2689 | } |
Imre Deak | 0973128 | 2016-02-17 14:17:42 +0200 | [diff] [blame] | 2690 | |
| 2691 | atomic_inc(&dev_priv->pm.wakeref_count); |
| 2692 | assert_rpm_wakelock_held(dev_priv); |
| 2693 | |
| 2694 | return true; |
| 2695 | } |
| 2696 | |
| 2697 | /** |
Daniel Vetter | e4e7684 | 2014-09-30 10:56:42 +0200 | [diff] [blame] | 2698 | * intel_runtime_pm_get_noresume - grab a runtime pm reference |
| 2699 | * @dev_priv: i915 device instance |
| 2700 | * |
| 2701 | * This function grabs a device-level runtime pm reference (mostly used for GEM |
| 2702 | * code to ensure the GTT or GT is on). |
| 2703 | * |
| 2704 | * It will _not_ power up the device but instead only check that it's powered |
| 2705 | * on. Therefore it is only valid to call this functions from contexts where |
| 2706 | * the device is known to be powered up and where trying to power it up would |
| 2707 | * result in hilarity and deadlocks. That pretty much means only the system |
| 2708 | * suspend/resume code where this is used to grab runtime pm references for |
| 2709 | * delayed setup down in work items. |
| 2710 | * |
| 2711 | * Any runtime pm reference obtained by this function must have a symmetric |
| 2712 | * call to intel_runtime_pm_put() to release the reference again. |
| 2713 | */ |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2714 | void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv) |
| 2715 | { |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 2716 | struct pci_dev *pdev = dev_priv->drm.pdev; |
| 2717 | struct device *kdev = &pdev->dev; |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2718 | |
Imre Deak | c9b8846 | 2015-12-15 20:10:34 +0200 | [diff] [blame] | 2719 | assert_rpm_wakelock_held(dev_priv); |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 2720 | pm_runtime_get_noresume(kdev); |
Imre Deak | 1f814da | 2015-12-16 02:52:19 +0200 | [diff] [blame] | 2721 | |
| 2722 | atomic_inc(&dev_priv->pm.wakeref_count); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2723 | } |
| 2724 | |
Daniel Vetter | e4e7684 | 2014-09-30 10:56:42 +0200 | [diff] [blame] | 2725 | /** |
| 2726 | * intel_runtime_pm_put - release a runtime pm reference |
| 2727 | * @dev_priv: i915 device instance |
| 2728 | * |
| 2729 | * This function drops the device-level runtime pm reference obtained by |
| 2730 | * intel_runtime_pm_get() and might power down the corresponding |
| 2731 | * hardware block right away if this is the last reference. |
| 2732 | */ |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2733 | void intel_runtime_pm_put(struct drm_i915_private *dev_priv) |
| 2734 | { |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 2735 | struct pci_dev *pdev = dev_priv->drm.pdev; |
| 2736 | struct device *kdev = &pdev->dev; |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2737 | |
Imre Deak | 542db3c | 2015-12-15 20:10:36 +0200 | [diff] [blame] | 2738 | assert_rpm_wakelock_held(dev_priv); |
Chris Wilson | 2eedfc7 | 2016-10-24 13:42:17 +0100 | [diff] [blame] | 2739 | atomic_dec(&dev_priv->pm.wakeref_count); |
Imre Deak | 1f814da | 2015-12-16 02:52:19 +0200 | [diff] [blame] | 2740 | |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 2741 | pm_runtime_mark_last_busy(kdev); |
| 2742 | pm_runtime_put_autosuspend(kdev); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2743 | } |
| 2744 | |
Daniel Vetter | e4e7684 | 2014-09-30 10:56:42 +0200 | [diff] [blame] | 2745 | /** |
| 2746 | * intel_runtime_pm_enable - enable runtime pm |
| 2747 | * @dev_priv: i915 device instance |
| 2748 | * |
| 2749 | * This function enables runtime pm at the end of the driver load sequence. |
| 2750 | * |
| 2751 | * Note that this function does currently not enable runtime pm for the |
| 2752 | * subordinate display power domains. That is only done on the first modeset |
| 2753 | * using intel_display_set_init_power(). |
| 2754 | */ |
Daniel Vetter | f458ebb | 2014-09-30 10:56:39 +0200 | [diff] [blame] | 2755 | void intel_runtime_pm_enable(struct drm_i915_private *dev_priv) |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2756 | { |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 2757 | struct pci_dev *pdev = dev_priv->drm.pdev; |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 2758 | struct device *kdev = &pdev->dev; |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2759 | |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 2760 | pm_runtime_set_autosuspend_delay(kdev, 10000); /* 10s */ |
| 2761 | pm_runtime_mark_last_busy(kdev); |
Imre Deak | cbc68dc | 2015-12-17 19:04:33 +0200 | [diff] [blame] | 2762 | |
Imre Deak | 25b181b | 2015-12-17 13:44:56 +0200 | [diff] [blame] | 2763 | /* |
| 2764 | * Take a permanent reference to disable the RPM functionality and drop |
| 2765 | * it only when unloading the driver. Use the low level get/put helpers, |
| 2766 | * so the driver's own RPM reference tracking asserts also work on |
| 2767 | * platforms without RPM support. |
| 2768 | */ |
Tvrtko Ursulin | 6772ffe | 2016-10-13 11:02:55 +0100 | [diff] [blame] | 2769 | if (!HAS_RUNTIME_PM(dev_priv)) { |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 2770 | pm_runtime_dont_use_autosuspend(kdev); |
| 2771 | pm_runtime_get_sync(kdev); |
Imre Deak | cbc68dc | 2015-12-17 19:04:33 +0200 | [diff] [blame] | 2772 | } else { |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 2773 | pm_runtime_use_autosuspend(kdev); |
Imre Deak | cbc68dc | 2015-12-17 19:04:33 +0200 | [diff] [blame] | 2774 | } |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2775 | |
Imre Deak | aabee1b | 2015-12-15 20:10:29 +0200 | [diff] [blame] | 2776 | /* |
| 2777 | * The core calls the driver load handler with an RPM reference held. |
| 2778 | * We drop that here and will reacquire it during unloading in |
| 2779 | * intel_power_domains_fini(). |
| 2780 | */ |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 2781 | pm_runtime_put_autosuspend(kdev); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 2782 | } |