blob: 10937309641a5f097e5232acffca07665adf1316 [file] [log] [blame]
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001/******************************************************************************
2 *
Ilan Peerfc8a3502015-05-13 14:34:07 +03003 * Copyright(c) 2003 - 2015 Intel Corporation. All rights reserved.
4 * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH
Luciano Coelho4cbb8e502015-08-18 16:02:38 +03005 * Copyright(c) 2016 Intel Deutschland GmbH
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07006 *
7 * Portions of this file are derived from the ipw3945 project, as well
8 * as portions of the ieee80211 subsystem header files.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program; if not, write to the Free Software Foundation, Inc.,
21 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
22 *
23 * The full GNU General Public License is included in this distribution in the
24 * file called LICENSE.
25 *
26 * Contact Information:
Emmanuel Grumbachcb2f8272015-11-17 15:39:56 +020027 * Intel Linux Wireless <linuxwifi@intel.com>
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070028 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
29 *
30 *****************************************************************************/
31#ifndef __iwl_trans_int_pcie_h__
32#define __iwl_trans_int_pcie_h__
33
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070034#include <linux/spinlock.h>
35#include <linux/interrupt.h>
36#include <linux/skbuff.h>
Johannes Berg13df1aa2012-03-06 13:31:00 -080037#include <linux/wait.h>
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070038#include <linux/pci.h>
Johannes Berg7c5ba4a2012-04-09 17:46:54 -070039#include <linux/timer.h>
Haim Dreyfuss7c8d91e2016-03-13 17:51:59 +020040#include <linux/cpu.h>
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070041
Emmanuel Grumbachdda61a42011-08-25 23:11:11 -070042#include "iwl-fh.h"
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070043#include "iwl-csr.h"
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070044#include "iwl-trans.h"
45#include "iwl-debug.h"
46#include "iwl-io.h"
Emmanuel Grumbach02e38352012-02-09 16:08:15 +020047#include "iwl-op-mode.h"
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070048
Johannes Berg206eea72015-04-17 16:38:31 +020049/* We need 2 entries for the TX command and header, and another one might
50 * be needed for potential data in the SKB's head. The remaining ones can
51 * be used for frags.
52 */
Sara Sharon3cd19802016-06-23 16:31:40 +030053#define IWL_PCIE_MAX_FRAGS(x) (x->max_tbs - 3)
Johannes Berg206eea72015-04-17 16:38:31 +020054
Sara Sharon26d535a2015-04-28 12:56:54 +030055/*
56 * RX related structures and functions
57 */
58#define RX_NUM_QUEUES 1
59#define RX_POST_REQ_ALLOC 2
60#define RX_CLAIM_REQ_ALLOC 8
Sara Sharon78485052015-12-14 17:44:11 +020061#define RX_PENDING_WATERMARK 16
Sara Sharon26d535a2015-04-28 12:56:54 +030062
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070063struct iwl_host_cmd;
Emmanuel Grumbachdda61a42011-08-25 23:11:11 -070064
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070065/*This file includes the declaration that are internal to the
66 * trans_pcie layer */
67
Sara Sharon96a64972015-12-23 15:10:03 +020068/**
69 * struct iwl_rx_mem_buffer
70 * @page_dma: bus address of rxb page
71 * @page: driver's pointer to the rxb page
Sara Sharonb1753c62016-06-21 12:44:01 +030072 * @invalid: rxb is in driver ownership - not owned by HW
Sara Sharon96a64972015-12-23 15:10:03 +020073 * @vid: index of this rxb in the global table
74 */
Johannes Berg48a2d662012-03-05 11:24:39 -080075struct iwl_rx_mem_buffer {
76 dma_addr_t page_dma;
77 struct page *page;
Sara Sharon96a64972015-12-23 15:10:03 +020078 u16 vid;
Sara Sharonb1753c62016-06-21 12:44:01 +030079 bool invalid;
Johannes Berg48a2d662012-03-05 11:24:39 -080080 struct list_head list;
81};
82
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070083/**
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -070084 * struct isr_statistics - interrupt statistics
85 *
86 */
87struct isr_statistics {
88 u32 hw;
89 u32 sw;
90 u32 err_code;
91 u32 sch;
92 u32 alive;
93 u32 rfkill;
94 u32 ctkill;
95 u32 wakeup;
96 u32 rx;
97 u32 tx;
98 u32 unhandled;
99};
100
101/**
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200102 * struct iwl_rxq - Rx queue
Sara Sharon96a64972015-12-23 15:10:03 +0200103 * @id: queue index
104 * @bd: driver's pointer to buffer of receive buffer descriptors (rbd).
105 * Address size is 32 bit in pre-9000 devices and 64 bit in 9000 devices.
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700106 * @bd_dma: bus address of buffer of receive buffer descriptors (rbd)
Sara Sharon96a64972015-12-23 15:10:03 +0200107 * @ubd: driver's pointer to buffer of used receive buffer descriptors (rbd)
108 * @ubd_dma: physical address of buffer of used receive buffer descriptors (rbd)
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700109 * @read: Shared index to newest available Rx buffer
110 * @write: Shared index to oldest written Rx packet
111 * @free_count: Number of pre-allocated buffers in rx_free
Sara Sharon26d535a2015-04-28 12:56:54 +0300112 * @used_count: Number of RBDs handled to allocator to use for allocation
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700113 * @write_actual:
Sara Sharon26d535a2015-04-28 12:56:54 +0300114 * @rx_free: list of RBDs with allocated RB ready for use
115 * @rx_used: list of RBDs with no RB attached
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700116 * @need_update: flag to indicate we need to update read/write index
117 * @rb_stts: driver's pointer to receive buffer status
118 * @rb_stts_dma: bus address of receive buffer status
119 * @lock:
Sara Sharon96a64972015-12-23 15:10:03 +0200120 * @queue: actual rx queue. Not used for multi-rx queue.
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700121 *
122 * NOTE: rx_free and rx_used are used as a FIFO for iwl_rx_mem_buffers
123 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200124struct iwl_rxq {
Sara Sharon96a64972015-12-23 15:10:03 +0200125 int id;
126 void *bd;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700127 dma_addr_t bd_dma;
Sara Sharon96a64972015-12-23 15:10:03 +0200128 __le32 *used_bd;
129 dma_addr_t used_bd_dma;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700130 u32 read;
131 u32 write;
132 u32 free_count;
Sara Sharon26d535a2015-04-28 12:56:54 +0300133 u32 used_count;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700134 u32 write_actual;
Sara Sharon96a64972015-12-23 15:10:03 +0200135 u32 queue_size;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700136 struct list_head rx_free;
137 struct list_head rx_used;
Johannes Berg5d63f922014-02-27 11:20:07 +0100138 bool need_update;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700139 struct iwl_rb_status *rb_stts;
140 dma_addr_t rb_stts_dma;
141 spinlock_t lock;
Sara Sharonbce97732016-01-25 18:14:49 +0200142 struct napi_struct napi;
Sara Sharon26d535a2015-04-28 12:56:54 +0300143 struct iwl_rx_mem_buffer *queue[RX_QUEUE_SIZE];
144};
145
146/**
147 * struct iwl_rb_allocator - Rx allocator
Sara Sharon26d535a2015-04-28 12:56:54 +0300148 * @req_pending: number of requests the allcator had not processed yet
149 * @req_ready: number of requests honored and ready for claiming
150 * @rbd_allocated: RBDs with pages allocated and ready to be handled to
151 * the queue. This is a list of &struct iwl_rx_mem_buffer
152 * @rbd_empty: RBDs with no page attached for allocator use. This is a list
153 * of &struct iwl_rx_mem_buffer
154 * @lock: protects the rbd_allocated and rbd_empty lists
155 * @alloc_wq: work queue for background calls
156 * @rx_alloc: work struct for background calls
157 */
158struct iwl_rb_allocator {
Sara Sharon26d535a2015-04-28 12:56:54 +0300159 atomic_t req_pending;
160 atomic_t req_ready;
161 struct list_head rbd_allocated;
162 struct list_head rbd_empty;
163 spinlock_t lock;
164 struct workqueue_struct *alloc_wq;
165 struct work_struct rx_alloc;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700166};
167
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -0700168struct iwl_dma_ptr {
169 dma_addr_t dma;
170 void *addr;
171 size_t size;
172};
173
Johannes Bergbffc66c2012-03-05 11:24:42 -0800174/**
175 * iwl_queue_inc_wrap - increment queue index, wrap back to beginning
176 * @index -- current index
Johannes Bergbffc66c2012-03-05 11:24:42 -0800177 */
Johannes Berg83f32a42014-04-24 09:57:40 +0200178static inline int iwl_queue_inc_wrap(int index)
Johannes Bergbffc66c2012-03-05 11:24:42 -0800179{
Johannes Berg83f32a42014-04-24 09:57:40 +0200180 return ++index & (TFD_QUEUE_SIZE_MAX - 1);
Johannes Bergbffc66c2012-03-05 11:24:42 -0800181}
182
183/**
184 * iwl_queue_dec_wrap - decrement queue index, wrap back to end
185 * @index -- current index
Johannes Bergbffc66c2012-03-05 11:24:42 -0800186 */
Johannes Berg83f32a42014-04-24 09:57:40 +0200187static inline int iwl_queue_dec_wrap(int index)
Johannes Bergbffc66c2012-03-05 11:24:42 -0800188{
Johannes Berg83f32a42014-04-24 09:57:40 +0200189 return --index & (TFD_QUEUE_SIZE_MAX - 1);
Johannes Bergbffc66c2012-03-05 11:24:42 -0800190}
191
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700192struct iwl_cmd_meta {
193 /* only for SYNC commands, iff the reply skb is wanted */
194 struct iwl_host_cmd *source;
Johannes Bergc14c7372012-04-16 14:48:08 -0700195 u32 flags;
Sara Sharon3cd19802016-06-23 16:31:40 +0300196 u32 tbs;
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700197};
198
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700199
Johannes Bergbf8440e2012-03-19 17:12:06 +0100200#define TFD_TX_CMD_SLOTS 256
201#define TFD_CMD_SLOTS 32
202
Johannes Berg8a964f42013-02-25 16:01:34 +0100203/*
Sara Sharon8de437c2016-06-09 17:56:38 +0300204 * The FH will write back to the first TB only, so we need to copy some data
205 * into the buffer regardless of whether it should be mapped or not.
206 * This indicates how big the first TB must be to include the scratch buffer
207 * and the assigned PN.
208 * Since PN location is 16 bytes at offset 24, it's 40 now.
209 * If we make it bigger then allocations will be bigger and copy slower, so
210 * that's probably not useful.
Johannes Berg8a964f42013-02-25 16:01:34 +0100211 */
Sara Sharon8de437c2016-06-09 17:56:38 +0300212#define IWL_FIRST_TB_SIZE 40
213#define IWL_FIRST_TB_SIZE_ALIGN ALIGN(IWL_FIRST_TB_SIZE, 64)
Johannes Berg8a964f42013-02-25 16:01:34 +0100214
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200215struct iwl_pcie_txq_entry {
Johannes Bergbf8440e2012-03-19 17:12:06 +0100216 struct iwl_device_cmd *cmd;
217 struct sk_buff *skb;
Johannes Bergf4feb8a2012-10-19 14:24:43 +0200218 /* buffer to free after command completes */
219 const void *free_buf;
Johannes Bergbf8440e2012-03-19 17:12:06 +0100220 struct iwl_cmd_meta meta;
221};
222
Sara Sharon8de437c2016-06-09 17:56:38 +0300223struct iwl_pcie_first_tb_buf {
224 u8 buf[IWL_FIRST_TB_SIZE_ALIGN];
Johannes Berg38c0f3342013-02-27 13:18:50 +0100225};
226
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700227/**
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200228 * struct iwl_txq - Tx Queue for DMA
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700229 * @q: generic Rx/Tx queue descriptor
Johannes Bergbf8440e2012-03-19 17:12:06 +0100230 * @tfds: transmit frame descriptors (DMA memory)
Sara Sharon8de437c2016-06-09 17:56:38 +0300231 * @first_tb_bufs: start of command headers, including scratch buffers, for
Johannes Berg38c0f3342013-02-27 13:18:50 +0100232 * the writeback -- this is DMA memory and an array holding one buffer
233 * for each command on the queue
Sara Sharon8de437c2016-06-09 17:56:38 +0300234 * @first_tb_dma: DMA address for the first_tb_bufs start
Johannes Bergbf8440e2012-03-19 17:12:06 +0100235 * @entries: transmit entries (driver state)
236 * @lock: queue lock
237 * @stuck_timer: timer that fires if queue gets stuck
238 * @trans_pcie: pointer back to transport (for timer)
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700239 * @need_update: indicates need to update read/write index
Johannes Bergbf8440e2012-03-19 17:12:06 +0100240 * @active: stores if queue is active
Johannes Berg68972c42013-06-11 19:05:27 +0200241 * @ampdu: true if this queue is an ampdu queue for an specific RA/TID
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +0200242 * @wd_timeout: queue watchdog timeout (jiffies) - per queue
Emmanuel Grumbache0b8d402015-01-20 17:02:40 +0200243 * @frozen: tx stuck queue timer is frozen
244 * @frozen_expiry_remainder: remember how long until the timer fires
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300245 * @write_ptr: 1-st empty entry (index) host_w
246 * @read_ptr: last used entry (index) host_r
247 * @dma_addr: physical addr for BD's
248 * @n_window: safe queue window
249 * @id: queue id
250 * @low_mark: low watermark, resume queue if free space more than this
251 * @high_mark: high watermark, stop queue if free space less than this
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700252 *
253 * A Tx queue consists of circular buffer of BDs (a.k.a. TFDs, transmit frame
254 * descriptors) and required locking structures.
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300255 *
256 * Note the difference between TFD_QUEUE_SIZE_MAX and n_window: the hardware
257 * always assumes 256 descriptors, so TFD_QUEUE_SIZE_MAX is always 256 (unless
258 * there might be HW changes in the future). For the normal TX
259 * queues, n_window, which is the size of the software queue data
260 * is also 256; however, for the command queue, n_window is only
261 * 32 since we don't need so many commands pending. Since the HW
262 * still uses 256 BDs for DMA though, TFD_QUEUE_SIZE_MAX stays 256.
263 * This means that we end up with the following:
264 * HW entries: | 0 | ... | N * 32 | ... | N * 32 + 31 | ... | 255 |
265 * SW entries: | 0 | ... | 31 |
266 * where N is a number between 0 and 7. This means that the SW
267 * data is a window overlayed over the HW queue.
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700268 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200269struct iwl_txq {
Sara Sharon6983ba62016-06-26 13:17:56 +0300270 void *tfds;
Sara Sharon8de437c2016-06-09 17:56:38 +0300271 struct iwl_pcie_first_tb_buf *first_tb_bufs;
272 dma_addr_t first_tb_dma;
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200273 struct iwl_pcie_txq_entry *entries;
Johannes Berg015c15e2012-03-05 11:24:24 -0800274 spinlock_t lock;
Emmanuel Grumbache0b8d402015-01-20 17:02:40 +0200275 unsigned long frozen_expiry_remainder;
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700276 struct timer_list stuck_timer;
277 struct iwl_trans_pcie *trans_pcie;
Johannes Berg43aa6162014-02-27 14:24:36 +0100278 bool need_update;
Emmanuel Grumbache0b8d402015-01-20 17:02:40 +0200279 bool frozen;
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700280 u8 active;
Johannes Berg68972c42013-06-11 19:05:27 +0200281 bool ampdu;
Emmanuel Grumbach04fa3e62017-01-07 20:11:47 +0200282 int block;
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +0200283 unsigned long wd_timeout;
Emmanuel Grumbach39555252016-01-14 09:39:21 +0200284 struct sk_buff_head overflow_q;
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300285
286 int write_ptr;
287 int read_ptr;
288 dma_addr_t dma_addr;
289 int n_window;
290 u32 id;
291 int low_mark;
292 int high_mark;
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700293};
294
Johannes Berg38c0f3342013-02-27 13:18:50 +0100295static inline dma_addr_t
Sara Sharon8de437c2016-06-09 17:56:38 +0300296iwl_pcie_get_first_tb_dma(struct iwl_txq *txq, int idx)
Johannes Berg38c0f3342013-02-27 13:18:50 +0100297{
Sara Sharon8de437c2016-06-09 17:56:38 +0300298 return txq->first_tb_dma +
299 sizeof(struct iwl_pcie_first_tb_buf) * idx;
Johannes Berg38c0f3342013-02-27 13:18:50 +0100300}
301
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +0300302struct iwl_tso_hdr_page {
303 struct page *page;
304 u8 *pos;
305};
306
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700307/**
Haim Dreyfuss496d83c2016-03-20 17:57:22 +0200308 * enum iwl_shared_irq_flags - level of sharing for irq
309 * @IWL_SHARED_IRQ_NON_RX: interrupt vector serves non rx causes.
310 * @IWL_SHARED_IRQ_FIRST_RSS: interrupt vector serves first RSS queue.
311 */
312enum iwl_shared_irq_flags {
313 IWL_SHARED_IRQ_NON_RX = BIT(0),
314 IWL_SHARED_IRQ_FIRST_RSS = BIT(1),
315};
316
317/**
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700318 * struct iwl_trans_pcie - PCIe transport specific data
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700319 * @rxq: all the RX queue data
Sara Sharon78485052015-12-14 17:44:11 +0200320 * @rx_pool: initial pool of iwl_rx_mem_buffer for all the queues
Sara Sharon96a64972015-12-23 15:10:03 +0200321 * @global_table: table mapping received VID from hw to rxb
Sara Sharon26d535a2015-04-28 12:56:54 +0300322 * @rba: allocator for RX replenishing
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700323 * @trans: pointer to the generic transport area
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700324 * @scd_base_addr: scheduler sram base address in SRAM
325 * @scd_bc_tbls: pointer to the byte count table of the scheduler
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700326 * @kw: keep warm address
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -0800327 * @pci_dev: basic pci-network driver stuff
328 * @hw_base: pci hardware address support
Johannes Berg13df1aa2012-03-06 13:31:00 -0800329 * @ucode_write_complete: indicates that the ucode has been copied.
330 * @ucode_write_waitq: wait queue for uCode load
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800331 * @cmd_queue - command queue number
Emmanuel Grumbach6c4fbcb2015-11-10 11:57:41 +0200332 * @rx_buf_size: Rx buffer size
Emmanuel Grumbach046db342012-12-05 15:07:54 +0200333 * @bc_table_dword: true if the BC table expects DWORD (as opposed to bytes)
Emmanuel Grumbach3a736bc2014-09-10 11:16:41 +0300334 * @scd_set_active: should the transport configure the SCD for HCMD queue
Emmanuel Grumbach41837ca92015-10-21 09:00:07 +0300335 * @sw_csum_tx: if true, then the transport will compute the csum of the TXed
336 * frame.
Johannes Bergb2cf4102012-04-09 17:46:51 -0700337 * @rx_page_order: page order for receive buffer size
Lilach Edelsteine56b04e2013-01-16 11:34:49 +0200338 * @reg_lock: protect hw register access
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +0300339 * @mutex: to protect stop_device / start_fw / start_hw
Emmanuel Grumbachb9439492013-12-22 15:09:40 +0200340 * @cmd_in_flight: true when we have a host command in flight
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300341 * @fw_mon_phys: physical address of the buffer for the firmware monitor
342 * @fw_mon_page: points to the first page of the buffer for the firmware monitor
343 * @fw_mon_size: size of the buffer for the firmware monitor
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +0200344 * @msix_entries: array of MSI-X entries
345 * @msix_enabled: true if managed to enable MSI-X
Haim Dreyfuss496d83c2016-03-20 17:57:22 +0200346 * @shared_vec_mask: the type of causes the shared vector handles
347 * (see iwl_shared_irq_flags).
348 * @alloc_vecs: the number of interrupt vectors allocated by the OS
349 * @def_irq: default irq for non rx causes
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +0200350 * @fh_init_mask: initial unmasked fh causes
351 * @hw_init_mask: initial unmasked hw causes
352 * @fh_mask: current unmasked fh causes
353 * @hw_mask: current unmasked hw causes
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700354 */
355struct iwl_trans_pcie {
Sara Sharon78485052015-12-14 17:44:11 +0200356 struct iwl_rxq *rxq;
Sara Sharon7b542432016-02-01 13:46:06 +0200357 struct iwl_rx_mem_buffer rx_pool[RX_POOL_SIZE];
Sara Sharon43146922016-03-14 13:11:47 +0200358 struct iwl_rx_mem_buffer *global_table[RX_POOL_SIZE];
Sara Sharon26d535a2015-04-28 12:56:54 +0300359 struct iwl_rb_allocator rba;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700360 struct iwl_trans *trans;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700361
Johannes Bergf14d6b32014-03-21 13:30:03 +0100362 struct net_device napi_dev;
Johannes Bergf14d6b32014-03-21 13:30:03 +0100363
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +0300364 struct __percpu iwl_tso_hdr_page *tso_hdr_page;
365
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700366 /* INT ICT Table */
367 __le32 *ict_tbl;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700368 dma_addr_t ict_tbl_dma;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700369 int ict_index;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700370 bool use_ict;
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +0300371 bool is_down;
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700372 struct isr_statistics isr_stats;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700373
Johannes Berg7b114882012-02-05 13:55:11 -0800374 spinlock_t irq_lock;
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +0300375 struct mutex mutex;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700376 u32 inta_mask;
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700377 u32 scd_base_addr;
378 struct iwl_dma_ptr scd_bc_tbls;
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700379 struct iwl_dma_ptr kw;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700380
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200381 struct iwl_txq *txq;
Johannes Berg9eae88f2012-03-15 13:26:52 -0700382 unsigned long queue_used[BITS_TO_LONGS(IWL_MAX_HW_QUEUES)];
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700383 unsigned long queue_stopped[BITS_TO_LONGS(IWL_MAX_HW_QUEUES)];
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -0800384
385 /* PCI bus related data */
386 struct pci_dev *pci_dev;
387 void __iomem *hw_base;
Johannes Berg13df1aa2012-03-06 13:31:00 -0800388
389 bool ucode_write_complete;
390 wait_queue_head_t ucode_write_waitq;
Emmanuel Grumbachf946b522012-10-25 17:25:52 +0200391 wait_queue_head_t wait_command_queue;
Luciano Coelho4cbb8e502015-08-18 16:02:38 +0300392 wait_queue_head_t d0i3_waitq;
Emmanuel Grumbachf946b522012-10-25 17:25:52 +0200393
Johannes Berg21cb3222016-06-21 13:11:48 +0200394 u8 page_offs, dev_cmd_offs;
395
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800396 u8 cmd_queue;
Emmanuel Grumbachb04db9a2012-06-21 11:53:44 +0300397 u8 cmd_fifo;
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +0200398 unsigned int cmd_q_wdg_timeout;
Johannes Bergd663ee72012-03-10 13:00:07 -0800399 u8 n_no_reclaim_cmds;
400 u8 no_reclaim_cmds[MAX_NO_RECLAIM_CMDS];
Sara Sharon3cd19802016-06-23 16:31:40 +0300401 u8 max_tbs;
Sara Sharon6983ba62016-06-26 13:17:56 +0300402 u16 tfd_size;
Johannes Bergb2cf4102012-04-09 17:46:51 -0700403
Emmanuel Grumbach6c4fbcb2015-11-10 11:57:41 +0200404 enum iwl_amsdu_size rx_buf_size;
Emmanuel Grumbach046db342012-12-05 15:07:54 +0200405 bool bc_table_dword;
Emmanuel Grumbach3a736bc2014-09-10 11:16:41 +0300406 bool scd_set_active;
Emmanuel Grumbach41837ca92015-10-21 09:00:07 +0300407 bool sw_csum_tx;
Johannes Bergb2cf4102012-04-09 17:46:51 -0700408 u32 rx_page_order;
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700409
Lilach Edelsteine56b04e2013-01-16 11:34:49 +0200410 /*protect hw register */
411 spinlock_t reg_lock;
Ilan Peerfc8a3502015-05-13 14:34:07 +0300412 bool cmd_hold_nic_awake;
Eliad Peller7616f332014-11-20 17:33:43 +0200413 bool ref_cmd_in_flight;
414
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300415 dma_addr_t fw_mon_phys;
416 struct page *fw_mon_page;
417 u32 fw_mon_size;
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +0200418
419 struct msix_entry msix_entries[IWL_MAX_RX_HW_QUEUES];
420 bool msix_enabled;
Haim Dreyfuss496d83c2016-03-20 17:57:22 +0200421 u8 shared_vec_mask;
422 u32 alloc_vecs;
423 u32 def_irq;
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +0200424 u32 fh_init_mask;
425 u32 hw_init_mask;
426 u32 fh_mask;
427 u32 hw_mask;
Haim Dreyfuss7c8d91e2016-03-13 17:51:59 +0200428 cpumask_t affinity_mask[IWL_MAX_RX_HW_QUEUES];
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700429};
430
Johannes Berg85e5a382015-11-12 16:16:01 +0100431static inline struct iwl_trans_pcie *
432IWL_TRANS_GET_PCIE_TRANS(struct iwl_trans *trans)
433{
434 return (void *)trans->trans_specific;
435}
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700436
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700437static inline struct iwl_trans *
438iwl_trans_pcie_get_trans(struct iwl_trans_pcie *trans_pcie)
439{
440 return container_of((void *)trans_pcie, struct iwl_trans,
441 trans_specific);
442}
443
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200444/*
445 * Convention: trans API functions: iwl_trans_pcie_XXX
446 * Other functions: iwl_pcie_XXX
447 */
Johannes Bergd1ff5252012-04-12 06:24:30 -0700448struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
449 const struct pci_device_id *ent,
450 const struct iwl_cfg *cfg);
451void iwl_trans_pcie_free(struct iwl_trans *trans);
452
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700453/*****************************************************
454* RX
455******************************************************/
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200456int iwl_pcie_rx_init(struct iwl_trans *trans);
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +0200457irqreturn_t iwl_pcie_msix_isr(int irq, void *data);
Johannes Berg2bfb5092012-12-27 21:43:48 +0100458irqreturn_t iwl_pcie_irq_handler(int irq, void *dev_id);
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +0200459irqreturn_t iwl_pcie_irq_msix_handler(int irq, void *dev_id);
460irqreturn_t iwl_pcie_irq_rx_msix_handler(int irq, void *dev_id);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200461int iwl_pcie_rx_stop(struct iwl_trans *trans);
462void iwl_pcie_rx_free(struct iwl_trans *trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700463
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700464/*****************************************************
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200465* ICT - interrupt handling
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700466******************************************************/
Emmanuel Grumbach85bf9da2013-12-09 11:48:30 +0200467irqreturn_t iwl_pcie_isr(int irq, void *data);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200468int iwl_pcie_alloc_ict(struct iwl_trans *trans);
469void iwl_pcie_free_ict(struct iwl_trans *trans);
470void iwl_pcie_reset_ict(struct iwl_trans *trans);
471void iwl_pcie_disable_ict(struct iwl_trans *trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700472
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700473/*****************************************************
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700474* TX / HCMD
475******************************************************/
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200476int iwl_pcie_tx_init(struct iwl_trans *trans);
477void iwl_pcie_tx_start(struct iwl_trans *trans, u32 scd_base_addr);
478int iwl_pcie_tx_stop(struct iwl_trans *trans);
479void iwl_pcie_tx_free(struct iwl_trans *trans);
Johannes Bergfea77952014-08-01 11:58:47 +0200480void iwl_trans_pcie_txq_enable(struct iwl_trans *trans, int queue, u16 ssn,
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +0200481 const struct iwl_trans_txq_scd_cfg *cfg,
482 unsigned int wdg_timeout);
Johannes Bergd4578ea2014-08-01 12:17:40 +0200483void iwl_trans_pcie_txq_disable(struct iwl_trans *trans, int queue,
484 bool configure_scd);
Liad Kaufman42db09c2016-05-02 14:01:14 +0300485void iwl_trans_pcie_txq_set_shared_mode(struct iwl_trans *trans, u32 txq_id,
486 bool shared_mode);
Sara Sharon8aacf4b2016-07-04 15:40:11 +0300487dma_addr_t iwl_trans_pcie_get_txq_byte_table(struct iwl_trans *trans, int txq);
Sara Sharon38398ef2016-06-30 11:48:30 +0300488void iwl_trans_pcie_log_scd_error(struct iwl_trans *trans,
489 struct iwl_txq *txq);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200490int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
491 struct iwl_device_cmd *dev_cmd, int txq_id);
Johannes Bergea68f462014-02-27 14:36:55 +0100492void iwl_pcie_txq_check_wrptrs(struct iwl_trans *trans);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200493int iwl_trans_pcie_send_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200494void iwl_pcie_hcmd_complete(struct iwl_trans *trans,
Johannes Bergf7e64692015-06-23 21:58:17 +0200495 struct iwl_rx_cmd_buffer *rxb);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200496void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id, int ssn,
497 struct sk_buff_head *skbs);
Johannes Bergddaf5a52013-01-08 11:25:44 +0100498void iwl_trans_pcie_tx_reset(struct iwl_trans *trans);
499
Johannes Bergcc2f41f2016-09-09 09:34:46 +0200500static inline u16 iwl_pcie_tfd_tb_get_len(struct iwl_trans *trans, void *_tfd,
Sara Sharon6983ba62016-06-26 13:17:56 +0300501 u8 idx)
Johannes Berg4d075002014-04-24 10:41:31 +0200502{
Sara Sharon6983ba62016-06-26 13:17:56 +0300503 if (trans->cfg->use_tfh) {
Johannes Bergcc2f41f2016-09-09 09:34:46 +0200504 struct iwl_tfh_tfd *tfd = _tfd;
505 struct iwl_tfh_tb *tb = &tfd->tbs[idx];
Sara Sharon6983ba62016-06-26 13:17:56 +0300506
507 return le16_to_cpu(tb->tb_len);
Johannes Bergcc2f41f2016-09-09 09:34:46 +0200508 } else {
509 struct iwl_tfd *tfd = _tfd;
510 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
511
512 return le16_to_cpu(tb->hi_n_len) >> 4;
Sara Sharon6983ba62016-06-26 13:17:56 +0300513 }
Johannes Berg4d075002014-04-24 10:41:31 +0200514}
515
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700516/*****************************************************
517* Error handling
518******************************************************/
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200519void iwl_pcie_dump_csr(struct iwl_trans *trans);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -0700520
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700521/*****************************************************
522* Helpers
523******************************************************/
Emmanuel Grumbachf16c3eb2016-06-13 08:28:26 +0300524static inline void _iwl_disable_interrupts(struct iwl_trans *trans)
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700525{
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +0200526 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
527
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200528 clear_bit(STATUS_INT_ENABLED, &trans->status);
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +0200529 if (!trans_pcie->msix_enabled) {
530 /* disable interrupts from uCode/NIC to host */
531 iwl_write32(trans, CSR_INT_MASK, 0x00000000);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700532
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +0200533 /* acknowledge/clear/reset any interrupts still pending
534 * from uCode or flow handler (Rx/Tx DMA) */
535 iwl_write32(trans, CSR_INT, 0xffffffff);
536 iwl_write32(trans, CSR_FH_INT_STATUS, 0xffffffff);
537 } else {
538 /* disable all the interrupt we might use */
539 iwl_write32(trans, CSR_MSIX_FH_INT_MASK_AD,
540 trans_pcie->fh_init_mask);
541 iwl_write32(trans, CSR_MSIX_HW_INT_MASK_AD,
542 trans_pcie->hw_init_mask);
543 }
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700544 IWL_DEBUG_ISR(trans, "Disabled interrupts\n");
545}
546
Emmanuel Grumbachf16c3eb2016-06-13 08:28:26 +0300547static inline void iwl_disable_interrupts(struct iwl_trans *trans)
548{
549 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
550
551 spin_lock(&trans_pcie->irq_lock);
552 _iwl_disable_interrupts(trans);
553 spin_unlock(&trans_pcie->irq_lock);
554}
555
556static inline void _iwl_enable_interrupts(struct iwl_trans *trans)
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700557{
Don Fry83626402012-03-07 09:52:37 -0800558 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700559
560 IWL_DEBUG_ISR(trans, "Enabling interrupts\n");
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200561 set_bit(STATUS_INT_ENABLED, &trans->status);
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +0200562 if (!trans_pcie->msix_enabled) {
563 trans_pcie->inta_mask = CSR_INI_SET_MASK;
564 iwl_write32(trans, CSR_INT_MASK, trans_pcie->inta_mask);
565 } else {
566 /*
567 * fh/hw_mask keeps all the unmasked causes.
568 * Unlike msi, in msix cause is enabled when it is unset.
569 */
570 trans_pcie->hw_mask = trans_pcie->hw_init_mask;
571 trans_pcie->fh_mask = trans_pcie->fh_init_mask;
572 iwl_write32(trans, CSR_MSIX_FH_INT_MASK_AD,
573 ~trans_pcie->fh_mask);
574 iwl_write32(trans, CSR_MSIX_HW_INT_MASK_AD,
575 ~trans_pcie->hw_mask);
576 }
577}
578
Emmanuel Grumbachf16c3eb2016-06-13 08:28:26 +0300579static inline void iwl_enable_interrupts(struct iwl_trans *trans)
580{
581 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
582
583 spin_lock(&trans_pcie->irq_lock);
584 _iwl_enable_interrupts(trans);
585 spin_unlock(&trans_pcie->irq_lock);
586}
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +0200587static inline void iwl_enable_hw_int_msk_msix(struct iwl_trans *trans, u32 msk)
588{
589 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
590
591 iwl_write32(trans, CSR_MSIX_HW_INT_MASK_AD, ~msk);
592 trans_pcie->hw_mask = msk;
593}
594
595static inline void iwl_enable_fh_int_msk_msix(struct iwl_trans *trans, u32 msk)
596{
597 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
598
599 iwl_write32(trans, CSR_MSIX_FH_INT_MASK_AD, ~msk);
600 trans_pcie->fh_mask = msk;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700601}
602
Emmanuel Grumbacha6bd0052016-01-31 15:02:30 +0200603static inline void iwl_enable_fw_load_int(struct iwl_trans *trans)
604{
605 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
606
607 IWL_DEBUG_ISR(trans, "Enabling FW load interrupt\n");
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +0200608 if (!trans_pcie->msix_enabled) {
609 trans_pcie->inta_mask = CSR_INT_BIT_FH_TX;
610 iwl_write32(trans, CSR_INT_MASK, trans_pcie->inta_mask);
611 } else {
612 iwl_write32(trans, CSR_MSIX_HW_INT_MASK_AD,
613 trans_pcie->hw_init_mask);
614 iwl_enable_fh_int_msk_msix(trans,
615 MSIX_FH_INT_CAUSES_D2S_CH0_NUM);
616 }
Emmanuel Grumbacha6bd0052016-01-31 15:02:30 +0200617}
618
Stanislaw Gruszka8722c892012-03-07 09:52:28 -0800619static inline void iwl_enable_rfkill_int(struct iwl_trans *trans)
620{
Emmanuel Grumbach2dbc3682013-12-09 11:09:47 +0200621 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
622
Stanislaw Gruszka8722c892012-03-07 09:52:28 -0800623 IWL_DEBUG_ISR(trans, "Enabling rfkill interrupt\n");
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +0200624 if (!trans_pcie->msix_enabled) {
625 trans_pcie->inta_mask = CSR_INT_BIT_RF_KILL;
626 iwl_write32(trans, CSR_INT_MASK, trans_pcie->inta_mask);
627 } else {
628 iwl_write32(trans, CSR_MSIX_FH_INT_MASK_AD,
629 trans_pcie->fh_init_mask);
630 iwl_enable_hw_int_msk_msix(trans,
631 MSIX_HW_INT_CAUSES_REG_RF_KILL);
632 }
Stanislaw Gruszka8722c892012-03-07 09:52:28 -0800633}
634
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700635static inline void iwl_wake_queue(struct iwl_trans *trans,
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200636 struct iwl_txq *txq)
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700637{
Johannes Berg9eae88f2012-03-15 13:26:52 -0700638 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700639
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300640 if (test_and_clear_bit(txq->id, trans_pcie->queue_stopped)) {
641 IWL_DEBUG_TX_QUEUES(trans, "Wake hwq %d\n", txq->id);
642 iwl_op_mode_queue_not_full(trans->op_mode, txq->id);
Emmanuel Grumbach81a3de12011-11-10 06:55:24 -0800643 }
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700644}
645
646static inline void iwl_stop_queue(struct iwl_trans *trans,
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200647 struct iwl_txq *txq)
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700648{
Johannes Berg9eae88f2012-03-15 13:26:52 -0700649 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700650
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300651 if (!test_and_set_bit(txq->id, trans_pcie->queue_stopped)) {
652 iwl_op_mode_queue_full(trans->op_mode, txq->id);
653 IWL_DEBUG_TX_QUEUES(trans, "Stop hwq %d\n", txq->id);
Johannes Berg9eae88f2012-03-15 13:26:52 -0700654 } else
655 IWL_DEBUG_TX_QUEUES(trans, "hwq %d already stopped\n",
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300656 txq->id);
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700657}
658
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300659static inline bool iwl_queue_used(const struct iwl_txq *q, int i)
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700660{
661 return q->write_ptr >= q->read_ptr ?
662 (i >= q->read_ptr && i < q->write_ptr) :
663 !(i < q->read_ptr && i >= q->write_ptr);
664}
665
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300666static inline u8 get_cmd_index(struct iwl_txq *q, u32 index)
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700667{
668 return index & (q->n_window - 1);
669}
670
Emmanuel Grumbach8d425512012-03-28 11:00:58 +0200671static inline bool iwl_is_rfkill_set(struct iwl_trans *trans)
672{
Johannes Berg23aeea92016-12-13 10:29:07 +0100673 lockdep_assert_held(&IWL_TRANS_GET_PCIE_TRANS(trans)->mutex);
674
Emmanuel Grumbach8d425512012-03-28 11:00:58 +0200675 return !(iwl_read32(trans, CSR_GP_CNTRL) &
676 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW);
677}
678
Emmanuel Grumbachb9439492013-12-22 15:09:40 +0200679static inline void __iwl_trans_pcie_set_bits_mask(struct iwl_trans *trans,
680 u32 reg, u32 mask, u32 value)
681{
682 u32 v;
683
684#ifdef CONFIG_IWLWIFI_DEBUG
685 WARN_ON_ONCE(value & ~mask);
686#endif
687
688 v = iwl_read32(trans, reg);
689 v &= ~mask;
690 v |= value;
691 iwl_write32(trans, reg, v);
692}
693
694static inline void __iwl_trans_pcie_clear_bit(struct iwl_trans *trans,
695 u32 reg, u32 mask)
696{
697 __iwl_trans_pcie_set_bits_mask(trans, reg, mask, 0);
698}
699
700static inline void __iwl_trans_pcie_set_bit(struct iwl_trans *trans,
701 u32 reg, u32 mask)
702{
703 __iwl_trans_pcie_set_bits_mask(trans, reg, mask, mask);
704}
705
Johannes Berg14cfca72014-02-25 20:50:53 +0100706void iwl_trans_pcie_rf_kill(struct iwl_trans *trans, bool state);
707
Johannes Bergf8a1edb2015-11-11 11:53:32 +0100708#ifdef CONFIG_IWLWIFI_DEBUGFS
709int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans);
710#else
711static inline int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans)
712{
713 return 0;
714}
715#endif
716
Luciano Coelho4cbb8e502015-08-18 16:02:38 +0300717int iwl_pci_fw_exit_d0i3(struct iwl_trans *trans);
718int iwl_pci_fw_enter_d0i3(struct iwl_trans *trans);
719
Sara Sharon1316d592016-04-17 16:28:18 +0300720void iwl_pcie_enable_rx_wake(struct iwl_trans *trans, bool enable);
721
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700722#endif /* __iwl_trans_int_pcie_h__ */