Emmanuel Grumbach | ab697a9 | 2011-07-11 07:35:34 -0700 | [diff] [blame] | 1 | /****************************************************************************** |
| 2 | * |
Ilan Peer | fc8a350 | 2015-05-13 14:34:07 +0300 | [diff] [blame] | 3 | * Copyright(c) 2003 - 2015 Intel Corporation. All rights reserved. |
| 4 | * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH |
Luciano Coelho | 4cbb8e50 | 2015-08-18 16:02:38 +0300 | [diff] [blame] | 5 | * Copyright(c) 2016 Intel Deutschland GmbH |
Emmanuel Grumbach | ab697a9 | 2011-07-11 07:35:34 -0700 | [diff] [blame] | 6 | * |
| 7 | * Portions of this file are derived from the ipw3945 project, as well |
| 8 | * as portions of the ieee80211 subsystem header files. |
| 9 | * |
| 10 | * This program is free software; you can redistribute it and/or modify it |
| 11 | * under the terms of version 2 of the GNU General Public License as |
| 12 | * published by the Free Software Foundation. |
| 13 | * |
| 14 | * This program is distributed in the hope that it will be useful, but WITHOUT |
| 15 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 16 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 17 | * more details. |
| 18 | * |
| 19 | * You should have received a copy of the GNU General Public License along with |
| 20 | * this program; if not, write to the Free Software Foundation, Inc., |
| 21 | * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA |
| 22 | * |
| 23 | * The full GNU General Public License is included in this distribution in the |
| 24 | * file called LICENSE. |
| 25 | * |
| 26 | * Contact Information: |
Emmanuel Grumbach | cb2f827 | 2015-11-17 15:39:56 +0200 | [diff] [blame] | 27 | * Intel Linux Wireless <linuxwifi@intel.com> |
Emmanuel Grumbach | ab697a9 | 2011-07-11 07:35:34 -0700 | [diff] [blame] | 28 | * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 |
| 29 | * |
| 30 | *****************************************************************************/ |
| 31 | #ifndef __iwl_trans_int_pcie_h__ |
| 32 | #define __iwl_trans_int_pcie_h__ |
| 33 | |
Emmanuel Grumbach | a72b8b0 | 2011-08-25 23:11:13 -0700 | [diff] [blame] | 34 | #include <linux/spinlock.h> |
| 35 | #include <linux/interrupt.h> |
| 36 | #include <linux/skbuff.h> |
Johannes Berg | 13df1aa | 2012-03-06 13:31:00 -0800 | [diff] [blame] | 37 | #include <linux/wait.h> |
Emmanuel Grumbach | 522376d | 2011-09-06 09:31:19 -0700 | [diff] [blame] | 38 | #include <linux/pci.h> |
Johannes Berg | 7c5ba4a | 2012-04-09 17:46:54 -0700 | [diff] [blame] | 39 | #include <linux/timer.h> |
Haim Dreyfuss | 7c8d91e | 2016-03-13 17:51:59 +0200 | [diff] [blame] | 40 | #include <linux/cpu.h> |
Emmanuel Grumbach | a72b8b0 | 2011-08-25 23:11:13 -0700 | [diff] [blame] | 41 | |
Emmanuel Grumbach | dda61a4 | 2011-08-25 23:11:11 -0700 | [diff] [blame] | 42 | #include "iwl-fh.h" |
Emmanuel Grumbach | a72b8b0 | 2011-08-25 23:11:13 -0700 | [diff] [blame] | 43 | #include "iwl-csr.h" |
Emmanuel Grumbach | a72b8b0 | 2011-08-25 23:11:13 -0700 | [diff] [blame] | 44 | #include "iwl-trans.h" |
| 45 | #include "iwl-debug.h" |
| 46 | #include "iwl-io.h" |
Emmanuel Grumbach | 02e3835 | 2012-02-09 16:08:15 +0200 | [diff] [blame] | 47 | #include "iwl-op-mode.h" |
Emmanuel Grumbach | a72b8b0 | 2011-08-25 23:11:13 -0700 | [diff] [blame] | 48 | |
Johannes Berg | 206eea7 | 2015-04-17 16:38:31 +0200 | [diff] [blame] | 49 | /* We need 2 entries for the TX command and header, and another one might |
| 50 | * be needed for potential data in the SKB's head. The remaining ones can |
| 51 | * be used for frags. |
| 52 | */ |
Sara Sharon | 3cd1980 | 2016-06-23 16:31:40 +0300 | [diff] [blame] | 53 | #define IWL_PCIE_MAX_FRAGS(x) (x->max_tbs - 3) |
Johannes Berg | 206eea7 | 2015-04-17 16:38:31 +0200 | [diff] [blame] | 54 | |
Sara Sharon | 26d535a | 2015-04-28 12:56:54 +0300 | [diff] [blame] | 55 | /* |
| 56 | * RX related structures and functions |
| 57 | */ |
| 58 | #define RX_NUM_QUEUES 1 |
| 59 | #define RX_POST_REQ_ALLOC 2 |
| 60 | #define RX_CLAIM_REQ_ALLOC 8 |
Sara Sharon | 7848505 | 2015-12-14 17:44:11 +0200 | [diff] [blame] | 61 | #define RX_PENDING_WATERMARK 16 |
Sara Sharon | 26d535a | 2015-04-28 12:56:54 +0300 | [diff] [blame] | 62 | |
Emmanuel Grumbach | a72b8b0 | 2011-08-25 23:11:13 -0700 | [diff] [blame] | 63 | struct iwl_host_cmd; |
Emmanuel Grumbach | dda61a4 | 2011-08-25 23:11:11 -0700 | [diff] [blame] | 64 | |
Emmanuel Grumbach | ab697a9 | 2011-07-11 07:35:34 -0700 | [diff] [blame] | 65 | /*This file includes the declaration that are internal to the |
| 66 | * trans_pcie layer */ |
| 67 | |
Sara Sharon | 96a6497 | 2015-12-23 15:10:03 +0200 | [diff] [blame] | 68 | /** |
| 69 | * struct iwl_rx_mem_buffer |
| 70 | * @page_dma: bus address of rxb page |
| 71 | * @page: driver's pointer to the rxb page |
Sara Sharon | b1753c6 | 2016-06-21 12:44:01 +0300 | [diff] [blame] | 72 | * @invalid: rxb is in driver ownership - not owned by HW |
Sara Sharon | 96a6497 | 2015-12-23 15:10:03 +0200 | [diff] [blame] | 73 | * @vid: index of this rxb in the global table |
| 74 | */ |
Johannes Berg | 48a2d66 | 2012-03-05 11:24:39 -0800 | [diff] [blame] | 75 | struct iwl_rx_mem_buffer { |
| 76 | dma_addr_t page_dma; |
| 77 | struct page *page; |
Sara Sharon | 96a6497 | 2015-12-23 15:10:03 +0200 | [diff] [blame] | 78 | u16 vid; |
Sara Sharon | b1753c6 | 2016-06-21 12:44:01 +0300 | [diff] [blame] | 79 | bool invalid; |
Johannes Berg | 48a2d66 | 2012-03-05 11:24:39 -0800 | [diff] [blame] | 80 | struct list_head list; |
| 81 | }; |
| 82 | |
Emmanuel Grumbach | e6bb4c9 | 2011-08-25 23:10:48 -0700 | [diff] [blame] | 83 | /** |
Emmanuel Grumbach | 1f7b617 | 2011-08-25 23:10:59 -0700 | [diff] [blame] | 84 | * struct isr_statistics - interrupt statistics |
| 85 | * |
| 86 | */ |
| 87 | struct isr_statistics { |
| 88 | u32 hw; |
| 89 | u32 sw; |
| 90 | u32 err_code; |
| 91 | u32 sch; |
| 92 | u32 alive; |
| 93 | u32 rfkill; |
| 94 | u32 ctkill; |
| 95 | u32 wakeup; |
| 96 | u32 rx; |
| 97 | u32 tx; |
| 98 | u32 unhandled; |
| 99 | }; |
| 100 | |
| 101 | /** |
Emmanuel Grumbach | 990aa6d | 2012-11-14 12:39:52 +0200 | [diff] [blame] | 102 | * struct iwl_rxq - Rx queue |
Sara Sharon | 96a6497 | 2015-12-23 15:10:03 +0200 | [diff] [blame] | 103 | * @id: queue index |
| 104 | * @bd: driver's pointer to buffer of receive buffer descriptors (rbd). |
| 105 | * Address size is 32 bit in pre-9000 devices and 64 bit in 9000 devices. |
Emmanuel Grumbach | 5a878bf | 2011-08-25 23:10:51 -0700 | [diff] [blame] | 106 | * @bd_dma: bus address of buffer of receive buffer descriptors (rbd) |
Sara Sharon | 96a6497 | 2015-12-23 15:10:03 +0200 | [diff] [blame] | 107 | * @ubd: driver's pointer to buffer of used receive buffer descriptors (rbd) |
| 108 | * @ubd_dma: physical address of buffer of used receive buffer descriptors (rbd) |
Emmanuel Grumbach | 5a878bf | 2011-08-25 23:10:51 -0700 | [diff] [blame] | 109 | * @read: Shared index to newest available Rx buffer |
| 110 | * @write: Shared index to oldest written Rx packet |
| 111 | * @free_count: Number of pre-allocated buffers in rx_free |
Sara Sharon | 26d535a | 2015-04-28 12:56:54 +0300 | [diff] [blame] | 112 | * @used_count: Number of RBDs handled to allocator to use for allocation |
Emmanuel Grumbach | 5a878bf | 2011-08-25 23:10:51 -0700 | [diff] [blame] | 113 | * @write_actual: |
Sara Sharon | 26d535a | 2015-04-28 12:56:54 +0300 | [diff] [blame] | 114 | * @rx_free: list of RBDs with allocated RB ready for use |
| 115 | * @rx_used: list of RBDs with no RB attached |
Emmanuel Grumbach | 5a878bf | 2011-08-25 23:10:51 -0700 | [diff] [blame] | 116 | * @need_update: flag to indicate we need to update read/write index |
| 117 | * @rb_stts: driver's pointer to receive buffer status |
| 118 | * @rb_stts_dma: bus address of receive buffer status |
| 119 | * @lock: |
Sara Sharon | 96a6497 | 2015-12-23 15:10:03 +0200 | [diff] [blame] | 120 | * @queue: actual rx queue. Not used for multi-rx queue. |
Emmanuel Grumbach | 5a878bf | 2011-08-25 23:10:51 -0700 | [diff] [blame] | 121 | * |
| 122 | * NOTE: rx_free and rx_used are used as a FIFO for iwl_rx_mem_buffers |
| 123 | */ |
Emmanuel Grumbach | 990aa6d | 2012-11-14 12:39:52 +0200 | [diff] [blame] | 124 | struct iwl_rxq { |
Sara Sharon | 96a6497 | 2015-12-23 15:10:03 +0200 | [diff] [blame] | 125 | int id; |
| 126 | void *bd; |
Emmanuel Grumbach | 5a878bf | 2011-08-25 23:10:51 -0700 | [diff] [blame] | 127 | dma_addr_t bd_dma; |
Sara Sharon | 96a6497 | 2015-12-23 15:10:03 +0200 | [diff] [blame] | 128 | __le32 *used_bd; |
| 129 | dma_addr_t used_bd_dma; |
Emmanuel Grumbach | 5a878bf | 2011-08-25 23:10:51 -0700 | [diff] [blame] | 130 | u32 read; |
| 131 | u32 write; |
| 132 | u32 free_count; |
Sara Sharon | 26d535a | 2015-04-28 12:56:54 +0300 | [diff] [blame] | 133 | u32 used_count; |
Emmanuel Grumbach | 5a878bf | 2011-08-25 23:10:51 -0700 | [diff] [blame] | 134 | u32 write_actual; |
Sara Sharon | 96a6497 | 2015-12-23 15:10:03 +0200 | [diff] [blame] | 135 | u32 queue_size; |
Emmanuel Grumbach | 5a878bf | 2011-08-25 23:10:51 -0700 | [diff] [blame] | 136 | struct list_head rx_free; |
| 137 | struct list_head rx_used; |
Johannes Berg | 5d63f92 | 2014-02-27 11:20:07 +0100 | [diff] [blame] | 138 | bool need_update; |
Emmanuel Grumbach | 5a878bf | 2011-08-25 23:10:51 -0700 | [diff] [blame] | 139 | struct iwl_rb_status *rb_stts; |
| 140 | dma_addr_t rb_stts_dma; |
| 141 | spinlock_t lock; |
Sara Sharon | bce9773 | 2016-01-25 18:14:49 +0200 | [diff] [blame] | 142 | struct napi_struct napi; |
Sara Sharon | 26d535a | 2015-04-28 12:56:54 +0300 | [diff] [blame] | 143 | struct iwl_rx_mem_buffer *queue[RX_QUEUE_SIZE]; |
| 144 | }; |
| 145 | |
| 146 | /** |
| 147 | * struct iwl_rb_allocator - Rx allocator |
Sara Sharon | 26d535a | 2015-04-28 12:56:54 +0300 | [diff] [blame] | 148 | * @req_pending: number of requests the allcator had not processed yet |
| 149 | * @req_ready: number of requests honored and ready for claiming |
| 150 | * @rbd_allocated: RBDs with pages allocated and ready to be handled to |
| 151 | * the queue. This is a list of &struct iwl_rx_mem_buffer |
| 152 | * @rbd_empty: RBDs with no page attached for allocator use. This is a list |
| 153 | * of &struct iwl_rx_mem_buffer |
| 154 | * @lock: protects the rbd_allocated and rbd_empty lists |
| 155 | * @alloc_wq: work queue for background calls |
| 156 | * @rx_alloc: work struct for background calls |
| 157 | */ |
| 158 | struct iwl_rb_allocator { |
Sara Sharon | 26d535a | 2015-04-28 12:56:54 +0300 | [diff] [blame] | 159 | atomic_t req_pending; |
| 160 | atomic_t req_ready; |
| 161 | struct list_head rbd_allocated; |
| 162 | struct list_head rbd_empty; |
| 163 | spinlock_t lock; |
| 164 | struct workqueue_struct *alloc_wq; |
| 165 | struct work_struct rx_alloc; |
Emmanuel Grumbach | 5a878bf | 2011-08-25 23:10:51 -0700 | [diff] [blame] | 166 | }; |
| 167 | |
Emmanuel Grumbach | a72b8b0 | 2011-08-25 23:11:13 -0700 | [diff] [blame] | 168 | struct iwl_dma_ptr { |
| 169 | dma_addr_t dma; |
| 170 | void *addr; |
| 171 | size_t size; |
| 172 | }; |
| 173 | |
Johannes Berg | bffc66c | 2012-03-05 11:24:42 -0800 | [diff] [blame] | 174 | /** |
| 175 | * iwl_queue_inc_wrap - increment queue index, wrap back to beginning |
| 176 | * @index -- current index |
Johannes Berg | bffc66c | 2012-03-05 11:24:42 -0800 | [diff] [blame] | 177 | */ |
Johannes Berg | 83f32a4 | 2014-04-24 09:57:40 +0200 | [diff] [blame] | 178 | static inline int iwl_queue_inc_wrap(int index) |
Johannes Berg | bffc66c | 2012-03-05 11:24:42 -0800 | [diff] [blame] | 179 | { |
Johannes Berg | 83f32a4 | 2014-04-24 09:57:40 +0200 | [diff] [blame] | 180 | return ++index & (TFD_QUEUE_SIZE_MAX - 1); |
Johannes Berg | bffc66c | 2012-03-05 11:24:42 -0800 | [diff] [blame] | 181 | } |
| 182 | |
| 183 | /** |
| 184 | * iwl_queue_dec_wrap - decrement queue index, wrap back to end |
| 185 | * @index -- current index |
Johannes Berg | bffc66c | 2012-03-05 11:24:42 -0800 | [diff] [blame] | 186 | */ |
Johannes Berg | 83f32a4 | 2014-04-24 09:57:40 +0200 | [diff] [blame] | 187 | static inline int iwl_queue_dec_wrap(int index) |
Johannes Berg | bffc66c | 2012-03-05 11:24:42 -0800 | [diff] [blame] | 188 | { |
Johannes Berg | 83f32a4 | 2014-04-24 09:57:40 +0200 | [diff] [blame] | 189 | return --index & (TFD_QUEUE_SIZE_MAX - 1); |
Johannes Berg | bffc66c | 2012-03-05 11:24:42 -0800 | [diff] [blame] | 190 | } |
| 191 | |
Emmanuel Grumbach | 522376d | 2011-09-06 09:31:19 -0700 | [diff] [blame] | 192 | struct iwl_cmd_meta { |
| 193 | /* only for SYNC commands, iff the reply skb is wanted */ |
| 194 | struct iwl_host_cmd *source; |
Johannes Berg | c14c737 | 2012-04-16 14:48:08 -0700 | [diff] [blame] | 195 | u32 flags; |
Sara Sharon | 3cd1980 | 2016-06-23 16:31:40 +0300 | [diff] [blame] | 196 | u32 tbs; |
Emmanuel Grumbach | 522376d | 2011-09-06 09:31:19 -0700 | [diff] [blame] | 197 | }; |
| 198 | |
Emmanuel Grumbach | 522376d | 2011-09-06 09:31:19 -0700 | [diff] [blame] | 199 | |
Johannes Berg | bf8440e | 2012-03-19 17:12:06 +0100 | [diff] [blame] | 200 | #define TFD_TX_CMD_SLOTS 256 |
| 201 | #define TFD_CMD_SLOTS 32 |
| 202 | |
Johannes Berg | 8a964f4 | 2013-02-25 16:01:34 +0100 | [diff] [blame] | 203 | /* |
Sara Sharon | 8de437c | 2016-06-09 17:56:38 +0300 | [diff] [blame] | 204 | * The FH will write back to the first TB only, so we need to copy some data |
| 205 | * into the buffer regardless of whether it should be mapped or not. |
| 206 | * This indicates how big the first TB must be to include the scratch buffer |
| 207 | * and the assigned PN. |
| 208 | * Since PN location is 16 bytes at offset 24, it's 40 now. |
| 209 | * If we make it bigger then allocations will be bigger and copy slower, so |
| 210 | * that's probably not useful. |
Johannes Berg | 8a964f4 | 2013-02-25 16:01:34 +0100 | [diff] [blame] | 211 | */ |
Sara Sharon | 8de437c | 2016-06-09 17:56:38 +0300 | [diff] [blame] | 212 | #define IWL_FIRST_TB_SIZE 40 |
| 213 | #define IWL_FIRST_TB_SIZE_ALIGN ALIGN(IWL_FIRST_TB_SIZE, 64) |
Johannes Berg | 8a964f4 | 2013-02-25 16:01:34 +0100 | [diff] [blame] | 214 | |
Emmanuel Grumbach | 990aa6d | 2012-11-14 12:39:52 +0200 | [diff] [blame] | 215 | struct iwl_pcie_txq_entry { |
Johannes Berg | bf8440e | 2012-03-19 17:12:06 +0100 | [diff] [blame] | 216 | struct iwl_device_cmd *cmd; |
| 217 | struct sk_buff *skb; |
Johannes Berg | f4feb8a | 2012-10-19 14:24:43 +0200 | [diff] [blame] | 218 | /* buffer to free after command completes */ |
| 219 | const void *free_buf; |
Johannes Berg | bf8440e | 2012-03-19 17:12:06 +0100 | [diff] [blame] | 220 | struct iwl_cmd_meta meta; |
| 221 | }; |
| 222 | |
Sara Sharon | 8de437c | 2016-06-09 17:56:38 +0300 | [diff] [blame] | 223 | struct iwl_pcie_first_tb_buf { |
| 224 | u8 buf[IWL_FIRST_TB_SIZE_ALIGN]; |
Johannes Berg | 38c0f334 | 2013-02-27 13:18:50 +0100 | [diff] [blame] | 225 | }; |
| 226 | |
Emmanuel Grumbach | 522376d | 2011-09-06 09:31:19 -0700 | [diff] [blame] | 227 | /** |
Emmanuel Grumbach | 990aa6d | 2012-11-14 12:39:52 +0200 | [diff] [blame] | 228 | * struct iwl_txq - Tx Queue for DMA |
Emmanuel Grumbach | 522376d | 2011-09-06 09:31:19 -0700 | [diff] [blame] | 229 | * @q: generic Rx/Tx queue descriptor |
Johannes Berg | bf8440e | 2012-03-19 17:12:06 +0100 | [diff] [blame] | 230 | * @tfds: transmit frame descriptors (DMA memory) |
Sara Sharon | 8de437c | 2016-06-09 17:56:38 +0300 | [diff] [blame] | 231 | * @first_tb_bufs: start of command headers, including scratch buffers, for |
Johannes Berg | 38c0f334 | 2013-02-27 13:18:50 +0100 | [diff] [blame] | 232 | * the writeback -- this is DMA memory and an array holding one buffer |
| 233 | * for each command on the queue |
Sara Sharon | 8de437c | 2016-06-09 17:56:38 +0300 | [diff] [blame] | 234 | * @first_tb_dma: DMA address for the first_tb_bufs start |
Johannes Berg | bf8440e | 2012-03-19 17:12:06 +0100 | [diff] [blame] | 235 | * @entries: transmit entries (driver state) |
| 236 | * @lock: queue lock |
| 237 | * @stuck_timer: timer that fires if queue gets stuck |
| 238 | * @trans_pcie: pointer back to transport (for timer) |
Emmanuel Grumbach | 522376d | 2011-09-06 09:31:19 -0700 | [diff] [blame] | 239 | * @need_update: indicates need to update read/write index |
Johannes Berg | bf8440e | 2012-03-19 17:12:06 +0100 | [diff] [blame] | 240 | * @active: stores if queue is active |
Johannes Berg | 68972c4 | 2013-06-11 19:05:27 +0200 | [diff] [blame] | 241 | * @ampdu: true if this queue is an ampdu queue for an specific RA/TID |
Emmanuel Grumbach | 4cf677f | 2015-01-12 14:38:29 +0200 | [diff] [blame] | 242 | * @wd_timeout: queue watchdog timeout (jiffies) - per queue |
Emmanuel Grumbach | e0b8d40 | 2015-01-20 17:02:40 +0200 | [diff] [blame] | 243 | * @frozen: tx stuck queue timer is frozen |
| 244 | * @frozen_expiry_remainder: remember how long until the timer fires |
Sara Sharon | bb98ecd | 2016-07-07 18:17:45 +0300 | [diff] [blame] | 245 | * @write_ptr: 1-st empty entry (index) host_w |
| 246 | * @read_ptr: last used entry (index) host_r |
| 247 | * @dma_addr: physical addr for BD's |
| 248 | * @n_window: safe queue window |
| 249 | * @id: queue id |
| 250 | * @low_mark: low watermark, resume queue if free space more than this |
| 251 | * @high_mark: high watermark, stop queue if free space less than this |
Emmanuel Grumbach | 522376d | 2011-09-06 09:31:19 -0700 | [diff] [blame] | 252 | * |
| 253 | * A Tx queue consists of circular buffer of BDs (a.k.a. TFDs, transmit frame |
| 254 | * descriptors) and required locking structures. |
Sara Sharon | bb98ecd | 2016-07-07 18:17:45 +0300 | [diff] [blame] | 255 | * |
| 256 | * Note the difference between TFD_QUEUE_SIZE_MAX and n_window: the hardware |
| 257 | * always assumes 256 descriptors, so TFD_QUEUE_SIZE_MAX is always 256 (unless |
| 258 | * there might be HW changes in the future). For the normal TX |
| 259 | * queues, n_window, which is the size of the software queue data |
| 260 | * is also 256; however, for the command queue, n_window is only |
| 261 | * 32 since we don't need so many commands pending. Since the HW |
| 262 | * still uses 256 BDs for DMA though, TFD_QUEUE_SIZE_MAX stays 256. |
| 263 | * This means that we end up with the following: |
| 264 | * HW entries: | 0 | ... | N * 32 | ... | N * 32 + 31 | ... | 255 | |
| 265 | * SW entries: | 0 | ... | 31 | |
| 266 | * where N is a number between 0 and 7. This means that the SW |
| 267 | * data is a window overlayed over the HW queue. |
Emmanuel Grumbach | 522376d | 2011-09-06 09:31:19 -0700 | [diff] [blame] | 268 | */ |
Emmanuel Grumbach | 990aa6d | 2012-11-14 12:39:52 +0200 | [diff] [blame] | 269 | struct iwl_txq { |
Sara Sharon | 6983ba6 | 2016-06-26 13:17:56 +0300 | [diff] [blame] | 270 | void *tfds; |
Sara Sharon | 8de437c | 2016-06-09 17:56:38 +0300 | [diff] [blame] | 271 | struct iwl_pcie_first_tb_buf *first_tb_bufs; |
| 272 | dma_addr_t first_tb_dma; |
Emmanuel Grumbach | 990aa6d | 2012-11-14 12:39:52 +0200 | [diff] [blame] | 273 | struct iwl_pcie_txq_entry *entries; |
Johannes Berg | 015c15e | 2012-03-05 11:24:24 -0800 | [diff] [blame] | 274 | spinlock_t lock; |
Emmanuel Grumbach | e0b8d40 | 2015-01-20 17:02:40 +0200 | [diff] [blame] | 275 | unsigned long frozen_expiry_remainder; |
Johannes Berg | 7c5ba4a | 2012-04-09 17:46:54 -0700 | [diff] [blame] | 276 | struct timer_list stuck_timer; |
| 277 | struct iwl_trans_pcie *trans_pcie; |
Johannes Berg | 43aa616 | 2014-02-27 14:24:36 +0100 | [diff] [blame] | 278 | bool need_update; |
Emmanuel Grumbach | e0b8d40 | 2015-01-20 17:02:40 +0200 | [diff] [blame] | 279 | bool frozen; |
Emmanuel Grumbach | 522376d | 2011-09-06 09:31:19 -0700 | [diff] [blame] | 280 | u8 active; |
Johannes Berg | 68972c4 | 2013-06-11 19:05:27 +0200 | [diff] [blame] | 281 | bool ampdu; |
Emmanuel Grumbach | 04fa3e6 | 2017-01-07 20:11:47 +0200 | [diff] [blame^] | 282 | int block; |
Emmanuel Grumbach | 4cf677f | 2015-01-12 14:38:29 +0200 | [diff] [blame] | 283 | unsigned long wd_timeout; |
Emmanuel Grumbach | 3955525 | 2016-01-14 09:39:21 +0200 | [diff] [blame] | 284 | struct sk_buff_head overflow_q; |
Sara Sharon | bb98ecd | 2016-07-07 18:17:45 +0300 | [diff] [blame] | 285 | |
| 286 | int write_ptr; |
| 287 | int read_ptr; |
| 288 | dma_addr_t dma_addr; |
| 289 | int n_window; |
| 290 | u32 id; |
| 291 | int low_mark; |
| 292 | int high_mark; |
Emmanuel Grumbach | 522376d | 2011-09-06 09:31:19 -0700 | [diff] [blame] | 293 | }; |
| 294 | |
Johannes Berg | 38c0f334 | 2013-02-27 13:18:50 +0100 | [diff] [blame] | 295 | static inline dma_addr_t |
Sara Sharon | 8de437c | 2016-06-09 17:56:38 +0300 | [diff] [blame] | 296 | iwl_pcie_get_first_tb_dma(struct iwl_txq *txq, int idx) |
Johannes Berg | 38c0f334 | 2013-02-27 13:18:50 +0100 | [diff] [blame] | 297 | { |
Sara Sharon | 8de437c | 2016-06-09 17:56:38 +0300 | [diff] [blame] | 298 | return txq->first_tb_dma + |
| 299 | sizeof(struct iwl_pcie_first_tb_buf) * idx; |
Johannes Berg | 38c0f334 | 2013-02-27 13:18:50 +0100 | [diff] [blame] | 300 | } |
| 301 | |
Emmanuel Grumbach | 6eb5e529 | 2015-10-18 09:31:24 +0300 | [diff] [blame] | 302 | struct iwl_tso_hdr_page { |
| 303 | struct page *page; |
| 304 | u8 *pos; |
| 305 | }; |
| 306 | |
Emmanuel Grumbach | 5a878bf | 2011-08-25 23:10:51 -0700 | [diff] [blame] | 307 | /** |
Haim Dreyfuss | 496d83c | 2016-03-20 17:57:22 +0200 | [diff] [blame] | 308 | * enum iwl_shared_irq_flags - level of sharing for irq |
| 309 | * @IWL_SHARED_IRQ_NON_RX: interrupt vector serves non rx causes. |
| 310 | * @IWL_SHARED_IRQ_FIRST_RSS: interrupt vector serves first RSS queue. |
| 311 | */ |
| 312 | enum iwl_shared_irq_flags { |
| 313 | IWL_SHARED_IRQ_NON_RX = BIT(0), |
| 314 | IWL_SHARED_IRQ_FIRST_RSS = BIT(1), |
| 315 | }; |
| 316 | |
| 317 | /** |
Emmanuel Grumbach | e6bb4c9 | 2011-08-25 23:10:48 -0700 | [diff] [blame] | 318 | * struct iwl_trans_pcie - PCIe transport specific data |
Emmanuel Grumbach | 5a878bf | 2011-08-25 23:10:51 -0700 | [diff] [blame] | 319 | * @rxq: all the RX queue data |
Sara Sharon | 7848505 | 2015-12-14 17:44:11 +0200 | [diff] [blame] | 320 | * @rx_pool: initial pool of iwl_rx_mem_buffer for all the queues |
Sara Sharon | 96a6497 | 2015-12-23 15:10:03 +0200 | [diff] [blame] | 321 | * @global_table: table mapping received VID from hw to rxb |
Sara Sharon | 26d535a | 2015-04-28 12:56:54 +0300 | [diff] [blame] | 322 | * @rba: allocator for RX replenishing |
Emmanuel Grumbach | 5a878bf | 2011-08-25 23:10:51 -0700 | [diff] [blame] | 323 | * @trans: pointer to the generic transport area |
Emmanuel Grumbach | 105183b | 2011-08-25 23:11:02 -0700 | [diff] [blame] | 324 | * @scd_base_addr: scheduler sram base address in SRAM |
| 325 | * @scd_bc_tbls: pointer to the byte count table of the scheduler |
Emmanuel Grumbach | 9d6b2cb | 2011-08-25 23:11:12 -0700 | [diff] [blame] | 326 | * @kw: keep warm address |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 327 | * @pci_dev: basic pci-network driver stuff |
| 328 | * @hw_base: pci hardware address support |
Johannes Berg | 13df1aa | 2012-03-06 13:31:00 -0800 | [diff] [blame] | 329 | * @ucode_write_complete: indicates that the ucode has been copied. |
| 330 | * @ucode_write_waitq: wait queue for uCode load |
Meenakshi Venkataraman | c6f600f | 2012-03-08 11:29:12 -0800 | [diff] [blame] | 331 | * @cmd_queue - command queue number |
Emmanuel Grumbach | 6c4fbcb | 2015-11-10 11:57:41 +0200 | [diff] [blame] | 332 | * @rx_buf_size: Rx buffer size |
Emmanuel Grumbach | 046db34 | 2012-12-05 15:07:54 +0200 | [diff] [blame] | 333 | * @bc_table_dword: true if the BC table expects DWORD (as opposed to bytes) |
Emmanuel Grumbach | 3a736bc | 2014-09-10 11:16:41 +0300 | [diff] [blame] | 334 | * @scd_set_active: should the transport configure the SCD for HCMD queue |
Emmanuel Grumbach | 41837ca9 | 2015-10-21 09:00:07 +0300 | [diff] [blame] | 335 | * @sw_csum_tx: if true, then the transport will compute the csum of the TXed |
| 336 | * frame. |
Johannes Berg | b2cf410 | 2012-04-09 17:46:51 -0700 | [diff] [blame] | 337 | * @rx_page_order: page order for receive buffer size |
Lilach Edelstein | e56b04e | 2013-01-16 11:34:49 +0200 | [diff] [blame] | 338 | * @reg_lock: protect hw register access |
Emmanuel Grumbach | fa9f328 | 2015-06-11 20:45:49 +0300 | [diff] [blame] | 339 | * @mutex: to protect stop_device / start_fw / start_hw |
Emmanuel Grumbach | b943949 | 2013-12-22 15:09:40 +0200 | [diff] [blame] | 340 | * @cmd_in_flight: true when we have a host command in flight |
Emmanuel Grumbach | c2d2020 | 2014-06-01 08:05:52 +0300 | [diff] [blame] | 341 | * @fw_mon_phys: physical address of the buffer for the firmware monitor |
| 342 | * @fw_mon_page: points to the first page of the buffer for the firmware monitor |
| 343 | * @fw_mon_size: size of the buffer for the firmware monitor |
Haim Dreyfuss | 2e5d4a8 | 2015-12-17 12:17:58 +0200 | [diff] [blame] | 344 | * @msix_entries: array of MSI-X entries |
| 345 | * @msix_enabled: true if managed to enable MSI-X |
Haim Dreyfuss | 496d83c | 2016-03-20 17:57:22 +0200 | [diff] [blame] | 346 | * @shared_vec_mask: the type of causes the shared vector handles |
| 347 | * (see iwl_shared_irq_flags). |
| 348 | * @alloc_vecs: the number of interrupt vectors allocated by the OS |
| 349 | * @def_irq: default irq for non rx causes |
Haim Dreyfuss | 2e5d4a8 | 2015-12-17 12:17:58 +0200 | [diff] [blame] | 350 | * @fh_init_mask: initial unmasked fh causes |
| 351 | * @hw_init_mask: initial unmasked hw causes |
| 352 | * @fh_mask: current unmasked fh causes |
| 353 | * @hw_mask: current unmasked hw causes |
Emmanuel Grumbach | e6bb4c9 | 2011-08-25 23:10:48 -0700 | [diff] [blame] | 354 | */ |
| 355 | struct iwl_trans_pcie { |
Sara Sharon | 7848505 | 2015-12-14 17:44:11 +0200 | [diff] [blame] | 356 | struct iwl_rxq *rxq; |
Sara Sharon | 7b54243 | 2016-02-01 13:46:06 +0200 | [diff] [blame] | 357 | struct iwl_rx_mem_buffer rx_pool[RX_POOL_SIZE]; |
Sara Sharon | 4314692 | 2016-03-14 13:11:47 +0200 | [diff] [blame] | 358 | struct iwl_rx_mem_buffer *global_table[RX_POOL_SIZE]; |
Sara Sharon | 26d535a | 2015-04-28 12:56:54 +0300 | [diff] [blame] | 359 | struct iwl_rb_allocator rba; |
Emmanuel Grumbach | 5a878bf | 2011-08-25 23:10:51 -0700 | [diff] [blame] | 360 | struct iwl_trans *trans; |
Emmanuel Grumbach | 0c32576 | 2011-08-25 23:10:53 -0700 | [diff] [blame] | 361 | |
Johannes Berg | f14d6b3 | 2014-03-21 13:30:03 +0100 | [diff] [blame] | 362 | struct net_device napi_dev; |
Johannes Berg | f14d6b3 | 2014-03-21 13:30:03 +0100 | [diff] [blame] | 363 | |
Emmanuel Grumbach | 6eb5e529 | 2015-10-18 09:31:24 +0300 | [diff] [blame] | 364 | struct __percpu iwl_tso_hdr_page *tso_hdr_page; |
| 365 | |
Emmanuel Grumbach | 0c32576 | 2011-08-25 23:10:53 -0700 | [diff] [blame] | 366 | /* INT ICT Table */ |
| 367 | __le32 *ict_tbl; |
Emmanuel Grumbach | 0c32576 | 2011-08-25 23:10:53 -0700 | [diff] [blame] | 368 | dma_addr_t ict_tbl_dma; |
Emmanuel Grumbach | 0c32576 | 2011-08-25 23:10:53 -0700 | [diff] [blame] | 369 | int ict_index; |
Emmanuel Grumbach | 0c32576 | 2011-08-25 23:10:53 -0700 | [diff] [blame] | 370 | bool use_ict; |
Emmanuel Grumbach | fa9f328 | 2015-06-11 20:45:49 +0300 | [diff] [blame] | 371 | bool is_down; |
Emmanuel Grumbach | 1f7b617 | 2011-08-25 23:10:59 -0700 | [diff] [blame] | 372 | struct isr_statistics isr_stats; |
Emmanuel Grumbach | 0c32576 | 2011-08-25 23:10:53 -0700 | [diff] [blame] | 373 | |
Johannes Berg | 7b11488 | 2012-02-05 13:55:11 -0800 | [diff] [blame] | 374 | spinlock_t irq_lock; |
Emmanuel Grumbach | fa9f328 | 2015-06-11 20:45:49 +0300 | [diff] [blame] | 375 | struct mutex mutex; |
Emmanuel Grumbach | 0c32576 | 2011-08-25 23:10:53 -0700 | [diff] [blame] | 376 | u32 inta_mask; |
Emmanuel Grumbach | 105183b | 2011-08-25 23:11:02 -0700 | [diff] [blame] | 377 | u32 scd_base_addr; |
| 378 | struct iwl_dma_ptr scd_bc_tbls; |
Emmanuel Grumbach | 9d6b2cb | 2011-08-25 23:11:12 -0700 | [diff] [blame] | 379 | struct iwl_dma_ptr kw; |
Emmanuel Grumbach | e13c0c5 | 2011-08-25 23:11:24 -0700 | [diff] [blame] | 380 | |
Emmanuel Grumbach | 990aa6d | 2012-11-14 12:39:52 +0200 | [diff] [blame] | 381 | struct iwl_txq *txq; |
Johannes Berg | 9eae88f | 2012-03-15 13:26:52 -0700 | [diff] [blame] | 382 | unsigned long queue_used[BITS_TO_LONGS(IWL_MAX_HW_QUEUES)]; |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 383 | unsigned long queue_stopped[BITS_TO_LONGS(IWL_MAX_HW_QUEUES)]; |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 384 | |
| 385 | /* PCI bus related data */ |
| 386 | struct pci_dev *pci_dev; |
| 387 | void __iomem *hw_base; |
Johannes Berg | 13df1aa | 2012-03-06 13:31:00 -0800 | [diff] [blame] | 388 | |
| 389 | bool ucode_write_complete; |
| 390 | wait_queue_head_t ucode_write_waitq; |
Emmanuel Grumbach | f946b52 | 2012-10-25 17:25:52 +0200 | [diff] [blame] | 391 | wait_queue_head_t wait_command_queue; |
Luciano Coelho | 4cbb8e50 | 2015-08-18 16:02:38 +0300 | [diff] [blame] | 392 | wait_queue_head_t d0i3_waitq; |
Emmanuel Grumbach | f946b52 | 2012-10-25 17:25:52 +0200 | [diff] [blame] | 393 | |
Johannes Berg | 21cb322 | 2016-06-21 13:11:48 +0200 | [diff] [blame] | 394 | u8 page_offs, dev_cmd_offs; |
| 395 | |
Meenakshi Venkataraman | c6f600f | 2012-03-08 11:29:12 -0800 | [diff] [blame] | 396 | u8 cmd_queue; |
Emmanuel Grumbach | b04db9a | 2012-06-21 11:53:44 +0300 | [diff] [blame] | 397 | u8 cmd_fifo; |
Emmanuel Grumbach | 4cf677f | 2015-01-12 14:38:29 +0200 | [diff] [blame] | 398 | unsigned int cmd_q_wdg_timeout; |
Johannes Berg | d663ee7 | 2012-03-10 13:00:07 -0800 | [diff] [blame] | 399 | u8 n_no_reclaim_cmds; |
| 400 | u8 no_reclaim_cmds[MAX_NO_RECLAIM_CMDS]; |
Sara Sharon | 3cd1980 | 2016-06-23 16:31:40 +0300 | [diff] [blame] | 401 | u8 max_tbs; |
Sara Sharon | 6983ba6 | 2016-06-26 13:17:56 +0300 | [diff] [blame] | 402 | u16 tfd_size; |
Johannes Berg | b2cf410 | 2012-04-09 17:46:51 -0700 | [diff] [blame] | 403 | |
Emmanuel Grumbach | 6c4fbcb | 2015-11-10 11:57:41 +0200 | [diff] [blame] | 404 | enum iwl_amsdu_size rx_buf_size; |
Emmanuel Grumbach | 046db34 | 2012-12-05 15:07:54 +0200 | [diff] [blame] | 405 | bool bc_table_dword; |
Emmanuel Grumbach | 3a736bc | 2014-09-10 11:16:41 +0300 | [diff] [blame] | 406 | bool scd_set_active; |
Emmanuel Grumbach | 41837ca9 | 2015-10-21 09:00:07 +0300 | [diff] [blame] | 407 | bool sw_csum_tx; |
Johannes Berg | b2cf410 | 2012-04-09 17:46:51 -0700 | [diff] [blame] | 408 | u32 rx_page_order; |
Johannes Berg | 7c5ba4a | 2012-04-09 17:46:54 -0700 | [diff] [blame] | 409 | |
Lilach Edelstein | e56b04e | 2013-01-16 11:34:49 +0200 | [diff] [blame] | 410 | /*protect hw register */ |
| 411 | spinlock_t reg_lock; |
Ilan Peer | fc8a350 | 2015-05-13 14:34:07 +0300 | [diff] [blame] | 412 | bool cmd_hold_nic_awake; |
Eliad Peller | 7616f33 | 2014-11-20 17:33:43 +0200 | [diff] [blame] | 413 | bool ref_cmd_in_flight; |
| 414 | |
Emmanuel Grumbach | c2d2020 | 2014-06-01 08:05:52 +0300 | [diff] [blame] | 415 | dma_addr_t fw_mon_phys; |
| 416 | struct page *fw_mon_page; |
| 417 | u32 fw_mon_size; |
Haim Dreyfuss | 2e5d4a8 | 2015-12-17 12:17:58 +0200 | [diff] [blame] | 418 | |
| 419 | struct msix_entry msix_entries[IWL_MAX_RX_HW_QUEUES]; |
| 420 | bool msix_enabled; |
Haim Dreyfuss | 496d83c | 2016-03-20 17:57:22 +0200 | [diff] [blame] | 421 | u8 shared_vec_mask; |
| 422 | u32 alloc_vecs; |
| 423 | u32 def_irq; |
Haim Dreyfuss | 2e5d4a8 | 2015-12-17 12:17:58 +0200 | [diff] [blame] | 424 | u32 fh_init_mask; |
| 425 | u32 hw_init_mask; |
| 426 | u32 fh_mask; |
| 427 | u32 hw_mask; |
Haim Dreyfuss | 7c8d91e | 2016-03-13 17:51:59 +0200 | [diff] [blame] | 428 | cpumask_t affinity_mask[IWL_MAX_RX_HW_QUEUES]; |
Emmanuel Grumbach | e6bb4c9 | 2011-08-25 23:10:48 -0700 | [diff] [blame] | 429 | }; |
| 430 | |
Johannes Berg | 85e5a38 | 2015-11-12 16:16:01 +0100 | [diff] [blame] | 431 | static inline struct iwl_trans_pcie * |
| 432 | IWL_TRANS_GET_PCIE_TRANS(struct iwl_trans *trans) |
| 433 | { |
| 434 | return (void *)trans->trans_specific; |
| 435 | } |
Emmanuel Grumbach | 5a878bf | 2011-08-25 23:10:51 -0700 | [diff] [blame] | 436 | |
Johannes Berg | 7c5ba4a | 2012-04-09 17:46:54 -0700 | [diff] [blame] | 437 | static inline struct iwl_trans * |
| 438 | iwl_trans_pcie_get_trans(struct iwl_trans_pcie *trans_pcie) |
| 439 | { |
| 440 | return container_of((void *)trans_pcie, struct iwl_trans, |
| 441 | trans_specific); |
| 442 | } |
| 443 | |
Emmanuel Grumbach | f02831b | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 444 | /* |
| 445 | * Convention: trans API functions: iwl_trans_pcie_XXX |
| 446 | * Other functions: iwl_pcie_XXX |
| 447 | */ |
Johannes Berg | d1ff525 | 2012-04-12 06:24:30 -0700 | [diff] [blame] | 448 | struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev, |
| 449 | const struct pci_device_id *ent, |
| 450 | const struct iwl_cfg *cfg); |
| 451 | void iwl_trans_pcie_free(struct iwl_trans *trans); |
| 452 | |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 453 | /***************************************************** |
| 454 | * RX |
| 455 | ******************************************************/ |
Emmanuel Grumbach | 9805c446 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 456 | int iwl_pcie_rx_init(struct iwl_trans *trans); |
Haim Dreyfuss | 2e5d4a8 | 2015-12-17 12:17:58 +0200 | [diff] [blame] | 457 | irqreturn_t iwl_pcie_msix_isr(int irq, void *data); |
Johannes Berg | 2bfb509 | 2012-12-27 21:43:48 +0100 | [diff] [blame] | 458 | irqreturn_t iwl_pcie_irq_handler(int irq, void *dev_id); |
Haim Dreyfuss | 2e5d4a8 | 2015-12-17 12:17:58 +0200 | [diff] [blame] | 459 | irqreturn_t iwl_pcie_irq_msix_handler(int irq, void *dev_id); |
| 460 | irqreturn_t iwl_pcie_irq_rx_msix_handler(int irq, void *dev_id); |
Emmanuel Grumbach | 9805c446 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 461 | int iwl_pcie_rx_stop(struct iwl_trans *trans); |
| 462 | void iwl_pcie_rx_free(struct iwl_trans *trans); |
Emmanuel Grumbach | ab697a9 | 2011-07-11 07:35:34 -0700 | [diff] [blame] | 463 | |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 464 | /***************************************************** |
Emmanuel Grumbach | 990aa6d | 2012-11-14 12:39:52 +0200 | [diff] [blame] | 465 | * ICT - interrupt handling |
Emmanuel Grumbach | 1a361cd | 2011-07-11 07:44:57 -0700 | [diff] [blame] | 466 | ******************************************************/ |
Emmanuel Grumbach | 85bf9da | 2013-12-09 11:48:30 +0200 | [diff] [blame] | 467 | irqreturn_t iwl_pcie_isr(int irq, void *data); |
Emmanuel Grumbach | 990aa6d | 2012-11-14 12:39:52 +0200 | [diff] [blame] | 468 | int iwl_pcie_alloc_ict(struct iwl_trans *trans); |
| 469 | void iwl_pcie_free_ict(struct iwl_trans *trans); |
| 470 | void iwl_pcie_reset_ict(struct iwl_trans *trans); |
| 471 | void iwl_pcie_disable_ict(struct iwl_trans *trans); |
Emmanuel Grumbach | 1a361cd | 2011-07-11 07:44:57 -0700 | [diff] [blame] | 472 | |
Emmanuel Grumbach | 1a361cd | 2011-07-11 07:44:57 -0700 | [diff] [blame] | 473 | /***************************************************** |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 474 | * TX / HCMD |
| 475 | ******************************************************/ |
Emmanuel Grumbach | f02831b | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 476 | int iwl_pcie_tx_init(struct iwl_trans *trans); |
| 477 | void iwl_pcie_tx_start(struct iwl_trans *trans, u32 scd_base_addr); |
| 478 | int iwl_pcie_tx_stop(struct iwl_trans *trans); |
| 479 | void iwl_pcie_tx_free(struct iwl_trans *trans); |
Johannes Berg | fea7795 | 2014-08-01 11:58:47 +0200 | [diff] [blame] | 480 | void iwl_trans_pcie_txq_enable(struct iwl_trans *trans, int queue, u16 ssn, |
Emmanuel Grumbach | 4cf677f | 2015-01-12 14:38:29 +0200 | [diff] [blame] | 481 | const struct iwl_trans_txq_scd_cfg *cfg, |
| 482 | unsigned int wdg_timeout); |
Johannes Berg | d4578ea | 2014-08-01 12:17:40 +0200 | [diff] [blame] | 483 | void iwl_trans_pcie_txq_disable(struct iwl_trans *trans, int queue, |
| 484 | bool configure_scd); |
Liad Kaufman | 42db09c | 2016-05-02 14:01:14 +0300 | [diff] [blame] | 485 | void iwl_trans_pcie_txq_set_shared_mode(struct iwl_trans *trans, u32 txq_id, |
| 486 | bool shared_mode); |
Sara Sharon | 8aacf4b | 2016-07-04 15:40:11 +0300 | [diff] [blame] | 487 | dma_addr_t iwl_trans_pcie_get_txq_byte_table(struct iwl_trans *trans, int txq); |
Sara Sharon | 38398ef | 2016-06-30 11:48:30 +0300 | [diff] [blame] | 488 | void iwl_trans_pcie_log_scd_error(struct iwl_trans *trans, |
| 489 | struct iwl_txq *txq); |
Emmanuel Grumbach | f02831b | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 490 | int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb, |
| 491 | struct iwl_device_cmd *dev_cmd, int txq_id); |
Johannes Berg | ea68f46 | 2014-02-27 14:36:55 +0100 | [diff] [blame] | 492 | void iwl_pcie_txq_check_wrptrs(struct iwl_trans *trans); |
Emmanuel Grumbach | f02831b | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 493 | int iwl_trans_pcie_send_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd); |
Emmanuel Grumbach | 990aa6d | 2012-11-14 12:39:52 +0200 | [diff] [blame] | 494 | void iwl_pcie_hcmd_complete(struct iwl_trans *trans, |
Johannes Berg | f7e6469 | 2015-06-23 21:58:17 +0200 | [diff] [blame] | 495 | struct iwl_rx_cmd_buffer *rxb); |
Emmanuel Grumbach | f02831b | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 496 | void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id, int ssn, |
| 497 | struct sk_buff_head *skbs); |
Johannes Berg | ddaf5a5 | 2013-01-08 11:25:44 +0100 | [diff] [blame] | 498 | void iwl_trans_pcie_tx_reset(struct iwl_trans *trans); |
| 499 | |
Johannes Berg | cc2f41f | 2016-09-09 09:34:46 +0200 | [diff] [blame] | 500 | static inline u16 iwl_pcie_tfd_tb_get_len(struct iwl_trans *trans, void *_tfd, |
Sara Sharon | 6983ba6 | 2016-06-26 13:17:56 +0300 | [diff] [blame] | 501 | u8 idx) |
Johannes Berg | 4d07500 | 2014-04-24 10:41:31 +0200 | [diff] [blame] | 502 | { |
Sara Sharon | 6983ba6 | 2016-06-26 13:17:56 +0300 | [diff] [blame] | 503 | if (trans->cfg->use_tfh) { |
Johannes Berg | cc2f41f | 2016-09-09 09:34:46 +0200 | [diff] [blame] | 504 | struct iwl_tfh_tfd *tfd = _tfd; |
| 505 | struct iwl_tfh_tb *tb = &tfd->tbs[idx]; |
Sara Sharon | 6983ba6 | 2016-06-26 13:17:56 +0300 | [diff] [blame] | 506 | |
| 507 | return le16_to_cpu(tb->tb_len); |
Johannes Berg | cc2f41f | 2016-09-09 09:34:46 +0200 | [diff] [blame] | 508 | } else { |
| 509 | struct iwl_tfd *tfd = _tfd; |
| 510 | struct iwl_tfd_tb *tb = &tfd->tbs[idx]; |
| 511 | |
| 512 | return le16_to_cpu(tb->hi_n_len) >> 4; |
Sara Sharon | 6983ba6 | 2016-06-26 13:17:56 +0300 | [diff] [blame] | 513 | } |
Johannes Berg | 4d07500 | 2014-04-24 10:41:31 +0200 | [diff] [blame] | 514 | } |
| 515 | |
Emmanuel Grumbach | 7ff9470 | 2011-08-25 23:10:54 -0700 | [diff] [blame] | 516 | /***************************************************** |
| 517 | * Error handling |
| 518 | ******************************************************/ |
Emmanuel Grumbach | 990aa6d | 2012-11-14 12:39:52 +0200 | [diff] [blame] | 519 | void iwl_pcie_dump_csr(struct iwl_trans *trans); |
Emmanuel Grumbach | 16db88b | 2011-08-25 23:11:08 -0700 | [diff] [blame] | 520 | |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 521 | /***************************************************** |
| 522 | * Helpers |
| 523 | ******************************************************/ |
Emmanuel Grumbach | f16c3eb | 2016-06-13 08:28:26 +0300 | [diff] [blame] | 524 | static inline void _iwl_disable_interrupts(struct iwl_trans *trans) |
Emmanuel Grumbach | 0c32576 | 2011-08-25 23:10:53 -0700 | [diff] [blame] | 525 | { |
Haim Dreyfuss | 2e5d4a8 | 2015-12-17 12:17:58 +0200 | [diff] [blame] | 526 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
| 527 | |
Arik Nemtsov | eb7ff77 | 2013-12-01 12:30:38 +0200 | [diff] [blame] | 528 | clear_bit(STATUS_INT_ENABLED, &trans->status); |
Haim Dreyfuss | 2e5d4a8 | 2015-12-17 12:17:58 +0200 | [diff] [blame] | 529 | if (!trans_pcie->msix_enabled) { |
| 530 | /* disable interrupts from uCode/NIC to host */ |
| 531 | iwl_write32(trans, CSR_INT_MASK, 0x00000000); |
Emmanuel Grumbach | 0c32576 | 2011-08-25 23:10:53 -0700 | [diff] [blame] | 532 | |
Haim Dreyfuss | 2e5d4a8 | 2015-12-17 12:17:58 +0200 | [diff] [blame] | 533 | /* acknowledge/clear/reset any interrupts still pending |
| 534 | * from uCode or flow handler (Rx/Tx DMA) */ |
| 535 | iwl_write32(trans, CSR_INT, 0xffffffff); |
| 536 | iwl_write32(trans, CSR_FH_INT_STATUS, 0xffffffff); |
| 537 | } else { |
| 538 | /* disable all the interrupt we might use */ |
| 539 | iwl_write32(trans, CSR_MSIX_FH_INT_MASK_AD, |
| 540 | trans_pcie->fh_init_mask); |
| 541 | iwl_write32(trans, CSR_MSIX_HW_INT_MASK_AD, |
| 542 | trans_pcie->hw_init_mask); |
| 543 | } |
Emmanuel Grumbach | 0c32576 | 2011-08-25 23:10:53 -0700 | [diff] [blame] | 544 | IWL_DEBUG_ISR(trans, "Disabled interrupts\n"); |
| 545 | } |
| 546 | |
Emmanuel Grumbach | f16c3eb | 2016-06-13 08:28:26 +0300 | [diff] [blame] | 547 | static inline void iwl_disable_interrupts(struct iwl_trans *trans) |
| 548 | { |
| 549 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
| 550 | |
| 551 | spin_lock(&trans_pcie->irq_lock); |
| 552 | _iwl_disable_interrupts(trans); |
| 553 | spin_unlock(&trans_pcie->irq_lock); |
| 554 | } |
| 555 | |
| 556 | static inline void _iwl_enable_interrupts(struct iwl_trans *trans) |
Emmanuel Grumbach | 0c32576 | 2011-08-25 23:10:53 -0700 | [diff] [blame] | 557 | { |
Don Fry | 8362640 | 2012-03-07 09:52:37 -0800 | [diff] [blame] | 558 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | 0c32576 | 2011-08-25 23:10:53 -0700 | [diff] [blame] | 559 | |
| 560 | IWL_DEBUG_ISR(trans, "Enabling interrupts\n"); |
Arik Nemtsov | eb7ff77 | 2013-12-01 12:30:38 +0200 | [diff] [blame] | 561 | set_bit(STATUS_INT_ENABLED, &trans->status); |
Haim Dreyfuss | 2e5d4a8 | 2015-12-17 12:17:58 +0200 | [diff] [blame] | 562 | if (!trans_pcie->msix_enabled) { |
| 563 | trans_pcie->inta_mask = CSR_INI_SET_MASK; |
| 564 | iwl_write32(trans, CSR_INT_MASK, trans_pcie->inta_mask); |
| 565 | } else { |
| 566 | /* |
| 567 | * fh/hw_mask keeps all the unmasked causes. |
| 568 | * Unlike msi, in msix cause is enabled when it is unset. |
| 569 | */ |
| 570 | trans_pcie->hw_mask = trans_pcie->hw_init_mask; |
| 571 | trans_pcie->fh_mask = trans_pcie->fh_init_mask; |
| 572 | iwl_write32(trans, CSR_MSIX_FH_INT_MASK_AD, |
| 573 | ~trans_pcie->fh_mask); |
| 574 | iwl_write32(trans, CSR_MSIX_HW_INT_MASK_AD, |
| 575 | ~trans_pcie->hw_mask); |
| 576 | } |
| 577 | } |
| 578 | |
Emmanuel Grumbach | f16c3eb | 2016-06-13 08:28:26 +0300 | [diff] [blame] | 579 | static inline void iwl_enable_interrupts(struct iwl_trans *trans) |
| 580 | { |
| 581 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
| 582 | |
| 583 | spin_lock(&trans_pcie->irq_lock); |
| 584 | _iwl_enable_interrupts(trans); |
| 585 | spin_unlock(&trans_pcie->irq_lock); |
| 586 | } |
Haim Dreyfuss | 2e5d4a8 | 2015-12-17 12:17:58 +0200 | [diff] [blame] | 587 | static inline void iwl_enable_hw_int_msk_msix(struct iwl_trans *trans, u32 msk) |
| 588 | { |
| 589 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
| 590 | |
| 591 | iwl_write32(trans, CSR_MSIX_HW_INT_MASK_AD, ~msk); |
| 592 | trans_pcie->hw_mask = msk; |
| 593 | } |
| 594 | |
| 595 | static inline void iwl_enable_fh_int_msk_msix(struct iwl_trans *trans, u32 msk) |
| 596 | { |
| 597 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
| 598 | |
| 599 | iwl_write32(trans, CSR_MSIX_FH_INT_MASK_AD, ~msk); |
| 600 | trans_pcie->fh_mask = msk; |
Emmanuel Grumbach | 0c32576 | 2011-08-25 23:10:53 -0700 | [diff] [blame] | 601 | } |
| 602 | |
Emmanuel Grumbach | a6bd005 | 2016-01-31 15:02:30 +0200 | [diff] [blame] | 603 | static inline void iwl_enable_fw_load_int(struct iwl_trans *trans) |
| 604 | { |
| 605 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
| 606 | |
| 607 | IWL_DEBUG_ISR(trans, "Enabling FW load interrupt\n"); |
Haim Dreyfuss | 2e5d4a8 | 2015-12-17 12:17:58 +0200 | [diff] [blame] | 608 | if (!trans_pcie->msix_enabled) { |
| 609 | trans_pcie->inta_mask = CSR_INT_BIT_FH_TX; |
| 610 | iwl_write32(trans, CSR_INT_MASK, trans_pcie->inta_mask); |
| 611 | } else { |
| 612 | iwl_write32(trans, CSR_MSIX_HW_INT_MASK_AD, |
| 613 | trans_pcie->hw_init_mask); |
| 614 | iwl_enable_fh_int_msk_msix(trans, |
| 615 | MSIX_FH_INT_CAUSES_D2S_CH0_NUM); |
| 616 | } |
Emmanuel Grumbach | a6bd005 | 2016-01-31 15:02:30 +0200 | [diff] [blame] | 617 | } |
| 618 | |
Stanislaw Gruszka | 8722c89 | 2012-03-07 09:52:28 -0800 | [diff] [blame] | 619 | static inline void iwl_enable_rfkill_int(struct iwl_trans *trans) |
| 620 | { |
Emmanuel Grumbach | 2dbc368 | 2013-12-09 11:09:47 +0200 | [diff] [blame] | 621 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
| 622 | |
Stanislaw Gruszka | 8722c89 | 2012-03-07 09:52:28 -0800 | [diff] [blame] | 623 | IWL_DEBUG_ISR(trans, "Enabling rfkill interrupt\n"); |
Haim Dreyfuss | 2e5d4a8 | 2015-12-17 12:17:58 +0200 | [diff] [blame] | 624 | if (!trans_pcie->msix_enabled) { |
| 625 | trans_pcie->inta_mask = CSR_INT_BIT_RF_KILL; |
| 626 | iwl_write32(trans, CSR_INT_MASK, trans_pcie->inta_mask); |
| 627 | } else { |
| 628 | iwl_write32(trans, CSR_MSIX_FH_INT_MASK_AD, |
| 629 | trans_pcie->fh_init_mask); |
| 630 | iwl_enable_hw_int_msk_msix(trans, |
| 631 | MSIX_HW_INT_CAUSES_REG_RF_KILL); |
| 632 | } |
Stanislaw Gruszka | 8722c89 | 2012-03-07 09:52:28 -0800 | [diff] [blame] | 633 | } |
| 634 | |
Emmanuel Grumbach | e20d4341 | 2011-08-25 23:11:31 -0700 | [diff] [blame] | 635 | static inline void iwl_wake_queue(struct iwl_trans *trans, |
Emmanuel Grumbach | 990aa6d | 2012-11-14 12:39:52 +0200 | [diff] [blame] | 636 | struct iwl_txq *txq) |
Emmanuel Grumbach | e20d4341 | 2011-08-25 23:11:31 -0700 | [diff] [blame] | 637 | { |
Johannes Berg | 9eae88f | 2012-03-15 13:26:52 -0700 | [diff] [blame] | 638 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | e20d4341 | 2011-08-25 23:11:31 -0700 | [diff] [blame] | 639 | |
Sara Sharon | bb98ecd | 2016-07-07 18:17:45 +0300 | [diff] [blame] | 640 | if (test_and_clear_bit(txq->id, trans_pcie->queue_stopped)) { |
| 641 | IWL_DEBUG_TX_QUEUES(trans, "Wake hwq %d\n", txq->id); |
| 642 | iwl_op_mode_queue_not_full(trans->op_mode, txq->id); |
Emmanuel Grumbach | 81a3de1 | 2011-11-10 06:55:24 -0800 | [diff] [blame] | 643 | } |
Emmanuel Grumbach | e20d4341 | 2011-08-25 23:11:31 -0700 | [diff] [blame] | 644 | } |
| 645 | |
| 646 | static inline void iwl_stop_queue(struct iwl_trans *trans, |
Emmanuel Grumbach | 990aa6d | 2012-11-14 12:39:52 +0200 | [diff] [blame] | 647 | struct iwl_txq *txq) |
Emmanuel Grumbach | e20d4341 | 2011-08-25 23:11:31 -0700 | [diff] [blame] | 648 | { |
Johannes Berg | 9eae88f | 2012-03-15 13:26:52 -0700 | [diff] [blame] | 649 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | e20d4341 | 2011-08-25 23:11:31 -0700 | [diff] [blame] | 650 | |
Sara Sharon | bb98ecd | 2016-07-07 18:17:45 +0300 | [diff] [blame] | 651 | if (!test_and_set_bit(txq->id, trans_pcie->queue_stopped)) { |
| 652 | iwl_op_mode_queue_full(trans->op_mode, txq->id); |
| 653 | IWL_DEBUG_TX_QUEUES(trans, "Stop hwq %d\n", txq->id); |
Johannes Berg | 9eae88f | 2012-03-15 13:26:52 -0700 | [diff] [blame] | 654 | } else |
| 655 | IWL_DEBUG_TX_QUEUES(trans, "hwq %d already stopped\n", |
Sara Sharon | bb98ecd | 2016-07-07 18:17:45 +0300 | [diff] [blame] | 656 | txq->id); |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 657 | } |
| 658 | |
Sara Sharon | bb98ecd | 2016-07-07 18:17:45 +0300 | [diff] [blame] | 659 | static inline bool iwl_queue_used(const struct iwl_txq *q, int i) |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 660 | { |
| 661 | return q->write_ptr >= q->read_ptr ? |
| 662 | (i >= q->read_ptr && i < q->write_ptr) : |
| 663 | !(i < q->read_ptr && i >= q->write_ptr); |
| 664 | } |
| 665 | |
Sara Sharon | bb98ecd | 2016-07-07 18:17:45 +0300 | [diff] [blame] | 666 | static inline u8 get_cmd_index(struct iwl_txq *q, u32 index) |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 667 | { |
| 668 | return index & (q->n_window - 1); |
| 669 | } |
| 670 | |
Emmanuel Grumbach | 8d42551 | 2012-03-28 11:00:58 +0200 | [diff] [blame] | 671 | static inline bool iwl_is_rfkill_set(struct iwl_trans *trans) |
| 672 | { |
Johannes Berg | 23aeea9 | 2016-12-13 10:29:07 +0100 | [diff] [blame] | 673 | lockdep_assert_held(&IWL_TRANS_GET_PCIE_TRANS(trans)->mutex); |
| 674 | |
Emmanuel Grumbach | 8d42551 | 2012-03-28 11:00:58 +0200 | [diff] [blame] | 675 | return !(iwl_read32(trans, CSR_GP_CNTRL) & |
| 676 | CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW); |
| 677 | } |
| 678 | |
Emmanuel Grumbach | b943949 | 2013-12-22 15:09:40 +0200 | [diff] [blame] | 679 | static inline void __iwl_trans_pcie_set_bits_mask(struct iwl_trans *trans, |
| 680 | u32 reg, u32 mask, u32 value) |
| 681 | { |
| 682 | u32 v; |
| 683 | |
| 684 | #ifdef CONFIG_IWLWIFI_DEBUG |
| 685 | WARN_ON_ONCE(value & ~mask); |
| 686 | #endif |
| 687 | |
| 688 | v = iwl_read32(trans, reg); |
| 689 | v &= ~mask; |
| 690 | v |= value; |
| 691 | iwl_write32(trans, reg, v); |
| 692 | } |
| 693 | |
| 694 | static inline void __iwl_trans_pcie_clear_bit(struct iwl_trans *trans, |
| 695 | u32 reg, u32 mask) |
| 696 | { |
| 697 | __iwl_trans_pcie_set_bits_mask(trans, reg, mask, 0); |
| 698 | } |
| 699 | |
| 700 | static inline void __iwl_trans_pcie_set_bit(struct iwl_trans *trans, |
| 701 | u32 reg, u32 mask) |
| 702 | { |
| 703 | __iwl_trans_pcie_set_bits_mask(trans, reg, mask, mask); |
| 704 | } |
| 705 | |
Johannes Berg | 14cfca7 | 2014-02-25 20:50:53 +0100 | [diff] [blame] | 706 | void iwl_trans_pcie_rf_kill(struct iwl_trans *trans, bool state); |
| 707 | |
Johannes Berg | f8a1edb | 2015-11-11 11:53:32 +0100 | [diff] [blame] | 708 | #ifdef CONFIG_IWLWIFI_DEBUGFS |
| 709 | int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans); |
| 710 | #else |
| 711 | static inline int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans) |
| 712 | { |
| 713 | return 0; |
| 714 | } |
| 715 | #endif |
| 716 | |
Luciano Coelho | 4cbb8e50 | 2015-08-18 16:02:38 +0300 | [diff] [blame] | 717 | int iwl_pci_fw_exit_d0i3(struct iwl_trans *trans); |
| 718 | int iwl_pci_fw_enter_d0i3(struct iwl_trans *trans); |
| 719 | |
Sara Sharon | 1316d59 | 2016-04-17 16:28:18 +0300 | [diff] [blame] | 720 | void iwl_pcie_enable_rx_wake(struct iwl_trans *trans, bool enable); |
| 721 | |
Emmanuel Grumbach | ab697a9 | 2011-07-11 07:35:34 -0700 | [diff] [blame] | 722 | #endif /* __iwl_trans_int_pcie_h__ */ |