blob: fb3eeb0705c95b4f0a2c6dc40080c48cb2263596 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Chris Wilsonc7dca472011-01-20 17:00:10 +000036static inline int ring_space(struct intel_ring_buffer *ring)
37{
Ville Syrjälä633cf8f2012-12-03 18:43:32 +020038 int space = (ring->head & HEAD_ADDR) - (ring->tail + I915_RING_FREE_SPACE);
Chris Wilsonc7dca472011-01-20 17:00:10 +000039 if (space < 0)
40 space += ring->size;
41 return space;
42}
43
Chris Wilson09246732013-08-10 22:16:32 +010044void __intel_ring_advance(struct intel_ring_buffer *ring)
45{
46 struct drm_i915_private *dev_priv = ring->dev->dev_private;
47
48 ring->tail &= ring->size - 1;
49 if (dev_priv->gpu_error.stop_rings & intel_ring_flag(ring))
50 return;
51 ring->write_tail(ring, ring->tail);
52}
53
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000054static int
Chris Wilson46f0f8d2012-04-18 11:12:11 +010055gen2_render_ring_flush(struct intel_ring_buffer *ring,
56 u32 invalidate_domains,
57 u32 flush_domains)
58{
59 u32 cmd;
60 int ret;
61
62 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020063 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010064 cmd |= MI_NO_WRITE_FLUSH;
65
66 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
67 cmd |= MI_READ_FLUSH;
68
69 ret = intel_ring_begin(ring, 2);
70 if (ret)
71 return ret;
72
73 intel_ring_emit(ring, cmd);
74 intel_ring_emit(ring, MI_NOOP);
75 intel_ring_advance(ring);
76
77 return 0;
78}
79
80static int
81gen4_render_ring_flush(struct intel_ring_buffer *ring,
82 u32 invalidate_domains,
83 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -070084{
Chris Wilson78501ea2010-10-27 12:18:21 +010085 struct drm_device *dev = ring->dev;
Chris Wilson6f392d52010-08-07 11:01:22 +010086 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000087 int ret;
Chris Wilson6f392d52010-08-07 11:01:22 +010088
Chris Wilson36d527d2011-03-19 22:26:49 +000089 /*
90 * read/write caches:
91 *
92 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
93 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
94 * also flushed at 2d versus 3d pipeline switches.
95 *
96 * read-only caches:
97 *
98 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
99 * MI_READ_FLUSH is set, and is always flushed on 965.
100 *
101 * I915_GEM_DOMAIN_COMMAND may not exist?
102 *
103 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
104 * invalidated when MI_EXE_FLUSH is set.
105 *
106 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
107 * invalidated with every MI_FLUSH.
108 *
109 * TLBs:
110 *
111 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
112 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
113 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
114 * are flushed at any MI_FLUSH.
115 */
116
117 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100118 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000119 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000120 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
121 cmd |= MI_EXE_FLUSH;
122
123 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
124 (IS_G4X(dev) || IS_GEN5(dev)))
125 cmd |= MI_INVALIDATE_ISP;
126
127 ret = intel_ring_begin(ring, 2);
128 if (ret)
129 return ret;
130
131 intel_ring_emit(ring, cmd);
132 intel_ring_emit(ring, MI_NOOP);
133 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000134
135 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800136}
137
Jesse Barnes8d315282011-10-16 10:23:31 +0200138/**
139 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
140 * implementing two workarounds on gen6. From section 1.4.7.1
141 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
142 *
143 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
144 * produced by non-pipelined state commands), software needs to first
145 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
146 * 0.
147 *
148 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
149 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
150 *
151 * And the workaround for these two requires this workaround first:
152 *
153 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
154 * BEFORE the pipe-control with a post-sync op and no write-cache
155 * flushes.
156 *
157 * And this last workaround is tricky because of the requirements on
158 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
159 * volume 2 part 1:
160 *
161 * "1 of the following must also be set:
162 * - Render Target Cache Flush Enable ([12] of DW1)
163 * - Depth Cache Flush Enable ([0] of DW1)
164 * - Stall at Pixel Scoreboard ([1] of DW1)
165 * - Depth Stall ([13] of DW1)
166 * - Post-Sync Operation ([13] of DW1)
167 * - Notify Enable ([8] of DW1)"
168 *
169 * The cache flushes require the workaround flush that triggered this
170 * one, so we can't use it. Depth stall would trigger the same.
171 * Post-sync nonzero is what triggered this second workaround, so we
172 * can't use that one either. Notify enable is IRQs, which aren't
173 * really our business. That leaves only stall at scoreboard.
174 */
175static int
176intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
177{
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100178 u32 scratch_addr = ring->scratch.gtt_offset + 128;
Jesse Barnes8d315282011-10-16 10:23:31 +0200179 int ret;
180
181
182 ret = intel_ring_begin(ring, 6);
183 if (ret)
184 return ret;
185
186 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
187 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
188 PIPE_CONTROL_STALL_AT_SCOREBOARD);
189 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
190 intel_ring_emit(ring, 0); /* low dword */
191 intel_ring_emit(ring, 0); /* high dword */
192 intel_ring_emit(ring, MI_NOOP);
193 intel_ring_advance(ring);
194
195 ret = intel_ring_begin(ring, 6);
196 if (ret)
197 return ret;
198
199 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
200 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
201 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
202 intel_ring_emit(ring, 0);
203 intel_ring_emit(ring, 0);
204 intel_ring_emit(ring, MI_NOOP);
205 intel_ring_advance(ring);
206
207 return 0;
208}
209
210static int
211gen6_render_ring_flush(struct intel_ring_buffer *ring,
212 u32 invalidate_domains, u32 flush_domains)
213{
214 u32 flags = 0;
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100215 u32 scratch_addr = ring->scratch.gtt_offset + 128;
Jesse Barnes8d315282011-10-16 10:23:31 +0200216 int ret;
217
Paulo Zanonib3111502012-08-17 18:35:42 -0300218 /* Force SNB workarounds for PIPE_CONTROL flushes */
219 ret = intel_emit_post_sync_nonzero_flush(ring);
220 if (ret)
221 return ret;
222
Jesse Barnes8d315282011-10-16 10:23:31 +0200223 /* Just flush everything. Experiments have shown that reducing the
224 * number of bits based on the write domains has little performance
225 * impact.
226 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100227 if (flush_domains) {
228 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
229 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
230 /*
231 * Ensure that any following seqno writes only happen
232 * when the render cache is indeed flushed.
233 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200234 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100235 }
236 if (invalidate_domains) {
237 flags |= PIPE_CONTROL_TLB_INVALIDATE;
238 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
239 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
240 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
241 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
242 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
243 /*
244 * TLB invalidate requires a post-sync write.
245 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700246 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100247 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200248
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100249 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200250 if (ret)
251 return ret;
252
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100253 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200254 intel_ring_emit(ring, flags);
255 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100256 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200257 intel_ring_advance(ring);
258
259 return 0;
260}
261
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100262static int
Paulo Zanonif3987632012-08-17 18:35:43 -0300263gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
264{
265 int ret;
266
267 ret = intel_ring_begin(ring, 4);
268 if (ret)
269 return ret;
270
271 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
272 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
273 PIPE_CONTROL_STALL_AT_SCOREBOARD);
274 intel_ring_emit(ring, 0);
275 intel_ring_emit(ring, 0);
276 intel_ring_advance(ring);
277
278 return 0;
279}
280
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300281static int gen7_ring_fbc_flush(struct intel_ring_buffer *ring, u32 value)
282{
283 int ret;
284
285 if (!ring->fbc_dirty)
286 return 0;
287
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200288 ret = intel_ring_begin(ring, 6);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300289 if (ret)
290 return ret;
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300291 /* WaFbcNukeOn3DBlt:ivb/hsw */
292 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
293 intel_ring_emit(ring, MSG_FBC_REND_STATE);
294 intel_ring_emit(ring, value);
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200295 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
296 intel_ring_emit(ring, MSG_FBC_REND_STATE);
297 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300298 intel_ring_advance(ring);
299
300 ring->fbc_dirty = false;
301 return 0;
302}
303
Paulo Zanonif3987632012-08-17 18:35:43 -0300304static int
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300305gen7_render_ring_flush(struct intel_ring_buffer *ring,
306 u32 invalidate_domains, u32 flush_domains)
307{
308 u32 flags = 0;
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100309 u32 scratch_addr = ring->scratch.gtt_offset + 128;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300310 int ret;
311
Paulo Zanonif3987632012-08-17 18:35:43 -0300312 /*
313 * Ensure that any following seqno writes only happen when the render
314 * cache is indeed flushed.
315 *
316 * Workaround: 4th PIPE_CONTROL command (except the ones with only
317 * read-cache invalidate bits set) must have the CS_STALL bit set. We
318 * don't try to be clever and just set it unconditionally.
319 */
320 flags |= PIPE_CONTROL_CS_STALL;
321
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300322 /* Just flush everything. Experiments have shown that reducing the
323 * number of bits based on the write domains has little performance
324 * impact.
325 */
326 if (flush_domains) {
327 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
328 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300329 }
330 if (invalidate_domains) {
331 flags |= PIPE_CONTROL_TLB_INVALIDATE;
332 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
333 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
334 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
335 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
336 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
337 /*
338 * TLB invalidate requires a post-sync write.
339 */
340 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200341 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300342
343 /* Workaround: we must issue a pipe_control with CS-stall bit
344 * set before a pipe_control command that has the state cache
345 * invalidate bit set. */
346 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300347 }
348
349 ret = intel_ring_begin(ring, 4);
350 if (ret)
351 return ret;
352
353 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
354 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200355 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300356 intel_ring_emit(ring, 0);
357 intel_ring_advance(ring);
358
Ville Syrjälä9688eca2013-11-06 23:02:19 +0200359 if (!invalidate_domains && flush_domains)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300360 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
361
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300362 return 0;
363}
364
Ben Widawskya5f3d682013-11-02 21:07:27 -0700365static int
366gen8_render_ring_flush(struct intel_ring_buffer *ring,
367 u32 invalidate_domains, u32 flush_domains)
368{
369 u32 flags = 0;
370 u32 scratch_addr = ring->scratch.gtt_offset + 128;
371 int ret;
372
373 flags |= PIPE_CONTROL_CS_STALL;
374
375 if (flush_domains) {
376 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
377 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
378 }
379 if (invalidate_domains) {
380 flags |= PIPE_CONTROL_TLB_INVALIDATE;
381 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
382 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
383 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
384 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
385 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
386 flags |= PIPE_CONTROL_QW_WRITE;
387 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
388 }
389
390 ret = intel_ring_begin(ring, 6);
391 if (ret)
392 return ret;
393
394 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
395 intel_ring_emit(ring, flags);
396 intel_ring_emit(ring, scratch_addr);
397 intel_ring_emit(ring, 0);
398 intel_ring_emit(ring, 0);
399 intel_ring_emit(ring, 0);
400 intel_ring_advance(ring);
401
402 return 0;
403
404}
405
Chris Wilson78501ea2010-10-27 12:18:21 +0100406static void ring_write_tail(struct intel_ring_buffer *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100407 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800408{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300409 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100410 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800411}
412
Chris Wilson50877442014-03-21 12:41:53 +0000413u64 intel_ring_get_active_head(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800414{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300415 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000416 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800417
Chris Wilson50877442014-03-21 12:41:53 +0000418 if (INTEL_INFO(ring->dev)->gen >= 8)
419 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
420 RING_ACTHD_UDW(ring->mmio_base));
421 else if (INTEL_INFO(ring->dev)->gen >= 4)
422 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
423 else
424 acthd = I915_READ(ACTHD);
425
426 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800427}
428
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200429static void ring_setup_phys_status_page(struct intel_ring_buffer *ring)
430{
431 struct drm_i915_private *dev_priv = ring->dev->dev_private;
432 u32 addr;
433
434 addr = dev_priv->status_page_dmah->busaddr;
435 if (INTEL_INFO(ring->dev)->gen >= 4)
436 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
437 I915_WRITE(HWS_PGA, addr);
438}
439
Chris Wilson78501ea2010-10-27 12:18:21 +0100440static int init_ring_common(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800441{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200442 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300443 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000444 struct drm_i915_gem_object *obj = ring->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200445 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800446 u32 head;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800447
Deepak Sc8d9a592013-11-23 14:55:42 +0530448 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200449
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800450 /* Stop the ring if it's running. */
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200451 I915_WRITE_CTL(ring, 0);
Daniel Vetter570ef602010-08-02 17:06:23 +0200452 I915_WRITE_HEAD(ring, 0);
Chris Wilson78501ea2010-10-27 12:18:21 +0100453 ring->write_tail(ring, 0);
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +0530454 if (wait_for_atomic((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000))
455 DRM_ERROR("%s :timed out trying to stop ring\n", ring->name);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800456
Naresh Kumar Kachhia51435a2014-03-12 16:39:40 +0530457 if (I915_NEED_GFX_HWS(dev))
458 intel_ring_setup_status_page(ring);
459 else
460 ring_setup_phys_status_page(ring);
461
Daniel Vetter570ef602010-08-02 17:06:23 +0200462 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800463
464 /* G45 ring initialization fails to reset head to zero */
465 if (head != 0) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000466 DRM_DEBUG_KMS("%s head not reset to zero "
467 "ctl %08x head %08x tail %08x start %08x\n",
468 ring->name,
469 I915_READ_CTL(ring),
470 I915_READ_HEAD(ring),
471 I915_READ_TAIL(ring),
472 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800473
Daniel Vetter570ef602010-08-02 17:06:23 +0200474 I915_WRITE_HEAD(ring, 0);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800475
Chris Wilson6fd0d562010-12-05 20:42:33 +0000476 if (I915_READ_HEAD(ring) & HEAD_ADDR) {
477 DRM_ERROR("failed to set %s head to zero "
478 "ctl %08x head %08x tail %08x start %08x\n",
479 ring->name,
480 I915_READ_CTL(ring),
481 I915_READ_HEAD(ring),
482 I915_READ_TAIL(ring),
483 I915_READ_START(ring));
484 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700485 }
486
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200487 /* Initialize the ring. This must happen _after_ we've cleared the ring
488 * registers with the above sequence (the readback of the HEAD registers
489 * also enforces ordering), otherwise the hw might lose the new ring
490 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700491 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200492 I915_WRITE_CTL(ring,
Chris Wilsonae69b422010-11-07 11:45:52 +0000493 ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000494 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800495
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800496 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400497 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700498 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400499 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000500 DRM_ERROR("%s initialization failed "
501 "ctl %08x head %08x tail %08x start %08x\n",
502 ring->name,
503 I915_READ_CTL(ring),
504 I915_READ_HEAD(ring),
505 I915_READ_TAIL(ring),
506 I915_READ_START(ring));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200507 ret = -EIO;
508 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800509 }
510
Chris Wilson78501ea2010-10-27 12:18:21 +0100511 if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
512 i915_kernel_lost_context(ring->dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800513 else {
Chris Wilsonc7dca472011-01-20 17:00:10 +0000514 ring->head = I915_READ_HEAD(ring);
Daniel Vetter870e86d2010-08-02 16:29:44 +0200515 ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Chris Wilsonc7dca472011-01-20 17:00:10 +0000516 ring->space = ring_space(ring);
Chris Wilsonc3b20032012-05-28 22:33:02 +0100517 ring->last_retired_head = -1;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800518 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000519
Chris Wilson50f018d2013-06-10 11:20:19 +0100520 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
521
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200522out:
Deepak Sc8d9a592013-11-23 14:55:42 +0530523 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200524
525 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700526}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800527
Chris Wilsonc6df5412010-12-15 09:56:50 +0000528static int
529init_pipe_control(struct intel_ring_buffer *ring)
530{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000531 int ret;
532
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100533 if (ring->scratch.obj)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000534 return 0;
535
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100536 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
537 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000538 DRM_ERROR("Failed to allocate seqno page\n");
539 ret = -ENOMEM;
540 goto err;
541 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100542
Daniel Vettera9cc7262014-02-14 14:01:13 +0100543 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
544 if (ret)
545 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000546
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100547 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000548 if (ret)
549 goto err_unref;
550
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100551 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
552 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
553 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800554 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000555 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800556 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000557
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200558 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100559 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000560 return 0;
561
562err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800563 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000564err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100565 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000566err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000567 return ret;
568}
569
Chris Wilson78501ea2010-10-27 12:18:21 +0100570static int init_render_ring(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800571{
Chris Wilson78501ea2010-10-27 12:18:21 +0100572 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000573 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100574 int ret = init_ring_common(ring);
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800575
Akash Goel61a563a2014-03-25 18:01:50 +0530576 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
577 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +0200578 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000579
580 /* We need to disable the AsyncFlip performance optimisations in order
581 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
582 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +0100583 *
Ville Syrjälä82852222014-02-27 21:59:03 +0200584 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000585 */
586 if (INTEL_INFO(dev)->gen >= 6)
587 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
588
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000589 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +0530590 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000591 if (INTEL_INFO(dev)->gen == 6)
592 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +0000593 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000594
Akash Goel01fa0302014-03-24 23:00:04 +0530595 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000596 if (IS_GEN7(dev))
597 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +0530598 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000599 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +0100600
Jesse Barnes8d315282011-10-16 10:23:31 +0200601 if (INTEL_INFO(dev)->gen >= 5) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000602 ret = init_pipe_control(ring);
603 if (ret)
604 return ret;
605 }
606
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200607 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -0700608 /* From the Sandybridge PRM, volume 1 part 3, page 24:
609 * "If this bit is set, STCunit will have LRA as replacement
610 * policy. [...] This bit must be reset. LRA replacement
611 * policy is not supported."
612 */
613 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200614 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -0800615 }
616
Daniel Vetter6b26c862012-04-24 14:04:12 +0200617 if (INTEL_INFO(dev)->gen >= 6)
618 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000619
Ben Widawsky040d2ba2013-09-19 11:01:40 -0700620 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700621 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -0700622
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800623 return ret;
624}
625
Chris Wilsonc6df5412010-12-15 09:56:50 +0000626static void render_ring_cleanup(struct intel_ring_buffer *ring)
627{
Daniel Vetterb45305f2012-12-17 16:21:27 +0100628 struct drm_device *dev = ring->dev;
629
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100630 if (ring->scratch.obj == NULL)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000631 return;
632
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100633 if (INTEL_INFO(dev)->gen >= 5) {
634 kunmap(sg_page(ring->scratch.obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800635 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100636 }
Daniel Vetterb45305f2012-12-17 16:21:27 +0100637
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100638 drm_gem_object_unreference(&ring->scratch.obj->base);
639 ring->scratch.obj = NULL;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000640}
641
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000642static void
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700643update_mboxes(struct intel_ring_buffer *ring,
Chris Wilson9d7730912012-11-27 16:22:52 +0000644 u32 mmio_offset)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000645{
Ben Widawskyad776f82013-05-28 19:22:18 -0700646/* NB: In order to be able to do semaphore MBOX updates for varying number
647 * of rings, it's easiest if we round up each individual update to a
648 * multiple of 2 (since ring updates must always be a multiple of 2)
649 * even though the actual update only requires 3 dwords.
650 */
651#define MBOX_UPDATE_DWORDS 4
Chris Wilson1c8b46f2012-11-14 09:15:14 +0000652 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700653 intel_ring_emit(ring, mmio_offset);
Chris Wilson18235212013-09-04 10:45:51 +0100654 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Ben Widawskyad776f82013-05-28 19:22:18 -0700655 intel_ring_emit(ring, MI_NOOP);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000656}
657
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700658/**
659 * gen6_add_request - Update the semaphore mailbox registers
660 *
661 * @ring - ring that is adding a request
662 * @seqno - return seqno stuck into the ring
663 *
664 * Update the mailbox registers in the *other* rings with the current seqno.
665 * This acts like a signal in the canonical semaphore.
666 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000667static int
Chris Wilson9d7730912012-11-27 16:22:52 +0000668gen6_add_request(struct intel_ring_buffer *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000669{
Ben Widawskyad776f82013-05-28 19:22:18 -0700670 struct drm_device *dev = ring->dev;
671 struct drm_i915_private *dev_priv = dev->dev_private;
672 struct intel_ring_buffer *useless;
Ben Widawsky52ed2322013-12-16 20:50:38 -0800673 int i, ret, num_dwords = 4;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000674
Ben Widawsky52ed2322013-12-16 20:50:38 -0800675 if (i915_semaphore_is_enabled(dev))
676 num_dwords += ((I915_NUM_RINGS-1) * MBOX_UPDATE_DWORDS);
677#undef MBOX_UPDATE_DWORDS
678
679 ret = intel_ring_begin(ring, num_dwords);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000680 if (ret)
681 return ret;
682
Ben Widawskyf0a9f742013-12-17 20:06:00 -0800683 if (i915_semaphore_is_enabled(dev)) {
684 for_each_ring(useless, dev_priv, i) {
685 u32 mbox_reg = ring->signal_mbox[i];
686 if (mbox_reg != GEN6_NOSYNC)
687 update_mboxes(ring, mbox_reg);
688 }
Ben Widawskyad776f82013-05-28 19:22:18 -0700689 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000690
691 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
692 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson18235212013-09-04 10:45:51 +0100693 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000694 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +0100695 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000696
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000697 return 0;
698}
699
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200700static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
701 u32 seqno)
702{
703 struct drm_i915_private *dev_priv = dev->dev_private;
704 return dev_priv->last_seqno < seqno;
705}
706
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700707/**
708 * intel_ring_sync - sync the waiter to the signaller on seqno
709 *
710 * @waiter - ring that is waiting
711 * @signaller - ring which has, or will signal
712 * @seqno - seqno which the waiter will block on
713 */
714static int
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200715gen6_ring_sync(struct intel_ring_buffer *waiter,
716 struct intel_ring_buffer *signaller,
717 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000718{
719 int ret;
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700720 u32 dw1 = MI_SEMAPHORE_MBOX |
721 MI_SEMAPHORE_COMPARE |
722 MI_SEMAPHORE_REGISTER;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000723
Ben Widawsky1500f7e2012-04-11 11:18:21 -0700724 /* Throughout all of the GEM code, seqno passed implies our current
725 * seqno is >= the last seqno executed. However for hardware the
726 * comparison is strictly greater than.
727 */
728 seqno -= 1;
729
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200730 WARN_ON(signaller->semaphore_register[waiter->id] ==
731 MI_SEMAPHORE_SYNC_INVALID);
732
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700733 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000734 if (ret)
735 return ret;
736
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200737 /* If seqno wrap happened, omit the wait with no-ops */
738 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
739 intel_ring_emit(waiter,
740 dw1 |
741 signaller->semaphore_register[waiter->id]);
742 intel_ring_emit(waiter, seqno);
743 intel_ring_emit(waiter, 0);
744 intel_ring_emit(waiter, MI_NOOP);
745 } else {
746 intel_ring_emit(waiter, MI_NOOP);
747 intel_ring_emit(waiter, MI_NOOP);
748 intel_ring_emit(waiter, MI_NOOP);
749 intel_ring_emit(waiter, MI_NOOP);
750 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700751 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000752
753 return 0;
754}
755
Chris Wilsonc6df5412010-12-15 09:56:50 +0000756#define PIPE_CONTROL_FLUSH(ring__, addr__) \
757do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200758 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
759 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +0000760 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
761 intel_ring_emit(ring__, 0); \
762 intel_ring_emit(ring__, 0); \
763} while (0)
764
765static int
Chris Wilson9d7730912012-11-27 16:22:52 +0000766pc_render_add_request(struct intel_ring_buffer *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000767{
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100768 u32 scratch_addr = ring->scratch.gtt_offset + 128;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000769 int ret;
770
771 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
772 * incoherent with writes to memory, i.e. completely fubar,
773 * so we need to use PIPE_NOTIFY instead.
774 *
775 * However, we also need to workaround the qword write
776 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
777 * memory before requesting an interrupt.
778 */
779 ret = intel_ring_begin(ring, 32);
780 if (ret)
781 return ret;
782
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200783 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200784 PIPE_CONTROL_WRITE_FLUSH |
785 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100786 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson18235212013-09-04 10:45:51 +0100787 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000788 intel_ring_emit(ring, 0);
789 PIPE_CONTROL_FLUSH(ring, scratch_addr);
790 scratch_addr += 128; /* write to separate cachelines */
791 PIPE_CONTROL_FLUSH(ring, scratch_addr);
792 scratch_addr += 128;
793 PIPE_CONTROL_FLUSH(ring, scratch_addr);
794 scratch_addr += 128;
795 PIPE_CONTROL_FLUSH(ring, scratch_addr);
796 scratch_addr += 128;
797 PIPE_CONTROL_FLUSH(ring, scratch_addr);
798 scratch_addr += 128;
799 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +0000800
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200801 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200802 PIPE_CONTROL_WRITE_FLUSH |
803 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +0000804 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100805 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson18235212013-09-04 10:45:51 +0100806 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000807 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +0100808 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000809
Chris Wilsonc6df5412010-12-15 09:56:50 +0000810 return 0;
811}
812
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800813static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100814gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100815{
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100816 /* Workaround to force correct ordering between irq and seqno writes on
817 * ivb (and maybe also on snb) by reading from a CS register (like
818 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +0000819 if (!lazy_coherency) {
820 struct drm_i915_private *dev_priv = ring->dev->dev_private;
821 POSTING_READ(RING_ACTHD(ring->mmio_base));
822 }
823
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100824 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
825}
826
827static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100828ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800829{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000830 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
831}
832
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200833static void
834ring_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
835{
836 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
837}
838
Chris Wilsonc6df5412010-12-15 09:56:50 +0000839static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100840pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000841{
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100842 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +0000843}
844
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200845static void
846pc_render_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
847{
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100848 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200849}
850
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000851static bool
Daniel Vettere48d8632012-04-11 22:12:54 +0200852gen5_ring_get_irq(struct intel_ring_buffer *ring)
853{
854 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300855 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100856 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +0200857
858 if (!dev->irq_enabled)
859 return false;
860
Chris Wilson7338aef2012-04-24 21:48:47 +0100861 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300862 if (ring->irq_refcount++ == 0)
863 ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +0100864 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +0200865
866 return true;
867}
868
869static void
870gen5_ring_put_irq(struct intel_ring_buffer *ring)
871{
872 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300873 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100874 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +0200875
Chris Wilson7338aef2012-04-24 21:48:47 +0100876 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300877 if (--ring->irq_refcount == 0)
878 ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +0100879 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +0200880}
881
882static bool
Daniel Vettere3670312012-04-11 22:12:53 +0200883i9xx_ring_get_irq(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700884{
Chris Wilson78501ea2010-10-27 12:18:21 +0100885 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300886 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100887 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700888
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000889 if (!dev->irq_enabled)
890 return false;
891
Chris Wilson7338aef2012-04-24 21:48:47 +0100892 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200893 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +0200894 dev_priv->irq_mask &= ~ring->irq_enable_mask;
895 I915_WRITE(IMR, dev_priv->irq_mask);
896 POSTING_READ(IMR);
897 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100898 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000899
900 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700901}
902
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800903static void
Daniel Vettere3670312012-04-11 22:12:53 +0200904i9xx_ring_put_irq(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700905{
Chris Wilson78501ea2010-10-27 12:18:21 +0100906 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300907 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100908 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700909
Chris Wilson7338aef2012-04-24 21:48:47 +0100910 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200911 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +0200912 dev_priv->irq_mask |= ring->irq_enable_mask;
913 I915_WRITE(IMR, dev_priv->irq_mask);
914 POSTING_READ(IMR);
915 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100916 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700917}
918
Chris Wilsonc2798b12012-04-22 21:13:57 +0100919static bool
920i8xx_ring_get_irq(struct intel_ring_buffer *ring)
921{
922 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300923 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100924 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +0100925
926 if (!dev->irq_enabled)
927 return false;
928
Chris Wilson7338aef2012-04-24 21:48:47 +0100929 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200930 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +0100931 dev_priv->irq_mask &= ~ring->irq_enable_mask;
932 I915_WRITE16(IMR, dev_priv->irq_mask);
933 POSTING_READ16(IMR);
934 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100935 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100936
937 return true;
938}
939
940static void
941i8xx_ring_put_irq(struct intel_ring_buffer *ring)
942{
943 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300944 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100945 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +0100946
Chris Wilson7338aef2012-04-24 21:48:47 +0100947 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200948 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +0100949 dev_priv->irq_mask |= ring->irq_enable_mask;
950 I915_WRITE16(IMR, dev_priv->irq_mask);
951 POSTING_READ16(IMR);
952 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100953 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100954}
955
Chris Wilson78501ea2010-10-27 12:18:21 +0100956void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800957{
Eric Anholt45930102011-05-06 17:12:35 -0700958 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300959 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Eric Anholt45930102011-05-06 17:12:35 -0700960 u32 mmio = 0;
961
962 /* The ring status page addresses are no longer next to the rest of
963 * the ring registers as of gen7.
964 */
965 if (IS_GEN7(dev)) {
966 switch (ring->id) {
Daniel Vetter96154f22011-12-14 13:57:00 +0100967 case RCS:
Eric Anholt45930102011-05-06 17:12:35 -0700968 mmio = RENDER_HWS_PGA_GEN7;
969 break;
Daniel Vetter96154f22011-12-14 13:57:00 +0100970 case BCS:
Eric Anholt45930102011-05-06 17:12:35 -0700971 mmio = BLT_HWS_PGA_GEN7;
972 break;
Daniel Vetter96154f22011-12-14 13:57:00 +0100973 case VCS:
Eric Anholt45930102011-05-06 17:12:35 -0700974 mmio = BSD_HWS_PGA_GEN7;
975 break;
Ben Widawsky4a3dd192013-05-28 19:22:19 -0700976 case VECS:
Ben Widawsky9a8a2212013-05-28 19:22:23 -0700977 mmio = VEBOX_HWS_PGA_GEN7;
978 break;
Eric Anholt45930102011-05-06 17:12:35 -0700979 }
980 } else if (IS_GEN6(ring->dev)) {
981 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
982 } else {
Ben Widawskyeb0d4b72013-11-07 21:40:50 -0800983 /* XXX: gen8 returns to sanity */
Eric Anholt45930102011-05-06 17:12:35 -0700984 mmio = RING_HWS_PGA(ring->mmio_base);
985 }
986
Chris Wilson78501ea2010-10-27 12:18:21 +0100987 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
988 POSTING_READ(mmio);
Chris Wilson884020b2013-08-06 19:01:14 +0100989
Damien Lespiaudc616b82014-03-13 01:40:28 +0000990 /*
991 * Flush the TLB for this page
992 *
993 * FIXME: These two bits have disappeared on gen8, so a question
994 * arises: do we still need this and if so how should we go about
995 * invalidating the TLB?
996 */
997 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
Chris Wilson884020b2013-08-06 19:01:14 +0100998 u32 reg = RING_INSTPM(ring->mmio_base);
Naresh Kumar Kachhi02f6a1e2014-03-12 16:39:42 +0530999
1000 /* ring should be idle before issuing a sync flush*/
1001 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
1002
Chris Wilson884020b2013-08-06 19:01:14 +01001003 I915_WRITE(reg,
1004 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
1005 INSTPM_SYNC_FLUSH));
1006 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
1007 1000))
1008 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
1009 ring->name);
1010 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001011}
1012
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001013static int
Chris Wilson78501ea2010-10-27 12:18:21 +01001014bsd_ring_flush(struct intel_ring_buffer *ring,
1015 u32 invalidate_domains,
1016 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001017{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001018 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001019
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001020 ret = intel_ring_begin(ring, 2);
1021 if (ret)
1022 return ret;
1023
1024 intel_ring_emit(ring, MI_FLUSH);
1025 intel_ring_emit(ring, MI_NOOP);
1026 intel_ring_advance(ring);
1027 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001028}
1029
Chris Wilson3cce4692010-10-27 16:11:02 +01001030static int
Chris Wilson9d7730912012-11-27 16:22:52 +00001031i9xx_add_request(struct intel_ring_buffer *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001032{
Chris Wilson3cce4692010-10-27 16:11:02 +01001033 int ret;
1034
1035 ret = intel_ring_begin(ring, 4);
1036 if (ret)
1037 return ret;
Chris Wilson6f392d52010-08-07 11:01:22 +01001038
Chris Wilson3cce4692010-10-27 16:11:02 +01001039 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1040 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson18235212013-09-04 10:45:51 +01001041 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilson3cce4692010-10-27 16:11:02 +01001042 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001043 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001044
Chris Wilson3cce4692010-10-27 16:11:02 +01001045 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001046}
1047
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001048static bool
Ben Widawsky25c06302012-03-29 19:11:27 -07001049gen6_ring_get_irq(struct intel_ring_buffer *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001050{
1051 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001052 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001053 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001054
1055 if (!dev->irq_enabled)
1056 return false;
1057
Chris Wilson7338aef2012-04-24 21:48:47 +01001058 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001059 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001060 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001061 I915_WRITE_IMR(ring,
1062 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001063 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001064 else
1065 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001066 ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001067 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001068 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001069
1070 return true;
1071}
1072
1073static void
Ben Widawsky25c06302012-03-29 19:11:27 -07001074gen6_ring_put_irq(struct intel_ring_buffer *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001075{
1076 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001077 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001078 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001079
Chris Wilson7338aef2012-04-24 21:48:47 +01001080 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001081 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001082 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001083 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001084 else
1085 I915_WRITE_IMR(ring, ~0);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001086 ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001087 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001088 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001089}
1090
Ben Widawskya19d2932013-05-28 19:22:30 -07001091static bool
1092hsw_vebox_get_irq(struct intel_ring_buffer *ring)
1093{
1094 struct drm_device *dev = ring->dev;
1095 struct drm_i915_private *dev_priv = dev->dev_private;
1096 unsigned long flags;
1097
1098 if (!dev->irq_enabled)
1099 return false;
1100
Daniel Vetter59cdb632013-07-04 23:35:28 +02001101 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001102 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001103 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001104 snb_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001105 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001106 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001107
1108 return true;
1109}
1110
1111static void
1112hsw_vebox_put_irq(struct intel_ring_buffer *ring)
1113{
1114 struct drm_device *dev = ring->dev;
1115 struct drm_i915_private *dev_priv = dev->dev_private;
1116 unsigned long flags;
1117
1118 if (!dev->irq_enabled)
1119 return;
1120
Daniel Vetter59cdb632013-07-04 23:35:28 +02001121 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001122 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001123 I915_WRITE_IMR(ring, ~0);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001124 snb_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001125 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001126 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001127}
1128
Ben Widawskyabd58f02013-11-02 21:07:09 -07001129static bool
1130gen8_ring_get_irq(struct intel_ring_buffer *ring)
1131{
1132 struct drm_device *dev = ring->dev;
1133 struct drm_i915_private *dev_priv = dev->dev_private;
1134 unsigned long flags;
1135
1136 if (!dev->irq_enabled)
1137 return false;
1138
1139 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1140 if (ring->irq_refcount++ == 0) {
1141 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1142 I915_WRITE_IMR(ring,
1143 ~(ring->irq_enable_mask |
1144 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1145 } else {
1146 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1147 }
1148 POSTING_READ(RING_IMR(ring->mmio_base));
1149 }
1150 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1151
1152 return true;
1153}
1154
1155static void
1156gen8_ring_put_irq(struct intel_ring_buffer *ring)
1157{
1158 struct drm_device *dev = ring->dev;
1159 struct drm_i915_private *dev_priv = dev->dev_private;
1160 unsigned long flags;
1161
1162 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1163 if (--ring->irq_refcount == 0) {
1164 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1165 I915_WRITE_IMR(ring,
1166 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1167 } else {
1168 I915_WRITE_IMR(ring, ~0);
1169 }
1170 POSTING_READ(RING_IMR(ring->mmio_base));
1171 }
1172 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1173}
1174
Zou Nan haid1b851f2010-05-21 09:08:57 +08001175static int
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001176i965_dispatch_execbuffer(struct intel_ring_buffer *ring,
1177 u32 offset, u32 length,
1178 unsigned flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001179{
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001180 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001181
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001182 ret = intel_ring_begin(ring, 2);
1183 if (ret)
1184 return ret;
1185
Chris Wilson78501ea2010-10-27 12:18:21 +01001186 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001187 MI_BATCH_BUFFER_START |
1188 MI_BATCH_GTT |
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001189 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001190 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001191 intel_ring_advance(ring);
1192
Zou Nan haid1b851f2010-05-21 09:08:57 +08001193 return 0;
1194}
1195
Daniel Vetterb45305f2012-12-17 16:21:27 +01001196/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1197#define I830_BATCH_LIMIT (256*1024)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001198static int
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001199i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001200 u32 offset, u32 len,
1201 unsigned flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001202{
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001203 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001204
Daniel Vetterb45305f2012-12-17 16:21:27 +01001205 if (flags & I915_DISPATCH_PINNED) {
1206 ret = intel_ring_begin(ring, 4);
1207 if (ret)
1208 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001209
Daniel Vetterb45305f2012-12-17 16:21:27 +01001210 intel_ring_emit(ring, MI_BATCH_BUFFER);
1211 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1212 intel_ring_emit(ring, offset + len - 8);
1213 intel_ring_emit(ring, MI_NOOP);
1214 intel_ring_advance(ring);
1215 } else {
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001216 u32 cs_offset = ring->scratch.gtt_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001217
1218 if (len > I830_BATCH_LIMIT)
1219 return -ENOSPC;
1220
1221 ret = intel_ring_begin(ring, 9+3);
1222 if (ret)
1223 return ret;
1224 /* Blit the batch (which has now all relocs applied) to the stable batch
1225 * scratch bo area (so that the CS never stumbles over its tlb
1226 * invalidation bug) ... */
1227 intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
1228 XY_SRC_COPY_BLT_WRITE_ALPHA |
1229 XY_SRC_COPY_BLT_WRITE_RGB);
1230 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
1231 intel_ring_emit(ring, 0);
1232 intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
1233 intel_ring_emit(ring, cs_offset);
1234 intel_ring_emit(ring, 0);
1235 intel_ring_emit(ring, 4096);
1236 intel_ring_emit(ring, offset);
1237 intel_ring_emit(ring, MI_FLUSH);
1238
1239 /* ... and execute it. */
1240 intel_ring_emit(ring, MI_BATCH_BUFFER);
1241 intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1242 intel_ring_emit(ring, cs_offset + len - 8);
1243 intel_ring_advance(ring);
1244 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001245
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001246 return 0;
1247}
1248
1249static int
1250i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001251 u32 offset, u32 len,
1252 unsigned flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001253{
1254 int ret;
1255
1256 ret = intel_ring_begin(ring, 2);
1257 if (ret)
1258 return ret;
1259
Chris Wilson65f56872012-04-17 16:38:12 +01001260 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001261 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001262 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001263
Eric Anholt62fdfea2010-05-21 13:26:39 -07001264 return 0;
1265}
1266
Chris Wilson78501ea2010-10-27 12:18:21 +01001267static void cleanup_status_page(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001268{
Chris Wilson05394f32010-11-08 19:18:58 +00001269 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001270
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001271 obj = ring->status_page.obj;
1272 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001273 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001274
Chris Wilson9da3da62012-06-01 15:20:22 +01001275 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001276 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001277 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001278 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001279}
1280
Chris Wilson78501ea2010-10-27 12:18:21 +01001281static int init_status_page(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001282{
Chris Wilson78501ea2010-10-27 12:18:21 +01001283 struct drm_device *dev = ring->dev;
Chris Wilson05394f32010-11-08 19:18:58 +00001284 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001285 int ret;
1286
Eric Anholt62fdfea2010-05-21 13:26:39 -07001287 obj = i915_gem_alloc_object(dev, 4096);
1288 if (obj == NULL) {
1289 DRM_ERROR("Failed to allocate status page\n");
1290 ret = -ENOMEM;
1291 goto err;
1292 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001293
Daniel Vettere01f6922014-02-14 14:01:16 +01001294 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1295 if (ret)
1296 goto err_unref;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001297
Daniel Vetter9a6bbb62014-02-14 14:01:15 +01001298 ret = i915_gem_obj_ggtt_pin(obj, 4096, 0);
Daniel Vetter1ec9e262014-02-14 14:01:11 +01001299 if (ret)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001300 goto err_unref;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001301
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001302 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001303 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001304 if (ring->status_page.page_addr == NULL) {
Ben Widawsky2e6c21e2012-07-12 23:16:12 -07001305 ret = -ENOMEM;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001306 goto err_unpin;
1307 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001308 ring->status_page.obj = obj;
1309 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001310
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001311 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1312 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001313
1314 return 0;
1315
1316err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001317 i915_gem_object_ggtt_unpin(obj);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001318err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001319 drm_gem_object_unreference(&obj->base);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001320err:
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001321 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001322}
1323
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001324static int init_phys_status_page(struct intel_ring_buffer *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001325{
1326 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001327
1328 if (!dev_priv->status_page_dmah) {
1329 dev_priv->status_page_dmah =
1330 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1331 if (!dev_priv->status_page_dmah)
1332 return -ENOMEM;
1333 }
1334
Chris Wilson6b8294a2012-11-16 11:43:20 +00001335 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1336 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1337
1338 return 0;
1339}
1340
Ben Widawskyc43b5632012-04-16 14:07:40 -07001341static int intel_init_ring_buffer(struct drm_device *dev,
1342 struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001343{
Chris Wilson05394f32010-11-08 19:18:58 +00001344 struct drm_i915_gem_object *obj;
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001345 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsondd785e32010-08-07 11:01:34 +01001346 int ret;
1347
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001348 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01001349 INIT_LIST_HEAD(&ring->active_list);
1350 INIT_LIST_HEAD(&ring->request_list);
Daniel Vetterdfc9ef22012-04-11 22:12:47 +02001351 ring->size = 32 * PAGE_SIZE;
Chris Wilson9d7730912012-11-27 16:22:52 +00001352 memset(ring->sync_seqno, 0, sizeof(ring->sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00001353
Chris Wilsonb259f672011-03-29 13:19:09 +01001354 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001355
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001356 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001357 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001358 if (ret)
1359 return ret;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001360 } else {
1361 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001362 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00001363 if (ret)
1364 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001365 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001366
Chris Wilsonebc052e2012-11-15 11:32:28 +00001367 obj = NULL;
1368 if (!HAS_LLC(dev))
1369 obj = i915_gem_object_create_stolen(dev, ring->size);
1370 if (obj == NULL)
1371 obj = i915_gem_alloc_object(dev, ring->size);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001372 if (obj == NULL) {
1373 DRM_ERROR("Failed to allocate ringbuffer\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001374 ret = -ENOMEM;
Chris Wilsondd785e32010-08-07 11:01:34 +01001375 goto err_hws;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001376 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001377
Chris Wilson05394f32010-11-08 19:18:58 +00001378 ring->obj = obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001379
Daniel Vetter1ec9e262014-02-14 14:01:11 +01001380 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
Chris Wilsondd785e32010-08-07 11:01:34 +01001381 if (ret)
1382 goto err_unref;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001383
Chris Wilson3eef8912012-06-04 17:05:40 +01001384 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1385 if (ret)
1386 goto err_unpin;
1387
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001388 ring->virtual_start =
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001389 ioremap_wc(dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj),
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001390 ring->size);
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001391 if (ring->virtual_start == NULL) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001392 DRM_ERROR("Failed to map ringbuffer.\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001393 ret = -EINVAL;
Chris Wilsondd785e32010-08-07 11:01:34 +01001394 goto err_unpin;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001395 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001396
Chris Wilson78501ea2010-10-27 12:18:21 +01001397 ret = ring->init(ring);
Chris Wilsondd785e32010-08-07 11:01:34 +01001398 if (ret)
1399 goto err_unmap;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001400
Chris Wilson55249ba2010-12-22 14:04:47 +00001401 /* Workaround an erratum on the i830 which causes a hang if
1402 * the TAIL pointer points to within the last 2 cachelines
1403 * of the buffer.
1404 */
1405 ring->effective_size = ring->size;
Chris Wilson27c1cbd2012-04-09 13:59:46 +01001406 if (IS_I830(ring->dev) || IS_845G(ring->dev))
Chris Wilson55249ba2010-12-22 14:04:47 +00001407 ring->effective_size -= 128;
1408
Brad Volkin351e3db2014-02-18 10:15:46 -08001409 i915_cmd_parser_init_ring(ring);
1410
Chris Wilsonc584fe42010-10-29 18:15:52 +01001411 return 0;
Chris Wilsondd785e32010-08-07 11:01:34 +01001412
1413err_unmap:
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001414 iounmap(ring->virtual_start);
Chris Wilsondd785e32010-08-07 11:01:34 +01001415err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001416 i915_gem_object_ggtt_unpin(obj);
Chris Wilsondd785e32010-08-07 11:01:34 +01001417err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001418 drm_gem_object_unreference(&obj->base);
1419 ring->obj = NULL;
Chris Wilsondd785e32010-08-07 11:01:34 +01001420err_hws:
Chris Wilson78501ea2010-10-27 12:18:21 +01001421 cleanup_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001422 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001423}
1424
Chris Wilson78501ea2010-10-27 12:18:21 +01001425void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001426{
Chris Wilson33626e62010-10-29 16:18:36 +01001427 struct drm_i915_private *dev_priv;
1428 int ret;
1429
Chris Wilson05394f32010-11-08 19:18:58 +00001430 if (ring->obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001431 return;
1432
Chris Wilson33626e62010-10-29 16:18:36 +01001433 /* Disable the ring buffer. The ring must be idle at this point */
1434 dev_priv = ring->dev->dev_private;
Chris Wilson3e960502012-11-27 16:22:54 +00001435 ret = intel_ring_idle(ring);
Ben Widawsky3d57e5b2013-10-14 10:01:36 -07001436 if (ret && !i915_reset_in_progress(&dev_priv->gpu_error))
Chris Wilson29ee3992011-01-24 16:35:42 +00001437 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
1438 ring->name, ret);
1439
Chris Wilson33626e62010-10-29 16:18:36 +01001440 I915_WRITE_CTL(ring, 0);
1441
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001442 iounmap(ring->virtual_start);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001443
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001444 i915_gem_object_ggtt_unpin(ring->obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001445 drm_gem_object_unreference(&ring->obj->base);
1446 ring->obj = NULL;
Ben Widawsky3d57e5b2013-10-14 10:01:36 -07001447 ring->preallocated_lazy_request = NULL;
1448 ring->outstanding_lazy_seqno = 0;
Chris Wilson78501ea2010-10-27 12:18:21 +01001449
Zou Nan hai8d192152010-11-02 16:31:01 +08001450 if (ring->cleanup)
1451 ring->cleanup(ring);
1452
Chris Wilson78501ea2010-10-27 12:18:21 +01001453 cleanup_status_page(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001454}
1455
Chris Wilsona71d8d92012-02-15 11:25:36 +00001456static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
1457{
1458 struct drm_i915_gem_request *request;
Chris Wilson1f709992014-01-27 22:43:07 +00001459 u32 seqno = 0, tail;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001460 int ret;
1461
Chris Wilsona71d8d92012-02-15 11:25:36 +00001462 if (ring->last_retired_head != -1) {
1463 ring->head = ring->last_retired_head;
1464 ring->last_retired_head = -1;
Chris Wilson1f709992014-01-27 22:43:07 +00001465
Chris Wilsona71d8d92012-02-15 11:25:36 +00001466 ring->space = ring_space(ring);
1467 if (ring->space >= n)
1468 return 0;
1469 }
1470
1471 list_for_each_entry(request, &ring->request_list, list) {
1472 int space;
1473
1474 if (request->tail == -1)
1475 continue;
1476
Ville Syrjälä633cf8f2012-12-03 18:43:32 +02001477 space = request->tail - (ring->tail + I915_RING_FREE_SPACE);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001478 if (space < 0)
1479 space += ring->size;
1480 if (space >= n) {
1481 seqno = request->seqno;
Chris Wilson1f709992014-01-27 22:43:07 +00001482 tail = request->tail;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001483 break;
1484 }
1485
1486 /* Consume this request in case we need more space than
1487 * is available and so need to prevent a race between
1488 * updating last_retired_head and direct reads of
1489 * I915_RING_HEAD. It also provides a nice sanity check.
1490 */
1491 request->tail = -1;
1492 }
1493
1494 if (seqno == 0)
1495 return -ENOSPC;
1496
Chris Wilson1f709992014-01-27 22:43:07 +00001497 ret = i915_wait_seqno(ring, seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001498 if (ret)
1499 return ret;
1500
Chris Wilson1f709992014-01-27 22:43:07 +00001501 ring->head = tail;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001502 ring->space = ring_space(ring);
1503 if (WARN_ON(ring->space < n))
1504 return -ENOSPC;
1505
1506 return 0;
1507}
1508
Chris Wilson3e960502012-11-27 16:22:54 +00001509static int ring_wait_for_space(struct intel_ring_buffer *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001510{
Chris Wilson78501ea2010-10-27 12:18:21 +01001511 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08001512 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +01001513 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001514 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00001515
Chris Wilsona71d8d92012-02-15 11:25:36 +00001516 ret = intel_ring_wait_request(ring, n);
1517 if (ret != -ENOSPC)
1518 return ret;
1519
Chris Wilson09246732013-08-10 22:16:32 +01001520 /* force the tail write in case we have been skipping them */
1521 __intel_ring_advance(ring);
1522
Chris Wilsondb53a302011-02-03 11:57:46 +00001523 trace_i915_ring_wait_begin(ring);
Daniel Vetter63ed2cb2012-04-23 16:50:50 +02001524 /* With GEM the hangcheck timer should kick us out of the loop,
1525 * leaving it early runs the risk of corrupting GEM state (due
1526 * to running on almost untested codepaths). But on resume
1527 * timers don't work yet, so prevent a complete hang in that
1528 * case by choosing an insanely large timeout. */
1529 end = jiffies + 60 * HZ;
Daniel Vettere6bfaf82011-12-14 13:56:59 +01001530
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001531 do {
Chris Wilsonc7dca472011-01-20 17:00:10 +00001532 ring->head = I915_READ_HEAD(ring);
1533 ring->space = ring_space(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001534 if (ring->space >= n) {
Chris Wilsondb53a302011-02-03 11:57:46 +00001535 trace_i915_ring_wait_end(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001536 return 0;
1537 }
1538
Daniel Vetterfb19e2a2014-02-12 23:44:34 +01001539 if (!drm_core_check_feature(dev, DRIVER_MODESET) &&
1540 dev->primary->master) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001541 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1542 if (master_priv->sarea_priv)
1543 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
1544 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08001545
Chris Wilsone60a0b12010-10-13 10:09:14 +01001546 msleep(1);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001547
Daniel Vetter33196de2012-11-14 17:14:05 +01001548 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1549 dev_priv->mm.interruptible);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001550 if (ret)
1551 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001552 } while (!time_after(jiffies, end));
Chris Wilsondb53a302011-02-03 11:57:46 +00001553 trace_i915_ring_wait_end(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001554 return -EBUSY;
1555}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001556
Chris Wilson3e960502012-11-27 16:22:54 +00001557static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
1558{
1559 uint32_t __iomem *virt;
1560 int rem = ring->size - ring->tail;
1561
1562 if (ring->space < rem) {
1563 int ret = ring_wait_for_space(ring, rem);
1564 if (ret)
1565 return ret;
1566 }
1567
1568 virt = ring->virtual_start + ring->tail;
1569 rem /= 4;
1570 while (rem--)
1571 iowrite32(MI_NOOP, virt++);
1572
1573 ring->tail = 0;
1574 ring->space = ring_space(ring);
1575
1576 return 0;
1577}
1578
1579int intel_ring_idle(struct intel_ring_buffer *ring)
1580{
1581 u32 seqno;
1582 int ret;
1583
1584 /* We need to add any requests required to flush the objects and ring */
Chris Wilson18235212013-09-04 10:45:51 +01001585 if (ring->outstanding_lazy_seqno) {
Mika Kuoppala0025c072013-06-12 12:35:30 +03001586 ret = i915_add_request(ring, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00001587 if (ret)
1588 return ret;
1589 }
1590
1591 /* Wait upon the last request to be completed */
1592 if (list_empty(&ring->request_list))
1593 return 0;
1594
1595 seqno = list_entry(ring->request_list.prev,
1596 struct drm_i915_gem_request,
1597 list)->seqno;
1598
1599 return i915_wait_seqno(ring, seqno);
1600}
1601
Chris Wilson9d7730912012-11-27 16:22:52 +00001602static int
1603intel_ring_alloc_seqno(struct intel_ring_buffer *ring)
1604{
Chris Wilson18235212013-09-04 10:45:51 +01001605 if (ring->outstanding_lazy_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00001606 return 0;
1607
Chris Wilson3c0e2342013-09-04 10:45:52 +01001608 if (ring->preallocated_lazy_request == NULL) {
1609 struct drm_i915_gem_request *request;
1610
1611 request = kmalloc(sizeof(*request), GFP_KERNEL);
1612 if (request == NULL)
1613 return -ENOMEM;
1614
1615 ring->preallocated_lazy_request = request;
1616 }
1617
Chris Wilson18235212013-09-04 10:45:51 +01001618 return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
Chris Wilson9d7730912012-11-27 16:22:52 +00001619}
1620
Chris Wilson304d6952014-01-02 14:32:35 +00001621static int __intel_ring_prepare(struct intel_ring_buffer *ring,
1622 int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001623{
1624 int ret;
1625
1626 if (unlikely(ring->tail + bytes > ring->effective_size)) {
1627 ret = intel_wrap_ring_buffer(ring);
1628 if (unlikely(ret))
1629 return ret;
1630 }
1631
1632 if (unlikely(ring->space < bytes)) {
1633 ret = ring_wait_for_space(ring, bytes);
1634 if (unlikely(ret))
1635 return ret;
1636 }
1637
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001638 return 0;
1639}
1640
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001641int intel_ring_begin(struct intel_ring_buffer *ring,
1642 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001643{
Jani Nikula4640c4f2014-03-31 14:27:19 +03001644 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001645 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001646
Daniel Vetter33196de2012-11-14 17:14:05 +01001647 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1648 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02001649 if (ret)
1650 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00001651
Chris Wilson304d6952014-01-02 14:32:35 +00001652 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
1653 if (ret)
1654 return ret;
1655
Chris Wilson9d7730912012-11-27 16:22:52 +00001656 /* Preallocate the olr before touching the ring */
1657 ret = intel_ring_alloc_seqno(ring);
1658 if (ret)
1659 return ret;
1660
Chris Wilson304d6952014-01-02 14:32:35 +00001661 ring->space -= num_dwords * sizeof(uint32_t);
1662 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001663}
1664
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02001665/* Align the ring tail to a cacheline boundary */
1666int intel_ring_cacheline_align(struct intel_ring_buffer *ring)
1667{
1668 int num_dwords = (64 - (ring->tail & 63)) / sizeof(uint32_t);
1669 int ret;
1670
1671 if (num_dwords == 0)
1672 return 0;
1673
1674 ret = intel_ring_begin(ring, num_dwords);
1675 if (ret)
1676 return ret;
1677
1678 while (num_dwords--)
1679 intel_ring_emit(ring, MI_NOOP);
1680
1681 intel_ring_advance(ring);
1682
1683 return 0;
1684}
1685
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001686void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001687{
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001688 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001689
Chris Wilson18235212013-09-04 10:45:51 +01001690 BUG_ON(ring->outstanding_lazy_seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001691
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001692 if (INTEL_INFO(ring->dev)->gen >= 6) {
1693 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
1694 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Ben Widawsky50201502013-08-12 16:53:03 -07001695 if (HAS_VEBOX(ring->dev))
1696 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01001697 }
Chris Wilson297b0c52010-10-22 17:02:41 +01001698
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001699 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03001700 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01001701}
1702
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001703static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
1704 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001705{
Jani Nikula4640c4f2014-03-31 14:27:19 +03001706 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001707
1708 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001709
Chris Wilson12f55812012-07-05 17:14:01 +01001710 /* Disable notification that the ring is IDLE. The GT
1711 * will then assume that it is busy and bring it out of rc6.
1712 */
1713 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1714 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1715
1716 /* Clear the context id. Here be magic! */
1717 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1718
1719 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04001720 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01001721 GEN6_BSD_SLEEP_INDICATOR) == 0,
1722 50))
1723 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001724
Chris Wilson12f55812012-07-05 17:14:01 +01001725 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04001726 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01001727 POSTING_READ(RING_TAIL(ring->mmio_base));
1728
1729 /* Let the ring send IDLE messages to the GT again,
1730 * and so let it sleep to conserve power when idle.
1731 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001732 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01001733 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001734}
1735
Ben Widawskyea251322013-05-28 19:22:21 -07001736static int gen6_bsd_ring_flush(struct intel_ring_buffer *ring,
1737 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001738{
Chris Wilson71a77e02011-02-02 12:13:49 +00001739 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001740 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001741
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001742 ret = intel_ring_begin(ring, 4);
1743 if (ret)
1744 return ret;
1745
Chris Wilson71a77e02011-02-02 12:13:49 +00001746 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001747 if (INTEL_INFO(ring->dev)->gen >= 8)
1748 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07001749 /*
1750 * Bspec vol 1c.5 - video engine command streamer:
1751 * "If ENABLED, all TLBs will be invalidated once the flush
1752 * operation is complete. This bit is only valid when the
1753 * Post-Sync Operation field is a value of 1h or 3h."
1754 */
Chris Wilson71a77e02011-02-02 12:13:49 +00001755 if (invalidate & I915_GEM_GPU_DOMAINS)
Jesse Barnes9a289772012-10-26 09:42:42 -07001756 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
1757 MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00001758 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07001759 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001760 if (INTEL_INFO(ring->dev)->gen >= 8) {
1761 intel_ring_emit(ring, 0); /* upper addr */
1762 intel_ring_emit(ring, 0); /* value */
1763 } else {
1764 intel_ring_emit(ring, 0);
1765 intel_ring_emit(ring, MI_NOOP);
1766 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001767 intel_ring_advance(ring);
1768 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001769}
1770
1771static int
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001772gen8_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1773 u32 offset, u32 len,
1774 unsigned flags)
1775{
Ben Widawsky28cf5412013-11-02 21:07:26 -07001776 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1777 bool ppgtt = dev_priv->mm.aliasing_ppgtt != NULL &&
1778 !(flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001779 int ret;
1780
1781 ret = intel_ring_begin(ring, 4);
1782 if (ret)
1783 return ret;
1784
1785 /* FIXME(BDW): Address space and security selectors. */
Ben Widawsky28cf5412013-11-02 21:07:26 -07001786 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001787 intel_ring_emit(ring, offset);
1788 intel_ring_emit(ring, 0);
1789 intel_ring_emit(ring, MI_NOOP);
1790 intel_ring_advance(ring);
1791
1792 return 0;
1793}
1794
1795static int
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001796hsw_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1797 u32 offset, u32 len,
1798 unsigned flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001799{
Akshay Joshi0206e352011-08-16 15:34:10 -04001800 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001801
Akshay Joshi0206e352011-08-16 15:34:10 -04001802 ret = intel_ring_begin(ring, 2);
1803 if (ret)
1804 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001805
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001806 intel_ring_emit(ring,
1807 MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
1808 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
1809 /* bit0-7 is the length on GEN6+ */
1810 intel_ring_emit(ring, offset);
1811 intel_ring_advance(ring);
1812
1813 return 0;
1814}
1815
1816static int
1817gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1818 u32 offset, u32 len,
1819 unsigned flags)
1820{
1821 int ret;
1822
1823 ret = intel_ring_begin(ring, 2);
1824 if (ret)
1825 return ret;
1826
1827 intel_ring_emit(ring,
1828 MI_BATCH_BUFFER_START |
1829 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04001830 /* bit0-7 is the length on GEN6+ */
1831 intel_ring_emit(ring, offset);
1832 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001833
Akshay Joshi0206e352011-08-16 15:34:10 -04001834 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001835}
1836
Chris Wilson549f7362010-10-19 11:19:32 +01001837/* Blitter support (SandyBridge+) */
1838
Ben Widawskyea251322013-05-28 19:22:21 -07001839static int gen6_ring_flush(struct intel_ring_buffer *ring,
1840 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08001841{
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001842 struct drm_device *dev = ring->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00001843 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001844 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001845
Daniel Vetter6a233c72011-12-14 13:57:07 +01001846 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001847 if (ret)
1848 return ret;
1849
Chris Wilson71a77e02011-02-02 12:13:49 +00001850 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001851 if (INTEL_INFO(ring->dev)->gen >= 8)
1852 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07001853 /*
1854 * Bspec vol 1c.3 - blitter engine command streamer:
1855 * "If ENABLED, all TLBs will be invalidated once the flush
1856 * operation is complete. This bit is only valid when the
1857 * Post-Sync Operation field is a value of 1h or 3h."
1858 */
Chris Wilson71a77e02011-02-02 12:13:49 +00001859 if (invalidate & I915_GEM_DOMAIN_RENDER)
Jesse Barnes9a289772012-10-26 09:42:42 -07001860 cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
Daniel Vetterb3fcabb2012-11-04 12:24:47 +01001861 MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00001862 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07001863 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001864 if (INTEL_INFO(ring->dev)->gen >= 8) {
1865 intel_ring_emit(ring, 0); /* upper addr */
1866 intel_ring_emit(ring, 0); /* value */
1867 } else {
1868 intel_ring_emit(ring, 0);
1869 intel_ring_emit(ring, MI_NOOP);
1870 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001871 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001872
Ville Syrjälä9688eca2013-11-06 23:02:19 +02001873 if (IS_GEN7(dev) && !invalidate && flush)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001874 return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
1875
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001876 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08001877}
1878
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001879int intel_init_render_ring_buffer(struct drm_device *dev)
1880{
Jani Nikula4640c4f2014-03-31 14:27:19 +03001881 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001882 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001883
Daniel Vetter59465b52012-04-11 22:12:48 +02001884 ring->name = "render ring";
1885 ring->id = RCS;
1886 ring->mmio_base = RENDER_RING_BASE;
1887
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001888 if (INTEL_INFO(dev)->gen >= 6) {
1889 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03001890 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01001891 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03001892 ring->flush = gen6_render_ring_flush;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001893 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawskya5f3d682013-11-02 21:07:27 -07001894 ring->flush = gen8_render_ring_flush;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001895 ring->irq_get = gen8_ring_get_irq;
1896 ring->irq_put = gen8_ring_put_irq;
1897 } else {
1898 ring->irq_get = gen6_ring_get_irq;
1899 ring->irq_put = gen6_ring_put_irq;
1900 }
Ben Widawskycc609d52013-05-28 19:22:29 -07001901 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001902 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001903 ring->set_seqno = ring_set_seqno;
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001904 ring->sync_to = gen6_ring_sync;
Ben Widawsky55861812013-05-28 19:22:17 -07001905 ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_INVALID;
1906 ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_RV;
1907 ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_RB;
Ben Widawsky1950de12013-05-28 19:22:20 -07001908 ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_RVE;
Ben Widawskyad776f82013-05-28 19:22:18 -07001909 ring->signal_mbox[RCS] = GEN6_NOSYNC;
1910 ring->signal_mbox[VCS] = GEN6_VRSYNC;
1911 ring->signal_mbox[BCS] = GEN6_BRSYNC;
Ben Widawsky1950de12013-05-28 19:22:20 -07001912 ring->signal_mbox[VECS] = GEN6_VERSYNC;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001913 } else if (IS_GEN5(dev)) {
1914 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001915 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001916 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001917 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02001918 ring->irq_get = gen5_ring_get_irq;
1919 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07001920 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
1921 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02001922 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02001923 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001924 if (INTEL_INFO(dev)->gen < 4)
1925 ring->flush = gen2_render_ring_flush;
1926 else
1927 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02001928 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001929 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001930 if (IS_GEN2(dev)) {
1931 ring->irq_get = i8xx_ring_get_irq;
1932 ring->irq_put = i8xx_ring_put_irq;
1933 } else {
1934 ring->irq_get = i9xx_ring_get_irq;
1935 ring->irq_put = i9xx_ring_put_irq;
1936 }
Daniel Vettere3670312012-04-11 22:12:53 +02001937 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001938 }
Daniel Vetter59465b52012-04-11 22:12:48 +02001939 ring->write_tail = ring_write_tail;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001940 if (IS_HASWELL(dev))
1941 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001942 else if (IS_GEN8(dev))
1943 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001944 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001945 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1946 else if (INTEL_INFO(dev)->gen >= 4)
1947 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1948 else if (IS_I830(dev) || IS_845G(dev))
1949 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
1950 else
1951 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02001952 ring->init = init_render_ring;
1953 ring->cleanup = render_ring_cleanup;
1954
Daniel Vetterb45305f2012-12-17 16:21:27 +01001955 /* Workaround batchbuffer to combat CS tlb bug. */
1956 if (HAS_BROKEN_CS_TLB(dev)) {
1957 struct drm_i915_gem_object *obj;
1958 int ret;
1959
1960 obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
1961 if (obj == NULL) {
1962 DRM_ERROR("Failed to allocate batch bo\n");
1963 return -ENOMEM;
1964 }
1965
Daniel Vetterbe1fa122014-02-14 14:01:14 +01001966 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001967 if (ret != 0) {
1968 drm_gem_object_unreference(&obj->base);
1969 DRM_ERROR("Failed to ping batch bo\n");
1970 return ret;
1971 }
1972
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001973 ring->scratch.obj = obj;
1974 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001975 }
1976
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001977 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001978}
1979
Chris Wilsone8616b62011-01-20 09:57:11 +00001980int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
1981{
Jani Nikula4640c4f2014-03-31 14:27:19 +03001982 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone8616b62011-01-20 09:57:11 +00001983 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Chris Wilson6b8294a2012-11-16 11:43:20 +00001984 int ret;
Chris Wilsone8616b62011-01-20 09:57:11 +00001985
Daniel Vetter59465b52012-04-11 22:12:48 +02001986 ring->name = "render ring";
1987 ring->id = RCS;
1988 ring->mmio_base = RENDER_RING_BASE;
1989
Chris Wilsone8616b62011-01-20 09:57:11 +00001990 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetterb4178f82012-04-11 22:12:51 +02001991 /* non-kms not supported on gen6+ */
1992 return -ENODEV;
Chris Wilsone8616b62011-01-20 09:57:11 +00001993 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02001994
1995 /* Note: gem is not supported on gen5/ilk without kms (the corresponding
1996 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
1997 * the special gen5 functions. */
1998 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001999 if (INTEL_INFO(dev)->gen < 4)
2000 ring->flush = gen2_render_ring_flush;
2001 else
2002 ring->flush = gen4_render_ring_flush;
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002003 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002004 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002005 if (IS_GEN2(dev)) {
2006 ring->irq_get = i8xx_ring_get_irq;
2007 ring->irq_put = i8xx_ring_put_irq;
2008 } else {
2009 ring->irq_get = i9xx_ring_get_irq;
2010 ring->irq_put = i9xx_ring_put_irq;
2011 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002012 ring->irq_enable_mask = I915_USER_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002013 ring->write_tail = ring_write_tail;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002014 if (INTEL_INFO(dev)->gen >= 4)
2015 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2016 else if (IS_I830(dev) || IS_845G(dev))
2017 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2018 else
2019 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02002020 ring->init = init_render_ring;
2021 ring->cleanup = render_ring_cleanup;
Chris Wilsone8616b62011-01-20 09:57:11 +00002022
2023 ring->dev = dev;
2024 INIT_LIST_HEAD(&ring->active_list);
2025 INIT_LIST_HEAD(&ring->request_list);
Chris Wilsone8616b62011-01-20 09:57:11 +00002026
2027 ring->size = size;
2028 ring->effective_size = ring->size;
Mika Kuoppala17f10fd2012-10-29 16:59:26 +02002029 if (IS_I830(ring->dev) || IS_845G(ring->dev))
Chris Wilsone8616b62011-01-20 09:57:11 +00002030 ring->effective_size -= 128;
2031
Daniel Vetter4225d0f2012-04-26 23:28:16 +02002032 ring->virtual_start = ioremap_wc(start, size);
2033 if (ring->virtual_start == NULL) {
Chris Wilsone8616b62011-01-20 09:57:11 +00002034 DRM_ERROR("can not ioremap virtual address for"
2035 " ring buffer\n");
2036 return -ENOMEM;
2037 }
2038
Chris Wilson6b8294a2012-11-16 11:43:20 +00002039 if (!I915_NEED_GFX_HWS(dev)) {
Daniel Vetter035dc1e2013-07-03 12:56:54 +02002040 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002041 if (ret)
2042 return ret;
2043 }
2044
Chris Wilsone8616b62011-01-20 09:57:11 +00002045 return 0;
2046}
2047
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002048int intel_init_bsd_ring_buffer(struct drm_device *dev)
2049{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002050 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002051 struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002052
Daniel Vetter58fa3832012-04-11 22:12:49 +02002053 ring->name = "bsd ring";
2054 ring->id = VCS;
2055
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002056 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002057 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002058 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002059 /* gen6 bsd needs a special wa for tail updates */
2060 if (IS_GEN6(dev))
2061 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002062 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002063 ring->add_request = gen6_add_request;
2064 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002065 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002066 if (INTEL_INFO(dev)->gen >= 8) {
2067 ring->irq_enable_mask =
2068 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2069 ring->irq_get = gen8_ring_get_irq;
2070 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002071 ring->dispatch_execbuffer =
2072 gen8_ring_dispatch_execbuffer;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002073 } else {
2074 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2075 ring->irq_get = gen6_ring_get_irq;
2076 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002077 ring->dispatch_execbuffer =
2078 gen6_ring_dispatch_execbuffer;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002079 }
Daniel Vetter686cb5f2012-04-11 22:12:52 +02002080 ring->sync_to = gen6_ring_sync;
Ben Widawsky55861812013-05-28 19:22:17 -07002081 ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VR;
2082 ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2083 ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VB;
Ben Widawsky1950de12013-05-28 19:22:20 -07002084 ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_VVE;
Ben Widawskyad776f82013-05-28 19:22:18 -07002085 ring->signal_mbox[RCS] = GEN6_RVSYNC;
2086 ring->signal_mbox[VCS] = GEN6_NOSYNC;
2087 ring->signal_mbox[BCS] = GEN6_BVSYNC;
Ben Widawsky1950de12013-05-28 19:22:20 -07002088 ring->signal_mbox[VECS] = GEN6_VEVSYNC;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002089 } else {
2090 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002091 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002092 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002093 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002094 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002095 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002096 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002097 ring->irq_get = gen5_ring_get_irq;
2098 ring->irq_put = gen5_ring_put_irq;
2099 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002100 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002101 ring->irq_get = i9xx_ring_get_irq;
2102 ring->irq_put = i9xx_ring_put_irq;
2103 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002104 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002105 }
2106 ring->init = init_ring_common;
2107
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002108 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002109}
Chris Wilson549f7362010-10-19 11:19:32 +01002110
2111int intel_init_blt_ring_buffer(struct drm_device *dev)
2112{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002113 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002114 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002115
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002116 ring->name = "blitter ring";
2117 ring->id = BCS;
2118
2119 ring->mmio_base = BLT_RING_BASE;
2120 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002121 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002122 ring->add_request = gen6_add_request;
2123 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002124 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002125 if (INTEL_INFO(dev)->gen >= 8) {
2126 ring->irq_enable_mask =
2127 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2128 ring->irq_get = gen8_ring_get_irq;
2129 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002130 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002131 } else {
2132 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2133 ring->irq_get = gen6_ring_get_irq;
2134 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002135 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002136 }
Daniel Vetter686cb5f2012-04-11 22:12:52 +02002137 ring->sync_to = gen6_ring_sync;
Ben Widawsky55861812013-05-28 19:22:17 -07002138 ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_BR;
2139 ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_BV;
2140 ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_INVALID;
Ben Widawsky1950de12013-05-28 19:22:20 -07002141 ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_BVE;
Ben Widawskyad776f82013-05-28 19:22:18 -07002142 ring->signal_mbox[RCS] = GEN6_RBSYNC;
2143 ring->signal_mbox[VCS] = GEN6_VBSYNC;
2144 ring->signal_mbox[BCS] = GEN6_NOSYNC;
Ben Widawsky1950de12013-05-28 19:22:20 -07002145 ring->signal_mbox[VECS] = GEN6_VEBSYNC;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002146 ring->init = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002147
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002148 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002149}
Chris Wilsona7b97612012-07-20 12:41:08 +01002150
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002151int intel_init_vebox_ring_buffer(struct drm_device *dev)
2152{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002153 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002154 struct intel_ring_buffer *ring = &dev_priv->ring[VECS];
2155
2156 ring->name = "video enhancement ring";
2157 ring->id = VECS;
2158
2159 ring->mmio_base = VEBOX_RING_BASE;
2160 ring->write_tail = ring_write_tail;
2161 ring->flush = gen6_ring_flush;
2162 ring->add_request = gen6_add_request;
2163 ring->get_seqno = gen6_ring_get_seqno;
2164 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002165
2166 if (INTEL_INFO(dev)->gen >= 8) {
2167 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002168 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002169 ring->irq_get = gen8_ring_get_irq;
2170 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002171 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002172 } else {
2173 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2174 ring->irq_get = hsw_vebox_get_irq;
2175 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002176 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002177 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002178 ring->sync_to = gen6_ring_sync;
2179 ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VER;
2180 ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_VEV;
2181 ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VEB;
2182 ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2183 ring->signal_mbox[RCS] = GEN6_RVESYNC;
2184 ring->signal_mbox[VCS] = GEN6_VVESYNC;
2185 ring->signal_mbox[BCS] = GEN6_BVESYNC;
2186 ring->signal_mbox[VECS] = GEN6_NOSYNC;
2187 ring->init = init_ring_common;
2188
2189 return intel_init_ring_buffer(dev, ring);
2190}
2191
Chris Wilsona7b97612012-07-20 12:41:08 +01002192int
2193intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
2194{
2195 int ret;
2196
2197 if (!ring->gpu_caches_dirty)
2198 return 0;
2199
2200 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
2201 if (ret)
2202 return ret;
2203
2204 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
2205
2206 ring->gpu_caches_dirty = false;
2207 return 0;
2208}
2209
2210int
2211intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
2212{
2213 uint32_t flush_domains;
2214 int ret;
2215
2216 flush_domains = 0;
2217 if (ring->gpu_caches_dirty)
2218 flush_domains = I915_GEM_GPU_DOMAINS;
2219
2220 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2221 if (ret)
2222 return ret;
2223
2224 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2225
2226 ring->gpu_caches_dirty = false;
2227 return 0;
2228}