blob: b94bc744b8c96d852abdd3874656da80107e2848 [file] [log] [blame]
Ben Skeggs56d237d2014-05-19 14:54:33 +10001/*
Ben Skeggs26f6d882011-07-04 16:25:18 +10002 * Copyright 2011 Red Hat Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 */
24
Ben Skeggs51beb422011-07-05 10:33:08 +100025#include <linux/dma-mapping.h>
Ben Skeggs83fc0832011-07-05 13:08:40 +100026
David Howells760285e2012-10-02 18:01:07 +010027#include <drm/drmP.h>
Ben Skeggsad633612016-11-04 17:20:36 +100028#include <drm/drm_atomic.h>
David Howells760285e2012-10-02 18:01:07 +010029#include <drm/drm_crtc_helper.h>
Ben Skeggs48743222014-05-31 01:48:06 +100030#include <drm/drm_dp_helper.h>
Daniel Vetterb516a9e2015-12-04 09:45:43 +010031#include <drm/drm_fb_helper.h>
Ben Skeggsad633612016-11-04 17:20:36 +100032#include <drm/drm_plane_helper.h>
Ben Skeggs26f6d882011-07-04 16:25:18 +100033
Ben Skeggsfdb751e2014-08-10 04:10:23 +100034#include <nvif/class.h>
Ben Skeggs845f2722015-11-08 12:16:40 +100035#include <nvif/cl0002.h>
Ben Skeggs7568b102015-11-08 10:44:19 +100036#include <nvif/cl5070.h>
37#include <nvif/cl507a.h>
38#include <nvif/cl507b.h>
39#include <nvif/cl507c.h>
40#include <nvif/cl507d.h>
41#include <nvif/cl507e.h>
Ben Skeggsfdb751e2014-08-10 04:10:23 +100042
Ben Skeggs4dc28132016-05-20 09:22:55 +100043#include "nouveau_drv.h"
Ben Skeggs77145f12012-07-31 16:16:21 +100044#include "nouveau_dma.h"
45#include "nouveau_gem.h"
Ben Skeggs26f6d882011-07-04 16:25:18 +100046#include "nouveau_connector.h"
47#include "nouveau_encoder.h"
48#include "nouveau_crtc.h"
Ben Skeggsf589be82012-07-22 11:55:54 +100049#include "nouveau_fence.h"
Ben Skeggs3a89cd02011-07-07 10:47:10 +100050#include "nv50_display.h"
Ben Skeggs26f6d882011-07-04 16:25:18 +100051
Ben Skeggs8a464382011-11-12 23:52:07 +100052#define EVO_DMA_NR 9
53
Ben Skeggsbdb8c212011-11-12 01:30:24 +100054#define EVO_MASTER (0x00)
Ben Skeggsa63a97e2011-11-16 15:22:34 +100055#define EVO_FLIP(c) (0x01 + (c))
Ben Skeggs8a464382011-11-12 23:52:07 +100056#define EVO_OVLY(c) (0x05 + (c))
57#define EVO_OIMM(c) (0x09 + (c))
Ben Skeggsbdb8c212011-11-12 01:30:24 +100058#define EVO_CURS(c) (0x0d + (c))
59
Ben Skeggs816af2f2011-11-16 15:48:48 +100060/* offsets in shared sync bo of various structures */
61#define EVO_SYNC(c, o) ((c) * 0x0100 + (o))
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +100062#define EVO_MAST_NTFY EVO_SYNC( 0, 0x00)
63#define EVO_FLIP_SEM0(c) EVO_SYNC((c) + 1, 0x00)
64#define EVO_FLIP_SEM1(c) EVO_SYNC((c) + 1, 0x10)
Ben Skeggs816af2f2011-11-16 15:48:48 +100065
Ben Skeggsb5a794b2012-10-16 14:18:32 +100066/******************************************************************************
Ben Skeggs3dbd0362016-11-04 17:20:36 +100067 * Atomic state
68 *****************************************************************************/
69#define nv50_head_atom(p) container_of((p), struct nv50_head_atom, state)
70
71struct nv50_head_atom {
72 struct drm_crtc_state state;
73
Ben Skeggsc4e68122016-11-04 17:20:36 +100074 struct {
75 u16 iW;
76 u16 iH;
77 u16 oW;
78 u16 oH;
79 } view;
80
Ben Skeggs3dbd0362016-11-04 17:20:36 +100081 struct nv50_head_mode {
82 bool interlace;
83 u32 clock;
84 struct {
85 u16 active;
86 u16 synce;
87 u16 blanke;
88 u16 blanks;
89 } h;
90 struct {
91 u32 active;
92 u16 synce;
93 u16 blanke;
94 u16 blanks;
95 u16 blank2s;
96 u16 blank2e;
97 u16 blankus;
98 } v;
99 } mode;
100
Ben Skeggsad633612016-11-04 17:20:36 +1000101 struct {
Ben Skeggsa7ae1562016-11-04 17:20:36 +1000102 u32 handle;
103 u64 offset:40;
104 } lut;
105
106 struct {
Ben Skeggsad633612016-11-04 17:20:36 +1000107 bool visible;
108 u32 handle;
109 u64 offset:40;
110 u8 format;
111 u8 kind:7;
112 u8 layout:1;
113 u8 block:4;
114 u32 pitch:20;
115 u16 x;
116 u16 y;
117 u16 w;
118 u16 h;
119 } core;
120
121 struct {
Ben Skeggsea8ee392016-11-04 17:20:36 +1000122 bool visible;
123 u32 handle;
124 u64 offset:40;
125 u8 layout:1;
126 u8 format:1;
127 } curs;
128
129 struct {
Ben Skeggsad633612016-11-04 17:20:36 +1000130 u8 depth;
131 u8 cpp;
132 u16 x;
133 u16 y;
134 u16 w;
135 u16 h;
136 } base;
137
Ben Skeggs6bbab3b2016-11-04 17:20:36 +1000138 struct {
139 u8 cpp;
140 } ovly;
141
Ben Skeggs7e918332016-11-04 17:20:36 +1000142 struct {
143 bool enable:1;
144 u8 bits:2;
145 u8 mode:4;
146 } dither;
147
Ben Skeggs7e08d672016-11-04 17:20:36 +1000148 struct {
149 struct {
150 u16 cos:12;
151 u16 sin:12;
152 } sat;
153 } procamp;
154
Ben Skeggs3dbd0362016-11-04 17:20:36 +1000155 union {
156 struct {
Ben Skeggsad633612016-11-04 17:20:36 +1000157 bool core:1;
Ben Skeggsea8ee392016-11-04 17:20:36 +1000158 bool curs:1;
Ben Skeggsad633612016-11-04 17:20:36 +1000159 };
160 u8 mask;
161 } clr;
162
163 union {
164 struct {
165 bool core:1;
Ben Skeggsea8ee392016-11-04 17:20:36 +1000166 bool curs:1;
Ben Skeggsad633612016-11-04 17:20:36 +1000167 bool view:1;
Ben Skeggs3dbd0362016-11-04 17:20:36 +1000168 bool mode:1;
Ben Skeggs6bbab3b2016-11-04 17:20:36 +1000169 bool base:1;
170 bool ovly:1;
Ben Skeggs7e918332016-11-04 17:20:36 +1000171 bool dither:1;
Ben Skeggs7e08d672016-11-04 17:20:36 +1000172 bool procamp:1;
Ben Skeggs3dbd0362016-11-04 17:20:36 +1000173 };
174 u16 mask;
175 } set;
176};
177
178/******************************************************************************
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000179 * EVO channel
180 *****************************************************************************/
181
Ben Skeggse225f442012-11-21 14:40:21 +1000182struct nv50_chan {
Ben Skeggs0ad72862014-08-10 04:10:22 +1000183 struct nvif_object user;
Ben Skeggsa01ca782015-08-20 14:54:15 +1000184 struct nvif_device *device;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000185};
186
187static int
Ben Skeggsa01ca782015-08-20 14:54:15 +1000188nv50_chan_create(struct nvif_device *device, struct nvif_object *disp,
Ben Skeggs315a8b22015-08-20 14:54:16 +1000189 const s32 *oclass, u8 head, void *data, u32 size,
Ben Skeggsa01ca782015-08-20 14:54:15 +1000190 struct nv50_chan *chan)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000191{
Ben Skeggs41a63402015-08-20 14:54:16 +1000192 struct nvif_sclass *sclass;
193 int ret, i, n;
Ben Skeggs6af52892014-11-03 15:01:33 +1000194
Ben Skeggsa01ca782015-08-20 14:54:15 +1000195 chan->device = device;
196
Ben Skeggs41a63402015-08-20 14:54:16 +1000197 ret = n = nvif_object_sclass_get(disp, &sclass);
Ben Skeggs6af52892014-11-03 15:01:33 +1000198 if (ret < 0)
199 return ret;
200
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000201 while (oclass[0]) {
Ben Skeggs41a63402015-08-20 14:54:16 +1000202 for (i = 0; i < n; i++) {
203 if (sclass[i].oclass == oclass[0]) {
Ben Skeggsfcf3f912015-09-04 14:40:32 +1000204 ret = nvif_object_init(disp, 0, oclass[0],
Ben Skeggsa01ca782015-08-20 14:54:15 +1000205 data, size, &chan->user);
Ben Skeggs6af52892014-11-03 15:01:33 +1000206 if (ret == 0)
207 nvif_object_map(&chan->user);
Ben Skeggs41a63402015-08-20 14:54:16 +1000208 nvif_object_sclass_put(&sclass);
Ben Skeggs6af52892014-11-03 15:01:33 +1000209 return ret;
210 }
Ben Skeggsb76f1522014-08-10 04:10:28 +1000211 }
Ben Skeggs6af52892014-11-03 15:01:33 +1000212 oclass++;
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000213 }
Ben Skeggs6af52892014-11-03 15:01:33 +1000214
Ben Skeggs41a63402015-08-20 14:54:16 +1000215 nvif_object_sclass_put(&sclass);
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000216 return -ENOSYS;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000217}
218
219static void
Ben Skeggs0ad72862014-08-10 04:10:22 +1000220nv50_chan_destroy(struct nv50_chan *chan)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000221{
Ben Skeggs0ad72862014-08-10 04:10:22 +1000222 nvif_object_fini(&chan->user);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000223}
224
225/******************************************************************************
226 * PIO EVO channel
227 *****************************************************************************/
228
Ben Skeggse225f442012-11-21 14:40:21 +1000229struct nv50_pioc {
230 struct nv50_chan base;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000231};
232
233static void
Ben Skeggs0ad72862014-08-10 04:10:22 +1000234nv50_pioc_destroy(struct nv50_pioc *pioc)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000235{
Ben Skeggs0ad72862014-08-10 04:10:22 +1000236 nv50_chan_destroy(&pioc->base);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000237}
238
239static int
Ben Skeggsa01ca782015-08-20 14:54:15 +1000240nv50_pioc_create(struct nvif_device *device, struct nvif_object *disp,
Ben Skeggs315a8b22015-08-20 14:54:16 +1000241 const s32 *oclass, u8 head, void *data, u32 size,
Ben Skeggsa01ca782015-08-20 14:54:15 +1000242 struct nv50_pioc *pioc)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000243{
Ben Skeggsa01ca782015-08-20 14:54:15 +1000244 return nv50_chan_create(device, disp, oclass, head, data, size,
245 &pioc->base);
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000246}
247
248/******************************************************************************
249 * Cursor Immediate
250 *****************************************************************************/
251
252struct nv50_curs {
253 struct nv50_pioc base;
254};
255
256static int
Ben Skeggsa01ca782015-08-20 14:54:15 +1000257nv50_curs_create(struct nvif_device *device, struct nvif_object *disp,
258 int head, struct nv50_curs *curs)
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000259{
Ben Skeggs648d4df2014-08-10 04:10:27 +1000260 struct nv50_disp_cursor_v0 args = {
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000261 .head = head,
262 };
Ben Skeggs315a8b22015-08-20 14:54:16 +1000263 static const s32 oclass[] = {
Ben Skeggs648d4df2014-08-10 04:10:27 +1000264 GK104_DISP_CURSOR,
265 GF110_DISP_CURSOR,
266 GT214_DISP_CURSOR,
267 G82_DISP_CURSOR,
268 NV50_DISP_CURSOR,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000269 0
270 };
271
Ben Skeggsa01ca782015-08-20 14:54:15 +1000272 return nv50_pioc_create(device, disp, oclass, head, &args, sizeof(args),
273 &curs->base);
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000274}
275
276/******************************************************************************
277 * Overlay Immediate
278 *****************************************************************************/
279
280struct nv50_oimm {
281 struct nv50_pioc base;
282};
283
284static int
Ben Skeggsa01ca782015-08-20 14:54:15 +1000285nv50_oimm_create(struct nvif_device *device, struct nvif_object *disp,
286 int head, struct nv50_oimm *oimm)
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000287{
Ben Skeggs648d4df2014-08-10 04:10:27 +1000288 struct nv50_disp_cursor_v0 args = {
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000289 .head = head,
290 };
Ben Skeggs315a8b22015-08-20 14:54:16 +1000291 static const s32 oclass[] = {
Ben Skeggs648d4df2014-08-10 04:10:27 +1000292 GK104_DISP_OVERLAY,
293 GF110_DISP_OVERLAY,
294 GT214_DISP_OVERLAY,
295 G82_DISP_OVERLAY,
296 NV50_DISP_OVERLAY,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000297 0
298 };
299
Ben Skeggsa01ca782015-08-20 14:54:15 +1000300 return nv50_pioc_create(device, disp, oclass, head, &args, sizeof(args),
301 &oimm->base);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000302}
303
304/******************************************************************************
305 * DMA EVO channel
306 *****************************************************************************/
307
Ben Skeggse225f442012-11-21 14:40:21 +1000308struct nv50_dmac {
309 struct nv50_chan base;
Ben Skeggs3376ee32011-11-12 14:28:12 +1000310 dma_addr_t handle;
311 u32 *ptr;
Daniel Vetter59ad1462012-12-02 14:49:44 +0100312
Ben Skeggs0ad72862014-08-10 04:10:22 +1000313 struct nvif_object sync;
314 struct nvif_object vram;
315
Daniel Vetter59ad1462012-12-02 14:49:44 +0100316 /* Protects against concurrent pushbuf access to this channel, lock is
317 * grabbed by evo_wait (if the pushbuf reservation is successful) and
318 * dropped again by evo_kick. */
319 struct mutex lock;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000320};
321
322static void
Ben Skeggs0ad72862014-08-10 04:10:22 +1000323nv50_dmac_destroy(struct nv50_dmac *dmac, struct nvif_object *disp)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000324{
Ben Skeggsa01ca782015-08-20 14:54:15 +1000325 struct nvif_device *device = dmac->base.device;
326
Ben Skeggs0ad72862014-08-10 04:10:22 +1000327 nvif_object_fini(&dmac->vram);
328 nvif_object_fini(&dmac->sync);
329
330 nv50_chan_destroy(&dmac->base);
331
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000332 if (dmac->ptr) {
Ben Skeggs26c9e8e2015-08-20 14:54:23 +1000333 struct device *dev = nvxx_device(device)->dev;
334 dma_free_coherent(dev, PAGE_SIZE, dmac->ptr, dmac->handle);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000335 }
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000336}
337
338static int
Ben Skeggsa01ca782015-08-20 14:54:15 +1000339nv50_dmac_create(struct nvif_device *device, struct nvif_object *disp,
Ben Skeggs315a8b22015-08-20 14:54:16 +1000340 const s32 *oclass, u8 head, void *data, u32 size, u64 syncbuf,
Ben Skeggse225f442012-11-21 14:40:21 +1000341 struct nv50_dmac *dmac)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000342{
Ben Skeggs648d4df2014-08-10 04:10:27 +1000343 struct nv50_disp_core_channel_dma_v0 *args = data;
Ben Skeggs0ad72862014-08-10 04:10:22 +1000344 struct nvif_object pushbuf;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000345 int ret;
346
Daniel Vetter59ad1462012-12-02 14:49:44 +0100347 mutex_init(&dmac->lock);
348
Ben Skeggs26c9e8e2015-08-20 14:54:23 +1000349 dmac->ptr = dma_alloc_coherent(nvxx_device(device)->dev, PAGE_SIZE,
350 &dmac->handle, GFP_KERNEL);
Ben Skeggs47057302012-11-16 13:58:48 +1000351 if (!dmac->ptr)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000352 return -ENOMEM;
353
Ben Skeggsfcf3f912015-09-04 14:40:32 +1000354 ret = nvif_object_init(&device->object, 0, NV_DMA_FROM_MEMORY,
355 &(struct nv_dma_v0) {
Ben Skeggs4acfd702014-08-10 04:10:24 +1000356 .target = NV_DMA_V0_TARGET_PCI_US,
357 .access = NV_DMA_V0_ACCESS_RD,
Ben Skeggs47057302012-11-16 13:58:48 +1000358 .start = dmac->handle + 0x0000,
359 .limit = dmac->handle + 0x0fff,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000360 }, sizeof(struct nv_dma_v0), &pushbuf);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000361 if (ret)
362 return ret;
363
Ben Skeggsbf81df92015-08-20 14:54:16 +1000364 args->pushbuf = nvif_handle(&pushbuf);
365
Ben Skeggsa01ca782015-08-20 14:54:15 +1000366 ret = nv50_chan_create(device, disp, oclass, head, data, size,
367 &dmac->base);
Ben Skeggs0ad72862014-08-10 04:10:22 +1000368 nvif_object_fini(&pushbuf);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000369 if (ret)
370 return ret;
371
Ben Skeggsa01ca782015-08-20 14:54:15 +1000372 ret = nvif_object_init(&dmac->base.user, 0xf0000000, NV_DMA_IN_MEMORY,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000373 &(struct nv_dma_v0) {
374 .target = NV_DMA_V0_TARGET_VRAM,
375 .access = NV_DMA_V0_ACCESS_RDWR,
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000376 .start = syncbuf + 0x0000,
377 .limit = syncbuf + 0x0fff,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000378 }, sizeof(struct nv_dma_v0),
Ben Skeggs0ad72862014-08-10 04:10:22 +1000379 &dmac->sync);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000380 if (ret)
Ben Skeggs47057302012-11-16 13:58:48 +1000381 return ret;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000382
Ben Skeggsa01ca782015-08-20 14:54:15 +1000383 ret = nvif_object_init(&dmac->base.user, 0xf0000001, NV_DMA_IN_MEMORY,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000384 &(struct nv_dma_v0) {
385 .target = NV_DMA_V0_TARGET_VRAM,
386 .access = NV_DMA_V0_ACCESS_RDWR,
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000387 .start = 0,
Ben Skeggsf392ec42014-08-10 04:10:28 +1000388 .limit = device->info.ram_user - 1,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000389 }, sizeof(struct nv_dma_v0),
Ben Skeggs0ad72862014-08-10 04:10:22 +1000390 &dmac->vram);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000391 if (ret)
Ben Skeggs47057302012-11-16 13:58:48 +1000392 return ret;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000393
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000394 return ret;
395}
396
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000397/******************************************************************************
398 * Core
399 *****************************************************************************/
400
Ben Skeggse225f442012-11-21 14:40:21 +1000401struct nv50_mast {
402 struct nv50_dmac base;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000403};
404
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000405static int
Ben Skeggsa01ca782015-08-20 14:54:15 +1000406nv50_core_create(struct nvif_device *device, struct nvif_object *disp,
407 u64 syncbuf, struct nv50_mast *core)
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000408{
Ben Skeggs648d4df2014-08-10 04:10:27 +1000409 struct nv50_disp_core_channel_dma_v0 args = {
410 .pushbuf = 0xb0007d00,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000411 };
Ben Skeggs315a8b22015-08-20 14:54:16 +1000412 static const s32 oclass[] = {
Ben Skeggsfd478772016-07-09 10:41:01 +1000413 GP104_DISP_CORE_CHANNEL_DMA,
Ben Skeggsf9d5cbb2016-07-09 10:41:01 +1000414 GP100_DISP_CORE_CHANNEL_DMA,
Ben Skeggsdb1eb522016-02-11 08:35:32 +1000415 GM200_DISP_CORE_CHANNEL_DMA,
Ben Skeggs648d4df2014-08-10 04:10:27 +1000416 GM107_DISP_CORE_CHANNEL_DMA,
417 GK110_DISP_CORE_CHANNEL_DMA,
418 GK104_DISP_CORE_CHANNEL_DMA,
419 GF110_DISP_CORE_CHANNEL_DMA,
420 GT214_DISP_CORE_CHANNEL_DMA,
421 GT206_DISP_CORE_CHANNEL_DMA,
422 GT200_DISP_CORE_CHANNEL_DMA,
423 G82_DISP_CORE_CHANNEL_DMA,
424 NV50_DISP_CORE_CHANNEL_DMA,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000425 0
426 };
427
Ben Skeggsa01ca782015-08-20 14:54:15 +1000428 return nv50_dmac_create(device, disp, oclass, 0, &args, sizeof(args),
429 syncbuf, &core->base);
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000430}
431
432/******************************************************************************
433 * Base
434 *****************************************************************************/
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000435
Ben Skeggse225f442012-11-21 14:40:21 +1000436struct nv50_sync {
437 struct nv50_dmac base;
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000438 u32 addr;
439 u32 data;
Ben Skeggs3376ee32011-11-12 14:28:12 +1000440};
441
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000442static int
Ben Skeggsa01ca782015-08-20 14:54:15 +1000443nv50_base_create(struct nvif_device *device, struct nvif_object *disp,
444 int head, u64 syncbuf, struct nv50_sync *base)
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000445{
Ben Skeggs648d4df2014-08-10 04:10:27 +1000446 struct nv50_disp_base_channel_dma_v0 args = {
447 .pushbuf = 0xb0007c00 | head,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000448 .head = head,
449 };
Ben Skeggs315a8b22015-08-20 14:54:16 +1000450 static const s32 oclass[] = {
Ben Skeggs648d4df2014-08-10 04:10:27 +1000451 GK110_DISP_BASE_CHANNEL_DMA,
452 GK104_DISP_BASE_CHANNEL_DMA,
453 GF110_DISP_BASE_CHANNEL_DMA,
454 GT214_DISP_BASE_CHANNEL_DMA,
455 GT200_DISP_BASE_CHANNEL_DMA,
456 G82_DISP_BASE_CHANNEL_DMA,
457 NV50_DISP_BASE_CHANNEL_DMA,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000458 0
459 };
460
Ben Skeggsa01ca782015-08-20 14:54:15 +1000461 return nv50_dmac_create(device, disp, oclass, head, &args, sizeof(args),
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000462 syncbuf, &base->base);
463}
464
465/******************************************************************************
466 * Overlay
467 *****************************************************************************/
468
Ben Skeggse225f442012-11-21 14:40:21 +1000469struct nv50_ovly {
470 struct nv50_dmac base;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000471};
Ben Skeggsf20ce962011-07-08 13:17:01 +1000472
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000473static int
Ben Skeggsa01ca782015-08-20 14:54:15 +1000474nv50_ovly_create(struct nvif_device *device, struct nvif_object *disp,
475 int head, u64 syncbuf, struct nv50_ovly *ovly)
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000476{
Ben Skeggs648d4df2014-08-10 04:10:27 +1000477 struct nv50_disp_overlay_channel_dma_v0 args = {
478 .pushbuf = 0xb0007e00 | head,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000479 .head = head,
480 };
Ben Skeggs315a8b22015-08-20 14:54:16 +1000481 static const s32 oclass[] = {
Ben Skeggs648d4df2014-08-10 04:10:27 +1000482 GK104_DISP_OVERLAY_CONTROL_DMA,
483 GF110_DISP_OVERLAY_CONTROL_DMA,
484 GT214_DISP_OVERLAY_CHANNEL_DMA,
485 GT200_DISP_OVERLAY_CHANNEL_DMA,
486 G82_DISP_OVERLAY_CHANNEL_DMA,
487 NV50_DISP_OVERLAY_CHANNEL_DMA,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000488 0
489 };
490
Ben Skeggsa01ca782015-08-20 14:54:15 +1000491 return nv50_dmac_create(device, disp, oclass, head, &args, sizeof(args),
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000492 syncbuf, &ovly->base);
493}
Ben Skeggs26f6d882011-07-04 16:25:18 +1000494
Ben Skeggse225f442012-11-21 14:40:21 +1000495struct nv50_head {
Ben Skeggsdd0e3d52012-10-16 14:00:31 +1000496 struct nouveau_crtc base;
Ben Skeggs8dda53f2013-07-09 12:35:55 +1000497 struct nouveau_bo *image;
Ben Skeggse225f442012-11-21 14:40:21 +1000498 struct nv50_curs curs;
499 struct nv50_sync sync;
500 struct nv50_ovly ovly;
501 struct nv50_oimm oimm;
Ben Skeggs3dbd0362016-11-04 17:20:36 +1000502
503 struct nv50_head_atom arm;
504 struct nv50_head_atom asy;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000505};
506
Ben Skeggse225f442012-11-21 14:40:21 +1000507#define nv50_head(c) ((struct nv50_head *)nouveau_crtc(c))
508#define nv50_curs(c) (&nv50_head(c)->curs)
509#define nv50_sync(c) (&nv50_head(c)->sync)
510#define nv50_ovly(c) (&nv50_head(c)->ovly)
511#define nv50_oimm(c) (&nv50_head(c)->oimm)
512#define nv50_chan(c) (&(c)->base.base)
Ben Skeggs0ad72862014-08-10 04:10:22 +1000513#define nv50_vers(c) nv50_chan(c)->user.oclass
514
515struct nv50_fbdma {
516 struct list_head head;
517 struct nvif_object core;
518 struct nvif_object base[4];
519};
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000520
Ben Skeggse225f442012-11-21 14:40:21 +1000521struct nv50_disp {
Ben Skeggs0ad72862014-08-10 04:10:22 +1000522 struct nvif_object *disp;
Ben Skeggse225f442012-11-21 14:40:21 +1000523 struct nv50_mast mast;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000524
Ben Skeggs8a423642014-08-10 04:10:19 +1000525 struct list_head fbdma;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000526
527 struct nouveau_bo *sync;
Ben Skeggsdd0e3d52012-10-16 14:00:31 +1000528};
529
Ben Skeggse225f442012-11-21 14:40:21 +1000530static struct nv50_disp *
531nv50_disp(struct drm_device *dev)
Ben Skeggs26f6d882011-07-04 16:25:18 +1000532{
Ben Skeggs77145f12012-07-31 16:16:21 +1000533 return nouveau_display(dev)->priv;
Ben Skeggs26f6d882011-07-04 16:25:18 +1000534}
535
Ben Skeggse225f442012-11-21 14:40:21 +1000536#define nv50_mast(d) (&nv50_disp(d)->mast)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000537
Ben Skeggsbdb8c212011-11-12 01:30:24 +1000538static struct drm_crtc *
Ben Skeggse225f442012-11-21 14:40:21 +1000539nv50_display_crtc_get(struct drm_encoder *encoder)
Ben Skeggsbdb8c212011-11-12 01:30:24 +1000540{
541 return nouveau_encoder(encoder)->crtc;
542}
543
544/******************************************************************************
545 * EVO channel helpers
546 *****************************************************************************/
Ben Skeggs51beb422011-07-05 10:33:08 +1000547static u32 *
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000548evo_wait(void *evoc, int nr)
Ben Skeggs51beb422011-07-05 10:33:08 +1000549{
Ben Skeggse225f442012-11-21 14:40:21 +1000550 struct nv50_dmac *dmac = evoc;
Ben Skeggsa01ca782015-08-20 14:54:15 +1000551 struct nvif_device *device = dmac->base.device;
Ben Skeggs0ad72862014-08-10 04:10:22 +1000552 u32 put = nvif_rd32(&dmac->base.user, 0x0000) / 4;
Ben Skeggs51beb422011-07-05 10:33:08 +1000553
Daniel Vetter59ad1462012-12-02 14:49:44 +0100554 mutex_lock(&dmac->lock);
Ben Skeggsde8268c2012-11-16 10:24:31 +1000555 if (put + nr >= (PAGE_SIZE / 4) - 8) {
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000556 dmac->ptr[put] = 0x20000000;
Ben Skeggs51beb422011-07-05 10:33:08 +1000557
Ben Skeggs0ad72862014-08-10 04:10:22 +1000558 nvif_wr32(&dmac->base.user, 0x0000, 0x00000000);
Ben Skeggs54442042015-08-20 14:54:11 +1000559 if (nvif_msec(device, 2000,
560 if (!nvif_rd32(&dmac->base.user, 0x0004))
561 break;
562 ) < 0) {
Daniel Vetter59ad1462012-12-02 14:49:44 +0100563 mutex_unlock(&dmac->lock);
Ben Skeggs9ad97ed2015-08-20 14:54:13 +1000564 printk(KERN_ERR "nouveau: evo channel stalled\n");
Ben Skeggs51beb422011-07-05 10:33:08 +1000565 return NULL;
566 }
567
568 put = 0;
569 }
570
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000571 return dmac->ptr + put;
Ben Skeggs51beb422011-07-05 10:33:08 +1000572}
573
574static void
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000575evo_kick(u32 *push, void *evoc)
Ben Skeggs51beb422011-07-05 10:33:08 +1000576{
Ben Skeggse225f442012-11-21 14:40:21 +1000577 struct nv50_dmac *dmac = evoc;
Ben Skeggs0ad72862014-08-10 04:10:22 +1000578 nvif_wr32(&dmac->base.user, 0x0000, (push - dmac->ptr) << 2);
Daniel Vetter59ad1462012-12-02 14:49:44 +0100579 mutex_unlock(&dmac->lock);
Ben Skeggs51beb422011-07-05 10:33:08 +1000580}
581
Ben Skeggs2b1930c2014-11-03 16:43:59 +1000582#define evo_mthd(p,m,s) do { \
583 const u32 _m = (m), _s = (s); \
Ben Skeggs7f55a072016-11-04 17:20:36 +1000584 if (drm_debug & DRM_UT_KMS) \
585 printk(KERN_ERR "%04x %d %s\n", _m, _s, __func__); \
Ben Skeggs2b1930c2014-11-03 16:43:59 +1000586 *((p)++) = ((_s << 18) | _m); \
587} while(0)
Ben Skeggs7f55a072016-11-04 17:20:36 +1000588
Ben Skeggs2b1930c2014-11-03 16:43:59 +1000589#define evo_data(p,d) do { \
590 const u32 _d = (d); \
Ben Skeggs7f55a072016-11-04 17:20:36 +1000591 if (drm_debug & DRM_UT_KMS) \
592 printk(KERN_ERR "\t%08x\n", _d); \
Ben Skeggs2b1930c2014-11-03 16:43:59 +1000593 *((p)++) = _d; \
594} while(0)
Ben Skeggs51beb422011-07-05 10:33:08 +1000595
Ben Skeggs3376ee32011-11-12 14:28:12 +1000596static bool
597evo_sync_wait(void *data)
598{
Ben Skeggs5cc027f2013-02-18 17:50:51 -0500599 if (nouveau_bo_rd32(data, EVO_MAST_NTFY) != 0x00000000)
600 return true;
601 usleep_range(1, 2);
602 return false;
Ben Skeggs3376ee32011-11-12 14:28:12 +1000603}
604
605static int
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000606evo_sync(struct drm_device *dev)
Ben Skeggs3376ee32011-11-12 14:28:12 +1000607{
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000608 struct nvif_device *device = &nouveau_drm(dev)->device;
Ben Skeggse225f442012-11-21 14:40:21 +1000609 struct nv50_disp *disp = nv50_disp(dev);
610 struct nv50_mast *mast = nv50_mast(dev);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000611 u32 *push = evo_wait(mast, 8);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000612 if (push) {
Ben Skeggs816af2f2011-11-16 15:48:48 +1000613 nouveau_bo_wr32(disp->sync, EVO_MAST_NTFY, 0x00000000);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000614 evo_mthd(push, 0x0084, 1);
Ben Skeggs816af2f2011-11-16 15:48:48 +1000615 evo_data(push, 0x80000000 | EVO_MAST_NTFY);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000616 evo_mthd(push, 0x0080, 2);
617 evo_data(push, 0x00000000);
618 evo_data(push, 0x00000000);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000619 evo_kick(push, mast);
Ben Skeggs54442042015-08-20 14:54:11 +1000620 if (nvif_msec(device, 2000,
621 if (evo_sync_wait(disp->sync))
622 break;
623 ) >= 0)
Ben Skeggs3376ee32011-11-12 14:28:12 +1000624 return 0;
625 }
626
627 return -EBUSY;
628}
629
630/******************************************************************************
Ben Skeggsa63a97e2011-11-16 15:22:34 +1000631 * Page flipping channel
Ben Skeggs3376ee32011-11-12 14:28:12 +1000632 *****************************************************************************/
633struct nouveau_bo *
Ben Skeggse225f442012-11-21 14:40:21 +1000634nv50_display_crtc_sema(struct drm_device *dev, int crtc)
Ben Skeggs3376ee32011-11-12 14:28:12 +1000635{
Ben Skeggse225f442012-11-21 14:40:21 +1000636 return nv50_disp(dev)->sync;
Ben Skeggs3376ee32011-11-12 14:28:12 +1000637}
638
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000639struct nv50_display_flip {
640 struct nv50_disp *disp;
641 struct nv50_sync *chan;
642};
643
644static bool
645nv50_display_flip_wait(void *data)
646{
647 struct nv50_display_flip *flip = data;
648 if (nouveau_bo_rd32(flip->disp->sync, flip->chan->addr / 4) ==
Calvin Owensb1ea3e62013-04-07 21:01:19 -0500649 flip->chan->data)
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000650 return true;
651 usleep_range(1, 2);
652 return false;
653}
654
Ben Skeggs3376ee32011-11-12 14:28:12 +1000655void
Ben Skeggse225f442012-11-21 14:40:21 +1000656nv50_display_flip_stop(struct drm_crtc *crtc)
Ben Skeggs3376ee32011-11-12 14:28:12 +1000657{
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000658 struct nvif_device *device = &nouveau_drm(crtc->dev)->device;
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000659 struct nv50_display_flip flip = {
660 .disp = nv50_disp(crtc->dev),
661 .chan = nv50_sync(crtc),
662 };
Ben Skeggs3376ee32011-11-12 14:28:12 +1000663 u32 *push;
664
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000665 push = evo_wait(flip.chan, 8);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000666 if (push) {
667 evo_mthd(push, 0x0084, 1);
668 evo_data(push, 0x00000000);
669 evo_mthd(push, 0x0094, 1);
670 evo_data(push, 0x00000000);
671 evo_mthd(push, 0x00c0, 1);
672 evo_data(push, 0x00000000);
673 evo_mthd(push, 0x0080, 1);
674 evo_data(push, 0x00000000);
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000675 evo_kick(push, flip.chan);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000676 }
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000677
Ben Skeggs54442042015-08-20 14:54:11 +1000678 nvif_msec(device, 2000,
679 if (nv50_display_flip_wait(&flip))
680 break;
681 );
Ben Skeggs3376ee32011-11-12 14:28:12 +1000682}
683
684int
Ben Skeggse225f442012-11-21 14:40:21 +1000685nv50_display_flip_next(struct drm_crtc *crtc, struct drm_framebuffer *fb,
Ben Skeggs3376ee32011-11-12 14:28:12 +1000686 struct nouveau_channel *chan, u32 swap_interval)
687{
688 struct nouveau_framebuffer *nv_fb = nouveau_framebuffer(fb);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000689 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
Ben Skeggs8dda53f2013-07-09 12:35:55 +1000690 struct nv50_head *head = nv50_head(crtc);
Ben Skeggse225f442012-11-21 14:40:21 +1000691 struct nv50_sync *sync = nv50_sync(crtc);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000692 u32 *push;
Ben Skeggs8dda53f2013-07-09 12:35:55 +1000693 int ret;
Ben Skeggs3376ee32011-11-12 14:28:12 +1000694
Ben Skeggs9ba83102014-12-22 19:50:23 +1000695 if (crtc->primary->fb->width != fb->width ||
696 crtc->primary->fb->height != fb->height)
697 return -EINVAL;
698
Ben Skeggs3376ee32011-11-12 14:28:12 +1000699 swap_interval <<= 4;
700 if (swap_interval == 0)
701 swap_interval |= 0x100;
Ben Skeggsf60b6e72013-03-19 15:20:00 +1000702 if (chan == NULL)
703 evo_sync(crtc->dev);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000704
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000705 push = evo_wait(sync, 128);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000706 if (unlikely(push == NULL))
707 return -EBUSY;
708
Ben Skeggsa01ca782015-08-20 14:54:15 +1000709 if (chan && chan->user.oclass < G82_CHANNEL_GPFIFO) {
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000710 ret = RING_SPACE(chan, 8);
711 if (ret)
712 return ret;
Ben Skeggs67f97182013-02-26 12:02:54 +1000713
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000714 BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 2);
Ben Skeggs8dda53f2013-07-09 12:35:55 +1000715 OUT_RING (chan, NvEvoSema0 + nv_crtc->index);
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000716 OUT_RING (chan, sync->addr ^ 0x10);
717 BEGIN_NV04(chan, 0, NV11_SUBCHAN_SEMAPHORE_RELEASE, 1);
718 OUT_RING (chan, sync->data + 1);
719 BEGIN_NV04(chan, 0, NV11_SUBCHAN_SEMAPHORE_OFFSET, 2);
720 OUT_RING (chan, sync->addr);
721 OUT_RING (chan, sync->data);
722 } else
Ben Skeggsa01ca782015-08-20 14:54:15 +1000723 if (chan && chan->user.oclass < FERMI_CHANNEL_GPFIFO) {
Ben Skeggs8dda53f2013-07-09 12:35:55 +1000724 u64 addr = nv84_fence_crtc(chan, nv_crtc->index) + sync->addr;
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000725 ret = RING_SPACE(chan, 12);
726 if (ret)
727 return ret;
Ben Skeggsa34caf72013-02-14 09:28:37 +1000728
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000729 BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 1);
Ben Skeggs0ad72862014-08-10 04:10:22 +1000730 OUT_RING (chan, chan->vram.handle);
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000731 BEGIN_NV04(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
732 OUT_RING (chan, upper_32_bits(addr ^ 0x10));
733 OUT_RING (chan, lower_32_bits(addr ^ 0x10));
734 OUT_RING (chan, sync->data + 1);
735 OUT_RING (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG);
736 BEGIN_NV04(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
737 OUT_RING (chan, upper_32_bits(addr));
738 OUT_RING (chan, lower_32_bits(addr));
739 OUT_RING (chan, sync->data);
740 OUT_RING (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_EQUAL);
741 } else
742 if (chan) {
Ben Skeggs8dda53f2013-07-09 12:35:55 +1000743 u64 addr = nv84_fence_crtc(chan, nv_crtc->index) + sync->addr;
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000744 ret = RING_SPACE(chan, 10);
745 if (ret)
746 return ret;
Ben Skeggs67f97182013-02-26 12:02:54 +1000747
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000748 BEGIN_NVC0(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
749 OUT_RING (chan, upper_32_bits(addr ^ 0x10));
750 OUT_RING (chan, lower_32_bits(addr ^ 0x10));
751 OUT_RING (chan, sync->data + 1);
752 OUT_RING (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG |
753 NVC0_SUBCHAN_SEMAPHORE_TRIGGER_YIELD);
754 BEGIN_NVC0(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
755 OUT_RING (chan, upper_32_bits(addr));
756 OUT_RING (chan, lower_32_bits(addr));
757 OUT_RING (chan, sync->data);
758 OUT_RING (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_EQUAL |
759 NVC0_SUBCHAN_SEMAPHORE_TRIGGER_YIELD);
760 }
Ben Skeggs35bcf5d2012-04-30 11:34:10 -0500761
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000762 if (chan) {
763 sync->addr ^= 0x10;
764 sync->data++;
Ben Skeggs3376ee32011-11-12 14:28:12 +1000765 FIRE_RING (chan);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000766 }
767
768 /* queue the flip */
769 evo_mthd(push, 0x0100, 1);
770 evo_data(push, 0xfffe0000);
771 evo_mthd(push, 0x0084, 1);
772 evo_data(push, swap_interval);
773 if (!(swap_interval & 0x00000100)) {
774 evo_mthd(push, 0x00e0, 1);
775 evo_data(push, 0x40000000);
776 }
777 evo_mthd(push, 0x0088, 4);
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000778 evo_data(push, sync->addr);
779 evo_data(push, sync->data++);
780 evo_data(push, sync->data);
Ben Skeggsf45f55c2014-08-10 04:10:23 +1000781 evo_data(push, sync->base.sync.handle);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000782 evo_mthd(push, 0x00a0, 2);
783 evo_data(push, 0x00000000);
784 evo_data(push, 0x00000000);
785 evo_mthd(push, 0x00c0, 1);
Ben Skeggs8a423642014-08-10 04:10:19 +1000786 evo_data(push, nv_fb->r_handle);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000787 evo_mthd(push, 0x0110, 2);
788 evo_data(push, 0x00000000);
789 evo_data(push, 0x00000000);
Ben Skeggs648d4df2014-08-10 04:10:27 +1000790 if (nv50_vers(sync) < GF110_DISP_BASE_CHANNEL_DMA) {
Ben Skeggsed5085a52012-11-16 13:16:51 +1000791 evo_mthd(push, 0x0800, 5);
792 evo_data(push, nv_fb->nvbo->bo.offset >> 8);
793 evo_data(push, 0);
794 evo_data(push, (fb->height << 16) | fb->width);
795 evo_data(push, nv_fb->r_pitch);
796 evo_data(push, nv_fb->r_format);
797 } else {
798 evo_mthd(push, 0x0400, 5);
799 evo_data(push, nv_fb->nvbo->bo.offset >> 8);
800 evo_data(push, 0);
801 evo_data(push, (fb->height << 16) | fb->width);
802 evo_data(push, nv_fb->r_pitch);
803 evo_data(push, nv_fb->r_format);
804 }
Ben Skeggs3376ee32011-11-12 14:28:12 +1000805 evo_mthd(push, 0x0080, 1);
806 evo_data(push, 0x00000000);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000807 evo_kick(push, sync);
Ben Skeggs8dda53f2013-07-09 12:35:55 +1000808
809 nouveau_bo_ref(nv_fb->nvbo, &head->image);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000810 return 0;
811}
812
Ben Skeggs26f6d882011-07-04 16:25:18 +1000813/******************************************************************************
Ben Skeggs3dbd0362016-11-04 17:20:36 +1000814 * Head
815 *****************************************************************************/
Ben Skeggs3dbd0362016-11-04 17:20:36 +1000816static void
Ben Skeggs7e08d672016-11-04 17:20:36 +1000817nv50_head_procamp(struct nv50_head *head, struct nv50_head_atom *asyh)
818{
819 struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
820 u32 *push;
821 if ((push = evo_wait(core, 2))) {
822 if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA)
823 evo_mthd(push, 0x08a8 + (head->base.index * 0x400), 1);
824 else
825 evo_mthd(push, 0x0498 + (head->base.index * 0x300), 1);
826 evo_data(push, (asyh->procamp.sat.sin << 20) |
827 (asyh->procamp.sat.cos << 8));
828 evo_kick(push, core);
829 }
830}
831
832static void
Ben Skeggs7e918332016-11-04 17:20:36 +1000833nv50_head_dither(struct nv50_head *head, struct nv50_head_atom *asyh)
834{
835 struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
836 u32 *push;
837 if ((push = evo_wait(core, 2))) {
838 if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA)
839 evo_mthd(push, 0x08a0 + (head->base.index * 0x0400), 1);
840 else
841 if (core->base.user.oclass < GK104_DISP_CORE_CHANNEL_DMA)
842 evo_mthd(push, 0x0490 + (head->base.index * 0x0300), 1);
843 else
844 evo_mthd(push, 0x04a0 + (head->base.index * 0x0300), 1);
845 evo_data(push, (asyh->dither.mode << 3) |
846 (asyh->dither.bits << 1) |
847 asyh->dither.enable);
848 evo_kick(push, core);
849 }
850}
851
852static void
Ben Skeggs6bbab3b2016-11-04 17:20:36 +1000853nv50_head_ovly(struct nv50_head *head, struct nv50_head_atom *asyh)
854{
855 struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
856 u32 bounds = 0;
857 u32 *push;
858
859 if (asyh->base.cpp) {
860 switch (asyh->base.cpp) {
861 case 8: bounds |= 0x00000500; break;
862 case 4: bounds |= 0x00000300; break;
863 case 2: bounds |= 0x00000100; break;
864 default:
865 WARN_ON(1);
866 break;
867 }
868 bounds |= 0x00000001;
869 }
870
871 if ((push = evo_wait(core, 2))) {
872 if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA)
873 evo_mthd(push, 0x0904 + head->base.index * 0x400, 1);
874 else
875 evo_mthd(push, 0x04d4 + head->base.index * 0x300, 1);
876 evo_data(push, bounds);
877 evo_kick(push, core);
878 }
879}
880
881static void
882nv50_head_base(struct nv50_head *head, struct nv50_head_atom *asyh)
883{
884 struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
885 u32 bounds = 0;
886 u32 *push;
887
888 if (asyh->base.cpp) {
889 switch (asyh->base.cpp) {
890 case 8: bounds |= 0x00000500; break;
891 case 4: bounds |= 0x00000300; break;
892 case 2: bounds |= 0x00000100; break;
893 case 1: bounds |= 0x00000000; break;
894 default:
895 WARN_ON(1);
896 break;
897 }
898 bounds |= 0x00000001;
899 }
900
901 if ((push = evo_wait(core, 2))) {
902 if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA)
903 evo_mthd(push, 0x0900 + head->base.index * 0x400, 1);
904 else
905 evo_mthd(push, 0x04d0 + head->base.index * 0x300, 1);
906 evo_data(push, bounds);
907 evo_kick(push, core);
908 }
909}
910
911static void
Ben Skeggsea8ee392016-11-04 17:20:36 +1000912nv50_head_curs_clr(struct nv50_head *head)
913{
914 struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
915 u32 *push;
916 if ((push = evo_wait(core, 4))) {
917 if (core->base.user.oclass < G82_DISP_CORE_CHANNEL_DMA) {
918 evo_mthd(push, 0x0880 + head->base.index * 0x400, 1);
919 evo_data(push, 0x05000000);
920 } else
921 if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA) {
922 evo_mthd(push, 0x0880 + head->base.index * 0x400, 1);
923 evo_data(push, 0x05000000);
924 evo_mthd(push, 0x089c + head->base.index * 0x400, 1);
925 evo_data(push, 0x00000000);
926 } else {
927 evo_mthd(push, 0x0480 + head->base.index * 0x300, 1);
928 evo_data(push, 0x05000000);
929 evo_mthd(push, 0x048c + head->base.index * 0x300, 1);
930 evo_data(push, 0x00000000);
931 }
932 evo_kick(push, core);
933 }
934}
935
936static void
937nv50_head_curs_set(struct nv50_head *head, struct nv50_head_atom *asyh)
938{
939 struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
940 u32 *push;
941 if ((push = evo_wait(core, 5))) {
942 if (core->base.user.oclass < G82_DISP_BASE_CHANNEL_DMA) {
943 evo_mthd(push, 0x0880 + head->base.index * 0x400, 2);
944 evo_data(push, 0x80000000 | (asyh->curs.layout << 26) |
945 (asyh->curs.format << 24));
946 evo_data(push, asyh->curs.offset >> 8);
947 } else
948 if (core->base.user.oclass < GF110_DISP_BASE_CHANNEL_DMA) {
949 evo_mthd(push, 0x0880 + head->base.index * 0x400, 2);
950 evo_data(push, 0x80000000 | (asyh->curs.layout << 26) |
951 (asyh->curs.format << 24));
952 evo_data(push, asyh->curs.offset >> 8);
953 evo_mthd(push, 0x089c + head->base.index * 0x400, 1);
954 evo_data(push, asyh->curs.handle);
955 } else {
956 evo_mthd(push, 0x0480 + head->base.index * 0x300, 2);
957 evo_data(push, 0x80000000 | (asyh->curs.layout << 26) |
958 (asyh->curs.format << 24));
959 evo_data(push, asyh->curs.offset >> 8);
960 evo_mthd(push, 0x048c + head->base.index * 0x300, 1);
961 evo_data(push, asyh->curs.handle);
962 }
963 evo_kick(push, core);
964 }
965}
966
967static void
Ben Skeggsad633612016-11-04 17:20:36 +1000968nv50_head_core_clr(struct nv50_head *head)
969{
970 struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
971 u32 *push;
972 if ((push = evo_wait(core, 2))) {
973 if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA)
974 evo_mthd(push, 0x0874 + head->base.index * 0x400, 1);
975 else
976 evo_mthd(push, 0x0474 + head->base.index * 0x300, 1);
977 evo_data(push, 0x00000000);
978 evo_kick(push, core);
979 }
980}
981
982static void
983nv50_head_core_set(struct nv50_head *head, struct nv50_head_atom *asyh)
984{
985 struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
986 u32 *push;
987 if ((push = evo_wait(core, 9))) {
988 if (core->base.user.oclass < G82_DISP_CORE_CHANNEL_DMA) {
989 evo_mthd(push, 0x0860 + head->base.index * 0x400, 1);
990 evo_data(push, asyh->core.offset >> 8);
991 evo_mthd(push, 0x0868 + head->base.index * 0x400, 4);
992 evo_data(push, (asyh->core.h << 16) | asyh->core.w);
993 evo_data(push, asyh->core.layout << 20 |
994 (asyh->core.pitch >> 8) << 8 |
995 asyh->core.block);
996 evo_data(push, asyh->core.kind << 16 |
997 asyh->core.format << 8);
998 evo_data(push, asyh->core.handle);
999 evo_mthd(push, 0x08c0 + head->base.index * 0x400, 1);
1000 evo_data(push, (asyh->core.y << 16) | asyh->core.x);
1001 } else
1002 if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA) {
1003 evo_mthd(push, 0x0860 + head->base.index * 0x400, 1);
1004 evo_data(push, asyh->core.offset >> 8);
1005 evo_mthd(push, 0x0868 + head->base.index * 0x400, 4);
1006 evo_data(push, (asyh->core.h << 16) | asyh->core.w);
1007 evo_data(push, asyh->core.layout << 20 |
1008 (asyh->core.pitch >> 8) << 8 |
1009 asyh->core.block);
1010 evo_data(push, asyh->core.format << 8);
1011 evo_data(push, asyh->core.handle);
1012 evo_mthd(push, 0x08c0 + head->base.index * 0x400, 1);
1013 evo_data(push, (asyh->core.y << 16) | asyh->core.x);
1014 } else {
1015 evo_mthd(push, 0x0460 + head->base.index * 0x300, 1);
1016 evo_data(push, asyh->core.offset >> 8);
1017 evo_mthd(push, 0x0468 + head->base.index * 0x300, 4);
1018 evo_data(push, (asyh->core.h << 16) | asyh->core.w);
1019 evo_data(push, asyh->core.layout << 24 |
1020 (asyh->core.pitch >> 8) << 8 |
1021 asyh->core.block);
1022 evo_data(push, asyh->core.format << 8);
1023 evo_data(push, asyh->core.handle);
1024 evo_mthd(push, 0x04b0 + head->base.index * 0x300, 1);
1025 evo_data(push, (asyh->core.y << 16) | asyh->core.x);
1026 }
1027 evo_kick(push, core);
1028 }
1029}
1030
1031static void
Ben Skeggsa7ae1562016-11-04 17:20:36 +10001032nv50_head_lut_clr(struct nv50_head *head)
1033{
1034 struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
1035 u32 *push;
1036 if ((push = evo_wait(core, 4))) {
1037 if (core->base.user.oclass < G82_DISP_CORE_CHANNEL_DMA) {
1038 evo_mthd(push, 0x0840 + (head->base.index * 0x400), 1);
1039 evo_data(push, 0x40000000);
1040 } else
1041 if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA) {
1042 evo_mthd(push, 0x0840 + (head->base.index * 0x400), 1);
1043 evo_data(push, 0x40000000);
1044 evo_mthd(push, 0x085c + (head->base.index * 0x400), 1);
1045 evo_data(push, 0x00000000);
1046 } else {
1047 evo_mthd(push, 0x0440 + (head->base.index * 0x300), 1);
1048 evo_data(push, 0x03000000);
1049 evo_mthd(push, 0x045c + (head->base.index * 0x300), 1);
1050 evo_data(push, 0x00000000);
1051 }
1052 evo_kick(push, core);
1053 }
1054}
1055
1056static void
1057nv50_head_lut_set(struct nv50_head *head, struct nv50_head_atom *asyh)
1058{
1059 struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
1060 u32 *push;
1061 if ((push = evo_wait(core, 7))) {
1062 if (core->base.user.oclass < G82_DISP_CORE_CHANNEL_DMA) {
1063 evo_mthd(push, 0x0840 + (head->base.index * 0x400), 2);
1064 evo_data(push, 0xc0000000);
1065 evo_data(push, asyh->lut.offset >> 8);
1066 } else
1067 if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA) {
1068 evo_mthd(push, 0x0840 + (head->base.index * 0x400), 2);
1069 evo_data(push, 0xc0000000);
1070 evo_data(push, asyh->lut.offset >> 8);
1071 evo_mthd(push, 0x085c + (head->base.index * 0x400), 1);
1072 evo_data(push, asyh->lut.handle);
1073 } else {
1074 evo_mthd(push, 0x0440 + (head->base.index * 0x300), 4);
1075 evo_data(push, 0x83000000);
1076 evo_data(push, asyh->lut.offset >> 8);
1077 evo_data(push, 0x00000000);
1078 evo_data(push, 0x00000000);
1079 evo_mthd(push, 0x045c + (head->base.index * 0x300), 1);
1080 evo_data(push, asyh->lut.handle);
1081 }
1082 evo_kick(push, core);
1083 }
1084}
1085
1086static void
Ben Skeggs3dbd0362016-11-04 17:20:36 +10001087nv50_head_mode(struct nv50_head *head, struct nv50_head_atom *asyh)
1088{
1089 struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
1090 struct nv50_head_mode *m = &asyh->mode;
1091 u32 *push;
1092 if ((push = evo_wait(core, 14))) {
1093 if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA) {
1094 evo_mthd(push, 0x0804 + (head->base.index * 0x400), 2);
1095 evo_data(push, 0x00800000 | m->clock);
1096 evo_data(push, m->interlace ? 0x00000002 : 0x00000000);
Ben Skeggs06ab2822016-11-04 17:20:36 +10001097 evo_mthd(push, 0x0810 + (head->base.index * 0x400), 7);
Ben Skeggs3dbd0362016-11-04 17:20:36 +10001098 evo_data(push, 0x00000000);
1099 evo_data(push, (m->v.active << 16) | m->h.active );
1100 evo_data(push, (m->v.synce << 16) | m->h.synce );
1101 evo_data(push, (m->v.blanke << 16) | m->h.blanke );
1102 evo_data(push, (m->v.blanks << 16) | m->h.blanks );
1103 evo_data(push, (m->v.blank2e << 16) | m->v.blank2s);
Ben Skeggs06ab2822016-11-04 17:20:36 +10001104 evo_data(push, asyh->mode.v.blankus);
Ben Skeggs3dbd0362016-11-04 17:20:36 +10001105 evo_mthd(push, 0x082c + (head->base.index * 0x400), 1);
1106 evo_data(push, 0x00000000);
1107 } else {
1108 evo_mthd(push, 0x0410 + (head->base.index * 0x300), 6);
1109 evo_data(push, 0x00000000);
1110 evo_data(push, (m->v.active << 16) | m->h.active );
1111 evo_data(push, (m->v.synce << 16) | m->h.synce );
1112 evo_data(push, (m->v.blanke << 16) | m->h.blanke );
1113 evo_data(push, (m->v.blanks << 16) | m->h.blanks );
1114 evo_data(push, (m->v.blank2e << 16) | m->v.blank2s);
1115 evo_mthd(push, 0x042c + (head->base.index * 0x300), 2);
1116 evo_data(push, 0x00000000); /* ??? */
1117 evo_data(push, 0xffffff00);
1118 evo_mthd(push, 0x0450 + (head->base.index * 0x300), 3);
1119 evo_data(push, m->clock * 1000);
1120 evo_data(push, 0x00200000); /* ??? */
1121 evo_data(push, m->clock * 1000);
1122 }
1123 evo_kick(push, core);
1124 }
1125}
1126
1127static void
Ben Skeggsc4e68122016-11-04 17:20:36 +10001128nv50_head_view(struct nv50_head *head, struct nv50_head_atom *asyh)
1129{
1130 struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
1131 u32 *push;
1132 if ((push = evo_wait(core, 10))) {
1133 if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA) {
1134 evo_mthd(push, 0x08a4 + (head->base.index * 0x400), 1);
1135 evo_data(push, 0x00000000);
1136 evo_mthd(push, 0x08c8 + (head->base.index * 0x400), 1);
1137 evo_data(push, (asyh->view.iH << 16) | asyh->view.iW);
1138 evo_mthd(push, 0x08d8 + (head->base.index * 0x400), 2);
1139 evo_data(push, (asyh->view.oH << 16) | asyh->view.oW);
1140 evo_data(push, (asyh->view.oH << 16) | asyh->view.oW);
1141 } else {
1142 evo_mthd(push, 0x0494 + (head->base.index * 0x300), 1);
1143 evo_data(push, 0x00000000);
1144 evo_mthd(push, 0x04b8 + (head->base.index * 0x300), 1);
1145 evo_data(push, (asyh->view.iH << 16) | asyh->view.iW);
1146 evo_mthd(push, 0x04c0 + (head->base.index * 0x300), 3);
1147 evo_data(push, (asyh->view.oH << 16) | asyh->view.oW);
1148 evo_data(push, (asyh->view.oH << 16) | asyh->view.oW);
1149 evo_data(push, (asyh->view.oH << 16) | asyh->view.oW);
1150 }
1151 evo_kick(push, core);
1152 }
1153}
1154
1155static void
Ben Skeggsad633612016-11-04 17:20:36 +10001156nv50_head_flush_clr(struct nv50_head *head, struct nv50_head_atom *asyh, bool y)
1157{
1158 if (asyh->clr.core && (!asyh->set.core || y))
Ben Skeggsa7ae1562016-11-04 17:20:36 +10001159 nv50_head_lut_clr(head);
1160 if (asyh->clr.core && (!asyh->set.core || y))
Ben Skeggsad633612016-11-04 17:20:36 +10001161 nv50_head_core_clr(head);
Ben Skeggsea8ee392016-11-04 17:20:36 +10001162 if (asyh->clr.curs && (!asyh->set.curs || y))
1163 nv50_head_curs_clr(head);
Ben Skeggsad633612016-11-04 17:20:36 +10001164}
1165
1166static void
Ben Skeggs3dbd0362016-11-04 17:20:36 +10001167nv50_head_flush_set(struct nv50_head *head, struct nv50_head_atom *asyh)
1168{
Ben Skeggsc4e68122016-11-04 17:20:36 +10001169 if (asyh->set.view ) nv50_head_view (head, asyh);
Ben Skeggs3dbd0362016-11-04 17:20:36 +10001170 if (asyh->set.mode ) nv50_head_mode (head, asyh);
Ben Skeggsa7ae1562016-11-04 17:20:36 +10001171 if (asyh->set.core ) nv50_head_lut_set (head, asyh);
Ben Skeggsad633612016-11-04 17:20:36 +10001172 if (asyh->set.core ) nv50_head_core_set(head, asyh);
Ben Skeggsea8ee392016-11-04 17:20:36 +10001173 if (asyh->set.curs ) nv50_head_curs_set(head, asyh);
Ben Skeggs6bbab3b2016-11-04 17:20:36 +10001174 if (asyh->set.base ) nv50_head_base (head, asyh);
1175 if (asyh->set.ovly ) nv50_head_ovly (head, asyh);
Ben Skeggs7e918332016-11-04 17:20:36 +10001176 if (asyh->set.dither ) nv50_head_dither (head, asyh);
Ben Skeggs7e08d672016-11-04 17:20:36 +10001177 if (asyh->set.procamp) nv50_head_procamp (head, asyh);
1178}
1179
1180static void
1181nv50_head_atomic_check_procamp(struct nv50_head_atom *armh,
1182 struct nv50_head_atom *asyh,
1183 struct nouveau_conn_atom *asyc)
1184{
1185 const int vib = asyc->procamp.color_vibrance - 100;
1186 const int hue = asyc->procamp.vibrant_hue - 90;
1187 const int adj = (vib > 0) ? 50 : 0;
1188 asyh->procamp.sat.cos = ((vib * 2047 + adj) / 100) & 0xfff;
1189 asyh->procamp.sat.sin = ((hue * 2047) / 100) & 0xfff;
1190 asyh->set.procamp = true;
Ben Skeggs7e918332016-11-04 17:20:36 +10001191}
1192
1193static void
1194nv50_head_atomic_check_dither(struct nv50_head_atom *armh,
1195 struct nv50_head_atom *asyh,
1196 struct nouveau_conn_atom *asyc)
1197{
1198 struct drm_connector *connector = asyc->state.connector;
1199 u32 mode = 0x00;
1200
1201 if (asyc->dither.mode == DITHERING_MODE_AUTO) {
1202 if (asyh->base.depth > connector->display_info.bpc * 3)
1203 mode = DITHERING_MODE_DYNAMIC2X2;
1204 } else {
1205 mode = asyc->dither.mode;
1206 }
1207
1208 if (asyc->dither.depth == DITHERING_DEPTH_AUTO) {
1209 if (connector->display_info.bpc >= 8)
1210 mode |= DITHERING_DEPTH_8BPC;
1211 } else {
1212 mode |= asyc->dither.depth;
1213 }
1214
1215 asyh->dither.enable = mode;
1216 asyh->dither.bits = mode >> 1;
1217 asyh->dither.mode = mode >> 3;
1218 asyh->set.dither = true;
Ben Skeggs3dbd0362016-11-04 17:20:36 +10001219}
1220
1221static void
Ben Skeggsc4e68122016-11-04 17:20:36 +10001222nv50_head_atomic_check_view(struct nv50_head_atom *armh,
1223 struct nv50_head_atom *asyh,
1224 struct nouveau_conn_atom *asyc)
1225{
1226 struct drm_connector *connector = asyc->state.connector;
1227 struct drm_display_mode *omode = &asyh->state.adjusted_mode;
1228 struct drm_display_mode *umode = &asyh->state.mode;
1229 int mode = asyc->scaler.mode;
1230 struct edid *edid;
1231
1232 if (connector->edid_blob_ptr)
1233 edid = (struct edid *)connector->edid_blob_ptr->data;
1234 else
1235 edid = NULL;
1236
1237 if (!asyc->scaler.full) {
1238 if (mode == DRM_MODE_SCALE_NONE)
1239 omode = umode;
1240 } else {
1241 /* Non-EDID LVDS/eDP mode. */
1242 mode = DRM_MODE_SCALE_FULLSCREEN;
1243 }
1244
1245 asyh->view.iW = umode->hdisplay;
1246 asyh->view.iH = umode->vdisplay;
1247 asyh->view.oW = omode->hdisplay;
1248 asyh->view.oH = omode->vdisplay;
1249 if (omode->flags & DRM_MODE_FLAG_DBLSCAN)
1250 asyh->view.oH *= 2;
1251
1252 /* Add overscan compensation if necessary, will keep the aspect
1253 * ratio the same as the backend mode unless overridden by the
1254 * user setting both hborder and vborder properties.
1255 */
1256 if ((asyc->scaler.underscan.mode == UNDERSCAN_ON ||
1257 (asyc->scaler.underscan.mode == UNDERSCAN_AUTO &&
1258 drm_detect_hdmi_monitor(edid)))) {
1259 u32 bX = asyc->scaler.underscan.hborder;
1260 u32 bY = asyc->scaler.underscan.vborder;
1261 u32 r = (asyh->view.oH << 19) / asyh->view.oW;
1262
1263 if (bX) {
1264 asyh->view.oW -= (bX * 2);
1265 if (bY) asyh->view.oH -= (bY * 2);
1266 else asyh->view.oH = ((asyh->view.oW * r) + (r / 2)) >> 19;
1267 } else {
1268 asyh->view.oW -= (asyh->view.oW >> 4) + 32;
1269 if (bY) asyh->view.oH -= (bY * 2);
1270 else asyh->view.oH = ((asyh->view.oW * r) + (r / 2)) >> 19;
1271 }
1272 }
1273
1274 /* Handle CENTER/ASPECT scaling, taking into account the areas
1275 * removed already for overscan compensation.
1276 */
1277 switch (mode) {
1278 case DRM_MODE_SCALE_CENTER:
1279 asyh->view.oW = min((u16)umode->hdisplay, asyh->view.oW);
1280 asyh->view.oH = min((u16)umode->vdisplay, asyh->view.oH);
1281 /* fall-through */
1282 case DRM_MODE_SCALE_ASPECT:
1283 if (asyh->view.oH < asyh->view.oW) {
1284 u32 r = (asyh->view.iW << 19) / asyh->view.iH;
1285 asyh->view.oW = ((asyh->view.oH * r) + (r / 2)) >> 19;
1286 } else {
1287 u32 r = (asyh->view.iH << 19) / asyh->view.iW;
1288 asyh->view.oH = ((asyh->view.oW * r) + (r / 2)) >> 19;
1289 }
1290 break;
1291 default:
1292 break;
1293 }
1294
1295 asyh->set.view = true;
1296}
1297
1298static void
Ben Skeggs3dbd0362016-11-04 17:20:36 +10001299nv50_head_atomic_check_mode(struct nv50_head *head, struct nv50_head_atom *asyh)
1300{
1301 struct drm_display_mode *mode = &asyh->state.adjusted_mode;
1302 u32 ilace = (mode->flags & DRM_MODE_FLAG_INTERLACE) ? 2 : 1;
1303 u32 vscan = (mode->flags & DRM_MODE_FLAG_DBLSCAN) ? 2 : 1;
1304 u32 hbackp = mode->htotal - mode->hsync_end;
1305 u32 vbackp = (mode->vtotal - mode->vsync_end) * vscan / ilace;
1306 u32 hfrontp = mode->hsync_start - mode->hdisplay;
1307 u32 vfrontp = (mode->vsync_start - mode->vdisplay) * vscan / ilace;
1308 struct nv50_head_mode *m = &asyh->mode;
1309
1310 m->h.active = mode->htotal;
1311 m->h.synce = mode->hsync_end - mode->hsync_start - 1;
1312 m->h.blanke = m->h.synce + hbackp;
1313 m->h.blanks = mode->htotal - hfrontp - 1;
1314
1315 m->v.active = mode->vtotal * vscan / ilace;
1316 m->v.synce = ((mode->vsync_end - mode->vsync_start) * vscan / ilace) - 1;
1317 m->v.blanke = m->v.synce + vbackp;
1318 m->v.blanks = m->v.active - vfrontp - 1;
1319
1320 /*XXX: Safe underestimate, even "0" works */
1321 m->v.blankus = (m->v.active - mode->vdisplay - 2) * m->h.active;
1322 m->v.blankus *= 1000;
1323 m->v.blankus /= mode->clock;
1324
1325 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
1326 m->v.blank2e = m->v.active + m->v.synce + vbackp;
1327 m->v.blank2s = m->v.blank2e + (mode->vdisplay * vscan / ilace);
1328 m->v.active = (m->v.active * 2) + 1;
1329 m->interlace = true;
1330 } else {
1331 m->v.blank2e = 0;
1332 m->v.blank2s = 1;
1333 m->interlace = false;
1334 }
1335 m->clock = mode->clock;
1336
1337 drm_mode_set_crtcinfo(mode, CRTC_INTERLACE_HALVE_V);
1338 asyh->set.mode = true;
1339}
1340
1341static int
1342nv50_head_atomic_check(struct drm_crtc *crtc, struct drm_crtc_state *state)
1343{
1344 struct nouveau_drm *drm = nouveau_drm(crtc->dev);
Ben Skeggsad633612016-11-04 17:20:36 +10001345 struct nv50_disp *disp = nv50_disp(crtc->dev);
Ben Skeggs3dbd0362016-11-04 17:20:36 +10001346 struct nv50_head *head = nv50_head(crtc);
1347 struct nv50_head_atom *armh = &head->arm;
1348 struct nv50_head_atom *asyh = nv50_head_atom(state);
1349
1350 NV_ATOMIC(drm, "%s atomic_check %d\n", crtc->name, asyh->state.active);
Ben Skeggsad633612016-11-04 17:20:36 +10001351 asyh->clr.mask = 0;
Ben Skeggs3dbd0362016-11-04 17:20:36 +10001352 asyh->set.mask = 0;
1353
1354 if (asyh->state.active) {
1355 if (asyh->state.mode_changed)
1356 nv50_head_atomic_check_mode(head, asyh);
Ben Skeggsad633612016-11-04 17:20:36 +10001357
1358 if ((asyh->core.visible = (asyh->base.cpp != 0))) {
1359 asyh->core.x = asyh->base.x;
1360 asyh->core.y = asyh->base.y;
1361 asyh->core.w = asyh->base.w;
1362 asyh->core.h = asyh->base.h;
1363 } else
Ben Skeggsea8ee392016-11-04 17:20:36 +10001364 if ((asyh->core.visible = asyh->curs.visible)) {
Ben Skeggsad633612016-11-04 17:20:36 +10001365 /*XXX: We need to either find some way of having the
1366 * primary base layer appear black, while still
1367 * being able to display the other layers, or we
1368 * need to allocate a dummy black surface here.
1369 */
1370 asyh->core.x = 0;
1371 asyh->core.y = 0;
1372 asyh->core.w = asyh->state.mode.hdisplay;
1373 asyh->core.h = asyh->state.mode.vdisplay;
1374 }
1375 asyh->core.handle = disp->mast.base.vram.handle;
1376 asyh->core.offset = 0;
1377 asyh->core.format = 0xcf;
1378 asyh->core.kind = 0;
1379 asyh->core.layout = 1;
1380 asyh->core.block = 0;
1381 asyh->core.pitch = ALIGN(asyh->core.w, 64) * 4;
Ben Skeggsa7ae1562016-11-04 17:20:36 +10001382 asyh->lut.handle = disp->mast.base.vram.handle;
1383 asyh->lut.offset = head->base.lut.nvbo->bo.offset;
Ben Skeggs6bbab3b2016-11-04 17:20:36 +10001384 asyh->set.base = armh->base.cpp != asyh->base.cpp;
1385 asyh->set.ovly = armh->ovly.cpp != asyh->ovly.cpp;
Ben Skeggsad633612016-11-04 17:20:36 +10001386 } else {
1387 asyh->core.visible = false;
Ben Skeggsea8ee392016-11-04 17:20:36 +10001388 asyh->curs.visible = false;
Ben Skeggs6bbab3b2016-11-04 17:20:36 +10001389 asyh->base.cpp = 0;
1390 asyh->ovly.cpp = 0;
Ben Skeggsad633612016-11-04 17:20:36 +10001391 }
1392
1393 if (!drm_atomic_crtc_needs_modeset(&asyh->state)) {
1394 if (asyh->core.visible) {
1395 if (memcmp(&armh->core, &asyh->core, sizeof(asyh->core)))
1396 asyh->set.core = true;
1397 } else
1398 if (armh->core.visible) {
1399 asyh->clr.core = true;
1400 }
Ben Skeggsea8ee392016-11-04 17:20:36 +10001401
1402 if (asyh->curs.visible) {
1403 if (memcmp(&armh->curs, &asyh->curs, sizeof(asyh->curs)))
1404 asyh->set.curs = true;
1405 } else
1406 if (armh->curs.visible) {
1407 asyh->clr.curs = true;
1408 }
Ben Skeggsad633612016-11-04 17:20:36 +10001409 } else {
1410 asyh->clr.core = armh->core.visible;
Ben Skeggsea8ee392016-11-04 17:20:36 +10001411 asyh->clr.curs = armh->curs.visible;
Ben Skeggsad633612016-11-04 17:20:36 +10001412 asyh->set.core = asyh->core.visible;
Ben Skeggsea8ee392016-11-04 17:20:36 +10001413 asyh->set.curs = asyh->curs.visible;
Ben Skeggs3dbd0362016-11-04 17:20:36 +10001414 }
1415
1416 memcpy(armh, asyh, sizeof(*asyh));
1417 asyh->state.mode_changed = 0;
1418 return 0;
1419}
1420
1421/******************************************************************************
Ben Skeggs438d99e2011-07-05 16:48:06 +10001422 * CRTC
1423 *****************************************************************************/
1424static int
Ben Skeggse225f442012-11-21 14:40:21 +10001425nv50_crtc_set_dither(struct nouveau_crtc *nv_crtc, bool update)
Ben Skeggs438d99e2011-07-05 16:48:06 +10001426{
Ben Skeggse225f442012-11-21 14:40:21 +10001427 struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
Ben Skeggs7e918332016-11-04 17:20:36 +10001428 struct nv50_head *head = nv50_head(&nv_crtc->base);
1429 struct nv50_head_atom *asyh = &head->asy;
Ben Skeggsde691852011-10-17 12:23:41 +10001430 struct nouveau_connector *nv_connector;
Ben Skeggs7e918332016-11-04 17:20:36 +10001431 struct nouveau_conn_atom asyc;
1432 u32 *push;
Ben Skeggs438d99e2011-07-05 16:48:06 +10001433
Ben Skeggs488ff202011-10-17 10:38:10 +10001434 nv_connector = nouveau_crtc_connector_get(nv_crtc);
Ben Skeggsde691852011-10-17 12:23:41 +10001435
Ben Skeggs7e918332016-11-04 17:20:36 +10001436 asyc.state.connector = &nv_connector->base;
1437 asyc.dither.mode = nv_connector->dithering_mode;
1438 asyc.dither.depth = nv_connector->dithering_depth;
1439 asyh->state.crtc = &nv_crtc->base;
1440 nv50_head_atomic_check(&head->base.base, &asyh->state);
1441 nv50_head_atomic_check_dither(&head->arm, asyh, &asyc);
1442 nv50_head_flush_set(head, asyh);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001443
Ben Skeggs7e918332016-11-04 17:20:36 +10001444 if (update) {
1445 if ((push = evo_wait(mast, 2))) {
Ben Skeggs438d99e2011-07-05 16:48:06 +10001446 evo_mthd(push, 0x0080, 1);
1447 evo_data(push, 0x00000000);
Ben Skeggs7e918332016-11-04 17:20:36 +10001448 evo_kick(push, mast);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001449 }
Ben Skeggs438d99e2011-07-05 16:48:06 +10001450 }
1451
1452 return 0;
1453}
1454
1455static int
Ben Skeggse225f442012-11-21 14:40:21 +10001456nv50_crtc_set_scale(struct nouveau_crtc *nv_crtc, bool update)
Ben Skeggs438d99e2011-07-05 16:48:06 +10001457{
Ben Skeggsc4e68122016-11-04 17:20:36 +10001458 struct nv50_head *head = nv50_head(&nv_crtc->base);
1459 struct nv50_head_atom *asyh = &head->asy;
Ben Skeggs3376ee32011-11-12 14:28:12 +10001460 struct drm_crtc *crtc = &nv_crtc->base;
Ben Skeggsf3fdc522011-07-07 16:01:57 +10001461 struct nouveau_connector *nv_connector;
Ben Skeggsc4e68122016-11-04 17:20:36 +10001462 struct nouveau_conn_atom asyc;
Ben Skeggs438d99e2011-07-05 16:48:06 +10001463
Ben Skeggsf3fdc522011-07-07 16:01:57 +10001464 nv_connector = nouveau_crtc_connector_get(nv_crtc);
Ben Skeggsf3fdc522011-07-07 16:01:57 +10001465
Ben Skeggsc4e68122016-11-04 17:20:36 +10001466 asyc.state.connector = &nv_connector->base;
1467 asyc.scaler.mode = nv_connector->scaling_mode;
1468 asyc.scaler.full = nv_connector->scaling_full;
1469 asyc.scaler.underscan.mode = nv_connector->underscan;
1470 asyc.scaler.underscan.hborder = nv_connector->underscan_hborder;
1471 asyc.scaler.underscan.vborder = nv_connector->underscan_vborder;
1472 nv50_head_atomic_check(&head->base.base, &asyh->state);
1473 nv50_head_atomic_check_view(&head->arm, asyh, &asyc);
1474 nv50_head_flush_set(head, asyh);
Ben Skeggs92854622011-11-11 23:49:06 +10001475
Ben Skeggsc4e68122016-11-04 17:20:36 +10001476 if (update) {
1477 nv50_display_flip_stop(crtc);
1478 nv50_display_flip_next(crtc, crtc->primary->fb, NULL, 1);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001479 }
1480
1481 return 0;
1482}
1483
1484static int
Ben Skeggse225f442012-11-21 14:40:21 +10001485nv50_crtc_set_color_vibrance(struct nouveau_crtc *nv_crtc, bool update)
Ben Skeggsf9887d02012-11-21 13:03:42 +10001486{
Ben Skeggse225f442012-11-21 14:40:21 +10001487 struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
Ben Skeggs7e08d672016-11-04 17:20:36 +10001488 struct nv50_head *head = nv50_head(&nv_crtc->base);
1489 struct nv50_head_atom *asyh = &head->asy;
1490 struct nouveau_conn_atom asyc;
1491 u32 *push;
Ben Skeggsf9887d02012-11-21 13:03:42 +10001492
Ben Skeggs7e08d672016-11-04 17:20:36 +10001493 asyc.procamp.color_vibrance = nv_crtc->color_vibrance + 100;
1494 asyc.procamp.vibrant_hue = nv_crtc->vibrant_hue + 90;
1495 nv50_head_atomic_check(&head->base.base, &asyh->state);
1496 nv50_head_atomic_check_procamp(&head->arm, asyh, &asyc);
1497 nv50_head_flush_set(head, asyh);
Ben Skeggsf9887d02012-11-21 13:03:42 +10001498
Ben Skeggs7e08d672016-11-04 17:20:36 +10001499 if (update) {
1500 if ((push = evo_wait(mast, 2))) {
Ben Skeggsf9887d02012-11-21 13:03:42 +10001501 evo_mthd(push, 0x0080, 1);
1502 evo_data(push, 0x00000000);
Ben Skeggs7e08d672016-11-04 17:20:36 +10001503 evo_kick(push, mast);
Ben Skeggsf9887d02012-11-21 13:03:42 +10001504 }
Ben Skeggsf9887d02012-11-21 13:03:42 +10001505 }
1506
1507 return 0;
1508}
1509
1510static int
Ben Skeggse225f442012-11-21 14:40:21 +10001511nv50_crtc_set_image(struct nouveau_crtc *nv_crtc, struct drm_framebuffer *fb,
Ben Skeggs438d99e2011-07-05 16:48:06 +10001512 int x, int y, bool update)
1513{
1514 struct nouveau_framebuffer *nvfb = nouveau_framebuffer(fb);
Ben Skeggsad633612016-11-04 17:20:36 +10001515 struct nv50_head *head = nv50_head(&nv_crtc->base);
1516 struct nv50_head_atom *asyh = &head->asy;
1517 const struct drm_format_info *info;
Ben Skeggs438d99e2011-07-05 16:48:06 +10001518
Ben Skeggsad633612016-11-04 17:20:36 +10001519 info = drm_format_info(nvfb->base.pixel_format);
1520 if (!info || !info->depth)
1521 return -EINVAL;
Ben Skeggsde8268c2012-11-16 10:24:31 +10001522
Ben Skeggsad633612016-11-04 17:20:36 +10001523 asyh->base.depth = info->depth;
1524 asyh->base.cpp = info->cpp[0];
1525 asyh->base.x = x;
1526 asyh->base.y = y;
1527 asyh->base.w = nvfb->base.width;
1528 asyh->base.h = nvfb->base.height;
1529 nv50_head_atomic_check(&head->base.base, &asyh->state);
1530 nv50_head_flush_set(head, asyh);
1531
1532 if (update) {
1533 struct nv50_mast *core = nv50_mast(nv_crtc->base.dev);
1534 u32 *push = evo_wait(core, 2);
1535 if (push) {
Ben Skeggsa46232e2011-07-07 15:23:48 +10001536 evo_mthd(push, 0x0080, 1);
1537 evo_data(push, 0x00000000);
Ben Skeggsad633612016-11-04 17:20:36 +10001538 evo_kick(push, core);
Ben Skeggsa46232e2011-07-07 15:23:48 +10001539 }
Ben Skeggs438d99e2011-07-05 16:48:06 +10001540 }
1541
Ben Skeggs8a423642014-08-10 04:10:19 +10001542 nv_crtc->fb.handle = nvfb->r_handle;
Ben Skeggs438d99e2011-07-05 16:48:06 +10001543 return 0;
1544}
1545
1546static void
Ben Skeggse225f442012-11-21 14:40:21 +10001547nv50_crtc_cursor_show(struct nouveau_crtc *nv_crtc)
Ben Skeggs438d99e2011-07-05 16:48:06 +10001548{
Ben Skeggse225f442012-11-21 14:40:21 +10001549 struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
Ben Skeggsea8ee392016-11-04 17:20:36 +10001550 struct nv50_head *head = nv50_head(&nv_crtc->base);
1551 struct nv50_head_atom *asyh = &head->asy;
1552
1553 asyh->curs.visible = true;
1554 asyh->curs.handle = mast->base.vram.handle;
1555 asyh->curs.offset = nv_crtc->cursor.nvbo->bo.offset;
1556 asyh->curs.layout = 1;
1557 asyh->curs.format = 1;
1558 nv50_head_atomic_check(&head->base.base, &asyh->state);
1559 nv50_head_flush_set(head, asyh);
Ben Skeggsde8268c2012-11-16 10:24:31 +10001560}
1561
1562static void
Ben Skeggse225f442012-11-21 14:40:21 +10001563nv50_crtc_cursor_hide(struct nouveau_crtc *nv_crtc)
Ben Skeggsde8268c2012-11-16 10:24:31 +10001564{
Ben Skeggsea8ee392016-11-04 17:20:36 +10001565 struct nv50_head *head = nv50_head(&nv_crtc->base);
1566 struct nv50_head_atom *asyh = &head->asy;
1567
1568 asyh->curs.visible = false;
1569 nv50_head_atomic_check(&head->base.base, &asyh->state);
1570 nv50_head_flush_clr(head, asyh, false);
Ben Skeggsde8268c2012-11-16 10:24:31 +10001571}
Ben Skeggs438d99e2011-07-05 16:48:06 +10001572
Ben Skeggsde8268c2012-11-16 10:24:31 +10001573static void
Ben Skeggse225f442012-11-21 14:40:21 +10001574nv50_crtc_cursor_show_hide(struct nouveau_crtc *nv_crtc, bool show, bool update)
Ben Skeggsde8268c2012-11-16 10:24:31 +10001575{
Ben Skeggse225f442012-11-21 14:40:21 +10001576 struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
Ben Skeggsde8268c2012-11-16 10:24:31 +10001577
Ben Skeggs697bb722015-07-28 17:20:57 +10001578 if (show && nv_crtc->cursor.nvbo && nv_crtc->base.enabled)
Ben Skeggse225f442012-11-21 14:40:21 +10001579 nv50_crtc_cursor_show(nv_crtc);
Ben Skeggsde8268c2012-11-16 10:24:31 +10001580 else
Ben Skeggse225f442012-11-21 14:40:21 +10001581 nv50_crtc_cursor_hide(nv_crtc);
Ben Skeggsde8268c2012-11-16 10:24:31 +10001582
1583 if (update) {
1584 u32 *push = evo_wait(mast, 2);
1585 if (push) {
Ben Skeggs438d99e2011-07-05 16:48:06 +10001586 evo_mthd(push, 0x0080, 1);
1587 evo_data(push, 0x00000000);
Ben Skeggsde8268c2012-11-16 10:24:31 +10001588 evo_kick(push, mast);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001589 }
Ben Skeggs438d99e2011-07-05 16:48:06 +10001590 }
1591}
1592
1593static void
Ben Skeggse225f442012-11-21 14:40:21 +10001594nv50_crtc_dpms(struct drm_crtc *crtc, int mode)
Ben Skeggs438d99e2011-07-05 16:48:06 +10001595{
1596}
1597
1598static void
Ben Skeggse225f442012-11-21 14:40:21 +10001599nv50_crtc_prepare(struct drm_crtc *crtc)
Ben Skeggs438d99e2011-07-05 16:48:06 +10001600{
Ben Skeggsad633612016-11-04 17:20:36 +10001601 struct nv50_head *head = nv50_head(crtc);
1602 struct nv50_head_atom *asyh = &head->asy;
Ben Skeggs438d99e2011-07-05 16:48:06 +10001603
Ben Skeggse225f442012-11-21 14:40:21 +10001604 nv50_display_flip_stop(crtc);
Ben Skeggs3376ee32011-11-12 14:28:12 +10001605
Ben Skeggsad633612016-11-04 17:20:36 +10001606 asyh->state.active = false;
1607 nv50_head_atomic_check(&head->base.base, &asyh->state);
1608 nv50_head_flush_clr(head, asyh, false);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001609}
1610
1611static void
Ben Skeggse225f442012-11-21 14:40:21 +10001612nv50_crtc_commit(struct drm_crtc *crtc)
Ben Skeggs438d99e2011-07-05 16:48:06 +10001613{
Ben Skeggsa7ae1562016-11-04 17:20:36 +10001614 struct nv50_head *head = nv50_head(crtc);
1615 struct nv50_head_atom *asyh = &head->asy;
Ben Skeggs438d99e2011-07-05 16:48:06 +10001616
Ben Skeggsa7ae1562016-11-04 17:20:36 +10001617 asyh->state.active = true;
1618 nv50_head_atomic_check(&head->base.base, &asyh->state);
1619 nv50_head_flush_set(head, asyh);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001620
Matt Roperf4510a22014-04-01 15:22:40 -07001621 nv50_display_flip_next(crtc, crtc->primary->fb, NULL, 1);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001622}
1623
1624static bool
Ben Skeggse225f442012-11-21 14:40:21 +10001625nv50_crtc_mode_fixup(struct drm_crtc *crtc, const struct drm_display_mode *mode,
Ben Skeggs438d99e2011-07-05 16:48:06 +10001626 struct drm_display_mode *adjusted_mode)
1627{
Ben Skeggseb2e9682014-01-24 10:13:23 +10001628 drm_mode_set_crtcinfo(adjusted_mode, CRTC_INTERLACE_HALVE_V);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001629 return true;
1630}
1631
1632static int
Ben Skeggse225f442012-11-21 14:40:21 +10001633nv50_crtc_swap_fbs(struct drm_crtc *crtc, struct drm_framebuffer *old_fb)
Ben Skeggs438d99e2011-07-05 16:48:06 +10001634{
Matt Roperf4510a22014-04-01 15:22:40 -07001635 struct nouveau_framebuffer *nvfb = nouveau_framebuffer(crtc->primary->fb);
Ben Skeggs8dda53f2013-07-09 12:35:55 +10001636 struct nv50_head *head = nv50_head(crtc);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001637 int ret;
1638
Ben Skeggs547ad072014-11-10 12:35:06 +10001639 ret = nouveau_bo_pin(nvfb->nvbo, TTM_PL_FLAG_VRAM, true);
Ben Skeggs8dda53f2013-07-09 12:35:55 +10001640 if (ret == 0) {
1641 if (head->image)
1642 nouveau_bo_unpin(head->image);
1643 nouveau_bo_ref(nvfb->nvbo, &head->image);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001644 }
1645
Ben Skeggs8dda53f2013-07-09 12:35:55 +10001646 return ret;
Ben Skeggs438d99e2011-07-05 16:48:06 +10001647}
1648
1649static int
Ben Skeggse225f442012-11-21 14:40:21 +10001650nv50_crtc_mode_set(struct drm_crtc *crtc, struct drm_display_mode *umode,
Ben Skeggs438d99e2011-07-05 16:48:06 +10001651 struct drm_display_mode *mode, int x, int y,
1652 struct drm_framebuffer *old_fb)
1653{
1654 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1655 struct nouveau_connector *nv_connector;
Ben Skeggs438d99e2011-07-05 16:48:06 +10001656 int ret;
Ben Skeggs3dbd0362016-11-04 17:20:36 +10001657 struct nv50_head *head = nv50_head(crtc);
1658 struct nv50_head_atom *asyh = &head->asy;
Ben Skeggs438d99e2011-07-05 16:48:06 +10001659
Ben Skeggs3dbd0362016-11-04 17:20:36 +10001660 memcpy(&asyh->state.mode, umode, sizeof(*umode));
1661 memcpy(&asyh->state.adjusted_mode, mode, sizeof(*mode));
1662 asyh->state.active = true;
1663 asyh->state.mode_changed = true;
1664 nv50_head_atomic_check(&head->base.base, &asyh->state);
Ben Skeggs2d1d8982011-11-11 23:39:22 +10001665
Ben Skeggse225f442012-11-21 14:40:21 +10001666 ret = nv50_crtc_swap_fbs(crtc, old_fb);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001667 if (ret)
1668 return ret;
1669
Ben Skeggs3dbd0362016-11-04 17:20:36 +10001670 nv50_head_flush_set(head, asyh);
1671
Ben Skeggs438d99e2011-07-05 16:48:06 +10001672 nv_connector = nouveau_crtc_connector_get(nv_crtc);
Ben Skeggse225f442012-11-21 14:40:21 +10001673 nv50_crtc_set_dither(nv_crtc, false);
1674 nv50_crtc_set_scale(nv_crtc, false);
Roy Splieteae73822014-10-30 22:57:45 +01001675
Ben Skeggse225f442012-11-21 14:40:21 +10001676 nv50_crtc_set_color_vibrance(nv_crtc, false);
Matt Roperf4510a22014-04-01 15:22:40 -07001677 nv50_crtc_set_image(nv_crtc, crtc->primary->fb, x, y, false);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001678 return 0;
1679}
1680
1681static int
Ben Skeggse225f442012-11-21 14:40:21 +10001682nv50_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y,
Ben Skeggs438d99e2011-07-05 16:48:06 +10001683 struct drm_framebuffer *old_fb)
1684{
Ben Skeggs77145f12012-07-31 16:16:21 +10001685 struct nouveau_drm *drm = nouveau_drm(crtc->dev);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001686 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1687 int ret;
1688
Matt Roperf4510a22014-04-01 15:22:40 -07001689 if (!crtc->primary->fb) {
Ben Skeggs77145f12012-07-31 16:16:21 +10001690 NV_DEBUG(drm, "No FB bound\n");
Ben Skeggs84e2ad82011-08-26 09:40:39 +10001691 return 0;
1692 }
1693
Ben Skeggse225f442012-11-21 14:40:21 +10001694 ret = nv50_crtc_swap_fbs(crtc, old_fb);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001695 if (ret)
1696 return ret;
1697
Ben Skeggse225f442012-11-21 14:40:21 +10001698 nv50_display_flip_stop(crtc);
Matt Roperf4510a22014-04-01 15:22:40 -07001699 nv50_crtc_set_image(nv_crtc, crtc->primary->fb, x, y, true);
1700 nv50_display_flip_next(crtc, crtc->primary->fb, NULL, 1);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001701 return 0;
1702}
1703
1704static int
Ben Skeggse225f442012-11-21 14:40:21 +10001705nv50_crtc_mode_set_base_atomic(struct drm_crtc *crtc,
Ben Skeggs438d99e2011-07-05 16:48:06 +10001706 struct drm_framebuffer *fb, int x, int y,
1707 enum mode_set_atomic state)
1708{
1709 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
Ben Skeggse225f442012-11-21 14:40:21 +10001710 nv50_display_flip_stop(crtc);
1711 nv50_crtc_set_image(nv_crtc, fb, x, y, true);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001712 return 0;
1713}
1714
1715static void
Ben Skeggse225f442012-11-21 14:40:21 +10001716nv50_crtc_lut_load(struct drm_crtc *crtc)
Ben Skeggs438d99e2011-07-05 16:48:06 +10001717{
Ben Skeggse225f442012-11-21 14:40:21 +10001718 struct nv50_disp *disp = nv50_disp(crtc->dev);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001719 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1720 void __iomem *lut = nvbo_kmap_obj_iovirtual(nv_crtc->lut.nvbo);
1721 int i;
1722
1723 for (i = 0; i < 256; i++) {
Ben Skeggsde8268c2012-11-16 10:24:31 +10001724 u16 r = nv_crtc->lut.r[i] >> 2;
1725 u16 g = nv_crtc->lut.g[i] >> 2;
1726 u16 b = nv_crtc->lut.b[i] >> 2;
1727
Ben Skeggs648d4df2014-08-10 04:10:27 +10001728 if (disp->disp->oclass < GF110_DISP) {
Ben Skeggsde8268c2012-11-16 10:24:31 +10001729 writew(r + 0x0000, lut + (i * 0x08) + 0);
1730 writew(g + 0x0000, lut + (i * 0x08) + 2);
1731 writew(b + 0x0000, lut + (i * 0x08) + 4);
1732 } else {
1733 writew(r + 0x6000, lut + (i * 0x20) + 0);
1734 writew(g + 0x6000, lut + (i * 0x20) + 2);
1735 writew(b + 0x6000, lut + (i * 0x20) + 4);
1736 }
Ben Skeggs438d99e2011-07-05 16:48:06 +10001737 }
1738}
1739
Ben Skeggs8dda53f2013-07-09 12:35:55 +10001740static void
1741nv50_crtc_disable(struct drm_crtc *crtc)
1742{
1743 struct nv50_head *head = nv50_head(crtc);
Ben Skeggsefa366f2014-06-05 12:56:35 +10001744 evo_sync(crtc->dev);
Ben Skeggs8dda53f2013-07-09 12:35:55 +10001745 if (head->image)
1746 nouveau_bo_unpin(head->image);
1747 nouveau_bo_ref(NULL, &head->image);
1748}
1749
Ben Skeggs438d99e2011-07-05 16:48:06 +10001750static int
Ben Skeggse225f442012-11-21 14:40:21 +10001751nv50_crtc_cursor_set(struct drm_crtc *crtc, struct drm_file *file_priv,
Ben Skeggs438d99e2011-07-05 16:48:06 +10001752 uint32_t handle, uint32_t width, uint32_t height)
1753{
1754 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
Ben Skeggs5a560252014-11-10 15:52:02 +10001755 struct drm_gem_object *gem = NULL;
1756 struct nouveau_bo *nvbo = NULL;
1757 int ret = 0;
Ben Skeggs438d99e2011-07-05 16:48:06 +10001758
Ben Skeggs5a560252014-11-10 15:52:02 +10001759 if (handle) {
Ben Skeggs438d99e2011-07-05 16:48:06 +10001760 if (width != 64 || height != 64)
1761 return -EINVAL;
1762
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01001763 gem = drm_gem_object_lookup(file_priv, handle);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001764 if (unlikely(!gem))
1765 return -ENOENT;
1766 nvbo = nouveau_gem_object(gem);
1767
Ben Skeggs5a560252014-11-10 15:52:02 +10001768 ret = nouveau_bo_pin(nvbo, TTM_PL_FLAG_VRAM, true);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001769 }
1770
Ben Skeggs5a560252014-11-10 15:52:02 +10001771 if (ret == 0) {
Maarten Lankhorst4dc63932015-01-13 09:18:49 +01001772 if (nv_crtc->cursor.nvbo)
1773 nouveau_bo_unpin(nv_crtc->cursor.nvbo);
1774 nouveau_bo_ref(nvbo, &nv_crtc->cursor.nvbo);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001775 }
Ben Skeggs5a560252014-11-10 15:52:02 +10001776 drm_gem_object_unreference_unlocked(gem);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001777
Ben Skeggs5a560252014-11-10 15:52:02 +10001778 nv50_crtc_cursor_show_hide(nv_crtc, true, true);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001779 return ret;
1780}
1781
1782static int
Ben Skeggse225f442012-11-21 14:40:21 +10001783nv50_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
Ben Skeggs438d99e2011-07-05 16:48:06 +10001784{
Maarten Lankhorst4dc63932015-01-13 09:18:49 +01001785 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
Ben Skeggse225f442012-11-21 14:40:21 +10001786 struct nv50_curs *curs = nv50_curs(crtc);
1787 struct nv50_chan *chan = nv50_chan(curs);
Ben Skeggs0ad72862014-08-10 04:10:22 +10001788 nvif_wr32(&chan->user, 0x0084, (y << 16) | (x & 0xffff));
1789 nvif_wr32(&chan->user, 0x0080, 0x00000000);
Maarten Lankhorst4dc63932015-01-13 09:18:49 +01001790
1791 nv_crtc->cursor_saved_x = x;
1792 nv_crtc->cursor_saved_y = y;
Ben Skeggs438d99e2011-07-05 16:48:06 +10001793 return 0;
1794}
1795
Maarten Lankhorst7ea77282016-06-07 12:49:30 +02001796static int
Ben Skeggse225f442012-11-21 14:40:21 +10001797nv50_crtc_gamma_set(struct drm_crtc *crtc, u16 *r, u16 *g, u16 *b,
Maarten Lankhorst7ea77282016-06-07 12:49:30 +02001798 uint32_t size)
Ben Skeggs438d99e2011-07-05 16:48:06 +10001799{
1800 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001801 u32 i;
1802
Maarten Lankhorst7ea77282016-06-07 12:49:30 +02001803 for (i = 0; i < size; i++) {
Ben Skeggs438d99e2011-07-05 16:48:06 +10001804 nv_crtc->lut.r[i] = r[i];
1805 nv_crtc->lut.g[i] = g[i];
1806 nv_crtc->lut.b[i] = b[i];
1807 }
1808
Ben Skeggse225f442012-11-21 14:40:21 +10001809 nv50_crtc_lut_load(crtc);
Maarten Lankhorst7ea77282016-06-07 12:49:30 +02001810
1811 return 0;
Ben Skeggs438d99e2011-07-05 16:48:06 +10001812}
1813
1814static void
Maarten Lankhorst4dc63932015-01-13 09:18:49 +01001815nv50_crtc_cursor_restore(struct nouveau_crtc *nv_crtc, int x, int y)
1816{
1817 nv50_crtc_cursor_move(&nv_crtc->base, x, y);
1818
1819 nv50_crtc_cursor_show_hide(nv_crtc, true, true);
1820}
1821
1822static void
Ben Skeggse225f442012-11-21 14:40:21 +10001823nv50_crtc_destroy(struct drm_crtc *crtc)
Ben Skeggs438d99e2011-07-05 16:48:06 +10001824{
1825 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
Ben Skeggse225f442012-11-21 14:40:21 +10001826 struct nv50_disp *disp = nv50_disp(crtc->dev);
1827 struct nv50_head *head = nv50_head(crtc);
Ben Skeggs0ad72862014-08-10 04:10:22 +10001828 struct nv50_fbdma *fbdma;
Ben Skeggs8dda53f2013-07-09 12:35:55 +10001829
Ben Skeggs0ad72862014-08-10 04:10:22 +10001830 list_for_each_entry(fbdma, &disp->fbdma, head) {
1831 nvif_object_fini(&fbdma->base[nv_crtc->index]);
1832 }
1833
1834 nv50_dmac_destroy(&head->ovly.base, disp->disp);
1835 nv50_pioc_destroy(&head->oimm.base);
1836 nv50_dmac_destroy(&head->sync.base, disp->disp);
1837 nv50_pioc_destroy(&head->curs.base);
Ben Skeggs8dda53f2013-07-09 12:35:55 +10001838
1839 /*XXX: this shouldn't be necessary, but the core doesn't call
1840 * disconnect() during the cleanup paths
1841 */
1842 if (head->image)
1843 nouveau_bo_unpin(head->image);
1844 nouveau_bo_ref(NULL, &head->image);
1845
Ben Skeggs5a560252014-11-10 15:52:02 +10001846 /*XXX: ditto */
Maarten Lankhorst4dc63932015-01-13 09:18:49 +01001847 if (nv_crtc->cursor.nvbo)
1848 nouveau_bo_unpin(nv_crtc->cursor.nvbo);
1849 nouveau_bo_ref(NULL, &nv_crtc->cursor.nvbo);
Ben Skeggs8dda53f2013-07-09 12:35:55 +10001850
Ben Skeggs438d99e2011-07-05 16:48:06 +10001851 nouveau_bo_unmap(nv_crtc->lut.nvbo);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01001852 if (nv_crtc->lut.nvbo)
1853 nouveau_bo_unpin(nv_crtc->lut.nvbo);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001854 nouveau_bo_ref(NULL, &nv_crtc->lut.nvbo);
Ben Skeggs8dda53f2013-07-09 12:35:55 +10001855
Ben Skeggs438d99e2011-07-05 16:48:06 +10001856 drm_crtc_cleanup(crtc);
1857 kfree(crtc);
1858}
1859
Ben Skeggse225f442012-11-21 14:40:21 +10001860static const struct drm_crtc_helper_funcs nv50_crtc_hfunc = {
1861 .dpms = nv50_crtc_dpms,
1862 .prepare = nv50_crtc_prepare,
1863 .commit = nv50_crtc_commit,
1864 .mode_fixup = nv50_crtc_mode_fixup,
1865 .mode_set = nv50_crtc_mode_set,
1866 .mode_set_base = nv50_crtc_mode_set_base,
1867 .mode_set_base_atomic = nv50_crtc_mode_set_base_atomic,
1868 .load_lut = nv50_crtc_lut_load,
Ben Skeggs8dda53f2013-07-09 12:35:55 +10001869 .disable = nv50_crtc_disable,
Ben Skeggs438d99e2011-07-05 16:48:06 +10001870};
1871
Ben Skeggse225f442012-11-21 14:40:21 +10001872static const struct drm_crtc_funcs nv50_crtc_func = {
1873 .cursor_set = nv50_crtc_cursor_set,
1874 .cursor_move = nv50_crtc_cursor_move,
1875 .gamma_set = nv50_crtc_gamma_set,
Dave Airlie5addcf02012-09-10 14:20:51 +10001876 .set_config = nouveau_crtc_set_config,
Ben Skeggse225f442012-11-21 14:40:21 +10001877 .destroy = nv50_crtc_destroy,
Ben Skeggs3376ee32011-11-12 14:28:12 +10001878 .page_flip = nouveau_crtc_page_flip,
Ben Skeggs438d99e2011-07-05 16:48:06 +10001879};
1880
1881static int
Ben Skeggs0ad72862014-08-10 04:10:22 +10001882nv50_crtc_create(struct drm_device *dev, int index)
Ben Skeggs438d99e2011-07-05 16:48:06 +10001883{
Ben Skeggsa01ca782015-08-20 14:54:15 +10001884 struct nouveau_drm *drm = nouveau_drm(dev);
1885 struct nvif_device *device = &drm->device;
Ben Skeggse225f442012-11-21 14:40:21 +10001886 struct nv50_disp *disp = nv50_disp(dev);
1887 struct nv50_head *head;
Ben Skeggs438d99e2011-07-05 16:48:06 +10001888 struct drm_crtc *crtc;
1889 int ret, i;
1890
Ben Skeggsdd0e3d52012-10-16 14:00:31 +10001891 head = kzalloc(sizeof(*head), GFP_KERNEL);
1892 if (!head)
Ben Skeggs438d99e2011-07-05 16:48:06 +10001893 return -ENOMEM;
1894
Ben Skeggsdd0e3d52012-10-16 14:00:31 +10001895 head->base.index = index;
Ben Skeggsf9887d02012-11-21 13:03:42 +10001896 head->base.color_vibrance = 50;
1897 head->base.vibrant_hue = 0;
Maarten Lankhorst4dc63932015-01-13 09:18:49 +01001898 head->base.cursor.set_pos = nv50_crtc_cursor_restore;
Ben Skeggs438d99e2011-07-05 16:48:06 +10001899 for (i = 0; i < 256; i++) {
Ben Skeggsdd0e3d52012-10-16 14:00:31 +10001900 head->base.lut.r[i] = i << 8;
1901 head->base.lut.g[i] = i << 8;
1902 head->base.lut.b[i] = i << 8;
Ben Skeggs438d99e2011-07-05 16:48:06 +10001903 }
1904
Ben Skeggsdd0e3d52012-10-16 14:00:31 +10001905 crtc = &head->base.base;
Ben Skeggse225f442012-11-21 14:40:21 +10001906 drm_crtc_init(dev, crtc, &nv50_crtc_func);
1907 drm_crtc_helper_add(crtc, &nv50_crtc_hfunc);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001908 drm_mode_crtc_set_gamma_size(crtc, 256);
1909
Ben Skeggs8ea0d4a2011-07-07 14:49:24 +10001910 ret = nouveau_bo_new(dev, 8192, 0x100, TTM_PL_FLAG_VRAM,
Maarten Lankhorstbb6178b2014-01-09 11:03:15 +01001911 0, 0x0000, NULL, NULL, &head->base.lut.nvbo);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001912 if (!ret) {
Ben Skeggs547ad072014-11-10 12:35:06 +10001913 ret = nouveau_bo_pin(head->base.lut.nvbo, TTM_PL_FLAG_VRAM, true);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01001914 if (!ret) {
Ben Skeggsdd0e3d52012-10-16 14:00:31 +10001915 ret = nouveau_bo_map(head->base.lut.nvbo);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01001916 if (ret)
1917 nouveau_bo_unpin(head->base.lut.nvbo);
1918 }
Ben Skeggs438d99e2011-07-05 16:48:06 +10001919 if (ret)
Ben Skeggsdd0e3d52012-10-16 14:00:31 +10001920 nouveau_bo_ref(NULL, &head->base.lut.nvbo);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001921 }
1922
1923 if (ret)
1924 goto out;
1925
Ben Skeggsb5a794b2012-10-16 14:18:32 +10001926 /* allocate cursor resources */
Ben Skeggsa01ca782015-08-20 14:54:15 +10001927 ret = nv50_curs_create(device, disp->disp, index, &head->curs);
Ben Skeggsb5a794b2012-10-16 14:18:32 +10001928 if (ret)
1929 goto out;
1930
Ben Skeggsb5a794b2012-10-16 14:18:32 +10001931 /* allocate page flip / sync resources */
Ben Skeggsa01ca782015-08-20 14:54:15 +10001932 ret = nv50_base_create(device, disp->disp, index, disp->sync->bo.offset,
1933 &head->sync);
Ben Skeggsb5a794b2012-10-16 14:18:32 +10001934 if (ret)
1935 goto out;
1936
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +10001937 head->sync.addr = EVO_FLIP_SEM0(index);
1938 head->sync.data = 0x00000000;
Ben Skeggsb5a794b2012-10-16 14:18:32 +10001939
1940 /* allocate overlay resources */
Ben Skeggsa01ca782015-08-20 14:54:15 +10001941 ret = nv50_oimm_create(device, disp->disp, index, &head->oimm);
Ben Skeggsb5a794b2012-10-16 14:18:32 +10001942 if (ret)
1943 goto out;
1944
Ben Skeggsa01ca782015-08-20 14:54:15 +10001945 ret = nv50_ovly_create(device, disp->disp, index, disp->sync->bo.offset,
1946 &head->ovly);
Ben Skeggsb5a794b2012-10-16 14:18:32 +10001947 if (ret)
1948 goto out;
1949
Ben Skeggs438d99e2011-07-05 16:48:06 +10001950out:
1951 if (ret)
Ben Skeggse225f442012-11-21 14:40:21 +10001952 nv50_crtc_destroy(crtc);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001953 return ret;
1954}
1955
1956/******************************************************************************
Ben Skeggsa91d3222014-12-22 16:30:13 +10001957 * Encoder helpers
1958 *****************************************************************************/
1959static bool
1960nv50_encoder_mode_fixup(struct drm_encoder *encoder,
1961 const struct drm_display_mode *mode,
1962 struct drm_display_mode *adjusted_mode)
1963{
1964 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1965 struct nouveau_connector *nv_connector;
1966
1967 nv_connector = nouveau_encoder_connector_get(nv_encoder);
1968 if (nv_connector && nv_connector->native_mode) {
Ben Skeggs576f7912014-12-22 17:19:26 +10001969 nv_connector->scaling_full = false;
1970 if (nv_connector->scaling_mode == DRM_MODE_SCALE_NONE) {
1971 switch (nv_connector->type) {
1972 case DCB_CONNECTOR_LVDS:
1973 case DCB_CONNECTOR_LVDS_SPWG:
1974 case DCB_CONNECTOR_eDP:
1975 /* force use of scaler for non-edid modes */
1976 if (adjusted_mode->type & DRM_MODE_TYPE_DRIVER)
1977 return true;
1978 nv_connector->scaling_full = true;
1979 break;
1980 default:
1981 return true;
1982 }
1983 }
1984
1985 drm_mode_copy(adjusted_mode, nv_connector->native_mode);
Ben Skeggsa91d3222014-12-22 16:30:13 +10001986 }
1987
1988 return true;
1989}
1990
1991/******************************************************************************
Ben Skeggs26f6d882011-07-04 16:25:18 +10001992 * DAC
1993 *****************************************************************************/
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001994static void
Ben Skeggse225f442012-11-21 14:40:21 +10001995nv50_dac_dpms(struct drm_encoder *encoder, int mode)
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001996{
1997 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggse225f442012-11-21 14:40:21 +10001998 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggsbf0eb892014-08-10 04:10:26 +10001999 struct {
2000 struct nv50_disp_mthd_v1 base;
2001 struct nv50_disp_dac_pwr_v0 pwr;
2002 } args = {
2003 .base.version = 1,
2004 .base.method = NV50_DISP_MTHD_V1_DAC_PWR,
2005 .base.hasht = nv_encoder->dcb->hasht,
2006 .base.hashm = nv_encoder->dcb->hashm,
2007 .pwr.state = 1,
2008 .pwr.data = 1,
2009 .pwr.vsync = (mode != DRM_MODE_DPMS_SUSPEND &&
2010 mode != DRM_MODE_DPMS_OFF),
2011 .pwr.hsync = (mode != DRM_MODE_DPMS_STANDBY &&
2012 mode != DRM_MODE_DPMS_OFF),
2013 };
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002014
Ben Skeggsbf0eb892014-08-10 04:10:26 +10002015 nvif_mthd(disp->disp, 0, &args, sizeof(args));
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002016}
2017
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002018static void
Ben Skeggse225f442012-11-21 14:40:21 +10002019nv50_dac_commit(struct drm_encoder *encoder)
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002020{
2021}
2022
2023static void
Ben Skeggse225f442012-11-21 14:40:21 +10002024nv50_dac_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002025 struct drm_display_mode *adjusted_mode)
2026{
Ben Skeggse225f442012-11-21 14:40:21 +10002027 struct nv50_mast *mast = nv50_mast(encoder->dev);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002028 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
2029 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
Ben Skeggs97b19b52012-11-16 11:21:37 +10002030 u32 *push;
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002031
Ben Skeggse225f442012-11-21 14:40:21 +10002032 nv50_dac_dpms(encoder, DRM_MODE_DPMS_ON);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002033
Ben Skeggs97b19b52012-11-16 11:21:37 +10002034 push = evo_wait(mast, 8);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002035 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +10002036 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggs97b19b52012-11-16 11:21:37 +10002037 u32 syncs = 0x00000000;
2038
2039 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
2040 syncs |= 0x00000001;
2041 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
2042 syncs |= 0x00000002;
2043
2044 evo_mthd(push, 0x0400 + (nv_encoder->or * 0x080), 2);
2045 evo_data(push, 1 << nv_crtc->index);
2046 evo_data(push, syncs);
2047 } else {
2048 u32 magic = 0x31ec6000 | (nv_crtc->index << 25);
2049 u32 syncs = 0x00000001;
2050
2051 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
2052 syncs |= 0x00000008;
2053 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
2054 syncs |= 0x00000010;
2055
2056 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
2057 magic |= 0x00000001;
2058
2059 evo_mthd(push, 0x0404 + (nv_crtc->index * 0x300), 2);
2060 evo_data(push, syncs);
2061 evo_data(push, magic);
2062 evo_mthd(push, 0x0180 + (nv_encoder->or * 0x020), 1);
2063 evo_data(push, 1 << nv_crtc->index);
2064 }
2065
2066 evo_kick(push, mast);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002067 }
2068
2069 nv_encoder->crtc = encoder->crtc;
2070}
2071
2072static void
Ben Skeggse225f442012-11-21 14:40:21 +10002073nv50_dac_disconnect(struct drm_encoder *encoder)
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002074{
2075 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggse225f442012-11-21 14:40:21 +10002076 struct nv50_mast *mast = nv50_mast(encoder->dev);
Ben Skeggs97b19b52012-11-16 11:21:37 +10002077 const int or = nv_encoder->or;
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002078 u32 *push;
2079
2080 if (nv_encoder->crtc) {
Ben Skeggse225f442012-11-21 14:40:21 +10002081 nv50_crtc_prepare(nv_encoder->crtc);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002082
Ben Skeggs97b19b52012-11-16 11:21:37 +10002083 push = evo_wait(mast, 4);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002084 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +10002085 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggs97b19b52012-11-16 11:21:37 +10002086 evo_mthd(push, 0x0400 + (or * 0x080), 1);
2087 evo_data(push, 0x00000000);
2088 } else {
2089 evo_mthd(push, 0x0180 + (or * 0x020), 1);
2090 evo_data(push, 0x00000000);
2091 }
Ben Skeggs97b19b52012-11-16 11:21:37 +10002092 evo_kick(push, mast);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002093 }
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002094 }
Ben Skeggs97b19b52012-11-16 11:21:37 +10002095
2096 nv_encoder->crtc = NULL;
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002097}
2098
Ben Skeggsb6d8e7e2011-07-07 09:51:29 +10002099static enum drm_connector_status
Ben Skeggse225f442012-11-21 14:40:21 +10002100nv50_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
Ben Skeggsb6d8e7e2011-07-07 09:51:29 +10002101{
Ben Skeggsc4abd312014-08-10 04:10:26 +10002102 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggse225f442012-11-21 14:40:21 +10002103 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggsc4abd312014-08-10 04:10:26 +10002104 struct {
2105 struct nv50_disp_mthd_v1 base;
2106 struct nv50_disp_dac_load_v0 load;
2107 } args = {
2108 .base.version = 1,
2109 .base.method = NV50_DISP_MTHD_V1_DAC_LOAD,
2110 .base.hasht = nv_encoder->dcb->hasht,
2111 .base.hashm = nv_encoder->dcb->hashm,
2112 };
2113 int ret;
Ben Skeggsb6819932011-07-08 11:14:50 +10002114
Ben Skeggsc4abd312014-08-10 04:10:26 +10002115 args.load.data = nouveau_drm(encoder->dev)->vbios.dactestval;
2116 if (args.load.data == 0)
2117 args.load.data = 340;
2118
2119 ret = nvif_mthd(disp->disp, 0, &args, sizeof(args));
2120 if (ret || !args.load.load)
Ben Skeggs35b21d32012-11-08 12:08:55 +10002121 return connector_status_disconnected;
Ben Skeggsb6819932011-07-08 11:14:50 +10002122
Ben Skeggs35b21d32012-11-08 12:08:55 +10002123 return connector_status_connected;
Ben Skeggsb6d8e7e2011-07-07 09:51:29 +10002124}
2125
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002126static void
Ben Skeggse225f442012-11-21 14:40:21 +10002127nv50_dac_destroy(struct drm_encoder *encoder)
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002128{
2129 drm_encoder_cleanup(encoder);
2130 kfree(encoder);
2131}
2132
Ben Skeggse225f442012-11-21 14:40:21 +10002133static const struct drm_encoder_helper_funcs nv50_dac_hfunc = {
2134 .dpms = nv50_dac_dpms,
Ben Skeggsa91d3222014-12-22 16:30:13 +10002135 .mode_fixup = nv50_encoder_mode_fixup,
Ben Skeggse225f442012-11-21 14:40:21 +10002136 .prepare = nv50_dac_disconnect,
2137 .commit = nv50_dac_commit,
2138 .mode_set = nv50_dac_mode_set,
2139 .disable = nv50_dac_disconnect,
2140 .get_crtc = nv50_display_crtc_get,
2141 .detect = nv50_dac_detect
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002142};
2143
Ben Skeggse225f442012-11-21 14:40:21 +10002144static const struct drm_encoder_funcs nv50_dac_func = {
2145 .destroy = nv50_dac_destroy,
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002146};
2147
2148static int
Ben Skeggse225f442012-11-21 14:40:21 +10002149nv50_dac_create(struct drm_connector *connector, struct dcb_output *dcbe)
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002150{
Ben Skeggs5ed50202013-02-11 20:15:03 +10002151 struct nouveau_drm *drm = nouveau_drm(connector->dev);
Ben Skeggsbe83cd42015-01-14 15:36:34 +10002152 struct nvkm_i2c *i2c = nvxx_i2c(&drm->device);
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10002153 struct nvkm_i2c_bus *bus;
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002154 struct nouveau_encoder *nv_encoder;
2155 struct drm_encoder *encoder;
Ben Skeggs5ed50202013-02-11 20:15:03 +10002156 int type = DRM_MODE_ENCODER_DAC;
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002157
2158 nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
2159 if (!nv_encoder)
2160 return -ENOMEM;
2161 nv_encoder->dcb = dcbe;
2162 nv_encoder->or = ffs(dcbe->or) - 1;
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10002163
2164 bus = nvkm_i2c_bus_find(i2c, dcbe->i2c_index);
2165 if (bus)
2166 nv_encoder->i2c = &bus->i2c;
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002167
2168 encoder = to_drm_encoder(nv_encoder);
2169 encoder->possible_crtcs = dcbe->heads;
2170 encoder->possible_clones = 0;
Ben Skeggs5a223da2016-11-04 17:20:36 +10002171 drm_encoder_init(connector->dev, encoder, &nv50_dac_func, type,
2172 "dac-%04x-%04x", dcbe->hasht, dcbe->hashm);
Ben Skeggse225f442012-11-21 14:40:21 +10002173 drm_encoder_helper_add(encoder, &nv50_dac_hfunc);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002174
2175 drm_mode_connector_attach_encoder(connector, encoder);
2176 return 0;
2177}
Ben Skeggs26f6d882011-07-04 16:25:18 +10002178
2179/******************************************************************************
Ben Skeggs78951d22011-11-11 18:13:13 +10002180 * Audio
2181 *****************************************************************************/
2182static void
Ben Skeggse225f442012-11-21 14:40:21 +10002183nv50_audio_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode)
Ben Skeggs78951d22011-11-11 18:13:13 +10002184{
2185 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggscc2a9072014-09-15 21:29:05 +10002186 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
Ben Skeggs78951d22011-11-11 18:13:13 +10002187 struct nouveau_connector *nv_connector;
Ben Skeggse225f442012-11-21 14:40:21 +10002188 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggsd889c522014-09-15 21:11:51 +10002189 struct __packed {
2190 struct {
2191 struct nv50_disp_mthd_v1 mthd;
2192 struct nv50_disp_sor_hda_eld_v0 eld;
2193 } base;
Ben Skeggs120b0c32014-08-10 04:10:26 +10002194 u8 data[sizeof(nv_connector->base.eld)];
2195 } args = {
Ben Skeggsd889c522014-09-15 21:11:51 +10002196 .base.mthd.version = 1,
2197 .base.mthd.method = NV50_DISP_MTHD_V1_SOR_HDA_ELD,
2198 .base.mthd.hasht = nv_encoder->dcb->hasht,
Ben Skeggscc2a9072014-09-15 21:29:05 +10002199 .base.mthd.hashm = (0xf0ff & nv_encoder->dcb->hashm) |
2200 (0x0100 << nv_crtc->index),
Ben Skeggs120b0c32014-08-10 04:10:26 +10002201 };
Ben Skeggs78951d22011-11-11 18:13:13 +10002202
2203 nv_connector = nouveau_encoder_connector_get(nv_encoder);
2204 if (!drm_detect_monitor_audio(nv_connector->edid))
2205 return;
2206
Ben Skeggs78951d22011-11-11 18:13:13 +10002207 drm_edid_to_eld(&nv_connector->base, nv_connector->edid);
Ben Skeggs120b0c32014-08-10 04:10:26 +10002208 memcpy(args.data, nv_connector->base.eld, sizeof(args.data));
Ben Skeggs78951d22011-11-11 18:13:13 +10002209
Jani Nikula938fd8a2014-10-28 16:20:48 +02002210 nvif_mthd(disp->disp, 0, &args,
2211 sizeof(args.base) + drm_eld_size(args.data));
Ben Skeggs78951d22011-11-11 18:13:13 +10002212}
2213
2214static void
Ben Skeggscc2a9072014-09-15 21:29:05 +10002215nv50_audio_disconnect(struct drm_encoder *encoder, struct nouveau_crtc *nv_crtc)
Ben Skeggs78951d22011-11-11 18:13:13 +10002216{
2217 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggse225f442012-11-21 14:40:21 +10002218 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggs120b0c32014-08-10 04:10:26 +10002219 struct {
2220 struct nv50_disp_mthd_v1 base;
2221 struct nv50_disp_sor_hda_eld_v0 eld;
2222 } args = {
2223 .base.version = 1,
2224 .base.method = NV50_DISP_MTHD_V1_SOR_HDA_ELD,
2225 .base.hasht = nv_encoder->dcb->hasht,
Ben Skeggscc2a9072014-09-15 21:29:05 +10002226 .base.hashm = (0xf0ff & nv_encoder->dcb->hashm) |
2227 (0x0100 << nv_crtc->index),
Ben Skeggs120b0c32014-08-10 04:10:26 +10002228 };
Ben Skeggs78951d22011-11-11 18:13:13 +10002229
Ben Skeggs120b0c32014-08-10 04:10:26 +10002230 nvif_mthd(disp->disp, 0, &args, sizeof(args));
Ben Skeggs78951d22011-11-11 18:13:13 +10002231}
2232
2233/******************************************************************************
2234 * HDMI
2235 *****************************************************************************/
2236static void
Ben Skeggse225f442012-11-21 14:40:21 +10002237nv50_hdmi_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode)
Ben Skeggs78951d22011-11-11 18:13:13 +10002238{
Ben Skeggs64d9cc02011-11-11 19:51:20 +10002239 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
2240 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
Ben Skeggse225f442012-11-21 14:40:21 +10002241 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggse00f2232014-08-10 04:10:26 +10002242 struct {
2243 struct nv50_disp_mthd_v1 base;
2244 struct nv50_disp_sor_hdmi_pwr_v0 pwr;
2245 } args = {
2246 .base.version = 1,
2247 .base.method = NV50_DISP_MTHD_V1_SOR_HDMI_PWR,
2248 .base.hasht = nv_encoder->dcb->hasht,
2249 .base.hashm = (0xf0ff & nv_encoder->dcb->hashm) |
2250 (0x0100 << nv_crtc->index),
2251 .pwr.state = 1,
2252 .pwr.rekey = 56, /* binary driver, and tegra, constant */
2253 };
2254 struct nouveau_connector *nv_connector;
Ben Skeggs64d9cc02011-11-11 19:51:20 +10002255 u32 max_ac_packet;
2256
2257 nv_connector = nouveau_encoder_connector_get(nv_encoder);
2258 if (!drm_detect_hdmi_monitor(nv_connector->edid))
2259 return;
2260
2261 max_ac_packet = mode->htotal - mode->hdisplay;
Ben Skeggse00f2232014-08-10 04:10:26 +10002262 max_ac_packet -= args.pwr.rekey;
Ben Skeggs64d9cc02011-11-11 19:51:20 +10002263 max_ac_packet -= 18; /* constant from tegra */
Ben Skeggse00f2232014-08-10 04:10:26 +10002264 args.pwr.max_ac_packet = max_ac_packet / 32;
Ben Skeggs64d9cc02011-11-11 19:51:20 +10002265
Ben Skeggse00f2232014-08-10 04:10:26 +10002266 nvif_mthd(disp->disp, 0, &args, sizeof(args));
Ben Skeggse225f442012-11-21 14:40:21 +10002267 nv50_audio_mode_set(encoder, mode);
Ben Skeggs78951d22011-11-11 18:13:13 +10002268}
2269
2270static void
Ben Skeggse84a35a2014-06-05 10:59:55 +10002271nv50_hdmi_disconnect(struct drm_encoder *encoder, struct nouveau_crtc *nv_crtc)
Ben Skeggs78951d22011-11-11 18:13:13 +10002272{
Ben Skeggs64d9cc02011-11-11 19:51:20 +10002273 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggse225f442012-11-21 14:40:21 +10002274 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggse00f2232014-08-10 04:10:26 +10002275 struct {
2276 struct nv50_disp_mthd_v1 base;
2277 struct nv50_disp_sor_hdmi_pwr_v0 pwr;
2278 } args = {
2279 .base.version = 1,
2280 .base.method = NV50_DISP_MTHD_V1_SOR_HDMI_PWR,
2281 .base.hasht = nv_encoder->dcb->hasht,
2282 .base.hashm = (0xf0ff & nv_encoder->dcb->hashm) |
2283 (0x0100 << nv_crtc->index),
2284 };
Ben Skeggs64d9cc02011-11-11 19:51:20 +10002285
Ben Skeggse00f2232014-08-10 04:10:26 +10002286 nvif_mthd(disp->disp, 0, &args, sizeof(args));
Ben Skeggs78951d22011-11-11 18:13:13 +10002287}
2288
2289/******************************************************************************
Ben Skeggs52aa30f2016-11-04 17:20:36 +10002290 * MST
2291 *****************************************************************************/
2292struct nv50_mstm {
2293 struct nouveau_encoder *outp;
2294
2295 struct drm_dp_mst_topology_mgr mgr;
2296};
2297
2298static int
2299nv50_mstm_enable(struct nv50_mstm *mstm, u8 dpcd, int state)
2300{
2301 struct nouveau_encoder *outp = mstm->outp;
2302 struct {
2303 struct nv50_disp_mthd_v1 base;
2304 struct nv50_disp_sor_dp_mst_link_v0 mst;
2305 } args = {
2306 .base.version = 1,
2307 .base.method = NV50_DISP_MTHD_V1_SOR_DP_MST_LINK,
2308 .base.hasht = outp->dcb->hasht,
2309 .base.hashm = outp->dcb->hashm,
2310 .mst.state = state,
2311 };
2312 struct nouveau_drm *drm = nouveau_drm(outp->base.base.dev);
2313 struct nvif_object *disp = &drm->display->disp;
2314 int ret;
2315
2316 if (dpcd >= 0x12) {
2317 ret = drm_dp_dpcd_readb(mstm->mgr.aux, DP_MSTM_CTRL, &dpcd);
2318 if (ret < 0)
2319 return ret;
2320
2321 dpcd &= ~DP_MST_EN;
2322 if (state)
2323 dpcd |= DP_MST_EN;
2324
2325 ret = drm_dp_dpcd_writeb(mstm->mgr.aux, DP_MSTM_CTRL, dpcd);
2326 if (ret < 0)
2327 return ret;
2328 }
2329
2330 return nvif_mthd(disp, 0, &args, sizeof(args));
2331}
2332
2333int
2334nv50_mstm_detect(struct nv50_mstm *mstm, u8 dpcd[8], int allow)
2335{
2336 int ret, state = 0;
2337
2338 if (!mstm)
2339 return 0;
2340
2341 if (dpcd[0] >= 0x12 && allow) {
2342 ret = drm_dp_dpcd_readb(mstm->mgr.aux, DP_MSTM_CAP, &dpcd[1]);
2343 if (ret < 0)
2344 return ret;
2345
2346 state = dpcd[1] & DP_MST_CAP;
2347 }
2348
2349 ret = nv50_mstm_enable(mstm, dpcd[0], state);
2350 if (ret)
2351 return ret;
2352
2353 ret = drm_dp_mst_topology_mgr_set_mst(&mstm->mgr, state);
2354 if (ret)
2355 return nv50_mstm_enable(mstm, dpcd[0], 0);
2356
2357 return mstm->mgr.mst_state;
2358}
2359
2360static void
2361nv50_mstm_del(struct nv50_mstm **pmstm)
2362{
2363 struct nv50_mstm *mstm = *pmstm;
2364 if (mstm) {
2365 kfree(*pmstm);
2366 *pmstm = NULL;
2367 }
2368}
2369
2370static int
2371nv50_mstm_new(struct nouveau_encoder *outp, struct drm_dp_aux *aux, int aux_max,
2372 int conn_base_id, struct nv50_mstm **pmstm)
2373{
2374 const int max_payloads = hweight8(outp->dcb->heads);
2375 struct drm_device *dev = outp->base.base.dev;
2376 struct nv50_mstm *mstm;
2377 int ret;
2378
2379 if (!(mstm = *pmstm = kzalloc(sizeof(*mstm), GFP_KERNEL)))
2380 return -ENOMEM;
2381 mstm->outp = outp;
2382
2383 ret = drm_dp_mst_topology_mgr_init(&mstm->mgr, dev->dev, aux, aux_max,
2384 max_payloads, conn_base_id);
2385 if (ret)
2386 return ret;
2387
2388 return 0;
2389}
2390
2391/******************************************************************************
Ben Skeggs26f6d882011-07-04 16:25:18 +10002392 * SOR
2393 *****************************************************************************/
Ben Skeggs6e83fda2012-03-11 01:28:48 +10002394static void
Ben Skeggse225f442012-11-21 14:40:21 +10002395nv50_sor_dpms(struct drm_encoder *encoder, int mode)
Ben Skeggs83fc0832011-07-05 13:08:40 +10002396{
2397 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggsd55b4af2014-08-10 04:10:26 +10002398 struct nv50_disp *disp = nv50_disp(encoder->dev);
2399 struct {
2400 struct nv50_disp_mthd_v1 base;
2401 struct nv50_disp_sor_pwr_v0 pwr;
2402 } args = {
2403 .base.version = 1,
2404 .base.method = NV50_DISP_MTHD_V1_SOR_PWR,
2405 .base.hasht = nv_encoder->dcb->hasht,
2406 .base.hashm = nv_encoder->dcb->hashm,
2407 .pwr.state = mode == DRM_MODE_DPMS_ON,
2408 };
Ben Skeggsc02ed2b2014-08-10 04:10:27 +10002409 struct {
2410 struct nv50_disp_mthd_v1 base;
2411 struct nv50_disp_sor_dp_pwr_v0 pwr;
2412 } link = {
2413 .base.version = 1,
2414 .base.method = NV50_DISP_MTHD_V1_SOR_DP_PWR,
2415 .base.hasht = nv_encoder->dcb->hasht,
2416 .base.hashm = nv_encoder->dcb->hashm,
2417 .pwr.state = mode == DRM_MODE_DPMS_ON,
2418 };
Ben Skeggs83fc0832011-07-05 13:08:40 +10002419 struct drm_device *dev = encoder->dev;
2420 struct drm_encoder *partner;
Ben Skeggs83fc0832011-07-05 13:08:40 +10002421
2422 nv_encoder->last_dpms = mode;
2423
2424 list_for_each_entry(partner, &dev->mode_config.encoder_list, head) {
2425 struct nouveau_encoder *nv_partner = nouveau_encoder(partner);
2426
2427 if (partner->encoder_type != DRM_MODE_ENCODER_TMDS)
2428 continue;
2429
2430 if (nv_partner != nv_encoder &&
Ben Skeggs26cfa812011-11-17 09:10:02 +10002431 nv_partner->dcb->or == nv_encoder->dcb->or) {
Ben Skeggs83fc0832011-07-05 13:08:40 +10002432 if (nv_partner->last_dpms == DRM_MODE_DPMS_ON)
2433 return;
2434 break;
2435 }
2436 }
2437
Ben Skeggs48743222014-05-31 01:48:06 +10002438 if (nv_encoder->dcb->type == DCB_OUTPUT_DP) {
Ben Skeggsd55b4af2014-08-10 04:10:26 +10002439 args.pwr.state = 1;
2440 nvif_mthd(disp->disp, 0, &args, sizeof(args));
Ben Skeggsc02ed2b2014-08-10 04:10:27 +10002441 nvif_mthd(disp->disp, 0, &link, sizeof(link));
Ben Skeggs48743222014-05-31 01:48:06 +10002442 } else {
Ben Skeggsd55b4af2014-08-10 04:10:26 +10002443 nvif_mthd(disp->disp, 0, &args, sizeof(args));
Ben Skeggs48743222014-05-31 01:48:06 +10002444 }
Ben Skeggs83fc0832011-07-05 13:08:40 +10002445}
2446
Ben Skeggs83fc0832011-07-05 13:08:40 +10002447static void
Ben Skeggse84a35a2014-06-05 10:59:55 +10002448nv50_sor_ctrl(struct nouveau_encoder *nv_encoder, u32 mask, u32 data)
2449{
2450 struct nv50_mast *mast = nv50_mast(nv_encoder->base.base.dev);
2451 u32 temp = (nv_encoder->ctrl & ~mask) | (data & mask), *push;
2452 if (temp != nv_encoder->ctrl && (push = evo_wait(mast, 2))) {
Ben Skeggs648d4df2014-08-10 04:10:27 +10002453 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggse84a35a2014-06-05 10:59:55 +10002454 evo_mthd(push, 0x0600 + (nv_encoder->or * 0x40), 1);
2455 evo_data(push, (nv_encoder->ctrl = temp));
2456 } else {
2457 evo_mthd(push, 0x0200 + (nv_encoder->or * 0x20), 1);
2458 evo_data(push, (nv_encoder->ctrl = temp));
2459 }
2460 evo_kick(push, mast);
2461 }
2462}
2463
2464static void
Ben Skeggse225f442012-11-21 14:40:21 +10002465nv50_sor_disconnect(struct drm_encoder *encoder)
Ben Skeggs4cbb0f82012-03-12 15:23:44 +10002466{
2467 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggse84a35a2014-06-05 10:59:55 +10002468 struct nouveau_crtc *nv_crtc = nouveau_crtc(nv_encoder->crtc);
Ben Skeggs419e8dc2012-11-16 11:40:34 +10002469
2470 nv_encoder->last_dpms = DRM_MODE_DPMS_OFF;
2471 nv_encoder->crtc = NULL;
Ben Skeggse84a35a2014-06-05 10:59:55 +10002472
2473 if (nv_crtc) {
2474 nv50_crtc_prepare(&nv_crtc->base);
2475 nv50_sor_ctrl(nv_encoder, 1 << nv_crtc->index, 0);
Ben Skeggscc2a9072014-09-15 21:29:05 +10002476 nv50_audio_disconnect(encoder, nv_crtc);
Ben Skeggse84a35a2014-06-05 10:59:55 +10002477 nv50_hdmi_disconnect(&nv_encoder->base.base, nv_crtc);
2478 }
Ben Skeggs4cbb0f82012-03-12 15:23:44 +10002479}
2480
2481static void
Ben Skeggse225f442012-11-21 14:40:21 +10002482nv50_sor_commit(struct drm_encoder *encoder)
Ben Skeggs83fc0832011-07-05 13:08:40 +10002483{
2484}
2485
2486static void
Ben Skeggse225f442012-11-21 14:40:21 +10002487nv50_sor_mode_set(struct drm_encoder *encoder, struct drm_display_mode *umode,
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10002488 struct drm_display_mode *mode)
Ben Skeggs83fc0832011-07-05 13:08:40 +10002489{
Ben Skeggsa3761fa2014-08-10 04:10:27 +10002490 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
2491 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
2492 struct {
2493 struct nv50_disp_mthd_v1 base;
2494 struct nv50_disp_sor_lvds_script_v0 lvds;
2495 } lvds = {
2496 .base.version = 1,
2497 .base.method = NV50_DISP_MTHD_V1_SOR_LVDS_SCRIPT,
2498 .base.hasht = nv_encoder->dcb->hasht,
2499 .base.hashm = nv_encoder->dcb->hashm,
2500 };
Ben Skeggse225f442012-11-21 14:40:21 +10002501 struct nv50_disp *disp = nv50_disp(encoder->dev);
2502 struct nv50_mast *mast = nv50_mast(encoder->dev);
Ben Skeggs78951d22011-11-11 18:13:13 +10002503 struct drm_device *dev = encoder->dev;
Ben Skeggs77145f12012-07-31 16:16:21 +10002504 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10002505 struct nouveau_connector *nv_connector;
Ben Skeggs77145f12012-07-31 16:16:21 +10002506 struct nvbios *bios = &drm->vbios;
Ben Skeggsa3761fa2014-08-10 04:10:27 +10002507 u32 mask, ctrl;
Ben Skeggs419e8dc2012-11-16 11:40:34 +10002508 u8 owner = 1 << nv_crtc->index;
2509 u8 proto = 0xf;
2510 u8 depth = 0x0;
Ben Skeggs83fc0832011-07-05 13:08:40 +10002511
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10002512 nv_connector = nouveau_encoder_connector_get(nv_encoder);
Ben Skeggse84a35a2014-06-05 10:59:55 +10002513 nv_encoder->crtc = encoder->crtc;
2514
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10002515 switch (nv_encoder->dcb->type) {
Ben Skeggscb75d972012-07-11 10:44:20 +10002516 case DCB_OUTPUT_TMDS:
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10002517 if (nv_encoder->dcb->sorconf.link & 1) {
Hauke Mehrtens16ef53a92015-11-03 21:00:10 -05002518 proto = 0x1;
2519 /* Only enable dual-link if:
2520 * - Need to (i.e. rate > 165MHz)
2521 * - DCB says we can
2522 * - Not an HDMI monitor, since there's no dual-link
2523 * on HDMI.
2524 */
2525 if (mode->clock >= 165000 &&
2526 nv_encoder->dcb->duallink_possible &&
2527 !drm_detect_hdmi_monitor(nv_connector->edid))
2528 proto |= 0x4;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10002529 } else {
Ben Skeggs419e8dc2012-11-16 11:40:34 +10002530 proto = 0x2;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10002531 }
Ben Skeggs83fc0832011-07-05 13:08:40 +10002532
Ben Skeggse84a35a2014-06-05 10:59:55 +10002533 nv50_hdmi_mode_set(&nv_encoder->base.base, mode);
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10002534 break;
Ben Skeggscb75d972012-07-11 10:44:20 +10002535 case DCB_OUTPUT_LVDS:
Ben Skeggs419e8dc2012-11-16 11:40:34 +10002536 proto = 0x0;
2537
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10002538 if (bios->fp_no_ddc) {
2539 if (bios->fp.dual_link)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10002540 lvds.lvds.script |= 0x0100;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10002541 if (bios->fp.if_is_24bit)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10002542 lvds.lvds.script |= 0x0200;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10002543 } else {
Ben Skeggsbefb51e2011-11-18 10:23:59 +10002544 if (nv_connector->type == DCB_CONNECTOR_LVDS_SPWG) {
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10002545 if (((u8 *)nv_connector->edid)[121] == 2)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10002546 lvds.lvds.script |= 0x0100;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10002547 } else
2548 if (mode->clock >= bios->fp.duallink_transition_clk) {
Ben Skeggsa3761fa2014-08-10 04:10:27 +10002549 lvds.lvds.script |= 0x0100;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10002550 }
2551
Ben Skeggsa3761fa2014-08-10 04:10:27 +10002552 if (lvds.lvds.script & 0x0100) {
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10002553 if (bios->fp.strapless_is_24bit & 2)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10002554 lvds.lvds.script |= 0x0200;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10002555 } else {
2556 if (bios->fp.strapless_is_24bit & 1)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10002557 lvds.lvds.script |= 0x0200;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10002558 }
2559
2560 if (nv_connector->base.display_info.bpc == 8)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10002561 lvds.lvds.script |= 0x0200;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10002562 }
Ben Skeggs4a230fa2012-11-09 11:25:37 +10002563
Ben Skeggsa3761fa2014-08-10 04:10:27 +10002564 nvif_mthd(disp->disp, 0, &lvds, sizeof(lvds));
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10002565 break;
Ben Skeggscb75d972012-07-11 10:44:20 +10002566 case DCB_OUTPUT_DP:
Ben Skeggs3488c572012-03-12 11:42:20 +10002567 if (nv_connector->base.display_info.bpc == 6) {
Ben Skeggs6e83fda2012-03-11 01:28:48 +10002568 nv_encoder->dp.datarate = mode->clock * 18 / 8;
Ben Skeggs419e8dc2012-11-16 11:40:34 +10002569 depth = 0x2;
Ben Skeggsbf2c8862012-11-21 14:49:54 +10002570 } else
2571 if (nv_connector->base.display_info.bpc == 8) {
Ben Skeggs6e83fda2012-03-11 01:28:48 +10002572 nv_encoder->dp.datarate = mode->clock * 24 / 8;
Ben Skeggs419e8dc2012-11-16 11:40:34 +10002573 depth = 0x5;
Ben Skeggsbf2c8862012-11-21 14:49:54 +10002574 } else {
2575 nv_encoder->dp.datarate = mode->clock * 30 / 8;
2576 depth = 0x6;
Ben Skeggs3488c572012-03-12 11:42:20 +10002577 }
Ben Skeggs6e83fda2012-03-11 01:28:48 +10002578
2579 if (nv_encoder->dcb->sorconf.link & 1)
Ben Skeggs419e8dc2012-11-16 11:40:34 +10002580 proto = 0x8;
Ben Skeggs6e83fda2012-03-11 01:28:48 +10002581 else
Ben Skeggs419e8dc2012-11-16 11:40:34 +10002582 proto = 0x9;
Ben Skeggs3eee8642014-09-15 15:20:47 +10002583 nv50_audio_mode_set(encoder, mode);
Ben Skeggs6e83fda2012-03-11 01:28:48 +10002584 break;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10002585 default:
2586 BUG_ON(1);
2587 break;
2588 }
Ben Skeggsff8ff502011-07-08 11:53:37 +10002589
Ben Skeggse84a35a2014-06-05 10:59:55 +10002590 nv50_sor_dpms(&nv_encoder->base.base, DRM_MODE_DPMS_ON);
Ben Skeggs83fc0832011-07-05 13:08:40 +10002591
Ben Skeggs648d4df2014-08-10 04:10:27 +10002592 if (nv50_vers(mast) >= GF110_DISP) {
Ben Skeggse84a35a2014-06-05 10:59:55 +10002593 u32 *push = evo_wait(mast, 3);
2594 if (push) {
Ben Skeggs419e8dc2012-11-16 11:40:34 +10002595 u32 magic = 0x31ec6000 | (nv_crtc->index << 25);
2596 u32 syncs = 0x00000001;
2597
2598 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
2599 syncs |= 0x00000008;
2600 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
2601 syncs |= 0x00000010;
2602
2603 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
2604 magic |= 0x00000001;
2605
2606 evo_mthd(push, 0x0404 + (nv_crtc->index * 0x300), 2);
2607 evo_data(push, syncs | (depth << 6));
2608 evo_data(push, magic);
Ben Skeggse84a35a2014-06-05 10:59:55 +10002609 evo_kick(push, mast);
Ben Skeggs419e8dc2012-11-16 11:40:34 +10002610 }
2611
Ben Skeggse84a35a2014-06-05 10:59:55 +10002612 ctrl = proto << 8;
2613 mask = 0x00000f00;
2614 } else {
2615 ctrl = (depth << 16) | (proto << 8);
2616 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
2617 ctrl |= 0x00001000;
2618 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
2619 ctrl |= 0x00002000;
2620 mask = 0x000f3f00;
Ben Skeggs83fc0832011-07-05 13:08:40 +10002621 }
2622
Ben Skeggse84a35a2014-06-05 10:59:55 +10002623 nv50_sor_ctrl(nv_encoder, mask | owner, ctrl | owner);
Ben Skeggs83fc0832011-07-05 13:08:40 +10002624}
2625
2626static void
Ben Skeggse225f442012-11-21 14:40:21 +10002627nv50_sor_destroy(struct drm_encoder *encoder)
Ben Skeggs83fc0832011-07-05 13:08:40 +10002628{
Ben Skeggs52aa30f2016-11-04 17:20:36 +10002629 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
2630 nv50_mstm_del(&nv_encoder->dp.mstm);
Ben Skeggs83fc0832011-07-05 13:08:40 +10002631 drm_encoder_cleanup(encoder);
2632 kfree(encoder);
2633}
2634
Ben Skeggse225f442012-11-21 14:40:21 +10002635static const struct drm_encoder_helper_funcs nv50_sor_hfunc = {
2636 .dpms = nv50_sor_dpms,
Ben Skeggsa91d3222014-12-22 16:30:13 +10002637 .mode_fixup = nv50_encoder_mode_fixup,
Ben Skeggs5a885f02013-02-20 14:34:18 +10002638 .prepare = nv50_sor_disconnect,
Ben Skeggse225f442012-11-21 14:40:21 +10002639 .commit = nv50_sor_commit,
2640 .mode_set = nv50_sor_mode_set,
2641 .disable = nv50_sor_disconnect,
2642 .get_crtc = nv50_display_crtc_get,
Ben Skeggs83fc0832011-07-05 13:08:40 +10002643};
2644
Ben Skeggse225f442012-11-21 14:40:21 +10002645static const struct drm_encoder_funcs nv50_sor_func = {
2646 .destroy = nv50_sor_destroy,
Ben Skeggs83fc0832011-07-05 13:08:40 +10002647};
2648
2649static int
Ben Skeggse225f442012-11-21 14:40:21 +10002650nv50_sor_create(struct drm_connector *connector, struct dcb_output *dcbe)
Ben Skeggs83fc0832011-07-05 13:08:40 +10002651{
Ben Skeggs52aa30f2016-11-04 17:20:36 +10002652 struct nouveau_connector *nv_connector = nouveau_connector(connector);
Ben Skeggs5ed50202013-02-11 20:15:03 +10002653 struct nouveau_drm *drm = nouveau_drm(connector->dev);
Ben Skeggsbe83cd42015-01-14 15:36:34 +10002654 struct nvkm_i2c *i2c = nvxx_i2c(&drm->device);
Ben Skeggs83fc0832011-07-05 13:08:40 +10002655 struct nouveau_encoder *nv_encoder;
2656 struct drm_encoder *encoder;
Ben Skeggs52aa30f2016-11-04 17:20:36 +10002657 int type, ret;
Ben Skeggs5ed50202013-02-11 20:15:03 +10002658
2659 switch (dcbe->type) {
2660 case DCB_OUTPUT_LVDS: type = DRM_MODE_ENCODER_LVDS; break;
2661 case DCB_OUTPUT_TMDS:
2662 case DCB_OUTPUT_DP:
2663 default:
2664 type = DRM_MODE_ENCODER_TMDS;
2665 break;
2666 }
Ben Skeggs83fc0832011-07-05 13:08:40 +10002667
2668 nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
2669 if (!nv_encoder)
2670 return -ENOMEM;
2671 nv_encoder->dcb = dcbe;
2672 nv_encoder->or = ffs(dcbe->or) - 1;
2673 nv_encoder->last_dpms = DRM_MODE_DPMS_OFF;
2674
Ben Skeggs52aa30f2016-11-04 17:20:36 +10002675 encoder = to_drm_encoder(nv_encoder);
2676 encoder->possible_crtcs = dcbe->heads;
2677 encoder->possible_clones = 0;
Ben Skeggs5a223da2016-11-04 17:20:36 +10002678 drm_encoder_init(connector->dev, encoder, &nv50_sor_func, type,
2679 "sor-%04x-%04x", dcbe->hasht, dcbe->hashm);
Ben Skeggs52aa30f2016-11-04 17:20:36 +10002680 drm_encoder_helper_add(encoder, &nv50_sor_hfunc);
2681
2682 drm_mode_connector_attach_encoder(connector, encoder);
2683
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10002684 if (dcbe->type == DCB_OUTPUT_DP) {
2685 struct nvkm_i2c_aux *aux =
2686 nvkm_i2c_aux_find(i2c, dcbe->i2c_index);
2687 if (aux) {
2688 nv_encoder->i2c = &aux->i2c;
2689 nv_encoder->aux = aux;
2690 }
Ben Skeggs52aa30f2016-11-04 17:20:36 +10002691
2692 /*TODO: Use DP Info Table to check for support. */
2693 if (nv50_disp(encoder->dev)->disp->oclass >= GF110_DISP) {
2694 ret = nv50_mstm_new(nv_encoder, &nv_connector->aux, 16,
2695 nv_connector->base.base.id,
2696 &nv_encoder->dp.mstm);
2697 if (ret)
2698 return ret;
2699 }
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10002700 } else {
2701 struct nvkm_i2c_bus *bus =
2702 nvkm_i2c_bus_find(i2c, dcbe->i2c_index);
2703 if (bus)
2704 nv_encoder->i2c = &bus->i2c;
2705 }
2706
Ben Skeggs83fc0832011-07-05 13:08:40 +10002707 return 0;
2708}
Ben Skeggs26f6d882011-07-04 16:25:18 +10002709
2710/******************************************************************************
Ben Skeggseb6313a2013-02-11 09:52:58 +10002711 * PIOR
2712 *****************************************************************************/
2713
2714static void
2715nv50_pior_dpms(struct drm_encoder *encoder, int mode)
2716{
2717 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
2718 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggs67cb49c2014-08-10 04:10:27 +10002719 struct {
2720 struct nv50_disp_mthd_v1 base;
2721 struct nv50_disp_pior_pwr_v0 pwr;
2722 } args = {
2723 .base.version = 1,
2724 .base.method = NV50_DISP_MTHD_V1_PIOR_PWR,
2725 .base.hasht = nv_encoder->dcb->hasht,
2726 .base.hashm = nv_encoder->dcb->hashm,
2727 .pwr.state = mode == DRM_MODE_DPMS_ON,
2728 .pwr.type = nv_encoder->dcb->type,
2729 };
2730
2731 nvif_mthd(disp->disp, 0, &args, sizeof(args));
Ben Skeggseb6313a2013-02-11 09:52:58 +10002732}
2733
2734static bool
2735nv50_pior_mode_fixup(struct drm_encoder *encoder,
2736 const struct drm_display_mode *mode,
2737 struct drm_display_mode *adjusted_mode)
2738{
Ben Skeggsa91d3222014-12-22 16:30:13 +10002739 if (!nv50_encoder_mode_fixup(encoder, mode, adjusted_mode))
2740 return false;
Ben Skeggseb6313a2013-02-11 09:52:58 +10002741 adjusted_mode->clock *= 2;
2742 return true;
2743}
2744
2745static void
2746nv50_pior_commit(struct drm_encoder *encoder)
2747{
2748}
2749
2750static void
2751nv50_pior_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
2752 struct drm_display_mode *adjusted_mode)
2753{
2754 struct nv50_mast *mast = nv50_mast(encoder->dev);
2755 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
2756 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
2757 struct nouveau_connector *nv_connector;
2758 u8 owner = 1 << nv_crtc->index;
2759 u8 proto, depth;
2760 u32 *push;
2761
2762 nv_connector = nouveau_encoder_connector_get(nv_encoder);
2763 switch (nv_connector->base.display_info.bpc) {
2764 case 10: depth = 0x6; break;
2765 case 8: depth = 0x5; break;
2766 case 6: depth = 0x2; break;
2767 default: depth = 0x0; break;
2768 }
2769
2770 switch (nv_encoder->dcb->type) {
2771 case DCB_OUTPUT_TMDS:
2772 case DCB_OUTPUT_DP:
2773 proto = 0x0;
2774 break;
2775 default:
2776 BUG_ON(1);
2777 break;
2778 }
2779
2780 nv50_pior_dpms(encoder, DRM_MODE_DPMS_ON);
2781
2782 push = evo_wait(mast, 8);
2783 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +10002784 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggseb6313a2013-02-11 09:52:58 +10002785 u32 ctrl = (depth << 16) | (proto << 8) | owner;
2786 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
2787 ctrl |= 0x00001000;
2788 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
2789 ctrl |= 0x00002000;
2790 evo_mthd(push, 0x0700 + (nv_encoder->or * 0x040), 1);
2791 evo_data(push, ctrl);
2792 }
2793
2794 evo_kick(push, mast);
2795 }
2796
2797 nv_encoder->crtc = encoder->crtc;
2798}
2799
2800static void
2801nv50_pior_disconnect(struct drm_encoder *encoder)
2802{
2803 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
2804 struct nv50_mast *mast = nv50_mast(encoder->dev);
2805 const int or = nv_encoder->or;
2806 u32 *push;
2807
2808 if (nv_encoder->crtc) {
2809 nv50_crtc_prepare(nv_encoder->crtc);
2810
2811 push = evo_wait(mast, 4);
2812 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +10002813 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggseb6313a2013-02-11 09:52:58 +10002814 evo_mthd(push, 0x0700 + (or * 0x040), 1);
2815 evo_data(push, 0x00000000);
2816 }
Ben Skeggseb6313a2013-02-11 09:52:58 +10002817 evo_kick(push, mast);
2818 }
2819 }
2820
2821 nv_encoder->crtc = NULL;
2822}
2823
2824static void
2825nv50_pior_destroy(struct drm_encoder *encoder)
2826{
2827 drm_encoder_cleanup(encoder);
2828 kfree(encoder);
2829}
2830
2831static const struct drm_encoder_helper_funcs nv50_pior_hfunc = {
2832 .dpms = nv50_pior_dpms,
2833 .mode_fixup = nv50_pior_mode_fixup,
2834 .prepare = nv50_pior_disconnect,
2835 .commit = nv50_pior_commit,
2836 .mode_set = nv50_pior_mode_set,
2837 .disable = nv50_pior_disconnect,
2838 .get_crtc = nv50_display_crtc_get,
2839};
2840
2841static const struct drm_encoder_funcs nv50_pior_func = {
2842 .destroy = nv50_pior_destroy,
2843};
2844
2845static int
2846nv50_pior_create(struct drm_connector *connector, struct dcb_output *dcbe)
2847{
2848 struct nouveau_drm *drm = nouveau_drm(connector->dev);
Ben Skeggsbe83cd42015-01-14 15:36:34 +10002849 struct nvkm_i2c *i2c = nvxx_i2c(&drm->device);
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10002850 struct nvkm_i2c_bus *bus = NULL;
2851 struct nvkm_i2c_aux *aux = NULL;
2852 struct i2c_adapter *ddc;
Ben Skeggseb6313a2013-02-11 09:52:58 +10002853 struct nouveau_encoder *nv_encoder;
2854 struct drm_encoder *encoder;
2855 int type;
2856
2857 switch (dcbe->type) {
2858 case DCB_OUTPUT_TMDS:
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10002859 bus = nvkm_i2c_bus_find(i2c, NVKM_I2C_BUS_EXT(dcbe->extdev));
2860 ddc = bus ? &bus->i2c : NULL;
Ben Skeggseb6313a2013-02-11 09:52:58 +10002861 type = DRM_MODE_ENCODER_TMDS;
2862 break;
2863 case DCB_OUTPUT_DP:
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10002864 aux = nvkm_i2c_aux_find(i2c, NVKM_I2C_AUX_EXT(dcbe->extdev));
2865 ddc = aux ? &aux->i2c : NULL;
Ben Skeggseb6313a2013-02-11 09:52:58 +10002866 type = DRM_MODE_ENCODER_TMDS;
2867 break;
2868 default:
2869 return -ENODEV;
2870 }
2871
2872 nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
2873 if (!nv_encoder)
2874 return -ENOMEM;
2875 nv_encoder->dcb = dcbe;
2876 nv_encoder->or = ffs(dcbe->or) - 1;
2877 nv_encoder->i2c = ddc;
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10002878 nv_encoder->aux = aux;
Ben Skeggseb6313a2013-02-11 09:52:58 +10002879
2880 encoder = to_drm_encoder(nv_encoder);
2881 encoder->possible_crtcs = dcbe->heads;
2882 encoder->possible_clones = 0;
Ben Skeggs5a223da2016-11-04 17:20:36 +10002883 drm_encoder_init(connector->dev, encoder, &nv50_pior_func, type,
2884 "pior-%04x-%04x", dcbe->hasht, dcbe->hashm);
Ben Skeggseb6313a2013-02-11 09:52:58 +10002885 drm_encoder_helper_add(encoder, &nv50_pior_hfunc);
2886
2887 drm_mode_connector_attach_encoder(connector, encoder);
2888 return 0;
2889}
2890
2891/******************************************************************************
Ben Skeggsab0af552014-08-10 04:10:19 +10002892 * Framebuffer
2893 *****************************************************************************/
2894
Ben Skeggs8a423642014-08-10 04:10:19 +10002895static void
Ben Skeggs0ad72862014-08-10 04:10:22 +10002896nv50_fbdma_fini(struct nv50_fbdma *fbdma)
Ben Skeggs8a423642014-08-10 04:10:19 +10002897{
Ben Skeggs0ad72862014-08-10 04:10:22 +10002898 int i;
2899 for (i = 0; i < ARRAY_SIZE(fbdma->base); i++)
2900 nvif_object_fini(&fbdma->base[i]);
2901 nvif_object_fini(&fbdma->core);
Ben Skeggs8a423642014-08-10 04:10:19 +10002902 list_del(&fbdma->head);
2903 kfree(fbdma);
2904}
2905
2906static int
2907nv50_fbdma_init(struct drm_device *dev, u32 name, u64 offset, u64 length, u8 kind)
2908{
2909 struct nouveau_drm *drm = nouveau_drm(dev);
2910 struct nv50_disp *disp = nv50_disp(dev);
2911 struct nv50_mast *mast = nv50_mast(dev);
Ben Skeggs4acfd702014-08-10 04:10:24 +10002912 struct __attribute__ ((packed)) {
2913 struct nv_dma_v0 base;
2914 union {
2915 struct nv50_dma_v0 nv50;
2916 struct gf100_dma_v0 gf100;
Ben Skeggsbd70563f2015-08-20 14:54:21 +10002917 struct gf119_dma_v0 gf119;
Ben Skeggs4acfd702014-08-10 04:10:24 +10002918 };
2919 } args = {};
Ben Skeggs8a423642014-08-10 04:10:19 +10002920 struct nv50_fbdma *fbdma;
2921 struct drm_crtc *crtc;
Ben Skeggs4acfd702014-08-10 04:10:24 +10002922 u32 size = sizeof(args.base);
Ben Skeggs8a423642014-08-10 04:10:19 +10002923 int ret;
2924
2925 list_for_each_entry(fbdma, &disp->fbdma, head) {
Ben Skeggs0ad72862014-08-10 04:10:22 +10002926 if (fbdma->core.handle == name)
Ben Skeggs8a423642014-08-10 04:10:19 +10002927 return 0;
2928 }
2929
2930 fbdma = kzalloc(sizeof(*fbdma), GFP_KERNEL);
2931 if (!fbdma)
2932 return -ENOMEM;
2933 list_add(&fbdma->head, &disp->fbdma);
Ben Skeggs8a423642014-08-10 04:10:19 +10002934
Ben Skeggs4acfd702014-08-10 04:10:24 +10002935 args.base.target = NV_DMA_V0_TARGET_VRAM;
2936 args.base.access = NV_DMA_V0_ACCESS_RDWR;
2937 args.base.start = offset;
2938 args.base.limit = offset + length - 1;
Ben Skeggs8a423642014-08-10 04:10:19 +10002939
Ben Skeggs967e7bd2014-08-10 04:10:22 +10002940 if (drm->device.info.chipset < 0x80) {
Ben Skeggs4acfd702014-08-10 04:10:24 +10002941 args.nv50.part = NV50_DMA_V0_PART_256;
2942 size += sizeof(args.nv50);
Ben Skeggs8a423642014-08-10 04:10:19 +10002943 } else
Ben Skeggs967e7bd2014-08-10 04:10:22 +10002944 if (drm->device.info.chipset < 0xc0) {
Ben Skeggs4acfd702014-08-10 04:10:24 +10002945 args.nv50.part = NV50_DMA_V0_PART_256;
2946 args.nv50.kind = kind;
2947 size += sizeof(args.nv50);
Ben Skeggs8a423642014-08-10 04:10:19 +10002948 } else
Ben Skeggs967e7bd2014-08-10 04:10:22 +10002949 if (drm->device.info.chipset < 0xd0) {
Ben Skeggs4acfd702014-08-10 04:10:24 +10002950 args.gf100.kind = kind;
2951 size += sizeof(args.gf100);
Ben Skeggs8a423642014-08-10 04:10:19 +10002952 } else {
Ben Skeggsbd70563f2015-08-20 14:54:21 +10002953 args.gf119.page = GF119_DMA_V0_PAGE_LP;
2954 args.gf119.kind = kind;
2955 size += sizeof(args.gf119);
Ben Skeggs8a423642014-08-10 04:10:19 +10002956 }
2957
2958 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Ben Skeggs0ad72862014-08-10 04:10:22 +10002959 struct nv50_head *head = nv50_head(crtc);
Ben Skeggsa01ca782015-08-20 14:54:15 +10002960 int ret = nvif_object_init(&head->sync.base.base.user, name,
2961 NV_DMA_IN_MEMORY, &args, size,
Ben Skeggs0ad72862014-08-10 04:10:22 +10002962 &fbdma->base[head->base.index]);
Ben Skeggs8a423642014-08-10 04:10:19 +10002963 if (ret) {
Ben Skeggs0ad72862014-08-10 04:10:22 +10002964 nv50_fbdma_fini(fbdma);
Ben Skeggs8a423642014-08-10 04:10:19 +10002965 return ret;
2966 }
2967 }
2968
Ben Skeggsa01ca782015-08-20 14:54:15 +10002969 ret = nvif_object_init(&mast->base.base.user, name, NV_DMA_IN_MEMORY,
2970 &args, size, &fbdma->core);
Ben Skeggs8a423642014-08-10 04:10:19 +10002971 if (ret) {
Ben Skeggs0ad72862014-08-10 04:10:22 +10002972 nv50_fbdma_fini(fbdma);
Ben Skeggs8a423642014-08-10 04:10:19 +10002973 return ret;
2974 }
2975
2976 return 0;
2977}
2978
Ben Skeggsab0af552014-08-10 04:10:19 +10002979static void
2980nv50_fb_dtor(struct drm_framebuffer *fb)
2981{
2982}
2983
2984static int
2985nv50_fb_ctor(struct drm_framebuffer *fb)
2986{
2987 struct nouveau_framebuffer *nv_fb = nouveau_framebuffer(fb);
2988 struct nouveau_drm *drm = nouveau_drm(fb->dev);
2989 struct nouveau_bo *nvbo = nv_fb->nvbo;
Ben Skeggs8a423642014-08-10 04:10:19 +10002990 struct nv50_disp *disp = nv50_disp(fb->dev);
Ben Skeggs8a423642014-08-10 04:10:19 +10002991 u8 kind = nouveau_bo_tile_layout(nvbo) >> 8;
2992 u8 tile = nvbo->tile_mode;
Ben Skeggsab0af552014-08-10 04:10:19 +10002993
Ben Skeggs967e7bd2014-08-10 04:10:22 +10002994 if (drm->device.info.chipset >= 0xc0)
Ben Skeggs8a423642014-08-10 04:10:19 +10002995 tile >>= 4; /* yep.. */
2996
Ben Skeggsab0af552014-08-10 04:10:19 +10002997 switch (fb->depth) {
2998 case 8: nv_fb->r_format = 0x1e00; break;
2999 case 15: nv_fb->r_format = 0xe900; break;
3000 case 16: nv_fb->r_format = 0xe800; break;
3001 case 24:
3002 case 32: nv_fb->r_format = 0xcf00; break;
3003 case 30: nv_fb->r_format = 0xd100; break;
3004 default:
3005 NV_ERROR(drm, "unknown depth %d\n", fb->depth);
3006 return -EINVAL;
3007 }
3008
Ben Skeggs648d4df2014-08-10 04:10:27 +10003009 if (disp->disp->oclass < G82_DISP) {
Ben Skeggs8a423642014-08-10 04:10:19 +10003010 nv_fb->r_pitch = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
3011 (fb->pitches[0] | 0x00100000);
3012 nv_fb->r_format |= kind << 16;
3013 } else
Ben Skeggs648d4df2014-08-10 04:10:27 +10003014 if (disp->disp->oclass < GF110_DISP) {
Ben Skeggs8a423642014-08-10 04:10:19 +10003015 nv_fb->r_pitch = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
3016 (fb->pitches[0] | 0x00100000);
Ben Skeggsab0af552014-08-10 04:10:19 +10003017 } else {
Ben Skeggs8a423642014-08-10 04:10:19 +10003018 nv_fb->r_pitch = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
3019 (fb->pitches[0] | 0x01000000);
Ben Skeggsab0af552014-08-10 04:10:19 +10003020 }
Ben Skeggs8a423642014-08-10 04:10:19 +10003021 nv_fb->r_handle = 0xffff0000 | kind;
Ben Skeggsab0af552014-08-10 04:10:19 +10003022
Ben Skeggsf392ec42014-08-10 04:10:28 +10003023 return nv50_fbdma_init(fb->dev, nv_fb->r_handle, 0,
3024 drm->device.info.ram_user, kind);
Ben Skeggsab0af552014-08-10 04:10:19 +10003025}
3026
3027/******************************************************************************
Ben Skeggs26f6d882011-07-04 16:25:18 +10003028 * Init
3029 *****************************************************************************/
Ben Skeggsab0af552014-08-10 04:10:19 +10003030
Ben Skeggs2a44e492011-11-09 11:36:33 +10003031void
Ben Skeggse225f442012-11-21 14:40:21 +10003032nv50_display_fini(struct drm_device *dev)
Ben Skeggs26f6d882011-07-04 16:25:18 +10003033{
Ben Skeggs26f6d882011-07-04 16:25:18 +10003034}
3035
3036int
Ben Skeggse225f442012-11-21 14:40:21 +10003037nv50_display_init(struct drm_device *dev)
Ben Skeggs26f6d882011-07-04 16:25:18 +10003038{
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +10003039 struct nv50_disp *disp = nv50_disp(dev);
3040 struct drm_crtc *crtc;
3041 u32 *push;
3042
3043 push = evo_wait(nv50_mast(dev), 32);
3044 if (!push)
3045 return -EBUSY;
3046
3047 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3048 struct nv50_sync *sync = nv50_sync(crtc);
Maarten Lankhorst4dc63932015-01-13 09:18:49 +01003049
3050 nv50_crtc_lut_load(crtc);
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +10003051 nouveau_bo_wr32(disp->sync, sync->addr / 4, sync->data);
Ben Skeggs26f6d882011-07-04 16:25:18 +10003052 }
3053
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +10003054 evo_mthd(push, 0x0088, 1);
Ben Skeggsf45f55c2014-08-10 04:10:23 +10003055 evo_data(push, nv50_mast(dev)->base.sync.handle);
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +10003056 evo_kick(push, nv50_mast(dev));
3057 return 0;
Ben Skeggs26f6d882011-07-04 16:25:18 +10003058}
3059
3060void
Ben Skeggse225f442012-11-21 14:40:21 +10003061nv50_display_destroy(struct drm_device *dev)
Ben Skeggs26f6d882011-07-04 16:25:18 +10003062{
Ben Skeggse225f442012-11-21 14:40:21 +10003063 struct nv50_disp *disp = nv50_disp(dev);
Ben Skeggs8a423642014-08-10 04:10:19 +10003064 struct nv50_fbdma *fbdma, *fbtmp;
3065
3066 list_for_each_entry_safe(fbdma, fbtmp, &disp->fbdma, head) {
Ben Skeggs0ad72862014-08-10 04:10:22 +10003067 nv50_fbdma_fini(fbdma);
Ben Skeggs8a423642014-08-10 04:10:19 +10003068 }
Ben Skeggs26f6d882011-07-04 16:25:18 +10003069
Ben Skeggs0ad72862014-08-10 04:10:22 +10003070 nv50_dmac_destroy(&disp->mast.base, disp->disp);
Ben Skeggsbdb8c212011-11-12 01:30:24 +10003071
Ben Skeggs816af2f2011-11-16 15:48:48 +10003072 nouveau_bo_unmap(disp->sync);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01003073 if (disp->sync)
3074 nouveau_bo_unpin(disp->sync);
Ben Skeggs816af2f2011-11-16 15:48:48 +10003075 nouveau_bo_ref(NULL, &disp->sync);
Ben Skeggs51beb422011-07-05 10:33:08 +10003076
Ben Skeggs77145f12012-07-31 16:16:21 +10003077 nouveau_display(dev)->priv = NULL;
Ben Skeggs26f6d882011-07-04 16:25:18 +10003078 kfree(disp);
3079}
3080
3081int
Ben Skeggse225f442012-11-21 14:40:21 +10003082nv50_display_create(struct drm_device *dev)
Ben Skeggs26f6d882011-07-04 16:25:18 +10003083{
Ben Skeggs967e7bd2014-08-10 04:10:22 +10003084 struct nvif_device *device = &nouveau_drm(dev)->device;
Ben Skeggs77145f12012-07-31 16:16:21 +10003085 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggs77145f12012-07-31 16:16:21 +10003086 struct dcb_table *dcb = &drm->vbios.dcb;
Ben Skeggs83fc0832011-07-05 13:08:40 +10003087 struct drm_connector *connector, *tmp;
Ben Skeggse225f442012-11-21 14:40:21 +10003088 struct nv50_disp *disp;
Ben Skeggscb75d972012-07-11 10:44:20 +10003089 struct dcb_output *dcbe;
Ben Skeggs7c5f6a82012-03-04 16:25:59 +10003090 int crtcs, ret, i;
Ben Skeggs26f6d882011-07-04 16:25:18 +10003091
3092 disp = kzalloc(sizeof(*disp), GFP_KERNEL);
3093 if (!disp)
3094 return -ENOMEM;
Ben Skeggs8a423642014-08-10 04:10:19 +10003095 INIT_LIST_HEAD(&disp->fbdma);
Ben Skeggs77145f12012-07-31 16:16:21 +10003096
3097 nouveau_display(dev)->priv = disp;
Ben Skeggse225f442012-11-21 14:40:21 +10003098 nouveau_display(dev)->dtor = nv50_display_destroy;
3099 nouveau_display(dev)->init = nv50_display_init;
3100 nouveau_display(dev)->fini = nv50_display_fini;
Ben Skeggsab0af552014-08-10 04:10:19 +10003101 nouveau_display(dev)->fb_ctor = nv50_fb_ctor;
3102 nouveau_display(dev)->fb_dtor = nv50_fb_dtor;
Ben Skeggs0ad72862014-08-10 04:10:22 +10003103 disp->disp = &nouveau_display(dev)->disp;
Ben Skeggs26f6d882011-07-04 16:25:18 +10003104
Ben Skeggsb5a794b2012-10-16 14:18:32 +10003105 /* small shared memory area we use for notifiers and semaphores */
3106 ret = nouveau_bo_new(dev, 4096, 0x1000, TTM_PL_FLAG_VRAM,
Maarten Lankhorstbb6178b2014-01-09 11:03:15 +01003107 0, 0x0000, NULL, NULL, &disp->sync);
Ben Skeggsb5a794b2012-10-16 14:18:32 +10003108 if (!ret) {
Ben Skeggs547ad072014-11-10 12:35:06 +10003109 ret = nouveau_bo_pin(disp->sync, TTM_PL_FLAG_VRAM, true);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01003110 if (!ret) {
Ben Skeggsb5a794b2012-10-16 14:18:32 +10003111 ret = nouveau_bo_map(disp->sync);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01003112 if (ret)
3113 nouveau_bo_unpin(disp->sync);
3114 }
Ben Skeggsb5a794b2012-10-16 14:18:32 +10003115 if (ret)
3116 nouveau_bo_ref(NULL, &disp->sync);
3117 }
3118
3119 if (ret)
3120 goto out;
3121
Ben Skeggsb5a794b2012-10-16 14:18:32 +10003122 /* allocate master evo channel */
Ben Skeggsa01ca782015-08-20 14:54:15 +10003123 ret = nv50_core_create(device, disp->disp, disp->sync->bo.offset,
Ben Skeggs410f3ec2014-08-10 04:10:25 +10003124 &disp->mast);
Ben Skeggsb5a794b2012-10-16 14:18:32 +10003125 if (ret)
3126 goto out;
3127
Ben Skeggs438d99e2011-07-05 16:48:06 +10003128 /* create crtc objects to represent the hw heads */
Ben Skeggs648d4df2014-08-10 04:10:27 +10003129 if (disp->disp->oclass >= GF110_DISP)
Ben Skeggsa01ca782015-08-20 14:54:15 +10003130 crtcs = nvif_rd32(&device->object, 0x022448);
Ben Skeggs63718a02012-11-16 11:44:14 +10003131 else
3132 crtcs = 2;
3133
Ben Skeggs7c5f6a82012-03-04 16:25:59 +10003134 for (i = 0; i < crtcs; i++) {
Ben Skeggs0ad72862014-08-10 04:10:22 +10003135 ret = nv50_crtc_create(dev, i);
Ben Skeggs438d99e2011-07-05 16:48:06 +10003136 if (ret)
3137 goto out;
3138 }
3139
Ben Skeggs83fc0832011-07-05 13:08:40 +10003140 /* create encoder/connector objects based on VBIOS DCB table */
3141 for (i = 0, dcbe = &dcb->entry[0]; i < dcb->entries; i++, dcbe++) {
3142 connector = nouveau_connector_create(dev, dcbe->connector);
3143 if (IS_ERR(connector))
3144 continue;
3145
Ben Skeggseb6313a2013-02-11 09:52:58 +10003146 if (dcbe->location == DCB_LOC_ON_CHIP) {
3147 switch (dcbe->type) {
3148 case DCB_OUTPUT_TMDS:
3149 case DCB_OUTPUT_LVDS:
3150 case DCB_OUTPUT_DP:
3151 ret = nv50_sor_create(connector, dcbe);
3152 break;
3153 case DCB_OUTPUT_ANALOG:
3154 ret = nv50_dac_create(connector, dcbe);
3155 break;
3156 default:
3157 ret = -ENODEV;
3158 break;
3159 }
3160 } else {
3161 ret = nv50_pior_create(connector, dcbe);
Ben Skeggs83fc0832011-07-05 13:08:40 +10003162 }
3163
Ben Skeggseb6313a2013-02-11 09:52:58 +10003164 if (ret) {
3165 NV_WARN(drm, "failed to create encoder %d/%d/%d: %d\n",
3166 dcbe->location, dcbe->type,
3167 ffs(dcbe->or) - 1, ret);
Ben Skeggs94f54f52013-03-05 22:26:06 +10003168 ret = 0;
Ben Skeggs83fc0832011-07-05 13:08:40 +10003169 }
3170 }
3171
3172 /* cull any connectors we created that don't have an encoder */
3173 list_for_each_entry_safe(connector, tmp, &dev->mode_config.connector_list, head) {
3174 if (connector->encoder_ids[0])
3175 continue;
3176
Ben Skeggs77145f12012-07-31 16:16:21 +10003177 NV_WARN(drm, "%s has no encoders, removing\n",
Jani Nikula8c6c3612014-06-03 14:56:18 +03003178 connector->name);
Ben Skeggs83fc0832011-07-05 13:08:40 +10003179 connector->funcs->destroy(connector);
3180 }
3181
Ben Skeggs26f6d882011-07-04 16:25:18 +10003182out:
3183 if (ret)
Ben Skeggse225f442012-11-21 14:40:21 +10003184 nv50_display_destroy(dev);
Ben Skeggs26f6d882011-07-04 16:25:18 +10003185 return ret;
3186}