blob: ab805965e32178169501065028fa210ba6562421 [file] [log] [blame]
Harry Wentland45622362017-09-12 15:58:20 -04001/*
2 * Copyright 2012-14 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: AMD
23 *
24 */
25
26#ifndef DC_INTERFACE_H_
27#define DC_INTERFACE_H_
28
29#include "dc_types.h"
Harry Wentland45622362017-09-12 15:58:20 -040030#include "grph_object_defs.h"
31#include "logger_types.h"
32#include "gpio_types.h"
33#include "link_service_types.h"
Harry Wentlandd0778eb2017-07-22 20:05:20 -040034#include "grph_object_ctrl_defs.h"
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -040035#include <inc/hw/opp.h>
Harry Wentland45622362017-09-12 15:58:20 -040036
Harry Wentland091a97e2016-12-06 12:25:52 -050037#define MAX_SURFACES 3
Aric Cyrab2541b2016-12-29 15:27:12 -050038#define MAX_STREAMS 6
Harry Wentland45622362017-09-12 15:58:20 -040039#define MAX_SINKS_PER_LINK 4
40
41/*******************************************************************************
42 * Display Core Interfaces
43 ******************************************************************************/
44
45struct dc_caps {
Aric Cyrab2541b2016-12-29 15:27:12 -050046 uint32_t max_streams;
Harry Wentland45622362017-09-12 15:58:20 -040047 uint32_t max_links;
48 uint32_t max_audios;
49 uint32_t max_slave_planes;
Alex Deucherd4e13b02017-06-15 16:24:01 -040050 uint32_t max_surfaces;
Harry Wentland45622362017-09-12 15:58:20 -040051 uint32_t max_downscale_ratio;
52 uint32_t i2c_speed_in_khz;
Tony Chenga37656b2017-02-08 22:13:52 -050053
54 unsigned int max_cursor_size;
Harry Wentland45622362017-09-12 15:58:20 -040055};
56
57
58struct dc_dcc_surface_param {
Harry Wentland45622362017-09-12 15:58:20 -040059 struct dc_size surface_size;
Anthony Kooebf055f2017-06-14 10:19:57 -040060 enum surface_pixel_format format;
Alex Deucher2c8ad2d2017-06-15 16:20:24 -040061 enum swizzle_mode_values swizzle_mode;
Harry Wentland45622362017-09-12 15:58:20 -040062 enum dc_scan_direction scan;
63};
64
65struct dc_dcc_setting {
66 unsigned int max_compressed_blk_size;
67 unsigned int max_uncompressed_blk_size;
68 bool independent_64b_blks;
69};
70
71struct dc_surface_dcc_cap {
Harry Wentland45622362017-09-12 15:58:20 -040072 union {
73 struct {
74 struct dc_dcc_setting rgb;
75 } grph;
76
77 struct {
78 struct dc_dcc_setting luma;
79 struct dc_dcc_setting chroma;
80 } video;
81 };
Anthony Kooebf055f2017-06-14 10:19:57 -040082
83 bool capable;
84 bool const_color_support;
Harry Wentland45622362017-09-12 15:58:20 -040085};
86
Sylvia Tsai94267b32017-04-21 15:29:55 -040087struct dc_static_screen_events {
88 bool cursor_update;
89 bool surface_update;
90 bool overlay_update;
91};
92
Harry Wentland45622362017-09-12 15:58:20 -040093/* Forward declaration*/
94struct dc;
Harry Wentlandc9614ae2017-07-27 09:24:04 -040095struct dc_plane_state;
Harry Wentland45622362017-09-12 15:58:20 -040096struct validate_context;
97
98struct dc_cap_funcs {
Alex Deucherff5ef992017-06-15 16:27:42 -040099 bool (*get_dcc_compression_cap)(const struct dc *dc,
100 const struct dc_dcc_surface_param *input,
101 struct dc_surface_dcc_cap *output);
Harry Wentland45622362017-09-12 15:58:20 -0400102};
103
Harry Wentland0971c402017-07-27 09:33:33 -0400104struct dc_stream_state_funcs {
Harry Wentland45622362017-09-12 15:58:20 -0400105 bool (*adjust_vmin_vmax)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400106 struct dc_stream_state **stream,
Harry Wentland45622362017-09-12 15:58:20 -0400107 int num_streams,
108 int vmin,
109 int vmax);
Eric Cook72ada5f2017-04-18 15:24:50 -0400110 bool (*get_crtc_position)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400111 struct dc_stream_state **stream,
Eric Cook72ada5f2017-04-18 15:24:50 -0400112 int num_streams,
113 unsigned int *v_pos,
114 unsigned int *nom_v_pos);
115
Harry Wentland45622362017-09-12 15:58:20 -0400116 bool (*set_gamut_remap)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400117 const struct dc_stream_state *stream);
Sylvia Tsai94267b32017-04-21 15:29:55 -0400118
Yue Hin Lauabe07e82017-06-28 17:21:42 -0400119 bool (*program_csc_matrix)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400120 struct dc_stream_state *stream);
Yue Hin Lauabe07e82017-06-28 17:21:42 -0400121
Sylvia Tsai94267b32017-04-21 15:29:55 -0400122 void (*set_static_screen_events)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400123 struct dc_stream_state **stream,
Sylvia Tsai94267b32017-04-21 15:29:55 -0400124 int num_streams,
125 const struct dc_static_screen_events *events);
Ding Wang529cad02017-04-25 10:03:27 -0400126
Harry Wentland0971c402017-07-27 09:33:33 -0400127 void (*set_dither_option)(struct dc_stream_state *stream,
Ding Wang529cad02017-04-25 10:03:27 -0400128 enum dc_dither_option option);
Harry Wentland45622362017-09-12 15:58:20 -0400129};
130
131struct link_training_settings;
132
133struct dc_link_funcs {
134 void (*set_drive_settings)(struct dc *dc,
Hersen Wubf5cda32017-01-04 10:22:35 -0500135 struct link_training_settings *lt_settings,
136 const struct dc_link *link);
Harry Wentland45622362017-09-12 15:58:20 -0400137 void (*perform_link_training)(struct dc *dc,
138 struct dc_link_settings *link_setting,
139 bool skip_video_pattern);
140 void (*set_preferred_link_settings)(struct dc *dc,
Zeyu Fan88639162016-12-23 16:53:12 -0500141 struct dc_link_settings *link_setting,
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400142 struct dc_link *link);
Harry Wentland45622362017-09-12 15:58:20 -0400143 void (*enable_hpd)(const struct dc_link *link);
144 void (*disable_hpd)(const struct dc_link *link);
145 void (*set_test_pattern)(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400146 struct dc_link *link,
Harry Wentland45622362017-09-12 15:58:20 -0400147 enum dp_test_pattern test_pattern,
148 const struct link_training_settings *p_link_settings,
149 const unsigned char *p_custom_pattern,
150 unsigned int cust_pattern_size);
151};
152
153/* Structure to hold configuration flags set by dm at dc creation. */
154struct dc_config {
155 bool gpu_vm_support;
156 bool disable_disp_pll_sharing;
157};
158
159struct dc_debug {
160 bool surface_visual_confirm;
Tony Cheng2b13d7d2017-07-14 14:07:16 -0400161 bool sanity_checks;
Harry Wentland45622362017-09-12 15:58:20 -0400162 bool max_disp_clk;
Harry Wentland45622362017-09-12 15:58:20 -0400163 bool surface_trace;
Yongqiang Sun94749802016-12-08 09:47:11 -0500164 bool timing_trace;
Dmytro Laktyushkinc9742682017-06-07 13:53:30 -0400165 bool clock_trace;
Harry Wentland45622362017-09-12 15:58:20 -0400166 bool validation_trace;
167 bool disable_stutter;
168 bool disable_dcc;
169 bool disable_dfs_bypass;
Alex Deucherff5ef992017-06-15 16:27:42 -0400170 bool disable_dpp_power_gate;
171 bool disable_hubp_power_gate;
172 bool disable_pplib_wm_range;
173 bool use_dml_wm;
Dmytro Laktyushkin90f095c2017-06-16 11:27:59 -0400174 bool disable_pipe_split;
Dmytro Laktyushkin139cb652017-06-21 09:35:35 -0400175 int sr_exit_time_dpm0_ns;
176 int sr_enter_plus_exit_time_dpm0_ns;
Alex Deucherff5ef992017-06-15 16:27:42 -0400177 int sr_exit_time_ns;
178 int sr_enter_plus_exit_time_ns;
179 int urgent_latency_ns;
180 int percent_of_ideal_drambw;
181 int dram_clock_change_latency_ns;
Dmytro Laktyushkine73b59b2017-05-19 13:01:35 -0400182 int always_scale;
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400183 bool disable_pplib_clock_request;
Harry Wentland45622362017-09-12 15:58:20 -0400184 bool disable_clock_gate;
Yongqiang Sunaa66df52016-12-15 10:50:48 -0500185 bool disable_dmcu;
Charlene Liu29eba8e2017-05-23 17:15:54 -0400186 bool disable_psr;
Anthony Koo70814f62017-01-27 17:50:03 -0500187 bool force_abm_enable;
Harry Wentland45622362017-09-12 15:58:20 -0400188};
189
190struct dc {
191 struct dc_caps caps;
192 struct dc_cap_funcs cap_funcs;
Harry Wentland0971c402017-07-27 09:33:33 -0400193 struct dc_stream_state_funcs stream_funcs;
Harry Wentland45622362017-09-12 15:58:20 -0400194 struct dc_link_funcs link_funcs;
195 struct dc_config config;
196 struct dc_debug debug;
197};
198
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400199enum frame_buffer_mode {
200 FRAME_BUFFER_MODE_LOCAL_ONLY = 0,
201 FRAME_BUFFER_MODE_ZFB_ONLY,
202 FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL,
203} ;
204
205struct dchub_init_data {
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400206 int64_t zfb_phys_addr_base;
207 int64_t zfb_mc_base_addr;
208 uint64_t zfb_size_in_byte;
209 enum frame_buffer_mode fb_mode;
Anthony Kooebf055f2017-06-14 10:19:57 -0400210 bool dchub_initialzied;
211 bool dchub_info_valid;
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400212};
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400213
Harry Wentland45622362017-09-12 15:58:20 -0400214struct dc_init_data {
215 struct hw_asic_id asic_id;
216 void *driver; /* ctx */
217 struct cgs_device *cgs_device;
218
219 int num_virtual_links;
220 /*
221 * If 'vbios_override' not NULL, it will be called instead
222 * of the real VBIOS. Intended use is Diagnostics on FPGA.
223 */
224 struct dc_bios *vbios_override;
225 enum dce_environment dce_environment;
226
227 struct dc_config flags;
Roman Li690b5e32017-07-27 20:00:06 -0400228#ifdef ENABLE_FBC
229 uint64_t fbc_gpu_addr;
230#endif
Harry Wentland45622362017-09-12 15:58:20 -0400231};
232
233struct dc *dc_create(const struct dc_init_data *init_params);
234
235void dc_destroy(struct dc **dc);
236
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400237bool dc_init_dchub(struct dc *dc, struct dchub_init_data *dh_data);
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400238
Tony Cheng6d244be2017-07-20 00:12:20 -0400239void dc_log_hw_state(struct dc *dc);
240
Harry Wentland45622362017-09-12 15:58:20 -0400241/*******************************************************************************
242 * Surface Interfaces
243 ******************************************************************************/
244
245enum {
Anthony Koofb735a92016-12-13 13:59:41 -0500246 TRANSFER_FUNC_POINTS = 1025
Harry Wentland45622362017-09-12 15:58:20 -0400247};
248
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500249struct dc_hdr_static_metadata {
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500250 /* display chromaticities and white point in units of 0.00001 */
251 unsigned int chromaticity_green_x;
252 unsigned int chromaticity_green_y;
253 unsigned int chromaticity_blue_x;
254 unsigned int chromaticity_blue_y;
255 unsigned int chromaticity_red_x;
256 unsigned int chromaticity_red_y;
257 unsigned int chromaticity_white_point_x;
258 unsigned int chromaticity_white_point_y;
259
260 uint32_t min_luminance;
261 uint32_t max_luminance;
262 uint32_t maximum_content_light_level;
263 uint32_t maximum_frame_average_light_level;
Anthony Kooebf055f2017-06-14 10:19:57 -0400264
265 bool hdr_supported;
266 bool is_hdr;
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500267};
268
Anthony Koofb735a92016-12-13 13:59:41 -0500269enum dc_transfer_func_type {
270 TF_TYPE_PREDEFINED,
271 TF_TYPE_DISTRIBUTED_POINTS,
Dmytro Laktyushkin7950f0f2017-06-13 17:08:22 -0400272 TF_TYPE_BYPASS
Anthony Koofb735a92016-12-13 13:59:41 -0500273};
274
275struct dc_transfer_func_distributed_points {
Amy Zhangfcd2f4b2017-01-05 17:12:20 -0500276 struct fixed31_32 red[TRANSFER_FUNC_POINTS];
277 struct fixed31_32 green[TRANSFER_FUNC_POINTS];
278 struct fixed31_32 blue[TRANSFER_FUNC_POINTS];
279
Anthony Koofb735a92016-12-13 13:59:41 -0500280 uint16_t end_exponent;
Amy Zhangfcd2f4b2017-01-05 17:12:20 -0500281 uint16_t x_point_at_y1_red;
282 uint16_t x_point_at_y1_green;
283 uint16_t x_point_at_y1_blue;
Anthony Koofb735a92016-12-13 13:59:41 -0500284};
285
286enum dc_transfer_func_predefined {
287 TRANSFER_FUNCTION_SRGB,
288 TRANSFER_FUNCTION_BT709,
Anthony Koo90e508b2016-12-15 12:09:46 -0500289 TRANSFER_FUNCTION_PQ,
Anthony Koofb735a92016-12-13 13:59:41 -0500290 TRANSFER_FUNCTION_LINEAR,
291};
292
293struct dc_transfer_func {
Anthony Kooebf055f2017-06-14 10:19:57 -0400294 struct dc_transfer_func_distributed_points tf_pts;
Anthony Koofb735a92016-12-13 13:59:41 -0500295 enum dc_transfer_func_type type;
296 enum dc_transfer_func_predefined tf;
Leo (Sunpeng) Li7b0c4702017-07-10 14:04:21 -0400297 struct dc_context *ctx;
298 int ref_count;
Anthony Koofb735a92016-12-13 13:59:41 -0500299};
300
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400301/*
302 * This structure is filled in by dc_surface_get_status and contains
303 * the last requested address and the currently active address so the called
304 * can determine if there are any outstanding flips
305 */
306struct dc_surface_status {
307 struct dc_plane_address requested_address;
308 struct dc_plane_address current_address;
309 bool is_flip_pending;
310 bool is_right_eye;
311};
312
Harry Wentlandc9614ae2017-07-27 09:24:04 -0400313struct dc_plane_state {
Harry Wentland45622362017-09-12 15:58:20 -0400314 struct dc_plane_address address;
315
316 struct scaling_taps scaling_quality;
317 struct rect src_rect;
318 struct rect dst_rect;
319 struct rect clip_rect;
320
321 union plane_size plane_size;
322 union dc_tiling_info tiling_info;
Anthony Kooebf055f2017-06-14 10:19:57 -0400323
Harry Wentland45622362017-09-12 15:58:20 -0400324 struct dc_plane_dcc_param dcc;
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500325 struct dc_hdr_static_metadata hdr_static_ctx;
326
Harry Wentland7a6c4af62017-07-24 15:30:17 -0400327 struct dc_gamma *gamma_correction;
Leo (Sunpeng) Li7b0c4702017-07-10 14:04:21 -0400328 struct dc_transfer_func *in_transfer_func;
Anthony Kooebf055f2017-06-14 10:19:57 -0400329
330 enum dc_color_space color_space;
331 enum surface_pixel_format format;
332 enum dc_rotation_angle rotation;
333 enum plane_stereo_format stereo_format;
334
335 bool per_pixel_alpha;
336 bool visible;
337 bool flip_immediate;
338 bool horizontal_mirror;
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400339
340 /* private to DC core */
341 struct dc_surface_status status;
342 struct dc_context *ctx;
343
344 /* private to dc_surface.c */
345 enum dc_irq_source irq_source;
346 int ref_count;
Harry Wentland45622362017-09-12 15:58:20 -0400347};
348
349struct dc_plane_info {
350 union plane_size plane_size;
351 union dc_tiling_info tiling_info;
Leon Elazar9cd09bf2016-12-19 12:00:05 -0500352 struct dc_plane_dcc_param dcc;
Harry Wentland45622362017-09-12 15:58:20 -0400353 enum surface_pixel_format format;
354 enum dc_rotation_angle rotation;
Harry Wentland45622362017-09-12 15:58:20 -0400355 enum plane_stereo_format stereo_format;
356 enum dc_color_space color_space; /*todo: wrong place, fits in scaling info*/
Anthony Kooebf055f2017-06-14 10:19:57 -0400357 bool horizontal_mirror;
Harry Wentland45622362017-09-12 15:58:20 -0400358 bool visible;
Anthony Kooebf055f2017-06-14 10:19:57 -0400359 bool per_pixel_alpha;
Harry Wentland45622362017-09-12 15:58:20 -0400360};
361
362struct dc_scaling_info {
Anthony Kooebf055f2017-06-14 10:19:57 -0400363 struct rect src_rect;
364 struct rect dst_rect;
365 struct rect clip_rect;
366 struct scaling_taps scaling_quality;
Harry Wentland45622362017-09-12 15:58:20 -0400367};
368
369struct dc_surface_update {
Harry Wentlandc9614ae2017-07-27 09:24:04 -0400370 struct dc_plane_state *surface;
Harry Wentland45622362017-09-12 15:58:20 -0400371
372 /* isr safe update parameters. null means no updates */
373 struct dc_flip_addrs *flip_addr;
374 struct dc_plane_info *plane_info;
375 struct dc_scaling_info *scaling_info;
376 /* following updates require alloc/sleep/spin that is not isr safe,
377 * null means no updates
378 */
Anthony Koofb735a92016-12-13 13:59:41 -0500379 /* gamma TO BE REMOVED */
Harry Wentland45622362017-09-12 15:58:20 -0400380 struct dc_gamma *gamma;
Anthony Koofb735a92016-12-13 13:59:41 -0500381 struct dc_transfer_func *in_transfer_func;
Amy Zhangf46661d2017-05-09 14:45:54 -0400382 struct dc_hdr_static_metadata *hdr_static_metadata;
Harry Wentland45622362017-09-12 15:58:20 -0400383};
Harry Wentland45622362017-09-12 15:58:20 -0400384
385/*
386 * Create a new surface with default parameters;
387 */
Harry Wentlandc9614ae2017-07-27 09:24:04 -0400388struct dc_plane_state *dc_create_surface(const struct dc *dc);
Harry Wentland45622362017-09-12 15:58:20 -0400389const struct dc_surface_status *dc_surface_get_status(
Harry Wentlandc9614ae2017-07-27 09:24:04 -0400390 const struct dc_plane_state *dc_surface);
Harry Wentland45622362017-09-12 15:58:20 -0400391
Harry Wentlandc9614ae2017-07-27 09:24:04 -0400392void dc_surface_retain(struct dc_plane_state *dc_surface);
393void dc_surface_release(struct dc_plane_state *dc_surface);
Harry Wentland45622362017-09-12 15:58:20 -0400394
Harry Wentland7a6c4af62017-07-24 15:30:17 -0400395void dc_gamma_retain(struct dc_gamma *dc_gamma);
396void dc_gamma_release(struct dc_gamma **dc_gamma);
Harry Wentland45622362017-09-12 15:58:20 -0400397struct dc_gamma *dc_create_gamma(void);
398
Leo (Sunpeng) Li7b0c4702017-07-10 14:04:21 -0400399void dc_transfer_func_retain(struct dc_transfer_func *dc_tf);
400void dc_transfer_func_release(struct dc_transfer_func *dc_tf);
Anthony Koo90e508b2016-12-15 12:09:46 -0500401struct dc_transfer_func *dc_create_transfer_func(void);
Anthony Koofb735a92016-12-13 13:59:41 -0500402
Harry Wentland45622362017-09-12 15:58:20 -0400403/*
404 * This structure holds a surface address. There could be multiple addresses
405 * in cases such as Stereo 3D, Planar YUV, etc. Other per-flip attributes such
406 * as frame durations and DCC format can also be set.
407 */
408struct dc_flip_addrs {
409 struct dc_plane_address address;
410 bool flip_immediate;
Harry Wentland45622362017-09-12 15:58:20 -0400411 /* TODO: add flip duration for FreeSync */
412};
413
414/*
Aric Cyrab2541b2016-12-29 15:27:12 -0500415 * Set up surface attributes and associate to a stream
416 * The surfaces parameter is an absolute set of all surface active for the stream.
417 * If no surfaces are provided, the stream will be blanked; no memory read.
Harry Wentland45622362017-09-12 15:58:20 -0400418 * Any flip related attribute changes must be done through this interface.
419 *
420 * After this call:
Aric Cyrab2541b2016-12-29 15:27:12 -0500421 * Surfaces attributes are programmed and configured to be composed into stream.
Harry Wentland45622362017-09-12 15:58:20 -0400422 * This does not trigger a flip. No surface address is programmed.
423 */
424
Aric Cyrab2541b2016-12-29 15:27:12 -0500425bool dc_commit_surfaces_to_stream(
Harry Wentland45622362017-09-12 15:58:20 -0400426 struct dc *dc,
Harry Wentlandc9614ae2017-07-27 09:24:04 -0400427 struct dc_plane_state **dc_surfaces,
Harry Wentland45622362017-09-12 15:58:20 -0400428 uint8_t surface_count,
Harry Wentland0971c402017-07-27 09:33:33 -0400429 struct dc_stream_state *stream);
Harry Wentland45622362017-09-12 15:58:20 -0400430
Aric Cyrab2541b2016-12-29 15:27:12 -0500431bool dc_post_update_surfaces_to_stream(
Harry Wentland45622362017-09-12 15:58:20 -0400432 struct dc *dc);
433
Dmytro Laktyushkin81e2b2d2017-05-10 18:24:24 -0400434/* Surface update type is used by dc_update_surfaces_and_stream
435 * The update type is determined at the very beginning of the function based
436 * on parameters passed in and decides how much programming (or updating) is
437 * going to be done during the call.
438 *
439 * UPDATE_TYPE_FAST is used for really fast updates that do not require much
440 * logical calculations or hardware register programming. This update MUST be
441 * ISR safe on windows. Currently fast update will only be used to flip surface
442 * address.
443 *
444 * UPDATE_TYPE_MED is used for slower updates which require significant hw
445 * re-programming however do not affect bandwidth consumption or clock
446 * requirements. At present, this is the level at which front end updates
447 * that do not require us to run bw_calcs happen. These are in/out transfer func
448 * updates, viewport offset changes, recout size changes and pixel depth changes.
449 * This update can be done at ISR, but we want to minimize how often this happens.
450 *
451 * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our
452 * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front
453 * end related. Any time viewport dimensions, recout dimensions, scaling ratios or
454 * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do
455 * a full update. This cannot be done at ISR level and should be a rare event.
456 * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting
457 * underscan we don't expect to see this call at all.
458 */
459
Leon Elazar5869b0f2017-03-01 12:30:11 -0500460enum surface_update_type {
461 UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */
Dmytro Laktyushkin81e2b2d2017-05-10 18:24:24 -0400462 UPDATE_TYPE_MED, /* ISR safe, most of programming needed, no bw/clk change*/
Leon Elazar5869b0f2017-03-01 12:30:11 -0500463 UPDATE_TYPE_FULL, /* may need to shuffle resources */
464};
465
Harry Wentland45622362017-09-12 15:58:20 -0400466/*******************************************************************************
467 * Stream Interfaces
468 ******************************************************************************/
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -0400469
470struct dc_stream_status {
471 int primary_otg_inst;
472 int surface_count;
Harry Wentlandc9614ae2017-07-27 09:24:04 -0400473 struct dc_plane_state *surfaces[MAX_SURFACE_NUM];
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -0400474
475 /*
476 * link this stream passes through
477 */
478 struct dc_link *link;
479};
480
Harry Wentland0971c402017-07-27 09:33:33 -0400481struct dc_stream_state {
Harry Wentlandb3d6c3f2017-07-24 14:04:27 -0400482 struct dc_sink *sink;
Harry Wentland45622362017-09-12 15:58:20 -0400483 struct dc_crtc_timing timing;
Harry Wentland45622362017-09-12 15:58:20 -0400484
Aric Cyrab2541b2016-12-29 15:27:12 -0500485 struct rect src; /* composition area */
Harry Wentland45622362017-09-12 15:58:20 -0400486 struct rect dst; /* stream addressable area */
487
488 struct audio_info audio_info;
489
Harry Wentland45622362017-09-12 15:58:20 -0400490 struct freesync_context freesync_ctx;
491
Leo (Sunpeng) Li7b0c4702017-07-10 14:04:21 -0400492 struct dc_transfer_func *out_transfer_func;
Harry Wentland45622362017-09-12 15:58:20 -0400493 struct colorspace_transform gamut_remap_matrix;
494 struct csc_transform csc_color_matrix;
Anthony Kooebf055f2017-06-14 10:19:57 -0400495
496 enum signal_type output_signal;
497
498 enum dc_color_space output_color_space;
499 enum dc_dither_option dither_option;
500
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500501 enum view_3d_format view_format;
Anthony Kooebf055f2017-06-14 10:19:57 -0400502
503 bool ignore_msa_timing_param;
Harry Wentland45622362017-09-12 15:58:20 -0400504 /* TODO: custom INFO packets */
505 /* TODO: ABM info (DMCU) */
506 /* TODO: PSR info */
507 /* TODO: CEA VIC */
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -0400508
509 /* from core_stream struct */
510 struct dc_context *ctx;
511
512 /* used by DCP and FMT */
513 struct bit_depth_reduction_params bit_depth_params;
514 struct clamping_and_pixel_encoding_params clamping;
515
516 int phy_pix_clk;
517 enum signal_type signal;
518
519 struct dc_stream_status status;
520
521 /* from stream struct */
522 int ref_count;
Harry Wentland45622362017-09-12 15:58:20 -0400523};
524
Leon Elazara783e7b2017-03-09 14:38:15 -0500525struct dc_stream_update {
Leon Elazara783e7b2017-03-09 14:38:15 -0500526 struct rect src;
Leon Elazara783e7b2017-03-09 14:38:15 -0500527 struct rect dst;
Amy Zhangf46661d2017-05-09 14:45:54 -0400528 struct dc_transfer_func *out_transfer_func;
Leon Elazara783e7b2017-03-09 14:38:15 -0500529};
530
Bhawanpreet Lakhad54d29d2017-07-28 12:07:38 -0400531bool dc_is_stream_unchanged(
Harry Wentland0971c402017-07-27 09:33:33 -0400532 struct dc_stream_state *old_stream, struct dc_stream_state *stream);
Leon Elazara783e7b2017-03-09 14:38:15 -0500533
534/*
535 * Setup stream attributes if no stream updates are provided
536 * there will be no impact on the stream parameters
537 *
538 * Set up surface attributes and associate to a stream
539 * The surfaces parameter is an absolute set of all surface active for the stream.
540 * If no surfaces are provided, the stream will be blanked; no memory read.
541 * Any flip related attribute changes must be done through this interface.
542 *
543 * After this call:
544 * Surfaces attributes are programmed and configured to be composed into stream.
545 * This does not trigger a flip. No surface address is programmed.
546 *
547 */
548
549void dc_update_surfaces_and_stream(struct dc *dc,
550 struct dc_surface_update *surface_updates, int surface_count,
Harry Wentland0971c402017-07-27 09:33:33 -0400551 struct dc_stream_state *dc_stream,
Leon Elazara783e7b2017-03-09 14:38:15 -0500552 struct dc_stream_update *stream_update);
553
Aric Cyrab2541b2016-12-29 15:27:12 -0500554/*
555 * Log the current stream state.
556 */
557void dc_stream_log(
Harry Wentland0971c402017-07-27 09:33:33 -0400558 const struct dc_stream_state *stream,
Aric Cyrab2541b2016-12-29 15:27:12 -0500559 struct dal_logger *dc_logger,
560 enum dc_log_type log_type);
561
562uint8_t dc_get_current_stream_count(const struct dc *dc);
Harry Wentland0971c402017-07-27 09:33:33 -0400563struct dc_stream_state *dc_get_stream_at_index(const struct dc *dc, uint8_t i);
Aric Cyrab2541b2016-12-29 15:27:12 -0500564
565/*
566 * Return the current frame counter.
567 */
Harry Wentland0971c402017-07-27 09:33:33 -0400568uint32_t dc_stream_get_vblank_counter(const struct dc_stream_state *stream);
Aric Cyrab2541b2016-12-29 15:27:12 -0500569
570/* TODO: Return parsed values rather than direct register read
571 * This has a dependency on the caller (amdgpu_get_crtc_scanoutpos)
572 * being refactored properly to be dce-specific
573 */
Harry Wentland0971c402017-07-27 09:33:33 -0400574bool dc_stream_get_scanoutpos(const struct dc_stream_state *stream,
Sylvia Tsai81c50962017-04-11 15:15:28 -0400575 uint32_t *v_blank_start,
576 uint32_t *v_blank_end,
577 uint32_t *h_position,
578 uint32_t *v_position);
Aric Cyrab2541b2016-12-29 15:27:12 -0500579
580/*
581 * Structure to store surface/stream associations for validation
582 */
583struct dc_validation_set {
Harry Wentland0971c402017-07-27 09:33:33 -0400584 struct dc_stream_state *stream;
Harry Wentlandc9614ae2017-07-27 09:24:04 -0400585 struct dc_plane_state *surfaces[MAX_SURFACES];
Aric Cyrab2541b2016-12-29 15:27:12 -0500586 uint8_t surface_count;
587};
588
Harry Wentland0971c402017-07-27 09:33:33 -0400589bool dc_validate_stream(const struct dc *dc, struct dc_stream_state *stream);
Andrey Grodzovsky9345d982017-07-21 16:34:36 -0400590
Harry Wentlandc9614ae2017-07-27 09:24:04 -0400591bool dc_validate_plane(const struct dc *dc, const struct dc_plane_state *plane_state);
Aric Cyrab2541b2016-12-29 15:27:12 -0500592/*
593 * This function takes a set of resources and checks that they are cofunctional.
594 *
595 * After this call:
596 * No hardware is programmed for call. Only validation is done.
597 */
Harry Wentland07d72b32017-03-29 11:22:05 -0400598struct validate_context *dc_get_validate_context(
599 const struct dc *dc,
600 const struct dc_validation_set set[],
601 uint8_t set_count);
602
Aric Cyrab2541b2016-12-29 15:27:12 -0500603bool dc_validate_resources(
604 const struct dc *dc,
605 const struct dc_validation_set set[],
606 uint8_t set_count);
607
608/*
609 * This function takes a stream and checks if it is guaranteed to be supported.
610 * Guaranteed means that MAX_COFUNC similar streams are supported.
611 *
612 * After this call:
613 * No hardware is programmed for call. Only validation is done.
614 */
615
616bool dc_validate_guaranteed(
617 const struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400618 struct dc_stream_state *stream);
Aric Cyrab2541b2016-12-29 15:27:12 -0500619
Harry Wentland8122a252017-03-29 11:15:14 -0400620void dc_resource_validate_ctx_copy_construct(
621 const struct validate_context *src_ctx,
622 struct validate_context *dst_ctx);
623
624void dc_resource_validate_ctx_destruct(struct validate_context *context);
625
Aric Cyrab2541b2016-12-29 15:27:12 -0500626/*
Harry Wentland7cf2c842017-03-06 09:43:30 -0500627 * TODO update to make it about validation sets
628 * Set up streams and links associated to drive sinks
629 * The streams parameter is an absolute set of all active streams.
630 *
631 * After this call:
632 * Phy, Encoder, Timing Generator are programmed and enabled.
633 * New streams are enabled with blank stream; no memory read.
634 */
Harry Wentlande2c7bb12017-06-28 13:23:04 -0400635bool dc_commit_context(struct dc *dc, struct validate_context *context);
Harry Wentland7cf2c842017-03-06 09:43:30 -0500636
637/*
Aric Cyrab2541b2016-12-29 15:27:12 -0500638 * Set up streams and links associated to drive sinks
639 * The streams parameter is an absolute set of all active streams.
640 *
641 * After this call:
642 * Phy, Encoder, Timing Generator are programmed and enabled.
643 * New streams are enabled with blank stream; no memory read.
644 */
645bool dc_commit_streams(
646 struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400647 struct dc_stream_state *streams[],
Aric Cyrab2541b2016-12-29 15:27:12 -0500648 uint8_t stream_count);
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500649/*
650 * Enable stereo when commit_streams is not required,
651 * for example, frame alternate.
652 */
653bool dc_enable_stereo(
654 struct dc *dc,
655 struct validate_context *context,
Harry Wentland0971c402017-07-27 09:33:33 -0400656 struct dc_stream_state *streams[],
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500657 uint8_t stream_count);
Aric Cyrab2541b2016-12-29 15:27:12 -0500658
Harry Wentland45622362017-09-12 15:58:20 -0400659/**
660 * Create a new default stream for the requested sink
661 */
Harry Wentland0971c402017-07-27 09:33:33 -0400662struct dc_stream_state *dc_create_stream_for_sink(struct dc_sink *dc_sink);
Harry Wentland45622362017-09-12 15:58:20 -0400663
Harry Wentland0971c402017-07-27 09:33:33 -0400664void dc_stream_retain(struct dc_stream_state *dc_stream);
665void dc_stream_release(struct dc_stream_state *dc_stream);
Harry Wentland45622362017-09-12 15:58:20 -0400666
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400667struct dc_stream_status *dc_stream_get_status(
Harry Wentland0971c402017-07-27 09:33:33 -0400668 struct dc_stream_state *dc_stream);
Harry Wentland45622362017-09-12 15:58:20 -0400669
Leon Elazar5869b0f2017-03-01 12:30:11 -0500670enum surface_update_type dc_check_update_surfaces_for_stream(
671 struct dc *dc,
672 struct dc_surface_update *updates,
673 int surface_count,
Leon Elazaree8f63e2017-03-14 11:54:31 -0400674 struct dc_stream_update *stream_update,
Leon Elazar5869b0f2017-03-01 12:30:11 -0500675 const struct dc_stream_status *stream_status);
676
Andrey Grodzovsky8a767082017-07-11 14:41:51 -0400677
678void dc_retain_validate_context(struct validate_context *context);
679void dc_release_validate_context(struct validate_context *context);
680
Harry Wentland45622362017-09-12 15:58:20 -0400681/*******************************************************************************
682 * Link Interfaces
683 ******************************************************************************/
684
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400685struct dpcd_caps {
686 union dpcd_rev dpcd_rev;
687 union max_lane_count max_ln_count;
688 union max_down_spread max_down_spread;
689
690 /* dongle type (DP converter, CV smart dongle) */
691 enum display_dongle_type dongle_type;
692 /* Dongle's downstream count. */
693 union sink_count sink_count;
694 /* If dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER,
695 indicates 'Frame Sequential-to-lllFrame Pack' conversion capability.*/
696 struct dc_dongle_caps dongle_caps;
697
698 uint32_t sink_dev_id;
699 uint32_t branch_dev_id;
700 int8_t branch_dev_name[6];
701 int8_t branch_hw_revision;
702
703 bool allow_invalid_MSA_timing_param;
704 bool panel_mode_edp;
705};
706
707struct dc_link_status {
708 struct dpcd_caps *dpcd_caps;
709};
710
711/* DP MST stream allocation (payload bandwidth number) */
712struct link_mst_stream_allocation {
713 /* DIG front */
714 const struct stream_encoder *stream_enc;
715 /* associate DRM payload table with DC stream encoder */
716 uint8_t vcp_id;
717 /* number of slots required for the DP stream in transport packet */
718 uint8_t slot_count;
719};
720
721/* DP MST stream allocation table */
722struct link_mst_stream_allocation_table {
723 /* number of DP video streams */
724 int stream_count;
725 /* array of stream allocations */
726 struct link_mst_stream_allocation stream_allocations[MAX_CONTROLLER_NUM];
727};
728
Harry Wentland45622362017-09-12 15:58:20 -0400729/*
730 * A link contains one or more sinks and their connected status.
731 * The currently active signal type (HDMI, DP-SST, DP-MST) is also reported.
732 */
733struct dc_link {
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400734 struct dc_sink *remote_sinks[MAX_SINKS_PER_LINK];
Harry Wentland45622362017-09-12 15:58:20 -0400735 unsigned int sink_count;
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400736 struct dc_sink *local_sink;
Harry Wentland45622362017-09-12 15:58:20 -0400737 unsigned int link_index;
738 enum dc_connection_type type;
739 enum signal_type connector_signal;
740 enum dc_irq_source irq_source_hpd;
741 enum dc_irq_source irq_source_hpd_rx;/* aka DP Short Pulse */
742 /* caps is the same as reported_link_cap. link_traing use
743 * reported_link_cap. Will clean up. TODO
744 */
745 struct dc_link_settings reported_link_cap;
746 struct dc_link_settings verified_link_cap;
Harry Wentland45622362017-09-12 15:58:20 -0400747 struct dc_link_settings cur_link_settings;
748 struct dc_lane_settings cur_lane_setting;
Ding Wang8c4abe02017-07-18 17:18:11 -0400749 struct dc_link_settings preferred_link_setting;
Harry Wentland45622362017-09-12 15:58:20 -0400750
751 uint8_t ddc_hw_inst;
Zeyu Fan7a096332017-06-13 11:54:10 -0400752
753 uint8_t hpd_src;
754
Harry Wentland45622362017-09-12 15:58:20 -0400755 uint8_t link_enc_hw_inst;
756
Harry Wentland45622362017-09-12 15:58:20 -0400757 bool test_pattern_enabled;
758 union compliance_test_state compliance_test_state;
Andrey Grodzovsky9fb8de72017-02-14 13:50:17 -0500759
760 void *priv;
Andrey Grodzovsky46df7902017-04-30 09:20:55 -0400761
762 struct ddc_service *ddc;
Anthony Kooebf055f2017-06-14 10:19:57 -0400763
764 bool aux_mode;
Harry Wentland45622362017-09-12 15:58:20 -0400765
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400766 /* Private to DC core */
Harry Wentland45622362017-09-12 15:58:20 -0400767
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400768 const struct core_dc *dc;
Harry Wentland45622362017-09-12 15:58:20 -0400769
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400770 struct dc_context *ctx;
Anthony Kooebf055f2017-06-14 10:19:57 -0400771
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400772 struct link_encoder *link_enc;
773 struct graphics_object_id link_id;
774 union ddi_channel_mapping ddi_channel_mapping;
775 struct connector_device_tag_info device_tag;
776 struct dpcd_caps dpcd_caps;
777 unsigned int dpcd_sink_count;
Harry Wentland45622362017-09-12 15:58:20 -0400778
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400779 enum edp_revision edp_revision;
780 bool psr_enabled;
781
782 /* MST record stream using this link */
783 struct link_flags {
784 bool dp_keep_receiver_powered;
785 } wa_flags;
786 struct link_mst_stream_allocation_table mst_stream_alloc_table;
787
788 struct dc_link_status link_status;
789
Harry Wentland45622362017-09-12 15:58:20 -0400790};
791
792const struct dc_link_status *dc_link_get_status(const struct dc_link *dc_link);
793
794/*
795 * Return an enumerated dc_link. dc_link order is constant and determined at
796 * boot time. They cannot be created or destroyed.
797 * Use dc_get_caps() to get number of links.
798 */
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400799struct dc_link *dc_get_link_at_index(const struct dc *dc, uint32_t link_index);
Harry Wentland45622362017-09-12 15:58:20 -0400800
801/* Return id of physical connector represented by a dc_link at link_index.*/
802const struct graphics_object_id dc_get_link_id_at_index(
803 struct dc *dc, uint32_t link_index);
804
805/* Set backlight level of an embedded panel (eDP, LVDS). */
806bool dc_link_set_backlight_level(const struct dc_link *dc_link, uint32_t level,
Harry Wentland0971c402017-07-27 09:33:33 -0400807 uint32_t frame_ramp, const struct dc_stream_state *stream);
Harry Wentland45622362017-09-12 15:58:20 -0400808
Amy Zhangaa7397d2017-05-12 15:54:29 -0400809bool dc_link_set_abm_disable(const struct dc_link *dc_link);
810
Harry Wentland45622362017-09-12 15:58:20 -0400811bool dc_link_set_psr_enable(const struct dc_link *dc_link, bool enable);
812
Amy Zhang7db4ded2017-05-30 16:16:57 -0400813bool dc_link_get_psr_state(const struct dc_link *dc_link, uint32_t *psr_state);
814
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400815bool dc_link_setup_psr(struct dc_link *dc_link,
Harry Wentland0971c402017-07-27 09:33:33 -0400816 const struct dc_stream_state *stream, struct psr_config *psr_config,
Amy Zhang9f72f512017-05-31 16:53:01 -0400817 struct psr_context *psr_context);
Harry Wentland45622362017-09-12 15:58:20 -0400818
819/* Request DC to detect if there is a Panel connected.
820 * boot - If this call is during initial boot.
821 * Return false for any type of detection failure or MST detection
822 * true otherwise. True meaning further action is required (status update
823 * and OS notification).
824 */
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400825bool dc_link_detect(struct dc_link *dc_link, bool boot);
Harry Wentland45622362017-09-12 15:58:20 -0400826
827/* Notify DC about DP RX Interrupt (aka Short Pulse Interrupt).
828 * Return:
829 * true - Downstream port status changed. DM should call DC to do the
830 * detection.
831 * false - no change in Downstream port status. No further action required
832 * from DM. */
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400833bool dc_link_handle_hpd_rx_irq(struct dc_link *dc_link,
Wenjing Liu8ee65d72017-07-19 13:18:26 -0400834 union hpd_irq_data *hpd_irq_dpcd_data);
Harry Wentland45622362017-09-12 15:58:20 -0400835
836struct dc_sink_init_data;
837
838struct dc_sink *dc_link_add_remote_sink(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400839 struct dc_link *dc_link,
Harry Wentland45622362017-09-12 15:58:20 -0400840 const uint8_t *edid,
841 int len,
842 struct dc_sink_init_data *init_data);
843
844void dc_link_remove_remote_sink(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400845 struct dc_link *link,
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400846 struct dc_sink *sink);
Harry Wentland45622362017-09-12 15:58:20 -0400847
848/* Used by diagnostics for virtual link at the moment */
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400849void dc_link_set_sink(struct dc_link *link, struct dc_sink *sink);
Harry Wentland45622362017-09-12 15:58:20 -0400850
851void dc_link_dp_set_drive_settings(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400852 struct dc_link *link,
Harry Wentland45622362017-09-12 15:58:20 -0400853 struct link_training_settings *lt_settings);
854
Ding Wang820e3932017-07-13 12:09:57 -0400855enum link_training_result dc_link_dp_perform_link_training(
Harry Wentland45622362017-09-12 15:58:20 -0400856 struct dc_link *link,
857 const struct dc_link_settings *link_setting,
858 bool skip_video_pattern);
859
860void dc_link_dp_enable_hpd(const struct dc_link *link);
861
862void dc_link_dp_disable_hpd(const struct dc_link *link);
863
864bool dc_link_dp_set_test_pattern(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400865 struct dc_link *link,
Harry Wentland45622362017-09-12 15:58:20 -0400866 enum dp_test_pattern test_pattern,
867 const struct link_training_settings *p_link_settings,
868 const unsigned char *p_custom_pattern,
869 unsigned int cust_pattern_size);
870
871/*******************************************************************************
872 * Sink Interfaces - A sink corresponds to a display output device
873 ******************************************************************************/
874
xhdu8c895312017-03-21 11:05:32 -0400875struct dc_container_id {
876 // 128bit GUID in binary form
877 unsigned char guid[16];
878 // 8 byte port ID -> ELD.PortID
879 unsigned int portId[2];
880 // 128bit GUID in binary formufacturer name -> ELD.ManufacturerName
881 unsigned short manufacturerName;
882 // 2 byte product code -> ELD.ProductCode
883 unsigned short productCode;
884};
885
Vitaly Prosyakb6d61032017-06-12 11:03:26 -0500886
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500887
Harry Wentland45622362017-09-12 15:58:20 -0400888/*
889 * The sink structure contains EDID and other display device properties
890 */
891struct dc_sink {
892 enum signal_type sink_signal;
893 struct dc_edid dc_edid; /* raw edid */
894 struct dc_edid_caps edid_caps; /* parse display caps */
xhdu8c895312017-03-21 11:05:32 -0400895 struct dc_container_id *dc_container_id;
Zeyu Fan4a9a5d62017-03-07 11:48:50 -0500896 uint32_t dongle_max_pix_clk;
Andrey Grodzovsky5c4e980642017-02-14 15:47:24 -0500897 void *priv;
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500898 struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX];
Anthony Kooebf055f2017-06-14 10:19:57 -0400899 bool converter_disable_audio;
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400900
901 /* private to DC core */
902 struct dc_link *link;
903 struct dc_context *ctx;
904
905 /* private to dc_sink.c */
906 int ref_count;
Harry Wentland45622362017-09-12 15:58:20 -0400907};
908
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400909void dc_sink_retain(struct dc_sink *sink);
910void dc_sink_release(struct dc_sink *sink);
Harry Wentland45622362017-09-12 15:58:20 -0400911
912const struct audio **dc_get_audios(struct dc *dc);
913
914struct dc_sink_init_data {
915 enum signal_type sink_signal;
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400916 struct dc_link *link;
Harry Wentland45622362017-09-12 15:58:20 -0400917 uint32_t dongle_max_pix_clk;
918 bool converter_disable_audio;
919};
920
921struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params);
xhdu8c895312017-03-21 11:05:32 -0400922bool dc_sink_get_container_id(struct dc_sink *dc_sink, struct dc_container_id *container_id);
923bool dc_sink_set_container_id(struct dc_sink *dc_sink, const struct dc_container_id *container_id);
Harry Wentland45622362017-09-12 15:58:20 -0400924
925/*******************************************************************************
Aric Cyrab2541b2016-12-29 15:27:12 -0500926 * Cursor interfaces - To manages the cursor within a stream
Harry Wentland45622362017-09-12 15:58:20 -0400927 ******************************************************************************/
928/* TODO: Deprecated once we switch to dc_set_cursor_position */
Aric Cyrab2541b2016-12-29 15:27:12 -0500929bool dc_stream_set_cursor_attributes(
Harry Wentland0971c402017-07-27 09:33:33 -0400930 const struct dc_stream_state *stream,
Harry Wentland45622362017-09-12 15:58:20 -0400931 const struct dc_cursor_attributes *attributes);
932
Aric Cyrab2541b2016-12-29 15:27:12 -0500933bool dc_stream_set_cursor_position(
Harry Wentland0971c402017-07-27 09:33:33 -0400934 struct dc_stream_state *stream,
Dmytro Laktyushkinbeb16b62017-04-21 09:34:09 -0400935 const struct dc_cursor_position *position);
Harry Wentland45622362017-09-12 15:58:20 -0400936
937/* Newer interfaces */
938struct dc_cursor {
939 struct dc_plane_address address;
940 struct dc_cursor_attributes attributes;
941};
942
Harry Wentland45622362017-09-12 15:58:20 -0400943/*******************************************************************************
944 * Interrupt interfaces
945 ******************************************************************************/
946enum dc_irq_source dc_interrupt_to_irq_source(
947 struct dc *dc,
948 uint32_t src_id,
949 uint32_t ext_id);
950void dc_interrupt_set(const struct dc *dc, enum dc_irq_source src, bool enable);
951void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src);
952enum dc_irq_source dc_get_hpd_irq_source_at_index(
953 struct dc *dc, uint32_t link_index);
954
955/*******************************************************************************
956 * Power Interfaces
957 ******************************************************************************/
958
959void dc_set_power_state(
960 struct dc *dc,
Andrey Grodzovskya3621482017-04-20 15:59:25 -0400961 enum dc_acpi_cm_power_state power_state);
Harry Wentland45622362017-09-12 15:58:20 -0400962void dc_resume(const struct dc *dc);
963
Harry Wentland45622362017-09-12 15:58:20 -0400964/*
965 * DPCD access interfaces
966 */
967
Andrey Grodzovsky7c7f5b12017-03-28 16:57:52 -0400968bool dc_read_aux_dpcd(
Harry Wentland45622362017-09-12 15:58:20 -0400969 struct dc *dc,
970 uint32_t link_index,
971 uint32_t address,
972 uint8_t *data,
973 uint32_t size);
974
Andrey Grodzovsky7c7f5b12017-03-28 16:57:52 -0400975bool dc_write_aux_dpcd(
Harry Wentland45622362017-09-12 15:58:20 -0400976 struct dc *dc,
977 uint32_t link_index,
978 uint32_t address,
979 const uint8_t *data,
Zeyu Fan2b230ea2017-02-16 16:15:30 -0500980 uint32_t size);
981
Andrey Grodzovsky7c7f5b12017-03-28 16:57:52 -0400982bool dc_read_aux_i2c(
983 struct dc *dc,
984 uint32_t link_index,
985 enum i2c_mot_mode mot,
986 uint32_t address,
987 uint8_t *data,
988 uint32_t size);
989
990bool dc_write_aux_i2c(
991 struct dc *dc,
992 uint32_t link_index,
993 enum i2c_mot_mode mot,
994 uint32_t address,
995 const uint8_t *data,
996 uint32_t size);
997
Zeyu Fan2b230ea2017-02-16 16:15:30 -0500998bool dc_query_ddc_data(
999 struct dc *dc,
1000 uint32_t link_index,
1001 uint32_t address,
1002 uint8_t *write_buf,
1003 uint32_t write_size,
1004 uint8_t *read_buf,
1005 uint32_t read_size);
Harry Wentland45622362017-09-12 15:58:20 -04001006
1007bool dc_submit_i2c(
1008 struct dc *dc,
1009 uint32_t link_index,
1010 struct i2c_command *cmd);
1011
Anthony Koo5e7773a2017-01-23 16:55:20 -05001012
Harry Wentland45622362017-09-12 15:58:20 -04001013#endif /* DC_INTERFACE_H_ */