blob: 49043fcf694fe0eab8270eb8d8acd744866e4632 [file] [log] [blame]
Daniel Vetter9c065a72014-09-30 10:56:38 +02001/*
2 * Copyright © 2012-2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 * Daniel Vetter <daniel.vetter@ffwll.ch>
26 *
27 */
28
29#include <linux/pm_runtime.h>
30#include <linux/vgaarb.h>
31
32#include "i915_drv.h"
33#include "intel_drv.h"
Daniel Vetter9c065a72014-09-30 10:56:38 +020034
Daniel Vettere4e76842014-09-30 10:56:42 +020035/**
36 * DOC: runtime pm
37 *
38 * The i915 driver supports dynamic enabling and disabling of entire hardware
39 * blocks at runtime. This is especially important on the display side where
40 * software is supposed to control many power gates manually on recent hardware,
41 * since on the GT side a lot of the power management is done by the hardware.
42 * But even there some manual control at the device level is required.
43 *
44 * Since i915 supports a diverse set of platforms with a unified codebase and
45 * hardware engineers just love to shuffle functionality around between power
46 * domains there's a sizeable amount of indirection required. This file provides
47 * generic functions to the driver for grabbing and releasing references for
48 * abstract power domains. It then maps those to the actual power wells
49 * present for a given platform.
50 */
51
Daniel Vetter9c065a72014-09-30 10:56:38 +020052#define for_each_power_well(i, power_well, domain_mask, power_domains) \
53 for (i = 0; \
54 i < (power_domains)->power_well_count && \
55 ((power_well) = &(power_domains)->power_wells[i]); \
56 i++) \
Jani Nikula95150bd2015-11-24 21:21:56 +020057 for_each_if ((power_well)->domains & (domain_mask))
Daniel Vetter9c065a72014-09-30 10:56:38 +020058
59#define for_each_power_well_rev(i, power_well, domain_mask, power_domains) \
60 for (i = (power_domains)->power_well_count - 1; \
61 i >= 0 && ((power_well) = &(power_domains)->power_wells[i]);\
62 i--) \
Jani Nikula95150bd2015-11-24 21:21:56 +020063 for_each_if ((power_well)->domains & (domain_mask))
Daniel Vetter9c065a72014-09-30 10:56:38 +020064
Suketu Shah5aefb232015-04-16 14:22:10 +053065bool intel_display_power_well_is_enabled(struct drm_i915_private *dev_priv,
66 int power_well_id);
67
Imre Deak9c8d0b82016-06-13 16:44:34 +030068static struct i915_power_well *
69lookup_power_well(struct drm_i915_private *dev_priv, int power_well_id);
70
Daniel Stone9895ad02015-11-20 15:55:33 +000071const char *
72intel_display_power_domain_str(enum intel_display_power_domain domain)
73{
74 switch (domain) {
75 case POWER_DOMAIN_PIPE_A:
76 return "PIPE_A";
77 case POWER_DOMAIN_PIPE_B:
78 return "PIPE_B";
79 case POWER_DOMAIN_PIPE_C:
80 return "PIPE_C";
81 case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
82 return "PIPE_A_PANEL_FITTER";
83 case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
84 return "PIPE_B_PANEL_FITTER";
85 case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
86 return "PIPE_C_PANEL_FITTER";
87 case POWER_DOMAIN_TRANSCODER_A:
88 return "TRANSCODER_A";
89 case POWER_DOMAIN_TRANSCODER_B:
90 return "TRANSCODER_B";
91 case POWER_DOMAIN_TRANSCODER_C:
92 return "TRANSCODER_C";
93 case POWER_DOMAIN_TRANSCODER_EDP:
94 return "TRANSCODER_EDP";
Jani Nikula4d1de972016-03-18 17:05:42 +020095 case POWER_DOMAIN_TRANSCODER_DSI_A:
96 return "TRANSCODER_DSI_A";
97 case POWER_DOMAIN_TRANSCODER_DSI_C:
98 return "TRANSCODER_DSI_C";
Daniel Stone9895ad02015-11-20 15:55:33 +000099 case POWER_DOMAIN_PORT_DDI_A_LANES:
100 return "PORT_DDI_A_LANES";
101 case POWER_DOMAIN_PORT_DDI_B_LANES:
102 return "PORT_DDI_B_LANES";
103 case POWER_DOMAIN_PORT_DDI_C_LANES:
104 return "PORT_DDI_C_LANES";
105 case POWER_DOMAIN_PORT_DDI_D_LANES:
106 return "PORT_DDI_D_LANES";
107 case POWER_DOMAIN_PORT_DDI_E_LANES:
108 return "PORT_DDI_E_LANES";
109 case POWER_DOMAIN_PORT_DSI:
110 return "PORT_DSI";
111 case POWER_DOMAIN_PORT_CRT:
112 return "PORT_CRT";
113 case POWER_DOMAIN_PORT_OTHER:
114 return "PORT_OTHER";
115 case POWER_DOMAIN_VGA:
116 return "VGA";
117 case POWER_DOMAIN_AUDIO:
118 return "AUDIO";
119 case POWER_DOMAIN_PLLS:
120 return "PLLS";
121 case POWER_DOMAIN_AUX_A:
122 return "AUX_A";
123 case POWER_DOMAIN_AUX_B:
124 return "AUX_B";
125 case POWER_DOMAIN_AUX_C:
126 return "AUX_C";
127 case POWER_DOMAIN_AUX_D:
128 return "AUX_D";
129 case POWER_DOMAIN_GMBUS:
130 return "GMBUS";
131 case POWER_DOMAIN_INIT:
132 return "INIT";
133 case POWER_DOMAIN_MODESET:
134 return "MODESET";
135 default:
136 MISSING_CASE(domain);
137 return "?";
138 }
139}
140
Damien Lespiaue8ca9322015-07-30 18:20:26 -0300141static void intel_power_well_enable(struct drm_i915_private *dev_priv,
142 struct i915_power_well *power_well)
143{
144 DRM_DEBUG_KMS("enabling %s\n", power_well->name);
145 power_well->ops->enable(dev_priv, power_well);
146 power_well->hw_enabled = true;
147}
148
Damien Lespiaudcddab32015-07-30 18:20:27 -0300149static void intel_power_well_disable(struct drm_i915_private *dev_priv,
150 struct i915_power_well *power_well)
151{
152 DRM_DEBUG_KMS("disabling %s\n", power_well->name);
153 power_well->hw_enabled = false;
154 power_well->ops->disable(dev_priv, power_well);
155}
156
Imre Deakb409ca92016-06-13 16:44:33 +0300157static void intel_power_well_get(struct drm_i915_private *dev_priv,
158 struct i915_power_well *power_well)
159{
160 if (!power_well->count++)
161 intel_power_well_enable(dev_priv, power_well);
162}
163
164static void intel_power_well_put(struct drm_i915_private *dev_priv,
165 struct i915_power_well *power_well)
166{
167 WARN(!power_well->count, "Use count on power well %s is already zero",
168 power_well->name);
169
170 if (!--power_well->count)
171 intel_power_well_disable(dev_priv, power_well);
172}
173
Daniel Vettere4e76842014-09-30 10:56:42 +0200174/*
Daniel Vetter9c065a72014-09-30 10:56:38 +0200175 * We should only use the power well if we explicitly asked the hardware to
176 * enable it, so check if it's enabled and also check if we've requested it to
177 * be enabled.
178 */
179static bool hsw_power_well_enabled(struct drm_i915_private *dev_priv,
180 struct i915_power_well *power_well)
181{
182 return I915_READ(HSW_PWR_WELL_DRIVER) ==
183 (HSW_PWR_WELL_ENABLE_REQUEST | HSW_PWR_WELL_STATE_ENABLED);
184}
185
Daniel Vettere4e76842014-09-30 10:56:42 +0200186/**
187 * __intel_display_power_is_enabled - unlocked check for a power domain
188 * @dev_priv: i915 device instance
189 * @domain: power domain to check
190 *
191 * This is the unlocked version of intel_display_power_is_enabled() and should
192 * only be used from error capture and recovery code where deadlocks are
193 * possible.
194 *
195 * Returns:
196 * True when the power domain is enabled, false otherwise.
197 */
Daniel Vetterf458ebb2014-09-30 10:56:39 +0200198bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
199 enum intel_display_power_domain domain)
Daniel Vetter9c065a72014-09-30 10:56:38 +0200200{
201 struct i915_power_domains *power_domains;
202 struct i915_power_well *power_well;
203 bool is_enabled;
204 int i;
205
206 if (dev_priv->pm.suspended)
207 return false;
208
209 power_domains = &dev_priv->power_domains;
210
211 is_enabled = true;
212
213 for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
214 if (power_well->always_on)
215 continue;
216
217 if (!power_well->hw_enabled) {
218 is_enabled = false;
219 break;
220 }
221 }
222
223 return is_enabled;
224}
225
Daniel Vettere4e76842014-09-30 10:56:42 +0200226/**
Damien Lespiauf61ccae2014-11-25 13:45:41 +0000227 * intel_display_power_is_enabled - check for a power domain
Daniel Vettere4e76842014-09-30 10:56:42 +0200228 * @dev_priv: i915 device instance
229 * @domain: power domain to check
230 *
231 * This function can be used to check the hw power domain state. It is mostly
232 * used in hardware state readout functions. Everywhere else code should rely
233 * upon explicit power domain reference counting to ensure that the hardware
234 * block is powered up before accessing it.
235 *
236 * Callers must hold the relevant modesetting locks to ensure that concurrent
237 * threads can't disable the power well while the caller tries to read a few
238 * registers.
239 *
240 * Returns:
241 * True when the power domain is enabled, false otherwise.
242 */
Daniel Vetterf458ebb2014-09-30 10:56:39 +0200243bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
244 enum intel_display_power_domain domain)
Daniel Vetter9c065a72014-09-30 10:56:38 +0200245{
246 struct i915_power_domains *power_domains;
247 bool ret;
248
249 power_domains = &dev_priv->power_domains;
250
251 mutex_lock(&power_domains->lock);
Daniel Vetterf458ebb2014-09-30 10:56:39 +0200252 ret = __intel_display_power_is_enabled(dev_priv, domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +0200253 mutex_unlock(&power_domains->lock);
254
255 return ret;
256}
257
Daniel Vettere4e76842014-09-30 10:56:42 +0200258/**
259 * intel_display_set_init_power - set the initial power domain state
260 * @dev_priv: i915 device instance
261 * @enable: whether to enable or disable the initial power domain state
262 *
263 * For simplicity our driver load/unload and system suspend/resume code assumes
264 * that all power domains are always enabled. This functions controls the state
265 * of this little hack. While the initial power domain state is enabled runtime
266 * pm is effectively disabled.
267 */
Daniel Vetterd9bc89d92014-09-30 10:56:40 +0200268void intel_display_set_init_power(struct drm_i915_private *dev_priv,
269 bool enable)
270{
271 if (dev_priv->power_domains.init_power_on == enable)
272 return;
273
274 if (enable)
275 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
276 else
277 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
278
279 dev_priv->power_domains.init_power_on = enable;
280}
281
Daniel Vetter9c065a72014-09-30 10:56:38 +0200282/*
283 * Starting with Haswell, we have a "Power Down Well" that can be turned off
284 * when not needed anymore. We have 4 registers that can request the power well
285 * to be enabled, and it will only be disabled if none of the registers is
286 * requesting it to be enabled.
287 */
288static void hsw_power_well_post_enable(struct drm_i915_private *dev_priv)
289{
David Weinehall52a05c32016-08-22 13:32:44 +0300290 struct pci_dev *pdev = dev_priv->drm.pdev;
Daniel Vetter9c065a72014-09-30 10:56:38 +0200291
292 /*
293 * After we re-enable the power well, if we touch VGA register 0x3d5
294 * we'll get unclaimed register interrupts. This stops after we write
295 * anything to the VGA MSR register. The vgacon module uses this
296 * register all the time, so if we unbind our driver and, as a
297 * consequence, bind vgacon, we'll get stuck in an infinite loop at
298 * console_unlock(). So make here we touch the VGA MSR register, making
299 * sure vgacon can keep working normally without triggering interrupts
300 * and error messages.
301 */
David Weinehall52a05c32016-08-22 13:32:44 +0300302 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
Daniel Vetter9c065a72014-09-30 10:56:38 +0200303 outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
David Weinehall52a05c32016-08-22 13:32:44 +0300304 vga_put(pdev, VGA_RSRC_LEGACY_IO);
Daniel Vetter9c065a72014-09-30 10:56:38 +0200305
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100306 if (IS_BROADWELL(dev_priv))
Damien Lespiau4c6c03b2015-03-06 18:50:48 +0000307 gen8_irq_power_well_post_enable(dev_priv,
308 1 << PIPE_C | 1 << PIPE_B);
Daniel Vetter9c065a72014-09-30 10:56:38 +0200309}
310
Ville Syrjäläaae8ba82016-02-19 20:47:30 +0200311static void hsw_power_well_pre_disable(struct drm_i915_private *dev_priv)
312{
313 if (IS_BROADWELL(dev_priv))
314 gen8_irq_power_well_pre_disable(dev_priv,
315 1 << PIPE_C | 1 << PIPE_B);
316}
317
Damien Lespiaud14c0342015-03-06 18:50:51 +0000318static void skl_power_well_post_enable(struct drm_i915_private *dev_priv,
319 struct i915_power_well *power_well)
320{
David Weinehall52a05c32016-08-22 13:32:44 +0300321 struct pci_dev *pdev = dev_priv->drm.pdev;
Damien Lespiaud14c0342015-03-06 18:50:51 +0000322
323 /*
324 * After we re-enable the power well, if we touch VGA register 0x3d5
325 * we'll get unclaimed register interrupts. This stops after we write
326 * anything to the VGA MSR register. The vgacon module uses this
327 * register all the time, so if we unbind our driver and, as a
328 * consequence, bind vgacon, we'll get stuck in an infinite loop at
329 * console_unlock(). So make here we touch the VGA MSR register, making
330 * sure vgacon can keep working normally without triggering interrupts
331 * and error messages.
332 */
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +0300333 if (power_well->id == SKL_DISP_PW_2) {
David Weinehall52a05c32016-08-22 13:32:44 +0300334 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
Damien Lespiaud14c0342015-03-06 18:50:51 +0000335 outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
David Weinehall52a05c32016-08-22 13:32:44 +0300336 vga_put(pdev, VGA_RSRC_LEGACY_IO);
Damien Lespiaud14c0342015-03-06 18:50:51 +0000337
338 gen8_irq_power_well_post_enable(dev_priv,
339 1 << PIPE_C | 1 << PIPE_B);
340 }
Damien Lespiaud14c0342015-03-06 18:50:51 +0000341}
342
Ville Syrjäläaae8ba82016-02-19 20:47:30 +0200343static void skl_power_well_pre_disable(struct drm_i915_private *dev_priv,
344 struct i915_power_well *power_well)
345{
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +0300346 if (power_well->id == SKL_DISP_PW_2)
Ville Syrjäläaae8ba82016-02-19 20:47:30 +0200347 gen8_irq_power_well_pre_disable(dev_priv,
348 1 << PIPE_C | 1 << PIPE_B);
349}
350
Daniel Vetter9c065a72014-09-30 10:56:38 +0200351static void hsw_set_power_well(struct drm_i915_private *dev_priv,
352 struct i915_power_well *power_well, bool enable)
353{
354 bool is_enabled, enable_requested;
355 uint32_t tmp;
356
357 tmp = I915_READ(HSW_PWR_WELL_DRIVER);
358 is_enabled = tmp & HSW_PWR_WELL_STATE_ENABLED;
359 enable_requested = tmp & HSW_PWR_WELL_ENABLE_REQUEST;
360
361 if (enable) {
362 if (!enable_requested)
363 I915_WRITE(HSW_PWR_WELL_DRIVER,
364 HSW_PWR_WELL_ENABLE_REQUEST);
365
366 if (!is_enabled) {
367 DRM_DEBUG_KMS("Enabling power well\n");
Chris Wilson2c2ccc32016-06-30 15:33:32 +0100368 if (intel_wait_for_register(dev_priv,
369 HSW_PWR_WELL_DRIVER,
370 HSW_PWR_WELL_STATE_ENABLED,
371 HSW_PWR_WELL_STATE_ENABLED,
372 20))
Daniel Vetter9c065a72014-09-30 10:56:38 +0200373 DRM_ERROR("Timeout enabling power well\n");
Paulo Zanoni6d729bf2014-10-07 16:11:11 -0300374 hsw_power_well_post_enable(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +0200375 }
376
Daniel Vetter9c065a72014-09-30 10:56:38 +0200377 } else {
378 if (enable_requested) {
Ville Syrjäläaae8ba82016-02-19 20:47:30 +0200379 hsw_power_well_pre_disable(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +0200380 I915_WRITE(HSW_PWR_WELL_DRIVER, 0);
381 POSTING_READ(HSW_PWR_WELL_DRIVER);
382 DRM_DEBUG_KMS("Requesting to disable the power well\n");
383 }
384 }
385}
386
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000387#define SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \
388 BIT(POWER_DOMAIN_TRANSCODER_A) | \
389 BIT(POWER_DOMAIN_PIPE_B) | \
390 BIT(POWER_DOMAIN_TRANSCODER_B) | \
391 BIT(POWER_DOMAIN_PIPE_C) | \
392 BIT(POWER_DOMAIN_TRANSCODER_C) | \
393 BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
394 BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100395 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
396 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
397 BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
398 BIT(POWER_DOMAIN_PORT_DDI_E_LANES) | \
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000399 BIT(POWER_DOMAIN_AUX_B) | \
400 BIT(POWER_DOMAIN_AUX_C) | \
401 BIT(POWER_DOMAIN_AUX_D) | \
402 BIT(POWER_DOMAIN_AUDIO) | \
403 BIT(POWER_DOMAIN_VGA) | \
404 BIT(POWER_DOMAIN_INIT))
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000405#define SKL_DISPLAY_DDI_A_E_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100406 BIT(POWER_DOMAIN_PORT_DDI_A_LANES) | \
407 BIT(POWER_DOMAIN_PORT_DDI_E_LANES) | \
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000408 BIT(POWER_DOMAIN_INIT))
409#define SKL_DISPLAY_DDI_B_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100410 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000411 BIT(POWER_DOMAIN_INIT))
412#define SKL_DISPLAY_DDI_C_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100413 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000414 BIT(POWER_DOMAIN_INIT))
415#define SKL_DISPLAY_DDI_D_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100416 BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000417 BIT(POWER_DOMAIN_INIT))
Patrik Jakobsson9f836f92015-11-16 16:20:01 +0100418#define SKL_DISPLAY_DC_OFF_POWER_DOMAINS ( \
419 SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
420 BIT(POWER_DOMAIN_MODESET) | \
421 BIT(POWER_DOMAIN_AUX_A) | \
422 BIT(POWER_DOMAIN_INIT))
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000423
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +0530424#define BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \
425 BIT(POWER_DOMAIN_TRANSCODER_A) | \
426 BIT(POWER_DOMAIN_PIPE_B) | \
427 BIT(POWER_DOMAIN_TRANSCODER_B) | \
428 BIT(POWER_DOMAIN_PIPE_C) | \
429 BIT(POWER_DOMAIN_TRANSCODER_C) | \
430 BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
431 BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100432 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
433 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +0530434 BIT(POWER_DOMAIN_AUX_B) | \
435 BIT(POWER_DOMAIN_AUX_C) | \
436 BIT(POWER_DOMAIN_AUDIO) | \
437 BIT(POWER_DOMAIN_VGA) | \
Ville Syrjäläf0ab43e2015-11-09 16:48:19 +0100438 BIT(POWER_DOMAIN_GMBUS) | \
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +0530439 BIT(POWER_DOMAIN_INIT))
Patrik Jakobsson9f836f92015-11-16 16:20:01 +0100440#define BXT_DISPLAY_DC_OFF_POWER_DOMAINS ( \
441 BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
442 BIT(POWER_DOMAIN_MODESET) | \
443 BIT(POWER_DOMAIN_AUX_A) | \
444 BIT(POWER_DOMAIN_INIT))
Imre Deak9c8d0b82016-06-13 16:44:34 +0300445#define BXT_DPIO_CMN_A_POWER_DOMAINS ( \
446 BIT(POWER_DOMAIN_PORT_DDI_A_LANES) | \
447 BIT(POWER_DOMAIN_AUX_A) | \
448 BIT(POWER_DOMAIN_INIT))
449#define BXT_DPIO_CMN_BC_POWER_DOMAINS ( \
450 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
451 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
452 BIT(POWER_DOMAIN_AUX_B) | \
453 BIT(POWER_DOMAIN_AUX_C) | \
454 BIT(POWER_DOMAIN_INIT))
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +0530455
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +0200456#define GLK_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \
457 BIT(POWER_DOMAIN_TRANSCODER_A) | \
458 BIT(POWER_DOMAIN_PIPE_B) | \
459 BIT(POWER_DOMAIN_TRANSCODER_B) | \
460 BIT(POWER_DOMAIN_PIPE_C) | \
461 BIT(POWER_DOMAIN_TRANSCODER_C) | \
462 BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
463 BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
464 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
465 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
466 BIT(POWER_DOMAIN_AUX_B) | \
467 BIT(POWER_DOMAIN_AUX_C) | \
468 BIT(POWER_DOMAIN_AUDIO) | \
469 BIT(POWER_DOMAIN_VGA) | \
470 BIT(POWER_DOMAIN_INIT))
471#define GLK_DISPLAY_DDI_A_POWER_DOMAINS ( \
472 BIT(POWER_DOMAIN_PORT_DDI_A_LANES) | \
473 BIT(POWER_DOMAIN_INIT))
474#define GLK_DISPLAY_DDI_B_POWER_DOMAINS ( \
475 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
476 BIT(POWER_DOMAIN_INIT))
477#define GLK_DISPLAY_DDI_C_POWER_DOMAINS ( \
478 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
479 BIT(POWER_DOMAIN_INIT))
480#define GLK_DISPLAY_AUX_A_POWER_DOMAINS ( \
481 BIT(POWER_DOMAIN_AUX_A) | \
482 BIT(POWER_DOMAIN_INIT))
483#define GLK_DISPLAY_AUX_B_POWER_DOMAINS ( \
484 BIT(POWER_DOMAIN_AUX_B) | \
485 BIT(POWER_DOMAIN_INIT))
486#define GLK_DISPLAY_AUX_C_POWER_DOMAINS ( \
487 BIT(POWER_DOMAIN_AUX_C) | \
488 BIT(POWER_DOMAIN_INIT))
489#define GLK_DISPLAY_DC_OFF_POWER_DOMAINS ( \
490 GLK_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
491 BIT(POWER_DOMAIN_MODESET) | \
492 BIT(POWER_DOMAIN_AUX_A) | \
493 BIT(POWER_DOMAIN_INIT))
494
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530495static void assert_can_enable_dc9(struct drm_i915_private *dev_priv)
496{
Imre Deakbfcdabe2016-04-01 16:02:37 +0300497 WARN_ONCE((I915_READ(DC_STATE_EN) & DC_STATE_EN_DC9),
498 "DC9 already programmed to be enabled.\n");
499 WARN_ONCE(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5,
500 "DC5 still not disabled to enable DC9.\n");
501 WARN_ONCE(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on.\n");
502 WARN_ONCE(intel_irqs_enabled(dev_priv),
503 "Interrupts not disabled yet.\n");
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530504
505 /*
506 * TODO: check for the following to verify the conditions to enter DC9
507 * state are satisfied:
508 * 1] Check relevant display engine registers to verify if mode set
509 * disable sequence was followed.
510 * 2] Check if display uninitialize sequence is initialized.
511 */
512}
513
514static void assert_can_disable_dc9(struct drm_i915_private *dev_priv)
515{
Imre Deakbfcdabe2016-04-01 16:02:37 +0300516 WARN_ONCE(intel_irqs_enabled(dev_priv),
517 "Interrupts not disabled yet.\n");
518 WARN_ONCE(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5,
519 "DC5 still not disabled.\n");
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530520
521 /*
522 * TODO: check for the following to verify DC9 state was indeed
523 * entered before programming to disable it:
524 * 1] Check relevant display engine registers to verify if mode
525 * set disable sequence was followed.
526 * 2] Check if display uninitialize sequence is initialized.
527 */
528}
529
Mika Kuoppala779cb5d2016-02-18 17:58:09 +0200530static void gen9_write_dc_state(struct drm_i915_private *dev_priv,
531 u32 state)
532{
533 int rewrites = 0;
534 int rereads = 0;
535 u32 v;
536
537 I915_WRITE(DC_STATE_EN, state);
538
539 /* It has been observed that disabling the dc6 state sometimes
540 * doesn't stick and dmc keeps returning old value. Make sure
541 * the write really sticks enough times and also force rewrite until
542 * we are confident that state is exactly what we want.
543 */
544 do {
545 v = I915_READ(DC_STATE_EN);
546
547 if (v != state) {
548 I915_WRITE(DC_STATE_EN, state);
549 rewrites++;
550 rereads = 0;
551 } else if (rereads++ > 5) {
552 break;
553 }
554
555 } while (rewrites < 100);
556
557 if (v != state)
558 DRM_ERROR("Writing dc state to 0x%x failed, now 0x%x\n",
559 state, v);
560
561 /* Most of the times we need one retry, avoid spam */
562 if (rewrites > 1)
563 DRM_DEBUG_KMS("Rewrote dc state to 0x%x %d times\n",
564 state, rewrites);
565}
566
Imre Deakda2f41d2016-04-20 20:27:56 +0300567static u32 gen9_dc_mask(struct drm_i915_private *dev_priv)
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530568{
Imre Deakda2f41d2016-04-20 20:27:56 +0300569 u32 mask;
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530570
Imre Deak13ae3a02015-11-04 19:24:16 +0200571 mask = DC_STATE_EN_UPTO_DC5;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200572 if (IS_GEN9_LP(dev_priv))
Imre Deak13ae3a02015-11-04 19:24:16 +0200573 mask |= DC_STATE_EN_DC9;
574 else
575 mask |= DC_STATE_EN_UPTO_DC6;
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530576
Imre Deakda2f41d2016-04-20 20:27:56 +0300577 return mask;
578}
579
580void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv)
581{
582 u32 val;
583
584 val = I915_READ(DC_STATE_EN) & gen9_dc_mask(dev_priv);
585
586 DRM_DEBUG_KMS("Resetting DC state tracking from %02x to %02x\n",
587 dev_priv->csr.dc_state, val);
588 dev_priv->csr.dc_state = val;
589}
590
591static void gen9_set_dc_state(struct drm_i915_private *dev_priv, uint32_t state)
592{
593 uint32_t val;
594 uint32_t mask;
595
Imre Deaka37baf32016-02-29 22:49:03 +0200596 if (WARN_ON_ONCE(state & ~dev_priv->csr.allowed_dc_mask))
597 state &= dev_priv->csr.allowed_dc_mask;
Patrik Jakobsson443646c2015-11-16 15:01:06 +0100598
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530599 val = I915_READ(DC_STATE_EN);
Imre Deakda2f41d2016-04-20 20:27:56 +0300600 mask = gen9_dc_mask(dev_priv);
Imre Deak13ae3a02015-11-04 19:24:16 +0200601 DRM_DEBUG_KMS("Setting DC state from %02x to %02x\n",
602 val & mask, state);
Patrik Jakobsson832dba82016-02-18 17:21:11 +0200603
604 /* Check if DMC is ignoring our DC state requests */
605 if ((val & mask) != dev_priv->csr.dc_state)
606 DRM_ERROR("DC state mismatch (0x%x -> 0x%x)\n",
607 dev_priv->csr.dc_state, val & mask);
608
Imre Deak13ae3a02015-11-04 19:24:16 +0200609 val &= ~mask;
610 val |= state;
Mika Kuoppala779cb5d2016-02-18 17:58:09 +0200611
612 gen9_write_dc_state(dev_priv, val);
Patrik Jakobsson832dba82016-02-18 17:21:11 +0200613
614 dev_priv->csr.dc_state = val & mask;
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530615}
616
Imre Deak13ae3a02015-11-04 19:24:16 +0200617void bxt_enable_dc9(struct drm_i915_private *dev_priv)
618{
619 assert_can_enable_dc9(dev_priv);
620
621 DRM_DEBUG_KMS("Enabling DC9\n");
622
Imre Deak78597992016-06-16 16:37:20 +0300623 intel_power_sequencer_reset(dev_priv);
Imre Deak13ae3a02015-11-04 19:24:16 +0200624 gen9_set_dc_state(dev_priv, DC_STATE_EN_DC9);
625}
626
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530627void bxt_disable_dc9(struct drm_i915_private *dev_priv)
628{
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530629 assert_can_disable_dc9(dev_priv);
630
631 DRM_DEBUG_KMS("Disabling DC9\n");
632
Imre Deak13ae3a02015-11-04 19:24:16 +0200633 gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
Imre Deak8090ba82016-08-10 14:07:33 +0300634
635 intel_pps_unlock_regs_wa(dev_priv);
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530636}
637
Daniel Vetteraf5fead2015-10-28 23:58:57 +0200638static void assert_csr_loaded(struct drm_i915_private *dev_priv)
639{
640 WARN_ONCE(!I915_READ(CSR_PROGRAM(0)),
641 "CSR program storage start is NULL\n");
642 WARN_ONCE(!I915_READ(CSR_SSP_BASE), "CSR SSP Base Not fine\n");
643 WARN_ONCE(!I915_READ(CSR_HTP_SKL), "CSR HTP Not fine\n");
644}
645
Suketu Shah5aefb232015-04-16 14:22:10 +0530646static void assert_can_enable_dc5(struct drm_i915_private *dev_priv)
Suketu Shahdc174302015-04-17 19:46:16 +0530647{
Suketu Shah5aefb232015-04-16 14:22:10 +0530648 bool pg2_enabled = intel_display_power_well_is_enabled(dev_priv,
649 SKL_DISP_PW_2);
650
Jesse Barnes6ff8ab02015-09-10 08:20:28 -0700651 WARN_ONCE(pg2_enabled, "PG2 not disabled to enable DC5.\n");
Suketu Shah5aefb232015-04-16 14:22:10 +0530652
Jesse Barnes6ff8ab02015-09-10 08:20:28 -0700653 WARN_ONCE((I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5),
654 "DC5 already programmed to be enabled.\n");
Imre Deakc9b88462015-12-15 20:10:34 +0200655 assert_rpm_wakelock_held(dev_priv);
Suketu Shah5aefb232015-04-16 14:22:10 +0530656
657 assert_csr_loaded(dev_priv);
658}
659
Imre Deakf62c79b2016-04-20 20:27:57 +0300660void gen9_enable_dc5(struct drm_i915_private *dev_priv)
Suketu Shah5aefb232015-04-16 14:22:10 +0530661{
Suketu Shah5aefb232015-04-16 14:22:10 +0530662 assert_can_enable_dc5(dev_priv);
A.Sunil Kamath6b457d32015-04-16 14:22:09 +0530663
664 DRM_DEBUG_KMS("Enabling DC5\n");
665
Imre Deak13ae3a02015-11-04 19:24:16 +0200666 gen9_set_dc_state(dev_priv, DC_STATE_EN_UPTO_DC5);
Suketu Shahdc174302015-04-17 19:46:16 +0530667}
668
Suketu Shah93c7cb62015-04-16 14:22:13 +0530669static void assert_can_enable_dc6(struct drm_i915_private *dev_priv)
Suketu Shahf75a1982015-04-16 14:22:11 +0530670{
Jesse Barnes6ff8ab02015-09-10 08:20:28 -0700671 WARN_ONCE(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
672 "Backlight is not disabled.\n");
673 WARN_ONCE((I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC6),
674 "DC6 already programmed to be enabled.\n");
Suketu Shah93c7cb62015-04-16 14:22:13 +0530675
676 assert_csr_loaded(dev_priv);
677}
678
Animesh Manna0a9d2be2015-09-29 11:01:59 +0530679void skl_enable_dc6(struct drm_i915_private *dev_priv)
Suketu Shah93c7cb62015-04-16 14:22:13 +0530680{
Suketu Shah93c7cb62015-04-16 14:22:13 +0530681 assert_can_enable_dc6(dev_priv);
A.Sunil Kamath74b4f372015-04-16 14:22:12 +0530682
683 DRM_DEBUG_KMS("Enabling DC6\n");
684
Imre Deak13ae3a02015-11-04 19:24:16 +0200685 gen9_set_dc_state(dev_priv, DC_STATE_EN_UPTO_DC6);
686
Suketu Shahf75a1982015-04-16 14:22:11 +0530687}
688
Animesh Manna0a9d2be2015-09-29 11:01:59 +0530689void skl_disable_dc6(struct drm_i915_private *dev_priv)
Suketu Shahf75a1982015-04-16 14:22:11 +0530690{
A.Sunil Kamath74b4f372015-04-16 14:22:12 +0530691 DRM_DEBUG_KMS("Disabling DC6\n");
692
Imre Deak13ae3a02015-11-04 19:24:16 +0200693 gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
Suketu Shahf75a1982015-04-16 14:22:11 +0530694}
695
Imre Deakc6782b72016-04-05 13:26:05 +0300696static void
697gen9_sanitize_power_well_requests(struct drm_i915_private *dev_priv,
698 struct i915_power_well *power_well)
699{
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +0300700 enum skl_disp_power_wells power_well_id = power_well->id;
Imre Deakc6782b72016-04-05 13:26:05 +0300701 u32 val;
702 u32 mask;
703
704 mask = SKL_POWER_WELL_REQ(power_well_id);
705
706 val = I915_READ(HSW_PWR_WELL_KVMR);
707 if (WARN_ONCE(val & mask, "Clearing unexpected KVMR request for %s\n",
708 power_well->name))
709 I915_WRITE(HSW_PWR_WELL_KVMR, val & ~mask);
710
711 val = I915_READ(HSW_PWR_WELL_BIOS);
712 val |= I915_READ(HSW_PWR_WELL_DEBUG);
713
714 if (!(val & mask))
715 return;
716
717 /*
718 * DMC is known to force on the request bits for power well 1 on SKL
719 * and BXT and the misc IO power well on SKL but we don't expect any
720 * other request bits to be set, so WARN for those.
721 */
722 if (power_well_id == SKL_DISP_PW_1 ||
Imre Deak80dbe992016-04-19 13:00:36 +0300723 ((IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) &&
724 power_well_id == SKL_DISP_PW_MISC_IO))
Imre Deakc6782b72016-04-05 13:26:05 +0300725 DRM_DEBUG_DRIVER("Clearing auxiliary requests for %s forced on "
726 "by DMC\n", power_well->name);
727 else
728 WARN_ONCE(1, "Clearing unexpected auxiliary requests for %s\n",
729 power_well->name);
730
731 I915_WRITE(HSW_PWR_WELL_BIOS, val & ~mask);
732 I915_WRITE(HSW_PWR_WELL_DEBUG, val & ~mask);
733}
734
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000735static void skl_set_power_well(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +0200736 struct i915_power_well *power_well, bool enable)
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000737{
738 uint32_t tmp, fuse_status;
739 uint32_t req_mask, state_mask;
Damien Lespiau2a518352015-03-06 18:50:49 +0000740 bool is_enabled, enable_requested, check_fuse_status = false;
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000741
742 tmp = I915_READ(HSW_PWR_WELL_DRIVER);
743 fuse_status = I915_READ(SKL_FUSE_STATUS);
744
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +0300745 switch (power_well->id) {
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000746 case SKL_DISP_PW_1:
Chris Wilson117c1142016-06-30 15:33:33 +0100747 if (intel_wait_for_register(dev_priv,
748 SKL_FUSE_STATUS,
749 SKL_FUSE_PG0_DIST_STATUS,
750 SKL_FUSE_PG0_DIST_STATUS,
751 1)) {
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000752 DRM_ERROR("PG0 not enabled\n");
753 return;
754 }
755 break;
756 case SKL_DISP_PW_2:
757 if (!(fuse_status & SKL_FUSE_PG1_DIST_STATUS)) {
758 DRM_ERROR("PG1 in disabled state\n");
759 return;
760 }
761 break;
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +0200762 case SKL_DISP_PW_MISC_IO:
763 case SKL_DISP_PW_DDI_A_E: /* GLK_DISP_PW_DDI_A */
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000764 case SKL_DISP_PW_DDI_B:
765 case SKL_DISP_PW_DDI_C:
766 case SKL_DISP_PW_DDI_D:
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +0200767 case GLK_DISP_PW_AUX_A:
768 case GLK_DISP_PW_AUX_B:
769 case GLK_DISP_PW_AUX_C:
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000770 break;
771 default:
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +0300772 WARN(1, "Unknown power well %lu\n", power_well->id);
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000773 return;
774 }
775
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +0300776 req_mask = SKL_POWER_WELL_REQ(power_well->id);
Damien Lespiau2a518352015-03-06 18:50:49 +0000777 enable_requested = tmp & req_mask;
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +0300778 state_mask = SKL_POWER_WELL_STATE(power_well->id);
Damien Lespiau2a518352015-03-06 18:50:49 +0000779 is_enabled = tmp & state_mask;
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000780
Ville Syrjäläaae8ba82016-02-19 20:47:30 +0200781 if (!enable && enable_requested)
782 skl_power_well_pre_disable(dev_priv, power_well);
783
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000784 if (enable) {
Damien Lespiau2a518352015-03-06 18:50:49 +0000785 if (!enable_requested) {
Suketu Shahdc174302015-04-17 19:46:16 +0530786 WARN((tmp & state_mask) &&
787 !I915_READ(HSW_PWR_WELL_BIOS),
788 "Invalid for power well status to be enabled, unless done by the BIOS, \
789 when request is to disable!\n");
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000790 I915_WRITE(HSW_PWR_WELL_DRIVER, tmp | req_mask);
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000791 }
792
Damien Lespiau2a518352015-03-06 18:50:49 +0000793 if (!is_enabled) {
Damien Lespiau510e6fd2015-03-06 18:50:50 +0000794 DRM_DEBUG_KMS("Enabling %s\n", power_well->name);
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000795 check_fuse_status = true;
796 }
797 } else {
Damien Lespiau2a518352015-03-06 18:50:49 +0000798 if (enable_requested) {
Imre Deak4a76f292015-11-04 19:24:15 +0200799 I915_WRITE(HSW_PWR_WELL_DRIVER, tmp & ~req_mask);
800 POSTING_READ(HSW_PWR_WELL_DRIVER);
801 DRM_DEBUG_KMS("Disabling %s\n", power_well->name);
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000802 }
Imre Deakc6782b72016-04-05 13:26:05 +0300803
Imre Deak5f304c82016-04-15 22:32:58 +0300804 if (IS_GEN9(dev_priv))
Imre Deakc6782b72016-04-05 13:26:05 +0300805 gen9_sanitize_power_well_requests(dev_priv, power_well);
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000806 }
807
Imre Deak1d963af2016-04-01 16:02:36 +0300808 if (wait_for(!!(I915_READ(HSW_PWR_WELL_DRIVER) & state_mask) == enable,
809 1))
810 DRM_ERROR("%s %s timeout\n",
811 power_well->name, enable ? "enable" : "disable");
812
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000813 if (check_fuse_status) {
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +0300814 if (power_well->id == SKL_DISP_PW_1) {
Chris Wilson8b00f552016-06-30 15:33:34 +0100815 if (intel_wait_for_register(dev_priv,
816 SKL_FUSE_STATUS,
817 SKL_FUSE_PG1_DIST_STATUS,
818 SKL_FUSE_PG1_DIST_STATUS,
819 1))
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000820 DRM_ERROR("PG1 distributing status timeout\n");
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +0300821 } else if (power_well->id == SKL_DISP_PW_2) {
Chris Wilson8b00f552016-06-30 15:33:34 +0100822 if (intel_wait_for_register(dev_priv,
823 SKL_FUSE_STATUS,
824 SKL_FUSE_PG2_DIST_STATUS,
825 SKL_FUSE_PG2_DIST_STATUS,
826 1))
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000827 DRM_ERROR("PG2 distributing status timeout\n");
828 }
829 }
Damien Lespiaud14c0342015-03-06 18:50:51 +0000830
831 if (enable && !is_enabled)
832 skl_power_well_post_enable(dev_priv, power_well);
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000833}
834
Daniel Vetter9c065a72014-09-30 10:56:38 +0200835static void hsw_power_well_sync_hw(struct drm_i915_private *dev_priv,
836 struct i915_power_well *power_well)
837{
838 hsw_set_power_well(dev_priv, power_well, power_well->count > 0);
839
840 /*
841 * We're taking over the BIOS, so clear any requests made by it since
842 * the driver is in charge now.
843 */
844 if (I915_READ(HSW_PWR_WELL_BIOS) & HSW_PWR_WELL_ENABLE_REQUEST)
845 I915_WRITE(HSW_PWR_WELL_BIOS, 0);
846}
847
848static void hsw_power_well_enable(struct drm_i915_private *dev_priv,
849 struct i915_power_well *power_well)
850{
851 hsw_set_power_well(dev_priv, power_well, true);
852}
853
854static void hsw_power_well_disable(struct drm_i915_private *dev_priv,
855 struct i915_power_well *power_well)
856{
857 hsw_set_power_well(dev_priv, power_well, false);
858}
859
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000860static bool skl_power_well_enabled(struct drm_i915_private *dev_priv,
861 struct i915_power_well *power_well)
862{
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +0300863 uint32_t mask = SKL_POWER_WELL_REQ(power_well->id) |
864 SKL_POWER_WELL_STATE(power_well->id);
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000865
866 return (I915_READ(HSW_PWR_WELL_DRIVER) & mask) == mask;
867}
868
869static void skl_power_well_sync_hw(struct drm_i915_private *dev_priv,
870 struct i915_power_well *power_well)
871{
872 skl_set_power_well(dev_priv, power_well, power_well->count > 0);
873
874 /* Clear any request made by BIOS as driver is taking over */
875 I915_WRITE(HSW_PWR_WELL_BIOS, 0);
876}
877
878static void skl_power_well_enable(struct drm_i915_private *dev_priv,
879 struct i915_power_well *power_well)
880{
881 skl_set_power_well(dev_priv, power_well, true);
882}
883
884static void skl_power_well_disable(struct drm_i915_private *dev_priv,
885 struct i915_power_well *power_well)
886{
887 skl_set_power_well(dev_priv, power_well, false);
888}
889
Imre Deak9c8d0b82016-06-13 16:44:34 +0300890static void bxt_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
891 struct i915_power_well *power_well)
892{
Ander Conselvan de Oliveira362624c2016-10-06 19:22:15 +0300893 bxt_ddi_phy_init(dev_priv, power_well->data);
Imre Deak9c8d0b82016-06-13 16:44:34 +0300894}
895
896static void bxt_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
897 struct i915_power_well *power_well)
898{
Ander Conselvan de Oliveira362624c2016-10-06 19:22:15 +0300899 bxt_ddi_phy_uninit(dev_priv, power_well->data);
Imre Deak9c8d0b82016-06-13 16:44:34 +0300900}
901
902static bool bxt_dpio_cmn_power_well_enabled(struct drm_i915_private *dev_priv,
903 struct i915_power_well *power_well)
904{
Ander Conselvan de Oliveira362624c2016-10-06 19:22:15 +0300905 return bxt_ddi_phy_is_enabled(dev_priv, power_well->data);
Imre Deak9c8d0b82016-06-13 16:44:34 +0300906}
907
908static void bxt_dpio_cmn_power_well_sync_hw(struct drm_i915_private *dev_priv,
909 struct i915_power_well *power_well)
910{
911 if (power_well->count > 0)
912 bxt_dpio_cmn_power_well_enable(dev_priv, power_well);
913 else
914 bxt_dpio_cmn_power_well_disable(dev_priv, power_well);
915}
916
917
918static void bxt_verify_ddi_phy_power_wells(struct drm_i915_private *dev_priv)
919{
920 struct i915_power_well *power_well;
921
922 power_well = lookup_power_well(dev_priv, BXT_DPIO_CMN_A);
923 if (power_well->count > 0)
Ander Conselvan de Oliveira362624c2016-10-06 19:22:15 +0300924 bxt_ddi_phy_verify_state(dev_priv, power_well->data);
Imre Deak9c8d0b82016-06-13 16:44:34 +0300925
926 power_well = lookup_power_well(dev_priv, BXT_DPIO_CMN_BC);
927 if (power_well->count > 0)
Ander Conselvan de Oliveira362624c2016-10-06 19:22:15 +0300928 bxt_ddi_phy_verify_state(dev_priv, power_well->data);
Imre Deak9c8d0b82016-06-13 16:44:34 +0300929}
930
Patrik Jakobsson9f836f92015-11-16 16:20:01 +0100931static bool gen9_dc_off_power_well_enabled(struct drm_i915_private *dev_priv,
932 struct i915_power_well *power_well)
933{
934 return (I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5_DC6_MASK) == 0;
935}
936
Ville Syrjälä18a80672016-05-16 16:59:40 +0300937static void gen9_assert_dbuf_enabled(struct drm_i915_private *dev_priv)
938{
939 u32 tmp = I915_READ(DBUF_CTL);
940
941 WARN((tmp & (DBUF_POWER_STATE | DBUF_POWER_REQUEST)) !=
942 (DBUF_POWER_STATE | DBUF_POWER_REQUEST),
943 "Unexpected DBuf power power state (0x%08x)\n", tmp);
944}
945
Patrik Jakobsson9f836f92015-11-16 16:20:01 +0100946static void gen9_dc_off_power_well_enable(struct drm_i915_private *dev_priv,
947 struct i915_power_well *power_well)
948{
Imre Deak5b773eb2016-02-29 22:49:05 +0200949 gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
Imre Deakadc7f042016-04-04 17:27:10 +0300950
Ville Syrjälä342be922016-05-13 23:41:39 +0300951 WARN_ON(dev_priv->cdclk_freq !=
Ville Syrjälä1353c4f2016-10-31 22:37:13 +0200952 dev_priv->display.get_display_clock_speed(dev_priv));
Ville Syrjälä342be922016-05-13 23:41:39 +0300953
Ville Syrjälä18a80672016-05-16 16:59:40 +0300954 gen9_assert_dbuf_enabled(dev_priv);
955
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200956 if (IS_GEN9_LP(dev_priv))
Imre Deak9c8d0b82016-06-13 16:44:34 +0300957 bxt_verify_ddi_phy_power_wells(dev_priv);
Patrik Jakobsson9f836f92015-11-16 16:20:01 +0100958}
959
960static void gen9_dc_off_power_well_disable(struct drm_i915_private *dev_priv,
961 struct i915_power_well *power_well)
962{
Imre Deakf74ed082016-04-18 14:48:21 +0300963 if (!dev_priv->csr.dmc_payload)
964 return;
965
Imre Deaka37baf32016-02-29 22:49:03 +0200966 if (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC6)
Patrik Jakobsson9f836f92015-11-16 16:20:01 +0100967 skl_enable_dc6(dev_priv);
Imre Deaka37baf32016-02-29 22:49:03 +0200968 else if (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5)
Patrik Jakobsson9f836f92015-11-16 16:20:01 +0100969 gen9_enable_dc5(dev_priv);
970}
971
972static void gen9_dc_off_power_well_sync_hw(struct drm_i915_private *dev_priv,
973 struct i915_power_well *power_well)
974{
Imre Deaka37baf32016-02-29 22:49:03 +0200975 if (power_well->count > 0)
976 gen9_dc_off_power_well_enable(dev_priv, power_well);
977 else
978 gen9_dc_off_power_well_disable(dev_priv, power_well);
Patrik Jakobsson9f836f92015-11-16 16:20:01 +0100979}
980
Daniel Vetter9c065a72014-09-30 10:56:38 +0200981static void i9xx_always_on_power_well_noop(struct drm_i915_private *dev_priv,
982 struct i915_power_well *power_well)
983{
984}
985
986static bool i9xx_always_on_power_well_enabled(struct drm_i915_private *dev_priv,
987 struct i915_power_well *power_well)
988{
989 return true;
990}
991
992static void vlv_set_power_well(struct drm_i915_private *dev_priv,
993 struct i915_power_well *power_well, bool enable)
994{
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +0300995 enum punit_power_well power_well_id = power_well->id;
Daniel Vetter9c065a72014-09-30 10:56:38 +0200996 u32 mask;
997 u32 state;
998 u32 ctrl;
999
1000 mask = PUNIT_PWRGT_MASK(power_well_id);
1001 state = enable ? PUNIT_PWRGT_PWR_ON(power_well_id) :
1002 PUNIT_PWRGT_PWR_GATE(power_well_id);
1003
1004 mutex_lock(&dev_priv->rps.hw_lock);
1005
1006#define COND \
1007 ((vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask) == state)
1008
1009 if (COND)
1010 goto out;
1011
1012 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL);
1013 ctrl &= ~mask;
1014 ctrl |= state;
1015 vlv_punit_write(dev_priv, PUNIT_REG_PWRGT_CTRL, ctrl);
1016
1017 if (wait_for(COND, 100))
Masanari Iida7e35ab82015-05-10 01:00:23 +09001018 DRM_ERROR("timeout setting power well state %08x (%08x)\n",
Daniel Vetter9c065a72014-09-30 10:56:38 +02001019 state,
1020 vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL));
1021
1022#undef COND
1023
1024out:
1025 mutex_unlock(&dev_priv->rps.hw_lock);
1026}
1027
1028static void vlv_power_well_sync_hw(struct drm_i915_private *dev_priv,
1029 struct i915_power_well *power_well)
1030{
1031 vlv_set_power_well(dev_priv, power_well, power_well->count > 0);
1032}
1033
1034static void vlv_power_well_enable(struct drm_i915_private *dev_priv,
1035 struct i915_power_well *power_well)
1036{
1037 vlv_set_power_well(dev_priv, power_well, true);
1038}
1039
1040static void vlv_power_well_disable(struct drm_i915_private *dev_priv,
1041 struct i915_power_well *power_well)
1042{
1043 vlv_set_power_well(dev_priv, power_well, false);
1044}
1045
1046static bool vlv_power_well_enabled(struct drm_i915_private *dev_priv,
1047 struct i915_power_well *power_well)
1048{
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001049 int power_well_id = power_well->id;
Daniel Vetter9c065a72014-09-30 10:56:38 +02001050 bool enabled = false;
1051 u32 mask;
1052 u32 state;
1053 u32 ctrl;
1054
1055 mask = PUNIT_PWRGT_MASK(power_well_id);
1056 ctrl = PUNIT_PWRGT_PWR_ON(power_well_id);
1057
1058 mutex_lock(&dev_priv->rps.hw_lock);
1059
1060 state = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask;
1061 /*
1062 * We only ever set the power-on and power-gate states, anything
1063 * else is unexpected.
1064 */
1065 WARN_ON(state != PUNIT_PWRGT_PWR_ON(power_well_id) &&
1066 state != PUNIT_PWRGT_PWR_GATE(power_well_id));
1067 if (state == ctrl)
1068 enabled = true;
1069
1070 /*
1071 * A transient state at this point would mean some unexpected party
1072 * is poking at the power controls too.
1073 */
1074 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL) & mask;
1075 WARN_ON(ctrl != state);
1076
1077 mutex_unlock(&dev_priv->rps.hw_lock);
1078
1079 return enabled;
1080}
1081
Ville Syrjälä766078d2016-04-11 16:56:30 +03001082static void vlv_init_display_clock_gating(struct drm_i915_private *dev_priv)
1083{
1084 I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE);
1085
1086 /*
1087 * Disable trickle feed and enable pnd deadline calculation
1088 */
1089 I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
1090 I915_WRITE(CBR1_VLV, 0);
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +03001091
1092 WARN_ON(dev_priv->rawclk_freq == 0);
1093
1094 I915_WRITE(RAWCLK_FREQ_VLV,
1095 DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 1000));
Ville Syrjälä766078d2016-04-11 16:56:30 +03001096}
1097
Ville Syrjälä2be7d542015-06-29 15:25:51 +03001098static void vlv_display_power_well_init(struct drm_i915_private *dev_priv)
Daniel Vetter9c065a72014-09-30 10:56:38 +02001099{
Lyude9504a892016-06-21 17:03:42 -04001100 struct intel_encoder *encoder;
Ville Syrjälä5a8fbb72015-06-29 15:25:53 +03001101 enum pipe pipe;
1102
1103 /*
1104 * Enable the CRI clock source so we can get at the
1105 * display and the reference clock for VGA
1106 * hotplug / manual detection. Supposedly DSI also
1107 * needs the ref clock up and running.
1108 *
1109 * CHV DPLL B/C have some issues if VGA mode is enabled.
1110 */
Tvrtko Ursulin801388c2016-11-16 08:55:44 +00001111 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä5a8fbb72015-06-29 15:25:53 +03001112 u32 val = I915_READ(DPLL(pipe));
1113
1114 val |= DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1115 if (pipe != PIPE_A)
1116 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1117
1118 I915_WRITE(DPLL(pipe), val);
1119 }
Daniel Vetter9c065a72014-09-30 10:56:38 +02001120
Ville Syrjälä766078d2016-04-11 16:56:30 +03001121 vlv_init_display_clock_gating(dev_priv);
1122
Daniel Vetter9c065a72014-09-30 10:56:38 +02001123 spin_lock_irq(&dev_priv->irq_lock);
1124 valleyview_enable_display_irqs(dev_priv);
1125 spin_unlock_irq(&dev_priv->irq_lock);
1126
1127 /*
1128 * During driver initialization/resume we can avoid restoring the
1129 * part of the HW/SW state that will be inited anyway explicitly.
1130 */
1131 if (dev_priv->power_domains.initializing)
1132 return;
1133
Daniel Vetterb9632912014-09-30 10:56:44 +02001134 intel_hpd_init(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001135
Lyude9504a892016-06-21 17:03:42 -04001136 /* Re-enable the ADPA, if we have one */
1137 for_each_intel_encoder(&dev_priv->drm, encoder) {
1138 if (encoder->type == INTEL_OUTPUT_ANALOG)
1139 intel_crt_reset(&encoder->base);
1140 }
1141
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00001142 i915_redisable_vga_power_on(dev_priv);
Imre Deak8090ba82016-08-10 14:07:33 +03001143
1144 intel_pps_unlock_regs_wa(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001145}
1146
Ville Syrjälä2be7d542015-06-29 15:25:51 +03001147static void vlv_display_power_well_deinit(struct drm_i915_private *dev_priv)
1148{
1149 spin_lock_irq(&dev_priv->irq_lock);
1150 valleyview_disable_display_irqs(dev_priv);
1151 spin_unlock_irq(&dev_priv->irq_lock);
1152
Ville Syrjälä2230fde2016-02-19 18:41:52 +02001153 /* make sure we're done processing display irqs */
Chris Wilson91c8a322016-07-05 10:40:23 +01001154 synchronize_irq(dev_priv->drm.irq);
Ville Syrjälä2230fde2016-02-19 18:41:52 +02001155
Imre Deak78597992016-06-16 16:37:20 +03001156 intel_power_sequencer_reset(dev_priv);
Lyude19625e82016-06-21 17:03:44 -04001157
Lyudeb64b5402016-10-26 12:36:09 -04001158 /* Prevent us from re-enabling polling on accident in late suspend */
1159 if (!dev_priv->drm.dev->power.is_suspended)
1160 intel_hpd_poll_init(dev_priv);
Ville Syrjälä2be7d542015-06-29 15:25:51 +03001161}
1162
1163static void vlv_display_power_well_enable(struct drm_i915_private *dev_priv,
1164 struct i915_power_well *power_well)
1165{
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001166 WARN_ON_ONCE(power_well->id != PUNIT_POWER_WELL_DISP2D);
Ville Syrjälä2be7d542015-06-29 15:25:51 +03001167
1168 vlv_set_power_well(dev_priv, power_well, true);
1169
1170 vlv_display_power_well_init(dev_priv);
1171}
1172
Daniel Vetter9c065a72014-09-30 10:56:38 +02001173static void vlv_display_power_well_disable(struct drm_i915_private *dev_priv,
1174 struct i915_power_well *power_well)
1175{
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001176 WARN_ON_ONCE(power_well->id != PUNIT_POWER_WELL_DISP2D);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001177
Ville Syrjälä2be7d542015-06-29 15:25:51 +03001178 vlv_display_power_well_deinit(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001179
1180 vlv_set_power_well(dev_priv, power_well, false);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001181}
1182
1183static void vlv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
1184 struct i915_power_well *power_well)
1185{
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001186 WARN_ON_ONCE(power_well->id != PUNIT_POWER_WELL_DPIO_CMN_BC);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001187
Ville Syrjälä5a8fbb72015-06-29 15:25:53 +03001188 /* since ref/cri clock was enabled */
Daniel Vetter9c065a72014-09-30 10:56:38 +02001189 udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
1190
1191 vlv_set_power_well(dev_priv, power_well, true);
1192
1193 /*
1194 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1195 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1196 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1197 * b. The other bits such as sfr settings / modesel may all
1198 * be set to 0.
1199 *
1200 * This should only be done on init and resume from S3 with
1201 * both PLLs disabled, or we risk losing DPIO and PLL
1202 * synchronization.
1203 */
1204 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1205}
1206
1207static void vlv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
1208 struct i915_power_well *power_well)
1209{
1210 enum pipe pipe;
1211
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001212 WARN_ON_ONCE(power_well->id != PUNIT_POWER_WELL_DPIO_CMN_BC);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001213
1214 for_each_pipe(dev_priv, pipe)
1215 assert_pll_disabled(dev_priv, pipe);
1216
1217 /* Assert common reset */
1218 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) & ~DPIO_CMNRST);
1219
1220 vlv_set_power_well(dev_priv, power_well, false);
1221}
1222
Ville Syrjälä30142272015-07-08 23:46:01 +03001223#define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)
1224
1225static struct i915_power_well *lookup_power_well(struct drm_i915_private *dev_priv,
1226 int power_well_id)
1227{
1228 struct i915_power_domains *power_domains = &dev_priv->power_domains;
Ville Syrjälä30142272015-07-08 23:46:01 +03001229 int i;
1230
Imre Deakfc17f222015-11-04 19:24:11 +02001231 for (i = 0; i < power_domains->power_well_count; i++) {
1232 struct i915_power_well *power_well;
1233
1234 power_well = &power_domains->power_wells[i];
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001235 if (power_well->id == power_well_id)
Ville Syrjälä30142272015-07-08 23:46:01 +03001236 return power_well;
1237 }
1238
1239 return NULL;
1240}
1241
1242#define BITS_SET(val, bits) (((val) & (bits)) == (bits))
1243
1244static void assert_chv_phy_status(struct drm_i915_private *dev_priv)
1245{
1246 struct i915_power_well *cmn_bc =
1247 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
1248 struct i915_power_well *cmn_d =
1249 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_D);
1250 u32 phy_control = dev_priv->chv_phy_control;
1251 u32 phy_status = 0;
Ville Syrjälä3be60de2015-09-08 18:05:45 +03001252 u32 phy_status_mask = 0xffffffff;
Ville Syrjälä30142272015-07-08 23:46:01 +03001253
Ville Syrjälä3be60de2015-09-08 18:05:45 +03001254 /*
1255 * The BIOS can leave the PHY is some weird state
1256 * where it doesn't fully power down some parts.
1257 * Disable the asserts until the PHY has been fully
1258 * reset (ie. the power well has been disabled at
1259 * least once).
1260 */
1261 if (!dev_priv->chv_phy_assert[DPIO_PHY0])
1262 phy_status_mask &= ~(PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH0) |
1263 PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 0) |
1264 PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 1) |
1265 PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH1) |
1266 PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 0) |
1267 PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 1));
1268
1269 if (!dev_priv->chv_phy_assert[DPIO_PHY1])
1270 phy_status_mask &= ~(PHY_STATUS_CMN_LDO(DPIO_PHY1, DPIO_CH0) |
1271 PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 0) |
1272 PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 1));
1273
Ville Syrjälä30142272015-07-08 23:46:01 +03001274 if (cmn_bc->ops->is_enabled(dev_priv, cmn_bc)) {
1275 phy_status |= PHY_POWERGOOD(DPIO_PHY0);
1276
1277 /* this assumes override is only used to enable lanes */
1278 if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH0)) == 0)
1279 phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH0);
1280
1281 if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH1)) == 0)
1282 phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1);
1283
1284 /* CL1 is on whenever anything is on in either channel */
1285 if (BITS_SET(phy_control,
1286 PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH0) |
1287 PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1)))
1288 phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH0);
1289
1290 /*
1291 * The DPLLB check accounts for the pipe B + port A usage
1292 * with CL2 powered up but all the lanes in the second channel
1293 * powered down.
1294 */
1295 if (BITS_SET(phy_control,
1296 PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1)) &&
1297 (I915_READ(DPLL(PIPE_B)) & DPLL_VCO_ENABLE) == 0)
1298 phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH1);
1299
1300 if (BITS_SET(phy_control,
1301 PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY0, DPIO_CH0)))
1302 phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 0);
1303 if (BITS_SET(phy_control,
1304 PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY0, DPIO_CH0)))
1305 phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 1);
1306
1307 if (BITS_SET(phy_control,
1308 PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY0, DPIO_CH1)))
1309 phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 0);
1310 if (BITS_SET(phy_control,
1311 PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY0, DPIO_CH1)))
1312 phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 1);
1313 }
1314
1315 if (cmn_d->ops->is_enabled(dev_priv, cmn_d)) {
1316 phy_status |= PHY_POWERGOOD(DPIO_PHY1);
1317
1318 /* this assumes override is only used to enable lanes */
1319 if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY1, DPIO_CH0)) == 0)
1320 phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY1, DPIO_CH0);
1321
1322 if (BITS_SET(phy_control,
1323 PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY1, DPIO_CH0)))
1324 phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY1, DPIO_CH0);
1325
1326 if (BITS_SET(phy_control,
1327 PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY1, DPIO_CH0)))
1328 phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 0);
1329 if (BITS_SET(phy_control,
1330 PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY1, DPIO_CH0)))
1331 phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 1);
1332 }
1333
Ville Syrjälä3be60de2015-09-08 18:05:45 +03001334 phy_status &= phy_status_mask;
1335
Ville Syrjälä30142272015-07-08 23:46:01 +03001336 /*
1337 * The PHY may be busy with some initial calibration and whatnot,
1338 * so the power state can take a while to actually change.
1339 */
Chris Wilson919fcd52016-06-30 15:33:35 +01001340 if (intel_wait_for_register(dev_priv,
1341 DISPLAY_PHY_STATUS,
1342 phy_status_mask,
1343 phy_status,
1344 10))
1345 DRM_ERROR("Unexpected PHY_STATUS 0x%08x, expected 0x%08x (PHY_CONTROL=0x%08x)\n",
1346 I915_READ(DISPLAY_PHY_STATUS) & phy_status_mask,
1347 phy_status, dev_priv->chv_phy_control);
Ville Syrjälä30142272015-07-08 23:46:01 +03001348}
1349
1350#undef BITS_SET
1351
Daniel Vetter9c065a72014-09-30 10:56:38 +02001352static void chv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
1353 struct i915_power_well *power_well)
1354{
1355 enum dpio_phy phy;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001356 enum pipe pipe;
1357 uint32_t tmp;
Daniel Vetter9c065a72014-09-30 10:56:38 +02001358
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001359 WARN_ON_ONCE(power_well->id != PUNIT_POWER_WELL_DPIO_CMN_BC &&
1360 power_well->id != PUNIT_POWER_WELL_DPIO_CMN_D);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001361
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001362 if (power_well->id == PUNIT_POWER_WELL_DPIO_CMN_BC) {
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001363 pipe = PIPE_A;
Daniel Vetter9c065a72014-09-30 10:56:38 +02001364 phy = DPIO_PHY0;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001365 } else {
1366 pipe = PIPE_C;
Daniel Vetter9c065a72014-09-30 10:56:38 +02001367 phy = DPIO_PHY1;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001368 }
Ville Syrjälä5a8fbb72015-06-29 15:25:53 +03001369
1370 /* since ref/cri clock was enabled */
Daniel Vetter9c065a72014-09-30 10:56:38 +02001371 udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
1372 vlv_set_power_well(dev_priv, power_well, true);
1373
1374 /* Poll for phypwrgood signal */
Chris Wilsonffebb832016-06-30 15:33:36 +01001375 if (intel_wait_for_register(dev_priv,
1376 DISPLAY_PHY_STATUS,
1377 PHY_POWERGOOD(phy),
1378 PHY_POWERGOOD(phy),
1379 1))
Daniel Vetter9c065a72014-09-30 10:56:38 +02001380 DRM_ERROR("Display PHY %d is not power up\n", phy);
1381
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001382 mutex_lock(&dev_priv->sb_lock);
1383
1384 /* Enable dynamic power down */
1385 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW28);
Ville Syrjäläee279212015-07-08 23:45:57 +03001386 tmp |= DPIO_DYNPWRDOWNEN_CH0 | DPIO_CL1POWERDOWNEN |
1387 DPIO_SUS_CLK_CONFIG_GATE_CLKREQ;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001388 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW28, tmp);
1389
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001390 if (power_well->id == PUNIT_POWER_WELL_DPIO_CMN_BC) {
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001391 tmp = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW6_CH1);
1392 tmp |= DPIO_DYNPWRDOWNEN_CH1;
1393 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW6_CH1, tmp);
Ville Syrjälä3e288782015-07-08 23:45:58 +03001394 } else {
1395 /*
1396 * Force the non-existing CL2 off. BXT does this
1397 * too, so maybe it saves some power even though
1398 * CL2 doesn't exist?
1399 */
1400 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
1401 tmp |= DPIO_CL2_LDOFUSE_PWRENB;
1402 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, tmp);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001403 }
1404
1405 mutex_unlock(&dev_priv->sb_lock);
1406
Ville Syrjälä70722462015-04-10 18:21:28 +03001407 dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(phy);
1408 I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001409
1410 DRM_DEBUG_KMS("Enabled DPIO PHY%d (PHY_CONTROL=0x%08x)\n",
1411 phy, dev_priv->chv_phy_control);
Ville Syrjälä30142272015-07-08 23:46:01 +03001412
1413 assert_chv_phy_status(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001414}
1415
1416static void chv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
1417 struct i915_power_well *power_well)
1418{
1419 enum dpio_phy phy;
1420
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001421 WARN_ON_ONCE(power_well->id != PUNIT_POWER_WELL_DPIO_CMN_BC &&
1422 power_well->id != PUNIT_POWER_WELL_DPIO_CMN_D);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001423
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001424 if (power_well->id == PUNIT_POWER_WELL_DPIO_CMN_BC) {
Daniel Vetter9c065a72014-09-30 10:56:38 +02001425 phy = DPIO_PHY0;
1426 assert_pll_disabled(dev_priv, PIPE_A);
1427 assert_pll_disabled(dev_priv, PIPE_B);
1428 } else {
1429 phy = DPIO_PHY1;
1430 assert_pll_disabled(dev_priv, PIPE_C);
1431 }
1432
Ville Syrjälä70722462015-04-10 18:21:28 +03001433 dev_priv->chv_phy_control &= ~PHY_COM_LANE_RESET_DEASSERT(phy);
1434 I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001435
1436 vlv_set_power_well(dev_priv, power_well, false);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001437
1438 DRM_DEBUG_KMS("Disabled DPIO PHY%d (PHY_CONTROL=0x%08x)\n",
1439 phy, dev_priv->chv_phy_control);
Ville Syrjälä30142272015-07-08 23:46:01 +03001440
Ville Syrjälä3be60de2015-09-08 18:05:45 +03001441 /* PHY is fully reset now, so we can enable the PHY state asserts */
1442 dev_priv->chv_phy_assert[phy] = true;
1443
Ville Syrjälä30142272015-07-08 23:46:01 +03001444 assert_chv_phy_status(dev_priv);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001445}
1446
Ville Syrjälä6669e392015-07-08 23:46:00 +03001447static void assert_chv_phy_powergate(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1448 enum dpio_channel ch, bool override, unsigned int mask)
1449{
1450 enum pipe pipe = phy == DPIO_PHY0 ? PIPE_A : PIPE_C;
1451 u32 reg, val, expected, actual;
1452
Ville Syrjälä3be60de2015-09-08 18:05:45 +03001453 /*
1454 * The BIOS can leave the PHY is some weird state
1455 * where it doesn't fully power down some parts.
1456 * Disable the asserts until the PHY has been fully
1457 * reset (ie. the power well has been disabled at
1458 * least once).
1459 */
1460 if (!dev_priv->chv_phy_assert[phy])
1461 return;
1462
Ville Syrjälä6669e392015-07-08 23:46:00 +03001463 if (ch == DPIO_CH0)
1464 reg = _CHV_CMN_DW0_CH0;
1465 else
1466 reg = _CHV_CMN_DW6_CH1;
1467
1468 mutex_lock(&dev_priv->sb_lock);
1469 val = vlv_dpio_read(dev_priv, pipe, reg);
1470 mutex_unlock(&dev_priv->sb_lock);
1471
1472 /*
1473 * This assumes !override is only used when the port is disabled.
1474 * All lanes should power down even without the override when
1475 * the port is disabled.
1476 */
1477 if (!override || mask == 0xf) {
1478 expected = DPIO_ALLDL_POWERDOWN | DPIO_ANYDL_POWERDOWN;
1479 /*
1480 * If CH1 common lane is not active anymore
1481 * (eg. for pipe B DPLL) the entire channel will
1482 * shut down, which causes the common lane registers
1483 * to read as 0. That means we can't actually check
1484 * the lane power down status bits, but as the entire
1485 * register reads as 0 it's a good indication that the
1486 * channel is indeed entirely powered down.
1487 */
1488 if (ch == DPIO_CH1 && val == 0)
1489 expected = 0;
1490 } else if (mask != 0x0) {
1491 expected = DPIO_ANYDL_POWERDOWN;
1492 } else {
1493 expected = 0;
1494 }
1495
1496 if (ch == DPIO_CH0)
1497 actual = val >> DPIO_ANYDL_POWERDOWN_SHIFT_CH0;
1498 else
1499 actual = val >> DPIO_ANYDL_POWERDOWN_SHIFT_CH1;
1500 actual &= DPIO_ALLDL_POWERDOWN | DPIO_ANYDL_POWERDOWN;
1501
1502 WARN(actual != expected,
1503 "Unexpected DPIO lane power down: all %d, any %d. Expected: all %d, any %d. (0x%x = 0x%08x)\n",
1504 !!(actual & DPIO_ALLDL_POWERDOWN), !!(actual & DPIO_ANYDL_POWERDOWN),
1505 !!(expected & DPIO_ALLDL_POWERDOWN), !!(expected & DPIO_ANYDL_POWERDOWN),
1506 reg, val);
1507}
1508
Ville Syrjäläb0b33842015-07-08 23:45:55 +03001509bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1510 enum dpio_channel ch, bool override)
1511{
1512 struct i915_power_domains *power_domains = &dev_priv->power_domains;
1513 bool was_override;
1514
1515 mutex_lock(&power_domains->lock);
1516
1517 was_override = dev_priv->chv_phy_control & PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
1518
1519 if (override == was_override)
1520 goto out;
1521
1522 if (override)
1523 dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
1524 else
1525 dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
1526
1527 I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
1528
1529 DRM_DEBUG_KMS("Power gating DPIO PHY%d CH%d (DPIO_PHY_CONTROL=0x%08x)\n",
1530 phy, ch, dev_priv->chv_phy_control);
1531
Ville Syrjälä30142272015-07-08 23:46:01 +03001532 assert_chv_phy_status(dev_priv);
1533
Ville Syrjäläb0b33842015-07-08 23:45:55 +03001534out:
1535 mutex_unlock(&power_domains->lock);
1536
1537 return was_override;
1538}
1539
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001540void chv_phy_powergate_lanes(struct intel_encoder *encoder,
1541 bool override, unsigned int mask)
1542{
1543 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1544 struct i915_power_domains *power_domains = &dev_priv->power_domains;
1545 enum dpio_phy phy = vlv_dport_to_phy(enc_to_dig_port(&encoder->base));
1546 enum dpio_channel ch = vlv_dport_to_channel(enc_to_dig_port(&encoder->base));
1547
1548 mutex_lock(&power_domains->lock);
1549
1550 dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD(0xf, phy, ch);
1551 dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD(mask, phy, ch);
1552
1553 if (override)
1554 dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
1555 else
1556 dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
1557
1558 I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
1559
1560 DRM_DEBUG_KMS("Power gating DPIO PHY%d CH%d lanes 0x%x (PHY_CONTROL=0x%08x)\n",
1561 phy, ch, mask, dev_priv->chv_phy_control);
1562
Ville Syrjälä30142272015-07-08 23:46:01 +03001563 assert_chv_phy_status(dev_priv);
1564
Ville Syrjälä6669e392015-07-08 23:46:00 +03001565 assert_chv_phy_powergate(dev_priv, phy, ch, override, mask);
1566
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001567 mutex_unlock(&power_domains->lock);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001568}
1569
1570static bool chv_pipe_power_well_enabled(struct drm_i915_private *dev_priv,
1571 struct i915_power_well *power_well)
1572{
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001573 enum pipe pipe = power_well->id;
Daniel Vetter9c065a72014-09-30 10:56:38 +02001574 bool enabled;
1575 u32 state, ctrl;
1576
1577 mutex_lock(&dev_priv->rps.hw_lock);
1578
1579 state = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe);
1580 /*
1581 * We only ever set the power-on and power-gate states, anything
1582 * else is unexpected.
1583 */
1584 WARN_ON(state != DP_SSS_PWR_ON(pipe) && state != DP_SSS_PWR_GATE(pipe));
1585 enabled = state == DP_SSS_PWR_ON(pipe);
1586
1587 /*
1588 * A transient state at this point would mean some unexpected party
1589 * is poking at the power controls too.
1590 */
1591 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSC_MASK(pipe);
1592 WARN_ON(ctrl << 16 != state);
1593
1594 mutex_unlock(&dev_priv->rps.hw_lock);
1595
1596 return enabled;
1597}
1598
1599static void chv_set_pipe_power_well(struct drm_i915_private *dev_priv,
1600 struct i915_power_well *power_well,
1601 bool enable)
1602{
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001603 enum pipe pipe = power_well->id;
Daniel Vetter9c065a72014-09-30 10:56:38 +02001604 u32 state;
1605 u32 ctrl;
1606
1607 state = enable ? DP_SSS_PWR_ON(pipe) : DP_SSS_PWR_GATE(pipe);
1608
1609 mutex_lock(&dev_priv->rps.hw_lock);
1610
1611#define COND \
1612 ((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe)) == state)
1613
1614 if (COND)
1615 goto out;
1616
1617 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
1618 ctrl &= ~DP_SSC_MASK(pipe);
1619 ctrl |= enable ? DP_SSC_PWR_ON(pipe) : DP_SSC_PWR_GATE(pipe);
1620 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, ctrl);
1621
1622 if (wait_for(COND, 100))
Masanari Iida7e35ab82015-05-10 01:00:23 +09001623 DRM_ERROR("timeout setting power well state %08x (%08x)\n",
Daniel Vetter9c065a72014-09-30 10:56:38 +02001624 state,
1625 vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ));
1626
1627#undef COND
1628
1629out:
1630 mutex_unlock(&dev_priv->rps.hw_lock);
1631}
1632
1633static void chv_pipe_power_well_sync_hw(struct drm_i915_private *dev_priv,
1634 struct i915_power_well *power_well)
1635{
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001636 WARN_ON_ONCE(power_well->id != PIPE_A);
Ville Syrjälä8fcd5cd2015-06-29 15:25:50 +03001637
Daniel Vetter9c065a72014-09-30 10:56:38 +02001638 chv_set_pipe_power_well(dev_priv, power_well, power_well->count > 0);
1639}
1640
1641static void chv_pipe_power_well_enable(struct drm_i915_private *dev_priv,
1642 struct i915_power_well *power_well)
1643{
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001644 WARN_ON_ONCE(power_well->id != PIPE_A);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001645
1646 chv_set_pipe_power_well(dev_priv, power_well, true);
Ville Syrjäläafd62752014-10-30 19:43:03 +02001647
Ville Syrjälä2be7d542015-06-29 15:25:51 +03001648 vlv_display_power_well_init(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001649}
1650
1651static void chv_pipe_power_well_disable(struct drm_i915_private *dev_priv,
1652 struct i915_power_well *power_well)
1653{
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001654 WARN_ON_ONCE(power_well->id != PIPE_A);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001655
Ville Syrjälä2be7d542015-06-29 15:25:51 +03001656 vlv_display_power_well_deinit(dev_priv);
Ville Syrjäläafd62752014-10-30 19:43:03 +02001657
Daniel Vetter9c065a72014-09-30 10:56:38 +02001658 chv_set_pipe_power_well(dev_priv, power_well, false);
1659}
1660
Imre Deak09731282016-02-17 14:17:42 +02001661static void
1662__intel_display_power_get_domain(struct drm_i915_private *dev_priv,
1663 enum intel_display_power_domain domain)
1664{
1665 struct i915_power_domains *power_domains = &dev_priv->power_domains;
1666 struct i915_power_well *power_well;
1667 int i;
1668
Imre Deakb409ca92016-06-13 16:44:33 +03001669 for_each_power_well(i, power_well, BIT(domain), power_domains)
1670 intel_power_well_get(dev_priv, power_well);
Imre Deak09731282016-02-17 14:17:42 +02001671
1672 power_domains->domain_use_count[domain]++;
1673}
1674
Daniel Vettere4e76842014-09-30 10:56:42 +02001675/**
1676 * intel_display_power_get - grab a power domain reference
1677 * @dev_priv: i915 device instance
1678 * @domain: power domain to reference
1679 *
1680 * This function grabs a power domain reference for @domain and ensures that the
1681 * power domain and all its parents are powered up. Therefore users should only
1682 * grab a reference to the innermost power domain they need.
1683 *
1684 * Any power domain reference obtained by this function must have a symmetric
1685 * call to intel_display_power_put() to release the reference again.
1686 */
Daniel Vetter9c065a72014-09-30 10:56:38 +02001687void intel_display_power_get(struct drm_i915_private *dev_priv,
1688 enum intel_display_power_domain domain)
1689{
Imre Deak09731282016-02-17 14:17:42 +02001690 struct i915_power_domains *power_domains = &dev_priv->power_domains;
Daniel Vetter9c065a72014-09-30 10:56:38 +02001691
1692 intel_runtime_pm_get(dev_priv);
1693
Imre Deak09731282016-02-17 14:17:42 +02001694 mutex_lock(&power_domains->lock);
1695
1696 __intel_display_power_get_domain(dev_priv, domain);
1697
1698 mutex_unlock(&power_domains->lock);
1699}
1700
1701/**
1702 * intel_display_power_get_if_enabled - grab a reference for an enabled display power domain
1703 * @dev_priv: i915 device instance
1704 * @domain: power domain to reference
1705 *
1706 * This function grabs a power domain reference for @domain and ensures that the
1707 * power domain and all its parents are powered up. Therefore users should only
1708 * grab a reference to the innermost power domain they need.
1709 *
1710 * Any power domain reference obtained by this function must have a symmetric
1711 * call to intel_display_power_put() to release the reference again.
1712 */
1713bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
1714 enum intel_display_power_domain domain)
1715{
1716 struct i915_power_domains *power_domains = &dev_priv->power_domains;
1717 bool is_enabled;
1718
1719 if (!intel_runtime_pm_get_if_in_use(dev_priv))
1720 return false;
Daniel Vetter9c065a72014-09-30 10:56:38 +02001721
1722 mutex_lock(&power_domains->lock);
1723
Imre Deak09731282016-02-17 14:17:42 +02001724 if (__intel_display_power_is_enabled(dev_priv, domain)) {
1725 __intel_display_power_get_domain(dev_priv, domain);
1726 is_enabled = true;
1727 } else {
1728 is_enabled = false;
Daniel Vetter9c065a72014-09-30 10:56:38 +02001729 }
1730
Daniel Vetter9c065a72014-09-30 10:56:38 +02001731 mutex_unlock(&power_domains->lock);
Imre Deak09731282016-02-17 14:17:42 +02001732
1733 if (!is_enabled)
1734 intel_runtime_pm_put(dev_priv);
1735
1736 return is_enabled;
Daniel Vetter9c065a72014-09-30 10:56:38 +02001737}
1738
Daniel Vettere4e76842014-09-30 10:56:42 +02001739/**
1740 * intel_display_power_put - release a power domain reference
1741 * @dev_priv: i915 device instance
1742 * @domain: power domain to reference
1743 *
1744 * This function drops the power domain reference obtained by
1745 * intel_display_power_get() and might power down the corresponding hardware
1746 * block right away if this is the last reference.
1747 */
Daniel Vetter9c065a72014-09-30 10:56:38 +02001748void intel_display_power_put(struct drm_i915_private *dev_priv,
1749 enum intel_display_power_domain domain)
1750{
1751 struct i915_power_domains *power_domains;
1752 struct i915_power_well *power_well;
1753 int i;
1754
1755 power_domains = &dev_priv->power_domains;
1756
1757 mutex_lock(&power_domains->lock);
1758
Daniel Stone11c86db2015-11-20 15:55:34 +00001759 WARN(!power_domains->domain_use_count[domain],
1760 "Use count on domain %s is already zero\n",
1761 intel_display_power_domain_str(domain));
Daniel Vetter9c065a72014-09-30 10:56:38 +02001762 power_domains->domain_use_count[domain]--;
1763
Imre Deakb409ca92016-06-13 16:44:33 +03001764 for_each_power_well_rev(i, power_well, BIT(domain), power_domains)
1765 intel_power_well_put(dev_priv, power_well);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001766
1767 mutex_unlock(&power_domains->lock);
1768
1769 intel_runtime_pm_put(dev_priv);
1770}
1771
Ville Syrjälä9d0996b2016-04-18 14:02:28 +03001772#define HSW_DISPLAY_POWER_DOMAINS ( \
1773 BIT(POWER_DOMAIN_PIPE_B) | \
1774 BIT(POWER_DOMAIN_PIPE_C) | \
1775 BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER) | \
1776 BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
1777 BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
1778 BIT(POWER_DOMAIN_TRANSCODER_A) | \
1779 BIT(POWER_DOMAIN_TRANSCODER_B) | \
1780 BIT(POWER_DOMAIN_TRANSCODER_C) | \
Patrik Jakobsson6331a702015-11-09 16:48:21 +01001781 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
1782 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
1783 BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
Ville Syrjälä9d0996b2016-04-18 14:02:28 +03001784 BIT(POWER_DOMAIN_PORT_CRT) | /* DDI E */ \
1785 BIT(POWER_DOMAIN_VGA) | \
1786 BIT(POWER_DOMAIN_AUDIO) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001787 BIT(POWER_DOMAIN_INIT))
1788
Ville Syrjälä9d0996b2016-04-18 14:02:28 +03001789#define BDW_DISPLAY_POWER_DOMAINS ( \
1790 BIT(POWER_DOMAIN_PIPE_B) | \
1791 BIT(POWER_DOMAIN_PIPE_C) | \
1792 BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
1793 BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
1794 BIT(POWER_DOMAIN_TRANSCODER_A) | \
1795 BIT(POWER_DOMAIN_TRANSCODER_B) | \
1796 BIT(POWER_DOMAIN_TRANSCODER_C) | \
1797 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
1798 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
1799 BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
1800 BIT(POWER_DOMAIN_PORT_CRT) | /* DDI E */ \
1801 BIT(POWER_DOMAIN_VGA) | \
1802 BIT(POWER_DOMAIN_AUDIO) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001803 BIT(POWER_DOMAIN_INIT))
1804
Ville Syrjälä465ac0c2016-04-18 14:02:27 +03001805#define VLV_DISPLAY_POWER_DOMAINS ( \
1806 BIT(POWER_DOMAIN_PIPE_A) | \
1807 BIT(POWER_DOMAIN_PIPE_B) | \
1808 BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER) | \
1809 BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
1810 BIT(POWER_DOMAIN_TRANSCODER_A) | \
1811 BIT(POWER_DOMAIN_TRANSCODER_B) | \
1812 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
1813 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
1814 BIT(POWER_DOMAIN_PORT_DSI) | \
1815 BIT(POWER_DOMAIN_PORT_CRT) | \
1816 BIT(POWER_DOMAIN_VGA) | \
1817 BIT(POWER_DOMAIN_AUDIO) | \
1818 BIT(POWER_DOMAIN_AUX_B) | \
1819 BIT(POWER_DOMAIN_AUX_C) | \
1820 BIT(POWER_DOMAIN_GMBUS) | \
1821 BIT(POWER_DOMAIN_INIT))
Daniel Vetter9c065a72014-09-30 10:56:38 +02001822
1823#define VLV_DPIO_CMN_BC_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +01001824 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
1825 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001826 BIT(POWER_DOMAIN_PORT_CRT) | \
Satheeshakrishna M14071212015-01-16 15:57:51 +00001827 BIT(POWER_DOMAIN_AUX_B) | \
1828 BIT(POWER_DOMAIN_AUX_C) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001829 BIT(POWER_DOMAIN_INIT))
1830
1831#define VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +01001832 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
Satheeshakrishna M14071212015-01-16 15:57:51 +00001833 BIT(POWER_DOMAIN_AUX_B) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001834 BIT(POWER_DOMAIN_INIT))
1835
1836#define VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +01001837 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
Satheeshakrishna M14071212015-01-16 15:57:51 +00001838 BIT(POWER_DOMAIN_AUX_B) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001839 BIT(POWER_DOMAIN_INIT))
1840
1841#define VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +01001842 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
Satheeshakrishna M14071212015-01-16 15:57:51 +00001843 BIT(POWER_DOMAIN_AUX_C) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001844 BIT(POWER_DOMAIN_INIT))
1845
1846#define VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +01001847 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
Satheeshakrishna M14071212015-01-16 15:57:51 +00001848 BIT(POWER_DOMAIN_AUX_C) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001849 BIT(POWER_DOMAIN_INIT))
1850
Ville Syrjälä465ac0c2016-04-18 14:02:27 +03001851#define CHV_DISPLAY_POWER_DOMAINS ( \
1852 BIT(POWER_DOMAIN_PIPE_A) | \
1853 BIT(POWER_DOMAIN_PIPE_B) | \
1854 BIT(POWER_DOMAIN_PIPE_C) | \
1855 BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER) | \
1856 BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
1857 BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
1858 BIT(POWER_DOMAIN_TRANSCODER_A) | \
1859 BIT(POWER_DOMAIN_TRANSCODER_B) | \
1860 BIT(POWER_DOMAIN_TRANSCODER_C) | \
1861 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
1862 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
1863 BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
1864 BIT(POWER_DOMAIN_PORT_DSI) | \
1865 BIT(POWER_DOMAIN_VGA) | \
1866 BIT(POWER_DOMAIN_AUDIO) | \
1867 BIT(POWER_DOMAIN_AUX_B) | \
1868 BIT(POWER_DOMAIN_AUX_C) | \
1869 BIT(POWER_DOMAIN_AUX_D) | \
1870 BIT(POWER_DOMAIN_GMBUS) | \
1871 BIT(POWER_DOMAIN_INIT))
1872
Daniel Vetter9c065a72014-09-30 10:56:38 +02001873#define CHV_DPIO_CMN_BC_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +01001874 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
1875 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
Satheeshakrishna M14071212015-01-16 15:57:51 +00001876 BIT(POWER_DOMAIN_AUX_B) | \
1877 BIT(POWER_DOMAIN_AUX_C) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001878 BIT(POWER_DOMAIN_INIT))
1879
1880#define CHV_DPIO_CMN_D_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +01001881 BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
Satheeshakrishna M14071212015-01-16 15:57:51 +00001882 BIT(POWER_DOMAIN_AUX_D) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001883 BIT(POWER_DOMAIN_INIT))
1884
Daniel Vetter9c065a72014-09-30 10:56:38 +02001885static const struct i915_power_well_ops i9xx_always_on_power_well_ops = {
1886 .sync_hw = i9xx_always_on_power_well_noop,
1887 .enable = i9xx_always_on_power_well_noop,
1888 .disable = i9xx_always_on_power_well_noop,
1889 .is_enabled = i9xx_always_on_power_well_enabled,
1890};
1891
1892static const struct i915_power_well_ops chv_pipe_power_well_ops = {
1893 .sync_hw = chv_pipe_power_well_sync_hw,
1894 .enable = chv_pipe_power_well_enable,
1895 .disable = chv_pipe_power_well_disable,
1896 .is_enabled = chv_pipe_power_well_enabled,
1897};
1898
1899static const struct i915_power_well_ops chv_dpio_cmn_power_well_ops = {
1900 .sync_hw = vlv_power_well_sync_hw,
1901 .enable = chv_dpio_cmn_power_well_enable,
1902 .disable = chv_dpio_cmn_power_well_disable,
1903 .is_enabled = vlv_power_well_enabled,
1904};
1905
1906static struct i915_power_well i9xx_always_on_power_well[] = {
1907 {
1908 .name = "always-on",
1909 .always_on = 1,
1910 .domains = POWER_DOMAIN_MASK,
1911 .ops = &i9xx_always_on_power_well_ops,
1912 },
1913};
1914
1915static const struct i915_power_well_ops hsw_power_well_ops = {
1916 .sync_hw = hsw_power_well_sync_hw,
1917 .enable = hsw_power_well_enable,
1918 .disable = hsw_power_well_disable,
1919 .is_enabled = hsw_power_well_enabled,
1920};
1921
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001922static const struct i915_power_well_ops skl_power_well_ops = {
1923 .sync_hw = skl_power_well_sync_hw,
1924 .enable = skl_power_well_enable,
1925 .disable = skl_power_well_disable,
1926 .is_enabled = skl_power_well_enabled,
1927};
1928
Patrik Jakobsson9f836f92015-11-16 16:20:01 +01001929static const struct i915_power_well_ops gen9_dc_off_power_well_ops = {
1930 .sync_hw = gen9_dc_off_power_well_sync_hw,
1931 .enable = gen9_dc_off_power_well_enable,
1932 .disable = gen9_dc_off_power_well_disable,
1933 .is_enabled = gen9_dc_off_power_well_enabled,
1934};
1935
Imre Deak9c8d0b82016-06-13 16:44:34 +03001936static const struct i915_power_well_ops bxt_dpio_cmn_power_well_ops = {
1937 .sync_hw = bxt_dpio_cmn_power_well_sync_hw,
1938 .enable = bxt_dpio_cmn_power_well_enable,
1939 .disable = bxt_dpio_cmn_power_well_disable,
1940 .is_enabled = bxt_dpio_cmn_power_well_enabled,
1941};
1942
Daniel Vetter9c065a72014-09-30 10:56:38 +02001943static struct i915_power_well hsw_power_wells[] = {
1944 {
1945 .name = "always-on",
1946 .always_on = 1,
Ville Syrjälä998bd662016-04-18 14:02:26 +03001947 .domains = POWER_DOMAIN_MASK,
Daniel Vetter9c065a72014-09-30 10:56:38 +02001948 .ops = &i9xx_always_on_power_well_ops,
1949 },
1950 {
1951 .name = "display",
1952 .domains = HSW_DISPLAY_POWER_DOMAINS,
1953 .ops = &hsw_power_well_ops,
1954 },
1955};
1956
1957static struct i915_power_well bdw_power_wells[] = {
1958 {
1959 .name = "always-on",
1960 .always_on = 1,
Ville Syrjälä998bd662016-04-18 14:02:26 +03001961 .domains = POWER_DOMAIN_MASK,
Daniel Vetter9c065a72014-09-30 10:56:38 +02001962 .ops = &i9xx_always_on_power_well_ops,
1963 },
1964 {
1965 .name = "display",
1966 .domains = BDW_DISPLAY_POWER_DOMAINS,
1967 .ops = &hsw_power_well_ops,
1968 },
1969};
1970
1971static const struct i915_power_well_ops vlv_display_power_well_ops = {
1972 .sync_hw = vlv_power_well_sync_hw,
1973 .enable = vlv_display_power_well_enable,
1974 .disable = vlv_display_power_well_disable,
1975 .is_enabled = vlv_power_well_enabled,
1976};
1977
1978static const struct i915_power_well_ops vlv_dpio_cmn_power_well_ops = {
1979 .sync_hw = vlv_power_well_sync_hw,
1980 .enable = vlv_dpio_cmn_power_well_enable,
1981 .disable = vlv_dpio_cmn_power_well_disable,
1982 .is_enabled = vlv_power_well_enabled,
1983};
1984
1985static const struct i915_power_well_ops vlv_dpio_power_well_ops = {
1986 .sync_hw = vlv_power_well_sync_hw,
1987 .enable = vlv_power_well_enable,
1988 .disable = vlv_power_well_disable,
1989 .is_enabled = vlv_power_well_enabled,
1990};
1991
1992static struct i915_power_well vlv_power_wells[] = {
1993 {
1994 .name = "always-on",
1995 .always_on = 1,
Ville Syrjälä998bd662016-04-18 14:02:26 +03001996 .domains = POWER_DOMAIN_MASK,
Daniel Vetter9c065a72014-09-30 10:56:38 +02001997 .ops = &i9xx_always_on_power_well_ops,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001998 .id = PUNIT_POWER_WELL_ALWAYS_ON,
Daniel Vetter9c065a72014-09-30 10:56:38 +02001999 },
2000 {
2001 .name = "display",
2002 .domains = VLV_DISPLAY_POWER_DOMAINS,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002003 .id = PUNIT_POWER_WELL_DISP2D,
Daniel Vetter9c065a72014-09-30 10:56:38 +02002004 .ops = &vlv_display_power_well_ops,
2005 },
2006 {
2007 .name = "dpio-tx-b-01",
2008 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
2009 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
2010 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
2011 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
2012 .ops = &vlv_dpio_power_well_ops,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002013 .id = PUNIT_POWER_WELL_DPIO_TX_B_LANES_01,
Daniel Vetter9c065a72014-09-30 10:56:38 +02002014 },
2015 {
2016 .name = "dpio-tx-b-23",
2017 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
2018 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
2019 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
2020 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
2021 .ops = &vlv_dpio_power_well_ops,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002022 .id = PUNIT_POWER_WELL_DPIO_TX_B_LANES_23,
Daniel Vetter9c065a72014-09-30 10:56:38 +02002023 },
2024 {
2025 .name = "dpio-tx-c-01",
2026 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
2027 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
2028 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
2029 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
2030 .ops = &vlv_dpio_power_well_ops,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002031 .id = PUNIT_POWER_WELL_DPIO_TX_C_LANES_01,
Daniel Vetter9c065a72014-09-30 10:56:38 +02002032 },
2033 {
2034 .name = "dpio-tx-c-23",
2035 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
2036 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
2037 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
2038 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
2039 .ops = &vlv_dpio_power_well_ops,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002040 .id = PUNIT_POWER_WELL_DPIO_TX_C_LANES_23,
Daniel Vetter9c065a72014-09-30 10:56:38 +02002041 },
2042 {
2043 .name = "dpio-common",
2044 .domains = VLV_DPIO_CMN_BC_POWER_DOMAINS,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002045 .id = PUNIT_POWER_WELL_DPIO_CMN_BC,
Daniel Vetter9c065a72014-09-30 10:56:38 +02002046 .ops = &vlv_dpio_cmn_power_well_ops,
2047 },
2048};
2049
2050static struct i915_power_well chv_power_wells[] = {
2051 {
2052 .name = "always-on",
2053 .always_on = 1,
Ville Syrjälä998bd662016-04-18 14:02:26 +03002054 .domains = POWER_DOMAIN_MASK,
Daniel Vetter9c065a72014-09-30 10:56:38 +02002055 .ops = &i9xx_always_on_power_well_ops,
2056 },
Daniel Vetter9c065a72014-09-30 10:56:38 +02002057 {
2058 .name = "display",
Ville Syrjäläbaa4e572014-10-27 16:07:32 +02002059 /*
Ville Syrjäläfde61e42015-05-26 20:22:39 +03002060 * Pipe A power well is the new disp2d well. Pipe B and C
2061 * power wells don't actually exist. Pipe A power well is
2062 * required for any pipe to work.
Ville Syrjäläbaa4e572014-10-27 16:07:32 +02002063 */
Ville Syrjälä465ac0c2016-04-18 14:02:27 +03002064 .domains = CHV_DISPLAY_POWER_DOMAINS,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002065 .id = PIPE_A,
Daniel Vetter9c065a72014-09-30 10:56:38 +02002066 .ops = &chv_pipe_power_well_ops,
2067 },
Daniel Vetter9c065a72014-09-30 10:56:38 +02002068 {
2069 .name = "dpio-common-bc",
Ville Syrjälä71849b62015-04-10 18:21:29 +03002070 .domains = CHV_DPIO_CMN_BC_POWER_DOMAINS,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002071 .id = PUNIT_POWER_WELL_DPIO_CMN_BC,
Daniel Vetter9c065a72014-09-30 10:56:38 +02002072 .ops = &chv_dpio_cmn_power_well_ops,
2073 },
2074 {
2075 .name = "dpio-common-d",
Ville Syrjälä71849b62015-04-10 18:21:29 +03002076 .domains = CHV_DPIO_CMN_D_POWER_DOMAINS,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002077 .id = PUNIT_POWER_WELL_DPIO_CMN_D,
Daniel Vetter9c065a72014-09-30 10:56:38 +02002078 .ops = &chv_dpio_cmn_power_well_ops,
2079 },
Daniel Vetter9c065a72014-09-30 10:56:38 +02002080};
2081
Suketu Shah5aefb232015-04-16 14:22:10 +05302082bool intel_display_power_well_is_enabled(struct drm_i915_private *dev_priv,
2083 int power_well_id)
2084{
2085 struct i915_power_well *power_well;
2086 bool ret;
2087
2088 power_well = lookup_power_well(dev_priv, power_well_id);
2089 ret = power_well->ops->is_enabled(dev_priv, power_well);
2090
2091 return ret;
2092}
2093
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00002094static struct i915_power_well skl_power_wells[] = {
2095 {
2096 .name = "always-on",
2097 .always_on = 1,
Ville Syrjälä998bd662016-04-18 14:02:26 +03002098 .domains = POWER_DOMAIN_MASK,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00002099 .ops = &i9xx_always_on_power_well_ops,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002100 .id = SKL_DISP_PW_ALWAYS_ON,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00002101 },
2102 {
2103 .name = "power well 1",
Imre Deak4a76f292015-11-04 19:24:15 +02002104 /* Handled by the DMC firmware */
2105 .domains = 0,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00002106 .ops = &skl_power_well_ops,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002107 .id = SKL_DISP_PW_1,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00002108 },
2109 {
2110 .name = "MISC IO power well",
Imre Deak4a76f292015-11-04 19:24:15 +02002111 /* Handled by the DMC firmware */
2112 .domains = 0,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00002113 .ops = &skl_power_well_ops,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002114 .id = SKL_DISP_PW_MISC_IO,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00002115 },
2116 {
Patrik Jakobsson9f836f92015-11-16 16:20:01 +01002117 .name = "DC off",
2118 .domains = SKL_DISPLAY_DC_OFF_POWER_DOMAINS,
2119 .ops = &gen9_dc_off_power_well_ops,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002120 .id = SKL_DISP_PW_DC_OFF,
Patrik Jakobsson9f836f92015-11-16 16:20:01 +01002121 },
2122 {
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00002123 .name = "power well 2",
2124 .domains = SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS,
2125 .ops = &skl_power_well_ops,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002126 .id = SKL_DISP_PW_2,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00002127 },
2128 {
2129 .name = "DDI A/E power well",
2130 .domains = SKL_DISPLAY_DDI_A_E_POWER_DOMAINS,
2131 .ops = &skl_power_well_ops,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002132 .id = SKL_DISP_PW_DDI_A_E,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00002133 },
2134 {
2135 .name = "DDI B power well",
2136 .domains = SKL_DISPLAY_DDI_B_POWER_DOMAINS,
2137 .ops = &skl_power_well_ops,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002138 .id = SKL_DISP_PW_DDI_B,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00002139 },
2140 {
2141 .name = "DDI C power well",
2142 .domains = SKL_DISPLAY_DDI_C_POWER_DOMAINS,
2143 .ops = &skl_power_well_ops,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002144 .id = SKL_DISP_PW_DDI_C,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00002145 },
2146 {
2147 .name = "DDI D power well",
2148 .domains = SKL_DISPLAY_DDI_D_POWER_DOMAINS,
2149 .ops = &skl_power_well_ops,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002150 .id = SKL_DISP_PW_DDI_D,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00002151 },
2152};
2153
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +05302154static struct i915_power_well bxt_power_wells[] = {
2155 {
2156 .name = "always-on",
2157 .always_on = 1,
Ville Syrjälä998bd662016-04-18 14:02:26 +03002158 .domains = POWER_DOMAIN_MASK,
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +05302159 .ops = &i9xx_always_on_power_well_ops,
2160 },
2161 {
2162 .name = "power well 1",
Imre Deakd7d7c9e2016-04-01 16:02:42 +03002163 .domains = 0,
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +05302164 .ops = &skl_power_well_ops,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002165 .id = SKL_DISP_PW_1,
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +05302166 },
2167 {
Patrik Jakobsson9f836f92015-11-16 16:20:01 +01002168 .name = "DC off",
2169 .domains = BXT_DISPLAY_DC_OFF_POWER_DOMAINS,
2170 .ops = &gen9_dc_off_power_well_ops,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002171 .id = SKL_DISP_PW_DC_OFF,
Patrik Jakobsson9f836f92015-11-16 16:20:01 +01002172 },
2173 {
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +05302174 .name = "power well 2",
2175 .domains = BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS,
2176 .ops = &skl_power_well_ops,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002177 .id = SKL_DISP_PW_2,
Patrik Jakobsson9f836f92015-11-16 16:20:01 +01002178 },
Imre Deak9c8d0b82016-06-13 16:44:34 +03002179 {
2180 .name = "dpio-common-a",
2181 .domains = BXT_DPIO_CMN_A_POWER_DOMAINS,
2182 .ops = &bxt_dpio_cmn_power_well_ops,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002183 .id = BXT_DPIO_CMN_A,
Ander Conselvan de Oliveira362624c2016-10-06 19:22:15 +03002184 .data = DPIO_PHY1,
Imre Deak9c8d0b82016-06-13 16:44:34 +03002185 },
2186 {
2187 .name = "dpio-common-bc",
2188 .domains = BXT_DPIO_CMN_BC_POWER_DOMAINS,
2189 .ops = &bxt_dpio_cmn_power_well_ops,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002190 .id = BXT_DPIO_CMN_BC,
Ander Conselvan de Oliveira362624c2016-10-06 19:22:15 +03002191 .data = DPIO_PHY0,
Imre Deak9c8d0b82016-06-13 16:44:34 +03002192 },
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +05302193};
2194
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +02002195static struct i915_power_well glk_power_wells[] = {
2196 {
2197 .name = "always-on",
2198 .always_on = 1,
2199 .domains = POWER_DOMAIN_MASK,
2200 .ops = &i9xx_always_on_power_well_ops,
2201 },
2202 {
2203 .name = "power well 1",
2204 /* Handled by the DMC firmware */
2205 .domains = 0,
2206 .ops = &skl_power_well_ops,
2207 .id = SKL_DISP_PW_1,
2208 },
2209 {
2210 .name = "DC off",
2211 .domains = GLK_DISPLAY_DC_OFF_POWER_DOMAINS,
2212 .ops = &gen9_dc_off_power_well_ops,
2213 .id = SKL_DISP_PW_DC_OFF,
2214 },
2215 {
2216 .name = "power well 2",
2217 .domains = GLK_DISPLAY_POWERWELL_2_POWER_DOMAINS,
2218 .ops = &skl_power_well_ops,
2219 .id = SKL_DISP_PW_2,
2220 },
2221 {
2222 .name = "AUX A",
2223 .domains = GLK_DISPLAY_AUX_A_POWER_DOMAINS,
2224 .ops = &skl_power_well_ops,
2225 .id = GLK_DISP_PW_AUX_A,
2226 },
2227 {
2228 .name = "AUX B",
2229 .domains = GLK_DISPLAY_AUX_B_POWER_DOMAINS,
2230 .ops = &skl_power_well_ops,
2231 .id = GLK_DISP_PW_AUX_B,
2232 },
2233 {
2234 .name = "AUX C",
2235 .domains = GLK_DISPLAY_AUX_C_POWER_DOMAINS,
2236 .ops = &skl_power_well_ops,
2237 .id = GLK_DISP_PW_AUX_C,
2238 },
2239 {
2240 .name = "DDI A power well",
2241 .domains = GLK_DISPLAY_DDI_A_POWER_DOMAINS,
2242 .ops = &skl_power_well_ops,
2243 .id = GLK_DISP_PW_DDI_A,
2244 },
2245 {
2246 .name = "DDI B power well",
2247 .domains = GLK_DISPLAY_DDI_B_POWER_DOMAINS,
2248 .ops = &skl_power_well_ops,
2249 .id = SKL_DISP_PW_DDI_B,
2250 },
2251 {
2252 .name = "DDI C power well",
2253 .domains = GLK_DISPLAY_DDI_C_POWER_DOMAINS,
2254 .ops = &skl_power_well_ops,
2255 .id = SKL_DISP_PW_DDI_C,
2256 },
2257};
2258
Imre Deak1b0e3a02015-11-05 23:04:11 +02002259static int
2260sanitize_disable_power_well_option(const struct drm_i915_private *dev_priv,
2261 int disable_power_well)
2262{
2263 if (disable_power_well >= 0)
2264 return !!disable_power_well;
2265
Imre Deak1b0e3a02015-11-05 23:04:11 +02002266 return 1;
2267}
2268
Imre Deaka37baf32016-02-29 22:49:03 +02002269static uint32_t get_allowed_dc_mask(const struct drm_i915_private *dev_priv,
2270 int enable_dc)
2271{
2272 uint32_t mask;
2273 int requested_dc;
2274 int max_dc;
2275
2276 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
2277 max_dc = 2;
2278 mask = 0;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002279 } else if (IS_GEN9_LP(dev_priv)) {
Imre Deaka37baf32016-02-29 22:49:03 +02002280 max_dc = 1;
2281 /*
2282 * DC9 has a separate HW flow from the rest of the DC states,
2283 * not depending on the DMC firmware. It's needed by system
2284 * suspend/resume, so allow it unconditionally.
2285 */
2286 mask = DC_STATE_EN_DC9;
2287 } else {
2288 max_dc = 0;
2289 mask = 0;
2290 }
2291
Imre Deak66e2c4c2016-02-29 22:49:04 +02002292 if (!i915.disable_power_well)
2293 max_dc = 0;
2294
Imre Deaka37baf32016-02-29 22:49:03 +02002295 if (enable_dc >= 0 && enable_dc <= max_dc) {
2296 requested_dc = enable_dc;
2297 } else if (enable_dc == -1) {
2298 requested_dc = max_dc;
2299 } else if (enable_dc > max_dc && enable_dc <= 2) {
2300 DRM_DEBUG_KMS("Adjusting requested max DC state (%d->%d)\n",
2301 enable_dc, max_dc);
2302 requested_dc = max_dc;
2303 } else {
2304 DRM_ERROR("Unexpected value for enable_dc (%d)\n", enable_dc);
2305 requested_dc = max_dc;
2306 }
2307
2308 if (requested_dc > 1)
2309 mask |= DC_STATE_EN_UPTO_DC6;
2310 if (requested_dc > 0)
2311 mask |= DC_STATE_EN_UPTO_DC5;
2312
2313 DRM_DEBUG_KMS("Allowed DC state mask %02x\n", mask);
2314
2315 return mask;
2316}
2317
Daniel Vetter9c065a72014-09-30 10:56:38 +02002318#define set_power_wells(power_domains, __power_wells) ({ \
2319 (power_domains)->power_wells = (__power_wells); \
2320 (power_domains)->power_well_count = ARRAY_SIZE(__power_wells); \
2321})
2322
Daniel Vettere4e76842014-09-30 10:56:42 +02002323/**
2324 * intel_power_domains_init - initializes the power domain structures
2325 * @dev_priv: i915 device instance
2326 *
2327 * Initializes the power domain structures for @dev_priv depending upon the
2328 * supported platform.
2329 */
Daniel Vetter9c065a72014-09-30 10:56:38 +02002330int intel_power_domains_init(struct drm_i915_private *dev_priv)
2331{
2332 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2333
Imre Deak1b0e3a02015-11-05 23:04:11 +02002334 i915.disable_power_well = sanitize_disable_power_well_option(dev_priv,
2335 i915.disable_power_well);
Imre Deaka37baf32016-02-29 22:49:03 +02002336 dev_priv->csr.allowed_dc_mask = get_allowed_dc_mask(dev_priv,
2337 i915.enable_dc);
Imre Deak1b0e3a02015-11-05 23:04:11 +02002338
Ville Syrjäläf0ab43e2015-11-09 16:48:19 +01002339 BUILD_BUG_ON(POWER_DOMAIN_NUM > 31);
2340
Daniel Vetter9c065a72014-09-30 10:56:38 +02002341 mutex_init(&power_domains->lock);
2342
2343 /*
2344 * The enabling order will be from lower to higher indexed wells,
2345 * the disabling order is reversed.
2346 */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002347 if (IS_HASWELL(dev_priv)) {
Daniel Vetter9c065a72014-09-30 10:56:38 +02002348 set_power_wells(power_domains, hsw_power_wells);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002349 } else if (IS_BROADWELL(dev_priv)) {
Daniel Vetter9c065a72014-09-30 10:56:38 +02002350 set_power_wells(power_domains, bdw_power_wells);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002351 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00002352 set_power_wells(power_domains, skl_power_wells);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002353 } else if (IS_BROXTON(dev_priv)) {
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +05302354 set_power_wells(power_domains, bxt_power_wells);
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +02002355 } else if (IS_GEMINILAKE(dev_priv)) {
2356 set_power_wells(power_domains, glk_power_wells);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002357 } else if (IS_CHERRYVIEW(dev_priv)) {
Daniel Vetter9c065a72014-09-30 10:56:38 +02002358 set_power_wells(power_domains, chv_power_wells);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002359 } else if (IS_VALLEYVIEW(dev_priv)) {
Daniel Vetter9c065a72014-09-30 10:56:38 +02002360 set_power_wells(power_domains, vlv_power_wells);
2361 } else {
2362 set_power_wells(power_domains, i9xx_always_on_power_well);
2363 }
2364
2365 return 0;
2366}
2367
Daniel Vettere4e76842014-09-30 10:56:42 +02002368/**
2369 * intel_power_domains_fini - finalizes the power domain structures
2370 * @dev_priv: i915 device instance
2371 *
2372 * Finalizes the power domain structures for @dev_priv depending upon the
2373 * supported platform. This function also disables runtime pm and ensures that
2374 * the device stays powered up so that the driver can be reloaded.
2375 */
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002376void intel_power_domains_fini(struct drm_i915_private *dev_priv)
Daniel Vetter9c065a72014-09-30 10:56:38 +02002377{
David Weinehallc49d13e2016-08-22 13:32:42 +03002378 struct device *kdev = &dev_priv->drm.pdev->dev;
Imre Deak25b181b2015-12-17 13:44:56 +02002379
Imre Deakaabee1b2015-12-15 20:10:29 +02002380 /*
2381 * The i915.ko module is still not prepared to be loaded when
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002382 * the power well is not enabled, so just enable it in case
Imre Deakaabee1b2015-12-15 20:10:29 +02002383 * we're going to unload/reload.
2384 * The following also reacquires the RPM reference the core passed
2385 * to the driver during loading, which is dropped in
2386 * intel_runtime_pm_enable(). We have to hand back the control of the
2387 * device to the core with this reference held.
2388 */
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002389 intel_display_set_init_power(dev_priv, true);
Imre Deakd314cd42015-11-17 17:44:23 +02002390
2391 /* Remove the refcount we took to keep power well support disabled. */
2392 if (!i915.disable_power_well)
2393 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Imre Deak25b181b2015-12-17 13:44:56 +02002394
2395 /*
2396 * Remove the refcount we took in intel_runtime_pm_enable() in case
2397 * the platform doesn't support runtime PM.
2398 */
2399 if (!HAS_RUNTIME_PM(dev_priv))
David Weinehallc49d13e2016-08-22 13:32:42 +03002400 pm_runtime_put(kdev);
Daniel Vetter9c065a72014-09-30 10:56:38 +02002401}
2402
Imre Deak30eade12015-11-04 19:24:13 +02002403static void intel_power_domains_sync_hw(struct drm_i915_private *dev_priv)
Daniel Vetter9c065a72014-09-30 10:56:38 +02002404{
2405 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2406 struct i915_power_well *power_well;
2407 int i;
2408
2409 mutex_lock(&power_domains->lock);
2410 for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains) {
2411 power_well->ops->sync_hw(dev_priv, power_well);
2412 power_well->hw_enabled = power_well->ops->is_enabled(dev_priv,
2413 power_well);
2414 }
2415 mutex_unlock(&power_domains->lock);
2416}
2417
Ville Syrjälä70c2c182016-05-13 23:41:30 +03002418static void gen9_dbuf_enable(struct drm_i915_private *dev_priv)
2419{
2420 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
2421 POSTING_READ(DBUF_CTL);
2422
2423 udelay(10);
2424
2425 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
2426 DRM_ERROR("DBuf power enable timeout\n");
2427}
2428
2429static void gen9_dbuf_disable(struct drm_i915_private *dev_priv)
2430{
2431 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
2432 POSTING_READ(DBUF_CTL);
2433
2434 udelay(10);
2435
2436 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
2437 DRM_ERROR("DBuf power disable timeout!\n");
2438}
2439
Imre Deak73dfc222015-11-17 17:33:53 +02002440static void skl_display_core_init(struct drm_i915_private *dev_priv,
Imre Deak443a93a2016-04-04 15:42:57 +03002441 bool resume)
Imre Deak73dfc222015-11-17 17:33:53 +02002442{
2443 struct i915_power_domains *power_domains = &dev_priv->power_domains;
Imre Deak443a93a2016-04-04 15:42:57 +03002444 struct i915_power_well *well;
Imre Deak73dfc222015-11-17 17:33:53 +02002445 uint32_t val;
2446
Imre Deakd26fa1d2015-11-04 19:24:17 +02002447 gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
2448
Imre Deak73dfc222015-11-17 17:33:53 +02002449 /* enable PCH reset handshake */
2450 val = I915_READ(HSW_NDE_RSTWRN_OPT);
2451 I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
2452
2453 /* enable PG1 and Misc I/O */
2454 mutex_lock(&power_domains->lock);
Imre Deak443a93a2016-04-04 15:42:57 +03002455
2456 well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
2457 intel_power_well_enable(dev_priv, well);
2458
2459 well = lookup_power_well(dev_priv, SKL_DISP_PW_MISC_IO);
2460 intel_power_well_enable(dev_priv, well);
2461
Imre Deak73dfc222015-11-17 17:33:53 +02002462 mutex_unlock(&power_domains->lock);
2463
Imre Deak73dfc222015-11-17 17:33:53 +02002464 skl_init_cdclk(dev_priv);
2465
Ville Syrjälä70c2c182016-05-13 23:41:30 +03002466 gen9_dbuf_enable(dev_priv);
2467
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03002468 if (resume && dev_priv->csr.dmc_payload)
Imre Deak2abc5252016-03-04 21:57:41 +02002469 intel_csr_load_program(dev_priv);
Imre Deak73dfc222015-11-17 17:33:53 +02002470}
2471
2472static void skl_display_core_uninit(struct drm_i915_private *dev_priv)
2473{
2474 struct i915_power_domains *power_domains = &dev_priv->power_domains;
Imre Deak443a93a2016-04-04 15:42:57 +03002475 struct i915_power_well *well;
Imre Deak73dfc222015-11-17 17:33:53 +02002476
Imre Deakd26fa1d2015-11-04 19:24:17 +02002477 gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
2478
Ville Syrjälä70c2c182016-05-13 23:41:30 +03002479 gen9_dbuf_disable(dev_priv);
2480
Imre Deak73dfc222015-11-17 17:33:53 +02002481 skl_uninit_cdclk(dev_priv);
2482
2483 /* The spec doesn't call for removing the reset handshake flag */
2484 /* disable PG1 and Misc I/O */
Imre Deak443a93a2016-04-04 15:42:57 +03002485
Imre Deak73dfc222015-11-17 17:33:53 +02002486 mutex_lock(&power_domains->lock);
Imre Deak443a93a2016-04-04 15:42:57 +03002487
2488 well = lookup_power_well(dev_priv, SKL_DISP_PW_MISC_IO);
2489 intel_power_well_disable(dev_priv, well);
2490
2491 well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
2492 intel_power_well_disable(dev_priv, well);
2493
Imre Deak73dfc222015-11-17 17:33:53 +02002494 mutex_unlock(&power_domains->lock);
2495}
2496
Imre Deakd7d7c9e2016-04-01 16:02:42 +03002497void bxt_display_core_init(struct drm_i915_private *dev_priv,
2498 bool resume)
2499{
2500 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2501 struct i915_power_well *well;
2502 uint32_t val;
2503
2504 gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
2505
2506 /*
2507 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
2508 * or else the reset will hang because there is no PCH to respond.
2509 * Move the handshake programming to initialization sequence.
2510 * Previously was left up to BIOS.
2511 */
2512 val = I915_READ(HSW_NDE_RSTWRN_OPT);
2513 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
2514 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
2515
2516 /* Enable PG1 */
2517 mutex_lock(&power_domains->lock);
2518
2519 well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
2520 intel_power_well_enable(dev_priv, well);
2521
2522 mutex_unlock(&power_domains->lock);
2523
Imre Deak324513c2016-06-13 16:44:36 +03002524 bxt_init_cdclk(dev_priv);
Ville Syrjälä70c2c182016-05-13 23:41:30 +03002525
2526 gen9_dbuf_enable(dev_priv);
2527
Imre Deakd7d7c9e2016-04-01 16:02:42 +03002528 if (resume && dev_priv->csr.dmc_payload)
2529 intel_csr_load_program(dev_priv);
2530}
2531
2532void bxt_display_core_uninit(struct drm_i915_private *dev_priv)
2533{
2534 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2535 struct i915_power_well *well;
2536
2537 gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
2538
Ville Syrjälä70c2c182016-05-13 23:41:30 +03002539 gen9_dbuf_disable(dev_priv);
2540
Imre Deak324513c2016-06-13 16:44:36 +03002541 bxt_uninit_cdclk(dev_priv);
Imre Deakd7d7c9e2016-04-01 16:02:42 +03002542
2543 /* The spec doesn't call for removing the reset handshake flag */
2544
2545 /* Disable PG1 */
2546 mutex_lock(&power_domains->lock);
2547
2548 well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
2549 intel_power_well_disable(dev_priv, well);
2550
2551 mutex_unlock(&power_domains->lock);
2552}
2553
Ville Syrjälä70722462015-04-10 18:21:28 +03002554static void chv_phy_control_init(struct drm_i915_private *dev_priv)
2555{
2556 struct i915_power_well *cmn_bc =
2557 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
2558 struct i915_power_well *cmn_d =
2559 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_D);
2560
2561 /*
2562 * DISPLAY_PHY_CONTROL can get corrupted if read. As a
2563 * workaround never ever read DISPLAY_PHY_CONTROL, and
2564 * instead maintain a shadow copy ourselves. Use the actual
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002565 * power well state and lane status to reconstruct the
2566 * expected initial value.
Ville Syrjälä70722462015-04-10 18:21:28 +03002567 */
2568 dev_priv->chv_phy_control =
Ville Syrjäläbc284542015-05-26 20:22:38 +03002569 PHY_LDO_SEQ_DELAY(PHY_LDO_DELAY_600NS, DPIO_PHY0) |
2570 PHY_LDO_SEQ_DELAY(PHY_LDO_DELAY_600NS, DPIO_PHY1) |
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002571 PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY0, DPIO_CH0) |
2572 PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY0, DPIO_CH1) |
2573 PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY1, DPIO_CH0);
2574
2575 /*
2576 * If all lanes are disabled we leave the override disabled
2577 * with all power down bits cleared to match the state we
2578 * would use after disabling the port. Otherwise enable the
2579 * override and set the lane powerdown bits accding to the
2580 * current lane status.
2581 */
2582 if (cmn_bc->ops->is_enabled(dev_priv, cmn_bc)) {
2583 uint32_t status = I915_READ(DPLL(PIPE_A));
2584 unsigned int mask;
2585
2586 mask = status & DPLL_PORTB_READY_MASK;
2587 if (mask == 0xf)
2588 mask = 0x0;
2589 else
2590 dev_priv->chv_phy_control |=
2591 PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH0);
2592
2593 dev_priv->chv_phy_control |=
2594 PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY0, DPIO_CH0);
2595
2596 mask = (status & DPLL_PORTC_READY_MASK) >> 4;
2597 if (mask == 0xf)
2598 mask = 0x0;
2599 else
2600 dev_priv->chv_phy_control |=
2601 PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH1);
2602
2603 dev_priv->chv_phy_control |=
2604 PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY0, DPIO_CH1);
2605
Ville Syrjälä70722462015-04-10 18:21:28 +03002606 dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(DPIO_PHY0);
Ville Syrjälä3be60de2015-09-08 18:05:45 +03002607
2608 dev_priv->chv_phy_assert[DPIO_PHY0] = false;
2609 } else {
2610 dev_priv->chv_phy_assert[DPIO_PHY0] = true;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002611 }
2612
2613 if (cmn_d->ops->is_enabled(dev_priv, cmn_d)) {
2614 uint32_t status = I915_READ(DPIO_PHY_STATUS);
2615 unsigned int mask;
2616
2617 mask = status & DPLL_PORTD_READY_MASK;
2618
2619 if (mask == 0xf)
2620 mask = 0x0;
2621 else
2622 dev_priv->chv_phy_control |=
2623 PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY1, DPIO_CH0);
2624
2625 dev_priv->chv_phy_control |=
2626 PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY1, DPIO_CH0);
2627
Ville Syrjälä70722462015-04-10 18:21:28 +03002628 dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(DPIO_PHY1);
Ville Syrjälä3be60de2015-09-08 18:05:45 +03002629
2630 dev_priv->chv_phy_assert[DPIO_PHY1] = false;
2631 } else {
2632 dev_priv->chv_phy_assert[DPIO_PHY1] = true;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002633 }
2634
2635 I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
2636
2637 DRM_DEBUG_KMS("Initial PHY_CONTROL=0x%08x\n",
2638 dev_priv->chv_phy_control);
Ville Syrjälä70722462015-04-10 18:21:28 +03002639}
2640
Daniel Vetter9c065a72014-09-30 10:56:38 +02002641static void vlv_cmnlane_wa(struct drm_i915_private *dev_priv)
2642{
2643 struct i915_power_well *cmn =
2644 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
2645 struct i915_power_well *disp2d =
2646 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DISP2D);
2647
Daniel Vetter9c065a72014-09-30 10:56:38 +02002648 /* If the display might be already active skip this */
Ville Syrjälä5d93a6e2014-10-16 20:52:33 +03002649 if (cmn->ops->is_enabled(dev_priv, cmn) &&
2650 disp2d->ops->is_enabled(dev_priv, disp2d) &&
Daniel Vetter9c065a72014-09-30 10:56:38 +02002651 I915_READ(DPIO_CTL) & DPIO_CMNRST)
2652 return;
2653
2654 DRM_DEBUG_KMS("toggling display PHY side reset\n");
2655
2656 /* cmnlane needs DPLL registers */
2657 disp2d->ops->enable(dev_priv, disp2d);
2658
2659 /*
2660 * From VLV2A0_DP_eDP_HDMI_DPIO_driver_vbios_notes_11.docx:
2661 * Need to assert and de-assert PHY SB reset by gating the
2662 * common lane power, then un-gating it.
2663 * Simply ungating isn't enough to reset the PHY enough to get
2664 * ports and lanes running.
2665 */
2666 cmn->ops->disable(dev_priv, cmn);
2667}
2668
Daniel Vettere4e76842014-09-30 10:56:42 +02002669/**
2670 * intel_power_domains_init_hw - initialize hardware power domain state
2671 * @dev_priv: i915 device instance
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002672 * @resume: Called from resume code paths or not
Daniel Vettere4e76842014-09-30 10:56:42 +02002673 *
2674 * This function initializes the hardware power domain state and enables all
2675 * power domains using intel_display_set_init_power().
2676 */
Imre Deak73dfc222015-11-17 17:33:53 +02002677void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume)
Daniel Vetter9c065a72014-09-30 10:56:38 +02002678{
Daniel Vetter9c065a72014-09-30 10:56:38 +02002679 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2680
2681 power_domains->initializing = true;
2682
Tvrtko Ursulin08537232016-10-13 11:03:02 +01002683 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Imre Deak73dfc222015-11-17 17:33:53 +02002684 skl_display_core_init(dev_priv, resume);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01002685 } else if (IS_BROXTON(dev_priv)) {
Imre Deakd7d7c9e2016-04-01 16:02:42 +03002686 bxt_display_core_init(dev_priv, resume);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002687 } else if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä770effb2015-07-08 23:45:51 +03002688 mutex_lock(&power_domains->lock);
Ville Syrjälä70722462015-04-10 18:21:28 +03002689 chv_phy_control_init(dev_priv);
Ville Syrjälä770effb2015-07-08 23:45:51 +03002690 mutex_unlock(&power_domains->lock);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01002691 } else if (IS_VALLEYVIEW(dev_priv)) {
Daniel Vetter9c065a72014-09-30 10:56:38 +02002692 mutex_lock(&power_domains->lock);
2693 vlv_cmnlane_wa(dev_priv);
2694 mutex_unlock(&power_domains->lock);
2695 }
2696
2697 /* For now, we need the power well to be always enabled. */
2698 intel_display_set_init_power(dev_priv, true);
Imre Deakd314cd42015-11-17 17:44:23 +02002699 /* Disable power support if the user asked so. */
2700 if (!i915.disable_power_well)
2701 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
Imre Deak30eade12015-11-04 19:24:13 +02002702 intel_power_domains_sync_hw(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02002703 power_domains->initializing = false;
2704}
2705
Daniel Vettere4e76842014-09-30 10:56:42 +02002706/**
Imre Deak73dfc222015-11-17 17:33:53 +02002707 * intel_power_domains_suspend - suspend power domain state
2708 * @dev_priv: i915 device instance
2709 *
2710 * This function prepares the hardware power domain state before entering
2711 * system suspend. It must be paired with intel_power_domains_init_hw().
2712 */
2713void intel_power_domains_suspend(struct drm_i915_private *dev_priv)
2714{
Imre Deakd314cd42015-11-17 17:44:23 +02002715 /*
2716 * Even if power well support was disabled we still want to disable
2717 * power wells while we are system suspended.
2718 */
2719 if (!i915.disable_power_well)
2720 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Imre Deak2622d792016-02-29 22:49:02 +02002721
2722 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
2723 skl_display_core_uninit(dev_priv);
Imre Deakd7d7c9e2016-04-01 16:02:42 +03002724 else if (IS_BROXTON(dev_priv))
2725 bxt_display_core_uninit(dev_priv);
Imre Deak73dfc222015-11-17 17:33:53 +02002726}
2727
2728/**
Daniel Vettere4e76842014-09-30 10:56:42 +02002729 * intel_runtime_pm_get - grab a runtime pm reference
2730 * @dev_priv: i915 device instance
2731 *
2732 * This function grabs a device-level runtime pm reference (mostly used for GEM
2733 * code to ensure the GTT or GT is on) and ensures that it is powered up.
2734 *
2735 * Any runtime pm reference obtained by this function must have a symmetric
2736 * call to intel_runtime_pm_put() to release the reference again.
2737 */
Daniel Vetter9c065a72014-09-30 10:56:38 +02002738void intel_runtime_pm_get(struct drm_i915_private *dev_priv)
2739{
David Weinehall52a05c32016-08-22 13:32:44 +03002740 struct pci_dev *pdev = dev_priv->drm.pdev;
2741 struct device *kdev = &pdev->dev;
Daniel Vetter9c065a72014-09-30 10:56:38 +02002742
David Weinehallc49d13e2016-08-22 13:32:42 +03002743 pm_runtime_get_sync(kdev);
Imre Deak1f814da2015-12-16 02:52:19 +02002744
2745 atomic_inc(&dev_priv->pm.wakeref_count);
Imre Deakc9b88462015-12-15 20:10:34 +02002746 assert_rpm_wakelock_held(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02002747}
2748
Daniel Vettere4e76842014-09-30 10:56:42 +02002749/**
Imre Deak09731282016-02-17 14:17:42 +02002750 * intel_runtime_pm_get_if_in_use - grab a runtime pm reference if device in use
2751 * @dev_priv: i915 device instance
2752 *
2753 * This function grabs a device-level runtime pm reference if the device is
2754 * already in use and ensures that it is powered up.
2755 *
2756 * Any runtime pm reference obtained by this function must have a symmetric
2757 * call to intel_runtime_pm_put() to release the reference again.
2758 */
2759bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv)
2760{
David Weinehall52a05c32016-08-22 13:32:44 +03002761 struct pci_dev *pdev = dev_priv->drm.pdev;
2762 struct device *kdev = &pdev->dev;
Imre Deak09731282016-02-17 14:17:42 +02002763
Chris Wilson135dc792016-02-25 21:10:28 +00002764 if (IS_ENABLED(CONFIG_PM)) {
David Weinehallc49d13e2016-08-22 13:32:42 +03002765 int ret = pm_runtime_get_if_in_use(kdev);
Imre Deak09731282016-02-17 14:17:42 +02002766
Chris Wilson135dc792016-02-25 21:10:28 +00002767 /*
2768 * In cases runtime PM is disabled by the RPM core and we get
2769 * an -EINVAL return value we are not supposed to call this
2770 * function, since the power state is undefined. This applies
2771 * atm to the late/early system suspend/resume handlers.
2772 */
2773 WARN_ON_ONCE(ret < 0);
2774 if (ret <= 0)
2775 return false;
2776 }
Imre Deak09731282016-02-17 14:17:42 +02002777
2778 atomic_inc(&dev_priv->pm.wakeref_count);
2779 assert_rpm_wakelock_held(dev_priv);
2780
2781 return true;
2782}
2783
2784/**
Daniel Vettere4e76842014-09-30 10:56:42 +02002785 * intel_runtime_pm_get_noresume - grab a runtime pm reference
2786 * @dev_priv: i915 device instance
2787 *
2788 * This function grabs a device-level runtime pm reference (mostly used for GEM
2789 * code to ensure the GTT or GT is on).
2790 *
2791 * It will _not_ power up the device but instead only check that it's powered
2792 * on. Therefore it is only valid to call this functions from contexts where
2793 * the device is known to be powered up and where trying to power it up would
2794 * result in hilarity and deadlocks. That pretty much means only the system
2795 * suspend/resume code where this is used to grab runtime pm references for
2796 * delayed setup down in work items.
2797 *
2798 * Any runtime pm reference obtained by this function must have a symmetric
2799 * call to intel_runtime_pm_put() to release the reference again.
2800 */
Daniel Vetter9c065a72014-09-30 10:56:38 +02002801void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv)
2802{
David Weinehall52a05c32016-08-22 13:32:44 +03002803 struct pci_dev *pdev = dev_priv->drm.pdev;
2804 struct device *kdev = &pdev->dev;
Daniel Vetter9c065a72014-09-30 10:56:38 +02002805
Imre Deakc9b88462015-12-15 20:10:34 +02002806 assert_rpm_wakelock_held(dev_priv);
David Weinehallc49d13e2016-08-22 13:32:42 +03002807 pm_runtime_get_noresume(kdev);
Imre Deak1f814da2015-12-16 02:52:19 +02002808
2809 atomic_inc(&dev_priv->pm.wakeref_count);
Daniel Vetter9c065a72014-09-30 10:56:38 +02002810}
2811
Daniel Vettere4e76842014-09-30 10:56:42 +02002812/**
2813 * intel_runtime_pm_put - release a runtime pm reference
2814 * @dev_priv: i915 device instance
2815 *
2816 * This function drops the device-level runtime pm reference obtained by
2817 * intel_runtime_pm_get() and might power down the corresponding
2818 * hardware block right away if this is the last reference.
2819 */
Daniel Vetter9c065a72014-09-30 10:56:38 +02002820void intel_runtime_pm_put(struct drm_i915_private *dev_priv)
2821{
David Weinehall52a05c32016-08-22 13:32:44 +03002822 struct pci_dev *pdev = dev_priv->drm.pdev;
2823 struct device *kdev = &pdev->dev;
Daniel Vetter9c065a72014-09-30 10:56:38 +02002824
Imre Deak542db3c2015-12-15 20:10:36 +02002825 assert_rpm_wakelock_held(dev_priv);
Chris Wilson2eedfc72016-10-24 13:42:17 +01002826 atomic_dec(&dev_priv->pm.wakeref_count);
Imre Deak1f814da2015-12-16 02:52:19 +02002827
David Weinehallc49d13e2016-08-22 13:32:42 +03002828 pm_runtime_mark_last_busy(kdev);
2829 pm_runtime_put_autosuspend(kdev);
Daniel Vetter9c065a72014-09-30 10:56:38 +02002830}
2831
Daniel Vettere4e76842014-09-30 10:56:42 +02002832/**
2833 * intel_runtime_pm_enable - enable runtime pm
2834 * @dev_priv: i915 device instance
2835 *
2836 * This function enables runtime pm at the end of the driver load sequence.
2837 *
2838 * Note that this function does currently not enable runtime pm for the
2839 * subordinate display power domains. That is only done on the first modeset
2840 * using intel_display_set_init_power().
2841 */
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002842void intel_runtime_pm_enable(struct drm_i915_private *dev_priv)
Daniel Vetter9c065a72014-09-30 10:56:38 +02002843{
David Weinehall52a05c32016-08-22 13:32:44 +03002844 struct pci_dev *pdev = dev_priv->drm.pdev;
David Weinehall52a05c32016-08-22 13:32:44 +03002845 struct device *kdev = &pdev->dev;
Daniel Vetter9c065a72014-09-30 10:56:38 +02002846
David Weinehallc49d13e2016-08-22 13:32:42 +03002847 pm_runtime_set_autosuspend_delay(kdev, 10000); /* 10s */
2848 pm_runtime_mark_last_busy(kdev);
Imre Deakcbc68dc2015-12-17 19:04:33 +02002849
Imre Deak25b181b2015-12-17 13:44:56 +02002850 /*
2851 * Take a permanent reference to disable the RPM functionality and drop
2852 * it only when unloading the driver. Use the low level get/put helpers,
2853 * so the driver's own RPM reference tracking asserts also work on
2854 * platforms without RPM support.
2855 */
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002856 if (!HAS_RUNTIME_PM(dev_priv)) {
David Weinehallc49d13e2016-08-22 13:32:42 +03002857 pm_runtime_dont_use_autosuspend(kdev);
2858 pm_runtime_get_sync(kdev);
Imre Deakcbc68dc2015-12-17 19:04:33 +02002859 } else {
David Weinehallc49d13e2016-08-22 13:32:42 +03002860 pm_runtime_use_autosuspend(kdev);
Imre Deakcbc68dc2015-12-17 19:04:33 +02002861 }
Daniel Vetter9c065a72014-09-30 10:56:38 +02002862
Imre Deakaabee1b2015-12-15 20:10:29 +02002863 /*
2864 * The core calls the driver load handler with an RPM reference held.
2865 * We drop that here and will reacquire it during unloading in
2866 * intel_power_domains_fini().
2867 */
David Weinehallc49d13e2016-08-22 13:32:42 +03002868 pm_runtime_put_autosuspend(kdev);
Daniel Vetter9c065a72014-09-30 10:56:38 +02002869}