blob: 0be8dd84f9dcde7ab1bf2f1a29e5af042dfa9678 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * Probe module for 8250/16550-type PCI serial ports.
3 *
4 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
5 *
6 * Copyright (C) 2001 Russell King, All Rights Reserved.
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License.
Linus Torvalds1da177e2005-04-16 15:20:36 -070011 */
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -070012#undef DEBUG
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/string.h>
16#include <linux/kernel.h>
17#include <linux/slab.h>
18#include <linux/delay.h>
19#include <linux/tty.h>
Sudhakar Mamillapalli0ad372b2012-04-10 14:10:58 -070020#include <linux/serial_reg.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/serial_core.h>
22#include <linux/8250_pci.h>
23#include <linux/bitops.h>
Andy Shevchenko21947ba2015-03-13 18:51:12 +020024#include <linux/rational.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025
26#include <asm/byteorder.h>
27#include <asm/io.h>
28
Andy Shevchenko9a1870c2014-08-19 20:29:22 +030029#include <linux/dmaengine.h>
30#include <linux/platform_data/dma-dw.h>
Andy Shevchenkof549e942015-02-23 16:24:43 +020031#include <linux/platform_data/dma-hsu.h>
Andy Shevchenko9a1870c2014-08-19 20:29:22 +030032
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#include "8250.h"
34
Linus Torvalds1da177e2005-04-16 15:20:36 -070035/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070036 * init function returns:
37 * > 0 - number of ports
38 * = 0 - use board->num_ports
39 * < 0 - error
40 */
41struct pci_serial_quirk {
42 u32 vendor;
43 u32 device;
44 u32 subvendor;
45 u32 subdevice;
Frédéric Brière5bf8f502011-05-29 15:08:03 -040046 int (*probe)(struct pci_dev *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070047 int (*init)(struct pci_dev *dev);
Russell King975a1a72009-01-02 13:44:27 +000048 int (*setup)(struct serial_private *,
49 const struct pciserial_board *,
Alan Cox2655a2c2012-07-12 12:59:50 +010050 struct uart_8250_port *, int);
Linus Torvalds1da177e2005-04-16 15:20:36 -070051 void (*exit)(struct pci_dev *dev);
52};
53
54#define PCI_NUM_BAR_RESOURCES 6
55
56struct serial_private {
Russell King70db3d92005-07-27 11:34:27 +010057 struct pci_dev *dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -070058 unsigned int nr;
59 void __iomem *remapped_bar[PCI_NUM_BAR_RESOURCES];
60 struct pci_serial_quirk *quirk;
61 int line[0];
62};
63
Nicos Gollan7808edc2011-05-05 21:00:37 +020064static int pci_default_setup(struct serial_private*,
Alan Cox2655a2c2012-07-12 12:59:50 +010065 const struct pciserial_board*, struct uart_8250_port *, int);
Nicos Gollan7808edc2011-05-05 21:00:37 +020066
Linus Torvalds1da177e2005-04-16 15:20:36 -070067static void moan_device(const char *str, struct pci_dev *dev)
68{
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -070069 dev_err(&dev->dev,
Joe Perchesad361c92009-07-06 13:05:40 -070070 "%s: %s\n"
71 "Please send the output of lspci -vv, this\n"
72 "message (0x%04x,0x%04x,0x%04x,0x%04x), the\n"
73 "manufacturer and name of serial board or\n"
Russell Kingf2e0ea82015-03-06 10:49:21 +000074 "modem board to <linux-serial@vger.kernel.org>.\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -070075 pci_name(dev), str, dev->vendor, dev->device,
76 dev->subsystem_vendor, dev->subsystem_device);
77}
78
79static int
Alan Cox2655a2c2012-07-12 12:59:50 +010080setup_port(struct serial_private *priv, struct uart_8250_port *port,
Linus Torvalds1da177e2005-04-16 15:20:36 -070081 int bar, int offset, int regshift)
82{
Russell King70db3d92005-07-27 11:34:27 +010083 struct pci_dev *dev = priv->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -070084
85 if (bar >= PCI_NUM_BAR_RESOURCES)
86 return -EINVAL;
87
88 if (pci_resource_flags(dev, bar) & IORESOURCE_MEM) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070089 if (!priv->remapped_bar[bar])
Aaron Sierra398a9db2014-10-30 19:49:45 -050090 priv->remapped_bar[bar] = pci_ioremap_bar(dev, bar);
Linus Torvalds1da177e2005-04-16 15:20:36 -070091 if (!priv->remapped_bar[bar])
92 return -ENOMEM;
93
Alan Cox2655a2c2012-07-12 12:59:50 +010094 port->port.iotype = UPIO_MEM;
95 port->port.iobase = 0;
Aaron Sierra398a9db2014-10-30 19:49:45 -050096 port->port.mapbase = pci_resource_start(dev, bar) + offset;
Alan Cox2655a2c2012-07-12 12:59:50 +010097 port->port.membase = priv->remapped_bar[bar] + offset;
98 port->port.regshift = regshift;
Linus Torvalds1da177e2005-04-16 15:20:36 -070099 } else {
Alan Cox2655a2c2012-07-12 12:59:50 +0100100 port->port.iotype = UPIO_PORT;
Aaron Sierra398a9db2014-10-30 19:49:45 -0500101 port->port.iobase = pci_resource_start(dev, bar) + offset;
Alan Cox2655a2c2012-07-12 12:59:50 +0100102 port->port.mapbase = 0;
103 port->port.membase = NULL;
104 port->port.regshift = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105 }
106 return 0;
107}
108
109/*
Krauth.Julien02c9b5c2008-02-04 22:27:49 -0800110 * ADDI-DATA GmbH communication cards <info@addi-data.com>
111 */
112static int addidata_apci7800_setup(struct serial_private *priv,
Russell King975a1a72009-01-02 13:44:27 +0000113 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100114 struct uart_8250_port *port, int idx)
Krauth.Julien02c9b5c2008-02-04 22:27:49 -0800115{
116 unsigned int bar = 0, offset = board->first_offset;
117 bar = FL_GET_BASE(board->flags);
118
119 if (idx < 2) {
120 offset += idx * board->uart_offset;
121 } else if ((idx >= 2) && (idx < 4)) {
122 bar += 1;
123 offset += ((idx - 2) * board->uart_offset);
124 } else if ((idx >= 4) && (idx < 6)) {
125 bar += 2;
126 offset += ((idx - 4) * board->uart_offset);
127 } else if (idx >= 6) {
128 bar += 3;
129 offset += ((idx - 6) * board->uart_offset);
130 }
131
132 return setup_port(priv, port, bar, offset, board->reg_shift);
133}
134
135/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136 * AFAVLAB uses a different mixture of BARs and offsets
137 * Not that ugly ;) -- HW
138 */
139static int
Russell King975a1a72009-01-02 13:44:27 +0000140afavlab_setup(struct serial_private *priv, const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100141 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142{
143 unsigned int bar, offset = board->first_offset;
Alan Cox5756ee92008-02-08 04:18:51 -0800144
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145 bar = FL_GET_BASE(board->flags);
146 if (idx < 4)
147 bar += idx;
148 else {
149 bar = 4;
150 offset += (idx - 4) * board->uart_offset;
151 }
152
Russell King70db3d92005-07-27 11:34:27 +0100153 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154}
155
156/*
157 * HP's Remote Management Console. The Diva chip came in several
158 * different versions. N-class, L2000 and A500 have two Diva chips, each
159 * with 3 UARTs (the third UART on the second chip is unused). Superdome
160 * and Keystone have one Diva chip with 3 UARTs. Some later machines have
161 * one Diva chip, but it has been expanded to 5 UARTs.
162 */
Russell King61a116e2006-07-03 15:22:35 +0100163static int pci_hp_diva_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164{
165 int rc = 0;
166
167 switch (dev->subsystem_device) {
168 case PCI_DEVICE_ID_HP_DIVA_TOSCA1:
169 case PCI_DEVICE_ID_HP_DIVA_HALFDOME:
170 case PCI_DEVICE_ID_HP_DIVA_KEYSTONE:
171 case PCI_DEVICE_ID_HP_DIVA_EVEREST:
172 rc = 3;
173 break;
174 case PCI_DEVICE_ID_HP_DIVA_TOSCA2:
175 rc = 2;
176 break;
177 case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
178 rc = 4;
179 break;
180 case PCI_DEVICE_ID_HP_DIVA_POWERBAR:
Justin Chen551f8f02005-10-24 22:16:38 +0100181 case PCI_DEVICE_ID_HP_DIVA_HURRICANE:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182 rc = 1;
183 break;
184 }
185
186 return rc;
187}
188
189/*
190 * HP's Diva chip puts the 4th/5th serial port further out, and
191 * some serial ports are supposed to be hidden on certain models.
192 */
193static int
Russell King975a1a72009-01-02 13:44:27 +0000194pci_hp_diva_setup(struct serial_private *priv,
195 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100196 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197{
198 unsigned int offset = board->first_offset;
199 unsigned int bar = FL_GET_BASE(board->flags);
200
Russell King70db3d92005-07-27 11:34:27 +0100201 switch (priv->dev->subsystem_device) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202 case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
203 if (idx == 3)
204 idx++;
205 break;
206 case PCI_DEVICE_ID_HP_DIVA_EVEREST:
207 if (idx > 0)
208 idx++;
209 if (idx > 2)
210 idx++;
211 break;
212 }
213 if (idx > 2)
214 offset = 0x18;
215
216 offset += idx * board->uart_offset;
217
Russell King70db3d92005-07-27 11:34:27 +0100218 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219}
220
221/*
222 * Added for EKF Intel i960 serial boards
223 */
Russell King61a116e2006-07-03 15:22:35 +0100224static int pci_inteli960ni_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225{
Heikki Krogerus0a0d4122015-01-12 13:47:46 +0200226 u32 oldval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227
228 if (!(dev->subsystem_device & 0x1000))
229 return -ENODEV;
230
231 /* is firmware started? */
Heikki Krogerus0a0d4122015-01-12 13:47:46 +0200232 pci_read_config_dword(dev, 0x44, &oldval);
Alan Cox5756ee92008-02-08 04:18:51 -0800233 if (oldval == 0x00001000L) { /* RESET value */
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -0700234 dev_dbg(&dev->dev, "Local i960 firmware missing\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235 return -ENODEV;
236 }
237 return 0;
238}
239
240/*
241 * Some PCI serial cards using the PLX 9050 PCI interface chip require
242 * that the card interrupt be explicitly enabled or disabled. This
243 * seems to be mainly needed on card using the PLX which also use I/O
244 * mapped memory.
245 */
Russell King61a116e2006-07-03 15:22:35 +0100246static int pci_plx9050_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247{
248 u8 irq_config;
249 void __iomem *p;
250
251 if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0) {
252 moan_device("no memory in bar 0", dev);
253 return 0;
254 }
255
256 irq_config = 0x41;
Bjorn Helgaasadd7b582005-10-24 22:11:57 +0100257 if (dev->vendor == PCI_VENDOR_ID_PANACOM ||
Alan Cox5756ee92008-02-08 04:18:51 -0800258 dev->subsystem_vendor == PCI_SUBVENDOR_ID_EXSYS)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259 irq_config = 0x43;
Alan Cox5756ee92008-02-08 04:18:51 -0800260
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261 if ((dev->vendor == PCI_VENDOR_ID_PLX) &&
Alan Cox5756ee92008-02-08 04:18:51 -0800262 (dev->device == PCI_DEVICE_ID_PLX_ROMULUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263 /*
264 * As the megawolf cards have the int pins active
265 * high, and have 2 UART chips, both ints must be
266 * enabled on the 9050. Also, the UARTS are set in
267 * 16450 mode by default, so we have to enable the
268 * 16C950 'enhanced' mode so that we can use the
269 * deep FIFOs
270 */
271 irq_config = 0x5b;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272 /*
273 * enable/disable interrupts
274 */
Alan Cox6f441fe2008-05-01 04:34:59 -0700275 p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276 if (p == NULL)
277 return -ENOMEM;
278 writel(irq_config, p + 0x4c);
279
280 /*
281 * Read the register back to ensure that it took effect.
282 */
283 readl(p + 0x4c);
284 iounmap(p);
285
286 return 0;
287}
288
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500289static void pci_plx9050_exit(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290{
291 u8 __iomem *p;
292
293 if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0)
294 return;
295
296 /*
297 * disable interrupts
298 */
Alan Cox6f441fe2008-05-01 04:34:59 -0700299 p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300 if (p != NULL) {
301 writel(0, p + 0x4c);
302
303 /*
304 * Read the register back to ensure that it took effect.
305 */
306 readl(p + 0x4c);
307 iounmap(p);
308 }
309}
310
Will Page04bf7e72009-04-06 17:32:15 +0100311#define NI8420_INT_ENABLE_REG 0x38
312#define NI8420_INT_ENABLE_BIT 0x2000
313
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500314static void pci_ni8420_exit(struct pci_dev *dev)
Will Page04bf7e72009-04-06 17:32:15 +0100315{
316 void __iomem *p;
Will Page04bf7e72009-04-06 17:32:15 +0100317 unsigned int bar = 0;
318
319 if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
320 moan_device("no memory in bar", dev);
321 return;
322 }
323
Aaron Sierra398a9db2014-10-30 19:49:45 -0500324 p = pci_ioremap_bar(dev, bar);
Will Page04bf7e72009-04-06 17:32:15 +0100325 if (p == NULL)
326 return;
327
328 /* Disable the CPU Interrupt */
329 writel(readl(p + NI8420_INT_ENABLE_REG) & ~(NI8420_INT_ENABLE_BIT),
330 p + NI8420_INT_ENABLE_REG);
331 iounmap(p);
332}
333
334
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100335/* MITE registers */
336#define MITE_IOWBSR1 0xc4
337#define MITE_IOWCR1 0xf4
338#define MITE_LCIMR1 0x08
339#define MITE_LCIMR2 0x10
340
341#define MITE_LCIMR2_CLR_CPU_IE (1 << 30)
342
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500343static void pci_ni8430_exit(struct pci_dev *dev)
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100344{
345 void __iomem *p;
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100346 unsigned int bar = 0;
347
348 if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
349 moan_device("no memory in bar", dev);
350 return;
351 }
352
Aaron Sierra398a9db2014-10-30 19:49:45 -0500353 p = pci_ioremap_bar(dev, bar);
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100354 if (p == NULL)
355 return;
356
357 /* Disable the CPU Interrupt */
358 writel(MITE_LCIMR2_CLR_CPU_IE, p + MITE_LCIMR2);
359 iounmap(p);
360}
361
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362/* SBS Technologies Inc. PMC-OCTPRO and P-OCTAL cards */
363static int
Russell King975a1a72009-01-02 13:44:27 +0000364sbs_setup(struct serial_private *priv, const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100365 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366{
367 unsigned int bar, offset = board->first_offset;
368
369 bar = 0;
370
371 if (idx < 4) {
372 /* first four channels map to 0, 0x100, 0x200, 0x300 */
373 offset += idx * board->uart_offset;
374 } else if (idx < 8) {
375 /* last four channels map to 0x1000, 0x1100, 0x1200, 0x1300 */
376 offset += idx * board->uart_offset + 0xC00;
377 } else /* we have only 8 ports on PMC-OCTALPRO */
378 return 1;
379
Russell King70db3d92005-07-27 11:34:27 +0100380 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381}
382
383/*
384* This does initialization for PMC OCTALPRO cards:
385* maps the device memory, resets the UARTs (needed, bc
386* if the module is removed and inserted again, the card
387* is in the sleep mode) and enables global interrupt.
388*/
389
390/* global control register offset for SBS PMC-OctalPro */
391#define OCT_REG_CR_OFF 0x500
392
Russell King61a116e2006-07-03 15:22:35 +0100393static int sbs_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394{
395 u8 __iomem *p;
396
Arjan van de Ven24ed3ab2009-06-24 18:34:58 +0100397 p = pci_ioremap_bar(dev, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398
399 if (p == NULL)
400 return -ENOMEM;
401 /* Set bit-4 Control Register (UART RESET) in to reset the uarts */
Alan Cox5756ee92008-02-08 04:18:51 -0800402 writeb(0x10, p + OCT_REG_CR_OFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403 udelay(50);
Alan Cox5756ee92008-02-08 04:18:51 -0800404 writeb(0x0, p + OCT_REG_CR_OFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405
406 /* Set bit-2 (INTENABLE) of Control Register */
407 writeb(0x4, p + OCT_REG_CR_OFF);
408 iounmap(p);
409
410 return 0;
411}
412
413/*
414 * Disables the global interrupt of PMC-OctalPro
415 */
416
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500417static void sbs_exit(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418{
419 u8 __iomem *p;
420
Arjan van de Ven24ed3ab2009-06-24 18:34:58 +0100421 p = pci_ioremap_bar(dev, 0);
Alan Cox5756ee92008-02-08 04:18:51 -0800422 /* FIXME: What if resource_len < OCT_REG_CR_OFF */
423 if (p != NULL)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424 writeb(0, p + OCT_REG_CR_OFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425 iounmap(p);
426}
427
428/*
429 * SIIG serial cards have an PCI interface chip which also controls
430 * the UART clocking frequency. Each UART can be clocked independently
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300431 * (except cards equipped with 4 UARTs) and initial clocking settings
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432 * are stored in the EEPROM chip. It can cause problems because this
433 * version of serial driver doesn't support differently clocked UART's
434 * on single PCI card. To prevent this, initialization functions set
435 * high frequency clocking for all UART's on given card. It is safe (I
436 * hope) because it doesn't touch EEPROM settings to prevent conflicts
437 * with other OSes (like M$ DOS).
438 *
439 * SIIG support added by Andrey Panin <pazke@donpac.ru>, 10/1999
Alan Cox5756ee92008-02-08 04:18:51 -0800440 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441 * There is two family of SIIG serial cards with different PCI
442 * interface chip and different configuration methods:
443 * - 10x cards have control registers in IO and/or memory space;
444 * - 20x cards have control registers in standard PCI configuration space.
445 *
Russell King67d74b82005-07-27 11:33:03 +0100446 * Note: all 10x cards have PCI device ids 0x10..
447 * all 20x cards have PCI device ids 0x20..
448 *
Andrey Paninfbc0dc02005-07-18 11:38:09 +0100449 * There are also Quartet Serial cards which use Oxford Semiconductor
450 * 16954 quad UART PCI chip clocked by 18.432 MHz quartz.
451 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452 * Note: some SIIG cards are probed by the parport_serial object.
453 */
454
455#define PCI_DEVICE_ID_SIIG_1S_10x (PCI_DEVICE_ID_SIIG_1S_10x_550 & 0xfffc)
456#define PCI_DEVICE_ID_SIIG_2S_10x (PCI_DEVICE_ID_SIIG_2S_10x_550 & 0xfff8)
457
458static int pci_siig10x_init(struct pci_dev *dev)
459{
460 u16 data;
461 void __iomem *p;
462
463 switch (dev->device & 0xfff8) {
464 case PCI_DEVICE_ID_SIIG_1S_10x: /* 1S */
465 data = 0xffdf;
466 break;
467 case PCI_DEVICE_ID_SIIG_2S_10x: /* 2S, 2S1P */
468 data = 0xf7ff;
469 break;
470 default: /* 1S1P, 4S */
471 data = 0xfffb;
472 break;
473 }
474
Alan Cox6f441fe2008-05-01 04:34:59 -0700475 p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476 if (p == NULL)
477 return -ENOMEM;
478
479 writew(readw(p + 0x28) & data, p + 0x28);
480 readw(p + 0x28);
481 iounmap(p);
482 return 0;
483}
484
485#define PCI_DEVICE_ID_SIIG_2S_20x (PCI_DEVICE_ID_SIIG_2S_20x_550 & 0xfffc)
486#define PCI_DEVICE_ID_SIIG_2S1P_20x (PCI_DEVICE_ID_SIIG_2S1P_20x_550 & 0xfffc)
487
488static int pci_siig20x_init(struct pci_dev *dev)
489{
490 u8 data;
491
492 /* Change clock frequency for the first UART. */
493 pci_read_config_byte(dev, 0x6f, &data);
494 pci_write_config_byte(dev, 0x6f, data & 0xef);
495
496 /* If this card has 2 UART, we have to do the same with second UART. */
497 if (((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S_20x) ||
498 ((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S1P_20x)) {
499 pci_read_config_byte(dev, 0x73, &data);
500 pci_write_config_byte(dev, 0x73, data & 0xef);
501 }
502 return 0;
503}
504
Russell King67d74b82005-07-27 11:33:03 +0100505static int pci_siig_init(struct pci_dev *dev)
506{
507 unsigned int type = dev->device & 0xff00;
508
509 if (type == 0x1000)
510 return pci_siig10x_init(dev);
511 else if (type == 0x2000)
512 return pci_siig20x_init(dev);
513
514 moan_device("Unknown SIIG card", dev);
515 return -ENODEV;
516}
517
Andrey Panin3ec9c592006-02-02 20:15:09 +0000518static int pci_siig_setup(struct serial_private *priv,
Russell King975a1a72009-01-02 13:44:27 +0000519 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100520 struct uart_8250_port *port, int idx)
Andrey Panin3ec9c592006-02-02 20:15:09 +0000521{
522 unsigned int bar = FL_GET_BASE(board->flags) + idx, offset = 0;
523
524 if (idx > 3) {
525 bar = 4;
526 offset = (idx - 4) * 8;
527 }
528
529 return setup_port(priv, port, bar, offset, 0);
530}
531
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532/*
533 * Timedia has an explosion of boards, and to avoid the PCI table from
534 * growing *huge*, we use this function to collapse some 70 entries
535 * in the PCI table into one, for sanity's and compactness's sake.
536 */
Helge Dellere9422e02006-08-29 21:57:29 +0200537static const unsigned short timedia_single_port[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538 0x4025, 0x4027, 0x4028, 0x5025, 0x5027, 0
539};
540
Helge Dellere9422e02006-08-29 21:57:29 +0200541static const unsigned short timedia_dual_port[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542 0x0002, 0x4036, 0x4037, 0x4038, 0x4078, 0x4079, 0x4085,
Alan Cox5756ee92008-02-08 04:18:51 -0800543 0x4088, 0x4089, 0x5037, 0x5078, 0x5079, 0x5085, 0x6079,
544 0x7079, 0x8079, 0x8137, 0x8138, 0x8237, 0x8238, 0x9079,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700545 0x9137, 0x9138, 0x9237, 0x9238, 0xA079, 0xB079, 0xC079,
546 0xD079, 0
547};
548
Helge Dellere9422e02006-08-29 21:57:29 +0200549static const unsigned short timedia_quad_port[] = {
Alan Cox5756ee92008-02-08 04:18:51 -0800550 0x4055, 0x4056, 0x4095, 0x4096, 0x5056, 0x8156, 0x8157,
551 0x8256, 0x8257, 0x9056, 0x9156, 0x9157, 0x9158, 0x9159,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552 0x9256, 0x9257, 0xA056, 0xA157, 0xA158, 0xA159, 0xB056,
553 0xB157, 0
554};
555
Helge Dellere9422e02006-08-29 21:57:29 +0200556static const unsigned short timedia_eight_port[] = {
Alan Cox5756ee92008-02-08 04:18:51 -0800557 0x4065, 0x4066, 0x5065, 0x5066, 0x8166, 0x9066, 0x9166,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700558 0x9167, 0x9168, 0xA066, 0xA167, 0xA168, 0
559};
560
Arjan van de Vencb3592b2005-11-28 21:04:11 +0000561static const struct timedia_struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562 int num;
Helge Dellere9422e02006-08-29 21:57:29 +0200563 const unsigned short *ids;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564} timedia_data[] = {
565 { 1, timedia_single_port },
566 { 2, timedia_dual_port },
567 { 4, timedia_quad_port },
Helge Dellere9422e02006-08-29 21:57:29 +0200568 { 8, timedia_eight_port }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569};
570
Frédéric Brièreb9b24552011-05-29 15:08:04 -0400571/*
572 * There are nearly 70 different Timedia/SUNIX PCI serial devices. Instead of
573 * listing them individually, this driver merely grabs them all with
574 * PCI_ANY_ID. Some of these devices, however, also feature a parallel port,
575 * and should be left free to be claimed by parport_serial instead.
576 */
577static int pci_timedia_probe(struct pci_dev *dev)
578{
579 /*
580 * Check the third digit of the subdevice ID
581 * (0,2,3,5,6: serial only -- 7,8,9: serial + parallel)
582 */
583 if ((dev->subsystem_device & 0x00f0) >= 0x70) {
584 dev_info(&dev->dev,
585 "ignoring Timedia subdevice %04x for parport_serial\n",
586 dev->subsystem_device);
587 return -ENODEV;
588 }
589
590 return 0;
591}
592
Russell King61a116e2006-07-03 15:22:35 +0100593static int pci_timedia_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594{
Helge Dellere9422e02006-08-29 21:57:29 +0200595 const unsigned short *ids;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700596 int i, j;
597
Helge Dellere9422e02006-08-29 21:57:29 +0200598 for (i = 0; i < ARRAY_SIZE(timedia_data); i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599 ids = timedia_data[i].ids;
600 for (j = 0; ids[j]; j++)
601 if (dev->subsystem_device == ids[j])
602 return timedia_data[i].num;
603 }
604 return 0;
605}
606
607/*
608 * Timedia/SUNIX uses a mixture of BARs and offsets
609 * Ugh, this is ugly as all hell --- TYT
610 */
611static int
Russell King975a1a72009-01-02 13:44:27 +0000612pci_timedia_setup(struct serial_private *priv,
613 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100614 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700615{
616 unsigned int bar = 0, offset = board->first_offset;
617
618 switch (idx) {
619 case 0:
620 bar = 0;
621 break;
622 case 1:
623 offset = board->uart_offset;
624 bar = 0;
625 break;
626 case 2:
627 bar = 1;
628 break;
629 case 3:
630 offset = board->uart_offset;
Dave Jonesc2cd6d32005-12-07 18:11:26 +0000631 /* FALLTHROUGH */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632 case 4: /* BAR 2 */
633 case 5: /* BAR 3 */
634 case 6: /* BAR 4 */
635 case 7: /* BAR 5 */
636 bar = idx - 2;
637 }
638
Russell King70db3d92005-07-27 11:34:27 +0100639 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700640}
641
642/*
643 * Some Titan cards are also a little weird
644 */
645static int
Russell King70db3d92005-07-27 11:34:27 +0100646titan_400l_800l_setup(struct serial_private *priv,
Russell King975a1a72009-01-02 13:44:27 +0000647 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100648 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649{
650 unsigned int bar, offset = board->first_offset;
651
652 switch (idx) {
653 case 0:
654 bar = 1;
655 break;
656 case 1:
657 bar = 2;
658 break;
659 default:
660 bar = 4;
661 offset = (idx - 2) * board->uart_offset;
662 }
663
Russell King70db3d92005-07-27 11:34:27 +0100664 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665}
666
Russell King61a116e2006-07-03 15:22:35 +0100667static int pci_xircom_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700668{
669 msleep(100);
670 return 0;
671}
672
Will Page04bf7e72009-04-06 17:32:15 +0100673static int pci_ni8420_init(struct pci_dev *dev)
674{
675 void __iomem *p;
Will Page04bf7e72009-04-06 17:32:15 +0100676 unsigned int bar = 0;
677
678 if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
679 moan_device("no memory in bar", dev);
680 return 0;
681 }
682
Aaron Sierra398a9db2014-10-30 19:49:45 -0500683 p = pci_ioremap_bar(dev, bar);
Will Page04bf7e72009-04-06 17:32:15 +0100684 if (p == NULL)
685 return -ENOMEM;
686
687 /* Enable CPU Interrupt */
688 writel(readl(p + NI8420_INT_ENABLE_REG) | NI8420_INT_ENABLE_BIT,
689 p + NI8420_INT_ENABLE_REG);
690
691 iounmap(p);
692 return 0;
693}
694
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100695#define MITE_IOWBSR1_WSIZE 0xa
696#define MITE_IOWBSR1_WIN_OFFSET 0x800
697#define MITE_IOWBSR1_WENAB (1 << 7)
698#define MITE_LCIMR1_IO_IE_0 (1 << 24)
699#define MITE_LCIMR2_SET_CPU_IE (1 << 31)
700#define MITE_IOWCR1_RAMSEL_MASK 0xfffffffe
701
702static int pci_ni8430_init(struct pci_dev *dev)
703{
704 void __iomem *p;
Aaron Sierra398a9db2014-10-30 19:49:45 -0500705 struct pci_bus_region region;
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100706 u32 device_window;
707 unsigned int bar = 0;
708
709 if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
710 moan_device("no memory in bar", dev);
711 return 0;
712 }
713
Aaron Sierra398a9db2014-10-30 19:49:45 -0500714 p = pci_ioremap_bar(dev, bar);
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100715 if (p == NULL)
716 return -ENOMEM;
717
Aaron Sierra398a9db2014-10-30 19:49:45 -0500718 /*
719 * Set device window address and size in BAR0, while acknowledging that
720 * the resource structure may contain a translated address that differs
721 * from the address the device responds to.
722 */
723 pcibios_resource_to_bus(dev->bus, &region, &dev->resource[bar]);
724 device_window = ((region.start + MITE_IOWBSR1_WIN_OFFSET) & 0xffffff00)
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100725 | MITE_IOWBSR1_WENAB | MITE_IOWBSR1_WSIZE;
726 writel(device_window, p + MITE_IOWBSR1);
727
728 /* Set window access to go to RAMSEL IO address space */
729 writel((readl(p + MITE_IOWCR1) & MITE_IOWCR1_RAMSEL_MASK),
730 p + MITE_IOWCR1);
731
732 /* Enable IO Bus Interrupt 0 */
733 writel(MITE_LCIMR1_IO_IE_0, p + MITE_LCIMR1);
734
735 /* Enable CPU Interrupt */
736 writel(MITE_LCIMR2_SET_CPU_IE, p + MITE_LCIMR2);
737
738 iounmap(p);
739 return 0;
740}
741
742/* UART Port Control Register */
743#define NI8430_PORTCON 0x0f
744#define NI8430_PORTCON_TXVR_ENABLE (1 << 3)
745
746static int
Alan Coxbf538fe2009-04-06 17:35:42 +0100747pci_ni8430_setup(struct serial_private *priv,
748 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100749 struct uart_8250_port *port, int idx)
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100750{
Aaron Sierra398a9db2014-10-30 19:49:45 -0500751 struct pci_dev *dev = priv->dev;
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100752 void __iomem *p;
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100753 unsigned int bar, offset = board->first_offset;
754
755 if (idx >= board->num_ports)
756 return 1;
757
758 bar = FL_GET_BASE(board->flags);
759 offset += idx * board->uart_offset;
760
Aaron Sierra398a9db2014-10-30 19:49:45 -0500761 p = pci_ioremap_bar(dev, bar);
Aaron Sierra5d14bba2014-10-30 19:49:52 -0500762 if (!p)
763 return -ENOMEM;
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100764
Joe Perches7c9d4402011-06-23 11:39:20 -0700765 /* enable the transceiver */
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100766 writeb(readb(p + offset + NI8430_PORTCON) | NI8430_PORTCON_TXVR_ENABLE,
767 p + offset + NI8430_PORTCON);
768
769 iounmap(p);
770
771 return setup_port(priv, port, bar, offset, board->reg_shift);
772}
773
Nicos Gollan7808edc2011-05-05 21:00:37 +0200774static int pci_netmos_9900_setup(struct serial_private *priv,
775 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100776 struct uart_8250_port *port, int idx)
Nicos Gollan7808edc2011-05-05 21:00:37 +0200777{
778 unsigned int bar;
779
Dmitry Eremin-Solenikov333c0852014-02-11 14:18:13 +0400780 if ((priv->dev->device != PCI_DEVICE_ID_NETMOS_9865) &&
781 (priv->dev->subsystem_device & 0xff00) == 0x3000) {
Nicos Gollan7808edc2011-05-05 21:00:37 +0200782 /* netmos apparently orders BARs by datasheet layout, so serial
783 * ports get BARs 0 and 3 (or 1 and 4 for memmapped)
784 */
785 bar = 3 * idx;
786
787 return setup_port(priv, port, bar, 0, board->reg_shift);
788 } else {
789 return pci_default_setup(priv, board, port, idx);
790 }
791}
792
793/* the 99xx series comes with a range of device IDs and a variety
794 * of capabilities:
795 *
796 * 9900 has varying capabilities and can cascade to sub-controllers
797 * (cascading should be purely internal)
798 * 9904 is hardwired with 4 serial ports
799 * 9912 and 9922 are hardwired with 2 serial ports
800 */
801static int pci_netmos_9900_numports(struct pci_dev *dev)
802{
803 unsigned int c = dev->class;
804 unsigned int pi;
805 unsigned short sub_serports;
806
807 pi = (c & 0xff);
808
809 if (pi == 2) {
810 return 1;
811 } else if ((pi == 0) &&
812 (dev->device == PCI_DEVICE_ID_NETMOS_9900)) {
813 /* two possibilities: 0x30ps encodes number of parallel and
814 * serial ports, or 0x1000 indicates *something*. This is not
815 * immediately obvious, since the 2s1p+4s configuration seems
816 * to offer all functionality on functions 0..2, while still
817 * advertising the same function 3 as the 4s+2s1p config.
818 */
819 sub_serports = dev->subsystem_device & 0xf;
820 if (sub_serports > 0) {
821 return sub_serports;
822 } else {
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -0700823 dev_err(&dev->dev, "NetMos/Mostech serial driver ignoring port on ambiguous config.\n");
Nicos Gollan7808edc2011-05-05 21:00:37 +0200824 return 0;
825 }
826 }
827
828 moan_device("unknown NetMos/Mostech program interface", dev);
829 return 0;
830}
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100831
Russell King61a116e2006-07-03 15:22:35 +0100832static int pci_netmos_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833{
834 /* subdevice 0x00PS means <P> parallel, <S> serial */
835 unsigned int num_serial = dev->subsystem_device & 0xf;
836
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -0800837 if ((dev->device == PCI_DEVICE_ID_NETMOS_9901) ||
838 (dev->device == PCI_DEVICE_ID_NETMOS_9865))
Michael Bueschc4285b42009-06-30 11:41:21 -0700839 return 0;
Nicos Gollan7808edc2011-05-05 21:00:37 +0200840
Jiri Slaby25cf9bc2009-01-15 13:30:34 +0000841 if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
842 dev->subsystem_device == 0x0299)
843 return 0;
844
Nicos Gollan7808edc2011-05-05 21:00:37 +0200845 switch (dev->device) { /* FALLTHROUGH on all */
846 case PCI_DEVICE_ID_NETMOS_9904:
847 case PCI_DEVICE_ID_NETMOS_9912:
848 case PCI_DEVICE_ID_NETMOS_9922:
849 case PCI_DEVICE_ID_NETMOS_9900:
850 num_serial = pci_netmos_9900_numports(dev);
851 break;
852
853 default:
854 if (num_serial == 0 ) {
855 moan_device("unknown NetMos/Mostech device", dev);
856 }
857 }
858
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859 if (num_serial == 0)
860 return -ENODEV;
Nicos Gollan7808edc2011-05-05 21:00:37 +0200861
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862 return num_serial;
863}
864
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700865/*
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700866 * These chips are available with optionally one parallel port and up to
867 * two serial ports. Unfortunately they all have the same product id.
868 *
869 * Basic configuration is done over a region of 32 I/O ports. The base
870 * ioport is called INTA or INTC, depending on docs/other drivers.
871 *
872 * The region of the 32 I/O ports is configured in POSIO0R...
873 */
874
875/* registers */
876#define ITE_887x_MISCR 0x9c
877#define ITE_887x_INTCBAR 0x78
878#define ITE_887x_UARTBAR 0x7c
879#define ITE_887x_PS0BAR 0x10
880#define ITE_887x_POSIO0 0x60
881
882/* I/O space size */
883#define ITE_887x_IOSIZE 32
884/* I/O space size (bits 26-24; 8 bytes = 011b) */
885#define ITE_887x_POSIO_IOSIZE_8 (3 << 24)
886/* I/O space size (bits 26-24; 32 bytes = 101b) */
887#define ITE_887x_POSIO_IOSIZE_32 (5 << 24)
888/* Decoding speed (1 = slow, 2 = medium, 3 = fast) */
889#define ITE_887x_POSIO_SPEED (3 << 29)
890/* enable IO_Space bit */
891#define ITE_887x_POSIO_ENABLE (1 << 31)
892
Ralf Baechlef79abb82007-08-30 23:56:31 -0700893static int pci_ite887x_init(struct pci_dev *dev)
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700894{
895 /* inta_addr are the configuration addresses of the ITE */
896 static const short inta_addr[] = { 0x2a0, 0x2c0, 0x220, 0x240, 0x1e0,
897 0x200, 0x280, 0 };
898 int ret, i, type;
899 struct resource *iobase = NULL;
900 u32 miscr, uartbar, ioport;
901
902 /* search for the base-ioport */
903 i = 0;
904 while (inta_addr[i] && iobase == NULL) {
905 iobase = request_region(inta_addr[i], ITE_887x_IOSIZE,
906 "ite887x");
907 if (iobase != NULL) {
908 /* write POSIO0R - speed | size | ioport */
909 pci_write_config_dword(dev, ITE_887x_POSIO0,
910 ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
911 ITE_887x_POSIO_IOSIZE_32 | inta_addr[i]);
912 /* write INTCBAR - ioport */
Alan Cox5756ee92008-02-08 04:18:51 -0800913 pci_write_config_dword(dev, ITE_887x_INTCBAR,
914 inta_addr[i]);
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700915 ret = inb(inta_addr[i]);
916 if (ret != 0xff) {
917 /* ioport connected */
918 break;
919 }
920 release_region(iobase->start, ITE_887x_IOSIZE);
921 iobase = NULL;
922 }
923 i++;
924 }
925
926 if (!inta_addr[i]) {
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -0700927 dev_err(&dev->dev, "ite887x: could not find iobase\n");
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700928 return -ENODEV;
929 }
930
931 /* start of undocumented type checking (see parport_pc.c) */
932 type = inb(iobase->start + 0x18) & 0x0f;
933
934 switch (type) {
935 case 0x2: /* ITE8871 (1P) */
936 case 0xa: /* ITE8875 (1P) */
937 ret = 0;
938 break;
939 case 0xe: /* ITE8872 (2S1P) */
940 ret = 2;
941 break;
942 case 0x6: /* ITE8873 (1S) */
943 ret = 1;
944 break;
945 case 0x8: /* ITE8874 (2S) */
946 ret = 2;
947 break;
948 default:
949 moan_device("Unknown ITE887x", dev);
950 ret = -ENODEV;
951 }
952
953 /* configure all serial ports */
954 for (i = 0; i < ret; i++) {
955 /* read the I/O port from the device */
956 pci_read_config_dword(dev, ITE_887x_PS0BAR + (0x4 * (i + 1)),
957 &ioport);
958 ioport &= 0x0000FF00; /* the actual base address */
959 pci_write_config_dword(dev, ITE_887x_POSIO0 + (0x4 * (i + 1)),
960 ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
961 ITE_887x_POSIO_IOSIZE_8 | ioport);
962
963 /* write the ioport to the UARTBAR */
964 pci_read_config_dword(dev, ITE_887x_UARTBAR, &uartbar);
965 uartbar &= ~(0xffff << (16 * i)); /* clear half the reg */
966 uartbar |= (ioport << (16 * i)); /* set the ioport */
967 pci_write_config_dword(dev, ITE_887x_UARTBAR, uartbar);
968
969 /* get current config */
970 pci_read_config_dword(dev, ITE_887x_MISCR, &miscr);
971 /* disable interrupts (UARTx_Routing[3:0]) */
972 miscr &= ~(0xf << (12 - 4 * i));
973 /* activate the UART (UARTx_En) */
974 miscr |= 1 << (23 - i);
975 /* write new config with activated UART */
976 pci_write_config_dword(dev, ITE_887x_MISCR, miscr);
977 }
978
979 if (ret <= 0) {
980 /* the device has no UARTs if we get here */
981 release_region(iobase->start, ITE_887x_IOSIZE);
982 }
983
984 return ret;
985}
986
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500987static void pci_ite887x_exit(struct pci_dev *dev)
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700988{
989 u32 ioport;
990 /* the ioport is bit 0-15 in POSIO0R */
991 pci_read_config_dword(dev, ITE_887x_POSIO0, &ioport);
992 ioport &= 0xffff;
993 release_region(ioport, ITE_887x_IOSIZE);
994}
995
Russell King9f2a0362009-01-02 13:44:20 +0000996/*
Mike Skoog1bc8cde2014-10-16 13:10:01 -0700997 * EndRun Technologies.
998 * Determine the number of ports available on the device.
999 */
1000#define PCI_VENDOR_ID_ENDRUN 0x7401
1001#define PCI_DEVICE_ID_ENDRUN_1588 0xe100
1002
1003static int pci_endrun_init(struct pci_dev *dev)
1004{
1005 u8 __iomem *p;
1006 unsigned long deviceID;
1007 unsigned int number_uarts = 0;
1008
1009 /* EndRun device is all 0xexxx */
1010 if (dev->vendor == PCI_VENDOR_ID_ENDRUN &&
1011 (dev->device & 0xf000) != 0xe000)
1012 return 0;
1013
1014 p = pci_iomap(dev, 0, 5);
1015 if (p == NULL)
1016 return -ENOMEM;
1017
1018 deviceID = ioread32(p);
1019 /* EndRun device */
1020 if (deviceID == 0x07000200) {
1021 number_uarts = ioread8(p + 4);
1022 dev_dbg(&dev->dev,
1023 "%d ports detected on EndRun PCI Express device\n",
1024 number_uarts);
1025 }
1026 pci_iounmap(dev, p);
1027 return number_uarts;
1028}
1029
1030/*
Russell King9f2a0362009-01-02 13:44:20 +00001031 * Oxford Semiconductor Inc.
1032 * Check that device is part of the Tornado range of devices, then determine
1033 * the number of ports available on the device.
1034 */
1035static int pci_oxsemi_tornado_init(struct pci_dev *dev)
1036{
1037 u8 __iomem *p;
1038 unsigned long deviceID;
1039 unsigned int number_uarts = 0;
1040
1041 /* OxSemi Tornado devices are all 0xCxxx */
1042 if (dev->vendor == PCI_VENDOR_ID_OXSEMI &&
1043 (dev->device & 0xF000) != 0xC000)
1044 return 0;
1045
1046 p = pci_iomap(dev, 0, 5);
1047 if (p == NULL)
1048 return -ENOMEM;
1049
1050 deviceID = ioread32(p);
1051 /* Tornado device */
1052 if (deviceID == 0x07000200) {
1053 number_uarts = ioread8(p + 4);
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07001054 dev_dbg(&dev->dev,
Russell King9f2a0362009-01-02 13:44:20 +00001055 "%d ports detected on Oxford PCI Express device\n",
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07001056 number_uarts);
Russell King9f2a0362009-01-02 13:44:20 +00001057 }
1058 pci_iounmap(dev, p);
1059 return number_uarts;
1060}
1061
Alan Coxeb26dfe2012-07-12 13:00:31 +01001062static int pci_asix_setup(struct serial_private *priv,
Russell King975a1a72009-01-02 13:44:27 +00001063 const struct pciserial_board *board,
Alan Coxeb26dfe2012-07-12 13:00:31 +01001064 struct uart_8250_port *port, int idx)
1065{
1066 port->bugs |= UART_BUG_PARITY;
1067 return pci_default_setup(priv, board, port, idx);
1068}
1069
Alan Cox55c7c0f2012-11-29 09:03:00 +10301070/* Quatech devices have their own extra interface features */
1071
1072struct quatech_feature {
1073 u16 devid;
1074 bool amcc;
1075};
1076
1077#define QPCR_TEST_FOR1 0x3F
1078#define QPCR_TEST_GET1 0x00
1079#define QPCR_TEST_FOR2 0x40
1080#define QPCR_TEST_GET2 0x40
1081#define QPCR_TEST_FOR3 0x80
1082#define QPCR_TEST_GET3 0x40
1083#define QPCR_TEST_FOR4 0xC0
1084#define QPCR_TEST_GET4 0x80
1085
1086#define QOPR_CLOCK_X1 0x0000
1087#define QOPR_CLOCK_X2 0x0001
1088#define QOPR_CLOCK_X4 0x0002
1089#define QOPR_CLOCK_X8 0x0003
1090#define QOPR_CLOCK_RATE_MASK 0x0003
1091
1092
1093static struct quatech_feature quatech_cards[] = {
1094 { PCI_DEVICE_ID_QUATECH_QSC100, 1 },
1095 { PCI_DEVICE_ID_QUATECH_DSC100, 1 },
1096 { PCI_DEVICE_ID_QUATECH_DSC100E, 0 },
1097 { PCI_DEVICE_ID_QUATECH_DSC200, 1 },
1098 { PCI_DEVICE_ID_QUATECH_DSC200E, 0 },
1099 { PCI_DEVICE_ID_QUATECH_ESC100D, 1 },
1100 { PCI_DEVICE_ID_QUATECH_ESC100M, 1 },
1101 { PCI_DEVICE_ID_QUATECH_QSCP100, 1 },
1102 { PCI_DEVICE_ID_QUATECH_DSCP100, 1 },
1103 { PCI_DEVICE_ID_QUATECH_QSCP200, 1 },
1104 { PCI_DEVICE_ID_QUATECH_DSCP200, 1 },
1105 { PCI_DEVICE_ID_QUATECH_ESCLP100, 0 },
1106 { PCI_DEVICE_ID_QUATECH_QSCLP100, 0 },
1107 { PCI_DEVICE_ID_QUATECH_DSCLP100, 0 },
1108 { PCI_DEVICE_ID_QUATECH_SSCLP100, 0 },
1109 { PCI_DEVICE_ID_QUATECH_QSCLP200, 0 },
1110 { PCI_DEVICE_ID_QUATECH_DSCLP200, 0 },
1111 { PCI_DEVICE_ID_QUATECH_SSCLP200, 0 },
1112 { PCI_DEVICE_ID_QUATECH_SPPXP_100, 0 },
1113 { 0, }
1114};
1115
1116static int pci_quatech_amcc(u16 devid)
1117{
1118 struct quatech_feature *qf = &quatech_cards[0];
1119 while (qf->devid) {
1120 if (qf->devid == devid)
1121 return qf->amcc;
1122 qf++;
1123 }
1124 pr_err("quatech: unknown port type '0x%04X'.\n", devid);
1125 return 0;
1126};
1127
1128static int pci_quatech_rqopr(struct uart_8250_port *port)
1129{
1130 unsigned long base = port->port.iobase;
1131 u8 LCR, val;
1132
1133 LCR = inb(base + UART_LCR);
1134 outb(0xBF, base + UART_LCR);
1135 val = inb(base + UART_SCR);
1136 outb(LCR, base + UART_LCR);
1137 return val;
1138}
1139
1140static void pci_quatech_wqopr(struct uart_8250_port *port, u8 qopr)
1141{
1142 unsigned long base = port->port.iobase;
1143 u8 LCR, val;
1144
1145 LCR = inb(base + UART_LCR);
1146 outb(0xBF, base + UART_LCR);
1147 val = inb(base + UART_SCR);
1148 outb(qopr, base + UART_SCR);
1149 outb(LCR, base + UART_LCR);
1150}
1151
1152static int pci_quatech_rqmcr(struct uart_8250_port *port)
1153{
1154 unsigned long base = port->port.iobase;
1155 u8 LCR, val, qmcr;
1156
1157 LCR = inb(base + UART_LCR);
1158 outb(0xBF, base + UART_LCR);
1159 val = inb(base + UART_SCR);
1160 outb(val | 0x10, base + UART_SCR);
1161 qmcr = inb(base + UART_MCR);
1162 outb(val, base + UART_SCR);
1163 outb(LCR, base + UART_LCR);
1164
1165 return qmcr;
1166}
1167
1168static void pci_quatech_wqmcr(struct uart_8250_port *port, u8 qmcr)
1169{
1170 unsigned long base = port->port.iobase;
1171 u8 LCR, val;
1172
1173 LCR = inb(base + UART_LCR);
1174 outb(0xBF, base + UART_LCR);
1175 val = inb(base + UART_SCR);
1176 outb(val | 0x10, base + UART_SCR);
1177 outb(qmcr, base + UART_MCR);
1178 outb(val, base + UART_SCR);
1179 outb(LCR, base + UART_LCR);
1180}
1181
1182static int pci_quatech_has_qmcr(struct uart_8250_port *port)
1183{
1184 unsigned long base = port->port.iobase;
1185 u8 LCR, val;
1186
1187 LCR = inb(base + UART_LCR);
1188 outb(0xBF, base + UART_LCR);
1189 val = inb(base + UART_SCR);
1190 if (val & 0x20) {
1191 outb(0x80, UART_LCR);
1192 if (!(inb(UART_SCR) & 0x20)) {
1193 outb(LCR, base + UART_LCR);
1194 return 1;
1195 }
1196 }
1197 return 0;
1198}
1199
1200static int pci_quatech_test(struct uart_8250_port *port)
1201{
1202 u8 reg;
1203 u8 qopr = pci_quatech_rqopr(port);
1204 pci_quatech_wqopr(port, qopr & QPCR_TEST_FOR1);
1205 reg = pci_quatech_rqopr(port) & 0xC0;
1206 if (reg != QPCR_TEST_GET1)
1207 return -EINVAL;
1208 pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR2);
1209 reg = pci_quatech_rqopr(port) & 0xC0;
1210 if (reg != QPCR_TEST_GET2)
1211 return -EINVAL;
1212 pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR3);
1213 reg = pci_quatech_rqopr(port) & 0xC0;
1214 if (reg != QPCR_TEST_GET3)
1215 return -EINVAL;
1216 pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR4);
1217 reg = pci_quatech_rqopr(port) & 0xC0;
1218 if (reg != QPCR_TEST_GET4)
1219 return -EINVAL;
1220
1221 pci_quatech_wqopr(port, qopr);
1222 return 0;
1223}
1224
1225static int pci_quatech_clock(struct uart_8250_port *port)
1226{
1227 u8 qopr, reg, set;
1228 unsigned long clock;
1229
1230 if (pci_quatech_test(port) < 0)
1231 return 1843200;
1232
1233 qopr = pci_quatech_rqopr(port);
1234
1235 pci_quatech_wqopr(port, qopr & ~QOPR_CLOCK_X8);
1236 reg = pci_quatech_rqopr(port);
1237 if (reg & QOPR_CLOCK_X8) {
1238 clock = 1843200;
1239 goto out;
1240 }
1241 pci_quatech_wqopr(port, qopr | QOPR_CLOCK_X8);
1242 reg = pci_quatech_rqopr(port);
1243 if (!(reg & QOPR_CLOCK_X8)) {
1244 clock = 1843200;
1245 goto out;
1246 }
1247 reg &= QOPR_CLOCK_X8;
1248 if (reg == QOPR_CLOCK_X2) {
1249 clock = 3685400;
1250 set = QOPR_CLOCK_X2;
1251 } else if (reg == QOPR_CLOCK_X4) {
1252 clock = 7372800;
1253 set = QOPR_CLOCK_X4;
1254 } else if (reg == QOPR_CLOCK_X8) {
1255 clock = 14745600;
1256 set = QOPR_CLOCK_X8;
1257 } else {
1258 clock = 1843200;
1259 set = QOPR_CLOCK_X1;
1260 }
1261 qopr &= ~QOPR_CLOCK_RATE_MASK;
1262 qopr |= set;
1263
1264out:
1265 pci_quatech_wqopr(port, qopr);
1266 return clock;
1267}
1268
1269static int pci_quatech_rs422(struct uart_8250_port *port)
1270{
1271 u8 qmcr;
1272 int rs422 = 0;
1273
1274 if (!pci_quatech_has_qmcr(port))
1275 return 0;
1276 qmcr = pci_quatech_rqmcr(port);
1277 pci_quatech_wqmcr(port, 0xFF);
1278 if (pci_quatech_rqmcr(port))
1279 rs422 = 1;
1280 pci_quatech_wqmcr(port, qmcr);
1281 return rs422;
1282}
1283
1284static int pci_quatech_init(struct pci_dev *dev)
1285{
1286 if (pci_quatech_amcc(dev->device)) {
1287 unsigned long base = pci_resource_start(dev, 0);
1288 if (base) {
1289 u32 tmp;
Jonathan Woithe9c5320f2013-12-09 16:33:08 +10301290 outl(inl(base + 0x38) | 0x00002000, base + 0x38);
Alan Cox55c7c0f2012-11-29 09:03:00 +10301291 tmp = inl(base + 0x3c);
1292 outl(tmp | 0x01000000, base + 0x3c);
Jonathan Woithe9c5320f2013-12-09 16:33:08 +10301293 outl(tmp &= ~0x01000000, base + 0x3c);
Alan Cox55c7c0f2012-11-29 09:03:00 +10301294 }
1295 }
1296 return 0;
1297}
1298
1299static int pci_quatech_setup(struct serial_private *priv,
1300 const struct pciserial_board *board,
1301 struct uart_8250_port *port, int idx)
1302{
1303 /* Needed by pci_quatech calls below */
1304 port->port.iobase = pci_resource_start(priv->dev, FL_GET_BASE(board->flags));
1305 /* Set up the clocking */
1306 port->port.uartclk = pci_quatech_clock(port);
1307 /* For now just warn about RS422 */
1308 if (pci_quatech_rs422(port))
1309 pr_warn("quatech: software control of RS422 features not currently supported.\n");
1310 return pci_default_setup(priv, board, port, idx);
1311}
1312
Greg Kroah-Hartmand73dfc62013-01-15 22:44:48 -08001313static void pci_quatech_exit(struct pci_dev *dev)
Alan Cox55c7c0f2012-11-29 09:03:00 +10301314{
1315}
1316
Alan Coxeb26dfe2012-07-12 13:00:31 +01001317static int pci_default_setup(struct serial_private *priv,
Russell King70db3d92005-07-27 11:34:27 +01001318 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001319 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001320{
1321 unsigned int bar, offset = board->first_offset, maxnr;
1322
1323 bar = FL_GET_BASE(board->flags);
1324 if (board->flags & FL_BASE_BARS)
1325 bar += idx;
1326 else
1327 offset += idx * board->uart_offset;
1328
Greg Kroah-Hartman2427ddd2006-06-12 17:07:52 -07001329 maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) >>
1330 (board->reg_shift + 3);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001331
1332 if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
1333 return 1;
Alan Cox5756ee92008-02-08 04:18:51 -08001334
Russell King70db3d92005-07-27 11:34:27 +01001335 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001336}
1337
Angelo Butti94341472013-10-15 22:41:10 +03001338static int pci_pericom_setup(struct serial_private *priv,
1339 const struct pciserial_board *board,
1340 struct uart_8250_port *port, int idx)
1341{
1342 unsigned int bar, offset = board->first_offset, maxnr;
1343
1344 bar = FL_GET_BASE(board->flags);
1345 if (board->flags & FL_BASE_BARS)
1346 bar += idx;
1347 else
1348 offset += idx * board->uart_offset;
1349
1350 maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) >>
1351 (board->reg_shift + 3);
1352
1353 if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
1354 return 1;
1355
1356 port->port.uartclk = 14745600;
1357
1358 return setup_port(priv, port, bar, offset, board->reg_shift);
1359}
1360
Dirk Brandewie095e24b2010-11-17 07:35:20 -08001361static int
1362ce4100_serial_setup(struct serial_private *priv,
1363 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001364 struct uart_8250_port *port, int idx)
Dirk Brandewie095e24b2010-11-17 07:35:20 -08001365{
1366 int ret;
1367
Maxime Bizon08ec2122012-10-19 10:45:07 +02001368 ret = setup_port(priv, port, idx, 0, board->reg_shift);
Alan Cox2655a2c2012-07-12 12:59:50 +01001369 port->port.iotype = UPIO_MEM32;
1370 port->port.type = PORT_XSCALE;
1371 port->port.flags = (port->port.flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
1372 port->port.regshift = 2;
Dirk Brandewie095e24b2010-11-17 07:35:20 -08001373
1374 return ret;
1375}
1376
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001377#define PCI_DEVICE_ID_INTEL_BYT_UART1 0x0f0a
1378#define PCI_DEVICE_ID_INTEL_BYT_UART2 0x0f0c
1379
Alan Cox29897082014-08-19 20:29:23 +03001380#define PCI_DEVICE_ID_INTEL_BSW_UART1 0x228a
1381#define PCI_DEVICE_ID_INTEL_BSW_UART2 0x228c
1382
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001383#define BYT_PRV_CLK 0x800
1384#define BYT_PRV_CLK_EN (1 << 0)
1385#define BYT_PRV_CLK_M_VAL_SHIFT 1
1386#define BYT_PRV_CLK_N_VAL_SHIFT 16
1387#define BYT_PRV_CLK_UPDATE (1 << 31)
1388
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001389#define BYT_TX_OVF_INT 0x820
1390#define BYT_TX_OVF_INT_MASK (1 << 1)
1391
1392static void
1393byt_set_termios(struct uart_port *p, struct ktermios *termios,
1394 struct ktermios *old)
1395{
1396 unsigned int baud = tty_termios_baud_rate(termios);
Andy Shevchenko21947ba2015-03-13 18:51:12 +02001397 unsigned long fref = 100000000, fuart = baud * 16;
1398 unsigned long w = BIT(15) - 1;
1399 unsigned long m, n;
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001400 u32 reg;
1401
Andy Shevchenko21947ba2015-03-13 18:51:12 +02001402 /* Get Fuart closer to Fref */
1403 fuart *= rounddown_pow_of_two(fref / fuart);
1404
Aaron Sierra50825c52014-03-03 19:54:29 -06001405 /*
1406 * For baud rates 0.5M, 1M, 1.5M, 2M, 2.5M, 3M, 3.5M and 4M the
1407 * dividers must be adjusted.
1408 *
1409 * uartclk = (m / n) * 100 MHz, where m <= n
1410 */
Andy Shevchenko21947ba2015-03-13 18:51:12 +02001411 rational_best_approximation(fuart, fref, w, w, &m, &n);
1412 p->uartclk = fuart;
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001413
1414 /* Reset the clock */
1415 reg = (m << BYT_PRV_CLK_M_VAL_SHIFT) | (n << BYT_PRV_CLK_N_VAL_SHIFT);
1416 writel(reg, p->membase + BYT_PRV_CLK);
1417 reg |= BYT_PRV_CLK_EN | BYT_PRV_CLK_UPDATE;
1418 writel(reg, p->membase + BYT_PRV_CLK);
1419
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001420 serial8250_do_set_termios(p, termios, old);
1421}
1422
1423static bool byt_dma_filter(struct dma_chan *chan, void *param)
1424{
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001425 struct dw_dma_slave *dws = param;
1426
1427 if (dws->dma_dev != chan->device->dev)
1428 return false;
1429
1430 chan->private = dws;
1431 return true;
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001432}
1433
1434static int
1435byt_serial_setup(struct serial_private *priv,
1436 const struct pciserial_board *board,
1437 struct uart_8250_port *port, int idx)
1438{
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001439 struct pci_dev *pdev = priv->dev;
1440 struct device *dev = port->port.dev;
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001441 struct uart_8250_dma *dma;
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001442 struct dw_dma_slave *tx_param, *rx_param;
1443 struct pci_dev *dma_dev;
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001444 int ret;
1445
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001446 dma = devm_kzalloc(dev, sizeof(*dma), GFP_KERNEL);
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001447 if (!dma)
1448 return -ENOMEM;
1449
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001450 tx_param = devm_kzalloc(dev, sizeof(*tx_param), GFP_KERNEL);
1451 if (!tx_param)
1452 return -ENOMEM;
1453
1454 rx_param = devm_kzalloc(dev, sizeof(*rx_param), GFP_KERNEL);
1455 if (!rx_param)
1456 return -ENOMEM;
1457
1458 switch (pdev->device) {
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001459 case PCI_DEVICE_ID_INTEL_BYT_UART1:
Alan Cox29897082014-08-19 20:29:23 +03001460 case PCI_DEVICE_ID_INTEL_BSW_UART1:
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001461 rx_param->src_id = 3;
1462 tx_param->dst_id = 2;
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001463 break;
1464 case PCI_DEVICE_ID_INTEL_BYT_UART2:
Alan Cox29897082014-08-19 20:29:23 +03001465 case PCI_DEVICE_ID_INTEL_BSW_UART2:
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001466 rx_param->src_id = 5;
1467 tx_param->dst_id = 4;
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001468 break;
1469 default:
1470 return -EINVAL;
1471 }
1472
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001473 rx_param->src_master = 1;
1474 rx_param->dst_master = 0;
1475
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001476 dma->rxconf.src_maxburst = 16;
1477
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001478 tx_param->src_master = 1;
1479 tx_param->dst_master = 0;
1480
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001481 dma->txconf.dst_maxburst = 16;
1482
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001483 dma_dev = pci_get_slot(pdev->bus, PCI_DEVFN(PCI_SLOT(pdev->devfn), 0));
1484 rx_param->dma_dev = &dma_dev->dev;
1485 tx_param->dma_dev = &dma_dev->dev;
1486
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001487 dma->fn = byt_dma_filter;
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001488 dma->rx_param = rx_param;
1489 dma->tx_param = tx_param;
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001490
1491 ret = pci_default_setup(priv, board, port, idx);
1492 port->port.iotype = UPIO_MEM;
1493 port->port.type = PORT_16550A;
1494 port->port.flags = (port->port.flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
1495 port->port.set_termios = byt_set_termios;
1496 port->port.fifosize = 64;
1497 port->tx_loadsz = 64;
1498 port->dma = dma;
1499 port->capabilities = UART_CAP_FIFO | UART_CAP_AFE;
1500
1501 /* Disable Tx counter interrupts */
1502 writel(BYT_TX_OVF_INT_MASK, port->port.membase + BYT_TX_OVF_INT);
1503
1504 return ret;
1505}
1506
Andy Shevchenkof549e942015-02-23 16:24:43 +02001507#define INTEL_MID_UART_PS 0x30
1508#define INTEL_MID_UART_MUL 0x34
Andy Shevchenkoc1a67b42015-03-13 18:51:13 +02001509#define INTEL_MID_UART_DIV 0x38
Andy Shevchenkof549e942015-02-23 16:24:43 +02001510
Andy Shevchenkoc1a67b42015-03-13 18:51:13 +02001511static void intel_mid_set_termios(struct uart_port *p,
1512 struct ktermios *termios,
1513 struct ktermios *old,
1514 unsigned long fref)
1515{
1516 unsigned int baud = tty_termios_baud_rate(termios);
1517 unsigned short ps = 16;
1518 unsigned long fuart = baud * ps;
1519 unsigned long w = BIT(24) - 1;
1520 unsigned long mul, div;
1521
1522 if (fref < fuart) {
1523 /* Find prescaler value that satisfies Fuart < Fref */
1524 if (fref > baud)
1525 ps = fref / baud; /* baud rate too high */
1526 else
1527 ps = 1; /* PLL case */
1528 fuart = baud * ps;
1529 } else {
1530 /* Get Fuart closer to Fref */
1531 fuart *= rounddown_pow_of_two(fref / fuart);
1532 }
1533
1534 rational_best_approximation(fuart, fref, w, w, &mul, &div);
1535 p->uartclk = fuart * 16 / ps; /* core uses ps = 16 always */
1536
1537 writel(ps, p->membase + INTEL_MID_UART_PS); /* set PS */
1538 writel(mul, p->membase + INTEL_MID_UART_MUL); /* set MUL */
1539 writel(div, p->membase + INTEL_MID_UART_DIV);
1540
1541 serial8250_do_set_termios(p, termios, old);
1542}
Andy Shevchenkof549e942015-02-23 16:24:43 +02001543static void intel_mid_set_termios_50M(struct uart_port *p,
1544 struct ktermios *termios,
1545 struct ktermios *old)
1546{
Andy Shevchenkof549e942015-02-23 16:24:43 +02001547 /*
1548 * The uart clk is 50Mhz, and the baud rate come from:
1549 * baud = 50M * MUL / (DIV * PS * DLAB)
Andy Shevchenkof549e942015-02-23 16:24:43 +02001550 */
Andy Shevchenkoc1a67b42015-03-13 18:51:13 +02001551 intel_mid_set_termios(p, termios, old, 50000000);
Andy Shevchenkof549e942015-02-23 16:24:43 +02001552}
1553
1554static bool intel_mid_dma_filter(struct dma_chan *chan, void *param)
1555{
1556 struct hsu_dma_slave *s = param;
1557
1558 if (s->dma_dev != chan->device->dev || s->chan_id != chan->chan_id)
1559 return false;
1560
1561 chan->private = s;
1562 return true;
1563}
1564
1565static int intel_mid_serial_setup(struct serial_private *priv,
1566 const struct pciserial_board *board,
1567 struct uart_8250_port *port, int idx,
1568 int index, struct pci_dev *dma_dev)
1569{
1570 struct device *dev = port->port.dev;
1571 struct uart_8250_dma *dma;
1572 struct hsu_dma_slave *tx_param, *rx_param;
1573
1574 dma = devm_kzalloc(dev, sizeof(*dma), GFP_KERNEL);
1575 if (!dma)
1576 return -ENOMEM;
1577
1578 tx_param = devm_kzalloc(dev, sizeof(*tx_param), GFP_KERNEL);
1579 if (!tx_param)
1580 return -ENOMEM;
1581
1582 rx_param = devm_kzalloc(dev, sizeof(*rx_param), GFP_KERNEL);
1583 if (!rx_param)
1584 return -ENOMEM;
1585
1586 rx_param->chan_id = index * 2 + 1;
1587 tx_param->chan_id = index * 2;
1588
1589 dma->rxconf.src_maxburst = 64;
1590 dma->txconf.dst_maxburst = 64;
1591
1592 rx_param->dma_dev = &dma_dev->dev;
1593 tx_param->dma_dev = &dma_dev->dev;
1594
1595 dma->fn = intel_mid_dma_filter;
1596 dma->rx_param = rx_param;
1597 dma->tx_param = tx_param;
1598
1599 port->port.type = PORT_16750;
1600 port->port.flags |= UPF_FIXED_PORT | UPF_FIXED_TYPE;
1601 port->dma = dma;
1602
1603 return pci_default_setup(priv, board, port, idx);
1604}
1605
1606#define PCI_DEVICE_ID_INTEL_PNW_UART1 0x081b
1607#define PCI_DEVICE_ID_INTEL_PNW_UART2 0x081c
1608#define PCI_DEVICE_ID_INTEL_PNW_UART3 0x081d
1609
1610static int pnw_serial_setup(struct serial_private *priv,
1611 const struct pciserial_board *board,
1612 struct uart_8250_port *port, int idx)
1613{
1614 struct pci_dev *pdev = priv->dev;
1615 struct pci_dev *dma_dev;
1616 int index;
1617
1618 switch (pdev->device) {
1619 case PCI_DEVICE_ID_INTEL_PNW_UART1:
1620 index = 0;
1621 break;
1622 case PCI_DEVICE_ID_INTEL_PNW_UART2:
1623 index = 1;
1624 break;
1625 case PCI_DEVICE_ID_INTEL_PNW_UART3:
1626 index = 2;
1627 break;
1628 default:
1629 return -EINVAL;
1630 }
1631
1632 dma_dev = pci_get_slot(pdev->bus, PCI_DEVFN(PCI_SLOT(pdev->devfn), 3));
1633
1634 port->port.set_termios = intel_mid_set_termios_50M;
1635
1636 return intel_mid_serial_setup(priv, board, port, idx, index, dma_dev);
1637}
1638
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04001639static int
1640pci_omegapci_setup(struct serial_private *priv,
Alan Cox1798ca12011-05-24 12:35:48 +01001641 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001642 struct uart_8250_port *port, int idx)
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04001643{
1644 return setup_port(priv, port, 2, idx * 8, 0);
1645}
1646
Stephen Hurdebebd492013-01-17 14:14:53 -08001647static int
1648pci_brcm_trumanage_setup(struct serial_private *priv,
1649 const struct pciserial_board *board,
1650 struct uart_8250_port *port, int idx)
1651{
1652 int ret = pci_default_setup(priv, board, port, idx);
1653
1654 port->port.type = PORT_BRCM_TRUMANAGE;
1655 port->port.flags = (port->port.flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
1656 return ret;
1657}
1658
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001659static int pci_fintek_setup(struct serial_private *priv,
1660 const struct pciserial_board *board,
1661 struct uart_8250_port *port, int idx)
1662{
1663 struct pci_dev *pdev = priv->dev;
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001664 unsigned long iobase;
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001665 u8 config_base;
Peter Hungcb8ee9f2014-11-19 13:22:27 +08001666 u32 bar_data[3];
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001667
1668 /*
Peter Hungcb8ee9f2014-11-19 13:22:27 +08001669 * Find each UARTs offset in PCI configuraion space
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001670 */
1671 switch (idx) {
Peter Hungcb8ee9f2014-11-19 13:22:27 +08001672 case 0:
1673 config_base = 0x40;
1674 break;
1675 case 1:
1676 config_base = 0x48;
1677 break;
1678 case 2:
1679 config_base = 0x50;
1680 break;
1681 case 3:
1682 config_base = 0x58;
1683 break;
1684 case 4:
1685 config_base = 0x60;
1686 break;
1687 case 5:
1688 config_base = 0x68;
1689 break;
1690 case 6:
1691 config_base = 0x70;
1692 break;
1693 case 7:
1694 config_base = 0x78;
1695 break;
1696 case 8:
1697 config_base = 0x80;
1698 break;
1699 case 9:
1700 config_base = 0x88;
1701 break;
1702 case 10:
1703 config_base = 0x90;
1704 break;
1705 case 11:
1706 config_base = 0x98;
1707 break;
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001708 default:
1709 /* Unknown number of ports, get out of here */
1710 return -EINVAL;
1711 }
1712
Peter Hungcb8ee9f2014-11-19 13:22:27 +08001713 /* Get the io address dispatch from the BIOS */
1714 pci_read_config_dword(pdev, 0x24, &bar_data[0]);
1715 pci_read_config_dword(pdev, 0x20, &bar_data[1]);
1716 pci_read_config_dword(pdev, 0x1c, &bar_data[2]);
1717
1718 /* Calculate Real IO Port */
1719 iobase = (bar_data[idx/4] & 0xffffffe0) + (idx % 4) * 8;
1720
Peter Hung77002c62015-03-17 18:02:14 +08001721 dev_dbg(&pdev->dev, "%s: idx=%d iobase=0x%lx config_base=0x%2x\n",
1722 __func__, idx, iobase, config_base);
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001723
1724 /* Enable UART I/O port */
1725 pci_write_config_byte(pdev, config_base + 0x00, 0x01);
1726
1727 /* Select 128-byte FIFO and 8x FIFO threshold */
1728 pci_write_config_byte(pdev, config_base + 0x01, 0x33);
1729
1730 /* LSB UART */
1731 pci_write_config_byte(pdev, config_base + 0x04, (u8)(iobase & 0xff));
1732
1733 /* MSB UART */
1734 pci_write_config_byte(pdev, config_base + 0x05, (u8)((iobase & 0xff00) >> 8));
1735
1736 /* irq number, this usually fails, but the spec says to do it anyway. */
1737 pci_write_config_byte(pdev, config_base + 0x06, pdev->irq);
1738
1739 port->port.iotype = UPIO_PORT;
1740 port->port.iobase = iobase;
1741 port->port.mapbase = 0;
1742 port->port.membase = NULL;
1743 port->port.regshift = 0;
1744
1745 return 0;
1746}
1747
Mauro Carvalho Chehabb6adea32009-02-20 15:38:52 -08001748static int skip_tx_en_setup(struct serial_private *priv,
1749 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001750 struct uart_8250_port *port, int idx)
Mauro Carvalho Chehabb6adea32009-02-20 15:38:52 -08001751{
Alan Cox2655a2c2012-07-12 12:59:50 +01001752 port->port.flags |= UPF_NO_TXEN_TEST;
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07001753 dev_dbg(&priv->dev->dev,
1754 "serial8250: skipping TxEn test for device [%04x:%04x] subsystem [%04x:%04x]\n",
1755 priv->dev->vendor, priv->dev->device,
1756 priv->dev->subsystem_vendor, priv->dev->subsystem_device);
Mauro Carvalho Chehabb6adea32009-02-20 15:38:52 -08001757
1758 return pci_default_setup(priv, board, port, idx);
1759}
1760
Sudhakar Mamillapalli0ad372b2012-04-10 14:10:58 -07001761static void kt_handle_break(struct uart_port *p)
1762{
Andy Shevchenkob1261c82014-07-14 14:26:14 +03001763 struct uart_8250_port *up = up_to_u8250p(p);
Sudhakar Mamillapalli0ad372b2012-04-10 14:10:58 -07001764 /*
1765 * On receipt of a BI, serial device in Intel ME (Intel
1766 * management engine) needs to have its fifos cleared for sane
1767 * SOL (Serial Over Lan) output.
1768 */
1769 serial8250_clear_and_reinit_fifos(up);
1770}
1771
1772static unsigned int kt_serial_in(struct uart_port *p, int offset)
1773{
Andy Shevchenkob1261c82014-07-14 14:26:14 +03001774 struct uart_8250_port *up = up_to_u8250p(p);
Sudhakar Mamillapalli0ad372b2012-04-10 14:10:58 -07001775 unsigned int val;
1776
1777 /*
1778 * When the Intel ME (management engine) gets reset its serial
1779 * port registers could return 0 momentarily. Functions like
1780 * serial8250_console_write, read and save the IER, perform
1781 * some operation and then restore it. In order to avoid
1782 * setting IER register inadvertently to 0, if the value read
1783 * is 0, double check with ier value in uart_8250_port and use
1784 * that instead. up->ier should be the same value as what is
1785 * currently configured.
1786 */
1787 val = inb(p->iobase + offset);
1788 if (offset == UART_IER) {
1789 if (val == 0)
1790 val = up->ier;
1791 }
1792 return val;
1793}
1794
Dan Williamsbc02d152012-04-06 11:49:50 -07001795static int kt_serial_setup(struct serial_private *priv,
1796 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001797 struct uart_8250_port *port, int idx)
Dan Williamsbc02d152012-04-06 11:49:50 -07001798{
Alan Cox2655a2c2012-07-12 12:59:50 +01001799 port->port.flags |= UPF_BUG_THRE;
1800 port->port.serial_in = kt_serial_in;
1801 port->port.handle_break = kt_handle_break;
Dan Williamsbc02d152012-04-06 11:49:50 -07001802 return skip_tx_en_setup(priv, board, port, idx);
1803}
1804
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09001805static int pci_eg20t_init(struct pci_dev *dev)
1806{
1807#if defined(CONFIG_SERIAL_PCH_UART) || defined(CONFIG_SERIAL_PCH_UART_MODULE)
1808 return -ENODEV;
1809#else
1810 return 0;
1811#endif
1812}
1813
Søren Holm06315342011-09-02 22:55:37 +02001814static int
1815pci_xr17c154_setup(struct serial_private *priv,
1816 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001817 struct uart_8250_port *port, int idx)
Søren Holm06315342011-09-02 22:55:37 +02001818{
Alan Cox2655a2c2012-07-12 12:59:50 +01001819 port->port.flags |= UPF_EXAR_EFR;
Søren Holm06315342011-09-02 22:55:37 +02001820 return pci_default_setup(priv, board, port, idx);
1821}
1822
Guainluca Anzolin6971c632012-09-04 15:56:12 +01001823static int
Matt Schultedc96efb2012-11-19 09:12:04 -06001824pci_xr17v35x_setup(struct serial_private *priv,
1825 const struct pciserial_board *board,
1826 struct uart_8250_port *port, int idx)
1827{
1828 u8 __iomem *p;
1829
1830 p = pci_ioremap_bar(priv->dev, 0);
Matt Schulte13c32372012-11-21 10:39:18 -06001831 if (p == NULL)
1832 return -ENOMEM;
Matt Schultedc96efb2012-11-19 09:12:04 -06001833
1834 port->port.flags |= UPF_EXAR_EFR;
1835
1836 /*
1837 * Setup Multipurpose Input/Output pins.
1838 */
1839 if (idx == 0) {
1840 writeb(0x00, p + 0x8f); /*MPIOINT[7:0]*/
1841 writeb(0x00, p + 0x90); /*MPIOLVL[7:0]*/
1842 writeb(0x00, p + 0x91); /*MPIO3T[7:0]*/
1843 writeb(0x00, p + 0x92); /*MPIOINV[7:0]*/
1844 writeb(0x00, p + 0x93); /*MPIOSEL[7:0]*/
1845 writeb(0x00, p + 0x94); /*MPIOOD[7:0]*/
1846 writeb(0x00, p + 0x95); /*MPIOINT[15:8]*/
1847 writeb(0x00, p + 0x96); /*MPIOLVL[15:8]*/
1848 writeb(0x00, p + 0x97); /*MPIO3T[15:8]*/
1849 writeb(0x00, p + 0x98); /*MPIOINV[15:8]*/
1850 writeb(0x00, p + 0x99); /*MPIOSEL[15:8]*/
1851 writeb(0x00, p + 0x9a); /*MPIOOD[15:8]*/
1852 }
Matt Schultef965b9c2012-11-20 11:25:40 -06001853 writeb(0x00, p + UART_EXAR_8XMODE);
1854 writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
1855 writeb(128, p + UART_EXAR_TXTRG);
1856 writeb(128, p + UART_EXAR_RXTRG);
Matt Schultedc96efb2012-11-19 09:12:04 -06001857 iounmap(p);
1858
1859 return pci_default_setup(priv, board, port, idx);
1860}
1861
Matt Schulte14faa8c2012-11-21 10:35:15 -06001862#define PCI_DEVICE_ID_COMMTECH_4222PCI335 0x0004
1863#define PCI_DEVICE_ID_COMMTECH_4224PCI335 0x0002
1864#define PCI_DEVICE_ID_COMMTECH_2324PCI335 0x000a
1865#define PCI_DEVICE_ID_COMMTECH_2328PCI335 0x000b
1866
1867static int
1868pci_fastcom335_setup(struct serial_private *priv,
1869 const struct pciserial_board *board,
1870 struct uart_8250_port *port, int idx)
1871{
1872 u8 __iomem *p;
1873
1874 p = pci_ioremap_bar(priv->dev, 0);
1875 if (p == NULL)
1876 return -ENOMEM;
1877
1878 port->port.flags |= UPF_EXAR_EFR;
1879
1880 /*
1881 * Setup Multipurpose Input/Output pins.
1882 */
1883 if (idx == 0) {
1884 switch (priv->dev->device) {
1885 case PCI_DEVICE_ID_COMMTECH_4222PCI335:
1886 case PCI_DEVICE_ID_COMMTECH_4224PCI335:
1887 writeb(0x78, p + 0x90); /* MPIOLVL[7:0] */
1888 writeb(0x00, p + 0x92); /* MPIOINV[7:0] */
1889 writeb(0x00, p + 0x93); /* MPIOSEL[7:0] */
1890 break;
1891 case PCI_DEVICE_ID_COMMTECH_2324PCI335:
1892 case PCI_DEVICE_ID_COMMTECH_2328PCI335:
1893 writeb(0x00, p + 0x90); /* MPIOLVL[7:0] */
1894 writeb(0xc0, p + 0x92); /* MPIOINV[7:0] */
1895 writeb(0xc0, p + 0x93); /* MPIOSEL[7:0] */
1896 break;
1897 }
1898 writeb(0x00, p + 0x8f); /* MPIOINT[7:0] */
1899 writeb(0x00, p + 0x91); /* MPIO3T[7:0] */
1900 writeb(0x00, p + 0x94); /* MPIOOD[7:0] */
1901 }
1902 writeb(0x00, p + UART_EXAR_8XMODE);
1903 writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
1904 writeb(32, p + UART_EXAR_TXTRG);
1905 writeb(32, p + UART_EXAR_RXTRG);
1906 iounmap(p);
1907
1908 return pci_default_setup(priv, board, port, idx);
1909}
1910
Matt Schultedc96efb2012-11-19 09:12:04 -06001911static int
Guainluca Anzolin6971c632012-09-04 15:56:12 +01001912pci_wch_ch353_setup(struct serial_private *priv,
1913 const struct pciserial_board *board,
1914 struct uart_8250_port *port, int idx)
1915{
1916 port->port.flags |= UPF_FIXED_TYPE;
1917 port->port.type = PORT_16550A;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001918 return pci_default_setup(priv, board, port, idx);
1919}
1920
Sergej Pupykin2fdd8c82014-11-06 14:36:31 +03001921static int
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03001922pci_wch_ch38x_setup(struct serial_private *priv,
Sergej Pupykin2fdd8c82014-11-06 14:36:31 +03001923 const struct pciserial_board *board,
1924 struct uart_8250_port *port, int idx)
1925{
1926 port->port.flags |= UPF_FIXED_TYPE;
1927 port->port.type = PORT_16850;
1928 return pci_default_setup(priv, board, port, idx);
1929}
1930
Linus Torvalds1da177e2005-04-16 15:20:36 -07001931#define PCI_VENDOR_ID_SBSMODULARIO 0x124B
1932#define PCI_SUBVENDOR_ID_SBSMODULARIO 0x124B
1933#define PCI_DEVICE_ID_OCTPRO 0x0001
1934#define PCI_SUBDEVICE_ID_OCTPRO232 0x0108
1935#define PCI_SUBDEVICE_ID_OCTPRO422 0x0208
1936#define PCI_SUBDEVICE_ID_POCTAL232 0x0308
1937#define PCI_SUBDEVICE_ID_POCTAL422 0x0408
Flavio Leitner26e82202012-09-21 21:04:34 -03001938#define PCI_SUBDEVICE_ID_SIIG_DUAL_00 0x2500
1939#define PCI_SUBDEVICE_ID_SIIG_DUAL_30 0x2530
Michael Bramer78d70d42009-01-27 11:51:16 +00001940#define PCI_VENDOR_ID_ADVANTECH 0x13fe
Dirk Brandewie095e24b2010-11-17 07:35:20 -08001941#define PCI_DEVICE_ID_INTEL_CE4100_UART 0x2e66
Michael Bramer78d70d42009-01-27 11:51:16 +00001942#define PCI_DEVICE_ID_ADVANTECH_PCI3620 0x3620
Thomee Wright0c6d7742014-05-19 20:30:51 +00001943#define PCI_DEVICE_ID_ADVANTECH_PCI3618 0x3618
1944#define PCI_DEVICE_ID_ADVANTECH_PCIf618 0xf618
Yegor Yefremov66169ad2010-06-04 09:58:18 +02001945#define PCI_DEVICE_ID_TITAN_200I 0x8028
1946#define PCI_DEVICE_ID_TITAN_400I 0x8048
1947#define PCI_DEVICE_ID_TITAN_800I 0x8088
1948#define PCI_DEVICE_ID_TITAN_800EH 0xA007
1949#define PCI_DEVICE_ID_TITAN_800EHB 0xA008
1950#define PCI_DEVICE_ID_TITAN_400EH 0xA009
1951#define PCI_DEVICE_ID_TITAN_100E 0xA010
1952#define PCI_DEVICE_ID_TITAN_200E 0xA012
1953#define PCI_DEVICE_ID_TITAN_400E 0xA013
1954#define PCI_DEVICE_ID_TITAN_800E 0xA014
1955#define PCI_DEVICE_ID_TITAN_200EI 0xA016
1956#define PCI_DEVICE_ID_TITAN_200EISI 0xA017
Yegor Yefremov48c02472013-12-09 12:11:15 +01001957#define PCI_DEVICE_ID_TITAN_200V3 0xA306
Yegor Yefremov1e9deb12011-12-27 15:47:37 +01001958#define PCI_DEVICE_ID_TITAN_400V3 0xA310
1959#define PCI_DEVICE_ID_TITAN_410V3 0xA312
1960#define PCI_DEVICE_ID_TITAN_800V3 0xA314
1961#define PCI_DEVICE_ID_TITAN_800V3B 0xA315
Lytochkin Borise8470032010-07-26 10:02:26 +04001962#define PCI_DEVICE_ID_OXSEMI_16PCI958 0x9538
Scott Kilauaa273ae2011-05-11 15:41:59 -05001963#define PCIE_DEVICE_ID_NEO_2_OX_IBM 0x00F6
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04001964#define PCI_DEVICE_ID_PLX_CRONYX_OMEGA 0xc001
Dan Williamsbc02d152012-04-06 11:49:50 -07001965#define PCI_DEVICE_ID_INTEL_PATSBURG_KT 0x1d3d
Alan Cox27788c52012-09-04 16:21:06 +01001966#define PCI_VENDOR_ID_WCH 0x4348
Wang YanQing8b5c9132013-03-05 23:16:48 +08001967#define PCI_DEVICE_ID_WCH_CH352_2S 0x3253
Alan Cox27788c52012-09-04 16:21:06 +01001968#define PCI_DEVICE_ID_WCH_CH353_4S 0x3453
1969#define PCI_DEVICE_ID_WCH_CH353_2S1PF 0x5046
Ezequiel Garciafeb58142014-05-24 15:24:51 -03001970#define PCI_DEVICE_ID_WCH_CH353_1S1P 0x5053
Alan Cox27788c52012-09-04 16:21:06 +01001971#define PCI_DEVICE_ID_WCH_CH353_2S1P 0x7053
Alan Cox66835492012-08-16 12:01:33 +01001972#define PCI_VENDOR_ID_AGESTAR 0x5372
1973#define PCI_DEVICE_ID_AGESTAR_9375 0x6872
Alan Coxeb26dfe2012-07-12 13:00:31 +01001974#define PCI_VENDOR_ID_ASIX 0x9710
Matt Schulte14faa8c2012-11-21 10:35:15 -06001975#define PCI_DEVICE_ID_COMMTECH_4224PCIE 0x0020
1976#define PCI_DEVICE_ID_COMMTECH_4228PCIE 0x0021
Matt Schulteb7b90412012-12-06 22:19:59 -06001977#define PCI_DEVICE_ID_COMMTECH_4222PCIE 0x0022
Stephen Hurdebebd492013-01-17 14:14:53 -08001978#define PCI_DEVICE_ID_BROADCOM_TRUMANAGE 0x160a
Ian Abbott57c1f0e2013-07-16 16:14:40 +01001979#define PCI_DEVICE_ID_AMCC_ADDIDATA_APCI7800 0x818e
Bryan O'Donoghue1ede7dc2014-09-23 01:21:11 +01001980#define PCI_DEVICE_ID_INTEL_QRK_UART 0x0936
Matt Schulte14faa8c2012-11-21 10:35:15 -06001981
Stephen Chiversabd7bac2013-01-28 19:49:20 +11001982#define PCI_VENDOR_ID_SUNIX 0x1fd4
1983#define PCI_DEVICE_ID_SUNIX_1999 0x1999
1984
Sergej Pupykin2fdd8c82014-11-06 14:36:31 +03001985#define PCIE_VENDOR_ID_WCH 0x1c00
1986#define PCIE_DEVICE_ID_WCH_CH382_2S1P 0x3250
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03001987#define PCIE_DEVICE_ID_WCH_CH384_4S 0x3470
Linus Torvalds1da177e2005-04-16 15:20:36 -07001988
Catalin(ux) M BOIEb76c5a02008-07-23 21:29:46 -07001989/* Unknown vendors/cards - this should not be in linux/pci_ids.h */
1990#define PCI_SUBDEVICE_ID_UNKNOWN_0x1584 0x1584
Scott Ashcroftd13402a2013-03-03 21:35:06 +00001991#define PCI_SUBDEVICE_ID_UNKNOWN_0x1588 0x1588
Catalin(ux) M BOIEb76c5a02008-07-23 21:29:46 -07001992
Linus Torvalds1da177e2005-04-16 15:20:36 -07001993/*
1994 * Master list of serial port init/setup/exit quirks.
1995 * This does not describe the general nature of the port.
1996 * (ie, baud base, number and location of ports, etc)
1997 *
1998 * This list is ordered alphabetically by vendor then device.
1999 * Specific entries must come before more generic entries.
2000 */
Sam Ravnborg7a63ce52008-04-28 02:14:02 -07002001static struct pci_serial_quirk pci_serial_quirks[] __refdata = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002002 /*
Krauth.Julien02c9b5c2008-02-04 22:27:49 -08002003 * ADDI-DATA GmbH communication cards <info@addi-data.com>
2004 */
2005 {
Ian Abbott086231f2013-07-16 16:14:39 +01002006 .vendor = PCI_VENDOR_ID_AMCC,
Ian Abbott57c1f0e2013-07-16 16:14:40 +01002007 .device = PCI_DEVICE_ID_AMCC_ADDIDATA_APCI7800,
Krauth.Julien02c9b5c2008-02-04 22:27:49 -08002008 .subvendor = PCI_ANY_ID,
2009 .subdevice = PCI_ANY_ID,
2010 .setup = addidata_apci7800_setup,
2011 },
2012 /*
Russell King61a116e2006-07-03 15:22:35 +01002013 * AFAVLAB cards - these may be called via parport_serial
Linus Torvalds1da177e2005-04-16 15:20:36 -07002014 * It is not clear whether this applies to all products.
2015 */
2016 {
2017 .vendor = PCI_VENDOR_ID_AFAVLAB,
2018 .device = PCI_ANY_ID,
2019 .subvendor = PCI_ANY_ID,
2020 .subdevice = PCI_ANY_ID,
2021 .setup = afavlab_setup,
2022 },
2023 /*
2024 * HP Diva
2025 */
2026 {
2027 .vendor = PCI_VENDOR_ID_HP,
2028 .device = PCI_DEVICE_ID_HP_DIVA,
2029 .subvendor = PCI_ANY_ID,
2030 .subdevice = PCI_ANY_ID,
2031 .init = pci_hp_diva_init,
2032 .setup = pci_hp_diva_setup,
2033 },
2034 /*
2035 * Intel
2036 */
2037 {
2038 .vendor = PCI_VENDOR_ID_INTEL,
2039 .device = PCI_DEVICE_ID_INTEL_80960_RP,
2040 .subvendor = 0xe4bf,
2041 .subdevice = PCI_ANY_ID,
2042 .init = pci_inteli960ni_init,
2043 .setup = pci_default_setup,
2044 },
Mauro Carvalho Chehabb6adea32009-02-20 15:38:52 -08002045 {
2046 .vendor = PCI_VENDOR_ID_INTEL,
2047 .device = PCI_DEVICE_ID_INTEL_8257X_SOL,
2048 .subvendor = PCI_ANY_ID,
2049 .subdevice = PCI_ANY_ID,
2050 .setup = skip_tx_en_setup,
2051 },
2052 {
2053 .vendor = PCI_VENDOR_ID_INTEL,
2054 .device = PCI_DEVICE_ID_INTEL_82573L_SOL,
2055 .subvendor = PCI_ANY_ID,
2056 .subdevice = PCI_ANY_ID,
2057 .setup = skip_tx_en_setup,
2058 },
2059 {
2060 .vendor = PCI_VENDOR_ID_INTEL,
2061 .device = PCI_DEVICE_ID_INTEL_82573E_SOL,
2062 .subvendor = PCI_ANY_ID,
2063 .subdevice = PCI_ANY_ID,
2064 .setup = skip_tx_en_setup,
2065 },
Dirk Brandewie095e24b2010-11-17 07:35:20 -08002066 {
2067 .vendor = PCI_VENDOR_ID_INTEL,
2068 .device = PCI_DEVICE_ID_INTEL_CE4100_UART,
2069 .subvendor = PCI_ANY_ID,
2070 .subdevice = PCI_ANY_ID,
2071 .setup = ce4100_serial_setup,
2072 },
Dan Williamsbc02d152012-04-06 11:49:50 -07002073 {
2074 .vendor = PCI_VENDOR_ID_INTEL,
2075 .device = PCI_DEVICE_ID_INTEL_PATSBURG_KT,
2076 .subvendor = PCI_ANY_ID,
2077 .subdevice = PCI_ANY_ID,
2078 .setup = kt_serial_setup,
2079 },
Heikki Krogerusb15e5692013-09-27 10:52:59 +03002080 {
2081 .vendor = PCI_VENDOR_ID_INTEL,
2082 .device = PCI_DEVICE_ID_INTEL_BYT_UART1,
2083 .subvendor = PCI_ANY_ID,
2084 .subdevice = PCI_ANY_ID,
2085 .setup = byt_serial_setup,
2086 },
2087 {
2088 .vendor = PCI_VENDOR_ID_INTEL,
2089 .device = PCI_DEVICE_ID_INTEL_BYT_UART2,
2090 .subvendor = PCI_ANY_ID,
2091 .subdevice = PCI_ANY_ID,
2092 .setup = byt_serial_setup,
2093 },
Bryan O'Donoghue1ede7dc2014-09-23 01:21:11 +01002094 {
2095 .vendor = PCI_VENDOR_ID_INTEL,
Andy Shevchenkof549e942015-02-23 16:24:43 +02002096 .device = PCI_DEVICE_ID_INTEL_PNW_UART1,
2097 .subvendor = PCI_ANY_ID,
2098 .subdevice = PCI_ANY_ID,
2099 .setup = pnw_serial_setup,
2100 },
2101 {
2102 .vendor = PCI_VENDOR_ID_INTEL,
2103 .device = PCI_DEVICE_ID_INTEL_PNW_UART2,
2104 .subvendor = PCI_ANY_ID,
2105 .subdevice = PCI_ANY_ID,
2106 .setup = pnw_serial_setup,
2107 },
2108 {
2109 .vendor = PCI_VENDOR_ID_INTEL,
2110 .device = PCI_DEVICE_ID_INTEL_PNW_UART3,
2111 .subvendor = PCI_ANY_ID,
2112 .subdevice = PCI_ANY_ID,
2113 .setup = pnw_serial_setup,
2114 },
2115 {
2116 .vendor = PCI_VENDOR_ID_INTEL,
Alan Cox29897082014-08-19 20:29:23 +03002117 .device = PCI_DEVICE_ID_INTEL_BSW_UART1,
2118 .subvendor = PCI_ANY_ID,
2119 .subdevice = PCI_ANY_ID,
2120 .setup = byt_serial_setup,
2121 },
2122 {
2123 .vendor = PCI_VENDOR_ID_INTEL,
2124 .device = PCI_DEVICE_ID_INTEL_BSW_UART2,
2125 .subvendor = PCI_ANY_ID,
2126 .subdevice = PCI_ANY_ID,
2127 .setup = byt_serial_setup,
2128 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002129 /*
Niels de Vos84f8c6f2007-08-22 14:01:14 -07002130 * ITE
2131 */
2132 {
2133 .vendor = PCI_VENDOR_ID_ITE,
2134 .device = PCI_DEVICE_ID_ITE_8872,
2135 .subvendor = PCI_ANY_ID,
2136 .subdevice = PCI_ANY_ID,
2137 .init = pci_ite887x_init,
2138 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002139 .exit = pci_ite887x_exit,
Niels de Vos84f8c6f2007-08-22 14:01:14 -07002140 },
2141 /*
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01002142 * National Instruments
2143 */
2144 {
2145 .vendor = PCI_VENDOR_ID_NI,
Will Page04bf7e72009-04-06 17:32:15 +01002146 .device = PCI_DEVICE_ID_NI_PCI23216,
2147 .subvendor = PCI_ANY_ID,
2148 .subdevice = PCI_ANY_ID,
2149 .init = pci_ni8420_init,
2150 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002151 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002152 },
2153 {
2154 .vendor = PCI_VENDOR_ID_NI,
2155 .device = PCI_DEVICE_ID_NI_PCI2328,
2156 .subvendor = PCI_ANY_ID,
2157 .subdevice = PCI_ANY_ID,
2158 .init = pci_ni8420_init,
2159 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002160 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002161 },
2162 {
2163 .vendor = PCI_VENDOR_ID_NI,
2164 .device = PCI_DEVICE_ID_NI_PCI2324,
2165 .subvendor = PCI_ANY_ID,
2166 .subdevice = PCI_ANY_ID,
2167 .init = pci_ni8420_init,
2168 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002169 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002170 },
2171 {
2172 .vendor = PCI_VENDOR_ID_NI,
2173 .device = PCI_DEVICE_ID_NI_PCI2322,
2174 .subvendor = PCI_ANY_ID,
2175 .subdevice = PCI_ANY_ID,
2176 .init = pci_ni8420_init,
2177 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002178 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002179 },
2180 {
2181 .vendor = PCI_VENDOR_ID_NI,
2182 .device = PCI_DEVICE_ID_NI_PCI2324I,
2183 .subvendor = PCI_ANY_ID,
2184 .subdevice = PCI_ANY_ID,
2185 .init = pci_ni8420_init,
2186 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002187 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002188 },
2189 {
2190 .vendor = PCI_VENDOR_ID_NI,
2191 .device = PCI_DEVICE_ID_NI_PCI2322I,
2192 .subvendor = PCI_ANY_ID,
2193 .subdevice = PCI_ANY_ID,
2194 .init = pci_ni8420_init,
2195 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002196 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002197 },
2198 {
2199 .vendor = PCI_VENDOR_ID_NI,
2200 .device = PCI_DEVICE_ID_NI_PXI8420_23216,
2201 .subvendor = PCI_ANY_ID,
2202 .subdevice = PCI_ANY_ID,
2203 .init = pci_ni8420_init,
2204 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002205 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002206 },
2207 {
2208 .vendor = PCI_VENDOR_ID_NI,
2209 .device = PCI_DEVICE_ID_NI_PXI8420_2328,
2210 .subvendor = PCI_ANY_ID,
2211 .subdevice = PCI_ANY_ID,
2212 .init = pci_ni8420_init,
2213 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002214 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002215 },
2216 {
2217 .vendor = PCI_VENDOR_ID_NI,
2218 .device = PCI_DEVICE_ID_NI_PXI8420_2324,
2219 .subvendor = PCI_ANY_ID,
2220 .subdevice = PCI_ANY_ID,
2221 .init = pci_ni8420_init,
2222 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002223 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002224 },
2225 {
2226 .vendor = PCI_VENDOR_ID_NI,
2227 .device = PCI_DEVICE_ID_NI_PXI8420_2322,
2228 .subvendor = PCI_ANY_ID,
2229 .subdevice = PCI_ANY_ID,
2230 .init = pci_ni8420_init,
2231 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002232 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002233 },
2234 {
2235 .vendor = PCI_VENDOR_ID_NI,
2236 .device = PCI_DEVICE_ID_NI_PXI8422_2324,
2237 .subvendor = PCI_ANY_ID,
2238 .subdevice = PCI_ANY_ID,
2239 .init = pci_ni8420_init,
2240 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002241 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002242 },
2243 {
2244 .vendor = PCI_VENDOR_ID_NI,
2245 .device = PCI_DEVICE_ID_NI_PXI8422_2322,
2246 .subvendor = PCI_ANY_ID,
2247 .subdevice = PCI_ANY_ID,
2248 .init = pci_ni8420_init,
2249 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002250 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002251 },
2252 {
2253 .vendor = PCI_VENDOR_ID_NI,
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01002254 .device = PCI_ANY_ID,
2255 .subvendor = PCI_ANY_ID,
2256 .subdevice = PCI_ANY_ID,
2257 .init = pci_ni8430_init,
2258 .setup = pci_ni8430_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002259 .exit = pci_ni8430_exit,
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01002260 },
Alan Cox55c7c0f2012-11-29 09:03:00 +10302261 /* Quatech */
2262 {
2263 .vendor = PCI_VENDOR_ID_QUATECH,
2264 .device = PCI_ANY_ID,
2265 .subvendor = PCI_ANY_ID,
2266 .subdevice = PCI_ANY_ID,
2267 .init = pci_quatech_init,
2268 .setup = pci_quatech_setup,
Greg Kroah-Hartmand73dfc62013-01-15 22:44:48 -08002269 .exit = pci_quatech_exit,
Alan Cox55c7c0f2012-11-29 09:03:00 +10302270 },
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01002271 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002272 * Panacom
2273 */
2274 {
2275 .vendor = PCI_VENDOR_ID_PANACOM,
2276 .device = PCI_DEVICE_ID_PANACOM_QUADMODEM,
2277 .subvendor = PCI_ANY_ID,
2278 .subdevice = PCI_ANY_ID,
2279 .init = pci_plx9050_init,
2280 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002281 .exit = pci_plx9050_exit,
Alan Cox5756ee92008-02-08 04:18:51 -08002282 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002283 {
2284 .vendor = PCI_VENDOR_ID_PANACOM,
2285 .device = PCI_DEVICE_ID_PANACOM_DUALMODEM,
2286 .subvendor = PCI_ANY_ID,
2287 .subdevice = PCI_ANY_ID,
2288 .init = pci_plx9050_init,
2289 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002290 .exit = pci_plx9050_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002291 },
2292 /*
Angelo Butti94341472013-10-15 22:41:10 +03002293 * Pericom
2294 */
2295 {
2296 .vendor = 0x12d8,
2297 .device = 0x7952,
2298 .subvendor = PCI_ANY_ID,
2299 .subdevice = PCI_ANY_ID,
2300 .setup = pci_pericom_setup,
2301 },
2302 {
2303 .vendor = 0x12d8,
2304 .device = 0x7954,
2305 .subvendor = PCI_ANY_ID,
2306 .subdevice = PCI_ANY_ID,
2307 .setup = pci_pericom_setup,
2308 },
2309 {
2310 .vendor = 0x12d8,
2311 .device = 0x7958,
2312 .subvendor = PCI_ANY_ID,
2313 .subdevice = PCI_ANY_ID,
2314 .setup = pci_pericom_setup,
2315 },
2316
2317 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002318 * PLX
2319 */
2320 {
2321 .vendor = PCI_VENDOR_ID_PLX,
2322 .device = PCI_DEVICE_ID_PLX_9050,
Bjorn Helgaasadd7b582005-10-24 22:11:57 +01002323 .subvendor = PCI_SUBVENDOR_ID_EXSYS,
2324 .subdevice = PCI_SUBDEVICE_ID_EXSYS_4055,
2325 .init = pci_plx9050_init,
2326 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002327 .exit = pci_plx9050_exit,
Bjorn Helgaasadd7b582005-10-24 22:11:57 +01002328 },
2329 {
2330 .vendor = PCI_VENDOR_ID_PLX,
2331 .device = PCI_DEVICE_ID_PLX_9050,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002332 .subvendor = PCI_SUBVENDOR_ID_KEYSPAN,
2333 .subdevice = PCI_SUBDEVICE_ID_KEYSPAN_SX2,
2334 .init = pci_plx9050_init,
2335 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002336 .exit = pci_plx9050_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002337 },
2338 {
2339 .vendor = PCI_VENDOR_ID_PLX,
2340 .device = PCI_DEVICE_ID_PLX_ROMULUS,
2341 .subvendor = PCI_VENDOR_ID_PLX,
2342 .subdevice = PCI_DEVICE_ID_PLX_ROMULUS,
2343 .init = pci_plx9050_init,
2344 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002345 .exit = pci_plx9050_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002346 },
2347 /*
2348 * SBS Technologies, Inc., PMC-OCTALPRO 232
2349 */
2350 {
2351 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
2352 .device = PCI_DEVICE_ID_OCTPRO,
2353 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
2354 .subdevice = PCI_SUBDEVICE_ID_OCTPRO232,
2355 .init = sbs_init,
2356 .setup = sbs_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002357 .exit = sbs_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002358 },
2359 /*
2360 * SBS Technologies, Inc., PMC-OCTALPRO 422
2361 */
2362 {
2363 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
2364 .device = PCI_DEVICE_ID_OCTPRO,
2365 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
2366 .subdevice = PCI_SUBDEVICE_ID_OCTPRO422,
2367 .init = sbs_init,
2368 .setup = sbs_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002369 .exit = sbs_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002370 },
2371 /*
2372 * SBS Technologies, Inc., P-Octal 232
2373 */
2374 {
2375 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
2376 .device = PCI_DEVICE_ID_OCTPRO,
2377 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
2378 .subdevice = PCI_SUBDEVICE_ID_POCTAL232,
2379 .init = sbs_init,
2380 .setup = sbs_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002381 .exit = sbs_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002382 },
2383 /*
2384 * SBS Technologies, Inc., P-Octal 422
2385 */
2386 {
2387 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
2388 .device = PCI_DEVICE_ID_OCTPRO,
2389 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
2390 .subdevice = PCI_SUBDEVICE_ID_POCTAL422,
2391 .init = sbs_init,
2392 .setup = sbs_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002393 .exit = sbs_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002394 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002395 /*
Russell King61a116e2006-07-03 15:22:35 +01002396 * SIIG cards - these may be called via parport_serial
Linus Torvalds1da177e2005-04-16 15:20:36 -07002397 */
2398 {
2399 .vendor = PCI_VENDOR_ID_SIIG,
Russell King67d74b82005-07-27 11:33:03 +01002400 .device = PCI_ANY_ID,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002401 .subvendor = PCI_ANY_ID,
2402 .subdevice = PCI_ANY_ID,
Russell King67d74b82005-07-27 11:33:03 +01002403 .init = pci_siig_init,
Andrey Panin3ec9c592006-02-02 20:15:09 +00002404 .setup = pci_siig_setup,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002405 },
2406 /*
2407 * Titan cards
2408 */
2409 {
2410 .vendor = PCI_VENDOR_ID_TITAN,
2411 .device = PCI_DEVICE_ID_TITAN_400L,
2412 .subvendor = PCI_ANY_ID,
2413 .subdevice = PCI_ANY_ID,
2414 .setup = titan_400l_800l_setup,
2415 },
2416 {
2417 .vendor = PCI_VENDOR_ID_TITAN,
2418 .device = PCI_DEVICE_ID_TITAN_800L,
2419 .subvendor = PCI_ANY_ID,
2420 .subdevice = PCI_ANY_ID,
2421 .setup = titan_400l_800l_setup,
2422 },
2423 /*
2424 * Timedia cards
2425 */
2426 {
2427 .vendor = PCI_VENDOR_ID_TIMEDIA,
2428 .device = PCI_DEVICE_ID_TIMEDIA_1889,
2429 .subvendor = PCI_VENDOR_ID_TIMEDIA,
2430 .subdevice = PCI_ANY_ID,
Frédéric Brièreb9b24552011-05-29 15:08:04 -04002431 .probe = pci_timedia_probe,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002432 .init = pci_timedia_init,
2433 .setup = pci_timedia_setup,
2434 },
2435 {
2436 .vendor = PCI_VENDOR_ID_TIMEDIA,
2437 .device = PCI_ANY_ID,
2438 .subvendor = PCI_ANY_ID,
2439 .subdevice = PCI_ANY_ID,
2440 .setup = pci_timedia_setup,
2441 },
2442 /*
Stephen Chiversabd7bac2013-01-28 19:49:20 +11002443 * SUNIX (Timedia) cards
2444 * Do not "probe" for these cards as there is at least one combination
2445 * card that should be handled by parport_pc that doesn't match the
2446 * rule in pci_timedia_probe.
2447 * It is part number is MIO5079A but its subdevice ID is 0x0102.
2448 * There are some boards with part number SER5037AL that report
2449 * subdevice ID 0x0002.
2450 */
2451 {
2452 .vendor = PCI_VENDOR_ID_SUNIX,
2453 .device = PCI_DEVICE_ID_SUNIX_1999,
2454 .subvendor = PCI_VENDOR_ID_SUNIX,
2455 .subdevice = PCI_ANY_ID,
2456 .init = pci_timedia_init,
2457 .setup = pci_timedia_setup,
2458 },
2459 /*
Søren Holm06315342011-09-02 22:55:37 +02002460 * Exar cards
2461 */
2462 {
2463 .vendor = PCI_VENDOR_ID_EXAR,
2464 .device = PCI_DEVICE_ID_EXAR_XR17C152,
2465 .subvendor = PCI_ANY_ID,
2466 .subdevice = PCI_ANY_ID,
2467 .setup = pci_xr17c154_setup,
2468 },
2469 {
2470 .vendor = PCI_VENDOR_ID_EXAR,
2471 .device = PCI_DEVICE_ID_EXAR_XR17C154,
2472 .subvendor = PCI_ANY_ID,
2473 .subdevice = PCI_ANY_ID,
2474 .setup = pci_xr17c154_setup,
2475 },
2476 {
2477 .vendor = PCI_VENDOR_ID_EXAR,
2478 .device = PCI_DEVICE_ID_EXAR_XR17C158,
2479 .subvendor = PCI_ANY_ID,
2480 .subdevice = PCI_ANY_ID,
2481 .setup = pci_xr17c154_setup,
2482 },
Matt Schultedc96efb2012-11-19 09:12:04 -06002483 {
2484 .vendor = PCI_VENDOR_ID_EXAR,
2485 .device = PCI_DEVICE_ID_EXAR_XR17V352,
2486 .subvendor = PCI_ANY_ID,
2487 .subdevice = PCI_ANY_ID,
2488 .setup = pci_xr17v35x_setup,
2489 },
2490 {
2491 .vendor = PCI_VENDOR_ID_EXAR,
2492 .device = PCI_DEVICE_ID_EXAR_XR17V354,
2493 .subvendor = PCI_ANY_ID,
2494 .subdevice = PCI_ANY_ID,
2495 .setup = pci_xr17v35x_setup,
2496 },
2497 {
2498 .vendor = PCI_VENDOR_ID_EXAR,
2499 .device = PCI_DEVICE_ID_EXAR_XR17V358,
2500 .subvendor = PCI_ANY_ID,
2501 .subdevice = PCI_ANY_ID,
2502 .setup = pci_xr17v35x_setup,
2503 },
Søren Holm06315342011-09-02 22:55:37 +02002504 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002505 * Xircom cards
2506 */
2507 {
2508 .vendor = PCI_VENDOR_ID_XIRCOM,
2509 .device = PCI_DEVICE_ID_XIRCOM_X3201_MDM,
2510 .subvendor = PCI_ANY_ID,
2511 .subdevice = PCI_ANY_ID,
2512 .init = pci_xircom_init,
2513 .setup = pci_default_setup,
2514 },
2515 /*
Russell King61a116e2006-07-03 15:22:35 +01002516 * Netmos cards - these may be called via parport_serial
Linus Torvalds1da177e2005-04-16 15:20:36 -07002517 */
2518 {
2519 .vendor = PCI_VENDOR_ID_NETMOS,
2520 .device = PCI_ANY_ID,
2521 .subvendor = PCI_ANY_ID,
2522 .subdevice = PCI_ANY_ID,
2523 .init = pci_netmos_init,
Nicos Gollan7808edc2011-05-05 21:00:37 +02002524 .setup = pci_netmos_9900_setup,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002525 },
2526 /*
Mike Skoog1bc8cde2014-10-16 13:10:01 -07002527 * EndRun Technologies
2528 */
2529 {
2530 .vendor = PCI_VENDOR_ID_ENDRUN,
2531 .device = PCI_ANY_ID,
2532 .subvendor = PCI_ANY_ID,
2533 .subdevice = PCI_ANY_ID,
2534 .init = pci_endrun_init,
2535 .setup = pci_default_setup,
2536 },
2537 /*
Scott Kilauaa273ae2011-05-11 15:41:59 -05002538 * For Oxford Semiconductor Tornado based devices
Russell King9f2a0362009-01-02 13:44:20 +00002539 */
2540 {
2541 .vendor = PCI_VENDOR_ID_OXSEMI,
2542 .device = PCI_ANY_ID,
2543 .subvendor = PCI_ANY_ID,
2544 .subdevice = PCI_ANY_ID,
2545 .init = pci_oxsemi_tornado_init,
2546 .setup = pci_default_setup,
2547 },
2548 {
2549 .vendor = PCI_VENDOR_ID_MAINPINE,
2550 .device = PCI_ANY_ID,
2551 .subvendor = PCI_ANY_ID,
2552 .subdevice = PCI_ANY_ID,
2553 .init = pci_oxsemi_tornado_init,
2554 .setup = pci_default_setup,
2555 },
Scott Kilauaa273ae2011-05-11 15:41:59 -05002556 {
2557 .vendor = PCI_VENDOR_ID_DIGI,
2558 .device = PCIE_DEVICE_ID_NEO_2_OX_IBM,
2559 .subvendor = PCI_SUBVENDOR_ID_IBM,
2560 .subdevice = PCI_ANY_ID,
2561 .init = pci_oxsemi_tornado_init,
2562 .setup = pci_default_setup,
2563 },
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002564 {
2565 .vendor = PCI_VENDOR_ID_INTEL,
2566 .device = 0x8811,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002567 .subvendor = PCI_ANY_ID,
2568 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002569 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002570 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002571 },
2572 {
2573 .vendor = PCI_VENDOR_ID_INTEL,
2574 .device = 0x8812,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002575 .subvendor = PCI_ANY_ID,
2576 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002577 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002578 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002579 },
2580 {
2581 .vendor = PCI_VENDOR_ID_INTEL,
2582 .device = 0x8813,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002583 .subvendor = PCI_ANY_ID,
2584 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002585 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002586 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002587 },
2588 {
2589 .vendor = PCI_VENDOR_ID_INTEL,
2590 .device = 0x8814,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002591 .subvendor = PCI_ANY_ID,
2592 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002593 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002594 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002595 },
2596 {
2597 .vendor = 0x10DB,
2598 .device = 0x8027,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002599 .subvendor = PCI_ANY_ID,
2600 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002601 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002602 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002603 },
2604 {
2605 .vendor = 0x10DB,
2606 .device = 0x8028,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002607 .subvendor = PCI_ANY_ID,
2608 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002609 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002610 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002611 },
2612 {
2613 .vendor = 0x10DB,
2614 .device = 0x8029,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002615 .subvendor = PCI_ANY_ID,
2616 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002617 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002618 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002619 },
2620 {
2621 .vendor = 0x10DB,
2622 .device = 0x800C,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002623 .subvendor = PCI_ANY_ID,
2624 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002625 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002626 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002627 },
2628 {
2629 .vendor = 0x10DB,
2630 .device = 0x800D,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002631 .subvendor = PCI_ANY_ID,
2632 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002633 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002634 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002635 },
Russell King9f2a0362009-01-02 13:44:20 +00002636 /*
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04002637 * Cronyx Omega PCI (PLX-chip based)
2638 */
2639 {
2640 .vendor = PCI_VENDOR_ID_PLX,
2641 .device = PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
2642 .subvendor = PCI_ANY_ID,
2643 .subdevice = PCI_ANY_ID,
2644 .setup = pci_omegapci_setup,
Alan Coxeb26dfe2012-07-12 13:00:31 +01002645 },
Ezequiel Garciafeb58142014-05-24 15:24:51 -03002646 /* WCH CH353 1S1P card (16550 clone) */
2647 {
2648 .vendor = PCI_VENDOR_ID_WCH,
2649 .device = PCI_DEVICE_ID_WCH_CH353_1S1P,
2650 .subvendor = PCI_ANY_ID,
2651 .subdevice = PCI_ANY_ID,
2652 .setup = pci_wch_ch353_setup,
2653 },
Guainluca Anzolin6971c632012-09-04 15:56:12 +01002654 /* WCH CH353 2S1P card (16550 clone) */
2655 {
Alan Cox27788c52012-09-04 16:21:06 +01002656 .vendor = PCI_VENDOR_ID_WCH,
2657 .device = PCI_DEVICE_ID_WCH_CH353_2S1P,
2658 .subvendor = PCI_ANY_ID,
2659 .subdevice = PCI_ANY_ID,
2660 .setup = pci_wch_ch353_setup,
2661 },
2662 /* WCH CH353 4S card (16550 clone) */
2663 {
2664 .vendor = PCI_VENDOR_ID_WCH,
2665 .device = PCI_DEVICE_ID_WCH_CH353_4S,
2666 .subvendor = PCI_ANY_ID,
2667 .subdevice = PCI_ANY_ID,
2668 .setup = pci_wch_ch353_setup,
2669 },
2670 /* WCH CH353 2S1PF card (16550 clone) */
2671 {
2672 .vendor = PCI_VENDOR_ID_WCH,
2673 .device = PCI_DEVICE_ID_WCH_CH353_2S1PF,
2674 .subvendor = PCI_ANY_ID,
2675 .subdevice = PCI_ANY_ID,
Guainluca Anzolin6971c632012-09-04 15:56:12 +01002676 .setup = pci_wch_ch353_setup,
2677 },
Wang YanQing8b5c9132013-03-05 23:16:48 +08002678 /* WCH CH352 2S card (16550 clone) */
2679 {
2680 .vendor = PCI_VENDOR_ID_WCH,
2681 .device = PCI_DEVICE_ID_WCH_CH352_2S,
2682 .subvendor = PCI_ANY_ID,
2683 .subdevice = PCI_ANY_ID,
2684 .setup = pci_wch_ch353_setup,
2685 },
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03002686 /* WCH CH382 2S1P card (16850 clone) */
Sergej Pupykin2fdd8c82014-11-06 14:36:31 +03002687 {
2688 .vendor = PCIE_VENDOR_ID_WCH,
2689 .device = PCIE_DEVICE_ID_WCH_CH382_2S1P,
2690 .subvendor = PCI_ANY_ID,
2691 .subdevice = PCI_ANY_ID,
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03002692 .setup = pci_wch_ch38x_setup,
2693 },
2694 /* WCH CH384 4S card (16850 clone) */
2695 {
2696 .vendor = PCIE_VENDOR_ID_WCH,
2697 .device = PCIE_DEVICE_ID_WCH_CH384_4S,
2698 .subvendor = PCI_ANY_ID,
2699 .subdevice = PCI_ANY_ID,
2700 .setup = pci_wch_ch38x_setup,
Sergej Pupykin2fdd8c82014-11-06 14:36:31 +03002701 },
Alan Coxeb26dfe2012-07-12 13:00:31 +01002702 /*
2703 * ASIX devices with FIFO bug
2704 */
2705 {
2706 .vendor = PCI_VENDOR_ID_ASIX,
2707 .device = PCI_ANY_ID,
2708 .subvendor = PCI_ANY_ID,
2709 .subdevice = PCI_ANY_ID,
2710 .setup = pci_asix_setup,
2711 },
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04002712 /*
Matt Schulte14faa8c2012-11-21 10:35:15 -06002713 * Commtech, Inc. Fastcom adapters
2714 *
2715 */
2716 {
2717 .vendor = PCI_VENDOR_ID_COMMTECH,
2718 .device = PCI_DEVICE_ID_COMMTECH_4222PCI335,
2719 .subvendor = PCI_ANY_ID,
2720 .subdevice = PCI_ANY_ID,
2721 .setup = pci_fastcom335_setup,
2722 },
2723 {
2724 .vendor = PCI_VENDOR_ID_COMMTECH,
2725 .device = PCI_DEVICE_ID_COMMTECH_4224PCI335,
2726 .subvendor = PCI_ANY_ID,
2727 .subdevice = PCI_ANY_ID,
2728 .setup = pci_fastcom335_setup,
2729 },
2730 {
2731 .vendor = PCI_VENDOR_ID_COMMTECH,
2732 .device = PCI_DEVICE_ID_COMMTECH_2324PCI335,
2733 .subvendor = PCI_ANY_ID,
2734 .subdevice = PCI_ANY_ID,
2735 .setup = pci_fastcom335_setup,
2736 },
2737 {
2738 .vendor = PCI_VENDOR_ID_COMMTECH,
2739 .device = PCI_DEVICE_ID_COMMTECH_2328PCI335,
2740 .subvendor = PCI_ANY_ID,
2741 .subdevice = PCI_ANY_ID,
2742 .setup = pci_fastcom335_setup,
2743 },
2744 {
2745 .vendor = PCI_VENDOR_ID_COMMTECH,
2746 .device = PCI_DEVICE_ID_COMMTECH_4222PCIE,
2747 .subvendor = PCI_ANY_ID,
2748 .subdevice = PCI_ANY_ID,
2749 .setup = pci_xr17v35x_setup,
2750 },
2751 {
2752 .vendor = PCI_VENDOR_ID_COMMTECH,
2753 .device = PCI_DEVICE_ID_COMMTECH_4224PCIE,
2754 .subvendor = PCI_ANY_ID,
2755 .subdevice = PCI_ANY_ID,
2756 .setup = pci_xr17v35x_setup,
2757 },
2758 {
2759 .vendor = PCI_VENDOR_ID_COMMTECH,
2760 .device = PCI_DEVICE_ID_COMMTECH_4228PCIE,
2761 .subvendor = PCI_ANY_ID,
2762 .subdevice = PCI_ANY_ID,
2763 .setup = pci_xr17v35x_setup,
2764 },
2765 /*
Stephen Hurdebebd492013-01-17 14:14:53 -08002766 * Broadcom TruManage (NetXtreme)
2767 */
2768 {
2769 .vendor = PCI_VENDOR_ID_BROADCOM,
2770 .device = PCI_DEVICE_ID_BROADCOM_TRUMANAGE,
2771 .subvendor = PCI_ANY_ID,
2772 .subdevice = PCI_ANY_ID,
2773 .setup = pci_brcm_trumanage_setup,
2774 },
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07002775 {
2776 .vendor = 0x1c29,
2777 .device = 0x1104,
2778 .subvendor = PCI_ANY_ID,
2779 .subdevice = PCI_ANY_ID,
2780 .setup = pci_fintek_setup,
2781 },
2782 {
2783 .vendor = 0x1c29,
2784 .device = 0x1108,
2785 .subvendor = PCI_ANY_ID,
2786 .subdevice = PCI_ANY_ID,
2787 .setup = pci_fintek_setup,
2788 },
2789 {
2790 .vendor = 0x1c29,
2791 .device = 0x1112,
2792 .subvendor = PCI_ANY_ID,
2793 .subdevice = PCI_ANY_ID,
2794 .setup = pci_fintek_setup,
2795 },
Stephen Hurdebebd492013-01-17 14:14:53 -08002796
2797 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002798 * Default "match everything" terminator entry
2799 */
2800 {
2801 .vendor = PCI_ANY_ID,
2802 .device = PCI_ANY_ID,
2803 .subvendor = PCI_ANY_ID,
2804 .subdevice = PCI_ANY_ID,
2805 .setup = pci_default_setup,
2806 }
2807};
2808
2809static inline int quirk_id_matches(u32 quirk_id, u32 dev_id)
2810{
2811 return quirk_id == PCI_ANY_ID || quirk_id == dev_id;
2812}
2813
2814static struct pci_serial_quirk *find_quirk(struct pci_dev *dev)
2815{
2816 struct pci_serial_quirk *quirk;
2817
2818 for (quirk = pci_serial_quirks; ; quirk++)
2819 if (quirk_id_matches(quirk->vendor, dev->vendor) &&
2820 quirk_id_matches(quirk->device, dev->device) &&
2821 quirk_id_matches(quirk->subvendor, dev->subsystem_vendor) &&
2822 quirk_id_matches(quirk->subdevice, dev->subsystem_device))
Alan Cox5756ee92008-02-08 04:18:51 -08002823 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002824 return quirk;
2825}
2826
Andrew Mortondd68e882006-01-05 10:55:26 +00002827static inline int get_pci_irq(struct pci_dev *dev,
Russell King975a1a72009-01-02 13:44:27 +00002828 const struct pciserial_board *board)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002829{
2830 if (board->flags & FL_NOIRQ)
2831 return 0;
2832 else
2833 return dev->irq;
2834}
2835
2836/*
2837 * This is the configuration table for all of the PCI serial boards
2838 * which we support. It is directly indexed by the pci_board_num_t enum
2839 * value, which is encoded in the pci_device_id PCI probe table's
2840 * driver_data member.
2841 *
2842 * The makeup of these names are:
Gareth Howlett26e92862006-01-04 17:00:42 +00002843 * pbn_bn{_bt}_n_baud{_offsetinhex}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002844 *
Gareth Howlett26e92862006-01-04 17:00:42 +00002845 * bn = PCI BAR number
2846 * bt = Index using PCI BARs
2847 * n = number of serial ports
2848 * baud = baud rate
2849 * offsetinhex = offset for each sequential port (in hex)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002850 *
Gareth Howlett26e92862006-01-04 17:00:42 +00002851 * This table is sorted by (in order): bn, bt, baud, offsetindex, n.
Russell Kingf1690f32005-05-06 10:19:09 +01002852 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07002853 * Please note: in theory if n = 1, _bt infix should make no difference.
2854 * ie, pbn_b0_1_115200 is the same as pbn_b0_bt_1_115200
2855 */
2856enum pci_board_num_t {
2857 pbn_default = 0,
2858
2859 pbn_b0_1_115200,
2860 pbn_b0_2_115200,
2861 pbn_b0_4_115200,
2862 pbn_b0_5_115200,
Alan Coxbf0df632007-10-16 01:24:00 -07002863 pbn_b0_8_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002864
2865 pbn_b0_1_921600,
2866 pbn_b0_2_921600,
2867 pbn_b0_4_921600,
2868
David Ransondb1de152005-07-27 11:43:55 -07002869 pbn_b0_2_1130000,
2870
Andrey Paninfbc0dc02005-07-18 11:38:09 +01002871 pbn_b0_4_1152000,
2872
Matt Schulte14faa8c2012-11-21 10:35:15 -06002873 pbn_b0_2_1152000_200,
2874 pbn_b0_4_1152000_200,
2875 pbn_b0_8_1152000_200,
2876
Gareth Howlett26e92862006-01-04 17:00:42 +00002877 pbn_b0_2_1843200,
2878 pbn_b0_4_1843200,
2879
2880 pbn_b0_2_1843200_200,
2881 pbn_b0_4_1843200_200,
2882 pbn_b0_8_1843200_200,
2883
Lee Howard7106b4e2008-10-21 13:48:58 +01002884 pbn_b0_1_4000000,
2885
Linus Torvalds1da177e2005-04-16 15:20:36 -07002886 pbn_b0_bt_1_115200,
2887 pbn_b0_bt_2_115200,
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -08002888 pbn_b0_bt_4_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002889 pbn_b0_bt_8_115200,
2890
2891 pbn_b0_bt_1_460800,
2892 pbn_b0_bt_2_460800,
2893 pbn_b0_bt_4_460800,
2894
2895 pbn_b0_bt_1_921600,
2896 pbn_b0_bt_2_921600,
2897 pbn_b0_bt_4_921600,
2898 pbn_b0_bt_8_921600,
2899
2900 pbn_b1_1_115200,
2901 pbn_b1_2_115200,
2902 pbn_b1_4_115200,
2903 pbn_b1_8_115200,
Will Page04bf7e72009-04-06 17:32:15 +01002904 pbn_b1_16_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002905
2906 pbn_b1_1_921600,
2907 pbn_b1_2_921600,
2908 pbn_b1_4_921600,
2909 pbn_b1_8_921600,
2910
Gareth Howlett26e92862006-01-04 17:00:42 +00002911 pbn_b1_2_1250000,
2912
Niels de Vos84f8c6f2007-08-22 14:01:14 -07002913 pbn_b1_bt_1_115200,
Will Page04bf7e72009-04-06 17:32:15 +01002914 pbn_b1_bt_2_115200,
2915 pbn_b1_bt_4_115200,
2916
Linus Torvalds1da177e2005-04-16 15:20:36 -07002917 pbn_b1_bt_2_921600,
2918
2919 pbn_b1_1_1382400,
2920 pbn_b1_2_1382400,
2921 pbn_b1_4_1382400,
2922 pbn_b1_8_1382400,
2923
2924 pbn_b2_1_115200,
Peter Horton737c1752006-08-26 09:07:36 +01002925 pbn_b2_2_115200,
Matthias Fuchsa9cccd32007-02-10 01:46:05 -08002926 pbn_b2_4_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002927 pbn_b2_8_115200,
2928
2929 pbn_b2_1_460800,
2930 pbn_b2_4_460800,
2931 pbn_b2_8_460800,
2932 pbn_b2_16_460800,
2933
2934 pbn_b2_1_921600,
2935 pbn_b2_4_921600,
2936 pbn_b2_8_921600,
2937
Lytochkin Borise8470032010-07-26 10:02:26 +04002938 pbn_b2_8_1152000,
2939
Linus Torvalds1da177e2005-04-16 15:20:36 -07002940 pbn_b2_bt_1_115200,
2941 pbn_b2_bt_2_115200,
2942 pbn_b2_bt_4_115200,
2943
2944 pbn_b2_bt_2_921600,
2945 pbn_b2_bt_4_921600,
2946
Alon Bar-Levd9004eb2006-01-18 11:47:33 +00002947 pbn_b3_2_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002948 pbn_b3_4_115200,
2949 pbn_b3_8_115200,
2950
Yegor Yefremov66169ad2010-06-04 09:58:18 +02002951 pbn_b4_bt_2_921600,
2952 pbn_b4_bt_4_921600,
2953 pbn_b4_bt_8_921600,
2954
Linus Torvalds1da177e2005-04-16 15:20:36 -07002955 /*
2956 * Board-specific versions.
2957 */
2958 pbn_panacom,
2959 pbn_panacom2,
2960 pbn_panacom4,
2961 pbn_plx_romulus,
Mike Skoog1bc8cde2014-10-16 13:10:01 -07002962 pbn_endrun_2_4000000,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002963 pbn_oxsemi,
Lee Howard7106b4e2008-10-21 13:48:58 +01002964 pbn_oxsemi_1_4000000,
2965 pbn_oxsemi_2_4000000,
2966 pbn_oxsemi_4_4000000,
2967 pbn_oxsemi_8_4000000,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002968 pbn_intel_i960,
2969 pbn_sgi_ioc3,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002970 pbn_computone_4,
2971 pbn_computone_6,
2972 pbn_computone_8,
2973 pbn_sbsxrsio,
2974 pbn_exar_XR17C152,
2975 pbn_exar_XR17C154,
2976 pbn_exar_XR17C158,
Matt Schultedc96efb2012-11-19 09:12:04 -06002977 pbn_exar_XR17V352,
2978 pbn_exar_XR17V354,
2979 pbn_exar_XR17V358,
Benjamin Herrenschmidtc68d2b12009-10-26 16:50:05 -07002980 pbn_exar_ibm_saturn,
Olof Johanssonaa798502007-08-22 14:01:55 -07002981 pbn_pasemi_1682M,
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01002982 pbn_ni8430_2,
2983 pbn_ni8430_4,
2984 pbn_ni8430_8,
2985 pbn_ni8430_16,
Krauth.Julien1b62cbf2009-10-26 16:50:04 -07002986 pbn_ADDIDATA_PCIe_1_3906250,
2987 pbn_ADDIDATA_PCIe_2_3906250,
2988 pbn_ADDIDATA_PCIe_4_3906250,
2989 pbn_ADDIDATA_PCIe_8_3906250,
Dirk Brandewie095e24b2010-11-17 07:35:20 -08002990 pbn_ce4100_1_115200,
Heikki Krogerusb15e5692013-09-27 10:52:59 +03002991 pbn_byt,
Andy Shevchenkof549e942015-02-23 16:24:43 +02002992 pbn_pnw,
Bryan O'Donoghue1ede7dc2014-09-23 01:21:11 +01002993 pbn_qrk,
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04002994 pbn_omegapci,
Nicos Gollan7808edc2011-05-05 21:00:37 +02002995 pbn_NETMOS9900_2s_115200,
Stephen Hurdebebd492013-01-17 14:14:53 -08002996 pbn_brcm_trumanage,
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07002997 pbn_fintek_4,
2998 pbn_fintek_8,
2999 pbn_fintek_12,
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03003000 pbn_wch384_4,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003001};
3002
3003/*
3004 * uart_offset - the space between channels
3005 * reg_shift - describes how the UART registers are mapped
3006 * to PCI memory by the card.
3007 * For example IER register on SBS, Inc. PMC-OctPro is located at
3008 * offset 0x10 from the UART base, while UART_IER is defined as 1
3009 * in include/linux/serial_reg.h,
3010 * see first lines of serial_in() and serial_out() in 8250.c
3011*/
3012
Bill Pembertonde88b342012-11-19 13:24:32 -05003013static struct pciserial_board pci_boards[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003014 [pbn_default] = {
3015 .flags = FL_BASE0,
3016 .num_ports = 1,
3017 .base_baud = 115200,
3018 .uart_offset = 8,
3019 },
3020 [pbn_b0_1_115200] = {
3021 .flags = FL_BASE0,
3022 .num_ports = 1,
3023 .base_baud = 115200,
3024 .uart_offset = 8,
3025 },
3026 [pbn_b0_2_115200] = {
3027 .flags = FL_BASE0,
3028 .num_ports = 2,
3029 .base_baud = 115200,
3030 .uart_offset = 8,
3031 },
3032 [pbn_b0_4_115200] = {
3033 .flags = FL_BASE0,
3034 .num_ports = 4,
3035 .base_baud = 115200,
3036 .uart_offset = 8,
3037 },
3038 [pbn_b0_5_115200] = {
3039 .flags = FL_BASE0,
3040 .num_ports = 5,
3041 .base_baud = 115200,
3042 .uart_offset = 8,
3043 },
Alan Coxbf0df632007-10-16 01:24:00 -07003044 [pbn_b0_8_115200] = {
3045 .flags = FL_BASE0,
3046 .num_ports = 8,
3047 .base_baud = 115200,
3048 .uart_offset = 8,
3049 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003050 [pbn_b0_1_921600] = {
3051 .flags = FL_BASE0,
3052 .num_ports = 1,
3053 .base_baud = 921600,
3054 .uart_offset = 8,
3055 },
3056 [pbn_b0_2_921600] = {
3057 .flags = FL_BASE0,
3058 .num_ports = 2,
3059 .base_baud = 921600,
3060 .uart_offset = 8,
3061 },
3062 [pbn_b0_4_921600] = {
3063 .flags = FL_BASE0,
3064 .num_ports = 4,
3065 .base_baud = 921600,
3066 .uart_offset = 8,
3067 },
David Ransondb1de152005-07-27 11:43:55 -07003068
3069 [pbn_b0_2_1130000] = {
3070 .flags = FL_BASE0,
3071 .num_ports = 2,
3072 .base_baud = 1130000,
3073 .uart_offset = 8,
3074 },
3075
Andrey Paninfbc0dc02005-07-18 11:38:09 +01003076 [pbn_b0_4_1152000] = {
3077 .flags = FL_BASE0,
3078 .num_ports = 4,
3079 .base_baud = 1152000,
3080 .uart_offset = 8,
3081 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003082
Matt Schulte14faa8c2012-11-21 10:35:15 -06003083 [pbn_b0_2_1152000_200] = {
3084 .flags = FL_BASE0,
3085 .num_ports = 2,
3086 .base_baud = 1152000,
3087 .uart_offset = 0x200,
3088 },
3089
3090 [pbn_b0_4_1152000_200] = {
3091 .flags = FL_BASE0,
3092 .num_ports = 4,
3093 .base_baud = 1152000,
3094 .uart_offset = 0x200,
3095 },
3096
3097 [pbn_b0_8_1152000_200] = {
3098 .flags = FL_BASE0,
Matt Schulte4f7d67d2012-12-06 22:19:58 -06003099 .num_ports = 8,
Matt Schulte14faa8c2012-11-21 10:35:15 -06003100 .base_baud = 1152000,
3101 .uart_offset = 0x200,
3102 },
3103
Gareth Howlett26e92862006-01-04 17:00:42 +00003104 [pbn_b0_2_1843200] = {
3105 .flags = FL_BASE0,
3106 .num_ports = 2,
3107 .base_baud = 1843200,
3108 .uart_offset = 8,
3109 },
3110 [pbn_b0_4_1843200] = {
3111 .flags = FL_BASE0,
3112 .num_ports = 4,
3113 .base_baud = 1843200,
3114 .uart_offset = 8,
3115 },
3116
3117 [pbn_b0_2_1843200_200] = {
3118 .flags = FL_BASE0,
3119 .num_ports = 2,
3120 .base_baud = 1843200,
3121 .uart_offset = 0x200,
3122 },
3123 [pbn_b0_4_1843200_200] = {
3124 .flags = FL_BASE0,
3125 .num_ports = 4,
3126 .base_baud = 1843200,
3127 .uart_offset = 0x200,
3128 },
3129 [pbn_b0_8_1843200_200] = {
3130 .flags = FL_BASE0,
3131 .num_ports = 8,
3132 .base_baud = 1843200,
3133 .uart_offset = 0x200,
3134 },
Lee Howard7106b4e2008-10-21 13:48:58 +01003135 [pbn_b0_1_4000000] = {
3136 .flags = FL_BASE0,
3137 .num_ports = 1,
3138 .base_baud = 4000000,
3139 .uart_offset = 8,
3140 },
Gareth Howlett26e92862006-01-04 17:00:42 +00003141
Linus Torvalds1da177e2005-04-16 15:20:36 -07003142 [pbn_b0_bt_1_115200] = {
3143 .flags = FL_BASE0|FL_BASE_BARS,
3144 .num_ports = 1,
3145 .base_baud = 115200,
3146 .uart_offset = 8,
3147 },
3148 [pbn_b0_bt_2_115200] = {
3149 .flags = FL_BASE0|FL_BASE_BARS,
3150 .num_ports = 2,
3151 .base_baud = 115200,
3152 .uart_offset = 8,
3153 },
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -08003154 [pbn_b0_bt_4_115200] = {
3155 .flags = FL_BASE0|FL_BASE_BARS,
3156 .num_ports = 4,
3157 .base_baud = 115200,
3158 .uart_offset = 8,
3159 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003160 [pbn_b0_bt_8_115200] = {
3161 .flags = FL_BASE0|FL_BASE_BARS,
3162 .num_ports = 8,
3163 .base_baud = 115200,
3164 .uart_offset = 8,
3165 },
3166
3167 [pbn_b0_bt_1_460800] = {
3168 .flags = FL_BASE0|FL_BASE_BARS,
3169 .num_ports = 1,
3170 .base_baud = 460800,
3171 .uart_offset = 8,
3172 },
3173 [pbn_b0_bt_2_460800] = {
3174 .flags = FL_BASE0|FL_BASE_BARS,
3175 .num_ports = 2,
3176 .base_baud = 460800,
3177 .uart_offset = 8,
3178 },
3179 [pbn_b0_bt_4_460800] = {
3180 .flags = FL_BASE0|FL_BASE_BARS,
3181 .num_ports = 4,
3182 .base_baud = 460800,
3183 .uart_offset = 8,
3184 },
3185
3186 [pbn_b0_bt_1_921600] = {
3187 .flags = FL_BASE0|FL_BASE_BARS,
3188 .num_ports = 1,
3189 .base_baud = 921600,
3190 .uart_offset = 8,
3191 },
3192 [pbn_b0_bt_2_921600] = {
3193 .flags = FL_BASE0|FL_BASE_BARS,
3194 .num_ports = 2,
3195 .base_baud = 921600,
3196 .uart_offset = 8,
3197 },
3198 [pbn_b0_bt_4_921600] = {
3199 .flags = FL_BASE0|FL_BASE_BARS,
3200 .num_ports = 4,
3201 .base_baud = 921600,
3202 .uart_offset = 8,
3203 },
3204 [pbn_b0_bt_8_921600] = {
3205 .flags = FL_BASE0|FL_BASE_BARS,
3206 .num_ports = 8,
3207 .base_baud = 921600,
3208 .uart_offset = 8,
3209 },
3210
3211 [pbn_b1_1_115200] = {
3212 .flags = FL_BASE1,
3213 .num_ports = 1,
3214 .base_baud = 115200,
3215 .uart_offset = 8,
3216 },
3217 [pbn_b1_2_115200] = {
3218 .flags = FL_BASE1,
3219 .num_ports = 2,
3220 .base_baud = 115200,
3221 .uart_offset = 8,
3222 },
3223 [pbn_b1_4_115200] = {
3224 .flags = FL_BASE1,
3225 .num_ports = 4,
3226 .base_baud = 115200,
3227 .uart_offset = 8,
3228 },
3229 [pbn_b1_8_115200] = {
3230 .flags = FL_BASE1,
3231 .num_ports = 8,
3232 .base_baud = 115200,
3233 .uart_offset = 8,
3234 },
Will Page04bf7e72009-04-06 17:32:15 +01003235 [pbn_b1_16_115200] = {
3236 .flags = FL_BASE1,
3237 .num_ports = 16,
3238 .base_baud = 115200,
3239 .uart_offset = 8,
3240 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003241
3242 [pbn_b1_1_921600] = {
3243 .flags = FL_BASE1,
3244 .num_ports = 1,
3245 .base_baud = 921600,
3246 .uart_offset = 8,
3247 },
3248 [pbn_b1_2_921600] = {
3249 .flags = FL_BASE1,
3250 .num_ports = 2,
3251 .base_baud = 921600,
3252 .uart_offset = 8,
3253 },
3254 [pbn_b1_4_921600] = {
3255 .flags = FL_BASE1,
3256 .num_ports = 4,
3257 .base_baud = 921600,
3258 .uart_offset = 8,
3259 },
3260 [pbn_b1_8_921600] = {
3261 .flags = FL_BASE1,
3262 .num_ports = 8,
3263 .base_baud = 921600,
3264 .uart_offset = 8,
3265 },
Gareth Howlett26e92862006-01-04 17:00:42 +00003266 [pbn_b1_2_1250000] = {
3267 .flags = FL_BASE1,
3268 .num_ports = 2,
3269 .base_baud = 1250000,
3270 .uart_offset = 8,
3271 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003272
Niels de Vos84f8c6f2007-08-22 14:01:14 -07003273 [pbn_b1_bt_1_115200] = {
3274 .flags = FL_BASE1|FL_BASE_BARS,
3275 .num_ports = 1,
3276 .base_baud = 115200,
3277 .uart_offset = 8,
3278 },
Will Page04bf7e72009-04-06 17:32:15 +01003279 [pbn_b1_bt_2_115200] = {
3280 .flags = FL_BASE1|FL_BASE_BARS,
3281 .num_ports = 2,
3282 .base_baud = 115200,
3283 .uart_offset = 8,
3284 },
3285 [pbn_b1_bt_4_115200] = {
3286 .flags = FL_BASE1|FL_BASE_BARS,
3287 .num_ports = 4,
3288 .base_baud = 115200,
3289 .uart_offset = 8,
3290 },
Niels de Vos84f8c6f2007-08-22 14:01:14 -07003291
Linus Torvalds1da177e2005-04-16 15:20:36 -07003292 [pbn_b1_bt_2_921600] = {
3293 .flags = FL_BASE1|FL_BASE_BARS,
3294 .num_ports = 2,
3295 .base_baud = 921600,
3296 .uart_offset = 8,
3297 },
3298
3299 [pbn_b1_1_1382400] = {
3300 .flags = FL_BASE1,
3301 .num_ports = 1,
3302 .base_baud = 1382400,
3303 .uart_offset = 8,
3304 },
3305 [pbn_b1_2_1382400] = {
3306 .flags = FL_BASE1,
3307 .num_ports = 2,
3308 .base_baud = 1382400,
3309 .uart_offset = 8,
3310 },
3311 [pbn_b1_4_1382400] = {
3312 .flags = FL_BASE1,
3313 .num_ports = 4,
3314 .base_baud = 1382400,
3315 .uart_offset = 8,
3316 },
3317 [pbn_b1_8_1382400] = {
3318 .flags = FL_BASE1,
3319 .num_ports = 8,
3320 .base_baud = 1382400,
3321 .uart_offset = 8,
3322 },
3323
3324 [pbn_b2_1_115200] = {
3325 .flags = FL_BASE2,
3326 .num_ports = 1,
3327 .base_baud = 115200,
3328 .uart_offset = 8,
3329 },
Peter Horton737c1752006-08-26 09:07:36 +01003330 [pbn_b2_2_115200] = {
3331 .flags = FL_BASE2,
3332 .num_ports = 2,
3333 .base_baud = 115200,
3334 .uart_offset = 8,
3335 },
Matthias Fuchsa9cccd32007-02-10 01:46:05 -08003336 [pbn_b2_4_115200] = {
3337 .flags = FL_BASE2,
3338 .num_ports = 4,
3339 .base_baud = 115200,
3340 .uart_offset = 8,
3341 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003342 [pbn_b2_8_115200] = {
3343 .flags = FL_BASE2,
3344 .num_ports = 8,
3345 .base_baud = 115200,
3346 .uart_offset = 8,
3347 },
3348
3349 [pbn_b2_1_460800] = {
3350 .flags = FL_BASE2,
3351 .num_ports = 1,
3352 .base_baud = 460800,
3353 .uart_offset = 8,
3354 },
3355 [pbn_b2_4_460800] = {
3356 .flags = FL_BASE2,
3357 .num_ports = 4,
3358 .base_baud = 460800,
3359 .uart_offset = 8,
3360 },
3361 [pbn_b2_8_460800] = {
3362 .flags = FL_BASE2,
3363 .num_ports = 8,
3364 .base_baud = 460800,
3365 .uart_offset = 8,
3366 },
3367 [pbn_b2_16_460800] = {
3368 .flags = FL_BASE2,
3369 .num_ports = 16,
3370 .base_baud = 460800,
3371 .uart_offset = 8,
3372 },
3373
3374 [pbn_b2_1_921600] = {
3375 .flags = FL_BASE2,
3376 .num_ports = 1,
3377 .base_baud = 921600,
3378 .uart_offset = 8,
3379 },
3380 [pbn_b2_4_921600] = {
3381 .flags = FL_BASE2,
3382 .num_ports = 4,
3383 .base_baud = 921600,
3384 .uart_offset = 8,
3385 },
3386 [pbn_b2_8_921600] = {
3387 .flags = FL_BASE2,
3388 .num_ports = 8,
3389 .base_baud = 921600,
3390 .uart_offset = 8,
3391 },
3392
Lytochkin Borise8470032010-07-26 10:02:26 +04003393 [pbn_b2_8_1152000] = {
3394 .flags = FL_BASE2,
3395 .num_ports = 8,
3396 .base_baud = 1152000,
3397 .uart_offset = 8,
3398 },
3399
Linus Torvalds1da177e2005-04-16 15:20:36 -07003400 [pbn_b2_bt_1_115200] = {
3401 .flags = FL_BASE2|FL_BASE_BARS,
3402 .num_ports = 1,
3403 .base_baud = 115200,
3404 .uart_offset = 8,
3405 },
3406 [pbn_b2_bt_2_115200] = {
3407 .flags = FL_BASE2|FL_BASE_BARS,
3408 .num_ports = 2,
3409 .base_baud = 115200,
3410 .uart_offset = 8,
3411 },
3412 [pbn_b2_bt_4_115200] = {
3413 .flags = FL_BASE2|FL_BASE_BARS,
3414 .num_ports = 4,
3415 .base_baud = 115200,
3416 .uart_offset = 8,
3417 },
3418
3419 [pbn_b2_bt_2_921600] = {
3420 .flags = FL_BASE2|FL_BASE_BARS,
3421 .num_ports = 2,
3422 .base_baud = 921600,
3423 .uart_offset = 8,
3424 },
3425 [pbn_b2_bt_4_921600] = {
3426 .flags = FL_BASE2|FL_BASE_BARS,
3427 .num_ports = 4,
3428 .base_baud = 921600,
3429 .uart_offset = 8,
3430 },
3431
Alon Bar-Levd9004eb2006-01-18 11:47:33 +00003432 [pbn_b3_2_115200] = {
3433 .flags = FL_BASE3,
3434 .num_ports = 2,
3435 .base_baud = 115200,
3436 .uart_offset = 8,
3437 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003438 [pbn_b3_4_115200] = {
3439 .flags = FL_BASE3,
3440 .num_ports = 4,
3441 .base_baud = 115200,
3442 .uart_offset = 8,
3443 },
3444 [pbn_b3_8_115200] = {
3445 .flags = FL_BASE3,
3446 .num_ports = 8,
3447 .base_baud = 115200,
3448 .uart_offset = 8,
3449 },
3450
Yegor Yefremov66169ad2010-06-04 09:58:18 +02003451 [pbn_b4_bt_2_921600] = {
3452 .flags = FL_BASE4,
3453 .num_ports = 2,
3454 .base_baud = 921600,
3455 .uart_offset = 8,
3456 },
3457 [pbn_b4_bt_4_921600] = {
3458 .flags = FL_BASE4,
3459 .num_ports = 4,
3460 .base_baud = 921600,
3461 .uart_offset = 8,
3462 },
3463 [pbn_b4_bt_8_921600] = {
3464 .flags = FL_BASE4,
3465 .num_ports = 8,
3466 .base_baud = 921600,
3467 .uart_offset = 8,
3468 },
3469
Linus Torvalds1da177e2005-04-16 15:20:36 -07003470 /*
3471 * Entries following this are board-specific.
3472 */
3473
3474 /*
3475 * Panacom - IOMEM
3476 */
3477 [pbn_panacom] = {
3478 .flags = FL_BASE2,
3479 .num_ports = 2,
3480 .base_baud = 921600,
3481 .uart_offset = 0x400,
3482 .reg_shift = 7,
3483 },
3484 [pbn_panacom2] = {
3485 .flags = FL_BASE2|FL_BASE_BARS,
3486 .num_ports = 2,
3487 .base_baud = 921600,
3488 .uart_offset = 0x400,
3489 .reg_shift = 7,
3490 },
3491 [pbn_panacom4] = {
3492 .flags = FL_BASE2|FL_BASE_BARS,
3493 .num_ports = 4,
3494 .base_baud = 921600,
3495 .uart_offset = 0x400,
3496 .reg_shift = 7,
3497 },
3498
3499 /* I think this entry is broken - the first_offset looks wrong --rmk */
3500 [pbn_plx_romulus] = {
3501 .flags = FL_BASE2,
3502 .num_ports = 4,
3503 .base_baud = 921600,
3504 .uart_offset = 8 << 2,
3505 .reg_shift = 2,
3506 .first_offset = 0x03,
3507 },
3508
3509 /*
Mike Skoog1bc8cde2014-10-16 13:10:01 -07003510 * EndRun Technologies
3511 * Uses the size of PCI Base region 0 to
3512 * signal now many ports are available
3513 * 2 port 952 Uart support
3514 */
3515 [pbn_endrun_2_4000000] = {
3516 .flags = FL_BASE0,
3517 .num_ports = 2,
3518 .base_baud = 4000000,
3519 .uart_offset = 0x200,
3520 .first_offset = 0x1000,
3521 },
3522
3523 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003524 * This board uses the size of PCI Base region 0 to
3525 * signal now many ports are available
3526 */
3527 [pbn_oxsemi] = {
3528 .flags = FL_BASE0|FL_REGION_SZ_CAP,
3529 .num_ports = 32,
3530 .base_baud = 115200,
3531 .uart_offset = 8,
3532 },
Lee Howard7106b4e2008-10-21 13:48:58 +01003533 [pbn_oxsemi_1_4000000] = {
3534 .flags = FL_BASE0,
3535 .num_ports = 1,
3536 .base_baud = 4000000,
3537 .uart_offset = 0x200,
3538 .first_offset = 0x1000,
3539 },
3540 [pbn_oxsemi_2_4000000] = {
3541 .flags = FL_BASE0,
3542 .num_ports = 2,
3543 .base_baud = 4000000,
3544 .uart_offset = 0x200,
3545 .first_offset = 0x1000,
3546 },
3547 [pbn_oxsemi_4_4000000] = {
3548 .flags = FL_BASE0,
3549 .num_ports = 4,
3550 .base_baud = 4000000,
3551 .uart_offset = 0x200,
3552 .first_offset = 0x1000,
3553 },
3554 [pbn_oxsemi_8_4000000] = {
3555 .flags = FL_BASE0,
3556 .num_ports = 8,
3557 .base_baud = 4000000,
3558 .uart_offset = 0x200,
3559 .first_offset = 0x1000,
3560 },
3561
Linus Torvalds1da177e2005-04-16 15:20:36 -07003562
3563 /*
3564 * EKF addition for i960 Boards form EKF with serial port.
3565 * Max 256 ports.
3566 */
3567 [pbn_intel_i960] = {
3568 .flags = FL_BASE0,
3569 .num_ports = 32,
3570 .base_baud = 921600,
3571 .uart_offset = 8 << 2,
3572 .reg_shift = 2,
3573 .first_offset = 0x10000,
3574 },
3575 [pbn_sgi_ioc3] = {
3576 .flags = FL_BASE0|FL_NOIRQ,
3577 .num_ports = 1,
3578 .base_baud = 458333,
3579 .uart_offset = 8,
3580 .reg_shift = 0,
3581 .first_offset = 0x20178,
3582 },
3583
3584 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003585 * Computone - uses IOMEM.
3586 */
3587 [pbn_computone_4] = {
3588 .flags = FL_BASE0,
3589 .num_ports = 4,
3590 .base_baud = 921600,
3591 .uart_offset = 0x40,
3592 .reg_shift = 2,
3593 .first_offset = 0x200,
3594 },
3595 [pbn_computone_6] = {
3596 .flags = FL_BASE0,
3597 .num_ports = 6,
3598 .base_baud = 921600,
3599 .uart_offset = 0x40,
3600 .reg_shift = 2,
3601 .first_offset = 0x200,
3602 },
3603 [pbn_computone_8] = {
3604 .flags = FL_BASE0,
3605 .num_ports = 8,
3606 .base_baud = 921600,
3607 .uart_offset = 0x40,
3608 .reg_shift = 2,
3609 .first_offset = 0x200,
3610 },
3611 [pbn_sbsxrsio] = {
3612 .flags = FL_BASE0,
3613 .num_ports = 8,
3614 .base_baud = 460800,
3615 .uart_offset = 256,
3616 .reg_shift = 4,
3617 },
3618 /*
3619 * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
3620 * Only basic 16550A support.
3621 * XR17C15[24] are not tested, but they should work.
3622 */
3623 [pbn_exar_XR17C152] = {
3624 .flags = FL_BASE0,
3625 .num_ports = 2,
3626 .base_baud = 921600,
3627 .uart_offset = 0x200,
3628 },
3629 [pbn_exar_XR17C154] = {
3630 .flags = FL_BASE0,
3631 .num_ports = 4,
3632 .base_baud = 921600,
3633 .uart_offset = 0x200,
3634 },
3635 [pbn_exar_XR17C158] = {
3636 .flags = FL_BASE0,
3637 .num_ports = 8,
3638 .base_baud = 921600,
3639 .uart_offset = 0x200,
3640 },
Matt Schultedc96efb2012-11-19 09:12:04 -06003641 [pbn_exar_XR17V352] = {
3642 .flags = FL_BASE0,
3643 .num_ports = 2,
3644 .base_baud = 7812500,
3645 .uart_offset = 0x400,
3646 .reg_shift = 0,
3647 .first_offset = 0,
3648 },
3649 [pbn_exar_XR17V354] = {
3650 .flags = FL_BASE0,
3651 .num_ports = 4,
3652 .base_baud = 7812500,
3653 .uart_offset = 0x400,
3654 .reg_shift = 0,
3655 .first_offset = 0,
3656 },
3657 [pbn_exar_XR17V358] = {
3658 .flags = FL_BASE0,
3659 .num_ports = 8,
3660 .base_baud = 7812500,
3661 .uart_offset = 0x400,
3662 .reg_shift = 0,
3663 .first_offset = 0,
3664 },
Benjamin Herrenschmidtc68d2b12009-10-26 16:50:05 -07003665 [pbn_exar_ibm_saturn] = {
3666 .flags = FL_BASE0,
3667 .num_ports = 1,
3668 .base_baud = 921600,
3669 .uart_offset = 0x200,
3670 },
3671
Olof Johanssonaa798502007-08-22 14:01:55 -07003672 /*
3673 * PA Semi PWRficient PA6T-1682M on-chip UART
3674 */
3675 [pbn_pasemi_1682M] = {
3676 .flags = FL_BASE0,
3677 .num_ports = 1,
3678 .base_baud = 8333333,
3679 },
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01003680 /*
3681 * National Instruments 843x
3682 */
3683 [pbn_ni8430_16] = {
3684 .flags = FL_BASE0,
3685 .num_ports = 16,
3686 .base_baud = 3686400,
3687 .uart_offset = 0x10,
3688 .first_offset = 0x800,
3689 },
3690 [pbn_ni8430_8] = {
3691 .flags = FL_BASE0,
3692 .num_ports = 8,
3693 .base_baud = 3686400,
3694 .uart_offset = 0x10,
3695 .first_offset = 0x800,
3696 },
3697 [pbn_ni8430_4] = {
3698 .flags = FL_BASE0,
3699 .num_ports = 4,
3700 .base_baud = 3686400,
3701 .uart_offset = 0x10,
3702 .first_offset = 0x800,
3703 },
3704 [pbn_ni8430_2] = {
3705 .flags = FL_BASE0,
3706 .num_ports = 2,
3707 .base_baud = 3686400,
3708 .uart_offset = 0x10,
3709 .first_offset = 0x800,
3710 },
Krauth.Julien1b62cbf2009-10-26 16:50:04 -07003711 /*
3712 * ADDI-DATA GmbH PCI-Express communication cards <info@addi-data.com>
3713 */
3714 [pbn_ADDIDATA_PCIe_1_3906250] = {
3715 .flags = FL_BASE0,
3716 .num_ports = 1,
3717 .base_baud = 3906250,
3718 .uart_offset = 0x200,
3719 .first_offset = 0x1000,
3720 },
3721 [pbn_ADDIDATA_PCIe_2_3906250] = {
3722 .flags = FL_BASE0,
3723 .num_ports = 2,
3724 .base_baud = 3906250,
3725 .uart_offset = 0x200,
3726 .first_offset = 0x1000,
3727 },
3728 [pbn_ADDIDATA_PCIe_4_3906250] = {
3729 .flags = FL_BASE0,
3730 .num_ports = 4,
3731 .base_baud = 3906250,
3732 .uart_offset = 0x200,
3733 .first_offset = 0x1000,
3734 },
3735 [pbn_ADDIDATA_PCIe_8_3906250] = {
3736 .flags = FL_BASE0,
3737 .num_ports = 8,
3738 .base_baud = 3906250,
3739 .uart_offset = 0x200,
3740 .first_offset = 0x1000,
3741 },
Dirk Brandewie095e24b2010-11-17 07:35:20 -08003742 [pbn_ce4100_1_115200] = {
Maxime Bizon08ec2122012-10-19 10:45:07 +02003743 .flags = FL_BASE_BARS,
3744 .num_ports = 2,
Dirk Brandewie095e24b2010-11-17 07:35:20 -08003745 .base_baud = 921600,
3746 .reg_shift = 2,
3747 },
Aaron Sierra41d3f092014-03-03 19:54:36 -06003748 /*
3749 * Intel BayTrail HSUART reference clock is 44.2368 MHz at power-on,
3750 * but is overridden by byt_set_termios.
3751 */
Heikki Krogerusb15e5692013-09-27 10:52:59 +03003752 [pbn_byt] = {
3753 .flags = FL_BASE0,
3754 .num_ports = 1,
3755 .base_baud = 2764800,
3756 .uart_offset = 0x80,
3757 .reg_shift = 2,
3758 },
Andy Shevchenkof549e942015-02-23 16:24:43 +02003759 [pbn_pnw] = {
3760 .flags = FL_BASE0,
3761 .num_ports = 1,
3762 .base_baud = 115200,
3763 },
Bryan O'Donoghue1ede7dc2014-09-23 01:21:11 +01003764 [pbn_qrk] = {
3765 .flags = FL_BASE0,
3766 .num_ports = 1,
3767 .base_baud = 2764800,
3768 .reg_shift = 2,
3769 },
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04003770 [pbn_omegapci] = {
3771 .flags = FL_BASE0,
3772 .num_ports = 8,
3773 .base_baud = 115200,
3774 .uart_offset = 0x200,
3775 },
Nicos Gollan7808edc2011-05-05 21:00:37 +02003776 [pbn_NETMOS9900_2s_115200] = {
3777 .flags = FL_BASE0,
3778 .num_ports = 2,
3779 .base_baud = 115200,
3780 },
Stephen Hurdebebd492013-01-17 14:14:53 -08003781 [pbn_brcm_trumanage] = {
3782 .flags = FL_BASE0,
3783 .num_ports = 1,
3784 .reg_shift = 2,
3785 .base_baud = 115200,
3786 },
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07003787 [pbn_fintek_4] = {
3788 .num_ports = 4,
3789 .uart_offset = 8,
3790 .base_baud = 115200,
3791 .first_offset = 0x40,
3792 },
3793 [pbn_fintek_8] = {
3794 .num_ports = 8,
3795 .uart_offset = 8,
3796 .base_baud = 115200,
3797 .first_offset = 0x40,
3798 },
3799 [pbn_fintek_12] = {
3800 .num_ports = 12,
3801 .uart_offset = 8,
3802 .base_baud = 115200,
3803 .first_offset = 0x40,
3804 },
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03003805
3806 [pbn_wch384_4] = {
3807 .flags = FL_BASE0,
3808 .num_ports = 4,
3809 .base_baud = 115200,
3810 .uart_offset = 8,
3811 .first_offset = 0xC0,
3812 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003813};
3814
Guainluca Anzolin6971c632012-09-04 15:56:12 +01003815static const struct pci_device_id blacklist[] = {
3816 /* softmodems */
Alan Cox5756ee92008-02-08 04:18:51 -08003817 { PCI_VDEVICE(AL, 0x5457), }, /* ALi Corporation M5457 AC'97 Modem */
Maciej Szmigieroebf7c062010-10-26 21:48:21 +02003818 { PCI_VDEVICE(MOTOROLA, 0x3052), }, /* Motorola Si3052-based modem */
3819 { PCI_DEVICE(0x1543, 0x3052), }, /* Si3052-based modem, default IDs */
Guainluca Anzolin6971c632012-09-04 15:56:12 +01003820
3821 /* multi-io cards handled by parport_serial */
3822 { PCI_DEVICE(0x4348, 0x7053), }, /* WCH CH353 2S1P */
Ezequiel Garciafeb58142014-05-24 15:24:51 -03003823 { PCI_DEVICE(0x4348, 0x5053), }, /* WCH CH353 1S1P */
Sergej Pupykin2fdd8c82014-11-06 14:36:31 +03003824 { PCI_DEVICE(0x1c00, 0x3250), }, /* WCH CH382 2S1P */
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03003825 { PCI_DEVICE(0x1c00, 0x3470), }, /* WCH CH384 4S */
Christian Schmidt436bbd42007-08-22 14:01:19 -07003826};
3827
Linus Torvalds1da177e2005-04-16 15:20:36 -07003828/*
3829 * Given a complete unknown PCI device, try to use some heuristics to
3830 * guess what the configuration might be, based on the pitiful PCI
3831 * serial specs. Returns 0 on success, 1 on failure.
3832 */
Bill Pemberton9671f092012-11-19 13:21:50 -05003833static int
Russell King1c7c1fe2005-07-27 11:31:19 +01003834serial_pci_guess_board(struct pci_dev *dev, struct pciserial_board *board)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003835{
Guainluca Anzolin6971c632012-09-04 15:56:12 +01003836 const struct pci_device_id *bldev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003837 int num_iomem, num_port, first_port = -1, i;
Alan Cox5756ee92008-02-08 04:18:51 -08003838
Linus Torvalds1da177e2005-04-16 15:20:36 -07003839 /*
3840 * If it is not a communications device or the programming
3841 * interface is greater than 6, give up.
3842 *
3843 * (Should we try to make guesses for multiport serial devices
Alan Cox5756ee92008-02-08 04:18:51 -08003844 * later?)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003845 */
3846 if ((((dev->class >> 8) != PCI_CLASS_COMMUNICATION_SERIAL) &&
3847 ((dev->class >> 8) != PCI_CLASS_COMMUNICATION_MODEM)) ||
3848 (dev->class & 0xff) > 6)
3849 return -ENODEV;
3850
Christian Schmidt436bbd42007-08-22 14:01:19 -07003851 /*
3852 * Do not access blacklisted devices that are known not to
Guainluca Anzolin6971c632012-09-04 15:56:12 +01003853 * feature serial ports or are handled by other modules.
Christian Schmidt436bbd42007-08-22 14:01:19 -07003854 */
Guainluca Anzolin6971c632012-09-04 15:56:12 +01003855 for (bldev = blacklist;
3856 bldev < blacklist + ARRAY_SIZE(blacklist);
3857 bldev++) {
3858 if (dev->vendor == bldev->vendor &&
3859 dev->device == bldev->device)
Christian Schmidt436bbd42007-08-22 14:01:19 -07003860 return -ENODEV;
3861 }
3862
Linus Torvalds1da177e2005-04-16 15:20:36 -07003863 num_iomem = num_port = 0;
3864 for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
3865 if (pci_resource_flags(dev, i) & IORESOURCE_IO) {
3866 num_port++;
3867 if (first_port == -1)
3868 first_port = i;
3869 }
3870 if (pci_resource_flags(dev, i) & IORESOURCE_MEM)
3871 num_iomem++;
3872 }
3873
3874 /*
3875 * If there is 1 or 0 iomem regions, and exactly one port,
3876 * use it. We guess the number of ports based on the IO
3877 * region size.
3878 */
3879 if (num_iomem <= 1 && num_port == 1) {
3880 board->flags = first_port;
3881 board->num_ports = pci_resource_len(dev, first_port) / 8;
3882 return 0;
3883 }
3884
3885 /*
3886 * Now guess if we've got a board which indexes by BARs.
3887 * Each IO BAR should be 8 bytes, and they should follow
3888 * consecutively.
3889 */
3890 first_port = -1;
3891 num_port = 0;
3892 for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
3893 if (pci_resource_flags(dev, i) & IORESOURCE_IO &&
3894 pci_resource_len(dev, i) == 8 &&
3895 (first_port == -1 || (first_port + num_port) == i)) {
3896 num_port++;
3897 if (first_port == -1)
3898 first_port = i;
3899 }
3900 }
3901
3902 if (num_port > 1) {
3903 board->flags = first_port | FL_BASE_BARS;
3904 board->num_ports = num_port;
3905 return 0;
3906 }
3907
3908 return -ENODEV;
3909}
3910
3911static inline int
Russell King975a1a72009-01-02 13:44:27 +00003912serial_pci_matches(const struct pciserial_board *board,
3913 const struct pciserial_board *guessed)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003914{
3915 return
3916 board->num_ports == guessed->num_ports &&
3917 board->base_baud == guessed->base_baud &&
3918 board->uart_offset == guessed->uart_offset &&
3919 board->reg_shift == guessed->reg_shift &&
3920 board->first_offset == guessed->first_offset;
3921}
3922
Russell King241fc432005-07-27 11:35:54 +01003923struct serial_private *
Russell King975a1a72009-01-02 13:44:27 +00003924pciserial_init_ports(struct pci_dev *dev, const struct pciserial_board *board)
Russell King241fc432005-07-27 11:35:54 +01003925{
Alan Cox2655a2c2012-07-12 12:59:50 +01003926 struct uart_8250_port uart;
Russell King241fc432005-07-27 11:35:54 +01003927 struct serial_private *priv;
3928 struct pci_serial_quirk *quirk;
3929 int rc, nr_ports, i;
3930
3931 nr_ports = board->num_ports;
3932
3933 /*
3934 * Find an init and setup quirks.
3935 */
3936 quirk = find_quirk(dev);
3937
3938 /*
3939 * Run the new-style initialization function.
3940 * The initialization function returns:
3941 * <0 - error
3942 * 0 - use board->num_ports
3943 * >0 - number of ports
3944 */
3945 if (quirk->init) {
3946 rc = quirk->init(dev);
3947 if (rc < 0) {
3948 priv = ERR_PTR(rc);
3949 goto err_out;
3950 }
3951 if (rc)
3952 nr_ports = rc;
3953 }
3954
Burman Yan8f31bb32007-02-14 00:33:07 -08003955 priv = kzalloc(sizeof(struct serial_private) +
Russell King241fc432005-07-27 11:35:54 +01003956 sizeof(unsigned int) * nr_ports,
3957 GFP_KERNEL);
3958 if (!priv) {
3959 priv = ERR_PTR(-ENOMEM);
3960 goto err_deinit;
3961 }
3962
Russell King241fc432005-07-27 11:35:54 +01003963 priv->dev = dev;
3964 priv->quirk = quirk;
3965
Alan Cox2655a2c2012-07-12 12:59:50 +01003966 memset(&uart, 0, sizeof(uart));
3967 uart.port.flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF | UPF_SHARE_IRQ;
3968 uart.port.uartclk = board->base_baud * 16;
3969 uart.port.irq = get_pci_irq(dev, board);
3970 uart.port.dev = &dev->dev;
Russell King241fc432005-07-27 11:35:54 +01003971
3972 for (i = 0; i < nr_ports; i++) {
Alan Cox2655a2c2012-07-12 12:59:50 +01003973 if (quirk->setup(priv, board, &uart, i))
Russell King241fc432005-07-27 11:35:54 +01003974 break;
3975
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07003976 dev_dbg(&dev->dev, "Setup PCI port: port %lx, irq %d, type %d\n",
3977 uart.port.iobase, uart.port.irq, uart.port.iotype);
Alan Cox5756ee92008-02-08 04:18:51 -08003978
Alan Cox2655a2c2012-07-12 12:59:50 +01003979 priv->line[i] = serial8250_register_8250_port(&uart);
Russell King241fc432005-07-27 11:35:54 +01003980 if (priv->line[i] < 0) {
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07003981 dev_err(&dev->dev,
3982 "Couldn't register serial port %lx, irq %d, type %d, error %d\n",
3983 uart.port.iobase, uart.port.irq,
3984 uart.port.iotype, priv->line[i]);
Russell King241fc432005-07-27 11:35:54 +01003985 break;
3986 }
3987 }
Russell King241fc432005-07-27 11:35:54 +01003988 priv->nr = i;
Russell King241fc432005-07-27 11:35:54 +01003989 return priv;
3990
Alan Cox5756ee92008-02-08 04:18:51 -08003991err_deinit:
Russell King241fc432005-07-27 11:35:54 +01003992 if (quirk->exit)
3993 quirk->exit(dev);
Alan Cox5756ee92008-02-08 04:18:51 -08003994err_out:
Russell King241fc432005-07-27 11:35:54 +01003995 return priv;
3996}
3997EXPORT_SYMBOL_GPL(pciserial_init_ports);
3998
3999void pciserial_remove_ports(struct serial_private *priv)
4000{
4001 struct pci_serial_quirk *quirk;
4002 int i;
4003
4004 for (i = 0; i < priv->nr; i++)
4005 serial8250_unregister_port(priv->line[i]);
4006
4007 for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
4008 if (priv->remapped_bar[i])
4009 iounmap(priv->remapped_bar[i]);
4010 priv->remapped_bar[i] = NULL;
4011 }
4012
4013 /*
4014 * Find the exit quirks.
4015 */
4016 quirk = find_quirk(priv->dev);
4017 if (quirk->exit)
4018 quirk->exit(priv->dev);
4019
4020 kfree(priv);
4021}
4022EXPORT_SYMBOL_GPL(pciserial_remove_ports);
4023
4024void pciserial_suspend_ports(struct serial_private *priv)
4025{
4026 int i;
4027
4028 for (i = 0; i < priv->nr; i++)
4029 if (priv->line[i] >= 0)
4030 serial8250_suspend_port(priv->line[i]);
Dan Williams5f1a3892012-04-10 14:11:03 -07004031
4032 /*
4033 * Ensure that every init quirk is properly torn down
4034 */
4035 if (priv->quirk->exit)
4036 priv->quirk->exit(priv->dev);
Russell King241fc432005-07-27 11:35:54 +01004037}
4038EXPORT_SYMBOL_GPL(pciserial_suspend_ports);
4039
4040void pciserial_resume_ports(struct serial_private *priv)
4041{
4042 int i;
4043
4044 /*
4045 * Ensure that the board is correctly configured.
4046 */
4047 if (priv->quirk->init)
4048 priv->quirk->init(priv->dev);
4049
4050 for (i = 0; i < priv->nr; i++)
4051 if (priv->line[i] >= 0)
4052 serial8250_resume_port(priv->line[i]);
4053}
4054EXPORT_SYMBOL_GPL(pciserial_resume_ports);
4055
Linus Torvalds1da177e2005-04-16 15:20:36 -07004056/*
4057 * Probe one serial board. Unfortunately, there is no rhyme nor reason
4058 * to the arrangement of serial ports on a PCI card.
4059 */
Bill Pemberton9671f092012-11-19 13:21:50 -05004060static int
Linus Torvalds1da177e2005-04-16 15:20:36 -07004061pciserial_init_one(struct pci_dev *dev, const struct pci_device_id *ent)
4062{
Frédéric Brière5bf8f502011-05-29 15:08:03 -04004063 struct pci_serial_quirk *quirk;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004064 struct serial_private *priv;
Russell King975a1a72009-01-02 13:44:27 +00004065 const struct pciserial_board *board;
4066 struct pciserial_board tmp;
Russell King241fc432005-07-27 11:35:54 +01004067 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004068
Frédéric Brière5bf8f502011-05-29 15:08:03 -04004069 quirk = find_quirk(dev);
4070 if (quirk->probe) {
4071 rc = quirk->probe(dev);
4072 if (rc)
4073 return rc;
4074 }
4075
Linus Torvalds1da177e2005-04-16 15:20:36 -07004076 if (ent->driver_data >= ARRAY_SIZE(pci_boards)) {
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07004077 dev_err(&dev->dev, "invalid driver_data: %ld\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07004078 ent->driver_data);
4079 return -EINVAL;
4080 }
4081
4082 board = &pci_boards[ent->driver_data];
4083
4084 rc = pci_enable_device(dev);
Michael Reed28071902011-05-31 12:06:28 -05004085 pci_save_state(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004086 if (rc)
4087 return rc;
4088
4089 if (ent->driver_data == pbn_default) {
4090 /*
4091 * Use a copy of the pci_board entry for this;
4092 * avoid changing entries in the table.
4093 */
Russell King1c7c1fe2005-07-27 11:31:19 +01004094 memcpy(&tmp, board, sizeof(struct pciserial_board));
Linus Torvalds1da177e2005-04-16 15:20:36 -07004095 board = &tmp;
4096
4097 /*
4098 * We matched one of our class entries. Try to
4099 * determine the parameters of this board.
4100 */
Russell King975a1a72009-01-02 13:44:27 +00004101 rc = serial_pci_guess_board(dev, &tmp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004102 if (rc)
4103 goto disable;
4104 } else {
4105 /*
4106 * We matched an explicit entry. If we are able to
4107 * detect this boards settings with our heuristic,
4108 * then we no longer need this entry.
4109 */
Russell King1c7c1fe2005-07-27 11:31:19 +01004110 memcpy(&tmp, &pci_boards[pbn_default],
4111 sizeof(struct pciserial_board));
Linus Torvalds1da177e2005-04-16 15:20:36 -07004112 rc = serial_pci_guess_board(dev, &tmp);
4113 if (rc == 0 && serial_pci_matches(board, &tmp))
4114 moan_device("Redundant entry in serial pci_table.",
4115 dev);
4116 }
4117
Russell King241fc432005-07-27 11:35:54 +01004118 priv = pciserial_init_ports(dev, board);
4119 if (!IS_ERR(priv)) {
4120 pci_set_drvdata(dev, priv);
4121 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004122 }
4123
Russell King241fc432005-07-27 11:35:54 +01004124 rc = PTR_ERR(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004125
Linus Torvalds1da177e2005-04-16 15:20:36 -07004126 disable:
4127 pci_disable_device(dev);
4128 return rc;
4129}
4130
Bill Pembertonae8d8a12012-11-19 13:26:18 -05004131static void pciserial_remove_one(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004132{
4133 struct serial_private *priv = pci_get_drvdata(dev);
4134
Russell King241fc432005-07-27 11:35:54 +01004135 pciserial_remove_ports(priv);
Russell King056a8762005-07-22 10:15:04 +01004136
4137 pci_disable_device(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004138}
4139
Andy Shevchenko61702c32015-02-02 14:53:26 +02004140#ifdef CONFIG_PM_SLEEP
4141static int pciserial_suspend_one(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004142{
Andy Shevchenko61702c32015-02-02 14:53:26 +02004143 struct pci_dev *pdev = to_pci_dev(dev);
4144 struct serial_private *priv = pci_get_drvdata(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004145
Russell King241fc432005-07-27 11:35:54 +01004146 if (priv)
4147 pciserial_suspend_ports(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004148
Linus Torvalds1da177e2005-04-16 15:20:36 -07004149 return 0;
4150}
4151
Andy Shevchenko61702c32015-02-02 14:53:26 +02004152static int pciserial_resume_one(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004153{
Andy Shevchenko61702c32015-02-02 14:53:26 +02004154 struct pci_dev *pdev = to_pci_dev(dev);
4155 struct serial_private *priv = pci_get_drvdata(pdev);
Dirk Hohndelccb9d592007-10-29 06:28:17 -07004156 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004157
4158 if (priv) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004159 /*
4160 * The device may have been disabled. Re-enable it.
4161 */
Andy Shevchenko61702c32015-02-02 14:53:26 +02004162 err = pci_enable_device(pdev);
Alan Cox40836c42008-10-13 10:36:11 +01004163 /* FIXME: We cannot simply error out here */
Dirk Hohndelccb9d592007-10-29 06:28:17 -07004164 if (err)
Andy Shevchenko61702c32015-02-02 14:53:26 +02004165 dev_err(dev, "Unable to re-enable ports, trying to continue.\n");
Russell King241fc432005-07-27 11:35:54 +01004166 pciserial_resume_ports(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004167 }
4168 return 0;
4169}
Alexey Dobriyan1d5e7992006-09-25 16:51:27 -07004170#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07004171
Andy Shevchenko61702c32015-02-02 14:53:26 +02004172static SIMPLE_DEV_PM_OPS(pciserial_pm_ops, pciserial_suspend_one,
4173 pciserial_resume_one);
4174
Linus Torvalds1da177e2005-04-16 15:20:36 -07004175static struct pci_device_id serial_pci_tbl[] = {
Michael Bramer78d70d42009-01-27 11:51:16 +00004176 /* Advantech use PCI_DEVICE_ID_ADVANTECH_PCI3620 (0x3620) as 'PCI_SUBVENDOR_ID' */
4177 { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCI3620,
4178 PCI_DEVICE_ID_ADVANTECH_PCI3620, 0x0001, 0, 0,
4179 pbn_b2_8_921600 },
Thomee Wright0c6d7742014-05-19 20:30:51 +00004180 /* Advantech also use 0x3618 and 0xf618 */
4181 { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCI3618,
4182 PCI_DEVICE_ID_ADVANTECH_PCI3618, PCI_ANY_ID, 0, 0,
4183 pbn_b0_4_921600 },
4184 { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCIf618,
4185 PCI_DEVICE_ID_ADVANTECH_PCI3618, PCI_ANY_ID, 0, 0,
4186 pbn_b0_4_921600 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004187 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
4188 PCI_SUBVENDOR_ID_CONNECT_TECH,
4189 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
4190 pbn_b1_8_1382400 },
4191 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
4192 PCI_SUBVENDOR_ID_CONNECT_TECH,
4193 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
4194 pbn_b1_4_1382400 },
4195 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
4196 PCI_SUBVENDOR_ID_CONNECT_TECH,
4197 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
4198 pbn_b1_2_1382400 },
4199 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4200 PCI_SUBVENDOR_ID_CONNECT_TECH,
4201 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
4202 pbn_b1_8_1382400 },
4203 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4204 PCI_SUBVENDOR_ID_CONNECT_TECH,
4205 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
4206 pbn_b1_4_1382400 },
4207 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4208 PCI_SUBVENDOR_ID_CONNECT_TECH,
4209 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
4210 pbn_b1_2_1382400 },
4211 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4212 PCI_SUBVENDOR_ID_CONNECT_TECH,
4213 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485, 0, 0,
4214 pbn_b1_8_921600 },
4215 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4216 PCI_SUBVENDOR_ID_CONNECT_TECH,
4217 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_4_4, 0, 0,
4218 pbn_b1_8_921600 },
4219 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4220 PCI_SUBVENDOR_ID_CONNECT_TECH,
4221 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485, 0, 0,
4222 pbn_b1_4_921600 },
4223 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4224 PCI_SUBVENDOR_ID_CONNECT_TECH,
4225 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485_2_2, 0, 0,
4226 pbn_b1_4_921600 },
4227 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4228 PCI_SUBVENDOR_ID_CONNECT_TECH,
4229 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_485, 0, 0,
4230 pbn_b1_2_921600 },
4231 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4232 PCI_SUBVENDOR_ID_CONNECT_TECH,
4233 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_2_6, 0, 0,
4234 pbn_b1_8_921600 },
4235 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4236 PCI_SUBVENDOR_ID_CONNECT_TECH,
4237 PCI_SUBDEVICE_ID_CONNECT_TECH_BH081101V1, 0, 0,
4238 pbn_b1_8_921600 },
4239 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4240 PCI_SUBVENDOR_ID_CONNECT_TECH,
4241 PCI_SUBDEVICE_ID_CONNECT_TECH_BH041101V1, 0, 0,
4242 pbn_b1_4_921600 },
Gareth Howlett26e92862006-01-04 17:00:42 +00004243 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4244 PCI_SUBVENDOR_ID_CONNECT_TECH,
4245 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_20MHZ, 0, 0,
4246 pbn_b1_2_1250000 },
4247 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
4248 PCI_SUBVENDOR_ID_CONNECT_TECH,
4249 PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_2, 0, 0,
4250 pbn_b0_2_1843200 },
4251 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
4252 PCI_SUBVENDOR_ID_CONNECT_TECH,
4253 PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_4, 0, 0,
4254 pbn_b0_4_1843200 },
Yoichi Yuasa85d14942006-02-08 21:46:24 +00004255 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
4256 PCI_VENDOR_ID_AFAVLAB,
4257 PCI_SUBDEVICE_ID_AFAVLAB_P061, 0, 0,
4258 pbn_b0_4_1152000 },
Gareth Howlett26e92862006-01-04 17:00:42 +00004259 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
4260 PCI_SUBVENDOR_ID_CONNECT_TECH,
4261 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_232, 0, 0,
4262 pbn_b0_2_1843200_200 },
4263 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
4264 PCI_SUBVENDOR_ID_CONNECT_TECH,
4265 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_232, 0, 0,
4266 pbn_b0_4_1843200_200 },
4267 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
4268 PCI_SUBVENDOR_ID_CONNECT_TECH,
4269 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_232, 0, 0,
4270 pbn_b0_8_1843200_200 },
4271 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
4272 PCI_SUBVENDOR_ID_CONNECT_TECH,
4273 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_1_1, 0, 0,
4274 pbn_b0_2_1843200_200 },
4275 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
4276 PCI_SUBVENDOR_ID_CONNECT_TECH,
4277 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_2, 0, 0,
4278 pbn_b0_4_1843200_200 },
4279 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
4280 PCI_SUBVENDOR_ID_CONNECT_TECH,
4281 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_4, 0, 0,
4282 pbn_b0_8_1843200_200 },
4283 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
4284 PCI_SUBVENDOR_ID_CONNECT_TECH,
4285 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2, 0, 0,
4286 pbn_b0_2_1843200_200 },
4287 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
4288 PCI_SUBVENDOR_ID_CONNECT_TECH,
4289 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4, 0, 0,
4290 pbn_b0_4_1843200_200 },
4291 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
4292 PCI_SUBVENDOR_ID_CONNECT_TECH,
4293 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8, 0, 0,
4294 pbn_b0_8_1843200_200 },
4295 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
4296 PCI_SUBVENDOR_ID_CONNECT_TECH,
4297 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_485, 0, 0,
4298 pbn_b0_2_1843200_200 },
4299 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
4300 PCI_SUBVENDOR_ID_CONNECT_TECH,
4301 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_485, 0, 0,
4302 pbn_b0_4_1843200_200 },
4303 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
4304 PCI_SUBVENDOR_ID_CONNECT_TECH,
4305 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_485, 0, 0,
4306 pbn_b0_8_1843200_200 },
Benjamin Herrenschmidtc68d2b12009-10-26 16:50:05 -07004307 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
4308 PCI_VENDOR_ID_IBM, PCI_SUBDEVICE_ID_IBM_SATURN_SERIAL_ONE_PORT,
4309 0, 0, pbn_exar_ibm_saturn },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004310
4311 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_U530,
Alan Cox5756ee92008-02-08 04:18:51 -08004312 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004313 pbn_b2_bt_1_115200 },
4314 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM2,
Alan Cox5756ee92008-02-08 04:18:51 -08004315 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004316 pbn_b2_bt_2_115200 },
4317 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM422,
Alan Cox5756ee92008-02-08 04:18:51 -08004318 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004319 pbn_b2_bt_4_115200 },
4320 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM232,
Alan Cox5756ee92008-02-08 04:18:51 -08004321 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004322 pbn_b2_bt_2_115200 },
4323 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM4,
Alan Cox5756ee92008-02-08 04:18:51 -08004324 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004325 pbn_b2_bt_4_115200 },
4326 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM8,
Alan Cox5756ee92008-02-08 04:18:51 -08004327 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004328 pbn_b2_8_115200 },
Flavio Leitnere65f0f82009-01-02 13:50:43 +00004329 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_7803,
4330 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4331 pbn_b2_8_460800 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004332 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM8,
4333 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4334 pbn_b2_8_115200 },
4335
4336 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_GTEK_SERIAL2,
4337 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4338 pbn_b2_bt_2_115200 },
4339 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM200,
4340 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4341 pbn_b2_bt_2_921600 },
4342 /*
4343 * VScom SPCOM800, from sl@s.pl
4344 */
Alan Cox5756ee92008-02-08 04:18:51 -08004345 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM800,
4346 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004347 pbn_b2_8_921600 },
4348 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_1077,
Alan Cox5756ee92008-02-08 04:18:51 -08004349 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004350 pbn_b2_4_921600 },
Catalin(ux) M BOIEb76c5a02008-07-23 21:29:46 -07004351 /* Unknown card - subdevice 0x1584 */
4352 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4353 PCI_VENDOR_ID_PLX,
4354 PCI_SUBDEVICE_ID_UNKNOWN_0x1584, 0, 0,
Scott Ashcroftd13402a2013-03-03 21:35:06 +00004355 pbn_b2_4_115200 },
4356 /* Unknown card - subdevice 0x1588 */
4357 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4358 PCI_VENDOR_ID_PLX,
4359 PCI_SUBDEVICE_ID_UNKNOWN_0x1588, 0, 0,
4360 pbn_b2_8_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004361 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4362 PCI_SUBVENDOR_ID_KEYSPAN,
4363 PCI_SUBDEVICE_ID_KEYSPAN_SX2, 0, 0,
4364 pbn_panacom },
4365 { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_QUADMODEM,
4366 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4367 pbn_panacom4 },
4368 { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_DUALMODEM,
4369 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4370 pbn_panacom2 },
Matthias Fuchsa9cccd32007-02-10 01:46:05 -08004371 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
4372 PCI_VENDOR_ID_ESDGMBH,
4373 PCI_DEVICE_ID_ESDGMBH_CPCIASIO4, 0, 0,
4374 pbn_b2_4_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004375 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4376 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
Alan Cox5756ee92008-02-08 04:18:51 -08004377 PCI_SUBDEVICE_ID_CHASE_PCIFAST4, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004378 pbn_b2_4_460800 },
4379 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4380 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
Alan Cox5756ee92008-02-08 04:18:51 -08004381 PCI_SUBDEVICE_ID_CHASE_PCIFAST8, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004382 pbn_b2_8_460800 },
4383 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4384 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
Alan Cox5756ee92008-02-08 04:18:51 -08004385 PCI_SUBDEVICE_ID_CHASE_PCIFAST16, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004386 pbn_b2_16_460800 },
4387 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4388 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
Alan Cox5756ee92008-02-08 04:18:51 -08004389 PCI_SUBDEVICE_ID_CHASE_PCIFAST16FMC, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004390 pbn_b2_16_460800 },
4391 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4392 PCI_SUBVENDOR_ID_CHASE_PCIRAS,
Alan Cox5756ee92008-02-08 04:18:51 -08004393 PCI_SUBDEVICE_ID_CHASE_PCIRAS4, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004394 pbn_b2_4_460800 },
4395 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4396 PCI_SUBVENDOR_ID_CHASE_PCIRAS,
Alan Cox5756ee92008-02-08 04:18:51 -08004397 PCI_SUBDEVICE_ID_CHASE_PCIRAS8, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004398 pbn_b2_8_460800 },
Bjorn Helgaasadd7b582005-10-24 22:11:57 +01004399 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4400 PCI_SUBVENDOR_ID_EXSYS,
4401 PCI_SUBDEVICE_ID_EXSYS_4055, 0, 0,
Shawn Bohreree4cd1b2012-05-28 15:20:47 -05004402 pbn_b2_4_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004403 /*
4404 * Megawolf Romulus PCI Serial Card, from Mike Hudson
4405 * (Exoray@isys.ca)
4406 */
4407 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_ROMULUS,
4408 0x10b5, 0x106a, 0, 0,
4409 pbn_plx_romulus },
Alan Cox55c7c0f2012-11-29 09:03:00 +10304410 /*
Mike Skoog1bc8cde2014-10-16 13:10:01 -07004411 * EndRun Technologies. PCI express device range.
4412 * EndRun PTP/1588 has 2 Native UARTs.
4413 */
4414 { PCI_VENDOR_ID_ENDRUN, PCI_DEVICE_ID_ENDRUN_1588,
4415 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4416 pbn_endrun_2_4000000 },
4417 /*
Alan Cox55c7c0f2012-11-29 09:03:00 +10304418 * Quatech cards. These actually have configurable clocks but for
4419 * now we just use the default.
4420 *
4421 * 100 series are RS232, 200 series RS422,
4422 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07004423 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC100,
4424 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4425 pbn_b1_4_115200 },
4426 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100,
4427 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4428 pbn_b1_2_115200 },
Alan Cox55c7c0f2012-11-29 09:03:00 +10304429 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100E,
4430 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4431 pbn_b2_2_115200 },
4432 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC200,
4433 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4434 pbn_b1_2_115200 },
4435 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC200E,
4436 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4437 pbn_b2_2_115200 },
4438 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC200,
4439 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4440 pbn_b1_4_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004441 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100D,
4442 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4443 pbn_b1_8_115200 },
4444 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100M,
4445 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4446 pbn_b1_8_115200 },
Alan Cox55c7c0f2012-11-29 09:03:00 +10304447 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCP100,
4448 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4449 pbn_b1_4_115200 },
4450 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCP100,
4451 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4452 pbn_b1_2_115200 },
4453 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCP200,
4454 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4455 pbn_b1_4_115200 },
4456 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCP200,
4457 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4458 pbn_b1_2_115200 },
4459 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCLP100,
4460 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4461 pbn_b2_4_115200 },
4462 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCLP100,
4463 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4464 pbn_b2_2_115200 },
4465 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_SSCLP100,
4466 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4467 pbn_b2_1_115200 },
4468 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCLP200,
4469 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4470 pbn_b2_4_115200 },
4471 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCLP200,
4472 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4473 pbn_b2_2_115200 },
4474 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_SSCLP200,
4475 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4476 pbn_b2_1_115200 },
4477 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESCLP100,
4478 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4479 pbn_b0_8_115200 },
4480
Linus Torvalds1da177e2005-04-16 15:20:36 -07004481 { PCI_VENDOR_ID_SPECIALIX, PCI_DEVICE_ID_OXSEMI_16PCI954,
Alan Cox5756ee92008-02-08 04:18:51 -08004482 PCI_VENDOR_ID_SPECIALIX, PCI_SUBDEVICE_ID_SPECIALIX_SPEED4,
4483 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004484 pbn_b0_4_921600 },
4485 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
Alan Cox5756ee92008-02-08 04:18:51 -08004486 PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_QUARTET_SERIAL,
4487 0, 0,
Andrey Paninfbc0dc02005-07-18 11:38:09 +01004488 pbn_b0_4_1152000 },
Mikulas Patockac9bd9d02010-10-26 14:20:48 -04004489 { PCI_VENDOR_ID_OXSEMI, 0x9505,
4490 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4491 pbn_b0_bt_2_921600 },
David Ransondb1de152005-07-27 11:43:55 -07004492
4493 /*
4494 * The below card is a little controversial since it is the
4495 * subject of a PCI vendor/device ID clash. (See
4496 * www.ussg.iu.edu/hypermail/linux/kernel/0303.1/0516.html).
4497 * For now just used the hex ID 0x950a.
4498 */
4499 { PCI_VENDOR_ID_OXSEMI, 0x950a,
Flavio Leitner26e82202012-09-21 21:04:34 -03004500 PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_00,
4501 0, 0, pbn_b0_2_115200 },
4502 { PCI_VENDOR_ID_OXSEMI, 0x950a,
4503 PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_30,
4504 0, 0, pbn_b0_2_115200 },
Niels de Vos39aced62009-01-02 13:46:58 +00004505 { PCI_VENDOR_ID_OXSEMI, 0x950a,
David Ransondb1de152005-07-27 11:43:55 -07004506 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4507 pbn_b0_2_1130000 },
Andre Przywara70fd8fd2009-06-11 12:41:57 +01004508 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_C950,
4509 PCI_VENDOR_ID_OXSEMI, PCI_SUBDEVICE_ID_OXSEMI_C950, 0, 0,
4510 pbn_b0_1_921600 },
Andrey Paninfbc0dc02005-07-18 11:38:09 +01004511 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004512 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4513 pbn_b0_4_115200 },
4514 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI952,
4515 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4516 pbn_b0_bt_2_921600 },
Lytochkin Borise8470032010-07-26 10:02:26 +04004517 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI958,
4518 PCI_ANY_ID , PCI_ANY_ID, 0, 0,
4519 pbn_b2_8_1152000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004520
4521 /*
Lee Howard7106b4e2008-10-21 13:48:58 +01004522 * Oxford Semiconductor Inc. Tornado PCI express device range.
4523 */
4524 { PCI_VENDOR_ID_OXSEMI, 0xc101, /* OXPCIe952 1 Legacy UART */
4525 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4526 pbn_b0_1_4000000 },
4527 { PCI_VENDOR_ID_OXSEMI, 0xc105, /* OXPCIe952 1 Legacy UART */
4528 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4529 pbn_b0_1_4000000 },
4530 { PCI_VENDOR_ID_OXSEMI, 0xc11b, /* OXPCIe952 1 Native UART */
4531 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4532 pbn_oxsemi_1_4000000 },
4533 { PCI_VENDOR_ID_OXSEMI, 0xc11f, /* OXPCIe952 1 Native UART */
4534 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4535 pbn_oxsemi_1_4000000 },
4536 { PCI_VENDOR_ID_OXSEMI, 0xc120, /* OXPCIe952 1 Legacy UART */
4537 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4538 pbn_b0_1_4000000 },
4539 { PCI_VENDOR_ID_OXSEMI, 0xc124, /* OXPCIe952 1 Legacy UART */
4540 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4541 pbn_b0_1_4000000 },
4542 { PCI_VENDOR_ID_OXSEMI, 0xc138, /* OXPCIe952 1 Native UART */
4543 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4544 pbn_oxsemi_1_4000000 },
4545 { PCI_VENDOR_ID_OXSEMI, 0xc13d, /* OXPCIe952 1 Native UART */
4546 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4547 pbn_oxsemi_1_4000000 },
4548 { PCI_VENDOR_ID_OXSEMI, 0xc140, /* OXPCIe952 1 Legacy UART */
4549 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4550 pbn_b0_1_4000000 },
4551 { PCI_VENDOR_ID_OXSEMI, 0xc141, /* OXPCIe952 1 Legacy UART */
4552 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4553 pbn_b0_1_4000000 },
4554 { PCI_VENDOR_ID_OXSEMI, 0xc144, /* OXPCIe952 1 Legacy UART */
4555 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4556 pbn_b0_1_4000000 },
4557 { PCI_VENDOR_ID_OXSEMI, 0xc145, /* OXPCIe952 1 Legacy UART */
4558 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4559 pbn_b0_1_4000000 },
4560 { PCI_VENDOR_ID_OXSEMI, 0xc158, /* OXPCIe952 2 Native UART */
4561 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4562 pbn_oxsemi_2_4000000 },
4563 { PCI_VENDOR_ID_OXSEMI, 0xc15d, /* OXPCIe952 2 Native UART */
4564 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4565 pbn_oxsemi_2_4000000 },
4566 { PCI_VENDOR_ID_OXSEMI, 0xc208, /* OXPCIe954 4 Native UART */
4567 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4568 pbn_oxsemi_4_4000000 },
4569 { PCI_VENDOR_ID_OXSEMI, 0xc20d, /* OXPCIe954 4 Native UART */
4570 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4571 pbn_oxsemi_4_4000000 },
4572 { PCI_VENDOR_ID_OXSEMI, 0xc308, /* OXPCIe958 8 Native UART */
4573 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4574 pbn_oxsemi_8_4000000 },
4575 { PCI_VENDOR_ID_OXSEMI, 0xc30d, /* OXPCIe958 8 Native UART */
4576 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4577 pbn_oxsemi_8_4000000 },
4578 { PCI_VENDOR_ID_OXSEMI, 0xc40b, /* OXPCIe200 1 Native UART */
4579 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4580 pbn_oxsemi_1_4000000 },
4581 { PCI_VENDOR_ID_OXSEMI, 0xc40f, /* OXPCIe200 1 Native UART */
4582 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4583 pbn_oxsemi_1_4000000 },
4584 { PCI_VENDOR_ID_OXSEMI, 0xc41b, /* OXPCIe200 1 Native UART */
4585 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4586 pbn_oxsemi_1_4000000 },
4587 { PCI_VENDOR_ID_OXSEMI, 0xc41f, /* OXPCIe200 1 Native UART */
4588 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4589 pbn_oxsemi_1_4000000 },
4590 { PCI_VENDOR_ID_OXSEMI, 0xc42b, /* OXPCIe200 1 Native UART */
4591 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4592 pbn_oxsemi_1_4000000 },
4593 { PCI_VENDOR_ID_OXSEMI, 0xc42f, /* OXPCIe200 1 Native UART */
4594 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4595 pbn_oxsemi_1_4000000 },
4596 { PCI_VENDOR_ID_OXSEMI, 0xc43b, /* OXPCIe200 1 Native UART */
4597 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4598 pbn_oxsemi_1_4000000 },
4599 { PCI_VENDOR_ID_OXSEMI, 0xc43f, /* OXPCIe200 1 Native UART */
4600 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4601 pbn_oxsemi_1_4000000 },
4602 { PCI_VENDOR_ID_OXSEMI, 0xc44b, /* OXPCIe200 1 Native UART */
4603 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4604 pbn_oxsemi_1_4000000 },
4605 { PCI_VENDOR_ID_OXSEMI, 0xc44f, /* OXPCIe200 1 Native UART */
4606 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4607 pbn_oxsemi_1_4000000 },
4608 { PCI_VENDOR_ID_OXSEMI, 0xc45b, /* OXPCIe200 1 Native UART */
4609 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4610 pbn_oxsemi_1_4000000 },
4611 { PCI_VENDOR_ID_OXSEMI, 0xc45f, /* OXPCIe200 1 Native UART */
4612 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4613 pbn_oxsemi_1_4000000 },
4614 { PCI_VENDOR_ID_OXSEMI, 0xc46b, /* OXPCIe200 1 Native UART */
4615 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4616 pbn_oxsemi_1_4000000 },
4617 { PCI_VENDOR_ID_OXSEMI, 0xc46f, /* OXPCIe200 1 Native UART */
4618 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4619 pbn_oxsemi_1_4000000 },
4620 { PCI_VENDOR_ID_OXSEMI, 0xc47b, /* OXPCIe200 1 Native UART */
4621 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4622 pbn_oxsemi_1_4000000 },
4623 { PCI_VENDOR_ID_OXSEMI, 0xc47f, /* OXPCIe200 1 Native UART */
4624 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4625 pbn_oxsemi_1_4000000 },
4626 { PCI_VENDOR_ID_OXSEMI, 0xc48b, /* OXPCIe200 1 Native UART */
4627 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4628 pbn_oxsemi_1_4000000 },
4629 { PCI_VENDOR_ID_OXSEMI, 0xc48f, /* OXPCIe200 1 Native UART */
4630 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4631 pbn_oxsemi_1_4000000 },
4632 { PCI_VENDOR_ID_OXSEMI, 0xc49b, /* OXPCIe200 1 Native UART */
4633 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4634 pbn_oxsemi_1_4000000 },
4635 { PCI_VENDOR_ID_OXSEMI, 0xc49f, /* OXPCIe200 1 Native UART */
4636 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4637 pbn_oxsemi_1_4000000 },
4638 { PCI_VENDOR_ID_OXSEMI, 0xc4ab, /* OXPCIe200 1 Native UART */
4639 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4640 pbn_oxsemi_1_4000000 },
4641 { PCI_VENDOR_ID_OXSEMI, 0xc4af, /* OXPCIe200 1 Native UART */
4642 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4643 pbn_oxsemi_1_4000000 },
4644 { PCI_VENDOR_ID_OXSEMI, 0xc4bb, /* OXPCIe200 1 Native UART */
4645 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4646 pbn_oxsemi_1_4000000 },
4647 { PCI_VENDOR_ID_OXSEMI, 0xc4bf, /* OXPCIe200 1 Native UART */
4648 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4649 pbn_oxsemi_1_4000000 },
4650 { PCI_VENDOR_ID_OXSEMI, 0xc4cb, /* OXPCIe200 1 Native UART */
4651 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4652 pbn_oxsemi_1_4000000 },
4653 { PCI_VENDOR_ID_OXSEMI, 0xc4cf, /* OXPCIe200 1 Native UART */
4654 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4655 pbn_oxsemi_1_4000000 },
Lee Howardb80de362008-10-21 13:50:14 +01004656 /*
4657 * Mainpine Inc. IQ Express "Rev3" utilizing OxSemi Tornado
4658 */
4659 { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 1 Port V.34 Super-G3 Fax */
4660 PCI_VENDOR_ID_MAINPINE, 0x4001, 0, 0,
4661 pbn_oxsemi_1_4000000 },
4662 { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 2 Port V.34 Super-G3 Fax */
4663 PCI_VENDOR_ID_MAINPINE, 0x4002, 0, 0,
4664 pbn_oxsemi_2_4000000 },
4665 { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 4 Port V.34 Super-G3 Fax */
4666 PCI_VENDOR_ID_MAINPINE, 0x4004, 0, 0,
4667 pbn_oxsemi_4_4000000 },
4668 { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 8 Port V.34 Super-G3 Fax */
4669 PCI_VENDOR_ID_MAINPINE, 0x4008, 0, 0,
4670 pbn_oxsemi_8_4000000 },
Scott Kilauaa273ae2011-05-11 15:41:59 -05004671
4672 /*
4673 * Digi/IBM PCIe 2-port Async EIA-232 Adapter utilizing OxSemi Tornado
4674 */
4675 { PCI_VENDOR_ID_DIGI, PCIE_DEVICE_ID_NEO_2_OX_IBM,
4676 PCI_SUBVENDOR_ID_IBM, PCI_ANY_ID, 0, 0,
4677 pbn_oxsemi_2_4000000 },
4678
Lee Howard7106b4e2008-10-21 13:48:58 +01004679 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004680 * SBS Technologies, Inc. P-Octal and PMC-OCTPRO cards,
4681 * from skokodyn@yahoo.com
4682 */
4683 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
4684 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO232, 0, 0,
4685 pbn_sbsxrsio },
4686 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
4687 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO422, 0, 0,
4688 pbn_sbsxrsio },
4689 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
4690 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL232, 0, 0,
4691 pbn_sbsxrsio },
4692 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
4693 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL422, 0, 0,
4694 pbn_sbsxrsio },
4695
4696 /*
4697 * Digitan DS560-558, from jimd@esoft.com
4698 */
4699 { PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_ATT_VENUS_MODEM,
Alan Cox5756ee92008-02-08 04:18:51 -08004700 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004701 pbn_b1_1_115200 },
4702
4703 /*
4704 * Titan Electronic cards
4705 * The 400L and 800L have a custom setup quirk.
4706 */
4707 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100,
Alan Cox5756ee92008-02-08 04:18:51 -08004708 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004709 pbn_b0_1_921600 },
4710 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200,
Alan Cox5756ee92008-02-08 04:18:51 -08004711 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004712 pbn_b0_2_921600 },
4713 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400,
Alan Cox5756ee92008-02-08 04:18:51 -08004714 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004715 pbn_b0_4_921600 },
4716 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800B,
Alan Cox5756ee92008-02-08 04:18:51 -08004717 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004718 pbn_b0_4_921600 },
4719 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100L,
4720 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4721 pbn_b1_1_921600 },
4722 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200L,
4723 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4724 pbn_b1_bt_2_921600 },
4725 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400L,
4726 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4727 pbn_b0_bt_4_921600 },
4728 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800L,
4729 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4730 pbn_b0_bt_8_921600 },
Yegor Yefremov66169ad2010-06-04 09:58:18 +02004731 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200I,
4732 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4733 pbn_b4_bt_2_921600 },
4734 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400I,
4735 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4736 pbn_b4_bt_4_921600 },
4737 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800I,
4738 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4739 pbn_b4_bt_8_921600 },
4740 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400EH,
4741 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4742 pbn_b0_4_921600 },
4743 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EH,
4744 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4745 pbn_b0_4_921600 },
4746 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EHB,
4747 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4748 pbn_b0_4_921600 },
4749 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100E,
4750 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4751 pbn_oxsemi_1_4000000 },
4752 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200E,
4753 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4754 pbn_oxsemi_2_4000000 },
4755 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400E,
4756 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4757 pbn_oxsemi_4_4000000 },
4758 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800E,
4759 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4760 pbn_oxsemi_8_4000000 },
4761 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EI,
4762 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4763 pbn_oxsemi_2_4000000 },
4764 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EISI,
4765 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4766 pbn_oxsemi_2_4000000 },
Yegor Yefremov48c02472013-12-09 12:11:15 +01004767 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200V3,
4768 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4769 pbn_b0_bt_2_921600 },
Yegor Yefremov1e9deb12011-12-27 15:47:37 +01004770 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400V3,
4771 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4772 pbn_b0_4_921600 },
4773 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_410V3,
4774 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4775 pbn_b0_4_921600 },
4776 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800V3,
4777 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4778 pbn_b0_4_921600 },
4779 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800V3B,
4780 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4781 pbn_b0_4_921600 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004782
4783 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_550,
4784 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4785 pbn_b2_1_460800 },
4786 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_650,
4787 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4788 pbn_b2_1_460800 },
4789 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_850,
4790 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4791 pbn_b2_1_460800 },
4792 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_550,
4793 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4794 pbn_b2_bt_2_921600 },
4795 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_650,
4796 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4797 pbn_b2_bt_2_921600 },
4798 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_850,
4799 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4800 pbn_b2_bt_2_921600 },
4801 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_550,
4802 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4803 pbn_b2_bt_4_921600 },
4804 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_650,
4805 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4806 pbn_b2_bt_4_921600 },
4807 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_850,
4808 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4809 pbn_b2_bt_4_921600 },
4810 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_550,
4811 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4812 pbn_b0_1_921600 },
4813 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_650,
4814 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4815 pbn_b0_1_921600 },
4816 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_850,
4817 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4818 pbn_b0_1_921600 },
4819 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_550,
4820 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4821 pbn_b0_bt_2_921600 },
4822 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_650,
4823 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4824 pbn_b0_bt_2_921600 },
4825 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_850,
4826 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4827 pbn_b0_bt_2_921600 },
4828 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_550,
4829 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4830 pbn_b0_bt_4_921600 },
4831 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_650,
4832 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4833 pbn_b0_bt_4_921600 },
4834 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_850,
4835 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4836 pbn_b0_bt_4_921600 },
Andrey Panin3ec9c592006-02-02 20:15:09 +00004837 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_550,
4838 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4839 pbn_b0_bt_8_921600 },
4840 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_650,
4841 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4842 pbn_b0_bt_8_921600 },
4843 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_850,
4844 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4845 pbn_b0_bt_8_921600 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004846
4847 /*
4848 * Computone devices submitted by Doug McNash dmcnash@computone.com
4849 */
4850 { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
4851 PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG4,
4852 0, 0, pbn_computone_4 },
4853 { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
4854 PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG8,
4855 0, 0, pbn_computone_8 },
4856 { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
4857 PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG6,
4858 0, 0, pbn_computone_6 },
4859
4860 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI95N,
4861 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4862 pbn_oxsemi },
4863 { PCI_VENDOR_ID_TIMEDIA, PCI_DEVICE_ID_TIMEDIA_1889,
4864 PCI_VENDOR_ID_TIMEDIA, PCI_ANY_ID, 0, 0,
4865 pbn_b0_bt_1_921600 },
4866
4867 /*
Stephen Chiversabd7bac2013-01-28 19:49:20 +11004868 * SUNIX (TIMEDIA)
4869 */
4870 { PCI_VENDOR_ID_SUNIX, PCI_DEVICE_ID_SUNIX_1999,
4871 PCI_VENDOR_ID_SUNIX, PCI_ANY_ID,
4872 PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xffff00,
4873 pbn_b0_bt_1_921600 },
4874
4875 { PCI_VENDOR_ID_SUNIX, PCI_DEVICE_ID_SUNIX_1999,
4876 PCI_VENDOR_ID_SUNIX, PCI_ANY_ID,
4877 PCI_CLASS_COMMUNICATION_MULTISERIAL << 8, 0xffff00,
4878 pbn_b0_bt_1_921600 },
4879
4880 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004881 * AFAVLAB serial card, from Harald Welte <laforge@gnumonks.org>
4882 */
4883 { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P028,
4884 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4885 pbn_b0_bt_8_115200 },
4886 { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P030,
4887 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4888 pbn_b0_bt_8_115200 },
4889
4890 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_DSERIAL,
4891 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4892 pbn_b0_bt_2_115200 },
4893 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_A,
4894 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4895 pbn_b0_bt_2_115200 },
4896 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_B,
4897 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4898 pbn_b0_bt_2_115200 },
Lennert Buytenhekb87e5e22009-11-11 14:26:42 -08004899 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_A,
4900 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4901 pbn_b0_bt_2_115200 },
4902 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_B,
4903 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4904 pbn_b0_bt_2_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004905 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_A,
4906 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4907 pbn_b0_bt_4_460800 },
4908 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_B,
4909 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4910 pbn_b0_bt_4_460800 },
4911 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_PLUS,
4912 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4913 pbn_b0_bt_2_460800 },
4914 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_A,
4915 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4916 pbn_b0_bt_2_460800 },
4917 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_B,
4918 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4919 pbn_b0_bt_2_460800 },
4920 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_SSERIAL,
4921 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4922 pbn_b0_bt_1_115200 },
4923 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_650,
4924 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4925 pbn_b0_bt_1_460800 },
4926
4927 /*
Russell King1fb8cac2006-12-13 14:45:46 +00004928 * Korenix Jetcard F0/F1 cards (JC1204, JC1208, JC1404, JC1408).
4929 * Cards are identified by their subsystem vendor IDs, which
4930 * (in hex) match the model number.
4931 *
4932 * Note that JC140x are RS422/485 cards which require ox950
4933 * ACR = 0x10, and as such are not currently fully supported.
4934 */
4935 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
4936 0x1204, 0x0004, 0, 0,
4937 pbn_b0_4_921600 },
4938 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
4939 0x1208, 0x0004, 0, 0,
4940 pbn_b0_4_921600 },
4941/* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
4942 0x1402, 0x0002, 0, 0,
4943 pbn_b0_2_921600 }, */
4944/* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
4945 0x1404, 0x0004, 0, 0,
4946 pbn_b0_4_921600 }, */
4947 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF1,
4948 0x1208, 0x0004, 0, 0,
4949 pbn_b0_4_921600 },
4950
Kiros Yeh2a52fcb2009-12-21 16:26:48 -08004951 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
4952 0x1204, 0x0004, 0, 0,
4953 pbn_b0_4_921600 },
4954 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
4955 0x1208, 0x0004, 0, 0,
4956 pbn_b0_4_921600 },
4957 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF3,
4958 0x1208, 0x0004, 0, 0,
4959 pbn_b0_4_921600 },
Russell King1fb8cac2006-12-13 14:45:46 +00004960 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004961 * Dell Remote Access Card 4 - Tim_T_Murphy@Dell.com
4962 */
4963 { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RAC4,
4964 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4965 pbn_b1_1_1382400 },
4966
4967 /*
4968 * Dell Remote Access Card III - Tim_T_Murphy@Dell.com
4969 */
4970 { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RACIII,
4971 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4972 pbn_b1_1_1382400 },
4973
4974 /*
4975 * RAStel 2 port modem, gerg@moreton.com.au
4976 */
4977 { PCI_VENDOR_ID_MORETON, PCI_DEVICE_ID_RASTEL_2PORT,
4978 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4979 pbn_b2_bt_2_115200 },
4980
4981 /*
4982 * EKF addition for i960 Boards form EKF with serial port
4983 */
4984 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80960_RP,
4985 0xE4BF, PCI_ANY_ID, 0, 0,
4986 pbn_intel_i960 },
4987
4988 /*
4989 * Xircom Cardbus/Ethernet combos
4990 */
4991 { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_X3201_MDM,
4992 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4993 pbn_b0_1_115200 },
4994 /*
4995 * Xircom RBM56G cardbus modem - Dirk Arnold (temp entry)
4996 */
4997 { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_RBM56G,
4998 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4999 pbn_b0_1_115200 },
5000
5001 /*
5002 * Untested PCI modems, sent in from various folks...
5003 */
5004
5005 /*
5006 * Elsa Model 56K PCI Modem, from Andreas Rath <arh@01019freenet.de>
5007 */
5008 { PCI_VENDOR_ID_ROCKWELL, 0x1004,
5009 0x1048, 0x1500, 0, 0,
5010 pbn_b1_1_115200 },
5011
5012 { PCI_VENDOR_ID_SGI, PCI_DEVICE_ID_SGI_IOC3,
5013 0xFF00, 0, 0, 0,
5014 pbn_sgi_ioc3 },
5015
5016 /*
5017 * HP Diva card
5018 */
5019 { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
5020 PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_RMP3, 0, 0,
5021 pbn_b1_1_115200 },
5022 { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
5023 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5024 pbn_b0_5_115200 },
5025 { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_AUX,
5026 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5027 pbn_b2_1_115200 },
5028
Alon Bar-Levd9004eb2006-01-18 11:47:33 +00005029 { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM2,
5030 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5031 pbn_b3_2_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07005032 { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM4,
5033 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5034 pbn_b3_4_115200 },
5035 { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM8,
5036 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5037 pbn_b3_8_115200 },
5038
5039 /*
5040 * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
5041 */
5042 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
5043 PCI_ANY_ID, PCI_ANY_ID,
5044 0,
5045 0, pbn_exar_XR17C152 },
5046 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
5047 PCI_ANY_ID, PCI_ANY_ID,
5048 0,
5049 0, pbn_exar_XR17C154 },
5050 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
5051 PCI_ANY_ID, PCI_ANY_ID,
5052 0,
5053 0, pbn_exar_XR17C158 },
Matt Schultedc96efb2012-11-19 09:12:04 -06005054 /*
5055 * Exar Corp. XR17V35[248] Dual/Quad/Octal PCIe UARTs
5056 */
5057 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V352,
5058 PCI_ANY_ID, PCI_ANY_ID,
5059 0,
5060 0, pbn_exar_XR17V352 },
5061 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V354,
5062 PCI_ANY_ID, PCI_ANY_ID,
5063 0,
5064 0, pbn_exar_XR17V354 },
5065 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V358,
5066 PCI_ANY_ID, PCI_ANY_ID,
5067 0,
5068 0, pbn_exar_XR17V358 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07005069
5070 /*
5071 * Topic TP560 Data/Fax/Voice 56k modem (reported by Evan Clarke)
5072 */
5073 { PCI_VENDOR_ID_TOPIC, PCI_DEVICE_ID_TOPIC_TP560,
5074 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5075 pbn_b0_1_115200 },
Niels de Vos84f8c6f2007-08-22 14:01:14 -07005076 /*
5077 * ITE
5078 */
5079 { PCI_VENDOR_ID_ITE, PCI_DEVICE_ID_ITE_8872,
5080 PCI_ANY_ID, PCI_ANY_ID,
5081 0, 0,
5082 pbn_b1_bt_1_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07005083
5084 /*
Peter Horton737c1752006-08-26 09:07:36 +01005085 * IntaShield IS-200
5086 */
5087 { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS200,
5088 PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0811 */
5089 pbn_b2_2_115200 },
Ignacio García Pérez4b6f6ce2008-05-23 13:04:28 -07005090 /*
5091 * IntaShield IS-400
5092 */
5093 { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS400,
5094 PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0dc0 */
5095 pbn_b2_4_115200 },
Peter Horton737c1752006-08-26 09:07:36 +01005096 /*
Thomas Hoehn48212002007-02-10 01:46:05 -08005097 * Perle PCI-RAS cards
5098 */
5099 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
5100 PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS4,
5101 0, 0, pbn_b2_4_921600 },
5102 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
5103 PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS8,
5104 0, 0, pbn_b2_8_921600 },
Alan Coxbf0df632007-10-16 01:24:00 -07005105
5106 /*
5107 * Mainpine series cards: Fairly standard layout but fools
5108 * parts of the autodetect in some cases and uses otherwise
5109 * unmatched communications subclasses in the PCI Express case
5110 */
5111
5112 { /* RockForceDUO */
5113 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5114 PCI_VENDOR_ID_MAINPINE, 0x0200,
5115 0, 0, pbn_b0_2_115200 },
5116 { /* RockForceQUATRO */
5117 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5118 PCI_VENDOR_ID_MAINPINE, 0x0300,
5119 0, 0, pbn_b0_4_115200 },
5120 { /* RockForceDUO+ */
5121 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5122 PCI_VENDOR_ID_MAINPINE, 0x0400,
5123 0, 0, pbn_b0_2_115200 },
5124 { /* RockForceQUATRO+ */
5125 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5126 PCI_VENDOR_ID_MAINPINE, 0x0500,
5127 0, 0, pbn_b0_4_115200 },
5128 { /* RockForce+ */
5129 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5130 PCI_VENDOR_ID_MAINPINE, 0x0600,
5131 0, 0, pbn_b0_2_115200 },
5132 { /* RockForce+ */
5133 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5134 PCI_VENDOR_ID_MAINPINE, 0x0700,
5135 0, 0, pbn_b0_4_115200 },
5136 { /* RockForceOCTO+ */
5137 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5138 PCI_VENDOR_ID_MAINPINE, 0x0800,
5139 0, 0, pbn_b0_8_115200 },
5140 { /* RockForceDUO+ */
5141 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5142 PCI_VENDOR_ID_MAINPINE, 0x0C00,
5143 0, 0, pbn_b0_2_115200 },
5144 { /* RockForceQUARTRO+ */
5145 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5146 PCI_VENDOR_ID_MAINPINE, 0x0D00,
5147 0, 0, pbn_b0_4_115200 },
5148 { /* RockForceOCTO+ */
5149 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5150 PCI_VENDOR_ID_MAINPINE, 0x1D00,
5151 0, 0, pbn_b0_8_115200 },
5152 { /* RockForceD1 */
5153 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5154 PCI_VENDOR_ID_MAINPINE, 0x2000,
5155 0, 0, pbn_b0_1_115200 },
5156 { /* RockForceF1 */
5157 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5158 PCI_VENDOR_ID_MAINPINE, 0x2100,
5159 0, 0, pbn_b0_1_115200 },
5160 { /* RockForceD2 */
5161 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5162 PCI_VENDOR_ID_MAINPINE, 0x2200,
5163 0, 0, pbn_b0_2_115200 },
5164 { /* RockForceF2 */
5165 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5166 PCI_VENDOR_ID_MAINPINE, 0x2300,
5167 0, 0, pbn_b0_2_115200 },
5168 { /* RockForceD4 */
5169 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5170 PCI_VENDOR_ID_MAINPINE, 0x2400,
5171 0, 0, pbn_b0_4_115200 },
5172 { /* RockForceF4 */
5173 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5174 PCI_VENDOR_ID_MAINPINE, 0x2500,
5175 0, 0, pbn_b0_4_115200 },
5176 { /* RockForceD8 */
5177 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5178 PCI_VENDOR_ID_MAINPINE, 0x2600,
5179 0, 0, pbn_b0_8_115200 },
5180 { /* RockForceF8 */
5181 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5182 PCI_VENDOR_ID_MAINPINE, 0x2700,
5183 0, 0, pbn_b0_8_115200 },
5184 { /* IQ Express D1 */
5185 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5186 PCI_VENDOR_ID_MAINPINE, 0x3000,
5187 0, 0, pbn_b0_1_115200 },
5188 { /* IQ Express F1 */
5189 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5190 PCI_VENDOR_ID_MAINPINE, 0x3100,
5191 0, 0, pbn_b0_1_115200 },
5192 { /* IQ Express D2 */
5193 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5194 PCI_VENDOR_ID_MAINPINE, 0x3200,
5195 0, 0, pbn_b0_2_115200 },
5196 { /* IQ Express F2 */
5197 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5198 PCI_VENDOR_ID_MAINPINE, 0x3300,
5199 0, 0, pbn_b0_2_115200 },
5200 { /* IQ Express D4 */
5201 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5202 PCI_VENDOR_ID_MAINPINE, 0x3400,
5203 0, 0, pbn_b0_4_115200 },
5204 { /* IQ Express F4 */
5205 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5206 PCI_VENDOR_ID_MAINPINE, 0x3500,
5207 0, 0, pbn_b0_4_115200 },
5208 { /* IQ Express D8 */
5209 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5210 PCI_VENDOR_ID_MAINPINE, 0x3C00,
5211 0, 0, pbn_b0_8_115200 },
5212 { /* IQ Express F8 */
5213 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5214 PCI_VENDOR_ID_MAINPINE, 0x3D00,
5215 0, 0, pbn_b0_8_115200 },
5216
5217
Thomas Hoehn48212002007-02-10 01:46:05 -08005218 /*
Olof Johanssonaa798502007-08-22 14:01:55 -07005219 * PA Semi PA6T-1682M on-chip UART
5220 */
5221 { PCI_VENDOR_ID_PASEMI, 0xa004,
5222 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5223 pbn_pasemi_1682M },
5224
5225 /*
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01005226 * National Instruments
5227 */
Will Page04bf7e72009-04-06 17:32:15 +01005228 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI23216,
5229 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5230 pbn_b1_16_115200 },
5231 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2328,
5232 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5233 pbn_b1_8_115200 },
5234 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324,
5235 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5236 pbn_b1_bt_4_115200 },
5237 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322,
5238 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5239 pbn_b1_bt_2_115200 },
5240 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324I,
5241 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5242 pbn_b1_bt_4_115200 },
5243 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322I,
5244 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5245 pbn_b1_bt_2_115200 },
5246 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_23216,
5247 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5248 pbn_b1_16_115200 },
5249 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2328,
5250 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5251 pbn_b1_8_115200 },
5252 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2324,
5253 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5254 pbn_b1_bt_4_115200 },
5255 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2322,
5256 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5257 pbn_b1_bt_2_115200 },
5258 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2324,
5259 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5260 pbn_b1_bt_4_115200 },
5261 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2322,
5262 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5263 pbn_b1_bt_2_115200 },
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01005264 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2322,
5265 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5266 pbn_ni8430_2 },
5267 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2322,
5268 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5269 pbn_ni8430_2 },
5270 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2324,
5271 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5272 pbn_ni8430_4 },
5273 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2324,
5274 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5275 pbn_ni8430_4 },
5276 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2328,
5277 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5278 pbn_ni8430_8 },
5279 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2328,
5280 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5281 pbn_ni8430_8 },
5282 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_23216,
5283 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5284 pbn_ni8430_16 },
5285 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_23216,
5286 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5287 pbn_ni8430_16 },
5288 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2322,
5289 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5290 pbn_ni8430_2 },
5291 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2322,
5292 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5293 pbn_ni8430_2 },
5294 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2324,
5295 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5296 pbn_ni8430_4 },
5297 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2324,
5298 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5299 pbn_ni8430_4 },
5300
5301 /*
Krauth.Julien02c9b5c2008-02-04 22:27:49 -08005302 * ADDI-DATA GmbH communication cards <info@addi-data.com>
5303 */
5304 { PCI_VENDOR_ID_ADDIDATA,
5305 PCI_DEVICE_ID_ADDIDATA_APCI7500,
5306 PCI_ANY_ID,
5307 PCI_ANY_ID,
5308 0,
5309 0,
5310 pbn_b0_4_115200 },
5311
5312 { PCI_VENDOR_ID_ADDIDATA,
5313 PCI_DEVICE_ID_ADDIDATA_APCI7420,
5314 PCI_ANY_ID,
5315 PCI_ANY_ID,
5316 0,
5317 0,
5318 pbn_b0_2_115200 },
5319
5320 { PCI_VENDOR_ID_ADDIDATA,
5321 PCI_DEVICE_ID_ADDIDATA_APCI7300,
5322 PCI_ANY_ID,
5323 PCI_ANY_ID,
5324 0,
5325 0,
5326 pbn_b0_1_115200 },
5327
Ian Abbott086231f2013-07-16 16:14:39 +01005328 { PCI_VENDOR_ID_AMCC,
Ian Abbott57c1f0e2013-07-16 16:14:40 +01005329 PCI_DEVICE_ID_AMCC_ADDIDATA_APCI7800,
Krauth.Julien02c9b5c2008-02-04 22:27:49 -08005330 PCI_ANY_ID,
5331 PCI_ANY_ID,
5332 0,
5333 0,
5334 pbn_b1_8_115200 },
5335
5336 { PCI_VENDOR_ID_ADDIDATA,
5337 PCI_DEVICE_ID_ADDIDATA_APCI7500_2,
5338 PCI_ANY_ID,
5339 PCI_ANY_ID,
5340 0,
5341 0,
5342 pbn_b0_4_115200 },
5343
5344 { PCI_VENDOR_ID_ADDIDATA,
5345 PCI_DEVICE_ID_ADDIDATA_APCI7420_2,
5346 PCI_ANY_ID,
5347 PCI_ANY_ID,
5348 0,
5349 0,
5350 pbn_b0_2_115200 },
5351
5352 { PCI_VENDOR_ID_ADDIDATA,
5353 PCI_DEVICE_ID_ADDIDATA_APCI7300_2,
5354 PCI_ANY_ID,
5355 PCI_ANY_ID,
5356 0,
5357 0,
5358 pbn_b0_1_115200 },
5359
5360 { PCI_VENDOR_ID_ADDIDATA,
5361 PCI_DEVICE_ID_ADDIDATA_APCI7500_3,
5362 PCI_ANY_ID,
5363 PCI_ANY_ID,
5364 0,
5365 0,
5366 pbn_b0_4_115200 },
5367
5368 { PCI_VENDOR_ID_ADDIDATA,
5369 PCI_DEVICE_ID_ADDIDATA_APCI7420_3,
5370 PCI_ANY_ID,
5371 PCI_ANY_ID,
5372 0,
5373 0,
5374 pbn_b0_2_115200 },
5375
5376 { PCI_VENDOR_ID_ADDIDATA,
5377 PCI_DEVICE_ID_ADDIDATA_APCI7300_3,
5378 PCI_ANY_ID,
5379 PCI_ANY_ID,
5380 0,
5381 0,
5382 pbn_b0_1_115200 },
5383
5384 { PCI_VENDOR_ID_ADDIDATA,
5385 PCI_DEVICE_ID_ADDIDATA_APCI7800_3,
5386 PCI_ANY_ID,
5387 PCI_ANY_ID,
5388 0,
5389 0,
5390 pbn_b0_8_115200 },
5391
Krauth.Julien1b62cbf2009-10-26 16:50:04 -07005392 { PCI_VENDOR_ID_ADDIDATA,
5393 PCI_DEVICE_ID_ADDIDATA_APCIe7500,
5394 PCI_ANY_ID,
5395 PCI_ANY_ID,
5396 0,
5397 0,
5398 pbn_ADDIDATA_PCIe_4_3906250 },
5399
5400 { PCI_VENDOR_ID_ADDIDATA,
5401 PCI_DEVICE_ID_ADDIDATA_APCIe7420,
5402 PCI_ANY_ID,
5403 PCI_ANY_ID,
5404 0,
5405 0,
5406 pbn_ADDIDATA_PCIe_2_3906250 },
5407
5408 { PCI_VENDOR_ID_ADDIDATA,
5409 PCI_DEVICE_ID_ADDIDATA_APCIe7300,
5410 PCI_ANY_ID,
5411 PCI_ANY_ID,
5412 0,
5413 0,
5414 pbn_ADDIDATA_PCIe_1_3906250 },
5415
5416 { PCI_VENDOR_ID_ADDIDATA,
5417 PCI_DEVICE_ID_ADDIDATA_APCIe7800,
5418 PCI_ANY_ID,
5419 PCI_ANY_ID,
5420 0,
5421 0,
5422 pbn_ADDIDATA_PCIe_8_3906250 },
5423
Jiri Slaby25cf9bc2009-01-15 13:30:34 +00005424 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9835,
5425 PCI_VENDOR_ID_IBM, 0x0299,
5426 0, 0, pbn_b0_bt_2_115200 },
5427
Stefan Seyfried972ce082013-07-01 09:14:21 +02005428 /*
5429 * other NetMos 9835 devices are most likely handled by the
5430 * parport_serial driver, check drivers/parport/parport_serial.c
5431 * before adding them here.
5432 */
5433
Michael Bueschc4285b42009-06-30 11:41:21 -07005434 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9901,
5435 0xA000, 0x1000,
5436 0, 0, pbn_b0_1_115200 },
5437
Nicos Gollan7808edc2011-05-05 21:00:37 +02005438 /* the 9901 is a rebranded 9912 */
5439 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9912,
5440 0xA000, 0x1000,
5441 0, 0, pbn_b0_1_115200 },
5442
5443 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9922,
5444 0xA000, 0x1000,
5445 0, 0, pbn_b0_1_115200 },
5446
5447 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9904,
5448 0xA000, 0x1000,
5449 0, 0, pbn_b0_1_115200 },
5450
5451 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9900,
5452 0xA000, 0x1000,
5453 0, 0, pbn_b0_1_115200 },
5454
5455 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9900,
5456 0xA000, 0x3002,
5457 0, 0, pbn_NETMOS9900_2s_115200 },
5458
Krauth.Julien02c9b5c2008-02-04 22:27:49 -08005459 /*
Eric Smith44178172011-07-11 22:53:13 -06005460 * Best Connectivity and Rosewill PCI Multi I/O cards
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -08005461 */
5462
5463 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
5464 0xA000, 0x1000,
5465 0, 0, pbn_b0_1_115200 },
5466
5467 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
Eric Smith44178172011-07-11 22:53:13 -06005468 0xA000, 0x3002,
5469 0, 0, pbn_b0_bt_2_115200 },
5470
5471 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -08005472 0xA000, 0x3004,
5473 0, 0, pbn_b0_bt_4_115200 },
Dirk Brandewie095e24b2010-11-17 07:35:20 -08005474 /* Intel CE4100 */
5475 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CE4100_UART,
5476 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5477 pbn_ce4100_1_115200 },
Heikki Krogerusb15e5692013-09-27 10:52:59 +03005478 /* Intel BayTrail */
5479 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BYT_UART1,
5480 PCI_ANY_ID, PCI_ANY_ID,
5481 PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xff0000,
5482 pbn_byt },
5483 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BYT_UART2,
5484 PCI_ANY_ID, PCI_ANY_ID,
5485 PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xff0000,
5486 pbn_byt },
Alan Cox29897082014-08-19 20:29:23 +03005487 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BSW_UART1,
5488 PCI_ANY_ID, PCI_ANY_ID,
5489 PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xff0000,
5490 pbn_byt },
5491 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BSW_UART2,
5492 PCI_ANY_ID, PCI_ANY_ID,
5493 PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xff0000,
5494 pbn_byt },
Dirk Brandewie095e24b2010-11-17 07:35:20 -08005495
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04005496 /*
Andy Shevchenkof549e942015-02-23 16:24:43 +02005497 * Intel Penwell
5498 */
5499 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PNW_UART1,
5500 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5501 pbn_pnw},
5502 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PNW_UART2,
5503 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5504 pbn_pnw},
5505 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PNW_UART3,
5506 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5507 pbn_pnw},
5508
5509 /*
Bryan O'Donoghue1ede7dc2014-09-23 01:21:11 +01005510 * Intel Quark x1000
5511 */
5512 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_QRK_UART,
5513 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5514 pbn_qrk },
5515 /*
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04005516 * Cronyx Omega PCI
5517 */
5518 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
5519 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5520 pbn_omegapci },
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -08005521
5522 /*
Stephen Hurdebebd492013-01-17 14:14:53 -08005523 * Broadcom TruManage
5524 */
5525 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_BROADCOM_TRUMANAGE,
5526 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5527 pbn_brcm_trumanage },
5528
5529 /*
Alan Cox66835492012-08-16 12:01:33 +01005530 * AgeStar as-prs2-009
5531 */
5532 { PCI_VENDOR_ID_AGESTAR, PCI_DEVICE_ID_AGESTAR_9375,
5533 PCI_ANY_ID, PCI_ANY_ID,
5534 0, 0, pbn_b0_bt_2_115200 },
Alan Cox27788c52012-09-04 16:21:06 +01005535
5536 /*
5537 * WCH CH353 series devices: The 2S1P is handled by parport_serial
5538 * so not listed here.
5539 */
5540 { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH353_4S,
5541 PCI_ANY_ID, PCI_ANY_ID,
5542 0, 0, pbn_b0_bt_4_115200 },
5543
5544 { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH353_2S1PF,
5545 PCI_ANY_ID, PCI_ANY_ID,
5546 0, 0, pbn_b0_bt_2_115200 },
5547
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03005548 { PCIE_VENDOR_ID_WCH, PCIE_DEVICE_ID_WCH_CH384_4S,
5549 PCI_ANY_ID, PCI_ANY_ID,
5550 0, 0, pbn_wch384_4 },
5551
Alan Cox66835492012-08-16 12:01:33 +01005552 /*
Matt Schulte14faa8c2012-11-21 10:35:15 -06005553 * Commtech, Inc. Fastcom adapters
5554 */
5555 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4222PCI335,
5556 PCI_ANY_ID, PCI_ANY_ID,
5557 0,
5558 0, pbn_b0_2_1152000_200 },
5559 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4224PCI335,
5560 PCI_ANY_ID, PCI_ANY_ID,
5561 0,
5562 0, pbn_b0_4_1152000_200 },
5563 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_2324PCI335,
5564 PCI_ANY_ID, PCI_ANY_ID,
5565 0,
5566 0, pbn_b0_4_1152000_200 },
5567 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_2328PCI335,
5568 PCI_ANY_ID, PCI_ANY_ID,
5569 0,
5570 0, pbn_b0_8_1152000_200 },
5571 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4222PCIE,
5572 PCI_ANY_ID, PCI_ANY_ID,
5573 0,
5574 0, pbn_exar_XR17V352 },
5575 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4224PCIE,
5576 PCI_ANY_ID, PCI_ANY_ID,
5577 0,
5578 0, pbn_exar_XR17V354 },
5579 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4228PCIE,
5580 PCI_ANY_ID, PCI_ANY_ID,
5581 0,
5582 0, pbn_exar_XR17V358 },
5583
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07005584 /* Fintek PCI serial cards */
5585 { PCI_DEVICE(0x1c29, 0x1104), .driver_data = pbn_fintek_4 },
5586 { PCI_DEVICE(0x1c29, 0x1108), .driver_data = pbn_fintek_8 },
5587 { PCI_DEVICE(0x1c29, 0x1112), .driver_data = pbn_fintek_12 },
5588
Matt Schulte14faa8c2012-11-21 10:35:15 -06005589 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07005590 * These entries match devices with class COMMUNICATION_SERIAL,
5591 * COMMUNICATION_MODEM or COMMUNICATION_MULTISERIAL
5592 */
5593 { PCI_ANY_ID, PCI_ANY_ID,
5594 PCI_ANY_ID, PCI_ANY_ID,
5595 PCI_CLASS_COMMUNICATION_SERIAL << 8,
5596 0xffff00, pbn_default },
5597 { PCI_ANY_ID, PCI_ANY_ID,
5598 PCI_ANY_ID, PCI_ANY_ID,
5599 PCI_CLASS_COMMUNICATION_MODEM << 8,
5600 0xffff00, pbn_default },
5601 { PCI_ANY_ID, PCI_ANY_ID,
5602 PCI_ANY_ID, PCI_ANY_ID,
5603 PCI_CLASS_COMMUNICATION_MULTISERIAL << 8,
5604 0xffff00, pbn_default },
5605 { 0, }
5606};
5607
Michael Reed28071902011-05-31 12:06:28 -05005608static pci_ers_result_t serial8250_io_error_detected(struct pci_dev *dev,
5609 pci_channel_state_t state)
5610{
5611 struct serial_private *priv = pci_get_drvdata(dev);
5612
5613 if (state == pci_channel_io_perm_failure)
5614 return PCI_ERS_RESULT_DISCONNECT;
5615
5616 if (priv)
5617 pciserial_suspend_ports(priv);
5618
5619 pci_disable_device(dev);
5620
5621 return PCI_ERS_RESULT_NEED_RESET;
5622}
5623
5624static pci_ers_result_t serial8250_io_slot_reset(struct pci_dev *dev)
5625{
5626 int rc;
5627
5628 rc = pci_enable_device(dev);
5629
5630 if (rc)
5631 return PCI_ERS_RESULT_DISCONNECT;
5632
5633 pci_restore_state(dev);
5634 pci_save_state(dev);
5635
5636 return PCI_ERS_RESULT_RECOVERED;
5637}
5638
5639static void serial8250_io_resume(struct pci_dev *dev)
5640{
5641 struct serial_private *priv = pci_get_drvdata(dev);
5642
5643 if (priv)
5644 pciserial_resume_ports(priv);
5645}
5646
Stephen Hemminger1d352032012-09-07 09:33:17 -07005647static const struct pci_error_handlers serial8250_err_handler = {
Michael Reed28071902011-05-31 12:06:28 -05005648 .error_detected = serial8250_io_error_detected,
5649 .slot_reset = serial8250_io_slot_reset,
5650 .resume = serial8250_io_resume,
5651};
5652
Linus Torvalds1da177e2005-04-16 15:20:36 -07005653static struct pci_driver serial_pci_driver = {
5654 .name = "serial",
5655 .probe = pciserial_init_one,
Bill Pemberton2d47b712012-11-19 13:21:34 -05005656 .remove = pciserial_remove_one,
Andy Shevchenko61702c32015-02-02 14:53:26 +02005657 .driver = {
5658 .pm = &pciserial_pm_ops,
5659 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07005660 .id_table = serial_pci_tbl,
Michael Reed28071902011-05-31 12:06:28 -05005661 .err_handler = &serial8250_err_handler,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005662};
5663
Wei Yongjun15a12e82012-10-26 23:04:22 +08005664module_pci_driver(serial_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005665
5666MODULE_LICENSE("GPL");
5667MODULE_DESCRIPTION("Generic 8250/16x50 PCI serial probe module");
5668MODULE_DEVICE_TABLE(pci, serial_pci_tbl);