blob: 7d3d33f5c8dcc485d652c8d1a416f2f1be599880 [file] [log] [blame]
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001/*
David Woodhouseea8ea462014-03-05 17:09:32 +00002 * Copyright © 2006-2014 Intel Corporation.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
David Woodhouseea8ea462014-03-05 17:09:32 +000013 * Authors: David Woodhouse <dwmw2@infradead.org>,
14 * Ashok Raj <ashok.raj@intel.com>,
15 * Shaohua Li <shaohua.li@intel.com>,
16 * Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>,
17 * Fenghua Yu <fenghua.yu@intel.com>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070018 */
19
20#include <linux/init.h>
21#include <linux/bitmap.h>
mark gross5e0d2a62008-03-04 15:22:08 -080022#include <linux/debugfs.h>
Paul Gortmaker54485c32011-10-29 10:26:25 -040023#include <linux/export.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070024#include <linux/slab.h>
25#include <linux/irq.h>
26#include <linux/interrupt.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070027#include <linux/spinlock.h>
28#include <linux/pci.h>
29#include <linux/dmar.h>
30#include <linux/dma-mapping.h>
31#include <linux/mempool.h>
Jiang Liu75f05562014-02-19 14:07:37 +080032#include <linux/memory.h>
mark gross5e0d2a62008-03-04 15:22:08 -080033#include <linux/timer.h>
Kay, Allen M38717942008-09-09 18:37:29 +030034#include <linux/iova.h>
Joerg Roedel5d450802008-12-03 14:52:32 +010035#include <linux/iommu.h>
Kay, Allen M38717942008-09-09 18:37:29 +030036#include <linux/intel-iommu.h>
Rafael J. Wysocki134fac32011-03-23 22:16:14 +010037#include <linux/syscore_ops.h>
Shane Wang69575d32009-09-01 18:25:07 -070038#include <linux/tboot.h>
Stephen Rothwelladb2fe02009-08-31 15:24:23 +100039#include <linux/dmi.h>
Joerg Roedel5cdede22011-04-04 15:55:18 +020040#include <linux/pci-ats.h>
Tejun Heo0ee332c2011-12-08 10:22:09 -080041#include <linux/memblock.h>
Suresh Siddha8a8f4222012-03-30 11:47:08 -070042#include <asm/irq_remapping.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070043#include <asm/cacheflush.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090044#include <asm/iommu.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070045
Joerg Roedel078e1ee2012-09-26 12:44:43 +020046#include "irq_remapping.h"
Varun Sethi61e015a2013-04-23 10:05:24 +053047#include "pci.h"
Joerg Roedel078e1ee2012-09-26 12:44:43 +020048
Fenghua Yu5b6985c2008-10-16 18:02:32 -070049#define ROOT_SIZE VTD_PAGE_SIZE
50#define CONTEXT_SIZE VTD_PAGE_SIZE
51
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070052#define IS_GFX_DEVICE(pdev) ((pdev->class >> 16) == PCI_BASE_CLASS_DISPLAY)
53#define IS_ISA_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_BRIDGE_ISA)
David Woodhousee0fc7e02009-09-30 09:12:17 -070054#define IS_AZALIA(pdev) ((pdev)->vendor == 0x8086 && (pdev)->device == 0x3a3e)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070055
56#define IOAPIC_RANGE_START (0xfee00000)
57#define IOAPIC_RANGE_END (0xfeefffff)
58#define IOVA_START_ADDR (0x1000)
59
60#define DEFAULT_DOMAIN_ADDRESS_WIDTH 48
61
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -070062#define MAX_AGAW_WIDTH 64
Jiang Liu5c645b32014-01-06 14:18:12 +080063#define MAX_AGAW_PFN_WIDTH (MAX_AGAW_WIDTH - VTD_PAGE_SHIFT)
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -070064
David Woodhouse2ebe3152009-09-19 07:34:04 -070065#define __DOMAIN_MAX_PFN(gaw) ((((uint64_t)1) << (gaw-VTD_PAGE_SHIFT)) - 1)
66#define __DOMAIN_MAX_ADDR(gaw) ((((uint64_t)1) << gaw) - 1)
67
68/* We limit DOMAIN_MAX_PFN to fit in an unsigned long, and DOMAIN_MAX_ADDR
69 to match. That way, we can use 'unsigned long' for PFNs with impunity. */
70#define DOMAIN_MAX_PFN(gaw) ((unsigned long) min_t(uint64_t, \
71 __DOMAIN_MAX_PFN(gaw), (unsigned long)-1))
72#define DOMAIN_MAX_ADDR(gaw) (((uint64_t)__DOMAIN_MAX_PFN(gaw)) << VTD_PAGE_SHIFT)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070073
Mark McLoughlinf27be032008-11-20 15:49:43 +000074#define IOVA_PFN(addr) ((addr) >> PAGE_SHIFT)
Yang Hongyang284901a2009-04-06 19:01:15 -070075#define DMA_32BIT_PFN IOVA_PFN(DMA_BIT_MASK(32))
Yang Hongyang6a355282009-04-06 19:01:13 -070076#define DMA_64BIT_PFN IOVA_PFN(DMA_BIT_MASK(64))
mark gross5e0d2a62008-03-04 15:22:08 -080077
Andrew Mortondf08cdc2010-09-22 13:05:11 -070078/* page table handling */
79#define LEVEL_STRIDE (9)
80#define LEVEL_MASK (((u64)1 << LEVEL_STRIDE) - 1)
81
Ohad Ben-Cohen6d1c56a2011-11-10 11:32:30 +020082/*
83 * This bitmap is used to advertise the page sizes our hardware support
84 * to the IOMMU core, which will then use this information to split
85 * physically contiguous memory regions it is mapping into page sizes
86 * that we support.
87 *
88 * Traditionally the IOMMU core just handed us the mappings directly,
89 * after making sure the size is an order of a 4KiB page and that the
90 * mapping has natural alignment.
91 *
92 * To retain this behavior, we currently advertise that we support
93 * all page sizes that are an order of 4KiB.
94 *
95 * If at some point we'd like to utilize the IOMMU core's new behavior,
96 * we could change this to advertise the real page sizes we support.
97 */
98#define INTEL_IOMMU_PGSIZES (~0xFFFUL)
99
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700100static inline int agaw_to_level(int agaw)
101{
102 return agaw + 2;
103}
104
105static inline int agaw_to_width(int agaw)
106{
Jiang Liu5c645b32014-01-06 14:18:12 +0800107 return min_t(int, 30 + agaw * LEVEL_STRIDE, MAX_AGAW_WIDTH);
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700108}
109
110static inline int width_to_agaw(int width)
111{
Jiang Liu5c645b32014-01-06 14:18:12 +0800112 return DIV_ROUND_UP(width - 30, LEVEL_STRIDE);
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700113}
114
115static inline unsigned int level_to_offset_bits(int level)
116{
117 return (level - 1) * LEVEL_STRIDE;
118}
119
120static inline int pfn_level_offset(unsigned long pfn, int level)
121{
122 return (pfn >> level_to_offset_bits(level)) & LEVEL_MASK;
123}
124
125static inline unsigned long level_mask(int level)
126{
127 return -1UL << level_to_offset_bits(level);
128}
129
130static inline unsigned long level_size(int level)
131{
132 return 1UL << level_to_offset_bits(level);
133}
134
135static inline unsigned long align_to_level(unsigned long pfn, int level)
136{
137 return (pfn + level_size(level) - 1) & level_mask(level);
138}
David Woodhousefd18de52009-05-10 23:57:41 +0100139
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100140static inline unsigned long lvl_to_nr_pages(unsigned int lvl)
141{
Jiang Liu5c645b32014-01-06 14:18:12 +0800142 return 1 << min_t(int, (lvl - 1) * LEVEL_STRIDE, MAX_AGAW_PFN_WIDTH);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100143}
144
David Woodhousedd4e8312009-06-27 16:21:20 +0100145/* VT-d pages must always be _smaller_ than MM pages. Otherwise things
146 are never going to work. */
147static inline unsigned long dma_to_mm_pfn(unsigned long dma_pfn)
148{
149 return dma_pfn >> (PAGE_SHIFT - VTD_PAGE_SHIFT);
150}
151
152static inline unsigned long mm_to_dma_pfn(unsigned long mm_pfn)
153{
154 return mm_pfn << (PAGE_SHIFT - VTD_PAGE_SHIFT);
155}
156static inline unsigned long page_to_dma_pfn(struct page *pg)
157{
158 return mm_to_dma_pfn(page_to_pfn(pg));
159}
160static inline unsigned long virt_to_dma_pfn(void *p)
161{
162 return page_to_dma_pfn(virt_to_page(p));
163}
164
Weidong Hand9630fe2008-12-08 11:06:32 +0800165/* global iommu list, set NULL for ignored DMAR units */
166static struct intel_iommu **g_iommus;
167
David Woodhousee0fc7e02009-09-30 09:12:17 -0700168static void __init check_tylersburg_isoch(void);
David Woodhouse9af88142009-02-13 23:18:03 +0000169static int rwbf_quirk;
170
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000171/*
Joseph Cihulab7792602011-05-03 00:08:37 -0700172 * set to 1 to panic kernel if can't successfully enable VT-d
173 * (used when kernel is launched w/ TXT)
174 */
175static int force_on = 0;
176
177/*
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000178 * 0: Present
179 * 1-11: Reserved
180 * 12-63: Context Ptr (12 - (haw-1))
181 * 64-127: Reserved
182 */
183struct root_entry {
184 u64 val;
185 u64 rsvd1;
186};
187#define ROOT_ENTRY_NR (VTD_PAGE_SIZE/sizeof(struct root_entry))
188static inline bool root_present(struct root_entry *root)
189{
190 return (root->val & 1);
191}
192static inline void set_root_present(struct root_entry *root)
193{
194 root->val |= 1;
195}
196static inline void set_root_value(struct root_entry *root, unsigned long value)
197{
198 root->val |= value & VTD_PAGE_MASK;
199}
200
201static inline struct context_entry *
202get_context_addr_from_root(struct root_entry *root)
203{
204 return (struct context_entry *)
205 (root_present(root)?phys_to_virt(
206 root->val & VTD_PAGE_MASK) :
207 NULL);
208}
209
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000210/*
211 * low 64 bits:
212 * 0: present
213 * 1: fault processing disable
214 * 2-3: translation type
215 * 12-63: address space root
216 * high 64 bits:
217 * 0-2: address width
218 * 3-6: aval
219 * 8-23: domain id
220 */
221struct context_entry {
222 u64 lo;
223 u64 hi;
224};
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000225
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000226static inline bool context_present(struct context_entry *context)
227{
228 return (context->lo & 1);
229}
230static inline void context_set_present(struct context_entry *context)
231{
232 context->lo |= 1;
233}
234
235static inline void context_set_fault_enable(struct context_entry *context)
236{
237 context->lo &= (((u64)-1) << 2) | 1;
238}
239
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000240static inline void context_set_translation_type(struct context_entry *context,
241 unsigned long value)
242{
243 context->lo &= (((u64)-1) << 4) | 3;
244 context->lo |= (value & 3) << 2;
245}
246
247static inline void context_set_address_root(struct context_entry *context,
248 unsigned long value)
249{
250 context->lo |= value & VTD_PAGE_MASK;
251}
252
253static inline void context_set_address_width(struct context_entry *context,
254 unsigned long value)
255{
256 context->hi |= value & 7;
257}
258
259static inline void context_set_domain_id(struct context_entry *context,
260 unsigned long value)
261{
262 context->hi |= (value & ((1 << 16) - 1)) << 8;
263}
264
265static inline void context_clear_entry(struct context_entry *context)
266{
267 context->lo = 0;
268 context->hi = 0;
269}
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000270
Mark McLoughlin622ba122008-11-20 15:49:46 +0000271/*
272 * 0: readable
273 * 1: writable
274 * 2-6: reserved
275 * 7: super page
Sheng Yang9cf06692009-03-18 15:33:07 +0800276 * 8-10: available
277 * 11: snoop behavior
Mark McLoughlin622ba122008-11-20 15:49:46 +0000278 * 12-63: Host physcial address
279 */
280struct dma_pte {
281 u64 val;
282};
Mark McLoughlin622ba122008-11-20 15:49:46 +0000283
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000284static inline void dma_clear_pte(struct dma_pte *pte)
285{
286 pte->val = 0;
287}
288
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000289static inline u64 dma_pte_addr(struct dma_pte *pte)
290{
David Woodhousec85994e2009-07-01 19:21:24 +0100291#ifdef CONFIG_64BIT
292 return pte->val & VTD_PAGE_MASK;
293#else
294 /* Must have a full atomic 64-bit read */
David Woodhouse1a8bd482010-08-10 01:38:53 +0100295 return __cmpxchg64(&pte->val, 0ULL, 0ULL) & VTD_PAGE_MASK;
David Woodhousec85994e2009-07-01 19:21:24 +0100296#endif
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000297}
298
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000299static inline bool dma_pte_present(struct dma_pte *pte)
300{
301 return (pte->val & 3) != 0;
302}
Mark McLoughlin622ba122008-11-20 15:49:46 +0000303
Allen Kay4399c8b2011-10-14 12:32:46 -0700304static inline bool dma_pte_superpage(struct dma_pte *pte)
305{
306 return (pte->val & (1 << 7));
307}
308
David Woodhouse75e6bf92009-07-02 11:21:16 +0100309static inline int first_pte_in_page(struct dma_pte *pte)
310{
311 return !((unsigned long)pte & ~VTD_PAGE_MASK);
312}
313
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700314/*
315 * This domain is a statically identity mapping domain.
316 * 1. This domain creats a static 1:1 mapping to all usable memory.
317 * 2. It maps to each iommu if successful.
318 * 3. Each iommu mapps to this domain if successful.
319 */
David Woodhouse19943b02009-08-04 16:19:20 +0100320static struct dmar_domain *si_domain;
321static int hw_pass_through = 1;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700322
Weidong Han3b5410e2008-12-08 09:17:15 +0800323/* devices under the same p2p bridge are owned in one domain */
Mike Daycdc7b832008-12-12 17:16:30 +0100324#define DOMAIN_FLAG_P2P_MULTIPLE_DEVICES (1 << 0)
Weidong Han3b5410e2008-12-08 09:17:15 +0800325
Weidong Han1ce28fe2008-12-08 16:35:39 +0800326/* domain represents a virtual machine, more than one devices
327 * across iommus may be owned in one domain, e.g. kvm guest.
328 */
329#define DOMAIN_FLAG_VIRTUAL_MACHINE (1 << 1)
330
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700331/* si_domain contains mulitple devices */
332#define DOMAIN_FLAG_STATIC_IDENTITY (1 << 2)
333
Mike Travis1b198bb2012-03-05 15:05:16 -0800334/* define the limit of IOMMUs supported in each domain */
335#ifdef CONFIG_X86
336# define IOMMU_UNITS_SUPPORTED MAX_IO_APICS
337#else
338# define IOMMU_UNITS_SUPPORTED 64
339#endif
340
Mark McLoughlin99126f72008-11-20 15:49:47 +0000341struct dmar_domain {
342 int id; /* domain id */
Suresh Siddha4c923d42009-10-02 11:01:24 -0700343 int nid; /* node id */
Mike Travis1b198bb2012-03-05 15:05:16 -0800344 DECLARE_BITMAP(iommu_bmp, IOMMU_UNITS_SUPPORTED);
345 /* bitmap of iommus this domain uses*/
Mark McLoughlin99126f72008-11-20 15:49:47 +0000346
347 struct list_head devices; /* all devices' list */
348 struct iova_domain iovad; /* iova's that belong to this domain */
349
350 struct dma_pte *pgd; /* virtual address */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000351 int gaw; /* max guest address width */
352
353 /* adjusted guest address width, 0 is level 2 30-bit */
354 int agaw;
355
Weidong Han3b5410e2008-12-08 09:17:15 +0800356 int flags; /* flags to find out type of domain */
Weidong Han8e6040972008-12-08 15:49:06 +0800357
358 int iommu_coherency;/* indicate coherency of iommu access */
Sheng Yang58c610b2009-03-18 15:33:05 +0800359 int iommu_snooping; /* indicate snooping control feature*/
Weidong Hanc7151a82008-12-08 22:51:37 +0800360 int iommu_count; /* reference count of iommu */
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100361 int iommu_superpage;/* Level of superpages supported:
362 0 == 4KiB (no superpages), 1 == 2MiB,
363 2 == 1GiB, 3 == 512GiB, 4 == 1TiB */
Weidong Hanc7151a82008-12-08 22:51:37 +0800364 spinlock_t iommu_lock; /* protect iommu set in domain */
Weidong Hanfe40f1e2008-12-08 23:10:23 +0800365 u64 max_addr; /* maximum mapped address */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000366};
367
Mark McLoughlina647dac2008-11-20 15:49:48 +0000368/* PCI domain-device relationship */
369struct device_domain_info {
370 struct list_head link; /* link to domain siblings */
371 struct list_head global; /* link to global list */
David Woodhouse276dbf992009-04-04 01:45:37 +0100372 int segment; /* PCI domain */
373 u8 bus; /* PCI bus number */
Mark McLoughlina647dac2008-11-20 15:49:48 +0000374 u8 devfn; /* PCI devfn number */
David Woodhouse0bcb3e22014-03-06 17:12:03 +0000375 struct device *dev; /* it's NULL for PCIe-to-PCI bridge */
Yu Zhao93a23a72009-05-18 13:51:37 +0800376 struct intel_iommu *iommu; /* IOMMU used by this device */
Mark McLoughlina647dac2008-11-20 15:49:48 +0000377 struct dmar_domain *domain; /* pointer to domain */
378};
379
Jiang Liub94e4112014-02-19 14:07:25 +0800380struct dmar_rmrr_unit {
381 struct list_head list; /* list of rmrr units */
382 struct acpi_dmar_header *hdr; /* ACPI header */
383 u64 base_address; /* reserved base address*/
384 u64 end_address; /* reserved end address */
David Woodhouse832bd852014-03-07 15:08:36 +0000385 struct dmar_dev_scope *devices; /* target devices */
Jiang Liub94e4112014-02-19 14:07:25 +0800386 int devices_cnt; /* target device count */
387};
388
389struct dmar_atsr_unit {
390 struct list_head list; /* list of ATSR units */
391 struct acpi_dmar_header *hdr; /* ACPI header */
David Woodhouse832bd852014-03-07 15:08:36 +0000392 struct dmar_dev_scope *devices; /* target devices */
Jiang Liub94e4112014-02-19 14:07:25 +0800393 int devices_cnt; /* target device count */
394 u8 include_all:1; /* include all ports */
395};
396
397static LIST_HEAD(dmar_atsr_units);
398static LIST_HEAD(dmar_rmrr_units);
399
400#define for_each_rmrr_units(rmrr) \
401 list_for_each_entry(rmrr, &dmar_rmrr_units, list)
402
mark gross5e0d2a62008-03-04 15:22:08 -0800403static void flush_unmaps_timeout(unsigned long data);
404
Jiang Liub707cb02014-01-06 14:18:26 +0800405static DEFINE_TIMER(unmap_timer, flush_unmaps_timeout, 0, 0);
mark gross5e0d2a62008-03-04 15:22:08 -0800406
mark gross80b20dd2008-04-18 13:53:58 -0700407#define HIGH_WATER_MARK 250
408struct deferred_flush_tables {
409 int next;
410 struct iova *iova[HIGH_WATER_MARK];
411 struct dmar_domain *domain[HIGH_WATER_MARK];
David Woodhouseea8ea462014-03-05 17:09:32 +0000412 struct page *freelist[HIGH_WATER_MARK];
mark gross80b20dd2008-04-18 13:53:58 -0700413};
414
415static struct deferred_flush_tables *deferred_flush;
416
mark gross5e0d2a62008-03-04 15:22:08 -0800417/* bitmap for indexing intel_iommus */
mark gross5e0d2a62008-03-04 15:22:08 -0800418static int g_num_of_iommus;
419
420static DEFINE_SPINLOCK(async_umap_flush_lock);
421static LIST_HEAD(unmaps_to_do);
422
423static int timer_on;
424static long list_size;
mark gross5e0d2a62008-03-04 15:22:08 -0800425
Jiang Liu92d03cc2014-02-19 14:07:28 +0800426static void domain_exit(struct dmar_domain *domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700427static void domain_remove_dev_info(struct dmar_domain *domain);
Jiang Liub94e4112014-02-19 14:07:25 +0800428static void domain_remove_one_dev_info(struct dmar_domain *domain,
429 struct pci_dev *pdev);
Jiang Liu92d03cc2014-02-19 14:07:28 +0800430static void iommu_detach_dependent_devices(struct intel_iommu *iommu,
David Woodhouse0bcb3e22014-03-06 17:12:03 +0000431 struct device *dev);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700432
Suresh Siddhad3f13812011-08-23 17:05:25 -0700433#ifdef CONFIG_INTEL_IOMMU_DEFAULT_ON
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800434int dmar_disabled = 0;
435#else
436int dmar_disabled = 1;
Suresh Siddhad3f13812011-08-23 17:05:25 -0700437#endif /*CONFIG_INTEL_IOMMU_DEFAULT_ON*/
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800438
Eugeni Dodonov8bc1f852011-11-23 16:42:14 -0200439int intel_iommu_enabled = 0;
440EXPORT_SYMBOL_GPL(intel_iommu_enabled);
441
David Woodhouse2d9e6672010-06-15 10:57:57 +0100442static int dmar_map_gfx = 1;
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700443static int dmar_forcedac;
mark gross5e0d2a62008-03-04 15:22:08 -0800444static int intel_iommu_strict;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100445static int intel_iommu_superpage = 1;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700446
David Woodhousec0771df2011-10-14 20:59:46 +0100447int intel_iommu_gfx_mapped;
448EXPORT_SYMBOL_GPL(intel_iommu_gfx_mapped);
449
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700450#define DUMMY_DEVICE_DOMAIN_INFO ((struct device_domain_info *)(-1))
451static DEFINE_SPINLOCK(device_domain_lock);
452static LIST_HEAD(device_domain_list);
453
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +0100454static struct iommu_ops intel_iommu_ops;
455
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700456static int __init intel_iommu_setup(char *str)
457{
458 if (!str)
459 return -EINVAL;
460 while (*str) {
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800461 if (!strncmp(str, "on", 2)) {
462 dmar_disabled = 0;
463 printk(KERN_INFO "Intel-IOMMU: enabled\n");
464 } else if (!strncmp(str, "off", 3)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700465 dmar_disabled = 1;
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800466 printk(KERN_INFO "Intel-IOMMU: disabled\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700467 } else if (!strncmp(str, "igfx_off", 8)) {
468 dmar_map_gfx = 0;
469 printk(KERN_INFO
470 "Intel-IOMMU: disable GFX device mapping\n");
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700471 } else if (!strncmp(str, "forcedac", 8)) {
mark gross5e0d2a62008-03-04 15:22:08 -0800472 printk(KERN_INFO
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700473 "Intel-IOMMU: Forcing DAC for PCI devices\n");
474 dmar_forcedac = 1;
mark gross5e0d2a62008-03-04 15:22:08 -0800475 } else if (!strncmp(str, "strict", 6)) {
476 printk(KERN_INFO
477 "Intel-IOMMU: disable batched IOTLB flush\n");
478 intel_iommu_strict = 1;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100479 } else if (!strncmp(str, "sp_off", 6)) {
480 printk(KERN_INFO
481 "Intel-IOMMU: disable supported super page\n");
482 intel_iommu_superpage = 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700483 }
484
485 str += strcspn(str, ",");
486 while (*str == ',')
487 str++;
488 }
489 return 0;
490}
491__setup("intel_iommu=", intel_iommu_setup);
492
493static struct kmem_cache *iommu_domain_cache;
494static struct kmem_cache *iommu_devinfo_cache;
495static struct kmem_cache *iommu_iova_cache;
496
Suresh Siddha4c923d42009-10-02 11:01:24 -0700497static inline void *alloc_pgtable_page(int node)
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700498{
Suresh Siddha4c923d42009-10-02 11:01:24 -0700499 struct page *page;
500 void *vaddr = NULL;
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700501
Suresh Siddha4c923d42009-10-02 11:01:24 -0700502 page = alloc_pages_node(node, GFP_ATOMIC | __GFP_ZERO, 0);
503 if (page)
504 vaddr = page_address(page);
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700505 return vaddr;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700506}
507
508static inline void free_pgtable_page(void *vaddr)
509{
510 free_page((unsigned long)vaddr);
511}
512
513static inline void *alloc_domain_mem(void)
514{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900515 return kmem_cache_alloc(iommu_domain_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700516}
517
Kay, Allen M38717942008-09-09 18:37:29 +0300518static void free_domain_mem(void *vaddr)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700519{
520 kmem_cache_free(iommu_domain_cache, vaddr);
521}
522
523static inline void * alloc_devinfo_mem(void)
524{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900525 return kmem_cache_alloc(iommu_devinfo_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700526}
527
528static inline void free_devinfo_mem(void *vaddr)
529{
530 kmem_cache_free(iommu_devinfo_cache, vaddr);
531}
532
533struct iova *alloc_iova_mem(void)
534{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900535 return kmem_cache_alloc(iommu_iova_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700536}
537
538void free_iova_mem(struct iova *iova)
539{
540 kmem_cache_free(iommu_iova_cache, iova);
541}
542
Weidong Han1b573682008-12-08 15:34:06 +0800543
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700544static int __iommu_calculate_agaw(struct intel_iommu *iommu, int max_gaw)
Weidong Han1b573682008-12-08 15:34:06 +0800545{
546 unsigned long sagaw;
547 int agaw = -1;
548
549 sagaw = cap_sagaw(iommu->cap);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700550 for (agaw = width_to_agaw(max_gaw);
Weidong Han1b573682008-12-08 15:34:06 +0800551 agaw >= 0; agaw--) {
552 if (test_bit(agaw, &sagaw))
553 break;
554 }
555
556 return agaw;
557}
558
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700559/*
560 * Calculate max SAGAW for each iommu.
561 */
562int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
563{
564 return __iommu_calculate_agaw(iommu, MAX_AGAW_WIDTH);
565}
566
567/*
568 * calculate agaw for each iommu.
569 * "SAGAW" may be different across iommus, use a default agaw, and
570 * get a supported less agaw for iommus that don't support the default agaw.
571 */
572int iommu_calculate_agaw(struct intel_iommu *iommu)
573{
574 return __iommu_calculate_agaw(iommu, DEFAULT_DOMAIN_ADDRESS_WIDTH);
575}
576
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700577/* This functionin only returns single iommu in a domain */
Weidong Han8c11e792008-12-08 15:29:22 +0800578static struct intel_iommu *domain_get_iommu(struct dmar_domain *domain)
579{
580 int iommu_id;
581
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700582 /* si_domain and vm domain should not get here. */
Weidong Han1ce28fe2008-12-08 16:35:39 +0800583 BUG_ON(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700584 BUG_ON(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY);
Weidong Han1ce28fe2008-12-08 16:35:39 +0800585
Mike Travis1b198bb2012-03-05 15:05:16 -0800586 iommu_id = find_first_bit(domain->iommu_bmp, g_num_of_iommus);
Weidong Han8c11e792008-12-08 15:29:22 +0800587 if (iommu_id < 0 || iommu_id >= g_num_of_iommus)
588 return NULL;
589
590 return g_iommus[iommu_id];
591}
592
Weidong Han8e6040972008-12-08 15:49:06 +0800593static void domain_update_iommu_coherency(struct dmar_domain *domain)
594{
David Woodhoused0501962014-03-11 17:10:29 -0700595 struct dmar_drhd_unit *drhd;
596 struct intel_iommu *iommu;
597 int i, found = 0;
Weidong Han8e6040972008-12-08 15:49:06 +0800598
David Woodhoused0501962014-03-11 17:10:29 -0700599 domain->iommu_coherency = 1;
Weidong Han8e6040972008-12-08 15:49:06 +0800600
Mike Travis1b198bb2012-03-05 15:05:16 -0800601 for_each_set_bit(i, domain->iommu_bmp, g_num_of_iommus) {
David Woodhoused0501962014-03-11 17:10:29 -0700602 found = 1;
Weidong Han8e6040972008-12-08 15:49:06 +0800603 if (!ecap_coherent(g_iommus[i]->ecap)) {
604 domain->iommu_coherency = 0;
605 break;
606 }
Weidong Han8e6040972008-12-08 15:49:06 +0800607 }
David Woodhoused0501962014-03-11 17:10:29 -0700608 if (found)
609 return;
610
611 /* No hardware attached; use lowest common denominator */
612 rcu_read_lock();
613 for_each_active_iommu(iommu, drhd) {
614 if (!ecap_coherent(iommu->ecap)) {
615 domain->iommu_coherency = 0;
616 break;
617 }
618 }
619 rcu_read_unlock();
Weidong Han8e6040972008-12-08 15:49:06 +0800620}
621
Sheng Yang58c610b2009-03-18 15:33:05 +0800622static void domain_update_iommu_snooping(struct dmar_domain *domain)
623{
624 int i;
625
626 domain->iommu_snooping = 1;
627
Mike Travis1b198bb2012-03-05 15:05:16 -0800628 for_each_set_bit(i, domain->iommu_bmp, g_num_of_iommus) {
Sheng Yang58c610b2009-03-18 15:33:05 +0800629 if (!ecap_sc_support(g_iommus[i]->ecap)) {
630 domain->iommu_snooping = 0;
631 break;
632 }
Sheng Yang58c610b2009-03-18 15:33:05 +0800633 }
634}
635
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100636static void domain_update_iommu_superpage(struct dmar_domain *domain)
637{
Allen Kay8140a952011-10-14 12:32:17 -0700638 struct dmar_drhd_unit *drhd;
639 struct intel_iommu *iommu = NULL;
640 int mask = 0xf;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100641
642 if (!intel_iommu_superpage) {
643 domain->iommu_superpage = 0;
644 return;
645 }
646
Allen Kay8140a952011-10-14 12:32:17 -0700647 /* set iommu_superpage to the smallest common denominator */
Jiang Liu0e242612014-02-19 14:07:34 +0800648 rcu_read_lock();
Allen Kay8140a952011-10-14 12:32:17 -0700649 for_each_active_iommu(iommu, drhd) {
650 mask &= cap_super_page_val(iommu->cap);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100651 if (!mask) {
652 break;
653 }
654 }
Jiang Liu0e242612014-02-19 14:07:34 +0800655 rcu_read_unlock();
656
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100657 domain->iommu_superpage = fls(mask);
658}
659
Sheng Yang58c610b2009-03-18 15:33:05 +0800660/* Some capabilities may be different across iommus */
661static void domain_update_iommu_cap(struct dmar_domain *domain)
662{
663 domain_update_iommu_coherency(domain);
664 domain_update_iommu_snooping(domain);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100665 domain_update_iommu_superpage(domain);
Sheng Yang58c610b2009-03-18 15:33:05 +0800666}
667
David Woodhouse276dbf992009-04-04 01:45:37 +0100668static struct intel_iommu *device_to_iommu(int segment, u8 bus, u8 devfn)
Weidong Hanc7151a82008-12-08 22:51:37 +0800669{
670 struct dmar_drhd_unit *drhd = NULL;
Jiang Liub683b232014-02-19 14:07:32 +0800671 struct intel_iommu *iommu;
David Woodhouse832bd852014-03-07 15:08:36 +0000672 struct device *dev;
673 struct pci_dev *pdev;
Weidong Hanc7151a82008-12-08 22:51:37 +0800674 int i;
675
Jiang Liu0e242612014-02-19 14:07:34 +0800676 rcu_read_lock();
Jiang Liub683b232014-02-19 14:07:32 +0800677 for_each_active_iommu(iommu, drhd) {
David Woodhouse276dbf992009-04-04 01:45:37 +0100678 if (segment != drhd->segment)
679 continue;
Weidong Hanc7151a82008-12-08 22:51:37 +0800680
Jiang Liub683b232014-02-19 14:07:32 +0800681 for_each_active_dev_scope(drhd->devices,
682 drhd->devices_cnt, i, dev) {
David Woodhouse832bd852014-03-07 15:08:36 +0000683 if (!dev_is_pci(dev))
684 continue;
685 pdev = to_pci_dev(dev);
686 if (pdev->bus->number == bus && pdev->devfn == devfn)
Jiang Liub683b232014-02-19 14:07:32 +0800687 goto out;
David Woodhouse832bd852014-03-07 15:08:36 +0000688 if (pdev->subordinate &&
689 pdev->subordinate->number <= bus &&
690 pdev->subordinate->busn_res.end >= bus)
Jiang Liub683b232014-02-19 14:07:32 +0800691 goto out;
David Woodhouse924b6232009-04-04 00:39:25 +0100692 }
Weidong Hanc7151a82008-12-08 22:51:37 +0800693
694 if (drhd->include_all)
Jiang Liub683b232014-02-19 14:07:32 +0800695 goto out;
Weidong Hanc7151a82008-12-08 22:51:37 +0800696 }
Jiang Liub683b232014-02-19 14:07:32 +0800697 iommu = NULL;
698out:
Jiang Liu0e242612014-02-19 14:07:34 +0800699 rcu_read_unlock();
Weidong Hanc7151a82008-12-08 22:51:37 +0800700
Jiang Liub683b232014-02-19 14:07:32 +0800701 return iommu;
Weidong Hanc7151a82008-12-08 22:51:37 +0800702}
703
Weidong Han5331fe62008-12-08 23:00:00 +0800704static void domain_flush_cache(struct dmar_domain *domain,
705 void *addr, int size)
706{
707 if (!domain->iommu_coherency)
708 clflush_cache_range(addr, size);
709}
710
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700711/* Gets context entry for a given bus and devfn */
712static struct context_entry * device_to_context_entry(struct intel_iommu *iommu,
713 u8 bus, u8 devfn)
714{
715 struct root_entry *root;
716 struct context_entry *context;
717 unsigned long phy_addr;
718 unsigned long flags;
719
720 spin_lock_irqsave(&iommu->lock, flags);
721 root = &iommu->root_entry[bus];
722 context = get_context_addr_from_root(root);
723 if (!context) {
Suresh Siddha4c923d42009-10-02 11:01:24 -0700724 context = (struct context_entry *)
725 alloc_pgtable_page(iommu->node);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700726 if (!context) {
727 spin_unlock_irqrestore(&iommu->lock, flags);
728 return NULL;
729 }
Fenghua Yu5b6985c2008-10-16 18:02:32 -0700730 __iommu_flush_cache(iommu, (void *)context, CONTEXT_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700731 phy_addr = virt_to_phys((void *)context);
732 set_root_value(root, phy_addr);
733 set_root_present(root);
734 __iommu_flush_cache(iommu, root, sizeof(*root));
735 }
736 spin_unlock_irqrestore(&iommu->lock, flags);
737 return &context[devfn];
738}
739
740static int device_context_mapped(struct intel_iommu *iommu, u8 bus, u8 devfn)
741{
742 struct root_entry *root;
743 struct context_entry *context;
744 int ret;
745 unsigned long flags;
746
747 spin_lock_irqsave(&iommu->lock, flags);
748 root = &iommu->root_entry[bus];
749 context = get_context_addr_from_root(root);
750 if (!context) {
751 ret = 0;
752 goto out;
753 }
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000754 ret = context_present(&context[devfn]);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700755out:
756 spin_unlock_irqrestore(&iommu->lock, flags);
757 return ret;
758}
759
760static void clear_context_table(struct intel_iommu *iommu, u8 bus, u8 devfn)
761{
762 struct root_entry *root;
763 struct context_entry *context;
764 unsigned long flags;
765
766 spin_lock_irqsave(&iommu->lock, flags);
767 root = &iommu->root_entry[bus];
768 context = get_context_addr_from_root(root);
769 if (context) {
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000770 context_clear_entry(&context[devfn]);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700771 __iommu_flush_cache(iommu, &context[devfn], \
772 sizeof(*context));
773 }
774 spin_unlock_irqrestore(&iommu->lock, flags);
775}
776
777static void free_context_table(struct intel_iommu *iommu)
778{
779 struct root_entry *root;
780 int i;
781 unsigned long flags;
782 struct context_entry *context;
783
784 spin_lock_irqsave(&iommu->lock, flags);
785 if (!iommu->root_entry) {
786 goto out;
787 }
788 for (i = 0; i < ROOT_ENTRY_NR; i++) {
789 root = &iommu->root_entry[i];
790 context = get_context_addr_from_root(root);
791 if (context)
792 free_pgtable_page(context);
793 }
794 free_pgtable_page(iommu->root_entry);
795 iommu->root_entry = NULL;
796out:
797 spin_unlock_irqrestore(&iommu->lock, flags);
798}
799
David Woodhouseb026fd22009-06-28 10:37:25 +0100800static struct dma_pte *pfn_to_dma_pte(struct dmar_domain *domain,
David Woodhouse5cf0a762014-03-19 16:07:49 +0000801 unsigned long pfn, int *target_level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700802{
David Woodhouseb026fd22009-06-28 10:37:25 +0100803 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700804 struct dma_pte *parent, *pte = NULL;
805 int level = agaw_to_level(domain->agaw);
Allen Kay4399c8b2011-10-14 12:32:46 -0700806 int offset;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700807
808 BUG_ON(!domain->pgd);
Julian Stecklinaf9423602013-10-09 10:03:52 +0200809
810 if (addr_width < BITS_PER_LONG && pfn >> addr_width)
811 /* Address beyond IOMMU's addressing capabilities. */
812 return NULL;
813
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700814 parent = domain->pgd;
815
David Woodhouse5cf0a762014-03-19 16:07:49 +0000816 while (1) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700817 void *tmp_page;
818
David Woodhouseb026fd22009-06-28 10:37:25 +0100819 offset = pfn_level_offset(pfn, level);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700820 pte = &parent[offset];
David Woodhouse5cf0a762014-03-19 16:07:49 +0000821 if (!*target_level && (dma_pte_superpage(pte) || !dma_pte_present(pte)))
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100822 break;
David Woodhouse5cf0a762014-03-19 16:07:49 +0000823 if (level == *target_level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700824 break;
825
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000826 if (!dma_pte_present(pte)) {
David Woodhousec85994e2009-07-01 19:21:24 +0100827 uint64_t pteval;
828
Suresh Siddha4c923d42009-10-02 11:01:24 -0700829 tmp_page = alloc_pgtable_page(domain->nid);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700830
David Woodhouse206a73c2009-07-01 19:30:28 +0100831 if (!tmp_page)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700832 return NULL;
David Woodhouse206a73c2009-07-01 19:30:28 +0100833
David Woodhousec85994e2009-07-01 19:21:24 +0100834 domain_flush_cache(domain, tmp_page, VTD_PAGE_SIZE);
Benjamin LaHaise64de5af2009-09-16 21:05:55 -0400835 pteval = ((uint64_t)virt_to_dma_pfn(tmp_page) << VTD_PAGE_SHIFT) | DMA_PTE_READ | DMA_PTE_WRITE;
David Woodhousec85994e2009-07-01 19:21:24 +0100836 if (cmpxchg64(&pte->val, 0ULL, pteval)) {
837 /* Someone else set it while we were thinking; use theirs. */
838 free_pgtable_page(tmp_page);
839 } else {
840 dma_pte_addr(pte);
841 domain_flush_cache(domain, pte, sizeof(*pte));
842 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700843 }
David Woodhouse5cf0a762014-03-19 16:07:49 +0000844 if (level == 1)
845 break;
846
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000847 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700848 level--;
849 }
850
David Woodhouse5cf0a762014-03-19 16:07:49 +0000851 if (!*target_level)
852 *target_level = level;
853
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700854 return pte;
855}
856
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100857
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700858/* return address's pte at specific level */
David Woodhouse90dcfb52009-06-27 17:14:59 +0100859static struct dma_pte *dma_pfn_level_pte(struct dmar_domain *domain,
860 unsigned long pfn,
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100861 int level, int *large_page)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700862{
863 struct dma_pte *parent, *pte = NULL;
864 int total = agaw_to_level(domain->agaw);
865 int offset;
866
867 parent = domain->pgd;
868 while (level <= total) {
David Woodhouse90dcfb52009-06-27 17:14:59 +0100869 offset = pfn_level_offset(pfn, total);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700870 pte = &parent[offset];
871 if (level == total)
872 return pte;
873
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100874 if (!dma_pte_present(pte)) {
875 *large_page = total;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700876 break;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100877 }
878
879 if (pte->val & DMA_PTE_LARGE_PAGE) {
880 *large_page = total;
881 return pte;
882 }
883
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000884 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700885 total--;
886 }
887 return NULL;
888}
889
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700890/* clear last level pte, a tlb flush should be followed */
David Woodhouse5cf0a762014-03-19 16:07:49 +0000891static void dma_pte_clear_range(struct dmar_domain *domain,
David Woodhouse595badf2009-06-27 22:09:11 +0100892 unsigned long start_pfn,
893 unsigned long last_pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700894{
David Woodhouse04b18e62009-06-27 19:15:01 +0100895 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100896 unsigned int large_page = 1;
David Woodhouse310a5ab2009-06-28 18:52:20 +0100897 struct dma_pte *first_pte, *pte;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700898
David Woodhouse04b18e62009-06-27 19:15:01 +0100899 BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
David Woodhouse595badf2009-06-27 22:09:11 +0100900 BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
David Woodhouse59c36282009-09-19 07:36:28 -0700901 BUG_ON(start_pfn > last_pfn);
David Woodhouse66eae842009-06-27 19:00:32 +0100902
David Woodhouse04b18e62009-06-27 19:15:01 +0100903 /* we don't need lock here; nobody else touches the iova range */
David Woodhouse59c36282009-09-19 07:36:28 -0700904 do {
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100905 large_page = 1;
906 first_pte = pte = dma_pfn_level_pte(domain, start_pfn, 1, &large_page);
David Woodhouse310a5ab2009-06-28 18:52:20 +0100907 if (!pte) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100908 start_pfn = align_to_level(start_pfn + 1, large_page + 1);
David Woodhouse310a5ab2009-06-28 18:52:20 +0100909 continue;
910 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100911 do {
David Woodhouse310a5ab2009-06-28 18:52:20 +0100912 dma_clear_pte(pte);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100913 start_pfn += lvl_to_nr_pages(large_page);
David Woodhouse310a5ab2009-06-28 18:52:20 +0100914 pte++;
David Woodhouse75e6bf92009-07-02 11:21:16 +0100915 } while (start_pfn <= last_pfn && !first_pte_in_page(pte));
916
David Woodhouse310a5ab2009-06-28 18:52:20 +0100917 domain_flush_cache(domain, first_pte,
918 (void *)pte - (void *)first_pte);
David Woodhouse59c36282009-09-19 07:36:28 -0700919
920 } while (start_pfn && start_pfn <= last_pfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700921}
922
Alex Williamson3269ee02013-06-15 10:27:19 -0600923static void dma_pte_free_level(struct dmar_domain *domain, int level,
924 struct dma_pte *pte, unsigned long pfn,
925 unsigned long start_pfn, unsigned long last_pfn)
926{
927 pfn = max(start_pfn, pfn);
928 pte = &pte[pfn_level_offset(pfn, level)];
929
930 do {
931 unsigned long level_pfn;
932 struct dma_pte *level_pte;
933
934 if (!dma_pte_present(pte) || dma_pte_superpage(pte))
935 goto next;
936
937 level_pfn = pfn & level_mask(level - 1);
938 level_pte = phys_to_virt(dma_pte_addr(pte));
939
940 if (level > 2)
941 dma_pte_free_level(domain, level - 1, level_pte,
942 level_pfn, start_pfn, last_pfn);
943
944 /* If range covers entire pagetable, free it */
945 if (!(start_pfn > level_pfn ||
Alex Williamson08336fd2014-01-21 15:48:18 -0800946 last_pfn < level_pfn + level_size(level) - 1)) {
Alex Williamson3269ee02013-06-15 10:27:19 -0600947 dma_clear_pte(pte);
948 domain_flush_cache(domain, pte, sizeof(*pte));
949 free_pgtable_page(level_pte);
950 }
951next:
952 pfn += level_size(level);
953 } while (!first_pte_in_page(++pte) && pfn <= last_pfn);
954}
955
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700956/* free page table pages. last level pte should already be cleared */
957static void dma_pte_free_pagetable(struct dmar_domain *domain,
David Woodhoused794dc92009-06-28 00:27:49 +0100958 unsigned long start_pfn,
959 unsigned long last_pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700960{
David Woodhouse6660c632009-06-27 22:41:00 +0100961 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700962
David Woodhouse6660c632009-06-27 22:41:00 +0100963 BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
964 BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
David Woodhouse59c36282009-09-19 07:36:28 -0700965 BUG_ON(start_pfn > last_pfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700966
David Woodhousef3a0a522009-06-30 03:40:07 +0100967 /* We don't need lock here; nobody else touches the iova range */
Alex Williamson3269ee02013-06-15 10:27:19 -0600968 dma_pte_free_level(domain, agaw_to_level(domain->agaw),
969 domain->pgd, 0, start_pfn, last_pfn);
David Woodhouse6660c632009-06-27 22:41:00 +0100970
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700971 /* free pgd */
David Woodhoused794dc92009-06-28 00:27:49 +0100972 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700973 free_pgtable_page(domain->pgd);
974 domain->pgd = NULL;
975 }
976}
977
David Woodhouseea8ea462014-03-05 17:09:32 +0000978/* When a page at a given level is being unlinked from its parent, we don't
979 need to *modify* it at all. All we need to do is make a list of all the
980 pages which can be freed just as soon as we've flushed the IOTLB and we
981 know the hardware page-walk will no longer touch them.
982 The 'pte' argument is the *parent* PTE, pointing to the page that is to
983 be freed. */
984static struct page *dma_pte_list_pagetables(struct dmar_domain *domain,
985 int level, struct dma_pte *pte,
986 struct page *freelist)
987{
988 struct page *pg;
989
990 pg = pfn_to_page(dma_pte_addr(pte) >> PAGE_SHIFT);
991 pg->freelist = freelist;
992 freelist = pg;
993
994 if (level == 1)
995 return freelist;
996
997 for (pte = page_address(pg); !first_pte_in_page(pte); pte++) {
998 if (dma_pte_present(pte) && !dma_pte_superpage(pte))
999 freelist = dma_pte_list_pagetables(domain, level - 1,
1000 pte, freelist);
1001 }
1002
1003 return freelist;
1004}
1005
1006static struct page *dma_pte_clear_level(struct dmar_domain *domain, int level,
1007 struct dma_pte *pte, unsigned long pfn,
1008 unsigned long start_pfn,
1009 unsigned long last_pfn,
1010 struct page *freelist)
1011{
1012 struct dma_pte *first_pte = NULL, *last_pte = NULL;
1013
1014 pfn = max(start_pfn, pfn);
1015 pte = &pte[pfn_level_offset(pfn, level)];
1016
1017 do {
1018 unsigned long level_pfn;
1019
1020 if (!dma_pte_present(pte))
1021 goto next;
1022
1023 level_pfn = pfn & level_mask(level);
1024
1025 /* If range covers entire pagetable, free it */
1026 if (start_pfn <= level_pfn &&
1027 last_pfn >= level_pfn + level_size(level) - 1) {
1028 /* These suborbinate page tables are going away entirely. Don't
1029 bother to clear them; we're just going to *free* them. */
1030 if (level > 1 && !dma_pte_superpage(pte))
1031 freelist = dma_pte_list_pagetables(domain, level - 1, pte, freelist);
1032
1033 dma_clear_pte(pte);
1034 if (!first_pte)
1035 first_pte = pte;
1036 last_pte = pte;
1037 } else if (level > 1) {
1038 /* Recurse down into a level that isn't *entirely* obsolete */
1039 freelist = dma_pte_clear_level(domain, level - 1,
1040 phys_to_virt(dma_pte_addr(pte)),
1041 level_pfn, start_pfn, last_pfn,
1042 freelist);
1043 }
1044next:
1045 pfn += level_size(level);
1046 } while (!first_pte_in_page(++pte) && pfn <= last_pfn);
1047
1048 if (first_pte)
1049 domain_flush_cache(domain, first_pte,
1050 (void *)++last_pte - (void *)first_pte);
1051
1052 return freelist;
1053}
1054
1055/* We can't just free the pages because the IOMMU may still be walking
1056 the page tables, and may have cached the intermediate levels. The
1057 pages can only be freed after the IOTLB flush has been done. */
1058struct page *domain_unmap(struct dmar_domain *domain,
1059 unsigned long start_pfn,
1060 unsigned long last_pfn)
1061{
1062 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
1063 struct page *freelist = NULL;
1064
1065 BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
1066 BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
1067 BUG_ON(start_pfn > last_pfn);
1068
1069 /* we don't need lock here; nobody else touches the iova range */
1070 freelist = dma_pte_clear_level(domain, agaw_to_level(domain->agaw),
1071 domain->pgd, 0, start_pfn, last_pfn, NULL);
1072
1073 /* free pgd */
1074 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
1075 struct page *pgd_page = virt_to_page(domain->pgd);
1076 pgd_page->freelist = freelist;
1077 freelist = pgd_page;
1078
1079 domain->pgd = NULL;
1080 }
1081
1082 return freelist;
1083}
1084
1085void dma_free_pagelist(struct page *freelist)
1086{
1087 struct page *pg;
1088
1089 while ((pg = freelist)) {
1090 freelist = pg->freelist;
1091 free_pgtable_page(page_address(pg));
1092 }
1093}
1094
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001095/* iommu handling */
1096static int iommu_alloc_root_entry(struct intel_iommu *iommu)
1097{
1098 struct root_entry *root;
1099 unsigned long flags;
1100
Suresh Siddha4c923d42009-10-02 11:01:24 -07001101 root = (struct root_entry *)alloc_pgtable_page(iommu->node);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001102 if (!root)
1103 return -ENOMEM;
1104
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001105 __iommu_flush_cache(iommu, root, ROOT_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001106
1107 spin_lock_irqsave(&iommu->lock, flags);
1108 iommu->root_entry = root;
1109 spin_unlock_irqrestore(&iommu->lock, flags);
1110
1111 return 0;
1112}
1113
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001114static void iommu_set_root_entry(struct intel_iommu *iommu)
1115{
1116 void *addr;
David Woodhousec416daa2009-05-10 20:30:58 +01001117 u32 sts;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001118 unsigned long flag;
1119
1120 addr = iommu->root_entry;
1121
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001122 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001123 dmar_writeq(iommu->reg + DMAR_RTADDR_REG, virt_to_phys(addr));
1124
David Woodhousec416daa2009-05-10 20:30:58 +01001125 writel(iommu->gcmd | DMA_GCMD_SRTP, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001126
1127 /* Make sure hardware complete it */
1128 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001129 readl, (sts & DMA_GSTS_RTPS), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001130
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001131 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001132}
1133
1134static void iommu_flush_write_buffer(struct intel_iommu *iommu)
1135{
1136 u32 val;
1137 unsigned long flag;
1138
David Woodhouse9af88142009-02-13 23:18:03 +00001139 if (!rwbf_quirk && !cap_rwbf(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001140 return;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001141
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001142 raw_spin_lock_irqsave(&iommu->register_lock, flag);
David Woodhouse462b60f2009-05-10 20:18:18 +01001143 writel(iommu->gcmd | DMA_GCMD_WBF, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001144
1145 /* Make sure hardware complete it */
1146 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001147 readl, (!(val & DMA_GSTS_WBFS)), val);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001148
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001149 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001150}
1151
1152/* return value determine if we need a write buffer flush */
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001153static void __iommu_flush_context(struct intel_iommu *iommu,
1154 u16 did, u16 source_id, u8 function_mask,
1155 u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001156{
1157 u64 val = 0;
1158 unsigned long flag;
1159
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001160 switch (type) {
1161 case DMA_CCMD_GLOBAL_INVL:
1162 val = DMA_CCMD_GLOBAL_INVL;
1163 break;
1164 case DMA_CCMD_DOMAIN_INVL:
1165 val = DMA_CCMD_DOMAIN_INVL|DMA_CCMD_DID(did);
1166 break;
1167 case DMA_CCMD_DEVICE_INVL:
1168 val = DMA_CCMD_DEVICE_INVL|DMA_CCMD_DID(did)
1169 | DMA_CCMD_SID(source_id) | DMA_CCMD_FM(function_mask);
1170 break;
1171 default:
1172 BUG();
1173 }
1174 val |= DMA_CCMD_ICC;
1175
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001176 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001177 dmar_writeq(iommu->reg + DMAR_CCMD_REG, val);
1178
1179 /* Make sure hardware complete it */
1180 IOMMU_WAIT_OP(iommu, DMAR_CCMD_REG,
1181 dmar_readq, (!(val & DMA_CCMD_ICC)), val);
1182
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001183 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001184}
1185
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001186/* return value determine if we need a write buffer flush */
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001187static void __iommu_flush_iotlb(struct intel_iommu *iommu, u16 did,
1188 u64 addr, unsigned int size_order, u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001189{
1190 int tlb_offset = ecap_iotlb_offset(iommu->ecap);
1191 u64 val = 0, val_iva = 0;
1192 unsigned long flag;
1193
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001194 switch (type) {
1195 case DMA_TLB_GLOBAL_FLUSH:
1196 /* global flush doesn't need set IVA_REG */
1197 val = DMA_TLB_GLOBAL_FLUSH|DMA_TLB_IVT;
1198 break;
1199 case DMA_TLB_DSI_FLUSH:
1200 val = DMA_TLB_DSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
1201 break;
1202 case DMA_TLB_PSI_FLUSH:
1203 val = DMA_TLB_PSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
David Woodhouseea8ea462014-03-05 17:09:32 +00001204 /* IH bit is passed in as part of address */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001205 val_iva = size_order | addr;
1206 break;
1207 default:
1208 BUG();
1209 }
1210 /* Note: set drain read/write */
1211#if 0
1212 /*
1213 * This is probably to be super secure.. Looks like we can
1214 * ignore it without any impact.
1215 */
1216 if (cap_read_drain(iommu->cap))
1217 val |= DMA_TLB_READ_DRAIN;
1218#endif
1219 if (cap_write_drain(iommu->cap))
1220 val |= DMA_TLB_WRITE_DRAIN;
1221
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001222 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001223 /* Note: Only uses first TLB reg currently */
1224 if (val_iva)
1225 dmar_writeq(iommu->reg + tlb_offset, val_iva);
1226 dmar_writeq(iommu->reg + tlb_offset + 8, val);
1227
1228 /* Make sure hardware complete it */
1229 IOMMU_WAIT_OP(iommu, tlb_offset + 8,
1230 dmar_readq, (!(val & DMA_TLB_IVT)), val);
1231
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001232 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001233
1234 /* check IOTLB invalidation granularity */
1235 if (DMA_TLB_IAIG(val) == 0)
1236 printk(KERN_ERR"IOMMU: flush IOTLB failed\n");
1237 if (DMA_TLB_IAIG(val) != DMA_TLB_IIRG(type))
1238 pr_debug("IOMMU: tlb flush request %Lx, actual %Lx\n",
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001239 (unsigned long long)DMA_TLB_IIRG(type),
1240 (unsigned long long)DMA_TLB_IAIG(val));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001241}
1242
David Woodhouse64ae8922014-03-09 12:52:30 -07001243static struct device_domain_info *
1244iommu_support_dev_iotlb (struct dmar_domain *domain, struct intel_iommu *iommu,
1245 u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001246{
Yu Zhao93a23a72009-05-18 13:51:37 +08001247 int found = 0;
1248 unsigned long flags;
1249 struct device_domain_info *info;
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001250 struct pci_dev *pdev;
Yu Zhao93a23a72009-05-18 13:51:37 +08001251
1252 if (!ecap_dev_iotlb_support(iommu->ecap))
1253 return NULL;
1254
1255 if (!iommu->qi)
1256 return NULL;
1257
1258 spin_lock_irqsave(&device_domain_lock, flags);
1259 list_for_each_entry(info, &domain->devices, link)
1260 if (info->bus == bus && info->devfn == devfn) {
1261 found = 1;
1262 break;
1263 }
1264 spin_unlock_irqrestore(&device_domain_lock, flags);
1265
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001266 if (!found || !info->dev || !dev_is_pci(info->dev))
Yu Zhao93a23a72009-05-18 13:51:37 +08001267 return NULL;
1268
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001269 pdev = to_pci_dev(info->dev);
1270
1271 if (!pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS))
Yu Zhao93a23a72009-05-18 13:51:37 +08001272 return NULL;
1273
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001274 if (!dmar_find_matched_atsr_unit(pdev))
Yu Zhao93a23a72009-05-18 13:51:37 +08001275 return NULL;
1276
1277 info->iommu = iommu;
1278
1279 return info;
1280}
1281
1282static void iommu_enable_dev_iotlb(struct device_domain_info *info)
1283{
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001284 if (!info || !dev_is_pci(info->dev))
Yu Zhao93a23a72009-05-18 13:51:37 +08001285 return;
1286
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001287 pci_enable_ats(to_pci_dev(info->dev), VTD_PAGE_SHIFT);
Yu Zhao93a23a72009-05-18 13:51:37 +08001288}
1289
1290static void iommu_disable_dev_iotlb(struct device_domain_info *info)
1291{
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001292 if (!info->dev || !dev_is_pci(info->dev) ||
1293 !pci_ats_enabled(to_pci_dev(info->dev)))
Yu Zhao93a23a72009-05-18 13:51:37 +08001294 return;
1295
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001296 pci_disable_ats(to_pci_dev(info->dev));
Yu Zhao93a23a72009-05-18 13:51:37 +08001297}
1298
1299static void iommu_flush_dev_iotlb(struct dmar_domain *domain,
1300 u64 addr, unsigned mask)
1301{
1302 u16 sid, qdep;
1303 unsigned long flags;
1304 struct device_domain_info *info;
1305
1306 spin_lock_irqsave(&device_domain_lock, flags);
1307 list_for_each_entry(info, &domain->devices, link) {
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001308 struct pci_dev *pdev;
1309 if (!info->dev || !dev_is_pci(info->dev))
1310 continue;
1311
1312 pdev = to_pci_dev(info->dev);
1313 if (!pci_ats_enabled(pdev))
Yu Zhao93a23a72009-05-18 13:51:37 +08001314 continue;
1315
1316 sid = info->bus << 8 | info->devfn;
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001317 qdep = pci_ats_queue_depth(pdev);
Yu Zhao93a23a72009-05-18 13:51:37 +08001318 qi_flush_dev_iotlb(info->iommu, sid, qdep, addr, mask);
1319 }
1320 spin_unlock_irqrestore(&device_domain_lock, flags);
1321}
1322
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001323static void iommu_flush_iotlb_psi(struct intel_iommu *iommu, u16 did,
David Woodhouseea8ea462014-03-05 17:09:32 +00001324 unsigned long pfn, unsigned int pages, int ih, int map)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001325{
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001326 unsigned int mask = ilog2(__roundup_pow_of_two(pages));
David Woodhouse03d6a242009-06-28 15:33:46 +01001327 uint64_t addr = (uint64_t)pfn << VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001328
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001329 BUG_ON(pages == 0);
1330
David Woodhouseea8ea462014-03-05 17:09:32 +00001331 if (ih)
1332 ih = 1 << 6;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001333 /*
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001334 * Fallback to domain selective flush if no PSI support or the size is
1335 * too big.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001336 * PSI requires page size to be 2 ^ x, and the base address is naturally
1337 * aligned to the size
1338 */
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001339 if (!cap_pgsel_inv(iommu->cap) || mask > cap_max_amask_val(iommu->cap))
1340 iommu->flush.flush_iotlb(iommu, did, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001341 DMA_TLB_DSI_FLUSH);
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001342 else
David Woodhouseea8ea462014-03-05 17:09:32 +00001343 iommu->flush.flush_iotlb(iommu, did, addr | ih, mask,
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001344 DMA_TLB_PSI_FLUSH);
Yu Zhaobf92df32009-06-29 11:31:45 +08001345
1346 /*
Nadav Amit82653632010-04-01 13:24:40 +03001347 * In caching mode, changes of pages from non-present to present require
1348 * flush. However, device IOTLB doesn't need to be flushed in this case.
Yu Zhaobf92df32009-06-29 11:31:45 +08001349 */
Nadav Amit82653632010-04-01 13:24:40 +03001350 if (!cap_caching_mode(iommu->cap) || !map)
Yu Zhao93a23a72009-05-18 13:51:37 +08001351 iommu_flush_dev_iotlb(iommu->domains[did], addr, mask);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001352}
1353
mark grossf8bab732008-02-08 04:18:38 -08001354static void iommu_disable_protect_mem_regions(struct intel_iommu *iommu)
1355{
1356 u32 pmen;
1357 unsigned long flags;
1358
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001359 raw_spin_lock_irqsave(&iommu->register_lock, flags);
mark grossf8bab732008-02-08 04:18:38 -08001360 pmen = readl(iommu->reg + DMAR_PMEN_REG);
1361 pmen &= ~DMA_PMEN_EPM;
1362 writel(pmen, iommu->reg + DMAR_PMEN_REG);
1363
1364 /* wait for the protected region status bit to clear */
1365 IOMMU_WAIT_OP(iommu, DMAR_PMEN_REG,
1366 readl, !(pmen & DMA_PMEN_PRS), pmen);
1367
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001368 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
mark grossf8bab732008-02-08 04:18:38 -08001369}
1370
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001371static int iommu_enable_translation(struct intel_iommu *iommu)
1372{
1373 u32 sts;
1374 unsigned long flags;
1375
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001376 raw_spin_lock_irqsave(&iommu->register_lock, flags);
David Woodhousec416daa2009-05-10 20:30:58 +01001377 iommu->gcmd |= DMA_GCMD_TE;
1378 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001379
1380 /* Make sure hardware complete it */
1381 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001382 readl, (sts & DMA_GSTS_TES), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001383
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001384 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001385 return 0;
1386}
1387
1388static int iommu_disable_translation(struct intel_iommu *iommu)
1389{
1390 u32 sts;
1391 unsigned long flag;
1392
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001393 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001394 iommu->gcmd &= ~DMA_GCMD_TE;
1395 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1396
1397 /* Make sure hardware complete it */
1398 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001399 readl, (!(sts & DMA_GSTS_TES)), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001400
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001401 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001402 return 0;
1403}
1404
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07001405
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001406static int iommu_init_domains(struct intel_iommu *iommu)
1407{
1408 unsigned long ndomains;
1409 unsigned long nlongs;
1410
1411 ndomains = cap_ndoms(iommu->cap);
Jiang Liu852bdb02014-01-06 14:18:11 +08001412 pr_debug("IOMMU%d: Number of Domains supported <%ld>\n",
1413 iommu->seq_id, ndomains);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001414 nlongs = BITS_TO_LONGS(ndomains);
1415
Donald Dutile94a91b52009-08-20 16:51:34 -04001416 spin_lock_init(&iommu->lock);
1417
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001418 /* TBD: there might be 64K domains,
1419 * consider other allocation for future chip
1420 */
1421 iommu->domain_ids = kcalloc(nlongs, sizeof(unsigned long), GFP_KERNEL);
1422 if (!iommu->domain_ids) {
Jiang Liu852bdb02014-01-06 14:18:11 +08001423 pr_err("IOMMU%d: allocating domain id array failed\n",
1424 iommu->seq_id);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001425 return -ENOMEM;
1426 }
1427 iommu->domains = kcalloc(ndomains, sizeof(struct dmar_domain *),
1428 GFP_KERNEL);
1429 if (!iommu->domains) {
Jiang Liu852bdb02014-01-06 14:18:11 +08001430 pr_err("IOMMU%d: allocating domain array failed\n",
1431 iommu->seq_id);
1432 kfree(iommu->domain_ids);
1433 iommu->domain_ids = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001434 return -ENOMEM;
1435 }
1436
1437 /*
1438 * if Caching mode is set, then invalid translations are tagged
1439 * with domainid 0. Hence we need to pre-allocate it.
1440 */
1441 if (cap_caching_mode(iommu->cap))
1442 set_bit(0, iommu->domain_ids);
1443 return 0;
1444}
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001445
Jiang Liua868e6b2014-01-06 14:18:20 +08001446static void free_dmar_iommu(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001447{
1448 struct dmar_domain *domain;
Jiang Liu5ced12a2014-01-06 14:18:22 +08001449 int i, count;
Weidong Hanc7151a82008-12-08 22:51:37 +08001450 unsigned long flags;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001451
Donald Dutile94a91b52009-08-20 16:51:34 -04001452 if ((iommu->domains) && (iommu->domain_ids)) {
Akinobu Mitaa45946a2010-03-11 14:04:08 -08001453 for_each_set_bit(i, iommu->domain_ids, cap_ndoms(iommu->cap)) {
Jiang Liua4eaa862014-02-19 14:07:30 +08001454 /*
1455 * Domain id 0 is reserved for invalid translation
1456 * if hardware supports caching mode.
1457 */
1458 if (cap_caching_mode(iommu->cap) && i == 0)
1459 continue;
1460
Donald Dutile94a91b52009-08-20 16:51:34 -04001461 domain = iommu->domains[i];
1462 clear_bit(i, iommu->domain_ids);
Weidong Hanc7151a82008-12-08 22:51:37 +08001463
Donald Dutile94a91b52009-08-20 16:51:34 -04001464 spin_lock_irqsave(&domain->iommu_lock, flags);
Jiang Liu5ced12a2014-01-06 14:18:22 +08001465 count = --domain->iommu_count;
1466 spin_unlock_irqrestore(&domain->iommu_lock, flags);
Jiang Liu92d03cc2014-02-19 14:07:28 +08001467 if (count == 0)
1468 domain_exit(domain);
Weidong Han5e98c4b2008-12-08 23:03:27 +08001469 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001470 }
1471
1472 if (iommu->gcmd & DMA_GCMD_TE)
1473 iommu_disable_translation(iommu);
1474
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001475 kfree(iommu->domains);
1476 kfree(iommu->domain_ids);
Jiang Liua868e6b2014-01-06 14:18:20 +08001477 iommu->domains = NULL;
1478 iommu->domain_ids = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001479
Weidong Hand9630fe2008-12-08 11:06:32 +08001480 g_iommus[iommu->seq_id] = NULL;
1481
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001482 /* free context mapping */
1483 free_context_table(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001484}
1485
Jiang Liu92d03cc2014-02-19 14:07:28 +08001486static struct dmar_domain *alloc_domain(bool vm)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001487{
Jiang Liu92d03cc2014-02-19 14:07:28 +08001488 /* domain id for virtual machine, it won't be set in context */
1489 static atomic_t vm_domid = ATOMIC_INIT(0);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001490 struct dmar_domain *domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001491
1492 domain = alloc_domain_mem();
1493 if (!domain)
1494 return NULL;
1495
Suresh Siddha4c923d42009-10-02 11:01:24 -07001496 domain->nid = -1;
Jiang Liu92d03cc2014-02-19 14:07:28 +08001497 domain->iommu_count = 0;
Mike Travis1b198bb2012-03-05 15:05:16 -08001498 memset(domain->iommu_bmp, 0, sizeof(domain->iommu_bmp));
Weidong Hand71a2f32008-12-07 21:13:41 +08001499 domain->flags = 0;
Jiang Liu92d03cc2014-02-19 14:07:28 +08001500 spin_lock_init(&domain->iommu_lock);
1501 INIT_LIST_HEAD(&domain->devices);
1502 if (vm) {
1503 domain->id = atomic_inc_return(&vm_domid);
1504 domain->flags = DOMAIN_FLAG_VIRTUAL_MACHINE;
1505 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001506
1507 return domain;
1508}
1509
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001510static int iommu_attach_domain(struct dmar_domain *domain,
1511 struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001512{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001513 int num;
1514 unsigned long ndomains;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001515 unsigned long flags;
1516
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001517 ndomains = cap_ndoms(iommu->cap);
Weidong Han8c11e792008-12-08 15:29:22 +08001518
1519 spin_lock_irqsave(&iommu->lock, flags);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001520
1521 num = find_first_zero_bit(iommu->domain_ids, ndomains);
1522 if (num >= ndomains) {
1523 spin_unlock_irqrestore(&iommu->lock, flags);
1524 printk(KERN_ERR "IOMMU: no free domain ids\n");
1525 return -ENOMEM;
1526 }
1527
1528 domain->id = num;
Jiang Liu9ebd6822014-02-19 14:07:29 +08001529 domain->iommu_count++;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001530 set_bit(num, iommu->domain_ids);
Mike Travis1b198bb2012-03-05 15:05:16 -08001531 set_bit(iommu->seq_id, domain->iommu_bmp);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001532 iommu->domains[num] = domain;
1533 spin_unlock_irqrestore(&iommu->lock, flags);
1534
1535 return 0;
1536}
1537
1538static void iommu_detach_domain(struct dmar_domain *domain,
1539 struct intel_iommu *iommu)
1540{
1541 unsigned long flags;
1542 int num, ndomains;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001543
1544 spin_lock_irqsave(&iommu->lock, flags);
1545 ndomains = cap_ndoms(iommu->cap);
Akinobu Mitaa45946a2010-03-11 14:04:08 -08001546 for_each_set_bit(num, iommu->domain_ids, ndomains) {
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001547 if (iommu->domains[num] == domain) {
Jiang Liu92d03cc2014-02-19 14:07:28 +08001548 clear_bit(num, iommu->domain_ids);
1549 iommu->domains[num] = NULL;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001550 break;
1551 }
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001552 }
Weidong Han8c11e792008-12-08 15:29:22 +08001553 spin_unlock_irqrestore(&iommu->lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001554}
1555
1556static struct iova_domain reserved_iova_list;
Mark Gross8a443df2008-03-04 14:59:31 -08001557static struct lock_class_key reserved_rbtree_key;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001558
Joseph Cihula51a63e62011-03-21 11:04:24 -07001559static int dmar_init_reserved_ranges(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001560{
1561 struct pci_dev *pdev = NULL;
1562 struct iova *iova;
1563 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001564
David Millerf6611972008-02-06 01:36:23 -08001565 init_iova_domain(&reserved_iova_list, DMA_32BIT_PFN);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001566
Mark Gross8a443df2008-03-04 14:59:31 -08001567 lockdep_set_class(&reserved_iova_list.iova_rbtree_lock,
1568 &reserved_rbtree_key);
1569
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001570 /* IOAPIC ranges shouldn't be accessed by DMA */
1571 iova = reserve_iova(&reserved_iova_list, IOVA_PFN(IOAPIC_RANGE_START),
1572 IOVA_PFN(IOAPIC_RANGE_END));
Joseph Cihula51a63e62011-03-21 11:04:24 -07001573 if (!iova) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001574 printk(KERN_ERR "Reserve IOAPIC range failed\n");
Joseph Cihula51a63e62011-03-21 11:04:24 -07001575 return -ENODEV;
1576 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001577
1578 /* Reserve all PCI MMIO to avoid peer-to-peer access */
1579 for_each_pci_dev(pdev) {
1580 struct resource *r;
1581
1582 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
1583 r = &pdev->resource[i];
1584 if (!r->flags || !(r->flags & IORESOURCE_MEM))
1585 continue;
David Woodhouse1a4a4552009-06-28 16:00:42 +01001586 iova = reserve_iova(&reserved_iova_list,
1587 IOVA_PFN(r->start),
1588 IOVA_PFN(r->end));
Joseph Cihula51a63e62011-03-21 11:04:24 -07001589 if (!iova) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001590 printk(KERN_ERR "Reserve iova failed\n");
Joseph Cihula51a63e62011-03-21 11:04:24 -07001591 return -ENODEV;
1592 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001593 }
1594 }
Joseph Cihula51a63e62011-03-21 11:04:24 -07001595 return 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001596}
1597
1598static void domain_reserve_special_ranges(struct dmar_domain *domain)
1599{
1600 copy_reserved_iova(&reserved_iova_list, &domain->iovad);
1601}
1602
1603static inline int guestwidth_to_adjustwidth(int gaw)
1604{
1605 int agaw;
1606 int r = (gaw - 12) % 9;
1607
1608 if (r == 0)
1609 agaw = gaw;
1610 else
1611 agaw = gaw + 9 - r;
1612 if (agaw > 64)
1613 agaw = 64;
1614 return agaw;
1615}
1616
1617static int domain_init(struct dmar_domain *domain, int guest_width)
1618{
1619 struct intel_iommu *iommu;
1620 int adjust_width, agaw;
1621 unsigned long sagaw;
1622
David Millerf6611972008-02-06 01:36:23 -08001623 init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001624 domain_reserve_special_ranges(domain);
1625
1626 /* calculate AGAW */
Weidong Han8c11e792008-12-08 15:29:22 +08001627 iommu = domain_get_iommu(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001628 if (guest_width > cap_mgaw(iommu->cap))
1629 guest_width = cap_mgaw(iommu->cap);
1630 domain->gaw = guest_width;
1631 adjust_width = guestwidth_to_adjustwidth(guest_width);
1632 agaw = width_to_agaw(adjust_width);
1633 sagaw = cap_sagaw(iommu->cap);
1634 if (!test_bit(agaw, &sagaw)) {
1635 /* hardware doesn't support it, choose a bigger one */
1636 pr_debug("IOMMU: hardware doesn't support agaw %d\n", agaw);
1637 agaw = find_next_bit(&sagaw, 5, agaw);
1638 if (agaw >= 5)
1639 return -ENODEV;
1640 }
1641 domain->agaw = agaw;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001642
Weidong Han8e6040972008-12-08 15:49:06 +08001643 if (ecap_coherent(iommu->ecap))
1644 domain->iommu_coherency = 1;
1645 else
1646 domain->iommu_coherency = 0;
1647
Sheng Yang58c610b2009-03-18 15:33:05 +08001648 if (ecap_sc_support(iommu->ecap))
1649 domain->iommu_snooping = 1;
1650 else
1651 domain->iommu_snooping = 0;
1652
David Woodhouse214e39a2014-03-19 10:38:49 +00001653 if (intel_iommu_superpage)
1654 domain->iommu_superpage = fls(cap_super_page_val(iommu->cap));
1655 else
1656 domain->iommu_superpage = 0;
1657
Suresh Siddha4c923d42009-10-02 11:01:24 -07001658 domain->nid = iommu->node;
Weidong Hanc7151a82008-12-08 22:51:37 +08001659
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001660 /* always allocate the top pgd */
Suresh Siddha4c923d42009-10-02 11:01:24 -07001661 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001662 if (!domain->pgd)
1663 return -ENOMEM;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001664 __iommu_flush_cache(iommu, domain->pgd, PAGE_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001665 return 0;
1666}
1667
1668static void domain_exit(struct dmar_domain *domain)
1669{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001670 struct dmar_drhd_unit *drhd;
1671 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00001672 struct page *freelist = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001673
1674 /* Domain 0 is reserved, so dont process it */
1675 if (!domain)
1676 return;
1677
Alex Williamson7b668352011-05-24 12:02:41 +01001678 /* Flush any lazy unmaps that may reference this domain */
1679 if (!intel_iommu_strict)
1680 flush_unmaps_timeout(0);
1681
Jiang Liu92d03cc2014-02-19 14:07:28 +08001682 /* remove associated devices */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001683 domain_remove_dev_info(domain);
Jiang Liu92d03cc2014-02-19 14:07:28 +08001684
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001685 /* destroy iovas */
1686 put_iova_domain(&domain->iovad);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001687
David Woodhouseea8ea462014-03-05 17:09:32 +00001688 freelist = domain_unmap(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001689
Jiang Liu92d03cc2014-02-19 14:07:28 +08001690 /* clear attached or cached domains */
Jiang Liu0e242612014-02-19 14:07:34 +08001691 rcu_read_lock();
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001692 for_each_active_iommu(iommu, drhd)
Jiang Liu92d03cc2014-02-19 14:07:28 +08001693 if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
1694 test_bit(iommu->seq_id, domain->iommu_bmp))
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001695 iommu_detach_domain(domain, iommu);
Jiang Liu0e242612014-02-19 14:07:34 +08001696 rcu_read_unlock();
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001697
David Woodhouseea8ea462014-03-05 17:09:32 +00001698 dma_free_pagelist(freelist);
1699
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001700 free_domain_mem(domain);
1701}
1702
David Woodhouse64ae8922014-03-09 12:52:30 -07001703static int domain_context_mapping_one(struct dmar_domain *domain,
1704 struct intel_iommu *iommu,
1705 u8 bus, u8 devfn, int translation)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001706{
1707 struct context_entry *context;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001708 unsigned long flags;
Weidong Hanea6606b2008-12-08 23:08:15 +08001709 struct dma_pte *pgd;
1710 unsigned long num;
1711 unsigned long ndomains;
1712 int id;
1713 int agaw;
Yu Zhao93a23a72009-05-18 13:51:37 +08001714 struct device_domain_info *info = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001715
1716 pr_debug("Set context mapping for %02x:%02x.%d\n",
1717 bus, PCI_SLOT(devfn), PCI_FUNC(devfn));
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001718
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001719 BUG_ON(!domain->pgd);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001720 BUG_ON(translation != CONTEXT_TT_PASS_THROUGH &&
1721 translation != CONTEXT_TT_MULTI_LEVEL);
Weidong Han5331fe62008-12-08 23:00:00 +08001722
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001723 context = device_to_context_entry(iommu, bus, devfn);
1724 if (!context)
1725 return -ENOMEM;
1726 spin_lock_irqsave(&iommu->lock, flags);
Mark McLoughlinc07e7d22008-11-21 16:54:46 +00001727 if (context_present(context)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001728 spin_unlock_irqrestore(&iommu->lock, flags);
1729 return 0;
1730 }
1731
Weidong Hanea6606b2008-12-08 23:08:15 +08001732 id = domain->id;
1733 pgd = domain->pgd;
1734
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001735 if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
1736 domain->flags & DOMAIN_FLAG_STATIC_IDENTITY) {
Weidong Hanea6606b2008-12-08 23:08:15 +08001737 int found = 0;
1738
1739 /* find an available domain id for this device in iommu */
1740 ndomains = cap_ndoms(iommu->cap);
Akinobu Mitaa45946a2010-03-11 14:04:08 -08001741 for_each_set_bit(num, iommu->domain_ids, ndomains) {
Weidong Hanea6606b2008-12-08 23:08:15 +08001742 if (iommu->domains[num] == domain) {
1743 id = num;
1744 found = 1;
1745 break;
1746 }
Weidong Hanea6606b2008-12-08 23:08:15 +08001747 }
1748
1749 if (found == 0) {
1750 num = find_first_zero_bit(iommu->domain_ids, ndomains);
1751 if (num >= ndomains) {
1752 spin_unlock_irqrestore(&iommu->lock, flags);
1753 printk(KERN_ERR "IOMMU: no free domain ids\n");
1754 return -EFAULT;
1755 }
1756
1757 set_bit(num, iommu->domain_ids);
1758 iommu->domains[num] = domain;
1759 id = num;
1760 }
1761
1762 /* Skip top levels of page tables for
1763 * iommu which has less agaw than default.
Chris Wright1672af12009-12-02 12:06:34 -08001764 * Unnecessary for PT mode.
Weidong Hanea6606b2008-12-08 23:08:15 +08001765 */
Chris Wright1672af12009-12-02 12:06:34 -08001766 if (translation != CONTEXT_TT_PASS_THROUGH) {
1767 for (agaw = domain->agaw; agaw != iommu->agaw; agaw--) {
1768 pgd = phys_to_virt(dma_pte_addr(pgd));
1769 if (!dma_pte_present(pgd)) {
1770 spin_unlock_irqrestore(&iommu->lock, flags);
1771 return -ENOMEM;
1772 }
Weidong Hanea6606b2008-12-08 23:08:15 +08001773 }
1774 }
1775 }
1776
1777 context_set_domain_id(context, id);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001778
Yu Zhao93a23a72009-05-18 13:51:37 +08001779 if (translation != CONTEXT_TT_PASS_THROUGH) {
David Woodhouse64ae8922014-03-09 12:52:30 -07001780 info = iommu_support_dev_iotlb(domain, iommu, bus, devfn);
Yu Zhao93a23a72009-05-18 13:51:37 +08001781 translation = info ? CONTEXT_TT_DEV_IOTLB :
1782 CONTEXT_TT_MULTI_LEVEL;
1783 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001784 /*
1785 * In pass through mode, AW must be programmed to indicate the largest
1786 * AGAW value supported by hardware. And ASR is ignored by hardware.
1787 */
Yu Zhao93a23a72009-05-18 13:51:37 +08001788 if (unlikely(translation == CONTEXT_TT_PASS_THROUGH))
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001789 context_set_address_width(context, iommu->msagaw);
Yu Zhao93a23a72009-05-18 13:51:37 +08001790 else {
1791 context_set_address_root(context, virt_to_phys(pgd));
1792 context_set_address_width(context, iommu->agaw);
1793 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001794
1795 context_set_translation_type(context, translation);
Mark McLoughlinc07e7d22008-11-21 16:54:46 +00001796 context_set_fault_enable(context);
1797 context_set_present(context);
Weidong Han5331fe62008-12-08 23:00:00 +08001798 domain_flush_cache(domain, context, sizeof(*context));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001799
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001800 /*
1801 * It's a non-present to present mapping. If hardware doesn't cache
1802 * non-present entry we only need to flush the write-buffer. If the
1803 * _does_ cache non-present entries, then it does so in the special
1804 * domain #0, which we have to flush:
1805 */
1806 if (cap_caching_mode(iommu->cap)) {
1807 iommu->flush.flush_context(iommu, 0,
1808 (((u16)bus) << 8) | devfn,
1809 DMA_CCMD_MASK_NOBIT,
1810 DMA_CCMD_DEVICE_INVL);
Nadav Amit82653632010-04-01 13:24:40 +03001811 iommu->flush.flush_iotlb(iommu, domain->id, 0, 0, DMA_TLB_DSI_FLUSH);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001812 } else {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001813 iommu_flush_write_buffer(iommu);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001814 }
Yu Zhao93a23a72009-05-18 13:51:37 +08001815 iommu_enable_dev_iotlb(info);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001816 spin_unlock_irqrestore(&iommu->lock, flags);
Weidong Hanc7151a82008-12-08 22:51:37 +08001817
1818 spin_lock_irqsave(&domain->iommu_lock, flags);
Mike Travis1b198bb2012-03-05 15:05:16 -08001819 if (!test_and_set_bit(iommu->seq_id, domain->iommu_bmp)) {
Weidong Hanc7151a82008-12-08 22:51:37 +08001820 domain->iommu_count++;
Suresh Siddha4c923d42009-10-02 11:01:24 -07001821 if (domain->iommu_count == 1)
1822 domain->nid = iommu->node;
Sheng Yang58c610b2009-03-18 15:33:05 +08001823 domain_update_iommu_cap(domain);
Weidong Hanc7151a82008-12-08 22:51:37 +08001824 }
1825 spin_unlock_irqrestore(&domain->iommu_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001826 return 0;
1827}
1828
1829static int
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001830domain_context_mapping(struct dmar_domain *domain, struct pci_dev *pdev,
1831 int translation)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001832{
1833 int ret;
1834 struct pci_dev *tmp, *parent;
David Woodhouse64ae8922014-03-09 12:52:30 -07001835 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001836
David Woodhouse64ae8922014-03-09 12:52:30 -07001837 iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
1838 pdev->devfn);
1839 if (!iommu)
1840 return -ENODEV;
1841
1842 ret = domain_context_mapping_one(domain, iommu,
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001843 pdev->bus->number, pdev->devfn,
1844 translation);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001845 if (ret)
1846 return ret;
1847
1848 /* dependent device mapping */
1849 tmp = pci_find_upstream_pcie_bridge(pdev);
1850 if (!tmp)
1851 return 0;
1852 /* Secondary interface's bus number and devfn 0 */
1853 parent = pdev->bus->self;
1854 while (parent != tmp) {
David Woodhouse64ae8922014-03-09 12:52:30 -07001855 ret = domain_context_mapping_one(domain, iommu,
David Woodhouse276dbf992009-04-04 01:45:37 +01001856 parent->bus->number,
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001857 parent->devfn, translation);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001858 if (ret)
1859 return ret;
1860 parent = parent->bus->self;
1861 }
Stefan Assmann45e829e2009-12-03 06:49:24 -05001862 if (pci_is_pcie(tmp)) /* this is a PCIe-to-PCI bridge */
David Woodhouse64ae8922014-03-09 12:52:30 -07001863 return domain_context_mapping_one(domain, iommu,
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001864 tmp->subordinate->number, 0,
1865 translation);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001866 else /* this is a legacy PCI bridge */
David Woodhouse64ae8922014-03-09 12:52:30 -07001867 return domain_context_mapping_one(domain, iommu,
David Woodhouse276dbf992009-04-04 01:45:37 +01001868 tmp->bus->number,
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001869 tmp->devfn,
1870 translation);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001871}
1872
Weidong Han5331fe62008-12-08 23:00:00 +08001873static int domain_context_mapped(struct pci_dev *pdev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001874{
1875 int ret;
1876 struct pci_dev *tmp, *parent;
Weidong Han5331fe62008-12-08 23:00:00 +08001877 struct intel_iommu *iommu;
1878
David Woodhouse276dbf992009-04-04 01:45:37 +01001879 iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
1880 pdev->devfn);
Weidong Han5331fe62008-12-08 23:00:00 +08001881 if (!iommu)
1882 return -ENODEV;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001883
David Woodhouse276dbf992009-04-04 01:45:37 +01001884 ret = device_context_mapped(iommu, pdev->bus->number, pdev->devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001885 if (!ret)
1886 return ret;
1887 /* dependent device mapping */
1888 tmp = pci_find_upstream_pcie_bridge(pdev);
1889 if (!tmp)
1890 return ret;
1891 /* Secondary interface's bus number and devfn 0 */
1892 parent = pdev->bus->self;
1893 while (parent != tmp) {
Weidong Han8c11e792008-12-08 15:29:22 +08001894 ret = device_context_mapped(iommu, parent->bus->number,
David Woodhouse276dbf992009-04-04 01:45:37 +01001895 parent->devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001896 if (!ret)
1897 return ret;
1898 parent = parent->bus->self;
1899 }
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09001900 if (pci_is_pcie(tmp))
David Woodhouse276dbf992009-04-04 01:45:37 +01001901 return device_context_mapped(iommu, tmp->subordinate->number,
1902 0);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001903 else
David Woodhouse276dbf992009-04-04 01:45:37 +01001904 return device_context_mapped(iommu, tmp->bus->number,
1905 tmp->devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001906}
1907
Fenghua Yuf5329592009-08-04 15:09:37 -07001908/* Returns a number of VTD pages, but aligned to MM page size */
1909static inline unsigned long aligned_nrpages(unsigned long host_addr,
1910 size_t size)
1911{
1912 host_addr &= ~PAGE_MASK;
1913 return PAGE_ALIGN(host_addr + size) >> VTD_PAGE_SHIFT;
1914}
1915
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001916/* Return largest possible superpage level for a given mapping */
1917static inline int hardware_largepage_caps(struct dmar_domain *domain,
1918 unsigned long iov_pfn,
1919 unsigned long phy_pfn,
1920 unsigned long pages)
1921{
1922 int support, level = 1;
1923 unsigned long pfnmerge;
1924
1925 support = domain->iommu_superpage;
1926
1927 /* To use a large page, the virtual *and* physical addresses
1928 must be aligned to 2MiB/1GiB/etc. Lower bits set in either
1929 of them will mean we have to use smaller pages. So just
1930 merge them and check both at once. */
1931 pfnmerge = iov_pfn | phy_pfn;
1932
1933 while (support && !(pfnmerge & ~VTD_STRIDE_MASK)) {
1934 pages >>= VTD_STRIDE_SHIFT;
1935 if (!pages)
1936 break;
1937 pfnmerge >>= VTD_STRIDE_SHIFT;
1938 level++;
1939 support--;
1940 }
1941 return level;
1942}
1943
David Woodhouse9051aa02009-06-29 12:30:54 +01001944static int __domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
1945 struct scatterlist *sg, unsigned long phys_pfn,
1946 unsigned long nr_pages, int prot)
David Woodhousee1605492009-06-29 11:17:38 +01001947{
1948 struct dma_pte *first_pte = NULL, *pte = NULL;
David Woodhouse9051aa02009-06-29 12:30:54 +01001949 phys_addr_t uninitialized_var(pteval);
David Woodhousee1605492009-06-29 11:17:38 +01001950 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
David Woodhouse9051aa02009-06-29 12:30:54 +01001951 unsigned long sg_res;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001952 unsigned int largepage_lvl = 0;
1953 unsigned long lvl_pages = 0;
David Woodhousee1605492009-06-29 11:17:38 +01001954
1955 BUG_ON(addr_width < BITS_PER_LONG && (iov_pfn + nr_pages - 1) >> addr_width);
1956
1957 if ((prot & (DMA_PTE_READ|DMA_PTE_WRITE)) == 0)
1958 return -EINVAL;
1959
1960 prot &= DMA_PTE_READ | DMA_PTE_WRITE | DMA_PTE_SNP;
1961
David Woodhouse9051aa02009-06-29 12:30:54 +01001962 if (sg)
1963 sg_res = 0;
1964 else {
1965 sg_res = nr_pages + 1;
1966 pteval = ((phys_addr_t)phys_pfn << VTD_PAGE_SHIFT) | prot;
1967 }
1968
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001969 while (nr_pages > 0) {
David Woodhousec85994e2009-07-01 19:21:24 +01001970 uint64_t tmp;
1971
David Woodhousee1605492009-06-29 11:17:38 +01001972 if (!sg_res) {
Fenghua Yuf5329592009-08-04 15:09:37 -07001973 sg_res = aligned_nrpages(sg->offset, sg->length);
David Woodhousee1605492009-06-29 11:17:38 +01001974 sg->dma_address = ((dma_addr_t)iov_pfn << VTD_PAGE_SHIFT) + sg->offset;
1975 sg->dma_length = sg->length;
1976 pteval = page_to_phys(sg_page(sg)) | prot;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001977 phys_pfn = pteval >> VTD_PAGE_SHIFT;
David Woodhousee1605492009-06-29 11:17:38 +01001978 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001979
David Woodhousee1605492009-06-29 11:17:38 +01001980 if (!pte) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001981 largepage_lvl = hardware_largepage_caps(domain, iov_pfn, phys_pfn, sg_res);
1982
David Woodhouse5cf0a762014-03-19 16:07:49 +00001983 first_pte = pte = pfn_to_dma_pte(domain, iov_pfn, &largepage_lvl);
David Woodhousee1605492009-06-29 11:17:38 +01001984 if (!pte)
1985 return -ENOMEM;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001986 /* It is large page*/
Woodhouse, David6491d4d2012-12-19 13:25:35 +00001987 if (largepage_lvl > 1) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001988 pteval |= DMA_PTE_LARGE_PAGE;
Woodhouse, David6491d4d2012-12-19 13:25:35 +00001989 /* Ensure that old small page tables are removed to make room
1990 for superpage, if they exist. */
1991 dma_pte_clear_range(domain, iov_pfn,
1992 iov_pfn + lvl_to_nr_pages(largepage_lvl) - 1);
1993 dma_pte_free_pagetable(domain, iov_pfn,
1994 iov_pfn + lvl_to_nr_pages(largepage_lvl) - 1);
1995 } else {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001996 pteval &= ~(uint64_t)DMA_PTE_LARGE_PAGE;
Woodhouse, David6491d4d2012-12-19 13:25:35 +00001997 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001998
David Woodhousee1605492009-06-29 11:17:38 +01001999 }
2000 /* We don't need lock here, nobody else
2001 * touches the iova range
2002 */
David Woodhouse7766a3f2009-07-01 20:27:03 +01002003 tmp = cmpxchg64_local(&pte->val, 0ULL, pteval);
David Woodhousec85994e2009-07-01 19:21:24 +01002004 if (tmp) {
David Woodhouse1bf20f02009-06-29 22:06:43 +01002005 static int dumps = 5;
David Woodhousec85994e2009-07-01 19:21:24 +01002006 printk(KERN_CRIT "ERROR: DMA PTE for vPFN 0x%lx already set (to %llx not %llx)\n",
2007 iov_pfn, tmp, (unsigned long long)pteval);
David Woodhouse1bf20f02009-06-29 22:06:43 +01002008 if (dumps) {
2009 dumps--;
2010 debug_dma_dump_mappings(NULL);
2011 }
2012 WARN_ON(1);
2013 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002014
2015 lvl_pages = lvl_to_nr_pages(largepage_lvl);
2016
2017 BUG_ON(nr_pages < lvl_pages);
2018 BUG_ON(sg_res < lvl_pages);
2019
2020 nr_pages -= lvl_pages;
2021 iov_pfn += lvl_pages;
2022 phys_pfn += lvl_pages;
2023 pteval += lvl_pages * VTD_PAGE_SIZE;
2024 sg_res -= lvl_pages;
2025
2026 /* If the next PTE would be the first in a new page, then we
2027 need to flush the cache on the entries we've just written.
2028 And then we'll need to recalculate 'pte', so clear it and
2029 let it get set again in the if (!pte) block above.
2030
2031 If we're done (!nr_pages) we need to flush the cache too.
2032
2033 Also if we've been setting superpages, we may need to
2034 recalculate 'pte' and switch back to smaller pages for the
2035 end of the mapping, if the trailing size is not enough to
2036 use another superpage (i.e. sg_res < lvl_pages). */
David Woodhousee1605492009-06-29 11:17:38 +01002037 pte++;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002038 if (!nr_pages || first_pte_in_page(pte) ||
2039 (largepage_lvl > 1 && sg_res < lvl_pages)) {
David Woodhousee1605492009-06-29 11:17:38 +01002040 domain_flush_cache(domain, first_pte,
2041 (void *)pte - (void *)first_pte);
2042 pte = NULL;
2043 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002044
2045 if (!sg_res && nr_pages)
David Woodhousee1605492009-06-29 11:17:38 +01002046 sg = sg_next(sg);
2047 }
2048 return 0;
2049}
2050
David Woodhouse9051aa02009-06-29 12:30:54 +01002051static inline int domain_sg_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2052 struct scatterlist *sg, unsigned long nr_pages,
2053 int prot)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002054{
David Woodhouse9051aa02009-06-29 12:30:54 +01002055 return __domain_mapping(domain, iov_pfn, sg, 0, nr_pages, prot);
2056}
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002057
David Woodhouse9051aa02009-06-29 12:30:54 +01002058static inline int domain_pfn_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2059 unsigned long phys_pfn, unsigned long nr_pages,
2060 int prot)
2061{
2062 return __domain_mapping(domain, iov_pfn, NULL, phys_pfn, nr_pages, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002063}
2064
Weidong Hanc7151a82008-12-08 22:51:37 +08002065static void iommu_detach_dev(struct intel_iommu *iommu, u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002066{
Weidong Hanc7151a82008-12-08 22:51:37 +08002067 if (!iommu)
2068 return;
Weidong Han8c11e792008-12-08 15:29:22 +08002069
2070 clear_context_table(iommu, bus, devfn);
2071 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002072 DMA_CCMD_GLOBAL_INVL);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002073 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002074}
2075
David Woodhouse109b9b02012-05-25 17:43:02 +01002076static inline void unlink_domain_info(struct device_domain_info *info)
2077{
2078 assert_spin_locked(&device_domain_lock);
2079 list_del(&info->link);
2080 list_del(&info->global);
2081 if (info->dev)
David Woodhouse0bcb3e22014-03-06 17:12:03 +00002082 info->dev->archdata.iommu = NULL;
David Woodhouse109b9b02012-05-25 17:43:02 +01002083}
2084
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002085static void domain_remove_dev_info(struct dmar_domain *domain)
2086{
2087 struct device_domain_info *info;
Jiang Liu92d03cc2014-02-19 14:07:28 +08002088 unsigned long flags, flags2;
Weidong Hanc7151a82008-12-08 22:51:37 +08002089 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002090
2091 spin_lock_irqsave(&device_domain_lock, flags);
2092 while (!list_empty(&domain->devices)) {
2093 info = list_entry(domain->devices.next,
2094 struct device_domain_info, link);
David Woodhouse109b9b02012-05-25 17:43:02 +01002095 unlink_domain_info(info);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002096 spin_unlock_irqrestore(&device_domain_lock, flags);
2097
Yu Zhao93a23a72009-05-18 13:51:37 +08002098 iommu_disable_dev_iotlb(info);
David Woodhouse276dbf992009-04-04 01:45:37 +01002099 iommu = device_to_iommu(info->segment, info->bus, info->devfn);
Weidong Hanc7151a82008-12-08 22:51:37 +08002100 iommu_detach_dev(iommu, info->bus, info->devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002101
Jiang Liu92d03cc2014-02-19 14:07:28 +08002102 if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE) {
2103 iommu_detach_dependent_devices(iommu, info->dev);
2104 /* clear this iommu in iommu_bmp, update iommu count
2105 * and capabilities
2106 */
2107 spin_lock_irqsave(&domain->iommu_lock, flags2);
2108 if (test_and_clear_bit(iommu->seq_id,
2109 domain->iommu_bmp)) {
2110 domain->iommu_count--;
2111 domain_update_iommu_cap(domain);
2112 }
2113 spin_unlock_irqrestore(&domain->iommu_lock, flags2);
2114 }
2115
2116 free_devinfo_mem(info);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002117 spin_lock_irqsave(&device_domain_lock, flags);
2118 }
2119 spin_unlock_irqrestore(&device_domain_lock, flags);
2120}
2121
2122/*
2123 * find_domain
David Woodhouse1525a292014-03-06 16:19:30 +00002124 * Note: we use struct device->archdata.iommu stores the info
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002125 */
David Woodhouse1525a292014-03-06 16:19:30 +00002126static struct dmar_domain *find_domain(struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002127{
2128 struct device_domain_info *info;
2129
2130 /* No lock here, assumes no domain exit in normal case */
David Woodhouse1525a292014-03-06 16:19:30 +00002131 info = dev->archdata.iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002132 if (info)
2133 return info->domain;
2134 return NULL;
2135}
2136
Jiang Liu745f2582014-02-19 14:07:26 +08002137static inline struct dmar_domain *
2138dmar_search_domain_by_dev_info(int segment, int bus, int devfn)
2139{
2140 struct device_domain_info *info;
2141
2142 list_for_each_entry(info, &device_domain_list, global)
2143 if (info->segment == segment && info->bus == bus &&
2144 info->devfn == devfn)
2145 return info->domain;
2146
2147 return NULL;
2148}
2149
David Woodhouseb718cd32014-03-09 13:11:33 -07002150static struct dmar_domain *dmar_insert_dev_info(int segment, int bus, int devfn,
2151 struct device *dev,
2152 struct dmar_domain *domain)
Jiang Liu745f2582014-02-19 14:07:26 +08002153{
David Woodhouseb718cd32014-03-09 13:11:33 -07002154 struct dmar_domain *found;
Jiang Liu745f2582014-02-19 14:07:26 +08002155 struct device_domain_info *info;
2156 unsigned long flags;
2157
2158 info = alloc_devinfo_mem();
2159 if (!info)
David Woodhouseb718cd32014-03-09 13:11:33 -07002160 return NULL;
Jiang Liu745f2582014-02-19 14:07:26 +08002161
2162 info->segment = segment;
2163 info->bus = bus;
2164 info->devfn = devfn;
2165 info->dev = dev;
2166 info->domain = domain;
2167 if (!dev)
2168 domain->flags |= DOMAIN_FLAG_P2P_MULTIPLE_DEVICES;
2169
2170 spin_lock_irqsave(&device_domain_lock, flags);
2171 if (dev)
David Woodhouse0bcb3e22014-03-06 17:12:03 +00002172 found = find_domain(dev);
Jiang Liu745f2582014-02-19 14:07:26 +08002173 else
2174 found = dmar_search_domain_by_dev_info(segment, bus, devfn);
2175 if (found) {
2176 spin_unlock_irqrestore(&device_domain_lock, flags);
2177 free_devinfo_mem(info);
David Woodhouseb718cd32014-03-09 13:11:33 -07002178 /* Caller must free the original domain */
2179 return found;
Jiang Liu745f2582014-02-19 14:07:26 +08002180 }
2181
David Woodhouseb718cd32014-03-09 13:11:33 -07002182 list_add(&info->link, &domain->devices);
2183 list_add(&info->global, &device_domain_list);
2184 if (dev)
2185 dev->archdata.iommu = info;
2186 spin_unlock_irqrestore(&device_domain_lock, flags);
2187
2188 return domain;
Jiang Liu745f2582014-02-19 14:07:26 +08002189}
2190
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002191/* domain is initialized */
2192static struct dmar_domain *get_domain_for_dev(struct pci_dev *pdev, int gaw)
2193{
Jiang Liue85bb5d2014-02-19 14:07:27 +08002194 struct dmar_domain *domain, *free = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002195 struct intel_iommu *iommu;
2196 struct dmar_drhd_unit *drhd;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002197 struct pci_dev *dev_tmp;
2198 unsigned long flags;
2199 int bus = 0, devfn = 0;
David Woodhouse276dbf992009-04-04 01:45:37 +01002200 int segment;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002201
David Woodhouse1525a292014-03-06 16:19:30 +00002202 domain = find_domain(&pdev->dev);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002203 if (domain)
2204 return domain;
2205
David Woodhouse276dbf992009-04-04 01:45:37 +01002206 segment = pci_domain_nr(pdev->bus);
2207
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002208 dev_tmp = pci_find_upstream_pcie_bridge(pdev);
2209 if (dev_tmp) {
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09002210 if (pci_is_pcie(dev_tmp)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002211 bus = dev_tmp->subordinate->number;
2212 devfn = 0;
2213 } else {
2214 bus = dev_tmp->bus->number;
2215 devfn = dev_tmp->devfn;
2216 }
2217 spin_lock_irqsave(&device_domain_lock, flags);
Jiang Liu745f2582014-02-19 14:07:26 +08002218 domain = dmar_search_domain_by_dev_info(segment, bus, devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002219 spin_unlock_irqrestore(&device_domain_lock, flags);
2220 /* pcie-pci bridge already has a domain, uses it */
Jiang Liu745f2582014-02-19 14:07:26 +08002221 if (domain)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002222 goto found_domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002223 }
2224
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002225 drhd = dmar_find_matched_drhd_unit(pdev);
2226 if (!drhd) {
2227 printk(KERN_ERR "IOMMU: can't find DMAR for device %s\n",
2228 pci_name(pdev));
2229 return NULL;
2230 }
2231 iommu = drhd->iommu;
2232
Jiang Liu745f2582014-02-19 14:07:26 +08002233 /* Allocate and intialize new domain for the device */
Jiang Liu92d03cc2014-02-19 14:07:28 +08002234 domain = alloc_domain(false);
Jiang Liu745f2582014-02-19 14:07:26 +08002235 if (!domain)
2236 goto error;
2237 if (iommu_attach_domain(domain, iommu)) {
Alex Williamson2fe9723d2011-03-04 14:52:30 -07002238 free_domain_mem(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002239 goto error;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002240 }
Jiang Liue85bb5d2014-02-19 14:07:27 +08002241 free = domain;
2242 if (domain_init(domain, gaw))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002243 goto error;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002244
2245 /* register pcie-to-pci device */
2246 if (dev_tmp) {
David Woodhouseb718cd32014-03-09 13:11:33 -07002247 domain = dmar_insert_dev_info(segment, bus, devfn, NULL, domain);
2248 if (!domain)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002249 goto error;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002250 }
2251
2252found_domain:
David Woodhouseb718cd32014-03-09 13:11:33 -07002253 domain = dmar_insert_dev_info(segment, pdev->bus->number, pdev->devfn,
2254 &pdev->dev, domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002255error:
David Woodhouseb718cd32014-03-09 13:11:33 -07002256 if (free != domain)
Jiang Liue85bb5d2014-02-19 14:07:27 +08002257 domain_exit(free);
David Woodhouseb718cd32014-03-09 13:11:33 -07002258
2259 return domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002260}
2261
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002262static int iommu_identity_mapping;
David Woodhousee0fc7e02009-09-30 09:12:17 -07002263#define IDENTMAP_ALL 1
2264#define IDENTMAP_GFX 2
2265#define IDENTMAP_AZALIA 4
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002266
David Woodhouseb2132032009-06-26 18:50:28 +01002267static int iommu_domain_identity_map(struct dmar_domain *domain,
2268 unsigned long long start,
2269 unsigned long long end)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002270{
David Woodhousec5395d52009-06-28 16:35:56 +01002271 unsigned long first_vpfn = start >> VTD_PAGE_SHIFT;
2272 unsigned long last_vpfn = end >> VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002273
David Woodhousec5395d52009-06-28 16:35:56 +01002274 if (!reserve_iova(&domain->iovad, dma_to_mm_pfn(first_vpfn),
2275 dma_to_mm_pfn(last_vpfn))) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002276 printk(KERN_ERR "IOMMU: reserve iova failed\n");
David Woodhouseb2132032009-06-26 18:50:28 +01002277 return -ENOMEM;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002278 }
2279
David Woodhousec5395d52009-06-28 16:35:56 +01002280 pr_debug("Mapping reserved region %llx-%llx for domain %d\n",
2281 start, end, domain->id);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002282 /*
2283 * RMRR range might have overlap with physical memory range,
2284 * clear it first
2285 */
David Woodhousec5395d52009-06-28 16:35:56 +01002286 dma_pte_clear_range(domain, first_vpfn, last_vpfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002287
David Woodhousec5395d52009-06-28 16:35:56 +01002288 return domain_pfn_mapping(domain, first_vpfn, first_vpfn,
2289 last_vpfn - first_vpfn + 1,
David Woodhouse61df7442009-06-28 11:55:58 +01002290 DMA_PTE_READ|DMA_PTE_WRITE);
David Woodhouseb2132032009-06-26 18:50:28 +01002291}
2292
2293static int iommu_prepare_identity_map(struct pci_dev *pdev,
2294 unsigned long long start,
2295 unsigned long long end)
2296{
2297 struct dmar_domain *domain;
2298 int ret;
2299
David Woodhousec7ab48d2009-06-26 19:10:36 +01002300 domain = get_domain_for_dev(pdev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
David Woodhouseb2132032009-06-26 18:50:28 +01002301 if (!domain)
2302 return -ENOMEM;
2303
David Woodhouse19943b02009-08-04 16:19:20 +01002304 /* For _hardware_ passthrough, don't bother. But for software
2305 passthrough, we do it anyway -- it may indicate a memory
2306 range which is reserved in E820, so which didn't get set
2307 up to start with in si_domain */
2308 if (domain == si_domain && hw_pass_through) {
2309 printk("Ignoring identity map for HW passthrough device %s [0x%Lx - 0x%Lx]\n",
2310 pci_name(pdev), start, end);
2311 return 0;
2312 }
2313
2314 printk(KERN_INFO
2315 "IOMMU: Setting identity map for device %s [0x%Lx - 0x%Lx]\n",
2316 pci_name(pdev), start, end);
David Woodhouse2ff729f2009-08-26 14:25:41 +01002317
David Woodhouse5595b522009-12-02 09:21:55 +00002318 if (end < start) {
2319 WARN(1, "Your BIOS is broken; RMRR ends before it starts!\n"
2320 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2321 dmi_get_system_info(DMI_BIOS_VENDOR),
2322 dmi_get_system_info(DMI_BIOS_VERSION),
2323 dmi_get_system_info(DMI_PRODUCT_VERSION));
2324 ret = -EIO;
2325 goto error;
2326 }
2327
David Woodhouse2ff729f2009-08-26 14:25:41 +01002328 if (end >> agaw_to_width(domain->agaw)) {
2329 WARN(1, "Your BIOS is broken; RMRR exceeds permitted address width (%d bits)\n"
2330 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2331 agaw_to_width(domain->agaw),
2332 dmi_get_system_info(DMI_BIOS_VENDOR),
2333 dmi_get_system_info(DMI_BIOS_VERSION),
2334 dmi_get_system_info(DMI_PRODUCT_VERSION));
2335 ret = -EIO;
2336 goto error;
2337 }
David Woodhouse19943b02009-08-04 16:19:20 +01002338
David Woodhouseb2132032009-06-26 18:50:28 +01002339 ret = iommu_domain_identity_map(domain, start, end);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002340 if (ret)
2341 goto error;
2342
2343 /* context entry init */
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002344 ret = domain_context_mapping(domain, pdev, CONTEXT_TT_MULTI_LEVEL);
David Woodhouseb2132032009-06-26 18:50:28 +01002345 if (ret)
2346 goto error;
2347
2348 return 0;
2349
2350 error:
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002351 domain_exit(domain);
2352 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002353}
2354
2355static inline int iommu_prepare_rmrr_dev(struct dmar_rmrr_unit *rmrr,
2356 struct pci_dev *pdev)
2357{
Keshavamurthy, Anil S358dd8a2007-10-21 16:41:59 -07002358 if (pdev->dev.archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002359 return 0;
2360 return iommu_prepare_identity_map(pdev, rmrr->base_address,
David Woodhouse70e535d2011-05-31 00:22:52 +01002361 rmrr->end_address);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002362}
2363
Suresh Siddhad3f13812011-08-23 17:05:25 -07002364#ifdef CONFIG_INTEL_IOMMU_FLOPPY_WA
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002365static inline void iommu_prepare_isa(void)
2366{
2367 struct pci_dev *pdev;
2368 int ret;
2369
2370 pdev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
2371 if (!pdev)
2372 return;
2373
David Woodhousec7ab48d2009-06-26 19:10:36 +01002374 printk(KERN_INFO "IOMMU: Prepare 0-16MiB unity mapping for LPC\n");
David Woodhouse70e535d2011-05-31 00:22:52 +01002375 ret = iommu_prepare_identity_map(pdev, 0, 16*1024*1024 - 1);
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002376
2377 if (ret)
David Woodhousec7ab48d2009-06-26 19:10:36 +01002378 printk(KERN_ERR "IOMMU: Failed to create 0-16MiB identity map; "
2379 "floppy might not work\n");
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002380
2381}
2382#else
2383static inline void iommu_prepare_isa(void)
2384{
2385 return;
2386}
Suresh Siddhad3f13812011-08-23 17:05:25 -07002387#endif /* !CONFIG_INTEL_IOMMU_FLPY_WA */
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002388
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002389static int md_domain_init(struct dmar_domain *domain, int guest_width);
David Woodhousec7ab48d2009-06-26 19:10:36 +01002390
Matt Kraai071e1372009-08-23 22:30:22 -07002391static int __init si_domain_init(int hw)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002392{
2393 struct dmar_drhd_unit *drhd;
2394 struct intel_iommu *iommu;
David Woodhousec7ab48d2009-06-26 19:10:36 +01002395 int nid, ret = 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002396
Jiang Liu92d03cc2014-02-19 14:07:28 +08002397 si_domain = alloc_domain(false);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002398 if (!si_domain)
2399 return -EFAULT;
2400
Jiang Liu92d03cc2014-02-19 14:07:28 +08002401 si_domain->flags = DOMAIN_FLAG_STATIC_IDENTITY;
2402
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002403 for_each_active_iommu(iommu, drhd) {
2404 ret = iommu_attach_domain(si_domain, iommu);
2405 if (ret) {
2406 domain_exit(si_domain);
2407 return -EFAULT;
2408 }
2409 }
2410
2411 if (md_domain_init(si_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
2412 domain_exit(si_domain);
2413 return -EFAULT;
2414 }
2415
Jiang Liu9544c002014-01-06 14:18:13 +08002416 pr_debug("IOMMU: identity mapping domain is domain %d\n",
2417 si_domain->id);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002418
David Woodhouse19943b02009-08-04 16:19:20 +01002419 if (hw)
2420 return 0;
2421
David Woodhousec7ab48d2009-06-26 19:10:36 +01002422 for_each_online_node(nid) {
Tejun Heod4bbf7e2011-11-28 09:46:22 -08002423 unsigned long start_pfn, end_pfn;
2424 int i;
2425
2426 for_each_mem_pfn_range(i, nid, &start_pfn, &end_pfn, NULL) {
2427 ret = iommu_domain_identity_map(si_domain,
2428 PFN_PHYS(start_pfn), PFN_PHYS(end_pfn));
2429 if (ret)
2430 return ret;
2431 }
David Woodhousec7ab48d2009-06-26 19:10:36 +01002432 }
2433
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002434 return 0;
2435}
2436
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002437static int identity_mapping(struct pci_dev *pdev)
2438{
2439 struct device_domain_info *info;
2440
2441 if (likely(!iommu_identity_mapping))
2442 return 0;
2443
Mike Traviscb452a42011-05-28 13:15:03 -05002444 info = pdev->dev.archdata.iommu;
2445 if (info && info != DUMMY_DEVICE_DOMAIN_INFO)
2446 return (info->domain == si_domain);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002447
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002448 return 0;
2449}
2450
2451static int domain_add_dev_info(struct dmar_domain *domain,
David Woodhouse5fe60f42009-08-09 10:53:41 +01002452 struct pci_dev *pdev,
2453 int translation)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002454{
David Woodhouse0ac72662014-03-09 13:19:22 -07002455 struct dmar_domain *ndomain;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002456 struct device_domain_info *info;
2457 unsigned long flags;
David Woodhouse5fe60f42009-08-09 10:53:41 +01002458 int ret;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002459
David Woodhouse0ac72662014-03-09 13:19:22 -07002460 ndomain = dmar_insert_dev_info(pci_domain_nr(pdev->bus),
2461 pdev->bus->number, pdev->devfn,
2462 &pdev->dev, domain);
2463 if (ndomain != domain)
2464 return -EBUSY;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002465
David Woodhousee2ad23d2012-05-25 17:42:54 +01002466 ret = domain_context_mapping(domain, pdev, translation);
2467 if (ret) {
2468 spin_lock_irqsave(&device_domain_lock, flags);
David Woodhouse0ac72662014-03-09 13:19:22 -07002469 info = pdev->dev.archdata.iommu;
David Woodhouse109b9b02012-05-25 17:43:02 +01002470 unlink_domain_info(info);
David Woodhousee2ad23d2012-05-25 17:42:54 +01002471 spin_unlock_irqrestore(&device_domain_lock, flags);
2472 free_devinfo_mem(info);
2473 return ret;
2474 }
2475
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002476 return 0;
2477}
2478
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002479static bool device_has_rmrr(struct pci_dev *dev)
2480{
2481 struct dmar_rmrr_unit *rmrr;
David Woodhouse832bd852014-03-07 15:08:36 +00002482 struct device *tmp;
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002483 int i;
2484
Jiang Liu0e242612014-02-19 14:07:34 +08002485 rcu_read_lock();
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002486 for_each_rmrr_units(rmrr) {
Jiang Liub683b232014-02-19 14:07:32 +08002487 /*
2488 * Return TRUE if this RMRR contains the device that
2489 * is passed in.
2490 */
2491 for_each_active_dev_scope(rmrr->devices,
2492 rmrr->devices_cnt, i, tmp)
David Woodhouse832bd852014-03-07 15:08:36 +00002493 if (tmp == &dev->dev) {
Jiang Liu0e242612014-02-19 14:07:34 +08002494 rcu_read_unlock();
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002495 return true;
Jiang Liub683b232014-02-19 14:07:32 +08002496 }
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002497 }
Jiang Liu0e242612014-02-19 14:07:34 +08002498 rcu_read_unlock();
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002499 return false;
2500}
2501
David Woodhouse6941af22009-07-04 18:24:27 +01002502static int iommu_should_identity_map(struct pci_dev *pdev, int startup)
2503{
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002504
2505 /*
2506 * We want to prevent any device associated with an RMRR from
2507 * getting placed into the SI Domain. This is done because
2508 * problems exist when devices are moved in and out of domains
2509 * and their respective RMRR info is lost. We exempt USB devices
2510 * from this process due to their usage of RMRRs that are known
2511 * to not be needed after BIOS hand-off to OS.
2512 */
2513 if (device_has_rmrr(pdev) &&
2514 (pdev->class >> 8) != PCI_CLASS_SERIAL_USB)
2515 return 0;
2516
David Woodhousee0fc7e02009-09-30 09:12:17 -07002517 if ((iommu_identity_mapping & IDENTMAP_AZALIA) && IS_AZALIA(pdev))
2518 return 1;
2519
2520 if ((iommu_identity_mapping & IDENTMAP_GFX) && IS_GFX_DEVICE(pdev))
2521 return 1;
2522
2523 if (!(iommu_identity_mapping & IDENTMAP_ALL))
2524 return 0;
David Woodhouse6941af22009-07-04 18:24:27 +01002525
David Woodhouse3dfc8132009-07-04 19:11:08 +01002526 /*
2527 * We want to start off with all devices in the 1:1 domain, and
2528 * take them out later if we find they can't access all of memory.
2529 *
2530 * However, we can't do this for PCI devices behind bridges,
2531 * because all PCI devices behind the same bridge will end up
2532 * with the same source-id on their transactions.
2533 *
2534 * Practically speaking, we can't change things around for these
2535 * devices at run-time, because we can't be sure there'll be no
2536 * DMA transactions in flight for any of their siblings.
2537 *
2538 * So PCI devices (unless they're on the root bus) as well as
2539 * their parent PCI-PCI or PCIe-PCI bridges must be left _out_ of
2540 * the 1:1 domain, just in _case_ one of their siblings turns out
2541 * not to be able to map all of memory.
2542 */
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09002543 if (!pci_is_pcie(pdev)) {
David Woodhouse3dfc8132009-07-04 19:11:08 +01002544 if (!pci_is_root_bus(pdev->bus))
2545 return 0;
2546 if (pdev->class >> 8 == PCI_CLASS_BRIDGE_PCI)
2547 return 0;
Yijing Wang62f87c02012-07-24 17:20:03 +08002548 } else if (pci_pcie_type(pdev) == PCI_EXP_TYPE_PCI_BRIDGE)
David Woodhouse3dfc8132009-07-04 19:11:08 +01002549 return 0;
2550
2551 /*
2552 * At boot time, we don't yet know if devices will be 64-bit capable.
2553 * Assume that they will -- if they turn out not to be, then we can
2554 * take them out of the 1:1 domain later.
2555 */
Chris Wright8fcc5372011-05-28 13:15:02 -05002556 if (!startup) {
2557 /*
2558 * If the device's dma_mask is less than the system's memory
2559 * size then this is not a candidate for identity mapping.
2560 */
2561 u64 dma_mask = pdev->dma_mask;
2562
2563 if (pdev->dev.coherent_dma_mask &&
2564 pdev->dev.coherent_dma_mask < dma_mask)
2565 dma_mask = pdev->dev.coherent_dma_mask;
2566
2567 return dma_mask >= dma_get_required_mask(&pdev->dev);
2568 }
David Woodhouse6941af22009-07-04 18:24:27 +01002569
2570 return 1;
2571}
2572
Matt Kraai071e1372009-08-23 22:30:22 -07002573static int __init iommu_prepare_static_identity_mapping(int hw)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002574{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002575 struct pci_dev *pdev = NULL;
2576 int ret;
2577
David Woodhouse19943b02009-08-04 16:19:20 +01002578 ret = si_domain_init(hw);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002579 if (ret)
2580 return -EFAULT;
2581
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002582 for_each_pci_dev(pdev) {
David Woodhouse6941af22009-07-04 18:24:27 +01002583 if (iommu_should_identity_map(pdev, 1)) {
David Woodhouse5fe60f42009-08-09 10:53:41 +01002584 ret = domain_add_dev_info(si_domain, pdev,
Mike Traviseae460b2012-03-05 15:05:16 -08002585 hw ? CONTEXT_TT_PASS_THROUGH :
2586 CONTEXT_TT_MULTI_LEVEL);
2587 if (ret) {
2588 /* device not associated with an iommu */
2589 if (ret == -ENODEV)
2590 continue;
David Woodhouse62edf5d2009-07-04 10:59:46 +01002591 return ret;
Mike Traviseae460b2012-03-05 15:05:16 -08002592 }
2593 pr_info("IOMMU: %s identity mapping for device %s\n",
2594 hw ? "hardware" : "software", pci_name(pdev));
David Woodhouse62edf5d2009-07-04 10:59:46 +01002595 }
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002596 }
2597
2598 return 0;
2599}
2600
Joseph Cihulab7792602011-05-03 00:08:37 -07002601static int __init init_dmars(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002602{
2603 struct dmar_drhd_unit *drhd;
2604 struct dmar_rmrr_unit *rmrr;
David Woodhouse832bd852014-03-07 15:08:36 +00002605 struct device *dev;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002606 struct intel_iommu *iommu;
Suresh Siddha9d783ba2009-03-16 17:04:55 -07002607 int i, ret;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002608
2609 /*
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002610 * for each drhd
2611 * allocate root
2612 * initialize and program root entry to not present
2613 * endfor
2614 */
2615 for_each_drhd_unit(drhd) {
mark gross5e0d2a62008-03-04 15:22:08 -08002616 /*
2617 * lock not needed as this is only incremented in the single
2618 * threaded kernel __init code path all other access are read
2619 * only
2620 */
Mike Travis1b198bb2012-03-05 15:05:16 -08002621 if (g_num_of_iommus < IOMMU_UNITS_SUPPORTED) {
2622 g_num_of_iommus++;
2623 continue;
2624 }
2625 printk_once(KERN_ERR "intel-iommu: exceeded %d IOMMUs\n",
2626 IOMMU_UNITS_SUPPORTED);
mark gross5e0d2a62008-03-04 15:22:08 -08002627 }
2628
Weidong Hand9630fe2008-12-08 11:06:32 +08002629 g_iommus = kcalloc(g_num_of_iommus, sizeof(struct intel_iommu *),
2630 GFP_KERNEL);
2631 if (!g_iommus) {
2632 printk(KERN_ERR "Allocating global iommu array failed\n");
2633 ret = -ENOMEM;
2634 goto error;
2635 }
2636
mark gross80b20dd2008-04-18 13:53:58 -07002637 deferred_flush = kzalloc(g_num_of_iommus *
2638 sizeof(struct deferred_flush_tables), GFP_KERNEL);
2639 if (!deferred_flush) {
mark gross5e0d2a62008-03-04 15:22:08 -08002640 ret = -ENOMEM;
Jiang Liu989d51f2014-02-19 14:07:21 +08002641 goto free_g_iommus;
mark gross5e0d2a62008-03-04 15:22:08 -08002642 }
2643
Jiang Liu7c919772014-01-06 14:18:18 +08002644 for_each_active_iommu(iommu, drhd) {
Weidong Hand9630fe2008-12-08 11:06:32 +08002645 g_iommus[iommu->seq_id] = iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002646
Suresh Siddhae61d98d2008-07-10 11:16:35 -07002647 ret = iommu_init_domains(iommu);
2648 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08002649 goto free_iommu;
Suresh Siddhae61d98d2008-07-10 11:16:35 -07002650
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002651 /*
2652 * TBD:
2653 * we could share the same root & context tables
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002654 * among all IOMMU's. Need to Split it later.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002655 */
2656 ret = iommu_alloc_root_entry(iommu);
2657 if (ret) {
2658 printk(KERN_ERR "IOMMU: allocate root entry failed\n");
Jiang Liu989d51f2014-02-19 14:07:21 +08002659 goto free_iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002660 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002661 if (!ecap_pass_through(iommu->ecap))
David Woodhouse19943b02009-08-04 16:19:20 +01002662 hw_pass_through = 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002663 }
2664
Suresh Siddha1531a6a2009-03-16 17:04:57 -07002665 /*
2666 * Start from the sane iommu hardware state.
2667 */
Jiang Liu7c919772014-01-06 14:18:18 +08002668 for_each_active_iommu(iommu, drhd) {
Suresh Siddha1531a6a2009-03-16 17:04:57 -07002669 /*
2670 * If the queued invalidation is already initialized by us
2671 * (for example, while enabling interrupt-remapping) then
2672 * we got the things already rolling from a sane state.
2673 */
2674 if (iommu->qi)
2675 continue;
2676
2677 /*
2678 * Clear any previous faults.
2679 */
2680 dmar_fault(-1, iommu);
2681 /*
2682 * Disable queued invalidation if supported and already enabled
2683 * before OS handover.
2684 */
2685 dmar_disable_qi(iommu);
2686 }
2687
Jiang Liu7c919772014-01-06 14:18:18 +08002688 for_each_active_iommu(iommu, drhd) {
Youquan Songa77b67d2008-10-16 16:31:56 -07002689 if (dmar_enable_qi(iommu)) {
2690 /*
2691 * Queued Invalidate not enabled, use Register Based
2692 * Invalidate
2693 */
2694 iommu->flush.flush_context = __iommu_flush_context;
2695 iommu->flush.flush_iotlb = __iommu_flush_iotlb;
Yinghai Lu680a7522010-04-08 19:58:23 +01002696 printk(KERN_INFO "IOMMU %d 0x%Lx: using Register based "
FUJITA Tomonorib4e0f9e2008-11-19 13:53:42 +09002697 "invalidation\n",
Yinghai Lu680a7522010-04-08 19:58:23 +01002698 iommu->seq_id,
FUJITA Tomonorib4e0f9e2008-11-19 13:53:42 +09002699 (unsigned long long)drhd->reg_base_addr);
Youquan Songa77b67d2008-10-16 16:31:56 -07002700 } else {
2701 iommu->flush.flush_context = qi_flush_context;
2702 iommu->flush.flush_iotlb = qi_flush_iotlb;
Yinghai Lu680a7522010-04-08 19:58:23 +01002703 printk(KERN_INFO "IOMMU %d 0x%Lx: using Queued "
FUJITA Tomonorib4e0f9e2008-11-19 13:53:42 +09002704 "invalidation\n",
Yinghai Lu680a7522010-04-08 19:58:23 +01002705 iommu->seq_id,
FUJITA Tomonorib4e0f9e2008-11-19 13:53:42 +09002706 (unsigned long long)drhd->reg_base_addr);
Youquan Songa77b67d2008-10-16 16:31:56 -07002707 }
2708 }
2709
David Woodhouse19943b02009-08-04 16:19:20 +01002710 if (iommu_pass_through)
David Woodhousee0fc7e02009-09-30 09:12:17 -07002711 iommu_identity_mapping |= IDENTMAP_ALL;
2712
Suresh Siddhad3f13812011-08-23 17:05:25 -07002713#ifdef CONFIG_INTEL_IOMMU_BROKEN_GFX_WA
David Woodhousee0fc7e02009-09-30 09:12:17 -07002714 iommu_identity_mapping |= IDENTMAP_GFX;
David Woodhouse19943b02009-08-04 16:19:20 +01002715#endif
David Woodhousee0fc7e02009-09-30 09:12:17 -07002716
2717 check_tylersburg_isoch();
2718
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002719 /*
2720 * If pass through is not set or not enabled, setup context entries for
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002721 * identity mappings for rmrr, gfx, and isa and may fall back to static
2722 * identity mapping if iommu_identity_mapping is set.
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002723 */
David Woodhouse19943b02009-08-04 16:19:20 +01002724 if (iommu_identity_mapping) {
2725 ret = iommu_prepare_static_identity_mapping(hw_pass_through);
2726 if (ret) {
2727 printk(KERN_CRIT "Failed to setup IOMMU pass-through\n");
Jiang Liu989d51f2014-02-19 14:07:21 +08002728 goto free_iommu;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002729 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002730 }
David Woodhouse19943b02009-08-04 16:19:20 +01002731 /*
2732 * For each rmrr
2733 * for each dev attached to rmrr
2734 * do
2735 * locate drhd for dev, alloc domain for dev
2736 * allocate free domain
2737 * allocate page table entries for rmrr
2738 * if context not allocated for bus
2739 * allocate and init context
2740 * set present in root table for this bus
2741 * init context with domain, translation etc
2742 * endfor
2743 * endfor
2744 */
2745 printk(KERN_INFO "IOMMU: Setting RMRR:\n");
2746 for_each_rmrr_units(rmrr) {
Jiang Liub683b232014-02-19 14:07:32 +08002747 /* some BIOS lists non-exist devices in DMAR table. */
2748 for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
David Woodhouse832bd852014-03-07 15:08:36 +00002749 i, dev) {
2750 if (!dev_is_pci(dev))
2751 continue;
2752 ret = iommu_prepare_rmrr_dev(rmrr, to_pci_dev(dev));
David Woodhouse19943b02009-08-04 16:19:20 +01002753 if (ret)
2754 printk(KERN_ERR
2755 "IOMMU: mapping reserved region failed\n");
2756 }
2757 }
2758
2759 iommu_prepare_isa();
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002760
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002761 /*
2762 * for each drhd
2763 * enable fault log
2764 * global invalidate context cache
2765 * global invalidate iotlb
2766 * enable translation
2767 */
Jiang Liu7c919772014-01-06 14:18:18 +08002768 for_each_iommu(iommu, drhd) {
Joseph Cihula51a63e62011-03-21 11:04:24 -07002769 if (drhd->ignored) {
2770 /*
2771 * we always have to disable PMRs or DMA may fail on
2772 * this device
2773 */
2774 if (force_on)
Jiang Liu7c919772014-01-06 14:18:18 +08002775 iommu_disable_protect_mem_regions(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002776 continue;
Joseph Cihula51a63e62011-03-21 11:04:24 -07002777 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002778
2779 iommu_flush_write_buffer(iommu);
2780
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07002781 ret = dmar_set_interrupt(iommu);
2782 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08002783 goto free_iommu;
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07002784
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002785 iommu_set_root_entry(iommu);
2786
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002787 iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002788 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
mark grossf8bab732008-02-08 04:18:38 -08002789
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002790 ret = iommu_enable_translation(iommu);
2791 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08002792 goto free_iommu;
David Woodhouseb94996c2009-09-19 15:28:12 -07002793
2794 iommu_disable_protect_mem_regions(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002795 }
2796
2797 return 0;
Jiang Liu989d51f2014-02-19 14:07:21 +08002798
2799free_iommu:
Jiang Liu7c919772014-01-06 14:18:18 +08002800 for_each_active_iommu(iommu, drhd)
Jiang Liua868e6b2014-01-06 14:18:20 +08002801 free_dmar_iommu(iommu);
Jiang Liu9bdc5312014-01-06 14:18:27 +08002802 kfree(deferred_flush);
Jiang Liu989d51f2014-02-19 14:07:21 +08002803free_g_iommus:
Weidong Hand9630fe2008-12-08 11:06:32 +08002804 kfree(g_iommus);
Jiang Liu989d51f2014-02-19 14:07:21 +08002805error:
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002806 return ret;
2807}
2808
David Woodhouse5a5e02a2009-07-04 09:35:44 +01002809/* This takes a number of _MM_ pages, not VTD pages */
David Woodhouse875764d2009-06-28 21:20:51 +01002810static struct iova *intel_alloc_iova(struct device *dev,
2811 struct dmar_domain *domain,
2812 unsigned long nrpages, uint64_t dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002813{
2814 struct pci_dev *pdev = to_pci_dev(dev);
2815 struct iova *iova = NULL;
2816
David Woodhouse875764d2009-06-28 21:20:51 +01002817 /* Restrict dma_mask to the width that the iommu can handle */
2818 dma_mask = min_t(uint64_t, DOMAIN_MAX_ADDR(domain->gaw), dma_mask);
2819
2820 if (!dmar_forcedac && dma_mask > DMA_BIT_MASK(32)) {
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002821 /*
2822 * First try to allocate an io virtual address in
Yang Hongyang284901a2009-04-06 19:01:15 -07002823 * DMA_BIT_MASK(32) and if that fails then try allocating
Joe Perches36098012007-12-17 11:40:11 -08002824 * from higher range
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002825 */
David Woodhouse875764d2009-06-28 21:20:51 +01002826 iova = alloc_iova(&domain->iovad, nrpages,
2827 IOVA_PFN(DMA_BIT_MASK(32)), 1);
2828 if (iova)
2829 return iova;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002830 }
David Woodhouse875764d2009-06-28 21:20:51 +01002831 iova = alloc_iova(&domain->iovad, nrpages, IOVA_PFN(dma_mask), 1);
2832 if (unlikely(!iova)) {
2833 printk(KERN_ERR "Allocating %ld-page iova for %s failed",
2834 nrpages, pci_name(pdev));
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002835 return NULL;
2836 }
2837
2838 return iova;
2839}
2840
David Woodhouse147202a2009-07-07 19:43:20 +01002841static struct dmar_domain *__get_valid_domain_for_dev(struct pci_dev *pdev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002842{
2843 struct dmar_domain *domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002844 int ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002845
2846 domain = get_domain_for_dev(pdev,
2847 DEFAULT_DOMAIN_ADDRESS_WIDTH);
2848 if (!domain) {
2849 printk(KERN_ERR
2850 "Allocating domain for %s failed", pci_name(pdev));
Al Viro4fe05bb2007-10-29 04:51:16 +00002851 return NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002852 }
2853
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002854 /* make sure context mapping is ok */
Weidong Han5331fe62008-12-08 23:00:00 +08002855 if (unlikely(!domain_context_mapped(pdev))) {
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002856 ret = domain_context_mapping(domain, pdev,
2857 CONTEXT_TT_MULTI_LEVEL);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002858 if (ret) {
2859 printk(KERN_ERR
2860 "Domain context map for %s failed",
2861 pci_name(pdev));
Al Viro4fe05bb2007-10-29 04:51:16 +00002862 return NULL;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002863 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002864 }
2865
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002866 return domain;
2867}
2868
David Woodhouse147202a2009-07-07 19:43:20 +01002869static inline struct dmar_domain *get_valid_domain_for_dev(struct pci_dev *dev)
2870{
2871 struct device_domain_info *info;
2872
2873 /* No lock here, assumes no domain exit in normal case */
2874 info = dev->dev.archdata.iommu;
2875 if (likely(info))
2876 return info->domain;
2877
2878 return __get_valid_domain_for_dev(dev);
2879}
2880
David Woodhouse3d891942014-03-06 15:59:26 +00002881static int iommu_dummy(struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002882{
David Woodhouse3d891942014-03-06 15:59:26 +00002883 return dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002884}
2885
2886/* Check if the pdev needs to go through non-identity map and unmap process.*/
David Woodhouse73676832009-07-04 14:08:36 +01002887static int iommu_no_mapping(struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002888{
David Woodhouse73676832009-07-04 14:08:36 +01002889 struct pci_dev *pdev;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002890 int found;
2891
Yijing Wangdbad0862013-12-05 19:43:42 +08002892 if (unlikely(!dev_is_pci(dev)))
David Woodhouse73676832009-07-04 14:08:36 +01002893 return 1;
2894
David Woodhouse3d891942014-03-06 15:59:26 +00002895 if (iommu_dummy(dev))
David Woodhouse1e4c64c2009-07-04 10:40:38 +01002896 return 1;
2897
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002898 if (!iommu_identity_mapping)
David Woodhouse1e4c64c2009-07-04 10:40:38 +01002899 return 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002900
David Woodhouse3d891942014-03-06 15:59:26 +00002901 pdev = to_pci_dev(dev);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002902 found = identity_mapping(pdev);
2903 if (found) {
David Woodhouse6941af22009-07-04 18:24:27 +01002904 if (iommu_should_identity_map(pdev, 0))
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002905 return 1;
2906 else {
2907 /*
2908 * 32 bit DMA is removed from si_domain and fall back
2909 * to non-identity mapping.
2910 */
2911 domain_remove_one_dev_info(si_domain, pdev);
2912 printk(KERN_INFO "32bit %s uses non-identity mapping\n",
2913 pci_name(pdev));
2914 return 0;
2915 }
2916 } else {
2917 /*
2918 * In case of a detached 64 bit DMA device from vm, the device
2919 * is put into si_domain for identity mapping.
2920 */
David Woodhouse6941af22009-07-04 18:24:27 +01002921 if (iommu_should_identity_map(pdev, 0)) {
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002922 int ret;
David Woodhouse5fe60f42009-08-09 10:53:41 +01002923 ret = domain_add_dev_info(si_domain, pdev,
2924 hw_pass_through ?
2925 CONTEXT_TT_PASS_THROUGH :
2926 CONTEXT_TT_MULTI_LEVEL);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002927 if (!ret) {
2928 printk(KERN_INFO "64bit %s uses identity mapping\n",
2929 pci_name(pdev));
2930 return 1;
2931 }
2932 }
2933 }
2934
David Woodhouse1e4c64c2009-07-04 10:40:38 +01002935 return 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002936}
2937
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09002938static dma_addr_t __intel_map_single(struct device *hwdev, phys_addr_t paddr,
2939 size_t size, int dir, u64 dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002940{
2941 struct pci_dev *pdev = to_pci_dev(hwdev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002942 struct dmar_domain *domain;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002943 phys_addr_t start_paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002944 struct iova *iova;
2945 int prot = 0;
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002946 int ret;
Weidong Han8c11e792008-12-08 15:29:22 +08002947 struct intel_iommu *iommu;
Fenghua Yu33041ec2009-08-04 15:10:59 -07002948 unsigned long paddr_pfn = paddr >> PAGE_SHIFT;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002949
2950 BUG_ON(dir == DMA_NONE);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002951
David Woodhouse73676832009-07-04 14:08:36 +01002952 if (iommu_no_mapping(hwdev))
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002953 return paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002954
2955 domain = get_valid_domain_for_dev(pdev);
2956 if (!domain)
2957 return 0;
2958
Weidong Han8c11e792008-12-08 15:29:22 +08002959 iommu = domain_get_iommu(domain);
David Woodhouse88cb6a72009-06-28 15:03:06 +01002960 size = aligned_nrpages(paddr, size);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002961
Mike Travisc681d0b2011-05-28 13:15:05 -05002962 iova = intel_alloc_iova(hwdev, domain, dma_to_mm_pfn(size), dma_mask);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002963 if (!iova)
2964 goto error;
2965
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002966 /*
2967 * Check if DMAR supports zero-length reads on write only
2968 * mappings..
2969 */
2970 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08002971 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002972 prot |= DMA_PTE_READ;
2973 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
2974 prot |= DMA_PTE_WRITE;
2975 /*
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002976 * paddr - (paddr + size) might be partial page, we should map the whole
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002977 * page. Note: if two part of one page are separately mapped, we
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002978 * might have two guest_addr mapping to the same host paddr, but this
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002979 * is not a big problem
2980 */
David Woodhouse0ab36de2009-06-28 14:01:43 +01002981 ret = domain_pfn_mapping(domain, mm_to_dma_pfn(iova->pfn_lo),
Fenghua Yu33041ec2009-08-04 15:10:59 -07002982 mm_to_dma_pfn(paddr_pfn), size, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002983 if (ret)
2984 goto error;
2985
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002986 /* it's a non-present to present mapping. Only flush if caching mode */
2987 if (cap_caching_mode(iommu->cap))
David Woodhouseea8ea462014-03-05 17:09:32 +00002988 iommu_flush_iotlb_psi(iommu, domain->id, mm_to_dma_pfn(iova->pfn_lo), size, 0, 1);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002989 else
Weidong Han8c11e792008-12-08 15:29:22 +08002990 iommu_flush_write_buffer(iommu);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002991
David Woodhouse03d6a242009-06-28 15:33:46 +01002992 start_paddr = (phys_addr_t)iova->pfn_lo << PAGE_SHIFT;
2993 start_paddr += paddr & ~PAGE_MASK;
2994 return start_paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002995
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002996error:
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002997 if (iova)
2998 __free_iova(&domain->iovad, iova);
David Woodhouse4cf2e752009-02-11 17:23:43 +00002999 printk(KERN_ERR"Device %s request: %zx@%llx dir %d --- failed\n",
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003000 pci_name(pdev), size, (unsigned long long)paddr, dir);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003001 return 0;
3002}
3003
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003004static dma_addr_t intel_map_page(struct device *dev, struct page *page,
3005 unsigned long offset, size_t size,
3006 enum dma_data_direction dir,
3007 struct dma_attrs *attrs)
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003008{
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003009 return __intel_map_single(dev, page_to_phys(page) + offset, size,
3010 dir, to_pci_dev(dev)->dma_mask);
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003011}
3012
mark gross5e0d2a62008-03-04 15:22:08 -08003013static void flush_unmaps(void)
3014{
mark gross80b20dd2008-04-18 13:53:58 -07003015 int i, j;
mark gross5e0d2a62008-03-04 15:22:08 -08003016
mark gross5e0d2a62008-03-04 15:22:08 -08003017 timer_on = 0;
3018
3019 /* just flush them all */
3020 for (i = 0; i < g_num_of_iommus; i++) {
Weidong Hana2bb8452008-12-08 11:24:12 +08003021 struct intel_iommu *iommu = g_iommus[i];
3022 if (!iommu)
3023 continue;
Suresh Siddhac42d9f32008-07-10 11:16:36 -07003024
Yu Zhao9dd2fe82009-05-18 13:51:36 +08003025 if (!deferred_flush[i].next)
3026 continue;
3027
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003028 /* In caching mode, global flushes turn emulation expensive */
3029 if (!cap_caching_mode(iommu->cap))
3030 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
Yu Zhao93a23a72009-05-18 13:51:37 +08003031 DMA_TLB_GLOBAL_FLUSH);
Yu Zhao9dd2fe82009-05-18 13:51:36 +08003032 for (j = 0; j < deferred_flush[i].next; j++) {
Yu Zhao93a23a72009-05-18 13:51:37 +08003033 unsigned long mask;
3034 struct iova *iova = deferred_flush[i].iova[j];
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003035 struct dmar_domain *domain = deferred_flush[i].domain[j];
Yu Zhao93a23a72009-05-18 13:51:37 +08003036
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003037 /* On real hardware multiple invalidations are expensive */
3038 if (cap_caching_mode(iommu->cap))
3039 iommu_flush_iotlb_psi(iommu, domain->id,
David Woodhouseea8ea462014-03-05 17:09:32 +00003040 iova->pfn_lo, iova->pfn_hi - iova->pfn_lo + 1,
3041 !deferred_flush[i].freelist[j], 0);
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003042 else {
3043 mask = ilog2(mm_to_dma_pfn(iova->pfn_hi - iova->pfn_lo + 1));
3044 iommu_flush_dev_iotlb(deferred_flush[i].domain[j],
3045 (uint64_t)iova->pfn_lo << PAGE_SHIFT, mask);
3046 }
Yu Zhao93a23a72009-05-18 13:51:37 +08003047 __free_iova(&deferred_flush[i].domain[j]->iovad, iova);
David Woodhouseea8ea462014-03-05 17:09:32 +00003048 if (deferred_flush[i].freelist[j])
3049 dma_free_pagelist(deferred_flush[i].freelist[j]);
mark gross80b20dd2008-04-18 13:53:58 -07003050 }
Yu Zhao9dd2fe82009-05-18 13:51:36 +08003051 deferred_flush[i].next = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08003052 }
3053
mark gross5e0d2a62008-03-04 15:22:08 -08003054 list_size = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08003055}
3056
3057static void flush_unmaps_timeout(unsigned long data)
3058{
mark gross80b20dd2008-04-18 13:53:58 -07003059 unsigned long flags;
3060
3061 spin_lock_irqsave(&async_umap_flush_lock, flags);
mark gross5e0d2a62008-03-04 15:22:08 -08003062 flush_unmaps();
mark gross80b20dd2008-04-18 13:53:58 -07003063 spin_unlock_irqrestore(&async_umap_flush_lock, flags);
mark gross5e0d2a62008-03-04 15:22:08 -08003064}
3065
David Woodhouseea8ea462014-03-05 17:09:32 +00003066static void add_unmap(struct dmar_domain *dom, struct iova *iova, struct page *freelist)
mark gross5e0d2a62008-03-04 15:22:08 -08003067{
3068 unsigned long flags;
mark gross80b20dd2008-04-18 13:53:58 -07003069 int next, iommu_id;
Weidong Han8c11e792008-12-08 15:29:22 +08003070 struct intel_iommu *iommu;
mark gross5e0d2a62008-03-04 15:22:08 -08003071
3072 spin_lock_irqsave(&async_umap_flush_lock, flags);
mark gross80b20dd2008-04-18 13:53:58 -07003073 if (list_size == HIGH_WATER_MARK)
3074 flush_unmaps();
3075
Weidong Han8c11e792008-12-08 15:29:22 +08003076 iommu = domain_get_iommu(dom);
3077 iommu_id = iommu->seq_id;
Suresh Siddhac42d9f32008-07-10 11:16:36 -07003078
mark gross80b20dd2008-04-18 13:53:58 -07003079 next = deferred_flush[iommu_id].next;
3080 deferred_flush[iommu_id].domain[next] = dom;
3081 deferred_flush[iommu_id].iova[next] = iova;
David Woodhouseea8ea462014-03-05 17:09:32 +00003082 deferred_flush[iommu_id].freelist[next] = freelist;
mark gross80b20dd2008-04-18 13:53:58 -07003083 deferred_flush[iommu_id].next++;
mark gross5e0d2a62008-03-04 15:22:08 -08003084
3085 if (!timer_on) {
3086 mod_timer(&unmap_timer, jiffies + msecs_to_jiffies(10));
3087 timer_on = 1;
3088 }
3089 list_size++;
3090 spin_unlock_irqrestore(&async_umap_flush_lock, flags);
3091}
3092
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003093static void intel_unmap_page(struct device *dev, dma_addr_t dev_addr,
3094 size_t size, enum dma_data_direction dir,
3095 struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003096{
3097 struct pci_dev *pdev = to_pci_dev(dev);
3098 struct dmar_domain *domain;
David Woodhoused794dc92009-06-28 00:27:49 +01003099 unsigned long start_pfn, last_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003100 struct iova *iova;
Weidong Han8c11e792008-12-08 15:29:22 +08003101 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00003102 struct page *freelist;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003103
David Woodhouse73676832009-07-04 14:08:36 +01003104 if (iommu_no_mapping(dev))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003105 return;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003106
David Woodhouse1525a292014-03-06 16:19:30 +00003107 domain = find_domain(dev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003108 BUG_ON(!domain);
3109
Weidong Han8c11e792008-12-08 15:29:22 +08003110 iommu = domain_get_iommu(domain);
3111
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003112 iova = find_iova(&domain->iovad, IOVA_PFN(dev_addr));
David Woodhouse85b98272009-07-01 19:27:53 +01003113 if (WARN_ONCE(!iova, "Driver unmaps unmatched page at PFN %llx\n",
3114 (unsigned long long)dev_addr))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003115 return;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003116
David Woodhoused794dc92009-06-28 00:27:49 +01003117 start_pfn = mm_to_dma_pfn(iova->pfn_lo);
3118 last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003119
David Woodhoused794dc92009-06-28 00:27:49 +01003120 pr_debug("Device %s unmapping: pfn %lx-%lx\n",
3121 pci_name(pdev), start_pfn, last_pfn);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003122
David Woodhouseea8ea462014-03-05 17:09:32 +00003123 freelist = domain_unmap(domain, start_pfn, last_pfn);
David Woodhoused794dc92009-06-28 00:27:49 +01003124
mark gross5e0d2a62008-03-04 15:22:08 -08003125 if (intel_iommu_strict) {
David Woodhouse03d6a242009-06-28 15:33:46 +01003126 iommu_flush_iotlb_psi(iommu, domain->id, start_pfn,
David Woodhouseea8ea462014-03-05 17:09:32 +00003127 last_pfn - start_pfn + 1, !freelist, 0);
mark gross5e0d2a62008-03-04 15:22:08 -08003128 /* free iova */
3129 __free_iova(&domain->iovad, iova);
David Woodhouseea8ea462014-03-05 17:09:32 +00003130 dma_free_pagelist(freelist);
mark gross5e0d2a62008-03-04 15:22:08 -08003131 } else {
David Woodhouseea8ea462014-03-05 17:09:32 +00003132 add_unmap(domain, iova, freelist);
mark gross5e0d2a62008-03-04 15:22:08 -08003133 /*
3134 * queue up the release of the unmap to save the 1/6th of the
3135 * cpu used up by the iotlb flush operation...
3136 */
mark gross5e0d2a62008-03-04 15:22:08 -08003137 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003138}
3139
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09003140static void *intel_alloc_coherent(struct device *hwdev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003141 dma_addr_t *dma_handle, gfp_t flags,
3142 struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003143{
3144 void *vaddr;
3145 int order;
3146
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003147 size = PAGE_ALIGN(size);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003148 order = get_order(size);
Alex Williamsone8bb9102009-11-04 15:59:34 -07003149
3150 if (!iommu_no_mapping(hwdev))
3151 flags &= ~(GFP_DMA | GFP_DMA32);
3152 else if (hwdev->coherent_dma_mask < dma_get_required_mask(hwdev)) {
3153 if (hwdev->coherent_dma_mask < DMA_BIT_MASK(32))
3154 flags |= GFP_DMA;
3155 else
3156 flags |= GFP_DMA32;
3157 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003158
3159 vaddr = (void *)__get_free_pages(flags, order);
3160 if (!vaddr)
3161 return NULL;
3162 memset(vaddr, 0, size);
3163
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003164 *dma_handle = __intel_map_single(hwdev, virt_to_bus(vaddr), size,
3165 DMA_BIDIRECTIONAL,
3166 hwdev->coherent_dma_mask);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003167 if (*dma_handle)
3168 return vaddr;
3169 free_pages((unsigned long)vaddr, order);
3170 return NULL;
3171}
3172
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09003173static void intel_free_coherent(struct device *hwdev, size_t size, void *vaddr,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003174 dma_addr_t dma_handle, struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003175{
3176 int order;
3177
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003178 size = PAGE_ALIGN(size);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003179 order = get_order(size);
3180
David Woodhouse0db9b7a2009-07-14 02:01:57 +01003181 intel_unmap_page(hwdev, dma_handle, size, DMA_BIDIRECTIONAL, NULL);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003182 free_pages((unsigned long)vaddr, order);
3183}
3184
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09003185static void intel_unmap_sg(struct device *hwdev, struct scatterlist *sglist,
3186 int nelems, enum dma_data_direction dir,
3187 struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003188{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003189 struct dmar_domain *domain;
David Woodhoused794dc92009-06-28 00:27:49 +01003190 unsigned long start_pfn, last_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003191 struct iova *iova;
Weidong Han8c11e792008-12-08 15:29:22 +08003192 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00003193 struct page *freelist;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003194
David Woodhouse73676832009-07-04 14:08:36 +01003195 if (iommu_no_mapping(hwdev))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003196 return;
3197
David Woodhouse1525a292014-03-06 16:19:30 +00003198 domain = find_domain(hwdev);
Weidong Han8c11e792008-12-08 15:29:22 +08003199 BUG_ON(!domain);
3200
3201 iommu = domain_get_iommu(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003202
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003203 iova = find_iova(&domain->iovad, IOVA_PFN(sglist[0].dma_address));
David Woodhouse85b98272009-07-01 19:27:53 +01003204 if (WARN_ONCE(!iova, "Driver unmaps unmatched sglist at PFN %llx\n",
3205 (unsigned long long)sglist[0].dma_address))
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003206 return;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003207
David Woodhoused794dc92009-06-28 00:27:49 +01003208 start_pfn = mm_to_dma_pfn(iova->pfn_lo);
3209 last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003210
David Woodhouseea8ea462014-03-05 17:09:32 +00003211 freelist = domain_unmap(domain, start_pfn, last_pfn);
David Woodhoused794dc92009-06-28 00:27:49 +01003212
David Woodhouseacea0012009-07-14 01:55:11 +01003213 if (intel_iommu_strict) {
3214 iommu_flush_iotlb_psi(iommu, domain->id, start_pfn,
David Woodhouseea8ea462014-03-05 17:09:32 +00003215 last_pfn - start_pfn + 1, !freelist, 0);
David Woodhouseacea0012009-07-14 01:55:11 +01003216 /* free iova */
3217 __free_iova(&domain->iovad, iova);
David Woodhouseea8ea462014-03-05 17:09:32 +00003218 dma_free_pagelist(freelist);
David Woodhouseacea0012009-07-14 01:55:11 +01003219 } else {
David Woodhouseea8ea462014-03-05 17:09:32 +00003220 add_unmap(domain, iova, freelist);
David Woodhouseacea0012009-07-14 01:55:11 +01003221 /*
3222 * queue up the release of the unmap to save the 1/6th of the
3223 * cpu used up by the iotlb flush operation...
3224 */
3225 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003226}
3227
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003228static int intel_nontranslate_map_sg(struct device *hddev,
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003229 struct scatterlist *sglist, int nelems, int dir)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003230{
3231 int i;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003232 struct scatterlist *sg;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003233
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003234 for_each_sg(sglist, sg, nelems, i) {
FUJITA Tomonori12d4d402007-10-23 09:32:25 +02003235 BUG_ON(!sg_page(sg));
David Woodhouse4cf2e752009-02-11 17:23:43 +00003236 sg->dma_address = page_to_phys(sg_page(sg)) + sg->offset;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003237 sg->dma_length = sg->length;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003238 }
3239 return nelems;
3240}
3241
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09003242static int intel_map_sg(struct device *hwdev, struct scatterlist *sglist, int nelems,
3243 enum dma_data_direction dir, struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003244{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003245 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003246 struct pci_dev *pdev = to_pci_dev(hwdev);
3247 struct dmar_domain *domain;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003248 size_t size = 0;
3249 int prot = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003250 struct iova *iova = NULL;
3251 int ret;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003252 struct scatterlist *sg;
David Woodhouseb536d242009-06-28 14:49:31 +01003253 unsigned long start_vpfn;
Weidong Han8c11e792008-12-08 15:29:22 +08003254 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003255
3256 BUG_ON(dir == DMA_NONE);
David Woodhouse73676832009-07-04 14:08:36 +01003257 if (iommu_no_mapping(hwdev))
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003258 return intel_nontranslate_map_sg(hwdev, sglist, nelems, dir);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003259
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003260 domain = get_valid_domain_for_dev(pdev);
3261 if (!domain)
3262 return 0;
3263
Weidong Han8c11e792008-12-08 15:29:22 +08003264 iommu = domain_get_iommu(domain);
3265
David Woodhouseb536d242009-06-28 14:49:31 +01003266 for_each_sg(sglist, sg, nelems, i)
David Woodhouse88cb6a72009-06-28 15:03:06 +01003267 size += aligned_nrpages(sg->offset, sg->length);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003268
David Woodhouse5a5e02a2009-07-04 09:35:44 +01003269 iova = intel_alloc_iova(hwdev, domain, dma_to_mm_pfn(size),
3270 pdev->dma_mask);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003271 if (!iova) {
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003272 sglist->dma_length = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003273 return 0;
3274 }
3275
3276 /*
3277 * Check if DMAR supports zero-length reads on write only
3278 * mappings..
3279 */
3280 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08003281 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003282 prot |= DMA_PTE_READ;
3283 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
3284 prot |= DMA_PTE_WRITE;
3285
David Woodhouseb536d242009-06-28 14:49:31 +01003286 start_vpfn = mm_to_dma_pfn(iova->pfn_lo);
David Woodhousee1605492009-06-29 11:17:38 +01003287
Fenghua Yuf5329592009-08-04 15:09:37 -07003288 ret = domain_sg_mapping(domain, start_vpfn, sglist, size, prot);
David Woodhousee1605492009-06-29 11:17:38 +01003289 if (unlikely(ret)) {
3290 /* clear the page */
3291 dma_pte_clear_range(domain, start_vpfn,
3292 start_vpfn + size - 1);
3293 /* free page tables */
3294 dma_pte_free_pagetable(domain, start_vpfn,
3295 start_vpfn + size - 1);
3296 /* free iova */
3297 __free_iova(&domain->iovad, iova);
3298 return 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003299 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003300
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003301 /* it's a non-present to present mapping. Only flush if caching mode */
3302 if (cap_caching_mode(iommu->cap))
David Woodhouseea8ea462014-03-05 17:09:32 +00003303 iommu_flush_iotlb_psi(iommu, domain->id, start_vpfn, size, 0, 1);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003304 else
Weidong Han8c11e792008-12-08 15:29:22 +08003305 iommu_flush_write_buffer(iommu);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003306
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003307 return nelems;
3308}
3309
FUJITA Tomonoridfb805e2009-01-28 21:53:17 +09003310static int intel_mapping_error(struct device *dev, dma_addr_t dma_addr)
3311{
3312 return !dma_addr;
3313}
3314
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09003315struct dma_map_ops intel_dma_ops = {
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003316 .alloc = intel_alloc_coherent,
3317 .free = intel_free_coherent,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003318 .map_sg = intel_map_sg,
3319 .unmap_sg = intel_unmap_sg,
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003320 .map_page = intel_map_page,
3321 .unmap_page = intel_unmap_page,
FUJITA Tomonoridfb805e2009-01-28 21:53:17 +09003322 .mapping_error = intel_mapping_error,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003323};
3324
3325static inline int iommu_domain_cache_init(void)
3326{
3327 int ret = 0;
3328
3329 iommu_domain_cache = kmem_cache_create("iommu_domain",
3330 sizeof(struct dmar_domain),
3331 0,
3332 SLAB_HWCACHE_ALIGN,
3333
3334 NULL);
3335 if (!iommu_domain_cache) {
3336 printk(KERN_ERR "Couldn't create iommu_domain cache\n");
3337 ret = -ENOMEM;
3338 }
3339
3340 return ret;
3341}
3342
3343static inline int iommu_devinfo_cache_init(void)
3344{
3345 int ret = 0;
3346
3347 iommu_devinfo_cache = kmem_cache_create("iommu_devinfo",
3348 sizeof(struct device_domain_info),
3349 0,
3350 SLAB_HWCACHE_ALIGN,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003351 NULL);
3352 if (!iommu_devinfo_cache) {
3353 printk(KERN_ERR "Couldn't create devinfo cache\n");
3354 ret = -ENOMEM;
3355 }
3356
3357 return ret;
3358}
3359
3360static inline int iommu_iova_cache_init(void)
3361{
3362 int ret = 0;
3363
3364 iommu_iova_cache = kmem_cache_create("iommu_iova",
3365 sizeof(struct iova),
3366 0,
3367 SLAB_HWCACHE_ALIGN,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003368 NULL);
3369 if (!iommu_iova_cache) {
3370 printk(KERN_ERR "Couldn't create iova cache\n");
3371 ret = -ENOMEM;
3372 }
3373
3374 return ret;
3375}
3376
3377static int __init iommu_init_mempool(void)
3378{
3379 int ret;
3380 ret = iommu_iova_cache_init();
3381 if (ret)
3382 return ret;
3383
3384 ret = iommu_domain_cache_init();
3385 if (ret)
3386 goto domain_error;
3387
3388 ret = iommu_devinfo_cache_init();
3389 if (!ret)
3390 return ret;
3391
3392 kmem_cache_destroy(iommu_domain_cache);
3393domain_error:
3394 kmem_cache_destroy(iommu_iova_cache);
3395
3396 return -ENOMEM;
3397}
3398
3399static void __init iommu_exit_mempool(void)
3400{
3401 kmem_cache_destroy(iommu_devinfo_cache);
3402 kmem_cache_destroy(iommu_domain_cache);
3403 kmem_cache_destroy(iommu_iova_cache);
3404
3405}
3406
Dan Williams556ab452010-07-23 15:47:56 -07003407static void quirk_ioat_snb_local_iommu(struct pci_dev *pdev)
3408{
3409 struct dmar_drhd_unit *drhd;
3410 u32 vtbar;
3411 int rc;
3412
3413 /* We know that this device on this chipset has its own IOMMU.
3414 * If we find it under a different IOMMU, then the BIOS is lying
3415 * to us. Hope that the IOMMU for this device is actually
3416 * disabled, and it needs no translation...
3417 */
3418 rc = pci_bus_read_config_dword(pdev->bus, PCI_DEVFN(0, 0), 0xb0, &vtbar);
3419 if (rc) {
3420 /* "can't" happen */
3421 dev_info(&pdev->dev, "failed to run vt-d quirk\n");
3422 return;
3423 }
3424 vtbar &= 0xffff0000;
3425
3426 /* we know that the this iommu should be at offset 0xa000 from vtbar */
3427 drhd = dmar_find_matched_drhd_unit(pdev);
3428 if (WARN_TAINT_ONCE(!drhd || drhd->reg_base_addr - vtbar != 0xa000,
3429 TAINT_FIRMWARE_WORKAROUND,
3430 "BIOS assigned incorrect VT-d unit for Intel(R) QuickData Technology device\n"))
3431 pdev->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
3432}
3433DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB, quirk_ioat_snb_local_iommu);
3434
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003435static void __init init_no_remapping_devices(void)
3436{
3437 struct dmar_drhd_unit *drhd;
David Woodhouse832bd852014-03-07 15:08:36 +00003438 struct device *dev;
Jiang Liub683b232014-02-19 14:07:32 +08003439 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003440
3441 for_each_drhd_unit(drhd) {
3442 if (!drhd->include_all) {
Jiang Liub683b232014-02-19 14:07:32 +08003443 for_each_active_dev_scope(drhd->devices,
3444 drhd->devices_cnt, i, dev)
3445 break;
David Woodhouse832bd852014-03-07 15:08:36 +00003446 /* ignore DMAR unit if no devices exist */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003447 if (i == drhd->devices_cnt)
3448 drhd->ignored = 1;
3449 }
3450 }
3451
Jiang Liu7c919772014-01-06 14:18:18 +08003452 for_each_active_drhd_unit(drhd) {
Jiang Liu7c919772014-01-06 14:18:18 +08003453 if (drhd->include_all)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003454 continue;
3455
Jiang Liub683b232014-02-19 14:07:32 +08003456 for_each_active_dev_scope(drhd->devices,
3457 drhd->devices_cnt, i, dev)
David Woodhouse832bd852014-03-07 15:08:36 +00003458 if (!dev_is_pci(dev) || !IS_GFX_DEVICE(to_pci_dev(dev)))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003459 break;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003460 if (i < drhd->devices_cnt)
3461 continue;
3462
David Woodhousec0771df2011-10-14 20:59:46 +01003463 /* This IOMMU has *only* gfx devices. Either bypass it or
3464 set the gfx_mapped flag, as appropriate */
3465 if (dmar_map_gfx) {
3466 intel_iommu_gfx_mapped = 1;
3467 } else {
3468 drhd->ignored = 1;
Jiang Liub683b232014-02-19 14:07:32 +08003469 for_each_active_dev_scope(drhd->devices,
3470 drhd->devices_cnt, i, dev)
David Woodhouse832bd852014-03-07 15:08:36 +00003471 dev->archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003472 }
3473 }
3474}
3475
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003476#ifdef CONFIG_SUSPEND
3477static int init_iommu_hw(void)
3478{
3479 struct dmar_drhd_unit *drhd;
3480 struct intel_iommu *iommu = NULL;
3481
3482 for_each_active_iommu(iommu, drhd)
3483 if (iommu->qi)
3484 dmar_reenable_qi(iommu);
3485
Joseph Cihulab7792602011-05-03 00:08:37 -07003486 for_each_iommu(iommu, drhd) {
3487 if (drhd->ignored) {
3488 /*
3489 * we always have to disable PMRs or DMA may fail on
3490 * this device
3491 */
3492 if (force_on)
3493 iommu_disable_protect_mem_regions(iommu);
3494 continue;
3495 }
3496
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003497 iommu_flush_write_buffer(iommu);
3498
3499 iommu_set_root_entry(iommu);
3500
3501 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003502 DMA_CCMD_GLOBAL_INVL);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003503 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003504 DMA_TLB_GLOBAL_FLUSH);
Joseph Cihulab7792602011-05-03 00:08:37 -07003505 if (iommu_enable_translation(iommu))
3506 return 1;
David Woodhouseb94996c2009-09-19 15:28:12 -07003507 iommu_disable_protect_mem_regions(iommu);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003508 }
3509
3510 return 0;
3511}
3512
3513static void iommu_flush_all(void)
3514{
3515 struct dmar_drhd_unit *drhd;
3516 struct intel_iommu *iommu;
3517
3518 for_each_active_iommu(iommu, drhd) {
3519 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003520 DMA_CCMD_GLOBAL_INVL);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003521 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003522 DMA_TLB_GLOBAL_FLUSH);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003523 }
3524}
3525
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003526static int iommu_suspend(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003527{
3528 struct dmar_drhd_unit *drhd;
3529 struct intel_iommu *iommu = NULL;
3530 unsigned long flag;
3531
3532 for_each_active_iommu(iommu, drhd) {
3533 iommu->iommu_state = kzalloc(sizeof(u32) * MAX_SR_DMAR_REGS,
3534 GFP_ATOMIC);
3535 if (!iommu->iommu_state)
3536 goto nomem;
3537 }
3538
3539 iommu_flush_all();
3540
3541 for_each_active_iommu(iommu, drhd) {
3542 iommu_disable_translation(iommu);
3543
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02003544 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003545
3546 iommu->iommu_state[SR_DMAR_FECTL_REG] =
3547 readl(iommu->reg + DMAR_FECTL_REG);
3548 iommu->iommu_state[SR_DMAR_FEDATA_REG] =
3549 readl(iommu->reg + DMAR_FEDATA_REG);
3550 iommu->iommu_state[SR_DMAR_FEADDR_REG] =
3551 readl(iommu->reg + DMAR_FEADDR_REG);
3552 iommu->iommu_state[SR_DMAR_FEUADDR_REG] =
3553 readl(iommu->reg + DMAR_FEUADDR_REG);
3554
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02003555 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003556 }
3557 return 0;
3558
3559nomem:
3560 for_each_active_iommu(iommu, drhd)
3561 kfree(iommu->iommu_state);
3562
3563 return -ENOMEM;
3564}
3565
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003566static void iommu_resume(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003567{
3568 struct dmar_drhd_unit *drhd;
3569 struct intel_iommu *iommu = NULL;
3570 unsigned long flag;
3571
3572 if (init_iommu_hw()) {
Joseph Cihulab7792602011-05-03 00:08:37 -07003573 if (force_on)
3574 panic("tboot: IOMMU setup failed, DMAR can not resume!\n");
3575 else
3576 WARN(1, "IOMMU setup failed, DMAR can not resume!\n");
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003577 return;
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003578 }
3579
3580 for_each_active_iommu(iommu, drhd) {
3581
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02003582 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003583
3584 writel(iommu->iommu_state[SR_DMAR_FECTL_REG],
3585 iommu->reg + DMAR_FECTL_REG);
3586 writel(iommu->iommu_state[SR_DMAR_FEDATA_REG],
3587 iommu->reg + DMAR_FEDATA_REG);
3588 writel(iommu->iommu_state[SR_DMAR_FEADDR_REG],
3589 iommu->reg + DMAR_FEADDR_REG);
3590 writel(iommu->iommu_state[SR_DMAR_FEUADDR_REG],
3591 iommu->reg + DMAR_FEUADDR_REG);
3592
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02003593 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003594 }
3595
3596 for_each_active_iommu(iommu, drhd)
3597 kfree(iommu->iommu_state);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003598}
3599
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003600static struct syscore_ops iommu_syscore_ops = {
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003601 .resume = iommu_resume,
3602 .suspend = iommu_suspend,
3603};
3604
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003605static void __init init_iommu_pm_ops(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003606{
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003607 register_syscore_ops(&iommu_syscore_ops);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003608}
3609
3610#else
Rafael J. Wysocki99592ba2011-06-07 21:32:31 +02003611static inline void init_iommu_pm_ops(void) {}
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003612#endif /* CONFIG_PM */
3613
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003614
3615int __init dmar_parse_one_rmrr(struct acpi_dmar_header *header)
3616{
3617 struct acpi_dmar_reserved_memory *rmrr;
3618 struct dmar_rmrr_unit *rmrru;
3619
3620 rmrru = kzalloc(sizeof(*rmrru), GFP_KERNEL);
3621 if (!rmrru)
3622 return -ENOMEM;
3623
3624 rmrru->hdr = header;
3625 rmrr = (struct acpi_dmar_reserved_memory *)header;
3626 rmrru->base_address = rmrr->base_address;
3627 rmrru->end_address = rmrr->end_address;
Jiang Liu2e455282014-02-19 14:07:36 +08003628 rmrru->devices = dmar_alloc_dev_scope((void *)(rmrr + 1),
3629 ((void *)rmrr) + rmrr->header.length,
3630 &rmrru->devices_cnt);
3631 if (rmrru->devices_cnt && rmrru->devices == NULL) {
3632 kfree(rmrru);
3633 return -ENOMEM;
3634 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003635
Jiang Liu2e455282014-02-19 14:07:36 +08003636 list_add(&rmrru->list, &dmar_rmrr_units);
3637
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003638 return 0;
3639}
3640
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003641int __init dmar_parse_one_atsr(struct acpi_dmar_header *hdr)
3642{
3643 struct acpi_dmar_atsr *atsr;
3644 struct dmar_atsr_unit *atsru;
3645
3646 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
3647 atsru = kzalloc(sizeof(*atsru), GFP_KERNEL);
3648 if (!atsru)
3649 return -ENOMEM;
3650
3651 atsru->hdr = hdr;
3652 atsru->include_all = atsr->flags & 0x1;
Jiang Liu2e455282014-02-19 14:07:36 +08003653 if (!atsru->include_all) {
3654 atsru->devices = dmar_alloc_dev_scope((void *)(atsr + 1),
3655 (void *)atsr + atsr->header.length,
3656 &atsru->devices_cnt);
3657 if (atsru->devices_cnt && atsru->devices == NULL) {
3658 kfree(atsru);
3659 return -ENOMEM;
3660 }
3661 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003662
Jiang Liu0e242612014-02-19 14:07:34 +08003663 list_add_rcu(&atsru->list, &dmar_atsr_units);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003664
3665 return 0;
3666}
3667
Jiang Liu9bdc5312014-01-06 14:18:27 +08003668static void intel_iommu_free_atsr(struct dmar_atsr_unit *atsru)
3669{
3670 dmar_free_dev_scope(&atsru->devices, &atsru->devices_cnt);
3671 kfree(atsru);
3672}
3673
3674static void intel_iommu_free_dmars(void)
3675{
3676 struct dmar_rmrr_unit *rmrru, *rmrr_n;
3677 struct dmar_atsr_unit *atsru, *atsr_n;
3678
3679 list_for_each_entry_safe(rmrru, rmrr_n, &dmar_rmrr_units, list) {
3680 list_del(&rmrru->list);
3681 dmar_free_dev_scope(&rmrru->devices, &rmrru->devices_cnt);
3682 kfree(rmrru);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003683 }
3684
Jiang Liu9bdc5312014-01-06 14:18:27 +08003685 list_for_each_entry_safe(atsru, atsr_n, &dmar_atsr_units, list) {
3686 list_del(&atsru->list);
3687 intel_iommu_free_atsr(atsru);
3688 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003689}
3690
3691int dmar_find_matched_atsr_unit(struct pci_dev *dev)
3692{
Jiang Liub683b232014-02-19 14:07:32 +08003693 int i, ret = 1;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003694 struct pci_bus *bus;
David Woodhouse832bd852014-03-07 15:08:36 +00003695 struct pci_dev *bridge = NULL;
3696 struct device *tmp;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003697 struct acpi_dmar_atsr *atsr;
3698 struct dmar_atsr_unit *atsru;
3699
3700 dev = pci_physfn(dev);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003701 for (bus = dev->bus; bus; bus = bus->parent) {
Jiang Liub5f82dd2014-02-19 14:07:31 +08003702 bridge = bus->self;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003703 if (!bridge || !pci_is_pcie(bridge) ||
Yijing Wang62f87c02012-07-24 17:20:03 +08003704 pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003705 return 0;
Jiang Liub5f82dd2014-02-19 14:07:31 +08003706 if (pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003707 break;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003708 }
Jiang Liub5f82dd2014-02-19 14:07:31 +08003709 if (!bridge)
3710 return 0;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003711
Jiang Liu0e242612014-02-19 14:07:34 +08003712 rcu_read_lock();
Jiang Liub5f82dd2014-02-19 14:07:31 +08003713 list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
3714 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
3715 if (atsr->segment != pci_domain_nr(dev->bus))
3716 continue;
3717
Jiang Liub683b232014-02-19 14:07:32 +08003718 for_each_dev_scope(atsru->devices, atsru->devices_cnt, i, tmp)
David Woodhouse832bd852014-03-07 15:08:36 +00003719 if (tmp == &bridge->dev)
Jiang Liub683b232014-02-19 14:07:32 +08003720 goto out;
Jiang Liub5f82dd2014-02-19 14:07:31 +08003721
3722 if (atsru->include_all)
Jiang Liub683b232014-02-19 14:07:32 +08003723 goto out;
Jiang Liub5f82dd2014-02-19 14:07:31 +08003724 }
Jiang Liub683b232014-02-19 14:07:32 +08003725 ret = 0;
3726out:
Jiang Liu0e242612014-02-19 14:07:34 +08003727 rcu_read_unlock();
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003728
Jiang Liub683b232014-02-19 14:07:32 +08003729 return ret;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003730}
3731
Jiang Liu59ce0512014-02-19 14:07:35 +08003732int dmar_iommu_notify_scope_dev(struct dmar_pci_notify_info *info)
3733{
3734 int ret = 0;
3735 struct dmar_rmrr_unit *rmrru;
3736 struct dmar_atsr_unit *atsru;
3737 struct acpi_dmar_atsr *atsr;
3738 struct acpi_dmar_reserved_memory *rmrr;
3739
3740 if (!intel_iommu_enabled && system_state != SYSTEM_BOOTING)
3741 return 0;
3742
3743 list_for_each_entry(rmrru, &dmar_rmrr_units, list) {
3744 rmrr = container_of(rmrru->hdr,
3745 struct acpi_dmar_reserved_memory, header);
3746 if (info->event == BUS_NOTIFY_ADD_DEVICE) {
3747 ret = dmar_insert_dev_scope(info, (void *)(rmrr + 1),
3748 ((void *)rmrr) + rmrr->header.length,
3749 rmrr->segment, rmrru->devices,
3750 rmrru->devices_cnt);
3751 if (ret > 0)
3752 break;
3753 else if(ret < 0)
3754 return ret;
3755 } else if (info->event == BUS_NOTIFY_DEL_DEVICE) {
3756 if (dmar_remove_dev_scope(info, rmrr->segment,
3757 rmrru->devices, rmrru->devices_cnt))
3758 break;
3759 }
3760 }
3761
3762 list_for_each_entry(atsru, &dmar_atsr_units, list) {
3763 if (atsru->include_all)
3764 continue;
3765
3766 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
3767 if (info->event == BUS_NOTIFY_ADD_DEVICE) {
3768 ret = dmar_insert_dev_scope(info, (void *)(atsr + 1),
3769 (void *)atsr + atsr->header.length,
3770 atsr->segment, atsru->devices,
3771 atsru->devices_cnt);
3772 if (ret > 0)
3773 break;
3774 else if(ret < 0)
3775 return ret;
3776 } else if (info->event == BUS_NOTIFY_DEL_DEVICE) {
3777 if (dmar_remove_dev_scope(info, atsr->segment,
3778 atsru->devices, atsru->devices_cnt))
3779 break;
3780 }
3781 }
3782
3783 return 0;
3784}
3785
Fenghua Yu99dcade2009-11-11 07:23:06 -08003786/*
3787 * Here we only respond to action of unbound device from driver.
3788 *
3789 * Added device is not attached to its DMAR domain here yet. That will happen
3790 * when mapping the device to iova.
3791 */
3792static int device_notifier(struct notifier_block *nb,
3793 unsigned long action, void *data)
3794{
3795 struct device *dev = data;
3796 struct pci_dev *pdev = to_pci_dev(dev);
3797 struct dmar_domain *domain;
3798
David Woodhouse3d891942014-03-06 15:59:26 +00003799 if (iommu_dummy(dev))
David Woodhouse44cd6132009-12-02 10:18:30 +00003800 return 0;
3801
Jiang Liu7e7dfab2014-02-19 14:07:23 +08003802 if (action != BUS_NOTIFY_UNBOUND_DRIVER &&
3803 action != BUS_NOTIFY_DEL_DEVICE)
3804 return 0;
3805
David Woodhouse1525a292014-03-06 16:19:30 +00003806 domain = find_domain(dev);
Fenghua Yu99dcade2009-11-11 07:23:06 -08003807 if (!domain)
3808 return 0;
3809
Jiang Liu3a5670e2014-02-19 14:07:33 +08003810 down_read(&dmar_global_lock);
Jiang Liu7e7dfab2014-02-19 14:07:23 +08003811 domain_remove_one_dev_info(domain, pdev);
3812 if (!(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE) &&
3813 !(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY) &&
3814 list_empty(&domain->devices))
3815 domain_exit(domain);
Jiang Liu3a5670e2014-02-19 14:07:33 +08003816 up_read(&dmar_global_lock);
Alex Williamsona97590e2011-03-04 14:52:16 -07003817
Fenghua Yu99dcade2009-11-11 07:23:06 -08003818 return 0;
3819}
3820
3821static struct notifier_block device_nb = {
3822 .notifier_call = device_notifier,
3823};
3824
Jiang Liu75f05562014-02-19 14:07:37 +08003825static int intel_iommu_memory_notifier(struct notifier_block *nb,
3826 unsigned long val, void *v)
3827{
3828 struct memory_notify *mhp = v;
3829 unsigned long long start, end;
3830 unsigned long start_vpfn, last_vpfn;
3831
3832 switch (val) {
3833 case MEM_GOING_ONLINE:
3834 start = mhp->start_pfn << PAGE_SHIFT;
3835 end = ((mhp->start_pfn + mhp->nr_pages) << PAGE_SHIFT) - 1;
3836 if (iommu_domain_identity_map(si_domain, start, end)) {
3837 pr_warn("dmar: failed to build identity map for [%llx-%llx]\n",
3838 start, end);
3839 return NOTIFY_BAD;
3840 }
3841 break;
3842
3843 case MEM_OFFLINE:
3844 case MEM_CANCEL_ONLINE:
3845 start_vpfn = mm_to_dma_pfn(mhp->start_pfn);
3846 last_vpfn = mm_to_dma_pfn(mhp->start_pfn + mhp->nr_pages - 1);
3847 while (start_vpfn <= last_vpfn) {
3848 struct iova *iova;
3849 struct dmar_drhd_unit *drhd;
3850 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00003851 struct page *freelist;
Jiang Liu75f05562014-02-19 14:07:37 +08003852
3853 iova = find_iova(&si_domain->iovad, start_vpfn);
3854 if (iova == NULL) {
3855 pr_debug("dmar: failed get IOVA for PFN %lx\n",
3856 start_vpfn);
3857 break;
3858 }
3859
3860 iova = split_and_remove_iova(&si_domain->iovad, iova,
3861 start_vpfn, last_vpfn);
3862 if (iova == NULL) {
3863 pr_warn("dmar: failed to split IOVA PFN [%lx-%lx]\n",
3864 start_vpfn, last_vpfn);
3865 return NOTIFY_BAD;
3866 }
3867
David Woodhouseea8ea462014-03-05 17:09:32 +00003868 freelist = domain_unmap(si_domain, iova->pfn_lo,
3869 iova->pfn_hi);
3870
Jiang Liu75f05562014-02-19 14:07:37 +08003871 rcu_read_lock();
3872 for_each_active_iommu(iommu, drhd)
3873 iommu_flush_iotlb_psi(iommu, si_domain->id,
3874 iova->pfn_lo,
David Woodhouseea8ea462014-03-05 17:09:32 +00003875 iova->pfn_hi - iova->pfn_lo + 1,
3876 !freelist, 0);
Jiang Liu75f05562014-02-19 14:07:37 +08003877 rcu_read_unlock();
David Woodhouseea8ea462014-03-05 17:09:32 +00003878 dma_free_pagelist(freelist);
Jiang Liu75f05562014-02-19 14:07:37 +08003879
3880 start_vpfn = iova->pfn_hi + 1;
3881 free_iova_mem(iova);
3882 }
3883 break;
3884 }
3885
3886 return NOTIFY_OK;
3887}
3888
3889static struct notifier_block intel_iommu_memory_nb = {
3890 .notifier_call = intel_iommu_memory_notifier,
3891 .priority = 0
3892};
3893
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003894int __init intel_iommu_init(void)
3895{
Jiang Liu9bdc5312014-01-06 14:18:27 +08003896 int ret = -ENODEV;
Takao Indoh3a93c842013-04-23 17:35:03 +09003897 struct dmar_drhd_unit *drhd;
Jiang Liu7c919772014-01-06 14:18:18 +08003898 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003899
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003900 /* VT-d is required for a TXT/tboot launch, so enforce that */
3901 force_on = tboot_force_iommu();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003902
Jiang Liu3a5670e2014-02-19 14:07:33 +08003903 if (iommu_init_mempool()) {
3904 if (force_on)
3905 panic("tboot: Failed to initialize iommu memory\n");
3906 return -ENOMEM;
3907 }
3908
3909 down_write(&dmar_global_lock);
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003910 if (dmar_table_init()) {
3911 if (force_on)
3912 panic("tboot: Failed to initialize DMAR table\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08003913 goto out_free_dmar;
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003914 }
3915
Takao Indoh3a93c842013-04-23 17:35:03 +09003916 /*
3917 * Disable translation if already enabled prior to OS handover.
3918 */
Jiang Liu7c919772014-01-06 14:18:18 +08003919 for_each_active_iommu(iommu, drhd)
Takao Indoh3a93c842013-04-23 17:35:03 +09003920 if (iommu->gcmd & DMA_GCMD_TE)
3921 iommu_disable_translation(iommu);
Takao Indoh3a93c842013-04-23 17:35:03 +09003922
Suresh Siddhac2c72862011-08-23 17:05:19 -07003923 if (dmar_dev_scope_init() < 0) {
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003924 if (force_on)
3925 panic("tboot: Failed to initialize DMAR device scope\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08003926 goto out_free_dmar;
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003927 }
Suresh Siddha1886e8a2008-07-10 11:16:37 -07003928
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09003929 if (no_iommu || dmar_disabled)
Jiang Liu9bdc5312014-01-06 14:18:27 +08003930 goto out_free_dmar;
Suresh Siddha2ae21012008-07-10 11:16:43 -07003931
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003932 if (list_empty(&dmar_rmrr_units))
3933 printk(KERN_INFO "DMAR: No RMRR found\n");
3934
3935 if (list_empty(&dmar_atsr_units))
3936 printk(KERN_INFO "DMAR: No ATSR found\n");
3937
Joseph Cihula51a63e62011-03-21 11:04:24 -07003938 if (dmar_init_reserved_ranges()) {
3939 if (force_on)
3940 panic("tboot: Failed to reserve iommu ranges\n");
Jiang Liu3a5670e2014-02-19 14:07:33 +08003941 goto out_free_reserved_range;
Joseph Cihula51a63e62011-03-21 11:04:24 -07003942 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003943
3944 init_no_remapping_devices();
3945
Joseph Cihulab7792602011-05-03 00:08:37 -07003946 ret = init_dmars();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003947 if (ret) {
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003948 if (force_on)
3949 panic("tboot: Failed to initialize DMARs\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003950 printk(KERN_ERR "IOMMU: dmar init failed\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08003951 goto out_free_reserved_range;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003952 }
Jiang Liu3a5670e2014-02-19 14:07:33 +08003953 up_write(&dmar_global_lock);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003954 printk(KERN_INFO
3955 "PCI-DMA: Intel(R) Virtualization Technology for Directed I/O\n");
3956
mark gross5e0d2a62008-03-04 15:22:08 -08003957 init_timer(&unmap_timer);
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09003958#ifdef CONFIG_SWIOTLB
3959 swiotlb = 0;
3960#endif
David Woodhouse19943b02009-08-04 16:19:20 +01003961 dma_ops = &intel_dma_ops;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003962
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003963 init_iommu_pm_ops();
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01003964
Joerg Roedel4236d97d2011-09-06 17:56:07 +02003965 bus_set_iommu(&pci_bus_type, &intel_iommu_ops);
Fenghua Yu99dcade2009-11-11 07:23:06 -08003966 bus_register_notifier(&pci_bus_type, &device_nb);
Jiang Liu75f05562014-02-19 14:07:37 +08003967 if (si_domain && !hw_pass_through)
3968 register_memory_notifier(&intel_iommu_memory_nb);
Fenghua Yu99dcade2009-11-11 07:23:06 -08003969
Eugeni Dodonov8bc1f852011-11-23 16:42:14 -02003970 intel_iommu_enabled = 1;
3971
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003972 return 0;
Jiang Liu9bdc5312014-01-06 14:18:27 +08003973
3974out_free_reserved_range:
3975 put_iova_domain(&reserved_iova_list);
Jiang Liu9bdc5312014-01-06 14:18:27 +08003976out_free_dmar:
3977 intel_iommu_free_dmars();
Jiang Liu3a5670e2014-02-19 14:07:33 +08003978 up_write(&dmar_global_lock);
3979 iommu_exit_mempool();
Jiang Liu9bdc5312014-01-06 14:18:27 +08003980 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003981}
Keshavamurthy, Anil Se8204822007-10-21 16:41:55 -07003982
Han, Weidong3199aa62009-02-26 17:31:12 +08003983static void iommu_detach_dependent_devices(struct intel_iommu *iommu,
David Woodhouse0bcb3e22014-03-06 17:12:03 +00003984 struct device *dev)
Han, Weidong3199aa62009-02-26 17:31:12 +08003985{
David Woodhouse0bcb3e22014-03-06 17:12:03 +00003986 struct pci_dev *tmp, *parent, *pdev;
Han, Weidong3199aa62009-02-26 17:31:12 +08003987
David Woodhouse0bcb3e22014-03-06 17:12:03 +00003988 if (!iommu || !dev || !dev_is_pci(dev))
Han, Weidong3199aa62009-02-26 17:31:12 +08003989 return;
3990
David Woodhouse0bcb3e22014-03-06 17:12:03 +00003991 pdev = to_pci_dev(dev);
3992
Han, Weidong3199aa62009-02-26 17:31:12 +08003993 /* dependent device detach */
3994 tmp = pci_find_upstream_pcie_bridge(pdev);
3995 /* Secondary interface's bus number and devfn 0 */
3996 if (tmp) {
3997 parent = pdev->bus->self;
3998 while (parent != tmp) {
3999 iommu_detach_dev(iommu, parent->bus->number,
David Woodhouse276dbf992009-04-04 01:45:37 +01004000 parent->devfn);
Han, Weidong3199aa62009-02-26 17:31:12 +08004001 parent = parent->bus->self;
4002 }
Stefan Assmann45e829e2009-12-03 06:49:24 -05004003 if (pci_is_pcie(tmp)) /* this is a PCIe-to-PCI bridge */
Han, Weidong3199aa62009-02-26 17:31:12 +08004004 iommu_detach_dev(iommu,
4005 tmp->subordinate->number, 0);
4006 else /* this is a legacy PCI bridge */
David Woodhouse276dbf992009-04-04 01:45:37 +01004007 iommu_detach_dev(iommu, tmp->bus->number,
4008 tmp->devfn);
Han, Weidong3199aa62009-02-26 17:31:12 +08004009 }
4010}
4011
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07004012static void domain_remove_one_dev_info(struct dmar_domain *domain,
Weidong Hanc7151a82008-12-08 22:51:37 +08004013 struct pci_dev *pdev)
4014{
Yijing Wangbca2b912013-10-31 17:26:04 +08004015 struct device_domain_info *info, *tmp;
Weidong Hanc7151a82008-12-08 22:51:37 +08004016 struct intel_iommu *iommu;
4017 unsigned long flags;
4018 int found = 0;
Weidong Hanc7151a82008-12-08 22:51:37 +08004019
David Woodhouse276dbf992009-04-04 01:45:37 +01004020 iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
4021 pdev->devfn);
Weidong Hanc7151a82008-12-08 22:51:37 +08004022 if (!iommu)
4023 return;
4024
4025 spin_lock_irqsave(&device_domain_lock, flags);
Yijing Wangbca2b912013-10-31 17:26:04 +08004026 list_for_each_entry_safe(info, tmp, &domain->devices, link) {
Mike Habeck8519dc42011-05-28 13:15:07 -05004027 if (info->segment == pci_domain_nr(pdev->bus) &&
4028 info->bus == pdev->bus->number &&
Weidong Hanc7151a82008-12-08 22:51:37 +08004029 info->devfn == pdev->devfn) {
David Woodhouse109b9b02012-05-25 17:43:02 +01004030 unlink_domain_info(info);
Weidong Hanc7151a82008-12-08 22:51:37 +08004031 spin_unlock_irqrestore(&device_domain_lock, flags);
4032
Yu Zhao93a23a72009-05-18 13:51:37 +08004033 iommu_disable_dev_iotlb(info);
Weidong Hanc7151a82008-12-08 22:51:37 +08004034 iommu_detach_dev(iommu, info->bus, info->devfn);
David Woodhouse0bcb3e22014-03-06 17:12:03 +00004035 iommu_detach_dependent_devices(iommu, &pdev->dev);
Weidong Hanc7151a82008-12-08 22:51:37 +08004036 free_devinfo_mem(info);
4037
4038 spin_lock_irqsave(&device_domain_lock, flags);
4039
4040 if (found)
4041 break;
4042 else
4043 continue;
4044 }
4045
4046 /* if there is no other devices under the same iommu
4047 * owned by this domain, clear this iommu in iommu_bmp
4048 * update iommu count and coherency
4049 */
David Woodhouse276dbf992009-04-04 01:45:37 +01004050 if (iommu == device_to_iommu(info->segment, info->bus,
4051 info->devfn))
Weidong Hanc7151a82008-12-08 22:51:37 +08004052 found = 1;
4053 }
4054
Roland Dreier3e7abe22011-07-20 06:22:21 -07004055 spin_unlock_irqrestore(&device_domain_lock, flags);
4056
Weidong Hanc7151a82008-12-08 22:51:37 +08004057 if (found == 0) {
4058 unsigned long tmp_flags;
4059 spin_lock_irqsave(&domain->iommu_lock, tmp_flags);
Mike Travis1b198bb2012-03-05 15:05:16 -08004060 clear_bit(iommu->seq_id, domain->iommu_bmp);
Weidong Hanc7151a82008-12-08 22:51:37 +08004061 domain->iommu_count--;
Sheng Yang58c610b2009-03-18 15:33:05 +08004062 domain_update_iommu_cap(domain);
Weidong Hanc7151a82008-12-08 22:51:37 +08004063 spin_unlock_irqrestore(&domain->iommu_lock, tmp_flags);
Alex Williamsona97590e2011-03-04 14:52:16 -07004064
Alex Williamson9b4554b2011-05-24 12:19:04 -04004065 if (!(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE) &&
4066 !(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY)) {
4067 spin_lock_irqsave(&iommu->lock, tmp_flags);
4068 clear_bit(domain->id, iommu->domain_ids);
4069 iommu->domains[domain->id] = NULL;
4070 spin_unlock_irqrestore(&iommu->lock, tmp_flags);
4071 }
Weidong Hanc7151a82008-12-08 22:51:37 +08004072 }
Weidong Hanc7151a82008-12-08 22:51:37 +08004073}
4074
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07004075static int md_domain_init(struct dmar_domain *domain, int guest_width)
Weidong Han5e98c4b2008-12-08 23:03:27 +08004076{
4077 int adjust_width;
4078
4079 init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004080 domain_reserve_special_ranges(domain);
4081
4082 /* calculate AGAW */
4083 domain->gaw = guest_width;
4084 adjust_width = guestwidth_to_adjustwidth(guest_width);
4085 domain->agaw = width_to_agaw(adjust_width);
4086
Weidong Han5e98c4b2008-12-08 23:03:27 +08004087 domain->iommu_coherency = 0;
Sheng Yangc5b15252009-08-06 13:31:56 +08004088 domain->iommu_snooping = 0;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01004089 domain->iommu_superpage = 0;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004090 domain->max_addr = 0;
Suresh Siddha4c923d42009-10-02 11:01:24 -07004091 domain->nid = -1;
Weidong Han5e98c4b2008-12-08 23:03:27 +08004092
4093 /* always allocate the top pgd */
Suresh Siddha4c923d42009-10-02 11:01:24 -07004094 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004095 if (!domain->pgd)
4096 return -ENOMEM;
4097 domain_flush_cache(domain, domain->pgd, PAGE_SIZE);
4098 return 0;
4099}
4100
Joerg Roedel5d450802008-12-03 14:52:32 +01004101static int intel_iommu_domain_init(struct iommu_domain *domain)
Kay, Allen M38717942008-09-09 18:37:29 +03004102{
Joerg Roedel5d450802008-12-03 14:52:32 +01004103 struct dmar_domain *dmar_domain;
Kay, Allen M38717942008-09-09 18:37:29 +03004104
Jiang Liu92d03cc2014-02-19 14:07:28 +08004105 dmar_domain = alloc_domain(true);
Joerg Roedel5d450802008-12-03 14:52:32 +01004106 if (!dmar_domain) {
Kay, Allen M38717942008-09-09 18:37:29 +03004107 printk(KERN_ERR
Joerg Roedel5d450802008-12-03 14:52:32 +01004108 "intel_iommu_domain_init: dmar_domain == NULL\n");
4109 return -ENOMEM;
Kay, Allen M38717942008-09-09 18:37:29 +03004110 }
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07004111 if (md_domain_init(dmar_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
Kay, Allen M38717942008-09-09 18:37:29 +03004112 printk(KERN_ERR
Joerg Roedel5d450802008-12-03 14:52:32 +01004113 "intel_iommu_domain_init() failed\n");
Jiang Liu92d03cc2014-02-19 14:07:28 +08004114 domain_exit(dmar_domain);
Joerg Roedel5d450802008-12-03 14:52:32 +01004115 return -ENOMEM;
Kay, Allen M38717942008-09-09 18:37:29 +03004116 }
Allen Kay8140a952011-10-14 12:32:17 -07004117 domain_update_iommu_cap(dmar_domain);
Joerg Roedel5d450802008-12-03 14:52:32 +01004118 domain->priv = dmar_domain;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004119
Joerg Roedel8a0e7152012-01-26 19:40:54 +01004120 domain->geometry.aperture_start = 0;
4121 domain->geometry.aperture_end = __DOMAIN_MAX_ADDR(dmar_domain->gaw);
4122 domain->geometry.force_aperture = true;
4123
Joerg Roedel5d450802008-12-03 14:52:32 +01004124 return 0;
Kay, Allen M38717942008-09-09 18:37:29 +03004125}
Kay, Allen M38717942008-09-09 18:37:29 +03004126
Joerg Roedel5d450802008-12-03 14:52:32 +01004127static void intel_iommu_domain_destroy(struct iommu_domain *domain)
Kay, Allen M38717942008-09-09 18:37:29 +03004128{
Joerg Roedel5d450802008-12-03 14:52:32 +01004129 struct dmar_domain *dmar_domain = domain->priv;
4130
4131 domain->priv = NULL;
Jiang Liu92d03cc2014-02-19 14:07:28 +08004132 domain_exit(dmar_domain);
Kay, Allen M38717942008-09-09 18:37:29 +03004133}
Kay, Allen M38717942008-09-09 18:37:29 +03004134
Joerg Roedel4c5478c2008-12-03 14:58:24 +01004135static int intel_iommu_attach_device(struct iommu_domain *domain,
4136 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03004137{
Joerg Roedel4c5478c2008-12-03 14:58:24 +01004138 struct dmar_domain *dmar_domain = domain->priv;
4139 struct pci_dev *pdev = to_pci_dev(dev);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004140 struct intel_iommu *iommu;
4141 int addr_width;
Kay, Allen M38717942008-09-09 18:37:29 +03004142
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004143 /* normally pdev is not mapped */
4144 if (unlikely(domain_context_mapped(pdev))) {
4145 struct dmar_domain *old_domain;
4146
David Woodhouse1525a292014-03-06 16:19:30 +00004147 old_domain = find_domain(dev);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004148 if (old_domain) {
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07004149 if (dmar_domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
4150 dmar_domain->flags & DOMAIN_FLAG_STATIC_IDENTITY)
4151 domain_remove_one_dev_info(old_domain, pdev);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004152 else
4153 domain_remove_dev_info(old_domain);
4154 }
4155 }
4156
David Woodhouse276dbf992009-04-04 01:45:37 +01004157 iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
4158 pdev->devfn);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004159 if (!iommu)
4160 return -ENODEV;
4161
4162 /* check if this iommu agaw is sufficient for max mapped address */
4163 addr_width = agaw_to_width(iommu->agaw);
Tom Lyona99c47a2010-05-17 08:20:45 +01004164 if (addr_width > cap_mgaw(iommu->cap))
4165 addr_width = cap_mgaw(iommu->cap);
4166
4167 if (dmar_domain->max_addr > (1LL << addr_width)) {
4168 printk(KERN_ERR "%s: iommu width (%d) is not "
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004169 "sufficient for the mapped address (%llx)\n",
Tom Lyona99c47a2010-05-17 08:20:45 +01004170 __func__, addr_width, dmar_domain->max_addr);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004171 return -EFAULT;
4172 }
Tom Lyona99c47a2010-05-17 08:20:45 +01004173 dmar_domain->gaw = addr_width;
4174
4175 /*
4176 * Knock out extra levels of page tables if necessary
4177 */
4178 while (iommu->agaw < dmar_domain->agaw) {
4179 struct dma_pte *pte;
4180
4181 pte = dmar_domain->pgd;
4182 if (dma_pte_present(pte)) {
Sheng Yang25cbff12010-06-12 19:21:42 +08004183 dmar_domain->pgd = (struct dma_pte *)
4184 phys_to_virt(dma_pte_addr(pte));
Jan Kiszka7a661012010-11-02 08:05:51 +01004185 free_pgtable_page(pte);
Tom Lyona99c47a2010-05-17 08:20:45 +01004186 }
4187 dmar_domain->agaw--;
4188 }
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004189
David Woodhouse5fe60f42009-08-09 10:53:41 +01004190 return domain_add_dev_info(dmar_domain, pdev, CONTEXT_TT_MULTI_LEVEL);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004191}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004192
Joerg Roedel4c5478c2008-12-03 14:58:24 +01004193static void intel_iommu_detach_device(struct iommu_domain *domain,
4194 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03004195{
Joerg Roedel4c5478c2008-12-03 14:58:24 +01004196 struct dmar_domain *dmar_domain = domain->priv;
4197 struct pci_dev *pdev = to_pci_dev(dev);
4198
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07004199 domain_remove_one_dev_info(dmar_domain, pdev);
Kay, Allen M38717942008-09-09 18:37:29 +03004200}
Kay, Allen M38717942008-09-09 18:37:29 +03004201
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01004202static int intel_iommu_map(struct iommu_domain *domain,
4203 unsigned long iova, phys_addr_t hpa,
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02004204 size_t size, int iommu_prot)
Kay, Allen M38717942008-09-09 18:37:29 +03004205{
Joerg Roedeldde57a22008-12-03 15:04:09 +01004206 struct dmar_domain *dmar_domain = domain->priv;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004207 u64 max_addr;
Joerg Roedeldde57a22008-12-03 15:04:09 +01004208 int prot = 0;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004209 int ret;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004210
Joerg Roedeldde57a22008-12-03 15:04:09 +01004211 if (iommu_prot & IOMMU_READ)
4212 prot |= DMA_PTE_READ;
4213 if (iommu_prot & IOMMU_WRITE)
4214 prot |= DMA_PTE_WRITE;
Sheng Yang9cf06692009-03-18 15:33:07 +08004215 if ((iommu_prot & IOMMU_CACHE) && dmar_domain->iommu_snooping)
4216 prot |= DMA_PTE_SNP;
Joerg Roedeldde57a22008-12-03 15:04:09 +01004217
David Woodhouse163cc522009-06-28 00:51:17 +01004218 max_addr = iova + size;
Joerg Roedeldde57a22008-12-03 15:04:09 +01004219 if (dmar_domain->max_addr < max_addr) {
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004220 u64 end;
4221
4222 /* check if minimum agaw is sufficient for mapped address */
Tom Lyon8954da12010-05-17 08:19:52 +01004223 end = __DOMAIN_MAX_ADDR(dmar_domain->gaw) + 1;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004224 if (end < max_addr) {
Tom Lyon8954da12010-05-17 08:19:52 +01004225 printk(KERN_ERR "%s: iommu width (%d) is not "
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004226 "sufficient for the mapped address (%llx)\n",
Tom Lyon8954da12010-05-17 08:19:52 +01004227 __func__, dmar_domain->gaw, max_addr);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004228 return -EFAULT;
4229 }
Joerg Roedeldde57a22008-12-03 15:04:09 +01004230 dmar_domain->max_addr = max_addr;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004231 }
David Woodhousead051222009-06-28 14:22:28 +01004232 /* Round up size to next multiple of PAGE_SIZE, if it and
4233 the low bits of hpa would take us onto the next page */
David Woodhouse88cb6a72009-06-28 15:03:06 +01004234 size = aligned_nrpages(hpa, size);
David Woodhousead051222009-06-28 14:22:28 +01004235 ret = domain_pfn_mapping(dmar_domain, iova >> VTD_PAGE_SHIFT,
4236 hpa >> VTD_PAGE_SHIFT, size, prot);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004237 return ret;
Kay, Allen M38717942008-09-09 18:37:29 +03004238}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004239
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02004240static size_t intel_iommu_unmap(struct iommu_domain *domain,
David Woodhouseea8ea462014-03-05 17:09:32 +00004241 unsigned long iova, size_t size)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004242{
Joerg Roedeldde57a22008-12-03 15:04:09 +01004243 struct dmar_domain *dmar_domain = domain->priv;
David Woodhouseea8ea462014-03-05 17:09:32 +00004244 struct page *freelist = NULL;
4245 struct intel_iommu *iommu;
4246 unsigned long start_pfn, last_pfn;
4247 unsigned int npages;
4248 int iommu_id, num, ndomains, level = 0;
Sheng Yang4b99d352009-07-08 11:52:52 +01004249
David Woodhouse5cf0a762014-03-19 16:07:49 +00004250 /* Cope with horrid API which requires us to unmap more than the
4251 size argument if it happens to be a large-page mapping. */
4252 if (!pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level))
4253 BUG();
4254
4255 if (size < VTD_PAGE_SIZE << level_to_offset_bits(level))
4256 size = VTD_PAGE_SIZE << level_to_offset_bits(level);
4257
David Woodhouseea8ea462014-03-05 17:09:32 +00004258 start_pfn = iova >> VTD_PAGE_SHIFT;
4259 last_pfn = (iova + size - 1) >> VTD_PAGE_SHIFT;
4260
4261 freelist = domain_unmap(dmar_domain, start_pfn, last_pfn);
4262
4263 npages = last_pfn - start_pfn + 1;
4264
4265 for_each_set_bit(iommu_id, dmar_domain->iommu_bmp, g_num_of_iommus) {
4266 iommu = g_iommus[iommu_id];
4267
4268 /*
4269 * find bit position of dmar_domain
4270 */
4271 ndomains = cap_ndoms(iommu->cap);
4272 for_each_set_bit(num, iommu->domain_ids, ndomains) {
4273 if (iommu->domains[num] == dmar_domain)
4274 iommu_flush_iotlb_psi(iommu, num, start_pfn,
4275 npages, !freelist, 0);
4276 }
4277
4278 }
4279
4280 dma_free_pagelist(freelist);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004281
David Woodhouse163cc522009-06-28 00:51:17 +01004282 if (dmar_domain->max_addr == iova + size)
4283 dmar_domain->max_addr = iova;
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01004284
David Woodhouse5cf0a762014-03-19 16:07:49 +00004285 return size;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004286}
Kay, Allen M38717942008-09-09 18:37:29 +03004287
Joerg Roedeld14d6572008-12-03 15:06:57 +01004288static phys_addr_t intel_iommu_iova_to_phys(struct iommu_domain *domain,
Varun Sethibb5547a2013-03-29 01:23:58 +05304289 dma_addr_t iova)
Kay, Allen M38717942008-09-09 18:37:29 +03004290{
Joerg Roedeld14d6572008-12-03 15:06:57 +01004291 struct dmar_domain *dmar_domain = domain->priv;
Kay, Allen M38717942008-09-09 18:37:29 +03004292 struct dma_pte *pte;
David Woodhouse5cf0a762014-03-19 16:07:49 +00004293 int level = 0;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004294 u64 phys = 0;
Kay, Allen M38717942008-09-09 18:37:29 +03004295
David Woodhouse5cf0a762014-03-19 16:07:49 +00004296 pte = pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level);
Kay, Allen M38717942008-09-09 18:37:29 +03004297 if (pte)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004298 phys = dma_pte_addr(pte);
Kay, Allen M38717942008-09-09 18:37:29 +03004299
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004300 return phys;
Kay, Allen M38717942008-09-09 18:37:29 +03004301}
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004302
Sheng Yangdbb9fd82009-03-18 15:33:06 +08004303static int intel_iommu_domain_has_cap(struct iommu_domain *domain,
4304 unsigned long cap)
4305{
4306 struct dmar_domain *dmar_domain = domain->priv;
4307
4308 if (cap == IOMMU_CAP_CACHE_COHERENCY)
4309 return dmar_domain->iommu_snooping;
Tom Lyon323f99c2010-07-02 16:56:14 -04004310 if (cap == IOMMU_CAP_INTR_REMAP)
Suresh Siddha95a02e92012-03-30 11:47:07 -07004311 return irq_remapping_enabled;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08004312
4313 return 0;
4314}
4315
Alex Williamson783f1572012-05-30 14:19:43 -06004316#define REQ_ACS_FLAGS (PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF)
4317
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004318static int intel_iommu_add_device(struct device *dev)
Alex Williamson70ae6f02011-10-21 15:56:11 -04004319{
4320 struct pci_dev *pdev = to_pci_dev(dev);
Alex Williamson3da4af02012-11-13 10:22:03 -07004321 struct pci_dev *bridge, *dma_pdev = NULL;
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004322 struct iommu_group *group;
4323 int ret;
Alex Williamson70ae6f02011-10-21 15:56:11 -04004324
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004325 if (!device_to_iommu(pci_domain_nr(pdev->bus),
4326 pdev->bus->number, pdev->devfn))
Alex Williamson70ae6f02011-10-21 15:56:11 -04004327 return -ENODEV;
4328
4329 bridge = pci_find_upstream_pcie_bridge(pdev);
4330 if (bridge) {
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004331 if (pci_is_pcie(bridge))
4332 dma_pdev = pci_get_domain_bus_and_slot(
4333 pci_domain_nr(pdev->bus),
4334 bridge->subordinate->number, 0);
Alex Williamson3da4af02012-11-13 10:22:03 -07004335 if (!dma_pdev)
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004336 dma_pdev = pci_dev_get(bridge);
4337 } else
4338 dma_pdev = pci_dev_get(pdev);
4339
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004340 /* Account for quirked devices */
Alex Williamson783f1572012-05-30 14:19:43 -06004341 swap_pci_ref(&dma_pdev, pci_get_dma_source(dma_pdev));
4342
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004343 /*
4344 * If it's a multifunction device that does not support our
Alex Williamsonc14d2692013-05-30 12:39:18 -06004345 * required ACS flags, add to the same group as lowest numbered
4346 * function that also does not suport the required ACS flags.
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004347 */
Alex Williamson783f1572012-05-30 14:19:43 -06004348 if (dma_pdev->multifunction &&
Alex Williamsonc14d2692013-05-30 12:39:18 -06004349 !pci_acs_enabled(dma_pdev, REQ_ACS_FLAGS)) {
4350 u8 i, slot = PCI_SLOT(dma_pdev->devfn);
4351
4352 for (i = 0; i < 8; i++) {
4353 struct pci_dev *tmp;
4354
4355 tmp = pci_get_slot(dma_pdev->bus, PCI_DEVFN(slot, i));
4356 if (!tmp)
4357 continue;
4358
4359 if (!pci_acs_enabled(tmp, REQ_ACS_FLAGS)) {
4360 swap_pci_ref(&dma_pdev, tmp);
4361 break;
4362 }
4363 pci_dev_put(tmp);
4364 }
4365 }
Alex Williamson783f1572012-05-30 14:19:43 -06004366
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004367 /*
4368 * Devices on the root bus go through the iommu. If that's not us,
4369 * find the next upstream device and test ACS up to the root bus.
4370 * Finding the next device may require skipping virtual buses.
4371 */
Alex Williamson783f1572012-05-30 14:19:43 -06004372 while (!pci_is_root_bus(dma_pdev->bus)) {
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004373 struct pci_bus *bus = dma_pdev->bus;
4374
4375 while (!bus->self) {
4376 if (!pci_is_root_bus(bus))
4377 bus = bus->parent;
4378 else
4379 goto root_bus;
4380 }
4381
4382 if (pci_acs_path_enabled(bus->self, NULL, REQ_ACS_FLAGS))
Alex Williamson783f1572012-05-30 14:19:43 -06004383 break;
4384
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004385 swap_pci_ref(&dma_pdev, pci_dev_get(bus->self));
Alex Williamson70ae6f02011-10-21 15:56:11 -04004386 }
4387
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004388root_bus:
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004389 group = iommu_group_get(&dma_pdev->dev);
4390 pci_dev_put(dma_pdev);
4391 if (!group) {
4392 group = iommu_group_alloc();
4393 if (IS_ERR(group))
4394 return PTR_ERR(group);
4395 }
Alex Williamsonbcb71ab2011-10-21 15:56:24 -04004396
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004397 ret = iommu_group_add_device(group, dev);
Alex Williamson70ae6f02011-10-21 15:56:11 -04004398
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004399 iommu_group_put(group);
4400 return ret;
4401}
4402
4403static void intel_iommu_remove_device(struct device *dev)
4404{
4405 iommu_group_remove_device(dev);
Alex Williamson70ae6f02011-10-21 15:56:11 -04004406}
4407
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004408static struct iommu_ops intel_iommu_ops = {
4409 .domain_init = intel_iommu_domain_init,
4410 .domain_destroy = intel_iommu_domain_destroy,
4411 .attach_dev = intel_iommu_attach_device,
4412 .detach_dev = intel_iommu_detach_device,
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01004413 .map = intel_iommu_map,
4414 .unmap = intel_iommu_unmap,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004415 .iova_to_phys = intel_iommu_iova_to_phys,
Sheng Yangdbb9fd82009-03-18 15:33:06 +08004416 .domain_has_cap = intel_iommu_domain_has_cap,
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004417 .add_device = intel_iommu_add_device,
4418 .remove_device = intel_iommu_remove_device,
Ohad Ben-Cohen6d1c56a2011-11-10 11:32:30 +02004419 .pgsize_bitmap = INTEL_IOMMU_PGSIZES,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004420};
David Woodhouse9af88142009-02-13 23:18:03 +00004421
Daniel Vetter94526182013-01-20 23:50:13 +01004422static void quirk_iommu_g4x_gfx(struct pci_dev *dev)
4423{
4424 /* G4x/GM45 integrated gfx dmar support is totally busted. */
4425 printk(KERN_INFO "DMAR: Disabling IOMMU for graphics on this chipset\n");
4426 dmar_map_gfx = 0;
4427}
4428
4429DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_g4x_gfx);
4430DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_g4x_gfx);
4431DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_g4x_gfx);
4432DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_g4x_gfx);
4433DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_g4x_gfx);
4434DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_g4x_gfx);
4435DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_g4x_gfx);
4436
Greg Kroah-Hartmand34d6512012-12-21 15:05:21 -08004437static void quirk_iommu_rwbf(struct pci_dev *dev)
David Woodhouse9af88142009-02-13 23:18:03 +00004438{
4439 /*
4440 * Mobile 4 Series Chipset neglects to set RWBF capability,
Daniel Vetter210561f2013-01-21 19:48:59 +01004441 * but needs it. Same seems to hold for the desktop versions.
David Woodhouse9af88142009-02-13 23:18:03 +00004442 */
4443 printk(KERN_INFO "DMAR: Forcing write-buffer flush capability\n");
4444 rwbf_quirk = 1;
4445}
4446
4447DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_rwbf);
Daniel Vetter210561f2013-01-21 19:48:59 +01004448DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_rwbf);
4449DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_rwbf);
4450DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_rwbf);
4451DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_rwbf);
4452DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_rwbf);
4453DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_rwbf);
David Woodhousee0fc7e02009-09-30 09:12:17 -07004454
Adam Jacksoneecfd572010-08-25 21:17:34 +01004455#define GGC 0x52
4456#define GGC_MEMORY_SIZE_MASK (0xf << 8)
4457#define GGC_MEMORY_SIZE_NONE (0x0 << 8)
4458#define GGC_MEMORY_SIZE_1M (0x1 << 8)
4459#define GGC_MEMORY_SIZE_2M (0x3 << 8)
4460#define GGC_MEMORY_VT_ENABLED (0x8 << 8)
4461#define GGC_MEMORY_SIZE_2M_VT (0x9 << 8)
4462#define GGC_MEMORY_SIZE_3M_VT (0xa << 8)
4463#define GGC_MEMORY_SIZE_4M_VT (0xb << 8)
4464
Greg Kroah-Hartmand34d6512012-12-21 15:05:21 -08004465static void quirk_calpella_no_shadow_gtt(struct pci_dev *dev)
David Woodhouse9eecabc2010-09-21 22:28:23 +01004466{
4467 unsigned short ggc;
4468
Adam Jacksoneecfd572010-08-25 21:17:34 +01004469 if (pci_read_config_word(dev, GGC, &ggc))
David Woodhouse9eecabc2010-09-21 22:28:23 +01004470 return;
4471
Adam Jacksoneecfd572010-08-25 21:17:34 +01004472 if (!(ggc & GGC_MEMORY_VT_ENABLED)) {
David Woodhouse9eecabc2010-09-21 22:28:23 +01004473 printk(KERN_INFO "DMAR: BIOS has allocated no shadow GTT; disabling IOMMU for graphics\n");
4474 dmar_map_gfx = 0;
David Woodhouse6fbcfb32011-09-25 19:11:14 -07004475 } else if (dmar_map_gfx) {
4476 /* we have to ensure the gfx device is idle before we flush */
4477 printk(KERN_INFO "DMAR: Disabling batched IOTLB flush on Ironlake\n");
4478 intel_iommu_strict = 1;
4479 }
David Woodhouse9eecabc2010-09-21 22:28:23 +01004480}
4481DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0040, quirk_calpella_no_shadow_gtt);
4482DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0044, quirk_calpella_no_shadow_gtt);
4483DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0062, quirk_calpella_no_shadow_gtt);
4484DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x006a, quirk_calpella_no_shadow_gtt);
4485
David Woodhousee0fc7e02009-09-30 09:12:17 -07004486/* On Tylersburg chipsets, some BIOSes have been known to enable the
4487 ISOCH DMAR unit for the Azalia sound device, but not give it any
4488 TLB entries, which causes it to deadlock. Check for that. We do
4489 this in a function called from init_dmars(), instead of in a PCI
4490 quirk, because we don't want to print the obnoxious "BIOS broken"
4491 message if VT-d is actually disabled.
4492*/
4493static void __init check_tylersburg_isoch(void)
4494{
4495 struct pci_dev *pdev;
4496 uint32_t vtisochctrl;
4497
4498 /* If there's no Azalia in the system anyway, forget it. */
4499 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x3a3e, NULL);
4500 if (!pdev)
4501 return;
4502 pci_dev_put(pdev);
4503
4504 /* System Management Registers. Might be hidden, in which case
4505 we can't do the sanity check. But that's OK, because the
4506 known-broken BIOSes _don't_ actually hide it, so far. */
4507 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x342e, NULL);
4508 if (!pdev)
4509 return;
4510
4511 if (pci_read_config_dword(pdev, 0x188, &vtisochctrl)) {
4512 pci_dev_put(pdev);
4513 return;
4514 }
4515
4516 pci_dev_put(pdev);
4517
4518 /* If Azalia DMA is routed to the non-isoch DMAR unit, fine. */
4519 if (vtisochctrl & 1)
4520 return;
4521
4522 /* Drop all bits other than the number of TLB entries */
4523 vtisochctrl &= 0x1c;
4524
4525 /* If we have the recommended number of TLB entries (16), fine. */
4526 if (vtisochctrl == 0x10)
4527 return;
4528
4529 /* Zero TLB entries? You get to ride the short bus to school. */
4530 if (!vtisochctrl) {
4531 WARN(1, "Your BIOS is broken; DMA routed to ISOCH DMAR unit but no TLB space.\n"
4532 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
4533 dmi_get_system_info(DMI_BIOS_VENDOR),
4534 dmi_get_system_info(DMI_BIOS_VERSION),
4535 dmi_get_system_info(DMI_PRODUCT_VERSION));
4536 iommu_identity_mapping |= IDENTMAP_AZALIA;
4537 return;
4538 }
4539
4540 printk(KERN_WARNING "DMAR: Recommended TLB entries for ISOCH unit is 16; your BIOS set %d\n",
4541 vtisochctrl);
4542}