blob: 62549f61ad2f98e257ff7f0d8517df4e09856872 [file] [log] [blame]
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001/*
2 * linux/drivers/video/omap2/dss/dsi.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#define DSS_SUBSYS_NAME "DSI"
21
22#include <linux/kernel.h>
23#include <linux/io.h>
24#include <linux/clk.h>
25#include <linux/device.h>
26#include <linux/err.h>
27#include <linux/interrupt.h>
28#include <linux/delay.h>
29#include <linux/mutex.h>
Paul Gortmaker355b2002011-07-03 16:17:28 -040030#include <linux/module.h>
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +020031#include <linux/semaphore.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020032#include <linux/seq_file.h>
33#include <linux/platform_device.h>
34#include <linux/regulator/consumer.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020035#include <linux/wait.h>
Tomi Valkeinen18946f62010-01-12 14:16:41 +020036#include <linux/workqueue.h>
Tomi Valkeinen40885ab2010-07-28 15:53:38 +030037#include <linux/sched.h>
Archit Tanejaf1da39d2011-05-12 17:26:27 +053038#include <linux/slab.h>
Archit Taneja5a8b5722011-05-12 17:26:29 +053039#include <linux/debugfs.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030040#include <linux/pm_runtime.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020041
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030042#include <video/omapdss.h>
Archit Taneja7a7c48f2011-08-25 18:25:03 +053043#include <video/mipi_display.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020044#include <plat/clock.h>
45
46#include "dss.h"
Archit Taneja819d8072011-03-01 11:54:00 +053047#include "dss_features.h"
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020048
49/*#define VERBOSE_IRQ*/
50#define DSI_CATCH_MISSING_TE
51
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020052struct dsi_reg { u16 idx; };
53
54#define DSI_REG(idx) ((const struct dsi_reg) { idx })
55
56#define DSI_SZ_REGS SZ_1K
57/* DSI Protocol Engine */
58
59#define DSI_REVISION DSI_REG(0x0000)
60#define DSI_SYSCONFIG DSI_REG(0x0010)
61#define DSI_SYSSTATUS DSI_REG(0x0014)
62#define DSI_IRQSTATUS DSI_REG(0x0018)
63#define DSI_IRQENABLE DSI_REG(0x001C)
64#define DSI_CTRL DSI_REG(0x0040)
Archit Taneja75d72472011-05-16 15:17:08 +053065#define DSI_GNQ DSI_REG(0x0044)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020066#define DSI_COMPLEXIO_CFG1 DSI_REG(0x0048)
67#define DSI_COMPLEXIO_IRQ_STATUS DSI_REG(0x004C)
68#define DSI_COMPLEXIO_IRQ_ENABLE DSI_REG(0x0050)
69#define DSI_CLK_CTRL DSI_REG(0x0054)
70#define DSI_TIMING1 DSI_REG(0x0058)
71#define DSI_TIMING2 DSI_REG(0x005C)
72#define DSI_VM_TIMING1 DSI_REG(0x0060)
73#define DSI_VM_TIMING2 DSI_REG(0x0064)
74#define DSI_VM_TIMING3 DSI_REG(0x0068)
75#define DSI_CLK_TIMING DSI_REG(0x006C)
76#define DSI_TX_FIFO_VC_SIZE DSI_REG(0x0070)
77#define DSI_RX_FIFO_VC_SIZE DSI_REG(0x0074)
78#define DSI_COMPLEXIO_CFG2 DSI_REG(0x0078)
79#define DSI_RX_FIFO_VC_FULLNESS DSI_REG(0x007C)
80#define DSI_VM_TIMING4 DSI_REG(0x0080)
81#define DSI_TX_FIFO_VC_EMPTINESS DSI_REG(0x0084)
82#define DSI_VM_TIMING5 DSI_REG(0x0088)
83#define DSI_VM_TIMING6 DSI_REG(0x008C)
84#define DSI_VM_TIMING7 DSI_REG(0x0090)
85#define DSI_STOPCLK_TIMING DSI_REG(0x0094)
86#define DSI_VC_CTRL(n) DSI_REG(0x0100 + (n * 0x20))
87#define DSI_VC_TE(n) DSI_REG(0x0104 + (n * 0x20))
88#define DSI_VC_LONG_PACKET_HEADER(n) DSI_REG(0x0108 + (n * 0x20))
89#define DSI_VC_LONG_PACKET_PAYLOAD(n) DSI_REG(0x010C + (n * 0x20))
90#define DSI_VC_SHORT_PACKET_HEADER(n) DSI_REG(0x0110 + (n * 0x20))
91#define DSI_VC_IRQSTATUS(n) DSI_REG(0x0118 + (n * 0x20))
92#define DSI_VC_IRQENABLE(n) DSI_REG(0x011C + (n * 0x20))
93
94/* DSIPHY_SCP */
95
96#define DSI_DSIPHY_CFG0 DSI_REG(0x200 + 0x0000)
97#define DSI_DSIPHY_CFG1 DSI_REG(0x200 + 0x0004)
98#define DSI_DSIPHY_CFG2 DSI_REG(0x200 + 0x0008)
99#define DSI_DSIPHY_CFG5 DSI_REG(0x200 + 0x0014)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +0300100#define DSI_DSIPHY_CFG10 DSI_REG(0x200 + 0x0028)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200101
102/* DSI_PLL_CTRL_SCP */
103
104#define DSI_PLL_CONTROL DSI_REG(0x300 + 0x0000)
105#define DSI_PLL_STATUS DSI_REG(0x300 + 0x0004)
106#define DSI_PLL_GO DSI_REG(0x300 + 0x0008)
107#define DSI_PLL_CONFIGURATION1 DSI_REG(0x300 + 0x000C)
108#define DSI_PLL_CONFIGURATION2 DSI_REG(0x300 + 0x0010)
109
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530110#define REG_GET(dsidev, idx, start, end) \
111 FLD_GET(dsi_read_reg(dsidev, idx), start, end)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200112
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530113#define REG_FLD_MOD(dsidev, idx, val, start, end) \
114 dsi_write_reg(dsidev, idx, FLD_MOD(dsi_read_reg(dsidev, idx), val, start, end))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200115
116/* Global interrupts */
117#define DSI_IRQ_VC0 (1 << 0)
118#define DSI_IRQ_VC1 (1 << 1)
119#define DSI_IRQ_VC2 (1 << 2)
120#define DSI_IRQ_VC3 (1 << 3)
121#define DSI_IRQ_WAKEUP (1 << 4)
122#define DSI_IRQ_RESYNC (1 << 5)
123#define DSI_IRQ_PLL_LOCK (1 << 7)
124#define DSI_IRQ_PLL_UNLOCK (1 << 8)
125#define DSI_IRQ_PLL_RECALL (1 << 9)
126#define DSI_IRQ_COMPLEXIO_ERR (1 << 10)
127#define DSI_IRQ_HS_TX_TIMEOUT (1 << 14)
128#define DSI_IRQ_LP_RX_TIMEOUT (1 << 15)
129#define DSI_IRQ_TE_TRIGGER (1 << 16)
130#define DSI_IRQ_ACK_TRIGGER (1 << 17)
131#define DSI_IRQ_SYNC_LOST (1 << 18)
132#define DSI_IRQ_LDO_POWER_GOOD (1 << 19)
133#define DSI_IRQ_TA_TIMEOUT (1 << 20)
134#define DSI_IRQ_ERROR_MASK \
135 (DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
Archit Taneja8af6ff02011-09-05 16:48:27 +0530136 DSI_IRQ_TA_TIMEOUT | DSI_IRQ_SYNC_LOST)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200137#define DSI_IRQ_CHANNEL_MASK 0xf
138
139/* Virtual channel interrupts */
140#define DSI_VC_IRQ_CS (1 << 0)
141#define DSI_VC_IRQ_ECC_CORR (1 << 1)
142#define DSI_VC_IRQ_PACKET_SENT (1 << 2)
143#define DSI_VC_IRQ_FIFO_TX_OVF (1 << 3)
144#define DSI_VC_IRQ_FIFO_RX_OVF (1 << 4)
145#define DSI_VC_IRQ_BTA (1 << 5)
146#define DSI_VC_IRQ_ECC_NO_CORR (1 << 6)
147#define DSI_VC_IRQ_FIFO_TX_UDF (1 << 7)
148#define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
149#define DSI_VC_IRQ_ERROR_MASK \
150 (DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
151 DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
152 DSI_VC_IRQ_FIFO_TX_UDF)
153
154/* ComplexIO interrupts */
155#define DSI_CIO_IRQ_ERRSYNCESC1 (1 << 0)
156#define DSI_CIO_IRQ_ERRSYNCESC2 (1 << 1)
157#define DSI_CIO_IRQ_ERRSYNCESC3 (1 << 2)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200158#define DSI_CIO_IRQ_ERRSYNCESC4 (1 << 3)
159#define DSI_CIO_IRQ_ERRSYNCESC5 (1 << 4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200160#define DSI_CIO_IRQ_ERRESC1 (1 << 5)
161#define DSI_CIO_IRQ_ERRESC2 (1 << 6)
162#define DSI_CIO_IRQ_ERRESC3 (1 << 7)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200163#define DSI_CIO_IRQ_ERRESC4 (1 << 8)
164#define DSI_CIO_IRQ_ERRESC5 (1 << 9)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200165#define DSI_CIO_IRQ_ERRCONTROL1 (1 << 10)
166#define DSI_CIO_IRQ_ERRCONTROL2 (1 << 11)
167#define DSI_CIO_IRQ_ERRCONTROL3 (1 << 12)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200168#define DSI_CIO_IRQ_ERRCONTROL4 (1 << 13)
169#define DSI_CIO_IRQ_ERRCONTROL5 (1 << 14)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200170#define DSI_CIO_IRQ_STATEULPS1 (1 << 15)
171#define DSI_CIO_IRQ_STATEULPS2 (1 << 16)
172#define DSI_CIO_IRQ_STATEULPS3 (1 << 17)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200173#define DSI_CIO_IRQ_STATEULPS4 (1 << 18)
174#define DSI_CIO_IRQ_STATEULPS5 (1 << 19)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200175#define DSI_CIO_IRQ_ERRCONTENTIONLP0_1 (1 << 20)
176#define DSI_CIO_IRQ_ERRCONTENTIONLP1_1 (1 << 21)
177#define DSI_CIO_IRQ_ERRCONTENTIONLP0_2 (1 << 22)
178#define DSI_CIO_IRQ_ERRCONTENTIONLP1_2 (1 << 23)
179#define DSI_CIO_IRQ_ERRCONTENTIONLP0_3 (1 << 24)
180#define DSI_CIO_IRQ_ERRCONTENTIONLP1_3 (1 << 25)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200181#define DSI_CIO_IRQ_ERRCONTENTIONLP0_4 (1 << 26)
182#define DSI_CIO_IRQ_ERRCONTENTIONLP1_4 (1 << 27)
183#define DSI_CIO_IRQ_ERRCONTENTIONLP0_5 (1 << 28)
184#define DSI_CIO_IRQ_ERRCONTENTIONLP1_5 (1 << 29)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200185#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0 (1 << 30)
186#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1 (1 << 31)
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300187#define DSI_CIO_IRQ_ERROR_MASK \
188 (DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200189 DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRSYNCESC4 | \
190 DSI_CIO_IRQ_ERRSYNCESC5 | \
191 DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
192 DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRESC4 | \
193 DSI_CIO_IRQ_ERRESC5 | \
194 DSI_CIO_IRQ_ERRCONTROL1 | DSI_CIO_IRQ_ERRCONTROL2 | \
195 DSI_CIO_IRQ_ERRCONTROL3 | DSI_CIO_IRQ_ERRCONTROL4 | \
196 DSI_CIO_IRQ_ERRCONTROL5 | \
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300197 DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
198 DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200199 DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3 | \
200 DSI_CIO_IRQ_ERRCONTENTIONLP0_4 | DSI_CIO_IRQ_ERRCONTENTIONLP1_4 | \
201 DSI_CIO_IRQ_ERRCONTENTIONLP0_5 | DSI_CIO_IRQ_ERRCONTENTIONLP1_5)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200202
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200203typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);
204
205#define DSI_MAX_NR_ISRS 2
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300206#define DSI_MAX_NR_LANES 5
207
208enum dsi_lane_function {
209 DSI_LANE_UNUSED = 0,
210 DSI_LANE_CLK,
211 DSI_LANE_DATA1,
212 DSI_LANE_DATA2,
213 DSI_LANE_DATA3,
214 DSI_LANE_DATA4,
215};
216
217struct dsi_lane_config {
218 enum dsi_lane_function function;
219 u8 polarity;
220};
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200221
222struct dsi_isr_data {
223 omap_dsi_isr_t isr;
224 void *arg;
225 u32 mask;
226};
227
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200228enum fifo_size {
229 DSI_FIFO_SIZE_0 = 0,
230 DSI_FIFO_SIZE_32 = 1,
231 DSI_FIFO_SIZE_64 = 2,
232 DSI_FIFO_SIZE_96 = 3,
233 DSI_FIFO_SIZE_128 = 4,
234};
235
Archit Tanejad6049142011-08-22 11:58:08 +0530236enum dsi_vc_source {
237 DSI_VC_SOURCE_L4 = 0,
238 DSI_VC_SOURCE_VP,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200239};
240
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200241struct dsi_irq_stats {
242 unsigned long last_reset;
243 unsigned irq_count;
244 unsigned dsi_irqs[32];
245 unsigned vc_irqs[4][32];
246 unsigned cio_irqs[32];
247};
248
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200249struct dsi_isr_tables {
250 struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
251 struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
252 struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
253};
254
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530255struct dsi_data {
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000256 struct platform_device *pdev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200257 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300258
Tomi Valkeinen11ee9602012-03-09 16:07:39 +0200259 int module_id;
260
archit tanejaaffe3602011-02-23 08:41:03 +0000261 int irq;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200262
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300263 struct clk *dss_clk;
264 struct clk *sys_clk;
265
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200266 struct dsi_clock_info current_cinfo;
267
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +0300268 bool vdds_dsi_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200269 struct regulator *vdds_dsi_reg;
270
271 struct {
Archit Tanejad6049142011-08-22 11:58:08 +0530272 enum dsi_vc_source source;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200273 struct omap_dss_device *dssdev;
274 enum fifo_size fifo_size;
Archit Taneja5ee3c142011-03-02 12:35:53 +0530275 int vc_id;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200276 } vc[4];
277
278 struct mutex lock;
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200279 struct semaphore bus_lock;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200280
281 unsigned pll_locked;
282
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200283 spinlock_t irq_lock;
284 struct dsi_isr_tables isr_tables;
285 /* space for a copy used by the interrupt handler */
286 struct dsi_isr_tables isr_tables_copy;
287
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200288 int update_channel;
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200289#ifdef DEBUG
290 unsigned update_bytes;
291#endif
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200292
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200293 bool te_enabled;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +0300294 bool ulps_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200295
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200296 void (*framedone_callback)(int, void *);
297 void *framedone_data;
298
299 struct delayed_work framedone_timeout_work;
300
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200301#ifdef DSI_CATCH_MISSING_TE
302 struct timer_list te_timer;
303#endif
304
305 unsigned long cache_req_pck;
306 unsigned long cache_clk_freq;
307 struct dsi_clock_info cache_cinfo;
308
309 u32 errors;
310 spinlock_t errors_lock;
311#ifdef DEBUG
312 ktime_t perf_setup_time;
313 ktime_t perf_start_time;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200314#endif
315 int debug_read;
316 int debug_write;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200317
318#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
319 spinlock_t irq_stats_lock;
320 struct dsi_irq_stats irq_stats;
321#endif
Taneja, Archit49641112011-03-14 23:28:23 -0500322 /* DSI PLL Parameter Ranges */
323 unsigned long regm_max, regn_max;
324 unsigned long regm_dispc_max, regm_dsi_max;
325 unsigned long fint_min, fint_max;
326 unsigned long lpdiv_max;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300327
Tomi Valkeinend9820852011-10-12 15:05:59 +0300328 unsigned num_lanes_supported;
Archit Taneja75d72472011-05-16 15:17:08 +0530329
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300330 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
331 unsigned num_lanes_used;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300332
333 unsigned scp_clk_refcount;
Archit Taneja7d2572f2012-06-29 14:31:07 +0530334
335 struct dss_lcd_mgr_config mgr_config;
Archit Tanejae67458a2012-08-13 14:17:30 +0530336 struct omap_video_timings timings;
Archit Taneja02c39602012-08-10 15:01:33 +0530337 enum omap_dss_dsi_pixel_format pix_fmt;
Archit Tanejadca2b152012-08-16 18:02:00 +0530338 enum omap_dss_dsi_mode mode;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530339};
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200340
Archit Taneja2e868db2011-05-12 17:26:28 +0530341struct dsi_packet_sent_handler_data {
342 struct platform_device *dsidev;
343 struct completion *completion;
344};
345
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530346static struct platform_device *dsi_pdev_map[MAX_NUM_DSI];
347
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200348#ifdef DEBUG
Rusty Russell90ab5ee2012-01-13 09:32:20 +1030349static bool dsi_perf;
350module_param(dsi_perf, bool, 0644);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200351#endif
352
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530353static inline struct dsi_data *dsi_get_dsidrv_data(struct platform_device *dsidev)
354{
355 return dev_get_drvdata(&dsidev->dev);
356}
357
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530358static inline struct platform_device *dsi_get_dsidev_from_dssdev(struct omap_dss_device *dssdev)
359{
360 return dsi_pdev_map[dssdev->phy.dsi.module];
361}
362
363struct platform_device *dsi_get_dsidev_from_id(int module)
364{
365 return dsi_pdev_map[module];
366}
367
368static inline void dsi_write_reg(struct platform_device *dsidev,
369 const struct dsi_reg idx, u32 val)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200370{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530371 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
372
373 __raw_writel(val, dsi->base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200374}
375
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530376static inline u32 dsi_read_reg(struct platform_device *dsidev,
377 const struct dsi_reg idx)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200378{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530379 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
380
381 return __raw_readl(dsi->base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200382}
383
Archit Taneja1ffefe72011-05-12 17:26:24 +0530384void dsi_bus_lock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200385{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530386 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
387 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
388
389 down(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200390}
391EXPORT_SYMBOL(dsi_bus_lock);
392
Archit Taneja1ffefe72011-05-12 17:26:24 +0530393void dsi_bus_unlock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200394{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530395 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
396 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
397
398 up(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200399}
400EXPORT_SYMBOL(dsi_bus_unlock);
401
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530402static bool dsi_bus_is_locked(struct platform_device *dsidev)
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200403{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530404 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
405
406 return dsi->bus_lock.count == 0;
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200407}
408
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +0200409static void dsi_completion_handler(void *data, u32 mask)
410{
411 complete((struct completion *)data);
412}
413
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530414static inline int wait_for_bit_change(struct platform_device *dsidev,
415 const struct dsi_reg idx, int bitnum, int value)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200416{
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300417 unsigned long timeout;
418 ktime_t wait;
419 int t;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200420
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300421 /* first busyloop to see if the bit changes right away */
422 t = 100;
423 while (t-- > 0) {
424 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
425 return value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200426 }
427
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300428 /* then loop for 500ms, sleeping for 1ms in between */
429 timeout = jiffies + msecs_to_jiffies(500);
430 while (time_before(jiffies, timeout)) {
431 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
432 return value;
433
434 wait = ns_to_ktime(1000 * 1000);
435 set_current_state(TASK_UNINTERRUPTIBLE);
436 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
437 }
438
439 return !value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200440}
441
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530442u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
443{
444 switch (fmt) {
445 case OMAP_DSS_DSI_FMT_RGB888:
446 case OMAP_DSS_DSI_FMT_RGB666:
447 return 24;
448 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
449 return 18;
450 case OMAP_DSS_DSI_FMT_RGB565:
451 return 16;
452 default:
453 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300454 return 0;
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530455 }
456}
457
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200458#ifdef DEBUG
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530459static void dsi_perf_mark_setup(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200460{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530461 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
462 dsi->perf_setup_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200463}
464
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530465static void dsi_perf_mark_start(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200466{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530467 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
468 dsi->perf_start_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200469}
470
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530471static void dsi_perf_show(struct platform_device *dsidev, const char *name)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200472{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530473 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200474 ktime_t t, setup_time, trans_time;
475 u32 total_bytes;
476 u32 setup_us, trans_us, total_us;
477
478 if (!dsi_perf)
479 return;
480
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200481 t = ktime_get();
482
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530483 setup_time = ktime_sub(dsi->perf_start_time, dsi->perf_setup_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200484 setup_us = (u32)ktime_to_us(setup_time);
485 if (setup_us == 0)
486 setup_us = 1;
487
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530488 trans_time = ktime_sub(t, dsi->perf_start_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200489 trans_us = (u32)ktime_to_us(trans_time);
490 if (trans_us == 0)
491 trans_us = 1;
492
493 total_us = setup_us + trans_us;
494
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200495 total_bytes = dsi->update_bytes;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200496
Tomi Valkeinen1bbb2752010-01-11 16:41:10 +0200497 printk(KERN_INFO "DSI(%s): %u us + %u us = %u us (%uHz), "
498 "%u bytes, %u kbytes/sec\n",
499 name,
500 setup_us,
501 trans_us,
502 total_us,
503 1000*1000 / total_us,
504 total_bytes,
505 total_bytes * 1000 / total_us);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200506}
507#else
Tomi Valkeinen4a9a5e32011-05-23 16:36:09 +0300508static inline void dsi_perf_mark_setup(struct platform_device *dsidev)
509{
510}
511
512static inline void dsi_perf_mark_start(struct platform_device *dsidev)
513{
514}
515
516static inline void dsi_perf_show(struct platform_device *dsidev,
517 const char *name)
518{
519}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200520#endif
521
522static void print_irq_status(u32 status)
523{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200524 if (status == 0)
525 return;
526
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200527#ifndef VERBOSE_IRQ
528 if ((status & ~DSI_IRQ_CHANNEL_MASK) == 0)
529 return;
530#endif
531 printk(KERN_DEBUG "DSI IRQ: 0x%x: ", status);
532
533#define PIS(x) \
534 if (status & DSI_IRQ_##x) \
535 printk(#x " ");
536#ifdef VERBOSE_IRQ
537 PIS(VC0);
538 PIS(VC1);
539 PIS(VC2);
540 PIS(VC3);
541#endif
542 PIS(WAKEUP);
543 PIS(RESYNC);
544 PIS(PLL_LOCK);
545 PIS(PLL_UNLOCK);
546 PIS(PLL_RECALL);
547 PIS(COMPLEXIO_ERR);
548 PIS(HS_TX_TIMEOUT);
549 PIS(LP_RX_TIMEOUT);
550 PIS(TE_TRIGGER);
551 PIS(ACK_TRIGGER);
552 PIS(SYNC_LOST);
553 PIS(LDO_POWER_GOOD);
554 PIS(TA_TIMEOUT);
555#undef PIS
556
557 printk("\n");
558}
559
560static void print_irq_status_vc(int channel, u32 status)
561{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200562 if (status == 0)
563 return;
564
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200565#ifndef VERBOSE_IRQ
566 if ((status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
567 return;
568#endif
569 printk(KERN_DEBUG "DSI VC(%d) IRQ 0x%x: ", channel, status);
570
571#define PIS(x) \
572 if (status & DSI_VC_IRQ_##x) \
573 printk(#x " ");
574 PIS(CS);
575 PIS(ECC_CORR);
576#ifdef VERBOSE_IRQ
577 PIS(PACKET_SENT);
578#endif
579 PIS(FIFO_TX_OVF);
580 PIS(FIFO_RX_OVF);
581 PIS(BTA);
582 PIS(ECC_NO_CORR);
583 PIS(FIFO_TX_UDF);
584 PIS(PP_BUSY_CHANGE);
585#undef PIS
586 printk("\n");
587}
588
589static void print_irq_status_cio(u32 status)
590{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200591 if (status == 0)
592 return;
593
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200594 printk(KERN_DEBUG "DSI CIO IRQ 0x%x: ", status);
595
596#define PIS(x) \
597 if (status & DSI_CIO_IRQ_##x) \
598 printk(#x " ");
599 PIS(ERRSYNCESC1);
600 PIS(ERRSYNCESC2);
601 PIS(ERRSYNCESC3);
602 PIS(ERRESC1);
603 PIS(ERRESC2);
604 PIS(ERRESC3);
605 PIS(ERRCONTROL1);
606 PIS(ERRCONTROL2);
607 PIS(ERRCONTROL3);
608 PIS(STATEULPS1);
609 PIS(STATEULPS2);
610 PIS(STATEULPS3);
611 PIS(ERRCONTENTIONLP0_1);
612 PIS(ERRCONTENTIONLP1_1);
613 PIS(ERRCONTENTIONLP0_2);
614 PIS(ERRCONTENTIONLP1_2);
615 PIS(ERRCONTENTIONLP0_3);
616 PIS(ERRCONTENTIONLP1_3);
617 PIS(ULPSACTIVENOT_ALL0);
618 PIS(ULPSACTIVENOT_ALL1);
619#undef PIS
620
621 printk("\n");
622}
623
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200624#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530625static void dsi_collect_irq_stats(struct platform_device *dsidev, u32 irqstatus,
626 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200627{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530628 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200629 int i;
630
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530631 spin_lock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200632
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530633 dsi->irq_stats.irq_count++;
634 dss_collect_irq_stats(irqstatus, dsi->irq_stats.dsi_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200635
636 for (i = 0; i < 4; ++i)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530637 dss_collect_irq_stats(vcstatus[i], dsi->irq_stats.vc_irqs[i]);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200638
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530639 dss_collect_irq_stats(ciostatus, dsi->irq_stats.cio_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200640
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530641 spin_unlock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200642}
643#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530644#define dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200645#endif
646
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200647static int debug_irq;
648
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530649static void dsi_handle_irq_errors(struct platform_device *dsidev, u32 irqstatus,
650 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200651{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530652 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200653 int i;
654
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200655 if (irqstatus & DSI_IRQ_ERROR_MASK) {
656 DSSERR("DSI error, irqstatus %x\n", irqstatus);
657 print_irq_status(irqstatus);
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530658 spin_lock(&dsi->errors_lock);
659 dsi->errors |= irqstatus & DSI_IRQ_ERROR_MASK;
660 spin_unlock(&dsi->errors_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200661 } else if (debug_irq) {
662 print_irq_status(irqstatus);
663 }
664
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200665 for (i = 0; i < 4; ++i) {
666 if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
667 DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
668 i, vcstatus[i]);
669 print_irq_status_vc(i, vcstatus[i]);
670 } else if (debug_irq) {
671 print_irq_status_vc(i, vcstatus[i]);
672 }
673 }
674
675 if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
676 DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
677 print_irq_status_cio(ciostatus);
678 } else if (debug_irq) {
679 print_irq_status_cio(ciostatus);
680 }
681}
682
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200683static void dsi_call_isrs(struct dsi_isr_data *isr_array,
684 unsigned isr_array_size, u32 irqstatus)
685{
686 struct dsi_isr_data *isr_data;
687 int i;
688
689 for (i = 0; i < isr_array_size; i++) {
690 isr_data = &isr_array[i];
691 if (isr_data->isr && isr_data->mask & irqstatus)
692 isr_data->isr(isr_data->arg, irqstatus);
693 }
694}
695
696static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
697 u32 irqstatus, u32 *vcstatus, u32 ciostatus)
698{
699 int i;
700
701 dsi_call_isrs(isr_tables->isr_table,
702 ARRAY_SIZE(isr_tables->isr_table),
703 irqstatus);
704
705 for (i = 0; i < 4; ++i) {
706 if (vcstatus[i] == 0)
707 continue;
708 dsi_call_isrs(isr_tables->isr_table_vc[i],
709 ARRAY_SIZE(isr_tables->isr_table_vc[i]),
710 vcstatus[i]);
711 }
712
713 if (ciostatus != 0)
714 dsi_call_isrs(isr_tables->isr_table_cio,
715 ARRAY_SIZE(isr_tables->isr_table_cio),
716 ciostatus);
717}
718
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200719static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
720{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530721 struct platform_device *dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530722 struct dsi_data *dsi;
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200723 u32 irqstatus, vcstatus[4], ciostatus;
724 int i;
725
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530726 dsidev = (struct platform_device *) arg;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530727 dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530728
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530729 spin_lock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200730
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530731 irqstatus = dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200732
733 /* IRQ is not for us */
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200734 if (!irqstatus) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530735 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200736 return IRQ_NONE;
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200737 }
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200738
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530739 dsi_write_reg(dsidev, DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200740 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530741 dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200742
743 for (i = 0; i < 4; ++i) {
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200744 if ((irqstatus & (1 << i)) == 0) {
745 vcstatus[i] = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200746 continue;
Tomi Valkeinenab83b142010-06-09 15:31:01 +0300747 }
748
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530749 vcstatus[i] = dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200750
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530751 dsi_write_reg(dsidev, DSI_VC_IRQSTATUS(i), vcstatus[i]);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200752 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530753 dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200754 }
755
756 if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530757 ciostatus = dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200758
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530759 dsi_write_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200760 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530761 dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200762 } else {
763 ciostatus = 0;
764 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200765
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200766#ifdef DSI_CATCH_MISSING_TE
767 if (irqstatus & DSI_IRQ_TE_TRIGGER)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530768 del_timer(&dsi->te_timer);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200769#endif
770
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200771 /* make a copy and unlock, so that isrs can unregister
772 * themselves */
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530773 memcpy(&dsi->isr_tables_copy, &dsi->isr_tables,
774 sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200775
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530776 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200777
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530778 dsi_handle_isrs(&dsi->isr_tables_copy, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200779
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530780 dsi_handle_irq_errors(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200781
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530782 dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200783
archit tanejaaffe3602011-02-23 08:41:03 +0000784 return IRQ_HANDLED;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200785}
786
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530787/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530788static void _omap_dsi_configure_irqs(struct platform_device *dsidev,
789 struct dsi_isr_data *isr_array,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200790 unsigned isr_array_size, u32 default_mask,
791 const struct dsi_reg enable_reg,
792 const struct dsi_reg status_reg)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200793{
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200794 struct dsi_isr_data *isr_data;
795 u32 mask;
796 u32 old_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200797 int i;
798
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200799 mask = default_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200800
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200801 for (i = 0; i < isr_array_size; i++) {
802 isr_data = &isr_array[i];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200803
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200804 if (isr_data->isr == NULL)
805 continue;
806
807 mask |= isr_data->mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200808 }
809
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530810 old_mask = dsi_read_reg(dsidev, enable_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200811 /* clear the irqstatus for newly enabled irqs */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530812 dsi_write_reg(dsidev, status_reg, (mask ^ old_mask) & mask);
813 dsi_write_reg(dsidev, enable_reg, mask);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200814
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200815 /* flush posted writes */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530816 dsi_read_reg(dsidev, enable_reg);
817 dsi_read_reg(dsidev, status_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200818}
819
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530820/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530821static void _omap_dsi_set_irqs(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200822{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530823 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200824 u32 mask = DSI_IRQ_ERROR_MASK;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200825#ifdef DSI_CATCH_MISSING_TE
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200826 mask |= DSI_IRQ_TE_TRIGGER;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200827#endif
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530828 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table,
829 ARRAY_SIZE(dsi->isr_tables.isr_table), mask,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200830 DSI_IRQENABLE, DSI_IRQSTATUS);
831}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200832
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530833/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530834static void _omap_dsi_set_irqs_vc(struct platform_device *dsidev, int vc)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200835{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530836 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
837
838 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_vc[vc],
839 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[vc]),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200840 DSI_VC_IRQ_ERROR_MASK,
841 DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
842}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200843
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530844/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530845static void _omap_dsi_set_irqs_cio(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200846{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530847 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
848
849 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_cio,
850 ARRAY_SIZE(dsi->isr_tables.isr_table_cio),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200851 DSI_CIO_IRQ_ERROR_MASK,
852 DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
853}
854
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530855static void _dsi_initialize_irq(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200856{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530857 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200858 unsigned long flags;
859 int vc;
860
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530861 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200862
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530863 memset(&dsi->isr_tables, 0, sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200864
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530865 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200866 for (vc = 0; vc < 4; ++vc)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530867 _omap_dsi_set_irqs_vc(dsidev, vc);
868 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200869
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530870 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200871}
872
873static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
874 struct dsi_isr_data *isr_array, unsigned isr_array_size)
875{
876 struct dsi_isr_data *isr_data;
877 int free_idx;
878 int i;
879
880 BUG_ON(isr == NULL);
881
882 /* check for duplicate entry and find a free slot */
883 free_idx = -1;
884 for (i = 0; i < isr_array_size; i++) {
885 isr_data = &isr_array[i];
886
887 if (isr_data->isr == isr && isr_data->arg == arg &&
888 isr_data->mask == mask) {
889 return -EINVAL;
890 }
891
892 if (isr_data->isr == NULL && free_idx == -1)
893 free_idx = i;
894 }
895
896 if (free_idx == -1)
897 return -EBUSY;
898
899 isr_data = &isr_array[free_idx];
900 isr_data->isr = isr;
901 isr_data->arg = arg;
902 isr_data->mask = mask;
903
904 return 0;
905}
906
907static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
908 struct dsi_isr_data *isr_array, unsigned isr_array_size)
909{
910 struct dsi_isr_data *isr_data;
911 int i;
912
913 for (i = 0; i < isr_array_size; i++) {
914 isr_data = &isr_array[i];
915 if (isr_data->isr != isr || isr_data->arg != arg ||
916 isr_data->mask != mask)
917 continue;
918
919 isr_data->isr = NULL;
920 isr_data->arg = NULL;
921 isr_data->mask = 0;
922
923 return 0;
924 }
925
926 return -EINVAL;
927}
928
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530929static int dsi_register_isr(struct platform_device *dsidev, omap_dsi_isr_t isr,
930 void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200931{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530932 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200933 unsigned long flags;
934 int r;
935
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530936 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200937
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530938 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table,
939 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200940
941 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530942 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200943
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530944 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200945
946 return r;
947}
948
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530949static int dsi_unregister_isr(struct platform_device *dsidev,
950 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200951{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530952 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200953 unsigned long flags;
954 int r;
955
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530956 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200957
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530958 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table,
959 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200960
961 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530962 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200963
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530964 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200965
966 return r;
967}
968
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530969static int dsi_register_isr_vc(struct platform_device *dsidev, int channel,
970 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200971{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530972 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200973 unsigned long flags;
974 int r;
975
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530976 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200977
978 r = _dsi_register_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530979 dsi->isr_tables.isr_table_vc[channel],
980 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200981
982 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530983 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200984
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530985 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200986
987 return r;
988}
989
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530990static int dsi_unregister_isr_vc(struct platform_device *dsidev, int channel,
991 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200992{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530993 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200994 unsigned long flags;
995 int r;
996
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530997 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200998
999 r = _dsi_unregister_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301000 dsi->isr_tables.isr_table_vc[channel],
1001 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001002
1003 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301004 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001005
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301006 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001007
1008 return r;
1009}
1010
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301011static int dsi_register_isr_cio(struct platform_device *dsidev,
1012 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001013{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301014 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001015 unsigned long flags;
1016 int r;
1017
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301018 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001019
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301020 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1021 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001022
1023 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301024 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001025
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301026 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001027
1028 return r;
1029}
1030
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301031static int dsi_unregister_isr_cio(struct platform_device *dsidev,
1032 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001033{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301034 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001035 unsigned long flags;
1036 int r;
1037
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301038 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001039
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301040 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1041 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001042
1043 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301044 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001045
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301046 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001047
1048 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001049}
1050
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301051static u32 dsi_get_errors(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001052{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301053 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001054 unsigned long flags;
1055 u32 e;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301056 spin_lock_irqsave(&dsi->errors_lock, flags);
1057 e = dsi->errors;
1058 dsi->errors = 0;
1059 spin_unlock_irqrestore(&dsi->errors_lock, flags);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001060 return e;
1061}
1062
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001063int dsi_runtime_get(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001064{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001065 int r;
1066 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1067
1068 DSSDBG("dsi_runtime_get\n");
1069
1070 r = pm_runtime_get_sync(&dsi->pdev->dev);
1071 WARN_ON(r < 0);
1072 return r < 0 ? r : 0;
1073}
1074
1075void dsi_runtime_put(struct platform_device *dsidev)
1076{
1077 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1078 int r;
1079
1080 DSSDBG("dsi_runtime_put\n");
1081
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +02001082 r = pm_runtime_put_sync(&dsi->pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +03001083 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001084}
1085
1086/* source clock for DSI PLL. this could also be PCLKFREE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301087static inline void dsi_enable_pll_clock(struct platform_device *dsidev,
1088 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001089{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301090 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1091
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001092 if (enable)
Rajendra Nayakf11766d2012-06-27 14:21:26 +05301093 clk_prepare_enable(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001094 else
Rajendra Nayakf11766d2012-06-27 14:21:26 +05301095 clk_disable_unprepare(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001096
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301097 if (enable && dsi->pll_locked) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301098 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001099 DSSERR("cannot lock PLL when enabling clocks\n");
1100 }
1101}
1102
1103#ifdef DEBUG
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301104static void _dsi_print_reset_status(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001105{
1106 u32 l;
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001107 int b0, b1, b2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001108
1109 if (!dss_debug)
1110 return;
1111
1112 /* A dummy read using the SCP interface to any DSIPHY register is
1113 * required after DSIPHY reset to complete the reset of the DSI complex
1114 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301115 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001116
1117 printk(KERN_DEBUG "DSI resets: ");
1118
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301119 l = dsi_read_reg(dsidev, DSI_PLL_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001120 printk("PLL (%d) ", FLD_GET(l, 0, 0));
1121
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301122 l = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001123 printk("CIO (%d) ", FLD_GET(l, 29, 29));
1124
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001125 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
1126 b0 = 28;
1127 b1 = 27;
1128 b2 = 26;
1129 } else {
1130 b0 = 24;
1131 b1 = 25;
1132 b2 = 26;
1133 }
1134
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301135 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001136 printk("PHY (%x%x%x, %d, %d, %d)\n",
1137 FLD_GET(l, b0, b0),
1138 FLD_GET(l, b1, b1),
1139 FLD_GET(l, b2, b2),
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001140 FLD_GET(l, 29, 29),
1141 FLD_GET(l, 30, 30),
1142 FLD_GET(l, 31, 31));
1143}
1144#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301145#define _dsi_print_reset_status(x)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001146#endif
1147
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301148static inline int dsi_if_enable(struct platform_device *dsidev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001149{
1150 DSSDBG("dsi_if_enable(%d)\n", enable);
1151
1152 enable = enable ? 1 : 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301153 REG_FLD_MOD(dsidev, DSI_CTRL, enable, 0, 0); /* IF_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001154
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301155 if (wait_for_bit_change(dsidev, DSI_CTRL, 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001156 DSSERR("Failed to set dsi_if_enable to %d\n", enable);
1157 return -EIO;
1158 }
1159
1160 return 0;
1161}
1162
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301163unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001164{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301165 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1166
1167 return dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001168}
1169
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301170static unsigned long dsi_get_pll_hsdiv_dsi_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001171{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301172 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1173
1174 return dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001175}
1176
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301177static unsigned long dsi_get_txbyteclkhs(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001178{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301179 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1180
1181 return dsi->current_cinfo.clkin4ddr / 16;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001182}
1183
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301184static unsigned long dsi_fclk_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001185{
1186 unsigned long r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001187 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001188
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001189 if (dss_get_dsi_clk_source(dsi->module_id) == OMAP_DSS_CLK_SRC_FCK) {
Archit Taneja1bb47832011-02-24 14:17:30 +05301190 /* DSI FCLK source is DSS_CLK_FCK */
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001191 r = clk_get_rate(dsi->dss_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001192 } else {
Archit Taneja1bb47832011-02-24 14:17:30 +05301193 /* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301194 r = dsi_get_pll_hsdiv_dsi_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001195 }
1196
1197 return r;
1198}
1199
1200static int dsi_set_lp_clk_divisor(struct omap_dss_device *dssdev)
1201{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301202 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301203 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001204 unsigned long dsi_fclk;
1205 unsigned lp_clk_div;
1206 unsigned long lp_clk;
1207
Tomi Valkeinenc6940a32011-02-22 13:36:10 +02001208 lp_clk_div = dssdev->clocks.dsi.lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001209
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301210 if (lp_clk_div == 0 || lp_clk_div > dsi->lpdiv_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001211 return -EINVAL;
1212
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301213 dsi_fclk = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001214
1215 lp_clk = dsi_fclk / 2 / lp_clk_div;
1216
1217 DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301218 dsi->current_cinfo.lp_clk = lp_clk;
1219 dsi->current_cinfo.lp_clk_div = lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001220
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301221 /* LP_CLK_DIVISOR */
1222 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, lp_clk_div, 12, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001223
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301224 /* LP_RX_SYNCHRO_ENABLE */
1225 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0, 21, 21);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001226
1227 return 0;
1228}
1229
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301230static void dsi_enable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001231{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301232 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1233
1234 if (dsi->scp_clk_refcount++ == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301235 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001236}
1237
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301238static void dsi_disable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001239{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301240 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1241
1242 WARN_ON(dsi->scp_clk_refcount == 0);
1243 if (--dsi->scp_clk_refcount == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301244 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001245}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001246
1247enum dsi_pll_power_state {
1248 DSI_PLL_POWER_OFF = 0x0,
1249 DSI_PLL_POWER_ON_HSCLK = 0x1,
1250 DSI_PLL_POWER_ON_ALL = 0x2,
1251 DSI_PLL_POWER_ON_DIV = 0x3,
1252};
1253
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301254static int dsi_pll_power(struct platform_device *dsidev,
1255 enum dsi_pll_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001256{
1257 int t = 0;
1258
Tomi Valkeinenc94dfe052011-04-15 10:42:59 +03001259 /* DSI-PLL power command 0x3 is not working */
1260 if (dss_has_feature(FEAT_DSI_PLL_PWR_BUG) &&
1261 state == DSI_PLL_POWER_ON_DIV)
1262 state = DSI_PLL_POWER_ON_ALL;
1263
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301264 /* PLL_PWR_CMD */
1265 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, state, 31, 30);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001266
1267 /* PLL_PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301268 while (FLD_GET(dsi_read_reg(dsidev, DSI_CLK_CTRL), 29, 28) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001269 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001270 DSSERR("Failed to set DSI PLL power mode to %d\n",
1271 state);
1272 return -ENODEV;
1273 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001274 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001275 }
1276
1277 return 0;
1278}
1279
1280/* calculate clock rates using dividers in cinfo */
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001281static int dsi_calc_clock_rates(struct platform_device *dsidev,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001282 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001283{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301284 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1285
1286 if (cinfo->regn == 0 || cinfo->regn > dsi->regn_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001287 return -EINVAL;
1288
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301289 if (cinfo->regm == 0 || cinfo->regm > dsi->regm_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001290 return -EINVAL;
1291
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301292 if (cinfo->regm_dispc > dsi->regm_dispc_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001293 return -EINVAL;
1294
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301295 if (cinfo->regm_dsi > dsi->regm_dsi_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001296 return -EINVAL;
1297
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001298 cinfo->clkin = clk_get_rate(dsi->sys_clk);
1299 cinfo->fint = cinfo->clkin / cinfo->regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001300
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301301 if (cinfo->fint > dsi->fint_max || cinfo->fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001302 return -EINVAL;
1303
1304 cinfo->clkin4ddr = 2 * cinfo->regm * cinfo->fint;
1305
1306 if (cinfo->clkin4ddr > 1800 * 1000 * 1000)
1307 return -EINVAL;
1308
Archit Taneja1bb47832011-02-24 14:17:30 +05301309 if (cinfo->regm_dispc > 0)
1310 cinfo->dsi_pll_hsdiv_dispc_clk =
1311 cinfo->clkin4ddr / cinfo->regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001312 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301313 cinfo->dsi_pll_hsdiv_dispc_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001314
Archit Taneja1bb47832011-02-24 14:17:30 +05301315 if (cinfo->regm_dsi > 0)
1316 cinfo->dsi_pll_hsdiv_dsi_clk =
1317 cinfo->clkin4ddr / cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001318 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301319 cinfo->dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001320
1321 return 0;
1322}
1323
Archit Taneja6d523e72012-06-21 09:33:55 +05301324int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301325 unsigned long req_pck, struct dsi_clock_info *dsi_cinfo,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001326 struct dispc_clock_info *dispc_cinfo)
1327{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301328 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001329 struct dsi_clock_info cur, best;
1330 struct dispc_clock_info best_dispc;
1331 int min_fck_per_pck;
1332 int match = 0;
Archit Taneja1bb47832011-02-24 14:17:30 +05301333 unsigned long dss_sys_clk, max_dss_fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001334
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001335 dss_sys_clk = clk_get_rate(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001336
Taneja, Archit31ef8232011-03-14 23:28:22 -05001337 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
Archit Taneja819d8072011-03-01 11:54:00 +05301338
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301339 if (req_pck == dsi->cache_req_pck &&
1340 dsi->cache_cinfo.clkin == dss_sys_clk) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001341 DSSDBG("DSI clock info found from cache\n");
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301342 *dsi_cinfo = dsi->cache_cinfo;
Archit Taneja6d523e72012-06-21 09:33:55 +05301343 dispc_find_clk_divs(req_pck, dsi_cinfo->dsi_pll_hsdiv_dispc_clk,
1344 dispc_cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001345 return 0;
1346 }
1347
1348 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
1349
1350 if (min_fck_per_pck &&
Archit Taneja819d8072011-03-01 11:54:00 +05301351 req_pck * min_fck_per_pck > max_dss_fck) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001352 DSSERR("Requested pixel clock not possible with the current "
1353 "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
1354 "the constraint off.\n");
1355 min_fck_per_pck = 0;
1356 }
1357
1358 DSSDBG("dsi_pll_calc\n");
1359
1360retry:
1361 memset(&best, 0, sizeof(best));
1362 memset(&best_dispc, 0, sizeof(best_dispc));
1363
1364 memset(&cur, 0, sizeof(cur));
Archit Taneja1bb47832011-02-24 14:17:30 +05301365 cur.clkin = dss_sys_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001366
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001367 /* 0.75MHz < Fint = clkin / regn < 2.1MHz */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001368 /* To reduce PLL lock time, keep Fint high (around 2 MHz) */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301369 for (cur.regn = 1; cur.regn < dsi->regn_max; ++cur.regn) {
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001370 cur.fint = cur.clkin / cur.regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001371
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301372 if (cur.fint > dsi->fint_max || cur.fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001373 continue;
1374
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001375 /* DSIPHY(MHz) = (2 * regm / regn) * clkin */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301376 for (cur.regm = 1; cur.regm < dsi->regm_max; ++cur.regm) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001377 unsigned long a, b;
1378
1379 a = 2 * cur.regm * (cur.clkin/1000);
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001380 b = cur.regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001381 cur.clkin4ddr = a / b * 1000;
1382
1383 if (cur.clkin4ddr > 1800 * 1000 * 1000)
1384 break;
1385
Archit Taneja1bb47832011-02-24 14:17:30 +05301386 /* dsi_pll_hsdiv_dispc_clk(MHz) =
1387 * DSIPHY(MHz) / regm_dispc < 173MHz/186Mhz */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301388 for (cur.regm_dispc = 1; cur.regm_dispc <
1389 dsi->regm_dispc_max; ++cur.regm_dispc) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001390 struct dispc_clock_info cur_dispc;
Archit Taneja1bb47832011-02-24 14:17:30 +05301391 cur.dsi_pll_hsdiv_dispc_clk =
1392 cur.clkin4ddr / cur.regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001393
1394 /* this will narrow down the search a bit,
1395 * but still give pixclocks below what was
1396 * requested */
Archit Taneja1bb47832011-02-24 14:17:30 +05301397 if (cur.dsi_pll_hsdiv_dispc_clk < req_pck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001398 break;
1399
Archit Taneja1bb47832011-02-24 14:17:30 +05301400 if (cur.dsi_pll_hsdiv_dispc_clk > max_dss_fck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001401 continue;
1402
1403 if (min_fck_per_pck &&
Archit Taneja1bb47832011-02-24 14:17:30 +05301404 cur.dsi_pll_hsdiv_dispc_clk <
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001405 req_pck * min_fck_per_pck)
1406 continue;
1407
1408 match = 1;
1409
Archit Taneja6d523e72012-06-21 09:33:55 +05301410 dispc_find_clk_divs(req_pck,
Archit Taneja1bb47832011-02-24 14:17:30 +05301411 cur.dsi_pll_hsdiv_dispc_clk,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001412 &cur_dispc);
1413
1414 if (abs(cur_dispc.pck - req_pck) <
1415 abs(best_dispc.pck - req_pck)) {
1416 best = cur;
1417 best_dispc = cur_dispc;
1418
1419 if (cur_dispc.pck == req_pck)
1420 goto found;
1421 }
1422 }
1423 }
1424 }
1425found:
1426 if (!match) {
1427 if (min_fck_per_pck) {
1428 DSSERR("Could not find suitable clock settings.\n"
1429 "Turning FCK/PCK constraint off and"
1430 "trying again.\n");
1431 min_fck_per_pck = 0;
1432 goto retry;
1433 }
1434
1435 DSSERR("Could not find suitable clock settings.\n");
1436
1437 return -EINVAL;
1438 }
1439
Archit Taneja1bb47832011-02-24 14:17:30 +05301440 /* dsi_pll_hsdiv_dsi_clk (regm_dsi) is not used */
1441 best.regm_dsi = 0;
1442 best.dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001443
1444 if (dsi_cinfo)
1445 *dsi_cinfo = best;
1446 if (dispc_cinfo)
1447 *dispc_cinfo = best_dispc;
1448
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301449 dsi->cache_req_pck = req_pck;
1450 dsi->cache_clk_freq = 0;
1451 dsi->cache_cinfo = best;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001452
1453 return 0;
1454}
1455
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301456int dsi_pll_set_clock_div(struct platform_device *dsidev,
1457 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001458{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301459 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001460 int r = 0;
1461 u32 l;
Archit Taneja9613c022011-03-22 06:33:36 -05001462 int f = 0;
Taneja, Archit49641112011-03-14 23:28:23 -05001463 u8 regn_start, regn_end, regm_start, regm_end;
1464 u8 regm_dispc_start, regm_dispc_end, regm_dsi_start, regm_dsi_end;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001465
1466 DSSDBGF();
1467
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001468 dsi->current_cinfo.clkin = cinfo->clkin;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301469 dsi->current_cinfo.fint = cinfo->fint;
1470 dsi->current_cinfo.clkin4ddr = cinfo->clkin4ddr;
1471 dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301472 cinfo->dsi_pll_hsdiv_dispc_clk;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301473 dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301474 cinfo->dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001475
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301476 dsi->current_cinfo.regn = cinfo->regn;
1477 dsi->current_cinfo.regm = cinfo->regm;
1478 dsi->current_cinfo.regm_dispc = cinfo->regm_dispc;
1479 dsi->current_cinfo.regm_dsi = cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001480
1481 DSSDBG("DSI Fint %ld\n", cinfo->fint);
1482
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001483 DSSDBG("clkin rate %ld\n", cinfo->clkin);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001484
1485 /* DSIPHY == CLKIN4DDR */
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001486 DSSDBG("CLKIN4DDR = 2 * %d / %d * %lu = %lu\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001487 cinfo->regm,
1488 cinfo->regn,
1489 cinfo->clkin,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001490 cinfo->clkin4ddr);
1491
1492 DSSDBG("Data rate on 1 DSI lane %ld Mbps\n",
1493 cinfo->clkin4ddr / 1000 / 1000 / 2);
1494
1495 DSSDBG("Clock lane freq %ld Hz\n", cinfo->clkin4ddr / 4);
1496
Archit Taneja1bb47832011-02-24 14:17:30 +05301497 DSSDBG("regm_dispc = %d, %s (%s) = %lu\n", cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301498 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
1499 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301500 cinfo->dsi_pll_hsdiv_dispc_clk);
1501 DSSDBG("regm_dsi = %d, %s (%s) = %lu\n", cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301502 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
1503 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301504 cinfo->dsi_pll_hsdiv_dsi_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001505
Taneja, Archit49641112011-03-14 23:28:23 -05001506 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGN, &regn_start, &regn_end);
1507 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM, &regm_start, &regm_end);
1508 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DISPC, &regm_dispc_start,
1509 &regm_dispc_end);
1510 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DSI, &regm_dsi_start,
1511 &regm_dsi_end);
1512
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301513 /* DSI_PLL_AUTOMODE = manual */
1514 REG_FLD_MOD(dsidev, DSI_PLL_CONTROL, 0, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001515
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301516 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001517 l = FLD_MOD(l, 1, 0, 0); /* DSI_PLL_STOPMODE */
Taneja, Archit49641112011-03-14 23:28:23 -05001518 /* DSI_PLL_REGN */
1519 l = FLD_MOD(l, cinfo->regn - 1, regn_start, regn_end);
1520 /* DSI_PLL_REGM */
1521 l = FLD_MOD(l, cinfo->regm, regm_start, regm_end);
1522 /* DSI_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301523 l = FLD_MOD(l, cinfo->regm_dispc > 0 ? cinfo->regm_dispc - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001524 regm_dispc_start, regm_dispc_end);
1525 /* DSIPROTO_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301526 l = FLD_MOD(l, cinfo->regm_dsi > 0 ? cinfo->regm_dsi - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001527 regm_dsi_start, regm_dsi_end);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301528 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION1, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001529
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301530 BUG_ON(cinfo->fint < dsi->fint_min || cinfo->fint > dsi->fint_max);
Archit Taneja9613c022011-03-22 06:33:36 -05001531
1532 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL)) {
1533 f = cinfo->fint < 1000000 ? 0x3 :
1534 cinfo->fint < 1250000 ? 0x4 :
1535 cinfo->fint < 1500000 ? 0x5 :
1536 cinfo->fint < 1750000 ? 0x6 :
1537 0x7;
1538 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001539
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301540 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
Archit Taneja9613c022011-03-22 06:33:36 -05001541
1542 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL))
1543 l = FLD_MOD(l, f, 4, 1); /* DSI_PLL_FREQSEL */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001544 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1545 l = FLD_MOD(l, 0, 14, 14); /* DSIPHY_CLKINEN */
1546 l = FLD_MOD(l, 1, 20, 20); /* DSI_HSDIVBYPASS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301547 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001548
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301549 REG_FLD_MOD(dsidev, DSI_PLL_GO, 1, 0, 0); /* DSI_PLL_GO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001550
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301551 if (wait_for_bit_change(dsidev, DSI_PLL_GO, 0, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001552 DSSERR("dsi pll go bit not going down.\n");
1553 r = -EIO;
1554 goto err;
1555 }
1556
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301557 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001558 DSSERR("cannot lock PLL\n");
1559 r = -EIO;
1560 goto err;
1561 }
1562
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301563 dsi->pll_locked = 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001564
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301565 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001566 l = FLD_MOD(l, 0, 0, 0); /* DSI_PLL_IDLE */
1567 l = FLD_MOD(l, 0, 5, 5); /* DSI_PLL_PLLLPMODE */
1568 l = FLD_MOD(l, 0, 6, 6); /* DSI_PLL_LOWCURRSTBY */
1569 l = FLD_MOD(l, 0, 7, 7); /* DSI_PLL_TIGHTPHASELOCK */
1570 l = FLD_MOD(l, 0, 8, 8); /* DSI_PLL_DRIFTGUARDEN */
1571 l = FLD_MOD(l, 0, 10, 9); /* DSI_PLL_LOCKSEL */
1572 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1573 l = FLD_MOD(l, 1, 14, 14); /* DSIPHY_CLKINEN */
1574 l = FLD_MOD(l, 0, 15, 15); /* DSI_BYPASSEN */
1575 l = FLD_MOD(l, 1, 16, 16); /* DSS_CLOCK_EN */
1576 l = FLD_MOD(l, 0, 17, 17); /* DSS_CLOCK_PWDN */
1577 l = FLD_MOD(l, 1, 18, 18); /* DSI_PROTO_CLOCK_EN */
1578 l = FLD_MOD(l, 0, 19, 19); /* DSI_PROTO_CLOCK_PWDN */
1579 l = FLD_MOD(l, 0, 20, 20); /* DSI_HSDIVBYPASS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301580 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001581
1582 DSSDBG("PLL config done\n");
1583err:
1584 return r;
1585}
1586
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301587int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
1588 bool enable_hsdiv)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001589{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301590 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001591 int r = 0;
1592 enum dsi_pll_power_state pwstate;
1593
1594 DSSDBG("PLL init\n");
1595
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301596 if (dsi->vdds_dsi_reg == NULL) {
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001597 struct regulator *vdds_dsi;
1598
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301599 vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001600
1601 if (IS_ERR(vdds_dsi)) {
1602 DSSERR("can't get VDDS_DSI regulator\n");
1603 return PTR_ERR(vdds_dsi);
1604 }
1605
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301606 dsi->vdds_dsi_reg = vdds_dsi;
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001607 }
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001608
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301609 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001610 /*
1611 * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4.
1612 */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301613 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001614
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301615 if (!dsi->vdds_dsi_enabled) {
1616 r = regulator_enable(dsi->vdds_dsi_reg);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001617 if (r)
1618 goto err0;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301619 dsi->vdds_dsi_enabled = true;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001620 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001621
1622 /* XXX PLL does not come out of reset without this... */
1623 dispc_pck_free_enable(1);
1624
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301625 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 0, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001626 DSSERR("PLL not coming out of reset.\n");
1627 r = -ENODEV;
Ville Syrjälä481dfa02010-04-22 22:50:04 +02001628 dispc_pck_free_enable(0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001629 goto err1;
1630 }
1631
1632 /* XXX ... but if left on, we get problems when planes do not
1633 * fill the whole display. No idea about this */
1634 dispc_pck_free_enable(0);
1635
1636 if (enable_hsclk && enable_hsdiv)
1637 pwstate = DSI_PLL_POWER_ON_ALL;
1638 else if (enable_hsclk)
1639 pwstate = DSI_PLL_POWER_ON_HSCLK;
1640 else if (enable_hsdiv)
1641 pwstate = DSI_PLL_POWER_ON_DIV;
1642 else
1643 pwstate = DSI_PLL_POWER_OFF;
1644
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301645 r = dsi_pll_power(dsidev, pwstate);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001646
1647 if (r)
1648 goto err1;
1649
1650 DSSDBG("PLL init done\n");
1651
1652 return 0;
1653err1:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301654 if (dsi->vdds_dsi_enabled) {
1655 regulator_disable(dsi->vdds_dsi_reg);
1656 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001657 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001658err0:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301659 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301660 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001661 return r;
1662}
1663
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301664void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001665{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301666 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1667
1668 dsi->pll_locked = 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301669 dsi_pll_power(dsidev, DSI_PLL_POWER_OFF);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001670 if (disconnect_lanes) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301671 WARN_ON(!dsi->vdds_dsi_enabled);
1672 regulator_disable(dsi->vdds_dsi_reg);
1673 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001674 }
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001675
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301676 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301677 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001678
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001679 DSSDBG("PLL uninit done\n");
1680}
1681
Archit Taneja5a8b5722011-05-12 17:26:29 +05301682static void dsi_dump_dsidev_clocks(struct platform_device *dsidev,
1683 struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001684{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301685 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1686 struct dsi_clock_info *cinfo = &dsi->current_cinfo;
Archit Taneja89a35e52011-04-12 13:52:23 +05301687 enum omap_dss_clk_source dispc_clk_src, dsi_clk_src;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001688 int dsi_module = dsi->module_id;
Archit Taneja067a57e2011-03-02 11:57:25 +05301689
1690 dispc_clk_src = dss_get_dispc_clk_source();
Archit Taneja5a8b5722011-05-12 17:26:29 +05301691 dsi_clk_src = dss_get_dsi_clk_source(dsi_module);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001692
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001693 if (dsi_runtime_get(dsidev))
1694 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001695
Archit Taneja5a8b5722011-05-12 17:26:29 +05301696 seq_printf(s, "- DSI%d PLL -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001697
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001698 seq_printf(s, "dsi pll clkin\t%lu\n", cinfo->clkin);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001699
1700 seq_printf(s, "Fint\t\t%-16luregn %u\n", cinfo->fint, cinfo->regn);
1701
1702 seq_printf(s, "CLKIN4DDR\t%-16luregm %u\n",
1703 cinfo->clkin4ddr, cinfo->regm);
1704
Archit Taneja84309f12011-12-12 11:47:41 +05301705 seq_printf(s, "DSI_PLL_HSDIV_DISPC (%s)\t%-16luregm_dispc %u\t(%s)\n",
1706 dss_feat_get_clk_source_name(dsi_module == 0 ?
1707 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
1708 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301709 cinfo->dsi_pll_hsdiv_dispc_clk,
1710 cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301711 dispc_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001712 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001713
Archit Taneja84309f12011-12-12 11:47:41 +05301714 seq_printf(s, "DSI_PLL_HSDIV_DSI (%s)\t%-16luregm_dsi %u\t(%s)\n",
1715 dss_feat_get_clk_source_name(dsi_module == 0 ?
1716 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
1717 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301718 cinfo->dsi_pll_hsdiv_dsi_clk,
1719 cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301720 dsi_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001721 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001722
Archit Taneja5a8b5722011-05-12 17:26:29 +05301723 seq_printf(s, "- DSI%d -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001724
Archit Taneja067a57e2011-03-02 11:57:25 +05301725 seq_printf(s, "dsi fclk source = %s (%s)\n",
1726 dss_get_generic_clk_source_name(dsi_clk_src),
1727 dss_feat_get_clk_source_name(dsi_clk_src));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001728
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301729 seq_printf(s, "DSI_FCLK\t%lu\n", dsi_fclk_rate(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001730
1731 seq_printf(s, "DDR_CLK\t\t%lu\n",
1732 cinfo->clkin4ddr / 4);
1733
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301734 seq_printf(s, "TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001735
1736 seq_printf(s, "LP_CLK\t\t%lu\n", cinfo->lp_clk);
1737
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001738 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001739}
1740
Archit Taneja5a8b5722011-05-12 17:26:29 +05301741void dsi_dump_clocks(struct seq_file *s)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001742{
Archit Taneja5a8b5722011-05-12 17:26:29 +05301743 struct platform_device *dsidev;
1744 int i;
1745
1746 for (i = 0; i < MAX_NUM_DSI; i++) {
1747 dsidev = dsi_get_dsidev_from_id(i);
1748 if (dsidev)
1749 dsi_dump_dsidev_clocks(dsidev, s);
1750 }
1751}
1752
1753#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
1754static void dsi_dump_dsidev_irqs(struct platform_device *dsidev,
1755 struct seq_file *s)
1756{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301757 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001758 unsigned long flags;
1759 struct dsi_irq_stats stats;
1760
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301761 spin_lock_irqsave(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001762
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301763 stats = dsi->irq_stats;
1764 memset(&dsi->irq_stats, 0, sizeof(dsi->irq_stats));
1765 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001766
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301767 spin_unlock_irqrestore(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001768
1769 seq_printf(s, "period %u ms\n",
1770 jiffies_to_msecs(jiffies - stats.last_reset));
1771
1772 seq_printf(s, "irqs %d\n", stats.irq_count);
1773#define PIS(x) \
1774 seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);
1775
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001776 seq_printf(s, "-- DSI%d interrupts --\n", dsi->module_id + 1);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001777 PIS(VC0);
1778 PIS(VC1);
1779 PIS(VC2);
1780 PIS(VC3);
1781 PIS(WAKEUP);
1782 PIS(RESYNC);
1783 PIS(PLL_LOCK);
1784 PIS(PLL_UNLOCK);
1785 PIS(PLL_RECALL);
1786 PIS(COMPLEXIO_ERR);
1787 PIS(HS_TX_TIMEOUT);
1788 PIS(LP_RX_TIMEOUT);
1789 PIS(TE_TRIGGER);
1790 PIS(ACK_TRIGGER);
1791 PIS(SYNC_LOST);
1792 PIS(LDO_POWER_GOOD);
1793 PIS(TA_TIMEOUT);
1794#undef PIS
1795
1796#define PIS(x) \
1797 seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
1798 stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
1799 stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
1800 stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
1801 stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);
1802
1803 seq_printf(s, "-- VC interrupts --\n");
1804 PIS(CS);
1805 PIS(ECC_CORR);
1806 PIS(PACKET_SENT);
1807 PIS(FIFO_TX_OVF);
1808 PIS(FIFO_RX_OVF);
1809 PIS(BTA);
1810 PIS(ECC_NO_CORR);
1811 PIS(FIFO_TX_UDF);
1812 PIS(PP_BUSY_CHANGE);
1813#undef PIS
1814
1815#define PIS(x) \
1816 seq_printf(s, "%-20s %10d\n", #x, \
1817 stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);
1818
1819 seq_printf(s, "-- CIO interrupts --\n");
1820 PIS(ERRSYNCESC1);
1821 PIS(ERRSYNCESC2);
1822 PIS(ERRSYNCESC3);
1823 PIS(ERRESC1);
1824 PIS(ERRESC2);
1825 PIS(ERRESC3);
1826 PIS(ERRCONTROL1);
1827 PIS(ERRCONTROL2);
1828 PIS(ERRCONTROL3);
1829 PIS(STATEULPS1);
1830 PIS(STATEULPS2);
1831 PIS(STATEULPS3);
1832 PIS(ERRCONTENTIONLP0_1);
1833 PIS(ERRCONTENTIONLP1_1);
1834 PIS(ERRCONTENTIONLP0_2);
1835 PIS(ERRCONTENTIONLP1_2);
1836 PIS(ERRCONTENTIONLP0_3);
1837 PIS(ERRCONTENTIONLP1_3);
1838 PIS(ULPSACTIVENOT_ALL0);
1839 PIS(ULPSACTIVENOT_ALL1);
1840#undef PIS
1841}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001842
Archit Taneja5a8b5722011-05-12 17:26:29 +05301843static void dsi1_dump_irqs(struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001844{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301845 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1846
Archit Taneja5a8b5722011-05-12 17:26:29 +05301847 dsi_dump_dsidev_irqs(dsidev, s);
1848}
1849
1850static void dsi2_dump_irqs(struct seq_file *s)
1851{
1852 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
1853
1854 dsi_dump_dsidev_irqs(dsidev, s);
1855}
Archit Taneja5a8b5722011-05-12 17:26:29 +05301856#endif
1857
1858static void dsi_dump_dsidev_regs(struct platform_device *dsidev,
1859 struct seq_file *s)
1860{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301861#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(dsidev, r))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001862
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001863 if (dsi_runtime_get(dsidev))
1864 return;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301865 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001866
1867 DUMPREG(DSI_REVISION);
1868 DUMPREG(DSI_SYSCONFIG);
1869 DUMPREG(DSI_SYSSTATUS);
1870 DUMPREG(DSI_IRQSTATUS);
1871 DUMPREG(DSI_IRQENABLE);
1872 DUMPREG(DSI_CTRL);
1873 DUMPREG(DSI_COMPLEXIO_CFG1);
1874 DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
1875 DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
1876 DUMPREG(DSI_CLK_CTRL);
1877 DUMPREG(DSI_TIMING1);
1878 DUMPREG(DSI_TIMING2);
1879 DUMPREG(DSI_VM_TIMING1);
1880 DUMPREG(DSI_VM_TIMING2);
1881 DUMPREG(DSI_VM_TIMING3);
1882 DUMPREG(DSI_CLK_TIMING);
1883 DUMPREG(DSI_TX_FIFO_VC_SIZE);
1884 DUMPREG(DSI_RX_FIFO_VC_SIZE);
1885 DUMPREG(DSI_COMPLEXIO_CFG2);
1886 DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
1887 DUMPREG(DSI_VM_TIMING4);
1888 DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
1889 DUMPREG(DSI_VM_TIMING5);
1890 DUMPREG(DSI_VM_TIMING6);
1891 DUMPREG(DSI_VM_TIMING7);
1892 DUMPREG(DSI_STOPCLK_TIMING);
1893
1894 DUMPREG(DSI_VC_CTRL(0));
1895 DUMPREG(DSI_VC_TE(0));
1896 DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
1897 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
1898 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
1899 DUMPREG(DSI_VC_IRQSTATUS(0));
1900 DUMPREG(DSI_VC_IRQENABLE(0));
1901
1902 DUMPREG(DSI_VC_CTRL(1));
1903 DUMPREG(DSI_VC_TE(1));
1904 DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
1905 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
1906 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
1907 DUMPREG(DSI_VC_IRQSTATUS(1));
1908 DUMPREG(DSI_VC_IRQENABLE(1));
1909
1910 DUMPREG(DSI_VC_CTRL(2));
1911 DUMPREG(DSI_VC_TE(2));
1912 DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
1913 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
1914 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
1915 DUMPREG(DSI_VC_IRQSTATUS(2));
1916 DUMPREG(DSI_VC_IRQENABLE(2));
1917
1918 DUMPREG(DSI_VC_CTRL(3));
1919 DUMPREG(DSI_VC_TE(3));
1920 DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
1921 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
1922 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
1923 DUMPREG(DSI_VC_IRQSTATUS(3));
1924 DUMPREG(DSI_VC_IRQENABLE(3));
1925
1926 DUMPREG(DSI_DSIPHY_CFG0);
1927 DUMPREG(DSI_DSIPHY_CFG1);
1928 DUMPREG(DSI_DSIPHY_CFG2);
1929 DUMPREG(DSI_DSIPHY_CFG5);
1930
1931 DUMPREG(DSI_PLL_CONTROL);
1932 DUMPREG(DSI_PLL_STATUS);
1933 DUMPREG(DSI_PLL_GO);
1934 DUMPREG(DSI_PLL_CONFIGURATION1);
1935 DUMPREG(DSI_PLL_CONFIGURATION2);
1936
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301937 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001938 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001939#undef DUMPREG
1940}
1941
Archit Taneja5a8b5722011-05-12 17:26:29 +05301942static void dsi1_dump_regs(struct seq_file *s)
1943{
1944 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1945
1946 dsi_dump_dsidev_regs(dsidev, s);
1947}
1948
1949static void dsi2_dump_regs(struct seq_file *s)
1950{
1951 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
1952
1953 dsi_dump_dsidev_regs(dsidev, s);
1954}
1955
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03001956enum dsi_cio_power_state {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001957 DSI_COMPLEXIO_POWER_OFF = 0x0,
1958 DSI_COMPLEXIO_POWER_ON = 0x1,
1959 DSI_COMPLEXIO_POWER_ULPS = 0x2,
1960};
1961
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301962static int dsi_cio_power(struct platform_device *dsidev,
1963 enum dsi_cio_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001964{
1965 int t = 0;
1966
1967 /* PWR_CMD */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301968 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG1, state, 28, 27);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001969
1970 /* PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301971 while (FLD_GET(dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1),
1972 26, 25) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001973 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001974 DSSERR("failed to set complexio power state to "
1975 "%d\n", state);
1976 return -ENODEV;
1977 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001978 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001979 }
1980
1981 return 0;
1982}
1983
Archit Taneja0c656222011-05-16 15:17:09 +05301984static unsigned dsi_get_line_buf_size(struct platform_device *dsidev)
1985{
1986 int val;
1987
1988 /* line buffer on OMAP3 is 1024 x 24bits */
1989 /* XXX: for some reason using full buffer size causes
1990 * considerable TX slowdown with update sizes that fill the
1991 * whole buffer */
1992 if (!dss_has_feature(FEAT_DSI_GNQ))
1993 return 1023 * 3;
1994
1995 val = REG_GET(dsidev, DSI_GNQ, 14, 12); /* VP1_LINE_BUFFER_SIZE */
1996
1997 switch (val) {
1998 case 1:
1999 return 512 * 3; /* 512x24 bits */
2000 case 2:
2001 return 682 * 3; /* 682x24 bits */
2002 case 3:
2003 return 853 * 3; /* 853x24 bits */
2004 case 4:
2005 return 1024 * 3; /* 1024x24 bits */
2006 case 5:
2007 return 1194 * 3; /* 1194x24 bits */
2008 case 6:
2009 return 1365 * 3; /* 1365x24 bits */
2010 default:
2011 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002012 return 0;
Archit Taneja0c656222011-05-16 15:17:09 +05302013 }
2014}
2015
Tomi Valkeinen48368392011-10-13 11:22:39 +03002016static int dsi_set_lane_config(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002017{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302018 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen48368392011-10-13 11:22:39 +03002019 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2020 static const u8 offsets[] = { 0, 4, 8, 12, 16 };
2021 static const enum dsi_lane_function functions[] = {
2022 DSI_LANE_CLK,
2023 DSI_LANE_DATA1,
2024 DSI_LANE_DATA2,
2025 DSI_LANE_DATA3,
2026 DSI_LANE_DATA4,
2027 };
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002028 u32 r;
Tomi Valkeinen48368392011-10-13 11:22:39 +03002029 int i;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002030
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302031 r = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Archit Taneja75d72472011-05-16 15:17:08 +05302032
Tomi Valkeinen48368392011-10-13 11:22:39 +03002033 for (i = 0; i < dsi->num_lanes_used; ++i) {
2034 unsigned offset = offsets[i];
2035 unsigned polarity, lane_number;
2036 unsigned t;
Archit Taneja75d72472011-05-16 15:17:08 +05302037
Tomi Valkeinen48368392011-10-13 11:22:39 +03002038 for (t = 0; t < dsi->num_lanes_supported; ++t)
2039 if (dsi->lanes[t].function == functions[i])
2040 break;
2041
2042 if (t == dsi->num_lanes_supported)
2043 return -EINVAL;
2044
2045 lane_number = t;
2046 polarity = dsi->lanes[t].polarity;
2047
2048 r = FLD_MOD(r, lane_number + 1, offset + 2, offset);
2049 r = FLD_MOD(r, polarity, offset + 3, offset + 3);
Archit Taneja75d72472011-05-16 15:17:08 +05302050 }
Tomi Valkeinen48368392011-10-13 11:22:39 +03002051
2052 /* clear the unused lanes */
2053 for (; i < dsi->num_lanes_supported; ++i) {
2054 unsigned offset = offsets[i];
2055
2056 r = FLD_MOD(r, 0, offset + 2, offset);
2057 r = FLD_MOD(r, 0, offset + 3, offset + 3);
2058 }
2059
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302060 dsi_write_reg(dsidev, DSI_COMPLEXIO_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002061
Tomi Valkeinen48368392011-10-13 11:22:39 +03002062 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002063}
2064
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302065static inline unsigned ns2ddr(struct platform_device *dsidev, unsigned ns)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002066{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302067 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2068
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002069 /* convert time in ns to ddr ticks, rounding up */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302070 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002071 return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
2072}
2073
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302074static inline unsigned ddr2ns(struct platform_device *dsidev, unsigned ddr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002075{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302076 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2077
2078 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002079 return ddr * 1000 * 1000 / (ddr_clk / 1000);
2080}
2081
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302082static void dsi_cio_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002083{
2084 u32 r;
2085 u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
2086 u32 tlpx_half, tclk_trail, tclk_zero;
2087 u32 tclk_prepare;
2088
2089 /* calculate timings */
2090
2091 /* 1 * DDR_CLK = 2 * UI */
2092
2093 /* min 40ns + 4*UI max 85ns + 6*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302094 ths_prepare = ns2ddr(dsidev, 70) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002095
2096 /* min 145ns + 10*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302097 ths_prepare_ths_zero = ns2ddr(dsidev, 175) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002098
2099 /* min max(8*UI, 60ns+4*UI) */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302100 ths_trail = ns2ddr(dsidev, 60) + 5;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002101
2102 /* min 100ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302103 ths_exit = ns2ddr(dsidev, 145);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002104
2105 /* tlpx min 50n */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302106 tlpx_half = ns2ddr(dsidev, 25);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002107
2108 /* min 60ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302109 tclk_trail = ns2ddr(dsidev, 60) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002110
2111 /* min 38ns, max 95ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302112 tclk_prepare = ns2ddr(dsidev, 65);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002113
2114 /* min tclk-prepare + tclk-zero = 300ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302115 tclk_zero = ns2ddr(dsidev, 260);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002116
2117 DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302118 ths_prepare, ddr2ns(dsidev, ths_prepare),
2119 ths_prepare_ths_zero, ddr2ns(dsidev, ths_prepare_ths_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002120 DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302121 ths_trail, ddr2ns(dsidev, ths_trail),
2122 ths_exit, ddr2ns(dsidev, ths_exit));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002123
2124 DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
2125 "tclk_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302126 tlpx_half, ddr2ns(dsidev, tlpx_half),
2127 tclk_trail, ddr2ns(dsidev, tclk_trail),
2128 tclk_zero, ddr2ns(dsidev, tclk_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002129 DSSDBG("tclk_prepare %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302130 tclk_prepare, ddr2ns(dsidev, tclk_prepare));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002131
2132 /* program timings */
2133
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302134 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002135 r = FLD_MOD(r, ths_prepare, 31, 24);
2136 r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
2137 r = FLD_MOD(r, ths_trail, 15, 8);
2138 r = FLD_MOD(r, ths_exit, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302139 dsi_write_reg(dsidev, DSI_DSIPHY_CFG0, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002140
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302141 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002142 r = FLD_MOD(r, tlpx_half, 22, 16);
2143 r = FLD_MOD(r, tclk_trail, 15, 8);
2144 r = FLD_MOD(r, tclk_zero, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302145 dsi_write_reg(dsidev, DSI_DSIPHY_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002146
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302147 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002148 r = FLD_MOD(r, tclk_prepare, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302149 dsi_write_reg(dsidev, DSI_DSIPHY_CFG2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002150}
2151
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002152/* lane masks have lane 0 at lsb. mask_p for positive lines, n for negative */
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002153static void dsi_cio_enable_lane_override(struct omap_dss_device *dssdev,
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002154 unsigned mask_p, unsigned mask_n)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002155{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302156 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja75d72472011-05-16 15:17:08 +05302157 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002158 int i;
2159 u32 l;
Tomi Valkeinend9820852011-10-12 15:05:59 +03002160 u8 lptxscp_start = dsi->num_lanes_supported == 3 ? 22 : 26;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002161
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002162 l = 0;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002163
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002164 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2165 unsigned p = dsi->lanes[i].polarity;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002166
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002167 if (mask_p & (1 << i))
2168 l |= 1 << (i * 2 + (p ? 0 : 1));
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002169
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002170 if (mask_n & (1 << i))
2171 l |= 1 << (i * 2 + (p ? 1 : 0));
2172 }
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002173
2174 /*
2175 * Bits in REGLPTXSCPDAT4TO0DXDY:
2176 * 17: DY0 18: DX0
2177 * 19: DY1 20: DX1
2178 * 21: DY2 22: DX2
Archit Taneja75d72472011-05-16 15:17:08 +05302179 * 23: DY3 24: DX3
2180 * 25: DY4 26: DX4
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002181 */
2182
2183 /* Set the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302184
2185 /* REGLPTXSCPDAT4TO0DXDY */
Archit Taneja75d72472011-05-16 15:17:08 +05302186 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, l, lptxscp_start, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002187
2188 /* Enable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302189
2190 /* ENLPTXSCPDAT */
2191 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 1, 27, 27);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002192}
2193
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302194static void dsi_cio_disable_lane_override(struct platform_device *dsidev)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002195{
2196 /* Disable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302197 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002198 /* Reset the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302199 /* REGLPTXSCPDAT4TO0DXDY */
2200 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 22, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002201}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002202
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002203static int dsi_cio_wait_tx_clk_esc_reset(struct omap_dss_device *dssdev)
2204{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302205 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002206 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2207 int t, i;
2208 bool in_use[DSI_MAX_NR_LANES];
2209 static const u8 offsets_old[] = { 28, 27, 26 };
2210 static const u8 offsets_new[] = { 24, 25, 26, 27, 28 };
2211 const u8 *offsets;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002212
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002213 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC))
2214 offsets = offsets_old;
2215 else
2216 offsets = offsets_new;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002217
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002218 for (i = 0; i < dsi->num_lanes_supported; ++i)
2219 in_use[i] = dsi->lanes[i].function != DSI_LANE_UNUSED;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002220
2221 t = 100000;
2222 while (true) {
2223 u32 l;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002224 int ok;
2225
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302226 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002227
2228 ok = 0;
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002229 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2230 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002231 ok++;
2232 }
2233
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002234 if (ok == dsi->num_lanes_supported)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002235 break;
2236
2237 if (--t == 0) {
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002238 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2239 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002240 continue;
2241
2242 DSSERR("CIO TXCLKESC%d domain not coming " \
2243 "out of reset\n", i);
2244 }
2245 return -EIO;
2246 }
2247 }
2248
2249 return 0;
2250}
2251
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002252/* return bitmask of enabled lanes, lane0 being the lsb */
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002253static unsigned dsi_get_lane_mask(struct omap_dss_device *dssdev)
2254{
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002255 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
2256 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2257 unsigned mask = 0;
2258 int i;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002259
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002260 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2261 if (dsi->lanes[i].function != DSI_LANE_UNUSED)
2262 mask |= 1 << i;
2263 }
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002264
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002265 return mask;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002266}
2267
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002268static int dsi_cio_init(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002269{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302270 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302271 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002272 int r;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002273 u32 l;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002274
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002275 DSSDBGF();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002276
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02002277 r = dss_dsi_enable_pads(dsi->module_id, dsi_get_lane_mask(dssdev));
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002278 if (r)
2279 return r;
Tomi Valkeinend1f5857e2010-07-30 11:57:57 +03002280
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302281 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002282
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002283 /* A dummy read using the SCP interface to any DSIPHY register is
2284 * required after DSIPHY reset to complete the reset of the DSI complex
2285 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302286 dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002287
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302288 if (wait_for_bit_change(dsidev, DSI_DSIPHY_CFG5, 30, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002289 DSSERR("CIO SCP Clock domain not coming out of reset.\n");
2290 r = -EIO;
2291 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002292 }
2293
Tomi Valkeinen48368392011-10-13 11:22:39 +03002294 r = dsi_set_lane_config(dssdev);
2295 if (r)
2296 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002297
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002298 /* set TX STOP MODE timer to maximum for this operation */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302299 l = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002300 l = FLD_MOD(l, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
2301 l = FLD_MOD(l, 1, 14, 14); /* STOP_STATE_X16_IO */
2302 l = FLD_MOD(l, 1, 13, 13); /* STOP_STATE_X4_IO */
2303 l = FLD_MOD(l, 0x1fff, 12, 0); /* STOP_STATE_COUNTER_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302304 dsi_write_reg(dsidev, DSI_TIMING1, l);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002305
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302306 if (dsi->ulps_enabled) {
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002307 unsigned mask_p;
2308 int i;
Archit Taneja75d72472011-05-16 15:17:08 +05302309
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002310 DSSDBG("manual ulps exit\n");
2311
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002312 /* ULPS is exited by Mark-1 state for 1ms, followed by
2313 * stop state. DSS HW cannot do this via the normal
2314 * ULPS exit sequence, as after reset the DSS HW thinks
2315 * that we are not in ULPS mode, and refuses to send the
2316 * sequence. So we need to send the ULPS exit sequence
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002317 * manually by setting positive lines high and negative lines
2318 * low for 1ms.
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002319 */
2320
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002321 mask_p = 0;
Archit Taneja75d72472011-05-16 15:17:08 +05302322
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002323 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2324 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
2325 continue;
2326 mask_p |= 1 << i;
2327 }
Archit Taneja75d72472011-05-16 15:17:08 +05302328
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002329 dsi_cio_enable_lane_override(dssdev, mask_p, 0);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002330 }
2331
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302332 r = dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ON);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002333 if (r)
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002334 goto err_cio_pwr;
2335
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302336 if (wait_for_bit_change(dsidev, DSI_COMPLEXIO_CFG1, 29, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002337 DSSERR("CIO PWR clock domain not coming out of reset.\n");
2338 r = -ENODEV;
2339 goto err_cio_pwr_dom;
2340 }
2341
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302342 dsi_if_enable(dsidev, true);
2343 dsi_if_enable(dsidev, false);
2344 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002345
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002346 r = dsi_cio_wait_tx_clk_esc_reset(dssdev);
2347 if (r)
2348 goto err_tx_clk_esc_rst;
2349
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302350 if (dsi->ulps_enabled) {
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002351 /* Keep Mark-1 state for 1ms (as per DSI spec) */
2352 ktime_t wait = ns_to_ktime(1000 * 1000);
2353 set_current_state(TASK_UNINTERRUPTIBLE);
2354 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
2355
2356 /* Disable the override. The lanes should be set to Mark-11
2357 * state by the HW */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302358 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002359 }
2360
2361 /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302362 REG_FLD_MOD(dsidev, DSI_TIMING1, 0, 15, 15);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002363
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302364 dsi_cio_timings(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002365
Archit Tanejadca2b152012-08-16 18:02:00 +05302366 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05302367 /* DDR_CLK_ALWAYS_ON */
2368 REG_FLD_MOD(dsidev, DSI_CLK_CTRL,
Archit Taneja6b8493752012-08-13 22:12:24 +05302369 dssdev->panel.dsi_vm_timings.ddr_clk_always_on, 13, 13);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302370 }
2371
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302372 dsi->ulps_enabled = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002373
2374 DSSDBG("CIO init done\n");
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002375
2376 return 0;
2377
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002378err_tx_clk_esc_rst:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302379 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002380err_cio_pwr_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302381 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002382err_cio_pwr:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302383 if (dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302384 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002385err_scp_clk_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302386 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02002387 dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dssdev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002388 return r;
2389}
2390
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002391static void dsi_cio_uninit(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002392{
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002393 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02002394 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302395
Archit Taneja8af6ff02011-09-05 16:48:27 +05302396 /* DDR_CLK_ALWAYS_ON */
2397 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
2398
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302399 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
2400 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02002401 dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dssdev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002402}
2403
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302404static void dsi_config_tx_fifo(struct platform_device *dsidev,
2405 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002406 enum fifo_size size3, enum fifo_size size4)
2407{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302408 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002409 u32 r = 0;
2410 int add = 0;
2411 int i;
2412
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302413 dsi->vc[0].fifo_size = size1;
2414 dsi->vc[1].fifo_size = size2;
2415 dsi->vc[2].fifo_size = size3;
2416 dsi->vc[3].fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002417
2418 for (i = 0; i < 4; i++) {
2419 u8 v;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302420 int size = dsi->vc[i].fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002421
2422 if (add + size > 4) {
2423 DSSERR("Illegal FIFO configuration\n");
2424 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002425 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002426 }
2427
2428 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2429 r |= v << (8 * i);
2430 /*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
2431 add += size;
2432 }
2433
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302434 dsi_write_reg(dsidev, DSI_TX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002435}
2436
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302437static void dsi_config_rx_fifo(struct platform_device *dsidev,
2438 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002439 enum fifo_size size3, enum fifo_size size4)
2440{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302441 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002442 u32 r = 0;
2443 int add = 0;
2444 int i;
2445
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302446 dsi->vc[0].fifo_size = size1;
2447 dsi->vc[1].fifo_size = size2;
2448 dsi->vc[2].fifo_size = size3;
2449 dsi->vc[3].fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002450
2451 for (i = 0; i < 4; i++) {
2452 u8 v;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302453 int size = dsi->vc[i].fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002454
2455 if (add + size > 4) {
2456 DSSERR("Illegal FIFO configuration\n");
2457 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002458 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002459 }
2460
2461 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2462 r |= v << (8 * i);
2463 /*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
2464 add += size;
2465 }
2466
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302467 dsi_write_reg(dsidev, DSI_RX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002468}
2469
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302470static int dsi_force_tx_stop_mode_io(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002471{
2472 u32 r;
2473
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302474 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002475 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302476 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002477
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302478 if (wait_for_bit_change(dsidev, DSI_TIMING1, 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002479 DSSERR("TX_STOP bit not going down\n");
2480 return -EIO;
2481 }
2482
2483 return 0;
2484}
2485
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302486static bool dsi_vc_is_enabled(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002487{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302488 return REG_GET(dsidev, DSI_VC_CTRL(channel), 0, 0);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002489}
2490
2491static void dsi_packet_sent_handler_vp(void *data, u32 mask)
2492{
Archit Taneja2e868db2011-05-12 17:26:28 +05302493 struct dsi_packet_sent_handler_data *vp_data =
2494 (struct dsi_packet_sent_handler_data *) data;
2495 struct dsi_data *dsi = dsi_get_dsidrv_data(vp_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302496 const int channel = dsi->update_channel;
2497 u8 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002498
Archit Taneja2e868db2011-05-12 17:26:28 +05302499 if (REG_GET(vp_data->dsidev, DSI_VC_TE(channel), bit, bit) == 0)
2500 complete(vp_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002501}
2502
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302503static int dsi_sync_vc_vp(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002504{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302505 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja2e868db2011-05-12 17:26:28 +05302506 DECLARE_COMPLETION_ONSTACK(completion);
2507 struct dsi_packet_sent_handler_data vp_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002508 int r = 0;
2509 u8 bit;
2510
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302511 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002512
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302513 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302514 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002515 if (r)
2516 goto err0;
2517
2518 /* Wait for completion only if TE_EN/TE_START is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302519 if (REG_GET(dsidev, DSI_VC_TE(channel), bit, bit)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002520 if (wait_for_completion_timeout(&completion,
2521 msecs_to_jiffies(10)) == 0) {
2522 DSSERR("Failed to complete previous frame transfer\n");
2523 r = -EIO;
2524 goto err1;
2525 }
2526 }
2527
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302528 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302529 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002530
2531 return 0;
2532err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302533 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302534 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002535err0:
2536 return r;
2537}
2538
2539static void dsi_packet_sent_handler_l4(void *data, u32 mask)
2540{
Archit Taneja2e868db2011-05-12 17:26:28 +05302541 struct dsi_packet_sent_handler_data *l4_data =
2542 (struct dsi_packet_sent_handler_data *) data;
2543 struct dsi_data *dsi = dsi_get_dsidrv_data(l4_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302544 const int channel = dsi->update_channel;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002545
Archit Taneja2e868db2011-05-12 17:26:28 +05302546 if (REG_GET(l4_data->dsidev, DSI_VC_CTRL(channel), 5, 5) == 0)
2547 complete(l4_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002548}
2549
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302550static int dsi_sync_vc_l4(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002551{
Archit Taneja2e868db2011-05-12 17:26:28 +05302552 DECLARE_COMPLETION_ONSTACK(completion);
2553 struct dsi_packet_sent_handler_data l4_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002554 int r = 0;
2555
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302556 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302557 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002558 if (r)
2559 goto err0;
2560
2561 /* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302562 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 5, 5)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002563 if (wait_for_completion_timeout(&completion,
2564 msecs_to_jiffies(10)) == 0) {
2565 DSSERR("Failed to complete previous l4 transfer\n");
2566 r = -EIO;
2567 goto err1;
2568 }
2569 }
2570
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302571 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302572 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002573
2574 return 0;
2575err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302576 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302577 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002578err0:
2579 return r;
2580}
2581
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302582static int dsi_sync_vc(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002583{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302584 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2585
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302586 WARN_ON(!dsi_bus_is_locked(dsidev));
Archit Tanejacf398fb2011-03-23 09:59:34 +00002587
2588 WARN_ON(in_interrupt());
2589
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302590 if (!dsi_vc_is_enabled(dsidev, channel))
Archit Tanejacf398fb2011-03-23 09:59:34 +00002591 return 0;
2592
Archit Tanejad6049142011-08-22 11:58:08 +05302593 switch (dsi->vc[channel].source) {
2594 case DSI_VC_SOURCE_VP:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302595 return dsi_sync_vc_vp(dsidev, channel);
Archit Tanejad6049142011-08-22 11:58:08 +05302596 case DSI_VC_SOURCE_L4:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302597 return dsi_sync_vc_l4(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002598 default:
2599 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002600 return -EINVAL;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002601 }
2602}
2603
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302604static int dsi_vc_enable(struct platform_device *dsidev, int channel,
2605 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002606{
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02002607 DSSDBG("dsi_vc_enable channel %d, enable %d\n",
2608 channel, enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002609
2610 enable = enable ? 1 : 0;
2611
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302612 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002613
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302614 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel),
2615 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002616 DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
2617 return -EIO;
2618 }
2619
2620 return 0;
2621}
2622
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302623static void dsi_vc_initial_config(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002624{
2625 u32 r;
2626
2627 DSSDBGF("%d", channel);
2628
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302629 r = dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002630
2631 if (FLD_GET(r, 15, 15)) /* VC_BUSY */
2632 DSSERR("VC(%d) busy when trying to configure it!\n",
2633 channel);
2634
2635 r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
2636 r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN */
2637 r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
2638 r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
2639 r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
2640 r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
2641 r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
Archit Taneja9613c022011-03-22 06:33:36 -05002642 if (dss_has_feature(FEAT_DSI_VC_OCP_WIDTH))
2643 r = FLD_MOD(r, 3, 11, 10); /* OCP_WIDTH = 32 bit */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002644
2645 r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
2646 r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */
2647
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302648 dsi_write_reg(dsidev, DSI_VC_CTRL(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002649}
2650
Archit Tanejad6049142011-08-22 11:58:08 +05302651static int dsi_vc_config_source(struct platform_device *dsidev, int channel,
2652 enum dsi_vc_source source)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002653{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302654 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2655
Archit Tanejad6049142011-08-22 11:58:08 +05302656 if (dsi->vc[channel].source == source)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002657 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002658
2659 DSSDBGF("%d", channel);
2660
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302661 dsi_sync_vc(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002662
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302663 dsi_vc_enable(dsidev, channel, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002664
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002665 /* VC_BUSY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302666 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002667 DSSERR("vc(%d) busy when trying to config for VP\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002668 return -EIO;
2669 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002670
Archit Tanejad6049142011-08-22 11:58:08 +05302671 /* SOURCE, 0 = L4, 1 = video port */
2672 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), source, 1, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002673
Archit Taneja9613c022011-03-22 06:33:36 -05002674 /* DCS_CMD_ENABLE */
Archit Tanejad6049142011-08-22 11:58:08 +05302675 if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
2676 bool enable = source == DSI_VC_SOURCE_VP;
2677 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 30, 30);
2678 }
Archit Taneja9613c022011-03-22 06:33:36 -05002679
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302680 dsi_vc_enable(dsidev, channel, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002681
Archit Tanejad6049142011-08-22 11:58:08 +05302682 dsi->vc[channel].source = source;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002683
2684 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002685}
2686
Archit Taneja1ffefe72011-05-12 17:26:24 +05302687void omapdss_dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
2688 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002689{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302690 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
2691
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002692 DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);
2693
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302694 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002695
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302696 dsi_vc_enable(dsidev, channel, 0);
2697 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002698
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302699 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 9, 9);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002700
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302701 dsi_vc_enable(dsidev, channel, 1);
2702 dsi_if_enable(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002703
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302704 dsi_force_tx_stop_mode_io(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302705
2706 /* start the DDR clock by sending a NULL packet */
Archit Taneja6b8493752012-08-13 22:12:24 +05302707 if (dssdev->panel.dsi_vm_timings.ddr_clk_always_on && enable)
Archit Taneja8af6ff02011-09-05 16:48:27 +05302708 dsi_vc_send_null(dssdev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002709}
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002710EXPORT_SYMBOL(omapdss_dsi_vc_enable_hs);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002711
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302712static void dsi_vc_flush_long_data(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002713{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302714 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002715 u32 val;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302716 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002717 DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
2718 (val >> 0) & 0xff,
2719 (val >> 8) & 0xff,
2720 (val >> 16) & 0xff,
2721 (val >> 24) & 0xff);
2722 }
2723}
2724
2725static void dsi_show_rx_ack_with_err(u16 err)
2726{
2727 DSSERR("\tACK with ERROR (%#x):\n", err);
2728 if (err & (1 << 0))
2729 DSSERR("\t\tSoT Error\n");
2730 if (err & (1 << 1))
2731 DSSERR("\t\tSoT Sync Error\n");
2732 if (err & (1 << 2))
2733 DSSERR("\t\tEoT Sync Error\n");
2734 if (err & (1 << 3))
2735 DSSERR("\t\tEscape Mode Entry Command Error\n");
2736 if (err & (1 << 4))
2737 DSSERR("\t\tLP Transmit Sync Error\n");
2738 if (err & (1 << 5))
2739 DSSERR("\t\tHS Receive Timeout Error\n");
2740 if (err & (1 << 6))
2741 DSSERR("\t\tFalse Control Error\n");
2742 if (err & (1 << 7))
2743 DSSERR("\t\t(reserved7)\n");
2744 if (err & (1 << 8))
2745 DSSERR("\t\tECC Error, single-bit (corrected)\n");
2746 if (err & (1 << 9))
2747 DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
2748 if (err & (1 << 10))
2749 DSSERR("\t\tChecksum Error\n");
2750 if (err & (1 << 11))
2751 DSSERR("\t\tData type not recognized\n");
2752 if (err & (1 << 12))
2753 DSSERR("\t\tInvalid VC ID\n");
2754 if (err & (1 << 13))
2755 DSSERR("\t\tInvalid Transmission Length\n");
2756 if (err & (1 << 14))
2757 DSSERR("\t\t(reserved14)\n");
2758 if (err & (1 << 15))
2759 DSSERR("\t\tDSI Protocol Violation\n");
2760}
2761
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302762static u16 dsi_vc_flush_receive_data(struct platform_device *dsidev,
2763 int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002764{
2765 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302766 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002767 u32 val;
2768 u8 dt;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302769 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002770 DSSERR("\trawval %#08x\n", val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002771 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302772 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002773 u16 err = FLD_GET(val, 23, 8);
2774 dsi_show_rx_ack_with_err(err);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302775 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002776 DSSERR("\tDCS short response, 1 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002777 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302778 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002779 DSSERR("\tDCS short response, 2 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002780 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302781 } else if (dt == MIPI_DSI_RX_DCS_LONG_READ_RESPONSE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002782 DSSERR("\tDCS long response, len %d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002783 FLD_GET(val, 23, 8));
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302784 dsi_vc_flush_long_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002785 } else {
2786 DSSERR("\tunknown datatype 0x%02x\n", dt);
2787 }
2788 }
2789 return 0;
2790}
2791
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302792static int dsi_vc_send_bta(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002793{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302794 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2795
2796 if (dsi->debug_write || dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002797 DSSDBG("dsi_vc_send_bta %d\n", channel);
2798
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302799 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002800
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302801 /* RX_FIFO_NOT_EMPTY */
2802 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002803 DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302804 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002805 }
2806
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302807 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002808
Tomi Valkeinen968f8e92011-10-12 10:13:14 +03002809 /* flush posted write */
2810 dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
2811
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002812 return 0;
2813}
2814
Archit Taneja1ffefe72011-05-12 17:26:24 +05302815int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002816{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302817 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002818 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002819 int r = 0;
2820 u32 err;
2821
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302822 r = dsi_register_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002823 &completion, DSI_VC_IRQ_BTA);
2824 if (r)
2825 goto err0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002826
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302827 r = dsi_register_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002828 DSI_IRQ_ERROR_MASK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002829 if (r)
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002830 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002831
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302832 r = dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002833 if (r)
2834 goto err2;
2835
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002836 if (wait_for_completion_timeout(&completion,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002837 msecs_to_jiffies(500)) == 0) {
2838 DSSERR("Failed to receive BTA\n");
2839 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002840 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002841 }
2842
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302843 err = dsi_get_errors(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002844 if (err) {
2845 DSSERR("Error while sending BTA: %x\n", err);
2846 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002847 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002848 }
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002849err2:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302850 dsi_unregister_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002851 DSI_IRQ_ERROR_MASK);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002852err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302853 dsi_unregister_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002854 &completion, DSI_VC_IRQ_BTA);
2855err0:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002856 return r;
2857}
2858EXPORT_SYMBOL(dsi_vc_send_bta_sync);
2859
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302860static inline void dsi_vc_write_long_header(struct platform_device *dsidev,
2861 int channel, u8 data_type, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002862{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302863 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002864 u32 val;
2865 u8 data_id;
2866
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302867 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002868
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302869 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002870
2871 val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
2872 FLD_VAL(ecc, 31, 24);
2873
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302874 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_HEADER(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002875}
2876
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302877static inline void dsi_vc_write_long_payload(struct platform_device *dsidev,
2878 int channel, u8 b1, u8 b2, u8 b3, u8 b4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002879{
2880 u32 val;
2881
2882 val = b4 << 24 | b3 << 16 | b2 << 8 | b1 << 0;
2883
2884/* DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
2885 b1, b2, b3, b4, val); */
2886
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302887 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002888}
2889
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302890static int dsi_vc_send_long(struct platform_device *dsidev, int channel,
2891 u8 data_type, u8 *data, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002892{
2893 /*u32 val; */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302894 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002895 int i;
2896 u8 *p;
2897 int r = 0;
2898 u8 b1, b2, b3, b4;
2899
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302900 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002901 DSSDBG("dsi_vc_send_long, %d bytes\n", len);
2902
2903 /* len + header */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302904 if (dsi->vc[channel].fifo_size * 32 * 4 < len + 4) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002905 DSSERR("unable to send long packet: packet too long.\n");
2906 return -EINVAL;
2907 }
2908
Archit Tanejad6049142011-08-22 11:58:08 +05302909 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002910
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302911 dsi_vc_write_long_header(dsidev, channel, data_type, len, ecc);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002912
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002913 p = data;
2914 for (i = 0; i < len >> 2; i++) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302915 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002916 DSSDBG("\tsending full packet %d\n", i);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002917
2918 b1 = *p++;
2919 b2 = *p++;
2920 b3 = *p++;
2921 b4 = *p++;
2922
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302923 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, b4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002924 }
2925
2926 i = len % 4;
2927 if (i) {
2928 b1 = 0; b2 = 0; b3 = 0;
2929
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302930 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002931 DSSDBG("\tsending remainder bytes %d\n", i);
2932
2933 switch (i) {
2934 case 3:
2935 b1 = *p++;
2936 b2 = *p++;
2937 b3 = *p++;
2938 break;
2939 case 2:
2940 b1 = *p++;
2941 b2 = *p++;
2942 break;
2943 case 1:
2944 b1 = *p++;
2945 break;
2946 }
2947
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302948 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002949 }
2950
2951 return r;
2952}
2953
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302954static int dsi_vc_send_short(struct platform_device *dsidev, int channel,
2955 u8 data_type, u16 data, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002956{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302957 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002958 u32 r;
2959 u8 data_id;
2960
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302961 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002962
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302963 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002964 DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
2965 channel,
2966 data_type, data & 0xff, (data >> 8) & 0xff);
2967
Archit Tanejad6049142011-08-22 11:58:08 +05302968 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002969
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302970 if (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(channel)), 16, 16)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002971 DSSERR("ERROR FIFO FULL, aborting transfer\n");
2972 return -EINVAL;
2973 }
2974
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302975 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002976
2977 r = (data_id << 0) | (data << 8) | (ecc << 24);
2978
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302979 dsi_write_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002980
2981 return 0;
2982}
2983
Archit Taneja1ffefe72011-05-12 17:26:24 +05302984int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002985{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302986 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302987
Archit Taneja18b7d092011-09-05 17:01:08 +05302988 return dsi_vc_send_long(dsidev, channel, MIPI_DSI_NULL_PACKET, NULL,
2989 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002990}
2991EXPORT_SYMBOL(dsi_vc_send_null);
2992
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302993static int dsi_vc_write_nosync_common(struct omap_dss_device *dssdev,
2994 int channel, u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002995{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302996 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002997 int r;
2998
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302999 if (len == 0) {
3000 BUG_ON(type == DSS_DSI_CONTENT_DCS);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303001 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303002 MIPI_DSI_GENERIC_SHORT_WRITE_0_PARAM, 0, 0);
3003 } else if (len == 1) {
3004 r = dsi_vc_send_short(dsidev, channel,
3005 type == DSS_DSI_CONTENT_GENERIC ?
3006 MIPI_DSI_GENERIC_SHORT_WRITE_1_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303007 MIPI_DSI_DCS_SHORT_WRITE, data[0], 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003008 } else if (len == 2) {
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303009 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303010 type == DSS_DSI_CONTENT_GENERIC ?
3011 MIPI_DSI_GENERIC_SHORT_WRITE_2_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303012 MIPI_DSI_DCS_SHORT_WRITE_PARAM,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003013 data[0] | (data[1] << 8), 0);
3014 } else {
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303015 r = dsi_vc_send_long(dsidev, channel,
3016 type == DSS_DSI_CONTENT_GENERIC ?
3017 MIPI_DSI_GENERIC_LONG_WRITE :
3018 MIPI_DSI_DCS_LONG_WRITE, data, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003019 }
3020
3021 return r;
3022}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303023
3024int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
3025 u8 *data, int len)
3026{
3027 return dsi_vc_write_nosync_common(dssdev, channel, data, len,
3028 DSS_DSI_CONTENT_DCS);
3029}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003030EXPORT_SYMBOL(dsi_vc_dcs_write_nosync);
3031
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303032int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
3033 u8 *data, int len)
3034{
3035 return dsi_vc_write_nosync_common(dssdev, channel, data, len,
3036 DSS_DSI_CONTENT_GENERIC);
3037}
3038EXPORT_SYMBOL(dsi_vc_generic_write_nosync);
3039
3040static int dsi_vc_write_common(struct omap_dss_device *dssdev, int channel,
3041 u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003042{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303043 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003044 int r;
3045
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303046 r = dsi_vc_write_nosync_common(dssdev, channel, data, len, type);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003047 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003048 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003049
Archit Taneja1ffefe72011-05-12 17:26:24 +05303050 r = dsi_vc_send_bta_sync(dssdev, channel);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003051 if (r)
3052 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003053
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303054 /* RX_FIFO_NOT_EMPTY */
3055 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003056 DSSERR("rx fifo not empty after write, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303057 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003058 r = -EIO;
3059 goto err;
3060 }
3061
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003062 return 0;
3063err:
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303064 DSSERR("dsi_vc_write_common(ch %d, cmd 0x%02x, len %d) failed\n",
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003065 channel, data[0], len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003066 return r;
3067}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303068
3069int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
3070 int len)
3071{
3072 return dsi_vc_write_common(dssdev, channel, data, len,
3073 DSS_DSI_CONTENT_DCS);
3074}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003075EXPORT_SYMBOL(dsi_vc_dcs_write);
3076
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303077int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
3078 int len)
3079{
3080 return dsi_vc_write_common(dssdev, channel, data, len,
3081 DSS_DSI_CONTENT_GENERIC);
3082}
3083EXPORT_SYMBOL(dsi_vc_generic_write);
3084
Archit Taneja1ffefe72011-05-12 17:26:24 +05303085int dsi_vc_dcs_write_0(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003086{
Archit Taneja1ffefe72011-05-12 17:26:24 +05303087 return dsi_vc_dcs_write(dssdev, channel, &dcs_cmd, 1);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003088}
3089EXPORT_SYMBOL(dsi_vc_dcs_write_0);
3090
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303091int dsi_vc_generic_write_0(struct omap_dss_device *dssdev, int channel)
3092{
3093 return dsi_vc_generic_write(dssdev, channel, NULL, 0);
3094}
3095EXPORT_SYMBOL(dsi_vc_generic_write_0);
3096
Archit Taneja1ffefe72011-05-12 17:26:24 +05303097int dsi_vc_dcs_write_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3098 u8 param)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003099{
3100 u8 buf[2];
3101 buf[0] = dcs_cmd;
3102 buf[1] = param;
Archit Taneja1ffefe72011-05-12 17:26:24 +05303103 return dsi_vc_dcs_write(dssdev, channel, buf, 2);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003104}
3105EXPORT_SYMBOL(dsi_vc_dcs_write_1);
3106
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303107int dsi_vc_generic_write_1(struct omap_dss_device *dssdev, int channel,
3108 u8 param)
3109{
3110 return dsi_vc_generic_write(dssdev, channel, &param, 1);
3111}
3112EXPORT_SYMBOL(dsi_vc_generic_write_1);
3113
3114int dsi_vc_generic_write_2(struct omap_dss_device *dssdev, int channel,
3115 u8 param1, u8 param2)
3116{
3117 u8 buf[2];
3118 buf[0] = param1;
3119 buf[1] = param2;
3120 return dsi_vc_generic_write(dssdev, channel, buf, 2);
3121}
3122EXPORT_SYMBOL(dsi_vc_generic_write_2);
3123
Archit Tanejab8509752011-08-30 15:48:23 +05303124static int dsi_vc_dcs_send_read_request(struct omap_dss_device *dssdev,
3125 int channel, u8 dcs_cmd)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003126{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303127 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303128 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejab8509752011-08-30 15:48:23 +05303129 int r;
3130
3131 if (dsi->debug_read)
3132 DSSDBG("dsi_vc_dcs_send_read_request(ch%d, dcs_cmd %x)\n",
3133 channel, dcs_cmd);
3134
3135 r = dsi_vc_send_short(dsidev, channel, MIPI_DSI_DCS_READ, dcs_cmd, 0);
3136 if (r) {
3137 DSSERR("dsi_vc_dcs_send_read_request(ch %d, cmd 0x%02x)"
3138 " failed\n", channel, dcs_cmd);
3139 return r;
3140 }
3141
3142 return 0;
3143}
3144
Archit Tanejab3b89c02011-08-30 16:07:39 +05303145static int dsi_vc_generic_send_read_request(struct omap_dss_device *dssdev,
3146 int channel, u8 *reqdata, int reqlen)
3147{
3148 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3149 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3150 u16 data;
3151 u8 data_type;
3152 int r;
3153
3154 if (dsi->debug_read)
3155 DSSDBG("dsi_vc_generic_send_read_request(ch %d, reqlen %d)\n",
3156 channel, reqlen);
3157
3158 if (reqlen == 0) {
3159 data_type = MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM;
3160 data = 0;
3161 } else if (reqlen == 1) {
3162 data_type = MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM;
3163 data = reqdata[0];
3164 } else if (reqlen == 2) {
3165 data_type = MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM;
3166 data = reqdata[0] | (reqdata[1] << 8);
3167 } else {
3168 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003169 return -EINVAL;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303170 }
3171
3172 r = dsi_vc_send_short(dsidev, channel, data_type, data, 0);
3173 if (r) {
3174 DSSERR("dsi_vc_generic_send_read_request(ch %d, reqlen %d)"
3175 " failed\n", channel, reqlen);
3176 return r;
3177 }
3178
3179 return 0;
3180}
3181
3182static int dsi_vc_read_rx_fifo(struct platform_device *dsidev, int channel,
3183 u8 *buf, int buflen, enum dss_dsi_content_type type)
Archit Tanejab8509752011-08-30 15:48:23 +05303184{
3185 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003186 u32 val;
3187 u8 dt;
3188 int r;
3189
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003190 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303191 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20) == 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003192 DSSERR("RX fifo empty when trying to read.\n");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003193 r = -EIO;
3194 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003195 }
3196
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303197 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303198 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003199 DSSDBG("\theader: %08x\n", val);
3200 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303201 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003202 u16 err = FLD_GET(val, 23, 8);
3203 dsi_show_rx_ack_with_err(err);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003204 r = -EIO;
3205 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003206
Archit Tanejab3b89c02011-08-30 16:07:39 +05303207 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3208 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE :
3209 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003210 u8 data = FLD_GET(val, 15, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303211 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303212 DSSDBG("\t%s short response, 1 byte: %02x\n",
3213 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3214 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003215
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003216 if (buflen < 1) {
3217 r = -EIO;
3218 goto err;
3219 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003220
3221 buf[0] = data;
3222
3223 return 1;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303224 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3225 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE :
3226 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003227 u16 data = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303228 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303229 DSSDBG("\t%s short response, 2 byte: %04x\n",
3230 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3231 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003232
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003233 if (buflen < 2) {
3234 r = -EIO;
3235 goto err;
3236 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003237
3238 buf[0] = data & 0xff;
3239 buf[1] = (data >> 8) & 0xff;
3240
3241 return 2;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303242 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3243 MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE :
3244 MIPI_DSI_RX_DCS_LONG_READ_RESPONSE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003245 int w;
3246 int len = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303247 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303248 DSSDBG("\t%s long response, len %d\n",
3249 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3250 "DCS", len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003251
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003252 if (len > buflen) {
3253 r = -EIO;
3254 goto err;
3255 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003256
3257 /* two byte checksum ends the packet, not included in len */
3258 for (w = 0; w < len + 2;) {
3259 int b;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303260 val = dsi_read_reg(dsidev,
3261 DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303262 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003263 DSSDBG("\t\t%02x %02x %02x %02x\n",
3264 (val >> 0) & 0xff,
3265 (val >> 8) & 0xff,
3266 (val >> 16) & 0xff,
3267 (val >> 24) & 0xff);
3268
3269 for (b = 0; b < 4; ++b) {
3270 if (w < len)
3271 buf[w] = (val >> (b * 8)) & 0xff;
3272 /* we discard the 2 byte checksum */
3273 ++w;
3274 }
3275 }
3276
3277 return len;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003278 } else {
3279 DSSERR("\tunknown datatype 0x%02x\n", dt);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003280 r = -EIO;
3281 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003282 }
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003283
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003284err:
Archit Tanejab3b89c02011-08-30 16:07:39 +05303285 DSSERR("dsi_vc_read_rx_fifo(ch %d type %s) failed\n", channel,
3286 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" : "DCS");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003287
Archit Tanejab8509752011-08-30 15:48:23 +05303288 return r;
3289}
3290
3291int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3292 u8 *buf, int buflen)
3293{
3294 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3295 int r;
3296
3297 r = dsi_vc_dcs_send_read_request(dssdev, channel, dcs_cmd);
3298 if (r)
3299 goto err;
3300
3301 r = dsi_vc_send_bta_sync(dssdev, channel);
3302 if (r)
3303 goto err;
3304
Archit Tanejab3b89c02011-08-30 16:07:39 +05303305 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3306 DSS_DSI_CONTENT_DCS);
Archit Tanejab8509752011-08-30 15:48:23 +05303307 if (r < 0)
3308 goto err;
3309
3310 if (r != buflen) {
3311 r = -EIO;
3312 goto err;
3313 }
3314
3315 return 0;
3316err:
3317 DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n", channel, dcs_cmd);
3318 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003319}
3320EXPORT_SYMBOL(dsi_vc_dcs_read);
3321
Archit Tanejab3b89c02011-08-30 16:07:39 +05303322static int dsi_vc_generic_read(struct omap_dss_device *dssdev, int channel,
3323 u8 *reqdata, int reqlen, u8 *buf, int buflen)
3324{
3325 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3326 int r;
3327
3328 r = dsi_vc_generic_send_read_request(dssdev, channel, reqdata, reqlen);
3329 if (r)
3330 return r;
3331
3332 r = dsi_vc_send_bta_sync(dssdev, channel);
3333 if (r)
3334 return r;
3335
3336 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3337 DSS_DSI_CONTENT_GENERIC);
3338 if (r < 0)
3339 return r;
3340
3341 if (r != buflen) {
3342 r = -EIO;
3343 return r;
3344 }
3345
3346 return 0;
3347}
3348
3349int dsi_vc_generic_read_0(struct omap_dss_device *dssdev, int channel, u8 *buf,
3350 int buflen)
3351{
3352 int r;
3353
3354 r = dsi_vc_generic_read(dssdev, channel, NULL, 0, buf, buflen);
3355 if (r) {
3356 DSSERR("dsi_vc_generic_read_0(ch %d) failed\n", channel);
3357 return r;
3358 }
3359
3360 return 0;
3361}
3362EXPORT_SYMBOL(dsi_vc_generic_read_0);
3363
3364int dsi_vc_generic_read_1(struct omap_dss_device *dssdev, int channel, u8 param,
3365 u8 *buf, int buflen)
3366{
3367 int r;
3368
3369 r = dsi_vc_generic_read(dssdev, channel, &param, 1, buf, buflen);
3370 if (r) {
3371 DSSERR("dsi_vc_generic_read_1(ch %d) failed\n", channel);
3372 return r;
3373 }
3374
3375 return 0;
3376}
3377EXPORT_SYMBOL(dsi_vc_generic_read_1);
3378
3379int dsi_vc_generic_read_2(struct omap_dss_device *dssdev, int channel,
3380 u8 param1, u8 param2, u8 *buf, int buflen)
3381{
3382 int r;
3383 u8 reqdata[2];
3384
3385 reqdata[0] = param1;
3386 reqdata[1] = param2;
3387
3388 r = dsi_vc_generic_read(dssdev, channel, reqdata, 2, buf, buflen);
3389 if (r) {
3390 DSSERR("dsi_vc_generic_read_2(ch %d) failed\n", channel);
3391 return r;
3392 }
3393
3394 return 0;
3395}
3396EXPORT_SYMBOL(dsi_vc_generic_read_2);
3397
Archit Taneja1ffefe72011-05-12 17:26:24 +05303398int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
3399 u16 len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003400{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303401 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3402
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303403 return dsi_vc_send_short(dsidev, channel,
3404 MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003405}
3406EXPORT_SYMBOL(dsi_vc_set_max_rx_packet_size);
3407
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303408static int dsi_enter_ulps(struct platform_device *dsidev)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003409{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303410 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003411 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003412 int r, i;
3413 unsigned mask;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003414
3415 DSSDBGF();
3416
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303417 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003418
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303419 WARN_ON(dsi->ulps_enabled);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003420
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303421 if (dsi->ulps_enabled)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003422 return 0;
3423
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003424 /* DDR_CLK_ALWAYS_ON */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303425 if (REG_GET(dsidev, DSI_CLK_CTRL, 13, 13)) {
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003426 dsi_if_enable(dsidev, 0);
3427 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
3428 dsi_if_enable(dsidev, 1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003429 }
3430
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303431 dsi_sync_vc(dsidev, 0);
3432 dsi_sync_vc(dsidev, 1);
3433 dsi_sync_vc(dsidev, 2);
3434 dsi_sync_vc(dsidev, 3);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003435
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303436 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003437
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303438 dsi_vc_enable(dsidev, 0, false);
3439 dsi_vc_enable(dsidev, 1, false);
3440 dsi_vc_enable(dsidev, 2, false);
3441 dsi_vc_enable(dsidev, 3, false);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003442
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303443 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 16, 16)) { /* HS_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003444 DSSERR("HS busy when enabling ULPS\n");
3445 return -EIO;
3446 }
3447
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303448 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 17, 17)) { /* LP_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003449 DSSERR("LP busy when enabling ULPS\n");
3450 return -EIO;
3451 }
3452
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303453 r = dsi_register_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003454 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3455 if (r)
3456 return r;
3457
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003458 mask = 0;
3459
3460 for (i = 0; i < dsi->num_lanes_supported; ++i) {
3461 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
3462 continue;
3463 mask |= 1 << i;
3464 }
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003465 /* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */
3466 /* LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003467 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, mask, 9, 5);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003468
Tomi Valkeinena702c852011-10-12 10:10:21 +03003469 /* flush posted write and wait for SCP interface to finish the write */
3470 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003471
3472 if (wait_for_completion_timeout(&completion,
3473 msecs_to_jiffies(1000)) == 0) {
3474 DSSERR("ULPS enable timeout\n");
3475 r = -EIO;
3476 goto err;
3477 }
3478
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303479 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003480 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3481
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003482 /* Reset LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003483 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, 0, 9, 5);
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003484
Tomi Valkeinena702c852011-10-12 10:10:21 +03003485 /* flush posted write and wait for SCP interface to finish the write */
3486 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003487
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303488 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ULPS);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003489
3490 dsi_if_enable(dsidev, false);
3491
3492 dsi->ulps_enabled = true;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303493
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003494 return 0;
3495
3496err:
3497 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303498 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3499 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003500}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003501
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003502static void dsi_set_lp_rx_timeout(struct platform_device *dsidev,
3503 unsigned ticks, bool x4, bool x16)
3504{
3505 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003506 unsigned long total_ticks;
3507 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303508
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003509 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303510
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003511 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003512 fck = dsi_fclk_rate(dsidev);
3513
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003514 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303515 r = FLD_MOD(r, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003516 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* LP_RX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003517 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* LP_RX_TO_X4 */
3518 r = FLD_MOD(r, ticks, 12, 0); /* LP_RX_COUNTER */
3519 dsi_write_reg(dsidev, DSI_TIMING2, r);
3520
3521 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3522
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003523 DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3524 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303525 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3526 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003527}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003528
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003529static void dsi_set_ta_timeout(struct platform_device *dsidev, unsigned ticks,
3530 bool x8, bool x16)
3531{
3532 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003533 unsigned long total_ticks;
3534 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303535
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003536 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303537
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003538 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003539 fck = dsi_fclk_rate(dsidev);
3540
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003541 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303542 r = FLD_MOD(r, 1, 31, 31); /* TA_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003543 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* TA_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003544 r = FLD_MOD(r, x8 ? 1 : 0, 29, 29); /* TA_TO_X8 */
3545 r = FLD_MOD(r, ticks, 28, 16); /* TA_TO_COUNTER */
3546 dsi_write_reg(dsidev, DSI_TIMING1, r);
3547
3548 total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);
3549
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003550 DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
3551 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303552 ticks, x8 ? " x8" : "", x16 ? " x16" : "",
3553 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003554}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003555
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003556static void dsi_set_stop_state_counter(struct platform_device *dsidev,
3557 unsigned ticks, bool x4, bool x16)
3558{
3559 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003560 unsigned long total_ticks;
3561 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303562
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003563 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303564
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003565 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003566 fck = dsi_fclk_rate(dsidev);
3567
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003568 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303569 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003570 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* STOP_STATE_X16_IO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003571 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* STOP_STATE_X4_IO */
3572 r = FLD_MOD(r, ticks, 12, 0); /* STOP_STATE_COUNTER_IO */
3573 dsi_write_reg(dsidev, DSI_TIMING1, r);
3574
3575 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3576
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003577 DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
3578 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303579 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3580 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003581}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003582
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003583static void dsi_set_hs_tx_timeout(struct platform_device *dsidev,
3584 unsigned ticks, bool x4, bool x16)
3585{
3586 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003587 unsigned long total_ticks;
3588 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303589
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003590 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303591
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003592 /* ticks in TxByteClkHS */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003593 fck = dsi_get_txbyteclkhs(dsidev);
3594
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003595 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303596 r = FLD_MOD(r, 1, 31, 31); /* HS_TX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003597 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* HS_TX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003598 r = FLD_MOD(r, x4 ? 1 : 0, 29, 29); /* HS_TX_TO_X8 (4 really) */
3599 r = FLD_MOD(r, ticks, 28, 16); /* HS_TX_TO_COUNTER */
3600 dsi_write_reg(dsidev, DSI_TIMING2, r);
3601
3602 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3603
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003604 DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3605 total_ticks,
3606 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303607 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003608}
Archit Taneja8af6ff02011-09-05 16:48:27 +05303609
3610static void dsi_config_vp_num_line_buffers(struct omap_dss_device *dssdev)
3611{
3612 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejadca2b152012-08-16 18:02:00 +05303613 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303614 int num_line_buffers;
3615
Archit Tanejadca2b152012-08-16 18:02:00 +05303616 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Tanejae67458a2012-08-13 14:17:30 +05303617 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja02c39602012-08-10 15:01:33 +05303618 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303619 unsigned line_buf_size = dsi_get_line_buf_size(dsidev);
Archit Tanejae67458a2012-08-13 14:17:30 +05303620 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303621 /*
3622 * Don't use line buffers if width is greater than the video
3623 * port's line buffer size
3624 */
3625 if (line_buf_size <= timings->x_res * bpp / 8)
3626 num_line_buffers = 0;
3627 else
3628 num_line_buffers = 2;
3629 } else {
3630 /* Use maximum number of line buffers in command mode */
3631 num_line_buffers = 2;
3632 }
3633
3634 /* LINE_BUFFER */
3635 REG_FLD_MOD(dsidev, DSI_CTRL, num_line_buffers, 13, 12);
3636}
3637
3638static void dsi_config_vp_sync_events(struct omap_dss_device *dssdev)
3639{
3640 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja6b8493752012-08-13 22:12:24 +05303641 bool vsync_end = dssdev->panel.dsi_vm_timings.vp_vsync_end;
3642 bool hsync_end = dssdev->panel.dsi_vm_timings.vp_hsync_end;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303643 u32 r;
3644
3645 r = dsi_read_reg(dsidev, DSI_CTRL);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05303646 r = FLD_MOD(r, 1, 9, 9); /* VP_DE_POL */
3647 r = FLD_MOD(r, 1, 10, 10); /* VP_HSYNC_POL */
3648 r = FLD_MOD(r, 1, 11, 11); /* VP_VSYNC_POL */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303649 r = FLD_MOD(r, 1, 15, 15); /* VP_VSYNC_START */
3650 r = FLD_MOD(r, vsync_end, 16, 16); /* VP_VSYNC_END */
3651 r = FLD_MOD(r, 1, 17, 17); /* VP_HSYNC_START */
3652 r = FLD_MOD(r, hsync_end, 18, 18); /* VP_HSYNC_END */
3653 dsi_write_reg(dsidev, DSI_CTRL, r);
3654}
3655
3656static void dsi_config_blanking_modes(struct omap_dss_device *dssdev)
3657{
3658 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja6b8493752012-08-13 22:12:24 +05303659 int blanking_mode = dssdev->panel.dsi_vm_timings.blanking_mode;
3660 int hfp_blanking_mode = dssdev->panel.dsi_vm_timings.hfp_blanking_mode;
3661 int hbp_blanking_mode = dssdev->panel.dsi_vm_timings.hbp_blanking_mode;
3662 int hsa_blanking_mode = dssdev->panel.dsi_vm_timings.hsa_blanking_mode;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303663 u32 r;
3664
3665 /*
3666 * 0 = TX FIFO packets sent or LPS in corresponding blanking periods
3667 * 1 = Long blanking packets are sent in corresponding blanking periods
3668 */
3669 r = dsi_read_reg(dsidev, DSI_CTRL);
3670 r = FLD_MOD(r, blanking_mode, 20, 20); /* BLANKING_MODE */
3671 r = FLD_MOD(r, hfp_blanking_mode, 21, 21); /* HFP_BLANKING */
3672 r = FLD_MOD(r, hbp_blanking_mode, 22, 22); /* HBP_BLANKING */
3673 r = FLD_MOD(r, hsa_blanking_mode, 23, 23); /* HSA_BLANKING */
3674 dsi_write_reg(dsidev, DSI_CTRL, r);
3675}
3676
Archit Taneja6f28c292012-05-15 11:32:18 +05303677/*
3678 * According to section 'HS Command Mode Interleaving' in OMAP TRM, Scenario 3
3679 * results in maximum transition time for data and clock lanes to enter and
3680 * exit HS mode. Hence, this is the scenario where the least amount of command
3681 * mode data can be interleaved. We program the minimum amount of TXBYTECLKHS
3682 * clock cycles that can be used to interleave command mode data in HS so that
3683 * all scenarios are satisfied.
3684 */
3685static int dsi_compute_interleave_hs(int blank, bool ddr_alwon, int enter_hs,
3686 int exit_hs, int exiths_clk, int ddr_pre, int ddr_post)
3687{
3688 int transition;
3689
3690 /*
3691 * If DDR_CLK_ALWAYS_ON is set, we need to consider HS mode transition
3692 * time of data lanes only, if it isn't set, we need to consider HS
3693 * transition time of both data and clock lanes. HS transition time
3694 * of Scenario 3 is considered.
3695 */
3696 if (ddr_alwon) {
3697 transition = enter_hs + exit_hs + max(enter_hs, 2) + 1;
3698 } else {
3699 int trans1, trans2;
3700 trans1 = ddr_pre + enter_hs + exit_hs + max(enter_hs, 2) + 1;
3701 trans2 = ddr_pre + enter_hs + exiths_clk + ddr_post + ddr_pre +
3702 enter_hs + 1;
3703 transition = max(trans1, trans2);
3704 }
3705
3706 return blank > transition ? blank - transition : 0;
3707}
3708
3709/*
3710 * According to section 'LP Command Mode Interleaving' in OMAP TRM, Scenario 1
3711 * results in maximum transition time for data lanes to enter and exit LP mode.
3712 * Hence, this is the scenario where the least amount of command mode data can
3713 * be interleaved. We program the minimum amount of bytes that can be
3714 * interleaved in LP so that all scenarios are satisfied.
3715 */
3716static int dsi_compute_interleave_lp(int blank, int enter_hs, int exit_hs,
3717 int lp_clk_div, int tdsi_fclk)
3718{
3719 int trans_lp; /* time required for a LP transition, in TXBYTECLKHS */
3720 int tlp_avail; /* time left for interleaving commands, in CLKIN4DDR */
3721 int ttxclkesc; /* period of LP transmit escape clock, in CLKIN4DDR */
3722 int thsbyte_clk = 16; /* Period of TXBYTECLKHS clock, in CLKIN4DDR */
3723 int lp_inter; /* cmd mode data that can be interleaved, in bytes */
3724
3725 /* maximum LP transition time according to Scenario 1 */
3726 trans_lp = exit_hs + max(enter_hs, 2) + 1;
3727
3728 /* CLKIN4DDR = 16 * TXBYTECLKHS */
3729 tlp_avail = thsbyte_clk * (blank - trans_lp);
3730
Archit Taneja2e063c32012-06-04 13:36:34 +05303731 ttxclkesc = tdsi_fclk * lp_clk_div;
Archit Taneja6f28c292012-05-15 11:32:18 +05303732
3733 lp_inter = ((tlp_avail - 8 * thsbyte_clk - 5 * tdsi_fclk) / ttxclkesc -
3734 26) / 16;
3735
3736 return max(lp_inter, 0);
3737}
3738
3739static void dsi_config_cmd_mode_interleaving(struct omap_dss_device *dssdev)
3740{
3741 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3742 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3743 int blanking_mode;
3744 int hfp_blanking_mode, hbp_blanking_mode, hsa_blanking_mode;
3745 int hsa, hfp, hbp, width_bytes, bllp, lp_clk_div;
3746 int ddr_clk_pre, ddr_clk_post, enter_hs_mode_lat, exit_hs_mode_lat;
3747 int tclk_trail, ths_exit, exiths_clk;
3748 bool ddr_alwon;
Archit Tanejae67458a2012-08-13 14:17:30 +05303749 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja02c39602012-08-10 15:01:33 +05303750 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja6f28c292012-05-15 11:32:18 +05303751 int ndl = dsi->num_lanes_used - 1;
3752 int dsi_fclk_hsdiv = dssdev->clocks.dsi.regm_dsi + 1;
3753 int hsa_interleave_hs = 0, hsa_interleave_lp = 0;
3754 int hfp_interleave_hs = 0, hfp_interleave_lp = 0;
3755 int hbp_interleave_hs = 0, hbp_interleave_lp = 0;
3756 int bl_interleave_hs = 0, bl_interleave_lp = 0;
3757 u32 r;
3758
3759 r = dsi_read_reg(dsidev, DSI_CTRL);
3760 blanking_mode = FLD_GET(r, 20, 20);
3761 hfp_blanking_mode = FLD_GET(r, 21, 21);
3762 hbp_blanking_mode = FLD_GET(r, 22, 22);
3763 hsa_blanking_mode = FLD_GET(r, 23, 23);
3764
3765 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
3766 hbp = FLD_GET(r, 11, 0);
3767 hfp = FLD_GET(r, 23, 12);
3768 hsa = FLD_GET(r, 31, 24);
3769
3770 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
3771 ddr_clk_post = FLD_GET(r, 7, 0);
3772 ddr_clk_pre = FLD_GET(r, 15, 8);
3773
3774 r = dsi_read_reg(dsidev, DSI_VM_TIMING7);
3775 exit_hs_mode_lat = FLD_GET(r, 15, 0);
3776 enter_hs_mode_lat = FLD_GET(r, 31, 16);
3777
3778 r = dsi_read_reg(dsidev, DSI_CLK_CTRL);
3779 lp_clk_div = FLD_GET(r, 12, 0);
3780 ddr_alwon = FLD_GET(r, 13, 13);
3781
3782 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
3783 ths_exit = FLD_GET(r, 7, 0);
3784
3785 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
3786 tclk_trail = FLD_GET(r, 15, 8);
3787
3788 exiths_clk = ths_exit + tclk_trail;
3789
3790 width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
3791 bllp = hbp + hfp + hsa + DIV_ROUND_UP(width_bytes + 6, ndl);
3792
3793 if (!hsa_blanking_mode) {
3794 hsa_interleave_hs = dsi_compute_interleave_hs(hsa, ddr_alwon,
3795 enter_hs_mode_lat, exit_hs_mode_lat,
3796 exiths_clk, ddr_clk_pre, ddr_clk_post);
3797 hsa_interleave_lp = dsi_compute_interleave_lp(hsa,
3798 enter_hs_mode_lat, exit_hs_mode_lat,
3799 lp_clk_div, dsi_fclk_hsdiv);
3800 }
3801
3802 if (!hfp_blanking_mode) {
3803 hfp_interleave_hs = dsi_compute_interleave_hs(hfp, ddr_alwon,
3804 enter_hs_mode_lat, exit_hs_mode_lat,
3805 exiths_clk, ddr_clk_pre, ddr_clk_post);
3806 hfp_interleave_lp = dsi_compute_interleave_lp(hfp,
3807 enter_hs_mode_lat, exit_hs_mode_lat,
3808 lp_clk_div, dsi_fclk_hsdiv);
3809 }
3810
3811 if (!hbp_blanking_mode) {
3812 hbp_interleave_hs = dsi_compute_interleave_hs(hbp, ddr_alwon,
3813 enter_hs_mode_lat, exit_hs_mode_lat,
3814 exiths_clk, ddr_clk_pre, ddr_clk_post);
3815
3816 hbp_interleave_lp = dsi_compute_interleave_lp(hbp,
3817 enter_hs_mode_lat, exit_hs_mode_lat,
3818 lp_clk_div, dsi_fclk_hsdiv);
3819 }
3820
3821 if (!blanking_mode) {
3822 bl_interleave_hs = dsi_compute_interleave_hs(bllp, ddr_alwon,
3823 enter_hs_mode_lat, exit_hs_mode_lat,
3824 exiths_clk, ddr_clk_pre, ddr_clk_post);
3825
3826 bl_interleave_lp = dsi_compute_interleave_lp(bllp,
3827 enter_hs_mode_lat, exit_hs_mode_lat,
3828 lp_clk_div, dsi_fclk_hsdiv);
3829 }
3830
3831 DSSDBG("DSI HS interleaving(TXBYTECLKHS) HSA %d, HFP %d, HBP %d, BLLP %d\n",
3832 hsa_interleave_hs, hfp_interleave_hs, hbp_interleave_hs,
3833 bl_interleave_hs);
3834
3835 DSSDBG("DSI LP interleaving(bytes) HSA %d, HFP %d, HBP %d, BLLP %d\n",
3836 hsa_interleave_lp, hfp_interleave_lp, hbp_interleave_lp,
3837 bl_interleave_lp);
3838
3839 r = dsi_read_reg(dsidev, DSI_VM_TIMING4);
3840 r = FLD_MOD(r, hsa_interleave_hs, 23, 16);
3841 r = FLD_MOD(r, hfp_interleave_hs, 15, 8);
3842 r = FLD_MOD(r, hbp_interleave_hs, 7, 0);
3843 dsi_write_reg(dsidev, DSI_VM_TIMING4, r);
3844
3845 r = dsi_read_reg(dsidev, DSI_VM_TIMING5);
3846 r = FLD_MOD(r, hsa_interleave_lp, 23, 16);
3847 r = FLD_MOD(r, hfp_interleave_lp, 15, 8);
3848 r = FLD_MOD(r, hbp_interleave_lp, 7, 0);
3849 dsi_write_reg(dsidev, DSI_VM_TIMING5, r);
3850
3851 r = dsi_read_reg(dsidev, DSI_VM_TIMING6);
3852 r = FLD_MOD(r, bl_interleave_hs, 31, 15);
3853 r = FLD_MOD(r, bl_interleave_lp, 16, 0);
3854 dsi_write_reg(dsidev, DSI_VM_TIMING6, r);
3855}
3856
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003857static int dsi_proto_config(struct omap_dss_device *dssdev)
3858{
3859 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja02c39602012-08-10 15:01:33 +05303860 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003861 u32 r;
3862 int buswidth = 0;
3863
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303864 dsi_config_tx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003865 DSI_FIFO_SIZE_32,
3866 DSI_FIFO_SIZE_32,
3867 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003868
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303869 dsi_config_rx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003870 DSI_FIFO_SIZE_32,
3871 DSI_FIFO_SIZE_32,
3872 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003873
3874 /* XXX what values for the timeouts? */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303875 dsi_set_stop_state_counter(dsidev, 0x1000, false, false);
3876 dsi_set_ta_timeout(dsidev, 0x1fff, true, true);
3877 dsi_set_lp_rx_timeout(dsidev, 0x1fff, true, true);
3878 dsi_set_hs_tx_timeout(dsidev, 0x1fff, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003879
Archit Taneja02c39602012-08-10 15:01:33 +05303880 switch (dsi_get_pixel_size(dsi->pix_fmt)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003881 case 16:
3882 buswidth = 0;
3883 break;
3884 case 18:
3885 buswidth = 1;
3886 break;
3887 case 24:
3888 buswidth = 2;
3889 break;
3890 default:
3891 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003892 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003893 }
3894
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303895 r = dsi_read_reg(dsidev, DSI_CTRL);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003896 r = FLD_MOD(r, 1, 1, 1); /* CS_RX_EN */
3897 r = FLD_MOD(r, 1, 2, 2); /* ECC_RX_EN */
3898 r = FLD_MOD(r, 1, 3, 3); /* TX_FIFO_ARBITRATION */
3899 r = FLD_MOD(r, 1, 4, 4); /* VP_CLK_RATIO, always 1, see errata*/
3900 r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
3901 r = FLD_MOD(r, 0, 8, 8); /* VP_CLK_POL */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003902 r = FLD_MOD(r, 1, 14, 14); /* TRIGGER_RESET_MODE */
3903 r = FLD_MOD(r, 1, 19, 19); /* EOT_ENABLE */
Archit Taneja9613c022011-03-22 06:33:36 -05003904 if (!dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
3905 r = FLD_MOD(r, 1, 24, 24); /* DCS_CMD_ENABLE */
3906 /* DCS_CMD_CODE, 1=start, 0=continue */
3907 r = FLD_MOD(r, 0, 25, 25);
3908 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003909
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303910 dsi_write_reg(dsidev, DSI_CTRL, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003911
Archit Taneja8af6ff02011-09-05 16:48:27 +05303912 dsi_config_vp_num_line_buffers(dssdev);
3913
Archit Tanejadca2b152012-08-16 18:02:00 +05303914 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05303915 dsi_config_vp_sync_events(dssdev);
3916 dsi_config_blanking_modes(dssdev);
Archit Taneja6f28c292012-05-15 11:32:18 +05303917 dsi_config_cmd_mode_interleaving(dssdev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303918 }
3919
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303920 dsi_vc_initial_config(dsidev, 0);
3921 dsi_vc_initial_config(dsidev, 1);
3922 dsi_vc_initial_config(dsidev, 2);
3923 dsi_vc_initial_config(dsidev, 3);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003924
3925 return 0;
3926}
3927
3928static void dsi_proto_timings(struct omap_dss_device *dssdev)
3929{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303930 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinendb186442011-10-13 16:12:29 +03003931 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003932 unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail;
3933 unsigned tclk_pre, tclk_post;
3934 unsigned ths_prepare, ths_prepare_ths_zero, ths_zero;
3935 unsigned ths_trail, ths_exit;
3936 unsigned ddr_clk_pre, ddr_clk_post;
3937 unsigned enter_hs_mode_lat, exit_hs_mode_lat;
3938 unsigned ths_eot;
Tomi Valkeinendb186442011-10-13 16:12:29 +03003939 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003940 u32 r;
3941
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303942 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003943 ths_prepare = FLD_GET(r, 31, 24);
3944 ths_prepare_ths_zero = FLD_GET(r, 23, 16);
3945 ths_zero = ths_prepare_ths_zero - ths_prepare;
3946 ths_trail = FLD_GET(r, 15, 8);
3947 ths_exit = FLD_GET(r, 7, 0);
3948
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303949 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003950 tlpx = FLD_GET(r, 22, 16) * 2;
3951 tclk_trail = FLD_GET(r, 15, 8);
3952 tclk_zero = FLD_GET(r, 7, 0);
3953
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303954 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003955 tclk_prepare = FLD_GET(r, 7, 0);
3956
3957 /* min 8*UI */
3958 tclk_pre = 20;
3959 /* min 60ns + 52*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303960 tclk_post = ns2ddr(dsidev, 60) + 26;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003961
Archit Taneja8af6ff02011-09-05 16:48:27 +05303962 ths_eot = DIV_ROUND_UP(4, ndl);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003963
3964 ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
3965 4);
3966 ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;
3967
3968 BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
3969 BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);
3970
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303971 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003972 r = FLD_MOD(r, ddr_clk_pre, 15, 8);
3973 r = FLD_MOD(r, ddr_clk_post, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303974 dsi_write_reg(dsidev, DSI_CLK_TIMING, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003975
3976 DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
3977 ddr_clk_pre,
3978 ddr_clk_post);
3979
3980 enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
3981 DIV_ROUND_UP(ths_prepare, 4) +
3982 DIV_ROUND_UP(ths_zero + 3, 4);
3983
3984 exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;
3985
3986 r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
3987 FLD_VAL(exit_hs_mode_lat, 15, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303988 dsi_write_reg(dsidev, DSI_VM_TIMING7, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003989
3990 DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
3991 enter_hs_mode_lat, exit_hs_mode_lat);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303992
Archit Tanejadca2b152012-08-16 18:02:00 +05303993 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05303994 /* TODO: Implement a video mode check_timings function */
Archit Taneja6b8493752012-08-13 22:12:24 +05303995 int hsa = dssdev->panel.dsi_vm_timings.hsa;
3996 int hfp = dssdev->panel.dsi_vm_timings.hfp;
3997 int hbp = dssdev->panel.dsi_vm_timings.hbp;
3998 int vsa = dssdev->panel.dsi_vm_timings.vsa;
3999 int vfp = dssdev->panel.dsi_vm_timings.vfp;
4000 int vbp = dssdev->panel.dsi_vm_timings.vbp;
4001 int window_sync = dssdev->panel.dsi_vm_timings.window_sync;
4002 bool hsync_end = dssdev->panel.dsi_vm_timings.vp_hsync_end;
Archit Tanejae67458a2012-08-13 14:17:30 +05304003 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja02c39602012-08-10 15:01:33 +05304004 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304005 int tl, t_he, width_bytes;
4006
4007 t_he = hsync_end ?
4008 ((hsa == 0 && ndl == 3) ? 1 : DIV_ROUND_UP(4, ndl)) : 0;
4009
4010 width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
4011
4012 /* TL = t_HS + HSA + t_HE + HFP + ceil((WC + 6) / NDL) + HBP */
4013 tl = DIV_ROUND_UP(4, ndl) + (hsync_end ? hsa : 0) + t_he + hfp +
4014 DIV_ROUND_UP(width_bytes + 6, ndl) + hbp;
4015
4016 DSSDBG("HBP: %d, HFP: %d, HSA: %d, TL: %d TXBYTECLKHS\n", hbp,
4017 hfp, hsync_end ? hsa : 0, tl);
4018 DSSDBG("VBP: %d, VFP: %d, VSA: %d, VACT: %d lines\n", vbp, vfp,
4019 vsa, timings->y_res);
4020
4021 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
4022 r = FLD_MOD(r, hbp, 11, 0); /* HBP */
4023 r = FLD_MOD(r, hfp, 23, 12); /* HFP */
4024 r = FLD_MOD(r, hsync_end ? hsa : 0, 31, 24); /* HSA */
4025 dsi_write_reg(dsidev, DSI_VM_TIMING1, r);
4026
4027 r = dsi_read_reg(dsidev, DSI_VM_TIMING2);
4028 r = FLD_MOD(r, vbp, 7, 0); /* VBP */
4029 r = FLD_MOD(r, vfp, 15, 8); /* VFP */
4030 r = FLD_MOD(r, vsa, 23, 16); /* VSA */
4031 r = FLD_MOD(r, window_sync, 27, 24); /* WINDOW_SYNC */
4032 dsi_write_reg(dsidev, DSI_VM_TIMING2, r);
4033
4034 r = dsi_read_reg(dsidev, DSI_VM_TIMING3);
4035 r = FLD_MOD(r, timings->y_res, 14, 0); /* VACT */
4036 r = FLD_MOD(r, tl, 31, 16); /* TL */
4037 dsi_write_reg(dsidev, DSI_VM_TIMING3, r);
4038 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004039}
4040
Tomi Valkeinene4a9e942012-03-28 15:58:56 +03004041int omapdss_dsi_configure_pins(struct omap_dss_device *dssdev,
4042 const struct omap_dsi_pin_config *pin_cfg)
4043{
4044 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4045 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4046 int num_pins;
4047 const int *pins;
4048 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
4049 int num_lanes;
4050 int i;
4051
4052 static const enum dsi_lane_function functions[] = {
4053 DSI_LANE_CLK,
4054 DSI_LANE_DATA1,
4055 DSI_LANE_DATA2,
4056 DSI_LANE_DATA3,
4057 DSI_LANE_DATA4,
4058 };
4059
4060 num_pins = pin_cfg->num_pins;
4061 pins = pin_cfg->pins;
4062
4063 if (num_pins < 4 || num_pins > dsi->num_lanes_supported * 2
4064 || num_pins % 2 != 0)
4065 return -EINVAL;
4066
4067 for (i = 0; i < DSI_MAX_NR_LANES; ++i)
4068 lanes[i].function = DSI_LANE_UNUSED;
4069
4070 num_lanes = 0;
4071
4072 for (i = 0; i < num_pins; i += 2) {
4073 u8 lane, pol;
4074 int dx, dy;
4075
4076 dx = pins[i];
4077 dy = pins[i + 1];
4078
4079 if (dx < 0 || dx >= dsi->num_lanes_supported * 2)
4080 return -EINVAL;
4081
4082 if (dy < 0 || dy >= dsi->num_lanes_supported * 2)
4083 return -EINVAL;
4084
4085 if (dx & 1) {
4086 if (dy != dx - 1)
4087 return -EINVAL;
4088 pol = 1;
4089 } else {
4090 if (dy != dx + 1)
4091 return -EINVAL;
4092 pol = 0;
4093 }
4094
4095 lane = dx / 2;
4096
4097 lanes[lane].function = functions[i / 2];
4098 lanes[lane].polarity = pol;
4099 num_lanes++;
4100 }
4101
4102 memcpy(dsi->lanes, lanes, sizeof(dsi->lanes));
4103 dsi->num_lanes_used = num_lanes;
4104
4105 return 0;
4106}
4107EXPORT_SYMBOL(omapdss_dsi_configure_pins);
4108
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004109int dsi_enable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05304110{
4111 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejae67458a2012-08-13 14:17:30 +05304112 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja02c39602012-08-10 15:01:33 +05304113 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304114 u8 data_type;
4115 u16 word_count;
Tomi Valkeinen33ca2372011-11-21 13:42:58 +02004116 int r;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304117
Archit Tanejadca2b152012-08-16 18:02:00 +05304118 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja02c39602012-08-10 15:01:33 +05304119 switch (dsi->pix_fmt) {
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004120 case OMAP_DSS_DSI_FMT_RGB888:
4121 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_24;
4122 break;
4123 case OMAP_DSS_DSI_FMT_RGB666:
4124 data_type = MIPI_DSI_PIXEL_STREAM_3BYTE_18;
4125 break;
4126 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
4127 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_18;
4128 break;
4129 case OMAP_DSS_DSI_FMT_RGB565:
4130 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_16;
4131 break;
4132 default:
4133 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03004134 return -EINVAL;
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004135 };
Archit Taneja8af6ff02011-09-05 16:48:27 +05304136
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004137 dsi_if_enable(dsidev, false);
4138 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304139
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004140 /* MODE, 1 = video mode */
4141 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304142
Archit Tanejae67458a2012-08-13 14:17:30 +05304143 word_count = DIV_ROUND_UP(dsi->timings.x_res * bpp, 8);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304144
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004145 dsi_vc_write_long_header(dsidev, channel, data_type,
4146 word_count, 0);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304147
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004148 dsi_vc_enable(dsidev, channel, true);
4149 dsi_if_enable(dsidev, true);
4150 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304151
Tomi Valkeinen33ca2372011-11-21 13:42:58 +02004152 r = dss_mgr_enable(dssdev->manager);
4153 if (r) {
Archit Tanejadca2b152012-08-16 18:02:00 +05304154 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Tomi Valkeinen33ca2372011-11-21 13:42:58 +02004155 dsi_if_enable(dsidev, false);
4156 dsi_vc_enable(dsidev, channel, false);
4157 }
4158
4159 return r;
4160 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304161
4162 return 0;
4163}
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004164EXPORT_SYMBOL(dsi_enable_video_output);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304165
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004166void dsi_disable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05304167{
4168 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejadca2b152012-08-16 18:02:00 +05304169 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304170
Archit Tanejadca2b152012-08-16 18:02:00 +05304171 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004172 dsi_if_enable(dsidev, false);
4173 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304174
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004175 /* MODE, 0 = command mode */
4176 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304177
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004178 dsi_vc_enable(dsidev, channel, true);
4179 dsi_if_enable(dsidev, true);
4180 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304181
Tomi Valkeinen7797c6d2011-11-04 10:22:46 +02004182 dss_mgr_disable(dssdev->manager);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304183}
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004184EXPORT_SYMBOL(dsi_disable_video_output);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304185
Archit Taneja55cd63a2012-08-09 15:41:13 +05304186static void dsi_update_screen_dispc(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004187{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304188 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304189 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004190 unsigned bytespp;
4191 unsigned bytespl;
4192 unsigned bytespf;
4193 unsigned total_len;
4194 unsigned packet_payload;
4195 unsigned packet_len;
4196 u32 l;
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004197 int r;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304198 const unsigned channel = dsi->update_channel;
Archit Taneja0c656222011-05-16 15:17:09 +05304199 const unsigned line_buf_size = dsi_get_line_buf_size(dsidev);
Archit Taneja55cd63a2012-08-09 15:41:13 +05304200 u16 w = dsi->timings.x_res;
4201 u16 h = dsi->timings.y_res;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004202
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004203 DSSDBG("dsi_update_screen_dispc(%dx%d)\n", w, h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004204
Archit Tanejad6049142011-08-22 11:58:08 +05304205 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_VP);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004206
Archit Taneja02c39602012-08-10 15:01:33 +05304207 bytespp = dsi_get_pixel_size(dsi->pix_fmt) / 8;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004208 bytespl = w * bytespp;
4209 bytespf = bytespl * h;
4210
4211 /* NOTE: packet_payload has to be equal to N * bytespl, where N is
4212 * number of lines in a packet. See errata about VP_CLK_RATIO */
4213
4214 if (bytespf < line_buf_size)
4215 packet_payload = bytespf;
4216 else
4217 packet_payload = (line_buf_size) / bytespl * bytespl;
4218
4219 packet_len = packet_payload + 1; /* 1 byte for DCS cmd */
4220 total_len = (bytespf / packet_payload) * packet_len;
4221
4222 if (bytespf % packet_payload)
4223 total_len += (bytespf % packet_payload) + 1;
4224
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004225 l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304226 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004227
Archit Taneja7a7c48f2011-08-25 18:25:03 +05304228 dsi_vc_write_long_header(dsidev, channel, MIPI_DSI_DCS_LONG_WRITE,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304229 packet_len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004230
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304231 if (dsi->te_enabled)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004232 l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
4233 else
4234 l = FLD_MOD(l, 1, 31, 31); /* TE_START */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304235 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004236
4237 /* We put SIDLEMODE to no-idle for the duration of the transfer,
4238 * because DSS interrupts are not capable of waking up the CPU and the
4239 * framedone interrupt could be delayed for quite a long time. I think
4240 * the same goes for any DSS interrupts, but for some reason I have not
4241 * seen the problem anywhere else than here.
4242 */
4243 dispc_disable_sidle();
4244
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304245 dsi_perf_mark_start(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004246
Archit Taneja49dbf582011-05-16 15:17:07 +05304247 r = schedule_delayed_work(&dsi->framedone_timeout_work,
4248 msecs_to_jiffies(250));
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004249 BUG_ON(r == 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004250
Archit Taneja55cd63a2012-08-09 15:41:13 +05304251 dss_mgr_set_timings(dssdev->manager, &dsi->timings);
4252
Tomi Valkeinen1cb00172011-11-18 11:14:01 +02004253 dss_mgr_start_update(dssdev->manager);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004254
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304255 if (dsi->te_enabled) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004256 /* disable LP_RX_TO, so that we can receive TE. Time to wait
4257 * for TE is longer than the timer allows */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304258 REG_FLD_MOD(dsidev, DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004259
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304260 dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004261
4262#ifdef DSI_CATCH_MISSING_TE
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304263 mod_timer(&dsi->te_timer, jiffies + msecs_to_jiffies(250));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004264#endif
4265 }
4266}
4267
4268#ifdef DSI_CATCH_MISSING_TE
4269static void dsi_te_timeout(unsigned long arg)
4270{
4271 DSSERR("TE not received for 250ms!\n");
4272}
4273#endif
4274
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304275static void dsi_handle_framedone(struct platform_device *dsidev, int error)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004276{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304277 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4278
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004279 /* SIDLEMODE back to smart-idle */
4280 dispc_enable_sidle();
4281
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304282 if (dsi->te_enabled) {
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004283 /* enable LP_RX_TO again after the TE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304284 REG_FLD_MOD(dsidev, DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004285 }
4286
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304287 dsi->framedone_callback(error, dsi->framedone_data);
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004288
4289 if (!error)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304290 dsi_perf_show(dsidev, "DISPC");
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004291}
4292
4293static void dsi_framedone_timeout_work_callback(struct work_struct *work)
4294{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304295 struct dsi_data *dsi = container_of(work, struct dsi_data,
4296 framedone_timeout_work.work);
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004297 /* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
4298 * 250ms which would conflict with this timeout work. What should be
4299 * done is first cancel the transfer on the HW, and then cancel the
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004300 * possibly scheduled framedone work. However, cancelling the transfer
4301 * on the HW is buggy, and would probably require resetting the whole
4302 * DSI */
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004303
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004304 DSSERR("Framedone not received for 250ms!\n");
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004305
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304306 dsi_handle_framedone(dsi->pdev, -ETIMEDOUT);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004307}
4308
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004309static void dsi_framedone_irq_callback(void *data, u32 mask)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004310{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304311 struct omap_dss_device *dssdev = (struct omap_dss_device *) data;
4312 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304313 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4314
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004315 /* Note: We get FRAMEDONE when DISPC has finished sending pixels and
4316 * turns itself off. However, DSI still has the pixels in its buffers,
4317 * and is sending the data.
4318 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004319
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304320 __cancel_delayed_work(&dsi->framedone_timeout_work);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004321
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304322 dsi_handle_framedone(dsidev, 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004323}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004324
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004325int omap_dsi_update(struct omap_dss_device *dssdev, int channel,
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004326 void (*callback)(int, void *), void *data)
4327{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304328 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304329 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004330 u16 dw, dh;
4331
4332 dsi_perf_mark_setup(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304333
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304334 dsi->update_channel = channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004335
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +03004336 dsi->framedone_callback = callback;
4337 dsi->framedone_data = data;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004338
Archit Tanejae3525742012-08-09 15:23:43 +05304339 dw = dsi->timings.x_res;
4340 dh = dsi->timings.y_res;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004341
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004342#ifdef DEBUG
4343 dsi->update_bytes = dw * dh *
Archit Taneja02c39602012-08-10 15:01:33 +05304344 dsi_get_pixel_size(dsi->pix_fmt) / 8;
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004345#endif
Archit Taneja55cd63a2012-08-09 15:41:13 +05304346 dsi_update_screen_dispc(dssdev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004347
4348 return 0;
4349}
4350EXPORT_SYMBOL(omap_dsi_update);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004351
4352/* Display funcs */
4353
Archit Taneja7d2572f2012-06-29 14:31:07 +05304354static int dsi_configure_dispc_clocks(struct omap_dss_device *dssdev)
4355{
4356 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4357 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4358 struct dispc_clock_info dispc_cinfo;
4359 int r;
4360 unsigned long long fck;
4361
4362 fck = dsi_get_pll_hsdiv_dispc_rate(dsidev);
4363
4364 dispc_cinfo.lck_div = dssdev->clocks.dispc.channel.lck_div;
4365 dispc_cinfo.pck_div = dssdev->clocks.dispc.channel.pck_div;
4366
4367 r = dispc_calc_clock_rates(fck, &dispc_cinfo);
4368 if (r) {
4369 DSSERR("Failed to calc dispc clocks\n");
4370 return r;
4371 }
4372
4373 dsi->mgr_config.clock_info = dispc_cinfo;
4374
4375 return 0;
4376}
4377
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004378static int dsi_display_init_dispc(struct omap_dss_device *dssdev)
4379{
Archit Taneja7d2572f2012-06-29 14:31:07 +05304380 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4381 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304382 int r;
4383 u32 irq = 0;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304384
Archit Tanejadca2b152012-08-16 18:02:00 +05304385 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE) {
Archit Tanejae67458a2012-08-13 14:17:30 +05304386 dsi->timings.hsw = 1;
4387 dsi->timings.hfp = 1;
4388 dsi->timings.hbp = 1;
4389 dsi->timings.vsw = 1;
4390 dsi->timings.vfp = 0;
4391 dsi->timings.vbp = 0;
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004392
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05304393 irq = dispc_mgr_get_framedone_irq(dssdev->manager->id);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304394
4395 r = omap_dispc_register_isr(dsi_framedone_irq_callback,
4396 (void *) dssdev, irq);
4397 if (r) {
4398 DSSERR("can't get FRAMEDONE irq\n");
Archit Taneja7d2572f2012-06-29 14:31:07 +05304399 goto err;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304400 }
4401
Archit Taneja7d2572f2012-06-29 14:31:07 +05304402 dsi->mgr_config.stallmode = true;
4403 dsi->mgr_config.fifohandcheck = true;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304404 } else {
Archit Taneja7d2572f2012-06-29 14:31:07 +05304405 dsi->mgr_config.stallmode = false;
4406 dsi->mgr_config.fifohandcheck = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004407 }
4408
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304409 /*
4410 * override interlace, logic level and edge related parameters in
4411 * omap_video_timings with default values
4412 */
Archit Tanejae67458a2012-08-13 14:17:30 +05304413 dsi->timings.interlace = false;
4414 dsi->timings.hsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
4415 dsi->timings.vsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
4416 dsi->timings.data_pclk_edge = OMAPDSS_DRIVE_SIG_RISING_EDGE;
4417 dsi->timings.de_level = OMAPDSS_SIG_ACTIVE_HIGH;
4418 dsi->timings.sync_pclk_edge = OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES;
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304419
Archit Tanejae67458a2012-08-13 14:17:30 +05304420 dss_mgr_set_timings(dssdev->manager, &dsi->timings);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304421
Archit Taneja7d2572f2012-06-29 14:31:07 +05304422 r = dsi_configure_dispc_clocks(dssdev);
4423 if (r)
4424 goto err1;
4425
4426 dsi->mgr_config.io_pad_mode = DSS_IO_PAD_MODE_BYPASS;
4427 dsi->mgr_config.video_port_width =
Archit Taneja02c39602012-08-10 15:01:33 +05304428 dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304429 dsi->mgr_config.lcden_sig_polarity = 0;
4430
Archit Tanejaf476ae92012-06-29 14:37:03 +05304431 dss_mgr_set_lcd_config(dssdev->manager, &dsi->mgr_config);
Archit Tanejad21f43b2012-06-21 09:45:11 +05304432
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004433 return 0;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304434err1:
Archit Tanejadca2b152012-08-16 18:02:00 +05304435 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
Archit Taneja7d2572f2012-06-29 14:31:07 +05304436 omap_dispc_unregister_isr(dsi_framedone_irq_callback,
4437 (void *) dssdev, irq);
4438err:
4439 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004440}
4441
4442static void dsi_display_uninit_dispc(struct omap_dss_device *dssdev)
4443{
Archit Tanejadca2b152012-08-16 18:02:00 +05304444 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4445 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4446
4447 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05304448 u32 irq;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304449
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05304450 irq = dispc_mgr_get_framedone_irq(dssdev->manager->id);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304451
Archit Taneja8af6ff02011-09-05 16:48:27 +05304452 omap_dispc_unregister_isr(dsi_framedone_irq_callback,
4453 (void *) dssdev, irq);
4454 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004455}
4456
4457static int dsi_configure_dsi_clocks(struct omap_dss_device *dssdev)
4458{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304459 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004460 struct dsi_clock_info cinfo;
4461 int r;
4462
Tomi Valkeinenc6940a32011-02-22 13:36:10 +02004463 cinfo.regn = dssdev->clocks.dsi.regn;
4464 cinfo.regm = dssdev->clocks.dsi.regm;
4465 cinfo.regm_dispc = dssdev->clocks.dsi.regm_dispc;
4466 cinfo.regm_dsi = dssdev->clocks.dsi.regm_dsi;
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02004467 r = dsi_calc_clock_rates(dsidev, &cinfo);
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004468 if (r) {
4469 DSSERR("Failed to calc dsi clocks\n");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004470 return r;
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004471 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004472
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304473 r = dsi_pll_set_clock_div(dsidev, &cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004474 if (r) {
4475 DSSERR("Failed to set dsi clocks\n");
4476 return r;
4477 }
4478
4479 return 0;
4480}
4481
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004482static int dsi_display_init_dsi(struct omap_dss_device *dssdev)
4483{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304484 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004485 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004486 int r;
4487
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304488 r = dsi_pll_init(dsidev, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004489 if (r)
4490 goto err0;
4491
4492 r = dsi_configure_dsi_clocks(dssdev);
4493 if (r)
4494 goto err1;
4495
Archit Tanejae8881662011-04-12 13:52:24 +05304496 dss_select_dispc_clk_source(dssdev->clocks.dispc.dispc_fclk_src);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004497 dss_select_dsi_clk_source(dsi->module_id, dssdev->clocks.dsi.dsi_fclk_src);
Archit Taneja9613c022011-03-22 06:33:36 -05004498 dss_select_lcd_clk_source(dssdev->manager->id,
Archit Tanejae8881662011-04-12 13:52:24 +05304499 dssdev->clocks.dispc.channel.lcd_clk_src);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004500
4501 DSSDBG("PLL OK\n");
4502
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03004503 r = dsi_cio_init(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004504 if (r)
4505 goto err2;
4506
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304507 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004508
4509 dsi_proto_timings(dssdev);
4510 dsi_set_lp_clk_divisor(dssdev);
4511
4512 if (1)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304513 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004514
4515 r = dsi_proto_config(dssdev);
4516 if (r)
4517 goto err3;
4518
4519 /* enable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304520 dsi_vc_enable(dsidev, 0, 1);
4521 dsi_vc_enable(dsidev, 1, 1);
4522 dsi_vc_enable(dsidev, 2, 1);
4523 dsi_vc_enable(dsidev, 3, 1);
4524 dsi_if_enable(dsidev, 1);
4525 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004526
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004527 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004528err3:
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03004529 dsi_cio_uninit(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004530err2:
Archit Taneja89a35e52011-04-12 13:52:23 +05304531 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004532 dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen5e785092011-08-10 11:25:36 +03004533 dss_select_lcd_clk_source(dssdev->manager->id, OMAP_DSS_CLK_SRC_FCK);
4534
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004535err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304536 dsi_pll_uninit(dsidev, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004537err0:
4538 return r;
4539}
4540
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03004541static void dsi_display_uninit_dsi(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004542 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004543{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304544 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304545 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304546
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304547 if (enter_ulps && !dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304548 dsi_enter_ulps(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03004549
Ville Syrjäläd7370102010-04-22 22:50:09 +02004550 /* disable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304551 dsi_if_enable(dsidev, 0);
4552 dsi_vc_enable(dsidev, 0, 0);
4553 dsi_vc_enable(dsidev, 1, 0);
4554 dsi_vc_enable(dsidev, 2, 0);
4555 dsi_vc_enable(dsidev, 3, 0);
Ville Syrjäläd7370102010-04-22 22:50:09 +02004556
Archit Taneja89a35e52011-04-12 13:52:23 +05304557 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004558 dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen5e785092011-08-10 11:25:36 +03004559 dss_select_lcd_clk_source(dssdev->manager->id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03004560 dsi_cio_uninit(dssdev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304561 dsi_pll_uninit(dsidev, disconnect_lanes);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004562}
4563
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004564int omapdss_dsi_display_enable(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004565{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304566 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304567 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004568 int r = 0;
4569
4570 DSSDBG("dsi_display_enable\n");
4571
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304572 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004573
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304574 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004575
Tomi Valkeinen05e1d602011-06-23 16:38:21 +03004576 if (dssdev->manager == NULL) {
4577 DSSERR("failed to enable display: no manager\n");
4578 r = -ENODEV;
4579 goto err_start_dev;
4580 }
4581
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004582 r = omap_dss_start_device(dssdev);
4583 if (r) {
4584 DSSERR("failed to start device\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004585 goto err_start_dev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004586 }
4587
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004588 r = dsi_runtime_get(dsidev);
4589 if (r)
4590 goto err_get_dsi;
4591
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304592 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004593
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004594 _dsi_initialize_irq(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004595
4596 r = dsi_display_init_dispc(dssdev);
4597 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004598 goto err_init_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004599
4600 r = dsi_display_init_dsi(dssdev);
4601 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004602 goto err_init_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004603
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304604 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004605
4606 return 0;
4607
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004608err_init_dsi:
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004609 dsi_display_uninit_dispc(dssdev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004610err_init_dispc:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304611 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004612 dsi_runtime_put(dsidev);
4613err_get_dsi:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004614 omap_dss_stop_device(dssdev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004615err_start_dev:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304616 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004617 DSSDBG("dsi_display_enable FAILED\n");
4618 return r;
4619}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004620EXPORT_SYMBOL(omapdss_dsi_display_enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004621
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03004622void omapdss_dsi_display_disable(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004623 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004624{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304625 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304626 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304627
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004628 DSSDBG("dsi_display_disable\n");
4629
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304630 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004631
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304632 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004633
Tomi Valkeinen15ffa1d2011-06-16 14:34:06 +03004634 dsi_sync_vc(dsidev, 0);
4635 dsi_sync_vc(dsidev, 1);
4636 dsi_sync_vc(dsidev, 2);
4637 dsi_sync_vc(dsidev, 3);
4638
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004639 dsi_display_uninit_dispc(dssdev);
4640
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004641 dsi_display_uninit_dsi(dssdev, disconnect_lanes, enter_ulps);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004642
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004643 dsi_runtime_put(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304644 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004645
4646 omap_dss_stop_device(dssdev);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004647
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304648 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004649}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004650EXPORT_SYMBOL(omapdss_dsi_display_disable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004651
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004652int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004653{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304654 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4655 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4656
4657 dsi->te_enabled = enable;
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004658 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004659}
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004660EXPORT_SYMBOL(omapdss_dsi_enable_te);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004661
Archit Tanejae67458a2012-08-13 14:17:30 +05304662void omapdss_dsi_set_timings(struct omap_dss_device *dssdev,
4663 struct omap_video_timings *timings)
4664{
4665 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4666 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4667
4668 mutex_lock(&dsi->lock);
4669
4670 dsi->timings = *timings;
4671
4672 mutex_unlock(&dsi->lock);
4673}
4674EXPORT_SYMBOL(omapdss_dsi_set_timings);
4675
Archit Tanejae3525742012-08-09 15:23:43 +05304676void omapdss_dsi_set_size(struct omap_dss_device *dssdev, u16 w, u16 h)
4677{
4678 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4679 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4680
4681 mutex_lock(&dsi->lock);
4682
4683 dsi->timings.x_res = w;
4684 dsi->timings.y_res = h;
4685
4686 mutex_unlock(&dsi->lock);
4687}
4688EXPORT_SYMBOL(omapdss_dsi_set_size);
4689
Archit Taneja02c39602012-08-10 15:01:33 +05304690void omapdss_dsi_set_pixel_format(struct omap_dss_device *dssdev,
4691 enum omap_dss_dsi_pixel_format fmt)
4692{
4693 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4694 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4695
4696 mutex_lock(&dsi->lock);
4697
4698 dsi->pix_fmt = fmt;
4699
4700 mutex_unlock(&dsi->lock);
4701}
4702EXPORT_SYMBOL(omapdss_dsi_set_pixel_format);
4703
Archit Tanejadca2b152012-08-16 18:02:00 +05304704void omapdss_dsi_set_operation_mode(struct omap_dss_device *dssdev,
4705 enum omap_dss_dsi_mode mode)
4706{
4707 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4708 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4709
4710 mutex_lock(&dsi->lock);
4711
4712 dsi->mode = mode;
4713
4714 mutex_unlock(&dsi->lock);
4715}
4716EXPORT_SYMBOL(omapdss_dsi_set_operation_mode);
4717
Tomi Valkeinen9d8232a2012-03-01 16:58:39 +02004718static int __init dsi_init_display(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004719{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304720 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4721 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4722
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004723 DSSDBG("DSI init\n");
4724
Archit Tanejadca2b152012-08-16 18:02:00 +05304725 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE) {
Archit Taneja7e951ee2011-07-22 12:45:04 +05304726 dssdev->caps = OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE |
4727 OMAP_DSS_DISPLAY_CAP_TEAR_ELIM;
4728 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004729
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304730 if (dsi->vdds_dsi_reg == NULL) {
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004731 struct regulator *vdds_dsi;
4732
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304733 vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004734
4735 if (IS_ERR(vdds_dsi)) {
4736 DSSERR("can't get VDDS_DSI regulator\n");
4737 return PTR_ERR(vdds_dsi);
4738 }
4739
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304740 dsi->vdds_dsi_reg = vdds_dsi;
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004741 }
4742
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004743 return 0;
4744}
4745
Archit Taneja5ee3c142011-03-02 12:35:53 +05304746int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
4747{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304748 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4749 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja5ee3c142011-03-02 12:35:53 +05304750 int i;
4751
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304752 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
4753 if (!dsi->vc[i].dssdev) {
4754 dsi->vc[i].dssdev = dssdev;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304755 *channel = i;
4756 return 0;
4757 }
4758 }
4759
4760 DSSERR("cannot get VC for display %s", dssdev->name);
4761 return -ENOSPC;
4762}
4763EXPORT_SYMBOL(omap_dsi_request_vc);
4764
4765int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
4766{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304767 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4768 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4769
Archit Taneja5ee3c142011-03-02 12:35:53 +05304770 if (vc_id < 0 || vc_id > 3) {
4771 DSSERR("VC ID out of range\n");
4772 return -EINVAL;
4773 }
4774
4775 if (channel < 0 || channel > 3) {
4776 DSSERR("Virtual Channel out of range\n");
4777 return -EINVAL;
4778 }
4779
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304780 if (dsi->vc[channel].dssdev != dssdev) {
Archit Taneja5ee3c142011-03-02 12:35:53 +05304781 DSSERR("Virtual Channel not allocated to display %s\n",
4782 dssdev->name);
4783 return -EINVAL;
4784 }
4785
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304786 dsi->vc[channel].vc_id = vc_id;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304787
4788 return 0;
4789}
4790EXPORT_SYMBOL(omap_dsi_set_vc_id);
4791
4792void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel)
4793{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304794 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4795 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4796
Archit Taneja5ee3c142011-03-02 12:35:53 +05304797 if ((channel >= 0 && channel <= 3) &&
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304798 dsi->vc[channel].dssdev == dssdev) {
4799 dsi->vc[channel].dssdev = NULL;
4800 dsi->vc[channel].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304801 }
4802}
4803EXPORT_SYMBOL(omap_dsi_release_vc);
4804
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304805void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03004806{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304807 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 7, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05304808 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05304809 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
4810 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC));
Tomi Valkeinene406f902010-06-09 15:28:12 +03004811}
4812
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304813void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03004814{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304815 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 8, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05304816 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05304817 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
4818 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI));
Tomi Valkeinene406f902010-06-09 15:28:12 +03004819}
4820
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304821static void dsi_calc_clock_param_ranges(struct platform_device *dsidev)
Taneja, Archit49641112011-03-14 23:28:23 -05004822{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304823 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4824
4825 dsi->regn_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGN);
4826 dsi->regm_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM);
4827 dsi->regm_dispc_max =
4828 dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DISPC);
4829 dsi->regm_dsi_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DSI);
4830 dsi->fint_min = dss_feat_get_param_min(FEAT_PARAM_DSIPLL_FINT);
4831 dsi->fint_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_FINT);
4832 dsi->lpdiv_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_LPDIV);
Taneja, Archit49641112011-03-14 23:28:23 -05004833}
4834
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004835static int dsi_get_clocks(struct platform_device *dsidev)
4836{
4837 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4838 struct clk *clk;
4839
4840 clk = clk_get(&dsidev->dev, "fck");
4841 if (IS_ERR(clk)) {
4842 DSSERR("can't get fck\n");
4843 return PTR_ERR(clk);
4844 }
4845
4846 dsi->dss_clk = clk;
4847
Tomi Valkeinenbfe4f8d2011-08-04 11:22:54 +03004848 clk = clk_get(&dsidev->dev, "sys_clk");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004849 if (IS_ERR(clk)) {
4850 DSSERR("can't get sys_clk\n");
4851 clk_put(dsi->dss_clk);
4852 dsi->dss_clk = NULL;
4853 return PTR_ERR(clk);
4854 }
4855
4856 dsi->sys_clk = clk;
4857
4858 return 0;
4859}
4860
4861static void dsi_put_clocks(struct platform_device *dsidev)
4862{
4863 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4864
4865 if (dsi->dss_clk)
4866 clk_put(dsi->dss_clk);
4867 if (dsi->sys_clk)
4868 clk_put(dsi->sys_clk);
4869}
4870
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03004871static void __init dsi_probe_pdata(struct platform_device *dsidev)
4872{
4873 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4874 struct omap_dss_board_info *pdata = dsidev->dev.platform_data;
4875 int i, r;
4876
4877 for (i = 0; i < pdata->num_devices; ++i) {
4878 struct omap_dss_device *dssdev = pdata->devices[i];
4879
4880 if (dssdev->type != OMAP_DISPLAY_TYPE_DSI)
4881 continue;
4882
4883 if (dssdev->phy.dsi.module != dsi->module_id)
4884 continue;
4885
4886 r = dsi_init_display(dssdev);
4887 if (r) {
4888 DSSERR("device %s init failed: %d\n", dssdev->name, r);
4889 continue;
4890 }
4891
4892 r = omap_dss_register_device(dssdev, &dsidev->dev, i);
4893 if (r)
4894 DSSERR("device %s register failed: %d\n",
4895 dssdev->name, r);
4896 }
4897}
4898
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03004899/* DSI1 HW IP initialisation */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004900static int __init omap_dsihw_probe(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004901{
4902 u32 rev;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004903 int r, i;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004904 struct resource *dsi_mem;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304905 struct dsi_data *dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004906
Julia Lawall6e2a14d2012-01-24 14:00:45 +01004907 dsi = devm_kzalloc(&dsidev->dev, sizeof(*dsi), GFP_KERNEL);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004908 if (!dsi)
4909 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304910
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004911 dsi->module_id = dsidev->id;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304912 dsi->pdev = dsidev;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004913 dsi_pdev_map[dsi->module_id] = dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304914 dev_set_drvdata(&dsidev->dev, dsi);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304915
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304916 spin_lock_init(&dsi->irq_lock);
4917 spin_lock_init(&dsi->errors_lock);
4918 dsi->errors = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004919
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02004920#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304921 spin_lock_init(&dsi->irq_stats_lock);
4922 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02004923#endif
4924
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304925 mutex_init(&dsi->lock);
4926 sema_init(&dsi->bus_lock, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004927
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304928 INIT_DELAYED_WORK_DEFERRABLE(&dsi->framedone_timeout_work,
4929 dsi_framedone_timeout_work_callback);
4930
4931#ifdef DSI_CATCH_MISSING_TE
4932 init_timer(&dsi->te_timer);
4933 dsi->te_timer.function = dsi_te_timeout;
4934 dsi->te_timer.data = 0;
4935#endif
4936 dsi_mem = platform_get_resource(dsi->pdev, IORESOURCE_MEM, 0);
4937 if (!dsi_mem) {
4938 DSSERR("can't get IORESOURCE_MEM DSI\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004939 return -EINVAL;
archit tanejaaffe3602011-02-23 08:41:03 +00004940 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004941
Julia Lawall6e2a14d2012-01-24 14:00:45 +01004942 dsi->base = devm_ioremap(&dsidev->dev, dsi_mem->start,
4943 resource_size(dsi_mem));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304944 if (!dsi->base) {
4945 DSSERR("can't ioremap DSI\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004946 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304947 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004948
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304949 dsi->irq = platform_get_irq(dsi->pdev, 0);
4950 if (dsi->irq < 0) {
4951 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004952 return -ENODEV;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304953 }
archit tanejaaffe3602011-02-23 08:41:03 +00004954
Julia Lawall6e2a14d2012-01-24 14:00:45 +01004955 r = devm_request_irq(&dsidev->dev, dsi->irq, omap_dsi_irq_handler,
4956 IRQF_SHARED, dev_name(&dsidev->dev), dsi->pdev);
archit tanejaaffe3602011-02-23 08:41:03 +00004957 if (r < 0) {
4958 DSSERR("request_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004959 return r;
archit tanejaaffe3602011-02-23 08:41:03 +00004960 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004961
Archit Taneja5ee3c142011-03-02 12:35:53 +05304962 /* DSI VCs initialization */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304963 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
Archit Tanejad6049142011-08-22 11:58:08 +05304964 dsi->vc[i].source = DSI_VC_SOURCE_L4;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304965 dsi->vc[i].dssdev = NULL;
4966 dsi->vc[i].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304967 }
4968
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304969 dsi_calc_clock_param_ranges(dsidev);
Taneja, Archit49641112011-03-14 23:28:23 -05004970
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004971 r = dsi_get_clocks(dsidev);
4972 if (r)
4973 return r;
4974
4975 pm_runtime_enable(&dsidev->dev);
4976
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004977 r = dsi_runtime_get(dsidev);
4978 if (r)
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004979 goto err_runtime_get;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004980
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304981 rev = dsi_read_reg(dsidev, DSI_REVISION);
4982 dev_dbg(&dsidev->dev, "OMAP DSI rev %d.%d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004983 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
4984
Tomi Valkeinend9820852011-10-12 15:05:59 +03004985 /* DSI on OMAP3 doesn't have register DSI_GNQ, set number
4986 * of data to 3 by default */
4987 if (dss_has_feature(FEAT_DSI_GNQ))
4988 /* NB_DATA_LANES */
4989 dsi->num_lanes_supported = 1 + REG_GET(dsidev, DSI_GNQ, 11, 9);
4990 else
4991 dsi->num_lanes_supported = 3;
Archit Taneja75d72472011-05-16 15:17:08 +05304992
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03004993 dsi_probe_pdata(dsidev);
Tomi Valkeinen35deca32012-03-01 15:45:53 +02004994
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004995 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004996
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004997 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02004998 dss_debugfs_create_file("dsi1_regs", dsi1_dump_regs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004999 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005000 dss_debugfs_create_file("dsi2_regs", dsi2_dump_regs);
5001
5002#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005003 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005004 dss_debugfs_create_file("dsi1_irqs", dsi1_dump_irqs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005005 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005006 dss_debugfs_create_file("dsi2_irqs", dsi2_dump_irqs);
5007#endif
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005008 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005009
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005010err_runtime_get:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005011 pm_runtime_disable(&dsidev->dev);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005012 dsi_put_clocks(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005013 return r;
5014}
5015
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005016static int __exit omap_dsihw_remove(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005017{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305018 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5019
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03005020 WARN_ON(dsi->scp_clk_refcount > 0);
5021
Tomi Valkeinen35deca32012-03-01 15:45:53 +02005022 omap_dss_unregister_child_devices(&dsidev->dev);
5023
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005024 pm_runtime_disable(&dsidev->dev);
5025
5026 dsi_put_clocks(dsidev);
5027
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305028 if (dsi->vdds_dsi_reg != NULL) {
5029 if (dsi->vdds_dsi_enabled) {
5030 regulator_disable(dsi->vdds_dsi_reg);
5031 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen88257b22010-12-20 16:26:22 +02005032 }
5033
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305034 regulator_put(dsi->vdds_dsi_reg);
5035 dsi->vdds_dsi_reg = NULL;
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005036 }
5037
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005038 return 0;
5039}
5040
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005041static int dsi_runtime_suspend(struct device *dev)
5042{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005043 dispc_runtime_put();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005044
5045 return 0;
5046}
5047
5048static int dsi_runtime_resume(struct device *dev)
5049{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005050 int r;
5051
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005052 r = dispc_runtime_get();
5053 if (r)
Tomi Valkeinen852f0832012-02-17 17:58:04 +02005054 return r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005055
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005056 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005057}
5058
5059static const struct dev_pm_ops dsi_pm_ops = {
5060 .runtime_suspend = dsi_runtime_suspend,
5061 .runtime_resume = dsi_runtime_resume,
5062};
5063
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005064static struct platform_driver omap_dsihw_driver = {
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005065 .remove = __exit_p(omap_dsihw_remove),
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005066 .driver = {
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005067 .name = "omapdss_dsi",
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005068 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005069 .pm = &dsi_pm_ops,
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005070 },
5071};
5072
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005073int __init dsi_init_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005074{
Tomi Valkeinen61055d42012-03-07 12:53:38 +02005075 return platform_driver_probe(&omap_dsihw_driver, omap_dsihw_probe);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005076}
5077
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005078void __exit dsi_uninit_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005079{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02005080 platform_driver_unregister(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005081}