blob: da68a2f93104e2cd86266b47c2c9ec6eba32b845 [file] [log] [blame]
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001/*
2 * linux/drivers/video/omap2/dss/dsi.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#define DSS_SUBSYS_NAME "DSI"
21
22#include <linux/kernel.h>
23#include <linux/io.h>
24#include <linux/clk.h>
25#include <linux/device.h>
26#include <linux/err.h>
27#include <linux/interrupt.h>
28#include <linux/delay.h>
29#include <linux/mutex.h>
Paul Gortmaker355b2002011-07-03 16:17:28 -040030#include <linux/module.h>
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +020031#include <linux/semaphore.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020032#include <linux/seq_file.h>
33#include <linux/platform_device.h>
34#include <linux/regulator/consumer.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020035#include <linux/wait.h>
Tomi Valkeinen18946f62010-01-12 14:16:41 +020036#include <linux/workqueue.h>
Tomi Valkeinen40885ab2010-07-28 15:53:38 +030037#include <linux/sched.h>
Archit Tanejaf1da39d2011-05-12 17:26:27 +053038#include <linux/slab.h>
Archit Taneja5a8b5722011-05-12 17:26:29 +053039#include <linux/debugfs.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030040#include <linux/pm_runtime.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020041
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030042#include <video/omapdss.h>
Archit Taneja7a7c48f2011-08-25 18:25:03 +053043#include <video/mipi_display.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020044#include <plat/clock.h>
45
46#include "dss.h"
Archit Taneja819d8072011-03-01 11:54:00 +053047#include "dss_features.h"
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020048
49/*#define VERBOSE_IRQ*/
50#define DSI_CATCH_MISSING_TE
51
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020052struct dsi_reg { u16 idx; };
53
54#define DSI_REG(idx) ((const struct dsi_reg) { idx })
55
56#define DSI_SZ_REGS SZ_1K
57/* DSI Protocol Engine */
58
59#define DSI_REVISION DSI_REG(0x0000)
60#define DSI_SYSCONFIG DSI_REG(0x0010)
61#define DSI_SYSSTATUS DSI_REG(0x0014)
62#define DSI_IRQSTATUS DSI_REG(0x0018)
63#define DSI_IRQENABLE DSI_REG(0x001C)
64#define DSI_CTRL DSI_REG(0x0040)
Archit Taneja75d72472011-05-16 15:17:08 +053065#define DSI_GNQ DSI_REG(0x0044)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020066#define DSI_COMPLEXIO_CFG1 DSI_REG(0x0048)
67#define DSI_COMPLEXIO_IRQ_STATUS DSI_REG(0x004C)
68#define DSI_COMPLEXIO_IRQ_ENABLE DSI_REG(0x0050)
69#define DSI_CLK_CTRL DSI_REG(0x0054)
70#define DSI_TIMING1 DSI_REG(0x0058)
71#define DSI_TIMING2 DSI_REG(0x005C)
72#define DSI_VM_TIMING1 DSI_REG(0x0060)
73#define DSI_VM_TIMING2 DSI_REG(0x0064)
74#define DSI_VM_TIMING3 DSI_REG(0x0068)
75#define DSI_CLK_TIMING DSI_REG(0x006C)
76#define DSI_TX_FIFO_VC_SIZE DSI_REG(0x0070)
77#define DSI_RX_FIFO_VC_SIZE DSI_REG(0x0074)
78#define DSI_COMPLEXIO_CFG2 DSI_REG(0x0078)
79#define DSI_RX_FIFO_VC_FULLNESS DSI_REG(0x007C)
80#define DSI_VM_TIMING4 DSI_REG(0x0080)
81#define DSI_TX_FIFO_VC_EMPTINESS DSI_REG(0x0084)
82#define DSI_VM_TIMING5 DSI_REG(0x0088)
83#define DSI_VM_TIMING6 DSI_REG(0x008C)
84#define DSI_VM_TIMING7 DSI_REG(0x0090)
85#define DSI_STOPCLK_TIMING DSI_REG(0x0094)
86#define DSI_VC_CTRL(n) DSI_REG(0x0100 + (n * 0x20))
87#define DSI_VC_TE(n) DSI_REG(0x0104 + (n * 0x20))
88#define DSI_VC_LONG_PACKET_HEADER(n) DSI_REG(0x0108 + (n * 0x20))
89#define DSI_VC_LONG_PACKET_PAYLOAD(n) DSI_REG(0x010C + (n * 0x20))
90#define DSI_VC_SHORT_PACKET_HEADER(n) DSI_REG(0x0110 + (n * 0x20))
91#define DSI_VC_IRQSTATUS(n) DSI_REG(0x0118 + (n * 0x20))
92#define DSI_VC_IRQENABLE(n) DSI_REG(0x011C + (n * 0x20))
93
94/* DSIPHY_SCP */
95
96#define DSI_DSIPHY_CFG0 DSI_REG(0x200 + 0x0000)
97#define DSI_DSIPHY_CFG1 DSI_REG(0x200 + 0x0004)
98#define DSI_DSIPHY_CFG2 DSI_REG(0x200 + 0x0008)
99#define DSI_DSIPHY_CFG5 DSI_REG(0x200 + 0x0014)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +0300100#define DSI_DSIPHY_CFG10 DSI_REG(0x200 + 0x0028)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200101
102/* DSI_PLL_CTRL_SCP */
103
104#define DSI_PLL_CONTROL DSI_REG(0x300 + 0x0000)
105#define DSI_PLL_STATUS DSI_REG(0x300 + 0x0004)
106#define DSI_PLL_GO DSI_REG(0x300 + 0x0008)
107#define DSI_PLL_CONFIGURATION1 DSI_REG(0x300 + 0x000C)
108#define DSI_PLL_CONFIGURATION2 DSI_REG(0x300 + 0x0010)
109
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530110#define REG_GET(dsidev, idx, start, end) \
111 FLD_GET(dsi_read_reg(dsidev, idx), start, end)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200112
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530113#define REG_FLD_MOD(dsidev, idx, val, start, end) \
114 dsi_write_reg(dsidev, idx, FLD_MOD(dsi_read_reg(dsidev, idx), val, start, end))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200115
116/* Global interrupts */
117#define DSI_IRQ_VC0 (1 << 0)
118#define DSI_IRQ_VC1 (1 << 1)
119#define DSI_IRQ_VC2 (1 << 2)
120#define DSI_IRQ_VC3 (1 << 3)
121#define DSI_IRQ_WAKEUP (1 << 4)
122#define DSI_IRQ_RESYNC (1 << 5)
123#define DSI_IRQ_PLL_LOCK (1 << 7)
124#define DSI_IRQ_PLL_UNLOCK (1 << 8)
125#define DSI_IRQ_PLL_RECALL (1 << 9)
126#define DSI_IRQ_COMPLEXIO_ERR (1 << 10)
127#define DSI_IRQ_HS_TX_TIMEOUT (1 << 14)
128#define DSI_IRQ_LP_RX_TIMEOUT (1 << 15)
129#define DSI_IRQ_TE_TRIGGER (1 << 16)
130#define DSI_IRQ_ACK_TRIGGER (1 << 17)
131#define DSI_IRQ_SYNC_LOST (1 << 18)
132#define DSI_IRQ_LDO_POWER_GOOD (1 << 19)
133#define DSI_IRQ_TA_TIMEOUT (1 << 20)
134#define DSI_IRQ_ERROR_MASK \
135 (DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
Archit Taneja8af6ff02011-09-05 16:48:27 +0530136 DSI_IRQ_TA_TIMEOUT | DSI_IRQ_SYNC_LOST)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200137#define DSI_IRQ_CHANNEL_MASK 0xf
138
139/* Virtual channel interrupts */
140#define DSI_VC_IRQ_CS (1 << 0)
141#define DSI_VC_IRQ_ECC_CORR (1 << 1)
142#define DSI_VC_IRQ_PACKET_SENT (1 << 2)
143#define DSI_VC_IRQ_FIFO_TX_OVF (1 << 3)
144#define DSI_VC_IRQ_FIFO_RX_OVF (1 << 4)
145#define DSI_VC_IRQ_BTA (1 << 5)
146#define DSI_VC_IRQ_ECC_NO_CORR (1 << 6)
147#define DSI_VC_IRQ_FIFO_TX_UDF (1 << 7)
148#define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
149#define DSI_VC_IRQ_ERROR_MASK \
150 (DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
151 DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
152 DSI_VC_IRQ_FIFO_TX_UDF)
153
154/* ComplexIO interrupts */
155#define DSI_CIO_IRQ_ERRSYNCESC1 (1 << 0)
156#define DSI_CIO_IRQ_ERRSYNCESC2 (1 << 1)
157#define DSI_CIO_IRQ_ERRSYNCESC3 (1 << 2)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200158#define DSI_CIO_IRQ_ERRSYNCESC4 (1 << 3)
159#define DSI_CIO_IRQ_ERRSYNCESC5 (1 << 4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200160#define DSI_CIO_IRQ_ERRESC1 (1 << 5)
161#define DSI_CIO_IRQ_ERRESC2 (1 << 6)
162#define DSI_CIO_IRQ_ERRESC3 (1 << 7)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200163#define DSI_CIO_IRQ_ERRESC4 (1 << 8)
164#define DSI_CIO_IRQ_ERRESC5 (1 << 9)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200165#define DSI_CIO_IRQ_ERRCONTROL1 (1 << 10)
166#define DSI_CIO_IRQ_ERRCONTROL2 (1 << 11)
167#define DSI_CIO_IRQ_ERRCONTROL3 (1 << 12)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200168#define DSI_CIO_IRQ_ERRCONTROL4 (1 << 13)
169#define DSI_CIO_IRQ_ERRCONTROL5 (1 << 14)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200170#define DSI_CIO_IRQ_STATEULPS1 (1 << 15)
171#define DSI_CIO_IRQ_STATEULPS2 (1 << 16)
172#define DSI_CIO_IRQ_STATEULPS3 (1 << 17)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200173#define DSI_CIO_IRQ_STATEULPS4 (1 << 18)
174#define DSI_CIO_IRQ_STATEULPS5 (1 << 19)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200175#define DSI_CIO_IRQ_ERRCONTENTIONLP0_1 (1 << 20)
176#define DSI_CIO_IRQ_ERRCONTENTIONLP1_1 (1 << 21)
177#define DSI_CIO_IRQ_ERRCONTENTIONLP0_2 (1 << 22)
178#define DSI_CIO_IRQ_ERRCONTENTIONLP1_2 (1 << 23)
179#define DSI_CIO_IRQ_ERRCONTENTIONLP0_3 (1 << 24)
180#define DSI_CIO_IRQ_ERRCONTENTIONLP1_3 (1 << 25)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200181#define DSI_CIO_IRQ_ERRCONTENTIONLP0_4 (1 << 26)
182#define DSI_CIO_IRQ_ERRCONTENTIONLP1_4 (1 << 27)
183#define DSI_CIO_IRQ_ERRCONTENTIONLP0_5 (1 << 28)
184#define DSI_CIO_IRQ_ERRCONTENTIONLP1_5 (1 << 29)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200185#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0 (1 << 30)
186#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1 (1 << 31)
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300187#define DSI_CIO_IRQ_ERROR_MASK \
188 (DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200189 DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRSYNCESC4 | \
190 DSI_CIO_IRQ_ERRSYNCESC5 | \
191 DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
192 DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRESC4 | \
193 DSI_CIO_IRQ_ERRESC5 | \
194 DSI_CIO_IRQ_ERRCONTROL1 | DSI_CIO_IRQ_ERRCONTROL2 | \
195 DSI_CIO_IRQ_ERRCONTROL3 | DSI_CIO_IRQ_ERRCONTROL4 | \
196 DSI_CIO_IRQ_ERRCONTROL5 | \
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300197 DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
198 DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200199 DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3 | \
200 DSI_CIO_IRQ_ERRCONTENTIONLP0_4 | DSI_CIO_IRQ_ERRCONTENTIONLP1_4 | \
201 DSI_CIO_IRQ_ERRCONTENTIONLP0_5 | DSI_CIO_IRQ_ERRCONTENTIONLP1_5)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200202
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200203typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);
204
205#define DSI_MAX_NR_ISRS 2
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300206#define DSI_MAX_NR_LANES 5
207
208enum dsi_lane_function {
209 DSI_LANE_UNUSED = 0,
210 DSI_LANE_CLK,
211 DSI_LANE_DATA1,
212 DSI_LANE_DATA2,
213 DSI_LANE_DATA3,
214 DSI_LANE_DATA4,
215};
216
217struct dsi_lane_config {
218 enum dsi_lane_function function;
219 u8 polarity;
220};
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200221
222struct dsi_isr_data {
223 omap_dsi_isr_t isr;
224 void *arg;
225 u32 mask;
226};
227
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200228enum fifo_size {
229 DSI_FIFO_SIZE_0 = 0,
230 DSI_FIFO_SIZE_32 = 1,
231 DSI_FIFO_SIZE_64 = 2,
232 DSI_FIFO_SIZE_96 = 3,
233 DSI_FIFO_SIZE_128 = 4,
234};
235
Archit Tanejad6049142011-08-22 11:58:08 +0530236enum dsi_vc_source {
237 DSI_VC_SOURCE_L4 = 0,
238 DSI_VC_SOURCE_VP,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200239};
240
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200241struct dsi_irq_stats {
242 unsigned long last_reset;
243 unsigned irq_count;
244 unsigned dsi_irqs[32];
245 unsigned vc_irqs[4][32];
246 unsigned cio_irqs[32];
247};
248
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200249struct dsi_isr_tables {
250 struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
251 struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
252 struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
253};
254
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530255struct dsi_data {
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000256 struct platform_device *pdev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200257 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300258
Tomi Valkeinen11ee9602012-03-09 16:07:39 +0200259 int module_id;
260
archit tanejaaffe3602011-02-23 08:41:03 +0000261 int irq;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200262
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300263 struct clk *dss_clk;
264 struct clk *sys_clk;
265
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200266 struct dsi_clock_info current_cinfo;
267
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +0300268 bool vdds_dsi_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200269 struct regulator *vdds_dsi_reg;
270
271 struct {
Archit Tanejad6049142011-08-22 11:58:08 +0530272 enum dsi_vc_source source;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200273 struct omap_dss_device *dssdev;
274 enum fifo_size fifo_size;
Archit Taneja5ee3c142011-03-02 12:35:53 +0530275 int vc_id;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200276 } vc[4];
277
278 struct mutex lock;
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200279 struct semaphore bus_lock;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200280
281 unsigned pll_locked;
282
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200283 spinlock_t irq_lock;
284 struct dsi_isr_tables isr_tables;
285 /* space for a copy used by the interrupt handler */
286 struct dsi_isr_tables isr_tables_copy;
287
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200288 int update_channel;
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200289#ifdef DEBUG
290 unsigned update_bytes;
291#endif
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200292
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200293 bool te_enabled;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +0300294 bool ulps_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200295
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200296 void (*framedone_callback)(int, void *);
297 void *framedone_data;
298
299 struct delayed_work framedone_timeout_work;
300
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200301#ifdef DSI_CATCH_MISSING_TE
302 struct timer_list te_timer;
303#endif
304
305 unsigned long cache_req_pck;
306 unsigned long cache_clk_freq;
307 struct dsi_clock_info cache_cinfo;
308
309 u32 errors;
310 spinlock_t errors_lock;
311#ifdef DEBUG
312 ktime_t perf_setup_time;
313 ktime_t perf_start_time;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200314#endif
315 int debug_read;
316 int debug_write;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200317
318#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
319 spinlock_t irq_stats_lock;
320 struct dsi_irq_stats irq_stats;
321#endif
Taneja, Archit49641112011-03-14 23:28:23 -0500322 /* DSI PLL Parameter Ranges */
323 unsigned long regm_max, regn_max;
324 unsigned long regm_dispc_max, regm_dsi_max;
325 unsigned long fint_min, fint_max;
326 unsigned long lpdiv_max;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300327
Tomi Valkeinend9820852011-10-12 15:05:59 +0300328 unsigned num_lanes_supported;
Archit Taneja75d72472011-05-16 15:17:08 +0530329
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300330 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
331 unsigned num_lanes_used;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300332
333 unsigned scp_clk_refcount;
Archit Taneja7d2572f2012-06-29 14:31:07 +0530334
335 struct dss_lcd_mgr_config mgr_config;
Archit Tanejae67458a2012-08-13 14:17:30 +0530336 struct omap_video_timings timings;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530337};
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200338
Archit Taneja2e868db2011-05-12 17:26:28 +0530339struct dsi_packet_sent_handler_data {
340 struct platform_device *dsidev;
341 struct completion *completion;
342};
343
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530344static struct platform_device *dsi_pdev_map[MAX_NUM_DSI];
345
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200346#ifdef DEBUG
Rusty Russell90ab5ee2012-01-13 09:32:20 +1030347static bool dsi_perf;
348module_param(dsi_perf, bool, 0644);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200349#endif
350
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530351static inline struct dsi_data *dsi_get_dsidrv_data(struct platform_device *dsidev)
352{
353 return dev_get_drvdata(&dsidev->dev);
354}
355
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530356static inline struct platform_device *dsi_get_dsidev_from_dssdev(struct omap_dss_device *dssdev)
357{
358 return dsi_pdev_map[dssdev->phy.dsi.module];
359}
360
361struct platform_device *dsi_get_dsidev_from_id(int module)
362{
363 return dsi_pdev_map[module];
364}
365
366static inline void dsi_write_reg(struct platform_device *dsidev,
367 const struct dsi_reg idx, u32 val)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200368{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530369 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
370
371 __raw_writel(val, dsi->base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200372}
373
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530374static inline u32 dsi_read_reg(struct platform_device *dsidev,
375 const struct dsi_reg idx)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200376{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530377 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
378
379 return __raw_readl(dsi->base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200380}
381
Archit Taneja1ffefe72011-05-12 17:26:24 +0530382void dsi_bus_lock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200383{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530384 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
385 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
386
387 down(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200388}
389EXPORT_SYMBOL(dsi_bus_lock);
390
Archit Taneja1ffefe72011-05-12 17:26:24 +0530391void dsi_bus_unlock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200392{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530393 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
394 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
395
396 up(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200397}
398EXPORT_SYMBOL(dsi_bus_unlock);
399
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530400static bool dsi_bus_is_locked(struct platform_device *dsidev)
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200401{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530402 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
403
404 return dsi->bus_lock.count == 0;
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200405}
406
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +0200407static void dsi_completion_handler(void *data, u32 mask)
408{
409 complete((struct completion *)data);
410}
411
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530412static inline int wait_for_bit_change(struct platform_device *dsidev,
413 const struct dsi_reg idx, int bitnum, int value)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200414{
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300415 unsigned long timeout;
416 ktime_t wait;
417 int t;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200418
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300419 /* first busyloop to see if the bit changes right away */
420 t = 100;
421 while (t-- > 0) {
422 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
423 return value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200424 }
425
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300426 /* then loop for 500ms, sleeping for 1ms in between */
427 timeout = jiffies + msecs_to_jiffies(500);
428 while (time_before(jiffies, timeout)) {
429 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
430 return value;
431
432 wait = ns_to_ktime(1000 * 1000);
433 set_current_state(TASK_UNINTERRUPTIBLE);
434 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
435 }
436
437 return !value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200438}
439
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530440u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
441{
442 switch (fmt) {
443 case OMAP_DSS_DSI_FMT_RGB888:
444 case OMAP_DSS_DSI_FMT_RGB666:
445 return 24;
446 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
447 return 18;
448 case OMAP_DSS_DSI_FMT_RGB565:
449 return 16;
450 default:
451 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300452 return 0;
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530453 }
454}
455
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200456#ifdef DEBUG
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530457static void dsi_perf_mark_setup(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200458{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530459 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
460 dsi->perf_setup_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200461}
462
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530463static void dsi_perf_mark_start(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200464{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530465 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
466 dsi->perf_start_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200467}
468
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530469static void dsi_perf_show(struct platform_device *dsidev, const char *name)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200470{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530471 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200472 ktime_t t, setup_time, trans_time;
473 u32 total_bytes;
474 u32 setup_us, trans_us, total_us;
475
476 if (!dsi_perf)
477 return;
478
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200479 t = ktime_get();
480
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530481 setup_time = ktime_sub(dsi->perf_start_time, dsi->perf_setup_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200482 setup_us = (u32)ktime_to_us(setup_time);
483 if (setup_us == 0)
484 setup_us = 1;
485
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530486 trans_time = ktime_sub(t, dsi->perf_start_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200487 trans_us = (u32)ktime_to_us(trans_time);
488 if (trans_us == 0)
489 trans_us = 1;
490
491 total_us = setup_us + trans_us;
492
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200493 total_bytes = dsi->update_bytes;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200494
Tomi Valkeinen1bbb2752010-01-11 16:41:10 +0200495 printk(KERN_INFO "DSI(%s): %u us + %u us = %u us (%uHz), "
496 "%u bytes, %u kbytes/sec\n",
497 name,
498 setup_us,
499 trans_us,
500 total_us,
501 1000*1000 / total_us,
502 total_bytes,
503 total_bytes * 1000 / total_us);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200504}
505#else
Tomi Valkeinen4a9a5e32011-05-23 16:36:09 +0300506static inline void dsi_perf_mark_setup(struct platform_device *dsidev)
507{
508}
509
510static inline void dsi_perf_mark_start(struct platform_device *dsidev)
511{
512}
513
514static inline void dsi_perf_show(struct platform_device *dsidev,
515 const char *name)
516{
517}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200518#endif
519
520static void print_irq_status(u32 status)
521{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200522 if (status == 0)
523 return;
524
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200525#ifndef VERBOSE_IRQ
526 if ((status & ~DSI_IRQ_CHANNEL_MASK) == 0)
527 return;
528#endif
529 printk(KERN_DEBUG "DSI IRQ: 0x%x: ", status);
530
531#define PIS(x) \
532 if (status & DSI_IRQ_##x) \
533 printk(#x " ");
534#ifdef VERBOSE_IRQ
535 PIS(VC0);
536 PIS(VC1);
537 PIS(VC2);
538 PIS(VC3);
539#endif
540 PIS(WAKEUP);
541 PIS(RESYNC);
542 PIS(PLL_LOCK);
543 PIS(PLL_UNLOCK);
544 PIS(PLL_RECALL);
545 PIS(COMPLEXIO_ERR);
546 PIS(HS_TX_TIMEOUT);
547 PIS(LP_RX_TIMEOUT);
548 PIS(TE_TRIGGER);
549 PIS(ACK_TRIGGER);
550 PIS(SYNC_LOST);
551 PIS(LDO_POWER_GOOD);
552 PIS(TA_TIMEOUT);
553#undef PIS
554
555 printk("\n");
556}
557
558static void print_irq_status_vc(int channel, u32 status)
559{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200560 if (status == 0)
561 return;
562
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200563#ifndef VERBOSE_IRQ
564 if ((status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
565 return;
566#endif
567 printk(KERN_DEBUG "DSI VC(%d) IRQ 0x%x: ", channel, status);
568
569#define PIS(x) \
570 if (status & DSI_VC_IRQ_##x) \
571 printk(#x " ");
572 PIS(CS);
573 PIS(ECC_CORR);
574#ifdef VERBOSE_IRQ
575 PIS(PACKET_SENT);
576#endif
577 PIS(FIFO_TX_OVF);
578 PIS(FIFO_RX_OVF);
579 PIS(BTA);
580 PIS(ECC_NO_CORR);
581 PIS(FIFO_TX_UDF);
582 PIS(PP_BUSY_CHANGE);
583#undef PIS
584 printk("\n");
585}
586
587static void print_irq_status_cio(u32 status)
588{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200589 if (status == 0)
590 return;
591
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200592 printk(KERN_DEBUG "DSI CIO IRQ 0x%x: ", status);
593
594#define PIS(x) \
595 if (status & DSI_CIO_IRQ_##x) \
596 printk(#x " ");
597 PIS(ERRSYNCESC1);
598 PIS(ERRSYNCESC2);
599 PIS(ERRSYNCESC3);
600 PIS(ERRESC1);
601 PIS(ERRESC2);
602 PIS(ERRESC3);
603 PIS(ERRCONTROL1);
604 PIS(ERRCONTROL2);
605 PIS(ERRCONTROL3);
606 PIS(STATEULPS1);
607 PIS(STATEULPS2);
608 PIS(STATEULPS3);
609 PIS(ERRCONTENTIONLP0_1);
610 PIS(ERRCONTENTIONLP1_1);
611 PIS(ERRCONTENTIONLP0_2);
612 PIS(ERRCONTENTIONLP1_2);
613 PIS(ERRCONTENTIONLP0_3);
614 PIS(ERRCONTENTIONLP1_3);
615 PIS(ULPSACTIVENOT_ALL0);
616 PIS(ULPSACTIVENOT_ALL1);
617#undef PIS
618
619 printk("\n");
620}
621
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200622#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530623static void dsi_collect_irq_stats(struct platform_device *dsidev, u32 irqstatus,
624 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200625{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530626 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200627 int i;
628
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530629 spin_lock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200630
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530631 dsi->irq_stats.irq_count++;
632 dss_collect_irq_stats(irqstatus, dsi->irq_stats.dsi_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200633
634 for (i = 0; i < 4; ++i)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530635 dss_collect_irq_stats(vcstatus[i], dsi->irq_stats.vc_irqs[i]);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200636
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530637 dss_collect_irq_stats(ciostatus, dsi->irq_stats.cio_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200638
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530639 spin_unlock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200640}
641#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530642#define dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200643#endif
644
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200645static int debug_irq;
646
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530647static void dsi_handle_irq_errors(struct platform_device *dsidev, u32 irqstatus,
648 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200649{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530650 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200651 int i;
652
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200653 if (irqstatus & DSI_IRQ_ERROR_MASK) {
654 DSSERR("DSI error, irqstatus %x\n", irqstatus);
655 print_irq_status(irqstatus);
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530656 spin_lock(&dsi->errors_lock);
657 dsi->errors |= irqstatus & DSI_IRQ_ERROR_MASK;
658 spin_unlock(&dsi->errors_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200659 } else if (debug_irq) {
660 print_irq_status(irqstatus);
661 }
662
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200663 for (i = 0; i < 4; ++i) {
664 if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
665 DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
666 i, vcstatus[i]);
667 print_irq_status_vc(i, vcstatus[i]);
668 } else if (debug_irq) {
669 print_irq_status_vc(i, vcstatus[i]);
670 }
671 }
672
673 if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
674 DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
675 print_irq_status_cio(ciostatus);
676 } else if (debug_irq) {
677 print_irq_status_cio(ciostatus);
678 }
679}
680
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200681static void dsi_call_isrs(struct dsi_isr_data *isr_array,
682 unsigned isr_array_size, u32 irqstatus)
683{
684 struct dsi_isr_data *isr_data;
685 int i;
686
687 for (i = 0; i < isr_array_size; i++) {
688 isr_data = &isr_array[i];
689 if (isr_data->isr && isr_data->mask & irqstatus)
690 isr_data->isr(isr_data->arg, irqstatus);
691 }
692}
693
694static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
695 u32 irqstatus, u32 *vcstatus, u32 ciostatus)
696{
697 int i;
698
699 dsi_call_isrs(isr_tables->isr_table,
700 ARRAY_SIZE(isr_tables->isr_table),
701 irqstatus);
702
703 for (i = 0; i < 4; ++i) {
704 if (vcstatus[i] == 0)
705 continue;
706 dsi_call_isrs(isr_tables->isr_table_vc[i],
707 ARRAY_SIZE(isr_tables->isr_table_vc[i]),
708 vcstatus[i]);
709 }
710
711 if (ciostatus != 0)
712 dsi_call_isrs(isr_tables->isr_table_cio,
713 ARRAY_SIZE(isr_tables->isr_table_cio),
714 ciostatus);
715}
716
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200717static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
718{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530719 struct platform_device *dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530720 struct dsi_data *dsi;
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200721 u32 irqstatus, vcstatus[4], ciostatus;
722 int i;
723
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530724 dsidev = (struct platform_device *) arg;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530725 dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530726
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530727 spin_lock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200728
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530729 irqstatus = dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200730
731 /* IRQ is not for us */
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200732 if (!irqstatus) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530733 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200734 return IRQ_NONE;
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200735 }
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200736
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530737 dsi_write_reg(dsidev, DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200738 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530739 dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200740
741 for (i = 0; i < 4; ++i) {
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200742 if ((irqstatus & (1 << i)) == 0) {
743 vcstatus[i] = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200744 continue;
Tomi Valkeinenab83b142010-06-09 15:31:01 +0300745 }
746
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530747 vcstatus[i] = dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200748
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530749 dsi_write_reg(dsidev, DSI_VC_IRQSTATUS(i), vcstatus[i]);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200750 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530751 dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200752 }
753
754 if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530755 ciostatus = dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200756
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530757 dsi_write_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200758 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530759 dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200760 } else {
761 ciostatus = 0;
762 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200763
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200764#ifdef DSI_CATCH_MISSING_TE
765 if (irqstatus & DSI_IRQ_TE_TRIGGER)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530766 del_timer(&dsi->te_timer);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200767#endif
768
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200769 /* make a copy and unlock, so that isrs can unregister
770 * themselves */
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530771 memcpy(&dsi->isr_tables_copy, &dsi->isr_tables,
772 sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200773
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530774 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200775
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530776 dsi_handle_isrs(&dsi->isr_tables_copy, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200777
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530778 dsi_handle_irq_errors(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200779
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530780 dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200781
archit tanejaaffe3602011-02-23 08:41:03 +0000782 return IRQ_HANDLED;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200783}
784
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530785/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530786static void _omap_dsi_configure_irqs(struct platform_device *dsidev,
787 struct dsi_isr_data *isr_array,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200788 unsigned isr_array_size, u32 default_mask,
789 const struct dsi_reg enable_reg,
790 const struct dsi_reg status_reg)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200791{
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200792 struct dsi_isr_data *isr_data;
793 u32 mask;
794 u32 old_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200795 int i;
796
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200797 mask = default_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200798
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200799 for (i = 0; i < isr_array_size; i++) {
800 isr_data = &isr_array[i];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200801
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200802 if (isr_data->isr == NULL)
803 continue;
804
805 mask |= isr_data->mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200806 }
807
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530808 old_mask = dsi_read_reg(dsidev, enable_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200809 /* clear the irqstatus for newly enabled irqs */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530810 dsi_write_reg(dsidev, status_reg, (mask ^ old_mask) & mask);
811 dsi_write_reg(dsidev, enable_reg, mask);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200812
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200813 /* flush posted writes */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530814 dsi_read_reg(dsidev, enable_reg);
815 dsi_read_reg(dsidev, status_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200816}
817
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530818/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530819static void _omap_dsi_set_irqs(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200820{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530821 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200822 u32 mask = DSI_IRQ_ERROR_MASK;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200823#ifdef DSI_CATCH_MISSING_TE
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200824 mask |= DSI_IRQ_TE_TRIGGER;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200825#endif
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530826 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table,
827 ARRAY_SIZE(dsi->isr_tables.isr_table), mask,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200828 DSI_IRQENABLE, DSI_IRQSTATUS);
829}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200830
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530831/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530832static void _omap_dsi_set_irqs_vc(struct platform_device *dsidev, int vc)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200833{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530834 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
835
836 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_vc[vc],
837 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[vc]),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200838 DSI_VC_IRQ_ERROR_MASK,
839 DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
840}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200841
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530842/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530843static void _omap_dsi_set_irqs_cio(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200844{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530845 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
846
847 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_cio,
848 ARRAY_SIZE(dsi->isr_tables.isr_table_cio),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200849 DSI_CIO_IRQ_ERROR_MASK,
850 DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
851}
852
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530853static void _dsi_initialize_irq(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200854{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530855 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200856 unsigned long flags;
857 int vc;
858
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530859 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200860
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530861 memset(&dsi->isr_tables, 0, sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200862
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530863 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200864 for (vc = 0; vc < 4; ++vc)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530865 _omap_dsi_set_irqs_vc(dsidev, vc);
866 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200867
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530868 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200869}
870
871static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
872 struct dsi_isr_data *isr_array, unsigned isr_array_size)
873{
874 struct dsi_isr_data *isr_data;
875 int free_idx;
876 int i;
877
878 BUG_ON(isr == NULL);
879
880 /* check for duplicate entry and find a free slot */
881 free_idx = -1;
882 for (i = 0; i < isr_array_size; i++) {
883 isr_data = &isr_array[i];
884
885 if (isr_data->isr == isr && isr_data->arg == arg &&
886 isr_data->mask == mask) {
887 return -EINVAL;
888 }
889
890 if (isr_data->isr == NULL && free_idx == -1)
891 free_idx = i;
892 }
893
894 if (free_idx == -1)
895 return -EBUSY;
896
897 isr_data = &isr_array[free_idx];
898 isr_data->isr = isr;
899 isr_data->arg = arg;
900 isr_data->mask = mask;
901
902 return 0;
903}
904
905static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
906 struct dsi_isr_data *isr_array, unsigned isr_array_size)
907{
908 struct dsi_isr_data *isr_data;
909 int i;
910
911 for (i = 0; i < isr_array_size; i++) {
912 isr_data = &isr_array[i];
913 if (isr_data->isr != isr || isr_data->arg != arg ||
914 isr_data->mask != mask)
915 continue;
916
917 isr_data->isr = NULL;
918 isr_data->arg = NULL;
919 isr_data->mask = 0;
920
921 return 0;
922 }
923
924 return -EINVAL;
925}
926
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530927static int dsi_register_isr(struct platform_device *dsidev, omap_dsi_isr_t isr,
928 void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200929{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530930 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200931 unsigned long flags;
932 int r;
933
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530934 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200935
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530936 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table,
937 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200938
939 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530940 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200941
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530942 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200943
944 return r;
945}
946
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530947static int dsi_unregister_isr(struct platform_device *dsidev,
948 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200949{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530950 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200951 unsigned long flags;
952 int r;
953
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530954 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200955
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530956 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table,
957 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200958
959 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530960 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200961
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530962 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200963
964 return r;
965}
966
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530967static int dsi_register_isr_vc(struct platform_device *dsidev, int channel,
968 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200969{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530970 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200971 unsigned long flags;
972 int r;
973
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530974 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200975
976 r = _dsi_register_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530977 dsi->isr_tables.isr_table_vc[channel],
978 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200979
980 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530981 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200982
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530983 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200984
985 return r;
986}
987
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530988static int dsi_unregister_isr_vc(struct platform_device *dsidev, int channel,
989 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200990{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530991 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200992 unsigned long flags;
993 int r;
994
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530995 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200996
997 r = _dsi_unregister_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530998 dsi->isr_tables.isr_table_vc[channel],
999 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001000
1001 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301002 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001003
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301004 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001005
1006 return r;
1007}
1008
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301009static int dsi_register_isr_cio(struct platform_device *dsidev,
1010 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001011{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301012 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001013 unsigned long flags;
1014 int r;
1015
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301016 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001017
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301018 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1019 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001020
1021 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301022 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001023
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301024 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001025
1026 return r;
1027}
1028
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301029static int dsi_unregister_isr_cio(struct platform_device *dsidev,
1030 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001031{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301032 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001033 unsigned long flags;
1034 int r;
1035
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301036 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001037
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301038 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1039 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001040
1041 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301042 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001043
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301044 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001045
1046 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001047}
1048
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301049static u32 dsi_get_errors(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001050{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301051 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001052 unsigned long flags;
1053 u32 e;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301054 spin_lock_irqsave(&dsi->errors_lock, flags);
1055 e = dsi->errors;
1056 dsi->errors = 0;
1057 spin_unlock_irqrestore(&dsi->errors_lock, flags);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001058 return e;
1059}
1060
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001061int dsi_runtime_get(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001062{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001063 int r;
1064 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1065
1066 DSSDBG("dsi_runtime_get\n");
1067
1068 r = pm_runtime_get_sync(&dsi->pdev->dev);
1069 WARN_ON(r < 0);
1070 return r < 0 ? r : 0;
1071}
1072
1073void dsi_runtime_put(struct platform_device *dsidev)
1074{
1075 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1076 int r;
1077
1078 DSSDBG("dsi_runtime_put\n");
1079
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +02001080 r = pm_runtime_put_sync(&dsi->pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +03001081 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001082}
1083
1084/* source clock for DSI PLL. this could also be PCLKFREE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301085static inline void dsi_enable_pll_clock(struct platform_device *dsidev,
1086 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001087{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301088 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1089
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001090 if (enable)
Rajendra Nayakf11766d2012-06-27 14:21:26 +05301091 clk_prepare_enable(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001092 else
Rajendra Nayakf11766d2012-06-27 14:21:26 +05301093 clk_disable_unprepare(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001094
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301095 if (enable && dsi->pll_locked) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301096 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001097 DSSERR("cannot lock PLL when enabling clocks\n");
1098 }
1099}
1100
1101#ifdef DEBUG
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301102static void _dsi_print_reset_status(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001103{
1104 u32 l;
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001105 int b0, b1, b2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001106
1107 if (!dss_debug)
1108 return;
1109
1110 /* A dummy read using the SCP interface to any DSIPHY register is
1111 * required after DSIPHY reset to complete the reset of the DSI complex
1112 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301113 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001114
1115 printk(KERN_DEBUG "DSI resets: ");
1116
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301117 l = dsi_read_reg(dsidev, DSI_PLL_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001118 printk("PLL (%d) ", FLD_GET(l, 0, 0));
1119
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301120 l = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001121 printk("CIO (%d) ", FLD_GET(l, 29, 29));
1122
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001123 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
1124 b0 = 28;
1125 b1 = 27;
1126 b2 = 26;
1127 } else {
1128 b0 = 24;
1129 b1 = 25;
1130 b2 = 26;
1131 }
1132
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301133 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001134 printk("PHY (%x%x%x, %d, %d, %d)\n",
1135 FLD_GET(l, b0, b0),
1136 FLD_GET(l, b1, b1),
1137 FLD_GET(l, b2, b2),
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001138 FLD_GET(l, 29, 29),
1139 FLD_GET(l, 30, 30),
1140 FLD_GET(l, 31, 31));
1141}
1142#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301143#define _dsi_print_reset_status(x)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001144#endif
1145
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301146static inline int dsi_if_enable(struct platform_device *dsidev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001147{
1148 DSSDBG("dsi_if_enable(%d)\n", enable);
1149
1150 enable = enable ? 1 : 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301151 REG_FLD_MOD(dsidev, DSI_CTRL, enable, 0, 0); /* IF_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001152
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301153 if (wait_for_bit_change(dsidev, DSI_CTRL, 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001154 DSSERR("Failed to set dsi_if_enable to %d\n", enable);
1155 return -EIO;
1156 }
1157
1158 return 0;
1159}
1160
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301161unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001162{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301163 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1164
1165 return dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001166}
1167
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301168static unsigned long dsi_get_pll_hsdiv_dsi_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001169{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301170 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1171
1172 return dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001173}
1174
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301175static unsigned long dsi_get_txbyteclkhs(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001176{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301177 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1178
1179 return dsi->current_cinfo.clkin4ddr / 16;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001180}
1181
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301182static unsigned long dsi_fclk_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001183{
1184 unsigned long r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001185 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001186
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001187 if (dss_get_dsi_clk_source(dsi->module_id) == OMAP_DSS_CLK_SRC_FCK) {
Archit Taneja1bb47832011-02-24 14:17:30 +05301188 /* DSI FCLK source is DSS_CLK_FCK */
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001189 r = clk_get_rate(dsi->dss_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001190 } else {
Archit Taneja1bb47832011-02-24 14:17:30 +05301191 /* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301192 r = dsi_get_pll_hsdiv_dsi_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001193 }
1194
1195 return r;
1196}
1197
1198static int dsi_set_lp_clk_divisor(struct omap_dss_device *dssdev)
1199{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301200 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301201 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001202 unsigned long dsi_fclk;
1203 unsigned lp_clk_div;
1204 unsigned long lp_clk;
1205
Tomi Valkeinenc6940a32011-02-22 13:36:10 +02001206 lp_clk_div = dssdev->clocks.dsi.lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001207
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301208 if (lp_clk_div == 0 || lp_clk_div > dsi->lpdiv_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001209 return -EINVAL;
1210
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301211 dsi_fclk = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001212
1213 lp_clk = dsi_fclk / 2 / lp_clk_div;
1214
1215 DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301216 dsi->current_cinfo.lp_clk = lp_clk;
1217 dsi->current_cinfo.lp_clk_div = lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001218
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301219 /* LP_CLK_DIVISOR */
1220 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, lp_clk_div, 12, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001221
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301222 /* LP_RX_SYNCHRO_ENABLE */
1223 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0, 21, 21);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001224
1225 return 0;
1226}
1227
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301228static void dsi_enable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001229{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301230 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1231
1232 if (dsi->scp_clk_refcount++ == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301233 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001234}
1235
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301236static void dsi_disable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001237{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301238 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1239
1240 WARN_ON(dsi->scp_clk_refcount == 0);
1241 if (--dsi->scp_clk_refcount == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301242 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001243}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001244
1245enum dsi_pll_power_state {
1246 DSI_PLL_POWER_OFF = 0x0,
1247 DSI_PLL_POWER_ON_HSCLK = 0x1,
1248 DSI_PLL_POWER_ON_ALL = 0x2,
1249 DSI_PLL_POWER_ON_DIV = 0x3,
1250};
1251
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301252static int dsi_pll_power(struct platform_device *dsidev,
1253 enum dsi_pll_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001254{
1255 int t = 0;
1256
Tomi Valkeinenc94dfe052011-04-15 10:42:59 +03001257 /* DSI-PLL power command 0x3 is not working */
1258 if (dss_has_feature(FEAT_DSI_PLL_PWR_BUG) &&
1259 state == DSI_PLL_POWER_ON_DIV)
1260 state = DSI_PLL_POWER_ON_ALL;
1261
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301262 /* PLL_PWR_CMD */
1263 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, state, 31, 30);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001264
1265 /* PLL_PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301266 while (FLD_GET(dsi_read_reg(dsidev, DSI_CLK_CTRL), 29, 28) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001267 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001268 DSSERR("Failed to set DSI PLL power mode to %d\n",
1269 state);
1270 return -ENODEV;
1271 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001272 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001273 }
1274
1275 return 0;
1276}
1277
1278/* calculate clock rates using dividers in cinfo */
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001279static int dsi_calc_clock_rates(struct platform_device *dsidev,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001280 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001281{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301282 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1283
1284 if (cinfo->regn == 0 || cinfo->regn > dsi->regn_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001285 return -EINVAL;
1286
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301287 if (cinfo->regm == 0 || cinfo->regm > dsi->regm_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001288 return -EINVAL;
1289
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301290 if (cinfo->regm_dispc > dsi->regm_dispc_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001291 return -EINVAL;
1292
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301293 if (cinfo->regm_dsi > dsi->regm_dsi_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001294 return -EINVAL;
1295
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001296 cinfo->clkin = clk_get_rate(dsi->sys_clk);
1297 cinfo->fint = cinfo->clkin / cinfo->regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001298
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301299 if (cinfo->fint > dsi->fint_max || cinfo->fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001300 return -EINVAL;
1301
1302 cinfo->clkin4ddr = 2 * cinfo->regm * cinfo->fint;
1303
1304 if (cinfo->clkin4ddr > 1800 * 1000 * 1000)
1305 return -EINVAL;
1306
Archit Taneja1bb47832011-02-24 14:17:30 +05301307 if (cinfo->regm_dispc > 0)
1308 cinfo->dsi_pll_hsdiv_dispc_clk =
1309 cinfo->clkin4ddr / cinfo->regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001310 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301311 cinfo->dsi_pll_hsdiv_dispc_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001312
Archit Taneja1bb47832011-02-24 14:17:30 +05301313 if (cinfo->regm_dsi > 0)
1314 cinfo->dsi_pll_hsdiv_dsi_clk =
1315 cinfo->clkin4ddr / cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001316 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301317 cinfo->dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001318
1319 return 0;
1320}
1321
Archit Taneja6d523e72012-06-21 09:33:55 +05301322int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301323 unsigned long req_pck, struct dsi_clock_info *dsi_cinfo,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001324 struct dispc_clock_info *dispc_cinfo)
1325{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301326 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001327 struct dsi_clock_info cur, best;
1328 struct dispc_clock_info best_dispc;
1329 int min_fck_per_pck;
1330 int match = 0;
Archit Taneja1bb47832011-02-24 14:17:30 +05301331 unsigned long dss_sys_clk, max_dss_fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001332
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001333 dss_sys_clk = clk_get_rate(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001334
Taneja, Archit31ef8232011-03-14 23:28:22 -05001335 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
Archit Taneja819d8072011-03-01 11:54:00 +05301336
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301337 if (req_pck == dsi->cache_req_pck &&
1338 dsi->cache_cinfo.clkin == dss_sys_clk) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001339 DSSDBG("DSI clock info found from cache\n");
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301340 *dsi_cinfo = dsi->cache_cinfo;
Archit Taneja6d523e72012-06-21 09:33:55 +05301341 dispc_find_clk_divs(req_pck, dsi_cinfo->dsi_pll_hsdiv_dispc_clk,
1342 dispc_cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001343 return 0;
1344 }
1345
1346 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
1347
1348 if (min_fck_per_pck &&
Archit Taneja819d8072011-03-01 11:54:00 +05301349 req_pck * min_fck_per_pck > max_dss_fck) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001350 DSSERR("Requested pixel clock not possible with the current "
1351 "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
1352 "the constraint off.\n");
1353 min_fck_per_pck = 0;
1354 }
1355
1356 DSSDBG("dsi_pll_calc\n");
1357
1358retry:
1359 memset(&best, 0, sizeof(best));
1360 memset(&best_dispc, 0, sizeof(best_dispc));
1361
1362 memset(&cur, 0, sizeof(cur));
Archit Taneja1bb47832011-02-24 14:17:30 +05301363 cur.clkin = dss_sys_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001364
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001365 /* 0.75MHz < Fint = clkin / regn < 2.1MHz */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001366 /* To reduce PLL lock time, keep Fint high (around 2 MHz) */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301367 for (cur.regn = 1; cur.regn < dsi->regn_max; ++cur.regn) {
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001368 cur.fint = cur.clkin / cur.regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001369
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301370 if (cur.fint > dsi->fint_max || cur.fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001371 continue;
1372
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001373 /* DSIPHY(MHz) = (2 * regm / regn) * clkin */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301374 for (cur.regm = 1; cur.regm < dsi->regm_max; ++cur.regm) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001375 unsigned long a, b;
1376
1377 a = 2 * cur.regm * (cur.clkin/1000);
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001378 b = cur.regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001379 cur.clkin4ddr = a / b * 1000;
1380
1381 if (cur.clkin4ddr > 1800 * 1000 * 1000)
1382 break;
1383
Archit Taneja1bb47832011-02-24 14:17:30 +05301384 /* dsi_pll_hsdiv_dispc_clk(MHz) =
1385 * DSIPHY(MHz) / regm_dispc < 173MHz/186Mhz */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301386 for (cur.regm_dispc = 1; cur.regm_dispc <
1387 dsi->regm_dispc_max; ++cur.regm_dispc) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001388 struct dispc_clock_info cur_dispc;
Archit Taneja1bb47832011-02-24 14:17:30 +05301389 cur.dsi_pll_hsdiv_dispc_clk =
1390 cur.clkin4ddr / cur.regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001391
1392 /* this will narrow down the search a bit,
1393 * but still give pixclocks below what was
1394 * requested */
Archit Taneja1bb47832011-02-24 14:17:30 +05301395 if (cur.dsi_pll_hsdiv_dispc_clk < req_pck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001396 break;
1397
Archit Taneja1bb47832011-02-24 14:17:30 +05301398 if (cur.dsi_pll_hsdiv_dispc_clk > max_dss_fck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001399 continue;
1400
1401 if (min_fck_per_pck &&
Archit Taneja1bb47832011-02-24 14:17:30 +05301402 cur.dsi_pll_hsdiv_dispc_clk <
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001403 req_pck * min_fck_per_pck)
1404 continue;
1405
1406 match = 1;
1407
Archit Taneja6d523e72012-06-21 09:33:55 +05301408 dispc_find_clk_divs(req_pck,
Archit Taneja1bb47832011-02-24 14:17:30 +05301409 cur.dsi_pll_hsdiv_dispc_clk,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001410 &cur_dispc);
1411
1412 if (abs(cur_dispc.pck - req_pck) <
1413 abs(best_dispc.pck - req_pck)) {
1414 best = cur;
1415 best_dispc = cur_dispc;
1416
1417 if (cur_dispc.pck == req_pck)
1418 goto found;
1419 }
1420 }
1421 }
1422 }
1423found:
1424 if (!match) {
1425 if (min_fck_per_pck) {
1426 DSSERR("Could not find suitable clock settings.\n"
1427 "Turning FCK/PCK constraint off and"
1428 "trying again.\n");
1429 min_fck_per_pck = 0;
1430 goto retry;
1431 }
1432
1433 DSSERR("Could not find suitable clock settings.\n");
1434
1435 return -EINVAL;
1436 }
1437
Archit Taneja1bb47832011-02-24 14:17:30 +05301438 /* dsi_pll_hsdiv_dsi_clk (regm_dsi) is not used */
1439 best.regm_dsi = 0;
1440 best.dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001441
1442 if (dsi_cinfo)
1443 *dsi_cinfo = best;
1444 if (dispc_cinfo)
1445 *dispc_cinfo = best_dispc;
1446
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301447 dsi->cache_req_pck = req_pck;
1448 dsi->cache_clk_freq = 0;
1449 dsi->cache_cinfo = best;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001450
1451 return 0;
1452}
1453
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301454int dsi_pll_set_clock_div(struct platform_device *dsidev,
1455 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001456{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301457 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001458 int r = 0;
1459 u32 l;
Archit Taneja9613c022011-03-22 06:33:36 -05001460 int f = 0;
Taneja, Archit49641112011-03-14 23:28:23 -05001461 u8 regn_start, regn_end, regm_start, regm_end;
1462 u8 regm_dispc_start, regm_dispc_end, regm_dsi_start, regm_dsi_end;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001463
1464 DSSDBGF();
1465
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001466 dsi->current_cinfo.clkin = cinfo->clkin;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301467 dsi->current_cinfo.fint = cinfo->fint;
1468 dsi->current_cinfo.clkin4ddr = cinfo->clkin4ddr;
1469 dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301470 cinfo->dsi_pll_hsdiv_dispc_clk;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301471 dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301472 cinfo->dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001473
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301474 dsi->current_cinfo.regn = cinfo->regn;
1475 dsi->current_cinfo.regm = cinfo->regm;
1476 dsi->current_cinfo.regm_dispc = cinfo->regm_dispc;
1477 dsi->current_cinfo.regm_dsi = cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001478
1479 DSSDBG("DSI Fint %ld\n", cinfo->fint);
1480
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001481 DSSDBG("clkin rate %ld\n", cinfo->clkin);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001482
1483 /* DSIPHY == CLKIN4DDR */
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001484 DSSDBG("CLKIN4DDR = 2 * %d / %d * %lu = %lu\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001485 cinfo->regm,
1486 cinfo->regn,
1487 cinfo->clkin,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001488 cinfo->clkin4ddr);
1489
1490 DSSDBG("Data rate on 1 DSI lane %ld Mbps\n",
1491 cinfo->clkin4ddr / 1000 / 1000 / 2);
1492
1493 DSSDBG("Clock lane freq %ld Hz\n", cinfo->clkin4ddr / 4);
1494
Archit Taneja1bb47832011-02-24 14:17:30 +05301495 DSSDBG("regm_dispc = %d, %s (%s) = %lu\n", cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301496 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
1497 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301498 cinfo->dsi_pll_hsdiv_dispc_clk);
1499 DSSDBG("regm_dsi = %d, %s (%s) = %lu\n", cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301500 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
1501 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301502 cinfo->dsi_pll_hsdiv_dsi_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001503
Taneja, Archit49641112011-03-14 23:28:23 -05001504 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGN, &regn_start, &regn_end);
1505 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM, &regm_start, &regm_end);
1506 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DISPC, &regm_dispc_start,
1507 &regm_dispc_end);
1508 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DSI, &regm_dsi_start,
1509 &regm_dsi_end);
1510
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301511 /* DSI_PLL_AUTOMODE = manual */
1512 REG_FLD_MOD(dsidev, DSI_PLL_CONTROL, 0, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001513
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301514 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001515 l = FLD_MOD(l, 1, 0, 0); /* DSI_PLL_STOPMODE */
Taneja, Archit49641112011-03-14 23:28:23 -05001516 /* DSI_PLL_REGN */
1517 l = FLD_MOD(l, cinfo->regn - 1, regn_start, regn_end);
1518 /* DSI_PLL_REGM */
1519 l = FLD_MOD(l, cinfo->regm, regm_start, regm_end);
1520 /* DSI_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301521 l = FLD_MOD(l, cinfo->regm_dispc > 0 ? cinfo->regm_dispc - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001522 regm_dispc_start, regm_dispc_end);
1523 /* DSIPROTO_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301524 l = FLD_MOD(l, cinfo->regm_dsi > 0 ? cinfo->regm_dsi - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001525 regm_dsi_start, regm_dsi_end);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301526 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION1, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001527
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301528 BUG_ON(cinfo->fint < dsi->fint_min || cinfo->fint > dsi->fint_max);
Archit Taneja9613c022011-03-22 06:33:36 -05001529
1530 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL)) {
1531 f = cinfo->fint < 1000000 ? 0x3 :
1532 cinfo->fint < 1250000 ? 0x4 :
1533 cinfo->fint < 1500000 ? 0x5 :
1534 cinfo->fint < 1750000 ? 0x6 :
1535 0x7;
1536 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001537
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301538 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
Archit Taneja9613c022011-03-22 06:33:36 -05001539
1540 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL))
1541 l = FLD_MOD(l, f, 4, 1); /* DSI_PLL_FREQSEL */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001542 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1543 l = FLD_MOD(l, 0, 14, 14); /* DSIPHY_CLKINEN */
1544 l = FLD_MOD(l, 1, 20, 20); /* DSI_HSDIVBYPASS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301545 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001546
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301547 REG_FLD_MOD(dsidev, DSI_PLL_GO, 1, 0, 0); /* DSI_PLL_GO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001548
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301549 if (wait_for_bit_change(dsidev, DSI_PLL_GO, 0, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001550 DSSERR("dsi pll go bit not going down.\n");
1551 r = -EIO;
1552 goto err;
1553 }
1554
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301555 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001556 DSSERR("cannot lock PLL\n");
1557 r = -EIO;
1558 goto err;
1559 }
1560
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301561 dsi->pll_locked = 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001562
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301563 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001564 l = FLD_MOD(l, 0, 0, 0); /* DSI_PLL_IDLE */
1565 l = FLD_MOD(l, 0, 5, 5); /* DSI_PLL_PLLLPMODE */
1566 l = FLD_MOD(l, 0, 6, 6); /* DSI_PLL_LOWCURRSTBY */
1567 l = FLD_MOD(l, 0, 7, 7); /* DSI_PLL_TIGHTPHASELOCK */
1568 l = FLD_MOD(l, 0, 8, 8); /* DSI_PLL_DRIFTGUARDEN */
1569 l = FLD_MOD(l, 0, 10, 9); /* DSI_PLL_LOCKSEL */
1570 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1571 l = FLD_MOD(l, 1, 14, 14); /* DSIPHY_CLKINEN */
1572 l = FLD_MOD(l, 0, 15, 15); /* DSI_BYPASSEN */
1573 l = FLD_MOD(l, 1, 16, 16); /* DSS_CLOCK_EN */
1574 l = FLD_MOD(l, 0, 17, 17); /* DSS_CLOCK_PWDN */
1575 l = FLD_MOD(l, 1, 18, 18); /* DSI_PROTO_CLOCK_EN */
1576 l = FLD_MOD(l, 0, 19, 19); /* DSI_PROTO_CLOCK_PWDN */
1577 l = FLD_MOD(l, 0, 20, 20); /* DSI_HSDIVBYPASS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301578 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001579
1580 DSSDBG("PLL config done\n");
1581err:
1582 return r;
1583}
1584
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301585int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
1586 bool enable_hsdiv)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001587{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301588 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001589 int r = 0;
1590 enum dsi_pll_power_state pwstate;
1591
1592 DSSDBG("PLL init\n");
1593
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301594 if (dsi->vdds_dsi_reg == NULL) {
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001595 struct regulator *vdds_dsi;
1596
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301597 vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001598
1599 if (IS_ERR(vdds_dsi)) {
1600 DSSERR("can't get VDDS_DSI regulator\n");
1601 return PTR_ERR(vdds_dsi);
1602 }
1603
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301604 dsi->vdds_dsi_reg = vdds_dsi;
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001605 }
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001606
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301607 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001608 /*
1609 * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4.
1610 */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301611 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001612
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301613 if (!dsi->vdds_dsi_enabled) {
1614 r = regulator_enable(dsi->vdds_dsi_reg);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001615 if (r)
1616 goto err0;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301617 dsi->vdds_dsi_enabled = true;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001618 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001619
1620 /* XXX PLL does not come out of reset without this... */
1621 dispc_pck_free_enable(1);
1622
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301623 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 0, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001624 DSSERR("PLL not coming out of reset.\n");
1625 r = -ENODEV;
Ville Syrjälä481dfa02010-04-22 22:50:04 +02001626 dispc_pck_free_enable(0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001627 goto err1;
1628 }
1629
1630 /* XXX ... but if left on, we get problems when planes do not
1631 * fill the whole display. No idea about this */
1632 dispc_pck_free_enable(0);
1633
1634 if (enable_hsclk && enable_hsdiv)
1635 pwstate = DSI_PLL_POWER_ON_ALL;
1636 else if (enable_hsclk)
1637 pwstate = DSI_PLL_POWER_ON_HSCLK;
1638 else if (enable_hsdiv)
1639 pwstate = DSI_PLL_POWER_ON_DIV;
1640 else
1641 pwstate = DSI_PLL_POWER_OFF;
1642
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301643 r = dsi_pll_power(dsidev, pwstate);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001644
1645 if (r)
1646 goto err1;
1647
1648 DSSDBG("PLL init done\n");
1649
1650 return 0;
1651err1:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301652 if (dsi->vdds_dsi_enabled) {
1653 regulator_disable(dsi->vdds_dsi_reg);
1654 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001655 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001656err0:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301657 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301658 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001659 return r;
1660}
1661
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301662void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001663{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301664 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1665
1666 dsi->pll_locked = 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301667 dsi_pll_power(dsidev, DSI_PLL_POWER_OFF);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001668 if (disconnect_lanes) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301669 WARN_ON(!dsi->vdds_dsi_enabled);
1670 regulator_disable(dsi->vdds_dsi_reg);
1671 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001672 }
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001673
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301674 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301675 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001676
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001677 DSSDBG("PLL uninit done\n");
1678}
1679
Archit Taneja5a8b5722011-05-12 17:26:29 +05301680static void dsi_dump_dsidev_clocks(struct platform_device *dsidev,
1681 struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001682{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301683 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1684 struct dsi_clock_info *cinfo = &dsi->current_cinfo;
Archit Taneja89a35e52011-04-12 13:52:23 +05301685 enum omap_dss_clk_source dispc_clk_src, dsi_clk_src;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001686 int dsi_module = dsi->module_id;
Archit Taneja067a57e2011-03-02 11:57:25 +05301687
1688 dispc_clk_src = dss_get_dispc_clk_source();
Archit Taneja5a8b5722011-05-12 17:26:29 +05301689 dsi_clk_src = dss_get_dsi_clk_source(dsi_module);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001690
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001691 if (dsi_runtime_get(dsidev))
1692 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001693
Archit Taneja5a8b5722011-05-12 17:26:29 +05301694 seq_printf(s, "- DSI%d PLL -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001695
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001696 seq_printf(s, "dsi pll clkin\t%lu\n", cinfo->clkin);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001697
1698 seq_printf(s, "Fint\t\t%-16luregn %u\n", cinfo->fint, cinfo->regn);
1699
1700 seq_printf(s, "CLKIN4DDR\t%-16luregm %u\n",
1701 cinfo->clkin4ddr, cinfo->regm);
1702
Archit Taneja84309f12011-12-12 11:47:41 +05301703 seq_printf(s, "DSI_PLL_HSDIV_DISPC (%s)\t%-16luregm_dispc %u\t(%s)\n",
1704 dss_feat_get_clk_source_name(dsi_module == 0 ?
1705 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
1706 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301707 cinfo->dsi_pll_hsdiv_dispc_clk,
1708 cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301709 dispc_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001710 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001711
Archit Taneja84309f12011-12-12 11:47:41 +05301712 seq_printf(s, "DSI_PLL_HSDIV_DSI (%s)\t%-16luregm_dsi %u\t(%s)\n",
1713 dss_feat_get_clk_source_name(dsi_module == 0 ?
1714 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
1715 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301716 cinfo->dsi_pll_hsdiv_dsi_clk,
1717 cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301718 dsi_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001719 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001720
Archit Taneja5a8b5722011-05-12 17:26:29 +05301721 seq_printf(s, "- DSI%d -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001722
Archit Taneja067a57e2011-03-02 11:57:25 +05301723 seq_printf(s, "dsi fclk source = %s (%s)\n",
1724 dss_get_generic_clk_source_name(dsi_clk_src),
1725 dss_feat_get_clk_source_name(dsi_clk_src));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001726
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301727 seq_printf(s, "DSI_FCLK\t%lu\n", dsi_fclk_rate(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001728
1729 seq_printf(s, "DDR_CLK\t\t%lu\n",
1730 cinfo->clkin4ddr / 4);
1731
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301732 seq_printf(s, "TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001733
1734 seq_printf(s, "LP_CLK\t\t%lu\n", cinfo->lp_clk);
1735
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001736 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001737}
1738
Archit Taneja5a8b5722011-05-12 17:26:29 +05301739void dsi_dump_clocks(struct seq_file *s)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001740{
Archit Taneja5a8b5722011-05-12 17:26:29 +05301741 struct platform_device *dsidev;
1742 int i;
1743
1744 for (i = 0; i < MAX_NUM_DSI; i++) {
1745 dsidev = dsi_get_dsidev_from_id(i);
1746 if (dsidev)
1747 dsi_dump_dsidev_clocks(dsidev, s);
1748 }
1749}
1750
1751#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
1752static void dsi_dump_dsidev_irqs(struct platform_device *dsidev,
1753 struct seq_file *s)
1754{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301755 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001756 unsigned long flags;
1757 struct dsi_irq_stats stats;
1758
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301759 spin_lock_irqsave(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001760
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301761 stats = dsi->irq_stats;
1762 memset(&dsi->irq_stats, 0, sizeof(dsi->irq_stats));
1763 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001764
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301765 spin_unlock_irqrestore(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001766
1767 seq_printf(s, "period %u ms\n",
1768 jiffies_to_msecs(jiffies - stats.last_reset));
1769
1770 seq_printf(s, "irqs %d\n", stats.irq_count);
1771#define PIS(x) \
1772 seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);
1773
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001774 seq_printf(s, "-- DSI%d interrupts --\n", dsi->module_id + 1);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001775 PIS(VC0);
1776 PIS(VC1);
1777 PIS(VC2);
1778 PIS(VC3);
1779 PIS(WAKEUP);
1780 PIS(RESYNC);
1781 PIS(PLL_LOCK);
1782 PIS(PLL_UNLOCK);
1783 PIS(PLL_RECALL);
1784 PIS(COMPLEXIO_ERR);
1785 PIS(HS_TX_TIMEOUT);
1786 PIS(LP_RX_TIMEOUT);
1787 PIS(TE_TRIGGER);
1788 PIS(ACK_TRIGGER);
1789 PIS(SYNC_LOST);
1790 PIS(LDO_POWER_GOOD);
1791 PIS(TA_TIMEOUT);
1792#undef PIS
1793
1794#define PIS(x) \
1795 seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
1796 stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
1797 stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
1798 stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
1799 stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);
1800
1801 seq_printf(s, "-- VC interrupts --\n");
1802 PIS(CS);
1803 PIS(ECC_CORR);
1804 PIS(PACKET_SENT);
1805 PIS(FIFO_TX_OVF);
1806 PIS(FIFO_RX_OVF);
1807 PIS(BTA);
1808 PIS(ECC_NO_CORR);
1809 PIS(FIFO_TX_UDF);
1810 PIS(PP_BUSY_CHANGE);
1811#undef PIS
1812
1813#define PIS(x) \
1814 seq_printf(s, "%-20s %10d\n", #x, \
1815 stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);
1816
1817 seq_printf(s, "-- CIO interrupts --\n");
1818 PIS(ERRSYNCESC1);
1819 PIS(ERRSYNCESC2);
1820 PIS(ERRSYNCESC3);
1821 PIS(ERRESC1);
1822 PIS(ERRESC2);
1823 PIS(ERRESC3);
1824 PIS(ERRCONTROL1);
1825 PIS(ERRCONTROL2);
1826 PIS(ERRCONTROL3);
1827 PIS(STATEULPS1);
1828 PIS(STATEULPS2);
1829 PIS(STATEULPS3);
1830 PIS(ERRCONTENTIONLP0_1);
1831 PIS(ERRCONTENTIONLP1_1);
1832 PIS(ERRCONTENTIONLP0_2);
1833 PIS(ERRCONTENTIONLP1_2);
1834 PIS(ERRCONTENTIONLP0_3);
1835 PIS(ERRCONTENTIONLP1_3);
1836 PIS(ULPSACTIVENOT_ALL0);
1837 PIS(ULPSACTIVENOT_ALL1);
1838#undef PIS
1839}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001840
Archit Taneja5a8b5722011-05-12 17:26:29 +05301841static void dsi1_dump_irqs(struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001842{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301843 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1844
Archit Taneja5a8b5722011-05-12 17:26:29 +05301845 dsi_dump_dsidev_irqs(dsidev, s);
1846}
1847
1848static void dsi2_dump_irqs(struct seq_file *s)
1849{
1850 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
1851
1852 dsi_dump_dsidev_irqs(dsidev, s);
1853}
Archit Taneja5a8b5722011-05-12 17:26:29 +05301854#endif
1855
1856static void dsi_dump_dsidev_regs(struct platform_device *dsidev,
1857 struct seq_file *s)
1858{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301859#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(dsidev, r))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001860
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001861 if (dsi_runtime_get(dsidev))
1862 return;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301863 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001864
1865 DUMPREG(DSI_REVISION);
1866 DUMPREG(DSI_SYSCONFIG);
1867 DUMPREG(DSI_SYSSTATUS);
1868 DUMPREG(DSI_IRQSTATUS);
1869 DUMPREG(DSI_IRQENABLE);
1870 DUMPREG(DSI_CTRL);
1871 DUMPREG(DSI_COMPLEXIO_CFG1);
1872 DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
1873 DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
1874 DUMPREG(DSI_CLK_CTRL);
1875 DUMPREG(DSI_TIMING1);
1876 DUMPREG(DSI_TIMING2);
1877 DUMPREG(DSI_VM_TIMING1);
1878 DUMPREG(DSI_VM_TIMING2);
1879 DUMPREG(DSI_VM_TIMING3);
1880 DUMPREG(DSI_CLK_TIMING);
1881 DUMPREG(DSI_TX_FIFO_VC_SIZE);
1882 DUMPREG(DSI_RX_FIFO_VC_SIZE);
1883 DUMPREG(DSI_COMPLEXIO_CFG2);
1884 DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
1885 DUMPREG(DSI_VM_TIMING4);
1886 DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
1887 DUMPREG(DSI_VM_TIMING5);
1888 DUMPREG(DSI_VM_TIMING6);
1889 DUMPREG(DSI_VM_TIMING7);
1890 DUMPREG(DSI_STOPCLK_TIMING);
1891
1892 DUMPREG(DSI_VC_CTRL(0));
1893 DUMPREG(DSI_VC_TE(0));
1894 DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
1895 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
1896 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
1897 DUMPREG(DSI_VC_IRQSTATUS(0));
1898 DUMPREG(DSI_VC_IRQENABLE(0));
1899
1900 DUMPREG(DSI_VC_CTRL(1));
1901 DUMPREG(DSI_VC_TE(1));
1902 DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
1903 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
1904 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
1905 DUMPREG(DSI_VC_IRQSTATUS(1));
1906 DUMPREG(DSI_VC_IRQENABLE(1));
1907
1908 DUMPREG(DSI_VC_CTRL(2));
1909 DUMPREG(DSI_VC_TE(2));
1910 DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
1911 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
1912 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
1913 DUMPREG(DSI_VC_IRQSTATUS(2));
1914 DUMPREG(DSI_VC_IRQENABLE(2));
1915
1916 DUMPREG(DSI_VC_CTRL(3));
1917 DUMPREG(DSI_VC_TE(3));
1918 DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
1919 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
1920 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
1921 DUMPREG(DSI_VC_IRQSTATUS(3));
1922 DUMPREG(DSI_VC_IRQENABLE(3));
1923
1924 DUMPREG(DSI_DSIPHY_CFG0);
1925 DUMPREG(DSI_DSIPHY_CFG1);
1926 DUMPREG(DSI_DSIPHY_CFG2);
1927 DUMPREG(DSI_DSIPHY_CFG5);
1928
1929 DUMPREG(DSI_PLL_CONTROL);
1930 DUMPREG(DSI_PLL_STATUS);
1931 DUMPREG(DSI_PLL_GO);
1932 DUMPREG(DSI_PLL_CONFIGURATION1);
1933 DUMPREG(DSI_PLL_CONFIGURATION2);
1934
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301935 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001936 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001937#undef DUMPREG
1938}
1939
Archit Taneja5a8b5722011-05-12 17:26:29 +05301940static void dsi1_dump_regs(struct seq_file *s)
1941{
1942 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1943
1944 dsi_dump_dsidev_regs(dsidev, s);
1945}
1946
1947static void dsi2_dump_regs(struct seq_file *s)
1948{
1949 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
1950
1951 dsi_dump_dsidev_regs(dsidev, s);
1952}
1953
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03001954enum dsi_cio_power_state {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001955 DSI_COMPLEXIO_POWER_OFF = 0x0,
1956 DSI_COMPLEXIO_POWER_ON = 0x1,
1957 DSI_COMPLEXIO_POWER_ULPS = 0x2,
1958};
1959
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301960static int dsi_cio_power(struct platform_device *dsidev,
1961 enum dsi_cio_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001962{
1963 int t = 0;
1964
1965 /* PWR_CMD */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301966 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG1, state, 28, 27);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001967
1968 /* PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301969 while (FLD_GET(dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1),
1970 26, 25) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001971 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001972 DSSERR("failed to set complexio power state to "
1973 "%d\n", state);
1974 return -ENODEV;
1975 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001976 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001977 }
1978
1979 return 0;
1980}
1981
Archit Taneja0c656222011-05-16 15:17:09 +05301982static unsigned dsi_get_line_buf_size(struct platform_device *dsidev)
1983{
1984 int val;
1985
1986 /* line buffer on OMAP3 is 1024 x 24bits */
1987 /* XXX: for some reason using full buffer size causes
1988 * considerable TX slowdown with update sizes that fill the
1989 * whole buffer */
1990 if (!dss_has_feature(FEAT_DSI_GNQ))
1991 return 1023 * 3;
1992
1993 val = REG_GET(dsidev, DSI_GNQ, 14, 12); /* VP1_LINE_BUFFER_SIZE */
1994
1995 switch (val) {
1996 case 1:
1997 return 512 * 3; /* 512x24 bits */
1998 case 2:
1999 return 682 * 3; /* 682x24 bits */
2000 case 3:
2001 return 853 * 3; /* 853x24 bits */
2002 case 4:
2003 return 1024 * 3; /* 1024x24 bits */
2004 case 5:
2005 return 1194 * 3; /* 1194x24 bits */
2006 case 6:
2007 return 1365 * 3; /* 1365x24 bits */
2008 default:
2009 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002010 return 0;
Archit Taneja0c656222011-05-16 15:17:09 +05302011 }
2012}
2013
Tomi Valkeinen48368392011-10-13 11:22:39 +03002014static int dsi_set_lane_config(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002015{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302016 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen48368392011-10-13 11:22:39 +03002017 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2018 static const u8 offsets[] = { 0, 4, 8, 12, 16 };
2019 static const enum dsi_lane_function functions[] = {
2020 DSI_LANE_CLK,
2021 DSI_LANE_DATA1,
2022 DSI_LANE_DATA2,
2023 DSI_LANE_DATA3,
2024 DSI_LANE_DATA4,
2025 };
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002026 u32 r;
Tomi Valkeinen48368392011-10-13 11:22:39 +03002027 int i;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002028
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302029 r = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Archit Taneja75d72472011-05-16 15:17:08 +05302030
Tomi Valkeinen48368392011-10-13 11:22:39 +03002031 for (i = 0; i < dsi->num_lanes_used; ++i) {
2032 unsigned offset = offsets[i];
2033 unsigned polarity, lane_number;
2034 unsigned t;
Archit Taneja75d72472011-05-16 15:17:08 +05302035
Tomi Valkeinen48368392011-10-13 11:22:39 +03002036 for (t = 0; t < dsi->num_lanes_supported; ++t)
2037 if (dsi->lanes[t].function == functions[i])
2038 break;
2039
2040 if (t == dsi->num_lanes_supported)
2041 return -EINVAL;
2042
2043 lane_number = t;
2044 polarity = dsi->lanes[t].polarity;
2045
2046 r = FLD_MOD(r, lane_number + 1, offset + 2, offset);
2047 r = FLD_MOD(r, polarity, offset + 3, offset + 3);
Archit Taneja75d72472011-05-16 15:17:08 +05302048 }
Tomi Valkeinen48368392011-10-13 11:22:39 +03002049
2050 /* clear the unused lanes */
2051 for (; i < dsi->num_lanes_supported; ++i) {
2052 unsigned offset = offsets[i];
2053
2054 r = FLD_MOD(r, 0, offset + 2, offset);
2055 r = FLD_MOD(r, 0, offset + 3, offset + 3);
2056 }
2057
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302058 dsi_write_reg(dsidev, DSI_COMPLEXIO_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002059
Tomi Valkeinen48368392011-10-13 11:22:39 +03002060 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002061}
2062
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302063static inline unsigned ns2ddr(struct platform_device *dsidev, unsigned ns)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002064{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302065 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2066
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002067 /* convert time in ns to ddr ticks, rounding up */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302068 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002069 return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
2070}
2071
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302072static inline unsigned ddr2ns(struct platform_device *dsidev, unsigned ddr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002073{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302074 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2075
2076 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002077 return ddr * 1000 * 1000 / (ddr_clk / 1000);
2078}
2079
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302080static void dsi_cio_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002081{
2082 u32 r;
2083 u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
2084 u32 tlpx_half, tclk_trail, tclk_zero;
2085 u32 tclk_prepare;
2086
2087 /* calculate timings */
2088
2089 /* 1 * DDR_CLK = 2 * UI */
2090
2091 /* min 40ns + 4*UI max 85ns + 6*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302092 ths_prepare = ns2ddr(dsidev, 70) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002093
2094 /* min 145ns + 10*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302095 ths_prepare_ths_zero = ns2ddr(dsidev, 175) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002096
2097 /* min max(8*UI, 60ns+4*UI) */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302098 ths_trail = ns2ddr(dsidev, 60) + 5;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002099
2100 /* min 100ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302101 ths_exit = ns2ddr(dsidev, 145);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002102
2103 /* tlpx min 50n */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302104 tlpx_half = ns2ddr(dsidev, 25);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002105
2106 /* min 60ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302107 tclk_trail = ns2ddr(dsidev, 60) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002108
2109 /* min 38ns, max 95ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302110 tclk_prepare = ns2ddr(dsidev, 65);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002111
2112 /* min tclk-prepare + tclk-zero = 300ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302113 tclk_zero = ns2ddr(dsidev, 260);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002114
2115 DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302116 ths_prepare, ddr2ns(dsidev, ths_prepare),
2117 ths_prepare_ths_zero, ddr2ns(dsidev, ths_prepare_ths_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002118 DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302119 ths_trail, ddr2ns(dsidev, ths_trail),
2120 ths_exit, ddr2ns(dsidev, ths_exit));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002121
2122 DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
2123 "tclk_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302124 tlpx_half, ddr2ns(dsidev, tlpx_half),
2125 tclk_trail, ddr2ns(dsidev, tclk_trail),
2126 tclk_zero, ddr2ns(dsidev, tclk_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002127 DSSDBG("tclk_prepare %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302128 tclk_prepare, ddr2ns(dsidev, tclk_prepare));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002129
2130 /* program timings */
2131
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302132 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002133 r = FLD_MOD(r, ths_prepare, 31, 24);
2134 r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
2135 r = FLD_MOD(r, ths_trail, 15, 8);
2136 r = FLD_MOD(r, ths_exit, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302137 dsi_write_reg(dsidev, DSI_DSIPHY_CFG0, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002138
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302139 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002140 r = FLD_MOD(r, tlpx_half, 22, 16);
2141 r = FLD_MOD(r, tclk_trail, 15, 8);
2142 r = FLD_MOD(r, tclk_zero, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302143 dsi_write_reg(dsidev, DSI_DSIPHY_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002144
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302145 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002146 r = FLD_MOD(r, tclk_prepare, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302147 dsi_write_reg(dsidev, DSI_DSIPHY_CFG2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002148}
2149
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002150/* lane masks have lane 0 at lsb. mask_p for positive lines, n for negative */
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002151static void dsi_cio_enable_lane_override(struct omap_dss_device *dssdev,
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002152 unsigned mask_p, unsigned mask_n)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002153{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302154 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja75d72472011-05-16 15:17:08 +05302155 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002156 int i;
2157 u32 l;
Tomi Valkeinend9820852011-10-12 15:05:59 +03002158 u8 lptxscp_start = dsi->num_lanes_supported == 3 ? 22 : 26;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002159
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002160 l = 0;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002161
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002162 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2163 unsigned p = dsi->lanes[i].polarity;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002164
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002165 if (mask_p & (1 << i))
2166 l |= 1 << (i * 2 + (p ? 0 : 1));
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002167
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002168 if (mask_n & (1 << i))
2169 l |= 1 << (i * 2 + (p ? 1 : 0));
2170 }
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002171
2172 /*
2173 * Bits in REGLPTXSCPDAT4TO0DXDY:
2174 * 17: DY0 18: DX0
2175 * 19: DY1 20: DX1
2176 * 21: DY2 22: DX2
Archit Taneja75d72472011-05-16 15:17:08 +05302177 * 23: DY3 24: DX3
2178 * 25: DY4 26: DX4
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002179 */
2180
2181 /* Set the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302182
2183 /* REGLPTXSCPDAT4TO0DXDY */
Archit Taneja75d72472011-05-16 15:17:08 +05302184 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, l, lptxscp_start, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002185
2186 /* Enable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302187
2188 /* ENLPTXSCPDAT */
2189 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 1, 27, 27);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002190}
2191
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302192static void dsi_cio_disable_lane_override(struct platform_device *dsidev)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002193{
2194 /* Disable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302195 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002196 /* Reset the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302197 /* REGLPTXSCPDAT4TO0DXDY */
2198 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 22, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002199}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002200
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002201static int dsi_cio_wait_tx_clk_esc_reset(struct omap_dss_device *dssdev)
2202{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302203 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002204 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2205 int t, i;
2206 bool in_use[DSI_MAX_NR_LANES];
2207 static const u8 offsets_old[] = { 28, 27, 26 };
2208 static const u8 offsets_new[] = { 24, 25, 26, 27, 28 };
2209 const u8 *offsets;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002210
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002211 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC))
2212 offsets = offsets_old;
2213 else
2214 offsets = offsets_new;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002215
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002216 for (i = 0; i < dsi->num_lanes_supported; ++i)
2217 in_use[i] = dsi->lanes[i].function != DSI_LANE_UNUSED;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002218
2219 t = 100000;
2220 while (true) {
2221 u32 l;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002222 int ok;
2223
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302224 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002225
2226 ok = 0;
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002227 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2228 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002229 ok++;
2230 }
2231
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002232 if (ok == dsi->num_lanes_supported)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002233 break;
2234
2235 if (--t == 0) {
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002236 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2237 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002238 continue;
2239
2240 DSSERR("CIO TXCLKESC%d domain not coming " \
2241 "out of reset\n", i);
2242 }
2243 return -EIO;
2244 }
2245 }
2246
2247 return 0;
2248}
2249
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002250/* return bitmask of enabled lanes, lane0 being the lsb */
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002251static unsigned dsi_get_lane_mask(struct omap_dss_device *dssdev)
2252{
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002253 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
2254 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2255 unsigned mask = 0;
2256 int i;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002257
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002258 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2259 if (dsi->lanes[i].function != DSI_LANE_UNUSED)
2260 mask |= 1 << i;
2261 }
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002262
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002263 return mask;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002264}
2265
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002266static int dsi_cio_init(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002267{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302268 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302269 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002270 int r;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002271 u32 l;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002272
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002273 DSSDBGF();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002274
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02002275 r = dss_dsi_enable_pads(dsi->module_id, dsi_get_lane_mask(dssdev));
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002276 if (r)
2277 return r;
Tomi Valkeinend1f5857e2010-07-30 11:57:57 +03002278
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302279 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002280
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002281 /* A dummy read using the SCP interface to any DSIPHY register is
2282 * required after DSIPHY reset to complete the reset of the DSI complex
2283 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302284 dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002285
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302286 if (wait_for_bit_change(dsidev, DSI_DSIPHY_CFG5, 30, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002287 DSSERR("CIO SCP Clock domain not coming out of reset.\n");
2288 r = -EIO;
2289 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002290 }
2291
Tomi Valkeinen48368392011-10-13 11:22:39 +03002292 r = dsi_set_lane_config(dssdev);
2293 if (r)
2294 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002295
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002296 /* set TX STOP MODE timer to maximum for this operation */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302297 l = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002298 l = FLD_MOD(l, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
2299 l = FLD_MOD(l, 1, 14, 14); /* STOP_STATE_X16_IO */
2300 l = FLD_MOD(l, 1, 13, 13); /* STOP_STATE_X4_IO */
2301 l = FLD_MOD(l, 0x1fff, 12, 0); /* STOP_STATE_COUNTER_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302302 dsi_write_reg(dsidev, DSI_TIMING1, l);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002303
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302304 if (dsi->ulps_enabled) {
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002305 unsigned mask_p;
2306 int i;
Archit Taneja75d72472011-05-16 15:17:08 +05302307
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002308 DSSDBG("manual ulps exit\n");
2309
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002310 /* ULPS is exited by Mark-1 state for 1ms, followed by
2311 * stop state. DSS HW cannot do this via the normal
2312 * ULPS exit sequence, as after reset the DSS HW thinks
2313 * that we are not in ULPS mode, and refuses to send the
2314 * sequence. So we need to send the ULPS exit sequence
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002315 * manually by setting positive lines high and negative lines
2316 * low for 1ms.
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002317 */
2318
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002319 mask_p = 0;
Archit Taneja75d72472011-05-16 15:17:08 +05302320
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002321 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2322 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
2323 continue;
2324 mask_p |= 1 << i;
2325 }
Archit Taneja75d72472011-05-16 15:17:08 +05302326
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002327 dsi_cio_enable_lane_override(dssdev, mask_p, 0);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002328 }
2329
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302330 r = dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ON);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002331 if (r)
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002332 goto err_cio_pwr;
2333
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302334 if (wait_for_bit_change(dsidev, DSI_COMPLEXIO_CFG1, 29, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002335 DSSERR("CIO PWR clock domain not coming out of reset.\n");
2336 r = -ENODEV;
2337 goto err_cio_pwr_dom;
2338 }
2339
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302340 dsi_if_enable(dsidev, true);
2341 dsi_if_enable(dsidev, false);
2342 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002343
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002344 r = dsi_cio_wait_tx_clk_esc_reset(dssdev);
2345 if (r)
2346 goto err_tx_clk_esc_rst;
2347
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302348 if (dsi->ulps_enabled) {
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002349 /* Keep Mark-1 state for 1ms (as per DSI spec) */
2350 ktime_t wait = ns_to_ktime(1000 * 1000);
2351 set_current_state(TASK_UNINTERRUPTIBLE);
2352 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
2353
2354 /* Disable the override. The lanes should be set to Mark-11
2355 * state by the HW */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302356 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002357 }
2358
2359 /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302360 REG_FLD_MOD(dsidev, DSI_TIMING1, 0, 15, 15);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002361
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302362 dsi_cio_timings(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002363
Archit Taneja8af6ff02011-09-05 16:48:27 +05302364 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_VIDEO_MODE) {
2365 /* DDR_CLK_ALWAYS_ON */
2366 REG_FLD_MOD(dsidev, DSI_CLK_CTRL,
2367 dssdev->panel.dsi_vm_data.ddr_clk_always_on, 13, 13);
2368 }
2369
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302370 dsi->ulps_enabled = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002371
2372 DSSDBG("CIO init done\n");
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002373
2374 return 0;
2375
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002376err_tx_clk_esc_rst:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302377 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002378err_cio_pwr_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302379 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002380err_cio_pwr:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302381 if (dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302382 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002383err_scp_clk_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302384 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02002385 dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dssdev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002386 return r;
2387}
2388
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002389static void dsi_cio_uninit(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002390{
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002391 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02002392 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302393
Archit Taneja8af6ff02011-09-05 16:48:27 +05302394 /* DDR_CLK_ALWAYS_ON */
2395 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
2396
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302397 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
2398 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02002399 dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dssdev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002400}
2401
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302402static void dsi_config_tx_fifo(struct platform_device *dsidev,
2403 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002404 enum fifo_size size3, enum fifo_size size4)
2405{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302406 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002407 u32 r = 0;
2408 int add = 0;
2409 int i;
2410
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302411 dsi->vc[0].fifo_size = size1;
2412 dsi->vc[1].fifo_size = size2;
2413 dsi->vc[2].fifo_size = size3;
2414 dsi->vc[3].fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002415
2416 for (i = 0; i < 4; i++) {
2417 u8 v;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302418 int size = dsi->vc[i].fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002419
2420 if (add + size > 4) {
2421 DSSERR("Illegal FIFO configuration\n");
2422 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002423 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002424 }
2425
2426 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2427 r |= v << (8 * i);
2428 /*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
2429 add += size;
2430 }
2431
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302432 dsi_write_reg(dsidev, DSI_TX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002433}
2434
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302435static void dsi_config_rx_fifo(struct platform_device *dsidev,
2436 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002437 enum fifo_size size3, enum fifo_size size4)
2438{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302439 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002440 u32 r = 0;
2441 int add = 0;
2442 int i;
2443
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302444 dsi->vc[0].fifo_size = size1;
2445 dsi->vc[1].fifo_size = size2;
2446 dsi->vc[2].fifo_size = size3;
2447 dsi->vc[3].fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002448
2449 for (i = 0; i < 4; i++) {
2450 u8 v;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302451 int size = dsi->vc[i].fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002452
2453 if (add + size > 4) {
2454 DSSERR("Illegal FIFO configuration\n");
2455 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002456 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002457 }
2458
2459 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2460 r |= v << (8 * i);
2461 /*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
2462 add += size;
2463 }
2464
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302465 dsi_write_reg(dsidev, DSI_RX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002466}
2467
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302468static int dsi_force_tx_stop_mode_io(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002469{
2470 u32 r;
2471
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302472 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002473 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302474 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002475
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302476 if (wait_for_bit_change(dsidev, DSI_TIMING1, 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002477 DSSERR("TX_STOP bit not going down\n");
2478 return -EIO;
2479 }
2480
2481 return 0;
2482}
2483
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302484static bool dsi_vc_is_enabled(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002485{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302486 return REG_GET(dsidev, DSI_VC_CTRL(channel), 0, 0);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002487}
2488
2489static void dsi_packet_sent_handler_vp(void *data, u32 mask)
2490{
Archit Taneja2e868db2011-05-12 17:26:28 +05302491 struct dsi_packet_sent_handler_data *vp_data =
2492 (struct dsi_packet_sent_handler_data *) data;
2493 struct dsi_data *dsi = dsi_get_dsidrv_data(vp_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302494 const int channel = dsi->update_channel;
2495 u8 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002496
Archit Taneja2e868db2011-05-12 17:26:28 +05302497 if (REG_GET(vp_data->dsidev, DSI_VC_TE(channel), bit, bit) == 0)
2498 complete(vp_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002499}
2500
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302501static int dsi_sync_vc_vp(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002502{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302503 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja2e868db2011-05-12 17:26:28 +05302504 DECLARE_COMPLETION_ONSTACK(completion);
2505 struct dsi_packet_sent_handler_data vp_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002506 int r = 0;
2507 u8 bit;
2508
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302509 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002510
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302511 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302512 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002513 if (r)
2514 goto err0;
2515
2516 /* Wait for completion only if TE_EN/TE_START is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302517 if (REG_GET(dsidev, DSI_VC_TE(channel), bit, bit)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002518 if (wait_for_completion_timeout(&completion,
2519 msecs_to_jiffies(10)) == 0) {
2520 DSSERR("Failed to complete previous frame transfer\n");
2521 r = -EIO;
2522 goto err1;
2523 }
2524 }
2525
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302526 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302527 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002528
2529 return 0;
2530err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302531 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302532 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002533err0:
2534 return r;
2535}
2536
2537static void dsi_packet_sent_handler_l4(void *data, u32 mask)
2538{
Archit Taneja2e868db2011-05-12 17:26:28 +05302539 struct dsi_packet_sent_handler_data *l4_data =
2540 (struct dsi_packet_sent_handler_data *) data;
2541 struct dsi_data *dsi = dsi_get_dsidrv_data(l4_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302542 const int channel = dsi->update_channel;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002543
Archit Taneja2e868db2011-05-12 17:26:28 +05302544 if (REG_GET(l4_data->dsidev, DSI_VC_CTRL(channel), 5, 5) == 0)
2545 complete(l4_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002546}
2547
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302548static int dsi_sync_vc_l4(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002549{
Archit Taneja2e868db2011-05-12 17:26:28 +05302550 DECLARE_COMPLETION_ONSTACK(completion);
2551 struct dsi_packet_sent_handler_data l4_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002552 int r = 0;
2553
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302554 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302555 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002556 if (r)
2557 goto err0;
2558
2559 /* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302560 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 5, 5)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002561 if (wait_for_completion_timeout(&completion,
2562 msecs_to_jiffies(10)) == 0) {
2563 DSSERR("Failed to complete previous l4 transfer\n");
2564 r = -EIO;
2565 goto err1;
2566 }
2567 }
2568
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302569 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302570 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002571
2572 return 0;
2573err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302574 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302575 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002576err0:
2577 return r;
2578}
2579
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302580static int dsi_sync_vc(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002581{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302582 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2583
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302584 WARN_ON(!dsi_bus_is_locked(dsidev));
Archit Tanejacf398fb2011-03-23 09:59:34 +00002585
2586 WARN_ON(in_interrupt());
2587
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302588 if (!dsi_vc_is_enabled(dsidev, channel))
Archit Tanejacf398fb2011-03-23 09:59:34 +00002589 return 0;
2590
Archit Tanejad6049142011-08-22 11:58:08 +05302591 switch (dsi->vc[channel].source) {
2592 case DSI_VC_SOURCE_VP:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302593 return dsi_sync_vc_vp(dsidev, channel);
Archit Tanejad6049142011-08-22 11:58:08 +05302594 case DSI_VC_SOURCE_L4:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302595 return dsi_sync_vc_l4(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002596 default:
2597 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002598 return -EINVAL;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002599 }
2600}
2601
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302602static int dsi_vc_enable(struct platform_device *dsidev, int channel,
2603 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002604{
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02002605 DSSDBG("dsi_vc_enable channel %d, enable %d\n",
2606 channel, enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002607
2608 enable = enable ? 1 : 0;
2609
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302610 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002611
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302612 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel),
2613 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002614 DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
2615 return -EIO;
2616 }
2617
2618 return 0;
2619}
2620
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302621static void dsi_vc_initial_config(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002622{
2623 u32 r;
2624
2625 DSSDBGF("%d", channel);
2626
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302627 r = dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002628
2629 if (FLD_GET(r, 15, 15)) /* VC_BUSY */
2630 DSSERR("VC(%d) busy when trying to configure it!\n",
2631 channel);
2632
2633 r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
2634 r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN */
2635 r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
2636 r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
2637 r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
2638 r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
2639 r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
Archit Taneja9613c022011-03-22 06:33:36 -05002640 if (dss_has_feature(FEAT_DSI_VC_OCP_WIDTH))
2641 r = FLD_MOD(r, 3, 11, 10); /* OCP_WIDTH = 32 bit */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002642
2643 r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
2644 r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */
2645
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302646 dsi_write_reg(dsidev, DSI_VC_CTRL(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002647}
2648
Archit Tanejad6049142011-08-22 11:58:08 +05302649static int dsi_vc_config_source(struct platform_device *dsidev, int channel,
2650 enum dsi_vc_source source)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002651{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302652 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2653
Archit Tanejad6049142011-08-22 11:58:08 +05302654 if (dsi->vc[channel].source == source)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002655 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002656
2657 DSSDBGF("%d", channel);
2658
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302659 dsi_sync_vc(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002660
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302661 dsi_vc_enable(dsidev, channel, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002662
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002663 /* VC_BUSY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302664 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002665 DSSERR("vc(%d) busy when trying to config for VP\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002666 return -EIO;
2667 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002668
Archit Tanejad6049142011-08-22 11:58:08 +05302669 /* SOURCE, 0 = L4, 1 = video port */
2670 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), source, 1, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002671
Archit Taneja9613c022011-03-22 06:33:36 -05002672 /* DCS_CMD_ENABLE */
Archit Tanejad6049142011-08-22 11:58:08 +05302673 if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
2674 bool enable = source == DSI_VC_SOURCE_VP;
2675 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 30, 30);
2676 }
Archit Taneja9613c022011-03-22 06:33:36 -05002677
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302678 dsi_vc_enable(dsidev, channel, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002679
Archit Tanejad6049142011-08-22 11:58:08 +05302680 dsi->vc[channel].source = source;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002681
2682 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002683}
2684
Archit Taneja1ffefe72011-05-12 17:26:24 +05302685void omapdss_dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
2686 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002687{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302688 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
2689
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002690 DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);
2691
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302692 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002693
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302694 dsi_vc_enable(dsidev, channel, 0);
2695 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002696
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302697 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 9, 9);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002698
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302699 dsi_vc_enable(dsidev, channel, 1);
2700 dsi_if_enable(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002701
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302702 dsi_force_tx_stop_mode_io(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302703
2704 /* start the DDR clock by sending a NULL packet */
2705 if (dssdev->panel.dsi_vm_data.ddr_clk_always_on && enable)
2706 dsi_vc_send_null(dssdev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002707}
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002708EXPORT_SYMBOL(omapdss_dsi_vc_enable_hs);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002709
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302710static void dsi_vc_flush_long_data(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002711{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302712 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002713 u32 val;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302714 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002715 DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
2716 (val >> 0) & 0xff,
2717 (val >> 8) & 0xff,
2718 (val >> 16) & 0xff,
2719 (val >> 24) & 0xff);
2720 }
2721}
2722
2723static void dsi_show_rx_ack_with_err(u16 err)
2724{
2725 DSSERR("\tACK with ERROR (%#x):\n", err);
2726 if (err & (1 << 0))
2727 DSSERR("\t\tSoT Error\n");
2728 if (err & (1 << 1))
2729 DSSERR("\t\tSoT Sync Error\n");
2730 if (err & (1 << 2))
2731 DSSERR("\t\tEoT Sync Error\n");
2732 if (err & (1 << 3))
2733 DSSERR("\t\tEscape Mode Entry Command Error\n");
2734 if (err & (1 << 4))
2735 DSSERR("\t\tLP Transmit Sync Error\n");
2736 if (err & (1 << 5))
2737 DSSERR("\t\tHS Receive Timeout Error\n");
2738 if (err & (1 << 6))
2739 DSSERR("\t\tFalse Control Error\n");
2740 if (err & (1 << 7))
2741 DSSERR("\t\t(reserved7)\n");
2742 if (err & (1 << 8))
2743 DSSERR("\t\tECC Error, single-bit (corrected)\n");
2744 if (err & (1 << 9))
2745 DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
2746 if (err & (1 << 10))
2747 DSSERR("\t\tChecksum Error\n");
2748 if (err & (1 << 11))
2749 DSSERR("\t\tData type not recognized\n");
2750 if (err & (1 << 12))
2751 DSSERR("\t\tInvalid VC ID\n");
2752 if (err & (1 << 13))
2753 DSSERR("\t\tInvalid Transmission Length\n");
2754 if (err & (1 << 14))
2755 DSSERR("\t\t(reserved14)\n");
2756 if (err & (1 << 15))
2757 DSSERR("\t\tDSI Protocol Violation\n");
2758}
2759
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302760static u16 dsi_vc_flush_receive_data(struct platform_device *dsidev,
2761 int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002762{
2763 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302764 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002765 u32 val;
2766 u8 dt;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302767 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002768 DSSERR("\trawval %#08x\n", val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002769 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302770 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002771 u16 err = FLD_GET(val, 23, 8);
2772 dsi_show_rx_ack_with_err(err);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302773 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002774 DSSERR("\tDCS short response, 1 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002775 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302776 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002777 DSSERR("\tDCS short response, 2 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002778 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302779 } else if (dt == MIPI_DSI_RX_DCS_LONG_READ_RESPONSE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002780 DSSERR("\tDCS long response, len %d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002781 FLD_GET(val, 23, 8));
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302782 dsi_vc_flush_long_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002783 } else {
2784 DSSERR("\tunknown datatype 0x%02x\n", dt);
2785 }
2786 }
2787 return 0;
2788}
2789
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302790static int dsi_vc_send_bta(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002791{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302792 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2793
2794 if (dsi->debug_write || dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002795 DSSDBG("dsi_vc_send_bta %d\n", channel);
2796
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302797 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002798
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302799 /* RX_FIFO_NOT_EMPTY */
2800 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002801 DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302802 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002803 }
2804
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302805 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002806
Tomi Valkeinen968f8e92011-10-12 10:13:14 +03002807 /* flush posted write */
2808 dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
2809
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002810 return 0;
2811}
2812
Archit Taneja1ffefe72011-05-12 17:26:24 +05302813int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002814{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302815 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002816 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002817 int r = 0;
2818 u32 err;
2819
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302820 r = dsi_register_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002821 &completion, DSI_VC_IRQ_BTA);
2822 if (r)
2823 goto err0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002824
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302825 r = dsi_register_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002826 DSI_IRQ_ERROR_MASK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002827 if (r)
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002828 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002829
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302830 r = dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002831 if (r)
2832 goto err2;
2833
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002834 if (wait_for_completion_timeout(&completion,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002835 msecs_to_jiffies(500)) == 0) {
2836 DSSERR("Failed to receive BTA\n");
2837 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002838 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002839 }
2840
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302841 err = dsi_get_errors(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002842 if (err) {
2843 DSSERR("Error while sending BTA: %x\n", err);
2844 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002845 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002846 }
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002847err2:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302848 dsi_unregister_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002849 DSI_IRQ_ERROR_MASK);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002850err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302851 dsi_unregister_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002852 &completion, DSI_VC_IRQ_BTA);
2853err0:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002854 return r;
2855}
2856EXPORT_SYMBOL(dsi_vc_send_bta_sync);
2857
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302858static inline void dsi_vc_write_long_header(struct platform_device *dsidev,
2859 int channel, u8 data_type, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002860{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302861 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002862 u32 val;
2863 u8 data_id;
2864
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302865 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002866
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302867 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002868
2869 val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
2870 FLD_VAL(ecc, 31, 24);
2871
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302872 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_HEADER(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002873}
2874
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302875static inline void dsi_vc_write_long_payload(struct platform_device *dsidev,
2876 int channel, u8 b1, u8 b2, u8 b3, u8 b4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002877{
2878 u32 val;
2879
2880 val = b4 << 24 | b3 << 16 | b2 << 8 | b1 << 0;
2881
2882/* DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
2883 b1, b2, b3, b4, val); */
2884
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302885 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002886}
2887
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302888static int dsi_vc_send_long(struct platform_device *dsidev, int channel,
2889 u8 data_type, u8 *data, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002890{
2891 /*u32 val; */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302892 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002893 int i;
2894 u8 *p;
2895 int r = 0;
2896 u8 b1, b2, b3, b4;
2897
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302898 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002899 DSSDBG("dsi_vc_send_long, %d bytes\n", len);
2900
2901 /* len + header */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302902 if (dsi->vc[channel].fifo_size * 32 * 4 < len + 4) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002903 DSSERR("unable to send long packet: packet too long.\n");
2904 return -EINVAL;
2905 }
2906
Archit Tanejad6049142011-08-22 11:58:08 +05302907 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002908
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302909 dsi_vc_write_long_header(dsidev, channel, data_type, len, ecc);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002910
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002911 p = data;
2912 for (i = 0; i < len >> 2; i++) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302913 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002914 DSSDBG("\tsending full packet %d\n", i);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002915
2916 b1 = *p++;
2917 b2 = *p++;
2918 b3 = *p++;
2919 b4 = *p++;
2920
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302921 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, b4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002922 }
2923
2924 i = len % 4;
2925 if (i) {
2926 b1 = 0; b2 = 0; b3 = 0;
2927
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302928 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002929 DSSDBG("\tsending remainder bytes %d\n", i);
2930
2931 switch (i) {
2932 case 3:
2933 b1 = *p++;
2934 b2 = *p++;
2935 b3 = *p++;
2936 break;
2937 case 2:
2938 b1 = *p++;
2939 b2 = *p++;
2940 break;
2941 case 1:
2942 b1 = *p++;
2943 break;
2944 }
2945
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302946 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002947 }
2948
2949 return r;
2950}
2951
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302952static int dsi_vc_send_short(struct platform_device *dsidev, int channel,
2953 u8 data_type, u16 data, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002954{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302955 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002956 u32 r;
2957 u8 data_id;
2958
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302959 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002960
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302961 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002962 DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
2963 channel,
2964 data_type, data & 0xff, (data >> 8) & 0xff);
2965
Archit Tanejad6049142011-08-22 11:58:08 +05302966 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002967
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302968 if (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(channel)), 16, 16)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002969 DSSERR("ERROR FIFO FULL, aborting transfer\n");
2970 return -EINVAL;
2971 }
2972
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302973 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002974
2975 r = (data_id << 0) | (data << 8) | (ecc << 24);
2976
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302977 dsi_write_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002978
2979 return 0;
2980}
2981
Archit Taneja1ffefe72011-05-12 17:26:24 +05302982int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002983{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302984 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302985
Archit Taneja18b7d092011-09-05 17:01:08 +05302986 return dsi_vc_send_long(dsidev, channel, MIPI_DSI_NULL_PACKET, NULL,
2987 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002988}
2989EXPORT_SYMBOL(dsi_vc_send_null);
2990
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302991static int dsi_vc_write_nosync_common(struct omap_dss_device *dssdev,
2992 int channel, u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002993{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302994 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002995 int r;
2996
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302997 if (len == 0) {
2998 BUG_ON(type == DSS_DSI_CONTENT_DCS);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302999 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303000 MIPI_DSI_GENERIC_SHORT_WRITE_0_PARAM, 0, 0);
3001 } else if (len == 1) {
3002 r = dsi_vc_send_short(dsidev, channel,
3003 type == DSS_DSI_CONTENT_GENERIC ?
3004 MIPI_DSI_GENERIC_SHORT_WRITE_1_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303005 MIPI_DSI_DCS_SHORT_WRITE, data[0], 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003006 } else if (len == 2) {
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303007 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303008 type == DSS_DSI_CONTENT_GENERIC ?
3009 MIPI_DSI_GENERIC_SHORT_WRITE_2_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303010 MIPI_DSI_DCS_SHORT_WRITE_PARAM,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003011 data[0] | (data[1] << 8), 0);
3012 } else {
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303013 r = dsi_vc_send_long(dsidev, channel,
3014 type == DSS_DSI_CONTENT_GENERIC ?
3015 MIPI_DSI_GENERIC_LONG_WRITE :
3016 MIPI_DSI_DCS_LONG_WRITE, data, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003017 }
3018
3019 return r;
3020}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303021
3022int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
3023 u8 *data, int len)
3024{
3025 return dsi_vc_write_nosync_common(dssdev, channel, data, len,
3026 DSS_DSI_CONTENT_DCS);
3027}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003028EXPORT_SYMBOL(dsi_vc_dcs_write_nosync);
3029
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303030int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
3031 u8 *data, int len)
3032{
3033 return dsi_vc_write_nosync_common(dssdev, channel, data, len,
3034 DSS_DSI_CONTENT_GENERIC);
3035}
3036EXPORT_SYMBOL(dsi_vc_generic_write_nosync);
3037
3038static int dsi_vc_write_common(struct omap_dss_device *dssdev, int channel,
3039 u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003040{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303041 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003042 int r;
3043
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303044 r = dsi_vc_write_nosync_common(dssdev, channel, data, len, type);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003045 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003046 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003047
Archit Taneja1ffefe72011-05-12 17:26:24 +05303048 r = dsi_vc_send_bta_sync(dssdev, channel);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003049 if (r)
3050 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003051
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303052 /* RX_FIFO_NOT_EMPTY */
3053 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003054 DSSERR("rx fifo not empty after write, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303055 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003056 r = -EIO;
3057 goto err;
3058 }
3059
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003060 return 0;
3061err:
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303062 DSSERR("dsi_vc_write_common(ch %d, cmd 0x%02x, len %d) failed\n",
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003063 channel, data[0], len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003064 return r;
3065}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303066
3067int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
3068 int len)
3069{
3070 return dsi_vc_write_common(dssdev, channel, data, len,
3071 DSS_DSI_CONTENT_DCS);
3072}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003073EXPORT_SYMBOL(dsi_vc_dcs_write);
3074
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303075int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
3076 int len)
3077{
3078 return dsi_vc_write_common(dssdev, channel, data, len,
3079 DSS_DSI_CONTENT_GENERIC);
3080}
3081EXPORT_SYMBOL(dsi_vc_generic_write);
3082
Archit Taneja1ffefe72011-05-12 17:26:24 +05303083int dsi_vc_dcs_write_0(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003084{
Archit Taneja1ffefe72011-05-12 17:26:24 +05303085 return dsi_vc_dcs_write(dssdev, channel, &dcs_cmd, 1);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003086}
3087EXPORT_SYMBOL(dsi_vc_dcs_write_0);
3088
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303089int dsi_vc_generic_write_0(struct omap_dss_device *dssdev, int channel)
3090{
3091 return dsi_vc_generic_write(dssdev, channel, NULL, 0);
3092}
3093EXPORT_SYMBOL(dsi_vc_generic_write_0);
3094
Archit Taneja1ffefe72011-05-12 17:26:24 +05303095int dsi_vc_dcs_write_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3096 u8 param)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003097{
3098 u8 buf[2];
3099 buf[0] = dcs_cmd;
3100 buf[1] = param;
Archit Taneja1ffefe72011-05-12 17:26:24 +05303101 return dsi_vc_dcs_write(dssdev, channel, buf, 2);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003102}
3103EXPORT_SYMBOL(dsi_vc_dcs_write_1);
3104
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303105int dsi_vc_generic_write_1(struct omap_dss_device *dssdev, int channel,
3106 u8 param)
3107{
3108 return dsi_vc_generic_write(dssdev, channel, &param, 1);
3109}
3110EXPORT_SYMBOL(dsi_vc_generic_write_1);
3111
3112int dsi_vc_generic_write_2(struct omap_dss_device *dssdev, int channel,
3113 u8 param1, u8 param2)
3114{
3115 u8 buf[2];
3116 buf[0] = param1;
3117 buf[1] = param2;
3118 return dsi_vc_generic_write(dssdev, channel, buf, 2);
3119}
3120EXPORT_SYMBOL(dsi_vc_generic_write_2);
3121
Archit Tanejab8509752011-08-30 15:48:23 +05303122static int dsi_vc_dcs_send_read_request(struct omap_dss_device *dssdev,
3123 int channel, u8 dcs_cmd)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003124{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303125 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303126 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejab8509752011-08-30 15:48:23 +05303127 int r;
3128
3129 if (dsi->debug_read)
3130 DSSDBG("dsi_vc_dcs_send_read_request(ch%d, dcs_cmd %x)\n",
3131 channel, dcs_cmd);
3132
3133 r = dsi_vc_send_short(dsidev, channel, MIPI_DSI_DCS_READ, dcs_cmd, 0);
3134 if (r) {
3135 DSSERR("dsi_vc_dcs_send_read_request(ch %d, cmd 0x%02x)"
3136 " failed\n", channel, dcs_cmd);
3137 return r;
3138 }
3139
3140 return 0;
3141}
3142
Archit Tanejab3b89c02011-08-30 16:07:39 +05303143static int dsi_vc_generic_send_read_request(struct omap_dss_device *dssdev,
3144 int channel, u8 *reqdata, int reqlen)
3145{
3146 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3147 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3148 u16 data;
3149 u8 data_type;
3150 int r;
3151
3152 if (dsi->debug_read)
3153 DSSDBG("dsi_vc_generic_send_read_request(ch %d, reqlen %d)\n",
3154 channel, reqlen);
3155
3156 if (reqlen == 0) {
3157 data_type = MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM;
3158 data = 0;
3159 } else if (reqlen == 1) {
3160 data_type = MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM;
3161 data = reqdata[0];
3162 } else if (reqlen == 2) {
3163 data_type = MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM;
3164 data = reqdata[0] | (reqdata[1] << 8);
3165 } else {
3166 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003167 return -EINVAL;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303168 }
3169
3170 r = dsi_vc_send_short(dsidev, channel, data_type, data, 0);
3171 if (r) {
3172 DSSERR("dsi_vc_generic_send_read_request(ch %d, reqlen %d)"
3173 " failed\n", channel, reqlen);
3174 return r;
3175 }
3176
3177 return 0;
3178}
3179
3180static int dsi_vc_read_rx_fifo(struct platform_device *dsidev, int channel,
3181 u8 *buf, int buflen, enum dss_dsi_content_type type)
Archit Tanejab8509752011-08-30 15:48:23 +05303182{
3183 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003184 u32 val;
3185 u8 dt;
3186 int r;
3187
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003188 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303189 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20) == 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003190 DSSERR("RX fifo empty when trying to read.\n");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003191 r = -EIO;
3192 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003193 }
3194
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303195 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303196 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003197 DSSDBG("\theader: %08x\n", val);
3198 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303199 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003200 u16 err = FLD_GET(val, 23, 8);
3201 dsi_show_rx_ack_with_err(err);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003202 r = -EIO;
3203 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003204
Archit Tanejab3b89c02011-08-30 16:07:39 +05303205 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3206 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE :
3207 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003208 u8 data = FLD_GET(val, 15, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303209 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303210 DSSDBG("\t%s short response, 1 byte: %02x\n",
3211 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3212 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003213
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003214 if (buflen < 1) {
3215 r = -EIO;
3216 goto err;
3217 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003218
3219 buf[0] = data;
3220
3221 return 1;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303222 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3223 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE :
3224 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003225 u16 data = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303226 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303227 DSSDBG("\t%s short response, 2 byte: %04x\n",
3228 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3229 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003230
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003231 if (buflen < 2) {
3232 r = -EIO;
3233 goto err;
3234 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003235
3236 buf[0] = data & 0xff;
3237 buf[1] = (data >> 8) & 0xff;
3238
3239 return 2;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303240 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3241 MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE :
3242 MIPI_DSI_RX_DCS_LONG_READ_RESPONSE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003243 int w;
3244 int len = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303245 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303246 DSSDBG("\t%s long response, len %d\n",
3247 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3248 "DCS", len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003249
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003250 if (len > buflen) {
3251 r = -EIO;
3252 goto err;
3253 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003254
3255 /* two byte checksum ends the packet, not included in len */
3256 for (w = 0; w < len + 2;) {
3257 int b;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303258 val = dsi_read_reg(dsidev,
3259 DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303260 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003261 DSSDBG("\t\t%02x %02x %02x %02x\n",
3262 (val >> 0) & 0xff,
3263 (val >> 8) & 0xff,
3264 (val >> 16) & 0xff,
3265 (val >> 24) & 0xff);
3266
3267 for (b = 0; b < 4; ++b) {
3268 if (w < len)
3269 buf[w] = (val >> (b * 8)) & 0xff;
3270 /* we discard the 2 byte checksum */
3271 ++w;
3272 }
3273 }
3274
3275 return len;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003276 } else {
3277 DSSERR("\tunknown datatype 0x%02x\n", dt);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003278 r = -EIO;
3279 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003280 }
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003281
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003282err:
Archit Tanejab3b89c02011-08-30 16:07:39 +05303283 DSSERR("dsi_vc_read_rx_fifo(ch %d type %s) failed\n", channel,
3284 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" : "DCS");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003285
Archit Tanejab8509752011-08-30 15:48:23 +05303286 return r;
3287}
3288
3289int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3290 u8 *buf, int buflen)
3291{
3292 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3293 int r;
3294
3295 r = dsi_vc_dcs_send_read_request(dssdev, channel, dcs_cmd);
3296 if (r)
3297 goto err;
3298
3299 r = dsi_vc_send_bta_sync(dssdev, channel);
3300 if (r)
3301 goto err;
3302
Archit Tanejab3b89c02011-08-30 16:07:39 +05303303 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3304 DSS_DSI_CONTENT_DCS);
Archit Tanejab8509752011-08-30 15:48:23 +05303305 if (r < 0)
3306 goto err;
3307
3308 if (r != buflen) {
3309 r = -EIO;
3310 goto err;
3311 }
3312
3313 return 0;
3314err:
3315 DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n", channel, dcs_cmd);
3316 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003317}
3318EXPORT_SYMBOL(dsi_vc_dcs_read);
3319
Archit Tanejab3b89c02011-08-30 16:07:39 +05303320static int dsi_vc_generic_read(struct omap_dss_device *dssdev, int channel,
3321 u8 *reqdata, int reqlen, u8 *buf, int buflen)
3322{
3323 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3324 int r;
3325
3326 r = dsi_vc_generic_send_read_request(dssdev, channel, reqdata, reqlen);
3327 if (r)
3328 return r;
3329
3330 r = dsi_vc_send_bta_sync(dssdev, channel);
3331 if (r)
3332 return r;
3333
3334 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3335 DSS_DSI_CONTENT_GENERIC);
3336 if (r < 0)
3337 return r;
3338
3339 if (r != buflen) {
3340 r = -EIO;
3341 return r;
3342 }
3343
3344 return 0;
3345}
3346
3347int dsi_vc_generic_read_0(struct omap_dss_device *dssdev, int channel, u8 *buf,
3348 int buflen)
3349{
3350 int r;
3351
3352 r = dsi_vc_generic_read(dssdev, channel, NULL, 0, buf, buflen);
3353 if (r) {
3354 DSSERR("dsi_vc_generic_read_0(ch %d) failed\n", channel);
3355 return r;
3356 }
3357
3358 return 0;
3359}
3360EXPORT_SYMBOL(dsi_vc_generic_read_0);
3361
3362int dsi_vc_generic_read_1(struct omap_dss_device *dssdev, int channel, u8 param,
3363 u8 *buf, int buflen)
3364{
3365 int r;
3366
3367 r = dsi_vc_generic_read(dssdev, channel, &param, 1, buf, buflen);
3368 if (r) {
3369 DSSERR("dsi_vc_generic_read_1(ch %d) failed\n", channel);
3370 return r;
3371 }
3372
3373 return 0;
3374}
3375EXPORT_SYMBOL(dsi_vc_generic_read_1);
3376
3377int dsi_vc_generic_read_2(struct omap_dss_device *dssdev, int channel,
3378 u8 param1, u8 param2, u8 *buf, int buflen)
3379{
3380 int r;
3381 u8 reqdata[2];
3382
3383 reqdata[0] = param1;
3384 reqdata[1] = param2;
3385
3386 r = dsi_vc_generic_read(dssdev, channel, reqdata, 2, buf, buflen);
3387 if (r) {
3388 DSSERR("dsi_vc_generic_read_2(ch %d) failed\n", channel);
3389 return r;
3390 }
3391
3392 return 0;
3393}
3394EXPORT_SYMBOL(dsi_vc_generic_read_2);
3395
Archit Taneja1ffefe72011-05-12 17:26:24 +05303396int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
3397 u16 len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003398{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303399 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3400
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303401 return dsi_vc_send_short(dsidev, channel,
3402 MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003403}
3404EXPORT_SYMBOL(dsi_vc_set_max_rx_packet_size);
3405
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303406static int dsi_enter_ulps(struct platform_device *dsidev)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003407{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303408 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003409 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003410 int r, i;
3411 unsigned mask;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003412
3413 DSSDBGF();
3414
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303415 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003416
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303417 WARN_ON(dsi->ulps_enabled);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003418
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303419 if (dsi->ulps_enabled)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003420 return 0;
3421
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003422 /* DDR_CLK_ALWAYS_ON */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303423 if (REG_GET(dsidev, DSI_CLK_CTRL, 13, 13)) {
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003424 dsi_if_enable(dsidev, 0);
3425 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
3426 dsi_if_enable(dsidev, 1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003427 }
3428
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303429 dsi_sync_vc(dsidev, 0);
3430 dsi_sync_vc(dsidev, 1);
3431 dsi_sync_vc(dsidev, 2);
3432 dsi_sync_vc(dsidev, 3);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003433
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303434 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003435
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303436 dsi_vc_enable(dsidev, 0, false);
3437 dsi_vc_enable(dsidev, 1, false);
3438 dsi_vc_enable(dsidev, 2, false);
3439 dsi_vc_enable(dsidev, 3, false);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003440
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303441 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 16, 16)) { /* HS_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003442 DSSERR("HS busy when enabling ULPS\n");
3443 return -EIO;
3444 }
3445
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303446 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 17, 17)) { /* LP_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003447 DSSERR("LP busy when enabling ULPS\n");
3448 return -EIO;
3449 }
3450
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303451 r = dsi_register_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003452 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3453 if (r)
3454 return r;
3455
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003456 mask = 0;
3457
3458 for (i = 0; i < dsi->num_lanes_supported; ++i) {
3459 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
3460 continue;
3461 mask |= 1 << i;
3462 }
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003463 /* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */
3464 /* LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003465 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, mask, 9, 5);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003466
Tomi Valkeinena702c852011-10-12 10:10:21 +03003467 /* flush posted write and wait for SCP interface to finish the write */
3468 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003469
3470 if (wait_for_completion_timeout(&completion,
3471 msecs_to_jiffies(1000)) == 0) {
3472 DSSERR("ULPS enable timeout\n");
3473 r = -EIO;
3474 goto err;
3475 }
3476
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303477 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003478 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3479
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003480 /* Reset LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003481 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, 0, 9, 5);
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003482
Tomi Valkeinena702c852011-10-12 10:10:21 +03003483 /* flush posted write and wait for SCP interface to finish the write */
3484 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003485
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303486 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ULPS);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003487
3488 dsi_if_enable(dsidev, false);
3489
3490 dsi->ulps_enabled = true;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303491
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003492 return 0;
3493
3494err:
3495 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303496 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3497 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003498}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003499
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003500static void dsi_set_lp_rx_timeout(struct platform_device *dsidev,
3501 unsigned ticks, bool x4, bool x16)
3502{
3503 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003504 unsigned long total_ticks;
3505 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303506
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003507 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303508
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003509 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003510 fck = dsi_fclk_rate(dsidev);
3511
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003512 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303513 r = FLD_MOD(r, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003514 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* LP_RX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003515 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* LP_RX_TO_X4 */
3516 r = FLD_MOD(r, ticks, 12, 0); /* LP_RX_COUNTER */
3517 dsi_write_reg(dsidev, DSI_TIMING2, r);
3518
3519 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3520
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003521 DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3522 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303523 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3524 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003525}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003526
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003527static void dsi_set_ta_timeout(struct platform_device *dsidev, unsigned ticks,
3528 bool x8, bool x16)
3529{
3530 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003531 unsigned long total_ticks;
3532 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303533
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003534 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303535
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003536 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003537 fck = dsi_fclk_rate(dsidev);
3538
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003539 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303540 r = FLD_MOD(r, 1, 31, 31); /* TA_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003541 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* TA_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003542 r = FLD_MOD(r, x8 ? 1 : 0, 29, 29); /* TA_TO_X8 */
3543 r = FLD_MOD(r, ticks, 28, 16); /* TA_TO_COUNTER */
3544 dsi_write_reg(dsidev, DSI_TIMING1, r);
3545
3546 total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);
3547
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003548 DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
3549 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303550 ticks, x8 ? " x8" : "", x16 ? " x16" : "",
3551 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003552}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003553
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003554static void dsi_set_stop_state_counter(struct platform_device *dsidev,
3555 unsigned ticks, bool x4, bool x16)
3556{
3557 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003558 unsigned long total_ticks;
3559 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303560
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003561 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303562
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003563 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003564 fck = dsi_fclk_rate(dsidev);
3565
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003566 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303567 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003568 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* STOP_STATE_X16_IO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003569 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* STOP_STATE_X4_IO */
3570 r = FLD_MOD(r, ticks, 12, 0); /* STOP_STATE_COUNTER_IO */
3571 dsi_write_reg(dsidev, DSI_TIMING1, r);
3572
3573 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3574
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003575 DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
3576 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303577 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3578 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003579}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003580
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003581static void dsi_set_hs_tx_timeout(struct platform_device *dsidev,
3582 unsigned ticks, bool x4, bool x16)
3583{
3584 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003585 unsigned long total_ticks;
3586 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303587
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003588 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303589
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003590 /* ticks in TxByteClkHS */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003591 fck = dsi_get_txbyteclkhs(dsidev);
3592
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003593 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303594 r = FLD_MOD(r, 1, 31, 31); /* HS_TX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003595 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* HS_TX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003596 r = FLD_MOD(r, x4 ? 1 : 0, 29, 29); /* HS_TX_TO_X8 (4 really) */
3597 r = FLD_MOD(r, ticks, 28, 16); /* HS_TX_TO_COUNTER */
3598 dsi_write_reg(dsidev, DSI_TIMING2, r);
3599
3600 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3601
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003602 DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3603 total_ticks,
3604 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303605 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003606}
Archit Taneja8af6ff02011-09-05 16:48:27 +05303607
3608static void dsi_config_vp_num_line_buffers(struct omap_dss_device *dssdev)
3609{
3610 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3611 int num_line_buffers;
3612
3613 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Tanejae67458a2012-08-13 14:17:30 +05303614 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303615 int bpp = dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt);
3616 unsigned line_buf_size = dsi_get_line_buf_size(dsidev);
Archit Tanejae67458a2012-08-13 14:17:30 +05303617 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303618 /*
3619 * Don't use line buffers if width is greater than the video
3620 * port's line buffer size
3621 */
3622 if (line_buf_size <= timings->x_res * bpp / 8)
3623 num_line_buffers = 0;
3624 else
3625 num_line_buffers = 2;
3626 } else {
3627 /* Use maximum number of line buffers in command mode */
3628 num_line_buffers = 2;
3629 }
3630
3631 /* LINE_BUFFER */
3632 REG_FLD_MOD(dsidev, DSI_CTRL, num_line_buffers, 13, 12);
3633}
3634
3635static void dsi_config_vp_sync_events(struct omap_dss_device *dssdev)
3636{
3637 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303638 bool vsync_end = dssdev->panel.dsi_vm_data.vp_vsync_end;
3639 bool hsync_end = dssdev->panel.dsi_vm_data.vp_hsync_end;
3640 u32 r;
3641
3642 r = dsi_read_reg(dsidev, DSI_CTRL);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05303643 r = FLD_MOD(r, 1, 9, 9); /* VP_DE_POL */
3644 r = FLD_MOD(r, 1, 10, 10); /* VP_HSYNC_POL */
3645 r = FLD_MOD(r, 1, 11, 11); /* VP_VSYNC_POL */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303646 r = FLD_MOD(r, 1, 15, 15); /* VP_VSYNC_START */
3647 r = FLD_MOD(r, vsync_end, 16, 16); /* VP_VSYNC_END */
3648 r = FLD_MOD(r, 1, 17, 17); /* VP_HSYNC_START */
3649 r = FLD_MOD(r, hsync_end, 18, 18); /* VP_HSYNC_END */
3650 dsi_write_reg(dsidev, DSI_CTRL, r);
3651}
3652
3653static void dsi_config_blanking_modes(struct omap_dss_device *dssdev)
3654{
3655 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3656 int blanking_mode = dssdev->panel.dsi_vm_data.blanking_mode;
3657 int hfp_blanking_mode = dssdev->panel.dsi_vm_data.hfp_blanking_mode;
3658 int hbp_blanking_mode = dssdev->panel.dsi_vm_data.hbp_blanking_mode;
3659 int hsa_blanking_mode = dssdev->panel.dsi_vm_data.hsa_blanking_mode;
3660 u32 r;
3661
3662 /*
3663 * 0 = TX FIFO packets sent or LPS in corresponding blanking periods
3664 * 1 = Long blanking packets are sent in corresponding blanking periods
3665 */
3666 r = dsi_read_reg(dsidev, DSI_CTRL);
3667 r = FLD_MOD(r, blanking_mode, 20, 20); /* BLANKING_MODE */
3668 r = FLD_MOD(r, hfp_blanking_mode, 21, 21); /* HFP_BLANKING */
3669 r = FLD_MOD(r, hbp_blanking_mode, 22, 22); /* HBP_BLANKING */
3670 r = FLD_MOD(r, hsa_blanking_mode, 23, 23); /* HSA_BLANKING */
3671 dsi_write_reg(dsidev, DSI_CTRL, r);
3672}
3673
Archit Taneja6f28c292012-05-15 11:32:18 +05303674/*
3675 * According to section 'HS Command Mode Interleaving' in OMAP TRM, Scenario 3
3676 * results in maximum transition time for data and clock lanes to enter and
3677 * exit HS mode. Hence, this is the scenario where the least amount of command
3678 * mode data can be interleaved. We program the minimum amount of TXBYTECLKHS
3679 * clock cycles that can be used to interleave command mode data in HS so that
3680 * all scenarios are satisfied.
3681 */
3682static int dsi_compute_interleave_hs(int blank, bool ddr_alwon, int enter_hs,
3683 int exit_hs, int exiths_clk, int ddr_pre, int ddr_post)
3684{
3685 int transition;
3686
3687 /*
3688 * If DDR_CLK_ALWAYS_ON is set, we need to consider HS mode transition
3689 * time of data lanes only, if it isn't set, we need to consider HS
3690 * transition time of both data and clock lanes. HS transition time
3691 * of Scenario 3 is considered.
3692 */
3693 if (ddr_alwon) {
3694 transition = enter_hs + exit_hs + max(enter_hs, 2) + 1;
3695 } else {
3696 int trans1, trans2;
3697 trans1 = ddr_pre + enter_hs + exit_hs + max(enter_hs, 2) + 1;
3698 trans2 = ddr_pre + enter_hs + exiths_clk + ddr_post + ddr_pre +
3699 enter_hs + 1;
3700 transition = max(trans1, trans2);
3701 }
3702
3703 return blank > transition ? blank - transition : 0;
3704}
3705
3706/*
3707 * According to section 'LP Command Mode Interleaving' in OMAP TRM, Scenario 1
3708 * results in maximum transition time for data lanes to enter and exit LP mode.
3709 * Hence, this is the scenario where the least amount of command mode data can
3710 * be interleaved. We program the minimum amount of bytes that can be
3711 * interleaved in LP so that all scenarios are satisfied.
3712 */
3713static int dsi_compute_interleave_lp(int blank, int enter_hs, int exit_hs,
3714 int lp_clk_div, int tdsi_fclk)
3715{
3716 int trans_lp; /* time required for a LP transition, in TXBYTECLKHS */
3717 int tlp_avail; /* time left for interleaving commands, in CLKIN4DDR */
3718 int ttxclkesc; /* period of LP transmit escape clock, in CLKIN4DDR */
3719 int thsbyte_clk = 16; /* Period of TXBYTECLKHS clock, in CLKIN4DDR */
3720 int lp_inter; /* cmd mode data that can be interleaved, in bytes */
3721
3722 /* maximum LP transition time according to Scenario 1 */
3723 trans_lp = exit_hs + max(enter_hs, 2) + 1;
3724
3725 /* CLKIN4DDR = 16 * TXBYTECLKHS */
3726 tlp_avail = thsbyte_clk * (blank - trans_lp);
3727
Archit Taneja2e063c32012-06-04 13:36:34 +05303728 ttxclkesc = tdsi_fclk * lp_clk_div;
Archit Taneja6f28c292012-05-15 11:32:18 +05303729
3730 lp_inter = ((tlp_avail - 8 * thsbyte_clk - 5 * tdsi_fclk) / ttxclkesc -
3731 26) / 16;
3732
3733 return max(lp_inter, 0);
3734}
3735
3736static void dsi_config_cmd_mode_interleaving(struct omap_dss_device *dssdev)
3737{
3738 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3739 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3740 int blanking_mode;
3741 int hfp_blanking_mode, hbp_blanking_mode, hsa_blanking_mode;
3742 int hsa, hfp, hbp, width_bytes, bllp, lp_clk_div;
3743 int ddr_clk_pre, ddr_clk_post, enter_hs_mode_lat, exit_hs_mode_lat;
3744 int tclk_trail, ths_exit, exiths_clk;
3745 bool ddr_alwon;
Archit Tanejae67458a2012-08-13 14:17:30 +05303746 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja6f28c292012-05-15 11:32:18 +05303747 int bpp = dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt);
3748 int ndl = dsi->num_lanes_used - 1;
3749 int dsi_fclk_hsdiv = dssdev->clocks.dsi.regm_dsi + 1;
3750 int hsa_interleave_hs = 0, hsa_interleave_lp = 0;
3751 int hfp_interleave_hs = 0, hfp_interleave_lp = 0;
3752 int hbp_interleave_hs = 0, hbp_interleave_lp = 0;
3753 int bl_interleave_hs = 0, bl_interleave_lp = 0;
3754 u32 r;
3755
3756 r = dsi_read_reg(dsidev, DSI_CTRL);
3757 blanking_mode = FLD_GET(r, 20, 20);
3758 hfp_blanking_mode = FLD_GET(r, 21, 21);
3759 hbp_blanking_mode = FLD_GET(r, 22, 22);
3760 hsa_blanking_mode = FLD_GET(r, 23, 23);
3761
3762 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
3763 hbp = FLD_GET(r, 11, 0);
3764 hfp = FLD_GET(r, 23, 12);
3765 hsa = FLD_GET(r, 31, 24);
3766
3767 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
3768 ddr_clk_post = FLD_GET(r, 7, 0);
3769 ddr_clk_pre = FLD_GET(r, 15, 8);
3770
3771 r = dsi_read_reg(dsidev, DSI_VM_TIMING7);
3772 exit_hs_mode_lat = FLD_GET(r, 15, 0);
3773 enter_hs_mode_lat = FLD_GET(r, 31, 16);
3774
3775 r = dsi_read_reg(dsidev, DSI_CLK_CTRL);
3776 lp_clk_div = FLD_GET(r, 12, 0);
3777 ddr_alwon = FLD_GET(r, 13, 13);
3778
3779 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
3780 ths_exit = FLD_GET(r, 7, 0);
3781
3782 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
3783 tclk_trail = FLD_GET(r, 15, 8);
3784
3785 exiths_clk = ths_exit + tclk_trail;
3786
3787 width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
3788 bllp = hbp + hfp + hsa + DIV_ROUND_UP(width_bytes + 6, ndl);
3789
3790 if (!hsa_blanking_mode) {
3791 hsa_interleave_hs = dsi_compute_interleave_hs(hsa, ddr_alwon,
3792 enter_hs_mode_lat, exit_hs_mode_lat,
3793 exiths_clk, ddr_clk_pre, ddr_clk_post);
3794 hsa_interleave_lp = dsi_compute_interleave_lp(hsa,
3795 enter_hs_mode_lat, exit_hs_mode_lat,
3796 lp_clk_div, dsi_fclk_hsdiv);
3797 }
3798
3799 if (!hfp_blanking_mode) {
3800 hfp_interleave_hs = dsi_compute_interleave_hs(hfp, ddr_alwon,
3801 enter_hs_mode_lat, exit_hs_mode_lat,
3802 exiths_clk, ddr_clk_pre, ddr_clk_post);
3803 hfp_interleave_lp = dsi_compute_interleave_lp(hfp,
3804 enter_hs_mode_lat, exit_hs_mode_lat,
3805 lp_clk_div, dsi_fclk_hsdiv);
3806 }
3807
3808 if (!hbp_blanking_mode) {
3809 hbp_interleave_hs = dsi_compute_interleave_hs(hbp, ddr_alwon,
3810 enter_hs_mode_lat, exit_hs_mode_lat,
3811 exiths_clk, ddr_clk_pre, ddr_clk_post);
3812
3813 hbp_interleave_lp = dsi_compute_interleave_lp(hbp,
3814 enter_hs_mode_lat, exit_hs_mode_lat,
3815 lp_clk_div, dsi_fclk_hsdiv);
3816 }
3817
3818 if (!blanking_mode) {
3819 bl_interleave_hs = dsi_compute_interleave_hs(bllp, ddr_alwon,
3820 enter_hs_mode_lat, exit_hs_mode_lat,
3821 exiths_clk, ddr_clk_pre, ddr_clk_post);
3822
3823 bl_interleave_lp = dsi_compute_interleave_lp(bllp,
3824 enter_hs_mode_lat, exit_hs_mode_lat,
3825 lp_clk_div, dsi_fclk_hsdiv);
3826 }
3827
3828 DSSDBG("DSI HS interleaving(TXBYTECLKHS) HSA %d, HFP %d, HBP %d, BLLP %d\n",
3829 hsa_interleave_hs, hfp_interleave_hs, hbp_interleave_hs,
3830 bl_interleave_hs);
3831
3832 DSSDBG("DSI LP interleaving(bytes) HSA %d, HFP %d, HBP %d, BLLP %d\n",
3833 hsa_interleave_lp, hfp_interleave_lp, hbp_interleave_lp,
3834 bl_interleave_lp);
3835
3836 r = dsi_read_reg(dsidev, DSI_VM_TIMING4);
3837 r = FLD_MOD(r, hsa_interleave_hs, 23, 16);
3838 r = FLD_MOD(r, hfp_interleave_hs, 15, 8);
3839 r = FLD_MOD(r, hbp_interleave_hs, 7, 0);
3840 dsi_write_reg(dsidev, DSI_VM_TIMING4, r);
3841
3842 r = dsi_read_reg(dsidev, DSI_VM_TIMING5);
3843 r = FLD_MOD(r, hsa_interleave_lp, 23, 16);
3844 r = FLD_MOD(r, hfp_interleave_lp, 15, 8);
3845 r = FLD_MOD(r, hbp_interleave_lp, 7, 0);
3846 dsi_write_reg(dsidev, DSI_VM_TIMING5, r);
3847
3848 r = dsi_read_reg(dsidev, DSI_VM_TIMING6);
3849 r = FLD_MOD(r, bl_interleave_hs, 31, 15);
3850 r = FLD_MOD(r, bl_interleave_lp, 16, 0);
3851 dsi_write_reg(dsidev, DSI_VM_TIMING6, r);
3852}
3853
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003854static int dsi_proto_config(struct omap_dss_device *dssdev)
3855{
3856 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3857 u32 r;
3858 int buswidth = 0;
3859
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303860 dsi_config_tx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003861 DSI_FIFO_SIZE_32,
3862 DSI_FIFO_SIZE_32,
3863 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003864
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303865 dsi_config_rx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003866 DSI_FIFO_SIZE_32,
3867 DSI_FIFO_SIZE_32,
3868 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003869
3870 /* XXX what values for the timeouts? */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303871 dsi_set_stop_state_counter(dsidev, 0x1000, false, false);
3872 dsi_set_ta_timeout(dsidev, 0x1fff, true, true);
3873 dsi_set_lp_rx_timeout(dsidev, 0x1fff, true, true);
3874 dsi_set_hs_tx_timeout(dsidev, 0x1fff, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003875
Archit Tanejaa3b3cc22011-09-08 18:42:16 +05303876 switch (dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003877 case 16:
3878 buswidth = 0;
3879 break;
3880 case 18:
3881 buswidth = 1;
3882 break;
3883 case 24:
3884 buswidth = 2;
3885 break;
3886 default:
3887 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003888 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003889 }
3890
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303891 r = dsi_read_reg(dsidev, DSI_CTRL);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003892 r = FLD_MOD(r, 1, 1, 1); /* CS_RX_EN */
3893 r = FLD_MOD(r, 1, 2, 2); /* ECC_RX_EN */
3894 r = FLD_MOD(r, 1, 3, 3); /* TX_FIFO_ARBITRATION */
3895 r = FLD_MOD(r, 1, 4, 4); /* VP_CLK_RATIO, always 1, see errata*/
3896 r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
3897 r = FLD_MOD(r, 0, 8, 8); /* VP_CLK_POL */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003898 r = FLD_MOD(r, 1, 14, 14); /* TRIGGER_RESET_MODE */
3899 r = FLD_MOD(r, 1, 19, 19); /* EOT_ENABLE */
Archit Taneja9613c022011-03-22 06:33:36 -05003900 if (!dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
3901 r = FLD_MOD(r, 1, 24, 24); /* DCS_CMD_ENABLE */
3902 /* DCS_CMD_CODE, 1=start, 0=continue */
3903 r = FLD_MOD(r, 0, 25, 25);
3904 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003905
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303906 dsi_write_reg(dsidev, DSI_CTRL, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003907
Archit Taneja8af6ff02011-09-05 16:48:27 +05303908 dsi_config_vp_num_line_buffers(dssdev);
3909
3910 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_VIDEO_MODE) {
3911 dsi_config_vp_sync_events(dssdev);
3912 dsi_config_blanking_modes(dssdev);
Archit Taneja6f28c292012-05-15 11:32:18 +05303913 dsi_config_cmd_mode_interleaving(dssdev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303914 }
3915
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303916 dsi_vc_initial_config(dsidev, 0);
3917 dsi_vc_initial_config(dsidev, 1);
3918 dsi_vc_initial_config(dsidev, 2);
3919 dsi_vc_initial_config(dsidev, 3);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003920
3921 return 0;
3922}
3923
3924static void dsi_proto_timings(struct omap_dss_device *dssdev)
3925{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303926 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinendb186442011-10-13 16:12:29 +03003927 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003928 unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail;
3929 unsigned tclk_pre, tclk_post;
3930 unsigned ths_prepare, ths_prepare_ths_zero, ths_zero;
3931 unsigned ths_trail, ths_exit;
3932 unsigned ddr_clk_pre, ddr_clk_post;
3933 unsigned enter_hs_mode_lat, exit_hs_mode_lat;
3934 unsigned ths_eot;
Tomi Valkeinendb186442011-10-13 16:12:29 +03003935 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003936 u32 r;
3937
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303938 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003939 ths_prepare = FLD_GET(r, 31, 24);
3940 ths_prepare_ths_zero = FLD_GET(r, 23, 16);
3941 ths_zero = ths_prepare_ths_zero - ths_prepare;
3942 ths_trail = FLD_GET(r, 15, 8);
3943 ths_exit = FLD_GET(r, 7, 0);
3944
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303945 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003946 tlpx = FLD_GET(r, 22, 16) * 2;
3947 tclk_trail = FLD_GET(r, 15, 8);
3948 tclk_zero = FLD_GET(r, 7, 0);
3949
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303950 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003951 tclk_prepare = FLD_GET(r, 7, 0);
3952
3953 /* min 8*UI */
3954 tclk_pre = 20;
3955 /* min 60ns + 52*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303956 tclk_post = ns2ddr(dsidev, 60) + 26;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003957
Archit Taneja8af6ff02011-09-05 16:48:27 +05303958 ths_eot = DIV_ROUND_UP(4, ndl);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003959
3960 ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
3961 4);
3962 ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;
3963
3964 BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
3965 BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);
3966
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303967 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003968 r = FLD_MOD(r, ddr_clk_pre, 15, 8);
3969 r = FLD_MOD(r, ddr_clk_post, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303970 dsi_write_reg(dsidev, DSI_CLK_TIMING, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003971
3972 DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
3973 ddr_clk_pre,
3974 ddr_clk_post);
3975
3976 enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
3977 DIV_ROUND_UP(ths_prepare, 4) +
3978 DIV_ROUND_UP(ths_zero + 3, 4);
3979
3980 exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;
3981
3982 r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
3983 FLD_VAL(exit_hs_mode_lat, 15, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303984 dsi_write_reg(dsidev, DSI_VM_TIMING7, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003985
3986 DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
3987 enter_hs_mode_lat, exit_hs_mode_lat);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303988
3989 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_VIDEO_MODE) {
3990 /* TODO: Implement a video mode check_timings function */
3991 int hsa = dssdev->panel.dsi_vm_data.hsa;
3992 int hfp = dssdev->panel.dsi_vm_data.hfp;
3993 int hbp = dssdev->panel.dsi_vm_data.hbp;
3994 int vsa = dssdev->panel.dsi_vm_data.vsa;
3995 int vfp = dssdev->panel.dsi_vm_data.vfp;
3996 int vbp = dssdev->panel.dsi_vm_data.vbp;
3997 int window_sync = dssdev->panel.dsi_vm_data.window_sync;
3998 bool hsync_end = dssdev->panel.dsi_vm_data.vp_hsync_end;
Archit Tanejae67458a2012-08-13 14:17:30 +05303999 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304000 int bpp = dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt);
4001 int tl, t_he, width_bytes;
4002
4003 t_he = hsync_end ?
4004 ((hsa == 0 && ndl == 3) ? 1 : DIV_ROUND_UP(4, ndl)) : 0;
4005
4006 width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
4007
4008 /* TL = t_HS + HSA + t_HE + HFP + ceil((WC + 6) / NDL) + HBP */
4009 tl = DIV_ROUND_UP(4, ndl) + (hsync_end ? hsa : 0) + t_he + hfp +
4010 DIV_ROUND_UP(width_bytes + 6, ndl) + hbp;
4011
4012 DSSDBG("HBP: %d, HFP: %d, HSA: %d, TL: %d TXBYTECLKHS\n", hbp,
4013 hfp, hsync_end ? hsa : 0, tl);
4014 DSSDBG("VBP: %d, VFP: %d, VSA: %d, VACT: %d lines\n", vbp, vfp,
4015 vsa, timings->y_res);
4016
4017 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
4018 r = FLD_MOD(r, hbp, 11, 0); /* HBP */
4019 r = FLD_MOD(r, hfp, 23, 12); /* HFP */
4020 r = FLD_MOD(r, hsync_end ? hsa : 0, 31, 24); /* HSA */
4021 dsi_write_reg(dsidev, DSI_VM_TIMING1, r);
4022
4023 r = dsi_read_reg(dsidev, DSI_VM_TIMING2);
4024 r = FLD_MOD(r, vbp, 7, 0); /* VBP */
4025 r = FLD_MOD(r, vfp, 15, 8); /* VFP */
4026 r = FLD_MOD(r, vsa, 23, 16); /* VSA */
4027 r = FLD_MOD(r, window_sync, 27, 24); /* WINDOW_SYNC */
4028 dsi_write_reg(dsidev, DSI_VM_TIMING2, r);
4029
4030 r = dsi_read_reg(dsidev, DSI_VM_TIMING3);
4031 r = FLD_MOD(r, timings->y_res, 14, 0); /* VACT */
4032 r = FLD_MOD(r, tl, 31, 16); /* TL */
4033 dsi_write_reg(dsidev, DSI_VM_TIMING3, r);
4034 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004035}
4036
Tomi Valkeinene4a9e942012-03-28 15:58:56 +03004037int omapdss_dsi_configure_pins(struct omap_dss_device *dssdev,
4038 const struct omap_dsi_pin_config *pin_cfg)
4039{
4040 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4041 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4042 int num_pins;
4043 const int *pins;
4044 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
4045 int num_lanes;
4046 int i;
4047
4048 static const enum dsi_lane_function functions[] = {
4049 DSI_LANE_CLK,
4050 DSI_LANE_DATA1,
4051 DSI_LANE_DATA2,
4052 DSI_LANE_DATA3,
4053 DSI_LANE_DATA4,
4054 };
4055
4056 num_pins = pin_cfg->num_pins;
4057 pins = pin_cfg->pins;
4058
4059 if (num_pins < 4 || num_pins > dsi->num_lanes_supported * 2
4060 || num_pins % 2 != 0)
4061 return -EINVAL;
4062
4063 for (i = 0; i < DSI_MAX_NR_LANES; ++i)
4064 lanes[i].function = DSI_LANE_UNUSED;
4065
4066 num_lanes = 0;
4067
4068 for (i = 0; i < num_pins; i += 2) {
4069 u8 lane, pol;
4070 int dx, dy;
4071
4072 dx = pins[i];
4073 dy = pins[i + 1];
4074
4075 if (dx < 0 || dx >= dsi->num_lanes_supported * 2)
4076 return -EINVAL;
4077
4078 if (dy < 0 || dy >= dsi->num_lanes_supported * 2)
4079 return -EINVAL;
4080
4081 if (dx & 1) {
4082 if (dy != dx - 1)
4083 return -EINVAL;
4084 pol = 1;
4085 } else {
4086 if (dy != dx + 1)
4087 return -EINVAL;
4088 pol = 0;
4089 }
4090
4091 lane = dx / 2;
4092
4093 lanes[lane].function = functions[i / 2];
4094 lanes[lane].polarity = pol;
4095 num_lanes++;
4096 }
4097
4098 memcpy(dsi->lanes, lanes, sizeof(dsi->lanes));
4099 dsi->num_lanes_used = num_lanes;
4100
4101 return 0;
4102}
4103EXPORT_SYMBOL(omapdss_dsi_configure_pins);
4104
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004105int dsi_enable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05304106{
4107 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejae67458a2012-08-13 14:17:30 +05304108 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304109 int bpp = dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt);
4110 u8 data_type;
4111 u16 word_count;
Tomi Valkeinen33ca2372011-11-21 13:42:58 +02004112 int r;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304113
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004114 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_VIDEO_MODE) {
4115 switch (dssdev->panel.dsi_pix_fmt) {
4116 case OMAP_DSS_DSI_FMT_RGB888:
4117 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_24;
4118 break;
4119 case OMAP_DSS_DSI_FMT_RGB666:
4120 data_type = MIPI_DSI_PIXEL_STREAM_3BYTE_18;
4121 break;
4122 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
4123 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_18;
4124 break;
4125 case OMAP_DSS_DSI_FMT_RGB565:
4126 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_16;
4127 break;
4128 default:
4129 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03004130 return -EINVAL;
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004131 };
Archit Taneja8af6ff02011-09-05 16:48:27 +05304132
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004133 dsi_if_enable(dsidev, false);
4134 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304135
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004136 /* MODE, 1 = video mode */
4137 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304138
Archit Tanejae67458a2012-08-13 14:17:30 +05304139 word_count = DIV_ROUND_UP(dsi->timings.x_res * bpp, 8);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304140
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004141 dsi_vc_write_long_header(dsidev, channel, data_type,
4142 word_count, 0);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304143
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004144 dsi_vc_enable(dsidev, channel, true);
4145 dsi_if_enable(dsidev, true);
4146 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304147
Tomi Valkeinen33ca2372011-11-21 13:42:58 +02004148 r = dss_mgr_enable(dssdev->manager);
4149 if (r) {
4150 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_VIDEO_MODE) {
4151 dsi_if_enable(dsidev, false);
4152 dsi_vc_enable(dsidev, channel, false);
4153 }
4154
4155 return r;
4156 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304157
4158 return 0;
4159}
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004160EXPORT_SYMBOL(dsi_enable_video_output);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304161
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004162void dsi_disable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05304163{
4164 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4165
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004166 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_VIDEO_MODE) {
4167 dsi_if_enable(dsidev, false);
4168 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304169
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004170 /* MODE, 0 = command mode */
4171 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304172
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004173 dsi_vc_enable(dsidev, channel, true);
4174 dsi_if_enable(dsidev, true);
4175 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304176
Tomi Valkeinen7797c6d2011-11-04 10:22:46 +02004177 dss_mgr_disable(dssdev->manager);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304178}
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004179EXPORT_SYMBOL(dsi_disable_video_output);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304180
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004181static void dsi_update_screen_dispc(struct omap_dss_device *dssdev,
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004182 u16 w, u16 h)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004183{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304184 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304185 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004186 unsigned bytespp;
4187 unsigned bytespl;
4188 unsigned bytespf;
4189 unsigned total_len;
4190 unsigned packet_payload;
4191 unsigned packet_len;
4192 u32 l;
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004193 int r;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304194 const unsigned channel = dsi->update_channel;
Archit Taneja0c656222011-05-16 15:17:09 +05304195 const unsigned line_buf_size = dsi_get_line_buf_size(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004196
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004197 DSSDBG("dsi_update_screen_dispc(%dx%d)\n", w, h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004198
Archit Tanejad6049142011-08-22 11:58:08 +05304199 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_VP);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004200
Archit Tanejaa3b3cc22011-09-08 18:42:16 +05304201 bytespp = dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt) / 8;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004202 bytespl = w * bytespp;
4203 bytespf = bytespl * h;
4204
4205 /* NOTE: packet_payload has to be equal to N * bytespl, where N is
4206 * number of lines in a packet. See errata about VP_CLK_RATIO */
4207
4208 if (bytespf < line_buf_size)
4209 packet_payload = bytespf;
4210 else
4211 packet_payload = (line_buf_size) / bytespl * bytespl;
4212
4213 packet_len = packet_payload + 1; /* 1 byte for DCS cmd */
4214 total_len = (bytespf / packet_payload) * packet_len;
4215
4216 if (bytespf % packet_payload)
4217 total_len += (bytespf % packet_payload) + 1;
4218
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004219 l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304220 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004221
Archit Taneja7a7c48f2011-08-25 18:25:03 +05304222 dsi_vc_write_long_header(dsidev, channel, MIPI_DSI_DCS_LONG_WRITE,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304223 packet_len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004224
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304225 if (dsi->te_enabled)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004226 l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
4227 else
4228 l = FLD_MOD(l, 1, 31, 31); /* TE_START */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304229 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004230
4231 /* We put SIDLEMODE to no-idle for the duration of the transfer,
4232 * because DSS interrupts are not capable of waking up the CPU and the
4233 * framedone interrupt could be delayed for quite a long time. I think
4234 * the same goes for any DSS interrupts, but for some reason I have not
4235 * seen the problem anywhere else than here.
4236 */
4237 dispc_disable_sidle();
4238
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304239 dsi_perf_mark_start(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004240
Archit Taneja49dbf582011-05-16 15:17:07 +05304241 r = schedule_delayed_work(&dsi->framedone_timeout_work,
4242 msecs_to_jiffies(250));
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004243 BUG_ON(r == 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004244
Tomi Valkeinen1cb00172011-11-18 11:14:01 +02004245 dss_mgr_start_update(dssdev->manager);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004246
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304247 if (dsi->te_enabled) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004248 /* disable LP_RX_TO, so that we can receive TE. Time to wait
4249 * for TE is longer than the timer allows */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304250 REG_FLD_MOD(dsidev, DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004251
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304252 dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004253
4254#ifdef DSI_CATCH_MISSING_TE
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304255 mod_timer(&dsi->te_timer, jiffies + msecs_to_jiffies(250));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004256#endif
4257 }
4258}
4259
4260#ifdef DSI_CATCH_MISSING_TE
4261static void dsi_te_timeout(unsigned long arg)
4262{
4263 DSSERR("TE not received for 250ms!\n");
4264}
4265#endif
4266
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304267static void dsi_handle_framedone(struct platform_device *dsidev, int error)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004268{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304269 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4270
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004271 /* SIDLEMODE back to smart-idle */
4272 dispc_enable_sidle();
4273
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304274 if (dsi->te_enabled) {
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004275 /* enable LP_RX_TO again after the TE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304276 REG_FLD_MOD(dsidev, DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004277 }
4278
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304279 dsi->framedone_callback(error, dsi->framedone_data);
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004280
4281 if (!error)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304282 dsi_perf_show(dsidev, "DISPC");
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004283}
4284
4285static void dsi_framedone_timeout_work_callback(struct work_struct *work)
4286{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304287 struct dsi_data *dsi = container_of(work, struct dsi_data,
4288 framedone_timeout_work.work);
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004289 /* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
4290 * 250ms which would conflict with this timeout work. What should be
4291 * done is first cancel the transfer on the HW, and then cancel the
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004292 * possibly scheduled framedone work. However, cancelling the transfer
4293 * on the HW is buggy, and would probably require resetting the whole
4294 * DSI */
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004295
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004296 DSSERR("Framedone not received for 250ms!\n");
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004297
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304298 dsi_handle_framedone(dsi->pdev, -ETIMEDOUT);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004299}
4300
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004301static void dsi_framedone_irq_callback(void *data, u32 mask)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004302{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304303 struct omap_dss_device *dssdev = (struct omap_dss_device *) data;
4304 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304305 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4306
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004307 /* Note: We get FRAMEDONE when DISPC has finished sending pixels and
4308 * turns itself off. However, DSI still has the pixels in its buffers,
4309 * and is sending the data.
4310 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004311
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304312 __cancel_delayed_work(&dsi->framedone_timeout_work);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004313
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304314 dsi_handle_framedone(dsidev, 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004315}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004316
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004317int omap_dsi_update(struct omap_dss_device *dssdev, int channel,
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004318 void (*callback)(int, void *), void *data)
4319{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304320 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304321 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004322 u16 dw, dh;
4323
4324 dsi_perf_mark_setup(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304325
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304326 dsi->update_channel = channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004327
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +03004328 dsi->framedone_callback = callback;
4329 dsi->framedone_data = data;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004330
Archit Tanejae3525742012-08-09 15:23:43 +05304331 dw = dsi->timings.x_res;
4332 dh = dsi->timings.y_res;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004333
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004334#ifdef DEBUG
4335 dsi->update_bytes = dw * dh *
4336 dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt) / 8;
4337#endif
4338 dsi_update_screen_dispc(dssdev, dw, dh);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004339
4340 return 0;
4341}
4342EXPORT_SYMBOL(omap_dsi_update);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004343
4344/* Display funcs */
4345
Archit Taneja7d2572f2012-06-29 14:31:07 +05304346static int dsi_configure_dispc_clocks(struct omap_dss_device *dssdev)
4347{
4348 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4349 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4350 struct dispc_clock_info dispc_cinfo;
4351 int r;
4352 unsigned long long fck;
4353
4354 fck = dsi_get_pll_hsdiv_dispc_rate(dsidev);
4355
4356 dispc_cinfo.lck_div = dssdev->clocks.dispc.channel.lck_div;
4357 dispc_cinfo.pck_div = dssdev->clocks.dispc.channel.pck_div;
4358
4359 r = dispc_calc_clock_rates(fck, &dispc_cinfo);
4360 if (r) {
4361 DSSERR("Failed to calc dispc clocks\n");
4362 return r;
4363 }
4364
4365 dsi->mgr_config.clock_info = dispc_cinfo;
4366
4367 return 0;
4368}
4369
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004370static int dsi_display_init_dispc(struct omap_dss_device *dssdev)
4371{
Archit Taneja7d2572f2012-06-29 14:31:07 +05304372 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4373 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304374 int r;
4375 u32 irq = 0;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304376
Archit Taneja8af6ff02011-09-05 16:48:27 +05304377 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_CMD_MODE) {
Archit Tanejae67458a2012-08-13 14:17:30 +05304378 dsi->timings.hsw = 1;
4379 dsi->timings.hfp = 1;
4380 dsi->timings.hbp = 1;
4381 dsi->timings.vsw = 1;
4382 dsi->timings.vfp = 0;
4383 dsi->timings.vbp = 0;
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004384
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05304385 irq = dispc_mgr_get_framedone_irq(dssdev->manager->id);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304386
4387 r = omap_dispc_register_isr(dsi_framedone_irq_callback,
4388 (void *) dssdev, irq);
4389 if (r) {
4390 DSSERR("can't get FRAMEDONE irq\n");
Archit Taneja7d2572f2012-06-29 14:31:07 +05304391 goto err;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304392 }
4393
Archit Taneja7d2572f2012-06-29 14:31:07 +05304394 dsi->mgr_config.stallmode = true;
4395 dsi->mgr_config.fifohandcheck = true;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304396 } else {
Archit Taneja7d2572f2012-06-29 14:31:07 +05304397 dsi->mgr_config.stallmode = false;
4398 dsi->mgr_config.fifohandcheck = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004399 }
4400
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304401 /*
4402 * override interlace, logic level and edge related parameters in
4403 * omap_video_timings with default values
4404 */
Archit Tanejae67458a2012-08-13 14:17:30 +05304405 dsi->timings.interlace = false;
4406 dsi->timings.hsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
4407 dsi->timings.vsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
4408 dsi->timings.data_pclk_edge = OMAPDSS_DRIVE_SIG_RISING_EDGE;
4409 dsi->timings.de_level = OMAPDSS_SIG_ACTIVE_HIGH;
4410 dsi->timings.sync_pclk_edge = OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES;
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304411
Archit Tanejae67458a2012-08-13 14:17:30 +05304412 dss_mgr_set_timings(dssdev->manager, &dsi->timings);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304413
Archit Taneja7d2572f2012-06-29 14:31:07 +05304414 r = dsi_configure_dispc_clocks(dssdev);
4415 if (r)
4416 goto err1;
4417
4418 dsi->mgr_config.io_pad_mode = DSS_IO_PAD_MODE_BYPASS;
4419 dsi->mgr_config.video_port_width =
4420 dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt);
4421 dsi->mgr_config.lcden_sig_polarity = 0;
4422
Archit Tanejaf476ae92012-06-29 14:37:03 +05304423 dss_mgr_set_lcd_config(dssdev->manager, &dsi->mgr_config);
Archit Tanejad21f43b2012-06-21 09:45:11 +05304424
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004425 return 0;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304426err1:
4427 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_CMD_MODE)
4428 omap_dispc_unregister_isr(dsi_framedone_irq_callback,
4429 (void *) dssdev, irq);
4430err:
4431 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004432}
4433
4434static void dsi_display_uninit_dispc(struct omap_dss_device *dssdev)
4435{
Archit Taneja8af6ff02011-09-05 16:48:27 +05304436 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_CMD_MODE) {
4437 u32 irq;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304438
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05304439 irq = dispc_mgr_get_framedone_irq(dssdev->manager->id);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304440
Archit Taneja8af6ff02011-09-05 16:48:27 +05304441 omap_dispc_unregister_isr(dsi_framedone_irq_callback,
4442 (void *) dssdev, irq);
4443 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004444}
4445
4446static int dsi_configure_dsi_clocks(struct omap_dss_device *dssdev)
4447{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304448 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004449 struct dsi_clock_info cinfo;
4450 int r;
4451
Tomi Valkeinenc6940a32011-02-22 13:36:10 +02004452 cinfo.regn = dssdev->clocks.dsi.regn;
4453 cinfo.regm = dssdev->clocks.dsi.regm;
4454 cinfo.regm_dispc = dssdev->clocks.dsi.regm_dispc;
4455 cinfo.regm_dsi = dssdev->clocks.dsi.regm_dsi;
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02004456 r = dsi_calc_clock_rates(dsidev, &cinfo);
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004457 if (r) {
4458 DSSERR("Failed to calc dsi clocks\n");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004459 return r;
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004460 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004461
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304462 r = dsi_pll_set_clock_div(dsidev, &cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004463 if (r) {
4464 DSSERR("Failed to set dsi clocks\n");
4465 return r;
4466 }
4467
4468 return 0;
4469}
4470
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004471static int dsi_display_init_dsi(struct omap_dss_device *dssdev)
4472{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304473 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004474 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004475 int r;
4476
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304477 r = dsi_pll_init(dsidev, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004478 if (r)
4479 goto err0;
4480
4481 r = dsi_configure_dsi_clocks(dssdev);
4482 if (r)
4483 goto err1;
4484
Archit Tanejae8881662011-04-12 13:52:24 +05304485 dss_select_dispc_clk_source(dssdev->clocks.dispc.dispc_fclk_src);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004486 dss_select_dsi_clk_source(dsi->module_id, dssdev->clocks.dsi.dsi_fclk_src);
Archit Taneja9613c022011-03-22 06:33:36 -05004487 dss_select_lcd_clk_source(dssdev->manager->id,
Archit Tanejae8881662011-04-12 13:52:24 +05304488 dssdev->clocks.dispc.channel.lcd_clk_src);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004489
4490 DSSDBG("PLL OK\n");
4491
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03004492 r = dsi_cio_init(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004493 if (r)
4494 goto err2;
4495
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304496 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004497
4498 dsi_proto_timings(dssdev);
4499 dsi_set_lp_clk_divisor(dssdev);
4500
4501 if (1)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304502 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004503
4504 r = dsi_proto_config(dssdev);
4505 if (r)
4506 goto err3;
4507
4508 /* enable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304509 dsi_vc_enable(dsidev, 0, 1);
4510 dsi_vc_enable(dsidev, 1, 1);
4511 dsi_vc_enable(dsidev, 2, 1);
4512 dsi_vc_enable(dsidev, 3, 1);
4513 dsi_if_enable(dsidev, 1);
4514 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004515
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004516 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004517err3:
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03004518 dsi_cio_uninit(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004519err2:
Archit Taneja89a35e52011-04-12 13:52:23 +05304520 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004521 dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen5e785092011-08-10 11:25:36 +03004522 dss_select_lcd_clk_source(dssdev->manager->id, OMAP_DSS_CLK_SRC_FCK);
4523
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004524err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304525 dsi_pll_uninit(dsidev, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004526err0:
4527 return r;
4528}
4529
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03004530static void dsi_display_uninit_dsi(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004531 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004532{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304533 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304534 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304535
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304536 if (enter_ulps && !dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304537 dsi_enter_ulps(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03004538
Ville Syrjäläd7370102010-04-22 22:50:09 +02004539 /* disable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304540 dsi_if_enable(dsidev, 0);
4541 dsi_vc_enable(dsidev, 0, 0);
4542 dsi_vc_enable(dsidev, 1, 0);
4543 dsi_vc_enable(dsidev, 2, 0);
4544 dsi_vc_enable(dsidev, 3, 0);
Ville Syrjäläd7370102010-04-22 22:50:09 +02004545
Archit Taneja89a35e52011-04-12 13:52:23 +05304546 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004547 dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen5e785092011-08-10 11:25:36 +03004548 dss_select_lcd_clk_source(dssdev->manager->id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03004549 dsi_cio_uninit(dssdev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304550 dsi_pll_uninit(dsidev, disconnect_lanes);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004551}
4552
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004553int omapdss_dsi_display_enable(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004554{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304555 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304556 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004557 int r = 0;
4558
4559 DSSDBG("dsi_display_enable\n");
4560
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304561 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004562
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304563 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004564
Tomi Valkeinen05e1d602011-06-23 16:38:21 +03004565 if (dssdev->manager == NULL) {
4566 DSSERR("failed to enable display: no manager\n");
4567 r = -ENODEV;
4568 goto err_start_dev;
4569 }
4570
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004571 r = omap_dss_start_device(dssdev);
4572 if (r) {
4573 DSSERR("failed to start device\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004574 goto err_start_dev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004575 }
4576
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004577 r = dsi_runtime_get(dsidev);
4578 if (r)
4579 goto err_get_dsi;
4580
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304581 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004582
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004583 _dsi_initialize_irq(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004584
4585 r = dsi_display_init_dispc(dssdev);
4586 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004587 goto err_init_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004588
4589 r = dsi_display_init_dsi(dssdev);
4590 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004591 goto err_init_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004592
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304593 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004594
4595 return 0;
4596
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004597err_init_dsi:
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004598 dsi_display_uninit_dispc(dssdev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004599err_init_dispc:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304600 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004601 dsi_runtime_put(dsidev);
4602err_get_dsi:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004603 omap_dss_stop_device(dssdev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004604err_start_dev:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304605 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004606 DSSDBG("dsi_display_enable FAILED\n");
4607 return r;
4608}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004609EXPORT_SYMBOL(omapdss_dsi_display_enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004610
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03004611void omapdss_dsi_display_disable(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004612 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004613{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304614 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304615 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304616
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004617 DSSDBG("dsi_display_disable\n");
4618
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304619 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004620
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304621 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004622
Tomi Valkeinen15ffa1d2011-06-16 14:34:06 +03004623 dsi_sync_vc(dsidev, 0);
4624 dsi_sync_vc(dsidev, 1);
4625 dsi_sync_vc(dsidev, 2);
4626 dsi_sync_vc(dsidev, 3);
4627
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004628 dsi_display_uninit_dispc(dssdev);
4629
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004630 dsi_display_uninit_dsi(dssdev, disconnect_lanes, enter_ulps);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004631
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004632 dsi_runtime_put(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304633 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004634
4635 omap_dss_stop_device(dssdev);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004636
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304637 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004638}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004639EXPORT_SYMBOL(omapdss_dsi_display_disable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004640
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004641int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004642{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304643 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4644 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4645
4646 dsi->te_enabled = enable;
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004647 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004648}
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004649EXPORT_SYMBOL(omapdss_dsi_enable_te);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004650
Archit Tanejae67458a2012-08-13 14:17:30 +05304651void omapdss_dsi_set_timings(struct omap_dss_device *dssdev,
4652 struct omap_video_timings *timings)
4653{
4654 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4655 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4656
4657 mutex_lock(&dsi->lock);
4658
4659 dsi->timings = *timings;
4660
4661 mutex_unlock(&dsi->lock);
4662}
4663EXPORT_SYMBOL(omapdss_dsi_set_timings);
4664
Archit Tanejae3525742012-08-09 15:23:43 +05304665void omapdss_dsi_set_size(struct omap_dss_device *dssdev, u16 w, u16 h)
4666{
4667 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4668 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4669
4670 mutex_lock(&dsi->lock);
4671
4672 dsi->timings.x_res = w;
4673 dsi->timings.y_res = h;
4674
4675 mutex_unlock(&dsi->lock);
4676}
4677EXPORT_SYMBOL(omapdss_dsi_set_size);
4678
Tomi Valkeinen9d8232a2012-03-01 16:58:39 +02004679static int __init dsi_init_display(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004680{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304681 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4682 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4683
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004684 DSSDBG("DSI init\n");
4685
Archit Taneja7e951ee2011-07-22 12:45:04 +05304686 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_CMD_MODE) {
4687 dssdev->caps = OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE |
4688 OMAP_DSS_DISPLAY_CAP_TEAR_ELIM;
4689 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004690
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304691 if (dsi->vdds_dsi_reg == NULL) {
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004692 struct regulator *vdds_dsi;
4693
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304694 vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004695
4696 if (IS_ERR(vdds_dsi)) {
4697 DSSERR("can't get VDDS_DSI regulator\n");
4698 return PTR_ERR(vdds_dsi);
4699 }
4700
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304701 dsi->vdds_dsi_reg = vdds_dsi;
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004702 }
4703
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004704 return 0;
4705}
4706
Archit Taneja5ee3c142011-03-02 12:35:53 +05304707int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
4708{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304709 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4710 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja5ee3c142011-03-02 12:35:53 +05304711 int i;
4712
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304713 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
4714 if (!dsi->vc[i].dssdev) {
4715 dsi->vc[i].dssdev = dssdev;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304716 *channel = i;
4717 return 0;
4718 }
4719 }
4720
4721 DSSERR("cannot get VC for display %s", dssdev->name);
4722 return -ENOSPC;
4723}
4724EXPORT_SYMBOL(omap_dsi_request_vc);
4725
4726int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
4727{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304728 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4729 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4730
Archit Taneja5ee3c142011-03-02 12:35:53 +05304731 if (vc_id < 0 || vc_id > 3) {
4732 DSSERR("VC ID out of range\n");
4733 return -EINVAL;
4734 }
4735
4736 if (channel < 0 || channel > 3) {
4737 DSSERR("Virtual Channel out of range\n");
4738 return -EINVAL;
4739 }
4740
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304741 if (dsi->vc[channel].dssdev != dssdev) {
Archit Taneja5ee3c142011-03-02 12:35:53 +05304742 DSSERR("Virtual Channel not allocated to display %s\n",
4743 dssdev->name);
4744 return -EINVAL;
4745 }
4746
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304747 dsi->vc[channel].vc_id = vc_id;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304748
4749 return 0;
4750}
4751EXPORT_SYMBOL(omap_dsi_set_vc_id);
4752
4753void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel)
4754{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304755 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4756 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4757
Archit Taneja5ee3c142011-03-02 12:35:53 +05304758 if ((channel >= 0 && channel <= 3) &&
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304759 dsi->vc[channel].dssdev == dssdev) {
4760 dsi->vc[channel].dssdev = NULL;
4761 dsi->vc[channel].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304762 }
4763}
4764EXPORT_SYMBOL(omap_dsi_release_vc);
4765
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304766void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03004767{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304768 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 7, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05304769 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05304770 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
4771 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC));
Tomi Valkeinene406f902010-06-09 15:28:12 +03004772}
4773
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304774void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03004775{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304776 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 8, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05304777 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05304778 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
4779 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI));
Tomi Valkeinene406f902010-06-09 15:28:12 +03004780}
4781
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304782static void dsi_calc_clock_param_ranges(struct platform_device *dsidev)
Taneja, Archit49641112011-03-14 23:28:23 -05004783{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304784 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4785
4786 dsi->regn_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGN);
4787 dsi->regm_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM);
4788 dsi->regm_dispc_max =
4789 dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DISPC);
4790 dsi->regm_dsi_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DSI);
4791 dsi->fint_min = dss_feat_get_param_min(FEAT_PARAM_DSIPLL_FINT);
4792 dsi->fint_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_FINT);
4793 dsi->lpdiv_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_LPDIV);
Taneja, Archit49641112011-03-14 23:28:23 -05004794}
4795
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004796static int dsi_get_clocks(struct platform_device *dsidev)
4797{
4798 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4799 struct clk *clk;
4800
4801 clk = clk_get(&dsidev->dev, "fck");
4802 if (IS_ERR(clk)) {
4803 DSSERR("can't get fck\n");
4804 return PTR_ERR(clk);
4805 }
4806
4807 dsi->dss_clk = clk;
4808
Tomi Valkeinenbfe4f8d2011-08-04 11:22:54 +03004809 clk = clk_get(&dsidev->dev, "sys_clk");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004810 if (IS_ERR(clk)) {
4811 DSSERR("can't get sys_clk\n");
4812 clk_put(dsi->dss_clk);
4813 dsi->dss_clk = NULL;
4814 return PTR_ERR(clk);
4815 }
4816
4817 dsi->sys_clk = clk;
4818
4819 return 0;
4820}
4821
4822static void dsi_put_clocks(struct platform_device *dsidev)
4823{
4824 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4825
4826 if (dsi->dss_clk)
4827 clk_put(dsi->dss_clk);
4828 if (dsi->sys_clk)
4829 clk_put(dsi->sys_clk);
4830}
4831
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03004832static void __init dsi_probe_pdata(struct platform_device *dsidev)
4833{
4834 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4835 struct omap_dss_board_info *pdata = dsidev->dev.platform_data;
4836 int i, r;
4837
4838 for (i = 0; i < pdata->num_devices; ++i) {
4839 struct omap_dss_device *dssdev = pdata->devices[i];
4840
4841 if (dssdev->type != OMAP_DISPLAY_TYPE_DSI)
4842 continue;
4843
4844 if (dssdev->phy.dsi.module != dsi->module_id)
4845 continue;
4846
4847 r = dsi_init_display(dssdev);
4848 if (r) {
4849 DSSERR("device %s init failed: %d\n", dssdev->name, r);
4850 continue;
4851 }
4852
4853 r = omap_dss_register_device(dssdev, &dsidev->dev, i);
4854 if (r)
4855 DSSERR("device %s register failed: %d\n",
4856 dssdev->name, r);
4857 }
4858}
4859
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03004860/* DSI1 HW IP initialisation */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004861static int __init omap_dsihw_probe(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004862{
4863 u32 rev;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004864 int r, i;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004865 struct resource *dsi_mem;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304866 struct dsi_data *dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004867
Julia Lawall6e2a14d2012-01-24 14:00:45 +01004868 dsi = devm_kzalloc(&dsidev->dev, sizeof(*dsi), GFP_KERNEL);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004869 if (!dsi)
4870 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304871
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004872 dsi->module_id = dsidev->id;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304873 dsi->pdev = dsidev;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004874 dsi_pdev_map[dsi->module_id] = dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304875 dev_set_drvdata(&dsidev->dev, dsi);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304876
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304877 spin_lock_init(&dsi->irq_lock);
4878 spin_lock_init(&dsi->errors_lock);
4879 dsi->errors = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004880
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02004881#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304882 spin_lock_init(&dsi->irq_stats_lock);
4883 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02004884#endif
4885
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304886 mutex_init(&dsi->lock);
4887 sema_init(&dsi->bus_lock, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004888
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304889 INIT_DELAYED_WORK_DEFERRABLE(&dsi->framedone_timeout_work,
4890 dsi_framedone_timeout_work_callback);
4891
4892#ifdef DSI_CATCH_MISSING_TE
4893 init_timer(&dsi->te_timer);
4894 dsi->te_timer.function = dsi_te_timeout;
4895 dsi->te_timer.data = 0;
4896#endif
4897 dsi_mem = platform_get_resource(dsi->pdev, IORESOURCE_MEM, 0);
4898 if (!dsi_mem) {
4899 DSSERR("can't get IORESOURCE_MEM DSI\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004900 return -EINVAL;
archit tanejaaffe3602011-02-23 08:41:03 +00004901 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004902
Julia Lawall6e2a14d2012-01-24 14:00:45 +01004903 dsi->base = devm_ioremap(&dsidev->dev, dsi_mem->start,
4904 resource_size(dsi_mem));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304905 if (!dsi->base) {
4906 DSSERR("can't ioremap DSI\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004907 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304908 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004909
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304910 dsi->irq = platform_get_irq(dsi->pdev, 0);
4911 if (dsi->irq < 0) {
4912 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004913 return -ENODEV;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304914 }
archit tanejaaffe3602011-02-23 08:41:03 +00004915
Julia Lawall6e2a14d2012-01-24 14:00:45 +01004916 r = devm_request_irq(&dsidev->dev, dsi->irq, omap_dsi_irq_handler,
4917 IRQF_SHARED, dev_name(&dsidev->dev), dsi->pdev);
archit tanejaaffe3602011-02-23 08:41:03 +00004918 if (r < 0) {
4919 DSSERR("request_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004920 return r;
archit tanejaaffe3602011-02-23 08:41:03 +00004921 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004922
Archit Taneja5ee3c142011-03-02 12:35:53 +05304923 /* DSI VCs initialization */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304924 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
Archit Tanejad6049142011-08-22 11:58:08 +05304925 dsi->vc[i].source = DSI_VC_SOURCE_L4;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304926 dsi->vc[i].dssdev = NULL;
4927 dsi->vc[i].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304928 }
4929
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304930 dsi_calc_clock_param_ranges(dsidev);
Taneja, Archit49641112011-03-14 23:28:23 -05004931
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004932 r = dsi_get_clocks(dsidev);
4933 if (r)
4934 return r;
4935
4936 pm_runtime_enable(&dsidev->dev);
4937
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004938 r = dsi_runtime_get(dsidev);
4939 if (r)
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004940 goto err_runtime_get;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004941
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304942 rev = dsi_read_reg(dsidev, DSI_REVISION);
4943 dev_dbg(&dsidev->dev, "OMAP DSI rev %d.%d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004944 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
4945
Tomi Valkeinend9820852011-10-12 15:05:59 +03004946 /* DSI on OMAP3 doesn't have register DSI_GNQ, set number
4947 * of data to 3 by default */
4948 if (dss_has_feature(FEAT_DSI_GNQ))
4949 /* NB_DATA_LANES */
4950 dsi->num_lanes_supported = 1 + REG_GET(dsidev, DSI_GNQ, 11, 9);
4951 else
4952 dsi->num_lanes_supported = 3;
Archit Taneja75d72472011-05-16 15:17:08 +05304953
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03004954 dsi_probe_pdata(dsidev);
Tomi Valkeinen35deca32012-03-01 15:45:53 +02004955
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004956 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004957
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004958 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02004959 dss_debugfs_create_file("dsi1_regs", dsi1_dump_regs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004960 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02004961 dss_debugfs_create_file("dsi2_regs", dsi2_dump_regs);
4962
4963#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004964 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02004965 dss_debugfs_create_file("dsi1_irqs", dsi1_dump_irqs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004966 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02004967 dss_debugfs_create_file("dsi2_irqs", dsi2_dump_irqs);
4968#endif
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004969 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004970
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004971err_runtime_get:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004972 pm_runtime_disable(&dsidev->dev);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004973 dsi_put_clocks(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004974 return r;
4975}
4976
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004977static int __exit omap_dsihw_remove(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004978{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304979 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4980
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03004981 WARN_ON(dsi->scp_clk_refcount > 0);
4982
Tomi Valkeinen35deca32012-03-01 15:45:53 +02004983 omap_dss_unregister_child_devices(&dsidev->dev);
4984
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004985 pm_runtime_disable(&dsidev->dev);
4986
4987 dsi_put_clocks(dsidev);
4988
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304989 if (dsi->vdds_dsi_reg != NULL) {
4990 if (dsi->vdds_dsi_enabled) {
4991 regulator_disable(dsi->vdds_dsi_reg);
4992 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen88257b22010-12-20 16:26:22 +02004993 }
4994
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304995 regulator_put(dsi->vdds_dsi_reg);
4996 dsi->vdds_dsi_reg = NULL;
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004997 }
4998
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004999 return 0;
5000}
5001
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005002static int dsi_runtime_suspend(struct device *dev)
5003{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005004 dispc_runtime_put();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005005
5006 return 0;
5007}
5008
5009static int dsi_runtime_resume(struct device *dev)
5010{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005011 int r;
5012
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005013 r = dispc_runtime_get();
5014 if (r)
Tomi Valkeinen852f0832012-02-17 17:58:04 +02005015 return r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005016
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005017 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005018}
5019
5020static const struct dev_pm_ops dsi_pm_ops = {
5021 .runtime_suspend = dsi_runtime_suspend,
5022 .runtime_resume = dsi_runtime_resume,
5023};
5024
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005025static struct platform_driver omap_dsihw_driver = {
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005026 .remove = __exit_p(omap_dsihw_remove),
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005027 .driver = {
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005028 .name = "omapdss_dsi",
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005029 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005030 .pm = &dsi_pm_ops,
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005031 },
5032};
5033
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005034int __init dsi_init_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005035{
Tomi Valkeinen61055d42012-03-07 12:53:38 +02005036 return platform_driver_probe(&omap_dsihw_driver, omap_dsihw_probe);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005037}
5038
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005039void __exit dsi_uninit_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005040{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02005041 platform_driver_unregister(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005042}