blob: b882a77911e6aca53b5f4b3d598232f1499297be [file] [log] [blame]
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001/*
2 * linux/drivers/video/omap2/dss/dsi.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#define DSS_SUBSYS_NAME "DSI"
21
22#include <linux/kernel.h>
23#include <linux/io.h>
24#include <linux/clk.h>
25#include <linux/device.h>
26#include <linux/err.h>
27#include <linux/interrupt.h>
28#include <linux/delay.h>
29#include <linux/mutex.h>
Paul Gortmaker355b2002011-07-03 16:17:28 -040030#include <linux/module.h>
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +020031#include <linux/semaphore.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020032#include <linux/seq_file.h>
33#include <linux/platform_device.h>
34#include <linux/regulator/consumer.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020035#include <linux/wait.h>
Tomi Valkeinen18946f62010-01-12 14:16:41 +020036#include <linux/workqueue.h>
Tomi Valkeinen40885ab2010-07-28 15:53:38 +030037#include <linux/sched.h>
Archit Tanejaf1da39d2011-05-12 17:26:27 +053038#include <linux/slab.h>
Archit Taneja5a8b5722011-05-12 17:26:29 +053039#include <linux/debugfs.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030040#include <linux/pm_runtime.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020041
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030042#include <video/omapdss.h>
Archit Taneja7a7c48f2011-08-25 18:25:03 +053043#include <video/mipi_display.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020044#include <plat/clock.h>
45
46#include "dss.h"
Archit Taneja819d8072011-03-01 11:54:00 +053047#include "dss_features.h"
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020048
49/*#define VERBOSE_IRQ*/
50#define DSI_CATCH_MISSING_TE
51
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020052struct dsi_reg { u16 idx; };
53
54#define DSI_REG(idx) ((const struct dsi_reg) { idx })
55
56#define DSI_SZ_REGS SZ_1K
57/* DSI Protocol Engine */
58
59#define DSI_REVISION DSI_REG(0x0000)
60#define DSI_SYSCONFIG DSI_REG(0x0010)
61#define DSI_SYSSTATUS DSI_REG(0x0014)
62#define DSI_IRQSTATUS DSI_REG(0x0018)
63#define DSI_IRQENABLE DSI_REG(0x001C)
64#define DSI_CTRL DSI_REG(0x0040)
Archit Taneja75d72472011-05-16 15:17:08 +053065#define DSI_GNQ DSI_REG(0x0044)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020066#define DSI_COMPLEXIO_CFG1 DSI_REG(0x0048)
67#define DSI_COMPLEXIO_IRQ_STATUS DSI_REG(0x004C)
68#define DSI_COMPLEXIO_IRQ_ENABLE DSI_REG(0x0050)
69#define DSI_CLK_CTRL DSI_REG(0x0054)
70#define DSI_TIMING1 DSI_REG(0x0058)
71#define DSI_TIMING2 DSI_REG(0x005C)
72#define DSI_VM_TIMING1 DSI_REG(0x0060)
73#define DSI_VM_TIMING2 DSI_REG(0x0064)
74#define DSI_VM_TIMING3 DSI_REG(0x0068)
75#define DSI_CLK_TIMING DSI_REG(0x006C)
76#define DSI_TX_FIFO_VC_SIZE DSI_REG(0x0070)
77#define DSI_RX_FIFO_VC_SIZE DSI_REG(0x0074)
78#define DSI_COMPLEXIO_CFG2 DSI_REG(0x0078)
79#define DSI_RX_FIFO_VC_FULLNESS DSI_REG(0x007C)
80#define DSI_VM_TIMING4 DSI_REG(0x0080)
81#define DSI_TX_FIFO_VC_EMPTINESS DSI_REG(0x0084)
82#define DSI_VM_TIMING5 DSI_REG(0x0088)
83#define DSI_VM_TIMING6 DSI_REG(0x008C)
84#define DSI_VM_TIMING7 DSI_REG(0x0090)
85#define DSI_STOPCLK_TIMING DSI_REG(0x0094)
86#define DSI_VC_CTRL(n) DSI_REG(0x0100 + (n * 0x20))
87#define DSI_VC_TE(n) DSI_REG(0x0104 + (n * 0x20))
88#define DSI_VC_LONG_PACKET_HEADER(n) DSI_REG(0x0108 + (n * 0x20))
89#define DSI_VC_LONG_PACKET_PAYLOAD(n) DSI_REG(0x010C + (n * 0x20))
90#define DSI_VC_SHORT_PACKET_HEADER(n) DSI_REG(0x0110 + (n * 0x20))
91#define DSI_VC_IRQSTATUS(n) DSI_REG(0x0118 + (n * 0x20))
92#define DSI_VC_IRQENABLE(n) DSI_REG(0x011C + (n * 0x20))
93
94/* DSIPHY_SCP */
95
96#define DSI_DSIPHY_CFG0 DSI_REG(0x200 + 0x0000)
97#define DSI_DSIPHY_CFG1 DSI_REG(0x200 + 0x0004)
98#define DSI_DSIPHY_CFG2 DSI_REG(0x200 + 0x0008)
99#define DSI_DSIPHY_CFG5 DSI_REG(0x200 + 0x0014)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +0300100#define DSI_DSIPHY_CFG10 DSI_REG(0x200 + 0x0028)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200101
102/* DSI_PLL_CTRL_SCP */
103
104#define DSI_PLL_CONTROL DSI_REG(0x300 + 0x0000)
105#define DSI_PLL_STATUS DSI_REG(0x300 + 0x0004)
106#define DSI_PLL_GO DSI_REG(0x300 + 0x0008)
107#define DSI_PLL_CONFIGURATION1 DSI_REG(0x300 + 0x000C)
108#define DSI_PLL_CONFIGURATION2 DSI_REG(0x300 + 0x0010)
109
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530110#define REG_GET(dsidev, idx, start, end) \
111 FLD_GET(dsi_read_reg(dsidev, idx), start, end)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200112
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530113#define REG_FLD_MOD(dsidev, idx, val, start, end) \
114 dsi_write_reg(dsidev, idx, FLD_MOD(dsi_read_reg(dsidev, idx), val, start, end))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200115
116/* Global interrupts */
117#define DSI_IRQ_VC0 (1 << 0)
118#define DSI_IRQ_VC1 (1 << 1)
119#define DSI_IRQ_VC2 (1 << 2)
120#define DSI_IRQ_VC3 (1 << 3)
121#define DSI_IRQ_WAKEUP (1 << 4)
122#define DSI_IRQ_RESYNC (1 << 5)
123#define DSI_IRQ_PLL_LOCK (1 << 7)
124#define DSI_IRQ_PLL_UNLOCK (1 << 8)
125#define DSI_IRQ_PLL_RECALL (1 << 9)
126#define DSI_IRQ_COMPLEXIO_ERR (1 << 10)
127#define DSI_IRQ_HS_TX_TIMEOUT (1 << 14)
128#define DSI_IRQ_LP_RX_TIMEOUT (1 << 15)
129#define DSI_IRQ_TE_TRIGGER (1 << 16)
130#define DSI_IRQ_ACK_TRIGGER (1 << 17)
131#define DSI_IRQ_SYNC_LOST (1 << 18)
132#define DSI_IRQ_LDO_POWER_GOOD (1 << 19)
133#define DSI_IRQ_TA_TIMEOUT (1 << 20)
134#define DSI_IRQ_ERROR_MASK \
135 (DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
Archit Taneja8af6ff02011-09-05 16:48:27 +0530136 DSI_IRQ_TA_TIMEOUT | DSI_IRQ_SYNC_LOST)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200137#define DSI_IRQ_CHANNEL_MASK 0xf
138
139/* Virtual channel interrupts */
140#define DSI_VC_IRQ_CS (1 << 0)
141#define DSI_VC_IRQ_ECC_CORR (1 << 1)
142#define DSI_VC_IRQ_PACKET_SENT (1 << 2)
143#define DSI_VC_IRQ_FIFO_TX_OVF (1 << 3)
144#define DSI_VC_IRQ_FIFO_RX_OVF (1 << 4)
145#define DSI_VC_IRQ_BTA (1 << 5)
146#define DSI_VC_IRQ_ECC_NO_CORR (1 << 6)
147#define DSI_VC_IRQ_FIFO_TX_UDF (1 << 7)
148#define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
149#define DSI_VC_IRQ_ERROR_MASK \
150 (DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
151 DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
152 DSI_VC_IRQ_FIFO_TX_UDF)
153
154/* ComplexIO interrupts */
155#define DSI_CIO_IRQ_ERRSYNCESC1 (1 << 0)
156#define DSI_CIO_IRQ_ERRSYNCESC2 (1 << 1)
157#define DSI_CIO_IRQ_ERRSYNCESC3 (1 << 2)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200158#define DSI_CIO_IRQ_ERRSYNCESC4 (1 << 3)
159#define DSI_CIO_IRQ_ERRSYNCESC5 (1 << 4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200160#define DSI_CIO_IRQ_ERRESC1 (1 << 5)
161#define DSI_CIO_IRQ_ERRESC2 (1 << 6)
162#define DSI_CIO_IRQ_ERRESC3 (1 << 7)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200163#define DSI_CIO_IRQ_ERRESC4 (1 << 8)
164#define DSI_CIO_IRQ_ERRESC5 (1 << 9)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200165#define DSI_CIO_IRQ_ERRCONTROL1 (1 << 10)
166#define DSI_CIO_IRQ_ERRCONTROL2 (1 << 11)
167#define DSI_CIO_IRQ_ERRCONTROL3 (1 << 12)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200168#define DSI_CIO_IRQ_ERRCONTROL4 (1 << 13)
169#define DSI_CIO_IRQ_ERRCONTROL5 (1 << 14)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200170#define DSI_CIO_IRQ_STATEULPS1 (1 << 15)
171#define DSI_CIO_IRQ_STATEULPS2 (1 << 16)
172#define DSI_CIO_IRQ_STATEULPS3 (1 << 17)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200173#define DSI_CIO_IRQ_STATEULPS4 (1 << 18)
174#define DSI_CIO_IRQ_STATEULPS5 (1 << 19)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200175#define DSI_CIO_IRQ_ERRCONTENTIONLP0_1 (1 << 20)
176#define DSI_CIO_IRQ_ERRCONTENTIONLP1_1 (1 << 21)
177#define DSI_CIO_IRQ_ERRCONTENTIONLP0_2 (1 << 22)
178#define DSI_CIO_IRQ_ERRCONTENTIONLP1_2 (1 << 23)
179#define DSI_CIO_IRQ_ERRCONTENTIONLP0_3 (1 << 24)
180#define DSI_CIO_IRQ_ERRCONTENTIONLP1_3 (1 << 25)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200181#define DSI_CIO_IRQ_ERRCONTENTIONLP0_4 (1 << 26)
182#define DSI_CIO_IRQ_ERRCONTENTIONLP1_4 (1 << 27)
183#define DSI_CIO_IRQ_ERRCONTENTIONLP0_5 (1 << 28)
184#define DSI_CIO_IRQ_ERRCONTENTIONLP1_5 (1 << 29)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200185#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0 (1 << 30)
186#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1 (1 << 31)
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300187#define DSI_CIO_IRQ_ERROR_MASK \
188 (DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200189 DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRSYNCESC4 | \
190 DSI_CIO_IRQ_ERRSYNCESC5 | \
191 DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
192 DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRESC4 | \
193 DSI_CIO_IRQ_ERRESC5 | \
194 DSI_CIO_IRQ_ERRCONTROL1 | DSI_CIO_IRQ_ERRCONTROL2 | \
195 DSI_CIO_IRQ_ERRCONTROL3 | DSI_CIO_IRQ_ERRCONTROL4 | \
196 DSI_CIO_IRQ_ERRCONTROL5 | \
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300197 DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
198 DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200199 DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3 | \
200 DSI_CIO_IRQ_ERRCONTENTIONLP0_4 | DSI_CIO_IRQ_ERRCONTENTIONLP1_4 | \
201 DSI_CIO_IRQ_ERRCONTENTIONLP0_5 | DSI_CIO_IRQ_ERRCONTENTIONLP1_5)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200202
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200203typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);
204
205#define DSI_MAX_NR_ISRS 2
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300206#define DSI_MAX_NR_LANES 5
207
208enum dsi_lane_function {
209 DSI_LANE_UNUSED = 0,
210 DSI_LANE_CLK,
211 DSI_LANE_DATA1,
212 DSI_LANE_DATA2,
213 DSI_LANE_DATA3,
214 DSI_LANE_DATA4,
215};
216
217struct dsi_lane_config {
218 enum dsi_lane_function function;
219 u8 polarity;
220};
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200221
222struct dsi_isr_data {
223 omap_dsi_isr_t isr;
224 void *arg;
225 u32 mask;
226};
227
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200228enum fifo_size {
229 DSI_FIFO_SIZE_0 = 0,
230 DSI_FIFO_SIZE_32 = 1,
231 DSI_FIFO_SIZE_64 = 2,
232 DSI_FIFO_SIZE_96 = 3,
233 DSI_FIFO_SIZE_128 = 4,
234};
235
Archit Tanejad6049142011-08-22 11:58:08 +0530236enum dsi_vc_source {
237 DSI_VC_SOURCE_L4 = 0,
238 DSI_VC_SOURCE_VP,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200239};
240
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200241struct dsi_irq_stats {
242 unsigned long last_reset;
243 unsigned irq_count;
244 unsigned dsi_irqs[32];
245 unsigned vc_irqs[4][32];
246 unsigned cio_irqs[32];
247};
248
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200249struct dsi_isr_tables {
250 struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
251 struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
252 struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
253};
254
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530255struct dsi_data {
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000256 struct platform_device *pdev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200257 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300258
Tomi Valkeinen11ee9602012-03-09 16:07:39 +0200259 int module_id;
260
archit tanejaaffe3602011-02-23 08:41:03 +0000261 int irq;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200262
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300263 struct clk *dss_clk;
264 struct clk *sys_clk;
265
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200266 struct dsi_clock_info current_cinfo;
267
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +0300268 bool vdds_dsi_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200269 struct regulator *vdds_dsi_reg;
270
271 struct {
Archit Tanejad6049142011-08-22 11:58:08 +0530272 enum dsi_vc_source source;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200273 struct omap_dss_device *dssdev;
274 enum fifo_size fifo_size;
Archit Taneja5ee3c142011-03-02 12:35:53 +0530275 int vc_id;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200276 } vc[4];
277
278 struct mutex lock;
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200279 struct semaphore bus_lock;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200280
281 unsigned pll_locked;
282
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200283 spinlock_t irq_lock;
284 struct dsi_isr_tables isr_tables;
285 /* space for a copy used by the interrupt handler */
286 struct dsi_isr_tables isr_tables_copy;
287
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200288 int update_channel;
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200289#ifdef DEBUG
290 unsigned update_bytes;
291#endif
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200292
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200293 bool te_enabled;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +0300294 bool ulps_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200295
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200296 void (*framedone_callback)(int, void *);
297 void *framedone_data;
298
299 struct delayed_work framedone_timeout_work;
300
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200301#ifdef DSI_CATCH_MISSING_TE
302 struct timer_list te_timer;
303#endif
304
305 unsigned long cache_req_pck;
306 unsigned long cache_clk_freq;
307 struct dsi_clock_info cache_cinfo;
308
309 u32 errors;
310 spinlock_t errors_lock;
311#ifdef DEBUG
312 ktime_t perf_setup_time;
313 ktime_t perf_start_time;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200314#endif
315 int debug_read;
316 int debug_write;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200317
318#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
319 spinlock_t irq_stats_lock;
320 struct dsi_irq_stats irq_stats;
321#endif
Taneja, Archit49641112011-03-14 23:28:23 -0500322 /* DSI PLL Parameter Ranges */
323 unsigned long regm_max, regn_max;
324 unsigned long regm_dispc_max, regm_dsi_max;
325 unsigned long fint_min, fint_max;
326 unsigned long lpdiv_max;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300327
Tomi Valkeinend9820852011-10-12 15:05:59 +0300328 unsigned num_lanes_supported;
Archit Taneja75d72472011-05-16 15:17:08 +0530329
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300330 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
331 unsigned num_lanes_used;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300332
333 unsigned scp_clk_refcount;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530334};
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200335
Archit Taneja2e868db2011-05-12 17:26:28 +0530336struct dsi_packet_sent_handler_data {
337 struct platform_device *dsidev;
338 struct completion *completion;
339};
340
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530341static struct platform_device *dsi_pdev_map[MAX_NUM_DSI];
342
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200343#ifdef DEBUG
Rusty Russell90ab5ee2012-01-13 09:32:20 +1030344static bool dsi_perf;
345module_param(dsi_perf, bool, 0644);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200346#endif
347
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530348static inline struct dsi_data *dsi_get_dsidrv_data(struct platform_device *dsidev)
349{
350 return dev_get_drvdata(&dsidev->dev);
351}
352
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530353static inline struct platform_device *dsi_get_dsidev_from_dssdev(struct omap_dss_device *dssdev)
354{
355 return dsi_pdev_map[dssdev->phy.dsi.module];
356}
357
358struct platform_device *dsi_get_dsidev_from_id(int module)
359{
360 return dsi_pdev_map[module];
361}
362
363static inline void dsi_write_reg(struct platform_device *dsidev,
364 const struct dsi_reg idx, u32 val)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200365{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530366 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
367
368 __raw_writel(val, dsi->base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200369}
370
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530371static inline u32 dsi_read_reg(struct platform_device *dsidev,
372 const struct dsi_reg idx)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200373{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530374 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
375
376 return __raw_readl(dsi->base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200377}
378
Archit Taneja1ffefe72011-05-12 17:26:24 +0530379void dsi_bus_lock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200380{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530381 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
382 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
383
384 down(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200385}
386EXPORT_SYMBOL(dsi_bus_lock);
387
Archit Taneja1ffefe72011-05-12 17:26:24 +0530388void dsi_bus_unlock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200389{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530390 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
391 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
392
393 up(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200394}
395EXPORT_SYMBOL(dsi_bus_unlock);
396
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530397static bool dsi_bus_is_locked(struct platform_device *dsidev)
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200398{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530399 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
400
401 return dsi->bus_lock.count == 0;
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200402}
403
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +0200404static void dsi_completion_handler(void *data, u32 mask)
405{
406 complete((struct completion *)data);
407}
408
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530409static inline int wait_for_bit_change(struct platform_device *dsidev,
410 const struct dsi_reg idx, int bitnum, int value)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200411{
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300412 unsigned long timeout;
413 ktime_t wait;
414 int t;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200415
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300416 /* first busyloop to see if the bit changes right away */
417 t = 100;
418 while (t-- > 0) {
419 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
420 return value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200421 }
422
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300423 /* then loop for 500ms, sleeping for 1ms in between */
424 timeout = jiffies + msecs_to_jiffies(500);
425 while (time_before(jiffies, timeout)) {
426 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
427 return value;
428
429 wait = ns_to_ktime(1000 * 1000);
430 set_current_state(TASK_UNINTERRUPTIBLE);
431 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
432 }
433
434 return !value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200435}
436
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530437u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
438{
439 switch (fmt) {
440 case OMAP_DSS_DSI_FMT_RGB888:
441 case OMAP_DSS_DSI_FMT_RGB666:
442 return 24;
443 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
444 return 18;
445 case OMAP_DSS_DSI_FMT_RGB565:
446 return 16;
447 default:
448 BUG();
449 }
450}
451
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200452#ifdef DEBUG
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530453static void dsi_perf_mark_setup(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200454{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530455 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
456 dsi->perf_setup_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200457}
458
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530459static void dsi_perf_mark_start(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200460{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530461 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
462 dsi->perf_start_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200463}
464
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530465static void dsi_perf_show(struct platform_device *dsidev, const char *name)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200466{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530467 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200468 ktime_t t, setup_time, trans_time;
469 u32 total_bytes;
470 u32 setup_us, trans_us, total_us;
471
472 if (!dsi_perf)
473 return;
474
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200475 t = ktime_get();
476
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530477 setup_time = ktime_sub(dsi->perf_start_time, dsi->perf_setup_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200478 setup_us = (u32)ktime_to_us(setup_time);
479 if (setup_us == 0)
480 setup_us = 1;
481
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530482 trans_time = ktime_sub(t, dsi->perf_start_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200483 trans_us = (u32)ktime_to_us(trans_time);
484 if (trans_us == 0)
485 trans_us = 1;
486
487 total_us = setup_us + trans_us;
488
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200489 total_bytes = dsi->update_bytes;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200490
Tomi Valkeinen1bbb2752010-01-11 16:41:10 +0200491 printk(KERN_INFO "DSI(%s): %u us + %u us = %u us (%uHz), "
492 "%u bytes, %u kbytes/sec\n",
493 name,
494 setup_us,
495 trans_us,
496 total_us,
497 1000*1000 / total_us,
498 total_bytes,
499 total_bytes * 1000 / total_us);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200500}
501#else
Tomi Valkeinen4a9a5e32011-05-23 16:36:09 +0300502static inline void dsi_perf_mark_setup(struct platform_device *dsidev)
503{
504}
505
506static inline void dsi_perf_mark_start(struct platform_device *dsidev)
507{
508}
509
510static inline void dsi_perf_show(struct platform_device *dsidev,
511 const char *name)
512{
513}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200514#endif
515
516static void print_irq_status(u32 status)
517{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200518 if (status == 0)
519 return;
520
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200521#ifndef VERBOSE_IRQ
522 if ((status & ~DSI_IRQ_CHANNEL_MASK) == 0)
523 return;
524#endif
525 printk(KERN_DEBUG "DSI IRQ: 0x%x: ", status);
526
527#define PIS(x) \
528 if (status & DSI_IRQ_##x) \
529 printk(#x " ");
530#ifdef VERBOSE_IRQ
531 PIS(VC0);
532 PIS(VC1);
533 PIS(VC2);
534 PIS(VC3);
535#endif
536 PIS(WAKEUP);
537 PIS(RESYNC);
538 PIS(PLL_LOCK);
539 PIS(PLL_UNLOCK);
540 PIS(PLL_RECALL);
541 PIS(COMPLEXIO_ERR);
542 PIS(HS_TX_TIMEOUT);
543 PIS(LP_RX_TIMEOUT);
544 PIS(TE_TRIGGER);
545 PIS(ACK_TRIGGER);
546 PIS(SYNC_LOST);
547 PIS(LDO_POWER_GOOD);
548 PIS(TA_TIMEOUT);
549#undef PIS
550
551 printk("\n");
552}
553
554static void print_irq_status_vc(int channel, u32 status)
555{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200556 if (status == 0)
557 return;
558
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200559#ifndef VERBOSE_IRQ
560 if ((status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
561 return;
562#endif
563 printk(KERN_DEBUG "DSI VC(%d) IRQ 0x%x: ", channel, status);
564
565#define PIS(x) \
566 if (status & DSI_VC_IRQ_##x) \
567 printk(#x " ");
568 PIS(CS);
569 PIS(ECC_CORR);
570#ifdef VERBOSE_IRQ
571 PIS(PACKET_SENT);
572#endif
573 PIS(FIFO_TX_OVF);
574 PIS(FIFO_RX_OVF);
575 PIS(BTA);
576 PIS(ECC_NO_CORR);
577 PIS(FIFO_TX_UDF);
578 PIS(PP_BUSY_CHANGE);
579#undef PIS
580 printk("\n");
581}
582
583static void print_irq_status_cio(u32 status)
584{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200585 if (status == 0)
586 return;
587
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200588 printk(KERN_DEBUG "DSI CIO IRQ 0x%x: ", status);
589
590#define PIS(x) \
591 if (status & DSI_CIO_IRQ_##x) \
592 printk(#x " ");
593 PIS(ERRSYNCESC1);
594 PIS(ERRSYNCESC2);
595 PIS(ERRSYNCESC3);
596 PIS(ERRESC1);
597 PIS(ERRESC2);
598 PIS(ERRESC3);
599 PIS(ERRCONTROL1);
600 PIS(ERRCONTROL2);
601 PIS(ERRCONTROL3);
602 PIS(STATEULPS1);
603 PIS(STATEULPS2);
604 PIS(STATEULPS3);
605 PIS(ERRCONTENTIONLP0_1);
606 PIS(ERRCONTENTIONLP1_1);
607 PIS(ERRCONTENTIONLP0_2);
608 PIS(ERRCONTENTIONLP1_2);
609 PIS(ERRCONTENTIONLP0_3);
610 PIS(ERRCONTENTIONLP1_3);
611 PIS(ULPSACTIVENOT_ALL0);
612 PIS(ULPSACTIVENOT_ALL1);
613#undef PIS
614
615 printk("\n");
616}
617
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200618#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530619static void dsi_collect_irq_stats(struct platform_device *dsidev, u32 irqstatus,
620 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200621{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530622 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200623 int i;
624
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530625 spin_lock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200626
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530627 dsi->irq_stats.irq_count++;
628 dss_collect_irq_stats(irqstatus, dsi->irq_stats.dsi_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200629
630 for (i = 0; i < 4; ++i)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530631 dss_collect_irq_stats(vcstatus[i], dsi->irq_stats.vc_irqs[i]);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200632
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530633 dss_collect_irq_stats(ciostatus, dsi->irq_stats.cio_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200634
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530635 spin_unlock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200636}
637#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530638#define dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200639#endif
640
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200641static int debug_irq;
642
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530643static void dsi_handle_irq_errors(struct platform_device *dsidev, u32 irqstatus,
644 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200645{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530646 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200647 int i;
648
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200649 if (irqstatus & DSI_IRQ_ERROR_MASK) {
650 DSSERR("DSI error, irqstatus %x\n", irqstatus);
651 print_irq_status(irqstatus);
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530652 spin_lock(&dsi->errors_lock);
653 dsi->errors |= irqstatus & DSI_IRQ_ERROR_MASK;
654 spin_unlock(&dsi->errors_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200655 } else if (debug_irq) {
656 print_irq_status(irqstatus);
657 }
658
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200659 for (i = 0; i < 4; ++i) {
660 if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
661 DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
662 i, vcstatus[i]);
663 print_irq_status_vc(i, vcstatus[i]);
664 } else if (debug_irq) {
665 print_irq_status_vc(i, vcstatus[i]);
666 }
667 }
668
669 if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
670 DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
671 print_irq_status_cio(ciostatus);
672 } else if (debug_irq) {
673 print_irq_status_cio(ciostatus);
674 }
675}
676
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200677static void dsi_call_isrs(struct dsi_isr_data *isr_array,
678 unsigned isr_array_size, u32 irqstatus)
679{
680 struct dsi_isr_data *isr_data;
681 int i;
682
683 for (i = 0; i < isr_array_size; i++) {
684 isr_data = &isr_array[i];
685 if (isr_data->isr && isr_data->mask & irqstatus)
686 isr_data->isr(isr_data->arg, irqstatus);
687 }
688}
689
690static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
691 u32 irqstatus, u32 *vcstatus, u32 ciostatus)
692{
693 int i;
694
695 dsi_call_isrs(isr_tables->isr_table,
696 ARRAY_SIZE(isr_tables->isr_table),
697 irqstatus);
698
699 for (i = 0; i < 4; ++i) {
700 if (vcstatus[i] == 0)
701 continue;
702 dsi_call_isrs(isr_tables->isr_table_vc[i],
703 ARRAY_SIZE(isr_tables->isr_table_vc[i]),
704 vcstatus[i]);
705 }
706
707 if (ciostatus != 0)
708 dsi_call_isrs(isr_tables->isr_table_cio,
709 ARRAY_SIZE(isr_tables->isr_table_cio),
710 ciostatus);
711}
712
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200713static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
714{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530715 struct platform_device *dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530716 struct dsi_data *dsi;
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200717 u32 irqstatus, vcstatus[4], ciostatus;
718 int i;
719
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530720 dsidev = (struct platform_device *) arg;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530721 dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530722
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530723 spin_lock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200724
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530725 irqstatus = dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200726
727 /* IRQ is not for us */
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200728 if (!irqstatus) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530729 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200730 return IRQ_NONE;
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200731 }
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200732
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530733 dsi_write_reg(dsidev, DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200734 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530735 dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200736
737 for (i = 0; i < 4; ++i) {
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200738 if ((irqstatus & (1 << i)) == 0) {
739 vcstatus[i] = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200740 continue;
Tomi Valkeinenab83b142010-06-09 15:31:01 +0300741 }
742
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530743 vcstatus[i] = dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200744
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530745 dsi_write_reg(dsidev, DSI_VC_IRQSTATUS(i), vcstatus[i]);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200746 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530747 dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200748 }
749
750 if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530751 ciostatus = dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200752
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530753 dsi_write_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200754 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530755 dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200756 } else {
757 ciostatus = 0;
758 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200759
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200760#ifdef DSI_CATCH_MISSING_TE
761 if (irqstatus & DSI_IRQ_TE_TRIGGER)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530762 del_timer(&dsi->te_timer);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200763#endif
764
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200765 /* make a copy and unlock, so that isrs can unregister
766 * themselves */
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530767 memcpy(&dsi->isr_tables_copy, &dsi->isr_tables,
768 sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200769
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530770 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200771
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530772 dsi_handle_isrs(&dsi->isr_tables_copy, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200773
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530774 dsi_handle_irq_errors(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200775
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530776 dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200777
archit tanejaaffe3602011-02-23 08:41:03 +0000778 return IRQ_HANDLED;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200779}
780
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530781/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530782static void _omap_dsi_configure_irqs(struct platform_device *dsidev,
783 struct dsi_isr_data *isr_array,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200784 unsigned isr_array_size, u32 default_mask,
785 const struct dsi_reg enable_reg,
786 const struct dsi_reg status_reg)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200787{
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200788 struct dsi_isr_data *isr_data;
789 u32 mask;
790 u32 old_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200791 int i;
792
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200793 mask = default_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200794
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200795 for (i = 0; i < isr_array_size; i++) {
796 isr_data = &isr_array[i];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200797
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200798 if (isr_data->isr == NULL)
799 continue;
800
801 mask |= isr_data->mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200802 }
803
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530804 old_mask = dsi_read_reg(dsidev, enable_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200805 /* clear the irqstatus for newly enabled irqs */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530806 dsi_write_reg(dsidev, status_reg, (mask ^ old_mask) & mask);
807 dsi_write_reg(dsidev, enable_reg, mask);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200808
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200809 /* flush posted writes */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530810 dsi_read_reg(dsidev, enable_reg);
811 dsi_read_reg(dsidev, status_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200812}
813
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530814/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530815static void _omap_dsi_set_irqs(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200816{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530817 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200818 u32 mask = DSI_IRQ_ERROR_MASK;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200819#ifdef DSI_CATCH_MISSING_TE
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200820 mask |= DSI_IRQ_TE_TRIGGER;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200821#endif
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530822 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table,
823 ARRAY_SIZE(dsi->isr_tables.isr_table), mask,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200824 DSI_IRQENABLE, DSI_IRQSTATUS);
825}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200826
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530827/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530828static void _omap_dsi_set_irqs_vc(struct platform_device *dsidev, int vc)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200829{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530830 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
831
832 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_vc[vc],
833 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[vc]),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200834 DSI_VC_IRQ_ERROR_MASK,
835 DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
836}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200837
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530838/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530839static void _omap_dsi_set_irqs_cio(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200840{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530841 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
842
843 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_cio,
844 ARRAY_SIZE(dsi->isr_tables.isr_table_cio),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200845 DSI_CIO_IRQ_ERROR_MASK,
846 DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
847}
848
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530849static void _dsi_initialize_irq(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200850{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530851 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200852 unsigned long flags;
853 int vc;
854
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530855 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200856
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530857 memset(&dsi->isr_tables, 0, sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200858
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530859 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200860 for (vc = 0; vc < 4; ++vc)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530861 _omap_dsi_set_irqs_vc(dsidev, vc);
862 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200863
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530864 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200865}
866
867static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
868 struct dsi_isr_data *isr_array, unsigned isr_array_size)
869{
870 struct dsi_isr_data *isr_data;
871 int free_idx;
872 int i;
873
874 BUG_ON(isr == NULL);
875
876 /* check for duplicate entry and find a free slot */
877 free_idx = -1;
878 for (i = 0; i < isr_array_size; i++) {
879 isr_data = &isr_array[i];
880
881 if (isr_data->isr == isr && isr_data->arg == arg &&
882 isr_data->mask == mask) {
883 return -EINVAL;
884 }
885
886 if (isr_data->isr == NULL && free_idx == -1)
887 free_idx = i;
888 }
889
890 if (free_idx == -1)
891 return -EBUSY;
892
893 isr_data = &isr_array[free_idx];
894 isr_data->isr = isr;
895 isr_data->arg = arg;
896 isr_data->mask = mask;
897
898 return 0;
899}
900
901static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
902 struct dsi_isr_data *isr_array, unsigned isr_array_size)
903{
904 struct dsi_isr_data *isr_data;
905 int i;
906
907 for (i = 0; i < isr_array_size; i++) {
908 isr_data = &isr_array[i];
909 if (isr_data->isr != isr || isr_data->arg != arg ||
910 isr_data->mask != mask)
911 continue;
912
913 isr_data->isr = NULL;
914 isr_data->arg = NULL;
915 isr_data->mask = 0;
916
917 return 0;
918 }
919
920 return -EINVAL;
921}
922
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530923static int dsi_register_isr(struct platform_device *dsidev, omap_dsi_isr_t isr,
924 void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200925{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530926 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200927 unsigned long flags;
928 int r;
929
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530930 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200931
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530932 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table,
933 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200934
935 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530936 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200937
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530938 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200939
940 return r;
941}
942
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530943static int dsi_unregister_isr(struct platform_device *dsidev,
944 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200945{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530946 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200947 unsigned long flags;
948 int r;
949
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530950 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200951
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530952 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table,
953 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200954
955 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530956 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200957
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530958 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200959
960 return r;
961}
962
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530963static int dsi_register_isr_vc(struct platform_device *dsidev, int channel,
964 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200965{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530966 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200967 unsigned long flags;
968 int r;
969
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530970 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200971
972 r = _dsi_register_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530973 dsi->isr_tables.isr_table_vc[channel],
974 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200975
976 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530977 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200978
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530979 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200980
981 return r;
982}
983
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530984static int dsi_unregister_isr_vc(struct platform_device *dsidev, int channel,
985 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200986{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530987 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200988 unsigned long flags;
989 int r;
990
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530991 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200992
993 r = _dsi_unregister_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530994 dsi->isr_tables.isr_table_vc[channel],
995 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200996
997 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530998 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200999
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301000 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001001
1002 return r;
1003}
1004
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301005static int dsi_register_isr_cio(struct platform_device *dsidev,
1006 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001007{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301008 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001009 unsigned long flags;
1010 int r;
1011
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301012 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001013
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301014 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1015 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001016
1017 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301018 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001019
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301020 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001021
1022 return r;
1023}
1024
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301025static int dsi_unregister_isr_cio(struct platform_device *dsidev,
1026 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001027{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301028 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001029 unsigned long flags;
1030 int r;
1031
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301032 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001033
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301034 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1035 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001036
1037 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301038 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001039
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301040 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001041
1042 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001043}
1044
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301045static u32 dsi_get_errors(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001046{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301047 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001048 unsigned long flags;
1049 u32 e;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301050 spin_lock_irqsave(&dsi->errors_lock, flags);
1051 e = dsi->errors;
1052 dsi->errors = 0;
1053 spin_unlock_irqrestore(&dsi->errors_lock, flags);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001054 return e;
1055}
1056
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001057int dsi_runtime_get(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001058{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001059 int r;
1060 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1061
1062 DSSDBG("dsi_runtime_get\n");
1063
1064 r = pm_runtime_get_sync(&dsi->pdev->dev);
1065 WARN_ON(r < 0);
1066 return r < 0 ? r : 0;
1067}
1068
1069void dsi_runtime_put(struct platform_device *dsidev)
1070{
1071 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1072 int r;
1073
1074 DSSDBG("dsi_runtime_put\n");
1075
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +02001076 r = pm_runtime_put_sync(&dsi->pdev->dev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001077 WARN_ON(r < 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001078}
1079
1080/* source clock for DSI PLL. this could also be PCLKFREE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301081static inline void dsi_enable_pll_clock(struct platform_device *dsidev,
1082 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001083{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301084 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1085
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001086 if (enable)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001087 clk_enable(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001088 else
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001089 clk_disable(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001090
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301091 if (enable && dsi->pll_locked) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301092 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001093 DSSERR("cannot lock PLL when enabling clocks\n");
1094 }
1095}
1096
1097#ifdef DEBUG
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301098static void _dsi_print_reset_status(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001099{
1100 u32 l;
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001101 int b0, b1, b2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001102
1103 if (!dss_debug)
1104 return;
1105
1106 /* A dummy read using the SCP interface to any DSIPHY register is
1107 * required after DSIPHY reset to complete the reset of the DSI complex
1108 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301109 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001110
1111 printk(KERN_DEBUG "DSI resets: ");
1112
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301113 l = dsi_read_reg(dsidev, DSI_PLL_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001114 printk("PLL (%d) ", FLD_GET(l, 0, 0));
1115
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301116 l = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001117 printk("CIO (%d) ", FLD_GET(l, 29, 29));
1118
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001119 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
1120 b0 = 28;
1121 b1 = 27;
1122 b2 = 26;
1123 } else {
1124 b0 = 24;
1125 b1 = 25;
1126 b2 = 26;
1127 }
1128
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301129 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001130 printk("PHY (%x%x%x, %d, %d, %d)\n",
1131 FLD_GET(l, b0, b0),
1132 FLD_GET(l, b1, b1),
1133 FLD_GET(l, b2, b2),
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001134 FLD_GET(l, 29, 29),
1135 FLD_GET(l, 30, 30),
1136 FLD_GET(l, 31, 31));
1137}
1138#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301139#define _dsi_print_reset_status(x)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001140#endif
1141
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301142static inline int dsi_if_enable(struct platform_device *dsidev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001143{
1144 DSSDBG("dsi_if_enable(%d)\n", enable);
1145
1146 enable = enable ? 1 : 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301147 REG_FLD_MOD(dsidev, DSI_CTRL, enable, 0, 0); /* IF_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001148
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301149 if (wait_for_bit_change(dsidev, DSI_CTRL, 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001150 DSSERR("Failed to set dsi_if_enable to %d\n", enable);
1151 return -EIO;
1152 }
1153
1154 return 0;
1155}
1156
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301157unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001158{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301159 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1160
1161 return dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001162}
1163
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301164static unsigned long dsi_get_pll_hsdiv_dsi_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001165{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301166 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1167
1168 return dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001169}
1170
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301171static unsigned long dsi_get_txbyteclkhs(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001172{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301173 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1174
1175 return dsi->current_cinfo.clkin4ddr / 16;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001176}
1177
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301178static unsigned long dsi_fclk_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001179{
1180 unsigned long r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001181 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001182
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001183 if (dss_get_dsi_clk_source(dsi->module_id) == OMAP_DSS_CLK_SRC_FCK) {
Archit Taneja1bb47832011-02-24 14:17:30 +05301184 /* DSI FCLK source is DSS_CLK_FCK */
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001185 r = clk_get_rate(dsi->dss_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001186 } else {
Archit Taneja1bb47832011-02-24 14:17:30 +05301187 /* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301188 r = dsi_get_pll_hsdiv_dsi_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001189 }
1190
1191 return r;
1192}
1193
1194static int dsi_set_lp_clk_divisor(struct omap_dss_device *dssdev)
1195{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301196 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301197 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001198 unsigned long dsi_fclk;
1199 unsigned lp_clk_div;
1200 unsigned long lp_clk;
1201
Tomi Valkeinenc6940a32011-02-22 13:36:10 +02001202 lp_clk_div = dssdev->clocks.dsi.lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001203
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301204 if (lp_clk_div == 0 || lp_clk_div > dsi->lpdiv_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001205 return -EINVAL;
1206
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301207 dsi_fclk = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001208
1209 lp_clk = dsi_fclk / 2 / lp_clk_div;
1210
1211 DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301212 dsi->current_cinfo.lp_clk = lp_clk;
1213 dsi->current_cinfo.lp_clk_div = lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001214
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301215 /* LP_CLK_DIVISOR */
1216 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, lp_clk_div, 12, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001217
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301218 /* LP_RX_SYNCHRO_ENABLE */
1219 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0, 21, 21);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001220
1221 return 0;
1222}
1223
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301224static void dsi_enable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001225{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301226 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1227
1228 if (dsi->scp_clk_refcount++ == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301229 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001230}
1231
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301232static void dsi_disable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001233{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301234 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1235
1236 WARN_ON(dsi->scp_clk_refcount == 0);
1237 if (--dsi->scp_clk_refcount == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301238 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001239}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001240
1241enum dsi_pll_power_state {
1242 DSI_PLL_POWER_OFF = 0x0,
1243 DSI_PLL_POWER_ON_HSCLK = 0x1,
1244 DSI_PLL_POWER_ON_ALL = 0x2,
1245 DSI_PLL_POWER_ON_DIV = 0x3,
1246};
1247
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301248static int dsi_pll_power(struct platform_device *dsidev,
1249 enum dsi_pll_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001250{
1251 int t = 0;
1252
Tomi Valkeinenc94dfe052011-04-15 10:42:59 +03001253 /* DSI-PLL power command 0x3 is not working */
1254 if (dss_has_feature(FEAT_DSI_PLL_PWR_BUG) &&
1255 state == DSI_PLL_POWER_ON_DIV)
1256 state = DSI_PLL_POWER_ON_ALL;
1257
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301258 /* PLL_PWR_CMD */
1259 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, state, 31, 30);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001260
1261 /* PLL_PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301262 while (FLD_GET(dsi_read_reg(dsidev, DSI_CLK_CTRL), 29, 28) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001263 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001264 DSSERR("Failed to set DSI PLL power mode to %d\n",
1265 state);
1266 return -ENODEV;
1267 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001268 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001269 }
1270
1271 return 0;
1272}
1273
1274/* calculate clock rates using dividers in cinfo */
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001275static int dsi_calc_clock_rates(struct platform_device *dsidev,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001276 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001277{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301278 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1279
1280 if (cinfo->regn == 0 || cinfo->regn > dsi->regn_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001281 return -EINVAL;
1282
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301283 if (cinfo->regm == 0 || cinfo->regm > dsi->regm_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001284 return -EINVAL;
1285
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301286 if (cinfo->regm_dispc > dsi->regm_dispc_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001287 return -EINVAL;
1288
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301289 if (cinfo->regm_dsi > dsi->regm_dsi_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001290 return -EINVAL;
1291
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001292 cinfo->clkin = clk_get_rate(dsi->sys_clk);
1293 cinfo->fint = cinfo->clkin / cinfo->regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001294
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301295 if (cinfo->fint > dsi->fint_max || cinfo->fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001296 return -EINVAL;
1297
1298 cinfo->clkin4ddr = 2 * cinfo->regm * cinfo->fint;
1299
1300 if (cinfo->clkin4ddr > 1800 * 1000 * 1000)
1301 return -EINVAL;
1302
Archit Taneja1bb47832011-02-24 14:17:30 +05301303 if (cinfo->regm_dispc > 0)
1304 cinfo->dsi_pll_hsdiv_dispc_clk =
1305 cinfo->clkin4ddr / cinfo->regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001306 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301307 cinfo->dsi_pll_hsdiv_dispc_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001308
Archit Taneja1bb47832011-02-24 14:17:30 +05301309 if (cinfo->regm_dsi > 0)
1310 cinfo->dsi_pll_hsdiv_dsi_clk =
1311 cinfo->clkin4ddr / cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001312 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301313 cinfo->dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001314
1315 return 0;
1316}
1317
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301318int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev, bool is_tft,
1319 unsigned long req_pck, struct dsi_clock_info *dsi_cinfo,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001320 struct dispc_clock_info *dispc_cinfo)
1321{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301322 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001323 struct dsi_clock_info cur, best;
1324 struct dispc_clock_info best_dispc;
1325 int min_fck_per_pck;
1326 int match = 0;
Archit Taneja1bb47832011-02-24 14:17:30 +05301327 unsigned long dss_sys_clk, max_dss_fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001328
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001329 dss_sys_clk = clk_get_rate(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001330
Taneja, Archit31ef8232011-03-14 23:28:22 -05001331 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
Archit Taneja819d8072011-03-01 11:54:00 +05301332
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301333 if (req_pck == dsi->cache_req_pck &&
1334 dsi->cache_cinfo.clkin == dss_sys_clk) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001335 DSSDBG("DSI clock info found from cache\n");
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301336 *dsi_cinfo = dsi->cache_cinfo;
Archit Taneja1bb47832011-02-24 14:17:30 +05301337 dispc_find_clk_divs(is_tft, req_pck,
1338 dsi_cinfo->dsi_pll_hsdiv_dispc_clk, dispc_cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001339 return 0;
1340 }
1341
1342 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
1343
1344 if (min_fck_per_pck &&
Archit Taneja819d8072011-03-01 11:54:00 +05301345 req_pck * min_fck_per_pck > max_dss_fck) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001346 DSSERR("Requested pixel clock not possible with the current "
1347 "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
1348 "the constraint off.\n");
1349 min_fck_per_pck = 0;
1350 }
1351
1352 DSSDBG("dsi_pll_calc\n");
1353
1354retry:
1355 memset(&best, 0, sizeof(best));
1356 memset(&best_dispc, 0, sizeof(best_dispc));
1357
1358 memset(&cur, 0, sizeof(cur));
Archit Taneja1bb47832011-02-24 14:17:30 +05301359 cur.clkin = dss_sys_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001360
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001361 /* 0.75MHz < Fint = clkin / regn < 2.1MHz */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001362 /* To reduce PLL lock time, keep Fint high (around 2 MHz) */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301363 for (cur.regn = 1; cur.regn < dsi->regn_max; ++cur.regn) {
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001364 cur.fint = cur.clkin / cur.regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001365
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301366 if (cur.fint > dsi->fint_max || cur.fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001367 continue;
1368
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001369 /* DSIPHY(MHz) = (2 * regm / regn) * clkin */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301370 for (cur.regm = 1; cur.regm < dsi->regm_max; ++cur.regm) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001371 unsigned long a, b;
1372
1373 a = 2 * cur.regm * (cur.clkin/1000);
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001374 b = cur.regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001375 cur.clkin4ddr = a / b * 1000;
1376
1377 if (cur.clkin4ddr > 1800 * 1000 * 1000)
1378 break;
1379
Archit Taneja1bb47832011-02-24 14:17:30 +05301380 /* dsi_pll_hsdiv_dispc_clk(MHz) =
1381 * DSIPHY(MHz) / regm_dispc < 173MHz/186Mhz */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301382 for (cur.regm_dispc = 1; cur.regm_dispc <
1383 dsi->regm_dispc_max; ++cur.regm_dispc) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001384 struct dispc_clock_info cur_dispc;
Archit Taneja1bb47832011-02-24 14:17:30 +05301385 cur.dsi_pll_hsdiv_dispc_clk =
1386 cur.clkin4ddr / cur.regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001387
1388 /* this will narrow down the search a bit,
1389 * but still give pixclocks below what was
1390 * requested */
Archit Taneja1bb47832011-02-24 14:17:30 +05301391 if (cur.dsi_pll_hsdiv_dispc_clk < req_pck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001392 break;
1393
Archit Taneja1bb47832011-02-24 14:17:30 +05301394 if (cur.dsi_pll_hsdiv_dispc_clk > max_dss_fck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001395 continue;
1396
1397 if (min_fck_per_pck &&
Archit Taneja1bb47832011-02-24 14:17:30 +05301398 cur.dsi_pll_hsdiv_dispc_clk <
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001399 req_pck * min_fck_per_pck)
1400 continue;
1401
1402 match = 1;
1403
1404 dispc_find_clk_divs(is_tft, req_pck,
Archit Taneja1bb47832011-02-24 14:17:30 +05301405 cur.dsi_pll_hsdiv_dispc_clk,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001406 &cur_dispc);
1407
1408 if (abs(cur_dispc.pck - req_pck) <
1409 abs(best_dispc.pck - req_pck)) {
1410 best = cur;
1411 best_dispc = cur_dispc;
1412
1413 if (cur_dispc.pck == req_pck)
1414 goto found;
1415 }
1416 }
1417 }
1418 }
1419found:
1420 if (!match) {
1421 if (min_fck_per_pck) {
1422 DSSERR("Could not find suitable clock settings.\n"
1423 "Turning FCK/PCK constraint off and"
1424 "trying again.\n");
1425 min_fck_per_pck = 0;
1426 goto retry;
1427 }
1428
1429 DSSERR("Could not find suitable clock settings.\n");
1430
1431 return -EINVAL;
1432 }
1433
Archit Taneja1bb47832011-02-24 14:17:30 +05301434 /* dsi_pll_hsdiv_dsi_clk (regm_dsi) is not used */
1435 best.regm_dsi = 0;
1436 best.dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001437
1438 if (dsi_cinfo)
1439 *dsi_cinfo = best;
1440 if (dispc_cinfo)
1441 *dispc_cinfo = best_dispc;
1442
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301443 dsi->cache_req_pck = req_pck;
1444 dsi->cache_clk_freq = 0;
1445 dsi->cache_cinfo = best;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001446
1447 return 0;
1448}
1449
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301450int dsi_pll_set_clock_div(struct platform_device *dsidev,
1451 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001452{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301453 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001454 int r = 0;
1455 u32 l;
Archit Taneja9613c022011-03-22 06:33:36 -05001456 int f = 0;
Taneja, Archit49641112011-03-14 23:28:23 -05001457 u8 regn_start, regn_end, regm_start, regm_end;
1458 u8 regm_dispc_start, regm_dispc_end, regm_dsi_start, regm_dsi_end;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001459
1460 DSSDBGF();
1461
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001462 dsi->current_cinfo.clkin = cinfo->clkin;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301463 dsi->current_cinfo.fint = cinfo->fint;
1464 dsi->current_cinfo.clkin4ddr = cinfo->clkin4ddr;
1465 dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301466 cinfo->dsi_pll_hsdiv_dispc_clk;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301467 dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301468 cinfo->dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001469
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301470 dsi->current_cinfo.regn = cinfo->regn;
1471 dsi->current_cinfo.regm = cinfo->regm;
1472 dsi->current_cinfo.regm_dispc = cinfo->regm_dispc;
1473 dsi->current_cinfo.regm_dsi = cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001474
1475 DSSDBG("DSI Fint %ld\n", cinfo->fint);
1476
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001477 DSSDBG("clkin rate %ld\n", cinfo->clkin);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001478
1479 /* DSIPHY == CLKIN4DDR */
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001480 DSSDBG("CLKIN4DDR = 2 * %d / %d * %lu = %lu\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001481 cinfo->regm,
1482 cinfo->regn,
1483 cinfo->clkin,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001484 cinfo->clkin4ddr);
1485
1486 DSSDBG("Data rate on 1 DSI lane %ld Mbps\n",
1487 cinfo->clkin4ddr / 1000 / 1000 / 2);
1488
1489 DSSDBG("Clock lane freq %ld Hz\n", cinfo->clkin4ddr / 4);
1490
Archit Taneja1bb47832011-02-24 14:17:30 +05301491 DSSDBG("regm_dispc = %d, %s (%s) = %lu\n", cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301492 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
1493 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301494 cinfo->dsi_pll_hsdiv_dispc_clk);
1495 DSSDBG("regm_dsi = %d, %s (%s) = %lu\n", cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301496 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
1497 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301498 cinfo->dsi_pll_hsdiv_dsi_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001499
Taneja, Archit49641112011-03-14 23:28:23 -05001500 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGN, &regn_start, &regn_end);
1501 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM, &regm_start, &regm_end);
1502 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DISPC, &regm_dispc_start,
1503 &regm_dispc_end);
1504 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DSI, &regm_dsi_start,
1505 &regm_dsi_end);
1506
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301507 /* DSI_PLL_AUTOMODE = manual */
1508 REG_FLD_MOD(dsidev, DSI_PLL_CONTROL, 0, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001509
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301510 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001511 l = FLD_MOD(l, 1, 0, 0); /* DSI_PLL_STOPMODE */
Taneja, Archit49641112011-03-14 23:28:23 -05001512 /* DSI_PLL_REGN */
1513 l = FLD_MOD(l, cinfo->regn - 1, regn_start, regn_end);
1514 /* DSI_PLL_REGM */
1515 l = FLD_MOD(l, cinfo->regm, regm_start, regm_end);
1516 /* DSI_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301517 l = FLD_MOD(l, cinfo->regm_dispc > 0 ? cinfo->regm_dispc - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001518 regm_dispc_start, regm_dispc_end);
1519 /* DSIPROTO_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301520 l = FLD_MOD(l, cinfo->regm_dsi > 0 ? cinfo->regm_dsi - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001521 regm_dsi_start, regm_dsi_end);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301522 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION1, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001523
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301524 BUG_ON(cinfo->fint < dsi->fint_min || cinfo->fint > dsi->fint_max);
Archit Taneja9613c022011-03-22 06:33:36 -05001525
1526 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL)) {
1527 f = cinfo->fint < 1000000 ? 0x3 :
1528 cinfo->fint < 1250000 ? 0x4 :
1529 cinfo->fint < 1500000 ? 0x5 :
1530 cinfo->fint < 1750000 ? 0x6 :
1531 0x7;
1532 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001533
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301534 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
Archit Taneja9613c022011-03-22 06:33:36 -05001535
1536 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL))
1537 l = FLD_MOD(l, f, 4, 1); /* DSI_PLL_FREQSEL */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001538 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1539 l = FLD_MOD(l, 0, 14, 14); /* DSIPHY_CLKINEN */
1540 l = FLD_MOD(l, 1, 20, 20); /* DSI_HSDIVBYPASS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301541 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001542
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301543 REG_FLD_MOD(dsidev, DSI_PLL_GO, 1, 0, 0); /* DSI_PLL_GO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001544
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301545 if (wait_for_bit_change(dsidev, DSI_PLL_GO, 0, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001546 DSSERR("dsi pll go bit not going down.\n");
1547 r = -EIO;
1548 goto err;
1549 }
1550
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301551 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001552 DSSERR("cannot lock PLL\n");
1553 r = -EIO;
1554 goto err;
1555 }
1556
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301557 dsi->pll_locked = 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001558
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301559 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001560 l = FLD_MOD(l, 0, 0, 0); /* DSI_PLL_IDLE */
1561 l = FLD_MOD(l, 0, 5, 5); /* DSI_PLL_PLLLPMODE */
1562 l = FLD_MOD(l, 0, 6, 6); /* DSI_PLL_LOWCURRSTBY */
1563 l = FLD_MOD(l, 0, 7, 7); /* DSI_PLL_TIGHTPHASELOCK */
1564 l = FLD_MOD(l, 0, 8, 8); /* DSI_PLL_DRIFTGUARDEN */
1565 l = FLD_MOD(l, 0, 10, 9); /* DSI_PLL_LOCKSEL */
1566 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1567 l = FLD_MOD(l, 1, 14, 14); /* DSIPHY_CLKINEN */
1568 l = FLD_MOD(l, 0, 15, 15); /* DSI_BYPASSEN */
1569 l = FLD_MOD(l, 1, 16, 16); /* DSS_CLOCK_EN */
1570 l = FLD_MOD(l, 0, 17, 17); /* DSS_CLOCK_PWDN */
1571 l = FLD_MOD(l, 1, 18, 18); /* DSI_PROTO_CLOCK_EN */
1572 l = FLD_MOD(l, 0, 19, 19); /* DSI_PROTO_CLOCK_PWDN */
1573 l = FLD_MOD(l, 0, 20, 20); /* DSI_HSDIVBYPASS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301574 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001575
1576 DSSDBG("PLL config done\n");
1577err:
1578 return r;
1579}
1580
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301581int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
1582 bool enable_hsdiv)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001583{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301584 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001585 int r = 0;
1586 enum dsi_pll_power_state pwstate;
1587
1588 DSSDBG("PLL init\n");
1589
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301590 if (dsi->vdds_dsi_reg == NULL) {
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001591 struct regulator *vdds_dsi;
1592
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301593 vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001594
1595 if (IS_ERR(vdds_dsi)) {
1596 DSSERR("can't get VDDS_DSI regulator\n");
1597 return PTR_ERR(vdds_dsi);
1598 }
1599
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301600 dsi->vdds_dsi_reg = vdds_dsi;
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001601 }
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001602
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301603 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001604 /*
1605 * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4.
1606 */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301607 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001608
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301609 if (!dsi->vdds_dsi_enabled) {
1610 r = regulator_enable(dsi->vdds_dsi_reg);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001611 if (r)
1612 goto err0;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301613 dsi->vdds_dsi_enabled = true;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001614 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001615
1616 /* XXX PLL does not come out of reset without this... */
1617 dispc_pck_free_enable(1);
1618
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301619 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 0, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001620 DSSERR("PLL not coming out of reset.\n");
1621 r = -ENODEV;
Ville Syrjälä481dfa02010-04-22 22:50:04 +02001622 dispc_pck_free_enable(0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001623 goto err1;
1624 }
1625
1626 /* XXX ... but if left on, we get problems when planes do not
1627 * fill the whole display. No idea about this */
1628 dispc_pck_free_enable(0);
1629
1630 if (enable_hsclk && enable_hsdiv)
1631 pwstate = DSI_PLL_POWER_ON_ALL;
1632 else if (enable_hsclk)
1633 pwstate = DSI_PLL_POWER_ON_HSCLK;
1634 else if (enable_hsdiv)
1635 pwstate = DSI_PLL_POWER_ON_DIV;
1636 else
1637 pwstate = DSI_PLL_POWER_OFF;
1638
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301639 r = dsi_pll_power(dsidev, pwstate);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001640
1641 if (r)
1642 goto err1;
1643
1644 DSSDBG("PLL init done\n");
1645
1646 return 0;
1647err1:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301648 if (dsi->vdds_dsi_enabled) {
1649 regulator_disable(dsi->vdds_dsi_reg);
1650 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001651 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001652err0:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301653 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301654 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001655 return r;
1656}
1657
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301658void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001659{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301660 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1661
1662 dsi->pll_locked = 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301663 dsi_pll_power(dsidev, DSI_PLL_POWER_OFF);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001664 if (disconnect_lanes) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301665 WARN_ON(!dsi->vdds_dsi_enabled);
1666 regulator_disable(dsi->vdds_dsi_reg);
1667 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001668 }
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001669
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301670 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301671 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001672
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001673 DSSDBG("PLL uninit done\n");
1674}
1675
Archit Taneja5a8b5722011-05-12 17:26:29 +05301676static void dsi_dump_dsidev_clocks(struct platform_device *dsidev,
1677 struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001678{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301679 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1680 struct dsi_clock_info *cinfo = &dsi->current_cinfo;
Archit Taneja89a35e52011-04-12 13:52:23 +05301681 enum omap_dss_clk_source dispc_clk_src, dsi_clk_src;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001682 int dsi_module = dsi->module_id;
Archit Taneja067a57e2011-03-02 11:57:25 +05301683
1684 dispc_clk_src = dss_get_dispc_clk_source();
Archit Taneja5a8b5722011-05-12 17:26:29 +05301685 dsi_clk_src = dss_get_dsi_clk_source(dsi_module);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001686
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001687 if (dsi_runtime_get(dsidev))
1688 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001689
Archit Taneja5a8b5722011-05-12 17:26:29 +05301690 seq_printf(s, "- DSI%d PLL -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001691
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001692 seq_printf(s, "dsi pll clkin\t%lu\n", cinfo->clkin);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001693
1694 seq_printf(s, "Fint\t\t%-16luregn %u\n", cinfo->fint, cinfo->regn);
1695
1696 seq_printf(s, "CLKIN4DDR\t%-16luregm %u\n",
1697 cinfo->clkin4ddr, cinfo->regm);
1698
Archit Taneja84309f12011-12-12 11:47:41 +05301699 seq_printf(s, "DSI_PLL_HSDIV_DISPC (%s)\t%-16luregm_dispc %u\t(%s)\n",
1700 dss_feat_get_clk_source_name(dsi_module == 0 ?
1701 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
1702 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301703 cinfo->dsi_pll_hsdiv_dispc_clk,
1704 cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301705 dispc_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001706 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001707
Archit Taneja84309f12011-12-12 11:47:41 +05301708 seq_printf(s, "DSI_PLL_HSDIV_DSI (%s)\t%-16luregm_dsi %u\t(%s)\n",
1709 dss_feat_get_clk_source_name(dsi_module == 0 ?
1710 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
1711 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301712 cinfo->dsi_pll_hsdiv_dsi_clk,
1713 cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301714 dsi_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001715 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001716
Archit Taneja5a8b5722011-05-12 17:26:29 +05301717 seq_printf(s, "- DSI%d -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001718
Archit Taneja067a57e2011-03-02 11:57:25 +05301719 seq_printf(s, "dsi fclk source = %s (%s)\n",
1720 dss_get_generic_clk_source_name(dsi_clk_src),
1721 dss_feat_get_clk_source_name(dsi_clk_src));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001722
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301723 seq_printf(s, "DSI_FCLK\t%lu\n", dsi_fclk_rate(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001724
1725 seq_printf(s, "DDR_CLK\t\t%lu\n",
1726 cinfo->clkin4ddr / 4);
1727
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301728 seq_printf(s, "TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001729
1730 seq_printf(s, "LP_CLK\t\t%lu\n", cinfo->lp_clk);
1731
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001732 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001733}
1734
Archit Taneja5a8b5722011-05-12 17:26:29 +05301735void dsi_dump_clocks(struct seq_file *s)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001736{
Archit Taneja5a8b5722011-05-12 17:26:29 +05301737 struct platform_device *dsidev;
1738 int i;
1739
1740 for (i = 0; i < MAX_NUM_DSI; i++) {
1741 dsidev = dsi_get_dsidev_from_id(i);
1742 if (dsidev)
1743 dsi_dump_dsidev_clocks(dsidev, s);
1744 }
1745}
1746
1747#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
1748static void dsi_dump_dsidev_irqs(struct platform_device *dsidev,
1749 struct seq_file *s)
1750{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301751 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001752 unsigned long flags;
1753 struct dsi_irq_stats stats;
1754
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301755 spin_lock_irqsave(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001756
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301757 stats = dsi->irq_stats;
1758 memset(&dsi->irq_stats, 0, sizeof(dsi->irq_stats));
1759 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001760
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301761 spin_unlock_irqrestore(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001762
1763 seq_printf(s, "period %u ms\n",
1764 jiffies_to_msecs(jiffies - stats.last_reset));
1765
1766 seq_printf(s, "irqs %d\n", stats.irq_count);
1767#define PIS(x) \
1768 seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);
1769
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001770 seq_printf(s, "-- DSI%d interrupts --\n", dsi->module_id + 1);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001771 PIS(VC0);
1772 PIS(VC1);
1773 PIS(VC2);
1774 PIS(VC3);
1775 PIS(WAKEUP);
1776 PIS(RESYNC);
1777 PIS(PLL_LOCK);
1778 PIS(PLL_UNLOCK);
1779 PIS(PLL_RECALL);
1780 PIS(COMPLEXIO_ERR);
1781 PIS(HS_TX_TIMEOUT);
1782 PIS(LP_RX_TIMEOUT);
1783 PIS(TE_TRIGGER);
1784 PIS(ACK_TRIGGER);
1785 PIS(SYNC_LOST);
1786 PIS(LDO_POWER_GOOD);
1787 PIS(TA_TIMEOUT);
1788#undef PIS
1789
1790#define PIS(x) \
1791 seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
1792 stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
1793 stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
1794 stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
1795 stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);
1796
1797 seq_printf(s, "-- VC interrupts --\n");
1798 PIS(CS);
1799 PIS(ECC_CORR);
1800 PIS(PACKET_SENT);
1801 PIS(FIFO_TX_OVF);
1802 PIS(FIFO_RX_OVF);
1803 PIS(BTA);
1804 PIS(ECC_NO_CORR);
1805 PIS(FIFO_TX_UDF);
1806 PIS(PP_BUSY_CHANGE);
1807#undef PIS
1808
1809#define PIS(x) \
1810 seq_printf(s, "%-20s %10d\n", #x, \
1811 stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);
1812
1813 seq_printf(s, "-- CIO interrupts --\n");
1814 PIS(ERRSYNCESC1);
1815 PIS(ERRSYNCESC2);
1816 PIS(ERRSYNCESC3);
1817 PIS(ERRESC1);
1818 PIS(ERRESC2);
1819 PIS(ERRESC3);
1820 PIS(ERRCONTROL1);
1821 PIS(ERRCONTROL2);
1822 PIS(ERRCONTROL3);
1823 PIS(STATEULPS1);
1824 PIS(STATEULPS2);
1825 PIS(STATEULPS3);
1826 PIS(ERRCONTENTIONLP0_1);
1827 PIS(ERRCONTENTIONLP1_1);
1828 PIS(ERRCONTENTIONLP0_2);
1829 PIS(ERRCONTENTIONLP1_2);
1830 PIS(ERRCONTENTIONLP0_3);
1831 PIS(ERRCONTENTIONLP1_3);
1832 PIS(ULPSACTIVENOT_ALL0);
1833 PIS(ULPSACTIVENOT_ALL1);
1834#undef PIS
1835}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001836
Archit Taneja5a8b5722011-05-12 17:26:29 +05301837static void dsi1_dump_irqs(struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001838{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301839 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1840
Archit Taneja5a8b5722011-05-12 17:26:29 +05301841 dsi_dump_dsidev_irqs(dsidev, s);
1842}
1843
1844static void dsi2_dump_irqs(struct seq_file *s)
1845{
1846 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
1847
1848 dsi_dump_dsidev_irqs(dsidev, s);
1849}
Archit Taneja5a8b5722011-05-12 17:26:29 +05301850#endif
1851
1852static void dsi_dump_dsidev_regs(struct platform_device *dsidev,
1853 struct seq_file *s)
1854{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301855#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(dsidev, r))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001856
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001857 if (dsi_runtime_get(dsidev))
1858 return;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301859 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001860
1861 DUMPREG(DSI_REVISION);
1862 DUMPREG(DSI_SYSCONFIG);
1863 DUMPREG(DSI_SYSSTATUS);
1864 DUMPREG(DSI_IRQSTATUS);
1865 DUMPREG(DSI_IRQENABLE);
1866 DUMPREG(DSI_CTRL);
1867 DUMPREG(DSI_COMPLEXIO_CFG1);
1868 DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
1869 DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
1870 DUMPREG(DSI_CLK_CTRL);
1871 DUMPREG(DSI_TIMING1);
1872 DUMPREG(DSI_TIMING2);
1873 DUMPREG(DSI_VM_TIMING1);
1874 DUMPREG(DSI_VM_TIMING2);
1875 DUMPREG(DSI_VM_TIMING3);
1876 DUMPREG(DSI_CLK_TIMING);
1877 DUMPREG(DSI_TX_FIFO_VC_SIZE);
1878 DUMPREG(DSI_RX_FIFO_VC_SIZE);
1879 DUMPREG(DSI_COMPLEXIO_CFG2);
1880 DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
1881 DUMPREG(DSI_VM_TIMING4);
1882 DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
1883 DUMPREG(DSI_VM_TIMING5);
1884 DUMPREG(DSI_VM_TIMING6);
1885 DUMPREG(DSI_VM_TIMING7);
1886 DUMPREG(DSI_STOPCLK_TIMING);
1887
1888 DUMPREG(DSI_VC_CTRL(0));
1889 DUMPREG(DSI_VC_TE(0));
1890 DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
1891 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
1892 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
1893 DUMPREG(DSI_VC_IRQSTATUS(0));
1894 DUMPREG(DSI_VC_IRQENABLE(0));
1895
1896 DUMPREG(DSI_VC_CTRL(1));
1897 DUMPREG(DSI_VC_TE(1));
1898 DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
1899 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
1900 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
1901 DUMPREG(DSI_VC_IRQSTATUS(1));
1902 DUMPREG(DSI_VC_IRQENABLE(1));
1903
1904 DUMPREG(DSI_VC_CTRL(2));
1905 DUMPREG(DSI_VC_TE(2));
1906 DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
1907 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
1908 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
1909 DUMPREG(DSI_VC_IRQSTATUS(2));
1910 DUMPREG(DSI_VC_IRQENABLE(2));
1911
1912 DUMPREG(DSI_VC_CTRL(3));
1913 DUMPREG(DSI_VC_TE(3));
1914 DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
1915 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
1916 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
1917 DUMPREG(DSI_VC_IRQSTATUS(3));
1918 DUMPREG(DSI_VC_IRQENABLE(3));
1919
1920 DUMPREG(DSI_DSIPHY_CFG0);
1921 DUMPREG(DSI_DSIPHY_CFG1);
1922 DUMPREG(DSI_DSIPHY_CFG2);
1923 DUMPREG(DSI_DSIPHY_CFG5);
1924
1925 DUMPREG(DSI_PLL_CONTROL);
1926 DUMPREG(DSI_PLL_STATUS);
1927 DUMPREG(DSI_PLL_GO);
1928 DUMPREG(DSI_PLL_CONFIGURATION1);
1929 DUMPREG(DSI_PLL_CONFIGURATION2);
1930
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301931 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001932 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001933#undef DUMPREG
1934}
1935
Archit Taneja5a8b5722011-05-12 17:26:29 +05301936static void dsi1_dump_regs(struct seq_file *s)
1937{
1938 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1939
1940 dsi_dump_dsidev_regs(dsidev, s);
1941}
1942
1943static void dsi2_dump_regs(struct seq_file *s)
1944{
1945 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
1946
1947 dsi_dump_dsidev_regs(dsidev, s);
1948}
1949
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03001950enum dsi_cio_power_state {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001951 DSI_COMPLEXIO_POWER_OFF = 0x0,
1952 DSI_COMPLEXIO_POWER_ON = 0x1,
1953 DSI_COMPLEXIO_POWER_ULPS = 0x2,
1954};
1955
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301956static int dsi_cio_power(struct platform_device *dsidev,
1957 enum dsi_cio_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001958{
1959 int t = 0;
1960
1961 /* PWR_CMD */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301962 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG1, state, 28, 27);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001963
1964 /* PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301965 while (FLD_GET(dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1),
1966 26, 25) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001967 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001968 DSSERR("failed to set complexio power state to "
1969 "%d\n", state);
1970 return -ENODEV;
1971 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001972 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001973 }
1974
1975 return 0;
1976}
1977
Archit Taneja0c656222011-05-16 15:17:09 +05301978static unsigned dsi_get_line_buf_size(struct platform_device *dsidev)
1979{
1980 int val;
1981
1982 /* line buffer on OMAP3 is 1024 x 24bits */
1983 /* XXX: for some reason using full buffer size causes
1984 * considerable TX slowdown with update sizes that fill the
1985 * whole buffer */
1986 if (!dss_has_feature(FEAT_DSI_GNQ))
1987 return 1023 * 3;
1988
1989 val = REG_GET(dsidev, DSI_GNQ, 14, 12); /* VP1_LINE_BUFFER_SIZE */
1990
1991 switch (val) {
1992 case 1:
1993 return 512 * 3; /* 512x24 bits */
1994 case 2:
1995 return 682 * 3; /* 682x24 bits */
1996 case 3:
1997 return 853 * 3; /* 853x24 bits */
1998 case 4:
1999 return 1024 * 3; /* 1024x24 bits */
2000 case 5:
2001 return 1194 * 3; /* 1194x24 bits */
2002 case 6:
2003 return 1365 * 3; /* 1365x24 bits */
2004 default:
2005 BUG();
2006 }
2007}
2008
Tomi Valkeinen48368392011-10-13 11:22:39 +03002009static int dsi_set_lane_config(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002010{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302011 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen48368392011-10-13 11:22:39 +03002012 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2013 static const u8 offsets[] = { 0, 4, 8, 12, 16 };
2014 static const enum dsi_lane_function functions[] = {
2015 DSI_LANE_CLK,
2016 DSI_LANE_DATA1,
2017 DSI_LANE_DATA2,
2018 DSI_LANE_DATA3,
2019 DSI_LANE_DATA4,
2020 };
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002021 u32 r;
Tomi Valkeinen48368392011-10-13 11:22:39 +03002022 int i;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002023
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302024 r = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Archit Taneja75d72472011-05-16 15:17:08 +05302025
Tomi Valkeinen48368392011-10-13 11:22:39 +03002026 for (i = 0; i < dsi->num_lanes_used; ++i) {
2027 unsigned offset = offsets[i];
2028 unsigned polarity, lane_number;
2029 unsigned t;
Archit Taneja75d72472011-05-16 15:17:08 +05302030
Tomi Valkeinen48368392011-10-13 11:22:39 +03002031 for (t = 0; t < dsi->num_lanes_supported; ++t)
2032 if (dsi->lanes[t].function == functions[i])
2033 break;
2034
2035 if (t == dsi->num_lanes_supported)
2036 return -EINVAL;
2037
2038 lane_number = t;
2039 polarity = dsi->lanes[t].polarity;
2040
2041 r = FLD_MOD(r, lane_number + 1, offset + 2, offset);
2042 r = FLD_MOD(r, polarity, offset + 3, offset + 3);
Archit Taneja75d72472011-05-16 15:17:08 +05302043 }
Tomi Valkeinen48368392011-10-13 11:22:39 +03002044
2045 /* clear the unused lanes */
2046 for (; i < dsi->num_lanes_supported; ++i) {
2047 unsigned offset = offsets[i];
2048
2049 r = FLD_MOD(r, 0, offset + 2, offset);
2050 r = FLD_MOD(r, 0, offset + 3, offset + 3);
2051 }
2052
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302053 dsi_write_reg(dsidev, DSI_COMPLEXIO_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002054
Tomi Valkeinen48368392011-10-13 11:22:39 +03002055 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002056}
2057
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302058static inline unsigned ns2ddr(struct platform_device *dsidev, unsigned ns)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002059{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302060 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2061
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002062 /* convert time in ns to ddr ticks, rounding up */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302063 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002064 return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
2065}
2066
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302067static inline unsigned ddr2ns(struct platform_device *dsidev, unsigned ddr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002068{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302069 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2070
2071 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002072 return ddr * 1000 * 1000 / (ddr_clk / 1000);
2073}
2074
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302075static void dsi_cio_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002076{
2077 u32 r;
2078 u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
2079 u32 tlpx_half, tclk_trail, tclk_zero;
2080 u32 tclk_prepare;
2081
2082 /* calculate timings */
2083
2084 /* 1 * DDR_CLK = 2 * UI */
2085
2086 /* min 40ns + 4*UI max 85ns + 6*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302087 ths_prepare = ns2ddr(dsidev, 70) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002088
2089 /* min 145ns + 10*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302090 ths_prepare_ths_zero = ns2ddr(dsidev, 175) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002091
2092 /* min max(8*UI, 60ns+4*UI) */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302093 ths_trail = ns2ddr(dsidev, 60) + 5;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002094
2095 /* min 100ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302096 ths_exit = ns2ddr(dsidev, 145);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002097
2098 /* tlpx min 50n */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302099 tlpx_half = ns2ddr(dsidev, 25);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002100
2101 /* min 60ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302102 tclk_trail = ns2ddr(dsidev, 60) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002103
2104 /* min 38ns, max 95ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302105 tclk_prepare = ns2ddr(dsidev, 65);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002106
2107 /* min tclk-prepare + tclk-zero = 300ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302108 tclk_zero = ns2ddr(dsidev, 260);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002109
2110 DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302111 ths_prepare, ddr2ns(dsidev, ths_prepare),
2112 ths_prepare_ths_zero, ddr2ns(dsidev, ths_prepare_ths_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002113 DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302114 ths_trail, ddr2ns(dsidev, ths_trail),
2115 ths_exit, ddr2ns(dsidev, ths_exit));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002116
2117 DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
2118 "tclk_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302119 tlpx_half, ddr2ns(dsidev, tlpx_half),
2120 tclk_trail, ddr2ns(dsidev, tclk_trail),
2121 tclk_zero, ddr2ns(dsidev, tclk_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002122 DSSDBG("tclk_prepare %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302123 tclk_prepare, ddr2ns(dsidev, tclk_prepare));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002124
2125 /* program timings */
2126
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302127 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002128 r = FLD_MOD(r, ths_prepare, 31, 24);
2129 r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
2130 r = FLD_MOD(r, ths_trail, 15, 8);
2131 r = FLD_MOD(r, ths_exit, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302132 dsi_write_reg(dsidev, DSI_DSIPHY_CFG0, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002133
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302134 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002135 r = FLD_MOD(r, tlpx_half, 22, 16);
2136 r = FLD_MOD(r, tclk_trail, 15, 8);
2137 r = FLD_MOD(r, tclk_zero, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302138 dsi_write_reg(dsidev, DSI_DSIPHY_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002139
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302140 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002141 r = FLD_MOD(r, tclk_prepare, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302142 dsi_write_reg(dsidev, DSI_DSIPHY_CFG2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002143}
2144
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002145/* lane masks have lane 0 at lsb. mask_p for positive lines, n for negative */
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002146static void dsi_cio_enable_lane_override(struct omap_dss_device *dssdev,
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002147 unsigned mask_p, unsigned mask_n)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002148{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302149 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja75d72472011-05-16 15:17:08 +05302150 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002151 int i;
2152 u32 l;
Tomi Valkeinend9820852011-10-12 15:05:59 +03002153 u8 lptxscp_start = dsi->num_lanes_supported == 3 ? 22 : 26;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002154
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002155 l = 0;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002156
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002157 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2158 unsigned p = dsi->lanes[i].polarity;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002159
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002160 if (mask_p & (1 << i))
2161 l |= 1 << (i * 2 + (p ? 0 : 1));
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002162
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002163 if (mask_n & (1 << i))
2164 l |= 1 << (i * 2 + (p ? 1 : 0));
2165 }
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002166
2167 /*
2168 * Bits in REGLPTXSCPDAT4TO0DXDY:
2169 * 17: DY0 18: DX0
2170 * 19: DY1 20: DX1
2171 * 21: DY2 22: DX2
Archit Taneja75d72472011-05-16 15:17:08 +05302172 * 23: DY3 24: DX3
2173 * 25: DY4 26: DX4
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002174 */
2175
2176 /* Set the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302177
2178 /* REGLPTXSCPDAT4TO0DXDY */
Archit Taneja75d72472011-05-16 15:17:08 +05302179 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, l, lptxscp_start, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002180
2181 /* Enable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302182
2183 /* ENLPTXSCPDAT */
2184 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 1, 27, 27);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002185}
2186
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302187static void dsi_cio_disable_lane_override(struct platform_device *dsidev)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002188{
2189 /* Disable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302190 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002191 /* Reset the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302192 /* REGLPTXSCPDAT4TO0DXDY */
2193 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 22, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002194}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002195
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002196static int dsi_cio_wait_tx_clk_esc_reset(struct omap_dss_device *dssdev)
2197{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302198 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002199 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2200 int t, i;
2201 bool in_use[DSI_MAX_NR_LANES];
2202 static const u8 offsets_old[] = { 28, 27, 26 };
2203 static const u8 offsets_new[] = { 24, 25, 26, 27, 28 };
2204 const u8 *offsets;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002205
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002206 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC))
2207 offsets = offsets_old;
2208 else
2209 offsets = offsets_new;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002210
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002211 for (i = 0; i < dsi->num_lanes_supported; ++i)
2212 in_use[i] = dsi->lanes[i].function != DSI_LANE_UNUSED;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002213
2214 t = 100000;
2215 while (true) {
2216 u32 l;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002217 int ok;
2218
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302219 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002220
2221 ok = 0;
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002222 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2223 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002224 ok++;
2225 }
2226
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002227 if (ok == dsi->num_lanes_supported)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002228 break;
2229
2230 if (--t == 0) {
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002231 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2232 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002233 continue;
2234
2235 DSSERR("CIO TXCLKESC%d domain not coming " \
2236 "out of reset\n", i);
2237 }
2238 return -EIO;
2239 }
2240 }
2241
2242 return 0;
2243}
2244
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002245/* return bitmask of enabled lanes, lane0 being the lsb */
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002246static unsigned dsi_get_lane_mask(struct omap_dss_device *dssdev)
2247{
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002248 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
2249 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2250 unsigned mask = 0;
2251 int i;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002252
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002253 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2254 if (dsi->lanes[i].function != DSI_LANE_UNUSED)
2255 mask |= 1 << i;
2256 }
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002257
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002258 return mask;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002259}
2260
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002261static int dsi_cio_init(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002262{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302263 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302264 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002265 int r;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002266 u32 l;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002267
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002268 DSSDBGF();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002269
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02002270 r = dss_dsi_enable_pads(dsi->module_id, dsi_get_lane_mask(dssdev));
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002271 if (r)
2272 return r;
Tomi Valkeinend1f5857e2010-07-30 11:57:57 +03002273
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302274 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002275
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002276 /* A dummy read using the SCP interface to any DSIPHY register is
2277 * required after DSIPHY reset to complete the reset of the DSI complex
2278 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302279 dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002280
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302281 if (wait_for_bit_change(dsidev, DSI_DSIPHY_CFG5, 30, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002282 DSSERR("CIO SCP Clock domain not coming out of reset.\n");
2283 r = -EIO;
2284 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002285 }
2286
Tomi Valkeinen48368392011-10-13 11:22:39 +03002287 r = dsi_set_lane_config(dssdev);
2288 if (r)
2289 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002290
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002291 /* set TX STOP MODE timer to maximum for this operation */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302292 l = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002293 l = FLD_MOD(l, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
2294 l = FLD_MOD(l, 1, 14, 14); /* STOP_STATE_X16_IO */
2295 l = FLD_MOD(l, 1, 13, 13); /* STOP_STATE_X4_IO */
2296 l = FLD_MOD(l, 0x1fff, 12, 0); /* STOP_STATE_COUNTER_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302297 dsi_write_reg(dsidev, DSI_TIMING1, l);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002298
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302299 if (dsi->ulps_enabled) {
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002300 unsigned mask_p;
2301 int i;
Archit Taneja75d72472011-05-16 15:17:08 +05302302
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002303 DSSDBG("manual ulps exit\n");
2304
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002305 /* ULPS is exited by Mark-1 state for 1ms, followed by
2306 * stop state. DSS HW cannot do this via the normal
2307 * ULPS exit sequence, as after reset the DSS HW thinks
2308 * that we are not in ULPS mode, and refuses to send the
2309 * sequence. So we need to send the ULPS exit sequence
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002310 * manually by setting positive lines high and negative lines
2311 * low for 1ms.
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002312 */
2313
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002314 mask_p = 0;
Archit Taneja75d72472011-05-16 15:17:08 +05302315
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002316 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2317 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
2318 continue;
2319 mask_p |= 1 << i;
2320 }
Archit Taneja75d72472011-05-16 15:17:08 +05302321
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002322 dsi_cio_enable_lane_override(dssdev, mask_p, 0);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002323 }
2324
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302325 r = dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ON);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002326 if (r)
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002327 goto err_cio_pwr;
2328
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302329 if (wait_for_bit_change(dsidev, DSI_COMPLEXIO_CFG1, 29, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002330 DSSERR("CIO PWR clock domain not coming out of reset.\n");
2331 r = -ENODEV;
2332 goto err_cio_pwr_dom;
2333 }
2334
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302335 dsi_if_enable(dsidev, true);
2336 dsi_if_enable(dsidev, false);
2337 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002338
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002339 r = dsi_cio_wait_tx_clk_esc_reset(dssdev);
2340 if (r)
2341 goto err_tx_clk_esc_rst;
2342
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302343 if (dsi->ulps_enabled) {
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002344 /* Keep Mark-1 state for 1ms (as per DSI spec) */
2345 ktime_t wait = ns_to_ktime(1000 * 1000);
2346 set_current_state(TASK_UNINTERRUPTIBLE);
2347 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
2348
2349 /* Disable the override. The lanes should be set to Mark-11
2350 * state by the HW */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302351 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002352 }
2353
2354 /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302355 REG_FLD_MOD(dsidev, DSI_TIMING1, 0, 15, 15);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002356
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302357 dsi_cio_timings(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002358
Archit Taneja8af6ff02011-09-05 16:48:27 +05302359 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_VIDEO_MODE) {
2360 /* DDR_CLK_ALWAYS_ON */
2361 REG_FLD_MOD(dsidev, DSI_CLK_CTRL,
2362 dssdev->panel.dsi_vm_data.ddr_clk_always_on, 13, 13);
2363 }
2364
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302365 dsi->ulps_enabled = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002366
2367 DSSDBG("CIO init done\n");
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002368
2369 return 0;
2370
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002371err_tx_clk_esc_rst:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302372 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002373err_cio_pwr_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302374 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002375err_cio_pwr:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302376 if (dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302377 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002378err_scp_clk_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302379 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02002380 dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dssdev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002381 return r;
2382}
2383
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002384static void dsi_cio_uninit(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002385{
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002386 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02002387 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302388
Archit Taneja8af6ff02011-09-05 16:48:27 +05302389 /* DDR_CLK_ALWAYS_ON */
2390 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
2391
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302392 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
2393 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02002394 dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dssdev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002395}
2396
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302397static void dsi_config_tx_fifo(struct platform_device *dsidev,
2398 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002399 enum fifo_size size3, enum fifo_size size4)
2400{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302401 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002402 u32 r = 0;
2403 int add = 0;
2404 int i;
2405
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302406 dsi->vc[0].fifo_size = size1;
2407 dsi->vc[1].fifo_size = size2;
2408 dsi->vc[2].fifo_size = size3;
2409 dsi->vc[3].fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002410
2411 for (i = 0; i < 4; i++) {
2412 u8 v;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302413 int size = dsi->vc[i].fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002414
2415 if (add + size > 4) {
2416 DSSERR("Illegal FIFO configuration\n");
2417 BUG();
2418 }
2419
2420 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2421 r |= v << (8 * i);
2422 /*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
2423 add += size;
2424 }
2425
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302426 dsi_write_reg(dsidev, DSI_TX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002427}
2428
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302429static void dsi_config_rx_fifo(struct platform_device *dsidev,
2430 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002431 enum fifo_size size3, enum fifo_size size4)
2432{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302433 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002434 u32 r = 0;
2435 int add = 0;
2436 int i;
2437
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302438 dsi->vc[0].fifo_size = size1;
2439 dsi->vc[1].fifo_size = size2;
2440 dsi->vc[2].fifo_size = size3;
2441 dsi->vc[3].fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002442
2443 for (i = 0; i < 4; i++) {
2444 u8 v;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302445 int size = dsi->vc[i].fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002446
2447 if (add + size > 4) {
2448 DSSERR("Illegal FIFO configuration\n");
2449 BUG();
2450 }
2451
2452 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2453 r |= v << (8 * i);
2454 /*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
2455 add += size;
2456 }
2457
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302458 dsi_write_reg(dsidev, DSI_RX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002459}
2460
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302461static int dsi_force_tx_stop_mode_io(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002462{
2463 u32 r;
2464
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302465 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002466 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302467 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002468
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302469 if (wait_for_bit_change(dsidev, DSI_TIMING1, 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002470 DSSERR("TX_STOP bit not going down\n");
2471 return -EIO;
2472 }
2473
2474 return 0;
2475}
2476
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302477static bool dsi_vc_is_enabled(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002478{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302479 return REG_GET(dsidev, DSI_VC_CTRL(channel), 0, 0);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002480}
2481
2482static void dsi_packet_sent_handler_vp(void *data, u32 mask)
2483{
Archit Taneja2e868db2011-05-12 17:26:28 +05302484 struct dsi_packet_sent_handler_data *vp_data =
2485 (struct dsi_packet_sent_handler_data *) data;
2486 struct dsi_data *dsi = dsi_get_dsidrv_data(vp_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302487 const int channel = dsi->update_channel;
2488 u8 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002489
Archit Taneja2e868db2011-05-12 17:26:28 +05302490 if (REG_GET(vp_data->dsidev, DSI_VC_TE(channel), bit, bit) == 0)
2491 complete(vp_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002492}
2493
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302494static int dsi_sync_vc_vp(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002495{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302496 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja2e868db2011-05-12 17:26:28 +05302497 DECLARE_COMPLETION_ONSTACK(completion);
2498 struct dsi_packet_sent_handler_data vp_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002499 int r = 0;
2500 u8 bit;
2501
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302502 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002503
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302504 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302505 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002506 if (r)
2507 goto err0;
2508
2509 /* Wait for completion only if TE_EN/TE_START is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302510 if (REG_GET(dsidev, DSI_VC_TE(channel), bit, bit)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002511 if (wait_for_completion_timeout(&completion,
2512 msecs_to_jiffies(10)) == 0) {
2513 DSSERR("Failed to complete previous frame transfer\n");
2514 r = -EIO;
2515 goto err1;
2516 }
2517 }
2518
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302519 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302520 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002521
2522 return 0;
2523err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302524 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302525 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002526err0:
2527 return r;
2528}
2529
2530static void dsi_packet_sent_handler_l4(void *data, u32 mask)
2531{
Archit Taneja2e868db2011-05-12 17:26:28 +05302532 struct dsi_packet_sent_handler_data *l4_data =
2533 (struct dsi_packet_sent_handler_data *) data;
2534 struct dsi_data *dsi = dsi_get_dsidrv_data(l4_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302535 const int channel = dsi->update_channel;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002536
Archit Taneja2e868db2011-05-12 17:26:28 +05302537 if (REG_GET(l4_data->dsidev, DSI_VC_CTRL(channel), 5, 5) == 0)
2538 complete(l4_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002539}
2540
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302541static int dsi_sync_vc_l4(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002542{
Archit Taneja2e868db2011-05-12 17:26:28 +05302543 DECLARE_COMPLETION_ONSTACK(completion);
2544 struct dsi_packet_sent_handler_data l4_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002545 int r = 0;
2546
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302547 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302548 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002549 if (r)
2550 goto err0;
2551
2552 /* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302553 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 5, 5)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002554 if (wait_for_completion_timeout(&completion,
2555 msecs_to_jiffies(10)) == 0) {
2556 DSSERR("Failed to complete previous l4 transfer\n");
2557 r = -EIO;
2558 goto err1;
2559 }
2560 }
2561
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302562 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302563 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002564
2565 return 0;
2566err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302567 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302568 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002569err0:
2570 return r;
2571}
2572
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302573static int dsi_sync_vc(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002574{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302575 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2576
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302577 WARN_ON(!dsi_bus_is_locked(dsidev));
Archit Tanejacf398fb2011-03-23 09:59:34 +00002578
2579 WARN_ON(in_interrupt());
2580
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302581 if (!dsi_vc_is_enabled(dsidev, channel))
Archit Tanejacf398fb2011-03-23 09:59:34 +00002582 return 0;
2583
Archit Tanejad6049142011-08-22 11:58:08 +05302584 switch (dsi->vc[channel].source) {
2585 case DSI_VC_SOURCE_VP:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302586 return dsi_sync_vc_vp(dsidev, channel);
Archit Tanejad6049142011-08-22 11:58:08 +05302587 case DSI_VC_SOURCE_L4:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302588 return dsi_sync_vc_l4(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002589 default:
2590 BUG();
2591 }
2592}
2593
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302594static int dsi_vc_enable(struct platform_device *dsidev, int channel,
2595 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002596{
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02002597 DSSDBG("dsi_vc_enable channel %d, enable %d\n",
2598 channel, enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002599
2600 enable = enable ? 1 : 0;
2601
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302602 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002603
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302604 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel),
2605 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002606 DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
2607 return -EIO;
2608 }
2609
2610 return 0;
2611}
2612
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302613static void dsi_vc_initial_config(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002614{
2615 u32 r;
2616
2617 DSSDBGF("%d", channel);
2618
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302619 r = dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002620
2621 if (FLD_GET(r, 15, 15)) /* VC_BUSY */
2622 DSSERR("VC(%d) busy when trying to configure it!\n",
2623 channel);
2624
2625 r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
2626 r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN */
2627 r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
2628 r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
2629 r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
2630 r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
2631 r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
Archit Taneja9613c022011-03-22 06:33:36 -05002632 if (dss_has_feature(FEAT_DSI_VC_OCP_WIDTH))
2633 r = FLD_MOD(r, 3, 11, 10); /* OCP_WIDTH = 32 bit */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002634
2635 r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
2636 r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */
2637
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302638 dsi_write_reg(dsidev, DSI_VC_CTRL(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002639}
2640
Archit Tanejad6049142011-08-22 11:58:08 +05302641static int dsi_vc_config_source(struct platform_device *dsidev, int channel,
2642 enum dsi_vc_source source)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002643{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302644 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2645
Archit Tanejad6049142011-08-22 11:58:08 +05302646 if (dsi->vc[channel].source == source)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002647 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002648
2649 DSSDBGF("%d", channel);
2650
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302651 dsi_sync_vc(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002652
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302653 dsi_vc_enable(dsidev, channel, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002654
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002655 /* VC_BUSY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302656 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002657 DSSERR("vc(%d) busy when trying to config for VP\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002658 return -EIO;
2659 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002660
Archit Tanejad6049142011-08-22 11:58:08 +05302661 /* SOURCE, 0 = L4, 1 = video port */
2662 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), source, 1, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002663
Archit Taneja9613c022011-03-22 06:33:36 -05002664 /* DCS_CMD_ENABLE */
Archit Tanejad6049142011-08-22 11:58:08 +05302665 if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
2666 bool enable = source == DSI_VC_SOURCE_VP;
2667 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 30, 30);
2668 }
Archit Taneja9613c022011-03-22 06:33:36 -05002669
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302670 dsi_vc_enable(dsidev, channel, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002671
Archit Tanejad6049142011-08-22 11:58:08 +05302672 dsi->vc[channel].source = source;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002673
2674 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002675}
2676
Archit Taneja1ffefe72011-05-12 17:26:24 +05302677void omapdss_dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
2678 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002679{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302680 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
2681
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002682 DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);
2683
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302684 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002685
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302686 dsi_vc_enable(dsidev, channel, 0);
2687 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002688
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302689 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 9, 9);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002690
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302691 dsi_vc_enable(dsidev, channel, 1);
2692 dsi_if_enable(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002693
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302694 dsi_force_tx_stop_mode_io(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302695
2696 /* start the DDR clock by sending a NULL packet */
2697 if (dssdev->panel.dsi_vm_data.ddr_clk_always_on && enable)
2698 dsi_vc_send_null(dssdev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002699}
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002700EXPORT_SYMBOL(omapdss_dsi_vc_enable_hs);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002701
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302702static void dsi_vc_flush_long_data(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002703{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302704 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002705 u32 val;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302706 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002707 DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
2708 (val >> 0) & 0xff,
2709 (val >> 8) & 0xff,
2710 (val >> 16) & 0xff,
2711 (val >> 24) & 0xff);
2712 }
2713}
2714
2715static void dsi_show_rx_ack_with_err(u16 err)
2716{
2717 DSSERR("\tACK with ERROR (%#x):\n", err);
2718 if (err & (1 << 0))
2719 DSSERR("\t\tSoT Error\n");
2720 if (err & (1 << 1))
2721 DSSERR("\t\tSoT Sync Error\n");
2722 if (err & (1 << 2))
2723 DSSERR("\t\tEoT Sync Error\n");
2724 if (err & (1 << 3))
2725 DSSERR("\t\tEscape Mode Entry Command Error\n");
2726 if (err & (1 << 4))
2727 DSSERR("\t\tLP Transmit Sync Error\n");
2728 if (err & (1 << 5))
2729 DSSERR("\t\tHS Receive Timeout Error\n");
2730 if (err & (1 << 6))
2731 DSSERR("\t\tFalse Control Error\n");
2732 if (err & (1 << 7))
2733 DSSERR("\t\t(reserved7)\n");
2734 if (err & (1 << 8))
2735 DSSERR("\t\tECC Error, single-bit (corrected)\n");
2736 if (err & (1 << 9))
2737 DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
2738 if (err & (1 << 10))
2739 DSSERR("\t\tChecksum Error\n");
2740 if (err & (1 << 11))
2741 DSSERR("\t\tData type not recognized\n");
2742 if (err & (1 << 12))
2743 DSSERR("\t\tInvalid VC ID\n");
2744 if (err & (1 << 13))
2745 DSSERR("\t\tInvalid Transmission Length\n");
2746 if (err & (1 << 14))
2747 DSSERR("\t\t(reserved14)\n");
2748 if (err & (1 << 15))
2749 DSSERR("\t\tDSI Protocol Violation\n");
2750}
2751
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302752static u16 dsi_vc_flush_receive_data(struct platform_device *dsidev,
2753 int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002754{
2755 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302756 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002757 u32 val;
2758 u8 dt;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302759 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002760 DSSERR("\trawval %#08x\n", val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002761 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302762 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002763 u16 err = FLD_GET(val, 23, 8);
2764 dsi_show_rx_ack_with_err(err);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302765 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002766 DSSERR("\tDCS short response, 1 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002767 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302768 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002769 DSSERR("\tDCS short response, 2 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002770 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302771 } else if (dt == MIPI_DSI_RX_DCS_LONG_READ_RESPONSE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002772 DSSERR("\tDCS long response, len %d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002773 FLD_GET(val, 23, 8));
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302774 dsi_vc_flush_long_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002775 } else {
2776 DSSERR("\tunknown datatype 0x%02x\n", dt);
2777 }
2778 }
2779 return 0;
2780}
2781
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302782static int dsi_vc_send_bta(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002783{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302784 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2785
2786 if (dsi->debug_write || dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002787 DSSDBG("dsi_vc_send_bta %d\n", channel);
2788
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302789 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002790
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302791 /* RX_FIFO_NOT_EMPTY */
2792 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002793 DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302794 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002795 }
2796
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302797 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002798
Tomi Valkeinen968f8e92011-10-12 10:13:14 +03002799 /* flush posted write */
2800 dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
2801
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002802 return 0;
2803}
2804
Archit Taneja1ffefe72011-05-12 17:26:24 +05302805int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002806{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302807 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002808 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002809 int r = 0;
2810 u32 err;
2811
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302812 r = dsi_register_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002813 &completion, DSI_VC_IRQ_BTA);
2814 if (r)
2815 goto err0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002816
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302817 r = dsi_register_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002818 DSI_IRQ_ERROR_MASK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002819 if (r)
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002820 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002821
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302822 r = dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002823 if (r)
2824 goto err2;
2825
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002826 if (wait_for_completion_timeout(&completion,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002827 msecs_to_jiffies(500)) == 0) {
2828 DSSERR("Failed to receive BTA\n");
2829 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002830 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002831 }
2832
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302833 err = dsi_get_errors(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002834 if (err) {
2835 DSSERR("Error while sending BTA: %x\n", err);
2836 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002837 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002838 }
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002839err2:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302840 dsi_unregister_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002841 DSI_IRQ_ERROR_MASK);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002842err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302843 dsi_unregister_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002844 &completion, DSI_VC_IRQ_BTA);
2845err0:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002846 return r;
2847}
2848EXPORT_SYMBOL(dsi_vc_send_bta_sync);
2849
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302850static inline void dsi_vc_write_long_header(struct platform_device *dsidev,
2851 int channel, u8 data_type, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002852{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302853 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002854 u32 val;
2855 u8 data_id;
2856
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302857 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002858
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302859 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002860
2861 val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
2862 FLD_VAL(ecc, 31, 24);
2863
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302864 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_HEADER(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002865}
2866
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302867static inline void dsi_vc_write_long_payload(struct platform_device *dsidev,
2868 int channel, u8 b1, u8 b2, u8 b3, u8 b4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002869{
2870 u32 val;
2871
2872 val = b4 << 24 | b3 << 16 | b2 << 8 | b1 << 0;
2873
2874/* DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
2875 b1, b2, b3, b4, val); */
2876
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302877 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002878}
2879
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302880static int dsi_vc_send_long(struct platform_device *dsidev, int channel,
2881 u8 data_type, u8 *data, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002882{
2883 /*u32 val; */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302884 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002885 int i;
2886 u8 *p;
2887 int r = 0;
2888 u8 b1, b2, b3, b4;
2889
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302890 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002891 DSSDBG("dsi_vc_send_long, %d bytes\n", len);
2892
2893 /* len + header */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302894 if (dsi->vc[channel].fifo_size * 32 * 4 < len + 4) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002895 DSSERR("unable to send long packet: packet too long.\n");
2896 return -EINVAL;
2897 }
2898
Archit Tanejad6049142011-08-22 11:58:08 +05302899 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002900
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302901 dsi_vc_write_long_header(dsidev, channel, data_type, len, ecc);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002902
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002903 p = data;
2904 for (i = 0; i < len >> 2; i++) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302905 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002906 DSSDBG("\tsending full packet %d\n", i);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002907
2908 b1 = *p++;
2909 b2 = *p++;
2910 b3 = *p++;
2911 b4 = *p++;
2912
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302913 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, b4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002914 }
2915
2916 i = len % 4;
2917 if (i) {
2918 b1 = 0; b2 = 0; b3 = 0;
2919
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302920 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002921 DSSDBG("\tsending remainder bytes %d\n", i);
2922
2923 switch (i) {
2924 case 3:
2925 b1 = *p++;
2926 b2 = *p++;
2927 b3 = *p++;
2928 break;
2929 case 2:
2930 b1 = *p++;
2931 b2 = *p++;
2932 break;
2933 case 1:
2934 b1 = *p++;
2935 break;
2936 }
2937
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302938 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002939 }
2940
2941 return r;
2942}
2943
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302944static int dsi_vc_send_short(struct platform_device *dsidev, int channel,
2945 u8 data_type, u16 data, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002946{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302947 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002948 u32 r;
2949 u8 data_id;
2950
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302951 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002952
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302953 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002954 DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
2955 channel,
2956 data_type, data & 0xff, (data >> 8) & 0xff);
2957
Archit Tanejad6049142011-08-22 11:58:08 +05302958 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002959
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302960 if (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(channel)), 16, 16)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002961 DSSERR("ERROR FIFO FULL, aborting transfer\n");
2962 return -EINVAL;
2963 }
2964
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302965 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002966
2967 r = (data_id << 0) | (data << 8) | (ecc << 24);
2968
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302969 dsi_write_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002970
2971 return 0;
2972}
2973
Archit Taneja1ffefe72011-05-12 17:26:24 +05302974int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002975{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302976 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302977
Archit Taneja18b7d092011-09-05 17:01:08 +05302978 return dsi_vc_send_long(dsidev, channel, MIPI_DSI_NULL_PACKET, NULL,
2979 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002980}
2981EXPORT_SYMBOL(dsi_vc_send_null);
2982
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302983static int dsi_vc_write_nosync_common(struct omap_dss_device *dssdev,
2984 int channel, u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002985{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302986 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002987 int r;
2988
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302989 if (len == 0) {
2990 BUG_ON(type == DSS_DSI_CONTENT_DCS);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302991 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302992 MIPI_DSI_GENERIC_SHORT_WRITE_0_PARAM, 0, 0);
2993 } else if (len == 1) {
2994 r = dsi_vc_send_short(dsidev, channel,
2995 type == DSS_DSI_CONTENT_GENERIC ?
2996 MIPI_DSI_GENERIC_SHORT_WRITE_1_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302997 MIPI_DSI_DCS_SHORT_WRITE, data[0], 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002998 } else if (len == 2) {
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302999 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303000 type == DSS_DSI_CONTENT_GENERIC ?
3001 MIPI_DSI_GENERIC_SHORT_WRITE_2_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303002 MIPI_DSI_DCS_SHORT_WRITE_PARAM,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003003 data[0] | (data[1] << 8), 0);
3004 } else {
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303005 r = dsi_vc_send_long(dsidev, channel,
3006 type == DSS_DSI_CONTENT_GENERIC ?
3007 MIPI_DSI_GENERIC_LONG_WRITE :
3008 MIPI_DSI_DCS_LONG_WRITE, data, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003009 }
3010
3011 return r;
3012}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303013
3014int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
3015 u8 *data, int len)
3016{
3017 return dsi_vc_write_nosync_common(dssdev, channel, data, len,
3018 DSS_DSI_CONTENT_DCS);
3019}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003020EXPORT_SYMBOL(dsi_vc_dcs_write_nosync);
3021
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303022int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
3023 u8 *data, int len)
3024{
3025 return dsi_vc_write_nosync_common(dssdev, channel, data, len,
3026 DSS_DSI_CONTENT_GENERIC);
3027}
3028EXPORT_SYMBOL(dsi_vc_generic_write_nosync);
3029
3030static int dsi_vc_write_common(struct omap_dss_device *dssdev, int channel,
3031 u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003032{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303033 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003034 int r;
3035
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303036 r = dsi_vc_write_nosync_common(dssdev, channel, data, len, type);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003037 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003038 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003039
Archit Taneja1ffefe72011-05-12 17:26:24 +05303040 r = dsi_vc_send_bta_sync(dssdev, channel);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003041 if (r)
3042 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003043
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303044 /* RX_FIFO_NOT_EMPTY */
3045 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003046 DSSERR("rx fifo not empty after write, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303047 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003048 r = -EIO;
3049 goto err;
3050 }
3051
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003052 return 0;
3053err:
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303054 DSSERR("dsi_vc_write_common(ch %d, cmd 0x%02x, len %d) failed\n",
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003055 channel, data[0], len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003056 return r;
3057}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303058
3059int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
3060 int len)
3061{
3062 return dsi_vc_write_common(dssdev, channel, data, len,
3063 DSS_DSI_CONTENT_DCS);
3064}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003065EXPORT_SYMBOL(dsi_vc_dcs_write);
3066
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303067int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
3068 int len)
3069{
3070 return dsi_vc_write_common(dssdev, channel, data, len,
3071 DSS_DSI_CONTENT_GENERIC);
3072}
3073EXPORT_SYMBOL(dsi_vc_generic_write);
3074
Archit Taneja1ffefe72011-05-12 17:26:24 +05303075int dsi_vc_dcs_write_0(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003076{
Archit Taneja1ffefe72011-05-12 17:26:24 +05303077 return dsi_vc_dcs_write(dssdev, channel, &dcs_cmd, 1);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003078}
3079EXPORT_SYMBOL(dsi_vc_dcs_write_0);
3080
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303081int dsi_vc_generic_write_0(struct omap_dss_device *dssdev, int channel)
3082{
3083 return dsi_vc_generic_write(dssdev, channel, NULL, 0);
3084}
3085EXPORT_SYMBOL(dsi_vc_generic_write_0);
3086
Archit Taneja1ffefe72011-05-12 17:26:24 +05303087int dsi_vc_dcs_write_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3088 u8 param)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003089{
3090 u8 buf[2];
3091 buf[0] = dcs_cmd;
3092 buf[1] = param;
Archit Taneja1ffefe72011-05-12 17:26:24 +05303093 return dsi_vc_dcs_write(dssdev, channel, buf, 2);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003094}
3095EXPORT_SYMBOL(dsi_vc_dcs_write_1);
3096
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303097int dsi_vc_generic_write_1(struct omap_dss_device *dssdev, int channel,
3098 u8 param)
3099{
3100 return dsi_vc_generic_write(dssdev, channel, &param, 1);
3101}
3102EXPORT_SYMBOL(dsi_vc_generic_write_1);
3103
3104int dsi_vc_generic_write_2(struct omap_dss_device *dssdev, int channel,
3105 u8 param1, u8 param2)
3106{
3107 u8 buf[2];
3108 buf[0] = param1;
3109 buf[1] = param2;
3110 return dsi_vc_generic_write(dssdev, channel, buf, 2);
3111}
3112EXPORT_SYMBOL(dsi_vc_generic_write_2);
3113
Archit Tanejab8509752011-08-30 15:48:23 +05303114static int dsi_vc_dcs_send_read_request(struct omap_dss_device *dssdev,
3115 int channel, u8 dcs_cmd)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003116{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303117 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303118 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejab8509752011-08-30 15:48:23 +05303119 int r;
3120
3121 if (dsi->debug_read)
3122 DSSDBG("dsi_vc_dcs_send_read_request(ch%d, dcs_cmd %x)\n",
3123 channel, dcs_cmd);
3124
3125 r = dsi_vc_send_short(dsidev, channel, MIPI_DSI_DCS_READ, dcs_cmd, 0);
3126 if (r) {
3127 DSSERR("dsi_vc_dcs_send_read_request(ch %d, cmd 0x%02x)"
3128 " failed\n", channel, dcs_cmd);
3129 return r;
3130 }
3131
3132 return 0;
3133}
3134
Archit Tanejab3b89c02011-08-30 16:07:39 +05303135static int dsi_vc_generic_send_read_request(struct omap_dss_device *dssdev,
3136 int channel, u8 *reqdata, int reqlen)
3137{
3138 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3139 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3140 u16 data;
3141 u8 data_type;
3142 int r;
3143
3144 if (dsi->debug_read)
3145 DSSDBG("dsi_vc_generic_send_read_request(ch %d, reqlen %d)\n",
3146 channel, reqlen);
3147
3148 if (reqlen == 0) {
3149 data_type = MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM;
3150 data = 0;
3151 } else if (reqlen == 1) {
3152 data_type = MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM;
3153 data = reqdata[0];
3154 } else if (reqlen == 2) {
3155 data_type = MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM;
3156 data = reqdata[0] | (reqdata[1] << 8);
3157 } else {
3158 BUG();
3159 }
3160
3161 r = dsi_vc_send_short(dsidev, channel, data_type, data, 0);
3162 if (r) {
3163 DSSERR("dsi_vc_generic_send_read_request(ch %d, reqlen %d)"
3164 " failed\n", channel, reqlen);
3165 return r;
3166 }
3167
3168 return 0;
3169}
3170
3171static int dsi_vc_read_rx_fifo(struct platform_device *dsidev, int channel,
3172 u8 *buf, int buflen, enum dss_dsi_content_type type)
Archit Tanejab8509752011-08-30 15:48:23 +05303173{
3174 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003175 u32 val;
3176 u8 dt;
3177 int r;
3178
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003179 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303180 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20) == 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003181 DSSERR("RX fifo empty when trying to read.\n");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003182 r = -EIO;
3183 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003184 }
3185
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303186 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303187 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003188 DSSDBG("\theader: %08x\n", val);
3189 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303190 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003191 u16 err = FLD_GET(val, 23, 8);
3192 dsi_show_rx_ack_with_err(err);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003193 r = -EIO;
3194 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003195
Archit Tanejab3b89c02011-08-30 16:07:39 +05303196 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3197 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE :
3198 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003199 u8 data = FLD_GET(val, 15, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303200 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303201 DSSDBG("\t%s short response, 1 byte: %02x\n",
3202 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3203 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003204
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003205 if (buflen < 1) {
3206 r = -EIO;
3207 goto err;
3208 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003209
3210 buf[0] = data;
3211
3212 return 1;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303213 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3214 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE :
3215 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003216 u16 data = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303217 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303218 DSSDBG("\t%s short response, 2 byte: %04x\n",
3219 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3220 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003221
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003222 if (buflen < 2) {
3223 r = -EIO;
3224 goto err;
3225 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003226
3227 buf[0] = data & 0xff;
3228 buf[1] = (data >> 8) & 0xff;
3229
3230 return 2;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303231 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3232 MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE :
3233 MIPI_DSI_RX_DCS_LONG_READ_RESPONSE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003234 int w;
3235 int len = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303236 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303237 DSSDBG("\t%s long response, len %d\n",
3238 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3239 "DCS", len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003240
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003241 if (len > buflen) {
3242 r = -EIO;
3243 goto err;
3244 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003245
3246 /* two byte checksum ends the packet, not included in len */
3247 for (w = 0; w < len + 2;) {
3248 int b;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303249 val = dsi_read_reg(dsidev,
3250 DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303251 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003252 DSSDBG("\t\t%02x %02x %02x %02x\n",
3253 (val >> 0) & 0xff,
3254 (val >> 8) & 0xff,
3255 (val >> 16) & 0xff,
3256 (val >> 24) & 0xff);
3257
3258 for (b = 0; b < 4; ++b) {
3259 if (w < len)
3260 buf[w] = (val >> (b * 8)) & 0xff;
3261 /* we discard the 2 byte checksum */
3262 ++w;
3263 }
3264 }
3265
3266 return len;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003267 } else {
3268 DSSERR("\tunknown datatype 0x%02x\n", dt);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003269 r = -EIO;
3270 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003271 }
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003272
3273 BUG();
3274err:
Archit Tanejab3b89c02011-08-30 16:07:39 +05303275 DSSERR("dsi_vc_read_rx_fifo(ch %d type %s) failed\n", channel,
3276 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" : "DCS");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003277
Archit Tanejab8509752011-08-30 15:48:23 +05303278 return r;
3279}
3280
3281int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3282 u8 *buf, int buflen)
3283{
3284 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3285 int r;
3286
3287 r = dsi_vc_dcs_send_read_request(dssdev, channel, dcs_cmd);
3288 if (r)
3289 goto err;
3290
3291 r = dsi_vc_send_bta_sync(dssdev, channel);
3292 if (r)
3293 goto err;
3294
Archit Tanejab3b89c02011-08-30 16:07:39 +05303295 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3296 DSS_DSI_CONTENT_DCS);
Archit Tanejab8509752011-08-30 15:48:23 +05303297 if (r < 0)
3298 goto err;
3299
3300 if (r != buflen) {
3301 r = -EIO;
3302 goto err;
3303 }
3304
3305 return 0;
3306err:
3307 DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n", channel, dcs_cmd);
3308 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003309}
3310EXPORT_SYMBOL(dsi_vc_dcs_read);
3311
Archit Tanejab3b89c02011-08-30 16:07:39 +05303312static int dsi_vc_generic_read(struct omap_dss_device *dssdev, int channel,
3313 u8 *reqdata, int reqlen, u8 *buf, int buflen)
3314{
3315 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3316 int r;
3317
3318 r = dsi_vc_generic_send_read_request(dssdev, channel, reqdata, reqlen);
3319 if (r)
3320 return r;
3321
3322 r = dsi_vc_send_bta_sync(dssdev, channel);
3323 if (r)
3324 return r;
3325
3326 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3327 DSS_DSI_CONTENT_GENERIC);
3328 if (r < 0)
3329 return r;
3330
3331 if (r != buflen) {
3332 r = -EIO;
3333 return r;
3334 }
3335
3336 return 0;
3337}
3338
3339int dsi_vc_generic_read_0(struct omap_dss_device *dssdev, int channel, u8 *buf,
3340 int buflen)
3341{
3342 int r;
3343
3344 r = dsi_vc_generic_read(dssdev, channel, NULL, 0, buf, buflen);
3345 if (r) {
3346 DSSERR("dsi_vc_generic_read_0(ch %d) failed\n", channel);
3347 return r;
3348 }
3349
3350 return 0;
3351}
3352EXPORT_SYMBOL(dsi_vc_generic_read_0);
3353
3354int dsi_vc_generic_read_1(struct omap_dss_device *dssdev, int channel, u8 param,
3355 u8 *buf, int buflen)
3356{
3357 int r;
3358
3359 r = dsi_vc_generic_read(dssdev, channel, &param, 1, buf, buflen);
3360 if (r) {
3361 DSSERR("dsi_vc_generic_read_1(ch %d) failed\n", channel);
3362 return r;
3363 }
3364
3365 return 0;
3366}
3367EXPORT_SYMBOL(dsi_vc_generic_read_1);
3368
3369int dsi_vc_generic_read_2(struct omap_dss_device *dssdev, int channel,
3370 u8 param1, u8 param2, u8 *buf, int buflen)
3371{
3372 int r;
3373 u8 reqdata[2];
3374
3375 reqdata[0] = param1;
3376 reqdata[1] = param2;
3377
3378 r = dsi_vc_generic_read(dssdev, channel, reqdata, 2, buf, buflen);
3379 if (r) {
3380 DSSERR("dsi_vc_generic_read_2(ch %d) failed\n", channel);
3381 return r;
3382 }
3383
3384 return 0;
3385}
3386EXPORT_SYMBOL(dsi_vc_generic_read_2);
3387
Archit Taneja1ffefe72011-05-12 17:26:24 +05303388int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
3389 u16 len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003390{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303391 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3392
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303393 return dsi_vc_send_short(dsidev, channel,
3394 MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003395}
3396EXPORT_SYMBOL(dsi_vc_set_max_rx_packet_size);
3397
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303398static int dsi_enter_ulps(struct platform_device *dsidev)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003399{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303400 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003401 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003402 int r, i;
3403 unsigned mask;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003404
3405 DSSDBGF();
3406
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303407 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003408
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303409 WARN_ON(dsi->ulps_enabled);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003410
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303411 if (dsi->ulps_enabled)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003412 return 0;
3413
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003414 /* DDR_CLK_ALWAYS_ON */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303415 if (REG_GET(dsidev, DSI_CLK_CTRL, 13, 13)) {
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003416 dsi_if_enable(dsidev, 0);
3417 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
3418 dsi_if_enable(dsidev, 1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003419 }
3420
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303421 dsi_sync_vc(dsidev, 0);
3422 dsi_sync_vc(dsidev, 1);
3423 dsi_sync_vc(dsidev, 2);
3424 dsi_sync_vc(dsidev, 3);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003425
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303426 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003427
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303428 dsi_vc_enable(dsidev, 0, false);
3429 dsi_vc_enable(dsidev, 1, false);
3430 dsi_vc_enable(dsidev, 2, false);
3431 dsi_vc_enable(dsidev, 3, false);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003432
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303433 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 16, 16)) { /* HS_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003434 DSSERR("HS busy when enabling ULPS\n");
3435 return -EIO;
3436 }
3437
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303438 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 17, 17)) { /* LP_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003439 DSSERR("LP busy when enabling ULPS\n");
3440 return -EIO;
3441 }
3442
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303443 r = dsi_register_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003444 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3445 if (r)
3446 return r;
3447
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003448 mask = 0;
3449
3450 for (i = 0; i < dsi->num_lanes_supported; ++i) {
3451 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
3452 continue;
3453 mask |= 1 << i;
3454 }
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003455 /* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */
3456 /* LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003457 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, mask, 9, 5);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003458
Tomi Valkeinena702c852011-10-12 10:10:21 +03003459 /* flush posted write and wait for SCP interface to finish the write */
3460 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003461
3462 if (wait_for_completion_timeout(&completion,
3463 msecs_to_jiffies(1000)) == 0) {
3464 DSSERR("ULPS enable timeout\n");
3465 r = -EIO;
3466 goto err;
3467 }
3468
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303469 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003470 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3471
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003472 /* Reset LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003473 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, 0, 9, 5);
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003474
Tomi Valkeinena702c852011-10-12 10:10:21 +03003475 /* flush posted write and wait for SCP interface to finish the write */
3476 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003477
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303478 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ULPS);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003479
3480 dsi_if_enable(dsidev, false);
3481
3482 dsi->ulps_enabled = true;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303483
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003484 return 0;
3485
3486err:
3487 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303488 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3489 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003490}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003491
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003492static void dsi_set_lp_rx_timeout(struct platform_device *dsidev,
3493 unsigned ticks, bool x4, bool x16)
3494{
3495 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003496 unsigned long total_ticks;
3497 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303498
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003499 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303500
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003501 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003502 fck = dsi_fclk_rate(dsidev);
3503
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003504 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303505 r = FLD_MOD(r, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003506 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* LP_RX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003507 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* LP_RX_TO_X4 */
3508 r = FLD_MOD(r, ticks, 12, 0); /* LP_RX_COUNTER */
3509 dsi_write_reg(dsidev, DSI_TIMING2, r);
3510
3511 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3512
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003513 DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3514 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303515 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3516 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003517}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003518
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003519static void dsi_set_ta_timeout(struct platform_device *dsidev, unsigned ticks,
3520 bool x8, bool x16)
3521{
3522 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003523 unsigned long total_ticks;
3524 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303525
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003526 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303527
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003528 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003529 fck = dsi_fclk_rate(dsidev);
3530
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003531 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303532 r = FLD_MOD(r, 1, 31, 31); /* TA_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003533 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* TA_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003534 r = FLD_MOD(r, x8 ? 1 : 0, 29, 29); /* TA_TO_X8 */
3535 r = FLD_MOD(r, ticks, 28, 16); /* TA_TO_COUNTER */
3536 dsi_write_reg(dsidev, DSI_TIMING1, r);
3537
3538 total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);
3539
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003540 DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
3541 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303542 ticks, x8 ? " x8" : "", x16 ? " x16" : "",
3543 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003544}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003545
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003546static void dsi_set_stop_state_counter(struct platform_device *dsidev,
3547 unsigned ticks, bool x4, bool x16)
3548{
3549 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003550 unsigned long total_ticks;
3551 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303552
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003553 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303554
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003555 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003556 fck = dsi_fclk_rate(dsidev);
3557
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003558 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303559 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003560 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* STOP_STATE_X16_IO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003561 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* STOP_STATE_X4_IO */
3562 r = FLD_MOD(r, ticks, 12, 0); /* STOP_STATE_COUNTER_IO */
3563 dsi_write_reg(dsidev, DSI_TIMING1, r);
3564
3565 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3566
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003567 DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
3568 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303569 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3570 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003571}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003572
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003573static void dsi_set_hs_tx_timeout(struct platform_device *dsidev,
3574 unsigned ticks, bool x4, bool x16)
3575{
3576 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003577 unsigned long total_ticks;
3578 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303579
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003580 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303581
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003582 /* ticks in TxByteClkHS */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003583 fck = dsi_get_txbyteclkhs(dsidev);
3584
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003585 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303586 r = FLD_MOD(r, 1, 31, 31); /* HS_TX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003587 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* HS_TX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003588 r = FLD_MOD(r, x4 ? 1 : 0, 29, 29); /* HS_TX_TO_X8 (4 really) */
3589 r = FLD_MOD(r, ticks, 28, 16); /* HS_TX_TO_COUNTER */
3590 dsi_write_reg(dsidev, DSI_TIMING2, r);
3591
3592 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3593
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003594 DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3595 total_ticks,
3596 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303597 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003598}
Archit Taneja8af6ff02011-09-05 16:48:27 +05303599
3600static void dsi_config_vp_num_line_buffers(struct omap_dss_device *dssdev)
3601{
3602 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3603 int num_line_buffers;
3604
3605 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_VIDEO_MODE) {
3606 int bpp = dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt);
3607 unsigned line_buf_size = dsi_get_line_buf_size(dsidev);
3608 struct omap_video_timings *timings = &dssdev->panel.timings;
3609 /*
3610 * Don't use line buffers if width is greater than the video
3611 * port's line buffer size
3612 */
3613 if (line_buf_size <= timings->x_res * bpp / 8)
3614 num_line_buffers = 0;
3615 else
3616 num_line_buffers = 2;
3617 } else {
3618 /* Use maximum number of line buffers in command mode */
3619 num_line_buffers = 2;
3620 }
3621
3622 /* LINE_BUFFER */
3623 REG_FLD_MOD(dsidev, DSI_CTRL, num_line_buffers, 13, 12);
3624}
3625
3626static void dsi_config_vp_sync_events(struct omap_dss_device *dssdev)
3627{
3628 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3629 int de_pol = dssdev->panel.dsi_vm_data.vp_de_pol;
3630 int hsync_pol = dssdev->panel.dsi_vm_data.vp_hsync_pol;
3631 int vsync_pol = dssdev->panel.dsi_vm_data.vp_vsync_pol;
3632 bool vsync_end = dssdev->panel.dsi_vm_data.vp_vsync_end;
3633 bool hsync_end = dssdev->panel.dsi_vm_data.vp_hsync_end;
3634 u32 r;
3635
3636 r = dsi_read_reg(dsidev, DSI_CTRL);
3637 r = FLD_MOD(r, de_pol, 9, 9); /* VP_DE_POL */
3638 r = FLD_MOD(r, hsync_pol, 10, 10); /* VP_HSYNC_POL */
3639 r = FLD_MOD(r, vsync_pol, 11, 11); /* VP_VSYNC_POL */
3640 r = FLD_MOD(r, 1, 15, 15); /* VP_VSYNC_START */
3641 r = FLD_MOD(r, vsync_end, 16, 16); /* VP_VSYNC_END */
3642 r = FLD_MOD(r, 1, 17, 17); /* VP_HSYNC_START */
3643 r = FLD_MOD(r, hsync_end, 18, 18); /* VP_HSYNC_END */
3644 dsi_write_reg(dsidev, DSI_CTRL, r);
3645}
3646
3647static void dsi_config_blanking_modes(struct omap_dss_device *dssdev)
3648{
3649 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3650 int blanking_mode = dssdev->panel.dsi_vm_data.blanking_mode;
3651 int hfp_blanking_mode = dssdev->panel.dsi_vm_data.hfp_blanking_mode;
3652 int hbp_blanking_mode = dssdev->panel.dsi_vm_data.hbp_blanking_mode;
3653 int hsa_blanking_mode = dssdev->panel.dsi_vm_data.hsa_blanking_mode;
3654 u32 r;
3655
3656 /*
3657 * 0 = TX FIFO packets sent or LPS in corresponding blanking periods
3658 * 1 = Long blanking packets are sent in corresponding blanking periods
3659 */
3660 r = dsi_read_reg(dsidev, DSI_CTRL);
3661 r = FLD_MOD(r, blanking_mode, 20, 20); /* BLANKING_MODE */
3662 r = FLD_MOD(r, hfp_blanking_mode, 21, 21); /* HFP_BLANKING */
3663 r = FLD_MOD(r, hbp_blanking_mode, 22, 22); /* HBP_BLANKING */
3664 r = FLD_MOD(r, hsa_blanking_mode, 23, 23); /* HSA_BLANKING */
3665 dsi_write_reg(dsidev, DSI_CTRL, r);
3666}
3667
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003668static int dsi_proto_config(struct omap_dss_device *dssdev)
3669{
3670 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3671 u32 r;
3672 int buswidth = 0;
3673
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303674 dsi_config_tx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003675 DSI_FIFO_SIZE_32,
3676 DSI_FIFO_SIZE_32,
3677 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003678
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303679 dsi_config_rx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003680 DSI_FIFO_SIZE_32,
3681 DSI_FIFO_SIZE_32,
3682 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003683
3684 /* XXX what values for the timeouts? */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303685 dsi_set_stop_state_counter(dsidev, 0x1000, false, false);
3686 dsi_set_ta_timeout(dsidev, 0x1fff, true, true);
3687 dsi_set_lp_rx_timeout(dsidev, 0x1fff, true, true);
3688 dsi_set_hs_tx_timeout(dsidev, 0x1fff, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003689
Archit Tanejaa3b3cc22011-09-08 18:42:16 +05303690 switch (dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003691 case 16:
3692 buswidth = 0;
3693 break;
3694 case 18:
3695 buswidth = 1;
3696 break;
3697 case 24:
3698 buswidth = 2;
3699 break;
3700 default:
3701 BUG();
3702 }
3703
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303704 r = dsi_read_reg(dsidev, DSI_CTRL);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003705 r = FLD_MOD(r, 1, 1, 1); /* CS_RX_EN */
3706 r = FLD_MOD(r, 1, 2, 2); /* ECC_RX_EN */
3707 r = FLD_MOD(r, 1, 3, 3); /* TX_FIFO_ARBITRATION */
3708 r = FLD_MOD(r, 1, 4, 4); /* VP_CLK_RATIO, always 1, see errata*/
3709 r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
3710 r = FLD_MOD(r, 0, 8, 8); /* VP_CLK_POL */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003711 r = FLD_MOD(r, 1, 14, 14); /* TRIGGER_RESET_MODE */
3712 r = FLD_MOD(r, 1, 19, 19); /* EOT_ENABLE */
Archit Taneja9613c022011-03-22 06:33:36 -05003713 if (!dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
3714 r = FLD_MOD(r, 1, 24, 24); /* DCS_CMD_ENABLE */
3715 /* DCS_CMD_CODE, 1=start, 0=continue */
3716 r = FLD_MOD(r, 0, 25, 25);
3717 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003718
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303719 dsi_write_reg(dsidev, DSI_CTRL, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003720
Archit Taneja8af6ff02011-09-05 16:48:27 +05303721 dsi_config_vp_num_line_buffers(dssdev);
3722
3723 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_VIDEO_MODE) {
3724 dsi_config_vp_sync_events(dssdev);
3725 dsi_config_blanking_modes(dssdev);
3726 }
3727
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303728 dsi_vc_initial_config(dsidev, 0);
3729 dsi_vc_initial_config(dsidev, 1);
3730 dsi_vc_initial_config(dsidev, 2);
3731 dsi_vc_initial_config(dsidev, 3);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003732
3733 return 0;
3734}
3735
3736static void dsi_proto_timings(struct omap_dss_device *dssdev)
3737{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303738 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinendb186442011-10-13 16:12:29 +03003739 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003740 unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail;
3741 unsigned tclk_pre, tclk_post;
3742 unsigned ths_prepare, ths_prepare_ths_zero, ths_zero;
3743 unsigned ths_trail, ths_exit;
3744 unsigned ddr_clk_pre, ddr_clk_post;
3745 unsigned enter_hs_mode_lat, exit_hs_mode_lat;
3746 unsigned ths_eot;
Tomi Valkeinendb186442011-10-13 16:12:29 +03003747 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003748 u32 r;
3749
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303750 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003751 ths_prepare = FLD_GET(r, 31, 24);
3752 ths_prepare_ths_zero = FLD_GET(r, 23, 16);
3753 ths_zero = ths_prepare_ths_zero - ths_prepare;
3754 ths_trail = FLD_GET(r, 15, 8);
3755 ths_exit = FLD_GET(r, 7, 0);
3756
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303757 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003758 tlpx = FLD_GET(r, 22, 16) * 2;
3759 tclk_trail = FLD_GET(r, 15, 8);
3760 tclk_zero = FLD_GET(r, 7, 0);
3761
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303762 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003763 tclk_prepare = FLD_GET(r, 7, 0);
3764
3765 /* min 8*UI */
3766 tclk_pre = 20;
3767 /* min 60ns + 52*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303768 tclk_post = ns2ddr(dsidev, 60) + 26;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003769
Archit Taneja8af6ff02011-09-05 16:48:27 +05303770 ths_eot = DIV_ROUND_UP(4, ndl);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003771
3772 ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
3773 4);
3774 ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;
3775
3776 BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
3777 BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);
3778
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303779 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003780 r = FLD_MOD(r, ddr_clk_pre, 15, 8);
3781 r = FLD_MOD(r, ddr_clk_post, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303782 dsi_write_reg(dsidev, DSI_CLK_TIMING, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003783
3784 DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
3785 ddr_clk_pre,
3786 ddr_clk_post);
3787
3788 enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
3789 DIV_ROUND_UP(ths_prepare, 4) +
3790 DIV_ROUND_UP(ths_zero + 3, 4);
3791
3792 exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;
3793
3794 r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
3795 FLD_VAL(exit_hs_mode_lat, 15, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303796 dsi_write_reg(dsidev, DSI_VM_TIMING7, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003797
3798 DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
3799 enter_hs_mode_lat, exit_hs_mode_lat);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303800
3801 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_VIDEO_MODE) {
3802 /* TODO: Implement a video mode check_timings function */
3803 int hsa = dssdev->panel.dsi_vm_data.hsa;
3804 int hfp = dssdev->panel.dsi_vm_data.hfp;
3805 int hbp = dssdev->panel.dsi_vm_data.hbp;
3806 int vsa = dssdev->panel.dsi_vm_data.vsa;
3807 int vfp = dssdev->panel.dsi_vm_data.vfp;
3808 int vbp = dssdev->panel.dsi_vm_data.vbp;
3809 int window_sync = dssdev->panel.dsi_vm_data.window_sync;
3810 bool hsync_end = dssdev->panel.dsi_vm_data.vp_hsync_end;
3811 struct omap_video_timings *timings = &dssdev->panel.timings;
3812 int bpp = dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt);
3813 int tl, t_he, width_bytes;
3814
3815 t_he = hsync_end ?
3816 ((hsa == 0 && ndl == 3) ? 1 : DIV_ROUND_UP(4, ndl)) : 0;
3817
3818 width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
3819
3820 /* TL = t_HS + HSA + t_HE + HFP + ceil((WC + 6) / NDL) + HBP */
3821 tl = DIV_ROUND_UP(4, ndl) + (hsync_end ? hsa : 0) + t_he + hfp +
3822 DIV_ROUND_UP(width_bytes + 6, ndl) + hbp;
3823
3824 DSSDBG("HBP: %d, HFP: %d, HSA: %d, TL: %d TXBYTECLKHS\n", hbp,
3825 hfp, hsync_end ? hsa : 0, tl);
3826 DSSDBG("VBP: %d, VFP: %d, VSA: %d, VACT: %d lines\n", vbp, vfp,
3827 vsa, timings->y_res);
3828
3829 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
3830 r = FLD_MOD(r, hbp, 11, 0); /* HBP */
3831 r = FLD_MOD(r, hfp, 23, 12); /* HFP */
3832 r = FLD_MOD(r, hsync_end ? hsa : 0, 31, 24); /* HSA */
3833 dsi_write_reg(dsidev, DSI_VM_TIMING1, r);
3834
3835 r = dsi_read_reg(dsidev, DSI_VM_TIMING2);
3836 r = FLD_MOD(r, vbp, 7, 0); /* VBP */
3837 r = FLD_MOD(r, vfp, 15, 8); /* VFP */
3838 r = FLD_MOD(r, vsa, 23, 16); /* VSA */
3839 r = FLD_MOD(r, window_sync, 27, 24); /* WINDOW_SYNC */
3840 dsi_write_reg(dsidev, DSI_VM_TIMING2, r);
3841
3842 r = dsi_read_reg(dsidev, DSI_VM_TIMING3);
3843 r = FLD_MOD(r, timings->y_res, 14, 0); /* VACT */
3844 r = FLD_MOD(r, tl, 31, 16); /* TL */
3845 dsi_write_reg(dsidev, DSI_VM_TIMING3, r);
3846 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003847}
3848
Tomi Valkeinene4a9e942012-03-28 15:58:56 +03003849int omapdss_dsi_configure_pins(struct omap_dss_device *dssdev,
3850 const struct omap_dsi_pin_config *pin_cfg)
3851{
3852 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3853 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3854 int num_pins;
3855 const int *pins;
3856 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
3857 int num_lanes;
3858 int i;
3859
3860 static const enum dsi_lane_function functions[] = {
3861 DSI_LANE_CLK,
3862 DSI_LANE_DATA1,
3863 DSI_LANE_DATA2,
3864 DSI_LANE_DATA3,
3865 DSI_LANE_DATA4,
3866 };
3867
3868 num_pins = pin_cfg->num_pins;
3869 pins = pin_cfg->pins;
3870
3871 if (num_pins < 4 || num_pins > dsi->num_lanes_supported * 2
3872 || num_pins % 2 != 0)
3873 return -EINVAL;
3874
3875 for (i = 0; i < DSI_MAX_NR_LANES; ++i)
3876 lanes[i].function = DSI_LANE_UNUSED;
3877
3878 num_lanes = 0;
3879
3880 for (i = 0; i < num_pins; i += 2) {
3881 u8 lane, pol;
3882 int dx, dy;
3883
3884 dx = pins[i];
3885 dy = pins[i + 1];
3886
3887 if (dx < 0 || dx >= dsi->num_lanes_supported * 2)
3888 return -EINVAL;
3889
3890 if (dy < 0 || dy >= dsi->num_lanes_supported * 2)
3891 return -EINVAL;
3892
3893 if (dx & 1) {
3894 if (dy != dx - 1)
3895 return -EINVAL;
3896 pol = 1;
3897 } else {
3898 if (dy != dx + 1)
3899 return -EINVAL;
3900 pol = 0;
3901 }
3902
3903 lane = dx / 2;
3904
3905 lanes[lane].function = functions[i / 2];
3906 lanes[lane].polarity = pol;
3907 num_lanes++;
3908 }
3909
3910 memcpy(dsi->lanes, lanes, sizeof(dsi->lanes));
3911 dsi->num_lanes_used = num_lanes;
3912
3913 return 0;
3914}
3915EXPORT_SYMBOL(omapdss_dsi_configure_pins);
3916
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003917int dsi_enable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303918{
3919 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3920 int bpp = dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt);
3921 u8 data_type;
3922 u16 word_count;
Tomi Valkeinen33ca2372011-11-21 13:42:58 +02003923 int r;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303924
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003925 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_VIDEO_MODE) {
3926 switch (dssdev->panel.dsi_pix_fmt) {
3927 case OMAP_DSS_DSI_FMT_RGB888:
3928 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_24;
3929 break;
3930 case OMAP_DSS_DSI_FMT_RGB666:
3931 data_type = MIPI_DSI_PIXEL_STREAM_3BYTE_18;
3932 break;
3933 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
3934 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_18;
3935 break;
3936 case OMAP_DSS_DSI_FMT_RGB565:
3937 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_16;
3938 break;
3939 default:
3940 BUG();
3941 };
Archit Taneja8af6ff02011-09-05 16:48:27 +05303942
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003943 dsi_if_enable(dsidev, false);
3944 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303945
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003946 /* MODE, 1 = video mode */
3947 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303948
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003949 word_count = DIV_ROUND_UP(dssdev->panel.timings.x_res * bpp, 8);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303950
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003951 dsi_vc_write_long_header(dsidev, channel, data_type,
3952 word_count, 0);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303953
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003954 dsi_vc_enable(dsidev, channel, true);
3955 dsi_if_enable(dsidev, true);
3956 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05303957
Tomi Valkeinen33ca2372011-11-21 13:42:58 +02003958 r = dss_mgr_enable(dssdev->manager);
3959 if (r) {
3960 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_VIDEO_MODE) {
3961 dsi_if_enable(dsidev, false);
3962 dsi_vc_enable(dsidev, channel, false);
3963 }
3964
3965 return r;
3966 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05303967
3968 return 0;
3969}
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003970EXPORT_SYMBOL(dsi_enable_video_output);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303971
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003972void dsi_disable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303973{
3974 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3975
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003976 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_VIDEO_MODE) {
3977 dsi_if_enable(dsidev, false);
3978 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303979
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003980 /* MODE, 0 = command mode */
3981 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303982
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003983 dsi_vc_enable(dsidev, channel, true);
3984 dsi_if_enable(dsidev, true);
3985 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05303986
Tomi Valkeinen7797c6d2011-11-04 10:22:46 +02003987 dss_mgr_disable(dssdev->manager);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303988}
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003989EXPORT_SYMBOL(dsi_disable_video_output);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303990
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003991static void dsi_update_screen_dispc(struct omap_dss_device *dssdev,
Tomi Valkeinen5476e742011-11-03 16:34:20 +02003992 u16 w, u16 h)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003993{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303994 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303995 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003996 unsigned bytespp;
3997 unsigned bytespl;
3998 unsigned bytespf;
3999 unsigned total_len;
4000 unsigned packet_payload;
4001 unsigned packet_len;
4002 u32 l;
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004003 int r;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304004 const unsigned channel = dsi->update_channel;
Archit Taneja0c656222011-05-16 15:17:09 +05304005 const unsigned line_buf_size = dsi_get_line_buf_size(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004006
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004007 DSSDBG("dsi_update_screen_dispc(%dx%d)\n", w, h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004008
Archit Tanejad6049142011-08-22 11:58:08 +05304009 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_VP);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004010
Archit Tanejaa3b3cc22011-09-08 18:42:16 +05304011 bytespp = dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt) / 8;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004012 bytespl = w * bytespp;
4013 bytespf = bytespl * h;
4014
4015 /* NOTE: packet_payload has to be equal to N * bytespl, where N is
4016 * number of lines in a packet. See errata about VP_CLK_RATIO */
4017
4018 if (bytespf < line_buf_size)
4019 packet_payload = bytespf;
4020 else
4021 packet_payload = (line_buf_size) / bytespl * bytespl;
4022
4023 packet_len = packet_payload + 1; /* 1 byte for DCS cmd */
4024 total_len = (bytespf / packet_payload) * packet_len;
4025
4026 if (bytespf % packet_payload)
4027 total_len += (bytespf % packet_payload) + 1;
4028
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004029 l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304030 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004031
Archit Taneja7a7c48f2011-08-25 18:25:03 +05304032 dsi_vc_write_long_header(dsidev, channel, MIPI_DSI_DCS_LONG_WRITE,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304033 packet_len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004034
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304035 if (dsi->te_enabled)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004036 l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
4037 else
4038 l = FLD_MOD(l, 1, 31, 31); /* TE_START */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304039 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004040
4041 /* We put SIDLEMODE to no-idle for the duration of the transfer,
4042 * because DSS interrupts are not capable of waking up the CPU and the
4043 * framedone interrupt could be delayed for quite a long time. I think
4044 * the same goes for any DSS interrupts, but for some reason I have not
4045 * seen the problem anywhere else than here.
4046 */
4047 dispc_disable_sidle();
4048
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304049 dsi_perf_mark_start(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004050
Archit Taneja49dbf582011-05-16 15:17:07 +05304051 r = schedule_delayed_work(&dsi->framedone_timeout_work,
4052 msecs_to_jiffies(250));
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004053 BUG_ON(r == 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004054
Tomi Valkeinen1cb00172011-11-18 11:14:01 +02004055 dss_mgr_start_update(dssdev->manager);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004056
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304057 if (dsi->te_enabled) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004058 /* disable LP_RX_TO, so that we can receive TE. Time to wait
4059 * for TE is longer than the timer allows */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304060 REG_FLD_MOD(dsidev, DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004061
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304062 dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004063
4064#ifdef DSI_CATCH_MISSING_TE
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304065 mod_timer(&dsi->te_timer, jiffies + msecs_to_jiffies(250));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004066#endif
4067 }
4068}
4069
4070#ifdef DSI_CATCH_MISSING_TE
4071static void dsi_te_timeout(unsigned long arg)
4072{
4073 DSSERR("TE not received for 250ms!\n");
4074}
4075#endif
4076
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304077static void dsi_handle_framedone(struct platform_device *dsidev, int error)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004078{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304079 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4080
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004081 /* SIDLEMODE back to smart-idle */
4082 dispc_enable_sidle();
4083
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304084 if (dsi->te_enabled) {
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004085 /* enable LP_RX_TO again after the TE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304086 REG_FLD_MOD(dsidev, DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004087 }
4088
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304089 dsi->framedone_callback(error, dsi->framedone_data);
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004090
4091 if (!error)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304092 dsi_perf_show(dsidev, "DISPC");
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004093}
4094
4095static void dsi_framedone_timeout_work_callback(struct work_struct *work)
4096{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304097 struct dsi_data *dsi = container_of(work, struct dsi_data,
4098 framedone_timeout_work.work);
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004099 /* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
4100 * 250ms which would conflict with this timeout work. What should be
4101 * done is first cancel the transfer on the HW, and then cancel the
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004102 * possibly scheduled framedone work. However, cancelling the transfer
4103 * on the HW is buggy, and would probably require resetting the whole
4104 * DSI */
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004105
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004106 DSSERR("Framedone not received for 250ms!\n");
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004107
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304108 dsi_handle_framedone(dsi->pdev, -ETIMEDOUT);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004109}
4110
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004111static void dsi_framedone_irq_callback(void *data, u32 mask)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004112{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304113 struct omap_dss_device *dssdev = (struct omap_dss_device *) data;
4114 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304115 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4116
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004117 /* Note: We get FRAMEDONE when DISPC has finished sending pixels and
4118 * turns itself off. However, DSI still has the pixels in its buffers,
4119 * and is sending the data.
4120 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004121
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304122 __cancel_delayed_work(&dsi->framedone_timeout_work);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004123
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304124 dsi_handle_framedone(dsidev, 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004125}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004126
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004127int omap_dsi_update(struct omap_dss_device *dssdev, int channel,
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004128 void (*callback)(int, void *), void *data)
4129{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304130 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304131 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004132 u16 dw, dh;
4133
4134 dsi_perf_mark_setup(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304135
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304136 dsi->update_channel = channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004137
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +03004138 dsi->framedone_callback = callback;
4139 dsi->framedone_data = data;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004140
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004141 dssdev->driver->get_resolution(dssdev, &dw, &dh);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004142
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004143#ifdef DEBUG
4144 dsi->update_bytes = dw * dh *
4145 dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt) / 8;
4146#endif
4147 dsi_update_screen_dispc(dssdev, dw, dh);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004148
4149 return 0;
4150}
4151EXPORT_SYMBOL(omap_dsi_update);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004152
4153/* Display funcs */
4154
4155static int dsi_display_init_dispc(struct omap_dss_device *dssdev)
4156{
4157 int r;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304158
Archit Taneja8af6ff02011-09-05 16:48:27 +05304159 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_CMD_MODE) {
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004160 u16 dw, dh;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304161 u32 irq;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004162 struct omap_video_timings timings = {
4163 .hsw = 1,
4164 .hfp = 1,
4165 .hbp = 1,
4166 .vsw = 1,
4167 .vfp = 0,
4168 .vbp = 0,
4169 };
4170
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004171 dssdev->driver->get_resolution(dssdev, &dw, &dh);
4172 timings.x_res = dw;
4173 timings.y_res = dh;
4174
Archit Taneja8af6ff02011-09-05 16:48:27 +05304175 irq = dssdev->manager->id == OMAP_DSS_CHANNEL_LCD ?
4176 DISPC_IRQ_FRAMEDONE : DISPC_IRQ_FRAMEDONE2;
4177
4178 r = omap_dispc_register_isr(dsi_framedone_irq_callback,
4179 (void *) dssdev, irq);
4180 if (r) {
4181 DSSERR("can't get FRAMEDONE irq\n");
4182 return r;
4183 }
4184
4185 dispc_mgr_enable_stallmode(dssdev->manager->id, true);
4186 dispc_mgr_enable_fifohandcheck(dssdev->manager->id, 1);
4187
Archit Taneja41721162012-04-26 20:10:46 +05304188 dss_mgr_set_timings(dssdev->manager, &timings);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304189 } else {
4190 dispc_mgr_enable_stallmode(dssdev->manager->id, false);
4191 dispc_mgr_enable_fifohandcheck(dssdev->manager->id, 0);
4192
Archit Taneja41721162012-04-26 20:10:46 +05304193 dss_mgr_set_timings(dssdev->manager, &dssdev->panel.timings);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004194 }
4195
Archit Taneja8af6ff02011-09-05 16:48:27 +05304196 dispc_mgr_set_lcd_display_type(dssdev->manager->id,
4197 OMAP_DSS_LCD_DISPLAY_TFT);
4198 dispc_mgr_set_tft_data_lines(dssdev->manager->id,
4199 dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004200 return 0;
4201}
4202
4203static void dsi_display_uninit_dispc(struct omap_dss_device *dssdev)
4204{
Archit Taneja8af6ff02011-09-05 16:48:27 +05304205 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_CMD_MODE) {
4206 u32 irq;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304207
Archit Taneja8af6ff02011-09-05 16:48:27 +05304208 irq = dssdev->manager->id == OMAP_DSS_CHANNEL_LCD ?
4209 DISPC_IRQ_FRAMEDONE : DISPC_IRQ_FRAMEDONE2;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304210
Archit Taneja8af6ff02011-09-05 16:48:27 +05304211 omap_dispc_unregister_isr(dsi_framedone_irq_callback,
4212 (void *) dssdev, irq);
4213 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004214}
4215
4216static int dsi_configure_dsi_clocks(struct omap_dss_device *dssdev)
4217{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304218 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004219 struct dsi_clock_info cinfo;
4220 int r;
4221
Tomi Valkeinenc6940a32011-02-22 13:36:10 +02004222 cinfo.regn = dssdev->clocks.dsi.regn;
4223 cinfo.regm = dssdev->clocks.dsi.regm;
4224 cinfo.regm_dispc = dssdev->clocks.dsi.regm_dispc;
4225 cinfo.regm_dsi = dssdev->clocks.dsi.regm_dsi;
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02004226 r = dsi_calc_clock_rates(dsidev, &cinfo);
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004227 if (r) {
4228 DSSERR("Failed to calc dsi clocks\n");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004229 return r;
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004230 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004231
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304232 r = dsi_pll_set_clock_div(dsidev, &cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004233 if (r) {
4234 DSSERR("Failed to set dsi clocks\n");
4235 return r;
4236 }
4237
4238 return 0;
4239}
4240
4241static int dsi_configure_dispc_clocks(struct omap_dss_device *dssdev)
4242{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304243 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004244 struct dispc_clock_info dispc_cinfo;
4245 int r;
4246 unsigned long long fck;
4247
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304248 fck = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004249
Archit Tanejae8881662011-04-12 13:52:24 +05304250 dispc_cinfo.lck_div = dssdev->clocks.dispc.channel.lck_div;
4251 dispc_cinfo.pck_div = dssdev->clocks.dispc.channel.pck_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004252
4253 r = dispc_calc_clock_rates(fck, &dispc_cinfo);
4254 if (r) {
4255 DSSERR("Failed to calc dispc clocks\n");
4256 return r;
4257 }
4258
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03004259 r = dispc_mgr_set_clock_div(dssdev->manager->id, &dispc_cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004260 if (r) {
4261 DSSERR("Failed to set dispc clocks\n");
4262 return r;
4263 }
4264
4265 return 0;
4266}
4267
4268static int dsi_display_init_dsi(struct omap_dss_device *dssdev)
4269{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304270 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004271 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004272 int r;
4273
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304274 r = dsi_pll_init(dsidev, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004275 if (r)
4276 goto err0;
4277
4278 r = dsi_configure_dsi_clocks(dssdev);
4279 if (r)
4280 goto err1;
4281
Archit Tanejae8881662011-04-12 13:52:24 +05304282 dss_select_dispc_clk_source(dssdev->clocks.dispc.dispc_fclk_src);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004283 dss_select_dsi_clk_source(dsi->module_id, dssdev->clocks.dsi.dsi_fclk_src);
Archit Taneja9613c022011-03-22 06:33:36 -05004284 dss_select_lcd_clk_source(dssdev->manager->id,
Archit Tanejae8881662011-04-12 13:52:24 +05304285 dssdev->clocks.dispc.channel.lcd_clk_src);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004286
4287 DSSDBG("PLL OK\n");
4288
4289 r = dsi_configure_dispc_clocks(dssdev);
4290 if (r)
4291 goto err2;
4292
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03004293 r = dsi_cio_init(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004294 if (r)
4295 goto err2;
4296
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304297 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004298
4299 dsi_proto_timings(dssdev);
4300 dsi_set_lp_clk_divisor(dssdev);
4301
4302 if (1)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304303 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004304
4305 r = dsi_proto_config(dssdev);
4306 if (r)
4307 goto err3;
4308
4309 /* enable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304310 dsi_vc_enable(dsidev, 0, 1);
4311 dsi_vc_enable(dsidev, 1, 1);
4312 dsi_vc_enable(dsidev, 2, 1);
4313 dsi_vc_enable(dsidev, 3, 1);
4314 dsi_if_enable(dsidev, 1);
4315 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004316
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004317 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004318err3:
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03004319 dsi_cio_uninit(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004320err2:
Archit Taneja89a35e52011-04-12 13:52:23 +05304321 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004322 dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen5e785092011-08-10 11:25:36 +03004323 dss_select_lcd_clk_source(dssdev->manager->id, OMAP_DSS_CLK_SRC_FCK);
4324
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004325err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304326 dsi_pll_uninit(dsidev, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004327err0:
4328 return r;
4329}
4330
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03004331static void dsi_display_uninit_dsi(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004332 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004333{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304334 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304335 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304336
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304337 if (enter_ulps && !dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304338 dsi_enter_ulps(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03004339
Ville Syrjäläd7370102010-04-22 22:50:09 +02004340 /* disable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304341 dsi_if_enable(dsidev, 0);
4342 dsi_vc_enable(dsidev, 0, 0);
4343 dsi_vc_enable(dsidev, 1, 0);
4344 dsi_vc_enable(dsidev, 2, 0);
4345 dsi_vc_enable(dsidev, 3, 0);
Ville Syrjäläd7370102010-04-22 22:50:09 +02004346
Archit Taneja89a35e52011-04-12 13:52:23 +05304347 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004348 dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen5e785092011-08-10 11:25:36 +03004349 dss_select_lcd_clk_source(dssdev->manager->id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03004350 dsi_cio_uninit(dssdev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304351 dsi_pll_uninit(dsidev, disconnect_lanes);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004352}
4353
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004354int omapdss_dsi_display_enable(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004355{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304356 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304357 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004358 int r = 0;
4359
4360 DSSDBG("dsi_display_enable\n");
4361
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304362 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004363
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304364 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004365
Tomi Valkeinen05e1d602011-06-23 16:38:21 +03004366 if (dssdev->manager == NULL) {
4367 DSSERR("failed to enable display: no manager\n");
4368 r = -ENODEV;
4369 goto err_start_dev;
4370 }
4371
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004372 r = omap_dss_start_device(dssdev);
4373 if (r) {
4374 DSSERR("failed to start device\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004375 goto err_start_dev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004376 }
4377
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004378 r = dsi_runtime_get(dsidev);
4379 if (r)
4380 goto err_get_dsi;
4381
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304382 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004383
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004384 _dsi_initialize_irq(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004385
4386 r = dsi_display_init_dispc(dssdev);
4387 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004388 goto err_init_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004389
4390 r = dsi_display_init_dsi(dssdev);
4391 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004392 goto err_init_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004393
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304394 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004395
4396 return 0;
4397
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004398err_init_dsi:
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004399 dsi_display_uninit_dispc(dssdev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004400err_init_dispc:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304401 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004402 dsi_runtime_put(dsidev);
4403err_get_dsi:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004404 omap_dss_stop_device(dssdev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004405err_start_dev:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304406 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004407 DSSDBG("dsi_display_enable FAILED\n");
4408 return r;
4409}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004410EXPORT_SYMBOL(omapdss_dsi_display_enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004411
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03004412void omapdss_dsi_display_disable(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004413 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004414{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304415 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304416 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304417
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004418 DSSDBG("dsi_display_disable\n");
4419
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304420 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004421
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304422 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004423
Tomi Valkeinen15ffa1d2011-06-16 14:34:06 +03004424 dsi_sync_vc(dsidev, 0);
4425 dsi_sync_vc(dsidev, 1);
4426 dsi_sync_vc(dsidev, 2);
4427 dsi_sync_vc(dsidev, 3);
4428
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004429 dsi_display_uninit_dispc(dssdev);
4430
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004431 dsi_display_uninit_dsi(dssdev, disconnect_lanes, enter_ulps);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004432
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004433 dsi_runtime_put(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304434 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004435
4436 omap_dss_stop_device(dssdev);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004437
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304438 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004439}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004440EXPORT_SYMBOL(omapdss_dsi_display_disable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004441
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004442int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004443{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304444 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4445 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4446
4447 dsi->te_enabled = enable;
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004448 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004449}
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004450EXPORT_SYMBOL(omapdss_dsi_enable_te);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004451
Tomi Valkeinen9d8232a2012-03-01 16:58:39 +02004452static int __init dsi_init_display(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004453{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304454 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4455 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4456
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004457 DSSDBG("DSI init\n");
4458
Archit Taneja7e951ee2011-07-22 12:45:04 +05304459 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_CMD_MODE) {
4460 dssdev->caps = OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE |
4461 OMAP_DSS_DISPLAY_CAP_TEAR_ELIM;
4462 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004463
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304464 if (dsi->vdds_dsi_reg == NULL) {
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004465 struct regulator *vdds_dsi;
4466
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304467 vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004468
4469 if (IS_ERR(vdds_dsi)) {
4470 DSSERR("can't get VDDS_DSI regulator\n");
4471 return PTR_ERR(vdds_dsi);
4472 }
4473
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304474 dsi->vdds_dsi_reg = vdds_dsi;
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004475 }
4476
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004477 return 0;
4478}
4479
Archit Taneja5ee3c142011-03-02 12:35:53 +05304480int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
4481{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304482 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4483 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja5ee3c142011-03-02 12:35:53 +05304484 int i;
4485
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304486 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
4487 if (!dsi->vc[i].dssdev) {
4488 dsi->vc[i].dssdev = dssdev;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304489 *channel = i;
4490 return 0;
4491 }
4492 }
4493
4494 DSSERR("cannot get VC for display %s", dssdev->name);
4495 return -ENOSPC;
4496}
4497EXPORT_SYMBOL(omap_dsi_request_vc);
4498
4499int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
4500{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304501 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4502 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4503
Archit Taneja5ee3c142011-03-02 12:35:53 +05304504 if (vc_id < 0 || vc_id > 3) {
4505 DSSERR("VC ID out of range\n");
4506 return -EINVAL;
4507 }
4508
4509 if (channel < 0 || channel > 3) {
4510 DSSERR("Virtual Channel out of range\n");
4511 return -EINVAL;
4512 }
4513
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304514 if (dsi->vc[channel].dssdev != dssdev) {
Archit Taneja5ee3c142011-03-02 12:35:53 +05304515 DSSERR("Virtual Channel not allocated to display %s\n",
4516 dssdev->name);
4517 return -EINVAL;
4518 }
4519
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304520 dsi->vc[channel].vc_id = vc_id;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304521
4522 return 0;
4523}
4524EXPORT_SYMBOL(omap_dsi_set_vc_id);
4525
4526void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel)
4527{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304528 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4529 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4530
Archit Taneja5ee3c142011-03-02 12:35:53 +05304531 if ((channel >= 0 && channel <= 3) &&
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304532 dsi->vc[channel].dssdev == dssdev) {
4533 dsi->vc[channel].dssdev = NULL;
4534 dsi->vc[channel].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304535 }
4536}
4537EXPORT_SYMBOL(omap_dsi_release_vc);
4538
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304539void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03004540{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304541 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 7, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05304542 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05304543 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
4544 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC));
Tomi Valkeinene406f902010-06-09 15:28:12 +03004545}
4546
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304547void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03004548{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304549 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 8, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05304550 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05304551 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
4552 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI));
Tomi Valkeinene406f902010-06-09 15:28:12 +03004553}
4554
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304555static void dsi_calc_clock_param_ranges(struct platform_device *dsidev)
Taneja, Archit49641112011-03-14 23:28:23 -05004556{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304557 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4558
4559 dsi->regn_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGN);
4560 dsi->regm_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM);
4561 dsi->regm_dispc_max =
4562 dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DISPC);
4563 dsi->regm_dsi_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DSI);
4564 dsi->fint_min = dss_feat_get_param_min(FEAT_PARAM_DSIPLL_FINT);
4565 dsi->fint_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_FINT);
4566 dsi->lpdiv_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_LPDIV);
Taneja, Archit49641112011-03-14 23:28:23 -05004567}
4568
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004569static int dsi_get_clocks(struct platform_device *dsidev)
4570{
4571 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4572 struct clk *clk;
4573
4574 clk = clk_get(&dsidev->dev, "fck");
4575 if (IS_ERR(clk)) {
4576 DSSERR("can't get fck\n");
4577 return PTR_ERR(clk);
4578 }
4579
4580 dsi->dss_clk = clk;
4581
Tomi Valkeinenbfe4f8d2011-08-04 11:22:54 +03004582 clk = clk_get(&dsidev->dev, "sys_clk");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004583 if (IS_ERR(clk)) {
4584 DSSERR("can't get sys_clk\n");
4585 clk_put(dsi->dss_clk);
4586 dsi->dss_clk = NULL;
4587 return PTR_ERR(clk);
4588 }
4589
4590 dsi->sys_clk = clk;
4591
4592 return 0;
4593}
4594
4595static void dsi_put_clocks(struct platform_device *dsidev)
4596{
4597 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4598
4599 if (dsi->dss_clk)
4600 clk_put(dsi->dss_clk);
4601 if (dsi->sys_clk)
4602 clk_put(dsi->sys_clk);
4603}
4604
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03004605/* DSI1 HW IP initialisation */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004606static int __init omap_dsihw_probe(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004607{
4608 u32 rev;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004609 int r, i;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004610 struct resource *dsi_mem;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304611 struct dsi_data *dsi;
Tomi Valkeinen35deca32012-03-01 15:45:53 +02004612 struct omap_dss_board_info *pdata = dsidev->dev.platform_data;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004613
Julia Lawall6e2a14d2012-01-24 14:00:45 +01004614 dsi = devm_kzalloc(&dsidev->dev, sizeof(*dsi), GFP_KERNEL);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004615 if (!dsi)
4616 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304617
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004618 dsi->module_id = dsidev->id;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304619 dsi->pdev = dsidev;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004620 dsi_pdev_map[dsi->module_id] = dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304621 dev_set_drvdata(&dsidev->dev, dsi);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304622
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304623 spin_lock_init(&dsi->irq_lock);
4624 spin_lock_init(&dsi->errors_lock);
4625 dsi->errors = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004626
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02004627#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304628 spin_lock_init(&dsi->irq_stats_lock);
4629 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02004630#endif
4631
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304632 mutex_init(&dsi->lock);
4633 sema_init(&dsi->bus_lock, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004634
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304635 INIT_DELAYED_WORK_DEFERRABLE(&dsi->framedone_timeout_work,
4636 dsi_framedone_timeout_work_callback);
4637
4638#ifdef DSI_CATCH_MISSING_TE
4639 init_timer(&dsi->te_timer);
4640 dsi->te_timer.function = dsi_te_timeout;
4641 dsi->te_timer.data = 0;
4642#endif
4643 dsi_mem = platform_get_resource(dsi->pdev, IORESOURCE_MEM, 0);
4644 if (!dsi_mem) {
4645 DSSERR("can't get IORESOURCE_MEM DSI\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004646 return -EINVAL;
archit tanejaaffe3602011-02-23 08:41:03 +00004647 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004648
Julia Lawall6e2a14d2012-01-24 14:00:45 +01004649 dsi->base = devm_ioremap(&dsidev->dev, dsi_mem->start,
4650 resource_size(dsi_mem));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304651 if (!dsi->base) {
4652 DSSERR("can't ioremap DSI\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004653 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304654 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004655
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304656 dsi->irq = platform_get_irq(dsi->pdev, 0);
4657 if (dsi->irq < 0) {
4658 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004659 return -ENODEV;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304660 }
archit tanejaaffe3602011-02-23 08:41:03 +00004661
Julia Lawall6e2a14d2012-01-24 14:00:45 +01004662 r = devm_request_irq(&dsidev->dev, dsi->irq, omap_dsi_irq_handler,
4663 IRQF_SHARED, dev_name(&dsidev->dev), dsi->pdev);
archit tanejaaffe3602011-02-23 08:41:03 +00004664 if (r < 0) {
4665 DSSERR("request_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004666 return r;
archit tanejaaffe3602011-02-23 08:41:03 +00004667 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004668
Archit Taneja5ee3c142011-03-02 12:35:53 +05304669 /* DSI VCs initialization */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304670 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
Archit Tanejad6049142011-08-22 11:58:08 +05304671 dsi->vc[i].source = DSI_VC_SOURCE_L4;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304672 dsi->vc[i].dssdev = NULL;
4673 dsi->vc[i].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304674 }
4675
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304676 dsi_calc_clock_param_ranges(dsidev);
Taneja, Archit49641112011-03-14 23:28:23 -05004677
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004678 r = dsi_get_clocks(dsidev);
4679 if (r)
4680 return r;
4681
4682 pm_runtime_enable(&dsidev->dev);
4683
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004684 r = dsi_runtime_get(dsidev);
4685 if (r)
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004686 goto err_runtime_get;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004687
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304688 rev = dsi_read_reg(dsidev, DSI_REVISION);
4689 dev_dbg(&dsidev->dev, "OMAP DSI rev %d.%d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004690 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
4691
Tomi Valkeinend9820852011-10-12 15:05:59 +03004692 /* DSI on OMAP3 doesn't have register DSI_GNQ, set number
4693 * of data to 3 by default */
4694 if (dss_has_feature(FEAT_DSI_GNQ))
4695 /* NB_DATA_LANES */
4696 dsi->num_lanes_supported = 1 + REG_GET(dsidev, DSI_GNQ, 11, 9);
4697 else
4698 dsi->num_lanes_supported = 3;
Archit Taneja75d72472011-05-16 15:17:08 +05304699
Tomi Valkeinen35deca32012-03-01 15:45:53 +02004700 for (i = 0; i < pdata->num_devices; ++i) {
4701 struct omap_dss_device *dssdev = pdata->devices[i];
4702
4703 if (dssdev->type != OMAP_DISPLAY_TYPE_DSI)
4704 continue;
4705
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004706 if (dssdev->phy.dsi.module != dsi->module_id)
Tomi Valkeinen35deca32012-03-01 15:45:53 +02004707 continue;
4708
Tomi Valkeinen9d8232a2012-03-01 16:58:39 +02004709 r = dsi_init_display(dssdev);
4710 if (r) {
4711 DSSERR("device %s init failed: %d\n", dssdev->name, r);
4712 continue;
4713 }
4714
Tomi Valkeinen35deca32012-03-01 15:45:53 +02004715 r = omap_dss_register_device(dssdev, &dsidev->dev, i);
4716 if (r)
4717 DSSERR("device %s register failed: %d\n",
4718 dssdev->name, r);
4719 }
4720
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004721 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004722
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004723 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02004724 dss_debugfs_create_file("dsi1_regs", dsi1_dump_regs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004725 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02004726 dss_debugfs_create_file("dsi2_regs", dsi2_dump_regs);
4727
4728#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004729 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02004730 dss_debugfs_create_file("dsi1_irqs", dsi1_dump_irqs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004731 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02004732 dss_debugfs_create_file("dsi2_irqs", dsi2_dump_irqs);
4733#endif
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004734 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004735
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004736err_runtime_get:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004737 pm_runtime_disable(&dsidev->dev);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004738 dsi_put_clocks(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004739 return r;
4740}
4741
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004742static int __exit omap_dsihw_remove(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004743{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304744 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4745
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03004746 WARN_ON(dsi->scp_clk_refcount > 0);
4747
Tomi Valkeinen35deca32012-03-01 15:45:53 +02004748 omap_dss_unregister_child_devices(&dsidev->dev);
4749
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004750 pm_runtime_disable(&dsidev->dev);
4751
4752 dsi_put_clocks(dsidev);
4753
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304754 if (dsi->vdds_dsi_reg != NULL) {
4755 if (dsi->vdds_dsi_enabled) {
4756 regulator_disable(dsi->vdds_dsi_reg);
4757 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen88257b22010-12-20 16:26:22 +02004758 }
4759
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304760 regulator_put(dsi->vdds_dsi_reg);
4761 dsi->vdds_dsi_reg = NULL;
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004762 }
4763
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004764 return 0;
4765}
4766
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004767static int dsi_runtime_suspend(struct device *dev)
4768{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004769 dispc_runtime_put();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004770
4771 return 0;
4772}
4773
4774static int dsi_runtime_resume(struct device *dev)
4775{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004776 int r;
4777
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004778 r = dispc_runtime_get();
4779 if (r)
Tomi Valkeinen852f0832012-02-17 17:58:04 +02004780 return r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004781
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004782 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004783}
4784
4785static const struct dev_pm_ops dsi_pm_ops = {
4786 .runtime_suspend = dsi_runtime_suspend,
4787 .runtime_resume = dsi_runtime_resume,
4788};
4789
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03004790static struct platform_driver omap_dsihw_driver = {
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004791 .remove = __exit_p(omap_dsihw_remove),
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004792 .driver = {
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03004793 .name = "omapdss_dsi",
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004794 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004795 .pm = &dsi_pm_ops,
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004796 },
4797};
4798
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004799int __init dsi_init_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004800{
Tomi Valkeinen61055d42012-03-07 12:53:38 +02004801 return platform_driver_probe(&omap_dsihw_driver, omap_dsihw_probe);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004802}
4803
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004804void __exit dsi_uninit_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004805{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02004806 platform_driver_unregister(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004807}