blob: 50d086b4863533e0068a9157d8eb1f8bb95ef755 [file] [log] [blame]
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
Mathias Nymanddba5cd2014-05-08 19:26:00 +030023
24#include <linux/slab.h>
Sarah Sharp0f2a7932009-04-27 19:57:12 -070025#include <asm/unaligned.h>
26
27#include "xhci.h"
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +030028#include "xhci-trace.h"
Sarah Sharp0f2a7932009-04-27 19:57:12 -070029
Andiry Xu9777e3c2010-10-14 07:23:03 -070030#define PORT_WAKE_BITS (PORT_WKOC_E | PORT_WKDISC_E | PORT_WKCONN_E)
31#define PORT_RWC_BITS (PORT_CSC | PORT_PEC | PORT_WRC | PORT_OCC | \
32 PORT_RC | PORT_PLC | PORT_PE)
33
Mathias Nyman5693e0b2015-10-01 18:40:35 +030034/* USB 3 BOS descriptor and a capability descriptors, combined.
35 * Fields will be adjusted and added later in xhci_create_usb3_bos_desc()
36 */
Sarah Sharp48e82362011-10-06 11:54:23 -070037static u8 usb_bos_descriptor [] = {
38 USB_DT_BOS_SIZE, /* __u8 bLength, 5 bytes */
39 USB_DT_BOS, /* __u8 bDescriptorType */
40 0x0F, 0x00, /* __le16 wTotalLength, 15 bytes */
41 0x1, /* __u8 bNumDeviceCaps */
Mathias Nyman5693e0b2015-10-01 18:40:35 +030042 /* First device capability, SuperSpeed */
Sarah Sharp48e82362011-10-06 11:54:23 -070043 USB_DT_USB_SS_CAP_SIZE, /* __u8 bLength, 10 bytes */
44 USB_DT_DEVICE_CAPABILITY, /* Device Capability */
45 USB_SS_CAP_TYPE, /* bDevCapabilityType, SUPERSPEED_USB */
46 0x00, /* bmAttributes, LTM off by default */
47 USB_5GBPS_OPERATION, 0x00, /* wSpeedsSupported, 5Gbps only */
48 0x03, /* bFunctionalitySupport,
49 USB 3.0 speed only */
50 0x00, /* bU1DevExitLat, set later. */
Mathias Nyman5693e0b2015-10-01 18:40:35 +030051 0x00, 0x00, /* __le16 bU2DevExitLat, set later. */
52 /* Second device capability, SuperSpeedPlus */
Mathias Nyman5da665f2016-01-25 15:30:46 +020053 0x1c, /* bLength 28, will be adjusted later */
Mathias Nyman5693e0b2015-10-01 18:40:35 +030054 USB_DT_DEVICE_CAPABILITY, /* Device Capability */
55 USB_SSP_CAP_TYPE, /* bDevCapabilityType SUPERSPEED_PLUS */
56 0x00, /* bReserved 0 */
Mathias Nyman5da665f2016-01-25 15:30:46 +020057 0x23, 0x00, 0x00, 0x00, /* bmAttributes, SSAC=3 SSIC=1 */
58 0x01, 0x00, /* wFunctionalitySupport */
Mathias Nyman5693e0b2015-10-01 18:40:35 +030059 0x00, 0x00, /* wReserved 0 */
Mathias Nyman5da665f2016-01-25 15:30:46 +020060 /* Default Sublink Speed Attributes, overwrite if custom PSI exists */
61 0x34, 0x00, 0x05, 0x00, /* 5Gbps, symmetric, rx, ID = 4 */
62 0xb4, 0x00, 0x05, 0x00, /* 5Gbps, symmetric, tx, ID = 4 */
63 0x35, 0x40, 0x0a, 0x00, /* 10Gbps, SSP, symmetric, rx, ID = 5 */
64 0xb5, 0x40, 0x0a, 0x00, /* 10Gbps, SSP, symmetric, tx, ID = 5 */
Sarah Sharp48e82362011-10-06 11:54:23 -070065};
66
Mathias Nyman5693e0b2015-10-01 18:40:35 +030067static int xhci_create_usb3_bos_desc(struct xhci_hcd *xhci, char *buf,
68 u16 wLength)
69{
70 int i, ssa_count;
71 u32 temp;
72 u16 desc_size, ssp_cap_size, ssa_size = 0;
73 bool usb3_1 = false;
74
75 desc_size = USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE;
76 ssp_cap_size = sizeof(usb_bos_descriptor) - desc_size;
77
78 /* does xhci support USB 3.1 Enhanced SuperSpeed */
Mathias Nyman5da665f2016-01-25 15:30:46 +020079 if (xhci->usb3_rhub.min_rev >= 0x01) {
80 /* does xhci provide a PSI table for SSA speed attributes? */
81 if (xhci->usb3_rhub.psi_count) {
82 /* two SSA entries for each unique PSI ID, RX and TX */
83 ssa_count = xhci->usb3_rhub.psi_uid_count * 2;
84 ssa_size = ssa_count * sizeof(u32);
85 ssp_cap_size -= 16; /* skip copying the default SSA */
86 }
Mathias Nyman5693e0b2015-10-01 18:40:35 +030087 desc_size += ssp_cap_size;
88 usb3_1 = true;
89 }
90 memcpy(buf, &usb_bos_descriptor, min(desc_size, wLength));
91
92 if (usb3_1) {
93 /* modify bos descriptor bNumDeviceCaps and wTotalLength */
94 buf[4] += 1;
95 put_unaligned_le16(desc_size + ssa_size, &buf[2]);
96 }
97
98 if (wLength < USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE)
99 return wLength;
100
101 /* Indicate whether the host has LTM support. */
102 temp = readl(&xhci->cap_regs->hcc_params);
103 if (HCC_LTC(temp))
104 buf[8] |= USB_LTM_SUPPORT;
105
106 /* Set the U1 and U2 exit latencies. */
107 if ((xhci->quirks & XHCI_LPM_SUPPORT)) {
108 temp = readl(&xhci->cap_regs->hcs_params3);
109 buf[12] = HCS_U1_LATENCY(temp);
110 put_unaligned_le16(HCS_U2_LATENCY(temp), &buf[13]);
111 }
112
Mathias Nyman5da665f2016-01-25 15:30:46 +0200113 /* If PSI table exists, add the custom speed attributes from it */
114 if (usb3_1 && xhci->usb3_rhub.psi_count) {
Mathias Nyman5693e0b2015-10-01 18:40:35 +0300115 u32 ssp_cap_base, bm_attrib, psi;
116 int offset;
117
118 ssp_cap_base = USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE;
119
120 if (wLength < desc_size)
121 return wLength;
122 buf[ssp_cap_base] = ssp_cap_size + ssa_size;
123
124 /* attribute count SSAC bits 4:0 and ID count SSIC bits 8:5 */
125 bm_attrib = (ssa_count - 1) & 0x1f;
126 bm_attrib |= (xhci->usb3_rhub.psi_uid_count - 1) << 5;
127 put_unaligned_le32(bm_attrib, &buf[ssp_cap_base + 4]);
128
129 if (wLength < desc_size + ssa_size)
130 return wLength;
131 /*
132 * Create the Sublink Speed Attributes (SSA) array.
133 * The xhci PSI field and USB 3.1 SSA fields are very similar,
134 * but link type bits 7:6 differ for values 01b and 10b.
135 * xhci has also only one PSI entry for a symmetric link when
136 * USB 3.1 requires two SSA entries (RX and TX) for every link
137 */
138 offset = desc_size;
139 for (i = 0; i < xhci->usb3_rhub.psi_count; i++) {
140 psi = xhci->usb3_rhub.psi[i];
141 psi &= ~USB_SSP_SUBLINK_SPEED_RSVD;
142 if ((psi & PLT_MASK) == PLT_SYM) {
143 /* Symmetric, create SSA RX and TX from one PSI entry */
144 put_unaligned_le32(psi, &buf[offset]);
145 psi |= 1 << 7; /* turn entry to TX */
146 offset += 4;
147 if (offset >= desc_size + ssa_size)
148 return desc_size + ssa_size;
149 } else if ((psi & PLT_MASK) == PLT_ASYM_RX) {
150 /* Asymetric RX, flip bits 7:6 for SSA */
151 psi ^= PLT_MASK;
152 }
153 put_unaligned_le32(psi, &buf[offset]);
154 offset += 4;
155 if (offset >= desc_size + ssa_size)
156 return desc_size + ssa_size;
157 }
158 }
159 /* ssa_size is 0 for other than usb 3.1 hosts */
160 return desc_size + ssa_size;
161}
Sarah Sharp48e82362011-10-06 11:54:23 -0700162
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800163static void xhci_common_hub_descriptor(struct xhci_hcd *xhci,
164 struct usb_hub_descriptor *desc, int ports)
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700165{
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700166 u16 temp;
167
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700168 desc->bPwrOn2PwrGood = 10; /* xhci section 5.4.9 says 20ms max */
169 desc->bHubContrCurrent = 0;
170
171 desc->bNbrPorts = ports;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700172 temp = 0;
Aman Deepc8421142011-11-22 19:33:36 +0530173 /* Bits 1:0 - support per-port power switching, or power always on */
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700174 if (HCC_PPC(xhci->hcc_params))
Aman Deepc8421142011-11-22 19:33:36 +0530175 temp |= HUB_CHAR_INDV_PORT_LPSM;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700176 else
Aman Deepc8421142011-11-22 19:33:36 +0530177 temp |= HUB_CHAR_NO_LPSM;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700178 /* Bit 2 - root hubs are not part of a compound device */
179 /* Bits 4:3 - individual port over current protection */
Aman Deepc8421142011-11-22 19:33:36 +0530180 temp |= HUB_CHAR_INDV_PORT_OCPM;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700181 /* Bits 6:5 - no TTs in root ports */
182 /* Bit 7 - no port indicators */
Matt Evans28ccd292011-03-29 13:40:46 +1100183 desc->wHubCharacteristics = cpu_to_le16(temp);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700184}
185
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800186/* Fill in the USB 2.0 roothub descriptor */
187static void xhci_usb2_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
188 struct usb_hub_descriptor *desc)
189{
190 int ports;
191 u16 temp;
192 __u8 port_removable[(USB_MAXCHILDREN + 1 + 7) / 8];
193 u32 portsc;
194 unsigned int i;
195
196 ports = xhci->num_usb2_ports;
197
198 xhci_common_hub_descriptor(xhci, desc, ports);
Aman Deepc8421142011-11-22 19:33:36 +0530199 desc->bDescriptorType = USB_DT_HUB;
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800200 temp = 1 + (ports / 8);
Aman Deepc8421142011-11-22 19:33:36 +0530201 desc->bDescLength = USB_DT_HUB_NONVAR_SIZE + 2 * temp;
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800202
203 /* The Device Removable bits are reported on a byte granularity.
204 * If the port doesn't exist within that byte, the bit is set to 0.
205 */
206 memset(port_removable, 0, sizeof(port_removable));
207 for (i = 0; i < ports; i++) {
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200208 portsc = readl(xhci->usb2_ports[i]);
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800209 /* If a device is removable, PORTSC reports a 0, same as in the
210 * hub descriptor DeviceRemovable bits.
211 */
212 if (portsc & PORT_DEV_REMOVE)
213 /* This math is hairy because bit 0 of DeviceRemovable
214 * is reserved, and bit 1 is for port 1, etc.
215 */
216 port_removable[(i + 1) / 8] |= 1 << ((i + 1) % 8);
217 }
218
219 /* ch11.h defines a hub descriptor that has room for USB_MAXCHILDREN
220 * ports on it. The USB 2.0 specification says that there are two
221 * variable length fields at the end of the hub descriptor:
222 * DeviceRemovable and PortPwrCtrlMask. But since we can have less than
223 * USB_MAXCHILDREN ports, we may need to use the DeviceRemovable array
224 * to set PortPwrCtrlMask bits. PortPwrCtrlMask must always be set to
225 * 0xFF, so we initialize the both arrays (DeviceRemovable and
226 * PortPwrCtrlMask) to 0xFF. Then we set the DeviceRemovable for each
227 * set of ports that actually exist.
228 */
229 memset(desc->u.hs.DeviceRemovable, 0xff,
230 sizeof(desc->u.hs.DeviceRemovable));
231 memset(desc->u.hs.PortPwrCtrlMask, 0xff,
232 sizeof(desc->u.hs.PortPwrCtrlMask));
233
234 for (i = 0; i < (ports + 1 + 7) / 8; i++)
235 memset(&desc->u.hs.DeviceRemovable[i], port_removable[i],
236 sizeof(__u8));
237}
238
239/* Fill in the USB 3.0 roothub descriptor */
240static void xhci_usb3_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
241 struct usb_hub_descriptor *desc)
242{
243 int ports;
244 u16 port_removable;
245 u32 portsc;
246 unsigned int i;
247
248 ports = xhci->num_usb3_ports;
249 xhci_common_hub_descriptor(xhci, desc, ports);
Aman Deepc8421142011-11-22 19:33:36 +0530250 desc->bDescriptorType = USB_DT_SS_HUB;
251 desc->bDescLength = USB_DT_SS_HUB_SIZE;
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800252
253 /* header decode latency should be zero for roothubs,
254 * see section 4.23.5.2.
255 */
256 desc->u.ss.bHubHdrDecLat = 0;
257 desc->u.ss.wHubDelay = 0;
258
259 port_removable = 0;
260 /* bit 0 is reserved, bit 1 is for port 1, etc. */
261 for (i = 0; i < ports; i++) {
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200262 portsc = readl(xhci->usb3_ports[i]);
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800263 if (portsc & PORT_DEV_REMOVE)
264 port_removable |= 1 << (i + 1);
265 }
Lan Tianyu27c411c2012-10-15 15:38:35 +0800266
267 desc->u.ss.DeviceRemovable = cpu_to_le16(port_removable);
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800268}
269
270static void xhci_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
271 struct usb_hub_descriptor *desc)
272{
273
Mathias Nymanb50107b2015-10-01 18:40:38 +0300274 if (hcd->speed >= HCD_USB3)
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800275 xhci_usb3_hub_descriptor(hcd, xhci, desc);
276 else
277 xhci_usb2_hub_descriptor(hcd, xhci, desc);
278
279}
280
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700281static unsigned int xhci_port_speed(unsigned int port_status)
282{
283 if (DEV_LOWSPEED(port_status))
Alan Stern288ead42010-03-04 11:32:30 -0500284 return USB_PORT_STAT_LOW_SPEED;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700285 if (DEV_HIGHSPEED(port_status))
Alan Stern288ead42010-03-04 11:32:30 -0500286 return USB_PORT_STAT_HIGH_SPEED;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700287 /*
288 * FIXME: Yes, we should check for full speed, but the core uses that as
289 * a default in portspeed() in usb/core/hub.c (which is the only place
Alan Stern288ead42010-03-04 11:32:30 -0500290 * USB_PORT_STAT_*_SPEED is used).
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700291 */
292 return 0;
293}
294
295/*
296 * These bits are Read Only (RO) and should be saved and written to the
297 * registers: 0, 3, 10:13, 30
298 * connect status, over-current status, port speed, and device removable.
299 * connect status and port speed are also sticky - meaning they're in
300 * the AUX well and they aren't changed by a hot, warm, or cold reset.
301 */
302#define XHCI_PORT_RO ((1<<0) | (1<<3) | (0xf<<10) | (1<<30))
303/*
304 * These bits are RW; writing a 0 clears the bit, writing a 1 sets the bit:
305 * bits 5:8, 9, 14:15, 25:27
306 * link state, port power, port indicator state, "wake on" enable state
307 */
308#define XHCI_PORT_RWS ((0xf<<5) | (1<<9) | (0x3<<14) | (0x7<<25))
309/*
310 * These bits are RW; writing a 1 sets the bit, writing a 0 has no effect:
311 * bit 4 (port reset)
312 */
313#define XHCI_PORT_RW1S ((1<<4))
314/*
315 * These bits are RW; writing a 1 clears the bit, writing a 0 has no effect:
316 * bits 1, 17, 18, 19, 20, 21, 22, 23
317 * port enable/disable, and
318 * change bits: connect, PED, warm port reset changed (reserved zero for USB 2.0 ports),
319 * over-current, reset, link state, and L1 change
320 */
321#define XHCI_PORT_RW1CS ((1<<1) | (0x7f<<17))
322/*
323 * Bit 16 is RW, and writing a '1' to it causes the link state control to be
324 * latched in
325 */
326#define XHCI_PORT_RW ((1<<16))
327/*
328 * These bits are Reserved Zero (RsvdZ) and zero should be written to them:
329 * bits 2, 24, 28:31
330 */
331#define XHCI_PORT_RZ ((1<<2) | (1<<24) | (0xf<<28))
332
333/*
334 * Given a port state, this function returns a value that would result in the
335 * port being in the same state, if the value was written to the port status
336 * control register.
337 * Save Read Only (RO) bits and save read/write bits where
338 * writing a 0 clears the bit and writing a 1 sets the bit (RWS).
339 * For all other types (RW1S, RW1CS, RW, and RZ), writing a '0' has no effect.
340 */
Andiry Xu56192532010-10-14 07:23:00 -0700341u32 xhci_port_state_to_neutral(u32 state)
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700342{
343 /* Save read-only status and port state */
344 return (state & XHCI_PORT_RO) | (state & XHCI_PORT_RWS);
345}
346
Andiry Xube88fe42010-10-14 07:22:57 -0700347/*
348 * find slot id based on port number.
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800349 * @port: The one-based port number from one of the two split roothubs.
Andiry Xube88fe42010-10-14 07:22:57 -0700350 */
Sarah Sharp52336302010-12-16 10:49:09 -0800351int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
352 u16 port)
Andiry Xube88fe42010-10-14 07:22:57 -0700353{
354 int slot_id;
355 int i;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800356 enum usb_device_speed speed;
Andiry Xube88fe42010-10-14 07:22:57 -0700357
358 slot_id = 0;
359 for (i = 0; i < MAX_HC_SLOTS; i++) {
360 if (!xhci->devs[i])
361 continue;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800362 speed = xhci->devs[i]->udev->speed;
Mathias Nymanb50107b2015-10-01 18:40:38 +0300363 if (((speed >= USB_SPEED_SUPER) == (hcd->speed >= HCD_USB3))
Sarah Sharpfe301822011-09-02 11:05:41 -0700364 && xhci->devs[i]->fake_port == port) {
Andiry Xube88fe42010-10-14 07:22:57 -0700365 slot_id = i;
366 break;
367 }
368 }
369
370 return slot_id;
371}
372
373/*
374 * Stop device
375 * It issues stop endpoint command for EP 0 to 30. And wait the last command
376 * to complete.
377 * suspend will set to 1, if suspend bit need to set in command.
378 */
379static int xhci_stop_device(struct xhci_hcd *xhci, int slot_id, int suspend)
380{
381 struct xhci_virt_device *virt_dev;
382 struct xhci_command *cmd;
383 unsigned long flags;
Andiry Xube88fe42010-10-14 07:22:57 -0700384 int ret;
385 int i;
386
387 ret = 0;
388 virt_dev = xhci->devs[slot_id];
Jim Lin88716a92016-08-16 10:18:05 +0300389 if (!virt_dev)
390 return -ENODEV;
391
Andiry Xube88fe42010-10-14 07:22:57 -0700392 cmd = xhci_alloc_command(xhci, false, true, GFP_NOIO);
393 if (!cmd) {
394 xhci_dbg(xhci, "Couldn't allocate command structure.\n");
395 return -ENOMEM;
396 }
397
398 spin_lock_irqsave(&xhci->lock, flags);
399 for (i = LAST_EP_INDEX; i > 0; i--) {
Mathias Nymanddba5cd2014-05-08 19:26:00 +0300400 if (virt_dev->eps[i].ring && virt_dev->eps[i].ring->dequeue) {
401 struct xhci_command *command;
402 command = xhci_alloc_command(xhci, false, false,
Mathias Nymanbe3de322014-06-10 11:27:41 +0300403 GFP_NOWAIT);
Mathias Nymanddba5cd2014-05-08 19:26:00 +0300404 if (!command) {
405 spin_unlock_irqrestore(&xhci->lock, flags);
406 xhci_free_command(xhci, cmd);
407 return -ENOMEM;
408
409 }
410 xhci_queue_stop_endpoint(xhci, command, slot_id, i,
411 suspend);
412 }
Andiry Xube88fe42010-10-14 07:22:57 -0700413 }
Mathias Nymanddba5cd2014-05-08 19:26:00 +0300414 xhci_queue_stop_endpoint(xhci, cmd, slot_id, 0, suspend);
Andiry Xube88fe42010-10-14 07:22:57 -0700415 xhci_ring_cmd_db(xhci);
416 spin_unlock_irqrestore(&xhci->lock, flags);
417
418 /* Wait for last stop endpoint command to finish */
Mathias Nymanc311e392014-05-08 19:26:03 +0300419 wait_for_completion(cmd->completion);
420
Felipe Balbi0b7c1052017-01-23 14:20:06 +0200421 if (cmd->status == COMP_COMMAND_ABORTED ||
422 cmd->status == COMP_STOPPED) {
Mathias Nymanc311e392014-05-08 19:26:03 +0300423 xhci_warn(xhci, "Timeout while waiting for stop endpoint command\n");
Andiry Xube88fe42010-10-14 07:22:57 -0700424 ret = -ETIME;
Andiry Xube88fe42010-10-14 07:22:57 -0700425 }
Andiry Xube88fe42010-10-14 07:22:57 -0700426 xhci_free_command(xhci, cmd);
427 return ret;
428}
429
430/*
431 * Ring device, it rings the all doorbells unconditionally.
432 */
Andiry Xu56192532010-10-14 07:23:00 -0700433void xhci_ring_device(struct xhci_hcd *xhci, int slot_id)
Andiry Xube88fe42010-10-14 07:22:57 -0700434{
Hans de Goedeb7f96962014-08-20 16:41:56 +0300435 int i, s;
436 struct xhci_virt_ep *ep;
Andiry Xube88fe42010-10-14 07:22:57 -0700437
Hans de Goedeb7f96962014-08-20 16:41:56 +0300438 for (i = 0; i < LAST_EP_INDEX + 1; i++) {
439 ep = &xhci->devs[slot_id]->eps[i];
440
441 if (ep->ep_state & EP_HAS_STREAMS) {
442 for (s = 1; s < ep->stream_info->num_streams; s++)
443 xhci_ring_ep_doorbell(xhci, slot_id, i, s);
444 } else if (ep->ring && ep->ring->dequeue) {
Andiry Xube88fe42010-10-14 07:22:57 -0700445 xhci_ring_ep_doorbell(xhci, slot_id, i, 0);
Hans de Goedeb7f96962014-08-20 16:41:56 +0300446 }
447 }
Andiry Xube88fe42010-10-14 07:22:57 -0700448
449 return;
450}
451
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800452static void xhci_disable_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
Matt Evans28ccd292011-03-29 13:40:46 +1100453 u16 wIndex, __le32 __iomem *addr, u32 port_status)
Sarah Sharp6219c0472009-12-09 15:59:11 -0800454{
Sarah Sharp6dd0a3a72010-11-16 15:58:52 -0800455 /* Don't allow the USB core to disable SuperSpeed ports. */
Mathias Nymanb50107b2015-10-01 18:40:38 +0300456 if (hcd->speed >= HCD_USB3) {
Sarah Sharp6dd0a3a72010-11-16 15:58:52 -0800457 xhci_dbg(xhci, "Ignoring request to disable "
458 "SuperSpeed port.\n");
459 return;
460 }
461
Felipe Balbi41135de2017-01-23 14:19:58 +0200462 if (xhci->quirks & XHCI_BROKEN_PORT_PED) {
463 xhci_dbg(xhci,
464 "Broken Port Enabled/Disabled, ignoring port disable request.\n");
465 return;
466 }
467
Sarah Sharp6219c0472009-12-09 15:59:11 -0800468 /* Write 1 to disable the port */
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200469 writel(port_status | PORT_PE, addr);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200470 port_status = readl(addr);
Sarah Sharp6219c0472009-12-09 15:59:11 -0800471 xhci_dbg(xhci, "disable port, actual port %d status = 0x%x\n",
472 wIndex, port_status);
473}
474
Sarah Sharp34fb5622009-12-09 15:59:08 -0800475static void xhci_clear_port_change_bit(struct xhci_hcd *xhci, u16 wValue,
Matt Evans28ccd292011-03-29 13:40:46 +1100476 u16 wIndex, __le32 __iomem *addr, u32 port_status)
Sarah Sharp34fb5622009-12-09 15:59:08 -0800477{
478 char *port_change_bit;
479 u32 status;
480
481 switch (wValue) {
482 case USB_PORT_FEAT_C_RESET:
483 status = PORT_RC;
484 port_change_bit = "reset";
485 break;
Andiry Xua11496e2011-04-27 18:07:29 +0800486 case USB_PORT_FEAT_C_BH_PORT_RESET:
487 status = PORT_WRC;
488 port_change_bit = "warm(BH) reset";
489 break;
Sarah Sharp34fb5622009-12-09 15:59:08 -0800490 case USB_PORT_FEAT_C_CONNECTION:
491 status = PORT_CSC;
492 port_change_bit = "connect";
493 break;
494 case USB_PORT_FEAT_C_OVER_CURRENT:
495 status = PORT_OCC;
496 port_change_bit = "over-current";
497 break;
Sarah Sharp6219c0472009-12-09 15:59:11 -0800498 case USB_PORT_FEAT_C_ENABLE:
499 status = PORT_PEC;
500 port_change_bit = "enable/disable";
501 break;
Andiry Xube88fe42010-10-14 07:22:57 -0700502 case USB_PORT_FEAT_C_SUSPEND:
503 status = PORT_PLC;
504 port_change_bit = "suspend/resume";
505 break;
Andiry Xu85387c02011-04-27 18:07:35 +0800506 case USB_PORT_FEAT_C_PORT_LINK_STATE:
507 status = PORT_PLC;
508 port_change_bit = "link state";
509 break;
Lu Baolu94251832015-03-23 18:27:41 +0200510 case USB_PORT_FEAT_C_PORT_CONFIG_ERROR:
511 status = PORT_CEC;
512 port_change_bit = "config error";
513 break;
Sarah Sharp34fb5622009-12-09 15:59:08 -0800514 default:
515 /* Should never happen */
516 return;
517 }
518 /* Change bits are all write 1 to clear */
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200519 writel(port_status | status, addr);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200520 port_status = readl(addr);
Sarah Sharp34fb5622009-12-09 15:59:08 -0800521 xhci_dbg(xhci, "clear port %s change, actual port %d status = 0x%x\n",
522 port_change_bit, wIndex, port_status);
523}
524
huajun lia0885922011-05-03 21:11:00 +0800525static int xhci_get_ports(struct usb_hcd *hcd, __le32 __iomem ***port_array)
526{
527 int max_ports;
528 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
529
Mathias Nymanb50107b2015-10-01 18:40:38 +0300530 if (hcd->speed >= HCD_USB3) {
huajun lia0885922011-05-03 21:11:00 +0800531 max_ports = xhci->num_usb3_ports;
532 *port_array = xhci->usb3_ports;
533 } else {
534 max_ports = xhci->num_usb2_ports;
535 *port_array = xhci->usb2_ports;
536 }
537
538 return max_ports;
539}
540
Andiry Xuc9682df2011-09-23 14:19:48 -0700541void xhci_set_link_state(struct xhci_hcd *xhci, __le32 __iomem **port_array,
542 int port_id, u32 link_state)
543{
544 u32 temp;
545
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200546 temp = readl(port_array[port_id]);
Andiry Xuc9682df2011-09-23 14:19:48 -0700547 temp = xhci_port_state_to_neutral(temp);
548 temp &= ~PORT_PLS_MASK;
549 temp |= PORT_LINK_STROBE | link_state;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200550 writel(temp, port_array[port_id]);
Andiry Xuc9682df2011-09-23 14:19:48 -0700551}
552
Felipe Balbied384bd2012-08-07 14:10:03 +0300553static void xhci_set_remote_wake_mask(struct xhci_hcd *xhci,
Sarah Sharp4296c70a2012-01-06 10:34:31 -0800554 __le32 __iomem **port_array, int port_id, u16 wake_mask)
555{
556 u32 temp;
557
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200558 temp = readl(port_array[port_id]);
Sarah Sharp4296c70a2012-01-06 10:34:31 -0800559 temp = xhci_port_state_to_neutral(temp);
560
561 if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_CONNECT)
562 temp |= PORT_WKCONN_E;
563 else
564 temp &= ~PORT_WKCONN_E;
565
566 if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_DISCONNECT)
567 temp |= PORT_WKDISC_E;
568 else
569 temp &= ~PORT_WKDISC_E;
570
571 if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_OVER_CURRENT)
572 temp |= PORT_WKOC_E;
573 else
574 temp &= ~PORT_WKOC_E;
575
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200576 writel(temp, port_array[port_id]);
Sarah Sharp4296c70a2012-01-06 10:34:31 -0800577}
578
Andiry Xud2f52c92011-09-23 14:19:49 -0700579/* Test and clear port RWC bit */
580void xhci_test_and_clear_bit(struct xhci_hcd *xhci, __le32 __iomem **port_array,
581 int port_id, u32 port_bit)
582{
583 u32 temp;
584
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200585 temp = readl(port_array[port_id]);
Andiry Xud2f52c92011-09-23 14:19:49 -0700586 if (temp & port_bit) {
587 temp = xhci_port_state_to_neutral(temp);
588 temp |= port_bit;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200589 writel(temp, port_array[port_id]);
Andiry Xud2f52c92011-09-23 14:19:49 -0700590 }
591}
592
Sarah Sharp063ebeb2013-04-02 09:23:42 -0700593/* Updates Link Status for USB 2.1 port */
594static void xhci_hub_report_usb2_link_state(u32 *status, u32 status_reg)
595{
596 if ((status_reg & PORT_PLS_MASK) == XDEV_U2)
597 *status |= USB_PORT_STAT_L1;
598}
599
Stanislaw Ledwon8bea2bd2012-06-18 15:20:00 +0200600/* Updates Link Status for super Speed port */
Felipe Balbi96908582014-08-27 16:38:04 -0500601static void xhci_hub_report_usb3_link_state(struct xhci_hcd *xhci,
602 u32 *status, u32 status_reg)
Stanislaw Ledwon8bea2bd2012-06-18 15:20:00 +0200603{
604 u32 pls = status_reg & PORT_PLS_MASK;
605
606 /* resume state is a xHCI internal state.
Zhuang Jin Can243292a2015-07-21 17:20:29 +0300607 * Do not report it to usb core, instead, pretend to be U3,
608 * thus usb core knows it's not ready for transfer
Stanislaw Ledwon8bea2bd2012-06-18 15:20:00 +0200609 */
Zhuang Jin Can243292a2015-07-21 17:20:29 +0300610 if (pls == XDEV_RESUME) {
611 *status |= USB_SS_PORT_LS_U3;
Stanislaw Ledwon8bea2bd2012-06-18 15:20:00 +0200612 return;
Zhuang Jin Can243292a2015-07-21 17:20:29 +0300613 }
Stanislaw Ledwon8bea2bd2012-06-18 15:20:00 +0200614
615 /* When the CAS bit is set then warm reset
616 * should be performed on port
617 */
618 if (status_reg & PORT_CAS) {
619 /* The CAS bit can be set while the port is
620 * in any link state.
621 * Only roothubs have CAS bit, so we
622 * pretend to be in compliance mode
623 * unless we're already in compliance
624 * or the inactive state.
625 */
626 if (pls != USB_SS_PORT_LS_COMP_MOD &&
627 pls != USB_SS_PORT_LS_SS_INACTIVE) {
628 pls = USB_SS_PORT_LS_COMP_MOD;
629 }
630 /* Return also connection bit -
631 * hub state machine resets port
632 * when this bit is set.
633 */
634 pls |= USB_PORT_STAT_CONNECTION;
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500635 } else {
636 /*
637 * If CAS bit isn't set but the Port is already at
638 * Compliance Mode, fake a connection so the USB core
639 * notices the Compliance state and resets the port.
640 * This resolves an issue generated by the SN65LVPE502CP
641 * in which sometimes the port enters compliance mode
642 * caused by a delay on the host-device negotiation.
643 */
Felipe Balbi96908582014-08-27 16:38:04 -0500644 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
645 (pls == USB_SS_PORT_LS_COMP_MOD))
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500646 pls |= USB_PORT_STAT_CONNECTION;
Stanislaw Ledwon8bea2bd2012-06-18 15:20:00 +0200647 }
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500648
Stanislaw Ledwon8bea2bd2012-06-18 15:20:00 +0200649 /* update status field */
650 *status |= pls;
651}
652
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500653/*
654 * Function for Compliance Mode Quirk.
655 *
656 * This Function verifies if all xhc USB3 ports have entered U0, if so,
657 * the compliance mode timer is deleted. A port won't enter
658 * compliance mode if it has previously entered U0.
659 */
Sachin Kamat5f20cf12013-09-16 12:01:34 +0530660static void xhci_del_comp_mod_timer(struct xhci_hcd *xhci, u32 status,
661 u16 wIndex)
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500662{
663 u32 all_ports_seen_u0 = ((1 << xhci->num_usb3_ports)-1);
664 bool port_in_u0 = ((status & PORT_PLS_MASK) == XDEV_U0);
665
666 if (!(xhci->quirks & XHCI_COMP_MODE_QUIRK))
667 return;
668
669 if ((xhci->port_status_u0 != all_ports_seen_u0) && port_in_u0) {
670 xhci->port_status_u0 |= 1 << wIndex;
671 if (xhci->port_status_u0 == all_ports_seen_u0) {
672 del_timer_sync(&xhci->comp_mode_recovery_timer);
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300673 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
674 "All USB3 ports have entered U0 already!");
675 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
676 "Compliance Mode Recovery Timer Deleted.");
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500677 }
678 }
679}
680
Mathias Nyman395f5402015-10-01 18:40:39 +0300681static u32 xhci_get_ext_port_status(u32 raw_port_status, u32 port_li)
682{
683 u32 ext_stat = 0;
684 int speed_id;
685
686 /* only support rx and tx lane counts of 1 in usb3.1 spec */
687 speed_id = DEV_PORT_SPEED(raw_port_status);
688 ext_stat |= speed_id; /* bits 3:0, RX speed id */
689 ext_stat |= speed_id << 4; /* bits 7:4, TX speed id */
690
691 ext_stat |= PORT_RX_LANES(port_li) << 8; /* bits 11:8 Rx lane count */
692 ext_stat |= PORT_TX_LANES(port_li) << 12; /* bits 15:12 Tx lane count */
693
694 return ext_stat;
695}
696
Sarah Sharpeae5b172013-04-02 08:42:20 -0700697/*
698 * Converts a raw xHCI port status into the format that external USB 2.0 or USB
699 * 3.0 hubs use.
700 *
701 * Possible side effects:
702 * - Mark a port as being done with device resume,
703 * and ring the endpoint doorbells.
704 * - Stop the Synopsys redriver Compliance Mode polling.
Sarah Sharp8b3d4572013-08-20 08:12:12 -0700705 * - Drop and reacquire the xHCI lock, in order to wait for port resume.
Sarah Sharpeae5b172013-04-02 08:42:20 -0700706 */
707static u32 xhci_get_port_status(struct usb_hcd *hcd,
708 struct xhci_bus_state *bus_state,
709 __le32 __iomem **port_array,
Sarah Sharp8b3d4572013-08-20 08:12:12 -0700710 u16 wIndex, u32 raw_port_status,
711 unsigned long flags)
712 __releases(&xhci->lock)
713 __acquires(&xhci->lock)
Sarah Sharpeae5b172013-04-02 08:42:20 -0700714{
715 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
716 u32 status = 0;
717 int slot_id;
718
719 /* wPortChange bits */
720 if (raw_port_status & PORT_CSC)
721 status |= USB_PORT_STAT_C_CONNECTION << 16;
722 if (raw_port_status & PORT_PEC)
723 status |= USB_PORT_STAT_C_ENABLE << 16;
724 if ((raw_port_status & PORT_OCC))
725 status |= USB_PORT_STAT_C_OVERCURRENT << 16;
726 if ((raw_port_status & PORT_RC))
727 status |= USB_PORT_STAT_C_RESET << 16;
728 /* USB3.0 only */
Mathias Nymanb50107b2015-10-01 18:40:38 +0300729 if (hcd->speed >= HCD_USB3) {
Zhuang Jin Canaca3a042015-07-21 17:20:31 +0300730 /* Port link change with port in resume state should not be
731 * reported to usbcore, as this is an internal state to be
732 * handled by xhci driver. Reporting PLC to usbcore may
733 * cause usbcore clearing PLC first and port change event
734 * irq won't be generated.
735 */
736 if ((raw_port_status & PORT_PLC) &&
737 (raw_port_status & PORT_PLS_MASK) != XDEV_RESUME)
Sarah Sharpeae5b172013-04-02 08:42:20 -0700738 status |= USB_PORT_STAT_C_LINK_STATE << 16;
739 if ((raw_port_status & PORT_WRC))
740 status |= USB_PORT_STAT_C_BH_RESET << 16;
Lu Baolu94251832015-03-23 18:27:41 +0200741 if ((raw_port_status & PORT_CEC))
742 status |= USB_PORT_STAT_C_CONFIG_ERROR << 16;
Sarah Sharpeae5b172013-04-02 08:42:20 -0700743 }
744
Mathias Nymanb50107b2015-10-01 18:40:38 +0300745 if (hcd->speed < HCD_USB3) {
Sarah Sharpeae5b172013-04-02 08:42:20 -0700746 if ((raw_port_status & PORT_PLS_MASK) == XDEV_U3
747 && (raw_port_status & PORT_POWER))
748 status |= USB_PORT_STAT_SUSPEND;
749 }
750 if ((raw_port_status & PORT_PLS_MASK) == XDEV_RESUME &&
Mathias Nyman2338b9e2015-10-01 18:40:36 +0300751 !DEV_SUPERSPEED_ANY(raw_port_status)) {
Sarah Sharpeae5b172013-04-02 08:42:20 -0700752 if ((raw_port_status & PORT_RESET) ||
753 !(raw_port_status & PORT_PE))
754 return 0xffffffff;
Mathias Nymanf69115f2015-12-11 14:38:06 +0200755 /* did port event handler already start resume timing? */
756 if (!bus_state->resume_done[wIndex]) {
757 /* If not, maybe we are in a host initated resume? */
758 if (test_bit(wIndex, &bus_state->resuming_ports)) {
759 /* Host initated resume doesn't time the resume
760 * signalling using resume_done[].
761 * It manually sets RESUME state, sleeps 20ms
762 * and sets U0 state. This should probably be
763 * changed, but not right now.
764 */
765 } else {
766 /* port resume was discovered now and here,
767 * start resume timing
768 */
769 unsigned long timeout = jiffies +
770 msecs_to_jiffies(USB_RESUME_TIMEOUT);
771
772 set_bit(wIndex, &bus_state->resuming_ports);
773 bus_state->resume_done[wIndex] = timeout;
774 mod_timer(&hcd->rh_timer, timeout);
775 }
776 /* Has resume been signalled for USB_RESUME_TIME yet? */
777 } else if (time_after_eq(jiffies,
778 bus_state->resume_done[wIndex])) {
Sarah Sharp8b3d4572013-08-20 08:12:12 -0700779 int time_left;
780
Sarah Sharpeae5b172013-04-02 08:42:20 -0700781 xhci_dbg(xhci, "Resume USB2 port %d\n",
782 wIndex + 1);
783 bus_state->resume_done[wIndex] = 0;
784 clear_bit(wIndex, &bus_state->resuming_ports);
Sarah Sharp8b3d4572013-08-20 08:12:12 -0700785
786 set_bit(wIndex, &bus_state->rexit_ports);
Sarah Sharpeae5b172013-04-02 08:42:20 -0700787 xhci_set_link_state(xhci, port_array, wIndex,
788 XDEV_U0);
Sarah Sharp8b3d4572013-08-20 08:12:12 -0700789
790 spin_unlock_irqrestore(&xhci->lock, flags);
791 time_left = wait_for_completion_timeout(
792 &bus_state->rexit_done[wIndex],
793 msecs_to_jiffies(
794 XHCI_MAX_REXIT_TIMEOUT));
795 spin_lock_irqsave(&xhci->lock, flags);
796
797 if (time_left) {
798 slot_id = xhci_find_slot_id_by_port(hcd,
799 xhci, wIndex + 1);
800 if (!slot_id) {
801 xhci_dbg(xhci, "slot_id is zero\n");
802 return 0xffffffff;
803 }
804 xhci_ring_device(xhci, slot_id);
805 } else {
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200806 int port_status = readl(port_array[wIndex]);
Sarah Sharp8b3d4572013-08-20 08:12:12 -0700807 xhci_warn(xhci, "Port resume took longer than %i msec, port status = 0x%x\n",
808 XHCI_MAX_REXIT_TIMEOUT,
809 port_status);
810 status |= USB_PORT_STAT_SUSPEND;
811 clear_bit(wIndex, &bus_state->rexit_ports);
Sarah Sharpeae5b172013-04-02 08:42:20 -0700812 }
Sarah Sharp8b3d4572013-08-20 08:12:12 -0700813
Sarah Sharpeae5b172013-04-02 08:42:20 -0700814 bus_state->port_c_suspend |= 1 << wIndex;
815 bus_state->suspended_ports &= ~(1 << wIndex);
816 } else {
817 /*
818 * The resume has been signaling for less than
Mathias Nymanf69115f2015-12-11 14:38:06 +0200819 * USB_RESUME_TIME. Report the port status as SUSPEND,
820 * let the usbcore check port status again and clear
821 * resume signaling later.
Sarah Sharpeae5b172013-04-02 08:42:20 -0700822 */
823 status |= USB_PORT_STAT_SUSPEND;
824 }
825 }
Mathias Nymanf69115f2015-12-11 14:38:06 +0200826 /*
827 * Clear stale usb2 resume signalling variables in case port changed
828 * state during resume signalling. For example on error
829 */
830 if ((bus_state->resume_done[wIndex] ||
831 test_bit(wIndex, &bus_state->resuming_ports)) &&
832 (raw_port_status & PORT_PLS_MASK) != XDEV_U3 &&
833 (raw_port_status & PORT_PLS_MASK) != XDEV_RESUME) {
834 bus_state->resume_done[wIndex] = 0;
835 clear_bit(wIndex, &bus_state->resuming_ports);
836 }
837
838
Mathias Nymandad67d52015-11-18 10:48:22 +0200839 if ((raw_port_status & PORT_PLS_MASK) == XDEV_U0 &&
840 (raw_port_status & PORT_POWER)) {
841 if (bus_state->suspended_ports & (1 << wIndex)) {
842 bus_state->suspended_ports &= ~(1 << wIndex);
843 if (hcd->speed < HCD_USB3)
844 bus_state->port_c_suspend |= 1 << wIndex;
845 }
846 bus_state->resume_done[wIndex] = 0;
847 clear_bit(wIndex, &bus_state->resuming_ports);
Sarah Sharpeae5b172013-04-02 08:42:20 -0700848 }
849 if (raw_port_status & PORT_CONNECT) {
850 status |= USB_PORT_STAT_CONNECTION;
851 status |= xhci_port_speed(raw_port_status);
852 }
853 if (raw_port_status & PORT_PE)
854 status |= USB_PORT_STAT_ENABLE;
855 if (raw_port_status & PORT_OC)
856 status |= USB_PORT_STAT_OVERCURRENT;
857 if (raw_port_status & PORT_RESET)
858 status |= USB_PORT_STAT_RESET;
859 if (raw_port_status & PORT_POWER) {
Mathias Nymanb50107b2015-10-01 18:40:38 +0300860 if (hcd->speed >= HCD_USB3)
Sarah Sharpeae5b172013-04-02 08:42:20 -0700861 status |= USB_SS_PORT_STAT_POWER;
862 else
863 status |= USB_PORT_STAT_POWER;
864 }
Sarah Sharp063ebeb2013-04-02 09:23:42 -0700865 /* Update Port Link State */
Mathias Nymanb50107b2015-10-01 18:40:38 +0300866 if (hcd->speed >= HCD_USB3) {
Felipe Balbi96908582014-08-27 16:38:04 -0500867 xhci_hub_report_usb3_link_state(xhci, &status, raw_port_status);
Sarah Sharpeae5b172013-04-02 08:42:20 -0700868 /*
869 * Verify if all USB3 Ports Have entered U0 already.
870 * Delete Compliance Mode Timer if so.
871 */
872 xhci_del_comp_mod_timer(xhci, raw_port_status, wIndex);
Sarah Sharp063ebeb2013-04-02 09:23:42 -0700873 } else {
874 xhci_hub_report_usb2_link_state(&status, raw_port_status);
Sarah Sharpeae5b172013-04-02 08:42:20 -0700875 }
876 if (bus_state->port_c_suspend & (1 << wIndex))
Mathias Nyman5e6389f2015-11-24 13:09:46 +0200877 status |= USB_PORT_STAT_C_SUSPEND << 16;
Sarah Sharpeae5b172013-04-02 08:42:20 -0700878
879 return status;
880}
881
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700882int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue,
883 u16 wIndex, char *buf, u16 wLength)
884{
885 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
huajun lia0885922011-05-03 21:11:00 +0800886 int max_ports;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700887 unsigned long flags;
Andiry Xuc9682df2011-09-23 14:19:48 -0700888 u32 temp, status;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700889 int retval = 0;
Matt Evans28ccd292011-03-29 13:40:46 +1100890 __le32 __iomem **port_array;
Andiry Xube88fe42010-10-14 07:22:57 -0700891 int slot_id;
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800892 struct xhci_bus_state *bus_state;
Andiry Xu2c441782011-04-27 18:07:39 +0800893 u16 link_state = 0;
Sarah Sharp4296c70a2012-01-06 10:34:31 -0800894 u16 wake_mask = 0;
Sarah Sharp797b0ca2011-11-10 16:02:13 -0800895 u16 timeout = 0;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700896
huajun lia0885922011-05-03 21:11:00 +0800897 max_ports = xhci_get_ports(hcd, &port_array);
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800898 bus_state = &xhci->bus_state[hcd_index(hcd)];
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700899
900 spin_lock_irqsave(&xhci->lock, flags);
901 switch (typeReq) {
902 case GetHubStatus:
903 /* No power source, over-current reported per port */
904 memset(buf, 0, 4);
905 break;
906 case GetHubDescriptor:
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800907 /* Check to make sure userspace is asking for the USB 3.0 hub
908 * descriptor for the USB 3.0 roothub. If not, we stall the
909 * endpoint, like external hubs do.
910 */
Mathias Nymanb50107b2015-10-01 18:40:38 +0300911 if (hcd->speed >= HCD_USB3 &&
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800912 (wLength < USB_DT_SS_HUB_SIZE ||
913 wValue != (USB_DT_SS_HUB << 8))) {
914 xhci_dbg(xhci, "Wrong hub descriptor type for "
915 "USB 3.0 roothub.\n");
916 goto error;
917 }
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800918 xhci_hub_descriptor(hcd, xhci,
919 (struct usb_hub_descriptor *) buf);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700920 break;
Sarah Sharp48e82362011-10-06 11:54:23 -0700921 case DeviceRequest | USB_REQ_GET_DESCRIPTOR:
922 if ((wValue & 0xff00) != (USB_DT_BOS << 8))
923 goto error;
924
Mathias Nyman5693e0b2015-10-01 18:40:35 +0300925 if (hcd->speed < HCD_USB3)
Sarah Sharp48e82362011-10-06 11:54:23 -0700926 goto error;
927
Mathias Nyman5693e0b2015-10-01 18:40:35 +0300928 retval = xhci_create_usb3_bos_desc(xhci, buf, wLength);
Sarah Sharp48e82362011-10-06 11:54:23 -0700929 spin_unlock_irqrestore(&xhci->lock, flags);
Mathias Nyman5693e0b2015-10-01 18:40:35 +0300930 return retval;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700931 case GetPortStatus:
huajun lia0885922011-05-03 21:11:00 +0800932 if (!wIndex || wIndex > max_ports)
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700933 goto error;
934 wIndex--;
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200935 temp = readl(port_array[wIndex]);
Sarah Sharpf9de8152010-10-29 14:37:23 -0700936 if (temp == 0xffffffff) {
937 retval = -ENODEV;
938 break;
939 }
Sarah Sharpeae5b172013-04-02 08:42:20 -0700940 status = xhci_get_port_status(hcd, bus_state, port_array,
Sarah Sharp8b3d4572013-08-20 08:12:12 -0700941 wIndex, temp, flags);
Sarah Sharpeae5b172013-04-02 08:42:20 -0700942 if (status == 0xffffffff)
943 goto error;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700944
Sarah Sharpeae5b172013-04-02 08:42:20 -0700945 xhci_dbg(xhci, "get port status, actual port %d status = 0x%x\n",
946 wIndex, temp);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700947 xhci_dbg(xhci, "Get port status returned 0x%x\n", status);
Sarah Sharpeae5b172013-04-02 08:42:20 -0700948
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700949 put_unaligned(cpu_to_le32(status), (__le32 *) buf);
Mathias Nyman395f5402015-10-01 18:40:39 +0300950 /* if USB 3.1 extended port status return additional 4 bytes */
951 if (wValue == 0x02) {
952 u32 port_li;
953
954 if (hcd->speed < HCD_USB31 || wLength != 8) {
955 xhci_err(xhci, "get ext port status invalid parameter\n");
956 retval = -EINVAL;
957 break;
958 }
959 port_li = readl(port_array[wIndex] + PORTLI);
960 status = xhci_get_ext_port_status(temp, port_li);
961 put_unaligned_le32(cpu_to_le32(status), &buf[4]);
962 }
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700963 break;
964 case SetPortFeature:
Andiry Xu2c441782011-04-27 18:07:39 +0800965 if (wValue == USB_PORT_FEAT_LINK_STATE)
966 link_state = (wIndex & 0xff00) >> 3;
Sarah Sharp4296c70a2012-01-06 10:34:31 -0800967 if (wValue == USB_PORT_FEAT_REMOTE_WAKE_MASK)
968 wake_mask = wIndex & 0xff00;
Sarah Sharp797b0ca2011-11-10 16:02:13 -0800969 /* The MSB of wIndex is the U1/U2 timeout */
970 timeout = (wIndex & 0xff00) >> 8;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700971 wIndex &= 0xff;
huajun lia0885922011-05-03 21:11:00 +0800972 if (!wIndex || wIndex > max_ports)
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700973 goto error;
974 wIndex--;
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200975 temp = readl(port_array[wIndex]);
Sarah Sharpf9de8152010-10-29 14:37:23 -0700976 if (temp == 0xffffffff) {
977 retval = -ENODEV;
978 break;
979 }
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700980 temp = xhci_port_state_to_neutral(temp);
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800981 /* FIXME: What new port features do we need to support? */
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700982 switch (wValue) {
Andiry Xube88fe42010-10-14 07:22:57 -0700983 case USB_PORT_FEAT_SUSPEND:
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200984 temp = readl(port_array[wIndex]);
Andiry Xu65580b432011-09-23 14:19:52 -0700985 if ((temp & PORT_PLS_MASK) != XDEV_U0) {
986 /* Resume the port to U0 first */
987 xhci_set_link_state(xhci, port_array, wIndex,
988 XDEV_U0);
989 spin_unlock_irqrestore(&xhci->lock, flags);
990 msleep(10);
991 spin_lock_irqsave(&xhci->lock, flags);
992 }
Andiry Xube88fe42010-10-14 07:22:57 -0700993 /* In spec software should not attempt to suspend
994 * a port unless the port reports that it is in the
995 * enabled (PED = ‘1’,PLS < ‘3’) state.
996 */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200997 temp = readl(port_array[wIndex]);
Andiry Xube88fe42010-10-14 07:22:57 -0700998 if ((temp & PORT_PE) == 0 || (temp & PORT_RESET)
999 || (temp & PORT_PLS_MASK) >= XDEV_U3) {
Alexander Stein52c31bd2017-01-23 14:19:57 +02001000 xhci_warn(xhci, "USB core suspending device not in U0/U1/U2.\n");
Andiry Xube88fe42010-10-14 07:22:57 -07001001 goto error;
1002 }
1003
Sarah Sharp52336302010-12-16 10:49:09 -08001004 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1005 wIndex + 1);
Andiry Xube88fe42010-10-14 07:22:57 -07001006 if (!slot_id) {
1007 xhci_warn(xhci, "slot_id is zero\n");
1008 goto error;
1009 }
1010 /* unlock to execute stop endpoint commands */
1011 spin_unlock_irqrestore(&xhci->lock, flags);
1012 xhci_stop_device(xhci, slot_id, 1);
1013 spin_lock_irqsave(&xhci->lock, flags);
1014
Andiry Xuc9682df2011-09-23 14:19:48 -07001015 xhci_set_link_state(xhci, port_array, wIndex, XDEV_U3);
Andiry Xube88fe42010-10-14 07:22:57 -07001016
1017 spin_unlock_irqrestore(&xhci->lock, flags);
1018 msleep(10); /* wait device to enter */
1019 spin_lock_irqsave(&xhci->lock, flags);
1020
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001021 temp = readl(port_array[wIndex]);
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001022 bus_state->suspended_ports |= 1 << wIndex;
Andiry Xube88fe42010-10-14 07:22:57 -07001023 break;
Andiry Xu2c441782011-04-27 18:07:39 +08001024 case USB_PORT_FEAT_LINK_STATE:
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001025 temp = readl(port_array[wIndex]);
Sarah Sharp41e7e052012-11-14 16:42:32 -08001026
1027 /* Disable port */
1028 if (link_state == USB_SS_PORT_LS_SS_DISABLED) {
1029 xhci_dbg(xhci, "Disable port %d\n", wIndex);
1030 temp = xhci_port_state_to_neutral(temp);
1031 /*
1032 * Clear all change bits, so that we get a new
1033 * connection event.
1034 */
1035 temp |= PORT_CSC | PORT_PEC | PORT_WRC |
1036 PORT_OCC | PORT_RC | PORT_PLC |
1037 PORT_CEC;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001038 writel(temp | PORT_PE, port_array[wIndex]);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001039 temp = readl(port_array[wIndex]);
Sarah Sharp41e7e052012-11-14 16:42:32 -08001040 break;
1041 }
1042
1043 /* Put link in RxDetect (enable port) */
1044 if (link_state == USB_SS_PORT_LS_RX_DETECT) {
1045 xhci_dbg(xhci, "Enable port %d\n", wIndex);
1046 xhci_set_link_state(xhci, port_array, wIndex,
1047 link_state);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001048 temp = readl(port_array[wIndex]);
Sarah Sharp41e7e052012-11-14 16:42:32 -08001049 break;
1050 }
1051
Andiry Xu2c441782011-04-27 18:07:39 +08001052 /* Software should not attempt to set
Sarah Sharp41e7e052012-11-14 16:42:32 -08001053 * port link state above '3' (U3) and the port
Andiry Xu2c441782011-04-27 18:07:39 +08001054 * must be enabled.
1055 */
1056 if ((temp & PORT_PE) == 0 ||
Sarah Sharp41e7e052012-11-14 16:42:32 -08001057 (link_state > USB_SS_PORT_LS_U3)) {
Andiry Xu2c441782011-04-27 18:07:39 +08001058 xhci_warn(xhci, "Cannot set link state.\n");
1059 goto error;
1060 }
1061
1062 if (link_state == USB_SS_PORT_LS_U3) {
1063 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1064 wIndex + 1);
1065 if (slot_id) {
1066 /* unlock to execute stop endpoint
1067 * commands */
1068 spin_unlock_irqrestore(&xhci->lock,
1069 flags);
1070 xhci_stop_device(xhci, slot_id, 1);
1071 spin_lock_irqsave(&xhci->lock, flags);
1072 }
1073 }
1074
Andiry Xuc9682df2011-09-23 14:19:48 -07001075 xhci_set_link_state(xhci, port_array, wIndex,
1076 link_state);
Andiry Xu2c441782011-04-27 18:07:39 +08001077
1078 spin_unlock_irqrestore(&xhci->lock, flags);
1079 msleep(20); /* wait device to enter */
1080 spin_lock_irqsave(&xhci->lock, flags);
1081
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001082 temp = readl(port_array[wIndex]);
Andiry Xu2c441782011-04-27 18:07:39 +08001083 if (link_state == USB_SS_PORT_LS_U3)
1084 bus_state->suspended_ports |= 1 << wIndex;
1085 break;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001086 case USB_PORT_FEAT_POWER:
1087 /*
1088 * Turn on ports, even if there isn't per-port switching.
1089 * HC will report connect events even before this is set.
Petr Mladek37ebb542014-09-19 17:32:23 +02001090 * However, hub_wq will ignore the roothub events until
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001091 * the roothub is registered.
1092 */
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001093 writel(temp | PORT_POWER, port_array[wIndex]);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001094
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001095 temp = readl(port_array[wIndex]);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001096 xhci_dbg(xhci, "set port power, actual port %d status = 0x%x\n", wIndex, temp);
Lan Tianyuf7ac7782012-09-05 13:44:36 +08001097
Lan Tianyu170ed802012-10-15 15:38:34 +08001098 spin_unlock_irqrestore(&xhci->lock, flags);
Lan Tianyuf7ac7782012-09-05 13:44:36 +08001099 temp = usb_acpi_power_manageable(hcd->self.root_hub,
1100 wIndex);
1101 if (temp)
1102 usb_acpi_set_power_state(hcd->self.root_hub,
1103 wIndex, true);
Lan Tianyu170ed802012-10-15 15:38:34 +08001104 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001105 break;
1106 case USB_PORT_FEAT_RESET:
1107 temp = (temp | PORT_RESET);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001108 writel(temp, port_array[wIndex]);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001109
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001110 temp = readl(port_array[wIndex]);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001111 xhci_dbg(xhci, "set port reset, actual port %d status = 0x%x\n", wIndex, temp);
1112 break;
Sarah Sharp4296c70a2012-01-06 10:34:31 -08001113 case USB_PORT_FEAT_REMOTE_WAKE_MASK:
1114 xhci_set_remote_wake_mask(xhci, port_array,
1115 wIndex, wake_mask);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001116 temp = readl(port_array[wIndex]);
Sarah Sharp4296c70a2012-01-06 10:34:31 -08001117 xhci_dbg(xhci, "set port remote wake mask, "
1118 "actual port %d status = 0x%x\n",
1119 wIndex, temp);
1120 break;
Andiry Xua11496e2011-04-27 18:07:29 +08001121 case USB_PORT_FEAT_BH_PORT_RESET:
1122 temp |= PORT_WR;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001123 writel(temp, port_array[wIndex]);
Andiry Xua11496e2011-04-27 18:07:29 +08001124
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001125 temp = readl(port_array[wIndex]);
Andiry Xua11496e2011-04-27 18:07:29 +08001126 break;
Sarah Sharp797b0ca2011-11-10 16:02:13 -08001127 case USB_PORT_FEAT_U1_TIMEOUT:
Mathias Nymanb50107b2015-10-01 18:40:38 +03001128 if (hcd->speed < HCD_USB3)
Sarah Sharp797b0ca2011-11-10 16:02:13 -08001129 goto error;
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001130 temp = readl(port_array[wIndex] + PORTPMSC);
Sarah Sharp797b0ca2011-11-10 16:02:13 -08001131 temp &= ~PORT_U1_TIMEOUT_MASK;
1132 temp |= PORT_U1_TIMEOUT(timeout);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001133 writel(temp, port_array[wIndex] + PORTPMSC);
Sarah Sharp797b0ca2011-11-10 16:02:13 -08001134 break;
1135 case USB_PORT_FEAT_U2_TIMEOUT:
Mathias Nymanb50107b2015-10-01 18:40:38 +03001136 if (hcd->speed < HCD_USB3)
Sarah Sharp797b0ca2011-11-10 16:02:13 -08001137 goto error;
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001138 temp = readl(port_array[wIndex] + PORTPMSC);
Sarah Sharp797b0ca2011-11-10 16:02:13 -08001139 temp &= ~PORT_U2_TIMEOUT_MASK;
1140 temp |= PORT_U2_TIMEOUT(timeout);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001141 writel(temp, port_array[wIndex] + PORTPMSC);
Sarah Sharp797b0ca2011-11-10 16:02:13 -08001142 break;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001143 default:
1144 goto error;
1145 }
Sarah Sharp5308a912010-12-01 11:34:59 -08001146 /* unblock any posted writes */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001147 temp = readl(port_array[wIndex]);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001148 break;
1149 case ClearPortFeature:
huajun lia0885922011-05-03 21:11:00 +08001150 if (!wIndex || wIndex > max_ports)
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001151 goto error;
1152 wIndex--;
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001153 temp = readl(port_array[wIndex]);
Sarah Sharpf9de8152010-10-29 14:37:23 -07001154 if (temp == 0xffffffff) {
1155 retval = -ENODEV;
1156 break;
1157 }
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -08001158 /* FIXME: What new port features do we need to support? */
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001159 temp = xhci_port_state_to_neutral(temp);
1160 switch (wValue) {
Andiry Xube88fe42010-10-14 07:22:57 -07001161 case USB_PORT_FEAT_SUSPEND:
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001162 temp = readl(port_array[wIndex]);
Andiry Xube88fe42010-10-14 07:22:57 -07001163 xhci_dbg(xhci, "clear USB_PORT_FEAT_SUSPEND\n");
1164 xhci_dbg(xhci, "PORTSC %04x\n", temp);
1165 if (temp & PORT_RESET)
1166 goto error;
Andiry Xu5ac04bf2011-08-03 16:46:48 +08001167 if ((temp & PORT_PLS_MASK) == XDEV_U3) {
Andiry Xube88fe42010-10-14 07:22:57 -07001168 if ((temp & PORT_PE) == 0)
1169 goto error;
Andiry Xube88fe42010-10-14 07:22:57 -07001170
Mathias Nymanf69115f2015-12-11 14:38:06 +02001171 set_bit(wIndex, &bus_state->resuming_ports);
Andiry Xuc9682df2011-09-23 14:19:48 -07001172 xhci_set_link_state(xhci, port_array, wIndex,
1173 XDEV_RESUME);
1174 spin_unlock_irqrestore(&xhci->lock, flags);
Mathias Nyman7d3b0162016-10-20 18:09:20 +03001175 msleep(USB_RESUME_TIMEOUT);
Andiry Xua7114232011-04-27 18:07:50 +08001176 spin_lock_irqsave(&xhci->lock, flags);
Andiry Xuc9682df2011-09-23 14:19:48 -07001177 xhci_set_link_state(xhci, port_array, wIndex,
1178 XDEV_U0);
Mathias Nymanf69115f2015-12-11 14:38:06 +02001179 clear_bit(wIndex, &bus_state->resuming_ports);
Andiry Xube88fe42010-10-14 07:22:57 -07001180 }
Andiry Xua7114232011-04-27 18:07:50 +08001181 bus_state->port_c_suspend |= 1 << wIndex;
Andiry Xube88fe42010-10-14 07:22:57 -07001182
Sarah Sharp52336302010-12-16 10:49:09 -08001183 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1184 wIndex + 1);
Andiry Xube88fe42010-10-14 07:22:57 -07001185 if (!slot_id) {
1186 xhci_dbg(xhci, "slot_id is zero\n");
1187 goto error;
1188 }
1189 xhci_ring_device(xhci, slot_id);
1190 break;
1191 case USB_PORT_FEAT_C_SUSPEND:
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001192 bus_state->port_c_suspend &= ~(1 << wIndex);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001193 case USB_PORT_FEAT_C_RESET:
Andiry Xua11496e2011-04-27 18:07:29 +08001194 case USB_PORT_FEAT_C_BH_PORT_RESET:
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001195 case USB_PORT_FEAT_C_CONNECTION:
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001196 case USB_PORT_FEAT_C_OVER_CURRENT:
Sarah Sharp6219c0472009-12-09 15:59:11 -08001197 case USB_PORT_FEAT_C_ENABLE:
Andiry Xu85387c02011-04-27 18:07:35 +08001198 case USB_PORT_FEAT_C_PORT_LINK_STATE:
Lu Baolu94251832015-03-23 18:27:41 +02001199 case USB_PORT_FEAT_C_PORT_CONFIG_ERROR:
Sarah Sharp34fb5622009-12-09 15:59:08 -08001200 xhci_clear_port_change_bit(xhci, wValue, wIndex,
Sarah Sharp5308a912010-12-01 11:34:59 -08001201 port_array[wIndex], temp);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001202 break;
Sarah Sharp6219c0472009-12-09 15:59:11 -08001203 case USB_PORT_FEAT_ENABLE:
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001204 xhci_disable_port(hcd, xhci, wIndex,
Sarah Sharp5308a912010-12-01 11:34:59 -08001205 port_array[wIndex], temp);
Sarah Sharp6219c0472009-12-09 15:59:11 -08001206 break;
Lan Tianyu693d8eb2012-09-05 13:44:35 +08001207 case USB_PORT_FEAT_POWER:
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001208 writel(temp & ~PORT_POWER, port_array[wIndex]);
Lan Tianyuf7ac7782012-09-05 13:44:36 +08001209
Lan Tianyu170ed802012-10-15 15:38:34 +08001210 spin_unlock_irqrestore(&xhci->lock, flags);
Lan Tianyuf7ac7782012-09-05 13:44:36 +08001211 temp = usb_acpi_power_manageable(hcd->self.root_hub,
1212 wIndex);
1213 if (temp)
1214 usb_acpi_set_power_state(hcd->self.root_hub,
1215 wIndex, false);
Lan Tianyu170ed802012-10-15 15:38:34 +08001216 spin_lock_irqsave(&xhci->lock, flags);
Lan Tianyu693d8eb2012-09-05 13:44:35 +08001217 break;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001218 default:
1219 goto error;
1220 }
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001221 break;
1222 default:
1223error:
1224 /* "stall" on error */
1225 retval = -EPIPE;
1226 }
1227 spin_unlock_irqrestore(&xhci->lock, flags);
1228 return retval;
1229}
1230
1231/*
1232 * Returns 0 if the status hasn't changed, or the number of bytes in buf.
1233 * Ports are 0-indexed from the HCD point of view,
1234 * and 1-indexed from the USB core pointer of view.
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001235 *
1236 * Note that the status change bits will be cleared as soon as a port status
1237 * change event is generated, so we use the saved status from that event.
1238 */
1239int xhci_hub_status_data(struct usb_hcd *hcd, char *buf)
1240{
1241 unsigned long flags;
1242 u32 temp, status;
Andiry Xu56192532010-10-14 07:23:00 -07001243 u32 mask;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001244 int i, retval;
1245 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
huajun lia0885922011-05-03 21:11:00 +08001246 int max_ports;
Matt Evans28ccd292011-03-29 13:40:46 +11001247 __le32 __iomem **port_array;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001248 struct xhci_bus_state *bus_state;
Sarah Sharpc52804a2012-11-27 12:30:23 -08001249 bool reset_change = false;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001250
huajun lia0885922011-05-03 21:11:00 +08001251 max_ports = xhci_get_ports(hcd, &port_array);
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001252 bus_state = &xhci->bus_state[hcd_index(hcd)];
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001253
1254 /* Initial status is no changes */
huajun lia0885922011-05-03 21:11:00 +08001255 retval = (max_ports + 8) / 8;
William Gulland419a8e812010-05-12 10:20:34 -07001256 memset(buf, 0, retval);
Andiry Xuf370b992012-04-14 02:54:30 +08001257
1258 /*
1259 * Inform the usbcore about resume-in-progress by returning
1260 * a non-zero value even if there are no status changes.
1261 */
1262 status = bus_state->resuming_ports;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001263
Lu Baolu94251832015-03-23 18:27:41 +02001264 mask = PORT_CSC | PORT_PEC | PORT_OCC | PORT_PLC | PORT_WRC | PORT_CEC;
Andiry Xu56192532010-10-14 07:23:00 -07001265
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001266 spin_lock_irqsave(&xhci->lock, flags);
1267 /* For each port, did anything change? If so, set that bit in buf. */
huajun lia0885922011-05-03 21:11:00 +08001268 for (i = 0; i < max_ports; i++) {
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001269 temp = readl(port_array[i]);
Sarah Sharpf9de8152010-10-29 14:37:23 -07001270 if (temp == 0xffffffff) {
1271 retval = -ENODEV;
1272 break;
1273 }
Andiry Xu56192532010-10-14 07:23:00 -07001274 if ((temp & mask) != 0 ||
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001275 (bus_state->port_c_suspend & 1 << i) ||
1276 (bus_state->resume_done[i] && time_after_eq(
1277 jiffies, bus_state->resume_done[i]))) {
William Gulland419a8e812010-05-12 10:20:34 -07001278 buf[(i + 1) / 8] |= 1 << (i + 1) % 8;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001279 status = 1;
1280 }
Sarah Sharpc52804a2012-11-27 12:30:23 -08001281 if ((temp & PORT_RC))
1282 reset_change = true;
1283 }
1284 if (!status && !reset_change) {
1285 xhci_dbg(xhci, "%s: stopping port polling.\n", __func__);
1286 clear_bit(HCD_FLAG_POLL_RH, &hcd->flags);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001287 }
1288 spin_unlock_irqrestore(&xhci->lock, flags);
1289 return status ? retval : 0;
1290}
Andiry Xu9777e3c2010-10-14 07:23:03 -07001291
1292#ifdef CONFIG_PM
1293
1294int xhci_bus_suspend(struct usb_hcd *hcd)
1295{
1296 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp518e8482010-12-15 11:56:29 -08001297 int max_ports, port_index;
Matt Evans28ccd292011-03-29 13:40:46 +11001298 __le32 __iomem **port_array;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001299 struct xhci_bus_state *bus_state;
Andiry Xu9777e3c2010-10-14 07:23:03 -07001300 unsigned long flags;
1301
huajun lia0885922011-05-03 21:11:00 +08001302 max_ports = xhci_get_ports(hcd, &port_array);
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001303 bus_state = &xhci->bus_state[hcd_index(hcd)];
Andiry Xu9777e3c2010-10-14 07:23:03 -07001304
1305 spin_lock_irqsave(&xhci->lock, flags);
1306
1307 if (hcd->self.root_hub->do_remote_wakeup) {
Zhuang Jin Canfac42712015-07-21 17:20:30 +03001308 if (bus_state->resuming_ports || /* USB2 */
1309 bus_state->port_remote_wakeup) { /* USB3 */
Andiry Xuf370b992012-04-14 02:54:30 +08001310 spin_unlock_irqrestore(&xhci->lock, flags);
Zhuang Jin Canfac42712015-07-21 17:20:30 +03001311 xhci_dbg(xhci, "suspend failed because a port is resuming\n");
Andiry Xuf370b992012-04-14 02:54:30 +08001312 return -EBUSY;
Andiry Xu9777e3c2010-10-14 07:23:03 -07001313 }
1314 }
1315
Sarah Sharp518e8482010-12-15 11:56:29 -08001316 port_index = max_ports;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001317 bus_state->bus_suspended = 0;
Sarah Sharp518e8482010-12-15 11:56:29 -08001318 while (port_index--) {
Andiry Xu9777e3c2010-10-14 07:23:03 -07001319 /* suspend the port if the port is not suspended */
Andiry Xu9777e3c2010-10-14 07:23:03 -07001320 u32 t1, t2;
1321 int slot_id;
1322
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001323 t1 = readl(port_array[port_index]);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001324 t2 = xhci_port_state_to_neutral(t1);
1325
1326 if ((t1 & PORT_PE) && !(t1 & PORT_PLS_MASK)) {
Sarah Sharp518e8482010-12-15 11:56:29 -08001327 xhci_dbg(xhci, "port %d not suspended\n", port_index);
Sarah Sharp52336302010-12-16 10:49:09 -08001328 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
Sarah Sharp518e8482010-12-15 11:56:29 -08001329 port_index + 1);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001330 if (slot_id) {
1331 spin_unlock_irqrestore(&xhci->lock, flags);
1332 xhci_stop_device(xhci, slot_id, 1);
1333 spin_lock_irqsave(&xhci->lock, flags);
1334 }
1335 t2 &= ~PORT_PLS_MASK;
1336 t2 |= PORT_LINK_STROBE | XDEV_U3;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001337 set_bit(port_index, &bus_state->bus_suspended);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001338 }
Sarah Sharp4296c70a2012-01-06 10:34:31 -08001339 /* USB core sets remote wake mask for USB 3.0 hubs,
Rafael J. Wysockiceb6c9c2014-11-29 23:47:05 +01001340 * including the USB 3.0 roothub, but only if CONFIG_PM
Sarah Sharp4296c70a2012-01-06 10:34:31 -08001341 * is enabled, so also enable remote wake here.
1342 */
Lu Baolu9b41ebd2014-11-18 11:27:13 +02001343 if (hcd->self.root_hub->do_remote_wakeup) {
Andiry Xu9777e3c2010-10-14 07:23:03 -07001344 if (t1 & PORT_CONNECT) {
1345 t2 |= PORT_WKOC_E | PORT_WKDISC_E;
1346 t2 &= ~PORT_WKCONN_E;
1347 } else {
1348 t2 |= PORT_WKOC_E | PORT_WKCONN_E;
1349 t2 &= ~PORT_WKDISC_E;
1350 }
1351 } else
1352 t2 &= ~PORT_WAKE_BITS;
1353
1354 t1 = xhci_port_state_to_neutral(t1);
1355 if (t1 != t2)
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001356 writel(t2, port_array[port_index]);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001357 }
1358 hcd->state = HC_STATE_SUSPENDED;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001359 bus_state->next_statechange = jiffies + msecs_to_jiffies(10);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001360 spin_unlock_irqrestore(&xhci->lock, flags);
1361 return 0;
1362}
1363
Mathias Nyman346e99732016-10-20 18:09:19 +03001364/*
1365 * Workaround for missing Cold Attach Status (CAS) if device re-plugged in S3.
1366 * warm reset a USB3 device stuck in polling or compliance mode after resume.
1367 * See Intel 100/c230 series PCH specification update Doc #332692-006 Errata #8
1368 */
1369static bool xhci_port_missing_cas_quirk(int port_index,
1370 __le32 __iomem **port_array)
1371{
1372 u32 portsc;
1373
1374 portsc = readl(port_array[port_index]);
1375
1376 /* if any of these are set we are not stuck */
1377 if (portsc & (PORT_CONNECT | PORT_CAS))
1378 return false;
1379
1380 if (((portsc & PORT_PLS_MASK) != XDEV_POLLING) &&
1381 ((portsc & PORT_PLS_MASK) != XDEV_COMP_MODE))
1382 return false;
1383
1384 /* clear wakeup/change bits, and do a warm port reset */
1385 portsc &= ~(PORT_RWC_BITS | PORT_CEC | PORT_WAKE_BITS);
1386 portsc |= PORT_WR;
1387 writel(portsc, port_array[port_index]);
1388 /* flush write */
1389 readl(port_array[port_index]);
1390 return true;
1391}
1392
Andiry Xu9777e3c2010-10-14 07:23:03 -07001393int xhci_bus_resume(struct usb_hcd *hcd)
1394{
1395 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp518e8482010-12-15 11:56:29 -08001396 int max_ports, port_index;
Matt Evans28ccd292011-03-29 13:40:46 +11001397 __le32 __iomem **port_array;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001398 struct xhci_bus_state *bus_state;
Andiry Xu9777e3c2010-10-14 07:23:03 -07001399 u32 temp;
1400 unsigned long flags;
Mathias Nyman41485a92015-05-29 17:01:51 +03001401 unsigned long port_was_suspended = 0;
1402 bool need_usb2_u3_exit = false;
1403 int slot_id;
1404 int sret;
Andiry Xu9777e3c2010-10-14 07:23:03 -07001405
huajun lia0885922011-05-03 21:11:00 +08001406 max_ports = xhci_get_ports(hcd, &port_array);
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001407 bus_state = &xhci->bus_state[hcd_index(hcd)];
Andiry Xu9777e3c2010-10-14 07:23:03 -07001408
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001409 if (time_before(jiffies, bus_state->next_statechange))
Andiry Xu9777e3c2010-10-14 07:23:03 -07001410 msleep(5);
1411
1412 spin_lock_irqsave(&xhci->lock, flags);
1413 if (!HCD_HW_ACCESSIBLE(hcd)) {
1414 spin_unlock_irqrestore(&xhci->lock, flags);
1415 return -ESHUTDOWN;
1416 }
1417
1418 /* delay the irqs */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001419 temp = readl(&xhci->op_regs->command);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001420 temp &= ~CMD_EIE;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001421 writel(temp, &xhci->op_regs->command);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001422
Sarah Sharp518e8482010-12-15 11:56:29 -08001423 port_index = max_ports;
1424 while (port_index--) {
Andiry Xu9777e3c2010-10-14 07:23:03 -07001425 /* Check whether need resume ports. If needed
1426 resume port and disable remote wakeup */
Andiry Xu9777e3c2010-10-14 07:23:03 -07001427 u32 temp;
Andiry Xu9777e3c2010-10-14 07:23:03 -07001428
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001429 temp = readl(port_array[port_index]);
Mathias Nyman346e99732016-10-20 18:09:19 +03001430
1431 /* warm reset CAS limited ports stuck in polling/compliance */
1432 if ((xhci->quirks & XHCI_MISSING_CAS) &&
1433 (hcd->speed >= HCD_USB3) &&
1434 xhci_port_missing_cas_quirk(port_index, port_array)) {
1435 xhci_dbg(xhci, "reset stuck port %d\n", port_index);
1436 continue;
1437 }
Mathias Nyman2338b9e2015-10-01 18:40:36 +03001438 if (DEV_SUPERSPEED_ANY(temp))
Andiry Xu9777e3c2010-10-14 07:23:03 -07001439 temp &= ~(PORT_RWC_BITS | PORT_CEC | PORT_WAKE_BITS);
1440 else
1441 temp &= ~(PORT_RWC_BITS | PORT_WAKE_BITS);
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001442 if (test_bit(port_index, &bus_state->bus_suspended) &&
Andiry Xu9777e3c2010-10-14 07:23:03 -07001443 (temp & PORT_PLS_MASK)) {
Mathias Nyman41485a92015-05-29 17:01:51 +03001444 set_bit(port_index, &port_was_suspended);
Mathias Nyman2338b9e2015-10-01 18:40:36 +03001445 if (!DEV_SUPERSPEED_ANY(temp)) {
Andiry Xuc9682df2011-09-23 14:19:48 -07001446 xhci_set_link_state(xhci, port_array,
1447 port_index, XDEV_RESUME);
Mathias Nyman41485a92015-05-29 17:01:51 +03001448 need_usb2_u3_exit = true;
Andiry Xu9777e3c2010-10-14 07:23:03 -07001449 }
Andiry Xu9777e3c2010-10-14 07:23:03 -07001450 } else
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001451 writel(temp, port_array[port_index]);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001452 }
1453
Mathias Nyman41485a92015-05-29 17:01:51 +03001454 if (need_usb2_u3_exit) {
1455 spin_unlock_irqrestore(&xhci->lock, flags);
Mathias Nyman7d3b0162016-10-20 18:09:20 +03001456 msleep(USB_RESUME_TIMEOUT);
Mathias Nyman41485a92015-05-29 17:01:51 +03001457 spin_lock_irqsave(&xhci->lock, flags);
1458 }
1459
1460 port_index = max_ports;
1461 while (port_index--) {
1462 if (!(port_was_suspended & BIT(port_index)))
1463 continue;
1464 /* Clear PLC to poll it later after XDEV_U0 */
1465 xhci_test_and_clear_bit(xhci, port_array, port_index, PORT_PLC);
1466 xhci_set_link_state(xhci, port_array, port_index, XDEV_U0);
1467 }
1468
1469 port_index = max_ports;
1470 while (port_index--) {
1471 if (!(port_was_suspended & BIT(port_index)))
1472 continue;
1473 /* Poll and Clear PLC */
1474 sret = xhci_handshake(port_array[port_index], PORT_PLC,
1475 PORT_PLC, 10 * 1000);
1476 if (sret)
1477 xhci_warn(xhci, "port %d resume PLC timeout\n",
1478 port_index);
1479 xhci_test_and_clear_bit(xhci, port_array, port_index, PORT_PLC);
1480 slot_id = xhci_find_slot_id_by_port(hcd, xhci, port_index + 1);
1481 if (slot_id)
1482 xhci_ring_device(xhci, slot_id);
1483 }
1484
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001485 (void) readl(&xhci->op_regs->command);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001486
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001487 bus_state->next_statechange = jiffies + msecs_to_jiffies(5);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001488 /* re-enable irqs */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001489 temp = readl(&xhci->op_regs->command);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001490 temp |= CMD_EIE;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001491 writel(temp, &xhci->op_regs->command);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001492 temp = readl(&xhci->op_regs->command);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001493
1494 spin_unlock_irqrestore(&xhci->lock, flags);
1495 return 0;
1496}
1497
Sarah Sharp436a3892010-10-15 14:59:15 -07001498#endif /* CONFIG_PM */