blob: 7075e5ab78f3d1fae99b055f7a6f5f67e1439353 [file] [log] [blame]
Marcin Wojtas3f518502014-07-10 16:52:13 -03001/*
2 * Driver for Marvell PPv2 network controller for Armada 375 SoC.
3 *
4 * Copyright (C) 2014 Marvell
5 *
6 * Marcin Wojtas <mw@semihalf.com>
7 *
8 * This file is licensed under the terms of the GNU General Public
9 * License version 2. This program is licensed "as is" without any
10 * warranty of any kind, whether express or implied.
11 */
12
Marcin Wojtasa75edc72018-01-18 13:31:44 +010013#include <linux/acpi.h>
Marcin Wojtas3f518502014-07-10 16:52:13 -030014#include <linux/kernel.h>
15#include <linux/netdevice.h>
16#include <linux/etherdevice.h>
17#include <linux/platform_device.h>
18#include <linux/skbuff.h>
19#include <linux/inetdevice.h>
20#include <linux/mbus.h>
21#include <linux/module.h>
Antoine Ténartf84bf382017-08-22 19:08:27 +020022#include <linux/mfd/syscon.h>
Marcin Wojtas3f518502014-07-10 16:52:13 -030023#include <linux/interrupt.h>
24#include <linux/cpumask.h>
25#include <linux/of.h>
26#include <linux/of_irq.h>
27#include <linux/of_mdio.h>
28#include <linux/of_net.h>
29#include <linux/of_address.h>
Thomas Petazzonifaca9242017-03-07 16:53:06 +010030#include <linux/of_device.h>
Marcin Wojtas3f518502014-07-10 16:52:13 -030031#include <linux/phy.h>
Antoine Tenart542897d2017-08-30 10:29:15 +020032#include <linux/phy/phy.h>
Marcin Wojtas3f518502014-07-10 16:52:13 -030033#include <linux/clk.h>
Marcin Wojtasedc660f2015-08-06 19:00:30 +020034#include <linux/hrtimer.h>
35#include <linux/ktime.h>
Antoine Ténartf84bf382017-08-22 19:08:27 +020036#include <linux/regmap.h>
Marcin Wojtas3f518502014-07-10 16:52:13 -030037#include <uapi/linux/ppp_defs.h>
38#include <net/ip.h>
39#include <net/ipv6.h>
Antoine Ténart186cd4d2017-08-23 09:46:56 +020040#include <net/tso.h>
Marcin Wojtas3f518502014-07-10 16:52:13 -030041
Antoine Tenart7c10f972017-10-30 11:23:29 +010042/* Fifo Registers */
Marcin Wojtas3f518502014-07-10 16:52:13 -030043#define MVPP2_RX_DATA_FIFO_SIZE_REG(port) (0x00 + 4 * (port))
44#define MVPP2_RX_ATTR_FIFO_SIZE_REG(port) (0x20 + 4 * (port))
45#define MVPP2_RX_MIN_PKT_SIZE_REG 0x60
46#define MVPP2_RX_FIFO_INIT_REG 0x64
Yan Markman93ff1302018-03-05 15:16:52 +010047#define MVPP22_TX_FIFO_THRESH_REG(port) (0x8840 + 4 * (port))
Antoine Tenart7c10f972017-10-30 11:23:29 +010048#define MVPP22_TX_FIFO_SIZE_REG(port) (0x8860 + 4 * (port))
Marcin Wojtas3f518502014-07-10 16:52:13 -030049
50/* RX DMA Top Registers */
51#define MVPP2_RX_CTRL_REG(port) (0x140 + 4 * (port))
52#define MVPP2_RX_LOW_LATENCY_PKT_SIZE(s) (((s) & 0xfff) << 16)
53#define MVPP2_RX_USE_PSEUDO_FOR_CSUM_MASK BIT(31)
54#define MVPP2_POOL_BUF_SIZE_REG(pool) (0x180 + 4 * (pool))
55#define MVPP2_POOL_BUF_SIZE_OFFSET 5
56#define MVPP2_RXQ_CONFIG_REG(rxq) (0x800 + 4 * (rxq))
57#define MVPP2_SNOOP_PKT_SIZE_MASK 0x1ff
58#define MVPP2_SNOOP_BUF_HDR_MASK BIT(9)
59#define MVPP2_RXQ_POOL_SHORT_OFFS 20
Thomas Petazzoni5eac8922017-03-07 16:53:10 +010060#define MVPP21_RXQ_POOL_SHORT_MASK 0x700000
61#define MVPP22_RXQ_POOL_SHORT_MASK 0xf00000
Marcin Wojtas3f518502014-07-10 16:52:13 -030062#define MVPP2_RXQ_POOL_LONG_OFFS 24
Thomas Petazzoni5eac8922017-03-07 16:53:10 +010063#define MVPP21_RXQ_POOL_LONG_MASK 0x7000000
64#define MVPP22_RXQ_POOL_LONG_MASK 0xf000000
Marcin Wojtas3f518502014-07-10 16:52:13 -030065#define MVPP2_RXQ_PACKET_OFFSET_OFFS 28
66#define MVPP2_RXQ_PACKET_OFFSET_MASK 0x70000000
67#define MVPP2_RXQ_DISABLE_MASK BIT(31)
68
Maxime Chevallier56beda32018-02-28 10:14:13 +010069/* Top Registers */
70#define MVPP2_MH_REG(port) (0x5040 + 4 * (port))
71#define MVPP2_DSA_EXTENDED BIT(5)
72
Marcin Wojtas3f518502014-07-10 16:52:13 -030073/* Parser Registers */
74#define MVPP2_PRS_INIT_LOOKUP_REG 0x1000
75#define MVPP2_PRS_PORT_LU_MAX 0xf
76#define MVPP2_PRS_PORT_LU_MASK(port) (0xff << ((port) * 4))
77#define MVPP2_PRS_PORT_LU_VAL(port, val) ((val) << ((port) * 4))
78#define MVPP2_PRS_INIT_OFFS_REG(port) (0x1004 + ((port) & 4))
79#define MVPP2_PRS_INIT_OFF_MASK(port) (0x3f << (((port) % 4) * 8))
80#define MVPP2_PRS_INIT_OFF_VAL(port, val) ((val) << (((port) % 4) * 8))
81#define MVPP2_PRS_MAX_LOOP_REG(port) (0x100c + ((port) & 4))
82#define MVPP2_PRS_MAX_LOOP_MASK(port) (0xff << (((port) % 4) * 8))
83#define MVPP2_PRS_MAX_LOOP_VAL(port, val) ((val) << (((port) % 4) * 8))
84#define MVPP2_PRS_TCAM_IDX_REG 0x1100
85#define MVPP2_PRS_TCAM_DATA_REG(idx) (0x1104 + (idx) * 4)
86#define MVPP2_PRS_TCAM_INV_MASK BIT(31)
87#define MVPP2_PRS_SRAM_IDX_REG 0x1200
88#define MVPP2_PRS_SRAM_DATA_REG(idx) (0x1204 + (idx) * 4)
89#define MVPP2_PRS_TCAM_CTRL_REG 0x1230
90#define MVPP2_PRS_TCAM_EN_MASK BIT(0)
91
Antoine Tenart1d7d15d2017-10-30 11:23:30 +010092/* RSS Registers */
93#define MVPP22_RSS_INDEX 0x1500
Antoine Tenart8a7b7412017-12-08 10:24:20 +010094#define MVPP22_RSS_INDEX_TABLE_ENTRY(idx) (idx)
Antoine Tenart1d7d15d2017-10-30 11:23:30 +010095#define MVPP22_RSS_INDEX_TABLE(idx) ((idx) << 8)
96#define MVPP22_RSS_INDEX_QUEUE(idx) ((idx) << 16)
97#define MVPP22_RSS_TABLE_ENTRY 0x1508
98#define MVPP22_RSS_TABLE 0x1510
99#define MVPP22_RSS_TABLE_POINTER(p) (p)
100#define MVPP22_RSS_WIDTH 0x150c
101
Marcin Wojtas3f518502014-07-10 16:52:13 -0300102/* Classifier Registers */
103#define MVPP2_CLS_MODE_REG 0x1800
104#define MVPP2_CLS_MODE_ACTIVE_MASK BIT(0)
105#define MVPP2_CLS_PORT_WAY_REG 0x1810
106#define MVPP2_CLS_PORT_WAY_MASK(port) (1 << (port))
107#define MVPP2_CLS_LKP_INDEX_REG 0x1814
108#define MVPP2_CLS_LKP_INDEX_WAY_OFFS 6
109#define MVPP2_CLS_LKP_TBL_REG 0x1818
110#define MVPP2_CLS_LKP_TBL_RXQ_MASK 0xff
111#define MVPP2_CLS_LKP_TBL_LOOKUP_EN_MASK BIT(25)
112#define MVPP2_CLS_FLOW_INDEX_REG 0x1820
113#define MVPP2_CLS_FLOW_TBL0_REG 0x1824
114#define MVPP2_CLS_FLOW_TBL1_REG 0x1828
115#define MVPP2_CLS_FLOW_TBL2_REG 0x182c
116#define MVPP2_CLS_OVERSIZE_RXQ_LOW_REG(port) (0x1980 + ((port) * 4))
117#define MVPP2_CLS_OVERSIZE_RXQ_LOW_BITS 3
118#define MVPP2_CLS_OVERSIZE_RXQ_LOW_MASK 0x7
119#define MVPP2_CLS_SWFWD_P2HQ_REG(port) (0x19b0 + ((port) * 4))
120#define MVPP2_CLS_SWFWD_PCTRL_REG 0x19d0
121#define MVPP2_CLS_SWFWD_PCTRL_MASK(port) (1 << (port))
122
123/* Descriptor Manager Top Registers */
124#define MVPP2_RXQ_NUM_REG 0x2040
125#define MVPP2_RXQ_DESC_ADDR_REG 0x2044
Thomas Petazzonib02f31f2017-03-07 16:53:12 +0100126#define MVPP22_DESC_ADDR_OFFS 8
Marcin Wojtas3f518502014-07-10 16:52:13 -0300127#define MVPP2_RXQ_DESC_SIZE_REG 0x2048
128#define MVPP2_RXQ_DESC_SIZE_MASK 0x3ff0
129#define MVPP2_RXQ_STATUS_UPDATE_REG(rxq) (0x3000 + 4 * (rxq))
130#define MVPP2_RXQ_NUM_PROCESSED_OFFSET 0
131#define MVPP2_RXQ_NUM_NEW_OFFSET 16
132#define MVPP2_RXQ_STATUS_REG(rxq) (0x3400 + 4 * (rxq))
133#define MVPP2_RXQ_OCCUPIED_MASK 0x3fff
134#define MVPP2_RXQ_NON_OCCUPIED_OFFSET 16
135#define MVPP2_RXQ_NON_OCCUPIED_MASK 0x3fff0000
136#define MVPP2_RXQ_THRESH_REG 0x204c
137#define MVPP2_OCCUPIED_THRESH_OFFSET 0
138#define MVPP2_OCCUPIED_THRESH_MASK 0x3fff
139#define MVPP2_RXQ_INDEX_REG 0x2050
140#define MVPP2_TXQ_NUM_REG 0x2080
141#define MVPP2_TXQ_DESC_ADDR_REG 0x2084
142#define MVPP2_TXQ_DESC_SIZE_REG 0x2088
143#define MVPP2_TXQ_DESC_SIZE_MASK 0x3ff0
Thomas Petazzoni213f4282017-08-03 10:42:00 +0200144#define MVPP2_TXQ_THRESH_REG 0x2094
145#define MVPP2_TXQ_THRESH_OFFSET 16
146#define MVPP2_TXQ_THRESH_MASK 0x3fff
Marcin Wojtas3f518502014-07-10 16:52:13 -0300147#define MVPP2_AGGR_TXQ_UPDATE_REG 0x2090
Marcin Wojtas3f518502014-07-10 16:52:13 -0300148#define MVPP2_TXQ_INDEX_REG 0x2098
149#define MVPP2_TXQ_PREF_BUF_REG 0x209c
150#define MVPP2_PREF_BUF_PTR(desc) ((desc) & 0xfff)
151#define MVPP2_PREF_BUF_SIZE_4 (BIT(12) | BIT(13))
152#define MVPP2_PREF_BUF_SIZE_16 (BIT(12) | BIT(14))
153#define MVPP2_PREF_BUF_THRESH(val) ((val) << 17)
154#define MVPP2_TXQ_DRAIN_EN_MASK BIT(31)
155#define MVPP2_TXQ_PENDING_REG 0x20a0
156#define MVPP2_TXQ_PENDING_MASK 0x3fff
157#define MVPP2_TXQ_INT_STATUS_REG 0x20a4
158#define MVPP2_TXQ_SENT_REG(txq) (0x3c00 + 4 * (txq))
159#define MVPP2_TRANSMITTED_COUNT_OFFSET 16
160#define MVPP2_TRANSMITTED_COUNT_MASK 0x3fff0000
161#define MVPP2_TXQ_RSVD_REQ_REG 0x20b0
162#define MVPP2_TXQ_RSVD_REQ_Q_OFFSET 16
163#define MVPP2_TXQ_RSVD_RSLT_REG 0x20b4
164#define MVPP2_TXQ_RSVD_RSLT_MASK 0x3fff
165#define MVPP2_TXQ_RSVD_CLR_REG 0x20b8
166#define MVPP2_TXQ_RSVD_CLR_OFFSET 16
167#define MVPP2_AGGR_TXQ_DESC_ADDR_REG(cpu) (0x2100 + 4 * (cpu))
Thomas Petazzonib02f31f2017-03-07 16:53:12 +0100168#define MVPP22_AGGR_TXQ_DESC_ADDR_OFFS 8
Marcin Wojtas3f518502014-07-10 16:52:13 -0300169#define MVPP2_AGGR_TXQ_DESC_SIZE_REG(cpu) (0x2140 + 4 * (cpu))
170#define MVPP2_AGGR_TXQ_DESC_SIZE_MASK 0x3ff0
171#define MVPP2_AGGR_TXQ_STATUS_REG(cpu) (0x2180 + 4 * (cpu))
172#define MVPP2_AGGR_TXQ_PENDING_MASK 0x3fff
173#define MVPP2_AGGR_TXQ_INDEX_REG(cpu) (0x21c0 + 4 * (cpu))
174
175/* MBUS bridge registers */
176#define MVPP2_WIN_BASE(w) (0x4000 + ((w) << 2))
177#define MVPP2_WIN_SIZE(w) (0x4020 + ((w) << 2))
178#define MVPP2_WIN_REMAP(w) (0x4040 + ((w) << 2))
179#define MVPP2_BASE_ADDR_ENABLE 0x4060
180
Thomas Petazzoni6763ce32017-03-07 16:53:15 +0100181/* AXI Bridge Registers */
182#define MVPP22_AXI_BM_WR_ATTR_REG 0x4100
183#define MVPP22_AXI_BM_RD_ATTR_REG 0x4104
184#define MVPP22_AXI_AGGRQ_DESCR_RD_ATTR_REG 0x4110
185#define MVPP22_AXI_TXQ_DESCR_WR_ATTR_REG 0x4114
186#define MVPP22_AXI_TXQ_DESCR_RD_ATTR_REG 0x4118
187#define MVPP22_AXI_RXQ_DESCR_WR_ATTR_REG 0x411c
188#define MVPP22_AXI_RX_DATA_WR_ATTR_REG 0x4120
189#define MVPP22_AXI_TX_DATA_RD_ATTR_REG 0x4130
190#define MVPP22_AXI_RD_NORMAL_CODE_REG 0x4150
191#define MVPP22_AXI_RD_SNOOP_CODE_REG 0x4154
192#define MVPP22_AXI_WR_NORMAL_CODE_REG 0x4160
193#define MVPP22_AXI_WR_SNOOP_CODE_REG 0x4164
194
195/* Values for AXI Bridge registers */
196#define MVPP22_AXI_ATTR_CACHE_OFFS 0
197#define MVPP22_AXI_ATTR_DOMAIN_OFFS 12
198
199#define MVPP22_AXI_CODE_CACHE_OFFS 0
200#define MVPP22_AXI_CODE_DOMAIN_OFFS 4
201
202#define MVPP22_AXI_CODE_CACHE_NON_CACHE 0x3
203#define MVPP22_AXI_CODE_CACHE_WR_CACHE 0x7
204#define MVPP22_AXI_CODE_CACHE_RD_CACHE 0xb
205
206#define MVPP22_AXI_CODE_DOMAIN_OUTER_DOM 2
207#define MVPP22_AXI_CODE_DOMAIN_SYSTEM 3
208
Marcin Wojtas3f518502014-07-10 16:52:13 -0300209/* Interrupt Cause and Mask registers */
Thomas Petazzoni213f4282017-08-03 10:42:00 +0200210#define MVPP2_ISR_TX_THRESHOLD_REG(port) (0x5140 + 4 * (port))
211#define MVPP2_MAX_ISR_TX_THRESHOLD 0xfffff0
212
Marcin Wojtas3f518502014-07-10 16:52:13 -0300213#define MVPP2_ISR_RX_THRESHOLD_REG(rxq) (0x5200 + 4 * (rxq))
Thomas Petazzoniab426762017-02-21 11:28:04 +0100214#define MVPP2_MAX_ISR_RX_THRESHOLD 0xfffff0
Thomas Petazzonieb1e93a2017-08-03 10:41:55 +0200215#define MVPP21_ISR_RXQ_GROUP_REG(port) (0x5400 + 4 * (port))
Thomas Petazzonia73fef12017-03-07 16:53:16 +0100216
Antoine Ténart81b66302017-08-22 19:08:21 +0200217#define MVPP22_ISR_RXQ_GROUP_INDEX_REG 0x5400
Thomas Petazzonia73fef12017-03-07 16:53:16 +0100218#define MVPP22_ISR_RXQ_GROUP_INDEX_SUBGROUP_MASK 0xf
Antoine Ténart81b66302017-08-22 19:08:21 +0200219#define MVPP22_ISR_RXQ_GROUP_INDEX_GROUP_MASK 0x380
220#define MVPP22_ISR_RXQ_GROUP_INDEX_GROUP_OFFSET 7
Thomas Petazzonia73fef12017-03-07 16:53:16 +0100221
222#define MVPP22_ISR_RXQ_GROUP_INDEX_SUBGROUP_MASK 0xf
Antoine Ténart81b66302017-08-22 19:08:21 +0200223#define MVPP22_ISR_RXQ_GROUP_INDEX_GROUP_MASK 0x380
Thomas Petazzonia73fef12017-03-07 16:53:16 +0100224
Antoine Ténart81b66302017-08-22 19:08:21 +0200225#define MVPP22_ISR_RXQ_SUB_GROUP_CONFIG_REG 0x5404
226#define MVPP22_ISR_RXQ_SUB_GROUP_STARTQ_MASK 0x1f
227#define MVPP22_ISR_RXQ_SUB_GROUP_SIZE_MASK 0xf00
228#define MVPP22_ISR_RXQ_SUB_GROUP_SIZE_OFFSET 8
Thomas Petazzonia73fef12017-03-07 16:53:16 +0100229
Marcin Wojtas3f518502014-07-10 16:52:13 -0300230#define MVPP2_ISR_ENABLE_REG(port) (0x5420 + 4 * (port))
231#define MVPP2_ISR_ENABLE_INTERRUPT(mask) ((mask) & 0xffff)
232#define MVPP2_ISR_DISABLE_INTERRUPT(mask) (((mask) << 16) & 0xffff0000)
233#define MVPP2_ISR_RX_TX_CAUSE_REG(port) (0x5480 + 4 * (port))
234#define MVPP2_CAUSE_RXQ_OCCUP_DESC_ALL_MASK 0xffff
235#define MVPP2_CAUSE_TXQ_OCCUP_DESC_ALL_MASK 0xff0000
Thomas Petazzoni213f4282017-08-03 10:42:00 +0200236#define MVPP2_CAUSE_TXQ_OCCUP_DESC_ALL_OFFSET 16
Marcin Wojtas3f518502014-07-10 16:52:13 -0300237#define MVPP2_CAUSE_RX_FIFO_OVERRUN_MASK BIT(24)
238#define MVPP2_CAUSE_FCS_ERR_MASK BIT(25)
239#define MVPP2_CAUSE_TX_FIFO_UNDERRUN_MASK BIT(26)
240#define MVPP2_CAUSE_TX_EXCEPTION_SUM_MASK BIT(29)
241#define MVPP2_CAUSE_RX_EXCEPTION_SUM_MASK BIT(30)
242#define MVPP2_CAUSE_MISC_SUM_MASK BIT(31)
243#define MVPP2_ISR_RX_TX_MASK_REG(port) (0x54a0 + 4 * (port))
244#define MVPP2_ISR_PON_RX_TX_MASK_REG 0x54bc
245#define MVPP2_PON_CAUSE_RXQ_OCCUP_DESC_ALL_MASK 0xffff
246#define MVPP2_PON_CAUSE_TXP_OCCUP_DESC_ALL_MASK 0x3fc00000
247#define MVPP2_PON_CAUSE_MISC_SUM_MASK BIT(31)
248#define MVPP2_ISR_MISC_CAUSE_REG 0x55b0
249
250/* Buffer Manager registers */
251#define MVPP2_BM_POOL_BASE_REG(pool) (0x6000 + ((pool) * 4))
252#define MVPP2_BM_POOL_BASE_ADDR_MASK 0xfffff80
253#define MVPP2_BM_POOL_SIZE_REG(pool) (0x6040 + ((pool) * 4))
254#define MVPP2_BM_POOL_SIZE_MASK 0xfff0
255#define MVPP2_BM_POOL_READ_PTR_REG(pool) (0x6080 + ((pool) * 4))
256#define MVPP2_BM_POOL_GET_READ_PTR_MASK 0xfff0
257#define MVPP2_BM_POOL_PTRS_NUM_REG(pool) (0x60c0 + ((pool) * 4))
258#define MVPP2_BM_POOL_PTRS_NUM_MASK 0xfff0
259#define MVPP2_BM_BPPI_READ_PTR_REG(pool) (0x6100 + ((pool) * 4))
260#define MVPP2_BM_BPPI_PTRS_NUM_REG(pool) (0x6140 + ((pool) * 4))
261#define MVPP2_BM_BPPI_PTR_NUM_MASK 0x7ff
Stefan Chulskieffbf5f2018-03-05 15:16:51 +0100262#define MVPP22_BM_POOL_PTRS_NUM_MASK 0xfff8
Marcin Wojtas3f518502014-07-10 16:52:13 -0300263#define MVPP2_BM_BPPI_PREFETCH_FULL_MASK BIT(16)
264#define MVPP2_BM_POOL_CTRL_REG(pool) (0x6200 + ((pool) * 4))
265#define MVPP2_BM_START_MASK BIT(0)
266#define MVPP2_BM_STOP_MASK BIT(1)
267#define MVPP2_BM_STATE_MASK BIT(4)
268#define MVPP2_BM_LOW_THRESH_OFFS 8
269#define MVPP2_BM_LOW_THRESH_MASK 0x7f00
270#define MVPP2_BM_LOW_THRESH_VALUE(val) ((val) << \
271 MVPP2_BM_LOW_THRESH_OFFS)
272#define MVPP2_BM_HIGH_THRESH_OFFS 16
273#define MVPP2_BM_HIGH_THRESH_MASK 0x7f0000
274#define MVPP2_BM_HIGH_THRESH_VALUE(val) ((val) << \
275 MVPP2_BM_HIGH_THRESH_OFFS)
276#define MVPP2_BM_INTR_CAUSE_REG(pool) (0x6240 + ((pool) * 4))
277#define MVPP2_BM_RELEASED_DELAY_MASK BIT(0)
278#define MVPP2_BM_ALLOC_FAILED_MASK BIT(1)
279#define MVPP2_BM_BPPE_EMPTY_MASK BIT(2)
280#define MVPP2_BM_BPPE_FULL_MASK BIT(3)
281#define MVPP2_BM_AVAILABLE_BP_LOW_MASK BIT(4)
282#define MVPP2_BM_INTR_MASK_REG(pool) (0x6280 + ((pool) * 4))
283#define MVPP2_BM_PHY_ALLOC_REG(pool) (0x6400 + ((pool) * 4))
284#define MVPP2_BM_PHY_ALLOC_GRNTD_MASK BIT(0)
285#define MVPP2_BM_VIRT_ALLOC_REG 0x6440
Thomas Petazzonid01524d2017-03-07 16:53:09 +0100286#define MVPP22_BM_ADDR_HIGH_ALLOC 0x6444
287#define MVPP22_BM_ADDR_HIGH_PHYS_MASK 0xff
288#define MVPP22_BM_ADDR_HIGH_VIRT_MASK 0xff00
289#define MVPP22_BM_ADDR_HIGH_VIRT_SHIFT 8
Marcin Wojtas3f518502014-07-10 16:52:13 -0300290#define MVPP2_BM_PHY_RLS_REG(pool) (0x6480 + ((pool) * 4))
291#define MVPP2_BM_PHY_RLS_MC_BUFF_MASK BIT(0)
292#define MVPP2_BM_PHY_RLS_PRIO_EN_MASK BIT(1)
293#define MVPP2_BM_PHY_RLS_GRNTD_MASK BIT(2)
294#define MVPP2_BM_VIRT_RLS_REG 0x64c0
Thomas Petazzonid01524d2017-03-07 16:53:09 +0100295#define MVPP22_BM_ADDR_HIGH_RLS_REG 0x64c4
296#define MVPP22_BM_ADDR_HIGH_PHYS_RLS_MASK 0xff
Antoine Ténart81b66302017-08-22 19:08:21 +0200297#define MVPP22_BM_ADDR_HIGH_VIRT_RLS_MASK 0xff00
Thomas Petazzonid01524d2017-03-07 16:53:09 +0100298#define MVPP22_BM_ADDR_HIGH_VIRT_RLS_SHIFT 8
Marcin Wojtas3f518502014-07-10 16:52:13 -0300299
300/* TX Scheduler registers */
301#define MVPP2_TXP_SCHED_PORT_INDEX_REG 0x8000
302#define MVPP2_TXP_SCHED_Q_CMD_REG 0x8004
303#define MVPP2_TXP_SCHED_ENQ_MASK 0xff
304#define MVPP2_TXP_SCHED_DISQ_OFFSET 8
305#define MVPP2_TXP_SCHED_CMD_1_REG 0x8010
306#define MVPP2_TXP_SCHED_PERIOD_REG 0x8018
307#define MVPP2_TXP_SCHED_MTU_REG 0x801c
308#define MVPP2_TXP_MTU_MAX 0x7FFFF
309#define MVPP2_TXP_SCHED_REFILL_REG 0x8020
310#define MVPP2_TXP_REFILL_TOKENS_ALL_MASK 0x7ffff
311#define MVPP2_TXP_REFILL_PERIOD_ALL_MASK 0x3ff00000
312#define MVPP2_TXP_REFILL_PERIOD_MASK(v) ((v) << 20)
313#define MVPP2_TXP_SCHED_TOKEN_SIZE_REG 0x8024
314#define MVPP2_TXP_TOKEN_SIZE_MAX 0xffffffff
315#define MVPP2_TXQ_SCHED_REFILL_REG(q) (0x8040 + ((q) << 2))
316#define MVPP2_TXQ_REFILL_TOKENS_ALL_MASK 0x7ffff
317#define MVPP2_TXQ_REFILL_PERIOD_ALL_MASK 0x3ff00000
318#define MVPP2_TXQ_REFILL_PERIOD_MASK(v) ((v) << 20)
319#define MVPP2_TXQ_SCHED_TOKEN_SIZE_REG(q) (0x8060 + ((q) << 2))
320#define MVPP2_TXQ_TOKEN_SIZE_MAX 0x7fffffff
321#define MVPP2_TXQ_SCHED_TOKEN_CNTR_REG(q) (0x8080 + ((q) << 2))
322#define MVPP2_TXQ_TOKEN_CNTR_MAX 0xffffffff
323
324/* TX general registers */
325#define MVPP2_TX_SNOOP_REG 0x8800
326#define MVPP2_TX_PORT_FLUSH_REG 0x8810
327#define MVPP2_TX_PORT_FLUSH_MASK(port) (1 << (port))
328
329/* LMS registers */
330#define MVPP2_SRC_ADDR_MIDDLE 0x24
331#define MVPP2_SRC_ADDR_HIGH 0x28
Marcin Wojtas08a23752014-07-21 13:48:12 -0300332#define MVPP2_PHY_AN_CFG0_REG 0x34
333#define MVPP2_PHY_AN_STOP_SMI0_MASK BIT(7)
Marcin Wojtas3f518502014-07-10 16:52:13 -0300334#define MVPP2_MNG_EXTENDED_GLOBAL_CTRL_REG 0x305c
Thomas Petazzoni31d76772017-02-21 11:28:10 +0100335#define MVPP2_EXT_GLOBAL_CTRL_DEFAULT 0x27
Marcin Wojtas3f518502014-07-10 16:52:13 -0300336
337/* Per-port registers */
338#define MVPP2_GMAC_CTRL_0_REG 0x0
Antoine Ténart81b66302017-08-22 19:08:21 +0200339#define MVPP2_GMAC_PORT_EN_MASK BIT(0)
Antoine Ténart39193572017-08-22 19:08:24 +0200340#define MVPP2_GMAC_PORT_TYPE_MASK BIT(1)
Antoine Ténart81b66302017-08-22 19:08:21 +0200341#define MVPP2_GMAC_MAX_RX_SIZE_OFFS 2
342#define MVPP2_GMAC_MAX_RX_SIZE_MASK 0x7ffc
343#define MVPP2_GMAC_MIB_CNTR_EN_MASK BIT(15)
Marcin Wojtas3f518502014-07-10 16:52:13 -0300344#define MVPP2_GMAC_CTRL_1_REG 0x4
Antoine Ténart81b66302017-08-22 19:08:21 +0200345#define MVPP2_GMAC_PERIODIC_XON_EN_MASK BIT(1)
346#define MVPP2_GMAC_GMII_LB_EN_MASK BIT(5)
347#define MVPP2_GMAC_PCS_LB_EN_BIT 6
348#define MVPP2_GMAC_PCS_LB_EN_MASK BIT(6)
349#define MVPP2_GMAC_SA_LOW_OFFS 7
Marcin Wojtas3f518502014-07-10 16:52:13 -0300350#define MVPP2_GMAC_CTRL_2_REG 0x8
Antoine Ténart81b66302017-08-22 19:08:21 +0200351#define MVPP2_GMAC_INBAND_AN_MASK BIT(0)
Antoine Ténart39193572017-08-22 19:08:24 +0200352#define MVPP2_GMAC_FLOW_CTRL_MASK GENMASK(2, 1)
Antoine Ténart81b66302017-08-22 19:08:21 +0200353#define MVPP2_GMAC_PCS_ENABLE_MASK BIT(3)
Antoine Tenartc7dfc8c2017-09-25 14:59:48 +0200354#define MVPP2_GMAC_INTERNAL_CLK_MASK BIT(4)
Antoine Ténart39193572017-08-22 19:08:24 +0200355#define MVPP2_GMAC_DISABLE_PADDING BIT(5)
Antoine Ténart81b66302017-08-22 19:08:21 +0200356#define MVPP2_GMAC_PORT_RESET_MASK BIT(6)
Marcin Wojtas3f518502014-07-10 16:52:13 -0300357#define MVPP2_GMAC_AUTONEG_CONFIG 0xc
Antoine Ténart81b66302017-08-22 19:08:21 +0200358#define MVPP2_GMAC_FORCE_LINK_DOWN BIT(0)
359#define MVPP2_GMAC_FORCE_LINK_PASS BIT(1)
Antoine Ténart39193572017-08-22 19:08:24 +0200360#define MVPP2_GMAC_IN_BAND_AUTONEG BIT(2)
361#define MVPP2_GMAC_IN_BAND_AUTONEG_BYPASS BIT(3)
Antoine Ténart81b66302017-08-22 19:08:21 +0200362#define MVPP2_GMAC_CONFIG_MII_SPEED BIT(5)
363#define MVPP2_GMAC_CONFIG_GMII_SPEED BIT(6)
364#define MVPP2_GMAC_AN_SPEED_EN BIT(7)
365#define MVPP2_GMAC_FC_ADV_EN BIT(9)
Antoine Ténart39193572017-08-22 19:08:24 +0200366#define MVPP2_GMAC_FLOW_CTRL_AUTONEG BIT(11)
Antoine Ténart81b66302017-08-22 19:08:21 +0200367#define MVPP2_GMAC_CONFIG_FULL_DUPLEX BIT(12)
368#define MVPP2_GMAC_AN_DUPLEX_EN BIT(13)
Antoine Tenartfd3651b2017-09-01 11:04:54 +0200369#define MVPP2_GMAC_STATUS0 0x10
370#define MVPP2_GMAC_STATUS0_LINK_UP BIT(0)
Marcin Wojtas3f518502014-07-10 16:52:13 -0300371#define MVPP2_GMAC_PORT_FIFO_CFG_1_REG 0x1c
Antoine Ténart81b66302017-08-22 19:08:21 +0200372#define MVPP2_GMAC_TX_FIFO_MIN_TH_OFFS 6
373#define MVPP2_GMAC_TX_FIFO_MIN_TH_ALL_MASK 0x1fc0
374#define MVPP2_GMAC_TX_FIFO_MIN_TH_MASK(v) (((v) << 6) & \
Marcin Wojtas3f518502014-07-10 16:52:13 -0300375 MVPP2_GMAC_TX_FIFO_MIN_TH_ALL_MASK)
Antoine Tenartfd3651b2017-09-01 11:04:54 +0200376#define MVPP22_GMAC_INT_STAT 0x20
377#define MVPP22_GMAC_INT_STAT_LINK BIT(1)
378#define MVPP22_GMAC_INT_MASK 0x24
379#define MVPP22_GMAC_INT_MASK_LINK_STAT BIT(1)
Thomas Petazzoni26975822017-03-07 16:53:14 +0100380#define MVPP22_GMAC_CTRL_4_REG 0x90
Antoine Ténart81b66302017-08-22 19:08:21 +0200381#define MVPP22_CTRL4_EXT_PIN_GMII_SEL BIT(0)
382#define MVPP22_CTRL4_DP_CLK_SEL BIT(5)
Antoine Ténart1068ec72017-08-22 19:08:22 +0200383#define MVPP22_CTRL4_SYNC_BYPASS_DIS BIT(6)
Antoine Ténart81b66302017-08-22 19:08:21 +0200384#define MVPP22_CTRL4_QSGMII_BYPASS_ACTIVE BIT(7)
Antoine Tenartfd3651b2017-09-01 11:04:54 +0200385#define MVPP22_GMAC_INT_SUM_MASK 0xa4
386#define MVPP22_GMAC_INT_SUM_MASK_LINK_STAT BIT(1)
Thomas Petazzoni26975822017-03-07 16:53:14 +0100387
388/* Per-port XGMAC registers. PPv2.2 only, only for GOP port 0,
389 * relative to port->base.
390 */
Antoine Ténart725757a2017-06-12 16:01:39 +0200391#define MVPP22_XLG_CTRL0_REG 0x100
Antoine Ténart81b66302017-08-22 19:08:21 +0200392#define MVPP22_XLG_CTRL0_PORT_EN BIT(0)
393#define MVPP22_XLG_CTRL0_MAC_RESET_DIS BIT(1)
Antoine Ténart77321952017-08-22 19:08:25 +0200394#define MVPP22_XLG_CTRL0_RX_FLOW_CTRL_EN BIT(7)
Antoine Ténart81b66302017-08-22 19:08:21 +0200395#define MVPP22_XLG_CTRL0_MIB_CNT_DIS BIT(14)
Stefan Chulski76eb1b12017-08-22 19:08:26 +0200396#define MVPP22_XLG_CTRL1_REG 0x104
Antoine Ténartec15ecd2017-08-25 15:24:46 +0200397#define MVPP22_XLG_CTRL1_FRAMESIZELIMIT_OFFS 0
Stefan Chulski76eb1b12017-08-22 19:08:26 +0200398#define MVPP22_XLG_CTRL1_FRAMESIZELIMIT_MASK 0x1fff
Antoine Tenartfd3651b2017-09-01 11:04:54 +0200399#define MVPP22_XLG_STATUS 0x10c
400#define MVPP22_XLG_STATUS_LINK_UP BIT(0)
401#define MVPP22_XLG_INT_STAT 0x114
402#define MVPP22_XLG_INT_STAT_LINK BIT(1)
403#define MVPP22_XLG_INT_MASK 0x118
404#define MVPP22_XLG_INT_MASK_LINK BIT(1)
Thomas Petazzoni26975822017-03-07 16:53:14 +0100405#define MVPP22_XLG_CTRL3_REG 0x11c
Antoine Ténart81b66302017-08-22 19:08:21 +0200406#define MVPP22_XLG_CTRL3_MACMODESELECT_MASK (7 << 13)
407#define MVPP22_XLG_CTRL3_MACMODESELECT_GMAC (0 << 13)
408#define MVPP22_XLG_CTRL3_MACMODESELECT_10G (1 << 13)
Antoine Tenartfd3651b2017-09-01 11:04:54 +0200409#define MVPP22_XLG_EXT_INT_MASK 0x15c
410#define MVPP22_XLG_EXT_INT_MASK_XLG BIT(1)
411#define MVPP22_XLG_EXT_INT_MASK_GIG BIT(2)
Antoine Ténart77321952017-08-22 19:08:25 +0200412#define MVPP22_XLG_CTRL4_REG 0x184
413#define MVPP22_XLG_CTRL4_FWD_FC BIT(5)
414#define MVPP22_XLG_CTRL4_FWD_PFC BIT(6)
415#define MVPP22_XLG_CTRL4_MACMODSELECT_GMAC BIT(12)
416
Thomas Petazzoni26975822017-03-07 16:53:14 +0100417/* SMI registers. PPv2.2 only, relative to priv->iface_base. */
418#define MVPP22_SMI_MISC_CFG_REG 0x1204
Antoine Ténart81b66302017-08-22 19:08:21 +0200419#define MVPP22_SMI_POLLING_EN BIT(10)
Marcin Wojtas3f518502014-07-10 16:52:13 -0300420
Thomas Petazzonia7868412017-03-07 16:53:13 +0100421#define MVPP22_GMAC_BASE(port) (0x7000 + (port) * 0x1000 + 0xe00)
422
Marcin Wojtas3f518502014-07-10 16:52:13 -0300423#define MVPP2_CAUSE_TXQ_SENT_DESC_ALL_MASK 0xff
424
425/* Descriptor ring Macros */
426#define MVPP2_QUEUE_NEXT_DESC(q, index) \
427 (((index) < (q)->last_desc) ? ((index) + 1) : 0)
428
Antoine Ténartf84bf382017-08-22 19:08:27 +0200429/* XPCS registers. PPv2.2 only */
430#define MVPP22_MPCS_BASE(port) (0x7000 + (port) * 0x1000)
431#define MVPP22_MPCS_CTRL 0x14
432#define MVPP22_MPCS_CTRL_FWD_ERR_CONN BIT(10)
433#define MVPP22_MPCS_CLK_RESET 0x14c
434#define MAC_CLK_RESET_SD_TX BIT(0)
435#define MAC_CLK_RESET_SD_RX BIT(1)
436#define MAC_CLK_RESET_MAC BIT(2)
437#define MVPP22_MPCS_CLK_RESET_DIV_RATIO(n) ((n) << 4)
438#define MVPP22_MPCS_CLK_RESET_DIV_SET BIT(11)
439
440/* XPCS registers. PPv2.2 only */
441#define MVPP22_XPCS_BASE(port) (0x7400 + (port) * 0x1000)
442#define MVPP22_XPCS_CFG0 0x0
443#define MVPP22_XPCS_CFG0_PCS_MODE(n) ((n) << 3)
444#define MVPP22_XPCS_CFG0_ACTIVE_LANE(n) ((n) << 5)
445
446/* System controller registers. Accessed through a regmap. */
447#define GENCONF_SOFT_RESET1 0x1108
448#define GENCONF_SOFT_RESET1_GOP BIT(6)
449#define GENCONF_PORT_CTRL0 0x1110
450#define GENCONF_PORT_CTRL0_BUS_WIDTH_SELECT BIT(1)
451#define GENCONF_PORT_CTRL0_RX_DATA_SAMPLE BIT(29)
452#define GENCONF_PORT_CTRL0_CLK_DIV_PHASE_CLR BIT(31)
453#define GENCONF_PORT_CTRL1 0x1114
454#define GENCONF_PORT_CTRL1_EN(p) BIT(p)
455#define GENCONF_PORT_CTRL1_RESET(p) (BIT(p) << 28)
456#define GENCONF_CTRL0 0x1120
457#define GENCONF_CTRL0_PORT0_RGMII BIT(0)
458#define GENCONF_CTRL0_PORT1_RGMII_MII BIT(1)
459#define GENCONF_CTRL0_PORT1_RGMII BIT(2)
460
Marcin Wojtas3f518502014-07-10 16:52:13 -0300461/* Various constants */
462
463/* Coalescing */
Antoine Tenart86162282017-12-11 09:13:29 +0100464#define MVPP2_TXDONE_COAL_PKTS_THRESH 64
Marcin Wojtasedc660f2015-08-06 19:00:30 +0200465#define MVPP2_TXDONE_HRTIMER_PERIOD_NS 1000000UL
Thomas Petazzoni213f4282017-08-03 10:42:00 +0200466#define MVPP2_TXDONE_COAL_USEC 1000
Marcin Wojtas3f518502014-07-10 16:52:13 -0300467#define MVPP2_RX_COAL_PKTS 32
Antoine Tenart86162282017-12-11 09:13:29 +0100468#define MVPP2_RX_COAL_USEC 64
Marcin Wojtas3f518502014-07-10 16:52:13 -0300469
470/* The two bytes Marvell header. Either contains a special value used
471 * by Marvell switches when a specific hardware mode is enabled (not
472 * supported by this driver) or is filled automatically by zeroes on
473 * the RX side. Those two bytes being at the front of the Ethernet
474 * header, they allow to have the IP header aligned on a 4 bytes
475 * boundary automatically: the hardware skips those two bytes on its
476 * own.
477 */
478#define MVPP2_MH_SIZE 2
479#define MVPP2_ETH_TYPE_LEN 2
480#define MVPP2_PPPOE_HDR_SIZE 8
481#define MVPP2_VLAN_TAG_LEN 4
Maxime Chevallier56beda32018-02-28 10:14:13 +0100482#define MVPP2_VLAN_TAG_EDSA_LEN 8
Marcin Wojtas3f518502014-07-10 16:52:13 -0300483
484/* Lbtd 802.3 type */
485#define MVPP2_IP_LBDT_TYPE 0xfffa
486
Marcin Wojtas3f518502014-07-10 16:52:13 -0300487#define MVPP2_TX_CSUM_MAX_SIZE 9800
488
489/* Timeout constants */
490#define MVPP2_TX_DISABLE_TIMEOUT_MSEC 1000
491#define MVPP2_TX_PENDING_TIMEOUT_MSEC 1000
492
493#define MVPP2_TX_MTU_MAX 0x7ffff
494
495/* Maximum number of T-CONTs of PON port */
496#define MVPP2_MAX_TCONT 16
497
498/* Maximum number of supported ports */
499#define MVPP2_MAX_PORTS 4
500
501/* Maximum number of TXQs used by single port */
502#define MVPP2_MAX_TXQ 8
503
Antoine Tenart1d17db02017-10-30 11:23:31 +0100504/* MVPP2_MAX_TSO_SEGS is the maximum number of fragments to allow in the GSO
505 * skb. As we need a maxium of two descriptors per fragments (1 header, 1 data),
506 * multiply this value by two to count the maximum number of skb descs needed.
507 */
508#define MVPP2_MAX_TSO_SEGS 300
509#define MVPP2_MAX_SKB_DESCS (MVPP2_MAX_TSO_SEGS * 2 + MAX_SKB_FRAGS)
510
Marcin Wojtas3f518502014-07-10 16:52:13 -0300511/* Dfault number of RXQs in use */
512#define MVPP2_DEFAULT_RXQ 4
513
Marcin Wojtas3f518502014-07-10 16:52:13 -0300514/* Max number of Rx descriptors */
Yan Markman7cf87e42017-12-11 09:13:26 +0100515#define MVPP2_MAX_RXD_MAX 1024
516#define MVPP2_MAX_RXD_DFLT 128
Marcin Wojtas3f518502014-07-10 16:52:13 -0300517
518/* Max number of Tx descriptors */
Yan Markman7cf87e42017-12-11 09:13:26 +0100519#define MVPP2_MAX_TXD_MAX 2048
520#define MVPP2_MAX_TXD_DFLT 1024
Marcin Wojtas3f518502014-07-10 16:52:13 -0300521
522/* Amount of Tx descriptors that can be reserved at once by CPU */
523#define MVPP2_CPU_DESC_CHUNK 64
524
525/* Max number of Tx descriptors in each aggregated queue */
526#define MVPP2_AGGR_TXQ_SIZE 256
527
528/* Descriptor aligned size */
529#define MVPP2_DESC_ALIGNED_SIZE 32
530
531/* Descriptor alignment mask */
532#define MVPP2_TX_DESC_ALIGN (MVPP2_DESC_ALIGNED_SIZE - 1)
533
534/* RX FIFO constants */
Antoine Tenart2d1d7df2017-10-30 11:23:28 +0100535#define MVPP2_RX_FIFO_PORT_DATA_SIZE_32KB 0x8000
536#define MVPP2_RX_FIFO_PORT_DATA_SIZE_8KB 0x2000
537#define MVPP2_RX_FIFO_PORT_DATA_SIZE_4KB 0x1000
538#define MVPP2_RX_FIFO_PORT_ATTR_SIZE_32KB 0x200
539#define MVPP2_RX_FIFO_PORT_ATTR_SIZE_8KB 0x80
540#define MVPP2_RX_FIFO_PORT_ATTR_SIZE_4KB 0x40
541#define MVPP2_RX_FIFO_PORT_MIN_PKT 0x80
Marcin Wojtas3f518502014-07-10 16:52:13 -0300542
Antoine Tenart7c10f972017-10-30 11:23:29 +0100543/* TX FIFO constants */
544#define MVPP22_TX_FIFO_DATA_SIZE_10KB 0xa
545#define MVPP22_TX_FIFO_DATA_SIZE_3KB 0x3
Yan Markman93ff1302018-03-05 15:16:52 +0100546#define MVPP2_TX_FIFO_THRESHOLD_MIN 256
547#define MVPP2_TX_FIFO_THRESHOLD_10KB \
548 (MVPP22_TX_FIFO_DATA_SIZE_10KB * 1024 - MVPP2_TX_FIFO_THRESHOLD_MIN)
549#define MVPP2_TX_FIFO_THRESHOLD_3KB \
550 (MVPP22_TX_FIFO_DATA_SIZE_3KB * 1024 - MVPP2_TX_FIFO_THRESHOLD_MIN)
Antoine Tenart7c10f972017-10-30 11:23:29 +0100551
Marcin Wojtas3f518502014-07-10 16:52:13 -0300552/* RX buffer constants */
553#define MVPP2_SKB_SHINFO_SIZE \
554 SKB_DATA_ALIGN(sizeof(struct skb_shared_info))
555
556#define MVPP2_RX_PKT_SIZE(mtu) \
557 ALIGN((mtu) + MVPP2_MH_SIZE + MVPP2_VLAN_TAG_LEN + \
Jisheng Zhang4a0a12d2016-04-01 17:11:05 +0800558 ETH_HLEN + ETH_FCS_LEN, cache_line_size())
Marcin Wojtas3f518502014-07-10 16:52:13 -0300559
560#define MVPP2_RX_BUF_SIZE(pkt_size) ((pkt_size) + NET_SKB_PAD)
561#define MVPP2_RX_TOTAL_SIZE(buf_size) ((buf_size) + MVPP2_SKB_SHINFO_SIZE)
562#define MVPP2_RX_MAX_PKT_SIZE(total_size) \
563 ((total_size) - NET_SKB_PAD - MVPP2_SKB_SHINFO_SIZE)
564
565#define MVPP2_BIT_TO_BYTE(bit) ((bit) / 8)
566
567/* IPv6 max L3 address size */
568#define MVPP2_MAX_L3_ADDR_SIZE 16
569
570/* Port flags */
571#define MVPP2_F_LOOPBACK BIT(0)
572
573/* Marvell tag types */
574enum mvpp2_tag_type {
575 MVPP2_TAG_TYPE_NONE = 0,
576 MVPP2_TAG_TYPE_MH = 1,
577 MVPP2_TAG_TYPE_DSA = 2,
578 MVPP2_TAG_TYPE_EDSA = 3,
579 MVPP2_TAG_TYPE_VLAN = 4,
580 MVPP2_TAG_TYPE_LAST = 5
581};
582
583/* Parser constants */
584#define MVPP2_PRS_TCAM_SRAM_SIZE 256
585#define MVPP2_PRS_TCAM_WORDS 6
586#define MVPP2_PRS_SRAM_WORDS 4
587#define MVPP2_PRS_FLOW_ID_SIZE 64
588#define MVPP2_PRS_FLOW_ID_MASK 0x3f
589#define MVPP2_PRS_TCAM_ENTRY_INVALID 1
590#define MVPP2_PRS_TCAM_DSA_TAGGED_BIT BIT(5)
591#define MVPP2_PRS_IPV4_HEAD 0x40
592#define MVPP2_PRS_IPV4_HEAD_MASK 0xf0
593#define MVPP2_PRS_IPV4_MC 0xe0
594#define MVPP2_PRS_IPV4_MC_MASK 0xf0
595#define MVPP2_PRS_IPV4_BC_MASK 0xff
596#define MVPP2_PRS_IPV4_IHL 0x5
597#define MVPP2_PRS_IPV4_IHL_MASK 0xf
598#define MVPP2_PRS_IPV6_MC 0xff
599#define MVPP2_PRS_IPV6_MC_MASK 0xff
600#define MVPP2_PRS_IPV6_HOP_MASK 0xff
601#define MVPP2_PRS_TCAM_PROTO_MASK 0xff
602#define MVPP2_PRS_TCAM_PROTO_MASK_L 0x3f
603#define MVPP2_PRS_DBL_VLANS_MAX 100
Maxime Chevallier10fea262018-03-07 15:18:04 +0100604#define MVPP2_PRS_CAST_MASK BIT(0)
605#define MVPP2_PRS_MCAST_VAL BIT(0)
606#define MVPP2_PRS_UCAST_VAL 0x0
Marcin Wojtas3f518502014-07-10 16:52:13 -0300607
608/* Tcam structure:
609 * - lookup ID - 4 bits
610 * - port ID - 1 byte
611 * - additional information - 1 byte
612 * - header data - 8 bytes
613 * The fields are represented by MVPP2_PRS_TCAM_DATA_REG(5)->(0).
614 */
615#define MVPP2_PRS_AI_BITS 8
616#define MVPP2_PRS_PORT_MASK 0xff
617#define MVPP2_PRS_LU_MASK 0xf
618#define MVPP2_PRS_TCAM_DATA_BYTE(offs) \
619 (((offs) - ((offs) % 2)) * 2 + ((offs) % 2))
620#define MVPP2_PRS_TCAM_DATA_BYTE_EN(offs) \
621 (((offs) * 2) - ((offs) % 2) + 2)
622#define MVPP2_PRS_TCAM_AI_BYTE 16
623#define MVPP2_PRS_TCAM_PORT_BYTE 17
624#define MVPP2_PRS_TCAM_LU_BYTE 20
625#define MVPP2_PRS_TCAM_EN_OFFS(offs) ((offs) + 2)
626#define MVPP2_PRS_TCAM_INV_WORD 5
Maxime Chevallier56beda32018-02-28 10:14:13 +0100627
628#define MVPP2_PRS_VID_TCAM_BYTE 2
629
Maxime Chevallier10fea262018-03-07 15:18:04 +0100630/* TCAM range for unicast and multicast filtering. We have 25 entries per port,
631 * with 4 dedicated to UC filtering and the rest to multicast filtering.
632 * Additionnally we reserve one entry for the broadcast address, and one for
633 * each port's own address.
634 */
635#define MVPP2_PRS_MAC_UC_MC_FILT_MAX 25
636#define MVPP2_PRS_MAC_RANGE_SIZE 80
637
638/* Number of entries per port dedicated to UC and MC filtering */
639#define MVPP2_PRS_MAC_UC_FILT_MAX 4
640#define MVPP2_PRS_MAC_MC_FILT_MAX (MVPP2_PRS_MAC_UC_MC_FILT_MAX - \
641 MVPP2_PRS_MAC_UC_FILT_MAX)
642
Maxime Chevallier56beda32018-02-28 10:14:13 +0100643/* There is a TCAM range reserved for VLAN filtering entries, range size is 33
644 * 10 VLAN ID filter entries per port
645 * 1 default VLAN filter entry per port
646 * It is assumed that there are 3 ports for filter, not including loopback port
647 */
648#define MVPP2_PRS_VLAN_FILT_MAX 11
649#define MVPP2_PRS_VLAN_FILT_RANGE_SIZE 33
650
651#define MVPP2_PRS_VLAN_FILT_MAX_ENTRY (MVPP2_PRS_VLAN_FILT_MAX - 2)
652#define MVPP2_PRS_VLAN_FILT_DFLT_ENTRY (MVPP2_PRS_VLAN_FILT_MAX - 1)
653
Marcin Wojtas3f518502014-07-10 16:52:13 -0300654/* Tcam entries ID */
655#define MVPP2_PE_DROP_ALL 0
656#define MVPP2_PE_FIRST_FREE_TID 1
Maxime Chevallier56beda32018-02-28 10:14:13 +0100657
Maxime Chevallier10fea262018-03-07 15:18:04 +0100658/* MAC filtering range */
659#define MVPP2_PE_MAC_RANGE_END (MVPP2_PE_VID_FILT_RANGE_START - 1)
660#define MVPP2_PE_MAC_RANGE_START (MVPP2_PE_MAC_RANGE_END - \
661 MVPP2_PRS_MAC_RANGE_SIZE + 1)
Maxime Chevallier56beda32018-02-28 10:14:13 +0100662/* VLAN filtering range */
663#define MVPP2_PE_VID_FILT_RANGE_END (MVPP2_PRS_TCAM_SRAM_SIZE - 31)
664#define MVPP2_PE_VID_FILT_RANGE_START (MVPP2_PE_VID_FILT_RANGE_END - \
665 MVPP2_PRS_VLAN_FILT_RANGE_SIZE + 1)
666#define MVPP2_PE_LAST_FREE_TID (MVPP2_PE_VID_FILT_RANGE_START - 1)
Marcin Wojtas3f518502014-07-10 16:52:13 -0300667#define MVPP2_PE_IP6_EXT_PROTO_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 30)
Maxime Chevallier10fea262018-03-07 15:18:04 +0100668#define MVPP2_PE_IP6_ADDR_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 29)
669#define MVPP2_PE_IP4_ADDR_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 28)
670#define MVPP2_PE_LAST_DEFAULT_FLOW (MVPP2_PRS_TCAM_SRAM_SIZE - 27)
671#define MVPP2_PE_FIRST_DEFAULT_FLOW (MVPP2_PRS_TCAM_SRAM_SIZE - 22)
672#define MVPP2_PE_EDSA_TAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 21)
673#define MVPP2_PE_EDSA_UNTAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 20)
674#define MVPP2_PE_DSA_TAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 19)
675#define MVPP2_PE_DSA_UNTAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 18)
676#define MVPP2_PE_ETYPE_EDSA_TAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 17)
677#define MVPP2_PE_ETYPE_EDSA_UNTAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 16)
678#define MVPP2_PE_ETYPE_DSA_TAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 15)
679#define MVPP2_PE_ETYPE_DSA_UNTAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 14)
680#define MVPP2_PE_MH_DEFAULT (MVPP2_PRS_TCAM_SRAM_SIZE - 13)
681#define MVPP2_PE_DSA_DEFAULT (MVPP2_PRS_TCAM_SRAM_SIZE - 12)
682#define MVPP2_PE_IP6_PROTO_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 11)
683#define MVPP2_PE_IP4_PROTO_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 10)
684#define MVPP2_PE_ETH_TYPE_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 9)
685#define MVPP2_PE_VID_FLTR_DEFAULT (MVPP2_PRS_TCAM_SRAM_SIZE - 8)
686#define MVPP2_PE_VID_EDSA_FLTR_DEFAULT (MVPP2_PRS_TCAM_SRAM_SIZE - 7)
687#define MVPP2_PE_VLAN_DBL (MVPP2_PRS_TCAM_SRAM_SIZE - 6)
688#define MVPP2_PE_VLAN_NONE (MVPP2_PRS_TCAM_SRAM_SIZE - 5)
689/* reserved */
690#define MVPP2_PE_MAC_MC_PROMISCUOUS (MVPP2_PRS_TCAM_SRAM_SIZE - 3)
691#define MVPP2_PE_MAC_UC_PROMISCUOUS (MVPP2_PRS_TCAM_SRAM_SIZE - 2)
Marcin Wojtas3f518502014-07-10 16:52:13 -0300692#define MVPP2_PE_MAC_NON_PROMISCUOUS (MVPP2_PRS_TCAM_SRAM_SIZE - 1)
693
Maxime Chevallier56beda32018-02-28 10:14:13 +0100694#define MVPP2_PRS_VID_PORT_FIRST(port) (MVPP2_PE_VID_FILT_RANGE_START + \
695 ((port) * MVPP2_PRS_VLAN_FILT_MAX))
696#define MVPP2_PRS_VID_PORT_LAST(port) (MVPP2_PRS_VID_PORT_FIRST(port) \
697 + MVPP2_PRS_VLAN_FILT_MAX_ENTRY)
698/* Index of default vid filter for given port */
699#define MVPP2_PRS_VID_PORT_DFLT(port) (MVPP2_PRS_VID_PORT_FIRST(port) \
700 + MVPP2_PRS_VLAN_FILT_DFLT_ENTRY)
701
Marcin Wojtas3f518502014-07-10 16:52:13 -0300702/* Sram structure
703 * The fields are represented by MVPP2_PRS_TCAM_DATA_REG(3)->(0).
704 */
705#define MVPP2_PRS_SRAM_RI_OFFS 0
706#define MVPP2_PRS_SRAM_RI_WORD 0
707#define MVPP2_PRS_SRAM_RI_CTRL_OFFS 32
708#define MVPP2_PRS_SRAM_RI_CTRL_WORD 1
709#define MVPP2_PRS_SRAM_RI_CTRL_BITS 32
710#define MVPP2_PRS_SRAM_SHIFT_OFFS 64
711#define MVPP2_PRS_SRAM_SHIFT_SIGN_BIT 72
712#define MVPP2_PRS_SRAM_UDF_OFFS 73
713#define MVPP2_PRS_SRAM_UDF_BITS 8
714#define MVPP2_PRS_SRAM_UDF_MASK 0xff
715#define MVPP2_PRS_SRAM_UDF_SIGN_BIT 81
716#define MVPP2_PRS_SRAM_UDF_TYPE_OFFS 82
717#define MVPP2_PRS_SRAM_UDF_TYPE_MASK 0x7
718#define MVPP2_PRS_SRAM_UDF_TYPE_L3 1
719#define MVPP2_PRS_SRAM_UDF_TYPE_L4 4
720#define MVPP2_PRS_SRAM_OP_SEL_SHIFT_OFFS 85
721#define MVPP2_PRS_SRAM_OP_SEL_SHIFT_MASK 0x3
722#define MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD 1
723#define MVPP2_PRS_SRAM_OP_SEL_SHIFT_IP4_ADD 2
724#define MVPP2_PRS_SRAM_OP_SEL_SHIFT_IP6_ADD 3
725#define MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS 87
726#define MVPP2_PRS_SRAM_OP_SEL_UDF_BITS 2
727#define MVPP2_PRS_SRAM_OP_SEL_UDF_MASK 0x3
728#define MVPP2_PRS_SRAM_OP_SEL_UDF_ADD 0
729#define MVPP2_PRS_SRAM_OP_SEL_UDF_IP4_ADD 2
730#define MVPP2_PRS_SRAM_OP_SEL_UDF_IP6_ADD 3
731#define MVPP2_PRS_SRAM_OP_SEL_BASE_OFFS 89
732#define MVPP2_PRS_SRAM_AI_OFFS 90
733#define MVPP2_PRS_SRAM_AI_CTRL_OFFS 98
734#define MVPP2_PRS_SRAM_AI_CTRL_BITS 8
735#define MVPP2_PRS_SRAM_AI_MASK 0xff
736#define MVPP2_PRS_SRAM_NEXT_LU_OFFS 106
737#define MVPP2_PRS_SRAM_NEXT_LU_MASK 0xf
738#define MVPP2_PRS_SRAM_LU_DONE_BIT 110
739#define MVPP2_PRS_SRAM_LU_GEN_BIT 111
740
741/* Sram result info bits assignment */
742#define MVPP2_PRS_RI_MAC_ME_MASK 0x1
743#define MVPP2_PRS_RI_DSA_MASK 0x2
Thomas Petazzoni8138aff2017-02-21 11:28:11 +0100744#define MVPP2_PRS_RI_VLAN_MASK (BIT(2) | BIT(3))
745#define MVPP2_PRS_RI_VLAN_NONE 0x0
Marcin Wojtas3f518502014-07-10 16:52:13 -0300746#define MVPP2_PRS_RI_VLAN_SINGLE BIT(2)
747#define MVPP2_PRS_RI_VLAN_DOUBLE BIT(3)
748#define MVPP2_PRS_RI_VLAN_TRIPLE (BIT(2) | BIT(3))
749#define MVPP2_PRS_RI_CPU_CODE_MASK 0x70
750#define MVPP2_PRS_RI_CPU_CODE_RX_SPEC BIT(4)
Thomas Petazzoni8138aff2017-02-21 11:28:11 +0100751#define MVPP2_PRS_RI_L2_CAST_MASK (BIT(9) | BIT(10))
752#define MVPP2_PRS_RI_L2_UCAST 0x0
Marcin Wojtas3f518502014-07-10 16:52:13 -0300753#define MVPP2_PRS_RI_L2_MCAST BIT(9)
754#define MVPP2_PRS_RI_L2_BCAST BIT(10)
755#define MVPP2_PRS_RI_PPPOE_MASK 0x800
Thomas Petazzoni8138aff2017-02-21 11:28:11 +0100756#define MVPP2_PRS_RI_L3_PROTO_MASK (BIT(12) | BIT(13) | BIT(14))
757#define MVPP2_PRS_RI_L3_UN 0x0
Marcin Wojtas3f518502014-07-10 16:52:13 -0300758#define MVPP2_PRS_RI_L3_IP4 BIT(12)
759#define MVPP2_PRS_RI_L3_IP4_OPT BIT(13)
760#define MVPP2_PRS_RI_L3_IP4_OTHER (BIT(12) | BIT(13))
761#define MVPP2_PRS_RI_L3_IP6 BIT(14)
762#define MVPP2_PRS_RI_L3_IP6_EXT (BIT(12) | BIT(14))
763#define MVPP2_PRS_RI_L3_ARP (BIT(13) | BIT(14))
Thomas Petazzoni8138aff2017-02-21 11:28:11 +0100764#define MVPP2_PRS_RI_L3_ADDR_MASK (BIT(15) | BIT(16))
765#define MVPP2_PRS_RI_L3_UCAST 0x0
Marcin Wojtas3f518502014-07-10 16:52:13 -0300766#define MVPP2_PRS_RI_L3_MCAST BIT(15)
767#define MVPP2_PRS_RI_L3_BCAST (BIT(15) | BIT(16))
768#define MVPP2_PRS_RI_IP_FRAG_MASK 0x20000
Stefan Chulskiaff3da32017-09-25 14:59:46 +0200769#define MVPP2_PRS_RI_IP_FRAG_TRUE BIT(17)
Marcin Wojtas3f518502014-07-10 16:52:13 -0300770#define MVPP2_PRS_RI_UDF3_MASK 0x300000
771#define MVPP2_PRS_RI_UDF3_RX_SPECIAL BIT(21)
772#define MVPP2_PRS_RI_L4_PROTO_MASK 0x1c00000
773#define MVPP2_PRS_RI_L4_TCP BIT(22)
774#define MVPP2_PRS_RI_L4_UDP BIT(23)
775#define MVPP2_PRS_RI_L4_OTHER (BIT(22) | BIT(23))
776#define MVPP2_PRS_RI_UDF7_MASK 0x60000000
777#define MVPP2_PRS_RI_UDF7_IP6_LITE BIT(29)
778#define MVPP2_PRS_RI_DROP_MASK 0x80000000
779
780/* Sram additional info bits assignment */
781#define MVPP2_PRS_IPV4_DIP_AI_BIT BIT(0)
782#define MVPP2_PRS_IPV6_NO_EXT_AI_BIT BIT(0)
783#define MVPP2_PRS_IPV6_EXT_AI_BIT BIT(1)
784#define MVPP2_PRS_IPV6_EXT_AH_AI_BIT BIT(2)
785#define MVPP2_PRS_IPV6_EXT_AH_LEN_AI_BIT BIT(3)
786#define MVPP2_PRS_IPV6_EXT_AH_L4_AI_BIT BIT(4)
787#define MVPP2_PRS_SINGLE_VLAN_AI 0
788#define MVPP2_PRS_DBL_VLAN_AI_BIT BIT(7)
Maxime Chevallier56beda32018-02-28 10:14:13 +0100789#define MVPP2_PRS_EDSA_VID_AI_BIT BIT(0)
Marcin Wojtas3f518502014-07-10 16:52:13 -0300790
791/* DSA/EDSA type */
792#define MVPP2_PRS_TAGGED true
793#define MVPP2_PRS_UNTAGGED false
794#define MVPP2_PRS_EDSA true
795#define MVPP2_PRS_DSA false
796
797/* MAC entries, shadow udf */
798enum mvpp2_prs_udf {
799 MVPP2_PRS_UDF_MAC_DEF,
800 MVPP2_PRS_UDF_MAC_RANGE,
801 MVPP2_PRS_UDF_L2_DEF,
802 MVPP2_PRS_UDF_L2_DEF_COPY,
803 MVPP2_PRS_UDF_L2_USER,
804};
805
806/* Lookup ID */
807enum mvpp2_prs_lookup {
808 MVPP2_PRS_LU_MH,
809 MVPP2_PRS_LU_MAC,
810 MVPP2_PRS_LU_DSA,
811 MVPP2_PRS_LU_VLAN,
Maxime Chevallier56beda32018-02-28 10:14:13 +0100812 MVPP2_PRS_LU_VID,
Marcin Wojtas3f518502014-07-10 16:52:13 -0300813 MVPP2_PRS_LU_L2,
814 MVPP2_PRS_LU_PPPOE,
815 MVPP2_PRS_LU_IP4,
816 MVPP2_PRS_LU_IP6,
817 MVPP2_PRS_LU_FLOWS,
818 MVPP2_PRS_LU_LAST,
819};
820
Maxime Chevallier10fea262018-03-07 15:18:04 +0100821/* L2 cast enum */
822enum mvpp2_prs_l2_cast {
823 MVPP2_PRS_L2_UNI_CAST,
824 MVPP2_PRS_L2_MULTI_CAST,
825};
826
Marcin Wojtas3f518502014-07-10 16:52:13 -0300827/* L3 cast enum */
828enum mvpp2_prs_l3_cast {
829 MVPP2_PRS_L3_UNI_CAST,
830 MVPP2_PRS_L3_MULTI_CAST,
831 MVPP2_PRS_L3_BROAD_CAST
832};
833
834/* Classifier constants */
835#define MVPP2_CLS_FLOWS_TBL_SIZE 512
836#define MVPP2_CLS_FLOWS_TBL_DATA_WORDS 3
837#define MVPP2_CLS_LKP_TBL_SIZE 64
Antoine Tenart1d7d15d2017-10-30 11:23:30 +0100838#define MVPP2_CLS_RX_QUEUES 256
839
840/* RSS constants */
841#define MVPP22_RSS_TABLE_ENTRIES 32
Marcin Wojtas3f518502014-07-10 16:52:13 -0300842
843/* BM constants */
Stefan Chulski576193f2018-03-05 15:16:54 +0100844#define MVPP2_BM_JUMBO_BUF_NUM 512
Marcin Wojtas3f518502014-07-10 16:52:13 -0300845#define MVPP2_BM_LONG_BUF_NUM 1024
846#define MVPP2_BM_SHORT_BUF_NUM 2048
847#define MVPP2_BM_POOL_SIZE_MAX (16*1024 - MVPP2_BM_POOL_PTR_ALIGN/4)
848#define MVPP2_BM_POOL_PTR_ALIGN 128
Marcin Wojtas3f518502014-07-10 16:52:13 -0300849
850/* BM cookie (32 bits) definition */
851#define MVPP2_BM_COOKIE_POOL_OFFS 8
852#define MVPP2_BM_COOKIE_CPU_OFFS 24
853
Stefan Chulski01d04932018-03-05 15:16:50 +0100854#define MVPP2_BM_SHORT_FRAME_SIZE 512
855#define MVPP2_BM_LONG_FRAME_SIZE 2048
Stefan Chulski576193f2018-03-05 15:16:54 +0100856#define MVPP2_BM_JUMBO_FRAME_SIZE 10240
Marcin Wojtas3f518502014-07-10 16:52:13 -0300857/* BM short pool packet size
858 * These value assure that for SWF the total number
859 * of bytes allocated for each buffer will be 512
860 */
Stefan Chulski01d04932018-03-05 15:16:50 +0100861#define MVPP2_BM_SHORT_PKT_SIZE MVPP2_RX_MAX_PKT_SIZE(MVPP2_BM_SHORT_FRAME_SIZE)
862#define MVPP2_BM_LONG_PKT_SIZE MVPP2_RX_MAX_PKT_SIZE(MVPP2_BM_LONG_FRAME_SIZE)
Stefan Chulski576193f2018-03-05 15:16:54 +0100863#define MVPP2_BM_JUMBO_PKT_SIZE MVPP2_RX_MAX_PKT_SIZE(MVPP2_BM_JUMBO_FRAME_SIZE)
Marcin Wojtas3f518502014-07-10 16:52:13 -0300864
Thomas Petazzonia7868412017-03-07 16:53:13 +0100865#define MVPP21_ADDR_SPACE_SZ 0
866#define MVPP22_ADDR_SPACE_SZ SZ_64K
867
Thomas Petazzonidf089aa2017-08-03 10:41:58 +0200868#define MVPP2_MAX_THREADS 8
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +0200869#define MVPP2_MAX_QVECS MVPP2_MAX_THREADS
Thomas Petazzonia7868412017-03-07 16:53:13 +0100870
Stefan Chulski01d04932018-03-05 15:16:50 +0100871enum mvpp2_bm_pool_log_num {
872 MVPP2_BM_SHORT,
873 MVPP2_BM_LONG,
Stefan Chulski576193f2018-03-05 15:16:54 +0100874 MVPP2_BM_JUMBO,
Stefan Chulski01d04932018-03-05 15:16:50 +0100875 MVPP2_BM_POOLS_NUM
Marcin Wojtas3f518502014-07-10 16:52:13 -0300876};
877
Stefan Chulski01d04932018-03-05 15:16:50 +0100878static struct {
879 int pkt_size;
880 int buf_num;
881} mvpp2_pools[MVPP2_BM_POOLS_NUM];
882
Miquel Raynal118d6292017-11-06 22:56:53 +0100883/* GMAC MIB Counters register definitions */
884#define MVPP21_MIB_COUNTERS_OFFSET 0x1000
885#define MVPP21_MIB_COUNTERS_PORT_SZ 0x400
886#define MVPP22_MIB_COUNTERS_OFFSET 0x0
887#define MVPP22_MIB_COUNTERS_PORT_SZ 0x100
888
889#define MVPP2_MIB_GOOD_OCTETS_RCVD 0x0
890#define MVPP2_MIB_BAD_OCTETS_RCVD 0x8
891#define MVPP2_MIB_CRC_ERRORS_SENT 0xc
892#define MVPP2_MIB_UNICAST_FRAMES_RCVD 0x10
893#define MVPP2_MIB_BROADCAST_FRAMES_RCVD 0x18
894#define MVPP2_MIB_MULTICAST_FRAMES_RCVD 0x1c
895#define MVPP2_MIB_FRAMES_64_OCTETS 0x20
896#define MVPP2_MIB_FRAMES_65_TO_127_OCTETS 0x24
897#define MVPP2_MIB_FRAMES_128_TO_255_OCTETS 0x28
898#define MVPP2_MIB_FRAMES_256_TO_511_OCTETS 0x2c
899#define MVPP2_MIB_FRAMES_512_TO_1023_OCTETS 0x30
900#define MVPP2_MIB_FRAMES_1024_TO_MAX_OCTETS 0x34
901#define MVPP2_MIB_GOOD_OCTETS_SENT 0x38
902#define MVPP2_MIB_UNICAST_FRAMES_SENT 0x40
903#define MVPP2_MIB_MULTICAST_FRAMES_SENT 0x48
904#define MVPP2_MIB_BROADCAST_FRAMES_SENT 0x4c
905#define MVPP2_MIB_FC_SENT 0x54
906#define MVPP2_MIB_FC_RCVD 0x58
907#define MVPP2_MIB_RX_FIFO_OVERRUN 0x5c
908#define MVPP2_MIB_UNDERSIZE_RCVD 0x60
909#define MVPP2_MIB_FRAGMENTS_RCVD 0x64
910#define MVPP2_MIB_OVERSIZE_RCVD 0x68
911#define MVPP2_MIB_JABBER_RCVD 0x6c
912#define MVPP2_MIB_MAC_RCV_ERROR 0x70
913#define MVPP2_MIB_BAD_CRC_EVENT 0x74
914#define MVPP2_MIB_COLLISION 0x78
915#define MVPP2_MIB_LATE_COLLISION 0x7c
916
917#define MVPP2_MIB_COUNTERS_STATS_DELAY (1 * HZ)
918
Marcin Wojtas3f518502014-07-10 16:52:13 -0300919/* Definitions */
920
921/* Shared Packet Processor resources */
922struct mvpp2 {
923 /* Shared registers' base addresses */
Marcin Wojtas3f518502014-07-10 16:52:13 -0300924 void __iomem *lms_base;
Thomas Petazzonia7868412017-03-07 16:53:13 +0100925 void __iomem *iface_base;
926
Thomas Petazzonidf089aa2017-08-03 10:41:58 +0200927 /* On PPv2.2, each "software thread" can access the base
928 * register through a separate address space, each 64 KB apart
929 * from each other. Typically, such address spaces will be
930 * used per CPU.
Thomas Petazzonia7868412017-03-07 16:53:13 +0100931 */
Thomas Petazzonidf089aa2017-08-03 10:41:58 +0200932 void __iomem *swth_base[MVPP2_MAX_THREADS];
Marcin Wojtas3f518502014-07-10 16:52:13 -0300933
Antoine Ténartf84bf382017-08-22 19:08:27 +0200934 /* On PPv2.2, some port control registers are located into the system
935 * controller space. These registers are accessible through a regmap.
936 */
937 struct regmap *sysctrl_base;
938
Marcin Wojtas3f518502014-07-10 16:52:13 -0300939 /* Common clocks */
940 struct clk *pp_clk;
941 struct clk *gop_clk;
Thomas Petazzonifceb55d2017-03-07 16:53:18 +0100942 struct clk *mg_clk;
Gregory CLEMENT4792ea02017-09-29 14:27:39 +0200943 struct clk *axi_clk;
Marcin Wojtas3f518502014-07-10 16:52:13 -0300944
945 /* List of pointers to port structures */
Miquel Raynal118d6292017-11-06 22:56:53 +0100946 int port_count;
Marcin Wojtasbf147152018-01-18 13:31:42 +0100947 struct mvpp2_port *port_list[MVPP2_MAX_PORTS];
Marcin Wojtas3f518502014-07-10 16:52:13 -0300948
949 /* Aggregated TXQs */
950 struct mvpp2_tx_queue *aggr_txqs;
951
952 /* BM pools */
953 struct mvpp2_bm_pool *bm_pools;
954
955 /* PRS shadow table */
956 struct mvpp2_prs_shadow *prs_shadow;
957 /* PRS auxiliary table for double vlan entries control */
958 bool *prs_double_vlans;
959
960 /* Tclk value */
961 u32 tclk;
Thomas Petazzonifaca9242017-03-07 16:53:06 +0100962
963 /* HW version */
964 enum { MVPP21, MVPP22 } hw_version;
Thomas Petazzoni59b9a312017-03-07 16:53:17 +0100965
966 /* Maximum number of RXQs per port */
967 unsigned int max_port_rxqs;
Miquel Raynal118d6292017-11-06 22:56:53 +0100968
Miquel Raynale5c500e2017-11-08 08:59:40 +0100969 /* Workqueue to gather hardware statistics */
Miquel Raynal118d6292017-11-06 22:56:53 +0100970 char queue_name[30];
971 struct workqueue_struct *stats_queue;
Marcin Wojtas3f518502014-07-10 16:52:13 -0300972};
973
974struct mvpp2_pcpu_stats {
975 struct u64_stats_sync syncp;
976 u64 rx_packets;
977 u64 rx_bytes;
978 u64 tx_packets;
979 u64 tx_bytes;
980};
981
Marcin Wojtasedc660f2015-08-06 19:00:30 +0200982/* Per-CPU port control */
983struct mvpp2_port_pcpu {
984 struct hrtimer tx_done_timer;
985 bool timer_scheduled;
986 /* Tasklet for egress finalization */
987 struct tasklet_struct tx_done_tasklet;
988};
989
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +0200990struct mvpp2_queue_vector {
991 int irq;
992 struct napi_struct napi;
993 enum { MVPP2_QUEUE_VECTOR_SHARED, MVPP2_QUEUE_VECTOR_PRIVATE } type;
994 int sw_thread_id;
995 u16 sw_thread_mask;
996 int first_rxq;
997 int nrxqs;
998 u32 pending_cause_rx;
999 struct mvpp2_port *port;
1000};
1001
Marcin Wojtas3f518502014-07-10 16:52:13 -03001002struct mvpp2_port {
1003 u8 id;
1004
Thomas Petazzonia7868412017-03-07 16:53:13 +01001005 /* Index of the port from the "group of ports" complex point
1006 * of view
1007 */
1008 int gop_id;
1009
Antoine Tenartfd3651b2017-09-01 11:04:54 +02001010 int link_irq;
1011
Marcin Wojtas3f518502014-07-10 16:52:13 -03001012 struct mvpp2 *priv;
1013
Marcin Wojtas24812222018-01-18 13:31:43 +01001014 /* Firmware node associated to the port */
1015 struct fwnode_handle *fwnode;
1016
Marcin Wojtas3f518502014-07-10 16:52:13 -03001017 /* Per-port registers' base address */
1018 void __iomem *base;
Miquel Raynal118d6292017-11-06 22:56:53 +01001019 void __iomem *stats_base;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001020
1021 struct mvpp2_rx_queue **rxqs;
Thomas Petazzoni09f83972017-08-03 10:41:57 +02001022 unsigned int nrxqs;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001023 struct mvpp2_tx_queue **txqs;
Thomas Petazzoni09f83972017-08-03 10:41:57 +02001024 unsigned int ntxqs;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001025 struct net_device *dev;
1026
1027 int pkt_size;
1028
Marcin Wojtasedc660f2015-08-06 19:00:30 +02001029 /* Per-CPU port control */
1030 struct mvpp2_port_pcpu __percpu *pcpu;
1031
Marcin Wojtas3f518502014-07-10 16:52:13 -03001032 /* Flags */
1033 unsigned long flags;
1034
1035 u16 tx_ring_size;
1036 u16 rx_ring_size;
1037 struct mvpp2_pcpu_stats __percpu *stats;
Miquel Raynal118d6292017-11-06 22:56:53 +01001038 u64 *ethtool_stats;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001039
Miquel Raynale5c500e2017-11-08 08:59:40 +01001040 /* Per-port work and its lock to gather hardware statistics */
1041 struct mutex gather_stats_lock;
1042 struct delayed_work stats_work;
1043
Marcin Wojtas3f518502014-07-10 16:52:13 -03001044 phy_interface_t phy_interface;
1045 struct device_node *phy_node;
Antoine Tenart542897d2017-08-30 10:29:15 +02001046 struct phy *comphy;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001047 unsigned int link;
1048 unsigned int duplex;
1049 unsigned int speed;
1050
1051 struct mvpp2_bm_pool *pool_long;
1052 struct mvpp2_bm_pool *pool_short;
1053
1054 /* Index of first port's physical RXQ */
1055 u8 first_rxq;
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02001056
1057 struct mvpp2_queue_vector qvecs[MVPP2_MAX_QVECS];
1058 unsigned int nqvecs;
Thomas Petazzoni213f4282017-08-03 10:42:00 +02001059 bool has_tx_irqs;
1060
1061 u32 tx_time_coal;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001062};
1063
1064/* The mvpp2_tx_desc and mvpp2_rx_desc structures describe the
1065 * layout of the transmit and reception DMA descriptors, and their
1066 * layout is therefore defined by the hardware design
1067 */
1068
1069#define MVPP2_TXD_L3_OFF_SHIFT 0
1070#define MVPP2_TXD_IP_HLEN_SHIFT 8
1071#define MVPP2_TXD_L4_CSUM_FRAG BIT(13)
1072#define MVPP2_TXD_L4_CSUM_NOT BIT(14)
1073#define MVPP2_TXD_IP_CSUM_DISABLE BIT(15)
1074#define MVPP2_TXD_PADDING_DISABLE BIT(23)
1075#define MVPP2_TXD_L4_UDP BIT(24)
1076#define MVPP2_TXD_L3_IP6 BIT(26)
1077#define MVPP2_TXD_L_DESC BIT(28)
1078#define MVPP2_TXD_F_DESC BIT(29)
1079
1080#define MVPP2_RXD_ERR_SUMMARY BIT(15)
1081#define MVPP2_RXD_ERR_CODE_MASK (BIT(13) | BIT(14))
1082#define MVPP2_RXD_ERR_CRC 0x0
1083#define MVPP2_RXD_ERR_OVERRUN BIT(13)
1084#define MVPP2_RXD_ERR_RESOURCE (BIT(13) | BIT(14))
1085#define MVPP2_RXD_BM_POOL_ID_OFFS 16
1086#define MVPP2_RXD_BM_POOL_ID_MASK (BIT(16) | BIT(17) | BIT(18))
1087#define MVPP2_RXD_HWF_SYNC BIT(21)
1088#define MVPP2_RXD_L4_CSUM_OK BIT(22)
1089#define MVPP2_RXD_IP4_HEADER_ERR BIT(24)
1090#define MVPP2_RXD_L4_TCP BIT(25)
1091#define MVPP2_RXD_L4_UDP BIT(26)
1092#define MVPP2_RXD_L3_IP4 BIT(28)
1093#define MVPP2_RXD_L3_IP6 BIT(30)
1094#define MVPP2_RXD_BUF_HDR BIT(31)
1095
Thomas Petazzoni054f6372017-03-07 16:53:07 +01001096/* HW TX descriptor for PPv2.1 */
1097struct mvpp21_tx_desc {
Marcin Wojtas3f518502014-07-10 16:52:13 -03001098 u32 command; /* Options used by HW for packet transmitting.*/
1099 u8 packet_offset; /* the offset from the buffer beginning */
1100 u8 phys_txq; /* destination queue ID */
1101 u16 data_size; /* data size of transmitted packet in bytes */
Thomas Petazzoni20396132017-03-07 16:53:00 +01001102 u32 buf_dma_addr; /* physical addr of transmitted buffer */
Marcin Wojtas3f518502014-07-10 16:52:13 -03001103 u32 buf_cookie; /* cookie for access to TX buffer in tx path */
1104 u32 reserved1[3]; /* hw_cmd (for future use, BM, PON, PNC) */
1105 u32 reserved2; /* reserved (for future use) */
1106};
1107
Thomas Petazzoni054f6372017-03-07 16:53:07 +01001108/* HW RX descriptor for PPv2.1 */
1109struct mvpp21_rx_desc {
Marcin Wojtas3f518502014-07-10 16:52:13 -03001110 u32 status; /* info about received packet */
1111 u16 reserved1; /* parser_info (for future use, PnC) */
1112 u16 data_size; /* size of received packet in bytes */
Thomas Petazzoni20396132017-03-07 16:53:00 +01001113 u32 buf_dma_addr; /* physical address of the buffer */
Marcin Wojtas3f518502014-07-10 16:52:13 -03001114 u32 buf_cookie; /* cookie for access to RX buffer in rx path */
1115 u16 reserved2; /* gem_port_id (for future use, PON) */
1116 u16 reserved3; /* csum_l4 (for future use, PnC) */
1117 u8 reserved4; /* bm_qset (for future use, BM) */
1118 u8 reserved5;
1119 u16 reserved6; /* classify_info (for future use, PnC) */
1120 u32 reserved7; /* flow_id (for future use, PnC) */
1121 u32 reserved8;
1122};
1123
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001124/* HW TX descriptor for PPv2.2 */
1125struct mvpp22_tx_desc {
1126 u32 command;
1127 u8 packet_offset;
1128 u8 phys_txq;
1129 u16 data_size;
1130 u64 reserved1;
1131 u64 buf_dma_addr_ptp;
1132 u64 buf_cookie_misc;
1133};
1134
1135/* HW RX descriptor for PPv2.2 */
1136struct mvpp22_rx_desc {
1137 u32 status;
1138 u16 reserved1;
1139 u16 data_size;
1140 u32 reserved2;
1141 u32 reserved3;
1142 u64 buf_dma_addr_key_hash;
1143 u64 buf_cookie_misc;
1144};
1145
Thomas Petazzoni054f6372017-03-07 16:53:07 +01001146/* Opaque type used by the driver to manipulate the HW TX and RX
1147 * descriptors
1148 */
1149struct mvpp2_tx_desc {
1150 union {
1151 struct mvpp21_tx_desc pp21;
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001152 struct mvpp22_tx_desc pp22;
Thomas Petazzoni054f6372017-03-07 16:53:07 +01001153 };
1154};
1155
1156struct mvpp2_rx_desc {
1157 union {
1158 struct mvpp21_rx_desc pp21;
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001159 struct mvpp22_rx_desc pp22;
Thomas Petazzoni054f6372017-03-07 16:53:07 +01001160 };
1161};
1162
Thomas Petazzoni83544912016-12-21 11:28:49 +01001163struct mvpp2_txq_pcpu_buf {
1164 /* Transmitted SKB */
1165 struct sk_buff *skb;
1166
1167 /* Physical address of transmitted buffer */
Thomas Petazzoni20396132017-03-07 16:53:00 +01001168 dma_addr_t dma;
Thomas Petazzoni83544912016-12-21 11:28:49 +01001169
1170 /* Size transmitted */
1171 size_t size;
1172};
1173
Marcin Wojtas3f518502014-07-10 16:52:13 -03001174/* Per-CPU Tx queue control */
1175struct mvpp2_txq_pcpu {
1176 int cpu;
1177
1178 /* Number of Tx DMA descriptors in the descriptor ring */
1179 int size;
1180
1181 /* Number of currently used Tx DMA descriptor in the
1182 * descriptor ring
1183 */
1184 int count;
1185
Antoine Tenart1d17db02017-10-30 11:23:31 +01001186 int wake_threshold;
1187 int stop_threshold;
1188
Marcin Wojtas3f518502014-07-10 16:52:13 -03001189 /* Number of Tx DMA descriptors reserved for each CPU */
1190 int reserved_num;
1191
Thomas Petazzoni83544912016-12-21 11:28:49 +01001192 /* Infos about transmitted buffers */
1193 struct mvpp2_txq_pcpu_buf *buffs;
Marcin Wojtas71ce3912015-08-06 19:00:29 +02001194
Marcin Wojtas3f518502014-07-10 16:52:13 -03001195 /* Index of last TX DMA descriptor that was inserted */
1196 int txq_put_index;
1197
1198 /* Index of the TX DMA descriptor to be cleaned up */
1199 int txq_get_index;
Antoine Ténart186cd4d2017-08-23 09:46:56 +02001200
1201 /* DMA buffer for TSO headers */
1202 char *tso_headers;
1203 dma_addr_t tso_headers_dma;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001204};
1205
1206struct mvpp2_tx_queue {
1207 /* Physical number of this Tx queue */
1208 u8 id;
1209
1210 /* Logical number of this Tx queue */
1211 u8 log_id;
1212
1213 /* Number of Tx DMA descriptors in the descriptor ring */
1214 int size;
1215
1216 /* Number of currently used Tx DMA descriptor in the descriptor ring */
1217 int count;
1218
1219 /* Per-CPU control of physical Tx queues */
1220 struct mvpp2_txq_pcpu __percpu *pcpu;
1221
Marcin Wojtas3f518502014-07-10 16:52:13 -03001222 u32 done_pkts_coal;
1223
1224 /* Virtual address of thex Tx DMA descriptors array */
1225 struct mvpp2_tx_desc *descs;
1226
1227 /* DMA address of the Tx DMA descriptors array */
Thomas Petazzoni20396132017-03-07 16:53:00 +01001228 dma_addr_t descs_dma;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001229
1230 /* Index of the last Tx DMA descriptor */
1231 int last_desc;
1232
1233 /* Index of the next Tx DMA descriptor to process */
1234 int next_desc_to_proc;
1235};
1236
1237struct mvpp2_rx_queue {
1238 /* RX queue number, in the range 0-31 for physical RXQs */
1239 u8 id;
1240
1241 /* Num of rx descriptors in the rx descriptor ring */
1242 int size;
1243
1244 u32 pkts_coal;
1245 u32 time_coal;
1246
1247 /* Virtual address of the RX DMA descriptors array */
1248 struct mvpp2_rx_desc *descs;
1249
1250 /* DMA address of the RX DMA descriptors array */
Thomas Petazzoni20396132017-03-07 16:53:00 +01001251 dma_addr_t descs_dma;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001252
1253 /* Index of the last RX DMA descriptor */
1254 int last_desc;
1255
1256 /* Index of the next RX DMA descriptor to process */
1257 int next_desc_to_proc;
1258
1259 /* ID of port to which physical RXQ is mapped */
1260 int port;
1261
1262 /* Port's logic RXQ number to which physical RXQ is mapped */
1263 int logic_rxq;
1264};
1265
1266union mvpp2_prs_tcam_entry {
1267 u32 word[MVPP2_PRS_TCAM_WORDS];
1268 u8 byte[MVPP2_PRS_TCAM_WORDS * 4];
1269};
1270
1271union mvpp2_prs_sram_entry {
1272 u32 word[MVPP2_PRS_SRAM_WORDS];
1273 u8 byte[MVPP2_PRS_SRAM_WORDS * 4];
1274};
1275
1276struct mvpp2_prs_entry {
1277 u32 index;
1278 union mvpp2_prs_tcam_entry tcam;
1279 union mvpp2_prs_sram_entry sram;
1280};
1281
1282struct mvpp2_prs_shadow {
1283 bool valid;
1284 bool finish;
1285
1286 /* Lookup ID */
1287 int lu;
1288
1289 /* User defined offset */
1290 int udf;
1291
1292 /* Result info */
1293 u32 ri;
1294 u32 ri_mask;
1295};
1296
1297struct mvpp2_cls_flow_entry {
1298 u32 index;
1299 u32 data[MVPP2_CLS_FLOWS_TBL_DATA_WORDS];
1300};
1301
1302struct mvpp2_cls_lookup_entry {
1303 u32 lkpid;
1304 u32 way;
1305 u32 data;
1306};
1307
1308struct mvpp2_bm_pool {
1309 /* Pool number in the range 0-7 */
1310 int id;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001311
1312 /* Buffer Pointers Pool External (BPPE) size */
1313 int size;
Thomas Petazzonid01524d2017-03-07 16:53:09 +01001314 /* BPPE size in bytes */
1315 int size_bytes;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001316 /* Number of buffers for this pool */
1317 int buf_num;
1318 /* Pool buffer size */
1319 int buf_size;
1320 /* Packet size */
1321 int pkt_size;
Thomas Petazzoni0e037282017-02-21 11:28:12 +01001322 int frag_size;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001323
1324 /* BPPE virtual base address */
1325 u32 *virt_addr;
Thomas Petazzoni20396132017-03-07 16:53:00 +01001326 /* BPPE DMA base address */
1327 dma_addr_t dma_addr;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001328
1329 /* Ports using BM pool */
1330 u32 port_map;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001331};
1332
Antoine Tenart20920262017-10-23 15:24:30 +02001333#define IS_TSO_HEADER(txq_pcpu, addr) \
1334 ((addr) >= (txq_pcpu)->tso_headers_dma && \
1335 (addr) < (txq_pcpu)->tso_headers_dma + \
1336 (txq_pcpu)->size * TSO_HEADER_SIZE)
1337
Thomas Petazzoni213f4282017-08-03 10:42:00 +02001338/* Queue modes */
1339#define MVPP2_QDIST_SINGLE_MODE 0
1340#define MVPP2_QDIST_MULTI_MODE 1
1341
1342static int queue_mode = MVPP2_QDIST_SINGLE_MODE;
1343
1344module_param(queue_mode, int, 0444);
1345MODULE_PARM_DESC(queue_mode, "Set queue_mode (single=0, multi=1)");
1346
Marcin Wojtas3f518502014-07-10 16:52:13 -03001347#define MVPP2_DRIVER_NAME "mvpp2"
1348#define MVPP2_DRIVER_VERSION "1.0"
1349
1350/* Utility/helper methods */
1351
1352static void mvpp2_write(struct mvpp2 *priv, u32 offset, u32 data)
1353{
Thomas Petazzonidf089aa2017-08-03 10:41:58 +02001354 writel(data, priv->swth_base[0] + offset);
Marcin Wojtas3f518502014-07-10 16:52:13 -03001355}
1356
1357static u32 mvpp2_read(struct mvpp2 *priv, u32 offset)
1358{
Thomas Petazzonidf089aa2017-08-03 10:41:58 +02001359 return readl(priv->swth_base[0] + offset);
Thomas Petazzonia7868412017-03-07 16:53:13 +01001360}
1361
1362/* These accessors should be used to access:
1363 *
1364 * - per-CPU registers, where each CPU has its own copy of the
1365 * register.
1366 *
1367 * MVPP2_BM_VIRT_ALLOC_REG
1368 * MVPP2_BM_ADDR_HIGH_ALLOC
1369 * MVPP22_BM_ADDR_HIGH_RLS_REG
1370 * MVPP2_BM_VIRT_RLS_REG
1371 * MVPP2_ISR_RX_TX_CAUSE_REG
1372 * MVPP2_ISR_RX_TX_MASK_REG
1373 * MVPP2_TXQ_NUM_REG
1374 * MVPP2_AGGR_TXQ_UPDATE_REG
1375 * MVPP2_TXQ_RSVD_REQ_REG
1376 * MVPP2_TXQ_RSVD_RSLT_REG
1377 * MVPP2_TXQ_SENT_REG
1378 * MVPP2_RXQ_NUM_REG
1379 *
1380 * - global registers that must be accessed through a specific CPU
1381 * window, because they are related to an access to a per-CPU
1382 * register
1383 *
1384 * MVPP2_BM_PHY_ALLOC_REG (related to MVPP2_BM_VIRT_ALLOC_REG)
1385 * MVPP2_BM_PHY_RLS_REG (related to MVPP2_BM_VIRT_RLS_REG)
1386 * MVPP2_RXQ_THRESH_REG (related to MVPP2_RXQ_NUM_REG)
1387 * MVPP2_RXQ_DESC_ADDR_REG (related to MVPP2_RXQ_NUM_REG)
1388 * MVPP2_RXQ_DESC_SIZE_REG (related to MVPP2_RXQ_NUM_REG)
1389 * MVPP2_RXQ_INDEX_REG (related to MVPP2_RXQ_NUM_REG)
1390 * MVPP2_TXQ_PENDING_REG (related to MVPP2_TXQ_NUM_REG)
1391 * MVPP2_TXQ_DESC_ADDR_REG (related to MVPP2_TXQ_NUM_REG)
1392 * MVPP2_TXQ_DESC_SIZE_REG (related to MVPP2_TXQ_NUM_REG)
1393 * MVPP2_TXQ_INDEX_REG (related to MVPP2_TXQ_NUM_REG)
1394 * MVPP2_TXQ_PENDING_REG (related to MVPP2_TXQ_NUM_REG)
1395 * MVPP2_TXQ_PREF_BUF_REG (related to MVPP2_TXQ_NUM_REG)
1396 * MVPP2_TXQ_PREF_BUF_REG (related to MVPP2_TXQ_NUM_REG)
1397 */
1398static void mvpp2_percpu_write(struct mvpp2 *priv, int cpu,
1399 u32 offset, u32 data)
1400{
Thomas Petazzonidf089aa2017-08-03 10:41:58 +02001401 writel(data, priv->swth_base[cpu] + offset);
Thomas Petazzonia7868412017-03-07 16:53:13 +01001402}
1403
1404static u32 mvpp2_percpu_read(struct mvpp2 *priv, int cpu,
1405 u32 offset)
1406{
Thomas Petazzonidf089aa2017-08-03 10:41:58 +02001407 return readl(priv->swth_base[cpu] + offset);
Marcin Wojtas3f518502014-07-10 16:52:13 -03001408}
1409
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001410static dma_addr_t mvpp2_txdesc_dma_addr_get(struct mvpp2_port *port,
1411 struct mvpp2_tx_desc *tx_desc)
1412{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001413 if (port->priv->hw_version == MVPP21)
1414 return tx_desc->pp21.buf_dma_addr;
1415 else
1416 return tx_desc->pp22.buf_dma_addr_ptp & GENMASK_ULL(40, 0);
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001417}
1418
1419static void mvpp2_txdesc_dma_addr_set(struct mvpp2_port *port,
1420 struct mvpp2_tx_desc *tx_desc,
1421 dma_addr_t dma_addr)
1422{
Antoine Tenart6eb5d372017-10-30 11:23:33 +01001423 dma_addr_t addr, offset;
1424
1425 addr = dma_addr & ~MVPP2_TX_DESC_ALIGN;
1426 offset = dma_addr & MVPP2_TX_DESC_ALIGN;
1427
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001428 if (port->priv->hw_version == MVPP21) {
Antoine Tenart6eb5d372017-10-30 11:23:33 +01001429 tx_desc->pp21.buf_dma_addr = addr;
1430 tx_desc->pp21.packet_offset = offset;
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001431 } else {
Antoine Tenart6eb5d372017-10-30 11:23:33 +01001432 u64 val = (u64)addr;
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001433
1434 tx_desc->pp22.buf_dma_addr_ptp &= ~GENMASK_ULL(40, 0);
1435 tx_desc->pp22.buf_dma_addr_ptp |= val;
Antoine Tenart6eb5d372017-10-30 11:23:33 +01001436 tx_desc->pp22.packet_offset = offset;
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001437 }
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001438}
1439
1440static size_t mvpp2_txdesc_size_get(struct mvpp2_port *port,
1441 struct mvpp2_tx_desc *tx_desc)
1442{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001443 if (port->priv->hw_version == MVPP21)
1444 return tx_desc->pp21.data_size;
1445 else
1446 return tx_desc->pp22.data_size;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001447}
1448
1449static void mvpp2_txdesc_size_set(struct mvpp2_port *port,
1450 struct mvpp2_tx_desc *tx_desc,
1451 size_t size)
1452{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001453 if (port->priv->hw_version == MVPP21)
1454 tx_desc->pp21.data_size = size;
1455 else
1456 tx_desc->pp22.data_size = size;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001457}
1458
1459static void mvpp2_txdesc_txq_set(struct mvpp2_port *port,
1460 struct mvpp2_tx_desc *tx_desc,
1461 unsigned int txq)
1462{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001463 if (port->priv->hw_version == MVPP21)
1464 tx_desc->pp21.phys_txq = txq;
1465 else
1466 tx_desc->pp22.phys_txq = txq;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001467}
1468
1469static void mvpp2_txdesc_cmd_set(struct mvpp2_port *port,
1470 struct mvpp2_tx_desc *tx_desc,
1471 unsigned int command)
1472{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001473 if (port->priv->hw_version == MVPP21)
1474 tx_desc->pp21.command = command;
1475 else
1476 tx_desc->pp22.command = command;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001477}
1478
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001479static unsigned int mvpp2_txdesc_offset_get(struct mvpp2_port *port,
1480 struct mvpp2_tx_desc *tx_desc)
1481{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001482 if (port->priv->hw_version == MVPP21)
1483 return tx_desc->pp21.packet_offset;
1484 else
1485 return tx_desc->pp22.packet_offset;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001486}
1487
1488static dma_addr_t mvpp2_rxdesc_dma_addr_get(struct mvpp2_port *port,
1489 struct mvpp2_rx_desc *rx_desc)
1490{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001491 if (port->priv->hw_version == MVPP21)
1492 return rx_desc->pp21.buf_dma_addr;
1493 else
1494 return rx_desc->pp22.buf_dma_addr_key_hash & GENMASK_ULL(40, 0);
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001495}
1496
1497static unsigned long mvpp2_rxdesc_cookie_get(struct mvpp2_port *port,
1498 struct mvpp2_rx_desc *rx_desc)
1499{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001500 if (port->priv->hw_version == MVPP21)
1501 return rx_desc->pp21.buf_cookie;
1502 else
1503 return rx_desc->pp22.buf_cookie_misc & GENMASK_ULL(40, 0);
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001504}
1505
1506static size_t mvpp2_rxdesc_size_get(struct mvpp2_port *port,
1507 struct mvpp2_rx_desc *rx_desc)
1508{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001509 if (port->priv->hw_version == MVPP21)
1510 return rx_desc->pp21.data_size;
1511 else
1512 return rx_desc->pp22.data_size;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001513}
1514
1515static u32 mvpp2_rxdesc_status_get(struct mvpp2_port *port,
1516 struct mvpp2_rx_desc *rx_desc)
1517{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001518 if (port->priv->hw_version == MVPP21)
1519 return rx_desc->pp21.status;
1520 else
1521 return rx_desc->pp22.status;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001522}
1523
Marcin Wojtas3f518502014-07-10 16:52:13 -03001524static void mvpp2_txq_inc_get(struct mvpp2_txq_pcpu *txq_pcpu)
1525{
1526 txq_pcpu->txq_get_index++;
1527 if (txq_pcpu->txq_get_index == txq_pcpu->size)
1528 txq_pcpu->txq_get_index = 0;
1529}
1530
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001531static void mvpp2_txq_inc_put(struct mvpp2_port *port,
1532 struct mvpp2_txq_pcpu *txq_pcpu,
Marcin Wojtas71ce3912015-08-06 19:00:29 +02001533 struct sk_buff *skb,
1534 struct mvpp2_tx_desc *tx_desc)
Marcin Wojtas3f518502014-07-10 16:52:13 -03001535{
Thomas Petazzoni83544912016-12-21 11:28:49 +01001536 struct mvpp2_txq_pcpu_buf *tx_buf =
1537 txq_pcpu->buffs + txq_pcpu->txq_put_index;
1538 tx_buf->skb = skb;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001539 tx_buf->size = mvpp2_txdesc_size_get(port, tx_desc);
1540 tx_buf->dma = mvpp2_txdesc_dma_addr_get(port, tx_desc) +
1541 mvpp2_txdesc_offset_get(port, tx_desc);
Marcin Wojtas3f518502014-07-10 16:52:13 -03001542 txq_pcpu->txq_put_index++;
1543 if (txq_pcpu->txq_put_index == txq_pcpu->size)
1544 txq_pcpu->txq_put_index = 0;
1545}
1546
1547/* Get number of physical egress port */
1548static inline int mvpp2_egress_port(struct mvpp2_port *port)
1549{
1550 return MVPP2_MAX_TCONT + port->id;
1551}
1552
1553/* Get number of physical TXQ */
1554static inline int mvpp2_txq_phys(int port, int txq)
1555{
1556 return (MVPP2_MAX_TCONT + port) * MVPP2_MAX_TXQ + txq;
1557}
1558
1559/* Parser configuration routines */
1560
1561/* Update parser tcam and sram hw entries */
1562static int mvpp2_prs_hw_write(struct mvpp2 *priv, struct mvpp2_prs_entry *pe)
1563{
1564 int i;
1565
1566 if (pe->index > MVPP2_PRS_TCAM_SRAM_SIZE - 1)
1567 return -EINVAL;
1568
1569 /* Clear entry invalidation bit */
1570 pe->tcam.word[MVPP2_PRS_TCAM_INV_WORD] &= ~MVPP2_PRS_TCAM_INV_MASK;
1571
1572 /* Write tcam index - indirect access */
1573 mvpp2_write(priv, MVPP2_PRS_TCAM_IDX_REG, pe->index);
1574 for (i = 0; i < MVPP2_PRS_TCAM_WORDS; i++)
1575 mvpp2_write(priv, MVPP2_PRS_TCAM_DATA_REG(i), pe->tcam.word[i]);
1576
1577 /* Write sram index - indirect access */
1578 mvpp2_write(priv, MVPP2_PRS_SRAM_IDX_REG, pe->index);
1579 for (i = 0; i < MVPP2_PRS_SRAM_WORDS; i++)
1580 mvpp2_write(priv, MVPP2_PRS_SRAM_DATA_REG(i), pe->sram.word[i]);
1581
1582 return 0;
1583}
1584
Maxime Chevallier47e0e142018-03-26 15:34:22 +02001585/* Initialize tcam entry from hw */
1586static int mvpp2_prs_init_from_hw(struct mvpp2 *priv,
1587 struct mvpp2_prs_entry *pe, int tid)
Marcin Wojtas3f518502014-07-10 16:52:13 -03001588{
1589 int i;
1590
1591 if (pe->index > MVPP2_PRS_TCAM_SRAM_SIZE - 1)
1592 return -EINVAL;
1593
Maxime Chevallier47e0e142018-03-26 15:34:22 +02001594 memset(pe, 0, sizeof(*pe));
1595 pe->index = tid;
1596
Marcin Wojtas3f518502014-07-10 16:52:13 -03001597 /* Write tcam index - indirect access */
1598 mvpp2_write(priv, MVPP2_PRS_TCAM_IDX_REG, pe->index);
1599
1600 pe->tcam.word[MVPP2_PRS_TCAM_INV_WORD] = mvpp2_read(priv,
1601 MVPP2_PRS_TCAM_DATA_REG(MVPP2_PRS_TCAM_INV_WORD));
1602 if (pe->tcam.word[MVPP2_PRS_TCAM_INV_WORD] & MVPP2_PRS_TCAM_INV_MASK)
1603 return MVPP2_PRS_TCAM_ENTRY_INVALID;
1604
1605 for (i = 0; i < MVPP2_PRS_TCAM_WORDS; i++)
1606 pe->tcam.word[i] = mvpp2_read(priv, MVPP2_PRS_TCAM_DATA_REG(i));
1607
1608 /* Write sram index - indirect access */
1609 mvpp2_write(priv, MVPP2_PRS_SRAM_IDX_REG, pe->index);
1610 for (i = 0; i < MVPP2_PRS_SRAM_WORDS; i++)
1611 pe->sram.word[i] = mvpp2_read(priv, MVPP2_PRS_SRAM_DATA_REG(i));
1612
1613 return 0;
1614}
1615
1616/* Invalidate tcam hw entry */
1617static void mvpp2_prs_hw_inv(struct mvpp2 *priv, int index)
1618{
1619 /* Write index - indirect access */
1620 mvpp2_write(priv, MVPP2_PRS_TCAM_IDX_REG, index);
1621 mvpp2_write(priv, MVPP2_PRS_TCAM_DATA_REG(MVPP2_PRS_TCAM_INV_WORD),
1622 MVPP2_PRS_TCAM_INV_MASK);
1623}
1624
1625/* Enable shadow table entry and set its lookup ID */
1626static void mvpp2_prs_shadow_set(struct mvpp2 *priv, int index, int lu)
1627{
1628 priv->prs_shadow[index].valid = true;
1629 priv->prs_shadow[index].lu = lu;
1630}
1631
1632/* Update ri fields in shadow table entry */
1633static void mvpp2_prs_shadow_ri_set(struct mvpp2 *priv, int index,
1634 unsigned int ri, unsigned int ri_mask)
1635{
1636 priv->prs_shadow[index].ri_mask = ri_mask;
1637 priv->prs_shadow[index].ri = ri;
1638}
1639
1640/* Update lookup field in tcam sw entry */
1641static void mvpp2_prs_tcam_lu_set(struct mvpp2_prs_entry *pe, unsigned int lu)
1642{
1643 int enable_off = MVPP2_PRS_TCAM_EN_OFFS(MVPP2_PRS_TCAM_LU_BYTE);
1644
1645 pe->tcam.byte[MVPP2_PRS_TCAM_LU_BYTE] = lu;
1646 pe->tcam.byte[enable_off] = MVPP2_PRS_LU_MASK;
1647}
1648
1649/* Update mask for single port in tcam sw entry */
1650static void mvpp2_prs_tcam_port_set(struct mvpp2_prs_entry *pe,
1651 unsigned int port, bool add)
1652{
1653 int enable_off = MVPP2_PRS_TCAM_EN_OFFS(MVPP2_PRS_TCAM_PORT_BYTE);
1654
1655 if (add)
1656 pe->tcam.byte[enable_off] &= ~(1 << port);
1657 else
1658 pe->tcam.byte[enable_off] |= 1 << port;
1659}
1660
1661/* Update port map in tcam sw entry */
1662static void mvpp2_prs_tcam_port_map_set(struct mvpp2_prs_entry *pe,
1663 unsigned int ports)
1664{
1665 unsigned char port_mask = MVPP2_PRS_PORT_MASK;
1666 int enable_off = MVPP2_PRS_TCAM_EN_OFFS(MVPP2_PRS_TCAM_PORT_BYTE);
1667
1668 pe->tcam.byte[MVPP2_PRS_TCAM_PORT_BYTE] = 0;
1669 pe->tcam.byte[enable_off] &= ~port_mask;
1670 pe->tcam.byte[enable_off] |= ~ports & MVPP2_PRS_PORT_MASK;
1671}
1672
1673/* Obtain port map from tcam sw entry */
1674static unsigned int mvpp2_prs_tcam_port_map_get(struct mvpp2_prs_entry *pe)
1675{
1676 int enable_off = MVPP2_PRS_TCAM_EN_OFFS(MVPP2_PRS_TCAM_PORT_BYTE);
1677
1678 return ~(pe->tcam.byte[enable_off]) & MVPP2_PRS_PORT_MASK;
1679}
1680
1681/* Set byte of data and its enable bits in tcam sw entry */
1682static void mvpp2_prs_tcam_data_byte_set(struct mvpp2_prs_entry *pe,
1683 unsigned int offs, unsigned char byte,
1684 unsigned char enable)
1685{
1686 pe->tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE(offs)] = byte;
1687 pe->tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE_EN(offs)] = enable;
1688}
1689
1690/* Get byte of data and its enable bits from tcam sw entry */
1691static void mvpp2_prs_tcam_data_byte_get(struct mvpp2_prs_entry *pe,
1692 unsigned int offs, unsigned char *byte,
1693 unsigned char *enable)
1694{
1695 *byte = pe->tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE(offs)];
1696 *enable = pe->tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE_EN(offs)];
1697}
1698
1699/* Compare tcam data bytes with a pattern */
1700static bool mvpp2_prs_tcam_data_cmp(struct mvpp2_prs_entry *pe, int offs,
1701 u16 data)
1702{
1703 int off = MVPP2_PRS_TCAM_DATA_BYTE(offs);
1704 u16 tcam_data;
1705
Antoine Tenartef4816f2017-10-24 11:41:26 +02001706 tcam_data = (pe->tcam.byte[off + 1] << 8) | pe->tcam.byte[off];
Marcin Wojtas3f518502014-07-10 16:52:13 -03001707 if (tcam_data != data)
1708 return false;
1709 return true;
1710}
1711
1712/* Update ai bits in tcam sw entry */
1713static void mvpp2_prs_tcam_ai_update(struct mvpp2_prs_entry *pe,
1714 unsigned int bits, unsigned int enable)
1715{
1716 int i, ai_idx = MVPP2_PRS_TCAM_AI_BYTE;
1717
1718 for (i = 0; i < MVPP2_PRS_AI_BITS; i++) {
1719
1720 if (!(enable & BIT(i)))
1721 continue;
1722
1723 if (bits & BIT(i))
1724 pe->tcam.byte[ai_idx] |= 1 << i;
1725 else
1726 pe->tcam.byte[ai_idx] &= ~(1 << i);
1727 }
1728
1729 pe->tcam.byte[MVPP2_PRS_TCAM_EN_OFFS(ai_idx)] |= enable;
1730}
1731
1732/* Get ai bits from tcam sw entry */
1733static int mvpp2_prs_tcam_ai_get(struct mvpp2_prs_entry *pe)
1734{
1735 return pe->tcam.byte[MVPP2_PRS_TCAM_AI_BYTE];
1736}
1737
1738/* Set ethertype in tcam sw entry */
1739static void mvpp2_prs_match_etype(struct mvpp2_prs_entry *pe, int offset,
1740 unsigned short ethertype)
1741{
1742 mvpp2_prs_tcam_data_byte_set(pe, offset + 0, ethertype >> 8, 0xff);
1743 mvpp2_prs_tcam_data_byte_set(pe, offset + 1, ethertype & 0xff, 0xff);
1744}
1745
Maxime Chevallier56beda32018-02-28 10:14:13 +01001746/* Set vid in tcam sw entry */
1747static void mvpp2_prs_match_vid(struct mvpp2_prs_entry *pe, int offset,
1748 unsigned short vid)
1749{
1750 mvpp2_prs_tcam_data_byte_set(pe, offset + 0, (vid & 0xf00) >> 8, 0xf);
1751 mvpp2_prs_tcam_data_byte_set(pe, offset + 1, vid & 0xff, 0xff);
1752}
1753
Marcin Wojtas3f518502014-07-10 16:52:13 -03001754/* Set bits in sram sw entry */
1755static void mvpp2_prs_sram_bits_set(struct mvpp2_prs_entry *pe, int bit_num,
1756 int val)
1757{
1758 pe->sram.byte[MVPP2_BIT_TO_BYTE(bit_num)] |= (val << (bit_num % 8));
1759}
1760
1761/* Clear bits in sram sw entry */
1762static void mvpp2_prs_sram_bits_clear(struct mvpp2_prs_entry *pe, int bit_num,
1763 int val)
1764{
1765 pe->sram.byte[MVPP2_BIT_TO_BYTE(bit_num)] &= ~(val << (bit_num % 8));
1766}
1767
1768/* Update ri bits in sram sw entry */
1769static void mvpp2_prs_sram_ri_update(struct mvpp2_prs_entry *pe,
1770 unsigned int bits, unsigned int mask)
1771{
1772 unsigned int i;
1773
1774 for (i = 0; i < MVPP2_PRS_SRAM_RI_CTRL_BITS; i++) {
1775 int ri_off = MVPP2_PRS_SRAM_RI_OFFS;
1776
1777 if (!(mask & BIT(i)))
1778 continue;
1779
1780 if (bits & BIT(i))
1781 mvpp2_prs_sram_bits_set(pe, ri_off + i, 1);
1782 else
1783 mvpp2_prs_sram_bits_clear(pe, ri_off + i, 1);
1784
1785 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_RI_CTRL_OFFS + i, 1);
1786 }
1787}
1788
1789/* Obtain ri bits from sram sw entry */
1790static int mvpp2_prs_sram_ri_get(struct mvpp2_prs_entry *pe)
1791{
1792 return pe->sram.word[MVPP2_PRS_SRAM_RI_WORD];
1793}
1794
1795/* Update ai bits in sram sw entry */
1796static void mvpp2_prs_sram_ai_update(struct mvpp2_prs_entry *pe,
1797 unsigned int bits, unsigned int mask)
1798{
1799 unsigned int i;
1800 int ai_off = MVPP2_PRS_SRAM_AI_OFFS;
1801
1802 for (i = 0; i < MVPP2_PRS_SRAM_AI_CTRL_BITS; i++) {
1803
1804 if (!(mask & BIT(i)))
1805 continue;
1806
1807 if (bits & BIT(i))
1808 mvpp2_prs_sram_bits_set(pe, ai_off + i, 1);
1809 else
1810 mvpp2_prs_sram_bits_clear(pe, ai_off + i, 1);
1811
1812 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_AI_CTRL_OFFS + i, 1);
1813 }
1814}
1815
1816/* Read ai bits from sram sw entry */
1817static int mvpp2_prs_sram_ai_get(struct mvpp2_prs_entry *pe)
1818{
1819 u8 bits;
1820 int ai_off = MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_AI_OFFS);
1821 int ai_en_off = ai_off + 1;
1822 int ai_shift = MVPP2_PRS_SRAM_AI_OFFS % 8;
1823
1824 bits = (pe->sram.byte[ai_off] >> ai_shift) |
1825 (pe->sram.byte[ai_en_off] << (8 - ai_shift));
1826
1827 return bits;
1828}
1829
1830/* In sram sw entry set lookup ID field of the tcam key to be used in the next
1831 * lookup interation
1832 */
1833static void mvpp2_prs_sram_next_lu_set(struct mvpp2_prs_entry *pe,
1834 unsigned int lu)
1835{
1836 int sram_next_off = MVPP2_PRS_SRAM_NEXT_LU_OFFS;
1837
1838 mvpp2_prs_sram_bits_clear(pe, sram_next_off,
1839 MVPP2_PRS_SRAM_NEXT_LU_MASK);
1840 mvpp2_prs_sram_bits_set(pe, sram_next_off, lu);
1841}
1842
1843/* In the sram sw entry set sign and value of the next lookup offset
1844 * and the offset value generated to the classifier
1845 */
1846static void mvpp2_prs_sram_shift_set(struct mvpp2_prs_entry *pe, int shift,
1847 unsigned int op)
1848{
1849 /* Set sign */
1850 if (shift < 0) {
1851 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_SHIFT_SIGN_BIT, 1);
1852 shift = 0 - shift;
1853 } else {
1854 mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_SHIFT_SIGN_BIT, 1);
1855 }
1856
1857 /* Set value */
1858 pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_SHIFT_OFFS)] =
1859 (unsigned char)shift;
1860
1861 /* Reset and set operation */
1862 mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_OP_SEL_SHIFT_OFFS,
1863 MVPP2_PRS_SRAM_OP_SEL_SHIFT_MASK);
1864 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_OP_SEL_SHIFT_OFFS, op);
1865
1866 /* Set base offset as current */
1867 mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_OP_SEL_BASE_OFFS, 1);
1868}
1869
1870/* In the sram sw entry set sign and value of the user defined offset
1871 * generated to the classifier
1872 */
1873static void mvpp2_prs_sram_offset_set(struct mvpp2_prs_entry *pe,
1874 unsigned int type, int offset,
1875 unsigned int op)
1876{
1877 /* Set sign */
1878 if (offset < 0) {
1879 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_UDF_SIGN_BIT, 1);
1880 offset = 0 - offset;
1881 } else {
1882 mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_UDF_SIGN_BIT, 1);
1883 }
1884
1885 /* Set value */
1886 mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_UDF_OFFS,
1887 MVPP2_PRS_SRAM_UDF_MASK);
1888 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_UDF_OFFS, offset);
1889 pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_UDF_OFFS +
1890 MVPP2_PRS_SRAM_UDF_BITS)] &=
1891 ~(MVPP2_PRS_SRAM_UDF_MASK >> (8 - (MVPP2_PRS_SRAM_UDF_OFFS % 8)));
1892 pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_UDF_OFFS +
1893 MVPP2_PRS_SRAM_UDF_BITS)] |=
1894 (offset >> (8 - (MVPP2_PRS_SRAM_UDF_OFFS % 8)));
1895
1896 /* Set offset type */
1897 mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_UDF_TYPE_OFFS,
1898 MVPP2_PRS_SRAM_UDF_TYPE_MASK);
1899 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_UDF_TYPE_OFFS, type);
1900
1901 /* Set offset operation */
1902 mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS,
1903 MVPP2_PRS_SRAM_OP_SEL_UDF_MASK);
1904 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS, op);
1905
1906 pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS +
1907 MVPP2_PRS_SRAM_OP_SEL_UDF_BITS)] &=
1908 ~(MVPP2_PRS_SRAM_OP_SEL_UDF_MASK >>
1909 (8 - (MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS % 8)));
1910
1911 pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS +
1912 MVPP2_PRS_SRAM_OP_SEL_UDF_BITS)] |=
1913 (op >> (8 - (MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS % 8)));
1914
1915 /* Set base offset as current */
1916 mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_OP_SEL_BASE_OFFS, 1);
1917}
1918
1919/* Find parser flow entry */
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02001920static int mvpp2_prs_flow_find(struct mvpp2 *priv, int flow)
Marcin Wojtas3f518502014-07-10 16:52:13 -03001921{
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02001922 struct mvpp2_prs_entry pe;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001923 int tid;
1924
Marcin Wojtas3f518502014-07-10 16:52:13 -03001925 /* Go through the all entires with MVPP2_PRS_LU_FLOWS */
1926 for (tid = MVPP2_PRS_TCAM_SRAM_SIZE - 1; tid >= 0; tid--) {
1927 u8 bits;
1928
1929 if (!priv->prs_shadow[tid].valid ||
1930 priv->prs_shadow[tid].lu != MVPP2_PRS_LU_FLOWS)
1931 continue;
1932
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02001933 mvpp2_prs_init_from_hw(priv, &pe, tid);
1934 bits = mvpp2_prs_sram_ai_get(&pe);
Marcin Wojtas3f518502014-07-10 16:52:13 -03001935
1936 /* Sram store classification lookup ID in AI bits [5:0] */
1937 if ((bits & MVPP2_PRS_FLOW_ID_MASK) == flow)
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02001938 return tid;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001939 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03001940
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02001941 return -ENOENT;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001942}
1943
1944/* Return first free tcam index, seeking from start to end */
1945static int mvpp2_prs_tcam_first_free(struct mvpp2 *priv, unsigned char start,
1946 unsigned char end)
1947{
1948 int tid;
1949
1950 if (start > end)
1951 swap(start, end);
1952
1953 if (end >= MVPP2_PRS_TCAM_SRAM_SIZE)
1954 end = MVPP2_PRS_TCAM_SRAM_SIZE - 1;
1955
1956 for (tid = start; tid <= end; tid++) {
1957 if (!priv->prs_shadow[tid].valid)
1958 return tid;
1959 }
1960
1961 return -EINVAL;
1962}
1963
1964/* Enable/disable dropping all mac da's */
1965static void mvpp2_prs_mac_drop_all_set(struct mvpp2 *priv, int port, bool add)
1966{
1967 struct mvpp2_prs_entry pe;
1968
1969 if (priv->prs_shadow[MVPP2_PE_DROP_ALL].valid) {
1970 /* Entry exist - update port only */
Maxime Chevallier47e0e142018-03-26 15:34:22 +02001971 mvpp2_prs_init_from_hw(priv, &pe, MVPP2_PE_DROP_ALL);
Marcin Wojtas3f518502014-07-10 16:52:13 -03001972 } else {
1973 /* Entry doesn't exist - create new */
Markus Elfringc5b2ce22017-04-17 10:30:29 +02001974 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03001975 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MAC);
1976 pe.index = MVPP2_PE_DROP_ALL;
1977
1978 /* Non-promiscuous mode for all ports - DROP unknown packets */
1979 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_DROP_MASK,
1980 MVPP2_PRS_RI_DROP_MASK);
1981
1982 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
1983 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
1984
1985 /* Update shadow table */
1986 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MAC);
1987
1988 /* Mask all ports */
1989 mvpp2_prs_tcam_port_map_set(&pe, 0);
1990 }
1991
1992 /* Update port mask */
1993 mvpp2_prs_tcam_port_set(&pe, port, add);
1994
1995 mvpp2_prs_hw_write(priv, &pe);
1996}
1997
Maxime Chevallier10fea262018-03-07 15:18:04 +01001998/* Set port to unicast or multicast promiscuous mode */
1999static void mvpp2_prs_mac_promisc_set(struct mvpp2 *priv, int port,
2000 enum mvpp2_prs_l2_cast l2_cast, bool add)
Marcin Wojtas3f518502014-07-10 16:52:13 -03002001{
2002 struct mvpp2_prs_entry pe;
Maxime Chevallier10fea262018-03-07 15:18:04 +01002003 unsigned char cast_match;
2004 unsigned int ri;
2005 int tid;
Marcin Wojtas3f518502014-07-10 16:52:13 -03002006
Maxime Chevallier10fea262018-03-07 15:18:04 +01002007 if (l2_cast == MVPP2_PRS_L2_UNI_CAST) {
2008 cast_match = MVPP2_PRS_UCAST_VAL;
2009 tid = MVPP2_PE_MAC_UC_PROMISCUOUS;
2010 ri = MVPP2_PRS_RI_L2_UCAST;
Marcin Wojtas3f518502014-07-10 16:52:13 -03002011 } else {
Maxime Chevallier10fea262018-03-07 15:18:04 +01002012 cast_match = MVPP2_PRS_MCAST_VAL;
2013 tid = MVPP2_PE_MAC_MC_PROMISCUOUS;
2014 ri = MVPP2_PRS_RI_L2_MCAST;
Marcin Wojtas3f518502014-07-10 16:52:13 -03002015 }
2016
Maxime Chevallier10fea262018-03-07 15:18:04 +01002017 /* promiscuous mode - Accept unknown unicast or multicast packets */
2018 if (priv->prs_shadow[tid].valid) {
Maxime Chevallier47e0e142018-03-26 15:34:22 +02002019 mvpp2_prs_init_from_hw(priv, &pe, tid);
Marcin Wojtas3f518502014-07-10 16:52:13 -03002020 } else {
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002021 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002022 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MAC);
Maxime Chevallier10fea262018-03-07 15:18:04 +01002023 pe.index = tid;
Marcin Wojtas3f518502014-07-10 16:52:13 -03002024
2025 /* Continue - set next lookup */
2026 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_DSA);
2027
2028 /* Set result info bits */
Maxime Chevallier10fea262018-03-07 15:18:04 +01002029 mvpp2_prs_sram_ri_update(&pe, ri, MVPP2_PRS_RI_L2_CAST_MASK);
Marcin Wojtas3f518502014-07-10 16:52:13 -03002030
Maxime Chevallier10fea262018-03-07 15:18:04 +01002031 /* Match UC or MC addresses */
2032 mvpp2_prs_tcam_data_byte_set(&pe, 0, cast_match,
2033 MVPP2_PRS_CAST_MASK);
Marcin Wojtas3f518502014-07-10 16:52:13 -03002034
2035 /* Shift to ethertype */
2036 mvpp2_prs_sram_shift_set(&pe, 2 * ETH_ALEN,
2037 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2038
2039 /* Mask all ports */
2040 mvpp2_prs_tcam_port_map_set(&pe, 0);
2041
2042 /* Update shadow table */
2043 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MAC);
2044 }
2045
2046 /* Update port mask */
2047 mvpp2_prs_tcam_port_set(&pe, port, add);
2048
2049 mvpp2_prs_hw_write(priv, &pe);
2050}
2051
2052/* Set entry for dsa packets */
2053static void mvpp2_prs_dsa_tag_set(struct mvpp2 *priv, int port, bool add,
2054 bool tagged, bool extend)
2055{
2056 struct mvpp2_prs_entry pe;
2057 int tid, shift;
2058
2059 if (extend) {
2060 tid = tagged ? MVPP2_PE_EDSA_TAGGED : MVPP2_PE_EDSA_UNTAGGED;
2061 shift = 8;
2062 } else {
2063 tid = tagged ? MVPP2_PE_DSA_TAGGED : MVPP2_PE_DSA_UNTAGGED;
2064 shift = 4;
2065 }
2066
2067 if (priv->prs_shadow[tid].valid) {
2068 /* Entry exist - update port only */
Maxime Chevallier47e0e142018-03-26 15:34:22 +02002069 mvpp2_prs_init_from_hw(priv, &pe, tid);
Marcin Wojtas3f518502014-07-10 16:52:13 -03002070 } else {
2071 /* Entry doesn't exist - create new */
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002072 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002073 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_DSA);
2074 pe.index = tid;
2075
Marcin Wojtas3f518502014-07-10 16:52:13 -03002076 /* Update shadow table */
2077 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_DSA);
2078
2079 if (tagged) {
2080 /* Set tagged bit in DSA tag */
2081 mvpp2_prs_tcam_data_byte_set(&pe, 0,
Maxime Chevallier56beda32018-02-28 10:14:13 +01002082 MVPP2_PRS_TCAM_DSA_TAGGED_BIT,
2083 MVPP2_PRS_TCAM_DSA_TAGGED_BIT);
2084
2085 /* Set ai bits for next iteration */
2086 if (extend)
2087 mvpp2_prs_sram_ai_update(&pe, 1,
2088 MVPP2_PRS_SRAM_AI_MASK);
2089 else
2090 mvpp2_prs_sram_ai_update(&pe, 0,
2091 MVPP2_PRS_SRAM_AI_MASK);
2092
2093 /* If packet is tagged continue check vid filtering */
2094 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_VID);
Marcin Wojtas3f518502014-07-10 16:52:13 -03002095 } else {
Maxime Chevallier56beda32018-02-28 10:14:13 +01002096 /* Shift 4 bytes for DSA tag or 8 bytes for EDSA tag*/
2097 mvpp2_prs_sram_shift_set(&pe, shift,
2098 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2099
Marcin Wojtas3f518502014-07-10 16:52:13 -03002100 /* Set result info bits to 'no vlans' */
2101 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_VLAN_NONE,
2102 MVPP2_PRS_RI_VLAN_MASK);
2103 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_L2);
2104 }
2105
2106 /* Mask all ports */
2107 mvpp2_prs_tcam_port_map_set(&pe, 0);
2108 }
2109
2110 /* Update port mask */
2111 mvpp2_prs_tcam_port_set(&pe, port, add);
2112
2113 mvpp2_prs_hw_write(priv, &pe);
2114}
2115
2116/* Set entry for dsa ethertype */
2117static void mvpp2_prs_dsa_tag_ethertype_set(struct mvpp2 *priv, int port,
2118 bool add, bool tagged, bool extend)
2119{
2120 struct mvpp2_prs_entry pe;
2121 int tid, shift, port_mask;
2122
2123 if (extend) {
2124 tid = tagged ? MVPP2_PE_ETYPE_EDSA_TAGGED :
2125 MVPP2_PE_ETYPE_EDSA_UNTAGGED;
2126 port_mask = 0;
2127 shift = 8;
2128 } else {
2129 tid = tagged ? MVPP2_PE_ETYPE_DSA_TAGGED :
2130 MVPP2_PE_ETYPE_DSA_UNTAGGED;
2131 port_mask = MVPP2_PRS_PORT_MASK;
2132 shift = 4;
2133 }
2134
2135 if (priv->prs_shadow[tid].valid) {
2136 /* Entry exist - update port only */
Maxime Chevallier47e0e142018-03-26 15:34:22 +02002137 mvpp2_prs_init_from_hw(priv, &pe, tid);
Marcin Wojtas3f518502014-07-10 16:52:13 -03002138 } else {
2139 /* Entry doesn't exist - create new */
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002140 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002141 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_DSA);
2142 pe.index = tid;
2143
2144 /* Set ethertype */
2145 mvpp2_prs_match_etype(&pe, 0, ETH_P_EDSA);
2146 mvpp2_prs_match_etype(&pe, 2, 0);
2147
2148 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_DSA_MASK,
2149 MVPP2_PRS_RI_DSA_MASK);
2150 /* Shift ethertype + 2 byte reserved + tag*/
2151 mvpp2_prs_sram_shift_set(&pe, 2 + MVPP2_ETH_TYPE_LEN + shift,
2152 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2153
2154 /* Update shadow table */
2155 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_DSA);
2156
2157 if (tagged) {
2158 /* Set tagged bit in DSA tag */
2159 mvpp2_prs_tcam_data_byte_set(&pe,
2160 MVPP2_ETH_TYPE_LEN + 2 + 3,
2161 MVPP2_PRS_TCAM_DSA_TAGGED_BIT,
2162 MVPP2_PRS_TCAM_DSA_TAGGED_BIT);
2163 /* Clear all ai bits for next iteration */
2164 mvpp2_prs_sram_ai_update(&pe, 0,
2165 MVPP2_PRS_SRAM_AI_MASK);
2166 /* If packet is tagged continue check vlans */
2167 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_VLAN);
2168 } else {
2169 /* Set result info bits to 'no vlans' */
2170 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_VLAN_NONE,
2171 MVPP2_PRS_RI_VLAN_MASK);
2172 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_L2);
2173 }
2174 /* Mask/unmask all ports, depending on dsa type */
2175 mvpp2_prs_tcam_port_map_set(&pe, port_mask);
2176 }
2177
2178 /* Update port mask */
2179 mvpp2_prs_tcam_port_set(&pe, port, add);
2180
2181 mvpp2_prs_hw_write(priv, &pe);
2182}
2183
2184/* Search for existing single/triple vlan entry */
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002185static int mvpp2_prs_vlan_find(struct mvpp2 *priv, unsigned short tpid, int ai)
Marcin Wojtas3f518502014-07-10 16:52:13 -03002186{
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002187 struct mvpp2_prs_entry pe;
Marcin Wojtas3f518502014-07-10 16:52:13 -03002188 int tid;
2189
Marcin Wojtas3f518502014-07-10 16:52:13 -03002190 /* Go through the all entries with MVPP2_PRS_LU_VLAN */
2191 for (tid = MVPP2_PE_FIRST_FREE_TID;
2192 tid <= MVPP2_PE_LAST_FREE_TID; tid++) {
2193 unsigned int ri_bits, ai_bits;
2194 bool match;
2195
2196 if (!priv->prs_shadow[tid].valid ||
2197 priv->prs_shadow[tid].lu != MVPP2_PRS_LU_VLAN)
2198 continue;
2199
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002200 mvpp2_prs_init_from_hw(priv, &pe, tid);
2201 match = mvpp2_prs_tcam_data_cmp(&pe, 0, swab16(tpid));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002202 if (!match)
2203 continue;
2204
2205 /* Get vlan type */
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002206 ri_bits = mvpp2_prs_sram_ri_get(&pe);
Marcin Wojtas3f518502014-07-10 16:52:13 -03002207 ri_bits &= MVPP2_PRS_RI_VLAN_MASK;
2208
2209 /* Get current ai value from tcam */
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002210 ai_bits = mvpp2_prs_tcam_ai_get(&pe);
Marcin Wojtas3f518502014-07-10 16:52:13 -03002211 /* Clear double vlan bit */
2212 ai_bits &= ~MVPP2_PRS_DBL_VLAN_AI_BIT;
2213
2214 if (ai != ai_bits)
2215 continue;
2216
2217 if (ri_bits == MVPP2_PRS_RI_VLAN_SINGLE ||
2218 ri_bits == MVPP2_PRS_RI_VLAN_TRIPLE)
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002219 return tid;
Marcin Wojtas3f518502014-07-10 16:52:13 -03002220 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03002221
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002222 return -ENOENT;
Marcin Wojtas3f518502014-07-10 16:52:13 -03002223}
2224
2225/* Add/update single/triple vlan entry */
2226static int mvpp2_prs_vlan_add(struct mvpp2 *priv, unsigned short tpid, int ai,
2227 unsigned int port_map)
2228{
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002229 struct mvpp2_prs_entry pe;
Marcin Wojtas3f518502014-07-10 16:52:13 -03002230 int tid_aux, tid;
Sudip Mukherjee43737472014-11-01 16:59:34 +05302231 int ret = 0;
Marcin Wojtas3f518502014-07-10 16:52:13 -03002232
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002233 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002234
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002235 tid = mvpp2_prs_vlan_find(priv, tpid, ai);
2236
2237 if (tid < 0) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03002238 /* Create new tcam entry */
2239 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_LAST_FREE_TID,
2240 MVPP2_PE_FIRST_FREE_TID);
2241 if (tid < 0)
2242 return tid;
2243
Marcin Wojtas3f518502014-07-10 16:52:13 -03002244 /* Get last double vlan tid */
2245 for (tid_aux = MVPP2_PE_LAST_FREE_TID;
2246 tid_aux >= MVPP2_PE_FIRST_FREE_TID; tid_aux--) {
2247 unsigned int ri_bits;
2248
2249 if (!priv->prs_shadow[tid_aux].valid ||
2250 priv->prs_shadow[tid_aux].lu != MVPP2_PRS_LU_VLAN)
2251 continue;
2252
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002253 mvpp2_prs_init_from_hw(priv, &pe, tid_aux);
2254 ri_bits = mvpp2_prs_sram_ri_get(&pe);
Marcin Wojtas3f518502014-07-10 16:52:13 -03002255 if ((ri_bits & MVPP2_PRS_RI_VLAN_MASK) ==
2256 MVPP2_PRS_RI_VLAN_DOUBLE)
2257 break;
2258 }
2259
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002260 if (tid <= tid_aux)
2261 return -EINVAL;
Marcin Wojtas3f518502014-07-10 16:52:13 -03002262
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002263 memset(&pe, 0, sizeof(pe));
2264 pe.index = tid;
2265 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_VLAN);
Marcin Wojtas3f518502014-07-10 16:52:13 -03002266
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002267 mvpp2_prs_match_etype(&pe, 0, tpid);
Marcin Wojtas3f518502014-07-10 16:52:13 -03002268
Maxime Chevallier56beda32018-02-28 10:14:13 +01002269 /* VLAN tag detected, proceed with VID filtering */
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002270 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_VID);
Maxime Chevallier56beda32018-02-28 10:14:13 +01002271
Marcin Wojtas3f518502014-07-10 16:52:13 -03002272 /* Clear all ai bits for next iteration */
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002273 mvpp2_prs_sram_ai_update(&pe, 0, MVPP2_PRS_SRAM_AI_MASK);
Marcin Wojtas3f518502014-07-10 16:52:13 -03002274
2275 if (ai == MVPP2_PRS_SINGLE_VLAN_AI) {
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002276 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_VLAN_SINGLE,
Marcin Wojtas3f518502014-07-10 16:52:13 -03002277 MVPP2_PRS_RI_VLAN_MASK);
2278 } else {
2279 ai |= MVPP2_PRS_DBL_VLAN_AI_BIT;
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002280 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_VLAN_TRIPLE,
Marcin Wojtas3f518502014-07-10 16:52:13 -03002281 MVPP2_PRS_RI_VLAN_MASK);
2282 }
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002283 mvpp2_prs_tcam_ai_update(&pe, ai, MVPP2_PRS_SRAM_AI_MASK);
Marcin Wojtas3f518502014-07-10 16:52:13 -03002284
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002285 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_VLAN);
2286 } else {
2287 mvpp2_prs_init_from_hw(priv, &pe, tid);
Marcin Wojtas3f518502014-07-10 16:52:13 -03002288 }
2289 /* Update ports' mask */
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002290 mvpp2_prs_tcam_port_map_set(&pe, port_map);
Marcin Wojtas3f518502014-07-10 16:52:13 -03002291
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002292 mvpp2_prs_hw_write(priv, &pe);
Marcin Wojtas3f518502014-07-10 16:52:13 -03002293
Sudip Mukherjee43737472014-11-01 16:59:34 +05302294 return ret;
Marcin Wojtas3f518502014-07-10 16:52:13 -03002295}
2296
2297/* Get first free double vlan ai number */
2298static int mvpp2_prs_double_vlan_ai_free_get(struct mvpp2 *priv)
2299{
2300 int i;
2301
2302 for (i = 1; i < MVPP2_PRS_DBL_VLANS_MAX; i++) {
2303 if (!priv->prs_double_vlans[i])
2304 return i;
2305 }
2306
2307 return -EINVAL;
2308}
2309
2310/* Search for existing double vlan entry */
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002311static int mvpp2_prs_double_vlan_find(struct mvpp2 *priv, unsigned short tpid1,
2312 unsigned short tpid2)
Marcin Wojtas3f518502014-07-10 16:52:13 -03002313{
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002314 struct mvpp2_prs_entry pe;
Marcin Wojtas3f518502014-07-10 16:52:13 -03002315 int tid;
2316
Marcin Wojtas3f518502014-07-10 16:52:13 -03002317 /* Go through the all entries with MVPP2_PRS_LU_VLAN */
2318 for (tid = MVPP2_PE_FIRST_FREE_TID;
2319 tid <= MVPP2_PE_LAST_FREE_TID; tid++) {
2320 unsigned int ri_mask;
2321 bool match;
2322
2323 if (!priv->prs_shadow[tid].valid ||
2324 priv->prs_shadow[tid].lu != MVPP2_PRS_LU_VLAN)
2325 continue;
2326
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002327 mvpp2_prs_init_from_hw(priv, &pe, tid);
Marcin Wojtas3f518502014-07-10 16:52:13 -03002328
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002329 match = mvpp2_prs_tcam_data_cmp(&pe, 0, swab16(tpid1)) &&
2330 mvpp2_prs_tcam_data_cmp(&pe, 4, swab16(tpid2));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002331
2332 if (!match)
2333 continue;
2334
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002335 ri_mask = mvpp2_prs_sram_ri_get(&pe) & MVPP2_PRS_RI_VLAN_MASK;
Marcin Wojtas3f518502014-07-10 16:52:13 -03002336 if (ri_mask == MVPP2_PRS_RI_VLAN_DOUBLE)
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002337 return tid;
Marcin Wojtas3f518502014-07-10 16:52:13 -03002338 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03002339
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002340 return -ENOENT;
Marcin Wojtas3f518502014-07-10 16:52:13 -03002341}
2342
2343/* Add or update double vlan entry */
2344static int mvpp2_prs_double_vlan_add(struct mvpp2 *priv, unsigned short tpid1,
2345 unsigned short tpid2,
2346 unsigned int port_map)
2347{
Sudip Mukherjee43737472014-11-01 16:59:34 +05302348 int tid_aux, tid, ai, ret = 0;
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002349 struct mvpp2_prs_entry pe;
Marcin Wojtas3f518502014-07-10 16:52:13 -03002350
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002351 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002352
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002353 tid = mvpp2_prs_double_vlan_find(priv, tpid1, tpid2);
2354
2355 if (tid < 0) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03002356 /* Create new tcam entry */
2357 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2358 MVPP2_PE_LAST_FREE_TID);
2359 if (tid < 0)
2360 return tid;
2361
Marcin Wojtas3f518502014-07-10 16:52:13 -03002362 /* Set ai value for new double vlan entry */
2363 ai = mvpp2_prs_double_vlan_ai_free_get(priv);
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002364 if (ai < 0)
2365 return ai;
Marcin Wojtas3f518502014-07-10 16:52:13 -03002366
2367 /* Get first single/triple vlan tid */
2368 for (tid_aux = MVPP2_PE_FIRST_FREE_TID;
2369 tid_aux <= MVPP2_PE_LAST_FREE_TID; tid_aux++) {
2370 unsigned int ri_bits;
2371
2372 if (!priv->prs_shadow[tid_aux].valid ||
2373 priv->prs_shadow[tid_aux].lu != MVPP2_PRS_LU_VLAN)
2374 continue;
2375
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002376 mvpp2_prs_init_from_hw(priv, &pe, tid_aux);
2377 ri_bits = mvpp2_prs_sram_ri_get(&pe);
Marcin Wojtas3f518502014-07-10 16:52:13 -03002378 ri_bits &= MVPP2_PRS_RI_VLAN_MASK;
2379 if (ri_bits == MVPP2_PRS_RI_VLAN_SINGLE ||
2380 ri_bits == MVPP2_PRS_RI_VLAN_TRIPLE)
2381 break;
2382 }
2383
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002384 if (tid >= tid_aux)
2385 return -ERANGE;
Marcin Wojtas3f518502014-07-10 16:52:13 -03002386
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002387 memset(&pe, 0, sizeof(pe));
2388 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_VLAN);
2389 pe.index = tid;
Marcin Wojtas3f518502014-07-10 16:52:13 -03002390
2391 priv->prs_double_vlans[ai] = true;
2392
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002393 mvpp2_prs_match_etype(&pe, 0, tpid1);
2394 mvpp2_prs_match_etype(&pe, 4, tpid2);
Marcin Wojtas3f518502014-07-10 16:52:13 -03002395
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002396 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_VLAN);
Maxime Chevallier56beda32018-02-28 10:14:13 +01002397 /* Shift 4 bytes - skip outer vlan tag */
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002398 mvpp2_prs_sram_shift_set(&pe, MVPP2_VLAN_TAG_LEN,
Marcin Wojtas3f518502014-07-10 16:52:13 -03002399 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002400 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_VLAN_DOUBLE,
Marcin Wojtas3f518502014-07-10 16:52:13 -03002401 MVPP2_PRS_RI_VLAN_MASK);
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002402 mvpp2_prs_sram_ai_update(&pe, ai | MVPP2_PRS_DBL_VLAN_AI_BIT,
Marcin Wojtas3f518502014-07-10 16:52:13 -03002403 MVPP2_PRS_SRAM_AI_MASK);
2404
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002405 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_VLAN);
2406 } else {
2407 mvpp2_prs_init_from_hw(priv, &pe, tid);
Marcin Wojtas3f518502014-07-10 16:52:13 -03002408 }
2409
2410 /* Update ports' mask */
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02002411 mvpp2_prs_tcam_port_map_set(&pe, port_map);
2412 mvpp2_prs_hw_write(priv, &pe);
2413
Sudip Mukherjee43737472014-11-01 16:59:34 +05302414 return ret;
Marcin Wojtas3f518502014-07-10 16:52:13 -03002415}
2416
2417/* IPv4 header parsing for fragmentation and L4 offset */
2418static int mvpp2_prs_ip4_proto(struct mvpp2 *priv, unsigned short proto,
2419 unsigned int ri, unsigned int ri_mask)
2420{
2421 struct mvpp2_prs_entry pe;
2422 int tid;
2423
2424 if ((proto != IPPROTO_TCP) && (proto != IPPROTO_UDP) &&
2425 (proto != IPPROTO_IGMP))
2426 return -EINVAL;
2427
Stefan Chulskiaff3da32017-09-25 14:59:46 +02002428 /* Not fragmented packet */
Marcin Wojtas3f518502014-07-10 16:52:13 -03002429 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2430 MVPP2_PE_LAST_FREE_TID);
2431 if (tid < 0)
2432 return tid;
2433
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002434 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002435 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP4);
2436 pe.index = tid;
2437
2438 /* Set next lu to IPv4 */
2439 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP4);
2440 mvpp2_prs_sram_shift_set(&pe, 12, MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2441 /* Set L4 offset */
2442 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L4,
2443 sizeof(struct iphdr) - 4,
2444 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
2445 mvpp2_prs_sram_ai_update(&pe, MVPP2_PRS_IPV4_DIP_AI_BIT,
2446 MVPP2_PRS_IPV4_DIP_AI_BIT);
Stefan Chulskiaff3da32017-09-25 14:59:46 +02002447 mvpp2_prs_sram_ri_update(&pe, ri, ri_mask | MVPP2_PRS_RI_IP_FRAG_MASK);
2448
2449 mvpp2_prs_tcam_data_byte_set(&pe, 2, 0x00,
2450 MVPP2_PRS_TCAM_PROTO_MASK_L);
2451 mvpp2_prs_tcam_data_byte_set(&pe, 3, 0x00,
2452 MVPP2_PRS_TCAM_PROTO_MASK);
Marcin Wojtas3f518502014-07-10 16:52:13 -03002453
2454 mvpp2_prs_tcam_data_byte_set(&pe, 5, proto, MVPP2_PRS_TCAM_PROTO_MASK);
2455 mvpp2_prs_tcam_ai_update(&pe, 0, MVPP2_PRS_IPV4_DIP_AI_BIT);
2456 /* Unmask all ports */
2457 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2458
2459 /* Update shadow table and hw entry */
2460 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4);
2461 mvpp2_prs_hw_write(priv, &pe);
2462
Stefan Chulskiaff3da32017-09-25 14:59:46 +02002463 /* Fragmented packet */
Marcin Wojtas3f518502014-07-10 16:52:13 -03002464 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2465 MVPP2_PE_LAST_FREE_TID);
2466 if (tid < 0)
2467 return tid;
2468
2469 pe.index = tid;
2470 /* Clear ri before updating */
2471 pe.sram.word[MVPP2_PRS_SRAM_RI_WORD] = 0x0;
2472 pe.sram.word[MVPP2_PRS_SRAM_RI_CTRL_WORD] = 0x0;
2473 mvpp2_prs_sram_ri_update(&pe, ri, ri_mask);
2474
Stefan Chulskiaff3da32017-09-25 14:59:46 +02002475 mvpp2_prs_sram_ri_update(&pe, ri | MVPP2_PRS_RI_IP_FRAG_TRUE,
2476 ri_mask | MVPP2_PRS_RI_IP_FRAG_MASK);
2477
2478 mvpp2_prs_tcam_data_byte_set(&pe, 2, 0x00, 0x0);
2479 mvpp2_prs_tcam_data_byte_set(&pe, 3, 0x00, 0x0);
Marcin Wojtas3f518502014-07-10 16:52:13 -03002480
2481 /* Update shadow table and hw entry */
2482 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4);
2483 mvpp2_prs_hw_write(priv, &pe);
2484
2485 return 0;
2486}
2487
2488/* IPv4 L3 multicast or broadcast */
2489static int mvpp2_prs_ip4_cast(struct mvpp2 *priv, unsigned short l3_cast)
2490{
2491 struct mvpp2_prs_entry pe;
2492 int mask, tid;
2493
2494 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2495 MVPP2_PE_LAST_FREE_TID);
2496 if (tid < 0)
2497 return tid;
2498
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002499 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002500 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP4);
2501 pe.index = tid;
2502
2503 switch (l3_cast) {
2504 case MVPP2_PRS_L3_MULTI_CAST:
2505 mvpp2_prs_tcam_data_byte_set(&pe, 0, MVPP2_PRS_IPV4_MC,
2506 MVPP2_PRS_IPV4_MC_MASK);
2507 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_MCAST,
2508 MVPP2_PRS_RI_L3_ADDR_MASK);
2509 break;
2510 case MVPP2_PRS_L3_BROAD_CAST:
2511 mask = MVPP2_PRS_IPV4_BC_MASK;
2512 mvpp2_prs_tcam_data_byte_set(&pe, 0, mask, mask);
2513 mvpp2_prs_tcam_data_byte_set(&pe, 1, mask, mask);
2514 mvpp2_prs_tcam_data_byte_set(&pe, 2, mask, mask);
2515 mvpp2_prs_tcam_data_byte_set(&pe, 3, mask, mask);
2516 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_BCAST,
2517 MVPP2_PRS_RI_L3_ADDR_MASK);
2518 break;
2519 default:
2520 return -EINVAL;
2521 }
2522
2523 /* Finished: go to flowid generation */
2524 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
2525 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
2526
2527 mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_IPV4_DIP_AI_BIT,
2528 MVPP2_PRS_IPV4_DIP_AI_BIT);
2529 /* Unmask all ports */
2530 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2531
2532 /* Update shadow table and hw entry */
2533 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4);
2534 mvpp2_prs_hw_write(priv, &pe);
2535
2536 return 0;
2537}
2538
2539/* Set entries for protocols over IPv6 */
2540static int mvpp2_prs_ip6_proto(struct mvpp2 *priv, unsigned short proto,
2541 unsigned int ri, unsigned int ri_mask)
2542{
2543 struct mvpp2_prs_entry pe;
2544 int tid;
2545
2546 if ((proto != IPPROTO_TCP) && (proto != IPPROTO_UDP) &&
2547 (proto != IPPROTO_ICMPV6) && (proto != IPPROTO_IPIP))
2548 return -EINVAL;
2549
2550 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2551 MVPP2_PE_LAST_FREE_TID);
2552 if (tid < 0)
2553 return tid;
2554
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002555 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002556 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP6);
2557 pe.index = tid;
2558
2559 /* Finished: go to flowid generation */
2560 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
2561 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
2562 mvpp2_prs_sram_ri_update(&pe, ri, ri_mask);
2563 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L4,
2564 sizeof(struct ipv6hdr) - 6,
2565 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
2566
2567 mvpp2_prs_tcam_data_byte_set(&pe, 0, proto, MVPP2_PRS_TCAM_PROTO_MASK);
2568 mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_IPV6_NO_EXT_AI_BIT,
2569 MVPP2_PRS_IPV6_NO_EXT_AI_BIT);
2570 /* Unmask all ports */
2571 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2572
2573 /* Write HW */
2574 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP6);
2575 mvpp2_prs_hw_write(priv, &pe);
2576
2577 return 0;
2578}
2579
2580/* IPv6 L3 multicast entry */
2581static int mvpp2_prs_ip6_cast(struct mvpp2 *priv, unsigned short l3_cast)
2582{
2583 struct mvpp2_prs_entry pe;
2584 int tid;
2585
2586 if (l3_cast != MVPP2_PRS_L3_MULTI_CAST)
2587 return -EINVAL;
2588
2589 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2590 MVPP2_PE_LAST_FREE_TID);
2591 if (tid < 0)
2592 return tid;
2593
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002594 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002595 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP6);
2596 pe.index = tid;
2597
2598 /* Finished: go to flowid generation */
2599 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP6);
2600 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_MCAST,
2601 MVPP2_PRS_RI_L3_ADDR_MASK);
2602 mvpp2_prs_sram_ai_update(&pe, MVPP2_PRS_IPV6_NO_EXT_AI_BIT,
2603 MVPP2_PRS_IPV6_NO_EXT_AI_BIT);
2604 /* Shift back to IPv6 NH */
2605 mvpp2_prs_sram_shift_set(&pe, -18, MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2606
2607 mvpp2_prs_tcam_data_byte_set(&pe, 0, MVPP2_PRS_IPV6_MC,
2608 MVPP2_PRS_IPV6_MC_MASK);
2609 mvpp2_prs_tcam_ai_update(&pe, 0, MVPP2_PRS_IPV6_NO_EXT_AI_BIT);
2610 /* Unmask all ports */
2611 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2612
2613 /* Update shadow table and hw entry */
2614 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP6);
2615 mvpp2_prs_hw_write(priv, &pe);
2616
2617 return 0;
2618}
2619
2620/* Parser per-port initialization */
2621static void mvpp2_prs_hw_port_init(struct mvpp2 *priv, int port, int lu_first,
2622 int lu_max, int offset)
2623{
2624 u32 val;
2625
2626 /* Set lookup ID */
2627 val = mvpp2_read(priv, MVPP2_PRS_INIT_LOOKUP_REG);
2628 val &= ~MVPP2_PRS_PORT_LU_MASK(port);
2629 val |= MVPP2_PRS_PORT_LU_VAL(port, lu_first);
2630 mvpp2_write(priv, MVPP2_PRS_INIT_LOOKUP_REG, val);
2631
2632 /* Set maximum number of loops for packet received from port */
2633 val = mvpp2_read(priv, MVPP2_PRS_MAX_LOOP_REG(port));
2634 val &= ~MVPP2_PRS_MAX_LOOP_MASK(port);
2635 val |= MVPP2_PRS_MAX_LOOP_VAL(port, lu_max);
2636 mvpp2_write(priv, MVPP2_PRS_MAX_LOOP_REG(port), val);
2637
2638 /* Set initial offset for packet header extraction for the first
2639 * searching loop
2640 */
2641 val = mvpp2_read(priv, MVPP2_PRS_INIT_OFFS_REG(port));
2642 val &= ~MVPP2_PRS_INIT_OFF_MASK(port);
2643 val |= MVPP2_PRS_INIT_OFF_VAL(port, offset);
2644 mvpp2_write(priv, MVPP2_PRS_INIT_OFFS_REG(port), val);
2645}
2646
2647/* Default flow entries initialization for all ports */
2648static void mvpp2_prs_def_flow_init(struct mvpp2 *priv)
2649{
2650 struct mvpp2_prs_entry pe;
2651 int port;
2652
2653 for (port = 0; port < MVPP2_MAX_PORTS; port++) {
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002654 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002655 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
2656 pe.index = MVPP2_PE_FIRST_DEFAULT_FLOW - port;
2657
2658 /* Mask all ports */
2659 mvpp2_prs_tcam_port_map_set(&pe, 0);
2660
2661 /* Set flow ID*/
2662 mvpp2_prs_sram_ai_update(&pe, port, MVPP2_PRS_FLOW_ID_MASK);
2663 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_DONE_BIT, 1);
2664
2665 /* Update shadow table and hw entry */
2666 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_FLOWS);
2667 mvpp2_prs_hw_write(priv, &pe);
2668 }
2669}
2670
2671/* Set default entry for Marvell Header field */
2672static void mvpp2_prs_mh_init(struct mvpp2 *priv)
2673{
2674 struct mvpp2_prs_entry pe;
2675
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002676 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002677
2678 pe.index = MVPP2_PE_MH_DEFAULT;
2679 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MH);
2680 mvpp2_prs_sram_shift_set(&pe, MVPP2_MH_SIZE,
2681 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2682 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_MAC);
2683
2684 /* Unmask all ports */
2685 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2686
2687 /* Update shadow table and hw entry */
2688 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MH);
2689 mvpp2_prs_hw_write(priv, &pe);
2690}
2691
2692/* Set default entires (place holder) for promiscuous, non-promiscuous and
2693 * multicast MAC addresses
2694 */
2695static void mvpp2_prs_mac_init(struct mvpp2 *priv)
2696{
2697 struct mvpp2_prs_entry pe;
2698
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002699 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002700
2701 /* Non-promiscuous mode for all ports - DROP unknown packets */
2702 pe.index = MVPP2_PE_MAC_NON_PROMISCUOUS;
2703 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MAC);
2704
2705 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_DROP_MASK,
2706 MVPP2_PRS_RI_DROP_MASK);
2707 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
2708 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
2709
2710 /* Unmask all ports */
2711 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2712
2713 /* Update shadow table and hw entry */
2714 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MAC);
2715 mvpp2_prs_hw_write(priv, &pe);
2716
Maxime Chevallier10fea262018-03-07 15:18:04 +01002717 /* Create dummy entries for drop all and promiscuous modes */
Marcin Wojtas3f518502014-07-10 16:52:13 -03002718 mvpp2_prs_mac_drop_all_set(priv, 0, false);
Maxime Chevallier10fea262018-03-07 15:18:04 +01002719 mvpp2_prs_mac_promisc_set(priv, 0, MVPP2_PRS_L2_UNI_CAST, false);
2720 mvpp2_prs_mac_promisc_set(priv, 0, MVPP2_PRS_L2_MULTI_CAST, false);
Marcin Wojtas3f518502014-07-10 16:52:13 -03002721}
2722
2723/* Set default entries for various types of dsa packets */
2724static void mvpp2_prs_dsa_init(struct mvpp2 *priv)
2725{
2726 struct mvpp2_prs_entry pe;
2727
2728 /* None tagged EDSA entry - place holder */
2729 mvpp2_prs_dsa_tag_set(priv, 0, false, MVPP2_PRS_UNTAGGED,
2730 MVPP2_PRS_EDSA);
2731
2732 /* Tagged EDSA entry - place holder */
2733 mvpp2_prs_dsa_tag_set(priv, 0, false, MVPP2_PRS_TAGGED, MVPP2_PRS_EDSA);
2734
2735 /* None tagged DSA entry - place holder */
2736 mvpp2_prs_dsa_tag_set(priv, 0, false, MVPP2_PRS_UNTAGGED,
2737 MVPP2_PRS_DSA);
2738
2739 /* Tagged DSA entry - place holder */
2740 mvpp2_prs_dsa_tag_set(priv, 0, false, MVPP2_PRS_TAGGED, MVPP2_PRS_DSA);
2741
2742 /* None tagged EDSA ethertype entry - place holder*/
2743 mvpp2_prs_dsa_tag_ethertype_set(priv, 0, false,
2744 MVPP2_PRS_UNTAGGED, MVPP2_PRS_EDSA);
2745
2746 /* Tagged EDSA ethertype entry - place holder*/
2747 mvpp2_prs_dsa_tag_ethertype_set(priv, 0, false,
2748 MVPP2_PRS_TAGGED, MVPP2_PRS_EDSA);
2749
2750 /* None tagged DSA ethertype entry */
2751 mvpp2_prs_dsa_tag_ethertype_set(priv, 0, true,
2752 MVPP2_PRS_UNTAGGED, MVPP2_PRS_DSA);
2753
2754 /* Tagged DSA ethertype entry */
2755 mvpp2_prs_dsa_tag_ethertype_set(priv, 0, true,
2756 MVPP2_PRS_TAGGED, MVPP2_PRS_DSA);
2757
2758 /* Set default entry, in case DSA or EDSA tag not found */
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002759 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002760 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_DSA);
2761 pe.index = MVPP2_PE_DSA_DEFAULT;
2762 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_VLAN);
2763
2764 /* Shift 0 bytes */
2765 mvpp2_prs_sram_shift_set(&pe, 0, MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2766 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MAC);
2767
2768 /* Clear all sram ai bits for next iteration */
2769 mvpp2_prs_sram_ai_update(&pe, 0, MVPP2_PRS_SRAM_AI_MASK);
2770
2771 /* Unmask all ports */
2772 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2773
2774 mvpp2_prs_hw_write(priv, &pe);
2775}
2776
Maxime Chevallier56beda32018-02-28 10:14:13 +01002777/* Initialize parser entries for VID filtering */
2778static void mvpp2_prs_vid_init(struct mvpp2 *priv)
2779{
2780 struct mvpp2_prs_entry pe;
2781
2782 memset(&pe, 0, sizeof(pe));
2783
2784 /* Set default vid entry */
2785 pe.index = MVPP2_PE_VID_FLTR_DEFAULT;
2786 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_VID);
2787
2788 mvpp2_prs_tcam_ai_update(&pe, 0, MVPP2_PRS_EDSA_VID_AI_BIT);
2789
2790 /* Skip VLAN header - Set offset to 4 bytes */
2791 mvpp2_prs_sram_shift_set(&pe, MVPP2_VLAN_TAG_LEN,
2792 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2793
2794 /* Clear all ai bits for next iteration */
2795 mvpp2_prs_sram_ai_update(&pe, 0, MVPP2_PRS_SRAM_AI_MASK);
2796
2797 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_L2);
2798
2799 /* Unmask all ports */
2800 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2801
2802 /* Update shadow table and hw entry */
2803 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_VID);
2804 mvpp2_prs_hw_write(priv, &pe);
2805
2806 /* Set default vid entry for extended DSA*/
2807 memset(&pe, 0, sizeof(pe));
2808
2809 /* Set default vid entry */
2810 pe.index = MVPP2_PE_VID_EDSA_FLTR_DEFAULT;
2811 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_VID);
2812
2813 mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_EDSA_VID_AI_BIT,
2814 MVPP2_PRS_EDSA_VID_AI_BIT);
2815
2816 /* Skip VLAN header - Set offset to 8 bytes */
2817 mvpp2_prs_sram_shift_set(&pe, MVPP2_VLAN_TAG_EDSA_LEN,
2818 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2819
2820 /* Clear all ai bits for next iteration */
2821 mvpp2_prs_sram_ai_update(&pe, 0, MVPP2_PRS_SRAM_AI_MASK);
2822
2823 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_L2);
2824
2825 /* Unmask all ports */
2826 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2827
2828 /* Update shadow table and hw entry */
2829 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_VID);
2830 mvpp2_prs_hw_write(priv, &pe);
2831}
2832
Marcin Wojtas3f518502014-07-10 16:52:13 -03002833/* Match basic ethertypes */
2834static int mvpp2_prs_etype_init(struct mvpp2 *priv)
2835{
2836 struct mvpp2_prs_entry pe;
2837 int tid;
2838
2839 /* Ethertype: PPPoE */
2840 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2841 MVPP2_PE_LAST_FREE_TID);
2842 if (tid < 0)
2843 return tid;
2844
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002845 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002846 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
2847 pe.index = tid;
2848
2849 mvpp2_prs_match_etype(&pe, 0, ETH_P_PPP_SES);
2850
2851 mvpp2_prs_sram_shift_set(&pe, MVPP2_PPPOE_HDR_SIZE,
2852 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2853 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_PPPOE);
2854 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_PPPOE_MASK,
2855 MVPP2_PRS_RI_PPPOE_MASK);
2856
2857 /* Update shadow table and hw entry */
2858 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
2859 priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
2860 priv->prs_shadow[pe.index].finish = false;
2861 mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_PPPOE_MASK,
2862 MVPP2_PRS_RI_PPPOE_MASK);
2863 mvpp2_prs_hw_write(priv, &pe);
2864
2865 /* Ethertype: ARP */
2866 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2867 MVPP2_PE_LAST_FREE_TID);
2868 if (tid < 0)
2869 return tid;
2870
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002871 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002872 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
2873 pe.index = tid;
2874
2875 mvpp2_prs_match_etype(&pe, 0, ETH_P_ARP);
2876
2877 /* Generate flow in the next iteration*/
2878 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
2879 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
2880 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_ARP,
2881 MVPP2_PRS_RI_L3_PROTO_MASK);
2882 /* Set L3 offset */
2883 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
2884 MVPP2_ETH_TYPE_LEN,
2885 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
2886
2887 /* Update shadow table and hw entry */
2888 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
2889 priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
2890 priv->prs_shadow[pe.index].finish = true;
2891 mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_ARP,
2892 MVPP2_PRS_RI_L3_PROTO_MASK);
2893 mvpp2_prs_hw_write(priv, &pe);
2894
2895 /* Ethertype: LBTD */
2896 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2897 MVPP2_PE_LAST_FREE_TID);
2898 if (tid < 0)
2899 return tid;
2900
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002901 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002902 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
2903 pe.index = tid;
2904
2905 mvpp2_prs_match_etype(&pe, 0, MVPP2_IP_LBDT_TYPE);
2906
2907 /* Generate flow in the next iteration*/
2908 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
2909 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
2910 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_CPU_CODE_RX_SPEC |
2911 MVPP2_PRS_RI_UDF3_RX_SPECIAL,
2912 MVPP2_PRS_RI_CPU_CODE_MASK |
2913 MVPP2_PRS_RI_UDF3_MASK);
2914 /* Set L3 offset */
2915 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
2916 MVPP2_ETH_TYPE_LEN,
2917 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
2918
2919 /* Update shadow table and hw entry */
2920 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
2921 priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
2922 priv->prs_shadow[pe.index].finish = true;
2923 mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_CPU_CODE_RX_SPEC |
2924 MVPP2_PRS_RI_UDF3_RX_SPECIAL,
2925 MVPP2_PRS_RI_CPU_CODE_MASK |
2926 MVPP2_PRS_RI_UDF3_MASK);
2927 mvpp2_prs_hw_write(priv, &pe);
2928
2929 /* Ethertype: IPv4 without options */
2930 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2931 MVPP2_PE_LAST_FREE_TID);
2932 if (tid < 0)
2933 return tid;
2934
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002935 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002936 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
2937 pe.index = tid;
2938
2939 mvpp2_prs_match_etype(&pe, 0, ETH_P_IP);
2940 mvpp2_prs_tcam_data_byte_set(&pe, MVPP2_ETH_TYPE_LEN,
2941 MVPP2_PRS_IPV4_HEAD | MVPP2_PRS_IPV4_IHL,
2942 MVPP2_PRS_IPV4_HEAD_MASK |
2943 MVPP2_PRS_IPV4_IHL_MASK);
2944
2945 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP4);
2946 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP4,
2947 MVPP2_PRS_RI_L3_PROTO_MASK);
2948 /* Skip eth_type + 4 bytes of IP header */
2949 mvpp2_prs_sram_shift_set(&pe, MVPP2_ETH_TYPE_LEN + 4,
2950 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2951 /* Set L3 offset */
2952 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
2953 MVPP2_ETH_TYPE_LEN,
2954 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
2955
2956 /* Update shadow table and hw entry */
2957 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
2958 priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
2959 priv->prs_shadow[pe.index].finish = false;
2960 mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_IP4,
2961 MVPP2_PRS_RI_L3_PROTO_MASK);
2962 mvpp2_prs_hw_write(priv, &pe);
2963
2964 /* Ethertype: IPv4 with options */
2965 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2966 MVPP2_PE_LAST_FREE_TID);
2967 if (tid < 0)
2968 return tid;
2969
2970 pe.index = tid;
2971
2972 /* Clear tcam data before updating */
2973 pe.tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE(MVPP2_ETH_TYPE_LEN)] = 0x0;
2974 pe.tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE_EN(MVPP2_ETH_TYPE_LEN)] = 0x0;
2975
2976 mvpp2_prs_tcam_data_byte_set(&pe, MVPP2_ETH_TYPE_LEN,
2977 MVPP2_PRS_IPV4_HEAD,
2978 MVPP2_PRS_IPV4_HEAD_MASK);
2979
2980 /* Clear ri before updating */
2981 pe.sram.word[MVPP2_PRS_SRAM_RI_WORD] = 0x0;
2982 pe.sram.word[MVPP2_PRS_SRAM_RI_CTRL_WORD] = 0x0;
2983 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP4_OPT,
2984 MVPP2_PRS_RI_L3_PROTO_MASK);
2985
2986 /* Update shadow table and hw entry */
2987 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
2988 priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
2989 priv->prs_shadow[pe.index].finish = false;
2990 mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_IP4_OPT,
2991 MVPP2_PRS_RI_L3_PROTO_MASK);
2992 mvpp2_prs_hw_write(priv, &pe);
2993
2994 /* Ethertype: IPv6 without options */
2995 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2996 MVPP2_PE_LAST_FREE_TID);
2997 if (tid < 0)
2998 return tid;
2999
Markus Elfringc5b2ce22017-04-17 10:30:29 +02003000 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03003001 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
3002 pe.index = tid;
3003
3004 mvpp2_prs_match_etype(&pe, 0, ETH_P_IPV6);
3005
3006 /* Skip DIP of IPV6 header */
3007 mvpp2_prs_sram_shift_set(&pe, MVPP2_ETH_TYPE_LEN + 8 +
3008 MVPP2_MAX_L3_ADDR_SIZE,
3009 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
3010 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP6);
3011 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP6,
3012 MVPP2_PRS_RI_L3_PROTO_MASK);
3013 /* Set L3 offset */
3014 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
3015 MVPP2_ETH_TYPE_LEN,
3016 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
3017
3018 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
3019 priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
3020 priv->prs_shadow[pe.index].finish = false;
3021 mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_IP6,
3022 MVPP2_PRS_RI_L3_PROTO_MASK);
3023 mvpp2_prs_hw_write(priv, &pe);
3024
3025 /* Default entry for MVPP2_PRS_LU_L2 - Unknown ethtype */
3026 memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
3027 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
3028 pe.index = MVPP2_PE_ETH_TYPE_UN;
3029
3030 /* Unmask all ports */
3031 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
3032
3033 /* Generate flow in the next iteration*/
3034 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
3035 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
3036 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_UN,
3037 MVPP2_PRS_RI_L3_PROTO_MASK);
3038 /* Set L3 offset even it's unknown L3 */
3039 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
3040 MVPP2_ETH_TYPE_LEN,
3041 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
3042
3043 /* Update shadow table and hw entry */
3044 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
3045 priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
3046 priv->prs_shadow[pe.index].finish = true;
3047 mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_UN,
3048 MVPP2_PRS_RI_L3_PROTO_MASK);
3049 mvpp2_prs_hw_write(priv, &pe);
3050
3051 return 0;
3052}
3053
3054/* Configure vlan entries and detect up to 2 successive VLAN tags.
3055 * Possible options:
3056 * 0x8100, 0x88A8
3057 * 0x8100, 0x8100
3058 * 0x8100
3059 * 0x88A8
3060 */
3061static int mvpp2_prs_vlan_init(struct platform_device *pdev, struct mvpp2 *priv)
3062{
3063 struct mvpp2_prs_entry pe;
3064 int err;
3065
3066 priv->prs_double_vlans = devm_kcalloc(&pdev->dev, sizeof(bool),
3067 MVPP2_PRS_DBL_VLANS_MAX,
3068 GFP_KERNEL);
3069 if (!priv->prs_double_vlans)
3070 return -ENOMEM;
3071
3072 /* Double VLAN: 0x8100, 0x88A8 */
3073 err = mvpp2_prs_double_vlan_add(priv, ETH_P_8021Q, ETH_P_8021AD,
3074 MVPP2_PRS_PORT_MASK);
3075 if (err)
3076 return err;
3077
3078 /* Double VLAN: 0x8100, 0x8100 */
3079 err = mvpp2_prs_double_vlan_add(priv, ETH_P_8021Q, ETH_P_8021Q,
3080 MVPP2_PRS_PORT_MASK);
3081 if (err)
3082 return err;
3083
3084 /* Single VLAN: 0x88a8 */
3085 err = mvpp2_prs_vlan_add(priv, ETH_P_8021AD, MVPP2_PRS_SINGLE_VLAN_AI,
3086 MVPP2_PRS_PORT_MASK);
3087 if (err)
3088 return err;
3089
3090 /* Single VLAN: 0x8100 */
3091 err = mvpp2_prs_vlan_add(priv, ETH_P_8021Q, MVPP2_PRS_SINGLE_VLAN_AI,
3092 MVPP2_PRS_PORT_MASK);
3093 if (err)
3094 return err;
3095
3096 /* Set default double vlan entry */
Markus Elfringc5b2ce22017-04-17 10:30:29 +02003097 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03003098 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_VLAN);
3099 pe.index = MVPP2_PE_VLAN_DBL;
3100
Maxime Chevallier56beda32018-02-28 10:14:13 +01003101 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_VID);
3102
Marcin Wojtas3f518502014-07-10 16:52:13 -03003103 /* Clear ai for next iterations */
3104 mvpp2_prs_sram_ai_update(&pe, 0, MVPP2_PRS_SRAM_AI_MASK);
3105 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_VLAN_DOUBLE,
3106 MVPP2_PRS_RI_VLAN_MASK);
3107
3108 mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_DBL_VLAN_AI_BIT,
3109 MVPP2_PRS_DBL_VLAN_AI_BIT);
3110 /* Unmask all ports */
3111 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
3112
3113 /* Update shadow table and hw entry */
3114 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_VLAN);
3115 mvpp2_prs_hw_write(priv, &pe);
3116
3117 /* Set default vlan none entry */
Markus Elfringc5b2ce22017-04-17 10:30:29 +02003118 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03003119 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_VLAN);
3120 pe.index = MVPP2_PE_VLAN_NONE;
3121
3122 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_L2);
3123 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_VLAN_NONE,
3124 MVPP2_PRS_RI_VLAN_MASK);
3125
3126 /* Unmask all ports */
3127 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
3128
3129 /* Update shadow table and hw entry */
3130 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_VLAN);
3131 mvpp2_prs_hw_write(priv, &pe);
3132
3133 return 0;
3134}
3135
3136/* Set entries for PPPoE ethertype */
3137static int mvpp2_prs_pppoe_init(struct mvpp2 *priv)
3138{
3139 struct mvpp2_prs_entry pe;
3140 int tid;
3141
3142 /* IPv4 over PPPoE with options */
3143 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
3144 MVPP2_PE_LAST_FREE_TID);
3145 if (tid < 0)
3146 return tid;
3147
Markus Elfringc5b2ce22017-04-17 10:30:29 +02003148 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03003149 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_PPPOE);
3150 pe.index = tid;
3151
3152 mvpp2_prs_match_etype(&pe, 0, PPP_IP);
3153
3154 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP4);
3155 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP4_OPT,
3156 MVPP2_PRS_RI_L3_PROTO_MASK);
3157 /* Skip eth_type + 4 bytes of IP header */
3158 mvpp2_prs_sram_shift_set(&pe, MVPP2_ETH_TYPE_LEN + 4,
3159 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
3160 /* Set L3 offset */
3161 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
3162 MVPP2_ETH_TYPE_LEN,
3163 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
3164
3165 /* Update shadow table and hw entry */
3166 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_PPPOE);
3167 mvpp2_prs_hw_write(priv, &pe);
3168
3169 /* IPv4 over PPPoE without options */
3170 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
3171 MVPP2_PE_LAST_FREE_TID);
3172 if (tid < 0)
3173 return tid;
3174
3175 pe.index = tid;
3176
3177 mvpp2_prs_tcam_data_byte_set(&pe, MVPP2_ETH_TYPE_LEN,
3178 MVPP2_PRS_IPV4_HEAD | MVPP2_PRS_IPV4_IHL,
3179 MVPP2_PRS_IPV4_HEAD_MASK |
3180 MVPP2_PRS_IPV4_IHL_MASK);
3181
3182 /* Clear ri before updating */
3183 pe.sram.word[MVPP2_PRS_SRAM_RI_WORD] = 0x0;
3184 pe.sram.word[MVPP2_PRS_SRAM_RI_CTRL_WORD] = 0x0;
3185 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP4,
3186 MVPP2_PRS_RI_L3_PROTO_MASK);
3187
3188 /* Update shadow table and hw entry */
3189 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_PPPOE);
3190 mvpp2_prs_hw_write(priv, &pe);
3191
3192 /* IPv6 over PPPoE */
3193 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
3194 MVPP2_PE_LAST_FREE_TID);
3195 if (tid < 0)
3196 return tid;
3197
Markus Elfringc5b2ce22017-04-17 10:30:29 +02003198 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03003199 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_PPPOE);
3200 pe.index = tid;
3201
3202 mvpp2_prs_match_etype(&pe, 0, PPP_IPV6);
3203
3204 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP6);
3205 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP6,
3206 MVPP2_PRS_RI_L3_PROTO_MASK);
3207 /* Skip eth_type + 4 bytes of IPv6 header */
3208 mvpp2_prs_sram_shift_set(&pe, MVPP2_ETH_TYPE_LEN + 4,
3209 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
3210 /* Set L3 offset */
3211 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
3212 MVPP2_ETH_TYPE_LEN,
3213 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
3214
3215 /* Update shadow table and hw entry */
3216 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_PPPOE);
3217 mvpp2_prs_hw_write(priv, &pe);
3218
3219 /* Non-IP over PPPoE */
3220 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
3221 MVPP2_PE_LAST_FREE_TID);
3222 if (tid < 0)
3223 return tid;
3224
Markus Elfringc5b2ce22017-04-17 10:30:29 +02003225 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03003226 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_PPPOE);
3227 pe.index = tid;
3228
3229 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_UN,
3230 MVPP2_PRS_RI_L3_PROTO_MASK);
3231
3232 /* Finished: go to flowid generation */
3233 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
3234 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
3235 /* Set L3 offset even if it's unknown L3 */
3236 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
3237 MVPP2_ETH_TYPE_LEN,
3238 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
3239
3240 /* Update shadow table and hw entry */
3241 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_PPPOE);
3242 mvpp2_prs_hw_write(priv, &pe);
3243
3244 return 0;
3245}
3246
3247/* Initialize entries for IPv4 */
3248static int mvpp2_prs_ip4_init(struct mvpp2 *priv)
3249{
3250 struct mvpp2_prs_entry pe;
3251 int err;
3252
3253 /* Set entries for TCP, UDP and IGMP over IPv4 */
3254 err = mvpp2_prs_ip4_proto(priv, IPPROTO_TCP, MVPP2_PRS_RI_L4_TCP,
3255 MVPP2_PRS_RI_L4_PROTO_MASK);
3256 if (err)
3257 return err;
3258
3259 err = mvpp2_prs_ip4_proto(priv, IPPROTO_UDP, MVPP2_PRS_RI_L4_UDP,
3260 MVPP2_PRS_RI_L4_PROTO_MASK);
3261 if (err)
3262 return err;
3263
3264 err = mvpp2_prs_ip4_proto(priv, IPPROTO_IGMP,
3265 MVPP2_PRS_RI_CPU_CODE_RX_SPEC |
3266 MVPP2_PRS_RI_UDF3_RX_SPECIAL,
3267 MVPP2_PRS_RI_CPU_CODE_MASK |
3268 MVPP2_PRS_RI_UDF3_MASK);
3269 if (err)
3270 return err;
3271
3272 /* IPv4 Broadcast */
3273 err = mvpp2_prs_ip4_cast(priv, MVPP2_PRS_L3_BROAD_CAST);
3274 if (err)
3275 return err;
3276
3277 /* IPv4 Multicast */
3278 err = mvpp2_prs_ip4_cast(priv, MVPP2_PRS_L3_MULTI_CAST);
3279 if (err)
3280 return err;
3281
3282 /* Default IPv4 entry for unknown protocols */
Markus Elfringc5b2ce22017-04-17 10:30:29 +02003283 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03003284 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP4);
3285 pe.index = MVPP2_PE_IP4_PROTO_UN;
3286
3287 /* Set next lu to IPv4 */
3288 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP4);
3289 mvpp2_prs_sram_shift_set(&pe, 12, MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
3290 /* Set L4 offset */
3291 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L4,
3292 sizeof(struct iphdr) - 4,
3293 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
3294 mvpp2_prs_sram_ai_update(&pe, MVPP2_PRS_IPV4_DIP_AI_BIT,
3295 MVPP2_PRS_IPV4_DIP_AI_BIT);
3296 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L4_OTHER,
3297 MVPP2_PRS_RI_L4_PROTO_MASK);
3298
3299 mvpp2_prs_tcam_ai_update(&pe, 0, MVPP2_PRS_IPV4_DIP_AI_BIT);
3300 /* Unmask all ports */
3301 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
3302
3303 /* Update shadow table and hw entry */
3304 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4);
3305 mvpp2_prs_hw_write(priv, &pe);
3306
3307 /* Default IPv4 entry for unicast address */
Markus Elfringc5b2ce22017-04-17 10:30:29 +02003308 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03003309 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP4);
3310 pe.index = MVPP2_PE_IP4_ADDR_UN;
3311
3312 /* Finished: go to flowid generation */
3313 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
3314 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
3315 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_UCAST,
3316 MVPP2_PRS_RI_L3_ADDR_MASK);
3317
3318 mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_IPV4_DIP_AI_BIT,
3319 MVPP2_PRS_IPV4_DIP_AI_BIT);
3320 /* Unmask all ports */
3321 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
3322
3323 /* Update shadow table and hw entry */
3324 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4);
3325 mvpp2_prs_hw_write(priv, &pe);
3326
3327 return 0;
3328}
3329
3330/* Initialize entries for IPv6 */
3331static int mvpp2_prs_ip6_init(struct mvpp2 *priv)
3332{
3333 struct mvpp2_prs_entry pe;
3334 int tid, err;
3335
3336 /* Set entries for TCP, UDP and ICMP over IPv6 */
3337 err = mvpp2_prs_ip6_proto(priv, IPPROTO_TCP,
3338 MVPP2_PRS_RI_L4_TCP,
3339 MVPP2_PRS_RI_L4_PROTO_MASK);
3340 if (err)
3341 return err;
3342
3343 err = mvpp2_prs_ip6_proto(priv, IPPROTO_UDP,
3344 MVPP2_PRS_RI_L4_UDP,
3345 MVPP2_PRS_RI_L4_PROTO_MASK);
3346 if (err)
3347 return err;
3348
3349 err = mvpp2_prs_ip6_proto(priv, IPPROTO_ICMPV6,
3350 MVPP2_PRS_RI_CPU_CODE_RX_SPEC |
3351 MVPP2_PRS_RI_UDF3_RX_SPECIAL,
3352 MVPP2_PRS_RI_CPU_CODE_MASK |
3353 MVPP2_PRS_RI_UDF3_MASK);
3354 if (err)
3355 return err;
3356
3357 /* IPv4 is the last header. This is similar case as 6-TCP or 17-UDP */
3358 /* Result Info: UDF7=1, DS lite */
3359 err = mvpp2_prs_ip6_proto(priv, IPPROTO_IPIP,
3360 MVPP2_PRS_RI_UDF7_IP6_LITE,
3361 MVPP2_PRS_RI_UDF7_MASK);
3362 if (err)
3363 return err;
3364
3365 /* IPv6 multicast */
3366 err = mvpp2_prs_ip6_cast(priv, MVPP2_PRS_L3_MULTI_CAST);
3367 if (err)
3368 return err;
3369
3370 /* Entry for checking hop limit */
3371 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
3372 MVPP2_PE_LAST_FREE_TID);
3373 if (tid < 0)
3374 return tid;
3375
Markus Elfringc5b2ce22017-04-17 10:30:29 +02003376 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03003377 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP6);
3378 pe.index = tid;
3379
3380 /* Finished: go to flowid generation */
3381 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
3382 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
3383 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_UN |
3384 MVPP2_PRS_RI_DROP_MASK,
3385 MVPP2_PRS_RI_L3_PROTO_MASK |
3386 MVPP2_PRS_RI_DROP_MASK);
3387
3388 mvpp2_prs_tcam_data_byte_set(&pe, 1, 0x00, MVPP2_PRS_IPV6_HOP_MASK);
3389 mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_IPV6_NO_EXT_AI_BIT,
3390 MVPP2_PRS_IPV6_NO_EXT_AI_BIT);
3391
3392 /* Update shadow table and hw entry */
3393 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4);
3394 mvpp2_prs_hw_write(priv, &pe);
3395
3396 /* Default IPv6 entry for unknown protocols */
Markus Elfringc5b2ce22017-04-17 10:30:29 +02003397 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03003398 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP6);
3399 pe.index = MVPP2_PE_IP6_PROTO_UN;
3400
3401 /* Finished: go to flowid generation */
3402 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
3403 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
3404 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L4_OTHER,
3405 MVPP2_PRS_RI_L4_PROTO_MASK);
3406 /* Set L4 offset relatively to our current place */
3407 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L4,
3408 sizeof(struct ipv6hdr) - 4,
3409 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
3410
3411 mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_IPV6_NO_EXT_AI_BIT,
3412 MVPP2_PRS_IPV6_NO_EXT_AI_BIT);
3413 /* Unmask all ports */
3414 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
3415
3416 /* Update shadow table and hw entry */
3417 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4);
3418 mvpp2_prs_hw_write(priv, &pe);
3419
3420 /* Default IPv6 entry for unknown ext protocols */
3421 memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
3422 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP6);
3423 pe.index = MVPP2_PE_IP6_EXT_PROTO_UN;
3424
3425 /* Finished: go to flowid generation */
3426 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
3427 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
3428 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L4_OTHER,
3429 MVPP2_PRS_RI_L4_PROTO_MASK);
3430
3431 mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_IPV6_EXT_AI_BIT,
3432 MVPP2_PRS_IPV6_EXT_AI_BIT);
3433 /* Unmask all ports */
3434 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
3435
3436 /* Update shadow table and hw entry */
3437 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4);
3438 mvpp2_prs_hw_write(priv, &pe);
3439
3440 /* Default IPv6 entry for unicast address */
3441 memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
3442 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP6);
3443 pe.index = MVPP2_PE_IP6_ADDR_UN;
3444
3445 /* Finished: go to IPv6 again */
3446 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP6);
3447 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_UCAST,
3448 MVPP2_PRS_RI_L3_ADDR_MASK);
3449 mvpp2_prs_sram_ai_update(&pe, MVPP2_PRS_IPV6_NO_EXT_AI_BIT,
3450 MVPP2_PRS_IPV6_NO_EXT_AI_BIT);
3451 /* Shift back to IPV6 NH */
3452 mvpp2_prs_sram_shift_set(&pe, -18, MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
3453
3454 mvpp2_prs_tcam_ai_update(&pe, 0, MVPP2_PRS_IPV6_NO_EXT_AI_BIT);
3455 /* Unmask all ports */
3456 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
3457
3458 /* Update shadow table and hw entry */
3459 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP6);
3460 mvpp2_prs_hw_write(priv, &pe);
3461
3462 return 0;
3463}
3464
Maxime Chevallier56beda32018-02-28 10:14:13 +01003465/* Find tcam entry with matched pair <vid,port> */
3466static int mvpp2_prs_vid_range_find(struct mvpp2 *priv, int pmap, u16 vid,
3467 u16 mask)
3468{
3469 unsigned char byte[2], enable[2];
3470 struct mvpp2_prs_entry pe;
3471 u16 rvid, rmask;
3472 int tid;
3473
3474 /* Go through the all entries with MVPP2_PRS_LU_VID */
3475 for (tid = MVPP2_PE_VID_FILT_RANGE_START;
3476 tid <= MVPP2_PE_VID_FILT_RANGE_END; tid++) {
3477 if (!priv->prs_shadow[tid].valid ||
3478 priv->prs_shadow[tid].lu != MVPP2_PRS_LU_VID)
3479 continue;
3480
Maxime Chevallier47e0e142018-03-26 15:34:22 +02003481 mvpp2_prs_init_from_hw(priv, &pe, tid);
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003482
Maxime Chevallier56beda32018-02-28 10:14:13 +01003483 mvpp2_prs_tcam_data_byte_get(&pe, 2, &byte[0], &enable[0]);
3484 mvpp2_prs_tcam_data_byte_get(&pe, 3, &byte[1], &enable[1]);
3485
3486 rvid = ((byte[0] & 0xf) << 8) + byte[1];
3487 rmask = ((enable[0] & 0xf) << 8) + enable[1];
3488
3489 if (rvid != vid || rmask != mask)
3490 continue;
3491
3492 return tid;
3493 }
3494
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003495 return -ENOENT;
Maxime Chevallier56beda32018-02-28 10:14:13 +01003496}
3497
3498/* Write parser entry for VID filtering */
3499static int mvpp2_prs_vid_entry_add(struct mvpp2_port *port, u16 vid)
3500{
3501 unsigned int vid_start = MVPP2_PE_VID_FILT_RANGE_START +
3502 port->id * MVPP2_PRS_VLAN_FILT_MAX;
3503 unsigned int mask = 0xfff, reg_val, shift;
3504 struct mvpp2 *priv = port->priv;
3505 struct mvpp2_prs_entry pe;
3506 int tid;
3507
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003508 memset(&pe, 0, sizeof(pe));
3509
Maxime Chevallier56beda32018-02-28 10:14:13 +01003510 /* Scan TCAM and see if entry with this <vid,port> already exist */
3511 tid = mvpp2_prs_vid_range_find(priv, (1 << port->id), vid, mask);
3512
3513 reg_val = mvpp2_read(priv, MVPP2_MH_REG(port->id));
3514 if (reg_val & MVPP2_DSA_EXTENDED)
3515 shift = MVPP2_VLAN_TAG_EDSA_LEN;
3516 else
3517 shift = MVPP2_VLAN_TAG_LEN;
3518
3519 /* No such entry */
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003520 if (tid < 0) {
Maxime Chevallier56beda32018-02-28 10:14:13 +01003521
3522 /* Go through all entries from first to last in vlan range */
3523 tid = mvpp2_prs_tcam_first_free(priv, vid_start,
3524 vid_start +
3525 MVPP2_PRS_VLAN_FILT_MAX_ENTRY);
3526
3527 /* There isn't room for a new VID filter */
3528 if (tid < 0)
3529 return tid;
3530
3531 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_VID);
3532 pe.index = tid;
3533
3534 /* Mask all ports */
3535 mvpp2_prs_tcam_port_map_set(&pe, 0);
3536 } else {
Maxime Chevallier47e0e142018-03-26 15:34:22 +02003537 mvpp2_prs_init_from_hw(priv, &pe, tid);
Maxime Chevallier56beda32018-02-28 10:14:13 +01003538 }
3539
3540 /* Enable the current port */
3541 mvpp2_prs_tcam_port_set(&pe, port->id, true);
3542
3543 /* Continue - set next lookup */
3544 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_L2);
3545
3546 /* Skip VLAN header - Set offset to 4 or 8 bytes */
3547 mvpp2_prs_sram_shift_set(&pe, shift, MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
3548
3549 /* Set match on VID */
3550 mvpp2_prs_match_vid(&pe, MVPP2_PRS_VID_TCAM_BYTE, vid);
3551
3552 /* Clear all ai bits for next iteration */
3553 mvpp2_prs_sram_ai_update(&pe, 0, MVPP2_PRS_SRAM_AI_MASK);
3554
3555 /* Update shadow table */
3556 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_VID);
3557 mvpp2_prs_hw_write(priv, &pe);
3558
3559 return 0;
3560}
3561
3562/* Write parser entry for VID filtering */
3563static void mvpp2_prs_vid_entry_remove(struct mvpp2_port *port, u16 vid)
3564{
3565 struct mvpp2 *priv = port->priv;
3566 int tid;
3567
3568 /* Scan TCAM and see if entry with this <vid,port> already exist */
3569 tid = mvpp2_prs_vid_range_find(priv, (1 << port->id), vid, 0xfff);
3570
3571 /* No such entry */
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003572 if (tid < 0)
Maxime Chevallier56beda32018-02-28 10:14:13 +01003573 return;
3574
3575 mvpp2_prs_hw_inv(priv, tid);
3576 priv->prs_shadow[tid].valid = false;
3577}
3578
3579/* Remove all existing VID filters on this port */
3580static void mvpp2_prs_vid_remove_all(struct mvpp2_port *port)
3581{
3582 struct mvpp2 *priv = port->priv;
3583 int tid;
3584
3585 for (tid = MVPP2_PRS_VID_PORT_FIRST(port->id);
3586 tid <= MVPP2_PRS_VID_PORT_LAST(port->id); tid++) {
3587 if (priv->prs_shadow[tid].valid)
3588 mvpp2_prs_vid_entry_remove(port, tid);
3589 }
3590}
3591
3592/* Remove VID filering entry for this port */
3593static void mvpp2_prs_vid_disable_filtering(struct mvpp2_port *port)
3594{
3595 unsigned int tid = MVPP2_PRS_VID_PORT_DFLT(port->id);
3596 struct mvpp2 *priv = port->priv;
3597
3598 /* Invalidate the guard entry */
3599 mvpp2_prs_hw_inv(priv, tid);
3600
3601 priv->prs_shadow[tid].valid = false;
3602}
3603
3604/* Add guard entry that drops packets when no VID is matched on this port */
3605static void mvpp2_prs_vid_enable_filtering(struct mvpp2_port *port)
3606{
3607 unsigned int tid = MVPP2_PRS_VID_PORT_DFLT(port->id);
3608 struct mvpp2 *priv = port->priv;
3609 unsigned int reg_val, shift;
3610 struct mvpp2_prs_entry pe;
3611
3612 if (priv->prs_shadow[tid].valid)
3613 return;
3614
3615 memset(&pe, 0, sizeof(pe));
3616
3617 pe.index = tid;
3618
3619 reg_val = mvpp2_read(priv, MVPP2_MH_REG(port->id));
3620 if (reg_val & MVPP2_DSA_EXTENDED)
3621 shift = MVPP2_VLAN_TAG_EDSA_LEN;
3622 else
3623 shift = MVPP2_VLAN_TAG_LEN;
3624
3625 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_VID);
3626
3627 /* Mask all ports */
3628 mvpp2_prs_tcam_port_map_set(&pe, 0);
3629
3630 /* Update port mask */
3631 mvpp2_prs_tcam_port_set(&pe, port->id, true);
3632
3633 /* Continue - set next lookup */
3634 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_L2);
3635
3636 /* Skip VLAN header - Set offset to 4 or 8 bytes */
3637 mvpp2_prs_sram_shift_set(&pe, shift, MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
3638
3639 /* Drop VLAN packets that don't belong to any VIDs on this port */
3640 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_DROP_MASK,
3641 MVPP2_PRS_RI_DROP_MASK);
3642
3643 /* Clear all ai bits for next iteration */
3644 mvpp2_prs_sram_ai_update(&pe, 0, MVPP2_PRS_SRAM_AI_MASK);
3645
3646 /* Update shadow table */
3647 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_VID);
3648 mvpp2_prs_hw_write(priv, &pe);
3649}
3650
Marcin Wojtas3f518502014-07-10 16:52:13 -03003651/* Parser default initialization */
3652static int mvpp2_prs_default_init(struct platform_device *pdev,
3653 struct mvpp2 *priv)
3654{
3655 int err, index, i;
3656
3657 /* Enable tcam table */
3658 mvpp2_write(priv, MVPP2_PRS_TCAM_CTRL_REG, MVPP2_PRS_TCAM_EN_MASK);
3659
3660 /* Clear all tcam and sram entries */
3661 for (index = 0; index < MVPP2_PRS_TCAM_SRAM_SIZE; index++) {
3662 mvpp2_write(priv, MVPP2_PRS_TCAM_IDX_REG, index);
3663 for (i = 0; i < MVPP2_PRS_TCAM_WORDS; i++)
3664 mvpp2_write(priv, MVPP2_PRS_TCAM_DATA_REG(i), 0);
3665
3666 mvpp2_write(priv, MVPP2_PRS_SRAM_IDX_REG, index);
3667 for (i = 0; i < MVPP2_PRS_SRAM_WORDS; i++)
3668 mvpp2_write(priv, MVPP2_PRS_SRAM_DATA_REG(i), 0);
3669 }
3670
3671 /* Invalidate all tcam entries */
3672 for (index = 0; index < MVPP2_PRS_TCAM_SRAM_SIZE; index++)
3673 mvpp2_prs_hw_inv(priv, index);
3674
3675 priv->prs_shadow = devm_kcalloc(&pdev->dev, MVPP2_PRS_TCAM_SRAM_SIZE,
Markus Elfring37df25e2017-04-17 09:12:34 +02003676 sizeof(*priv->prs_shadow),
Marcin Wojtas3f518502014-07-10 16:52:13 -03003677 GFP_KERNEL);
3678 if (!priv->prs_shadow)
3679 return -ENOMEM;
3680
3681 /* Always start from lookup = 0 */
3682 for (index = 0; index < MVPP2_MAX_PORTS; index++)
3683 mvpp2_prs_hw_port_init(priv, index, MVPP2_PRS_LU_MH,
3684 MVPP2_PRS_PORT_LU_MAX, 0);
3685
3686 mvpp2_prs_def_flow_init(priv);
3687
3688 mvpp2_prs_mh_init(priv);
3689
3690 mvpp2_prs_mac_init(priv);
3691
3692 mvpp2_prs_dsa_init(priv);
3693
Maxime Chevallier56beda32018-02-28 10:14:13 +01003694 mvpp2_prs_vid_init(priv);
3695
Marcin Wojtas3f518502014-07-10 16:52:13 -03003696 err = mvpp2_prs_etype_init(priv);
3697 if (err)
3698 return err;
3699
3700 err = mvpp2_prs_vlan_init(pdev, priv);
3701 if (err)
3702 return err;
3703
3704 err = mvpp2_prs_pppoe_init(priv);
3705 if (err)
3706 return err;
3707
3708 err = mvpp2_prs_ip6_init(priv);
3709 if (err)
3710 return err;
3711
3712 err = mvpp2_prs_ip4_init(priv);
3713 if (err)
3714 return err;
3715
3716 return 0;
3717}
3718
3719/* Compare MAC DA with tcam entry data */
3720static bool mvpp2_prs_mac_range_equals(struct mvpp2_prs_entry *pe,
3721 const u8 *da, unsigned char *mask)
3722{
3723 unsigned char tcam_byte, tcam_mask;
3724 int index;
3725
3726 for (index = 0; index < ETH_ALEN; index++) {
3727 mvpp2_prs_tcam_data_byte_get(pe, index, &tcam_byte, &tcam_mask);
3728 if (tcam_mask != mask[index])
3729 return false;
3730
3731 if ((tcam_mask & tcam_byte) != (da[index] & mask[index]))
3732 return false;
3733 }
3734
3735 return true;
3736}
3737
3738/* Find tcam entry with matched pair <MAC DA, port> */
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003739static int
Marcin Wojtas3f518502014-07-10 16:52:13 -03003740mvpp2_prs_mac_da_range_find(struct mvpp2 *priv, int pmap, const u8 *da,
3741 unsigned char *mask, int udf_type)
3742{
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003743 struct mvpp2_prs_entry pe;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003744 int tid;
3745
Marcin Wojtas3f518502014-07-10 16:52:13 -03003746 /* Go through the all entires with MVPP2_PRS_LU_MAC */
Maxime Chevallier10fea262018-03-07 15:18:04 +01003747 for (tid = MVPP2_PE_MAC_RANGE_START;
3748 tid <= MVPP2_PE_MAC_RANGE_END; tid++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03003749 unsigned int entry_pmap;
3750
3751 if (!priv->prs_shadow[tid].valid ||
3752 (priv->prs_shadow[tid].lu != MVPP2_PRS_LU_MAC) ||
3753 (priv->prs_shadow[tid].udf != udf_type))
3754 continue;
3755
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003756 mvpp2_prs_init_from_hw(priv, &pe, tid);
3757 entry_pmap = mvpp2_prs_tcam_port_map_get(&pe);
Marcin Wojtas3f518502014-07-10 16:52:13 -03003758
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003759 if (mvpp2_prs_mac_range_equals(&pe, da, mask) &&
Marcin Wojtas3f518502014-07-10 16:52:13 -03003760 entry_pmap == pmap)
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003761 return tid;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003762 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03003763
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003764 return -ENOENT;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003765}
3766
3767/* Update parser's mac da entry */
Maxime Chevallierce2a27c2018-03-07 15:18:03 +01003768static int mvpp2_prs_mac_da_accept(struct mvpp2_port *port, const u8 *da,
3769 bool add)
Marcin Wojtas3f518502014-07-10 16:52:13 -03003770{
Marcin Wojtas3f518502014-07-10 16:52:13 -03003771 unsigned char mask[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
Maxime Chevallierce2a27c2018-03-07 15:18:03 +01003772 struct mvpp2 *priv = port->priv;
3773 unsigned int pmap, len, ri;
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003774 struct mvpp2_prs_entry pe;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003775 int tid;
3776
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003777 memset(&pe, 0, sizeof(pe));
3778
Marcin Wojtas3f518502014-07-10 16:52:13 -03003779 /* Scan TCAM and see if entry with this <MAC DA, port> already exist */
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003780 tid = mvpp2_prs_mac_da_range_find(priv, BIT(port->id), da, mask,
3781 MVPP2_PRS_UDF_MAC_DEF);
Marcin Wojtas3f518502014-07-10 16:52:13 -03003782
3783 /* No such entry */
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003784 if (tid < 0) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03003785 if (!add)
3786 return 0;
3787
3788 /* Create new TCAM entry */
Marcin Wojtas3f518502014-07-10 16:52:13 -03003789 /* Go through the all entries from first to last */
Maxime Chevallier10fea262018-03-07 15:18:04 +01003790 tid = mvpp2_prs_tcam_first_free(priv,
3791 MVPP2_PE_MAC_RANGE_START,
3792 MVPP2_PE_MAC_RANGE_END);
Marcin Wojtas3f518502014-07-10 16:52:13 -03003793 if (tid < 0)
3794 return tid;
3795
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003796 pe.index = tid;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003797
3798 /* Mask all ports */
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003799 mvpp2_prs_tcam_port_map_set(&pe, 0);
3800 } else {
3801 mvpp2_prs_init_from_hw(priv, &pe, tid);
Marcin Wojtas3f518502014-07-10 16:52:13 -03003802 }
3803
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003804 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MAC);
3805
Marcin Wojtas3f518502014-07-10 16:52:13 -03003806 /* Update port mask */
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003807 mvpp2_prs_tcam_port_set(&pe, port->id, add);
Marcin Wojtas3f518502014-07-10 16:52:13 -03003808
3809 /* Invalidate the entry if no ports are left enabled */
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003810 pmap = mvpp2_prs_tcam_port_map_get(&pe);
Marcin Wojtas3f518502014-07-10 16:52:13 -03003811 if (pmap == 0) {
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003812 if (add)
Amitoj Kaur Chawlac2bb7bc2016-02-04 19:25:26 +05303813 return -EINVAL;
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003814
3815 mvpp2_prs_hw_inv(priv, pe.index);
3816 priv->prs_shadow[pe.index].valid = false;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003817 return 0;
3818 }
3819
3820 /* Continue - set next lookup */
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003821 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_DSA);
Marcin Wojtas3f518502014-07-10 16:52:13 -03003822
3823 /* Set match on DA */
3824 len = ETH_ALEN;
3825 while (len--)
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003826 mvpp2_prs_tcam_data_byte_set(&pe, len, da[len], 0xff);
Marcin Wojtas3f518502014-07-10 16:52:13 -03003827
3828 /* Set result info bits */
Maxime Chevallier10fea262018-03-07 15:18:04 +01003829 if (is_broadcast_ether_addr(da)) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03003830 ri = MVPP2_PRS_RI_L2_BCAST;
Maxime Chevallier10fea262018-03-07 15:18:04 +01003831 } else if (is_multicast_ether_addr(da)) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03003832 ri = MVPP2_PRS_RI_L2_MCAST;
Maxime Chevallier10fea262018-03-07 15:18:04 +01003833 } else {
3834 ri = MVPP2_PRS_RI_L2_UCAST;
3835
3836 if (ether_addr_equal(da, port->dev->dev_addr))
3837 ri |= MVPP2_PRS_RI_MAC_ME_MASK;
3838 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03003839
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003840 mvpp2_prs_sram_ri_update(&pe, ri, MVPP2_PRS_RI_L2_CAST_MASK |
Marcin Wojtas3f518502014-07-10 16:52:13 -03003841 MVPP2_PRS_RI_MAC_ME_MASK);
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003842 mvpp2_prs_shadow_ri_set(priv, pe.index, ri, MVPP2_PRS_RI_L2_CAST_MASK |
Marcin Wojtas3f518502014-07-10 16:52:13 -03003843 MVPP2_PRS_RI_MAC_ME_MASK);
3844
3845 /* Shift to ethertype */
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003846 mvpp2_prs_sram_shift_set(&pe, 2 * ETH_ALEN,
Marcin Wojtas3f518502014-07-10 16:52:13 -03003847 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
3848
3849 /* Update shadow table and hw entry */
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003850 priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_MAC_DEF;
3851 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MAC);
3852 mvpp2_prs_hw_write(priv, &pe);
Marcin Wojtas3f518502014-07-10 16:52:13 -03003853
3854 return 0;
3855}
3856
3857static int mvpp2_prs_update_mac_da(struct net_device *dev, const u8 *da)
3858{
3859 struct mvpp2_port *port = netdev_priv(dev);
3860 int err;
3861
3862 /* Remove old parser entry */
Maxime Chevallierce2a27c2018-03-07 15:18:03 +01003863 err = mvpp2_prs_mac_da_accept(port, dev->dev_addr, false);
Marcin Wojtas3f518502014-07-10 16:52:13 -03003864 if (err)
3865 return err;
3866
3867 /* Add new parser entry */
Maxime Chevallierce2a27c2018-03-07 15:18:03 +01003868 err = mvpp2_prs_mac_da_accept(port, da, true);
Marcin Wojtas3f518502014-07-10 16:52:13 -03003869 if (err)
3870 return err;
3871
3872 /* Set addr in the device */
3873 ether_addr_copy(dev->dev_addr, da);
3874
3875 return 0;
3876}
3877
Maxime Chevallier10fea262018-03-07 15:18:04 +01003878static void mvpp2_prs_mac_del_all(struct mvpp2_port *port)
Marcin Wojtas3f518502014-07-10 16:52:13 -03003879{
Maxime Chevallier10fea262018-03-07 15:18:04 +01003880 struct mvpp2 *priv = port->priv;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003881 struct mvpp2_prs_entry pe;
Maxime Chevallier10fea262018-03-07 15:18:04 +01003882 unsigned long pmap;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003883 int index, tid;
3884
Maxime Chevallier10fea262018-03-07 15:18:04 +01003885 for (tid = MVPP2_PE_MAC_RANGE_START;
3886 tid <= MVPP2_PE_MAC_RANGE_END; tid++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03003887 unsigned char da[ETH_ALEN], da_mask[ETH_ALEN];
3888
3889 if (!priv->prs_shadow[tid].valid ||
3890 (priv->prs_shadow[tid].lu != MVPP2_PRS_LU_MAC) ||
3891 (priv->prs_shadow[tid].udf != MVPP2_PRS_UDF_MAC_DEF))
3892 continue;
3893
Maxime Chevallier47e0e142018-03-26 15:34:22 +02003894 mvpp2_prs_init_from_hw(priv, &pe, tid);
Marcin Wojtas3f518502014-07-10 16:52:13 -03003895
Maxime Chevallier10fea262018-03-07 15:18:04 +01003896 pmap = mvpp2_prs_tcam_port_map_get(&pe);
3897
3898 /* We only want entries active on this port */
3899 if (!test_bit(port->id, &pmap))
3900 continue;
3901
Marcin Wojtas3f518502014-07-10 16:52:13 -03003902 /* Read mac addr from entry */
3903 for (index = 0; index < ETH_ALEN; index++)
3904 mvpp2_prs_tcam_data_byte_get(&pe, index, &da[index],
3905 &da_mask[index]);
3906
Maxime Chevallier10fea262018-03-07 15:18:04 +01003907 /* Special cases : Don't remove broadcast and port's own
3908 * address
3909 */
3910 if (is_broadcast_ether_addr(da) ||
3911 ether_addr_equal(da, port->dev->dev_addr))
3912 continue;
3913
3914 /* Remove entry from TCAM */
3915 mvpp2_prs_mac_da_accept(port, da, false);
Marcin Wojtas3f518502014-07-10 16:52:13 -03003916 }
3917}
3918
3919static int mvpp2_prs_tag_mode_set(struct mvpp2 *priv, int port, int type)
3920{
3921 switch (type) {
3922 case MVPP2_TAG_TYPE_EDSA:
3923 /* Add port to EDSA entries */
3924 mvpp2_prs_dsa_tag_set(priv, port, true,
3925 MVPP2_PRS_TAGGED, MVPP2_PRS_EDSA);
3926 mvpp2_prs_dsa_tag_set(priv, port, true,
3927 MVPP2_PRS_UNTAGGED, MVPP2_PRS_EDSA);
3928 /* Remove port from DSA entries */
3929 mvpp2_prs_dsa_tag_set(priv, port, false,
3930 MVPP2_PRS_TAGGED, MVPP2_PRS_DSA);
3931 mvpp2_prs_dsa_tag_set(priv, port, false,
3932 MVPP2_PRS_UNTAGGED, MVPP2_PRS_DSA);
3933 break;
3934
3935 case MVPP2_TAG_TYPE_DSA:
3936 /* Add port to DSA entries */
3937 mvpp2_prs_dsa_tag_set(priv, port, true,
3938 MVPP2_PRS_TAGGED, MVPP2_PRS_DSA);
3939 mvpp2_prs_dsa_tag_set(priv, port, true,
3940 MVPP2_PRS_UNTAGGED, MVPP2_PRS_DSA);
3941 /* Remove port from EDSA entries */
3942 mvpp2_prs_dsa_tag_set(priv, port, false,
3943 MVPP2_PRS_TAGGED, MVPP2_PRS_EDSA);
3944 mvpp2_prs_dsa_tag_set(priv, port, false,
3945 MVPP2_PRS_UNTAGGED, MVPP2_PRS_EDSA);
3946 break;
3947
3948 case MVPP2_TAG_TYPE_MH:
3949 case MVPP2_TAG_TYPE_NONE:
3950 /* Remove port form EDSA and DSA entries */
3951 mvpp2_prs_dsa_tag_set(priv, port, false,
3952 MVPP2_PRS_TAGGED, MVPP2_PRS_DSA);
3953 mvpp2_prs_dsa_tag_set(priv, port, false,
3954 MVPP2_PRS_UNTAGGED, MVPP2_PRS_DSA);
3955 mvpp2_prs_dsa_tag_set(priv, port, false,
3956 MVPP2_PRS_TAGGED, MVPP2_PRS_EDSA);
3957 mvpp2_prs_dsa_tag_set(priv, port, false,
3958 MVPP2_PRS_UNTAGGED, MVPP2_PRS_EDSA);
3959 break;
3960
3961 default:
3962 if ((type < 0) || (type > MVPP2_TAG_TYPE_EDSA))
3963 return -EINVAL;
3964 }
3965
3966 return 0;
3967}
3968
3969/* Set prs flow for the port */
3970static int mvpp2_prs_def_flow(struct mvpp2_port *port)
3971{
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003972 struct mvpp2_prs_entry pe;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003973 int tid;
3974
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003975 memset(&pe, 0, sizeof(pe));
3976
3977 tid = mvpp2_prs_flow_find(port->priv, port->id);
Marcin Wojtas3f518502014-07-10 16:52:13 -03003978
3979 /* Such entry not exist */
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003980 if (tid < 0) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03003981 /* Go through the all entires from last to first */
3982 tid = mvpp2_prs_tcam_first_free(port->priv,
3983 MVPP2_PE_LAST_FREE_TID,
3984 MVPP2_PE_FIRST_FREE_TID);
3985 if (tid < 0)
3986 return tid;
3987
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003988 pe.index = tid;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003989
3990 /* Set flow ID*/
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003991 mvpp2_prs_sram_ai_update(&pe, port->id, MVPP2_PRS_FLOW_ID_MASK);
3992 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_DONE_BIT, 1);
Marcin Wojtas3f518502014-07-10 16:52:13 -03003993
3994 /* Update shadow table */
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02003995 mvpp2_prs_shadow_set(port->priv, pe.index, MVPP2_PRS_LU_FLOWS);
3996 } else {
3997 mvpp2_prs_init_from_hw(port->priv, &pe, tid);
Marcin Wojtas3f518502014-07-10 16:52:13 -03003998 }
3999
Maxime Chevallier0c6d9b42018-03-26 15:34:23 +02004000 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
4001 mvpp2_prs_tcam_port_map_set(&pe, (1 << port->id));
4002 mvpp2_prs_hw_write(port->priv, &pe);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004003
4004 return 0;
4005}
4006
4007/* Classifier configuration routines */
4008
4009/* Update classification flow table registers */
4010static void mvpp2_cls_flow_write(struct mvpp2 *priv,
4011 struct mvpp2_cls_flow_entry *fe)
4012{
4013 mvpp2_write(priv, MVPP2_CLS_FLOW_INDEX_REG, fe->index);
4014 mvpp2_write(priv, MVPP2_CLS_FLOW_TBL0_REG, fe->data[0]);
4015 mvpp2_write(priv, MVPP2_CLS_FLOW_TBL1_REG, fe->data[1]);
4016 mvpp2_write(priv, MVPP2_CLS_FLOW_TBL2_REG, fe->data[2]);
4017}
4018
4019/* Update classification lookup table register */
4020static void mvpp2_cls_lookup_write(struct mvpp2 *priv,
4021 struct mvpp2_cls_lookup_entry *le)
4022{
4023 u32 val;
4024
4025 val = (le->way << MVPP2_CLS_LKP_INDEX_WAY_OFFS) | le->lkpid;
4026 mvpp2_write(priv, MVPP2_CLS_LKP_INDEX_REG, val);
4027 mvpp2_write(priv, MVPP2_CLS_LKP_TBL_REG, le->data);
4028}
4029
4030/* Classifier default initialization */
4031static void mvpp2_cls_init(struct mvpp2 *priv)
4032{
4033 struct mvpp2_cls_lookup_entry le;
4034 struct mvpp2_cls_flow_entry fe;
4035 int index;
4036
4037 /* Enable classifier */
4038 mvpp2_write(priv, MVPP2_CLS_MODE_REG, MVPP2_CLS_MODE_ACTIVE_MASK);
4039
4040 /* Clear classifier flow table */
Arnd Bergmanne8f967c2016-11-24 17:28:12 +01004041 memset(&fe.data, 0, sizeof(fe.data));
Marcin Wojtas3f518502014-07-10 16:52:13 -03004042 for (index = 0; index < MVPP2_CLS_FLOWS_TBL_SIZE; index++) {
4043 fe.index = index;
4044 mvpp2_cls_flow_write(priv, &fe);
4045 }
4046
4047 /* Clear classifier lookup table */
4048 le.data = 0;
4049 for (index = 0; index < MVPP2_CLS_LKP_TBL_SIZE; index++) {
4050 le.lkpid = index;
4051 le.way = 0;
4052 mvpp2_cls_lookup_write(priv, &le);
4053
4054 le.way = 1;
4055 mvpp2_cls_lookup_write(priv, &le);
4056 }
4057}
4058
4059static void mvpp2_cls_port_config(struct mvpp2_port *port)
4060{
4061 struct mvpp2_cls_lookup_entry le;
4062 u32 val;
4063
4064 /* Set way for the port */
4065 val = mvpp2_read(port->priv, MVPP2_CLS_PORT_WAY_REG);
4066 val &= ~MVPP2_CLS_PORT_WAY_MASK(port->id);
4067 mvpp2_write(port->priv, MVPP2_CLS_PORT_WAY_REG, val);
4068
4069 /* Pick the entry to be accessed in lookup ID decoding table
4070 * according to the way and lkpid.
4071 */
4072 le.lkpid = port->id;
4073 le.way = 0;
4074 le.data = 0;
4075
4076 /* Set initial CPU queue for receiving packets */
4077 le.data &= ~MVPP2_CLS_LKP_TBL_RXQ_MASK;
4078 le.data |= port->first_rxq;
4079
4080 /* Disable classification engines */
4081 le.data &= ~MVPP2_CLS_LKP_TBL_LOOKUP_EN_MASK;
4082
4083 /* Update lookup ID table entry */
4084 mvpp2_cls_lookup_write(port->priv, &le);
4085}
4086
4087/* Set CPU queue number for oversize packets */
4088static void mvpp2_cls_oversize_rxq_set(struct mvpp2_port *port)
4089{
4090 u32 val;
4091
4092 mvpp2_write(port->priv, MVPP2_CLS_OVERSIZE_RXQ_LOW_REG(port->id),
4093 port->first_rxq & MVPP2_CLS_OVERSIZE_RXQ_LOW_MASK);
4094
4095 mvpp2_write(port->priv, MVPP2_CLS_SWFWD_P2HQ_REG(port->id),
4096 (port->first_rxq >> MVPP2_CLS_OVERSIZE_RXQ_LOW_BITS));
4097
4098 val = mvpp2_read(port->priv, MVPP2_CLS_SWFWD_PCTRL_REG);
4099 val |= MVPP2_CLS_SWFWD_PCTRL_MASK(port->id);
4100 mvpp2_write(port->priv, MVPP2_CLS_SWFWD_PCTRL_REG, val);
4101}
4102
Thomas Petazzoni0e037282017-02-21 11:28:12 +01004103static void *mvpp2_frag_alloc(const struct mvpp2_bm_pool *pool)
4104{
4105 if (likely(pool->frag_size <= PAGE_SIZE))
4106 return netdev_alloc_frag(pool->frag_size);
4107 else
4108 return kmalloc(pool->frag_size, GFP_ATOMIC);
4109}
4110
4111static void mvpp2_frag_free(const struct mvpp2_bm_pool *pool, void *data)
4112{
4113 if (likely(pool->frag_size <= PAGE_SIZE))
4114 skb_free_frag(data);
4115 else
4116 kfree(data);
4117}
4118
Marcin Wojtas3f518502014-07-10 16:52:13 -03004119/* Buffer Manager configuration routines */
4120
4121/* Create pool */
4122static int mvpp2_bm_pool_create(struct platform_device *pdev,
4123 struct mvpp2 *priv,
4124 struct mvpp2_bm_pool *bm_pool, int size)
4125{
Marcin Wojtas3f518502014-07-10 16:52:13 -03004126 u32 val;
4127
Thomas Petazzonid01524d2017-03-07 16:53:09 +01004128 /* Number of buffer pointers must be a multiple of 16, as per
4129 * hardware constraints
4130 */
4131 if (!IS_ALIGNED(size, 16))
4132 return -EINVAL;
4133
4134 /* PPv2.1 needs 8 bytes per buffer pointer, PPv2.2 needs 16
4135 * bytes per buffer pointer
4136 */
4137 if (priv->hw_version == MVPP21)
4138 bm_pool->size_bytes = 2 * sizeof(u32) * size;
4139 else
4140 bm_pool->size_bytes = 2 * sizeof(u64) * size;
4141
4142 bm_pool->virt_addr = dma_alloc_coherent(&pdev->dev, bm_pool->size_bytes,
Thomas Petazzoni20396132017-03-07 16:53:00 +01004143 &bm_pool->dma_addr,
Marcin Wojtas3f518502014-07-10 16:52:13 -03004144 GFP_KERNEL);
4145 if (!bm_pool->virt_addr)
4146 return -ENOMEM;
4147
Thomas Petazzonid3158802017-02-21 11:28:13 +01004148 if (!IS_ALIGNED((unsigned long)bm_pool->virt_addr,
4149 MVPP2_BM_POOL_PTR_ALIGN)) {
Thomas Petazzonid01524d2017-03-07 16:53:09 +01004150 dma_free_coherent(&pdev->dev, bm_pool->size_bytes,
4151 bm_pool->virt_addr, bm_pool->dma_addr);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004152 dev_err(&pdev->dev, "BM pool %d is not %d bytes aligned\n",
4153 bm_pool->id, MVPP2_BM_POOL_PTR_ALIGN);
4154 return -ENOMEM;
4155 }
4156
4157 mvpp2_write(priv, MVPP2_BM_POOL_BASE_REG(bm_pool->id),
Thomas Petazzonid01524d2017-03-07 16:53:09 +01004158 lower_32_bits(bm_pool->dma_addr));
Marcin Wojtas3f518502014-07-10 16:52:13 -03004159 mvpp2_write(priv, MVPP2_BM_POOL_SIZE_REG(bm_pool->id), size);
4160
4161 val = mvpp2_read(priv, MVPP2_BM_POOL_CTRL_REG(bm_pool->id));
4162 val |= MVPP2_BM_START_MASK;
4163 mvpp2_write(priv, MVPP2_BM_POOL_CTRL_REG(bm_pool->id), val);
4164
Marcin Wojtas3f518502014-07-10 16:52:13 -03004165 bm_pool->size = size;
4166 bm_pool->pkt_size = 0;
4167 bm_pool->buf_num = 0;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004168
4169 return 0;
4170}
4171
4172/* Set pool buffer size */
4173static void mvpp2_bm_pool_bufsize_set(struct mvpp2 *priv,
4174 struct mvpp2_bm_pool *bm_pool,
4175 int buf_size)
4176{
4177 u32 val;
4178
4179 bm_pool->buf_size = buf_size;
4180
4181 val = ALIGN(buf_size, 1 << MVPP2_POOL_BUF_SIZE_OFFSET);
4182 mvpp2_write(priv, MVPP2_POOL_BUF_SIZE_REG(bm_pool->id), val);
4183}
4184
Thomas Petazzonid01524d2017-03-07 16:53:09 +01004185static void mvpp2_bm_bufs_get_addrs(struct device *dev, struct mvpp2 *priv,
4186 struct mvpp2_bm_pool *bm_pool,
4187 dma_addr_t *dma_addr,
4188 phys_addr_t *phys_addr)
4189{
Thomas Petazzonia704bb52017-06-10 23:18:22 +02004190 int cpu = get_cpu();
Thomas Petazzonia7868412017-03-07 16:53:13 +01004191
4192 *dma_addr = mvpp2_percpu_read(priv, cpu,
4193 MVPP2_BM_PHY_ALLOC_REG(bm_pool->id));
4194 *phys_addr = mvpp2_percpu_read(priv, cpu, MVPP2_BM_VIRT_ALLOC_REG);
Thomas Petazzonid01524d2017-03-07 16:53:09 +01004195
4196 if (priv->hw_version == MVPP22) {
4197 u32 val;
4198 u32 dma_addr_highbits, phys_addr_highbits;
4199
Thomas Petazzonia7868412017-03-07 16:53:13 +01004200 val = mvpp2_percpu_read(priv, cpu, MVPP22_BM_ADDR_HIGH_ALLOC);
Thomas Petazzonid01524d2017-03-07 16:53:09 +01004201 dma_addr_highbits = (val & MVPP22_BM_ADDR_HIGH_PHYS_MASK);
4202 phys_addr_highbits = (val & MVPP22_BM_ADDR_HIGH_VIRT_MASK) >>
4203 MVPP22_BM_ADDR_HIGH_VIRT_SHIFT;
4204
4205 if (sizeof(dma_addr_t) == 8)
4206 *dma_addr |= (u64)dma_addr_highbits << 32;
4207
4208 if (sizeof(phys_addr_t) == 8)
4209 *phys_addr |= (u64)phys_addr_highbits << 32;
4210 }
Thomas Petazzonia704bb52017-06-10 23:18:22 +02004211
4212 put_cpu();
Thomas Petazzonid01524d2017-03-07 16:53:09 +01004213}
4214
Ezequiel Garcia7861f122014-07-21 13:48:14 -03004215/* Free all buffers from the pool */
Marcin Wojtas4229d502015-12-03 15:20:50 +01004216static void mvpp2_bm_bufs_free(struct device *dev, struct mvpp2 *priv,
Stefan Chulskieffbf5f2018-03-05 15:16:51 +01004217 struct mvpp2_bm_pool *bm_pool, int buf_num)
Marcin Wojtas3f518502014-07-10 16:52:13 -03004218{
4219 int i;
4220
Stefan Chulskieffbf5f2018-03-05 15:16:51 +01004221 if (buf_num > bm_pool->buf_num) {
4222 WARN(1, "Pool does not have so many bufs pool(%d) bufs(%d)\n",
4223 bm_pool->id, buf_num);
4224 buf_num = bm_pool->buf_num;
4225 }
4226
4227 for (i = 0; i < buf_num; i++) {
Thomas Petazzoni20396132017-03-07 16:53:00 +01004228 dma_addr_t buf_dma_addr;
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01004229 phys_addr_t buf_phys_addr;
4230 void *data;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004231
Thomas Petazzonid01524d2017-03-07 16:53:09 +01004232 mvpp2_bm_bufs_get_addrs(dev, priv, bm_pool,
4233 &buf_dma_addr, &buf_phys_addr);
Marcin Wojtas4229d502015-12-03 15:20:50 +01004234
Thomas Petazzoni20396132017-03-07 16:53:00 +01004235 dma_unmap_single(dev, buf_dma_addr,
Marcin Wojtas4229d502015-12-03 15:20:50 +01004236 bm_pool->buf_size, DMA_FROM_DEVICE);
4237
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01004238 data = (void *)phys_to_virt(buf_phys_addr);
4239 if (!data)
Marcin Wojtas3f518502014-07-10 16:52:13 -03004240 break;
Thomas Petazzoni0e037282017-02-21 11:28:12 +01004241
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01004242 mvpp2_frag_free(bm_pool, data);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004243 }
4244
4245 /* Update BM driver with number of buffers removed from pool */
4246 bm_pool->buf_num -= i;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004247}
4248
Stefan Chulskieffbf5f2018-03-05 15:16:51 +01004249/* Check number of buffers in BM pool */
kbuild test robot6e61e102018-03-06 13:05:06 +08004250static int mvpp2_check_hw_buf_num(struct mvpp2 *priv, struct mvpp2_bm_pool *bm_pool)
Stefan Chulskieffbf5f2018-03-05 15:16:51 +01004251{
4252 int buf_num = 0;
4253
4254 buf_num += mvpp2_read(priv, MVPP2_BM_POOL_PTRS_NUM_REG(bm_pool->id)) &
4255 MVPP22_BM_POOL_PTRS_NUM_MASK;
4256 buf_num += mvpp2_read(priv, MVPP2_BM_BPPI_PTRS_NUM_REG(bm_pool->id)) &
4257 MVPP2_BM_BPPI_PTR_NUM_MASK;
4258
4259 /* HW has one buffer ready which is not reflected in the counters */
4260 if (buf_num)
4261 buf_num += 1;
4262
4263 return buf_num;
4264}
4265
Marcin Wojtas3f518502014-07-10 16:52:13 -03004266/* Cleanup pool */
4267static int mvpp2_bm_pool_destroy(struct platform_device *pdev,
4268 struct mvpp2 *priv,
4269 struct mvpp2_bm_pool *bm_pool)
4270{
Stefan Chulskieffbf5f2018-03-05 15:16:51 +01004271 int buf_num;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004272 u32 val;
4273
Stefan Chulskieffbf5f2018-03-05 15:16:51 +01004274 buf_num = mvpp2_check_hw_buf_num(priv, bm_pool);
4275 mvpp2_bm_bufs_free(&pdev->dev, priv, bm_pool, buf_num);
4276
4277 /* Check buffer counters after free */
4278 buf_num = mvpp2_check_hw_buf_num(priv, bm_pool);
4279 if (buf_num) {
4280 WARN(1, "cannot free all buffers in pool %d, buf_num left %d\n",
4281 bm_pool->id, bm_pool->buf_num);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004282 return 0;
4283 }
4284
4285 val = mvpp2_read(priv, MVPP2_BM_POOL_CTRL_REG(bm_pool->id));
4286 val |= MVPP2_BM_STOP_MASK;
4287 mvpp2_write(priv, MVPP2_BM_POOL_CTRL_REG(bm_pool->id), val);
4288
Thomas Petazzonid01524d2017-03-07 16:53:09 +01004289 dma_free_coherent(&pdev->dev, bm_pool->size_bytes,
Marcin Wojtas3f518502014-07-10 16:52:13 -03004290 bm_pool->virt_addr,
Thomas Petazzoni20396132017-03-07 16:53:00 +01004291 bm_pool->dma_addr);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004292 return 0;
4293}
4294
4295static int mvpp2_bm_pools_init(struct platform_device *pdev,
4296 struct mvpp2 *priv)
4297{
4298 int i, err, size;
4299 struct mvpp2_bm_pool *bm_pool;
4300
4301 /* Create all pools with maximum size */
4302 size = MVPP2_BM_POOL_SIZE_MAX;
4303 for (i = 0; i < MVPP2_BM_POOLS_NUM; i++) {
4304 bm_pool = &priv->bm_pools[i];
4305 bm_pool->id = i;
4306 err = mvpp2_bm_pool_create(pdev, priv, bm_pool, size);
4307 if (err)
4308 goto err_unroll_pools;
4309 mvpp2_bm_pool_bufsize_set(priv, bm_pool, 0);
4310 }
4311 return 0;
4312
4313err_unroll_pools:
4314 dev_err(&pdev->dev, "failed to create BM pool %d, size %d\n", i, size);
4315 for (i = i - 1; i >= 0; i--)
4316 mvpp2_bm_pool_destroy(pdev, priv, &priv->bm_pools[i]);
4317 return err;
4318}
4319
4320static int mvpp2_bm_init(struct platform_device *pdev, struct mvpp2 *priv)
4321{
4322 int i, err;
4323
4324 for (i = 0; i < MVPP2_BM_POOLS_NUM; i++) {
4325 /* Mask BM all interrupts */
4326 mvpp2_write(priv, MVPP2_BM_INTR_MASK_REG(i), 0);
4327 /* Clear BM cause register */
4328 mvpp2_write(priv, MVPP2_BM_INTR_CAUSE_REG(i), 0);
4329 }
4330
4331 /* Allocate and initialize BM pools */
4332 priv->bm_pools = devm_kcalloc(&pdev->dev, MVPP2_BM_POOLS_NUM,
Markus Elfring81f915e2017-04-17 09:06:33 +02004333 sizeof(*priv->bm_pools), GFP_KERNEL);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004334 if (!priv->bm_pools)
4335 return -ENOMEM;
4336
4337 err = mvpp2_bm_pools_init(pdev, priv);
4338 if (err < 0)
4339 return err;
4340 return 0;
4341}
4342
Stefan Chulski01d04932018-03-05 15:16:50 +01004343static void mvpp2_setup_bm_pool(void)
4344{
4345 /* Short pool */
4346 mvpp2_pools[MVPP2_BM_SHORT].buf_num = MVPP2_BM_SHORT_BUF_NUM;
4347 mvpp2_pools[MVPP2_BM_SHORT].pkt_size = MVPP2_BM_SHORT_PKT_SIZE;
4348
4349 /* Long pool */
4350 mvpp2_pools[MVPP2_BM_LONG].buf_num = MVPP2_BM_LONG_BUF_NUM;
4351 mvpp2_pools[MVPP2_BM_LONG].pkt_size = MVPP2_BM_LONG_PKT_SIZE;
Stefan Chulski576193f2018-03-05 15:16:54 +01004352
4353 /* Jumbo pool */
4354 mvpp2_pools[MVPP2_BM_JUMBO].buf_num = MVPP2_BM_JUMBO_BUF_NUM;
4355 mvpp2_pools[MVPP2_BM_JUMBO].pkt_size = MVPP2_BM_JUMBO_PKT_SIZE;
Stefan Chulski01d04932018-03-05 15:16:50 +01004356}
4357
Marcin Wojtas3f518502014-07-10 16:52:13 -03004358/* Attach long pool to rxq */
4359static void mvpp2_rxq_long_pool_set(struct mvpp2_port *port,
4360 int lrxq, int long_pool)
4361{
Thomas Petazzoni5eac8922017-03-07 16:53:10 +01004362 u32 val, mask;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004363 int prxq;
4364
4365 /* Get queue physical ID */
4366 prxq = port->rxqs[lrxq]->id;
4367
Thomas Petazzoni5eac8922017-03-07 16:53:10 +01004368 if (port->priv->hw_version == MVPP21)
4369 mask = MVPP21_RXQ_POOL_LONG_MASK;
4370 else
4371 mask = MVPP22_RXQ_POOL_LONG_MASK;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004372
Thomas Petazzoni5eac8922017-03-07 16:53:10 +01004373 val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(prxq));
4374 val &= ~mask;
4375 val |= (long_pool << MVPP2_RXQ_POOL_LONG_OFFS) & mask;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004376 mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(prxq), val);
4377}
4378
4379/* Attach short pool to rxq */
4380static void mvpp2_rxq_short_pool_set(struct mvpp2_port *port,
4381 int lrxq, int short_pool)
4382{
Thomas Petazzoni5eac8922017-03-07 16:53:10 +01004383 u32 val, mask;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004384 int prxq;
4385
4386 /* Get queue physical ID */
4387 prxq = port->rxqs[lrxq]->id;
4388
Thomas Petazzoni5eac8922017-03-07 16:53:10 +01004389 if (port->priv->hw_version == MVPP21)
4390 mask = MVPP21_RXQ_POOL_SHORT_MASK;
4391 else
4392 mask = MVPP22_RXQ_POOL_SHORT_MASK;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004393
Thomas Petazzoni5eac8922017-03-07 16:53:10 +01004394 val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(prxq));
4395 val &= ~mask;
4396 val |= (short_pool << MVPP2_RXQ_POOL_SHORT_OFFS) & mask;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004397 mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(prxq), val);
4398}
4399
Thomas Petazzoni0e037282017-02-21 11:28:12 +01004400static void *mvpp2_buf_alloc(struct mvpp2_port *port,
4401 struct mvpp2_bm_pool *bm_pool,
Thomas Petazzoni20396132017-03-07 16:53:00 +01004402 dma_addr_t *buf_dma_addr,
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01004403 phys_addr_t *buf_phys_addr,
Thomas Petazzoni0e037282017-02-21 11:28:12 +01004404 gfp_t gfp_mask)
Marcin Wojtas3f518502014-07-10 16:52:13 -03004405{
Thomas Petazzoni20396132017-03-07 16:53:00 +01004406 dma_addr_t dma_addr;
Thomas Petazzoni0e037282017-02-21 11:28:12 +01004407 void *data;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004408
Thomas Petazzoni0e037282017-02-21 11:28:12 +01004409 data = mvpp2_frag_alloc(bm_pool);
4410 if (!data)
Marcin Wojtas3f518502014-07-10 16:52:13 -03004411 return NULL;
4412
Thomas Petazzoni20396132017-03-07 16:53:00 +01004413 dma_addr = dma_map_single(port->dev->dev.parent, data,
4414 MVPP2_RX_BUF_SIZE(bm_pool->pkt_size),
4415 DMA_FROM_DEVICE);
4416 if (unlikely(dma_mapping_error(port->dev->dev.parent, dma_addr))) {
Thomas Petazzoni0e037282017-02-21 11:28:12 +01004417 mvpp2_frag_free(bm_pool, data);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004418 return NULL;
4419 }
Thomas Petazzoni20396132017-03-07 16:53:00 +01004420 *buf_dma_addr = dma_addr;
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01004421 *buf_phys_addr = virt_to_phys(data);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004422
Thomas Petazzoni0e037282017-02-21 11:28:12 +01004423 return data;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004424}
4425
Marcin Wojtas3f518502014-07-10 16:52:13 -03004426/* Release buffer to BM */
4427static inline void mvpp2_bm_pool_put(struct mvpp2_port *port, int pool,
Thomas Petazzoni20396132017-03-07 16:53:00 +01004428 dma_addr_t buf_dma_addr,
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01004429 phys_addr_t buf_phys_addr)
Marcin Wojtas3f518502014-07-10 16:52:13 -03004430{
Thomas Petazzonia704bb52017-06-10 23:18:22 +02004431 int cpu = get_cpu();
Thomas Petazzonia7868412017-03-07 16:53:13 +01004432
Thomas Petazzonid01524d2017-03-07 16:53:09 +01004433 if (port->priv->hw_version == MVPP22) {
4434 u32 val = 0;
4435
4436 if (sizeof(dma_addr_t) == 8)
4437 val |= upper_32_bits(buf_dma_addr) &
4438 MVPP22_BM_ADDR_HIGH_PHYS_RLS_MASK;
4439
4440 if (sizeof(phys_addr_t) == 8)
4441 val |= (upper_32_bits(buf_phys_addr)
4442 << MVPP22_BM_ADDR_HIGH_VIRT_RLS_SHIFT) &
4443 MVPP22_BM_ADDR_HIGH_VIRT_RLS_MASK;
4444
Thomas Petazzonia7868412017-03-07 16:53:13 +01004445 mvpp2_percpu_write(port->priv, cpu,
4446 MVPP22_BM_ADDR_HIGH_RLS_REG, val);
Thomas Petazzonid01524d2017-03-07 16:53:09 +01004447 }
4448
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01004449 /* MVPP2_BM_VIRT_RLS_REG is not interpreted by HW, and simply
4450 * returned in the "cookie" field of the RX
4451 * descriptor. Instead of storing the virtual address, we
4452 * store the physical address
4453 */
Thomas Petazzonia7868412017-03-07 16:53:13 +01004454 mvpp2_percpu_write(port->priv, cpu,
4455 MVPP2_BM_VIRT_RLS_REG, buf_phys_addr);
4456 mvpp2_percpu_write(port->priv, cpu,
4457 MVPP2_BM_PHY_RLS_REG(pool), buf_dma_addr);
Thomas Petazzonia704bb52017-06-10 23:18:22 +02004458
4459 put_cpu();
Marcin Wojtas3f518502014-07-10 16:52:13 -03004460}
4461
Marcin Wojtas3f518502014-07-10 16:52:13 -03004462/* Allocate buffers for the pool */
4463static int mvpp2_bm_bufs_add(struct mvpp2_port *port,
4464 struct mvpp2_bm_pool *bm_pool, int buf_num)
4465{
Marcin Wojtas3f518502014-07-10 16:52:13 -03004466 int i, buf_size, total_size;
Thomas Petazzoni20396132017-03-07 16:53:00 +01004467 dma_addr_t dma_addr;
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01004468 phys_addr_t phys_addr;
Thomas Petazzoni0e037282017-02-21 11:28:12 +01004469 void *buf;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004470
4471 buf_size = MVPP2_RX_BUF_SIZE(bm_pool->pkt_size);
4472 total_size = MVPP2_RX_TOTAL_SIZE(buf_size);
4473
4474 if (buf_num < 0 ||
4475 (buf_num + bm_pool->buf_num > bm_pool->size)) {
4476 netdev_err(port->dev,
4477 "cannot allocate %d buffers for pool %d\n",
4478 buf_num, bm_pool->id);
4479 return 0;
4480 }
4481
Marcin Wojtas3f518502014-07-10 16:52:13 -03004482 for (i = 0; i < buf_num; i++) {
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01004483 buf = mvpp2_buf_alloc(port, bm_pool, &dma_addr,
4484 &phys_addr, GFP_KERNEL);
Thomas Petazzoni0e037282017-02-21 11:28:12 +01004485 if (!buf)
Marcin Wojtas3f518502014-07-10 16:52:13 -03004486 break;
4487
Thomas Petazzoni20396132017-03-07 16:53:00 +01004488 mvpp2_bm_pool_put(port, bm_pool->id, dma_addr,
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01004489 phys_addr);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004490 }
4491
4492 /* Update BM driver with number of buffers added to pool */
4493 bm_pool->buf_num += i;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004494
4495 netdev_dbg(port->dev,
Stefan Chulski01d04932018-03-05 15:16:50 +01004496 "pool %d: pkt_size=%4d, buf_size=%4d, total_size=%4d\n",
Marcin Wojtas3f518502014-07-10 16:52:13 -03004497 bm_pool->id, bm_pool->pkt_size, buf_size, total_size);
4498
4499 netdev_dbg(port->dev,
Stefan Chulski01d04932018-03-05 15:16:50 +01004500 "pool %d: %d of %d buffers added\n",
Marcin Wojtas3f518502014-07-10 16:52:13 -03004501 bm_pool->id, i, buf_num);
4502 return i;
4503}
4504
4505/* Notify the driver that BM pool is being used as specific type and return the
4506 * pool pointer on success
4507 */
4508static struct mvpp2_bm_pool *
Stefan Chulski01d04932018-03-05 15:16:50 +01004509mvpp2_bm_pool_use(struct mvpp2_port *port, unsigned pool, int pkt_size)
Marcin Wojtas3f518502014-07-10 16:52:13 -03004510{
Marcin Wojtas3f518502014-07-10 16:52:13 -03004511 struct mvpp2_bm_pool *new_pool = &port->priv->bm_pools[pool];
4512 int num;
4513
Stefan Chulski01d04932018-03-05 15:16:50 +01004514 if (pool >= MVPP2_BM_POOLS_NUM) {
4515 netdev_err(port->dev, "Invalid pool %d\n", pool);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004516 return NULL;
4517 }
4518
Marcin Wojtas3f518502014-07-10 16:52:13 -03004519 /* Allocate buffers in case BM pool is used as long pool, but packet
4520 * size doesn't match MTU or BM pool hasn't being used yet
4521 */
Stefan Chulski01d04932018-03-05 15:16:50 +01004522 if (new_pool->pkt_size == 0) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03004523 int pkts_num;
4524
4525 /* Set default buffer number or free all the buffers in case
4526 * the pool is not empty
4527 */
4528 pkts_num = new_pool->buf_num;
4529 if (pkts_num == 0)
Stefan Chulski01d04932018-03-05 15:16:50 +01004530 pkts_num = mvpp2_pools[pool].buf_num;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004531 else
Marcin Wojtas4229d502015-12-03 15:20:50 +01004532 mvpp2_bm_bufs_free(port->dev->dev.parent,
Stefan Chulskieffbf5f2018-03-05 15:16:51 +01004533 port->priv, new_pool, pkts_num);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004534
4535 new_pool->pkt_size = pkt_size;
Thomas Petazzoni0e037282017-02-21 11:28:12 +01004536 new_pool->frag_size =
4537 SKB_DATA_ALIGN(MVPP2_RX_BUF_SIZE(pkt_size)) +
4538 MVPP2_SKB_SHINFO_SIZE;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004539
4540 /* Allocate buffers for this pool */
4541 num = mvpp2_bm_bufs_add(port, new_pool, pkts_num);
4542 if (num != pkts_num) {
4543 WARN(1, "pool %d: %d of %d allocated\n",
4544 new_pool->id, num, pkts_num);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004545 return NULL;
4546 }
4547 }
4548
4549 mvpp2_bm_pool_bufsize_set(port->priv, new_pool,
4550 MVPP2_RX_BUF_SIZE(new_pool->pkt_size));
4551
Marcin Wojtas3f518502014-07-10 16:52:13 -03004552 return new_pool;
4553}
4554
4555/* Initialize pools for swf */
4556static int mvpp2_swf_bm_pool_init(struct mvpp2_port *port)
4557{
Marcin Wojtas3f518502014-07-10 16:52:13 -03004558 int rxq;
Stefan Chulski576193f2018-03-05 15:16:54 +01004559 enum mvpp2_bm_pool_log_num long_log_pool, short_log_pool;
4560
4561 /* If port pkt_size is higher than 1518B:
4562 * HW Long pool - SW Jumbo pool, HW Short pool - SW Long pool
4563 * else: HW Long pool - SW Long pool, HW Short pool - SW Short pool
4564 */
4565 if (port->pkt_size > MVPP2_BM_LONG_PKT_SIZE) {
4566 long_log_pool = MVPP2_BM_JUMBO;
4567 short_log_pool = MVPP2_BM_LONG;
4568 } else {
4569 long_log_pool = MVPP2_BM_LONG;
4570 short_log_pool = MVPP2_BM_SHORT;
4571 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03004572
4573 if (!port->pool_long) {
4574 port->pool_long =
Stefan Chulski576193f2018-03-05 15:16:54 +01004575 mvpp2_bm_pool_use(port, long_log_pool,
4576 mvpp2_pools[long_log_pool].pkt_size);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004577 if (!port->pool_long)
4578 return -ENOMEM;
4579
Stefan Chulski576193f2018-03-05 15:16:54 +01004580 port->pool_long->port_map |= BIT(port->id);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004581
Thomas Petazzoni09f83972017-08-03 10:41:57 +02004582 for (rxq = 0; rxq < port->nrxqs; rxq++)
Marcin Wojtas3f518502014-07-10 16:52:13 -03004583 mvpp2_rxq_long_pool_set(port, rxq, port->pool_long->id);
4584 }
4585
4586 if (!port->pool_short) {
4587 port->pool_short =
Stefan Chulski576193f2018-03-05 15:16:54 +01004588 mvpp2_bm_pool_use(port, short_log_pool,
Colin Ian Kinge2e03162018-03-21 17:31:15 +00004589 mvpp2_pools[short_log_pool].pkt_size);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004590 if (!port->pool_short)
4591 return -ENOMEM;
4592
Stefan Chulski576193f2018-03-05 15:16:54 +01004593 port->pool_short->port_map |= BIT(port->id);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004594
Thomas Petazzoni09f83972017-08-03 10:41:57 +02004595 for (rxq = 0; rxq < port->nrxqs; rxq++)
Marcin Wojtas3f518502014-07-10 16:52:13 -03004596 mvpp2_rxq_short_pool_set(port, rxq,
4597 port->pool_short->id);
4598 }
4599
4600 return 0;
4601}
4602
4603static int mvpp2_bm_update_mtu(struct net_device *dev, int mtu)
4604{
4605 struct mvpp2_port *port = netdev_priv(dev);
Stefan Chulski576193f2018-03-05 15:16:54 +01004606 enum mvpp2_bm_pool_log_num new_long_pool;
4607 int pkt_size = MVPP2_RX_PKT_SIZE(mtu);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004608
Stefan Chulski576193f2018-03-05 15:16:54 +01004609 /* If port MTU is higher than 1518B:
4610 * HW Long pool - SW Jumbo pool, HW Short pool - SW Long pool
4611 * else: HW Long pool - SW Long pool, HW Short pool - SW Short pool
4612 */
4613 if (pkt_size > MVPP2_BM_LONG_PKT_SIZE)
4614 new_long_pool = MVPP2_BM_JUMBO;
4615 else
4616 new_long_pool = MVPP2_BM_LONG;
4617
4618 if (new_long_pool != port->pool_long->id) {
4619 /* Remove port from old short & long pool */
4620 port->pool_long = mvpp2_bm_pool_use(port, port->pool_long->id,
4621 port->pool_long->pkt_size);
4622 port->pool_long->port_map &= ~BIT(port->id);
4623 port->pool_long = NULL;
4624
4625 port->pool_short = mvpp2_bm_pool_use(port, port->pool_short->id,
4626 port->pool_short->pkt_size);
4627 port->pool_short->port_map &= ~BIT(port->id);
4628 port->pool_short = NULL;
4629
4630 port->pkt_size = pkt_size;
4631
4632 /* Add port to new short & long pool */
4633 mvpp2_swf_bm_pool_init(port);
4634
4635 /* Update L4 checksum when jumbo enable/disable on port */
4636 if (new_long_pool == MVPP2_BM_JUMBO && port->id != 0) {
4637 dev->features &= ~(NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM);
4638 dev->hw_features &= ~(NETIF_F_IP_CSUM |
4639 NETIF_F_IPV6_CSUM);
4640 } else {
4641 dev->features |= NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
4642 dev->hw_features |= NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
4643 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03004644 }
4645
Marcin Wojtas3f518502014-07-10 16:52:13 -03004646 dev->mtu = mtu;
Stefan Chulski576193f2018-03-05 15:16:54 +01004647 dev->wanted_features = dev->features;
4648
Marcin Wojtas3f518502014-07-10 16:52:13 -03004649 netdev_update_features(dev);
4650 return 0;
4651}
4652
4653static inline void mvpp2_interrupts_enable(struct mvpp2_port *port)
4654{
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02004655 int i, sw_thread_mask = 0;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004656
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02004657 for (i = 0; i < port->nqvecs; i++)
4658 sw_thread_mask |= port->qvecs[i].sw_thread_mask;
4659
Marcin Wojtas3f518502014-07-10 16:52:13 -03004660 mvpp2_write(port->priv, MVPP2_ISR_ENABLE_REG(port->id),
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02004661 MVPP2_ISR_ENABLE_INTERRUPT(sw_thread_mask));
Marcin Wojtas3f518502014-07-10 16:52:13 -03004662}
4663
4664static inline void mvpp2_interrupts_disable(struct mvpp2_port *port)
4665{
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02004666 int i, sw_thread_mask = 0;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004667
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02004668 for (i = 0; i < port->nqvecs; i++)
4669 sw_thread_mask |= port->qvecs[i].sw_thread_mask;
4670
Marcin Wojtas3f518502014-07-10 16:52:13 -03004671 mvpp2_write(port->priv, MVPP2_ISR_ENABLE_REG(port->id),
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02004672 MVPP2_ISR_DISABLE_INTERRUPT(sw_thread_mask));
4673}
4674
4675static inline void mvpp2_qvec_interrupt_enable(struct mvpp2_queue_vector *qvec)
4676{
4677 struct mvpp2_port *port = qvec->port;
4678
4679 mvpp2_write(port->priv, MVPP2_ISR_ENABLE_REG(port->id),
4680 MVPP2_ISR_ENABLE_INTERRUPT(qvec->sw_thread_mask));
4681}
4682
4683static inline void mvpp2_qvec_interrupt_disable(struct mvpp2_queue_vector *qvec)
4684{
4685 struct mvpp2_port *port = qvec->port;
4686
4687 mvpp2_write(port->priv, MVPP2_ISR_ENABLE_REG(port->id),
4688 MVPP2_ISR_DISABLE_INTERRUPT(qvec->sw_thread_mask));
Marcin Wojtas3f518502014-07-10 16:52:13 -03004689}
4690
Thomas Petazzonie0af22d2017-06-22 14:23:18 +02004691/* Mask the current CPU's Rx/Tx interrupts
4692 * Called by on_each_cpu(), guaranteed to run with migration disabled,
4693 * using smp_processor_id() is OK.
4694 */
Marcin Wojtas3f518502014-07-10 16:52:13 -03004695static void mvpp2_interrupts_mask(void *arg)
4696{
4697 struct mvpp2_port *port = arg;
4698
Thomas Petazzonia7868412017-03-07 16:53:13 +01004699 mvpp2_percpu_write(port->priv, smp_processor_id(),
4700 MVPP2_ISR_RX_TX_MASK_REG(port->id), 0);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004701}
4702
Thomas Petazzonie0af22d2017-06-22 14:23:18 +02004703/* Unmask the current CPU's Rx/Tx interrupts.
4704 * Called by on_each_cpu(), guaranteed to run with migration disabled,
4705 * using smp_processor_id() is OK.
4706 */
Marcin Wojtas3f518502014-07-10 16:52:13 -03004707static void mvpp2_interrupts_unmask(void *arg)
4708{
4709 struct mvpp2_port *port = arg;
Thomas Petazzoni213f4282017-08-03 10:42:00 +02004710 u32 val;
4711
4712 val = MVPP2_CAUSE_MISC_SUM_MASK |
4713 MVPP2_CAUSE_RXQ_OCCUP_DESC_ALL_MASK;
4714 if (port->has_tx_irqs)
4715 val |= MVPP2_CAUSE_TXQ_OCCUP_DESC_ALL_MASK;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004716
Thomas Petazzonia7868412017-03-07 16:53:13 +01004717 mvpp2_percpu_write(port->priv, smp_processor_id(),
Thomas Petazzoni213f4282017-08-03 10:42:00 +02004718 MVPP2_ISR_RX_TX_MASK_REG(port->id), val);
4719}
4720
4721static void
4722mvpp2_shared_interrupt_mask_unmask(struct mvpp2_port *port, bool mask)
4723{
4724 u32 val;
4725 int i;
4726
4727 if (port->priv->hw_version != MVPP22)
4728 return;
4729
4730 if (mask)
4731 val = 0;
4732 else
4733 val = MVPP2_CAUSE_RXQ_OCCUP_DESC_ALL_MASK;
4734
4735 for (i = 0; i < port->nqvecs; i++) {
4736 struct mvpp2_queue_vector *v = port->qvecs + i;
4737
4738 if (v->type != MVPP2_QUEUE_VECTOR_SHARED)
4739 continue;
4740
4741 mvpp2_percpu_write(port->priv, v->sw_thread_id,
4742 MVPP2_ISR_RX_TX_MASK_REG(port->id), val);
4743 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03004744}
4745
4746/* Port configuration routines */
4747
Antoine Ténartf84bf382017-08-22 19:08:27 +02004748static void mvpp22_gop_init_rgmii(struct mvpp2_port *port)
4749{
4750 struct mvpp2 *priv = port->priv;
4751 u32 val;
4752
4753 regmap_read(priv->sysctrl_base, GENCONF_PORT_CTRL0, &val);
4754 val |= GENCONF_PORT_CTRL0_BUS_WIDTH_SELECT;
4755 regmap_write(priv->sysctrl_base, GENCONF_PORT_CTRL0, val);
4756
4757 regmap_read(priv->sysctrl_base, GENCONF_CTRL0, &val);
4758 if (port->gop_id == 2)
4759 val |= GENCONF_CTRL0_PORT0_RGMII | GENCONF_CTRL0_PORT1_RGMII;
4760 else if (port->gop_id == 3)
4761 val |= GENCONF_CTRL0_PORT1_RGMII_MII;
4762 regmap_write(priv->sysctrl_base, GENCONF_CTRL0, val);
4763}
4764
4765static void mvpp22_gop_init_sgmii(struct mvpp2_port *port)
4766{
4767 struct mvpp2 *priv = port->priv;
4768 u32 val;
4769
4770 regmap_read(priv->sysctrl_base, GENCONF_PORT_CTRL0, &val);
4771 val |= GENCONF_PORT_CTRL0_BUS_WIDTH_SELECT |
4772 GENCONF_PORT_CTRL0_RX_DATA_SAMPLE;
4773 regmap_write(priv->sysctrl_base, GENCONF_PORT_CTRL0, val);
4774
4775 if (port->gop_id > 1) {
4776 regmap_read(priv->sysctrl_base, GENCONF_CTRL0, &val);
4777 if (port->gop_id == 2)
4778 val &= ~GENCONF_CTRL0_PORT0_RGMII;
4779 else if (port->gop_id == 3)
4780 val &= ~GENCONF_CTRL0_PORT1_RGMII_MII;
4781 regmap_write(priv->sysctrl_base, GENCONF_CTRL0, val);
4782 }
4783}
4784
4785static void mvpp22_gop_init_10gkr(struct mvpp2_port *port)
4786{
4787 struct mvpp2 *priv = port->priv;
4788 void __iomem *mpcs = priv->iface_base + MVPP22_MPCS_BASE(port->gop_id);
4789 void __iomem *xpcs = priv->iface_base + MVPP22_XPCS_BASE(port->gop_id);
4790 u32 val;
4791
4792 /* XPCS */
4793 val = readl(xpcs + MVPP22_XPCS_CFG0);
4794 val &= ~(MVPP22_XPCS_CFG0_PCS_MODE(0x3) |
4795 MVPP22_XPCS_CFG0_ACTIVE_LANE(0x3));
4796 val |= MVPP22_XPCS_CFG0_ACTIVE_LANE(2);
4797 writel(val, xpcs + MVPP22_XPCS_CFG0);
4798
4799 /* MPCS */
4800 val = readl(mpcs + MVPP22_MPCS_CTRL);
4801 val &= ~MVPP22_MPCS_CTRL_FWD_ERR_CONN;
4802 writel(val, mpcs + MVPP22_MPCS_CTRL);
4803
4804 val = readl(mpcs + MVPP22_MPCS_CLK_RESET);
4805 val &= ~(MVPP22_MPCS_CLK_RESET_DIV_RATIO(0x7) | MAC_CLK_RESET_MAC |
4806 MAC_CLK_RESET_SD_RX | MAC_CLK_RESET_SD_TX);
4807 val |= MVPP22_MPCS_CLK_RESET_DIV_RATIO(1);
4808 writel(val, mpcs + MVPP22_MPCS_CLK_RESET);
4809
4810 val &= ~MVPP22_MPCS_CLK_RESET_DIV_SET;
4811 val |= MAC_CLK_RESET_MAC | MAC_CLK_RESET_SD_RX | MAC_CLK_RESET_SD_TX;
4812 writel(val, mpcs + MVPP22_MPCS_CLK_RESET);
4813}
4814
4815static int mvpp22_gop_init(struct mvpp2_port *port)
4816{
4817 struct mvpp2 *priv = port->priv;
4818 u32 val;
4819
4820 if (!priv->sysctrl_base)
4821 return 0;
4822
4823 switch (port->phy_interface) {
4824 case PHY_INTERFACE_MODE_RGMII:
4825 case PHY_INTERFACE_MODE_RGMII_ID:
4826 case PHY_INTERFACE_MODE_RGMII_RXID:
4827 case PHY_INTERFACE_MODE_RGMII_TXID:
4828 if (port->gop_id == 0)
4829 goto invalid_conf;
4830 mvpp22_gop_init_rgmii(port);
4831 break;
4832 case PHY_INTERFACE_MODE_SGMII:
4833 mvpp22_gop_init_sgmii(port);
4834 break;
4835 case PHY_INTERFACE_MODE_10GKR:
4836 if (port->gop_id != 0)
4837 goto invalid_conf;
4838 mvpp22_gop_init_10gkr(port);
4839 break;
4840 default:
4841 goto unsupported_conf;
4842 }
4843
4844 regmap_read(priv->sysctrl_base, GENCONF_PORT_CTRL1, &val);
4845 val |= GENCONF_PORT_CTRL1_RESET(port->gop_id) |
4846 GENCONF_PORT_CTRL1_EN(port->gop_id);
4847 regmap_write(priv->sysctrl_base, GENCONF_PORT_CTRL1, val);
4848
4849 regmap_read(priv->sysctrl_base, GENCONF_PORT_CTRL0, &val);
4850 val |= GENCONF_PORT_CTRL0_CLK_DIV_PHASE_CLR;
4851 regmap_write(priv->sysctrl_base, GENCONF_PORT_CTRL0, val);
4852
4853 regmap_read(priv->sysctrl_base, GENCONF_SOFT_RESET1, &val);
4854 val |= GENCONF_SOFT_RESET1_GOP;
4855 regmap_write(priv->sysctrl_base, GENCONF_SOFT_RESET1, val);
4856
4857unsupported_conf:
4858 return 0;
4859
4860invalid_conf:
4861 netdev_err(port->dev, "Invalid port configuration\n");
4862 return -EINVAL;
4863}
4864
Antoine Tenartfd3651b2017-09-01 11:04:54 +02004865static void mvpp22_gop_unmask_irq(struct mvpp2_port *port)
4866{
4867 u32 val;
4868
4869 if (phy_interface_mode_is_rgmii(port->phy_interface) ||
4870 port->phy_interface == PHY_INTERFACE_MODE_SGMII) {
4871 /* Enable the GMAC link status irq for this port */
4872 val = readl(port->base + MVPP22_GMAC_INT_SUM_MASK);
4873 val |= MVPP22_GMAC_INT_SUM_MASK_LINK_STAT;
4874 writel(val, port->base + MVPP22_GMAC_INT_SUM_MASK);
4875 }
4876
4877 if (port->gop_id == 0) {
4878 /* Enable the XLG/GIG irqs for this port */
4879 val = readl(port->base + MVPP22_XLG_EXT_INT_MASK);
4880 if (port->phy_interface == PHY_INTERFACE_MODE_10GKR)
4881 val |= MVPP22_XLG_EXT_INT_MASK_XLG;
4882 else
4883 val |= MVPP22_XLG_EXT_INT_MASK_GIG;
4884 writel(val, port->base + MVPP22_XLG_EXT_INT_MASK);
4885 }
4886}
4887
4888static void mvpp22_gop_mask_irq(struct mvpp2_port *port)
4889{
4890 u32 val;
4891
4892 if (port->gop_id == 0) {
4893 val = readl(port->base + MVPP22_XLG_EXT_INT_MASK);
4894 val &= ~(MVPP22_XLG_EXT_INT_MASK_XLG |
4895 MVPP22_XLG_EXT_INT_MASK_GIG);
4896 writel(val, port->base + MVPP22_XLG_EXT_INT_MASK);
4897 }
4898
4899 if (phy_interface_mode_is_rgmii(port->phy_interface) ||
4900 port->phy_interface == PHY_INTERFACE_MODE_SGMII) {
4901 val = readl(port->base + MVPP22_GMAC_INT_SUM_MASK);
4902 val &= ~MVPP22_GMAC_INT_SUM_MASK_LINK_STAT;
4903 writel(val, port->base + MVPP22_GMAC_INT_SUM_MASK);
4904 }
4905}
4906
4907static void mvpp22_gop_setup_irq(struct mvpp2_port *port)
4908{
4909 u32 val;
4910
4911 if (phy_interface_mode_is_rgmii(port->phy_interface) ||
4912 port->phy_interface == PHY_INTERFACE_MODE_SGMII) {
4913 val = readl(port->base + MVPP22_GMAC_INT_MASK);
4914 val |= MVPP22_GMAC_INT_MASK_LINK_STAT;
4915 writel(val, port->base + MVPP22_GMAC_INT_MASK);
4916 }
4917
4918 if (port->gop_id == 0) {
4919 val = readl(port->base + MVPP22_XLG_INT_MASK);
4920 val |= MVPP22_XLG_INT_MASK_LINK;
4921 writel(val, port->base + MVPP22_XLG_INT_MASK);
4922 }
4923
4924 mvpp22_gop_unmask_irq(port);
4925}
4926
Antoine Tenart542897d2017-08-30 10:29:15 +02004927static int mvpp22_comphy_init(struct mvpp2_port *port)
4928{
4929 enum phy_mode mode;
4930 int ret;
4931
4932 if (!port->comphy)
4933 return 0;
4934
4935 switch (port->phy_interface) {
4936 case PHY_INTERFACE_MODE_SGMII:
4937 mode = PHY_MODE_SGMII;
4938 break;
4939 case PHY_INTERFACE_MODE_10GKR:
4940 mode = PHY_MODE_10GKR;
4941 break;
4942 default:
4943 return -EINVAL;
4944 }
4945
4946 ret = phy_set_mode(port->comphy, mode);
4947 if (ret)
4948 return ret;
4949
4950 return phy_power_on(port->comphy);
4951}
4952
Antoine Ténart39193572017-08-22 19:08:24 +02004953static void mvpp2_port_mii_gmac_configure_mode(struct mvpp2_port *port)
4954{
4955 u32 val;
4956
4957 if (port->phy_interface == PHY_INTERFACE_MODE_SGMII) {
4958 val = readl(port->base + MVPP22_GMAC_CTRL_4_REG);
4959 val |= MVPP22_CTRL4_SYNC_BYPASS_DIS | MVPP22_CTRL4_DP_CLK_SEL |
4960 MVPP22_CTRL4_QSGMII_BYPASS_ACTIVE;
4961 val &= ~MVPP22_CTRL4_EXT_PIN_GMII_SEL;
4962 writel(val, port->base + MVPP22_GMAC_CTRL_4_REG);
Antoine Tenart1df22702017-09-01 11:04:52 +02004963 } else if (phy_interface_mode_is_rgmii(port->phy_interface)) {
Antoine Ténart39193572017-08-22 19:08:24 +02004964 val = readl(port->base + MVPP22_GMAC_CTRL_4_REG);
4965 val |= MVPP22_CTRL4_EXT_PIN_GMII_SEL |
4966 MVPP22_CTRL4_SYNC_BYPASS_DIS |
4967 MVPP22_CTRL4_QSGMII_BYPASS_ACTIVE;
4968 val &= ~MVPP22_CTRL4_DP_CLK_SEL;
4969 writel(val, port->base + MVPP22_GMAC_CTRL_4_REG);
Antoine Ténart39193572017-08-22 19:08:24 +02004970 }
4971
4972 /* The port is connected to a copper PHY */
4973 val = readl(port->base + MVPP2_GMAC_CTRL_0_REG);
4974 val &= ~MVPP2_GMAC_PORT_TYPE_MASK;
4975 writel(val, port->base + MVPP2_GMAC_CTRL_0_REG);
4976
4977 val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG);
4978 val |= MVPP2_GMAC_IN_BAND_AUTONEG_BYPASS |
4979 MVPP2_GMAC_AN_SPEED_EN | MVPP2_GMAC_FLOW_CTRL_AUTONEG |
4980 MVPP2_GMAC_AN_DUPLEX_EN;
4981 if (port->phy_interface == PHY_INTERFACE_MODE_SGMII)
4982 val |= MVPP2_GMAC_IN_BAND_AUTONEG;
4983 writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
4984}
4985
4986static void mvpp2_port_mii_gmac_configure(struct mvpp2_port *port)
4987{
4988 u32 val;
4989
4990 /* Force link down */
4991 val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG);
4992 val &= ~MVPP2_GMAC_FORCE_LINK_PASS;
4993 val |= MVPP2_GMAC_FORCE_LINK_DOWN;
4994 writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
4995
4996 /* Set the GMAC in a reset state */
4997 val = readl(port->base + MVPP2_GMAC_CTRL_2_REG);
4998 val |= MVPP2_GMAC_PORT_RESET_MASK;
4999 writel(val, port->base + MVPP2_GMAC_CTRL_2_REG);
5000
5001 /* Configure the PCS and in-band AN */
5002 val = readl(port->base + MVPP2_GMAC_CTRL_2_REG);
5003 if (port->phy_interface == PHY_INTERFACE_MODE_SGMII) {
5004 val |= MVPP2_GMAC_INBAND_AN_MASK | MVPP2_GMAC_PCS_ENABLE_MASK;
Antoine Tenart1df22702017-09-01 11:04:52 +02005005 } else if (phy_interface_mode_is_rgmii(port->phy_interface)) {
Antoine Ténart39193572017-08-22 19:08:24 +02005006 val &= ~MVPP2_GMAC_PCS_ENABLE_MASK;
Antoine Ténart39193572017-08-22 19:08:24 +02005007 }
5008 writel(val, port->base + MVPP2_GMAC_CTRL_2_REG);
5009
5010 mvpp2_port_mii_gmac_configure_mode(port);
5011
5012 /* Unset the GMAC reset state */
5013 val = readl(port->base + MVPP2_GMAC_CTRL_2_REG);
5014 val &= ~MVPP2_GMAC_PORT_RESET_MASK;
5015 writel(val, port->base + MVPP2_GMAC_CTRL_2_REG);
5016
5017 /* Stop forcing link down */
5018 val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG);
5019 val &= ~MVPP2_GMAC_FORCE_LINK_DOWN;
5020 writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
5021}
5022
Antoine Ténart77321952017-08-22 19:08:25 +02005023static void mvpp2_port_mii_xlg_configure(struct mvpp2_port *port)
5024{
5025 u32 val;
5026
5027 if (port->gop_id != 0)
5028 return;
5029
5030 val = readl(port->base + MVPP22_XLG_CTRL0_REG);
5031 val |= MVPP22_XLG_CTRL0_RX_FLOW_CTRL_EN;
5032 writel(val, port->base + MVPP22_XLG_CTRL0_REG);
5033
5034 val = readl(port->base + MVPP22_XLG_CTRL4_REG);
5035 val &= ~MVPP22_XLG_CTRL4_MACMODSELECT_GMAC;
5036 val |= MVPP22_XLG_CTRL4_FWD_FC | MVPP22_XLG_CTRL4_FWD_PFC;
5037 writel(val, port->base + MVPP22_XLG_CTRL4_REG);
5038}
5039
Thomas Petazzoni26975822017-03-07 16:53:14 +01005040static void mvpp22_port_mii_set(struct mvpp2_port *port)
5041{
5042 u32 val;
5043
Thomas Petazzoni26975822017-03-07 16:53:14 +01005044 /* Only GOP port 0 has an XLG MAC */
5045 if (port->gop_id == 0) {
5046 val = readl(port->base + MVPP22_XLG_CTRL3_REG);
5047 val &= ~MVPP22_XLG_CTRL3_MACMODESELECT_MASK;
Antoine Ténart725757a2017-06-12 16:01:39 +02005048
5049 if (port->phy_interface == PHY_INTERFACE_MODE_XAUI ||
5050 port->phy_interface == PHY_INTERFACE_MODE_10GKR)
5051 val |= MVPP22_XLG_CTRL3_MACMODESELECT_10G;
5052 else
5053 val |= MVPP22_XLG_CTRL3_MACMODESELECT_GMAC;
5054
Thomas Petazzoni26975822017-03-07 16:53:14 +01005055 writel(val, port->base + MVPP22_XLG_CTRL3_REG);
5056 }
Thomas Petazzoni26975822017-03-07 16:53:14 +01005057}
5058
Marcin Wojtas3f518502014-07-10 16:52:13 -03005059static void mvpp2_port_mii_set(struct mvpp2_port *port)
5060{
Thomas Petazzoni26975822017-03-07 16:53:14 +01005061 if (port->priv->hw_version == MVPP22)
5062 mvpp22_port_mii_set(port);
5063
Antoine Tenart1df22702017-09-01 11:04:52 +02005064 if (phy_interface_mode_is_rgmii(port->phy_interface) ||
Antoine Ténart39193572017-08-22 19:08:24 +02005065 port->phy_interface == PHY_INTERFACE_MODE_SGMII)
5066 mvpp2_port_mii_gmac_configure(port);
Antoine Ténart77321952017-08-22 19:08:25 +02005067 else if (port->phy_interface == PHY_INTERFACE_MODE_10GKR)
5068 mvpp2_port_mii_xlg_configure(port);
Marcin Wojtas08a23752014-07-21 13:48:12 -03005069}
5070
5071static void mvpp2_port_fc_adv_enable(struct mvpp2_port *port)
5072{
5073 u32 val;
5074
5075 val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG);
5076 val |= MVPP2_GMAC_FC_ADV_EN;
5077 writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005078}
5079
5080static void mvpp2_port_enable(struct mvpp2_port *port)
5081{
5082 u32 val;
5083
Antoine Ténart725757a2017-06-12 16:01:39 +02005084 /* Only GOP port 0 has an XLG MAC */
5085 if (port->gop_id == 0 &&
5086 (port->phy_interface == PHY_INTERFACE_MODE_XAUI ||
5087 port->phy_interface == PHY_INTERFACE_MODE_10GKR)) {
5088 val = readl(port->base + MVPP22_XLG_CTRL0_REG);
5089 val |= MVPP22_XLG_CTRL0_PORT_EN |
5090 MVPP22_XLG_CTRL0_MAC_RESET_DIS;
5091 val &= ~MVPP22_XLG_CTRL0_MIB_CNT_DIS;
5092 writel(val, port->base + MVPP22_XLG_CTRL0_REG);
5093 } else {
5094 val = readl(port->base + MVPP2_GMAC_CTRL_0_REG);
5095 val |= MVPP2_GMAC_PORT_EN_MASK;
5096 val |= MVPP2_GMAC_MIB_CNTR_EN_MASK;
5097 writel(val, port->base + MVPP2_GMAC_CTRL_0_REG);
5098 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03005099}
5100
5101static void mvpp2_port_disable(struct mvpp2_port *port)
5102{
5103 u32 val;
5104
Antoine Ténart725757a2017-06-12 16:01:39 +02005105 /* Only GOP port 0 has an XLG MAC */
5106 if (port->gop_id == 0 &&
5107 (port->phy_interface == PHY_INTERFACE_MODE_XAUI ||
5108 port->phy_interface == PHY_INTERFACE_MODE_10GKR)) {
5109 val = readl(port->base + MVPP22_XLG_CTRL0_REG);
5110 val &= ~(MVPP22_XLG_CTRL0_PORT_EN |
5111 MVPP22_XLG_CTRL0_MAC_RESET_DIS);
5112 writel(val, port->base + MVPP22_XLG_CTRL0_REG);
5113 } else {
5114 val = readl(port->base + MVPP2_GMAC_CTRL_0_REG);
5115 val &= ~(MVPP2_GMAC_PORT_EN_MASK);
5116 writel(val, port->base + MVPP2_GMAC_CTRL_0_REG);
5117 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03005118}
5119
5120/* Set IEEE 802.3x Flow Control Xon Packet Transmission Mode */
5121static void mvpp2_port_periodic_xon_disable(struct mvpp2_port *port)
5122{
5123 u32 val;
5124
5125 val = readl(port->base + MVPP2_GMAC_CTRL_1_REG) &
5126 ~MVPP2_GMAC_PERIODIC_XON_EN_MASK;
5127 writel(val, port->base + MVPP2_GMAC_CTRL_1_REG);
5128}
5129
5130/* Configure loopback port */
5131static void mvpp2_port_loopback_set(struct mvpp2_port *port)
5132{
5133 u32 val;
5134
5135 val = readl(port->base + MVPP2_GMAC_CTRL_1_REG);
5136
5137 if (port->speed == 1000)
5138 val |= MVPP2_GMAC_GMII_LB_EN_MASK;
5139 else
5140 val &= ~MVPP2_GMAC_GMII_LB_EN_MASK;
5141
5142 if (port->phy_interface == PHY_INTERFACE_MODE_SGMII)
5143 val |= MVPP2_GMAC_PCS_LB_EN_MASK;
5144 else
5145 val &= ~MVPP2_GMAC_PCS_LB_EN_MASK;
5146
5147 writel(val, port->base + MVPP2_GMAC_CTRL_1_REG);
5148}
5149
Miquel Raynal118d6292017-11-06 22:56:53 +01005150struct mvpp2_ethtool_counter {
5151 unsigned int offset;
5152 const char string[ETH_GSTRING_LEN];
5153 bool reg_is_64b;
5154};
5155
5156static u64 mvpp2_read_count(struct mvpp2_port *port,
5157 const struct mvpp2_ethtool_counter *counter)
5158{
5159 u64 val;
5160
5161 val = readl(port->stats_base + counter->offset);
5162 if (counter->reg_is_64b)
5163 val += (u64)readl(port->stats_base + counter->offset + 4) << 32;
5164
5165 return val;
5166}
5167
5168/* Due to the fact that software statistics and hardware statistics are, by
5169 * design, incremented at different moments in the chain of packet processing,
5170 * it is very likely that incoming packets could have been dropped after being
5171 * counted by hardware but before reaching software statistics (most probably
5172 * multicast packets), and in the oppposite way, during transmission, FCS bytes
5173 * are added in between as well as TSO skb will be split and header bytes added.
5174 * Hence, statistics gathered from userspace with ifconfig (software) and
5175 * ethtool (hardware) cannot be compared.
5176 */
5177static const struct mvpp2_ethtool_counter mvpp2_ethtool_regs[] = {
5178 { MVPP2_MIB_GOOD_OCTETS_RCVD, "good_octets_received", true },
5179 { MVPP2_MIB_BAD_OCTETS_RCVD, "bad_octets_received" },
5180 { MVPP2_MIB_CRC_ERRORS_SENT, "crc_errors_sent" },
5181 { MVPP2_MIB_UNICAST_FRAMES_RCVD, "unicast_frames_received" },
5182 { MVPP2_MIB_BROADCAST_FRAMES_RCVD, "broadcast_frames_received" },
5183 { MVPP2_MIB_MULTICAST_FRAMES_RCVD, "multicast_frames_received" },
5184 { MVPP2_MIB_FRAMES_64_OCTETS, "frames_64_octets" },
5185 { MVPP2_MIB_FRAMES_65_TO_127_OCTETS, "frames_65_to_127_octet" },
5186 { MVPP2_MIB_FRAMES_128_TO_255_OCTETS, "frames_128_to_255_octet" },
5187 { MVPP2_MIB_FRAMES_256_TO_511_OCTETS, "frames_256_to_511_octet" },
5188 { MVPP2_MIB_FRAMES_512_TO_1023_OCTETS, "frames_512_to_1023_octet" },
5189 { MVPP2_MIB_FRAMES_1024_TO_MAX_OCTETS, "frames_1024_to_max_octet" },
5190 { MVPP2_MIB_GOOD_OCTETS_SENT, "good_octets_sent", true },
5191 { MVPP2_MIB_UNICAST_FRAMES_SENT, "unicast_frames_sent" },
5192 { MVPP2_MIB_MULTICAST_FRAMES_SENT, "multicast_frames_sent" },
5193 { MVPP2_MIB_BROADCAST_FRAMES_SENT, "broadcast_frames_sent" },
5194 { MVPP2_MIB_FC_SENT, "fc_sent" },
5195 { MVPP2_MIB_FC_RCVD, "fc_received" },
5196 { MVPP2_MIB_RX_FIFO_OVERRUN, "rx_fifo_overrun" },
5197 { MVPP2_MIB_UNDERSIZE_RCVD, "undersize_received" },
5198 { MVPP2_MIB_FRAGMENTS_RCVD, "fragments_received" },
5199 { MVPP2_MIB_OVERSIZE_RCVD, "oversize_received" },
5200 { MVPP2_MIB_JABBER_RCVD, "jabber_received" },
5201 { MVPP2_MIB_MAC_RCV_ERROR, "mac_receive_error" },
5202 { MVPP2_MIB_BAD_CRC_EVENT, "bad_crc_event" },
5203 { MVPP2_MIB_COLLISION, "collision" },
5204 { MVPP2_MIB_LATE_COLLISION, "late_collision" },
5205};
5206
5207static void mvpp2_ethtool_get_strings(struct net_device *netdev, u32 sset,
5208 u8 *data)
5209{
5210 if (sset == ETH_SS_STATS) {
5211 int i;
5212
5213 for (i = 0; i < ARRAY_SIZE(mvpp2_ethtool_regs); i++)
5214 memcpy(data + i * ETH_GSTRING_LEN,
5215 &mvpp2_ethtool_regs[i].string, ETH_GSTRING_LEN);
5216 }
5217}
5218
5219static void mvpp2_gather_hw_statistics(struct work_struct *work)
5220{
5221 struct delayed_work *del_work = to_delayed_work(work);
Miquel Raynale5c500e2017-11-08 08:59:40 +01005222 struct mvpp2_port *port = container_of(del_work, struct mvpp2_port,
5223 stats_work);
Miquel Raynal118d6292017-11-06 22:56:53 +01005224 u64 *pstats;
Miquel Raynale5c500e2017-11-08 08:59:40 +01005225 int i;
Miquel Raynal118d6292017-11-06 22:56:53 +01005226
Miquel Raynale5c500e2017-11-08 08:59:40 +01005227 mutex_lock(&port->gather_stats_lock);
Miquel Raynal118d6292017-11-06 22:56:53 +01005228
Miquel Raynale5c500e2017-11-08 08:59:40 +01005229 pstats = port->ethtool_stats;
5230 for (i = 0; i < ARRAY_SIZE(mvpp2_ethtool_regs); i++)
5231 *pstats++ += mvpp2_read_count(port, &mvpp2_ethtool_regs[i]);
Miquel Raynal118d6292017-11-06 22:56:53 +01005232
5233 /* No need to read again the counters right after this function if it
5234 * was called asynchronously by the user (ie. use of ethtool).
5235 */
Miquel Raynale5c500e2017-11-08 08:59:40 +01005236 cancel_delayed_work(&port->stats_work);
5237 queue_delayed_work(port->priv->stats_queue, &port->stats_work,
Miquel Raynal118d6292017-11-06 22:56:53 +01005238 MVPP2_MIB_COUNTERS_STATS_DELAY);
5239
Miquel Raynale5c500e2017-11-08 08:59:40 +01005240 mutex_unlock(&port->gather_stats_lock);
Miquel Raynal118d6292017-11-06 22:56:53 +01005241}
5242
5243static void mvpp2_ethtool_get_stats(struct net_device *dev,
5244 struct ethtool_stats *stats, u64 *data)
5245{
5246 struct mvpp2_port *port = netdev_priv(dev);
5247
Miquel Raynale5c500e2017-11-08 08:59:40 +01005248 /* Update statistics for the given port, then take the lock to avoid
5249 * concurrent accesses on the ethtool_stats structure during its copy.
5250 */
5251 mvpp2_gather_hw_statistics(&port->stats_work.work);
Miquel Raynal118d6292017-11-06 22:56:53 +01005252
Miquel Raynale5c500e2017-11-08 08:59:40 +01005253 mutex_lock(&port->gather_stats_lock);
Miquel Raynal118d6292017-11-06 22:56:53 +01005254 memcpy(data, port->ethtool_stats,
5255 sizeof(u64) * ARRAY_SIZE(mvpp2_ethtool_regs));
Miquel Raynale5c500e2017-11-08 08:59:40 +01005256 mutex_unlock(&port->gather_stats_lock);
Miquel Raynal118d6292017-11-06 22:56:53 +01005257}
5258
5259static int mvpp2_ethtool_get_sset_count(struct net_device *dev, int sset)
5260{
5261 if (sset == ETH_SS_STATS)
5262 return ARRAY_SIZE(mvpp2_ethtool_regs);
5263
5264 return -EOPNOTSUPP;
5265}
5266
Marcin Wojtas3f518502014-07-10 16:52:13 -03005267static void mvpp2_port_reset(struct mvpp2_port *port)
5268{
5269 u32 val;
Miquel Raynal118d6292017-11-06 22:56:53 +01005270 unsigned int i;
5271
5272 /* Read the GOP statistics to reset the hardware counters */
5273 for (i = 0; i < ARRAY_SIZE(mvpp2_ethtool_regs); i++)
5274 mvpp2_read_count(port, &mvpp2_ethtool_regs[i]);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005275
5276 val = readl(port->base + MVPP2_GMAC_CTRL_2_REG) &
5277 ~MVPP2_GMAC_PORT_RESET_MASK;
5278 writel(val, port->base + MVPP2_GMAC_CTRL_2_REG);
5279
5280 while (readl(port->base + MVPP2_GMAC_CTRL_2_REG) &
5281 MVPP2_GMAC_PORT_RESET_MASK)
5282 continue;
5283}
5284
5285/* Change maximum receive size of the port */
5286static inline void mvpp2_gmac_max_rx_size_set(struct mvpp2_port *port)
5287{
5288 u32 val;
5289
5290 val = readl(port->base + MVPP2_GMAC_CTRL_0_REG);
5291 val &= ~MVPP2_GMAC_MAX_RX_SIZE_MASK;
5292 val |= (((port->pkt_size - MVPP2_MH_SIZE) / 2) <<
5293 MVPP2_GMAC_MAX_RX_SIZE_OFFS);
5294 writel(val, port->base + MVPP2_GMAC_CTRL_0_REG);
5295}
5296
Stefan Chulski76eb1b12017-08-22 19:08:26 +02005297/* Change maximum receive size of the port */
5298static inline void mvpp2_xlg_max_rx_size_set(struct mvpp2_port *port)
5299{
5300 u32 val;
5301
5302 val = readl(port->base + MVPP22_XLG_CTRL1_REG);
5303 val &= ~MVPP22_XLG_CTRL1_FRAMESIZELIMIT_MASK;
5304 val |= ((port->pkt_size - MVPP2_MH_SIZE) / 2) <<
Antoine Ténartec15ecd2017-08-25 15:24:46 +02005305 MVPP22_XLG_CTRL1_FRAMESIZELIMIT_OFFS;
Stefan Chulski76eb1b12017-08-22 19:08:26 +02005306 writel(val, port->base + MVPP22_XLG_CTRL1_REG);
5307}
5308
Marcin Wojtas3f518502014-07-10 16:52:13 -03005309/* Set defaults to the MVPP2 port */
5310static void mvpp2_defaults_set(struct mvpp2_port *port)
5311{
5312 int tx_port_num, val, queue, ptxq, lrxq;
5313
Thomas Petazzoni3d9017d2017-03-07 16:53:11 +01005314 if (port->priv->hw_version == MVPP21) {
5315 /* Configure port to loopback if needed */
5316 if (port->flags & MVPP2_F_LOOPBACK)
5317 mvpp2_port_loopback_set(port);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005318
Thomas Petazzoni3d9017d2017-03-07 16:53:11 +01005319 /* Update TX FIFO MIN Threshold */
5320 val = readl(port->base + MVPP2_GMAC_PORT_FIFO_CFG_1_REG);
5321 val &= ~MVPP2_GMAC_TX_FIFO_MIN_TH_ALL_MASK;
5322 /* Min. TX threshold must be less than minimal packet length */
5323 val |= MVPP2_GMAC_TX_FIFO_MIN_TH_MASK(64 - 4 - 2);
5324 writel(val, port->base + MVPP2_GMAC_PORT_FIFO_CFG_1_REG);
5325 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03005326
5327 /* Disable Legacy WRR, Disable EJP, Release from reset */
5328 tx_port_num = mvpp2_egress_port(port);
5329 mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG,
5330 tx_port_num);
5331 mvpp2_write(port->priv, MVPP2_TXP_SCHED_CMD_1_REG, 0);
5332
5333 /* Close bandwidth for all queues */
5334 for (queue = 0; queue < MVPP2_MAX_TXQ; queue++) {
5335 ptxq = mvpp2_txq_phys(port->id, queue);
5336 mvpp2_write(port->priv,
5337 MVPP2_TXQ_SCHED_TOKEN_CNTR_REG(ptxq), 0);
5338 }
5339
5340 /* Set refill period to 1 usec, refill tokens
5341 * and bucket size to maximum
5342 */
5343 mvpp2_write(port->priv, MVPP2_TXP_SCHED_PERIOD_REG,
5344 port->priv->tclk / USEC_PER_SEC);
5345 val = mvpp2_read(port->priv, MVPP2_TXP_SCHED_REFILL_REG);
5346 val &= ~MVPP2_TXP_REFILL_PERIOD_ALL_MASK;
5347 val |= MVPP2_TXP_REFILL_PERIOD_MASK(1);
5348 val |= MVPP2_TXP_REFILL_TOKENS_ALL_MASK;
5349 mvpp2_write(port->priv, MVPP2_TXP_SCHED_REFILL_REG, val);
5350 val = MVPP2_TXP_TOKEN_SIZE_MAX;
5351 mvpp2_write(port->priv, MVPP2_TXP_SCHED_TOKEN_SIZE_REG, val);
5352
5353 /* Set MaximumLowLatencyPacketSize value to 256 */
5354 mvpp2_write(port->priv, MVPP2_RX_CTRL_REG(port->id),
5355 MVPP2_RX_USE_PSEUDO_FOR_CSUM_MASK |
5356 MVPP2_RX_LOW_LATENCY_PKT_SIZE(256));
5357
5358 /* Enable Rx cache snoop */
Thomas Petazzoni09f83972017-08-03 10:41:57 +02005359 for (lrxq = 0; lrxq < port->nrxqs; lrxq++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03005360 queue = port->rxqs[lrxq]->id;
5361 val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(queue));
5362 val |= MVPP2_SNOOP_PKT_SIZE_MASK |
5363 MVPP2_SNOOP_BUF_HDR_MASK;
5364 mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(queue), val);
5365 }
5366
5367 /* At default, mask all interrupts to all present cpus */
5368 mvpp2_interrupts_disable(port);
5369}
5370
5371/* Enable/disable receiving packets */
5372static void mvpp2_ingress_enable(struct mvpp2_port *port)
5373{
5374 u32 val;
5375 int lrxq, queue;
5376
Thomas Petazzoni09f83972017-08-03 10:41:57 +02005377 for (lrxq = 0; lrxq < port->nrxqs; lrxq++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03005378 queue = port->rxqs[lrxq]->id;
5379 val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(queue));
5380 val &= ~MVPP2_RXQ_DISABLE_MASK;
5381 mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(queue), val);
5382 }
5383}
5384
5385static void mvpp2_ingress_disable(struct mvpp2_port *port)
5386{
5387 u32 val;
5388 int lrxq, queue;
5389
Thomas Petazzoni09f83972017-08-03 10:41:57 +02005390 for (lrxq = 0; lrxq < port->nrxqs; lrxq++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03005391 queue = port->rxqs[lrxq]->id;
5392 val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(queue));
5393 val |= MVPP2_RXQ_DISABLE_MASK;
5394 mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(queue), val);
5395 }
5396}
5397
5398/* Enable transmit via physical egress queue
5399 * - HW starts take descriptors from DRAM
5400 */
5401static void mvpp2_egress_enable(struct mvpp2_port *port)
5402{
5403 u32 qmap;
5404 int queue;
5405 int tx_port_num = mvpp2_egress_port(port);
5406
5407 /* Enable all initialized TXs. */
5408 qmap = 0;
Thomas Petazzoni09f83972017-08-03 10:41:57 +02005409 for (queue = 0; queue < port->ntxqs; queue++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03005410 struct mvpp2_tx_queue *txq = port->txqs[queue];
5411
Markus Elfringdbbb2f02017-04-17 14:07:52 +02005412 if (txq->descs)
Marcin Wojtas3f518502014-07-10 16:52:13 -03005413 qmap |= (1 << queue);
5414 }
5415
5416 mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, tx_port_num);
5417 mvpp2_write(port->priv, MVPP2_TXP_SCHED_Q_CMD_REG, qmap);
5418}
5419
5420/* Disable transmit via physical egress queue
5421 * - HW doesn't take descriptors from DRAM
5422 */
5423static void mvpp2_egress_disable(struct mvpp2_port *port)
5424{
5425 u32 reg_data;
5426 int delay;
5427 int tx_port_num = mvpp2_egress_port(port);
5428
5429 /* Issue stop command for active channels only */
5430 mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, tx_port_num);
5431 reg_data = (mvpp2_read(port->priv, MVPP2_TXP_SCHED_Q_CMD_REG)) &
5432 MVPP2_TXP_SCHED_ENQ_MASK;
5433 if (reg_data != 0)
5434 mvpp2_write(port->priv, MVPP2_TXP_SCHED_Q_CMD_REG,
5435 (reg_data << MVPP2_TXP_SCHED_DISQ_OFFSET));
5436
5437 /* Wait for all Tx activity to terminate. */
5438 delay = 0;
5439 do {
5440 if (delay >= MVPP2_TX_DISABLE_TIMEOUT_MSEC) {
5441 netdev_warn(port->dev,
5442 "Tx stop timed out, status=0x%08x\n",
5443 reg_data);
5444 break;
5445 }
5446 mdelay(1);
5447 delay++;
5448
5449 /* Check port TX Command register that all
5450 * Tx queues are stopped
5451 */
5452 reg_data = mvpp2_read(port->priv, MVPP2_TXP_SCHED_Q_CMD_REG);
5453 } while (reg_data & MVPP2_TXP_SCHED_ENQ_MASK);
5454}
5455
5456/* Rx descriptors helper methods */
5457
5458/* Get number of Rx descriptors occupied by received packets */
5459static inline int
5460mvpp2_rxq_received(struct mvpp2_port *port, int rxq_id)
5461{
5462 u32 val = mvpp2_read(port->priv, MVPP2_RXQ_STATUS_REG(rxq_id));
5463
5464 return val & MVPP2_RXQ_OCCUPIED_MASK;
5465}
5466
5467/* Update Rx queue status with the number of occupied and available
5468 * Rx descriptor slots.
5469 */
5470static inline void
5471mvpp2_rxq_status_update(struct mvpp2_port *port, int rxq_id,
5472 int used_count, int free_count)
5473{
5474 /* Decrement the number of used descriptors and increment count
5475 * increment the number of free descriptors.
5476 */
5477 u32 val = used_count | (free_count << MVPP2_RXQ_NUM_NEW_OFFSET);
5478
5479 mvpp2_write(port->priv, MVPP2_RXQ_STATUS_UPDATE_REG(rxq_id), val);
5480}
5481
5482/* Get pointer to next RX descriptor to be processed by SW */
5483static inline struct mvpp2_rx_desc *
5484mvpp2_rxq_next_desc_get(struct mvpp2_rx_queue *rxq)
5485{
5486 int rx_desc = rxq->next_desc_to_proc;
5487
5488 rxq->next_desc_to_proc = MVPP2_QUEUE_NEXT_DESC(rxq, rx_desc);
5489 prefetch(rxq->descs + rxq->next_desc_to_proc);
5490 return rxq->descs + rx_desc;
5491}
5492
5493/* Set rx queue offset */
5494static void mvpp2_rxq_offset_set(struct mvpp2_port *port,
5495 int prxq, int offset)
5496{
5497 u32 val;
5498
5499 /* Convert offset from bytes to units of 32 bytes */
5500 offset = offset >> 5;
5501
5502 val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(prxq));
5503 val &= ~MVPP2_RXQ_PACKET_OFFSET_MASK;
5504
5505 /* Offset is in */
5506 val |= ((offset << MVPP2_RXQ_PACKET_OFFSET_OFFS) &
5507 MVPP2_RXQ_PACKET_OFFSET_MASK);
5508
5509 mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(prxq), val);
5510}
5511
Marcin Wojtas3f518502014-07-10 16:52:13 -03005512/* Tx descriptors helper methods */
5513
Marcin Wojtas3f518502014-07-10 16:52:13 -03005514/* Get pointer to next Tx descriptor to be processed (send) by HW */
5515static struct mvpp2_tx_desc *
5516mvpp2_txq_next_desc_get(struct mvpp2_tx_queue *txq)
5517{
5518 int tx_desc = txq->next_desc_to_proc;
5519
5520 txq->next_desc_to_proc = MVPP2_QUEUE_NEXT_DESC(txq, tx_desc);
5521 return txq->descs + tx_desc;
5522}
5523
Thomas Petazzonie0af22d2017-06-22 14:23:18 +02005524/* Update HW with number of aggregated Tx descriptors to be sent
5525 *
5526 * Called only from mvpp2_tx(), so migration is disabled, using
5527 * smp_processor_id() is OK.
5528 */
Marcin Wojtas3f518502014-07-10 16:52:13 -03005529static void mvpp2_aggr_txq_pend_desc_add(struct mvpp2_port *port, int pending)
5530{
5531 /* aggregated access - relevant TXQ number is written in TX desc */
Thomas Petazzonia7868412017-03-07 16:53:13 +01005532 mvpp2_percpu_write(port->priv, smp_processor_id(),
5533 MVPP2_AGGR_TXQ_UPDATE_REG, pending);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005534}
5535
5536
5537/* Check if there are enough free descriptors in aggregated txq.
5538 * If not, update the number of occupied descriptors and repeat the check.
Thomas Petazzonie0af22d2017-06-22 14:23:18 +02005539 *
5540 * Called only from mvpp2_tx(), so migration is disabled, using
5541 * smp_processor_id() is OK.
Marcin Wojtas3f518502014-07-10 16:52:13 -03005542 */
5543static int mvpp2_aggr_desc_num_check(struct mvpp2 *priv,
5544 struct mvpp2_tx_queue *aggr_txq, int num)
5545{
Antoine Tenart02856a32017-10-30 11:23:32 +01005546 if ((aggr_txq->count + num) > MVPP2_AGGR_TXQ_SIZE) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03005547 /* Update number of occupied aggregated Tx descriptors */
5548 int cpu = smp_processor_id();
5549 u32 val = mvpp2_read(priv, MVPP2_AGGR_TXQ_STATUS_REG(cpu));
5550
5551 aggr_txq->count = val & MVPP2_AGGR_TXQ_PENDING_MASK;
5552 }
5553
Antoine Tenart02856a32017-10-30 11:23:32 +01005554 if ((aggr_txq->count + num) > MVPP2_AGGR_TXQ_SIZE)
Marcin Wojtas3f518502014-07-10 16:52:13 -03005555 return -ENOMEM;
5556
5557 return 0;
5558}
5559
Thomas Petazzonie0af22d2017-06-22 14:23:18 +02005560/* Reserved Tx descriptors allocation request
5561 *
5562 * Called only from mvpp2_txq_reserved_desc_num_proc(), itself called
5563 * only by mvpp2_tx(), so migration is disabled, using
5564 * smp_processor_id() is OK.
5565 */
Marcin Wojtas3f518502014-07-10 16:52:13 -03005566static int mvpp2_txq_alloc_reserved_desc(struct mvpp2 *priv,
5567 struct mvpp2_tx_queue *txq, int num)
5568{
5569 u32 val;
Thomas Petazzonia7868412017-03-07 16:53:13 +01005570 int cpu = smp_processor_id();
Marcin Wojtas3f518502014-07-10 16:52:13 -03005571
5572 val = (txq->id << MVPP2_TXQ_RSVD_REQ_Q_OFFSET) | num;
Thomas Petazzonia7868412017-03-07 16:53:13 +01005573 mvpp2_percpu_write(priv, cpu, MVPP2_TXQ_RSVD_REQ_REG, val);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005574
Thomas Petazzonia7868412017-03-07 16:53:13 +01005575 val = mvpp2_percpu_read(priv, cpu, MVPP2_TXQ_RSVD_RSLT_REG);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005576
5577 return val & MVPP2_TXQ_RSVD_RSLT_MASK;
5578}
5579
5580/* Check if there are enough reserved descriptors for transmission.
5581 * If not, request chunk of reserved descriptors and check again.
5582 */
5583static int mvpp2_txq_reserved_desc_num_proc(struct mvpp2 *priv,
5584 struct mvpp2_tx_queue *txq,
5585 struct mvpp2_txq_pcpu *txq_pcpu,
5586 int num)
5587{
5588 int req, cpu, desc_count;
5589
5590 if (txq_pcpu->reserved_num >= num)
5591 return 0;
5592
5593 /* Not enough descriptors reserved! Update the reserved descriptor
5594 * count and check again.
5595 */
5596
5597 desc_count = 0;
5598 /* Compute total of used descriptors */
5599 for_each_present_cpu(cpu) {
5600 struct mvpp2_txq_pcpu *txq_pcpu_aux;
5601
5602 txq_pcpu_aux = per_cpu_ptr(txq->pcpu, cpu);
5603 desc_count += txq_pcpu_aux->count;
5604 desc_count += txq_pcpu_aux->reserved_num;
5605 }
5606
5607 req = max(MVPP2_CPU_DESC_CHUNK, num - txq_pcpu->reserved_num);
5608 desc_count += req;
5609
5610 if (desc_count >
5611 (txq->size - (num_present_cpus() * MVPP2_CPU_DESC_CHUNK)))
5612 return -ENOMEM;
5613
5614 txq_pcpu->reserved_num += mvpp2_txq_alloc_reserved_desc(priv, txq, req);
5615
5616 /* OK, the descriptor cound has been updated: check again. */
5617 if (txq_pcpu->reserved_num < num)
5618 return -ENOMEM;
5619 return 0;
5620}
5621
5622/* Release the last allocated Tx descriptor. Useful to handle DMA
5623 * mapping failures in the Tx path.
5624 */
5625static void mvpp2_txq_desc_put(struct mvpp2_tx_queue *txq)
5626{
5627 if (txq->next_desc_to_proc == 0)
5628 txq->next_desc_to_proc = txq->last_desc - 1;
5629 else
5630 txq->next_desc_to_proc--;
5631}
5632
5633/* Set Tx descriptors fields relevant for CSUM calculation */
5634static u32 mvpp2_txq_desc_csum(int l3_offs, int l3_proto,
5635 int ip_hdr_len, int l4_proto)
5636{
5637 u32 command;
5638
5639 /* fields: L3_offset, IP_hdrlen, L3_type, G_IPv4_chk,
5640 * G_L4_chk, L4_type required only for checksum calculation
5641 */
5642 command = (l3_offs << MVPP2_TXD_L3_OFF_SHIFT);
5643 command |= (ip_hdr_len << MVPP2_TXD_IP_HLEN_SHIFT);
5644 command |= MVPP2_TXD_IP_CSUM_DISABLE;
5645
5646 if (l3_proto == swab16(ETH_P_IP)) {
5647 command &= ~MVPP2_TXD_IP_CSUM_DISABLE; /* enable IPv4 csum */
5648 command &= ~MVPP2_TXD_L3_IP6; /* enable IPv4 */
5649 } else {
5650 command |= MVPP2_TXD_L3_IP6; /* enable IPv6 */
5651 }
5652
5653 if (l4_proto == IPPROTO_TCP) {
5654 command &= ~MVPP2_TXD_L4_UDP; /* enable TCP */
5655 command &= ~MVPP2_TXD_L4_CSUM_FRAG; /* generate L4 csum */
5656 } else if (l4_proto == IPPROTO_UDP) {
5657 command |= MVPP2_TXD_L4_UDP; /* enable UDP */
5658 command &= ~MVPP2_TXD_L4_CSUM_FRAG; /* generate L4 csum */
5659 } else {
5660 command |= MVPP2_TXD_L4_CSUM_NOT;
5661 }
5662
5663 return command;
5664}
5665
5666/* Get number of sent descriptors and decrement counter.
5667 * The number of sent descriptors is returned.
5668 * Per-CPU access
Thomas Petazzonie0af22d2017-06-22 14:23:18 +02005669 *
5670 * Called only from mvpp2_txq_done(), called from mvpp2_tx()
5671 * (migration disabled) and from the TX completion tasklet (migration
5672 * disabled) so using smp_processor_id() is OK.
Marcin Wojtas3f518502014-07-10 16:52:13 -03005673 */
5674static inline int mvpp2_txq_sent_desc_proc(struct mvpp2_port *port,
5675 struct mvpp2_tx_queue *txq)
5676{
5677 u32 val;
5678
5679 /* Reading status reg resets transmitted descriptor counter */
Thomas Petazzonia7868412017-03-07 16:53:13 +01005680 val = mvpp2_percpu_read(port->priv, smp_processor_id(),
5681 MVPP2_TXQ_SENT_REG(txq->id));
Marcin Wojtas3f518502014-07-10 16:52:13 -03005682
5683 return (val & MVPP2_TRANSMITTED_COUNT_MASK) >>
5684 MVPP2_TRANSMITTED_COUNT_OFFSET;
5685}
5686
Thomas Petazzonie0af22d2017-06-22 14:23:18 +02005687/* Called through on_each_cpu(), so runs on all CPUs, with migration
5688 * disabled, therefore using smp_processor_id() is OK.
5689 */
Marcin Wojtas3f518502014-07-10 16:52:13 -03005690static void mvpp2_txq_sent_counter_clear(void *arg)
5691{
5692 struct mvpp2_port *port = arg;
5693 int queue;
5694
Thomas Petazzoni09f83972017-08-03 10:41:57 +02005695 for (queue = 0; queue < port->ntxqs; queue++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03005696 int id = port->txqs[queue]->id;
5697
Thomas Petazzonia7868412017-03-07 16:53:13 +01005698 mvpp2_percpu_read(port->priv, smp_processor_id(),
5699 MVPP2_TXQ_SENT_REG(id));
Marcin Wojtas3f518502014-07-10 16:52:13 -03005700 }
5701}
5702
5703/* Set max sizes for Tx queues */
5704static void mvpp2_txp_max_tx_size_set(struct mvpp2_port *port)
5705{
5706 u32 val, size, mtu;
5707 int txq, tx_port_num;
5708
5709 mtu = port->pkt_size * 8;
5710 if (mtu > MVPP2_TXP_MTU_MAX)
5711 mtu = MVPP2_TXP_MTU_MAX;
5712
5713 /* WA for wrong Token bucket update: Set MTU value = 3*real MTU value */
5714 mtu = 3 * mtu;
5715
5716 /* Indirect access to registers */
5717 tx_port_num = mvpp2_egress_port(port);
5718 mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, tx_port_num);
5719
5720 /* Set MTU */
5721 val = mvpp2_read(port->priv, MVPP2_TXP_SCHED_MTU_REG);
5722 val &= ~MVPP2_TXP_MTU_MAX;
5723 val |= mtu;
5724 mvpp2_write(port->priv, MVPP2_TXP_SCHED_MTU_REG, val);
5725
5726 /* TXP token size and all TXQs token size must be larger that MTU */
5727 val = mvpp2_read(port->priv, MVPP2_TXP_SCHED_TOKEN_SIZE_REG);
5728 size = val & MVPP2_TXP_TOKEN_SIZE_MAX;
5729 if (size < mtu) {
5730 size = mtu;
5731 val &= ~MVPP2_TXP_TOKEN_SIZE_MAX;
5732 val |= size;
5733 mvpp2_write(port->priv, MVPP2_TXP_SCHED_TOKEN_SIZE_REG, val);
5734 }
5735
Thomas Petazzoni09f83972017-08-03 10:41:57 +02005736 for (txq = 0; txq < port->ntxqs; txq++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03005737 val = mvpp2_read(port->priv,
5738 MVPP2_TXQ_SCHED_TOKEN_SIZE_REG(txq));
5739 size = val & MVPP2_TXQ_TOKEN_SIZE_MAX;
5740
5741 if (size < mtu) {
5742 size = mtu;
5743 val &= ~MVPP2_TXQ_TOKEN_SIZE_MAX;
5744 val |= size;
5745 mvpp2_write(port->priv,
5746 MVPP2_TXQ_SCHED_TOKEN_SIZE_REG(txq),
5747 val);
5748 }
5749 }
5750}
5751
5752/* Set the number of packets that will be received before Rx interrupt
5753 * will be generated by HW.
5754 */
5755static void mvpp2_rx_pkts_coal_set(struct mvpp2_port *port,
Thomas Petazzonid63f9e42017-02-21 11:28:02 +01005756 struct mvpp2_rx_queue *rxq)
Marcin Wojtas3f518502014-07-10 16:52:13 -03005757{
Thomas Petazzonia704bb52017-06-10 23:18:22 +02005758 int cpu = get_cpu();
Thomas Petazzonia7868412017-03-07 16:53:13 +01005759
Thomas Petazzonif8b0d5f2017-02-21 11:28:03 +01005760 if (rxq->pkts_coal > MVPP2_OCCUPIED_THRESH_MASK)
5761 rxq->pkts_coal = MVPP2_OCCUPIED_THRESH_MASK;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005762
Thomas Petazzonia7868412017-03-07 16:53:13 +01005763 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_NUM_REG, rxq->id);
5764 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_THRESH_REG,
5765 rxq->pkts_coal);
Thomas Petazzonia704bb52017-06-10 23:18:22 +02005766
5767 put_cpu();
Marcin Wojtas3f518502014-07-10 16:52:13 -03005768}
5769
Thomas Petazzoni213f4282017-08-03 10:42:00 +02005770/* For some reason in the LSP this is done on each CPU. Why ? */
5771static void mvpp2_tx_pkts_coal_set(struct mvpp2_port *port,
5772 struct mvpp2_tx_queue *txq)
5773{
5774 int cpu = get_cpu();
5775 u32 val;
5776
5777 if (txq->done_pkts_coal > MVPP2_TXQ_THRESH_MASK)
5778 txq->done_pkts_coal = MVPP2_TXQ_THRESH_MASK;
5779
5780 val = (txq->done_pkts_coal << MVPP2_TXQ_THRESH_OFFSET);
5781 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_NUM_REG, txq->id);
5782 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_THRESH_REG, val);
5783
5784 put_cpu();
5785}
5786
Thomas Petazzoniab426762017-02-21 11:28:04 +01005787static u32 mvpp2_usec_to_cycles(u32 usec, unsigned long clk_hz)
5788{
5789 u64 tmp = (u64)clk_hz * usec;
5790
5791 do_div(tmp, USEC_PER_SEC);
5792
5793 return tmp > U32_MAX ? U32_MAX : tmp;
5794}
5795
5796static u32 mvpp2_cycles_to_usec(u32 cycles, unsigned long clk_hz)
5797{
5798 u64 tmp = (u64)cycles * USEC_PER_SEC;
5799
5800 do_div(tmp, clk_hz);
5801
5802 return tmp > U32_MAX ? U32_MAX : tmp;
5803}
5804
Marcin Wojtas3f518502014-07-10 16:52:13 -03005805/* Set the time delay in usec before Rx interrupt */
5806static void mvpp2_rx_time_coal_set(struct mvpp2_port *port,
Thomas Petazzonid63f9e42017-02-21 11:28:02 +01005807 struct mvpp2_rx_queue *rxq)
Marcin Wojtas3f518502014-07-10 16:52:13 -03005808{
Thomas Petazzoniab426762017-02-21 11:28:04 +01005809 unsigned long freq = port->priv->tclk;
5810 u32 val = mvpp2_usec_to_cycles(rxq->time_coal, freq);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005811
Thomas Petazzoniab426762017-02-21 11:28:04 +01005812 if (val > MVPP2_MAX_ISR_RX_THRESHOLD) {
5813 rxq->time_coal =
5814 mvpp2_cycles_to_usec(MVPP2_MAX_ISR_RX_THRESHOLD, freq);
5815
5816 /* re-evaluate to get actual register value */
5817 val = mvpp2_usec_to_cycles(rxq->time_coal, freq);
5818 }
5819
Marcin Wojtas3f518502014-07-10 16:52:13 -03005820 mvpp2_write(port->priv, MVPP2_ISR_RX_THRESHOLD_REG(rxq->id), val);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005821}
5822
Thomas Petazzoni213f4282017-08-03 10:42:00 +02005823static void mvpp2_tx_time_coal_set(struct mvpp2_port *port)
5824{
5825 unsigned long freq = port->priv->tclk;
5826 u32 val = mvpp2_usec_to_cycles(port->tx_time_coal, freq);
5827
5828 if (val > MVPP2_MAX_ISR_TX_THRESHOLD) {
5829 port->tx_time_coal =
5830 mvpp2_cycles_to_usec(MVPP2_MAX_ISR_TX_THRESHOLD, freq);
5831
5832 /* re-evaluate to get actual register value */
5833 val = mvpp2_usec_to_cycles(port->tx_time_coal, freq);
5834 }
5835
5836 mvpp2_write(port->priv, MVPP2_ISR_TX_THRESHOLD_REG(port->id), val);
5837}
5838
Marcin Wojtas3f518502014-07-10 16:52:13 -03005839/* Free Tx queue skbuffs */
5840static void mvpp2_txq_bufs_free(struct mvpp2_port *port,
5841 struct mvpp2_tx_queue *txq,
5842 struct mvpp2_txq_pcpu *txq_pcpu, int num)
5843{
5844 int i;
5845
5846 for (i = 0; i < num; i++) {
Thomas Petazzoni83544912016-12-21 11:28:49 +01005847 struct mvpp2_txq_pcpu_buf *tx_buf =
5848 txq_pcpu->buffs + txq_pcpu->txq_get_index;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005849
Antoine Tenart20920262017-10-23 15:24:30 +02005850 if (!IS_TSO_HEADER(txq_pcpu, tx_buf->dma))
5851 dma_unmap_single(port->dev->dev.parent, tx_buf->dma,
5852 tx_buf->size, DMA_TO_DEVICE);
Thomas Petazzoni36fb7432017-02-21 11:28:05 +01005853 if (tx_buf->skb)
5854 dev_kfree_skb_any(tx_buf->skb);
5855
5856 mvpp2_txq_inc_get(txq_pcpu);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005857 }
5858}
5859
5860static inline struct mvpp2_rx_queue *mvpp2_get_rx_queue(struct mvpp2_port *port,
5861 u32 cause)
5862{
5863 int queue = fls(cause) - 1;
5864
5865 return port->rxqs[queue];
5866}
5867
5868static inline struct mvpp2_tx_queue *mvpp2_get_tx_queue(struct mvpp2_port *port,
5869 u32 cause)
5870{
Marcin Wojtasedc660f2015-08-06 19:00:30 +02005871 int queue = fls(cause) - 1;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005872
5873 return port->txqs[queue];
5874}
5875
5876/* Handle end of transmission */
5877static void mvpp2_txq_done(struct mvpp2_port *port, struct mvpp2_tx_queue *txq,
5878 struct mvpp2_txq_pcpu *txq_pcpu)
5879{
5880 struct netdev_queue *nq = netdev_get_tx_queue(port->dev, txq->log_id);
5881 int tx_done;
5882
5883 if (txq_pcpu->cpu != smp_processor_id())
5884 netdev_err(port->dev, "wrong cpu on the end of Tx processing\n");
5885
5886 tx_done = mvpp2_txq_sent_desc_proc(port, txq);
5887 if (!tx_done)
5888 return;
5889 mvpp2_txq_bufs_free(port, txq, txq_pcpu, tx_done);
5890
5891 txq_pcpu->count -= tx_done;
5892
5893 if (netif_tx_queue_stopped(nq))
Antoine Tenart1d17db02017-10-30 11:23:31 +01005894 if (txq_pcpu->count <= txq_pcpu->wake_threshold)
Marcin Wojtas3f518502014-07-10 16:52:13 -03005895 netif_tx_wake_queue(nq);
5896}
5897
Thomas Petazzoni213f4282017-08-03 10:42:00 +02005898static unsigned int mvpp2_tx_done(struct mvpp2_port *port, u32 cause,
5899 int cpu)
Marcin Wojtasedc660f2015-08-06 19:00:30 +02005900{
5901 struct mvpp2_tx_queue *txq;
5902 struct mvpp2_txq_pcpu *txq_pcpu;
5903 unsigned int tx_todo = 0;
5904
5905 while (cause) {
5906 txq = mvpp2_get_tx_queue(port, cause);
5907 if (!txq)
5908 break;
5909
Thomas Petazzoni213f4282017-08-03 10:42:00 +02005910 txq_pcpu = per_cpu_ptr(txq->pcpu, cpu);
Marcin Wojtasedc660f2015-08-06 19:00:30 +02005911
5912 if (txq_pcpu->count) {
5913 mvpp2_txq_done(port, txq, txq_pcpu);
5914 tx_todo += txq_pcpu->count;
5915 }
5916
5917 cause &= ~(1 << txq->log_id);
5918 }
5919 return tx_todo;
5920}
5921
Marcin Wojtas3f518502014-07-10 16:52:13 -03005922/* Rx/Tx queue initialization/cleanup methods */
5923
5924/* Allocate and initialize descriptors for aggr TXQ */
5925static int mvpp2_aggr_txq_init(struct platform_device *pdev,
Antoine Ténart85affd72017-08-23 09:46:55 +02005926 struct mvpp2_tx_queue *aggr_txq, int cpu,
Marcin Wojtas3f518502014-07-10 16:52:13 -03005927 struct mvpp2 *priv)
5928{
Thomas Petazzonib02f31f2017-03-07 16:53:12 +01005929 u32 txq_dma;
5930
Marcin Wojtas3f518502014-07-10 16:52:13 -03005931 /* Allocate memory for TX descriptors */
Yan Markmana154f8e2017-11-30 10:49:46 +01005932 aggr_txq->descs = dma_zalloc_coherent(&pdev->dev,
Antoine Ténart85affd72017-08-23 09:46:55 +02005933 MVPP2_AGGR_TXQ_SIZE * MVPP2_DESC_ALIGNED_SIZE,
Thomas Petazzoni20396132017-03-07 16:53:00 +01005934 &aggr_txq->descs_dma, GFP_KERNEL);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005935 if (!aggr_txq->descs)
5936 return -ENOMEM;
5937
Antoine Tenart02856a32017-10-30 11:23:32 +01005938 aggr_txq->last_desc = MVPP2_AGGR_TXQ_SIZE - 1;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005939
5940 /* Aggr TXQ no reset WA */
5941 aggr_txq->next_desc_to_proc = mvpp2_read(priv,
5942 MVPP2_AGGR_TXQ_INDEX_REG(cpu));
5943
Thomas Petazzonib02f31f2017-03-07 16:53:12 +01005944 /* Set Tx descriptors queue starting address indirect
5945 * access
5946 */
5947 if (priv->hw_version == MVPP21)
5948 txq_dma = aggr_txq->descs_dma;
5949 else
5950 txq_dma = aggr_txq->descs_dma >>
5951 MVPP22_AGGR_TXQ_DESC_ADDR_OFFS;
5952
5953 mvpp2_write(priv, MVPP2_AGGR_TXQ_DESC_ADDR_REG(cpu), txq_dma);
Antoine Ténart85affd72017-08-23 09:46:55 +02005954 mvpp2_write(priv, MVPP2_AGGR_TXQ_DESC_SIZE_REG(cpu),
5955 MVPP2_AGGR_TXQ_SIZE);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005956
5957 return 0;
5958}
5959
5960/* Create a specified Rx queue */
5961static int mvpp2_rxq_init(struct mvpp2_port *port,
5962 struct mvpp2_rx_queue *rxq)
5963
5964{
Thomas Petazzonib02f31f2017-03-07 16:53:12 +01005965 u32 rxq_dma;
Thomas Petazzonia7868412017-03-07 16:53:13 +01005966 int cpu;
Thomas Petazzonib02f31f2017-03-07 16:53:12 +01005967
Marcin Wojtas3f518502014-07-10 16:52:13 -03005968 rxq->size = port->rx_ring_size;
5969
5970 /* Allocate memory for RX descriptors */
5971 rxq->descs = dma_alloc_coherent(port->dev->dev.parent,
5972 rxq->size * MVPP2_DESC_ALIGNED_SIZE,
Thomas Petazzoni20396132017-03-07 16:53:00 +01005973 &rxq->descs_dma, GFP_KERNEL);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005974 if (!rxq->descs)
5975 return -ENOMEM;
5976
Marcin Wojtas3f518502014-07-10 16:52:13 -03005977 rxq->last_desc = rxq->size - 1;
5978
5979 /* Zero occupied and non-occupied counters - direct access */
5980 mvpp2_write(port->priv, MVPP2_RXQ_STATUS_REG(rxq->id), 0);
5981
5982 /* Set Rx descriptors queue starting address - indirect access */
Thomas Petazzonia704bb52017-06-10 23:18:22 +02005983 cpu = get_cpu();
Thomas Petazzonia7868412017-03-07 16:53:13 +01005984 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_NUM_REG, rxq->id);
Thomas Petazzonib02f31f2017-03-07 16:53:12 +01005985 if (port->priv->hw_version == MVPP21)
5986 rxq_dma = rxq->descs_dma;
5987 else
5988 rxq_dma = rxq->descs_dma >> MVPP22_DESC_ADDR_OFFS;
Thomas Petazzonia7868412017-03-07 16:53:13 +01005989 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_DESC_ADDR_REG, rxq_dma);
5990 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_DESC_SIZE_REG, rxq->size);
5991 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_INDEX_REG, 0);
Thomas Petazzonia704bb52017-06-10 23:18:22 +02005992 put_cpu();
Marcin Wojtas3f518502014-07-10 16:52:13 -03005993
5994 /* Set Offset */
5995 mvpp2_rxq_offset_set(port, rxq->id, NET_SKB_PAD);
5996
5997 /* Set coalescing pkts and time */
Thomas Petazzonid63f9e42017-02-21 11:28:02 +01005998 mvpp2_rx_pkts_coal_set(port, rxq);
5999 mvpp2_rx_time_coal_set(port, rxq);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006000
6001 /* Add number of descriptors ready for receiving packets */
6002 mvpp2_rxq_status_update(port, rxq->id, 0, rxq->size);
6003
6004 return 0;
6005}
6006
6007/* Push packets received by the RXQ to BM pool */
6008static void mvpp2_rxq_drop_pkts(struct mvpp2_port *port,
6009 struct mvpp2_rx_queue *rxq)
6010{
6011 int rx_received, i;
6012
6013 rx_received = mvpp2_rxq_received(port, rxq->id);
6014 if (!rx_received)
6015 return;
6016
6017 for (i = 0; i < rx_received; i++) {
6018 struct mvpp2_rx_desc *rx_desc = mvpp2_rxq_next_desc_get(rxq);
Thomas Petazzoni56b8aae2017-06-10 23:18:21 +02006019 u32 status = mvpp2_rxdesc_status_get(port, rx_desc);
6020 int pool;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006021
Thomas Petazzoni56b8aae2017-06-10 23:18:21 +02006022 pool = (status & MVPP2_RXD_BM_POOL_ID_MASK) >>
6023 MVPP2_RXD_BM_POOL_ID_OFFS;
6024
Thomas Petazzoni7d7627b2017-06-22 14:23:20 +02006025 mvpp2_bm_pool_put(port, pool,
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006026 mvpp2_rxdesc_dma_addr_get(port, rx_desc),
6027 mvpp2_rxdesc_cookie_get(port, rx_desc));
Marcin Wojtas3f518502014-07-10 16:52:13 -03006028 }
6029 mvpp2_rxq_status_update(port, rxq->id, rx_received, rx_received);
6030}
6031
6032/* Cleanup Rx queue */
6033static void mvpp2_rxq_deinit(struct mvpp2_port *port,
6034 struct mvpp2_rx_queue *rxq)
6035{
Thomas Petazzonia7868412017-03-07 16:53:13 +01006036 int cpu;
6037
Marcin Wojtas3f518502014-07-10 16:52:13 -03006038 mvpp2_rxq_drop_pkts(port, rxq);
6039
6040 if (rxq->descs)
6041 dma_free_coherent(port->dev->dev.parent,
6042 rxq->size * MVPP2_DESC_ALIGNED_SIZE,
6043 rxq->descs,
Thomas Petazzoni20396132017-03-07 16:53:00 +01006044 rxq->descs_dma);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006045
6046 rxq->descs = NULL;
6047 rxq->last_desc = 0;
6048 rxq->next_desc_to_proc = 0;
Thomas Petazzoni20396132017-03-07 16:53:00 +01006049 rxq->descs_dma = 0;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006050
6051 /* Clear Rx descriptors queue starting address and size;
6052 * free descriptor number
6053 */
6054 mvpp2_write(port->priv, MVPP2_RXQ_STATUS_REG(rxq->id), 0);
Thomas Petazzonia704bb52017-06-10 23:18:22 +02006055 cpu = get_cpu();
Thomas Petazzonia7868412017-03-07 16:53:13 +01006056 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_NUM_REG, rxq->id);
6057 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_DESC_ADDR_REG, 0);
6058 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_DESC_SIZE_REG, 0);
Thomas Petazzonia704bb52017-06-10 23:18:22 +02006059 put_cpu();
Marcin Wojtas3f518502014-07-10 16:52:13 -03006060}
6061
6062/* Create and initialize a Tx queue */
6063static int mvpp2_txq_init(struct mvpp2_port *port,
6064 struct mvpp2_tx_queue *txq)
6065{
6066 u32 val;
6067 int cpu, desc, desc_per_txq, tx_port_num;
6068 struct mvpp2_txq_pcpu *txq_pcpu;
6069
6070 txq->size = port->tx_ring_size;
6071
6072 /* Allocate memory for Tx descriptors */
6073 txq->descs = dma_alloc_coherent(port->dev->dev.parent,
6074 txq->size * MVPP2_DESC_ALIGNED_SIZE,
Thomas Petazzoni20396132017-03-07 16:53:00 +01006075 &txq->descs_dma, GFP_KERNEL);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006076 if (!txq->descs)
6077 return -ENOMEM;
6078
Marcin Wojtas3f518502014-07-10 16:52:13 -03006079 txq->last_desc = txq->size - 1;
6080
6081 /* Set Tx descriptors queue starting address - indirect access */
Thomas Petazzonia704bb52017-06-10 23:18:22 +02006082 cpu = get_cpu();
Thomas Petazzonia7868412017-03-07 16:53:13 +01006083 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_NUM_REG, txq->id);
6084 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_DESC_ADDR_REG,
6085 txq->descs_dma);
6086 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_DESC_SIZE_REG,
6087 txq->size & MVPP2_TXQ_DESC_SIZE_MASK);
6088 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_INDEX_REG, 0);
6089 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_RSVD_CLR_REG,
6090 txq->id << MVPP2_TXQ_RSVD_CLR_OFFSET);
6091 val = mvpp2_percpu_read(port->priv, cpu, MVPP2_TXQ_PENDING_REG);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006092 val &= ~MVPP2_TXQ_PENDING_MASK;
Thomas Petazzonia7868412017-03-07 16:53:13 +01006093 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_PENDING_REG, val);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006094
6095 /* Calculate base address in prefetch buffer. We reserve 16 descriptors
6096 * for each existing TXQ.
6097 * TCONTS for PON port must be continuous from 0 to MVPP2_MAX_TCONT
6098 * GBE ports assumed to be continious from 0 to MVPP2_MAX_PORTS
6099 */
6100 desc_per_txq = 16;
6101 desc = (port->id * MVPP2_MAX_TXQ * desc_per_txq) +
6102 (txq->log_id * desc_per_txq);
6103
Thomas Petazzonia7868412017-03-07 16:53:13 +01006104 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_PREF_BUF_REG,
6105 MVPP2_PREF_BUF_PTR(desc) | MVPP2_PREF_BUF_SIZE_16 |
6106 MVPP2_PREF_BUF_THRESH(desc_per_txq / 2));
Thomas Petazzonia704bb52017-06-10 23:18:22 +02006107 put_cpu();
Marcin Wojtas3f518502014-07-10 16:52:13 -03006108
6109 /* WRR / EJP configuration - indirect access */
6110 tx_port_num = mvpp2_egress_port(port);
6111 mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, tx_port_num);
6112
6113 val = mvpp2_read(port->priv, MVPP2_TXQ_SCHED_REFILL_REG(txq->log_id));
6114 val &= ~MVPP2_TXQ_REFILL_PERIOD_ALL_MASK;
6115 val |= MVPP2_TXQ_REFILL_PERIOD_MASK(1);
6116 val |= MVPP2_TXQ_REFILL_TOKENS_ALL_MASK;
6117 mvpp2_write(port->priv, MVPP2_TXQ_SCHED_REFILL_REG(txq->log_id), val);
6118
6119 val = MVPP2_TXQ_TOKEN_SIZE_MAX;
6120 mvpp2_write(port->priv, MVPP2_TXQ_SCHED_TOKEN_SIZE_REG(txq->log_id),
6121 val);
6122
6123 for_each_present_cpu(cpu) {
6124 txq_pcpu = per_cpu_ptr(txq->pcpu, cpu);
6125 txq_pcpu->size = txq->size;
Markus Elfring02c91ec2017-04-17 08:09:07 +02006126 txq_pcpu->buffs = kmalloc_array(txq_pcpu->size,
6127 sizeof(*txq_pcpu->buffs),
6128 GFP_KERNEL);
Thomas Petazzoni83544912016-12-21 11:28:49 +01006129 if (!txq_pcpu->buffs)
Antoine Tenartba2d8d82017-11-28 14:19:48 +01006130 return -ENOMEM;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006131
6132 txq_pcpu->count = 0;
6133 txq_pcpu->reserved_num = 0;
6134 txq_pcpu->txq_put_index = 0;
6135 txq_pcpu->txq_get_index = 0;
Antoine Tenartb70d4a52017-12-11 09:13:25 +01006136 txq_pcpu->tso_headers = NULL;
Antoine Ténart186cd4d2017-08-23 09:46:56 +02006137
Antoine Tenart1d17db02017-10-30 11:23:31 +01006138 txq_pcpu->stop_threshold = txq->size - MVPP2_MAX_SKB_DESCS;
6139 txq_pcpu->wake_threshold = txq_pcpu->stop_threshold / 2;
6140
Antoine Ténart186cd4d2017-08-23 09:46:56 +02006141 txq_pcpu->tso_headers =
6142 dma_alloc_coherent(port->dev->dev.parent,
Yan Markman822eaf72017-10-23 15:24:29 +02006143 txq_pcpu->size * TSO_HEADER_SIZE,
Antoine Ténart186cd4d2017-08-23 09:46:56 +02006144 &txq_pcpu->tso_headers_dma,
6145 GFP_KERNEL);
6146 if (!txq_pcpu->tso_headers)
Antoine Tenartba2d8d82017-11-28 14:19:48 +01006147 return -ENOMEM;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006148 }
6149
6150 return 0;
6151}
6152
6153/* Free allocated TXQ resources */
6154static void mvpp2_txq_deinit(struct mvpp2_port *port,
6155 struct mvpp2_tx_queue *txq)
6156{
6157 struct mvpp2_txq_pcpu *txq_pcpu;
6158 int cpu;
6159
6160 for_each_present_cpu(cpu) {
6161 txq_pcpu = per_cpu_ptr(txq->pcpu, cpu);
Thomas Petazzoni83544912016-12-21 11:28:49 +01006162 kfree(txq_pcpu->buffs);
Antoine Ténart186cd4d2017-08-23 09:46:56 +02006163
Antoine Tenartb70d4a52017-12-11 09:13:25 +01006164 if (txq_pcpu->tso_headers)
6165 dma_free_coherent(port->dev->dev.parent,
6166 txq_pcpu->size * TSO_HEADER_SIZE,
6167 txq_pcpu->tso_headers,
6168 txq_pcpu->tso_headers_dma);
6169
6170 txq_pcpu->tso_headers = NULL;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006171 }
6172
6173 if (txq->descs)
6174 dma_free_coherent(port->dev->dev.parent,
6175 txq->size * MVPP2_DESC_ALIGNED_SIZE,
Thomas Petazzoni20396132017-03-07 16:53:00 +01006176 txq->descs, txq->descs_dma);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006177
6178 txq->descs = NULL;
6179 txq->last_desc = 0;
6180 txq->next_desc_to_proc = 0;
Thomas Petazzoni20396132017-03-07 16:53:00 +01006181 txq->descs_dma = 0;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006182
6183 /* Set minimum bandwidth for disabled TXQs */
6184 mvpp2_write(port->priv, MVPP2_TXQ_SCHED_TOKEN_CNTR_REG(txq->id), 0);
6185
6186 /* Set Tx descriptors queue starting address and size */
Thomas Petazzonia704bb52017-06-10 23:18:22 +02006187 cpu = get_cpu();
Thomas Petazzonia7868412017-03-07 16:53:13 +01006188 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_NUM_REG, txq->id);
6189 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_DESC_ADDR_REG, 0);
6190 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_DESC_SIZE_REG, 0);
Thomas Petazzonia704bb52017-06-10 23:18:22 +02006191 put_cpu();
Marcin Wojtas3f518502014-07-10 16:52:13 -03006192}
6193
6194/* Cleanup Tx ports */
6195static void mvpp2_txq_clean(struct mvpp2_port *port, struct mvpp2_tx_queue *txq)
6196{
6197 struct mvpp2_txq_pcpu *txq_pcpu;
6198 int delay, pending, cpu;
6199 u32 val;
6200
Thomas Petazzonia704bb52017-06-10 23:18:22 +02006201 cpu = get_cpu();
Thomas Petazzonia7868412017-03-07 16:53:13 +01006202 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_NUM_REG, txq->id);
6203 val = mvpp2_percpu_read(port->priv, cpu, MVPP2_TXQ_PREF_BUF_REG);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006204 val |= MVPP2_TXQ_DRAIN_EN_MASK;
Thomas Petazzonia7868412017-03-07 16:53:13 +01006205 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_PREF_BUF_REG, val);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006206
6207 /* The napi queue has been stopped so wait for all packets
6208 * to be transmitted.
6209 */
6210 delay = 0;
6211 do {
6212 if (delay >= MVPP2_TX_PENDING_TIMEOUT_MSEC) {
6213 netdev_warn(port->dev,
6214 "port %d: cleaning queue %d timed out\n",
6215 port->id, txq->log_id);
6216 break;
6217 }
6218 mdelay(1);
6219 delay++;
6220
Thomas Petazzonia7868412017-03-07 16:53:13 +01006221 pending = mvpp2_percpu_read(port->priv, cpu,
6222 MVPP2_TXQ_PENDING_REG);
6223 pending &= MVPP2_TXQ_PENDING_MASK;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006224 } while (pending);
6225
6226 val &= ~MVPP2_TXQ_DRAIN_EN_MASK;
Thomas Petazzonia7868412017-03-07 16:53:13 +01006227 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_PREF_BUF_REG, val);
Thomas Petazzonia704bb52017-06-10 23:18:22 +02006228 put_cpu();
Marcin Wojtas3f518502014-07-10 16:52:13 -03006229
6230 for_each_present_cpu(cpu) {
6231 txq_pcpu = per_cpu_ptr(txq->pcpu, cpu);
6232
6233 /* Release all packets */
6234 mvpp2_txq_bufs_free(port, txq, txq_pcpu, txq_pcpu->count);
6235
6236 /* Reset queue */
6237 txq_pcpu->count = 0;
6238 txq_pcpu->txq_put_index = 0;
6239 txq_pcpu->txq_get_index = 0;
6240 }
6241}
6242
6243/* Cleanup all Tx queues */
6244static void mvpp2_cleanup_txqs(struct mvpp2_port *port)
6245{
6246 struct mvpp2_tx_queue *txq;
6247 int queue;
6248 u32 val;
6249
6250 val = mvpp2_read(port->priv, MVPP2_TX_PORT_FLUSH_REG);
6251
6252 /* Reset Tx ports and delete Tx queues */
6253 val |= MVPP2_TX_PORT_FLUSH_MASK(port->id);
6254 mvpp2_write(port->priv, MVPP2_TX_PORT_FLUSH_REG, val);
6255
Thomas Petazzoni09f83972017-08-03 10:41:57 +02006256 for (queue = 0; queue < port->ntxqs; queue++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03006257 txq = port->txqs[queue];
6258 mvpp2_txq_clean(port, txq);
6259 mvpp2_txq_deinit(port, txq);
6260 }
6261
6262 on_each_cpu(mvpp2_txq_sent_counter_clear, port, 1);
6263
6264 val &= ~MVPP2_TX_PORT_FLUSH_MASK(port->id);
6265 mvpp2_write(port->priv, MVPP2_TX_PORT_FLUSH_REG, val);
6266}
6267
6268/* Cleanup all Rx queues */
6269static void mvpp2_cleanup_rxqs(struct mvpp2_port *port)
6270{
6271 int queue;
6272
Thomas Petazzoni09f83972017-08-03 10:41:57 +02006273 for (queue = 0; queue < port->nrxqs; queue++)
Marcin Wojtas3f518502014-07-10 16:52:13 -03006274 mvpp2_rxq_deinit(port, port->rxqs[queue]);
6275}
6276
6277/* Init all Rx queues for port */
6278static int mvpp2_setup_rxqs(struct mvpp2_port *port)
6279{
6280 int queue, err;
6281
Thomas Petazzoni09f83972017-08-03 10:41:57 +02006282 for (queue = 0; queue < port->nrxqs; queue++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03006283 err = mvpp2_rxq_init(port, port->rxqs[queue]);
6284 if (err)
6285 goto err_cleanup;
6286 }
6287 return 0;
6288
6289err_cleanup:
6290 mvpp2_cleanup_rxqs(port);
6291 return err;
6292}
6293
6294/* Init all tx queues for port */
6295static int mvpp2_setup_txqs(struct mvpp2_port *port)
6296{
6297 struct mvpp2_tx_queue *txq;
6298 int queue, err;
6299
Thomas Petazzoni09f83972017-08-03 10:41:57 +02006300 for (queue = 0; queue < port->ntxqs; queue++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03006301 txq = port->txqs[queue];
6302 err = mvpp2_txq_init(port, txq);
6303 if (err)
6304 goto err_cleanup;
6305 }
6306
Thomas Petazzoni213f4282017-08-03 10:42:00 +02006307 if (port->has_tx_irqs) {
6308 mvpp2_tx_time_coal_set(port);
6309 for (queue = 0; queue < port->ntxqs; queue++) {
6310 txq = port->txqs[queue];
6311 mvpp2_tx_pkts_coal_set(port, txq);
6312 }
6313 }
6314
Marcin Wojtas3f518502014-07-10 16:52:13 -03006315 on_each_cpu(mvpp2_txq_sent_counter_clear, port, 1);
6316 return 0;
6317
6318err_cleanup:
6319 mvpp2_cleanup_txqs(port);
6320 return err;
6321}
6322
6323/* The callback for per-port interrupt */
6324static irqreturn_t mvpp2_isr(int irq, void *dev_id)
6325{
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006326 struct mvpp2_queue_vector *qv = dev_id;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006327
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006328 mvpp2_qvec_interrupt_disable(qv);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006329
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006330 napi_schedule(&qv->napi);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006331
6332 return IRQ_HANDLED;
6333}
6334
Antoine Tenartfd3651b2017-09-01 11:04:54 +02006335/* Per-port interrupt for link status changes */
6336static irqreturn_t mvpp2_link_status_isr(int irq, void *dev_id)
6337{
6338 struct mvpp2_port *port = (struct mvpp2_port *)dev_id;
6339 struct net_device *dev = port->dev;
6340 bool event = false, link = false;
6341 u32 val;
6342
6343 mvpp22_gop_mask_irq(port);
6344
6345 if (port->gop_id == 0 &&
6346 port->phy_interface == PHY_INTERFACE_MODE_10GKR) {
6347 val = readl(port->base + MVPP22_XLG_INT_STAT);
6348 if (val & MVPP22_XLG_INT_STAT_LINK) {
6349 event = true;
6350 val = readl(port->base + MVPP22_XLG_STATUS);
6351 if (val & MVPP22_XLG_STATUS_LINK_UP)
6352 link = true;
6353 }
6354 } else if (phy_interface_mode_is_rgmii(port->phy_interface) ||
6355 port->phy_interface == PHY_INTERFACE_MODE_SGMII) {
6356 val = readl(port->base + MVPP22_GMAC_INT_STAT);
6357 if (val & MVPP22_GMAC_INT_STAT_LINK) {
6358 event = true;
6359 val = readl(port->base + MVPP2_GMAC_STATUS0);
6360 if (val & MVPP2_GMAC_STATUS0_LINK_UP)
6361 link = true;
6362 }
6363 }
6364
6365 if (!netif_running(dev) || !event)
6366 goto handled;
6367
6368 if (link) {
6369 mvpp2_interrupts_enable(port);
6370
6371 mvpp2_egress_enable(port);
6372 mvpp2_ingress_enable(port);
6373 netif_carrier_on(dev);
6374 netif_tx_wake_all_queues(dev);
6375 } else {
6376 netif_tx_stop_all_queues(dev);
6377 netif_carrier_off(dev);
6378 mvpp2_ingress_disable(port);
6379 mvpp2_egress_disable(port);
6380
6381 mvpp2_interrupts_disable(port);
6382 }
6383
6384handled:
6385 mvpp22_gop_unmask_irq(port);
6386 return IRQ_HANDLED;
6387}
6388
Antoine Tenart65a2c092017-08-30 10:29:18 +02006389static void mvpp2_gmac_set_autoneg(struct mvpp2_port *port,
6390 struct phy_device *phydev)
6391{
6392 u32 val;
6393
6394 if (port->phy_interface != PHY_INTERFACE_MODE_RGMII &&
6395 port->phy_interface != PHY_INTERFACE_MODE_RGMII_ID &&
6396 port->phy_interface != PHY_INTERFACE_MODE_RGMII_RXID &&
6397 port->phy_interface != PHY_INTERFACE_MODE_RGMII_TXID &&
6398 port->phy_interface != PHY_INTERFACE_MODE_SGMII)
6399 return;
6400
6401 val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG);
6402 val &= ~(MVPP2_GMAC_CONFIG_MII_SPEED |
6403 MVPP2_GMAC_CONFIG_GMII_SPEED |
6404 MVPP2_GMAC_CONFIG_FULL_DUPLEX |
6405 MVPP2_GMAC_AN_SPEED_EN |
6406 MVPP2_GMAC_AN_DUPLEX_EN);
6407
6408 if (phydev->duplex)
6409 val |= MVPP2_GMAC_CONFIG_FULL_DUPLEX;
6410
6411 if (phydev->speed == SPEED_1000)
6412 val |= MVPP2_GMAC_CONFIG_GMII_SPEED;
6413 else if (phydev->speed == SPEED_100)
6414 val |= MVPP2_GMAC_CONFIG_MII_SPEED;
6415
6416 writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
Antoine Tenart65a2c092017-08-30 10:29:18 +02006417}
6418
Marcin Wojtas3f518502014-07-10 16:52:13 -03006419/* Adjust link */
6420static void mvpp2_link_event(struct net_device *dev)
6421{
6422 struct mvpp2_port *port = netdev_priv(dev);
Philippe Reynes8e072692016-06-28 00:08:11 +02006423 struct phy_device *phydev = dev->phydev;
Antoine Tenart89273bc2017-08-30 10:29:19 +02006424 bool link_reconfigured = false;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006425 u32 val;
6426
6427 if (phydev->link) {
Antoine Tenart89273bc2017-08-30 10:29:19 +02006428 if (port->phy_interface != phydev->interface && port->comphy) {
6429 /* disable current port for reconfiguration */
6430 mvpp2_interrupts_disable(port);
6431 netif_carrier_off(port->dev);
6432 mvpp2_port_disable(port);
6433 phy_power_off(port->comphy);
6434
6435 /* comphy reconfiguration */
6436 port->phy_interface = phydev->interface;
6437 mvpp22_comphy_init(port);
6438
6439 /* gop/mac reconfiguration */
6440 mvpp22_gop_init(port);
6441 mvpp2_port_mii_set(port);
6442
6443 link_reconfigured = true;
6444 }
6445
Marcin Wojtas3f518502014-07-10 16:52:13 -03006446 if ((port->speed != phydev->speed) ||
6447 (port->duplex != phydev->duplex)) {
Antoine Tenart65a2c092017-08-30 10:29:18 +02006448 mvpp2_gmac_set_autoneg(port, phydev);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006449
6450 port->duplex = phydev->duplex;
6451 port->speed = phydev->speed;
6452 }
6453 }
6454
Antoine Tenart89273bc2017-08-30 10:29:19 +02006455 if (phydev->link != port->link || link_reconfigured) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03006456 port->link = phydev->link;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006457
Marcin Wojtas3f518502014-07-10 16:52:13 -03006458 if (phydev->link) {
Antoine Tenart65a2c092017-08-30 10:29:18 +02006459 if (port->phy_interface == PHY_INTERFACE_MODE_RGMII ||
6460 port->phy_interface == PHY_INTERFACE_MODE_RGMII_ID ||
6461 port->phy_interface == PHY_INTERFACE_MODE_RGMII_RXID ||
6462 port->phy_interface == PHY_INTERFACE_MODE_RGMII_TXID ||
6463 port->phy_interface == PHY_INTERFACE_MODE_SGMII) {
6464 val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG);
6465 val |= (MVPP2_GMAC_FORCE_LINK_PASS |
6466 MVPP2_GMAC_FORCE_LINK_DOWN);
6467 writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
6468 }
Antoine Tenartf55744a2017-08-30 10:29:17 +02006469
6470 mvpp2_interrupts_enable(port);
6471 mvpp2_port_enable(port);
6472
Marcin Wojtas3f518502014-07-10 16:52:13 -03006473 mvpp2_egress_enable(port);
6474 mvpp2_ingress_enable(port);
Antoine Tenartf55744a2017-08-30 10:29:17 +02006475 netif_carrier_on(dev);
6476 netif_tx_wake_all_queues(dev);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006477 } else {
Antoine Tenart968b2112017-08-30 10:29:16 +02006478 port->duplex = -1;
6479 port->speed = 0;
6480
Antoine Tenartf55744a2017-08-30 10:29:17 +02006481 netif_tx_stop_all_queues(dev);
6482 netif_carrier_off(dev);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006483 mvpp2_ingress_disable(port);
6484 mvpp2_egress_disable(port);
Antoine Tenartf55744a2017-08-30 10:29:17 +02006485
6486 mvpp2_port_disable(port);
6487 mvpp2_interrupts_disable(port);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006488 }
Antoine Tenart968b2112017-08-30 10:29:16 +02006489
Marcin Wojtas3f518502014-07-10 16:52:13 -03006490 phy_print_status(phydev);
6491 }
6492}
6493
Marcin Wojtasedc660f2015-08-06 19:00:30 +02006494static void mvpp2_timer_set(struct mvpp2_port_pcpu *port_pcpu)
6495{
6496 ktime_t interval;
6497
6498 if (!port_pcpu->timer_scheduled) {
6499 port_pcpu->timer_scheduled = true;
Thomas Gleixner8b0e1952016-12-25 12:30:41 +01006500 interval = MVPP2_TXDONE_HRTIMER_PERIOD_NS;
Marcin Wojtasedc660f2015-08-06 19:00:30 +02006501 hrtimer_start(&port_pcpu->tx_done_timer, interval,
6502 HRTIMER_MODE_REL_PINNED);
6503 }
6504}
6505
6506static void mvpp2_tx_proc_cb(unsigned long data)
6507{
6508 struct net_device *dev = (struct net_device *)data;
6509 struct mvpp2_port *port = netdev_priv(dev);
6510 struct mvpp2_port_pcpu *port_pcpu = this_cpu_ptr(port->pcpu);
6511 unsigned int tx_todo, cause;
6512
6513 if (!netif_running(dev))
6514 return;
6515 port_pcpu->timer_scheduled = false;
6516
6517 /* Process all the Tx queues */
Thomas Petazzoni09f83972017-08-03 10:41:57 +02006518 cause = (1 << port->ntxqs) - 1;
Thomas Petazzoni213f4282017-08-03 10:42:00 +02006519 tx_todo = mvpp2_tx_done(port, cause, smp_processor_id());
Marcin Wojtasedc660f2015-08-06 19:00:30 +02006520
6521 /* Set the timer in case not all the packets were processed */
6522 if (tx_todo)
6523 mvpp2_timer_set(port_pcpu);
6524}
6525
6526static enum hrtimer_restart mvpp2_hr_timer_cb(struct hrtimer *timer)
6527{
6528 struct mvpp2_port_pcpu *port_pcpu = container_of(timer,
6529 struct mvpp2_port_pcpu,
6530 tx_done_timer);
6531
6532 tasklet_schedule(&port_pcpu->tx_done_tasklet);
6533
6534 return HRTIMER_NORESTART;
6535}
6536
Marcin Wojtas3f518502014-07-10 16:52:13 -03006537/* Main RX/TX processing routines */
6538
6539/* Display more error info */
6540static void mvpp2_rx_error(struct mvpp2_port *port,
6541 struct mvpp2_rx_desc *rx_desc)
6542{
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006543 u32 status = mvpp2_rxdesc_status_get(port, rx_desc);
6544 size_t sz = mvpp2_rxdesc_size_get(port, rx_desc);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006545
6546 switch (status & MVPP2_RXD_ERR_CODE_MASK) {
6547 case MVPP2_RXD_ERR_CRC:
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006548 netdev_err(port->dev, "bad rx status %08x (crc error), size=%zu\n",
6549 status, sz);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006550 break;
6551 case MVPP2_RXD_ERR_OVERRUN:
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006552 netdev_err(port->dev, "bad rx status %08x (overrun error), size=%zu\n",
6553 status, sz);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006554 break;
6555 case MVPP2_RXD_ERR_RESOURCE:
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006556 netdev_err(port->dev, "bad rx status %08x (resource error), size=%zu\n",
6557 status, sz);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006558 break;
6559 }
6560}
6561
6562/* Handle RX checksum offload */
6563static void mvpp2_rx_csum(struct mvpp2_port *port, u32 status,
6564 struct sk_buff *skb)
6565{
6566 if (((status & MVPP2_RXD_L3_IP4) &&
6567 !(status & MVPP2_RXD_IP4_HEADER_ERR)) ||
6568 (status & MVPP2_RXD_L3_IP6))
6569 if (((status & MVPP2_RXD_L4_UDP) ||
6570 (status & MVPP2_RXD_L4_TCP)) &&
6571 (status & MVPP2_RXD_L4_CSUM_OK)) {
6572 skb->csum = 0;
6573 skb->ip_summed = CHECKSUM_UNNECESSARY;
6574 return;
6575 }
6576
6577 skb->ip_summed = CHECKSUM_NONE;
6578}
6579
6580/* Reuse skb if possible, or allocate a new skb and add it to BM pool */
6581static int mvpp2_rx_refill(struct mvpp2_port *port,
Thomas Petazzoni56b8aae2017-06-10 23:18:21 +02006582 struct mvpp2_bm_pool *bm_pool, int pool)
Marcin Wojtas3f518502014-07-10 16:52:13 -03006583{
Thomas Petazzoni20396132017-03-07 16:53:00 +01006584 dma_addr_t dma_addr;
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01006585 phys_addr_t phys_addr;
Thomas Petazzoni0e037282017-02-21 11:28:12 +01006586 void *buf;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006587
Marcin Wojtas3f518502014-07-10 16:52:13 -03006588 /* No recycle or too many buffers are in use, so allocate a new skb */
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01006589 buf = mvpp2_buf_alloc(port, bm_pool, &dma_addr, &phys_addr,
6590 GFP_ATOMIC);
Thomas Petazzoni0e037282017-02-21 11:28:12 +01006591 if (!buf)
Marcin Wojtas3f518502014-07-10 16:52:13 -03006592 return -ENOMEM;
6593
Thomas Petazzoni7d7627b2017-06-22 14:23:20 +02006594 mvpp2_bm_pool_put(port, pool, dma_addr, phys_addr);
Thomas Petazzoni7ef7e1d2017-02-21 11:28:07 +01006595
Marcin Wojtas3f518502014-07-10 16:52:13 -03006596 return 0;
6597}
6598
6599/* Handle tx checksum */
6600static u32 mvpp2_skb_tx_csum(struct mvpp2_port *port, struct sk_buff *skb)
6601{
6602 if (skb->ip_summed == CHECKSUM_PARTIAL) {
6603 int ip_hdr_len = 0;
6604 u8 l4_proto;
6605
6606 if (skb->protocol == htons(ETH_P_IP)) {
6607 struct iphdr *ip4h = ip_hdr(skb);
6608
6609 /* Calculate IPv4 checksum and L4 checksum */
6610 ip_hdr_len = ip4h->ihl;
6611 l4_proto = ip4h->protocol;
6612 } else if (skb->protocol == htons(ETH_P_IPV6)) {
6613 struct ipv6hdr *ip6h = ipv6_hdr(skb);
6614
6615 /* Read l4_protocol from one of IPv6 extra headers */
6616 if (skb_network_header_len(skb) > 0)
6617 ip_hdr_len = (skb_network_header_len(skb) >> 2);
6618 l4_proto = ip6h->nexthdr;
6619 } else {
6620 return MVPP2_TXD_L4_CSUM_NOT;
6621 }
6622
6623 return mvpp2_txq_desc_csum(skb_network_offset(skb),
6624 skb->protocol, ip_hdr_len, l4_proto);
6625 }
6626
6627 return MVPP2_TXD_L4_CSUM_NOT | MVPP2_TXD_IP_CSUM_DISABLE;
6628}
6629
Marcin Wojtas3f518502014-07-10 16:52:13 -03006630/* Main rx processing */
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006631static int mvpp2_rx(struct mvpp2_port *port, struct napi_struct *napi,
6632 int rx_todo, struct mvpp2_rx_queue *rxq)
Marcin Wojtas3f518502014-07-10 16:52:13 -03006633{
6634 struct net_device *dev = port->dev;
Marcin Wojtasb5015852015-12-03 15:20:51 +01006635 int rx_received;
6636 int rx_done = 0;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006637 u32 rcvd_pkts = 0;
6638 u32 rcvd_bytes = 0;
6639
6640 /* Get number of received packets and clamp the to-do */
6641 rx_received = mvpp2_rxq_received(port, rxq->id);
6642 if (rx_todo > rx_received)
6643 rx_todo = rx_received;
6644
Marcin Wojtasb5015852015-12-03 15:20:51 +01006645 while (rx_done < rx_todo) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03006646 struct mvpp2_rx_desc *rx_desc = mvpp2_rxq_next_desc_get(rxq);
6647 struct mvpp2_bm_pool *bm_pool;
6648 struct sk_buff *skb;
Thomas Petazzoni0e037282017-02-21 11:28:12 +01006649 unsigned int frag_size;
Thomas Petazzoni20396132017-03-07 16:53:00 +01006650 dma_addr_t dma_addr;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006651 phys_addr_t phys_addr;
Thomas Petazzoni56b8aae2017-06-10 23:18:21 +02006652 u32 rx_status;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006653 int pool, rx_bytes, err;
Thomas Petazzoni0e037282017-02-21 11:28:12 +01006654 void *data;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006655
Marcin Wojtasb5015852015-12-03 15:20:51 +01006656 rx_done++;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006657 rx_status = mvpp2_rxdesc_status_get(port, rx_desc);
6658 rx_bytes = mvpp2_rxdesc_size_get(port, rx_desc);
6659 rx_bytes -= MVPP2_MH_SIZE;
6660 dma_addr = mvpp2_rxdesc_dma_addr_get(port, rx_desc);
6661 phys_addr = mvpp2_rxdesc_cookie_get(port, rx_desc);
6662 data = (void *)phys_to_virt(phys_addr);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006663
Thomas Petazzoni56b8aae2017-06-10 23:18:21 +02006664 pool = (rx_status & MVPP2_RXD_BM_POOL_ID_MASK) >>
6665 MVPP2_RXD_BM_POOL_ID_OFFS;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006666 bm_pool = &port->priv->bm_pools[pool];
Marcin Wojtas3f518502014-07-10 16:52:13 -03006667
6668 /* In case of an error, release the requested buffer pointer
6669 * to the Buffer Manager. This request process is controlled
6670 * by the hardware, and the information about the buffer is
6671 * comprised by the RX descriptor.
6672 */
6673 if (rx_status & MVPP2_RXD_ERR_SUMMARY) {
Markus Elfring8a524882017-04-17 10:52:02 +02006674err_drop_frame:
Marcin Wojtas3f518502014-07-10 16:52:13 -03006675 dev->stats.rx_errors++;
6676 mvpp2_rx_error(port, rx_desc);
Marcin Wojtasb5015852015-12-03 15:20:51 +01006677 /* Return the buffer to the pool */
Thomas Petazzoni7d7627b2017-06-22 14:23:20 +02006678 mvpp2_bm_pool_put(port, pool, dma_addr, phys_addr);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006679 continue;
6680 }
6681
Thomas Petazzoni0e037282017-02-21 11:28:12 +01006682 if (bm_pool->frag_size > PAGE_SIZE)
6683 frag_size = 0;
6684 else
6685 frag_size = bm_pool->frag_size;
6686
6687 skb = build_skb(data, frag_size);
6688 if (!skb) {
6689 netdev_warn(port->dev, "skb build failed\n");
6690 goto err_drop_frame;
6691 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03006692
Thomas Petazzoni56b8aae2017-06-10 23:18:21 +02006693 err = mvpp2_rx_refill(port, bm_pool, pool);
Marcin Wojtasb5015852015-12-03 15:20:51 +01006694 if (err) {
6695 netdev_err(port->dev, "failed to refill BM pools\n");
6696 goto err_drop_frame;
6697 }
6698
Thomas Petazzoni20396132017-03-07 16:53:00 +01006699 dma_unmap_single(dev->dev.parent, dma_addr,
Marcin Wojtas4229d502015-12-03 15:20:50 +01006700 bm_pool->buf_size, DMA_FROM_DEVICE);
6701
Marcin Wojtas3f518502014-07-10 16:52:13 -03006702 rcvd_pkts++;
6703 rcvd_bytes += rx_bytes;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006704
Thomas Petazzoni0e037282017-02-21 11:28:12 +01006705 skb_reserve(skb, MVPP2_MH_SIZE + NET_SKB_PAD);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006706 skb_put(skb, rx_bytes);
6707 skb->protocol = eth_type_trans(skb, dev);
6708 mvpp2_rx_csum(port, rx_status, skb);
6709
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006710 napi_gro_receive(napi, skb);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006711 }
6712
6713 if (rcvd_pkts) {
6714 struct mvpp2_pcpu_stats *stats = this_cpu_ptr(port->stats);
6715
6716 u64_stats_update_begin(&stats->syncp);
6717 stats->rx_packets += rcvd_pkts;
6718 stats->rx_bytes += rcvd_bytes;
6719 u64_stats_update_end(&stats->syncp);
6720 }
6721
6722 /* Update Rx queue management counters */
6723 wmb();
Marcin Wojtasb5015852015-12-03 15:20:51 +01006724 mvpp2_rxq_status_update(port, rxq->id, rx_done, rx_done);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006725
6726 return rx_todo;
6727}
6728
6729static inline void
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006730tx_desc_unmap_put(struct mvpp2_port *port, struct mvpp2_tx_queue *txq,
Marcin Wojtas3f518502014-07-10 16:52:13 -03006731 struct mvpp2_tx_desc *desc)
6732{
Antoine Tenart20920262017-10-23 15:24:30 +02006733 struct mvpp2_txq_pcpu *txq_pcpu = this_cpu_ptr(txq->pcpu);
6734
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006735 dma_addr_t buf_dma_addr =
6736 mvpp2_txdesc_dma_addr_get(port, desc);
6737 size_t buf_sz =
6738 mvpp2_txdesc_size_get(port, desc);
Antoine Tenart20920262017-10-23 15:24:30 +02006739 if (!IS_TSO_HEADER(txq_pcpu, buf_dma_addr))
6740 dma_unmap_single(port->dev->dev.parent, buf_dma_addr,
6741 buf_sz, DMA_TO_DEVICE);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006742 mvpp2_txq_desc_put(txq);
6743}
6744
6745/* Handle tx fragmentation processing */
6746static int mvpp2_tx_frag_process(struct mvpp2_port *port, struct sk_buff *skb,
6747 struct mvpp2_tx_queue *aggr_txq,
6748 struct mvpp2_tx_queue *txq)
6749{
6750 struct mvpp2_txq_pcpu *txq_pcpu = this_cpu_ptr(txq->pcpu);
6751 struct mvpp2_tx_desc *tx_desc;
6752 int i;
Thomas Petazzoni20396132017-03-07 16:53:00 +01006753 dma_addr_t buf_dma_addr;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006754
6755 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
6756 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6757 void *addr = page_address(frag->page.p) + frag->page_offset;
6758
6759 tx_desc = mvpp2_txq_next_desc_get(aggr_txq);
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006760 mvpp2_txdesc_txq_set(port, tx_desc, txq->id);
6761 mvpp2_txdesc_size_set(port, tx_desc, frag->size);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006762
Thomas Petazzoni20396132017-03-07 16:53:00 +01006763 buf_dma_addr = dma_map_single(port->dev->dev.parent, addr,
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006764 frag->size,
6765 DMA_TO_DEVICE);
Thomas Petazzoni20396132017-03-07 16:53:00 +01006766 if (dma_mapping_error(port->dev->dev.parent, buf_dma_addr)) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03006767 mvpp2_txq_desc_put(txq);
Markus Elfring32bae632017-04-17 11:36:34 +02006768 goto cleanup;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006769 }
6770
Antoine Tenart6eb5d372017-10-30 11:23:33 +01006771 mvpp2_txdesc_dma_addr_set(port, tx_desc, buf_dma_addr);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006772
6773 if (i == (skb_shinfo(skb)->nr_frags - 1)) {
6774 /* Last descriptor */
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006775 mvpp2_txdesc_cmd_set(port, tx_desc,
6776 MVPP2_TXD_L_DESC);
6777 mvpp2_txq_inc_put(port, txq_pcpu, skb, tx_desc);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006778 } else {
6779 /* Descriptor in the middle: Not First, Not Last */
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006780 mvpp2_txdesc_cmd_set(port, tx_desc, 0);
6781 mvpp2_txq_inc_put(port, txq_pcpu, NULL, tx_desc);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006782 }
6783 }
6784
6785 return 0;
Markus Elfring32bae632017-04-17 11:36:34 +02006786cleanup:
Marcin Wojtas3f518502014-07-10 16:52:13 -03006787 /* Release all descriptors that were used to map fragments of
6788 * this packet, as well as the corresponding DMA mappings
6789 */
6790 for (i = i - 1; i >= 0; i--) {
6791 tx_desc = txq->descs + i;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006792 tx_desc_unmap_put(port, txq, tx_desc);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006793 }
6794
6795 return -ENOMEM;
6796}
6797
Antoine Ténart186cd4d2017-08-23 09:46:56 +02006798static inline void mvpp2_tso_put_hdr(struct sk_buff *skb,
6799 struct net_device *dev,
6800 struct mvpp2_tx_queue *txq,
6801 struct mvpp2_tx_queue *aggr_txq,
6802 struct mvpp2_txq_pcpu *txq_pcpu,
6803 int hdr_sz)
6804{
6805 struct mvpp2_port *port = netdev_priv(dev);
6806 struct mvpp2_tx_desc *tx_desc = mvpp2_txq_next_desc_get(aggr_txq);
6807 dma_addr_t addr;
6808
6809 mvpp2_txdesc_txq_set(port, tx_desc, txq->id);
6810 mvpp2_txdesc_size_set(port, tx_desc, hdr_sz);
6811
6812 addr = txq_pcpu->tso_headers_dma +
6813 txq_pcpu->txq_put_index * TSO_HEADER_SIZE;
Antoine Tenart6eb5d372017-10-30 11:23:33 +01006814 mvpp2_txdesc_dma_addr_set(port, tx_desc, addr);
Antoine Ténart186cd4d2017-08-23 09:46:56 +02006815
6816 mvpp2_txdesc_cmd_set(port, tx_desc, mvpp2_skb_tx_csum(port, skb) |
6817 MVPP2_TXD_F_DESC |
6818 MVPP2_TXD_PADDING_DISABLE);
6819 mvpp2_txq_inc_put(port, txq_pcpu, NULL, tx_desc);
6820}
6821
6822static inline int mvpp2_tso_put_data(struct sk_buff *skb,
6823 struct net_device *dev, struct tso_t *tso,
6824 struct mvpp2_tx_queue *txq,
6825 struct mvpp2_tx_queue *aggr_txq,
6826 struct mvpp2_txq_pcpu *txq_pcpu,
6827 int sz, bool left, bool last)
6828{
6829 struct mvpp2_port *port = netdev_priv(dev);
6830 struct mvpp2_tx_desc *tx_desc = mvpp2_txq_next_desc_get(aggr_txq);
6831 dma_addr_t buf_dma_addr;
6832
6833 mvpp2_txdesc_txq_set(port, tx_desc, txq->id);
6834 mvpp2_txdesc_size_set(port, tx_desc, sz);
6835
6836 buf_dma_addr = dma_map_single(dev->dev.parent, tso->data, sz,
6837 DMA_TO_DEVICE);
6838 if (unlikely(dma_mapping_error(dev->dev.parent, buf_dma_addr))) {
6839 mvpp2_txq_desc_put(txq);
6840 return -ENOMEM;
6841 }
6842
Antoine Tenart6eb5d372017-10-30 11:23:33 +01006843 mvpp2_txdesc_dma_addr_set(port, tx_desc, buf_dma_addr);
Antoine Ténart186cd4d2017-08-23 09:46:56 +02006844
6845 if (!left) {
6846 mvpp2_txdesc_cmd_set(port, tx_desc, MVPP2_TXD_L_DESC);
6847 if (last) {
6848 mvpp2_txq_inc_put(port, txq_pcpu, skb, tx_desc);
6849 return 0;
6850 }
6851 } else {
6852 mvpp2_txdesc_cmd_set(port, tx_desc, 0);
6853 }
6854
6855 mvpp2_txq_inc_put(port, txq_pcpu, NULL, tx_desc);
6856 return 0;
6857}
6858
6859static int mvpp2_tx_tso(struct sk_buff *skb, struct net_device *dev,
6860 struct mvpp2_tx_queue *txq,
6861 struct mvpp2_tx_queue *aggr_txq,
6862 struct mvpp2_txq_pcpu *txq_pcpu)
6863{
6864 struct mvpp2_port *port = netdev_priv(dev);
6865 struct tso_t tso;
6866 int hdr_sz = skb_transport_offset(skb) + tcp_hdrlen(skb);
6867 int i, len, descs = 0;
6868
6869 /* Check number of available descriptors */
6870 if (mvpp2_aggr_desc_num_check(port->priv, aggr_txq,
6871 tso_count_descs(skb)) ||
6872 mvpp2_txq_reserved_desc_num_proc(port->priv, txq, txq_pcpu,
6873 tso_count_descs(skb)))
6874 return 0;
6875
6876 tso_start(skb, &tso);
6877 len = skb->len - hdr_sz;
6878 while (len > 0) {
6879 int left = min_t(int, skb_shinfo(skb)->gso_size, len);
6880 char *hdr = txq_pcpu->tso_headers +
6881 txq_pcpu->txq_put_index * TSO_HEADER_SIZE;
6882
6883 len -= left;
6884 descs++;
6885
6886 tso_build_hdr(skb, hdr, &tso, left, len == 0);
6887 mvpp2_tso_put_hdr(skb, dev, txq, aggr_txq, txq_pcpu, hdr_sz);
6888
6889 while (left > 0) {
6890 int sz = min_t(int, tso.size, left);
6891 left -= sz;
6892 descs++;
6893
6894 if (mvpp2_tso_put_data(skb, dev, &tso, txq, aggr_txq,
6895 txq_pcpu, sz, left, len == 0))
6896 goto release;
6897 tso_build_data(skb, &tso, sz);
6898 }
6899 }
6900
6901 return descs;
6902
6903release:
6904 for (i = descs - 1; i >= 0; i--) {
6905 struct mvpp2_tx_desc *tx_desc = txq->descs + i;
6906 tx_desc_unmap_put(port, txq, tx_desc);
6907 }
6908 return 0;
6909}
6910
Marcin Wojtas3f518502014-07-10 16:52:13 -03006911/* Main tx processing */
6912static int mvpp2_tx(struct sk_buff *skb, struct net_device *dev)
6913{
6914 struct mvpp2_port *port = netdev_priv(dev);
6915 struct mvpp2_tx_queue *txq, *aggr_txq;
6916 struct mvpp2_txq_pcpu *txq_pcpu;
6917 struct mvpp2_tx_desc *tx_desc;
Thomas Petazzoni20396132017-03-07 16:53:00 +01006918 dma_addr_t buf_dma_addr;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006919 int frags = 0;
6920 u16 txq_id;
6921 u32 tx_cmd;
6922
6923 txq_id = skb_get_queue_mapping(skb);
6924 txq = port->txqs[txq_id];
6925 txq_pcpu = this_cpu_ptr(txq->pcpu);
6926 aggr_txq = &port->priv->aggr_txqs[smp_processor_id()];
6927
Antoine Ténart186cd4d2017-08-23 09:46:56 +02006928 if (skb_is_gso(skb)) {
6929 frags = mvpp2_tx_tso(skb, dev, txq, aggr_txq, txq_pcpu);
6930 goto out;
6931 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03006932 frags = skb_shinfo(skb)->nr_frags + 1;
6933
6934 /* Check number of available descriptors */
6935 if (mvpp2_aggr_desc_num_check(port->priv, aggr_txq, frags) ||
6936 mvpp2_txq_reserved_desc_num_proc(port->priv, txq,
6937 txq_pcpu, frags)) {
6938 frags = 0;
6939 goto out;
6940 }
6941
6942 /* Get a descriptor for the first part of the packet */
6943 tx_desc = mvpp2_txq_next_desc_get(aggr_txq);
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006944 mvpp2_txdesc_txq_set(port, tx_desc, txq->id);
6945 mvpp2_txdesc_size_set(port, tx_desc, skb_headlen(skb));
Marcin Wojtas3f518502014-07-10 16:52:13 -03006946
Thomas Petazzoni20396132017-03-07 16:53:00 +01006947 buf_dma_addr = dma_map_single(dev->dev.parent, skb->data,
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006948 skb_headlen(skb), DMA_TO_DEVICE);
Thomas Petazzoni20396132017-03-07 16:53:00 +01006949 if (unlikely(dma_mapping_error(dev->dev.parent, buf_dma_addr))) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03006950 mvpp2_txq_desc_put(txq);
6951 frags = 0;
6952 goto out;
6953 }
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006954
Antoine Tenart6eb5d372017-10-30 11:23:33 +01006955 mvpp2_txdesc_dma_addr_set(port, tx_desc, buf_dma_addr);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006956
6957 tx_cmd = mvpp2_skb_tx_csum(port, skb);
6958
6959 if (frags == 1) {
6960 /* First and Last descriptor */
6961 tx_cmd |= MVPP2_TXD_F_DESC | MVPP2_TXD_L_DESC;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006962 mvpp2_txdesc_cmd_set(port, tx_desc, tx_cmd);
6963 mvpp2_txq_inc_put(port, txq_pcpu, skb, tx_desc);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006964 } else {
6965 /* First but not Last */
6966 tx_cmd |= MVPP2_TXD_F_DESC | MVPP2_TXD_PADDING_DISABLE;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006967 mvpp2_txdesc_cmd_set(port, tx_desc, tx_cmd);
6968 mvpp2_txq_inc_put(port, txq_pcpu, NULL, tx_desc);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006969
6970 /* Continue with other skb fragments */
6971 if (mvpp2_tx_frag_process(port, skb, aggr_txq, txq)) {
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006972 tx_desc_unmap_put(port, txq, tx_desc);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006973 frags = 0;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006974 }
6975 }
6976
Marcin Wojtas3f518502014-07-10 16:52:13 -03006977out:
6978 if (frags > 0) {
6979 struct mvpp2_pcpu_stats *stats = this_cpu_ptr(port->stats);
Antoine Ténart186cd4d2017-08-23 09:46:56 +02006980 struct netdev_queue *nq = netdev_get_tx_queue(dev, txq_id);
6981
6982 txq_pcpu->reserved_num -= frags;
6983 txq_pcpu->count += frags;
6984 aggr_txq->count += frags;
6985
6986 /* Enable transmit */
6987 wmb();
6988 mvpp2_aggr_txq_pend_desc_add(port, frags);
6989
Antoine Tenart1d17db02017-10-30 11:23:31 +01006990 if (txq_pcpu->count >= txq_pcpu->stop_threshold)
Antoine Ténart186cd4d2017-08-23 09:46:56 +02006991 netif_tx_stop_queue(nq);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006992
6993 u64_stats_update_begin(&stats->syncp);
6994 stats->tx_packets++;
6995 stats->tx_bytes += skb->len;
6996 u64_stats_update_end(&stats->syncp);
6997 } else {
6998 dev->stats.tx_dropped++;
6999 dev_kfree_skb_any(skb);
7000 }
7001
Marcin Wojtasedc660f2015-08-06 19:00:30 +02007002 /* Finalize TX processing */
Antoine Tenart082297e2017-10-23 15:24:31 +02007003 if (!port->has_tx_irqs && txq_pcpu->count >= txq->done_pkts_coal)
Marcin Wojtasedc660f2015-08-06 19:00:30 +02007004 mvpp2_txq_done(port, txq, txq_pcpu);
7005
7006 /* Set the timer in case not all frags were processed */
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007007 if (!port->has_tx_irqs && txq_pcpu->count <= frags &&
7008 txq_pcpu->count > 0) {
Marcin Wojtasedc660f2015-08-06 19:00:30 +02007009 struct mvpp2_port_pcpu *port_pcpu = this_cpu_ptr(port->pcpu);
7010
7011 mvpp2_timer_set(port_pcpu);
7012 }
7013
Marcin Wojtas3f518502014-07-10 16:52:13 -03007014 return NETDEV_TX_OK;
7015}
7016
7017static inline void mvpp2_cause_error(struct net_device *dev, int cause)
7018{
7019 if (cause & MVPP2_CAUSE_FCS_ERR_MASK)
7020 netdev_err(dev, "FCS error\n");
7021 if (cause & MVPP2_CAUSE_RX_FIFO_OVERRUN_MASK)
7022 netdev_err(dev, "rx fifo overrun error\n");
7023 if (cause & MVPP2_CAUSE_TX_FIFO_UNDERRUN_MASK)
7024 netdev_err(dev, "tx fifo underrun error\n");
7025}
7026
Marcin Wojtasedc660f2015-08-06 19:00:30 +02007027static int mvpp2_poll(struct napi_struct *napi, int budget)
Marcin Wojtas3f518502014-07-10 16:52:13 -03007028{
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007029 u32 cause_rx_tx, cause_rx, cause_tx, cause_misc;
Marcin Wojtasedc660f2015-08-06 19:00:30 +02007030 int rx_done = 0;
7031 struct mvpp2_port *port = netdev_priv(napi->dev);
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007032 struct mvpp2_queue_vector *qv;
Thomas Petazzonia7868412017-03-07 16:53:13 +01007033 int cpu = smp_processor_id();
Marcin Wojtas3f518502014-07-10 16:52:13 -03007034
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007035 qv = container_of(napi, struct mvpp2_queue_vector, napi);
7036
Marcin Wojtas3f518502014-07-10 16:52:13 -03007037 /* Rx/Tx cause register
7038 *
7039 * Bits 0-15: each bit indicates received packets on the Rx queue
7040 * (bit 0 is for Rx queue 0).
7041 *
7042 * Bits 16-23: each bit indicates transmitted packets on the Tx queue
7043 * (bit 16 is for Tx queue 0).
7044 *
7045 * Each CPU has its own Rx/Tx cause register
7046 */
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007047 cause_rx_tx = mvpp2_percpu_read(port->priv, qv->sw_thread_id,
Thomas Petazzonia7868412017-03-07 16:53:13 +01007048 MVPP2_ISR_RX_TX_CAUSE_REG(port->id));
Marcin Wojtas3f518502014-07-10 16:52:13 -03007049
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007050 cause_misc = cause_rx_tx & MVPP2_CAUSE_MISC_SUM_MASK;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007051 if (cause_misc) {
7052 mvpp2_cause_error(port->dev, cause_misc);
7053
7054 /* Clear the cause register */
7055 mvpp2_write(port->priv, MVPP2_ISR_MISC_CAUSE_REG, 0);
Thomas Petazzonia7868412017-03-07 16:53:13 +01007056 mvpp2_percpu_write(port->priv, cpu,
7057 MVPP2_ISR_RX_TX_CAUSE_REG(port->id),
7058 cause_rx_tx & ~MVPP2_CAUSE_MISC_SUM_MASK);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007059 }
7060
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007061 cause_tx = cause_rx_tx & MVPP2_CAUSE_TXQ_OCCUP_DESC_ALL_MASK;
7062 if (cause_tx) {
7063 cause_tx >>= MVPP2_CAUSE_TXQ_OCCUP_DESC_ALL_OFFSET;
7064 mvpp2_tx_done(port, cause_tx, qv->sw_thread_id);
7065 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03007066
7067 /* Process RX packets */
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007068 cause_rx = cause_rx_tx & MVPP2_CAUSE_RXQ_OCCUP_DESC_ALL_MASK;
7069 cause_rx <<= qv->first_rxq;
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007070 cause_rx |= qv->pending_cause_rx;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007071 while (cause_rx && budget > 0) {
7072 int count;
7073 struct mvpp2_rx_queue *rxq;
7074
7075 rxq = mvpp2_get_rx_queue(port, cause_rx);
7076 if (!rxq)
7077 break;
7078
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007079 count = mvpp2_rx(port, napi, budget, rxq);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007080 rx_done += count;
7081 budget -= count;
7082 if (budget > 0) {
7083 /* Clear the bit associated to this Rx queue
7084 * so that next iteration will continue from
7085 * the next Rx queue.
7086 */
7087 cause_rx &= ~(1 << rxq->logic_rxq);
7088 }
7089 }
7090
7091 if (budget > 0) {
7092 cause_rx = 0;
Eric Dumazet6ad20162017-01-30 08:22:01 -08007093 napi_complete_done(napi, rx_done);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007094
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007095 mvpp2_qvec_interrupt_enable(qv);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007096 }
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007097 qv->pending_cause_rx = cause_rx;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007098 return rx_done;
7099}
7100
7101/* Set hw internals when starting port */
7102static void mvpp2_start_dev(struct mvpp2_port *port)
7103{
Philippe Reynes8e072692016-06-28 00:08:11 +02007104 struct net_device *ndev = port->dev;
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007105 int i;
Philippe Reynes8e072692016-06-28 00:08:11 +02007106
Stefan Chulski76eb1b12017-08-22 19:08:26 +02007107 if (port->gop_id == 0 &&
7108 (port->phy_interface == PHY_INTERFACE_MODE_XAUI ||
7109 port->phy_interface == PHY_INTERFACE_MODE_10GKR))
7110 mvpp2_xlg_max_rx_size_set(port);
7111 else
7112 mvpp2_gmac_max_rx_size_set(port);
7113
Marcin Wojtas3f518502014-07-10 16:52:13 -03007114 mvpp2_txp_max_tx_size_set(port);
7115
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007116 for (i = 0; i < port->nqvecs; i++)
7117 napi_enable(&port->qvecs[i].napi);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007118
7119 /* Enable interrupts on all CPUs */
7120 mvpp2_interrupts_enable(port);
7121
Antoine Tenart542897d2017-08-30 10:29:15 +02007122 if (port->priv->hw_version == MVPP22) {
7123 mvpp22_comphy_init(port);
Antoine Ténartf84bf382017-08-22 19:08:27 +02007124 mvpp22_gop_init(port);
Antoine Tenart542897d2017-08-30 10:29:15 +02007125 }
Antoine Ténartf84bf382017-08-22 19:08:27 +02007126
Antoine Ténart2055d622017-08-22 19:08:23 +02007127 mvpp2_port_mii_set(port);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007128 mvpp2_port_enable(port);
Antoine Tenart5997c862017-09-01 11:04:53 +02007129 if (ndev->phydev)
7130 phy_start(ndev->phydev);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007131 netif_tx_start_all_queues(port->dev);
7132}
7133
7134/* Set hw internals when stopping port */
7135static void mvpp2_stop_dev(struct mvpp2_port *port)
7136{
Philippe Reynes8e072692016-06-28 00:08:11 +02007137 struct net_device *ndev = port->dev;
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007138 int i;
Philippe Reynes8e072692016-06-28 00:08:11 +02007139
Marcin Wojtas3f518502014-07-10 16:52:13 -03007140 /* Stop new packets from arriving to RXQs */
7141 mvpp2_ingress_disable(port);
7142
7143 mdelay(10);
7144
7145 /* Disable interrupts on all CPUs */
7146 mvpp2_interrupts_disable(port);
7147
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007148 for (i = 0; i < port->nqvecs; i++)
7149 napi_disable(&port->qvecs[i].napi);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007150
7151 netif_carrier_off(port->dev);
7152 netif_tx_stop_all_queues(port->dev);
7153
7154 mvpp2_egress_disable(port);
7155 mvpp2_port_disable(port);
Antoine Tenart5997c862017-09-01 11:04:53 +02007156 if (ndev->phydev)
7157 phy_stop(ndev->phydev);
Antoine Tenart542897d2017-08-30 10:29:15 +02007158 phy_power_off(port->comphy);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007159}
7160
Marcin Wojtas3f518502014-07-10 16:52:13 -03007161static int mvpp2_check_ringparam_valid(struct net_device *dev,
7162 struct ethtool_ringparam *ring)
7163{
7164 u16 new_rx_pending = ring->rx_pending;
7165 u16 new_tx_pending = ring->tx_pending;
7166
7167 if (ring->rx_pending == 0 || ring->tx_pending == 0)
7168 return -EINVAL;
7169
Yan Markman7cf87e42017-12-11 09:13:26 +01007170 if (ring->rx_pending > MVPP2_MAX_RXD_MAX)
7171 new_rx_pending = MVPP2_MAX_RXD_MAX;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007172 else if (!IS_ALIGNED(ring->rx_pending, 16))
7173 new_rx_pending = ALIGN(ring->rx_pending, 16);
7174
Yan Markman7cf87e42017-12-11 09:13:26 +01007175 if (ring->tx_pending > MVPP2_MAX_TXD_MAX)
7176 new_tx_pending = MVPP2_MAX_TXD_MAX;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007177 else if (!IS_ALIGNED(ring->tx_pending, 32))
7178 new_tx_pending = ALIGN(ring->tx_pending, 32);
7179
Antoine Tenart76e583c2017-11-28 14:19:51 +01007180 /* The Tx ring size cannot be smaller than the minimum number of
7181 * descriptors needed for TSO.
7182 */
7183 if (new_tx_pending < MVPP2_MAX_SKB_DESCS)
7184 new_tx_pending = ALIGN(MVPP2_MAX_SKB_DESCS, 32);
7185
Marcin Wojtas3f518502014-07-10 16:52:13 -03007186 if (ring->rx_pending != new_rx_pending) {
7187 netdev_info(dev, "illegal Rx ring size value %d, round to %d\n",
7188 ring->rx_pending, new_rx_pending);
7189 ring->rx_pending = new_rx_pending;
7190 }
7191
7192 if (ring->tx_pending != new_tx_pending) {
7193 netdev_info(dev, "illegal Tx ring size value %d, round to %d\n",
7194 ring->tx_pending, new_tx_pending);
7195 ring->tx_pending = new_tx_pending;
7196 }
7197
7198 return 0;
7199}
7200
Thomas Petazzoni26975822017-03-07 16:53:14 +01007201static void mvpp21_get_mac_address(struct mvpp2_port *port, unsigned char *addr)
Marcin Wojtas3f518502014-07-10 16:52:13 -03007202{
7203 u32 mac_addr_l, mac_addr_m, mac_addr_h;
7204
7205 mac_addr_l = readl(port->base + MVPP2_GMAC_CTRL_1_REG);
7206 mac_addr_m = readl(port->priv->lms_base + MVPP2_SRC_ADDR_MIDDLE);
7207 mac_addr_h = readl(port->priv->lms_base + MVPP2_SRC_ADDR_HIGH);
7208 addr[0] = (mac_addr_h >> 24) & 0xFF;
7209 addr[1] = (mac_addr_h >> 16) & 0xFF;
7210 addr[2] = (mac_addr_h >> 8) & 0xFF;
7211 addr[3] = mac_addr_h & 0xFF;
7212 addr[4] = mac_addr_m & 0xFF;
7213 addr[5] = (mac_addr_l >> MVPP2_GMAC_SA_LOW_OFFS) & 0xFF;
7214}
7215
7216static int mvpp2_phy_connect(struct mvpp2_port *port)
7217{
7218 struct phy_device *phy_dev;
7219
Antoine Tenart5997c862017-09-01 11:04:53 +02007220 /* No PHY is attached */
7221 if (!port->phy_node)
7222 return 0;
7223
Marcin Wojtas3f518502014-07-10 16:52:13 -03007224 phy_dev = of_phy_connect(port->dev, port->phy_node, mvpp2_link_event, 0,
7225 port->phy_interface);
7226 if (!phy_dev) {
7227 netdev_err(port->dev, "cannot connect to phy\n");
7228 return -ENODEV;
7229 }
7230 phy_dev->supported &= PHY_GBIT_FEATURES;
7231 phy_dev->advertising = phy_dev->supported;
7232
Marcin Wojtas3f518502014-07-10 16:52:13 -03007233 port->link = 0;
7234 port->duplex = 0;
7235 port->speed = 0;
7236
7237 return 0;
7238}
7239
7240static void mvpp2_phy_disconnect(struct mvpp2_port *port)
7241{
Philippe Reynes8e072692016-06-28 00:08:11 +02007242 struct net_device *ndev = port->dev;
7243
Antoine Tenart5997c862017-09-01 11:04:53 +02007244 if (!ndev->phydev)
7245 return;
7246
Philippe Reynes8e072692016-06-28 00:08:11 +02007247 phy_disconnect(ndev->phydev);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007248}
7249
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007250static int mvpp2_irqs_init(struct mvpp2_port *port)
7251{
7252 int err, i;
7253
7254 for (i = 0; i < port->nqvecs; i++) {
7255 struct mvpp2_queue_vector *qv = port->qvecs + i;
7256
Marc Zyngier13c249a2017-11-04 12:33:47 +00007257 if (qv->type == MVPP2_QUEUE_VECTOR_PRIVATE)
7258 irq_set_status_flags(qv->irq, IRQ_NO_BALANCING);
7259
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007260 err = request_irq(qv->irq, mvpp2_isr, 0, port->dev->name, qv);
7261 if (err)
7262 goto err;
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007263
7264 if (qv->type == MVPP2_QUEUE_VECTOR_PRIVATE)
7265 irq_set_affinity_hint(qv->irq,
7266 cpumask_of(qv->sw_thread_id));
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007267 }
7268
7269 return 0;
7270err:
7271 for (i = 0; i < port->nqvecs; i++) {
7272 struct mvpp2_queue_vector *qv = port->qvecs + i;
7273
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007274 irq_set_affinity_hint(qv->irq, NULL);
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007275 free_irq(qv->irq, qv);
7276 }
7277
7278 return err;
7279}
7280
7281static void mvpp2_irqs_deinit(struct mvpp2_port *port)
7282{
7283 int i;
7284
7285 for (i = 0; i < port->nqvecs; i++) {
7286 struct mvpp2_queue_vector *qv = port->qvecs + i;
7287
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007288 irq_set_affinity_hint(qv->irq, NULL);
Marc Zyngier13c249a2017-11-04 12:33:47 +00007289 irq_clear_status_flags(qv->irq, IRQ_NO_BALANCING);
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007290 free_irq(qv->irq, qv);
7291 }
7292}
7293
Antoine Tenart1d7d15d2017-10-30 11:23:30 +01007294static void mvpp22_init_rss(struct mvpp2_port *port)
7295{
7296 struct mvpp2 *priv = port->priv;
7297 int i;
7298
7299 /* Set the table width: replace the whole classifier Rx queue number
7300 * with the ones configured in RSS table entries.
7301 */
7302 mvpp2_write(priv, MVPP22_RSS_INDEX, MVPP22_RSS_INDEX_TABLE(0));
7303 mvpp2_write(priv, MVPP22_RSS_WIDTH, 8);
7304
7305 /* Loop through the classifier Rx Queues and map them to a RSS table.
7306 * Map them all to the first table (0) by default.
7307 */
7308 for (i = 0; i < MVPP2_CLS_RX_QUEUES; i++) {
7309 mvpp2_write(priv, MVPP22_RSS_INDEX, MVPP22_RSS_INDEX_QUEUE(i));
7310 mvpp2_write(priv, MVPP22_RSS_TABLE,
7311 MVPP22_RSS_TABLE_POINTER(0));
7312 }
7313
7314 /* Configure the first table to evenly distribute the packets across
7315 * real Rx Queues. The table entries map a hash to an port Rx Queue.
7316 */
7317 for (i = 0; i < MVPP22_RSS_TABLE_ENTRIES; i++) {
7318 u32 sel = MVPP22_RSS_INDEX_TABLE(0) |
7319 MVPP22_RSS_INDEX_TABLE_ENTRY(i);
7320 mvpp2_write(priv, MVPP22_RSS_INDEX, sel);
7321
7322 mvpp2_write(priv, MVPP22_RSS_TABLE_ENTRY, i % port->nrxqs);
7323 }
7324
7325}
7326
Marcin Wojtas3f518502014-07-10 16:52:13 -03007327static int mvpp2_open(struct net_device *dev)
7328{
7329 struct mvpp2_port *port = netdev_priv(dev);
Antoine Tenartfd3651b2017-09-01 11:04:54 +02007330 struct mvpp2 *priv = port->priv;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007331 unsigned char mac_bcast[ETH_ALEN] = {
7332 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
7333 int err;
7334
Maxime Chevallierce2a27c2018-03-07 15:18:03 +01007335 err = mvpp2_prs_mac_da_accept(port, mac_bcast, true);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007336 if (err) {
7337 netdev_err(dev, "mvpp2_prs_mac_da_accept BC failed\n");
7338 return err;
7339 }
Maxime Chevallierce2a27c2018-03-07 15:18:03 +01007340 err = mvpp2_prs_mac_da_accept(port, dev->dev_addr, true);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007341 if (err) {
Maxime Chevallierce2a27c2018-03-07 15:18:03 +01007342 netdev_err(dev, "mvpp2_prs_mac_da_accept own addr failed\n");
Marcin Wojtas3f518502014-07-10 16:52:13 -03007343 return err;
7344 }
7345 err = mvpp2_prs_tag_mode_set(port->priv, port->id, MVPP2_TAG_TYPE_MH);
7346 if (err) {
7347 netdev_err(dev, "mvpp2_prs_tag_mode_set failed\n");
7348 return err;
7349 }
7350 err = mvpp2_prs_def_flow(port);
7351 if (err) {
7352 netdev_err(dev, "mvpp2_prs_def_flow failed\n");
7353 return err;
7354 }
7355
7356 /* Allocate the Rx/Tx queues */
7357 err = mvpp2_setup_rxqs(port);
7358 if (err) {
7359 netdev_err(port->dev, "cannot allocate Rx queues\n");
7360 return err;
7361 }
7362
7363 err = mvpp2_setup_txqs(port);
7364 if (err) {
7365 netdev_err(port->dev, "cannot allocate Tx queues\n");
7366 goto err_cleanup_rxqs;
7367 }
7368
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007369 err = mvpp2_irqs_init(port);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007370 if (err) {
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007371 netdev_err(port->dev, "cannot init IRQs\n");
Marcin Wojtas3f518502014-07-10 16:52:13 -03007372 goto err_cleanup_txqs;
7373 }
7374
Antoine Tenartfd3651b2017-09-01 11:04:54 +02007375 if (priv->hw_version == MVPP22 && !port->phy_node && port->link_irq) {
7376 err = request_irq(port->link_irq, mvpp2_link_status_isr, 0,
7377 dev->name, port);
7378 if (err) {
7379 netdev_err(port->dev, "cannot request link IRQ %d\n",
7380 port->link_irq);
7381 goto err_free_irq;
7382 }
7383
7384 mvpp22_gop_setup_irq(port);
7385 }
7386
Marcin Wojtas3f518502014-07-10 16:52:13 -03007387 /* In default link is down */
7388 netif_carrier_off(port->dev);
7389
7390 err = mvpp2_phy_connect(port);
7391 if (err < 0)
Antoine Tenartfd3651b2017-09-01 11:04:54 +02007392 goto err_free_link_irq;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007393
7394 /* Unmask interrupts on all CPUs */
7395 on_each_cpu(mvpp2_interrupts_unmask, port, 1);
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007396 mvpp2_shared_interrupt_mask_unmask(port, false);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007397
7398 mvpp2_start_dev(port);
7399
Antoine Tenart1d7d15d2017-10-30 11:23:30 +01007400 if (priv->hw_version == MVPP22)
7401 mvpp22_init_rss(port);
7402
Miquel Raynal118d6292017-11-06 22:56:53 +01007403 /* Start hardware statistics gathering */
Miquel Raynale5c500e2017-11-08 08:59:40 +01007404 queue_delayed_work(priv->stats_queue, &port->stats_work,
Miquel Raynal118d6292017-11-06 22:56:53 +01007405 MVPP2_MIB_COUNTERS_STATS_DELAY);
7406
Marcin Wojtas3f518502014-07-10 16:52:13 -03007407 return 0;
7408
Antoine Tenartfd3651b2017-09-01 11:04:54 +02007409err_free_link_irq:
7410 if (priv->hw_version == MVPP22 && !port->phy_node && port->link_irq)
7411 free_irq(port->link_irq, port);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007412err_free_irq:
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007413 mvpp2_irqs_deinit(port);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007414err_cleanup_txqs:
7415 mvpp2_cleanup_txqs(port);
7416err_cleanup_rxqs:
7417 mvpp2_cleanup_rxqs(port);
7418 return err;
7419}
7420
7421static int mvpp2_stop(struct net_device *dev)
7422{
7423 struct mvpp2_port *port = netdev_priv(dev);
Marcin Wojtasedc660f2015-08-06 19:00:30 +02007424 struct mvpp2_port_pcpu *port_pcpu;
Antoine Tenartfd3651b2017-09-01 11:04:54 +02007425 struct mvpp2 *priv = port->priv;
Marcin Wojtasedc660f2015-08-06 19:00:30 +02007426 int cpu;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007427
7428 mvpp2_stop_dev(port);
7429 mvpp2_phy_disconnect(port);
7430
7431 /* Mask interrupts on all CPUs */
7432 on_each_cpu(mvpp2_interrupts_mask, port, 1);
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007433 mvpp2_shared_interrupt_mask_unmask(port, true);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007434
Antoine Tenartfd3651b2017-09-01 11:04:54 +02007435 if (priv->hw_version == MVPP22 && !port->phy_node && port->link_irq)
7436 free_irq(port->link_irq, port);
7437
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007438 mvpp2_irqs_deinit(port);
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007439 if (!port->has_tx_irqs) {
7440 for_each_present_cpu(cpu) {
7441 port_pcpu = per_cpu_ptr(port->pcpu, cpu);
Marcin Wojtasedc660f2015-08-06 19:00:30 +02007442
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007443 hrtimer_cancel(&port_pcpu->tx_done_timer);
7444 port_pcpu->timer_scheduled = false;
7445 tasklet_kill(&port_pcpu->tx_done_tasklet);
7446 }
Marcin Wojtasedc660f2015-08-06 19:00:30 +02007447 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03007448 mvpp2_cleanup_rxqs(port);
7449 mvpp2_cleanup_txqs(port);
7450
Miquel Raynale5c500e2017-11-08 08:59:40 +01007451 cancel_delayed_work_sync(&port->stats_work);
Miquel Raynal118d6292017-11-06 22:56:53 +01007452
Marcin Wojtas3f518502014-07-10 16:52:13 -03007453 return 0;
7454}
7455
Maxime Chevallier10fea262018-03-07 15:18:04 +01007456static int mvpp2_prs_mac_da_accept_list(struct mvpp2_port *port,
7457 struct netdev_hw_addr_list *list)
7458{
7459 struct netdev_hw_addr *ha;
7460 int ret;
7461
7462 netdev_hw_addr_list_for_each(ha, list) {
7463 ret = mvpp2_prs_mac_da_accept(port, ha->addr, true);
7464 if (ret)
7465 return ret;
7466 }
7467
7468 return 0;
7469}
7470
7471static void mvpp2_set_rx_promisc(struct mvpp2_port *port, bool enable)
7472{
7473 if (!enable && (port->dev->features & NETIF_F_HW_VLAN_CTAG_FILTER))
7474 mvpp2_prs_vid_enable_filtering(port);
7475 else
7476 mvpp2_prs_vid_disable_filtering(port);
7477
7478 mvpp2_prs_mac_promisc_set(port->priv, port->id,
7479 MVPP2_PRS_L2_UNI_CAST, enable);
7480
7481 mvpp2_prs_mac_promisc_set(port->priv, port->id,
7482 MVPP2_PRS_L2_MULTI_CAST, enable);
7483}
7484
Marcin Wojtas3f518502014-07-10 16:52:13 -03007485static void mvpp2_set_rx_mode(struct net_device *dev)
7486{
7487 struct mvpp2_port *port = netdev_priv(dev);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007488
Maxime Chevallier10fea262018-03-07 15:18:04 +01007489 /* Clear the whole UC and MC list */
7490 mvpp2_prs_mac_del_all(port);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007491
Maxime Chevallier10fea262018-03-07 15:18:04 +01007492 if (dev->flags & IFF_PROMISC) {
7493 mvpp2_set_rx_promisc(port, true);
7494 return;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007495 }
Maxime Chevallier56beda32018-02-28 10:14:13 +01007496
Maxime Chevallier10fea262018-03-07 15:18:04 +01007497 mvpp2_set_rx_promisc(port, false);
7498
7499 if (netdev_uc_count(dev) > MVPP2_PRS_MAC_UC_FILT_MAX ||
7500 mvpp2_prs_mac_da_accept_list(port, &dev->uc))
7501 mvpp2_prs_mac_promisc_set(port->priv, port->id,
7502 MVPP2_PRS_L2_UNI_CAST, true);
7503
7504 if (dev->flags & IFF_ALLMULTI) {
7505 mvpp2_prs_mac_promisc_set(port->priv, port->id,
7506 MVPP2_PRS_L2_MULTI_CAST, true);
7507 return;
7508 }
7509
7510 if (netdev_mc_count(dev) > MVPP2_PRS_MAC_MC_FILT_MAX ||
7511 mvpp2_prs_mac_da_accept_list(port, &dev->mc))
7512 mvpp2_prs_mac_promisc_set(port->priv, port->id,
7513 MVPP2_PRS_L2_MULTI_CAST, true);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007514}
7515
7516static int mvpp2_set_mac_address(struct net_device *dev, void *p)
7517{
7518 struct mvpp2_port *port = netdev_priv(dev);
7519 const struct sockaddr *addr = p;
7520 int err;
7521
7522 if (!is_valid_ether_addr(addr->sa_data)) {
7523 err = -EADDRNOTAVAIL;
Markus Elfringc1175542017-04-17 11:10:47 +02007524 goto log_error;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007525 }
7526
7527 if (!netif_running(dev)) {
7528 err = mvpp2_prs_update_mac_da(dev, addr->sa_data);
7529 if (!err)
7530 return 0;
7531 /* Reconfigure parser to accept the original MAC address */
7532 err = mvpp2_prs_update_mac_da(dev, dev->dev_addr);
7533 if (err)
Markus Elfringc1175542017-04-17 11:10:47 +02007534 goto log_error;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007535 }
7536
7537 mvpp2_stop_dev(port);
7538
7539 err = mvpp2_prs_update_mac_da(dev, addr->sa_data);
7540 if (!err)
7541 goto out_start;
7542
7543 /* Reconfigure parser accept the original MAC address */
7544 err = mvpp2_prs_update_mac_da(dev, dev->dev_addr);
7545 if (err)
Markus Elfringc1175542017-04-17 11:10:47 +02007546 goto log_error;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007547out_start:
7548 mvpp2_start_dev(port);
7549 mvpp2_egress_enable(port);
7550 mvpp2_ingress_enable(port);
7551 return 0;
Markus Elfringc1175542017-04-17 11:10:47 +02007552log_error:
Markus Elfringdfd42402017-04-17 11:20:41 +02007553 netdev_err(dev, "failed to change MAC address\n");
Marcin Wojtas3f518502014-07-10 16:52:13 -03007554 return err;
7555}
7556
7557static int mvpp2_change_mtu(struct net_device *dev, int mtu)
7558{
7559 struct mvpp2_port *port = netdev_priv(dev);
7560 int err;
7561
Jarod Wilson57779872016-10-17 15:54:06 -04007562 if (!IS_ALIGNED(MVPP2_RX_PKT_SIZE(mtu), 8)) {
7563 netdev_info(dev, "illegal MTU value %d, round to %d\n", mtu,
7564 ALIGN(MVPP2_RX_PKT_SIZE(mtu), 8));
7565 mtu = ALIGN(MVPP2_RX_PKT_SIZE(mtu), 8);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007566 }
7567
7568 if (!netif_running(dev)) {
7569 err = mvpp2_bm_update_mtu(dev, mtu);
7570 if (!err) {
7571 port->pkt_size = MVPP2_RX_PKT_SIZE(mtu);
7572 return 0;
7573 }
7574
7575 /* Reconfigure BM to the original MTU */
7576 err = mvpp2_bm_update_mtu(dev, dev->mtu);
7577 if (err)
Markus Elfringc1175542017-04-17 11:10:47 +02007578 goto log_error;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007579 }
7580
7581 mvpp2_stop_dev(port);
7582
7583 err = mvpp2_bm_update_mtu(dev, mtu);
7584 if (!err) {
7585 port->pkt_size = MVPP2_RX_PKT_SIZE(mtu);
7586 goto out_start;
7587 }
7588
7589 /* Reconfigure BM to the original MTU */
7590 err = mvpp2_bm_update_mtu(dev, dev->mtu);
7591 if (err)
Markus Elfringc1175542017-04-17 11:10:47 +02007592 goto log_error;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007593
7594out_start:
7595 mvpp2_start_dev(port);
7596 mvpp2_egress_enable(port);
7597 mvpp2_ingress_enable(port);
7598
7599 return 0;
Markus Elfringc1175542017-04-17 11:10:47 +02007600log_error:
Markus Elfringdfd42402017-04-17 11:20:41 +02007601 netdev_err(dev, "failed to change MTU\n");
Marcin Wojtas3f518502014-07-10 16:52:13 -03007602 return err;
7603}
7604
stephen hemmingerbc1f4472017-01-06 19:12:52 -08007605static void
Marcin Wojtas3f518502014-07-10 16:52:13 -03007606mvpp2_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
7607{
7608 struct mvpp2_port *port = netdev_priv(dev);
7609 unsigned int start;
7610 int cpu;
7611
7612 for_each_possible_cpu(cpu) {
7613 struct mvpp2_pcpu_stats *cpu_stats;
7614 u64 rx_packets;
7615 u64 rx_bytes;
7616 u64 tx_packets;
7617 u64 tx_bytes;
7618
7619 cpu_stats = per_cpu_ptr(port->stats, cpu);
7620 do {
7621 start = u64_stats_fetch_begin_irq(&cpu_stats->syncp);
7622 rx_packets = cpu_stats->rx_packets;
7623 rx_bytes = cpu_stats->rx_bytes;
7624 tx_packets = cpu_stats->tx_packets;
7625 tx_bytes = cpu_stats->tx_bytes;
7626 } while (u64_stats_fetch_retry_irq(&cpu_stats->syncp, start));
7627
7628 stats->rx_packets += rx_packets;
7629 stats->rx_bytes += rx_bytes;
7630 stats->tx_packets += tx_packets;
7631 stats->tx_bytes += tx_bytes;
7632 }
7633
7634 stats->rx_errors = dev->stats.rx_errors;
7635 stats->rx_dropped = dev->stats.rx_dropped;
7636 stats->tx_dropped = dev->stats.tx_dropped;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007637}
7638
Thomas Petazzonibd695a52014-07-27 23:21:36 +02007639static int mvpp2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
7640{
Thomas Petazzonibd695a52014-07-27 23:21:36 +02007641 int ret;
7642
Philippe Reynes8e072692016-06-28 00:08:11 +02007643 if (!dev->phydev)
Thomas Petazzonibd695a52014-07-27 23:21:36 +02007644 return -ENOTSUPP;
7645
Philippe Reynes8e072692016-06-28 00:08:11 +02007646 ret = phy_mii_ioctl(dev->phydev, ifr, cmd);
Thomas Petazzonibd695a52014-07-27 23:21:36 +02007647 if (!ret)
7648 mvpp2_link_event(dev);
7649
7650 return ret;
7651}
7652
Maxime Chevallier56beda32018-02-28 10:14:13 +01007653static int mvpp2_vlan_rx_add_vid(struct net_device *dev, __be16 proto, u16 vid)
7654{
7655 struct mvpp2_port *port = netdev_priv(dev);
7656 int ret;
7657
7658 ret = mvpp2_prs_vid_entry_add(port, vid);
7659 if (ret)
7660 netdev_err(dev, "rx-vlan-filter offloading cannot accept more than %d VIDs per port\n",
7661 MVPP2_PRS_VLAN_FILT_MAX - 1);
7662 return ret;
7663}
7664
7665static int mvpp2_vlan_rx_kill_vid(struct net_device *dev, __be16 proto, u16 vid)
7666{
7667 struct mvpp2_port *port = netdev_priv(dev);
7668
7669 mvpp2_prs_vid_entry_remove(port, vid);
7670 return 0;
7671}
7672
7673static int mvpp2_set_features(struct net_device *dev,
7674 netdev_features_t features)
7675{
7676 netdev_features_t changed = dev->features ^ features;
7677 struct mvpp2_port *port = netdev_priv(dev);
7678
7679 if (changed & NETIF_F_HW_VLAN_CTAG_FILTER) {
7680 if (features & NETIF_F_HW_VLAN_CTAG_FILTER) {
7681 mvpp2_prs_vid_enable_filtering(port);
7682 } else {
7683 /* Invalidate all registered VID filters for this
7684 * port
7685 */
7686 mvpp2_prs_vid_remove_all(port);
7687
7688 mvpp2_prs_vid_disable_filtering(port);
7689 }
7690 }
7691
7692 return 0;
7693}
7694
Marcin Wojtas3f518502014-07-10 16:52:13 -03007695/* Ethtool methods */
7696
Marcin Wojtas3f518502014-07-10 16:52:13 -03007697/* Set interrupt coalescing for ethtools */
7698static int mvpp2_ethtool_set_coalesce(struct net_device *dev,
7699 struct ethtool_coalesce *c)
7700{
7701 struct mvpp2_port *port = netdev_priv(dev);
7702 int queue;
7703
Thomas Petazzoni09f83972017-08-03 10:41:57 +02007704 for (queue = 0; queue < port->nrxqs; queue++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03007705 struct mvpp2_rx_queue *rxq = port->rxqs[queue];
7706
7707 rxq->time_coal = c->rx_coalesce_usecs;
7708 rxq->pkts_coal = c->rx_max_coalesced_frames;
Thomas Petazzonid63f9e42017-02-21 11:28:02 +01007709 mvpp2_rx_pkts_coal_set(port, rxq);
7710 mvpp2_rx_time_coal_set(port, rxq);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007711 }
7712
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007713 if (port->has_tx_irqs) {
7714 port->tx_time_coal = c->tx_coalesce_usecs;
7715 mvpp2_tx_time_coal_set(port);
7716 }
7717
Thomas Petazzoni09f83972017-08-03 10:41:57 +02007718 for (queue = 0; queue < port->ntxqs; queue++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03007719 struct mvpp2_tx_queue *txq = port->txqs[queue];
7720
7721 txq->done_pkts_coal = c->tx_max_coalesced_frames;
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007722
7723 if (port->has_tx_irqs)
7724 mvpp2_tx_pkts_coal_set(port, txq);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007725 }
7726
Marcin Wojtas3f518502014-07-10 16:52:13 -03007727 return 0;
7728}
7729
7730/* get coalescing for ethtools */
7731static int mvpp2_ethtool_get_coalesce(struct net_device *dev,
7732 struct ethtool_coalesce *c)
7733{
7734 struct mvpp2_port *port = netdev_priv(dev);
7735
Antoine Tenart385c2842017-12-11 09:13:27 +01007736 c->rx_coalesce_usecs = port->rxqs[0]->time_coal;
7737 c->rx_max_coalesced_frames = port->rxqs[0]->pkts_coal;
7738 c->tx_max_coalesced_frames = port->txqs[0]->done_pkts_coal;
Antoine Tenart24b28cc2017-12-11 09:13:28 +01007739 c->tx_coalesce_usecs = port->tx_time_coal;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007740 return 0;
7741}
7742
7743static void mvpp2_ethtool_get_drvinfo(struct net_device *dev,
7744 struct ethtool_drvinfo *drvinfo)
7745{
7746 strlcpy(drvinfo->driver, MVPP2_DRIVER_NAME,
7747 sizeof(drvinfo->driver));
7748 strlcpy(drvinfo->version, MVPP2_DRIVER_VERSION,
7749 sizeof(drvinfo->version));
7750 strlcpy(drvinfo->bus_info, dev_name(&dev->dev),
7751 sizeof(drvinfo->bus_info));
7752}
7753
7754static void mvpp2_ethtool_get_ringparam(struct net_device *dev,
7755 struct ethtool_ringparam *ring)
7756{
7757 struct mvpp2_port *port = netdev_priv(dev);
7758
Yan Markman7cf87e42017-12-11 09:13:26 +01007759 ring->rx_max_pending = MVPP2_MAX_RXD_MAX;
7760 ring->tx_max_pending = MVPP2_MAX_TXD_MAX;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007761 ring->rx_pending = port->rx_ring_size;
7762 ring->tx_pending = port->tx_ring_size;
7763}
7764
7765static int mvpp2_ethtool_set_ringparam(struct net_device *dev,
7766 struct ethtool_ringparam *ring)
7767{
7768 struct mvpp2_port *port = netdev_priv(dev);
7769 u16 prev_rx_ring_size = port->rx_ring_size;
7770 u16 prev_tx_ring_size = port->tx_ring_size;
7771 int err;
7772
7773 err = mvpp2_check_ringparam_valid(dev, ring);
7774 if (err)
7775 return err;
7776
7777 if (!netif_running(dev)) {
7778 port->rx_ring_size = ring->rx_pending;
7779 port->tx_ring_size = ring->tx_pending;
7780 return 0;
7781 }
7782
7783 /* The interface is running, so we have to force a
7784 * reallocation of the queues
7785 */
7786 mvpp2_stop_dev(port);
7787 mvpp2_cleanup_rxqs(port);
7788 mvpp2_cleanup_txqs(port);
7789
7790 port->rx_ring_size = ring->rx_pending;
7791 port->tx_ring_size = ring->tx_pending;
7792
7793 err = mvpp2_setup_rxqs(port);
7794 if (err) {
7795 /* Reallocate Rx queues with the original ring size */
7796 port->rx_ring_size = prev_rx_ring_size;
7797 ring->rx_pending = prev_rx_ring_size;
7798 err = mvpp2_setup_rxqs(port);
7799 if (err)
7800 goto err_out;
7801 }
7802 err = mvpp2_setup_txqs(port);
7803 if (err) {
7804 /* Reallocate Tx queues with the original ring size */
7805 port->tx_ring_size = prev_tx_ring_size;
7806 ring->tx_pending = prev_tx_ring_size;
7807 err = mvpp2_setup_txqs(port);
7808 if (err)
7809 goto err_clean_rxqs;
7810 }
7811
7812 mvpp2_start_dev(port);
7813 mvpp2_egress_enable(port);
7814 mvpp2_ingress_enable(port);
7815
7816 return 0;
7817
7818err_clean_rxqs:
7819 mvpp2_cleanup_rxqs(port);
7820err_out:
Markus Elfringdfd42402017-04-17 11:20:41 +02007821 netdev_err(dev, "failed to change ring parameters");
Marcin Wojtas3f518502014-07-10 16:52:13 -03007822 return err;
7823}
7824
7825/* Device ops */
7826
7827static const struct net_device_ops mvpp2_netdev_ops = {
7828 .ndo_open = mvpp2_open,
7829 .ndo_stop = mvpp2_stop,
7830 .ndo_start_xmit = mvpp2_tx,
7831 .ndo_set_rx_mode = mvpp2_set_rx_mode,
7832 .ndo_set_mac_address = mvpp2_set_mac_address,
7833 .ndo_change_mtu = mvpp2_change_mtu,
7834 .ndo_get_stats64 = mvpp2_get_stats64,
Thomas Petazzonibd695a52014-07-27 23:21:36 +02007835 .ndo_do_ioctl = mvpp2_ioctl,
Maxime Chevallier56beda32018-02-28 10:14:13 +01007836 .ndo_vlan_rx_add_vid = mvpp2_vlan_rx_add_vid,
7837 .ndo_vlan_rx_kill_vid = mvpp2_vlan_rx_kill_vid,
7838 .ndo_set_features = mvpp2_set_features,
Marcin Wojtas3f518502014-07-10 16:52:13 -03007839};
7840
7841static const struct ethtool_ops mvpp2_eth_tool_ops = {
Florian Fainelli00606c42016-11-15 11:19:48 -08007842 .nway_reset = phy_ethtool_nway_reset,
Marcin Wojtas3f518502014-07-10 16:52:13 -03007843 .get_link = ethtool_op_get_link,
Marcin Wojtas3f518502014-07-10 16:52:13 -03007844 .set_coalesce = mvpp2_ethtool_set_coalesce,
7845 .get_coalesce = mvpp2_ethtool_get_coalesce,
7846 .get_drvinfo = mvpp2_ethtool_get_drvinfo,
7847 .get_ringparam = mvpp2_ethtool_get_ringparam,
7848 .set_ringparam = mvpp2_ethtool_set_ringparam,
Miquel Raynal118d6292017-11-06 22:56:53 +01007849 .get_strings = mvpp2_ethtool_get_strings,
7850 .get_ethtool_stats = mvpp2_ethtool_get_stats,
7851 .get_sset_count = mvpp2_ethtool_get_sset_count,
Philippe Reynesfb773e92016-06-28 00:08:12 +02007852 .get_link_ksettings = phy_ethtool_get_link_ksettings,
7853 .set_link_ksettings = phy_ethtool_set_link_ksettings,
Marcin Wojtas3f518502014-07-10 16:52:13 -03007854};
7855
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007856/* Used for PPv2.1, or PPv2.2 with the old Device Tree binding that
7857 * had a single IRQ defined per-port.
7858 */
7859static int mvpp2_simple_queue_vectors_init(struct mvpp2_port *port,
7860 struct device_node *port_node)
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007861{
7862 struct mvpp2_queue_vector *v = &port->qvecs[0];
7863
7864 v->first_rxq = 0;
7865 v->nrxqs = port->nrxqs;
7866 v->type = MVPP2_QUEUE_VECTOR_SHARED;
7867 v->sw_thread_id = 0;
7868 v->sw_thread_mask = *cpumask_bits(cpu_online_mask);
7869 v->port = port;
7870 v->irq = irq_of_parse_and_map(port_node, 0);
7871 if (v->irq <= 0)
7872 return -EINVAL;
7873 netif_napi_add(port->dev, &v->napi, mvpp2_poll,
7874 NAPI_POLL_WEIGHT);
7875
7876 port->nqvecs = 1;
7877
7878 return 0;
7879}
7880
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007881static int mvpp2_multi_queue_vectors_init(struct mvpp2_port *port,
7882 struct device_node *port_node)
7883{
7884 struct mvpp2_queue_vector *v;
7885 int i, ret;
7886
7887 port->nqvecs = num_possible_cpus();
7888 if (queue_mode == MVPP2_QDIST_SINGLE_MODE)
7889 port->nqvecs += 1;
7890
7891 for (i = 0; i < port->nqvecs; i++) {
7892 char irqname[16];
7893
7894 v = port->qvecs + i;
7895
7896 v->port = port;
7897 v->type = MVPP2_QUEUE_VECTOR_PRIVATE;
7898 v->sw_thread_id = i;
7899 v->sw_thread_mask = BIT(i);
7900
7901 snprintf(irqname, sizeof(irqname), "tx-cpu%d", i);
7902
7903 if (queue_mode == MVPP2_QDIST_MULTI_MODE) {
7904 v->first_rxq = i * MVPP2_DEFAULT_RXQ;
7905 v->nrxqs = MVPP2_DEFAULT_RXQ;
7906 } else if (queue_mode == MVPP2_QDIST_SINGLE_MODE &&
7907 i == (port->nqvecs - 1)) {
7908 v->first_rxq = 0;
7909 v->nrxqs = port->nrxqs;
7910 v->type = MVPP2_QUEUE_VECTOR_SHARED;
7911 strncpy(irqname, "rx-shared", sizeof(irqname));
7912 }
7913
Marcin Wojtasa75edc72018-01-18 13:31:44 +01007914 if (port_node)
7915 v->irq = of_irq_get_byname(port_node, irqname);
7916 else
7917 v->irq = fwnode_irq_get(port->fwnode, i);
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007918 if (v->irq <= 0) {
7919 ret = -EINVAL;
7920 goto err;
7921 }
7922
7923 netif_napi_add(port->dev, &v->napi, mvpp2_poll,
7924 NAPI_POLL_WEIGHT);
7925 }
7926
7927 return 0;
7928
7929err:
7930 for (i = 0; i < port->nqvecs; i++)
7931 irq_dispose_mapping(port->qvecs[i].irq);
7932 return ret;
7933}
7934
7935static int mvpp2_queue_vectors_init(struct mvpp2_port *port,
7936 struct device_node *port_node)
7937{
7938 if (port->has_tx_irqs)
7939 return mvpp2_multi_queue_vectors_init(port, port_node);
7940 else
7941 return mvpp2_simple_queue_vectors_init(port, port_node);
7942}
7943
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007944static void mvpp2_queue_vectors_deinit(struct mvpp2_port *port)
7945{
7946 int i;
7947
7948 for (i = 0; i < port->nqvecs; i++)
7949 irq_dispose_mapping(port->qvecs[i].irq);
7950}
7951
7952/* Configure Rx queue group interrupt for this port */
7953static void mvpp2_rx_irqs_setup(struct mvpp2_port *port)
7954{
7955 struct mvpp2 *priv = port->priv;
7956 u32 val;
7957 int i;
7958
7959 if (priv->hw_version == MVPP21) {
7960 mvpp2_write(priv, MVPP21_ISR_RXQ_GROUP_REG(port->id),
7961 port->nrxqs);
7962 return;
7963 }
7964
7965 /* Handle the more complicated PPv2.2 case */
7966 for (i = 0; i < port->nqvecs; i++) {
7967 struct mvpp2_queue_vector *qv = port->qvecs + i;
7968
7969 if (!qv->nrxqs)
7970 continue;
7971
7972 val = qv->sw_thread_id;
7973 val |= port->id << MVPP22_ISR_RXQ_GROUP_INDEX_GROUP_OFFSET;
7974 mvpp2_write(priv, MVPP22_ISR_RXQ_GROUP_INDEX_REG, val);
7975
7976 val = qv->first_rxq;
7977 val |= qv->nrxqs << MVPP22_ISR_RXQ_SUB_GROUP_SIZE_OFFSET;
7978 mvpp2_write(priv, MVPP22_ISR_RXQ_SUB_GROUP_CONFIG_REG, val);
7979 }
7980}
7981
Marcin Wojtas3f518502014-07-10 16:52:13 -03007982/* Initialize port HW */
7983static int mvpp2_port_init(struct mvpp2_port *port)
7984{
7985 struct device *dev = port->dev->dev.parent;
7986 struct mvpp2 *priv = port->priv;
7987 struct mvpp2_txq_pcpu *txq_pcpu;
7988 int queue, cpu, err;
7989
Thomas Petazzoni09f83972017-08-03 10:41:57 +02007990 /* Checks for hardware constraints */
7991 if (port->first_rxq + port->nrxqs >
Thomas Petazzoni59b9a312017-03-07 16:53:17 +01007992 MVPP2_MAX_PORTS * priv->max_port_rxqs)
Marcin Wojtas3f518502014-07-10 16:52:13 -03007993 return -EINVAL;
7994
Thomas Petazzoni09f83972017-08-03 10:41:57 +02007995 if (port->nrxqs % 4 || (port->nrxqs > priv->max_port_rxqs) ||
7996 (port->ntxqs > MVPP2_MAX_TXQ))
7997 return -EINVAL;
7998
Marcin Wojtas3f518502014-07-10 16:52:13 -03007999 /* Disable port */
8000 mvpp2_egress_disable(port);
8001 mvpp2_port_disable(port);
8002
Thomas Petazzoni213f4282017-08-03 10:42:00 +02008003 port->tx_time_coal = MVPP2_TXDONE_COAL_USEC;
8004
Thomas Petazzoni09f83972017-08-03 10:41:57 +02008005 port->txqs = devm_kcalloc(dev, port->ntxqs, sizeof(*port->txqs),
Marcin Wojtas3f518502014-07-10 16:52:13 -03008006 GFP_KERNEL);
8007 if (!port->txqs)
8008 return -ENOMEM;
8009
8010 /* Associate physical Tx queues to this port and initialize.
8011 * The mapping is predefined.
8012 */
Thomas Petazzoni09f83972017-08-03 10:41:57 +02008013 for (queue = 0; queue < port->ntxqs; queue++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03008014 int queue_phy_id = mvpp2_txq_phys(port->id, queue);
8015 struct mvpp2_tx_queue *txq;
8016
8017 txq = devm_kzalloc(dev, sizeof(*txq), GFP_KERNEL);
Christophe Jaillet177c8d12017-02-19 10:19:57 +01008018 if (!txq) {
8019 err = -ENOMEM;
8020 goto err_free_percpu;
8021 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03008022
8023 txq->pcpu = alloc_percpu(struct mvpp2_txq_pcpu);
8024 if (!txq->pcpu) {
8025 err = -ENOMEM;
8026 goto err_free_percpu;
8027 }
8028
8029 txq->id = queue_phy_id;
8030 txq->log_id = queue;
8031 txq->done_pkts_coal = MVPP2_TXDONE_COAL_PKTS_THRESH;
8032 for_each_present_cpu(cpu) {
8033 txq_pcpu = per_cpu_ptr(txq->pcpu, cpu);
8034 txq_pcpu->cpu = cpu;
8035 }
8036
8037 port->txqs[queue] = txq;
8038 }
8039
Thomas Petazzoni09f83972017-08-03 10:41:57 +02008040 port->rxqs = devm_kcalloc(dev, port->nrxqs, sizeof(*port->rxqs),
Marcin Wojtas3f518502014-07-10 16:52:13 -03008041 GFP_KERNEL);
8042 if (!port->rxqs) {
8043 err = -ENOMEM;
8044 goto err_free_percpu;
8045 }
8046
8047 /* Allocate and initialize Rx queue for this port */
Thomas Petazzoni09f83972017-08-03 10:41:57 +02008048 for (queue = 0; queue < port->nrxqs; queue++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03008049 struct mvpp2_rx_queue *rxq;
8050
8051 /* Map physical Rx queue to port's logical Rx queue */
8052 rxq = devm_kzalloc(dev, sizeof(*rxq), GFP_KERNEL);
Jisheng Zhangd82b0c22016-03-31 17:01:23 +08008053 if (!rxq) {
8054 err = -ENOMEM;
Marcin Wojtas3f518502014-07-10 16:52:13 -03008055 goto err_free_percpu;
Jisheng Zhangd82b0c22016-03-31 17:01:23 +08008056 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03008057 /* Map this Rx queue to a physical queue */
8058 rxq->id = port->first_rxq + queue;
8059 rxq->port = port->id;
8060 rxq->logic_rxq = queue;
8061
8062 port->rxqs[queue] = rxq;
8063 }
8064
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02008065 mvpp2_rx_irqs_setup(port);
Marcin Wojtas3f518502014-07-10 16:52:13 -03008066
8067 /* Create Rx descriptor rings */
Thomas Petazzoni09f83972017-08-03 10:41:57 +02008068 for (queue = 0; queue < port->nrxqs; queue++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03008069 struct mvpp2_rx_queue *rxq = port->rxqs[queue];
8070
8071 rxq->size = port->rx_ring_size;
8072 rxq->pkts_coal = MVPP2_RX_COAL_PKTS;
8073 rxq->time_coal = MVPP2_RX_COAL_USEC;
8074 }
8075
8076 mvpp2_ingress_disable(port);
8077
8078 /* Port default configuration */
8079 mvpp2_defaults_set(port);
8080
8081 /* Port's classifier configuration */
8082 mvpp2_cls_oversize_rxq_set(port);
8083 mvpp2_cls_port_config(port);
8084
8085 /* Provide an initial Rx packet size */
8086 port->pkt_size = MVPP2_RX_PKT_SIZE(port->dev->mtu);
8087
8088 /* Initialize pools for swf */
8089 err = mvpp2_swf_bm_pool_init(port);
8090 if (err)
8091 goto err_free_percpu;
8092
8093 return 0;
8094
8095err_free_percpu:
Thomas Petazzoni09f83972017-08-03 10:41:57 +02008096 for (queue = 0; queue < port->ntxqs; queue++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03008097 if (!port->txqs[queue])
8098 continue;
8099 free_percpu(port->txqs[queue]->pcpu);
8100 }
8101 return err;
8102}
8103
Thomas Petazzoni213f4282017-08-03 10:42:00 +02008104/* Checks if the port DT description has the TX interrupts
8105 * described. On PPv2.1, there are no such interrupts. On PPv2.2,
8106 * there are available, but we need to keep support for old DTs.
8107 */
8108static bool mvpp2_port_has_tx_irqs(struct mvpp2 *priv,
8109 struct device_node *port_node)
8110{
8111 char *irqs[5] = { "rx-shared", "tx-cpu0", "tx-cpu1",
8112 "tx-cpu2", "tx-cpu3" };
8113 int ret, i;
8114
8115 if (priv->hw_version == MVPP21)
8116 return false;
8117
8118 for (i = 0; i < 5; i++) {
8119 ret = of_property_match_string(port_node, "interrupt-names",
8120 irqs[i]);
8121 if (ret < 0)
8122 return false;
8123 }
8124
8125 return true;
8126}
8127
Antoine Tenart3ba8c812017-09-02 11:06:47 +02008128static void mvpp2_port_copy_mac_addr(struct net_device *dev, struct mvpp2 *priv,
Marcin Wojtas24812222018-01-18 13:31:43 +01008129 struct fwnode_handle *fwnode,
Antoine Tenart3ba8c812017-09-02 11:06:47 +02008130 char **mac_from)
8131{
8132 struct mvpp2_port *port = netdev_priv(dev);
8133 char hw_mac_addr[ETH_ALEN] = {0};
Marcin Wojtas24812222018-01-18 13:31:43 +01008134 char fw_mac_addr[ETH_ALEN];
Antoine Tenart3ba8c812017-09-02 11:06:47 +02008135
Marcin Wojtas24812222018-01-18 13:31:43 +01008136 if (fwnode_get_mac_address(fwnode, fw_mac_addr, ETH_ALEN)) {
8137 *mac_from = "firmware node";
8138 ether_addr_copy(dev->dev_addr, fw_mac_addr);
Antoine Tenart688cbaf2017-09-02 11:06:49 +02008139 return;
Antoine Tenart3ba8c812017-09-02 11:06:47 +02008140 }
Antoine Tenart688cbaf2017-09-02 11:06:49 +02008141
8142 if (priv->hw_version == MVPP21) {
8143 mvpp21_get_mac_address(port, hw_mac_addr);
8144 if (is_valid_ether_addr(hw_mac_addr)) {
8145 *mac_from = "hardware";
8146 ether_addr_copy(dev->dev_addr, hw_mac_addr);
8147 return;
8148 }
8149 }
8150
8151 *mac_from = "random";
8152 eth_hw_addr_random(dev);
Antoine Tenart3ba8c812017-09-02 11:06:47 +02008153}
8154
Marcin Wojtas3f518502014-07-10 16:52:13 -03008155/* Ports initialization */
8156static int mvpp2_port_probe(struct platform_device *pdev,
Marcin Wojtas24812222018-01-18 13:31:43 +01008157 struct fwnode_handle *port_fwnode,
Marcin Wojtasbf147152018-01-18 13:31:42 +01008158 struct mvpp2 *priv)
Marcin Wojtas3f518502014-07-10 16:52:13 -03008159{
8160 struct device_node *phy_node;
Marcin Wojtasa75edc72018-01-18 13:31:44 +01008161 struct phy *comphy = NULL;
Marcin Wojtas3f518502014-07-10 16:52:13 -03008162 struct mvpp2_port *port;
Marcin Wojtasedc660f2015-08-06 19:00:30 +02008163 struct mvpp2_port_pcpu *port_pcpu;
Marcin Wojtas24812222018-01-18 13:31:43 +01008164 struct device_node *port_node = to_of_node(port_fwnode);
Marcin Wojtas3f518502014-07-10 16:52:13 -03008165 struct net_device *dev;
8166 struct resource *res;
Antoine Tenart3ba8c812017-09-02 11:06:47 +02008167 char *mac_from = "";
Thomas Petazzoni09f83972017-08-03 10:41:57 +02008168 unsigned int ntxqs, nrxqs;
Thomas Petazzoni213f4282017-08-03 10:42:00 +02008169 bool has_tx_irqs;
Marcin Wojtas3f518502014-07-10 16:52:13 -03008170 u32 id;
8171 int features;
8172 int phy_mode;
Marcin Wojtasedc660f2015-08-06 19:00:30 +02008173 int err, i, cpu;
Marcin Wojtas3f518502014-07-10 16:52:13 -03008174
Marcin Wojtasa75edc72018-01-18 13:31:44 +01008175 if (port_node) {
8176 has_tx_irqs = mvpp2_port_has_tx_irqs(priv, port_node);
8177 } else {
8178 has_tx_irqs = true;
8179 queue_mode = MVPP2_QDIST_MULTI_MODE;
8180 }
Thomas Petazzoni213f4282017-08-03 10:42:00 +02008181
8182 if (!has_tx_irqs)
8183 queue_mode = MVPP2_QDIST_SINGLE_MODE;
8184
Thomas Petazzoni09f83972017-08-03 10:41:57 +02008185 ntxqs = MVPP2_MAX_TXQ;
Thomas Petazzoni213f4282017-08-03 10:42:00 +02008186 if (priv->hw_version == MVPP22 && queue_mode == MVPP2_QDIST_MULTI_MODE)
8187 nrxqs = MVPP2_DEFAULT_RXQ * num_possible_cpus();
8188 else
8189 nrxqs = MVPP2_DEFAULT_RXQ;
Thomas Petazzoni09f83972017-08-03 10:41:57 +02008190
8191 dev = alloc_etherdev_mqs(sizeof(*port), ntxqs, nrxqs);
Marcin Wojtas3f518502014-07-10 16:52:13 -03008192 if (!dev)
8193 return -ENOMEM;
8194
Marcin Wojtasa75edc72018-01-18 13:31:44 +01008195 if (port_node)
8196 phy_node = of_parse_phandle(port_node, "phy", 0);
8197 else
8198 phy_node = NULL;
8199
Marcin Wojtas24812222018-01-18 13:31:43 +01008200 phy_mode = fwnode_get_phy_mode(port_fwnode);
Marcin Wojtas3f518502014-07-10 16:52:13 -03008201 if (phy_mode < 0) {
8202 dev_err(&pdev->dev, "incorrect phy mode\n");
8203 err = phy_mode;
8204 goto err_free_netdev;
8205 }
8206
Marcin Wojtasa75edc72018-01-18 13:31:44 +01008207 if (port_node) {
8208 comphy = devm_of_phy_get(&pdev->dev, port_node, NULL);
8209 if (IS_ERR(comphy)) {
8210 if (PTR_ERR(comphy) == -EPROBE_DEFER) {
8211 err = -EPROBE_DEFER;
8212 goto err_free_netdev;
8213 }
8214 comphy = NULL;
Antoine Tenart542897d2017-08-30 10:29:15 +02008215 }
Antoine Tenart542897d2017-08-30 10:29:15 +02008216 }
8217
Marcin Wojtas24812222018-01-18 13:31:43 +01008218 if (fwnode_property_read_u32(port_fwnode, "port-id", &id)) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03008219 err = -EINVAL;
8220 dev_err(&pdev->dev, "missing port-id value\n");
8221 goto err_free_netdev;
8222 }
8223
Yan Markman7cf87e42017-12-11 09:13:26 +01008224 dev->tx_queue_len = MVPP2_MAX_TXD_MAX;
Marcin Wojtas3f518502014-07-10 16:52:13 -03008225 dev->watchdog_timeo = 5 * HZ;
8226 dev->netdev_ops = &mvpp2_netdev_ops;
8227 dev->ethtool_ops = &mvpp2_eth_tool_ops;
8228
8229 port = netdev_priv(dev);
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02008230 port->dev = dev;
Marcin Wojtasa75edc72018-01-18 13:31:44 +01008231 port->fwnode = port_fwnode;
Thomas Petazzoni09f83972017-08-03 10:41:57 +02008232 port->ntxqs = ntxqs;
8233 port->nrxqs = nrxqs;
Thomas Petazzoni213f4282017-08-03 10:42:00 +02008234 port->priv = priv;
8235 port->has_tx_irqs = has_tx_irqs;
Marcin Wojtas3f518502014-07-10 16:52:13 -03008236
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02008237 err = mvpp2_queue_vectors_init(port, port_node);
8238 if (err)
Marcin Wojtas3f518502014-07-10 16:52:13 -03008239 goto err_free_netdev;
Marcin Wojtas3f518502014-07-10 16:52:13 -03008240
Marcin Wojtasa75edc72018-01-18 13:31:44 +01008241 if (port_node)
8242 port->link_irq = of_irq_get_byname(port_node, "link");
8243 else
8244 port->link_irq = fwnode_irq_get(port_fwnode, port->nqvecs + 1);
Antoine Tenartfd3651b2017-09-01 11:04:54 +02008245 if (port->link_irq == -EPROBE_DEFER) {
8246 err = -EPROBE_DEFER;
8247 goto err_deinit_qvecs;
8248 }
8249 if (port->link_irq <= 0)
8250 /* the link irq is optional */
8251 port->link_irq = 0;
8252
Marcin Wojtas24812222018-01-18 13:31:43 +01008253 if (fwnode_property_read_bool(port_fwnode, "marvell,loopback"))
Marcin Wojtas3f518502014-07-10 16:52:13 -03008254 port->flags |= MVPP2_F_LOOPBACK;
8255
Marcin Wojtas3f518502014-07-10 16:52:13 -03008256 port->id = id;
Thomas Petazzoni59b9a312017-03-07 16:53:17 +01008257 if (priv->hw_version == MVPP21)
Thomas Petazzoni09f83972017-08-03 10:41:57 +02008258 port->first_rxq = port->id * port->nrxqs;
Thomas Petazzoni59b9a312017-03-07 16:53:17 +01008259 else
8260 port->first_rxq = port->id * priv->max_port_rxqs;
8261
Marcin Wojtas3f518502014-07-10 16:52:13 -03008262 port->phy_node = phy_node;
8263 port->phy_interface = phy_mode;
Antoine Tenart542897d2017-08-30 10:29:15 +02008264 port->comphy = comphy;
Marcin Wojtas3f518502014-07-10 16:52:13 -03008265
Thomas Petazzonia7868412017-03-07 16:53:13 +01008266 if (priv->hw_version == MVPP21) {
8267 res = platform_get_resource(pdev, IORESOURCE_MEM, 2 + id);
8268 port->base = devm_ioremap_resource(&pdev->dev, res);
8269 if (IS_ERR(port->base)) {
8270 err = PTR_ERR(port->base);
Antoine Tenartfd3651b2017-09-01 11:04:54 +02008271 goto err_free_irq;
Thomas Petazzonia7868412017-03-07 16:53:13 +01008272 }
Miquel Raynal118d6292017-11-06 22:56:53 +01008273
8274 port->stats_base = port->priv->lms_base +
8275 MVPP21_MIB_COUNTERS_OFFSET +
8276 port->gop_id * MVPP21_MIB_COUNTERS_PORT_SZ;
Thomas Petazzonia7868412017-03-07 16:53:13 +01008277 } else {
Marcin Wojtas24812222018-01-18 13:31:43 +01008278 if (fwnode_property_read_u32(port_fwnode, "gop-port-id",
8279 &port->gop_id)) {
Thomas Petazzonia7868412017-03-07 16:53:13 +01008280 err = -EINVAL;
8281 dev_err(&pdev->dev, "missing gop-port-id value\n");
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02008282 goto err_deinit_qvecs;
Thomas Petazzonia7868412017-03-07 16:53:13 +01008283 }
8284
8285 port->base = priv->iface_base + MVPP22_GMAC_BASE(port->gop_id);
Miquel Raynal118d6292017-11-06 22:56:53 +01008286 port->stats_base = port->priv->iface_base +
8287 MVPP22_MIB_COUNTERS_OFFSET +
8288 port->gop_id * MVPP22_MIB_COUNTERS_PORT_SZ;
Marcin Wojtas3f518502014-07-10 16:52:13 -03008289 }
8290
Miquel Raynal118d6292017-11-06 22:56:53 +01008291 /* Alloc per-cpu and ethtool stats */
Marcin Wojtas3f518502014-07-10 16:52:13 -03008292 port->stats = netdev_alloc_pcpu_stats(struct mvpp2_pcpu_stats);
8293 if (!port->stats) {
8294 err = -ENOMEM;
Antoine Tenartfd3651b2017-09-01 11:04:54 +02008295 goto err_free_irq;
Marcin Wojtas3f518502014-07-10 16:52:13 -03008296 }
8297
Miquel Raynal118d6292017-11-06 22:56:53 +01008298 port->ethtool_stats = devm_kcalloc(&pdev->dev,
8299 ARRAY_SIZE(mvpp2_ethtool_regs),
8300 sizeof(u64), GFP_KERNEL);
8301 if (!port->ethtool_stats) {
8302 err = -ENOMEM;
8303 goto err_free_stats;
8304 }
8305
Miquel Raynale5c500e2017-11-08 08:59:40 +01008306 mutex_init(&port->gather_stats_lock);
8307 INIT_DELAYED_WORK(&port->stats_work, mvpp2_gather_hw_statistics);
8308
Marcin Wojtas24812222018-01-18 13:31:43 +01008309 mvpp2_port_copy_mac_addr(dev, priv, port_fwnode, &mac_from);
Marcin Wojtas3f518502014-07-10 16:52:13 -03008310
Yan Markman7cf87e42017-12-11 09:13:26 +01008311 port->tx_ring_size = MVPP2_MAX_TXD_DFLT;
8312 port->rx_ring_size = MVPP2_MAX_RXD_DFLT;
Marcin Wojtas3f518502014-07-10 16:52:13 -03008313 SET_NETDEV_DEV(dev, &pdev->dev);
8314
8315 err = mvpp2_port_init(port);
8316 if (err < 0) {
8317 dev_err(&pdev->dev, "failed to init port %d\n", id);
8318 goto err_free_stats;
8319 }
Thomas Petazzoni26975822017-03-07 16:53:14 +01008320
Thomas Petazzoni26975822017-03-07 16:53:14 +01008321 mvpp2_port_periodic_xon_disable(port);
8322
8323 if (priv->hw_version == MVPP21)
8324 mvpp2_port_fc_adv_enable(port);
8325
8326 mvpp2_port_reset(port);
Marcin Wojtas3f518502014-07-10 16:52:13 -03008327
Marcin Wojtasedc660f2015-08-06 19:00:30 +02008328 port->pcpu = alloc_percpu(struct mvpp2_port_pcpu);
8329 if (!port->pcpu) {
8330 err = -ENOMEM;
8331 goto err_free_txq_pcpu;
8332 }
8333
Thomas Petazzoni213f4282017-08-03 10:42:00 +02008334 if (!port->has_tx_irqs) {
8335 for_each_present_cpu(cpu) {
8336 port_pcpu = per_cpu_ptr(port->pcpu, cpu);
Marcin Wojtasedc660f2015-08-06 19:00:30 +02008337
Thomas Petazzoni213f4282017-08-03 10:42:00 +02008338 hrtimer_init(&port_pcpu->tx_done_timer, CLOCK_MONOTONIC,
8339 HRTIMER_MODE_REL_PINNED);
8340 port_pcpu->tx_done_timer.function = mvpp2_hr_timer_cb;
8341 port_pcpu->timer_scheduled = false;
Marcin Wojtasedc660f2015-08-06 19:00:30 +02008342
Thomas Petazzoni213f4282017-08-03 10:42:00 +02008343 tasklet_init(&port_pcpu->tx_done_tasklet,
8344 mvpp2_tx_proc_cb,
8345 (unsigned long)dev);
8346 }
Marcin Wojtasedc660f2015-08-06 19:00:30 +02008347 }
8348
Antoine Tenart381c5672018-03-05 15:16:53 +01008349 features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
8350 NETIF_F_TSO;
Marcin Wojtas3f518502014-07-10 16:52:13 -03008351 dev->features = features | NETIF_F_RXCSUM;
Maxime Chevallier56beda32018-02-28 10:14:13 +01008352 dev->hw_features |= features | NETIF_F_RXCSUM | NETIF_F_GRO |
8353 NETIF_F_HW_VLAN_CTAG_FILTER;
Stefan Chulski576193f2018-03-05 15:16:54 +01008354
8355 if (port->pool_long->id == MVPP2_BM_JUMBO && port->id != 0) {
8356 dev->features &= ~(NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM);
8357 dev->hw_features &= ~(NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM);
8358 }
8359
Marcin Wojtas3f518502014-07-10 16:52:13 -03008360 dev->vlan_features |= features;
Antoine Tenart1d17db02017-10-30 11:23:31 +01008361 dev->gso_max_segs = MVPP2_MAX_TSO_SEGS;
Maxime Chevallier10fea262018-03-07 15:18:04 +01008362 dev->priv_flags |= IFF_UNICAST_FLT;
Marcin Wojtas3f518502014-07-10 16:52:13 -03008363
Stefan Chulski576193f2018-03-05 15:16:54 +01008364 /* MTU range: 68 - 9704 */
Jarod Wilson57779872016-10-17 15:54:06 -04008365 dev->min_mtu = ETH_MIN_MTU;
Stefan Chulski576193f2018-03-05 15:16:54 +01008366 /* 9704 == 9728 - 20 and rounding to 8 */
8367 dev->max_mtu = MVPP2_BM_JUMBO_PKT_SIZE;
Jarod Wilson57779872016-10-17 15:54:06 -04008368
Marcin Wojtas3f518502014-07-10 16:52:13 -03008369 err = register_netdev(dev);
8370 if (err < 0) {
8371 dev_err(&pdev->dev, "failed to register netdev\n");
Marcin Wojtasedc660f2015-08-06 19:00:30 +02008372 goto err_free_port_pcpu;
Marcin Wojtas3f518502014-07-10 16:52:13 -03008373 }
8374 netdev_info(dev, "Using %s mac address %pM\n", mac_from, dev->dev_addr);
8375
Marcin Wojtasbf147152018-01-18 13:31:42 +01008376 priv->port_list[priv->port_count++] = port;
8377
Marcin Wojtas3f518502014-07-10 16:52:13 -03008378 return 0;
8379
Marcin Wojtasedc660f2015-08-06 19:00:30 +02008380err_free_port_pcpu:
8381 free_percpu(port->pcpu);
Marcin Wojtas3f518502014-07-10 16:52:13 -03008382err_free_txq_pcpu:
Thomas Petazzoni09f83972017-08-03 10:41:57 +02008383 for (i = 0; i < port->ntxqs; i++)
Marcin Wojtas3f518502014-07-10 16:52:13 -03008384 free_percpu(port->txqs[i]->pcpu);
8385err_free_stats:
8386 free_percpu(port->stats);
Antoine Tenartfd3651b2017-09-01 11:04:54 +02008387err_free_irq:
8388 if (port->link_irq)
8389 irq_dispose_mapping(port->link_irq);
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02008390err_deinit_qvecs:
8391 mvpp2_queue_vectors_deinit(port);
Marcin Wojtas3f518502014-07-10 16:52:13 -03008392err_free_netdev:
Peter Chenccb80392016-08-01 15:02:37 +08008393 of_node_put(phy_node);
Marcin Wojtas3f518502014-07-10 16:52:13 -03008394 free_netdev(dev);
8395 return err;
8396}
8397
8398/* Ports removal routine */
8399static void mvpp2_port_remove(struct mvpp2_port *port)
8400{
8401 int i;
8402
8403 unregister_netdev(port->dev);
Peter Chenccb80392016-08-01 15:02:37 +08008404 of_node_put(port->phy_node);
Marcin Wojtasedc660f2015-08-06 19:00:30 +02008405 free_percpu(port->pcpu);
Marcin Wojtas3f518502014-07-10 16:52:13 -03008406 free_percpu(port->stats);
Thomas Petazzoni09f83972017-08-03 10:41:57 +02008407 for (i = 0; i < port->ntxqs; i++)
Marcin Wojtas3f518502014-07-10 16:52:13 -03008408 free_percpu(port->txqs[i]->pcpu);
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02008409 mvpp2_queue_vectors_deinit(port);
Antoine Tenartfd3651b2017-09-01 11:04:54 +02008410 if (port->link_irq)
8411 irq_dispose_mapping(port->link_irq);
Marcin Wojtas3f518502014-07-10 16:52:13 -03008412 free_netdev(port->dev);
8413}
8414
8415/* Initialize decoding windows */
8416static void mvpp2_conf_mbus_windows(const struct mbus_dram_target_info *dram,
8417 struct mvpp2 *priv)
8418{
8419 u32 win_enable;
8420 int i;
8421
8422 for (i = 0; i < 6; i++) {
8423 mvpp2_write(priv, MVPP2_WIN_BASE(i), 0);
8424 mvpp2_write(priv, MVPP2_WIN_SIZE(i), 0);
8425
8426 if (i < 4)
8427 mvpp2_write(priv, MVPP2_WIN_REMAP(i), 0);
8428 }
8429
8430 win_enable = 0;
8431
8432 for (i = 0; i < dram->num_cs; i++) {
8433 const struct mbus_dram_window *cs = dram->cs + i;
8434
8435 mvpp2_write(priv, MVPP2_WIN_BASE(i),
8436 (cs->base & 0xffff0000) | (cs->mbus_attr << 8) |
8437 dram->mbus_dram_target_id);
8438
8439 mvpp2_write(priv, MVPP2_WIN_SIZE(i),
8440 (cs->size - 1) & 0xffff0000);
8441
8442 win_enable |= (1 << i);
8443 }
8444
8445 mvpp2_write(priv, MVPP2_BASE_ADDR_ENABLE, win_enable);
8446}
8447
8448/* Initialize Rx FIFO's */
8449static void mvpp2_rx_fifo_init(struct mvpp2 *priv)
8450{
8451 int port;
8452
8453 for (port = 0; port < MVPP2_MAX_PORTS; port++) {
8454 mvpp2_write(priv, MVPP2_RX_DATA_FIFO_SIZE_REG(port),
Antoine Tenart2d1d7df2017-10-30 11:23:28 +01008455 MVPP2_RX_FIFO_PORT_DATA_SIZE_4KB);
Marcin Wojtas3f518502014-07-10 16:52:13 -03008456 mvpp2_write(priv, MVPP2_RX_ATTR_FIFO_SIZE_REG(port),
Antoine Tenart2d1d7df2017-10-30 11:23:28 +01008457 MVPP2_RX_FIFO_PORT_ATTR_SIZE_4KB);
8458 }
8459
8460 mvpp2_write(priv, MVPP2_RX_MIN_PKT_SIZE_REG,
8461 MVPP2_RX_FIFO_PORT_MIN_PKT);
8462 mvpp2_write(priv, MVPP2_RX_FIFO_INIT_REG, 0x1);
8463}
8464
8465static void mvpp22_rx_fifo_init(struct mvpp2 *priv)
8466{
8467 int port;
8468
8469 /* The FIFO size parameters are set depending on the maximum speed a
8470 * given port can handle:
8471 * - Port 0: 10Gbps
8472 * - Port 1: 2.5Gbps
8473 * - Ports 2 and 3: 1Gbps
8474 */
8475
8476 mvpp2_write(priv, MVPP2_RX_DATA_FIFO_SIZE_REG(0),
8477 MVPP2_RX_FIFO_PORT_DATA_SIZE_32KB);
8478 mvpp2_write(priv, MVPP2_RX_ATTR_FIFO_SIZE_REG(0),
8479 MVPP2_RX_FIFO_PORT_ATTR_SIZE_32KB);
8480
8481 mvpp2_write(priv, MVPP2_RX_DATA_FIFO_SIZE_REG(1),
8482 MVPP2_RX_FIFO_PORT_DATA_SIZE_8KB);
8483 mvpp2_write(priv, MVPP2_RX_ATTR_FIFO_SIZE_REG(1),
8484 MVPP2_RX_FIFO_PORT_ATTR_SIZE_8KB);
8485
8486 for (port = 2; port < MVPP2_MAX_PORTS; port++) {
8487 mvpp2_write(priv, MVPP2_RX_DATA_FIFO_SIZE_REG(port),
8488 MVPP2_RX_FIFO_PORT_DATA_SIZE_4KB);
8489 mvpp2_write(priv, MVPP2_RX_ATTR_FIFO_SIZE_REG(port),
8490 MVPP2_RX_FIFO_PORT_ATTR_SIZE_4KB);
Marcin Wojtas3f518502014-07-10 16:52:13 -03008491 }
8492
8493 mvpp2_write(priv, MVPP2_RX_MIN_PKT_SIZE_REG,
8494 MVPP2_RX_FIFO_PORT_MIN_PKT);
8495 mvpp2_write(priv, MVPP2_RX_FIFO_INIT_REG, 0x1);
8496}
8497
Yan Markman93ff1302018-03-05 15:16:52 +01008498/* Initialize Tx FIFO's: the total FIFO size is 19kB on PPv2.2 and 10G
8499 * interfaces must have a Tx FIFO size of 10kB. As only port 0 can do 10G,
8500 * configure its Tx FIFO size to 10kB and the others ports Tx FIFO size to 3kB.
8501 */
Antoine Tenart7c10f972017-10-30 11:23:29 +01008502static void mvpp22_tx_fifo_init(struct mvpp2 *priv)
8503{
Yan Markman93ff1302018-03-05 15:16:52 +01008504 int port, size, thrs;
Antoine Tenart7c10f972017-10-30 11:23:29 +01008505
Yan Markman93ff1302018-03-05 15:16:52 +01008506 for (port = 0; port < MVPP2_MAX_PORTS; port++) {
8507 if (port == 0) {
8508 size = MVPP22_TX_FIFO_DATA_SIZE_10KB;
8509 thrs = MVPP2_TX_FIFO_THRESHOLD_10KB;
8510 } else {
8511 size = MVPP22_TX_FIFO_DATA_SIZE_3KB;
8512 thrs = MVPP2_TX_FIFO_THRESHOLD_3KB;
8513 }
8514 mvpp2_write(priv, MVPP22_TX_FIFO_SIZE_REG(port), size);
8515 mvpp2_write(priv, MVPP22_TX_FIFO_THRESH_REG(port), thrs);
8516 }
Antoine Tenart7c10f972017-10-30 11:23:29 +01008517}
8518
Thomas Petazzoni6763ce32017-03-07 16:53:15 +01008519static void mvpp2_axi_init(struct mvpp2 *priv)
8520{
8521 u32 val, rdval, wrval;
8522
8523 mvpp2_write(priv, MVPP22_BM_ADDR_HIGH_RLS_REG, 0x0);
8524
8525 /* AXI Bridge Configuration */
8526
8527 rdval = MVPP22_AXI_CODE_CACHE_RD_CACHE
8528 << MVPP22_AXI_ATTR_CACHE_OFFS;
8529 rdval |= MVPP22_AXI_CODE_DOMAIN_OUTER_DOM
8530 << MVPP22_AXI_ATTR_DOMAIN_OFFS;
8531
8532 wrval = MVPP22_AXI_CODE_CACHE_WR_CACHE
8533 << MVPP22_AXI_ATTR_CACHE_OFFS;
8534 wrval |= MVPP22_AXI_CODE_DOMAIN_OUTER_DOM
8535 << MVPP22_AXI_ATTR_DOMAIN_OFFS;
8536
8537 /* BM */
8538 mvpp2_write(priv, MVPP22_AXI_BM_WR_ATTR_REG, wrval);
8539 mvpp2_write(priv, MVPP22_AXI_BM_RD_ATTR_REG, rdval);
8540
8541 /* Descriptors */
8542 mvpp2_write(priv, MVPP22_AXI_AGGRQ_DESCR_RD_ATTR_REG, rdval);
8543 mvpp2_write(priv, MVPP22_AXI_TXQ_DESCR_WR_ATTR_REG, wrval);
8544 mvpp2_write(priv, MVPP22_AXI_TXQ_DESCR_RD_ATTR_REG, rdval);
8545 mvpp2_write(priv, MVPP22_AXI_RXQ_DESCR_WR_ATTR_REG, wrval);
8546
8547 /* Buffer Data */
8548 mvpp2_write(priv, MVPP22_AXI_TX_DATA_RD_ATTR_REG, rdval);
8549 mvpp2_write(priv, MVPP22_AXI_RX_DATA_WR_ATTR_REG, wrval);
8550
8551 val = MVPP22_AXI_CODE_CACHE_NON_CACHE
8552 << MVPP22_AXI_CODE_CACHE_OFFS;
8553 val |= MVPP22_AXI_CODE_DOMAIN_SYSTEM
8554 << MVPP22_AXI_CODE_DOMAIN_OFFS;
8555 mvpp2_write(priv, MVPP22_AXI_RD_NORMAL_CODE_REG, val);
8556 mvpp2_write(priv, MVPP22_AXI_WR_NORMAL_CODE_REG, val);
8557
8558 val = MVPP22_AXI_CODE_CACHE_RD_CACHE
8559 << MVPP22_AXI_CODE_CACHE_OFFS;
8560 val |= MVPP22_AXI_CODE_DOMAIN_OUTER_DOM
8561 << MVPP22_AXI_CODE_DOMAIN_OFFS;
8562
8563 mvpp2_write(priv, MVPP22_AXI_RD_SNOOP_CODE_REG, val);
8564
8565 val = MVPP22_AXI_CODE_CACHE_WR_CACHE
8566 << MVPP22_AXI_CODE_CACHE_OFFS;
8567 val |= MVPP22_AXI_CODE_DOMAIN_OUTER_DOM
8568 << MVPP22_AXI_CODE_DOMAIN_OFFS;
8569
8570 mvpp2_write(priv, MVPP22_AXI_WR_SNOOP_CODE_REG, val);
8571}
8572
Marcin Wojtas3f518502014-07-10 16:52:13 -03008573/* Initialize network controller common part HW */
8574static int mvpp2_init(struct platform_device *pdev, struct mvpp2 *priv)
8575{
8576 const struct mbus_dram_target_info *dram_target_info;
8577 int err, i;
Marcin Wojtas08a23752014-07-21 13:48:12 -03008578 u32 val;
Marcin Wojtas3f518502014-07-10 16:52:13 -03008579
Marcin Wojtas3f518502014-07-10 16:52:13 -03008580 /* MBUS windows configuration */
8581 dram_target_info = mv_mbus_dram_info();
8582 if (dram_target_info)
8583 mvpp2_conf_mbus_windows(dram_target_info, priv);
8584
Thomas Petazzoni6763ce32017-03-07 16:53:15 +01008585 if (priv->hw_version == MVPP22)
8586 mvpp2_axi_init(priv);
8587
Marcin Wojtas08a23752014-07-21 13:48:12 -03008588 /* Disable HW PHY polling */
Thomas Petazzoni26975822017-03-07 16:53:14 +01008589 if (priv->hw_version == MVPP21) {
8590 val = readl(priv->lms_base + MVPP2_PHY_AN_CFG0_REG);
8591 val |= MVPP2_PHY_AN_STOP_SMI0_MASK;
8592 writel(val, priv->lms_base + MVPP2_PHY_AN_CFG0_REG);
8593 } else {
8594 val = readl(priv->iface_base + MVPP22_SMI_MISC_CFG_REG);
8595 val &= ~MVPP22_SMI_POLLING_EN;
8596 writel(val, priv->iface_base + MVPP22_SMI_MISC_CFG_REG);
8597 }
Marcin Wojtas08a23752014-07-21 13:48:12 -03008598
Marcin Wojtas3f518502014-07-10 16:52:13 -03008599 /* Allocate and initialize aggregated TXQs */
8600 priv->aggr_txqs = devm_kcalloc(&pdev->dev, num_present_cpus(),
Markus Elfringd7ce3ce2017-04-17 08:48:23 +02008601 sizeof(*priv->aggr_txqs),
Marcin Wojtas3f518502014-07-10 16:52:13 -03008602 GFP_KERNEL);
8603 if (!priv->aggr_txqs)
8604 return -ENOMEM;
8605
8606 for_each_present_cpu(i) {
8607 priv->aggr_txqs[i].id = i;
8608 priv->aggr_txqs[i].size = MVPP2_AGGR_TXQ_SIZE;
Antoine Ténart85affd72017-08-23 09:46:55 +02008609 err = mvpp2_aggr_txq_init(pdev, &priv->aggr_txqs[i], i, priv);
Marcin Wojtas3f518502014-07-10 16:52:13 -03008610 if (err < 0)
8611 return err;
8612 }
8613
Antoine Tenart7c10f972017-10-30 11:23:29 +01008614 /* Fifo Init */
8615 if (priv->hw_version == MVPP21) {
Antoine Tenart2d1d7df2017-10-30 11:23:28 +01008616 mvpp2_rx_fifo_init(priv);
Antoine Tenart7c10f972017-10-30 11:23:29 +01008617 } else {
Antoine Tenart2d1d7df2017-10-30 11:23:28 +01008618 mvpp22_rx_fifo_init(priv);
Antoine Tenart7c10f972017-10-30 11:23:29 +01008619 mvpp22_tx_fifo_init(priv);
8620 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03008621
Thomas Petazzoni26975822017-03-07 16:53:14 +01008622 if (priv->hw_version == MVPP21)
8623 writel(MVPP2_EXT_GLOBAL_CTRL_DEFAULT,
8624 priv->lms_base + MVPP2_MNG_EXTENDED_GLOBAL_CTRL_REG);
Marcin Wojtas3f518502014-07-10 16:52:13 -03008625
8626 /* Allow cache snoop when transmiting packets */
8627 mvpp2_write(priv, MVPP2_TX_SNOOP_REG, 0x1);
8628
8629 /* Buffer Manager initialization */
8630 err = mvpp2_bm_init(pdev, priv);
8631 if (err < 0)
8632 return err;
8633
8634 /* Parser default initialization */
8635 err = mvpp2_prs_default_init(pdev, priv);
8636 if (err < 0)
8637 return err;
8638
8639 /* Classifier default initialization */
8640 mvpp2_cls_init(priv);
8641
8642 return 0;
8643}
8644
8645static int mvpp2_probe(struct platform_device *pdev)
8646{
Marcin Wojtasa75edc72018-01-18 13:31:44 +01008647 const struct acpi_device_id *acpi_id;
Marcin Wojtas24812222018-01-18 13:31:43 +01008648 struct fwnode_handle *fwnode = pdev->dev.fwnode;
8649 struct fwnode_handle *port_fwnode;
Marcin Wojtas3f518502014-07-10 16:52:13 -03008650 struct mvpp2 *priv;
8651 struct resource *res;
Thomas Petazzonia7868412017-03-07 16:53:13 +01008652 void __iomem *base;
Miquel Raynal118d6292017-11-06 22:56:53 +01008653 int i;
Marcin Wojtas3f518502014-07-10 16:52:13 -03008654 int err;
8655
Markus Elfring0b92e592017-04-17 08:38:32 +02008656 priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
Marcin Wojtas3f518502014-07-10 16:52:13 -03008657 if (!priv)
8658 return -ENOMEM;
8659
Marcin Wojtasa75edc72018-01-18 13:31:44 +01008660 if (has_acpi_companion(&pdev->dev)) {
8661 acpi_id = acpi_match_device(pdev->dev.driver->acpi_match_table,
8662 &pdev->dev);
8663 priv->hw_version = (unsigned long)acpi_id->driver_data;
8664 } else {
8665 priv->hw_version =
8666 (unsigned long)of_device_get_match_data(&pdev->dev);
8667 }
Thomas Petazzonifaca9242017-03-07 16:53:06 +01008668
Marcin Wojtas3f518502014-07-10 16:52:13 -03008669 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Thomas Petazzonia7868412017-03-07 16:53:13 +01008670 base = devm_ioremap_resource(&pdev->dev, res);
8671 if (IS_ERR(base))
8672 return PTR_ERR(base);
Marcin Wojtas3f518502014-07-10 16:52:13 -03008673
Thomas Petazzonia7868412017-03-07 16:53:13 +01008674 if (priv->hw_version == MVPP21) {
8675 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
8676 priv->lms_base = devm_ioremap_resource(&pdev->dev, res);
8677 if (IS_ERR(priv->lms_base))
8678 return PTR_ERR(priv->lms_base);
8679 } else {
8680 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
Marcin Wojtasa75edc72018-01-18 13:31:44 +01008681 if (has_acpi_companion(&pdev->dev)) {
8682 /* In case the MDIO memory region is declared in
8683 * the ACPI, it can already appear as 'in-use'
8684 * in the OS. Because it is overlapped by second
8685 * region of the network controller, make
8686 * sure it is released, before requesting it again.
8687 * The care is taken by mvpp2 driver to avoid
8688 * concurrent access to this memory region.
8689 */
8690 release_resource(res);
8691 }
Thomas Petazzonia7868412017-03-07 16:53:13 +01008692 priv->iface_base = devm_ioremap_resource(&pdev->dev, res);
8693 if (IS_ERR(priv->iface_base))
8694 return PTR_ERR(priv->iface_base);
Marcin Wojtasa75edc72018-01-18 13:31:44 +01008695 }
Antoine Ténartf84bf382017-08-22 19:08:27 +02008696
Marcin Wojtasa75edc72018-01-18 13:31:44 +01008697 if (priv->hw_version == MVPP22 && dev_of_node(&pdev->dev)) {
Antoine Ténartf84bf382017-08-22 19:08:27 +02008698 priv->sysctrl_base =
8699 syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
8700 "marvell,system-controller");
8701 if (IS_ERR(priv->sysctrl_base))
8702 /* The system controller regmap is optional for dt
8703 * compatibility reasons. When not provided, the
8704 * configuration of the GoP relies on the
8705 * firmware/bootloader.
8706 */
8707 priv->sysctrl_base = NULL;
Thomas Petazzonia7868412017-03-07 16:53:13 +01008708 }
8709
Stefan Chulski01d04932018-03-05 15:16:50 +01008710 mvpp2_setup_bm_pool();
8711
Thomas Petazzonidf089aa2017-08-03 10:41:58 +02008712 for (i = 0; i < MVPP2_MAX_THREADS; i++) {
Thomas Petazzonia7868412017-03-07 16:53:13 +01008713 u32 addr_space_sz;
8714
8715 addr_space_sz = (priv->hw_version == MVPP21 ?
8716 MVPP21_ADDR_SPACE_SZ : MVPP22_ADDR_SPACE_SZ);
Thomas Petazzonidf089aa2017-08-03 10:41:58 +02008717 priv->swth_base[i] = base + i * addr_space_sz;
Thomas Petazzonia7868412017-03-07 16:53:13 +01008718 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03008719
Thomas Petazzoni59b9a312017-03-07 16:53:17 +01008720 if (priv->hw_version == MVPP21)
8721 priv->max_port_rxqs = 8;
8722 else
8723 priv->max_port_rxqs = 32;
8724
Marcin Wojtasa75edc72018-01-18 13:31:44 +01008725 if (dev_of_node(&pdev->dev)) {
8726 priv->pp_clk = devm_clk_get(&pdev->dev, "pp_clk");
8727 if (IS_ERR(priv->pp_clk))
8728 return PTR_ERR(priv->pp_clk);
8729 err = clk_prepare_enable(priv->pp_clk);
Thomas Petazzonifceb55d2017-03-07 16:53:18 +01008730 if (err < 0)
Marcin Wojtasa75edc72018-01-18 13:31:44 +01008731 return err;
8732
8733 priv->gop_clk = devm_clk_get(&pdev->dev, "gop_clk");
8734 if (IS_ERR(priv->gop_clk)) {
8735 err = PTR_ERR(priv->gop_clk);
8736 goto err_pp_clk;
8737 }
8738 err = clk_prepare_enable(priv->gop_clk);
8739 if (err < 0)
8740 goto err_pp_clk;
8741
8742 if (priv->hw_version == MVPP22) {
8743 priv->mg_clk = devm_clk_get(&pdev->dev, "mg_clk");
8744 if (IS_ERR(priv->mg_clk)) {
8745 err = PTR_ERR(priv->mg_clk);
8746 goto err_gop_clk;
8747 }
8748
8749 err = clk_prepare_enable(priv->mg_clk);
8750 if (err < 0)
8751 goto err_gop_clk;
8752 }
Gregory CLEMENT4792ea02017-09-29 14:27:39 +02008753
8754 priv->axi_clk = devm_clk_get(&pdev->dev, "axi_clk");
8755 if (IS_ERR(priv->axi_clk)) {
8756 err = PTR_ERR(priv->axi_clk);
8757 if (err == -EPROBE_DEFER)
8758 goto err_gop_clk;
8759 priv->axi_clk = NULL;
8760 } else {
8761 err = clk_prepare_enable(priv->axi_clk);
8762 if (err < 0)
8763 goto err_gop_clk;
8764 }
Thomas Petazzonifceb55d2017-03-07 16:53:18 +01008765
Marcin Wojtasa75edc72018-01-18 13:31:44 +01008766 /* Get system's tclk rate */
8767 priv->tclk = clk_get_rate(priv->pp_clk);
8768 } else if (device_property_read_u32(&pdev->dev, "clock-frequency",
8769 &priv->tclk)) {
8770 dev_err(&pdev->dev, "missing clock-frequency value\n");
8771 return -EINVAL;
8772 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03008773
Thomas Petazzoni2067e0a2017-03-07 16:53:19 +01008774 if (priv->hw_version == MVPP22) {
8775 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(40));
8776 if (err)
8777 goto err_mg_clk;
8778 /* Sadly, the BM pools all share the same register to
8779 * store the high 32 bits of their address. So they
8780 * must all have the same high 32 bits, which forces
8781 * us to restrict coherent memory to DMA_BIT_MASK(32).
8782 */
8783 err = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
8784 if (err)
8785 goto err_mg_clk;
8786 }
8787
Marcin Wojtas3f518502014-07-10 16:52:13 -03008788 /* Initialize network controller */
8789 err = mvpp2_init(pdev, priv);
8790 if (err < 0) {
8791 dev_err(&pdev->dev, "failed to initialize controller\n");
Thomas Petazzonifceb55d2017-03-07 16:53:18 +01008792 goto err_mg_clk;
Marcin Wojtas3f518502014-07-10 16:52:13 -03008793 }
8794
Marcin Wojtasbf147152018-01-18 13:31:42 +01008795 /* Initialize ports */
Marcin Wojtas24812222018-01-18 13:31:43 +01008796 fwnode_for_each_available_child_node(fwnode, port_fwnode) {
8797 err = mvpp2_port_probe(pdev, port_fwnode, priv);
Marcin Wojtasbf147152018-01-18 13:31:42 +01008798 if (err < 0)
8799 goto err_port_probe;
8800 }
8801
Miquel Raynal118d6292017-11-06 22:56:53 +01008802 if (priv->port_count == 0) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03008803 dev_err(&pdev->dev, "no ports enabled\n");
Wei Yongjun575a1932014-07-20 22:02:43 +08008804 err = -ENODEV;
Thomas Petazzonifceb55d2017-03-07 16:53:18 +01008805 goto err_mg_clk;
Marcin Wojtas3f518502014-07-10 16:52:13 -03008806 }
8807
Miquel Raynal118d6292017-11-06 22:56:53 +01008808 /* Statistics must be gathered regularly because some of them (like
8809 * packets counters) are 32-bit registers and could overflow quite
8810 * quickly. For instance, a 10Gb link used at full bandwidth with the
8811 * smallest packets (64B) will overflow a 32-bit counter in less than
8812 * 30 seconds. Then, use a workqueue to fill 64-bit counters.
8813 */
Miquel Raynal118d6292017-11-06 22:56:53 +01008814 snprintf(priv->queue_name, sizeof(priv->queue_name),
8815 "stats-wq-%s%s", netdev_name(priv->port_list[0]->dev),
8816 priv->port_count > 1 ? "+" : "");
8817 priv->stats_queue = create_singlethread_workqueue(priv->queue_name);
8818 if (!priv->stats_queue) {
8819 err = -ENOMEM;
Antoine Tenart26146b02017-11-28 14:19:49 +01008820 goto err_port_probe;
Miquel Raynal118d6292017-11-06 22:56:53 +01008821 }
8822
Marcin Wojtas3f518502014-07-10 16:52:13 -03008823 platform_set_drvdata(pdev, priv);
8824 return 0;
8825
Antoine Tenart26146b02017-11-28 14:19:49 +01008826err_port_probe:
8827 i = 0;
Marcin Wojtas24812222018-01-18 13:31:43 +01008828 fwnode_for_each_available_child_node(fwnode, port_fwnode) {
Antoine Tenart26146b02017-11-28 14:19:49 +01008829 if (priv->port_list[i])
8830 mvpp2_port_remove(priv->port_list[i]);
8831 i++;
8832 }
Thomas Petazzonifceb55d2017-03-07 16:53:18 +01008833err_mg_clk:
Gregory CLEMENT4792ea02017-09-29 14:27:39 +02008834 clk_disable_unprepare(priv->axi_clk);
Thomas Petazzonifceb55d2017-03-07 16:53:18 +01008835 if (priv->hw_version == MVPP22)
8836 clk_disable_unprepare(priv->mg_clk);
Marcin Wojtas3f518502014-07-10 16:52:13 -03008837err_gop_clk:
8838 clk_disable_unprepare(priv->gop_clk);
8839err_pp_clk:
8840 clk_disable_unprepare(priv->pp_clk);
8841 return err;
8842}
8843
8844static int mvpp2_remove(struct platform_device *pdev)
8845{
8846 struct mvpp2 *priv = platform_get_drvdata(pdev);
Marcin Wojtas24812222018-01-18 13:31:43 +01008847 struct fwnode_handle *fwnode = pdev->dev.fwnode;
8848 struct fwnode_handle *port_fwnode;
Marcin Wojtas3f518502014-07-10 16:52:13 -03008849 int i = 0;
8850
Miquel Raynale5c500e2017-11-08 08:59:40 +01008851 flush_workqueue(priv->stats_queue);
Miquel Raynal118d6292017-11-06 22:56:53 +01008852 destroy_workqueue(priv->stats_queue);
Miquel Raynal118d6292017-11-06 22:56:53 +01008853
Marcin Wojtas24812222018-01-18 13:31:43 +01008854 fwnode_for_each_available_child_node(fwnode, port_fwnode) {
Miquel Raynale5c500e2017-11-08 08:59:40 +01008855 if (priv->port_list[i]) {
8856 mutex_destroy(&priv->port_list[i]->gather_stats_lock);
Marcin Wojtas3f518502014-07-10 16:52:13 -03008857 mvpp2_port_remove(priv->port_list[i]);
Miquel Raynale5c500e2017-11-08 08:59:40 +01008858 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03008859 i++;
8860 }
8861
8862 for (i = 0; i < MVPP2_BM_POOLS_NUM; i++) {
8863 struct mvpp2_bm_pool *bm_pool = &priv->bm_pools[i];
8864
8865 mvpp2_bm_pool_destroy(pdev, priv, bm_pool);
8866 }
8867
8868 for_each_present_cpu(i) {
8869 struct mvpp2_tx_queue *aggr_txq = &priv->aggr_txqs[i];
8870
8871 dma_free_coherent(&pdev->dev,
8872 MVPP2_AGGR_TXQ_SIZE * MVPP2_DESC_ALIGNED_SIZE,
8873 aggr_txq->descs,
Thomas Petazzoni20396132017-03-07 16:53:00 +01008874 aggr_txq->descs_dma);
Marcin Wojtas3f518502014-07-10 16:52:13 -03008875 }
8876
Marcin Wojtasa75edc72018-01-18 13:31:44 +01008877 if (is_acpi_node(port_fwnode))
8878 return 0;
8879
Gregory CLEMENT4792ea02017-09-29 14:27:39 +02008880 clk_disable_unprepare(priv->axi_clk);
Thomas Petazzonifceb55d2017-03-07 16:53:18 +01008881 clk_disable_unprepare(priv->mg_clk);
Marcin Wojtas3f518502014-07-10 16:52:13 -03008882 clk_disable_unprepare(priv->pp_clk);
8883 clk_disable_unprepare(priv->gop_clk);
8884
8885 return 0;
8886}
8887
8888static const struct of_device_id mvpp2_match[] = {
Thomas Petazzonifaca9242017-03-07 16:53:06 +01008889 {
8890 .compatible = "marvell,armada-375-pp2",
8891 .data = (void *)MVPP21,
8892 },
Thomas Petazzonifc5e1552017-03-07 16:53:20 +01008893 {
8894 .compatible = "marvell,armada-7k-pp22",
8895 .data = (void *)MVPP22,
8896 },
Marcin Wojtas3f518502014-07-10 16:52:13 -03008897 { }
8898};
8899MODULE_DEVICE_TABLE(of, mvpp2_match);
8900
Marcin Wojtasa75edc72018-01-18 13:31:44 +01008901static const struct acpi_device_id mvpp2_acpi_match[] = {
8902 { "MRVL0110", MVPP22 },
8903 { },
8904};
8905MODULE_DEVICE_TABLE(acpi, mvpp2_acpi_match);
8906
Marcin Wojtas3f518502014-07-10 16:52:13 -03008907static struct platform_driver mvpp2_driver = {
8908 .probe = mvpp2_probe,
8909 .remove = mvpp2_remove,
8910 .driver = {
8911 .name = MVPP2_DRIVER_NAME,
8912 .of_match_table = mvpp2_match,
Marcin Wojtasa75edc72018-01-18 13:31:44 +01008913 .acpi_match_table = ACPI_PTR(mvpp2_acpi_match),
Marcin Wojtas3f518502014-07-10 16:52:13 -03008914 },
8915};
8916
8917module_platform_driver(mvpp2_driver);
8918
8919MODULE_DESCRIPTION("Marvell PPv2 Ethernet Driver - www.marvell.com");
8920MODULE_AUTHOR("Marcin Wojtas <mw@semihalf.com>");
Ezequiel Garciac6340992014-07-14 10:34:47 -03008921MODULE_LICENSE("GPL v2");