blob: fc4b14af370dd677ec5fd88ae6ccfc3ee3f27a87 [file] [log] [blame]
Greg Rose7f12ad72013-12-21 06:12:51 +00001/*******************************************************************************
2 *
3 * Intel Ethernet Controller XL710 Family Linux Virtual Function Driver
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -08004 * Copyright(c) 2013 - 2016 Intel Corporation.
Greg Rose7f12ad72013-12-21 06:12:51 +00005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
Jesse Brandeburgb8316072014-04-05 07:46:11 +000015 * You should have received a copy of the GNU General Public License along
16 * with this program. If not, see <http://www.gnu.org/licenses/>.
17 *
Greg Rose7f12ad72013-12-21 06:12:51 +000018 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 *
21 * Contact Information:
22 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 ******************************************************************************/
26
Paul Gortmaker7ed3f5f2014-01-11 04:00:31 +000027#include <linux/prefetch.h>
Mitch Williamsa132af22015-01-24 09:58:35 +000028#include <net/busy_poll.h>
Paul Gortmaker7ed3f5f2014-01-11 04:00:31 +000029
Greg Rose7f12ad72013-12-21 06:12:51 +000030#include "i40evf.h"
Jesse Brandeburg206812b2014-02-12 01:45:33 +000031#include "i40e_prototype.h"
Greg Rose7f12ad72013-12-21 06:12:51 +000032
33static inline __le64 build_ctob(u32 td_cmd, u32 td_offset, unsigned int size,
34 u32 td_tag)
35{
36 return cpu_to_le64(I40E_TX_DESC_DTYPE_DATA |
37 ((u64)td_cmd << I40E_TXD_QW1_CMD_SHIFT) |
38 ((u64)td_offset << I40E_TXD_QW1_OFFSET_SHIFT) |
39 ((u64)size << I40E_TXD_QW1_TX_BUF_SZ_SHIFT) |
40 ((u64)td_tag << I40E_TXD_QW1_L2TAG1_SHIFT));
41}
42
43#define I40E_TXD_CMD (I40E_TX_DESC_CMD_EOP | I40E_TX_DESC_CMD_RS)
44
45/**
46 * i40e_unmap_and_free_tx_resource - Release a Tx buffer
47 * @ring: the ring that owns the buffer
48 * @tx_buffer: the buffer to free
49 **/
50static void i40e_unmap_and_free_tx_resource(struct i40e_ring *ring,
51 struct i40e_tx_buffer *tx_buffer)
52{
53 if (tx_buffer->skb) {
Alexander Duyck64bfd682016-09-12 14:18:39 -070054 if (tx_buffer->tx_flags & I40E_TX_FLAGS_FD_SB)
55 kfree(tx_buffer->raw_buf);
56 else
57 dev_kfree_skb_any(tx_buffer->skb);
Greg Rose7f12ad72013-12-21 06:12:51 +000058 if (dma_unmap_len(tx_buffer, len))
59 dma_unmap_single(ring->dev,
60 dma_unmap_addr(tx_buffer, dma),
61 dma_unmap_len(tx_buffer, len),
62 DMA_TO_DEVICE);
63 } else if (dma_unmap_len(tx_buffer, len)) {
64 dma_unmap_page(ring->dev,
65 dma_unmap_addr(tx_buffer, dma),
66 dma_unmap_len(tx_buffer, len),
67 DMA_TO_DEVICE);
68 }
Kiran Patila42e7a32015-11-06 15:26:03 -080069
Greg Rose7f12ad72013-12-21 06:12:51 +000070 tx_buffer->next_to_watch = NULL;
71 tx_buffer->skb = NULL;
72 dma_unmap_len_set(tx_buffer, len, 0);
73 /* tx_buffer must be completely set up in the transmit path */
74}
75
76/**
77 * i40evf_clean_tx_ring - Free any empty Tx buffers
78 * @tx_ring: ring to be cleaned
79 **/
80void i40evf_clean_tx_ring(struct i40e_ring *tx_ring)
81{
82 unsigned long bi_size;
83 u16 i;
84
85 /* ring already cleared, nothing to do */
86 if (!tx_ring->tx_bi)
87 return;
88
89 /* Free all the Tx ring sk_buffs */
90 for (i = 0; i < tx_ring->count; i++)
91 i40e_unmap_and_free_tx_resource(tx_ring, &tx_ring->tx_bi[i]);
92
93 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
94 memset(tx_ring->tx_bi, 0, bi_size);
95
96 /* Zero out the descriptor ring */
97 memset(tx_ring->desc, 0, tx_ring->size);
98
99 tx_ring->next_to_use = 0;
100 tx_ring->next_to_clean = 0;
101
102 if (!tx_ring->netdev)
103 return;
104
105 /* cleanup Tx queue statistics */
Alexander Duycke486bdf2016-09-12 14:18:40 -0700106 netdev_tx_reset_queue(txring_txq(tx_ring));
Greg Rose7f12ad72013-12-21 06:12:51 +0000107}
108
109/**
110 * i40evf_free_tx_resources - Free Tx resources per queue
111 * @tx_ring: Tx descriptor ring for a specific queue
112 *
113 * Free all transmit software resources
114 **/
115void i40evf_free_tx_resources(struct i40e_ring *tx_ring)
116{
117 i40evf_clean_tx_ring(tx_ring);
118 kfree(tx_ring->tx_bi);
119 tx_ring->tx_bi = NULL;
120
121 if (tx_ring->desc) {
122 dma_free_coherent(tx_ring->dev, tx_ring->size,
123 tx_ring->desc, tx_ring->dma);
124 tx_ring->desc = NULL;
125 }
126}
127
128/**
Kiran Patil9c6c1252015-11-06 15:26:02 -0800129 * i40evf_get_tx_pending - how many Tx descriptors not processed
130 * @tx_ring: the ring of descriptors
Anjali Singhai Jaindd353102016-01-15 14:33:12 -0800131 * @in_sw: is tx_pending being checked in SW or HW
Jesse Brandeburga68de582015-02-24 05:26:03 +0000132 *
Kiran Patil9c6c1252015-11-06 15:26:02 -0800133 * Since there is no access to the ring head register
134 * in XL710, we need to use our local copies
Jesse Brandeburga68de582015-02-24 05:26:03 +0000135 **/
Anjali Singhai Jaindd353102016-01-15 14:33:12 -0800136u32 i40evf_get_tx_pending(struct i40e_ring *ring, bool in_sw)
Jesse Brandeburga68de582015-02-24 05:26:03 +0000137{
Kiran Patil9c6c1252015-11-06 15:26:02 -0800138 u32 head, tail;
Jesse Brandeburga68de582015-02-24 05:26:03 +0000139
Preethi Banalab1cb07d2017-03-10 12:22:00 -0800140 head = ring->next_to_clean;
Kiran Patil9c6c1252015-11-06 15:26:02 -0800141 tail = readl(ring->tail);
142
143 if (head != tail)
144 return (head < tail) ?
145 tail - head : (tail + ring->count - head);
146
147 return 0;
Jesse Brandeburga68de582015-02-24 05:26:03 +0000148}
149
Alexander Duyck1dc8b532016-10-11 15:26:54 -0700150#define WB_STRIDE 4
Anjali Singhai Jainc29af372015-01-10 01:07:19 +0000151
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000152/**
Greg Rose7f12ad72013-12-21 06:12:51 +0000153 * i40e_clean_tx_irq - Reclaim resources after transmit completes
Alexander Duycka619afe2016-03-07 09:30:03 -0800154 * @vsi: the VSI we care about
155 * @tx_ring: Tx ring to clean
156 * @napi_budget: Used to determine if we are in netpoll
Greg Rose7f12ad72013-12-21 06:12:51 +0000157 *
158 * Returns true if there's any budget left (e.g. the clean is finished)
159 **/
Alexander Duycka619afe2016-03-07 09:30:03 -0800160static bool i40e_clean_tx_irq(struct i40e_vsi *vsi,
161 struct i40e_ring *tx_ring, int napi_budget)
Greg Rose7f12ad72013-12-21 06:12:51 +0000162{
163 u16 i = tx_ring->next_to_clean;
164 struct i40e_tx_buffer *tx_buf;
165 struct i40e_tx_desc *tx_desc;
Alexander Duycka619afe2016-03-07 09:30:03 -0800166 unsigned int total_bytes = 0, total_packets = 0;
167 unsigned int budget = vsi->work_limit;
Greg Rose7f12ad72013-12-21 06:12:51 +0000168
169 tx_buf = &tx_ring->tx_bi[i];
170 tx_desc = I40E_TX_DESC(tx_ring, i);
171 i -= tx_ring->count;
172
173 do {
174 struct i40e_tx_desc *eop_desc = tx_buf->next_to_watch;
175
176 /* if next_to_watch is not set then there is no work pending */
177 if (!eop_desc)
178 break;
179
180 /* prevent any other reads prior to eop_desc */
181 read_barrier_depends();
182
Preethi Banalab1cb07d2017-03-10 12:22:00 -0800183 /* if the descriptor isn't done, no work yet to do */
184 if (!(eop_desc->cmd_type_offset_bsz &
185 cpu_to_le64(I40E_TX_DESC_DTYPE_DESC_DONE)))
Greg Rose7f12ad72013-12-21 06:12:51 +0000186 break;
187
188 /* clear next_to_watch to prevent false hangs */
189 tx_buf->next_to_watch = NULL;
190
191 /* update the statistics for this packet */
192 total_bytes += tx_buf->bytecount;
193 total_packets += tx_buf->gso_segs;
194
195 /* free the skb */
Alexander Duycka619afe2016-03-07 09:30:03 -0800196 napi_consume_skb(tx_buf->skb, napi_budget);
Greg Rose7f12ad72013-12-21 06:12:51 +0000197
198 /* unmap skb header data */
199 dma_unmap_single(tx_ring->dev,
200 dma_unmap_addr(tx_buf, dma),
201 dma_unmap_len(tx_buf, len),
202 DMA_TO_DEVICE);
203
204 /* clear tx_buffer data */
205 tx_buf->skb = NULL;
206 dma_unmap_len_set(tx_buf, len, 0);
207
208 /* unmap remaining buffers */
209 while (tx_desc != eop_desc) {
210
211 tx_buf++;
212 tx_desc++;
213 i++;
214 if (unlikely(!i)) {
215 i -= tx_ring->count;
216 tx_buf = tx_ring->tx_bi;
217 tx_desc = I40E_TX_DESC(tx_ring, 0);
218 }
219
220 /* unmap any remaining paged data */
221 if (dma_unmap_len(tx_buf, len)) {
222 dma_unmap_page(tx_ring->dev,
223 dma_unmap_addr(tx_buf, dma),
224 dma_unmap_len(tx_buf, len),
225 DMA_TO_DEVICE);
226 dma_unmap_len_set(tx_buf, len, 0);
227 }
228 }
229
230 /* move us one more past the eop_desc for start of next pkt */
231 tx_buf++;
232 tx_desc++;
233 i++;
234 if (unlikely(!i)) {
235 i -= tx_ring->count;
236 tx_buf = tx_ring->tx_bi;
237 tx_desc = I40E_TX_DESC(tx_ring, 0);
238 }
239
Jesse Brandeburg016890b2015-02-27 09:15:31 +0000240 prefetch(tx_desc);
241
Greg Rose7f12ad72013-12-21 06:12:51 +0000242 /* update budget accounting */
243 budget--;
244 } while (likely(budget));
245
246 i += tx_ring->count;
247 tx_ring->next_to_clean = i;
248 u64_stats_update_begin(&tx_ring->syncp);
249 tx_ring->stats.bytes += total_bytes;
250 tx_ring->stats.packets += total_packets;
251 u64_stats_update_end(&tx_ring->syncp);
252 tx_ring->q_vector->tx.total_bytes += total_bytes;
253 tx_ring->q_vector->tx.total_packets += total_packets;
254
Anjali Singhai Jainf6d83d12015-12-22 14:25:07 -0800255 if (tx_ring->flags & I40E_TXR_FLAGS_WB_ON_ITR) {
Anjali Singhai Jainf6d83d12015-12-22 14:25:07 -0800256 /* check to see if there are < 4 descriptors
257 * waiting to be written back, then kick the hardware to force
258 * them to be written back in case we stay in NAPI.
259 * In this mode on X722 we do not enable Interrupt.
260 */
Mitch Williams88dc9e62016-06-20 09:10:35 -0700261 unsigned int j = i40evf_get_tx_pending(tx_ring, false);
Anjali Singhai Jainf6d83d12015-12-22 14:25:07 -0800262
263 if (budget &&
Alexander Duyck1dc8b532016-10-11 15:26:54 -0700264 ((j / WB_STRIDE) == 0) && (j > 0) &&
Alexander Duycka619afe2016-03-07 09:30:03 -0800265 !test_bit(__I40E_DOWN, &vsi->state) &&
Anjali Singhai Jainf6d83d12015-12-22 14:25:07 -0800266 (I40E_DESC_UNUSED(tx_ring) != tx_ring->count))
267 tx_ring->arm_wb = true;
268 }
269
Alexander Duycke486bdf2016-09-12 14:18:40 -0700270 /* notify netdev of completed buffers */
271 netdev_tx_completed_queue(txring_txq(tx_ring),
Greg Rose7f12ad72013-12-21 06:12:51 +0000272 total_packets, total_bytes);
273
274#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
275 if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
276 (I40E_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
277 /* Make sure that anybody stopping the queue after this
278 * sees the new next_to_clean.
279 */
280 smp_mb();
281 if (__netif_subqueue_stopped(tx_ring->netdev,
282 tx_ring->queue_index) &&
Alexander Duycka619afe2016-03-07 09:30:03 -0800283 !test_bit(__I40E_DOWN, &vsi->state)) {
Greg Rose7f12ad72013-12-21 06:12:51 +0000284 netif_wake_subqueue(tx_ring->netdev,
285 tx_ring->queue_index);
286 ++tx_ring->tx_stats.restart_queue;
287 }
288 }
289
Kiran Patilb03a8c12015-09-24 18:13:15 -0400290 return !!budget;
Greg Rose7f12ad72013-12-21 06:12:51 +0000291}
292
293/**
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -0800294 * i40evf_enable_wb_on_itr - Arm hardware to do a wb, interrupts are not enabled
295 * @vsi: the VSI we care about
296 * @q_vector: the vector on which to enable writeback
297 *
298 **/
299static void i40e_enable_wb_on_itr(struct i40e_vsi *vsi,
300 struct i40e_q_vector *q_vector)
301{
302 u16 flags = q_vector->tx.ring[0].flags;
303 u32 val;
304
305 if (!(flags & I40E_TXR_FLAGS_WB_ON_ITR))
306 return;
307
308 if (q_vector->arm_wb_state)
309 return;
310
311 val = I40E_VFINT_DYN_CTLN1_WB_ON_ITR_MASK |
312 I40E_VFINT_DYN_CTLN1_ITR_INDX_MASK; /* set noitr */
313
314 wr32(&vsi->back->hw,
315 I40E_VFINT_DYN_CTLN1(q_vector->v_idx +
316 vsi->base_vector - 1), val);
317 q_vector->arm_wb_state = true;
318}
319
320/**
321 * i40evf_force_wb - Issue SW Interrupt so HW does a wb
Anjali Singhai Jainc29af372015-01-10 01:07:19 +0000322 * @vsi: the VSI we care about
323 * @q_vector: the vector on which to force writeback
324 *
325 **/
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -0800326void i40evf_force_wb(struct i40e_vsi *vsi, struct i40e_q_vector *q_vector)
Anjali Singhai Jainc29af372015-01-10 01:07:19 +0000327{
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -0800328 u32 val = I40E_VFINT_DYN_CTLN1_INTENA_MASK |
329 I40E_VFINT_DYN_CTLN1_ITR_INDX_MASK | /* set noitr */
330 I40E_VFINT_DYN_CTLN1_SWINT_TRIG_MASK |
331 I40E_VFINT_DYN_CTLN1_SW_ITR_INDX_ENA_MASK
332 /* allow 00 to be written to the index */;
Anjali Singhai Jainc29af372015-01-10 01:07:19 +0000333
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -0800334 wr32(&vsi->back->hw,
335 I40E_VFINT_DYN_CTLN1(q_vector->v_idx + vsi->base_vector - 1),
336 val);
Anjali Singhai Jainc29af372015-01-10 01:07:19 +0000337}
338
339/**
Greg Rose7f12ad72013-12-21 06:12:51 +0000340 * i40e_set_new_dynamic_itr - Find new ITR level
341 * @rc: structure containing ring performance data
342 *
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400343 * Returns true if ITR changed, false if not
344 *
Greg Rose7f12ad72013-12-21 06:12:51 +0000345 * Stores a new ITR value based on packets and byte counts during
346 * the last interrupt. The advantage of per interrupt computation
347 * is faster updates and more accurate ITR for the current traffic
348 * pattern. Constants in this function were computed based on
349 * theoretical maximum wire speed and thresholds were set based on
350 * testing data as well as attempting to minimize response time
351 * while increasing bulk throughput.
352 **/
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400353static bool i40e_set_new_dynamic_itr(struct i40e_ring_container *rc)
Greg Rose7f12ad72013-12-21 06:12:51 +0000354{
355 enum i40e_latency_range new_latency_range = rc->latency_range;
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400356 struct i40e_q_vector *qv = rc->ring->q_vector;
Greg Rose7f12ad72013-12-21 06:12:51 +0000357 u32 new_itr = rc->itr;
358 int bytes_per_int;
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400359 int usecs;
Greg Rose7f12ad72013-12-21 06:12:51 +0000360
361 if (rc->total_packets == 0 || !rc->itr)
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400362 return false;
Greg Rose7f12ad72013-12-21 06:12:51 +0000363
364 /* simple throttlerate management
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400365 * 0-10MB/s lowest (50000 ints/s)
Greg Rose7f12ad72013-12-21 06:12:51 +0000366 * 10-20MB/s low (20000 ints/s)
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400367 * 20-1249MB/s bulk (18000 ints/s)
368 * > 40000 Rx packets per second (8000 ints/s)
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400369 *
370 * The math works out because the divisor is in 10^(-6) which
371 * turns the bytes/us input value into MB/s values, but
372 * make sure to use usecs, as the register values written
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400373 * are in 2 usec increments in the ITR registers, and make sure
374 * to use the smoothed values that the countdown timer gives us.
Greg Rose7f12ad72013-12-21 06:12:51 +0000375 */
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400376 usecs = (rc->itr << 1) * ITR_COUNTDOWN_START;
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400377 bytes_per_int = rc->total_bytes / usecs;
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400378
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400379 switch (new_latency_range) {
Greg Rose7f12ad72013-12-21 06:12:51 +0000380 case I40E_LOWEST_LATENCY:
381 if (bytes_per_int > 10)
382 new_latency_range = I40E_LOW_LATENCY;
383 break;
384 case I40E_LOW_LATENCY:
385 if (bytes_per_int > 20)
386 new_latency_range = I40E_BULK_LATENCY;
387 else if (bytes_per_int <= 10)
388 new_latency_range = I40E_LOWEST_LATENCY;
389 break;
390 case I40E_BULK_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400391 case I40E_ULTRA_LATENCY:
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400392 default:
393 if (bytes_per_int <= 20)
394 new_latency_range = I40E_LOW_LATENCY;
Greg Rose7f12ad72013-12-21 06:12:51 +0000395 break;
396 }
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400397
398 /* this is to adjust RX more aggressively when streaming small
399 * packets. The value of 40000 was picked as it is just beyond
400 * what the hardware can receive per second if in low latency
401 * mode.
402 */
403#define RX_ULTRA_PACKET_RATE 40000
404
405 if ((((rc->total_packets * 1000000) / usecs) > RX_ULTRA_PACKET_RATE) &&
406 (&qv->rx == rc))
407 new_latency_range = I40E_ULTRA_LATENCY;
408
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400409 rc->latency_range = new_latency_range;
Greg Rose7f12ad72013-12-21 06:12:51 +0000410
411 switch (new_latency_range) {
412 case I40E_LOWEST_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400413 new_itr = I40E_ITR_50K;
Greg Rose7f12ad72013-12-21 06:12:51 +0000414 break;
415 case I40E_LOW_LATENCY:
416 new_itr = I40E_ITR_20K;
417 break;
418 case I40E_BULK_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400419 new_itr = I40E_ITR_18K;
420 break;
421 case I40E_ULTRA_LATENCY:
Greg Rose7f12ad72013-12-21 06:12:51 +0000422 new_itr = I40E_ITR_8K;
423 break;
424 default:
425 break;
426 }
427
Greg Rose7f12ad72013-12-21 06:12:51 +0000428 rc->total_bytes = 0;
429 rc->total_packets = 0;
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400430
431 if (new_itr != rc->itr) {
432 rc->itr = new_itr;
433 return true;
434 }
435
436 return false;
Greg Rose7f12ad72013-12-21 06:12:51 +0000437}
438
Jesse Brandeburg4eeb1ff2015-11-18 17:35:42 -0800439/**
Greg Rose7f12ad72013-12-21 06:12:51 +0000440 * i40evf_setup_tx_descriptors - Allocate the Tx descriptors
441 * @tx_ring: the tx ring to set up
442 *
443 * Return 0 on success, negative on error
444 **/
445int i40evf_setup_tx_descriptors(struct i40e_ring *tx_ring)
446{
447 struct device *dev = tx_ring->dev;
448 int bi_size;
449
450 if (!dev)
451 return -ENOMEM;
452
Mitch Williams67c818a2015-06-19 08:56:30 -0700453 /* warn if we are about to overwrite the pointer */
454 WARN_ON(tx_ring->tx_bi);
Greg Rose7f12ad72013-12-21 06:12:51 +0000455 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
456 tx_ring->tx_bi = kzalloc(bi_size, GFP_KERNEL);
457 if (!tx_ring->tx_bi)
458 goto err;
459
460 /* round up to nearest 4K */
461 tx_ring->size = tx_ring->count * sizeof(struct i40e_tx_desc);
462 tx_ring->size = ALIGN(tx_ring->size, 4096);
463 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
464 &tx_ring->dma, GFP_KERNEL);
465 if (!tx_ring->desc) {
466 dev_info(dev, "Unable to allocate memory for the Tx descriptor ring, size=%d\n",
467 tx_ring->size);
468 goto err;
469 }
470
471 tx_ring->next_to_use = 0;
472 tx_ring->next_to_clean = 0;
473 return 0;
474
475err:
476 kfree(tx_ring->tx_bi);
477 tx_ring->tx_bi = NULL;
478 return -ENOMEM;
479}
480
481/**
482 * i40evf_clean_rx_ring - Free Rx buffers
483 * @rx_ring: ring to be cleaned
484 **/
485void i40evf_clean_rx_ring(struct i40e_ring *rx_ring)
486{
Greg Rose7f12ad72013-12-21 06:12:51 +0000487 unsigned long bi_size;
488 u16 i;
489
490 /* ring already cleared, nothing to do */
491 if (!rx_ring->rx_bi)
492 return;
493
Scott Petersone72e5652017-02-09 23:40:25 -0800494 if (rx_ring->skb) {
495 dev_kfree_skb(rx_ring->skb);
496 rx_ring->skb = NULL;
497 }
498
Greg Rose7f12ad72013-12-21 06:12:51 +0000499 /* Free all the Rx ring sk_buffs */
500 for (i = 0; i < rx_ring->count; i++) {
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700501 struct i40e_rx_buffer *rx_bi = &rx_ring->rx_bi[i];
502
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700503 if (!rx_bi->page)
504 continue;
505
Alexander Duyck59605bc2017-01-30 12:29:35 -0800506 /* Invalidate cache lines that may have been written to by
507 * device so that we avoid corrupting memory.
508 */
509 dma_sync_single_range_for_cpu(rx_ring->dev,
510 rx_bi->dma,
511 rx_bi->page_offset,
Alexander Duyck98efd692017-04-05 07:51:01 -0400512 rx_ring->rx_buf_len,
Alexander Duyck59605bc2017-01-30 12:29:35 -0800513 DMA_FROM_DEVICE);
514
515 /* free resources associated with mapping */
516 dma_unmap_page_attrs(rx_ring->dev, rx_bi->dma,
Alexander Duyck98efd692017-04-05 07:51:01 -0400517 i40e_rx_pg_size(rx_ring),
Alexander Duyck59605bc2017-01-30 12:29:35 -0800518 DMA_FROM_DEVICE,
519 I40E_RX_DMA_ATTR);
Alexander Duyck98efd692017-04-05 07:51:01 -0400520
Alexander Duyck17936682017-02-21 15:55:39 -0800521 __page_frag_cache_drain(rx_bi->page, rx_bi->pagecnt_bias);
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700522
523 rx_bi->page = NULL;
524 rx_bi->page_offset = 0;
Greg Rose7f12ad72013-12-21 06:12:51 +0000525 }
526
527 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
528 memset(rx_ring->rx_bi, 0, bi_size);
529
530 /* Zero out the descriptor ring */
531 memset(rx_ring->desc, 0, rx_ring->size);
532
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700533 rx_ring->next_to_alloc = 0;
Greg Rose7f12ad72013-12-21 06:12:51 +0000534 rx_ring->next_to_clean = 0;
535 rx_ring->next_to_use = 0;
536}
537
538/**
539 * i40evf_free_rx_resources - Free Rx resources
540 * @rx_ring: ring to clean the resources from
541 *
542 * Free all receive software resources
543 **/
544void i40evf_free_rx_resources(struct i40e_ring *rx_ring)
545{
546 i40evf_clean_rx_ring(rx_ring);
547 kfree(rx_ring->rx_bi);
548 rx_ring->rx_bi = NULL;
549
550 if (rx_ring->desc) {
551 dma_free_coherent(rx_ring->dev, rx_ring->size,
552 rx_ring->desc, rx_ring->dma);
553 rx_ring->desc = NULL;
554 }
555}
556
557/**
558 * i40evf_setup_rx_descriptors - Allocate Rx descriptors
559 * @rx_ring: Rx descriptor ring (for a specific queue) to setup
560 *
561 * Returns 0 on success, negative on failure
562 **/
563int i40evf_setup_rx_descriptors(struct i40e_ring *rx_ring)
564{
565 struct device *dev = rx_ring->dev;
566 int bi_size;
567
Mitch Williams67c818a2015-06-19 08:56:30 -0700568 /* warn if we are about to overwrite the pointer */
569 WARN_ON(rx_ring->rx_bi);
Greg Rose7f12ad72013-12-21 06:12:51 +0000570 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
571 rx_ring->rx_bi = kzalloc(bi_size, GFP_KERNEL);
572 if (!rx_ring->rx_bi)
573 goto err;
574
Carolyn Wybornyf217d6c2015-02-09 17:42:31 -0800575 u64_stats_init(&rx_ring->syncp);
Carolyn Wyborny638702b2015-01-24 09:58:32 +0000576
Greg Rose7f12ad72013-12-21 06:12:51 +0000577 /* Round up to nearest 4K */
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700578 rx_ring->size = rx_ring->count * sizeof(union i40e_32byte_rx_desc);
Greg Rose7f12ad72013-12-21 06:12:51 +0000579 rx_ring->size = ALIGN(rx_ring->size, 4096);
580 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
581 &rx_ring->dma, GFP_KERNEL);
582
583 if (!rx_ring->desc) {
584 dev_info(dev, "Unable to allocate memory for the Rx descriptor ring, size=%d\n",
585 rx_ring->size);
586 goto err;
587 }
588
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700589 rx_ring->next_to_alloc = 0;
Greg Rose7f12ad72013-12-21 06:12:51 +0000590 rx_ring->next_to_clean = 0;
591 rx_ring->next_to_use = 0;
592
593 return 0;
594err:
595 kfree(rx_ring->rx_bi);
596 rx_ring->rx_bi = NULL;
597 return -ENOMEM;
598}
599
600/**
601 * i40e_release_rx_desc - Store the new tail and head values
602 * @rx_ring: ring to bump
603 * @val: new head index
604 **/
605static inline void i40e_release_rx_desc(struct i40e_ring *rx_ring, u32 val)
606{
607 rx_ring->next_to_use = val;
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700608
609 /* update next to alloc since we have filled the ring */
610 rx_ring->next_to_alloc = val;
611
Greg Rose7f12ad72013-12-21 06:12:51 +0000612 /* Force memory writes to complete before letting h/w
613 * know there are new descriptors to fetch. (Only
614 * applicable for weak-ordered memory model archs,
615 * such as IA-64).
616 */
617 wmb();
618 writel(val, rx_ring->tail);
619}
620
621/**
Alexander Duyckca9ec082017-04-05 07:51:02 -0400622 * i40e_rx_offset - Return expected offset into page to access data
623 * @rx_ring: Ring we are requesting offset of
624 *
625 * Returns the offset value for ring into the data buffer.
626 */
627static inline unsigned int i40e_rx_offset(struct i40e_ring *rx_ring)
628{
629 return ring_uses_build_skb(rx_ring) ? I40E_SKB_PAD : 0;
630}
631
632/**
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700633 * i40e_alloc_mapped_page - recycle or make a new page
634 * @rx_ring: ring to use
635 * @bi: rx_buffer struct to modify
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -0800636 *
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700637 * Returns true if the page was successfully allocated or
638 * reused.
Greg Rose7f12ad72013-12-21 06:12:51 +0000639 **/
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700640static bool i40e_alloc_mapped_page(struct i40e_ring *rx_ring,
641 struct i40e_rx_buffer *bi)
Mitch Williamsa132af22015-01-24 09:58:35 +0000642{
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700643 struct page *page = bi->page;
644 dma_addr_t dma;
Mitch Williamsa132af22015-01-24 09:58:35 +0000645
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700646 /* since we are recycling buffers we should seldom need to alloc */
647 if (likely(page)) {
648 rx_ring->rx_stats.page_reuse_count++;
649 return true;
Mitch Williamsa132af22015-01-24 09:58:35 +0000650 }
651
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700652 /* alloc new page for storage */
Alexander Duyck98efd692017-04-05 07:51:01 -0400653 page = dev_alloc_pages(i40e_rx_pg_order(rx_ring));
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700654 if (unlikely(!page)) {
655 rx_ring->rx_stats.alloc_page_failed++;
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -0800656 return false;
Greg Rose7f12ad72013-12-21 06:12:51 +0000657 }
658
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700659 /* map page for use */
Alexander Duyck59605bc2017-01-30 12:29:35 -0800660 dma = dma_map_page_attrs(rx_ring->dev, page, 0,
Alexander Duyck98efd692017-04-05 07:51:01 -0400661 i40e_rx_pg_size(rx_ring),
Alexander Duyck59605bc2017-01-30 12:29:35 -0800662 DMA_FROM_DEVICE,
663 I40E_RX_DMA_ATTR);
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -0800664
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700665 /* if mapping failed free memory back to system since
666 * there isn't much point in holding memory we can't use
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -0800667 */
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700668 if (dma_mapping_error(rx_ring->dev, dma)) {
Alexander Duyck98efd692017-04-05 07:51:01 -0400669 __free_pages(page, i40e_rx_pg_order(rx_ring));
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700670 rx_ring->rx_stats.alloc_page_failed++;
671 return false;
672 }
673
674 bi->dma = dma;
675 bi->page = page;
Alexander Duyckca9ec082017-04-05 07:51:02 -0400676 bi->page_offset = i40e_rx_offset(rx_ring);
Alexander Duycka0cfc312017-03-14 10:15:24 -0700677
678 /* initialize pagecnt_bias to 1 representing we fully own page */
Alexander Duyck17936682017-02-21 15:55:39 -0800679 bi->pagecnt_bias = 1;
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700680
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -0800681 return true;
Greg Rose7f12ad72013-12-21 06:12:51 +0000682}
683
684/**
685 * i40e_receive_skb - Send a completed packet up the stack
686 * @rx_ring: rx ring in play
687 * @skb: packet to send up
688 * @vlan_tag: vlan tag for packet
689 **/
690static void i40e_receive_skb(struct i40e_ring *rx_ring,
691 struct sk_buff *skb, u16 vlan_tag)
692{
693 struct i40e_q_vector *q_vector = rx_ring->q_vector;
Greg Rose7f12ad72013-12-21 06:12:51 +0000694
Jesse Brandeburga149f2c2016-04-12 08:30:49 -0700695 if ((rx_ring->netdev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
696 (vlan_tag & VLAN_VID_MASK))
Greg Rose7f12ad72013-12-21 06:12:51 +0000697 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlan_tag);
698
Alexander Duyck8b650352015-09-24 09:04:32 -0700699 napi_gro_receive(&q_vector->napi, skb);
Greg Rose7f12ad72013-12-21 06:12:51 +0000700}
701
702/**
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700703 * i40evf_alloc_rx_buffers - Replace used receive buffers
704 * @rx_ring: ring to place buffers on
705 * @cleaned_count: number of buffers to replace
706 *
707 * Returns false if all allocations were successful, true if any fail
708 **/
709bool i40evf_alloc_rx_buffers(struct i40e_ring *rx_ring, u16 cleaned_count)
710{
711 u16 ntu = rx_ring->next_to_use;
712 union i40e_rx_desc *rx_desc;
713 struct i40e_rx_buffer *bi;
714
715 /* do nothing if no valid netdev defined */
716 if (!rx_ring->netdev || !cleaned_count)
717 return false;
718
719 rx_desc = I40E_RX_DESC(rx_ring, ntu);
720 bi = &rx_ring->rx_bi[ntu];
721
722 do {
723 if (!i40e_alloc_mapped_page(rx_ring, bi))
724 goto no_buffers;
725
Alexander Duyck59605bc2017-01-30 12:29:35 -0800726 /* sync the buffer for use by the device */
727 dma_sync_single_range_for_device(rx_ring->dev, bi->dma,
728 bi->page_offset,
Alexander Duyck98efd692017-04-05 07:51:01 -0400729 rx_ring->rx_buf_len,
Alexander Duyck59605bc2017-01-30 12:29:35 -0800730 DMA_FROM_DEVICE);
731
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700732 /* Refresh the desc even if buffer_addrs didn't change
733 * because each write-back erases this info.
734 */
735 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700736
737 rx_desc++;
738 bi++;
739 ntu++;
740 if (unlikely(ntu == rx_ring->count)) {
741 rx_desc = I40E_RX_DESC(rx_ring, 0);
742 bi = rx_ring->rx_bi;
743 ntu = 0;
744 }
745
746 /* clear the status bits for the next_to_use descriptor */
747 rx_desc->wb.qword1.status_error_len = 0;
748
749 cleaned_count--;
750 } while (cleaned_count);
751
752 if (rx_ring->next_to_use != ntu)
753 i40e_release_rx_desc(rx_ring, ntu);
754
755 return false;
756
757no_buffers:
758 if (rx_ring->next_to_use != ntu)
759 i40e_release_rx_desc(rx_ring, ntu);
760
761 /* make sure to come back via polling to try again after
762 * allocation failure
763 */
764 return true;
765}
766
767/**
Greg Rose7f12ad72013-12-21 06:12:51 +0000768 * i40e_rx_checksum - Indicate in skb if hw indicated a good cksum
769 * @vsi: the VSI we care about
770 * @skb: skb currently being received and modified
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700771 * @rx_desc: the receive descriptor
Greg Rose7f12ad72013-12-21 06:12:51 +0000772 **/
773static inline void i40e_rx_checksum(struct i40e_vsi *vsi,
774 struct sk_buff *skb,
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700775 union i40e_rx_desc *rx_desc)
Greg Rose7f12ad72013-12-21 06:12:51 +0000776{
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700777 struct i40e_rx_ptype_decoded decoded;
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700778 u32 rx_error, rx_status;
Alexander Duyck858296c82016-06-14 15:45:42 -0700779 bool ipv4, ipv6;
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700780 u8 ptype;
781 u64 qword;
782
783 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
784 ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >> I40E_RXD_QW1_PTYPE_SHIFT;
785 rx_error = (qword & I40E_RXD_QW1_ERROR_MASK) >>
786 I40E_RXD_QW1_ERROR_SHIFT;
787 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
788 I40E_RXD_QW1_STATUS_SHIFT;
789 decoded = decode_rx_desc_ptype(ptype);
Greg Rose7f12ad72013-12-21 06:12:51 +0000790
Greg Rose7f12ad72013-12-21 06:12:51 +0000791 skb->ip_summed = CHECKSUM_NONE;
792
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700793 skb_checksum_none_assert(skb);
794
Greg Rose7f12ad72013-12-21 06:12:51 +0000795 /* Rx csum enabled and ip headers found? */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000796 if (!(vsi->netdev->features & NETIF_F_RXCSUM))
Greg Rose7f12ad72013-12-21 06:12:51 +0000797 return;
798
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000799 /* did the hardware decode the packet and checksum? */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400800 if (!(rx_status & BIT(I40E_RX_DESC_STATUS_L3L4P_SHIFT)))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000801 return;
802
803 /* both known and outer_ip must be set for the below code to work */
804 if (!(decoded.known && decoded.outer_ip))
805 return;
806
Alexander Duyckfad57332016-01-24 21:17:22 -0800807 ipv4 = (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP) &&
808 (decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV4);
809 ipv6 = (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP) &&
810 (decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV6);
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000811
812 if (ipv4 &&
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400813 (rx_error & (BIT(I40E_RX_DESC_ERROR_IPE_SHIFT) |
814 BIT(I40E_RX_DESC_ERROR_EIPE_SHIFT))))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000815 goto checksum_fail;
816
Jesse Brandeburgddf1d0d2014-02-13 03:48:39 -0800817 /* likely incorrect csum if alternate IP extension headers found */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000818 if (ipv6 &&
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400819 rx_status & BIT(I40E_RX_DESC_STATUS_IPV6EXADD_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000820 /* don't increment checksum err here, non-fatal err */
Greg Rose7f12ad72013-12-21 06:12:51 +0000821 return;
822
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000823 /* there was some L4 error, count error and punt packet to the stack */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400824 if (rx_error & BIT(I40E_RX_DESC_ERROR_L4E_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000825 goto checksum_fail;
Greg Rose7f12ad72013-12-21 06:12:51 +0000826
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000827 /* handle packets that were not able to be checksummed due
828 * to arrival speed, in this case the stack can compute
829 * the csum.
830 */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400831 if (rx_error & BIT(I40E_RX_DESC_ERROR_PPRS_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000832 return;
833
Alexander Duyck858296c82016-06-14 15:45:42 -0700834 /* Only report checksum unnecessary for TCP, UDP, or SCTP */
835 switch (decoded.inner_prot) {
836 case I40E_RX_PTYPE_INNER_PROT_TCP:
837 case I40E_RX_PTYPE_INNER_PROT_UDP:
838 case I40E_RX_PTYPE_INNER_PROT_SCTP:
839 skb->ip_summed = CHECKSUM_UNNECESSARY;
840 /* fall though */
841 default:
842 break;
843 }
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000844
845 return;
846
847checksum_fail:
848 vsi->back->hw_csum_rx_error++;
Greg Rose7f12ad72013-12-21 06:12:51 +0000849}
850
851/**
Anjali Singhai Jain857942f2015-12-09 15:50:21 -0800852 * i40e_ptype_to_htype - get a hash type
Jesse Brandeburg206812b2014-02-12 01:45:33 +0000853 * @ptype: the ptype value from the descriptor
854 *
855 * Returns a hash type to be used by skb_set_hash
856 **/
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700857static inline int i40e_ptype_to_htype(u8 ptype)
Jesse Brandeburg206812b2014-02-12 01:45:33 +0000858{
859 struct i40e_rx_ptype_decoded decoded = decode_rx_desc_ptype(ptype);
860
861 if (!decoded.known)
862 return PKT_HASH_TYPE_NONE;
863
864 if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
865 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY4)
866 return PKT_HASH_TYPE_L4;
867 else if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
868 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY3)
869 return PKT_HASH_TYPE_L3;
870 else
871 return PKT_HASH_TYPE_L2;
872}
873
874/**
Anjali Singhai Jain857942f2015-12-09 15:50:21 -0800875 * i40e_rx_hash - set the hash value in the skb
876 * @ring: descriptor ring
877 * @rx_desc: specific descriptor
878 **/
879static inline void i40e_rx_hash(struct i40e_ring *ring,
880 union i40e_rx_desc *rx_desc,
881 struct sk_buff *skb,
882 u8 rx_ptype)
883{
884 u32 hash;
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700885 const __le64 rss_mask =
Anjali Singhai Jain857942f2015-12-09 15:50:21 -0800886 cpu_to_le64((u64)I40E_RX_DESC_FLTSTAT_RSS_HASH <<
887 I40E_RX_DESC_STATUS_FLTSTAT_SHIFT);
888
889 if (ring->netdev->features & NETIF_F_RXHASH)
890 return;
891
892 if ((rx_desc->wb.qword1.status_error_len & rss_mask) == rss_mask) {
893 hash = le32_to_cpu(rx_desc->wb.qword0.hi_dword.rss);
894 skb_set_hash(skb, hash, i40e_ptype_to_htype(rx_ptype));
895 }
896}
897
898/**
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700899 * i40evf_process_skb_fields - Populate skb header fields from Rx descriptor
900 * @rx_ring: rx descriptor ring packet is being transacted on
901 * @rx_desc: pointer to the EOP Rx descriptor
902 * @skb: pointer to current skb being populated
903 * @rx_ptype: the packet type decoded by hardware
Greg Rose7f12ad72013-12-21 06:12:51 +0000904 *
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700905 * This function checks the ring, descriptor, and packet information in
906 * order to populate the hash, checksum, VLAN, protocol, and
907 * other fields within the skb.
Greg Rose7f12ad72013-12-21 06:12:51 +0000908 **/
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700909static inline
910void i40evf_process_skb_fields(struct i40e_ring *rx_ring,
911 union i40e_rx_desc *rx_desc, struct sk_buff *skb,
912 u8 rx_ptype)
Greg Rose7f12ad72013-12-21 06:12:51 +0000913{
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700914 i40e_rx_hash(rx_ring, rx_desc, skb, rx_ptype);
Greg Rose7f12ad72013-12-21 06:12:51 +0000915
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700916 i40e_rx_checksum(rx_ring->vsi, skb, rx_desc);
Mitch Williamsa132af22015-01-24 09:58:35 +0000917
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700918 skb_record_rx_queue(skb, rx_ring->queue_index);
Alexander Duycka5b268e2017-02-21 15:55:46 -0800919
920 /* modifies the skb - consumes the enet header */
921 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
Mitch Williamsa132af22015-01-24 09:58:35 +0000922}
923
924/**
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700925 * i40e_cleanup_headers - Correct empty headers
926 * @rx_ring: rx descriptor ring packet is being transacted on
927 * @skb: pointer to current skb being fixed
928 *
929 * Also address the case where we are pulling data in on pages only
930 * and as such no data is present in the skb header.
931 *
932 * In addition if skb is not at least 60 bytes we need to pad it so that
933 * it is large enough to qualify as a valid Ethernet frame.
934 *
935 * Returns true if an error was encountered and skb was freed.
Mitch Williamsa132af22015-01-24 09:58:35 +0000936 **/
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700937static bool i40e_cleanup_headers(struct i40e_ring *rx_ring, struct sk_buff *skb)
938{
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700939 /* if eth_skb_pad returns an error the skb was freed */
940 if (eth_skb_pad(skb))
941 return true;
942
943 return false;
944}
945
946/**
947 * i40e_reuse_rx_page - page flip buffer and store it back on the ring
948 * @rx_ring: rx descriptor ring to store buffers on
949 * @old_buff: donor buffer to have page reused
950 *
951 * Synchronizes page for reuse by the adapter
952 **/
953static void i40e_reuse_rx_page(struct i40e_ring *rx_ring,
954 struct i40e_rx_buffer *old_buff)
955{
956 struct i40e_rx_buffer *new_buff;
957 u16 nta = rx_ring->next_to_alloc;
958
959 new_buff = &rx_ring->rx_bi[nta];
960
961 /* update, and store next to alloc */
962 nta++;
963 rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;
964
965 /* transfer page from old buffer to new buffer */
Alexander Duyck17936682017-02-21 15:55:39 -0800966 new_buff->dma = old_buff->dma;
967 new_buff->page = old_buff->page;
968 new_buff->page_offset = old_buff->page_offset;
969 new_buff->pagecnt_bias = old_buff->pagecnt_bias;
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700970}
971
972/**
Scott Peterson9b37c932017-02-09 23:43:30 -0800973 * i40e_page_is_reusable - check if any reuse is possible
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700974 * @page: page struct to check
Scott Peterson9b37c932017-02-09 23:43:30 -0800975 *
976 * A page is not reusable if it was allocated under low memory
977 * conditions, or it's not in the same NUMA node as this CPU.
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700978 */
Scott Peterson9b37c932017-02-09 23:43:30 -0800979static inline bool i40e_page_is_reusable(struct page *page)
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700980{
Scott Peterson9b37c932017-02-09 23:43:30 -0800981 return (page_to_nid(page) == numa_mem_id()) &&
982 !page_is_pfmemalloc(page);
983}
984
985/**
986 * i40e_can_reuse_rx_page - Determine if this page can be reused by
987 * the adapter for another receive
988 *
989 * @rx_buffer: buffer containing the page
Scott Peterson9b37c932017-02-09 23:43:30 -0800990 *
991 * If page is reusable, rx_buffer->page_offset is adjusted to point to
992 * an unused region in the page.
993 *
994 * For small pages, @truesize will be a constant value, half the size
995 * of the memory at page. We'll attempt to alternate between high and
996 * low halves of the page, with one half ready for use by the hardware
997 * and the other half being consumed by the stack. We use the page
998 * ref count to determine whether the stack has finished consuming the
999 * portion of this page that was passed up with a previous packet. If
1000 * the page ref count is >1, we'll assume the "other" half page is
1001 * still busy, and this page cannot be reused.
1002 *
1003 * For larger pages, @truesize will be the actual space used by the
1004 * received packet (adjusted upward to an even multiple of the cache
1005 * line size). This will advance through the page by the amount
1006 * actually consumed by the received packets while there is still
1007 * space for a buffer. Each region of larger pages will be used at
1008 * most once, after which the page will not be reused.
1009 *
1010 * In either case, if the page is reusable its refcount is increased.
1011 **/
Alexander Duycka0cfc312017-03-14 10:15:24 -07001012static bool i40e_can_reuse_rx_page(struct i40e_rx_buffer *rx_buffer)
Scott Peterson9b37c932017-02-09 23:43:30 -08001013{
Alexander Duycka0cfc312017-03-14 10:15:24 -07001014 unsigned int pagecnt_bias = rx_buffer->pagecnt_bias;
1015 struct page *page = rx_buffer->page;
Scott Peterson9b37c932017-02-09 23:43:30 -08001016
1017 /* Is any reuse possible? */
1018 if (unlikely(!i40e_page_is_reusable(page)))
1019 return false;
1020
1021#if (PAGE_SIZE < 8192)
1022 /* if we are only owner of page we can reuse it */
Alexander Duycka0cfc312017-03-14 10:15:24 -07001023 if (unlikely((page_count(page) - pagecnt_bias) > 1))
Scott Peterson9b37c932017-02-09 23:43:30 -08001024 return false;
Scott Peterson9b37c932017-02-09 23:43:30 -08001025#else
Alexander Duyck98efd692017-04-05 07:51:01 -04001026#define I40E_LAST_OFFSET \
1027 (SKB_WITH_OVERHEAD(PAGE_SIZE) - I40E_RXBUFFER_2048)
1028 if (rx_buffer->page_offset > I40E_LAST_OFFSET)
Scott Peterson9b37c932017-02-09 23:43:30 -08001029 return false;
1030#endif
1031
Alexander Duyck17936682017-02-21 15:55:39 -08001032 /* If we have drained the page fragment pool we need to update
1033 * the pagecnt_bias and page count so that we fully restock the
1034 * number of references the driver holds.
1035 */
Alexander Duycka0cfc312017-03-14 10:15:24 -07001036 if (unlikely(!pagecnt_bias)) {
Alexander Duyck17936682017-02-21 15:55:39 -08001037 page_ref_add(page, USHRT_MAX);
1038 rx_buffer->pagecnt_bias = USHRT_MAX;
1039 }
Scott Peterson9b37c932017-02-09 23:43:30 -08001040
1041 return true;
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001042}
1043
1044/**
1045 * i40e_add_rx_frag - Add contents of Rx buffer to sk_buff
1046 * @rx_ring: rx descriptor ring to transact packets on
1047 * @rx_buffer: buffer containing page to add
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001048 * @skb: sk_buff to place the data into
Alexander Duycka0cfc312017-03-14 10:15:24 -07001049 * @size: packet length from rx_desc
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001050 *
1051 * This function will add the data contained in rx_buffer->page to the skb.
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001052 * It will just attach the page as a frag to the skb.
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001053 *
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001054 * The function will then update the page offset.
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001055 **/
Alexander Duycka0cfc312017-03-14 10:15:24 -07001056static void i40e_add_rx_frag(struct i40e_ring *rx_ring,
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001057 struct i40e_rx_buffer *rx_buffer,
Alexander Duycka0cfc312017-03-14 10:15:24 -07001058 struct sk_buff *skb,
1059 unsigned int size)
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001060{
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001061#if (PAGE_SIZE < 8192)
Alexander Duyck98efd692017-04-05 07:51:01 -04001062 unsigned int truesize = i40e_rx_pg_size(rx_ring) / 2;
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001063#else
Alexander Duyckca9ec082017-04-05 07:51:02 -04001064 unsigned int truesize = SKB_DATA_ALIGN(size + i40e_rx_offset(rx_ring));
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001065#endif
Scott Peterson9b37c932017-02-09 23:43:30 -08001066
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001067 skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, rx_buffer->page,
1068 rx_buffer->page_offset, size, truesize);
Scott Peterson9b37c932017-02-09 23:43:30 -08001069
Alexander Duycka0cfc312017-03-14 10:15:24 -07001070 /* page is being used so we must update the page offset */
1071#if (PAGE_SIZE < 8192)
1072 rx_buffer->page_offset ^= truesize;
1073#else
1074 rx_buffer->page_offset += truesize;
1075#endif
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001076}
1077
1078/**
Alexander Duyck9a064122017-03-14 10:15:23 -07001079 * i40e_get_rx_buffer - Fetch Rx buffer and synchronize data for use
1080 * @rx_ring: rx descriptor ring to transact packets on
1081 * @size: size of buffer to add to skb
1082 *
1083 * This function will pull an Rx buffer from the ring and synchronize it
1084 * for use by the CPU.
1085 */
1086static struct i40e_rx_buffer *i40e_get_rx_buffer(struct i40e_ring *rx_ring,
1087 const unsigned int size)
1088{
1089 struct i40e_rx_buffer *rx_buffer;
1090
1091 rx_buffer = &rx_ring->rx_bi[rx_ring->next_to_clean];
1092 prefetchw(rx_buffer->page);
1093
1094 /* we are reusing so sync this buffer for CPU use */
1095 dma_sync_single_range_for_cpu(rx_ring->dev,
1096 rx_buffer->dma,
1097 rx_buffer->page_offset,
1098 size,
1099 DMA_FROM_DEVICE);
1100
Alexander Duycka0cfc312017-03-14 10:15:24 -07001101 /* We have pulled a buffer for use, so decrement pagecnt_bias */
1102 rx_buffer->pagecnt_bias--;
1103
Alexander Duyck9a064122017-03-14 10:15:23 -07001104 return rx_buffer;
1105}
1106
1107/**
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001108 * i40e_construct_skb - Allocate skb and populate it
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001109 * @rx_ring: rx descriptor ring to transact packets on
Alexander Duyck9a064122017-03-14 10:15:23 -07001110 * @rx_buffer: rx buffer to pull data from
Alexander Duyckd57c0e02017-03-14 10:15:22 -07001111 * @size: size of buffer to add to skb
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001112 *
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001113 * This function allocates an skb. It then populates it with the page
1114 * data from the current receive descriptor, taking care to set up the
1115 * skb correctly.
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001116 */
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001117static struct sk_buff *i40e_construct_skb(struct i40e_ring *rx_ring,
1118 struct i40e_rx_buffer *rx_buffer,
1119 unsigned int size)
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001120{
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001121 void *va = page_address(rx_buffer->page) + rx_buffer->page_offset;
1122#if (PAGE_SIZE < 8192)
Alexander Duyck98efd692017-04-05 07:51:01 -04001123 unsigned int truesize = i40e_rx_pg_size(rx_ring) / 2;
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001124#else
1125 unsigned int truesize = SKB_DATA_ALIGN(size);
1126#endif
1127 unsigned int headlen;
1128 struct sk_buff *skb;
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001129
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001130 /* prefetch first cache line of first page */
1131 prefetch(va);
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001132#if L1_CACHE_BYTES < 128
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001133 prefetch(va + L1_CACHE_BYTES);
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001134#endif
1135
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001136 /* allocate a skb to store the frags */
1137 skb = __napi_alloc_skb(&rx_ring->q_vector->napi,
1138 I40E_RX_HDR_SIZE,
1139 GFP_ATOMIC | __GFP_NOWARN);
1140 if (unlikely(!skb))
1141 return NULL;
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001142
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001143 /* Determine available headroom for copy */
1144 headlen = size;
1145 if (headlen > I40E_RX_HDR_SIZE)
1146 headlen = eth_get_headlen(va, I40E_RX_HDR_SIZE);
1147
1148 /* align pull length to size of long to optimize memcpy performance */
1149 memcpy(__skb_put(skb, headlen), va, ALIGN(headlen, sizeof(long)));
1150
1151 /* update all of the pointers */
1152 size -= headlen;
1153 if (size) {
1154 skb_add_rx_frag(skb, 0, rx_buffer->page,
1155 rx_buffer->page_offset + headlen,
1156 size, truesize);
1157
1158 /* buffer is used by skb, update page_offset */
1159#if (PAGE_SIZE < 8192)
1160 rx_buffer->page_offset ^= truesize;
1161#else
1162 rx_buffer->page_offset += truesize;
1163#endif
1164 } else {
1165 /* buffer is unused, reset bias back to rx_buffer */
1166 rx_buffer->pagecnt_bias++;
1167 }
Alexander Duycka0cfc312017-03-14 10:15:24 -07001168
1169 return skb;
1170}
1171
1172/**
Alexander Duyckf8b45b72017-04-05 07:51:03 -04001173 * i40e_build_skb - Build skb around an existing buffer
1174 * @rx_ring: Rx descriptor ring to transact packets on
1175 * @rx_buffer: Rx buffer to pull data from
1176 * @size: size of buffer to add to skb
1177 *
1178 * This function builds an skb around an existing Rx buffer, taking care
1179 * to set up the skb correctly and avoid any memcpy overhead.
1180 */
1181static struct sk_buff *i40e_build_skb(struct i40e_ring *rx_ring,
1182 struct i40e_rx_buffer *rx_buffer,
1183 unsigned int size)
1184{
1185 void *va = page_address(rx_buffer->page) + rx_buffer->page_offset;
1186#if (PAGE_SIZE < 8192)
1187 unsigned int truesize = i40e_rx_pg_size(rx_ring) / 2;
1188#else
1189 unsigned int truesize = SKB_DATA_ALIGN(size);
1190#endif
1191 struct sk_buff *skb;
1192
1193 /* prefetch first cache line of first page */
1194 prefetch(va);
1195#if L1_CACHE_BYTES < 128
1196 prefetch(va + L1_CACHE_BYTES);
1197#endif
1198 /* build an skb around the page buffer */
1199 skb = build_skb(va - I40E_SKB_PAD, truesize);
1200 if (unlikely(!skb))
1201 return NULL;
1202
1203 /* update pointers within the skb to store the data */
1204 skb_reserve(skb, I40E_SKB_PAD);
1205 __skb_put(skb, size);
1206
1207 /* buffer is used by skb, update page_offset */
1208#if (PAGE_SIZE < 8192)
1209 rx_buffer->page_offset ^= truesize;
1210#else
1211 rx_buffer->page_offset += truesize;
1212#endif
1213
1214 return skb;
1215}
1216
1217/**
Alexander Duycka0cfc312017-03-14 10:15:24 -07001218 * i40e_put_rx_buffer - Clean up used buffer and either recycle or free
1219 * @rx_ring: rx descriptor ring to transact packets on
1220 * @rx_buffer: rx buffer to pull data from
1221 *
1222 * This function will clean up the contents of the rx_buffer. It will
1223 * either recycle the bufer or unmap it and free the associated resources.
1224 */
1225static void i40e_put_rx_buffer(struct i40e_ring *rx_ring,
1226 struct i40e_rx_buffer *rx_buffer)
1227{
1228 if (i40e_can_reuse_rx_page(rx_buffer)) {
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001229 /* hand second half of page back to the ring */
1230 i40e_reuse_rx_page(rx_ring, rx_buffer);
1231 rx_ring->rx_stats.page_reuse_count++;
1232 } else {
1233 /* we are not reusing the buffer so unmap it */
Alexander Duyck98efd692017-04-05 07:51:01 -04001234 dma_unmap_page_attrs(rx_ring->dev, rx_buffer->dma,
1235 i40e_rx_pg_size(rx_ring),
Alexander Duyck59605bc2017-01-30 12:29:35 -08001236 DMA_FROM_DEVICE, I40E_RX_DMA_ATTR);
Alexander Duyck17936682017-02-21 15:55:39 -08001237 __page_frag_cache_drain(rx_buffer->page,
1238 rx_buffer->pagecnt_bias);
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001239 }
1240
1241 /* clear contents of buffer_info */
1242 rx_buffer->page = NULL;
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001243}
1244
1245/**
1246 * i40e_is_non_eop - process handling of non-EOP buffers
1247 * @rx_ring: Rx ring being processed
1248 * @rx_desc: Rx descriptor for current buffer
1249 * @skb: Current socket buffer containing buffer in progress
1250 *
1251 * This function updates next to clean. If the buffer is an EOP buffer
1252 * this function exits returning false, otherwise it will place the
1253 * sk_buff in the next buffer to be chained and return true indicating
1254 * that this is in fact a non-EOP buffer.
1255 **/
1256static bool i40e_is_non_eop(struct i40e_ring *rx_ring,
1257 union i40e_rx_desc *rx_desc,
1258 struct sk_buff *skb)
1259{
1260 u32 ntc = rx_ring->next_to_clean + 1;
1261
1262 /* fetch, update, and store next to clean */
1263 ntc = (ntc < rx_ring->count) ? ntc : 0;
1264 rx_ring->next_to_clean = ntc;
1265
1266 prefetch(I40E_RX_DESC(rx_ring, ntc));
1267
1268 /* if we are the last buffer then there is nothing else to do */
1269#define I40E_RXD_EOF BIT(I40E_RX_DESC_STATUS_EOF_SHIFT)
1270 if (likely(i40e_test_staterr(rx_desc, I40E_RXD_EOF)))
1271 return false;
1272
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001273 rx_ring->rx_stats.non_eop_descs++;
1274
1275 return true;
1276}
1277
1278/**
1279 * i40e_clean_rx_irq - Clean completed descriptors from Rx ring - bounce buf
1280 * @rx_ring: rx descriptor ring to transact packets on
1281 * @budget: Total limit on number of packets to process
1282 *
1283 * This function provides a "bounce buffer" approach to Rx interrupt
1284 * processing. The advantage to this is that on systems that have
1285 * expensive overhead for IOMMU access this provides a means of avoiding
1286 * it by maintaining the mapping of the page to the system.
1287 *
1288 * Returns amount of work completed
1289 **/
1290static int i40e_clean_rx_irq(struct i40e_ring *rx_ring, int budget)
Mitch Williamsa132af22015-01-24 09:58:35 +00001291{
1292 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
Scott Petersone72e5652017-02-09 23:40:25 -08001293 struct sk_buff *skb = rx_ring->skb;
Mitch Williamsa132af22015-01-24 09:58:35 +00001294 u16 cleaned_count = I40E_DESC_UNUSED(rx_ring);
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001295 bool failure = false;
Mitch Williamsa132af22015-01-24 09:58:35 +00001296
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001297 while (likely(total_rx_packets < budget)) {
Alexander Duyck9a064122017-03-14 10:15:23 -07001298 struct i40e_rx_buffer *rx_buffer;
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001299 union i40e_rx_desc *rx_desc;
Alexander Duyckd57c0e02017-03-14 10:15:22 -07001300 unsigned int size;
Mitch Williamsa132af22015-01-24 09:58:35 +00001301 u16 vlan_tag;
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001302 u8 rx_ptype;
1303 u64 qword;
1304
Mitch Williamsa132af22015-01-24 09:58:35 +00001305 /* return some buffers to hardware, one at a time is too slow */
1306 if (cleaned_count >= I40E_RX_BUFFER_WRITE) {
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001307 failure = failure ||
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001308 i40evf_alloc_rx_buffers(rx_ring, cleaned_count);
Mitch Williamsa132af22015-01-24 09:58:35 +00001309 cleaned_count = 0;
1310 }
1311
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001312 rx_desc = I40E_RX_DESC(rx_ring, rx_ring->next_to_clean);
1313
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001314 /* status_error_len will always be zero for unused descriptors
1315 * because it's cleared in cleanup, and overlaps with hdr_addr
1316 * which is always zero because packet split isn't used, if the
Alexander Duyckd57c0e02017-03-14 10:15:22 -07001317 * hardware wrote DD then the length will be non-zero
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001318 */
Alexander Duyckd57c0e02017-03-14 10:15:22 -07001319 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1320 size = (qword & I40E_RXD_QW1_LENGTH_PBUF_MASK) >>
1321 I40E_RXD_QW1_LENGTH_PBUF_SHIFT;
1322 if (!size)
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001323 break;
1324
Mitch Williamsa132af22015-01-24 09:58:35 +00001325 /* This memory barrier is needed to keep us from reading
Alexander Duyckd57c0e02017-03-14 10:15:22 -07001326 * any other fields out of the rx_desc until we have
1327 * verified the descriptor has been written back.
Mitch Williamsa132af22015-01-24 09:58:35 +00001328 */
Alexander Duyck67317162015-04-08 18:49:43 -07001329 dma_rmb();
Mitch Williamsa132af22015-01-24 09:58:35 +00001330
Alexander Duyck9a064122017-03-14 10:15:23 -07001331 rx_buffer = i40e_get_rx_buffer(rx_ring, size);
1332
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001333 /* retrieve a buffer from the ring */
1334 if (skb)
1335 i40e_add_rx_frag(rx_ring, rx_buffer, skb, size);
Alexander Duyckf8b45b72017-04-05 07:51:03 -04001336 else if (ring_uses_build_skb(rx_ring))
1337 skb = i40e_build_skb(rx_ring, rx_buffer, size);
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001338 else
1339 skb = i40e_construct_skb(rx_ring, rx_buffer, size);
1340
1341 /* exit if we failed to retrieve a buffer */
1342 if (!skb) {
1343 rx_ring->rx_stats.alloc_buff_failed++;
1344 rx_buffer->pagecnt_bias++;
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001345 break;
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001346 }
Mitch Williamsa132af22015-01-24 09:58:35 +00001347
Alexander Duycka0cfc312017-03-14 10:15:24 -07001348 i40e_put_rx_buffer(rx_ring, rx_buffer);
Mitch Williamsa132af22015-01-24 09:58:35 +00001349 cleaned_count++;
1350
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001351 if (i40e_is_non_eop(rx_ring, rx_desc, skb))
Mitch Williamsa132af22015-01-24 09:58:35 +00001352 continue;
Mitch Williamsa132af22015-01-24 09:58:35 +00001353
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001354 /* ERR_MASK will only have valid bits if EOP set, and
1355 * what we are doing here is actually checking
1356 * I40E_RX_DESC_ERROR_RXE_SHIFT, since it is the zeroth bit in
1357 * the error field
1358 */
1359 if (unlikely(i40e_test_staterr(rx_desc, BIT(I40E_RXD_QW1_ERROR_SHIFT)))) {
Mitch Williamsa132af22015-01-24 09:58:35 +00001360 dev_kfree_skb_any(skb);
Alexander Duyck741b8b82017-02-21 15:55:41 -08001361 skb = NULL;
Mitch Williamsa132af22015-01-24 09:58:35 +00001362 continue;
Greg Rose7f12ad72013-12-21 06:12:51 +00001363 }
1364
Scott Petersone72e5652017-02-09 23:40:25 -08001365 if (i40e_cleanup_headers(rx_ring, skb)) {
1366 skb = NULL;
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001367 continue;
Scott Petersone72e5652017-02-09 23:40:25 -08001368 }
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001369
Greg Rose7f12ad72013-12-21 06:12:51 +00001370 /* probably a little skewed due to removing CRC */
1371 total_rx_bytes += skb->len;
Greg Rose7f12ad72013-12-21 06:12:51 +00001372
Alexander Duyck99dad8b2016-09-27 11:28:50 -07001373 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1374 rx_ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >>
1375 I40E_RXD_QW1_PTYPE_SHIFT;
1376
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001377 /* populate checksum, VLAN, and protocol */
1378 i40evf_process_skb_fields(rx_ring, rx_desc, skb, rx_ptype);
Greg Rose7f12ad72013-12-21 06:12:51 +00001379
Greg Rose7f12ad72013-12-21 06:12:51 +00001380
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001381 vlan_tag = (qword & BIT(I40E_RX_DESC_STATUS_L2TAG1P_SHIFT)) ?
1382 le16_to_cpu(rx_desc->wb.qword0.lo_dword.l2tag1) : 0;
1383
Greg Rose7f12ad72013-12-21 06:12:51 +00001384 i40e_receive_skb(rx_ring, skb, vlan_tag);
Scott Petersone72e5652017-02-09 23:40:25 -08001385 skb = NULL;
Greg Rose7f12ad72013-12-21 06:12:51 +00001386
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001387 /* update budget accounting */
1388 total_rx_packets++;
1389 }
Greg Rose7f12ad72013-12-21 06:12:51 +00001390
Scott Petersone72e5652017-02-09 23:40:25 -08001391 rx_ring->skb = skb;
1392
Greg Rose7f12ad72013-12-21 06:12:51 +00001393 u64_stats_update_begin(&rx_ring->syncp);
1394 rx_ring->stats.packets += total_rx_packets;
1395 rx_ring->stats.bytes += total_rx_bytes;
1396 u64_stats_update_end(&rx_ring->syncp);
1397 rx_ring->q_vector->rx.total_packets += total_rx_packets;
1398 rx_ring->q_vector->rx.total_bytes += total_rx_bytes;
1399
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001400 /* guarantee a trip back through this routine if there was a failure */
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001401 return failure ? budget : total_rx_packets;
Greg Rose7f12ad72013-12-21 06:12:51 +00001402}
1403
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001404static u32 i40e_buildreg_itr(const int type, const u16 itr)
1405{
1406 u32 val;
1407
1408 val = I40E_VFINT_DYN_CTLN1_INTENA_MASK |
Jesse Brandeburg40d72a52016-01-13 16:51:45 -08001409 /* Don't clear PBA because that can cause lost interrupts that
1410 * came in while we were cleaning/polling
1411 */
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001412 (type << I40E_VFINT_DYN_CTLN1_ITR_INDX_SHIFT) |
1413 (itr << I40E_VFINT_DYN_CTLN1_INTERVAL_SHIFT);
1414
1415 return val;
1416}
1417
1418/* a small macro to shorten up some long lines */
1419#define INTREG I40E_VFINT_DYN_CTLN1
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08001420static inline int get_rx_itr(struct i40e_vsi *vsi, int idx)
Jacob Keller65e87c02016-09-12 14:18:44 -07001421{
1422 struct i40evf_adapter *adapter = vsi->back;
1423
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08001424 return adapter->rx_rings[idx].rx_itr_setting;
Jacob Keller65e87c02016-09-12 14:18:44 -07001425}
1426
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08001427static inline int get_tx_itr(struct i40e_vsi *vsi, int idx)
Jacob Keller65e87c02016-09-12 14:18:44 -07001428{
1429 struct i40evf_adapter *adapter = vsi->back;
1430
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08001431 return adapter->tx_rings[idx].tx_itr_setting;
Jacob Keller65e87c02016-09-12 14:18:44 -07001432}
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001433
Greg Rose7f12ad72013-12-21 06:12:51 +00001434/**
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001435 * i40e_update_enable_itr - Update itr and re-enable MSIX interrupt
1436 * @vsi: the VSI we care about
1437 * @q_vector: q_vector for which itr is being updated and interrupt enabled
1438 *
1439 **/
1440static inline void i40e_update_enable_itr(struct i40e_vsi *vsi,
1441 struct i40e_q_vector *q_vector)
1442{
1443 struct i40e_hw *hw = &vsi->back->hw;
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001444 bool rx = false, tx = false;
1445 u32 rxval, txval;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001446 int vector;
Jacob Keller65e87c02016-09-12 14:18:44 -07001447 int idx = q_vector->v_idx;
1448 int rx_itr_setting, tx_itr_setting;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001449
1450 vector = (q_vector->v_idx + vsi->base_vector);
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001451
1452 /* avoid dynamic calculation if in countdown mode OR if
1453 * all dynamic is disabled
1454 */
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001455 rxval = txval = i40e_buildreg_itr(I40E_ITR_NONE, 0);
1456
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08001457 rx_itr_setting = get_rx_itr(vsi, idx);
1458 tx_itr_setting = get_tx_itr(vsi, idx);
Jacob Keller65e87c02016-09-12 14:18:44 -07001459
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001460 if (q_vector->itr_countdown > 0 ||
Jacob Keller65e87c02016-09-12 14:18:44 -07001461 (!ITR_IS_DYNAMIC(rx_itr_setting) &&
1462 !ITR_IS_DYNAMIC(tx_itr_setting))) {
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001463 goto enable_int;
1464 }
1465
Jacob Keller65e87c02016-09-12 14:18:44 -07001466 if (ITR_IS_DYNAMIC(rx_itr_setting)) {
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001467 rx = i40e_set_new_dynamic_itr(&q_vector->rx);
1468 rxval = i40e_buildreg_itr(I40E_RX_ITR, q_vector->rx.itr);
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001469 }
Jesse Brandeburg4eeb1ff2015-11-18 17:35:42 -08001470
Jacob Keller65e87c02016-09-12 14:18:44 -07001471 if (ITR_IS_DYNAMIC(tx_itr_setting)) {
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001472 tx = i40e_set_new_dynamic_itr(&q_vector->tx);
1473 txval = i40e_buildreg_itr(I40E_TX_ITR, q_vector->tx.itr);
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001474 }
Jesse Brandeburg4eeb1ff2015-11-18 17:35:42 -08001475
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001476 if (rx || tx) {
1477 /* get the higher of the two ITR adjustments and
1478 * use the same value for both ITR registers
1479 * when in adaptive mode (Rx and/or Tx)
1480 */
1481 u16 itr = max(q_vector->tx.itr, q_vector->rx.itr);
1482
1483 q_vector->tx.itr = q_vector->rx.itr = itr;
1484 txval = i40e_buildreg_itr(I40E_TX_ITR, itr);
1485 tx = true;
1486 rxval = i40e_buildreg_itr(I40E_RX_ITR, itr);
1487 rx = true;
1488 }
1489
1490 /* only need to enable the interrupt once, but need
1491 * to possibly update both ITR values
1492 */
1493 if (rx) {
1494 /* set the INTENA_MSK_MASK so that this first write
1495 * won't actually enable the interrupt, instead just
1496 * updating the ITR (it's bit 31 PF and VF)
1497 */
1498 rxval |= BIT(31);
1499 /* don't check _DOWN because interrupt isn't being enabled */
1500 wr32(hw, INTREG(vector - 1), rxval);
1501 }
1502
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001503enable_int:
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001504 if (!test_bit(__I40E_DOWN, &vsi->state))
1505 wr32(hw, INTREG(vector - 1), txval);
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001506
1507 if (q_vector->itr_countdown)
1508 q_vector->itr_countdown--;
1509 else
1510 q_vector->itr_countdown = ITR_COUNTDOWN_START;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001511}
1512
1513/**
Greg Rose7f12ad72013-12-21 06:12:51 +00001514 * i40evf_napi_poll - NAPI polling Rx/Tx cleanup routine
1515 * @napi: napi struct with our devices info in it
1516 * @budget: amount of work driver is allowed to do this pass, in packets
1517 *
1518 * This function will clean all queues associated with a q_vector.
1519 *
1520 * Returns the amount of work done
1521 **/
1522int i40evf_napi_poll(struct napi_struct *napi, int budget)
1523{
1524 struct i40e_q_vector *q_vector =
1525 container_of(napi, struct i40e_q_vector, napi);
1526 struct i40e_vsi *vsi = q_vector->vsi;
1527 struct i40e_ring *ring;
1528 bool clean_complete = true;
Anjali Singhai Jainc29af372015-01-10 01:07:19 +00001529 bool arm_wb = false;
Greg Rose7f12ad72013-12-21 06:12:51 +00001530 int budget_per_ring;
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07001531 int work_done = 0;
Greg Rose7f12ad72013-12-21 06:12:51 +00001532
1533 if (test_bit(__I40E_DOWN, &vsi->state)) {
1534 napi_complete(napi);
1535 return 0;
1536 }
1537
1538 /* Since the actual Tx work is minimal, we can give the Tx a larger
1539 * budget and be more aggressive about cleaning up the Tx descriptors.
1540 */
Anjali Singhai Jainc29af372015-01-10 01:07:19 +00001541 i40e_for_each_ring(ring, q_vector->tx) {
Alexander Duycka619afe2016-03-07 09:30:03 -08001542 if (!i40e_clean_tx_irq(vsi, ring, budget)) {
Alexander Duyckf2edaaa2016-03-07 09:29:57 -08001543 clean_complete = false;
1544 continue;
1545 }
1546 arm_wb |= ring->arm_wb;
Jesse Brandeburg0deda862015-07-23 16:54:34 -04001547 ring->arm_wb = false;
Anjali Singhai Jainc29af372015-01-10 01:07:19 +00001548 }
Greg Rose7f12ad72013-12-21 06:12:51 +00001549
Alexander Duyckc67cace2015-09-24 09:04:26 -07001550 /* Handle case where we are called by netpoll with a budget of 0 */
1551 if (budget <= 0)
1552 goto tx_only;
1553
Greg Rose7f12ad72013-12-21 06:12:51 +00001554 /* We attempt to distribute budget to each Rx queue fairly, but don't
1555 * allow the budget to go below 1 because that would exit polling early.
1556 */
1557 budget_per_ring = max(budget/q_vector->num_ringpairs, 1);
1558
Mitch Williamsa132af22015-01-24 09:58:35 +00001559 i40e_for_each_ring(ring, q_vector->rx) {
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001560 int cleaned = i40e_clean_rx_irq(ring, budget_per_ring);
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07001561
1562 work_done += cleaned;
Alexander Duyckf2edaaa2016-03-07 09:29:57 -08001563 /* if we clean as many as budgeted, we must not be done */
1564 if (cleaned >= budget_per_ring)
1565 clean_complete = false;
Mitch Williamsa132af22015-01-24 09:58:35 +00001566 }
Greg Rose7f12ad72013-12-21 06:12:51 +00001567
1568 /* If work not completed, return budget and polling will return */
Anjali Singhai Jainc29af372015-01-10 01:07:19 +00001569 if (!clean_complete) {
Alan Brady96db7762016-09-14 16:24:38 -07001570 const cpumask_t *aff_mask = &q_vector->affinity_mask;
1571 int cpu_id = smp_processor_id();
1572
1573 /* It is possible that the interrupt affinity has changed but,
1574 * if the cpu is pegged at 100%, polling will never exit while
1575 * traffic continues and the interrupt will be stuck on this
1576 * cpu. We check to make sure affinity is correct before we
1577 * continue to poll, otherwise we must stop polling so the
1578 * interrupt can move to the correct cpu.
1579 */
1580 if (likely(cpumask_test_cpu(cpu_id, aff_mask))) {
Alexander Duyckc67cace2015-09-24 09:04:26 -07001581tx_only:
Alan Brady96db7762016-09-14 16:24:38 -07001582 if (arm_wb) {
1583 q_vector->tx.ring[0].tx_stats.tx_force_wb++;
1584 i40e_enable_wb_on_itr(vsi, q_vector);
1585 }
1586 return budget;
Anjali Singhai Jain164c9f52015-10-21 19:47:08 -04001587 }
Anjali Singhai Jainc29af372015-01-10 01:07:19 +00001588 }
Greg Rose7f12ad72013-12-21 06:12:51 +00001589
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -04001590 if (vsi->back->flags & I40E_TXR_FLAGS_WB_ON_ITR)
1591 q_vector->arm_wb_state = false;
1592
Greg Rose7f12ad72013-12-21 06:12:51 +00001593 /* Work is done so exit the polling mode and re-enable the interrupt */
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07001594 napi_complete_done(napi, work_done);
Alan Brady96db7762016-09-14 16:24:38 -07001595
1596 /* If we're prematurely stopping polling to fix the interrupt
1597 * affinity we want to make sure polling starts back up so we
1598 * issue a call to i40evf_force_wb which triggers a SW interrupt.
1599 */
1600 if (!clean_complete)
1601 i40evf_force_wb(vsi, q_vector);
1602 else
1603 i40e_update_enable_itr(vsi, q_vector);
1604
Alexander Duyck6beb84a2016-11-08 13:05:16 -08001605 return min(work_done, budget - 1);
Greg Rose7f12ad72013-12-21 06:12:51 +00001606}
1607
1608/**
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04001609 * i40evf_tx_prepare_vlan_flags - prepare generic TX VLAN tagging flags for HW
Greg Rose7f12ad72013-12-21 06:12:51 +00001610 * @skb: send buffer
1611 * @tx_ring: ring to send buffer on
1612 * @flags: the tx flags to be set
1613 *
1614 * Checks the skb and set up correspondingly several generic transmit flags
1615 * related to VLAN tagging for the HW, such as VLAN, DCB, etc.
1616 *
1617 * Returns error code indicate the frame should be dropped upon error and the
1618 * otherwise returns 0 to indicate the flags has been set properly.
1619 **/
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04001620static inline int i40evf_tx_prepare_vlan_flags(struct sk_buff *skb,
1621 struct i40e_ring *tx_ring,
1622 u32 *flags)
Greg Rose7f12ad72013-12-21 06:12:51 +00001623{
1624 __be16 protocol = skb->protocol;
1625 u32 tx_flags = 0;
1626
Greg Rose31eaacc2015-03-31 00:45:03 -07001627 if (protocol == htons(ETH_P_8021Q) &&
1628 !(tx_ring->netdev->features & NETIF_F_HW_VLAN_CTAG_TX)) {
1629 /* When HW VLAN acceleration is turned off by the user the
1630 * stack sets the protocol to 8021q so that the driver
1631 * can take any steps required to support the SW only
1632 * VLAN handling. In our case the driver doesn't need
1633 * to take any further steps so just set the protocol
1634 * to the encapsulated ethertype.
1635 */
1636 skb->protocol = vlan_get_protocol(skb);
1637 goto out;
1638 }
1639
Greg Rose7f12ad72013-12-21 06:12:51 +00001640 /* if we have a HW VLAN tag being added, default to the HW one */
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01001641 if (skb_vlan_tag_present(skb)) {
1642 tx_flags |= skb_vlan_tag_get(skb) << I40E_TX_FLAGS_VLAN_SHIFT;
Greg Rose7f12ad72013-12-21 06:12:51 +00001643 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
1644 /* else if it is a SW VLAN, check the next protocol and store the tag */
1645 } else if (protocol == htons(ETH_P_8021Q)) {
1646 struct vlan_hdr *vhdr, _vhdr;
Jesse Brandeburg6995b362015-08-28 17:55:54 -04001647
Greg Rose7f12ad72013-12-21 06:12:51 +00001648 vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
1649 if (!vhdr)
1650 return -EINVAL;
1651
1652 protocol = vhdr->h_vlan_encapsulated_proto;
1653 tx_flags |= ntohs(vhdr->h_vlan_TCI) << I40E_TX_FLAGS_VLAN_SHIFT;
1654 tx_flags |= I40E_TX_FLAGS_SW_VLAN;
1655 }
1656
Greg Rose31eaacc2015-03-31 00:45:03 -07001657out:
Greg Rose7f12ad72013-12-21 06:12:51 +00001658 *flags = tx_flags;
1659 return 0;
1660}
1661
1662/**
1663 * i40e_tso - set up the tso context descriptor
Alexander Duyck52ea3e82016-11-28 16:05:59 -08001664 * @first: pointer to first Tx buffer for xmit
Greg Rose7f12ad72013-12-21 06:12:51 +00001665 * @hdr_len: ptr to the size of the packet header
Shannon Nelson9c883bd2015-10-21 19:47:02 -04001666 * @cd_type_cmd_tso_mss: Quad Word 1
Greg Rose7f12ad72013-12-21 06:12:51 +00001667 *
1668 * Returns 0 if no TSO can happen, 1 if tso is going, or error
1669 **/
Alexander Duyck52ea3e82016-11-28 16:05:59 -08001670static int i40e_tso(struct i40e_tx_buffer *first, u8 *hdr_len,
1671 u64 *cd_type_cmd_tso_mss)
Greg Rose7f12ad72013-12-21 06:12:51 +00001672{
Alexander Duyck52ea3e82016-11-28 16:05:59 -08001673 struct sk_buff *skb = first->skb;
Alexander Duyck03f9d6a2016-01-24 21:16:20 -08001674 u64 cd_cmd, cd_tso_len, cd_mss;
Alexander Duyckc7770192016-01-24 21:16:35 -08001675 union {
1676 struct iphdr *v4;
1677 struct ipv6hdr *v6;
1678 unsigned char *hdr;
1679 } ip;
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08001680 union {
1681 struct tcphdr *tcp;
Alexander Duyck54532052016-01-24 21:17:29 -08001682 struct udphdr *udp;
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08001683 unsigned char *hdr;
1684 } l4;
1685 u32 paylen, l4_offset;
Alexander Duyck52ea3e82016-11-28 16:05:59 -08001686 u16 gso_segs, gso_size;
Greg Rose7f12ad72013-12-21 06:12:51 +00001687 int err;
Greg Rose7f12ad72013-12-21 06:12:51 +00001688
Shannon Nelsone9f65632016-01-04 10:33:04 -08001689 if (skb->ip_summed != CHECKSUM_PARTIAL)
1690 return 0;
1691
Greg Rose7f12ad72013-12-21 06:12:51 +00001692 if (!skb_is_gso(skb))
1693 return 0;
1694
Francois Romieufe6d4aa2014-03-30 03:14:53 +00001695 err = skb_cow_head(skb, 0);
1696 if (err < 0)
1697 return err;
Greg Rose7f12ad72013-12-21 06:12:51 +00001698
Alexander Duyckc7770192016-01-24 21:16:35 -08001699 ip.hdr = skb_network_header(skb);
1700 l4.hdr = skb_transport_header(skb);
Anjali Singhai85e76d02015-02-21 06:44:16 +00001701
Alexander Duyckc7770192016-01-24 21:16:35 -08001702 /* initialize outer IP header fields */
1703 if (ip.v4->version == 4) {
1704 ip.v4->tot_len = 0;
1705 ip.v4->check = 0;
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08001706 } else {
Alexander Duyckc7770192016-01-24 21:16:35 -08001707 ip.v6->payload_len = 0;
1708 }
1709
Alexander Duyck577389a2016-04-02 00:06:56 -07001710 if (skb_shinfo(skb)->gso_type & (SKB_GSO_GRE |
Alexander Duyck1c7b4a22016-04-14 17:19:25 -04001711 SKB_GSO_GRE_CSUM |
Tom Herbert7e133182016-05-18 09:06:10 -07001712 SKB_GSO_IPXIP4 |
Alexander Duyckbf2d1df2016-05-18 10:44:53 -07001713 SKB_GSO_IPXIP6 |
Alexander Duyck577389a2016-04-02 00:06:56 -07001714 SKB_GSO_UDP_TUNNEL |
Alexander Duyck54532052016-01-24 21:17:29 -08001715 SKB_GSO_UDP_TUNNEL_CSUM)) {
Alexander Duyck1c7b4a22016-04-14 17:19:25 -04001716 if (!(skb_shinfo(skb)->gso_type & SKB_GSO_PARTIAL) &&
1717 (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_TUNNEL_CSUM)) {
1718 l4.udp->len = 0;
1719
Alexander Duyck54532052016-01-24 21:17:29 -08001720 /* determine offset of outer transport header */
1721 l4_offset = l4.hdr - skb->data;
1722
1723 /* remove payload length from outer checksum */
Alexander Duyck24d41e52016-03-18 16:06:47 -07001724 paylen = skb->len - l4_offset;
Jacob Kellerb9c015d2016-12-12 15:44:17 -08001725 csum_replace_by_diff(&l4.udp->check,
1726 (__force __wsum)htonl(paylen));
Alexander Duyck54532052016-01-24 21:17:29 -08001727 }
1728
Alexander Duyckc7770192016-01-24 21:16:35 -08001729 /* reset pointers to inner headers */
1730 ip.hdr = skb_inner_network_header(skb);
1731 l4.hdr = skb_inner_transport_header(skb);
1732
1733 /* initialize inner IP header fields */
1734 if (ip.v4->version == 4) {
1735 ip.v4->tot_len = 0;
1736 ip.v4->check = 0;
1737 } else {
1738 ip.v6->payload_len = 0;
1739 }
Greg Rose7f12ad72013-12-21 06:12:51 +00001740 }
1741
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08001742 /* determine offset of inner transport header */
1743 l4_offset = l4.hdr - skb->data;
1744
1745 /* remove payload length from inner checksum */
Alexander Duyck24d41e52016-03-18 16:06:47 -07001746 paylen = skb->len - l4_offset;
Jacob Kellerb9c015d2016-12-12 15:44:17 -08001747 csum_replace_by_diff(&l4.tcp->check, (__force __wsum)htonl(paylen));
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08001748
1749 /* compute length of segmentation header */
1750 *hdr_len = (l4.tcp->doff * 4) + l4_offset;
Greg Rose7f12ad72013-12-21 06:12:51 +00001751
Alexander Duyck52ea3e82016-11-28 16:05:59 -08001752 /* pull values out of skb_shinfo */
1753 gso_size = skb_shinfo(skb)->gso_size;
1754 gso_segs = skb_shinfo(skb)->gso_segs;
1755
1756 /* update GSO size and bytecount with header size */
1757 first->gso_segs = gso_segs;
1758 first->bytecount += (first->gso_segs - 1) * *hdr_len;
1759
Greg Rose7f12ad72013-12-21 06:12:51 +00001760 /* find the field values */
1761 cd_cmd = I40E_TX_CTX_DESC_TSO;
1762 cd_tso_len = skb->len - *hdr_len;
Alexander Duyck52ea3e82016-11-28 16:05:59 -08001763 cd_mss = gso_size;
Alexander Duyck03f9d6a2016-01-24 21:16:20 -08001764 *cd_type_cmd_tso_mss |= (cd_cmd << I40E_TXD_CTX_QW1_CMD_SHIFT) |
1765 (cd_tso_len << I40E_TXD_CTX_QW1_TSO_LEN_SHIFT) |
1766 (cd_mss << I40E_TXD_CTX_QW1_MSS_SHIFT);
Greg Rose7f12ad72013-12-21 06:12:51 +00001767 return 1;
1768}
1769
1770/**
1771 * i40e_tx_enable_csum - Enable Tx checksum offloads
1772 * @skb: send buffer
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04001773 * @tx_flags: pointer to Tx flags currently set
Greg Rose7f12ad72013-12-21 06:12:51 +00001774 * @td_cmd: Tx descriptor command bits to set
1775 * @td_offset: Tx descriptor header offsets to set
Alexander Duyck529f1f62016-01-24 21:17:10 -08001776 * @tx_ring: Tx descriptor ring
Greg Rose7f12ad72013-12-21 06:12:51 +00001777 * @cd_tunneling: ptr to context desc bits
1778 **/
Alexander Duyck529f1f62016-01-24 21:17:10 -08001779static int i40e_tx_enable_csum(struct sk_buff *skb, u32 *tx_flags,
1780 u32 *td_cmd, u32 *td_offset,
1781 struct i40e_ring *tx_ring,
1782 u32 *cd_tunneling)
Greg Rose7f12ad72013-12-21 06:12:51 +00001783{
Alexander Duyckb96b78f2016-01-24 21:16:42 -08001784 union {
1785 struct iphdr *v4;
1786 struct ipv6hdr *v6;
1787 unsigned char *hdr;
1788 } ip;
1789 union {
1790 struct tcphdr *tcp;
1791 struct udphdr *udp;
1792 unsigned char *hdr;
1793 } l4;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08001794 unsigned char *exthdr;
Jesse Brandeburgd1bd7432016-04-01 03:56:04 -07001795 u32 offset, cmd = 0;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08001796 __be16 frag_off;
Alexander Duyckb96b78f2016-01-24 21:16:42 -08001797 u8 l4_proto = 0;
1798
Alexander Duyck529f1f62016-01-24 21:17:10 -08001799 if (skb->ip_summed != CHECKSUM_PARTIAL)
1800 return 0;
1801
Alexander Duyckb96b78f2016-01-24 21:16:42 -08001802 ip.hdr = skb_network_header(skb);
1803 l4.hdr = skb_transport_header(skb);
Greg Rose7f12ad72013-12-21 06:12:51 +00001804
Alexander Duyck475b4202016-01-24 21:17:01 -08001805 /* compute outer L2 header size */
1806 offset = ((ip.hdr - skb->data) / 2) << I40E_TX_DESC_LENGTH_MACLEN_SHIFT;
1807
Greg Rose7f12ad72013-12-21 06:12:51 +00001808 if (skb->encapsulation) {
Jesse Brandeburgd1bd7432016-04-01 03:56:04 -07001809 u32 tunnel = 0;
Alexander Duycka0064722016-01-24 21:16:48 -08001810 /* define outer network header type */
1811 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
Alexander Duyck475b4202016-01-24 21:17:01 -08001812 tunnel |= (*tx_flags & I40E_TX_FLAGS_TSO) ?
1813 I40E_TX_CTX_EXT_IP_IPV4 :
1814 I40E_TX_CTX_EXT_IP_IPV4_NO_CSUM;
1815
Alexander Duycka0064722016-01-24 21:16:48 -08001816 l4_proto = ip.v4->protocol;
1817 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
Alexander Duyck475b4202016-01-24 21:17:01 -08001818 tunnel |= I40E_TX_CTX_EXT_IP_IPV6;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08001819
1820 exthdr = ip.hdr + sizeof(*ip.v6);
Alexander Duycka0064722016-01-24 21:16:48 -08001821 l4_proto = ip.v6->nexthdr;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08001822 if (l4.hdr != exthdr)
1823 ipv6_skip_exthdr(skb, exthdr - skb->data,
1824 &l4_proto, &frag_off);
Alexander Duycka0064722016-01-24 21:16:48 -08001825 }
1826
1827 /* define outer transport */
1828 switch (l4_proto) {
Anjali Singhai Jain45991202015-02-27 09:15:29 +00001829 case IPPROTO_UDP:
Alexander Duyck475b4202016-01-24 21:17:01 -08001830 tunnel |= I40E_TXD_CTX_UDP_TUNNELING;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04001831 *tx_flags |= I40E_TX_FLAGS_VXLAN_TUNNEL;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00001832 break;
Alexander Duycka0064722016-01-24 21:16:48 -08001833 case IPPROTO_GRE:
Alexander Duyck475b4202016-01-24 21:17:01 -08001834 tunnel |= I40E_TXD_CTX_GRE_TUNNELING;
Alexander Duycka0064722016-01-24 21:16:48 -08001835 *tx_flags |= I40E_TX_FLAGS_VXLAN_TUNNEL;
1836 break;
Alexander Duyck577389a2016-04-02 00:06:56 -07001837 case IPPROTO_IPIP:
1838 case IPPROTO_IPV6:
1839 *tx_flags |= I40E_TX_FLAGS_VXLAN_TUNNEL;
1840 l4.hdr = skb_inner_network_header(skb);
1841 break;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00001842 default:
Alexander Duyck529f1f62016-01-24 21:17:10 -08001843 if (*tx_flags & I40E_TX_FLAGS_TSO)
1844 return -1;
1845
1846 skb_checksum_help(skb);
1847 return 0;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00001848 }
Alexander Duyckb96b78f2016-01-24 21:16:42 -08001849
Alexander Duyck577389a2016-04-02 00:06:56 -07001850 /* compute outer L3 header size */
1851 tunnel |= ((l4.hdr - ip.hdr) / 4) <<
1852 I40E_TXD_CTX_QW0_EXT_IPLEN_SHIFT;
1853
1854 /* switch IP header pointer from outer to inner header */
1855 ip.hdr = skb_inner_network_header(skb);
1856
Alexander Duyck475b4202016-01-24 21:17:01 -08001857 /* compute tunnel header size */
1858 tunnel |= ((ip.hdr - l4.hdr) / 2) <<
1859 I40E_TXD_CTX_QW0_NATLEN_SHIFT;
1860
Alexander Duyck54532052016-01-24 21:17:29 -08001861 /* indicate if we need to offload outer UDP header */
1862 if ((*tx_flags & I40E_TX_FLAGS_TSO) &&
Alexander Duyck1c7b4a22016-04-14 17:19:25 -04001863 !(skb_shinfo(skb)->gso_type & SKB_GSO_PARTIAL) &&
Alexander Duyck54532052016-01-24 21:17:29 -08001864 (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_TUNNEL_CSUM))
1865 tunnel |= I40E_TXD_CTX_QW0_L4T_CS_MASK;
1866
Alexander Duyck475b4202016-01-24 21:17:01 -08001867 /* record tunnel offload values */
1868 *cd_tunneling |= tunnel;
1869
Alexander Duyckb96b78f2016-01-24 21:16:42 -08001870 /* switch L4 header pointer from outer to inner */
Alexander Duyckb96b78f2016-01-24 21:16:42 -08001871 l4.hdr = skb_inner_transport_header(skb);
Alexander Duycka0064722016-01-24 21:16:48 -08001872 l4_proto = 0;
Greg Rose7f12ad72013-12-21 06:12:51 +00001873
Alexander Duycka0064722016-01-24 21:16:48 -08001874 /* reset type as we transition from outer to inner headers */
1875 *tx_flags &= ~(I40E_TX_FLAGS_IPV4 | I40E_TX_FLAGS_IPV6);
1876 if (ip.v4->version == 4)
1877 *tx_flags |= I40E_TX_FLAGS_IPV4;
1878 if (ip.v6->version == 6)
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04001879 *tx_flags |= I40E_TX_FLAGS_IPV6;
Greg Rose7f12ad72013-12-21 06:12:51 +00001880 }
1881
1882 /* Enable IP checksum offloads */
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04001883 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
Alexander Duyckb96b78f2016-01-24 21:16:42 -08001884 l4_proto = ip.v4->protocol;
Greg Rose7f12ad72013-12-21 06:12:51 +00001885 /* the stack computes the IP header already, the only time we
1886 * need the hardware to recompute it is in the case of TSO.
1887 */
Alexander Duyck475b4202016-01-24 21:17:01 -08001888 cmd |= (*tx_flags & I40E_TX_FLAGS_TSO) ?
1889 I40E_TX_DESC_CMD_IIPT_IPV4_CSUM :
1890 I40E_TX_DESC_CMD_IIPT_IPV4;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04001891 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
Alexander Duyck475b4202016-01-24 21:17:01 -08001892 cmd |= I40E_TX_DESC_CMD_IIPT_IPV6;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08001893
1894 exthdr = ip.hdr + sizeof(*ip.v6);
1895 l4_proto = ip.v6->nexthdr;
1896 if (l4.hdr != exthdr)
1897 ipv6_skip_exthdr(skb, exthdr - skb->data,
1898 &l4_proto, &frag_off);
Greg Rose7f12ad72013-12-21 06:12:51 +00001899 }
Alexander Duyckb96b78f2016-01-24 21:16:42 -08001900
Alexander Duyck475b4202016-01-24 21:17:01 -08001901 /* compute inner L3 header size */
1902 offset |= ((l4.hdr - ip.hdr) / 4) << I40E_TX_DESC_LENGTH_IPLEN_SHIFT;
Greg Rose7f12ad72013-12-21 06:12:51 +00001903
1904 /* Enable L4 checksum offloads */
Alexander Duyckb96b78f2016-01-24 21:16:42 -08001905 switch (l4_proto) {
Greg Rose7f12ad72013-12-21 06:12:51 +00001906 case IPPROTO_TCP:
1907 /* enable checksum offloads */
Alexander Duyck475b4202016-01-24 21:17:01 -08001908 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_TCP;
1909 offset |= l4.tcp->doff << I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
Greg Rose7f12ad72013-12-21 06:12:51 +00001910 break;
1911 case IPPROTO_SCTP:
1912 /* enable SCTP checksum offload */
Alexander Duyck475b4202016-01-24 21:17:01 -08001913 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_SCTP;
1914 offset |= (sizeof(struct sctphdr) >> 2) <<
1915 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
Greg Rose7f12ad72013-12-21 06:12:51 +00001916 break;
1917 case IPPROTO_UDP:
1918 /* enable UDP checksum offload */
Alexander Duyck475b4202016-01-24 21:17:01 -08001919 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_UDP;
1920 offset |= (sizeof(struct udphdr) >> 2) <<
1921 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
Greg Rose7f12ad72013-12-21 06:12:51 +00001922 break;
1923 default:
Alexander Duyck529f1f62016-01-24 21:17:10 -08001924 if (*tx_flags & I40E_TX_FLAGS_TSO)
1925 return -1;
1926 skb_checksum_help(skb);
1927 return 0;
Greg Rose7f12ad72013-12-21 06:12:51 +00001928 }
Alexander Duyck475b4202016-01-24 21:17:01 -08001929
1930 *td_cmd |= cmd;
1931 *td_offset |= offset;
Alexander Duyck529f1f62016-01-24 21:17:10 -08001932
1933 return 1;
Greg Rose7f12ad72013-12-21 06:12:51 +00001934}
1935
1936/**
1937 * i40e_create_tx_ctx Build the Tx context descriptor
1938 * @tx_ring: ring to create the descriptor on
1939 * @cd_type_cmd_tso_mss: Quad Word 1
1940 * @cd_tunneling: Quad Word 0 - bits 0-31
1941 * @cd_l2tag2: Quad Word 0 - bits 32-63
1942 **/
1943static void i40e_create_tx_ctx(struct i40e_ring *tx_ring,
1944 const u64 cd_type_cmd_tso_mss,
1945 const u32 cd_tunneling, const u32 cd_l2tag2)
1946{
1947 struct i40e_tx_context_desc *context_desc;
1948 int i = tx_ring->next_to_use;
1949
Jesse Brandeburgff40dd52014-02-14 02:14:41 +00001950 if ((cd_type_cmd_tso_mss == I40E_TX_DESC_DTYPE_CONTEXT) &&
1951 !cd_tunneling && !cd_l2tag2)
Greg Rose7f12ad72013-12-21 06:12:51 +00001952 return;
1953
1954 /* grab the next descriptor */
1955 context_desc = I40E_TX_CTXTDESC(tx_ring, i);
1956
1957 i++;
1958 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
1959
1960 /* cpu_to_le32 and assign to struct fields */
1961 context_desc->tunneling_params = cpu_to_le32(cd_tunneling);
1962 context_desc->l2tag2 = cpu_to_le16(cd_l2tag2);
Jesse Brandeburg3efbbb22014-06-04 20:41:54 +00001963 context_desc->rsvd = cpu_to_le16(0);
Greg Rose7f12ad72013-12-21 06:12:51 +00001964 context_desc->type_cmd_tso_mss = cpu_to_le64(cd_type_cmd_tso_mss);
1965}
1966
Jesse Brandeburg4eeb1ff2015-11-18 17:35:42 -08001967/**
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07001968 * __i40evf_chk_linearize - Check if there are more than 8 buffers per packet
Anjali Singhai71da6192015-02-21 06:42:35 +00001969 * @skb: send buffer
Anjali Singhai71da6192015-02-21 06:42:35 +00001970 *
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07001971 * Note: Our HW can't DMA more than 8 buffers to build a packet on the wire
1972 * and so we need to figure out the cases where we need to linearize the skb.
1973 *
1974 * For TSO we need to count the TSO header and segment payload separately.
1975 * As such we need to check cases where we have 7 fragments or more as we
1976 * can potentially require 9 DMA transactions, 1 for the TSO header, 1 for
1977 * the segment payload in the first descriptor, and another 7 for the
1978 * fragments.
Anjali Singhai71da6192015-02-21 06:42:35 +00001979 **/
Alexander Duyck2d374902016-02-17 11:02:50 -08001980bool __i40evf_chk_linearize(struct sk_buff *skb)
Anjali Singhai71da6192015-02-21 06:42:35 +00001981{
Alexander Duyck2d374902016-02-17 11:02:50 -08001982 const struct skb_frag_struct *frag, *stale;
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07001983 int nr_frags, sum;
Anjali Singhai71da6192015-02-21 06:42:35 +00001984
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07001985 /* no need to check if number of frags is less than 7 */
Alexander Duyck2d374902016-02-17 11:02:50 -08001986 nr_frags = skb_shinfo(skb)->nr_frags;
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07001987 if (nr_frags < (I40E_MAX_BUFFER_TXD - 1))
Alexander Duyck2d374902016-02-17 11:02:50 -08001988 return false;
Anjali Singhai71da6192015-02-21 06:42:35 +00001989
Alexander Duyck2d374902016-02-17 11:02:50 -08001990 /* We need to walk through the list and validate that each group
Alexander Duyck841493a2016-09-06 18:05:04 -07001991 * of 6 fragments totals at least gso_size.
Alexander Duyck2d374902016-02-17 11:02:50 -08001992 */
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07001993 nr_frags -= I40E_MAX_BUFFER_TXD - 2;
Alexander Duyck2d374902016-02-17 11:02:50 -08001994 frag = &skb_shinfo(skb)->frags[0];
1995
1996 /* Initialize size to the negative value of gso_size minus 1. We
1997 * use this as the worst case scenerio in which the frag ahead
1998 * of us only provides one byte which is why we are limited to 6
1999 * descriptors for a single transmit as the header and previous
2000 * fragment are already consuming 2 descriptors.
2001 */
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002002 sum = 1 - skb_shinfo(skb)->gso_size;
Alexander Duyck2d374902016-02-17 11:02:50 -08002003
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002004 /* Add size of frags 0 through 4 to create our initial sum */
2005 sum += skb_frag_size(frag++);
2006 sum += skb_frag_size(frag++);
2007 sum += skb_frag_size(frag++);
2008 sum += skb_frag_size(frag++);
2009 sum += skb_frag_size(frag++);
Alexander Duyck2d374902016-02-17 11:02:50 -08002010
2011 /* Walk through fragments adding latest fragment, testing it, and
2012 * then removing stale fragments from the sum.
2013 */
2014 stale = &skb_shinfo(skb)->frags[0];
2015 for (;;) {
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002016 sum += skb_frag_size(frag++);
Alexander Duyck2d374902016-02-17 11:02:50 -08002017
2018 /* if sum is negative we failed to make sufficient progress */
2019 if (sum < 0)
2020 return true;
2021
Alexander Duyck841493a2016-09-06 18:05:04 -07002022 if (!nr_frags--)
Alexander Duyck2d374902016-02-17 11:02:50 -08002023 break;
2024
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002025 sum -= skb_frag_size(stale++);
Anjali Singhai71da6192015-02-21 06:42:35 +00002026 }
2027
Alexander Duyck2d374902016-02-17 11:02:50 -08002028 return false;
Anjali Singhai71da6192015-02-21 06:42:35 +00002029}
2030
Greg Rose7f12ad72013-12-21 06:12:51 +00002031/**
Jesse Brandeburg8f6a2b02015-04-16 20:06:09 -04002032 * __i40evf_maybe_stop_tx - 2nd level check for tx stop conditions
2033 * @tx_ring: the ring to be checked
2034 * @size: the size buffer we want to assure is available
2035 *
2036 * Returns -EBUSY if a stop is needed, else 0
2037 **/
Alexander Duyck4ec441d2016-02-17 11:02:43 -08002038int __i40evf_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
Jesse Brandeburg8f6a2b02015-04-16 20:06:09 -04002039{
2040 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
2041 /* Memory barrier before checking head and tail */
2042 smp_mb();
2043
2044 /* Check again in a case another CPU has just made room available. */
2045 if (likely(I40E_DESC_UNUSED(tx_ring) < size))
2046 return -EBUSY;
2047
2048 /* A reprieve! - use start_queue because it doesn't call schedule */
2049 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
2050 ++tx_ring->tx_stats.restart_queue;
2051 return 0;
2052}
2053
2054/**
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002055 * i40evf_tx_map - Build the Tx descriptor
Greg Rose7f12ad72013-12-21 06:12:51 +00002056 * @tx_ring: ring to send buffer on
2057 * @skb: send buffer
2058 * @first: first buffer info buffer to use
2059 * @tx_flags: collected send information
2060 * @hdr_len: size of the packet header
2061 * @td_cmd: the command field in the descriptor
2062 * @td_offset: offset for checksum or crc
2063 **/
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002064static inline void i40evf_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
2065 struct i40e_tx_buffer *first, u32 tx_flags,
2066 const u8 hdr_len, u32 td_cmd, u32 td_offset)
Greg Rose7f12ad72013-12-21 06:12:51 +00002067{
2068 unsigned int data_len = skb->data_len;
2069 unsigned int size = skb_headlen(skb);
2070 struct skb_frag_struct *frag;
2071 struct i40e_tx_buffer *tx_bi;
2072 struct i40e_tx_desc *tx_desc;
2073 u16 i = tx_ring->next_to_use;
2074 u32 td_tag = 0;
2075 dma_addr_t dma;
Greg Rose7f12ad72013-12-21 06:12:51 +00002076
2077 if (tx_flags & I40E_TX_FLAGS_HW_VLAN) {
2078 td_cmd |= I40E_TX_DESC_CMD_IL2TAG1;
2079 td_tag = (tx_flags & I40E_TX_FLAGS_VLAN_MASK) >>
2080 I40E_TX_FLAGS_VLAN_SHIFT;
2081 }
2082
Greg Rose7f12ad72013-12-21 06:12:51 +00002083 first->tx_flags = tx_flags;
2084
2085 dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
2086
2087 tx_desc = I40E_TX_DESC(tx_ring, i);
2088 tx_bi = first;
2089
2090 for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002091 unsigned int max_data = I40E_MAX_DATA_PER_TXD_ALIGNED;
2092
Greg Rose7f12ad72013-12-21 06:12:51 +00002093 if (dma_mapping_error(tx_ring->dev, dma))
2094 goto dma_error;
2095
2096 /* record length, and DMA address */
2097 dma_unmap_len_set(tx_bi, len, size);
2098 dma_unmap_addr_set(tx_bi, dma, dma);
2099
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002100 /* align size to end of page */
2101 max_data += -dma & (I40E_MAX_READ_REQ_SIZE - 1);
Greg Rose7f12ad72013-12-21 06:12:51 +00002102 tx_desc->buffer_addr = cpu_to_le64(dma);
2103
2104 while (unlikely(size > I40E_MAX_DATA_PER_TXD)) {
2105 tx_desc->cmd_type_offset_bsz =
2106 build_ctob(td_cmd, td_offset,
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002107 max_data, td_tag);
Greg Rose7f12ad72013-12-21 06:12:51 +00002108
2109 tx_desc++;
2110 i++;
Anjali Singhai Jain6a7fded2015-10-26 19:44:29 -04002111
Greg Rose7f12ad72013-12-21 06:12:51 +00002112 if (i == tx_ring->count) {
2113 tx_desc = I40E_TX_DESC(tx_ring, 0);
2114 i = 0;
2115 }
2116
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002117 dma += max_data;
2118 size -= max_data;
Greg Rose7f12ad72013-12-21 06:12:51 +00002119
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002120 max_data = I40E_MAX_DATA_PER_TXD_ALIGNED;
Greg Rose7f12ad72013-12-21 06:12:51 +00002121 tx_desc->buffer_addr = cpu_to_le64(dma);
2122 }
2123
2124 if (likely(!data_len))
2125 break;
2126
2127 tx_desc->cmd_type_offset_bsz = build_ctob(td_cmd, td_offset,
2128 size, td_tag);
2129
2130 tx_desc++;
2131 i++;
Anjali Singhai Jain6a7fded2015-10-26 19:44:29 -04002132
Greg Rose7f12ad72013-12-21 06:12:51 +00002133 if (i == tx_ring->count) {
2134 tx_desc = I40E_TX_DESC(tx_ring, 0);
2135 i = 0;
2136 }
2137
2138 size = skb_frag_size(frag);
2139 data_len -= size;
2140
2141 dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
2142 DMA_TO_DEVICE);
2143
2144 tx_bi = &tx_ring->tx_bi[i];
2145 }
2146
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002147 netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
Greg Rose7f12ad72013-12-21 06:12:51 +00002148
2149 i++;
2150 if (i == tx_ring->count)
2151 i = 0;
2152
2153 tx_ring->next_to_use = i;
2154
Alexander Duyck4ec441d2016-02-17 11:02:43 -08002155 i40e_maybe_stop_tx(tx_ring, DESC_NEEDED);
Anjali Singhai Jain6a7fded2015-10-26 19:44:29 -04002156
Preethi Banalab1cb07d2017-03-10 12:22:00 -08002157 /* write last descriptor with RS and EOP bits */
2158 td_cmd |= I40E_TXD_CMD;
Anjali Singhai Jain6a7fded2015-10-26 19:44:29 -04002159 tx_desc->cmd_type_offset_bsz =
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002160 build_ctob(td_cmd, td_offset, size, td_tag);
2161
2162 /* Force memory writes to complete before letting h/w know there
2163 * are new descriptors to fetch.
2164 *
2165 * We also use this memory barrier to make certain all of the
2166 * status bits have been updated before next_to_watch is written.
2167 */
2168 wmb();
2169
2170 /* set next_to_watch value indicating a packet is present */
2171 first->next_to_watch = tx_desc;
Anjali Singhai Jain6a7fded2015-10-26 19:44:29 -04002172
Greg Rose7f12ad72013-12-21 06:12:51 +00002173 /* notify HW of packet */
Preethi Banalab1cb07d2017-03-10 12:22:00 -08002174 if (netif_xmit_stopped(txring_txq(tx_ring)) || !skb->xmit_more) {
Anjali Singhai Jain6a7fded2015-10-26 19:44:29 -04002175 writel(i, tx_ring->tail);
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002176
2177 /* we need this if more than one processor can write to our tail
2178 * at a time, it synchronizes IO on IA64/Altix systems
2179 */
2180 mmiowb();
Anjali Singhai Jain6a7fded2015-10-26 19:44:29 -04002181 }
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002182
Greg Rose7f12ad72013-12-21 06:12:51 +00002183 return;
2184
2185dma_error:
2186 dev_info(tx_ring->dev, "TX DMA map failed\n");
2187
2188 /* clear dma mappings for failed tx_bi map */
2189 for (;;) {
2190 tx_bi = &tx_ring->tx_bi[i];
2191 i40e_unmap_and_free_tx_resource(tx_ring, tx_bi);
2192 if (tx_bi == first)
2193 break;
2194 if (i == 0)
2195 i = tx_ring->count;
2196 i--;
2197 }
2198
2199 tx_ring->next_to_use = i;
2200}
2201
2202/**
Greg Rose7f12ad72013-12-21 06:12:51 +00002203 * i40e_xmit_frame_ring - Sends buffer on Tx ring
2204 * @skb: send buffer
2205 * @tx_ring: ring to send buffer on
2206 *
2207 * Returns NETDEV_TX_OK if sent, else an error code
2208 **/
2209static netdev_tx_t i40e_xmit_frame_ring(struct sk_buff *skb,
2210 struct i40e_ring *tx_ring)
2211{
2212 u64 cd_type_cmd_tso_mss = I40E_TX_DESC_DTYPE_CONTEXT;
2213 u32 cd_tunneling = 0, cd_l2tag2 = 0;
2214 struct i40e_tx_buffer *first;
2215 u32 td_offset = 0;
2216 u32 tx_flags = 0;
2217 __be16 protocol;
2218 u32 td_cmd = 0;
2219 u8 hdr_len = 0;
Alexander Duyck4ec441d2016-02-17 11:02:43 -08002220 int tso, count;
Jesse Brandeburg6995b362015-08-28 17:55:54 -04002221
Jesse Brandeburgb74118f2015-10-26 19:44:30 -04002222 /* prefetch the data, we'll need it later */
2223 prefetch(skb->data);
2224
Alexander Duyck4ec441d2016-02-17 11:02:43 -08002225 count = i40e_xmit_descriptor_count(skb);
Alexander Duyck2d374902016-02-17 11:02:50 -08002226 if (i40e_chk_linearize(skb, count)) {
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002227 if (__skb_linearize(skb)) {
2228 dev_kfree_skb_any(skb);
2229 return NETDEV_TX_OK;
2230 }
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002231 count = i40e_txd_use_count(skb->len);
Alexander Duyck2d374902016-02-17 11:02:50 -08002232 tx_ring->tx_stats.tx_linearize++;
2233 }
Alexander Duyck4ec441d2016-02-17 11:02:43 -08002234
2235 /* need: 1 descriptor per page * PAGE_SIZE/I40E_MAX_DATA_PER_TXD,
2236 * + 1 desc for skb_head_len/I40E_MAX_DATA_PER_TXD,
2237 * + 4 desc gap to avoid the cache line where head is,
2238 * + 1 desc for context descriptor,
2239 * otherwise try next time
2240 */
2241 if (i40e_maybe_stop_tx(tx_ring, count + 4 + 1)) {
2242 tx_ring->tx_stats.tx_busy++;
Greg Rose7f12ad72013-12-21 06:12:51 +00002243 return NETDEV_TX_BUSY;
Alexander Duyck4ec441d2016-02-17 11:02:43 -08002244 }
Greg Rose7f12ad72013-12-21 06:12:51 +00002245
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002246 /* record the location of the first descriptor for this packet */
2247 first = &tx_ring->tx_bi[tx_ring->next_to_use];
2248 first->skb = skb;
2249 first->bytecount = skb->len;
2250 first->gso_segs = 1;
2251
Greg Rose7f12ad72013-12-21 06:12:51 +00002252 /* prepare the xmit flags */
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002253 if (i40evf_tx_prepare_vlan_flags(skb, tx_ring, &tx_flags))
Greg Rose7f12ad72013-12-21 06:12:51 +00002254 goto out_drop;
2255
2256 /* obtain protocol of skb */
Vlad Yasevicha12c4152014-08-25 10:34:53 -04002257 protocol = vlan_get_protocol(skb);
Greg Rose7f12ad72013-12-21 06:12:51 +00002258
Greg Rose7f12ad72013-12-21 06:12:51 +00002259 /* setup IPv4/IPv6 offloads */
2260 if (protocol == htons(ETH_P_IP))
2261 tx_flags |= I40E_TX_FLAGS_IPV4;
2262 else if (protocol == htons(ETH_P_IPV6))
2263 tx_flags |= I40E_TX_FLAGS_IPV6;
2264
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002265 tso = i40e_tso(first, &hdr_len, &cd_type_cmd_tso_mss);
Greg Rose7f12ad72013-12-21 06:12:51 +00002266
2267 if (tso < 0)
2268 goto out_drop;
2269 else if (tso)
2270 tx_flags |= I40E_TX_FLAGS_TSO;
2271
Greg Rose7f12ad72013-12-21 06:12:51 +00002272 /* Always offload the checksum, since it's in the data descriptor */
Alexander Duyck529f1f62016-01-24 21:17:10 -08002273 tso = i40e_tx_enable_csum(skb, &tx_flags, &td_cmd, &td_offset,
2274 tx_ring, &cd_tunneling);
2275 if (tso < 0)
2276 goto out_drop;
Greg Rose7f12ad72013-12-21 06:12:51 +00002277
Alexander Duyck3bc67972016-02-17 11:02:56 -08002278 skb_tx_timestamp(skb);
2279
2280 /* always enable CRC insertion offload */
2281 td_cmd |= I40E_TX_DESC_CMD_ICRC;
2282
Greg Rose7f12ad72013-12-21 06:12:51 +00002283 i40e_create_tx_ctx(tx_ring, cd_type_cmd_tso_mss,
2284 cd_tunneling, cd_l2tag2);
2285
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002286 i40evf_tx_map(tx_ring, skb, first, tx_flags, hdr_len,
2287 td_cmd, td_offset);
Greg Rose7f12ad72013-12-21 06:12:51 +00002288
Greg Rose7f12ad72013-12-21 06:12:51 +00002289 return NETDEV_TX_OK;
2290
2291out_drop:
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002292 dev_kfree_skb_any(first->skb);
2293 first->skb = NULL;
Greg Rose7f12ad72013-12-21 06:12:51 +00002294 return NETDEV_TX_OK;
2295}
2296
2297/**
2298 * i40evf_xmit_frame - Selects the correct VSI and Tx queue to send buffer
2299 * @skb: send buffer
2300 * @netdev: network interface device structure
2301 *
2302 * Returns NETDEV_TX_OK if sent, else an error code
2303 **/
2304netdev_tx_t i40evf_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
2305{
2306 struct i40evf_adapter *adapter = netdev_priv(netdev);
Mitch Williams0dd438d2015-10-26 19:44:40 -04002307 struct i40e_ring *tx_ring = &adapter->tx_rings[skb->queue_mapping];
Greg Rose7f12ad72013-12-21 06:12:51 +00002308
2309 /* hardware can't handle really short frames, hardware padding works
2310 * beyond this point
2311 */
2312 if (unlikely(skb->len < I40E_MIN_TX_LEN)) {
2313 if (skb_pad(skb, I40E_MIN_TX_LEN - skb->len))
2314 return NETDEV_TX_OK;
2315 skb->len = I40E_MIN_TX_LEN;
2316 skb_set_tail_pointer(skb, I40E_MIN_TX_LEN);
2317 }
2318
2319 return i40e_xmit_frame_ring(skb, tx_ring);
2320}