blob: 6b60c19a794b1d8a1c3be8d9c34ecf9010fcfa7c [file] [log] [blame]
Greg Rose7f12ad72013-12-21 06:12:51 +00001/*******************************************************************************
2 *
3 * Intel Ethernet Controller XL710 Family Linux Virtual Function Driver
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -08004 * Copyright(c) 2013 - 2016 Intel Corporation.
Greg Rose7f12ad72013-12-21 06:12:51 +00005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
Jesse Brandeburgb8316072014-04-05 07:46:11 +000015 * You should have received a copy of the GNU General Public License along
16 * with this program. If not, see <http://www.gnu.org/licenses/>.
17 *
Greg Rose7f12ad72013-12-21 06:12:51 +000018 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 *
21 * Contact Information:
22 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 ******************************************************************************/
26
Paul Gortmaker7ed3f5f2014-01-11 04:00:31 +000027#include <linux/prefetch.h>
Mitch Williamsa132af22015-01-24 09:58:35 +000028#include <net/busy_poll.h>
Paul Gortmaker7ed3f5f2014-01-11 04:00:31 +000029
Greg Rose7f12ad72013-12-21 06:12:51 +000030#include "i40evf.h"
Jesse Brandeburg206812b2014-02-12 01:45:33 +000031#include "i40e_prototype.h"
Greg Rose7f12ad72013-12-21 06:12:51 +000032
33static inline __le64 build_ctob(u32 td_cmd, u32 td_offset, unsigned int size,
34 u32 td_tag)
35{
36 return cpu_to_le64(I40E_TX_DESC_DTYPE_DATA |
37 ((u64)td_cmd << I40E_TXD_QW1_CMD_SHIFT) |
38 ((u64)td_offset << I40E_TXD_QW1_OFFSET_SHIFT) |
39 ((u64)size << I40E_TXD_QW1_TX_BUF_SZ_SHIFT) |
40 ((u64)td_tag << I40E_TXD_QW1_L2TAG1_SHIFT));
41}
42
43#define I40E_TXD_CMD (I40E_TX_DESC_CMD_EOP | I40E_TX_DESC_CMD_RS)
44
45/**
46 * i40e_unmap_and_free_tx_resource - Release a Tx buffer
47 * @ring: the ring that owns the buffer
48 * @tx_buffer: the buffer to free
49 **/
50static void i40e_unmap_and_free_tx_resource(struct i40e_ring *ring,
51 struct i40e_tx_buffer *tx_buffer)
52{
53 if (tx_buffer->skb) {
Alexander Duyck64bfd682016-09-12 14:18:39 -070054 if (tx_buffer->tx_flags & I40E_TX_FLAGS_FD_SB)
55 kfree(tx_buffer->raw_buf);
56 else
57 dev_kfree_skb_any(tx_buffer->skb);
Greg Rose7f12ad72013-12-21 06:12:51 +000058 if (dma_unmap_len(tx_buffer, len))
59 dma_unmap_single(ring->dev,
60 dma_unmap_addr(tx_buffer, dma),
61 dma_unmap_len(tx_buffer, len),
62 DMA_TO_DEVICE);
63 } else if (dma_unmap_len(tx_buffer, len)) {
64 dma_unmap_page(ring->dev,
65 dma_unmap_addr(tx_buffer, dma),
66 dma_unmap_len(tx_buffer, len),
67 DMA_TO_DEVICE);
68 }
Kiran Patila42e7a32015-11-06 15:26:03 -080069
Greg Rose7f12ad72013-12-21 06:12:51 +000070 tx_buffer->next_to_watch = NULL;
71 tx_buffer->skb = NULL;
72 dma_unmap_len_set(tx_buffer, len, 0);
73 /* tx_buffer must be completely set up in the transmit path */
74}
75
76/**
77 * i40evf_clean_tx_ring - Free any empty Tx buffers
78 * @tx_ring: ring to be cleaned
79 **/
80void i40evf_clean_tx_ring(struct i40e_ring *tx_ring)
81{
82 unsigned long bi_size;
83 u16 i;
84
85 /* ring already cleared, nothing to do */
86 if (!tx_ring->tx_bi)
87 return;
88
89 /* Free all the Tx ring sk_buffs */
90 for (i = 0; i < tx_ring->count; i++)
91 i40e_unmap_and_free_tx_resource(tx_ring, &tx_ring->tx_bi[i]);
92
93 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
94 memset(tx_ring->tx_bi, 0, bi_size);
95
96 /* Zero out the descriptor ring */
97 memset(tx_ring->desc, 0, tx_ring->size);
98
99 tx_ring->next_to_use = 0;
100 tx_ring->next_to_clean = 0;
101
102 if (!tx_ring->netdev)
103 return;
104
105 /* cleanup Tx queue statistics */
Alexander Duycke486bdf2016-09-12 14:18:40 -0700106 netdev_tx_reset_queue(txring_txq(tx_ring));
Greg Rose7f12ad72013-12-21 06:12:51 +0000107}
108
109/**
110 * i40evf_free_tx_resources - Free Tx resources per queue
111 * @tx_ring: Tx descriptor ring for a specific queue
112 *
113 * Free all transmit software resources
114 **/
115void i40evf_free_tx_resources(struct i40e_ring *tx_ring)
116{
117 i40evf_clean_tx_ring(tx_ring);
118 kfree(tx_ring->tx_bi);
119 tx_ring->tx_bi = NULL;
120
121 if (tx_ring->desc) {
122 dma_free_coherent(tx_ring->dev, tx_ring->size,
123 tx_ring->desc, tx_ring->dma);
124 tx_ring->desc = NULL;
125 }
126}
127
128/**
Kiran Patil9c6c1252015-11-06 15:26:02 -0800129 * i40evf_get_tx_pending - how many Tx descriptors not processed
130 * @tx_ring: the ring of descriptors
Anjali Singhai Jaindd353102016-01-15 14:33:12 -0800131 * @in_sw: is tx_pending being checked in SW or HW
Jesse Brandeburga68de582015-02-24 05:26:03 +0000132 *
Kiran Patil9c6c1252015-11-06 15:26:02 -0800133 * Since there is no access to the ring head register
134 * in XL710, we need to use our local copies
Jesse Brandeburga68de582015-02-24 05:26:03 +0000135 **/
Anjali Singhai Jaindd353102016-01-15 14:33:12 -0800136u32 i40evf_get_tx_pending(struct i40e_ring *ring, bool in_sw)
Jesse Brandeburga68de582015-02-24 05:26:03 +0000137{
Kiran Patil9c6c1252015-11-06 15:26:02 -0800138 u32 head, tail;
Jesse Brandeburga68de582015-02-24 05:26:03 +0000139
Preethi Banalab1cb07d2017-03-10 12:22:00 -0800140 head = ring->next_to_clean;
Kiran Patil9c6c1252015-11-06 15:26:02 -0800141 tail = readl(ring->tail);
142
143 if (head != tail)
144 return (head < tail) ?
145 tail - head : (tail + ring->count - head);
146
147 return 0;
Jesse Brandeburga68de582015-02-24 05:26:03 +0000148}
149
Alexander Duyck1dc8b532016-10-11 15:26:54 -0700150#define WB_STRIDE 4
Anjali Singhai Jainc29af372015-01-10 01:07:19 +0000151
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000152/**
Greg Rose7f12ad72013-12-21 06:12:51 +0000153 * i40e_clean_tx_irq - Reclaim resources after transmit completes
Alexander Duycka619afe2016-03-07 09:30:03 -0800154 * @vsi: the VSI we care about
155 * @tx_ring: Tx ring to clean
156 * @napi_budget: Used to determine if we are in netpoll
Greg Rose7f12ad72013-12-21 06:12:51 +0000157 *
158 * Returns true if there's any budget left (e.g. the clean is finished)
159 **/
Alexander Duycka619afe2016-03-07 09:30:03 -0800160static bool i40e_clean_tx_irq(struct i40e_vsi *vsi,
161 struct i40e_ring *tx_ring, int napi_budget)
Greg Rose7f12ad72013-12-21 06:12:51 +0000162{
163 u16 i = tx_ring->next_to_clean;
164 struct i40e_tx_buffer *tx_buf;
165 struct i40e_tx_desc *tx_desc;
Alexander Duycka619afe2016-03-07 09:30:03 -0800166 unsigned int total_bytes = 0, total_packets = 0;
167 unsigned int budget = vsi->work_limit;
Greg Rose7f12ad72013-12-21 06:12:51 +0000168
169 tx_buf = &tx_ring->tx_bi[i];
170 tx_desc = I40E_TX_DESC(tx_ring, i);
171 i -= tx_ring->count;
172
173 do {
174 struct i40e_tx_desc *eop_desc = tx_buf->next_to_watch;
175
176 /* if next_to_watch is not set then there is no work pending */
177 if (!eop_desc)
178 break;
179
180 /* prevent any other reads prior to eop_desc */
181 read_barrier_depends();
182
Preethi Banalab1cb07d2017-03-10 12:22:00 -0800183 /* if the descriptor isn't done, no work yet to do */
184 if (!(eop_desc->cmd_type_offset_bsz &
185 cpu_to_le64(I40E_TX_DESC_DTYPE_DESC_DONE)))
Greg Rose7f12ad72013-12-21 06:12:51 +0000186 break;
187
188 /* clear next_to_watch to prevent false hangs */
189 tx_buf->next_to_watch = NULL;
190
191 /* update the statistics for this packet */
192 total_bytes += tx_buf->bytecount;
193 total_packets += tx_buf->gso_segs;
194
195 /* free the skb */
Alexander Duycka619afe2016-03-07 09:30:03 -0800196 napi_consume_skb(tx_buf->skb, napi_budget);
Greg Rose7f12ad72013-12-21 06:12:51 +0000197
198 /* unmap skb header data */
199 dma_unmap_single(tx_ring->dev,
200 dma_unmap_addr(tx_buf, dma),
201 dma_unmap_len(tx_buf, len),
202 DMA_TO_DEVICE);
203
204 /* clear tx_buffer data */
205 tx_buf->skb = NULL;
206 dma_unmap_len_set(tx_buf, len, 0);
207
208 /* unmap remaining buffers */
209 while (tx_desc != eop_desc) {
210
211 tx_buf++;
212 tx_desc++;
213 i++;
214 if (unlikely(!i)) {
215 i -= tx_ring->count;
216 tx_buf = tx_ring->tx_bi;
217 tx_desc = I40E_TX_DESC(tx_ring, 0);
218 }
219
220 /* unmap any remaining paged data */
221 if (dma_unmap_len(tx_buf, len)) {
222 dma_unmap_page(tx_ring->dev,
223 dma_unmap_addr(tx_buf, dma),
224 dma_unmap_len(tx_buf, len),
225 DMA_TO_DEVICE);
226 dma_unmap_len_set(tx_buf, len, 0);
227 }
228 }
229
230 /* move us one more past the eop_desc for start of next pkt */
231 tx_buf++;
232 tx_desc++;
233 i++;
234 if (unlikely(!i)) {
235 i -= tx_ring->count;
236 tx_buf = tx_ring->tx_bi;
237 tx_desc = I40E_TX_DESC(tx_ring, 0);
238 }
239
Jesse Brandeburg016890b2015-02-27 09:15:31 +0000240 prefetch(tx_desc);
241
Greg Rose7f12ad72013-12-21 06:12:51 +0000242 /* update budget accounting */
243 budget--;
244 } while (likely(budget));
245
246 i += tx_ring->count;
247 tx_ring->next_to_clean = i;
248 u64_stats_update_begin(&tx_ring->syncp);
249 tx_ring->stats.bytes += total_bytes;
250 tx_ring->stats.packets += total_packets;
251 u64_stats_update_end(&tx_ring->syncp);
252 tx_ring->q_vector->tx.total_bytes += total_bytes;
253 tx_ring->q_vector->tx.total_packets += total_packets;
254
Anjali Singhai Jainf6d83d12015-12-22 14:25:07 -0800255 if (tx_ring->flags & I40E_TXR_FLAGS_WB_ON_ITR) {
Anjali Singhai Jainf6d83d12015-12-22 14:25:07 -0800256 /* check to see if there are < 4 descriptors
257 * waiting to be written back, then kick the hardware to force
258 * them to be written back in case we stay in NAPI.
259 * In this mode on X722 we do not enable Interrupt.
260 */
Mitch Williams88dc9e62016-06-20 09:10:35 -0700261 unsigned int j = i40evf_get_tx_pending(tx_ring, false);
Anjali Singhai Jainf6d83d12015-12-22 14:25:07 -0800262
263 if (budget &&
Alexander Duyck1dc8b532016-10-11 15:26:54 -0700264 ((j / WB_STRIDE) == 0) && (j > 0) &&
Alexander Duycka619afe2016-03-07 09:30:03 -0800265 !test_bit(__I40E_DOWN, &vsi->state) &&
Anjali Singhai Jainf6d83d12015-12-22 14:25:07 -0800266 (I40E_DESC_UNUSED(tx_ring) != tx_ring->count))
267 tx_ring->arm_wb = true;
268 }
269
Alexander Duycke486bdf2016-09-12 14:18:40 -0700270 /* notify netdev of completed buffers */
271 netdev_tx_completed_queue(txring_txq(tx_ring),
Greg Rose7f12ad72013-12-21 06:12:51 +0000272 total_packets, total_bytes);
273
274#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
275 if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
276 (I40E_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
277 /* Make sure that anybody stopping the queue after this
278 * sees the new next_to_clean.
279 */
280 smp_mb();
281 if (__netif_subqueue_stopped(tx_ring->netdev,
282 tx_ring->queue_index) &&
Alexander Duycka619afe2016-03-07 09:30:03 -0800283 !test_bit(__I40E_DOWN, &vsi->state)) {
Greg Rose7f12ad72013-12-21 06:12:51 +0000284 netif_wake_subqueue(tx_ring->netdev,
285 tx_ring->queue_index);
286 ++tx_ring->tx_stats.restart_queue;
287 }
288 }
289
Kiran Patilb03a8c12015-09-24 18:13:15 -0400290 return !!budget;
Greg Rose7f12ad72013-12-21 06:12:51 +0000291}
292
293/**
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -0800294 * i40evf_enable_wb_on_itr - Arm hardware to do a wb, interrupts are not enabled
295 * @vsi: the VSI we care about
296 * @q_vector: the vector on which to enable writeback
297 *
298 **/
299static void i40e_enable_wb_on_itr(struct i40e_vsi *vsi,
300 struct i40e_q_vector *q_vector)
301{
302 u16 flags = q_vector->tx.ring[0].flags;
303 u32 val;
304
305 if (!(flags & I40E_TXR_FLAGS_WB_ON_ITR))
306 return;
307
308 if (q_vector->arm_wb_state)
309 return;
310
311 val = I40E_VFINT_DYN_CTLN1_WB_ON_ITR_MASK |
312 I40E_VFINT_DYN_CTLN1_ITR_INDX_MASK; /* set noitr */
313
314 wr32(&vsi->back->hw,
315 I40E_VFINT_DYN_CTLN1(q_vector->v_idx +
316 vsi->base_vector - 1), val);
317 q_vector->arm_wb_state = true;
318}
319
320/**
321 * i40evf_force_wb - Issue SW Interrupt so HW does a wb
Anjali Singhai Jainc29af372015-01-10 01:07:19 +0000322 * @vsi: the VSI we care about
323 * @q_vector: the vector on which to force writeback
324 *
325 **/
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -0800326void i40evf_force_wb(struct i40e_vsi *vsi, struct i40e_q_vector *q_vector)
Anjali Singhai Jainc29af372015-01-10 01:07:19 +0000327{
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -0800328 u32 val = I40E_VFINT_DYN_CTLN1_INTENA_MASK |
329 I40E_VFINT_DYN_CTLN1_ITR_INDX_MASK | /* set noitr */
330 I40E_VFINT_DYN_CTLN1_SWINT_TRIG_MASK |
331 I40E_VFINT_DYN_CTLN1_SW_ITR_INDX_ENA_MASK
332 /* allow 00 to be written to the index */;
Anjali Singhai Jainc29af372015-01-10 01:07:19 +0000333
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -0800334 wr32(&vsi->back->hw,
335 I40E_VFINT_DYN_CTLN1(q_vector->v_idx + vsi->base_vector - 1),
336 val);
Anjali Singhai Jainc29af372015-01-10 01:07:19 +0000337}
338
339/**
Greg Rose7f12ad72013-12-21 06:12:51 +0000340 * i40e_set_new_dynamic_itr - Find new ITR level
341 * @rc: structure containing ring performance data
342 *
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400343 * Returns true if ITR changed, false if not
344 *
Greg Rose7f12ad72013-12-21 06:12:51 +0000345 * Stores a new ITR value based on packets and byte counts during
346 * the last interrupt. The advantage of per interrupt computation
347 * is faster updates and more accurate ITR for the current traffic
348 * pattern. Constants in this function were computed based on
349 * theoretical maximum wire speed and thresholds were set based on
350 * testing data as well as attempting to minimize response time
351 * while increasing bulk throughput.
352 **/
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400353static bool i40e_set_new_dynamic_itr(struct i40e_ring_container *rc)
Greg Rose7f12ad72013-12-21 06:12:51 +0000354{
355 enum i40e_latency_range new_latency_range = rc->latency_range;
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400356 struct i40e_q_vector *qv = rc->ring->q_vector;
Greg Rose7f12ad72013-12-21 06:12:51 +0000357 u32 new_itr = rc->itr;
358 int bytes_per_int;
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400359 int usecs;
Greg Rose7f12ad72013-12-21 06:12:51 +0000360
361 if (rc->total_packets == 0 || !rc->itr)
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400362 return false;
Greg Rose7f12ad72013-12-21 06:12:51 +0000363
364 /* simple throttlerate management
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400365 * 0-10MB/s lowest (50000 ints/s)
Greg Rose7f12ad72013-12-21 06:12:51 +0000366 * 10-20MB/s low (20000 ints/s)
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400367 * 20-1249MB/s bulk (18000 ints/s)
368 * > 40000 Rx packets per second (8000 ints/s)
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400369 *
370 * The math works out because the divisor is in 10^(-6) which
371 * turns the bytes/us input value into MB/s values, but
372 * make sure to use usecs, as the register values written
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400373 * are in 2 usec increments in the ITR registers, and make sure
374 * to use the smoothed values that the countdown timer gives us.
Greg Rose7f12ad72013-12-21 06:12:51 +0000375 */
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400376 usecs = (rc->itr << 1) * ITR_COUNTDOWN_START;
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400377 bytes_per_int = rc->total_bytes / usecs;
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400378
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400379 switch (new_latency_range) {
Greg Rose7f12ad72013-12-21 06:12:51 +0000380 case I40E_LOWEST_LATENCY:
381 if (bytes_per_int > 10)
382 new_latency_range = I40E_LOW_LATENCY;
383 break;
384 case I40E_LOW_LATENCY:
385 if (bytes_per_int > 20)
386 new_latency_range = I40E_BULK_LATENCY;
387 else if (bytes_per_int <= 10)
388 new_latency_range = I40E_LOWEST_LATENCY;
389 break;
390 case I40E_BULK_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400391 case I40E_ULTRA_LATENCY:
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400392 default:
393 if (bytes_per_int <= 20)
394 new_latency_range = I40E_LOW_LATENCY;
Greg Rose7f12ad72013-12-21 06:12:51 +0000395 break;
396 }
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400397
398 /* this is to adjust RX more aggressively when streaming small
399 * packets. The value of 40000 was picked as it is just beyond
400 * what the hardware can receive per second if in low latency
401 * mode.
402 */
403#define RX_ULTRA_PACKET_RATE 40000
404
405 if ((((rc->total_packets * 1000000) / usecs) > RX_ULTRA_PACKET_RATE) &&
406 (&qv->rx == rc))
407 new_latency_range = I40E_ULTRA_LATENCY;
408
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400409 rc->latency_range = new_latency_range;
Greg Rose7f12ad72013-12-21 06:12:51 +0000410
411 switch (new_latency_range) {
412 case I40E_LOWEST_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400413 new_itr = I40E_ITR_50K;
Greg Rose7f12ad72013-12-21 06:12:51 +0000414 break;
415 case I40E_LOW_LATENCY:
416 new_itr = I40E_ITR_20K;
417 break;
418 case I40E_BULK_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400419 new_itr = I40E_ITR_18K;
420 break;
421 case I40E_ULTRA_LATENCY:
Greg Rose7f12ad72013-12-21 06:12:51 +0000422 new_itr = I40E_ITR_8K;
423 break;
424 default:
425 break;
426 }
427
Greg Rose7f12ad72013-12-21 06:12:51 +0000428 rc->total_bytes = 0;
429 rc->total_packets = 0;
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400430
431 if (new_itr != rc->itr) {
432 rc->itr = new_itr;
433 return true;
434 }
435
436 return false;
Greg Rose7f12ad72013-12-21 06:12:51 +0000437}
438
Jesse Brandeburg4eeb1ff2015-11-18 17:35:42 -0800439/**
Greg Rose7f12ad72013-12-21 06:12:51 +0000440 * i40evf_setup_tx_descriptors - Allocate the Tx descriptors
441 * @tx_ring: the tx ring to set up
442 *
443 * Return 0 on success, negative on error
444 **/
445int i40evf_setup_tx_descriptors(struct i40e_ring *tx_ring)
446{
447 struct device *dev = tx_ring->dev;
448 int bi_size;
449
450 if (!dev)
451 return -ENOMEM;
452
Mitch Williams67c818a2015-06-19 08:56:30 -0700453 /* warn if we are about to overwrite the pointer */
454 WARN_ON(tx_ring->tx_bi);
Greg Rose7f12ad72013-12-21 06:12:51 +0000455 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
456 tx_ring->tx_bi = kzalloc(bi_size, GFP_KERNEL);
457 if (!tx_ring->tx_bi)
458 goto err;
459
460 /* round up to nearest 4K */
461 tx_ring->size = tx_ring->count * sizeof(struct i40e_tx_desc);
462 tx_ring->size = ALIGN(tx_ring->size, 4096);
463 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
464 &tx_ring->dma, GFP_KERNEL);
465 if (!tx_ring->desc) {
466 dev_info(dev, "Unable to allocate memory for the Tx descriptor ring, size=%d\n",
467 tx_ring->size);
468 goto err;
469 }
470
471 tx_ring->next_to_use = 0;
472 tx_ring->next_to_clean = 0;
473 return 0;
474
475err:
476 kfree(tx_ring->tx_bi);
477 tx_ring->tx_bi = NULL;
478 return -ENOMEM;
479}
480
481/**
482 * i40evf_clean_rx_ring - Free Rx buffers
483 * @rx_ring: ring to be cleaned
484 **/
485void i40evf_clean_rx_ring(struct i40e_ring *rx_ring)
486{
Greg Rose7f12ad72013-12-21 06:12:51 +0000487 unsigned long bi_size;
488 u16 i;
489
490 /* ring already cleared, nothing to do */
491 if (!rx_ring->rx_bi)
492 return;
493
Scott Petersone72e5652017-02-09 23:40:25 -0800494 if (rx_ring->skb) {
495 dev_kfree_skb(rx_ring->skb);
496 rx_ring->skb = NULL;
497 }
498
Greg Rose7f12ad72013-12-21 06:12:51 +0000499 /* Free all the Rx ring sk_buffs */
500 for (i = 0; i < rx_ring->count; i++) {
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700501 struct i40e_rx_buffer *rx_bi = &rx_ring->rx_bi[i];
502
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700503 if (!rx_bi->page)
504 continue;
505
Alexander Duyck59605bc2017-01-30 12:29:35 -0800506 /* Invalidate cache lines that may have been written to by
507 * device so that we avoid corrupting memory.
508 */
509 dma_sync_single_range_for_cpu(rx_ring->dev,
510 rx_bi->dma,
511 rx_bi->page_offset,
Alexander Duyck98efd692017-04-05 07:51:01 -0400512 rx_ring->rx_buf_len,
Alexander Duyck59605bc2017-01-30 12:29:35 -0800513 DMA_FROM_DEVICE);
514
515 /* free resources associated with mapping */
516 dma_unmap_page_attrs(rx_ring->dev, rx_bi->dma,
Alexander Duyck98efd692017-04-05 07:51:01 -0400517 i40e_rx_pg_size(rx_ring),
Alexander Duyck59605bc2017-01-30 12:29:35 -0800518 DMA_FROM_DEVICE,
519 I40E_RX_DMA_ATTR);
Alexander Duyck98efd692017-04-05 07:51:01 -0400520
Alexander Duyck17936682017-02-21 15:55:39 -0800521 __page_frag_cache_drain(rx_bi->page, rx_bi->pagecnt_bias);
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700522
523 rx_bi->page = NULL;
524 rx_bi->page_offset = 0;
Greg Rose7f12ad72013-12-21 06:12:51 +0000525 }
526
527 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
528 memset(rx_ring->rx_bi, 0, bi_size);
529
530 /* Zero out the descriptor ring */
531 memset(rx_ring->desc, 0, rx_ring->size);
532
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700533 rx_ring->next_to_alloc = 0;
Greg Rose7f12ad72013-12-21 06:12:51 +0000534 rx_ring->next_to_clean = 0;
535 rx_ring->next_to_use = 0;
536}
537
538/**
539 * i40evf_free_rx_resources - Free Rx resources
540 * @rx_ring: ring to clean the resources from
541 *
542 * Free all receive software resources
543 **/
544void i40evf_free_rx_resources(struct i40e_ring *rx_ring)
545{
546 i40evf_clean_rx_ring(rx_ring);
547 kfree(rx_ring->rx_bi);
548 rx_ring->rx_bi = NULL;
549
550 if (rx_ring->desc) {
551 dma_free_coherent(rx_ring->dev, rx_ring->size,
552 rx_ring->desc, rx_ring->dma);
553 rx_ring->desc = NULL;
554 }
555}
556
557/**
558 * i40evf_setup_rx_descriptors - Allocate Rx descriptors
559 * @rx_ring: Rx descriptor ring (for a specific queue) to setup
560 *
561 * Returns 0 on success, negative on failure
562 **/
563int i40evf_setup_rx_descriptors(struct i40e_ring *rx_ring)
564{
565 struct device *dev = rx_ring->dev;
566 int bi_size;
567
Mitch Williams67c818a2015-06-19 08:56:30 -0700568 /* warn if we are about to overwrite the pointer */
569 WARN_ON(rx_ring->rx_bi);
Greg Rose7f12ad72013-12-21 06:12:51 +0000570 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
571 rx_ring->rx_bi = kzalloc(bi_size, GFP_KERNEL);
572 if (!rx_ring->rx_bi)
573 goto err;
574
Carolyn Wybornyf217d6c2015-02-09 17:42:31 -0800575 u64_stats_init(&rx_ring->syncp);
Carolyn Wyborny638702b2015-01-24 09:58:32 +0000576
Greg Rose7f12ad72013-12-21 06:12:51 +0000577 /* Round up to nearest 4K */
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700578 rx_ring->size = rx_ring->count * sizeof(union i40e_32byte_rx_desc);
Greg Rose7f12ad72013-12-21 06:12:51 +0000579 rx_ring->size = ALIGN(rx_ring->size, 4096);
580 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
581 &rx_ring->dma, GFP_KERNEL);
582
583 if (!rx_ring->desc) {
584 dev_info(dev, "Unable to allocate memory for the Rx descriptor ring, size=%d\n",
585 rx_ring->size);
586 goto err;
587 }
588
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700589 rx_ring->next_to_alloc = 0;
Greg Rose7f12ad72013-12-21 06:12:51 +0000590 rx_ring->next_to_clean = 0;
591 rx_ring->next_to_use = 0;
592
593 return 0;
594err:
595 kfree(rx_ring->rx_bi);
596 rx_ring->rx_bi = NULL;
597 return -ENOMEM;
598}
599
600/**
601 * i40e_release_rx_desc - Store the new tail and head values
602 * @rx_ring: ring to bump
603 * @val: new head index
604 **/
605static inline void i40e_release_rx_desc(struct i40e_ring *rx_ring, u32 val)
606{
607 rx_ring->next_to_use = val;
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700608
609 /* update next to alloc since we have filled the ring */
610 rx_ring->next_to_alloc = val;
611
Greg Rose7f12ad72013-12-21 06:12:51 +0000612 /* Force memory writes to complete before letting h/w
613 * know there are new descriptors to fetch. (Only
614 * applicable for weak-ordered memory model archs,
615 * such as IA-64).
616 */
617 wmb();
618 writel(val, rx_ring->tail);
619}
620
621/**
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700622 * i40e_alloc_mapped_page - recycle or make a new page
623 * @rx_ring: ring to use
624 * @bi: rx_buffer struct to modify
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -0800625 *
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700626 * Returns true if the page was successfully allocated or
627 * reused.
Greg Rose7f12ad72013-12-21 06:12:51 +0000628 **/
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700629static bool i40e_alloc_mapped_page(struct i40e_ring *rx_ring,
630 struct i40e_rx_buffer *bi)
Mitch Williamsa132af22015-01-24 09:58:35 +0000631{
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700632 struct page *page = bi->page;
633 dma_addr_t dma;
Mitch Williamsa132af22015-01-24 09:58:35 +0000634
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700635 /* since we are recycling buffers we should seldom need to alloc */
636 if (likely(page)) {
637 rx_ring->rx_stats.page_reuse_count++;
638 return true;
Mitch Williamsa132af22015-01-24 09:58:35 +0000639 }
640
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700641 /* alloc new page for storage */
Alexander Duyck98efd692017-04-05 07:51:01 -0400642 page = dev_alloc_pages(i40e_rx_pg_order(rx_ring));
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700643 if (unlikely(!page)) {
644 rx_ring->rx_stats.alloc_page_failed++;
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -0800645 return false;
Greg Rose7f12ad72013-12-21 06:12:51 +0000646 }
647
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700648 /* map page for use */
Alexander Duyck59605bc2017-01-30 12:29:35 -0800649 dma = dma_map_page_attrs(rx_ring->dev, page, 0,
Alexander Duyck98efd692017-04-05 07:51:01 -0400650 i40e_rx_pg_size(rx_ring),
Alexander Duyck59605bc2017-01-30 12:29:35 -0800651 DMA_FROM_DEVICE,
652 I40E_RX_DMA_ATTR);
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -0800653
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700654 /* if mapping failed free memory back to system since
655 * there isn't much point in holding memory we can't use
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -0800656 */
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700657 if (dma_mapping_error(rx_ring->dev, dma)) {
Alexander Duyck98efd692017-04-05 07:51:01 -0400658 __free_pages(page, i40e_rx_pg_order(rx_ring));
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700659 rx_ring->rx_stats.alloc_page_failed++;
660 return false;
661 }
662
663 bi->dma = dma;
664 bi->page = page;
665 bi->page_offset = 0;
Alexander Duycka0cfc312017-03-14 10:15:24 -0700666
667 /* initialize pagecnt_bias to 1 representing we fully own page */
Alexander Duyck17936682017-02-21 15:55:39 -0800668 bi->pagecnt_bias = 1;
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700669
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -0800670 return true;
Greg Rose7f12ad72013-12-21 06:12:51 +0000671}
672
673/**
674 * i40e_receive_skb - Send a completed packet up the stack
675 * @rx_ring: rx ring in play
676 * @skb: packet to send up
677 * @vlan_tag: vlan tag for packet
678 **/
679static void i40e_receive_skb(struct i40e_ring *rx_ring,
680 struct sk_buff *skb, u16 vlan_tag)
681{
682 struct i40e_q_vector *q_vector = rx_ring->q_vector;
Greg Rose7f12ad72013-12-21 06:12:51 +0000683
Jesse Brandeburga149f2c2016-04-12 08:30:49 -0700684 if ((rx_ring->netdev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
685 (vlan_tag & VLAN_VID_MASK))
Greg Rose7f12ad72013-12-21 06:12:51 +0000686 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlan_tag);
687
Alexander Duyck8b650352015-09-24 09:04:32 -0700688 napi_gro_receive(&q_vector->napi, skb);
Greg Rose7f12ad72013-12-21 06:12:51 +0000689}
690
691/**
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700692 * i40evf_alloc_rx_buffers - Replace used receive buffers
693 * @rx_ring: ring to place buffers on
694 * @cleaned_count: number of buffers to replace
695 *
696 * Returns false if all allocations were successful, true if any fail
697 **/
698bool i40evf_alloc_rx_buffers(struct i40e_ring *rx_ring, u16 cleaned_count)
699{
700 u16 ntu = rx_ring->next_to_use;
701 union i40e_rx_desc *rx_desc;
702 struct i40e_rx_buffer *bi;
703
704 /* do nothing if no valid netdev defined */
705 if (!rx_ring->netdev || !cleaned_count)
706 return false;
707
708 rx_desc = I40E_RX_DESC(rx_ring, ntu);
709 bi = &rx_ring->rx_bi[ntu];
710
711 do {
712 if (!i40e_alloc_mapped_page(rx_ring, bi))
713 goto no_buffers;
714
Alexander Duyck59605bc2017-01-30 12:29:35 -0800715 /* sync the buffer for use by the device */
716 dma_sync_single_range_for_device(rx_ring->dev, bi->dma,
717 bi->page_offset,
Alexander Duyck98efd692017-04-05 07:51:01 -0400718 rx_ring->rx_buf_len,
Alexander Duyck59605bc2017-01-30 12:29:35 -0800719 DMA_FROM_DEVICE);
720
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700721 /* Refresh the desc even if buffer_addrs didn't change
722 * because each write-back erases this info.
723 */
724 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700725
726 rx_desc++;
727 bi++;
728 ntu++;
729 if (unlikely(ntu == rx_ring->count)) {
730 rx_desc = I40E_RX_DESC(rx_ring, 0);
731 bi = rx_ring->rx_bi;
732 ntu = 0;
733 }
734
735 /* clear the status bits for the next_to_use descriptor */
736 rx_desc->wb.qword1.status_error_len = 0;
737
738 cleaned_count--;
739 } while (cleaned_count);
740
741 if (rx_ring->next_to_use != ntu)
742 i40e_release_rx_desc(rx_ring, ntu);
743
744 return false;
745
746no_buffers:
747 if (rx_ring->next_to_use != ntu)
748 i40e_release_rx_desc(rx_ring, ntu);
749
750 /* make sure to come back via polling to try again after
751 * allocation failure
752 */
753 return true;
754}
755
756/**
Greg Rose7f12ad72013-12-21 06:12:51 +0000757 * i40e_rx_checksum - Indicate in skb if hw indicated a good cksum
758 * @vsi: the VSI we care about
759 * @skb: skb currently being received and modified
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700760 * @rx_desc: the receive descriptor
Greg Rose7f12ad72013-12-21 06:12:51 +0000761 **/
762static inline void i40e_rx_checksum(struct i40e_vsi *vsi,
763 struct sk_buff *skb,
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700764 union i40e_rx_desc *rx_desc)
Greg Rose7f12ad72013-12-21 06:12:51 +0000765{
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700766 struct i40e_rx_ptype_decoded decoded;
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700767 u32 rx_error, rx_status;
Alexander Duyck858296c82016-06-14 15:45:42 -0700768 bool ipv4, ipv6;
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700769 u8 ptype;
770 u64 qword;
771
772 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
773 ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >> I40E_RXD_QW1_PTYPE_SHIFT;
774 rx_error = (qword & I40E_RXD_QW1_ERROR_MASK) >>
775 I40E_RXD_QW1_ERROR_SHIFT;
776 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
777 I40E_RXD_QW1_STATUS_SHIFT;
778 decoded = decode_rx_desc_ptype(ptype);
Greg Rose7f12ad72013-12-21 06:12:51 +0000779
Greg Rose7f12ad72013-12-21 06:12:51 +0000780 skb->ip_summed = CHECKSUM_NONE;
781
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700782 skb_checksum_none_assert(skb);
783
Greg Rose7f12ad72013-12-21 06:12:51 +0000784 /* Rx csum enabled and ip headers found? */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000785 if (!(vsi->netdev->features & NETIF_F_RXCSUM))
Greg Rose7f12ad72013-12-21 06:12:51 +0000786 return;
787
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000788 /* did the hardware decode the packet and checksum? */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400789 if (!(rx_status & BIT(I40E_RX_DESC_STATUS_L3L4P_SHIFT)))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000790 return;
791
792 /* both known and outer_ip must be set for the below code to work */
793 if (!(decoded.known && decoded.outer_ip))
794 return;
795
Alexander Duyckfad57332016-01-24 21:17:22 -0800796 ipv4 = (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP) &&
797 (decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV4);
798 ipv6 = (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP) &&
799 (decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV6);
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000800
801 if (ipv4 &&
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400802 (rx_error & (BIT(I40E_RX_DESC_ERROR_IPE_SHIFT) |
803 BIT(I40E_RX_DESC_ERROR_EIPE_SHIFT))))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000804 goto checksum_fail;
805
Jesse Brandeburgddf1d0d2014-02-13 03:48:39 -0800806 /* likely incorrect csum if alternate IP extension headers found */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000807 if (ipv6 &&
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400808 rx_status & BIT(I40E_RX_DESC_STATUS_IPV6EXADD_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000809 /* don't increment checksum err here, non-fatal err */
Greg Rose7f12ad72013-12-21 06:12:51 +0000810 return;
811
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000812 /* there was some L4 error, count error and punt packet to the stack */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400813 if (rx_error & BIT(I40E_RX_DESC_ERROR_L4E_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000814 goto checksum_fail;
Greg Rose7f12ad72013-12-21 06:12:51 +0000815
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000816 /* handle packets that were not able to be checksummed due
817 * to arrival speed, in this case the stack can compute
818 * the csum.
819 */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400820 if (rx_error & BIT(I40E_RX_DESC_ERROR_PPRS_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000821 return;
822
Alexander Duyck858296c82016-06-14 15:45:42 -0700823 /* If there is an outer header present that might contain a checksum
824 * we need to bump the checksum level by 1 to reflect the fact that
825 * we are indicating we validated the inner checksum.
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000826 */
Alexander Duyck858296c82016-06-14 15:45:42 -0700827 if (decoded.tunnel_type >= I40E_RX_PTYPE_TUNNEL_IP_GRENAT)
828 skb->csum_level = 1;
Alexander Duyckfad57332016-01-24 21:17:22 -0800829
Alexander Duyck858296c82016-06-14 15:45:42 -0700830 /* Only report checksum unnecessary for TCP, UDP, or SCTP */
831 switch (decoded.inner_prot) {
832 case I40E_RX_PTYPE_INNER_PROT_TCP:
833 case I40E_RX_PTYPE_INNER_PROT_UDP:
834 case I40E_RX_PTYPE_INNER_PROT_SCTP:
835 skb->ip_summed = CHECKSUM_UNNECESSARY;
836 /* fall though */
837 default:
838 break;
839 }
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000840
841 return;
842
843checksum_fail:
844 vsi->back->hw_csum_rx_error++;
Greg Rose7f12ad72013-12-21 06:12:51 +0000845}
846
847/**
Anjali Singhai Jain857942f2015-12-09 15:50:21 -0800848 * i40e_ptype_to_htype - get a hash type
Jesse Brandeburg206812b2014-02-12 01:45:33 +0000849 * @ptype: the ptype value from the descriptor
850 *
851 * Returns a hash type to be used by skb_set_hash
852 **/
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700853static inline int i40e_ptype_to_htype(u8 ptype)
Jesse Brandeburg206812b2014-02-12 01:45:33 +0000854{
855 struct i40e_rx_ptype_decoded decoded = decode_rx_desc_ptype(ptype);
856
857 if (!decoded.known)
858 return PKT_HASH_TYPE_NONE;
859
860 if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
861 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY4)
862 return PKT_HASH_TYPE_L4;
863 else if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
864 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY3)
865 return PKT_HASH_TYPE_L3;
866 else
867 return PKT_HASH_TYPE_L2;
868}
869
870/**
Anjali Singhai Jain857942f2015-12-09 15:50:21 -0800871 * i40e_rx_hash - set the hash value in the skb
872 * @ring: descriptor ring
873 * @rx_desc: specific descriptor
874 **/
875static inline void i40e_rx_hash(struct i40e_ring *ring,
876 union i40e_rx_desc *rx_desc,
877 struct sk_buff *skb,
878 u8 rx_ptype)
879{
880 u32 hash;
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700881 const __le64 rss_mask =
Anjali Singhai Jain857942f2015-12-09 15:50:21 -0800882 cpu_to_le64((u64)I40E_RX_DESC_FLTSTAT_RSS_HASH <<
883 I40E_RX_DESC_STATUS_FLTSTAT_SHIFT);
884
885 if (ring->netdev->features & NETIF_F_RXHASH)
886 return;
887
888 if ((rx_desc->wb.qword1.status_error_len & rss_mask) == rss_mask) {
889 hash = le32_to_cpu(rx_desc->wb.qword0.hi_dword.rss);
890 skb_set_hash(skb, hash, i40e_ptype_to_htype(rx_ptype));
891 }
892}
893
894/**
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700895 * i40evf_process_skb_fields - Populate skb header fields from Rx descriptor
896 * @rx_ring: rx descriptor ring packet is being transacted on
897 * @rx_desc: pointer to the EOP Rx descriptor
898 * @skb: pointer to current skb being populated
899 * @rx_ptype: the packet type decoded by hardware
Greg Rose7f12ad72013-12-21 06:12:51 +0000900 *
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700901 * This function checks the ring, descriptor, and packet information in
902 * order to populate the hash, checksum, VLAN, protocol, and
903 * other fields within the skb.
Greg Rose7f12ad72013-12-21 06:12:51 +0000904 **/
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700905static inline
906void i40evf_process_skb_fields(struct i40e_ring *rx_ring,
907 union i40e_rx_desc *rx_desc, struct sk_buff *skb,
908 u8 rx_ptype)
Greg Rose7f12ad72013-12-21 06:12:51 +0000909{
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700910 i40e_rx_hash(rx_ring, rx_desc, skb, rx_ptype);
Greg Rose7f12ad72013-12-21 06:12:51 +0000911
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700912 i40e_rx_checksum(rx_ring->vsi, skb, rx_desc);
Mitch Williamsa132af22015-01-24 09:58:35 +0000913
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700914 skb_record_rx_queue(skb, rx_ring->queue_index);
Alexander Duycka5b268e2017-02-21 15:55:46 -0800915
916 /* modifies the skb - consumes the enet header */
917 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
Mitch Williamsa132af22015-01-24 09:58:35 +0000918}
919
920/**
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700921 * i40e_cleanup_headers - Correct empty headers
922 * @rx_ring: rx descriptor ring packet is being transacted on
923 * @skb: pointer to current skb being fixed
924 *
925 * Also address the case where we are pulling data in on pages only
926 * and as such no data is present in the skb header.
927 *
928 * In addition if skb is not at least 60 bytes we need to pad it so that
929 * it is large enough to qualify as a valid Ethernet frame.
930 *
931 * Returns true if an error was encountered and skb was freed.
Mitch Williamsa132af22015-01-24 09:58:35 +0000932 **/
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700933static bool i40e_cleanup_headers(struct i40e_ring *rx_ring, struct sk_buff *skb)
934{
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700935 /* if eth_skb_pad returns an error the skb was freed */
936 if (eth_skb_pad(skb))
937 return true;
938
939 return false;
940}
941
942/**
943 * i40e_reuse_rx_page - page flip buffer and store it back on the ring
944 * @rx_ring: rx descriptor ring to store buffers on
945 * @old_buff: donor buffer to have page reused
946 *
947 * Synchronizes page for reuse by the adapter
948 **/
949static void i40e_reuse_rx_page(struct i40e_ring *rx_ring,
950 struct i40e_rx_buffer *old_buff)
951{
952 struct i40e_rx_buffer *new_buff;
953 u16 nta = rx_ring->next_to_alloc;
954
955 new_buff = &rx_ring->rx_bi[nta];
956
957 /* update, and store next to alloc */
958 nta++;
959 rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;
960
961 /* transfer page from old buffer to new buffer */
Alexander Duyck17936682017-02-21 15:55:39 -0800962 new_buff->dma = old_buff->dma;
963 new_buff->page = old_buff->page;
964 new_buff->page_offset = old_buff->page_offset;
965 new_buff->pagecnt_bias = old_buff->pagecnt_bias;
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700966}
967
968/**
Scott Peterson9b37c932017-02-09 23:43:30 -0800969 * i40e_page_is_reusable - check if any reuse is possible
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700970 * @page: page struct to check
Scott Peterson9b37c932017-02-09 23:43:30 -0800971 *
972 * A page is not reusable if it was allocated under low memory
973 * conditions, or it's not in the same NUMA node as this CPU.
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700974 */
Scott Peterson9b37c932017-02-09 23:43:30 -0800975static inline bool i40e_page_is_reusable(struct page *page)
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700976{
Scott Peterson9b37c932017-02-09 23:43:30 -0800977 return (page_to_nid(page) == numa_mem_id()) &&
978 !page_is_pfmemalloc(page);
979}
980
981/**
982 * i40e_can_reuse_rx_page - Determine if this page can be reused by
983 * the adapter for another receive
984 *
985 * @rx_buffer: buffer containing the page
Scott Peterson9b37c932017-02-09 23:43:30 -0800986 *
987 * If page is reusable, rx_buffer->page_offset is adjusted to point to
988 * an unused region in the page.
989 *
990 * For small pages, @truesize will be a constant value, half the size
991 * of the memory at page. We'll attempt to alternate between high and
992 * low halves of the page, with one half ready for use by the hardware
993 * and the other half being consumed by the stack. We use the page
994 * ref count to determine whether the stack has finished consuming the
995 * portion of this page that was passed up with a previous packet. If
996 * the page ref count is >1, we'll assume the "other" half page is
997 * still busy, and this page cannot be reused.
998 *
999 * For larger pages, @truesize will be the actual space used by the
1000 * received packet (adjusted upward to an even multiple of the cache
1001 * line size). This will advance through the page by the amount
1002 * actually consumed by the received packets while there is still
1003 * space for a buffer. Each region of larger pages will be used at
1004 * most once, after which the page will not be reused.
1005 *
1006 * In either case, if the page is reusable its refcount is increased.
1007 **/
Alexander Duycka0cfc312017-03-14 10:15:24 -07001008static bool i40e_can_reuse_rx_page(struct i40e_rx_buffer *rx_buffer)
Scott Peterson9b37c932017-02-09 23:43:30 -08001009{
Alexander Duycka0cfc312017-03-14 10:15:24 -07001010 unsigned int pagecnt_bias = rx_buffer->pagecnt_bias;
1011 struct page *page = rx_buffer->page;
Scott Peterson9b37c932017-02-09 23:43:30 -08001012
1013 /* Is any reuse possible? */
1014 if (unlikely(!i40e_page_is_reusable(page)))
1015 return false;
1016
1017#if (PAGE_SIZE < 8192)
1018 /* if we are only owner of page we can reuse it */
Alexander Duycka0cfc312017-03-14 10:15:24 -07001019 if (unlikely((page_count(page) - pagecnt_bias) > 1))
Scott Peterson9b37c932017-02-09 23:43:30 -08001020 return false;
Scott Peterson9b37c932017-02-09 23:43:30 -08001021#else
Alexander Duyck98efd692017-04-05 07:51:01 -04001022#define I40E_LAST_OFFSET \
1023 (SKB_WITH_OVERHEAD(PAGE_SIZE) - I40E_RXBUFFER_2048)
1024 if (rx_buffer->page_offset > I40E_LAST_OFFSET)
Scott Peterson9b37c932017-02-09 23:43:30 -08001025 return false;
1026#endif
1027
Alexander Duyck17936682017-02-21 15:55:39 -08001028 /* If we have drained the page fragment pool we need to update
1029 * the pagecnt_bias and page count so that we fully restock the
1030 * number of references the driver holds.
1031 */
Alexander Duycka0cfc312017-03-14 10:15:24 -07001032 if (unlikely(!pagecnt_bias)) {
Alexander Duyck17936682017-02-21 15:55:39 -08001033 page_ref_add(page, USHRT_MAX);
1034 rx_buffer->pagecnt_bias = USHRT_MAX;
1035 }
Scott Peterson9b37c932017-02-09 23:43:30 -08001036
1037 return true;
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001038}
1039
1040/**
1041 * i40e_add_rx_frag - Add contents of Rx buffer to sk_buff
1042 * @rx_ring: rx descriptor ring to transact packets on
1043 * @rx_buffer: buffer containing page to add
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001044 * @skb: sk_buff to place the data into
Alexander Duycka0cfc312017-03-14 10:15:24 -07001045 * @size: packet length from rx_desc
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001046 *
1047 * This function will add the data contained in rx_buffer->page to the skb.
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001048 * It will just attach the page as a frag to the skb.
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001049 *
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001050 * The function will then update the page offset.
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001051 **/
Alexander Duycka0cfc312017-03-14 10:15:24 -07001052static void i40e_add_rx_frag(struct i40e_ring *rx_ring,
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001053 struct i40e_rx_buffer *rx_buffer,
Alexander Duycka0cfc312017-03-14 10:15:24 -07001054 struct sk_buff *skb,
1055 unsigned int size)
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001056{
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001057#if (PAGE_SIZE < 8192)
Alexander Duyck98efd692017-04-05 07:51:01 -04001058 unsigned int truesize = i40e_rx_pg_size(rx_ring) / 2;
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001059#else
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001060 unsigned int truesize = SKB_DATA_ALIGN(size);
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001061#endif
Scott Peterson9b37c932017-02-09 23:43:30 -08001062
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001063 skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, rx_buffer->page,
1064 rx_buffer->page_offset, size, truesize);
Scott Peterson9b37c932017-02-09 23:43:30 -08001065
Alexander Duycka0cfc312017-03-14 10:15:24 -07001066 /* page is being used so we must update the page offset */
1067#if (PAGE_SIZE < 8192)
1068 rx_buffer->page_offset ^= truesize;
1069#else
1070 rx_buffer->page_offset += truesize;
1071#endif
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001072}
1073
1074/**
Alexander Duyck9a064122017-03-14 10:15:23 -07001075 * i40e_get_rx_buffer - Fetch Rx buffer and synchronize data for use
1076 * @rx_ring: rx descriptor ring to transact packets on
1077 * @size: size of buffer to add to skb
1078 *
1079 * This function will pull an Rx buffer from the ring and synchronize it
1080 * for use by the CPU.
1081 */
1082static struct i40e_rx_buffer *i40e_get_rx_buffer(struct i40e_ring *rx_ring,
1083 const unsigned int size)
1084{
1085 struct i40e_rx_buffer *rx_buffer;
1086
1087 rx_buffer = &rx_ring->rx_bi[rx_ring->next_to_clean];
1088 prefetchw(rx_buffer->page);
1089
1090 /* we are reusing so sync this buffer for CPU use */
1091 dma_sync_single_range_for_cpu(rx_ring->dev,
1092 rx_buffer->dma,
1093 rx_buffer->page_offset,
1094 size,
1095 DMA_FROM_DEVICE);
1096
Alexander Duycka0cfc312017-03-14 10:15:24 -07001097 /* We have pulled a buffer for use, so decrement pagecnt_bias */
1098 rx_buffer->pagecnt_bias--;
1099
Alexander Duyck9a064122017-03-14 10:15:23 -07001100 return rx_buffer;
1101}
1102
1103/**
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001104 * i40e_construct_skb - Allocate skb and populate it
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001105 * @rx_ring: rx descriptor ring to transact packets on
Alexander Duyck9a064122017-03-14 10:15:23 -07001106 * @rx_buffer: rx buffer to pull data from
Alexander Duyckd57c0e02017-03-14 10:15:22 -07001107 * @size: size of buffer to add to skb
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001108 *
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001109 * This function allocates an skb. It then populates it with the page
1110 * data from the current receive descriptor, taking care to set up the
1111 * skb correctly.
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001112 */
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001113static struct sk_buff *i40e_construct_skb(struct i40e_ring *rx_ring,
1114 struct i40e_rx_buffer *rx_buffer,
1115 unsigned int size)
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001116{
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001117 void *va = page_address(rx_buffer->page) + rx_buffer->page_offset;
1118#if (PAGE_SIZE < 8192)
Alexander Duyck98efd692017-04-05 07:51:01 -04001119 unsigned int truesize = i40e_rx_pg_size(rx_ring) / 2;
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001120#else
1121 unsigned int truesize = SKB_DATA_ALIGN(size);
1122#endif
1123 unsigned int headlen;
1124 struct sk_buff *skb;
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001125
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001126 /* prefetch first cache line of first page */
1127 prefetch(va);
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001128#if L1_CACHE_BYTES < 128
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001129 prefetch(va + L1_CACHE_BYTES);
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001130#endif
1131
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001132 /* allocate a skb to store the frags */
1133 skb = __napi_alloc_skb(&rx_ring->q_vector->napi,
1134 I40E_RX_HDR_SIZE,
1135 GFP_ATOMIC | __GFP_NOWARN);
1136 if (unlikely(!skb))
1137 return NULL;
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001138
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001139 /* Determine available headroom for copy */
1140 headlen = size;
1141 if (headlen > I40E_RX_HDR_SIZE)
1142 headlen = eth_get_headlen(va, I40E_RX_HDR_SIZE);
1143
1144 /* align pull length to size of long to optimize memcpy performance */
1145 memcpy(__skb_put(skb, headlen), va, ALIGN(headlen, sizeof(long)));
1146
1147 /* update all of the pointers */
1148 size -= headlen;
1149 if (size) {
1150 skb_add_rx_frag(skb, 0, rx_buffer->page,
1151 rx_buffer->page_offset + headlen,
1152 size, truesize);
1153
1154 /* buffer is used by skb, update page_offset */
1155#if (PAGE_SIZE < 8192)
1156 rx_buffer->page_offset ^= truesize;
1157#else
1158 rx_buffer->page_offset += truesize;
1159#endif
1160 } else {
1161 /* buffer is unused, reset bias back to rx_buffer */
1162 rx_buffer->pagecnt_bias++;
1163 }
Alexander Duycka0cfc312017-03-14 10:15:24 -07001164
1165 return skb;
1166}
1167
1168/**
1169 * i40e_put_rx_buffer - Clean up used buffer and either recycle or free
1170 * @rx_ring: rx descriptor ring to transact packets on
1171 * @rx_buffer: rx buffer to pull data from
1172 *
1173 * This function will clean up the contents of the rx_buffer. It will
1174 * either recycle the bufer or unmap it and free the associated resources.
1175 */
1176static void i40e_put_rx_buffer(struct i40e_ring *rx_ring,
1177 struct i40e_rx_buffer *rx_buffer)
1178{
1179 if (i40e_can_reuse_rx_page(rx_buffer)) {
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001180 /* hand second half of page back to the ring */
1181 i40e_reuse_rx_page(rx_ring, rx_buffer);
1182 rx_ring->rx_stats.page_reuse_count++;
1183 } else {
1184 /* we are not reusing the buffer so unmap it */
Alexander Duyck98efd692017-04-05 07:51:01 -04001185 dma_unmap_page_attrs(rx_ring->dev, rx_buffer->dma,
1186 i40e_rx_pg_size(rx_ring),
Alexander Duyck59605bc2017-01-30 12:29:35 -08001187 DMA_FROM_DEVICE, I40E_RX_DMA_ATTR);
Alexander Duyck17936682017-02-21 15:55:39 -08001188 __page_frag_cache_drain(rx_buffer->page,
1189 rx_buffer->pagecnt_bias);
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001190 }
1191
1192 /* clear contents of buffer_info */
1193 rx_buffer->page = NULL;
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001194}
1195
1196/**
1197 * i40e_is_non_eop - process handling of non-EOP buffers
1198 * @rx_ring: Rx ring being processed
1199 * @rx_desc: Rx descriptor for current buffer
1200 * @skb: Current socket buffer containing buffer in progress
1201 *
1202 * This function updates next to clean. If the buffer is an EOP buffer
1203 * this function exits returning false, otherwise it will place the
1204 * sk_buff in the next buffer to be chained and return true indicating
1205 * that this is in fact a non-EOP buffer.
1206 **/
1207static bool i40e_is_non_eop(struct i40e_ring *rx_ring,
1208 union i40e_rx_desc *rx_desc,
1209 struct sk_buff *skb)
1210{
1211 u32 ntc = rx_ring->next_to_clean + 1;
1212
1213 /* fetch, update, and store next to clean */
1214 ntc = (ntc < rx_ring->count) ? ntc : 0;
1215 rx_ring->next_to_clean = ntc;
1216
1217 prefetch(I40E_RX_DESC(rx_ring, ntc));
1218
1219 /* if we are the last buffer then there is nothing else to do */
1220#define I40E_RXD_EOF BIT(I40E_RX_DESC_STATUS_EOF_SHIFT)
1221 if (likely(i40e_test_staterr(rx_desc, I40E_RXD_EOF)))
1222 return false;
1223
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001224 rx_ring->rx_stats.non_eop_descs++;
1225
1226 return true;
1227}
1228
1229/**
1230 * i40e_clean_rx_irq - Clean completed descriptors from Rx ring - bounce buf
1231 * @rx_ring: rx descriptor ring to transact packets on
1232 * @budget: Total limit on number of packets to process
1233 *
1234 * This function provides a "bounce buffer" approach to Rx interrupt
1235 * processing. The advantage to this is that on systems that have
1236 * expensive overhead for IOMMU access this provides a means of avoiding
1237 * it by maintaining the mapping of the page to the system.
1238 *
1239 * Returns amount of work completed
1240 **/
1241static int i40e_clean_rx_irq(struct i40e_ring *rx_ring, int budget)
Mitch Williamsa132af22015-01-24 09:58:35 +00001242{
1243 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
Scott Petersone72e5652017-02-09 23:40:25 -08001244 struct sk_buff *skb = rx_ring->skb;
Mitch Williamsa132af22015-01-24 09:58:35 +00001245 u16 cleaned_count = I40E_DESC_UNUSED(rx_ring);
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001246 bool failure = false;
Mitch Williamsa132af22015-01-24 09:58:35 +00001247
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001248 while (likely(total_rx_packets < budget)) {
Alexander Duyck9a064122017-03-14 10:15:23 -07001249 struct i40e_rx_buffer *rx_buffer;
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001250 union i40e_rx_desc *rx_desc;
Alexander Duyckd57c0e02017-03-14 10:15:22 -07001251 unsigned int size;
Mitch Williamsa132af22015-01-24 09:58:35 +00001252 u16 vlan_tag;
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001253 u8 rx_ptype;
1254 u64 qword;
1255
Mitch Williamsa132af22015-01-24 09:58:35 +00001256 /* return some buffers to hardware, one at a time is too slow */
1257 if (cleaned_count >= I40E_RX_BUFFER_WRITE) {
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001258 failure = failure ||
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001259 i40evf_alloc_rx_buffers(rx_ring, cleaned_count);
Mitch Williamsa132af22015-01-24 09:58:35 +00001260 cleaned_count = 0;
1261 }
1262
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001263 rx_desc = I40E_RX_DESC(rx_ring, rx_ring->next_to_clean);
1264
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001265 /* status_error_len will always be zero for unused descriptors
1266 * because it's cleared in cleanup, and overlaps with hdr_addr
1267 * which is always zero because packet split isn't used, if the
Alexander Duyckd57c0e02017-03-14 10:15:22 -07001268 * hardware wrote DD then the length will be non-zero
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001269 */
Alexander Duyckd57c0e02017-03-14 10:15:22 -07001270 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1271 size = (qword & I40E_RXD_QW1_LENGTH_PBUF_MASK) >>
1272 I40E_RXD_QW1_LENGTH_PBUF_SHIFT;
1273 if (!size)
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001274 break;
1275
Mitch Williamsa132af22015-01-24 09:58:35 +00001276 /* This memory barrier is needed to keep us from reading
Alexander Duyckd57c0e02017-03-14 10:15:22 -07001277 * any other fields out of the rx_desc until we have
1278 * verified the descriptor has been written back.
Mitch Williamsa132af22015-01-24 09:58:35 +00001279 */
Alexander Duyck67317162015-04-08 18:49:43 -07001280 dma_rmb();
Mitch Williamsa132af22015-01-24 09:58:35 +00001281
Alexander Duyck9a064122017-03-14 10:15:23 -07001282 rx_buffer = i40e_get_rx_buffer(rx_ring, size);
1283
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001284 /* retrieve a buffer from the ring */
1285 if (skb)
1286 i40e_add_rx_frag(rx_ring, rx_buffer, skb, size);
1287 else
1288 skb = i40e_construct_skb(rx_ring, rx_buffer, size);
1289
1290 /* exit if we failed to retrieve a buffer */
1291 if (!skb) {
1292 rx_ring->rx_stats.alloc_buff_failed++;
1293 rx_buffer->pagecnt_bias++;
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001294 break;
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001295 }
Mitch Williamsa132af22015-01-24 09:58:35 +00001296
Alexander Duycka0cfc312017-03-14 10:15:24 -07001297 i40e_put_rx_buffer(rx_ring, rx_buffer);
Mitch Williamsa132af22015-01-24 09:58:35 +00001298 cleaned_count++;
1299
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001300 if (i40e_is_non_eop(rx_ring, rx_desc, skb))
Mitch Williamsa132af22015-01-24 09:58:35 +00001301 continue;
Mitch Williamsa132af22015-01-24 09:58:35 +00001302
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001303 /* ERR_MASK will only have valid bits if EOP set, and
1304 * what we are doing here is actually checking
1305 * I40E_RX_DESC_ERROR_RXE_SHIFT, since it is the zeroth bit in
1306 * the error field
1307 */
1308 if (unlikely(i40e_test_staterr(rx_desc, BIT(I40E_RXD_QW1_ERROR_SHIFT)))) {
Mitch Williamsa132af22015-01-24 09:58:35 +00001309 dev_kfree_skb_any(skb);
Alexander Duyck741b8b82017-02-21 15:55:41 -08001310 skb = NULL;
Mitch Williamsa132af22015-01-24 09:58:35 +00001311 continue;
Greg Rose7f12ad72013-12-21 06:12:51 +00001312 }
1313
Scott Petersone72e5652017-02-09 23:40:25 -08001314 if (i40e_cleanup_headers(rx_ring, skb)) {
1315 skb = NULL;
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001316 continue;
Scott Petersone72e5652017-02-09 23:40:25 -08001317 }
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001318
Greg Rose7f12ad72013-12-21 06:12:51 +00001319 /* probably a little skewed due to removing CRC */
1320 total_rx_bytes += skb->len;
Greg Rose7f12ad72013-12-21 06:12:51 +00001321
Alexander Duyck99dad8b2016-09-27 11:28:50 -07001322 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1323 rx_ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >>
1324 I40E_RXD_QW1_PTYPE_SHIFT;
1325
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001326 /* populate checksum, VLAN, and protocol */
1327 i40evf_process_skb_fields(rx_ring, rx_desc, skb, rx_ptype);
Greg Rose7f12ad72013-12-21 06:12:51 +00001328
Greg Rose7f12ad72013-12-21 06:12:51 +00001329
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001330 vlan_tag = (qword & BIT(I40E_RX_DESC_STATUS_L2TAG1P_SHIFT)) ?
1331 le16_to_cpu(rx_desc->wb.qword0.lo_dword.l2tag1) : 0;
1332
Greg Rose7f12ad72013-12-21 06:12:51 +00001333 i40e_receive_skb(rx_ring, skb, vlan_tag);
Scott Petersone72e5652017-02-09 23:40:25 -08001334 skb = NULL;
Greg Rose7f12ad72013-12-21 06:12:51 +00001335
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001336 /* update budget accounting */
1337 total_rx_packets++;
1338 }
Greg Rose7f12ad72013-12-21 06:12:51 +00001339
Scott Petersone72e5652017-02-09 23:40:25 -08001340 rx_ring->skb = skb;
1341
Greg Rose7f12ad72013-12-21 06:12:51 +00001342 u64_stats_update_begin(&rx_ring->syncp);
1343 rx_ring->stats.packets += total_rx_packets;
1344 rx_ring->stats.bytes += total_rx_bytes;
1345 u64_stats_update_end(&rx_ring->syncp);
1346 rx_ring->q_vector->rx.total_packets += total_rx_packets;
1347 rx_ring->q_vector->rx.total_bytes += total_rx_bytes;
1348
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001349 /* guarantee a trip back through this routine if there was a failure */
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001350 return failure ? budget : total_rx_packets;
Greg Rose7f12ad72013-12-21 06:12:51 +00001351}
1352
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001353static u32 i40e_buildreg_itr(const int type, const u16 itr)
1354{
1355 u32 val;
1356
1357 val = I40E_VFINT_DYN_CTLN1_INTENA_MASK |
Jesse Brandeburg40d72a52016-01-13 16:51:45 -08001358 /* Don't clear PBA because that can cause lost interrupts that
1359 * came in while we were cleaning/polling
1360 */
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001361 (type << I40E_VFINT_DYN_CTLN1_ITR_INDX_SHIFT) |
1362 (itr << I40E_VFINT_DYN_CTLN1_INTERVAL_SHIFT);
1363
1364 return val;
1365}
1366
1367/* a small macro to shorten up some long lines */
1368#define INTREG I40E_VFINT_DYN_CTLN1
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08001369static inline int get_rx_itr(struct i40e_vsi *vsi, int idx)
Jacob Keller65e87c02016-09-12 14:18:44 -07001370{
1371 struct i40evf_adapter *adapter = vsi->back;
1372
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08001373 return adapter->rx_rings[idx].rx_itr_setting;
Jacob Keller65e87c02016-09-12 14:18:44 -07001374}
1375
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08001376static inline int get_tx_itr(struct i40e_vsi *vsi, int idx)
Jacob Keller65e87c02016-09-12 14:18:44 -07001377{
1378 struct i40evf_adapter *adapter = vsi->back;
1379
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08001380 return adapter->tx_rings[idx].tx_itr_setting;
Jacob Keller65e87c02016-09-12 14:18:44 -07001381}
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001382
Greg Rose7f12ad72013-12-21 06:12:51 +00001383/**
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001384 * i40e_update_enable_itr - Update itr and re-enable MSIX interrupt
1385 * @vsi: the VSI we care about
1386 * @q_vector: q_vector for which itr is being updated and interrupt enabled
1387 *
1388 **/
1389static inline void i40e_update_enable_itr(struct i40e_vsi *vsi,
1390 struct i40e_q_vector *q_vector)
1391{
1392 struct i40e_hw *hw = &vsi->back->hw;
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001393 bool rx = false, tx = false;
1394 u32 rxval, txval;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001395 int vector;
Jacob Keller65e87c02016-09-12 14:18:44 -07001396 int idx = q_vector->v_idx;
1397 int rx_itr_setting, tx_itr_setting;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001398
1399 vector = (q_vector->v_idx + vsi->base_vector);
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001400
1401 /* avoid dynamic calculation if in countdown mode OR if
1402 * all dynamic is disabled
1403 */
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001404 rxval = txval = i40e_buildreg_itr(I40E_ITR_NONE, 0);
1405
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08001406 rx_itr_setting = get_rx_itr(vsi, idx);
1407 tx_itr_setting = get_tx_itr(vsi, idx);
Jacob Keller65e87c02016-09-12 14:18:44 -07001408
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001409 if (q_vector->itr_countdown > 0 ||
Jacob Keller65e87c02016-09-12 14:18:44 -07001410 (!ITR_IS_DYNAMIC(rx_itr_setting) &&
1411 !ITR_IS_DYNAMIC(tx_itr_setting))) {
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001412 goto enable_int;
1413 }
1414
Jacob Keller65e87c02016-09-12 14:18:44 -07001415 if (ITR_IS_DYNAMIC(rx_itr_setting)) {
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001416 rx = i40e_set_new_dynamic_itr(&q_vector->rx);
1417 rxval = i40e_buildreg_itr(I40E_RX_ITR, q_vector->rx.itr);
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001418 }
Jesse Brandeburg4eeb1ff2015-11-18 17:35:42 -08001419
Jacob Keller65e87c02016-09-12 14:18:44 -07001420 if (ITR_IS_DYNAMIC(tx_itr_setting)) {
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001421 tx = i40e_set_new_dynamic_itr(&q_vector->tx);
1422 txval = i40e_buildreg_itr(I40E_TX_ITR, q_vector->tx.itr);
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001423 }
Jesse Brandeburg4eeb1ff2015-11-18 17:35:42 -08001424
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001425 if (rx || tx) {
1426 /* get the higher of the two ITR adjustments and
1427 * use the same value for both ITR registers
1428 * when in adaptive mode (Rx and/or Tx)
1429 */
1430 u16 itr = max(q_vector->tx.itr, q_vector->rx.itr);
1431
1432 q_vector->tx.itr = q_vector->rx.itr = itr;
1433 txval = i40e_buildreg_itr(I40E_TX_ITR, itr);
1434 tx = true;
1435 rxval = i40e_buildreg_itr(I40E_RX_ITR, itr);
1436 rx = true;
1437 }
1438
1439 /* only need to enable the interrupt once, but need
1440 * to possibly update both ITR values
1441 */
1442 if (rx) {
1443 /* set the INTENA_MSK_MASK so that this first write
1444 * won't actually enable the interrupt, instead just
1445 * updating the ITR (it's bit 31 PF and VF)
1446 */
1447 rxval |= BIT(31);
1448 /* don't check _DOWN because interrupt isn't being enabled */
1449 wr32(hw, INTREG(vector - 1), rxval);
1450 }
1451
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001452enable_int:
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001453 if (!test_bit(__I40E_DOWN, &vsi->state))
1454 wr32(hw, INTREG(vector - 1), txval);
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001455
1456 if (q_vector->itr_countdown)
1457 q_vector->itr_countdown--;
1458 else
1459 q_vector->itr_countdown = ITR_COUNTDOWN_START;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001460}
1461
1462/**
Greg Rose7f12ad72013-12-21 06:12:51 +00001463 * i40evf_napi_poll - NAPI polling Rx/Tx cleanup routine
1464 * @napi: napi struct with our devices info in it
1465 * @budget: amount of work driver is allowed to do this pass, in packets
1466 *
1467 * This function will clean all queues associated with a q_vector.
1468 *
1469 * Returns the amount of work done
1470 **/
1471int i40evf_napi_poll(struct napi_struct *napi, int budget)
1472{
1473 struct i40e_q_vector *q_vector =
1474 container_of(napi, struct i40e_q_vector, napi);
1475 struct i40e_vsi *vsi = q_vector->vsi;
1476 struct i40e_ring *ring;
1477 bool clean_complete = true;
Anjali Singhai Jainc29af372015-01-10 01:07:19 +00001478 bool arm_wb = false;
Greg Rose7f12ad72013-12-21 06:12:51 +00001479 int budget_per_ring;
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07001480 int work_done = 0;
Greg Rose7f12ad72013-12-21 06:12:51 +00001481
1482 if (test_bit(__I40E_DOWN, &vsi->state)) {
1483 napi_complete(napi);
1484 return 0;
1485 }
1486
1487 /* Since the actual Tx work is minimal, we can give the Tx a larger
1488 * budget and be more aggressive about cleaning up the Tx descriptors.
1489 */
Anjali Singhai Jainc29af372015-01-10 01:07:19 +00001490 i40e_for_each_ring(ring, q_vector->tx) {
Alexander Duycka619afe2016-03-07 09:30:03 -08001491 if (!i40e_clean_tx_irq(vsi, ring, budget)) {
Alexander Duyckf2edaaa2016-03-07 09:29:57 -08001492 clean_complete = false;
1493 continue;
1494 }
1495 arm_wb |= ring->arm_wb;
Jesse Brandeburg0deda862015-07-23 16:54:34 -04001496 ring->arm_wb = false;
Anjali Singhai Jainc29af372015-01-10 01:07:19 +00001497 }
Greg Rose7f12ad72013-12-21 06:12:51 +00001498
Alexander Duyckc67cace2015-09-24 09:04:26 -07001499 /* Handle case where we are called by netpoll with a budget of 0 */
1500 if (budget <= 0)
1501 goto tx_only;
1502
Greg Rose7f12ad72013-12-21 06:12:51 +00001503 /* We attempt to distribute budget to each Rx queue fairly, but don't
1504 * allow the budget to go below 1 because that would exit polling early.
1505 */
1506 budget_per_ring = max(budget/q_vector->num_ringpairs, 1);
1507
Mitch Williamsa132af22015-01-24 09:58:35 +00001508 i40e_for_each_ring(ring, q_vector->rx) {
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001509 int cleaned = i40e_clean_rx_irq(ring, budget_per_ring);
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07001510
1511 work_done += cleaned;
Alexander Duyckf2edaaa2016-03-07 09:29:57 -08001512 /* if we clean as many as budgeted, we must not be done */
1513 if (cleaned >= budget_per_ring)
1514 clean_complete = false;
Mitch Williamsa132af22015-01-24 09:58:35 +00001515 }
Greg Rose7f12ad72013-12-21 06:12:51 +00001516
1517 /* If work not completed, return budget and polling will return */
Anjali Singhai Jainc29af372015-01-10 01:07:19 +00001518 if (!clean_complete) {
Alan Brady96db7762016-09-14 16:24:38 -07001519 const cpumask_t *aff_mask = &q_vector->affinity_mask;
1520 int cpu_id = smp_processor_id();
1521
1522 /* It is possible that the interrupt affinity has changed but,
1523 * if the cpu is pegged at 100%, polling will never exit while
1524 * traffic continues and the interrupt will be stuck on this
1525 * cpu. We check to make sure affinity is correct before we
1526 * continue to poll, otherwise we must stop polling so the
1527 * interrupt can move to the correct cpu.
1528 */
1529 if (likely(cpumask_test_cpu(cpu_id, aff_mask))) {
Alexander Duyckc67cace2015-09-24 09:04:26 -07001530tx_only:
Alan Brady96db7762016-09-14 16:24:38 -07001531 if (arm_wb) {
1532 q_vector->tx.ring[0].tx_stats.tx_force_wb++;
1533 i40e_enable_wb_on_itr(vsi, q_vector);
1534 }
1535 return budget;
Anjali Singhai Jain164c9f52015-10-21 19:47:08 -04001536 }
Anjali Singhai Jainc29af372015-01-10 01:07:19 +00001537 }
Greg Rose7f12ad72013-12-21 06:12:51 +00001538
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -04001539 if (vsi->back->flags & I40E_TXR_FLAGS_WB_ON_ITR)
1540 q_vector->arm_wb_state = false;
1541
Greg Rose7f12ad72013-12-21 06:12:51 +00001542 /* Work is done so exit the polling mode and re-enable the interrupt */
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07001543 napi_complete_done(napi, work_done);
Alan Brady96db7762016-09-14 16:24:38 -07001544
1545 /* If we're prematurely stopping polling to fix the interrupt
1546 * affinity we want to make sure polling starts back up so we
1547 * issue a call to i40evf_force_wb which triggers a SW interrupt.
1548 */
1549 if (!clean_complete)
1550 i40evf_force_wb(vsi, q_vector);
1551 else
1552 i40e_update_enable_itr(vsi, q_vector);
1553
Alexander Duyck6beb84a2016-11-08 13:05:16 -08001554 return min(work_done, budget - 1);
Greg Rose7f12ad72013-12-21 06:12:51 +00001555}
1556
1557/**
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04001558 * i40evf_tx_prepare_vlan_flags - prepare generic TX VLAN tagging flags for HW
Greg Rose7f12ad72013-12-21 06:12:51 +00001559 * @skb: send buffer
1560 * @tx_ring: ring to send buffer on
1561 * @flags: the tx flags to be set
1562 *
1563 * Checks the skb and set up correspondingly several generic transmit flags
1564 * related to VLAN tagging for the HW, such as VLAN, DCB, etc.
1565 *
1566 * Returns error code indicate the frame should be dropped upon error and the
1567 * otherwise returns 0 to indicate the flags has been set properly.
1568 **/
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04001569static inline int i40evf_tx_prepare_vlan_flags(struct sk_buff *skb,
1570 struct i40e_ring *tx_ring,
1571 u32 *flags)
Greg Rose7f12ad72013-12-21 06:12:51 +00001572{
1573 __be16 protocol = skb->protocol;
1574 u32 tx_flags = 0;
1575
Greg Rose31eaacc2015-03-31 00:45:03 -07001576 if (protocol == htons(ETH_P_8021Q) &&
1577 !(tx_ring->netdev->features & NETIF_F_HW_VLAN_CTAG_TX)) {
1578 /* When HW VLAN acceleration is turned off by the user the
1579 * stack sets the protocol to 8021q so that the driver
1580 * can take any steps required to support the SW only
1581 * VLAN handling. In our case the driver doesn't need
1582 * to take any further steps so just set the protocol
1583 * to the encapsulated ethertype.
1584 */
1585 skb->protocol = vlan_get_protocol(skb);
1586 goto out;
1587 }
1588
Greg Rose7f12ad72013-12-21 06:12:51 +00001589 /* if we have a HW VLAN tag being added, default to the HW one */
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01001590 if (skb_vlan_tag_present(skb)) {
1591 tx_flags |= skb_vlan_tag_get(skb) << I40E_TX_FLAGS_VLAN_SHIFT;
Greg Rose7f12ad72013-12-21 06:12:51 +00001592 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
1593 /* else if it is a SW VLAN, check the next protocol and store the tag */
1594 } else if (protocol == htons(ETH_P_8021Q)) {
1595 struct vlan_hdr *vhdr, _vhdr;
Jesse Brandeburg6995b362015-08-28 17:55:54 -04001596
Greg Rose7f12ad72013-12-21 06:12:51 +00001597 vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
1598 if (!vhdr)
1599 return -EINVAL;
1600
1601 protocol = vhdr->h_vlan_encapsulated_proto;
1602 tx_flags |= ntohs(vhdr->h_vlan_TCI) << I40E_TX_FLAGS_VLAN_SHIFT;
1603 tx_flags |= I40E_TX_FLAGS_SW_VLAN;
1604 }
1605
Greg Rose31eaacc2015-03-31 00:45:03 -07001606out:
Greg Rose7f12ad72013-12-21 06:12:51 +00001607 *flags = tx_flags;
1608 return 0;
1609}
1610
1611/**
1612 * i40e_tso - set up the tso context descriptor
Alexander Duyck52ea3e82016-11-28 16:05:59 -08001613 * @first: pointer to first Tx buffer for xmit
Greg Rose7f12ad72013-12-21 06:12:51 +00001614 * @hdr_len: ptr to the size of the packet header
Shannon Nelson9c883bd2015-10-21 19:47:02 -04001615 * @cd_type_cmd_tso_mss: Quad Word 1
Greg Rose7f12ad72013-12-21 06:12:51 +00001616 *
1617 * Returns 0 if no TSO can happen, 1 if tso is going, or error
1618 **/
Alexander Duyck52ea3e82016-11-28 16:05:59 -08001619static int i40e_tso(struct i40e_tx_buffer *first, u8 *hdr_len,
1620 u64 *cd_type_cmd_tso_mss)
Greg Rose7f12ad72013-12-21 06:12:51 +00001621{
Alexander Duyck52ea3e82016-11-28 16:05:59 -08001622 struct sk_buff *skb = first->skb;
Alexander Duyck03f9d6a2016-01-24 21:16:20 -08001623 u64 cd_cmd, cd_tso_len, cd_mss;
Alexander Duyckc7770192016-01-24 21:16:35 -08001624 union {
1625 struct iphdr *v4;
1626 struct ipv6hdr *v6;
1627 unsigned char *hdr;
1628 } ip;
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08001629 union {
1630 struct tcphdr *tcp;
Alexander Duyck54532052016-01-24 21:17:29 -08001631 struct udphdr *udp;
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08001632 unsigned char *hdr;
1633 } l4;
1634 u32 paylen, l4_offset;
Alexander Duyck52ea3e82016-11-28 16:05:59 -08001635 u16 gso_segs, gso_size;
Greg Rose7f12ad72013-12-21 06:12:51 +00001636 int err;
Greg Rose7f12ad72013-12-21 06:12:51 +00001637
Shannon Nelsone9f65632016-01-04 10:33:04 -08001638 if (skb->ip_summed != CHECKSUM_PARTIAL)
1639 return 0;
1640
Greg Rose7f12ad72013-12-21 06:12:51 +00001641 if (!skb_is_gso(skb))
1642 return 0;
1643
Francois Romieufe6d4aa2014-03-30 03:14:53 +00001644 err = skb_cow_head(skb, 0);
1645 if (err < 0)
1646 return err;
Greg Rose7f12ad72013-12-21 06:12:51 +00001647
Alexander Duyckc7770192016-01-24 21:16:35 -08001648 ip.hdr = skb_network_header(skb);
1649 l4.hdr = skb_transport_header(skb);
Anjali Singhai85e76d02015-02-21 06:44:16 +00001650
Alexander Duyckc7770192016-01-24 21:16:35 -08001651 /* initialize outer IP header fields */
1652 if (ip.v4->version == 4) {
1653 ip.v4->tot_len = 0;
1654 ip.v4->check = 0;
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08001655 } else {
Alexander Duyckc7770192016-01-24 21:16:35 -08001656 ip.v6->payload_len = 0;
1657 }
1658
Alexander Duyck577389a2016-04-02 00:06:56 -07001659 if (skb_shinfo(skb)->gso_type & (SKB_GSO_GRE |
Alexander Duyck1c7b4a22016-04-14 17:19:25 -04001660 SKB_GSO_GRE_CSUM |
Tom Herbert7e133182016-05-18 09:06:10 -07001661 SKB_GSO_IPXIP4 |
Alexander Duyckbf2d1df2016-05-18 10:44:53 -07001662 SKB_GSO_IPXIP6 |
Alexander Duyck577389a2016-04-02 00:06:56 -07001663 SKB_GSO_UDP_TUNNEL |
Alexander Duyck54532052016-01-24 21:17:29 -08001664 SKB_GSO_UDP_TUNNEL_CSUM)) {
Alexander Duyck1c7b4a22016-04-14 17:19:25 -04001665 if (!(skb_shinfo(skb)->gso_type & SKB_GSO_PARTIAL) &&
1666 (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_TUNNEL_CSUM)) {
1667 l4.udp->len = 0;
1668
Alexander Duyck54532052016-01-24 21:17:29 -08001669 /* determine offset of outer transport header */
1670 l4_offset = l4.hdr - skb->data;
1671
1672 /* remove payload length from outer checksum */
Alexander Duyck24d41e52016-03-18 16:06:47 -07001673 paylen = skb->len - l4_offset;
Jacob Kellerb9c015d2016-12-12 15:44:17 -08001674 csum_replace_by_diff(&l4.udp->check,
1675 (__force __wsum)htonl(paylen));
Alexander Duyck54532052016-01-24 21:17:29 -08001676 }
1677
Alexander Duyckc7770192016-01-24 21:16:35 -08001678 /* reset pointers to inner headers */
1679 ip.hdr = skb_inner_network_header(skb);
1680 l4.hdr = skb_inner_transport_header(skb);
1681
1682 /* initialize inner IP header fields */
1683 if (ip.v4->version == 4) {
1684 ip.v4->tot_len = 0;
1685 ip.v4->check = 0;
1686 } else {
1687 ip.v6->payload_len = 0;
1688 }
Greg Rose7f12ad72013-12-21 06:12:51 +00001689 }
1690
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08001691 /* determine offset of inner transport header */
1692 l4_offset = l4.hdr - skb->data;
1693
1694 /* remove payload length from inner checksum */
Alexander Duyck24d41e52016-03-18 16:06:47 -07001695 paylen = skb->len - l4_offset;
Jacob Kellerb9c015d2016-12-12 15:44:17 -08001696 csum_replace_by_diff(&l4.tcp->check, (__force __wsum)htonl(paylen));
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08001697
1698 /* compute length of segmentation header */
1699 *hdr_len = (l4.tcp->doff * 4) + l4_offset;
Greg Rose7f12ad72013-12-21 06:12:51 +00001700
Alexander Duyck52ea3e82016-11-28 16:05:59 -08001701 /* pull values out of skb_shinfo */
1702 gso_size = skb_shinfo(skb)->gso_size;
1703 gso_segs = skb_shinfo(skb)->gso_segs;
1704
1705 /* update GSO size and bytecount with header size */
1706 first->gso_segs = gso_segs;
1707 first->bytecount += (first->gso_segs - 1) * *hdr_len;
1708
Greg Rose7f12ad72013-12-21 06:12:51 +00001709 /* find the field values */
1710 cd_cmd = I40E_TX_CTX_DESC_TSO;
1711 cd_tso_len = skb->len - *hdr_len;
Alexander Duyck52ea3e82016-11-28 16:05:59 -08001712 cd_mss = gso_size;
Alexander Duyck03f9d6a2016-01-24 21:16:20 -08001713 *cd_type_cmd_tso_mss |= (cd_cmd << I40E_TXD_CTX_QW1_CMD_SHIFT) |
1714 (cd_tso_len << I40E_TXD_CTX_QW1_TSO_LEN_SHIFT) |
1715 (cd_mss << I40E_TXD_CTX_QW1_MSS_SHIFT);
Greg Rose7f12ad72013-12-21 06:12:51 +00001716 return 1;
1717}
1718
1719/**
1720 * i40e_tx_enable_csum - Enable Tx checksum offloads
1721 * @skb: send buffer
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04001722 * @tx_flags: pointer to Tx flags currently set
Greg Rose7f12ad72013-12-21 06:12:51 +00001723 * @td_cmd: Tx descriptor command bits to set
1724 * @td_offset: Tx descriptor header offsets to set
Alexander Duyck529f1f62016-01-24 21:17:10 -08001725 * @tx_ring: Tx descriptor ring
Greg Rose7f12ad72013-12-21 06:12:51 +00001726 * @cd_tunneling: ptr to context desc bits
1727 **/
Alexander Duyck529f1f62016-01-24 21:17:10 -08001728static int i40e_tx_enable_csum(struct sk_buff *skb, u32 *tx_flags,
1729 u32 *td_cmd, u32 *td_offset,
1730 struct i40e_ring *tx_ring,
1731 u32 *cd_tunneling)
Greg Rose7f12ad72013-12-21 06:12:51 +00001732{
Alexander Duyckb96b78f2016-01-24 21:16:42 -08001733 union {
1734 struct iphdr *v4;
1735 struct ipv6hdr *v6;
1736 unsigned char *hdr;
1737 } ip;
1738 union {
1739 struct tcphdr *tcp;
1740 struct udphdr *udp;
1741 unsigned char *hdr;
1742 } l4;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08001743 unsigned char *exthdr;
Jesse Brandeburgd1bd7432016-04-01 03:56:04 -07001744 u32 offset, cmd = 0;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08001745 __be16 frag_off;
Alexander Duyckb96b78f2016-01-24 21:16:42 -08001746 u8 l4_proto = 0;
1747
Alexander Duyck529f1f62016-01-24 21:17:10 -08001748 if (skb->ip_summed != CHECKSUM_PARTIAL)
1749 return 0;
1750
Alexander Duyckb96b78f2016-01-24 21:16:42 -08001751 ip.hdr = skb_network_header(skb);
1752 l4.hdr = skb_transport_header(skb);
Greg Rose7f12ad72013-12-21 06:12:51 +00001753
Alexander Duyck475b4202016-01-24 21:17:01 -08001754 /* compute outer L2 header size */
1755 offset = ((ip.hdr - skb->data) / 2) << I40E_TX_DESC_LENGTH_MACLEN_SHIFT;
1756
Greg Rose7f12ad72013-12-21 06:12:51 +00001757 if (skb->encapsulation) {
Jesse Brandeburgd1bd7432016-04-01 03:56:04 -07001758 u32 tunnel = 0;
Alexander Duycka0064722016-01-24 21:16:48 -08001759 /* define outer network header type */
1760 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
Alexander Duyck475b4202016-01-24 21:17:01 -08001761 tunnel |= (*tx_flags & I40E_TX_FLAGS_TSO) ?
1762 I40E_TX_CTX_EXT_IP_IPV4 :
1763 I40E_TX_CTX_EXT_IP_IPV4_NO_CSUM;
1764
Alexander Duycka0064722016-01-24 21:16:48 -08001765 l4_proto = ip.v4->protocol;
1766 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
Alexander Duyck475b4202016-01-24 21:17:01 -08001767 tunnel |= I40E_TX_CTX_EXT_IP_IPV6;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08001768
1769 exthdr = ip.hdr + sizeof(*ip.v6);
Alexander Duycka0064722016-01-24 21:16:48 -08001770 l4_proto = ip.v6->nexthdr;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08001771 if (l4.hdr != exthdr)
1772 ipv6_skip_exthdr(skb, exthdr - skb->data,
1773 &l4_proto, &frag_off);
Alexander Duycka0064722016-01-24 21:16:48 -08001774 }
1775
1776 /* define outer transport */
1777 switch (l4_proto) {
Anjali Singhai Jain45991202015-02-27 09:15:29 +00001778 case IPPROTO_UDP:
Alexander Duyck475b4202016-01-24 21:17:01 -08001779 tunnel |= I40E_TXD_CTX_UDP_TUNNELING;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04001780 *tx_flags |= I40E_TX_FLAGS_VXLAN_TUNNEL;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00001781 break;
Alexander Duycka0064722016-01-24 21:16:48 -08001782 case IPPROTO_GRE:
Alexander Duyck475b4202016-01-24 21:17:01 -08001783 tunnel |= I40E_TXD_CTX_GRE_TUNNELING;
Alexander Duycka0064722016-01-24 21:16:48 -08001784 *tx_flags |= I40E_TX_FLAGS_VXLAN_TUNNEL;
1785 break;
Alexander Duyck577389a2016-04-02 00:06:56 -07001786 case IPPROTO_IPIP:
1787 case IPPROTO_IPV6:
1788 *tx_flags |= I40E_TX_FLAGS_VXLAN_TUNNEL;
1789 l4.hdr = skb_inner_network_header(skb);
1790 break;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00001791 default:
Alexander Duyck529f1f62016-01-24 21:17:10 -08001792 if (*tx_flags & I40E_TX_FLAGS_TSO)
1793 return -1;
1794
1795 skb_checksum_help(skb);
1796 return 0;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00001797 }
Alexander Duyckb96b78f2016-01-24 21:16:42 -08001798
Alexander Duyck577389a2016-04-02 00:06:56 -07001799 /* compute outer L3 header size */
1800 tunnel |= ((l4.hdr - ip.hdr) / 4) <<
1801 I40E_TXD_CTX_QW0_EXT_IPLEN_SHIFT;
1802
1803 /* switch IP header pointer from outer to inner header */
1804 ip.hdr = skb_inner_network_header(skb);
1805
Alexander Duyck475b4202016-01-24 21:17:01 -08001806 /* compute tunnel header size */
1807 tunnel |= ((ip.hdr - l4.hdr) / 2) <<
1808 I40E_TXD_CTX_QW0_NATLEN_SHIFT;
1809
Alexander Duyck54532052016-01-24 21:17:29 -08001810 /* indicate if we need to offload outer UDP header */
1811 if ((*tx_flags & I40E_TX_FLAGS_TSO) &&
Alexander Duyck1c7b4a22016-04-14 17:19:25 -04001812 !(skb_shinfo(skb)->gso_type & SKB_GSO_PARTIAL) &&
Alexander Duyck54532052016-01-24 21:17:29 -08001813 (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_TUNNEL_CSUM))
1814 tunnel |= I40E_TXD_CTX_QW0_L4T_CS_MASK;
1815
Alexander Duyck475b4202016-01-24 21:17:01 -08001816 /* record tunnel offload values */
1817 *cd_tunneling |= tunnel;
1818
Alexander Duyckb96b78f2016-01-24 21:16:42 -08001819 /* switch L4 header pointer from outer to inner */
Alexander Duyckb96b78f2016-01-24 21:16:42 -08001820 l4.hdr = skb_inner_transport_header(skb);
Alexander Duycka0064722016-01-24 21:16:48 -08001821 l4_proto = 0;
Greg Rose7f12ad72013-12-21 06:12:51 +00001822
Alexander Duycka0064722016-01-24 21:16:48 -08001823 /* reset type as we transition from outer to inner headers */
1824 *tx_flags &= ~(I40E_TX_FLAGS_IPV4 | I40E_TX_FLAGS_IPV6);
1825 if (ip.v4->version == 4)
1826 *tx_flags |= I40E_TX_FLAGS_IPV4;
1827 if (ip.v6->version == 6)
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04001828 *tx_flags |= I40E_TX_FLAGS_IPV6;
Greg Rose7f12ad72013-12-21 06:12:51 +00001829 }
1830
1831 /* Enable IP checksum offloads */
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04001832 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
Alexander Duyckb96b78f2016-01-24 21:16:42 -08001833 l4_proto = ip.v4->protocol;
Greg Rose7f12ad72013-12-21 06:12:51 +00001834 /* the stack computes the IP header already, the only time we
1835 * need the hardware to recompute it is in the case of TSO.
1836 */
Alexander Duyck475b4202016-01-24 21:17:01 -08001837 cmd |= (*tx_flags & I40E_TX_FLAGS_TSO) ?
1838 I40E_TX_DESC_CMD_IIPT_IPV4_CSUM :
1839 I40E_TX_DESC_CMD_IIPT_IPV4;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04001840 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
Alexander Duyck475b4202016-01-24 21:17:01 -08001841 cmd |= I40E_TX_DESC_CMD_IIPT_IPV6;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08001842
1843 exthdr = ip.hdr + sizeof(*ip.v6);
1844 l4_proto = ip.v6->nexthdr;
1845 if (l4.hdr != exthdr)
1846 ipv6_skip_exthdr(skb, exthdr - skb->data,
1847 &l4_proto, &frag_off);
Greg Rose7f12ad72013-12-21 06:12:51 +00001848 }
Alexander Duyckb96b78f2016-01-24 21:16:42 -08001849
Alexander Duyck475b4202016-01-24 21:17:01 -08001850 /* compute inner L3 header size */
1851 offset |= ((l4.hdr - ip.hdr) / 4) << I40E_TX_DESC_LENGTH_IPLEN_SHIFT;
Greg Rose7f12ad72013-12-21 06:12:51 +00001852
1853 /* Enable L4 checksum offloads */
Alexander Duyckb96b78f2016-01-24 21:16:42 -08001854 switch (l4_proto) {
Greg Rose7f12ad72013-12-21 06:12:51 +00001855 case IPPROTO_TCP:
1856 /* enable checksum offloads */
Alexander Duyck475b4202016-01-24 21:17:01 -08001857 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_TCP;
1858 offset |= l4.tcp->doff << I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
Greg Rose7f12ad72013-12-21 06:12:51 +00001859 break;
1860 case IPPROTO_SCTP:
1861 /* enable SCTP checksum offload */
Alexander Duyck475b4202016-01-24 21:17:01 -08001862 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_SCTP;
1863 offset |= (sizeof(struct sctphdr) >> 2) <<
1864 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
Greg Rose7f12ad72013-12-21 06:12:51 +00001865 break;
1866 case IPPROTO_UDP:
1867 /* enable UDP checksum offload */
Alexander Duyck475b4202016-01-24 21:17:01 -08001868 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_UDP;
1869 offset |= (sizeof(struct udphdr) >> 2) <<
1870 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
Greg Rose7f12ad72013-12-21 06:12:51 +00001871 break;
1872 default:
Alexander Duyck529f1f62016-01-24 21:17:10 -08001873 if (*tx_flags & I40E_TX_FLAGS_TSO)
1874 return -1;
1875 skb_checksum_help(skb);
1876 return 0;
Greg Rose7f12ad72013-12-21 06:12:51 +00001877 }
Alexander Duyck475b4202016-01-24 21:17:01 -08001878
1879 *td_cmd |= cmd;
1880 *td_offset |= offset;
Alexander Duyck529f1f62016-01-24 21:17:10 -08001881
1882 return 1;
Greg Rose7f12ad72013-12-21 06:12:51 +00001883}
1884
1885/**
1886 * i40e_create_tx_ctx Build the Tx context descriptor
1887 * @tx_ring: ring to create the descriptor on
1888 * @cd_type_cmd_tso_mss: Quad Word 1
1889 * @cd_tunneling: Quad Word 0 - bits 0-31
1890 * @cd_l2tag2: Quad Word 0 - bits 32-63
1891 **/
1892static void i40e_create_tx_ctx(struct i40e_ring *tx_ring,
1893 const u64 cd_type_cmd_tso_mss,
1894 const u32 cd_tunneling, const u32 cd_l2tag2)
1895{
1896 struct i40e_tx_context_desc *context_desc;
1897 int i = tx_ring->next_to_use;
1898
Jesse Brandeburgff40dd52014-02-14 02:14:41 +00001899 if ((cd_type_cmd_tso_mss == I40E_TX_DESC_DTYPE_CONTEXT) &&
1900 !cd_tunneling && !cd_l2tag2)
Greg Rose7f12ad72013-12-21 06:12:51 +00001901 return;
1902
1903 /* grab the next descriptor */
1904 context_desc = I40E_TX_CTXTDESC(tx_ring, i);
1905
1906 i++;
1907 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
1908
1909 /* cpu_to_le32 and assign to struct fields */
1910 context_desc->tunneling_params = cpu_to_le32(cd_tunneling);
1911 context_desc->l2tag2 = cpu_to_le16(cd_l2tag2);
Jesse Brandeburg3efbbb22014-06-04 20:41:54 +00001912 context_desc->rsvd = cpu_to_le16(0);
Greg Rose7f12ad72013-12-21 06:12:51 +00001913 context_desc->type_cmd_tso_mss = cpu_to_le64(cd_type_cmd_tso_mss);
1914}
1915
Jesse Brandeburg4eeb1ff2015-11-18 17:35:42 -08001916/**
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07001917 * __i40evf_chk_linearize - Check if there are more than 8 buffers per packet
Anjali Singhai71da6192015-02-21 06:42:35 +00001918 * @skb: send buffer
Anjali Singhai71da6192015-02-21 06:42:35 +00001919 *
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07001920 * Note: Our HW can't DMA more than 8 buffers to build a packet on the wire
1921 * and so we need to figure out the cases where we need to linearize the skb.
1922 *
1923 * For TSO we need to count the TSO header and segment payload separately.
1924 * As such we need to check cases where we have 7 fragments or more as we
1925 * can potentially require 9 DMA transactions, 1 for the TSO header, 1 for
1926 * the segment payload in the first descriptor, and another 7 for the
1927 * fragments.
Anjali Singhai71da6192015-02-21 06:42:35 +00001928 **/
Alexander Duyck2d374902016-02-17 11:02:50 -08001929bool __i40evf_chk_linearize(struct sk_buff *skb)
Anjali Singhai71da6192015-02-21 06:42:35 +00001930{
Alexander Duyck2d374902016-02-17 11:02:50 -08001931 const struct skb_frag_struct *frag, *stale;
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07001932 int nr_frags, sum;
Anjali Singhai71da6192015-02-21 06:42:35 +00001933
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07001934 /* no need to check if number of frags is less than 7 */
Alexander Duyck2d374902016-02-17 11:02:50 -08001935 nr_frags = skb_shinfo(skb)->nr_frags;
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07001936 if (nr_frags < (I40E_MAX_BUFFER_TXD - 1))
Alexander Duyck2d374902016-02-17 11:02:50 -08001937 return false;
Anjali Singhai71da6192015-02-21 06:42:35 +00001938
Alexander Duyck2d374902016-02-17 11:02:50 -08001939 /* We need to walk through the list and validate that each group
Alexander Duyck841493a2016-09-06 18:05:04 -07001940 * of 6 fragments totals at least gso_size.
Alexander Duyck2d374902016-02-17 11:02:50 -08001941 */
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07001942 nr_frags -= I40E_MAX_BUFFER_TXD - 2;
Alexander Duyck2d374902016-02-17 11:02:50 -08001943 frag = &skb_shinfo(skb)->frags[0];
1944
1945 /* Initialize size to the negative value of gso_size minus 1. We
1946 * use this as the worst case scenerio in which the frag ahead
1947 * of us only provides one byte which is why we are limited to 6
1948 * descriptors for a single transmit as the header and previous
1949 * fragment are already consuming 2 descriptors.
1950 */
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07001951 sum = 1 - skb_shinfo(skb)->gso_size;
Alexander Duyck2d374902016-02-17 11:02:50 -08001952
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07001953 /* Add size of frags 0 through 4 to create our initial sum */
1954 sum += skb_frag_size(frag++);
1955 sum += skb_frag_size(frag++);
1956 sum += skb_frag_size(frag++);
1957 sum += skb_frag_size(frag++);
1958 sum += skb_frag_size(frag++);
Alexander Duyck2d374902016-02-17 11:02:50 -08001959
1960 /* Walk through fragments adding latest fragment, testing it, and
1961 * then removing stale fragments from the sum.
1962 */
1963 stale = &skb_shinfo(skb)->frags[0];
1964 for (;;) {
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07001965 sum += skb_frag_size(frag++);
Alexander Duyck2d374902016-02-17 11:02:50 -08001966
1967 /* if sum is negative we failed to make sufficient progress */
1968 if (sum < 0)
1969 return true;
1970
Alexander Duyck841493a2016-09-06 18:05:04 -07001971 if (!nr_frags--)
Alexander Duyck2d374902016-02-17 11:02:50 -08001972 break;
1973
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07001974 sum -= skb_frag_size(stale++);
Anjali Singhai71da6192015-02-21 06:42:35 +00001975 }
1976
Alexander Duyck2d374902016-02-17 11:02:50 -08001977 return false;
Anjali Singhai71da6192015-02-21 06:42:35 +00001978}
1979
Greg Rose7f12ad72013-12-21 06:12:51 +00001980/**
Jesse Brandeburg8f6a2b02015-04-16 20:06:09 -04001981 * __i40evf_maybe_stop_tx - 2nd level check for tx stop conditions
1982 * @tx_ring: the ring to be checked
1983 * @size: the size buffer we want to assure is available
1984 *
1985 * Returns -EBUSY if a stop is needed, else 0
1986 **/
Alexander Duyck4ec441d2016-02-17 11:02:43 -08001987int __i40evf_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
Jesse Brandeburg8f6a2b02015-04-16 20:06:09 -04001988{
1989 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
1990 /* Memory barrier before checking head and tail */
1991 smp_mb();
1992
1993 /* Check again in a case another CPU has just made room available. */
1994 if (likely(I40E_DESC_UNUSED(tx_ring) < size))
1995 return -EBUSY;
1996
1997 /* A reprieve! - use start_queue because it doesn't call schedule */
1998 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
1999 ++tx_ring->tx_stats.restart_queue;
2000 return 0;
2001}
2002
2003/**
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002004 * i40evf_tx_map - Build the Tx descriptor
Greg Rose7f12ad72013-12-21 06:12:51 +00002005 * @tx_ring: ring to send buffer on
2006 * @skb: send buffer
2007 * @first: first buffer info buffer to use
2008 * @tx_flags: collected send information
2009 * @hdr_len: size of the packet header
2010 * @td_cmd: the command field in the descriptor
2011 * @td_offset: offset for checksum or crc
2012 **/
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002013static inline void i40evf_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
2014 struct i40e_tx_buffer *first, u32 tx_flags,
2015 const u8 hdr_len, u32 td_cmd, u32 td_offset)
Greg Rose7f12ad72013-12-21 06:12:51 +00002016{
2017 unsigned int data_len = skb->data_len;
2018 unsigned int size = skb_headlen(skb);
2019 struct skb_frag_struct *frag;
2020 struct i40e_tx_buffer *tx_bi;
2021 struct i40e_tx_desc *tx_desc;
2022 u16 i = tx_ring->next_to_use;
2023 u32 td_tag = 0;
2024 dma_addr_t dma;
Greg Rose7f12ad72013-12-21 06:12:51 +00002025
2026 if (tx_flags & I40E_TX_FLAGS_HW_VLAN) {
2027 td_cmd |= I40E_TX_DESC_CMD_IL2TAG1;
2028 td_tag = (tx_flags & I40E_TX_FLAGS_VLAN_MASK) >>
2029 I40E_TX_FLAGS_VLAN_SHIFT;
2030 }
2031
Greg Rose7f12ad72013-12-21 06:12:51 +00002032 first->tx_flags = tx_flags;
2033
2034 dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
2035
2036 tx_desc = I40E_TX_DESC(tx_ring, i);
2037 tx_bi = first;
2038
2039 for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002040 unsigned int max_data = I40E_MAX_DATA_PER_TXD_ALIGNED;
2041
Greg Rose7f12ad72013-12-21 06:12:51 +00002042 if (dma_mapping_error(tx_ring->dev, dma))
2043 goto dma_error;
2044
2045 /* record length, and DMA address */
2046 dma_unmap_len_set(tx_bi, len, size);
2047 dma_unmap_addr_set(tx_bi, dma, dma);
2048
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002049 /* align size to end of page */
2050 max_data += -dma & (I40E_MAX_READ_REQ_SIZE - 1);
Greg Rose7f12ad72013-12-21 06:12:51 +00002051 tx_desc->buffer_addr = cpu_to_le64(dma);
2052
2053 while (unlikely(size > I40E_MAX_DATA_PER_TXD)) {
2054 tx_desc->cmd_type_offset_bsz =
2055 build_ctob(td_cmd, td_offset,
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002056 max_data, td_tag);
Greg Rose7f12ad72013-12-21 06:12:51 +00002057
2058 tx_desc++;
2059 i++;
Anjali Singhai Jain6a7fded2015-10-26 19:44:29 -04002060
Greg Rose7f12ad72013-12-21 06:12:51 +00002061 if (i == tx_ring->count) {
2062 tx_desc = I40E_TX_DESC(tx_ring, 0);
2063 i = 0;
2064 }
2065
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002066 dma += max_data;
2067 size -= max_data;
Greg Rose7f12ad72013-12-21 06:12:51 +00002068
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002069 max_data = I40E_MAX_DATA_PER_TXD_ALIGNED;
Greg Rose7f12ad72013-12-21 06:12:51 +00002070 tx_desc->buffer_addr = cpu_to_le64(dma);
2071 }
2072
2073 if (likely(!data_len))
2074 break;
2075
2076 tx_desc->cmd_type_offset_bsz = build_ctob(td_cmd, td_offset,
2077 size, td_tag);
2078
2079 tx_desc++;
2080 i++;
Anjali Singhai Jain6a7fded2015-10-26 19:44:29 -04002081
Greg Rose7f12ad72013-12-21 06:12:51 +00002082 if (i == tx_ring->count) {
2083 tx_desc = I40E_TX_DESC(tx_ring, 0);
2084 i = 0;
2085 }
2086
2087 size = skb_frag_size(frag);
2088 data_len -= size;
2089
2090 dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
2091 DMA_TO_DEVICE);
2092
2093 tx_bi = &tx_ring->tx_bi[i];
2094 }
2095
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002096 netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
Greg Rose7f12ad72013-12-21 06:12:51 +00002097
2098 i++;
2099 if (i == tx_ring->count)
2100 i = 0;
2101
2102 tx_ring->next_to_use = i;
2103
Alexander Duyck4ec441d2016-02-17 11:02:43 -08002104 i40e_maybe_stop_tx(tx_ring, DESC_NEEDED);
Anjali Singhai Jain6a7fded2015-10-26 19:44:29 -04002105
Preethi Banalab1cb07d2017-03-10 12:22:00 -08002106 /* write last descriptor with RS and EOP bits */
2107 td_cmd |= I40E_TXD_CMD;
Anjali Singhai Jain6a7fded2015-10-26 19:44:29 -04002108 tx_desc->cmd_type_offset_bsz =
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002109 build_ctob(td_cmd, td_offset, size, td_tag);
2110
2111 /* Force memory writes to complete before letting h/w know there
2112 * are new descriptors to fetch.
2113 *
2114 * We also use this memory barrier to make certain all of the
2115 * status bits have been updated before next_to_watch is written.
2116 */
2117 wmb();
2118
2119 /* set next_to_watch value indicating a packet is present */
2120 first->next_to_watch = tx_desc;
Anjali Singhai Jain6a7fded2015-10-26 19:44:29 -04002121
Greg Rose7f12ad72013-12-21 06:12:51 +00002122 /* notify HW of packet */
Preethi Banalab1cb07d2017-03-10 12:22:00 -08002123 if (netif_xmit_stopped(txring_txq(tx_ring)) || !skb->xmit_more) {
Anjali Singhai Jain6a7fded2015-10-26 19:44:29 -04002124 writel(i, tx_ring->tail);
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002125
2126 /* we need this if more than one processor can write to our tail
2127 * at a time, it synchronizes IO on IA64/Altix systems
2128 */
2129 mmiowb();
Anjali Singhai Jain6a7fded2015-10-26 19:44:29 -04002130 }
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002131
Greg Rose7f12ad72013-12-21 06:12:51 +00002132 return;
2133
2134dma_error:
2135 dev_info(tx_ring->dev, "TX DMA map failed\n");
2136
2137 /* clear dma mappings for failed tx_bi map */
2138 for (;;) {
2139 tx_bi = &tx_ring->tx_bi[i];
2140 i40e_unmap_and_free_tx_resource(tx_ring, tx_bi);
2141 if (tx_bi == first)
2142 break;
2143 if (i == 0)
2144 i = tx_ring->count;
2145 i--;
2146 }
2147
2148 tx_ring->next_to_use = i;
2149}
2150
2151/**
Greg Rose7f12ad72013-12-21 06:12:51 +00002152 * i40e_xmit_frame_ring - Sends buffer on Tx ring
2153 * @skb: send buffer
2154 * @tx_ring: ring to send buffer on
2155 *
2156 * Returns NETDEV_TX_OK if sent, else an error code
2157 **/
2158static netdev_tx_t i40e_xmit_frame_ring(struct sk_buff *skb,
2159 struct i40e_ring *tx_ring)
2160{
2161 u64 cd_type_cmd_tso_mss = I40E_TX_DESC_DTYPE_CONTEXT;
2162 u32 cd_tunneling = 0, cd_l2tag2 = 0;
2163 struct i40e_tx_buffer *first;
2164 u32 td_offset = 0;
2165 u32 tx_flags = 0;
2166 __be16 protocol;
2167 u32 td_cmd = 0;
2168 u8 hdr_len = 0;
Alexander Duyck4ec441d2016-02-17 11:02:43 -08002169 int tso, count;
Jesse Brandeburg6995b362015-08-28 17:55:54 -04002170
Jesse Brandeburgb74118f2015-10-26 19:44:30 -04002171 /* prefetch the data, we'll need it later */
2172 prefetch(skb->data);
2173
Alexander Duyck4ec441d2016-02-17 11:02:43 -08002174 count = i40e_xmit_descriptor_count(skb);
Alexander Duyck2d374902016-02-17 11:02:50 -08002175 if (i40e_chk_linearize(skb, count)) {
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002176 if (__skb_linearize(skb)) {
2177 dev_kfree_skb_any(skb);
2178 return NETDEV_TX_OK;
2179 }
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002180 count = i40e_txd_use_count(skb->len);
Alexander Duyck2d374902016-02-17 11:02:50 -08002181 tx_ring->tx_stats.tx_linearize++;
2182 }
Alexander Duyck4ec441d2016-02-17 11:02:43 -08002183
2184 /* need: 1 descriptor per page * PAGE_SIZE/I40E_MAX_DATA_PER_TXD,
2185 * + 1 desc for skb_head_len/I40E_MAX_DATA_PER_TXD,
2186 * + 4 desc gap to avoid the cache line where head is,
2187 * + 1 desc for context descriptor,
2188 * otherwise try next time
2189 */
2190 if (i40e_maybe_stop_tx(tx_ring, count + 4 + 1)) {
2191 tx_ring->tx_stats.tx_busy++;
Greg Rose7f12ad72013-12-21 06:12:51 +00002192 return NETDEV_TX_BUSY;
Alexander Duyck4ec441d2016-02-17 11:02:43 -08002193 }
Greg Rose7f12ad72013-12-21 06:12:51 +00002194
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002195 /* record the location of the first descriptor for this packet */
2196 first = &tx_ring->tx_bi[tx_ring->next_to_use];
2197 first->skb = skb;
2198 first->bytecount = skb->len;
2199 first->gso_segs = 1;
2200
Greg Rose7f12ad72013-12-21 06:12:51 +00002201 /* prepare the xmit flags */
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002202 if (i40evf_tx_prepare_vlan_flags(skb, tx_ring, &tx_flags))
Greg Rose7f12ad72013-12-21 06:12:51 +00002203 goto out_drop;
2204
2205 /* obtain protocol of skb */
Vlad Yasevicha12c4152014-08-25 10:34:53 -04002206 protocol = vlan_get_protocol(skb);
Greg Rose7f12ad72013-12-21 06:12:51 +00002207
Greg Rose7f12ad72013-12-21 06:12:51 +00002208 /* setup IPv4/IPv6 offloads */
2209 if (protocol == htons(ETH_P_IP))
2210 tx_flags |= I40E_TX_FLAGS_IPV4;
2211 else if (protocol == htons(ETH_P_IPV6))
2212 tx_flags |= I40E_TX_FLAGS_IPV6;
2213
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002214 tso = i40e_tso(first, &hdr_len, &cd_type_cmd_tso_mss);
Greg Rose7f12ad72013-12-21 06:12:51 +00002215
2216 if (tso < 0)
2217 goto out_drop;
2218 else if (tso)
2219 tx_flags |= I40E_TX_FLAGS_TSO;
2220
Greg Rose7f12ad72013-12-21 06:12:51 +00002221 /* Always offload the checksum, since it's in the data descriptor */
Alexander Duyck529f1f62016-01-24 21:17:10 -08002222 tso = i40e_tx_enable_csum(skb, &tx_flags, &td_cmd, &td_offset,
2223 tx_ring, &cd_tunneling);
2224 if (tso < 0)
2225 goto out_drop;
Greg Rose7f12ad72013-12-21 06:12:51 +00002226
Alexander Duyck3bc67972016-02-17 11:02:56 -08002227 skb_tx_timestamp(skb);
2228
2229 /* always enable CRC insertion offload */
2230 td_cmd |= I40E_TX_DESC_CMD_ICRC;
2231
Greg Rose7f12ad72013-12-21 06:12:51 +00002232 i40e_create_tx_ctx(tx_ring, cd_type_cmd_tso_mss,
2233 cd_tunneling, cd_l2tag2);
2234
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002235 i40evf_tx_map(tx_ring, skb, first, tx_flags, hdr_len,
2236 td_cmd, td_offset);
Greg Rose7f12ad72013-12-21 06:12:51 +00002237
Greg Rose7f12ad72013-12-21 06:12:51 +00002238 return NETDEV_TX_OK;
2239
2240out_drop:
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002241 dev_kfree_skb_any(first->skb);
2242 first->skb = NULL;
Greg Rose7f12ad72013-12-21 06:12:51 +00002243 return NETDEV_TX_OK;
2244}
2245
2246/**
2247 * i40evf_xmit_frame - Selects the correct VSI and Tx queue to send buffer
2248 * @skb: send buffer
2249 * @netdev: network interface device structure
2250 *
2251 * Returns NETDEV_TX_OK if sent, else an error code
2252 **/
2253netdev_tx_t i40evf_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
2254{
2255 struct i40evf_adapter *adapter = netdev_priv(netdev);
Mitch Williams0dd438d2015-10-26 19:44:40 -04002256 struct i40e_ring *tx_ring = &adapter->tx_rings[skb->queue_mapping];
Greg Rose7f12ad72013-12-21 06:12:51 +00002257
2258 /* hardware can't handle really short frames, hardware padding works
2259 * beyond this point
2260 */
2261 if (unlikely(skb->len < I40E_MIN_TX_LEN)) {
2262 if (skb_pad(skb, I40E_MIN_TX_LEN - skb->len))
2263 return NETDEV_TX_OK;
2264 skb->len = I40E_MIN_TX_LEN;
2265 skb_set_tail_pointer(skb, I40E_MIN_TX_LEN);
2266 }
2267
2268 return i40e_xmit_frame_ring(skb, tx_ring);
2269}