blob: 037b26e2a9607da516e89c0896b2d5850532773d [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Yu Zhangeb822892015-02-10 19:05:49 +080032#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010033#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070034#include "intel_drv.h"
Peter Antoine0ccdacf2016-04-13 15:03:25 +010035#include "intel_mocs.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070036#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090037#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070038#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020040#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070041
Chris Wilson05394f32010-11-08 19:18:58 +000042static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010043static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilsonc8725f32014-03-17 12:21:55 +000044static void
Chris Wilsonb4716182015-04-27 13:41:17 +010045i915_gem_object_retire__write(struct drm_i915_gem_object *obj);
46static void
47i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring);
Chris Wilson61050802012-04-17 15:31:31 +010048
Chris Wilsonc76ce032013-08-08 14:41:03 +010049static bool cpu_cache_is_coherent(struct drm_device *dev,
50 enum i915_cache_level level)
51{
52 return HAS_LLC(dev) || level != I915_CACHE_NONE;
53}
54
Chris Wilson2c225692013-08-09 12:26:45 +010055static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
56{
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +053057 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
58 return false;
59
Chris Wilson2c225692013-08-09 12:26:45 +010060 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
61 return true;
62
63 return obj->pin_display;
64}
65
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053066static int
67insert_mappable_node(struct drm_i915_private *i915,
68 struct drm_mm_node *node, u32 size)
69{
70 memset(node, 0, sizeof(*node));
71 return drm_mm_insert_node_in_range_generic(&i915->ggtt.base.mm, node,
72 size, 0, 0, 0,
73 i915->ggtt.mappable_end,
74 DRM_MM_SEARCH_DEFAULT,
75 DRM_MM_CREATE_DEFAULT);
76}
77
78static void
79remove_mappable_node(struct drm_mm_node *node)
80{
81 drm_mm_remove_node(node);
82}
83
Chris Wilson73aa8082010-09-30 11:46:12 +010084/* some bookkeeping */
85static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
86 size_t size)
87{
Daniel Vetterc20e8352013-07-24 22:40:23 +020088 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010089 dev_priv->mm.object_count++;
90 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020091 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010092}
93
94static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
95 size_t size)
96{
Daniel Vetterc20e8352013-07-24 22:40:23 +020097 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010098 dev_priv->mm.object_count--;
99 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +0200100 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100101}
102
Chris Wilson21dd3732011-01-26 15:55:56 +0000103static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100104i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100105{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100106 int ret;
107
Chris Wilsond98c52c2016-04-13 17:35:05 +0100108 if (!i915_reset_in_progress(error))
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100109 return 0;
110
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200111 /*
112 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
113 * userspace. If it takes that long something really bad is going on and
114 * we should simply try to bail out and fail as gracefully as possible.
115 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100116 ret = wait_event_interruptible_timeout(error->reset_queue,
Chris Wilsond98c52c2016-04-13 17:35:05 +0100117 !i915_reset_in_progress(error),
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100118 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200119 if (ret == 0) {
120 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
121 return -EIO;
122 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100123 return ret;
Chris Wilsond98c52c2016-04-13 17:35:05 +0100124 } else {
125 return 0;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200126 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100127}
128
Chris Wilson54cf91d2010-11-25 18:00:26 +0000129int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100130{
Daniel Vetter33196de2012-11-14 17:14:05 +0100131 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100132 int ret;
133
Daniel Vetter33196de2012-11-14 17:14:05 +0100134 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100135 if (ret)
136 return ret;
137
138 ret = mutex_lock_interruptible(&dev->struct_mutex);
139 if (ret)
140 return ret;
141
Chris Wilson23bc5982010-09-29 16:10:57 +0100142 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100143 return 0;
144}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100145
Eric Anholt673a3942008-07-30 12:06:12 -0700146int
Eric Anholt5a125c32008-10-22 21:40:13 -0700147i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000148 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700149{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300150 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200151 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300152 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100153 struct i915_vma *vma;
Chris Wilson6299f992010-11-24 12:23:44 +0000154 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700155
Chris Wilson6299f992010-11-24 12:23:44 +0000156 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100157 mutex_lock(&dev->struct_mutex);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000158 list_for_each_entry(vma, &ggtt->base.active_list, vm_link)
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100159 if (vma->pin_count)
160 pinned += vma->node.size;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000161 list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link)
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100162 if (vma->pin_count)
163 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100164 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700165
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300166 args->aper_size = ggtt->base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400167 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000168
Eric Anholt5a125c32008-10-22 21:40:13 -0700169 return 0;
170}
171
Chris Wilson6a2c4232014-11-04 04:51:40 -0800172static int
173i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100174{
Chris Wilson6a2c4232014-11-04 04:51:40 -0800175 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
176 char *vaddr = obj->phys_handle->vaddr;
177 struct sg_table *st;
178 struct scatterlist *sg;
179 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100180
Chris Wilson6a2c4232014-11-04 04:51:40 -0800181 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
182 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100183
Chris Wilson6a2c4232014-11-04 04:51:40 -0800184 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
185 struct page *page;
186 char *src;
187
188 page = shmem_read_mapping_page(mapping, i);
189 if (IS_ERR(page))
190 return PTR_ERR(page);
191
192 src = kmap_atomic(page);
193 memcpy(vaddr, src, PAGE_SIZE);
194 drm_clflush_virt_range(vaddr, PAGE_SIZE);
195 kunmap_atomic(src);
196
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300197 put_page(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800198 vaddr += PAGE_SIZE;
199 }
200
Chris Wilsonc0336662016-05-06 15:40:21 +0100201 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800202
203 st = kmalloc(sizeof(*st), GFP_KERNEL);
204 if (st == NULL)
205 return -ENOMEM;
206
207 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
208 kfree(st);
209 return -ENOMEM;
210 }
211
212 sg = st->sgl;
213 sg->offset = 0;
214 sg->length = obj->base.size;
215
216 sg_dma_address(sg) = obj->phys_handle->busaddr;
217 sg_dma_len(sg) = obj->base.size;
218
219 obj->pages = st;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800220 return 0;
221}
222
223static void
224i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj)
225{
226 int ret;
227
228 BUG_ON(obj->madv == __I915_MADV_PURGED);
229
230 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +0100231 if (WARN_ON(ret)) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800232 /* In the event of a disaster, abandon all caches and
233 * hope for the best.
234 */
Chris Wilson6a2c4232014-11-04 04:51:40 -0800235 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
236 }
237
238 if (obj->madv == I915_MADV_DONTNEED)
239 obj->dirty = 0;
240
241 if (obj->dirty) {
Chris Wilson00731152014-05-21 12:42:56 +0100242 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800243 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100244 int i;
245
246 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800247 struct page *page;
248 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100249
Chris Wilson6a2c4232014-11-04 04:51:40 -0800250 page = shmem_read_mapping_page(mapping, i);
251 if (IS_ERR(page))
252 continue;
253
254 dst = kmap_atomic(page);
255 drm_clflush_virt_range(vaddr, PAGE_SIZE);
256 memcpy(dst, vaddr, PAGE_SIZE);
257 kunmap_atomic(dst);
258
259 set_page_dirty(page);
260 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100261 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300262 put_page(page);
Chris Wilson00731152014-05-21 12:42:56 +0100263 vaddr += PAGE_SIZE;
264 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800265 obj->dirty = 0;
Chris Wilson00731152014-05-21 12:42:56 +0100266 }
267
Chris Wilson6a2c4232014-11-04 04:51:40 -0800268 sg_free_table(obj->pages);
269 kfree(obj->pages);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800270}
271
272static void
273i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
274{
275 drm_pci_free(obj->base.dev, obj->phys_handle);
276}
277
278static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
279 .get_pages = i915_gem_object_get_pages_phys,
280 .put_pages = i915_gem_object_put_pages_phys,
281 .release = i915_gem_object_release_phys,
282};
283
284static int
285drop_pages(struct drm_i915_gem_object *obj)
286{
287 struct i915_vma *vma, *next;
288 int ret;
289
290 drm_gem_object_reference(&obj->base);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000291 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link)
Chris Wilson6a2c4232014-11-04 04:51:40 -0800292 if (i915_vma_unbind(vma))
293 break;
294
295 ret = i915_gem_object_put_pages(obj);
296 drm_gem_object_unreference(&obj->base);
297
298 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100299}
300
301int
302i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
303 int align)
304{
305 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800306 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100307
308 if (obj->phys_handle) {
309 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
310 return -EBUSY;
311
312 return 0;
313 }
314
315 if (obj->madv != I915_MADV_WILLNEED)
316 return -EFAULT;
317
318 if (obj->base.filp == NULL)
319 return -EINVAL;
320
Chris Wilson6a2c4232014-11-04 04:51:40 -0800321 ret = drop_pages(obj);
322 if (ret)
323 return ret;
324
Chris Wilson00731152014-05-21 12:42:56 +0100325 /* create a new object */
326 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
327 if (!phys)
328 return -ENOMEM;
329
Chris Wilson00731152014-05-21 12:42:56 +0100330 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800331 obj->ops = &i915_gem_phys_ops;
332
333 return i915_gem_object_get_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100334}
335
336static int
337i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
338 struct drm_i915_gem_pwrite *args,
339 struct drm_file *file_priv)
340{
341 struct drm_device *dev = obj->base.dev;
342 void *vaddr = obj->phys_handle->vaddr + args->offset;
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300343 char __user *user_data = u64_to_user_ptr(args->data_ptr);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200344 int ret = 0;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800345
346 /* We manually control the domain here and pretend that it
347 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
348 */
349 ret = i915_gem_object_wait_rendering(obj, false);
350 if (ret)
351 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100352
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700353 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson00731152014-05-21 12:42:56 +0100354 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
355 unsigned long unwritten;
356
357 /* The physical object once assigned is fixed for the lifetime
358 * of the obj, so we can safely drop the lock and continue
359 * to access vaddr.
360 */
361 mutex_unlock(&dev->struct_mutex);
362 unwritten = copy_from_user(vaddr, user_data, args->size);
363 mutex_lock(&dev->struct_mutex);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200364 if (unwritten) {
365 ret = -EFAULT;
366 goto out;
367 }
Chris Wilson00731152014-05-21 12:42:56 +0100368 }
369
Chris Wilson6a2c4232014-11-04 04:51:40 -0800370 drm_clflush_virt_range(vaddr, args->size);
Chris Wilsonc0336662016-05-06 15:40:21 +0100371 i915_gem_chipset_flush(to_i915(dev));
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200372
373out:
Rodrigo Vivide152b62015-07-07 16:28:51 -0700374 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200375 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100376}
377
Chris Wilson42dcedd2012-11-15 11:32:30 +0000378void *i915_gem_object_alloc(struct drm_device *dev)
379{
380 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonefab6d82015-04-07 16:20:57 +0100381 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000382}
383
384void i915_gem_object_free(struct drm_i915_gem_object *obj)
385{
386 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonefab6d82015-04-07 16:20:57 +0100387 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000388}
389
Dave Airlieff72145b2011-02-07 12:16:14 +1000390static int
391i915_gem_create(struct drm_file *file,
392 struct drm_device *dev,
393 uint64_t size,
394 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700395{
Chris Wilson05394f32010-11-08 19:18:58 +0000396 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300397 int ret;
398 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700399
Dave Airlieff72145b2011-02-07 12:16:14 +1000400 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200401 if (size == 0)
402 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700403
404 /* Allocate the new object */
Dave Gordond37cd8a2016-04-22 19:14:32 +0100405 obj = i915_gem_object_create(dev, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100406 if (IS_ERR(obj))
407 return PTR_ERR(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700408
Chris Wilson05394f32010-11-08 19:18:58 +0000409 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100410 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200411 drm_gem_object_unreference_unlocked(&obj->base);
412 if (ret)
413 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100414
Dave Airlieff72145b2011-02-07 12:16:14 +1000415 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700416 return 0;
417}
418
Dave Airlieff72145b2011-02-07 12:16:14 +1000419int
420i915_gem_dumb_create(struct drm_file *file,
421 struct drm_device *dev,
422 struct drm_mode_create_dumb *args)
423{
424 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300425 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000426 args->size = args->pitch * args->height;
427 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000428 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000429}
430
Dave Airlieff72145b2011-02-07 12:16:14 +1000431/**
432 * Creates a new mm object and returns a handle to it.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100433 * @dev: drm device pointer
434 * @data: ioctl data blob
435 * @file: drm file pointer
Dave Airlieff72145b2011-02-07 12:16:14 +1000436 */
437int
438i915_gem_create_ioctl(struct drm_device *dev, void *data,
439 struct drm_file *file)
440{
441 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200442
Dave Airlieff72145b2011-02-07 12:16:14 +1000443 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000444 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000445}
446
Daniel Vetter8c599672011-12-14 13:57:31 +0100447static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100448__copy_to_user_swizzled(char __user *cpu_vaddr,
449 const char *gpu_vaddr, int gpu_offset,
450 int length)
451{
452 int ret, cpu_offset = 0;
453
454 while (length > 0) {
455 int cacheline_end = ALIGN(gpu_offset + 1, 64);
456 int this_length = min(cacheline_end - gpu_offset, length);
457 int swizzled_gpu_offset = gpu_offset ^ 64;
458
459 ret = __copy_to_user(cpu_vaddr + cpu_offset,
460 gpu_vaddr + swizzled_gpu_offset,
461 this_length);
462 if (ret)
463 return ret + length;
464
465 cpu_offset += this_length;
466 gpu_offset += this_length;
467 length -= this_length;
468 }
469
470 return 0;
471}
472
473static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700474__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
475 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100476 int length)
477{
478 int ret, cpu_offset = 0;
479
480 while (length > 0) {
481 int cacheline_end = ALIGN(gpu_offset + 1, 64);
482 int this_length = min(cacheline_end - gpu_offset, length);
483 int swizzled_gpu_offset = gpu_offset ^ 64;
484
485 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
486 cpu_vaddr + cpu_offset,
487 this_length);
488 if (ret)
489 return ret + length;
490
491 cpu_offset += this_length;
492 gpu_offset += this_length;
493 length -= this_length;
494 }
495
496 return 0;
497}
498
Brad Volkin4c914c02014-02-18 10:15:45 -0800499/*
500 * Pins the specified object's pages and synchronizes the object with
501 * GPU accesses. Sets needs_clflush to non-zero if the caller should
502 * flush the object from the CPU cache.
503 */
504int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
505 int *needs_clflush)
506{
507 int ret;
508
509 *needs_clflush = 0;
510
Chris Wilsonb9bcd142016-06-20 15:05:51 +0100511 if (WARN_ON(!i915_gem_object_has_struct_page(obj)))
Brad Volkin4c914c02014-02-18 10:15:45 -0800512 return -EINVAL;
513
514 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
515 /* If we're not in the cpu read domain, set ourself into the gtt
516 * read domain and manually flush cachelines (if required). This
517 * optimizes for the case when the gpu will dirty the data
518 * anyway again before the next pread happens. */
519 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
520 obj->cache_level);
521 ret = i915_gem_object_wait_rendering(obj, true);
522 if (ret)
523 return ret;
524 }
525
526 ret = i915_gem_object_get_pages(obj);
527 if (ret)
528 return ret;
529
530 i915_gem_object_pin_pages(obj);
531
532 return ret;
533}
534
Daniel Vetterd174bd62012-03-25 19:47:40 +0200535/* Per-page copy function for the shmem pread fastpath.
536 * Flushes invalid cachelines before reading the target if
537 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700538static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200539shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
540 char __user *user_data,
541 bool page_do_bit17_swizzling, bool needs_clflush)
542{
543 char *vaddr;
544 int ret;
545
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200546 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200547 return -EINVAL;
548
549 vaddr = kmap_atomic(page);
550 if (needs_clflush)
551 drm_clflush_virt_range(vaddr + shmem_page_offset,
552 page_length);
553 ret = __copy_to_user_inatomic(user_data,
554 vaddr + shmem_page_offset,
555 page_length);
556 kunmap_atomic(vaddr);
557
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100558 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200559}
560
Daniel Vetter23c18c72012-03-25 19:47:42 +0200561static void
562shmem_clflush_swizzled_range(char *addr, unsigned long length,
563 bool swizzled)
564{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200565 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200566 unsigned long start = (unsigned long) addr;
567 unsigned long end = (unsigned long) addr + length;
568
569 /* For swizzling simply ensure that we always flush both
570 * channels. Lame, but simple and it works. Swizzled
571 * pwrite/pread is far from a hotpath - current userspace
572 * doesn't use it at all. */
573 start = round_down(start, 128);
574 end = round_up(end, 128);
575
576 drm_clflush_virt_range((void *)start, end - start);
577 } else {
578 drm_clflush_virt_range(addr, length);
579 }
580
581}
582
Daniel Vetterd174bd62012-03-25 19:47:40 +0200583/* Only difference to the fast-path function is that this can handle bit17
584 * and uses non-atomic copy and kmap functions. */
585static int
586shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
587 char __user *user_data,
588 bool page_do_bit17_swizzling, bool needs_clflush)
589{
590 char *vaddr;
591 int ret;
592
593 vaddr = kmap(page);
594 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200595 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
596 page_length,
597 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200598
599 if (page_do_bit17_swizzling)
600 ret = __copy_to_user_swizzled(user_data,
601 vaddr, shmem_page_offset,
602 page_length);
603 else
604 ret = __copy_to_user(user_data,
605 vaddr + shmem_page_offset,
606 page_length);
607 kunmap(page);
608
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100609 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200610}
611
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530612static inline unsigned long
613slow_user_access(struct io_mapping *mapping,
614 uint64_t page_base, int page_offset,
615 char __user *user_data,
616 unsigned long length, bool pwrite)
617{
618 void __iomem *ioaddr;
619 void *vaddr;
620 uint64_t unwritten;
621
622 ioaddr = io_mapping_map_wc(mapping, page_base, PAGE_SIZE);
623 /* We can use the cpu mem copy function because this is X86. */
624 vaddr = (void __force *)ioaddr + page_offset;
625 if (pwrite)
626 unwritten = __copy_from_user(vaddr, user_data, length);
627 else
628 unwritten = __copy_to_user(user_data, vaddr, length);
629
630 io_mapping_unmap(ioaddr);
631 return unwritten;
632}
633
634static int
635i915_gem_gtt_pread(struct drm_device *dev,
636 struct drm_i915_gem_object *obj, uint64_t size,
637 uint64_t data_offset, uint64_t data_ptr)
638{
639 struct drm_i915_private *dev_priv = dev->dev_private;
640 struct i915_ggtt *ggtt = &dev_priv->ggtt;
641 struct drm_mm_node node;
642 char __user *user_data;
643 uint64_t remain;
644 uint64_t offset;
645 int ret;
646
647 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE);
648 if (ret) {
649 ret = insert_mappable_node(dev_priv, &node, PAGE_SIZE);
650 if (ret)
651 goto out;
652
653 ret = i915_gem_object_get_pages(obj);
654 if (ret) {
655 remove_mappable_node(&node);
656 goto out;
657 }
658
659 i915_gem_object_pin_pages(obj);
660 } else {
661 node.start = i915_gem_obj_ggtt_offset(obj);
662 node.allocated = false;
663 ret = i915_gem_object_put_fence(obj);
664 if (ret)
665 goto out_unpin;
666 }
667
668 ret = i915_gem_object_set_to_gtt_domain(obj, false);
669 if (ret)
670 goto out_unpin;
671
672 user_data = u64_to_user_ptr(data_ptr);
673 remain = size;
674 offset = data_offset;
675
676 mutex_unlock(&dev->struct_mutex);
677 if (likely(!i915.prefault_disable)) {
678 ret = fault_in_multipages_writeable(user_data, remain);
679 if (ret) {
680 mutex_lock(&dev->struct_mutex);
681 goto out_unpin;
682 }
683 }
684
685 while (remain > 0) {
686 /* Operation in this page
687 *
688 * page_base = page offset within aperture
689 * page_offset = offset within page
690 * page_length = bytes to copy for this page
691 */
692 u32 page_base = node.start;
693 unsigned page_offset = offset_in_page(offset);
694 unsigned page_length = PAGE_SIZE - page_offset;
695 page_length = remain < page_length ? remain : page_length;
696 if (node.allocated) {
697 wmb();
698 ggtt->base.insert_page(&ggtt->base,
699 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
700 node.start,
701 I915_CACHE_NONE, 0);
702 wmb();
703 } else {
704 page_base += offset & PAGE_MASK;
705 }
706 /* This is a slow read/write as it tries to read from
707 * and write to user memory which may result into page
708 * faults, and so we cannot perform this under struct_mutex.
709 */
710 if (slow_user_access(ggtt->mappable, page_base,
711 page_offset, user_data,
712 page_length, false)) {
713 ret = -EFAULT;
714 break;
715 }
716
717 remain -= page_length;
718 user_data += page_length;
719 offset += page_length;
720 }
721
722 mutex_lock(&dev->struct_mutex);
723 if (ret == 0 && (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) {
724 /* The user has modified the object whilst we tried
725 * reading from it, and we now have no idea what domain
726 * the pages should be in. As we have just been touching
727 * them directly, flush everything back to the GTT
728 * domain.
729 */
730 ret = i915_gem_object_set_to_gtt_domain(obj, false);
731 }
732
733out_unpin:
734 if (node.allocated) {
735 wmb();
736 ggtt->base.clear_range(&ggtt->base,
737 node.start, node.size,
738 true);
739 i915_gem_object_unpin_pages(obj);
740 remove_mappable_node(&node);
741 } else {
742 i915_gem_object_ggtt_unpin(obj);
743 }
744out:
745 return ret;
746}
747
Eric Anholteb014592009-03-10 11:44:52 -0700748static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200749i915_gem_shmem_pread(struct drm_device *dev,
750 struct drm_i915_gem_object *obj,
751 struct drm_i915_gem_pread *args,
752 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700753{
Daniel Vetter8461d222011-12-14 13:57:32 +0100754 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700755 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100756 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100757 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100758 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200759 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200760 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200761 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700762
Chris Wilson6eae0052016-06-20 15:05:52 +0100763 if (!i915_gem_object_has_struct_page(obj))
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530764 return -ENODEV;
765
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300766 user_data = u64_to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700767 remain = args->size;
768
Daniel Vetter8461d222011-12-14 13:57:32 +0100769 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700770
Brad Volkin4c914c02014-02-18 10:15:45 -0800771 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100772 if (ret)
773 return ret;
774
Eric Anholteb014592009-03-10 11:44:52 -0700775 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100776
Imre Deak67d5a502013-02-18 19:28:02 +0200777 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
778 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200779 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100780
781 if (remain <= 0)
782 break;
783
Eric Anholteb014592009-03-10 11:44:52 -0700784 /* Operation in this page
785 *
Eric Anholteb014592009-03-10 11:44:52 -0700786 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700787 * page_length = bytes to copy for this page
788 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100789 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700790 page_length = remain;
791 if ((shmem_page_offset + page_length) > PAGE_SIZE)
792 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700793
Daniel Vetter8461d222011-12-14 13:57:32 +0100794 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
795 (page_to_phys(page) & (1 << 17)) != 0;
796
Daniel Vetterd174bd62012-03-25 19:47:40 +0200797 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
798 user_data, page_do_bit17_swizzling,
799 needs_clflush);
800 if (ret == 0)
801 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700802
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200803 mutex_unlock(&dev->struct_mutex);
804
Jani Nikulad330a952014-01-21 11:24:25 +0200805 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200806 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200807 /* Userspace is tricking us, but we've already clobbered
808 * its pages with the prefault and promised to write the
809 * data up to the first fault. Hence ignore any errors
810 * and just continue. */
811 (void)ret;
812 prefaulted = 1;
813 }
814
Daniel Vetterd174bd62012-03-25 19:47:40 +0200815 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
816 user_data, page_do_bit17_swizzling,
817 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700818
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200819 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100820
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100821 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100822 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100823
Chris Wilson17793c92014-03-07 08:30:36 +0000824next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700825 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100826 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700827 offset += page_length;
828 }
829
Chris Wilson4f27b752010-10-14 15:26:45 +0100830out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100831 i915_gem_object_unpin_pages(obj);
832
Eric Anholteb014592009-03-10 11:44:52 -0700833 return ret;
834}
835
Eric Anholt673a3942008-07-30 12:06:12 -0700836/**
837 * Reads data from the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100838 * @dev: drm device pointer
839 * @data: ioctl data blob
840 * @file: drm file pointer
Eric Anholt673a3942008-07-30 12:06:12 -0700841 *
842 * On error, the contents of *data are undefined.
843 */
844int
845i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000846 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700847{
848 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000849 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100850 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700851
Chris Wilson51311d02010-11-17 09:10:42 +0000852 if (args->size == 0)
853 return 0;
854
855 if (!access_ok(VERIFY_WRITE,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300856 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000857 args->size))
858 return -EFAULT;
859
Chris Wilson4f27b752010-10-14 15:26:45 +0100860 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100861 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100862 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700863
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100864 obj = to_intel_bo(drm_gem_object_lookup(file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000865 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100866 ret = -ENOENT;
867 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100868 }
Eric Anholt673a3942008-07-30 12:06:12 -0700869
Chris Wilson7dcd2492010-09-26 20:21:44 +0100870 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000871 if (args->offset > obj->base.size ||
872 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100873 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100874 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100875 }
876
Chris Wilsondb53a302011-02-03 11:57:46 +0000877 trace_i915_gem_object_pread(obj, args->offset, args->size);
878
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200879 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700880
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530881 /* pread for non shmem backed objects */
882 if (ret == -EFAULT || ret == -ENODEV)
883 ret = i915_gem_gtt_pread(dev, obj, args->size,
884 args->offset, args->data_ptr);
885
Chris Wilson35b62a82010-09-26 20:23:38 +0100886out:
Chris Wilson05394f32010-11-08 19:18:58 +0000887 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100888unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100889 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700890 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700891}
892
Keith Packard0839ccb2008-10-30 19:38:48 -0700893/* This is the fast write path which cannot handle
894 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700895 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700896
Keith Packard0839ccb2008-10-30 19:38:48 -0700897static inline int
898fast_user_write(struct io_mapping *mapping,
899 loff_t page_base, int page_offset,
900 char __user *user_data,
901 int length)
902{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700903 void __iomem *vaddr_atomic;
904 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700905 unsigned long unwritten;
906
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700907 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700908 /* We can use the cpu mem copy function because this is X86. */
909 vaddr = (void __force*)vaddr_atomic + page_offset;
910 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700911 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700912 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100913 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700914}
915
Eric Anholt3de09aa2009-03-09 09:42:23 -0700916/**
917 * This is the fast pwrite path, where we copy the data directly from the
918 * user into the GTT, uncached.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100919 * @dev: drm device pointer
920 * @obj: i915 gem object
921 * @args: pwrite arguments structure
922 * @file: drm file pointer
Eric Anholt3de09aa2009-03-09 09:42:23 -0700923 */
Eric Anholt673a3942008-07-30 12:06:12 -0700924static int
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530925i915_gem_gtt_pwrite_fast(struct drm_i915_private *i915,
Chris Wilson05394f32010-11-08 19:18:58 +0000926 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700927 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000928 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700929{
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530930 struct i915_ggtt *ggtt = &i915->ggtt;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530931 struct drm_device *dev = obj->base.dev;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530932 struct drm_mm_node node;
933 uint64_t remain, offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700934 char __user *user_data;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530935 int ret;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530936 bool hit_slow_path = false;
937
938 if (obj->tiling_mode != I915_TILING_NONE)
939 return -EFAULT;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200940
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100941 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530942 if (ret) {
943 ret = insert_mappable_node(i915, &node, PAGE_SIZE);
944 if (ret)
945 goto out;
946
947 ret = i915_gem_object_get_pages(obj);
948 if (ret) {
949 remove_mappable_node(&node);
950 goto out;
951 }
952
953 i915_gem_object_pin_pages(obj);
954 } else {
955 node.start = i915_gem_obj_ggtt_offset(obj);
956 node.allocated = false;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530957 ret = i915_gem_object_put_fence(obj);
958 if (ret)
959 goto out_unpin;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530960 }
Daniel Vetter935aaa62012-03-25 19:47:35 +0200961
962 ret = i915_gem_object_set_to_gtt_domain(obj, true);
963 if (ret)
964 goto out_unpin;
965
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700966 intel_fb_obj_invalidate(obj, ORIGIN_GTT);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530967 obj->dirty = true;
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200968
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530969 user_data = u64_to_user_ptr(args->data_ptr);
970 offset = args->offset;
971 remain = args->size;
972 while (remain) {
Eric Anholt673a3942008-07-30 12:06:12 -0700973 /* Operation in this page
974 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700975 * page_base = page offset within aperture
976 * page_offset = offset within page
977 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700978 */
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530979 u32 page_base = node.start;
980 unsigned page_offset = offset_in_page(offset);
981 unsigned page_length = PAGE_SIZE - page_offset;
982 page_length = remain < page_length ? remain : page_length;
983 if (node.allocated) {
984 wmb(); /* flush the write before we modify the GGTT */
985 ggtt->base.insert_page(&ggtt->base,
986 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
987 node.start, I915_CACHE_NONE, 0);
988 wmb(); /* flush modifications to the GGTT (insert_page) */
989 } else {
990 page_base += offset & PAGE_MASK;
991 }
Keith Packard0839ccb2008-10-30 19:38:48 -0700992 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700993 * source page isn't available. Return the error and we'll
994 * retry in the slow path.
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530995 * If the object is non-shmem backed, we retry again with the
996 * path that handles page fault.
Keith Packard0839ccb2008-10-30 19:38:48 -0700997 */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300998 if (fast_user_write(ggtt->mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200999 page_offset, user_data, page_length)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301000 hit_slow_path = true;
1001 mutex_unlock(&dev->struct_mutex);
1002 if (slow_user_access(ggtt->mappable,
1003 page_base,
1004 page_offset, user_data,
1005 page_length, true)) {
1006 ret = -EFAULT;
1007 mutex_lock(&dev->struct_mutex);
1008 goto out_flush;
1009 }
1010
1011 mutex_lock(&dev->struct_mutex);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001012 }
Eric Anholt673a3942008-07-30 12:06:12 -07001013
Keith Packard0839ccb2008-10-30 19:38:48 -07001014 remain -= page_length;
1015 user_data += page_length;
1016 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -07001017 }
Eric Anholt673a3942008-07-30 12:06:12 -07001018
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001019out_flush:
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301020 if (hit_slow_path) {
1021 if (ret == 0 &&
1022 (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) {
1023 /* The user has modified the object whilst we tried
1024 * reading from it, and we now have no idea what domain
1025 * the pages should be in. As we have just been touching
1026 * them directly, flush everything back to the GTT
1027 * domain.
1028 */
1029 ret = i915_gem_object_set_to_gtt_domain(obj, false);
1030 }
1031 }
1032
Rodrigo Vivide152b62015-07-07 16:28:51 -07001033 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001034out_unpin:
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301035 if (node.allocated) {
1036 wmb();
1037 ggtt->base.clear_range(&ggtt->base,
1038 node.start, node.size,
1039 true);
1040 i915_gem_object_unpin_pages(obj);
1041 remove_mappable_node(&node);
1042 } else {
1043 i915_gem_object_ggtt_unpin(obj);
1044 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001045out:
Eric Anholt3de09aa2009-03-09 09:42:23 -07001046 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001047}
1048
Daniel Vetterd174bd62012-03-25 19:47:40 +02001049/* Per-page copy function for the shmem pwrite fastpath.
1050 * Flushes invalid cachelines before writing to the target if
1051 * needs_clflush_before is set and flushes out any written cachelines after
1052 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -07001053static int
Daniel Vetterd174bd62012-03-25 19:47:40 +02001054shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
1055 char __user *user_data,
1056 bool page_do_bit17_swizzling,
1057 bool needs_clflush_before,
1058 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001059{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001060 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001061 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001062
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001063 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +02001064 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001065
Daniel Vetterd174bd62012-03-25 19:47:40 +02001066 vaddr = kmap_atomic(page);
1067 if (needs_clflush_before)
1068 drm_clflush_virt_range(vaddr + shmem_page_offset,
1069 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +00001070 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
1071 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001072 if (needs_clflush_after)
1073 drm_clflush_virt_range(vaddr + shmem_page_offset,
1074 page_length);
1075 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -07001076
Chris Wilson755d2212012-09-04 21:02:55 +01001077 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001078}
1079
Daniel Vetterd174bd62012-03-25 19:47:40 +02001080/* Only difference to the fast-path function is that this can handle bit17
1081 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -07001082static int
Daniel Vetterd174bd62012-03-25 19:47:40 +02001083shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
1084 char __user *user_data,
1085 bool page_do_bit17_swizzling,
1086 bool needs_clflush_before,
1087 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001088{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001089 char *vaddr;
1090 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001091
Daniel Vetterd174bd62012-03-25 19:47:40 +02001092 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001093 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +02001094 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
1095 page_length,
1096 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001097 if (page_do_bit17_swizzling)
1098 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +01001099 user_data,
1100 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001101 else
1102 ret = __copy_from_user(vaddr + shmem_page_offset,
1103 user_data,
1104 page_length);
1105 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +02001106 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
1107 page_length,
1108 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001109 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001110
Chris Wilson755d2212012-09-04 21:02:55 +01001111 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001112}
1113
Eric Anholt40123c12009-03-09 13:42:30 -07001114static int
Daniel Vettere244a442012-03-25 19:47:28 +02001115i915_gem_shmem_pwrite(struct drm_device *dev,
1116 struct drm_i915_gem_object *obj,
1117 struct drm_i915_gem_pwrite *args,
1118 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -07001119{
Eric Anholt40123c12009-03-09 13:42:30 -07001120 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +01001121 loff_t offset;
1122 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +01001123 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +01001124 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +02001125 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +02001126 int needs_clflush_after = 0;
1127 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +02001128 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -07001129
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001130 user_data = u64_to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -07001131 remain = args->size;
1132
Daniel Vetter8c599672011-12-14 13:57:31 +01001133 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -07001134
Daniel Vetter58642882012-03-25 19:47:37 +02001135 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
1136 /* If we're not in the cpu write domain, set ourself into the gtt
1137 * write domain and manually flush cachelines (if required). This
1138 * optimizes for the case when the gpu will use the data
1139 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +01001140 needs_clflush_after = cpu_write_needs_clflush(obj);
Ben Widawsky23f54482013-09-11 14:57:48 -07001141 ret = i915_gem_object_wait_rendering(obj, false);
1142 if (ret)
1143 return ret;
Daniel Vetter58642882012-03-25 19:47:37 +02001144 }
Chris Wilsonc76ce032013-08-08 14:41:03 +01001145 /* Same trick applies to invalidate partially written cachelines read
1146 * before writing. */
1147 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
1148 needs_clflush_before =
1149 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +02001150
Chris Wilson755d2212012-09-04 21:02:55 +01001151 ret = i915_gem_object_get_pages(obj);
1152 if (ret)
1153 return ret;
1154
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -07001155 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001156
Chris Wilson755d2212012-09-04 21:02:55 +01001157 i915_gem_object_pin_pages(obj);
1158
Eric Anholt40123c12009-03-09 13:42:30 -07001159 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +00001160 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -07001161
Imre Deak67d5a502013-02-18 19:28:02 +02001162 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
1163 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +02001164 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +02001165 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001166
Chris Wilson9da3da62012-06-01 15:20:22 +01001167 if (remain <= 0)
1168 break;
1169
Eric Anholt40123c12009-03-09 13:42:30 -07001170 /* Operation in this page
1171 *
Eric Anholt40123c12009-03-09 13:42:30 -07001172 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -07001173 * page_length = bytes to copy for this page
1174 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +01001175 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -07001176
1177 page_length = remain;
1178 if ((shmem_page_offset + page_length) > PAGE_SIZE)
1179 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -07001180
Daniel Vetter58642882012-03-25 19:47:37 +02001181 /* If we don't overwrite a cacheline completely we need to be
1182 * careful to have up-to-date data by first clflushing. Don't
1183 * overcomplicate things and flush the entire patch. */
1184 partial_cacheline_write = needs_clflush_before &&
1185 ((shmem_page_offset | page_length)
1186 & (boot_cpu_data.x86_clflush_size - 1));
1187
Daniel Vetter8c599672011-12-14 13:57:31 +01001188 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
1189 (page_to_phys(page) & (1 << 17)) != 0;
1190
Daniel Vetterd174bd62012-03-25 19:47:40 +02001191 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
1192 user_data, page_do_bit17_swizzling,
1193 partial_cacheline_write,
1194 needs_clflush_after);
1195 if (ret == 0)
1196 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -07001197
Daniel Vettere244a442012-03-25 19:47:28 +02001198 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +02001199 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001200 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
1201 user_data, page_do_bit17_swizzling,
1202 partial_cacheline_write,
1203 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -07001204
Daniel Vettere244a442012-03-25 19:47:28 +02001205 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +01001206
Chris Wilson755d2212012-09-04 21:02:55 +01001207 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +01001208 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +01001209
Chris Wilson17793c92014-03-07 08:30:36 +00001210next_page:
Eric Anholt40123c12009-03-09 13:42:30 -07001211 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +01001212 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -07001213 offset += page_length;
1214 }
1215
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001216out:
Chris Wilson755d2212012-09-04 21:02:55 +01001217 i915_gem_object_unpin_pages(obj);
1218
Daniel Vettere244a442012-03-25 19:47:28 +02001219 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001220 /*
1221 * Fixup: Flush cpu caches in case we didn't flush the dirty
1222 * cachelines in-line while writing and the object moved
1223 * out of the cpu write domain while we've dropped the lock.
1224 */
1225 if (!needs_clflush_after &&
1226 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +01001227 if (i915_gem_clflush_object(obj, obj->pin_display))
Ville Syrjäläed75a552015-08-11 19:47:10 +03001228 needs_clflush_after = true;
Daniel Vettere244a442012-03-25 19:47:28 +02001229 }
Daniel Vetter8c599672011-12-14 13:57:31 +01001230 }
Eric Anholt40123c12009-03-09 13:42:30 -07001231
Daniel Vetter58642882012-03-25 19:47:37 +02001232 if (needs_clflush_after)
Chris Wilsonc0336662016-05-06 15:40:21 +01001233 i915_gem_chipset_flush(to_i915(dev));
Ville Syrjäläed75a552015-08-11 19:47:10 +03001234 else
1235 obj->cache_dirty = true;
Daniel Vetter58642882012-03-25 19:47:37 +02001236
Rodrigo Vivide152b62015-07-07 16:28:51 -07001237 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Eric Anholt40123c12009-03-09 13:42:30 -07001238 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001239}
1240
1241/**
1242 * Writes data to the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001243 * @dev: drm device
1244 * @data: ioctl data blob
1245 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001246 *
1247 * On error, the contents of the buffer that were to be modified are undefined.
1248 */
1249int
1250i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001251 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001252{
Imre Deak5d77d9c2014-11-12 16:40:35 +02001253 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001254 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001255 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001256 int ret;
1257
1258 if (args->size == 0)
1259 return 0;
1260
1261 if (!access_ok(VERIFY_READ,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001262 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001263 args->size))
1264 return -EFAULT;
1265
Jani Nikulad330a952014-01-21 11:24:25 +02001266 if (likely(!i915.prefault_disable)) {
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001267 ret = fault_in_multipages_readable(u64_to_user_ptr(args->data_ptr),
Xiong Zhang0b74b502013-07-19 13:51:24 +08001268 args->size);
1269 if (ret)
1270 return -EFAULT;
1271 }
Eric Anholt673a3942008-07-30 12:06:12 -07001272
Imre Deak5d77d9c2014-11-12 16:40:35 +02001273 intel_runtime_pm_get(dev_priv);
1274
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001275 ret = i915_mutex_lock_interruptible(dev);
1276 if (ret)
Imre Deak5d77d9c2014-11-12 16:40:35 +02001277 goto put_rpm;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001278
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01001279 obj = to_intel_bo(drm_gem_object_lookup(file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001280 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001281 ret = -ENOENT;
1282 goto unlock;
1283 }
Eric Anholt673a3942008-07-30 12:06:12 -07001284
Chris Wilson7dcd2492010-09-26 20:21:44 +01001285 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001286 if (args->offset > obj->base.size ||
1287 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001288 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +01001289 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001290 }
1291
Chris Wilsondb53a302011-02-03 11:57:46 +00001292 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1293
Daniel Vetter935aaa62012-03-25 19:47:35 +02001294 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001295 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1296 * it would end up going through the fenced access, and we'll get
1297 * different detiling behavior between reading and writing.
1298 * pread/pwrite currently are reading and writing from the CPU
1299 * perspective, requiring manual detiling by the client.
1300 */
Chris Wilson6eae0052016-06-20 15:05:52 +01001301 if (!i915_gem_object_has_struct_page(obj) ||
1302 cpu_write_needs_clflush(obj)) {
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301303 ret = i915_gem_gtt_pwrite_fast(dev_priv, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001304 /* Note that the gtt paths might fail with non-page-backed user
1305 * pointers (e.g. gtt mappings when moving data between
1306 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001307 }
Eric Anholt673a3942008-07-30 12:06:12 -07001308
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301309 if (ret == -EFAULT) {
Chris Wilson6a2c4232014-11-04 04:51:40 -08001310 if (obj->phys_handle)
1311 ret = i915_gem_phys_pwrite(obj, args, file);
Chris Wilson6eae0052016-06-20 15:05:52 +01001312 else if (i915_gem_object_has_struct_page(obj))
Chris Wilson6a2c4232014-11-04 04:51:40 -08001313 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301314 else
1315 ret = -ENODEV;
Chris Wilson6a2c4232014-11-04 04:51:40 -08001316 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001317
Chris Wilson35b62a82010-09-26 20:23:38 +01001318out:
Chris Wilson05394f32010-11-08 19:18:58 +00001319 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001320unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001321 mutex_unlock(&dev->struct_mutex);
Imre Deak5d77d9c2014-11-12 16:40:35 +02001322put_rpm:
1323 intel_runtime_pm_put(dev_priv);
1324
Eric Anholt673a3942008-07-30 12:06:12 -07001325 return ret;
1326}
1327
Chris Wilsonf4457ae2016-04-13 17:35:08 +01001328static int
1329i915_gem_check_wedge(unsigned reset_counter, bool interruptible)
Chris Wilsonb3612372012-08-24 09:35:08 +01001330{
Chris Wilsonf4457ae2016-04-13 17:35:08 +01001331 if (__i915_terminally_wedged(reset_counter))
1332 return -EIO;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001333
Chris Wilsonf4457ae2016-04-13 17:35:08 +01001334 if (__i915_reset_in_progress(reset_counter)) {
Chris Wilsonb3612372012-08-24 09:35:08 +01001335 /* Non-interruptible callers can't handle -EAGAIN, hence return
1336 * -EIO unconditionally for these. */
1337 if (!interruptible)
1338 return -EIO;
1339
Chris Wilsond98c52c2016-04-13 17:35:05 +01001340 return -EAGAIN;
Chris Wilsonb3612372012-08-24 09:35:08 +01001341 }
1342
1343 return 0;
1344}
1345
Chris Wilsonca5b7212015-12-11 11:32:58 +00001346static unsigned long local_clock_us(unsigned *cpu)
1347{
1348 unsigned long t;
1349
1350 /* Cheaply and approximately convert from nanoseconds to microseconds.
1351 * The result and subsequent calculations are also defined in the same
1352 * approximate microseconds units. The principal source of timing
1353 * error here is from the simple truncation.
1354 *
1355 * Note that local_clock() is only defined wrt to the current CPU;
1356 * the comparisons are no longer valid if we switch CPUs. Instead of
1357 * blocking preemption for the entire busywait, we can detect the CPU
1358 * switch and use that as indicator of system load and a reason to
1359 * stop busywaiting, see busywait_stop().
1360 */
1361 *cpu = get_cpu();
1362 t = local_clock() >> 10;
1363 put_cpu();
1364
1365 return t;
1366}
1367
1368static bool busywait_stop(unsigned long timeout, unsigned cpu)
1369{
1370 unsigned this_cpu;
1371
1372 if (time_after(local_clock_us(&this_cpu), timeout))
1373 return true;
1374
1375 return this_cpu != cpu;
1376}
1377
Chris Wilsonf69a02c2016-07-01 17:23:16 +01001378bool __i915_spin_request(const struct drm_i915_gem_request *req,
1379 int state, unsigned long timeout_us)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001380{
Chris Wilsonca5b7212015-12-11 11:32:58 +00001381 unsigned cpu;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001382
Chris Wilsonca5b7212015-12-11 11:32:58 +00001383 /* When waiting for high frequency requests, e.g. during synchronous
1384 * rendering split between the CPU and GPU, the finite amount of time
1385 * required to set up the irq and wait upon it limits the response
1386 * rate. By busywaiting on the request completion for a short while we
1387 * can service the high frequency waits as quick as possible. However,
1388 * if it is a slow request, we want to sleep as quickly as possible.
1389 * The tradeoff between waiting and sleeping is roughly the time it
1390 * takes to sleep on a request, on the order of a microsecond.
1391 */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001392
Chris Wilsonf69a02c2016-07-01 17:23:16 +01001393 timeout_us += local_clock_us(&cpu);
Chris Wilson688e6c72016-07-01 17:23:15 +01001394 do {
Chris Wilsonf69a02c2016-07-01 17:23:16 +01001395 if (i915_gem_request_completed(req))
Chris Wilson688e6c72016-07-01 17:23:15 +01001396 return true;
Chris Wilson2def4ad2015-04-07 16:20:41 +01001397
Chris Wilson91b0c352015-12-11 11:32:57 +00001398 if (signal_pending_state(state, current))
1399 break;
1400
Chris Wilsonf69a02c2016-07-01 17:23:16 +01001401 if (busywait_stop(timeout_us, cpu))
Chris Wilson2def4ad2015-04-07 16:20:41 +01001402 break;
1403
1404 cpu_relax_lowlatency();
Chris Wilson688e6c72016-07-01 17:23:15 +01001405 } while (!need_resched());
Chris Wilson821485d2015-12-11 11:32:59 +00001406
Chris Wilson688e6c72016-07-01 17:23:15 +01001407 return false;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001408}
1409
Chris Wilsonb3612372012-08-24 09:35:08 +01001410/**
John Harrison9c654812014-11-24 18:49:35 +00001411 * __i915_wait_request - wait until execution of request has finished
1412 * @req: duh!
Chris Wilsonb3612372012-08-24 09:35:08 +01001413 * @interruptible: do an interruptible wait (normally yes)
1414 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001415 * @rps: RPS client
Chris Wilsonb3612372012-08-24 09:35:08 +01001416 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001417 * Note: It is of utmost importance that the passed in seqno and reset_counter
1418 * values have been read by the caller in an smp safe manner. Where read-side
1419 * locks are involved, it is sufficient to read the reset_counter before
1420 * unlocking the lock that protects the seqno. For lockless tricks, the
1421 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1422 * inserted.
1423 *
John Harrison9c654812014-11-24 18:49:35 +00001424 * Returns 0 if the request was found within the alloted time. Else returns the
Chris Wilsonb3612372012-08-24 09:35:08 +01001425 * errno with remaining time filled in timeout argument.
1426 */
John Harrison9c654812014-11-24 18:49:35 +00001427int __i915_wait_request(struct drm_i915_gem_request *req,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001428 bool interruptible,
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001429 s64 *timeout,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001430 struct intel_rps_client *rps)
Chris Wilsonb3612372012-08-24 09:35:08 +01001431{
Chris Wilson91b0c352015-12-11 11:32:57 +00001432 int state = interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE;
Chris Wilson1f15b762016-07-01 17:23:14 +01001433 DEFINE_WAIT(reset);
Chris Wilson688e6c72016-07-01 17:23:15 +01001434 struct intel_wait wait;
1435 unsigned long timeout_remain;
Tvrtko Ursuline0313db2016-01-15 15:11:12 +00001436 s64 before = 0; /* Only to silence a compiler warning. */
Chris Wilson688e6c72016-07-01 17:23:15 +01001437 int ret = 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001438
Chris Wilson688e6c72016-07-01 17:23:15 +01001439 might_sleep();
Paulo Zanonic67a4702013-08-19 13:18:09 -03001440
Chris Wilsonb4716182015-04-27 13:41:17 +01001441 if (list_empty(&req->list))
1442 return 0;
1443
Chris Wilsonf69a02c2016-07-01 17:23:16 +01001444 if (i915_gem_request_completed(req))
Chris Wilsonb3612372012-08-24 09:35:08 +01001445 return 0;
1446
Chris Wilson688e6c72016-07-01 17:23:15 +01001447 timeout_remain = MAX_SCHEDULE_TIMEOUT;
Chris Wilsonbb6d1982015-11-26 13:31:42 +00001448 if (timeout) {
1449 if (WARN_ON(*timeout < 0))
1450 return -EINVAL;
1451
1452 if (*timeout == 0)
1453 return -ETIME;
1454
Chris Wilson688e6c72016-07-01 17:23:15 +01001455 timeout_remain = nsecs_to_jiffies_timeout(*timeout);
Tvrtko Ursuline0313db2016-01-15 15:11:12 +00001456
1457 /*
1458 * Record current time in case interrupted by signal, or wedged.
1459 */
1460 before = ktime_get_raw_ns();
Chris Wilsonbb6d1982015-11-26 13:31:42 +00001461 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001462
John Harrison74328ee2014-11-24 18:49:38 +00001463 trace_i915_gem_request_wait_begin(req);
Chris Wilson2def4ad2015-04-07 16:20:41 +01001464
Chris Wilson688e6c72016-07-01 17:23:15 +01001465 if (INTEL_INFO(req->i915)->gen >= 6)
1466 gen6_rps_boost(req->i915, rps, req->emitted_jiffies);
Chris Wilson2def4ad2015-04-07 16:20:41 +01001467
Chris Wilson688e6c72016-07-01 17:23:15 +01001468 /* Optimistic spin for the next ~jiffie before touching IRQs */
Chris Wilsonf69a02c2016-07-01 17:23:16 +01001469 if (i915_spin_request(req, state, 5))
Chris Wilson688e6c72016-07-01 17:23:15 +01001470 goto complete;
Chris Wilson2def4ad2015-04-07 16:20:41 +01001471
Chris Wilson688e6c72016-07-01 17:23:15 +01001472 set_current_state(state);
1473 add_wait_queue(&req->i915->gpu_error.wait_queue, &reset);
Chris Wilsonb3612372012-08-24 09:35:08 +01001474
Chris Wilson688e6c72016-07-01 17:23:15 +01001475 intel_wait_init(&wait, req->seqno);
1476 if (intel_engine_add_wait(req->engine, &wait))
1477 /* In order to check that we haven't missed the interrupt
1478 * as we enabled it, we need to kick ourselves to do a
1479 * coherent check on the seqno before we sleep.
Chris Wilsonf4457ae2016-04-13 17:35:08 +01001480 */
Chris Wilson688e6c72016-07-01 17:23:15 +01001481 goto wakeup;
Daniel Vetterf69061b2012-12-06 09:01:42 +01001482
Chris Wilson688e6c72016-07-01 17:23:15 +01001483 for (;;) {
Chris Wilson91b0c352015-12-11 11:32:57 +00001484 if (signal_pending_state(state, current)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001485 ret = -ERESTARTSYS;
1486 break;
1487 }
1488
Chris Wilson05535722016-07-01 17:23:11 +01001489 /* Ensure that even if the GPU hangs, we get woken up.
1490 *
1491 * However, note that if no one is waiting, we never notice
1492 * a gpu hang. Eventually, we will have to wait for a resource
1493 * held by the GPU and so trigger a hangcheck. In the most
1494 * pathological case, this will be upon memory starvation!
1495 */
Chris Wilson688e6c72016-07-01 17:23:15 +01001496 i915_queue_hangcheck(req->i915);
Chris Wilson05535722016-07-01 17:23:11 +01001497
Chris Wilson688e6c72016-07-01 17:23:15 +01001498 timeout_remain = io_schedule_timeout(timeout_remain);
1499 if (timeout_remain == 0) {
1500 ret = -ETIME;
1501 break;
Chris Wilson094f9a52013-09-25 17:34:55 +01001502 }
1503
Chris Wilson688e6c72016-07-01 17:23:15 +01001504 if (intel_wait_complete(&wait))
1505 break;
Chris Wilson094f9a52013-09-25 17:34:55 +01001506
Chris Wilson688e6c72016-07-01 17:23:15 +01001507 set_current_state(state);
1508
1509wakeup:
1510 /* Carefully check if the request is complete, giving time
1511 * for the seqno to be visible following the interrupt.
1512 * We also have to check in case we are kicked by the GPU
1513 * reset in order to drop the struct_mutex.
1514 */
1515 if (__i915_request_irq_complete(req))
1516 break;
Chris Wilsonf69a02c2016-07-01 17:23:16 +01001517
1518 /* Only spin if we know the GPU is processing this request */
1519 if (i915_spin_request(req, state, 2))
1520 break;
Chris Wilson094f9a52013-09-25 17:34:55 +01001521 }
Chris Wilson688e6c72016-07-01 17:23:15 +01001522 remove_wait_queue(&req->i915->gpu_error.wait_queue, &reset);
Chris Wilson1f15b762016-07-01 17:23:14 +01001523
Chris Wilson688e6c72016-07-01 17:23:15 +01001524 intel_engine_remove_wait(req->engine, &wait);
1525 __set_current_state(TASK_RUNNING);
1526complete:
Chris Wilson2def4ad2015-04-07 16:20:41 +01001527 trace_i915_gem_request_wait_end(req);
1528
Chris Wilsonb3612372012-08-24 09:35:08 +01001529 if (timeout) {
Tvrtko Ursuline0313db2016-01-15 15:11:12 +00001530 s64 tres = *timeout - (ktime_get_raw_ns() - before);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001531
1532 *timeout = tres < 0 ? 0 : tres;
Daniel Vetter9cca3062014-11-28 10:29:55 +01001533
1534 /*
1535 * Apparently ktime isn't accurate enough and occasionally has a
1536 * bit of mismatch in the jiffies<->nsecs<->ktime loop. So patch
1537 * things up to make the test happy. We allow up to 1 jiffy.
1538 *
1539 * This is a regrssion from the timespec->ktime conversion.
1540 */
1541 if (ret == -ETIME && *timeout < jiffies_to_usecs(1)*1000)
1542 *timeout = 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001543 }
1544
Chris Wilson0e6883b2016-07-04 08:08:34 +01001545 if (rps && req->seqno == req->engine->last_submitted_seqno) {
1546 /* The GPU is now idle and this client has stalled.
1547 * Since no other client has submitted a request in the
1548 * meantime, assume that this client is the only one
1549 * supplying work to the GPU but is unable to keep that
1550 * work supplied because it is waiting. Since the GPU is
1551 * then never kept fully busy, RPS autoclocking will
1552 * keep the clocks relatively low, causing further delays.
1553 * Compensate by giving the synchronous client credit for
1554 * a waitboost next time.
1555 */
1556 spin_lock(&req->i915->rps.client_lock);
1557 list_del_init(&rps->link);
1558 spin_unlock(&req->i915->rps.client_lock);
1559 }
1560
Chris Wilson094f9a52013-09-25 17:34:55 +01001561 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001562}
1563
John Harrisonfcfa423c2015-05-29 17:44:12 +01001564int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
1565 struct drm_file *file)
1566{
John Harrisonfcfa423c2015-05-29 17:44:12 +01001567 struct drm_i915_file_private *file_priv;
1568
1569 WARN_ON(!req || !file || req->file_priv);
1570
1571 if (!req || !file)
1572 return -EINVAL;
1573
1574 if (req->file_priv)
1575 return -EINVAL;
1576
John Harrisonfcfa423c2015-05-29 17:44:12 +01001577 file_priv = file->driver_priv;
1578
1579 spin_lock(&file_priv->mm.lock);
1580 req->file_priv = file_priv;
1581 list_add_tail(&req->client_list, &file_priv->mm.request_list);
1582 spin_unlock(&file_priv->mm.lock);
1583
1584 req->pid = get_pid(task_pid(current));
1585
1586 return 0;
1587}
1588
Chris Wilsonb4716182015-04-27 13:41:17 +01001589static inline void
1590i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
1591{
1592 struct drm_i915_file_private *file_priv = request->file_priv;
1593
1594 if (!file_priv)
1595 return;
1596
1597 spin_lock(&file_priv->mm.lock);
1598 list_del(&request->client_list);
1599 request->file_priv = NULL;
1600 spin_unlock(&file_priv->mm.lock);
John Harrisonfcfa423c2015-05-29 17:44:12 +01001601
1602 put_pid(request->pid);
1603 request->pid = NULL;
Chris Wilsonb4716182015-04-27 13:41:17 +01001604}
1605
1606static void i915_gem_request_retire(struct drm_i915_gem_request *request)
1607{
1608 trace_i915_gem_request_retire(request);
1609
1610 /* We know the GPU must have read the request to have
1611 * sent us the seqno + interrupt, so use the position
1612 * of tail of the request to update the last known position
1613 * of the GPU head.
1614 *
1615 * Note this requires that we are always called in request
1616 * completion order.
1617 */
1618 request->ringbuf->last_retired_head = request->postfix;
1619
1620 list_del_init(&request->list);
1621 i915_gem_request_remove_from_client(request);
1622
Chris Wilsona16a4052016-04-28 09:56:56 +01001623 if (request->previous_context) {
Chris Wilson73db04c2016-04-28 09:56:55 +01001624 if (i915.enable_execlists)
Chris Wilsona16a4052016-04-28 09:56:56 +01001625 intel_lr_context_unpin(request->previous_context,
1626 request->engine);
Chris Wilson73db04c2016-04-28 09:56:55 +01001627 }
1628
Chris Wilsona16a4052016-04-28 09:56:56 +01001629 i915_gem_context_unreference(request->ctx);
Chris Wilsonb4716182015-04-27 13:41:17 +01001630 i915_gem_request_unreference(request);
1631}
1632
1633static void
1634__i915_gem_request_retire__upto(struct drm_i915_gem_request *req)
1635{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001636 struct intel_engine_cs *engine = req->engine;
Chris Wilsonb4716182015-04-27 13:41:17 +01001637 struct drm_i915_gem_request *tmp;
1638
Chris Wilsonc0336662016-05-06 15:40:21 +01001639 lockdep_assert_held(&engine->i915->dev->struct_mutex);
Chris Wilsonb4716182015-04-27 13:41:17 +01001640
1641 if (list_empty(&req->list))
1642 return;
1643
1644 do {
1645 tmp = list_first_entry(&engine->request_list,
1646 typeof(*tmp), list);
1647
1648 i915_gem_request_retire(tmp);
1649 } while (tmp != req);
1650
1651 WARN_ON(i915_verify_lists(engine->dev));
1652}
1653
Chris Wilsonb3612372012-08-24 09:35:08 +01001654/**
Daniel Vettera4b3a572014-11-26 14:17:05 +01001655 * Waits for a request to be signaled, and cleans up the
Chris Wilsonb3612372012-08-24 09:35:08 +01001656 * request and object lists appropriately for that event.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001657 * @req: request to wait on
Chris Wilsonb3612372012-08-24 09:35:08 +01001658 */
1659int
Daniel Vettera4b3a572014-11-26 14:17:05 +01001660i915_wait_request(struct drm_i915_gem_request *req)
Chris Wilsonb3612372012-08-24 09:35:08 +01001661{
Tvrtko Ursulin791bee12016-04-19 16:46:09 +01001662 struct drm_i915_private *dev_priv = req->i915;
Daniel Vettera4b3a572014-11-26 14:17:05 +01001663 bool interruptible;
Chris Wilsonb3612372012-08-24 09:35:08 +01001664 int ret;
1665
Daniel Vettera4b3a572014-11-26 14:17:05 +01001666 interruptible = dev_priv->mm.interruptible;
1667
Tvrtko Ursulin791bee12016-04-19 16:46:09 +01001668 BUG_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));
Chris Wilsonb3612372012-08-24 09:35:08 +01001669
Chris Wilson299259a2016-04-13 17:35:06 +01001670 ret = __i915_wait_request(req, interruptible, NULL, NULL);
Chris Wilsonb4716182015-04-27 13:41:17 +01001671 if (ret)
1672 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001673
Chris Wilsone075a322016-05-13 11:57:22 +01001674 /* If the GPU hung, we want to keep the requests to find the guilty. */
Chris Wilson0c5eed62016-06-29 15:51:14 +01001675 if (!i915_reset_in_progress(&dev_priv->gpu_error))
Chris Wilsone075a322016-05-13 11:57:22 +01001676 __i915_gem_request_retire__upto(req);
1677
Chris Wilsond26e3af2013-06-29 22:05:26 +01001678 return 0;
1679}
1680
Chris Wilsonb3612372012-08-24 09:35:08 +01001681/**
1682 * Ensures that all rendering to the object has completed and the object is
1683 * safe to unbind from the GTT or access from the CPU.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001684 * @obj: i915 gem object
1685 * @readonly: waiting for read access or write
Chris Wilsonb3612372012-08-24 09:35:08 +01001686 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01001687int
Chris Wilsonb3612372012-08-24 09:35:08 +01001688i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1689 bool readonly)
1690{
Chris Wilsonb4716182015-04-27 13:41:17 +01001691 int ret, i;
Chris Wilsonb3612372012-08-24 09:35:08 +01001692
Chris Wilsonb4716182015-04-27 13:41:17 +01001693 if (!obj->active)
Chris Wilsonb3612372012-08-24 09:35:08 +01001694 return 0;
1695
Chris Wilsonb4716182015-04-27 13:41:17 +01001696 if (readonly) {
1697 if (obj->last_write_req != NULL) {
1698 ret = i915_wait_request(obj->last_write_req);
1699 if (ret)
1700 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001701
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001702 i = obj->last_write_req->engine->id;
Chris Wilsonb4716182015-04-27 13:41:17 +01001703 if (obj->last_read_req[i] == obj->last_write_req)
1704 i915_gem_object_retire__read(obj, i);
1705 else
1706 i915_gem_object_retire__write(obj);
1707 }
1708 } else {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001709 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsonb4716182015-04-27 13:41:17 +01001710 if (obj->last_read_req[i] == NULL)
1711 continue;
1712
1713 ret = i915_wait_request(obj->last_read_req[i]);
1714 if (ret)
1715 return ret;
1716
1717 i915_gem_object_retire__read(obj, i);
1718 }
Chris Wilsond501b1d2016-04-13 17:35:02 +01001719 GEM_BUG_ON(obj->active);
Chris Wilsonb4716182015-04-27 13:41:17 +01001720 }
1721
1722 return 0;
1723}
1724
1725static void
1726i915_gem_object_retire_request(struct drm_i915_gem_object *obj,
1727 struct drm_i915_gem_request *req)
1728{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001729 int ring = req->engine->id;
Chris Wilsonb4716182015-04-27 13:41:17 +01001730
1731 if (obj->last_read_req[ring] == req)
1732 i915_gem_object_retire__read(obj, ring);
1733 else if (obj->last_write_req == req)
1734 i915_gem_object_retire__write(obj);
1735
Chris Wilson0c5eed62016-06-29 15:51:14 +01001736 if (!i915_reset_in_progress(&req->i915->gpu_error))
Chris Wilsone075a322016-05-13 11:57:22 +01001737 __i915_gem_request_retire__upto(req);
Chris Wilsonb3612372012-08-24 09:35:08 +01001738}
1739
Chris Wilson3236f572012-08-24 09:35:09 +01001740/* A nonblocking variant of the above wait. This is a highly dangerous routine
1741 * as the object state may change during this call.
1742 */
1743static __must_check int
1744i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001745 struct intel_rps_client *rps,
Chris Wilson3236f572012-08-24 09:35:09 +01001746 bool readonly)
1747{
1748 struct drm_device *dev = obj->base.dev;
1749 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001750 struct drm_i915_gem_request *requests[I915_NUM_ENGINES];
Chris Wilsonb4716182015-04-27 13:41:17 +01001751 int ret, i, n = 0;
Chris Wilson3236f572012-08-24 09:35:09 +01001752
1753 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1754 BUG_ON(!dev_priv->mm.interruptible);
1755
Chris Wilsonb4716182015-04-27 13:41:17 +01001756 if (!obj->active)
Chris Wilson3236f572012-08-24 09:35:09 +01001757 return 0;
1758
Chris Wilsonb4716182015-04-27 13:41:17 +01001759 if (readonly) {
1760 struct drm_i915_gem_request *req;
1761
1762 req = obj->last_write_req;
1763 if (req == NULL)
1764 return 0;
1765
Chris Wilsonb4716182015-04-27 13:41:17 +01001766 requests[n++] = i915_gem_request_reference(req);
1767 } else {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001768 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsonb4716182015-04-27 13:41:17 +01001769 struct drm_i915_gem_request *req;
1770
1771 req = obj->last_read_req[i];
1772 if (req == NULL)
1773 continue;
1774
Chris Wilsonb4716182015-04-27 13:41:17 +01001775 requests[n++] = i915_gem_request_reference(req);
1776 }
1777 }
1778
1779 mutex_unlock(&dev->struct_mutex);
Chris Wilson299259a2016-04-13 17:35:06 +01001780 ret = 0;
Chris Wilsonb4716182015-04-27 13:41:17 +01001781 for (i = 0; ret == 0 && i < n; i++)
Chris Wilson299259a2016-04-13 17:35:06 +01001782 ret = __i915_wait_request(requests[i], true, NULL, rps);
Chris Wilsonb4716182015-04-27 13:41:17 +01001783 mutex_lock(&dev->struct_mutex);
1784
Chris Wilsonb4716182015-04-27 13:41:17 +01001785 for (i = 0; i < n; i++) {
1786 if (ret == 0)
1787 i915_gem_object_retire_request(obj, requests[i]);
1788 i915_gem_request_unreference(requests[i]);
1789 }
1790
1791 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001792}
1793
Chris Wilson2e1b8732015-04-27 13:41:22 +01001794static struct intel_rps_client *to_rps_client(struct drm_file *file)
1795{
1796 struct drm_i915_file_private *fpriv = file->driver_priv;
1797 return &fpriv->rps;
1798}
1799
Chris Wilsonaeecc962016-06-17 14:46:39 -03001800static enum fb_op_origin
1801write_origin(struct drm_i915_gem_object *obj, unsigned domain)
1802{
1803 return domain == I915_GEM_DOMAIN_GTT && !obj->has_wc_mmap ?
1804 ORIGIN_GTT : ORIGIN_CPU;
1805}
1806
Eric Anholt673a3942008-07-30 12:06:12 -07001807/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001808 * Called when user space prepares to use an object with the CPU, either
1809 * through the mmap ioctl's mapping or a GTT mapping.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001810 * @dev: drm device
1811 * @data: ioctl data blob
1812 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001813 */
1814int
1815i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001816 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001817{
1818 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001819 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001820 uint32_t read_domains = args->read_domains;
1821 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001822 int ret;
1823
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001824 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001825 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001826 return -EINVAL;
1827
Chris Wilson21d509e2009-06-06 09:46:02 +01001828 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001829 return -EINVAL;
1830
1831 /* Having something in the write domain implies it's in the read
1832 * domain, and only that read domain. Enforce that in the request.
1833 */
1834 if (write_domain != 0 && read_domains != write_domain)
1835 return -EINVAL;
1836
Chris Wilson76c1dec2010-09-25 11:22:51 +01001837 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001838 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001839 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001840
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01001841 obj = to_intel_bo(drm_gem_object_lookup(file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001842 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001843 ret = -ENOENT;
1844 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001845 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001846
Chris Wilson3236f572012-08-24 09:35:09 +01001847 /* Try to flush the object off the GPU without holding the lock.
1848 * We will repeat the flush holding the lock in the normal manner
1849 * to catch cases where we are gazumped.
1850 */
Chris Wilson6e4930f2014-02-07 18:37:06 -02001851 ret = i915_gem_object_wait_rendering__nonblocking(obj,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001852 to_rps_client(file),
Chris Wilson6e4930f2014-02-07 18:37:06 -02001853 !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001854 if (ret)
1855 goto unref;
1856
Chris Wilson43566de2015-01-02 16:29:29 +05301857 if (read_domains & I915_GEM_DOMAIN_GTT)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001858 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301859 else
Eric Anholte47c68e2008-11-14 13:35:19 -08001860 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001861
Daniel Vetter031b6982015-06-26 19:35:16 +02001862 if (write_domain != 0)
Chris Wilsonaeecc962016-06-17 14:46:39 -03001863 intel_fb_obj_invalidate(obj, write_origin(obj, write_domain));
Daniel Vetter031b6982015-06-26 19:35:16 +02001864
Chris Wilson3236f572012-08-24 09:35:09 +01001865unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001866 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001867unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001868 mutex_unlock(&dev->struct_mutex);
1869 return ret;
1870}
1871
1872/**
1873 * Called when user space has done writes to this buffer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001874 * @dev: drm device
1875 * @data: ioctl data blob
1876 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001877 */
1878int
1879i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001880 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001881{
1882 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001883 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001884 int ret = 0;
1885
Chris Wilson76c1dec2010-09-25 11:22:51 +01001886 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001887 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001888 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001889
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01001890 obj = to_intel_bo(drm_gem_object_lookup(file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001891 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001892 ret = -ENOENT;
1893 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001894 }
1895
Eric Anholt673a3942008-07-30 12:06:12 -07001896 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001897 if (obj->pin_display)
Daniel Vettere62b59e2015-01-21 14:53:48 +01001898 i915_gem_object_flush_cpu_write_domain(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08001899
Chris Wilson05394f32010-11-08 19:18:58 +00001900 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001901unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001902 mutex_unlock(&dev->struct_mutex);
1903 return ret;
1904}
1905
1906/**
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001907 * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address
1908 * it is mapped to.
1909 * @dev: drm device
1910 * @data: ioctl data blob
1911 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001912 *
1913 * While the mapping holds a reference on the contents of the object, it doesn't
1914 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001915 *
1916 * IMPORTANT:
1917 *
1918 * DRM driver writers who look a this function as an example for how to do GEM
1919 * mmap support, please don't implement mmap support like here. The modern way
1920 * to implement DRM mmap support is with an mmap offset ioctl (like
1921 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1922 * That way debug tooling like valgrind will understand what's going on, hiding
1923 * the mmap call in a driver private ioctl will break that. The i915 driver only
1924 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001925 */
1926int
1927i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001928 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001929{
1930 struct drm_i915_gem_mmap *args = data;
1931 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001932 unsigned long addr;
1933
Akash Goel1816f922015-01-02 16:29:30 +05301934 if (args->flags & ~(I915_MMAP_WC))
1935 return -EINVAL;
1936
Borislav Petkov568a58e2016-03-29 17:42:01 +02001937 if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT))
Akash Goel1816f922015-01-02 16:29:30 +05301938 return -ENODEV;
1939
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01001940 obj = drm_gem_object_lookup(file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001941 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001942 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001943
Daniel Vetter1286ff72012-05-10 15:25:09 +02001944 /* prime objects have no backing filp to GEM mmap
1945 * pages from.
1946 */
1947 if (!obj->filp) {
1948 drm_gem_object_unreference_unlocked(obj);
1949 return -EINVAL;
1950 }
1951
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001952 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001953 PROT_READ | PROT_WRITE, MAP_SHARED,
1954 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301955 if (args->flags & I915_MMAP_WC) {
1956 struct mm_struct *mm = current->mm;
1957 struct vm_area_struct *vma;
1958
Michal Hocko80a89a52016-05-23 16:26:11 -07001959 if (down_write_killable(&mm->mmap_sem)) {
1960 drm_gem_object_unreference_unlocked(obj);
1961 return -EINTR;
1962 }
Akash Goel1816f922015-01-02 16:29:30 +05301963 vma = find_vma(mm, addr);
1964 if (vma)
1965 vma->vm_page_prot =
1966 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1967 else
1968 addr = -ENOMEM;
1969 up_write(&mm->mmap_sem);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001970
1971 /* This may race, but that's ok, it only gets set */
1972 WRITE_ONCE(to_intel_bo(obj)->has_wc_mmap, true);
Akash Goel1816f922015-01-02 16:29:30 +05301973 }
Luca Barbieribc9025b2010-02-09 05:49:12 +00001974 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001975 if (IS_ERR((void *)addr))
1976 return addr;
1977
1978 args->addr_ptr = (uint64_t) addr;
1979
1980 return 0;
1981}
1982
Jesse Barnesde151cf2008-11-12 10:03:55 -08001983/**
1984 * i915_gem_fault - fault a page into the GTT
Geliang Tangd9072a32015-09-15 05:58:44 -07001985 * @vma: VMA in question
1986 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001987 *
1988 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1989 * from userspace. The fault handler takes care of binding the object to
1990 * the GTT (if needed), allocating and programming a fence register (again,
1991 * only if needed based on whether the old reg is still valid or the object
1992 * is tiled) and inserting a new PTE into the faulting process.
1993 *
1994 * Note that the faulting process may involve evicting existing objects
1995 * from the GTT and/or fence registers to make room. So performance may
1996 * suffer if the GTT working set is large or there are few fence registers
1997 * left.
1998 */
1999int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
2000{
Chris Wilson05394f32010-11-08 19:18:58 +00002001 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
2002 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002003 struct drm_i915_private *dev_priv = to_i915(dev);
2004 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03002005 struct i915_ggtt_view view = i915_ggtt_view_normal;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002006 pgoff_t page_offset;
2007 unsigned long pfn;
2008 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002009 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002010
Paulo Zanonif65c9162013-11-27 18:20:34 -02002011 intel_runtime_pm_get(dev_priv);
2012
Jesse Barnesde151cf2008-11-12 10:03:55 -08002013 /* We don't use vmf->pgoff since that has the fake offset */
2014 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
2015 PAGE_SHIFT;
2016
Chris Wilsond9bc7e92011-02-07 13:09:31 +00002017 ret = i915_mutex_lock_interruptible(dev);
2018 if (ret)
2019 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002020
Chris Wilsondb53a302011-02-03 11:57:46 +00002021 trace_i915_gem_object_fault(obj, page_offset, true, write);
2022
Chris Wilson6e4930f2014-02-07 18:37:06 -02002023 /* Try to flush the object off the GPU first without holding the lock.
2024 * Upon reacquiring the lock, we will perform our sanity checks and then
2025 * repeat the flush holding the lock in the normal manner to catch cases
2026 * where we are gazumped.
2027 */
2028 ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
2029 if (ret)
2030 goto unlock;
2031
Chris Wilsoneb119bd2012-12-16 12:43:36 +00002032 /* Access to snoopable pages through the GTT is incoherent. */
2033 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01002034 ret = -EFAULT;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00002035 goto unlock;
2036 }
2037
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03002038 /* Use a partial view if the object is bigger than the aperture. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002039 if (obj->base.size >= ggtt->mappable_end &&
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03002040 obj->tiling_mode == I915_TILING_NONE) {
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03002041 static const unsigned int chunk_size = 256; // 1 MiB
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03002042
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03002043 memset(&view, 0, sizeof(view));
2044 view.type = I915_GGTT_VIEW_PARTIAL;
2045 view.params.partial.offset = rounddown(page_offset, chunk_size);
2046 view.params.partial.size =
2047 min_t(unsigned int,
2048 chunk_size,
2049 (vma->vm_end - vma->vm_start)/PAGE_SIZE -
2050 view.params.partial.offset);
2051 }
2052
2053 /* Now pin it into the GTT if needed */
2054 ret = i915_gem_object_ggtt_pin(obj, &view, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002055 if (ret)
2056 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002057
Chris Wilsonc9839302012-11-20 10:45:17 +00002058 ret = i915_gem_object_set_to_gtt_domain(obj, write);
2059 if (ret)
2060 goto unpin;
2061
2062 ret = i915_gem_object_get_fence(obj);
2063 if (ret)
2064 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01002065
Chris Wilsonb90b91d2014-06-10 12:14:40 +01002066 /* Finally, remap it using the new GTT offset */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002067 pfn = ggtt->mappable_base +
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03002068 i915_gem_obj_ggtt_offset_view(obj, &view);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002069 pfn >>= PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002070
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03002071 if (unlikely(view.type == I915_GGTT_VIEW_PARTIAL)) {
2072 /* Overriding existing pages in partial view does not cause
2073 * us any trouble as TLBs are still valid because the fault
2074 * is due to userspace losing part of the mapping or never
2075 * having accessed it before (at this partials' range).
2076 */
2077 unsigned long base = vma->vm_start +
2078 (view.params.partial.offset << PAGE_SHIFT);
2079 unsigned int i;
Chris Wilsonb90b91d2014-06-10 12:14:40 +01002080
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03002081 for (i = 0; i < view.params.partial.size; i++) {
2082 ret = vm_insert_pfn(vma, base + i * PAGE_SIZE, pfn + i);
Chris Wilsonb90b91d2014-06-10 12:14:40 +01002083 if (ret)
2084 break;
2085 }
2086
2087 obj->fault_mappable = true;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03002088 } else {
2089 if (!obj->fault_mappable) {
2090 unsigned long size = min_t(unsigned long,
2091 vma->vm_end - vma->vm_start,
2092 obj->base.size);
2093 int i;
2094
2095 for (i = 0; i < size >> PAGE_SHIFT; i++) {
2096 ret = vm_insert_pfn(vma,
2097 (unsigned long)vma->vm_start + i * PAGE_SIZE,
2098 pfn + i);
2099 if (ret)
2100 break;
2101 }
2102
2103 obj->fault_mappable = true;
2104 } else
2105 ret = vm_insert_pfn(vma,
2106 (unsigned long)vmf->virtual_address,
2107 pfn + page_offset);
2108 }
Chris Wilsonc9839302012-11-20 10:45:17 +00002109unpin:
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03002110 i915_gem_object_ggtt_unpin_view(obj, &view);
Chris Wilsonc7150892009-09-23 00:43:56 +01002111unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002112 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00002113out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002114 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00002115 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02002116 /*
2117 * We eat errors when the gpu is terminally wedged to avoid
2118 * userspace unduly crashing (gl has no provisions for mmaps to
2119 * fail). But any other -EIO isn't ours (e.g. swap in failure)
2120 * and so needs to be reported.
2121 */
2122 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02002123 ret = VM_FAULT_SIGBUS;
2124 break;
2125 }
Chris Wilson045e7692010-11-07 09:18:22 +00002126 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02002127 /*
2128 * EAGAIN means the gpu is hung and we'll wait for the error
2129 * handler to reset everything when re-faulting in
2130 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00002131 */
Chris Wilsonc7150892009-09-23 00:43:56 +01002132 case 0:
2133 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00002134 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03002135 case -EBUSY:
2136 /*
2137 * EBUSY is ok: this just means that another thread
2138 * already did the job.
2139 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02002140 ret = VM_FAULT_NOPAGE;
2141 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002142 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02002143 ret = VM_FAULT_OOM;
2144 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02002145 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00002146 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02002147 ret = VM_FAULT_SIGBUS;
2148 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002149 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02002150 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02002151 ret = VM_FAULT_SIGBUS;
2152 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002153 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02002154
2155 intel_runtime_pm_put(dev_priv);
2156 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002157}
2158
2159/**
Chris Wilson901782b2009-07-10 08:18:50 +01002160 * i915_gem_release_mmap - remove physical page mappings
2161 * @obj: obj in question
2162 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02002163 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01002164 * relinquish ownership of the pages back to the system.
2165 *
2166 * It is vital that we remove the page mapping if we have mapped a tiled
2167 * object through the GTT and then lose the fence register due to
2168 * resource pressure. Similarly if the object has been moved out of the
2169 * aperture, than pages mapped into userspace must be revoked. Removing the
2170 * mapping will then trigger a page fault on the next user access, allowing
2171 * fixup by i915_gem_fault().
2172 */
Eric Anholtd05ca302009-07-10 13:02:26 -07002173void
Chris Wilson05394f32010-11-08 19:18:58 +00002174i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01002175{
Chris Wilson349f2cc2016-04-13 17:35:12 +01002176 /* Serialisation between user GTT access and our code depends upon
2177 * revoking the CPU's PTE whilst the mutex is held. The next user
2178 * pagefault then has to wait until we release the mutex.
2179 */
2180 lockdep_assert_held(&obj->base.dev->struct_mutex);
2181
Chris Wilson6299f992010-11-24 12:23:44 +00002182 if (!obj->fault_mappable)
2183 return;
Chris Wilson901782b2009-07-10 08:18:50 +01002184
David Herrmann6796cb12014-01-03 14:24:19 +01002185 drm_vma_node_unmap(&obj->base.vma_node,
2186 obj->base.dev->anon_inode->i_mapping);
Chris Wilson349f2cc2016-04-13 17:35:12 +01002187
2188 /* Ensure that the CPU's PTE are revoked and there are not outstanding
2189 * memory transactions from userspace before we return. The TLB
2190 * flushing implied above by changing the PTE above *should* be
2191 * sufficient, an extra barrier here just provides us with a bit
2192 * of paranoid documentation about our requirement to serialise
2193 * memory writes before touching registers / GSM.
2194 */
2195 wmb();
2196
Chris Wilson6299f992010-11-24 12:23:44 +00002197 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01002198}
2199
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002200void
2201i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
2202{
2203 struct drm_i915_gem_object *obj;
2204
2205 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
2206 i915_gem_release_mmap(obj);
2207}
2208
Imre Deak0fa87792013-01-07 21:47:35 +02002209uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07002210i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00002211{
Chris Wilsone28f8712011-07-18 13:11:49 -07002212 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002213
2214 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07002215 tiling_mode == I915_TILING_NONE)
2216 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002217
2218 /* Previous chips need a power-of-two fence region when tiling */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002219 if (IS_GEN3(dev))
Chris Wilsone28f8712011-07-18 13:11:49 -07002220 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002221 else
Chris Wilsone28f8712011-07-18 13:11:49 -07002222 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002223
Chris Wilsone28f8712011-07-18 13:11:49 -07002224 while (gtt_size < size)
2225 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002226
Chris Wilsone28f8712011-07-18 13:11:49 -07002227 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002228}
2229
Jesse Barnesde151cf2008-11-12 10:03:55 -08002230/**
2231 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002232 * @dev: drm device
2233 * @size: object size
2234 * @tiling_mode: tiling mode
2235 * @fenced: is fenced alignemned required or not
Jesse Barnesde151cf2008-11-12 10:03:55 -08002236 *
2237 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01002238 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002239 */
Imre Deakd865110c2013-01-07 21:47:33 +02002240uint32_t
2241i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2242 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002243{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002244 /*
2245 * Minimum alignment is 4k (GTT page size), but might be greater
2246 * if a fence register is needed for the object.
2247 */
Imre Deakd865110c2013-01-07 21:47:33 +02002248 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07002249 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002250 return 4096;
2251
2252 /*
2253 * Previous chips need to be aligned to the size of the smallest
2254 * fence register that can contain the object.
2255 */
Chris Wilsone28f8712011-07-18 13:11:49 -07002256 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002257}
2258
Chris Wilsond8cb5082012-08-11 15:41:03 +01002259static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
2260{
2261 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2262 int ret;
2263
Daniel Vetterda494d72012-12-20 15:11:16 +01002264 dev_priv->mm.shrinker_no_lock_stealing = true;
2265
Chris Wilsond8cb5082012-08-11 15:41:03 +01002266 ret = drm_gem_create_mmap_offset(&obj->base);
2267 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01002268 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002269
2270 /* Badly fragmented mmap space? The only way we can recover
2271 * space is by destroying unwanted objects. We can't randomly release
2272 * mmap_offsets as userspace expects them to be persistent for the
2273 * lifetime of the objects. The closest we can is to release the
2274 * offsets on purgeable objects by truncating it and marking it purged,
2275 * which prevents userspace from ever using that object again.
2276 */
Chris Wilson21ab4e72014-09-09 11:16:08 +01002277 i915_gem_shrink(dev_priv,
2278 obj->base.size >> PAGE_SHIFT,
2279 I915_SHRINK_BOUND |
2280 I915_SHRINK_UNBOUND |
2281 I915_SHRINK_PURGEABLE);
Chris Wilsond8cb5082012-08-11 15:41:03 +01002282 ret = drm_gem_create_mmap_offset(&obj->base);
2283 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01002284 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002285
2286 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01002287 ret = drm_gem_create_mmap_offset(&obj->base);
2288out:
2289 dev_priv->mm.shrinker_no_lock_stealing = false;
2290
2291 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002292}
2293
2294static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
2295{
Chris Wilsond8cb5082012-08-11 15:41:03 +01002296 drm_gem_free_mmap_offset(&obj->base);
2297}
2298
Dave Airlieda6b51d2014-12-24 13:11:17 +10002299int
Dave Airlieff72145b2011-02-07 12:16:14 +10002300i915_gem_mmap_gtt(struct drm_file *file,
2301 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002302 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10002303 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002304{
Chris Wilson05394f32010-11-08 19:18:58 +00002305 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002306 int ret;
2307
Chris Wilson76c1dec2010-09-25 11:22:51 +01002308 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002309 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01002310 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002311
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01002312 obj = to_intel_bo(drm_gem_object_lookup(file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00002313 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002314 ret = -ENOENT;
2315 goto unlock;
2316 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002317
Chris Wilson05394f32010-11-08 19:18:58 +00002318 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002319 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002320 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002321 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01002322 }
2323
Chris Wilsond8cb5082012-08-11 15:41:03 +01002324 ret = i915_gem_object_create_mmap_offset(obj);
2325 if (ret)
2326 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002327
David Herrmann0de23972013-07-24 21:07:52 +02002328 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002329
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002330out:
Chris Wilson05394f32010-11-08 19:18:58 +00002331 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002332unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002333 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002334 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002335}
2336
Dave Airlieff72145b2011-02-07 12:16:14 +10002337/**
2338 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2339 * @dev: DRM device
2340 * @data: GTT mapping ioctl data
2341 * @file: GEM object info
2342 *
2343 * Simply returns the fake offset to userspace so it can mmap it.
2344 * The mmap call will end up in drm_gem_mmap(), which will set things
2345 * up so we can get faults in the handler above.
2346 *
2347 * The fault handler will take care of binding the object into the GTT
2348 * (since it may have been evicted to make room for something), allocating
2349 * a fence register, and mapping the appropriate aperture address into
2350 * userspace.
2351 */
2352int
2353i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2354 struct drm_file *file)
2355{
2356 struct drm_i915_gem_mmap_gtt *args = data;
2357
Dave Airlieda6b51d2014-12-24 13:11:17 +10002358 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002359}
2360
Daniel Vetter225067e2012-08-20 10:23:20 +02002361/* Immediately discard the backing storage */
2362static void
2363i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002364{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002365 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002366
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002367 if (obj->base.filp == NULL)
2368 return;
2369
Daniel Vetter225067e2012-08-20 10:23:20 +02002370 /* Our goal here is to return as much of the memory as
2371 * is possible back to the system as we are called from OOM.
2372 * To do this we must instruct the shmfs to drop all of its
2373 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002374 */
Chris Wilson55372522014-03-25 13:23:06 +00002375 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02002376 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01002377}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002378
Chris Wilson55372522014-03-25 13:23:06 +00002379/* Try to discard unwanted pages */
2380static void
2381i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002382{
Chris Wilson55372522014-03-25 13:23:06 +00002383 struct address_space *mapping;
2384
2385 switch (obj->madv) {
2386 case I915_MADV_DONTNEED:
2387 i915_gem_object_truncate(obj);
2388 case __I915_MADV_PURGED:
2389 return;
2390 }
2391
2392 if (obj->base.filp == NULL)
2393 return;
2394
2395 mapping = file_inode(obj->base.filp)->i_mapping,
2396 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002397}
2398
Chris Wilson5cdf5882010-09-27 15:51:07 +01002399static void
Chris Wilson05394f32010-11-08 19:18:58 +00002400i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002401{
Dave Gordon85d12252016-05-20 11:54:06 +01002402 struct sgt_iter sgt_iter;
2403 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002404 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002405
Chris Wilson05394f32010-11-08 19:18:58 +00002406 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07002407
Chris Wilson6c085a72012-08-20 11:40:46 +02002408 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +01002409 if (WARN_ON(ret)) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002410 /* In the event of a disaster, abandon all caches and
2411 * hope for the best.
2412 */
Chris Wilson2c225692013-08-09 12:26:45 +01002413 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02002414 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2415 }
2416
Imre Deake2273302015-07-09 12:59:05 +03002417 i915_gem_gtt_finish_object(obj);
2418
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002419 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07002420 i915_gem_object_save_bit_17_swizzle(obj);
2421
Chris Wilson05394f32010-11-08 19:18:58 +00002422 if (obj->madv == I915_MADV_DONTNEED)
2423 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01002424
Dave Gordon85d12252016-05-20 11:54:06 +01002425 for_each_sgt_page(page, sgt_iter, obj->pages) {
Chris Wilson05394f32010-11-08 19:18:58 +00002426 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002427 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002428
Chris Wilson05394f32010-11-08 19:18:58 +00002429 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002430 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002431
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03002432 put_page(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002433 }
Chris Wilson05394f32010-11-08 19:18:58 +00002434 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002435
Chris Wilson9da3da62012-06-01 15:20:22 +01002436 sg_free_table(obj->pages);
2437 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002438}
2439
Chris Wilsondd624af2013-01-15 12:39:35 +00002440int
Chris Wilson37e680a2012-06-07 15:38:42 +01002441i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
2442{
2443 const struct drm_i915_gem_object_ops *ops = obj->ops;
2444
Chris Wilson2f745ad2012-09-04 21:02:58 +01002445 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01002446 return 0;
2447
Chris Wilsona5570172012-09-04 21:02:54 +01002448 if (obj->pages_pin_count)
2449 return -EBUSY;
2450
Ben Widawsky98438772013-07-31 17:00:12 -07002451 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07002452
Chris Wilsona2165e32012-12-03 11:49:00 +00002453 /* ->put_pages might need to allocate memory for the bit17 swizzle
2454 * array, hence protect them from being reaped by removing them from gtt
2455 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002456 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00002457
Chris Wilson0a798eb2016-04-08 12:11:11 +01002458 if (obj->mapping) {
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002459 if (is_vmalloc_addr(obj->mapping))
2460 vunmap(obj->mapping);
2461 else
2462 kunmap(kmap_to_page(obj->mapping));
Chris Wilson0a798eb2016-04-08 12:11:11 +01002463 obj->mapping = NULL;
2464 }
2465
Chris Wilson37e680a2012-06-07 15:38:42 +01002466 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002467 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002468
Chris Wilson55372522014-03-25 13:23:06 +00002469 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002470
2471 return 0;
2472}
2473
Chris Wilson37e680a2012-06-07 15:38:42 +01002474static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002475i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002476{
Chris Wilson6c085a72012-08-20 11:40:46 +02002477 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002478 int page_count, i;
2479 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002480 struct sg_table *st;
2481 struct scatterlist *sg;
Dave Gordon85d12252016-05-20 11:54:06 +01002482 struct sgt_iter sgt_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002483 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002484 unsigned long last_pfn = 0; /* suppress gcc warning */
Imre Deake2273302015-07-09 12:59:05 +03002485 int ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02002486 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002487
Chris Wilson6c085a72012-08-20 11:40:46 +02002488 /* Assert that the object is not currently in any GPU domain. As it
2489 * wasn't in the GTT, there shouldn't be any way it could have been in
2490 * a GPU cache
2491 */
2492 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2493 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2494
Chris Wilson9da3da62012-06-01 15:20:22 +01002495 st = kmalloc(sizeof(*st), GFP_KERNEL);
2496 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002497 return -ENOMEM;
2498
Chris Wilson9da3da62012-06-01 15:20:22 +01002499 page_count = obj->base.size / PAGE_SIZE;
2500 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002501 kfree(st);
2502 return -ENOMEM;
2503 }
2504
2505 /* Get the list of pages out of our struct file. They'll be pinned
2506 * at this point until we release them.
2507 *
2508 * Fail silently without starting the shrinker
2509 */
Al Viro496ad9a2013-01-23 17:07:38 -05002510 mapping = file_inode(obj->base.filp)->i_mapping;
Michal Hockoc62d2552015-11-06 16:28:49 -08002511 gfp = mapping_gfp_constraint(mapping, ~(__GFP_IO | __GFP_RECLAIM));
Mel Gormand0164ad2015-11-06 16:28:21 -08002512 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Imre Deak90797e62013-02-18 19:28:03 +02002513 sg = st->sgl;
2514 st->nents = 0;
2515 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002516 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2517 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002518 i915_gem_shrink(dev_priv,
2519 page_count,
2520 I915_SHRINK_BOUND |
2521 I915_SHRINK_UNBOUND |
2522 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002523 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2524 }
2525 if (IS_ERR(page)) {
2526 /* We've tried hard to allocate the memory by reaping
2527 * our own buffer, now let the real VM do its job and
2528 * go down in flames if truly OOM.
2529 */
Chris Wilson6c085a72012-08-20 11:40:46 +02002530 i915_gem_shrink_all(dev_priv);
David Herrmannf461d1b2014-05-25 14:34:10 +02002531 page = shmem_read_mapping_page(mapping, i);
Imre Deake2273302015-07-09 12:59:05 +03002532 if (IS_ERR(page)) {
2533 ret = PTR_ERR(page);
Chris Wilson6c085a72012-08-20 11:40:46 +02002534 goto err_pages;
Imre Deake2273302015-07-09 12:59:05 +03002535 }
Chris Wilson6c085a72012-08-20 11:40:46 +02002536 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002537#ifdef CONFIG_SWIOTLB
2538 if (swiotlb_nr_tbl()) {
2539 st->nents++;
2540 sg_set_page(sg, page, PAGE_SIZE, 0);
2541 sg = sg_next(sg);
2542 continue;
2543 }
2544#endif
Imre Deak90797e62013-02-18 19:28:03 +02002545 if (!i || page_to_pfn(page) != last_pfn + 1) {
2546 if (i)
2547 sg = sg_next(sg);
2548 st->nents++;
2549 sg_set_page(sg, page, PAGE_SIZE, 0);
2550 } else {
2551 sg->length += PAGE_SIZE;
2552 }
2553 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002554
2555 /* Check that the i965g/gm workaround works. */
2556 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002557 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002558#ifdef CONFIG_SWIOTLB
2559 if (!swiotlb_nr_tbl())
2560#endif
2561 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002562 obj->pages = st;
2563
Imre Deake2273302015-07-09 12:59:05 +03002564 ret = i915_gem_gtt_prepare_object(obj);
2565 if (ret)
2566 goto err_pages;
2567
Eric Anholt673a3942008-07-30 12:06:12 -07002568 if (i915_gem_object_needs_bit17_swizzle(obj))
2569 i915_gem_object_do_bit_17_swizzle(obj);
2570
Daniel Vetter656bfa32014-11-20 09:26:30 +01002571 if (obj->tiling_mode != I915_TILING_NONE &&
2572 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2573 i915_gem_object_pin_pages(obj);
2574
Eric Anholt673a3942008-07-30 12:06:12 -07002575 return 0;
2576
2577err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002578 sg_mark_end(sg);
Dave Gordon85d12252016-05-20 11:54:06 +01002579 for_each_sgt_page(page, sgt_iter, st)
2580 put_page(page);
Chris Wilson9da3da62012-06-01 15:20:22 +01002581 sg_free_table(st);
2582 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002583
2584 /* shmemfs first checks if there is enough memory to allocate the page
2585 * and reports ENOSPC should there be insufficient, along with the usual
2586 * ENOMEM for a genuine allocation failure.
2587 *
2588 * We use ENOSPC in our driver to mean that we have run out of aperture
2589 * space and so want to translate the error from shmemfs back to our
2590 * usual understanding of ENOMEM.
2591 */
Imre Deake2273302015-07-09 12:59:05 +03002592 if (ret == -ENOSPC)
2593 ret = -ENOMEM;
2594
2595 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002596}
2597
Chris Wilson37e680a2012-06-07 15:38:42 +01002598/* Ensure that the associated pages are gathered from the backing storage
2599 * and pinned into our object. i915_gem_object_get_pages() may be called
2600 * multiple times before they are released by a single call to
2601 * i915_gem_object_put_pages() - once the pages are no longer referenced
2602 * either as a result of memory pressure (reaping pages under the shrinker)
2603 * or as the object is itself released.
2604 */
2605int
2606i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2607{
2608 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2609 const struct drm_i915_gem_object_ops *ops = obj->ops;
2610 int ret;
2611
Chris Wilson2f745ad2012-09-04 21:02:58 +01002612 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002613 return 0;
2614
Chris Wilson43e28f02013-01-08 10:53:09 +00002615 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002616 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002617 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002618 }
2619
Chris Wilsona5570172012-09-04 21:02:54 +01002620 BUG_ON(obj->pages_pin_count);
2621
Chris Wilson37e680a2012-06-07 15:38:42 +01002622 ret = ops->get_pages(obj);
2623 if (ret)
2624 return ret;
2625
Ben Widawsky35c20a62013-05-31 11:28:48 -07002626 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilsonee286372015-04-07 16:20:25 +01002627
2628 obj->get_page.sg = obj->pages->sgl;
2629 obj->get_page.last = 0;
2630
Chris Wilson37e680a2012-06-07 15:38:42 +01002631 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002632}
2633
Dave Gordondd6034c2016-05-20 11:54:04 +01002634/* The 'mapping' part of i915_gem_object_pin_map() below */
2635static void *i915_gem_object_map(const struct drm_i915_gem_object *obj)
2636{
2637 unsigned long n_pages = obj->base.size >> PAGE_SHIFT;
2638 struct sg_table *sgt = obj->pages;
Dave Gordon85d12252016-05-20 11:54:06 +01002639 struct sgt_iter sgt_iter;
2640 struct page *page;
Dave Gordonb338fa42016-05-20 11:54:05 +01002641 struct page *stack_pages[32];
2642 struct page **pages = stack_pages;
Dave Gordondd6034c2016-05-20 11:54:04 +01002643 unsigned long i = 0;
2644 void *addr;
2645
2646 /* A single page can always be kmapped */
2647 if (n_pages == 1)
2648 return kmap(sg_page(sgt->sgl));
2649
Dave Gordonb338fa42016-05-20 11:54:05 +01002650 if (n_pages > ARRAY_SIZE(stack_pages)) {
2651 /* Too big for stack -- allocate temporary array instead */
2652 pages = drm_malloc_gfp(n_pages, sizeof(*pages), GFP_TEMPORARY);
2653 if (!pages)
2654 return NULL;
2655 }
Dave Gordondd6034c2016-05-20 11:54:04 +01002656
Dave Gordon85d12252016-05-20 11:54:06 +01002657 for_each_sgt_page(page, sgt_iter, sgt)
2658 pages[i++] = page;
Dave Gordondd6034c2016-05-20 11:54:04 +01002659
2660 /* Check that we have the expected number of pages */
2661 GEM_BUG_ON(i != n_pages);
2662
2663 addr = vmap(pages, n_pages, 0, PAGE_KERNEL);
2664
Dave Gordonb338fa42016-05-20 11:54:05 +01002665 if (pages != stack_pages)
2666 drm_free_large(pages);
Dave Gordondd6034c2016-05-20 11:54:04 +01002667
2668 return addr;
2669}
2670
2671/* get, pin, and map the pages of the object into kernel space */
Chris Wilson0a798eb2016-04-08 12:11:11 +01002672void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj)
2673{
2674 int ret;
2675
2676 lockdep_assert_held(&obj->base.dev->struct_mutex);
2677
2678 ret = i915_gem_object_get_pages(obj);
2679 if (ret)
2680 return ERR_PTR(ret);
2681
2682 i915_gem_object_pin_pages(obj);
2683
Dave Gordondd6034c2016-05-20 11:54:04 +01002684 if (!obj->mapping) {
2685 obj->mapping = i915_gem_object_map(obj);
2686 if (!obj->mapping) {
Chris Wilson0a798eb2016-04-08 12:11:11 +01002687 i915_gem_object_unpin_pages(obj);
2688 return ERR_PTR(-ENOMEM);
2689 }
2690 }
2691
2692 return obj->mapping;
2693}
2694
Ben Widawskye2d05a82013-09-24 09:57:58 -07002695void i915_vma_move_to_active(struct i915_vma *vma,
John Harrisonb2af0372015-05-29 17:43:50 +01002696 struct drm_i915_gem_request *req)
Ben Widawskye2d05a82013-09-24 09:57:58 -07002697{
Chris Wilsonb4716182015-04-27 13:41:17 +01002698 struct drm_i915_gem_object *obj = vma->obj;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002699 struct intel_engine_cs *engine;
John Harrisonb2af0372015-05-29 17:43:50 +01002700
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002701 engine = i915_gem_request_get_engine(req);
Chris Wilsonb4716182015-04-27 13:41:17 +01002702
2703 /* Add a reference if we're newly entering the active list. */
2704 if (obj->active == 0)
2705 drm_gem_object_reference(&obj->base);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002706 obj->active |= intel_engine_flag(engine);
Chris Wilsonb4716182015-04-27 13:41:17 +01002707
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002708 list_move_tail(&obj->engine_list[engine->id], &engine->active_list);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002709 i915_gem_request_assign(&obj->last_read_req[engine->id], req);
Chris Wilsonb4716182015-04-27 13:41:17 +01002710
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00002711 list_move_tail(&vma->vm_link, &vma->vm->active_list);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002712}
2713
Chris Wilsoncaea7472010-11-12 13:53:37 +00002714static void
Chris Wilsonb4716182015-04-27 13:41:17 +01002715i915_gem_object_retire__write(struct drm_i915_gem_object *obj)
2716{
Chris Wilsond501b1d2016-04-13 17:35:02 +01002717 GEM_BUG_ON(obj->last_write_req == NULL);
2718 GEM_BUG_ON(!(obj->active & intel_engine_flag(obj->last_write_req->engine)));
Chris Wilsonb4716182015-04-27 13:41:17 +01002719
2720 i915_gem_request_assign(&obj->last_write_req, NULL);
Rodrigo Vivide152b62015-07-07 16:28:51 -07002721 intel_fb_obj_flush(obj, true, ORIGIN_CS);
Chris Wilsonb4716182015-04-27 13:41:17 +01002722}
2723
2724static void
2725i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring)
Chris Wilsoncaea7472010-11-12 13:53:37 +00002726{
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002727 struct i915_vma *vma;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002728
Chris Wilsond501b1d2016-04-13 17:35:02 +01002729 GEM_BUG_ON(obj->last_read_req[ring] == NULL);
2730 GEM_BUG_ON(!(obj->active & (1 << ring)));
Chris Wilsonb4716182015-04-27 13:41:17 +01002731
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002732 list_del_init(&obj->engine_list[ring]);
Chris Wilsonb4716182015-04-27 13:41:17 +01002733 i915_gem_request_assign(&obj->last_read_req[ring], NULL);
2734
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002735 if (obj->last_write_req && obj->last_write_req->engine->id == ring)
Chris Wilsonb4716182015-04-27 13:41:17 +01002736 i915_gem_object_retire__write(obj);
2737
2738 obj->active &= ~(1 << ring);
2739 if (obj->active)
2740 return;
Chris Wilson65ce3022012-07-20 12:41:02 +01002741
Chris Wilson6c246952015-07-27 10:26:26 +01002742 /* Bump our place on the bound list to keep it roughly in LRU order
2743 * so that we don't steal from recently used but inactive objects
2744 * (unless we are forced to ofc!)
2745 */
2746 list_move_tail(&obj->global_list,
2747 &to_i915(obj->base.dev)->mm.bound_list);
2748
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00002749 list_for_each_entry(vma, &obj->vma_list, obj_link) {
2750 if (!list_empty(&vma->vm_link))
2751 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002752 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002753
John Harrison97b2a6a2014-11-24 18:49:26 +00002754 i915_gem_request_assign(&obj->last_fenced_req, NULL);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002755 drm_gem_object_unreference(&obj->base);
Chris Wilsonc8725f32014-03-17 12:21:55 +00002756}
2757
Chris Wilson9d7730912012-11-27 16:22:52 +00002758static int
Chris Wilsonc0336662016-05-06 15:40:21 +01002759i915_gem_init_seqno(struct drm_i915_private *dev_priv, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002760{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002761 struct intel_engine_cs *engine;
Chris Wilson29dcb572016-04-07 07:29:13 +01002762 int ret;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002763
Chris Wilson107f27a52012-12-10 13:56:17 +02002764 /* Carefully retire all requests without writing to the rings */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002765 for_each_engine(engine, dev_priv) {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002766 ret = intel_engine_idle(engine);
Chris Wilson107f27a52012-12-10 13:56:17 +02002767 if (ret)
2768 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00002769 }
Chris Wilsonc0336662016-05-06 15:40:21 +01002770 i915_gem_retire_requests(dev_priv);
Chris Wilson107f27a52012-12-10 13:56:17 +02002771
Chris Wilson688e6c72016-07-01 17:23:15 +01002772 /* If the seqno wraps around, we need to clear the breadcrumb rbtree */
2773 if (!i915_seqno_passed(seqno, dev_priv->next_seqno)) {
Chris Wilsonc81d4612016-07-01 17:23:25 +01002774 while (intel_kick_waiters(dev_priv) ||
2775 intel_kick_signalers(dev_priv))
Chris Wilson688e6c72016-07-01 17:23:15 +01002776 yield();
2777 }
2778
Chris Wilson107f27a52012-12-10 13:56:17 +02002779 /* Finally reset hw state */
Chris Wilson29dcb572016-04-07 07:29:13 +01002780 for_each_engine(engine, dev_priv)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002781 intel_ring_init_seqno(engine, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002782
Chris Wilson9d7730912012-11-27 16:22:52 +00002783 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002784}
2785
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002786int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2787{
2788 struct drm_i915_private *dev_priv = dev->dev_private;
2789 int ret;
2790
2791 if (seqno == 0)
2792 return -EINVAL;
2793
2794 /* HWS page needs to be set less than what we
2795 * will inject to ring
2796 */
Chris Wilsonc0336662016-05-06 15:40:21 +01002797 ret = i915_gem_init_seqno(dev_priv, seqno - 1);
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002798 if (ret)
2799 return ret;
2800
2801 /* Carefully set the last_seqno value so that wrap
2802 * detection still works
2803 */
2804 dev_priv->next_seqno = seqno;
2805 dev_priv->last_seqno = seqno - 1;
2806 if (dev_priv->last_seqno == 0)
2807 dev_priv->last_seqno--;
2808
2809 return 0;
2810}
2811
Chris Wilson9d7730912012-11-27 16:22:52 +00002812int
Chris Wilsonc0336662016-05-06 15:40:21 +01002813i915_gem_get_seqno(struct drm_i915_private *dev_priv, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002814{
Chris Wilson9d7730912012-11-27 16:22:52 +00002815 /* reserve 0 for non-seqno */
2816 if (dev_priv->next_seqno == 0) {
Chris Wilsonc0336662016-05-06 15:40:21 +01002817 int ret = i915_gem_init_seqno(dev_priv, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002818 if (ret)
2819 return ret;
2820
2821 dev_priv->next_seqno = 1;
2822 }
2823
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002824 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002825 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002826}
2827
Chris Wilson67d97da2016-07-04 08:08:31 +01002828static void i915_gem_mark_busy(const struct intel_engine_cs *engine)
2829{
2830 struct drm_i915_private *dev_priv = engine->i915;
2831
2832 dev_priv->gt.active_engines |= intel_engine_flag(engine);
2833 if (dev_priv->gt.awake)
2834 return;
2835
2836 intel_runtime_pm_get_noresume(dev_priv);
2837 dev_priv->gt.awake = true;
2838
2839 i915_update_gfx_val(dev_priv);
2840 if (INTEL_GEN(dev_priv) >= 6)
2841 gen6_rps_busy(dev_priv);
2842
2843 queue_delayed_work(dev_priv->wq,
2844 &dev_priv->gt.retire_work,
2845 round_jiffies_up_relative(HZ));
2846}
2847
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002848/*
2849 * NB: This function is not allowed to fail. Doing so would mean the the
2850 * request is not being tracked for completion but the work itself is
2851 * going to happen on the hardware. This would be a Bad Thing(tm).
2852 */
John Harrison75289872015-05-29 17:43:49 +01002853void __i915_add_request(struct drm_i915_gem_request *request,
John Harrison5b4a60c2015-05-29 17:43:34 +01002854 struct drm_i915_gem_object *obj,
2855 bool flush_caches)
Eric Anholt673a3942008-07-30 12:06:12 -07002856{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002857 struct intel_engine_cs *engine;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002858 struct intel_ringbuffer *ringbuf;
Nick Hoath6d3d8272015-01-15 13:10:39 +00002859 u32 request_start;
Chris Wilson0251a962016-04-28 09:56:47 +01002860 u32 reserved_tail;
Chris Wilson3cce4692010-10-27 16:11:02 +01002861 int ret;
2862
Oscar Mateo48e29f52014-07-24 17:04:29 +01002863 if (WARN_ON(request == NULL))
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002864 return;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002865
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002866 engine = request->engine;
John Harrison75289872015-05-29 17:43:49 +01002867 ringbuf = request->ringbuf;
2868
John Harrison29b1b412015-06-18 13:10:09 +01002869 /*
2870 * To ensure that this call will not fail, space for its emissions
2871 * should already have been reserved in the ring buffer. Let the ring
2872 * know that it is time to use that space up.
2873 */
Oscar Mateo48e29f52014-07-24 17:04:29 +01002874 request_start = intel_ring_get_tail(ringbuf);
Chris Wilson0251a962016-04-28 09:56:47 +01002875 reserved_tail = request->reserved_space;
2876 request->reserved_space = 0;
2877
Daniel Vettercc889e02012-06-13 20:45:19 +02002878 /*
2879 * Emit any outstanding flushes - execbuf can fail to emit the flush
2880 * after having emitted the batchbuffer command. Hence we need to fix
2881 * things up similar to emitting the lazy request. The difference here
2882 * is that the flush _must_ happen before the next request, no matter
2883 * what.
2884 */
John Harrison5b4a60c2015-05-29 17:43:34 +01002885 if (flush_caches) {
2886 if (i915.enable_execlists)
John Harrison4866d722015-05-29 17:43:55 +01002887 ret = logical_ring_flush_all_caches(request);
John Harrison5b4a60c2015-05-29 17:43:34 +01002888 else
John Harrison4866d722015-05-29 17:43:55 +01002889 ret = intel_ring_flush_all_caches(request);
John Harrison5b4a60c2015-05-29 17:43:34 +01002890 /* Not allowed to fail! */
2891 WARN(ret, "*_ring_flush_all_caches failed: %d!\n", ret);
2892 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002893
Chris Wilson7c90b7d2016-04-07 07:29:17 +01002894 trace_i915_gem_request_add(request);
2895
2896 request->head = request_start;
2897
2898 /* Whilst this request exists, batch_obj will be on the
2899 * active_list, and so will hold the active reference. Only when this
2900 * request is retired will the the batch_obj be moved onto the
2901 * inactive_list and lose its active reference. Hence we do not need
2902 * to explicitly hold another reference here.
2903 */
2904 request->batch_obj = obj;
2905
2906 /* Seal the request and mark it as pending execution. Note that
2907 * we may inspect this state, without holding any locks, during
2908 * hangcheck. Hence we apply the barrier to ensure that we do not
2909 * see a more recent value in the hws than we are tracking.
2910 */
2911 request->emitted_jiffies = jiffies;
2912 request->previous_seqno = engine->last_submitted_seqno;
2913 smp_store_mb(engine->last_submitted_seqno, request->seqno);
2914 list_add_tail(&request->list, &engine->request_list);
2915
Chris Wilsona71d8d92012-02-15 11:25:36 +00002916 /* Record the position of the start of the request so that
2917 * should we detect the updated seqno part-way through the
2918 * GPU processing the request, we never over-estimate the
2919 * position of the head.
2920 */
Nick Hoath6d3d8272015-01-15 13:10:39 +00002921 request->postfix = intel_ring_get_tail(ringbuf);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002922
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002923 if (i915.enable_execlists)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002924 ret = engine->emit_request(request);
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002925 else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002926 ret = engine->add_request(request);
Michel Thierry53292cd2015-04-15 18:11:33 +01002927
2928 request->tail = intel_ring_get_tail(ringbuf);
Oscar Mateo48e29f52014-07-24 17:04:29 +01002929 }
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002930 /* Not allowed to fail! */
2931 WARN(ret, "emit|add_request failed: %d!\n", ret);
John Harrison29b1b412015-06-18 13:10:09 +01002932 /* Sanity check that the reserved size was large enough. */
Chris Wilson0251a962016-04-28 09:56:47 +01002933 ret = intel_ring_get_tail(ringbuf) - request_start;
2934 if (ret < 0)
2935 ret += ringbuf->size;
2936 WARN_ONCE(ret > reserved_tail,
2937 "Not enough space reserved (%d bytes) "
2938 "for adding the request (%d bytes)\n",
2939 reserved_tail, ret);
Chris Wilson67d97da2016-07-04 08:08:31 +01002940
2941 i915_gem_mark_busy(engine);
Eric Anholt673a3942008-07-30 12:06:12 -07002942}
2943
Mika Kuoppala939fd762014-01-30 19:04:44 +02002944static bool i915_context_is_banned(struct drm_i915_private *dev_priv,
Chris Wilsone2efd132016-05-24 14:53:34 +01002945 const struct i915_gem_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002946{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002947 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002948
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002949 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
2950
2951 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002952 return true;
2953
Chris Wilson676fa572014-12-24 08:13:39 -08002954 if (ctx->hang_stats.ban_period_seconds &&
2955 elapsed <= ctx->hang_stats.ban_period_seconds) {
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002956 if (!i915_gem_context_is_default(ctx)) {
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002957 DRM_DEBUG("context hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002958 return true;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002959 } else if (i915_stop_ring_allow_ban(dev_priv)) {
2960 if (i915_stop_ring_allow_warn(dev_priv))
2961 DRM_ERROR("gpu hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002962 return true;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002963 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002964 }
2965
2966 return false;
2967}
2968
Mika Kuoppala939fd762014-01-30 19:04:44 +02002969static void i915_set_reset_status(struct drm_i915_private *dev_priv,
Chris Wilsone2efd132016-05-24 14:53:34 +01002970 struct i915_gem_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002971 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002972{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002973 struct i915_ctx_hang_stats *hs;
2974
2975 if (WARN_ON(!ctx))
2976 return;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002977
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002978 hs = &ctx->hang_stats;
2979
2980 if (guilty) {
Mika Kuoppala939fd762014-01-30 19:04:44 +02002981 hs->banned = i915_context_is_banned(dev_priv, ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002982 hs->batch_active++;
2983 hs->guilty_ts = get_seconds();
2984 } else {
2985 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002986 }
2987}
2988
John Harrisonabfe2622014-11-24 18:49:24 +00002989void i915_gem_request_free(struct kref *req_ref)
2990{
2991 struct drm_i915_gem_request *req = container_of(req_ref,
2992 typeof(*req), ref);
Chris Wilsonefab6d82015-04-07 16:20:57 +01002993 kmem_cache_free(req->i915->requests, req);
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002994}
2995
Dave Gordon26827082016-01-19 19:02:53 +00002996static inline int
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002997__i915_gem_request_alloc(struct intel_engine_cs *engine,
Chris Wilsone2efd132016-05-24 14:53:34 +01002998 struct i915_gem_context *ctx,
Dave Gordon26827082016-01-19 19:02:53 +00002999 struct drm_i915_gem_request **req_out)
John Harrison6689cb22015-03-19 12:30:08 +00003000{
Chris Wilsonc0336662016-05-06 15:40:21 +01003001 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson299259a2016-04-13 17:35:06 +01003002 unsigned reset_counter = i915_reset_counter(&dev_priv->gpu_error);
Daniel Vettereed29a52015-05-21 14:21:25 +02003003 struct drm_i915_gem_request *req;
John Harrison6689cb22015-03-19 12:30:08 +00003004 int ret;
John Harrison6689cb22015-03-19 12:30:08 +00003005
John Harrison217e46b2015-05-29 17:43:29 +01003006 if (!req_out)
3007 return -EINVAL;
3008
John Harrisonbccca492015-05-29 17:44:11 +01003009 *req_out = NULL;
John Harrison6689cb22015-03-19 12:30:08 +00003010
Chris Wilsonf4457ae2016-04-13 17:35:08 +01003011 /* ABI: Before userspace accesses the GPU (e.g. execbuffer), report
3012 * EIO if the GPU is already wedged, or EAGAIN to drop the struct_mutex
3013 * and restart.
3014 */
3015 ret = i915_gem_check_wedge(reset_counter, dev_priv->mm.interruptible);
Chris Wilson299259a2016-04-13 17:35:06 +01003016 if (ret)
3017 return ret;
3018
Daniel Vettereed29a52015-05-21 14:21:25 +02003019 req = kmem_cache_zalloc(dev_priv->requests, GFP_KERNEL);
3020 if (req == NULL)
John Harrison6689cb22015-03-19 12:30:08 +00003021 return -ENOMEM;
3022
Chris Wilsonc0336662016-05-06 15:40:21 +01003023 ret = i915_gem_get_seqno(engine->i915, &req->seqno);
Chris Wilson9a0c1e22015-05-21 21:01:45 +01003024 if (ret)
3025 goto err;
John Harrison6689cb22015-03-19 12:30:08 +00003026
John Harrison40e895c2015-05-29 17:43:26 +01003027 kref_init(&req->ref);
3028 req->i915 = dev_priv;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003029 req->engine = engine;
John Harrison40e895c2015-05-29 17:43:26 +01003030 req->ctx = ctx;
3031 i915_gem_context_reference(req->ctx);
John Harrison6689cb22015-03-19 12:30:08 +00003032
John Harrison29b1b412015-06-18 13:10:09 +01003033 /*
3034 * Reserve space in the ring buffer for all the commands required to
3035 * eventually emit this request. This is to guarantee that the
3036 * i915_add_request() call can't fail. Note that the reserve may need
3037 * to be redone if the request is not actually submitted straight
3038 * away, e.g. because a GPU scheduler has deferred it.
John Harrison29b1b412015-06-18 13:10:09 +01003039 */
Chris Wilson0251a962016-04-28 09:56:47 +01003040 req->reserved_space = MIN_SPACE_FOR_ADD_REQUEST;
Chris Wilsonbfa01202016-04-28 09:56:48 +01003041
3042 if (i915.enable_execlists)
3043 ret = intel_logical_ring_alloc_request_extras(req);
3044 else
3045 ret = intel_ring_alloc_request_extras(req);
3046 if (ret)
3047 goto err_ctx;
John Harrison29b1b412015-06-18 13:10:09 +01003048
John Harrisonbccca492015-05-29 17:44:11 +01003049 *req_out = req;
John Harrison6689cb22015-03-19 12:30:08 +00003050 return 0;
Chris Wilson9a0c1e22015-05-21 21:01:45 +01003051
Chris Wilsonbfa01202016-04-28 09:56:48 +01003052err_ctx:
3053 i915_gem_context_unreference(ctx);
Chris Wilson9a0c1e22015-05-21 21:01:45 +01003054err:
3055 kmem_cache_free(dev_priv->requests, req);
3056 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003057}
3058
Dave Gordon26827082016-01-19 19:02:53 +00003059/**
3060 * i915_gem_request_alloc - allocate a request structure
3061 *
3062 * @engine: engine that we wish to issue the request on.
3063 * @ctx: context that the request will be associated with.
3064 * This can be NULL if the request is not directly related to
3065 * any specific user context, in which case this function will
3066 * choose an appropriate context to use.
3067 *
3068 * Returns a pointer to the allocated request if successful,
3069 * or an error code if not.
3070 */
3071struct drm_i915_gem_request *
3072i915_gem_request_alloc(struct intel_engine_cs *engine,
Chris Wilsone2efd132016-05-24 14:53:34 +01003073 struct i915_gem_context *ctx)
Dave Gordon26827082016-01-19 19:02:53 +00003074{
3075 struct drm_i915_gem_request *req;
3076 int err;
3077
3078 if (ctx == NULL)
Chris Wilsonc0336662016-05-06 15:40:21 +01003079 ctx = engine->i915->kernel_context;
Dave Gordon26827082016-01-19 19:02:53 +00003080 err = __i915_gem_request_alloc(engine, ctx, &req);
3081 return err ? ERR_PTR(err) : req;
3082}
3083
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003084struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003085i915_gem_find_active_request(struct intel_engine_cs *engine)
Chris Wilson9375e442010-09-19 12:21:28 +01003086{
Chris Wilson4db080f2013-12-04 11:37:09 +00003087 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03003088
Chris Wilsonf69a02c2016-07-01 17:23:16 +01003089 /* We are called by the error capture and reset at a random
3090 * point in time. In particular, note that neither is crucially
3091 * ordered with an interrupt. After a hang, the GPU is dead and we
3092 * assume that no more writes can happen (we waited long enough for
3093 * all writes that were in transaction to be flushed) - adding an
3094 * extra delay for a recent interrupt is pointless. Hence, we do
3095 * not need an engine->irq_seqno_barrier() before the seqno reads.
3096 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003097 list_for_each_entry(request, &engine->request_list, list) {
Chris Wilsonf69a02c2016-07-01 17:23:16 +01003098 if (i915_gem_request_completed(request))
Chris Wilson4db080f2013-12-04 11:37:09 +00003099 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03003100
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02003101 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00003102 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02003103
3104 return NULL;
3105}
3106
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003107static void i915_gem_reset_engine_status(struct drm_i915_private *dev_priv,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003108 struct intel_engine_cs *engine)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02003109{
3110 struct drm_i915_gem_request *request;
3111 bool ring_hung;
3112
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003113 request = i915_gem_find_active_request(engine);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02003114
3115 if (request == NULL)
3116 return;
3117
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003118 ring_hung = engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02003119
Mika Kuoppala939fd762014-01-30 19:04:44 +02003120 i915_set_reset_status(dev_priv, request->ctx, ring_hung);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02003121
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003122 list_for_each_entry_continue(request, &engine->request_list, list)
Mika Kuoppala939fd762014-01-30 19:04:44 +02003123 i915_set_reset_status(dev_priv, request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00003124}
3125
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003126static void i915_gem_reset_engine_cleanup(struct drm_i915_private *dev_priv,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003127 struct intel_engine_cs *engine)
Chris Wilson4db080f2013-12-04 11:37:09 +00003128{
Chris Wilson608c1a52015-09-03 13:01:40 +01003129 struct intel_ringbuffer *buffer;
3130
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003131 while (!list_empty(&engine->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00003132 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003133
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003134 obj = list_first_entry(&engine->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00003135 struct drm_i915_gem_object,
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00003136 engine_list[engine->id]);
Eric Anholt673a3942008-07-30 12:06:12 -07003137
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003138 i915_gem_object_retire__read(obj, engine->id);
Eric Anholt673a3942008-07-30 12:06:12 -07003139 }
Ben Widawsky1d62bee2014-01-01 10:15:13 -08003140
3141 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00003142 * Clear the execlists queue up before freeing the requests, as those
3143 * are the ones that keep the context and ringbuffer backing objects
3144 * pinned in place.
3145 */
Oscar Mateodcb4c122014-11-13 10:28:10 +00003146
Tomas Elf7de1691a2015-10-19 16:32:32 +01003147 if (i915.enable_execlists) {
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01003148 /* Ensure irq handler finishes or is cancelled. */
3149 tasklet_kill(&engine->irq_tasklet);
Mika Kuoppala1197b4f2015-01-13 11:32:24 +02003150
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +01003151 intel_execlists_cancel_requests(engine);
Oscar Mateodcb4c122014-11-13 10:28:10 +00003152 }
3153
3154 /*
Ben Widawsky1d62bee2014-01-01 10:15:13 -08003155 * We must free the requests after all the corresponding objects have
3156 * been moved off active lists. Which is the same order as the normal
3157 * retire_requests function does. This is important if object hold
3158 * implicit references on things like e.g. ppgtt address spaces through
3159 * the request.
3160 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003161 while (!list_empty(&engine->request_list)) {
Ben Widawsky1d62bee2014-01-01 10:15:13 -08003162 struct drm_i915_gem_request *request;
3163
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003164 request = list_first_entry(&engine->request_list,
Ben Widawsky1d62bee2014-01-01 10:15:13 -08003165 struct drm_i915_gem_request,
3166 list);
3167
Chris Wilsonb4716182015-04-27 13:41:17 +01003168 i915_gem_request_retire(request);
Ben Widawsky1d62bee2014-01-01 10:15:13 -08003169 }
Chris Wilson608c1a52015-09-03 13:01:40 +01003170
3171 /* Having flushed all requests from all queues, we know that all
3172 * ringbuffers must now be empty. However, since we do not reclaim
3173 * all space when retiring the request (to prevent HEADs colliding
3174 * with rapid ringbuffer wraparound) the amount of available space
3175 * upon reset is less than when we start. Do one more pass over
3176 * all the ringbuffers to reset last_retired_head.
3177 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003178 list_for_each_entry(buffer, &engine->buffers, link) {
Chris Wilson608c1a52015-09-03 13:01:40 +01003179 buffer->last_retired_head = buffer->tail;
3180 intel_ring_update_space(buffer);
3181 }
Chris Wilson2ed53a92016-04-07 07:29:11 +01003182
3183 intel_ring_init_seqno(engine, engine->last_submitted_seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07003184}
3185
Chris Wilson069efc12010-09-30 16:53:18 +01003186void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07003187{
Chris Wilsondfaae392010-09-22 10:31:52 +01003188 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003189 struct intel_engine_cs *engine;
Eric Anholt673a3942008-07-30 12:06:12 -07003190
Chris Wilson4db080f2013-12-04 11:37:09 +00003191 /*
3192 * Before we free the objects from the requests, we need to inspect
3193 * them for finding the guilty party. As the requests only borrow
3194 * their reference to the objects, the inspection must be done first.
3195 */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003196 for_each_engine(engine, dev_priv)
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003197 i915_gem_reset_engine_status(dev_priv, engine);
Chris Wilson4db080f2013-12-04 11:37:09 +00003198
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003199 for_each_engine(engine, dev_priv)
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003200 i915_gem_reset_engine_cleanup(dev_priv, engine);
Chris Wilsondfaae392010-09-22 10:31:52 +01003201
Ben Widawskyacce9ff2013-12-06 14:11:03 -08003202 i915_gem_context_reset(dev);
3203
Chris Wilson19b2dbd2013-06-12 10:15:12 +01003204 i915_gem_restore_fences(dev);
Chris Wilsonb4716182015-04-27 13:41:17 +01003205
3206 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07003207}
3208
3209/**
3210 * This function clears the request list as sequence numbers are passed.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003211 * @engine: engine to retire requests on
Eric Anholt673a3942008-07-30 12:06:12 -07003212 */
Chris Wilson1cf0ba12014-05-05 09:07:33 +01003213void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003214i915_gem_retire_requests_ring(struct intel_engine_cs *engine)
Eric Anholt673a3942008-07-30 12:06:12 -07003215{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003216 WARN_ON(i915_verify_lists(engine->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07003217
Chris Wilson832a3aa2015-03-18 18:19:22 +00003218 /* Retire requests first as we use it above for the early return.
3219 * If we retire requests last, we may use a later seqno and so clear
3220 * the requests lists without clearing the active list, leading to
3221 * confusion.
Chris Wilsone9103032014-01-07 11:45:14 +00003222 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003223 while (!list_empty(&engine->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07003224 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07003225
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003226 request = list_first_entry(&engine->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07003227 struct drm_i915_gem_request,
3228 list);
Eric Anholt673a3942008-07-30 12:06:12 -07003229
Chris Wilsonf69a02c2016-07-01 17:23:16 +01003230 if (!i915_gem_request_completed(request))
Eric Anholt673a3942008-07-30 12:06:12 -07003231 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01003232
Chris Wilsonb4716182015-04-27 13:41:17 +01003233 i915_gem_request_retire(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01003234 }
3235
Chris Wilson832a3aa2015-03-18 18:19:22 +00003236 /* Move any buffers on the active list that are no longer referenced
3237 * by the ringbuffer to the flushing/inactive lists as appropriate,
3238 * before we free the context associated with the requests.
3239 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003240 while (!list_empty(&engine->active_list)) {
Chris Wilson832a3aa2015-03-18 18:19:22 +00003241 struct drm_i915_gem_object *obj;
3242
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003243 obj = list_first_entry(&engine->active_list,
3244 struct drm_i915_gem_object,
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00003245 engine_list[engine->id]);
Chris Wilson832a3aa2015-03-18 18:19:22 +00003246
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003247 if (!list_empty(&obj->last_read_req[engine->id]->list))
Chris Wilson832a3aa2015-03-18 18:19:22 +00003248 break;
3249
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003250 i915_gem_object_retire__read(obj, engine->id);
Chris Wilson832a3aa2015-03-18 18:19:22 +00003251 }
3252
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003253 WARN_ON(i915_verify_lists(engine->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07003254}
3255
Chris Wilson67d97da2016-07-04 08:08:31 +01003256void i915_gem_retire_requests(struct drm_i915_private *dev_priv)
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01003257{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003258 struct intel_engine_cs *engine;
Chris Wilson67d97da2016-07-04 08:08:31 +01003259
3260 lockdep_assert_held(&dev_priv->dev->struct_mutex);
3261
3262 if (dev_priv->gt.active_engines == 0)
3263 return;
3264
3265 GEM_BUG_ON(!dev_priv->gt.awake);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01003266
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003267 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003268 i915_gem_retire_requests_ring(engine);
Chris Wilson67d97da2016-07-04 08:08:31 +01003269 if (list_empty(&engine->request_list))
3270 dev_priv->gt.active_engines &= ~intel_engine_flag(engine);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003271 }
3272
Chris Wilson67d97da2016-07-04 08:08:31 +01003273 if (dev_priv->gt.active_engines == 0)
Chris Wilson1b51bce2016-07-04 08:08:32 +01003274 queue_delayed_work(dev_priv->wq,
3275 &dev_priv->gt.idle_work,
3276 msecs_to_jiffies(100));
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01003277}
3278
Daniel Vetter75ef9da2010-08-21 00:25:16 +02003279static void
Eric Anholt673a3942008-07-30 12:06:12 -07003280i915_gem_retire_work_handler(struct work_struct *work)
3281{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003282 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01003283 container_of(work, typeof(*dev_priv), gt.retire_work.work);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003284 struct drm_device *dev = dev_priv->dev;
Eric Anholt673a3942008-07-30 12:06:12 -07003285
Chris Wilson891b48c2010-09-29 12:26:37 +01003286 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003287 if (mutex_trylock(&dev->struct_mutex)) {
Chris Wilson67d97da2016-07-04 08:08:31 +01003288 i915_gem_retire_requests(dev_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003289 mutex_unlock(&dev->struct_mutex);
3290 }
Chris Wilson67d97da2016-07-04 08:08:31 +01003291
3292 /* Keep the retire handler running until we are finally idle.
3293 * We do not need to do this test under locking as in the worst-case
3294 * we queue the retire worker once too often.
3295 */
3296 if (lockless_dereference(dev_priv->gt.awake))
3297 queue_delayed_work(dev_priv->wq,
3298 &dev_priv->gt.retire_work,
Chris Wilsonbcb45082012-10-05 17:02:57 +01003299 round_jiffies_up_relative(HZ));
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003300}
Chris Wilson891b48c2010-09-29 12:26:37 +01003301
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003302static void
3303i915_gem_idle_work_handler(struct work_struct *work)
3304{
3305 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01003306 container_of(work, typeof(*dev_priv), gt.idle_work.work);
Chris Wilson35c94182015-04-07 16:20:37 +01003307 struct drm_device *dev = dev_priv->dev;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003308 struct intel_engine_cs *engine;
Chris Wilson67d97da2016-07-04 08:08:31 +01003309 unsigned int stuck_engines;
3310 bool rearm_hangcheck;
3311
3312 if (!READ_ONCE(dev_priv->gt.awake))
3313 return;
3314
3315 if (READ_ONCE(dev_priv->gt.active_engines))
3316 return;
3317
3318 rearm_hangcheck =
3319 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
3320
3321 if (!mutex_trylock(&dev->struct_mutex)) {
3322 /* Currently busy, come back later */
3323 mod_delayed_work(dev_priv->wq,
3324 &dev_priv->gt.idle_work,
3325 msecs_to_jiffies(50));
3326 goto out_rearm;
3327 }
3328
3329 if (dev_priv->gt.active_engines)
3330 goto out_unlock;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003331
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003332 for_each_engine(engine, dev_priv)
Chris Wilson67d97da2016-07-04 08:08:31 +01003333 i915_gem_batch_pool_fini(&engine->batch_pool);
Zou Nan hai852835f2010-05-21 09:08:56 +08003334
Chris Wilson67d97da2016-07-04 08:08:31 +01003335 GEM_BUG_ON(!dev_priv->gt.awake);
3336 dev_priv->gt.awake = false;
3337 rearm_hangcheck = false;
Daniel Vetter30ecad72015-12-09 09:29:36 +01003338
Chris Wilson67d97da2016-07-04 08:08:31 +01003339 stuck_engines = intel_kick_waiters(dev_priv);
3340 if (unlikely(stuck_engines)) {
3341 DRM_DEBUG_DRIVER("kicked stuck waiters...missed irq\n");
3342 dev_priv->gpu_error.missed_irq_rings |= stuck_engines;
3343 }
Chris Wilson35c94182015-04-07 16:20:37 +01003344
Chris Wilson67d97da2016-07-04 08:08:31 +01003345 if (INTEL_GEN(dev_priv) >= 6)
3346 gen6_rps_idle(dev_priv);
3347 intel_runtime_pm_put(dev_priv);
3348out_unlock:
3349 mutex_unlock(&dev->struct_mutex);
Chris Wilson35c94182015-04-07 16:20:37 +01003350
Chris Wilson67d97da2016-07-04 08:08:31 +01003351out_rearm:
3352 if (rearm_hangcheck) {
3353 GEM_BUG_ON(!dev_priv->gt.awake);
3354 i915_queue_hangcheck(dev_priv);
Chris Wilson35c94182015-04-07 16:20:37 +01003355 }
Eric Anholt673a3942008-07-30 12:06:12 -07003356}
3357
Ben Widawsky5816d642012-04-11 11:18:19 -07003358/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003359 * Ensures that an object will eventually get non-busy by flushing any required
3360 * write domains, emitting any outstanding lazy request and retiring and
3361 * completed requests.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003362 * @obj: object to flush
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003363 */
3364static int
3365i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
3366{
John Harrisona5ac0f92015-05-29 17:44:15 +01003367 int i;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003368
Chris Wilsonb4716182015-04-27 13:41:17 +01003369 if (!obj->active)
3370 return 0;
John Harrison41c52412014-11-24 18:49:43 +00003371
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003372 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsonb4716182015-04-27 13:41:17 +01003373 struct drm_i915_gem_request *req;
3374
3375 req = obj->last_read_req[i];
3376 if (req == NULL)
3377 continue;
3378
Chris Wilsonf69a02c2016-07-01 17:23:16 +01003379 if (i915_gem_request_completed(req))
Chris Wilsonb4716182015-04-27 13:41:17 +01003380 i915_gem_object_retire__read(obj, i);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003381 }
3382
3383 return 0;
3384}
3385
3386/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003387 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003388 * @dev: drm device pointer
3389 * @data: ioctl data blob
3390 * @file: drm file pointer
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003391 *
3392 * Returns 0 if successful, else an error is returned with the remaining time in
3393 * the timeout parameter.
3394 * -ETIME: object is still busy after timeout
3395 * -ERESTARTSYS: signal interrupted the wait
3396 * -ENONENT: object doesn't exist
3397 * Also possible, but rare:
3398 * -EAGAIN: GPU wedged
3399 * -ENOMEM: damn
3400 * -ENODEV: Internal IRQ fail
3401 * -E?: The add request failed
3402 *
3403 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
3404 * non-zero timeout parameter the wait ioctl will wait for the given number of
3405 * nanoseconds on an object becoming unbusy. Since the wait itself does so
3406 * without holding struct_mutex the object may become re-busied before this
3407 * function completes. A similar but shorter * race condition exists in the busy
3408 * ioctl
3409 */
3410int
3411i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
3412{
3413 struct drm_i915_gem_wait *args = data;
3414 struct drm_i915_gem_object *obj;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003415 struct drm_i915_gem_request *req[I915_NUM_ENGINES];
Chris Wilsonb4716182015-04-27 13:41:17 +01003416 int i, n = 0;
3417 int ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003418
Daniel Vetter11b5d512014-09-29 15:31:26 +02003419 if (args->flags != 0)
3420 return -EINVAL;
3421
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003422 ret = i915_mutex_lock_interruptible(dev);
3423 if (ret)
3424 return ret;
3425
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01003426 obj = to_intel_bo(drm_gem_object_lookup(file, args->bo_handle));
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003427 if (&obj->base == NULL) {
3428 mutex_unlock(&dev->struct_mutex);
3429 return -ENOENT;
3430 }
3431
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003432 /* Need to make sure the object gets inactive eventually. */
3433 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003434 if (ret)
3435 goto out;
3436
Chris Wilsonb4716182015-04-27 13:41:17 +01003437 if (!obj->active)
John Harrison97b2a6a2014-11-24 18:49:26 +00003438 goto out;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003439
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003440 /* Do this after OLR check to make sure we make forward progress polling
Chris Wilson762e4582015-03-04 18:09:26 +00003441 * on this IOCTL with a timeout == 0 (like busy ioctl)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003442 */
Chris Wilson762e4582015-03-04 18:09:26 +00003443 if (args->timeout_ns == 0) {
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003444 ret = -ETIME;
3445 goto out;
3446 }
3447
3448 drm_gem_object_unreference(&obj->base);
Chris Wilsonb4716182015-04-27 13:41:17 +01003449
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003450 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsonb4716182015-04-27 13:41:17 +01003451 if (obj->last_read_req[i] == NULL)
3452 continue;
3453
3454 req[n++] = i915_gem_request_reference(obj->last_read_req[i]);
3455 }
3456
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003457 mutex_unlock(&dev->struct_mutex);
3458
Chris Wilsonb4716182015-04-27 13:41:17 +01003459 for (i = 0; i < n; i++) {
3460 if (ret == 0)
Chris Wilson299259a2016-04-13 17:35:06 +01003461 ret = __i915_wait_request(req[i], true,
Chris Wilsonb4716182015-04-27 13:41:17 +01003462 args->timeout_ns > 0 ? &args->timeout_ns : NULL,
Chris Wilsonb6aa0872015-12-02 09:13:46 +00003463 to_rps_client(file));
Chris Wilson73db04c2016-04-28 09:56:55 +01003464 i915_gem_request_unreference(req[i]);
Chris Wilsonb4716182015-04-27 13:41:17 +01003465 }
John Harrisonff865882014-11-24 18:49:28 +00003466 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003467
3468out:
3469 drm_gem_object_unreference(&obj->base);
3470 mutex_unlock(&dev->struct_mutex);
3471 return ret;
3472}
3473
Chris Wilsonb4716182015-04-27 13:41:17 +01003474static int
3475__i915_gem_object_sync(struct drm_i915_gem_object *obj,
3476 struct intel_engine_cs *to,
John Harrison91af1272015-06-18 13:14:56 +01003477 struct drm_i915_gem_request *from_req,
3478 struct drm_i915_gem_request **to_req)
Chris Wilsonb4716182015-04-27 13:41:17 +01003479{
3480 struct intel_engine_cs *from;
3481 int ret;
3482
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003483 from = i915_gem_request_get_engine(from_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003484 if (to == from)
3485 return 0;
3486
Chris Wilsonf69a02c2016-07-01 17:23:16 +01003487 if (i915_gem_request_completed(from_req))
Chris Wilsonb4716182015-04-27 13:41:17 +01003488 return 0;
3489
Chris Wilsonc0336662016-05-06 15:40:21 +01003490 if (!i915_semaphore_is_enabled(to_i915(obj->base.dev))) {
Chris Wilsona6f766f2015-04-27 13:41:20 +01003491 struct drm_i915_private *i915 = to_i915(obj->base.dev);
John Harrison91af1272015-06-18 13:14:56 +01003492 ret = __i915_wait_request(from_req,
Chris Wilsona6f766f2015-04-27 13:41:20 +01003493 i915->mm.interruptible,
3494 NULL,
3495 &i915->rps.semaphores);
Chris Wilsonb4716182015-04-27 13:41:17 +01003496 if (ret)
3497 return ret;
3498
John Harrison91af1272015-06-18 13:14:56 +01003499 i915_gem_object_retire_request(obj, from_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003500 } else {
3501 int idx = intel_ring_sync_index(from, to);
John Harrison91af1272015-06-18 13:14:56 +01003502 u32 seqno = i915_gem_request_get_seqno(from_req);
3503
3504 WARN_ON(!to_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003505
3506 if (seqno <= from->semaphore.sync_seqno[idx])
3507 return 0;
3508
John Harrison91af1272015-06-18 13:14:56 +01003509 if (*to_req == NULL) {
Dave Gordon26827082016-01-19 19:02:53 +00003510 struct drm_i915_gem_request *req;
3511
3512 req = i915_gem_request_alloc(to, NULL);
3513 if (IS_ERR(req))
3514 return PTR_ERR(req);
3515
3516 *to_req = req;
John Harrison91af1272015-06-18 13:14:56 +01003517 }
3518
John Harrison599d9242015-05-29 17:44:04 +01003519 trace_i915_gem_ring_sync_to(*to_req, from, from_req);
3520 ret = to->semaphore.sync_to(*to_req, from, seqno);
Chris Wilsonb4716182015-04-27 13:41:17 +01003521 if (ret)
3522 return ret;
3523
3524 /* We use last_read_req because sync_to()
3525 * might have just caused seqno wrap under
3526 * the radar.
3527 */
3528 from->semaphore.sync_seqno[idx] =
3529 i915_gem_request_get_seqno(obj->last_read_req[from->id]);
3530 }
3531
3532 return 0;
3533}
3534
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003535/**
Ben Widawsky5816d642012-04-11 11:18:19 -07003536 * i915_gem_object_sync - sync an object to a ring.
3537 *
3538 * @obj: object which may be in use on another ring.
3539 * @to: ring we wish to use the object on. May be NULL.
John Harrison91af1272015-06-18 13:14:56 +01003540 * @to_req: request we wish to use the object for. See below.
3541 * This will be allocated and returned if a request is
3542 * required but not passed in.
Ben Widawsky5816d642012-04-11 11:18:19 -07003543 *
3544 * This code is meant to abstract object synchronization with the GPU.
3545 * Calling with NULL implies synchronizing the object with the CPU
Chris Wilsonb4716182015-04-27 13:41:17 +01003546 * rather than a particular GPU ring. Conceptually we serialise writes
John Harrison91af1272015-06-18 13:14:56 +01003547 * between engines inside the GPU. We only allow one engine to write
Chris Wilsonb4716182015-04-27 13:41:17 +01003548 * into a buffer at any time, but multiple readers. To ensure each has
3549 * a coherent view of memory, we must:
3550 *
3551 * - If there is an outstanding write request to the object, the new
3552 * request must wait for it to complete (either CPU or in hw, requests
3553 * on the same ring will be naturally ordered).
3554 *
3555 * - If we are a write request (pending_write_domain is set), the new
3556 * request must wait for outstanding read requests to complete.
Ben Widawsky5816d642012-04-11 11:18:19 -07003557 *
John Harrison91af1272015-06-18 13:14:56 +01003558 * For CPU synchronisation (NULL to) no request is required. For syncing with
3559 * rings to_req must be non-NULL. However, a request does not have to be
3560 * pre-allocated. If *to_req is NULL and sync commands will be emitted then a
3561 * request will be allocated automatically and returned through *to_req. Note
3562 * that it is not guaranteed that commands will be emitted (because the system
3563 * might already be idle). Hence there is no need to create a request that
3564 * might never have any work submitted. Note further that if a request is
3565 * returned in *to_req, it is the responsibility of the caller to submit
3566 * that request (after potentially adding more work to it).
3567 *
Ben Widawsky5816d642012-04-11 11:18:19 -07003568 * Returns 0 if successful, else propagates up the lower layer error.
3569 */
Ben Widawsky2911a352012-04-05 14:47:36 -07003570int
3571i915_gem_object_sync(struct drm_i915_gem_object *obj,
John Harrison91af1272015-06-18 13:14:56 +01003572 struct intel_engine_cs *to,
3573 struct drm_i915_gem_request **to_req)
Ben Widawsky2911a352012-04-05 14:47:36 -07003574{
Chris Wilsonb4716182015-04-27 13:41:17 +01003575 const bool readonly = obj->base.pending_write_domain == 0;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003576 struct drm_i915_gem_request *req[I915_NUM_ENGINES];
Chris Wilsonb4716182015-04-27 13:41:17 +01003577 int ret, i, n;
Ben Widawsky2911a352012-04-05 14:47:36 -07003578
Chris Wilsonb4716182015-04-27 13:41:17 +01003579 if (!obj->active)
Ben Widawsky2911a352012-04-05 14:47:36 -07003580 return 0;
3581
Chris Wilsonb4716182015-04-27 13:41:17 +01003582 if (to == NULL)
3583 return i915_gem_object_wait_rendering(obj, readonly);
Ben Widawsky2911a352012-04-05 14:47:36 -07003584
Chris Wilsonb4716182015-04-27 13:41:17 +01003585 n = 0;
3586 if (readonly) {
3587 if (obj->last_write_req)
3588 req[n++] = obj->last_write_req;
3589 } else {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003590 for (i = 0; i < I915_NUM_ENGINES; i++)
Chris Wilsonb4716182015-04-27 13:41:17 +01003591 if (obj->last_read_req[i])
3592 req[n++] = obj->last_read_req[i];
3593 }
3594 for (i = 0; i < n; i++) {
John Harrison91af1272015-06-18 13:14:56 +01003595 ret = __i915_gem_object_sync(obj, to, req[i], to_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003596 if (ret)
3597 return ret;
3598 }
Ben Widawsky2911a352012-04-05 14:47:36 -07003599
Chris Wilsonb4716182015-04-27 13:41:17 +01003600 return 0;
Ben Widawsky2911a352012-04-05 14:47:36 -07003601}
3602
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003603static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
3604{
3605 u32 old_write_domain, old_read_domains;
3606
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003607 /* Force a pagefault for domain tracking on next user access */
3608 i915_gem_release_mmap(obj);
3609
Keith Packardb97c3d92011-06-24 21:02:59 -07003610 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3611 return;
3612
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003613 old_read_domains = obj->base.read_domains;
3614 old_write_domain = obj->base.write_domain;
3615
3616 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
3617 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
3618
3619 trace_i915_gem_object_change_domain(obj,
3620 old_read_domains,
3621 old_write_domain);
3622}
3623
Chris Wilson8ef85612016-04-28 09:56:39 +01003624static void __i915_vma_iounmap(struct i915_vma *vma)
3625{
3626 GEM_BUG_ON(vma->pin_count);
3627
3628 if (vma->iomap == NULL)
3629 return;
3630
3631 io_mapping_unmap(vma->iomap);
3632 vma->iomap = NULL;
3633}
3634
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01003635static int __i915_vma_unbind(struct i915_vma *vma, bool wait)
Eric Anholt673a3942008-07-30 12:06:12 -07003636{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003637 struct drm_i915_gem_object *obj = vma->obj;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003638 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00003639 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003640
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003641 if (list_empty(&vma->obj_link))
Eric Anholt673a3942008-07-30 12:06:12 -07003642 return 0;
3643
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003644 if (!drm_mm_node_allocated(&vma->node)) {
3645 i915_gem_vma_destroy(vma);
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003646 return 0;
3647 }
Ben Widawsky433544b2013-08-13 18:09:06 -07003648
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003649 if (vma->pin_count)
Chris Wilson31d8d652012-05-24 19:11:20 +01003650 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07003651
Chris Wilsonc4670ad2012-08-20 10:23:27 +01003652 BUG_ON(obj->pages == NULL);
3653
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01003654 if (wait) {
3655 ret = i915_gem_object_wait_rendering(obj, false);
3656 if (ret)
3657 return ret;
3658 }
Chris Wilsona8198ee2011-04-13 22:04:09 +01003659
Chris Wilson596c5922016-02-26 11:03:20 +00003660 if (vma->is_ggtt && vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003661 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01003662
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003663 /* release the fence reg _after_ flushing */
3664 ret = i915_gem_object_put_fence(obj);
3665 if (ret)
3666 return ret;
Chris Wilson8ef85612016-04-28 09:56:39 +01003667
3668 __i915_vma_iounmap(vma);
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003669 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01003670
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003671 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00003672
Daniel Vetter777dc5b2015-04-14 17:35:12 +02003673 vma->vm->unbind_vma(vma);
Mika Kuoppala5e562f12015-04-30 11:02:31 +03003674 vma->bound = 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08003675
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003676 list_del_init(&vma->vm_link);
Chris Wilson596c5922016-02-26 11:03:20 +00003677 if (vma->is_ggtt) {
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003678 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
3679 obj->map_and_fenceable = false;
3680 } else if (vma->ggtt_view.pages) {
3681 sg_free_table(vma->ggtt_view.pages);
3682 kfree(vma->ggtt_view.pages);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003683 }
Chris Wilson016a65a2015-06-11 08:06:08 +01003684 vma->ggtt_view.pages = NULL;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003685 }
Eric Anholt673a3942008-07-30 12:06:12 -07003686
Ben Widawsky2f633152013-07-17 12:19:03 -07003687 drm_mm_remove_node(&vma->node);
3688 i915_gem_vma_destroy(vma);
3689
3690 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02003691 * no more VMAs exist. */
Imre Deake2273302015-07-09 12:59:05 +03003692 if (list_empty(&obj->vma_list))
Ben Widawsky2f633152013-07-17 12:19:03 -07003693 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003694
Chris Wilson70903c32013-12-04 09:59:09 +00003695 /* And finally now the object is completely decoupled from this vma,
3696 * we can drop its hold on the backing storage and allow it to be
3697 * reaped by the shrinker.
3698 */
3699 i915_gem_object_unpin_pages(obj);
3700
Chris Wilson88241782011-01-07 17:09:48 +00003701 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00003702}
3703
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01003704int i915_vma_unbind(struct i915_vma *vma)
3705{
3706 return __i915_vma_unbind(vma, true);
3707}
3708
3709int __i915_vma_unbind_no_wait(struct i915_vma *vma)
3710{
3711 return __i915_vma_unbind(vma, false);
3712}
3713
Chris Wilson6e5a5be2016-06-24 14:55:57 +01003714int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003715{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003716 struct intel_engine_cs *engine;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003717 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003718
Chris Wilson6e5a5be2016-06-24 14:55:57 +01003719 lockdep_assert_held(&dev_priv->dev->struct_mutex);
3720
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003721 for_each_engine(engine, dev_priv) {
Chris Wilson62e63002016-06-24 14:55:52 +01003722 if (engine->last_context == NULL)
3723 continue;
3724
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003725 ret = intel_engine_idle(engine);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003726 if (ret)
3727 return ret;
3728 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003729
Chris Wilsonb4716182015-04-27 13:41:17 +01003730 WARN_ON(i915_verify_lists(dev));
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003731 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003732}
3733
Chris Wilson4144f9b2014-09-11 08:43:48 +01003734static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003735 unsigned long cache_level)
3736{
Chris Wilson4144f9b2014-09-11 08:43:48 +01003737 struct drm_mm_node *gtt_space = &vma->node;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003738 struct drm_mm_node *other;
3739
Chris Wilson4144f9b2014-09-11 08:43:48 +01003740 /*
3741 * On some machines we have to be careful when putting differing types
3742 * of snoopable memory together to avoid the prefetcher crossing memory
3743 * domains and dying. During vm initialisation, we decide whether or not
3744 * these constraints apply and set the drm_mm.color_adjust
3745 * appropriately.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003746 */
Chris Wilson4144f9b2014-09-11 08:43:48 +01003747 if (vma->vm->mm.color_adjust == NULL)
Chris Wilson42d6ab42012-07-26 11:49:32 +01003748 return true;
3749
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003750 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003751 return true;
3752
3753 if (list_empty(&gtt_space->node_list))
3754 return true;
3755
3756 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3757 if (other->allocated && !other->hole_follows && other->color != cache_level)
3758 return false;
3759
3760 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3761 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3762 return false;
3763
3764 return true;
3765}
3766
Jesse Barnesde151cf2008-11-12 10:03:55 -08003767/**
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003768 * Finds free space in the GTT aperture and binds the object or a view of it
3769 * there.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003770 * @obj: object to bind
3771 * @vm: address space to bind into
3772 * @ggtt_view: global gtt view if applicable
3773 * @alignment: requested alignment
3774 * @flags: mask of PIN_* flags to use
Eric Anholt673a3942008-07-30 12:06:12 -07003775 */
Daniel Vetter262de142014-02-14 14:01:20 +01003776static struct i915_vma *
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003777i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3778 struct i915_address_space *vm,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003779 const struct i915_ggtt_view *ggtt_view,
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003780 unsigned alignment,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003781 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003782{
Chris Wilson05394f32010-11-08 19:18:58 +00003783 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003784 struct drm_i915_private *dev_priv = to_i915(dev);
3785 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Michel Thierry65bd3422015-07-29 17:23:58 +01003786 u32 fence_alignment, unfenced_alignment;
Michel Thierry101b5062015-10-01 13:33:57 +01003787 u32 search_flag, alloc_flag;
3788 u64 start, end;
Michel Thierry65bd3422015-07-29 17:23:58 +01003789 u64 size, fence_size;
Ben Widawsky2f633152013-07-17 12:19:03 -07003790 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003791 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003792
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003793 if (i915_is_ggtt(vm)) {
3794 u32 view_size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003795
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003796 if (WARN_ON(!ggtt_view))
3797 return ERR_PTR(-EINVAL);
3798
3799 view_size = i915_ggtt_view_size(obj, ggtt_view);
3800
3801 fence_size = i915_gem_get_gtt_size(dev,
3802 view_size,
3803 obj->tiling_mode);
3804 fence_alignment = i915_gem_get_gtt_alignment(dev,
3805 view_size,
3806 obj->tiling_mode,
3807 true);
3808 unfenced_alignment = i915_gem_get_gtt_alignment(dev,
3809 view_size,
3810 obj->tiling_mode,
3811 false);
3812 size = flags & PIN_MAPPABLE ? fence_size : view_size;
3813 } else {
3814 fence_size = i915_gem_get_gtt_size(dev,
3815 obj->base.size,
3816 obj->tiling_mode);
3817 fence_alignment = i915_gem_get_gtt_alignment(dev,
3818 obj->base.size,
3819 obj->tiling_mode,
3820 true);
3821 unfenced_alignment =
3822 i915_gem_get_gtt_alignment(dev,
3823 obj->base.size,
3824 obj->tiling_mode,
3825 false);
3826 size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
3827 }
Chris Wilsona00b10c2010-09-24 21:15:47 +01003828
Michel Thierry101b5062015-10-01 13:33:57 +01003829 start = flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
3830 end = vm->total;
3831 if (flags & PIN_MAPPABLE)
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003832 end = min_t(u64, end, ggtt->mappable_end);
Michel Thierry101b5062015-10-01 13:33:57 +01003833 if (flags & PIN_ZONE_4G)
Michel Thierry48ea1e32016-01-11 11:39:27 +00003834 end = min_t(u64, end, (1ULL << 32) - PAGE_SIZE);
Michel Thierry101b5062015-10-01 13:33:57 +01003835
Eric Anholt673a3942008-07-30 12:06:12 -07003836 if (alignment == 0)
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003837 alignment = flags & PIN_MAPPABLE ? fence_alignment :
Daniel Vetter5e783302010-11-14 22:32:36 +01003838 unfenced_alignment;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003839 if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003840 DRM_DEBUG("Invalid object (view type=%u) alignment requested %u\n",
3841 ggtt_view ? ggtt_view->type : 0,
3842 alignment);
Daniel Vetter262de142014-02-14 14:01:20 +01003843 return ERR_PTR(-EINVAL);
Eric Anholt673a3942008-07-30 12:06:12 -07003844 }
3845
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003846 /* If binding the object/GGTT view requires more space than the entire
3847 * aperture has, reject it early before evicting everything in a vain
3848 * attempt to find space.
Chris Wilson654fc602010-05-27 13:18:21 +01003849 */
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003850 if (size > end) {
Michel Thierry65bd3422015-07-29 17:23:58 +01003851 DRM_DEBUG("Attempting to bind an object (view type=%u) larger than the aperture: size=%llu > %s aperture=%llu\n",
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003852 ggtt_view ? ggtt_view->type : 0,
3853 size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003854 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003855 end);
Daniel Vetter262de142014-02-14 14:01:20 +01003856 return ERR_PTR(-E2BIG);
Chris Wilson654fc602010-05-27 13:18:21 +01003857 }
3858
Chris Wilson37e680a2012-06-07 15:38:42 +01003859 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003860 if (ret)
Daniel Vetter262de142014-02-14 14:01:20 +01003861 return ERR_PTR(ret);
Chris Wilson6c085a72012-08-20 11:40:46 +02003862
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003863 i915_gem_object_pin_pages(obj);
3864
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003865 vma = ggtt_view ? i915_gem_obj_lookup_or_create_ggtt_vma(obj, ggtt_view) :
3866 i915_gem_obj_lookup_or_create_vma(obj, vm);
3867
Daniel Vetter262de142014-02-14 14:01:20 +01003868 if (IS_ERR(vma))
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003869 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003870
Chris Wilson506a8e82015-12-08 11:55:07 +00003871 if (flags & PIN_OFFSET_FIXED) {
3872 uint64_t offset = flags & PIN_OFFSET_MASK;
3873
3874 if (offset & (alignment - 1) || offset + size > end) {
3875 ret = -EINVAL;
3876 goto err_free_vma;
3877 }
3878 vma->node.start = offset;
3879 vma->node.size = size;
3880 vma->node.color = obj->cache_level;
3881 ret = drm_mm_reserve_node(&vm->mm, &vma->node);
3882 if (ret) {
3883 ret = i915_gem_evict_for_vma(vma);
3884 if (ret == 0)
3885 ret = drm_mm_reserve_node(&vm->mm, &vma->node);
3886 }
3887 if (ret)
3888 goto err_free_vma;
Michel Thierry101b5062015-10-01 13:33:57 +01003889 } else {
Chris Wilson506a8e82015-12-08 11:55:07 +00003890 if (flags & PIN_HIGH) {
3891 search_flag = DRM_MM_SEARCH_BELOW;
3892 alloc_flag = DRM_MM_CREATE_TOP;
3893 } else {
3894 search_flag = DRM_MM_SEARCH_DEFAULT;
3895 alloc_flag = DRM_MM_CREATE_DEFAULT;
3896 }
Michel Thierry101b5062015-10-01 13:33:57 +01003897
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003898search_free:
Chris Wilson506a8e82015-12-08 11:55:07 +00003899 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
3900 size, alignment,
3901 obj->cache_level,
3902 start, end,
3903 search_flag,
3904 alloc_flag);
3905 if (ret) {
3906 ret = i915_gem_evict_something(dev, vm, size, alignment,
3907 obj->cache_level,
3908 start, end,
3909 flags);
3910 if (ret == 0)
3911 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003912
Chris Wilson506a8e82015-12-08 11:55:07 +00003913 goto err_free_vma;
3914 }
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003915 }
Chris Wilson4144f9b2014-09-11 08:43:48 +01003916 if (WARN_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003917 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003918 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003919 }
3920
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003921 trace_i915_vma_bind(vma, flags);
Daniel Vetter08755462015-04-20 09:04:05 -07003922 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003923 if (ret)
Imre Deake2273302015-07-09 12:59:05 +03003924 goto err_remove_node;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003925
Ben Widawsky35c20a62013-05-31 11:28:48 -07003926 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003927 list_add_tail(&vma->vm_link, &vm->inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003928
Daniel Vetter262de142014-02-14 14:01:20 +01003929 return vma;
Ben Widawsky2f633152013-07-17 12:19:03 -07003930
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003931err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003932 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003933err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003934 i915_gem_vma_destroy(vma);
Daniel Vetter262de142014-02-14 14:01:20 +01003935 vma = ERR_PTR(ret);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003936err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003937 i915_gem_object_unpin_pages(obj);
Daniel Vetter262de142014-02-14 14:01:20 +01003938 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003939}
3940
Chris Wilson000433b2013-08-08 14:41:09 +01003941bool
Chris Wilson2c225692013-08-09 12:26:45 +01003942i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3943 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003944{
Eric Anholt673a3942008-07-30 12:06:12 -07003945 /* If we don't have a page list set up, then we're not pinned
3946 * to GPU, and we can ignore the cache flush because it'll happen
3947 * again at bind time.
3948 */
Chris Wilson05394f32010-11-08 19:18:58 +00003949 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003950 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003951
Imre Deak769ce462013-02-13 21:56:05 +02003952 /*
3953 * Stolen memory is always coherent with the GPU as it is explicitly
3954 * marked as wc by the system, or the system is cache-coherent.
3955 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003956 if (obj->stolen || obj->phys_handle)
Chris Wilson000433b2013-08-08 14:41:09 +01003957 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003958
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003959 /* If the GPU is snooping the contents of the CPU cache,
3960 * we do not need to manually clear the CPU cache lines. However,
3961 * the caches are only snooped when the render cache is
3962 * flushed/invalidated. As we always have to emit invalidations
3963 * and flushes when moving into and out of the RENDER domain, correct
3964 * snooping behaviour occurs naturally as the result of our domain
3965 * tracking.
3966 */
Chris Wilson0f719792015-01-13 13:32:52 +00003967 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3968 obj->cache_dirty = true;
Chris Wilson000433b2013-08-08 14:41:09 +01003969 return false;
Chris Wilson0f719792015-01-13 13:32:52 +00003970 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003971
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003972 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003973 drm_clflush_sg(obj->pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003974 obj->cache_dirty = false;
Chris Wilson000433b2013-08-08 14:41:09 +01003975
3976 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003977}
3978
3979/** Flushes the GTT write domain for the object if it's dirty. */
3980static void
Chris Wilson05394f32010-11-08 19:18:58 +00003981i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003982{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003983 uint32_t old_write_domain;
3984
Chris Wilson05394f32010-11-08 19:18:58 +00003985 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003986 return;
3987
Chris Wilson63256ec2011-01-04 18:42:07 +00003988 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003989 * to it immediately go to main memory as far as we know, so there's
3990 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003991 *
3992 * However, we do have to enforce the order so that all writes through
3993 * the GTT land before any writes to the device, such as updates to
3994 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003995 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003996 wmb();
3997
Chris Wilson05394f32010-11-08 19:18:58 +00003998 old_write_domain = obj->base.write_domain;
3999 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004000
Rodrigo Vivide152b62015-07-07 16:28:51 -07004001 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004002
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004003 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00004004 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004005 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08004006}
4007
4008/** Flushes the CPU write domain for the object if it's dirty. */
4009static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01004010i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08004011{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004012 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08004013
Chris Wilson05394f32010-11-08 19:18:58 +00004014 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08004015 return;
4016
Daniel Vettere62b59e2015-01-21 14:53:48 +01004017 if (i915_gem_clflush_object(obj, obj->pin_display))
Chris Wilsonc0336662016-05-06 15:40:21 +01004018 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson000433b2013-08-08 14:41:09 +01004019
Chris Wilson05394f32010-11-08 19:18:58 +00004020 old_write_domain = obj->base.write_domain;
4021 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004022
Rodrigo Vivide152b62015-07-07 16:28:51 -07004023 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004024
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004025 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00004026 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004027 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08004028}
4029
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004030/**
4031 * Moves a single object to the GTT read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01004032 * @obj: object to act on
4033 * @write: ask for write access or read only
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004034 *
4035 * This function returns when the move is complete, including waiting on
4036 * flushes to occur.
4037 */
Jesse Barnes79e53942008-11-07 14:24:08 -08004038int
Chris Wilson20217462010-11-23 15:26:33 +00004039i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004040{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03004041 struct drm_device *dev = obj->base.dev;
4042 struct drm_i915_private *dev_priv = to_i915(dev);
4043 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004044 uint32_t old_write_domain, old_read_domains;
Chris Wilson43566de2015-01-02 16:29:29 +05304045 struct i915_vma *vma;
Eric Anholte47c68e2008-11-14 13:35:19 -08004046 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004047
Chris Wilson8d7e3de2011-02-07 15:23:02 +00004048 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
4049 return 0;
4050
Chris Wilson0201f1e2012-07-20 12:41:01 +01004051 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00004052 if (ret)
4053 return ret;
4054
Chris Wilson43566de2015-01-02 16:29:29 +05304055 /* Flush and acquire obj->pages so that we are coherent through
4056 * direct access in memory with previous cached writes through
4057 * shmemfs and that our cache domain tracking remains valid.
4058 * For example, if the obj->filp was moved to swap without us
4059 * being notified and releasing the pages, we would mistakenly
4060 * continue to assume that the obj remained out of the CPU cached
4061 * domain.
4062 */
4063 ret = i915_gem_object_get_pages(obj);
4064 if (ret)
4065 return ret;
4066
Daniel Vettere62b59e2015-01-21 14:53:48 +01004067 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004068
Chris Wilsond0a57782012-10-09 19:24:37 +01004069 /* Serialise direct access to this object with the barriers for
4070 * coherent writes from the GPU, by effectively invalidating the
4071 * GTT domain upon first access.
4072 */
4073 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
4074 mb();
4075
Chris Wilson05394f32010-11-08 19:18:58 +00004076 old_write_domain = obj->base.write_domain;
4077 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004078
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004079 /* It should now be out of any other write domains, and we can update
4080 * the domain values for our changes.
4081 */
Chris Wilson05394f32010-11-08 19:18:58 +00004082 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
4083 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08004084 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00004085 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
4086 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
4087 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08004088 }
4089
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004090 trace_i915_gem_object_change_domain(obj,
4091 old_read_domains,
4092 old_write_domain);
4093
Chris Wilson8325a092012-04-24 15:52:35 +01004094 /* And bump the LRU for this access */
Chris Wilson43566de2015-01-02 16:29:29 +05304095 vma = i915_gem_obj_to_ggtt(obj);
4096 if (vma && drm_mm_node_allocated(&vma->node) && !obj->active)
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004097 list_move_tail(&vma->vm_link,
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03004098 &ggtt->base.inactive_list);
Chris Wilson8325a092012-04-24 15:52:35 +01004099
Eric Anholte47c68e2008-11-14 13:35:19 -08004100 return 0;
4101}
4102
Chris Wilsonef55f922015-10-09 14:11:27 +01004103/**
4104 * Changes the cache-level of an object across all VMA.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01004105 * @obj: object to act on
4106 * @cache_level: new cache level to set for the object
Chris Wilsonef55f922015-10-09 14:11:27 +01004107 *
4108 * After this function returns, the object will be in the new cache-level
4109 * across all GTT and the contents of the backing storage will be coherent,
4110 * with respect to the new cache-level. In order to keep the backing storage
4111 * coherent for all users, we only allow a single cache level to be set
4112 * globally on the object and prevent it from being changed whilst the
4113 * hardware is reading from the object. That is if the object is currently
4114 * on the scanout it will be set to uncached (or equivalent display
4115 * cache coherency) and all non-MOCS GPU access will also be uncached so
4116 * that all direct access to the scanout remains coherent.
4117 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01004118int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
4119 enum i915_cache_level cache_level)
4120{
Daniel Vetter7bddb012012-02-09 17:15:47 +01004121 struct drm_device *dev = obj->base.dev;
Chris Wilsondf6f7832014-03-21 07:40:56 +00004122 struct i915_vma *vma, *next;
Chris Wilsonef55f922015-10-09 14:11:27 +01004123 bool bound = false;
Ville Syrjäläed75a552015-08-11 19:47:10 +03004124 int ret = 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01004125
4126 if (obj->cache_level == cache_level)
Ville Syrjäläed75a552015-08-11 19:47:10 +03004127 goto out;
Chris Wilsone4ffd172011-04-04 09:44:39 +01004128
Chris Wilsonef55f922015-10-09 14:11:27 +01004129 /* Inspect the list of currently bound VMA and unbind any that would
4130 * be invalid given the new cache-level. This is principally to
4131 * catch the issue of the CS prefetch crossing page boundaries and
4132 * reading an invalid PTE on older architectures.
4133 */
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004134 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01004135 if (!drm_mm_node_allocated(&vma->node))
4136 continue;
4137
4138 if (vma->pin_count) {
4139 DRM_DEBUG("can not change the cache level of pinned objects\n");
4140 return -EBUSY;
4141 }
4142
Chris Wilson4144f9b2014-09-11 08:43:48 +01004143 if (!i915_gem_valid_gtt_space(vma, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004144 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07004145 if (ret)
4146 return ret;
Chris Wilsonef55f922015-10-09 14:11:27 +01004147 } else
4148 bound = true;
Chris Wilson42d6ab42012-07-26 11:49:32 +01004149 }
4150
Chris Wilsonef55f922015-10-09 14:11:27 +01004151 /* We can reuse the existing drm_mm nodes but need to change the
4152 * cache-level on the PTE. We could simply unbind them all and
4153 * rebind with the correct cache-level on next use. However since
4154 * we already have a valid slot, dma mapping, pages etc, we may as
4155 * rewrite the PTE in the belief that doing so tramples upon less
4156 * state and so involves less work.
4157 */
4158 if (bound) {
4159 /* Before we change the PTE, the GPU must not be accessing it.
4160 * If we wait upon the object, we know that all the bound
4161 * VMA are no longer active.
4162 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01004163 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsone4ffd172011-04-04 09:44:39 +01004164 if (ret)
4165 return ret;
4166
Chris Wilsonef55f922015-10-09 14:11:27 +01004167 if (!HAS_LLC(dev) && cache_level != I915_CACHE_NONE) {
4168 /* Access to snoopable pages through the GTT is
4169 * incoherent and on some machines causes a hard
4170 * lockup. Relinquish the CPU mmaping to force
4171 * userspace to refault in the pages and we can
4172 * then double check if the GTT mapping is still
4173 * valid for that pointer access.
4174 */
4175 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01004176
Chris Wilsonef55f922015-10-09 14:11:27 +01004177 /* As we no longer need a fence for GTT access,
4178 * we can relinquish it now (and so prevent having
4179 * to steal a fence from someone else on the next
4180 * fence request). Note GPU activity would have
4181 * dropped the fence as all snoopable access is
4182 * supposed to be linear.
4183 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01004184 ret = i915_gem_object_put_fence(obj);
4185 if (ret)
4186 return ret;
Chris Wilsonef55f922015-10-09 14:11:27 +01004187 } else {
4188 /* We either have incoherent backing store and
4189 * so no GTT access or the architecture is fully
4190 * coherent. In such cases, existing GTT mmaps
4191 * ignore the cache bit in the PTE and we can
4192 * rewrite it without confusing the GPU or having
4193 * to force userspace to fault back in its mmaps.
4194 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01004195 }
4196
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004197 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01004198 if (!drm_mm_node_allocated(&vma->node))
4199 continue;
4200
4201 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
4202 if (ret)
4203 return ret;
4204 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01004205 }
4206
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004207 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson2c225692013-08-09 12:26:45 +01004208 vma->node.color = cache_level;
4209 obj->cache_level = cache_level;
4210
Ville Syrjäläed75a552015-08-11 19:47:10 +03004211out:
Chris Wilsonef55f922015-10-09 14:11:27 +01004212 /* Flush the dirty CPU caches to the backing storage so that the
4213 * object is now coherent at its new cache level (with respect
4214 * to the access domain).
4215 */
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05304216 if (obj->cache_dirty && cpu_write_needs_clflush(obj)) {
Chris Wilson0f719792015-01-13 13:32:52 +00004217 if (i915_gem_clflush_object(obj, true))
Chris Wilsonc0336662016-05-06 15:40:21 +01004218 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilsone4ffd172011-04-04 09:44:39 +01004219 }
4220
Chris Wilsone4ffd172011-04-04 09:44:39 +01004221 return 0;
4222}
4223
Ben Widawsky199adf42012-09-21 17:01:20 -07004224int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
4225 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01004226{
Ben Widawsky199adf42012-09-21 17:01:20 -07004227 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004228 struct drm_i915_gem_object *obj;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004229
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01004230 obj = to_intel_bo(drm_gem_object_lookup(file, args->handle));
Chris Wilson432be692015-05-07 12:14:55 +01004231 if (&obj->base == NULL)
4232 return -ENOENT;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004233
Chris Wilson651d7942013-08-08 14:41:10 +01004234 switch (obj->cache_level) {
4235 case I915_CACHE_LLC:
4236 case I915_CACHE_L3_LLC:
4237 args->caching = I915_CACHING_CACHED;
4238 break;
4239
Chris Wilson4257d3b2013-08-08 14:41:11 +01004240 case I915_CACHE_WT:
4241 args->caching = I915_CACHING_DISPLAY;
4242 break;
4243
Chris Wilson651d7942013-08-08 14:41:10 +01004244 default:
4245 args->caching = I915_CACHING_NONE;
4246 break;
4247 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01004248
Chris Wilson432be692015-05-07 12:14:55 +01004249 drm_gem_object_unreference_unlocked(&obj->base);
4250 return 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004251}
4252
Ben Widawsky199adf42012-09-21 17:01:20 -07004253int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
4254 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01004255{
Imre Deakfd0fe6a2015-11-04 21:25:32 +02004256 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky199adf42012-09-21 17:01:20 -07004257 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004258 struct drm_i915_gem_object *obj;
4259 enum i915_cache_level level;
4260 int ret;
4261
Ben Widawsky199adf42012-09-21 17:01:20 -07004262 switch (args->caching) {
4263 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01004264 level = I915_CACHE_NONE;
4265 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07004266 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03004267 /*
4268 * Due to a HW issue on BXT A stepping, GPU stores via a
4269 * snooped mapping may leave stale data in a corresponding CPU
4270 * cacheline, whereas normally such cachelines would get
4271 * invalidated.
4272 */
Tvrtko Ursulinca377802016-03-02 12:10:31 +00004273 if (!HAS_LLC(dev) && !HAS_SNOOP(dev))
Imre Deake5756c12015-08-14 18:43:30 +03004274 return -ENODEV;
4275
Chris Wilsone6994ae2012-07-10 10:27:08 +01004276 level = I915_CACHE_LLC;
4277 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01004278 case I915_CACHING_DISPLAY:
4279 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
4280 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004281 default:
4282 return -EINVAL;
4283 }
4284
Imre Deakfd0fe6a2015-11-04 21:25:32 +02004285 intel_runtime_pm_get(dev_priv);
4286
Ben Widawsky3bc29132012-09-26 16:15:20 -07004287 ret = i915_mutex_lock_interruptible(dev);
4288 if (ret)
Imre Deakfd0fe6a2015-11-04 21:25:32 +02004289 goto rpm_put;
Ben Widawsky3bc29132012-09-26 16:15:20 -07004290
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01004291 obj = to_intel_bo(drm_gem_object_lookup(file, args->handle));
Chris Wilsone6994ae2012-07-10 10:27:08 +01004292 if (&obj->base == NULL) {
4293 ret = -ENOENT;
4294 goto unlock;
4295 }
4296
4297 ret = i915_gem_object_set_cache_level(obj, level);
4298
4299 drm_gem_object_unreference(&obj->base);
4300unlock:
4301 mutex_unlock(&dev->struct_mutex);
Imre Deakfd0fe6a2015-11-04 21:25:32 +02004302rpm_put:
4303 intel_runtime_pm_put(dev_priv);
4304
Chris Wilsone6994ae2012-07-10 10:27:08 +01004305 return ret;
4306}
4307
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004308/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004309 * Prepare buffer for display plane (scanout, cursors, etc).
4310 * Can be called from an uninterruptible phase (modesetting) and allows
4311 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004312 */
4313int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004314i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
4315 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004316 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004317{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004318 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004319 int ret;
4320
Chris Wilsoncc98b412013-08-09 12:25:09 +01004321 /* Mark the pin_display early so that we account for the
4322 * display coherency whilst setting up the cache domains.
4323 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004324 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004325
Eric Anholta7ef0642011-03-29 16:59:54 -07004326 /* The display engine is not coherent with the LLC cache on gen6. As
4327 * a result, we make sure that the pinning that is about to occur is
4328 * done with uncached PTEs. This is lowest common denominator for all
4329 * chipsets.
4330 *
4331 * However for gen6+, we could do better by using the GFDT bit instead
4332 * of uncaching, which would allow us to flush all the LLC-cached data
4333 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
4334 */
Chris Wilson651d7942013-08-08 14:41:10 +01004335 ret = i915_gem_object_set_cache_level(obj,
4336 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07004337 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004338 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07004339
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004340 /* As the user may map the buffer once pinned in the display plane
4341 * (e.g. libkms for the bootup splash), we have to ensure that we
4342 * always use map_and_fenceable for all scanout buffers.
4343 */
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00004344 ret = i915_gem_object_ggtt_pin(obj, view, alignment,
4345 view->type == I915_GGTT_VIEW_NORMAL ?
4346 PIN_MAPPABLE : 0);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004347 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004348 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004349
Daniel Vettere62b59e2015-01-21 14:53:48 +01004350 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01004351
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004352 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00004353 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004354
4355 /* It should now be out of any other write domains, and we can update
4356 * the domain values for our changes.
4357 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01004358 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00004359 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004360
4361 trace_i915_gem_object_change_domain(obj,
4362 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004363 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004364
4365 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004366
4367err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004368 obj->pin_display--;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004369 return ret;
4370}
4371
4372void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004373i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
4374 const struct i915_ggtt_view *view)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004375{
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004376 if (WARN_ON(obj->pin_display == 0))
4377 return;
4378
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004379 i915_gem_object_ggtt_unpin_view(obj, view);
4380
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004381 obj->pin_display--;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004382}
4383
Eric Anholte47c68e2008-11-14 13:35:19 -08004384/**
4385 * Moves a single object to the CPU read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01004386 * @obj: object to act on
4387 * @write: requesting write or read-only access
Eric Anholte47c68e2008-11-14 13:35:19 -08004388 *
4389 * This function returns when the move is complete, including waiting on
4390 * flushes to occur.
4391 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02004392int
Chris Wilson919926a2010-11-12 13:42:53 +00004393i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08004394{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004395 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08004396 int ret;
4397
Chris Wilson8d7e3de2011-02-07 15:23:02 +00004398 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
4399 return 0;
4400
Chris Wilson0201f1e2012-07-20 12:41:01 +01004401 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00004402 if (ret)
4403 return ret;
4404
Eric Anholte47c68e2008-11-14 13:35:19 -08004405 i915_gem_object_flush_gtt_write_domain(obj);
4406
Chris Wilson05394f32010-11-08 19:18:58 +00004407 old_write_domain = obj->base.write_domain;
4408 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004409
Eric Anholte47c68e2008-11-14 13:35:19 -08004410 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00004411 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01004412 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08004413
Chris Wilson05394f32010-11-08 19:18:58 +00004414 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004415 }
4416
4417 /* It should now be out of any other write domains, and we can update
4418 * the domain values for our changes.
4419 */
Chris Wilson05394f32010-11-08 19:18:58 +00004420 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08004421
4422 /* If we're writing through the CPU, then the GPU read domains will
4423 * need to be invalidated at next use.
4424 */
4425 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00004426 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4427 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004428 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004429
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004430 trace_i915_gem_object_change_domain(obj,
4431 old_read_domains,
4432 old_write_domain);
4433
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004434 return 0;
4435}
4436
Eric Anholt673a3942008-07-30 12:06:12 -07004437/* Throttle our rendering by waiting until the ring has completed our requests
4438 * emitted over 20 msec ago.
4439 *
Eric Anholtb9624422009-06-03 07:27:35 +00004440 * Note that if we were to use the current jiffies each time around the loop,
4441 * we wouldn't escape the function with any frames outstanding if the time to
4442 * render a frame was over 20ms.
4443 *
Eric Anholt673a3942008-07-30 12:06:12 -07004444 * This should get us reasonable parallelism between CPU and GPU but also
4445 * relatively low latency when blocking on a particular request to finish.
4446 */
4447static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004448i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004449{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004450 struct drm_i915_private *dev_priv = dev->dev_private;
4451 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01004452 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00004453 struct drm_i915_gem_request *request, *target = NULL;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004454 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004455
Daniel Vetter308887a2012-11-14 17:14:06 +01004456 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
4457 if (ret)
4458 return ret;
4459
Chris Wilsonf4457ae2016-04-13 17:35:08 +01004460 /* ABI: return -EIO if already wedged */
4461 if (i915_terminally_wedged(&dev_priv->gpu_error))
4462 return -EIO;
Chris Wilsone110e8d2011-01-26 15:39:14 +00004463
Chris Wilson1c255952010-09-26 11:03:27 +01004464 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004465 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00004466 if (time_after_eq(request->emitted_jiffies, recent_enough))
4467 break;
4468
John Harrisonfcfa423c2015-05-29 17:44:12 +01004469 /*
4470 * Note that the request might not have been submitted yet.
4471 * In which case emitted_jiffies will be zero.
4472 */
4473 if (!request->emitted_jiffies)
4474 continue;
4475
John Harrison54fb2412014-11-24 18:49:27 +00004476 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00004477 }
John Harrisonff865882014-11-24 18:49:28 +00004478 if (target)
4479 i915_gem_request_reference(target);
Chris Wilson1c255952010-09-26 11:03:27 +01004480 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004481
John Harrison54fb2412014-11-24 18:49:27 +00004482 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004483 return 0;
4484
Chris Wilson299259a2016-04-13 17:35:06 +01004485 ret = __i915_wait_request(target, true, NULL, NULL);
Chris Wilson73db04c2016-04-28 09:56:55 +01004486 i915_gem_request_unreference(target);
John Harrisonff865882014-11-24 18:49:28 +00004487
Eric Anholt673a3942008-07-30 12:06:12 -07004488 return ret;
4489}
4490
Chris Wilsond23db882014-05-23 08:48:08 +02004491static bool
4492i915_vma_misplaced(struct i915_vma *vma, uint32_t alignment, uint64_t flags)
4493{
4494 struct drm_i915_gem_object *obj = vma->obj;
4495
4496 if (alignment &&
4497 vma->node.start & (alignment - 1))
4498 return true;
4499
4500 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
4501 return true;
4502
4503 if (flags & PIN_OFFSET_BIAS &&
4504 vma->node.start < (flags & PIN_OFFSET_MASK))
4505 return true;
4506
Chris Wilson506a8e82015-12-08 11:55:07 +00004507 if (flags & PIN_OFFSET_FIXED &&
4508 vma->node.start != (flags & PIN_OFFSET_MASK))
4509 return true;
4510
Chris Wilsond23db882014-05-23 08:48:08 +02004511 return false;
4512}
4513
Chris Wilsond0710ab2015-11-20 14:16:39 +00004514void __i915_vma_set_map_and_fenceable(struct i915_vma *vma)
4515{
4516 struct drm_i915_gem_object *obj = vma->obj;
4517 bool mappable, fenceable;
4518 u32 fence_size, fence_alignment;
4519
4520 fence_size = i915_gem_get_gtt_size(obj->base.dev,
4521 obj->base.size,
4522 obj->tiling_mode);
4523 fence_alignment = i915_gem_get_gtt_alignment(obj->base.dev,
4524 obj->base.size,
4525 obj->tiling_mode,
4526 true);
4527
4528 fenceable = (vma->node.size == fence_size &&
4529 (vma->node.start & (fence_alignment - 1)) == 0);
4530
4531 mappable = (vma->node.start + fence_size <=
Joonas Lahtinen62106b42016-03-18 10:42:57 +02004532 to_i915(obj->base.dev)->ggtt.mappable_end);
Chris Wilsond0710ab2015-11-20 14:16:39 +00004533
4534 obj->map_and_fenceable = mappable && fenceable;
4535}
4536
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004537static int
4538i915_gem_object_do_pin(struct drm_i915_gem_object *obj,
4539 struct i915_address_space *vm,
4540 const struct i915_ggtt_view *ggtt_view,
4541 uint32_t alignment,
4542 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07004543{
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004544 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004545 struct i915_vma *vma;
Chris Wilsonef79e172014-10-31 13:53:52 +00004546 unsigned bound;
Eric Anholt673a3942008-07-30 12:06:12 -07004547 int ret;
4548
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004549 if (WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base))
4550 return -ENODEV;
4551
Daniel Vetterbf3d1492014-02-14 14:01:12 +01004552 if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004553 return -EINVAL;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004554
Chris Wilsonc826c442014-10-31 13:53:53 +00004555 if (WARN_ON((flags & (PIN_MAPPABLE | PIN_GLOBAL)) == PIN_MAPPABLE))
4556 return -EINVAL;
4557
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004558 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
4559 return -EINVAL;
4560
4561 vma = ggtt_view ? i915_gem_obj_to_ggtt_view(obj, ggtt_view) :
4562 i915_gem_obj_to_vma(obj, vm);
4563
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004564 if (vma) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004565 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
4566 return -EBUSY;
4567
Chris Wilsond23db882014-05-23 08:48:08 +02004568 if (i915_vma_misplaced(vma, alignment, flags)) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004569 WARN(vma->pin_count,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004570 "bo is already pinned in %s with incorrect alignment:"
Michel Thierry088e0df2015-08-07 17:40:17 +01004571 " offset=%08x %08x, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01004572 " obj->map_and_fenceable=%d\n",
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004573 ggtt_view ? "ggtt" : "ppgtt",
Michel Thierry088e0df2015-08-07 17:40:17 +01004574 upper_32_bits(vma->node.start),
4575 lower_32_bits(vma->node.start),
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004576 alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02004577 !!(flags & PIN_MAPPABLE),
Chris Wilson05394f32010-11-08 19:18:58 +00004578 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004579 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004580 if (ret)
4581 return ret;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004582
4583 vma = NULL;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004584 }
4585 }
4586
Chris Wilsonef79e172014-10-31 13:53:52 +00004587 bound = vma ? vma->bound : 0;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004588 if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004589 vma = i915_gem_object_bind_to_vm(obj, vm, ggtt_view, alignment,
4590 flags);
Daniel Vetter262de142014-02-14 14:01:20 +01004591 if (IS_ERR(vma))
4592 return PTR_ERR(vma);
Daniel Vetter08755462015-04-20 09:04:05 -07004593 } else {
4594 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004595 if (ret)
4596 return ret;
4597 }
Daniel Vetter74898d72012-02-15 23:50:22 +01004598
Joonas Lahtinen91e67112015-05-06 14:33:58 +03004599 if (ggtt_view && ggtt_view->type == I915_GGTT_VIEW_NORMAL &&
4600 (bound ^ vma->bound) & GLOBAL_BIND) {
Chris Wilsond0710ab2015-11-20 14:16:39 +00004601 __i915_vma_set_map_and_fenceable(vma);
Joonas Lahtinen91e67112015-05-06 14:33:58 +03004602 WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
4603 }
Chris Wilsonef79e172014-10-31 13:53:52 +00004604
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004605 vma->pin_count++;
Eric Anholt673a3942008-07-30 12:06:12 -07004606 return 0;
4607}
4608
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004609int
4610i915_gem_object_pin(struct drm_i915_gem_object *obj,
4611 struct i915_address_space *vm,
4612 uint32_t alignment,
4613 uint64_t flags)
4614{
4615 return i915_gem_object_do_pin(obj, vm,
4616 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL,
4617 alignment, flags);
4618}
4619
4620int
4621i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
4622 const struct i915_ggtt_view *view,
4623 uint32_t alignment,
4624 uint64_t flags)
4625{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03004626 struct drm_device *dev = obj->base.dev;
4627 struct drm_i915_private *dev_priv = to_i915(dev);
4628 struct i915_ggtt *ggtt = &dev_priv->ggtt;
4629
Matthew Auldade7daa2016-03-24 15:54:20 +00004630 BUG_ON(!view);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004631
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03004632 return i915_gem_object_do_pin(obj, &ggtt->base, view,
Tvrtko Ursulin6fafab72015-03-17 15:36:51 +00004633 alignment, flags | PIN_GLOBAL);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004634}
4635
Eric Anholt673a3942008-07-30 12:06:12 -07004636void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004637i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
4638 const struct i915_ggtt_view *view)
Eric Anholt673a3942008-07-30 12:06:12 -07004639{
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004640 struct i915_vma *vma = i915_gem_obj_to_ggtt_view(obj, view);
Eric Anholt673a3942008-07-30 12:06:12 -07004641
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004642 WARN_ON(vma->pin_count == 0);
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004643 WARN_ON(!i915_gem_obj_ggtt_bound_view(obj, view));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004644
Chris Wilson30154652015-04-07 17:28:24 +01004645 --vma->pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07004646}
4647
4648int
Eric Anholt673a3942008-07-30 12:06:12 -07004649i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004650 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004651{
4652 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004653 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004654 int ret;
4655
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004656 ret = i915_mutex_lock_interruptible(dev);
4657 if (ret)
4658 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004659
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01004660 obj = to_intel_bo(drm_gem_object_lookup(file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004661 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004662 ret = -ENOENT;
4663 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004664 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004665
Chris Wilson0be555b2010-08-04 15:36:30 +01004666 /* Count all active objects as busy, even if they are currently not used
4667 * by the gpu. Users of this interface expect objects to eventually
4668 * become non-busy without any further actions, therefore emit any
4669 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004670 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004671 ret = i915_gem_object_flush_active(obj);
Chris Wilsonb4716182015-04-27 13:41:17 +01004672 if (ret)
4673 goto unref;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004674
Chris Wilson426960b2016-01-15 16:51:46 +00004675 args->busy = 0;
4676 if (obj->active) {
4677 int i;
4678
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004679 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilson426960b2016-01-15 16:51:46 +00004680 struct drm_i915_gem_request *req;
4681
4682 req = obj->last_read_req[i];
4683 if (req)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00004684 args->busy |= 1 << (16 + req->engine->exec_id);
Chris Wilson426960b2016-01-15 16:51:46 +00004685 }
4686 if (obj->last_write_req)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00004687 args->busy |= obj->last_write_req->engine->exec_id;
Chris Wilson426960b2016-01-15 16:51:46 +00004688 }
Eric Anholt673a3942008-07-30 12:06:12 -07004689
Chris Wilsonb4716182015-04-27 13:41:17 +01004690unref:
Chris Wilson05394f32010-11-08 19:18:58 +00004691 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004692unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004693 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004694 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004695}
4696
4697int
4698i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4699 struct drm_file *file_priv)
4700{
Akshay Joshi0206e352011-08-16 15:34:10 -04004701 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004702}
4703
Chris Wilson3ef94da2009-09-14 16:50:29 +01004704int
4705i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4706 struct drm_file *file_priv)
4707{
Daniel Vetter656bfa32014-11-20 09:26:30 +01004708 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004709 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004710 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004711 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004712
4713 switch (args->madv) {
4714 case I915_MADV_DONTNEED:
4715 case I915_MADV_WILLNEED:
4716 break;
4717 default:
4718 return -EINVAL;
4719 }
4720
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004721 ret = i915_mutex_lock_interruptible(dev);
4722 if (ret)
4723 return ret;
4724
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01004725 obj = to_intel_bo(drm_gem_object_lookup(file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004726 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004727 ret = -ENOENT;
4728 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004729 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004730
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004731 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004732 ret = -EINVAL;
4733 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004734 }
4735
Daniel Vetter656bfa32014-11-20 09:26:30 +01004736 if (obj->pages &&
4737 obj->tiling_mode != I915_TILING_NONE &&
4738 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
4739 if (obj->madv == I915_MADV_WILLNEED)
4740 i915_gem_object_unpin_pages(obj);
4741 if (args->madv == I915_MADV_WILLNEED)
4742 i915_gem_object_pin_pages(obj);
4743 }
4744
Chris Wilson05394f32010-11-08 19:18:58 +00004745 if (obj->madv != __I915_MADV_PURGED)
4746 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004747
Chris Wilson6c085a72012-08-20 11:40:46 +02004748 /* if the object is no longer attached, discard its backing storage */
Daniel Vetterbe6a0372015-03-18 10:46:04 +01004749 if (obj->madv == I915_MADV_DONTNEED && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004750 i915_gem_object_truncate(obj);
4751
Chris Wilson05394f32010-11-08 19:18:58 +00004752 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004753
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004754out:
Chris Wilson05394f32010-11-08 19:18:58 +00004755 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004756unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004757 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004758 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004759}
4760
Chris Wilson37e680a2012-06-07 15:38:42 +01004761void i915_gem_object_init(struct drm_i915_gem_object *obj,
4762 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004763{
Chris Wilsonb4716182015-04-27 13:41:17 +01004764 int i;
4765
Ben Widawsky35c20a62013-05-31 11:28:48 -07004766 INIT_LIST_HEAD(&obj->global_list);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004767 for (i = 0; i < I915_NUM_ENGINES; i++)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004768 INIT_LIST_HEAD(&obj->engine_list[i]);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004769 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004770 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01004771 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004772
Chris Wilson37e680a2012-06-07 15:38:42 +01004773 obj->ops = ops;
4774
Chris Wilson0327d6b2012-08-11 15:41:06 +01004775 obj->fence_reg = I915_FENCE_REG_NONE;
4776 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004777
4778 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
4779}
4780
Chris Wilson37e680a2012-06-07 15:38:42 +01004781static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
Chris Wilsonde472662016-01-22 18:32:31 +00004782 .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE,
Chris Wilson37e680a2012-06-07 15:38:42 +01004783 .get_pages = i915_gem_object_get_pages_gtt,
4784 .put_pages = i915_gem_object_put_pages_gtt,
4785};
4786
Dave Gordond37cd8a2016-04-22 19:14:32 +01004787struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004788 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004789{
Daniel Vetterc397b902010-04-09 19:05:07 +00004790 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004791 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004792 gfp_t mask;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004793 int ret;
Daniel Vetterc397b902010-04-09 19:05:07 +00004794
Chris Wilson42dcedd2012-11-15 11:32:30 +00004795 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004796 if (obj == NULL)
Chris Wilsonfe3db792016-04-25 13:32:13 +01004797 return ERR_PTR(-ENOMEM);
Daniel Vetterc397b902010-04-09 19:05:07 +00004798
Chris Wilsonfe3db792016-04-25 13:32:13 +01004799 ret = drm_gem_object_init(dev, &obj->base, size);
4800 if (ret)
4801 goto fail;
Daniel Vetterc397b902010-04-09 19:05:07 +00004802
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004803 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4804 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4805 /* 965gm cannot relocate objects above 4GiB. */
4806 mask &= ~__GFP_HIGHMEM;
4807 mask |= __GFP_DMA32;
4808 }
4809
Al Viro496ad9a2013-01-23 17:07:38 -05004810 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004811 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004812
Chris Wilson37e680a2012-06-07 15:38:42 +01004813 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004814
Daniel Vetterc397b902010-04-09 19:05:07 +00004815 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4816 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4817
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004818 if (HAS_LLC(dev)) {
4819 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004820 * cache) for about a 10% performance improvement
4821 * compared to uncached. Graphics requests other than
4822 * display scanout are coherent with the CPU in
4823 * accessing this cache. This means in this mode we
4824 * don't need to clflush on the CPU side, and on the
4825 * GPU side we only need to flush internal caches to
4826 * get data visible to the CPU.
4827 *
4828 * However, we maintain the display planes as UC, and so
4829 * need to rebind when first used as such.
4830 */
4831 obj->cache_level = I915_CACHE_LLC;
4832 } else
4833 obj->cache_level = I915_CACHE_NONE;
4834
Daniel Vetterd861e332013-07-24 23:25:03 +02004835 trace_i915_gem_object_create(obj);
4836
Chris Wilson05394f32010-11-08 19:18:58 +00004837 return obj;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004838
4839fail:
4840 i915_gem_object_free(obj);
4841
4842 return ERR_PTR(ret);
Daniel Vetterac52bc52010-04-09 19:05:06 +00004843}
4844
Chris Wilson340fbd82014-05-22 09:16:52 +01004845static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4846{
4847 /* If we are the last user of the backing storage (be it shmemfs
4848 * pages or stolen etc), we know that the pages are going to be
4849 * immediately released. In this case, we can then skip copying
4850 * back the contents from the GPU.
4851 */
4852
4853 if (obj->madv != I915_MADV_WILLNEED)
4854 return false;
4855
4856 if (obj->base.filp == NULL)
4857 return true;
4858
4859 /* At first glance, this looks racy, but then again so would be
4860 * userspace racing mmap against close. However, the first external
4861 * reference to the filp can only be obtained through the
4862 * i915_gem_mmap_ioctl() which safeguards us against the user
4863 * acquiring such a reference whilst we are in the middle of
4864 * freeing the object.
4865 */
4866 return atomic_long_read(&obj->base.filp->f_count) == 1;
4867}
4868
Chris Wilson1488fc02012-04-24 15:47:31 +01004869void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004870{
Chris Wilson1488fc02012-04-24 15:47:31 +01004871 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004872 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004873 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004874 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004875
Paulo Zanonif65c9162013-11-27 18:20:34 -02004876 intel_runtime_pm_get(dev_priv);
4877
Chris Wilson26e12f82011-03-20 11:20:19 +00004878 trace_i915_gem_object_destroy(obj);
4879
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004880 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004881 int ret;
4882
4883 vma->pin_count = 0;
4884 ret = i915_vma_unbind(vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004885 if (WARN_ON(ret == -ERESTARTSYS)) {
4886 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004887
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004888 was_interruptible = dev_priv->mm.interruptible;
4889 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004890
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004891 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004892
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004893 dev_priv->mm.interruptible = was_interruptible;
4894 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004895 }
4896
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004897 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4898 * before progressing. */
4899 if (obj->stolen)
4900 i915_gem_object_unpin_pages(obj);
4901
Daniel Vettera071fa02014-06-18 23:28:09 +02004902 WARN_ON(obj->frontbuffer_bits);
4903
Daniel Vetter656bfa32014-11-20 09:26:30 +01004904 if (obj->pages && obj->madv == I915_MADV_WILLNEED &&
4905 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES &&
4906 obj->tiling_mode != I915_TILING_NONE)
4907 i915_gem_object_unpin_pages(obj);
4908
Ben Widawsky401c29f2013-05-31 11:28:47 -07004909 if (WARN_ON(obj->pages_pin_count))
4910 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004911 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004912 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004913 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004914 i915_gem_object_free_mmap_offset(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004915
Chris Wilson9da3da62012-06-01 15:20:22 +01004916 BUG_ON(obj->pages);
4917
Chris Wilson2f745ad2012-09-04 21:02:58 +01004918 if (obj->base.import_attach)
4919 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004920
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004921 if (obj->ops->release)
4922 obj->ops->release(obj);
4923
Chris Wilson05394f32010-11-08 19:18:58 +00004924 drm_gem_object_release(&obj->base);
4925 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004926
Chris Wilson05394f32010-11-08 19:18:58 +00004927 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004928 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004929
4930 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004931}
4932
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004933struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
4934 struct i915_address_space *vm)
Ben Widawsky2f633152013-07-17 12:19:03 -07004935{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004936 struct i915_vma *vma;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004937 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Tvrtko Ursulin1b683722015-11-12 11:59:55 +00004938 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL &&
4939 vma->vm == vm)
Daniel Vettere656a6c2013-08-14 14:14:04 +02004940 return vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004941 }
4942 return NULL;
4943}
Daniel Vettere656a6c2013-08-14 14:14:04 +02004944
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004945struct i915_vma *i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
4946 const struct i915_ggtt_view *view)
4947{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004948 struct i915_vma *vma;
4949
Tvrtko Ursulin598b9ec2016-04-21 13:04:44 +01004950 GEM_BUG_ON(!view);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004951
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004952 list_for_each_entry(vma, &obj->vma_list, obj_link)
Tvrtko Ursulin598b9ec2016-04-21 13:04:44 +01004953 if (vma->is_ggtt && i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004954 return vma;
Daniel Vettere656a6c2013-08-14 14:14:04 +02004955 return NULL;
4956}
4957
Ben Widawsky2f633152013-07-17 12:19:03 -07004958void i915_gem_vma_destroy(struct i915_vma *vma)
4959{
4960 WARN_ON(vma->node.allocated);
Chris Wilsonaaa056672013-08-20 12:56:40 +01004961
4962 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4963 if (!list_empty(&vma->exec_list))
4964 return;
4965
Chris Wilson596c5922016-02-26 11:03:20 +00004966 if (!vma->is_ggtt)
4967 i915_ppgtt_put(i915_vm_to_ppgtt(vma->vm));
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004968
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004969 list_del(&vma->obj_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004970
Chris Wilsone20d2ab2015-04-07 16:20:58 +01004971 kmem_cache_free(to_i915(vma->obj->base.dev)->vmas, vma);
Ben Widawsky2f633152013-07-17 12:19:03 -07004972}
4973
Chris Wilsone3efda42014-04-09 09:19:41 +01004974static void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004975i915_gem_stop_engines(struct drm_device *dev)
Chris Wilsone3efda42014-04-09 09:19:41 +01004976{
4977 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004978 struct intel_engine_cs *engine;
Chris Wilsone3efda42014-04-09 09:19:41 +01004979
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004980 for_each_engine(engine, dev_priv)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004981 dev_priv->gt.stop_engine(engine);
Chris Wilsone3efda42014-04-09 09:19:41 +01004982}
4983
Jesse Barnes5669fca2009-02-17 15:13:31 -08004984int
Chris Wilson45c5f202013-10-16 11:50:01 +01004985i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004986{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004987 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson45c5f202013-10-16 11:50:01 +01004988 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004989
Chris Wilson45c5f202013-10-16 11:50:01 +01004990 mutex_lock(&dev->struct_mutex);
Chris Wilson6e5a5be2016-06-24 14:55:57 +01004991 ret = i915_gem_wait_for_idle(dev_priv);
Chris Wilsonf7403342013-09-13 23:57:04 +01004992 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004993 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004994
Chris Wilsonc0336662016-05-06 15:40:21 +01004995 i915_gem_retire_requests(dev_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004996
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004997 i915_gem_stop_engines(dev);
Chris Wilsonb2e862d2016-04-28 09:56:41 +01004998 i915_gem_context_lost(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004999 mutex_unlock(&dev->struct_mutex);
5000
Chris Wilson737b1502015-01-26 18:03:03 +02005001 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson67d97da2016-07-04 08:08:31 +01005002 cancel_delayed_work_sync(&dev_priv->gt.retire_work);
5003 flush_delayed_work(&dev_priv->gt.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00005004
Chris Wilsonbdcf1202014-11-25 11:56:33 +00005005 /* Assert that we sucessfully flushed all the work and
5006 * reset the GPU back to its idle, low power state.
5007 */
Chris Wilson67d97da2016-07-04 08:08:31 +01005008 WARN_ON(dev_priv->gt.awake);
Chris Wilsonbdcf1202014-11-25 11:56:33 +00005009
Eric Anholt673a3942008-07-30 12:06:12 -07005010 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01005011
5012err:
5013 mutex_unlock(&dev->struct_mutex);
5014 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07005015}
5016
Daniel Vetterf691e2f2012-02-02 09:58:12 +01005017void i915_gem_init_swizzling(struct drm_device *dev)
5018{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03005019 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf691e2f2012-02-02 09:58:12 +01005020
Daniel Vetter11782b02012-01-31 16:47:55 +01005021 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01005022 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
5023 return;
5024
5025 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
5026 DISP_TILE_SURFACE_SWIZZLING);
5027
Daniel Vetter11782b02012-01-31 16:47:55 +01005028 if (IS_GEN5(dev))
5029 return;
5030
Daniel Vetterf691e2f2012-02-02 09:58:12 +01005031 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
5032 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02005033 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08005034 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02005035 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07005036 else if (IS_GEN8(dev))
5037 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08005038 else
5039 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01005040}
Daniel Vettere21af882012-02-09 20:53:27 +01005041
Ville Syrjälä81e7f202014-08-15 01:21:55 +03005042static void init_unused_ring(struct drm_device *dev, u32 base)
5043{
5044 struct drm_i915_private *dev_priv = dev->dev_private;
5045
5046 I915_WRITE(RING_CTL(base), 0);
5047 I915_WRITE(RING_HEAD(base), 0);
5048 I915_WRITE(RING_TAIL(base), 0);
5049 I915_WRITE(RING_START(base), 0);
5050}
5051
5052static void init_unused_rings(struct drm_device *dev)
5053{
5054 if (IS_I830(dev)) {
5055 init_unused_ring(dev, PRB1_BASE);
5056 init_unused_ring(dev, SRB0_BASE);
5057 init_unused_ring(dev, SRB1_BASE);
5058 init_unused_ring(dev, SRB2_BASE);
5059 init_unused_ring(dev, SRB3_BASE);
5060 } else if (IS_GEN2(dev)) {
5061 init_unused_ring(dev, SRB0_BASE);
5062 init_unused_ring(dev, SRB1_BASE);
5063 } else if (IS_GEN3(dev)) {
5064 init_unused_ring(dev, PRB1_BASE);
5065 init_unused_ring(dev, PRB2_BASE);
5066 }
5067}
5068
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005069int i915_gem_init_engines(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005070{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005071 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005072 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01005073
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08005074 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01005075 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00005076 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01005077
5078 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08005079 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01005080 if (ret)
5081 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08005082 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01005083
Jani Nikulad39398f2015-10-07 11:17:44 +03005084 if (HAS_BLT(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01005085 ret = intel_init_blt_ring_buffer(dev);
5086 if (ret)
5087 goto cleanup_bsd_ring;
5088 }
5089
Ben Widawsky9a8a2212013-05-28 19:22:23 -07005090 if (HAS_VEBOX(dev)) {
5091 ret = intel_init_vebox_ring_buffer(dev);
5092 if (ret)
5093 goto cleanup_blt_ring;
5094 }
5095
Zhao Yakui845f74a2014-04-17 10:37:37 +08005096 if (HAS_BSD2(dev)) {
5097 ret = intel_init_bsd2_ring_buffer(dev);
5098 if (ret)
5099 goto cleanup_vebox_ring;
5100 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07005101
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005102 return 0;
5103
Ben Widawsky9a8a2212013-05-28 19:22:23 -07005104cleanup_vebox_ring:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005105 intel_cleanup_engine(&dev_priv->engine[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005106cleanup_blt_ring:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005107 intel_cleanup_engine(&dev_priv->engine[BCS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005108cleanup_bsd_ring:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005109 intel_cleanup_engine(&dev_priv->engine[VCS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005110cleanup_render_ring:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005111 intel_cleanup_engine(&dev_priv->engine[RCS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005112
5113 return ret;
5114}
5115
5116int
5117i915_gem_init_hw(struct drm_device *dev)
5118{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03005119 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005120 struct intel_engine_cs *engine;
Chris Wilsond200cda2016-04-28 09:56:44 +01005121 int ret;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005122
Chris Wilson5e4f5182015-02-13 14:35:59 +00005123 /* Double layer security blanket, see i915_gem_init() */
5124 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5125
Mika Kuoppala3accaf72016-04-13 17:26:43 +03005126 if (HAS_EDRAM(dev) && INTEL_GEN(dev_priv) < 9)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07005127 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005128
Ville Syrjälä0bf21342013-11-29 14:56:12 +02005129 if (IS_HASWELL(dev))
5130 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
5131 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03005132
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07005133 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01005134 if (IS_IVYBRIDGE(dev)) {
5135 u32 temp = I915_READ(GEN7_MSG_CTL);
5136 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
5137 I915_WRITE(GEN7_MSG_CTL, temp);
5138 } else if (INTEL_INFO(dev)->gen >= 7) {
5139 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
5140 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
5141 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
5142 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07005143 }
5144
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005145 i915_gem_init_swizzling(dev);
5146
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01005147 /*
5148 * At least 830 can leave some of the unused rings
5149 * "active" (ie. head != tail) after resume which
5150 * will prevent c3 entry. Makes sure all unused rings
5151 * are totally idle.
5152 */
5153 init_unused_rings(dev);
5154
Dave Gordoned54c1a2016-01-19 19:02:54 +00005155 BUG_ON(!dev_priv->kernel_context);
John Harrison90638cc2015-05-29 17:43:37 +01005156
John Harrison4ad2fd82015-06-18 13:11:20 +01005157 ret = i915_ppgtt_init_hw(dev);
5158 if (ret) {
5159 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
5160 goto out;
5161 }
5162
5163 /* Need to do basic initialisation of all rings first: */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00005164 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005165 ret = engine->init_hw(engine);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01005166 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00005167 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01005168 }
Mika Kuoppala99433932013-01-22 14:12:17 +02005169
Peter Antoine0ccdacf2016-04-13 15:03:25 +01005170 intel_mocs_init_l3cc_table(dev);
5171
Alex Dai33a732f2015-08-12 15:43:36 +01005172 /* We can't enable contexts until all firmware is loaded */
Dave Gordone556f7c2016-06-07 09:14:49 +01005173 ret = intel_guc_setup(dev);
5174 if (ret)
5175 goto out;
Alex Dai33a732f2015-08-12 15:43:36 +01005176
Chris Wilson5e4f5182015-02-13 14:35:59 +00005177out:
5178 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08005179 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005180}
5181
Chris Wilson1070a422012-04-24 15:47:41 +01005182int i915_gem_init(struct drm_device *dev)
5183{
5184 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01005185 int ret;
5186
Chris Wilson1070a422012-04-24 15:47:41 +01005187 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08005188
Oscar Mateoa83014d2014-07-24 17:04:21 +01005189 if (!i915.enable_execlists) {
John Harrisonf3dc74c2015-03-19 12:30:06 +00005190 dev_priv->gt.execbuf_submit = i915_gem_ringbuffer_submission;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005191 dev_priv->gt.init_engines = i915_gem_init_engines;
5192 dev_priv->gt.cleanup_engine = intel_cleanup_engine;
5193 dev_priv->gt.stop_engine = intel_stop_engine;
Oscar Mateo454afeb2014-07-24 17:04:22 +01005194 } else {
John Harrisonf3dc74c2015-03-19 12:30:06 +00005195 dev_priv->gt.execbuf_submit = intel_execlists_submission;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005196 dev_priv->gt.init_engines = intel_logical_rings_init;
5197 dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
5198 dev_priv->gt.stop_engine = intel_logical_ring_stop;
Oscar Mateoa83014d2014-07-24 17:04:21 +01005199 }
5200
Chris Wilson5e4f5182015-02-13 14:35:59 +00005201 /* This is just a security blanket to placate dragons.
5202 * On some systems, we very sporadically observe that the first TLBs
5203 * used by the CS may be stale, despite us poking the TLB reset. If
5204 * we hold the forcewake during initialisation these problems
5205 * just magically go away.
5206 */
5207 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5208
Chris Wilson72778cb2016-05-19 16:17:16 +01005209 i915_gem_init_userptr(dev_priv);
Joonas Lahtinend85489d2016-03-24 16:47:46 +02005210 i915_gem_init_ggtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08005211
Ben Widawsky2fa48d82013-12-06 14:11:04 -08005212 ret = i915_gem_context_init(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02005213 if (ret)
5214 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08005215
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005216 ret = dev_priv->gt.init_engines(dev);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01005217 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02005218 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02005219
5220 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01005221 if (ret == -EIO) {
5222 /* Allow ring initialisation to fail by marking the GPU as
5223 * wedged. But we only want to do this where the GPU is angry,
5224 * for all other failure, such as an allocation failure, bail.
5225 */
5226 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
Peter Zijlstra805de8f42015-04-24 01:12:32 +02005227 atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
Chris Wilson60990322014-04-09 09:19:42 +01005228 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01005229 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02005230
5231out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00005232 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson60990322014-04-09 09:19:42 +01005233 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01005234
Chris Wilson60990322014-04-09 09:19:42 +01005235 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01005236}
5237
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005238void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005239i915_gem_cleanup_engines(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005240{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03005241 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005242 struct intel_engine_cs *engine;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005243
Dave Gordonb4ac5af2016-03-24 11:20:38 +00005244 for_each_engine(engine, dev_priv)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005245 dev_priv->gt.cleanup_engine(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005246}
5247
Chris Wilson64193402010-10-24 12:38:05 +01005248static void
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00005249init_engine_lists(struct intel_engine_cs *engine)
Chris Wilson64193402010-10-24 12:38:05 +01005250{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00005251 INIT_LIST_HEAD(&engine->active_list);
5252 INIT_LIST_HEAD(&engine->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01005253}
5254
Eric Anholt673a3942008-07-30 12:06:12 -07005255void
Imre Deak40ae4e12016-03-16 14:54:03 +02005256i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
5257{
5258 struct drm_device *dev = dev_priv->dev;
5259
5260 if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
5261 !IS_CHERRYVIEW(dev_priv))
5262 dev_priv->num_fence_regs = 32;
5263 else if (INTEL_INFO(dev_priv)->gen >= 4 || IS_I945G(dev_priv) ||
5264 IS_I945GM(dev_priv) || IS_G33(dev_priv))
5265 dev_priv->num_fence_regs = 16;
5266 else
5267 dev_priv->num_fence_regs = 8;
5268
Chris Wilsonc0336662016-05-06 15:40:21 +01005269 if (intel_vgpu_active(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02005270 dev_priv->num_fence_regs =
5271 I915_READ(vgtif_reg(avail_rs.fence_num));
5272
5273 /* Initialize fence registers to zero */
5274 i915_gem_restore_fences(dev);
5275
5276 i915_gem_detect_bit_6_swizzle(dev);
5277}
5278
5279void
Imre Deakd64aa092016-01-19 15:26:29 +02005280i915_gem_load_init(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07005281{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03005282 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00005283 int i;
5284
Chris Wilsonefab6d82015-04-07 16:20:57 +01005285 dev_priv->objects =
Chris Wilson42dcedd2012-11-15 11:32:30 +00005286 kmem_cache_create("i915_gem_object",
5287 sizeof(struct drm_i915_gem_object), 0,
5288 SLAB_HWCACHE_ALIGN,
5289 NULL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01005290 dev_priv->vmas =
5291 kmem_cache_create("i915_gem_vma",
5292 sizeof(struct i915_vma), 0,
5293 SLAB_HWCACHE_ALIGN,
5294 NULL);
Chris Wilsonefab6d82015-04-07 16:20:57 +01005295 dev_priv->requests =
5296 kmem_cache_create("i915_gem_request",
5297 sizeof(struct drm_i915_gem_request), 0,
5298 SLAB_HWCACHE_ALIGN,
5299 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07005300
Ben Widawskyfc8c0672013-07-31 16:59:54 -07005301 INIT_LIST_HEAD(&dev_priv->vm_list);
Ben Widawskya33afea2013-09-17 21:12:45 -07005302 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02005303 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
5304 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07005305 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00005306 for (i = 0; i < I915_NUM_ENGINES; i++)
5307 init_engine_lists(&dev_priv->engine[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02005308 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02005309 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Chris Wilson67d97da2016-07-04 08:08:31 +01005310 INIT_DELAYED_WORK(&dev_priv->gt.retire_work,
Eric Anholt673a3942008-07-30 12:06:12 -07005311 i915_gem_retire_work_handler);
Chris Wilson67d97da2016-07-04 08:08:31 +01005312 INIT_DELAYED_WORK(&dev_priv->gt.idle_work,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005313 i915_gem_idle_work_handler);
Chris Wilson1f15b762016-07-01 17:23:14 +01005314 init_waitqueue_head(&dev_priv->gpu_error.wait_queue);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01005315 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01005316
Chris Wilson72bfa192010-12-19 11:42:05 +00005317 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
5318
Chris Wilson19b2dbd2013-06-12 10:15:12 +01005319 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Eric Anholt10ed13e2011-05-06 13:53:49 -07005320
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005321 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01005322
Chris Wilsonce453d82011-02-21 14:43:56 +00005323 dev_priv->mm.interruptible = true;
5324
Daniel Vetterf99d7062014-06-19 16:01:59 +02005325 mutex_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07005326}
Dave Airlie71acb5e2008-12-30 20:31:46 +10005327
Imre Deakd64aa092016-01-19 15:26:29 +02005328void i915_gem_load_cleanup(struct drm_device *dev)
5329{
5330 struct drm_i915_private *dev_priv = to_i915(dev);
5331
5332 kmem_cache_destroy(dev_priv->requests);
5333 kmem_cache_destroy(dev_priv->vmas);
5334 kmem_cache_destroy(dev_priv->objects);
5335}
5336
Chris Wilson461fb992016-05-14 07:26:33 +01005337int i915_gem_freeze_late(struct drm_i915_private *dev_priv)
5338{
5339 struct drm_i915_gem_object *obj;
5340
5341 /* Called just before we write the hibernation image.
5342 *
5343 * We need to update the domain tracking to reflect that the CPU
5344 * will be accessing all the pages to create and restore from the
5345 * hibernation, and so upon restoration those pages will be in the
5346 * CPU domain.
5347 *
5348 * To make sure the hibernation image contains the latest state,
5349 * we update that state just before writing out the image.
5350 */
5351
5352 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
5353 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
5354 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
5355 }
5356
5357 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
5358 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
5359 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
5360 }
5361
5362 return 0;
5363}
5364
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005365void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00005366{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005367 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00005368
5369 /* Clean up our request list when the client is going away, so that
5370 * later retire_requests won't dereference our soon-to-be-gone
5371 * file_priv.
5372 */
Chris Wilson1c255952010-09-26 11:03:27 +01005373 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005374 while (!list_empty(&file_priv->mm.request_list)) {
5375 struct drm_i915_gem_request *request;
5376
5377 request = list_first_entry(&file_priv->mm.request_list,
5378 struct drm_i915_gem_request,
5379 client_list);
5380 list_del(&request->client_list);
5381 request->file_priv = NULL;
5382 }
Chris Wilson1c255952010-09-26 11:03:27 +01005383 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01005384
Chris Wilson2e1b8732015-04-27 13:41:22 +01005385 if (!list_empty(&file_priv->rps.link)) {
Chris Wilson8d3afd72015-05-21 21:01:47 +01005386 spin_lock(&to_i915(dev)->rps.client_lock);
Chris Wilson2e1b8732015-04-27 13:41:22 +01005387 list_del(&file_priv->rps.link);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005388 spin_unlock(&to_i915(dev)->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005389 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005390}
5391
5392int i915_gem_open(struct drm_device *dev, struct drm_file *file)
5393{
5394 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08005395 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005396
5397 DRM_DEBUG_DRIVER("\n");
5398
5399 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
5400 if (!file_priv)
5401 return -ENOMEM;
5402
5403 file->driver_priv = file_priv;
5404 file_priv->dev_priv = dev->dev_private;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02005405 file_priv->file = file;
Chris Wilson2e1b8732015-04-27 13:41:22 +01005406 INIT_LIST_HEAD(&file_priv->rps.link);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005407
5408 spin_lock_init(&file_priv->mm.lock);
5409 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005410
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00005411 file_priv->bsd_ring = -1;
5412
Ben Widawskye422b882013-12-06 14:10:58 -08005413 ret = i915_gem_context_open(dev, file);
5414 if (ret)
5415 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005416
Ben Widawskye422b882013-12-06 14:10:58 -08005417 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005418}
5419
Daniel Vetterb680c372014-09-19 18:27:27 +02005420/**
5421 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07005422 * @old: current GEM buffer for the frontbuffer slots
5423 * @new: new GEM buffer for the frontbuffer slots
5424 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02005425 *
5426 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
5427 * from @old and setting them in @new. Both @old and @new can be NULL.
5428 */
Daniel Vettera071fa02014-06-18 23:28:09 +02005429void i915_gem_track_fb(struct drm_i915_gem_object *old,
5430 struct drm_i915_gem_object *new,
5431 unsigned frontbuffer_bits)
5432{
5433 if (old) {
5434 WARN_ON(!mutex_is_locked(&old->base.dev->struct_mutex));
5435 WARN_ON(!(old->frontbuffer_bits & frontbuffer_bits));
5436 old->frontbuffer_bits &= ~frontbuffer_bits;
5437 }
5438
5439 if (new) {
5440 WARN_ON(!mutex_is_locked(&new->base.dev->struct_mutex));
5441 WARN_ON(new->frontbuffer_bits & frontbuffer_bits);
5442 new->frontbuffer_bits |= frontbuffer_bits;
5443 }
5444}
5445
Ben Widawskya70a3142013-07-31 16:59:56 -07005446/* All the new VM stuff */
Michel Thierry088e0df2015-08-07 17:40:17 +01005447u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
5448 struct i915_address_space *vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07005449{
5450 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5451 struct i915_vma *vma;
5452
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005453 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005454
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005455 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson596c5922016-02-26 11:03:20 +00005456 if (vma->is_ggtt &&
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005457 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5458 continue;
5459 if (vma->vm == vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07005460 return vma->node.start;
Ben Widawskya70a3142013-07-31 16:59:56 -07005461 }
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005462
Daniel Vetterf25748ea2014-06-17 22:34:38 +02005463 WARN(1, "%s vma for this object not found.\n",
5464 i915_is_ggtt(vm) ? "global" : "ppgtt");
Ben Widawskya70a3142013-07-31 16:59:56 -07005465 return -1;
5466}
5467
Michel Thierry088e0df2015-08-07 17:40:17 +01005468u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
5469 const struct i915_ggtt_view *view)
Ben Widawskya70a3142013-07-31 16:59:56 -07005470{
5471 struct i915_vma *vma;
5472
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005473 list_for_each_entry(vma, &o->vma_list, obj_link)
Tvrtko Ursulin8aac2222016-04-21 13:04:45 +01005474 if (vma->is_ggtt && i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005475 return vma->node.start;
5476
Tvrtko Ursulin5678ad72015-03-17 14:45:29 +00005477 WARN(1, "global vma for this object not found. (view=%u)\n", view->type);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005478 return -1;
5479}
5480
5481bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
5482 struct i915_address_space *vm)
5483{
5484 struct i915_vma *vma;
5485
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005486 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson596c5922016-02-26 11:03:20 +00005487 if (vma->is_ggtt &&
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005488 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5489 continue;
5490 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
5491 return true;
5492 }
5493
5494 return false;
5495}
5496
5497bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005498 const struct i915_ggtt_view *view)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005499{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005500 struct i915_vma *vma;
5501
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005502 list_for_each_entry(vma, &o->vma_list, obj_link)
Tvrtko Ursulinff5ec222016-04-21 13:04:46 +01005503 if (vma->is_ggtt &&
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005504 i915_ggtt_view_equal(&vma->ggtt_view, view) &&
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00005505 drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005506 return true;
5507
5508 return false;
5509}
5510
5511bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
5512{
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005513 struct i915_vma *vma;
Ben Widawskya70a3142013-07-31 16:59:56 -07005514
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005515 list_for_each_entry(vma, &o->vma_list, obj_link)
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005516 if (drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005517 return true;
5518
5519 return false;
5520}
5521
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01005522unsigned long i915_gem_obj_ggtt_size(struct drm_i915_gem_object *o)
Ben Widawskya70a3142013-07-31 16:59:56 -07005523{
Ben Widawskya70a3142013-07-31 16:59:56 -07005524 struct i915_vma *vma;
5525
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01005526 GEM_BUG_ON(list_empty(&o->vma_list));
Ben Widawskya70a3142013-07-31 16:59:56 -07005527
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005528 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson596c5922016-02-26 11:03:20 +00005529 if (vma->is_ggtt &&
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01005530 vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
Ben Widawskya70a3142013-07-31 16:59:56 -07005531 return vma->node.size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005532 }
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01005533
Ben Widawskya70a3142013-07-31 16:59:56 -07005534 return 0;
5535}
5536
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005537bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj)
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005538{
5539 struct i915_vma *vma;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005540 list_for_each_entry(vma, &obj->vma_list, obj_link)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005541 if (vma->pin_count > 0)
5542 return true;
Joonas Lahtinena6631ae2015-05-06 14:34:58 +03005543
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005544 return false;
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005545}
Dave Gordonea702992015-07-09 19:29:02 +01005546
Dave Gordon033908a2015-12-10 18:51:23 +00005547/* Like i915_gem_object_get_page(), but mark the returned page dirty */
5548struct page *
5549i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n)
5550{
5551 struct page *page;
5552
5553 /* Only default objects have per-page dirty tracking */
Chris Wilsonb9bcd142016-06-20 15:05:51 +01005554 if (WARN_ON(!i915_gem_object_has_struct_page(obj)))
Dave Gordon033908a2015-12-10 18:51:23 +00005555 return NULL;
5556
5557 page = i915_gem_object_get_page(obj, n);
5558 set_page_dirty(page);
5559 return page;
5560}
5561
Dave Gordonea702992015-07-09 19:29:02 +01005562/* Allocate a new GEM object and fill it with the supplied data */
5563struct drm_i915_gem_object *
5564i915_gem_object_create_from_data(struct drm_device *dev,
5565 const void *data, size_t size)
5566{
5567 struct drm_i915_gem_object *obj;
5568 struct sg_table *sg;
5569 size_t bytes;
5570 int ret;
5571
Dave Gordond37cd8a2016-04-22 19:14:32 +01005572 obj = i915_gem_object_create(dev, round_up(size, PAGE_SIZE));
Chris Wilsonfe3db792016-04-25 13:32:13 +01005573 if (IS_ERR(obj))
Dave Gordonea702992015-07-09 19:29:02 +01005574 return obj;
5575
5576 ret = i915_gem_object_set_to_cpu_domain(obj, true);
5577 if (ret)
5578 goto fail;
5579
5580 ret = i915_gem_object_get_pages(obj);
5581 if (ret)
5582 goto fail;
5583
5584 i915_gem_object_pin_pages(obj);
5585 sg = obj->pages;
5586 bytes = sg_copy_from_buffer(sg->sgl, sg->nents, (void *)data, size);
Dave Gordon9e7d18c2015-12-10 18:51:24 +00005587 obj->dirty = 1; /* Backing store is now out of date */
Dave Gordonea702992015-07-09 19:29:02 +01005588 i915_gem_object_unpin_pages(obj);
5589
5590 if (WARN_ON(bytes != size)) {
5591 DRM_ERROR("Incomplete copy, wrote %zu of %zu", bytes, size);
5592 ret = -EFAULT;
5593 goto fail;
5594 }
5595
5596 return obj;
5597
5598fail:
5599 drm_gem_object_unreference(&obj->base);
5600 return ERR_PTR(ret);
5601}