blob: b0370f79ce7e3cd7a4104c857e0f699a16e9e580 [file] [log] [blame]
Kukjin Kim7d30e8b2011-02-14 16:33:10 +09001/* linux/arch/arm/mach-exynos4/cpu.c
Changhwan Youn2b12b5c2010-07-26 21:08:52 +09002 *
Kukjin Kim7d30e8b2011-02-14 16:33:10 +09003 * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com
Changhwan Youn2b12b5c2010-07-26 21:08:52 +09005 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9*/
10
11#include <linux/sched.h>
12#include <linux/sysdev.h>
13
14#include <asm/mach/map.h>
15#include <asm/mach/irq.h>
16
17#include <asm/proc-fns.h>
Kyungmin Park1cf0eb72010-10-21 15:22:36 +090018#include <asm/hardware/cache-l2x0.h>
Changhwan Younaab74d32011-07-16 10:49:51 +090019#include <asm/hardware/gic.h>
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090020
21#include <plat/cpu.h>
22#include <plat/clock.h>
MyungJoo Ham0e9e5262011-07-20 21:08:18 +090023#include <plat/devs.h>
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090024#include <plat/exynos4.h>
MyungJoo Ham0e9e5262011-07-20 21:08:18 +090025#include <plat/adc-core.h>
Hyuk Lee1036c3a2010-10-05 19:07:41 +090026#include <plat/sdhci.h>
Sylwester Nawrocki604eefe2011-03-12 08:58:01 +090027#include <plat/devs.h>
28#include <plat/fimc-core.h>
Sylwester Nawrocki5f272752011-07-06 16:04:09 +090029#include <plat/iic-core.h>
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090030
31#include <mach/regs-irq.h>
32
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090033extern int combiner_init(unsigned int combiner_nr, void __iomem *base,
34 unsigned int irq_start);
35extern void combiner_cascade_irq(unsigned int combiner_nr, unsigned int irq);
36
37/* Initial IO mappings */
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090038static struct map_desc exynos4_iodesc[] __initdata = {
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090039 {
Changhwan Youn2b740152011-03-11 10:39:35 +090040 .virtual = (unsigned long)S5P_VA_SYSTIMER,
41 .pfn = __phys_to_pfn(EXYNOS4_PA_SYSTIMER),
42 .length = SZ_4K,
43 .type = MT_DEVICE,
44 }, {
Changhwan Youn766211e2010-08-27 17:57:44 +090045 .virtual = (unsigned long)S5P_VA_SYSRAM,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090046 .pfn = __phys_to_pfn(EXYNOS4_PA_SYSRAM),
Changhwan Youn766211e2010-08-27 17:57:44 +090047 .length = SZ_4K,
48 .type = MT_DEVICE,
49 }, {
Kukjin Kimc598c472010-08-18 21:45:49 +090050 .virtual = (unsigned long)S5P_VA_CMU,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090051 .pfn = __phys_to_pfn(EXYNOS4_PA_CMU),
Kukjin Kimc598c472010-08-18 21:45:49 +090052 .length = SZ_128K,
53 .type = MT_DEVICE,
Kukjin Kim19a2c062010-08-31 16:30:51 +090054 }, {
Changhwan Yound6d8b482010-12-03 17:15:40 +090055 .virtual = (unsigned long)S5P_VA_PMU,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090056 .pfn = __phys_to_pfn(EXYNOS4_PA_PMU),
Changhwan Yound6d8b482010-12-03 17:15:40 +090057 .length = SZ_64K,
58 .type = MT_DEVICE,
59 }, {
Kukjin Kim19a2c062010-08-31 16:30:51 +090060 .virtual = (unsigned long)S5P_VA_COMBINER_BASE,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090061 .pfn = __phys_to_pfn(EXYNOS4_PA_COMBINER),
Kukjin Kim19a2c062010-08-31 16:30:51 +090062 .length = SZ_4K,
63 .type = MT_DEVICE,
64 }, {
65 .virtual = (unsigned long)S5P_VA_COREPERI_BASE,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090066 .pfn = __phys_to_pfn(EXYNOS4_PA_COREPERI),
Kukjin Kim19a2c062010-08-31 16:30:51 +090067 .length = SZ_8K,
68 .type = MT_DEVICE,
69 }, {
70 .virtual = (unsigned long)S5P_VA_L2CC,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090071 .pfn = __phys_to_pfn(EXYNOS4_PA_L2CC),
Kukjin Kim19a2c062010-08-31 16:30:51 +090072 .length = SZ_4K,
73 .type = MT_DEVICE,
74 }, {
Jongpill Lee37ea63b2010-10-14 15:46:18 +090075 .virtual = (unsigned long)S5P_VA_GPIO1,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090076 .pfn = __phys_to_pfn(EXYNOS4_PA_GPIO1),
Kukjin Kim19a2c062010-08-31 16:30:51 +090077 .length = SZ_4K,
78 .type = MT_DEVICE,
79 }, {
Jongpill Lee37ea63b2010-10-14 15:46:18 +090080 .virtual = (unsigned long)S5P_VA_GPIO2,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090081 .pfn = __phys_to_pfn(EXYNOS4_PA_GPIO2),
Jongpill Lee37ea63b2010-10-14 15:46:18 +090082 .length = SZ_4K,
83 .type = MT_DEVICE,
84 }, {
85 .virtual = (unsigned long)S5P_VA_GPIO3,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090086 .pfn = __phys_to_pfn(EXYNOS4_PA_GPIO3),
Jongpill Lee37ea63b2010-10-14 15:46:18 +090087 .length = SZ_256,
88 .type = MT_DEVICE,
89 }, {
Sunyoung Kangdd0b7e22010-12-22 07:21:17 +090090 .virtual = (unsigned long)S5P_VA_DMC0,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090091 .pfn = __phys_to_pfn(EXYNOS4_PA_DMC0),
Sunyoung Kangdd0b7e22010-12-22 07:21:17 +090092 .length = SZ_4K,
93 .type = MT_DEVICE,
94 }, {
Kukjin Kim19a2c062010-08-31 16:30:51 +090095 .virtual = (unsigned long)S3C_VA_UART,
96 .pfn = __phys_to_pfn(S3C_PA_UART),
97 .length = SZ_512K,
98 .type = MT_DEVICE,
Daein Moon09596ba2010-10-25 16:30:40 +090099 }, {
100 .virtual = (unsigned long)S5P_VA_SROMC,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900101 .pfn = __phys_to_pfn(EXYNOS4_PA_SROMC),
Daein Moon09596ba2010-10-25 16:30:40 +0900102 .length = SZ_4K,
103 .type = MT_DEVICE,
Joonyoung Shim8f1d1692011-04-08 13:22:10 +0900104 }, {
Kukjin Kim08115a12011-06-01 15:09:05 -0700105 .virtual = (unsigned long)S3C_VA_USB_HSPHY,
Joonyoung Shim8f1d1692011-04-08 13:22:10 +0900106 .pfn = __phys_to_pfn(EXYNOS4_PA_HSPHY),
107 .length = SZ_4K,
108 .type = MT_DEVICE,
Changhwan Youneb13f2b2011-07-16 10:48:47 +0900109 }, {
110 .virtual = (unsigned long)S5P_VA_GIC_CPU,
111 .pfn = __phys_to_pfn(EXYNOS4_PA_GIC_CPU),
112 .length = SZ_64K,
113 .type = MT_DEVICE,
114 }, {
115 .virtual = (unsigned long)S5P_VA_GIC_DIST,
116 .pfn = __phys_to_pfn(EXYNOS4_PA_GIC_DIST),
117 .length = SZ_64K,
118 .type = MT_DEVICE,
119 },
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900120};
121
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900122static void exynos4_idle(void)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900123{
124 if (!need_resched())
125 cpu_do_idle();
126
127 local_irq_enable();
128}
129
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900130/*
131 * exynos4_map_io
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900132 *
133 * register the standard cpu IO areas
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900134 */
135void __init exynos4_map_io(void)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900136{
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900137 iotable_init(exynos4_iodesc, ARRAY_SIZE(exynos4_iodesc));
Hyuk Lee1036c3a2010-10-05 19:07:41 +0900138
139 /* initialize device information early */
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900140 exynos4_default_sdhci0();
141 exynos4_default_sdhci1();
142 exynos4_default_sdhci2();
143 exynos4_default_sdhci3();
Sylwester Nawrocki604eefe2011-03-12 08:58:01 +0900144
MyungJoo Ham0e9e5262011-07-20 21:08:18 +0900145 s3c_adc_setname("samsung-adc-v3");
146
Sylwester Nawrocki604eefe2011-03-12 08:58:01 +0900147 s3c_fimc_setname(0, "exynos4-fimc");
148 s3c_fimc_setname(1, "exynos4-fimc");
149 s3c_fimc_setname(2, "exynos4-fimc");
150 s3c_fimc_setname(3, "exynos4-fimc");
Sylwester Nawrocki5f272752011-07-06 16:04:09 +0900151
152 /* The I2C bus controllers are directly compatible with s3c2440 */
153 s3c_i2c0_setname("s3c2440-i2c");
154 s3c_i2c1_setname("s3c2440-i2c");
155 s3c_i2c2_setname("s3c2440-i2c");
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900156}
157
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900158void __init exynos4_init_clocks(int xtal)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900159{
160 printk(KERN_DEBUG "%s: initializing clocks\n", __func__);
161
162 s3c24xx_register_baseclocks(xtal);
163 s5p_register_clocks(xtal);
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900164 exynos4_register_clocks();
165 exynos4_setup_clocks();
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900166}
167
Changhwan Younaab74d32011-07-16 10:49:51 +0900168static void exynos4_gic_irq_eoi(struct irq_data *d)
169{
170 struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
171
172 gic_data->cpu_base = S5P_VA_GIC_CPU +
173 (EXYNOS4_GIC_BANK_OFFSET * smp_processor_id());
174}
175
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900176void __init exynos4_init_irq(void)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900177{
178 int irq;
179
Changhwan Youn069d4e72011-07-16 10:49:53 +0900180 gic_init(0, IRQ_SPI(0), S5P_VA_GIC_DIST, S5P_VA_GIC_CPU);
Changhwan Younaab74d32011-07-16 10:49:51 +0900181 gic_arch_extn.irq_eoi = exynos4_gic_irq_eoi;
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900182
183 for (irq = 0; irq < MAX_COMBINER_NR; irq++) {
Changhwan Youn1f2d6c42010-11-29 17:04:46 +0900184
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900185 combiner_init(irq, (void __iomem *)S5P_VA_COMBINER(irq),
186 COMBINER_IRQ(irq, 0));
187 combiner_cascade_irq(irq, IRQ_SPI(irq));
188 }
189
190 /* The parameters of s5p_init_irq() are for VIC init.
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900191 * Theses parameters should be NULL and 0 because EXYNOS4
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900192 * uses GIC instead of VIC.
193 */
194 s5p_init_irq(NULL, 0);
195}
196
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900197struct sysdev_class exynos4_sysclass = {
198 .name = "exynos4-core",
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900199};
200
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900201static struct sys_device exynos4_sysdev = {
202 .cls = &exynos4_sysclass,
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900203};
204
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900205static int __init exynos4_core_init(void)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900206{
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900207 return sysdev_class_register(&exynos4_sysclass);
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900208}
209
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900210core_initcall(exynos4_core_init);
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900211
Kyungmin Park1cf0eb72010-10-21 15:22:36 +0900212#ifdef CONFIG_CACHE_L2X0
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900213static int __init exynos4_l2x0_cache_init(void)
Kyungmin Park1cf0eb72010-10-21 15:22:36 +0900214{
215 /* TAG, Data Latency Control: 2cycle */
216 __raw_writel(0x110, S5P_VA_L2CC + L2X0_TAG_LATENCY_CTRL);
217 __raw_writel(0x110, S5P_VA_L2CC + L2X0_DATA_LATENCY_CTRL);
218
219 /* L2X0 Prefetch Control */
220 __raw_writel(0x30000007, S5P_VA_L2CC + L2X0_PREFETCH_CTRL);
221
222 /* L2X0 Power Control */
223 __raw_writel(L2X0_DYNAMIC_CLK_GATING_EN | L2X0_STNDBY_MODE_EN,
224 S5P_VA_L2CC + L2X0_POWER_CTRL);
225
Changhwan Youna50eb1c2010-11-26 13:21:53 +0900226 l2x0_init(S5P_VA_L2CC, 0x7C470001, 0xC200ffff);
Kyungmin Park1cf0eb72010-10-21 15:22:36 +0900227
228 return 0;
229}
230
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900231early_initcall(exynos4_l2x0_cache_init);
Kyungmin Park1cf0eb72010-10-21 15:22:36 +0900232#endif
233
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900234int __init exynos4_init(void)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900235{
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900236 printk(KERN_INFO "EXYNOS4: Initializing architecture\n");
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900237
238 /* set idle function */
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900239 pm_idle = exynos4_idle;
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900240
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900241 return sysdev_register(&exynos4_sysdev);
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900242}