blob: 8c846bce4edf0e4318bc16fb213f6fbb4f8e9988 [file] [log] [blame]
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001/*
Vivien Didelot0d3cd4b2016-06-21 12:28:19 -04002 * Marvell 88e6xxx Ethernet switch single-chip support
3 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00004 * Copyright (c) 2008 Marvell Semiconductor
5 *
Vivien Didelotb8fee952015-08-13 12:52:19 -04006 * Copyright (c) 2015 CMC Electronics, Inc.
7 * Added support for VLAN Table Unit operations
8 *
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02009 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
10 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 */
16
Barry Grussling19b2f972013-01-08 16:05:54 +000017#include <linux/delay.h>
Guenter Roeckdefb05b2015-03-26 18:36:38 -070018#include <linux/etherdevice.h>
Andrew Lunndea87022015-08-31 15:56:47 +020019#include <linux/ethtool.h>
Guenter Roeckfacd95b2015-03-26 18:36:35 -070020#include <linux/if_bridge.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000021#include <linux/jiffies.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000022#include <linux/list.h>
Andrew Lunn14c7b3c2016-05-10 23:27:21 +020023#include <linux/mdio.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000024#include <linux/module.h>
Vivien Didelotcaac8542016-06-20 13:14:09 -040025#include <linux/of_device.h>
Andrew Lunnb516d452016-06-04 21:17:06 +020026#include <linux/of_mdio.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000027#include <linux/netdevice.h>
Andrew Lunnc8c1b392015-11-20 03:56:24 +010028#include <linux/gpio/consumer.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000029#include <linux/phy.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000030#include <net/dsa.h>
Vivien Didelot1f36faf2015-10-08 11:35:13 -040031#include <net/switchdev.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000032#include "mv88e6xxx.h"
33
Vivien Didelotfad09c72016-06-21 12:28:20 -040034static void assert_reg_lock(struct mv88e6xxx_chip *chip)
Vivien Didelot3996a4f2015-10-30 18:56:45 -040035{
Vivien Didelotfad09c72016-06-21 12:28:20 -040036 if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
37 dev_err(chip->dev, "Switch registers lock not held!\n");
Vivien Didelot3996a4f2015-10-30 18:56:45 -040038 dump_stack();
39 }
40}
41
Vivien Didelot914b32f2016-06-20 13:14:11 -040042/* The switch ADDR[4:1] configuration pins define the chip SMI device address
43 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
44 *
45 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
46 * is the only device connected to the SMI master. In this mode it responds to
47 * all 32 possible SMI addresses, and thus maps directly the internal devices.
48 *
49 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
50 * multiple devices to share the SMI interface. In this mode it responds to only
51 * 2 registers, used to indirectly access the internal SMI devices.
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000052 */
Vivien Didelot914b32f2016-06-20 13:14:11 -040053
Vivien Didelotfad09c72016-06-21 12:28:20 -040054static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040055 int addr, int reg, u16 *val)
56{
Vivien Didelotfad09c72016-06-21 12:28:20 -040057 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040058 return -EOPNOTSUPP;
59
Vivien Didelotfad09c72016-06-21 12:28:20 -040060 return chip->smi_ops->read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040061}
62
Vivien Didelotfad09c72016-06-21 12:28:20 -040063static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040064 int addr, int reg, u16 val)
65{
Vivien Didelotfad09c72016-06-21 12:28:20 -040066 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040067 return -EOPNOTSUPP;
68
Vivien Didelotfad09c72016-06-21 12:28:20 -040069 return chip->smi_ops->write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040070}
71
Vivien Didelotfad09c72016-06-21 12:28:20 -040072static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040073 int addr, int reg, u16 *val)
74{
75 int ret;
76
Vivien Didelotfad09c72016-06-21 12:28:20 -040077 ret = mdiobus_read_nested(chip->bus, addr, reg);
Vivien Didelot914b32f2016-06-20 13:14:11 -040078 if (ret < 0)
79 return ret;
80
81 *val = ret & 0xffff;
82
83 return 0;
84}
85
Vivien Didelotfad09c72016-06-21 12:28:20 -040086static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040087 int addr, int reg, u16 val)
88{
89 int ret;
90
Vivien Didelotfad09c72016-06-21 12:28:20 -040091 ret = mdiobus_write_nested(chip->bus, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040092 if (ret < 0)
93 return ret;
94
95 return 0;
96}
97
98static const struct mv88e6xxx_ops mv88e6xxx_smi_single_chip_ops = {
99 .read = mv88e6xxx_smi_single_chip_read,
100 .write = mv88e6xxx_smi_single_chip_write,
101};
102
Vivien Didelotfad09c72016-06-21 12:28:20 -0400103static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000104{
105 int ret;
106 int i;
107
108 for (i = 0; i < 16; i++) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400109 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000110 if (ret < 0)
111 return ret;
112
Andrew Lunncca8b132015-04-02 04:06:39 +0200113 if ((ret & SMI_CMD_BUSY) == 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000114 return 0;
115 }
116
117 return -ETIMEDOUT;
118}
119
Vivien Didelotfad09c72016-06-21 12:28:20 -0400120static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400121 int addr, int reg, u16 *val)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000122{
123 int ret;
124
Barry Grussling3675c8d2013-01-08 16:05:53 +0000125 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400126 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000127 if (ret < 0)
128 return ret;
129
Barry Grussling3675c8d2013-01-08 16:05:53 +0000130 /* Transmit the read command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400131 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Neil Armstrong6e899e62015-10-22 10:37:53 +0200132 SMI_CMD_OP_22_READ | (addr << 5) | reg);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000133 if (ret < 0)
134 return ret;
135
Barry Grussling3675c8d2013-01-08 16:05:53 +0000136 /* Wait for the read command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400137 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000138 if (ret < 0)
139 return ret;
140
Barry Grussling3675c8d2013-01-08 16:05:53 +0000141 /* Read the data. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400142 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000143 if (ret < 0)
144 return ret;
145
Vivien Didelot914b32f2016-06-20 13:14:11 -0400146 *val = ret & 0xffff;
147
148 return 0;
149}
150
Vivien Didelotfad09c72016-06-21 12:28:20 -0400151static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400152 int addr, int reg, u16 val)
153{
154 int ret;
155
156 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400157 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400158 if (ret < 0)
159 return ret;
160
161 /* Transmit the data to write. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400162 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400163 if (ret < 0)
164 return ret;
165
166 /* Transmit the write command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400167 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400168 SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
169 if (ret < 0)
170 return ret;
171
172 /* Wait for the write command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400173 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400174 if (ret < 0)
175 return ret;
176
177 return 0;
178}
179
180static const struct mv88e6xxx_ops mv88e6xxx_smi_multi_chip_ops = {
181 .read = mv88e6xxx_smi_multi_chip_read,
182 .write = mv88e6xxx_smi_multi_chip_write,
183};
184
Vivien Didelotfad09c72016-06-21 12:28:20 -0400185static int mv88e6xxx_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400186 int addr, int reg, u16 *val)
187{
188 int err;
189
Vivien Didelotfad09c72016-06-21 12:28:20 -0400190 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400191
Vivien Didelotfad09c72016-06-21 12:28:20 -0400192 err = mv88e6xxx_smi_read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400193 if (err)
194 return err;
195
Vivien Didelotfad09c72016-06-21 12:28:20 -0400196 dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400197 addr, reg, *val);
198
199 return 0;
200}
201
Vivien Didelotfad09c72016-06-21 12:28:20 -0400202static int mv88e6xxx_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400203 int addr, int reg, u16 val)
204{
205 int err;
206
Vivien Didelotfad09c72016-06-21 12:28:20 -0400207 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400208
Vivien Didelotfad09c72016-06-21 12:28:20 -0400209 err = mv88e6xxx_smi_write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400210 if (err)
211 return err;
212
Vivien Didelotfad09c72016-06-21 12:28:20 -0400213 dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400214 addr, reg, val);
215
216 return 0;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000217}
218
Vivien Didelote57e5e72016-08-15 17:19:00 -0400219static int mv88e6xxx_phy_read(struct mv88e6xxx_chip *chip, int phy,
220 int reg, u16 *val)
221{
222 int addr = phy; /* PHY devices addresses start at 0x0 */
223
224 if (!chip->phy_ops)
225 return -EOPNOTSUPP;
226
227 return chip->phy_ops->read(chip, addr, reg, val);
228}
229
230static int mv88e6xxx_phy_write(struct mv88e6xxx_chip *chip, int phy,
231 int reg, u16 val)
232{
233 int addr = phy; /* PHY devices addresses start at 0x0 */
234
235 if (!chip->phy_ops)
236 return -EOPNOTSUPP;
237
238 return chip->phy_ops->write(chip, addr, reg, val);
239}
240
Vivien Didelot09cb7df2016-08-15 17:19:01 -0400241static int mv88e6xxx_phy_page_get(struct mv88e6xxx_chip *chip, int phy, u8 page)
242{
243 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_PHY_PAGE))
244 return -EOPNOTSUPP;
245
246 return mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
247}
248
249static void mv88e6xxx_phy_page_put(struct mv88e6xxx_chip *chip, int phy)
250{
251 int err;
252
253 /* Restore PHY page Copper 0x0 for access via the registered MDIO bus */
254 err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, PHY_PAGE_COPPER);
255 if (unlikely(err)) {
256 dev_err(chip->dev, "failed to restore PHY %d page Copper (%d)\n",
257 phy, err);
258 }
259}
260
261static int mv88e6xxx_phy_page_read(struct mv88e6xxx_chip *chip, int phy,
262 u8 page, int reg, u16 *val)
263{
264 int err;
265
266 /* There is no paging for registers 22 */
267 if (reg == PHY_PAGE)
268 return -EINVAL;
269
270 err = mv88e6xxx_phy_page_get(chip, phy, page);
271 if (!err) {
272 err = mv88e6xxx_phy_read(chip, phy, reg, val);
273 mv88e6xxx_phy_page_put(chip, phy);
274 }
275
276 return err;
277}
278
279static int mv88e6xxx_phy_page_write(struct mv88e6xxx_chip *chip, int phy,
280 u8 page, int reg, u16 val)
281{
282 int err;
283
284 /* There is no paging for registers 22 */
285 if (reg == PHY_PAGE)
286 return -EINVAL;
287
288 err = mv88e6xxx_phy_page_get(chip, phy, page);
289 if (!err) {
290 err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
291 mv88e6xxx_phy_page_put(chip, phy);
292 }
293
294 return err;
295}
296
297static int mv88e6xxx_serdes_read(struct mv88e6xxx_chip *chip, int reg, u16 *val)
298{
299 return mv88e6xxx_phy_page_read(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
300 reg, val);
301}
302
303static int mv88e6xxx_serdes_write(struct mv88e6xxx_chip *chip, int reg, u16 val)
304{
305 return mv88e6xxx_phy_page_write(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
306 reg, val);
307}
308
Vivien Didelot2d79af62016-08-15 17:18:57 -0400309static int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg,
310 u16 mask)
311{
Andrew Lunn6441e6692016-08-19 00:01:55 +0200312 int i;
Vivien Didelot2d79af62016-08-15 17:18:57 -0400313
Andrew Lunn6441e6692016-08-19 00:01:55 +0200314 for (i = 0; i < 16; i++) {
Vivien Didelot2d79af62016-08-15 17:18:57 -0400315 u16 val;
316 int err;
317
318 err = mv88e6xxx_read(chip, addr, reg, &val);
319 if (err)
320 return err;
321
322 if (!(val & mask))
323 return 0;
324
325 usleep_range(1000, 2000);
326 }
327
328 return -ETIMEDOUT;
329}
330
Vivien Didelotf22ab642016-07-18 20:45:31 -0400331/* Indirect write to single pointer-data register with an Update bit */
332static int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg,
333 u16 update)
334{
335 u16 val;
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200336 int err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400337
338 /* Wait until the previous operation is completed */
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200339 err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
340 if (err)
341 return err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400342
343 /* Set the Update bit to trigger a write operation */
344 val = BIT(15) | update;
345
346 return mv88e6xxx_write(chip, addr, reg, val);
347}
348
Vivien Didelotfad09c72016-06-21 12:28:20 -0400349static int _mv88e6xxx_reg_read(struct mv88e6xxx_chip *chip, int addr, int reg)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000350{
Vivien Didelot914b32f2016-06-20 13:14:11 -0400351 u16 val;
352 int err;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000353
Vivien Didelotfad09c72016-06-21 12:28:20 -0400354 err = mv88e6xxx_read(chip, addr, reg, &val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400355 if (err)
356 return err;
Vivien Didelot3996a4f2015-10-30 18:56:45 -0400357
Vivien Didelot914b32f2016-06-20 13:14:11 -0400358 return val;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000359}
360
Vivien Didelotfad09c72016-06-21 12:28:20 -0400361static int _mv88e6xxx_reg_write(struct mv88e6xxx_chip *chip, int addr,
Andrew Lunn158bc062016-04-28 21:24:06 -0400362 int reg, u16 val)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000363{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400364 return mv88e6xxx_write(chip, addr, reg, val);
Guenter Roeck8d6d09e2015-03-26 18:36:31 -0700365}
366
Vivien Didelotfad09c72016-06-21 12:28:20 -0400367static int mv88e6xxx_ppu_disable(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000368{
369 int ret;
Andrew Lunn6441e6692016-08-19 00:01:55 +0200370 int i;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000371
Vivien Didelotfad09c72016-06-21 12:28:20 -0400372 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, GLOBAL_CONTROL);
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200373 if (ret < 0)
374 return ret;
375
Vivien Didelotfad09c72016-06-21 12:28:20 -0400376 ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_CONTROL,
Vivien Didelot8c9983a2016-05-09 13:22:39 -0400377 ret & ~GLOBAL_CONTROL_PPU_ENABLE);
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200378 if (ret)
379 return ret;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000380
Andrew Lunn6441e6692016-08-19 00:01:55 +0200381 for (i = 0; i < 16; i++) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400382 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, GLOBAL_STATUS);
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200383 if (ret < 0)
384 return ret;
385
Barry Grussling19b2f972013-01-08 16:05:54 +0000386 usleep_range(1000, 2000);
Andrew Lunncca8b132015-04-02 04:06:39 +0200387 if ((ret & GLOBAL_STATUS_PPU_MASK) !=
388 GLOBAL_STATUS_PPU_POLLING)
Barry Grussling85686582013-01-08 16:05:56 +0000389 return 0;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000390 }
391
392 return -ETIMEDOUT;
393}
394
Vivien Didelotfad09c72016-06-21 12:28:20 -0400395static int mv88e6xxx_ppu_enable(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000396{
Andrew Lunn6441e6692016-08-19 00:01:55 +0200397 int ret, err, i;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000398
Vivien Didelotfad09c72016-06-21 12:28:20 -0400399 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, GLOBAL_CONTROL);
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200400 if (ret < 0)
401 return ret;
402
Vivien Didelotfad09c72016-06-21 12:28:20 -0400403 err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_CONTROL,
Vivien Didelot762eb672016-06-04 21:16:54 +0200404 ret | GLOBAL_CONTROL_PPU_ENABLE);
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200405 if (err)
406 return err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000407
Andrew Lunn6441e6692016-08-19 00:01:55 +0200408 for (i = 0; i < 16; i++) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400409 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, GLOBAL_STATUS);
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200410 if (ret < 0)
411 return ret;
412
Barry Grussling19b2f972013-01-08 16:05:54 +0000413 usleep_range(1000, 2000);
Andrew Lunncca8b132015-04-02 04:06:39 +0200414 if ((ret & GLOBAL_STATUS_PPU_MASK) ==
415 GLOBAL_STATUS_PPU_POLLING)
Barry Grussling85686582013-01-08 16:05:56 +0000416 return 0;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000417 }
418
419 return -ETIMEDOUT;
420}
421
422static void mv88e6xxx_ppu_reenable_work(struct work_struct *ugly)
423{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400424 struct mv88e6xxx_chip *chip;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000425
Vivien Didelotfad09c72016-06-21 12:28:20 -0400426 chip = container_of(ugly, struct mv88e6xxx_chip, ppu_work);
Vivien Didelot762eb672016-06-04 21:16:54 +0200427
Vivien Didelotfad09c72016-06-21 12:28:20 -0400428 mutex_lock(&chip->reg_lock);
Vivien Didelot762eb672016-06-04 21:16:54 +0200429
Vivien Didelotfad09c72016-06-21 12:28:20 -0400430 if (mutex_trylock(&chip->ppu_mutex)) {
431 if (mv88e6xxx_ppu_enable(chip) == 0)
432 chip->ppu_disabled = 0;
433 mutex_unlock(&chip->ppu_mutex);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000434 }
Vivien Didelot762eb672016-06-04 21:16:54 +0200435
Vivien Didelotfad09c72016-06-21 12:28:20 -0400436 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000437}
438
439static void mv88e6xxx_ppu_reenable_timer(unsigned long _ps)
440{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400441 struct mv88e6xxx_chip *chip = (void *)_ps;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000442
Vivien Didelotfad09c72016-06-21 12:28:20 -0400443 schedule_work(&chip->ppu_work);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000444}
445
Vivien Didelotfad09c72016-06-21 12:28:20 -0400446static int mv88e6xxx_ppu_access_get(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000447{
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000448 int ret;
449
Vivien Didelotfad09c72016-06-21 12:28:20 -0400450 mutex_lock(&chip->ppu_mutex);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000451
Barry Grussling3675c8d2013-01-08 16:05:53 +0000452 /* If the PHY polling unit is enabled, disable it so that
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000453 * we can access the PHY registers. If it was already
454 * disabled, cancel the timer that is going to re-enable
455 * it.
456 */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400457 if (!chip->ppu_disabled) {
458 ret = mv88e6xxx_ppu_disable(chip);
Barry Grussling85686582013-01-08 16:05:56 +0000459 if (ret < 0) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400460 mutex_unlock(&chip->ppu_mutex);
Barry Grussling85686582013-01-08 16:05:56 +0000461 return ret;
462 }
Vivien Didelotfad09c72016-06-21 12:28:20 -0400463 chip->ppu_disabled = 1;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000464 } else {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400465 del_timer(&chip->ppu_timer);
Barry Grussling85686582013-01-08 16:05:56 +0000466 ret = 0;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000467 }
468
469 return ret;
470}
471
Vivien Didelotfad09c72016-06-21 12:28:20 -0400472static void mv88e6xxx_ppu_access_put(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000473{
Barry Grussling3675c8d2013-01-08 16:05:53 +0000474 /* Schedule a timer to re-enable the PHY polling unit. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400475 mod_timer(&chip->ppu_timer, jiffies + msecs_to_jiffies(10));
476 mutex_unlock(&chip->ppu_mutex);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000477}
478
Vivien Didelotfad09c72016-06-21 12:28:20 -0400479static void mv88e6xxx_ppu_state_init(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000480{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400481 mutex_init(&chip->ppu_mutex);
482 INIT_WORK(&chip->ppu_work, mv88e6xxx_ppu_reenable_work);
483 init_timer(&chip->ppu_timer);
484 chip->ppu_timer.data = (unsigned long)chip;
485 chip->ppu_timer.function = mv88e6xxx_ppu_reenable_timer;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000486}
487
Vivien Didelote57e5e72016-08-15 17:19:00 -0400488static int mv88e6xxx_phy_ppu_read(struct mv88e6xxx_chip *chip, int addr,
489 int reg, u16 *val)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000490{
Vivien Didelote57e5e72016-08-15 17:19:00 -0400491 int err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000492
Vivien Didelote57e5e72016-08-15 17:19:00 -0400493 err = mv88e6xxx_ppu_access_get(chip);
494 if (!err) {
495 err = mv88e6xxx_read(chip, addr, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400496 mv88e6xxx_ppu_access_put(chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000497 }
498
Vivien Didelote57e5e72016-08-15 17:19:00 -0400499 return err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000500}
501
Vivien Didelote57e5e72016-08-15 17:19:00 -0400502static int mv88e6xxx_phy_ppu_write(struct mv88e6xxx_chip *chip, int addr,
503 int reg, u16 val)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000504{
Vivien Didelote57e5e72016-08-15 17:19:00 -0400505 int err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000506
Vivien Didelote57e5e72016-08-15 17:19:00 -0400507 err = mv88e6xxx_ppu_access_get(chip);
508 if (!err) {
509 err = mv88e6xxx_write(chip, addr, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400510 mv88e6xxx_ppu_access_put(chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000511 }
512
Vivien Didelote57e5e72016-08-15 17:19:00 -0400513 return err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000514}
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000515
Vivien Didelote57e5e72016-08-15 17:19:00 -0400516static const struct mv88e6xxx_ops mv88e6xxx_phy_ppu_ops = {
517 .read = mv88e6xxx_phy_ppu_read,
518 .write = mv88e6xxx_phy_ppu_write,
519};
520
Vivien Didelotfad09c72016-06-21 12:28:20 -0400521static bool mv88e6xxx_6065_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200522{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400523 return chip->info->family == MV88E6XXX_FAMILY_6065;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200524}
525
Vivien Didelotfad09c72016-06-21 12:28:20 -0400526static bool mv88e6xxx_6095_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200527{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400528 return chip->info->family == MV88E6XXX_FAMILY_6095;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200529}
530
Vivien Didelotfad09c72016-06-21 12:28:20 -0400531static bool mv88e6xxx_6097_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200532{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400533 return chip->info->family == MV88E6XXX_FAMILY_6097;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200534}
535
Vivien Didelotfad09c72016-06-21 12:28:20 -0400536static bool mv88e6xxx_6165_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200537{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400538 return chip->info->family == MV88E6XXX_FAMILY_6165;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200539}
540
Vivien Didelotfad09c72016-06-21 12:28:20 -0400541static bool mv88e6xxx_6185_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200542{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400543 return chip->info->family == MV88E6XXX_FAMILY_6185;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200544}
545
Vivien Didelotfad09c72016-06-21 12:28:20 -0400546static bool mv88e6xxx_6320_family(struct mv88e6xxx_chip *chip)
Aleksey S. Kazantsev7c3d0d62015-07-07 20:38:15 -0700547{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400548 return chip->info->family == MV88E6XXX_FAMILY_6320;
Aleksey S. Kazantsev7c3d0d62015-07-07 20:38:15 -0700549}
550
Vivien Didelotfad09c72016-06-21 12:28:20 -0400551static bool mv88e6xxx_6351_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200552{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400553 return chip->info->family == MV88E6XXX_FAMILY_6351;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200554}
555
Vivien Didelotfad09c72016-06-21 12:28:20 -0400556static bool mv88e6xxx_6352_family(struct mv88e6xxx_chip *chip)
Andrew Lunnf3a8b6b2015-04-02 04:06:40 +0200557{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400558 return chip->info->family == MV88E6XXX_FAMILY_6352;
Andrew Lunnf3a8b6b2015-04-02 04:06:40 +0200559}
560
Vivien Didelotfad09c72016-06-21 12:28:20 -0400561static unsigned int mv88e6xxx_num_databases(struct mv88e6xxx_chip *chip)
Vivien Didelotf74df0b2016-03-31 16:53:43 -0400562{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400563 return chip->info->num_databases;
Vivien Didelotf74df0b2016-03-31 16:53:43 -0400564}
565
Vivien Didelotfad09c72016-06-21 12:28:20 -0400566static bool mv88e6xxx_has_fid_reg(struct mv88e6xxx_chip *chip)
Vivien Didelotb426e5f2016-03-31 16:53:42 -0400567{
568 /* Does the device have dedicated FID registers for ATU and VTU ops? */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400569 if (mv88e6xxx_6097_family(chip) || mv88e6xxx_6165_family(chip) ||
570 mv88e6xxx_6351_family(chip) || mv88e6xxx_6352_family(chip))
Vivien Didelotb426e5f2016-03-31 16:53:42 -0400571 return true;
572
573 return false;
574}
575
Andrew Lunndea87022015-08-31 15:56:47 +0200576/* We expect the switch to perform auto negotiation if there is a real
577 * phy. However, in the case of a fixed link phy, we force the port
578 * settings from the fixed link settings.
579 */
Vivien Didelotf81ec902016-05-09 13:22:58 -0400580static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
581 struct phy_device *phydev)
Andrew Lunndea87022015-08-31 15:56:47 +0200582{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400583 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Andrew Lunn49052872015-09-29 01:53:48 +0200584 u32 reg;
585 int ret;
Andrew Lunndea87022015-08-31 15:56:47 +0200586
587 if (!phy_is_pseudo_fixed_link(phydev))
588 return;
589
Vivien Didelotfad09c72016-06-21 12:28:20 -0400590 mutex_lock(&chip->reg_lock);
Andrew Lunndea87022015-08-31 15:56:47 +0200591
Vivien Didelotfad09c72016-06-21 12:28:20 -0400592 ret = _mv88e6xxx_reg_read(chip, REG_PORT(port), PORT_PCS_CTRL);
Andrew Lunndea87022015-08-31 15:56:47 +0200593 if (ret < 0)
594 goto out;
595
596 reg = ret & ~(PORT_PCS_CTRL_LINK_UP |
597 PORT_PCS_CTRL_FORCE_LINK |
598 PORT_PCS_CTRL_DUPLEX_FULL |
599 PORT_PCS_CTRL_FORCE_DUPLEX |
600 PORT_PCS_CTRL_UNFORCED);
601
602 reg |= PORT_PCS_CTRL_FORCE_LINK;
603 if (phydev->link)
Vivien Didelot57d32312016-06-20 13:13:58 -0400604 reg |= PORT_PCS_CTRL_LINK_UP;
Andrew Lunndea87022015-08-31 15:56:47 +0200605
Vivien Didelotfad09c72016-06-21 12:28:20 -0400606 if (mv88e6xxx_6065_family(chip) && phydev->speed > SPEED_100)
Andrew Lunndea87022015-08-31 15:56:47 +0200607 goto out;
608
609 switch (phydev->speed) {
610 case SPEED_1000:
611 reg |= PORT_PCS_CTRL_1000;
612 break;
613 case SPEED_100:
614 reg |= PORT_PCS_CTRL_100;
615 break;
616 case SPEED_10:
617 reg |= PORT_PCS_CTRL_10;
618 break;
619 default:
620 pr_info("Unknown speed");
621 goto out;
622 }
623
624 reg |= PORT_PCS_CTRL_FORCE_DUPLEX;
625 if (phydev->duplex == DUPLEX_FULL)
626 reg |= PORT_PCS_CTRL_DUPLEX_FULL;
627
Vivien Didelotfad09c72016-06-21 12:28:20 -0400628 if ((mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip)) &&
629 (port >= chip->info->num_ports - 2)) {
Andrew Lunne7e72ac2015-08-31 15:56:51 +0200630 if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID)
631 reg |= PORT_PCS_CTRL_RGMII_DELAY_RXCLK;
632 if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)
633 reg |= PORT_PCS_CTRL_RGMII_DELAY_TXCLK;
634 if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
635 reg |= (PORT_PCS_CTRL_RGMII_DELAY_RXCLK |
636 PORT_PCS_CTRL_RGMII_DELAY_TXCLK);
637 }
Vivien Didelotfad09c72016-06-21 12:28:20 -0400638 _mv88e6xxx_reg_write(chip, REG_PORT(port), PORT_PCS_CTRL, reg);
Andrew Lunndea87022015-08-31 15:56:47 +0200639
640out:
Vivien Didelotfad09c72016-06-21 12:28:20 -0400641 mutex_unlock(&chip->reg_lock);
Andrew Lunndea87022015-08-31 15:56:47 +0200642}
643
Vivien Didelotfad09c72016-06-21 12:28:20 -0400644static int _mv88e6xxx_stats_wait(struct mv88e6xxx_chip *chip)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000645{
646 int ret;
647 int i;
648
649 for (i = 0; i < 10; i++) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400650 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, GLOBAL_STATS_OP);
Andrew Lunncca8b132015-04-02 04:06:39 +0200651 if ((ret & GLOBAL_STATS_OP_BUSY) == 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000652 return 0;
653 }
654
655 return -ETIMEDOUT;
656}
657
Vivien Didelotfad09c72016-06-21 12:28:20 -0400658static int _mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000659{
660 int ret;
661
Vivien Didelotfad09c72016-06-21 12:28:20 -0400662 if (mv88e6xxx_6320_family(chip) || mv88e6xxx_6352_family(chip))
Andrew Lunnf3a8b6b2015-04-02 04:06:40 +0200663 port = (port + 1) << 5;
664
Barry Grussling3675c8d2013-01-08 16:05:53 +0000665 /* Snapshot the hardware statistics counters for this port. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400666 ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_STATS_OP,
Andrew Lunn31888232015-05-06 01:09:54 +0200667 GLOBAL_STATS_OP_CAPTURE_PORT |
668 GLOBAL_STATS_OP_HIST_RX_TX | port);
669 if (ret < 0)
670 return ret;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000671
Barry Grussling3675c8d2013-01-08 16:05:53 +0000672 /* Wait for the snapshotting to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400673 ret = _mv88e6xxx_stats_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000674 if (ret < 0)
675 return ret;
676
677 return 0;
678}
679
Vivien Didelotfad09c72016-06-21 12:28:20 -0400680static void _mv88e6xxx_stats_read(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -0400681 int stat, u32 *val)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000682{
683 u32 _val;
684 int ret;
685
686 *val = 0;
687
Vivien Didelotfad09c72016-06-21 12:28:20 -0400688 ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_STATS_OP,
Andrew Lunn31888232015-05-06 01:09:54 +0200689 GLOBAL_STATS_OP_READ_CAPTURED |
690 GLOBAL_STATS_OP_HIST_RX_TX | stat);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000691 if (ret < 0)
692 return;
693
Vivien Didelotfad09c72016-06-21 12:28:20 -0400694 ret = _mv88e6xxx_stats_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000695 if (ret < 0)
696 return;
697
Vivien Didelotfad09c72016-06-21 12:28:20 -0400698 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, GLOBAL_STATS_COUNTER_32);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000699 if (ret < 0)
700 return;
701
702 _val = ret << 16;
703
Vivien Didelotfad09c72016-06-21 12:28:20 -0400704 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, GLOBAL_STATS_COUNTER_01);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000705 if (ret < 0)
706 return;
707
708 *val = _val | ret;
709}
710
Andrew Lunne413e7e2015-04-02 04:06:38 +0200711static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100712 { "in_good_octets", 8, 0x00, BANK0, },
713 { "in_bad_octets", 4, 0x02, BANK0, },
714 { "in_unicast", 4, 0x04, BANK0, },
715 { "in_broadcasts", 4, 0x06, BANK0, },
716 { "in_multicasts", 4, 0x07, BANK0, },
717 { "in_pause", 4, 0x16, BANK0, },
718 { "in_undersize", 4, 0x18, BANK0, },
719 { "in_fragments", 4, 0x19, BANK0, },
720 { "in_oversize", 4, 0x1a, BANK0, },
721 { "in_jabber", 4, 0x1b, BANK0, },
722 { "in_rx_error", 4, 0x1c, BANK0, },
723 { "in_fcs_error", 4, 0x1d, BANK0, },
724 { "out_octets", 8, 0x0e, BANK0, },
725 { "out_unicast", 4, 0x10, BANK0, },
726 { "out_broadcasts", 4, 0x13, BANK0, },
727 { "out_multicasts", 4, 0x12, BANK0, },
728 { "out_pause", 4, 0x15, BANK0, },
729 { "excessive", 4, 0x11, BANK0, },
730 { "collisions", 4, 0x1e, BANK0, },
731 { "deferred", 4, 0x05, BANK0, },
732 { "single", 4, 0x14, BANK0, },
733 { "multiple", 4, 0x17, BANK0, },
734 { "out_fcs_error", 4, 0x03, BANK0, },
735 { "late", 4, 0x1f, BANK0, },
736 { "hist_64bytes", 4, 0x08, BANK0, },
737 { "hist_65_127bytes", 4, 0x09, BANK0, },
738 { "hist_128_255bytes", 4, 0x0a, BANK0, },
739 { "hist_256_511bytes", 4, 0x0b, BANK0, },
740 { "hist_512_1023bytes", 4, 0x0c, BANK0, },
741 { "hist_1024_max_bytes", 4, 0x0d, BANK0, },
742 { "sw_in_discards", 4, 0x10, PORT, },
743 { "sw_in_filtered", 2, 0x12, PORT, },
744 { "sw_out_filtered", 2, 0x13, PORT, },
745 { "in_discards", 4, 0x00 | GLOBAL_STATS_OP_BANK_1, BANK1, },
746 { "in_filtered", 4, 0x01 | GLOBAL_STATS_OP_BANK_1, BANK1, },
747 { "in_accepted", 4, 0x02 | GLOBAL_STATS_OP_BANK_1, BANK1, },
748 { "in_bad_accepted", 4, 0x03 | GLOBAL_STATS_OP_BANK_1, BANK1, },
749 { "in_good_avb_class_a", 4, 0x04 | GLOBAL_STATS_OP_BANK_1, BANK1, },
750 { "in_good_avb_class_b", 4, 0x05 | GLOBAL_STATS_OP_BANK_1, BANK1, },
751 { "in_bad_avb_class_a", 4, 0x06 | GLOBAL_STATS_OP_BANK_1, BANK1, },
752 { "in_bad_avb_class_b", 4, 0x07 | GLOBAL_STATS_OP_BANK_1, BANK1, },
753 { "tcam_counter_0", 4, 0x08 | GLOBAL_STATS_OP_BANK_1, BANK1, },
754 { "tcam_counter_1", 4, 0x09 | GLOBAL_STATS_OP_BANK_1, BANK1, },
755 { "tcam_counter_2", 4, 0x0a | GLOBAL_STATS_OP_BANK_1, BANK1, },
756 { "tcam_counter_3", 4, 0x0b | GLOBAL_STATS_OP_BANK_1, BANK1, },
757 { "in_da_unknown", 4, 0x0e | GLOBAL_STATS_OP_BANK_1, BANK1, },
758 { "in_management", 4, 0x0f | GLOBAL_STATS_OP_BANK_1, BANK1, },
759 { "out_queue_0", 4, 0x10 | GLOBAL_STATS_OP_BANK_1, BANK1, },
760 { "out_queue_1", 4, 0x11 | GLOBAL_STATS_OP_BANK_1, BANK1, },
761 { "out_queue_2", 4, 0x12 | GLOBAL_STATS_OP_BANK_1, BANK1, },
762 { "out_queue_3", 4, 0x13 | GLOBAL_STATS_OP_BANK_1, BANK1, },
763 { "out_queue_4", 4, 0x14 | GLOBAL_STATS_OP_BANK_1, BANK1, },
764 { "out_queue_5", 4, 0x15 | GLOBAL_STATS_OP_BANK_1, BANK1, },
765 { "out_queue_6", 4, 0x16 | GLOBAL_STATS_OP_BANK_1, BANK1, },
766 { "out_queue_7", 4, 0x17 | GLOBAL_STATS_OP_BANK_1, BANK1, },
767 { "out_cut_through", 4, 0x18 | GLOBAL_STATS_OP_BANK_1, BANK1, },
768 { "out_octets_a", 4, 0x1a | GLOBAL_STATS_OP_BANK_1, BANK1, },
769 { "out_octets_b", 4, 0x1b | GLOBAL_STATS_OP_BANK_1, BANK1, },
770 { "out_management", 4, 0x1f | GLOBAL_STATS_OP_BANK_1, BANK1, },
Andrew Lunne413e7e2015-04-02 04:06:38 +0200771};
772
Vivien Didelotfad09c72016-06-21 12:28:20 -0400773static bool mv88e6xxx_has_stat(struct mv88e6xxx_chip *chip,
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100774 struct mv88e6xxx_hw_stat *stat)
Andrew Lunne413e7e2015-04-02 04:06:38 +0200775{
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100776 switch (stat->type) {
777 case BANK0:
Andrew Lunne413e7e2015-04-02 04:06:38 +0200778 return true;
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100779 case BANK1:
Vivien Didelotfad09c72016-06-21 12:28:20 -0400780 return mv88e6xxx_6320_family(chip);
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100781 case PORT:
Vivien Didelotfad09c72016-06-21 12:28:20 -0400782 return mv88e6xxx_6095_family(chip) ||
783 mv88e6xxx_6185_family(chip) ||
784 mv88e6xxx_6097_family(chip) ||
785 mv88e6xxx_6165_family(chip) ||
786 mv88e6xxx_6351_family(chip) ||
787 mv88e6xxx_6352_family(chip);
Andrew Lunne413e7e2015-04-02 04:06:38 +0200788 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100789 return false;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000790}
791
Vivien Didelotfad09c72016-06-21 12:28:20 -0400792static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100793 struct mv88e6xxx_hw_stat *s,
Andrew Lunn80c46272015-06-20 18:42:30 +0200794 int port)
795{
Andrew Lunn80c46272015-06-20 18:42:30 +0200796 u32 low;
797 u32 high = 0;
798 int ret;
799 u64 value;
800
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100801 switch (s->type) {
802 case PORT:
Vivien Didelotfad09c72016-06-21 12:28:20 -0400803 ret = _mv88e6xxx_reg_read(chip, REG_PORT(port), s->reg);
Andrew Lunn80c46272015-06-20 18:42:30 +0200804 if (ret < 0)
805 return UINT64_MAX;
806
807 low = ret;
808 if (s->sizeof_stat == 4) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400809 ret = _mv88e6xxx_reg_read(chip, REG_PORT(port),
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100810 s->reg + 1);
Andrew Lunn80c46272015-06-20 18:42:30 +0200811 if (ret < 0)
812 return UINT64_MAX;
813 high = ret;
814 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100815 break;
816 case BANK0:
817 case BANK1:
Vivien Didelotfad09c72016-06-21 12:28:20 -0400818 _mv88e6xxx_stats_read(chip, s->reg, &low);
Andrew Lunn80c46272015-06-20 18:42:30 +0200819 if (s->sizeof_stat == 8)
Vivien Didelotfad09c72016-06-21 12:28:20 -0400820 _mv88e6xxx_stats_read(chip, s->reg + 1, &high);
Andrew Lunn80c46272015-06-20 18:42:30 +0200821 }
822 value = (((u64)high) << 16) | low;
823 return value;
824}
825
Vivien Didelotf81ec902016-05-09 13:22:58 -0400826static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
827 uint8_t *data)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100828{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400829 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100830 struct mv88e6xxx_hw_stat *stat;
831 int i, j;
832
833 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
834 stat = &mv88e6xxx_hw_stats[i];
Vivien Didelotfad09c72016-06-21 12:28:20 -0400835 if (mv88e6xxx_has_stat(chip, stat)) {
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100836 memcpy(data + j * ETH_GSTRING_LEN, stat->string,
837 ETH_GSTRING_LEN);
838 j++;
839 }
840 }
841}
842
Vivien Didelotf81ec902016-05-09 13:22:58 -0400843static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100844{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400845 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100846 struct mv88e6xxx_hw_stat *stat;
847 int i, j;
848
849 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
850 stat = &mv88e6xxx_hw_stats[i];
Vivien Didelotfad09c72016-06-21 12:28:20 -0400851 if (mv88e6xxx_has_stat(chip, stat))
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100852 j++;
853 }
854 return j;
855}
856
Vivien Didelotf81ec902016-05-09 13:22:58 -0400857static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
858 uint64_t *data)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000859{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400860 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100861 struct mv88e6xxx_hw_stat *stat;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000862 int ret;
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100863 int i, j;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000864
Vivien Didelotfad09c72016-06-21 12:28:20 -0400865 mutex_lock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000866
Vivien Didelotfad09c72016-06-21 12:28:20 -0400867 ret = _mv88e6xxx_stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000868 if (ret < 0) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400869 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000870 return;
871 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100872 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
873 stat = &mv88e6xxx_hw_stats[i];
Vivien Didelotfad09c72016-06-21 12:28:20 -0400874 if (mv88e6xxx_has_stat(chip, stat)) {
875 data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port);
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100876 j++;
877 }
878 }
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000879
Vivien Didelotfad09c72016-06-21 12:28:20 -0400880 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000881}
Ben Hutchings98e67302011-11-25 14:36:19 +0000882
Vivien Didelotf81ec902016-05-09 13:22:58 -0400883static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700884{
885 return 32 * sizeof(u16);
886}
887
Vivien Didelotf81ec902016-05-09 13:22:58 -0400888static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
889 struct ethtool_regs *regs, void *_p)
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700890{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400891 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700892 u16 *p = _p;
893 int i;
894
895 regs->version = 0;
896
897 memset(p, 0xff, 32 * sizeof(u16));
898
Vivien Didelotfad09c72016-06-21 12:28:20 -0400899 mutex_lock(&chip->reg_lock);
Vivien Didelot23062512016-05-09 13:22:45 -0400900
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700901 for (i = 0; i < 32; i++) {
902 int ret;
903
Vivien Didelotfad09c72016-06-21 12:28:20 -0400904 ret = _mv88e6xxx_reg_read(chip, REG_PORT(port), i);
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700905 if (ret >= 0)
906 p[i] = ret;
907 }
Vivien Didelot23062512016-05-09 13:22:45 -0400908
Vivien Didelotfad09c72016-06-21 12:28:20 -0400909 mutex_unlock(&chip->reg_lock);
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700910}
911
Vivien Didelotfad09c72016-06-21 12:28:20 -0400912static int _mv88e6xxx_atu_wait(struct mv88e6xxx_chip *chip)
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700913{
Vivien Didelot2d79af62016-08-15 17:18:57 -0400914 return mv88e6xxx_wait(chip, REG_GLOBAL, GLOBAL_ATU_OP,
915 GLOBAL_ATU_OP_BUSY);
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700916}
917
Vivien Didelotf81ec902016-05-09 13:22:58 -0400918static int mv88e6xxx_get_eee(struct dsa_switch *ds, int port,
919 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -0800920{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400921 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Vivien Didelot9c938292016-08-15 17:19:02 -0400922 u16 reg;
923 int err;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800924
Vivien Didelotfad09c72016-06-21 12:28:20 -0400925 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
Vivien Didelotaadbdb82016-05-09 13:22:44 -0400926 return -EOPNOTSUPP;
927
Vivien Didelotfad09c72016-06-21 12:28:20 -0400928 mutex_lock(&chip->reg_lock);
Andrew Lunn2f40c692015-04-02 04:06:37 +0200929
Vivien Didelot9c938292016-08-15 17:19:02 -0400930 err = mv88e6xxx_phy_read(chip, port, 16, &reg);
931 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +0200932 goto out;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800933
934 e->eee_enabled = !!(reg & 0x0200);
935 e->tx_lpi_enabled = !!(reg & 0x0100);
936
Vivien Didelot9c938292016-08-15 17:19:02 -0400937 err = mv88e6xxx_read(chip, REG_PORT(port), PORT_STATUS, &reg);
938 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +0200939 goto out;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800940
Andrew Lunncca8b132015-04-02 04:06:39 +0200941 e->eee_active = !!(reg & PORT_STATUS_EEE);
Andrew Lunn2f40c692015-04-02 04:06:37 +0200942out:
Vivien Didelotfad09c72016-06-21 12:28:20 -0400943 mutex_unlock(&chip->reg_lock);
Vivien Didelot9c938292016-08-15 17:19:02 -0400944
945 return err;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800946}
947
Vivien Didelotf81ec902016-05-09 13:22:58 -0400948static int mv88e6xxx_set_eee(struct dsa_switch *ds, int port,
949 struct phy_device *phydev, struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -0800950{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400951 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Vivien Didelot9c938292016-08-15 17:19:02 -0400952 u16 reg;
953 int err;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800954
Vivien Didelotfad09c72016-06-21 12:28:20 -0400955 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
Vivien Didelotaadbdb82016-05-09 13:22:44 -0400956 return -EOPNOTSUPP;
957
Vivien Didelotfad09c72016-06-21 12:28:20 -0400958 mutex_lock(&chip->reg_lock);
Guenter Roeck11b3b452015-03-06 22:23:51 -0800959
Vivien Didelot9c938292016-08-15 17:19:02 -0400960 err = mv88e6xxx_phy_read(chip, port, 16, &reg);
961 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +0200962 goto out;
963
Vivien Didelot9c938292016-08-15 17:19:02 -0400964 reg &= ~0x0300;
Andrew Lunn2f40c692015-04-02 04:06:37 +0200965 if (e->eee_enabled)
966 reg |= 0x0200;
967 if (e->tx_lpi_enabled)
968 reg |= 0x0100;
969
Vivien Didelot9c938292016-08-15 17:19:02 -0400970 err = mv88e6xxx_phy_write(chip, port, 16, reg);
Andrew Lunn2f40c692015-04-02 04:06:37 +0200971out:
Vivien Didelotfad09c72016-06-21 12:28:20 -0400972 mutex_unlock(&chip->reg_lock);
Andrew Lunn2f40c692015-04-02 04:06:37 +0200973
Vivien Didelot9c938292016-08-15 17:19:02 -0400974 return err;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800975}
976
Vivien Didelotfad09c72016-06-21 12:28:20 -0400977static int _mv88e6xxx_atu_cmd(struct mv88e6xxx_chip *chip, u16 fid, u16 cmd)
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700978{
979 int ret;
980
Vivien Didelotfad09c72016-06-21 12:28:20 -0400981 if (mv88e6xxx_has_fid_reg(chip)) {
982 ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_ATU_FID,
983 fid);
Vivien Didelotb426e5f2016-03-31 16:53:42 -0400984 if (ret < 0)
985 return ret;
Vivien Didelotfad09c72016-06-21 12:28:20 -0400986 } else if (mv88e6xxx_num_databases(chip) == 256) {
Vivien Didelot11ea8092016-03-31 16:53:44 -0400987 /* ATU DBNum[7:4] are located in ATU Control 15:12 */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400988 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, GLOBAL_ATU_CONTROL);
Vivien Didelot11ea8092016-03-31 16:53:44 -0400989 if (ret < 0)
990 return ret;
991
Vivien Didelotfad09c72016-06-21 12:28:20 -0400992 ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_ATU_CONTROL,
Vivien Didelot11ea8092016-03-31 16:53:44 -0400993 (ret & 0xfff) |
994 ((fid << 8) & 0xf000));
995 if (ret < 0)
996 return ret;
997
998 /* ATU DBNum[3:0] are located in ATU Operation 3:0 */
999 cmd |= fid & 0xf;
Vivien Didelotb426e5f2016-03-31 16:53:42 -04001000 }
1001
Vivien Didelotfad09c72016-06-21 12:28:20 -04001002 ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_ATU_OP, cmd);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001003 if (ret < 0)
1004 return ret;
1005
Vivien Didelotfad09c72016-06-21 12:28:20 -04001006 return _mv88e6xxx_atu_wait(chip);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001007}
1008
Vivien Didelotfad09c72016-06-21 12:28:20 -04001009static int _mv88e6xxx_atu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelot37705b72015-09-04 14:34:11 -04001010 struct mv88e6xxx_atu_entry *entry)
1011{
1012 u16 data = entry->state & GLOBAL_ATU_DATA_STATE_MASK;
1013
1014 if (entry->state != GLOBAL_ATU_DATA_STATE_UNUSED) {
1015 unsigned int mask, shift;
1016
1017 if (entry->trunk) {
1018 data |= GLOBAL_ATU_DATA_TRUNK;
1019 mask = GLOBAL_ATU_DATA_TRUNK_ID_MASK;
1020 shift = GLOBAL_ATU_DATA_TRUNK_ID_SHIFT;
1021 } else {
1022 mask = GLOBAL_ATU_DATA_PORT_VECTOR_MASK;
1023 shift = GLOBAL_ATU_DATA_PORT_VECTOR_SHIFT;
1024 }
1025
1026 data |= (entry->portv_trunkid << shift) & mask;
1027 }
1028
Vivien Didelotfad09c72016-06-21 12:28:20 -04001029 return _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_ATU_DATA, data);
Vivien Didelot37705b72015-09-04 14:34:11 -04001030}
1031
Vivien Didelotfad09c72016-06-21 12:28:20 -04001032static int _mv88e6xxx_atu_flush_move(struct mv88e6xxx_chip *chip,
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001033 struct mv88e6xxx_atu_entry *entry,
1034 bool static_too)
1035{
1036 int op;
1037 int err;
1038
Vivien Didelotfad09c72016-06-21 12:28:20 -04001039 err = _mv88e6xxx_atu_wait(chip);
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001040 if (err)
1041 return err;
1042
Vivien Didelotfad09c72016-06-21 12:28:20 -04001043 err = _mv88e6xxx_atu_data_write(chip, entry);
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001044 if (err)
1045 return err;
1046
1047 if (entry->fid) {
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001048 op = static_too ? GLOBAL_ATU_OP_FLUSH_MOVE_ALL_DB :
1049 GLOBAL_ATU_OP_FLUSH_MOVE_NON_STATIC_DB;
1050 } else {
1051 op = static_too ? GLOBAL_ATU_OP_FLUSH_MOVE_ALL :
1052 GLOBAL_ATU_OP_FLUSH_MOVE_NON_STATIC;
1053 }
1054
Vivien Didelotfad09c72016-06-21 12:28:20 -04001055 return _mv88e6xxx_atu_cmd(chip, entry->fid, op);
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001056}
1057
Vivien Didelotfad09c72016-06-21 12:28:20 -04001058static int _mv88e6xxx_atu_flush(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001059 u16 fid, bool static_too)
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001060{
1061 struct mv88e6xxx_atu_entry entry = {
1062 .fid = fid,
1063 .state = 0, /* EntryState bits must be 0 */
1064 };
1065
Vivien Didelotfad09c72016-06-21 12:28:20 -04001066 return _mv88e6xxx_atu_flush_move(chip, &entry, static_too);
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001067}
1068
Vivien Didelotfad09c72016-06-21 12:28:20 -04001069static int _mv88e6xxx_atu_move(struct mv88e6xxx_chip *chip, u16 fid,
Andrew Lunn158bc062016-04-28 21:24:06 -04001070 int from_port, int to_port, bool static_too)
Vivien Didelot9f4d55d2015-09-04 14:34:15 -04001071{
1072 struct mv88e6xxx_atu_entry entry = {
1073 .trunk = false,
1074 .fid = fid,
1075 };
1076
1077 /* EntryState bits must be 0xF */
1078 entry.state = GLOBAL_ATU_DATA_STATE_MASK;
1079
1080 /* ToPort and FromPort are respectively in PortVec bits 7:4 and 3:0 */
1081 entry.portv_trunkid = (to_port & 0x0f) << 4;
1082 entry.portv_trunkid |= from_port & 0x0f;
1083
Vivien Didelotfad09c72016-06-21 12:28:20 -04001084 return _mv88e6xxx_atu_flush_move(chip, &entry, static_too);
Vivien Didelot9f4d55d2015-09-04 14:34:15 -04001085}
1086
Vivien Didelotfad09c72016-06-21 12:28:20 -04001087static int _mv88e6xxx_atu_remove(struct mv88e6xxx_chip *chip, u16 fid,
Andrew Lunn158bc062016-04-28 21:24:06 -04001088 int port, bool static_too)
Vivien Didelot9f4d55d2015-09-04 14:34:15 -04001089{
1090 /* Destination port 0xF means remove the entries */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001091 return _mv88e6xxx_atu_move(chip, fid, port, 0x0f, static_too);
Vivien Didelot9f4d55d2015-09-04 14:34:15 -04001092}
1093
Vivien Didelot2d9deae2016-03-07 18:24:17 -05001094static const char * const mv88e6xxx_port_state_names[] = {
1095 [PORT_CONTROL_STATE_DISABLED] = "Disabled",
1096 [PORT_CONTROL_STATE_BLOCKING] = "Blocking/Listening",
1097 [PORT_CONTROL_STATE_LEARNING] = "Learning",
1098 [PORT_CONTROL_STATE_FORWARDING] = "Forwarding",
1099};
1100
Vivien Didelotfad09c72016-06-21 12:28:20 -04001101static int _mv88e6xxx_port_state(struct mv88e6xxx_chip *chip, int port,
Andrew Lunn158bc062016-04-28 21:24:06 -04001102 u8 state)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001103{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001104 struct dsa_switch *ds = chip->ds;
Geert Uytterhoevenc3ffe6d2015-04-16 20:49:14 +02001105 int reg, ret = 0;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001106 u8 oldstate;
1107
Vivien Didelotfad09c72016-06-21 12:28:20 -04001108 reg = _mv88e6xxx_reg_read(chip, REG_PORT(port), PORT_CONTROL);
Vivien Didelot2d9deae2016-03-07 18:24:17 -05001109 if (reg < 0)
1110 return reg;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001111
Andrew Lunncca8b132015-04-02 04:06:39 +02001112 oldstate = reg & PORT_CONTROL_STATE_MASK;
Vivien Didelot2d9deae2016-03-07 18:24:17 -05001113
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001114 if (oldstate != state) {
1115 /* Flush forwarding database if we're moving a port
1116 * from Learning or Forwarding state to Disabled or
1117 * Blocking or Listening state.
1118 */
Vivien Didelot2d9deae2016-03-07 18:24:17 -05001119 if ((oldstate == PORT_CONTROL_STATE_LEARNING ||
Vivien Didelot57d32312016-06-20 13:13:58 -04001120 oldstate == PORT_CONTROL_STATE_FORWARDING) &&
1121 (state == PORT_CONTROL_STATE_DISABLED ||
1122 state == PORT_CONTROL_STATE_BLOCKING)) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001123 ret = _mv88e6xxx_atu_remove(chip, 0, port, false);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001124 if (ret)
Vivien Didelot2d9deae2016-03-07 18:24:17 -05001125 return ret;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001126 }
Vivien Didelot2d9deae2016-03-07 18:24:17 -05001127
Andrew Lunncca8b132015-04-02 04:06:39 +02001128 reg = (reg & ~PORT_CONTROL_STATE_MASK) | state;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001129 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port), PORT_CONTROL,
Andrew Lunncca8b132015-04-02 04:06:39 +02001130 reg);
Vivien Didelot2d9deae2016-03-07 18:24:17 -05001131 if (ret)
1132 return ret;
1133
Andrew Lunnc8b09802016-06-04 21:16:57 +02001134 netdev_dbg(ds->ports[port].netdev, "PortState %s (was %s)\n",
Vivien Didelot2d9deae2016-03-07 18:24:17 -05001135 mv88e6xxx_port_state_names[state],
1136 mv88e6xxx_port_state_names[oldstate]);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001137 }
1138
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001139 return ret;
1140}
1141
Vivien Didelotfad09c72016-06-21 12:28:20 -04001142static int _mv88e6xxx_port_based_vlan_map(struct mv88e6xxx_chip *chip, int port)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001143{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001144 struct net_device *bridge = chip->ports[port].bridge_dev;
1145 const u16 mask = (1 << chip->info->num_ports) - 1;
1146 struct dsa_switch *ds = chip->ds;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001147 u16 output_ports = 0;
Vivien Didelotede80982015-10-11 18:08:35 -04001148 int reg;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001149 int i;
1150
1151 /* allow CPU port or DSA link(s) to send frames to every port */
1152 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port)) {
1153 output_ports = mask;
1154 } else {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001155 for (i = 0; i < chip->info->num_ports; ++i) {
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001156 /* allow sending frames to every group member */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001157 if (bridge && chip->ports[i].bridge_dev == bridge)
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001158 output_ports |= BIT(i);
1159
1160 /* allow sending frames to CPU port and DSA link(s) */
1161 if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
1162 output_ports |= BIT(i);
1163 }
1164 }
1165
1166 /* prevent frames from going back out of the port they came in on */
1167 output_ports &= ~BIT(port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001168
Vivien Didelotfad09c72016-06-21 12:28:20 -04001169 reg = _mv88e6xxx_reg_read(chip, REG_PORT(port), PORT_BASE_VLAN);
Vivien Didelotede80982015-10-11 18:08:35 -04001170 if (reg < 0)
1171 return reg;
1172
1173 reg &= ~mask;
1174 reg |= output_ports & mask;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001175
Vivien Didelotfad09c72016-06-21 12:28:20 -04001176 return _mv88e6xxx_reg_write(chip, REG_PORT(port), PORT_BASE_VLAN, reg);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001177}
1178
Vivien Didelotf81ec902016-05-09 13:22:58 -04001179static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
1180 u8 state)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001181{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001182 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001183 int stp_state;
Vivien Didelot553eb542016-05-13 20:38:23 -04001184 int err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001185
1186 switch (state) {
1187 case BR_STATE_DISABLED:
Andrew Lunncca8b132015-04-02 04:06:39 +02001188 stp_state = PORT_CONTROL_STATE_DISABLED;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001189 break;
1190 case BR_STATE_BLOCKING:
1191 case BR_STATE_LISTENING:
Andrew Lunncca8b132015-04-02 04:06:39 +02001192 stp_state = PORT_CONTROL_STATE_BLOCKING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001193 break;
1194 case BR_STATE_LEARNING:
Andrew Lunncca8b132015-04-02 04:06:39 +02001195 stp_state = PORT_CONTROL_STATE_LEARNING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001196 break;
1197 case BR_STATE_FORWARDING:
1198 default:
Andrew Lunncca8b132015-04-02 04:06:39 +02001199 stp_state = PORT_CONTROL_STATE_FORWARDING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001200 break;
1201 }
1202
Vivien Didelotfad09c72016-06-21 12:28:20 -04001203 mutex_lock(&chip->reg_lock);
1204 err = _mv88e6xxx_port_state(chip, port, stp_state);
1205 mutex_unlock(&chip->reg_lock);
Vivien Didelot553eb542016-05-13 20:38:23 -04001206
1207 if (err)
Andrew Lunnc8b09802016-06-04 21:16:57 +02001208 netdev_err(ds->ports[port].netdev,
1209 "failed to update state to %s\n",
Vivien Didelot553eb542016-05-13 20:38:23 -04001210 mv88e6xxx_port_state_names[stp_state]);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001211}
1212
Vivien Didelotfad09c72016-06-21 12:28:20 -04001213static int _mv88e6xxx_port_pvid(struct mv88e6xxx_chip *chip, int port,
Andrew Lunn158bc062016-04-28 21:24:06 -04001214 u16 *new, u16 *old)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001215{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001216 struct dsa_switch *ds = chip->ds;
Vivien Didelot5da96032016-03-07 18:24:39 -05001217 u16 pvid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001218 int ret;
1219
Vivien Didelotfad09c72016-06-21 12:28:20 -04001220 ret = _mv88e6xxx_reg_read(chip, REG_PORT(port), PORT_DEFAULT_VLAN);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001221 if (ret < 0)
1222 return ret;
1223
Vivien Didelot5da96032016-03-07 18:24:39 -05001224 pvid = ret & PORT_DEFAULT_VLAN_MASK;
1225
1226 if (new) {
1227 ret &= ~PORT_DEFAULT_VLAN_MASK;
1228 ret |= *new & PORT_DEFAULT_VLAN_MASK;
1229
Vivien Didelotfad09c72016-06-21 12:28:20 -04001230 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port),
Vivien Didelot5da96032016-03-07 18:24:39 -05001231 PORT_DEFAULT_VLAN, ret);
1232 if (ret < 0)
1233 return ret;
1234
Andrew Lunnc8b09802016-06-04 21:16:57 +02001235 netdev_dbg(ds->ports[port].netdev,
1236 "DefaultVID %d (was %d)\n", *new, pvid);
Vivien Didelot5da96032016-03-07 18:24:39 -05001237 }
1238
1239 if (old)
1240 *old = pvid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001241
1242 return 0;
1243}
1244
Vivien Didelotfad09c72016-06-21 12:28:20 -04001245static int _mv88e6xxx_port_pvid_get(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001246 int port, u16 *pvid)
Vivien Didelot5da96032016-03-07 18:24:39 -05001247{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001248 return _mv88e6xxx_port_pvid(chip, port, NULL, pvid);
Vivien Didelot5da96032016-03-07 18:24:39 -05001249}
1250
Vivien Didelotfad09c72016-06-21 12:28:20 -04001251static int _mv88e6xxx_port_pvid_set(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001252 int port, u16 pvid)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001253{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001254 return _mv88e6xxx_port_pvid(chip, port, &pvid, NULL);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001255}
1256
Vivien Didelotfad09c72016-06-21 12:28:20 -04001257static int _mv88e6xxx_vtu_wait(struct mv88e6xxx_chip *chip)
Vivien Didelot6b17e862015-08-13 12:52:18 -04001258{
Vivien Didelot2d79af62016-08-15 17:18:57 -04001259 return mv88e6xxx_wait(chip, REG_GLOBAL, GLOBAL_VTU_OP,
1260 GLOBAL_VTU_OP_BUSY);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001261}
1262
Vivien Didelotfad09c72016-06-21 12:28:20 -04001263static int _mv88e6xxx_vtu_cmd(struct mv88e6xxx_chip *chip, u16 op)
Vivien Didelot6b17e862015-08-13 12:52:18 -04001264{
1265 int ret;
1266
Vivien Didelotfad09c72016-06-21 12:28:20 -04001267 ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_VTU_OP, op);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001268 if (ret < 0)
1269 return ret;
1270
Vivien Didelotfad09c72016-06-21 12:28:20 -04001271 return _mv88e6xxx_vtu_wait(chip);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001272}
1273
Vivien Didelotfad09c72016-06-21 12:28:20 -04001274static int _mv88e6xxx_vtu_stu_flush(struct mv88e6xxx_chip *chip)
Vivien Didelot6b17e862015-08-13 12:52:18 -04001275{
1276 int ret;
1277
Vivien Didelotfad09c72016-06-21 12:28:20 -04001278 ret = _mv88e6xxx_vtu_wait(chip);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001279 if (ret < 0)
1280 return ret;
1281
Vivien Didelotfad09c72016-06-21 12:28:20 -04001282 return _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_FLUSH_ALL);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001283}
1284
Vivien Didelotfad09c72016-06-21 12:28:20 -04001285static int _mv88e6xxx_vtu_stu_data_read(struct mv88e6xxx_chip *chip,
Vivien Didelotb8fee952015-08-13 12:52:19 -04001286 struct mv88e6xxx_vtu_stu_entry *entry,
1287 unsigned int nibble_offset)
1288{
Vivien Didelotb8fee952015-08-13 12:52:19 -04001289 u16 regs[3];
1290 int i;
1291 int ret;
1292
1293 for (i = 0; i < 3; ++i) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001294 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL,
Vivien Didelotb8fee952015-08-13 12:52:19 -04001295 GLOBAL_VTU_DATA_0_3 + i);
1296 if (ret < 0)
1297 return ret;
1298
1299 regs[i] = ret;
1300 }
1301
Vivien Didelotfad09c72016-06-21 12:28:20 -04001302 for (i = 0; i < chip->info->num_ports; ++i) {
Vivien Didelotb8fee952015-08-13 12:52:19 -04001303 unsigned int shift = (i % 4) * 4 + nibble_offset;
1304 u16 reg = regs[i / 4];
1305
1306 entry->data[i] = (reg >> shift) & GLOBAL_VTU_STU_DATA_MASK;
1307 }
1308
1309 return 0;
1310}
1311
Vivien Didelotfad09c72016-06-21 12:28:20 -04001312static int mv88e6xxx_vtu_data_read(struct mv88e6xxx_chip *chip,
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001313 struct mv88e6xxx_vtu_stu_entry *entry)
1314{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001315 return _mv88e6xxx_vtu_stu_data_read(chip, entry, 0);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001316}
1317
Vivien Didelotfad09c72016-06-21 12:28:20 -04001318static int mv88e6xxx_stu_data_read(struct mv88e6xxx_chip *chip,
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001319 struct mv88e6xxx_vtu_stu_entry *entry)
1320{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001321 return _mv88e6xxx_vtu_stu_data_read(chip, entry, 2);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001322}
1323
Vivien Didelotfad09c72016-06-21 12:28:20 -04001324static int _mv88e6xxx_vtu_stu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001325 struct mv88e6xxx_vtu_stu_entry *entry,
1326 unsigned int nibble_offset)
1327{
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001328 u16 regs[3] = { 0 };
1329 int i;
1330 int ret;
1331
Vivien Didelotfad09c72016-06-21 12:28:20 -04001332 for (i = 0; i < chip->info->num_ports; ++i) {
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001333 unsigned int shift = (i % 4) * 4 + nibble_offset;
1334 u8 data = entry->data[i];
1335
1336 regs[i / 4] |= (data & GLOBAL_VTU_STU_DATA_MASK) << shift;
1337 }
1338
1339 for (i = 0; i < 3; ++i) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001340 ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL,
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001341 GLOBAL_VTU_DATA_0_3 + i, regs[i]);
1342 if (ret < 0)
1343 return ret;
1344 }
1345
1346 return 0;
1347}
1348
Vivien Didelotfad09c72016-06-21 12:28:20 -04001349static int mv88e6xxx_vtu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001350 struct mv88e6xxx_vtu_stu_entry *entry)
1351{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001352 return _mv88e6xxx_vtu_stu_data_write(chip, entry, 0);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001353}
1354
Vivien Didelotfad09c72016-06-21 12:28:20 -04001355static int mv88e6xxx_stu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001356 struct mv88e6xxx_vtu_stu_entry *entry)
1357{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001358 return _mv88e6xxx_vtu_stu_data_write(chip, entry, 2);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001359}
1360
Vivien Didelotfad09c72016-06-21 12:28:20 -04001361static int _mv88e6xxx_vtu_vid_write(struct mv88e6xxx_chip *chip, u16 vid)
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001362{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001363 return _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_VTU_VID,
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001364 vid & GLOBAL_VTU_VID_MASK);
1365}
1366
Vivien Didelotfad09c72016-06-21 12:28:20 -04001367static int _mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
Vivien Didelotb8fee952015-08-13 12:52:19 -04001368 struct mv88e6xxx_vtu_stu_entry *entry)
1369{
1370 struct mv88e6xxx_vtu_stu_entry next = { 0 };
1371 int ret;
1372
Vivien Didelotfad09c72016-06-21 12:28:20 -04001373 ret = _mv88e6xxx_vtu_wait(chip);
Vivien Didelotb8fee952015-08-13 12:52:19 -04001374 if (ret < 0)
1375 return ret;
1376
Vivien Didelotfad09c72016-06-21 12:28:20 -04001377 ret = _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_VTU_GET_NEXT);
Vivien Didelotb8fee952015-08-13 12:52:19 -04001378 if (ret < 0)
1379 return ret;
1380
Vivien Didelotfad09c72016-06-21 12:28:20 -04001381 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, GLOBAL_VTU_VID);
Vivien Didelotb8fee952015-08-13 12:52:19 -04001382 if (ret < 0)
1383 return ret;
1384
1385 next.vid = ret & GLOBAL_VTU_VID_MASK;
1386 next.valid = !!(ret & GLOBAL_VTU_VID_VALID);
1387
1388 if (next.valid) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001389 ret = mv88e6xxx_vtu_data_read(chip, &next);
Vivien Didelotb8fee952015-08-13 12:52:19 -04001390 if (ret < 0)
1391 return ret;
1392
Vivien Didelotfad09c72016-06-21 12:28:20 -04001393 if (mv88e6xxx_has_fid_reg(chip)) {
1394 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL,
Vivien Didelotb8fee952015-08-13 12:52:19 -04001395 GLOBAL_VTU_FID);
1396 if (ret < 0)
1397 return ret;
1398
1399 next.fid = ret & GLOBAL_VTU_FID_MASK;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001400 } else if (mv88e6xxx_num_databases(chip) == 256) {
Vivien Didelot11ea8092016-03-31 16:53:44 -04001401 /* VTU DBNum[7:4] are located in VTU Operation 11:8, and
1402 * VTU DBNum[3:0] are located in VTU Operation 3:0
1403 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001404 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL,
Vivien Didelot11ea8092016-03-31 16:53:44 -04001405 GLOBAL_VTU_OP);
1406 if (ret < 0)
1407 return ret;
1408
1409 next.fid = (ret & 0xf00) >> 4;
1410 next.fid |= ret & 0xf;
Vivien Didelot2e7bd5e2016-03-31 16:53:41 -04001411 }
Vivien Didelotb8fee952015-08-13 12:52:19 -04001412
Vivien Didelotfad09c72016-06-21 12:28:20 -04001413 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
1414 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL,
Vivien Didelotb8fee952015-08-13 12:52:19 -04001415 GLOBAL_VTU_SID);
1416 if (ret < 0)
1417 return ret;
1418
1419 next.sid = ret & GLOBAL_VTU_SID_MASK;
1420 }
1421 }
1422
1423 *entry = next;
1424 return 0;
1425}
1426
Vivien Didelotf81ec902016-05-09 13:22:58 -04001427static int mv88e6xxx_port_vlan_dump(struct dsa_switch *ds, int port,
1428 struct switchdev_obj_port_vlan *vlan,
1429 int (*cb)(struct switchdev_obj *obj))
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001430{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001431 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001432 struct mv88e6xxx_vtu_stu_entry next;
1433 u16 pvid;
1434 int err;
1435
Vivien Didelotfad09c72016-06-21 12:28:20 -04001436 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001437 return -EOPNOTSUPP;
1438
Vivien Didelotfad09c72016-06-21 12:28:20 -04001439 mutex_lock(&chip->reg_lock);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001440
Vivien Didelotfad09c72016-06-21 12:28:20 -04001441 err = _mv88e6xxx_port_pvid_get(chip, port, &pvid);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001442 if (err)
1443 goto unlock;
1444
Vivien Didelotfad09c72016-06-21 12:28:20 -04001445 err = _mv88e6xxx_vtu_vid_write(chip, GLOBAL_VTU_VID_MASK);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001446 if (err)
1447 goto unlock;
1448
1449 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001450 err = _mv88e6xxx_vtu_getnext(chip, &next);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001451 if (err)
1452 break;
1453
1454 if (!next.valid)
1455 break;
1456
1457 if (next.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1458 continue;
1459
1460 /* reinit and dump this VLAN obj */
Vivien Didelot57d32312016-06-20 13:13:58 -04001461 vlan->vid_begin = next.vid;
1462 vlan->vid_end = next.vid;
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001463 vlan->flags = 0;
1464
1465 if (next.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED)
1466 vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED;
1467
1468 if (next.vid == pvid)
1469 vlan->flags |= BRIDGE_VLAN_INFO_PVID;
1470
1471 err = cb(&vlan->obj);
1472 if (err)
1473 break;
1474 } while (next.vid < GLOBAL_VTU_VID_MASK);
1475
1476unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001477 mutex_unlock(&chip->reg_lock);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001478
1479 return err;
1480}
1481
Vivien Didelotfad09c72016-06-21 12:28:20 -04001482static int _mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001483 struct mv88e6xxx_vtu_stu_entry *entry)
1484{
Vivien Didelot11ea8092016-03-31 16:53:44 -04001485 u16 op = GLOBAL_VTU_OP_VTU_LOAD_PURGE;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001486 u16 reg = 0;
1487 int ret;
1488
Vivien Didelotfad09c72016-06-21 12:28:20 -04001489 ret = _mv88e6xxx_vtu_wait(chip);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001490 if (ret < 0)
1491 return ret;
1492
1493 if (!entry->valid)
1494 goto loadpurge;
1495
1496 /* Write port member tags */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001497 ret = mv88e6xxx_vtu_data_write(chip, entry);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001498 if (ret < 0)
1499 return ret;
1500
Vivien Didelotfad09c72016-06-21 12:28:20 -04001501 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001502 reg = entry->sid & GLOBAL_VTU_SID_MASK;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001503 ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_VTU_SID,
1504 reg);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001505 if (ret < 0)
1506 return ret;
Vivien Didelotb426e5f2016-03-31 16:53:42 -04001507 }
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001508
Vivien Didelotfad09c72016-06-21 12:28:20 -04001509 if (mv88e6xxx_has_fid_reg(chip)) {
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001510 reg = entry->fid & GLOBAL_VTU_FID_MASK;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001511 ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_VTU_FID,
1512 reg);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001513 if (ret < 0)
1514 return ret;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001515 } else if (mv88e6xxx_num_databases(chip) == 256) {
Vivien Didelot11ea8092016-03-31 16:53:44 -04001516 /* VTU DBNum[7:4] are located in VTU Operation 11:8, and
1517 * VTU DBNum[3:0] are located in VTU Operation 3:0
1518 */
1519 op |= (entry->fid & 0xf0) << 8;
1520 op |= entry->fid & 0xf;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001521 }
1522
1523 reg = GLOBAL_VTU_VID_VALID;
1524loadpurge:
1525 reg |= entry->vid & GLOBAL_VTU_VID_MASK;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001526 ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_VTU_VID, reg);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001527 if (ret < 0)
1528 return ret;
1529
Vivien Didelotfad09c72016-06-21 12:28:20 -04001530 return _mv88e6xxx_vtu_cmd(chip, op);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001531}
1532
Vivien Didelotfad09c72016-06-21 12:28:20 -04001533static int _mv88e6xxx_stu_getnext(struct mv88e6xxx_chip *chip, u8 sid,
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001534 struct mv88e6xxx_vtu_stu_entry *entry)
1535{
1536 struct mv88e6xxx_vtu_stu_entry next = { 0 };
1537 int ret;
1538
Vivien Didelotfad09c72016-06-21 12:28:20 -04001539 ret = _mv88e6xxx_vtu_wait(chip);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001540 if (ret < 0)
1541 return ret;
1542
Vivien Didelotfad09c72016-06-21 12:28:20 -04001543 ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_VTU_SID,
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001544 sid & GLOBAL_VTU_SID_MASK);
1545 if (ret < 0)
1546 return ret;
1547
Vivien Didelotfad09c72016-06-21 12:28:20 -04001548 ret = _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_STU_GET_NEXT);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001549 if (ret < 0)
1550 return ret;
1551
Vivien Didelotfad09c72016-06-21 12:28:20 -04001552 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, GLOBAL_VTU_SID);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001553 if (ret < 0)
1554 return ret;
1555
1556 next.sid = ret & GLOBAL_VTU_SID_MASK;
1557
Vivien Didelotfad09c72016-06-21 12:28:20 -04001558 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, GLOBAL_VTU_VID);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001559 if (ret < 0)
1560 return ret;
1561
1562 next.valid = !!(ret & GLOBAL_VTU_VID_VALID);
1563
1564 if (next.valid) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001565 ret = mv88e6xxx_stu_data_read(chip, &next);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001566 if (ret < 0)
1567 return ret;
1568 }
1569
1570 *entry = next;
1571 return 0;
1572}
1573
Vivien Didelotfad09c72016-06-21 12:28:20 -04001574static int _mv88e6xxx_stu_loadpurge(struct mv88e6xxx_chip *chip,
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001575 struct mv88e6xxx_vtu_stu_entry *entry)
1576{
1577 u16 reg = 0;
1578 int ret;
1579
Vivien Didelotfad09c72016-06-21 12:28:20 -04001580 ret = _mv88e6xxx_vtu_wait(chip);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001581 if (ret < 0)
1582 return ret;
1583
1584 if (!entry->valid)
1585 goto loadpurge;
1586
1587 /* Write port states */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001588 ret = mv88e6xxx_stu_data_write(chip, entry);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001589 if (ret < 0)
1590 return ret;
1591
1592 reg = GLOBAL_VTU_VID_VALID;
1593loadpurge:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001594 ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_VTU_VID, reg);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001595 if (ret < 0)
1596 return ret;
1597
1598 reg = entry->sid & GLOBAL_VTU_SID_MASK;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001599 ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_VTU_SID, reg);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001600 if (ret < 0)
1601 return ret;
1602
Vivien Didelotfad09c72016-06-21 12:28:20 -04001603 return _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_STU_LOAD_PURGE);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001604}
1605
Vivien Didelotfad09c72016-06-21 12:28:20 -04001606static int _mv88e6xxx_port_fid(struct mv88e6xxx_chip *chip, int port,
Andrew Lunn158bc062016-04-28 21:24:06 -04001607 u16 *new, u16 *old)
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001608{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001609 struct dsa_switch *ds = chip->ds;
Vivien Didelotf74df0b2016-03-31 16:53:43 -04001610 u16 upper_mask;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001611 u16 fid;
1612 int ret;
1613
Vivien Didelotfad09c72016-06-21 12:28:20 -04001614 if (mv88e6xxx_num_databases(chip) == 4096)
Vivien Didelotf74df0b2016-03-31 16:53:43 -04001615 upper_mask = 0xff;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001616 else if (mv88e6xxx_num_databases(chip) == 256)
Vivien Didelot11ea8092016-03-31 16:53:44 -04001617 upper_mask = 0xf;
Vivien Didelotf74df0b2016-03-31 16:53:43 -04001618 else
1619 return -EOPNOTSUPP;
1620
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001621 /* Port's default FID bits 3:0 are located in reg 0x06, offset 12 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001622 ret = _mv88e6xxx_reg_read(chip, REG_PORT(port), PORT_BASE_VLAN);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001623 if (ret < 0)
1624 return ret;
1625
1626 fid = (ret & PORT_BASE_VLAN_FID_3_0_MASK) >> 12;
1627
1628 if (new) {
1629 ret &= ~PORT_BASE_VLAN_FID_3_0_MASK;
1630 ret |= (*new << 12) & PORT_BASE_VLAN_FID_3_0_MASK;
1631
Vivien Didelotfad09c72016-06-21 12:28:20 -04001632 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port), PORT_BASE_VLAN,
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001633 ret);
1634 if (ret < 0)
1635 return ret;
1636 }
1637
1638 /* Port's default FID bits 11:4 are located in reg 0x05, offset 0 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001639 ret = _mv88e6xxx_reg_read(chip, REG_PORT(port), PORT_CONTROL_1);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001640 if (ret < 0)
1641 return ret;
1642
Vivien Didelotf74df0b2016-03-31 16:53:43 -04001643 fid |= (ret & upper_mask) << 4;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001644
1645 if (new) {
Vivien Didelotf74df0b2016-03-31 16:53:43 -04001646 ret &= ~upper_mask;
1647 ret |= (*new >> 4) & upper_mask;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001648
Vivien Didelotfad09c72016-06-21 12:28:20 -04001649 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port), PORT_CONTROL_1,
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001650 ret);
1651 if (ret < 0)
1652 return ret;
1653
Andrew Lunnc8b09802016-06-04 21:16:57 +02001654 netdev_dbg(ds->ports[port].netdev,
1655 "FID %d (was %d)\n", *new, fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001656 }
1657
1658 if (old)
1659 *old = fid;
1660
1661 return 0;
1662}
1663
Vivien Didelotfad09c72016-06-21 12:28:20 -04001664static int _mv88e6xxx_port_fid_get(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001665 int port, u16 *fid)
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001666{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001667 return _mv88e6xxx_port_fid(chip, port, NULL, fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001668}
1669
Vivien Didelotfad09c72016-06-21 12:28:20 -04001670static int _mv88e6xxx_port_fid_set(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001671 int port, u16 fid)
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001672{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001673 return _mv88e6xxx_port_fid(chip, port, &fid, NULL);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001674}
1675
Vivien Didelotfad09c72016-06-21 12:28:20 -04001676static int _mv88e6xxx_fid_new(struct mv88e6xxx_chip *chip, u16 *fid)
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001677{
1678 DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
1679 struct mv88e6xxx_vtu_stu_entry vlan;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001680 int i, err;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001681
1682 bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);
1683
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001684 /* Set every FID bit used by the (un)bridged ports */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001685 for (i = 0; i < chip->info->num_ports; ++i) {
1686 err = _mv88e6xxx_port_fid_get(chip, i, fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001687 if (err)
1688 return err;
1689
1690 set_bit(*fid, fid_bitmap);
1691 }
1692
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001693 /* Set every FID bit used by the VLAN entries */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001694 err = _mv88e6xxx_vtu_vid_write(chip, GLOBAL_VTU_VID_MASK);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001695 if (err)
1696 return err;
1697
1698 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001699 err = _mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001700 if (err)
1701 return err;
1702
1703 if (!vlan.valid)
1704 break;
1705
1706 set_bit(vlan.fid, fid_bitmap);
1707 } while (vlan.vid < GLOBAL_VTU_VID_MASK);
1708
1709 /* The reset value 0x000 is used to indicate that multiple address
1710 * databases are not needed. Return the next positive available.
1711 */
1712 *fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001713 if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001714 return -ENOSPC;
1715
1716 /* Clear the database */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001717 return _mv88e6xxx_atu_flush(chip, *fid, true);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001718}
1719
Vivien Didelotfad09c72016-06-21 12:28:20 -04001720static int _mv88e6xxx_vtu_new(struct mv88e6xxx_chip *chip, u16 vid,
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001721 struct mv88e6xxx_vtu_stu_entry *entry)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001722{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001723 struct dsa_switch *ds = chip->ds;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001724 struct mv88e6xxx_vtu_stu_entry vlan = {
1725 .valid = true,
1726 .vid = vid,
1727 };
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001728 int i, err;
1729
Vivien Didelotfad09c72016-06-21 12:28:20 -04001730 err = _mv88e6xxx_fid_new(chip, &vlan.fid);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001731 if (err)
1732 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001733
Vivien Didelot3d131f02015-11-03 10:52:52 -05001734 /* exclude all ports except the CPU and DSA ports */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001735 for (i = 0; i < chip->info->num_ports; ++i)
Vivien Didelot3d131f02015-11-03 10:52:52 -05001736 vlan.data[i] = dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i)
1737 ? GLOBAL_VTU_DATA_MEMBER_TAG_UNMODIFIED
1738 : GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001739
Vivien Didelotfad09c72016-06-21 12:28:20 -04001740 if (mv88e6xxx_6097_family(chip) || mv88e6xxx_6165_family(chip) ||
1741 mv88e6xxx_6351_family(chip) || mv88e6xxx_6352_family(chip)) {
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001742 struct mv88e6xxx_vtu_stu_entry vstp;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001743
1744 /* Adding a VTU entry requires a valid STU entry. As VSTP is not
1745 * implemented, only one STU entry is needed to cover all VTU
1746 * entries. Thus, validate the SID 0.
1747 */
1748 vlan.sid = 0;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001749 err = _mv88e6xxx_stu_getnext(chip, GLOBAL_VTU_SID_MASK, &vstp);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001750 if (err)
1751 return err;
1752
1753 if (vstp.sid != vlan.sid || !vstp.valid) {
1754 memset(&vstp, 0, sizeof(vstp));
1755 vstp.valid = true;
1756 vstp.sid = vlan.sid;
1757
Vivien Didelotfad09c72016-06-21 12:28:20 -04001758 err = _mv88e6xxx_stu_loadpurge(chip, &vstp);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001759 if (err)
1760 return err;
1761 }
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001762 }
1763
1764 *entry = vlan;
1765 return 0;
1766}
1767
Vivien Didelotfad09c72016-06-21 12:28:20 -04001768static int _mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001769 struct mv88e6xxx_vtu_stu_entry *entry, bool creat)
1770{
1771 int err;
1772
1773 if (!vid)
1774 return -EINVAL;
1775
Vivien Didelotfad09c72016-06-21 12:28:20 -04001776 err = _mv88e6xxx_vtu_vid_write(chip, vid - 1);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001777 if (err)
1778 return err;
1779
Vivien Didelotfad09c72016-06-21 12:28:20 -04001780 err = _mv88e6xxx_vtu_getnext(chip, entry);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001781 if (err)
1782 return err;
1783
1784 if (entry->vid != vid || !entry->valid) {
1785 if (!creat)
1786 return -EOPNOTSUPP;
1787 /* -ENOENT would've been more appropriate, but switchdev expects
1788 * -EOPNOTSUPP to inform bridge about an eventual software VLAN.
1789 */
1790
Vivien Didelotfad09c72016-06-21 12:28:20 -04001791 err = _mv88e6xxx_vtu_new(chip, vid, entry);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001792 }
1793
1794 return err;
1795}
1796
Vivien Didelotda9c3592016-02-12 12:09:40 -05001797static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
1798 u16 vid_begin, u16 vid_end)
1799{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001800 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001801 struct mv88e6xxx_vtu_stu_entry vlan;
1802 int i, err;
1803
1804 if (!vid_begin)
1805 return -EOPNOTSUPP;
1806
Vivien Didelotfad09c72016-06-21 12:28:20 -04001807 mutex_lock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001808
Vivien Didelotfad09c72016-06-21 12:28:20 -04001809 err = _mv88e6xxx_vtu_vid_write(chip, vid_begin - 1);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001810 if (err)
1811 goto unlock;
1812
1813 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001814 err = _mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001815 if (err)
1816 goto unlock;
1817
1818 if (!vlan.valid)
1819 break;
1820
1821 if (vlan.vid > vid_end)
1822 break;
1823
Vivien Didelotfad09c72016-06-21 12:28:20 -04001824 for (i = 0; i < chip->info->num_ports; ++i) {
Vivien Didelotda9c3592016-02-12 12:09:40 -05001825 if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
1826 continue;
1827
1828 if (vlan.data[i] ==
1829 GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1830 continue;
1831
Vivien Didelotfad09c72016-06-21 12:28:20 -04001832 if (chip->ports[i].bridge_dev ==
1833 chip->ports[port].bridge_dev)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001834 break; /* same bridge, check next VLAN */
1835
Andrew Lunnc8b09802016-06-04 21:16:57 +02001836 netdev_warn(ds->ports[port].netdev,
Vivien Didelotda9c3592016-02-12 12:09:40 -05001837 "hardware VLAN %d already used by %s\n",
1838 vlan.vid,
Vivien Didelotfad09c72016-06-21 12:28:20 -04001839 netdev_name(chip->ports[i].bridge_dev));
Vivien Didelotda9c3592016-02-12 12:09:40 -05001840 err = -EOPNOTSUPP;
1841 goto unlock;
1842 }
1843 } while (vlan.vid < vid_end);
1844
1845unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001846 mutex_unlock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001847
1848 return err;
1849}
1850
Vivien Didelot214cdb92016-02-26 13:16:08 -05001851static const char * const mv88e6xxx_port_8021q_mode_names[] = {
1852 [PORT_CONTROL_2_8021Q_DISABLED] = "Disabled",
1853 [PORT_CONTROL_2_8021Q_FALLBACK] = "Fallback",
1854 [PORT_CONTROL_2_8021Q_CHECK] = "Check",
1855 [PORT_CONTROL_2_8021Q_SECURE] = "Secure",
1856};
1857
Vivien Didelotf81ec902016-05-09 13:22:58 -04001858static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
1859 bool vlan_filtering)
Vivien Didelot214cdb92016-02-26 13:16:08 -05001860{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001861 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Vivien Didelot214cdb92016-02-26 13:16:08 -05001862 u16 old, new = vlan_filtering ? PORT_CONTROL_2_8021Q_SECURE :
1863 PORT_CONTROL_2_8021Q_DISABLED;
1864 int ret;
1865
Vivien Didelotfad09c72016-06-21 12:28:20 -04001866 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001867 return -EOPNOTSUPP;
1868
Vivien Didelotfad09c72016-06-21 12:28:20 -04001869 mutex_lock(&chip->reg_lock);
Vivien Didelot214cdb92016-02-26 13:16:08 -05001870
Vivien Didelotfad09c72016-06-21 12:28:20 -04001871 ret = _mv88e6xxx_reg_read(chip, REG_PORT(port), PORT_CONTROL_2);
Vivien Didelot214cdb92016-02-26 13:16:08 -05001872 if (ret < 0)
1873 goto unlock;
1874
1875 old = ret & PORT_CONTROL_2_8021Q_MASK;
1876
Vivien Didelot5220ef12016-03-07 18:24:52 -05001877 if (new != old) {
1878 ret &= ~PORT_CONTROL_2_8021Q_MASK;
1879 ret |= new & PORT_CONTROL_2_8021Q_MASK;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001880
Vivien Didelotfad09c72016-06-21 12:28:20 -04001881 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port), PORT_CONTROL_2,
Vivien Didelot5220ef12016-03-07 18:24:52 -05001882 ret);
1883 if (ret < 0)
1884 goto unlock;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001885
Andrew Lunnc8b09802016-06-04 21:16:57 +02001886 netdev_dbg(ds->ports[port].netdev, "802.1Q Mode %s (was %s)\n",
Vivien Didelot5220ef12016-03-07 18:24:52 -05001887 mv88e6xxx_port_8021q_mode_names[new],
1888 mv88e6xxx_port_8021q_mode_names[old]);
1889 }
1890
1891 ret = 0;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001892unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001893 mutex_unlock(&chip->reg_lock);
Vivien Didelot214cdb92016-02-26 13:16:08 -05001894
1895 return ret;
1896}
1897
Vivien Didelot57d32312016-06-20 13:13:58 -04001898static int
1899mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
1900 const struct switchdev_obj_port_vlan *vlan,
1901 struct switchdev_trans *trans)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001902{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001903 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001904 int err;
1905
Vivien Didelotfad09c72016-06-21 12:28:20 -04001906 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001907 return -EOPNOTSUPP;
1908
Vivien Didelotda9c3592016-02-12 12:09:40 -05001909 /* If the requested port doesn't belong to the same bridge as the VLAN
1910 * members, do not support it (yet) and fallback to software VLAN.
1911 */
1912 err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
1913 vlan->vid_end);
1914 if (err)
1915 return err;
1916
Vivien Didelot76e398a2015-11-01 12:33:55 -05001917 /* We don't need any dynamic resource from the kernel (yet),
1918 * so skip the prepare phase.
1919 */
1920 return 0;
1921}
1922
Vivien Didelotfad09c72016-06-21 12:28:20 -04001923static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
Andrew Lunn158bc062016-04-28 21:24:06 -04001924 u16 vid, bool untagged)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001925{
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001926 struct mv88e6xxx_vtu_stu_entry vlan;
1927 int err;
1928
Vivien Didelotfad09c72016-06-21 12:28:20 -04001929 err = _mv88e6xxx_vtu_get(chip, vid, &vlan, true);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001930 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001931 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001932
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001933 vlan.data[port] = untagged ?
1934 GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED :
1935 GLOBAL_VTU_DATA_MEMBER_TAG_TAGGED;
1936
Vivien Didelotfad09c72016-06-21 12:28:20 -04001937 return _mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001938}
1939
Vivien Didelotf81ec902016-05-09 13:22:58 -04001940static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
1941 const struct switchdev_obj_port_vlan *vlan,
1942 struct switchdev_trans *trans)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001943{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001944 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001945 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
1946 bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
1947 u16 vid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001948
Vivien Didelotfad09c72016-06-21 12:28:20 -04001949 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001950 return;
1951
Vivien Didelotfad09c72016-06-21 12:28:20 -04001952 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001953
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001954 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
Vivien Didelotfad09c72016-06-21 12:28:20 -04001955 if (_mv88e6xxx_port_vlan_add(chip, port, vid, untagged))
Andrew Lunnc8b09802016-06-04 21:16:57 +02001956 netdev_err(ds->ports[port].netdev,
1957 "failed to add VLAN %d%c\n",
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001958 vid, untagged ? 'u' : 't');
Vivien Didelot76e398a2015-11-01 12:33:55 -05001959
Vivien Didelotfad09c72016-06-21 12:28:20 -04001960 if (pvid && _mv88e6xxx_port_pvid_set(chip, port, vlan->vid_end))
Andrew Lunnc8b09802016-06-04 21:16:57 +02001961 netdev_err(ds->ports[port].netdev, "failed to set PVID %d\n",
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001962 vlan->vid_end);
1963
Vivien Didelotfad09c72016-06-21 12:28:20 -04001964 mutex_unlock(&chip->reg_lock);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001965}
1966
Vivien Didelotfad09c72016-06-21 12:28:20 -04001967static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001968 int port, u16 vid)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001969{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001970 struct dsa_switch *ds = chip->ds;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001971 struct mv88e6xxx_vtu_stu_entry vlan;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001972 int i, err;
1973
Vivien Didelotfad09c72016-06-21 12:28:20 -04001974 err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001975 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001976 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001977
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001978 /* Tell switchdev if this VLAN is handled in software */
1979 if (vlan.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelot3c06f082016-02-05 14:04:39 -05001980 return -EOPNOTSUPP;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001981
1982 vlan.data[port] = GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1983
1984 /* keep the VLAN unless all ports are excluded */
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001985 vlan.valid = false;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001986 for (i = 0; i < chip->info->num_ports; ++i) {
Vivien Didelot3d131f02015-11-03 10:52:52 -05001987 if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001988 continue;
1989
1990 if (vlan.data[i] != GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001991 vlan.valid = true;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001992 break;
1993 }
1994 }
1995
Vivien Didelotfad09c72016-06-21 12:28:20 -04001996 err = _mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001997 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001998 return err;
1999
Vivien Didelotfad09c72016-06-21 12:28:20 -04002000 return _mv88e6xxx_atu_remove(chip, vlan.fid, port, false);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002001}
2002
Vivien Didelotf81ec902016-05-09 13:22:58 -04002003static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
2004 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002005{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002006 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002007 u16 pvid, vid;
2008 int err = 0;
2009
Vivien Didelotfad09c72016-06-21 12:28:20 -04002010 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04002011 return -EOPNOTSUPP;
2012
Vivien Didelotfad09c72016-06-21 12:28:20 -04002013 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002014
Vivien Didelotfad09c72016-06-21 12:28:20 -04002015 err = _mv88e6xxx_port_pvid_get(chip, port, &pvid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002016 if (err)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002017 goto unlock;
2018
Vivien Didelot76e398a2015-11-01 12:33:55 -05002019 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002020 err = _mv88e6xxx_port_vlan_del(chip, port, vid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002021 if (err)
2022 goto unlock;
2023
2024 if (vid == pvid) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002025 err = _mv88e6xxx_port_pvid_set(chip, port, 0);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002026 if (err)
2027 goto unlock;
2028 }
2029 }
2030
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002031unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04002032 mutex_unlock(&chip->reg_lock);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002033
2034 return err;
2035}
2036
Vivien Didelotfad09c72016-06-21 12:28:20 -04002037static int _mv88e6xxx_atu_mac_write(struct mv88e6xxx_chip *chip,
Vivien Didelotc5723ac2015-08-10 09:09:48 -04002038 const unsigned char *addr)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002039{
2040 int i, ret;
2041
2042 for (i = 0; i < 3; i++) {
Andrew Lunncca8b132015-04-02 04:06:39 +02002043 ret = _mv88e6xxx_reg_write(
Vivien Didelotfad09c72016-06-21 12:28:20 -04002044 chip, REG_GLOBAL, GLOBAL_ATU_MAC_01 + i,
Andrew Lunncca8b132015-04-02 04:06:39 +02002045 (addr[i * 2] << 8) | addr[i * 2 + 1]);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002046 if (ret < 0)
2047 return ret;
2048 }
2049
2050 return 0;
2051}
2052
Vivien Didelotfad09c72016-06-21 12:28:20 -04002053static int _mv88e6xxx_atu_mac_read(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04002054 unsigned char *addr)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002055{
2056 int i, ret;
2057
2058 for (i = 0; i < 3; i++) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002059 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL,
Andrew Lunncca8b132015-04-02 04:06:39 +02002060 GLOBAL_ATU_MAC_01 + i);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002061 if (ret < 0)
2062 return ret;
2063 addr[i * 2] = ret >> 8;
2064 addr[i * 2 + 1] = ret & 0xff;
2065 }
2066
2067 return 0;
2068}
2069
Vivien Didelotfad09c72016-06-21 12:28:20 -04002070static int _mv88e6xxx_atu_load(struct mv88e6xxx_chip *chip,
Vivien Didelotfd231c82015-08-10 09:09:50 -04002071 struct mv88e6xxx_atu_entry *entry)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002072{
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002073 int ret;
2074
Vivien Didelotfad09c72016-06-21 12:28:20 -04002075 ret = _mv88e6xxx_atu_wait(chip);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002076 if (ret < 0)
2077 return ret;
2078
Vivien Didelotfad09c72016-06-21 12:28:20 -04002079 ret = _mv88e6xxx_atu_mac_write(chip, entry->mac);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002080 if (ret < 0)
2081 return ret;
2082
Vivien Didelotfad09c72016-06-21 12:28:20 -04002083 ret = _mv88e6xxx_atu_data_write(chip, entry);
Vivien Didelotfd231c82015-08-10 09:09:50 -04002084 if (ret < 0)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002085 return ret;
2086
Vivien Didelotfad09c72016-06-21 12:28:20 -04002087 return _mv88e6xxx_atu_cmd(chip, entry->fid, GLOBAL_ATU_OP_LOAD_DB);
Vivien Didelotfd231c82015-08-10 09:09:50 -04002088}
David S. Millercdf09692015-08-11 12:00:37 -07002089
Vivien Didelotfad09c72016-06-21 12:28:20 -04002090static int _mv88e6xxx_port_fdb_load(struct mv88e6xxx_chip *chip, int port,
Vivien Didelotfd231c82015-08-10 09:09:50 -04002091 const unsigned char *addr, u16 vid,
2092 u8 state)
2093{
2094 struct mv88e6xxx_atu_entry entry = { 0 };
Vivien Didelot3285f9e2016-02-26 13:16:03 -05002095 struct mv88e6xxx_vtu_stu_entry vlan;
2096 int err;
Vivien Didelotfd231c82015-08-10 09:09:50 -04002097
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002098 /* Null VLAN ID corresponds to the port private database */
2099 if (vid == 0)
Vivien Didelotfad09c72016-06-21 12:28:20 -04002100 err = _mv88e6xxx_port_fid_get(chip, port, &vlan.fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002101 else
Vivien Didelotfad09c72016-06-21 12:28:20 -04002102 err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05002103 if (err)
2104 return err;
2105
2106 entry.fid = vlan.fid;
Vivien Didelotfd231c82015-08-10 09:09:50 -04002107 entry.state = state;
2108 ether_addr_copy(entry.mac, addr);
2109 if (state != GLOBAL_ATU_DATA_STATE_UNUSED) {
2110 entry.trunk = false;
2111 entry.portv_trunkid = BIT(port);
2112 }
2113
Vivien Didelotfad09c72016-06-21 12:28:20 -04002114 return _mv88e6xxx_atu_load(chip, &entry);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002115}
2116
Vivien Didelotf81ec902016-05-09 13:22:58 -04002117static int mv88e6xxx_port_fdb_prepare(struct dsa_switch *ds, int port,
2118 const struct switchdev_obj_port_fdb *fdb,
2119 struct switchdev_trans *trans)
Vivien Didelot146a3202015-10-08 11:35:12 -04002120{
2121 /* We don't need any dynamic resource from the kernel (yet),
2122 * so skip the prepare phase.
2123 */
2124 return 0;
2125}
2126
Vivien Didelotf81ec902016-05-09 13:22:58 -04002127static void mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
2128 const struct switchdev_obj_port_fdb *fdb,
2129 struct switchdev_trans *trans)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002130{
Vivien Didelot1f36faf2015-10-08 11:35:13 -04002131 int state = is_multicast_ether_addr(fdb->addr) ?
David S. Millercdf09692015-08-11 12:00:37 -07002132 GLOBAL_ATU_DATA_STATE_MC_STATIC :
2133 GLOBAL_ATU_DATA_STATE_UC_STATIC;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002134 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Vivien Didelot6630e232015-08-06 01:44:07 -04002135
Vivien Didelotfad09c72016-06-21 12:28:20 -04002136 mutex_lock(&chip->reg_lock);
2137 if (_mv88e6xxx_port_fdb_load(chip, port, fdb->addr, fdb->vid, state))
Andrew Lunnc8b09802016-06-04 21:16:57 +02002138 netdev_err(ds->ports[port].netdev,
2139 "failed to load MAC address\n");
Vivien Didelotfad09c72016-06-21 12:28:20 -04002140 mutex_unlock(&chip->reg_lock);
David S. Millercdf09692015-08-11 12:00:37 -07002141}
2142
Vivien Didelotf81ec902016-05-09 13:22:58 -04002143static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
2144 const struct switchdev_obj_port_fdb *fdb)
David S. Millercdf09692015-08-11 12:00:37 -07002145{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002146 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
David S. Millercdf09692015-08-11 12:00:37 -07002147 int ret;
2148
Vivien Didelotfad09c72016-06-21 12:28:20 -04002149 mutex_lock(&chip->reg_lock);
2150 ret = _mv88e6xxx_port_fdb_load(chip, port, fdb->addr, fdb->vid,
David S. Millercdf09692015-08-11 12:00:37 -07002151 GLOBAL_ATU_DATA_STATE_UNUSED);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002152 mutex_unlock(&chip->reg_lock);
David S. Millercdf09692015-08-11 12:00:37 -07002153
2154 return ret;
2155}
2156
Vivien Didelotfad09c72016-06-21 12:28:20 -04002157static int _mv88e6xxx_atu_getnext(struct mv88e6xxx_chip *chip, u16 fid,
Vivien Didelot1d194042015-08-10 09:09:51 -04002158 struct mv88e6xxx_atu_entry *entry)
David S. Millercdf09692015-08-11 12:00:37 -07002159{
Vivien Didelot1d194042015-08-10 09:09:51 -04002160 struct mv88e6xxx_atu_entry next = { 0 };
2161 int ret;
2162
2163 next.fid = fid;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002164
Vivien Didelotfad09c72016-06-21 12:28:20 -04002165 ret = _mv88e6xxx_atu_wait(chip);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002166 if (ret < 0)
2167 return ret;
2168
Vivien Didelotfad09c72016-06-21 12:28:20 -04002169 ret = _mv88e6xxx_atu_cmd(chip, fid, GLOBAL_ATU_OP_GET_NEXT_DB);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002170 if (ret < 0)
2171 return ret;
2172
Vivien Didelotfad09c72016-06-21 12:28:20 -04002173 ret = _mv88e6xxx_atu_mac_read(chip, next.mac);
Vivien Didelot1d194042015-08-10 09:09:51 -04002174 if (ret < 0)
2175 return ret;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002176
Vivien Didelotfad09c72016-06-21 12:28:20 -04002177 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, GLOBAL_ATU_DATA);
Vivien Didelot1d194042015-08-10 09:09:51 -04002178 if (ret < 0)
2179 return ret;
2180
2181 next.state = ret & GLOBAL_ATU_DATA_STATE_MASK;
2182 if (next.state != GLOBAL_ATU_DATA_STATE_UNUSED) {
2183 unsigned int mask, shift;
2184
2185 if (ret & GLOBAL_ATU_DATA_TRUNK) {
2186 next.trunk = true;
2187 mask = GLOBAL_ATU_DATA_TRUNK_ID_MASK;
2188 shift = GLOBAL_ATU_DATA_TRUNK_ID_SHIFT;
2189 } else {
2190 next.trunk = false;
2191 mask = GLOBAL_ATU_DATA_PORT_VECTOR_MASK;
2192 shift = GLOBAL_ATU_DATA_PORT_VECTOR_SHIFT;
2193 }
2194
2195 next.portv_trunkid = (ret & mask) >> shift;
2196 }
2197
2198 *entry = next;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002199 return 0;
2200}
2201
Vivien Didelotfad09c72016-06-21 12:28:20 -04002202static int _mv88e6xxx_port_fdb_dump_one(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04002203 u16 fid, u16 vid, int port,
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002204 struct switchdev_obj_port_fdb *fdb,
2205 int (*cb)(struct switchdev_obj *obj))
2206{
2207 struct mv88e6xxx_atu_entry addr = {
2208 .mac = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff },
2209 };
2210 int err;
2211
Vivien Didelotfad09c72016-06-21 12:28:20 -04002212 err = _mv88e6xxx_atu_mac_write(chip, addr.mac);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002213 if (err)
2214 return err;
2215
2216 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002217 err = _mv88e6xxx_atu_getnext(chip, fid, &addr);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002218 if (err)
2219 break;
2220
2221 if (addr.state == GLOBAL_ATU_DATA_STATE_UNUSED)
2222 break;
2223
2224 if (!addr.trunk && addr.portv_trunkid & BIT(port)) {
2225 bool is_static = addr.state ==
2226 (is_multicast_ether_addr(addr.mac) ?
2227 GLOBAL_ATU_DATA_STATE_MC_STATIC :
2228 GLOBAL_ATU_DATA_STATE_UC_STATIC);
2229
2230 fdb->vid = vid;
2231 ether_addr_copy(fdb->addr, addr.mac);
2232 fdb->ndm_state = is_static ? NUD_NOARP : NUD_REACHABLE;
2233
2234 err = cb(&fdb->obj);
2235 if (err)
2236 break;
2237 }
2238 } while (!is_broadcast_ether_addr(addr.mac));
2239
2240 return err;
2241}
2242
Vivien Didelotf81ec902016-05-09 13:22:58 -04002243static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
2244 struct switchdev_obj_port_fdb *fdb,
2245 int (*cb)(struct switchdev_obj *obj))
Vivien Didelotf33475b2015-10-22 09:34:41 -04002246{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002247 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Vivien Didelotf33475b2015-10-22 09:34:41 -04002248 struct mv88e6xxx_vtu_stu_entry vlan = {
2249 .vid = GLOBAL_VTU_VID_MASK, /* all ones */
2250 };
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002251 u16 fid;
Vivien Didelotf33475b2015-10-22 09:34:41 -04002252 int err;
2253
Vivien Didelotfad09c72016-06-21 12:28:20 -04002254 mutex_lock(&chip->reg_lock);
Vivien Didelotf33475b2015-10-22 09:34:41 -04002255
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002256 /* Dump port's default Filtering Information Database (VLAN ID 0) */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002257 err = _mv88e6xxx_port_fid_get(chip, port, &fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002258 if (err)
2259 goto unlock;
2260
Vivien Didelotfad09c72016-06-21 12:28:20 -04002261 err = _mv88e6xxx_port_fdb_dump_one(chip, fid, 0, port, fdb, cb);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002262 if (err)
2263 goto unlock;
2264
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002265 /* Dump VLANs' Filtering Information Databases */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002266 err = _mv88e6xxx_vtu_vid_write(chip, vlan.vid);
Vivien Didelotf33475b2015-10-22 09:34:41 -04002267 if (err)
2268 goto unlock;
2269
2270 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002271 err = _mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelotf33475b2015-10-22 09:34:41 -04002272 if (err)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002273 break;
Vivien Didelotf33475b2015-10-22 09:34:41 -04002274
2275 if (!vlan.valid)
2276 break;
2277
Vivien Didelotfad09c72016-06-21 12:28:20 -04002278 err = _mv88e6xxx_port_fdb_dump_one(chip, vlan.fid, vlan.vid,
2279 port, fdb, cb);
Vivien Didelotf33475b2015-10-22 09:34:41 -04002280 if (err)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002281 break;
Vivien Didelotf33475b2015-10-22 09:34:41 -04002282 } while (vlan.vid < GLOBAL_VTU_VID_MASK);
2283
2284unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04002285 mutex_unlock(&chip->reg_lock);
Vivien Didelotf33475b2015-10-22 09:34:41 -04002286
2287 return err;
2288}
2289
Vivien Didelotf81ec902016-05-09 13:22:58 -04002290static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
2291 struct net_device *bridge)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002292{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002293 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Colin Ian King1d9619d2016-04-25 23:11:22 +01002294 int i, err = 0;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002295
Vivien Didelotfad09c72016-06-21 12:28:20 -04002296 mutex_lock(&chip->reg_lock);
Vivien Didelot466dfa02016-02-26 13:16:05 -05002297
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002298 /* Assign the bridge and remap each port's VLANTable */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002299 chip->ports[port].bridge_dev = bridge;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002300
Vivien Didelotfad09c72016-06-21 12:28:20 -04002301 for (i = 0; i < chip->info->num_ports; ++i) {
2302 if (chip->ports[i].bridge_dev == bridge) {
2303 err = _mv88e6xxx_port_based_vlan_map(chip, i);
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002304 if (err)
2305 break;
2306 }
2307 }
2308
Vivien Didelotfad09c72016-06-21 12:28:20 -04002309 mutex_unlock(&chip->reg_lock);
Vivien Didelota6692752016-02-12 12:09:39 -05002310
Vivien Didelot466dfa02016-02-26 13:16:05 -05002311 return err;
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002312}
2313
Vivien Didelotf81ec902016-05-09 13:22:58 -04002314static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002315{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002316 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
2317 struct net_device *bridge = chip->ports[port].bridge_dev;
Vivien Didelot16bfa702016-03-13 16:21:33 -04002318 int i;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002319
Vivien Didelotfad09c72016-06-21 12:28:20 -04002320 mutex_lock(&chip->reg_lock);
Vivien Didelot466dfa02016-02-26 13:16:05 -05002321
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002322 /* Unassign the bridge and remap each port's VLANTable */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002323 chip->ports[port].bridge_dev = NULL;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002324
Vivien Didelotfad09c72016-06-21 12:28:20 -04002325 for (i = 0; i < chip->info->num_ports; ++i)
2326 if (i == port || chip->ports[i].bridge_dev == bridge)
2327 if (_mv88e6xxx_port_based_vlan_map(chip, i))
Andrew Lunnc8b09802016-06-04 21:16:57 +02002328 netdev_warn(ds->ports[i].netdev,
2329 "failed to remap\n");
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002330
Vivien Didelotfad09c72016-06-21 12:28:20 -04002331 mutex_unlock(&chip->reg_lock);
Vivien Didelot66d9cd02016-02-05 14:07:14 -05002332}
2333
Vivien Didelotfad09c72016-06-21 12:28:20 -04002334static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
Vivien Didelot552238b2016-05-09 13:22:49 -04002335{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002336 bool ppu_active = mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU_ACTIVE);
Vivien Didelot552238b2016-05-09 13:22:49 -04002337 u16 is_reset = (ppu_active ? 0x8800 : 0xc800);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002338 struct gpio_desc *gpiod = chip->reset;
Vivien Didelot552238b2016-05-09 13:22:49 -04002339 unsigned long timeout;
2340 int ret;
2341 int i;
2342
2343 /* Set all ports to the disabled state. */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002344 for (i = 0; i < chip->info->num_ports; i++) {
2345 ret = _mv88e6xxx_reg_read(chip, REG_PORT(i), PORT_CONTROL);
Vivien Didelot552238b2016-05-09 13:22:49 -04002346 if (ret < 0)
2347 return ret;
2348
Vivien Didelotfad09c72016-06-21 12:28:20 -04002349 ret = _mv88e6xxx_reg_write(chip, REG_PORT(i), PORT_CONTROL,
Vivien Didelot552238b2016-05-09 13:22:49 -04002350 ret & 0xfffc);
2351 if (ret)
2352 return ret;
2353 }
2354
2355 /* Wait for transmit queues to drain. */
2356 usleep_range(2000, 4000);
2357
2358 /* If there is a gpio connected to the reset pin, toggle it */
2359 if (gpiod) {
2360 gpiod_set_value_cansleep(gpiod, 1);
2361 usleep_range(10000, 20000);
2362 gpiod_set_value_cansleep(gpiod, 0);
2363 usleep_range(10000, 20000);
2364 }
2365
2366 /* Reset the switch. Keep the PPU active if requested. The PPU
2367 * needs to be active to support indirect phy register access
2368 * through global registers 0x18 and 0x19.
2369 */
2370 if (ppu_active)
Vivien Didelotfad09c72016-06-21 12:28:20 -04002371 ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, 0x04, 0xc000);
Vivien Didelot552238b2016-05-09 13:22:49 -04002372 else
Vivien Didelotfad09c72016-06-21 12:28:20 -04002373 ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, 0x04, 0xc400);
Vivien Didelot552238b2016-05-09 13:22:49 -04002374 if (ret)
2375 return ret;
2376
2377 /* Wait up to one second for reset to complete. */
2378 timeout = jiffies + 1 * HZ;
2379 while (time_before(jiffies, timeout)) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002380 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, 0x00);
Vivien Didelot552238b2016-05-09 13:22:49 -04002381 if (ret < 0)
2382 return ret;
2383
2384 if ((ret & is_reset) == is_reset)
2385 break;
2386 usleep_range(1000, 2000);
2387 }
2388 if (time_after(jiffies, timeout))
2389 ret = -ETIMEDOUT;
2390 else
2391 ret = 0;
2392
2393 return ret;
2394}
2395
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002396static int mv88e6xxx_serdes_power_on(struct mv88e6xxx_chip *chip)
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002397{
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002398 u16 val;
2399 int err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002400
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002401 /* Clear Power Down bit */
2402 err = mv88e6xxx_serdes_read(chip, MII_BMCR, &val);
2403 if (err)
2404 return err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002405
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002406 if (val & BMCR_PDOWN) {
2407 val &= ~BMCR_PDOWN;
2408 err = mv88e6xxx_serdes_write(chip, MII_BMCR, val);
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002409 }
2410
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002411 return err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002412}
2413
Vivien Didelot8f6345b2016-07-20 18:18:36 -04002414static int mv88e6xxx_port_read(struct mv88e6xxx_chip *chip, int port,
2415 int reg, u16 *val)
2416{
2417 int addr = chip->info->port_base_addr + port;
2418
2419 if (port >= chip->info->num_ports)
2420 return -EINVAL;
2421
2422 return mv88e6xxx_read(chip, addr, reg, val);
2423}
2424
Vivien Didelotfad09c72016-06-21 12:28:20 -04002425static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
Guenter Roeckd827e882015-03-26 18:36:29 -07002426{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002427 struct dsa_switch *ds = chip->ds;
Vivien Didelotf02bdff2015-10-11 18:08:36 -04002428 int ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002429 u16 reg;
Guenter Roeckd827e882015-03-26 18:36:29 -07002430
Vivien Didelotfad09c72016-06-21 12:28:20 -04002431 if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
2432 mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
2433 mv88e6xxx_6185_family(chip) || mv88e6xxx_6095_family(chip) ||
2434 mv88e6xxx_6065_family(chip) || mv88e6xxx_6320_family(chip)) {
Andrew Lunn54d792f2015-05-06 01:09:47 +02002435 /* MAC Forcing register: don't force link, speed,
2436 * duplex or flow control state to any particular
2437 * values on physical ports, but force the CPU port
2438 * and all DSA ports to their maximum bandwidth and
2439 * full duplex.
2440 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002441 reg = _mv88e6xxx_reg_read(chip, REG_PORT(port), PORT_PCS_CTRL);
Andrew Lunn60045cb2015-08-17 23:52:51 +02002442 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port)) {
Russell King53adc9e2015-09-21 21:42:59 +01002443 reg &= ~PORT_PCS_CTRL_UNFORCED;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002444 reg |= PORT_PCS_CTRL_FORCE_LINK |
2445 PORT_PCS_CTRL_LINK_UP |
2446 PORT_PCS_CTRL_DUPLEX_FULL |
2447 PORT_PCS_CTRL_FORCE_DUPLEX;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002448 if (mv88e6xxx_6065_family(chip))
Andrew Lunn54d792f2015-05-06 01:09:47 +02002449 reg |= PORT_PCS_CTRL_100;
2450 else
2451 reg |= PORT_PCS_CTRL_1000;
2452 } else {
2453 reg |= PORT_PCS_CTRL_UNFORCED;
2454 }
2455
Vivien Didelotfad09c72016-06-21 12:28:20 -04002456 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port),
Andrew Lunn54d792f2015-05-06 01:09:47 +02002457 PORT_PCS_CTRL, reg);
2458 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002459 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002460 }
2461
2462 /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
2463 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
2464 * tunneling, determine priority by looking at 802.1p and IP
2465 * priority fields (IP prio has precedence), and set STP state
2466 * to Forwarding.
2467 *
2468 * If this is the CPU link, use DSA or EDSA tagging depending
2469 * on which tagging mode was configured.
2470 *
2471 * If this is a link to another switch, use DSA tagging mode.
2472 *
2473 * If this is the upstream port for this switch, enable
2474 * forwarding of unknown unicasts and multicasts.
2475 */
2476 reg = 0;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002477 if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
2478 mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
2479 mv88e6xxx_6095_family(chip) || mv88e6xxx_6065_family(chip) ||
2480 mv88e6xxx_6185_family(chip) || mv88e6xxx_6320_family(chip))
Andrew Lunn54d792f2015-05-06 01:09:47 +02002481 reg = PORT_CONTROL_IGMP_MLD_SNOOP |
2482 PORT_CONTROL_USE_TAG | PORT_CONTROL_USE_IP |
2483 PORT_CONTROL_STATE_FORWARDING;
2484 if (dsa_is_cpu_port(ds, port)) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002485 if (mv88e6xxx_6095_family(chip) || mv88e6xxx_6185_family(chip))
Andrew Lunn54d792f2015-05-06 01:09:47 +02002486 reg |= PORT_CONTROL_DSA_TAG;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002487 if (mv88e6xxx_6352_family(chip) ||
2488 mv88e6xxx_6351_family(chip) ||
2489 mv88e6xxx_6165_family(chip) ||
2490 mv88e6xxx_6097_family(chip) ||
2491 mv88e6xxx_6320_family(chip)) {
Andrew Lunn5377b802016-06-04 21:17:02 +02002492 reg |= PORT_CONTROL_FRAME_ETHER_TYPE_DSA |
2493 PORT_CONTROL_FORWARD_UNKNOWN |
Andrew Lunnc047a1f2015-09-29 01:50:56 +02002494 PORT_CONTROL_FORWARD_UNKNOWN_MC;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002495 }
2496
Vivien Didelotfad09c72016-06-21 12:28:20 -04002497 if (mv88e6xxx_6352_family(chip) ||
2498 mv88e6xxx_6351_family(chip) ||
2499 mv88e6xxx_6165_family(chip) ||
2500 mv88e6xxx_6097_family(chip) ||
2501 mv88e6xxx_6095_family(chip) ||
2502 mv88e6xxx_6065_family(chip) ||
2503 mv88e6xxx_6185_family(chip) ||
2504 mv88e6xxx_6320_family(chip)) {
Vivien Didelot57d32312016-06-20 13:13:58 -04002505 reg |= PORT_CONTROL_EGRESS_ADD_TAG;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002506 }
2507 }
Andrew Lunn6083ce72015-08-17 23:52:52 +02002508 if (dsa_is_dsa_port(ds, port)) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002509 if (mv88e6xxx_6095_family(chip) ||
2510 mv88e6xxx_6185_family(chip))
Andrew Lunn6083ce72015-08-17 23:52:52 +02002511 reg |= PORT_CONTROL_DSA_TAG;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002512 if (mv88e6xxx_6352_family(chip) ||
2513 mv88e6xxx_6351_family(chip) ||
2514 mv88e6xxx_6165_family(chip) ||
2515 mv88e6xxx_6097_family(chip) ||
2516 mv88e6xxx_6320_family(chip)) {
Andrew Lunn54d792f2015-05-06 01:09:47 +02002517 reg |= PORT_CONTROL_FRAME_MODE_DSA;
Andrew Lunn6083ce72015-08-17 23:52:52 +02002518 }
2519
Andrew Lunn54d792f2015-05-06 01:09:47 +02002520 if (port == dsa_upstream_port(ds))
2521 reg |= PORT_CONTROL_FORWARD_UNKNOWN |
2522 PORT_CONTROL_FORWARD_UNKNOWN_MC;
2523 }
2524 if (reg) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002525 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port),
Andrew Lunn54d792f2015-05-06 01:09:47 +02002526 PORT_CONTROL, reg);
2527 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002528 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002529 }
2530
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002531 /* If this port is connected to a SerDes, make sure the SerDes is not
2532 * powered down.
2533 */
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002534 if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_SERDES)) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002535 ret = _mv88e6xxx_reg_read(chip, REG_PORT(port), PORT_STATUS);
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002536 if (ret < 0)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002537 return ret;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002538 ret &= PORT_STATUS_CMODE_MASK;
2539 if ((ret == PORT_STATUS_CMODE_100BASE_X) ||
2540 (ret == PORT_STATUS_CMODE_1000BASE_X) ||
2541 (ret == PORT_STATUS_CMODE_SGMII)) {
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002542 ret = mv88e6xxx_serdes_power_on(chip);
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002543 if (ret < 0)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002544 return ret;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002545 }
2546 }
2547
Vivien Didelot8efdda42015-08-13 12:52:23 -04002548 /* Port Control 2: don't force a good FCS, set the maximum frame size to
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05002549 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
Vivien Didelot8efdda42015-08-13 12:52:23 -04002550 * untagged frames on this port, do a destination address lookup on all
2551 * received packets as usual, disable ARP mirroring and don't send a
2552 * copy of all transmitted/received frames on this port to the CPU.
Andrew Lunn54d792f2015-05-06 01:09:47 +02002553 */
2554 reg = 0;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002555 if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
2556 mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
2557 mv88e6xxx_6095_family(chip) || mv88e6xxx_6320_family(chip) ||
2558 mv88e6xxx_6185_family(chip))
Andrew Lunn54d792f2015-05-06 01:09:47 +02002559 reg = PORT_CONTROL_2_MAP_DA;
2560
Vivien Didelotfad09c72016-06-21 12:28:20 -04002561 if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
2562 mv88e6xxx_6165_family(chip) || mv88e6xxx_6320_family(chip))
Andrew Lunn54d792f2015-05-06 01:09:47 +02002563 reg |= PORT_CONTROL_2_JUMBO_10240;
2564
Vivien Didelotfad09c72016-06-21 12:28:20 -04002565 if (mv88e6xxx_6095_family(chip) || mv88e6xxx_6185_family(chip)) {
Andrew Lunn54d792f2015-05-06 01:09:47 +02002566 /* Set the upstream port this port should use */
2567 reg |= dsa_upstream_port(ds);
2568 /* enable forwarding of unknown multicast addresses to
2569 * the upstream port
2570 */
2571 if (port == dsa_upstream_port(ds))
2572 reg |= PORT_CONTROL_2_FORWARD_UNKNOWN;
2573 }
2574
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05002575 reg |= PORT_CONTROL_2_8021Q_DISABLED;
Vivien Didelot8efdda42015-08-13 12:52:23 -04002576
Andrew Lunn54d792f2015-05-06 01:09:47 +02002577 if (reg) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002578 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port),
Andrew Lunn54d792f2015-05-06 01:09:47 +02002579 PORT_CONTROL_2, reg);
2580 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002581 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002582 }
2583
2584 /* Port Association Vector: when learning source addresses
2585 * of packets, add the address to the address database using
2586 * a port bitmap that has only the bit for this port set and
2587 * the other bits clear.
2588 */
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002589 reg = 1 << port;
Vivien Didelot996ecb82016-04-14 14:42:08 -04002590 /* Disable learning for CPU port */
2591 if (dsa_is_cpu_port(ds, port))
Vivien Didelot65fa4022016-04-14 14:42:07 -04002592 reg = 0;
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002593
Vivien Didelotfad09c72016-06-21 12:28:20 -04002594 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port), PORT_ASSOC_VECTOR,
2595 reg);
Andrew Lunn54d792f2015-05-06 01:09:47 +02002596 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002597 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002598
2599 /* Egress rate control 2: disable egress rate control. */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002600 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port), PORT_RATE_CONTROL_2,
Andrew Lunn54d792f2015-05-06 01:09:47 +02002601 0x0000);
2602 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002603 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002604
Vivien Didelotfad09c72016-06-21 12:28:20 -04002605 if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
2606 mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
2607 mv88e6xxx_6320_family(chip)) {
Andrew Lunn54d792f2015-05-06 01:09:47 +02002608 /* Do not limit the period of time that this port can
2609 * be paused for by the remote end or the period of
2610 * time that this port can pause the remote end.
2611 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002612 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port),
Andrew Lunn54d792f2015-05-06 01:09:47 +02002613 PORT_PAUSE_CTRL, 0x0000);
2614 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002615 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002616
2617 /* Port ATU control: disable limiting the number of
2618 * address database entries that this port is allowed
2619 * to use.
2620 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002621 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port),
Andrew Lunn54d792f2015-05-06 01:09:47 +02002622 PORT_ATU_CONTROL, 0x0000);
2623 /* Priority Override: disable DA, SA and VTU priority
2624 * override.
2625 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002626 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port),
Andrew Lunn54d792f2015-05-06 01:09:47 +02002627 PORT_PRI_OVERRIDE, 0x0000);
2628 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002629 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002630
2631 /* Port Ethertype: use the Ethertype DSA Ethertype
2632 * value.
2633 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002634 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port),
Andrew Lunn54d792f2015-05-06 01:09:47 +02002635 PORT_ETH_TYPE, ETH_P_EDSA);
2636 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002637 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002638 /* Tag Remap: use an identity 802.1p prio -> switch
2639 * prio mapping.
2640 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002641 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port),
Andrew Lunn54d792f2015-05-06 01:09:47 +02002642 PORT_TAG_REGMAP_0123, 0x3210);
2643 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002644 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002645
2646 /* Tag Remap 2: use an identity 802.1p prio -> switch
2647 * prio mapping.
2648 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002649 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port),
Andrew Lunn54d792f2015-05-06 01:09:47 +02002650 PORT_TAG_REGMAP_4567, 0x7654);
2651 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002652 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002653 }
2654
Vivien Didelotfad09c72016-06-21 12:28:20 -04002655 if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
2656 mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
2657 mv88e6xxx_6185_family(chip) || mv88e6xxx_6095_family(chip) ||
2658 mv88e6xxx_6320_family(chip)) {
Andrew Lunn54d792f2015-05-06 01:09:47 +02002659 /* Rate Control: disable ingress rate limiting. */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002660 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port),
Andrew Lunn54d792f2015-05-06 01:09:47 +02002661 PORT_RATE_CONTROL, 0x0001);
2662 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002663 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002664 }
2665
Guenter Roeck366f0a02015-03-26 18:36:30 -07002666 /* Port Control 1: disable trunking, disable sending
2667 * learning messages to this port.
Guenter Roeckd827e882015-03-26 18:36:29 -07002668 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002669 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port), PORT_CONTROL_1,
2670 0x0000);
Guenter Roeckd827e882015-03-26 18:36:29 -07002671 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002672 return ret;
Guenter Roeckd827e882015-03-26 18:36:29 -07002673
Vivien Didelot207afda2016-04-14 14:42:09 -04002674 /* Port based VLAN map: give each port the same default address
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002675 * database, and allow bidirectional communication between the
2676 * CPU and DSA port(s), and the other ports.
Guenter Roeckd827e882015-03-26 18:36:29 -07002677 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002678 ret = _mv88e6xxx_port_fid_set(chip, port, 0);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002679 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002680 return ret;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002681
Vivien Didelotfad09c72016-06-21 12:28:20 -04002682 ret = _mv88e6xxx_port_based_vlan_map(chip, port);
Guenter Roeckd827e882015-03-26 18:36:29 -07002683 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002684 return ret;
Guenter Roeckd827e882015-03-26 18:36:29 -07002685
2686 /* Default VLAN ID and priority: don't set a default VLAN
2687 * ID, and set the default packet priority to zero.
2688 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002689 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port), PORT_DEFAULT_VLAN,
Vivien Didelot47cf1e62015-04-20 17:43:26 -04002690 0x0000);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002691 if (ret)
2692 return ret;
Guenter Roeckd827e882015-03-26 18:36:29 -07002693
Andrew Lunndbde9e62015-05-06 01:09:48 +02002694 return 0;
2695}
2696
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002697static int mv88e6xxx_g1_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr)
2698{
2699 int err;
2700
2701 err = mv88e6xxx_write(chip, REG_GLOBAL, GLOBAL_MAC_01,
2702 (addr[0] << 8) | addr[1]);
2703 if (err)
2704 return err;
2705
2706 err = mv88e6xxx_write(chip, REG_GLOBAL, GLOBAL_MAC_23,
2707 (addr[2] << 8) | addr[3]);
2708 if (err)
2709 return err;
2710
2711 return mv88e6xxx_write(chip, REG_GLOBAL, GLOBAL_MAC_45,
2712 (addr[4] << 8) | addr[5]);
2713}
2714
Vivien Didelotacddbd22016-07-18 20:45:39 -04002715static int mv88e6xxx_g1_set_age_time(struct mv88e6xxx_chip *chip,
2716 unsigned int msecs)
2717{
2718 const unsigned int coeff = chip->info->age_time_coeff;
2719 const unsigned int min = 0x01 * coeff;
2720 const unsigned int max = 0xff * coeff;
2721 u8 age_time;
2722 u16 val;
2723 int err;
2724
2725 if (msecs < min || msecs > max)
2726 return -ERANGE;
2727
2728 /* Round to nearest multiple of coeff */
2729 age_time = (msecs + coeff / 2) / coeff;
2730
2731 err = mv88e6xxx_read(chip, REG_GLOBAL, GLOBAL_ATU_CONTROL, &val);
2732 if (err)
2733 return err;
2734
2735 /* AgeTime is 11:4 bits */
2736 val &= ~0xff0;
2737 val |= age_time << 4;
2738
2739 return mv88e6xxx_write(chip, REG_GLOBAL, GLOBAL_ATU_CONTROL, val);
2740}
2741
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002742static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
2743 unsigned int ageing_time)
2744{
2745 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
2746 int err;
2747
2748 mutex_lock(&chip->reg_lock);
2749 err = mv88e6xxx_g1_set_age_time(chip, ageing_time);
2750 mutex_unlock(&chip->reg_lock);
2751
2752 return err;
2753}
2754
Vivien Didelot97299342016-07-18 20:45:30 -04002755static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
Vivien Didelot08a01262016-05-09 13:22:50 -04002756{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002757 struct dsa_switch *ds = chip->ds;
Vivien Didelotb0745e872016-05-09 13:22:53 -04002758 u32 upstream_port = dsa_upstream_port(ds);
Vivien Didelot119477b2016-05-09 13:22:51 -04002759 u16 reg;
Vivien Didelot08a01262016-05-09 13:22:50 -04002760 int err;
Vivien Didelot08a01262016-05-09 13:22:50 -04002761
Vivien Didelot119477b2016-05-09 13:22:51 -04002762 /* Enable the PHY Polling Unit if present, don't discard any packets,
2763 * and mask all interrupt sources.
2764 */
2765 reg = 0;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002766 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU) ||
2767 mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU_ACTIVE))
Vivien Didelot119477b2016-05-09 13:22:51 -04002768 reg |= GLOBAL_CONTROL_PPU_ENABLE;
2769
Vivien Didelotfad09c72016-06-21 12:28:20 -04002770 err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_CONTROL, reg);
Vivien Didelot119477b2016-05-09 13:22:51 -04002771 if (err)
2772 return err;
2773
Vivien Didelotb0745e872016-05-09 13:22:53 -04002774 /* Configure the upstream port, and configure it as the port to which
2775 * ingress and egress and ARP monitor frames are to be sent.
2776 */
2777 reg = upstream_port << GLOBAL_MONITOR_CONTROL_INGRESS_SHIFT |
2778 upstream_port << GLOBAL_MONITOR_CONTROL_EGRESS_SHIFT |
2779 upstream_port << GLOBAL_MONITOR_CONTROL_ARP_SHIFT;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002780 err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_MONITOR_CONTROL,
2781 reg);
Vivien Didelotb0745e872016-05-09 13:22:53 -04002782 if (err)
2783 return err;
2784
Vivien Didelot50484ff2016-05-09 13:22:54 -04002785 /* Disable remote management, and set the switch's DSA device number. */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002786 err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_CONTROL_2,
Vivien Didelot50484ff2016-05-09 13:22:54 -04002787 GLOBAL_CONTROL_2_MULTIPLE_CASCADE |
2788 (ds->index & 0x1f));
2789 if (err)
2790 return err;
2791
Vivien Didelotacddbd22016-07-18 20:45:39 -04002792 /* Clear all the VTU and STU entries */
2793 err = _mv88e6xxx_vtu_stu_flush(chip);
2794 if (err < 0)
2795 return err;
2796
Vivien Didelot08a01262016-05-09 13:22:50 -04002797 /* Set the default address aging time to 5 minutes, and
2798 * enable address learn messages to be sent to all message
2799 * ports.
2800 */
Vivien Didelotacddbd22016-07-18 20:45:39 -04002801 err = mv88e6xxx_write(chip, REG_GLOBAL, GLOBAL_ATU_CONTROL,
2802 GLOBAL_ATU_CONTROL_LEARN2ALL);
Vivien Didelot08a01262016-05-09 13:22:50 -04002803 if (err)
2804 return err;
2805
Vivien Didelotacddbd22016-07-18 20:45:39 -04002806 err = mv88e6xxx_g1_set_age_time(chip, 300000);
2807 if (err)
Vivien Didelot97299342016-07-18 20:45:30 -04002808 return err;
2809
2810 /* Clear all ATU entries */
2811 err = _mv88e6xxx_atu_flush(chip, 0, true);
2812 if (err)
2813 return err;
2814
Vivien Didelot08a01262016-05-09 13:22:50 -04002815 /* Configure the IP ToS mapping registers. */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002816 err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_IP_PRI_0, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04002817 if (err)
2818 return err;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002819 err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_IP_PRI_1, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04002820 if (err)
2821 return err;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002822 err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_IP_PRI_2, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04002823 if (err)
2824 return err;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002825 err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_IP_PRI_3, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04002826 if (err)
2827 return err;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002828 err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_IP_PRI_4, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04002829 if (err)
2830 return err;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002831 err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_IP_PRI_5, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04002832 if (err)
2833 return err;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002834 err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_IP_PRI_6, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04002835 if (err)
2836 return err;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002837 err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_IP_PRI_7, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04002838 if (err)
2839 return err;
2840
2841 /* Configure the IEEE 802.1p priority mapping register. */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002842 err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_IEEE_PRI, 0xfa41);
Vivien Didelot08a01262016-05-09 13:22:50 -04002843 if (err)
2844 return err;
2845
Vivien Didelot97299342016-07-18 20:45:30 -04002846 /* Clear the statistics counters for all ports */
2847 err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_STATS_OP,
2848 GLOBAL_STATS_OP_FLUSH_ALL);
2849 if (err)
2850 return err;
2851
2852 /* Wait for the flush to complete. */
2853 err = _mv88e6xxx_stats_wait(chip);
2854 if (err)
2855 return err;
2856
2857 return 0;
2858}
2859
Vivien Didelotf22ab642016-07-18 20:45:31 -04002860static int mv88e6xxx_g2_device_mapping_write(struct mv88e6xxx_chip *chip,
2861 int target, int port)
2862{
2863 u16 val = (target << 8) | (port & 0xf);
2864
2865 return mv88e6xxx_update(chip, REG_GLOBAL2, GLOBAL2_DEVICE_MAPPING, val);
2866}
2867
2868static int mv88e6xxx_g2_set_device_mapping(struct mv88e6xxx_chip *chip)
2869{
2870 int target, port;
2871 int err;
2872
2873 /* Initialize the routing port to the 32 possible target devices */
2874 for (target = 0; target < 32; ++target) {
2875 port = 0xf;
2876
2877 if (target < DSA_MAX_SWITCHES) {
2878 port = chip->ds->rtable[target];
2879 if (port == DSA_RTABLE_NONE)
2880 port = 0xf;
2881 }
2882
2883 err = mv88e6xxx_g2_device_mapping_write(chip, target, port);
2884 if (err)
2885 break;
2886 }
2887
2888 return err;
2889}
2890
Vivien Didelot51540412016-07-18 20:45:32 -04002891static int mv88e6xxx_g2_trunk_mask_write(struct mv88e6xxx_chip *chip, int num,
2892 bool hask, u16 mask)
2893{
2894 const u16 port_mask = BIT(chip->info->num_ports) - 1;
2895 u16 val = (num << 12) | (mask & port_mask);
2896
2897 if (hask)
2898 val |= GLOBAL2_TRUNK_MASK_HASK;
2899
2900 return mv88e6xxx_update(chip, REG_GLOBAL2, GLOBAL2_TRUNK_MASK, val);
2901}
2902
2903static int mv88e6xxx_g2_trunk_mapping_write(struct mv88e6xxx_chip *chip, int id,
2904 u16 map)
2905{
2906 const u16 port_mask = BIT(chip->info->num_ports) - 1;
2907 u16 val = (id << 11) | (map & port_mask);
2908
2909 return mv88e6xxx_update(chip, REG_GLOBAL2, GLOBAL2_TRUNK_MAPPING, val);
2910}
2911
2912static int mv88e6xxx_g2_clear_trunk(struct mv88e6xxx_chip *chip)
2913{
2914 const u16 port_mask = BIT(chip->info->num_ports) - 1;
2915 int i, err;
2916
2917 /* Clear all eight possible Trunk Mask vectors */
2918 for (i = 0; i < 8; ++i) {
2919 err = mv88e6xxx_g2_trunk_mask_write(chip, i, false, port_mask);
2920 if (err)
2921 return err;
2922 }
2923
2924 /* Clear all sixteen possible Trunk ID routing vectors */
2925 for (i = 0; i < 16; ++i) {
2926 err = mv88e6xxx_g2_trunk_mapping_write(chip, i, 0);
2927 if (err)
2928 return err;
2929 }
2930
2931 return 0;
2932}
2933
Vivien Didelot8ec61c72016-07-18 20:45:37 -04002934static int mv88e6xxx_g2_clear_irl(struct mv88e6xxx_chip *chip)
2935{
2936 int port, err;
2937
2938 /* Init all Ingress Rate Limit resources of all ports */
2939 for (port = 0; port < chip->info->num_ports; ++port) {
2940 /* XXX newer chips (like 88E6390) have different 2-bit ops */
2941 err = mv88e6xxx_write(chip, REG_GLOBAL2, GLOBAL2_IRL_CMD,
2942 GLOBAL2_IRL_CMD_OP_INIT_ALL |
2943 (port << 8));
2944 if (err)
2945 break;
2946
2947 /* Wait for the operation to complete */
Vivien Didelot2d79af62016-08-15 17:18:57 -04002948 err = mv88e6xxx_wait(chip, REG_GLOBAL2, GLOBAL2_IRL_CMD,
2949 GLOBAL2_IRL_CMD_BUSY);
Vivien Didelot8ec61c72016-07-18 20:45:37 -04002950 if (err)
2951 break;
2952 }
2953
2954 return err;
2955}
2956
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002957/* Indirect write to the Switch MAC/WoL/WoF register */
2958static int mv88e6xxx_g2_switch_mac_write(struct mv88e6xxx_chip *chip,
2959 unsigned int pointer, u8 data)
2960{
2961 u16 val = (pointer << 8) | data;
2962
2963 return mv88e6xxx_update(chip, REG_GLOBAL2, GLOBAL2_SWITCH_MAC, val);
2964}
2965
2966static int mv88e6xxx_g2_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr)
2967{
2968 int i, err;
2969
2970 for (i = 0; i < 6; i++) {
2971 err = mv88e6xxx_g2_switch_mac_write(chip, i, addr[i]);
2972 if (err)
2973 break;
2974 }
2975
2976 return err;
2977}
2978
Vivien Didelot9bda8892016-07-18 20:45:36 -04002979static int mv88e6xxx_g2_pot_write(struct mv88e6xxx_chip *chip, int pointer,
2980 u8 data)
2981{
2982 u16 val = (pointer << 8) | (data & 0x7);
2983
2984 return mv88e6xxx_update(chip, REG_GLOBAL2, GLOBAL2_PRIO_OVERRIDE, val);
2985}
2986
2987static int mv88e6xxx_g2_clear_pot(struct mv88e6xxx_chip *chip)
2988{
2989 int i, err;
2990
2991 /* Clear all sixteen possible Priority Override entries */
2992 for (i = 0; i < 16; i++) {
2993 err = mv88e6xxx_g2_pot_write(chip, i, 0);
2994 if (err)
2995 break;
2996 }
2997
2998 return err;
2999}
3000
Vivien Didelot855b1932016-07-20 18:18:35 -04003001static int mv88e6xxx_g2_eeprom_wait(struct mv88e6xxx_chip *chip)
3002{
Vivien Didelot2d79af62016-08-15 17:18:57 -04003003 return mv88e6xxx_wait(chip, REG_GLOBAL2, GLOBAL2_EEPROM_CMD,
3004 GLOBAL2_EEPROM_CMD_BUSY |
3005 GLOBAL2_EEPROM_CMD_RUNNING);
Vivien Didelot855b1932016-07-20 18:18:35 -04003006}
3007
3008static int mv88e6xxx_g2_eeprom_cmd(struct mv88e6xxx_chip *chip, u16 cmd)
3009{
3010 int err;
3011
3012 err = mv88e6xxx_write(chip, REG_GLOBAL2, GLOBAL2_EEPROM_CMD, cmd);
3013 if (err)
3014 return err;
3015
3016 return mv88e6xxx_g2_eeprom_wait(chip);
3017}
3018
3019static int mv88e6xxx_g2_eeprom_read16(struct mv88e6xxx_chip *chip,
3020 u8 addr, u16 *data)
3021{
3022 u16 cmd = GLOBAL2_EEPROM_CMD_OP_READ | addr;
3023 int err;
3024
3025 err = mv88e6xxx_g2_eeprom_wait(chip);
3026 if (err)
3027 return err;
3028
3029 err = mv88e6xxx_g2_eeprom_cmd(chip, cmd);
3030 if (err)
3031 return err;
3032
3033 return mv88e6xxx_read(chip, REG_GLOBAL2, GLOBAL2_EEPROM_DATA, data);
3034}
3035
3036static int mv88e6xxx_g2_eeprom_write16(struct mv88e6xxx_chip *chip,
3037 u8 addr, u16 data)
3038{
3039 u16 cmd = GLOBAL2_EEPROM_CMD_OP_WRITE | addr;
3040 int err;
3041
3042 err = mv88e6xxx_g2_eeprom_wait(chip);
3043 if (err)
3044 return err;
3045
3046 err = mv88e6xxx_write(chip, REG_GLOBAL2, GLOBAL2_EEPROM_DATA, data);
3047 if (err)
3048 return err;
3049
3050 return mv88e6xxx_g2_eeprom_cmd(chip, cmd);
3051}
3052
Vivien Didelot57c67cf2016-08-15 17:18:59 -04003053static int mv88e6xxx_g2_smi_phy_wait(struct mv88e6xxx_chip *chip)
3054{
3055 return mv88e6xxx_wait(chip, REG_GLOBAL2, GLOBAL2_SMI_PHY_CMD,
3056 GLOBAL2_SMI_PHY_CMD_BUSY);
3057}
3058
3059static int mv88e6xxx_g2_smi_phy_cmd(struct mv88e6xxx_chip *chip, u16 cmd)
3060{
3061 int err;
3062
3063 err = mv88e6xxx_write(chip, REG_GLOBAL2, GLOBAL2_SMI_PHY_CMD, cmd);
3064 if (err)
3065 return err;
3066
3067 return mv88e6xxx_g2_smi_phy_wait(chip);
3068}
3069
3070static int mv88e6xxx_g2_smi_phy_read(struct mv88e6xxx_chip *chip, int addr,
3071 int reg, u16 *val)
3072{
3073 u16 cmd = GLOBAL2_SMI_PHY_CMD_OP_22_READ_DATA | (addr << 5) | reg;
3074 int err;
3075
3076 err = mv88e6xxx_g2_smi_phy_wait(chip);
3077 if (err)
3078 return err;
3079
3080 err = mv88e6xxx_g2_smi_phy_cmd(chip, cmd);
3081 if (err)
3082 return err;
3083
3084 return mv88e6xxx_read(chip, REG_GLOBAL2, GLOBAL2_SMI_PHY_DATA, val);
3085}
3086
3087static int mv88e6xxx_g2_smi_phy_write(struct mv88e6xxx_chip *chip, int addr,
3088 int reg, u16 val)
3089{
3090 u16 cmd = GLOBAL2_SMI_PHY_CMD_OP_22_WRITE_DATA | (addr << 5) | reg;
3091 int err;
3092
3093 err = mv88e6xxx_g2_smi_phy_wait(chip);
3094 if (err)
3095 return err;
3096
3097 err = mv88e6xxx_write(chip, REG_GLOBAL2, GLOBAL2_SMI_PHY_DATA, val);
3098 if (err)
3099 return err;
3100
3101 return mv88e6xxx_g2_smi_phy_cmd(chip, cmd);
3102}
3103
Vivien Didelote57e5e72016-08-15 17:19:00 -04003104static const struct mv88e6xxx_ops mv88e6xxx_g2_smi_phy_ops = {
3105 .read = mv88e6xxx_g2_smi_phy_read,
3106 .write = mv88e6xxx_g2_smi_phy_write,
3107};
3108
Vivien Didelot97299342016-07-18 20:45:30 -04003109static int mv88e6xxx_g2_setup(struct mv88e6xxx_chip *chip)
3110{
Vivien Didelot47395ed2016-07-18 20:45:33 -04003111 u16 reg;
Vivien Didelot97299342016-07-18 20:45:30 -04003112 int err;
Vivien Didelot97299342016-07-18 20:45:30 -04003113
Vivien Didelot47395ed2016-07-18 20:45:33 -04003114 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_MGMT_EN_2X)) {
3115 /* Consider the frames with reserved multicast destination
3116 * addresses matching 01:80:c2:00:00:2x as MGMT.
3117 */
3118 err = mv88e6xxx_write(chip, REG_GLOBAL2, GLOBAL2_MGMT_EN_2X,
3119 0xffff);
3120 if (err)
3121 return err;
3122 }
3123
3124 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_MGMT_EN_0X)) {
3125 /* Consider the frames with reserved multicast destination
3126 * addresses matching 01:80:c2:00:00:0x as MGMT.
3127 */
3128 err = mv88e6xxx_write(chip, REG_GLOBAL2, GLOBAL2_MGMT_EN_0X,
3129 0xffff);
3130 if (err)
3131 return err;
3132 }
Vivien Didelot08a01262016-05-09 13:22:50 -04003133
3134 /* Ignore removed tag data on doubly tagged packets, disable
3135 * flow control messages, force flow control priority to the
3136 * highest, and send all special multicast frames to the CPU
3137 * port at the highest priority.
3138 */
Vivien Didelot47395ed2016-07-18 20:45:33 -04003139 reg = GLOBAL2_SWITCH_MGMT_FORCE_FLOW_CTRL_PRI | (0x7 << 4);
3140 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_MGMT_EN_0X) ||
3141 mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_MGMT_EN_2X))
3142 reg |= GLOBAL2_SWITCH_MGMT_RSVD2CPU | 0x7;
3143 err = mv88e6xxx_write(chip, REG_GLOBAL2, GLOBAL2_SWITCH_MGMT, reg);
Vivien Didelot08a01262016-05-09 13:22:50 -04003144 if (err)
3145 return err;
3146
3147 /* Program the DSA routing table. */
Vivien Didelotf22ab642016-07-18 20:45:31 -04003148 err = mv88e6xxx_g2_set_device_mapping(chip);
3149 if (err)
3150 return err;
Vivien Didelot08a01262016-05-09 13:22:50 -04003151
Vivien Didelot51540412016-07-18 20:45:32 -04003152 /* Clear all trunk masks and mapping. */
3153 err = mv88e6xxx_g2_clear_trunk(chip);
3154 if (err)
3155 return err;
Vivien Didelot08a01262016-05-09 13:22:50 -04003156
Vivien Didelot8ec61c72016-07-18 20:45:37 -04003157 if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_IRL)) {
3158 /* Disable ingress rate limiting by resetting all per port
3159 * ingress rate limit resources to their initial state.
3160 */
3161 err = mv88e6xxx_g2_clear_irl(chip);
3162 if (err)
3163 return err;
3164 }
3165
Vivien Didelot63ed8802016-07-18 20:45:35 -04003166 if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_PVT)) {
3167 /* Initialize Cross-chip Port VLAN Table to reset defaults */
3168 err = mv88e6xxx_write(chip, REG_GLOBAL2, GLOBAL2_PVT_ADDR,
3169 GLOBAL2_PVT_ADDR_OP_INIT_ONES);
3170 if (err)
3171 return err;
3172 }
3173
Vivien Didelot9bda8892016-07-18 20:45:36 -04003174 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_POT)) {
Vivien Didelot08a01262016-05-09 13:22:50 -04003175 /* Clear the priority override table. */
Vivien Didelot9bda8892016-07-18 20:45:36 -04003176 err = mv88e6xxx_g2_clear_pot(chip);
3177 if (err)
3178 return err;
Vivien Didelot08a01262016-05-09 13:22:50 -04003179 }
3180
Vivien Didelot97299342016-07-18 20:45:30 -04003181 return 0;
Vivien Didelot08a01262016-05-09 13:22:50 -04003182}
3183
Vivien Didelotf81ec902016-05-09 13:22:58 -04003184static int mv88e6xxx_setup(struct dsa_switch *ds)
Guenter Roeckacdaffc2015-03-26 18:36:28 -07003185{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003186 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Vivien Didelot552238b2016-05-09 13:22:49 -04003187 int err;
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04003188 int i;
3189
Vivien Didelotfad09c72016-06-21 12:28:20 -04003190 chip->ds = ds;
3191 ds->slave_mii_bus = chip->mdio_bus;
Vivien Didelot552238b2016-05-09 13:22:49 -04003192
Vivien Didelotfad09c72016-06-21 12:28:20 -04003193 mutex_lock(&chip->reg_lock);
Vivien Didelot552238b2016-05-09 13:22:49 -04003194
Vivien Didelotfad09c72016-06-21 12:28:20 -04003195 err = mv88e6xxx_switch_reset(chip);
Andrew Lunn48ace4e2016-04-14 23:47:12 +02003196 if (err)
3197 goto unlock;
Andrew Lunn54d792f2015-05-06 01:09:47 +02003198
Vivien Didelot97299342016-07-18 20:45:30 -04003199 /* Setup Switch Port Registers */
3200 for (i = 0; i < chip->info->num_ports; i++) {
3201 err = mv88e6xxx_setup_port(chip, i);
3202 if (err)
3203 goto unlock;
3204 }
3205
3206 /* Setup Switch Global 1 Registers */
3207 err = mv88e6xxx_g1_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04003208 if (err)
3209 goto unlock;
3210
Vivien Didelot97299342016-07-18 20:45:30 -04003211 /* Setup Switch Global 2 Registers */
3212 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_GLOBAL2)) {
3213 err = mv88e6xxx_g2_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04003214 if (err)
3215 goto unlock;
3216 }
Andrew Lunn54d792f2015-05-06 01:09:47 +02003217
Vivien Didelot6b17e862015-08-13 12:52:18 -04003218unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04003219 mutex_unlock(&chip->reg_lock);
Andrew Lunndb687a52015-06-20 21:31:29 +02003220
Andrew Lunn48ace4e2016-04-14 23:47:12 +02003221 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02003222}
3223
Vivien Didelot3b4caa12016-07-18 20:45:34 -04003224static int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
3225{
3226 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
3227 int err;
3228
3229 mutex_lock(&chip->reg_lock);
3230
3231 /* Has an indirect Switch MAC/WoL/WoF register in Global 2? */
3232 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_SWITCH_MAC))
3233 err = mv88e6xxx_g2_set_switch_mac(chip, addr);
3234 else
3235 err = mv88e6xxx_g1_set_switch_mac(chip, addr);
3236
3237 mutex_unlock(&chip->reg_lock);
3238
3239 return err;
3240}
3241
Vivien Didelote57e5e72016-08-15 17:19:00 -04003242static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003243{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003244 struct mv88e6xxx_chip *chip = bus->priv;
Vivien Didelote57e5e72016-08-15 17:19:00 -04003245 u16 val;
3246 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003247
Vivien Didelote57e5e72016-08-15 17:19:00 -04003248 if (phy >= chip->info->num_ports)
Andrew Lunn158bc062016-04-28 21:24:06 -04003249 return 0xffff;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003250
Vivien Didelotfad09c72016-06-21 12:28:20 -04003251 mutex_lock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04003252 err = mv88e6xxx_phy_read(chip, phy, reg, &val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04003253 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04003254
3255 return err ? err : val;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003256}
3257
Vivien Didelote57e5e72016-08-15 17:19:00 -04003258static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003259{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003260 struct mv88e6xxx_chip *chip = bus->priv;
Vivien Didelote57e5e72016-08-15 17:19:00 -04003261 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003262
Vivien Didelote57e5e72016-08-15 17:19:00 -04003263 if (phy >= chip->info->num_ports)
Andrew Lunn158bc062016-04-28 21:24:06 -04003264 return 0xffff;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003265
Vivien Didelotfad09c72016-06-21 12:28:20 -04003266 mutex_lock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04003267 err = mv88e6xxx_phy_write(chip, phy, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04003268 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04003269
3270 return err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003271}
3272
Vivien Didelotfad09c72016-06-21 12:28:20 -04003273static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
Andrew Lunnb516d452016-06-04 21:17:06 +02003274 struct device_node *np)
3275{
3276 static int index;
3277 struct mii_bus *bus;
3278 int err;
3279
Andrew Lunnb516d452016-06-04 21:17:06 +02003280 if (np)
Vivien Didelotfad09c72016-06-21 12:28:20 -04003281 chip->mdio_np = of_get_child_by_name(np, "mdio");
Andrew Lunnb516d452016-06-04 21:17:06 +02003282
Vivien Didelotfad09c72016-06-21 12:28:20 -04003283 bus = devm_mdiobus_alloc(chip->dev);
Andrew Lunnb516d452016-06-04 21:17:06 +02003284 if (!bus)
3285 return -ENOMEM;
3286
Vivien Didelotfad09c72016-06-21 12:28:20 -04003287 bus->priv = (void *)chip;
Andrew Lunnb516d452016-06-04 21:17:06 +02003288 if (np) {
3289 bus->name = np->full_name;
3290 snprintf(bus->id, MII_BUS_ID_SIZE, "%s", np->full_name);
3291 } else {
3292 bus->name = "mv88e6xxx SMI";
3293 snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
3294 }
3295
3296 bus->read = mv88e6xxx_mdio_read;
3297 bus->write = mv88e6xxx_mdio_write;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003298 bus->parent = chip->dev;
Andrew Lunnb516d452016-06-04 21:17:06 +02003299
Vivien Didelotfad09c72016-06-21 12:28:20 -04003300 if (chip->mdio_np)
3301 err = of_mdiobus_register(bus, chip->mdio_np);
Andrew Lunnb516d452016-06-04 21:17:06 +02003302 else
3303 err = mdiobus_register(bus);
3304 if (err) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04003305 dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
Andrew Lunnb516d452016-06-04 21:17:06 +02003306 goto out;
3307 }
Vivien Didelotfad09c72016-06-21 12:28:20 -04003308 chip->mdio_bus = bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02003309
3310 return 0;
3311
3312out:
Vivien Didelotfad09c72016-06-21 12:28:20 -04003313 if (chip->mdio_np)
3314 of_node_put(chip->mdio_np);
Andrew Lunnb516d452016-06-04 21:17:06 +02003315
3316 return err;
3317}
3318
Vivien Didelotfad09c72016-06-21 12:28:20 -04003319static void mv88e6xxx_mdio_unregister(struct mv88e6xxx_chip *chip)
Andrew Lunnb516d452016-06-04 21:17:06 +02003320
3321{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003322 struct mii_bus *bus = chip->mdio_bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02003323
3324 mdiobus_unregister(bus);
3325
Vivien Didelotfad09c72016-06-21 12:28:20 -04003326 if (chip->mdio_np)
3327 of_node_put(chip->mdio_np);
Andrew Lunnb516d452016-06-04 21:17:06 +02003328}
3329
Guenter Roeckc22995c2015-07-25 09:42:28 -07003330#ifdef CONFIG_NET_DSA_HWMON
3331
3332static int mv88e61xx_get_temp(struct dsa_switch *ds, int *temp)
3333{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003334 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Vivien Didelot9c938292016-08-15 17:19:02 -04003335 u16 val;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003336 int ret;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003337
3338 *temp = 0;
3339
Vivien Didelotfad09c72016-06-21 12:28:20 -04003340 mutex_lock(&chip->reg_lock);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003341
Vivien Didelot9c938292016-08-15 17:19:02 -04003342 ret = mv88e6xxx_phy_write(chip, 0x0, 0x16, 0x6);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003343 if (ret < 0)
3344 goto error;
3345
3346 /* Enable temperature sensor */
Vivien Didelot9c938292016-08-15 17:19:02 -04003347 ret = mv88e6xxx_phy_read(chip, 0x0, 0x1a, &val);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003348 if (ret < 0)
3349 goto error;
3350
Vivien Didelot9c938292016-08-15 17:19:02 -04003351 ret = mv88e6xxx_phy_write(chip, 0x0, 0x1a, val | (1 << 5));
Guenter Roeckc22995c2015-07-25 09:42:28 -07003352 if (ret < 0)
3353 goto error;
3354
3355 /* Wait for temperature to stabilize */
3356 usleep_range(10000, 12000);
3357
Vivien Didelot9c938292016-08-15 17:19:02 -04003358 ret = mv88e6xxx_phy_read(chip, 0x0, 0x1a, &val);
3359 if (ret < 0)
Guenter Roeckc22995c2015-07-25 09:42:28 -07003360 goto error;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003361
3362 /* Disable temperature sensor */
Vivien Didelot9c938292016-08-15 17:19:02 -04003363 ret = mv88e6xxx_phy_write(chip, 0x0, 0x1a, val & ~(1 << 5));
Guenter Roeckc22995c2015-07-25 09:42:28 -07003364 if (ret < 0)
3365 goto error;
3366
3367 *temp = ((val & 0x1f) - 5) * 5;
3368
3369error:
Vivien Didelot9c938292016-08-15 17:19:02 -04003370 mv88e6xxx_phy_write(chip, 0x0, 0x16, 0x0);
Vivien Didelotfad09c72016-06-21 12:28:20 -04003371 mutex_unlock(&chip->reg_lock);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003372 return ret;
3373}
3374
3375static int mv88e63xx_get_temp(struct dsa_switch *ds, int *temp)
3376{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003377 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
3378 int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
Vivien Didelot9c938292016-08-15 17:19:02 -04003379 u16 val;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003380 int ret;
3381
3382 *temp = 0;
3383
Vivien Didelot9c938292016-08-15 17:19:02 -04003384 mutex_lock(&chip->reg_lock);
3385 ret = mv88e6xxx_phy_page_read(chip, phy, 6, 27, &val);
3386 mutex_unlock(&chip->reg_lock);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003387 if (ret < 0)
3388 return ret;
3389
Vivien Didelot9c938292016-08-15 17:19:02 -04003390 *temp = (val & 0xff) - 25;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003391
3392 return 0;
3393}
3394
Vivien Didelotf81ec902016-05-09 13:22:58 -04003395static int mv88e6xxx_get_temp(struct dsa_switch *ds, int *temp)
Guenter Roeckc22995c2015-07-25 09:42:28 -07003396{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003397 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Andrew Lunn158bc062016-04-28 21:24:06 -04003398
Vivien Didelotfad09c72016-06-21 12:28:20 -04003399 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP))
Vivien Didelot6594f612016-05-09 13:22:42 -04003400 return -EOPNOTSUPP;
3401
Vivien Didelotfad09c72016-06-21 12:28:20 -04003402 if (mv88e6xxx_6320_family(chip) || mv88e6xxx_6352_family(chip))
Guenter Roeckc22995c2015-07-25 09:42:28 -07003403 return mv88e63xx_get_temp(ds, temp);
3404
3405 return mv88e61xx_get_temp(ds, temp);
3406}
3407
Vivien Didelotf81ec902016-05-09 13:22:58 -04003408static int mv88e6xxx_get_temp_limit(struct dsa_switch *ds, int *temp)
Guenter Roeckc22995c2015-07-25 09:42:28 -07003409{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003410 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
3411 int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
Vivien Didelot9c938292016-08-15 17:19:02 -04003412 u16 val;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003413 int ret;
3414
Vivien Didelotfad09c72016-06-21 12:28:20 -04003415 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP_LIMIT))
Guenter Roeckc22995c2015-07-25 09:42:28 -07003416 return -EOPNOTSUPP;
3417
3418 *temp = 0;
3419
Vivien Didelot9c938292016-08-15 17:19:02 -04003420 mutex_lock(&chip->reg_lock);
3421 ret = mv88e6xxx_phy_page_read(chip, phy, 6, 26, &val);
3422 mutex_unlock(&chip->reg_lock);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003423 if (ret < 0)
3424 return ret;
3425
Vivien Didelot9c938292016-08-15 17:19:02 -04003426 *temp = (((val >> 8) & 0x1f) * 5) - 25;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003427
3428 return 0;
3429}
3430
Vivien Didelotf81ec902016-05-09 13:22:58 -04003431static int mv88e6xxx_set_temp_limit(struct dsa_switch *ds, int temp)
Guenter Roeckc22995c2015-07-25 09:42:28 -07003432{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003433 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
3434 int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
Vivien Didelot9c938292016-08-15 17:19:02 -04003435 u16 val;
3436 int err;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003437
Vivien Didelotfad09c72016-06-21 12:28:20 -04003438 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP_LIMIT))
Guenter Roeckc22995c2015-07-25 09:42:28 -07003439 return -EOPNOTSUPP;
3440
Vivien Didelot9c938292016-08-15 17:19:02 -04003441 mutex_lock(&chip->reg_lock);
3442 err = mv88e6xxx_phy_page_read(chip, phy, 6, 26, &val);
3443 if (err)
3444 goto unlock;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003445 temp = clamp_val(DIV_ROUND_CLOSEST(temp, 5) + 5, 0, 0x1f);
Vivien Didelot9c938292016-08-15 17:19:02 -04003446 err = mv88e6xxx_phy_page_write(chip, phy, 6, 26,
3447 (val & 0xe0ff) | (temp << 8));
3448unlock:
3449 mutex_unlock(&chip->reg_lock);
3450
3451 return err;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003452}
3453
Vivien Didelotf81ec902016-05-09 13:22:58 -04003454static int mv88e6xxx_get_temp_alarm(struct dsa_switch *ds, bool *alarm)
Guenter Roeckc22995c2015-07-25 09:42:28 -07003455{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003456 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
3457 int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
Vivien Didelot9c938292016-08-15 17:19:02 -04003458 u16 val;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003459 int ret;
3460
Vivien Didelotfad09c72016-06-21 12:28:20 -04003461 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP_LIMIT))
Guenter Roeckc22995c2015-07-25 09:42:28 -07003462 return -EOPNOTSUPP;
3463
3464 *alarm = false;
3465
Vivien Didelot9c938292016-08-15 17:19:02 -04003466 mutex_lock(&chip->reg_lock);
3467 ret = mv88e6xxx_phy_page_read(chip, phy, 6, 26, &val);
3468 mutex_unlock(&chip->reg_lock);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003469 if (ret < 0)
3470 return ret;
3471
Vivien Didelot9c938292016-08-15 17:19:02 -04003472 *alarm = !!(val & 0x40);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003473
3474 return 0;
3475}
3476#endif /* CONFIG_NET_DSA_HWMON */
3477
Vivien Didelot855b1932016-07-20 18:18:35 -04003478static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
3479{
3480 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
3481
3482 return chip->eeprom_len;
3483}
3484
3485static int mv88e6xxx_get_eeprom16(struct mv88e6xxx_chip *chip,
3486 struct ethtool_eeprom *eeprom, u8 *data)
3487{
3488 unsigned int offset = eeprom->offset;
3489 unsigned int len = eeprom->len;
3490 u16 val;
3491 int err;
3492
3493 eeprom->len = 0;
3494
3495 if (offset & 1) {
3496 err = mv88e6xxx_g2_eeprom_read16(chip, offset >> 1, &val);
3497 if (err)
3498 return err;
3499
3500 *data++ = (val >> 8) & 0xff;
3501
3502 offset++;
3503 len--;
3504 eeprom->len++;
3505 }
3506
3507 while (len >= 2) {
3508 err = mv88e6xxx_g2_eeprom_read16(chip, offset >> 1, &val);
3509 if (err)
3510 return err;
3511
3512 *data++ = val & 0xff;
3513 *data++ = (val >> 8) & 0xff;
3514
3515 offset += 2;
3516 len -= 2;
3517 eeprom->len += 2;
3518 }
3519
3520 if (len) {
3521 err = mv88e6xxx_g2_eeprom_read16(chip, offset >> 1, &val);
3522 if (err)
3523 return err;
3524
3525 *data++ = val & 0xff;
3526
3527 offset++;
3528 len--;
3529 eeprom->len++;
3530 }
3531
3532 return 0;
3533}
3534
3535static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
3536 struct ethtool_eeprom *eeprom, u8 *data)
3537{
3538 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
3539 int err;
3540
3541 mutex_lock(&chip->reg_lock);
3542
3543 if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_EEPROM16))
3544 err = mv88e6xxx_get_eeprom16(chip, eeprom, data);
3545 else
3546 err = -EOPNOTSUPP;
3547
3548 mutex_unlock(&chip->reg_lock);
3549
3550 if (err)
3551 return err;
3552
3553 eeprom->magic = 0xc3ec4951;
3554
3555 return 0;
3556}
3557
3558static int mv88e6xxx_set_eeprom16(struct mv88e6xxx_chip *chip,
3559 struct ethtool_eeprom *eeprom, u8 *data)
3560{
3561 unsigned int offset = eeprom->offset;
3562 unsigned int len = eeprom->len;
3563 u16 val;
3564 int err;
3565
3566 /* Ensure the RO WriteEn bit is set */
3567 err = mv88e6xxx_read(chip, REG_GLOBAL2, GLOBAL2_EEPROM_CMD, &val);
3568 if (err)
3569 return err;
3570
3571 if (!(val & GLOBAL2_EEPROM_CMD_WRITE_EN))
3572 return -EROFS;
3573
3574 eeprom->len = 0;
3575
3576 if (offset & 1) {
3577 err = mv88e6xxx_g2_eeprom_read16(chip, offset >> 1, &val);
3578 if (err)
3579 return err;
3580
3581 val = (*data++ << 8) | (val & 0xff);
3582
3583 err = mv88e6xxx_g2_eeprom_write16(chip, offset >> 1, val);
3584 if (err)
3585 return err;
3586
3587 offset++;
3588 len--;
3589 eeprom->len++;
3590 }
3591
3592 while (len >= 2) {
3593 val = *data++;
3594 val |= *data++ << 8;
3595
3596 err = mv88e6xxx_g2_eeprom_write16(chip, offset >> 1, val);
3597 if (err)
3598 return err;
3599
3600 offset += 2;
3601 len -= 2;
3602 eeprom->len += 2;
3603 }
3604
3605 if (len) {
3606 err = mv88e6xxx_g2_eeprom_read16(chip, offset >> 1, &val);
3607 if (err)
3608 return err;
3609
3610 val = (val & 0xff00) | *data++;
3611
3612 err = mv88e6xxx_g2_eeprom_write16(chip, offset >> 1, val);
3613 if (err)
3614 return err;
3615
3616 offset++;
3617 len--;
3618 eeprom->len++;
3619 }
3620
3621 return 0;
3622}
3623
3624static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
3625 struct ethtool_eeprom *eeprom, u8 *data)
3626{
3627 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
3628 int err;
3629
3630 if (eeprom->magic != 0xc3ec4951)
3631 return -EINVAL;
3632
3633 mutex_lock(&chip->reg_lock);
3634
3635 if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_EEPROM16))
3636 err = mv88e6xxx_set_eeprom16(chip, eeprom, data);
3637 else
3638 err = -EOPNOTSUPP;
3639
3640 mutex_unlock(&chip->reg_lock);
3641
3642 return err;
3643}
3644
Vivien Didelotf81ec902016-05-09 13:22:58 -04003645static const struct mv88e6xxx_info mv88e6xxx_table[] = {
3646 [MV88E6085] = {
3647 .prod_num = PORT_SWITCH_ID_PROD_NUM_6085,
3648 .family = MV88E6XXX_FAMILY_6097,
3649 .name = "Marvell 88E6085",
3650 .num_databases = 4096,
3651 .num_ports = 10,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003652 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003653 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003654 .flags = MV88E6XXX_FLAGS_FAMILY_6097,
3655 },
3656
3657 [MV88E6095] = {
3658 .prod_num = PORT_SWITCH_ID_PROD_NUM_6095,
3659 .family = MV88E6XXX_FAMILY_6095,
3660 .name = "Marvell 88E6095/88E6095F",
3661 .num_databases = 256,
3662 .num_ports = 11,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003663 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003664 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003665 .flags = MV88E6XXX_FLAGS_FAMILY_6095,
3666 },
3667
3668 [MV88E6123] = {
3669 .prod_num = PORT_SWITCH_ID_PROD_NUM_6123,
3670 .family = MV88E6XXX_FAMILY_6165,
3671 .name = "Marvell 88E6123",
3672 .num_databases = 4096,
3673 .num_ports = 3,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003674 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003675 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003676 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
3677 },
3678
3679 [MV88E6131] = {
3680 .prod_num = PORT_SWITCH_ID_PROD_NUM_6131,
3681 .family = MV88E6XXX_FAMILY_6185,
3682 .name = "Marvell 88E6131",
3683 .num_databases = 256,
3684 .num_ports = 8,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003685 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003686 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003687 .flags = MV88E6XXX_FLAGS_FAMILY_6185,
3688 },
3689
3690 [MV88E6161] = {
3691 .prod_num = PORT_SWITCH_ID_PROD_NUM_6161,
3692 .family = MV88E6XXX_FAMILY_6165,
3693 .name = "Marvell 88E6161",
3694 .num_databases = 4096,
3695 .num_ports = 6,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003696 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003697 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003698 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
3699 },
3700
3701 [MV88E6165] = {
3702 .prod_num = PORT_SWITCH_ID_PROD_NUM_6165,
3703 .family = MV88E6XXX_FAMILY_6165,
3704 .name = "Marvell 88E6165",
3705 .num_databases = 4096,
3706 .num_ports = 6,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003707 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003708 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003709 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
3710 },
3711
3712 [MV88E6171] = {
3713 .prod_num = PORT_SWITCH_ID_PROD_NUM_6171,
3714 .family = MV88E6XXX_FAMILY_6351,
3715 .name = "Marvell 88E6171",
3716 .num_databases = 4096,
3717 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003718 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003719 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003720 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
3721 },
3722
3723 [MV88E6172] = {
3724 .prod_num = PORT_SWITCH_ID_PROD_NUM_6172,
3725 .family = MV88E6XXX_FAMILY_6352,
3726 .name = "Marvell 88E6172",
3727 .num_databases = 4096,
3728 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003729 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003730 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003731 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
3732 },
3733
3734 [MV88E6175] = {
3735 .prod_num = PORT_SWITCH_ID_PROD_NUM_6175,
3736 .family = MV88E6XXX_FAMILY_6351,
3737 .name = "Marvell 88E6175",
3738 .num_databases = 4096,
3739 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003740 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003741 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003742 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
3743 },
3744
3745 [MV88E6176] = {
3746 .prod_num = PORT_SWITCH_ID_PROD_NUM_6176,
3747 .family = MV88E6XXX_FAMILY_6352,
3748 .name = "Marvell 88E6176",
3749 .num_databases = 4096,
3750 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003751 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003752 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003753 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
3754 },
3755
3756 [MV88E6185] = {
3757 .prod_num = PORT_SWITCH_ID_PROD_NUM_6185,
3758 .family = MV88E6XXX_FAMILY_6185,
3759 .name = "Marvell 88E6185",
3760 .num_databases = 256,
3761 .num_ports = 10,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003762 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003763 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003764 .flags = MV88E6XXX_FLAGS_FAMILY_6185,
3765 },
3766
3767 [MV88E6240] = {
3768 .prod_num = PORT_SWITCH_ID_PROD_NUM_6240,
3769 .family = MV88E6XXX_FAMILY_6352,
3770 .name = "Marvell 88E6240",
3771 .num_databases = 4096,
3772 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003773 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003774 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003775 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
3776 },
3777
3778 [MV88E6320] = {
3779 .prod_num = PORT_SWITCH_ID_PROD_NUM_6320,
3780 .family = MV88E6XXX_FAMILY_6320,
3781 .name = "Marvell 88E6320",
3782 .num_databases = 4096,
3783 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003784 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003785 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003786 .flags = MV88E6XXX_FLAGS_FAMILY_6320,
3787 },
3788
3789 [MV88E6321] = {
3790 .prod_num = PORT_SWITCH_ID_PROD_NUM_6321,
3791 .family = MV88E6XXX_FAMILY_6320,
3792 .name = "Marvell 88E6321",
3793 .num_databases = 4096,
3794 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003795 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003796 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003797 .flags = MV88E6XXX_FLAGS_FAMILY_6320,
3798 },
3799
3800 [MV88E6350] = {
3801 .prod_num = PORT_SWITCH_ID_PROD_NUM_6350,
3802 .family = MV88E6XXX_FAMILY_6351,
3803 .name = "Marvell 88E6350",
3804 .num_databases = 4096,
3805 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003806 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003807 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003808 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
3809 },
3810
3811 [MV88E6351] = {
3812 .prod_num = PORT_SWITCH_ID_PROD_NUM_6351,
3813 .family = MV88E6XXX_FAMILY_6351,
3814 .name = "Marvell 88E6351",
3815 .num_databases = 4096,
3816 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003817 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003818 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003819 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
3820 },
3821
3822 [MV88E6352] = {
3823 .prod_num = PORT_SWITCH_ID_PROD_NUM_6352,
3824 .family = MV88E6XXX_FAMILY_6352,
3825 .name = "Marvell 88E6352",
3826 .num_databases = 4096,
3827 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003828 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003829 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003830 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
3831 },
3832};
3833
Vivien Didelot5f7c0362016-06-20 13:14:04 -04003834static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
Vivien Didelotb9b37712015-10-30 19:39:48 -04003835{
Vivien Didelota439c062016-04-17 13:23:58 -04003836 int i;
Vivien Didelotb9b37712015-10-30 19:39:48 -04003837
Vivien Didelot5f7c0362016-06-20 13:14:04 -04003838 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
3839 if (mv88e6xxx_table[i].prod_num == prod_num)
3840 return &mv88e6xxx_table[i];
Vivien Didelotb9b37712015-10-30 19:39:48 -04003841
Vivien Didelotb9b37712015-10-30 19:39:48 -04003842 return NULL;
3843}
3844
Vivien Didelotfad09c72016-06-21 12:28:20 -04003845static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003846{
3847 const struct mv88e6xxx_info *info;
Vivien Didelot8f6345b2016-07-20 18:18:36 -04003848 unsigned int prod_num, rev;
3849 u16 id;
3850 int err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003851
Vivien Didelot8f6345b2016-07-20 18:18:36 -04003852 mutex_lock(&chip->reg_lock);
3853 err = mv88e6xxx_port_read(chip, 0, PORT_SWITCH_ID, &id);
3854 mutex_unlock(&chip->reg_lock);
3855 if (err)
3856 return err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003857
3858 prod_num = (id & 0xfff0) >> 4;
3859 rev = id & 0x000f;
3860
3861 info = mv88e6xxx_lookup_info(prod_num);
3862 if (!info)
3863 return -ENODEV;
3864
Vivien Didelotcaac8542016-06-20 13:14:09 -04003865 /* Update the compatible info with the probed one */
Vivien Didelotfad09c72016-06-21 12:28:20 -04003866 chip->info = info;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003867
Vivien Didelotfad09c72016-06-21 12:28:20 -04003868 dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
3869 chip->info->prod_num, chip->info->name, rev);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003870
3871 return 0;
3872}
3873
Vivien Didelotfad09c72016-06-21 12:28:20 -04003874static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
Vivien Didelot469d7292016-06-20 13:14:06 -04003875{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003876 struct mv88e6xxx_chip *chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04003877
Vivien Didelotfad09c72016-06-21 12:28:20 -04003878 chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
3879 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04003880 return NULL;
3881
Vivien Didelotfad09c72016-06-21 12:28:20 -04003882 chip->dev = dev;
Vivien Didelot469d7292016-06-20 13:14:06 -04003883
Vivien Didelotfad09c72016-06-21 12:28:20 -04003884 mutex_init(&chip->reg_lock);
Vivien Didelot469d7292016-06-20 13:14:06 -04003885
Vivien Didelotfad09c72016-06-21 12:28:20 -04003886 return chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04003887}
3888
Vivien Didelote57e5e72016-08-15 17:19:00 -04003889static const struct mv88e6xxx_ops mv88e6xxx_phy_ops = {
3890 .read = mv88e6xxx_read,
3891 .write = mv88e6xxx_write,
3892};
3893
3894static void mv88e6xxx_phy_init(struct mv88e6xxx_chip *chip)
3895{
3896 if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_SMI_PHY)) {
3897 chip->phy_ops = &mv88e6xxx_g2_smi_phy_ops;
3898 } else if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU)) {
3899 chip->phy_ops = &mv88e6xxx_phy_ppu_ops;
3900 mv88e6xxx_ppu_state_init(chip);
3901 } else {
3902 chip->phy_ops = &mv88e6xxx_phy_ops;
3903 }
3904}
3905
Vivien Didelotfad09c72016-06-21 12:28:20 -04003906static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003907 struct mii_bus *bus, int sw_addr)
3908{
3909 /* ADDR[0] pin is unavailable externally and considered zero */
3910 if (sw_addr & 0x1)
3911 return -EINVAL;
3912
Vivien Didelot914b32f2016-06-20 13:14:11 -04003913 if (sw_addr == 0)
Vivien Didelotfad09c72016-06-21 12:28:20 -04003914 chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
Vivien Didelota0ffff22016-08-15 17:18:58 -04003915 else if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_MULTI_CHIP))
Vivien Didelotfad09c72016-06-21 12:28:20 -04003916 chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
Vivien Didelot914b32f2016-06-20 13:14:11 -04003917 else
3918 return -EINVAL;
3919
Vivien Didelotfad09c72016-06-21 12:28:20 -04003920 chip->bus = bus;
3921 chip->sw_addr = sw_addr;
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003922
3923 return 0;
3924}
3925
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02003926static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
3927 struct device *host_dev, int sw_addr,
3928 void **priv)
Andrew Lunna77d43f2016-04-13 02:40:42 +02003929{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003930 struct mv88e6xxx_chip *chip;
Vivien Didelota439c062016-04-17 13:23:58 -04003931 struct mii_bus *bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02003932 int err;
Andrew Lunna77d43f2016-04-13 02:40:42 +02003933
Vivien Didelota439c062016-04-17 13:23:58 -04003934 bus = dsa_host_dev_to_mii_bus(host_dev);
Andrew Lunnc1569132016-04-13 02:40:45 +02003935 if (!bus)
3936 return NULL;
3937
Vivien Didelotfad09c72016-06-21 12:28:20 -04003938 chip = mv88e6xxx_alloc_chip(dsa_dev);
3939 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04003940 return NULL;
3941
Vivien Didelotcaac8542016-06-20 13:14:09 -04003942 /* Legacy SMI probing will only support chips similar to 88E6085 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04003943 chip->info = &mv88e6xxx_table[MV88E6085];
Vivien Didelotcaac8542016-06-20 13:14:09 -04003944
Vivien Didelotfad09c72016-06-21 12:28:20 -04003945 err = mv88e6xxx_smi_init(chip, bus, sw_addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003946 if (err)
3947 goto free;
3948
Vivien Didelotfad09c72016-06-21 12:28:20 -04003949 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003950 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04003951 goto free;
Vivien Didelota439c062016-04-17 13:23:58 -04003952
Vivien Didelote57e5e72016-08-15 17:19:00 -04003953 mv88e6xxx_phy_init(chip);
3954
Vivien Didelotfad09c72016-06-21 12:28:20 -04003955 err = mv88e6xxx_mdio_register(chip, NULL);
Andrew Lunnb516d452016-06-04 21:17:06 +02003956 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04003957 goto free;
Andrew Lunnb516d452016-06-04 21:17:06 +02003958
Vivien Didelotfad09c72016-06-21 12:28:20 -04003959 *priv = chip;
Vivien Didelota439c062016-04-17 13:23:58 -04003960
Vivien Didelotfad09c72016-06-21 12:28:20 -04003961 return chip->info->name;
Vivien Didelot469d7292016-06-20 13:14:06 -04003962free:
Vivien Didelotfad09c72016-06-21 12:28:20 -04003963 devm_kfree(dsa_dev, chip);
Vivien Didelot469d7292016-06-20 13:14:06 -04003964
3965 return NULL;
Andrew Lunna77d43f2016-04-13 02:40:42 +02003966}
3967
Vivien Didelot57d32312016-06-20 13:13:58 -04003968static struct dsa_switch_driver mv88e6xxx_switch_driver = {
Vivien Didelotf81ec902016-05-09 13:22:58 -04003969 .tag_protocol = DSA_TAG_PROTO_EDSA,
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02003970 .probe = mv88e6xxx_drv_probe,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003971 .setup = mv88e6xxx_setup,
3972 .set_addr = mv88e6xxx_set_addr,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003973 .adjust_link = mv88e6xxx_adjust_link,
3974 .get_strings = mv88e6xxx_get_strings,
3975 .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
3976 .get_sset_count = mv88e6xxx_get_sset_count,
3977 .set_eee = mv88e6xxx_set_eee,
3978 .get_eee = mv88e6xxx_get_eee,
3979#ifdef CONFIG_NET_DSA_HWMON
3980 .get_temp = mv88e6xxx_get_temp,
3981 .get_temp_limit = mv88e6xxx_get_temp_limit,
3982 .set_temp_limit = mv88e6xxx_set_temp_limit,
3983 .get_temp_alarm = mv88e6xxx_get_temp_alarm,
3984#endif
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003985 .get_eeprom_len = mv88e6xxx_get_eeprom_len,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003986 .get_eeprom = mv88e6xxx_get_eeprom,
3987 .set_eeprom = mv88e6xxx_set_eeprom,
3988 .get_regs_len = mv88e6xxx_get_regs_len,
3989 .get_regs = mv88e6xxx_get_regs,
Vivien Didelot2cfcd962016-07-18 20:45:40 -04003990 .set_ageing_time = mv88e6xxx_set_ageing_time,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003991 .port_bridge_join = mv88e6xxx_port_bridge_join,
3992 .port_bridge_leave = mv88e6xxx_port_bridge_leave,
3993 .port_stp_state_set = mv88e6xxx_port_stp_state_set,
3994 .port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
3995 .port_vlan_prepare = mv88e6xxx_port_vlan_prepare,
3996 .port_vlan_add = mv88e6xxx_port_vlan_add,
3997 .port_vlan_del = mv88e6xxx_port_vlan_del,
3998 .port_vlan_dump = mv88e6xxx_port_vlan_dump,
3999 .port_fdb_prepare = mv88e6xxx_port_fdb_prepare,
4000 .port_fdb_add = mv88e6xxx_port_fdb_add,
4001 .port_fdb_del = mv88e6xxx_port_fdb_del,
4002 .port_fdb_dump = mv88e6xxx_port_fdb_dump,
4003};
4004
Vivien Didelotfad09c72016-06-21 12:28:20 -04004005static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip,
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004006 struct device_node *np)
4007{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004008 struct device *dev = chip->dev;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004009 struct dsa_switch *ds;
4010
4011 ds = devm_kzalloc(dev, sizeof(*ds), GFP_KERNEL);
4012 if (!ds)
4013 return -ENOMEM;
4014
4015 ds->dev = dev;
Vivien Didelotfad09c72016-06-21 12:28:20 -04004016 ds->priv = chip;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004017 ds->drv = &mv88e6xxx_switch_driver;
4018
4019 dev_set_drvdata(dev, ds);
4020
4021 return dsa_register_switch(ds, np);
4022}
4023
Vivien Didelotfad09c72016-06-21 12:28:20 -04004024static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004025{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004026 dsa_unregister_switch(chip->ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004027}
4028
Vivien Didelot57d32312016-06-20 13:13:58 -04004029static int mv88e6xxx_probe(struct mdio_device *mdiodev)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004030{
4031 struct device *dev = &mdiodev->dev;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004032 struct device_node *np = dev->of_node;
Vivien Didelotcaac8542016-06-20 13:14:09 -04004033 const struct mv88e6xxx_info *compat_info;
Vivien Didelotfad09c72016-06-21 12:28:20 -04004034 struct mv88e6xxx_chip *chip;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004035 u32 eeprom_len;
Andrew Lunn52638f72016-05-10 23:27:22 +02004036 int err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004037
Vivien Didelotcaac8542016-06-20 13:14:09 -04004038 compat_info = of_device_get_match_data(dev);
4039 if (!compat_info)
4040 return -EINVAL;
4041
Vivien Didelotfad09c72016-06-21 12:28:20 -04004042 chip = mv88e6xxx_alloc_chip(dev);
4043 if (!chip)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004044 return -ENOMEM;
4045
Vivien Didelotfad09c72016-06-21 12:28:20 -04004046 chip->info = compat_info;
Vivien Didelotcaac8542016-06-20 13:14:09 -04004047
Vivien Didelotfad09c72016-06-21 12:28:20 -04004048 err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004049 if (err)
4050 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004051
Vivien Didelotfad09c72016-06-21 12:28:20 -04004052 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004053 if (err)
4054 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004055
Vivien Didelote57e5e72016-08-15 17:19:00 -04004056 mv88e6xxx_phy_init(chip);
4057
Vivien Didelotfad09c72016-06-21 12:28:20 -04004058 chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_ASIS);
4059 if (IS_ERR(chip->reset))
4060 return PTR_ERR(chip->reset);
Andrew Lunn52638f72016-05-10 23:27:22 +02004061
Vivien Didelot855b1932016-07-20 18:18:35 -04004062 if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_EEPROM16) &&
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004063 !of_property_read_u32(np, "eeprom-length", &eeprom_len))
Vivien Didelotfad09c72016-06-21 12:28:20 -04004064 chip->eeprom_len = eeprom_len;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004065
Vivien Didelotfad09c72016-06-21 12:28:20 -04004066 err = mv88e6xxx_mdio_register(chip, np);
Andrew Lunnb516d452016-06-04 21:17:06 +02004067 if (err)
4068 return err;
4069
Vivien Didelotfad09c72016-06-21 12:28:20 -04004070 err = mv88e6xxx_register_switch(chip, np);
Andrew Lunn83c0afa2016-06-04 21:17:07 +02004071 if (err) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04004072 mv88e6xxx_mdio_unregister(chip);
Andrew Lunn83c0afa2016-06-04 21:17:07 +02004073 return err;
4074 }
4075
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004076 return 0;
4077}
4078
4079static void mv88e6xxx_remove(struct mdio_device *mdiodev)
4080{
4081 struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
Vivien Didelotfad09c72016-06-21 12:28:20 -04004082 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004083
Vivien Didelotfad09c72016-06-21 12:28:20 -04004084 mv88e6xxx_unregister_switch(chip);
4085 mv88e6xxx_mdio_unregister(chip);
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004086}
4087
4088static const struct of_device_id mv88e6xxx_of_match[] = {
Vivien Didelotcaac8542016-06-20 13:14:09 -04004089 {
4090 .compatible = "marvell,mv88e6085",
4091 .data = &mv88e6xxx_table[MV88E6085],
4092 },
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004093 { /* sentinel */ },
4094};
4095
4096MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);
4097
4098static struct mdio_driver mv88e6xxx_driver = {
4099 .probe = mv88e6xxx_probe,
4100 .remove = mv88e6xxx_remove,
4101 .mdiodrv.driver = {
4102 .name = "mv88e6085",
4103 .of_match_table = mv88e6xxx_of_match,
4104 },
4105};
4106
Ben Hutchings98e67302011-11-25 14:36:19 +00004107static int __init mv88e6xxx_init(void)
4108{
Vivien Didelotf81ec902016-05-09 13:22:58 -04004109 register_switch_driver(&mv88e6xxx_switch_driver);
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004110 return mdio_driver_register(&mv88e6xxx_driver);
Ben Hutchings98e67302011-11-25 14:36:19 +00004111}
4112module_init(mv88e6xxx_init);
4113
4114static void __exit mv88e6xxx_cleanup(void)
4115{
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004116 mdio_driver_unregister(&mv88e6xxx_driver);
Vivien Didelotf81ec902016-05-09 13:22:58 -04004117 unregister_switch_driver(&mv88e6xxx_switch_driver);
Ben Hutchings98e67302011-11-25 14:36:19 +00004118}
4119module_exit(mv88e6xxx_cleanup);
Ben Hutchings3d825ed2011-11-25 14:37:16 +00004120
4121MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
4122MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
4123MODULE_LICENSE("GPL");