blob: cbbb02a6b13b463c9bfdf8b1bad21f45cde0b4cd [file] [log] [blame]
Sujith55624202010-01-08 10:36:02 +05301/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Sujith55624202010-01-08 10:36:02 +05303 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Joe Perches516304b2012-03-18 17:30:52 -070017#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
18
Alexey Dobriyanb7f080c2011-06-16 11:01:34 +000019#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090020#include <linux/slab.h>
Felix Fietkau6fb1b1e2011-03-19 13:55:39 +010021#include <linux/ath9k_platform.h>
Paul Gortmaker9d9779e2011-07-03 15:21:01 -040022#include <linux/module.h>
Simon Wunderliche93d0832013-01-08 14:48:58 +010023#include <linux/relay.h>
Oleksij Rempelb0a1ae92013-05-24 20:30:59 +020024#include <net/ieee80211_radiotap.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090025
Sujith55624202010-01-08 10:36:02 +053026#include "ath9k.h"
27
Gabor Juhosab5c4f72012-12-10 15:30:28 +010028struct ath9k_eeprom_ctx {
29 struct completion complete;
30 struct ath_hw *ah;
31};
32
Sujith55624202010-01-08 10:36:02 +053033static char *dev_info = "ath9k";
34
35MODULE_AUTHOR("Atheros Communications");
36MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
37MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
38MODULE_LICENSE("Dual BSD/GPL");
39
40static unsigned int ath9k_debug = ATH_DBG_DEFAULT;
41module_param_named(debug, ath9k_debug, uint, 0);
42MODULE_PARM_DESC(debug, "Debugging mask");
43
John W. Linville3e6109c2011-01-05 09:39:17 -050044int ath9k_modparam_nohwcrypt;
45module_param_named(nohwcrypt, ath9k_modparam_nohwcrypt, int, 0444);
Sujith55624202010-01-08 10:36:02 +053046MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption");
47
Vivek Natarajan93dbbcc2010-08-25 19:34:52 +053048int led_blink;
Vivek Natarajan9a75c2f2010-06-22 11:52:37 +053049module_param_named(blink, led_blink, int, 0444);
50MODULE_PARM_DESC(blink, "Enable LED blink on activity");
51
Vasanthakumar Thiagarajan8f5dcb12010-11-26 06:10:06 -080052static int ath9k_btcoex_enable;
53module_param_named(btcoex_enable, ath9k_btcoex_enable, int, 0444);
54MODULE_PARM_DESC(btcoex_enable, "Enable wifi-BT coexistence");
55
Sujith Manoharan63081302013-08-04 14:21:55 +053056static int ath9k_bt_ant_diversity;
57module_param_named(bt_ant_diversity, ath9k_bt_ant_diversity, int, 0444);
58MODULE_PARM_DESC(bt_ant_diversity, "Enable WLAN/BT RX antenna diversity");
Sujith Manoharane09f2dc2012-09-16 08:06:56 +053059
Sujith Manoharan82983832014-02-04 08:37:53 +053060static int ath9k_ps_enable;
61module_param_named(ps_enable, ath9k_ps_enable, int, 0444);
62MODULE_PARM_DESC(ps_enable, "Enable WLAN PowerSave");
63
Rajkumar Manoharand5847472010-12-20 14:39:51 +053064bool is_ath9k_unloaded;
Sujith55624202010-01-08 10:36:02 +053065
Felix Fietkau0cf55c22011-02-27 22:26:40 +010066#ifdef CONFIG_MAC80211_LEDS
67static const struct ieee80211_tpt_blink ath9k_tpt_blink[] = {
68 { .throughput = 0 * 1024, .blink_time = 334 },
69 { .throughput = 1 * 1024, .blink_time = 260 },
70 { .throughput = 5 * 1024, .blink_time = 220 },
71 { .throughput = 10 * 1024, .blink_time = 190 },
72 { .throughput = 20 * 1024, .blink_time = 170 },
73 { .throughput = 50 * 1024, .blink_time = 150 },
74 { .throughput = 70 * 1024, .blink_time = 130 },
75 { .throughput = 100 * 1024, .blink_time = 110 },
76 { .throughput = 200 * 1024, .blink_time = 80 },
77 { .throughput = 300 * 1024, .blink_time = 50 },
78};
79#endif
80
Sujith285f2dd2010-01-08 10:36:07 +053081static void ath9k_deinit_softc(struct ath_softc *sc);
Sujith55624202010-01-08 10:36:02 +053082
83/*
84 * Read and write, they both share the same lock. We do this to serialize
85 * reads and writes on Atheros 802.11n PCI devices only. This is required
86 * as the FIFO on these devices can only accept sanely 2 requests.
87 */
88
89static void ath9k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
90{
91 struct ath_hw *ah = (struct ath_hw *) hw_priv;
92 struct ath_common *common = ath9k_hw_common(ah);
93 struct ath_softc *sc = (struct ath_softc *) common->priv;
94
Felix Fietkauf3eef642012-03-14 16:40:25 +010095 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_ON) {
Sujith55624202010-01-08 10:36:02 +053096 unsigned long flags;
97 spin_lock_irqsave(&sc->sc_serial_rw, flags);
98 iowrite32(val, sc->mem + reg_offset);
99 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
100 } else
101 iowrite32(val, sc->mem + reg_offset);
102}
103
104static unsigned int ath9k_ioread32(void *hw_priv, u32 reg_offset)
105{
106 struct ath_hw *ah = (struct ath_hw *) hw_priv;
107 struct ath_common *common = ath9k_hw_common(ah);
108 struct ath_softc *sc = (struct ath_softc *) common->priv;
109 u32 val;
110
Felix Fietkauf3eef642012-03-14 16:40:25 +0100111 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_ON) {
Sujith55624202010-01-08 10:36:02 +0530112 unsigned long flags;
113 spin_lock_irqsave(&sc->sc_serial_rw, flags);
114 val = ioread32(sc->mem + reg_offset);
115 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
116 } else
117 val = ioread32(sc->mem + reg_offset);
118 return val;
119}
120
Rajkumar Manoharan5479de62011-07-17 11:43:02 +0530121static unsigned int __ath9k_reg_rmw(struct ath_softc *sc, u32 reg_offset,
122 u32 set, u32 clr)
123{
124 u32 val;
125
126 val = ioread32(sc->mem + reg_offset);
127 val &= ~clr;
128 val |= set;
129 iowrite32(val, sc->mem + reg_offset);
130
131 return val;
132}
133
Felix Fietkau845e03c2011-03-23 20:57:25 +0100134static unsigned int ath9k_reg_rmw(void *hw_priv, u32 reg_offset, u32 set, u32 clr)
135{
136 struct ath_hw *ah = (struct ath_hw *) hw_priv;
137 struct ath_common *common = ath9k_hw_common(ah);
138 struct ath_softc *sc = (struct ath_softc *) common->priv;
139 unsigned long uninitialized_var(flags);
140 u32 val;
141
Felix Fietkauf3eef642012-03-14 16:40:25 +0100142 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_ON) {
Felix Fietkau845e03c2011-03-23 20:57:25 +0100143 spin_lock_irqsave(&sc->sc_serial_rw, flags);
Rajkumar Manoharan5479de62011-07-17 11:43:02 +0530144 val = __ath9k_reg_rmw(sc, reg_offset, set, clr);
Felix Fietkau845e03c2011-03-23 20:57:25 +0100145 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
Rajkumar Manoharan5479de62011-07-17 11:43:02 +0530146 } else
147 val = __ath9k_reg_rmw(sc, reg_offset, set, clr);
Felix Fietkau845e03c2011-03-23 20:57:25 +0100148
149 return val;
150}
151
Sujith55624202010-01-08 10:36:02 +0530152/**************************/
153/* Initialization */
154/**************************/
155
Luis R. Rodriguez0c0280b2013-01-11 18:39:36 +0000156static void ath9k_reg_notifier(struct wiphy *wiphy,
157 struct regulatory_request *request)
Sujith55624202010-01-08 10:36:02 +0530158{
159 struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
Felix Fietkau9ac586152011-01-24 19:23:18 +0100160 struct ath_softc *sc = hw->priv;
Rajkumar Manoharan687f5452011-12-08 23:59:25 +0530161 struct ath_hw *ah = sc->sc_ah;
162 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
Sujith55624202010-01-08 10:36:02 +0530163
Luis R. Rodriguez0c0280b2013-01-11 18:39:36 +0000164 ath_reg_notifier_apply(wiphy, request, reg);
Rajkumar Manoharan687f5452011-12-08 23:59:25 +0530165
166 /* Set tx power */
167 if (ah->curchan) {
168 sc->config.txpowlimit = 2 * ah->curchan->chan->max_power;
169 ath9k_ps_wakeup(sc);
170 ath9k_hw_set_txpowerlimit(ah, sc->config.txpowlimit, false);
171 sc->curtxpow = ath9k_hw_regulatory(ah)->power_limit;
Zefir Kurtisi73e49372013-04-03 18:31:31 +0200172 /* synchronize DFS detector if regulatory domain changed */
173 if (sc->dfs_detector != NULL)
174 sc->dfs_detector->set_dfs_domain(sc->dfs_detector,
175 request->dfs_region);
Rajkumar Manoharan687f5452011-12-08 23:59:25 +0530176 ath9k_ps_restore(sc);
177 }
Sujith55624202010-01-08 10:36:02 +0530178}
179
180/*
181 * This function will allocate both the DMA descriptor structure, and the
182 * buffers it contains. These are used to contain the descriptors used
183 * by the system.
184*/
185int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
186 struct list_head *head, const char *name,
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400187 int nbuf, int ndesc, bool is_tx)
Sujith55624202010-01-08 10:36:02 +0530188{
Sujith55624202010-01-08 10:36:02 +0530189 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400190 u8 *ds;
Felix Fietkaub81950b12012-12-12 13:14:22 +0100191 int i, bsize, desc_len;
Sujith55624202010-01-08 10:36:02 +0530192
Joe Perchesd2182b62011-12-15 14:55:53 -0800193 ath_dbg(common, CONFIG, "%s DMA: %u buffers %u desc/buf\n",
Joe Perches226afe62010-12-02 19:12:37 -0800194 name, nbuf, ndesc);
Sujith55624202010-01-08 10:36:02 +0530195
196 INIT_LIST_HEAD(head);
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400197
198 if (is_tx)
199 desc_len = sc->sc_ah->caps.tx_desc_len;
200 else
201 desc_len = sizeof(struct ath_desc);
202
Sujith55624202010-01-08 10:36:02 +0530203 /* ath_desc must be a multiple of DWORDs */
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400204 if ((desc_len % 4) != 0) {
Joe Perches38002762010-12-02 19:12:36 -0800205 ath_err(common, "ath_desc not DWORD aligned\n");
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400206 BUG_ON((desc_len % 4) != 0);
Felix Fietkaub81950b12012-12-12 13:14:22 +0100207 return -ENOMEM;
Sujith55624202010-01-08 10:36:02 +0530208 }
209
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400210 dd->dd_desc_len = desc_len * nbuf * ndesc;
Sujith55624202010-01-08 10:36:02 +0530211
212 /*
213 * Need additional DMA memory because we can't use
214 * descriptors that cross the 4K page boundary. Assume
215 * one skipped descriptor per 4K page.
216 */
217 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_4KB_SPLITTRANS)) {
218 u32 ndesc_skipped =
219 ATH_DESC_4KB_BOUND_NUM_SKIPPED(dd->dd_desc_len);
220 u32 dma_len;
221
222 while (ndesc_skipped) {
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400223 dma_len = ndesc_skipped * desc_len;
Sujith55624202010-01-08 10:36:02 +0530224 dd->dd_desc_len += dma_len;
225
226 ndesc_skipped = ATH_DESC_4KB_BOUND_NUM_SKIPPED(dma_len);
Joe Perchesee289b62010-05-17 22:47:34 -0700227 }
Sujith55624202010-01-08 10:36:02 +0530228 }
229
230 /* allocate descriptors */
Felix Fietkaub81950b12012-12-12 13:14:22 +0100231 dd->dd_desc = dmam_alloc_coherent(sc->dev, dd->dd_desc_len,
232 &dd->dd_desc_paddr, GFP_KERNEL);
233 if (!dd->dd_desc)
234 return -ENOMEM;
235
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400236 ds = (u8 *) dd->dd_desc;
Joe Perchesd2182b62011-12-15 14:55:53 -0800237 ath_dbg(common, CONFIG, "%s DMA map: %p (%u) -> %llx (%u)\n",
Joe Perches226afe62010-12-02 19:12:37 -0800238 name, ds, (u32) dd->dd_desc_len,
239 ito64(dd->dd_desc_paddr), /*XXX*/(u32) dd->dd_desc_len);
Sujith55624202010-01-08 10:36:02 +0530240
241 /* allocate buffers */
Felix Fietkau1a04d592013-10-11 23:30:52 +0200242 if (is_tx) {
243 struct ath_buf *bf;
Sujith55624202010-01-08 10:36:02 +0530244
Felix Fietkau1a04d592013-10-11 23:30:52 +0200245 bsize = sizeof(struct ath_buf) * nbuf;
246 bf = devm_kzalloc(sc->dev, bsize, GFP_KERNEL);
247 if (!bf)
248 return -ENOMEM;
Sujith55624202010-01-08 10:36:02 +0530249
Felix Fietkau1a04d592013-10-11 23:30:52 +0200250 for (i = 0; i < nbuf; i++, bf++, ds += (desc_len * ndesc)) {
251 bf->bf_desc = ds;
252 bf->bf_daddr = DS2PHYS(dd, ds);
Sujith55624202010-01-08 10:36:02 +0530253
Felix Fietkau1a04d592013-10-11 23:30:52 +0200254 if (!(sc->sc_ah->caps.hw_caps &
255 ATH9K_HW_CAP_4KB_SPLITTRANS)) {
256 /*
257 * Skip descriptor addresses which can cause 4KB
258 * boundary crossing (addr + length) with a 32 dword
259 * descriptor fetch.
260 */
261 while (ATH_DESC_4KB_BOUND_CHECK(bf->bf_daddr)) {
262 BUG_ON((caddr_t) bf->bf_desc >=
263 ((caddr_t) dd->dd_desc +
264 dd->dd_desc_len));
265
266 ds += (desc_len * ndesc);
267 bf->bf_desc = ds;
268 bf->bf_daddr = DS2PHYS(dd, ds);
269 }
Sujith55624202010-01-08 10:36:02 +0530270 }
Felix Fietkau1a04d592013-10-11 23:30:52 +0200271 list_add_tail(&bf->list, head);
Sujith55624202010-01-08 10:36:02 +0530272 }
Felix Fietkau1a04d592013-10-11 23:30:52 +0200273 } else {
274 struct ath_rxbuf *bf;
275
276 bsize = sizeof(struct ath_rxbuf) * nbuf;
277 bf = devm_kzalloc(sc->dev, bsize, GFP_KERNEL);
278 if (!bf)
279 return -ENOMEM;
280
281 for (i = 0; i < nbuf; i++, bf++, ds += (desc_len * ndesc)) {
282 bf->bf_desc = ds;
283 bf->bf_daddr = DS2PHYS(dd, ds);
284
285 if (!(sc->sc_ah->caps.hw_caps &
286 ATH9K_HW_CAP_4KB_SPLITTRANS)) {
287 /*
288 * Skip descriptor addresses which can cause 4KB
289 * boundary crossing (addr + length) with a 32 dword
290 * descriptor fetch.
291 */
292 while (ATH_DESC_4KB_BOUND_CHECK(bf->bf_daddr)) {
293 BUG_ON((caddr_t) bf->bf_desc >=
294 ((caddr_t) dd->dd_desc +
295 dd->dd_desc_len));
296
297 ds += (desc_len * ndesc);
298 bf->bf_desc = ds;
299 bf->bf_daddr = DS2PHYS(dd, ds);
300 }
301 }
302 list_add_tail(&bf->list, head);
303 }
Sujith55624202010-01-08 10:36:02 +0530304 }
305 return 0;
Sujith55624202010-01-08 10:36:02 +0530306}
307
Sujith285f2dd2010-01-08 10:36:07 +0530308static int ath9k_init_queues(struct ath_softc *sc)
309{
Sujith285f2dd2010-01-08 10:36:07 +0530310 int i = 0;
Sujith55624202010-01-08 10:36:02 +0530311
Sujith285f2dd2010-01-08 10:36:07 +0530312 sc->beacon.beaconq = ath9k_hw_beaconq_setup(sc->sc_ah);
Sujith285f2dd2010-01-08 10:36:07 +0530313 sc->beacon.cabq = ath_txq_setup(sc, ATH9K_TX_QUEUE_CAB, 0);
Sujith285f2dd2010-01-08 10:36:07 +0530314 ath_cabq_update(sc);
315
Felix Fietkauf2c7a792013-06-07 18:12:00 +0200316 sc->tx.uapsdq = ath_txq_setup(sc, ATH9K_TX_QUEUE_UAPSD, 0);
317
Sujith Manoharanbea843c2012-11-21 18:13:10 +0530318 for (i = 0; i < IEEE80211_NUM_ACS; i++) {
Felix Fietkau066dae92010-11-07 14:59:39 +0100319 sc->tx.txq_map[i] = ath_txq_setup(sc, ATH9K_TX_QUEUE_DATA, i);
Ben Greear60f2d1d2011-01-09 23:11:52 -0800320 sc->tx.txq_map[i]->mac80211_qnum = i;
Felix Fietkau7702e782012-07-15 19:53:35 +0200321 sc->tx.txq_max_pending[i] = ATH_MAX_QDEPTH;
Ben Greear60f2d1d2011-01-09 23:11:52 -0800322 }
Sujith285f2dd2010-01-08 10:36:07 +0530323 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530324}
325
Sujith285f2dd2010-01-08 10:36:07 +0530326static void ath9k_init_misc(struct ath_softc *sc)
327{
328 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
329 int i = 0;
Sujith Manoharan3d4e20f2012-03-14 14:40:58 +0530330
Sujith285f2dd2010-01-08 10:36:07 +0530331 setup_timer(&common->ani.timer, ath_ani_calibrate, (unsigned long)sc);
332
Oleksij Rempel32efb0c2014-02-04 10:27:39 +0100333 common->last_rssi = ATH_RSSI_DUMMY_MARKER;
Sujith285f2dd2010-01-08 10:36:07 +0530334 sc->config.txpowlimit = ATH_TXPOWER_MAX;
Felix Fietkau364734f2010-09-14 20:22:44 +0200335 memcpy(common->bssidmask, ath_bcast_mac, ETH_ALEN);
Sujith285f2dd2010-01-08 10:36:07 +0530336 sc->beacon.slottime = ATH9K_SLOT_TIME_9;
337
Felix Fietkau7545daf2011-01-24 19:23:16 +0100338 for (i = 0; i < ARRAY_SIZE(sc->beacon.bslot); i++)
Sujith285f2dd2010-01-08 10:36:07 +0530339 sc->beacon.bslot[i] = NULL;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700340
341 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB)
342 sc->ant_comb.count = ATH_ANT_DIV_COMB_INIT_COUNT;
Simon Wunderlich04ccd4a2013-01-23 17:38:04 +0100343
344 sc->spec_config.enabled = 0;
345 sc->spec_config.short_repeat = true;
346 sc->spec_config.count = 8;
347 sc->spec_config.endless = false;
348 sc->spec_config.period = 0xFF;
349 sc->spec_config.fft_period = 0xF;
Sujith285f2dd2010-01-08 10:36:07 +0530350}
351
Sujith Manoharan0f978bf2013-12-06 16:28:45 +0530352static void ath9k_init_pcoem_platform(struct ath_softc *sc)
Sujith Manoharan9b60b642013-06-13 22:51:26 +0530353{
354 struct ath_hw *ah = sc->sc_ah;
Sujith Manoharan3f2da952013-08-04 14:21:56 +0530355 struct ath9k_hw_capabilities *pCap = &ah->caps;
Sujith Manoharan9b60b642013-06-13 22:51:26 +0530356 struct ath_common *common = ath9k_hw_common(ah);
357
358 if (common->bus_ops->ath_bus_type != ATH_PCI)
359 return;
360
Sujith Manoharane861ef52013-06-18 10:13:43 +0530361 if (sc->driver_data & (ATH9K_PCI_CUS198 |
362 ATH9K_PCI_CUS230)) {
Sujith Manoharan9b60b642013-06-13 22:51:26 +0530363 ah->config.xlna_gpio = 9;
364 ah->config.xatten_margin_cfg = true;
Sujith Manoharane083a422013-08-19 11:04:01 +0530365 ah->config.alt_mingainidx = true;
Sujith Manoharan31fd2162013-08-04 14:22:01 +0530366 ah->config.ant_ctrl_comm2g_switch_enable = 0x000BBB88;
Sujith Manoharan3afa6b42013-08-04 14:21:54 +0530367 sc->ant_comb.low_rssi_thresh = 20;
368 sc->ant_comb.fast_div_bias = 3;
Sujith Manoharan9b60b642013-06-13 22:51:26 +0530369
Sujith Manoharane861ef52013-06-18 10:13:43 +0530370 ath_info(common, "Set parameters for %s\n",
371 (sc->driver_data & ATH9K_PCI_CUS198) ?
372 "CUS198" : "CUS230");
Sujith Manoharan3f2da952013-08-04 14:21:56 +0530373 }
374
375 if (sc->driver_data & ATH9K_PCI_CUS217)
Sujith Manoharan12eea642013-06-18 15:42:36 +0530376 ath_info(common, "CUS217 card detected\n");
Sujith Manoharan3f2da952013-08-04 14:21:56 +0530377
Sujith Manoharan10631332013-09-02 13:59:05 +0530378 if (sc->driver_data & ATH9K_PCI_CUS252)
379 ath_info(common, "CUS252 card detected\n");
380
Sujith Manoharan3fcdd0a2013-09-02 13:59:06 +0530381 if (sc->driver_data & ATH9K_PCI_AR9565_1ANT)
382 ath_info(common, "WB335 1-ANT card detected\n");
383
384 if (sc->driver_data & ATH9K_PCI_AR9565_2ANT)
385 ath_info(common, "WB335 2-ANT card detected\n");
386
Sujith Manoharan4dd35642013-10-23 14:26:04 +0530387 if (sc->driver_data & ATH9K_PCI_KILLER)
388 ath_info(common, "Killer Wireless card detected\n");
389
Sujith Manoharan3fcdd0a2013-09-02 13:59:06 +0530390 /*
391 * Some WB335 cards do not support antenna diversity. Since
392 * we use a hardcoded value for AR9565 instead of using the
393 * EEPROM/OTP data, remove the combining feature from
394 * the HW capabilities bitmap.
395 */
396 if (sc->driver_data & (ATH9K_PCI_AR9565_1ANT | ATH9K_PCI_AR9565_2ANT)) {
397 if (!(sc->driver_data & ATH9K_PCI_BT_ANT_DIV))
398 pCap->hw_caps &= ~ATH9K_HW_CAP_ANT_DIV_COMB;
399 }
400
Sujith Manoharan3f2da952013-08-04 14:21:56 +0530401 if (sc->driver_data & ATH9K_PCI_BT_ANT_DIV) {
402 pCap->hw_caps |= ATH9K_HW_CAP_BT_ANT_DIV;
403 ath_info(common, "Set BT/WLAN RX diversity capability\n");
Sujith Manoharan9b60b642013-06-13 22:51:26 +0530404 }
Sujith Manoharand1ae25a2013-08-25 16:30:40 +0530405
406 if (sc->driver_data & ATH9K_PCI_D3_L1_WAR) {
407 ah->config.pcie_waen = 0x0040473b;
408 ath_info(common, "Enable WAR for ASPM D3/L1\n");
409 }
Sujith Manoharan2d22c7d2013-11-08 11:45:25 +0530410
411 if (sc->driver_data & ATH9K_PCI_NO_PLL_PWRSAVE) {
412 ah->config.no_pll_pwrsave = true;
413 ath_info(common, "Disable PLL PowerSave\n");
414 }
Sujith Manoharan9b60b642013-06-13 22:51:26 +0530415}
416
Gabor Juhosab5c4f72012-12-10 15:30:28 +0100417static void ath9k_eeprom_request_cb(const struct firmware *eeprom_blob,
418 void *ctx)
419{
420 struct ath9k_eeprom_ctx *ec = ctx;
421
422 if (eeprom_blob)
423 ec->ah->eeprom_blob = eeprom_blob;
424
425 complete(&ec->complete);
426}
427
428static int ath9k_eeprom_request(struct ath_softc *sc, const char *name)
429{
430 struct ath9k_eeprom_ctx ec;
431 struct ath_hw *ah = ah = sc->sc_ah;
432 int err;
433
434 /* try to load the EEPROM content asynchronously */
435 init_completion(&ec.complete);
436 ec.ah = sc->sc_ah;
437
438 err = request_firmware_nowait(THIS_MODULE, 1, name, sc->dev, GFP_KERNEL,
439 &ec, ath9k_eeprom_request_cb);
440 if (err < 0) {
441 ath_err(ath9k_hw_common(ah),
442 "EEPROM request failed\n");
443 return err;
444 }
445
446 wait_for_completion(&ec.complete);
447
448 if (!ah->eeprom_blob) {
449 ath_err(ath9k_hw_common(ah),
450 "Unable to load EEPROM file %s\n", name);
451 return -EINVAL;
452 }
453
454 return 0;
455}
456
457static void ath9k_eeprom_release(struct ath_softc *sc)
458{
459 release_firmware(sc->sc_ah->eeprom_blob);
460}
461
Sujith Manoharan0f978bf2013-12-06 16:28:45 +0530462static int ath9k_init_soc_platform(struct ath_softc *sc)
463{
464 struct ath9k_platform_data *pdata = sc->dev->platform_data;
465 struct ath_hw *ah = sc->sc_ah;
466 int ret = 0;
467
468 if (!pdata)
469 return 0;
470
471 if (pdata->eeprom_name) {
472 ret = ath9k_eeprom_request(sc, pdata->eeprom_name);
473 if (ret)
474 return ret;
475 }
476
477 if (pdata->tx_gain_buffalo)
478 ah->config.tx_gain_buffalo = true;
479
480 return ret;
481}
482
Pavel Roskineb93e892011-07-23 03:55:39 -0400483static int ath9k_init_softc(u16 devid, struct ath_softc *sc,
Sujith285f2dd2010-01-08 10:36:07 +0530484 const struct ath_bus_ops *bus_ops)
485{
Felix Fietkau6fb1b1e2011-03-19 13:55:39 +0100486 struct ath9k_platform_data *pdata = sc->dev->platform_data;
Sujith285f2dd2010-01-08 10:36:07 +0530487 struct ath_hw *ah = NULL;
Sujith Manoharan3f2da952013-08-04 14:21:56 +0530488 struct ath9k_hw_capabilities *pCap;
Sujith285f2dd2010-01-08 10:36:07 +0530489 struct ath_common *common;
490 int ret = 0, i;
491 int csz = 0;
492
Felix Fietkaub81950b12012-12-12 13:14:22 +0100493 ah = devm_kzalloc(sc->dev, sizeof(struct ath_hw), GFP_KERNEL);
Sujith285f2dd2010-01-08 10:36:07 +0530494 if (!ah)
495 return -ENOMEM;
496
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100497 ah->dev = sc->dev;
Ben Greear233536e2011-01-09 23:11:44 -0800498 ah->hw = sc->hw;
Sujith285f2dd2010-01-08 10:36:07 +0530499 ah->hw_version.devid = devid;
Felix Fietkauf9f84e92011-03-23 20:57:24 +0100500 ah->reg_ops.read = ath9k_ioread32;
501 ah->reg_ops.write = ath9k_iowrite32;
Felix Fietkau845e03c2011-03-23 20:57:25 +0100502 ah->reg_ops.rmw = ath9k_reg_rmw;
Sujith285f2dd2010-01-08 10:36:07 +0530503 sc->sc_ah = ah;
Sujith Manoharan3f2da952013-08-04 14:21:56 +0530504 pCap = &ah->caps;
Sujith285f2dd2010-01-08 10:36:07 +0530505
Janusz Dziedzic95a59922013-10-14 11:06:03 +0200506 common = ath9k_hw_common(ah);
507 sc->dfs_detector = dfs_pattern_detector_init(common, NL80211_DFS_UNSET);
Luis R. Rodriguez89f927a2013-10-14 17:42:11 -0700508 sc->tx99_power = MAX_RATE_POWER + 1;
Felix Fietkau10e23182013-11-11 22:23:35 +0100509 init_waitqueue_head(&sc->tx_wait);
Zefir Kurtisi8e92d3f2012-04-03 17:15:50 +0200510
Felix Fietkau6de66dd2011-03-19 13:55:40 +0100511 if (!pdata) {
Felix Fietkaua05b5d452010-11-17 04:25:33 +0100512 ah->ah_flags |= AH_USE_EEPROM;
Felix Fietkau6de66dd2011-03-19 13:55:40 +0100513 sc->sc_ah->led_pin = -1;
514 } else {
515 sc->sc_ah->gpio_mask = pdata->gpio_mask;
516 sc->sc_ah->gpio_val = pdata->gpio_val;
517 sc->sc_ah->led_pin = pdata->led_pin;
Vasanthakumar Thiagarajanf2f5f2a2011-04-19 19:29:01 +0530518 ah->is_clk_25mhz = pdata->is_clk_25mhz;
Gabor Juhos37625612011-06-21 11:23:23 +0200519 ah->get_mac_revision = pdata->get_mac_revision;
Gabor Juhos7d95847c2011-06-21 11:23:51 +0200520 ah->external_reset = pdata->external_reset;
Felix Fietkau6de66dd2011-03-19 13:55:40 +0100521 }
Felix Fietkaua05b5d452010-11-17 04:25:33 +0100522
Felix Fietkauf9f84e92011-03-23 20:57:24 +0100523 common->ops = &ah->reg_ops;
Sujith285f2dd2010-01-08 10:36:07 +0530524 common->bus_ops = bus_ops;
525 common->ah = ah;
526 common->hw = sc->hw;
527 common->priv = sc;
528 common->debug_mask = ath9k_debug;
Vasanthakumar Thiagarajan8f5dcb12010-11-26 06:10:06 -0800529 common->btcoex_enabled = ath9k_btcoex_enable == 1;
Mohammed Shafi Shajakhan05c0be22011-05-26 10:56:15 +0530530 common->disable_ani = false;
Sujith Manoharane09f2dc2012-09-16 08:06:56 +0530531
532 /*
Sujith Manoharan9b60b642013-06-13 22:51:26 +0530533 * Platform quirks.
534 */
Sujith Manoharan0f978bf2013-12-06 16:28:45 +0530535 ath9k_init_pcoem_platform(sc);
536
537 ret = ath9k_init_soc_platform(sc);
538 if (ret)
539 return ret;
Sujith Manoharan9b60b642013-06-13 22:51:26 +0530540
541 /*
Sujith Manoharan3f2da952013-08-04 14:21:56 +0530542 * Enable WLAN/BT RX Antenna diversity only when:
543 *
Sujith Manoharan7d845872013-08-07 12:29:27 +0530544 * - BTCOEX is disabled.
Sujith Manoharan3f2da952013-08-04 14:21:56 +0530545 * - the user manually requests the feature.
546 * - the HW cap is set using the platform data.
Sujith Manoharane09f2dc2012-09-16 08:06:56 +0530547 */
Sujith Manoharan7d845872013-08-07 12:29:27 +0530548 if (!common->btcoex_enabled && ath9k_bt_ant_diversity &&
Sujith Manoharan3f2da952013-08-04 14:21:56 +0530549 (pCap->hw_caps & ATH9K_HW_CAP_BT_ANT_DIV))
Sujith Manoharan63081302013-08-04 14:21:55 +0530550 common->bt_ant_diversity = 1;
Sujith Manoharane09f2dc2012-09-16 08:06:56 +0530551
Ben Greear20b257442010-10-15 15:04:09 -0700552 spin_lock_init(&common->cc_lock);
Sujith285f2dd2010-01-08 10:36:07 +0530553 spin_lock_init(&sc->sc_serial_rw);
554 spin_lock_init(&sc->sc_pm_lock);
555 mutex_init(&sc->mutex);
556 tasklet_init(&sc->intr_tq, ath9k_tasklet, (unsigned long)sc);
Sujith Manoharanfb6e2522012-07-17 17:16:22 +0530557 tasklet_init(&sc->bcon_tasklet, ath9k_beacon_tasklet,
Sujith285f2dd2010-01-08 10:36:07 +0530558 (unsigned long)sc);
559
Felix Fietkaubf3dac52013-11-11 22:23:33 +0100560 setup_timer(&sc->sleep_timer, ath_ps_full_sleep, (unsigned long)sc);
Sujith Manoharanaaa1ec42012-06-04 16:27:08 +0530561 INIT_WORK(&sc->hw_reset_work, ath_reset_work);
Sujith Manoharanaaa1ec42012-06-04 16:27:08 +0530562 INIT_WORK(&sc->paprd_work, ath_paprd_calibrate);
563 INIT_DELAYED_WORK(&sc->hw_pll_work, ath_hw_pll_work);
Sujith Manoharanaaa1ec42012-06-04 16:27:08 +0530564
Sujith285f2dd2010-01-08 10:36:07 +0530565 /*
566 * Cache line size is used to size and align various
567 * structures used to communicate with the hardware.
568 */
569 ath_read_cachesize(common, &csz);
570 common->cachelsz = csz << 2; /* convert to bytes */
571
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400572 /* Initializes the hardware for all supported chipsets */
Sujith285f2dd2010-01-08 10:36:07 +0530573 ret = ath9k_hw_init(ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400574 if (ret)
Sujith285f2dd2010-01-08 10:36:07 +0530575 goto err_hw;
Sujith285f2dd2010-01-08 10:36:07 +0530576
Felix Fietkau6fb1b1e2011-03-19 13:55:39 +0100577 if (pdata && pdata->macaddr)
578 memcpy(common->macaddr, pdata->macaddr, ETH_ALEN);
579
Sujith285f2dd2010-01-08 10:36:07 +0530580 ret = ath9k_init_queues(sc);
581 if (ret)
582 goto err_queues;
583
584 ret = ath9k_init_btcoex(sc);
585 if (ret)
586 goto err_btcoex;
587
Oleksij Rempel13f71052014-02-25 14:48:50 +0100588 ret = ath9k_cmn_init_channels_rates(common);
Felix Fietkauf209f522010-10-01 01:06:53 +0200589 if (ret)
590 goto err_btcoex;
591
Rajkumar Manoharanf82b4bd2011-08-13 10:28:15 +0530592 ath9k_cmn_init_crypto(sc->sc_ah);
Sujith285f2dd2010-01-08 10:36:07 +0530593 ath9k_init_misc(sc);
Rajkumar Manoharan8f176a32012-09-12 18:59:23 +0530594 ath_fill_led_pin(sc);
Sujith285f2dd2010-01-08 10:36:07 +0530595
Sujith Manoharand09f5f42012-06-04 16:27:14 +0530596 if (common->bus_ops->aspm_init)
597 common->bus_ops->aspm_init(common);
598
Sujith55624202010-01-08 10:36:02 +0530599 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530600
601err_btcoex:
Sujith55624202010-01-08 10:36:02 +0530602 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
603 if (ATH_TXQ_SETUP(sc, i))
604 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
Sujith285f2dd2010-01-08 10:36:07 +0530605err_queues:
Sujith285f2dd2010-01-08 10:36:07 +0530606 ath9k_hw_deinit(ah);
607err_hw:
Gabor Juhosab5c4f72012-12-10 15:30:28 +0100608 ath9k_eeprom_release(sc);
Luis R. Rodriguez89f927a2013-10-14 17:42:11 -0700609 dev_kfree_skb_any(sc->tx99_skb);
Sujith285f2dd2010-01-08 10:36:07 +0530610 return ret;
Sujith55624202010-01-08 10:36:02 +0530611}
612
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200613static void ath9k_init_band_txpower(struct ath_softc *sc, int band)
614{
615 struct ieee80211_supported_band *sband;
616 struct ieee80211_channel *chan;
617 struct ath_hw *ah = sc->sc_ah;
Oleksij Rempel13f71052014-02-25 14:48:50 +0100618 struct ath_common *common = ath9k_hw_common(ah);
Simon Wunderlich06718942013-08-16 10:46:04 +0200619 struct cfg80211_chan_def chandef;
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200620 int i;
621
Oleksij Rempel13f71052014-02-25 14:48:50 +0100622 sband = &common->sbands[band];
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200623 for (i = 0; i < sband->n_channels; i++) {
624 chan = &sband->channels[i];
625 ah->curchan = &ah->channels[chan->hw_value];
Simon Wunderlich06718942013-08-16 10:46:04 +0200626 cfg80211_chandef_create(&chandef, chan, NL80211_CHAN_HT20);
Felix Fietkau2297f1c2013-10-11 23:30:57 +0200627 ath9k_cmn_get_channel(sc->hw, ah, &chandef);
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200628 ath9k_hw_set_txpowerlimit(ah, MAX_RATE_POWER, true);
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200629 }
630}
631
632static void ath9k_init_txpower_limits(struct ath_softc *sc)
633{
634 struct ath_hw *ah = sc->sc_ah;
635 struct ath9k_channel *curchan = ah->curchan;
636
637 if (ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
638 ath9k_init_band_txpower(sc, IEEE80211_BAND_2GHZ);
639 if (ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
640 ath9k_init_band_txpower(sc, IEEE80211_BAND_5GHZ);
641
642 ah->curchan = curchan;
643}
644
Felix Fietkau20c8e8d2012-04-17 02:40:07 +0200645static const struct ieee80211_iface_limit if_limits[] = {
646 { .max = 2048, .types = BIT(NL80211_IFTYPE_STATION) |
647 BIT(NL80211_IFTYPE_P2P_CLIENT) |
648 BIT(NL80211_IFTYPE_WDS) },
649 { .max = 8, .types =
650#ifdef CONFIG_MAC80211_MESH
651 BIT(NL80211_IFTYPE_MESH_POINT) |
652#endif
653 BIT(NL80211_IFTYPE_AP) |
654 BIT(NL80211_IFTYPE_P2P_GO) },
655};
656
Zefir Kurtisie9cdedf2013-04-03 18:31:29 +0200657static const struct ieee80211_iface_limit if_dfs_limits[] = {
Simon Wunderlich3c57e862013-10-07 16:41:07 +0100658 { .max = 1, .types = BIT(NL80211_IFTYPE_AP) |
Chun-Yeow Yeoh997b1792013-12-04 18:46:54 +0800659#ifdef CONFIG_MAC80211_MESH
660 BIT(NL80211_IFTYPE_MESH_POINT) |
661#endif
Simon Wunderlich3c57e862013-10-07 16:41:07 +0100662 BIT(NL80211_IFTYPE_ADHOC) },
Zefir Kurtisie9cdedf2013-04-03 18:31:29 +0200663};
664
665static const struct ieee80211_iface_combination if_comb[] = {
666 {
667 .limits = if_limits,
668 .n_limits = ARRAY_SIZE(if_limits),
669 .max_interfaces = 2048,
670 .num_different_channels = 1,
671 .beacon_int_infra_match = true,
672 },
Janusz Dziedzic4d762482014-04-08 13:38:43 +0200673#ifdef CONFIG_ATH9K_DFS_CERTIFIED
Zefir Kurtisie9cdedf2013-04-03 18:31:29 +0200674 {
675 .limits = if_dfs_limits,
676 .n_limits = ARRAY_SIZE(if_dfs_limits),
677 .max_interfaces = 1,
678 .num_different_channels = 1,
679 .beacon_int_infra_match = true,
Janusz Dziedzic87eb0162013-11-01 20:39:49 +0100680 .radar_detect_widths = BIT(NL80211_CHAN_WIDTH_20_NOHT) |
681 BIT(NL80211_CHAN_WIDTH_20),
Zefir Kurtisie9cdedf2013-04-03 18:31:29 +0200682 }
Janusz Dziedzic4d762482014-04-08 13:38:43 +0200683#endif
Felix Fietkau20c8e8d2012-04-17 02:40:07 +0200684};
Felix Fietkau43c35282011-09-03 01:40:27 +0200685
Sujith Manoharan7b6ef992013-12-18 09:53:19 +0530686static void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw)
Sujith55624202010-01-08 10:36:02 +0530687{
Felix Fietkau43c35282011-09-03 01:40:27 +0200688 struct ath_hw *ah = sc->sc_ah;
689 struct ath_common *common = ath9k_hw_common(ah);
Sujith285f2dd2010-01-08 10:36:07 +0530690
Sujith55624202010-01-08 10:36:02 +0530691 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
692 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
693 IEEE80211_HW_SIGNAL_DBM |
Sujith55624202010-01-08 10:36:02 +0530694 IEEE80211_HW_PS_NULLFUNC_STACK |
Vivek Natarajan05df4982010-02-09 11:34:50 +0530695 IEEE80211_HW_SPECTRUM_MGMT |
Felix Fietkau79acac02013-04-22 23:11:44 +0200696 IEEE80211_HW_REPORTS_TX_ACK_STATUS |
Felix Fietkau2dfca312013-08-20 19:43:54 +0200697 IEEE80211_HW_SUPPORTS_RC_TABLE |
698 IEEE80211_HW_SUPPORTS_HT_CCK_RATES;
Sujith55624202010-01-08 10:36:02 +0530699
Sujith Manoharan82983832014-02-04 08:37:53 +0530700 if (ath9k_ps_enable)
701 hw->flags |= IEEE80211_HW_SUPPORTS_PS;
702
Oleksij Rempelb0a1ae92013-05-24 20:30:59 +0200703 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
704 hw->flags |= IEEE80211_HW_AMPDU_AGGREGATION;
705
706 if (AR_SREV_9280_20_OR_LATER(ah))
707 hw->radiotap_mcs_details |=
708 IEEE80211_RADIOTAP_MCS_HAVE_STBC;
709 }
Luis R. Rodriguez5ffaf8a2010-02-02 11:58:33 -0500710
John W. Linville3e6109c2011-01-05 09:39:17 -0500711 if (AR_SREV_9160_10_OR_LATER(sc->sc_ah) || ath9k_modparam_nohwcrypt)
Sujith55624202010-01-08 10:36:02 +0530712 hw->flags |= IEEE80211_HW_MFP_CAPABLE;
713
Felix Fietkauec26bcc2013-05-28 13:01:54 +0200714 hw->wiphy->features |= NL80211_FEATURE_ACTIVE_MONITOR;
715
Luis R. Rodriguez89f927a2013-10-14 17:42:11 -0700716 if (!config_enabled(CONFIG_ATH9K_TX99)) {
717 hw->wiphy->interface_modes =
718 BIT(NL80211_IFTYPE_P2P_GO) |
719 BIT(NL80211_IFTYPE_P2P_CLIENT) |
720 BIT(NL80211_IFTYPE_AP) |
721 BIT(NL80211_IFTYPE_WDS) |
722 BIT(NL80211_IFTYPE_STATION) |
723 BIT(NL80211_IFTYPE_ADHOC) |
724 BIT(NL80211_IFTYPE_MESH_POINT);
725 hw->wiphy->iface_combinations = if_comb;
726 hw->wiphy->n_iface_combinations = ARRAY_SIZE(if_comb);
727 }
Felix Fietkau20c8e8d2012-04-17 02:40:07 +0200728
Sujith Manoharan531671c2013-06-01 07:08:09 +0530729 hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
Sujith55624202010-01-08 10:36:02 +0530730
Jouni Malinencfdc9a82011-03-23 14:52:19 +0200731 hw->wiphy->flags |= WIPHY_FLAG_IBSS_RSN;
Jouni Malinenfd656232011-10-27 17:31:50 +0300732 hw->wiphy->flags |= WIPHY_FLAG_SUPPORTS_TDLS;
Johannes Berg81ddbb52012-03-26 18:47:18 +0200733 hw->wiphy->flags |= WIPHY_FLAG_HAS_REMAIN_ON_CHANNEL;
Simon Wunderlich6fac8bb2013-08-14 08:01:34 +0200734 hw->wiphy->flags |= WIPHY_FLAG_SUPPORTS_5_10_MHZ;
Simon Wunderlichd074e8d2013-08-14 08:01:38 +0200735 hw->wiphy->flags |= WIPHY_FLAG_HAS_CHANNEL_SWITCH;
Jouni Malinen7b4f6632014-02-18 20:41:08 +0200736 hw->wiphy->flags |= WIPHY_FLAG_AP_UAPSD;
Jouni Malinencfdc9a82011-03-23 14:52:19 +0200737
Sujith55624202010-01-08 10:36:02 +0530738 hw->queues = 4;
739 hw->max_rates = 4;
Rajkumar Manoharan195ca3b2012-03-15 23:05:28 +0530740 hw->max_listen_interval = 1;
Felix Fietkau65896512010-01-24 03:26:11 +0100741 hw->max_rate_tries = 10;
Sujith55624202010-01-08 10:36:02 +0530742 hw->sta_data_size = sizeof(struct ath_node);
743 hw->vif_data_size = sizeof(struct ath_vif);
744
Felix Fietkau43c35282011-09-03 01:40:27 +0200745 hw->wiphy->available_antennas_rx = BIT(ah->caps.max_rxchains) - 1;
746 hw->wiphy->available_antennas_tx = BIT(ah->caps.max_txchains) - 1;
747
748 /* single chain devices with rx diversity */
749 if (ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB)
750 hw->wiphy->available_antennas_rx = BIT(0) | BIT(1);
751
752 sc->ant_rx = hw->wiphy->available_antennas_rx;
753 sc->ant_tx = hw->wiphy->available_antennas_tx;
754
Felix Fietkaud4659912010-10-14 16:02:39 +0200755 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
Sujith55624202010-01-08 10:36:02 +0530756 hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
Oleksij Rempel13f71052014-02-25 14:48:50 +0100757 &common->sbands[IEEE80211_BAND_2GHZ];
Felix Fietkaud4659912010-10-14 16:02:39 +0200758 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
Sujith55624202010-01-08 10:36:02 +0530759 hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
Oleksij Rempel13f71052014-02-25 14:48:50 +0100760 &common->sbands[IEEE80211_BAND_5GHZ];
Sujith285f2dd2010-01-08 10:36:07 +0530761
Sujith Manoharanbabaa802013-10-28 13:01:28 +0530762 ath9k_init_wow(hw);
Oleksij Rempelb57ba3b2014-02-25 14:48:55 +0100763 ath9k_cmn_reload_chainmask(ah);
Sujith285f2dd2010-01-08 10:36:07 +0530764
765 SET_IEEE80211_PERM_ADDR(hw, common->macaddr);
Sujith55624202010-01-08 10:36:02 +0530766}
767
Pavel Roskineb93e892011-07-23 03:55:39 -0400768int ath9k_init_device(u16 devid, struct ath_softc *sc,
Sujith55624202010-01-08 10:36:02 +0530769 const struct ath_bus_ops *bus_ops)
770{
771 struct ieee80211_hw *hw = sc->hw;
772 struct ath_common *common;
773 struct ath_hw *ah;
Sujith285f2dd2010-01-08 10:36:07 +0530774 int error = 0;
Sujith55624202010-01-08 10:36:02 +0530775 struct ath_regulatory *reg;
776
Sujith285f2dd2010-01-08 10:36:07 +0530777 /* Bring up device */
Pavel Roskineb93e892011-07-23 03:55:39 -0400778 error = ath9k_init_softc(devid, sc, bus_ops);
Felix Fietkaub81950b12012-12-12 13:14:22 +0100779 if (error)
780 return error;
Sujith55624202010-01-08 10:36:02 +0530781
782 ah = sc->sc_ah;
783 common = ath9k_hw_common(ah);
Sujith285f2dd2010-01-08 10:36:07 +0530784 ath9k_set_hw_capab(sc, hw);
Sujith55624202010-01-08 10:36:02 +0530785
Sujith285f2dd2010-01-08 10:36:07 +0530786 /* Initialize regulatory */
Sujith55624202010-01-08 10:36:02 +0530787 error = ath_regd_init(&common->regulatory, sc->hw->wiphy,
788 ath9k_reg_notifier);
789 if (error)
Felix Fietkaub81950b12012-12-12 13:14:22 +0100790 goto deinit;
Sujith55624202010-01-08 10:36:02 +0530791
792 reg = &common->regulatory;
793
Sujith285f2dd2010-01-08 10:36:07 +0530794 /* Setup TX DMA */
Sujith55624202010-01-08 10:36:02 +0530795 error = ath_tx_init(sc, ATH_TXBUF);
796 if (error != 0)
Felix Fietkaub81950b12012-12-12 13:14:22 +0100797 goto deinit;
Sujith55624202010-01-08 10:36:02 +0530798
Sujith285f2dd2010-01-08 10:36:07 +0530799 /* Setup RX DMA */
Sujith55624202010-01-08 10:36:02 +0530800 error = ath_rx_init(sc, ATH_RXBUF);
801 if (error != 0)
Felix Fietkaub81950b12012-12-12 13:14:22 +0100802 goto deinit;
Sujith285f2dd2010-01-08 10:36:07 +0530803
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200804 ath9k_init_txpower_limits(sc);
805
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100806#ifdef CONFIG_MAC80211_LEDS
807 /* must be initialized before ieee80211_register_hw */
808 sc->led_cdev.default_trigger = ieee80211_create_tpt_led_trigger(sc->hw,
809 IEEE80211_TPT_LEDTRIG_FL_RADIO, ath9k_tpt_blink,
810 ARRAY_SIZE(ath9k_tpt_blink));
811#endif
812
Sujith285f2dd2010-01-08 10:36:07 +0530813 /* Register with mac80211 */
814 error = ieee80211_register_hw(hw);
815 if (error)
Felix Fietkaub81950b12012-12-12 13:14:22 +0100816 goto rx_cleanup;
Sujith285f2dd2010-01-08 10:36:07 +0530817
Ben Greeareb272442010-11-29 14:13:22 -0800818 error = ath9k_init_debug(ah);
819 if (error) {
Joe Perches38002762010-12-02 19:12:36 -0800820 ath_err(common, "Unable to create debugfs files\n");
Felix Fietkaub81950b12012-12-12 13:14:22 +0100821 goto unregister;
Ben Greeareb272442010-11-29 14:13:22 -0800822 }
823
Sujith285f2dd2010-01-08 10:36:07 +0530824 /* Handle world regulatory */
825 if (!ath_is_world_regd(reg)) {
826 error = regulatory_hint(hw->wiphy, reg->alpha2);
827 if (error)
Sujith Manoharanaf690092013-05-10 18:41:06 +0530828 goto debug_cleanup;
Sujith285f2dd2010-01-08 10:36:07 +0530829 }
Sujith55624202010-01-08 10:36:02 +0530830
Sujith55624202010-01-08 10:36:02 +0530831 ath_init_leds(sc);
Sujith55624202010-01-08 10:36:02 +0530832 ath_start_rfkill_poll(sc);
833
834 return 0;
835
Sujith Manoharanaf690092013-05-10 18:41:06 +0530836debug_cleanup:
837 ath9k_deinit_debug(sc);
Felix Fietkaub81950b12012-12-12 13:14:22 +0100838unregister:
Sujith285f2dd2010-01-08 10:36:07 +0530839 ieee80211_unregister_hw(hw);
Felix Fietkaub81950b12012-12-12 13:14:22 +0100840rx_cleanup:
Sujith285f2dd2010-01-08 10:36:07 +0530841 ath_rx_cleanup(sc);
Felix Fietkaub81950b12012-12-12 13:14:22 +0100842deinit:
Sujith285f2dd2010-01-08 10:36:07 +0530843 ath9k_deinit_softc(sc);
Sujith55624202010-01-08 10:36:02 +0530844 return error;
845}
846
847/*****************************/
848/* De-Initialization */
849/*****************************/
850
Sujith285f2dd2010-01-08 10:36:07 +0530851static void ath9k_deinit_softc(struct ath_softc *sc)
Sujith55624202010-01-08 10:36:02 +0530852{
Sujith285f2dd2010-01-08 10:36:07 +0530853 int i = 0;
Sujith55624202010-01-08 10:36:02 +0530854
Sujith Manoharan59081202012-02-22 12:40:21 +0530855 ath9k_deinit_btcoex(sc);
Mohammed Shafi Shajakhan19686dd2011-11-30 10:41:28 +0530856
Sujith285f2dd2010-01-08 10:36:07 +0530857 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
858 if (ATH_TXQ_SETUP(sc, i))
859 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
860
Felix Fietkaubf3dac52013-11-11 22:23:33 +0100861 del_timer_sync(&sc->sleep_timer);
Sujith285f2dd2010-01-08 10:36:07 +0530862 ath9k_hw_deinit(sc->sc_ah);
Zefir Kurtisi8e92d3f2012-04-03 17:15:50 +0200863 if (sc->dfs_detector != NULL)
864 sc->dfs_detector->exit(sc->dfs_detector);
Sujith285f2dd2010-01-08 10:36:07 +0530865
Gabor Juhosab5c4f72012-12-10 15:30:28 +0100866 ath9k_eeprom_release(sc);
Sujith55624202010-01-08 10:36:02 +0530867}
868
Sujith285f2dd2010-01-08 10:36:07 +0530869void ath9k_deinit_device(struct ath_softc *sc)
Sujith55624202010-01-08 10:36:02 +0530870{
871 struct ieee80211_hw *hw = sc->hw;
Sujith55624202010-01-08 10:36:02 +0530872
873 ath9k_ps_wakeup(sc);
874
Sujith55624202010-01-08 10:36:02 +0530875 wiphy_rfkill_stop_polling(sc->hw->wiphy);
Sujith285f2dd2010-01-08 10:36:07 +0530876 ath_deinit_leds(sc);
Sujith55624202010-01-08 10:36:02 +0530877
Rajkumar Manoharanc7c18062011-01-27 18:39:38 +0530878 ath9k_ps_restore(sc);
879
Sujith Manoharanaf690092013-05-10 18:41:06 +0530880 ath9k_deinit_debug(sc);
Sujith55624202010-01-08 10:36:02 +0530881 ieee80211_unregister_hw(hw);
882 ath_rx_cleanup(sc);
Sujith285f2dd2010-01-08 10:36:07 +0530883 ath9k_deinit_softc(sc);
Sujith55624202010-01-08 10:36:02 +0530884}
885
Sujith55624202010-01-08 10:36:02 +0530886/************************/
887/* Module Hooks */
888/************************/
889
890static int __init ath9k_init(void)
891{
892 int error;
893
Sujith55624202010-01-08 10:36:02 +0530894 error = ath_pci_init();
895 if (error < 0) {
Joe Perches516304b2012-03-18 17:30:52 -0700896 pr_err("No PCI devices found, driver not installed\n");
Sujith55624202010-01-08 10:36:02 +0530897 error = -ENODEV;
Sujith Manoharan9e495a22014-02-06 10:22:55 +0530898 goto err_out;
Sujith55624202010-01-08 10:36:02 +0530899 }
900
901 error = ath_ahb_init();
902 if (error < 0) {
903 error = -ENODEV;
904 goto err_pci_exit;
905 }
906
907 return 0;
908
909 err_pci_exit:
910 ath_pci_exit();
Sujith55624202010-01-08 10:36:02 +0530911 err_out:
912 return error;
913}
914module_init(ath9k_init);
915
916static void __exit ath9k_exit(void)
917{
Rajkumar Manoharand5847472010-12-20 14:39:51 +0530918 is_ath9k_unloaded = true;
Sujith55624202010-01-08 10:36:02 +0530919 ath_ahb_exit();
920 ath_pci_exit();
Joe Perches516304b2012-03-18 17:30:52 -0700921 pr_info("%s: Driver unloaded\n", dev_info);
Sujith55624202010-01-08 10:36:02 +0530922}
923module_exit(ath9k_exit);