blob: d55c49642c68ff6062114d2bc6569bdad49d1755 [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Chris Wilson5eddb702010-09-11 13:48:45 +010028#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
Paulo Zanonia5c961d2012-10-24 15:59:34 -020029#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
Chris Wilson5eddb702010-09-11 13:48:45 +010030
Eugeni Dodonov2b139522012-03-29 12:32:22 -030031#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
32
Daniel Vetter6b26c862012-04-24 14:04:12 +020033#define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a))
34#define _MASKED_BIT_DISABLE(a) ((a) << 16)
35
Jesse Barnes585fb112008-07-29 11:54:06 -070036/*
37 * The Bridge device's PCI config space has information about the
38 * fb aperture size and the amount of pre-reserved memory.
Daniel Vetter95375b72010-09-24 20:54:39 +020039 * This is all handled in the intel-gtt.ko module. i915.ko only
40 * cares about the vga bit for the vga rbiter.
Jesse Barnes585fb112008-07-29 11:54:06 -070041 */
42#define INTEL_GMCH_CTRL 0x52
Dave Airlie28d52042009-09-21 14:33:58 +100043#define INTEL_GMCH_VGA_DISABLE (1 << 1)
Ben Widawskye76e9ae2012-11-04 09:21:27 -080044#define SNB_GMCH_CTRL 0x50
45#define SNB_GMCH_GGMS_SHIFT 8 /* GTT Graphics Memory Size */
46#define SNB_GMCH_GGMS_MASK 0x3
47#define SNB_GMCH_GMS_SHIFT 3 /* Graphics Mode Select */
48#define SNB_GMCH_GMS_MASK 0x1f
Ben Widawsky03752f52012-11-04 09:21:28 -080049#define IVB_GMCH_GMS_SHIFT 4
50#define IVB_GMCH_GMS_MASK 0xf
Ben Widawskye76e9ae2012-11-04 09:21:27 -080051
Zhenyu Wang14bc4902009-11-11 01:25:25 +080052
Jesse Barnes585fb112008-07-29 11:54:06 -070053/* PCI config space */
54
55#define HPLLCC 0xc0 /* 855 only */
Jesse Barnes652c3932009-08-17 13:31:43 -070056#define GC_CLOCK_CONTROL_MASK (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070057#define GC_CLOCK_133_200 (0 << 0)
58#define GC_CLOCK_100_200 (1 << 0)
59#define GC_CLOCK_100_133 (2 << 0)
60#define GC_CLOCK_166_250 (3 << 0)
Jesse Barnesf97108d2010-01-29 11:27:07 -080061#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -070062#define GCFGC 0xf0 /* 915+ only */
63#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
64#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
65#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
66#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -070067#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
68#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
69#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
70#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
71#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
72#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
73#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
74#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
75#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
76#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
77#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
78#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
79#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
80#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
81#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
82#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
83#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
84#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
85#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070086#define LBB 0xf4
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070087
88/* Graphics reset regs */
Kenneth Graunke0573ed42010-09-11 03:17:19 -070089#define I965_GDRST 0xc0 /* PCI config register */
90#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070091#define GRDOM_FULL (0<<2)
92#define GRDOM_RENDER (1<<2)
93#define GRDOM_MEDIA (3<<2)
Daniel Vetter5ccce182012-04-27 15:17:45 +020094#define GRDOM_RESET_ENABLE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -070095
Jesse Barnes07b7ddd2011-08-03 11:28:44 -070096#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
97#define GEN6_MBC_SNPCR_SHIFT 21
98#define GEN6_MBC_SNPCR_MASK (3<<21)
99#define GEN6_MBC_SNPCR_MAX (0<<21)
100#define GEN6_MBC_SNPCR_MED (1<<21)
101#define GEN6_MBC_SNPCR_LOW (2<<21)
102#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
103
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100104#define GEN6_MBCTL 0x0907c
105#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
106#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
107#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
108#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
109#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
110
Eric Anholtcff458c2010-11-18 09:31:14 +0800111#define GEN6_GDRST 0x941c
112#define GEN6_GRDOM_FULL (1 << 0)
113#define GEN6_GRDOM_RENDER (1 << 1)
114#define GEN6_GRDOM_MEDIA (1 << 2)
115#define GEN6_GRDOM_BLT (1 << 3)
116
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100117/* PPGTT stuff */
118#define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0))
119
120#define GEN6_PDE_VALID (1 << 0)
121#define GEN6_PDE_LARGE_PAGE (2 << 0) /* use 32kb pages */
122/* gen6+ has bit 11-4 for physical addr bit 39-32 */
123#define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
124
125#define GEN6_PTE_VALID (1 << 0)
126#define GEN6_PTE_UNCACHED (1 << 1)
Daniel Vettera843af12012-08-14 11:42:14 -0300127#define HSW_PTE_UNCACHED (0)
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100128#define GEN6_PTE_CACHE_LLC (2 << 1)
129#define GEN6_PTE_CACHE_LLC_MLC (3 << 1)
130#define GEN6_PTE_CACHE_BITS (3 << 1)
131#define GEN6_PTE_GFDT (1 << 3)
132#define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
133
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100134#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
135#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
136#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
137#define PP_DIR_DCLV_2G 0xffffffff
138
139#define GAM_ECOCHK 0x4090
140#define ECOCHK_SNB_BIT (1<<10)
141#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
142#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
143
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200144#define GAC_ECO_BITS 0x14090
145#define ECOBITS_PPGTT_CACHE64B (3<<8)
146#define ECOBITS_PPGTT_CACHE4B (0<<8)
147
Daniel Vetterbe901a52012-04-11 20:42:39 +0200148#define GAB_CTL 0x24000
149#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
150
Jesse Barnes585fb112008-07-29 11:54:06 -0700151/* VGA stuff */
152
153#define VGA_ST01_MDA 0x3ba
154#define VGA_ST01_CGA 0x3da
155
156#define VGA_MSR_WRITE 0x3c2
157#define VGA_MSR_READ 0x3cc
158#define VGA_MSR_MEM_EN (1<<1)
159#define VGA_MSR_CGA_MODE (1<<0)
160
161#define VGA_SR_INDEX 0x3c4
162#define VGA_SR_DATA 0x3c5
163
164#define VGA_AR_INDEX 0x3c0
165#define VGA_AR_VID_EN (1<<5)
166#define VGA_AR_DATA_WRITE 0x3c0
167#define VGA_AR_DATA_READ 0x3c1
168
169#define VGA_GR_INDEX 0x3ce
170#define VGA_GR_DATA 0x3cf
171/* GR05 */
172#define VGA_GR_MEM_READ_MODE_SHIFT 3
173#define VGA_GR_MEM_READ_MODE_PLANE 1
174/* GR06 */
175#define VGA_GR_MEM_MODE_MASK 0xc
176#define VGA_GR_MEM_MODE_SHIFT 2
177#define VGA_GR_MEM_A0000_AFFFF 0
178#define VGA_GR_MEM_A0000_BFFFF 1
179#define VGA_GR_MEM_B0000_B7FFF 2
180#define VGA_GR_MEM_B0000_BFFFF 3
181
182#define VGA_DACMASK 0x3c6
183#define VGA_DACRX 0x3c7
184#define VGA_DACWX 0x3c8
185#define VGA_DACDATA 0x3c9
186
187#define VGA_CR_INDEX_MDA 0x3b4
188#define VGA_CR_DATA_MDA 0x3b5
189#define VGA_CR_INDEX_CGA 0x3d4
190#define VGA_CR_DATA_CGA 0x3d5
191
192/*
193 * Memory interface instructions used by the kernel
194 */
195#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
196
197#define MI_NOOP MI_INSTR(0, 0)
198#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
199#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200200#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700201#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
202#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
203#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
204#define MI_FLUSH MI_INSTR(0x04, 0)
205#define MI_READ_FLUSH (1 << 0)
206#define MI_EXE_FLUSH (1 << 1)
207#define MI_NO_WRITE_FLUSH (1 << 2)
208#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
209#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
Zou Nan hai1cafd342010-06-25 13:40:24 +0800210#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
Jesse Barnes585fb112008-07-29 11:54:06 -0700211#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
Jesse Barnes88271da2011-01-05 12:01:24 -0800212#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
213#define MI_SUSPEND_FLUSH_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700214#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
Akshay Joshi0206e352011-08-16 15:34:10 -0400215#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200216#define MI_OVERLAY_CONTINUE (0x0<<21)
217#define MI_OVERLAY_ON (0x1<<21)
218#define MI_OVERLAY_OFF (0x2<<21)
Jesse Barnes585fb112008-07-29 11:54:06 -0700219#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500220#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700221#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500222#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
Daniel Vettercb05d8d2012-05-23 14:02:00 +0200223/* IVB has funny definitions for which plane to flip. */
224#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
225#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
226#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
227#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
228#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
229#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
Ben Widawskye37ec392012-06-04 14:42:48 -0700230#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
231#define MI_ARB_ENABLE (1<<0)
232#define MI_ARB_DISABLE (0<<0)
Daniel Vettercb05d8d2012-05-23 14:02:00 +0200233
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800234#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
235#define MI_MM_SPACE_GTT (1<<8)
236#define MI_MM_SPACE_PHYSICAL (0<<8)
237#define MI_SAVE_EXT_STATE_EN (1<<3)
238#define MI_RESTORE_EXT_STATE_EN (1<<2)
Jesse Barnes88271da2011-01-05 12:01:24 -0800239#define MI_FORCE_RESTORE (1<<1)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800240#define MI_RESTORE_INHIBIT (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700241#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
242#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
243#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
244#define MI_STORE_DWORD_INDEX_SHIFT 2
Daniel Vetterc6642782010-11-12 13:46:18 +0000245/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
246 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
247 * simply ignores the register load under certain conditions.
248 * - One can actually load arbitrary many arbitrary registers: Simply issue x
249 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
250 */
251#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*x-1)
Chris Wilson71a77e02011-02-02 12:13:49 +0000252#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
Jesse Barnes9a289772012-10-26 09:42:42 -0700253#define MI_FLUSH_DW_STORE_INDEX (1<<21)
254#define MI_INVALIDATE_TLB (1<<18)
255#define MI_FLUSH_DW_OP_STOREDW (1<<14)
256#define MI_INVALIDATE_BSD (1<<7)
257#define MI_FLUSH_DW_USE_GTT (1<<2)
258#define MI_FLUSH_DW_USE_PPGTT (0<<2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700259#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100260#define MI_BATCH_NON_SECURE (1)
261/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
262#define MI_BATCH_NON_SECURE_I965 (1<<8)
263#define MI_BATCH_PPGTT_HSW (1<<8)
264#define MI_BATCH_NON_SECURE_HSW (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700265#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
Chris Wilson65f56872012-04-17 16:38:12 +0100266#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000267#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
268#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
269#define MI_SEMAPHORE_UPDATE (1<<21)
270#define MI_SEMAPHORE_COMPARE (1<<20)
271#define MI_SEMAPHORE_REGISTER (1<<18)
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700272#define MI_SEMAPHORE_SYNC_RV (2<<16)
273#define MI_SEMAPHORE_SYNC_RB (0<<16)
274#define MI_SEMAPHORE_SYNC_VR (0<<16)
275#define MI_SEMAPHORE_SYNC_VB (2<<16)
276#define MI_SEMAPHORE_SYNC_BR (2<<16)
277#define MI_SEMAPHORE_SYNC_BV (0<<16)
278#define MI_SEMAPHORE_SYNC_INVALID (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700279/*
280 * 3D instructions used by the kernel
281 */
282#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
283
284#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
285#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
286#define SC_UPDATE_SCISSOR (0x1<<1)
287#define SC_ENABLE_MASK (0x1<<0)
288#define SC_ENABLE (0x1<<0)
289#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
290#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
291#define SCI_YMIN_MASK (0xffff<<16)
292#define SCI_XMIN_MASK (0xffff<<0)
293#define SCI_YMAX_MASK (0xffff<<16)
294#define SCI_XMAX_MASK (0xffff<<0)
295#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
296#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
297#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
298#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
299#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
300#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
301#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
302#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
303#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
304#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
305#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
306#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
307#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
308#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
309#define BLT_DEPTH_8 (0<<24)
310#define BLT_DEPTH_16_565 (1<<24)
311#define BLT_DEPTH_16_1555 (2<<24)
312#define BLT_DEPTH_32 (3<<24)
313#define BLT_ROP_GXCOPY (0xcc<<16)
314#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
315#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
316#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
317#define ASYNC_FLIP (1<<22)
318#define DISPLAY_PLANE_A (0<<20)
319#define DISPLAY_PLANE_B (1<<20)
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200320#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
Jesse Barnes8d315282011-10-16 10:23:31 +0200321#define PIPE_CONTROL_CS_STALL (1<<20)
Ben Widawskycc0f6392012-06-04 14:42:49 -0700322#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200323#define PIPE_CONTROL_QW_WRITE (1<<14)
324#define PIPE_CONTROL_DEPTH_STALL (1<<13)
325#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
Jesse Barnes8d315282011-10-16 10:23:31 +0200326#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200327#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
328#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
329#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
330#define PIPE_CONTROL_NOTIFY (1<<8)
Jesse Barnes8d315282011-10-16 10:23:31 +0200331#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
332#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
333#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200334#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
Jesse Barnes8d315282011-10-16 10:23:31 +0200335#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
Jesse Barnese552eb72010-04-21 11:39:23 -0700336#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
Jesse Barnes585fb112008-07-29 11:54:06 -0700337
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100338
339/*
340 * Reset registers
341 */
342#define DEBUG_RESET_I830 0x6070
343#define DEBUG_RESET_FULL (1<<7)
344#define DEBUG_RESET_RENDER (1<<8)
345#define DEBUG_RESET_DISPLAY (1<<9)
346
Jesse Barnes57f350b2012-03-28 13:39:25 -0700347/*
348 * DPIO - a special bus for various display related registers to hide behind:
349 * 0x800c: m1, m2, n, p1, p2, k dividers
350 * 0x8014: REF and SFR select
351 * 0x8014: N divider, VCO select
352 * 0x801c/3c: core clock bits
353 * 0x8048/68: low pass filter coefficients
354 * 0x8100: fast clock controls
355 */
356#define DPIO_PKT 0x2100
357#define DPIO_RID (0<<24)
358#define DPIO_OP_WRITE (1<<16)
359#define DPIO_OP_READ (0<<16)
360#define DPIO_PORTID (0x12<<8)
361#define DPIO_BYTE (0xf<<4)
362#define DPIO_BUSY (1<<0) /* status only */
363#define DPIO_DATA 0x2104
364#define DPIO_REG 0x2108
365#define DPIO_CTL 0x2110
366#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
367#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
368#define DPIO_SFR_BYPASS (1<<1)
369#define DPIO_RESET (1<<0)
370
371#define _DPIO_DIV_A 0x800c
372#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
373#define DPIO_K_SHIFT (24) /* 4 bits */
374#define DPIO_P1_SHIFT (21) /* 3 bits */
375#define DPIO_P2_SHIFT (16) /* 5 bits */
376#define DPIO_N_SHIFT (12) /* 4 bits */
377#define DPIO_ENABLE_CALIBRATION (1<<11)
378#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
379#define DPIO_M2DIV_MASK 0xff
380#define _DPIO_DIV_B 0x802c
381#define DPIO_DIV(pipe) _PIPE(pipe, _DPIO_DIV_A, _DPIO_DIV_B)
382
383#define _DPIO_REFSFR_A 0x8014
384#define DPIO_REFSEL_OVERRIDE 27
385#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
386#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
387#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530388#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700389#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
390#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
391#define _DPIO_REFSFR_B 0x8034
392#define DPIO_REFSFR(pipe) _PIPE(pipe, _DPIO_REFSFR_A, _DPIO_REFSFR_B)
393
394#define _DPIO_CORE_CLK_A 0x801c
395#define _DPIO_CORE_CLK_B 0x803c
396#define DPIO_CORE_CLK(pipe) _PIPE(pipe, _DPIO_CORE_CLK_A, _DPIO_CORE_CLK_B)
397
398#define _DPIO_LFP_COEFF_A 0x8048
399#define _DPIO_LFP_COEFF_B 0x8068
400#define DPIO_LFP_COEFF(pipe) _PIPE(pipe, _DPIO_LFP_COEFF_A, _DPIO_LFP_COEFF_B)
401
402#define DPIO_FASTCLK_DISABLE 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100403
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +0530404#define DPIO_DATA_CHANNEL1 0x8220
405#define DPIO_DATA_CHANNEL2 0x8420
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530406
Jesse Barnes585fb112008-07-29 11:54:06 -0700407/*
Jesse Barnesde151cf2008-11-12 10:03:55 -0800408 * Fence registers
409 */
410#define FENCE_REG_830_0 0x2000
Eric Anholtdc529a42009-03-10 22:34:49 -0700411#define FENCE_REG_945_8 0x3000
Jesse Barnesde151cf2008-11-12 10:03:55 -0800412#define I830_FENCE_START_MASK 0x07f80000
413#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -0800414#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800415#define I830_FENCE_PITCH_SHIFT 4
416#define I830_FENCE_REG_VALID (1<<0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +0200417#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -0700418#define I830_FENCE_MAX_PITCH_VAL 6
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200419#define I830_FENCE_MAX_SIZE_VAL (1<<8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800420
421#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -0800422#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800423
424#define FENCE_REG_965_0 0x03000
425#define I965_FENCE_PITCH_SHIFT 2
426#define I965_FENCE_TILING_Y_SHIFT 1
427#define I965_FENCE_REG_VALID (1<<0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200428#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -0800429
Eric Anholt4e901fd2009-10-26 16:44:17 -0700430#define FENCE_REG_SANDYBRIDGE_0 0x100000
431#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
432
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100433/* control register for cpu gtt access */
434#define TILECTL 0x101000
435#define TILECTL_SWZCTL (1 << 0)
436#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
437#define TILECTL_BACKSNOOP_DIS (1 << 3)
438
Jesse Barnesde151cf2008-11-12 10:03:55 -0800439/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700440 * Instruction and interrupt control regs
441 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700442#define PGTBL_ER 0x02024
Daniel Vetter333e9fe2010-08-02 16:24:01 +0200443#define RENDER_RING_BASE 0x02000
444#define BSD_RING_BASE 0x04000
445#define GEN6_BSD_RING_BASE 0x12000
Chris Wilson549f7362010-10-19 11:19:32 +0100446#define BLT_RING_BASE 0x22000
Daniel Vetter3d281d82010-09-24 21:14:22 +0200447#define RING_TAIL(base) ((base)+0x30)
448#define RING_HEAD(base) ((base)+0x34)
449#define RING_START(base) ((base)+0x38)
450#define RING_CTL(base) ((base)+0x3c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000451#define RING_SYNC_0(base) ((base)+0x40)
452#define RING_SYNC_1(base) ((base)+0x44)
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700453#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
454#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
455#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
456#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
457#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
458#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
Chris Wilson8fd26852010-12-08 18:40:43 +0000459#define RING_MAX_IDLE(base) ((base)+0x54)
Daniel Vetter3d281d82010-09-24 21:14:22 +0200460#define RING_HWS_PGA(base) ((base)+0x80)
461#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100462#define ARB_MODE 0x04030
463#define ARB_MODE_SWIZZLE_SNB (1<<4)
464#define ARB_MODE_SWIZZLE_IVB (1<<5)
Eric Anholt45930102011-05-06 17:12:35 -0700465#define RENDER_HWS_PGA_GEN7 (0x04080)
Daniel Vetter33f3f512011-12-14 13:57:39 +0100466#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
467#define DONE_REG 0x40b0
Eric Anholt45930102011-05-06 17:12:35 -0700468#define BSD_HWS_PGA_GEN7 (0x04180)
469#define BLT_HWS_PGA_GEN7 (0x04280)
Daniel Vetter3d281d82010-09-24 21:14:22 +0200470#define RING_ACTHD(base) ((base)+0x74)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000471#define RING_NOPID(base) ((base)+0x94)
Chris Wilson0f468322011-01-04 17:35:21 +0000472#define RING_IMR(base) ((base)+0xa8)
Ben Widawskyc0c7bab2012-07-12 11:01:05 -0700473#define RING_TIMESTAMP(base) ((base)+0x358)
Jesse Barnes585fb112008-07-29 11:54:06 -0700474#define TAIL_ADDR 0x001FFFF8
475#define HEAD_WRAP_COUNT 0xFFE00000
476#define HEAD_WRAP_ONE 0x00200000
477#define HEAD_ADDR 0x001FFFFC
478#define RING_NR_PAGES 0x001FF000
479#define RING_REPORT_MASK 0x00000006
480#define RING_REPORT_64K 0x00000002
481#define RING_REPORT_128K 0x00000004
482#define RING_NO_REPORT 0x00000000
483#define RING_VALID_MASK 0x00000001
484#define RING_VALID 0x00000001
485#define RING_INVALID 0x00000000
Chris Wilson4b60e5c2010-08-08 11:53:53 +0100486#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
487#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000488#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
Chris Wilson8168bd42010-11-11 17:54:52 +0000489#if 0
490#define PRB0_TAIL 0x02030
491#define PRB0_HEAD 0x02034
492#define PRB0_START 0x02038
493#define PRB0_CTL 0x0203c
Jesse Barnes585fb112008-07-29 11:54:06 -0700494#define PRB1_TAIL 0x02040 /* 915+ only */
495#define PRB1_HEAD 0x02044 /* 915+ only */
496#define PRB1_START 0x02048 /* 915+ only */
497#define PRB1_CTL 0x0204c /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +0000498#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700499#define IPEIR_I965 0x02064
500#define IPEHR_I965 0x02068
501#define INSTDONE_I965 0x0206c
Ben Widawskyd53bd482012-08-22 11:32:14 -0700502#define GEN7_INSTDONE_1 0x0206c
503#define GEN7_SC_INSTDONE 0x07100
504#define GEN7_SAMPLER_INSTDONE 0x0e160
505#define GEN7_ROW_INSTDONE 0x0e164
506#define I915_NUM_INSTDONE_REG 4
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100507#define RING_IPEIR(base) ((base)+0x64)
508#define RING_IPEHR(base) ((base)+0x68)
509#define RING_INSTDONE(base) ((base)+0x6c)
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100510#define RING_INSTPS(base) ((base)+0x70)
511#define RING_DMA_FADD(base) ((base)+0x78)
512#define RING_INSTPM(base) ((base)+0xc0)
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700513#define INSTPS 0x02070 /* 965+ only */
514#define INSTDONE1 0x0207c /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700515#define ACTHD_I965 0x02074
516#define HWS_PGA 0x02080
517#define HWS_ADDRESS_MASK 0xfffff000
518#define HWS_START_ADDRESS_SHIFT 4
Jesse Barnes97f5ab62009-10-08 10:16:48 -0700519#define PWRCTXA 0x2088 /* 965GM+ only */
520#define PWRCTX_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700521#define IPEIR 0x02088
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700522#define IPEHR 0x0208c
523#define INSTDONE 0x02090
Jesse Barnes585fb112008-07-29 11:54:06 -0700524#define NOPID 0x02094
525#define HWSTAM 0x02098
Daniel Vetter9d2f41f2012-04-02 21:41:45 +0200526#define DMA_FADD_I8XX 0x020d0
Eric Anholt71cf39b2010-03-08 23:41:55 -0800527
Chris Wilsonf4068392010-10-27 20:36:41 +0100528#define ERROR_GEN6 0x040a0
Ben Widawsky71e172e2012-08-20 16:15:13 -0700529#define GEN7_ERR_INT 0x44040
Ben Widawskyb4c145c2012-08-20 16:15:14 -0700530#define ERR_INT_MMIO_UNCLAIMED (1<<13)
Chris Wilsonf4068392010-10-27 20:36:41 +0100531
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700532/* GM45+ chicken bits -- debug workaround bits that may be required
533 * for various sorts of correct behavior. The top 16 bits of each are
534 * the enables for writing to the corresponding low bit.
535 */
536#define _3D_CHICKEN 0x02084
537#define _3D_CHICKEN2 0x0208c
538/* Disables pipelining of read flushes past the SF-WIZ interface.
539 * Required on all Ironlake steppings according to the B-Spec, but the
540 * particular danger of not doing so is not specified.
541 */
542# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
543#define _3D_CHICKEN3 0x02090
Jesse Barnes87f80202012-10-02 17:43:41 -0500544#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Kenneth Graunke26b6e442012-10-07 08:51:07 -0700545#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700546
Eric Anholt71cf39b2010-03-08 23:41:55 -0800547#define MI_MODE 0x0209c
548# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -0800549# define MI_FLUSH_ENABLE (1 << 12)
Eric Anholt71cf39b2010-03-08 23:41:55 -0800550
Ben Widawskyf8f2ac92012-10-03 19:34:24 -0700551#define GEN6_GT_MODE 0x20d0
552#define GEN6_GT_MODE_HI (1 << 9)
553
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000554#define GFX_MODE 0x02520
Jesse Barnesb095cd02011-08-12 15:28:32 -0700555#define GFX_MODE_GEN7 0x0229c
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100556#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000557#define GFX_RUN_LIST_ENABLE (1<<15)
558#define GFX_TLB_INVALIDATE_ALWAYS (1<<13)
559#define GFX_SURFACE_FAULT_ENABLE (1<<12)
560#define GFX_REPLAY_MODE (1<<11)
561#define GFX_PSMI_GRANULARITY (1<<10)
562#define GFX_PPGTT_ENABLE (1<<9)
563
Daniel Vettera7e806d2012-07-11 16:27:55 +0200564#define VLV_DISPLAY_BASE 0x180000
565
Jesse Barnes585fb112008-07-29 11:54:06 -0700566#define SCPD0 0x0209c /* 915+ only */
567#define IER 0x020a0
568#define IIR 0x020a4
569#define IMR 0x020a8
570#define ISR 0x020ac
Jesse Barnes2d809572012-10-25 12:15:44 -0700571#define VLV_GUNIT_CLOCK_GATE 0x182060
572#define GCFG_DIS (1<<8)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700573#define VLV_IIR_RW 0x182084
574#define VLV_IER 0x1820a0
575#define VLV_IIR 0x1820a4
576#define VLV_IMR 0x1820a8
577#define VLV_ISR 0x1820ac
Jesse Barnes585fb112008-07-29 11:54:06 -0700578#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
579#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
580#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800581#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
Jesse Barnes585fb112008-07-29 11:54:06 -0700582#define I915_HWB_OOM_INTERRUPT (1<<13)
583#define I915_SYNC_STATUS_INTERRUPT (1<<12)
584#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
585#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
586#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
587#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
588#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
589#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
590#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
591#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
592#define I915_DEBUG_INTERRUPT (1<<2)
593#define I915_USER_INTERRUPT (1<<1)
594#define I915_ASLE_INTERRUPT (1<<0)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800595#define I915_BSD_USER_INTERRUPT (1<<25)
Jesse Barnes585fb112008-07-29 11:54:06 -0700596#define EIR 0x020b0
597#define EMR 0x020b4
598#define ESR 0x020b8
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700599#define GM45_ERROR_PAGE_TABLE (1<<5)
600#define GM45_ERROR_MEM_PRIV (1<<4)
601#define I915_ERROR_PAGE_TABLE (1<<4)
602#define GM45_ERROR_CP_PRIV (1<<3)
603#define I915_ERROR_MEMORY_REFRESH (1<<1)
604#define I915_ERROR_INSTRUCTION (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700605#define INSTPM 0x020c0
Li Pengee980b82010-01-27 19:01:11 +0800606#define INSTPM_SELF_EN (1<<12) /* 915GM only */
Chris Wilson8692d00e2011-02-05 10:08:21 +0000607#define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
608 will not assert AGPBUSY# and will only
609 be delivered when out of C3. */
Ben Widawsky84f9f932011-12-12 19:21:58 -0800610#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
Jesse Barnes585fb112008-07-29 11:54:06 -0700611#define ACTHD 0x020c8
612#define FW_BLC 0x020d8
Chris Wilson8692d00e2011-02-05 10:08:21 +0000613#define FW_BLC2 0x020dc
Jesse Barnes585fb112008-07-29 11:54:06 -0700614#define FW_BLC_SELF 0x020e0 /* 915+ only */
Li Pengee980b82010-01-27 19:01:11 +0800615#define FW_BLC_SELF_EN_MASK (1<<31)
616#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
617#define FW_BLC_SELF_EN (1<<15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +0800618#define MM_BURST_LENGTH 0x00700000
619#define MM_FIFO_WATERMARK 0x0001F000
620#define LM_BURST_LENGTH 0x00000700
621#define LM_FIFO_WATERMARK 0x0000001F
Jesse Barnes585fb112008-07-29 11:54:06 -0700622#define MI_ARB_STATE 0x020e4 /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -0700623
624/* Make render/texture TLB fetches lower priorty than associated data
625 * fetches. This is not turned on by default
626 */
627#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
628
629/* Isoch request wait on GTT enable (Display A/B/C streams).
630 * Make isoch requests stall on the TLB update. May cause
631 * display underruns (test mode only)
632 */
633#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
634
635/* Block grant count for isoch requests when block count is
636 * set to a finite value.
637 */
638#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
639#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
640#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
641#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
642#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
643
644/* Enable render writes to complete in C2/C3/C4 power states.
645 * If this isn't enabled, render writes are prevented in low
646 * power states. That seems bad to me.
647 */
648#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
649
650/* This acknowledges an async flip immediately instead
651 * of waiting for 2TLB fetches.
652 */
653#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
654
655/* Enables non-sequential data reads through arbiter
656 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400657#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -0700658
659/* Disable FSB snooping of cacheable write cycles from binner/render
660 * command stream
661 */
662#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
663
664/* Arbiter time slice for non-isoch streams */
665#define MI_ARB_TIME_SLICE_MASK (7 << 5)
666#define MI_ARB_TIME_SLICE_1 (0 << 5)
667#define MI_ARB_TIME_SLICE_2 (1 << 5)
668#define MI_ARB_TIME_SLICE_4 (2 << 5)
669#define MI_ARB_TIME_SLICE_6 (3 << 5)
670#define MI_ARB_TIME_SLICE_8 (4 << 5)
671#define MI_ARB_TIME_SLICE_10 (5 << 5)
672#define MI_ARB_TIME_SLICE_14 (6 << 5)
673#define MI_ARB_TIME_SLICE_16 (7 << 5)
674
675/* Low priority grace period page size */
676#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
677#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
678
679/* Disable display A/B trickle feed */
680#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
681
682/* Set display plane priority */
683#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
684#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
685
Jesse Barnes585fb112008-07-29 11:54:06 -0700686#define CACHE_MODE_0 0x02120 /* 915+ only */
Daniel Vetter4358a372012-10-18 11:49:51 +0200687#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
Jesse Barnes585fb112008-07-29 11:54:06 -0700688#define CM0_IZ_OPT_DISABLE (1<<6)
689#define CM0_ZR_OPT_DISABLE (1<<5)
Daniel Vetter009be662012-04-11 20:42:42 +0200690#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -0700691#define CM0_DEPTH_EVICT_DISABLE (1<<4)
692#define CM0_COLOR_EVICT_DISABLE (1<<3)
693#define CM0_DEPTH_WRITE_DISABLE (1<<1)
694#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
Chris Wilson9df30792010-02-18 10:24:56 +0000695#define BB_ADDR 0x02140 /* 8 bytes */
Jesse Barnes585fb112008-07-29 11:54:06 -0700696#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
Ben Widawsky0f9b91c2012-11-04 09:21:30 -0800697#define GFX_FLSH_CNTL_GEN6 0x101008
698#define GFX_FLSH_CNTL_EN (1<<0)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700699#define ECOSKPD 0x021d0
700#define ECO_GATING_CX_ONLY (1<<3)
701#define ECO_FLIP_DONE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700702
Jesse Barnesfb046852012-03-28 13:39:26 -0700703#define CACHE_MODE_1 0x7004 /* IVB+ */
704#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
705
Ben Widawskye2a1e2f2012-03-29 19:11:26 -0700706/* GEN6 interrupt control
707 * Note that the per-ring interrupt bits do alias with the global interrupt bits
708 * in GTIMR. */
Zhenyu Wanga1786bd2010-05-27 10:26:43 +0800709#define GEN6_RENDER_HWSTAM 0x2098
710#define GEN6_RENDER_IMR 0x20a8
711#define GEN6_RENDER_CONTEXT_SWITCH_INTERRUPT (1 << 8)
712#define GEN6_RENDER_PPGTT_PAGE_FAULT (1 << 7)
Nicolas Kaiser7aa69d22010-06-08 21:18:06 +0200713#define GEN6_RENDER_TIMEOUT_COUNTER_EXPIRED (1 << 6)
Zhenyu Wanga1786bd2010-05-27 10:26:43 +0800714#define GEN6_RENDER_L3_PARITY_ERROR (1 << 5)
715#define GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 4)
716#define GEN6_RENDER_COMMAND_PARSER_MASTER_ERROR (1 << 3)
717#define GEN6_RENDER_SYNC_STATUS (1 << 2)
718#define GEN6_RENDER_DEBUG_INTERRUPT (1 << 1)
719#define GEN6_RENDER_USER_INTERRUPT (1 << 0)
720
721#define GEN6_BLITTER_HWSTAM 0x22098
722#define GEN6_BLITTER_IMR 0x220a8
723#define GEN6_BLITTER_MI_FLUSH_DW_NOTIFY_INTERRUPT (1 << 26)
724#define GEN6_BLITTER_COMMAND_PARSER_MASTER_ERROR (1 << 25)
725#define GEN6_BLITTER_SYNC_STATUS (1 << 24)
726#define GEN6_BLITTER_USER_INTERRUPT (1 << 22)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100727
Jesse Barnes4efe0702011-01-18 11:25:41 -0800728#define GEN6_BLITTER_ECOSKPD 0x221d0
729#define GEN6_BLITTER_LOCK_SHIFT 16
730#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
731
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100732#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
Chris Wilson12f55812012-07-05 17:14:01 +0100733#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
734#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
735#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
736#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100737
Chris Wilsonec6a8902011-06-21 18:37:59 +0100738#define GEN6_BSD_HWSTAM 0x12098
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100739#define GEN6_BSD_IMR 0x120a8
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000740#define GEN6_BSD_USER_INTERRUPT (1 << 12)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100741
742#define GEN6_BSD_RNCID 0x12198
743
Ben Widawskya1e969e2012-04-14 18:41:32 -0700744#define GEN7_FF_THREAD_MODE 0x20a0
745#define GEN7_FF_SCHED_MASK 0x0077070
746#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
747#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
748#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
749#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
750#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
751#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
752#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
753#define GEN7_FF_VS_SCHED_HW (0x0<<12)
754#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
755#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
756#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
757#define GEN7_FF_DS_SCHED_HW (0x0<<4)
758
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100759/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700760 * Framebuffer compression (915+ only)
761 */
762
763#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
764#define FBC_LL_BASE 0x03204 /* 4k page aligned */
765#define FBC_CONTROL 0x03208
766#define FBC_CTL_EN (1<<31)
767#define FBC_CTL_PERIODIC (1<<30)
768#define FBC_CTL_INTERVAL_SHIFT (16)
769#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
Priit Laes49677902010-03-02 11:37:00 +0200770#define FBC_CTL_C3_IDLE (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700771#define FBC_CTL_STRIDE_SHIFT (5)
772#define FBC_CTL_FENCENO (1<<0)
773#define FBC_COMMAND 0x0320c
774#define FBC_CMD_COMPRESS (1<<0)
775#define FBC_STATUS 0x03210
776#define FBC_STAT_COMPRESSING (1<<31)
777#define FBC_STAT_COMPRESSED (1<<30)
778#define FBC_STAT_MODIFIED (1<<29)
779#define FBC_STAT_CURRENT_LINE (1<<0)
780#define FBC_CONTROL2 0x03214
781#define FBC_CTL_FENCE_DBL (0<<4)
782#define FBC_CTL_IDLE_IMM (0<<2)
783#define FBC_CTL_IDLE_FULL (1<<2)
784#define FBC_CTL_IDLE_LINE (2<<2)
785#define FBC_CTL_IDLE_DEBUG (3<<2)
786#define FBC_CTL_CPU_FENCE (1<<1)
787#define FBC_CTL_PLANEA (0<<0)
788#define FBC_CTL_PLANEB (1<<0)
789#define FBC_FENCE_OFF 0x0321b
Jesse Barnes80824002009-09-10 15:28:06 -0700790#define FBC_TAG 0x03300
Jesse Barnes585fb112008-07-29 11:54:06 -0700791
792#define FBC_LL_SIZE (1536)
793
Jesse Barnes74dff282009-09-14 15:39:40 -0700794/* Framebuffer compression for GM45+ */
795#define DPFC_CB_BASE 0x3200
796#define DPFC_CONTROL 0x3208
797#define DPFC_CTL_EN (1<<31)
798#define DPFC_CTL_PLANEA (0<<30)
799#define DPFC_CTL_PLANEB (1<<30)
800#define DPFC_CTL_FENCE_EN (1<<29)
Chris Wilson9ce9d062011-07-08 12:22:40 +0100801#define DPFC_CTL_PERSISTENT_MODE (1<<25)
Jesse Barnes74dff282009-09-14 15:39:40 -0700802#define DPFC_SR_EN (1<<10)
803#define DPFC_CTL_LIMIT_1X (0<<6)
804#define DPFC_CTL_LIMIT_2X (1<<6)
805#define DPFC_CTL_LIMIT_4X (2<<6)
806#define DPFC_RECOMP_CTL 0x320c
807#define DPFC_RECOMP_STALL_EN (1<<27)
808#define DPFC_RECOMP_STALL_WM_SHIFT (16)
809#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
810#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
811#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
812#define DPFC_STATUS 0x3210
813#define DPFC_INVAL_SEG_SHIFT (16)
814#define DPFC_INVAL_SEG_MASK (0x07ff0000)
815#define DPFC_COMP_SEG_SHIFT (0)
816#define DPFC_COMP_SEG_MASK (0x000003ff)
817#define DPFC_STATUS2 0x3214
818#define DPFC_FENCE_YOFF 0x3218
819#define DPFC_CHICKEN 0x3224
820#define DPFC_HT_MODIFY (1<<31)
821
Zhao Yakuib52eb4d2010-06-12 14:32:27 +0800822/* Framebuffer compression for Ironlake */
823#define ILK_DPFC_CB_BASE 0x43200
824#define ILK_DPFC_CONTROL 0x43208
825/* The bit 28-8 is reserved */
826#define DPFC_RESERVED (0x1FFFFF00)
827#define ILK_DPFC_RECOMP_CTL 0x4320c
828#define ILK_DPFC_STATUS 0x43210
829#define ILK_DPFC_FENCE_YOFF 0x43218
830#define ILK_DPFC_CHICKEN 0x43224
831#define ILK_FBC_RT_BASE 0x2128
832#define ILK_FBC_RT_VALID (1<<0)
833
834#define ILK_DISPLAY_CHICKEN1 0x42000
835#define ILK_FBCQ_DIS (1<<22)
Akshay Joshi0206e352011-08-16 15:34:10 -0400836#define ILK_PABSTRETCH_DIS (1<<21)
Yuanhan Liu13982612010-12-15 15:42:31 +0800837
Zhao Yakuib52eb4d2010-06-12 14:32:27 +0800838
Jesse Barnes585fb112008-07-29 11:54:06 -0700839/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800840 * Framebuffer compression for Sandybridge
841 *
842 * The following two registers are of type GTTMMADR
843 */
844#define SNB_DPFC_CTL_SA 0x100100
845#define SNB_CPU_FENCE_ENABLE (1<<29)
846#define DPFC_CPU_FENCE_OFFSET 0x100104
847
848
849/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700850 * GPIO regs
851 */
852#define GPIOA 0x5010
853#define GPIOB 0x5014
854#define GPIOC 0x5018
855#define GPIOD 0x501c
856#define GPIOE 0x5020
857#define GPIOF 0x5024
858#define GPIOG 0x5028
859#define GPIOH 0x502c
860# define GPIO_CLOCK_DIR_MASK (1 << 0)
861# define GPIO_CLOCK_DIR_IN (0 << 1)
862# define GPIO_CLOCK_DIR_OUT (1 << 1)
863# define GPIO_CLOCK_VAL_MASK (1 << 2)
864# define GPIO_CLOCK_VAL_OUT (1 << 3)
865# define GPIO_CLOCK_VAL_IN (1 << 4)
866# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
867# define GPIO_DATA_DIR_MASK (1 << 8)
868# define GPIO_DATA_DIR_IN (0 << 9)
869# define GPIO_DATA_DIR_OUT (1 << 9)
870# define GPIO_DATA_VAL_MASK (1 << 10)
871# define GPIO_DATA_VAL_OUT (1 << 11)
872# define GPIO_DATA_VAL_IN (1 << 12)
873# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
874
Chris Wilsonf899fc62010-07-20 15:44:45 -0700875#define GMBUS0 0x5100 /* clock/port select */
876#define GMBUS_RATE_100KHZ (0<<8)
877#define GMBUS_RATE_50KHZ (1<<8)
878#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
879#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
880#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
881#define GMBUS_PORT_DISABLED 0
882#define GMBUS_PORT_SSC 1
883#define GMBUS_PORT_VGADDC 2
884#define GMBUS_PORT_PANEL 3
885#define GMBUS_PORT_DPC 4 /* HDMIC */
886#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
Daniel Kurtze4fd17a2012-03-28 02:36:12 +0800887#define GMBUS_PORT_DPD 6 /* HDMID */
888#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
Daniel Kurtz2ed06c92012-03-28 02:36:15 +0800889#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
Chris Wilsonf899fc62010-07-20 15:44:45 -0700890#define GMBUS1 0x5104 /* command/status */
891#define GMBUS_SW_CLR_INT (1<<31)
892#define GMBUS_SW_RDY (1<<30)
893#define GMBUS_ENT (1<<29) /* enable timeout */
894#define GMBUS_CYCLE_NONE (0<<25)
895#define GMBUS_CYCLE_WAIT (1<<25)
896#define GMBUS_CYCLE_INDEX (2<<25)
897#define GMBUS_CYCLE_STOP (4<<25)
898#define GMBUS_BYTE_COUNT_SHIFT 16
899#define GMBUS_SLAVE_INDEX_SHIFT 8
900#define GMBUS_SLAVE_ADDR_SHIFT 1
901#define GMBUS_SLAVE_READ (1<<0)
902#define GMBUS_SLAVE_WRITE (0<<0)
903#define GMBUS2 0x5108 /* status */
904#define GMBUS_INUSE (1<<15)
905#define GMBUS_HW_WAIT_PHASE (1<<14)
906#define GMBUS_STALL_TIMEOUT (1<<13)
907#define GMBUS_INT (1<<12)
908#define GMBUS_HW_RDY (1<<11)
909#define GMBUS_SATOER (1<<10)
910#define GMBUS_ACTIVE (1<<9)
911#define GMBUS3 0x510c /* data buffer bytes 3-0 */
912#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
913#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
914#define GMBUS_NAK_EN (1<<3)
915#define GMBUS_IDLE_EN (1<<2)
916#define GMBUS_HW_WAIT_EN (1<<1)
917#define GMBUS_HW_RDY_EN (1<<0)
918#define GMBUS5 0x5120 /* byte index */
919#define GMBUS_2BYTE_INDEX_EN (1<<31)
Eric Anholtf0217c42009-12-01 11:56:30 -0800920
Jesse Barnes585fb112008-07-29 11:54:06 -0700921/*
922 * Clock control & power management
923 */
924
925#define VGA0 0x6000
926#define VGA1 0x6004
927#define VGA_PD 0x6010
928#define VGA0_PD_P2_DIV_4 (1 << 7)
929#define VGA0_PD_P1_DIV_2 (1 << 5)
930#define VGA0_PD_P1_SHIFT 0
931#define VGA0_PD_P1_MASK (0x1f << 0)
932#define VGA1_PD_P2_DIV_4 (1 << 15)
933#define VGA1_PD_P1_DIV_2 (1 << 13)
934#define VGA1_PD_P1_SHIFT 8
935#define VGA1_PD_P1_MASK (0x1f << 8)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800936#define _DPLL_A 0x06014
937#define _DPLL_B 0x06018
938#define DPLL(pipe) _PIPE(pipe, _DPLL_A, _DPLL_B)
Jesse Barnes585fb112008-07-29 11:54:06 -0700939#define DPLL_VCO_ENABLE (1 << 31)
940#define DPLL_DVO_HIGH_SPEED (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -0700941#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -0700942#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -0700943#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -0700944#define DPLL_VGA_MODE_DIS (1 << 28)
945#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
946#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
947#define DPLL_MODE_MASK (3 << 26)
948#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
949#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
950#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
951#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
952#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
953#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500954#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700955#define DPLL_LOCK_VLV (1<<15)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -0700956#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700957
Jesse Barnes585fb112008-07-29 11:54:06 -0700958#define SRX_INDEX 0x3c4
959#define SRX_DATA 0x3c5
960#define SR01 1
961#define SR01_SCREEN_OFF (1<<5)
962
963#define PPCR 0x61204
964#define PPCR_ON (1<<0)
965
966#define DVOB 0x61140
967#define DVOB_ON (1<<31)
968#define DVOC 0x61160
969#define DVOC_ON (1<<31)
970#define LVDS 0x61180
971#define LVDS_ON (1<<31)
972
Jesse Barnes585fb112008-07-29 11:54:06 -0700973/* Scratch pad debug 0 reg:
974 */
975#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
976/*
977 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
978 * this field (only one bit may be set).
979 */
980#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
981#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500982#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -0700983/* i830, required in DVO non-gang */
984#define PLL_P2_DIVIDE_BY_4 (1 << 23)
985#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
986#define PLL_REF_INPUT_DREFCLK (0 << 13)
987#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
988#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
989#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
990#define PLL_REF_INPUT_MASK (3 << 13)
991#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500992/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +0800993# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
994# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
995# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
996# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
997# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
998
Jesse Barnes585fb112008-07-29 11:54:06 -0700999/*
1000 * Parallel to Serial Load Pulse phase selection.
1001 * Selects the phase for the 10X DPLL clock for the PCIe
1002 * digital display port. The range is 4 to 13; 10 or more
1003 * is just a flip delay. The default is 6
1004 */
1005#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
1006#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
1007/*
1008 * SDVO multiplier for 945G/GM. Not used on 965.
1009 */
1010#define SDVO_MULTIPLIER_MASK 0x000000ff
1011#define SDVO_MULTIPLIER_SHIFT_HIRES 4
1012#define SDVO_MULTIPLIER_SHIFT_VGA 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001013#define _DPLL_A_MD 0x0601c /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001014/*
1015 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
1016 *
1017 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
1018 */
1019#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
1020#define DPLL_MD_UDI_DIVIDER_SHIFT 24
1021/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
1022#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
1023#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
1024/*
1025 * SDVO/UDI pixel multiplier.
1026 *
1027 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
1028 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
1029 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
1030 * dummy bytes in the datastream at an increased clock rate, with both sides of
1031 * the link knowing how many bytes are fill.
1032 *
1033 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1034 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
1035 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1036 * through an SDVO command.
1037 *
1038 * This register field has values of multiplication factor minus 1, with
1039 * a maximum multiplier of 5 for SDVO.
1040 */
1041#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
1042#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
1043/*
1044 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1045 * This best be set to the default value (3) or the CRT won't work. No,
1046 * I don't entirely understand what this does...
1047 */
1048#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1049#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001050#define _DPLL_B_MD 0x06020 /* 965+ only */
1051#define DPLL_MD(pipe) _PIPE(pipe, _DPLL_A_MD, _DPLL_B_MD)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001052
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001053#define _FPA0 0x06040
1054#define _FPA1 0x06044
1055#define _FPB0 0x06048
1056#define _FPB1 0x0604c
1057#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1058#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07001059#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001060#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07001061#define FP_N_DIV_SHIFT 16
1062#define FP_M1_DIV_MASK 0x00003f00
1063#define FP_M1_DIV_SHIFT 8
1064#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001065#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07001066#define FP_M2_DIV_SHIFT 0
1067#define DPLL_TEST 0x606c
1068#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1069#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1070#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1071#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1072#define DPLLB_TEST_N_BYPASS (1 << 19)
1073#define DPLLB_TEST_M_BYPASS (1 << 18)
1074#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1075#define DPLLA_TEST_N_BYPASS (1 << 3)
1076#define DPLLA_TEST_M_BYPASS (1 << 2)
1077#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1078#define D_STATE 0x6104
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001079#define DSTATE_GFX_RESET_I830 (1<<6)
Jesse Barnes652c3932009-08-17 13:31:43 -07001080#define DSTATE_PLL_D3_OFF (1<<3)
1081#define DSTATE_GFX_CLOCK_GATING (1<<1)
1082#define DSTATE_DOT_CLOCK_GATING (1<<0)
1083#define DSPCLK_GATE_D 0x6200
1084# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1085# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1086# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1087# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1088# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1089# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1090# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1091# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1092# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1093# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1094# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1095# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1096# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1097# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1098# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1099# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1100# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1101# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1102# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1103# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1104# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1105# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1106# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1107# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1108# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1109# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1110# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1111# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
1112/**
1113 * This bit must be set on the 830 to prevent hangs when turning off the
1114 * overlay scaler.
1115 */
1116# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1117# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1118# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1119# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1120# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1121
1122#define RENCLK_GATE_D1 0x6204
1123# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1124# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1125# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1126# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1127# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1128# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1129# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1130# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1131# define MAG_CLOCK_GATE_DISABLE (1 << 5)
1132/** This bit must be unset on 855,865 */
1133# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1134# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1135# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1136# define MECO_CLOCK_GATE_DISABLE (1 << 1)
1137/** This bit must be set on 855,865. */
1138# define SV_CLOCK_GATE_DISABLE (1 << 0)
1139# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1140# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1141# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1142# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1143# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1144# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1145# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1146# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1147# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1148# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1149# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1150# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1151# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1152# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1153# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1154# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1155# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1156
1157# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
1158/** This bit must always be set on 965G/965GM */
1159# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1160# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1161# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1162# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1163# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1164# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
1165/** This bit must always be set on 965G */
1166# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1167# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1168# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1169# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1170# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1171# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1172# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1173# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1174# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1175# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1176# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1177# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1178# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1179# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1180# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1181# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1182# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1183# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1184# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1185
1186#define RENCLK_GATE_D2 0x6208
1187#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1188#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1189#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
1190#define RAMCLK_GATE_D 0x6210 /* CRL only */
1191#define DEUC 0x6214 /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001192
Jesse Barnesceb04242012-03-28 13:39:22 -07001193#define FW_BLC_SELF_VLV 0x6500
1194#define FW_CSPWRDWNEN (1<<15)
1195
Jesse Barnes585fb112008-07-29 11:54:06 -07001196/*
1197 * Palette regs
1198 */
1199
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001200#define _PALETTE_A 0x0a000
1201#define _PALETTE_B 0x0a800
1202#define PALETTE(pipe) _PIPE(pipe, _PALETTE_A, _PALETTE_B)
Jesse Barnes585fb112008-07-29 11:54:06 -07001203
Eric Anholt673a3942008-07-30 12:06:12 -07001204/* MCH MMIO space */
1205
1206/*
1207 * MCHBAR mirror.
1208 *
1209 * This mirrors the MCHBAR MMIO space whose location is determined by
1210 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1211 * every way. It is not accessible from the CP register read instructions.
1212 *
1213 */
1214#define MCHBAR_MIRROR_BASE 0x10000
1215
Yuanhan Liu13982612010-12-15 15:42:31 +08001216#define MCHBAR_MIRROR_BASE_SNB 0x140000
1217
Eric Anholt673a3942008-07-30 12:06:12 -07001218/** 915-945 and GM965 MCH register controlling DRAM channel access */
1219#define DCC 0x10200
1220#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1221#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1222#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1223#define DCC_ADDRESSING_MODE_MASK (3 << 0)
1224#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08001225#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Eric Anholt673a3942008-07-30 12:06:12 -07001226
Li Peng95534262010-05-18 18:58:44 +08001227/** Pineview MCH register contains DDR3 setting */
1228#define CSHRDDR3CTL 0x101a8
1229#define CSHRDDR3CTL_DDR3 (1 << 2)
1230
Eric Anholt673a3942008-07-30 12:06:12 -07001231/** 965 MCH register controlling DRAM channel configuration */
1232#define C0DRB3 0x10206
1233#define C1DRB3 0x10606
1234
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001235/** snb MCH registers for reading the DRAM channel configuration */
1236#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1237#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1238#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1239#define MAD_DIMM_ECC_MASK (0x3 << 24)
1240#define MAD_DIMM_ECC_OFF (0x0 << 24)
1241#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1242#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1243#define MAD_DIMM_ECC_ON (0x3 << 24)
1244#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1245#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1246#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
1247#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
1248#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
1249#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
1250#define MAD_DIMM_A_SELECT (0x1 << 16)
1251/* DIMM sizes are in multiples of 256mb. */
1252#define MAD_DIMM_B_SIZE_SHIFT 8
1253#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
1254#define MAD_DIMM_A_SIZE_SHIFT 0
1255#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
1256
1257
Keith Packardb11248d2009-06-11 22:28:56 -07001258/* Clocking configuration register */
1259#define CLKCFG 0x10c00
Shaohua Li7662c8b2009-06-26 11:23:55 +08001260#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07001261#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1262#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1263#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1264#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1265#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001266/* Note, below two are guess */
Keith Packardb11248d2009-06-11 22:28:56 -07001267#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001268#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
Keith Packardb11248d2009-06-11 22:28:56 -07001269#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08001270#define CLKCFG_MEM_533 (1 << 4)
1271#define CLKCFG_MEM_667 (2 << 4)
1272#define CLKCFG_MEM_800 (3 << 4)
1273#define CLKCFG_MEM_MASK (7 << 4)
1274
Jesse Barnesea056c12010-09-10 10:02:13 -07001275#define TSC1 0x11001
1276#define TSE (1<<0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07001277#define TR1 0x11006
1278#define TSFS 0x11020
1279#define TSFS_SLOPE_MASK 0x0000ff00
1280#define TSFS_SLOPE_SHIFT 8
1281#define TSFS_INTR_MASK 0x000000ff
1282
Jesse Barnesf97108d2010-01-29 11:27:07 -08001283#define CRSTANDVID 0x11100
1284#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1285#define PXVFREQ_PX_MASK 0x7f000000
1286#define PXVFREQ_PX_SHIFT 24
1287#define VIDFREQ_BASE 0x11110
1288#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1289#define VIDFREQ2 0x11114
1290#define VIDFREQ3 0x11118
1291#define VIDFREQ4 0x1111c
1292#define VIDFREQ_P0_MASK 0x1f000000
1293#define VIDFREQ_P0_SHIFT 24
1294#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
1295#define VIDFREQ_P0_CSCLK_SHIFT 20
1296#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
1297#define VIDFREQ_P0_CRCLK_SHIFT 16
1298#define VIDFREQ_P1_MASK 0x00001f00
1299#define VIDFREQ_P1_SHIFT 8
1300#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1301#define VIDFREQ_P1_CSCLK_SHIFT 4
1302#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1303#define INTTOEXT_BASE_ILK 0x11300
1304#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1305#define INTTOEXT_MAP3_SHIFT 24
1306#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1307#define INTTOEXT_MAP2_SHIFT 16
1308#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1309#define INTTOEXT_MAP1_SHIFT 8
1310#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1311#define INTTOEXT_MAP0_SHIFT 0
1312#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1313#define MEMSWCTL 0x11170 /* Ironlake only */
1314#define MEMCTL_CMD_MASK 0xe000
1315#define MEMCTL_CMD_SHIFT 13
1316#define MEMCTL_CMD_RCLK_OFF 0
1317#define MEMCTL_CMD_RCLK_ON 1
1318#define MEMCTL_CMD_CHFREQ 2
1319#define MEMCTL_CMD_CHVID 3
1320#define MEMCTL_CMD_VMMOFF 4
1321#define MEMCTL_CMD_VMMON 5
1322#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1323 when command complete */
1324#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1325#define MEMCTL_FREQ_SHIFT 8
1326#define MEMCTL_SFCAVM (1<<7)
1327#define MEMCTL_TGT_VID_MASK 0x007f
1328#define MEMIHYST 0x1117c
1329#define MEMINTREN 0x11180 /* 16 bits */
1330#define MEMINT_RSEXIT_EN (1<<8)
1331#define MEMINT_CX_SUPR_EN (1<<7)
1332#define MEMINT_CONT_BUSY_EN (1<<6)
1333#define MEMINT_AVG_BUSY_EN (1<<5)
1334#define MEMINT_EVAL_CHG_EN (1<<4)
1335#define MEMINT_MON_IDLE_EN (1<<3)
1336#define MEMINT_UP_EVAL_EN (1<<2)
1337#define MEMINT_DOWN_EVAL_EN (1<<1)
1338#define MEMINT_SW_CMD_EN (1<<0)
1339#define MEMINTRSTR 0x11182 /* 16 bits */
1340#define MEM_RSEXIT_MASK 0xc000
1341#define MEM_RSEXIT_SHIFT 14
1342#define MEM_CONT_BUSY_MASK 0x3000
1343#define MEM_CONT_BUSY_SHIFT 12
1344#define MEM_AVG_BUSY_MASK 0x0c00
1345#define MEM_AVG_BUSY_SHIFT 10
1346#define MEM_EVAL_CHG_MASK 0x0300
1347#define MEM_EVAL_BUSY_SHIFT 8
1348#define MEM_MON_IDLE_MASK 0x00c0
1349#define MEM_MON_IDLE_SHIFT 6
1350#define MEM_UP_EVAL_MASK 0x0030
1351#define MEM_UP_EVAL_SHIFT 4
1352#define MEM_DOWN_EVAL_MASK 0x000c
1353#define MEM_DOWN_EVAL_SHIFT 2
1354#define MEM_SW_CMD_MASK 0x0003
1355#define MEM_INT_STEER_GFX 0
1356#define MEM_INT_STEER_CMR 1
1357#define MEM_INT_STEER_SMI 2
1358#define MEM_INT_STEER_SCI 3
1359#define MEMINTRSTS 0x11184
1360#define MEMINT_RSEXIT (1<<7)
1361#define MEMINT_CONT_BUSY (1<<6)
1362#define MEMINT_AVG_BUSY (1<<5)
1363#define MEMINT_EVAL_CHG (1<<4)
1364#define MEMINT_MON_IDLE (1<<3)
1365#define MEMINT_UP_EVAL (1<<2)
1366#define MEMINT_DOWN_EVAL (1<<1)
1367#define MEMINT_SW_CMD (1<<0)
1368#define MEMMODECTL 0x11190
1369#define MEMMODE_BOOST_EN (1<<31)
1370#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1371#define MEMMODE_BOOST_FREQ_SHIFT 24
1372#define MEMMODE_IDLE_MODE_MASK 0x00030000
1373#define MEMMODE_IDLE_MODE_SHIFT 16
1374#define MEMMODE_IDLE_MODE_EVAL 0
1375#define MEMMODE_IDLE_MODE_CONT 1
1376#define MEMMODE_HWIDLE_EN (1<<15)
1377#define MEMMODE_SWMODE_EN (1<<14)
1378#define MEMMODE_RCLK_GATE (1<<13)
1379#define MEMMODE_HW_UPDATE (1<<12)
1380#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1381#define MEMMODE_FSTART_SHIFT 8
1382#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1383#define MEMMODE_FMAX_SHIFT 4
1384#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1385#define RCBMAXAVG 0x1119c
1386#define MEMSWCTL2 0x1119e /* Cantiga only */
1387#define SWMEMCMD_RENDER_OFF (0 << 13)
1388#define SWMEMCMD_RENDER_ON (1 << 13)
1389#define SWMEMCMD_SWFREQ (2 << 13)
1390#define SWMEMCMD_TARVID (3 << 13)
1391#define SWMEMCMD_VRM_OFF (4 << 13)
1392#define SWMEMCMD_VRM_ON (5 << 13)
1393#define CMDSTS (1<<12)
1394#define SFCAVM (1<<11)
1395#define SWFREQ_MASK 0x0380 /* P0-7 */
1396#define SWFREQ_SHIFT 7
1397#define TARVID_MASK 0x001f
1398#define MEMSTAT_CTG 0x111a0
1399#define RCBMINAVG 0x111a0
1400#define RCUPEI 0x111b0
1401#define RCDNEI 0x111b4
Jesse Barnes88271da2011-01-05 12:01:24 -08001402#define RSTDBYCTL 0x111b8
1403#define RS1EN (1<<31)
1404#define RS2EN (1<<30)
1405#define RS3EN (1<<29)
1406#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
1407#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
1408#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
1409#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
1410#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
1411#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
1412#define RSX_STATUS_MASK (7<<20)
1413#define RSX_STATUS_ON (0<<20)
1414#define RSX_STATUS_RC1 (1<<20)
1415#define RSX_STATUS_RC1E (2<<20)
1416#define RSX_STATUS_RS1 (3<<20)
1417#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
1418#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
1419#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
1420#define RSX_STATUS_RSVD2 (7<<20)
1421#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
1422#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
1423#define JRSC (1<<17) /* rsx coupled to cpu c-state */
1424#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
1425#define RS1CONTSAV_MASK (3<<14)
1426#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
1427#define RS1CONTSAV_RSVD (1<<14)
1428#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
1429#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
1430#define NORMSLEXLAT_MASK (3<<12)
1431#define SLOW_RS123 (0<<12)
1432#define SLOW_RS23 (1<<12)
1433#define SLOW_RS3 (2<<12)
1434#define NORMAL_RS123 (3<<12)
1435#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
1436#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
1437#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
1438#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
1439#define RS_CSTATE_MASK (3<<4)
1440#define RS_CSTATE_C367_RS1 (0<<4)
1441#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
1442#define RS_CSTATE_RSVD (2<<4)
1443#define RS_CSTATE_C367_RS2 (3<<4)
1444#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
1445#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
Jesse Barnesf97108d2010-01-29 11:27:07 -08001446#define VIDCTL 0x111c0
1447#define VIDSTS 0x111c8
1448#define VIDSTART 0x111cc /* 8 bits */
1449#define MEMSTAT_ILK 0x111f8
1450#define MEMSTAT_VID_MASK 0x7f00
1451#define MEMSTAT_VID_SHIFT 8
1452#define MEMSTAT_PSTATE_MASK 0x00f8
1453#define MEMSTAT_PSTATE_SHIFT 3
1454#define MEMSTAT_MON_ACTV (1<<2)
1455#define MEMSTAT_SRC_CTL_MASK 0x0003
1456#define MEMSTAT_SRC_CTL_CORE 0
1457#define MEMSTAT_SRC_CTL_TRB 1
1458#define MEMSTAT_SRC_CTL_THM 2
1459#define MEMSTAT_SRC_CTL_STDBY 3
1460#define RCPREVBSYTUPAVG 0x113b8
1461#define RCPREVBSYTDNAVG 0x113bc
Jesse Barnesea056c12010-09-10 10:02:13 -07001462#define PMMISC 0x11214
1463#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
Jesse Barnes7648fa92010-05-20 14:28:11 -07001464#define SDEW 0x1124c
1465#define CSIEW0 0x11250
1466#define CSIEW1 0x11254
1467#define CSIEW2 0x11258
1468#define PEW 0x1125c
1469#define DEW 0x11270
1470#define MCHAFE 0x112c0
1471#define CSIEC 0x112e0
1472#define DMIEC 0x112e4
1473#define DDREC 0x112e8
1474#define PEG0EC 0x112ec
1475#define PEG1EC 0x112f0
1476#define GFXEC 0x112f4
1477#define RPPREVBSYTUPAVG 0x113b8
1478#define RPPREVBSYTDNAVG 0x113bc
1479#define ECR 0x11600
1480#define ECR_GPFE (1<<31)
1481#define ECR_IMONE (1<<30)
1482#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1483#define OGW0 0x11608
1484#define OGW1 0x1160c
1485#define EG0 0x11610
1486#define EG1 0x11614
1487#define EG2 0x11618
1488#define EG3 0x1161c
1489#define EG4 0x11620
1490#define EG5 0x11624
1491#define EG6 0x11628
1492#define EG7 0x1162c
1493#define PXW 0x11664
1494#define PXWL 0x11680
1495#define LCFUSE02 0x116c0
1496#define LCFUSE_HIV_MASK 0x000000ff
1497#define CSIPLL0 0x12c10
1498#define DDRMPLL1 0X12c20
Eric Anholt7d573822009-01-02 13:33:00 -08001499#define PEG_BAND_GAP_DATA 0x14d68
1500
Chris Wilsonc4de7b02012-07-02 11:51:03 -03001501#define GEN6_GT_THREAD_STATUS_REG 0x13805c
1502#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
1503#define GEN6_GT_THREAD_STATUS_CORE_MASK_HSW (0x7 | (0x07 << 16))
1504
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001505#define GEN6_GT_PERF_STATUS 0x145948
1506#define GEN6_RP_STATE_LIMITS 0x145994
1507#define GEN6_RP_STATE_CAP 0x145998
1508
Jesse Barnes585fb112008-07-29 11:54:06 -07001509/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08001510 * Logical Context regs
1511 */
1512#define CCID 0x2180
1513#define CCID_EN (1<<0)
Ben Widawskyfe1cc682012-06-04 14:42:41 -07001514#define CXT_SIZE 0x21a0
1515#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
1516#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
1517#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
1518#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
1519#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
1520#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_POWER_SIZE(cxt_reg) + \
1521 GEN6_CXT_RING_SIZE(cxt_reg) + \
1522 GEN6_CXT_RENDER_SIZE(cxt_reg) + \
1523 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
1524 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ben Widawsky4f91dd62012-07-18 10:10:09 -07001525#define GEN7_CXT_SIZE 0x21a8
Ben Widawsky6a4ea1242012-07-18 10:10:10 -07001526#define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
1527#define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
Ben Widawsky4f91dd62012-07-18 10:10:09 -07001528#define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
1529#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
1530#define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
1531#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
Ben Widawsky6a4ea1242012-07-18 10:10:10 -07001532#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_POWER_SIZE(ctx_reg) + \
1533 GEN7_CXT_RING_SIZE(ctx_reg) + \
1534 GEN7_CXT_RENDER_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07001535 GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
1536 GEN7_CXT_GT1_SIZE(ctx_reg) + \
1537 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawsky2e4291e2012-07-24 20:47:30 -07001538#define HSW_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 26) & 0x3f)
1539#define HSW_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 23) & 0x7)
1540#define HSW_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 15) & 0xff)
1541#define HSW_CXT_TOTAL_SIZE(ctx_reg) (HSW_CXT_POWER_SIZE(ctx_reg) + \
1542 HSW_CXT_RING_SIZE(ctx_reg) + \
1543 HSW_CXT_RENDER_SIZE(ctx_reg) + \
1544 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
1545
Ben Widawskyfe1cc682012-06-04 14:42:41 -07001546
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08001547/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001548 * Overlay regs
1549 */
1550
1551#define OVADD 0x30000
1552#define DOVSTA 0x30008
1553#define OC_BUF (0x3<<20)
1554#define OGAMC5 0x30010
1555#define OGAMC4 0x30014
1556#define OGAMC3 0x30018
1557#define OGAMC2 0x3001c
1558#define OGAMC1 0x30020
1559#define OGAMC0 0x30024
1560
1561/*
1562 * Display engine regs
1563 */
1564
1565/* Pipe A timing regs */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001566#define _HTOTAL_A 0x60000
1567#define _HBLANK_A 0x60004
1568#define _HSYNC_A 0x60008
1569#define _VTOTAL_A 0x6000c
1570#define _VBLANK_A 0x60010
1571#define _VSYNC_A 0x60014
1572#define _PIPEASRC 0x6001c
1573#define _BCLRPAT_A 0x60020
Daniel Vetter0529a0d2012-01-28 14:49:24 +01001574#define _VSYNCSHIFT_A 0x60028
Jesse Barnes585fb112008-07-29 11:54:06 -07001575
1576/* Pipe B timing regs */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001577#define _HTOTAL_B 0x61000
1578#define _HBLANK_B 0x61004
1579#define _HSYNC_B 0x61008
1580#define _VTOTAL_B 0x6100c
1581#define _VBLANK_B 0x61010
1582#define _VSYNC_B 0x61014
1583#define _PIPEBSRC 0x6101c
1584#define _BCLRPAT_B 0x61020
Daniel Vetter0529a0d2012-01-28 14:49:24 +01001585#define _VSYNCSHIFT_B 0x61028
1586
Jesse Barnes585fb112008-07-29 11:54:06 -07001587
Paulo Zanonife2b8f92012-10-23 18:30:02 -02001588#define HTOTAL(trans) _TRANSCODER(trans, _HTOTAL_A, _HTOTAL_B)
1589#define HBLANK(trans) _TRANSCODER(trans, _HBLANK_A, _HBLANK_B)
1590#define HSYNC(trans) _TRANSCODER(trans, _HSYNC_A, _HSYNC_B)
1591#define VTOTAL(trans) _TRANSCODER(trans, _VTOTAL_A, _VTOTAL_B)
1592#define VBLANK(trans) _TRANSCODER(trans, _VBLANK_A, _VBLANK_B)
1593#define VSYNC(trans) _TRANSCODER(trans, _VSYNC_A, _VSYNC_B)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001594#define BCLRPAT(pipe) _PIPE(pipe, _BCLRPAT_A, _BCLRPAT_B)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02001595#define VSYNCSHIFT(trans) _TRANSCODER(trans, _VSYNCSHIFT_A, _VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01001596
Jesse Barnes585fb112008-07-29 11:54:06 -07001597/* VGA port control */
1598#define ADPA 0x61100
Daniel Vetterebc0fd82012-07-11 16:27:56 +02001599#define PCH_ADPA 0xe1100
Daniel Vetter540a8952012-07-11 16:27:57 +02001600#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02001601
Jesse Barnes585fb112008-07-29 11:54:06 -07001602#define ADPA_DAC_ENABLE (1<<31)
1603#define ADPA_DAC_DISABLE 0
1604#define ADPA_PIPE_SELECT_MASK (1<<30)
1605#define ADPA_PIPE_A_SELECT 0
1606#define ADPA_PIPE_B_SELECT (1<<30)
Keith Packard1519b992011-08-06 10:35:34 -07001607#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02001608/* CPT uses bits 29:30 for pch transcoder select */
1609#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
1610#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
1611#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
1612#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
1613#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
1614#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
1615#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
1616#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
1617#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
1618#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
1619#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
1620#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
1621#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
1622#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
1623#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
1624#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
1625#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
1626#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
1627#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07001628#define ADPA_USE_VGA_HVPOLARITY (1<<15)
1629#define ADPA_SETS_HVPOLARITY 0
1630#define ADPA_VSYNC_CNTL_DISABLE (1<<11)
1631#define ADPA_VSYNC_CNTL_ENABLE 0
1632#define ADPA_HSYNC_CNTL_DISABLE (1<<10)
1633#define ADPA_HSYNC_CNTL_ENABLE 0
1634#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
1635#define ADPA_VSYNC_ACTIVE_LOW 0
1636#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
1637#define ADPA_HSYNC_ACTIVE_LOW 0
1638#define ADPA_DPMS_MASK (~(3<<10))
1639#define ADPA_DPMS_ON (0<<10)
1640#define ADPA_DPMS_SUSPEND (1<<10)
1641#define ADPA_DPMS_STANDBY (2<<10)
1642#define ADPA_DPMS_OFF (3<<10)
1643
Chris Wilson939fe4d2010-10-09 10:33:26 +01001644
Jesse Barnes585fb112008-07-29 11:54:06 -07001645/* Hotplug control (945+ only) */
1646#define PORT_HOTPLUG_EN 0x61110
Eric Anholt7d573822009-01-02 13:33:00 -08001647#define HDMIB_HOTPLUG_INT_EN (1 << 29)
Keith Packard040d87f2009-05-30 20:42:33 -07001648#define DPB_HOTPLUG_INT_EN (1 << 29)
Eric Anholt7d573822009-01-02 13:33:00 -08001649#define HDMIC_HOTPLUG_INT_EN (1 << 28)
Keith Packard040d87f2009-05-30 20:42:33 -07001650#define DPC_HOTPLUG_INT_EN (1 << 28)
Eric Anholt7d573822009-01-02 13:33:00 -08001651#define HDMID_HOTPLUG_INT_EN (1 << 27)
Keith Packard040d87f2009-05-30 20:42:33 -07001652#define DPD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07001653#define SDVOB_HOTPLUG_INT_EN (1 << 26)
1654#define SDVOC_HOTPLUG_INT_EN (1 << 25)
1655#define TV_HOTPLUG_INT_EN (1 << 18)
1656#define CRT_HOTPLUG_INT_EN (1 << 9)
1657#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08001658#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
1659/* must use period 64 on GM45 according to docs */
1660#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
1661#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
1662#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
1663#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
1664#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
1665#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
1666#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
1667#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
1668#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
1669#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
1670#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
1671#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07001672
1673#define PORT_HOTPLUG_STAT 0x61114
Chris Wilson10f76a32012-05-11 18:01:32 +01001674/* HDMI/DP bits are gen4+ */
1675#define DPB_HOTPLUG_LIVE_STATUS (1 << 29)
1676#define DPC_HOTPLUG_LIVE_STATUS (1 << 28)
1677#define DPD_HOTPLUG_LIVE_STATUS (1 << 27)
1678#define DPD_HOTPLUG_INT_STATUS (3 << 21)
1679#define DPC_HOTPLUG_INT_STATUS (3 << 19)
1680#define DPB_HOTPLUG_INT_STATUS (3 << 17)
1681/* HDMI bits are shared with the DP bits */
1682#define HDMIB_HOTPLUG_LIVE_STATUS (1 << 29)
1683#define HDMIC_HOTPLUG_LIVE_STATUS (1 << 28)
1684#define HDMID_HOTPLUG_LIVE_STATUS (1 << 27)
1685#define HDMID_HOTPLUG_INT_STATUS (3 << 21)
1686#define HDMIC_HOTPLUG_INT_STATUS (3 << 19)
1687#define HDMIB_HOTPLUG_INT_STATUS (3 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01001688/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07001689#define CRT_HOTPLUG_INT_STATUS (1 << 11)
1690#define TV_HOTPLUG_INT_STATUS (1 << 10)
1691#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
1692#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
1693#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
1694#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Chris Wilson084b6122012-05-11 18:01:33 +01001695/* SDVO is different across gen3/4 */
1696#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
1697#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
1698#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
1699#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
1700#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
1701#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Jesse Barnes585fb112008-07-29 11:54:06 -07001702
1703/* SDVO port control */
1704#define SDVOB 0x61140
1705#define SDVOC 0x61160
1706#define SDVO_ENABLE (1 << 31)
1707#define SDVO_PIPE_B_SELECT (1 << 30)
1708#define SDVO_STALL_SELECT (1 << 29)
1709#define SDVO_INTERRUPT_ENABLE (1 << 26)
1710/**
1711 * 915G/GM SDVO pixel multiplier.
1712 *
1713 * Programmed value is multiplier - 1, up to 5x.
1714 *
1715 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
1716 */
1717#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
1718#define SDVO_PORT_MULTIPLY_SHIFT 23
1719#define SDVO_PHASE_SELECT_MASK (15 << 19)
1720#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
1721#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
1722#define SDVOC_GANG_MODE (1 << 16)
Eric Anholt7d573822009-01-02 13:33:00 -08001723#define SDVO_ENCODING_SDVO (0x0 << 10)
1724#define SDVO_ENCODING_HDMI (0x2 << 10)
1725/** Requird for HDMI operation */
1726#define SDVO_NULL_PACKETS_DURING_VSYNC (1 << 9)
Chris Wilsone953fd72011-02-21 22:23:52 +00001727#define SDVO_COLOR_RANGE_16_235 (1 << 8)
Jesse Barnes585fb112008-07-29 11:54:06 -07001728#define SDVO_BORDER_ENABLE (1 << 7)
Eric Anholt7d573822009-01-02 13:33:00 -08001729#define SDVO_AUDIO_ENABLE (1 << 6)
1730/** New with 965, default is to be set */
1731#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
1732/** New with 965, default is to be set */
1733#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
Jesse Barnes585fb112008-07-29 11:54:06 -07001734#define SDVOB_PCIE_CONCURRENCY (1 << 3)
1735#define SDVO_DETECTED (1 << 2)
1736/* Bits to be preserved when writing */
1737#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | (1 << 26))
1738#define SDVOC_PRESERVE_MASK ((1 << 17) | (1 << 26))
1739
1740/* DVO port control */
1741#define DVOA 0x61120
1742#define DVOB 0x61140
1743#define DVOC 0x61160
1744#define DVO_ENABLE (1 << 31)
1745#define DVO_PIPE_B_SELECT (1 << 30)
1746#define DVO_PIPE_STALL_UNUSED (0 << 28)
1747#define DVO_PIPE_STALL (1 << 28)
1748#define DVO_PIPE_STALL_TV (2 << 28)
1749#define DVO_PIPE_STALL_MASK (3 << 28)
1750#define DVO_USE_VGA_SYNC (1 << 15)
1751#define DVO_DATA_ORDER_I740 (0 << 14)
1752#define DVO_DATA_ORDER_FP (1 << 14)
1753#define DVO_VSYNC_DISABLE (1 << 11)
1754#define DVO_HSYNC_DISABLE (1 << 10)
1755#define DVO_VSYNC_TRISTATE (1 << 9)
1756#define DVO_HSYNC_TRISTATE (1 << 8)
1757#define DVO_BORDER_ENABLE (1 << 7)
1758#define DVO_DATA_ORDER_GBRG (1 << 6)
1759#define DVO_DATA_ORDER_RGGB (0 << 6)
1760#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
1761#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
1762#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
1763#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
1764#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
1765#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
1766#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
1767#define DVO_PRESERVE_MASK (0x7<<24)
1768#define DVOA_SRCDIM 0x61124
1769#define DVOB_SRCDIM 0x61144
1770#define DVOC_SRCDIM 0x61164
1771#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
1772#define DVO_SRCDIM_VERTICAL_SHIFT 0
1773
1774/* LVDS port control */
1775#define LVDS 0x61180
1776/*
1777 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
1778 * the DPLL semantics change when the LVDS is assigned to that pipe.
1779 */
1780#define LVDS_PORT_EN (1 << 31)
1781/* Selects pipe B for LVDS data. Must be set on pre-965. */
1782#define LVDS_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001783#define LVDS_PIPE_MASK (1 << 30)
Keith Packard1519b992011-08-06 10:35:34 -07001784#define LVDS_PIPE(pipe) ((pipe) << 30)
Zhao Yakui898822c2010-01-04 16:29:30 +08001785/* LVDS dithering flag on 965/g4x platform */
1786#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08001787/* LVDS sync polarity flags. Set to invert (i.e. negative) */
1788#define LVDS_VSYNC_POLARITY (1 << 21)
1789#define LVDS_HSYNC_POLARITY (1 << 20)
1790
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08001791/* Enable border for unscaled (or aspect-scaled) display */
1792#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07001793/*
1794 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
1795 * pixel.
1796 */
1797#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
1798#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
1799#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
1800/*
1801 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
1802 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
1803 * on.
1804 */
1805#define LVDS_A3_POWER_MASK (3 << 6)
1806#define LVDS_A3_POWER_DOWN (0 << 6)
1807#define LVDS_A3_POWER_UP (3 << 6)
1808/*
1809 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
1810 * is set.
1811 */
1812#define LVDS_CLKB_POWER_MASK (3 << 4)
1813#define LVDS_CLKB_POWER_DOWN (0 << 4)
1814#define LVDS_CLKB_POWER_UP (3 << 4)
1815/*
1816 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
1817 * setting for whether we are in dual-channel mode. The B3 pair will
1818 * additionally only be powered up when LVDS_A3_POWER_UP is set.
1819 */
1820#define LVDS_B0B3_POWER_MASK (3 << 2)
1821#define LVDS_B0B3_POWER_DOWN (0 << 2)
1822#define LVDS_B0B3_POWER_UP (3 << 2)
1823
David Härdeman3c17fe42010-09-24 21:44:32 +02001824/* Video Data Island Packet control */
1825#define VIDEO_DIP_DATA 0x61178
Paulo Zanoniadf00b22012-09-25 13:23:34 -03001826/* Read the description of VIDEO_DIP_DATA (before Haswel) or VIDEO_DIP_ECC
1827 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
1828 * of the infoframe structure specified by CEA-861. */
1829#define VIDEO_DIP_DATA_SIZE 32
David Härdeman3c17fe42010-09-24 21:44:32 +02001830#define VIDEO_DIP_CTL 0x61170
Paulo Zanoni2da8af52012-05-14 17:12:51 -03001831/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02001832#define VIDEO_DIP_ENABLE (1 << 31)
1833#define VIDEO_DIP_PORT_B (1 << 29)
1834#define VIDEO_DIP_PORT_C (2 << 29)
Paulo Zanoni4e89ee12012-05-04 17:18:26 -03001835#define VIDEO_DIP_PORT_D (3 << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03001836#define VIDEO_DIP_PORT_MASK (3 << 29)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03001837#define VIDEO_DIP_ENABLE_GCP (1 << 25)
David Härdeman3c17fe42010-09-24 21:44:32 +02001838#define VIDEO_DIP_ENABLE_AVI (1 << 21)
1839#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03001840#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
David Härdeman3c17fe42010-09-24 21:44:32 +02001841#define VIDEO_DIP_ENABLE_SPD (8 << 21)
1842#define VIDEO_DIP_SELECT_AVI (0 << 19)
1843#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
1844#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07001845#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02001846#define VIDEO_DIP_FREQ_ONCE (0 << 16)
1847#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
1848#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03001849#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03001850/* HSW and later: */
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03001851#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
1852#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03001853#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03001854#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
1855#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03001856#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02001857
Jesse Barnes585fb112008-07-29 11:54:06 -07001858/* Panel power sequencing */
1859#define PP_STATUS 0x61200
1860#define PP_ON (1 << 31)
1861/*
1862 * Indicates that all dependencies of the panel are on:
1863 *
1864 * - PLL enabled
1865 * - pipe enabled
1866 * - LVDS/DVOB/DVOC on
1867 */
1868#define PP_READY (1 << 30)
1869#define PP_SEQUENCE_NONE (0 << 28)
Keith Packard99ea7122011-11-01 19:57:50 -07001870#define PP_SEQUENCE_POWER_UP (1 << 28)
1871#define PP_SEQUENCE_POWER_DOWN (2 << 28)
1872#define PP_SEQUENCE_MASK (3 << 28)
1873#define PP_SEQUENCE_SHIFT 28
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001874#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001875#define PP_SEQUENCE_STATE_MASK 0x0000000f
Keith Packard99ea7122011-11-01 19:57:50 -07001876#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
1877#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
1878#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
1879#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
1880#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
1881#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
1882#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
1883#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
1884#define PP_SEQUENCE_STATE_RESET (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001885#define PP_CONTROL 0x61204
1886#define POWER_TARGET_ON (1 << 0)
1887#define PP_ON_DELAYS 0x61208
1888#define PP_OFF_DELAYS 0x6120c
1889#define PP_DIVISOR 0x61210
1890
1891/* Panel fitting */
1892#define PFIT_CONTROL 0x61230
1893#define PFIT_ENABLE (1 << 31)
1894#define PFIT_PIPE_MASK (3 << 29)
1895#define PFIT_PIPE_SHIFT 29
1896#define VERT_INTERP_DISABLE (0 << 10)
1897#define VERT_INTERP_BILINEAR (1 << 10)
1898#define VERT_INTERP_MASK (3 << 10)
1899#define VERT_AUTO_SCALE (1 << 9)
1900#define HORIZ_INTERP_DISABLE (0 << 6)
1901#define HORIZ_INTERP_BILINEAR (1 << 6)
1902#define HORIZ_INTERP_MASK (3 << 6)
1903#define HORIZ_AUTO_SCALE (1 << 5)
1904#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08001905#define PFIT_FILTER_FUZZY (0 << 24)
1906#define PFIT_SCALING_AUTO (0 << 26)
1907#define PFIT_SCALING_PROGRAMMED (1 << 26)
1908#define PFIT_SCALING_PILLAR (2 << 26)
1909#define PFIT_SCALING_LETTER (3 << 26)
Jesse Barnes585fb112008-07-29 11:54:06 -07001910#define PFIT_PGM_RATIOS 0x61234
1911#define PFIT_VERT_SCALE_MASK 0xfff00000
1912#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08001913/* Pre-965 */
1914#define PFIT_VERT_SCALE_SHIFT 20
1915#define PFIT_VERT_SCALE_MASK 0xfff00000
1916#define PFIT_HORIZ_SCALE_SHIFT 4
1917#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
1918/* 965+ */
1919#define PFIT_VERT_SCALE_SHIFT_965 16
1920#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
1921#define PFIT_HORIZ_SCALE_SHIFT_965 0
1922#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
1923
Jesse Barnes585fb112008-07-29 11:54:06 -07001924#define PFIT_AUTO_RATIOS 0x61238
1925
1926/* Backlight control */
Jesse Barnes585fb112008-07-29 11:54:06 -07001927#define BLC_PWM_CTL2 0x61250 /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02001928#define BLM_PWM_ENABLE (1 << 31)
1929#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
1930#define BLM_PIPE_SELECT (1 << 29)
1931#define BLM_PIPE_SELECT_IVB (3 << 29)
1932#define BLM_PIPE_A (0 << 29)
1933#define BLM_PIPE_B (1 << 29)
1934#define BLM_PIPE_C (2 << 29) /* ivb + */
1935#define BLM_PIPE(pipe) ((pipe) << 29)
1936#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
1937#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
1938#define BLM_PHASE_IN_ENABLE (1 << 25)
1939#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
1940#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
1941#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
1942#define BLM_PHASE_IN_COUNT_SHIFT (8)
1943#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
1944#define BLM_PHASE_IN_INCR_SHIFT (0)
1945#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
1946#define BLC_PWM_CTL 0x61254
Takashi Iwaiba3820a2011-03-10 14:02:12 +01001947/*
1948 * This is the most significant 15 bits of the number of backlight cycles in a
1949 * complete cycle of the modulated backlight control.
1950 *
1951 * The actual value is this field multiplied by two.
1952 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02001953#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
1954#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
1955#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001956/*
1957 * This is the number of cycles out of the backlight modulation cycle for which
1958 * the backlight is on.
1959 *
1960 * This field must be no greater than the number of cycles in the complete
1961 * backlight modulation cycle.
1962 */
1963#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
1964#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02001965#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
1966#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001967
Jesse Barnes0eb96d62009-10-14 12:33:41 -07001968#define BLC_HIST_CTL 0x61260
1969
Daniel Vetter7cf41602012-06-05 10:07:09 +02001970/* New registers for PCH-split platforms. Safe where new bits show up, the
1971 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
1972#define BLC_PWM_CPU_CTL2 0x48250
1973#define BLC_PWM_CPU_CTL 0x48254
1974
1975/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
1976 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
1977#define BLC_PWM_PCH_CTL1 0xc8250
Daniel Vetter4b4147c2012-07-11 00:31:06 +02001978#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02001979#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
1980#define BLM_PCH_POLARITY (1 << 29)
1981#define BLC_PWM_PCH_CTL2 0xc8254
1982
Jesse Barnes585fb112008-07-29 11:54:06 -07001983/* TV port control */
1984#define TV_CTL 0x68000
1985/** Enables the TV encoder */
1986# define TV_ENC_ENABLE (1 << 31)
1987/** Sources the TV encoder input from pipe B instead of A. */
1988# define TV_ENC_PIPEB_SELECT (1 << 30)
1989/** Outputs composite video (DAC A only) */
1990# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
1991/** Outputs SVideo video (DAC B/C) */
1992# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
1993/** Outputs Component video (DAC A/B/C) */
1994# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
1995/** Outputs Composite and SVideo (DAC A/B/C) */
1996# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
1997# define TV_TRILEVEL_SYNC (1 << 21)
1998/** Enables slow sync generation (945GM only) */
1999# define TV_SLOW_SYNC (1 << 20)
2000/** Selects 4x oversampling for 480i and 576p */
2001# define TV_OVERSAMPLE_4X (0 << 18)
2002/** Selects 2x oversampling for 720p and 1080i */
2003# define TV_OVERSAMPLE_2X (1 << 18)
2004/** Selects no oversampling for 1080p */
2005# define TV_OVERSAMPLE_NONE (2 << 18)
2006/** Selects 8x oversampling */
2007# define TV_OVERSAMPLE_8X (3 << 18)
2008/** Selects progressive mode rather than interlaced */
2009# define TV_PROGRESSIVE (1 << 17)
2010/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
2011# define TV_PAL_BURST (1 << 16)
2012/** Field for setting delay of Y compared to C */
2013# define TV_YC_SKEW_MASK (7 << 12)
2014/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
2015# define TV_ENC_SDP_FIX (1 << 11)
2016/**
2017 * Enables a fix for the 915GM only.
2018 *
2019 * Not sure what it does.
2020 */
2021# define TV_ENC_C0_FIX (1 << 10)
2022/** Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08002023# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07002024# define TV_FUSE_STATE_MASK (3 << 4)
2025/** Read-only state that reports all features enabled */
2026# define TV_FUSE_STATE_ENABLED (0 << 4)
2027/** Read-only state that reports that Macrovision is disabled in hardware*/
2028# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
2029/** Read-only state that reports that TV-out is disabled in hardware. */
2030# define TV_FUSE_STATE_DISABLED (2 << 4)
2031/** Normal operation */
2032# define TV_TEST_MODE_NORMAL (0 << 0)
2033/** Encoder test pattern 1 - combo pattern */
2034# define TV_TEST_MODE_PATTERN_1 (1 << 0)
2035/** Encoder test pattern 2 - full screen vertical 75% color bars */
2036# define TV_TEST_MODE_PATTERN_2 (2 << 0)
2037/** Encoder test pattern 3 - full screen horizontal 75% color bars */
2038# define TV_TEST_MODE_PATTERN_3 (3 << 0)
2039/** Encoder test pattern 4 - random noise */
2040# define TV_TEST_MODE_PATTERN_4 (4 << 0)
2041/** Encoder test pattern 5 - linear color ramps */
2042# define TV_TEST_MODE_PATTERN_5 (5 << 0)
2043/**
2044 * This test mode forces the DACs to 50% of full output.
2045 *
2046 * This is used for load detection in combination with TVDAC_SENSE_MASK
2047 */
2048# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
2049# define TV_TEST_MODE_MASK (7 << 0)
2050
2051#define TV_DAC 0x68004
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01002052# define TV_DAC_SAVE 0x00ffff00
Jesse Barnes585fb112008-07-29 11:54:06 -07002053/**
2054 * Reports that DAC state change logic has reported change (RO).
2055 *
2056 * This gets cleared when TV_DAC_STATE_EN is cleared
2057*/
2058# define TVDAC_STATE_CHG (1 << 31)
2059# define TVDAC_SENSE_MASK (7 << 28)
2060/** Reports that DAC A voltage is above the detect threshold */
2061# define TVDAC_A_SENSE (1 << 30)
2062/** Reports that DAC B voltage is above the detect threshold */
2063# define TVDAC_B_SENSE (1 << 29)
2064/** Reports that DAC C voltage is above the detect threshold */
2065# define TVDAC_C_SENSE (1 << 28)
2066/**
2067 * Enables DAC state detection logic, for load-based TV detection.
2068 *
2069 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
2070 * to off, for load detection to work.
2071 */
2072# define TVDAC_STATE_CHG_EN (1 << 27)
2073/** Sets the DAC A sense value to high */
2074# define TVDAC_A_SENSE_CTL (1 << 26)
2075/** Sets the DAC B sense value to high */
2076# define TVDAC_B_SENSE_CTL (1 << 25)
2077/** Sets the DAC C sense value to high */
2078# define TVDAC_C_SENSE_CTL (1 << 24)
2079/** Overrides the ENC_ENABLE and DAC voltage levels */
2080# define DAC_CTL_OVERRIDE (1 << 7)
2081/** Sets the slew rate. Must be preserved in software */
2082# define ENC_TVDAC_SLEW_FAST (1 << 6)
2083# define DAC_A_1_3_V (0 << 4)
2084# define DAC_A_1_1_V (1 << 4)
2085# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08002086# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002087# define DAC_B_1_3_V (0 << 2)
2088# define DAC_B_1_1_V (1 << 2)
2089# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08002090# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002091# define DAC_C_1_3_V (0 << 0)
2092# define DAC_C_1_1_V (1 << 0)
2093# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08002094# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002095
2096/**
2097 * CSC coefficients are stored in a floating point format with 9 bits of
2098 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
2099 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
2100 * -1 (0x3) being the only legal negative value.
2101 */
2102#define TV_CSC_Y 0x68010
2103# define TV_RY_MASK 0x07ff0000
2104# define TV_RY_SHIFT 16
2105# define TV_GY_MASK 0x00000fff
2106# define TV_GY_SHIFT 0
2107
2108#define TV_CSC_Y2 0x68014
2109# define TV_BY_MASK 0x07ff0000
2110# define TV_BY_SHIFT 16
2111/**
2112 * Y attenuation for component video.
2113 *
2114 * Stored in 1.9 fixed point.
2115 */
2116# define TV_AY_MASK 0x000003ff
2117# define TV_AY_SHIFT 0
2118
2119#define TV_CSC_U 0x68018
2120# define TV_RU_MASK 0x07ff0000
2121# define TV_RU_SHIFT 16
2122# define TV_GU_MASK 0x000007ff
2123# define TV_GU_SHIFT 0
2124
2125#define TV_CSC_U2 0x6801c
2126# define TV_BU_MASK 0x07ff0000
2127# define TV_BU_SHIFT 16
2128/**
2129 * U attenuation for component video.
2130 *
2131 * Stored in 1.9 fixed point.
2132 */
2133# define TV_AU_MASK 0x000003ff
2134# define TV_AU_SHIFT 0
2135
2136#define TV_CSC_V 0x68020
2137# define TV_RV_MASK 0x0fff0000
2138# define TV_RV_SHIFT 16
2139# define TV_GV_MASK 0x000007ff
2140# define TV_GV_SHIFT 0
2141
2142#define TV_CSC_V2 0x68024
2143# define TV_BV_MASK 0x07ff0000
2144# define TV_BV_SHIFT 16
2145/**
2146 * V attenuation for component video.
2147 *
2148 * Stored in 1.9 fixed point.
2149 */
2150# define TV_AV_MASK 0x000007ff
2151# define TV_AV_SHIFT 0
2152
2153#define TV_CLR_KNOBS 0x68028
2154/** 2s-complement brightness adjustment */
2155# define TV_BRIGHTNESS_MASK 0xff000000
2156# define TV_BRIGHTNESS_SHIFT 24
2157/** Contrast adjustment, as a 2.6 unsigned floating point number */
2158# define TV_CONTRAST_MASK 0x00ff0000
2159# define TV_CONTRAST_SHIFT 16
2160/** Saturation adjustment, as a 2.6 unsigned floating point number */
2161# define TV_SATURATION_MASK 0x0000ff00
2162# define TV_SATURATION_SHIFT 8
2163/** Hue adjustment, as an integer phase angle in degrees */
2164# define TV_HUE_MASK 0x000000ff
2165# define TV_HUE_SHIFT 0
2166
2167#define TV_CLR_LEVEL 0x6802c
2168/** Controls the DAC level for black */
2169# define TV_BLACK_LEVEL_MASK 0x01ff0000
2170# define TV_BLACK_LEVEL_SHIFT 16
2171/** Controls the DAC level for blanking */
2172# define TV_BLANK_LEVEL_MASK 0x000001ff
2173# define TV_BLANK_LEVEL_SHIFT 0
2174
2175#define TV_H_CTL_1 0x68030
2176/** Number of pixels in the hsync. */
2177# define TV_HSYNC_END_MASK 0x1fff0000
2178# define TV_HSYNC_END_SHIFT 16
2179/** Total number of pixels minus one in the line (display and blanking). */
2180# define TV_HTOTAL_MASK 0x00001fff
2181# define TV_HTOTAL_SHIFT 0
2182
2183#define TV_H_CTL_2 0x68034
2184/** Enables the colorburst (needed for non-component color) */
2185# define TV_BURST_ENA (1 << 31)
2186/** Offset of the colorburst from the start of hsync, in pixels minus one. */
2187# define TV_HBURST_START_SHIFT 16
2188# define TV_HBURST_START_MASK 0x1fff0000
2189/** Length of the colorburst */
2190# define TV_HBURST_LEN_SHIFT 0
2191# define TV_HBURST_LEN_MASK 0x0001fff
2192
2193#define TV_H_CTL_3 0x68038
2194/** End of hblank, measured in pixels minus one from start of hsync */
2195# define TV_HBLANK_END_SHIFT 16
2196# define TV_HBLANK_END_MASK 0x1fff0000
2197/** Start of hblank, measured in pixels minus one from start of hsync */
2198# define TV_HBLANK_START_SHIFT 0
2199# define TV_HBLANK_START_MASK 0x0001fff
2200
2201#define TV_V_CTL_1 0x6803c
2202/** XXX */
2203# define TV_NBR_END_SHIFT 16
2204# define TV_NBR_END_MASK 0x07ff0000
2205/** XXX */
2206# define TV_VI_END_F1_SHIFT 8
2207# define TV_VI_END_F1_MASK 0x00003f00
2208/** XXX */
2209# define TV_VI_END_F2_SHIFT 0
2210# define TV_VI_END_F2_MASK 0x0000003f
2211
2212#define TV_V_CTL_2 0x68040
2213/** Length of vsync, in half lines */
2214# define TV_VSYNC_LEN_MASK 0x07ff0000
2215# define TV_VSYNC_LEN_SHIFT 16
2216/** Offset of the start of vsync in field 1, measured in one less than the
2217 * number of half lines.
2218 */
2219# define TV_VSYNC_START_F1_MASK 0x00007f00
2220# define TV_VSYNC_START_F1_SHIFT 8
2221/**
2222 * Offset of the start of vsync in field 2, measured in one less than the
2223 * number of half lines.
2224 */
2225# define TV_VSYNC_START_F2_MASK 0x0000007f
2226# define TV_VSYNC_START_F2_SHIFT 0
2227
2228#define TV_V_CTL_3 0x68044
2229/** Enables generation of the equalization signal */
2230# define TV_EQUAL_ENA (1 << 31)
2231/** Length of vsync, in half lines */
2232# define TV_VEQ_LEN_MASK 0x007f0000
2233# define TV_VEQ_LEN_SHIFT 16
2234/** Offset of the start of equalization in field 1, measured in one less than
2235 * the number of half lines.
2236 */
2237# define TV_VEQ_START_F1_MASK 0x0007f00
2238# define TV_VEQ_START_F1_SHIFT 8
2239/**
2240 * Offset of the start of equalization in field 2, measured in one less than
2241 * the number of half lines.
2242 */
2243# define TV_VEQ_START_F2_MASK 0x000007f
2244# define TV_VEQ_START_F2_SHIFT 0
2245
2246#define TV_V_CTL_4 0x68048
2247/**
2248 * Offset to start of vertical colorburst, measured in one less than the
2249 * number of lines from vertical start.
2250 */
2251# define TV_VBURST_START_F1_MASK 0x003f0000
2252# define TV_VBURST_START_F1_SHIFT 16
2253/**
2254 * Offset to the end of vertical colorburst, measured in one less than the
2255 * number of lines from the start of NBR.
2256 */
2257# define TV_VBURST_END_F1_MASK 0x000000ff
2258# define TV_VBURST_END_F1_SHIFT 0
2259
2260#define TV_V_CTL_5 0x6804c
2261/**
2262 * Offset to start of vertical colorburst, measured in one less than the
2263 * number of lines from vertical start.
2264 */
2265# define TV_VBURST_START_F2_MASK 0x003f0000
2266# define TV_VBURST_START_F2_SHIFT 16
2267/**
2268 * Offset to the end of vertical colorburst, measured in one less than the
2269 * number of lines from the start of NBR.
2270 */
2271# define TV_VBURST_END_F2_MASK 0x000000ff
2272# define TV_VBURST_END_F2_SHIFT 0
2273
2274#define TV_V_CTL_6 0x68050
2275/**
2276 * Offset to start of vertical colorburst, measured in one less than the
2277 * number of lines from vertical start.
2278 */
2279# define TV_VBURST_START_F3_MASK 0x003f0000
2280# define TV_VBURST_START_F3_SHIFT 16
2281/**
2282 * Offset to the end of vertical colorburst, measured in one less than the
2283 * number of lines from the start of NBR.
2284 */
2285# define TV_VBURST_END_F3_MASK 0x000000ff
2286# define TV_VBURST_END_F3_SHIFT 0
2287
2288#define TV_V_CTL_7 0x68054
2289/**
2290 * Offset to start of vertical colorburst, measured in one less than the
2291 * number of lines from vertical start.
2292 */
2293# define TV_VBURST_START_F4_MASK 0x003f0000
2294# define TV_VBURST_START_F4_SHIFT 16
2295/**
2296 * Offset to the end of vertical colorburst, measured in one less than the
2297 * number of lines from the start of NBR.
2298 */
2299# define TV_VBURST_END_F4_MASK 0x000000ff
2300# define TV_VBURST_END_F4_SHIFT 0
2301
2302#define TV_SC_CTL_1 0x68060
2303/** Turns on the first subcarrier phase generation DDA */
2304# define TV_SC_DDA1_EN (1 << 31)
2305/** Turns on the first subcarrier phase generation DDA */
2306# define TV_SC_DDA2_EN (1 << 30)
2307/** Turns on the first subcarrier phase generation DDA */
2308# define TV_SC_DDA3_EN (1 << 29)
2309/** Sets the subcarrier DDA to reset frequency every other field */
2310# define TV_SC_RESET_EVERY_2 (0 << 24)
2311/** Sets the subcarrier DDA to reset frequency every fourth field */
2312# define TV_SC_RESET_EVERY_4 (1 << 24)
2313/** Sets the subcarrier DDA to reset frequency every eighth field */
2314# define TV_SC_RESET_EVERY_8 (2 << 24)
2315/** Sets the subcarrier DDA to never reset the frequency */
2316# define TV_SC_RESET_NEVER (3 << 24)
2317/** Sets the peak amplitude of the colorburst.*/
2318# define TV_BURST_LEVEL_MASK 0x00ff0000
2319# define TV_BURST_LEVEL_SHIFT 16
2320/** Sets the increment of the first subcarrier phase generation DDA */
2321# define TV_SCDDA1_INC_MASK 0x00000fff
2322# define TV_SCDDA1_INC_SHIFT 0
2323
2324#define TV_SC_CTL_2 0x68064
2325/** Sets the rollover for the second subcarrier phase generation DDA */
2326# define TV_SCDDA2_SIZE_MASK 0x7fff0000
2327# define TV_SCDDA2_SIZE_SHIFT 16
2328/** Sets the increent of the second subcarrier phase generation DDA */
2329# define TV_SCDDA2_INC_MASK 0x00007fff
2330# define TV_SCDDA2_INC_SHIFT 0
2331
2332#define TV_SC_CTL_3 0x68068
2333/** Sets the rollover for the third subcarrier phase generation DDA */
2334# define TV_SCDDA3_SIZE_MASK 0x7fff0000
2335# define TV_SCDDA3_SIZE_SHIFT 16
2336/** Sets the increent of the third subcarrier phase generation DDA */
2337# define TV_SCDDA3_INC_MASK 0x00007fff
2338# define TV_SCDDA3_INC_SHIFT 0
2339
2340#define TV_WIN_POS 0x68070
2341/** X coordinate of the display from the start of horizontal active */
2342# define TV_XPOS_MASK 0x1fff0000
2343# define TV_XPOS_SHIFT 16
2344/** Y coordinate of the display from the start of vertical active (NBR) */
2345# define TV_YPOS_MASK 0x00000fff
2346# define TV_YPOS_SHIFT 0
2347
2348#define TV_WIN_SIZE 0x68074
2349/** Horizontal size of the display window, measured in pixels*/
2350# define TV_XSIZE_MASK 0x1fff0000
2351# define TV_XSIZE_SHIFT 16
2352/**
2353 * Vertical size of the display window, measured in pixels.
2354 *
2355 * Must be even for interlaced modes.
2356 */
2357# define TV_YSIZE_MASK 0x00000fff
2358# define TV_YSIZE_SHIFT 0
2359
2360#define TV_FILTER_CTL_1 0x68080
2361/**
2362 * Enables automatic scaling calculation.
2363 *
2364 * If set, the rest of the registers are ignored, and the calculated values can
2365 * be read back from the register.
2366 */
2367# define TV_AUTO_SCALE (1 << 31)
2368/**
2369 * Disables the vertical filter.
2370 *
2371 * This is required on modes more than 1024 pixels wide */
2372# define TV_V_FILTER_BYPASS (1 << 29)
2373/** Enables adaptive vertical filtering */
2374# define TV_VADAPT (1 << 28)
2375# define TV_VADAPT_MODE_MASK (3 << 26)
2376/** Selects the least adaptive vertical filtering mode */
2377# define TV_VADAPT_MODE_LEAST (0 << 26)
2378/** Selects the moderately adaptive vertical filtering mode */
2379# define TV_VADAPT_MODE_MODERATE (1 << 26)
2380/** Selects the most adaptive vertical filtering mode */
2381# define TV_VADAPT_MODE_MOST (3 << 26)
2382/**
2383 * Sets the horizontal scaling factor.
2384 *
2385 * This should be the fractional part of the horizontal scaling factor divided
2386 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
2387 *
2388 * (src width - 1) / ((oversample * dest width) - 1)
2389 */
2390# define TV_HSCALE_FRAC_MASK 0x00003fff
2391# define TV_HSCALE_FRAC_SHIFT 0
2392
2393#define TV_FILTER_CTL_2 0x68084
2394/**
2395 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2396 *
2397 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
2398 */
2399# define TV_VSCALE_INT_MASK 0x00038000
2400# define TV_VSCALE_INT_SHIFT 15
2401/**
2402 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2403 *
2404 * \sa TV_VSCALE_INT_MASK
2405 */
2406# define TV_VSCALE_FRAC_MASK 0x00007fff
2407# define TV_VSCALE_FRAC_SHIFT 0
2408
2409#define TV_FILTER_CTL_3 0x68088
2410/**
2411 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2412 *
2413 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
2414 *
2415 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2416 */
2417# define TV_VSCALE_IP_INT_MASK 0x00038000
2418# define TV_VSCALE_IP_INT_SHIFT 15
2419/**
2420 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2421 *
2422 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2423 *
2424 * \sa TV_VSCALE_IP_INT_MASK
2425 */
2426# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
2427# define TV_VSCALE_IP_FRAC_SHIFT 0
2428
2429#define TV_CC_CONTROL 0x68090
2430# define TV_CC_ENABLE (1 << 31)
2431/**
2432 * Specifies which field to send the CC data in.
2433 *
2434 * CC data is usually sent in field 0.
2435 */
2436# define TV_CC_FID_MASK (1 << 27)
2437# define TV_CC_FID_SHIFT 27
2438/** Sets the horizontal position of the CC data. Usually 135. */
2439# define TV_CC_HOFF_MASK 0x03ff0000
2440# define TV_CC_HOFF_SHIFT 16
2441/** Sets the vertical position of the CC data. Usually 21 */
2442# define TV_CC_LINE_MASK 0x0000003f
2443# define TV_CC_LINE_SHIFT 0
2444
2445#define TV_CC_DATA 0x68094
2446# define TV_CC_RDY (1 << 31)
2447/** Second word of CC data to be transmitted. */
2448# define TV_CC_DATA_2_MASK 0x007f0000
2449# define TV_CC_DATA_2_SHIFT 16
2450/** First word of CC data to be transmitted. */
2451# define TV_CC_DATA_1_MASK 0x0000007f
2452# define TV_CC_DATA_1_SHIFT 0
2453
2454#define TV_H_LUMA_0 0x68100
2455#define TV_H_LUMA_59 0x681ec
2456#define TV_H_CHROMA_0 0x68200
2457#define TV_H_CHROMA_59 0x682ec
2458#define TV_V_LUMA_0 0x68300
2459#define TV_V_LUMA_42 0x683a8
2460#define TV_V_CHROMA_0 0x68400
2461#define TV_V_CHROMA_42 0x684a8
2462
Keith Packard040d87f2009-05-30 20:42:33 -07002463/* Display Port */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002464#define DP_A 0x64000 /* eDP */
Keith Packard040d87f2009-05-30 20:42:33 -07002465#define DP_B 0x64100
2466#define DP_C 0x64200
2467#define DP_D 0x64300
2468
2469#define DP_PORT_EN (1 << 31)
2470#define DP_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08002471#define DP_PIPE_MASK (1 << 30)
2472
Keith Packard040d87f2009-05-30 20:42:33 -07002473/* Link training mode - select a suitable mode for each stage */
2474#define DP_LINK_TRAIN_PAT_1 (0 << 28)
2475#define DP_LINK_TRAIN_PAT_2 (1 << 28)
2476#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
2477#define DP_LINK_TRAIN_OFF (3 << 28)
2478#define DP_LINK_TRAIN_MASK (3 << 28)
2479#define DP_LINK_TRAIN_SHIFT 28
2480
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002481/* CPT Link training mode */
2482#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
2483#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
2484#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
2485#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
2486#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
2487#define DP_LINK_TRAIN_SHIFT_CPT 8
2488
Keith Packard040d87f2009-05-30 20:42:33 -07002489/* Signal voltages. These are mostly controlled by the other end */
2490#define DP_VOLTAGE_0_4 (0 << 25)
2491#define DP_VOLTAGE_0_6 (1 << 25)
2492#define DP_VOLTAGE_0_8 (2 << 25)
2493#define DP_VOLTAGE_1_2 (3 << 25)
2494#define DP_VOLTAGE_MASK (7 << 25)
2495#define DP_VOLTAGE_SHIFT 25
2496
2497/* Signal pre-emphasis levels, like voltages, the other end tells us what
2498 * they want
2499 */
2500#define DP_PRE_EMPHASIS_0 (0 << 22)
2501#define DP_PRE_EMPHASIS_3_5 (1 << 22)
2502#define DP_PRE_EMPHASIS_6 (2 << 22)
2503#define DP_PRE_EMPHASIS_9_5 (3 << 22)
2504#define DP_PRE_EMPHASIS_MASK (7 << 22)
2505#define DP_PRE_EMPHASIS_SHIFT 22
2506
2507/* How many wires to use. I guess 3 was too hard */
2508#define DP_PORT_WIDTH_1 (0 << 19)
2509#define DP_PORT_WIDTH_2 (1 << 19)
2510#define DP_PORT_WIDTH_4 (3 << 19)
2511#define DP_PORT_WIDTH_MASK (7 << 19)
2512
2513/* Mystic DPCD version 1.1 special mode */
2514#define DP_ENHANCED_FRAMING (1 << 18)
2515
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002516/* eDP */
2517#define DP_PLL_FREQ_270MHZ (0 << 16)
2518#define DP_PLL_FREQ_160MHZ (1 << 16)
2519#define DP_PLL_FREQ_MASK (3 << 16)
2520
Keith Packard040d87f2009-05-30 20:42:33 -07002521/** locked once port is enabled */
2522#define DP_PORT_REVERSAL (1 << 15)
2523
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002524/* eDP */
2525#define DP_PLL_ENABLE (1 << 14)
2526
Keith Packard040d87f2009-05-30 20:42:33 -07002527/** sends the clock on lane 15 of the PEG for debug */
2528#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
2529
2530#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002531#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07002532
2533/** limit RGB values to avoid confusing TVs */
2534#define DP_COLOR_RANGE_16_235 (1 << 8)
2535
2536/** Turn on the audio link */
2537#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
2538
2539/** vs and hs sync polarity */
2540#define DP_SYNC_VS_HIGH (1 << 4)
2541#define DP_SYNC_HS_HIGH (1 << 3)
2542
2543/** A fantasy */
2544#define DP_DETECTED (1 << 2)
2545
2546/** The aux channel provides a way to talk to the
2547 * signal sink for DDC etc. Max packet size supported
2548 * is 20 bytes in each direction, hence the 5 fixed
2549 * data registers
2550 */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002551#define DPA_AUX_CH_CTL 0x64010
2552#define DPA_AUX_CH_DATA1 0x64014
2553#define DPA_AUX_CH_DATA2 0x64018
2554#define DPA_AUX_CH_DATA3 0x6401c
2555#define DPA_AUX_CH_DATA4 0x64020
2556#define DPA_AUX_CH_DATA5 0x64024
2557
Keith Packard040d87f2009-05-30 20:42:33 -07002558#define DPB_AUX_CH_CTL 0x64110
2559#define DPB_AUX_CH_DATA1 0x64114
2560#define DPB_AUX_CH_DATA2 0x64118
2561#define DPB_AUX_CH_DATA3 0x6411c
2562#define DPB_AUX_CH_DATA4 0x64120
2563#define DPB_AUX_CH_DATA5 0x64124
2564
2565#define DPC_AUX_CH_CTL 0x64210
2566#define DPC_AUX_CH_DATA1 0x64214
2567#define DPC_AUX_CH_DATA2 0x64218
2568#define DPC_AUX_CH_DATA3 0x6421c
2569#define DPC_AUX_CH_DATA4 0x64220
2570#define DPC_AUX_CH_DATA5 0x64224
2571
2572#define DPD_AUX_CH_CTL 0x64310
2573#define DPD_AUX_CH_DATA1 0x64314
2574#define DPD_AUX_CH_DATA2 0x64318
2575#define DPD_AUX_CH_DATA3 0x6431c
2576#define DPD_AUX_CH_DATA4 0x64320
2577#define DPD_AUX_CH_DATA5 0x64324
2578
2579#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
2580#define DP_AUX_CH_CTL_DONE (1 << 30)
2581#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
2582#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
2583#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
2584#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
2585#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
2586#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
2587#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
2588#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
2589#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
2590#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
2591#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
2592#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
2593#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
2594#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
2595#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
2596#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
2597#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
2598#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
2599#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
2600
2601/*
2602 * Computing GMCH M and N values for the Display Port link
2603 *
2604 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
2605 *
2606 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
2607 *
2608 * The GMCH value is used internally
2609 *
2610 * bytes_per_pixel is the number of bytes coming out of the plane,
2611 * which is after the LUTs, so we want the bytes for our color format.
2612 * For our current usage, this is always 3, one byte for R, G and B.
2613 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002614#define _PIPEA_GMCH_DATA_M 0x70050
2615#define _PIPEB_GMCH_DATA_M 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07002616
2617/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
2618#define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25)
2619#define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25
2620
2621#define PIPE_GMCH_DATA_M_MASK (0xffffff)
2622
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002623#define _PIPEA_GMCH_DATA_N 0x70054
2624#define _PIPEB_GMCH_DATA_N 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07002625#define PIPE_GMCH_DATA_N_MASK (0xffffff)
2626
2627/*
2628 * Computing Link M and N values for the Display Port link
2629 *
2630 * Link M / N = pixel_clock / ls_clk
2631 *
2632 * (the DP spec calls pixel_clock the 'strm_clk')
2633 *
2634 * The Link value is transmitted in the Main Stream
2635 * Attributes and VB-ID.
2636 */
2637
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002638#define _PIPEA_DP_LINK_M 0x70060
2639#define _PIPEB_DP_LINK_M 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07002640#define PIPEA_DP_LINK_M_MASK (0xffffff)
2641
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002642#define _PIPEA_DP_LINK_N 0x70064
2643#define _PIPEB_DP_LINK_N 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07002644#define PIPEA_DP_LINK_N_MASK (0xffffff)
2645
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002646#define PIPE_GMCH_DATA_M(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_M, _PIPEB_GMCH_DATA_M)
2647#define PIPE_GMCH_DATA_N(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_N, _PIPEB_GMCH_DATA_N)
2648#define PIPE_DP_LINK_M(pipe) _PIPE(pipe, _PIPEA_DP_LINK_M, _PIPEB_DP_LINK_M)
2649#define PIPE_DP_LINK_N(pipe) _PIPE(pipe, _PIPEA_DP_LINK_N, _PIPEB_DP_LINK_N)
2650
Jesse Barnes585fb112008-07-29 11:54:06 -07002651/* Display & cursor control */
2652
2653/* Pipe A */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002654#define _PIPEADSL 0x70000
Paulo Zanoni837ba002012-05-04 17:18:14 -03002655#define DSL_LINEMASK_GEN2 0x00000fff
2656#define DSL_LINEMASK_GEN3 0x00001fff
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002657#define _PIPEACONF 0x70008
Chris Wilson5eddb702010-09-11 13:48:45 +01002658#define PIPECONF_ENABLE (1<<31)
2659#define PIPECONF_DISABLE 0
2660#define PIPECONF_DOUBLE_WIDE (1<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07002661#define I965_PIPECONF_ACTIVE (1<<30)
Chris Wilsonf47166d2012-03-22 15:00:50 +00002662#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
Chris Wilson5eddb702010-09-11 13:48:45 +01002663#define PIPECONF_SINGLE_WIDE 0
2664#define PIPECONF_PIPE_UNLOCKED 0
2665#define PIPECONF_PIPE_LOCKED (1<<25)
2666#define PIPECONF_PALETTE 0
2667#define PIPECONF_GAMMA (1<<24)
Jesse Barnes585fb112008-07-29 11:54:06 -07002668#define PIPECONF_FORCE_BORDER (1<<25)
Christian Schmidt59df7b12011-12-19 20:03:33 +01002669#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03002670#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01002671/* Note that pre-gen3 does not support interlaced display directly. Panel
2672 * fitting must be disabled on pre-ilk for interlaced. */
2673#define PIPECONF_PROGRESSIVE (0 << 21)
2674#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
2675#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
2676#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
2677#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
2678/* Ironlake and later have a complete new set of values for interlaced. PFIT
2679 * means panel fitter required, PF means progressive fetch, DBL means power
2680 * saving pixel doubling. */
2681#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
2682#define PIPECONF_INTERLACED_ILK (3 << 21)
2683#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
2684#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Jesse Barnes652c3932009-08-17 13:31:43 -07002685#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07002686#define PIPECONF_BPP_MASK (0x000000e0)
2687#define PIPECONF_BPP_8 (0<<5)
2688#define PIPECONF_BPP_10 (1<<5)
2689#define PIPECONF_BPP_6 (2<<5)
2690#define PIPECONF_BPP_12 (3<<5)
2691#define PIPECONF_DITHER_EN (1<<4)
2692#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
2693#define PIPECONF_DITHER_TYPE_SP (0<<2)
2694#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
2695#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
2696#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002697#define _PIPEASTAT 0x70024
Jesse Barnes585fb112008-07-29 11:54:06 -07002698#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002699#define SPRITE1_FLIPDONE_INT_EN_VLV (1UL<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07002700#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
2701#define PIPE_CRC_DONE_ENABLE (1UL<<28)
2702#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002703#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07002704#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
2705#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
2706#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
2707#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002708#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07002709#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
2710#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
2711#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
2712#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
2713#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
2714#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002715#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07002716#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002717#define SPRITE1_FLIPDONE_INT_STATUS_VLV (1UL<<15)
2718#define SPRITE0_FLIPDONE_INT_STATUS_VLV (1UL<<15)
Jesse Barnes585fb112008-07-29 11:54:06 -07002719#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
2720#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
2721#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002722#define PLANE_FLIPDONE_INT_STATUS_VLV (1UL<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07002723#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
2724#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
2725#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
2726#define PIPE_DPST_EVENT_STATUS (1UL<<7)
2727#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
2728#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
2729#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
2730#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
2731#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
2732#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
2733#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
Chris Wilson58e10eb2010-10-03 10:56:11 +01002734#define PIPE_BPC_MASK (7 << 5) /* Ironlake */
Zhenyu Wang58a27472009-09-25 08:01:28 +00002735#define PIPE_8BPC (0 << 5)
2736#define PIPE_10BPC (1 << 5)
2737#define PIPE_6BPC (2 << 5)
2738#define PIPE_12BPC (3 << 5)
Jesse Barnes585fb112008-07-29 11:54:06 -07002739
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002740#define PIPESRC(pipe) _PIPE(pipe, _PIPEASRC, _PIPEBSRC)
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002741#define PIPECONF(tran) _TRANSCODER(tran, _PIPEACONF, _PIPEBCONF)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002742#define PIPEDSL(pipe) _PIPE(pipe, _PIPEADSL, _PIPEBDSL)
2743#define PIPEFRAME(pipe) _PIPE(pipe, _PIPEAFRAMEHIGH, _PIPEBFRAMEHIGH)
2744#define PIPEFRAMEPIXEL(pipe) _PIPE(pipe, _PIPEAFRAMEPIXEL, _PIPEBFRAMEPIXEL)
2745#define PIPESTAT(pipe) _PIPE(pipe, _PIPEASTAT, _PIPEBSTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01002746
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002747#define VLV_DPFLIPSTAT 0x70028
Jesse Barnes79831172012-06-20 10:53:12 -07002748#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002749#define PIPEB_HLINE_INT_EN (1<<28)
2750#define PIPEB_VBLANK_INT_EN (1<<27)
2751#define SPRITED_FLIPDONE_INT_EN (1<<26)
2752#define SPRITEC_FLIPDONE_INT_EN (1<<25)
2753#define PLANEB_FLIPDONE_INT_EN (1<<24)
Jesse Barnes79831172012-06-20 10:53:12 -07002754#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002755#define PIPEA_HLINE_INT_EN (1<<20)
2756#define PIPEA_VBLANK_INT_EN (1<<19)
2757#define SPRITEB_FLIPDONE_INT_EN (1<<18)
2758#define SPRITEA_FLIPDONE_INT_EN (1<<17)
2759#define PLANEA_FLIPDONE_INT_EN (1<<16)
2760
2761#define DPINVGTT 0x7002c /* VLV only */
2762#define CURSORB_INVALID_GTT_INT_EN (1<<23)
2763#define CURSORA_INVALID_GTT_INT_EN (1<<22)
2764#define SPRITED_INVALID_GTT_INT_EN (1<<21)
2765#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
2766#define PLANEB_INVALID_GTT_INT_EN (1<<19)
2767#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
2768#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
2769#define PLANEA_INVALID_GTT_INT_EN (1<<16)
2770#define DPINVGTT_EN_MASK 0xff0000
2771#define CURSORB_INVALID_GTT_STATUS (1<<7)
2772#define CURSORA_INVALID_GTT_STATUS (1<<6)
2773#define SPRITED_INVALID_GTT_STATUS (1<<5)
2774#define SPRITEC_INVALID_GTT_STATUS (1<<4)
2775#define PLANEB_INVALID_GTT_STATUS (1<<3)
2776#define SPRITEB_INVALID_GTT_STATUS (1<<2)
2777#define SPRITEA_INVALID_GTT_STATUS (1<<1)
2778#define PLANEA_INVALID_GTT_STATUS (1<<0)
2779#define DPINVGTT_STATUS_MASK 0xff
2780
Jesse Barnes585fb112008-07-29 11:54:06 -07002781#define DSPARB 0x70030
2782#define DSPARB_CSTART_MASK (0x7f << 7)
2783#define DSPARB_CSTART_SHIFT 7
2784#define DSPARB_BSTART_MASK (0x7f)
2785#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08002786#define DSPARB_BEND_SHIFT 9 /* on 855 */
2787#define DSPARB_AEND_SHIFT 0
2788
2789#define DSPFW1 0x70034
Jesse Barnes0e442c62009-10-19 10:09:33 +09002790#define DSPFW_SR_SHIFT 23
Akshay Joshi0206e352011-08-16 15:34:10 -04002791#define DSPFW_SR_MASK (0x1ff<<23)
Jesse Barnes0e442c62009-10-19 10:09:33 +09002792#define DSPFW_CURSORB_SHIFT 16
Zhao Yakuid4294342010-03-22 22:45:36 +08002793#define DSPFW_CURSORB_MASK (0x3f<<16)
Jesse Barnes0e442c62009-10-19 10:09:33 +09002794#define DSPFW_PLANEB_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08002795#define DSPFW_PLANEB_MASK (0x7f<<8)
2796#define DSPFW_PLANEA_MASK (0x7f)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002797#define DSPFW2 0x70038
Jesse Barnes0e442c62009-10-19 10:09:33 +09002798#define DSPFW_CURSORA_MASK 0x00003f00
Zhao Yakui21bd7702010-01-13 14:10:50 +00002799#define DSPFW_CURSORA_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08002800#define DSPFW_PLANEC_MASK (0x7f)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002801#define DSPFW3 0x7003c
Jesse Barnes0e442c62009-10-19 10:09:33 +09002802#define DSPFW_HPLL_SR_EN (1<<31)
2803#define DSPFW_CURSOR_SR_SHIFT 24
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002804#define PINEVIEW_SELF_REFRESH_EN (1<<30)
Zhao Yakuid4294342010-03-22 22:45:36 +08002805#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
2806#define DSPFW_HPLL_CURSOR_SHIFT 16
2807#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
2808#define DSPFW_HPLL_SR_MASK (0x1ff)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002809
Gajanan Bhat12a3c052012-03-28 13:39:30 -07002810/* drain latency register values*/
2811#define DRAIN_LATENCY_PRECISION_32 32
2812#define DRAIN_LATENCY_PRECISION_16 16
2813#define VLV_DDL1 0x70050
2814#define DDL_CURSORA_PRECISION_32 (1<<31)
2815#define DDL_CURSORA_PRECISION_16 (0<<31)
2816#define DDL_CURSORA_SHIFT 24
2817#define DDL_PLANEA_PRECISION_32 (1<<7)
2818#define DDL_PLANEA_PRECISION_16 (0<<7)
2819#define VLV_DDL2 0x70054
2820#define DDL_CURSORB_PRECISION_32 (1<<31)
2821#define DDL_CURSORB_PRECISION_16 (0<<31)
2822#define DDL_CURSORB_SHIFT 24
2823#define DDL_PLANEB_PRECISION_32 (1<<7)
2824#define DDL_PLANEB_PRECISION_16 (0<<7)
2825
Shaohua Li7662c8b2009-06-26 11:23:55 +08002826/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09002827#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08002828#define I915_FIFO_LINE_SIZE 64
2829#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09002830
Jesse Barnesceb04242012-03-28 13:39:22 -07002831#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09002832#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08002833#define I965_FIFO_SIZE 512
2834#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08002835#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002836#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002837#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09002838
Jesse Barnesceb04242012-03-28 13:39:22 -07002839#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09002840#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08002841#define I915_MAX_WM 0x3f
2842
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002843#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
2844#define PINEVIEW_FIFO_LINE_SIZE 64
2845#define PINEVIEW_MAX_WM 0x1ff
2846#define PINEVIEW_DFT_WM 0x3f
2847#define PINEVIEW_DFT_HPLLOFF_WM 0
2848#define PINEVIEW_GUARD_WM 10
2849#define PINEVIEW_CURSOR_FIFO 64
2850#define PINEVIEW_CURSOR_MAX_WM 0x3f
2851#define PINEVIEW_CURSOR_DFT_WM 0
2852#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08002853
Jesse Barnesceb04242012-03-28 13:39:22 -07002854#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08002855#define I965_CURSOR_FIFO 64
2856#define I965_CURSOR_MAX_WM 32
2857#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002858
2859/* define the Watermark register on Ironlake */
2860#define WM0_PIPEA_ILK 0x45100
2861#define WM0_PIPE_PLANE_MASK (0x7f<<16)
2862#define WM0_PIPE_PLANE_SHIFT 16
2863#define WM0_PIPE_SPRITE_MASK (0x3f<<8)
2864#define WM0_PIPE_SPRITE_SHIFT 8
2865#define WM0_PIPE_CURSOR_MASK (0x1f)
2866
2867#define WM0_PIPEB_ILK 0x45104
Jesse Barnesd6c892d2011-10-12 15:36:42 -07002868#define WM0_PIPEC_IVB 0x45200
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002869#define WM1_LP_ILK 0x45108
2870#define WM1_LP_SR_EN (1<<31)
2871#define WM1_LP_LATENCY_SHIFT 24
2872#define WM1_LP_LATENCY_MASK (0x7f<<24)
Chris Wilson4ed765f2010-09-11 10:46:47 +01002873#define WM1_LP_FBC_MASK (0xf<<20)
2874#define WM1_LP_FBC_SHIFT 20
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002875#define WM1_LP_SR_MASK (0x1ff<<8)
2876#define WM1_LP_SR_SHIFT 8
2877#define WM1_LP_CURSOR_MASK (0x3f)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07002878#define WM2_LP_ILK 0x4510c
2879#define WM2_LP_EN (1<<31)
2880#define WM3_LP_ILK 0x45110
2881#define WM3_LP_EN (1<<31)
2882#define WM1S_LP_ILK 0x45120
Jesse Barnesb840d907f2011-12-13 13:19:38 -08002883#define WM2S_LP_IVB 0x45124
2884#define WM3S_LP_IVB 0x45128
Jesse Barnesdd8849c2010-09-09 11:58:02 -07002885#define WM1S_LP_EN (1<<31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002886
2887/* Memory latency timer register */
2888#define MLTR_ILK 0x11222
Jesse Barnesb79d4992010-12-21 13:10:23 -08002889#define MLTR_WM1_SHIFT 0
2890#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002891/* the unit of memory self-refresh latency time is 0.5us */
2892#define ILK_SRLT_MASK 0x3f
Jesse Barnesb79d4992010-12-21 13:10:23 -08002893#define ILK_LATENCY(shift) (I915_READ(MLTR_ILK) >> (shift) & ILK_SRLT_MASK)
2894#define ILK_READ_WM1_LATENCY() ILK_LATENCY(MLTR_WM1_SHIFT)
2895#define ILK_READ_WM2_LATENCY() ILK_LATENCY(MLTR_WM2_SHIFT)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002896
2897/* define the fifo size on Ironlake */
2898#define ILK_DISPLAY_FIFO 128
2899#define ILK_DISPLAY_MAXWM 64
2900#define ILK_DISPLAY_DFTWM 8
Zhao Yakuic936f442010-06-12 14:32:26 +08002901#define ILK_CURSOR_FIFO 32
2902#define ILK_CURSOR_MAXWM 16
2903#define ILK_CURSOR_DFTWM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002904
2905#define ILK_DISPLAY_SR_FIFO 512
2906#define ILK_DISPLAY_MAX_SRWM 0x1ff
2907#define ILK_DISPLAY_DFT_SRWM 0x3f
2908#define ILK_CURSOR_SR_FIFO 64
2909#define ILK_CURSOR_MAX_SRWM 0x3f
2910#define ILK_CURSOR_DFT_SRWM 8
2911
2912#define ILK_FIFO_LINE_SIZE 64
2913
Yuanhan Liu13982612010-12-15 15:42:31 +08002914/* define the WM info on Sandybridge */
2915#define SNB_DISPLAY_FIFO 128
2916#define SNB_DISPLAY_MAXWM 0x7f /* bit 16:22 */
2917#define SNB_DISPLAY_DFTWM 8
2918#define SNB_CURSOR_FIFO 32
2919#define SNB_CURSOR_MAXWM 0x1f /* bit 4:0 */
2920#define SNB_CURSOR_DFTWM 8
2921
2922#define SNB_DISPLAY_SR_FIFO 512
2923#define SNB_DISPLAY_MAX_SRWM 0x1ff /* bit 16:8 */
2924#define SNB_DISPLAY_DFT_SRWM 0x3f
2925#define SNB_CURSOR_SR_FIFO 64
2926#define SNB_CURSOR_MAX_SRWM 0x3f /* bit 5:0 */
2927#define SNB_CURSOR_DFT_SRWM 8
2928
2929#define SNB_FBC_MAX_SRWM 0xf /* bit 23:20 */
2930
2931#define SNB_FIFO_LINE_SIZE 64
2932
2933
2934/* the address where we get all kinds of latency value */
2935#define SSKPD 0x5d10
2936#define SSKPD_WM_MASK 0x3f
2937#define SSKPD_WM0_SHIFT 0
2938#define SSKPD_WM1_SHIFT 8
2939#define SSKPD_WM2_SHIFT 16
2940#define SSKPD_WM3_SHIFT 24
2941
2942#define SNB_LATENCY(shift) (I915_READ(MCHBAR_MIRROR_BASE_SNB + SSKPD) >> (shift) & SSKPD_WM_MASK)
2943#define SNB_READ_WM0_LATENCY() SNB_LATENCY(SSKPD_WM0_SHIFT)
2944#define SNB_READ_WM1_LATENCY() SNB_LATENCY(SSKPD_WM1_SHIFT)
2945#define SNB_READ_WM2_LATENCY() SNB_LATENCY(SSKPD_WM2_SHIFT)
2946#define SNB_READ_WM3_LATENCY() SNB_LATENCY(SSKPD_WM3_SHIFT)
2947
Jesse Barnes585fb112008-07-29 11:54:06 -07002948/*
2949 * The two pipe frame counter registers are not synchronized, so
2950 * reading a stable value is somewhat tricky. The following code
2951 * should work:
2952 *
2953 * do {
2954 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2955 * PIPE_FRAME_HIGH_SHIFT;
2956 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
2957 * PIPE_FRAME_LOW_SHIFT);
2958 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2959 * PIPE_FRAME_HIGH_SHIFT);
2960 * } while (high1 != high2);
2961 * frame = (high1 << 8) | low1;
2962 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002963#define _PIPEAFRAMEHIGH 0x70040
Jesse Barnes585fb112008-07-29 11:54:06 -07002964#define PIPE_FRAME_HIGH_MASK 0x0000ffff
2965#define PIPE_FRAME_HIGH_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002966#define _PIPEAFRAMEPIXEL 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07002967#define PIPE_FRAME_LOW_MASK 0xff000000
2968#define PIPE_FRAME_LOW_SHIFT 24
2969#define PIPE_PIXEL_MASK 0x00ffffff
2970#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08002971/* GM45+ just has to be different */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002972#define _PIPEA_FRMCOUNT_GM45 0x70040
2973#define _PIPEA_FLIPCOUNT_GM45 0x70044
2974#define PIPE_FRMCOUNT_GM45(pipe) _PIPE(pipe, _PIPEA_FRMCOUNT_GM45, _PIPEB_FRMCOUNT_GM45)
Jesse Barnes585fb112008-07-29 11:54:06 -07002975
2976/* Cursor A & B regs */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002977#define _CURACNTR 0x70080
Jesse Barnes14b603912009-05-20 16:47:08 -04002978/* Old style CUR*CNTR flags (desktop 8xx) */
2979#define CURSOR_ENABLE 0x80000000
2980#define CURSOR_GAMMA_ENABLE 0x40000000
2981#define CURSOR_STRIDE_MASK 0x30000000
2982#define CURSOR_FORMAT_SHIFT 24
2983#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
2984#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
2985#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
2986#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
2987#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
2988#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
2989/* New style CUR*CNTR flags */
2990#define CURSOR_MODE 0x27
Jesse Barnes585fb112008-07-29 11:54:06 -07002991#define CURSOR_MODE_DISABLE 0x00
2992#define CURSOR_MODE_64_32B_AX 0x07
2993#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
Jesse Barnes14b603912009-05-20 16:47:08 -04002994#define MCURSOR_PIPE_SELECT (1 << 28)
2995#define MCURSOR_PIPE_A 0x00
2996#define MCURSOR_PIPE_B (1 << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07002997#define MCURSOR_GAMMA_ENABLE (1 << 26)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002998#define _CURABASE 0x70084
2999#define _CURAPOS 0x70088
Jesse Barnes585fb112008-07-29 11:54:06 -07003000#define CURSOR_POS_MASK 0x007FF
3001#define CURSOR_POS_SIGN 0x8000
3002#define CURSOR_X_SHIFT 0
3003#define CURSOR_Y_SHIFT 16
Jesse Barnes14b603912009-05-20 16:47:08 -04003004#define CURSIZE 0x700a0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003005#define _CURBCNTR 0x700c0
3006#define _CURBBASE 0x700c4
3007#define _CURBPOS 0x700c8
Jesse Barnes585fb112008-07-29 11:54:06 -07003008
Jesse Barnes65a21cd2011-10-12 11:10:21 -07003009#define _CURBCNTR_IVB 0x71080
3010#define _CURBBASE_IVB 0x71084
3011#define _CURBPOS_IVB 0x71088
3012
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003013#define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR)
3014#define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE)
3015#define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003016
Jesse Barnes65a21cd2011-10-12 11:10:21 -07003017#define CURCNTR_IVB(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR_IVB)
3018#define CURBASE_IVB(pipe) _PIPE(pipe, _CURABASE, _CURBBASE_IVB)
3019#define CURPOS_IVB(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS_IVB)
3020
Jesse Barnes585fb112008-07-29 11:54:06 -07003021/* Display A control */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003022#define _DSPACNTR 0x70180
Jesse Barnes585fb112008-07-29 11:54:06 -07003023#define DISPLAY_PLANE_ENABLE (1<<31)
3024#define DISPLAY_PLANE_DISABLE 0
3025#define DISPPLANE_GAMMA_ENABLE (1<<30)
3026#define DISPPLANE_GAMMA_DISABLE 0
3027#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02003028#define DISPPLANE_YUV422 (0x0<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07003029#define DISPPLANE_8BPP (0x2<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02003030#define DISPPLANE_BGRA555 (0x3<<26)
3031#define DISPPLANE_BGRX555 (0x4<<26)
3032#define DISPPLANE_BGRX565 (0x5<<26)
3033#define DISPPLANE_BGRX888 (0x6<<26)
3034#define DISPPLANE_BGRA888 (0x7<<26)
3035#define DISPPLANE_RGBX101010 (0x8<<26)
3036#define DISPPLANE_RGBA101010 (0x9<<26)
3037#define DISPPLANE_BGRX101010 (0xa<<26)
3038#define DISPPLANE_RGBX161616 (0xc<<26)
3039#define DISPPLANE_RGBX888 (0xe<<26)
3040#define DISPPLANE_RGBA888 (0xf<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07003041#define DISPPLANE_STEREO_ENABLE (1<<25)
3042#define DISPPLANE_STEREO_DISABLE 0
Jesse Barnesb24e7172011-01-04 15:09:30 -08003043#define DISPPLANE_SEL_PIPE_SHIFT 24
3044#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07003045#define DISPPLANE_SEL_PIPE_A 0
Jesse Barnesb24e7172011-01-04 15:09:30 -08003046#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07003047#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
3048#define DISPPLANE_SRC_KEY_DISABLE 0
3049#define DISPPLANE_LINE_DOUBLE (1<<20)
3050#define DISPPLANE_NO_LINE_DOUBLE 0
3051#define DISPPLANE_STEREO_POLARITY_FIRST 0
3052#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003053#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
Jesse Barnesf5448472009-04-14 14:17:47 -07003054#define DISPPLANE_TILED (1<<10)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003055#define _DSPAADDR 0x70184
3056#define _DSPASTRIDE 0x70188
3057#define _DSPAPOS 0x7018C /* reserved */
3058#define _DSPASIZE 0x70190
3059#define _DSPASURF 0x7019C /* 965+ only */
3060#define _DSPATILEOFF 0x701A4 /* 965+ only */
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00003061#define _DSPAOFFSET 0x701A4 /* HSW */
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003062#define _DSPASURFLIVE 0x701AC
Jesse Barnes585fb112008-07-29 11:54:06 -07003063
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003064#define DSPCNTR(plane) _PIPE(plane, _DSPACNTR, _DSPBCNTR)
3065#define DSPADDR(plane) _PIPE(plane, _DSPAADDR, _DSPBADDR)
3066#define DSPSTRIDE(plane) _PIPE(plane, _DSPASTRIDE, _DSPBSTRIDE)
3067#define DSPPOS(plane) _PIPE(plane, _DSPAPOS, _DSPBPOS)
3068#define DSPSIZE(plane) _PIPE(plane, _DSPASIZE, _DSPBSIZE)
3069#define DSPSURF(plane) _PIPE(plane, _DSPASURF, _DSPBSURF)
3070#define DSPTILEOFF(plane) _PIPE(plane, _DSPATILEOFF, _DSPBTILEOFF)
Daniel Vettere506a0c2012-07-05 12:17:29 +02003071#define DSPLINOFF(plane) DSPADDR(plane)
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00003072#define DSPOFFSET(plane) _PIPE(plane, _DSPAOFFSET, _DSPBOFFSET)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003073#define DSPSURFLIVE(plane) _PIPE(plane, _DSPASURFLIVE, _DSPBSURFLIVE)
Chris Wilson5eddb702010-09-11 13:48:45 +01003074
Armin Reese446f2542012-03-30 16:20:16 -07003075/* Display/Sprite base address macros */
3076#define DISP_BASEADDR_MASK (0xfffff000)
3077#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
3078#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
3079#define I915_MODIFY_DISPBASE(reg, gfx_addr) \
Daniel Vetterc2c75132012-07-05 12:17:30 +02003080 (I915_WRITE((reg), (gfx_addr) | I915_LO_DISPBASE(I915_READ(reg))))
Armin Reese446f2542012-03-30 16:20:16 -07003081
Jesse Barnes585fb112008-07-29 11:54:06 -07003082/* VBIOS flags */
3083#define SWF00 0x71410
3084#define SWF01 0x71414
3085#define SWF02 0x71418
3086#define SWF03 0x7141c
3087#define SWF04 0x71420
3088#define SWF05 0x71424
3089#define SWF06 0x71428
3090#define SWF10 0x70410
3091#define SWF11 0x70414
3092#define SWF14 0x71420
3093#define SWF30 0x72414
3094#define SWF31 0x72418
3095#define SWF32 0x7241c
3096
3097/* Pipe B */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003098#define _PIPEBDSL 0x71000
3099#define _PIPEBCONF 0x71008
3100#define _PIPEBSTAT 0x71024
3101#define _PIPEBFRAMEHIGH 0x71040
3102#define _PIPEBFRAMEPIXEL 0x71044
3103#define _PIPEB_FRMCOUNT_GM45 0x71040
3104#define _PIPEB_FLIPCOUNT_GM45 0x71044
Jesse Barnes9880b7a2009-02-06 10:22:41 -08003105
Jesse Barnes585fb112008-07-29 11:54:06 -07003106
3107/* Display B control */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003108#define _DSPBCNTR 0x71180
Jesse Barnes585fb112008-07-29 11:54:06 -07003109#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
3110#define DISPPLANE_ALPHA_TRANS_DISABLE 0
3111#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
3112#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003113#define _DSPBADDR 0x71184
3114#define _DSPBSTRIDE 0x71188
3115#define _DSPBPOS 0x7118C
3116#define _DSPBSIZE 0x71190
3117#define _DSPBSURF 0x7119C
3118#define _DSPBTILEOFF 0x711A4
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00003119#define _DSPBOFFSET 0x711A4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003120#define _DSPBSURFLIVE 0x711AC
Jesse Barnes585fb112008-07-29 11:54:06 -07003121
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003122/* Sprite A control */
3123#define _DVSACNTR 0x72180
3124#define DVS_ENABLE (1<<31)
3125#define DVS_GAMMA_ENABLE (1<<30)
3126#define DVS_PIXFORMAT_MASK (3<<25)
3127#define DVS_FORMAT_YUV422 (0<<25)
3128#define DVS_FORMAT_RGBX101010 (1<<25)
3129#define DVS_FORMAT_RGBX888 (2<<25)
3130#define DVS_FORMAT_RGBX161616 (3<<25)
3131#define DVS_SOURCE_KEY (1<<22)
Jesse Barnesab2f9df2012-02-27 12:40:10 -08003132#define DVS_RGB_ORDER_XBGR (1<<20)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003133#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
3134#define DVS_YUV_ORDER_YUYV (0<<16)
3135#define DVS_YUV_ORDER_UYVY (1<<16)
3136#define DVS_YUV_ORDER_YVYU (2<<16)
3137#define DVS_YUV_ORDER_VYUY (3<<16)
3138#define DVS_DEST_KEY (1<<2)
3139#define DVS_TRICKLE_FEED_DISABLE (1<<14)
3140#define DVS_TILED (1<<10)
3141#define _DVSALINOFF 0x72184
3142#define _DVSASTRIDE 0x72188
3143#define _DVSAPOS 0x7218c
3144#define _DVSASIZE 0x72190
3145#define _DVSAKEYVAL 0x72194
3146#define _DVSAKEYMSK 0x72198
3147#define _DVSASURF 0x7219c
3148#define _DVSAKEYMAXVAL 0x721a0
3149#define _DVSATILEOFF 0x721a4
3150#define _DVSASURFLIVE 0x721ac
3151#define _DVSASCALE 0x72204
3152#define DVS_SCALE_ENABLE (1<<31)
3153#define DVS_FILTER_MASK (3<<29)
3154#define DVS_FILTER_MEDIUM (0<<29)
3155#define DVS_FILTER_ENHANCING (1<<29)
3156#define DVS_FILTER_SOFTENING (2<<29)
3157#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3158#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
3159#define _DVSAGAMC 0x72300
3160
3161#define _DVSBCNTR 0x73180
3162#define _DVSBLINOFF 0x73184
3163#define _DVSBSTRIDE 0x73188
3164#define _DVSBPOS 0x7318c
3165#define _DVSBSIZE 0x73190
3166#define _DVSBKEYVAL 0x73194
3167#define _DVSBKEYMSK 0x73198
3168#define _DVSBSURF 0x7319c
3169#define _DVSBKEYMAXVAL 0x731a0
3170#define _DVSBTILEOFF 0x731a4
3171#define _DVSBSURFLIVE 0x731ac
3172#define _DVSBSCALE 0x73204
3173#define _DVSBGAMC 0x73300
3174
3175#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
3176#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
3177#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
3178#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
3179#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08003180#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003181#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
3182#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
3183#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08003184#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
3185#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003186#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003187
3188#define _SPRA_CTL 0x70280
3189#define SPRITE_ENABLE (1<<31)
3190#define SPRITE_GAMMA_ENABLE (1<<30)
3191#define SPRITE_PIXFORMAT_MASK (7<<25)
3192#define SPRITE_FORMAT_YUV422 (0<<25)
3193#define SPRITE_FORMAT_RGBX101010 (1<<25)
3194#define SPRITE_FORMAT_RGBX888 (2<<25)
3195#define SPRITE_FORMAT_RGBX161616 (3<<25)
3196#define SPRITE_FORMAT_YUV444 (4<<25)
3197#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
3198#define SPRITE_CSC_ENABLE (1<<24)
3199#define SPRITE_SOURCE_KEY (1<<22)
3200#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
3201#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
3202#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
3203#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
3204#define SPRITE_YUV_ORDER_YUYV (0<<16)
3205#define SPRITE_YUV_ORDER_UYVY (1<<16)
3206#define SPRITE_YUV_ORDER_YVYU (2<<16)
3207#define SPRITE_YUV_ORDER_VYUY (3<<16)
3208#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
3209#define SPRITE_INT_GAMMA_ENABLE (1<<13)
3210#define SPRITE_TILED (1<<10)
3211#define SPRITE_DEST_KEY (1<<2)
3212#define _SPRA_LINOFF 0x70284
3213#define _SPRA_STRIDE 0x70288
3214#define _SPRA_POS 0x7028c
3215#define _SPRA_SIZE 0x70290
3216#define _SPRA_KEYVAL 0x70294
3217#define _SPRA_KEYMSK 0x70298
3218#define _SPRA_SURF 0x7029c
3219#define _SPRA_KEYMAX 0x702a0
3220#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01003221#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003222#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003223#define _SPRA_SCALE 0x70304
3224#define SPRITE_SCALE_ENABLE (1<<31)
3225#define SPRITE_FILTER_MASK (3<<29)
3226#define SPRITE_FILTER_MEDIUM (0<<29)
3227#define SPRITE_FILTER_ENHANCING (1<<29)
3228#define SPRITE_FILTER_SOFTENING (2<<29)
3229#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3230#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
3231#define _SPRA_GAMC 0x70400
3232
3233#define _SPRB_CTL 0x71280
3234#define _SPRB_LINOFF 0x71284
3235#define _SPRB_STRIDE 0x71288
3236#define _SPRB_POS 0x7128c
3237#define _SPRB_SIZE 0x71290
3238#define _SPRB_KEYVAL 0x71294
3239#define _SPRB_KEYMSK 0x71298
3240#define _SPRB_SURF 0x7129c
3241#define _SPRB_KEYMAX 0x712a0
3242#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01003243#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003244#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003245#define _SPRB_SCALE 0x71304
3246#define _SPRB_GAMC 0x71400
3247
3248#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
3249#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
3250#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
3251#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
3252#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
3253#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
3254#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
3255#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
3256#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
3257#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
Damien Lespiauc54173a2012-10-26 18:20:11 +01003258#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003259#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
3260#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003261#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003262
Jesse Barnes585fb112008-07-29 11:54:06 -07003263/* VBIOS regs */
3264#define VGACNTRL 0x71400
3265# define VGA_DISP_DISABLE (1 << 31)
3266# define VGA_2X_MODE (1 << 30)
3267# define VGA_PIPE_B_SELECT (1 << 29)
3268
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003269/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003270
3271#define CPU_VGACNTRL 0x41000
3272
3273#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
3274#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
3275#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
3276#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
3277#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
3278#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
3279#define DIGITAL_PORTA_NO_DETECT (0 << 0)
3280#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
3281#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
3282
3283/* refresh rate hardware control */
3284#define RR_HW_CTL 0x45300
3285#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
3286#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
3287
3288#define FDI_PLL_BIOS_0 0x46000
Chris Wilson021357a2010-09-07 20:54:59 +01003289#define FDI_PLL_FB_CLOCK_MASK 0xff
Zhenyu Wangb9055052009-06-05 15:38:38 +08003290#define FDI_PLL_BIOS_1 0x46004
3291#define FDI_PLL_BIOS_2 0x46008
3292#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
3293#define DISPLAY_PORT_PLL_BIOS_1 0x46010
3294#define DISPLAY_PORT_PLL_BIOS_2 0x46014
3295
Eric Anholt8956c8b2010-03-18 13:21:14 -07003296#define PCH_3DCGDIS0 0x46020
3297# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
3298# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
3299
Eric Anholt06f37752010-12-14 10:06:46 -08003300#define PCH_3DCGDIS1 0x46024
3301# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
3302
Zhenyu Wangb9055052009-06-05 15:38:38 +08003303#define FDI_PLL_FREQ_CTL 0x46030
3304#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
3305#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
3306#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
3307
3308
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003309#define _PIPEA_DATA_M1 0x60030
Zhenyu Wangb9055052009-06-05 15:38:38 +08003310#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
3311#define TU_SIZE_MASK 0x7e000000
Chris Wilson5eddb702010-09-11 13:48:45 +01003312#define PIPE_DATA_M1_OFFSET 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003313#define _PIPEA_DATA_N1 0x60034
Chris Wilson5eddb702010-09-11 13:48:45 +01003314#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003315
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003316#define _PIPEA_DATA_M2 0x60038
Chris Wilson5eddb702010-09-11 13:48:45 +01003317#define PIPE_DATA_M2_OFFSET 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003318#define _PIPEA_DATA_N2 0x6003c
Chris Wilson5eddb702010-09-11 13:48:45 +01003319#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003320
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003321#define _PIPEA_LINK_M1 0x60040
Chris Wilson5eddb702010-09-11 13:48:45 +01003322#define PIPE_LINK_M1_OFFSET 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003323#define _PIPEA_LINK_N1 0x60044
Chris Wilson5eddb702010-09-11 13:48:45 +01003324#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003325
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003326#define _PIPEA_LINK_M2 0x60048
Chris Wilson5eddb702010-09-11 13:48:45 +01003327#define PIPE_LINK_M2_OFFSET 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003328#define _PIPEA_LINK_N2 0x6004c
Chris Wilson5eddb702010-09-11 13:48:45 +01003329#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003330
3331/* PIPEB timing regs are same start from 0x61000 */
3332
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003333#define _PIPEB_DATA_M1 0x61030
3334#define _PIPEB_DATA_N1 0x61034
Zhenyu Wangb9055052009-06-05 15:38:38 +08003335
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003336#define _PIPEB_DATA_M2 0x61038
3337#define _PIPEB_DATA_N2 0x6103c
Zhenyu Wangb9055052009-06-05 15:38:38 +08003338
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003339#define _PIPEB_LINK_M1 0x61040
3340#define _PIPEB_LINK_N1 0x61044
Zhenyu Wangb9055052009-06-05 15:38:38 +08003341
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003342#define _PIPEB_LINK_M2 0x61048
3343#define _PIPEB_LINK_N2 0x6104c
Chris Wilson5eddb702010-09-11 13:48:45 +01003344
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -02003345#define PIPE_DATA_M1(tran) _TRANSCODER(tran, _PIPEA_DATA_M1, _PIPEB_DATA_M1)
3346#define PIPE_DATA_N1(tran) _TRANSCODER(tran, _PIPEA_DATA_N1, _PIPEB_DATA_N1)
3347#define PIPE_DATA_M2(tran) _TRANSCODER(tran, _PIPEA_DATA_M2, _PIPEB_DATA_M2)
3348#define PIPE_DATA_N2(tran) _TRANSCODER(tran, _PIPEA_DATA_N2, _PIPEB_DATA_N2)
3349#define PIPE_LINK_M1(tran) _TRANSCODER(tran, _PIPEA_LINK_M1, _PIPEB_LINK_M1)
3350#define PIPE_LINK_N1(tran) _TRANSCODER(tran, _PIPEA_LINK_N1, _PIPEB_LINK_N1)
3351#define PIPE_LINK_M2(tran) _TRANSCODER(tran, _PIPEA_LINK_M2, _PIPEB_LINK_M2)
3352#define PIPE_LINK_N2(tran) _TRANSCODER(tran, _PIPEA_LINK_N2, _PIPEB_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003353
3354/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003355/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
3356#define _PFA_CTL_1 0x68080
3357#define _PFB_CTL_1 0x68880
Zhenyu Wangb9055052009-06-05 15:38:38 +08003358#define PF_ENABLE (1<<31)
Zhenyu Wangb1f60b72009-10-19 15:43:49 +08003359#define PF_FILTER_MASK (3<<23)
3360#define PF_FILTER_PROGRAMMED (0<<23)
3361#define PF_FILTER_MED_3x3 (1<<23)
3362#define PF_FILTER_EDGE_ENHANCE (2<<23)
3363#define PF_FILTER_EDGE_SOFTEN (3<<23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003364#define _PFA_WIN_SZ 0x68074
3365#define _PFB_WIN_SZ 0x68874
3366#define _PFA_WIN_POS 0x68070
3367#define _PFB_WIN_POS 0x68870
3368#define _PFA_VSCALE 0x68084
3369#define _PFB_VSCALE 0x68884
3370#define _PFA_HSCALE 0x68090
3371#define _PFB_HSCALE 0x68890
3372
3373#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
3374#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
3375#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
3376#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
3377#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003378
3379/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003380#define _LGC_PALETTE_A 0x4a000
3381#define _LGC_PALETTE_B 0x4a800
3382#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003383
3384/* interrupts */
3385#define DE_MASTER_IRQ_CONTROL (1 << 31)
3386#define DE_SPRITEB_FLIP_DONE (1 << 29)
3387#define DE_SPRITEA_FLIP_DONE (1 << 28)
3388#define DE_PLANEB_FLIP_DONE (1 << 27)
3389#define DE_PLANEA_FLIP_DONE (1 << 26)
3390#define DE_PCU_EVENT (1 << 25)
3391#define DE_GTT_FAULT (1 << 24)
3392#define DE_POISON (1 << 23)
3393#define DE_PERFORM_COUNTER (1 << 22)
3394#define DE_PCH_EVENT (1 << 21)
3395#define DE_AUX_CHANNEL_A (1 << 20)
3396#define DE_DP_A_HOTPLUG (1 << 19)
3397#define DE_GSE (1 << 18)
3398#define DE_PIPEB_VBLANK (1 << 15)
3399#define DE_PIPEB_EVEN_FIELD (1 << 14)
3400#define DE_PIPEB_ODD_FIELD (1 << 13)
3401#define DE_PIPEB_LINE_COMPARE (1 << 12)
3402#define DE_PIPEB_VSYNC (1 << 11)
3403#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
3404#define DE_PIPEA_VBLANK (1 << 7)
3405#define DE_PIPEA_EVEN_FIELD (1 << 6)
3406#define DE_PIPEA_ODD_FIELD (1 << 5)
3407#define DE_PIPEA_LINE_COMPARE (1 << 4)
3408#define DE_PIPEA_VSYNC (1 << 3)
3409#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
3410
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003411/* More Ivybridge lolz */
3412#define DE_ERR_DEBUG_IVB (1<<30)
3413#define DE_GSE_IVB (1<<29)
3414#define DE_PCH_EVENT_IVB (1<<28)
3415#define DE_DP_A_HOTPLUG_IVB (1<<27)
3416#define DE_AUX_CHANNEL_A_IVB (1<<26)
Chris Wilsonb615b572012-05-02 09:52:12 +01003417#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
3418#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
3419#define DE_PIPEC_VBLANK_IVB (1<<10)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003420#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003421#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003422#define DE_PIPEB_VBLANK_IVB (1<<5)
Chris Wilsonb615b572012-05-02 09:52:12 +01003423#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
3424#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003425#define DE_PIPEA_VBLANK_IVB (1<<0)
3426
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07003427#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
3428#define MASTER_INTERRUPT_ENABLE (1<<31)
3429
Zhenyu Wangb9055052009-06-05 15:38:38 +08003430#define DEISR 0x44000
3431#define DEIMR 0x44004
3432#define DEIIR 0x44008
3433#define DEIER 0x4400c
3434
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07003435/* GT interrupt.
3436 * Note that for gen6+ the ring-specific interrupt bits do alias with the
3437 * corresponding bits in the per-ring interrupt control registers. */
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07003438#define GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
3439#define GT_GEN6_BLT_CS_ERROR_INTERRUPT (1 << 25)
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07003440#define GT_GEN6_BLT_USER_INTERRUPT (1 << 22)
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07003441#define GT_GEN6_BSD_CS_ERROR_INTERRUPT (1 << 15)
3442#define GT_GEN6_BSD_USER_INTERRUPT (1 << 12)
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07003443#define GT_BSD_USER_INTERRUPT (1 << 5) /* ilk only */
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07003444#define GT_GEN7_L3_PARITY_ERROR_INTERRUPT (1 << 5)
3445#define GT_PIPE_NOTIFY (1 << 4)
3446#define GT_RENDER_CS_ERROR_INTERRUPT (1 << 3)
3447#define GT_SYNC_STATUS (1 << 2)
3448#define GT_USER_INTERRUPT (1 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003449
3450#define GTISR 0x44010
3451#define GTIMR 0x44014
3452#define GTIIR 0x44018
3453#define GTIER 0x4401c
3454
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003455#define ILK_DISPLAY_CHICKEN2 0x42004
Eric Anholt67e92af2010-11-06 14:53:33 -07003456/* Required on all Ironlake and Sandybridge according to the B-Spec. */
3457#define ILK_ELPIN_409_SELECT (1 << 25)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003458#define ILK_DPARB_GATE (1<<22)
3459#define ILK_VSDPFD_FULL (1<<21)
Chris Wilson4d302442010-12-14 19:21:29 +00003460#define ILK_DISPLAY_CHICKEN_FUSES 0x42014
3461#define ILK_INTERNAL_GRAPHICS_DISABLE (1<<31)
3462#define ILK_INTERNAL_DISPLAY_DISABLE (1<<30)
3463#define ILK_DISPLAY_DEBUG_DISABLE (1<<29)
3464#define ILK_HDCP_DISABLE (1<<25)
3465#define ILK_eDP_A_DISABLE (1<<24)
3466#define ILK_DESKTOP (1<<23)
Yuanhan Liu13982612010-12-15 15:42:31 +08003467
Damien Lespiau231e54f2012-10-19 17:55:41 +01003468#define ILK_DSPCLK_GATE_D 0x42020
3469#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
3470#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3471#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
3472#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
3473#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003474
Eric Anholt116ac8d2011-12-21 10:31:09 -08003475#define IVB_CHICKEN3 0x4200c
3476# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
3477# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
3478
Zhenyu Wang553bd142009-09-02 10:57:52 +08003479#define DISP_ARB_CTL 0x45000
3480#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003481#define DISP_FBC_WM_DIS (1<<15)
Zhenyu Wang553bd142009-09-02 10:57:52 +08003482
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08003483/* GEN7 chicken */
Kenneth Graunked71de142012-02-08 12:53:52 -08003484#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
3485# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
3486
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08003487#define GEN7_L3CNTLREG1 0xB01C
3488#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C4FFF8C
Jesse Barnesd0cf5ea2012-10-25 12:15:41 -07003489#define GEN7_L3AGDIS (1<<19)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08003490
3491#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
3492#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
3493
Jesse Barnes61939d92012-10-02 17:43:38 -05003494#define GEN7_L3SQCREG4 0xb034
3495#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
3496
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08003497/* WaCatErrorRejectionIssue */
3498#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
3499#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
3500
Paulo Zanoni79f689a2012-10-05 12:05:52 -03003501#define HSW_FUSE_STRAP 0x42014
3502#define HSW_CDCLK_LIMIT (1 << 24)
3503
Zhenyu Wangb9055052009-06-05 15:38:38 +08003504/* PCH */
3505
Adam Jackson23e81d62012-06-06 15:45:44 -04003506/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08003507#define SDE_AUDIO_POWER_D (1 << 27)
3508#define SDE_AUDIO_POWER_C (1 << 26)
3509#define SDE_AUDIO_POWER_B (1 << 25)
3510#define SDE_AUDIO_POWER_SHIFT (25)
3511#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
3512#define SDE_GMBUS (1 << 24)
3513#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
3514#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
3515#define SDE_AUDIO_HDCP_MASK (3 << 22)
3516#define SDE_AUDIO_TRANSB (1 << 21)
3517#define SDE_AUDIO_TRANSA (1 << 20)
3518#define SDE_AUDIO_TRANS_MASK (3 << 20)
3519#define SDE_POISON (1 << 19)
3520/* 18 reserved */
3521#define SDE_FDI_RXB (1 << 17)
3522#define SDE_FDI_RXA (1 << 16)
3523#define SDE_FDI_MASK (3 << 16)
3524#define SDE_AUXD (1 << 15)
3525#define SDE_AUXC (1 << 14)
3526#define SDE_AUXB (1 << 13)
3527#define SDE_AUX_MASK (7 << 13)
3528/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003529#define SDE_CRT_HOTPLUG (1 << 11)
3530#define SDE_PORTD_HOTPLUG (1 << 10)
3531#define SDE_PORTC_HOTPLUG (1 << 9)
3532#define SDE_PORTB_HOTPLUG (1 << 8)
3533#define SDE_SDVOB_HOTPLUG (1 << 6)
Zhenyu Wangc6501562009-11-03 18:57:21 +00003534#define SDE_HOTPLUG_MASK (0xf << 8)
Jesse Barnes776ad802011-01-04 15:09:39 -08003535#define SDE_TRANSB_CRC_DONE (1 << 5)
3536#define SDE_TRANSB_CRC_ERR (1 << 4)
3537#define SDE_TRANSB_FIFO_UNDER (1 << 3)
3538#define SDE_TRANSA_CRC_DONE (1 << 2)
3539#define SDE_TRANSA_CRC_ERR (1 << 1)
3540#define SDE_TRANSA_FIFO_UNDER (1 << 0)
3541#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04003542
3543/* south display engine interrupt: CPT/PPT */
3544#define SDE_AUDIO_POWER_D_CPT (1 << 31)
3545#define SDE_AUDIO_POWER_C_CPT (1 << 30)
3546#define SDE_AUDIO_POWER_B_CPT (1 << 29)
3547#define SDE_AUDIO_POWER_SHIFT_CPT 29
3548#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
3549#define SDE_AUXD_CPT (1 << 27)
3550#define SDE_AUXC_CPT (1 << 26)
3551#define SDE_AUXB_CPT (1 << 25)
3552#define SDE_AUX_MASK_CPT (7 << 25)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003553#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
3554#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
3555#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04003556#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01003557#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
3558 SDE_PORTD_HOTPLUG_CPT | \
3559 SDE_PORTC_HOTPLUG_CPT | \
3560 SDE_PORTB_HOTPLUG_CPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04003561#define SDE_GMBUS_CPT (1 << 17)
3562#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
3563#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
3564#define SDE_FDI_RXC_CPT (1 << 8)
3565#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
3566#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
3567#define SDE_FDI_RXB_CPT (1 << 4)
3568#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
3569#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
3570#define SDE_FDI_RXA_CPT (1 << 0)
3571#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
3572 SDE_AUDIO_CP_REQ_B_CPT | \
3573 SDE_AUDIO_CP_REQ_A_CPT)
3574#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
3575 SDE_AUDIO_CP_CHG_B_CPT | \
3576 SDE_AUDIO_CP_CHG_A_CPT)
3577#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
3578 SDE_FDI_RXB_CPT | \
3579 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003580
3581#define SDEISR 0xc4000
3582#define SDEIMR 0xc4004
3583#define SDEIIR 0xc4008
3584#define SDEIER 0xc400c
3585
3586/* digital port hotplug */
Keith Packard7fe0b972011-09-19 13:31:02 -07003587#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003588#define PORTD_HOTPLUG_ENABLE (1 << 20)
3589#define PORTD_PULSE_DURATION_2ms (0)
3590#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
3591#define PORTD_PULSE_DURATION_6ms (2 << 18)
3592#define PORTD_PULSE_DURATION_100ms (3 << 18)
Keith Packard7fe0b972011-09-19 13:31:02 -07003593#define PORTD_PULSE_DURATION_MASK (3 << 18)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003594#define PORTD_HOTPLUG_NO_DETECT (0)
3595#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
3596#define PORTD_HOTPLUG_LONG_DETECT (1 << 17)
3597#define PORTC_HOTPLUG_ENABLE (1 << 12)
3598#define PORTC_PULSE_DURATION_2ms (0)
3599#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
3600#define PORTC_PULSE_DURATION_6ms (2 << 10)
3601#define PORTC_PULSE_DURATION_100ms (3 << 10)
Keith Packard7fe0b972011-09-19 13:31:02 -07003602#define PORTC_PULSE_DURATION_MASK (3 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003603#define PORTC_HOTPLUG_NO_DETECT (0)
3604#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
3605#define PORTC_HOTPLUG_LONG_DETECT (1 << 9)
3606#define PORTB_HOTPLUG_ENABLE (1 << 4)
3607#define PORTB_PULSE_DURATION_2ms (0)
3608#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
3609#define PORTB_PULSE_DURATION_6ms (2 << 2)
3610#define PORTB_PULSE_DURATION_100ms (3 << 2)
Keith Packard7fe0b972011-09-19 13:31:02 -07003611#define PORTB_PULSE_DURATION_MASK (3 << 2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003612#define PORTB_HOTPLUG_NO_DETECT (0)
3613#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
3614#define PORTB_HOTPLUG_LONG_DETECT (1 << 1)
3615
3616#define PCH_GPIOA 0xc5010
3617#define PCH_GPIOB 0xc5014
3618#define PCH_GPIOC 0xc5018
3619#define PCH_GPIOD 0xc501c
3620#define PCH_GPIOE 0xc5020
3621#define PCH_GPIOF 0xc5024
3622
Eric Anholtf0217c42009-12-01 11:56:30 -08003623#define PCH_GMBUS0 0xc5100
3624#define PCH_GMBUS1 0xc5104
3625#define PCH_GMBUS2 0xc5108
3626#define PCH_GMBUS3 0xc510c
3627#define PCH_GMBUS4 0xc5110
3628#define PCH_GMBUS5 0xc5120
3629
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003630#define _PCH_DPLL_A 0xc6014
3631#define _PCH_DPLL_B 0xc6018
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003632#define _PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003633
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003634#define _PCH_FPA0 0xc6040
Chris Wilsonc1858122010-12-03 21:35:48 +00003635#define FP_CB_TUNE (0x3<<22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003636#define _PCH_FPA1 0xc6044
3637#define _PCH_FPB0 0xc6048
3638#define _PCH_FPB1 0xc604c
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003639#define _PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
3640#define _PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003641
3642#define PCH_DPLL_TEST 0xc606c
3643
3644#define PCH_DREF_CONTROL 0xC6200
3645#define DREF_CONTROL_MASK 0x7fc3
3646#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
3647#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
3648#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
3649#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
3650#define DREF_SSC_SOURCE_DISABLE (0<<11)
3651#define DREF_SSC_SOURCE_ENABLE (2<<11)
Zhenyu Wangc038e512009-10-19 15:43:48 +08003652#define DREF_SSC_SOURCE_MASK (3<<11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003653#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
3654#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
3655#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
Zhenyu Wangc038e512009-10-19 15:43:48 +08003656#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003657#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
3658#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
Jesse Barnes92f25842011-01-04 15:09:34 -08003659#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003660#define DREF_SSC4_DOWNSPREAD (0<<6)
3661#define DREF_SSC4_CENTERSPREAD (1<<6)
3662#define DREF_SSC1_DISABLE (0<<1)
3663#define DREF_SSC1_ENABLE (1<<1)
3664#define DREF_SSC4_DISABLE (0)
3665#define DREF_SSC4_ENABLE (1)
3666
3667#define PCH_RAWCLK_FREQ 0xc6204
3668#define FDL_TP1_TIMER_SHIFT 12
3669#define FDL_TP1_TIMER_MASK (3<<12)
3670#define FDL_TP2_TIMER_SHIFT 10
3671#define FDL_TP2_TIMER_MASK (3<<10)
3672#define RAWCLK_FREQ_MASK 0x3ff
3673
3674#define PCH_DPLL_TMR_CFG 0xc6208
3675
3676#define PCH_SSC4_PARMS 0xc6210
3677#define PCH_SSC4_AUX_PARMS 0xc6214
3678
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003679#define PCH_DPLL_SEL 0xc7000
3680#define TRANSA_DPLL_ENABLE (1<<3)
3681#define TRANSA_DPLLB_SEL (1<<0)
3682#define TRANSA_DPLLA_SEL 0
3683#define TRANSB_DPLL_ENABLE (1<<7)
3684#define TRANSB_DPLLB_SEL (1<<4)
3685#define TRANSB_DPLLA_SEL (0)
3686#define TRANSC_DPLL_ENABLE (1<<11)
3687#define TRANSC_DPLLB_SEL (1<<8)
3688#define TRANSC_DPLLA_SEL (0)
3689
Zhenyu Wangb9055052009-06-05 15:38:38 +08003690/* transcoder */
3691
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003692#define _TRANS_HTOTAL_A 0xe0000
Zhenyu Wangb9055052009-06-05 15:38:38 +08003693#define TRANS_HTOTAL_SHIFT 16
3694#define TRANS_HACTIVE_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003695#define _TRANS_HBLANK_A 0xe0004
Zhenyu Wangb9055052009-06-05 15:38:38 +08003696#define TRANS_HBLANK_END_SHIFT 16
3697#define TRANS_HBLANK_START_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003698#define _TRANS_HSYNC_A 0xe0008
Zhenyu Wangb9055052009-06-05 15:38:38 +08003699#define TRANS_HSYNC_END_SHIFT 16
3700#define TRANS_HSYNC_START_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003701#define _TRANS_VTOTAL_A 0xe000c
Zhenyu Wangb9055052009-06-05 15:38:38 +08003702#define TRANS_VTOTAL_SHIFT 16
3703#define TRANS_VACTIVE_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003704#define _TRANS_VBLANK_A 0xe0010
Zhenyu Wangb9055052009-06-05 15:38:38 +08003705#define TRANS_VBLANK_END_SHIFT 16
3706#define TRANS_VBLANK_START_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003707#define _TRANS_VSYNC_A 0xe0014
Zhenyu Wangb9055052009-06-05 15:38:38 +08003708#define TRANS_VSYNC_END_SHIFT 16
3709#define TRANS_VSYNC_START_SHIFT 0
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003710#define _TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08003711
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003712#define _TRANSA_DATA_M1 0xe0030
3713#define _TRANSA_DATA_N1 0xe0034
3714#define _TRANSA_DATA_M2 0xe0038
3715#define _TRANSA_DATA_N2 0xe003c
3716#define _TRANSA_DP_LINK_M1 0xe0040
3717#define _TRANSA_DP_LINK_N1 0xe0044
3718#define _TRANSA_DP_LINK_M2 0xe0048
3719#define _TRANSA_DP_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08003720
Jesse Barnesb055c8f2011-07-08 11:31:57 -07003721/* Per-transcoder DIP controls */
3722
3723#define _VIDEO_DIP_CTL_A 0xe0200
3724#define _VIDEO_DIP_DATA_A 0xe0208
3725#define _VIDEO_DIP_GCP_A 0xe0210
3726
3727#define _VIDEO_DIP_CTL_B 0xe1200
3728#define _VIDEO_DIP_DATA_B 0xe1208
3729#define _VIDEO_DIP_GCP_B 0xe1210
3730
3731#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
3732#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
3733#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
3734
Vijay Purushothaman17dc92572012-09-27 19:13:09 +05303735#define VLV_VIDEO_DIP_CTL_A 0x60200
Shobhit Kumar90b107c2012-03-28 13:39:32 -07003736#define VLV_VIDEO_DIP_DATA_A 0x60208
3737#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A 0x60210
3738
3739#define VLV_VIDEO_DIP_CTL_B 0x61170
3740#define VLV_VIDEO_DIP_DATA_B 0x61174
3741#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B 0x61178
3742
3743#define VLV_TVIDEO_DIP_CTL(pipe) \
3744 _PIPE(pipe, VLV_VIDEO_DIP_CTL_A, VLV_VIDEO_DIP_CTL_B)
3745#define VLV_TVIDEO_DIP_DATA(pipe) \
3746 _PIPE(pipe, VLV_VIDEO_DIP_DATA_A, VLV_VIDEO_DIP_DATA_B)
3747#define VLV_TVIDEO_DIP_GCP(pipe) \
3748 _PIPE(pipe, VLV_VIDEO_DIP_GDCP_PAYLOAD_A, VLV_VIDEO_DIP_GDCP_PAYLOAD_B)
3749
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03003750/* Haswell DIP controls */
3751#define HSW_VIDEO_DIP_CTL_A 0x60200
3752#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
3753#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
3754#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
3755#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
3756#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
3757#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
3758#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
3759#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
3760#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
3761#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
3762#define HSW_VIDEO_DIP_GCP_A 0x60210
3763
3764#define HSW_VIDEO_DIP_CTL_B 0x61200
3765#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
3766#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
3767#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
3768#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
3769#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
3770#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
3771#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
3772#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
3773#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
3774#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
3775#define HSW_VIDEO_DIP_GCP_B 0x61210
3776
3777#define HSW_TVIDEO_DIP_CTL(pipe) \
3778 _PIPE(pipe, HSW_VIDEO_DIP_CTL_A, HSW_VIDEO_DIP_CTL_B)
3779#define HSW_TVIDEO_DIP_AVI_DATA(pipe) \
3780 _PIPE(pipe, HSW_VIDEO_DIP_AVI_DATA_A, HSW_VIDEO_DIP_AVI_DATA_B)
3781#define HSW_TVIDEO_DIP_SPD_DATA(pipe) \
3782 _PIPE(pipe, HSW_VIDEO_DIP_SPD_DATA_A, HSW_VIDEO_DIP_SPD_DATA_B)
3783#define HSW_TVIDEO_DIP_GCP(pipe) \
3784 _PIPE(pipe, HSW_VIDEO_DIP_GCP_A, HSW_VIDEO_DIP_GCP_B)
3785
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003786#define _TRANS_HTOTAL_B 0xe1000
3787#define _TRANS_HBLANK_B 0xe1004
3788#define _TRANS_HSYNC_B 0xe1008
3789#define _TRANS_VTOTAL_B 0xe100c
3790#define _TRANS_VBLANK_B 0xe1010
3791#define _TRANS_VSYNC_B 0xe1014
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003792#define _TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08003793
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003794#define TRANS_HTOTAL(pipe) _PIPE(pipe, _TRANS_HTOTAL_A, _TRANS_HTOTAL_B)
3795#define TRANS_HBLANK(pipe) _PIPE(pipe, _TRANS_HBLANK_A, _TRANS_HBLANK_B)
3796#define TRANS_HSYNC(pipe) _PIPE(pipe, _TRANS_HSYNC_A, _TRANS_HSYNC_B)
3797#define TRANS_VTOTAL(pipe) _PIPE(pipe, _TRANS_VTOTAL_A, _TRANS_VTOTAL_B)
3798#define TRANS_VBLANK(pipe) _PIPE(pipe, _TRANS_VBLANK_A, _TRANS_VBLANK_B)
3799#define TRANS_VSYNC(pipe) _PIPE(pipe, _TRANS_VSYNC_A, _TRANS_VSYNC_B)
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003800#define TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _TRANS_VSYNCSHIFT_A, \
3801 _TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01003802
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003803#define _TRANSB_DATA_M1 0xe1030
3804#define _TRANSB_DATA_N1 0xe1034
3805#define _TRANSB_DATA_M2 0xe1038
3806#define _TRANSB_DATA_N2 0xe103c
3807#define _TRANSB_DP_LINK_M1 0xe1040
3808#define _TRANSB_DP_LINK_N1 0xe1044
3809#define _TRANSB_DP_LINK_M2 0xe1048
3810#define _TRANSB_DP_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08003811
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003812#define TRANSDATA_M1(pipe) _PIPE(pipe, _TRANSA_DATA_M1, _TRANSB_DATA_M1)
3813#define TRANSDATA_N1(pipe) _PIPE(pipe, _TRANSA_DATA_N1, _TRANSB_DATA_N1)
3814#define TRANSDATA_M2(pipe) _PIPE(pipe, _TRANSA_DATA_M2, _TRANSB_DATA_M2)
3815#define TRANSDATA_N2(pipe) _PIPE(pipe, _TRANSA_DATA_N2, _TRANSB_DATA_N2)
3816#define TRANSDPLINK_M1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M1, _TRANSB_DP_LINK_M1)
3817#define TRANSDPLINK_N1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N1, _TRANSB_DP_LINK_N1)
3818#define TRANSDPLINK_M2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M2, _TRANSB_DP_LINK_M2)
3819#define TRANSDPLINK_N2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N2, _TRANSB_DP_LINK_N2)
3820
3821#define _TRANSACONF 0xf0008
3822#define _TRANSBCONF 0xf1008
3823#define TRANSCONF(plane) _PIPE(plane, _TRANSACONF, _TRANSBCONF)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003824#define TRANS_DISABLE (0<<31)
3825#define TRANS_ENABLE (1<<31)
3826#define TRANS_STATE_MASK (1<<30)
3827#define TRANS_STATE_DISABLE (0<<30)
3828#define TRANS_STATE_ENABLE (1<<30)
3829#define TRANS_FSYNC_DELAY_HB1 (0<<27)
3830#define TRANS_FSYNC_DELAY_HB2 (1<<27)
3831#define TRANS_FSYNC_DELAY_HB3 (2<<27)
3832#define TRANS_FSYNC_DELAY_HB4 (3<<27)
3833#define TRANS_DP_AUDIO_ONLY (1<<26)
3834#define TRANS_DP_VIDEO_AUDIO (0<<26)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02003835#define TRANS_INTERLACE_MASK (7<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003836#define TRANS_PROGRESSIVE (0<<21)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02003837#define TRANS_INTERLACED (3<<21)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02003838#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003839#define TRANS_8BPC (0<<5)
3840#define TRANS_10BPC (1<<5)
3841#define TRANS_6BPC (2<<5)
3842#define TRANS_12BPC (3<<5)
3843
Daniel Vetterce401412012-10-31 22:52:30 +01003844#define _TRANSA_CHICKEN1 0xf0060
3845#define _TRANSB_CHICKEN1 0xf1060
3846#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
3847#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07003848#define _TRANSA_CHICKEN2 0xf0064
3849#define _TRANSB_CHICKEN2 0xf1064
3850#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Daniel Vetter23670b322012-11-01 09:15:30 +01003851#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
3852
Jesse Barnes3bcf6032011-07-27 11:51:40 -07003853
Jesse Barnes291427f2011-07-29 12:42:37 -07003854#define SOUTH_CHICKEN1 0xc2000
3855#define FDIA_PHASE_SYNC_SHIFT_OVR 19
3856#define FDIA_PHASE_SYNC_SHIFT_EN 18
Daniel Vetter01a415f2012-10-27 15:58:40 +02003857#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
3858#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
3859#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Jesse Barnes645c62a2011-05-11 09:49:31 -07003860#define SOUTH_CHICKEN2 0xc2004
3861#define DPLS_EDP_PPS_FIX_DIS (1<<0)
3862
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003863#define _FDI_RXA_CHICKEN 0xc200c
3864#define _FDI_RXB_CHICKEN 0xc2010
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003865#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
3866#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003867#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003868
Jesse Barnes382b0932010-10-07 16:01:25 -07003869#define SOUTH_DSPCLK_GATE_D 0xc2020
3870#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
3871
Zhenyu Wangb9055052009-06-05 15:38:38 +08003872/* CPU: FDI_TX */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003873#define _FDI_TXA_CTL 0x60100
3874#define _FDI_TXB_CTL 0x61100
3875#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003876#define FDI_TX_DISABLE (0<<31)
3877#define FDI_TX_ENABLE (1<<31)
3878#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
3879#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
3880#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
3881#define FDI_LINK_TRAIN_NONE (3<<28)
3882#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
3883#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
3884#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
3885#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
3886#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
3887#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
3888#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
3889#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003890/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
3891 SNB has different settings. */
3892/* SNB A-stepping */
3893#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
3894#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
3895#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
3896#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
3897/* SNB B-stepping */
3898#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
3899#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
3900#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
3901#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
3902#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003903#define FDI_DP_PORT_WIDTH_X1 (0<<19)
3904#define FDI_DP_PORT_WIDTH_X2 (1<<19)
3905#define FDI_DP_PORT_WIDTH_X3 (2<<19)
3906#define FDI_DP_PORT_WIDTH_X4 (3<<19)
3907#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003908/* Ironlake: hardwired to 1 */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003909#define FDI_TX_PLL_ENABLE (1<<14)
Jesse Barnes357555c2011-04-28 15:09:55 -07003910
3911/* Ivybridge has different bits for lolz */
3912#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
3913#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
3914#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
3915#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
3916
Zhenyu Wangb9055052009-06-05 15:38:38 +08003917/* both Tx and Rx */
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07003918#define FDI_COMPOSITE_SYNC (1<<11)
Jesse Barnes357555c2011-04-28 15:09:55 -07003919#define FDI_LINK_TRAIN_AUTO (1<<10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003920#define FDI_SCRAMBLING_ENABLE (0<<7)
3921#define FDI_SCRAMBLING_DISABLE (1<<7)
3922
3923/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003924#define _FDI_RXA_CTL 0xf000c
3925#define _FDI_RXB_CTL 0xf100c
3926#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003927#define FDI_RX_ENABLE (1<<31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003928/* train, dp width same as FDI_TX */
Jesse Barnes357555c2011-04-28 15:09:55 -07003929#define FDI_FS_ERRC_ENABLE (1<<27)
3930#define FDI_FE_ERRC_ENABLE (1<<26)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003931#define FDI_DP_PORT_WIDTH_X8 (7<<19)
3932#define FDI_8BPC (0<<16)
3933#define FDI_10BPC (1<<16)
3934#define FDI_6BPC (2<<16)
3935#define FDI_12BPC (3<<16)
3936#define FDI_LINK_REVERSE_OVERWRITE (1<<15)
3937#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
3938#define FDI_RX_PLL_ENABLE (1<<13)
3939#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
3940#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
3941#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
3942#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
3943#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
Chris Wilson5eddb702010-09-11 13:48:45 +01003944#define FDI_PCDCLK (1<<4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003945/* CPT */
3946#define FDI_AUTO_TRAINING (1<<10)
3947#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
3948#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
3949#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
3950#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
3951#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
Eugeni Dodonovdc04a612012-04-13 17:08:37 -03003952/* LPT */
3953#define FDI_PORT_WIDTH_2X_LPT (1<<19)
3954#define FDI_PORT_WIDTH_1X_LPT (0<<19)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003955
Paulo Zanoni04945642012-11-01 21:00:59 -02003956#define _FDI_RXA_MISC 0xf0010
3957#define _FDI_RXB_MISC 0xf1010
3958#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
3959#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
3960#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
3961#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
3962#define FDI_RX_TP1_TO_TP2_48 (2<<20)
3963#define FDI_RX_TP1_TO_TP2_64 (3<<20)
3964#define FDI_RX_FDI_DELAY_90 (0x90<<0)
3965#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
3966
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003967#define _FDI_RXA_TUSIZE1 0xf0030
3968#define _FDI_RXA_TUSIZE2 0xf0038
3969#define _FDI_RXB_TUSIZE1 0xf1030
3970#define _FDI_RXB_TUSIZE2 0xf1038
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003971#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
3972#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003973
3974/* FDI_RX interrupt register format */
3975#define FDI_RX_INTER_LANE_ALIGN (1<<10)
3976#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
3977#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
3978#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
3979#define FDI_RX_FS_CODE_ERR (1<<6)
3980#define FDI_RX_FE_CODE_ERR (1<<5)
3981#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
3982#define FDI_RX_HDCP_LINK_FAIL (1<<3)
3983#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
3984#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
3985#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
3986
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003987#define _FDI_RXA_IIR 0xf0014
3988#define _FDI_RXA_IMR 0xf0018
3989#define _FDI_RXB_IIR 0xf1014
3990#define _FDI_RXB_IMR 0xf1018
3991#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
3992#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003993
3994#define FDI_PLL_CTL_1 0xfe000
3995#define FDI_PLL_CTL_2 0xfe004
3996
Zhenyu Wangb9055052009-06-05 15:38:38 +08003997/* or SDVOB */
3998#define HDMIB 0xe1140
3999#define PORT_ENABLE (1 << 31)
Paulo Zanoni3573c412011-10-14 18:16:22 -03004000#define TRANSCODER(pipe) ((pipe) << 30)
4001#define TRANSCODER_CPT(pipe) ((pipe) << 29)
4002#define TRANSCODER_MASK (1 << 30)
4003#define TRANSCODER_MASK_CPT (3 << 29)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004004#define COLOR_FORMAT_8bpc (0)
4005#define COLOR_FORMAT_12bpc (3 << 26)
4006#define SDVOB_HOTPLUG_ENABLE (1 << 23)
4007#define SDVO_ENCODING (0)
4008#define TMDS_ENCODING (2 << 10)
4009#define NULL_PACKET_VSYNC_ENABLE (1 << 9)
Zhenyu Wang467b2002010-05-12 11:02:14 +08004010/* CPT */
4011#define HDMI_MODE_SELECT (1 << 9)
4012#define DVI_MODE_SELECT (0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004013#define SDVOB_BORDER_ENABLE (1 << 7)
4014#define AUDIO_ENABLE (1 << 6)
4015#define VSYNC_ACTIVE_HIGH (1 << 4)
4016#define HSYNC_ACTIVE_HIGH (1 << 3)
4017#define PORT_DETECTED (1 << 2)
4018
Zhao Yakui461ed3c2010-03-30 15:11:33 +08004019/* PCH SDVOB multiplex with HDMIB */
4020#define PCH_SDVOB HDMIB
4021
Zhenyu Wangb9055052009-06-05 15:38:38 +08004022#define HDMIC 0xe1150
4023#define HDMID 0xe1160
4024
4025#define PCH_LVDS 0xe1180
4026#define LVDS_DETECTED (1 << 1)
4027
Shobhit Kumar98364372012-06-15 11:55:14 -07004028/* vlv has 2 sets of panel control regs. */
4029#define PIPEA_PP_STATUS 0x61200
4030#define PIPEA_PP_CONTROL 0x61204
4031#define PIPEA_PP_ON_DELAYS 0x61208
4032#define PIPEA_PP_OFF_DELAYS 0x6120c
4033#define PIPEA_PP_DIVISOR 0x61210
4034
4035#define PIPEB_PP_STATUS 0x61300
4036#define PIPEB_PP_CONTROL 0x61304
4037#define PIPEB_PP_ON_DELAYS 0x61308
4038#define PIPEB_PP_OFF_DELAYS 0x6130c
4039#define PIPEB_PP_DIVISOR 0x61310
4040
Zhenyu Wangb9055052009-06-05 15:38:38 +08004041#define PCH_PP_STATUS 0xc7200
4042#define PCH_PP_CONTROL 0xc7204
Jesse Barnes4a655f02010-07-22 13:18:18 -07004043#define PANEL_UNLOCK_REGS (0xabcd << 16)
Keith Packard1c0ae802011-09-19 13:59:29 -07004044#define PANEL_UNLOCK_MASK (0xffff << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004045#define EDP_FORCE_VDD (1 << 3)
4046#define EDP_BLC_ENABLE (1 << 2)
4047#define PANEL_POWER_RESET (1 << 1)
4048#define PANEL_POWER_OFF (0 << 0)
4049#define PANEL_POWER_ON (1 << 0)
4050#define PCH_PP_ON_DELAYS 0xc7208
Keith Packardf01eca22011-09-28 16:48:10 -07004051#define PANEL_PORT_SELECT_MASK (3 << 30)
4052#define PANEL_PORT_SELECT_LVDS (0 << 30)
4053#define PANEL_PORT_SELECT_DPA (1 << 30)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004054#define EDP_PANEL (1 << 30)
Keith Packardf01eca22011-09-28 16:48:10 -07004055#define PANEL_PORT_SELECT_DPC (2 << 30)
4056#define PANEL_PORT_SELECT_DPD (3 << 30)
4057#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
4058#define PANEL_POWER_UP_DELAY_SHIFT 16
4059#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
4060#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4061
Zhenyu Wangb9055052009-06-05 15:38:38 +08004062#define PCH_PP_OFF_DELAYS 0xc720c
Daniel Vetter82ed61f2012-10-20 20:57:41 +02004063#define PANEL_POWER_PORT_SELECT_MASK (0x3 << 30)
4064#define PANEL_POWER_PORT_LVDS (0 << 30)
4065#define PANEL_POWER_PORT_DP_A (1 << 30)
4066#define PANEL_POWER_PORT_DP_C (2 << 30)
4067#define PANEL_POWER_PORT_DP_D (3 << 30)
Keith Packardf01eca22011-09-28 16:48:10 -07004068#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
4069#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4070#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
4071#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4072
Zhenyu Wangb9055052009-06-05 15:38:38 +08004073#define PCH_PP_DIVISOR 0xc7210
Keith Packardf01eca22011-09-28 16:48:10 -07004074#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
4075#define PP_REFERENCE_DIVIDER_SHIFT 8
4076#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
4077#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004078
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004079#define PCH_DP_B 0xe4100
4080#define PCH_DPB_AUX_CH_CTL 0xe4110
4081#define PCH_DPB_AUX_CH_DATA1 0xe4114
4082#define PCH_DPB_AUX_CH_DATA2 0xe4118
4083#define PCH_DPB_AUX_CH_DATA3 0xe411c
4084#define PCH_DPB_AUX_CH_DATA4 0xe4120
4085#define PCH_DPB_AUX_CH_DATA5 0xe4124
4086
4087#define PCH_DP_C 0xe4200
4088#define PCH_DPC_AUX_CH_CTL 0xe4210
4089#define PCH_DPC_AUX_CH_DATA1 0xe4214
4090#define PCH_DPC_AUX_CH_DATA2 0xe4218
4091#define PCH_DPC_AUX_CH_DATA3 0xe421c
4092#define PCH_DPC_AUX_CH_DATA4 0xe4220
4093#define PCH_DPC_AUX_CH_DATA5 0xe4224
4094
4095#define PCH_DP_D 0xe4300
4096#define PCH_DPD_AUX_CH_CTL 0xe4310
4097#define PCH_DPD_AUX_CH_DATA1 0xe4314
4098#define PCH_DPD_AUX_CH_DATA2 0xe4318
4099#define PCH_DPD_AUX_CH_DATA3 0xe431c
4100#define PCH_DPD_AUX_CH_DATA4 0xe4320
4101#define PCH_DPD_AUX_CH_DATA5 0xe4324
4102
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004103/* CPT */
4104#define PORT_TRANS_A_SEL_CPT 0
4105#define PORT_TRANS_B_SEL_CPT (1<<29)
4106#define PORT_TRANS_C_SEL_CPT (2<<29)
4107#define PORT_TRANS_SEL_MASK (3<<29)
Keith Packard1519b992011-08-06 10:35:34 -07004108#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetter19d8fe12012-07-02 13:26:27 +02004109#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
4110#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004111
4112#define TRANS_DP_CTL_A 0xe0300
4113#define TRANS_DP_CTL_B 0xe1300
4114#define TRANS_DP_CTL_C 0xe2300
Daniel Vetter23670b322012-11-01 09:15:30 +01004115#define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004116#define TRANS_DP_OUTPUT_ENABLE (1<<31)
4117#define TRANS_DP_PORT_SEL_B (0<<29)
4118#define TRANS_DP_PORT_SEL_C (1<<29)
4119#define TRANS_DP_PORT_SEL_D (2<<29)
Eric Anholtcb3543c2011-02-02 12:08:07 -08004120#define TRANS_DP_PORT_SEL_NONE (3<<29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004121#define TRANS_DP_PORT_SEL_MASK (3<<29)
4122#define TRANS_DP_AUDIO_ONLY (1<<26)
4123#define TRANS_DP_ENH_FRAMING (1<<18)
4124#define TRANS_DP_8BPC (0<<9)
4125#define TRANS_DP_10BPC (1<<9)
4126#define TRANS_DP_6BPC (2<<9)
4127#define TRANS_DP_12BPC (3<<9)
Eric Anholt220cad32010-11-18 09:32:58 +08004128#define TRANS_DP_BPC_MASK (3<<9)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004129#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
4130#define TRANS_DP_VSYNC_ACTIVE_LOW 0
4131#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
4132#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Chris Wilson94113ce2010-08-04 11:25:21 +01004133#define TRANS_DP_SYNC_MASK (3<<3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004134
4135/* SNB eDP training params */
4136/* SNB A-stepping */
4137#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4138#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4139#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4140#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4141/* SNB B-stepping */
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08004142#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
4143#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
4144#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
4145#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
4146#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004147#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
4148
Keith Packard1a2eb462011-11-16 16:26:07 -08004149/* IVB */
4150#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
4151#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
4152#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
4153#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
4154#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
4155#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
4156#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x33 <<22)
4157
4158/* legacy values */
4159#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
4160#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
4161#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
4162#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
4163#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
4164
4165#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
4166
Zou Nan haicae58522010-11-09 17:17:32 +08004167#define FORCEWAKE 0xA18C
Jesse Barnes575155a2012-03-28 13:39:37 -07004168#define FORCEWAKE_VLV 0x1300b0
4169#define FORCEWAKE_ACK_VLV 0x1300b4
Eugeni Dodonove7911c42012-07-02 11:51:04 -03004170#define FORCEWAKE_ACK_HSW 0x130044
Chris Wilsoneb43f4a2010-12-08 17:32:24 +00004171#define FORCEWAKE_ACK 0x130090
Keith Packard8d715f02011-11-18 20:39:01 -08004172#define FORCEWAKE_MT 0xa188 /* multi-threaded */
Chris Wilsonc5836c22012-10-17 12:09:55 +01004173#define FORCEWAKE_KERNEL 0x1
4174#define FORCEWAKE_USER 0x2
Keith Packard8d715f02011-11-18 20:39:01 -08004175#define FORCEWAKE_MT_ACK 0x130040
4176#define ECOBUS 0xa180
4177#define FORCEWAKE_MT_ENABLE (1<<5)
Chris Wilson8fd26852010-12-08 18:40:43 +00004178
Ben Widawskydd202c62012-02-09 10:15:18 +01004179#define GTFIFODBG 0x120000
4180#define GT_FIFO_CPU_ERROR_MASK 7
4181#define GT_FIFO_OVFERR (1<<2)
4182#define GT_FIFO_IAWRERR (1<<1)
4183#define GT_FIFO_IARDERR (1<<0)
4184
Chris Wilson91355832011-03-04 19:22:40 +00004185#define GT_FIFO_FREE_ENTRIES 0x120008
Chris Wilson957367202011-05-12 22:17:09 +01004186#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Chris Wilson91355832011-03-04 19:22:40 +00004187
Daniel Vetter80e829f2012-03-31 11:21:57 +02004188#define GEN6_UCGCTL1 0x9400
4189# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02004190# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02004191
Eric Anholt406478d2011-11-07 16:07:04 -08004192#define GEN6_UCGCTL2 0x9404
Jesse Barnes0f846f82012-06-14 11:04:47 -07004193# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07004194# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08004195# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08004196# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08004197# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08004198
Jesse Barnese3f33d42012-06-14 11:04:50 -07004199#define GEN7_UCGCTL4 0x940c
4200#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
4201
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08004202#define GEN6_RPNSWREQ 0xA008
Chris Wilson8fd26852010-12-08 18:40:43 +00004203#define GEN6_TURBO_DISABLE (1<<31)
4204#define GEN6_FREQUENCY(x) ((x)<<25)
4205#define GEN6_OFFSET(x) ((x)<<19)
4206#define GEN6_AGGRESSIVE_TURBO (0<<15)
4207#define GEN6_RC_VIDEO_FREQ 0xA00C
4208#define GEN6_RC_CONTROL 0xA090
4209#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
4210#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
4211#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
4212#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
4213#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
4214#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
4215#define GEN6_RC_CTL_HW_ENABLE (1<<31)
4216#define GEN6_RP_DOWN_TIMEOUT 0xA010
4217#define GEN6_RP_INTERRUPT_LIMITS 0xA014
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08004218#define GEN6_RPSTAT1 0xA01C
Jesse Barnesccab5c82011-01-18 15:49:25 -08004219#define GEN6_CAGF_SHIFT 8
4220#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Chris Wilson8fd26852010-12-08 18:40:43 +00004221#define GEN6_RP_CONTROL 0xA024
4222#define GEN6_RP_MEDIA_TURBO (1<<11)
Ben Widawsky6ed55ee2011-12-12 19:21:59 -08004223#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
4224#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
4225#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
4226#define GEN6_RP_MEDIA_HW_MODE (1<<9)
4227#define GEN6_RP_MEDIA_SW_MODE (0<<9)
Chris Wilson8fd26852010-12-08 18:40:43 +00004228#define GEN6_RP_MEDIA_IS_GFX (1<<8)
4229#define GEN6_RP_ENABLE (1<<7)
Jesse Barnesccab5c82011-01-18 15:49:25 -08004230#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
4231#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
4232#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03004233#define GEN7_RP_DOWN_IDLE_AVG (0x2<<0)
Jesse Barnesccab5c82011-01-18 15:49:25 -08004234#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
Chris Wilson8fd26852010-12-08 18:40:43 +00004235#define GEN6_RP_UP_THRESHOLD 0xA02C
4236#define GEN6_RP_DOWN_THRESHOLD 0xA030
Jesse Barnesccab5c82011-01-18 15:49:25 -08004237#define GEN6_RP_CUR_UP_EI 0xA050
4238#define GEN6_CURICONT_MASK 0xffffff
4239#define GEN6_RP_CUR_UP 0xA054
4240#define GEN6_CURBSYTAVG_MASK 0xffffff
4241#define GEN6_RP_PREV_UP 0xA058
4242#define GEN6_RP_CUR_DOWN_EI 0xA05C
4243#define GEN6_CURIAVG_MASK 0xffffff
4244#define GEN6_RP_CUR_DOWN 0xA060
4245#define GEN6_RP_PREV_DOWN 0xA064
Chris Wilson8fd26852010-12-08 18:40:43 +00004246#define GEN6_RP_UP_EI 0xA068
4247#define GEN6_RP_DOWN_EI 0xA06C
4248#define GEN6_RP_IDLE_HYSTERSIS 0xA070
4249#define GEN6_RC_STATE 0xA094
4250#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
4251#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
4252#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
4253#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
4254#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
4255#define GEN6_RC_SLEEP 0xA0B0
4256#define GEN6_RC1e_THRESHOLD 0xA0B4
4257#define GEN6_RC6_THRESHOLD 0xA0B8
4258#define GEN6_RC6p_THRESHOLD 0xA0BC
4259#define GEN6_RC6pp_THRESHOLD 0xA0C0
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08004260#define GEN6_PMINTRMSK 0xA168
Chris Wilson8fd26852010-12-08 18:40:43 +00004261
4262#define GEN6_PMISR 0x44020
Ben Widawsky4912d042011-04-25 11:25:20 -07004263#define GEN6_PMIMR 0x44024 /* rps_lock */
Chris Wilson8fd26852010-12-08 18:40:43 +00004264#define GEN6_PMIIR 0x44028
4265#define GEN6_PMIER 0x4402C
4266#define GEN6_PM_MBOX_EVENT (1<<25)
4267#define GEN6_PM_THERMAL_EVENT (1<<24)
4268#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
4269#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
4270#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
4271#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
4272#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
Ben Widawsky4912d042011-04-25 11:25:20 -07004273#define GEN6_PM_DEFERRED_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
4274 GEN6_PM_RP_DOWN_THRESHOLD | \
4275 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00004276
Ben Widawskycce66a22012-03-27 18:59:38 -07004277#define GEN6_GT_GFX_RC6_LOCKED 0x138104
4278#define GEN6_GT_GFX_RC6 0x138108
4279#define GEN6_GT_GFX_RC6p 0x13810C
4280#define GEN6_GT_GFX_RC6pp 0x138110
4281
Chris Wilson8fd26852010-12-08 18:40:43 +00004282#define GEN6_PCODE_MAILBOX 0x138124
4283#define GEN6_PCODE_READY (1<<31)
Jesse Barnesa6044e22010-12-20 11:34:20 -08004284#define GEN6_READ_OC_PARAMS 0xc
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07004285#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
4286#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
Ben Widawsky31643d52012-09-26 10:34:01 -07004287#define GEN6_PCODE_WRITE_RC6VIDS 0x4
4288#define GEN6_PCODE_READ_RC6VIDS 0x5
4289#define GEN6_ENCODE_RC6_VID(mv) (((mv) / 5) - 245) < 0 ?: 0
4290#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) > 0 ? ((vids) * 5) + 245 : 0)
Chris Wilson8fd26852010-12-08 18:40:43 +00004291#define GEN6_PCODE_DATA 0x138128
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07004292#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson8fd26852010-12-08 18:40:43 +00004293
Ben Widawsky4d855292011-12-12 19:34:16 -08004294#define GEN6_GT_CORE_STATUS 0x138060
4295#define GEN6_CORE_CPD_STATE_MASK (7<<4)
4296#define GEN6_RCn_MASK 7
4297#define GEN6_RC0 0
4298#define GEN6_RC3 2
4299#define GEN6_RC6 3
4300#define GEN6_RC7 4
4301
Ben Widawskye3689192012-05-25 16:56:22 -07004302#define GEN7_MISCCPCTL (0x9424)
4303#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
4304
4305/* IVYBRIDGE DPF */
4306#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
4307#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
4308#define GEN7_PARITY_ERROR_VALID (1<<13)
4309#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
4310#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
4311#define GEN7_PARITY_ERROR_ROW(reg) \
4312 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
4313#define GEN7_PARITY_ERROR_BANK(reg) \
4314 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
4315#define GEN7_PARITY_ERROR_SUBBANK(reg) \
4316 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
4317#define GEN7_L3CDERRST1_ENABLE (1<<7)
4318
Ben Widawskyb9524a12012-05-25 16:56:24 -07004319#define GEN7_L3LOG_BASE 0xB070
4320#define GEN7_L3LOG_SIZE 0x80
4321
Jesse Barnes12f33822012-10-25 12:15:45 -07004322#define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
4323#define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
4324#define GEN7_MAX_PS_THREAD_DEP (8<<12)
4325#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
4326
Jesse Barnes8ab43972012-10-25 12:15:42 -07004327#define GEN7_ROW_CHICKEN2 0xe4f4
4328#define GEN7_ROW_CHICKEN2_GT2 0xf4f4
4329#define DOP_CLOCK_GATING_DISABLE (1<<0)
4330
Wu Fengguange0dac652011-09-05 14:25:34 +08004331#define G4X_AUD_VID_DID 0x62020
4332#define INTEL_AUDIO_DEVCL 0x808629FB
4333#define INTEL_AUDIO_DEVBLC 0x80862801
4334#define INTEL_AUDIO_DEVCTG 0x80862802
4335
4336#define G4X_AUD_CNTL_ST 0x620B4
4337#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
4338#define G4X_ELDV_DEVCTG (1 << 14)
4339#define G4X_ELD_ADDR (0xf << 5)
4340#define G4X_ELD_ACK (1 << 4)
4341#define G4X_HDMIW_HDMIEDID 0x6210C
4342
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004343#define IBX_HDMIW_HDMIEDID_A 0xE2050
Wang Xingchao9b138a82012-08-09 16:52:18 +08004344#define IBX_HDMIW_HDMIEDID_B 0xE2150
4345#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
4346 IBX_HDMIW_HDMIEDID_A, \
4347 IBX_HDMIW_HDMIEDID_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004348#define IBX_AUD_CNTL_ST_A 0xE20B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08004349#define IBX_AUD_CNTL_ST_B 0xE21B4
4350#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
4351 IBX_AUD_CNTL_ST_A, \
4352 IBX_AUD_CNTL_ST_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004353#define IBX_ELD_BUFFER_SIZE (0x1f << 10)
4354#define IBX_ELD_ADDRESS (0x1f << 5)
4355#define IBX_ELD_ACK (1 << 4)
4356#define IBX_AUD_CNTL_ST2 0xE20C0
4357#define IBX_ELD_VALIDB (1 << 0)
4358#define IBX_CP_READYB (1 << 1)
Wu Fengguange0dac652011-09-05 14:25:34 +08004359
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004360#define CPT_HDMIW_HDMIEDID_A 0xE5050
Wang Xingchao9b138a82012-08-09 16:52:18 +08004361#define CPT_HDMIW_HDMIEDID_B 0xE5150
4362#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
4363 CPT_HDMIW_HDMIEDID_A, \
4364 CPT_HDMIW_HDMIEDID_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004365#define CPT_AUD_CNTL_ST_A 0xE50B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08004366#define CPT_AUD_CNTL_ST_B 0xE51B4
4367#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
4368 CPT_AUD_CNTL_ST_A, \
4369 CPT_AUD_CNTL_ST_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004370#define CPT_AUD_CNTRL_ST2 0xE50C0
Wu Fengguange0dac652011-09-05 14:25:34 +08004371
Eric Anholtae662d32012-01-03 09:23:29 -08004372/* These are the 4 32-bit write offset registers for each stream
4373 * output buffer. It determines the offset from the
4374 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
4375 */
4376#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
4377
Wu Fengguangb6daa022012-01-06 14:41:31 -06004378#define IBX_AUD_CONFIG_A 0xe2000
Wang Xingchao9b138a82012-08-09 16:52:18 +08004379#define IBX_AUD_CONFIG_B 0xe2100
4380#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
4381 IBX_AUD_CONFIG_A, \
4382 IBX_AUD_CONFIG_B)
Wu Fengguangb6daa022012-01-06 14:41:31 -06004383#define CPT_AUD_CONFIG_A 0xe5000
Wang Xingchao9b138a82012-08-09 16:52:18 +08004384#define CPT_AUD_CONFIG_B 0xe5100
4385#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
4386 CPT_AUD_CONFIG_A, \
4387 CPT_AUD_CONFIG_B)
Wu Fengguangb6daa022012-01-06 14:41:31 -06004388#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
4389#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
4390#define AUD_CONFIG_UPPER_N_SHIFT 20
4391#define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
4392#define AUD_CONFIG_LOWER_N_SHIFT 4
4393#define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
4394#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
4395#define AUD_CONFIG_PIXEL_CLOCK_HDMI (0xf << 16)
4396#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
4397
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08004398/* HSW Audio */
4399#define HSW_AUD_CONFIG_A 0x65000 /* Audio Configuration Transcoder A */
4400#define HSW_AUD_CONFIG_B 0x65100 /* Audio Configuration Transcoder B */
4401#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
4402 HSW_AUD_CONFIG_A, \
4403 HSW_AUD_CONFIG_B)
4404
4405#define HSW_AUD_MISC_CTRL_A 0x65010 /* Audio Misc Control Convert 1 */
4406#define HSW_AUD_MISC_CTRL_B 0x65110 /* Audio Misc Control Convert 2 */
4407#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
4408 HSW_AUD_MISC_CTRL_A, \
4409 HSW_AUD_MISC_CTRL_B)
4410
4411#define HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4 /* Audio DIP and ELD Control State Transcoder A */
4412#define HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4 /* Audio DIP and ELD Control State Transcoder B */
4413#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
4414 HSW_AUD_DIP_ELD_CTRL_ST_A, \
4415 HSW_AUD_DIP_ELD_CTRL_ST_B)
4416
4417/* Audio Digital Converter */
4418#define HSW_AUD_DIG_CNVT_1 0x65080 /* Audio Converter 1 */
4419#define HSW_AUD_DIG_CNVT_2 0x65180 /* Audio Converter 1 */
4420#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
4421 HSW_AUD_DIG_CNVT_1, \
4422 HSW_AUD_DIG_CNVT_2)
Wang Xingchao9b138a82012-08-09 16:52:18 +08004423#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08004424
4425#define HSW_AUD_EDID_DATA_A 0x65050
4426#define HSW_AUD_EDID_DATA_B 0x65150
4427#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
4428 HSW_AUD_EDID_DATA_A, \
4429 HSW_AUD_EDID_DATA_B)
4430
4431#define HSW_AUD_PIPE_CONV_CFG 0x6507c /* Audio pipe and converter configs */
4432#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0 /* Audio ELD and CP Ready Status */
4433#define AUDIO_INACTIVE_C (1<<11)
4434#define AUDIO_INACTIVE_B (1<<7)
4435#define AUDIO_INACTIVE_A (1<<3)
4436#define AUDIO_OUTPUT_ENABLE_A (1<<2)
4437#define AUDIO_OUTPUT_ENABLE_B (1<<6)
4438#define AUDIO_OUTPUT_ENABLE_C (1<<10)
4439#define AUDIO_ELD_VALID_A (1<<0)
4440#define AUDIO_ELD_VALID_B (1<<4)
4441#define AUDIO_ELD_VALID_C (1<<8)
4442#define AUDIO_CP_READY_A (1<<1)
4443#define AUDIO_CP_READY_B (1<<5)
4444#define AUDIO_CP_READY_C (1<<9)
4445
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03004446/* HSW Power Wells */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004447#define HSW_PWR_WELL_CTL1 0x45400 /* BIOS */
4448#define HSW_PWR_WELL_CTL2 0x45404 /* Driver */
4449#define HSW_PWR_WELL_CTL3 0x45408 /* KVMR */
4450#define HSW_PWR_WELL_CTL4 0x4540C /* Debug */
4451#define HSW_PWR_WELL_ENABLE (1<<31)
4452#define HSW_PWR_WELL_STATE (1<<30)
4453#define HSW_PWR_WELL_CTL5 0x45410
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03004454#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
4455#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004456#define HSW_PWR_WELL_FORCE_ON (1<<19)
4457#define HSW_PWR_WELL_CTL6 0x45414
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03004458
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03004459/* Per-pipe DDI Function Control */
Paulo Zanoniad80a812012-10-24 16:06:19 -02004460#define TRANS_DDI_FUNC_CTL_A 0x60400
4461#define TRANS_DDI_FUNC_CTL_B 0x61400
4462#define TRANS_DDI_FUNC_CTL_C 0x62400
4463#define TRANS_DDI_FUNC_CTL_EDP 0x6F400
4464#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER(tran, TRANS_DDI_FUNC_CTL_A, \
4465 TRANS_DDI_FUNC_CTL_B)
4466#define TRANS_DDI_FUNC_ENABLE (1<<31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03004467/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Paulo Zanoniad80a812012-10-24 16:06:19 -02004468#define TRANS_DDI_PORT_MASK (7<<28)
4469#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
4470#define TRANS_DDI_PORT_NONE (0<<28)
4471#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
4472#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
4473#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
4474#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
4475#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
4476#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
4477#define TRANS_DDI_BPC_MASK (7<<20)
4478#define TRANS_DDI_BPC_8 (0<<20)
4479#define TRANS_DDI_BPC_10 (1<<20)
4480#define TRANS_DDI_BPC_6 (2<<20)
4481#define TRANS_DDI_BPC_12 (3<<20)
4482#define TRANS_DDI_PVSYNC (1<<17)
4483#define TRANS_DDI_PHSYNC (1<<16)
4484#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
4485#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
4486#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
4487#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
4488#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
4489#define TRANS_DDI_BFI_ENABLE (1<<4)
4490#define TRANS_DDI_PORT_WIDTH_X1 (0<<1)
4491#define TRANS_DDI_PORT_WIDTH_X2 (1<<1)
4492#define TRANS_DDI_PORT_WIDTH_X4 (3<<1)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03004493
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03004494/* DisplayPort Transport Control */
4495#define DP_TP_CTL_A 0x64040
4496#define DP_TP_CTL_B 0x64140
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004497#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
4498#define DP_TP_CTL_ENABLE (1<<31)
4499#define DP_TP_CTL_MODE_SST (0<<27)
4500#define DP_TP_CTL_MODE_MST (1<<27)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03004501#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004502#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03004503#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
4504#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
4505#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03004506#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
4507#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004508#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03004509#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03004510
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03004511/* DisplayPort Transport Status */
4512#define DP_TP_STATUS_A 0x64044
4513#define DP_TP_STATUS_B 0x64144
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004514#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03004515#define DP_TP_STATUS_IDLE_DONE (1<<25)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03004516#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
4517
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004518/* DDI Buffer Control */
4519#define DDI_BUF_CTL_A 0x64000
4520#define DDI_BUF_CTL_B 0x64100
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004521#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
4522#define DDI_BUF_CTL_ENABLE (1<<31)
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004523#define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004524#define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004525#define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004526#define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004527#define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004528#define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004529#define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */
4530#define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004531#define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */
4532#define DDI_BUF_EMP_MASK (0xf<<24)
4533#define DDI_BUF_IS_IDLE (1<<7)
4534#define DDI_PORT_WIDTH_X1 (0<<1)
4535#define DDI_PORT_WIDTH_X2 (1<<1)
4536#define DDI_PORT_WIDTH_X4 (3<<1)
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004537#define DDI_INIT_DISPLAY_DETECTED (1<<0)
4538
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03004539/* DDI Buffer Translations */
4540#define DDI_BUF_TRANS_A 0x64E00
4541#define DDI_BUF_TRANS_B 0x64E60
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004542#define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03004543
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03004544/* Sideband Interface (SBI) is programmed indirectly, via
4545 * SBI_ADDR, which contains the register offset; and SBI_DATA,
4546 * which contains the payload */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004547#define SBI_ADDR 0xC6000
4548#define SBI_DATA 0xC6004
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03004549#define SBI_CTL_STAT 0xC6008
4550#define SBI_CTL_OP_CRRD (0x6<<8)
4551#define SBI_CTL_OP_CRWR (0x7<<8)
4552#define SBI_RESPONSE_FAIL (0x1<<1)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004553#define SBI_RESPONSE_SUCCESS (0x0<<1)
4554#define SBI_BUSY (0x1<<0)
4555#define SBI_READY (0x0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03004556
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03004557/* SBI offsets */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004558#define SBI_SSCDIVINTPHASE6 0x0600
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03004559#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
4560#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
4561#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
4562#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004563#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03004564#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004565#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03004566#define SBI_SSCCTL6 0x060C
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004567#define SBI_SSCCTL_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03004568#define SBI_SSCAUXDIV6 0x0610
4569#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004570#define SBI_DBUFF0 0x2a00
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03004571
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03004572/* LPT PIXCLK_GATE */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004573#define PIXCLK_GATE 0xC6020
Paulo Zanoni745ca3b2012-08-08 14:15:32 -03004574#define PIXCLK_GATE_UNGATE (1<<0)
4575#define PIXCLK_GATE_GATE (0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03004576
Eugeni Dodonove93ea062012-03-29 12:32:32 -03004577/* SPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004578#define SPLL_CTL 0x46020
Eugeni Dodonove93ea062012-03-29 12:32:32 -03004579#define SPLL_PLL_ENABLE (1<<31)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01004580#define SPLL_PLL_SSC (1<<28)
4581#define SPLL_PLL_NON_SSC (2<<28)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004582#define SPLL_PLL_FREQ_810MHz (0<<26)
4583#define SPLL_PLL_FREQ_1350MHz (1<<26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03004584
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03004585/* WRPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004586#define WRPLL_CTL1 0x46040
4587#define WRPLL_CTL2 0x46060
4588#define WRPLL_PLL_ENABLE (1<<31)
4589#define WRPLL_PLL_SELECT_SSC (0x01<<28)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01004590#define WRPLL_PLL_SELECT_NON_SSC (0x02<<28)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03004591#define WRPLL_PLL_SELECT_LCPLL_2700 (0x03<<28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03004592/* WRPLL divider programming */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004593#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
4594#define WRPLL_DIVIDER_POST(x) ((x)<<8)
4595#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03004596
Eugeni Dodonovfec91812012-03-29 12:32:33 -03004597/* Port clock selection */
4598#define PORT_CLK_SEL_A 0x46100
4599#define PORT_CLK_SEL_B 0x46104
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004600#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03004601#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
4602#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
4603#define PORT_CLK_SEL_LCPLL_810 (2<<29)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004604#define PORT_CLK_SEL_SPLL (3<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03004605#define PORT_CLK_SEL_WRPLL1 (4<<29)
4606#define PORT_CLK_SEL_WRPLL2 (5<<29)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004607#define PORT_CLK_SEL_NONE (7<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03004608
Paulo Zanonibb523fc2012-10-23 18:29:56 -02004609/* Transcoder clock selection */
4610#define TRANS_CLK_SEL_A 0x46140
4611#define TRANS_CLK_SEL_B 0x46144
4612#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
4613/* For each transcoder, we need to select the corresponding port clock */
4614#define TRANS_CLK_SEL_DISABLED (0x0<<29)
4615#define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03004616
Paulo Zanonic9809792012-10-23 18:30:00 -02004617#define _TRANSA_MSA_MISC 0x60410
4618#define _TRANSB_MSA_MISC 0x61410
4619#define TRANS_MSA_MISC(tran) _TRANSCODER(tran, _TRANSA_MSA_MISC, \
4620 _TRANSB_MSA_MISC)
4621#define TRANS_MSA_SYNC_CLK (1<<0)
4622#define TRANS_MSA_6_BPC (0<<5)
4623#define TRANS_MSA_8_BPC (1<<5)
4624#define TRANS_MSA_10_BPC (2<<5)
4625#define TRANS_MSA_12_BPC (3<<5)
4626#define TRANS_MSA_16_BPC (4<<5)
Paulo Zanonidae84792012-10-15 15:51:30 -03004627
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03004628/* LCPLL Control */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004629#define LCPLL_CTL 0x130040
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03004630#define LCPLL_PLL_DISABLE (1<<31)
4631#define LCPLL_PLL_LOCK (1<<30)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03004632#define LCPLL_CLK_FREQ_MASK (3<<26)
4633#define LCPLL_CLK_FREQ_450 (0<<26)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004634#define LCPLL_CD_CLOCK_DISABLE (1<<25)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03004635#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03004636#define LCPLL_CD_SOURCE_FCLK (1<<21)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03004637
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03004638/* Pipe WM_LINETIME - watermark line time */
4639#define PIPE_WM_LINETIME_A 0x45270
4640#define PIPE_WM_LINETIME_B 0x45274
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004641#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
4642 PIPE_WM_LINETIME_B)
4643#define PIPE_WM_LINETIME_MASK (0x1ff)
4644#define PIPE_WM_LINETIME_TIME(x) ((x))
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03004645#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004646#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03004647
4648/* SFUSE_STRAP */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004649#define SFUSE_STRAP 0xc2014
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03004650#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
4651#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
4652#define SFUSE_STRAP_DDID_DETECTED (1<<0)
4653
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03004654#define WM_DBG 0x45280
4655#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
4656#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
4657#define WM_DBG_DISALLOW_SPRITE (1<<2)
4658
Jesse Barnes585fb112008-07-29 11:54:06 -07004659#endif /* _I915_REG_H_ */