blob: 83b8a46cdf41c4269c0f601cc9f1aa44f449d3c6 [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
Ajit Khaparded2145cd2011-03-16 08:20:46 +00002 * Copyright (C) 2005 - 2011 Emulex
Sathya Perla6b7c5b92009-03-11 23:32:03 -07003 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
Ajit Khaparded2145cd2011-03-16 08:20:46 +000011 * linux-drivers@emulex.com
Sathya Perla6b7c5b92009-03-11 23:32:03 -070012 *
Ajit Khaparded2145cd2011-03-16 08:20:46 +000013 * Emulex
14 * 3333 Susan Street
15 * Costa Mesa, CA 92626
Sathya Perla6b7c5b92009-03-11 23:32:03 -070016 */
17
18#include "be.h"
Sathya Perla8788fdc2009-07-27 22:52:03 +000019#include "be_cmds.h"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070020
Ajit Khaparde609ff3b2011-02-20 11:42:07 +000021/* Must be a power of 2 or else MODULO will BUG_ON */
Somnath Kotur3de09452011-09-30 07:25:05 +000022static int be_get_temp_freq = 64;
23
24static inline void *embedded_payload(struct be_mcc_wrb *wrb)
25{
26 return wrb->payload.embedded_payload;
27}
Ajit Khaparde609ff3b2011-02-20 11:42:07 +000028
Sathya Perla8788fdc2009-07-27 22:52:03 +000029static void be_mcc_notify(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +000030{
Sathya Perla8788fdc2009-07-27 22:52:03 +000031 struct be_queue_info *mccq = &adapter->mcc_obj.q;
Sathya Perla5fb379e2009-06-18 00:02:59 +000032 u32 val = 0;
33
Ajit Khaparde7acc2082011-02-11 13:38:17 +000034 if (adapter->eeh_err) {
35 dev_info(&adapter->pdev->dev,
36 "Error in Card Detected! Cannot issue commands\n");
37 return;
38 }
39
Sathya Perla5fb379e2009-06-18 00:02:59 +000040 val |= mccq->id & DB_MCCQ_RING_ID_MASK;
41 val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
Sathya Perlaf3eb62d2010-06-29 00:11:17 +000042
43 wmb();
Sathya Perla8788fdc2009-07-27 22:52:03 +000044 iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
Sathya Perla5fb379e2009-06-18 00:02:59 +000045}
46
47/* To check if valid bit is set, check the entire word as we don't know
48 * the endianness of the data (old entry is host endian while a new entry is
49 * little endian) */
Sathya Perlaefd2e402009-07-27 22:53:10 +000050static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +000051{
52 if (compl->flags != 0) {
53 compl->flags = le32_to_cpu(compl->flags);
54 BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
55 return true;
56 } else {
57 return false;
58 }
59}
60
61/* Need to reset the entire word that houses the valid bit */
Sathya Perlaefd2e402009-07-27 22:53:10 +000062static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +000063{
64 compl->flags = 0;
65}
66
Sathya Perla8788fdc2009-07-27 22:52:03 +000067static int be_mcc_compl_process(struct be_adapter *adapter,
Sathya Perlaefd2e402009-07-27 22:53:10 +000068 struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +000069{
70 u16 compl_status, extd_status;
71
72 /* Just swap the status to host endian; mcc tag is opaquely copied
73 * from mcc_wrb */
74 be_dws_le_to_cpu(compl, 4);
75
76 compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
77 CQE_STATUS_COMPL_MASK;
Sarveshwar Bandidd131e72010-05-25 16:16:32 -070078
Shripad Nunjundarao485bf562011-05-16 07:36:59 +000079 if (((compl->tag0 == OPCODE_COMMON_WRITE_FLASHROM) ||
80 (compl->tag0 == OPCODE_COMMON_WRITE_OBJECT)) &&
Sarveshwar Bandidd131e72010-05-25 16:16:32 -070081 (compl->tag1 == CMD_SUBSYSTEM_COMMON)) {
82 adapter->flash_status = compl_status;
83 complete(&adapter->flash_compl);
84 }
85
Sathya Perlab31c50a2009-09-17 10:30:13 -070086 if (compl_status == MCC_STATUS_SUCCESS) {
Selvin Xavier005d5692011-05-16 07:36:35 +000087 if (((compl->tag0 == OPCODE_ETH_GET_STATISTICS) ||
88 (compl->tag0 == OPCODE_ETH_GET_PPORT_STATS)) &&
Ajit Khaparde63499352011-04-19 12:11:02 +000089 (compl->tag1 == CMD_SUBSYSTEM_ETH)) {
Ajit Khaparde89a88ab2011-05-16 07:36:18 +000090 be_parse_stats(adapter);
Ajit Khapardeb2aebe62011-02-20 11:41:39 +000091 adapter->stats_cmd_sent = false;
Sathya Perlab31c50a2009-09-17 10:30:13 -070092 }
Somnath Kotur3de09452011-09-30 07:25:05 +000093 if (compl->tag0 ==
94 OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES) {
95 struct be_mcc_wrb *mcc_wrb =
96 queue_index_node(&adapter->mcc_obj.q,
97 compl->tag1);
98 struct be_cmd_resp_get_cntl_addnl_attribs *resp =
99 embedded_payload(mcc_wrb);
100 adapter->drv_stats.be_on_die_temperature =
101 resp->on_die_temperature;
102 }
Sathya Perla2b3f2912011-06-29 23:32:56 +0000103 } else {
Somnath Kotur3de09452011-09-30 07:25:05 +0000104 if (compl->tag0 == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES)
105 be_get_temp_freq = 0;
106
Sathya Perla2b3f2912011-06-29 23:32:56 +0000107 if (compl_status == MCC_STATUS_NOT_SUPPORTED ||
108 compl_status == MCC_STATUS_ILLEGAL_REQUEST)
109 goto done;
110
111 if (compl_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
112 dev_warn(&adapter->pdev->dev, "This domain(VM) is not "
113 "permitted to execute this cmd (opcode %d)\n",
114 compl->tag0);
115 } else {
116 extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
117 CQE_STATUS_EXTD_MASK;
118 dev_err(&adapter->pdev->dev, "Cmd (opcode %d) failed:"
119 "status %d, extd-status %d\n",
120 compl->tag0, compl_status, extd_status);
121 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000122 }
Sathya Perla2b3f2912011-06-29 23:32:56 +0000123done:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700124 return compl_status;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000125}
126
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000127/* Link state evt is a string of bytes; no need for endian swapping */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000128static void be_async_link_state_process(struct be_adapter *adapter,
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000129 struct be_async_event_link_state *evt)
130{
Sathya Perlaea172a02011-08-02 19:57:42 +0000131 be_link_status_update(adapter, evt->port_link_status);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000132}
133
Somnath Koturcc4ce022010-10-21 07:11:14 -0700134/* Grp5 CoS Priority evt */
135static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
136 struct be_async_event_grp5_cos_priority *evt)
137{
138 if (evt->valid) {
139 adapter->vlan_prio_bmap = evt->available_priority_bmap;
Ajit Khaparde60964dd2011-02-11 13:37:25 +0000140 adapter->recommended_prio &= ~VLAN_PRIO_MASK;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700141 adapter->recommended_prio =
142 evt->reco_default_priority << VLAN_PRIO_SHIFT;
143 }
144}
145
146/* Grp5 QOS Speed evt */
147static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
148 struct be_async_event_grp5_qos_link_speed *evt)
149{
150 if (evt->physical_port == adapter->port_num) {
151 /* qos_link_speed is in units of 10 Mbps */
152 adapter->link_speed = evt->qos_link_speed * 10;
153 }
154}
155
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000156/*Grp5 PVID evt*/
157static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
158 struct be_async_event_grp5_pvid_state *evt)
159{
160 if (evt->enabled)
Somnath Kotur939cf302011-08-18 21:51:49 -0700161 adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000162 else
163 adapter->pvid = 0;
164}
165
Somnath Koturcc4ce022010-10-21 07:11:14 -0700166static void be_async_grp5_evt_process(struct be_adapter *adapter,
167 u32 trailer, struct be_mcc_compl *evt)
168{
169 u8 event_type = 0;
170
171 event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
172 ASYNC_TRAILER_EVENT_TYPE_MASK;
173
174 switch (event_type) {
175 case ASYNC_EVENT_COS_PRIORITY:
176 be_async_grp5_cos_priority_process(adapter,
177 (struct be_async_event_grp5_cos_priority *)evt);
178 break;
179 case ASYNC_EVENT_QOS_SPEED:
180 be_async_grp5_qos_speed_process(adapter,
181 (struct be_async_event_grp5_qos_link_speed *)evt);
182 break;
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000183 case ASYNC_EVENT_PVID_STATE:
184 be_async_grp5_pvid_state_process(adapter,
185 (struct be_async_event_grp5_pvid_state *)evt);
186 break;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700187 default:
188 dev_warn(&adapter->pdev->dev, "Unknown grp5 event!\n");
189 break;
190 }
191}
192
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000193static inline bool is_link_state_evt(u32 trailer)
194{
Eric Dumazet807540b2010-09-23 05:40:09 +0000195 return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000196 ASYNC_TRAILER_EVENT_CODE_MASK) ==
Eric Dumazet807540b2010-09-23 05:40:09 +0000197 ASYNC_EVENT_CODE_LINK_STATE;
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000198}
Sathya Perla5fb379e2009-06-18 00:02:59 +0000199
Somnath Koturcc4ce022010-10-21 07:11:14 -0700200static inline bool is_grp5_evt(u32 trailer)
201{
202 return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
203 ASYNC_TRAILER_EVENT_CODE_MASK) ==
204 ASYNC_EVENT_CODE_GRP_5);
205}
206
Sathya Perlaefd2e402009-07-27 22:53:10 +0000207static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000208{
Sathya Perla8788fdc2009-07-27 22:52:03 +0000209 struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000210 struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000211
212 if (be_mcc_compl_is_new(compl)) {
213 queue_tail_inc(mcc_cq);
214 return compl;
215 }
216 return NULL;
217}
218
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000219void be_async_mcc_enable(struct be_adapter *adapter)
220{
221 spin_lock_bh(&adapter->mcc_cq_lock);
222
223 be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
224 adapter->mcc_obj.rearm_cq = true;
225
226 spin_unlock_bh(&adapter->mcc_cq_lock);
227}
228
229void be_async_mcc_disable(struct be_adapter *adapter)
230{
231 adapter->mcc_obj.rearm_cq = false;
232}
233
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800234int be_process_mcc(struct be_adapter *adapter, int *status)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000235{
Sathya Perlaefd2e402009-07-27 22:53:10 +0000236 struct be_mcc_compl *compl;
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800237 int num = 0;
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000238 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000239
Sathya Perla8788fdc2009-07-27 22:52:03 +0000240 spin_lock_bh(&adapter->mcc_cq_lock);
241 while ((compl = be_mcc_compl_get(adapter))) {
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000242 if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
243 /* Interpret flags as an async trailer */
Ajit Khaparde323f30b2010-09-03 06:24:13 +0000244 if (is_link_state_evt(compl->flags))
245 be_async_link_state_process(adapter,
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000246 (struct be_async_event_link_state *) compl);
Somnath Koturcc4ce022010-10-21 07:11:14 -0700247 else if (is_grp5_evt(compl->flags))
248 be_async_grp5_evt_process(adapter,
249 compl->flags, compl);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700250 } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800251 *status = be_mcc_compl_process(adapter, compl);
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000252 atomic_dec(&mcc_obj->q.used);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000253 }
254 be_mcc_compl_use(compl);
255 num++;
256 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700257
Sathya Perla8788fdc2009-07-27 22:52:03 +0000258 spin_unlock_bh(&adapter->mcc_cq_lock);
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800259 return num;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000260}
261
Sathya Perla6ac7b682009-06-18 00:05:54 +0000262/* Wait till no more pending mcc requests are present */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700263static int be_mcc_wait_compl(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000264{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700265#define mcc_timeout 120000 /* 12s timeout */
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800266 int i, num, status = 0;
267 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700268
Ajit Khaparde7acc2082011-02-11 13:38:17 +0000269 if (adapter->eeh_err)
270 return -EIO;
271
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800272 for (i = 0; i < mcc_timeout; i++) {
273 num = be_process_mcc(adapter, &status);
274 if (num)
275 be_cq_notify(adapter, mcc_obj->cq.id,
276 mcc_obj->rearm_cq, num);
277
278 if (atomic_read(&mcc_obj->q.used) == 0)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000279 break;
280 udelay(100);
281 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700282 if (i == mcc_timeout) {
Sathya Perla5f0b8492009-07-27 22:52:56 +0000283 dev_err(&adapter->pdev->dev, "mccq poll timed out\n");
Sathya Perlab31c50a2009-09-17 10:30:13 -0700284 return -1;
285 }
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800286 return status;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000287}
288
289/* Notify MCC requests and wait for completion */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700290static int be_mcc_notify_wait(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000291{
Sathya Perla8788fdc2009-07-27 22:52:03 +0000292 be_mcc_notify(adapter);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700293 return be_mcc_wait_compl(adapter);
Sathya Perla6ac7b682009-06-18 00:05:54 +0000294}
295
Sathya Perla5f0b8492009-07-27 22:52:56 +0000296static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700297{
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000298 int msecs = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700299 u32 ready;
300
Ajit Khaparde7acc2082011-02-11 13:38:17 +0000301 if (adapter->eeh_err) {
302 dev_err(&adapter->pdev->dev,
303 "Error detected in card.Cannot issue commands\n");
304 return -EIO;
305 }
306
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700307 do {
Sathya Perlacf588472010-02-14 21:22:01 +0000308 ready = ioread32(db);
309 if (ready == 0xffffffff) {
310 dev_err(&adapter->pdev->dev,
311 "pci slot disconnected\n");
312 return -1;
313 }
314
315 ready &= MPU_MAILBOX_DB_RDY_MASK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700316 if (ready)
317 break;
318
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000319 if (msecs > 4000) {
Sathya Perla5f0b8492009-07-27 22:52:56 +0000320 dev_err(&adapter->pdev->dev, "mbox poll timed out\n");
Padmanabh Ratnakar18a91e62011-05-10 05:13:01 +0000321 if (!lancer_chip(adapter))
322 be_detect_dump_ue(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700323 return -1;
324 }
325
Sathya Perla1dbf53a2011-05-12 19:32:16 +0000326 msleep(1);
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000327 msecs++;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700328 } while (true);
329
330 return 0;
331}
332
333/*
334 * Insert the mailbox address into the doorbell in two steps
Sathya Perla5fb379e2009-06-18 00:02:59 +0000335 * Polls on the mbox doorbell till a command completion (or a timeout) occurs
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700336 */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700337static int be_mbox_notify_wait(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700338{
339 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700340 u32 val = 0;
Sathya Perla8788fdc2009-07-27 22:52:03 +0000341 void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
342 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700343 struct be_mcc_mailbox *mbox = mbox_mem->va;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000344 struct be_mcc_compl *compl = &mbox->compl;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700345
Sathya Perlacf588472010-02-14 21:22:01 +0000346 /* wait for ready to be set */
347 status = be_mbox_db_ready_wait(adapter, db);
348 if (status != 0)
349 return status;
350
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700351 val |= MPU_MAILBOX_DB_HI_MASK;
352 /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
353 val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
354 iowrite32(val, db);
355
356 /* wait for ready to be set */
Sathya Perla5f0b8492009-07-27 22:52:56 +0000357 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700358 if (status != 0)
359 return status;
360
361 val = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700362 /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
363 val |= (u32)(mbox_mem->dma >> 4) << 2;
364 iowrite32(val, db);
365
Sathya Perla5f0b8492009-07-27 22:52:56 +0000366 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700367 if (status != 0)
368 return status;
369
Sathya Perla5fb379e2009-06-18 00:02:59 +0000370 /* A cq entry has been made now */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000371 if (be_mcc_compl_is_new(compl)) {
372 status = be_mcc_compl_process(adapter, &mbox->compl);
373 be_mcc_compl_use(compl);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000374 if (status)
375 return status;
376 } else {
Sathya Perla5f0b8492009-07-27 22:52:56 +0000377 dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700378 return -1;
379 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000380 return 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700381}
382
Sathya Perla8788fdc2009-07-27 22:52:03 +0000383static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700384{
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000385 u32 sem;
386
387 if (lancer_chip(adapter))
388 sem = ioread32(adapter->db + MPU_EP_SEMAPHORE_IF_TYPE2_OFFSET);
389 else
390 sem = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700391
392 *stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
393 if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
394 return -1;
395 else
396 return 0;
397}
398
Sathya Perla8788fdc2009-07-27 22:52:03 +0000399int be_cmd_POST(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700400{
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000401 u16 stage;
402 int status, timeout = 0;
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000403 struct device *dev = &adapter->pdev->dev;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700404
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000405 do {
406 status = be_POST_stage_get(adapter, &stage);
407 if (status) {
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000408 dev_err(dev, "POST error; stage=0x%x\n", stage);
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000409 return -1;
410 } else if (stage != POST_STAGE_ARMFW_RDY) {
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000411 if (msleep_interruptible(2000)) {
412 dev_err(dev, "Waiting for POST aborted\n");
413 return -EINTR;
414 }
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000415 timeout += 2;
416 } else {
417 return 0;
418 }
Somnath Kotur3ab81b52011-10-03 08:10:57 +0000419 } while (timeout < 60);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700420
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000421 dev_err(dev, "POST timeout; stage=0x%x\n", stage);
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000422 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700423}
424
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700425
426static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
427{
428 return &wrb->payload.sgl[0];
429}
430
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700431
432/* Don't touch the hdr after it's prepared */
Somnath Kotur106df1e2011-10-27 07:12:13 +0000433/* mem will be NULL for embedded commands */
434static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
435 u8 subsystem, u8 opcode, int cmd_len,
436 struct be_mcc_wrb *wrb, struct be_dma_mem *mem)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700437{
Somnath Kotur106df1e2011-10-27 07:12:13 +0000438 struct be_sge *sge;
439
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700440 req_hdr->opcode = opcode;
441 req_hdr->subsystem = subsystem;
442 req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
Ajit Khaparde07793d32010-02-16 00:18:46 +0000443 req_hdr->version = 0;
Somnath Kotur106df1e2011-10-27 07:12:13 +0000444
445 wrb->tag0 = opcode;
446 wrb->tag1 = subsystem;
447 wrb->payload_length = cmd_len;
448 if (mem) {
449 wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
450 MCC_WRB_SGE_CNT_SHIFT;
451 sge = nonembedded_sgl(wrb);
452 sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
453 sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
454 sge->len = cpu_to_le32(mem->size);
455 } else
456 wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
457 be_dws_cpu_to_le(wrb, 8);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700458}
459
460static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
461 struct be_dma_mem *mem)
462{
463 int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
464 u64 dma = (u64)mem->dma;
465
466 for (i = 0; i < buf_pages; i++) {
467 pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
468 pages[i].hi = cpu_to_le32(upper_32_bits(dma));
469 dma += PAGE_SIZE_4K;
470 }
471}
472
473/* Converts interrupt delay in microseconds to multiplier value */
474static u32 eq_delay_to_mult(u32 usec_delay)
475{
476#define MAX_INTR_RATE 651042
477 const u32 round = 10;
478 u32 multiplier;
479
480 if (usec_delay == 0)
481 multiplier = 0;
482 else {
483 u32 interrupt_rate = 1000000 / usec_delay;
484 /* Max delay, corresponding to the lowest interrupt rate */
485 if (interrupt_rate == 0)
486 multiplier = 1023;
487 else {
488 multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
489 multiplier /= interrupt_rate;
490 /* Round the multiplier to the closest value.*/
491 multiplier = (multiplier + round/2) / round;
492 multiplier = min(multiplier, (u32)1023);
493 }
494 }
495 return multiplier;
496}
497
Sathya Perlab31c50a2009-09-17 10:30:13 -0700498static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700499{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700500 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
501 struct be_mcc_wrb *wrb
502 = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
503 memset(wrb, 0, sizeof(*wrb));
504 return wrb;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700505}
506
Sathya Perlab31c50a2009-09-17 10:30:13 -0700507static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000508{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700509 struct be_queue_info *mccq = &adapter->mcc_obj.q;
510 struct be_mcc_wrb *wrb;
511
Sathya Perla713d03942009-11-22 22:02:45 +0000512 if (atomic_read(&mccq->used) >= mccq->len) {
513 dev_err(&adapter->pdev->dev, "Out of MCCQ wrbs\n");
514 return NULL;
515 }
516
Sathya Perlab31c50a2009-09-17 10:30:13 -0700517 wrb = queue_head_node(mccq);
518 queue_head_inc(mccq);
519 atomic_inc(&mccq->used);
520 memset(wrb, 0, sizeof(*wrb));
Sathya Perla5fb379e2009-06-18 00:02:59 +0000521 return wrb;
522}
523
Sathya Perla2243e2e2009-11-22 22:02:03 +0000524/* Tell fw we're about to start firing cmds by writing a
525 * special pattern across the wrb hdr; uses mbox
526 */
527int be_cmd_fw_init(struct be_adapter *adapter)
528{
529 u8 *wrb;
530 int status;
531
Ivan Vecera29849612010-12-14 05:43:19 +0000532 if (mutex_lock_interruptible(&adapter->mbox_lock))
533 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000534
535 wrb = (u8 *)wrb_from_mbox(adapter);
Sathya Perla359a9722010-12-01 01:03:36 +0000536 *wrb++ = 0xFF;
537 *wrb++ = 0x12;
538 *wrb++ = 0x34;
539 *wrb++ = 0xFF;
540 *wrb++ = 0xFF;
541 *wrb++ = 0x56;
542 *wrb++ = 0x78;
543 *wrb = 0xFF;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000544
545 status = be_mbox_notify_wait(adapter);
546
Ivan Vecera29849612010-12-14 05:43:19 +0000547 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000548 return status;
549}
550
551/* Tell fw we're done with firing cmds by writing a
552 * special pattern across the wrb hdr; uses mbox
553 */
554int be_cmd_fw_clean(struct be_adapter *adapter)
555{
556 u8 *wrb;
557 int status;
558
Sathya Perlacf588472010-02-14 21:22:01 +0000559 if (adapter->eeh_err)
560 return -EIO;
561
Ivan Vecera29849612010-12-14 05:43:19 +0000562 if (mutex_lock_interruptible(&adapter->mbox_lock))
563 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000564
565 wrb = (u8 *)wrb_from_mbox(adapter);
566 *wrb++ = 0xFF;
567 *wrb++ = 0xAA;
568 *wrb++ = 0xBB;
569 *wrb++ = 0xFF;
570 *wrb++ = 0xFF;
571 *wrb++ = 0xCC;
572 *wrb++ = 0xDD;
573 *wrb = 0xFF;
574
575 status = be_mbox_notify_wait(adapter);
576
Ivan Vecera29849612010-12-14 05:43:19 +0000577 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000578 return status;
579}
Sathya Perla8788fdc2009-07-27 22:52:03 +0000580int be_cmd_eq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700581 struct be_queue_info *eq, int eq_delay)
582{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700583 struct be_mcc_wrb *wrb;
584 struct be_cmd_req_eq_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700585 struct be_dma_mem *q_mem = &eq->dma_mem;
586 int status;
587
Ivan Vecera29849612010-12-14 05:43:19 +0000588 if (mutex_lock_interruptible(&adapter->mbox_lock))
589 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700590
591 wrb = wrb_from_mbox(adapter);
592 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700593
Somnath Kotur106df1e2011-10-27 07:12:13 +0000594 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
595 OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700596
597 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
598
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700599 AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
600 /* 4byte eqe*/
601 AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
602 AMAP_SET_BITS(struct amap_eq_context, count, req->context,
603 __ilog2_u32(eq->len/256));
604 AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
605 eq_delay_to_mult(eq_delay));
606 be_dws_cpu_to_le(req->context, sizeof(req->context));
607
608 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
609
Sathya Perlab31c50a2009-09-17 10:30:13 -0700610 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700611 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700612 struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700613 eq->id = le16_to_cpu(resp->eq_id);
614 eq->created = true;
615 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700616
Ivan Vecera29849612010-12-14 05:43:19 +0000617 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700618 return status;
619}
620
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000621/* Use MCC */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000622int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700623 u8 type, bool permanent, u32 if_handle)
624{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700625 struct be_mcc_wrb *wrb;
626 struct be_cmd_req_mac_query *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700627 int status;
628
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000629 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700630
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000631 wrb = wrb_from_mccq(adapter);
632 if (!wrb) {
633 status = -EBUSY;
634 goto err;
635 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700636 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700637
Somnath Kotur106df1e2011-10-27 07:12:13 +0000638 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
639 OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700640 req->type = type;
641 if (permanent) {
642 req->permanent = 1;
643 } else {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700644 req->if_id = cpu_to_le16((u16) if_handle);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700645 req->permanent = 0;
646 }
647
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000648 status = be_mcc_notify_wait(adapter);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700649 if (!status) {
650 struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700651 memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700652 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700653
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000654err:
655 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700656 return status;
657}
658
Sathya Perlab31c50a2009-09-17 10:30:13 -0700659/* Uses synchronous MCCQ */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000660int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
Ajit Khapardef8617e02011-02-11 13:36:37 +0000661 u32 if_id, u32 *pmac_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700662{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700663 struct be_mcc_wrb *wrb;
664 struct be_cmd_req_pmac_add *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700665 int status;
666
Sathya Perlab31c50a2009-09-17 10:30:13 -0700667 spin_lock_bh(&adapter->mcc_lock);
668
669 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +0000670 if (!wrb) {
671 status = -EBUSY;
672 goto err;
673 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700674 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700675
Somnath Kotur106df1e2011-10-27 07:12:13 +0000676 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
677 OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700678
Ajit Khapardef8617e02011-02-11 13:36:37 +0000679 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700680 req->if_id = cpu_to_le32(if_id);
681 memcpy(req->mac_address, mac_addr, ETH_ALEN);
682
Sathya Perlab31c50a2009-09-17 10:30:13 -0700683 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700684 if (!status) {
685 struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
686 *pmac_id = le32_to_cpu(resp->pmac_id);
687 }
688
Sathya Perla713d03942009-11-22 22:02:45 +0000689err:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700690 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700691 return status;
692}
693
Sathya Perlab31c50a2009-09-17 10:30:13 -0700694/* Uses synchronous MCCQ */
Ajit Khapardef8617e02011-02-11 13:36:37 +0000695int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, u32 pmac_id, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700696{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700697 struct be_mcc_wrb *wrb;
698 struct be_cmd_req_pmac_del *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700699 int status;
700
Sathya Perlab31c50a2009-09-17 10:30:13 -0700701 spin_lock_bh(&adapter->mcc_lock);
702
703 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +0000704 if (!wrb) {
705 status = -EBUSY;
706 goto err;
707 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700708 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700709
Somnath Kotur106df1e2011-10-27 07:12:13 +0000710 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
711 OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700712
Ajit Khapardef8617e02011-02-11 13:36:37 +0000713 req->hdr.domain = dom;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700714 req->if_id = cpu_to_le32(if_id);
715 req->pmac_id = cpu_to_le32(pmac_id);
716
Sathya Perlab31c50a2009-09-17 10:30:13 -0700717 status = be_mcc_notify_wait(adapter);
718
Sathya Perla713d03942009-11-22 22:02:45 +0000719err:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700720 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700721 return status;
722}
723
Sathya Perlab31c50a2009-09-17 10:30:13 -0700724/* Uses Mbox */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000725int be_cmd_cq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700726 struct be_queue_info *cq, struct be_queue_info *eq,
727 bool sol_evts, bool no_delay, int coalesce_wm)
728{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700729 struct be_mcc_wrb *wrb;
730 struct be_cmd_req_cq_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700731 struct be_dma_mem *q_mem = &cq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700732 void *ctxt;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700733 int status;
734
Ivan Vecera29849612010-12-14 05:43:19 +0000735 if (mutex_lock_interruptible(&adapter->mbox_lock))
736 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700737
738 wrb = wrb_from_mbox(adapter);
739 req = embedded_payload(wrb);
740 ctxt = &req->context;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700741
Somnath Kotur106df1e2011-10-27 07:12:13 +0000742 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
743 OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700744
745 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000746 if (lancer_chip(adapter)) {
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +0000747 req->hdr.version = 2;
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000748 req->page_size = 1; /* 1 for 4K */
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000749 AMAP_SET_BITS(struct amap_cq_context_lancer, nodelay, ctxt,
750 no_delay);
751 AMAP_SET_BITS(struct amap_cq_context_lancer, count, ctxt,
752 __ilog2_u32(cq->len/256));
753 AMAP_SET_BITS(struct amap_cq_context_lancer, valid, ctxt, 1);
754 AMAP_SET_BITS(struct amap_cq_context_lancer, eventable,
755 ctxt, 1);
756 AMAP_SET_BITS(struct amap_cq_context_lancer, eqid,
757 ctxt, eq->id);
758 AMAP_SET_BITS(struct amap_cq_context_lancer, armed, ctxt, 1);
759 } else {
760 AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
761 coalesce_wm);
762 AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
763 ctxt, no_delay);
764 AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
765 __ilog2_u32(cq->len/256));
766 AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
767 AMAP_SET_BITS(struct amap_cq_context_be, solevent,
768 ctxt, sol_evts);
769 AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
770 AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
771 AMAP_SET_BITS(struct amap_cq_context_be, armed, ctxt, 1);
772 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700773
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700774 be_dws_cpu_to_le(ctxt, sizeof(req->context));
775
776 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
777
Sathya Perlab31c50a2009-09-17 10:30:13 -0700778 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700779 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700780 struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700781 cq->id = le16_to_cpu(resp->cq_id);
782 cq->created = true;
783 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700784
Ivan Vecera29849612010-12-14 05:43:19 +0000785 mutex_unlock(&adapter->mbox_lock);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000786
787 return status;
788}
789
790static u32 be_encoded_q_len(int q_len)
791{
792 u32 len_encoded = fls(q_len); /* log2(len) + 1 */
793 if (len_encoded == 16)
794 len_encoded = 0;
795 return len_encoded;
796}
797
Somnath Kotur34b1ef02011-06-01 00:33:22 +0000798int be_cmd_mccq_ext_create(struct be_adapter *adapter,
Sathya Perla5fb379e2009-06-18 00:02:59 +0000799 struct be_queue_info *mccq,
800 struct be_queue_info *cq)
801{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700802 struct be_mcc_wrb *wrb;
Somnath Kotur34b1ef02011-06-01 00:33:22 +0000803 struct be_cmd_req_mcc_ext_create *req;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000804 struct be_dma_mem *q_mem = &mccq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700805 void *ctxt;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000806 int status;
807
Ivan Vecera29849612010-12-14 05:43:19 +0000808 if (mutex_lock_interruptible(&adapter->mbox_lock))
809 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700810
811 wrb = wrb_from_mbox(adapter);
812 req = embedded_payload(wrb);
813 ctxt = &req->context;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000814
Somnath Kotur106df1e2011-10-27 07:12:13 +0000815 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
816 OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb, NULL);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000817
Ajit Khaparded4a2ac32010-03-11 01:35:59 +0000818 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000819 if (lancer_chip(adapter)) {
820 req->hdr.version = 1;
821 req->cq_id = cpu_to_le16(cq->id);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000822
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000823 AMAP_SET_BITS(struct amap_mcc_context_lancer, ring_size, ctxt,
824 be_encoded_q_len(mccq->len));
825 AMAP_SET_BITS(struct amap_mcc_context_lancer, valid, ctxt, 1);
826 AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_id,
827 ctxt, cq->id);
828 AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_valid,
829 ctxt, 1);
830
831 } else {
832 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
833 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
834 be_encoded_q_len(mccq->len));
835 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
836 }
837
Somnath Koturcc4ce022010-10-21 07:11:14 -0700838 /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000839 req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000840 be_dws_cpu_to_le(ctxt, sizeof(req->context));
841
842 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
843
Sathya Perlab31c50a2009-09-17 10:30:13 -0700844 status = be_mbox_notify_wait(adapter);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000845 if (!status) {
846 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
847 mccq->id = le16_to_cpu(resp->id);
848 mccq->created = true;
849 }
Ivan Vecera29849612010-12-14 05:43:19 +0000850 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700851
852 return status;
853}
854
Somnath Kotur34b1ef02011-06-01 00:33:22 +0000855int be_cmd_mccq_org_create(struct be_adapter *adapter,
856 struct be_queue_info *mccq,
857 struct be_queue_info *cq)
858{
859 struct be_mcc_wrb *wrb;
860 struct be_cmd_req_mcc_create *req;
861 struct be_dma_mem *q_mem = &mccq->dma_mem;
862 void *ctxt;
863 int status;
864
865 if (mutex_lock_interruptible(&adapter->mbox_lock))
866 return -1;
867
868 wrb = wrb_from_mbox(adapter);
869 req = embedded_payload(wrb);
870 ctxt = &req->context;
871
Somnath Kotur106df1e2011-10-27 07:12:13 +0000872 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
873 OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb, NULL);
Somnath Kotur34b1ef02011-06-01 00:33:22 +0000874
875 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
876
877 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
878 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
879 be_encoded_q_len(mccq->len));
880 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
881
882 be_dws_cpu_to_le(ctxt, sizeof(req->context));
883
884 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
885
886 status = be_mbox_notify_wait(adapter);
887 if (!status) {
888 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
889 mccq->id = le16_to_cpu(resp->id);
890 mccq->created = true;
891 }
892
893 mutex_unlock(&adapter->mbox_lock);
894 return status;
895}
896
897int be_cmd_mccq_create(struct be_adapter *adapter,
898 struct be_queue_info *mccq,
899 struct be_queue_info *cq)
900{
901 int status;
902
903 status = be_cmd_mccq_ext_create(adapter, mccq, cq);
904 if (status && !lancer_chip(adapter)) {
905 dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
906 "or newer to avoid conflicting priorities between NIC "
907 "and FCoE traffic");
908 status = be_cmd_mccq_org_create(adapter, mccq, cq);
909 }
910 return status;
911}
912
Sathya Perla8788fdc2009-07-27 22:52:03 +0000913int be_cmd_txq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700914 struct be_queue_info *txq,
915 struct be_queue_info *cq)
916{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700917 struct be_mcc_wrb *wrb;
918 struct be_cmd_req_eth_tx_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700919 struct be_dma_mem *q_mem = &txq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700920 void *ctxt;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700921 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700922
Ivan Vecera29849612010-12-14 05:43:19 +0000923 if (mutex_lock_interruptible(&adapter->mbox_lock))
924 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700925
926 wrb = wrb_from_mbox(adapter);
927 req = embedded_payload(wrb);
928 ctxt = &req->context;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700929
Somnath Kotur106df1e2011-10-27 07:12:13 +0000930 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
931 OPCODE_ETH_TX_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700932
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +0000933 if (lancer_chip(adapter)) {
934 req->hdr.version = 1;
935 AMAP_SET_BITS(struct amap_tx_context, if_id, ctxt,
936 adapter->if_handle);
937 }
938
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700939 req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
940 req->ulp_num = BE_ULP1_NUM;
941 req->type = BE_ETH_TX_RING_TYPE_STANDARD;
942
Sathya Perlab31c50a2009-09-17 10:30:13 -0700943 AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
944 be_encoded_q_len(txq->len));
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700945 AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
946 AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);
947
948 be_dws_cpu_to_le(ctxt, sizeof(req->context));
949
950 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
951
Sathya Perlab31c50a2009-09-17 10:30:13 -0700952 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700953 if (!status) {
954 struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
955 txq->id = le16_to_cpu(resp->cid);
956 txq->created = true;
957 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700958
Ivan Vecera29849612010-12-14 05:43:19 +0000959 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700960
961 return status;
962}
963
Sathya Perla482c9e72011-06-29 23:33:17 +0000964/* Uses MCC */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000965int be_cmd_rxq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700966 struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
Sathya Perla3abcded2010-10-03 22:12:27 -0700967 u16 max_frame_size, u32 if_id, u32 rss, u8 *rss_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700968{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700969 struct be_mcc_wrb *wrb;
970 struct be_cmd_req_eth_rx_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700971 struct be_dma_mem *q_mem = &rxq->dma_mem;
972 int status;
973
Sathya Perla482c9e72011-06-29 23:33:17 +0000974 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700975
Sathya Perla482c9e72011-06-29 23:33:17 +0000976 wrb = wrb_from_mccq(adapter);
977 if (!wrb) {
978 status = -EBUSY;
979 goto err;
980 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700981 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700982
Somnath Kotur106df1e2011-10-27 07:12:13 +0000983 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
984 OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700985
986 req->cq_id = cpu_to_le16(cq_id);
987 req->frag_size = fls(frag_size) - 1;
988 req->num_pages = 2;
989 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
990 req->interface_id = cpu_to_le32(if_id);
991 req->max_frame_size = cpu_to_le16(max_frame_size);
992 req->rss_queue = cpu_to_le32(rss);
993
Sathya Perla482c9e72011-06-29 23:33:17 +0000994 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700995 if (!status) {
996 struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
997 rxq->id = le16_to_cpu(resp->id);
998 rxq->created = true;
Sathya Perla3abcded2010-10-03 22:12:27 -0700999 *rss_id = resp->rss_id;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001000 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001001
Sathya Perla482c9e72011-06-29 23:33:17 +00001002err:
1003 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001004 return status;
1005}
1006
Sathya Perlab31c50a2009-09-17 10:30:13 -07001007/* Generic destroyer function for all types of queues
1008 * Uses Mbox
1009 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001010int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001011 int queue_type)
1012{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001013 struct be_mcc_wrb *wrb;
1014 struct be_cmd_req_q_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001015 u8 subsys = 0, opcode = 0;
1016 int status;
1017
Sathya Perlacf588472010-02-14 21:22:01 +00001018 if (adapter->eeh_err)
1019 return -EIO;
1020
Ivan Vecera29849612010-12-14 05:43:19 +00001021 if (mutex_lock_interruptible(&adapter->mbox_lock))
1022 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001023
Sathya Perlab31c50a2009-09-17 10:30:13 -07001024 wrb = wrb_from_mbox(adapter);
1025 req = embedded_payload(wrb);
1026
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001027 switch (queue_type) {
1028 case QTYPE_EQ:
1029 subsys = CMD_SUBSYSTEM_COMMON;
1030 opcode = OPCODE_COMMON_EQ_DESTROY;
1031 break;
1032 case QTYPE_CQ:
1033 subsys = CMD_SUBSYSTEM_COMMON;
1034 opcode = OPCODE_COMMON_CQ_DESTROY;
1035 break;
1036 case QTYPE_TXQ:
1037 subsys = CMD_SUBSYSTEM_ETH;
1038 opcode = OPCODE_ETH_TX_DESTROY;
1039 break;
1040 case QTYPE_RXQ:
1041 subsys = CMD_SUBSYSTEM_ETH;
1042 opcode = OPCODE_ETH_RX_DESTROY;
1043 break;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001044 case QTYPE_MCCQ:
1045 subsys = CMD_SUBSYSTEM_COMMON;
1046 opcode = OPCODE_COMMON_MCC_DESTROY;
1047 break;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001048 default:
Sathya Perla5f0b8492009-07-27 22:52:56 +00001049 BUG();
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001050 }
Ajit Khaparded744b442009-12-03 06:12:06 +00001051
Somnath Kotur106df1e2011-10-27 07:12:13 +00001052 be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
1053 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001054 req->id = cpu_to_le16(q->id);
1055
Sathya Perlab31c50a2009-09-17 10:30:13 -07001056 status = be_mbox_notify_wait(adapter);
Sathya Perla482c9e72011-06-29 23:33:17 +00001057 if (!status)
1058 q->created = false;
Sathya Perla5f0b8492009-07-27 22:52:56 +00001059
Ivan Vecera29849612010-12-14 05:43:19 +00001060 mutex_unlock(&adapter->mbox_lock);
Sathya Perla482c9e72011-06-29 23:33:17 +00001061 return status;
1062}
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001063
Sathya Perla482c9e72011-06-29 23:33:17 +00001064/* Uses MCC */
1065int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
1066{
1067 struct be_mcc_wrb *wrb;
1068 struct be_cmd_req_q_destroy *req;
1069 int status;
1070
1071 spin_lock_bh(&adapter->mcc_lock);
1072
1073 wrb = wrb_from_mccq(adapter);
1074 if (!wrb) {
1075 status = -EBUSY;
1076 goto err;
1077 }
1078 req = embedded_payload(wrb);
1079
Somnath Kotur106df1e2011-10-27 07:12:13 +00001080 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1081 OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
Sathya Perla482c9e72011-06-29 23:33:17 +00001082 req->id = cpu_to_le16(q->id);
1083
1084 status = be_mcc_notify_wait(adapter);
1085 if (!status)
1086 q->created = false;
1087
1088err:
1089 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001090 return status;
1091}
1092
Sathya Perlab31c50a2009-09-17 10:30:13 -07001093/* Create an rx filtering policy configuration on an i/f
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001094 * Uses MCCQ
Sathya Perlab31c50a2009-09-17 10:30:13 -07001095 */
Sathya Perla73d540f2009-10-14 20:20:42 +00001096int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001097 u8 *mac, u32 *if_handle, u32 *pmac_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001098{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001099 struct be_mcc_wrb *wrb;
1100 struct be_cmd_req_if_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001101 int status;
1102
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001103 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001104
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001105 wrb = wrb_from_mccq(adapter);
1106 if (!wrb) {
1107 status = -EBUSY;
1108 goto err;
1109 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001110 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001111
Somnath Kotur106df1e2011-10-27 07:12:13 +00001112 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1113 OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req), wrb, NULL);
Sarveshwar Bandiba343c72010-03-31 02:56:12 +00001114 req->hdr.domain = domain;
Sathya Perla73d540f2009-10-14 20:20:42 +00001115 req->capability_flags = cpu_to_le32(cap_flags);
1116 req->enable_flags = cpu_to_le32(en_flags);
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001117 if (mac)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001118 memcpy(req->mac_addr, mac, ETH_ALEN);
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001119 else
1120 req->pmac_invalid = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001121
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001122 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001123 if (!status) {
1124 struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
1125 *if_handle = le32_to_cpu(resp->interface_id);
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001126 if (mac)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001127 *pmac_id = le32_to_cpu(resp->pmac_id);
1128 }
1129
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001130err:
1131 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001132 return status;
1133}
1134
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001135/* Uses MCCQ */
Ajit Khaparde658681f2011-02-11 13:34:46 +00001136int be_cmd_if_destroy(struct be_adapter *adapter, u32 interface_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001137{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001138 struct be_mcc_wrb *wrb;
1139 struct be_cmd_req_if_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001140 int status;
1141
Sathya Perlacf588472010-02-14 21:22:01 +00001142 if (adapter->eeh_err)
1143 return -EIO;
1144
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001145 if (!interface_id)
1146 return 0;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001147
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001148 spin_lock_bh(&adapter->mcc_lock);
1149
1150 wrb = wrb_from_mccq(adapter);
1151 if (!wrb) {
1152 status = -EBUSY;
1153 goto err;
1154 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001155 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001156
Somnath Kotur106df1e2011-10-27 07:12:13 +00001157 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1158 OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req), wrb, NULL);
Ajit Khaparde658681f2011-02-11 13:34:46 +00001159 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001160 req->interface_id = cpu_to_le32(interface_id);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001161
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001162 status = be_mcc_notify_wait(adapter);
1163err:
1164 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001165 return status;
1166}
1167
1168/* Get stats is a non embedded command: the request is not embedded inside
1169 * WRB but is a separate dma memory block
Sathya Perlab31c50a2009-09-17 10:30:13 -07001170 * Uses asynchronous MCC
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001171 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001172int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001173{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001174 struct be_mcc_wrb *wrb;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001175 struct be_cmd_req_hdr *hdr;
Sathya Perla713d03942009-11-22 22:02:45 +00001176 int status = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001177
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001178 if (MODULO(adapter->work_counter, be_get_temp_freq) == 0)
1179 be_cmd_get_die_temperature(adapter);
1180
Sathya Perlab31c50a2009-09-17 10:30:13 -07001181 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001182
Sathya Perlab31c50a2009-09-17 10:30:13 -07001183 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001184 if (!wrb) {
1185 status = -EBUSY;
1186 goto err;
1187 }
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001188 hdr = nonemb_cmd->va;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001189
Somnath Kotur106df1e2011-10-27 07:12:13 +00001190 be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
1191 OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb, nonemb_cmd);
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001192
1193 if (adapter->generation == BE_GEN3)
1194 hdr->version = 1;
1195
Sathya Perlab31c50a2009-09-17 10:30:13 -07001196 be_mcc_notify(adapter);
Ajit Khapardeb2aebe62011-02-20 11:41:39 +00001197 adapter->stats_cmd_sent = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001198
Sathya Perla713d03942009-11-22 22:02:45 +00001199err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001200 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001201 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001202}
1203
Selvin Xavier005d5692011-05-16 07:36:35 +00001204/* Lancer Stats */
1205int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
1206 struct be_dma_mem *nonemb_cmd)
1207{
1208
1209 struct be_mcc_wrb *wrb;
1210 struct lancer_cmd_req_pport_stats *req;
Selvin Xavier005d5692011-05-16 07:36:35 +00001211 int status = 0;
1212
1213 spin_lock_bh(&adapter->mcc_lock);
1214
1215 wrb = wrb_from_mccq(adapter);
1216 if (!wrb) {
1217 status = -EBUSY;
1218 goto err;
1219 }
1220 req = nonemb_cmd->va;
Selvin Xavier005d5692011-05-16 07:36:35 +00001221
Somnath Kotur106df1e2011-10-27 07:12:13 +00001222 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1223 OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size, wrb,
1224 nonemb_cmd);
Selvin Xavier005d5692011-05-16 07:36:35 +00001225
1226 req->cmd_params.params.pport_num = cpu_to_le16(adapter->port_num);
1227 req->cmd_params.params.reset_stats = 0;
1228
Selvin Xavier005d5692011-05-16 07:36:35 +00001229 be_mcc_notify(adapter);
1230 adapter->stats_cmd_sent = true;
1231
1232err:
1233 spin_unlock_bh(&adapter->mcc_lock);
1234 return status;
1235}
1236
Sathya Perlab31c50a2009-09-17 10:30:13 -07001237/* Uses synchronous mcc */
Sathya Perlaea172a02011-08-02 19:57:42 +00001238int be_cmd_link_status_query(struct be_adapter *adapter, u8 *mac_speed,
1239 u16 *link_speed, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001240{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001241 struct be_mcc_wrb *wrb;
1242 struct be_cmd_req_link_status *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001243 int status;
1244
Sathya Perlab31c50a2009-09-17 10:30:13 -07001245 spin_lock_bh(&adapter->mcc_lock);
1246
1247 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001248 if (!wrb) {
1249 status = -EBUSY;
1250 goto err;
1251 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001252 req = embedded_payload(wrb);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +00001253
Somnath Kotur106df1e2011-10-27 07:12:13 +00001254 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1255 OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001256
Sathya Perlab31c50a2009-09-17 10:30:13 -07001257 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001258 if (!status) {
1259 struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001260 if (resp->mac_speed != PHY_LINK_SPEED_ZERO) {
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001261 *link_speed = le16_to_cpu(resp->link_speed);
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001262 if (mac_speed)
1263 *mac_speed = resp->mac_speed;
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001264 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001265 }
1266
Sathya Perla713d03942009-11-22 22:02:45 +00001267err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001268 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001269 return status;
1270}
1271
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001272/* Uses synchronous mcc */
1273int be_cmd_get_die_temperature(struct be_adapter *adapter)
1274{
1275 struct be_mcc_wrb *wrb;
1276 struct be_cmd_req_get_cntl_addnl_attribs *req;
Somnath Kotur3de09452011-09-30 07:25:05 +00001277 u16 mccq_index;
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001278 int status;
1279
1280 spin_lock_bh(&adapter->mcc_lock);
1281
Somnath Kotur3de09452011-09-30 07:25:05 +00001282 mccq_index = adapter->mcc_obj.q.head;
1283
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001284 wrb = wrb_from_mccq(adapter);
1285 if (!wrb) {
1286 status = -EBUSY;
1287 goto err;
1288 }
1289 req = embedded_payload(wrb);
1290
Somnath Kotur106df1e2011-10-27 07:12:13 +00001291 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1292 OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES, sizeof(*req),
1293 wrb, NULL);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001294
Somnath Kotur3de09452011-09-30 07:25:05 +00001295 wrb->tag1 = mccq_index;
1296
1297 be_mcc_notify(adapter);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001298
1299err:
1300 spin_unlock_bh(&adapter->mcc_lock);
1301 return status;
1302}
1303
Somnath Kotur311fddc2011-03-16 21:22:43 +00001304/* Uses synchronous mcc */
1305int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
1306{
1307 struct be_mcc_wrb *wrb;
1308 struct be_cmd_req_get_fat *req;
1309 int status;
1310
1311 spin_lock_bh(&adapter->mcc_lock);
1312
1313 wrb = wrb_from_mccq(adapter);
1314 if (!wrb) {
1315 status = -EBUSY;
1316 goto err;
1317 }
1318 req = embedded_payload(wrb);
1319
Somnath Kotur106df1e2011-10-27 07:12:13 +00001320 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1321 OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb, NULL);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001322 req->fat_operation = cpu_to_le32(QUERY_FAT);
1323 status = be_mcc_notify_wait(adapter);
1324 if (!status) {
1325 struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
1326 if (log_size && resp->log_size)
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001327 *log_size = le32_to_cpu(resp->log_size) -
1328 sizeof(u32);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001329 }
1330err:
1331 spin_unlock_bh(&adapter->mcc_lock);
1332 return status;
1333}
1334
1335void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
1336{
1337 struct be_dma_mem get_fat_cmd;
1338 struct be_mcc_wrb *wrb;
1339 struct be_cmd_req_get_fat *req;
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001340 u32 offset = 0, total_size, buf_size,
1341 log_offset = sizeof(u32), payload_len;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001342 int status;
1343
1344 if (buf_len == 0)
1345 return;
1346
1347 total_size = buf_len;
1348
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001349 get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
1350 get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
1351 get_fat_cmd.size,
1352 &get_fat_cmd.dma);
1353 if (!get_fat_cmd.va) {
1354 status = -ENOMEM;
1355 dev_err(&adapter->pdev->dev,
1356 "Memory allocation failure while retrieving FAT data\n");
1357 return;
1358 }
1359
Somnath Kotur311fddc2011-03-16 21:22:43 +00001360 spin_lock_bh(&adapter->mcc_lock);
1361
Somnath Kotur311fddc2011-03-16 21:22:43 +00001362 while (total_size) {
1363 buf_size = min(total_size, (u32)60*1024);
1364 total_size -= buf_size;
1365
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001366 wrb = wrb_from_mccq(adapter);
1367 if (!wrb) {
1368 status = -EBUSY;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001369 goto err;
1370 }
1371 req = get_fat_cmd.va;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001372
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001373 payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
Somnath Kotur106df1e2011-10-27 07:12:13 +00001374 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1375 OPCODE_COMMON_MANAGE_FAT, payload_len, wrb,
1376 &get_fat_cmd);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001377
1378 req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
1379 req->read_log_offset = cpu_to_le32(log_offset);
1380 req->read_log_length = cpu_to_le32(buf_size);
1381 req->data_buffer_size = cpu_to_le32(buf_size);
1382
1383 status = be_mcc_notify_wait(adapter);
1384 if (!status) {
1385 struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
1386 memcpy(buf + offset,
1387 resp->data_buffer,
Somnath Kotur92aa9212011-09-30 07:24:00 +00001388 le32_to_cpu(resp->read_log_length));
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001389 } else {
Somnath Kotur311fddc2011-03-16 21:22:43 +00001390 dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001391 goto err;
1392 }
Somnath Kotur311fddc2011-03-16 21:22:43 +00001393 offset += buf_size;
1394 log_offset += buf_size;
1395 }
1396err:
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001397 pci_free_consistent(adapter->pdev, get_fat_cmd.size,
1398 get_fat_cmd.va,
1399 get_fat_cmd.dma);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001400 spin_unlock_bh(&adapter->mcc_lock);
1401}
1402
Sathya Perla04b71172011-09-27 13:30:27 -04001403/* Uses synchronous mcc */
1404int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
1405 char *fw_on_flash)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001406{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001407 struct be_mcc_wrb *wrb;
1408 struct be_cmd_req_get_fw_version *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001409 int status;
1410
Sathya Perla04b71172011-09-27 13:30:27 -04001411 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001412
Sathya Perla04b71172011-09-27 13:30:27 -04001413 wrb = wrb_from_mccq(adapter);
1414 if (!wrb) {
1415 status = -EBUSY;
1416 goto err;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001417 }
1418
Sathya Perla04b71172011-09-27 13:30:27 -04001419 req = embedded_payload(wrb);
Sathya Perla04b71172011-09-27 13:30:27 -04001420
Somnath Kotur106df1e2011-10-27 07:12:13 +00001421 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1422 OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb, NULL);
Sathya Perla04b71172011-09-27 13:30:27 -04001423 status = be_mcc_notify_wait(adapter);
1424 if (!status) {
1425 struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
1426 strcpy(fw_ver, resp->firmware_version_string);
1427 if (fw_on_flash)
1428 strcpy(fw_on_flash, resp->fw_on_flash_version_string);
1429 }
1430err:
1431 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001432 return status;
1433}
1434
Sathya Perlab31c50a2009-09-17 10:30:13 -07001435/* set the EQ delay interval of an EQ to specified value
1436 * Uses async mcc
1437 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001438int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001439{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001440 struct be_mcc_wrb *wrb;
1441 struct be_cmd_req_modify_eq_delay *req;
Sathya Perla713d03942009-11-22 22:02:45 +00001442 int status = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001443
Sathya Perlab31c50a2009-09-17 10:30:13 -07001444 spin_lock_bh(&adapter->mcc_lock);
1445
1446 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001447 if (!wrb) {
1448 status = -EBUSY;
1449 goto err;
1450 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001451 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001452
Somnath Kotur106df1e2011-10-27 07:12:13 +00001453 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1454 OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001455
1456 req->num_eq = cpu_to_le32(1);
1457 req->delay[0].eq_id = cpu_to_le32(eq_id);
1458 req->delay[0].phase = 0;
1459 req->delay[0].delay_multiplier = cpu_to_le32(eqd);
1460
Sathya Perlab31c50a2009-09-17 10:30:13 -07001461 be_mcc_notify(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001462
Sathya Perla713d03942009-11-22 22:02:45 +00001463err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001464 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001465 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001466}
1467
Sathya Perlab31c50a2009-09-17 10:30:13 -07001468/* Uses sycnhronous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001469int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001470 u32 num, bool untagged, bool promiscuous)
1471{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001472 struct be_mcc_wrb *wrb;
1473 struct be_cmd_req_vlan_config *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001474 int status;
1475
Sathya Perlab31c50a2009-09-17 10:30:13 -07001476 spin_lock_bh(&adapter->mcc_lock);
1477
1478 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001479 if (!wrb) {
1480 status = -EBUSY;
1481 goto err;
1482 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001483 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001484
Somnath Kotur106df1e2011-10-27 07:12:13 +00001485 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1486 OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001487
1488 req->interface_id = if_id;
1489 req->promiscuous = promiscuous;
1490 req->untagged = untagged;
1491 req->num_vlan = num;
1492 if (!promiscuous) {
1493 memcpy(req->normal_vlan, vtag_array,
1494 req->num_vlan * sizeof(vtag_array[0]));
1495 }
1496
Sathya Perlab31c50a2009-09-17 10:30:13 -07001497 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001498
Sathya Perla713d03942009-11-22 22:02:45 +00001499err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001500 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001501 return status;
1502}
1503
Sathya Perla5b8821b2011-08-02 19:57:44 +00001504int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001505{
Sathya Perla6ac7b682009-06-18 00:05:54 +00001506 struct be_mcc_wrb *wrb;
Sathya Perla5b8821b2011-08-02 19:57:44 +00001507 struct be_dma_mem *mem = &adapter->rx_filter;
1508 struct be_cmd_req_rx_filter *req = mem->va;
Sathya Perlae7b909a2009-11-22 22:01:10 +00001509 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001510
Sathya Perla8788fdc2009-07-27 22:52:03 +00001511 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6ac7b682009-06-18 00:05:54 +00001512
Sathya Perlab31c50a2009-09-17 10:30:13 -07001513 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001514 if (!wrb) {
1515 status = -EBUSY;
1516 goto err;
1517 }
Sathya Perla5b8821b2011-08-02 19:57:44 +00001518 memset(req, 0, sizeof(*req));
Somnath Kotur106df1e2011-10-27 07:12:13 +00001519 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1520 OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
1521 wrb, mem);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001522
Sathya Perla5b8821b2011-08-02 19:57:44 +00001523 req->if_id = cpu_to_le32(adapter->if_handle);
1524 if (flags & IFF_PROMISC) {
1525 req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
1526 BE_IF_FLAGS_VLAN_PROMISCUOUS);
1527 if (value == ON)
1528 req->if_flags = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
Sathya Perla8e7d3f62011-09-27 13:29:38 -04001529 BE_IF_FLAGS_VLAN_PROMISCUOUS);
Sathya Perla5b8821b2011-08-02 19:57:44 +00001530 } else if (flags & IFF_ALLMULTI) {
1531 req->if_flags_mask = req->if_flags =
Sathya Perla8e7d3f62011-09-27 13:29:38 -04001532 cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
Sathya Perla24307ee2009-06-18 00:09:25 +00001533 } else {
Sathya Perla5b8821b2011-08-02 19:57:44 +00001534 struct netdev_hw_addr *ha;
1535 int i = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001536
Sathya Perla8e7d3f62011-09-27 13:29:38 -04001537 req->if_flags_mask = req->if_flags =
1538 cpu_to_le32(BE_IF_FLAGS_MULTICAST);
Sathya Perla5b8821b2011-08-02 19:57:44 +00001539 req->mcast_num = cpu_to_le16(netdev_mc_count(adapter->netdev));
1540 netdev_for_each_mc_addr(ha, adapter->netdev)
1541 memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
1542 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001543
Sathya Perla0d1d5872011-08-03 05:19:27 -07001544 status = be_mcc_notify_wait(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001545err:
Sathya Perla8788fdc2009-07-27 22:52:03 +00001546 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perlae7b909a2009-11-22 22:01:10 +00001547 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001548}
1549
Sathya Perlab31c50a2009-09-17 10:30:13 -07001550/* Uses synchrounous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001551int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001552{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001553 struct be_mcc_wrb *wrb;
1554 struct be_cmd_req_set_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001555 int status;
1556
Sathya Perlab31c50a2009-09-17 10:30:13 -07001557 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001558
Sathya Perlab31c50a2009-09-17 10:30:13 -07001559 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001560 if (!wrb) {
1561 status = -EBUSY;
1562 goto err;
1563 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001564 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001565
Somnath Kotur106df1e2011-10-27 07:12:13 +00001566 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1567 OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001568
1569 req->tx_flow_control = cpu_to_le16((u16)tx_fc);
1570 req->rx_flow_control = cpu_to_le16((u16)rx_fc);
1571
Sathya Perlab31c50a2009-09-17 10:30:13 -07001572 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001573
Sathya Perla713d03942009-11-22 22:02:45 +00001574err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001575 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001576 return status;
1577}
1578
Sathya Perlab31c50a2009-09-17 10:30:13 -07001579/* Uses sycn mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001580int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001581{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001582 struct be_mcc_wrb *wrb;
1583 struct be_cmd_req_get_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001584 int status;
1585
Sathya Perlab31c50a2009-09-17 10:30:13 -07001586 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001587
Sathya Perlab31c50a2009-09-17 10:30:13 -07001588 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001589 if (!wrb) {
1590 status = -EBUSY;
1591 goto err;
1592 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001593 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001594
Somnath Kotur106df1e2011-10-27 07:12:13 +00001595 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1596 OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001597
Sathya Perlab31c50a2009-09-17 10:30:13 -07001598 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001599 if (!status) {
1600 struct be_cmd_resp_get_flow_control *resp =
1601 embedded_payload(wrb);
1602 *tx_fc = le16_to_cpu(resp->tx_flow_control);
1603 *rx_fc = le16_to_cpu(resp->rx_flow_control);
1604 }
1605
Sathya Perla713d03942009-11-22 22:02:45 +00001606err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001607 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001608 return status;
1609}
1610
Sathya Perlab31c50a2009-09-17 10:30:13 -07001611/* Uses mbox */
Sathya Perla3abcded2010-10-03 22:12:27 -07001612int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
1613 u32 *mode, u32 *caps)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001614{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001615 struct be_mcc_wrb *wrb;
1616 struct be_cmd_req_query_fw_cfg *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001617 int status;
1618
Ivan Vecera29849612010-12-14 05:43:19 +00001619 if (mutex_lock_interruptible(&adapter->mbox_lock))
1620 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001621
Sathya Perlab31c50a2009-09-17 10:30:13 -07001622 wrb = wrb_from_mbox(adapter);
1623 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001624
Somnath Kotur106df1e2011-10-27 07:12:13 +00001625 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1626 OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001627
Sathya Perlab31c50a2009-09-17 10:30:13 -07001628 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001629 if (!status) {
1630 struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
1631 *port_num = le32_to_cpu(resp->phys_port);
Ajit Khaparde3486be22010-07-23 02:04:54 +00001632 *mode = le32_to_cpu(resp->function_mode);
Sathya Perla3abcded2010-10-03 22:12:27 -07001633 *caps = le32_to_cpu(resp->function_caps);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001634 }
1635
Ivan Vecera29849612010-12-14 05:43:19 +00001636 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001637 return status;
1638}
sarveshwarb14074ea2009-08-05 13:05:24 -07001639
Sathya Perlab31c50a2009-09-17 10:30:13 -07001640/* Uses mbox */
sarveshwarb14074ea2009-08-05 13:05:24 -07001641int be_cmd_reset_function(struct be_adapter *adapter)
1642{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001643 struct be_mcc_wrb *wrb;
1644 struct be_cmd_req_hdr *req;
sarveshwarb14074ea2009-08-05 13:05:24 -07001645 int status;
1646
Ivan Vecera29849612010-12-14 05:43:19 +00001647 if (mutex_lock_interruptible(&adapter->mbox_lock))
1648 return -1;
sarveshwarb14074ea2009-08-05 13:05:24 -07001649
Sathya Perlab31c50a2009-09-17 10:30:13 -07001650 wrb = wrb_from_mbox(adapter);
1651 req = embedded_payload(wrb);
sarveshwarb14074ea2009-08-05 13:05:24 -07001652
Somnath Kotur106df1e2011-10-27 07:12:13 +00001653 be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
1654 OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb, NULL);
sarveshwarb14074ea2009-08-05 13:05:24 -07001655
Sathya Perlab31c50a2009-09-17 10:30:13 -07001656 status = be_mbox_notify_wait(adapter);
sarveshwarb14074ea2009-08-05 13:05:24 -07001657
Ivan Vecera29849612010-12-14 05:43:19 +00001658 mutex_unlock(&adapter->mbox_lock);
sarveshwarb14074ea2009-08-05 13:05:24 -07001659 return status;
1660}
Ajit Khaparde84517482009-09-04 03:12:16 +00001661
Sathya Perla3abcded2010-10-03 22:12:27 -07001662int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable, u16 table_size)
1663{
1664 struct be_mcc_wrb *wrb;
1665 struct be_cmd_req_rss_config *req;
Sathya Perla5d8bee62011-05-23 20:29:09 +00001666 u32 myhash[10] = {0x0123, 0x4567, 0x89AB, 0xCDEF, 0x01EF,
1667 0x0123, 0x4567, 0x89AB, 0xCDEF, 0x01EF};
Sathya Perla3abcded2010-10-03 22:12:27 -07001668 int status;
1669
Ivan Vecera29849612010-12-14 05:43:19 +00001670 if (mutex_lock_interruptible(&adapter->mbox_lock))
1671 return -1;
Sathya Perla3abcded2010-10-03 22:12:27 -07001672
1673 wrb = wrb_from_mbox(adapter);
1674 req = embedded_payload(wrb);
1675
Somnath Kotur106df1e2011-10-27 07:12:13 +00001676 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1677 OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
Sathya Perla3abcded2010-10-03 22:12:27 -07001678
1679 req->if_id = cpu_to_le32(adapter->if_handle);
1680 req->enable_rss = cpu_to_le16(RSS_ENABLE_TCP_IPV4 | RSS_ENABLE_IPV4);
1681 req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
1682 memcpy(req->cpu_table, rsstable, table_size);
1683 memcpy(req->hash, myhash, sizeof(myhash));
1684 be_dws_cpu_to_le(req->hash, sizeof(req->hash));
1685
1686 status = be_mbox_notify_wait(adapter);
1687
Ivan Vecera29849612010-12-14 05:43:19 +00001688 mutex_unlock(&adapter->mbox_lock);
Sathya Perla3abcded2010-10-03 22:12:27 -07001689 return status;
1690}
1691
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001692/* Uses sync mcc */
1693int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
1694 u8 bcn, u8 sts, u8 state)
1695{
1696 struct be_mcc_wrb *wrb;
1697 struct be_cmd_req_enable_disable_beacon *req;
1698 int status;
1699
1700 spin_lock_bh(&adapter->mcc_lock);
1701
1702 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001703 if (!wrb) {
1704 status = -EBUSY;
1705 goto err;
1706 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001707 req = embedded_payload(wrb);
1708
Somnath Kotur106df1e2011-10-27 07:12:13 +00001709 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1710 OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req), wrb, NULL);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001711
1712 req->port_num = port_num;
1713 req->beacon_state = state;
1714 req->beacon_duration = bcn;
1715 req->status_duration = sts;
1716
1717 status = be_mcc_notify_wait(adapter);
1718
Sathya Perla713d03942009-11-22 22:02:45 +00001719err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001720 spin_unlock_bh(&adapter->mcc_lock);
1721 return status;
1722}
1723
1724/* Uses sync mcc */
1725int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
1726{
1727 struct be_mcc_wrb *wrb;
1728 struct be_cmd_req_get_beacon_state *req;
1729 int status;
1730
1731 spin_lock_bh(&adapter->mcc_lock);
1732
1733 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001734 if (!wrb) {
1735 status = -EBUSY;
1736 goto err;
1737 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001738 req = embedded_payload(wrb);
1739
Somnath Kotur106df1e2011-10-27 07:12:13 +00001740 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1741 OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req), wrb, NULL);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001742
1743 req->port_num = port_num;
1744
1745 status = be_mcc_notify_wait(adapter);
1746 if (!status) {
1747 struct be_cmd_resp_get_beacon_state *resp =
1748 embedded_payload(wrb);
1749 *state = resp->beacon_state;
1750 }
1751
Sathya Perla713d03942009-11-22 22:02:45 +00001752err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001753 spin_unlock_bh(&adapter->mcc_lock);
1754 return status;
1755}
1756
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001757int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
1758 u32 data_size, u32 data_offset, const char *obj_name,
1759 u32 *data_written, u8 *addn_status)
1760{
1761 struct be_mcc_wrb *wrb;
1762 struct lancer_cmd_req_write_object *req;
1763 struct lancer_cmd_resp_write_object *resp;
1764 void *ctxt = NULL;
1765 int status;
1766
1767 spin_lock_bh(&adapter->mcc_lock);
1768 adapter->flash_status = 0;
1769
1770 wrb = wrb_from_mccq(adapter);
1771 if (!wrb) {
1772 status = -EBUSY;
1773 goto err_unlock;
1774 }
1775
1776 req = embedded_payload(wrb);
1777
Somnath Kotur106df1e2011-10-27 07:12:13 +00001778 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001779 OPCODE_COMMON_WRITE_OBJECT,
Somnath Kotur106df1e2011-10-27 07:12:13 +00001780 sizeof(struct lancer_cmd_req_write_object), wrb,
1781 NULL);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001782
1783 ctxt = &req->context;
1784 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
1785 write_length, ctxt, data_size);
1786
1787 if (data_size == 0)
1788 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
1789 eof, ctxt, 1);
1790 else
1791 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
1792 eof, ctxt, 0);
1793
1794 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1795 req->write_offset = cpu_to_le32(data_offset);
1796 strcpy(req->object_name, obj_name);
1797 req->descriptor_count = cpu_to_le32(1);
1798 req->buf_len = cpu_to_le32(data_size);
1799 req->addr_low = cpu_to_le32((cmd->dma +
1800 sizeof(struct lancer_cmd_req_write_object))
1801 & 0xFFFFFFFF);
1802 req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
1803 sizeof(struct lancer_cmd_req_write_object)));
1804
1805 be_mcc_notify(adapter);
1806 spin_unlock_bh(&adapter->mcc_lock);
1807
1808 if (!wait_for_completion_timeout(&adapter->flash_compl,
1809 msecs_to_jiffies(12000)))
1810 status = -1;
1811 else
1812 status = adapter->flash_status;
1813
1814 resp = embedded_payload(wrb);
1815 if (!status) {
1816 *data_written = le32_to_cpu(resp->actual_write_len);
1817 } else {
1818 *addn_status = resp->additional_status;
1819 status = resp->status;
1820 }
1821
1822 return status;
1823
1824err_unlock:
1825 spin_unlock_bh(&adapter->mcc_lock);
1826 return status;
1827}
1828
Ajit Khaparde84517482009-09-04 03:12:16 +00001829int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
1830 u32 flash_type, u32 flash_opcode, u32 buf_size)
1831{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001832 struct be_mcc_wrb *wrb;
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00001833 struct be_cmd_write_flashrom *req;
Ajit Khaparde84517482009-09-04 03:12:16 +00001834 int status;
1835
Sathya Perlab31c50a2009-09-17 10:30:13 -07001836 spin_lock_bh(&adapter->mcc_lock);
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07001837 adapter->flash_status = 0;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001838
1839 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001840 if (!wrb) {
1841 status = -EBUSY;
Dan Carpenter2892d9c2010-05-26 04:46:35 +00001842 goto err_unlock;
Sathya Perla713d03942009-11-22 22:02:45 +00001843 }
1844 req = cmd->va;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001845
Somnath Kotur106df1e2011-10-27 07:12:13 +00001846 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1847 OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb, cmd);
Ajit Khaparde84517482009-09-04 03:12:16 +00001848
1849 req->params.op_type = cpu_to_le32(flash_type);
1850 req->params.op_code = cpu_to_le32(flash_opcode);
1851 req->params.data_buf_size = cpu_to_le32(buf_size);
1852
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07001853 be_mcc_notify(adapter);
1854 spin_unlock_bh(&adapter->mcc_lock);
1855
1856 if (!wait_for_completion_timeout(&adapter->flash_compl,
Sathya Perlae2edb7d2011-08-22 19:41:54 +00001857 msecs_to_jiffies(40000)))
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07001858 status = -1;
1859 else
1860 status = adapter->flash_status;
Ajit Khaparde84517482009-09-04 03:12:16 +00001861
Dan Carpenter2892d9c2010-05-26 04:46:35 +00001862 return status;
1863
1864err_unlock:
1865 spin_unlock_bh(&adapter->mcc_lock);
Ajit Khaparde84517482009-09-04 03:12:16 +00001866 return status;
1867}
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001868
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00001869int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
1870 int offset)
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001871{
1872 struct be_mcc_wrb *wrb;
1873 struct be_cmd_write_flashrom *req;
1874 int status;
1875
1876 spin_lock_bh(&adapter->mcc_lock);
1877
1878 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001879 if (!wrb) {
1880 status = -EBUSY;
1881 goto err;
1882 }
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001883 req = embedded_payload(wrb);
1884
Somnath Kotur106df1e2011-10-27 07:12:13 +00001885 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1886 OPCODE_COMMON_READ_FLASHROM, sizeof(*req)+4, wrb, NULL);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001887
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00001888 req->params.op_type = cpu_to_le32(IMG_TYPE_REDBOOT);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001889 req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
Ajit Khaparde8b93b712010-03-31 01:57:10 +00001890 req->params.offset = cpu_to_le32(offset);
1891 req->params.data_buf_size = cpu_to_le32(0x4);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001892
1893 status = be_mcc_notify_wait(adapter);
1894 if (!status)
1895 memcpy(flashed_crc, req->params.data_buf, 4);
1896
Sathya Perla713d03942009-11-22 22:02:45 +00001897err:
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001898 spin_unlock_bh(&adapter->mcc_lock);
1899 return status;
1900}
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00001901
Dan Carpenterc196b022010-05-26 04:47:39 +00001902int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00001903 struct be_dma_mem *nonemb_cmd)
1904{
1905 struct be_mcc_wrb *wrb;
1906 struct be_cmd_req_acpi_wol_magic_config *req;
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00001907 int status;
1908
1909 spin_lock_bh(&adapter->mcc_lock);
1910
1911 wrb = wrb_from_mccq(adapter);
1912 if (!wrb) {
1913 status = -EBUSY;
1914 goto err;
1915 }
1916 req = nonemb_cmd->va;
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00001917
Somnath Kotur106df1e2011-10-27 07:12:13 +00001918 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1919 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req), wrb,
1920 nonemb_cmd);
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00001921 memcpy(req->magic_mac, mac, ETH_ALEN);
1922
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00001923 status = be_mcc_notify_wait(adapter);
1924
1925err:
1926 spin_unlock_bh(&adapter->mcc_lock);
1927 return status;
1928}
Suresh Rff33a6e2009-12-03 16:15:52 -08001929
Sarveshwar Bandifced9992009-12-23 04:41:44 +00001930int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
1931 u8 loopback_type, u8 enable)
1932{
1933 struct be_mcc_wrb *wrb;
1934 struct be_cmd_req_set_lmode *req;
1935 int status;
1936
1937 spin_lock_bh(&adapter->mcc_lock);
1938
1939 wrb = wrb_from_mccq(adapter);
1940 if (!wrb) {
1941 status = -EBUSY;
1942 goto err;
1943 }
1944
1945 req = embedded_payload(wrb);
1946
Somnath Kotur106df1e2011-10-27 07:12:13 +00001947 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
1948 OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req), wrb,
1949 NULL);
Sarveshwar Bandifced9992009-12-23 04:41:44 +00001950
1951 req->src_port = port_num;
1952 req->dest_port = port_num;
1953 req->loopback_type = loopback_type;
1954 req->loopback_state = enable;
1955
1956 status = be_mcc_notify_wait(adapter);
1957err:
1958 spin_unlock_bh(&adapter->mcc_lock);
1959 return status;
1960}
1961
Suresh Rff33a6e2009-12-03 16:15:52 -08001962int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
1963 u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
1964{
1965 struct be_mcc_wrb *wrb;
1966 struct be_cmd_req_loopback_test *req;
1967 int status;
1968
1969 spin_lock_bh(&adapter->mcc_lock);
1970
1971 wrb = wrb_from_mccq(adapter);
1972 if (!wrb) {
1973 status = -EBUSY;
1974 goto err;
1975 }
1976
1977 req = embedded_payload(wrb);
1978
Somnath Kotur106df1e2011-10-27 07:12:13 +00001979 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
1980 OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb, NULL);
Sathya Perla3ffd0512010-06-01 00:19:33 -07001981 req->hdr.timeout = cpu_to_le32(4);
Suresh Rff33a6e2009-12-03 16:15:52 -08001982
1983 req->pattern = cpu_to_le64(pattern);
1984 req->src_port = cpu_to_le32(port_num);
1985 req->dest_port = cpu_to_le32(port_num);
1986 req->pkt_size = cpu_to_le32(pkt_size);
1987 req->num_pkts = cpu_to_le32(num_pkts);
1988 req->loopback_type = cpu_to_le32(loopback_type);
1989
1990 status = be_mcc_notify_wait(adapter);
1991 if (!status) {
1992 struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
1993 status = le32_to_cpu(resp->status);
1994 }
1995
1996err:
1997 spin_unlock_bh(&adapter->mcc_lock);
1998 return status;
1999}
2000
2001int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
2002 u32 byte_cnt, struct be_dma_mem *cmd)
2003{
2004 struct be_mcc_wrb *wrb;
2005 struct be_cmd_req_ddrdma_test *req;
Suresh Rff33a6e2009-12-03 16:15:52 -08002006 int status;
2007 int i, j = 0;
2008
2009 spin_lock_bh(&adapter->mcc_lock);
2010
2011 wrb = wrb_from_mccq(adapter);
2012 if (!wrb) {
2013 status = -EBUSY;
2014 goto err;
2015 }
2016 req = cmd->va;
Somnath Kotur106df1e2011-10-27 07:12:13 +00002017 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2018 OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb, cmd);
Suresh Rff33a6e2009-12-03 16:15:52 -08002019
2020 req->pattern = cpu_to_le64(pattern);
2021 req->byte_count = cpu_to_le32(byte_cnt);
2022 for (i = 0; i < byte_cnt; i++) {
2023 req->snd_buff[i] = (u8)(pattern >> (j*8));
2024 j++;
2025 if (j > 7)
2026 j = 0;
2027 }
2028
2029 status = be_mcc_notify_wait(adapter);
2030
2031 if (!status) {
2032 struct be_cmd_resp_ddrdma_test *resp;
2033 resp = cmd->va;
2034 if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
2035 resp->snd_err) {
2036 status = -1;
2037 }
2038 }
2039
2040err:
2041 spin_unlock_bh(&adapter->mcc_lock);
2042 return status;
2043}
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002044
Dan Carpenterc196b022010-05-26 04:47:39 +00002045int be_cmd_get_seeprom_data(struct be_adapter *adapter,
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002046 struct be_dma_mem *nonemb_cmd)
2047{
2048 struct be_mcc_wrb *wrb;
2049 struct be_cmd_req_seeprom_read *req;
2050 struct be_sge *sge;
2051 int status;
2052
2053 spin_lock_bh(&adapter->mcc_lock);
2054
2055 wrb = wrb_from_mccq(adapter);
Ajit Khapardee45ff012011-02-04 17:18:28 +00002056 if (!wrb) {
2057 status = -EBUSY;
2058 goto err;
2059 }
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002060 req = nonemb_cmd->va;
2061 sge = nonembedded_sgl(wrb);
2062
Somnath Kotur106df1e2011-10-27 07:12:13 +00002063 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2064 OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
2065 nonemb_cmd);
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002066
2067 status = be_mcc_notify_wait(adapter);
2068
Ajit Khapardee45ff012011-02-04 17:18:28 +00002069err:
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002070 spin_unlock_bh(&adapter->mcc_lock);
2071 return status;
2072}
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002073
Sathya Perla306f1342011-08-02 19:57:45 +00002074int be_cmd_get_phy_info(struct be_adapter *adapter,
2075 struct be_phy_info *phy_info)
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002076{
2077 struct be_mcc_wrb *wrb;
2078 struct be_cmd_req_get_phy_info *req;
Sathya Perla306f1342011-08-02 19:57:45 +00002079 struct be_dma_mem cmd;
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002080 int status;
2081
2082 spin_lock_bh(&adapter->mcc_lock);
2083
2084 wrb = wrb_from_mccq(adapter);
2085 if (!wrb) {
2086 status = -EBUSY;
2087 goto err;
2088 }
Sathya Perla306f1342011-08-02 19:57:45 +00002089 cmd.size = sizeof(struct be_cmd_req_get_phy_info);
2090 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
2091 &cmd.dma);
2092 if (!cmd.va) {
2093 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
2094 status = -ENOMEM;
2095 goto err;
2096 }
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002097
Sathya Perla306f1342011-08-02 19:57:45 +00002098 req = cmd.va;
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002099
Somnath Kotur106df1e2011-10-27 07:12:13 +00002100 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2101 OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
2102 wrb, &cmd);
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002103
2104 status = be_mcc_notify_wait(adapter);
Sathya Perla306f1342011-08-02 19:57:45 +00002105 if (!status) {
2106 struct be_phy_info *resp_phy_info =
2107 cmd.va + sizeof(struct be_cmd_req_hdr);
2108 phy_info->phy_type = le16_to_cpu(resp_phy_info->phy_type);
2109 phy_info->interface_type =
2110 le16_to_cpu(resp_phy_info->interface_type);
2111 }
2112 pci_free_consistent(adapter->pdev, cmd.size,
2113 cmd.va, cmd.dma);
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002114err:
2115 spin_unlock_bh(&adapter->mcc_lock);
2116 return status;
2117}
Ajit Khapardee1d18732010-07-23 01:52:13 +00002118
2119int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
2120{
2121 struct be_mcc_wrb *wrb;
2122 struct be_cmd_req_set_qos *req;
2123 int status;
2124
2125 spin_lock_bh(&adapter->mcc_lock);
2126
2127 wrb = wrb_from_mccq(adapter);
2128 if (!wrb) {
2129 status = -EBUSY;
2130 goto err;
2131 }
2132
2133 req = embedded_payload(wrb);
2134
Somnath Kotur106df1e2011-10-27 07:12:13 +00002135 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2136 OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
Ajit Khapardee1d18732010-07-23 01:52:13 +00002137
2138 req->hdr.domain = domain;
Ajit Khaparde6bff57a2011-02-11 13:33:02 +00002139 req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
2140 req->max_bps_nic = cpu_to_le32(bps);
Ajit Khapardee1d18732010-07-23 01:52:13 +00002141
2142 status = be_mcc_notify_wait(adapter);
2143
2144err:
2145 spin_unlock_bh(&adapter->mcc_lock);
2146 return status;
2147}
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002148
2149int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
2150{
2151 struct be_mcc_wrb *wrb;
2152 struct be_cmd_req_cntl_attribs *req;
2153 struct be_cmd_resp_cntl_attribs *resp;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002154 int status;
2155 int payload_len = max(sizeof(*req), sizeof(*resp));
2156 struct mgmt_controller_attrib *attribs;
2157 struct be_dma_mem attribs_cmd;
2158
2159 memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
2160 attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
2161 attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
2162 &attribs_cmd.dma);
2163 if (!attribs_cmd.va) {
2164 dev_err(&adapter->pdev->dev,
2165 "Memory allocation failure\n");
2166 return -ENOMEM;
2167 }
2168
2169 if (mutex_lock_interruptible(&adapter->mbox_lock))
2170 return -1;
2171
2172 wrb = wrb_from_mbox(adapter);
2173 if (!wrb) {
2174 status = -EBUSY;
2175 goto err;
2176 }
2177 req = attribs_cmd.va;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002178
Somnath Kotur106df1e2011-10-27 07:12:13 +00002179 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2180 OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len, wrb,
2181 &attribs_cmd);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002182
2183 status = be_mbox_notify_wait(adapter);
2184 if (!status) {
Joe Perches43d620c2011-06-16 19:08:06 +00002185 attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002186 adapter->hba_port_num = attribs->hba_attribs.phy_port;
2187 }
2188
2189err:
2190 mutex_unlock(&adapter->mbox_lock);
2191 pci_free_consistent(adapter->pdev, attribs_cmd.size, attribs_cmd.va,
2192 attribs_cmd.dma);
2193 return status;
2194}
Sathya Perla2e588f82011-03-11 02:49:26 +00002195
2196/* Uses mbox */
Sathya Perla2dc1deb2011-07-19 19:52:33 +00002197int be_cmd_req_native_mode(struct be_adapter *adapter)
Sathya Perla2e588f82011-03-11 02:49:26 +00002198{
2199 struct be_mcc_wrb *wrb;
2200 struct be_cmd_req_set_func_cap *req;
2201 int status;
2202
2203 if (mutex_lock_interruptible(&adapter->mbox_lock))
2204 return -1;
2205
2206 wrb = wrb_from_mbox(adapter);
2207 if (!wrb) {
2208 status = -EBUSY;
2209 goto err;
2210 }
2211
2212 req = embedded_payload(wrb);
2213
Somnath Kotur106df1e2011-10-27 07:12:13 +00002214 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2215 OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP, sizeof(*req), wrb, NULL);
Sathya Perla2e588f82011-03-11 02:49:26 +00002216
2217 req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
2218 CAPABILITY_BE3_NATIVE_ERX_API);
2219 req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
2220
2221 status = be_mbox_notify_wait(adapter);
2222 if (!status) {
2223 struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
2224 adapter->be3_native = le32_to_cpu(resp->cap_flags) &
2225 CAPABILITY_BE3_NATIVE_ERX_API;
2226 }
2227err:
2228 mutex_unlock(&adapter->mbox_lock);
2229 return status;
2230}