blob: b1d3eb5b381d3a825cb672ec6b715d9fb607c5cd [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
Zeng Zhaoxiua4d8a0f2015-12-06 18:26:30 +080030#include <linux/log2.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070032#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070034#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010035#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070036
Oscar Mateo82e104c2014-07-24 17:04:26 +010037int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010038{
Dave Gordon4f547412014-11-27 11:22:48 +000039 int space = head - tail;
40 if (space <= 0)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010041 space += size;
Dave Gordon4f547412014-11-27 11:22:48 +000042 return space - I915_RING_FREE_SPACE;
Chris Wilson1cf0ba12014-05-05 09:07:33 +010043}
44
Dave Gordonebd0fd42014-11-27 11:22:49 +000045void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
46{
47 if (ringbuf->last_retired_head != -1) {
48 ringbuf->head = ringbuf->last_retired_head;
49 ringbuf->last_retired_head = -1;
50 }
51
52 ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
53 ringbuf->tail, ringbuf->size);
54}
55
Tvrtko Ursulin117897f2016-03-16 11:00:40 +000056bool intel_engine_stopped(struct intel_engine_cs *engine)
Chris Wilson09246732013-08-10 22:16:32 +010057{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000058 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +000059 return dev_priv->gpu_error.stop_rings & intel_engine_flag(engine);
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020060}
Chris Wilson09246732013-08-10 22:16:32 +010061
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000062static void __intel_ring_advance(struct intel_engine_cs *engine)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020063{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000064 struct intel_ringbuffer *ringbuf = engine->buffer;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010065 ringbuf->tail &= ringbuf->size - 1;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +000066 if (intel_engine_stopped(engine))
Chris Wilson09246732013-08-10 22:16:32 +010067 return;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000068 engine->write_tail(engine, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010069}
70
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000071static int
John Harrisona84c3ae2015-05-29 17:43:57 +010072gen2_render_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010073 u32 invalidate_domains,
74 u32 flush_domains)
75{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000076 struct intel_engine_cs *engine = req->engine;
Chris Wilson46f0f8d2012-04-18 11:12:11 +010077 u32 cmd;
78 int ret;
79
80 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020081 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010082 cmd |= MI_NO_WRITE_FLUSH;
83
84 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
85 cmd |= MI_READ_FLUSH;
86
John Harrison5fb9de12015-05-29 17:44:07 +010087 ret = intel_ring_begin(req, 2);
Chris Wilson46f0f8d2012-04-18 11:12:11 +010088 if (ret)
89 return ret;
90
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000091 intel_ring_emit(engine, cmd);
92 intel_ring_emit(engine, MI_NOOP);
93 intel_ring_advance(engine);
Chris Wilson46f0f8d2012-04-18 11:12:11 +010094
95 return 0;
96}
97
98static int
John Harrisona84c3ae2015-05-29 17:43:57 +010099gen4_render_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100100 u32 invalidate_domains,
101 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700102{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000103 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000104 struct drm_device *dev = engine->dev;
Chris Wilson6f392d52010-08-07 11:01:22 +0100105 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000106 int ret;
Chris Wilson6f392d52010-08-07 11:01:22 +0100107
Chris Wilson36d527d2011-03-19 22:26:49 +0000108 /*
109 * read/write caches:
110 *
111 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
112 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
113 * also flushed at 2d versus 3d pipeline switches.
114 *
115 * read-only caches:
116 *
117 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
118 * MI_READ_FLUSH is set, and is always flushed on 965.
119 *
120 * I915_GEM_DOMAIN_COMMAND may not exist?
121 *
122 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
123 * invalidated when MI_EXE_FLUSH is set.
124 *
125 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
126 * invalidated with every MI_FLUSH.
127 *
128 * TLBs:
129 *
130 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
131 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
132 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
133 * are flushed at any MI_FLUSH.
134 */
135
136 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100137 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000138 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000139 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
140 cmd |= MI_EXE_FLUSH;
141
142 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
143 (IS_G4X(dev) || IS_GEN5(dev)))
144 cmd |= MI_INVALIDATE_ISP;
145
John Harrison5fb9de12015-05-29 17:44:07 +0100146 ret = intel_ring_begin(req, 2);
Chris Wilson36d527d2011-03-19 22:26:49 +0000147 if (ret)
148 return ret;
149
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000150 intel_ring_emit(engine, cmd);
151 intel_ring_emit(engine, MI_NOOP);
152 intel_ring_advance(engine);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000153
154 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800155}
156
Jesse Barnes8d315282011-10-16 10:23:31 +0200157/**
158 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
159 * implementing two workarounds on gen6. From section 1.4.7.1
160 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
161 *
162 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
163 * produced by non-pipelined state commands), software needs to first
164 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
165 * 0.
166 *
167 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
168 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
169 *
170 * And the workaround for these two requires this workaround first:
171 *
172 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
173 * BEFORE the pipe-control with a post-sync op and no write-cache
174 * flushes.
175 *
176 * And this last workaround is tricky because of the requirements on
177 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
178 * volume 2 part 1:
179 *
180 * "1 of the following must also be set:
181 * - Render Target Cache Flush Enable ([12] of DW1)
182 * - Depth Cache Flush Enable ([0] of DW1)
183 * - Stall at Pixel Scoreboard ([1] of DW1)
184 * - Depth Stall ([13] of DW1)
185 * - Post-Sync Operation ([13] of DW1)
186 * - Notify Enable ([8] of DW1)"
187 *
188 * The cache flushes require the workaround flush that triggered this
189 * one, so we can't use it. Depth stall would trigger the same.
190 * Post-sync nonzero is what triggered this second workaround, so we
191 * can't use that one either. Notify enable is IRQs, which aren't
192 * really our business. That leaves only stall at scoreboard.
193 */
194static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100195intel_emit_post_sync_nonzero_flush(struct drm_i915_gem_request *req)
Jesse Barnes8d315282011-10-16 10:23:31 +0200196{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000197 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000198 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200199 int ret;
200
John Harrison5fb9de12015-05-29 17:44:07 +0100201 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200202 if (ret)
203 return ret;
204
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000205 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(5));
206 intel_ring_emit(engine, PIPE_CONTROL_CS_STALL |
Jesse Barnes8d315282011-10-16 10:23:31 +0200207 PIPE_CONTROL_STALL_AT_SCOREBOARD);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000208 intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
209 intel_ring_emit(engine, 0); /* low dword */
210 intel_ring_emit(engine, 0); /* high dword */
211 intel_ring_emit(engine, MI_NOOP);
212 intel_ring_advance(engine);
Jesse Barnes8d315282011-10-16 10:23:31 +0200213
John Harrison5fb9de12015-05-29 17:44:07 +0100214 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200215 if (ret)
216 return ret;
217
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000218 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(5));
219 intel_ring_emit(engine, PIPE_CONTROL_QW_WRITE);
220 intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
221 intel_ring_emit(engine, 0);
222 intel_ring_emit(engine, 0);
223 intel_ring_emit(engine, MI_NOOP);
224 intel_ring_advance(engine);
Jesse Barnes8d315282011-10-16 10:23:31 +0200225
226 return 0;
227}
228
229static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100230gen6_render_ring_flush(struct drm_i915_gem_request *req,
231 u32 invalidate_domains, u32 flush_domains)
Jesse Barnes8d315282011-10-16 10:23:31 +0200232{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000233 struct intel_engine_cs *engine = req->engine;
Jesse Barnes8d315282011-10-16 10:23:31 +0200234 u32 flags = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000235 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200236 int ret;
237
Paulo Zanonib3111502012-08-17 18:35:42 -0300238 /* Force SNB workarounds for PIPE_CONTROL flushes */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100239 ret = intel_emit_post_sync_nonzero_flush(req);
Paulo Zanonib3111502012-08-17 18:35:42 -0300240 if (ret)
241 return ret;
242
Jesse Barnes8d315282011-10-16 10:23:31 +0200243 /* Just flush everything. Experiments have shown that reducing the
244 * number of bits based on the write domains has little performance
245 * impact.
246 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100247 if (flush_domains) {
248 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
249 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
250 /*
251 * Ensure that any following seqno writes only happen
252 * when the render cache is indeed flushed.
253 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200254 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100255 }
256 if (invalidate_domains) {
257 flags |= PIPE_CONTROL_TLB_INVALIDATE;
258 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
259 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
260 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
261 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
262 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
263 /*
264 * TLB invalidate requires a post-sync write.
265 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700266 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100267 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200268
John Harrison5fb9de12015-05-29 17:44:07 +0100269 ret = intel_ring_begin(req, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200270 if (ret)
271 return ret;
272
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000273 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
274 intel_ring_emit(engine, flags);
275 intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
276 intel_ring_emit(engine, 0);
277 intel_ring_advance(engine);
Jesse Barnes8d315282011-10-16 10:23:31 +0200278
279 return 0;
280}
281
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100282static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100283gen7_render_ring_cs_stall_wa(struct drm_i915_gem_request *req)
Paulo Zanonif3987632012-08-17 18:35:43 -0300284{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000285 struct intel_engine_cs *engine = req->engine;
Paulo Zanonif3987632012-08-17 18:35:43 -0300286 int ret;
287
John Harrison5fb9de12015-05-29 17:44:07 +0100288 ret = intel_ring_begin(req, 4);
Paulo Zanonif3987632012-08-17 18:35:43 -0300289 if (ret)
290 return ret;
291
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000292 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
293 intel_ring_emit(engine, PIPE_CONTROL_CS_STALL |
Paulo Zanonif3987632012-08-17 18:35:43 -0300294 PIPE_CONTROL_STALL_AT_SCOREBOARD);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000295 intel_ring_emit(engine, 0);
296 intel_ring_emit(engine, 0);
297 intel_ring_advance(engine);
Paulo Zanonif3987632012-08-17 18:35:43 -0300298
299 return 0;
300}
301
302static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100303gen7_render_ring_flush(struct drm_i915_gem_request *req,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300304 u32 invalidate_domains, u32 flush_domains)
305{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000306 struct intel_engine_cs *engine = req->engine;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300307 u32 flags = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000308 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300309 int ret;
310
Paulo Zanonif3987632012-08-17 18:35:43 -0300311 /*
312 * Ensure that any following seqno writes only happen when the render
313 * cache is indeed flushed.
314 *
315 * Workaround: 4th PIPE_CONTROL command (except the ones with only
316 * read-cache invalidate bits set) must have the CS_STALL bit set. We
317 * don't try to be clever and just set it unconditionally.
318 */
319 flags |= PIPE_CONTROL_CS_STALL;
320
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300321 /* Just flush everything. Experiments have shown that reducing the
322 * number of bits based on the write domains has little performance
323 * impact.
324 */
325 if (flush_domains) {
326 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
327 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -0800328 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +0100329 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300330 }
331 if (invalidate_domains) {
332 flags |= PIPE_CONTROL_TLB_INVALIDATE;
333 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
334 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
335 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
336 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
337 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
Chris Wilson148b83d2014-12-16 08:44:31 +0000338 flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300339 /*
340 * TLB invalidate requires a post-sync write.
341 */
342 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200343 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300344
Chris Wilsonadd284a2014-12-16 08:44:32 +0000345 flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
346
Paulo Zanonif3987632012-08-17 18:35:43 -0300347 /* Workaround: we must issue a pipe_control with CS-stall bit
348 * set before a pipe_control command that has the state cache
349 * invalidate bit set. */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100350 gen7_render_ring_cs_stall_wa(req);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300351 }
352
John Harrison5fb9de12015-05-29 17:44:07 +0100353 ret = intel_ring_begin(req, 4);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300354 if (ret)
355 return ret;
356
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000357 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
358 intel_ring_emit(engine, flags);
359 intel_ring_emit(engine, scratch_addr);
360 intel_ring_emit(engine, 0);
361 intel_ring_advance(engine);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300362
363 return 0;
364}
365
Ben Widawskya5f3d682013-11-02 21:07:27 -0700366static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100367gen8_emit_pipe_control(struct drm_i915_gem_request *req,
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300368 u32 flags, u32 scratch_addr)
369{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000370 struct intel_engine_cs *engine = req->engine;
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300371 int ret;
372
John Harrison5fb9de12015-05-29 17:44:07 +0100373 ret = intel_ring_begin(req, 6);
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300374 if (ret)
375 return ret;
376
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000377 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(6));
378 intel_ring_emit(engine, flags);
379 intel_ring_emit(engine, scratch_addr);
380 intel_ring_emit(engine, 0);
381 intel_ring_emit(engine, 0);
382 intel_ring_emit(engine, 0);
383 intel_ring_advance(engine);
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300384
385 return 0;
386}
387
388static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100389gen8_render_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700390 u32 invalidate_domains, u32 flush_domains)
391{
392 u32 flags = 0;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000393 u32 scratch_addr = req->engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800394 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700395
396 flags |= PIPE_CONTROL_CS_STALL;
397
398 if (flush_domains) {
399 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
400 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -0800401 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +0100402 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700403 }
404 if (invalidate_domains) {
405 flags |= PIPE_CONTROL_TLB_INVALIDATE;
406 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
407 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
408 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
409 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
410 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
411 flags |= PIPE_CONTROL_QW_WRITE;
412 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800413
414 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100415 ret = gen8_emit_pipe_control(req,
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800416 PIPE_CONTROL_CS_STALL |
417 PIPE_CONTROL_STALL_AT_SCOREBOARD,
418 0);
419 if (ret)
420 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700421 }
422
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100423 return gen8_emit_pipe_control(req, flags, scratch_addr);
Ben Widawskya5f3d682013-11-02 21:07:27 -0700424}
425
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000426static void ring_write_tail(struct intel_engine_cs *engine,
Chris Wilson297b0c52010-10-22 17:02:41 +0100427 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800428{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000429 struct drm_i915_private *dev_priv = engine->dev->dev_private;
430 I915_WRITE_TAIL(engine, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800431}
432
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000433u64 intel_ring_get_active_head(struct intel_engine_cs *engine)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800434{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000435 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000436 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800437
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000438 if (INTEL_INFO(engine->dev)->gen >= 8)
439 acthd = I915_READ64_2x32(RING_ACTHD(engine->mmio_base),
440 RING_ACTHD_UDW(engine->mmio_base));
441 else if (INTEL_INFO(engine->dev)->gen >= 4)
442 acthd = I915_READ(RING_ACTHD(engine->mmio_base));
Chris Wilson50877442014-03-21 12:41:53 +0000443 else
444 acthd = I915_READ(ACTHD);
445
446 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800447}
448
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000449static void ring_setup_phys_status_page(struct intel_engine_cs *engine)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200450{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000451 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200452 u32 addr;
453
454 addr = dev_priv->status_page_dmah->busaddr;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000455 if (INTEL_INFO(engine->dev)->gen >= 4)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200456 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
457 I915_WRITE(HWS_PGA, addr);
458}
459
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000460static void intel_ring_setup_status_page(struct intel_engine_cs *engine)
Damien Lespiauaf75f262015-02-10 19:32:17 +0000461{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000462 struct drm_device *dev = engine->dev;
463 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200464 i915_reg_t mmio;
Damien Lespiauaf75f262015-02-10 19:32:17 +0000465
466 /* The ring status page addresses are no longer next to the rest of
467 * the ring registers as of gen7.
468 */
469 if (IS_GEN7(dev)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000470 switch (engine->id) {
Damien Lespiauaf75f262015-02-10 19:32:17 +0000471 case RCS:
472 mmio = RENDER_HWS_PGA_GEN7;
473 break;
474 case BCS:
475 mmio = BLT_HWS_PGA_GEN7;
476 break;
477 /*
478 * VCS2 actually doesn't exist on Gen7. Only shut up
479 * gcc switch check warning
480 */
481 case VCS2:
482 case VCS:
483 mmio = BSD_HWS_PGA_GEN7;
484 break;
485 case VECS:
486 mmio = VEBOX_HWS_PGA_GEN7;
487 break;
488 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000489 } else if (IS_GEN6(engine->dev)) {
490 mmio = RING_HWS_PGA_GEN6(engine->mmio_base);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000491 } else {
492 /* XXX: gen8 returns to sanity */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000493 mmio = RING_HWS_PGA(engine->mmio_base);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000494 }
495
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000496 I915_WRITE(mmio, (u32)engine->status_page.gfx_addr);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000497 POSTING_READ(mmio);
498
499 /*
500 * Flush the TLB for this page
501 *
502 * FIXME: These two bits have disappeared on gen8, so a question
503 * arises: do we still need this and if so how should we go about
504 * invalidating the TLB?
505 */
506 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000507 i915_reg_t reg = RING_INSTPM(engine->mmio_base);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000508
509 /* ring should be idle before issuing a sync flush*/
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000510 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000511
512 I915_WRITE(reg,
513 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
514 INSTPM_SYNC_FLUSH));
515 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
516 1000))
517 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000518 engine->name);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000519 }
520}
521
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000522static bool stop_ring(struct intel_engine_cs *engine)
Chris Wilson9991ae72014-04-02 16:36:07 +0100523{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000524 struct drm_i915_private *dev_priv = to_i915(engine->dev);
Chris Wilson9991ae72014-04-02 16:36:07 +0100525
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000526 if (!IS_GEN2(engine->dev)) {
527 I915_WRITE_MODE(engine, _MASKED_BIT_ENABLE(STOP_RING));
528 if (wait_for((I915_READ_MODE(engine) & MODE_IDLE) != 0, 1000)) {
529 DRM_ERROR("%s : timed out trying to stop ring\n",
530 engine->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100531 /* Sometimes we observe that the idle flag is not
532 * set even though the ring is empty. So double
533 * check before giving up.
534 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000535 if (I915_READ_HEAD(engine) != I915_READ_TAIL(engine))
Chris Wilson9bec9b12014-08-11 09:21:35 +0100536 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100537 }
538 }
539
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000540 I915_WRITE_CTL(engine, 0);
541 I915_WRITE_HEAD(engine, 0);
542 engine->write_tail(engine, 0);
Chris Wilson9991ae72014-04-02 16:36:07 +0100543
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000544 if (!IS_GEN2(engine->dev)) {
545 (void)I915_READ_CTL(engine);
546 I915_WRITE_MODE(engine, _MASKED_BIT_DISABLE(STOP_RING));
Chris Wilson9991ae72014-04-02 16:36:07 +0100547 }
548
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000549 return (I915_READ_HEAD(engine) & HEAD_ADDR) == 0;
Chris Wilson9991ae72014-04-02 16:36:07 +0100550}
551
Tomas Elffc0768c2016-03-21 16:26:59 +0000552void intel_engine_init_hangcheck(struct intel_engine_cs *engine)
553{
554 memset(&engine->hangcheck, 0, sizeof(engine->hangcheck));
555}
556
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000557static int init_ring_common(struct intel_engine_cs *engine)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800558{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000559 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300560 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000561 struct intel_ringbuffer *ringbuf = engine->buffer;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100562 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200563 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800564
Mika Kuoppala59bad942015-01-16 11:34:40 +0200565 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200566
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000567 if (!stop_ring(engine)) {
Chris Wilson9991ae72014-04-02 16:36:07 +0100568 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000569 DRM_DEBUG_KMS("%s head not reset to zero "
570 "ctl %08x head %08x tail %08x start %08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000571 engine->name,
572 I915_READ_CTL(engine),
573 I915_READ_HEAD(engine),
574 I915_READ_TAIL(engine),
575 I915_READ_START(engine));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800576
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000577 if (!stop_ring(engine)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000578 DRM_ERROR("failed to set %s head to zero "
579 "ctl %08x head %08x tail %08x start %08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000580 engine->name,
581 I915_READ_CTL(engine),
582 I915_READ_HEAD(engine),
583 I915_READ_TAIL(engine),
584 I915_READ_START(engine));
Chris Wilson9991ae72014-04-02 16:36:07 +0100585 ret = -EIO;
586 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000587 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700588 }
589
Chris Wilson9991ae72014-04-02 16:36:07 +0100590 if (I915_NEED_GFX_HWS(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000591 intel_ring_setup_status_page(engine);
Chris Wilson9991ae72014-04-02 16:36:07 +0100592 else
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000593 ring_setup_phys_status_page(engine);
Chris Wilson9991ae72014-04-02 16:36:07 +0100594
Jiri Kosinaece4a172014-08-07 16:29:53 +0200595 /* Enforce ordering by reading HEAD register back */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000596 I915_READ_HEAD(engine);
Jiri Kosinaece4a172014-08-07 16:29:53 +0200597
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200598 /* Initialize the ring. This must happen _after_ we've cleared the ring
599 * registers with the above sequence (the readback of the HEAD registers
600 * also enforces ordering), otherwise the hw might lose the new ring
601 * register values. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000602 I915_WRITE_START(engine, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100603
604 /* WaClearRingBufHeadRegAtInit:ctg,elk */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000605 if (I915_READ_HEAD(engine))
Chris Wilson95468892014-08-07 15:39:54 +0100606 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000607 engine->name, I915_READ_HEAD(engine));
608 I915_WRITE_HEAD(engine, 0);
609 (void)I915_READ_HEAD(engine);
Chris Wilson95468892014-08-07 15:39:54 +0100610
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000611 I915_WRITE_CTL(engine,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100612 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000613 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800614
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800615 /* If the head is still not zero, the ring is dead */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000616 if (wait_for((I915_READ_CTL(engine) & RING_VALID) != 0 &&
617 I915_READ_START(engine) == i915_gem_obj_ggtt_offset(obj) &&
618 (I915_READ_HEAD(engine) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000619 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100620 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000621 engine->name,
622 I915_READ_CTL(engine),
623 I915_READ_CTL(engine) & RING_VALID,
624 I915_READ_HEAD(engine), I915_READ_TAIL(engine),
625 I915_READ_START(engine),
626 (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200627 ret = -EIO;
628 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800629 }
630
Dave Gordonebd0fd42014-11-27 11:22:49 +0000631 ringbuf->last_retired_head = -1;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000632 ringbuf->head = I915_READ_HEAD(engine);
633 ringbuf->tail = I915_READ_TAIL(engine) & TAIL_ADDR;
Dave Gordonebd0fd42014-11-27 11:22:49 +0000634 intel_ring_update_space(ringbuf);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000635
Tomas Elffc0768c2016-03-21 16:26:59 +0000636 intel_engine_init_hangcheck(engine);
Chris Wilson50f018d2013-06-10 11:20:19 +0100637
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200638out:
Mika Kuoppala59bad942015-01-16 11:34:40 +0200639 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200640
641 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700642}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800643
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100644void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000645intel_fini_pipe_control(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100646{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000647 struct drm_device *dev = engine->dev;
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100648
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000649 if (engine->scratch.obj == NULL)
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100650 return;
651
652 if (INTEL_INFO(dev)->gen >= 5) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000653 kunmap(sg_page(engine->scratch.obj->pages->sgl));
654 i915_gem_object_ggtt_unpin(engine->scratch.obj);
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100655 }
656
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000657 drm_gem_object_unreference(&engine->scratch.obj->base);
658 engine->scratch.obj = NULL;
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100659}
660
661int
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000662intel_init_pipe_control(struct intel_engine_cs *engine)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000663{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000664 int ret;
665
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000666 WARN_ON(engine->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000667
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000668 engine->scratch.obj = i915_gem_alloc_object(engine->dev, 4096);
669 if (engine->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000670 DRM_ERROR("Failed to allocate seqno page\n");
671 ret = -ENOMEM;
672 goto err;
673 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100674
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000675 ret = i915_gem_object_set_cache_level(engine->scratch.obj,
676 I915_CACHE_LLC);
Daniel Vettera9cc7262014-02-14 14:01:13 +0100677 if (ret)
678 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000679
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000680 ret = i915_gem_obj_ggtt_pin(engine->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000681 if (ret)
682 goto err_unref;
683
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000684 engine->scratch.gtt_offset = i915_gem_obj_ggtt_offset(engine->scratch.obj);
685 engine->scratch.cpu_page = kmap(sg_page(engine->scratch.obj->pages->sgl));
686 if (engine->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800687 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000688 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800689 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000690
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200691 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000692 engine->name, engine->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000693 return 0;
694
695err_unpin:
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000696 i915_gem_object_ggtt_unpin(engine->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000697err_unref:
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000698 drm_gem_object_unreference(&engine->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000699err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000700 return ret;
701}
702
John Harrisone2be4fa2015-05-29 17:43:54 +0100703static int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100704{
Mika Kuoppala72253422014-10-07 17:21:26 +0300705 int ret, i;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000706 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000707 struct drm_device *dev = engine->dev;
Arun Siluvery888b5992014-08-26 14:44:51 +0100708 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala72253422014-10-07 17:21:26 +0300709 struct i915_workarounds *w = &dev_priv->workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +0100710
Francisco Jerez02235802015-10-07 14:44:01 +0300711 if (w->count == 0)
Mika Kuoppala72253422014-10-07 17:21:26 +0300712 return 0;
Arun Siluvery888b5992014-08-26 14:44:51 +0100713
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000714 engine->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +0100715 ret = intel_ring_flush_all_caches(req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100716 if (ret)
717 return ret;
718
John Harrison5fb9de12015-05-29 17:44:07 +0100719 ret = intel_ring_begin(req, (w->count * 2 + 2));
Mika Kuoppala72253422014-10-07 17:21:26 +0300720 if (ret)
721 return ret;
722
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000723 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(w->count));
Mika Kuoppala72253422014-10-07 17:21:26 +0300724 for (i = 0; i < w->count; i++) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000725 intel_ring_emit_reg(engine, w->reg[i].addr);
726 intel_ring_emit(engine, w->reg[i].value);
Mika Kuoppala72253422014-10-07 17:21:26 +0300727 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000728 intel_ring_emit(engine, MI_NOOP);
Mika Kuoppala72253422014-10-07 17:21:26 +0300729
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000730 intel_ring_advance(engine);
Mika Kuoppala72253422014-10-07 17:21:26 +0300731
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000732 engine->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +0100733 ret = intel_ring_flush_all_caches(req);
Mika Kuoppala72253422014-10-07 17:21:26 +0300734 if (ret)
735 return ret;
736
737 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
738
739 return 0;
740}
741
John Harrison87531812015-05-29 17:43:44 +0100742static int intel_rcs_ctx_init(struct drm_i915_gem_request *req)
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100743{
744 int ret;
745
John Harrisone2be4fa2015-05-29 17:43:54 +0100746 ret = intel_ring_workarounds_emit(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100747 if (ret != 0)
748 return ret;
749
John Harrisonbe013632015-05-29 17:43:45 +0100750 ret = i915_gem_render_state_init(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100751 if (ret)
Chris Wilsone26e1b92016-01-29 16:49:05 +0000752 return ret;
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100753
Chris Wilsone26e1b92016-01-29 16:49:05 +0000754 return 0;
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100755}
756
Mika Kuoppala72253422014-10-07 17:21:26 +0300757static int wa_add(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200758 i915_reg_t addr,
759 const u32 mask, const u32 val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300760{
761 const u32 idx = dev_priv->workarounds.count;
762
763 if (WARN_ON(idx >= I915_MAX_WA_REGS))
764 return -ENOSPC;
765
766 dev_priv->workarounds.reg[idx].addr = addr;
767 dev_priv->workarounds.reg[idx].value = val;
768 dev_priv->workarounds.reg[idx].mask = mask;
769
770 dev_priv->workarounds.count++;
771
772 return 0;
773}
774
Mika Kuoppalaca5a0fb2015-08-11 15:44:31 +0100775#define WA_REG(addr, mask, val) do { \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000776 const int r = wa_add(dev_priv, (addr), (mask), (val)); \
Mika Kuoppala72253422014-10-07 17:21:26 +0300777 if (r) \
778 return r; \
Mika Kuoppalaca5a0fb2015-08-11 15:44:31 +0100779 } while (0)
Mika Kuoppala72253422014-10-07 17:21:26 +0300780
781#define WA_SET_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000782 WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300783
784#define WA_CLR_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000785 WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300786
Damien Lespiau98533252014-12-08 17:33:51 +0000787#define WA_SET_FIELD_MASKED(addr, mask, value) \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000788 WA_REG(addr, mask, _MASKED_FIELD(mask, value))
Mika Kuoppala72253422014-10-07 17:21:26 +0300789
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000790#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
791#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300792
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000793#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300794
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000795static int wa_ring_whitelist_reg(struct intel_engine_cs *engine,
796 i915_reg_t reg)
Arun Siluvery33136b02016-01-21 21:43:47 +0000797{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000798 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Arun Siluvery33136b02016-01-21 21:43:47 +0000799 struct i915_workarounds *wa = &dev_priv->workarounds;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000800 const uint32_t index = wa->hw_whitelist_count[engine->id];
Arun Siluvery33136b02016-01-21 21:43:47 +0000801
802 if (WARN_ON(index >= RING_MAX_NONPRIV_SLOTS))
803 return -EINVAL;
804
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000805 WA_WRITE(RING_FORCE_TO_NONPRIV(engine->mmio_base, index),
Arun Siluvery33136b02016-01-21 21:43:47 +0000806 i915_mmio_reg_offset(reg));
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000807 wa->hw_whitelist_count[engine->id]++;
Arun Siluvery33136b02016-01-21 21:43:47 +0000808
809 return 0;
810}
811
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000812static int gen8_init_workarounds(struct intel_engine_cs *engine)
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100813{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000814 struct drm_device *dev = engine->dev;
Arun Siluvery68c61982015-09-25 17:40:38 +0100815 struct drm_i915_private *dev_priv = dev->dev_private;
816
817 WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100818
Arun Siluvery717d84d2015-09-25 17:40:39 +0100819 /* WaDisableAsyncFlipPerfMode:bdw,chv */
820 WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
821
Arun Siluveryd0581192015-09-25 17:40:40 +0100822 /* WaDisablePartialInstShootdown:bdw,chv */
823 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
824 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
825
Arun Siluverya340af52015-09-25 17:40:45 +0100826 /* Use Force Non-Coherent whenever executing a 3D context. This is a
827 * workaround for for a possible hang in the unlikely event a TLB
828 * invalidation occurs during a PSD flush.
829 */
830 /* WaForceEnableNonCoherent:bdw,chv */
Arun Siluvery120f5d22015-09-25 17:40:46 +0100831 /* WaHdcDisableFetchWhenMasked:bdw,chv */
Arun Siluverya340af52015-09-25 17:40:45 +0100832 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Arun Siluvery120f5d22015-09-25 17:40:46 +0100833 HDC_DONOT_FETCH_MEM_WHEN_MASKED |
Arun Siluverya340af52015-09-25 17:40:45 +0100834 HDC_FORCE_NON_COHERENT);
835
Arun Siluvery6def8fd2015-09-25 17:40:42 +0100836 /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
837 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
838 * polygons in the same 8x4 pixel/sample area to be processed without
839 * stalling waiting for the earlier ones to write to Hierarchical Z
840 * buffer."
841 *
842 * This optimization is off by default for BDW and CHV; turn it on.
843 */
844 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
845
Arun Siluvery48404632015-09-25 17:40:43 +0100846 /* Wa4x4STCOptimizationDisable:bdw,chv */
847 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
848
Arun Siluvery7eebcde2015-09-25 17:40:44 +0100849 /*
850 * BSpec recommends 8x4 when MSAA is used,
851 * however in practice 16x4 seems fastest.
852 *
853 * Note that PS/WM thread counts depend on the WIZ hashing
854 * disable bit, which we don't touch here, but it's good
855 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
856 */
857 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
858 GEN6_WIZ_HASHING_MASK,
859 GEN6_WIZ_HASHING_16x4);
860
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100861 return 0;
862}
863
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000864static int bdw_init_workarounds(struct intel_engine_cs *engine)
Mika Kuoppala72253422014-10-07 17:21:26 +0300865{
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100866 int ret;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000867 struct drm_device *dev = engine->dev;
Mika Kuoppala72253422014-10-07 17:21:26 +0300868 struct drm_i915_private *dev_priv = dev->dev_private;
869
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000870 ret = gen8_init_workarounds(engine);
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100871 if (ret)
872 return ret;
873
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700874 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Arun Siluveryd0581192015-09-25 17:40:40 +0100875 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100876
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700877 /* WaDisableDopClockGating:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300878 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
879 DOP_CLOCK_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100880
Mika Kuoppala72253422014-10-07 17:21:26 +0300881 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
882 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100883
Mika Kuoppala72253422014-10-07 17:21:26 +0300884 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000885 /* WaForceContextSaveRestoreNonCoherent:bdw */
886 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000887 /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300888 (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100889
Arun Siluvery86d7f232014-08-26 14:44:50 +0100890 return 0;
891}
892
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000893static int chv_init_workarounds(struct intel_engine_cs *engine)
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300894{
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100895 int ret;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000896 struct drm_device *dev = engine->dev;
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300897 struct drm_i915_private *dev_priv = dev->dev_private;
898
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000899 ret = gen8_init_workarounds(engine);
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100900 if (ret)
901 return ret;
902
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300903 /* WaDisableThreadStallDopClockGating:chv */
Arun Siluveryd0581192015-09-25 17:40:40 +0100904 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300905
Kenneth Graunked60de812015-01-10 18:02:22 -0800906 /* Improve HiZ throughput on CHV. */
907 WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
908
Mika Kuoppala72253422014-10-07 17:21:26 +0300909 return 0;
910}
911
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000912static int gen9_init_workarounds(struct intel_engine_cs *engine)
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000913{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000914 struct drm_device *dev = engine->dev;
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000915 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak8ea6f892015-05-19 17:05:42 +0300916 uint32_t tmp;
Arun Siluverye0f3fa02016-01-21 21:43:48 +0000917 int ret;
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000918
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +0300919 /* WaEnableLbsSlaRetryTimerDecrement:skl */
920 I915_WRITE(BDW_SCRATCH1, I915_READ(BDW_SCRATCH1) |
921 GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE);
922
923 /* WaDisableKillLogic:bxt,skl */
924 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
925 ECOCHK_DIS_TLB);
926
Tim Gore950b2aa2016-03-16 16:13:46 +0000927 /* WaClearFlowControlGpgpuContextSave:skl,bxt */
Nick Hoathb0e6f6d2015-05-07 14:15:29 +0100928 /* WaDisablePartialInstShootdown:skl,bxt */
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000929 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
Tim Gore950b2aa2016-03-16 16:13:46 +0000930 FLOW_CONTROL_ENABLE |
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000931 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
932
Nick Hoatha119a6e2015-05-07 14:15:30 +0100933 /* Syncing dependencies between camera and graphics:skl,bxt */
Nick Hoath84241712015-02-05 10:47:20 +0000934 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
935 GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
936
Jani Nikulae87a0052015-10-20 15:22:02 +0300937 /* WaDisableDgMirrorFixInHalfSliceChicken5:skl,bxt */
938 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
939 IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Damien Lespiaua86eb582015-02-11 18:21:44 +0000940 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
941 GEN9_DG_MIRROR_FIX_ENABLE);
Nick Hoath1de45822015-02-05 10:47:19 +0000942
Jani Nikulae87a0052015-10-20 15:22:02 +0300943 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
944 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
945 IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Damien Lespiau183c6da2015-02-09 19:33:11 +0000946 WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
947 GEN9_RHWO_OPTIMIZATION_DISABLE);
Arun Siluvery9b014352015-07-14 15:01:30 +0100948 /*
949 * WA also requires GEN9_SLICE_COMMON_ECO_CHICKEN0[14:14] to be set
950 * but we do that in per ctx batchbuffer as there is an issue
951 * with this register not getting restored on ctx restore
952 */
Damien Lespiau183c6da2015-02-09 19:33:11 +0000953 }
954
Jani Nikulae87a0052015-10-20 15:22:02 +0300955 /* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt */
Tim Gorebfd8ad42016-04-19 15:45:52 +0100956 /* WaEnableSamplerGPGPUPreemptionSupport:skl,bxt */
957 WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
958 GEN9_ENABLE_YV12_BUGFIX |
959 GEN9_ENABLE_GPGPU_PREEMPTION);
Nick Hoathcac23df2015-02-05 10:47:22 +0000960
Nick Hoath50683682015-05-07 14:15:35 +0100961 /* Wa4x4STCOptimizationDisable:skl,bxt */
Nick Hoath27160c92015-05-07 14:15:36 +0100962 /* WaDisablePartialResolveInVc:skl,bxt */
Arun Siluvery60294682015-09-25 14:33:37 +0100963 WA_SET_BIT_MASKED(CACHE_MODE_1, (GEN8_4x4_STC_OPTIMIZATION_DISABLE |
964 GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE));
Damien Lespiau9370cd92015-02-09 19:33:17 +0000965
Nick Hoath16be17a2015-05-07 14:15:37 +0100966 /* WaCcsTlbPrefetchDisable:skl,bxt */
Damien Lespiaue2db7072015-02-09 19:33:21 +0000967 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
968 GEN9_CCS_TLB_PREFETCH_ENABLE);
969
Imre Deak5a2ae952015-05-19 15:04:59 +0300970 /* WaDisableMaskBasedCammingInRCC:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +0300971 if (IS_SKL_REVID(dev, SKL_REVID_C0, SKL_REVID_C0) ||
972 IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Ben Widawsky38a39a72015-03-11 10:54:53 +0200973 WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
974 PIXEL_MASK_CAMMING_DISABLE);
975
Imre Deak8ea6f892015-05-19 17:05:42 +0300976 /* WaForceContextSaveRestoreNonCoherent:skl,bxt */
977 tmp = HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT;
Mika Kuoppala97ea6be2016-04-05 15:56:17 +0300978 if (IS_SKL_REVID(dev, SKL_REVID_F0, REVID_FOREVER) ||
Jani Nikulae87a0052015-10-20 15:22:02 +0300979 IS_BXT_REVID(dev, BXT_REVID_B0, REVID_FOREVER))
Imre Deak8ea6f892015-05-19 17:05:42 +0300980 tmp |= HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE;
981 WA_SET_BIT_MASKED(HDC_CHICKEN0, tmp);
982
Arun Siluvery8c761602015-09-08 10:31:48 +0100983 /* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +0300984 if (IS_SKYLAKE(dev) || IS_BXT_REVID(dev, 0, BXT_REVID_B0))
Arun Siluvery8c761602015-09-08 10:31:48 +0100985 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
986 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery8c761602015-09-08 10:31:48 +0100987
Robert Beckett6b6d5622015-09-08 10:31:52 +0100988 /* WaDisableSTUnitPowerOptimization:skl,bxt */
989 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN2, GEN8_ST_PO_DISABLE);
990
Arun Siluvery6ecf56a2016-01-21 21:43:54 +0000991 /* WaOCLCoherentLineFlush:skl,bxt */
992 I915_WRITE(GEN8_L3SQCREG4, (I915_READ(GEN8_L3SQCREG4) |
993 GEN8_LQSC_FLUSH_COHERENT_LINES));
994
Arun Siluverye0f3fa02016-01-21 21:43:48 +0000995 /* WaEnablePreemptionGranularityControlByUMD:skl,bxt */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000996 ret= wa_ring_whitelist_reg(engine, GEN8_CS_CHICKEN1);
Arun Siluverye0f3fa02016-01-21 21:43:48 +0000997 if (ret)
998 return ret;
999
Arun Siluvery3669ab62016-01-21 21:43:49 +00001000 /* WaAllowUMDToModifyHDCChicken1:skl,bxt */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001001 ret = wa_ring_whitelist_reg(engine, GEN8_HDC_CHICKEN1);
Arun Siluvery3669ab62016-01-21 21:43:49 +00001002 if (ret)
1003 return ret;
1004
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001005 return 0;
1006}
1007
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001008static int skl_tune_iz_hashing(struct intel_engine_cs *engine)
Damien Lespiau8d205492015-02-09 19:33:15 +00001009{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001010 struct drm_device *dev = engine->dev;
Damien Lespiaub7668792015-02-14 18:30:29 +00001011 struct drm_i915_private *dev_priv = dev->dev_private;
1012 u8 vals[3] = { 0, 0, 0 };
1013 unsigned int i;
1014
1015 for (i = 0; i < 3; i++) {
1016 u8 ss;
1017
1018 /*
1019 * Only consider slices where one, and only one, subslice has 7
1020 * EUs
1021 */
Zeng Zhaoxiua4d8a0f2015-12-06 18:26:30 +08001022 if (!is_power_of_2(dev_priv->info.subslice_7eu[i]))
Damien Lespiaub7668792015-02-14 18:30:29 +00001023 continue;
1024
1025 /*
1026 * subslice_7eu[i] != 0 (because of the check above) and
1027 * ss_max == 4 (maximum number of subslices possible per slice)
1028 *
1029 * -> 0 <= ss <= 3;
1030 */
1031 ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
1032 vals[i] = 3 - ss;
1033 }
1034
1035 if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
1036 return 0;
1037
1038 /* Tune IZ hashing. See intel_device_info_runtime_init() */
1039 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
1040 GEN9_IZ_HASHING_MASK(2) |
1041 GEN9_IZ_HASHING_MASK(1) |
1042 GEN9_IZ_HASHING_MASK(0),
1043 GEN9_IZ_HASHING(2, vals[2]) |
1044 GEN9_IZ_HASHING(1, vals[1]) |
1045 GEN9_IZ_HASHING(0, vals[0]));
Damien Lespiau8d205492015-02-09 19:33:15 +00001046
Mika Kuoppala72253422014-10-07 17:21:26 +03001047 return 0;
1048}
1049
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001050static int skl_init_workarounds(struct intel_engine_cs *engine)
Damien Lespiau8d205492015-02-09 19:33:15 +00001051{
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001052 int ret;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001053 struct drm_device *dev = engine->dev;
Damien Lespiaud0bbbc4f2015-02-09 19:33:16 +00001054 struct drm_i915_private *dev_priv = dev->dev_private;
1055
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001056 ret = gen9_init_workarounds(engine);
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001057 if (ret)
1058 return ret;
Damien Lespiau8d205492015-02-09 19:33:15 +00001059
Arun Siluverya78536e2016-01-21 21:43:53 +00001060 /*
1061 * Actual WA is to disable percontext preemption granularity control
1062 * until D0 which is the default case so this is equivalent to
1063 * !WaDisablePerCtxtPreemptionGranularityControl:skl
1064 */
1065 if (IS_SKL_REVID(dev, SKL_REVID_E0, REVID_FOREVER)) {
1066 I915_WRITE(GEN7_FF_SLICE_CS_CHICKEN1,
1067 _MASKED_BIT_ENABLE(GEN9_FFSC_PERCTX_PREEMPT_CTRL));
1068 }
1069
Jani Nikulae87a0052015-10-20 15:22:02 +03001070 if (IS_SKL_REVID(dev, 0, SKL_REVID_D0)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001071 /* WaDisableChickenBitTSGBarrierAckForFFSliceCS:skl */
1072 I915_WRITE(FF_SLICE_CS_CHICKEN2,
1073 _MASKED_BIT_ENABLE(GEN9_TSG_BARRIER_ACK_DISABLE));
1074 }
1075
1076 /* GEN8_L3SQCREG4 has a dependency with WA batch so any new changes
1077 * involving this register should also be added to WA batch as required.
1078 */
Jani Nikulae87a0052015-10-20 15:22:02 +03001079 if (IS_SKL_REVID(dev, 0, SKL_REVID_E0))
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001080 /* WaDisableLSQCROPERFforOCL:skl */
1081 I915_WRITE(GEN8_L3SQCREG4, I915_READ(GEN8_L3SQCREG4) |
1082 GEN8_LQSC_RO_PERF_DIS);
1083
1084 /* WaEnableGapsTsvCreditFix:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001085 if (IS_SKL_REVID(dev, SKL_REVID_C0, REVID_FOREVER)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001086 I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
1087 GEN9_GAPS_TSV_CREDIT_DISABLE));
1088 }
1089
Damien Lespiaud0bbbc4f2015-02-09 19:33:16 +00001090 /* WaDisablePowerCompilerClockGating:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001091 if (IS_SKL_REVID(dev, SKL_REVID_B0, SKL_REVID_B0))
Damien Lespiaud0bbbc4f2015-02-09 19:33:16 +00001092 WA_SET_BIT_MASKED(HIZ_CHICKEN,
1093 BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);
1094
Mika Kuoppala97ea6be2016-04-05 15:56:17 +03001095 /* This is tied to WaForceContextSaveRestoreNonCoherent */
1096 if (IS_SKL_REVID(dev, 0, REVID_FOREVER)) {
Nick Hoathb62adbd2015-05-07 14:15:34 +01001097 /*
1098 *Use Force Non-Coherent whenever executing a 3D context. This
1099 * is a workaround for a possible hang in the unlikely event
1100 * a TLB invalidation occurs during a PSD flush.
1101 */
1102 /* WaForceEnableNonCoherent:skl */
1103 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1104 HDC_FORCE_NON_COHERENT);
Mika Kuoppalae2386592015-12-18 16:14:53 +02001105
1106 /* WaDisableHDCInvalidation:skl */
1107 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
1108 BDW_DISABLE_HDC_INVALIDATION);
Nick Hoathb62adbd2015-05-07 14:15:34 +01001109 }
1110
Jani Nikulae87a0052015-10-20 15:22:02 +03001111 /* WaBarrierPerformanceFixDisable:skl */
1112 if (IS_SKL_REVID(dev, SKL_REVID_C0, SKL_REVID_D0))
Ville Syrjälä5b6fd122015-06-02 15:37:35 +03001113 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1114 HDC_FENCE_DEST_SLM_DISABLE |
1115 HDC_BARRIER_PERFORMANCE_DISABLE);
1116
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001117 /* WaDisableSbeCacheDispatchPortSharing:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001118 if (IS_SKL_REVID(dev, 0, SKL_REVID_F0))
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001119 WA_SET_BIT_MASKED(
1120 GEN7_HALF_SLICE_CHICKEN1,
1121 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001122
Arun Siluvery61074972016-01-21 21:43:52 +00001123 /* WaDisableLSQCROPERFforOCL:skl */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001124 ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
Arun Siluvery61074972016-01-21 21:43:52 +00001125 if (ret)
1126 return ret;
1127
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001128 return skl_tune_iz_hashing(engine);
Damien Lespiau8d205492015-02-09 19:33:15 +00001129}
1130
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001131static int bxt_init_workarounds(struct intel_engine_cs *engine)
Nick Hoathcae04372015-03-17 11:39:38 +02001132{
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001133 int ret;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001134 struct drm_device *dev = engine->dev;
Nick Hoathdfb601e2015-04-10 13:12:24 +01001135 struct drm_i915_private *dev_priv = dev->dev_private;
1136
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001137 ret = gen9_init_workarounds(engine);
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001138 if (ret)
1139 return ret;
Nick Hoathcae04372015-03-17 11:39:38 +02001140
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001141 /* WaStoreMultiplePTEenable:bxt */
1142 /* This is a requirement according to Hardware specification */
Tim Gorecbdc12a2015-10-26 10:48:58 +00001143 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001144 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_TLBPF);
1145
1146 /* WaSetClckGatingDisableMedia:bxt */
Tim Gorecbdc12a2015-10-26 10:48:58 +00001147 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001148 I915_WRITE(GEN7_MISCCPCTL, (I915_READ(GEN7_MISCCPCTL) &
1149 ~GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE));
1150 }
1151
Nick Hoathdfb601e2015-04-10 13:12:24 +01001152 /* WaDisableThreadStallDopClockGating:bxt */
1153 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
1154 STALL_DOP_GATING_DISABLE);
1155
Nick Hoath983b4b92015-04-10 13:12:25 +01001156 /* WaDisableSbeCacheDispatchPortSharing:bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +03001157 if (IS_BXT_REVID(dev, 0, BXT_REVID_B0)) {
Nick Hoath983b4b92015-04-10 13:12:25 +01001158 WA_SET_BIT_MASKED(
1159 GEN7_HALF_SLICE_CHICKEN1,
1160 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
1161 }
1162
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001163 /* WaDisableObjectLevelPreemptionForTrifanOrPolygon:bxt */
1164 /* WaDisableObjectLevelPreemptionForInstancedDraw:bxt */
1165 /* WaDisableObjectLevelPreemtionForInstanceId:bxt */
Arun Siluverya786d532016-01-21 21:43:51 +00001166 /* WaDisableLSQCROPERFforOCL:bxt */
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001167 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001168 ret = wa_ring_whitelist_reg(engine, GEN9_CS_DEBUG_MODE1);
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001169 if (ret)
1170 return ret;
Arun Siluverya786d532016-01-21 21:43:51 +00001171
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001172 ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
Arun Siluverya786d532016-01-21 21:43:51 +00001173 if (ret)
1174 return ret;
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001175 }
1176
Nick Hoathcae04372015-03-17 11:39:38 +02001177 return 0;
1178}
1179
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001180int init_workarounds_ring(struct intel_engine_cs *engine)
Mika Kuoppala72253422014-10-07 17:21:26 +03001181{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001182 struct drm_device *dev = engine->dev;
Mika Kuoppala72253422014-10-07 17:21:26 +03001183 struct drm_i915_private *dev_priv = dev->dev_private;
1184
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001185 WARN_ON(engine->id != RCS);
Mika Kuoppala72253422014-10-07 17:21:26 +03001186
1187 dev_priv->workarounds.count = 0;
Arun Siluvery33136b02016-01-21 21:43:47 +00001188 dev_priv->workarounds.hw_whitelist_count[RCS] = 0;
Mika Kuoppala72253422014-10-07 17:21:26 +03001189
1190 if (IS_BROADWELL(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001191 return bdw_init_workarounds(engine);
Mika Kuoppala72253422014-10-07 17:21:26 +03001192
1193 if (IS_CHERRYVIEW(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001194 return chv_init_workarounds(engine);
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001195
Damien Lespiau8d205492015-02-09 19:33:15 +00001196 if (IS_SKYLAKE(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001197 return skl_init_workarounds(engine);
Nick Hoathcae04372015-03-17 11:39:38 +02001198
1199 if (IS_BROXTON(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001200 return bxt_init_workarounds(engine);
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001201
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001202 return 0;
1203}
1204
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001205static int init_render_ring(struct intel_engine_cs *engine)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001206{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001207 struct drm_device *dev = engine->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001208 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001209 int ret = init_ring_common(engine);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +02001210 if (ret)
1211 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +08001212
Akash Goel61a563a2014-03-25 18:01:50 +05301213 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
1214 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001215 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001216
1217 /* We need to disable the AsyncFlip performance optimisations in order
1218 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1219 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +01001220 *
Ville Syrjälä2441f872015-06-02 15:37:37 +03001221 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001222 */
Ville Syrjälä2441f872015-06-02 15:37:37 +03001223 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001224 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1225
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001226 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +05301227 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001228 if (INTEL_INFO(dev)->gen == 6)
1229 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +00001230 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001231
Akash Goel01fa0302014-03-24 23:00:04 +05301232 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001233 if (IS_GEN7(dev))
1234 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +05301235 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001236 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +01001237
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001238 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -07001239 /* From the Sandybridge PRM, volume 1 part 3, page 24:
1240 * "If this bit is set, STCunit will have LRA as replacement
1241 * policy. [...] This bit must be reset. LRA replacement
1242 * policy is not supported."
1243 */
1244 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001245 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -08001246 }
1247
Ville Syrjälä9cc83022015-06-02 15:37:36 +03001248 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001249 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001250
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001251 if (HAS_L3_DPF(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001252 I915_WRITE_IMR(engine, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001253
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001254 return init_workarounds_ring(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001255}
1256
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001257static void render_ring_cleanup(struct intel_engine_cs *engine)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001258{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001259 struct drm_device *dev = engine->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -07001260 struct drm_i915_private *dev_priv = dev->dev_private;
1261
1262 if (dev_priv->semaphore_obj) {
1263 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
1264 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
1265 dev_priv->semaphore_obj = NULL;
1266 }
Daniel Vetterb45305f2012-12-17 16:21:27 +01001267
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001268 intel_fini_pipe_control(engine);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001269}
1270
John Harrisonf7169682015-05-29 17:44:05 +01001271static int gen8_rcs_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky3e789982014-06-30 09:53:37 -07001272 unsigned int num_dwords)
1273{
1274#define MBOX_UPDATE_DWORDS 8
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001275 struct intel_engine_cs *signaller = signaller_req->engine;
Ben Widawsky3e789982014-06-30 09:53:37 -07001276 struct drm_device *dev = signaller->dev;
1277 struct drm_i915_private *dev_priv = dev->dev_private;
1278 struct intel_engine_cs *waiter;
Dave Gordonc3232b12016-03-23 18:19:53 +00001279 enum intel_engine_id id;
1280 int ret, num_rings;
Ben Widawsky3e789982014-06-30 09:53:37 -07001281
1282 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1283 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1284#undef MBOX_UPDATE_DWORDS
1285
John Harrison5fb9de12015-05-29 17:44:07 +01001286 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky3e789982014-06-30 09:53:37 -07001287 if (ret)
1288 return ret;
1289
Dave Gordonc3232b12016-03-23 18:19:53 +00001290 for_each_engine_id(waiter, dev_priv, id) {
John Harrison6259cea2014-11-24 18:49:29 +00001291 u32 seqno;
Dave Gordonc3232b12016-03-23 18:19:53 +00001292 u64 gtt_offset = signaller->semaphore.signal_ggtt[id];
Ben Widawsky3e789982014-06-30 09:53:37 -07001293 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1294 continue;
1295
John Harrisonf7169682015-05-29 17:44:05 +01001296 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky3e789982014-06-30 09:53:37 -07001297 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
1298 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
1299 PIPE_CONTROL_QW_WRITE |
1300 PIPE_CONTROL_FLUSH_ENABLE);
1301 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
1302 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001303 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001304 intel_ring_emit(signaller, 0);
1305 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
Chris Wilson83e53802016-04-29 13:18:23 +01001306 MI_SEMAPHORE_TARGET(waiter->hw_id));
Ben Widawsky3e789982014-06-30 09:53:37 -07001307 intel_ring_emit(signaller, 0);
1308 }
1309
1310 return 0;
1311}
1312
John Harrisonf7169682015-05-29 17:44:05 +01001313static int gen8_xcs_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky3e789982014-06-30 09:53:37 -07001314 unsigned int num_dwords)
1315{
1316#define MBOX_UPDATE_DWORDS 6
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001317 struct intel_engine_cs *signaller = signaller_req->engine;
Ben Widawsky3e789982014-06-30 09:53:37 -07001318 struct drm_device *dev = signaller->dev;
1319 struct drm_i915_private *dev_priv = dev->dev_private;
1320 struct intel_engine_cs *waiter;
Dave Gordonc3232b12016-03-23 18:19:53 +00001321 enum intel_engine_id id;
1322 int ret, num_rings;
Ben Widawsky3e789982014-06-30 09:53:37 -07001323
1324 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1325 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1326#undef MBOX_UPDATE_DWORDS
1327
John Harrison5fb9de12015-05-29 17:44:07 +01001328 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky3e789982014-06-30 09:53:37 -07001329 if (ret)
1330 return ret;
1331
Dave Gordonc3232b12016-03-23 18:19:53 +00001332 for_each_engine_id(waiter, dev_priv, id) {
John Harrison6259cea2014-11-24 18:49:29 +00001333 u32 seqno;
Dave Gordonc3232b12016-03-23 18:19:53 +00001334 u64 gtt_offset = signaller->semaphore.signal_ggtt[id];
Ben Widawsky3e789982014-06-30 09:53:37 -07001335 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1336 continue;
1337
John Harrisonf7169682015-05-29 17:44:05 +01001338 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky3e789982014-06-30 09:53:37 -07001339 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
1340 MI_FLUSH_DW_OP_STOREDW);
1341 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
1342 MI_FLUSH_DW_USE_GTT);
1343 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001344 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001345 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
Chris Wilson83e53802016-04-29 13:18:23 +01001346 MI_SEMAPHORE_TARGET(waiter->hw_id));
Ben Widawsky3e789982014-06-30 09:53:37 -07001347 intel_ring_emit(signaller, 0);
1348 }
1349
1350 return 0;
1351}
1352
John Harrisonf7169682015-05-29 17:44:05 +01001353static int gen6_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky024a43e2014-04-29 14:52:30 -07001354 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001355{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001356 struct intel_engine_cs *signaller = signaller_req->engine;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001357 struct drm_device *dev = signaller->dev;
1358 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001359 struct intel_engine_cs *useless;
Dave Gordonc3232b12016-03-23 18:19:53 +00001360 enum intel_engine_id id;
1361 int ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -07001362
Ben Widawskya1444b72014-06-30 09:53:35 -07001363#define MBOX_UPDATE_DWORDS 3
1364 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1365 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
1366#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -07001367
John Harrison5fb9de12015-05-29 17:44:07 +01001368 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky024a43e2014-04-29 14:52:30 -07001369 if (ret)
1370 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001371
Dave Gordonc3232b12016-03-23 18:19:53 +00001372 for_each_engine_id(useless, dev_priv, id) {
1373 i915_reg_t mbox_reg = signaller->semaphore.mbox.signal[id];
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001374
1375 if (i915_mmio_reg_valid(mbox_reg)) {
John Harrisonf7169682015-05-29 17:44:05 +01001376 u32 seqno = i915_gem_request_get_seqno(signaller_req);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001377
Ben Widawsky78325f22014-04-29 14:52:29 -07001378 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
Ville Syrjäläf92a9162015-11-04 23:20:07 +02001379 intel_ring_emit_reg(signaller, mbox_reg);
John Harrison6259cea2014-11-24 18:49:29 +00001380 intel_ring_emit(signaller, seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -07001381 }
1382 }
Ben Widawsky024a43e2014-04-29 14:52:30 -07001383
Ben Widawskya1444b72014-06-30 09:53:35 -07001384 /* If num_dwords was rounded, make sure the tail pointer is correct */
1385 if (num_rings % 2 == 0)
1386 intel_ring_emit(signaller, MI_NOOP);
1387
Ben Widawsky024a43e2014-04-29 14:52:30 -07001388 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001389}
1390
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001391/**
1392 * gen6_add_request - Update the semaphore mailbox registers
John Harrisonee044a82015-05-29 17:44:00 +01001393 *
1394 * @request - request to write to the ring
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001395 *
1396 * Update the mailbox registers in the *other* rings with the current seqno.
1397 * This acts like a signal in the canonical semaphore.
1398 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001399static int
John Harrisonee044a82015-05-29 17:44:00 +01001400gen6_add_request(struct drm_i915_gem_request *req)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001401{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001402 struct intel_engine_cs *engine = req->engine;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001403 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001404
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001405 if (engine->semaphore.signal)
1406 ret = engine->semaphore.signal(req, 4);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001407 else
John Harrison5fb9de12015-05-29 17:44:07 +01001408 ret = intel_ring_begin(req, 4);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001409
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001410 if (ret)
1411 return ret;
1412
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001413 intel_ring_emit(engine, MI_STORE_DWORD_INDEX);
1414 intel_ring_emit(engine,
1415 I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1416 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1417 intel_ring_emit(engine, MI_USER_INTERRUPT);
1418 __intel_ring_advance(engine);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001419
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001420 return 0;
1421}
1422
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001423static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1424 u32 seqno)
1425{
1426 struct drm_i915_private *dev_priv = dev->dev_private;
1427 return dev_priv->last_seqno < seqno;
1428}
1429
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001430/**
1431 * intel_ring_sync - sync the waiter to the signaller on seqno
1432 *
1433 * @waiter - ring that is waiting
1434 * @signaller - ring which has, or will signal
1435 * @seqno - seqno which the waiter will block on
1436 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001437
1438static int
John Harrison599d9242015-05-29 17:44:04 +01001439gen8_ring_sync(struct drm_i915_gem_request *waiter_req,
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001440 struct intel_engine_cs *signaller,
1441 u32 seqno)
1442{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001443 struct intel_engine_cs *waiter = waiter_req->engine;
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001444 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
1445 int ret;
1446
John Harrison5fb9de12015-05-29 17:44:07 +01001447 ret = intel_ring_begin(waiter_req, 4);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001448 if (ret)
1449 return ret;
1450
1451 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1452 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -07001453 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001454 MI_SEMAPHORE_SAD_GTE_SDD);
1455 intel_ring_emit(waiter, seqno);
1456 intel_ring_emit(waiter,
1457 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1458 intel_ring_emit(waiter,
1459 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1460 intel_ring_advance(waiter);
1461 return 0;
1462}
1463
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001464static int
John Harrison599d9242015-05-29 17:44:04 +01001465gen6_ring_sync(struct drm_i915_gem_request *waiter_req,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001466 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001467 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001468{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001469 struct intel_engine_cs *waiter = waiter_req->engine;
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001470 u32 dw1 = MI_SEMAPHORE_MBOX |
1471 MI_SEMAPHORE_COMPARE |
1472 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001473 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1474 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001475
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001476 /* Throughout all of the GEM code, seqno passed implies our current
1477 * seqno is >= the last seqno executed. However for hardware the
1478 * comparison is strictly greater than.
1479 */
1480 seqno -= 1;
1481
Ben Widawskyebc348b2014-04-29 14:52:28 -07001482 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001483
John Harrison5fb9de12015-05-29 17:44:07 +01001484 ret = intel_ring_begin(waiter_req, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001485 if (ret)
1486 return ret;
1487
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001488 /* If seqno wrap happened, omit the wait with no-ops */
1489 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001490 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001491 intel_ring_emit(waiter, seqno);
1492 intel_ring_emit(waiter, 0);
1493 intel_ring_emit(waiter, MI_NOOP);
1494 } else {
1495 intel_ring_emit(waiter, MI_NOOP);
1496 intel_ring_emit(waiter, MI_NOOP);
1497 intel_ring_emit(waiter, MI_NOOP);
1498 intel_ring_emit(waiter, MI_NOOP);
1499 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001500 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001501
1502 return 0;
1503}
1504
Chris Wilsonc6df5412010-12-15 09:56:50 +00001505#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1506do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001507 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1508 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001509 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1510 intel_ring_emit(ring__, 0); \
1511 intel_ring_emit(ring__, 0); \
1512} while (0)
1513
1514static int
John Harrisonee044a82015-05-29 17:44:00 +01001515pc_render_add_request(struct drm_i915_gem_request *req)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001516{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001517 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001518 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001519 int ret;
1520
1521 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1522 * incoherent with writes to memory, i.e. completely fubar,
1523 * so we need to use PIPE_NOTIFY instead.
1524 *
1525 * However, we also need to workaround the qword write
1526 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1527 * memory before requesting an interrupt.
1528 */
John Harrison5fb9de12015-05-29 17:44:07 +01001529 ret = intel_ring_begin(req, 32);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001530 if (ret)
1531 return ret;
1532
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001533 intel_ring_emit(engine,
1534 GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001535 PIPE_CONTROL_WRITE_FLUSH |
1536 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001537 intel_ring_emit(engine,
1538 engine->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1539 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1540 intel_ring_emit(engine, 0);
1541 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001542 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001543 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001544 scratch_addr += 2 * CACHELINE_BYTES;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001545 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001546 scratch_addr += 2 * CACHELINE_BYTES;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001547 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001548 scratch_addr += 2 * CACHELINE_BYTES;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001549 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001550 scratch_addr += 2 * CACHELINE_BYTES;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001551 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001552
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001553 intel_ring_emit(engine,
1554 GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001555 PIPE_CONTROL_WRITE_FLUSH |
1556 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001557 PIPE_CONTROL_NOTIFY);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001558 intel_ring_emit(engine,
1559 engine->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1560 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1561 intel_ring_emit(engine, 0);
1562 __intel_ring_advance(engine);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001563
Chris Wilsonc6df5412010-12-15 09:56:50 +00001564 return 0;
1565}
1566
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001567static void
1568gen6_seqno_barrier(struct intel_engine_cs *engine)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001569{
Chris Wilsone32da7a2016-04-27 09:02:01 +01001570 struct drm_i915_private *dev_priv = engine->dev->dev_private;
1571
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001572 /* Workaround to force correct ordering between irq and seqno writes on
1573 * ivb (and maybe also on snb) by reading from a CS register (like
Chris Wilson9b9ed302016-04-09 10:57:53 +01001574 * ACTHD) before reading the status page.
1575 *
1576 * Note that this effectively stalls the read by the time it takes to
1577 * do a memory transaction, which more or less ensures that the write
1578 * from the GPU has sufficient time to invalidate the CPU cacheline.
1579 * Alternatively we could delay the interrupt from the CS ring to give
1580 * the write time to land, but that would incur a delay after every
1581 * batch i.e. much more frequent than a delay when waiting for the
1582 * interrupt (with the same net latency).
Chris Wilsone32da7a2016-04-27 09:02:01 +01001583 *
1584 * Also note that to prevent whole machine hangs on gen7, we have to
1585 * take the spinlock to guard against concurrent cacheline access.
Chris Wilson9b9ed302016-04-09 10:57:53 +01001586 */
Chris Wilsone32da7a2016-04-27 09:02:01 +01001587 spin_lock_irq(&dev_priv->uncore.lock);
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001588 POSTING_READ_FW(RING_ACTHD(engine->mmio_base));
Chris Wilsone32da7a2016-04-27 09:02:01 +01001589 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001590}
1591
1592static u32
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001593ring_get_seqno(struct intel_engine_cs *engine)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001594{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001595 return intel_read_status_page(engine, I915_GEM_HWS_INDEX);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001596}
1597
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001598static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001599ring_set_seqno(struct intel_engine_cs *engine, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001600{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001601 intel_write_status_page(engine, I915_GEM_HWS_INDEX, seqno);
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001602}
1603
Chris Wilsonc6df5412010-12-15 09:56:50 +00001604static u32
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001605pc_render_get_seqno(struct intel_engine_cs *engine)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001606{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001607 return engine->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001608}
1609
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001610static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001611pc_render_set_seqno(struct intel_engine_cs *engine, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001612{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001613 engine->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001614}
1615
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001616static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001617gen5_ring_get_irq(struct intel_engine_cs *engine)
Daniel Vettere48d8632012-04-11 22:12:54 +02001618{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001619 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001620 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001621 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001622
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001623 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Daniel Vettere48d8632012-04-11 22:12:54 +02001624 return false;
1625
Chris Wilson7338aef2012-04-24 21:48:47 +01001626 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001627 if (engine->irq_refcount++ == 0)
1628 gen5_enable_gt_irq(dev_priv, engine->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001629 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001630
1631 return true;
1632}
1633
1634static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001635gen5_ring_put_irq(struct intel_engine_cs *engine)
Daniel Vettere48d8632012-04-11 22:12:54 +02001636{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001637 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001638 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001639 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001640
Chris Wilson7338aef2012-04-24 21:48:47 +01001641 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001642 if (--engine->irq_refcount == 0)
1643 gen5_disable_gt_irq(dev_priv, engine->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001644 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001645}
1646
1647static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001648i9xx_ring_get_irq(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001649{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001650 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001651 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001652 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001653
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001654 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001655 return false;
1656
Chris Wilson7338aef2012-04-24 21:48:47 +01001657 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001658 if (engine->irq_refcount++ == 0) {
1659 dev_priv->irq_mask &= ~engine->irq_enable_mask;
Daniel Vetterf637fde2012-04-11 22:12:59 +02001660 I915_WRITE(IMR, dev_priv->irq_mask);
1661 POSTING_READ(IMR);
1662 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001663 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001664
1665 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001666}
1667
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001668static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001669i9xx_ring_put_irq(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001670{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001671 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001672 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001673 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001674
Chris Wilson7338aef2012-04-24 21:48:47 +01001675 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001676 if (--engine->irq_refcount == 0) {
1677 dev_priv->irq_mask |= engine->irq_enable_mask;
Daniel Vetterf637fde2012-04-11 22:12:59 +02001678 I915_WRITE(IMR, dev_priv->irq_mask);
1679 POSTING_READ(IMR);
1680 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001681 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001682}
1683
Chris Wilsonc2798b12012-04-22 21:13:57 +01001684static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001685i8xx_ring_get_irq(struct intel_engine_cs *engine)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001686{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001687 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001688 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001689 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001690
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001691 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonc2798b12012-04-22 21:13:57 +01001692 return false;
1693
Chris Wilson7338aef2012-04-24 21:48:47 +01001694 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001695 if (engine->irq_refcount++ == 0) {
1696 dev_priv->irq_mask &= ~engine->irq_enable_mask;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001697 I915_WRITE16(IMR, dev_priv->irq_mask);
1698 POSTING_READ16(IMR);
1699 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001700 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001701
1702 return true;
1703}
1704
1705static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001706i8xx_ring_put_irq(struct intel_engine_cs *engine)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001707{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001708 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001709 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001710 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001711
Chris Wilson7338aef2012-04-24 21:48:47 +01001712 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001713 if (--engine->irq_refcount == 0) {
1714 dev_priv->irq_mask |= engine->irq_enable_mask;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001715 I915_WRITE16(IMR, dev_priv->irq_mask);
1716 POSTING_READ16(IMR);
1717 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001718 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001719}
1720
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001721static int
John Harrisona84c3ae2015-05-29 17:43:57 +01001722bsd_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson78501ea2010-10-27 12:18:21 +01001723 u32 invalidate_domains,
1724 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001725{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001726 struct intel_engine_cs *engine = req->engine;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001727 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001728
John Harrison5fb9de12015-05-29 17:44:07 +01001729 ret = intel_ring_begin(req, 2);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001730 if (ret)
1731 return ret;
1732
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001733 intel_ring_emit(engine, MI_FLUSH);
1734 intel_ring_emit(engine, MI_NOOP);
1735 intel_ring_advance(engine);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001736 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001737}
1738
Chris Wilson3cce4692010-10-27 16:11:02 +01001739static int
John Harrisonee044a82015-05-29 17:44:00 +01001740i9xx_add_request(struct drm_i915_gem_request *req)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001741{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001742 struct intel_engine_cs *engine = req->engine;
Chris Wilson3cce4692010-10-27 16:11:02 +01001743 int ret;
1744
John Harrison5fb9de12015-05-29 17:44:07 +01001745 ret = intel_ring_begin(req, 4);
Chris Wilson3cce4692010-10-27 16:11:02 +01001746 if (ret)
1747 return ret;
Chris Wilson6f392d52010-08-07 11:01:22 +01001748
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001749 intel_ring_emit(engine, MI_STORE_DWORD_INDEX);
1750 intel_ring_emit(engine,
1751 I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1752 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1753 intel_ring_emit(engine, MI_USER_INTERRUPT);
1754 __intel_ring_advance(engine);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001755
Chris Wilson3cce4692010-10-27 16:11:02 +01001756 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001757}
1758
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001759static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001760gen6_ring_get_irq(struct intel_engine_cs *engine)
Chris Wilson0f468322011-01-04 17:35:21 +00001761{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001762 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001763 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001764 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001765
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001766 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1767 return false;
Chris Wilson0f468322011-01-04 17:35:21 +00001768
Chris Wilson7338aef2012-04-24 21:48:47 +01001769 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001770 if (engine->irq_refcount++ == 0) {
1771 if (HAS_L3_DPF(dev) && engine->id == RCS)
1772 I915_WRITE_IMR(engine,
1773 ~(engine->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001774 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001775 else
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001776 I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
1777 gen5_enable_gt_irq(dev_priv, engine->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001778 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001779 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001780
1781 return true;
1782}
1783
1784static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001785gen6_ring_put_irq(struct intel_engine_cs *engine)
Chris Wilson0f468322011-01-04 17:35:21 +00001786{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001787 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001788 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001789 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001790
Chris Wilson7338aef2012-04-24 21:48:47 +01001791 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001792 if (--engine->irq_refcount == 0) {
1793 if (HAS_L3_DPF(dev) && engine->id == RCS)
1794 I915_WRITE_IMR(engine, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001795 else
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001796 I915_WRITE_IMR(engine, ~0);
1797 gen5_disable_gt_irq(dev_priv, engine->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001798 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001799 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001800}
1801
Ben Widawskya19d2932013-05-28 19:22:30 -07001802static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001803hsw_vebox_get_irq(struct intel_engine_cs *engine)
Ben Widawskya19d2932013-05-28 19:22:30 -07001804{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001805 struct drm_device *dev = engine->dev;
Ben Widawskya19d2932013-05-28 19:22:30 -07001806 struct drm_i915_private *dev_priv = dev->dev_private;
1807 unsigned long flags;
1808
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001809 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskya19d2932013-05-28 19:22:30 -07001810 return false;
1811
Daniel Vetter59cdb632013-07-04 23:35:28 +02001812 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001813 if (engine->irq_refcount++ == 0) {
1814 I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
1815 gen6_enable_pm_irq(dev_priv, engine->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001816 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001817 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001818
1819 return true;
1820}
1821
1822static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001823hsw_vebox_put_irq(struct intel_engine_cs *engine)
Ben Widawskya19d2932013-05-28 19:22:30 -07001824{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001825 struct drm_device *dev = engine->dev;
Ben Widawskya19d2932013-05-28 19:22:30 -07001826 struct drm_i915_private *dev_priv = dev->dev_private;
1827 unsigned long flags;
1828
Daniel Vetter59cdb632013-07-04 23:35:28 +02001829 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001830 if (--engine->irq_refcount == 0) {
1831 I915_WRITE_IMR(engine, ~0);
1832 gen6_disable_pm_irq(dev_priv, engine->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001833 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001834 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001835}
1836
Ben Widawskyabd58f02013-11-02 21:07:09 -07001837static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001838gen8_ring_get_irq(struct intel_engine_cs *engine)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001839{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001840 struct drm_device *dev = engine->dev;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001841 struct drm_i915_private *dev_priv = dev->dev_private;
1842 unsigned long flags;
1843
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001844 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07001845 return false;
1846
1847 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001848 if (engine->irq_refcount++ == 0) {
1849 if (HAS_L3_DPF(dev) && engine->id == RCS) {
1850 I915_WRITE_IMR(engine,
1851 ~(engine->irq_enable_mask |
Ben Widawskyabd58f02013-11-02 21:07:09 -07001852 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1853 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001854 I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001855 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001856 POSTING_READ(RING_IMR(engine->mmio_base));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001857 }
1858 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1859
1860 return true;
1861}
1862
1863static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001864gen8_ring_put_irq(struct intel_engine_cs *engine)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001865{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001866 struct drm_device *dev = engine->dev;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001867 struct drm_i915_private *dev_priv = dev->dev_private;
1868 unsigned long flags;
1869
1870 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001871 if (--engine->irq_refcount == 0) {
1872 if (HAS_L3_DPF(dev) && engine->id == RCS) {
1873 I915_WRITE_IMR(engine,
Ben Widawskyabd58f02013-11-02 21:07:09 -07001874 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1875 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001876 I915_WRITE_IMR(engine, ~0);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001877 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001878 POSTING_READ(RING_IMR(engine->mmio_base));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001879 }
1880 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1881}
1882
Zou Nan haid1b851f2010-05-21 09:08:57 +08001883static int
John Harrison53fddaf2015-05-29 17:44:02 +01001884i965_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001885 u64 offset, u32 length,
John Harrison8e004ef2015-02-13 11:48:10 +00001886 unsigned dispatch_flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001887{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001888 struct intel_engine_cs *engine = req->engine;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001889 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001890
John Harrison5fb9de12015-05-29 17:44:07 +01001891 ret = intel_ring_begin(req, 2);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001892 if (ret)
1893 return ret;
1894
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001895 intel_ring_emit(engine,
Chris Wilson65f56872012-04-17 16:38:12 +01001896 MI_BATCH_BUFFER_START |
1897 MI_BATCH_GTT |
John Harrison8e004ef2015-02-13 11:48:10 +00001898 (dispatch_flags & I915_DISPATCH_SECURE ?
1899 0 : MI_BATCH_NON_SECURE_I965));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001900 intel_ring_emit(engine, offset);
1901 intel_ring_advance(engine);
Chris Wilson78501ea2010-10-27 12:18:21 +01001902
Zou Nan haid1b851f2010-05-21 09:08:57 +08001903 return 0;
1904}
1905
Daniel Vetterb45305f2012-12-17 16:21:27 +01001906/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1907#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001908#define I830_TLB_ENTRIES (2)
1909#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001910static int
John Harrison53fddaf2015-05-29 17:44:02 +01001911i830_dispatch_execbuffer(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00001912 u64 offset, u32 len,
1913 unsigned dispatch_flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001914{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001915 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001916 u32 cs_offset = engine->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001917 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001918
John Harrison5fb9de12015-05-29 17:44:07 +01001919 ret = intel_ring_begin(req, 6);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001920 if (ret)
1921 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001922
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001923 /* Evict the invalid PTE TLBs */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001924 intel_ring_emit(engine, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1925 intel_ring_emit(engine, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1926 intel_ring_emit(engine, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1927 intel_ring_emit(engine, cs_offset);
1928 intel_ring_emit(engine, 0xdeadbeef);
1929 intel_ring_emit(engine, MI_NOOP);
1930 intel_ring_advance(engine);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001931
John Harrison8e004ef2015-02-13 11:48:10 +00001932 if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001933 if (len > I830_BATCH_LIMIT)
1934 return -ENOSPC;
1935
John Harrison5fb9de12015-05-29 17:44:07 +01001936 ret = intel_ring_begin(req, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001937 if (ret)
1938 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001939
1940 /* Blit the batch (which has now all relocs applied) to the
1941 * stable batch scratch bo area (so that the CS never
1942 * stumbles over its tlb invalidation bug) ...
1943 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001944 intel_ring_emit(engine, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1945 intel_ring_emit(engine,
1946 BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
1947 intel_ring_emit(engine, DIV_ROUND_UP(len, 4096) << 16 | 4096);
1948 intel_ring_emit(engine, cs_offset);
1949 intel_ring_emit(engine, 4096);
1950 intel_ring_emit(engine, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001951
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001952 intel_ring_emit(engine, MI_FLUSH);
1953 intel_ring_emit(engine, MI_NOOP);
1954 intel_ring_advance(engine);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001955
1956 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001957 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001958 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001959
Ville Syrjälä9d611c02015-12-14 18:23:49 +02001960 ret = intel_ring_begin(req, 2);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001961 if (ret)
1962 return ret;
1963
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001964 intel_ring_emit(engine, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1965 intel_ring_emit(engine, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1966 0 : MI_BATCH_NON_SECURE));
1967 intel_ring_advance(engine);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001968
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001969 return 0;
1970}
1971
1972static int
John Harrison53fddaf2015-05-29 17:44:02 +01001973i915_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001974 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00001975 unsigned dispatch_flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001976{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001977 struct intel_engine_cs *engine = req->engine;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001978 int ret;
1979
John Harrison5fb9de12015-05-29 17:44:07 +01001980 ret = intel_ring_begin(req, 2);
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001981 if (ret)
1982 return ret;
1983
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001984 intel_ring_emit(engine, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1985 intel_ring_emit(engine, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1986 0 : MI_BATCH_NON_SECURE));
1987 intel_ring_advance(engine);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001988
Eric Anholt62fdfea2010-05-21 13:26:39 -07001989 return 0;
1990}
1991
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001992static void cleanup_phys_status_page(struct intel_engine_cs *engine)
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02001993{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001994 struct drm_i915_private *dev_priv = to_i915(engine->dev);
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02001995
1996 if (!dev_priv->status_page_dmah)
1997 return;
1998
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001999 drm_pci_free(engine->dev, dev_priv->status_page_dmah);
2000 engine->status_page.page_addr = NULL;
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002001}
2002
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002003static void cleanup_status_page(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002004{
Chris Wilson05394f32010-11-08 19:18:58 +00002005 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002006
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002007 obj = engine->status_page.obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002008 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002009 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002010
Chris Wilson9da3da62012-06-01 15:20:22 +01002011 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002012 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002013 drm_gem_object_unreference(&obj->base);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002014 engine->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002015}
2016
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002017static int init_status_page(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002018{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002019 struct drm_i915_gem_object *obj = engine->status_page.obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002020
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002021 if (obj == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04002022 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01002023 int ret;
2024
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002025 obj = i915_gem_alloc_object(engine->dev, 4096);
Chris Wilsone3efda42014-04-09 09:19:41 +01002026 if (obj == NULL) {
2027 DRM_ERROR("Failed to allocate status page\n");
2028 return -ENOMEM;
2029 }
2030
2031 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2032 if (ret)
2033 goto err_unref;
2034
Chris Wilson1f767e02014-07-03 17:33:03 -04002035 flags = 0;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002036 if (!HAS_LLC(engine->dev))
Chris Wilson1f767e02014-07-03 17:33:03 -04002037 /* On g33, we cannot place HWS above 256MiB, so
2038 * restrict its pinning to the low mappable arena.
2039 * Though this restriction is not documented for
2040 * gen4, gen5, or byt, they also behave similarly
2041 * and hang if the HWS is placed at the top of the
2042 * GTT. To generalise, it appears that all !llc
2043 * platforms have issues with us placing the HWS
2044 * above the mappable region (even though we never
2045 * actualy map it).
2046 */
2047 flags |= PIN_MAPPABLE;
2048 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01002049 if (ret) {
2050err_unref:
2051 drm_gem_object_unreference(&obj->base);
2052 return ret;
2053 }
2054
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002055 engine->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002056 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01002057
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002058 engine->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
2059 engine->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
2060 memset(engine->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002061
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002062 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002063 engine->name, engine->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002064
2065 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002066}
2067
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002068static int init_phys_status_page(struct intel_engine_cs *engine)
Chris Wilson6b8294a2012-11-16 11:43:20 +00002069{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002070 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002071
2072 if (!dev_priv->status_page_dmah) {
2073 dev_priv->status_page_dmah =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002074 drm_pci_alloc(engine->dev, PAGE_SIZE, PAGE_SIZE);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002075 if (!dev_priv->status_page_dmah)
2076 return -ENOMEM;
2077 }
2078
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002079 engine->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
2080 memset(engine->status_page.page_addr, 0, PAGE_SIZE);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002081
2082 return 0;
2083}
2084
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002085void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
2086{
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002087 if (HAS_LLC(ringbuf->obj->base.dev) && !ringbuf->obj->stolen)
Chris Wilson0a798eb2016-04-08 12:11:11 +01002088 i915_gem_object_unpin_map(ringbuf->obj);
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002089 else
2090 iounmap(ringbuf->virtual_start);
Dave Gordon83052162016-04-12 14:46:16 +01002091 ringbuf->virtual_start = NULL;
Tvrtko Ursulin0eb973d2016-01-15 15:10:28 +00002092 ringbuf->vma = NULL;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002093 i915_gem_object_ggtt_unpin(ringbuf->obj);
2094}
2095
2096int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
2097 struct intel_ringbuffer *ringbuf)
2098{
2099 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002100 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002101 struct drm_i915_gem_object *obj = ringbuf->obj;
Chris Wilsona687a432016-04-13 17:35:11 +01002102 /* Ring wraparound at offset 0 sometimes hangs. No idea why. */
2103 unsigned flags = PIN_OFFSET_BIAS | 4096;
Dave Gordon83052162016-04-12 14:46:16 +01002104 void *addr;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002105 int ret;
2106
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002107 if (HAS_LLC(dev_priv) && !obj->stolen) {
Chris Wilsona687a432016-04-13 17:35:11 +01002108 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, flags);
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002109 if (ret)
2110 return ret;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002111
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002112 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsond2cad532016-04-08 12:11:10 +01002113 if (ret)
2114 goto err_unpin;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002115
Dave Gordon83052162016-04-12 14:46:16 +01002116 addr = i915_gem_object_pin_map(obj);
2117 if (IS_ERR(addr)) {
2118 ret = PTR_ERR(addr);
Chris Wilsond2cad532016-04-08 12:11:10 +01002119 goto err_unpin;
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002120 }
2121 } else {
Chris Wilsona687a432016-04-13 17:35:11 +01002122 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE,
2123 flags | PIN_MAPPABLE);
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002124 if (ret)
2125 return ret;
2126
2127 ret = i915_gem_object_set_to_gtt_domain(obj, true);
Chris Wilsond2cad532016-04-08 12:11:10 +01002128 if (ret)
2129 goto err_unpin;
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002130
Daniele Ceraolo Spurioff3dc082016-01-27 15:43:49 +00002131 /* Access through the GTT requires the device to be awake. */
2132 assert_rpm_wakelock_held(dev_priv);
2133
Dave Gordon83052162016-04-12 14:46:16 +01002134 addr = ioremap_wc(ggtt->mappable_base +
2135 i915_gem_obj_ggtt_offset(obj), ringbuf->size);
2136 if (addr == NULL) {
Chris Wilsond2cad532016-04-08 12:11:10 +01002137 ret = -ENOMEM;
2138 goto err_unpin;
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002139 }
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002140 }
2141
Dave Gordon83052162016-04-12 14:46:16 +01002142 ringbuf->virtual_start = addr;
Tvrtko Ursulin0eb973d2016-01-15 15:10:28 +00002143 ringbuf->vma = i915_gem_obj_to_ggtt(obj);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002144 return 0;
Chris Wilsond2cad532016-04-08 12:11:10 +01002145
2146err_unpin:
2147 i915_gem_object_ggtt_unpin(obj);
2148 return ret;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002149}
2150
Chris Wilson01101fa2015-09-03 13:01:39 +01002151static void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01002152{
Oscar Mateo2919d292014-07-03 16:28:02 +01002153 drm_gem_object_unreference(&ringbuf->obj->base);
2154 ringbuf->obj = NULL;
2155}
2156
Chris Wilson01101fa2015-09-03 13:01:39 +01002157static int intel_alloc_ringbuffer_obj(struct drm_device *dev,
2158 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01002159{
Chris Wilsone3efda42014-04-09 09:19:41 +01002160 struct drm_i915_gem_object *obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002161
2162 obj = NULL;
2163 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002164 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01002165 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002166 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01002167 if (obj == NULL)
2168 return -ENOMEM;
2169
Akash Goel24f3a8c2014-06-17 10:59:42 +05302170 /* mark ring buffers as read-only from GPU side by default */
2171 obj->gt_ro = 1;
2172
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002173 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002174
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002175 return 0;
Chris Wilsone3efda42014-04-09 09:19:41 +01002176}
2177
Chris Wilson01101fa2015-09-03 13:01:39 +01002178struct intel_ringbuffer *
2179intel_engine_create_ringbuffer(struct intel_engine_cs *engine, int size)
2180{
2181 struct intel_ringbuffer *ring;
2182 int ret;
2183
2184 ring = kzalloc(sizeof(*ring), GFP_KERNEL);
Chris Wilson608c1a52015-09-03 13:01:40 +01002185 if (ring == NULL) {
2186 DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s\n",
2187 engine->name);
Chris Wilson01101fa2015-09-03 13:01:39 +01002188 return ERR_PTR(-ENOMEM);
Chris Wilson608c1a52015-09-03 13:01:40 +01002189 }
Chris Wilson01101fa2015-09-03 13:01:39 +01002190
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002191 ring->engine = engine;
Chris Wilson608c1a52015-09-03 13:01:40 +01002192 list_add(&ring->link, &engine->buffers);
Chris Wilson01101fa2015-09-03 13:01:39 +01002193
2194 ring->size = size;
2195 /* Workaround an erratum on the i830 which causes a hang if
2196 * the TAIL pointer points to within the last 2 cachelines
2197 * of the buffer.
2198 */
2199 ring->effective_size = size;
2200 if (IS_I830(engine->dev) || IS_845G(engine->dev))
2201 ring->effective_size -= 2 * CACHELINE_BYTES;
2202
2203 ring->last_retired_head = -1;
2204 intel_ring_update_space(ring);
2205
2206 ret = intel_alloc_ringbuffer_obj(engine->dev, ring);
2207 if (ret) {
Chris Wilson608c1a52015-09-03 13:01:40 +01002208 DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s: %d\n",
2209 engine->name, ret);
2210 list_del(&ring->link);
Chris Wilson01101fa2015-09-03 13:01:39 +01002211 kfree(ring);
2212 return ERR_PTR(ret);
2213 }
2214
2215 return ring;
2216}
2217
2218void
2219intel_ringbuffer_free(struct intel_ringbuffer *ring)
2220{
2221 intel_destroy_ringbuffer_obj(ring);
Chris Wilson608c1a52015-09-03 13:01:40 +01002222 list_del(&ring->link);
Chris Wilson01101fa2015-09-03 13:01:39 +01002223 kfree(ring);
2224}
2225
Ben Widawskyc43b5632012-04-16 14:07:40 -07002226static int intel_init_ring_buffer(struct drm_device *dev,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002227 struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002228{
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002229 struct intel_ringbuffer *ringbuf;
Chris Wilsondd785e32010-08-07 11:01:34 +01002230 int ret;
2231
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002232 WARN_ON(engine->buffer);
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002233
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002234 engine->dev = dev;
2235 INIT_LIST_HEAD(&engine->active_list);
2236 INIT_LIST_HEAD(&engine->request_list);
2237 INIT_LIST_HEAD(&engine->execlist_queue);
2238 INIT_LIST_HEAD(&engine->buffers);
2239 i915_gem_batch_pool_init(dev, &engine->batch_pool);
2240 memset(engine->semaphore.sync_seqno, 0,
2241 sizeof(engine->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00002242
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002243 init_waitqueue_head(&engine->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002244
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002245 ringbuf = intel_engine_create_ringbuffer(engine, 32 * PAGE_SIZE);
Dave Gordonb0366a52015-12-08 15:02:36 +00002246 if (IS_ERR(ringbuf)) {
2247 ret = PTR_ERR(ringbuf);
2248 goto error;
2249 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002250 engine->buffer = ringbuf;
Chris Wilson01101fa2015-09-03 13:01:39 +01002251
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002252 if (I915_NEED_GFX_HWS(dev)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002253 ret = init_status_page(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002254 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002255 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002256 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002257 WARN_ON(engine->id != RCS);
2258 ret = init_phys_status_page(engine);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002259 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002260 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002261 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002262
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002263 ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
2264 if (ret) {
2265 DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002266 engine->name, ret);
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002267 intel_destroy_ringbuffer_obj(ringbuf);
2268 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002269 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002270
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002271 ret = i915_cmd_parser_init_ring(engine);
Brad Volkin44e895a2014-05-10 14:10:43 -07002272 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002273 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08002274
Oscar Mateo8ee14972014-05-22 14:13:34 +01002275 return 0;
2276
2277error:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002278 intel_cleanup_engine(engine);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002279 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002280}
2281
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002282void intel_cleanup_engine(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002283{
John Harrison6402c332014-10-31 12:00:26 +00002284 struct drm_i915_private *dev_priv;
Chris Wilson33626e62010-10-29 16:18:36 +01002285
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002286 if (!intel_engine_initialized(engine))
Eric Anholt62fdfea2010-05-21 13:26:39 -07002287 return;
2288
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002289 dev_priv = to_i915(engine->dev);
John Harrison6402c332014-10-31 12:00:26 +00002290
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002291 if (engine->buffer) {
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002292 intel_stop_engine(engine);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002293 WARN_ON(!IS_GEN2(engine->dev) && (I915_READ_MODE(engine) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01002294
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002295 intel_unpin_ringbuffer_obj(engine->buffer);
2296 intel_ringbuffer_free(engine->buffer);
2297 engine->buffer = NULL;
Dave Gordonb0366a52015-12-08 15:02:36 +00002298 }
Chris Wilson78501ea2010-10-27 12:18:21 +01002299
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002300 if (engine->cleanup)
2301 engine->cleanup(engine);
Zou Nan hai8d192152010-11-02 16:31:01 +08002302
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002303 if (I915_NEED_GFX_HWS(engine->dev)) {
2304 cleanup_status_page(engine);
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002305 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002306 WARN_ON(engine->id != RCS);
2307 cleanup_phys_status_page(engine);
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002308 }
Brad Volkin44e895a2014-05-10 14:10:43 -07002309
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002310 i915_cmd_parser_fini_ring(engine);
2311 i915_gem_batch_pool_fini(&engine->batch_pool);
2312 engine->dev = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002313}
2314
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002315int intel_engine_idle(struct intel_engine_cs *engine)
Chris Wilson3e960502012-11-27 16:22:54 +00002316{
Daniel Vettera4b3a572014-11-26 14:17:05 +01002317 struct drm_i915_gem_request *req;
Chris Wilson3e960502012-11-27 16:22:54 +00002318
Chris Wilson3e960502012-11-27 16:22:54 +00002319 /* Wait upon the last request to be completed */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002320 if (list_empty(&engine->request_list))
Chris Wilson3e960502012-11-27 16:22:54 +00002321 return 0;
2322
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002323 req = list_entry(engine->request_list.prev,
2324 struct drm_i915_gem_request,
2325 list);
Chris Wilson3e960502012-11-27 16:22:54 +00002326
Chris Wilsonb4716182015-04-27 13:41:17 +01002327 /* Make sure we do not trigger any retires */
2328 return __i915_wait_request(req,
Chris Wilsonc19ae982016-04-13 17:35:03 +01002329 req->i915->mm.interruptible,
Chris Wilsonb4716182015-04-27 13:41:17 +01002330 NULL, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00002331}
2332
John Harrison6689cb22015-03-19 12:30:08 +00002333int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
Chris Wilson9d7730912012-11-27 16:22:52 +00002334{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002335 request->ringbuf = request->engine->buffer;
John Harrison9eba5d42014-11-24 18:49:23 +00002336 return 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002337}
2338
John Harrisonccd98fe2015-05-29 17:44:09 +01002339int intel_ring_reserve_space(struct drm_i915_gem_request *request)
2340{
2341 /*
2342 * The first call merely notes the reserve request and is common for
2343 * all back ends. The subsequent localised _begin() call actually
2344 * ensures that the reservation is available. Without the begin, if
2345 * the request creator immediately submitted the request without
2346 * adding any commands to it then there might not actually be
2347 * sufficient room for the submission commands.
2348 */
2349 intel_ring_reserved_space_reserve(request->ringbuf, MIN_SPACE_FOR_ADD_REQUEST);
2350
2351 return intel_ring_begin(request, 0);
2352}
2353
John Harrison29b1b412015-06-18 13:10:09 +01002354void intel_ring_reserved_space_reserve(struct intel_ringbuffer *ringbuf, int size)
2355{
Chris Wilson92dcc672016-04-28 09:56:46 +01002356 GEM_BUG_ON(ringbuf->reserved_size);
John Harrison29b1b412015-06-18 13:10:09 +01002357 ringbuf->reserved_size = size;
John Harrison29b1b412015-06-18 13:10:09 +01002358}
2359
2360void intel_ring_reserved_space_cancel(struct intel_ringbuffer *ringbuf)
2361{
Chris Wilson92dcc672016-04-28 09:56:46 +01002362 GEM_BUG_ON(!ringbuf->reserved_size);
John Harrison29b1b412015-06-18 13:10:09 +01002363 ringbuf->reserved_size = 0;
John Harrison29b1b412015-06-18 13:10:09 +01002364}
2365
2366void intel_ring_reserved_space_use(struct intel_ringbuffer *ringbuf)
2367{
Chris Wilson92dcc672016-04-28 09:56:46 +01002368 GEM_BUG_ON(!ringbuf->reserved_size);
2369 ringbuf->reserved_size = 0;
John Harrison29b1b412015-06-18 13:10:09 +01002370}
2371
2372void intel_ring_reserved_space_end(struct intel_ringbuffer *ringbuf)
2373{
Chris Wilson92dcc672016-04-28 09:56:46 +01002374 GEM_BUG_ON(ringbuf->reserved_size);
John Harrison29b1b412015-06-18 13:10:09 +01002375}
2376
Chris Wilson92dcc672016-04-28 09:56:46 +01002377static int wait_for_space(struct drm_i915_gem_request *req, int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002378{
Chris Wilson92dcc672016-04-28 09:56:46 +01002379 struct intel_ringbuffer *ringbuf = req->ringbuf;
2380 struct intel_engine_cs *engine = req->engine;
2381 struct drm_i915_gem_request *target;
2382
2383 intel_ring_update_space(ringbuf);
2384 if (ringbuf->space >= bytes)
2385 return 0;
2386
2387 /*
2388 * Space is reserved in the ringbuffer for finalising the request,
2389 * as that cannot be allowed to fail. During request finalisation,
2390 * reserved_space is set to 0 to stop the overallocation and the
2391 * assumption is that then we never need to wait (which has the
2392 * risk of failing with EINTR).
2393 *
2394 * See also i915_gem_request_alloc() and i915_add_request().
2395 */
2396 GEM_BUG_ON(!ringbuf->reserved_size);
2397
2398 list_for_each_entry(target, &engine->request_list, list) {
2399 unsigned space;
2400
2401 /*
2402 * The request queue is per-engine, so can contain requests
2403 * from multiple ringbuffers. Here, we must ignore any that
2404 * aren't from the ringbuffer we're considering.
2405 */
2406 if (target->ringbuf != ringbuf)
2407 continue;
2408
2409 /* Would completion of this request free enough space? */
2410 space = __intel_ring_space(target->postfix, ringbuf->tail,
2411 ringbuf->size);
2412 if (space >= bytes)
2413 break;
2414 }
2415
2416 if (WARN_ON(&target->list == &engine->request_list))
2417 return -ENOSPC;
2418
2419 return i915_wait_request(target);
2420}
2421
2422int intel_ring_begin(struct drm_i915_gem_request *req, int num_dwords)
2423{
2424 struct intel_ringbuffer *ringbuf = req->ringbuf;
John Harrison79bbcc22015-06-30 12:40:55 +01002425 int remain_actual = ringbuf->size - ringbuf->tail;
Chris Wilson92dcc672016-04-28 09:56:46 +01002426 int remain_usable = ringbuf->effective_size - ringbuf->tail;
2427 int bytes = num_dwords * sizeof(u32);
2428 int total_bytes, wait_bytes;
John Harrison79bbcc22015-06-30 12:40:55 +01002429 bool need_wrap = false;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002430
Chris Wilson92dcc672016-04-28 09:56:46 +01002431 total_bytes = bytes + ringbuf->reserved_size;
John Harrison29b1b412015-06-18 13:10:09 +01002432
John Harrison79bbcc22015-06-30 12:40:55 +01002433 if (unlikely(bytes > remain_usable)) {
2434 /*
2435 * Not enough space for the basic request. So need to flush
2436 * out the remainder and then wait for base + reserved.
2437 */
2438 wait_bytes = remain_actual + total_bytes;
2439 need_wrap = true;
Chris Wilson92dcc672016-04-28 09:56:46 +01002440 } else if (unlikely(total_bytes > remain_usable)) {
2441 /*
2442 * The base request will fit but the reserved space
2443 * falls off the end. So we don't need an immediate wrap
2444 * and only need to effectively wait for the reserved
2445 * size space from the start of ringbuffer.
2446 */
2447 wait_bytes = remain_actual + ringbuf->reserved_size;
John Harrison79bbcc22015-06-30 12:40:55 +01002448 } else {
Chris Wilson92dcc672016-04-28 09:56:46 +01002449 /* No wrapping required, just waiting. */
2450 wait_bytes = total_bytes;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002451 }
2452
Chris Wilson92dcc672016-04-28 09:56:46 +01002453 if (wait_bytes > ringbuf->space) {
2454 int ret = wait_for_space(req, wait_bytes);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002455 if (unlikely(ret))
2456 return ret;
John Harrison79bbcc22015-06-30 12:40:55 +01002457
Chris Wilson92dcc672016-04-28 09:56:46 +01002458 intel_ring_update_space(ringbuf);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002459 }
2460
Chris Wilson92dcc672016-04-28 09:56:46 +01002461 if (unlikely(need_wrap)) {
2462 GEM_BUG_ON(remain_actual > ringbuf->space);
2463 GEM_BUG_ON(ringbuf->tail + remain_actual > ringbuf->size);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002464
Chris Wilson92dcc672016-04-28 09:56:46 +01002465 /* Fill the tail with MI_NOOP */
2466 memset(ringbuf->virtual_start + ringbuf->tail,
2467 0, remain_actual);
2468 ringbuf->tail = 0;
2469 ringbuf->space -= remain_actual;
2470 }
Chris Wilson78501ea2010-10-27 12:18:21 +01002471
Chris Wilson92dcc672016-04-28 09:56:46 +01002472 ringbuf->space -= bytes;
2473 GEM_BUG_ON(ringbuf->space < 0);
Chris Wilson304d6952014-01-02 14:32:35 +00002474 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002475}
2476
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002477/* Align the ring tail to a cacheline boundary */
John Harrisonbba09b12015-05-29 17:44:06 +01002478int intel_ring_cacheline_align(struct drm_i915_gem_request *req)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002479{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002480 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002481 int num_dwords = (engine->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002482 int ret;
2483
2484 if (num_dwords == 0)
2485 return 0;
2486
Chris Wilson18393f62014-04-09 09:19:40 +01002487 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
John Harrison5fb9de12015-05-29 17:44:07 +01002488 ret = intel_ring_begin(req, num_dwords);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002489 if (ret)
2490 return ret;
2491
2492 while (num_dwords--)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002493 intel_ring_emit(engine, MI_NOOP);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002494
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002495 intel_ring_advance(engine);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002496
2497 return 0;
2498}
2499
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002500void intel_ring_init_seqno(struct intel_engine_cs *engine, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002501{
Chris Wilsond04bce42016-04-07 07:29:12 +01002502 struct drm_i915_private *dev_priv = to_i915(engine->dev);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002503
Chris Wilson29dcb572016-04-07 07:29:13 +01002504 /* Our semaphore implementation is strictly monotonic (i.e. we proceed
2505 * so long as the semaphore value in the register/page is greater
2506 * than the sync value), so whenever we reset the seqno,
2507 * so long as we reset the tracking semaphore value to 0, it will
2508 * always be before the next request's seqno. If we don't reset
2509 * the semaphore value, then when the seqno moves backwards all
2510 * future waits will complete instantly (causing rendering corruption).
2511 */
Chris Wilsond04bce42016-04-07 07:29:12 +01002512 if (INTEL_INFO(dev_priv)->gen == 6 || INTEL_INFO(dev_priv)->gen == 7) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002513 I915_WRITE(RING_SYNC_0(engine->mmio_base), 0);
2514 I915_WRITE(RING_SYNC_1(engine->mmio_base), 0);
Chris Wilsond04bce42016-04-07 07:29:12 +01002515 if (HAS_VEBOX(dev_priv))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002516 I915_WRITE(RING_SYNC_2(engine->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002517 }
Chris Wilsona058d932016-04-07 07:29:15 +01002518 if (dev_priv->semaphore_obj) {
2519 struct drm_i915_gem_object *obj = dev_priv->semaphore_obj;
2520 struct page *page = i915_gem_object_get_dirty_page(obj, 0);
2521 void *semaphores = kmap(page);
2522 memset(semaphores + GEN8_SEMAPHORE_OFFSET(engine->id, 0),
2523 0, I915_NUM_ENGINES * gen8_semaphore_seqno_size);
2524 kunmap(page);
2525 }
Chris Wilson29dcb572016-04-07 07:29:13 +01002526 memset(engine->semaphore.sync_seqno, 0,
2527 sizeof(engine->semaphore.sync_seqno));
Chris Wilson297b0c52010-10-22 17:02:41 +01002528
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002529 engine->set_seqno(engine, seqno);
Chris Wilson01347122016-04-07 07:29:16 +01002530 engine->last_submitted_seqno = seqno;
Chris Wilson29dcb572016-04-07 07:29:13 +01002531
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002532 engine->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002533}
2534
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002535static void gen6_bsd_ring_write_tail(struct intel_engine_cs *engine,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002536 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002537{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002538 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002539
2540 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002541
Chris Wilson12f55812012-07-05 17:14:01 +01002542 /* Disable notification that the ring is IDLE. The GT
2543 * will then assume that it is busy and bring it out of rc6.
2544 */
2545 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2546 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2547
2548 /* Clear the context id. Here be magic! */
2549 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2550
2551 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002552 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002553 GEN6_BSD_SLEEP_INDICATOR) == 0,
2554 50))
2555 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002556
Chris Wilson12f55812012-07-05 17:14:01 +01002557 /* Now that the ring is fully powered up, update the tail */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002558 I915_WRITE_TAIL(engine, value);
2559 POSTING_READ(RING_TAIL(engine->mmio_base));
Chris Wilson12f55812012-07-05 17:14:01 +01002560
2561 /* Let the ring send IDLE messages to the GT again,
2562 * and so let it sleep to conserve power when idle.
2563 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002564 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002565 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002566}
2567
John Harrisona84c3ae2015-05-29 17:43:57 +01002568static int gen6_bsd_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskyea251322013-05-28 19:22:21 -07002569 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002570{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002571 struct intel_engine_cs *engine = req->engine;
Chris Wilson71a77e02011-02-02 12:13:49 +00002572 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002573 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002574
John Harrison5fb9de12015-05-29 17:44:07 +01002575 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002576 if (ret)
2577 return ret;
2578
Chris Wilson71a77e02011-02-02 12:13:49 +00002579 cmd = MI_FLUSH_DW;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002580 if (INTEL_INFO(engine->dev)->gen >= 8)
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002581 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002582
2583 /* We always require a command barrier so that subsequent
2584 * commands, such as breadcrumb interrupts, are strictly ordered
2585 * wrt the contents of the write cache being flushed to memory
2586 * (and thus being coherent from the CPU).
2587 */
2588 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2589
Jesse Barnes9a289772012-10-26 09:42:42 -07002590 /*
2591 * Bspec vol 1c.5 - video engine command streamer:
2592 * "If ENABLED, all TLBs will be invalidated once the flush
2593 * operation is complete. This bit is only valid when the
2594 * Post-Sync Operation field is a value of 1h or 3h."
2595 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002596 if (invalidate & I915_GEM_GPU_DOMAINS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002597 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
2598
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002599 intel_ring_emit(engine, cmd);
2600 intel_ring_emit(engine,
2601 I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
2602 if (INTEL_INFO(engine->dev)->gen >= 8) {
2603 intel_ring_emit(engine, 0); /* upper addr */
2604 intel_ring_emit(engine, 0); /* value */
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002605 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002606 intel_ring_emit(engine, 0);
2607 intel_ring_emit(engine, MI_NOOP);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002608 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002609 intel_ring_advance(engine);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002610 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002611}
2612
2613static int
John Harrison53fddaf2015-05-29 17:44:02 +01002614gen8_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002615 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002616 unsigned dispatch_flags)
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002617{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002618 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002619 bool ppgtt = USES_PPGTT(engine->dev) &&
John Harrison8e004ef2015-02-13 11:48:10 +00002620 !(dispatch_flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002621 int ret;
2622
John Harrison5fb9de12015-05-29 17:44:07 +01002623 ret = intel_ring_begin(req, 4);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002624 if (ret)
2625 return ret;
2626
2627 /* FIXME(BDW): Address space and security selectors. */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002628 intel_ring_emit(engine, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8) |
Abdiel Janulgue919032e2015-06-16 13:39:40 +03002629 (dispatch_flags & I915_DISPATCH_RS ?
2630 MI_BATCH_RESOURCE_STREAMER : 0));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002631 intel_ring_emit(engine, lower_32_bits(offset));
2632 intel_ring_emit(engine, upper_32_bits(offset));
2633 intel_ring_emit(engine, MI_NOOP);
2634 intel_ring_advance(engine);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002635
2636 return 0;
2637}
2638
2639static int
John Harrison53fddaf2015-05-29 17:44:02 +01002640hsw_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00002641 u64 offset, u32 len,
2642 unsigned dispatch_flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002643{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002644 struct intel_engine_cs *engine = req->engine;
Akshay Joshi0206e352011-08-16 15:34:10 -04002645 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002646
John Harrison5fb9de12015-05-29 17:44:07 +01002647 ret = intel_ring_begin(req, 2);
Akshay Joshi0206e352011-08-16 15:34:10 -04002648 if (ret)
2649 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002650
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002651 intel_ring_emit(engine,
Chris Wilson77072252014-09-10 12:18:27 +01002652 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002653 (dispatch_flags & I915_DISPATCH_SECURE ?
Abdiel Janulgue919032e2015-06-16 13:39:40 +03002654 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW) |
2655 (dispatch_flags & I915_DISPATCH_RS ?
2656 MI_BATCH_RESOURCE_STREAMER : 0));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002657 /* bit0-7 is the length on GEN6+ */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002658 intel_ring_emit(engine, offset);
2659 intel_ring_advance(engine);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002660
2661 return 0;
2662}
2663
2664static int
John Harrison53fddaf2015-05-29 17:44:02 +01002665gen6_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002666 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002667 unsigned dispatch_flags)
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002668{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002669 struct intel_engine_cs *engine = req->engine;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002670 int ret;
2671
John Harrison5fb9de12015-05-29 17:44:07 +01002672 ret = intel_ring_begin(req, 2);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002673 if (ret)
2674 return ret;
2675
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002676 intel_ring_emit(engine,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002677 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002678 (dispatch_flags & I915_DISPATCH_SECURE ?
2679 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002680 /* bit0-7 is the length on GEN6+ */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002681 intel_ring_emit(engine, offset);
2682 intel_ring_advance(engine);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002683
Akshay Joshi0206e352011-08-16 15:34:10 -04002684 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002685}
2686
Chris Wilson549f7362010-10-19 11:19:32 +01002687/* Blitter support (SandyBridge+) */
2688
John Harrisona84c3ae2015-05-29 17:43:57 +01002689static int gen6_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskyea251322013-05-28 19:22:21 -07002690 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002691{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002692 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002693 struct drm_device *dev = engine->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00002694 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002695 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002696
John Harrison5fb9de12015-05-29 17:44:07 +01002697 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002698 if (ret)
2699 return ret;
2700
Chris Wilson71a77e02011-02-02 12:13:49 +00002701 cmd = MI_FLUSH_DW;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002702 if (INTEL_INFO(dev)->gen >= 8)
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002703 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002704
2705 /* We always require a command barrier so that subsequent
2706 * commands, such as breadcrumb interrupts, are strictly ordered
2707 * wrt the contents of the write cache being flushed to memory
2708 * (and thus being coherent from the CPU).
2709 */
2710 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2711
Jesse Barnes9a289772012-10-26 09:42:42 -07002712 /*
2713 * Bspec vol 1c.3 - blitter engine command streamer:
2714 * "If ENABLED, all TLBs will be invalidated once the flush
2715 * operation is complete. This bit is only valid when the
2716 * Post-Sync Operation field is a value of 1h or 3h."
2717 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002718 if (invalidate & I915_GEM_DOMAIN_RENDER)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002719 cmd |= MI_INVALIDATE_TLB;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002720 intel_ring_emit(engine, cmd);
2721 intel_ring_emit(engine,
2722 I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002723 if (INTEL_INFO(dev)->gen >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002724 intel_ring_emit(engine, 0); /* upper addr */
2725 intel_ring_emit(engine, 0); /* value */
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002726 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002727 intel_ring_emit(engine, 0);
2728 intel_ring_emit(engine, MI_NOOP);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002729 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002730 intel_ring_advance(engine);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002731
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002732 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002733}
2734
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002735int intel_init_render_ring_buffer(struct drm_device *dev)
2736{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002737 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002738 struct intel_engine_cs *engine = &dev_priv->engine[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002739 struct drm_i915_gem_object *obj;
2740 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002741
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002742 engine->name = "render ring";
2743 engine->id = RCS;
2744 engine->exec_id = I915_EXEC_RENDER;
Chris Wilson83e53802016-04-29 13:18:23 +01002745 engine->hw_id = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002746 engine->mmio_base = RENDER_RING_BASE;
Daniel Vetter59465b52012-04-11 22:12:48 +02002747
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002748 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002749 if (i915_semaphore_is_enabled(dev)) {
2750 obj = i915_gem_alloc_object(dev, 4096);
2751 if (obj == NULL) {
2752 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2753 i915.semaphores = 0;
2754 } else {
2755 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2756 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2757 if (ret != 0) {
2758 drm_gem_object_unreference(&obj->base);
2759 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2760 i915.semaphores = 0;
2761 } else
2762 dev_priv->semaphore_obj = obj;
2763 }
2764 }
Mika Kuoppala72253422014-10-07 17:21:26 +03002765
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002766 engine->init_context = intel_rcs_ctx_init;
2767 engine->add_request = gen6_add_request;
2768 engine->flush = gen8_render_ring_flush;
2769 engine->irq_get = gen8_ring_get_irq;
2770 engine->irq_put = gen8_ring_put_irq;
2771 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01002772 engine->irq_seqno_barrier = gen6_seqno_barrier;
2773 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002774 engine->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002775 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002776 WARN_ON(!dev_priv->semaphore_obj);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002777 engine->semaphore.sync_to = gen8_ring_sync;
2778 engine->semaphore.signal = gen8_rcs_signal;
2779 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002780 }
2781 } else if (INTEL_INFO(dev)->gen >= 6) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002782 engine->init_context = intel_rcs_ctx_init;
2783 engine->add_request = gen6_add_request;
2784 engine->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002785 if (INTEL_INFO(dev)->gen == 6)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002786 engine->flush = gen6_render_ring_flush;
2787 engine->irq_get = gen6_ring_get_irq;
2788 engine->irq_put = gen6_ring_put_irq;
2789 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01002790 engine->irq_seqno_barrier = gen6_seqno_barrier;
2791 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002792 engine->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002793 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002794 engine->semaphore.sync_to = gen6_ring_sync;
2795 engine->semaphore.signal = gen6_signal;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002796 /*
2797 * The current semaphore is only applied on pre-gen8
2798 * platform. And there is no VCS2 ring on the pre-gen8
2799 * platform. So the semaphore between RCS and VCS2 is
2800 * initialized as INVALID. Gen8 will initialize the
2801 * sema between VCS2 and RCS later.
2802 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002803 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2804 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2805 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2806 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2807 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2808 engine->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2809 engine->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2810 engine->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2811 engine->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2812 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002813 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002814 } else if (IS_GEN5(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002815 engine->add_request = pc_render_add_request;
2816 engine->flush = gen4_render_ring_flush;
2817 engine->get_seqno = pc_render_get_seqno;
2818 engine->set_seqno = pc_render_set_seqno;
2819 engine->irq_get = gen5_ring_get_irq;
2820 engine->irq_put = gen5_ring_put_irq;
2821 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
Ben Widawskycc609d52013-05-28 19:22:29 -07002822 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002823 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002824 engine->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002825 if (INTEL_INFO(dev)->gen < 4)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002826 engine->flush = gen2_render_ring_flush;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002827 else
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002828 engine->flush = gen4_render_ring_flush;
2829 engine->get_seqno = ring_get_seqno;
2830 engine->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002831 if (IS_GEN2(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002832 engine->irq_get = i8xx_ring_get_irq;
2833 engine->irq_put = i8xx_ring_put_irq;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002834 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002835 engine->irq_get = i9xx_ring_get_irq;
2836 engine->irq_put = i9xx_ring_put_irq;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002837 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002838 engine->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002839 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002840 engine->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002841
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002842 if (IS_HASWELL(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002843 engine->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002844 else if (IS_GEN8(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002845 engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002846 else if (INTEL_INFO(dev)->gen >= 6)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002847 engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002848 else if (INTEL_INFO(dev)->gen >= 4)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002849 engine->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002850 else if (IS_I830(dev) || IS_845G(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002851 engine->dispatch_execbuffer = i830_dispatch_execbuffer;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002852 else
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002853 engine->dispatch_execbuffer = i915_dispatch_execbuffer;
2854 engine->init_hw = init_render_ring;
2855 engine->cleanup = render_ring_cleanup;
Daniel Vetter59465b52012-04-11 22:12:48 +02002856
Daniel Vetterb45305f2012-12-17 16:21:27 +01002857 /* Workaround batchbuffer to combat CS tlb bug. */
2858 if (HAS_BROKEN_CS_TLB(dev)) {
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002859 obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002860 if (obj == NULL) {
2861 DRM_ERROR("Failed to allocate batch bo\n");
2862 return -ENOMEM;
2863 }
2864
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002865 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002866 if (ret != 0) {
2867 drm_gem_object_unreference(&obj->base);
2868 DRM_ERROR("Failed to ping batch bo\n");
2869 return ret;
2870 }
2871
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002872 engine->scratch.obj = obj;
2873 engine->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002874 }
2875
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002876 ret = intel_init_ring_buffer(dev, engine);
Daniel Vetter99be1df2014-11-20 00:33:06 +01002877 if (ret)
2878 return ret;
2879
2880 if (INTEL_INFO(dev)->gen >= 5) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002881 ret = intel_init_pipe_control(engine);
Daniel Vetter99be1df2014-11-20 00:33:06 +01002882 if (ret)
2883 return ret;
2884 }
2885
2886 return 0;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002887}
2888
2889int intel_init_bsd_ring_buffer(struct drm_device *dev)
2890{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002891 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002892 struct intel_engine_cs *engine = &dev_priv->engine[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002893
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002894 engine->name = "bsd ring";
2895 engine->id = VCS;
2896 engine->exec_id = I915_EXEC_BSD;
Chris Wilson83e53802016-04-29 13:18:23 +01002897 engine->hw_id = 1;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002898
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002899 engine->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002900 if (INTEL_INFO(dev)->gen >= 6) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002901 engine->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002902 /* gen6 bsd needs a special wa for tail updates */
2903 if (IS_GEN6(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002904 engine->write_tail = gen6_bsd_ring_write_tail;
2905 engine->flush = gen6_bsd_ring_flush;
2906 engine->add_request = gen6_add_request;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01002907 engine->irq_seqno_barrier = gen6_seqno_barrier;
2908 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002909 engine->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002910 if (INTEL_INFO(dev)->gen >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002911 engine->irq_enable_mask =
Ben Widawskyabd58f02013-11-02 21:07:09 -07002912 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002913 engine->irq_get = gen8_ring_get_irq;
2914 engine->irq_put = gen8_ring_put_irq;
2915 engine->dispatch_execbuffer =
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002916 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002917 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002918 engine->semaphore.sync_to = gen8_ring_sync;
2919 engine->semaphore.signal = gen8_xcs_signal;
2920 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002921 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002922 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002923 engine->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2924 engine->irq_get = gen6_ring_get_irq;
2925 engine->irq_put = gen6_ring_put_irq;
2926 engine->dispatch_execbuffer =
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002927 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002928 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002929 engine->semaphore.sync_to = gen6_ring_sync;
2930 engine->semaphore.signal = gen6_signal;
2931 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2932 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2933 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2934 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2935 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2936 engine->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2937 engine->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2938 engine->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2939 engine->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2940 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002941 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002942 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002943 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002944 engine->mmio_base = BSD_RING_BASE;
2945 engine->flush = bsd_ring_flush;
2946 engine->add_request = i9xx_add_request;
2947 engine->get_seqno = ring_get_seqno;
2948 engine->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002949 if (IS_GEN5(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002950 engine->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
2951 engine->irq_get = gen5_ring_get_irq;
2952 engine->irq_put = gen5_ring_put_irq;
Daniel Vettere48d8632012-04-11 22:12:54 +02002953 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002954 engine->irq_enable_mask = I915_BSD_USER_INTERRUPT;
2955 engine->irq_get = i9xx_ring_get_irq;
2956 engine->irq_put = i9xx_ring_put_irq;
Daniel Vettere48d8632012-04-11 22:12:54 +02002957 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002958 engine->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002959 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002960 engine->init_hw = init_ring_common;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002961
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002962 return intel_init_ring_buffer(dev, engine);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002963}
Chris Wilson549f7362010-10-19 11:19:32 +01002964
Zhao Yakui845f74a2014-04-17 10:37:37 +08002965/**
Damien Lespiau62659922015-01-29 14:13:40 +00002966 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002967 */
2968int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2969{
2970 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002971 struct intel_engine_cs *engine = &dev_priv->engine[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002972
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002973 engine->name = "bsd2 ring";
2974 engine->id = VCS2;
2975 engine->exec_id = I915_EXEC_BSD;
Chris Wilson83e53802016-04-29 13:18:23 +01002976 engine->hw_id = 4;
Zhao Yakui845f74a2014-04-17 10:37:37 +08002977
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002978 engine->write_tail = ring_write_tail;
2979 engine->mmio_base = GEN8_BSD2_RING_BASE;
2980 engine->flush = gen6_bsd_ring_flush;
2981 engine->add_request = gen6_add_request;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01002982 engine->irq_seqno_barrier = gen6_seqno_barrier;
2983 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002984 engine->set_seqno = ring_set_seqno;
2985 engine->irq_enable_mask =
Zhao Yakui845f74a2014-04-17 10:37:37 +08002986 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002987 engine->irq_get = gen8_ring_get_irq;
2988 engine->irq_put = gen8_ring_put_irq;
2989 engine->dispatch_execbuffer =
Zhao Yakui845f74a2014-04-17 10:37:37 +08002990 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07002991 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002992 engine->semaphore.sync_to = gen8_ring_sync;
2993 engine->semaphore.signal = gen8_xcs_signal;
2994 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky3e789982014-06-30 09:53:37 -07002995 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002996 engine->init_hw = init_ring_common;
Zhao Yakui845f74a2014-04-17 10:37:37 +08002997
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002998 return intel_init_ring_buffer(dev, engine);
Zhao Yakui845f74a2014-04-17 10:37:37 +08002999}
3000
Chris Wilson549f7362010-10-19 11:19:32 +01003001int intel_init_blt_ring_buffer(struct drm_device *dev)
3002{
Jani Nikula4640c4f2014-03-31 14:27:19 +03003003 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003004 struct intel_engine_cs *engine = &dev_priv->engine[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01003005
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003006 engine->name = "blitter ring";
3007 engine->id = BCS;
3008 engine->exec_id = I915_EXEC_BLT;
Chris Wilson83e53802016-04-29 13:18:23 +01003009 engine->hw_id = 2;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02003010
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003011 engine->mmio_base = BLT_RING_BASE;
3012 engine->write_tail = ring_write_tail;
3013 engine->flush = gen6_ring_flush;
3014 engine->add_request = gen6_add_request;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01003015 engine->irq_seqno_barrier = gen6_seqno_barrier;
3016 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003017 engine->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003018 if (INTEL_INFO(dev)->gen >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003019 engine->irq_enable_mask =
Ben Widawskyabd58f02013-11-02 21:07:09 -07003020 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003021 engine->irq_get = gen8_ring_get_irq;
3022 engine->irq_put = gen8_ring_put_irq;
3023 engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003024 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003025 engine->semaphore.sync_to = gen8_ring_sync;
3026 engine->semaphore.signal = gen8_xcs_signal;
3027 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003028 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003029 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003030 engine->irq_enable_mask = GT_BLT_USER_INTERRUPT;
3031 engine->irq_get = gen6_ring_get_irq;
3032 engine->irq_put = gen6_ring_put_irq;
3033 engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003034 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003035 engine->semaphore.signal = gen6_signal;
3036 engine->semaphore.sync_to = gen6_ring_sync;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003037 /*
3038 * The current semaphore is only applied on pre-gen8
3039 * platform. And there is no VCS2 ring on the pre-gen8
3040 * platform. So the semaphore between BCS and VCS2 is
3041 * initialized as INVALID. Gen8 will initialize the
3042 * sema between BCS and VCS2 later.
3043 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003044 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
3045 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
3046 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
3047 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
3048 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
3049 engine->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
3050 engine->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
3051 engine->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
3052 engine->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
3053 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003054 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003055 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003056 engine->init_hw = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01003057
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003058 return intel_init_ring_buffer(dev, engine);
Chris Wilson549f7362010-10-19 11:19:32 +01003059}
Chris Wilsona7b97612012-07-20 12:41:08 +01003060
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003061int intel_init_vebox_ring_buffer(struct drm_device *dev)
3062{
Jani Nikula4640c4f2014-03-31 14:27:19 +03003063 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003064 struct intel_engine_cs *engine = &dev_priv->engine[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003065
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003066 engine->name = "video enhancement ring";
3067 engine->id = VECS;
3068 engine->exec_id = I915_EXEC_VEBOX;
Chris Wilson83e53802016-04-29 13:18:23 +01003069 engine->hw_id = 3;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003070
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003071 engine->mmio_base = VEBOX_RING_BASE;
3072 engine->write_tail = ring_write_tail;
3073 engine->flush = gen6_ring_flush;
3074 engine->add_request = gen6_add_request;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01003075 engine->irq_seqno_barrier = gen6_seqno_barrier;
3076 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003077 engine->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003078
3079 if (INTEL_INFO(dev)->gen >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003080 engine->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08003081 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003082 engine->irq_get = gen8_ring_get_irq;
3083 engine->irq_put = gen8_ring_put_irq;
3084 engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003085 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003086 engine->semaphore.sync_to = gen8_ring_sync;
3087 engine->semaphore.signal = gen8_xcs_signal;
3088 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003089 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003090 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003091 engine->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
3092 engine->irq_get = hsw_vebox_get_irq;
3093 engine->irq_put = hsw_vebox_put_irq;
3094 engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003095 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003096 engine->semaphore.sync_to = gen6_ring_sync;
3097 engine->semaphore.signal = gen6_signal;
3098 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
3099 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
3100 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
3101 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
3102 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
3103 engine->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
3104 engine->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
3105 engine->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
3106 engine->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
3107 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003108 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003109 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003110 engine->init_hw = init_ring_common;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003111
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003112 return intel_init_ring_buffer(dev, engine);
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003113}
3114
Chris Wilsona7b97612012-07-20 12:41:08 +01003115int
John Harrison4866d722015-05-29 17:43:55 +01003116intel_ring_flush_all_caches(struct drm_i915_gem_request *req)
Chris Wilsona7b97612012-07-20 12:41:08 +01003117{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003118 struct intel_engine_cs *engine = req->engine;
Chris Wilsona7b97612012-07-20 12:41:08 +01003119 int ret;
3120
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003121 if (!engine->gpu_caches_dirty)
Chris Wilsona7b97612012-07-20 12:41:08 +01003122 return 0;
3123
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003124 ret = engine->flush(req, 0, I915_GEM_GPU_DOMAINS);
Chris Wilsona7b97612012-07-20 12:41:08 +01003125 if (ret)
3126 return ret;
3127
John Harrisona84c3ae2015-05-29 17:43:57 +01003128 trace_i915_gem_ring_flush(req, 0, I915_GEM_GPU_DOMAINS);
Chris Wilsona7b97612012-07-20 12:41:08 +01003129
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003130 engine->gpu_caches_dirty = false;
Chris Wilsona7b97612012-07-20 12:41:08 +01003131 return 0;
3132}
3133
3134int
John Harrison2f200552015-05-29 17:43:53 +01003135intel_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
Chris Wilsona7b97612012-07-20 12:41:08 +01003136{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003137 struct intel_engine_cs *engine = req->engine;
Chris Wilsona7b97612012-07-20 12:41:08 +01003138 uint32_t flush_domains;
3139 int ret;
3140
3141 flush_domains = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003142 if (engine->gpu_caches_dirty)
Chris Wilsona7b97612012-07-20 12:41:08 +01003143 flush_domains = I915_GEM_GPU_DOMAINS;
3144
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003145 ret = engine->flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Chris Wilsona7b97612012-07-20 12:41:08 +01003146 if (ret)
3147 return ret;
3148
John Harrisona84c3ae2015-05-29 17:43:57 +01003149 trace_i915_gem_ring_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Chris Wilsona7b97612012-07-20 12:41:08 +01003150
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003151 engine->gpu_caches_dirty = false;
Chris Wilsona7b97612012-07-20 12:41:08 +01003152 return 0;
3153}
Chris Wilsone3efda42014-04-09 09:19:41 +01003154
3155void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00003156intel_stop_engine(struct intel_engine_cs *engine)
Chris Wilsone3efda42014-04-09 09:19:41 +01003157{
3158 int ret;
3159
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00003160 if (!intel_engine_initialized(engine))
Chris Wilsone3efda42014-04-09 09:19:41 +01003161 return;
3162
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003163 ret = intel_engine_idle(engine);
Chris Wilsonf4457ae2016-04-13 17:35:08 +01003164 if (ret)
Chris Wilsone3efda42014-04-09 09:19:41 +01003165 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003166 engine->name, ret);
Chris Wilsone3efda42014-04-09 09:19:41 +01003167
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003168 stop_ring(engine);
Chris Wilsone3efda42014-04-09 09:19:41 +01003169}