blob: ccb8c18d1af070ffe45e82b50609f780bfe81bf1 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Oscar Mateo48d82382014-07-24 17:04:23 +010036bool
37intel_ring_initialized(struct intel_engine_cs *ring)
38{
39 struct drm_device *dev = ring->dev;
Chris Wilson18393f62014-04-09 09:19:40 +010040
Oscar Mateo48d82382014-07-24 17:04:23 +010041 if (!dev)
42 return false;
43
44 if (i915.enable_execlists) {
45 struct intel_context *dctx = ring->default_context;
46 struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;
47
48 return ringbuf->obj;
49 } else
50 return ring->buffer && ring->buffer->obj;
51}
52
Oscar Mateo82e104c2014-07-24 17:04:26 +010053int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010054{
Dave Gordon4f547412014-11-27 11:22:48 +000055 int space = head - tail;
56 if (space <= 0)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010057 space += size;
Dave Gordon4f547412014-11-27 11:22:48 +000058 return space - I915_RING_FREE_SPACE;
Chris Wilson1cf0ba12014-05-05 09:07:33 +010059}
60
Dave Gordonebd0fd42014-11-27 11:22:49 +000061void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
62{
63 if (ringbuf->last_retired_head != -1) {
64 ringbuf->head = ringbuf->last_retired_head;
65 ringbuf->last_retired_head = -1;
66 }
67
68 ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
69 ringbuf->tail, ringbuf->size);
70}
71
Oscar Mateo82e104c2014-07-24 17:04:26 +010072int intel_ring_space(struct intel_ringbuffer *ringbuf)
Chris Wilsonc7dca472011-01-20 17:00:10 +000073{
Dave Gordonebd0fd42014-11-27 11:22:49 +000074 intel_ring_update_space(ringbuf);
75 return ringbuf->space;
Chris Wilsonc7dca472011-01-20 17:00:10 +000076}
77
Oscar Mateo82e104c2014-07-24 17:04:26 +010078bool intel_ring_stopped(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +010079{
80 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020081 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
82}
Chris Wilson09246732013-08-10 22:16:32 +010083
John Harrison6258fbe2015-05-29 17:43:48 +010084static void __intel_ring_advance(struct intel_engine_cs *ring)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020085{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010086 struct intel_ringbuffer *ringbuf = ring->buffer;
87 ringbuf->tail &= ringbuf->size - 1;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020088 if (intel_ring_stopped(ring))
Chris Wilson09246732013-08-10 22:16:32 +010089 return;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010090 ring->write_tail(ring, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010091}
92
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000093static int
John Harrisona84c3ae2015-05-29 17:43:57 +010094gen2_render_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010095 u32 invalidate_domains,
96 u32 flush_domains)
97{
John Harrisona84c3ae2015-05-29 17:43:57 +010098 struct intel_engine_cs *ring = req->ring;
Chris Wilson46f0f8d2012-04-18 11:12:11 +010099 u32 cmd;
100 int ret;
101
102 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +0200103 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100104 cmd |= MI_NO_WRITE_FLUSH;
105
106 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
107 cmd |= MI_READ_FLUSH;
108
John Harrison5fb9de12015-05-29 17:44:07 +0100109 ret = intel_ring_begin(req, 2);
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100110 if (ret)
111 return ret;
112
113 intel_ring_emit(ring, cmd);
114 intel_ring_emit(ring, MI_NOOP);
115 intel_ring_advance(ring);
116
117 return 0;
118}
119
120static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100121gen4_render_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100122 u32 invalidate_domains,
123 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700124{
John Harrisona84c3ae2015-05-29 17:43:57 +0100125 struct intel_engine_cs *ring = req->ring;
Chris Wilson78501ea2010-10-27 12:18:21 +0100126 struct drm_device *dev = ring->dev;
Chris Wilson6f392d52010-08-07 11:01:22 +0100127 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000128 int ret;
Chris Wilson6f392d52010-08-07 11:01:22 +0100129
Chris Wilson36d527d2011-03-19 22:26:49 +0000130 /*
131 * read/write caches:
132 *
133 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
134 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
135 * also flushed at 2d versus 3d pipeline switches.
136 *
137 * read-only caches:
138 *
139 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
140 * MI_READ_FLUSH is set, and is always flushed on 965.
141 *
142 * I915_GEM_DOMAIN_COMMAND may not exist?
143 *
144 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
145 * invalidated when MI_EXE_FLUSH is set.
146 *
147 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
148 * invalidated with every MI_FLUSH.
149 *
150 * TLBs:
151 *
152 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
153 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
154 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
155 * are flushed at any MI_FLUSH.
156 */
157
158 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100159 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000160 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000161 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
162 cmd |= MI_EXE_FLUSH;
163
164 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
165 (IS_G4X(dev) || IS_GEN5(dev)))
166 cmd |= MI_INVALIDATE_ISP;
167
John Harrison5fb9de12015-05-29 17:44:07 +0100168 ret = intel_ring_begin(req, 2);
Chris Wilson36d527d2011-03-19 22:26:49 +0000169 if (ret)
170 return ret;
171
172 intel_ring_emit(ring, cmd);
173 intel_ring_emit(ring, MI_NOOP);
174 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000175
176 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800177}
178
Jesse Barnes8d315282011-10-16 10:23:31 +0200179/**
180 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
181 * implementing two workarounds on gen6. From section 1.4.7.1
182 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
183 *
184 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
185 * produced by non-pipelined state commands), software needs to first
186 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
187 * 0.
188 *
189 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
190 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
191 *
192 * And the workaround for these two requires this workaround first:
193 *
194 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
195 * BEFORE the pipe-control with a post-sync op and no write-cache
196 * flushes.
197 *
198 * And this last workaround is tricky because of the requirements on
199 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
200 * volume 2 part 1:
201 *
202 * "1 of the following must also be set:
203 * - Render Target Cache Flush Enable ([12] of DW1)
204 * - Depth Cache Flush Enable ([0] of DW1)
205 * - Stall at Pixel Scoreboard ([1] of DW1)
206 * - Depth Stall ([13] of DW1)
207 * - Post-Sync Operation ([13] of DW1)
208 * - Notify Enable ([8] of DW1)"
209 *
210 * The cache flushes require the workaround flush that triggered this
211 * one, so we can't use it. Depth stall would trigger the same.
212 * Post-sync nonzero is what triggered this second workaround, so we
213 * can't use that one either. Notify enable is IRQs, which aren't
214 * really our business. That leaves only stall at scoreboard.
215 */
216static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100217intel_emit_post_sync_nonzero_flush(struct drm_i915_gem_request *req)
Jesse Barnes8d315282011-10-16 10:23:31 +0200218{
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100219 struct intel_engine_cs *ring = req->ring;
Chris Wilson18393f62014-04-09 09:19:40 +0100220 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200221 int ret;
222
John Harrison5fb9de12015-05-29 17:44:07 +0100223 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200224 if (ret)
225 return ret;
226
227 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
228 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
229 PIPE_CONTROL_STALL_AT_SCOREBOARD);
230 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
231 intel_ring_emit(ring, 0); /* low dword */
232 intel_ring_emit(ring, 0); /* high dword */
233 intel_ring_emit(ring, MI_NOOP);
234 intel_ring_advance(ring);
235
John Harrison5fb9de12015-05-29 17:44:07 +0100236 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200237 if (ret)
238 return ret;
239
240 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
241 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
242 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
243 intel_ring_emit(ring, 0);
244 intel_ring_emit(ring, 0);
245 intel_ring_emit(ring, MI_NOOP);
246 intel_ring_advance(ring);
247
248 return 0;
249}
250
251static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100252gen6_render_ring_flush(struct drm_i915_gem_request *req,
253 u32 invalidate_domains, u32 flush_domains)
Jesse Barnes8d315282011-10-16 10:23:31 +0200254{
John Harrisona84c3ae2015-05-29 17:43:57 +0100255 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8d315282011-10-16 10:23:31 +0200256 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100257 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200258 int ret;
259
Paulo Zanonib3111502012-08-17 18:35:42 -0300260 /* Force SNB workarounds for PIPE_CONTROL flushes */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100261 ret = intel_emit_post_sync_nonzero_flush(req);
Paulo Zanonib3111502012-08-17 18:35:42 -0300262 if (ret)
263 return ret;
264
Jesse Barnes8d315282011-10-16 10:23:31 +0200265 /* Just flush everything. Experiments have shown that reducing the
266 * number of bits based on the write domains has little performance
267 * impact.
268 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100269 if (flush_domains) {
270 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
271 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
272 /*
273 * Ensure that any following seqno writes only happen
274 * when the render cache is indeed flushed.
275 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200276 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100277 }
278 if (invalidate_domains) {
279 flags |= PIPE_CONTROL_TLB_INVALIDATE;
280 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
281 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
282 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
283 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
284 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
285 /*
286 * TLB invalidate requires a post-sync write.
287 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700288 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100289 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200290
John Harrison5fb9de12015-05-29 17:44:07 +0100291 ret = intel_ring_begin(req, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200292 if (ret)
293 return ret;
294
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100295 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200296 intel_ring_emit(ring, flags);
297 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100298 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200299 intel_ring_advance(ring);
300
301 return 0;
302}
303
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100304static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100305gen7_render_ring_cs_stall_wa(struct drm_i915_gem_request *req)
Paulo Zanonif3987632012-08-17 18:35:43 -0300306{
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100307 struct intel_engine_cs *ring = req->ring;
Paulo Zanonif3987632012-08-17 18:35:43 -0300308 int ret;
309
John Harrison5fb9de12015-05-29 17:44:07 +0100310 ret = intel_ring_begin(req, 4);
Paulo Zanonif3987632012-08-17 18:35:43 -0300311 if (ret)
312 return ret;
313
314 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
315 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
316 PIPE_CONTROL_STALL_AT_SCOREBOARD);
317 intel_ring_emit(ring, 0);
318 intel_ring_emit(ring, 0);
319 intel_ring_advance(ring);
320
321 return 0;
322}
323
324static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100325gen7_render_ring_flush(struct drm_i915_gem_request *req,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300326 u32 invalidate_domains, u32 flush_domains)
327{
John Harrisona84c3ae2015-05-29 17:43:57 +0100328 struct intel_engine_cs *ring = req->ring;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300329 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100330 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300331 int ret;
332
Paulo Zanonif3987632012-08-17 18:35:43 -0300333 /*
334 * Ensure that any following seqno writes only happen when the render
335 * cache is indeed flushed.
336 *
337 * Workaround: 4th PIPE_CONTROL command (except the ones with only
338 * read-cache invalidate bits set) must have the CS_STALL bit set. We
339 * don't try to be clever and just set it unconditionally.
340 */
341 flags |= PIPE_CONTROL_CS_STALL;
342
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300343 /* Just flush everything. Experiments have shown that reducing the
344 * number of bits based on the write domains has little performance
345 * impact.
346 */
347 if (flush_domains) {
348 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
349 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300350 }
351 if (invalidate_domains) {
352 flags |= PIPE_CONTROL_TLB_INVALIDATE;
353 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
354 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
355 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
356 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
357 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
Chris Wilson148b83d2014-12-16 08:44:31 +0000358 flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300359 /*
360 * TLB invalidate requires a post-sync write.
361 */
362 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200363 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300364
Chris Wilsonadd284a2014-12-16 08:44:32 +0000365 flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
366
Paulo Zanonif3987632012-08-17 18:35:43 -0300367 /* Workaround: we must issue a pipe_control with CS-stall bit
368 * set before a pipe_control command that has the state cache
369 * invalidate bit set. */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100370 gen7_render_ring_cs_stall_wa(req);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300371 }
372
John Harrison5fb9de12015-05-29 17:44:07 +0100373 ret = intel_ring_begin(req, 4);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300374 if (ret)
375 return ret;
376
377 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
378 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200379 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300380 intel_ring_emit(ring, 0);
381 intel_ring_advance(ring);
382
383 return 0;
384}
385
Ben Widawskya5f3d682013-11-02 21:07:27 -0700386static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100387gen8_emit_pipe_control(struct drm_i915_gem_request *req,
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300388 u32 flags, u32 scratch_addr)
389{
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100390 struct intel_engine_cs *ring = req->ring;
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300391 int ret;
392
John Harrison5fb9de12015-05-29 17:44:07 +0100393 ret = intel_ring_begin(req, 6);
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300394 if (ret)
395 return ret;
396
397 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
398 intel_ring_emit(ring, flags);
399 intel_ring_emit(ring, scratch_addr);
400 intel_ring_emit(ring, 0);
401 intel_ring_emit(ring, 0);
402 intel_ring_emit(ring, 0);
403 intel_ring_advance(ring);
404
405 return 0;
406}
407
408static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100409gen8_render_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700410 u32 invalidate_domains, u32 flush_domains)
411{
412 u32 flags = 0;
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100413 u32 scratch_addr = req->ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800414 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700415
416 flags |= PIPE_CONTROL_CS_STALL;
417
418 if (flush_domains) {
419 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
420 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
421 }
422 if (invalidate_domains) {
423 flags |= PIPE_CONTROL_TLB_INVALIDATE;
424 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
425 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
426 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
427 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
428 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
429 flags |= PIPE_CONTROL_QW_WRITE;
430 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800431
432 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100433 ret = gen8_emit_pipe_control(req,
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800434 PIPE_CONTROL_CS_STALL |
435 PIPE_CONTROL_STALL_AT_SCOREBOARD,
436 0);
437 if (ret)
438 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700439 }
440
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100441 return gen8_emit_pipe_control(req, flags, scratch_addr);
Ben Widawskya5f3d682013-11-02 21:07:27 -0700442}
443
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100444static void ring_write_tail(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100445 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800446{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300447 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100448 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800449}
450
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100451u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800452{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300453 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000454 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800455
Chris Wilson50877442014-03-21 12:41:53 +0000456 if (INTEL_INFO(ring->dev)->gen >= 8)
457 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
458 RING_ACTHD_UDW(ring->mmio_base));
459 else if (INTEL_INFO(ring->dev)->gen >= 4)
460 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
461 else
462 acthd = I915_READ(ACTHD);
463
464 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800465}
466
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100467static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200468{
469 struct drm_i915_private *dev_priv = ring->dev->dev_private;
470 u32 addr;
471
472 addr = dev_priv->status_page_dmah->busaddr;
473 if (INTEL_INFO(ring->dev)->gen >= 4)
474 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
475 I915_WRITE(HWS_PGA, addr);
476}
477
Damien Lespiauaf75f262015-02-10 19:32:17 +0000478static void intel_ring_setup_status_page(struct intel_engine_cs *ring)
479{
480 struct drm_device *dev = ring->dev;
481 struct drm_i915_private *dev_priv = ring->dev->dev_private;
482 u32 mmio = 0;
483
484 /* The ring status page addresses are no longer next to the rest of
485 * the ring registers as of gen7.
486 */
487 if (IS_GEN7(dev)) {
488 switch (ring->id) {
489 case RCS:
490 mmio = RENDER_HWS_PGA_GEN7;
491 break;
492 case BCS:
493 mmio = BLT_HWS_PGA_GEN7;
494 break;
495 /*
496 * VCS2 actually doesn't exist on Gen7. Only shut up
497 * gcc switch check warning
498 */
499 case VCS2:
500 case VCS:
501 mmio = BSD_HWS_PGA_GEN7;
502 break;
503 case VECS:
504 mmio = VEBOX_HWS_PGA_GEN7;
505 break;
506 }
507 } else if (IS_GEN6(ring->dev)) {
508 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
509 } else {
510 /* XXX: gen8 returns to sanity */
511 mmio = RING_HWS_PGA(ring->mmio_base);
512 }
513
514 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
515 POSTING_READ(mmio);
516
517 /*
518 * Flush the TLB for this page
519 *
520 * FIXME: These two bits have disappeared on gen8, so a question
521 * arises: do we still need this and if so how should we go about
522 * invalidating the TLB?
523 */
524 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
525 u32 reg = RING_INSTPM(ring->mmio_base);
526
527 /* ring should be idle before issuing a sync flush*/
528 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
529
530 I915_WRITE(reg,
531 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
532 INSTPM_SYNC_FLUSH));
533 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
534 1000))
535 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
536 ring->name);
537 }
538}
539
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100540static bool stop_ring(struct intel_engine_cs *ring)
Chris Wilson9991ae72014-04-02 16:36:07 +0100541{
542 struct drm_i915_private *dev_priv = to_i915(ring->dev);
543
544 if (!IS_GEN2(ring->dev)) {
545 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
Daniel Vetter403bdd12014-08-07 16:05:39 +0200546 if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
547 DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100548 /* Sometimes we observe that the idle flag is not
549 * set even though the ring is empty. So double
550 * check before giving up.
551 */
552 if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
553 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100554 }
555 }
556
557 I915_WRITE_CTL(ring, 0);
558 I915_WRITE_HEAD(ring, 0);
559 ring->write_tail(ring, 0);
560
561 if (!IS_GEN2(ring->dev)) {
562 (void)I915_READ_CTL(ring);
563 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
564 }
565
566 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
567}
568
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100569static int init_ring_common(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800570{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200571 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300572 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100573 struct intel_ringbuffer *ringbuf = ring->buffer;
574 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200575 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800576
Mika Kuoppala59bad942015-01-16 11:34:40 +0200577 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200578
Chris Wilson9991ae72014-04-02 16:36:07 +0100579 if (!stop_ring(ring)) {
580 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000581 DRM_DEBUG_KMS("%s head not reset to zero "
582 "ctl %08x head %08x tail %08x start %08x\n",
583 ring->name,
584 I915_READ_CTL(ring),
585 I915_READ_HEAD(ring),
586 I915_READ_TAIL(ring),
587 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800588
Chris Wilson9991ae72014-04-02 16:36:07 +0100589 if (!stop_ring(ring)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000590 DRM_ERROR("failed to set %s head to zero "
591 "ctl %08x head %08x tail %08x start %08x\n",
592 ring->name,
593 I915_READ_CTL(ring),
594 I915_READ_HEAD(ring),
595 I915_READ_TAIL(ring),
596 I915_READ_START(ring));
Chris Wilson9991ae72014-04-02 16:36:07 +0100597 ret = -EIO;
598 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000599 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700600 }
601
Chris Wilson9991ae72014-04-02 16:36:07 +0100602 if (I915_NEED_GFX_HWS(dev))
603 intel_ring_setup_status_page(ring);
604 else
605 ring_setup_phys_status_page(ring);
606
Jiri Kosinaece4a172014-08-07 16:29:53 +0200607 /* Enforce ordering by reading HEAD register back */
608 I915_READ_HEAD(ring);
609
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200610 /* Initialize the ring. This must happen _after_ we've cleared the ring
611 * registers with the above sequence (the readback of the HEAD registers
612 * also enforces ordering), otherwise the hw might lose the new ring
613 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700614 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100615
616 /* WaClearRingBufHeadRegAtInit:ctg,elk */
617 if (I915_READ_HEAD(ring))
618 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
619 ring->name, I915_READ_HEAD(ring));
620 I915_WRITE_HEAD(ring, 0);
621 (void)I915_READ_HEAD(ring);
622
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200623 I915_WRITE_CTL(ring,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100624 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000625 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800626
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800627 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400628 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700629 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400630 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000631 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100632 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
633 ring->name,
634 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
635 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
636 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200637 ret = -EIO;
638 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800639 }
640
Dave Gordonebd0fd42014-11-27 11:22:49 +0000641 ringbuf->last_retired_head = -1;
Chris Wilson5c6c6002014-09-06 10:28:27 +0100642 ringbuf->head = I915_READ_HEAD(ring);
643 ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Dave Gordonebd0fd42014-11-27 11:22:49 +0000644 intel_ring_update_space(ringbuf);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000645
Chris Wilson50f018d2013-06-10 11:20:19 +0100646 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
647
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200648out:
Mika Kuoppala59bad942015-01-16 11:34:40 +0200649 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200650
651 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700652}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800653
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100654void
655intel_fini_pipe_control(struct intel_engine_cs *ring)
656{
657 struct drm_device *dev = ring->dev;
658
659 if (ring->scratch.obj == NULL)
660 return;
661
662 if (INTEL_INFO(dev)->gen >= 5) {
663 kunmap(sg_page(ring->scratch.obj->pages->sgl));
664 i915_gem_object_ggtt_unpin(ring->scratch.obj);
665 }
666
667 drm_gem_object_unreference(&ring->scratch.obj->base);
668 ring->scratch.obj = NULL;
669}
670
671int
672intel_init_pipe_control(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000673{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000674 int ret;
675
Daniel Vetterbfc882b2014-11-20 00:33:08 +0100676 WARN_ON(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000677
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100678 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
679 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000680 DRM_ERROR("Failed to allocate seqno page\n");
681 ret = -ENOMEM;
682 goto err;
683 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100684
Daniel Vettera9cc7262014-02-14 14:01:13 +0100685 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
686 if (ret)
687 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000688
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100689 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000690 if (ret)
691 goto err_unref;
692
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100693 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
694 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
695 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800696 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000697 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800698 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000699
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200700 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100701 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000702 return 0;
703
704err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800705 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000706err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100707 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000708err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000709 return ret;
710}
711
John Harrisone2be4fa2015-05-29 17:43:54 +0100712static int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100713{
Mika Kuoppala72253422014-10-07 17:21:26 +0300714 int ret, i;
John Harrisone2be4fa2015-05-29 17:43:54 +0100715 struct intel_engine_cs *ring = req->ring;
Arun Siluvery888b5992014-08-26 14:44:51 +0100716 struct drm_device *dev = ring->dev;
717 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala72253422014-10-07 17:21:26 +0300718 struct i915_workarounds *w = &dev_priv->workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +0100719
Michel Thierrye6c1abb2014-11-26 14:21:02 +0000720 if (WARN_ON_ONCE(w->count == 0))
Mika Kuoppala72253422014-10-07 17:21:26 +0300721 return 0;
Arun Siluvery888b5992014-08-26 14:44:51 +0100722
Mika Kuoppala72253422014-10-07 17:21:26 +0300723 ring->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +0100724 ret = intel_ring_flush_all_caches(req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100725 if (ret)
726 return ret;
727
John Harrison5fb9de12015-05-29 17:44:07 +0100728 ret = intel_ring_begin(req, (w->count * 2 + 2));
Mika Kuoppala72253422014-10-07 17:21:26 +0300729 if (ret)
730 return ret;
731
Arun Siluvery22a916a2014-10-22 18:59:52 +0100732 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
Mika Kuoppala72253422014-10-07 17:21:26 +0300733 for (i = 0; i < w->count; i++) {
Mika Kuoppala72253422014-10-07 17:21:26 +0300734 intel_ring_emit(ring, w->reg[i].addr);
735 intel_ring_emit(ring, w->reg[i].value);
736 }
Arun Siluvery22a916a2014-10-22 18:59:52 +0100737 intel_ring_emit(ring, MI_NOOP);
Mika Kuoppala72253422014-10-07 17:21:26 +0300738
739 intel_ring_advance(ring);
740
741 ring->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +0100742 ret = intel_ring_flush_all_caches(req);
Mika Kuoppala72253422014-10-07 17:21:26 +0300743 if (ret)
744 return ret;
745
746 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
747
748 return 0;
749}
750
John Harrison87531812015-05-29 17:43:44 +0100751static int intel_rcs_ctx_init(struct drm_i915_gem_request *req)
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100752{
753 int ret;
754
John Harrisone2be4fa2015-05-29 17:43:54 +0100755 ret = intel_ring_workarounds_emit(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100756 if (ret != 0)
757 return ret;
758
John Harrisonbe013632015-05-29 17:43:45 +0100759 ret = i915_gem_render_state_init(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100760 if (ret)
761 DRM_ERROR("init render state: %d\n", ret);
762
763 return ret;
764}
765
Mika Kuoppala72253422014-10-07 17:21:26 +0300766static int wa_add(struct drm_i915_private *dev_priv,
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000767 const u32 addr, const u32 mask, const u32 val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300768{
769 const u32 idx = dev_priv->workarounds.count;
770
771 if (WARN_ON(idx >= I915_MAX_WA_REGS))
772 return -ENOSPC;
773
774 dev_priv->workarounds.reg[idx].addr = addr;
775 dev_priv->workarounds.reg[idx].value = val;
776 dev_priv->workarounds.reg[idx].mask = mask;
777
778 dev_priv->workarounds.count++;
779
780 return 0;
781}
782
Mika Kuoppalaca5a0fb2015-08-11 15:44:31 +0100783#define WA_REG(addr, mask, val) do { \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000784 const int r = wa_add(dev_priv, (addr), (mask), (val)); \
Mika Kuoppala72253422014-10-07 17:21:26 +0300785 if (r) \
786 return r; \
Mika Kuoppalaca5a0fb2015-08-11 15:44:31 +0100787 } while (0)
Mika Kuoppala72253422014-10-07 17:21:26 +0300788
789#define WA_SET_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000790 WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300791
792#define WA_CLR_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000793 WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300794
Damien Lespiau98533252014-12-08 17:33:51 +0000795#define WA_SET_FIELD_MASKED(addr, mask, value) \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000796 WA_REG(addr, mask, _MASKED_FIELD(mask, value))
Mika Kuoppala72253422014-10-07 17:21:26 +0300797
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000798#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
799#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300800
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000801#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300802
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100803static int gen8_init_workarounds(struct intel_engine_cs *ring)
804{
Arun Siluvery68c61982015-09-25 17:40:38 +0100805 struct drm_device *dev = ring->dev;
806 struct drm_i915_private *dev_priv = dev->dev_private;
807
808 WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100809
Arun Siluvery717d84d2015-09-25 17:40:39 +0100810 /* WaDisableAsyncFlipPerfMode:bdw,chv */
811 WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
812
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100813 return 0;
814}
815
Mika Kuoppala72253422014-10-07 17:21:26 +0300816static int bdw_init_workarounds(struct intel_engine_cs *ring)
817{
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100818 int ret;
Mika Kuoppala72253422014-10-07 17:21:26 +0300819 struct drm_device *dev = ring->dev;
820 struct drm_i915_private *dev_priv = dev->dev_private;
821
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100822 ret = gen8_init_workarounds(ring);
823 if (ret)
824 return ret;
825
Arun Siluvery86d7f232014-08-26 14:44:50 +0100826 /* WaDisablePartialInstShootdown:bdw */
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700827 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300828 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
829 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
830 STALL_DOP_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100831
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700832 /* WaDisableDopClockGating:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300833 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
834 DOP_CLOCK_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100835
Mika Kuoppala72253422014-10-07 17:21:26 +0300836 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
837 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100838
839 /* Use Force Non-Coherent whenever executing a 3D context. This is a
840 * workaround for for a possible hang in the unlikely event a TLB
841 * invalidation occurs during a PSD flush.
842 */
Mika Kuoppala72253422014-10-07 17:21:26 +0300843 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000844 /* WaForceEnableNonCoherent:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300845 HDC_FORCE_NON_COHERENT |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000846 /* WaForceContextSaveRestoreNonCoherent:bdw */
847 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
848 /* WaHdcDisableFetchWhenMasked:bdw */
Michel Thierryf3f32362014-12-04 15:07:52 +0000849 HDC_DONOT_FETCH_MEM_WHEN_MASKED |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000850 /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300851 (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100852
Kenneth Graunke2701fc42015-01-13 12:46:52 -0800853 /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
854 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
855 * polygons in the same 8x4 pixel/sample area to be processed without
856 * stalling waiting for the earlier ones to write to Hierarchical Z
857 * buffer."
858 *
859 * This optimization is off by default for Broadwell; turn it on.
860 */
861 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
862
Arun Siluvery86d7f232014-08-26 14:44:50 +0100863 /* Wa4x4STCOptimizationDisable:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300864 WA_SET_BIT_MASKED(CACHE_MODE_1,
865 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100866
867 /*
868 * BSpec recommends 8x4 when MSAA is used,
869 * however in practice 16x4 seems fastest.
870 *
871 * Note that PS/WM thread counts depend on the WIZ hashing
872 * disable bit, which we don't touch here, but it's good
873 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
874 */
Damien Lespiau98533252014-12-08 17:33:51 +0000875 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
876 GEN6_WIZ_HASHING_MASK,
877 GEN6_WIZ_HASHING_16x4);
Arun Siluvery888b5992014-08-26 14:44:51 +0100878
Arun Siluvery86d7f232014-08-26 14:44:50 +0100879 return 0;
880}
881
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300882static int chv_init_workarounds(struct intel_engine_cs *ring)
883{
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100884 int ret;
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300885 struct drm_device *dev = ring->dev;
886 struct drm_i915_private *dev_priv = dev->dev_private;
887
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100888 ret = gen8_init_workarounds(ring);
889 if (ret)
890 return ret;
891
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300892 /* WaDisablePartialInstShootdown:chv */
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300893 /* WaDisableThreadStallDopClockGating:chv */
Mika Kuoppala72253422014-10-07 17:21:26 +0300894 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
Arun Siluvery605f1432014-10-28 18:33:13 +0000895 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
896 STALL_DOP_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300897
Arun Siluvery952890092014-10-28 18:33:14 +0000898 /* Use Force Non-Coherent whenever executing a 3D context. This is a
899 * workaround for a possible hang in the unlikely event a TLB
900 * invalidation occurs during a PSD flush.
901 */
902 /* WaForceEnableNonCoherent:chv */
903 /* WaHdcDisableFetchWhenMasked:chv */
904 WA_SET_BIT_MASKED(HDC_CHICKEN0,
905 HDC_FORCE_NON_COHERENT |
906 HDC_DONOT_FETCH_MEM_WHEN_MASKED);
907
Kenneth Graunke973a5b02015-01-13 12:46:53 -0800908 /* According to the CACHE_MODE_0 default value documentation, some
909 * CHV platforms disable this optimization by default. Turn it on.
910 */
911 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
912
Ville Syrjälä14bc16e2015-01-21 19:37:58 +0200913 /* Wa4x4STCOptimizationDisable:chv */
914 WA_SET_BIT_MASKED(CACHE_MODE_1,
915 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
916
Kenneth Graunked60de812015-01-10 18:02:22 -0800917 /* Improve HiZ throughput on CHV. */
918 WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
919
Ville Syrjäläe7fc2432015-01-21 19:38:00 +0200920 /*
921 * BSpec recommends 8x4 when MSAA is used,
922 * however in practice 16x4 seems fastest.
923 *
924 * Note that PS/WM thread counts depend on the WIZ hashing
925 * disable bit, which we don't touch here, but it's good
926 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
927 */
928 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
929 GEN6_WIZ_HASHING_MASK,
930 GEN6_WIZ_HASHING_16x4);
931
Mika Kuoppala72253422014-10-07 17:21:26 +0300932 return 0;
933}
934
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000935static int gen9_init_workarounds(struct intel_engine_cs *ring)
936{
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000937 struct drm_device *dev = ring->dev;
938 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak8ea6f892015-05-19 17:05:42 +0300939 uint32_t tmp;
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000940
Nick Hoathb0e6f6d2015-05-07 14:15:29 +0100941 /* WaDisablePartialInstShootdown:skl,bxt */
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000942 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
943 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
944
Nick Hoatha119a6e2015-05-07 14:15:30 +0100945 /* Syncing dependencies between camera and graphics:skl,bxt */
Nick Hoath84241712015-02-05 10:47:20 +0000946 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
947 GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
948
Nick Hoathd2a31db2015-05-07 14:15:31 +0100949 if ((IS_SKYLAKE(dev) && (INTEL_REVID(dev) == SKL_REVID_A0 ||
950 INTEL_REVID(dev) == SKL_REVID_B0)) ||
951 (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0)) {
952 /* WaDisableDgMirrorFixInHalfSliceChicken5:skl,bxt */
Damien Lespiaua86eb582015-02-11 18:21:44 +0000953 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
954 GEN9_DG_MIRROR_FIX_ENABLE);
Nick Hoath1de45822015-02-05 10:47:19 +0000955 }
956
Nick Hoatha13d2152015-05-07 14:15:32 +0100957 if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0) ||
958 (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0)) {
959 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
Damien Lespiau183c6da2015-02-09 19:33:11 +0000960 WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
961 GEN9_RHWO_OPTIMIZATION_DISABLE);
Arun Siluvery9b014352015-07-14 15:01:30 +0100962 /*
963 * WA also requires GEN9_SLICE_COMMON_ECO_CHICKEN0[14:14] to be set
964 * but we do that in per ctx batchbuffer as there is an issue
965 * with this register not getting restored on ctx restore
966 */
Damien Lespiau183c6da2015-02-09 19:33:11 +0000967 }
968
Nick Hoath27a1b682015-05-07 14:15:33 +0100969 if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) >= SKL_REVID_C0) ||
970 IS_BROXTON(dev)) {
971 /* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt */
Nick Hoathcac23df2015-02-05 10:47:22 +0000972 WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
973 GEN9_ENABLE_YV12_BUGFIX);
974 }
975
Nick Hoath50683682015-05-07 14:15:35 +0100976 /* Wa4x4STCOptimizationDisable:skl,bxt */
Nick Hoath27160c92015-05-07 14:15:36 +0100977 /* WaDisablePartialResolveInVc:skl,bxt */
Arun Siluvery60294682015-09-25 14:33:37 +0100978 WA_SET_BIT_MASKED(CACHE_MODE_1, (GEN8_4x4_STC_OPTIMIZATION_DISABLE |
979 GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE));
Damien Lespiau9370cd92015-02-09 19:33:17 +0000980
Nick Hoath16be17a2015-05-07 14:15:37 +0100981 /* WaCcsTlbPrefetchDisable:skl,bxt */
Damien Lespiaue2db7072015-02-09 19:33:21 +0000982 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
983 GEN9_CCS_TLB_PREFETCH_ENABLE);
984
Imre Deak5a2ae952015-05-19 15:04:59 +0300985 /* WaDisableMaskBasedCammingInRCC:skl,bxt */
986 if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) == SKL_REVID_C0) ||
987 (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0))
Ben Widawsky38a39a72015-03-11 10:54:53 +0200988 WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
989 PIXEL_MASK_CAMMING_DISABLE);
990
Imre Deak8ea6f892015-05-19 17:05:42 +0300991 /* WaForceContextSaveRestoreNonCoherent:skl,bxt */
992 tmp = HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT;
993 if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) == SKL_REVID_F0) ||
994 (IS_BROXTON(dev) && INTEL_REVID(dev) >= BXT_REVID_B0))
995 tmp |= HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE;
996 WA_SET_BIT_MASKED(HDC_CHICKEN0, tmp);
997
Arun Siluvery8c761602015-09-08 10:31:48 +0100998 /* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt */
999 if (IS_SKYLAKE(dev) ||
1000 (IS_BROXTON(dev) && INTEL_REVID(dev) <= BXT_REVID_B0)) {
1001 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
1002 GEN8_SAMPLER_POWER_BYPASS_DIS);
1003 }
1004
Robert Beckett6b6d5622015-09-08 10:31:52 +01001005 /* WaDisableSTUnitPowerOptimization:skl,bxt */
1006 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN2, GEN8_ST_PO_DISABLE);
1007
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001008 return 0;
1009}
1010
Damien Lespiaub7668792015-02-14 18:30:29 +00001011static int skl_tune_iz_hashing(struct intel_engine_cs *ring)
Damien Lespiau8d205492015-02-09 19:33:15 +00001012{
Damien Lespiaub7668792015-02-14 18:30:29 +00001013 struct drm_device *dev = ring->dev;
1014 struct drm_i915_private *dev_priv = dev->dev_private;
1015 u8 vals[3] = { 0, 0, 0 };
1016 unsigned int i;
1017
1018 for (i = 0; i < 3; i++) {
1019 u8 ss;
1020
1021 /*
1022 * Only consider slices where one, and only one, subslice has 7
1023 * EUs
1024 */
1025 if (hweight8(dev_priv->info.subslice_7eu[i]) != 1)
1026 continue;
1027
1028 /*
1029 * subslice_7eu[i] != 0 (because of the check above) and
1030 * ss_max == 4 (maximum number of subslices possible per slice)
1031 *
1032 * -> 0 <= ss <= 3;
1033 */
1034 ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
1035 vals[i] = 3 - ss;
1036 }
1037
1038 if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
1039 return 0;
1040
1041 /* Tune IZ hashing. See intel_device_info_runtime_init() */
1042 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
1043 GEN9_IZ_HASHING_MASK(2) |
1044 GEN9_IZ_HASHING_MASK(1) |
1045 GEN9_IZ_HASHING_MASK(0),
1046 GEN9_IZ_HASHING(2, vals[2]) |
1047 GEN9_IZ_HASHING(1, vals[1]) |
1048 GEN9_IZ_HASHING(0, vals[0]));
Damien Lespiau8d205492015-02-09 19:33:15 +00001049
Mika Kuoppala72253422014-10-07 17:21:26 +03001050 return 0;
1051}
1052
Damien Lespiaub7668792015-02-14 18:30:29 +00001053
Damien Lespiau8d205492015-02-09 19:33:15 +00001054static int skl_init_workarounds(struct intel_engine_cs *ring)
1055{
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001056 int ret;
Damien Lespiaud0bbbc4f2015-02-09 19:33:16 +00001057 struct drm_device *dev = ring->dev;
1058 struct drm_i915_private *dev_priv = dev->dev_private;
1059
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001060 ret = gen9_init_workarounds(ring);
1061 if (ret)
1062 return ret;
Damien Lespiau8d205492015-02-09 19:33:15 +00001063
Damien Lespiaud0bbbc4f2015-02-09 19:33:16 +00001064 /* WaDisablePowerCompilerClockGating:skl */
1065 if (INTEL_REVID(dev) == SKL_REVID_B0)
1066 WA_SET_BIT_MASKED(HIZ_CHICKEN,
1067 BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);
1068
Nick Hoathb62adbd2015-05-07 14:15:34 +01001069 if (INTEL_REVID(dev) <= SKL_REVID_D0) {
1070 /*
1071 *Use Force Non-Coherent whenever executing a 3D context. This
1072 * is a workaround for a possible hang in the unlikely event
1073 * a TLB invalidation occurs during a PSD flush.
1074 */
1075 /* WaForceEnableNonCoherent:skl */
1076 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1077 HDC_FORCE_NON_COHERENT);
1078 }
1079
Ville Syrjälä5b6fd122015-06-02 15:37:35 +03001080 if (INTEL_REVID(dev) == SKL_REVID_C0 ||
1081 INTEL_REVID(dev) == SKL_REVID_D0)
1082 /* WaBarrierPerformanceFixDisable:skl */
1083 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1084 HDC_FENCE_DEST_SLM_DISABLE |
1085 HDC_BARRIER_PERFORMANCE_DISABLE);
1086
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001087 /* WaDisableSbeCacheDispatchPortSharing:skl */
1088 if (INTEL_REVID(dev) <= SKL_REVID_F0) {
1089 WA_SET_BIT_MASKED(
1090 GEN7_HALF_SLICE_CHICKEN1,
1091 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
1092 }
1093
Damien Lespiaub7668792015-02-14 18:30:29 +00001094 return skl_tune_iz_hashing(ring);
Damien Lespiau8d205492015-02-09 19:33:15 +00001095}
1096
Nick Hoathcae04372015-03-17 11:39:38 +02001097static int bxt_init_workarounds(struct intel_engine_cs *ring)
1098{
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001099 int ret;
Nick Hoathdfb601e2015-04-10 13:12:24 +01001100 struct drm_device *dev = ring->dev;
1101 struct drm_i915_private *dev_priv = dev->dev_private;
1102
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001103 ret = gen9_init_workarounds(ring);
1104 if (ret)
1105 return ret;
Nick Hoathcae04372015-03-17 11:39:38 +02001106
Nick Hoathdfb601e2015-04-10 13:12:24 +01001107 /* WaDisableThreadStallDopClockGating:bxt */
1108 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
1109 STALL_DOP_GATING_DISABLE);
1110
Nick Hoath983b4b92015-04-10 13:12:25 +01001111 /* WaDisableSbeCacheDispatchPortSharing:bxt */
1112 if (INTEL_REVID(dev) <= BXT_REVID_B0) {
1113 WA_SET_BIT_MASKED(
1114 GEN7_HALF_SLICE_CHICKEN1,
1115 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
1116 }
1117
Nick Hoathcae04372015-03-17 11:39:38 +02001118 return 0;
1119}
1120
Michel Thierry771b9a52014-11-11 16:47:33 +00001121int init_workarounds_ring(struct intel_engine_cs *ring)
Mika Kuoppala72253422014-10-07 17:21:26 +03001122{
1123 struct drm_device *dev = ring->dev;
1124 struct drm_i915_private *dev_priv = dev->dev_private;
1125
1126 WARN_ON(ring->id != RCS);
1127
1128 dev_priv->workarounds.count = 0;
1129
1130 if (IS_BROADWELL(dev))
1131 return bdw_init_workarounds(ring);
1132
1133 if (IS_CHERRYVIEW(dev))
1134 return chv_init_workarounds(ring);
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001135
Damien Lespiau8d205492015-02-09 19:33:15 +00001136 if (IS_SKYLAKE(dev))
1137 return skl_init_workarounds(ring);
Nick Hoathcae04372015-03-17 11:39:38 +02001138
1139 if (IS_BROXTON(dev))
1140 return bxt_init_workarounds(ring);
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001141
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001142 return 0;
1143}
1144
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001145static int init_render_ring(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001146{
Chris Wilson78501ea2010-10-27 12:18:21 +01001147 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001148 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +01001149 int ret = init_ring_common(ring);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +02001150 if (ret)
1151 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +08001152
Akash Goel61a563a2014-03-25 18:01:50 +05301153 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
1154 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001155 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001156
1157 /* We need to disable the AsyncFlip performance optimisations in order
1158 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1159 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +01001160 *
Ville Syrjälä2441f872015-06-02 15:37:37 +03001161 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001162 */
Ville Syrjälä2441f872015-06-02 15:37:37 +03001163 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001164 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1165
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001166 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +05301167 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001168 if (INTEL_INFO(dev)->gen == 6)
1169 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +00001170 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001171
Akash Goel01fa0302014-03-24 23:00:04 +05301172 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001173 if (IS_GEN7(dev))
1174 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +05301175 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001176 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +01001177
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001178 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -07001179 /* From the Sandybridge PRM, volume 1 part 3, page 24:
1180 * "If this bit is set, STCunit will have LRA as replacement
1181 * policy. [...] This bit must be reset. LRA replacement
1182 * policy is not supported."
1183 */
1184 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001185 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -08001186 }
1187
Ville Syrjälä9cc83022015-06-02 15:37:36 +03001188 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001189 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001190
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001191 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001192 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001193
Mika Kuoppala72253422014-10-07 17:21:26 +03001194 return init_workarounds_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001195}
1196
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001197static void render_ring_cleanup(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001198{
Daniel Vetterb45305f2012-12-17 16:21:27 +01001199 struct drm_device *dev = ring->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -07001200 struct drm_i915_private *dev_priv = dev->dev_private;
1201
1202 if (dev_priv->semaphore_obj) {
1203 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
1204 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
1205 dev_priv->semaphore_obj = NULL;
1206 }
Daniel Vetterb45305f2012-12-17 16:21:27 +01001207
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001208 intel_fini_pipe_control(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001209}
1210
John Harrisonf7169682015-05-29 17:44:05 +01001211static int gen8_rcs_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky3e789982014-06-30 09:53:37 -07001212 unsigned int num_dwords)
1213{
1214#define MBOX_UPDATE_DWORDS 8
John Harrisonf7169682015-05-29 17:44:05 +01001215 struct intel_engine_cs *signaller = signaller_req->ring;
Ben Widawsky3e789982014-06-30 09:53:37 -07001216 struct drm_device *dev = signaller->dev;
1217 struct drm_i915_private *dev_priv = dev->dev_private;
1218 struct intel_engine_cs *waiter;
1219 int i, ret, num_rings;
1220
1221 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1222 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1223#undef MBOX_UPDATE_DWORDS
1224
John Harrison5fb9de12015-05-29 17:44:07 +01001225 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky3e789982014-06-30 09:53:37 -07001226 if (ret)
1227 return ret;
1228
1229 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001230 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001231 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1232 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1233 continue;
1234
John Harrisonf7169682015-05-29 17:44:05 +01001235 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky3e789982014-06-30 09:53:37 -07001236 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
1237 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
1238 PIPE_CONTROL_QW_WRITE |
1239 PIPE_CONTROL_FLUSH_ENABLE);
1240 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
1241 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001242 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001243 intel_ring_emit(signaller, 0);
1244 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1245 MI_SEMAPHORE_TARGET(waiter->id));
1246 intel_ring_emit(signaller, 0);
1247 }
1248
1249 return 0;
1250}
1251
John Harrisonf7169682015-05-29 17:44:05 +01001252static int gen8_xcs_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky3e789982014-06-30 09:53:37 -07001253 unsigned int num_dwords)
1254{
1255#define MBOX_UPDATE_DWORDS 6
John Harrisonf7169682015-05-29 17:44:05 +01001256 struct intel_engine_cs *signaller = signaller_req->ring;
Ben Widawsky3e789982014-06-30 09:53:37 -07001257 struct drm_device *dev = signaller->dev;
1258 struct drm_i915_private *dev_priv = dev->dev_private;
1259 struct intel_engine_cs *waiter;
1260 int i, ret, num_rings;
1261
1262 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1263 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1264#undef MBOX_UPDATE_DWORDS
1265
John Harrison5fb9de12015-05-29 17:44:07 +01001266 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky3e789982014-06-30 09:53:37 -07001267 if (ret)
1268 return ret;
1269
1270 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001271 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001272 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1273 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1274 continue;
1275
John Harrisonf7169682015-05-29 17:44:05 +01001276 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky3e789982014-06-30 09:53:37 -07001277 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
1278 MI_FLUSH_DW_OP_STOREDW);
1279 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
1280 MI_FLUSH_DW_USE_GTT);
1281 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001282 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001283 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1284 MI_SEMAPHORE_TARGET(waiter->id));
1285 intel_ring_emit(signaller, 0);
1286 }
1287
1288 return 0;
1289}
1290
John Harrisonf7169682015-05-29 17:44:05 +01001291static int gen6_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky024a43e2014-04-29 14:52:30 -07001292 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001293{
John Harrisonf7169682015-05-29 17:44:05 +01001294 struct intel_engine_cs *signaller = signaller_req->ring;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001295 struct drm_device *dev = signaller->dev;
1296 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001297 struct intel_engine_cs *useless;
Ben Widawskya1444b72014-06-30 09:53:35 -07001298 int i, ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -07001299
Ben Widawskya1444b72014-06-30 09:53:35 -07001300#define MBOX_UPDATE_DWORDS 3
1301 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1302 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
1303#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -07001304
John Harrison5fb9de12015-05-29 17:44:07 +01001305 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky024a43e2014-04-29 14:52:30 -07001306 if (ret)
1307 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001308
Ben Widawsky78325f22014-04-29 14:52:29 -07001309 for_each_ring(useless, dev_priv, i) {
1310 u32 mbox_reg = signaller->semaphore.mbox.signal[i];
1311 if (mbox_reg != GEN6_NOSYNC) {
John Harrisonf7169682015-05-29 17:44:05 +01001312 u32 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky78325f22014-04-29 14:52:29 -07001313 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
1314 intel_ring_emit(signaller, mbox_reg);
John Harrison6259cea2014-11-24 18:49:29 +00001315 intel_ring_emit(signaller, seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -07001316 }
1317 }
Ben Widawsky024a43e2014-04-29 14:52:30 -07001318
Ben Widawskya1444b72014-06-30 09:53:35 -07001319 /* If num_dwords was rounded, make sure the tail pointer is correct */
1320 if (num_rings % 2 == 0)
1321 intel_ring_emit(signaller, MI_NOOP);
1322
Ben Widawsky024a43e2014-04-29 14:52:30 -07001323 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001324}
1325
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001326/**
1327 * gen6_add_request - Update the semaphore mailbox registers
John Harrisonee044a82015-05-29 17:44:00 +01001328 *
1329 * @request - request to write to the ring
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001330 *
1331 * Update the mailbox registers in the *other* rings with the current seqno.
1332 * This acts like a signal in the canonical semaphore.
1333 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001334static int
John Harrisonee044a82015-05-29 17:44:00 +01001335gen6_add_request(struct drm_i915_gem_request *req)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001336{
John Harrisonee044a82015-05-29 17:44:00 +01001337 struct intel_engine_cs *ring = req->ring;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001338 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001339
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001340 if (ring->semaphore.signal)
John Harrisonf7169682015-05-29 17:44:05 +01001341 ret = ring->semaphore.signal(req, 4);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001342 else
John Harrison5fb9de12015-05-29 17:44:07 +01001343 ret = intel_ring_begin(req, 4);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001344
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001345 if (ret)
1346 return ret;
1347
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001348 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1349 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrisonee044a82015-05-29 17:44:00 +01001350 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001351 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001352 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001353
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001354 return 0;
1355}
1356
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001357static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1358 u32 seqno)
1359{
1360 struct drm_i915_private *dev_priv = dev->dev_private;
1361 return dev_priv->last_seqno < seqno;
1362}
1363
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001364/**
1365 * intel_ring_sync - sync the waiter to the signaller on seqno
1366 *
1367 * @waiter - ring that is waiting
1368 * @signaller - ring which has, or will signal
1369 * @seqno - seqno which the waiter will block on
1370 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001371
1372static int
John Harrison599d9242015-05-29 17:44:04 +01001373gen8_ring_sync(struct drm_i915_gem_request *waiter_req,
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001374 struct intel_engine_cs *signaller,
1375 u32 seqno)
1376{
John Harrison599d9242015-05-29 17:44:04 +01001377 struct intel_engine_cs *waiter = waiter_req->ring;
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001378 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
1379 int ret;
1380
John Harrison5fb9de12015-05-29 17:44:07 +01001381 ret = intel_ring_begin(waiter_req, 4);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001382 if (ret)
1383 return ret;
1384
1385 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1386 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -07001387 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001388 MI_SEMAPHORE_SAD_GTE_SDD);
1389 intel_ring_emit(waiter, seqno);
1390 intel_ring_emit(waiter,
1391 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1392 intel_ring_emit(waiter,
1393 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1394 intel_ring_advance(waiter);
1395 return 0;
1396}
1397
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001398static int
John Harrison599d9242015-05-29 17:44:04 +01001399gen6_ring_sync(struct drm_i915_gem_request *waiter_req,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001400 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001401 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001402{
John Harrison599d9242015-05-29 17:44:04 +01001403 struct intel_engine_cs *waiter = waiter_req->ring;
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001404 u32 dw1 = MI_SEMAPHORE_MBOX |
1405 MI_SEMAPHORE_COMPARE |
1406 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001407 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1408 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001409
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001410 /* Throughout all of the GEM code, seqno passed implies our current
1411 * seqno is >= the last seqno executed. However for hardware the
1412 * comparison is strictly greater than.
1413 */
1414 seqno -= 1;
1415
Ben Widawskyebc348b2014-04-29 14:52:28 -07001416 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001417
John Harrison5fb9de12015-05-29 17:44:07 +01001418 ret = intel_ring_begin(waiter_req, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001419 if (ret)
1420 return ret;
1421
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001422 /* If seqno wrap happened, omit the wait with no-ops */
1423 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001424 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001425 intel_ring_emit(waiter, seqno);
1426 intel_ring_emit(waiter, 0);
1427 intel_ring_emit(waiter, MI_NOOP);
1428 } else {
1429 intel_ring_emit(waiter, MI_NOOP);
1430 intel_ring_emit(waiter, MI_NOOP);
1431 intel_ring_emit(waiter, MI_NOOP);
1432 intel_ring_emit(waiter, MI_NOOP);
1433 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001434 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001435
1436 return 0;
1437}
1438
Chris Wilsonc6df5412010-12-15 09:56:50 +00001439#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1440do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001441 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1442 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001443 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1444 intel_ring_emit(ring__, 0); \
1445 intel_ring_emit(ring__, 0); \
1446} while (0)
1447
1448static int
John Harrisonee044a82015-05-29 17:44:00 +01001449pc_render_add_request(struct drm_i915_gem_request *req)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001450{
John Harrisonee044a82015-05-29 17:44:00 +01001451 struct intel_engine_cs *ring = req->ring;
Chris Wilson18393f62014-04-09 09:19:40 +01001452 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001453 int ret;
1454
1455 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1456 * incoherent with writes to memory, i.e. completely fubar,
1457 * so we need to use PIPE_NOTIFY instead.
1458 *
1459 * However, we also need to workaround the qword write
1460 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1461 * memory before requesting an interrupt.
1462 */
John Harrison5fb9de12015-05-29 17:44:07 +01001463 ret = intel_ring_begin(req, 32);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001464 if (ret)
1465 return ret;
1466
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001467 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001468 PIPE_CONTROL_WRITE_FLUSH |
1469 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001470 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrisonee044a82015-05-29 17:44:00 +01001471 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001472 intel_ring_emit(ring, 0);
1473 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001474 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Chris Wilsonc6df5412010-12-15 09:56:50 +00001475 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001476 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001477 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001478 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001479 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001480 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001481 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001482 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001483 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001484
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001485 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001486 PIPE_CONTROL_WRITE_FLUSH |
1487 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001488 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001489 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrisonee044a82015-05-29 17:44:00 +01001490 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001491 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +01001492 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001493
Chris Wilsonc6df5412010-12-15 09:56:50 +00001494 return 0;
1495}
1496
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001497static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001498gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001499{
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001500 /* Workaround to force correct ordering between irq and seqno writes on
1501 * ivb (and maybe also on snb) by reading from a CS register (like
1502 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +00001503 if (!lazy_coherency) {
1504 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1505 POSTING_READ(RING_ACTHD(ring->mmio_base));
1506 }
1507
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001508 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1509}
1510
1511static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001512ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001513{
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001514 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1515}
1516
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001517static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001518ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001519{
1520 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1521}
1522
Chris Wilsonc6df5412010-12-15 09:56:50 +00001523static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001524pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001525{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001526 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001527}
1528
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001529static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001530pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001531{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001532 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001533}
1534
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001535static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001536gen5_ring_get_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001537{
1538 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001539 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001540 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001541
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001542 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Daniel Vettere48d8632012-04-11 22:12:54 +02001543 return false;
1544
Chris Wilson7338aef2012-04-24 21:48:47 +01001545 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001546 if (ring->irq_refcount++ == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001547 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001548 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001549
1550 return true;
1551}
1552
1553static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001554gen5_ring_put_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001555{
1556 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001557 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001558 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001559
Chris Wilson7338aef2012-04-24 21:48:47 +01001560 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001561 if (--ring->irq_refcount == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001562 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001563 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001564}
1565
1566static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001567i9xx_ring_get_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001568{
Chris Wilson78501ea2010-10-27 12:18:21 +01001569 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001570 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001571 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001572
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001573 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001574 return false;
1575
Chris Wilson7338aef2012-04-24 21:48:47 +01001576 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001577 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001578 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1579 I915_WRITE(IMR, dev_priv->irq_mask);
1580 POSTING_READ(IMR);
1581 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001582 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001583
1584 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001585}
1586
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001587static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001588i9xx_ring_put_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001589{
Chris Wilson78501ea2010-10-27 12:18:21 +01001590 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001591 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001592 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001593
Chris Wilson7338aef2012-04-24 21:48:47 +01001594 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001595 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001596 dev_priv->irq_mask |= ring->irq_enable_mask;
1597 I915_WRITE(IMR, dev_priv->irq_mask);
1598 POSTING_READ(IMR);
1599 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001600 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001601}
1602
Chris Wilsonc2798b12012-04-22 21:13:57 +01001603static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001604i8xx_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001605{
1606 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001607 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001608 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001609
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001610 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonc2798b12012-04-22 21:13:57 +01001611 return false;
1612
Chris Wilson7338aef2012-04-24 21:48:47 +01001613 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001614 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001615 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1616 I915_WRITE16(IMR, dev_priv->irq_mask);
1617 POSTING_READ16(IMR);
1618 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001619 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001620
1621 return true;
1622}
1623
1624static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001625i8xx_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001626{
1627 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001628 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001629 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001630
Chris Wilson7338aef2012-04-24 21:48:47 +01001631 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001632 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001633 dev_priv->irq_mask |= ring->irq_enable_mask;
1634 I915_WRITE16(IMR, dev_priv->irq_mask);
1635 POSTING_READ16(IMR);
1636 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001637 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001638}
1639
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001640static int
John Harrisona84c3ae2015-05-29 17:43:57 +01001641bsd_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson78501ea2010-10-27 12:18:21 +01001642 u32 invalidate_domains,
1643 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001644{
John Harrisona84c3ae2015-05-29 17:43:57 +01001645 struct intel_engine_cs *ring = req->ring;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001646 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001647
John Harrison5fb9de12015-05-29 17:44:07 +01001648 ret = intel_ring_begin(req, 2);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001649 if (ret)
1650 return ret;
1651
1652 intel_ring_emit(ring, MI_FLUSH);
1653 intel_ring_emit(ring, MI_NOOP);
1654 intel_ring_advance(ring);
1655 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001656}
1657
Chris Wilson3cce4692010-10-27 16:11:02 +01001658static int
John Harrisonee044a82015-05-29 17:44:00 +01001659i9xx_add_request(struct drm_i915_gem_request *req)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001660{
John Harrisonee044a82015-05-29 17:44:00 +01001661 struct intel_engine_cs *ring = req->ring;
Chris Wilson3cce4692010-10-27 16:11:02 +01001662 int ret;
1663
John Harrison5fb9de12015-05-29 17:44:07 +01001664 ret = intel_ring_begin(req, 4);
Chris Wilson3cce4692010-10-27 16:11:02 +01001665 if (ret)
1666 return ret;
Chris Wilson6f392d52010-08-07 11:01:22 +01001667
Chris Wilson3cce4692010-10-27 16:11:02 +01001668 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1669 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrisonee044a82015-05-29 17:44:00 +01001670 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
Chris Wilson3cce4692010-10-27 16:11:02 +01001671 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001672 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001673
Chris Wilson3cce4692010-10-27 16:11:02 +01001674 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001675}
1676
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001677static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001678gen6_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001679{
1680 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001681 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001682 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001683
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001684 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1685 return false;
Chris Wilson0f468322011-01-04 17:35:21 +00001686
Chris Wilson7338aef2012-04-24 21:48:47 +01001687 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001688 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001689 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001690 I915_WRITE_IMR(ring,
1691 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001692 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001693 else
1694 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001695 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001696 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001697 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001698
1699 return true;
1700}
1701
1702static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001703gen6_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001704{
1705 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001706 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001707 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001708
Chris Wilson7338aef2012-04-24 21:48:47 +01001709 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001710 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001711 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001712 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001713 else
1714 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001715 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001716 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001717 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001718}
1719
Ben Widawskya19d2932013-05-28 19:22:30 -07001720static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001721hsw_vebox_get_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001722{
1723 struct drm_device *dev = ring->dev;
1724 struct drm_i915_private *dev_priv = dev->dev_private;
1725 unsigned long flags;
1726
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001727 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskya19d2932013-05-28 19:22:30 -07001728 return false;
1729
Daniel Vetter59cdb632013-07-04 23:35:28 +02001730 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001731 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001732 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001733 gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001734 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001735 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001736
1737 return true;
1738}
1739
1740static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001741hsw_vebox_put_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001742{
1743 struct drm_device *dev = ring->dev;
1744 struct drm_i915_private *dev_priv = dev->dev_private;
1745 unsigned long flags;
1746
Daniel Vetter59cdb632013-07-04 23:35:28 +02001747 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001748 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001749 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001750 gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001751 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001752 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001753}
1754
Ben Widawskyabd58f02013-11-02 21:07:09 -07001755static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001756gen8_ring_get_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001757{
1758 struct drm_device *dev = ring->dev;
1759 struct drm_i915_private *dev_priv = dev->dev_private;
1760 unsigned long flags;
1761
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001762 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07001763 return false;
1764
1765 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1766 if (ring->irq_refcount++ == 0) {
1767 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1768 I915_WRITE_IMR(ring,
1769 ~(ring->irq_enable_mask |
1770 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1771 } else {
1772 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1773 }
1774 POSTING_READ(RING_IMR(ring->mmio_base));
1775 }
1776 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1777
1778 return true;
1779}
1780
1781static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001782gen8_ring_put_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001783{
1784 struct drm_device *dev = ring->dev;
1785 struct drm_i915_private *dev_priv = dev->dev_private;
1786 unsigned long flags;
1787
1788 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1789 if (--ring->irq_refcount == 0) {
1790 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1791 I915_WRITE_IMR(ring,
1792 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1793 } else {
1794 I915_WRITE_IMR(ring, ~0);
1795 }
1796 POSTING_READ(RING_IMR(ring->mmio_base));
1797 }
1798 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1799}
1800
Zou Nan haid1b851f2010-05-21 09:08:57 +08001801static int
John Harrison53fddaf2015-05-29 17:44:02 +01001802i965_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001803 u64 offset, u32 length,
John Harrison8e004ef2015-02-13 11:48:10 +00001804 unsigned dispatch_flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001805{
John Harrison53fddaf2015-05-29 17:44:02 +01001806 struct intel_engine_cs *ring = req->ring;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001807 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001808
John Harrison5fb9de12015-05-29 17:44:07 +01001809 ret = intel_ring_begin(req, 2);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001810 if (ret)
1811 return ret;
1812
Chris Wilson78501ea2010-10-27 12:18:21 +01001813 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001814 MI_BATCH_BUFFER_START |
1815 MI_BATCH_GTT |
John Harrison8e004ef2015-02-13 11:48:10 +00001816 (dispatch_flags & I915_DISPATCH_SECURE ?
1817 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001818 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001819 intel_ring_advance(ring);
1820
Zou Nan haid1b851f2010-05-21 09:08:57 +08001821 return 0;
1822}
1823
Daniel Vetterb45305f2012-12-17 16:21:27 +01001824/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1825#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001826#define I830_TLB_ENTRIES (2)
1827#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001828static int
John Harrison53fddaf2015-05-29 17:44:02 +01001829i830_dispatch_execbuffer(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00001830 u64 offset, u32 len,
1831 unsigned dispatch_flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001832{
John Harrison53fddaf2015-05-29 17:44:02 +01001833 struct intel_engine_cs *ring = req->ring;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001834 u32 cs_offset = ring->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001835 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001836
John Harrison5fb9de12015-05-29 17:44:07 +01001837 ret = intel_ring_begin(req, 6);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001838 if (ret)
1839 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001840
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001841 /* Evict the invalid PTE TLBs */
1842 intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1843 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1844 intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1845 intel_ring_emit(ring, cs_offset);
1846 intel_ring_emit(ring, 0xdeadbeef);
1847 intel_ring_emit(ring, MI_NOOP);
1848 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001849
John Harrison8e004ef2015-02-13 11:48:10 +00001850 if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001851 if (len > I830_BATCH_LIMIT)
1852 return -ENOSPC;
1853
John Harrison5fb9de12015-05-29 17:44:07 +01001854 ret = intel_ring_begin(req, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001855 if (ret)
1856 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001857
1858 /* Blit the batch (which has now all relocs applied) to the
1859 * stable batch scratch bo area (so that the CS never
1860 * stumbles over its tlb invalidation bug) ...
1861 */
1862 intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1863 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
Chris Wilson611a7a42014-09-12 07:37:42 +01001864 intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001865 intel_ring_emit(ring, cs_offset);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001866 intel_ring_emit(ring, 4096);
1867 intel_ring_emit(ring, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001868
Daniel Vetterb45305f2012-12-17 16:21:27 +01001869 intel_ring_emit(ring, MI_FLUSH);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001870 intel_ring_emit(ring, MI_NOOP);
1871 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001872
1873 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001874 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001875 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001876
John Harrison5fb9de12015-05-29 17:44:07 +01001877 ret = intel_ring_begin(req, 4);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001878 if (ret)
1879 return ret;
1880
1881 intel_ring_emit(ring, MI_BATCH_BUFFER);
John Harrison8e004ef2015-02-13 11:48:10 +00001882 intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1883 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001884 intel_ring_emit(ring, offset + len - 8);
1885 intel_ring_emit(ring, MI_NOOP);
1886 intel_ring_advance(ring);
1887
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001888 return 0;
1889}
1890
1891static int
John Harrison53fddaf2015-05-29 17:44:02 +01001892i915_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001893 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00001894 unsigned dispatch_flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001895{
John Harrison53fddaf2015-05-29 17:44:02 +01001896 struct intel_engine_cs *ring = req->ring;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001897 int ret;
1898
John Harrison5fb9de12015-05-29 17:44:07 +01001899 ret = intel_ring_begin(req, 2);
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001900 if (ret)
1901 return ret;
1902
Chris Wilson65f56872012-04-17 16:38:12 +01001903 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
John Harrison8e004ef2015-02-13 11:48:10 +00001904 intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1905 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001906 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001907
Eric Anholt62fdfea2010-05-21 13:26:39 -07001908 return 0;
1909}
1910
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001911static void cleanup_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001912{
Chris Wilson05394f32010-11-08 19:18:58 +00001913 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001914
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001915 obj = ring->status_page.obj;
1916 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001917 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001918
Chris Wilson9da3da62012-06-01 15:20:22 +01001919 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001920 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001921 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001922 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001923}
1924
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001925static int init_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001926{
Chris Wilson05394f32010-11-08 19:18:58 +00001927 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001928
Chris Wilsone3efda42014-04-09 09:19:41 +01001929 if ((obj = ring->status_page.obj) == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04001930 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01001931 int ret;
1932
1933 obj = i915_gem_alloc_object(ring->dev, 4096);
1934 if (obj == NULL) {
1935 DRM_ERROR("Failed to allocate status page\n");
1936 return -ENOMEM;
1937 }
1938
1939 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1940 if (ret)
1941 goto err_unref;
1942
Chris Wilson1f767e02014-07-03 17:33:03 -04001943 flags = 0;
1944 if (!HAS_LLC(ring->dev))
1945 /* On g33, we cannot place HWS above 256MiB, so
1946 * restrict its pinning to the low mappable arena.
1947 * Though this restriction is not documented for
1948 * gen4, gen5, or byt, they also behave similarly
1949 * and hang if the HWS is placed at the top of the
1950 * GTT. To generalise, it appears that all !llc
1951 * platforms have issues with us placing the HWS
1952 * above the mappable region (even though we never
1953 * actualy map it).
1954 */
1955 flags |= PIN_MAPPABLE;
1956 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01001957 if (ret) {
1958err_unref:
1959 drm_gem_object_unreference(&obj->base);
1960 return ret;
1961 }
1962
1963 ring->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001964 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001965
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001966 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001967 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001968 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001969
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001970 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1971 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001972
1973 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001974}
1975
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001976static int init_phys_status_page(struct intel_engine_cs *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001977{
1978 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001979
1980 if (!dev_priv->status_page_dmah) {
1981 dev_priv->status_page_dmah =
1982 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1983 if (!dev_priv->status_page_dmah)
1984 return -ENOMEM;
1985 }
1986
Chris Wilson6b8294a2012-11-16 11:43:20 +00001987 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1988 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1989
1990 return 0;
1991}
1992
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001993void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
1994{
1995 iounmap(ringbuf->virtual_start);
1996 ringbuf->virtual_start = NULL;
1997 i915_gem_object_ggtt_unpin(ringbuf->obj);
1998}
1999
2000int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
2001 struct intel_ringbuffer *ringbuf)
2002{
2003 struct drm_i915_private *dev_priv = to_i915(dev);
2004 struct drm_i915_gem_object *obj = ringbuf->obj;
2005 int ret;
2006
2007 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
2008 if (ret)
2009 return ret;
2010
2011 ret = i915_gem_object_set_to_gtt_domain(obj, true);
2012 if (ret) {
2013 i915_gem_object_ggtt_unpin(obj);
2014 return ret;
2015 }
2016
2017 ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
2018 i915_gem_obj_ggtt_offset(obj), ringbuf->size);
2019 if (ringbuf->virtual_start == NULL) {
2020 i915_gem_object_ggtt_unpin(obj);
2021 return -EINVAL;
2022 }
2023
2024 return 0;
2025}
2026
Chris Wilson01101fa2015-09-03 13:01:39 +01002027static void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01002028{
Oscar Mateo2919d292014-07-03 16:28:02 +01002029 drm_gem_object_unreference(&ringbuf->obj->base);
2030 ringbuf->obj = NULL;
2031}
2032
Chris Wilson01101fa2015-09-03 13:01:39 +01002033static int intel_alloc_ringbuffer_obj(struct drm_device *dev,
2034 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01002035{
Chris Wilsone3efda42014-04-09 09:19:41 +01002036 struct drm_i915_gem_object *obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002037
2038 obj = NULL;
2039 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002040 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01002041 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002042 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01002043 if (obj == NULL)
2044 return -ENOMEM;
2045
Akash Goel24f3a8c2014-06-17 10:59:42 +05302046 /* mark ring buffers as read-only from GPU side by default */
2047 obj->gt_ro = 1;
2048
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002049 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002050
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002051 return 0;
Chris Wilsone3efda42014-04-09 09:19:41 +01002052}
2053
Chris Wilson01101fa2015-09-03 13:01:39 +01002054struct intel_ringbuffer *
2055intel_engine_create_ringbuffer(struct intel_engine_cs *engine, int size)
2056{
2057 struct intel_ringbuffer *ring;
2058 int ret;
2059
2060 ring = kzalloc(sizeof(*ring), GFP_KERNEL);
2061 if (ring == NULL)
2062 return ERR_PTR(-ENOMEM);
2063
2064 ring->ring = engine;
2065
2066 ring->size = size;
2067 /* Workaround an erratum on the i830 which causes a hang if
2068 * the TAIL pointer points to within the last 2 cachelines
2069 * of the buffer.
2070 */
2071 ring->effective_size = size;
2072 if (IS_I830(engine->dev) || IS_845G(engine->dev))
2073 ring->effective_size -= 2 * CACHELINE_BYTES;
2074
2075 ring->last_retired_head = -1;
2076 intel_ring_update_space(ring);
2077
2078 ret = intel_alloc_ringbuffer_obj(engine->dev, ring);
2079 if (ret) {
2080 DRM_ERROR("Failed to allocate ringbuffer %s: %d\n",
2081 engine->name, ret);
2082 kfree(ring);
2083 return ERR_PTR(ret);
2084 }
2085
2086 return ring;
2087}
2088
2089void
2090intel_ringbuffer_free(struct intel_ringbuffer *ring)
2091{
2092 intel_destroy_ringbuffer_obj(ring);
2093 kfree(ring);
2094}
2095
Ben Widawskyc43b5632012-04-16 14:07:40 -07002096static int intel_init_ring_buffer(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002097 struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002098{
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002099 struct intel_ringbuffer *ringbuf;
Chris Wilsondd785e32010-08-07 11:01:34 +01002100 int ret;
2101
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002102 WARN_ON(ring->buffer);
2103
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002104 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01002105 INIT_LIST_HEAD(&ring->active_list);
2106 INIT_LIST_HEAD(&ring->request_list);
Oscar Mateocc9130b2014-07-24 17:04:42 +01002107 INIT_LIST_HEAD(&ring->execlist_queue);
Chris Wilson06fbca72015-04-07 16:20:36 +01002108 i915_gem_batch_pool_init(dev, &ring->batch_pool);
Ben Widawskyebc348b2014-04-29 14:52:28 -07002109 memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00002110
Chris Wilsonb259f672011-03-29 13:19:09 +01002111 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002112
Chris Wilson01101fa2015-09-03 13:01:39 +01002113 ringbuf = intel_engine_create_ringbuffer(ring, 32 * PAGE_SIZE);
2114 if (IS_ERR(ringbuf))
2115 return PTR_ERR(ringbuf);
2116 ring->buffer = ringbuf;
2117
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002118 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01002119 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002120 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002121 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002122 } else {
2123 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02002124 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002125 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002126 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002127 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002128
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002129 ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
2130 if (ret) {
2131 DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
2132 ring->name, ret);
2133 intel_destroy_ringbuffer_obj(ringbuf);
2134 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002135 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002136
Brad Volkin44e895a2014-05-10 14:10:43 -07002137 ret = i915_cmd_parser_init_ring(ring);
2138 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002139 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08002140
Oscar Mateo8ee14972014-05-22 14:13:34 +01002141 return 0;
2142
2143error:
Chris Wilson01101fa2015-09-03 13:01:39 +01002144 intel_ringbuffer_free(ringbuf);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002145 ring->buffer = NULL;
2146 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002147}
2148
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002149void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002150{
John Harrison6402c332014-10-31 12:00:26 +00002151 struct drm_i915_private *dev_priv;
Chris Wilson33626e62010-10-29 16:18:36 +01002152
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002153 if (!intel_ring_initialized(ring))
Eric Anholt62fdfea2010-05-21 13:26:39 -07002154 return;
2155
John Harrison6402c332014-10-31 12:00:26 +00002156 dev_priv = to_i915(ring->dev);
John Harrison6402c332014-10-31 12:00:26 +00002157
Chris Wilsone3efda42014-04-09 09:19:41 +01002158 intel_stop_ring_buffer(ring);
Ville Syrjäläde8f0a52014-05-28 19:12:13 +03002159 WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01002160
Chris Wilson01101fa2015-09-03 13:01:39 +01002161 intel_unpin_ringbuffer_obj(ring->buffer);
2162 intel_ringbuffer_free(ring->buffer);
2163 ring->buffer = NULL;
Chris Wilson78501ea2010-10-27 12:18:21 +01002164
Zou Nan hai8d192152010-11-02 16:31:01 +08002165 if (ring->cleanup)
2166 ring->cleanup(ring);
2167
Chris Wilson78501ea2010-10-27 12:18:21 +01002168 cleanup_status_page(ring);
Brad Volkin44e895a2014-05-10 14:10:43 -07002169
2170 i915_cmd_parser_fini_ring(ring);
Chris Wilson06fbca72015-04-07 16:20:36 +01002171 i915_gem_batch_pool_fini(&ring->batch_pool);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002172}
2173
Chris Wilson595e1ee2015-04-07 16:20:51 +01002174static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002175{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002176 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002177 struct drm_i915_gem_request *request;
Chris Wilsonb4716182015-04-27 13:41:17 +01002178 unsigned space;
2179 int ret;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002180
Dave Gordonebd0fd42014-11-27 11:22:49 +00002181 if (intel_ring_space(ringbuf) >= n)
2182 return 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002183
John Harrison79bbcc22015-06-30 12:40:55 +01002184 /* The whole point of reserving space is to not wait! */
2185 WARN_ON(ringbuf->reserved_in_use);
2186
Chris Wilsona71d8d92012-02-15 11:25:36 +00002187 list_for_each_entry(request, &ring->request_list, list) {
Chris Wilsonb4716182015-04-27 13:41:17 +01002188 space = __intel_ring_space(request->postfix, ringbuf->tail,
2189 ringbuf->size);
2190 if (space >= n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002191 break;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002192 }
2193
Chris Wilson595e1ee2015-04-07 16:20:51 +01002194 if (WARN_ON(&request->list == &ring->request_list))
Chris Wilsona71d8d92012-02-15 11:25:36 +00002195 return -ENOSPC;
2196
Daniel Vettera4b3a572014-11-26 14:17:05 +01002197 ret = i915_wait_request(request);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002198 if (ret)
2199 return ret;
2200
Chris Wilsonb4716182015-04-27 13:41:17 +01002201 ringbuf->space = space;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002202 return 0;
2203}
2204
John Harrison79bbcc22015-06-30 12:40:55 +01002205static void __wrap_ring_buffer(struct intel_ringbuffer *ringbuf)
Chris Wilson3e960502012-11-27 16:22:54 +00002206{
2207 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002208 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002209
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002210 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002211 rem /= 4;
2212 while (rem--)
2213 iowrite32(MI_NOOP, virt++);
2214
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002215 ringbuf->tail = 0;
Dave Gordonebd0fd42014-11-27 11:22:49 +00002216 intel_ring_update_space(ringbuf);
Chris Wilson3e960502012-11-27 16:22:54 +00002217}
2218
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002219int intel_ring_idle(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00002220{
Daniel Vettera4b3a572014-11-26 14:17:05 +01002221 struct drm_i915_gem_request *req;
Chris Wilson3e960502012-11-27 16:22:54 +00002222
Chris Wilson3e960502012-11-27 16:22:54 +00002223 /* Wait upon the last request to be completed */
2224 if (list_empty(&ring->request_list))
2225 return 0;
2226
Daniel Vettera4b3a572014-11-26 14:17:05 +01002227 req = list_entry(ring->request_list.prev,
Chris Wilsonb4716182015-04-27 13:41:17 +01002228 struct drm_i915_gem_request,
2229 list);
Chris Wilson3e960502012-11-27 16:22:54 +00002230
Chris Wilsonb4716182015-04-27 13:41:17 +01002231 /* Make sure we do not trigger any retires */
2232 return __i915_wait_request(req,
2233 atomic_read(&to_i915(ring->dev)->gpu_error.reset_counter),
2234 to_i915(ring->dev)->mm.interruptible,
2235 NULL, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00002236}
2237
John Harrison6689cb22015-03-19 12:30:08 +00002238int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
Chris Wilson9d7730912012-11-27 16:22:52 +00002239{
John Harrison6689cb22015-03-19 12:30:08 +00002240 request->ringbuf = request->ring->buffer;
John Harrison9eba5d42014-11-24 18:49:23 +00002241 return 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002242}
2243
John Harrisonccd98fe2015-05-29 17:44:09 +01002244int intel_ring_reserve_space(struct drm_i915_gem_request *request)
2245{
2246 /*
2247 * The first call merely notes the reserve request and is common for
2248 * all back ends. The subsequent localised _begin() call actually
2249 * ensures that the reservation is available. Without the begin, if
2250 * the request creator immediately submitted the request without
2251 * adding any commands to it then there might not actually be
2252 * sufficient room for the submission commands.
2253 */
2254 intel_ring_reserved_space_reserve(request->ringbuf, MIN_SPACE_FOR_ADD_REQUEST);
2255
2256 return intel_ring_begin(request, 0);
2257}
2258
John Harrison29b1b412015-06-18 13:10:09 +01002259void intel_ring_reserved_space_reserve(struct intel_ringbuffer *ringbuf, int size)
2260{
John Harrisonccd98fe2015-05-29 17:44:09 +01002261 WARN_ON(ringbuf->reserved_size);
John Harrison29b1b412015-06-18 13:10:09 +01002262 WARN_ON(ringbuf->reserved_in_use);
2263
2264 ringbuf->reserved_size = size;
John Harrison29b1b412015-06-18 13:10:09 +01002265}
2266
2267void intel_ring_reserved_space_cancel(struct intel_ringbuffer *ringbuf)
2268{
2269 WARN_ON(ringbuf->reserved_in_use);
2270
2271 ringbuf->reserved_size = 0;
2272 ringbuf->reserved_in_use = false;
2273}
2274
2275void intel_ring_reserved_space_use(struct intel_ringbuffer *ringbuf)
2276{
2277 WARN_ON(ringbuf->reserved_in_use);
2278
2279 ringbuf->reserved_in_use = true;
2280 ringbuf->reserved_tail = ringbuf->tail;
2281}
2282
2283void intel_ring_reserved_space_end(struct intel_ringbuffer *ringbuf)
2284{
2285 WARN_ON(!ringbuf->reserved_in_use);
John Harrison79bbcc22015-06-30 12:40:55 +01002286 if (ringbuf->tail > ringbuf->reserved_tail) {
2287 WARN(ringbuf->tail > ringbuf->reserved_tail + ringbuf->reserved_size,
2288 "request reserved size too small: %d vs %d!\n",
2289 ringbuf->tail - ringbuf->reserved_tail, ringbuf->reserved_size);
2290 } else {
2291 /*
2292 * The ring was wrapped while the reserved space was in use.
2293 * That means that some unknown amount of the ring tail was
2294 * no-op filled and skipped. Thus simply adding the ring size
2295 * to the tail and doing the above space check will not work.
2296 * Rather than attempt to track how much tail was skipped,
2297 * it is much simpler to say that also skipping the sanity
2298 * check every once in a while is not a big issue.
2299 */
2300 }
John Harrison29b1b412015-06-18 13:10:09 +01002301
2302 ringbuf->reserved_size = 0;
2303 ringbuf->reserved_in_use = false;
2304}
2305
2306static int __intel_ring_prepare(struct intel_engine_cs *ring, int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002307{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002308 struct intel_ringbuffer *ringbuf = ring->buffer;
John Harrison79bbcc22015-06-30 12:40:55 +01002309 int remain_usable = ringbuf->effective_size - ringbuf->tail;
2310 int remain_actual = ringbuf->size - ringbuf->tail;
2311 int ret, total_bytes, wait_bytes = 0;
2312 bool need_wrap = false;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002313
John Harrison79bbcc22015-06-30 12:40:55 +01002314 if (ringbuf->reserved_in_use)
2315 total_bytes = bytes;
2316 else
2317 total_bytes = bytes + ringbuf->reserved_size;
John Harrison29b1b412015-06-18 13:10:09 +01002318
John Harrison79bbcc22015-06-30 12:40:55 +01002319 if (unlikely(bytes > remain_usable)) {
2320 /*
2321 * Not enough space for the basic request. So need to flush
2322 * out the remainder and then wait for base + reserved.
2323 */
2324 wait_bytes = remain_actual + total_bytes;
2325 need_wrap = true;
2326 } else {
2327 if (unlikely(total_bytes > remain_usable)) {
2328 /*
2329 * The base request will fit but the reserved space
2330 * falls off the end. So only need to to wait for the
2331 * reserved size after flushing out the remainder.
2332 */
2333 wait_bytes = remain_actual + ringbuf->reserved_size;
2334 need_wrap = true;
2335 } else if (total_bytes > ringbuf->space) {
2336 /* No wrapping required, just waiting. */
2337 wait_bytes = total_bytes;
John Harrison29b1b412015-06-18 13:10:09 +01002338 }
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002339 }
2340
John Harrison79bbcc22015-06-30 12:40:55 +01002341 if (wait_bytes) {
2342 ret = ring_wait_for_space(ring, wait_bytes);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002343 if (unlikely(ret))
2344 return ret;
John Harrison79bbcc22015-06-30 12:40:55 +01002345
2346 if (need_wrap)
2347 __wrap_ring_buffer(ringbuf);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002348 }
2349
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002350 return 0;
2351}
2352
John Harrison5fb9de12015-05-29 17:44:07 +01002353int intel_ring_begin(struct drm_i915_gem_request *req,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002354 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002355{
John Harrison5fb9de12015-05-29 17:44:07 +01002356 struct intel_engine_cs *ring;
2357 struct drm_i915_private *dev_priv;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002358 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01002359
John Harrison5fb9de12015-05-29 17:44:07 +01002360 WARN_ON(req == NULL);
2361 ring = req->ring;
2362 dev_priv = ring->dev->dev_private;
2363
Daniel Vetter33196de2012-11-14 17:14:05 +01002364 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2365 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02002366 if (ret)
2367 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00002368
Chris Wilson304d6952014-01-02 14:32:35 +00002369 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
2370 if (ret)
2371 return ret;
2372
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002373 ring->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00002374 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002375}
2376
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002377/* Align the ring tail to a cacheline boundary */
John Harrisonbba09b12015-05-29 17:44:06 +01002378int intel_ring_cacheline_align(struct drm_i915_gem_request *req)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002379{
John Harrisonbba09b12015-05-29 17:44:06 +01002380 struct intel_engine_cs *ring = req->ring;
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002381 int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002382 int ret;
2383
2384 if (num_dwords == 0)
2385 return 0;
2386
Chris Wilson18393f62014-04-09 09:19:40 +01002387 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
John Harrison5fb9de12015-05-29 17:44:07 +01002388 ret = intel_ring_begin(req, num_dwords);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002389 if (ret)
2390 return ret;
2391
2392 while (num_dwords--)
2393 intel_ring_emit(ring, MI_NOOP);
2394
2395 intel_ring_advance(ring);
2396
2397 return 0;
2398}
2399
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002400void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002401{
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002402 struct drm_device *dev = ring->dev;
2403 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002404
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002405 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002406 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
2407 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002408 if (HAS_VEBOX(dev))
Ben Widawsky50201502013-08-12 16:53:03 -07002409 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002410 }
Chris Wilson297b0c52010-10-22 17:02:41 +01002411
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002412 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03002413 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002414}
2415
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002416static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002417 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002418{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002419 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002420
2421 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002422
Chris Wilson12f55812012-07-05 17:14:01 +01002423 /* Disable notification that the ring is IDLE. The GT
2424 * will then assume that it is busy and bring it out of rc6.
2425 */
2426 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2427 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2428
2429 /* Clear the context id. Here be magic! */
2430 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2431
2432 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002433 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002434 GEN6_BSD_SLEEP_INDICATOR) == 0,
2435 50))
2436 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002437
Chris Wilson12f55812012-07-05 17:14:01 +01002438 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04002439 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01002440 POSTING_READ(RING_TAIL(ring->mmio_base));
2441
2442 /* Let the ring send IDLE messages to the GT again,
2443 * and so let it sleep to conserve power when idle.
2444 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002445 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002446 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002447}
2448
John Harrisona84c3ae2015-05-29 17:43:57 +01002449static int gen6_bsd_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskyea251322013-05-28 19:22:21 -07002450 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002451{
John Harrisona84c3ae2015-05-29 17:43:57 +01002452 struct intel_engine_cs *ring = req->ring;
Chris Wilson71a77e02011-02-02 12:13:49 +00002453 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002454 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002455
John Harrison5fb9de12015-05-29 17:44:07 +01002456 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002457 if (ret)
2458 return ret;
2459
Chris Wilson71a77e02011-02-02 12:13:49 +00002460 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002461 if (INTEL_INFO(ring->dev)->gen >= 8)
2462 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002463
2464 /* We always require a command barrier so that subsequent
2465 * commands, such as breadcrumb interrupts, are strictly ordered
2466 * wrt the contents of the write cache being flushed to memory
2467 * (and thus being coherent from the CPU).
2468 */
2469 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2470
Jesse Barnes9a289772012-10-26 09:42:42 -07002471 /*
2472 * Bspec vol 1c.5 - video engine command streamer:
2473 * "If ENABLED, all TLBs will be invalidated once the flush
2474 * operation is complete. This bit is only valid when the
2475 * Post-Sync Operation field is a value of 1h or 3h."
2476 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002477 if (invalidate & I915_GEM_GPU_DOMAINS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002478 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
2479
Chris Wilson71a77e02011-02-02 12:13:49 +00002480 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002481 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002482 if (INTEL_INFO(ring->dev)->gen >= 8) {
2483 intel_ring_emit(ring, 0); /* upper addr */
2484 intel_ring_emit(ring, 0); /* value */
2485 } else {
2486 intel_ring_emit(ring, 0);
2487 intel_ring_emit(ring, MI_NOOP);
2488 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002489 intel_ring_advance(ring);
2490 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002491}
2492
2493static int
John Harrison53fddaf2015-05-29 17:44:02 +01002494gen8_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002495 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002496 unsigned dispatch_flags)
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002497{
John Harrison53fddaf2015-05-29 17:44:02 +01002498 struct intel_engine_cs *ring = req->ring;
John Harrison8e004ef2015-02-13 11:48:10 +00002499 bool ppgtt = USES_PPGTT(ring->dev) &&
2500 !(dispatch_flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002501 int ret;
2502
John Harrison5fb9de12015-05-29 17:44:07 +01002503 ret = intel_ring_begin(req, 4);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002504 if (ret)
2505 return ret;
2506
2507 /* FIXME(BDW): Address space and security selectors. */
Abdiel Janulgue919032e2015-06-16 13:39:40 +03002508 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8) |
2509 (dispatch_flags & I915_DISPATCH_RS ?
2510 MI_BATCH_RESOURCE_STREAMER : 0));
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002511 intel_ring_emit(ring, lower_32_bits(offset));
2512 intel_ring_emit(ring, upper_32_bits(offset));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002513 intel_ring_emit(ring, MI_NOOP);
2514 intel_ring_advance(ring);
2515
2516 return 0;
2517}
2518
2519static int
John Harrison53fddaf2015-05-29 17:44:02 +01002520hsw_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00002521 u64 offset, u32 len,
2522 unsigned dispatch_flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002523{
John Harrison53fddaf2015-05-29 17:44:02 +01002524 struct intel_engine_cs *ring = req->ring;
Akshay Joshi0206e352011-08-16 15:34:10 -04002525 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002526
John Harrison5fb9de12015-05-29 17:44:07 +01002527 ret = intel_ring_begin(req, 2);
Akshay Joshi0206e352011-08-16 15:34:10 -04002528 if (ret)
2529 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002530
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002531 intel_ring_emit(ring,
Chris Wilson77072252014-09-10 12:18:27 +01002532 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002533 (dispatch_flags & I915_DISPATCH_SECURE ?
Abdiel Janulgue919032e2015-06-16 13:39:40 +03002534 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW) |
2535 (dispatch_flags & I915_DISPATCH_RS ?
2536 MI_BATCH_RESOURCE_STREAMER : 0));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002537 /* bit0-7 is the length on GEN6+ */
2538 intel_ring_emit(ring, offset);
2539 intel_ring_advance(ring);
2540
2541 return 0;
2542}
2543
2544static int
John Harrison53fddaf2015-05-29 17:44:02 +01002545gen6_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002546 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002547 unsigned dispatch_flags)
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002548{
John Harrison53fddaf2015-05-29 17:44:02 +01002549 struct intel_engine_cs *ring = req->ring;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002550 int ret;
2551
John Harrison5fb9de12015-05-29 17:44:07 +01002552 ret = intel_ring_begin(req, 2);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002553 if (ret)
2554 return ret;
2555
2556 intel_ring_emit(ring,
2557 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002558 (dispatch_flags & I915_DISPATCH_SECURE ?
2559 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002560 /* bit0-7 is the length on GEN6+ */
2561 intel_ring_emit(ring, offset);
2562 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002563
Akshay Joshi0206e352011-08-16 15:34:10 -04002564 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002565}
2566
Chris Wilson549f7362010-10-19 11:19:32 +01002567/* Blitter support (SandyBridge+) */
2568
John Harrisona84c3ae2015-05-29 17:43:57 +01002569static int gen6_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskyea251322013-05-28 19:22:21 -07002570 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002571{
John Harrisona84c3ae2015-05-29 17:43:57 +01002572 struct intel_engine_cs *ring = req->ring;
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002573 struct drm_device *dev = ring->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00002574 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002575 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002576
John Harrison5fb9de12015-05-29 17:44:07 +01002577 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002578 if (ret)
2579 return ret;
2580
Chris Wilson71a77e02011-02-02 12:13:49 +00002581 cmd = MI_FLUSH_DW;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002582 if (INTEL_INFO(dev)->gen >= 8)
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002583 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002584
2585 /* We always require a command barrier so that subsequent
2586 * commands, such as breadcrumb interrupts, are strictly ordered
2587 * wrt the contents of the write cache being flushed to memory
2588 * (and thus being coherent from the CPU).
2589 */
2590 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2591
Jesse Barnes9a289772012-10-26 09:42:42 -07002592 /*
2593 * Bspec vol 1c.3 - blitter engine command streamer:
2594 * "If ENABLED, all TLBs will be invalidated once the flush
2595 * operation is complete. This bit is only valid when the
2596 * Post-Sync Operation field is a value of 1h or 3h."
2597 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002598 if (invalidate & I915_GEM_DOMAIN_RENDER)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002599 cmd |= MI_INVALIDATE_TLB;
Chris Wilson71a77e02011-02-02 12:13:49 +00002600 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002601 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002602 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002603 intel_ring_emit(ring, 0); /* upper addr */
2604 intel_ring_emit(ring, 0); /* value */
2605 } else {
2606 intel_ring_emit(ring, 0);
2607 intel_ring_emit(ring, MI_NOOP);
2608 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002609 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002610
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002611 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002612}
2613
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002614int intel_init_render_ring_buffer(struct drm_device *dev)
2615{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002616 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002617 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002618 struct drm_i915_gem_object *obj;
2619 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002620
Daniel Vetter59465b52012-04-11 22:12:48 +02002621 ring->name = "render ring";
2622 ring->id = RCS;
2623 ring->mmio_base = RENDER_RING_BASE;
2624
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002625 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002626 if (i915_semaphore_is_enabled(dev)) {
2627 obj = i915_gem_alloc_object(dev, 4096);
2628 if (obj == NULL) {
2629 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2630 i915.semaphores = 0;
2631 } else {
2632 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2633 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2634 if (ret != 0) {
2635 drm_gem_object_unreference(&obj->base);
2636 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2637 i915.semaphores = 0;
2638 } else
2639 dev_priv->semaphore_obj = obj;
2640 }
2641 }
Mika Kuoppala72253422014-10-07 17:21:26 +03002642
Daniel Vetter8f0e2b92014-12-02 16:19:07 +01002643 ring->init_context = intel_rcs_ctx_init;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002644 ring->add_request = gen6_add_request;
2645 ring->flush = gen8_render_ring_flush;
2646 ring->irq_get = gen8_ring_get_irq;
2647 ring->irq_put = gen8_ring_put_irq;
2648 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2649 ring->get_seqno = gen6_ring_get_seqno;
2650 ring->set_seqno = ring_set_seqno;
2651 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002652 WARN_ON(!dev_priv->semaphore_obj);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002653 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002654 ring->semaphore.signal = gen8_rcs_signal;
2655 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002656 }
2657 } else if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002658 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03002659 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002660 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03002661 ring->flush = gen6_render_ring_flush;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002662 ring->irq_get = gen6_ring_get_irq;
2663 ring->irq_put = gen6_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002664 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01002665 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002666 ring->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002667 if (i915_semaphore_is_enabled(dev)) {
2668 ring->semaphore.sync_to = gen6_ring_sync;
2669 ring->semaphore.signal = gen6_signal;
2670 /*
2671 * The current semaphore is only applied on pre-gen8
2672 * platform. And there is no VCS2 ring on the pre-gen8
2673 * platform. So the semaphore between RCS and VCS2 is
2674 * initialized as INVALID. Gen8 will initialize the
2675 * sema between VCS2 and RCS later.
2676 */
2677 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2678 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2679 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2680 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2681 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2682 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2683 ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2684 ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2685 ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2686 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2687 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002688 } else if (IS_GEN5(dev)) {
2689 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002690 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00002691 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002692 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002693 ring->irq_get = gen5_ring_get_irq;
2694 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002695 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2696 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002697 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002698 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002699 if (INTEL_INFO(dev)->gen < 4)
2700 ring->flush = gen2_render_ring_flush;
2701 else
2702 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02002703 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002704 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002705 if (IS_GEN2(dev)) {
2706 ring->irq_get = i8xx_ring_get_irq;
2707 ring->irq_put = i8xx_ring_put_irq;
2708 } else {
2709 ring->irq_get = i9xx_ring_get_irq;
2710 ring->irq_put = i9xx_ring_put_irq;
2711 }
Daniel Vettere3670312012-04-11 22:12:53 +02002712 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002713 }
Daniel Vetter59465b52012-04-11 22:12:48 +02002714 ring->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002715
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002716 if (IS_HASWELL(dev))
2717 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002718 else if (IS_GEN8(dev))
2719 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002720 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002721 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2722 else if (INTEL_INFO(dev)->gen >= 4)
2723 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2724 else if (IS_I830(dev) || IS_845G(dev))
2725 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2726 else
2727 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002728 ring->init_hw = init_render_ring;
Daniel Vetter59465b52012-04-11 22:12:48 +02002729 ring->cleanup = render_ring_cleanup;
2730
Daniel Vetterb45305f2012-12-17 16:21:27 +01002731 /* Workaround batchbuffer to combat CS tlb bug. */
2732 if (HAS_BROKEN_CS_TLB(dev)) {
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002733 obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002734 if (obj == NULL) {
2735 DRM_ERROR("Failed to allocate batch bo\n");
2736 return -ENOMEM;
2737 }
2738
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002739 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002740 if (ret != 0) {
2741 drm_gem_object_unreference(&obj->base);
2742 DRM_ERROR("Failed to ping batch bo\n");
2743 return ret;
2744 }
2745
Chris Wilson0d1aaca2013-08-26 20:58:11 +01002746 ring->scratch.obj = obj;
2747 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002748 }
2749
Daniel Vetter99be1df2014-11-20 00:33:06 +01002750 ret = intel_init_ring_buffer(dev, ring);
2751 if (ret)
2752 return ret;
2753
2754 if (INTEL_INFO(dev)->gen >= 5) {
2755 ret = intel_init_pipe_control(ring);
2756 if (ret)
2757 return ret;
2758 }
2759
2760 return 0;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002761}
2762
2763int intel_init_bsd_ring_buffer(struct drm_device *dev)
2764{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002765 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002766 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002767
Daniel Vetter58fa3832012-04-11 22:12:49 +02002768 ring->name = "bsd ring";
2769 ring->id = VCS;
2770
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002771 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002772 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002773 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002774 /* gen6 bsd needs a special wa for tail updates */
2775 if (IS_GEN6(dev))
2776 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002777 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002778 ring->add_request = gen6_add_request;
2779 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002780 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002781 if (INTEL_INFO(dev)->gen >= 8) {
2782 ring->irq_enable_mask =
2783 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2784 ring->irq_get = gen8_ring_get_irq;
2785 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002786 ring->dispatch_execbuffer =
2787 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002788 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002789 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002790 ring->semaphore.signal = gen8_xcs_signal;
2791 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002792 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002793 } else {
2794 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2795 ring->irq_get = gen6_ring_get_irq;
2796 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002797 ring->dispatch_execbuffer =
2798 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002799 if (i915_semaphore_is_enabled(dev)) {
2800 ring->semaphore.sync_to = gen6_ring_sync;
2801 ring->semaphore.signal = gen6_signal;
2802 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2803 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2804 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2805 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2806 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2807 ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2808 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2809 ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2810 ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2811 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2812 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002813 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002814 } else {
2815 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002816 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002817 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002818 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002819 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002820 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002821 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002822 ring->irq_get = gen5_ring_get_irq;
2823 ring->irq_put = gen5_ring_put_irq;
2824 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002825 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002826 ring->irq_get = i9xx_ring_get_irq;
2827 ring->irq_put = i9xx_ring_put_irq;
2828 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002829 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002830 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002831 ring->init_hw = init_ring_common;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002832
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002833 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002834}
Chris Wilson549f7362010-10-19 11:19:32 +01002835
Zhao Yakui845f74a2014-04-17 10:37:37 +08002836/**
Damien Lespiau62659922015-01-29 14:13:40 +00002837 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002838 */
2839int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2840{
2841 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002842 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002843
Rodrigo Vivif7b64232014-07-01 02:41:36 -07002844 ring->name = "bsd2 ring";
Zhao Yakui845f74a2014-04-17 10:37:37 +08002845 ring->id = VCS2;
2846
2847 ring->write_tail = ring_write_tail;
2848 ring->mmio_base = GEN8_BSD2_RING_BASE;
2849 ring->flush = gen6_bsd_ring_flush;
2850 ring->add_request = gen6_add_request;
2851 ring->get_seqno = gen6_ring_get_seqno;
2852 ring->set_seqno = ring_set_seqno;
2853 ring->irq_enable_mask =
2854 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
2855 ring->irq_get = gen8_ring_get_irq;
2856 ring->irq_put = gen8_ring_put_irq;
2857 ring->dispatch_execbuffer =
2858 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07002859 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002860 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002861 ring->semaphore.signal = gen8_xcs_signal;
2862 GEN8_RING_SEMAPHORE_INIT;
2863 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002864 ring->init_hw = init_ring_common;
Zhao Yakui845f74a2014-04-17 10:37:37 +08002865
2866 return intel_init_ring_buffer(dev, ring);
2867}
2868
Chris Wilson549f7362010-10-19 11:19:32 +01002869int intel_init_blt_ring_buffer(struct drm_device *dev)
2870{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002871 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002872 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002873
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002874 ring->name = "blitter ring";
2875 ring->id = BCS;
2876
2877 ring->mmio_base = BLT_RING_BASE;
2878 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002879 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002880 ring->add_request = gen6_add_request;
2881 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002882 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002883 if (INTEL_INFO(dev)->gen >= 8) {
2884 ring->irq_enable_mask =
2885 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2886 ring->irq_get = gen8_ring_get_irq;
2887 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002888 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002889 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002890 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002891 ring->semaphore.signal = gen8_xcs_signal;
2892 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002893 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002894 } else {
2895 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2896 ring->irq_get = gen6_ring_get_irq;
2897 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002898 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002899 if (i915_semaphore_is_enabled(dev)) {
2900 ring->semaphore.signal = gen6_signal;
2901 ring->semaphore.sync_to = gen6_ring_sync;
2902 /*
2903 * The current semaphore is only applied on pre-gen8
2904 * platform. And there is no VCS2 ring on the pre-gen8
2905 * platform. So the semaphore between BCS and VCS2 is
2906 * initialized as INVALID. Gen8 will initialize the
2907 * sema between BCS and VCS2 later.
2908 */
2909 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
2910 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
2911 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2912 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
2913 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2914 ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
2915 ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
2916 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2917 ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
2918 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2919 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002920 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002921 ring->init_hw = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002922
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002923 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002924}
Chris Wilsona7b97612012-07-20 12:41:08 +01002925
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002926int intel_init_vebox_ring_buffer(struct drm_device *dev)
2927{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002928 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002929 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002930
2931 ring->name = "video enhancement ring";
2932 ring->id = VECS;
2933
2934 ring->mmio_base = VEBOX_RING_BASE;
2935 ring->write_tail = ring_write_tail;
2936 ring->flush = gen6_ring_flush;
2937 ring->add_request = gen6_add_request;
2938 ring->get_seqno = gen6_ring_get_seqno;
2939 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002940
2941 if (INTEL_INFO(dev)->gen >= 8) {
2942 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002943 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002944 ring->irq_get = gen8_ring_get_irq;
2945 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002946 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002947 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002948 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002949 ring->semaphore.signal = gen8_xcs_signal;
2950 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002951 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002952 } else {
2953 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2954 ring->irq_get = hsw_vebox_get_irq;
2955 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002956 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002957 if (i915_semaphore_is_enabled(dev)) {
2958 ring->semaphore.sync_to = gen6_ring_sync;
2959 ring->semaphore.signal = gen6_signal;
2960 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
2961 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
2962 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
2963 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2964 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2965 ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
2966 ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
2967 ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
2968 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2969 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2970 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002971 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002972 ring->init_hw = init_ring_common;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002973
2974 return intel_init_ring_buffer(dev, ring);
2975}
2976
Chris Wilsona7b97612012-07-20 12:41:08 +01002977int
John Harrison4866d722015-05-29 17:43:55 +01002978intel_ring_flush_all_caches(struct drm_i915_gem_request *req)
Chris Wilsona7b97612012-07-20 12:41:08 +01002979{
John Harrison4866d722015-05-29 17:43:55 +01002980 struct intel_engine_cs *ring = req->ring;
Chris Wilsona7b97612012-07-20 12:41:08 +01002981 int ret;
2982
2983 if (!ring->gpu_caches_dirty)
2984 return 0;
2985
John Harrisona84c3ae2015-05-29 17:43:57 +01002986 ret = ring->flush(req, 0, I915_GEM_GPU_DOMAINS);
Chris Wilsona7b97612012-07-20 12:41:08 +01002987 if (ret)
2988 return ret;
2989
John Harrisona84c3ae2015-05-29 17:43:57 +01002990 trace_i915_gem_ring_flush(req, 0, I915_GEM_GPU_DOMAINS);
Chris Wilsona7b97612012-07-20 12:41:08 +01002991
2992 ring->gpu_caches_dirty = false;
2993 return 0;
2994}
2995
2996int
John Harrison2f200552015-05-29 17:43:53 +01002997intel_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
Chris Wilsona7b97612012-07-20 12:41:08 +01002998{
John Harrison2f200552015-05-29 17:43:53 +01002999 struct intel_engine_cs *ring = req->ring;
Chris Wilsona7b97612012-07-20 12:41:08 +01003000 uint32_t flush_domains;
3001 int ret;
3002
3003 flush_domains = 0;
3004 if (ring->gpu_caches_dirty)
3005 flush_domains = I915_GEM_GPU_DOMAINS;
3006
John Harrisona84c3ae2015-05-29 17:43:57 +01003007 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Chris Wilsona7b97612012-07-20 12:41:08 +01003008 if (ret)
3009 return ret;
3010
John Harrisona84c3ae2015-05-29 17:43:57 +01003011 trace_i915_gem_ring_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Chris Wilsona7b97612012-07-20 12:41:08 +01003012
3013 ring->gpu_caches_dirty = false;
3014 return 0;
3015}
Chris Wilsone3efda42014-04-09 09:19:41 +01003016
3017void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003018intel_stop_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01003019{
3020 int ret;
3021
3022 if (!intel_ring_initialized(ring))
3023 return;
3024
3025 ret = intel_ring_idle(ring);
3026 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
3027 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
3028 ring->name, ret);
3029
3030 stop_ring(ring);
3031}