blob: e758c059267569120fa6c2fdd996904783fc8154 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Oscar Mateo48d82382014-07-24 17:04:23 +010036bool
37intel_ring_initialized(struct intel_engine_cs *ring)
38{
39 struct drm_device *dev = ring->dev;
Chris Wilson18393f62014-04-09 09:19:40 +010040
Oscar Mateo48d82382014-07-24 17:04:23 +010041 if (!dev)
42 return false;
43
44 if (i915.enable_execlists) {
45 struct intel_context *dctx = ring->default_context;
46 struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;
47
48 return ringbuf->obj;
49 } else
50 return ring->buffer && ring->buffer->obj;
51}
52
Oscar Mateo82e104c2014-07-24 17:04:26 +010053int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010054{
Dave Gordon4f547412014-11-27 11:22:48 +000055 int space = head - tail;
56 if (space <= 0)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010057 space += size;
Dave Gordon4f547412014-11-27 11:22:48 +000058 return space - I915_RING_FREE_SPACE;
Chris Wilson1cf0ba12014-05-05 09:07:33 +010059}
60
Dave Gordonebd0fd42014-11-27 11:22:49 +000061void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
62{
63 if (ringbuf->last_retired_head != -1) {
64 ringbuf->head = ringbuf->last_retired_head;
65 ringbuf->last_retired_head = -1;
66 }
67
68 ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
69 ringbuf->tail, ringbuf->size);
70}
71
Oscar Mateo82e104c2014-07-24 17:04:26 +010072int intel_ring_space(struct intel_ringbuffer *ringbuf)
Chris Wilsonc7dca472011-01-20 17:00:10 +000073{
Dave Gordonebd0fd42014-11-27 11:22:49 +000074 intel_ring_update_space(ringbuf);
75 return ringbuf->space;
Chris Wilsonc7dca472011-01-20 17:00:10 +000076}
77
Oscar Mateo82e104c2014-07-24 17:04:26 +010078bool intel_ring_stopped(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +010079{
80 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020081 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
82}
Chris Wilson09246732013-08-10 22:16:32 +010083
Oscar Mateoa4872ba2014-05-22 14:13:33 +010084void __intel_ring_advance(struct intel_engine_cs *ring)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020085{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010086 struct intel_ringbuffer *ringbuf = ring->buffer;
87 ringbuf->tail &= ringbuf->size - 1;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020088 if (intel_ring_stopped(ring))
Chris Wilson09246732013-08-10 22:16:32 +010089 return;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010090 ring->write_tail(ring, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010091}
92
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000093static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +010094gen2_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010095 u32 invalidate_domains,
96 u32 flush_domains)
97{
98 u32 cmd;
99 int ret;
100
101 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +0200102 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100103 cmd |= MI_NO_WRITE_FLUSH;
104
105 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
106 cmd |= MI_READ_FLUSH;
107
108 ret = intel_ring_begin(ring, 2);
109 if (ret)
110 return ret;
111
112 intel_ring_emit(ring, cmd);
113 intel_ring_emit(ring, MI_NOOP);
114 intel_ring_advance(ring);
115
116 return 0;
117}
118
119static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100120gen4_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100121 u32 invalidate_domains,
122 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700123{
Chris Wilson78501ea2010-10-27 12:18:21 +0100124 struct drm_device *dev = ring->dev;
Chris Wilson6f392d52010-08-07 11:01:22 +0100125 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000126 int ret;
Chris Wilson6f392d52010-08-07 11:01:22 +0100127
Chris Wilson36d527d2011-03-19 22:26:49 +0000128 /*
129 * read/write caches:
130 *
131 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
132 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
133 * also flushed at 2d versus 3d pipeline switches.
134 *
135 * read-only caches:
136 *
137 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
138 * MI_READ_FLUSH is set, and is always flushed on 965.
139 *
140 * I915_GEM_DOMAIN_COMMAND may not exist?
141 *
142 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
143 * invalidated when MI_EXE_FLUSH is set.
144 *
145 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
146 * invalidated with every MI_FLUSH.
147 *
148 * TLBs:
149 *
150 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
151 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
152 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
153 * are flushed at any MI_FLUSH.
154 */
155
156 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100157 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000158 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000159 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
160 cmd |= MI_EXE_FLUSH;
161
162 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
163 (IS_G4X(dev) || IS_GEN5(dev)))
164 cmd |= MI_INVALIDATE_ISP;
165
166 ret = intel_ring_begin(ring, 2);
167 if (ret)
168 return ret;
169
170 intel_ring_emit(ring, cmd);
171 intel_ring_emit(ring, MI_NOOP);
172 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000173
174 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800175}
176
Jesse Barnes8d315282011-10-16 10:23:31 +0200177/**
178 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
179 * implementing two workarounds on gen6. From section 1.4.7.1
180 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
181 *
182 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
183 * produced by non-pipelined state commands), software needs to first
184 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
185 * 0.
186 *
187 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
188 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
189 *
190 * And the workaround for these two requires this workaround first:
191 *
192 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
193 * BEFORE the pipe-control with a post-sync op and no write-cache
194 * flushes.
195 *
196 * And this last workaround is tricky because of the requirements on
197 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
198 * volume 2 part 1:
199 *
200 * "1 of the following must also be set:
201 * - Render Target Cache Flush Enable ([12] of DW1)
202 * - Depth Cache Flush Enable ([0] of DW1)
203 * - Stall at Pixel Scoreboard ([1] of DW1)
204 * - Depth Stall ([13] of DW1)
205 * - Post-Sync Operation ([13] of DW1)
206 * - Notify Enable ([8] of DW1)"
207 *
208 * The cache flushes require the workaround flush that triggered this
209 * one, so we can't use it. Depth stall would trigger the same.
210 * Post-sync nonzero is what triggered this second workaround, so we
211 * can't use that one either. Notify enable is IRQs, which aren't
212 * really our business. That leaves only stall at scoreboard.
213 */
214static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100215intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
Jesse Barnes8d315282011-10-16 10:23:31 +0200216{
Chris Wilson18393f62014-04-09 09:19:40 +0100217 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200218 int ret;
219
220
221 ret = intel_ring_begin(ring, 6);
222 if (ret)
223 return ret;
224
225 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
226 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
227 PIPE_CONTROL_STALL_AT_SCOREBOARD);
228 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
229 intel_ring_emit(ring, 0); /* low dword */
230 intel_ring_emit(ring, 0); /* high dword */
231 intel_ring_emit(ring, MI_NOOP);
232 intel_ring_advance(ring);
233
234 ret = intel_ring_begin(ring, 6);
235 if (ret)
236 return ret;
237
238 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
239 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
240 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
241 intel_ring_emit(ring, 0);
242 intel_ring_emit(ring, 0);
243 intel_ring_emit(ring, MI_NOOP);
244 intel_ring_advance(ring);
245
246 return 0;
247}
248
249static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100250gen6_render_ring_flush(struct intel_engine_cs *ring,
Jesse Barnes8d315282011-10-16 10:23:31 +0200251 u32 invalidate_domains, u32 flush_domains)
252{
253 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100254 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200255 int ret;
256
Paulo Zanonib3111502012-08-17 18:35:42 -0300257 /* Force SNB workarounds for PIPE_CONTROL flushes */
258 ret = intel_emit_post_sync_nonzero_flush(ring);
259 if (ret)
260 return ret;
261
Jesse Barnes8d315282011-10-16 10:23:31 +0200262 /* Just flush everything. Experiments have shown that reducing the
263 * number of bits based on the write domains has little performance
264 * impact.
265 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100266 if (flush_domains) {
267 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
268 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
269 /*
270 * Ensure that any following seqno writes only happen
271 * when the render cache is indeed flushed.
272 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200273 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100274 }
275 if (invalidate_domains) {
276 flags |= PIPE_CONTROL_TLB_INVALIDATE;
277 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
278 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
279 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
280 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
281 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
282 /*
283 * TLB invalidate requires a post-sync write.
284 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700285 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100286 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200287
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100288 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200289 if (ret)
290 return ret;
291
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100292 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200293 intel_ring_emit(ring, flags);
294 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100295 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200296 intel_ring_advance(ring);
297
298 return 0;
299}
300
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100301static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100302gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
Paulo Zanonif3987632012-08-17 18:35:43 -0300303{
304 int ret;
305
306 ret = intel_ring_begin(ring, 4);
307 if (ret)
308 return ret;
309
310 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
311 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
312 PIPE_CONTROL_STALL_AT_SCOREBOARD);
313 intel_ring_emit(ring, 0);
314 intel_ring_emit(ring, 0);
315 intel_ring_advance(ring);
316
317 return 0;
318}
319
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100320static int gen7_ring_fbc_flush(struct intel_engine_cs *ring, u32 value)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300321{
322 int ret;
323
324 if (!ring->fbc_dirty)
325 return 0;
326
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200327 ret = intel_ring_begin(ring, 6);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300328 if (ret)
329 return ret;
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300330 /* WaFbcNukeOn3DBlt:ivb/hsw */
331 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
332 intel_ring_emit(ring, MSG_FBC_REND_STATE);
333 intel_ring_emit(ring, value);
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200334 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
335 intel_ring_emit(ring, MSG_FBC_REND_STATE);
336 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300337 intel_ring_advance(ring);
338
339 ring->fbc_dirty = false;
340 return 0;
341}
342
Paulo Zanonif3987632012-08-17 18:35:43 -0300343static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100344gen7_render_ring_flush(struct intel_engine_cs *ring,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300345 u32 invalidate_domains, u32 flush_domains)
346{
347 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100348 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300349 int ret;
350
Paulo Zanonif3987632012-08-17 18:35:43 -0300351 /*
352 * Ensure that any following seqno writes only happen when the render
353 * cache is indeed flushed.
354 *
355 * Workaround: 4th PIPE_CONTROL command (except the ones with only
356 * read-cache invalidate bits set) must have the CS_STALL bit set. We
357 * don't try to be clever and just set it unconditionally.
358 */
359 flags |= PIPE_CONTROL_CS_STALL;
360
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300361 /* Just flush everything. Experiments have shown that reducing the
362 * number of bits based on the write domains has little performance
363 * impact.
364 */
365 if (flush_domains) {
366 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
367 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300368 }
369 if (invalidate_domains) {
370 flags |= PIPE_CONTROL_TLB_INVALIDATE;
371 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
372 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
373 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
374 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
375 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
Chris Wilson148b83d2014-12-16 08:44:31 +0000376 flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300377 /*
378 * TLB invalidate requires a post-sync write.
379 */
380 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200381 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300382
Chris Wilsonadd284a2014-12-16 08:44:32 +0000383 flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
384
Paulo Zanonif3987632012-08-17 18:35:43 -0300385 /* Workaround: we must issue a pipe_control with CS-stall bit
386 * set before a pipe_control command that has the state cache
387 * invalidate bit set. */
388 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300389 }
390
391 ret = intel_ring_begin(ring, 4);
392 if (ret)
393 return ret;
394
395 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
396 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200397 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300398 intel_ring_emit(ring, 0);
399 intel_ring_advance(ring);
400
Ville Syrjälä9688eca2013-11-06 23:02:19 +0200401 if (!invalidate_domains && flush_domains)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300402 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
403
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300404 return 0;
405}
406
Ben Widawskya5f3d682013-11-02 21:07:27 -0700407static int
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300408gen8_emit_pipe_control(struct intel_engine_cs *ring,
409 u32 flags, u32 scratch_addr)
410{
411 int ret;
412
413 ret = intel_ring_begin(ring, 6);
414 if (ret)
415 return ret;
416
417 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
418 intel_ring_emit(ring, flags);
419 intel_ring_emit(ring, scratch_addr);
420 intel_ring_emit(ring, 0);
421 intel_ring_emit(ring, 0);
422 intel_ring_emit(ring, 0);
423 intel_ring_advance(ring);
424
425 return 0;
426}
427
428static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100429gen8_render_ring_flush(struct intel_engine_cs *ring,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700430 u32 invalidate_domains, u32 flush_domains)
431{
432 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100433 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800434 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700435
436 flags |= PIPE_CONTROL_CS_STALL;
437
438 if (flush_domains) {
439 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
440 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
441 }
442 if (invalidate_domains) {
443 flags |= PIPE_CONTROL_TLB_INVALIDATE;
444 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
445 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
446 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
447 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
448 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
449 flags |= PIPE_CONTROL_QW_WRITE;
450 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800451
452 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
453 ret = gen8_emit_pipe_control(ring,
454 PIPE_CONTROL_CS_STALL |
455 PIPE_CONTROL_STALL_AT_SCOREBOARD,
456 0);
457 if (ret)
458 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700459 }
460
Rodrigo Vivic5ad0112014-08-04 03:51:38 -0700461 ret = gen8_emit_pipe_control(ring, flags, scratch_addr);
462 if (ret)
463 return ret;
464
465 if (!invalidate_domains && flush_domains)
466 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
467
468 return 0;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700469}
470
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100471static void ring_write_tail(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100472 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800473{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300474 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100475 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800476}
477
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100478u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800479{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300480 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000481 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800482
Chris Wilson50877442014-03-21 12:41:53 +0000483 if (INTEL_INFO(ring->dev)->gen >= 8)
484 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
485 RING_ACTHD_UDW(ring->mmio_base));
486 else if (INTEL_INFO(ring->dev)->gen >= 4)
487 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
488 else
489 acthd = I915_READ(ACTHD);
490
491 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800492}
493
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100494static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200495{
496 struct drm_i915_private *dev_priv = ring->dev->dev_private;
497 u32 addr;
498
499 addr = dev_priv->status_page_dmah->busaddr;
500 if (INTEL_INFO(ring->dev)->gen >= 4)
501 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
502 I915_WRITE(HWS_PGA, addr);
503}
504
Damien Lespiauaf75f262015-02-10 19:32:17 +0000505static void intel_ring_setup_status_page(struct intel_engine_cs *ring)
506{
507 struct drm_device *dev = ring->dev;
508 struct drm_i915_private *dev_priv = ring->dev->dev_private;
509 u32 mmio = 0;
510
511 /* The ring status page addresses are no longer next to the rest of
512 * the ring registers as of gen7.
513 */
514 if (IS_GEN7(dev)) {
515 switch (ring->id) {
516 case RCS:
517 mmio = RENDER_HWS_PGA_GEN7;
518 break;
519 case BCS:
520 mmio = BLT_HWS_PGA_GEN7;
521 break;
522 /*
523 * VCS2 actually doesn't exist on Gen7. Only shut up
524 * gcc switch check warning
525 */
526 case VCS2:
527 case VCS:
528 mmio = BSD_HWS_PGA_GEN7;
529 break;
530 case VECS:
531 mmio = VEBOX_HWS_PGA_GEN7;
532 break;
533 }
534 } else if (IS_GEN6(ring->dev)) {
535 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
536 } else {
537 /* XXX: gen8 returns to sanity */
538 mmio = RING_HWS_PGA(ring->mmio_base);
539 }
540
541 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
542 POSTING_READ(mmio);
543
544 /*
545 * Flush the TLB for this page
546 *
547 * FIXME: These two bits have disappeared on gen8, so a question
548 * arises: do we still need this and if so how should we go about
549 * invalidating the TLB?
550 */
551 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
552 u32 reg = RING_INSTPM(ring->mmio_base);
553
554 /* ring should be idle before issuing a sync flush*/
555 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
556
557 I915_WRITE(reg,
558 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
559 INSTPM_SYNC_FLUSH));
560 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
561 1000))
562 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
563 ring->name);
564 }
565}
566
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100567static bool stop_ring(struct intel_engine_cs *ring)
Chris Wilson9991ae72014-04-02 16:36:07 +0100568{
569 struct drm_i915_private *dev_priv = to_i915(ring->dev);
570
571 if (!IS_GEN2(ring->dev)) {
572 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
Daniel Vetter403bdd12014-08-07 16:05:39 +0200573 if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
574 DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100575 /* Sometimes we observe that the idle flag is not
576 * set even though the ring is empty. So double
577 * check before giving up.
578 */
579 if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
580 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100581 }
582 }
583
584 I915_WRITE_CTL(ring, 0);
585 I915_WRITE_HEAD(ring, 0);
586 ring->write_tail(ring, 0);
587
588 if (!IS_GEN2(ring->dev)) {
589 (void)I915_READ_CTL(ring);
590 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
591 }
592
593 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
594}
595
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100596static int init_ring_common(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800597{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200598 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300599 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100600 struct intel_ringbuffer *ringbuf = ring->buffer;
601 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200602 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800603
Mika Kuoppala59bad942015-01-16 11:34:40 +0200604 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200605
Chris Wilson9991ae72014-04-02 16:36:07 +0100606 if (!stop_ring(ring)) {
607 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000608 DRM_DEBUG_KMS("%s head not reset to zero "
609 "ctl %08x head %08x tail %08x start %08x\n",
610 ring->name,
611 I915_READ_CTL(ring),
612 I915_READ_HEAD(ring),
613 I915_READ_TAIL(ring),
614 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800615
Chris Wilson9991ae72014-04-02 16:36:07 +0100616 if (!stop_ring(ring)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000617 DRM_ERROR("failed to set %s head to zero "
618 "ctl %08x head %08x tail %08x start %08x\n",
619 ring->name,
620 I915_READ_CTL(ring),
621 I915_READ_HEAD(ring),
622 I915_READ_TAIL(ring),
623 I915_READ_START(ring));
Chris Wilson9991ae72014-04-02 16:36:07 +0100624 ret = -EIO;
625 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000626 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700627 }
628
Chris Wilson9991ae72014-04-02 16:36:07 +0100629 if (I915_NEED_GFX_HWS(dev))
630 intel_ring_setup_status_page(ring);
631 else
632 ring_setup_phys_status_page(ring);
633
Jiri Kosinaece4a172014-08-07 16:29:53 +0200634 /* Enforce ordering by reading HEAD register back */
635 I915_READ_HEAD(ring);
636
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200637 /* Initialize the ring. This must happen _after_ we've cleared the ring
638 * registers with the above sequence (the readback of the HEAD registers
639 * also enforces ordering), otherwise the hw might lose the new ring
640 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700641 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100642
643 /* WaClearRingBufHeadRegAtInit:ctg,elk */
644 if (I915_READ_HEAD(ring))
645 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
646 ring->name, I915_READ_HEAD(ring));
647 I915_WRITE_HEAD(ring, 0);
648 (void)I915_READ_HEAD(ring);
649
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200650 I915_WRITE_CTL(ring,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100651 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000652 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800653
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800654 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400655 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700656 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400657 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000658 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100659 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
660 ring->name,
661 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
662 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
663 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200664 ret = -EIO;
665 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800666 }
667
Dave Gordonebd0fd42014-11-27 11:22:49 +0000668 ringbuf->last_retired_head = -1;
Chris Wilson5c6c6002014-09-06 10:28:27 +0100669 ringbuf->head = I915_READ_HEAD(ring);
670 ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Dave Gordonebd0fd42014-11-27 11:22:49 +0000671 intel_ring_update_space(ringbuf);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000672
Chris Wilson50f018d2013-06-10 11:20:19 +0100673 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
674
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200675out:
Mika Kuoppala59bad942015-01-16 11:34:40 +0200676 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200677
678 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700679}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800680
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100681void
682intel_fini_pipe_control(struct intel_engine_cs *ring)
683{
684 struct drm_device *dev = ring->dev;
685
686 if (ring->scratch.obj == NULL)
687 return;
688
689 if (INTEL_INFO(dev)->gen >= 5) {
690 kunmap(sg_page(ring->scratch.obj->pages->sgl));
691 i915_gem_object_ggtt_unpin(ring->scratch.obj);
692 }
693
694 drm_gem_object_unreference(&ring->scratch.obj->base);
695 ring->scratch.obj = NULL;
696}
697
698int
699intel_init_pipe_control(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000700{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000701 int ret;
702
Daniel Vetterbfc882b2014-11-20 00:33:08 +0100703 WARN_ON(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000704
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100705 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
706 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000707 DRM_ERROR("Failed to allocate seqno page\n");
708 ret = -ENOMEM;
709 goto err;
710 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100711
Daniel Vettera9cc7262014-02-14 14:01:13 +0100712 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
713 if (ret)
714 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000715
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100716 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000717 if (ret)
718 goto err_unref;
719
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100720 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
721 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
722 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800723 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000724 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800725 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000726
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200727 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100728 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000729 return 0;
730
731err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800732 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000733err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100734 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000735err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000736 return ret;
737}
738
Michel Thierry771b9a52014-11-11 16:47:33 +0000739static int intel_ring_workarounds_emit(struct intel_engine_cs *ring,
740 struct intel_context *ctx)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100741{
Mika Kuoppala72253422014-10-07 17:21:26 +0300742 int ret, i;
Arun Siluvery888b5992014-08-26 14:44:51 +0100743 struct drm_device *dev = ring->dev;
744 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala72253422014-10-07 17:21:26 +0300745 struct i915_workarounds *w = &dev_priv->workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +0100746
Michel Thierrye6c1abb2014-11-26 14:21:02 +0000747 if (WARN_ON_ONCE(w->count == 0))
Mika Kuoppala72253422014-10-07 17:21:26 +0300748 return 0;
Arun Siluvery888b5992014-08-26 14:44:51 +0100749
Mika Kuoppala72253422014-10-07 17:21:26 +0300750 ring->gpu_caches_dirty = true;
751 ret = intel_ring_flush_all_caches(ring);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100752 if (ret)
753 return ret;
754
Arun Siluvery22a916a2014-10-22 18:59:52 +0100755 ret = intel_ring_begin(ring, (w->count * 2 + 2));
Mika Kuoppala72253422014-10-07 17:21:26 +0300756 if (ret)
757 return ret;
758
Arun Siluvery22a916a2014-10-22 18:59:52 +0100759 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
Mika Kuoppala72253422014-10-07 17:21:26 +0300760 for (i = 0; i < w->count; i++) {
Mika Kuoppala72253422014-10-07 17:21:26 +0300761 intel_ring_emit(ring, w->reg[i].addr);
762 intel_ring_emit(ring, w->reg[i].value);
763 }
Arun Siluvery22a916a2014-10-22 18:59:52 +0100764 intel_ring_emit(ring, MI_NOOP);
Mika Kuoppala72253422014-10-07 17:21:26 +0300765
766 intel_ring_advance(ring);
767
768 ring->gpu_caches_dirty = true;
769 ret = intel_ring_flush_all_caches(ring);
770 if (ret)
771 return ret;
772
773 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
774
775 return 0;
776}
777
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100778static int intel_rcs_ctx_init(struct intel_engine_cs *ring,
779 struct intel_context *ctx)
780{
781 int ret;
782
783 ret = intel_ring_workarounds_emit(ring, ctx);
784 if (ret != 0)
785 return ret;
786
787 ret = i915_gem_render_state_init(ring);
788 if (ret)
789 DRM_ERROR("init render state: %d\n", ret);
790
791 return ret;
792}
793
Mika Kuoppala72253422014-10-07 17:21:26 +0300794static int wa_add(struct drm_i915_private *dev_priv,
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000795 const u32 addr, const u32 mask, const u32 val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300796{
797 const u32 idx = dev_priv->workarounds.count;
798
799 if (WARN_ON(idx >= I915_MAX_WA_REGS))
800 return -ENOSPC;
801
802 dev_priv->workarounds.reg[idx].addr = addr;
803 dev_priv->workarounds.reg[idx].value = val;
804 dev_priv->workarounds.reg[idx].mask = mask;
805
806 dev_priv->workarounds.count++;
807
808 return 0;
809}
810
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000811#define WA_REG(addr, mask, val) { \
812 const int r = wa_add(dev_priv, (addr), (mask), (val)); \
Mika Kuoppala72253422014-10-07 17:21:26 +0300813 if (r) \
814 return r; \
815 }
816
817#define WA_SET_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000818 WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300819
820#define WA_CLR_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000821 WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300822
Damien Lespiau98533252014-12-08 17:33:51 +0000823#define WA_SET_FIELD_MASKED(addr, mask, value) \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000824 WA_REG(addr, mask, _MASKED_FIELD(mask, value))
Mika Kuoppala72253422014-10-07 17:21:26 +0300825
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000826#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
827#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300828
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000829#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300830
831static int bdw_init_workarounds(struct intel_engine_cs *ring)
832{
833 struct drm_device *dev = ring->dev;
834 struct drm_i915_private *dev_priv = dev->dev_private;
835
Arun Siluvery86d7f232014-08-26 14:44:50 +0100836 /* WaDisablePartialInstShootdown:bdw */
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700837 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300838 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
839 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
840 STALL_DOP_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100841
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700842 /* WaDisableDopClockGating:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300843 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
844 DOP_CLOCK_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100845
Mika Kuoppala72253422014-10-07 17:21:26 +0300846 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
847 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100848
849 /* Use Force Non-Coherent whenever executing a 3D context. This is a
850 * workaround for for a possible hang in the unlikely event a TLB
851 * invalidation occurs during a PSD flush.
852 */
Mika Kuoppala72253422014-10-07 17:21:26 +0300853 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000854 /* WaForceEnableNonCoherent:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300855 HDC_FORCE_NON_COHERENT |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000856 /* WaForceContextSaveRestoreNonCoherent:bdw */
857 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
858 /* WaHdcDisableFetchWhenMasked:bdw */
Michel Thierryf3f32362014-12-04 15:07:52 +0000859 HDC_DONOT_FETCH_MEM_WHEN_MASKED |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000860 /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300861 (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100862
Kenneth Graunke2701fc42015-01-13 12:46:52 -0800863 /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
864 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
865 * polygons in the same 8x4 pixel/sample area to be processed without
866 * stalling waiting for the earlier ones to write to Hierarchical Z
867 * buffer."
868 *
869 * This optimization is off by default for Broadwell; turn it on.
870 */
871 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
872
Arun Siluvery86d7f232014-08-26 14:44:50 +0100873 /* Wa4x4STCOptimizationDisable:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300874 WA_SET_BIT_MASKED(CACHE_MODE_1,
875 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100876
877 /*
878 * BSpec recommends 8x4 when MSAA is used,
879 * however in practice 16x4 seems fastest.
880 *
881 * Note that PS/WM thread counts depend on the WIZ hashing
882 * disable bit, which we don't touch here, but it's good
883 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
884 */
Damien Lespiau98533252014-12-08 17:33:51 +0000885 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
886 GEN6_WIZ_HASHING_MASK,
887 GEN6_WIZ_HASHING_16x4);
Arun Siluvery888b5992014-08-26 14:44:51 +0100888
Arun Siluvery86d7f232014-08-26 14:44:50 +0100889 return 0;
890}
891
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300892static int chv_init_workarounds(struct intel_engine_cs *ring)
893{
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300894 struct drm_device *dev = ring->dev;
895 struct drm_i915_private *dev_priv = dev->dev_private;
896
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300897 /* WaDisablePartialInstShootdown:chv */
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300898 /* WaDisableThreadStallDopClockGating:chv */
Mika Kuoppala72253422014-10-07 17:21:26 +0300899 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
Arun Siluvery605f1432014-10-28 18:33:13 +0000900 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
901 STALL_DOP_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300902
Arun Siluvery952890092014-10-28 18:33:14 +0000903 /* Use Force Non-Coherent whenever executing a 3D context. This is a
904 * workaround for a possible hang in the unlikely event a TLB
905 * invalidation occurs during a PSD flush.
906 */
907 /* WaForceEnableNonCoherent:chv */
908 /* WaHdcDisableFetchWhenMasked:chv */
909 WA_SET_BIT_MASKED(HDC_CHICKEN0,
910 HDC_FORCE_NON_COHERENT |
911 HDC_DONOT_FETCH_MEM_WHEN_MASKED);
912
Kenneth Graunke973a5b02015-01-13 12:46:53 -0800913 /* According to the CACHE_MODE_0 default value documentation, some
914 * CHV platforms disable this optimization by default. Turn it on.
915 */
916 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
917
Ville Syrjälä14bc16e2015-01-21 19:37:58 +0200918 /* Wa4x4STCOptimizationDisable:chv */
919 WA_SET_BIT_MASKED(CACHE_MODE_1,
920 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
921
Kenneth Graunked60de812015-01-10 18:02:22 -0800922 /* Improve HiZ throughput on CHV. */
923 WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
924
Ville Syrjäläe7fc2432015-01-21 19:38:00 +0200925 /*
926 * BSpec recommends 8x4 when MSAA is used,
927 * however in practice 16x4 seems fastest.
928 *
929 * Note that PS/WM thread counts depend on the WIZ hashing
930 * disable bit, which we don't touch here, but it's good
931 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
932 */
933 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
934 GEN6_WIZ_HASHING_MASK,
935 GEN6_WIZ_HASHING_16x4);
936
Damien Lespiau65ca7512015-02-09 19:33:22 +0000937 if (INTEL_REVID(dev) == SKL_REVID_C0 ||
938 INTEL_REVID(dev) == SKL_REVID_D0)
939 /* WaBarrierPerformanceFixDisable:skl */
940 WA_SET_BIT_MASKED(HDC_CHICKEN0,
941 HDC_FENCE_DEST_SLM_DISABLE |
942 HDC_BARRIER_PERFORMANCE_DISABLE);
943
Mika Kuoppala72253422014-10-07 17:21:26 +0300944 return 0;
945}
946
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000947static int gen9_init_workarounds(struct intel_engine_cs *ring)
948{
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000949 struct drm_device *dev = ring->dev;
950 struct drm_i915_private *dev_priv = dev->dev_private;
951
952 /* WaDisablePartialInstShootdown:skl */
953 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
954 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
955
Nick Hoath84241712015-02-05 10:47:20 +0000956 /* Syncing dependencies between camera and graphics */
957 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
958 GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
959
Damien Lespiau35c8ce62015-02-11 18:21:43 +0000960 if (INTEL_REVID(dev) == SKL_REVID_A0 ||
961 INTEL_REVID(dev) == SKL_REVID_B0) {
Damien Lespiaua86eb582015-02-11 18:21:44 +0000962 /* WaDisableDgMirrorFixInHalfSliceChicken5:skl */
963 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
964 GEN9_DG_MIRROR_FIX_ENABLE);
Nick Hoath1de45822015-02-05 10:47:19 +0000965 }
966
Damien Lespiau183c6da2015-02-09 19:33:11 +0000967 if (IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0) {
968 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl */
969 WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
970 GEN9_RHWO_OPTIMIZATION_DISABLE);
971 WA_SET_BIT_MASKED(GEN9_SLICE_COMMON_ECO_CHICKEN0,
972 DISABLE_PIXEL_MASK_CAMMING);
973 }
974
Nick Hoathcac23df2015-02-05 10:47:22 +0000975 if (INTEL_REVID(dev) >= SKL_REVID_C0) {
976 /* WaEnableYV12BugFixInHalfSliceChicken7:skl */
977 WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
978 GEN9_ENABLE_YV12_BUGFIX);
979 }
980
Hoath, Nicholas13bea492015-02-05 10:47:24 +0000981 if (INTEL_REVID(dev) <= SKL_REVID_D0) {
982 /*
983 *Use Force Non-Coherent whenever executing a 3D context. This
984 * is a workaround for a possible hang in the unlikely event
985 * a TLB invalidation occurs during a PSD flush.
986 */
987 /* WaForceEnableNonCoherent:skl */
988 WA_SET_BIT_MASKED(HDC_CHICKEN0,
989 HDC_FORCE_NON_COHERENT);
990 }
991
Hoath, Nicholas18404812015-02-05 10:47:23 +0000992 /* Wa4x4STCOptimizationDisable:skl */
993 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
994
Damien Lespiau9370cd92015-02-09 19:33:17 +0000995 /* WaDisablePartialResolveInVc:skl */
996 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE);
997
Damien Lespiaue2db7072015-02-09 19:33:21 +0000998 /* WaCcsTlbPrefetchDisable:skl */
999 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
1000 GEN9_CCS_TLB_PREFETCH_ENABLE);
1001
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001002 return 0;
1003}
1004
Damien Lespiau8d205492015-02-09 19:33:15 +00001005static int skl_init_workarounds(struct intel_engine_cs *ring)
1006{
1007 gen9_init_workarounds(ring);
1008
1009 return 0;
1010}
1011
Michel Thierry771b9a52014-11-11 16:47:33 +00001012int init_workarounds_ring(struct intel_engine_cs *ring)
Mika Kuoppala72253422014-10-07 17:21:26 +03001013{
1014 struct drm_device *dev = ring->dev;
1015 struct drm_i915_private *dev_priv = dev->dev_private;
1016
1017 WARN_ON(ring->id != RCS);
1018
1019 dev_priv->workarounds.count = 0;
1020
1021 if (IS_BROADWELL(dev))
1022 return bdw_init_workarounds(ring);
1023
1024 if (IS_CHERRYVIEW(dev))
1025 return chv_init_workarounds(ring);
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001026
Damien Lespiau8d205492015-02-09 19:33:15 +00001027 if (IS_SKYLAKE(dev))
1028 return skl_init_workarounds(ring);
1029 else if (IS_GEN9(dev))
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001030 return gen9_init_workarounds(ring);
1031
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001032 return 0;
1033}
1034
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001035static int init_render_ring(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001036{
Chris Wilson78501ea2010-10-27 12:18:21 +01001037 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001038 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +01001039 int ret = init_ring_common(ring);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +02001040 if (ret)
1041 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +08001042
Akash Goel61a563a2014-03-25 18:01:50 +05301043 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
1044 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001045 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001046
1047 /* We need to disable the AsyncFlip performance optimisations in order
1048 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1049 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +01001050 *
Ville Syrjäläb3f797a2014-04-28 14:31:09 +03001051 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001052 */
Imre Deakfbdcb062013-02-13 15:27:34 +00001053 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 9)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001054 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1055
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001056 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +05301057 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001058 if (INTEL_INFO(dev)->gen == 6)
1059 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +00001060 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001061
Akash Goel01fa0302014-03-24 23:00:04 +05301062 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001063 if (IS_GEN7(dev))
1064 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +05301065 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001066 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +01001067
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001068 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -07001069 /* From the Sandybridge PRM, volume 1 part 3, page 24:
1070 * "If this bit is set, STCunit will have LRA as replacement
1071 * policy. [...] This bit must be reset. LRA replacement
1072 * policy is not supported."
1073 */
1074 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001075 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -08001076 }
1077
Daniel Vetter6b26c862012-04-24 14:04:12 +02001078 if (INTEL_INFO(dev)->gen >= 6)
1079 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001080
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001081 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001082 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001083
Mika Kuoppala72253422014-10-07 17:21:26 +03001084 return init_workarounds_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001085}
1086
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001087static void render_ring_cleanup(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001088{
Daniel Vetterb45305f2012-12-17 16:21:27 +01001089 struct drm_device *dev = ring->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -07001090 struct drm_i915_private *dev_priv = dev->dev_private;
1091
1092 if (dev_priv->semaphore_obj) {
1093 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
1094 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
1095 dev_priv->semaphore_obj = NULL;
1096 }
Daniel Vetterb45305f2012-12-17 16:21:27 +01001097
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001098 intel_fini_pipe_control(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001099}
1100
Ben Widawsky3e789982014-06-30 09:53:37 -07001101static int gen8_rcs_signal(struct intel_engine_cs *signaller,
1102 unsigned int num_dwords)
1103{
1104#define MBOX_UPDATE_DWORDS 8
1105 struct drm_device *dev = signaller->dev;
1106 struct drm_i915_private *dev_priv = dev->dev_private;
1107 struct intel_engine_cs *waiter;
1108 int i, ret, num_rings;
1109
1110 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1111 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1112#undef MBOX_UPDATE_DWORDS
1113
1114 ret = intel_ring_begin(signaller, num_dwords);
1115 if (ret)
1116 return ret;
1117
1118 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001119 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001120 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1121 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1122 continue;
1123
John Harrison6259cea2014-11-24 18:49:29 +00001124 seqno = i915_gem_request_get_seqno(
1125 signaller->outstanding_lazy_request);
Ben Widawsky3e789982014-06-30 09:53:37 -07001126 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
1127 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
1128 PIPE_CONTROL_QW_WRITE |
1129 PIPE_CONTROL_FLUSH_ENABLE);
1130 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
1131 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001132 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001133 intel_ring_emit(signaller, 0);
1134 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1135 MI_SEMAPHORE_TARGET(waiter->id));
1136 intel_ring_emit(signaller, 0);
1137 }
1138
1139 return 0;
1140}
1141
1142static int gen8_xcs_signal(struct intel_engine_cs *signaller,
1143 unsigned int num_dwords)
1144{
1145#define MBOX_UPDATE_DWORDS 6
1146 struct drm_device *dev = signaller->dev;
1147 struct drm_i915_private *dev_priv = dev->dev_private;
1148 struct intel_engine_cs *waiter;
1149 int i, ret, num_rings;
1150
1151 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1152 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1153#undef MBOX_UPDATE_DWORDS
1154
1155 ret = intel_ring_begin(signaller, num_dwords);
1156 if (ret)
1157 return ret;
1158
1159 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001160 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001161 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1162 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1163 continue;
1164
John Harrison6259cea2014-11-24 18:49:29 +00001165 seqno = i915_gem_request_get_seqno(
1166 signaller->outstanding_lazy_request);
Ben Widawsky3e789982014-06-30 09:53:37 -07001167 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
1168 MI_FLUSH_DW_OP_STOREDW);
1169 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
1170 MI_FLUSH_DW_USE_GTT);
1171 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001172 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001173 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1174 MI_SEMAPHORE_TARGET(waiter->id));
1175 intel_ring_emit(signaller, 0);
1176 }
1177
1178 return 0;
1179}
1180
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001181static int gen6_signal(struct intel_engine_cs *signaller,
Ben Widawsky024a43e2014-04-29 14:52:30 -07001182 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001183{
Ben Widawsky024a43e2014-04-29 14:52:30 -07001184 struct drm_device *dev = signaller->dev;
1185 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001186 struct intel_engine_cs *useless;
Ben Widawskya1444b72014-06-30 09:53:35 -07001187 int i, ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -07001188
Ben Widawskya1444b72014-06-30 09:53:35 -07001189#define MBOX_UPDATE_DWORDS 3
1190 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1191 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
1192#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -07001193
1194 ret = intel_ring_begin(signaller, num_dwords);
1195 if (ret)
1196 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001197
Ben Widawsky78325f22014-04-29 14:52:29 -07001198 for_each_ring(useless, dev_priv, i) {
1199 u32 mbox_reg = signaller->semaphore.mbox.signal[i];
1200 if (mbox_reg != GEN6_NOSYNC) {
John Harrison6259cea2014-11-24 18:49:29 +00001201 u32 seqno = i915_gem_request_get_seqno(
1202 signaller->outstanding_lazy_request);
Ben Widawsky78325f22014-04-29 14:52:29 -07001203 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
1204 intel_ring_emit(signaller, mbox_reg);
John Harrison6259cea2014-11-24 18:49:29 +00001205 intel_ring_emit(signaller, seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -07001206 }
1207 }
Ben Widawsky024a43e2014-04-29 14:52:30 -07001208
Ben Widawskya1444b72014-06-30 09:53:35 -07001209 /* If num_dwords was rounded, make sure the tail pointer is correct */
1210 if (num_rings % 2 == 0)
1211 intel_ring_emit(signaller, MI_NOOP);
1212
Ben Widawsky024a43e2014-04-29 14:52:30 -07001213 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001214}
1215
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001216/**
1217 * gen6_add_request - Update the semaphore mailbox registers
1218 *
1219 * @ring - ring that is adding a request
1220 * @seqno - return seqno stuck into the ring
1221 *
1222 * Update the mailbox registers in the *other* rings with the current seqno.
1223 * This acts like a signal in the canonical semaphore.
1224 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001225static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001226gen6_add_request(struct intel_engine_cs *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001227{
Ben Widawsky024a43e2014-04-29 14:52:30 -07001228 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001229
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001230 if (ring->semaphore.signal)
1231 ret = ring->semaphore.signal(ring, 4);
1232 else
1233 ret = intel_ring_begin(ring, 4);
1234
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001235 if (ret)
1236 return ret;
1237
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001238 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1239 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrison6259cea2014-11-24 18:49:29 +00001240 intel_ring_emit(ring,
1241 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001242 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001243 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001244
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001245 return 0;
1246}
1247
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001248static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1249 u32 seqno)
1250{
1251 struct drm_i915_private *dev_priv = dev->dev_private;
1252 return dev_priv->last_seqno < seqno;
1253}
1254
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001255/**
1256 * intel_ring_sync - sync the waiter to the signaller on seqno
1257 *
1258 * @waiter - ring that is waiting
1259 * @signaller - ring which has, or will signal
1260 * @seqno - seqno which the waiter will block on
1261 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001262
1263static int
1264gen8_ring_sync(struct intel_engine_cs *waiter,
1265 struct intel_engine_cs *signaller,
1266 u32 seqno)
1267{
1268 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
1269 int ret;
1270
1271 ret = intel_ring_begin(waiter, 4);
1272 if (ret)
1273 return ret;
1274
1275 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1276 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -07001277 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001278 MI_SEMAPHORE_SAD_GTE_SDD);
1279 intel_ring_emit(waiter, seqno);
1280 intel_ring_emit(waiter,
1281 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1282 intel_ring_emit(waiter,
1283 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1284 intel_ring_advance(waiter);
1285 return 0;
1286}
1287
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001288static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001289gen6_ring_sync(struct intel_engine_cs *waiter,
1290 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001291 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001292{
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001293 u32 dw1 = MI_SEMAPHORE_MBOX |
1294 MI_SEMAPHORE_COMPARE |
1295 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001296 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1297 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001298
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001299 /* Throughout all of the GEM code, seqno passed implies our current
1300 * seqno is >= the last seqno executed. However for hardware the
1301 * comparison is strictly greater than.
1302 */
1303 seqno -= 1;
1304
Ben Widawskyebc348b2014-04-29 14:52:28 -07001305 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001306
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001307 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001308 if (ret)
1309 return ret;
1310
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001311 /* If seqno wrap happened, omit the wait with no-ops */
1312 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001313 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001314 intel_ring_emit(waiter, seqno);
1315 intel_ring_emit(waiter, 0);
1316 intel_ring_emit(waiter, MI_NOOP);
1317 } else {
1318 intel_ring_emit(waiter, MI_NOOP);
1319 intel_ring_emit(waiter, MI_NOOP);
1320 intel_ring_emit(waiter, MI_NOOP);
1321 intel_ring_emit(waiter, MI_NOOP);
1322 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001323 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001324
1325 return 0;
1326}
1327
Chris Wilsonc6df5412010-12-15 09:56:50 +00001328#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1329do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001330 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1331 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001332 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1333 intel_ring_emit(ring__, 0); \
1334 intel_ring_emit(ring__, 0); \
1335} while (0)
1336
1337static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001338pc_render_add_request(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001339{
Chris Wilson18393f62014-04-09 09:19:40 +01001340 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001341 int ret;
1342
1343 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1344 * incoherent with writes to memory, i.e. completely fubar,
1345 * so we need to use PIPE_NOTIFY instead.
1346 *
1347 * However, we also need to workaround the qword write
1348 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1349 * memory before requesting an interrupt.
1350 */
1351 ret = intel_ring_begin(ring, 32);
1352 if (ret)
1353 return ret;
1354
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001355 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001356 PIPE_CONTROL_WRITE_FLUSH |
1357 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001358 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrison6259cea2014-11-24 18:49:29 +00001359 intel_ring_emit(ring,
1360 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001361 intel_ring_emit(ring, 0);
1362 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001363 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Chris Wilsonc6df5412010-12-15 09:56:50 +00001364 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001365 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001366 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001367 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001368 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001369 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001370 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001371 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001372 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001373
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001374 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001375 PIPE_CONTROL_WRITE_FLUSH |
1376 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001377 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001378 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrison6259cea2014-11-24 18:49:29 +00001379 intel_ring_emit(ring,
1380 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001381 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +01001382 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001383
Chris Wilsonc6df5412010-12-15 09:56:50 +00001384 return 0;
1385}
1386
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001387static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001388gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001389{
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001390 /* Workaround to force correct ordering between irq and seqno writes on
1391 * ivb (and maybe also on snb) by reading from a CS register (like
1392 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +00001393 if (!lazy_coherency) {
1394 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1395 POSTING_READ(RING_ACTHD(ring->mmio_base));
1396 }
1397
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001398 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1399}
1400
1401static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001402ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001403{
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001404 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1405}
1406
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001407static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001408ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001409{
1410 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1411}
1412
Chris Wilsonc6df5412010-12-15 09:56:50 +00001413static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001414pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001415{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001416 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001417}
1418
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001419static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001420pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001421{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001422 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001423}
1424
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001425static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001426gen5_ring_get_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001427{
1428 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001429 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001430 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001431
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001432 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Daniel Vettere48d8632012-04-11 22:12:54 +02001433 return false;
1434
Chris Wilson7338aef2012-04-24 21:48:47 +01001435 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001436 if (ring->irq_refcount++ == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001437 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001438 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001439
1440 return true;
1441}
1442
1443static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001444gen5_ring_put_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001445{
1446 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001447 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001448 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001449
Chris Wilson7338aef2012-04-24 21:48:47 +01001450 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001451 if (--ring->irq_refcount == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001452 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001453 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001454}
1455
1456static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001457i9xx_ring_get_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001458{
Chris Wilson78501ea2010-10-27 12:18:21 +01001459 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001460 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001461 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001462
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001463 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001464 return false;
1465
Chris Wilson7338aef2012-04-24 21:48:47 +01001466 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001467 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001468 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1469 I915_WRITE(IMR, dev_priv->irq_mask);
1470 POSTING_READ(IMR);
1471 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001472 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001473
1474 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001475}
1476
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001477static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001478i9xx_ring_put_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001479{
Chris Wilson78501ea2010-10-27 12:18:21 +01001480 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001481 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001482 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001483
Chris Wilson7338aef2012-04-24 21:48:47 +01001484 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001485 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001486 dev_priv->irq_mask |= ring->irq_enable_mask;
1487 I915_WRITE(IMR, dev_priv->irq_mask);
1488 POSTING_READ(IMR);
1489 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001490 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001491}
1492
Chris Wilsonc2798b12012-04-22 21:13:57 +01001493static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001494i8xx_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001495{
1496 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001497 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001498 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001499
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001500 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonc2798b12012-04-22 21:13:57 +01001501 return false;
1502
Chris Wilson7338aef2012-04-24 21:48:47 +01001503 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001504 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001505 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1506 I915_WRITE16(IMR, dev_priv->irq_mask);
1507 POSTING_READ16(IMR);
1508 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001509 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001510
1511 return true;
1512}
1513
1514static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001515i8xx_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001516{
1517 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001518 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001519 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001520
Chris Wilson7338aef2012-04-24 21:48:47 +01001521 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001522 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001523 dev_priv->irq_mask |= ring->irq_enable_mask;
1524 I915_WRITE16(IMR, dev_priv->irq_mask);
1525 POSTING_READ16(IMR);
1526 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001527 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001528}
1529
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001530static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001531bsd_ring_flush(struct intel_engine_cs *ring,
Chris Wilson78501ea2010-10-27 12:18:21 +01001532 u32 invalidate_domains,
1533 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001534{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001535 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001536
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001537 ret = intel_ring_begin(ring, 2);
1538 if (ret)
1539 return ret;
1540
1541 intel_ring_emit(ring, MI_FLUSH);
1542 intel_ring_emit(ring, MI_NOOP);
1543 intel_ring_advance(ring);
1544 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001545}
1546
Chris Wilson3cce4692010-10-27 16:11:02 +01001547static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001548i9xx_add_request(struct intel_engine_cs *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001549{
Chris Wilson3cce4692010-10-27 16:11:02 +01001550 int ret;
1551
1552 ret = intel_ring_begin(ring, 4);
1553 if (ret)
1554 return ret;
Chris Wilson6f392d52010-08-07 11:01:22 +01001555
Chris Wilson3cce4692010-10-27 16:11:02 +01001556 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1557 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrison6259cea2014-11-24 18:49:29 +00001558 intel_ring_emit(ring,
1559 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilson3cce4692010-10-27 16:11:02 +01001560 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001561 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001562
Chris Wilson3cce4692010-10-27 16:11:02 +01001563 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001564}
1565
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001566static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001567gen6_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001568{
1569 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001570 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001571 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001572
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001573 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1574 return false;
Chris Wilson0f468322011-01-04 17:35:21 +00001575
Chris Wilson7338aef2012-04-24 21:48:47 +01001576 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001577 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001578 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001579 I915_WRITE_IMR(ring,
1580 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001581 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001582 else
1583 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001584 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001585 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001586 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001587
1588 return true;
1589}
1590
1591static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001592gen6_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001593{
1594 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001595 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001596 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001597
Chris Wilson7338aef2012-04-24 21:48:47 +01001598 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001599 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001600 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001601 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001602 else
1603 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001604 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001605 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001606 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001607}
1608
Ben Widawskya19d2932013-05-28 19:22:30 -07001609static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001610hsw_vebox_get_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001611{
1612 struct drm_device *dev = ring->dev;
1613 struct drm_i915_private *dev_priv = dev->dev_private;
1614 unsigned long flags;
1615
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001616 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskya19d2932013-05-28 19:22:30 -07001617 return false;
1618
Daniel Vetter59cdb632013-07-04 23:35:28 +02001619 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001620 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001621 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001622 gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001623 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001624 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001625
1626 return true;
1627}
1628
1629static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001630hsw_vebox_put_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001631{
1632 struct drm_device *dev = ring->dev;
1633 struct drm_i915_private *dev_priv = dev->dev_private;
1634 unsigned long flags;
1635
Daniel Vetter59cdb632013-07-04 23:35:28 +02001636 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001637 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001638 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001639 gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001640 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001641 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001642}
1643
Ben Widawskyabd58f02013-11-02 21:07:09 -07001644static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001645gen8_ring_get_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001646{
1647 struct drm_device *dev = ring->dev;
1648 struct drm_i915_private *dev_priv = dev->dev_private;
1649 unsigned long flags;
1650
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001651 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07001652 return false;
1653
1654 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1655 if (ring->irq_refcount++ == 0) {
1656 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1657 I915_WRITE_IMR(ring,
1658 ~(ring->irq_enable_mask |
1659 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1660 } else {
1661 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1662 }
1663 POSTING_READ(RING_IMR(ring->mmio_base));
1664 }
1665 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1666
1667 return true;
1668}
1669
1670static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001671gen8_ring_put_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001672{
1673 struct drm_device *dev = ring->dev;
1674 struct drm_i915_private *dev_priv = dev->dev_private;
1675 unsigned long flags;
1676
1677 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1678 if (--ring->irq_refcount == 0) {
1679 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1680 I915_WRITE_IMR(ring,
1681 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1682 } else {
1683 I915_WRITE_IMR(ring, ~0);
1684 }
1685 POSTING_READ(RING_IMR(ring->mmio_base));
1686 }
1687 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1688}
1689
Zou Nan haid1b851f2010-05-21 09:08:57 +08001690static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001691i965_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001692 u64 offset, u32 length,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001693 unsigned flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001694{
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001695 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001696
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001697 ret = intel_ring_begin(ring, 2);
1698 if (ret)
1699 return ret;
1700
Chris Wilson78501ea2010-10-27 12:18:21 +01001701 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001702 MI_BATCH_BUFFER_START |
1703 MI_BATCH_GTT |
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001704 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001705 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001706 intel_ring_advance(ring);
1707
Zou Nan haid1b851f2010-05-21 09:08:57 +08001708 return 0;
1709}
1710
Daniel Vetterb45305f2012-12-17 16:21:27 +01001711/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1712#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001713#define I830_TLB_ENTRIES (2)
1714#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001715static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001716i830_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001717 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001718 unsigned flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001719{
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001720 u32 cs_offset = ring->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001721 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001722
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001723 ret = intel_ring_begin(ring, 6);
1724 if (ret)
1725 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001726
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001727 /* Evict the invalid PTE TLBs */
1728 intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1729 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1730 intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1731 intel_ring_emit(ring, cs_offset);
1732 intel_ring_emit(ring, 0xdeadbeef);
1733 intel_ring_emit(ring, MI_NOOP);
1734 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001735
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001736 if ((flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001737 if (len > I830_BATCH_LIMIT)
1738 return -ENOSPC;
1739
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001740 ret = intel_ring_begin(ring, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001741 if (ret)
1742 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001743
1744 /* Blit the batch (which has now all relocs applied) to the
1745 * stable batch scratch bo area (so that the CS never
1746 * stumbles over its tlb invalidation bug) ...
1747 */
1748 intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1749 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
Chris Wilson611a7a42014-09-12 07:37:42 +01001750 intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001751 intel_ring_emit(ring, cs_offset);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001752 intel_ring_emit(ring, 4096);
1753 intel_ring_emit(ring, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001754
Daniel Vetterb45305f2012-12-17 16:21:27 +01001755 intel_ring_emit(ring, MI_FLUSH);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001756 intel_ring_emit(ring, MI_NOOP);
1757 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001758
1759 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001760 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001761 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001762
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001763 ret = intel_ring_begin(ring, 4);
1764 if (ret)
1765 return ret;
1766
1767 intel_ring_emit(ring, MI_BATCH_BUFFER);
1768 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1769 intel_ring_emit(ring, offset + len - 8);
1770 intel_ring_emit(ring, MI_NOOP);
1771 intel_ring_advance(ring);
1772
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001773 return 0;
1774}
1775
1776static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001777i915_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001778 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001779 unsigned flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001780{
1781 int ret;
1782
1783 ret = intel_ring_begin(ring, 2);
1784 if (ret)
1785 return ret;
1786
Chris Wilson65f56872012-04-17 16:38:12 +01001787 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001788 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001789 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001790
Eric Anholt62fdfea2010-05-21 13:26:39 -07001791 return 0;
1792}
1793
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001794static void cleanup_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001795{
Chris Wilson05394f32010-11-08 19:18:58 +00001796 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001797
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001798 obj = ring->status_page.obj;
1799 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001800 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001801
Chris Wilson9da3da62012-06-01 15:20:22 +01001802 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001803 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001804 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001805 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001806}
1807
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001808static int init_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001809{
Chris Wilson05394f32010-11-08 19:18:58 +00001810 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001811
Chris Wilsone3efda42014-04-09 09:19:41 +01001812 if ((obj = ring->status_page.obj) == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04001813 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01001814 int ret;
1815
1816 obj = i915_gem_alloc_object(ring->dev, 4096);
1817 if (obj == NULL) {
1818 DRM_ERROR("Failed to allocate status page\n");
1819 return -ENOMEM;
1820 }
1821
1822 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1823 if (ret)
1824 goto err_unref;
1825
Chris Wilson1f767e02014-07-03 17:33:03 -04001826 flags = 0;
1827 if (!HAS_LLC(ring->dev))
1828 /* On g33, we cannot place HWS above 256MiB, so
1829 * restrict its pinning to the low mappable arena.
1830 * Though this restriction is not documented for
1831 * gen4, gen5, or byt, they also behave similarly
1832 * and hang if the HWS is placed at the top of the
1833 * GTT. To generalise, it appears that all !llc
1834 * platforms have issues with us placing the HWS
1835 * above the mappable region (even though we never
1836 * actualy map it).
1837 */
1838 flags |= PIN_MAPPABLE;
1839 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01001840 if (ret) {
1841err_unref:
1842 drm_gem_object_unreference(&obj->base);
1843 return ret;
1844 }
1845
1846 ring->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001847 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001848
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001849 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001850 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001851 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001852
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001853 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1854 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001855
1856 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001857}
1858
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001859static int init_phys_status_page(struct intel_engine_cs *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001860{
1861 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001862
1863 if (!dev_priv->status_page_dmah) {
1864 dev_priv->status_page_dmah =
1865 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1866 if (!dev_priv->status_page_dmah)
1867 return -ENOMEM;
1868 }
1869
Chris Wilson6b8294a2012-11-16 11:43:20 +00001870 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1871 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1872
1873 return 0;
1874}
1875
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001876void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
1877{
1878 iounmap(ringbuf->virtual_start);
1879 ringbuf->virtual_start = NULL;
1880 i915_gem_object_ggtt_unpin(ringbuf->obj);
1881}
1882
1883int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
1884 struct intel_ringbuffer *ringbuf)
1885{
1886 struct drm_i915_private *dev_priv = to_i915(dev);
1887 struct drm_i915_gem_object *obj = ringbuf->obj;
1888 int ret;
1889
1890 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1891 if (ret)
1892 return ret;
1893
1894 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1895 if (ret) {
1896 i915_gem_object_ggtt_unpin(obj);
1897 return ret;
1898 }
1899
1900 ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
1901 i915_gem_obj_ggtt_offset(obj), ringbuf->size);
1902 if (ringbuf->virtual_start == NULL) {
1903 i915_gem_object_ggtt_unpin(obj);
1904 return -EINVAL;
1905 }
1906
1907 return 0;
1908}
1909
Oscar Mateo84c23772014-07-24 17:04:15 +01001910void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01001911{
Oscar Mateo2919d292014-07-03 16:28:02 +01001912 drm_gem_object_unreference(&ringbuf->obj->base);
1913 ringbuf->obj = NULL;
1914}
1915
Oscar Mateo84c23772014-07-24 17:04:15 +01001916int intel_alloc_ringbuffer_obj(struct drm_device *dev,
1917 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01001918{
Chris Wilsone3efda42014-04-09 09:19:41 +01001919 struct drm_i915_gem_object *obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001920
1921 obj = NULL;
1922 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001923 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001924 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001925 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001926 if (obj == NULL)
1927 return -ENOMEM;
1928
Akash Goel24f3a8c2014-06-17 10:59:42 +05301929 /* mark ring buffers as read-only from GPU side by default */
1930 obj->gt_ro = 1;
1931
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001932 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001933
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001934 return 0;
Chris Wilsone3efda42014-04-09 09:19:41 +01001935}
1936
Ben Widawskyc43b5632012-04-16 14:07:40 -07001937static int intel_init_ring_buffer(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001938 struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001939{
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001940 struct intel_ringbuffer *ringbuf;
Chris Wilsondd785e32010-08-07 11:01:34 +01001941 int ret;
1942
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001943 WARN_ON(ring->buffer);
1944
1945 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
1946 if (!ringbuf)
1947 return -ENOMEM;
1948 ring->buffer = ringbuf;
Oscar Mateo8ee14972014-05-22 14:13:34 +01001949
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001950 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01001951 INIT_LIST_HEAD(&ring->active_list);
1952 INIT_LIST_HEAD(&ring->request_list);
Oscar Mateocc9130b2014-07-24 17:04:42 +01001953 INIT_LIST_HEAD(&ring->execlist_queue);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001954 ringbuf->size = 32 * PAGE_SIZE;
Daniel Vetter0c7dd532014-08-11 16:17:44 +02001955 ringbuf->ring = ring;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001956 memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00001957
Chris Wilsonb259f672011-03-29 13:19:09 +01001958 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001959
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001960 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001961 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001962 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001963 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001964 } else {
1965 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001966 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00001967 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001968 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001969 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001970
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001971 WARN_ON(ringbuf->obj);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001972
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001973 ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
1974 if (ret) {
1975 DRM_ERROR("Failed to allocate ringbuffer %s: %d\n",
1976 ring->name, ret);
1977 goto error;
1978 }
1979
1980 ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
1981 if (ret) {
1982 DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
1983 ring->name, ret);
1984 intel_destroy_ringbuffer_obj(ringbuf);
1985 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001986 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001987
Chris Wilson55249ba2010-12-22 14:04:47 +00001988 /* Workaround an erratum on the i830 which causes a hang if
1989 * the TAIL pointer points to within the last 2 cachelines
1990 * of the buffer.
1991 */
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001992 ringbuf->effective_size = ringbuf->size;
Chris Wilsone3efda42014-04-09 09:19:41 +01001993 if (IS_I830(dev) || IS_845G(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001994 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilson55249ba2010-12-22 14:04:47 +00001995
Brad Volkin44e895a2014-05-10 14:10:43 -07001996 ret = i915_cmd_parser_init_ring(ring);
1997 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001998 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08001999
Oscar Mateo8ee14972014-05-22 14:13:34 +01002000 return 0;
2001
2002error:
2003 kfree(ringbuf);
2004 ring->buffer = NULL;
2005 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002006}
2007
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002008void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002009{
John Harrison6402c332014-10-31 12:00:26 +00002010 struct drm_i915_private *dev_priv;
2011 struct intel_ringbuffer *ringbuf;
Chris Wilson33626e62010-10-29 16:18:36 +01002012
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002013 if (!intel_ring_initialized(ring))
Eric Anholt62fdfea2010-05-21 13:26:39 -07002014 return;
2015
John Harrison6402c332014-10-31 12:00:26 +00002016 dev_priv = to_i915(ring->dev);
2017 ringbuf = ring->buffer;
2018
Chris Wilsone3efda42014-04-09 09:19:41 +01002019 intel_stop_ring_buffer(ring);
Ville Syrjäläde8f0a52014-05-28 19:12:13 +03002020 WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01002021
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002022 intel_unpin_ringbuffer_obj(ringbuf);
Oscar Mateo2919d292014-07-03 16:28:02 +01002023 intel_destroy_ringbuffer_obj(ringbuf);
John Harrison6259cea2014-11-24 18:49:29 +00002024 i915_gem_request_assign(&ring->outstanding_lazy_request, NULL);
Chris Wilson78501ea2010-10-27 12:18:21 +01002025
Zou Nan hai8d192152010-11-02 16:31:01 +08002026 if (ring->cleanup)
2027 ring->cleanup(ring);
2028
Chris Wilson78501ea2010-10-27 12:18:21 +01002029 cleanup_status_page(ring);
Brad Volkin44e895a2014-05-10 14:10:43 -07002030
2031 i915_cmd_parser_fini_ring(ring);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002032
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002033 kfree(ringbuf);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002034 ring->buffer = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002035}
2036
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002037static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002038{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002039 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002040 struct drm_i915_gem_request *request;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002041 int ret;
2042
Dave Gordonebd0fd42014-11-27 11:22:49 +00002043 if (intel_ring_space(ringbuf) >= n)
2044 return 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002045
2046 list_for_each_entry(request, &ring->request_list, list) {
Nick Hoath72f95af2015-01-15 13:10:37 +00002047 if (__intel_ring_space(request->postfix, ringbuf->tail,
Oscar Mateo82e104c2014-07-24 17:04:26 +01002048 ringbuf->size) >= n) {
Chris Wilsona71d8d92012-02-15 11:25:36 +00002049 break;
2050 }
Chris Wilsona71d8d92012-02-15 11:25:36 +00002051 }
2052
Daniel Vettera4b3a572014-11-26 14:17:05 +01002053 if (&request->list == &ring->request_list)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002054 return -ENOSPC;
2055
Daniel Vettera4b3a572014-11-26 14:17:05 +01002056 ret = i915_wait_request(request);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002057 if (ret)
2058 return ret;
2059
Chris Wilson1cf0ba12014-05-05 09:07:33 +01002060 i915_gem_retire_requests_ring(ring);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002061
2062 return 0;
2063}
2064
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002065static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002066{
Chris Wilson78501ea2010-10-27 12:18:21 +01002067 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08002068 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002069 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson78501ea2010-10-27 12:18:21 +01002070 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002071 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00002072
Chris Wilsona71d8d92012-02-15 11:25:36 +00002073 ret = intel_ring_wait_request(ring, n);
2074 if (ret != -ENOSPC)
2075 return ret;
2076
Chris Wilson09246732013-08-10 22:16:32 +01002077 /* force the tail write in case we have been skipping them */
2078 __intel_ring_advance(ring);
2079
Daniel Vetter63ed2cb2012-04-23 16:50:50 +02002080 /* With GEM the hangcheck timer should kick us out of the loop,
2081 * leaving it early runs the risk of corrupting GEM state (due
2082 * to running on almost untested codepaths). But on resume
2083 * timers don't work yet, so prevent a complete hang in that
2084 * case by choosing an insanely large timeout. */
2085 end = jiffies + 60 * HZ;
Daniel Vettere6bfaf82011-12-14 13:56:59 +01002086
Dave Gordonebd0fd42014-11-27 11:22:49 +00002087 ret = 0;
Chris Wilsondcfe0502014-05-05 09:07:32 +01002088 trace_i915_ring_wait_begin(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002089 do {
Dave Gordonebd0fd42014-11-27 11:22:49 +00002090 if (intel_ring_space(ringbuf) >= n)
Chris Wilsondcfe0502014-05-05 09:07:32 +01002091 break;
Dave Gordonebd0fd42014-11-27 11:22:49 +00002092 ringbuf->head = I915_READ_HEAD(ring);
2093 if (intel_ring_space(ringbuf) >= n)
2094 break;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002095
Chris Wilsone60a0b12010-10-13 10:09:14 +01002096 msleep(1);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002097
Chris Wilsondcfe0502014-05-05 09:07:32 +01002098 if (dev_priv->mm.interruptible && signal_pending(current)) {
2099 ret = -ERESTARTSYS;
2100 break;
2101 }
2102
Daniel Vetter33196de2012-11-14 17:14:05 +01002103 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2104 dev_priv->mm.interruptible);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002105 if (ret)
Chris Wilsondcfe0502014-05-05 09:07:32 +01002106 break;
2107
2108 if (time_after(jiffies, end)) {
2109 ret = -EBUSY;
2110 break;
2111 }
2112 } while (1);
Chris Wilsondb53a302011-02-03 11:57:46 +00002113 trace_i915_ring_wait_end(ring);
Chris Wilsondcfe0502014-05-05 09:07:32 +01002114 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002115}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002116
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002117static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00002118{
2119 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002120 struct intel_ringbuffer *ringbuf = ring->buffer;
2121 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002122
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002123 if (ringbuf->space < rem) {
Chris Wilson3e960502012-11-27 16:22:54 +00002124 int ret = ring_wait_for_space(ring, rem);
2125 if (ret)
2126 return ret;
2127 }
2128
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002129 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002130 rem /= 4;
2131 while (rem--)
2132 iowrite32(MI_NOOP, virt++);
2133
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002134 ringbuf->tail = 0;
Dave Gordonebd0fd42014-11-27 11:22:49 +00002135 intel_ring_update_space(ringbuf);
Chris Wilson3e960502012-11-27 16:22:54 +00002136
2137 return 0;
2138}
2139
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002140int intel_ring_idle(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00002141{
Daniel Vettera4b3a572014-11-26 14:17:05 +01002142 struct drm_i915_gem_request *req;
Chris Wilson3e960502012-11-27 16:22:54 +00002143 int ret;
2144
2145 /* We need to add any requests required to flush the objects and ring */
John Harrison6259cea2014-11-24 18:49:29 +00002146 if (ring->outstanding_lazy_request) {
John Harrison9400ae52014-11-24 18:49:36 +00002147 ret = i915_add_request(ring);
Chris Wilson3e960502012-11-27 16:22:54 +00002148 if (ret)
2149 return ret;
2150 }
2151
2152 /* Wait upon the last request to be completed */
2153 if (list_empty(&ring->request_list))
2154 return 0;
2155
Daniel Vettera4b3a572014-11-26 14:17:05 +01002156 req = list_entry(ring->request_list.prev,
Chris Wilson3e960502012-11-27 16:22:54 +00002157 struct drm_i915_gem_request,
Daniel Vettera4b3a572014-11-26 14:17:05 +01002158 list);
Chris Wilson3e960502012-11-27 16:22:54 +00002159
Daniel Vettera4b3a572014-11-26 14:17:05 +01002160 return i915_wait_request(req);
Chris Wilson3e960502012-11-27 16:22:54 +00002161}
2162
Chris Wilson9d7730912012-11-27 16:22:52 +00002163static int
John Harrison6259cea2014-11-24 18:49:29 +00002164intel_ring_alloc_request(struct intel_engine_cs *ring)
Chris Wilson9d7730912012-11-27 16:22:52 +00002165{
John Harrison9eba5d42014-11-24 18:49:23 +00002166 int ret;
2167 struct drm_i915_gem_request *request;
John Harrison67e29372014-12-05 13:49:35 +00002168 struct drm_i915_private *dev_private = ring->dev->dev_private;
John Harrison9eba5d42014-11-24 18:49:23 +00002169
John Harrison6259cea2014-11-24 18:49:29 +00002170 if (ring->outstanding_lazy_request)
Chris Wilson9d7730912012-11-27 16:22:52 +00002171 return 0;
John Harrison9eba5d42014-11-24 18:49:23 +00002172
John Harrisonaaeb1ba2014-12-05 13:49:34 +00002173 request = kzalloc(sizeof(*request), GFP_KERNEL);
John Harrison9eba5d42014-11-24 18:49:23 +00002174 if (request == NULL)
2175 return -ENOMEM;
2176
John Harrisonabfe2622014-11-24 18:49:24 +00002177 kref_init(&request->ref);
John Harrisonff79e852014-11-24 18:49:41 +00002178 request->ring = ring;
John Harrison67e29372014-12-05 13:49:35 +00002179 request->uniq = dev_private->request_uniq++;
John Harrisonabfe2622014-11-24 18:49:24 +00002180
John Harrison6259cea2014-11-24 18:49:29 +00002181 ret = i915_gem_get_seqno(ring->dev, &request->seqno);
John Harrison9eba5d42014-11-24 18:49:23 +00002182 if (ret) {
2183 kfree(request);
2184 return ret;
2185 }
2186
John Harrison6259cea2014-11-24 18:49:29 +00002187 ring->outstanding_lazy_request = request;
John Harrison9eba5d42014-11-24 18:49:23 +00002188 return 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002189}
2190
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002191static int __intel_ring_prepare(struct intel_engine_cs *ring,
Chris Wilson304d6952014-01-02 14:32:35 +00002192 int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002193{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002194 struct intel_ringbuffer *ringbuf = ring->buffer;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002195 int ret;
2196
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002197 if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002198 ret = intel_wrap_ring_buffer(ring);
2199 if (unlikely(ret))
2200 return ret;
2201 }
2202
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002203 if (unlikely(ringbuf->space < bytes)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002204 ret = ring_wait_for_space(ring, bytes);
2205 if (unlikely(ret))
2206 return ret;
2207 }
2208
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002209 return 0;
2210}
2211
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002212int intel_ring_begin(struct intel_engine_cs *ring,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002213 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002214{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002215 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002216 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01002217
Daniel Vetter33196de2012-11-14 17:14:05 +01002218 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2219 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02002220 if (ret)
2221 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00002222
Chris Wilson304d6952014-01-02 14:32:35 +00002223 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
2224 if (ret)
2225 return ret;
2226
Chris Wilson9d7730912012-11-27 16:22:52 +00002227 /* Preallocate the olr before touching the ring */
John Harrison6259cea2014-11-24 18:49:29 +00002228 ret = intel_ring_alloc_request(ring);
Chris Wilson9d7730912012-11-27 16:22:52 +00002229 if (ret)
2230 return ret;
2231
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002232 ring->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00002233 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002234}
2235
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002236/* Align the ring tail to a cacheline boundary */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002237int intel_ring_cacheline_align(struct intel_engine_cs *ring)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002238{
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002239 int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002240 int ret;
2241
2242 if (num_dwords == 0)
2243 return 0;
2244
Chris Wilson18393f62014-04-09 09:19:40 +01002245 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002246 ret = intel_ring_begin(ring, num_dwords);
2247 if (ret)
2248 return ret;
2249
2250 while (num_dwords--)
2251 intel_ring_emit(ring, MI_NOOP);
2252
2253 intel_ring_advance(ring);
2254
2255 return 0;
2256}
2257
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002258void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002259{
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002260 struct drm_device *dev = ring->dev;
2261 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002262
John Harrison6259cea2014-11-24 18:49:29 +00002263 BUG_ON(ring->outstanding_lazy_request);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002264
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002265 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002266 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
2267 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002268 if (HAS_VEBOX(dev))
Ben Widawsky50201502013-08-12 16:53:03 -07002269 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002270 }
Chris Wilson297b0c52010-10-22 17:02:41 +01002271
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002272 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03002273 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002274}
2275
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002276static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002277 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002278{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002279 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002280
2281 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002282
Chris Wilson12f55812012-07-05 17:14:01 +01002283 /* Disable notification that the ring is IDLE. The GT
2284 * will then assume that it is busy and bring it out of rc6.
2285 */
2286 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2287 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2288
2289 /* Clear the context id. Here be magic! */
2290 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2291
2292 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002293 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002294 GEN6_BSD_SLEEP_INDICATOR) == 0,
2295 50))
2296 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002297
Chris Wilson12f55812012-07-05 17:14:01 +01002298 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04002299 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01002300 POSTING_READ(RING_TAIL(ring->mmio_base));
2301
2302 /* Let the ring send IDLE messages to the GT again,
2303 * and so let it sleep to conserve power when idle.
2304 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002305 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002306 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002307}
2308
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002309static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002310 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002311{
Chris Wilson71a77e02011-02-02 12:13:49 +00002312 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002313 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002314
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002315 ret = intel_ring_begin(ring, 4);
2316 if (ret)
2317 return ret;
2318
Chris Wilson71a77e02011-02-02 12:13:49 +00002319 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002320 if (INTEL_INFO(ring->dev)->gen >= 8)
2321 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07002322 /*
2323 * Bspec vol 1c.5 - video engine command streamer:
2324 * "If ENABLED, all TLBs will be invalidated once the flush
2325 * operation is complete. This bit is only valid when the
2326 * Post-Sync Operation field is a value of 1h or 3h."
2327 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002328 if (invalidate & I915_GEM_GPU_DOMAINS)
Jesse Barnes9a289772012-10-26 09:42:42 -07002329 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
2330 MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00002331 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002332 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002333 if (INTEL_INFO(ring->dev)->gen >= 8) {
2334 intel_ring_emit(ring, 0); /* upper addr */
2335 intel_ring_emit(ring, 0); /* value */
2336 } else {
2337 intel_ring_emit(ring, 0);
2338 intel_ring_emit(ring, MI_NOOP);
2339 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002340 intel_ring_advance(ring);
2341 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002342}
2343
2344static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002345gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002346 u64 offset, u32 len,
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002347 unsigned flags)
2348{
Daniel Vetter896ab1a2014-08-06 15:04:51 +02002349 bool ppgtt = USES_PPGTT(ring->dev) && !(flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002350 int ret;
2351
2352 ret = intel_ring_begin(ring, 4);
2353 if (ret)
2354 return ret;
2355
2356 /* FIXME(BDW): Address space and security selectors. */
Ben Widawsky28cf5412013-11-02 21:07:26 -07002357 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002358 intel_ring_emit(ring, lower_32_bits(offset));
2359 intel_ring_emit(ring, upper_32_bits(offset));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002360 intel_ring_emit(ring, MI_NOOP);
2361 intel_ring_advance(ring);
2362
2363 return 0;
2364}
2365
2366static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002367hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002368 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002369 unsigned flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002370{
Akshay Joshi0206e352011-08-16 15:34:10 -04002371 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002372
Akshay Joshi0206e352011-08-16 15:34:10 -04002373 ret = intel_ring_begin(ring, 2);
2374 if (ret)
2375 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002376
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002377 intel_ring_emit(ring,
Chris Wilson77072252014-09-10 12:18:27 +01002378 MI_BATCH_BUFFER_START |
2379 (flags & I915_DISPATCH_SECURE ?
2380 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002381 /* bit0-7 is the length on GEN6+ */
2382 intel_ring_emit(ring, offset);
2383 intel_ring_advance(ring);
2384
2385 return 0;
2386}
2387
2388static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002389gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002390 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002391 unsigned flags)
2392{
2393 int ret;
2394
2395 ret = intel_ring_begin(ring, 2);
2396 if (ret)
2397 return ret;
2398
2399 intel_ring_emit(ring,
2400 MI_BATCH_BUFFER_START |
2401 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002402 /* bit0-7 is the length on GEN6+ */
2403 intel_ring_emit(ring, offset);
2404 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002405
Akshay Joshi0206e352011-08-16 15:34:10 -04002406 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002407}
2408
Chris Wilson549f7362010-10-19 11:19:32 +01002409/* Blitter support (SandyBridge+) */
2410
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002411static int gen6_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002412 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002413{
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002414 struct drm_device *dev = ring->dev;
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -04002415 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson71a77e02011-02-02 12:13:49 +00002416 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002417 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002418
Daniel Vetter6a233c72011-12-14 13:57:07 +01002419 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002420 if (ret)
2421 return ret;
2422
Chris Wilson71a77e02011-02-02 12:13:49 +00002423 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002424 if (INTEL_INFO(ring->dev)->gen >= 8)
2425 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07002426 /*
2427 * Bspec vol 1c.3 - blitter engine command streamer:
2428 * "If ENABLED, all TLBs will be invalidated once the flush
2429 * operation is complete. This bit is only valid when the
2430 * Post-Sync Operation field is a value of 1h or 3h."
2431 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002432 if (invalidate & I915_GEM_DOMAIN_RENDER)
Jesse Barnes9a289772012-10-26 09:42:42 -07002433 cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
Daniel Vetterb3fcabb2012-11-04 12:24:47 +01002434 MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00002435 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002436 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002437 if (INTEL_INFO(ring->dev)->gen >= 8) {
2438 intel_ring_emit(ring, 0); /* upper addr */
2439 intel_ring_emit(ring, 0); /* value */
2440 } else {
2441 intel_ring_emit(ring, 0);
2442 intel_ring_emit(ring, MI_NOOP);
2443 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002444 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002445
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -04002446 if (!invalidate && flush) {
2447 if (IS_GEN7(dev))
2448 return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
2449 else if (IS_BROADWELL(dev))
2450 dev_priv->fbc.need_sw_cache_clean = true;
2451 }
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002452
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002453 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002454}
2455
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002456int intel_init_render_ring_buffer(struct drm_device *dev)
2457{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002458 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002459 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002460 struct drm_i915_gem_object *obj;
2461 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002462
Daniel Vetter59465b52012-04-11 22:12:48 +02002463 ring->name = "render ring";
2464 ring->id = RCS;
2465 ring->mmio_base = RENDER_RING_BASE;
2466
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002467 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002468 if (i915_semaphore_is_enabled(dev)) {
2469 obj = i915_gem_alloc_object(dev, 4096);
2470 if (obj == NULL) {
2471 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2472 i915.semaphores = 0;
2473 } else {
2474 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2475 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2476 if (ret != 0) {
2477 drm_gem_object_unreference(&obj->base);
2478 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2479 i915.semaphores = 0;
2480 } else
2481 dev_priv->semaphore_obj = obj;
2482 }
2483 }
Mika Kuoppala72253422014-10-07 17:21:26 +03002484
Daniel Vetter8f0e2b92014-12-02 16:19:07 +01002485 ring->init_context = intel_rcs_ctx_init;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002486 ring->add_request = gen6_add_request;
2487 ring->flush = gen8_render_ring_flush;
2488 ring->irq_get = gen8_ring_get_irq;
2489 ring->irq_put = gen8_ring_put_irq;
2490 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2491 ring->get_seqno = gen6_ring_get_seqno;
2492 ring->set_seqno = ring_set_seqno;
2493 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002494 WARN_ON(!dev_priv->semaphore_obj);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002495 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002496 ring->semaphore.signal = gen8_rcs_signal;
2497 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002498 }
2499 } else if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002500 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03002501 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002502 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03002503 ring->flush = gen6_render_ring_flush;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002504 ring->irq_get = gen6_ring_get_irq;
2505 ring->irq_put = gen6_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002506 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01002507 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002508 ring->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002509 if (i915_semaphore_is_enabled(dev)) {
2510 ring->semaphore.sync_to = gen6_ring_sync;
2511 ring->semaphore.signal = gen6_signal;
2512 /*
2513 * The current semaphore is only applied on pre-gen8
2514 * platform. And there is no VCS2 ring on the pre-gen8
2515 * platform. So the semaphore between RCS and VCS2 is
2516 * initialized as INVALID. Gen8 will initialize the
2517 * sema between VCS2 and RCS later.
2518 */
2519 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2520 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2521 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2522 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2523 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2524 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2525 ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2526 ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2527 ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2528 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2529 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002530 } else if (IS_GEN5(dev)) {
2531 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002532 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00002533 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002534 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002535 ring->irq_get = gen5_ring_get_irq;
2536 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002537 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2538 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002539 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002540 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002541 if (INTEL_INFO(dev)->gen < 4)
2542 ring->flush = gen2_render_ring_flush;
2543 else
2544 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02002545 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002546 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002547 if (IS_GEN2(dev)) {
2548 ring->irq_get = i8xx_ring_get_irq;
2549 ring->irq_put = i8xx_ring_put_irq;
2550 } else {
2551 ring->irq_get = i9xx_ring_get_irq;
2552 ring->irq_put = i9xx_ring_put_irq;
2553 }
Daniel Vettere3670312012-04-11 22:12:53 +02002554 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002555 }
Daniel Vetter59465b52012-04-11 22:12:48 +02002556 ring->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002557
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002558 if (IS_HASWELL(dev))
2559 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002560 else if (IS_GEN8(dev))
2561 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002562 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002563 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2564 else if (INTEL_INFO(dev)->gen >= 4)
2565 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2566 else if (IS_I830(dev) || IS_845G(dev))
2567 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2568 else
2569 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002570 ring->init_hw = init_render_ring;
Daniel Vetter59465b52012-04-11 22:12:48 +02002571 ring->cleanup = render_ring_cleanup;
2572
Daniel Vetterb45305f2012-12-17 16:21:27 +01002573 /* Workaround batchbuffer to combat CS tlb bug. */
2574 if (HAS_BROKEN_CS_TLB(dev)) {
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002575 obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002576 if (obj == NULL) {
2577 DRM_ERROR("Failed to allocate batch bo\n");
2578 return -ENOMEM;
2579 }
2580
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002581 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002582 if (ret != 0) {
2583 drm_gem_object_unreference(&obj->base);
2584 DRM_ERROR("Failed to ping batch bo\n");
2585 return ret;
2586 }
2587
Chris Wilson0d1aaca2013-08-26 20:58:11 +01002588 ring->scratch.obj = obj;
2589 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002590 }
2591
Daniel Vetter99be1df2014-11-20 00:33:06 +01002592 ret = intel_init_ring_buffer(dev, ring);
2593 if (ret)
2594 return ret;
2595
2596 if (INTEL_INFO(dev)->gen >= 5) {
2597 ret = intel_init_pipe_control(ring);
2598 if (ret)
2599 return ret;
2600 }
2601
2602 return 0;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002603}
2604
2605int intel_init_bsd_ring_buffer(struct drm_device *dev)
2606{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002607 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002608 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002609
Daniel Vetter58fa3832012-04-11 22:12:49 +02002610 ring->name = "bsd ring";
2611 ring->id = VCS;
2612
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002613 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002614 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002615 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002616 /* gen6 bsd needs a special wa for tail updates */
2617 if (IS_GEN6(dev))
2618 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002619 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002620 ring->add_request = gen6_add_request;
2621 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002622 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002623 if (INTEL_INFO(dev)->gen >= 8) {
2624 ring->irq_enable_mask =
2625 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2626 ring->irq_get = gen8_ring_get_irq;
2627 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002628 ring->dispatch_execbuffer =
2629 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002630 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002631 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002632 ring->semaphore.signal = gen8_xcs_signal;
2633 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002634 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002635 } else {
2636 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2637 ring->irq_get = gen6_ring_get_irq;
2638 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002639 ring->dispatch_execbuffer =
2640 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002641 if (i915_semaphore_is_enabled(dev)) {
2642 ring->semaphore.sync_to = gen6_ring_sync;
2643 ring->semaphore.signal = gen6_signal;
2644 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2645 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2646 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2647 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2648 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2649 ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2650 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2651 ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2652 ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2653 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2654 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002655 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002656 } else {
2657 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002658 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002659 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002660 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002661 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002662 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002663 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002664 ring->irq_get = gen5_ring_get_irq;
2665 ring->irq_put = gen5_ring_put_irq;
2666 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002667 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002668 ring->irq_get = i9xx_ring_get_irq;
2669 ring->irq_put = i9xx_ring_put_irq;
2670 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002671 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002672 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002673 ring->init_hw = init_ring_common;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002674
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002675 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002676}
Chris Wilson549f7362010-10-19 11:19:32 +01002677
Zhao Yakui845f74a2014-04-17 10:37:37 +08002678/**
Damien Lespiau62659922015-01-29 14:13:40 +00002679 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002680 */
2681int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2682{
2683 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002684 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002685
Rodrigo Vivif7b64232014-07-01 02:41:36 -07002686 ring->name = "bsd2 ring";
Zhao Yakui845f74a2014-04-17 10:37:37 +08002687 ring->id = VCS2;
2688
2689 ring->write_tail = ring_write_tail;
2690 ring->mmio_base = GEN8_BSD2_RING_BASE;
2691 ring->flush = gen6_bsd_ring_flush;
2692 ring->add_request = gen6_add_request;
2693 ring->get_seqno = gen6_ring_get_seqno;
2694 ring->set_seqno = ring_set_seqno;
2695 ring->irq_enable_mask =
2696 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
2697 ring->irq_get = gen8_ring_get_irq;
2698 ring->irq_put = gen8_ring_put_irq;
2699 ring->dispatch_execbuffer =
2700 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07002701 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002702 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002703 ring->semaphore.signal = gen8_xcs_signal;
2704 GEN8_RING_SEMAPHORE_INIT;
2705 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002706 ring->init_hw = init_ring_common;
Zhao Yakui845f74a2014-04-17 10:37:37 +08002707
2708 return intel_init_ring_buffer(dev, ring);
2709}
2710
Chris Wilson549f7362010-10-19 11:19:32 +01002711int intel_init_blt_ring_buffer(struct drm_device *dev)
2712{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002713 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002714 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002715
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002716 ring->name = "blitter ring";
2717 ring->id = BCS;
2718
2719 ring->mmio_base = BLT_RING_BASE;
2720 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002721 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002722 ring->add_request = gen6_add_request;
2723 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002724 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002725 if (INTEL_INFO(dev)->gen >= 8) {
2726 ring->irq_enable_mask =
2727 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2728 ring->irq_get = gen8_ring_get_irq;
2729 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002730 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002731 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002732 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002733 ring->semaphore.signal = gen8_xcs_signal;
2734 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002735 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002736 } else {
2737 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2738 ring->irq_get = gen6_ring_get_irq;
2739 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002740 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002741 if (i915_semaphore_is_enabled(dev)) {
2742 ring->semaphore.signal = gen6_signal;
2743 ring->semaphore.sync_to = gen6_ring_sync;
2744 /*
2745 * The current semaphore is only applied on pre-gen8
2746 * platform. And there is no VCS2 ring on the pre-gen8
2747 * platform. So the semaphore between BCS and VCS2 is
2748 * initialized as INVALID. Gen8 will initialize the
2749 * sema between BCS and VCS2 later.
2750 */
2751 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
2752 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
2753 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2754 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
2755 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2756 ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
2757 ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
2758 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2759 ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
2760 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2761 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002762 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002763 ring->init_hw = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002764
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002765 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002766}
Chris Wilsona7b97612012-07-20 12:41:08 +01002767
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002768int intel_init_vebox_ring_buffer(struct drm_device *dev)
2769{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002770 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002771 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002772
2773 ring->name = "video enhancement ring";
2774 ring->id = VECS;
2775
2776 ring->mmio_base = VEBOX_RING_BASE;
2777 ring->write_tail = ring_write_tail;
2778 ring->flush = gen6_ring_flush;
2779 ring->add_request = gen6_add_request;
2780 ring->get_seqno = gen6_ring_get_seqno;
2781 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002782
2783 if (INTEL_INFO(dev)->gen >= 8) {
2784 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002785 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002786 ring->irq_get = gen8_ring_get_irq;
2787 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002788 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002789 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002790 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002791 ring->semaphore.signal = gen8_xcs_signal;
2792 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002793 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002794 } else {
2795 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2796 ring->irq_get = hsw_vebox_get_irq;
2797 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002798 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002799 if (i915_semaphore_is_enabled(dev)) {
2800 ring->semaphore.sync_to = gen6_ring_sync;
2801 ring->semaphore.signal = gen6_signal;
2802 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
2803 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
2804 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
2805 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2806 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2807 ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
2808 ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
2809 ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
2810 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2811 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2812 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002813 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002814 ring->init_hw = init_ring_common;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002815
2816 return intel_init_ring_buffer(dev, ring);
2817}
2818
Chris Wilsona7b97612012-07-20 12:41:08 +01002819int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002820intel_ring_flush_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002821{
2822 int ret;
2823
2824 if (!ring->gpu_caches_dirty)
2825 return 0;
2826
2827 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
2828 if (ret)
2829 return ret;
2830
2831 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
2832
2833 ring->gpu_caches_dirty = false;
2834 return 0;
2835}
2836
2837int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002838intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002839{
2840 uint32_t flush_domains;
2841 int ret;
2842
2843 flush_domains = 0;
2844 if (ring->gpu_caches_dirty)
2845 flush_domains = I915_GEM_GPU_DOMAINS;
2846
2847 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2848 if (ret)
2849 return ret;
2850
2851 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2852
2853 ring->gpu_caches_dirty = false;
2854 return 0;
2855}
Chris Wilsone3efda42014-04-09 09:19:41 +01002856
2857void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002858intel_stop_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01002859{
2860 int ret;
2861
2862 if (!intel_ring_initialized(ring))
2863 return;
2864
2865 ret = intel_ring_idle(ring);
2866 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
2867 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
2868 ring->name, ret);
2869
2870 stop_ring(ring);
2871}