blob: f457146ff6a46cca11169bb1358fd99c822fb403 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Oscar Mateo48d82382014-07-24 17:04:23 +010036bool
37intel_ring_initialized(struct intel_engine_cs *ring)
38{
39 struct drm_device *dev = ring->dev;
Chris Wilson18393f62014-04-09 09:19:40 +010040
Oscar Mateo48d82382014-07-24 17:04:23 +010041 if (!dev)
42 return false;
43
44 if (i915.enable_execlists) {
45 struct intel_context *dctx = ring->default_context;
46 struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;
47
48 return ringbuf->obj;
49 } else
50 return ring->buffer && ring->buffer->obj;
51}
52
Oscar Mateo82e104c2014-07-24 17:04:26 +010053int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010054{
55 int space = head - (tail + I915_RING_FREE_SPACE);
56 if (space < 0)
57 space += size;
58 return space;
59}
60
Oscar Mateo82e104c2014-07-24 17:04:26 +010061int intel_ring_space(struct intel_ringbuffer *ringbuf)
Chris Wilsonc7dca472011-01-20 17:00:10 +000062{
Oscar Mateo82e104c2014-07-24 17:04:26 +010063 return __intel_ring_space(ringbuf->head & HEAD_ADDR,
64 ringbuf->tail, ringbuf->size);
Chris Wilsonc7dca472011-01-20 17:00:10 +000065}
66
Oscar Mateo82e104c2014-07-24 17:04:26 +010067bool intel_ring_stopped(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +010068{
69 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020070 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
71}
Chris Wilson09246732013-08-10 22:16:32 +010072
Oscar Mateoa4872ba2014-05-22 14:13:33 +010073void __intel_ring_advance(struct intel_engine_cs *ring)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020074{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010075 struct intel_ringbuffer *ringbuf = ring->buffer;
76 ringbuf->tail &= ringbuf->size - 1;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020077 if (intel_ring_stopped(ring))
Chris Wilson09246732013-08-10 22:16:32 +010078 return;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010079 ring->write_tail(ring, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010080}
81
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000082static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +010083gen2_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010084 u32 invalidate_domains,
85 u32 flush_domains)
86{
87 u32 cmd;
88 int ret;
89
90 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020091 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010092 cmd |= MI_NO_WRITE_FLUSH;
93
94 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
95 cmd |= MI_READ_FLUSH;
96
97 ret = intel_ring_begin(ring, 2);
98 if (ret)
99 return ret;
100
101 intel_ring_emit(ring, cmd);
102 intel_ring_emit(ring, MI_NOOP);
103 intel_ring_advance(ring);
104
105 return 0;
106}
107
108static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100109gen4_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100110 u32 invalidate_domains,
111 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700112{
Chris Wilson78501ea2010-10-27 12:18:21 +0100113 struct drm_device *dev = ring->dev;
Chris Wilson6f392d52010-08-07 11:01:22 +0100114 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000115 int ret;
Chris Wilson6f392d52010-08-07 11:01:22 +0100116
Chris Wilson36d527d2011-03-19 22:26:49 +0000117 /*
118 * read/write caches:
119 *
120 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
121 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
122 * also flushed at 2d versus 3d pipeline switches.
123 *
124 * read-only caches:
125 *
126 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
127 * MI_READ_FLUSH is set, and is always flushed on 965.
128 *
129 * I915_GEM_DOMAIN_COMMAND may not exist?
130 *
131 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
132 * invalidated when MI_EXE_FLUSH is set.
133 *
134 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
135 * invalidated with every MI_FLUSH.
136 *
137 * TLBs:
138 *
139 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
140 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
141 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
142 * are flushed at any MI_FLUSH.
143 */
144
145 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100146 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000147 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000148 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
149 cmd |= MI_EXE_FLUSH;
150
151 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
152 (IS_G4X(dev) || IS_GEN5(dev)))
153 cmd |= MI_INVALIDATE_ISP;
154
155 ret = intel_ring_begin(ring, 2);
156 if (ret)
157 return ret;
158
159 intel_ring_emit(ring, cmd);
160 intel_ring_emit(ring, MI_NOOP);
161 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000162
163 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800164}
165
Jesse Barnes8d315282011-10-16 10:23:31 +0200166/**
167 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
168 * implementing two workarounds on gen6. From section 1.4.7.1
169 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
170 *
171 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
172 * produced by non-pipelined state commands), software needs to first
173 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
174 * 0.
175 *
176 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
177 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
178 *
179 * And the workaround for these two requires this workaround first:
180 *
181 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
182 * BEFORE the pipe-control with a post-sync op and no write-cache
183 * flushes.
184 *
185 * And this last workaround is tricky because of the requirements on
186 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
187 * volume 2 part 1:
188 *
189 * "1 of the following must also be set:
190 * - Render Target Cache Flush Enable ([12] of DW1)
191 * - Depth Cache Flush Enable ([0] of DW1)
192 * - Stall at Pixel Scoreboard ([1] of DW1)
193 * - Depth Stall ([13] of DW1)
194 * - Post-Sync Operation ([13] of DW1)
195 * - Notify Enable ([8] of DW1)"
196 *
197 * The cache flushes require the workaround flush that triggered this
198 * one, so we can't use it. Depth stall would trigger the same.
199 * Post-sync nonzero is what triggered this second workaround, so we
200 * can't use that one either. Notify enable is IRQs, which aren't
201 * really our business. That leaves only stall at scoreboard.
202 */
203static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100204intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
Jesse Barnes8d315282011-10-16 10:23:31 +0200205{
Chris Wilson18393f62014-04-09 09:19:40 +0100206 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200207 int ret;
208
209
210 ret = intel_ring_begin(ring, 6);
211 if (ret)
212 return ret;
213
214 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
215 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
216 PIPE_CONTROL_STALL_AT_SCOREBOARD);
217 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
218 intel_ring_emit(ring, 0); /* low dword */
219 intel_ring_emit(ring, 0); /* high dword */
220 intel_ring_emit(ring, MI_NOOP);
221 intel_ring_advance(ring);
222
223 ret = intel_ring_begin(ring, 6);
224 if (ret)
225 return ret;
226
227 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
228 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
229 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
230 intel_ring_emit(ring, 0);
231 intel_ring_emit(ring, 0);
232 intel_ring_emit(ring, MI_NOOP);
233 intel_ring_advance(ring);
234
235 return 0;
236}
237
238static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100239gen6_render_ring_flush(struct intel_engine_cs *ring,
Jesse Barnes8d315282011-10-16 10:23:31 +0200240 u32 invalidate_domains, u32 flush_domains)
241{
242 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100243 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200244 int ret;
245
Paulo Zanonib3111502012-08-17 18:35:42 -0300246 /* Force SNB workarounds for PIPE_CONTROL flushes */
247 ret = intel_emit_post_sync_nonzero_flush(ring);
248 if (ret)
249 return ret;
250
Jesse Barnes8d315282011-10-16 10:23:31 +0200251 /* Just flush everything. Experiments have shown that reducing the
252 * number of bits based on the write domains has little performance
253 * impact.
254 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100255 if (flush_domains) {
256 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
257 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
258 /*
259 * Ensure that any following seqno writes only happen
260 * when the render cache is indeed flushed.
261 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200262 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100263 }
264 if (invalidate_domains) {
265 flags |= PIPE_CONTROL_TLB_INVALIDATE;
266 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
267 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
268 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
269 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
270 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
271 /*
272 * TLB invalidate requires a post-sync write.
273 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700274 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100275 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200276
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100277 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200278 if (ret)
279 return ret;
280
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100281 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200282 intel_ring_emit(ring, flags);
283 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100284 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200285 intel_ring_advance(ring);
286
287 return 0;
288}
289
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100290static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100291gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
Paulo Zanonif3987632012-08-17 18:35:43 -0300292{
293 int ret;
294
295 ret = intel_ring_begin(ring, 4);
296 if (ret)
297 return ret;
298
299 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
300 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
301 PIPE_CONTROL_STALL_AT_SCOREBOARD);
302 intel_ring_emit(ring, 0);
303 intel_ring_emit(ring, 0);
304 intel_ring_advance(ring);
305
306 return 0;
307}
308
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100309static int gen7_ring_fbc_flush(struct intel_engine_cs *ring, u32 value)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300310{
311 int ret;
312
313 if (!ring->fbc_dirty)
314 return 0;
315
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200316 ret = intel_ring_begin(ring, 6);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300317 if (ret)
318 return ret;
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300319 /* WaFbcNukeOn3DBlt:ivb/hsw */
320 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
321 intel_ring_emit(ring, MSG_FBC_REND_STATE);
322 intel_ring_emit(ring, value);
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200323 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
324 intel_ring_emit(ring, MSG_FBC_REND_STATE);
325 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300326 intel_ring_advance(ring);
327
328 ring->fbc_dirty = false;
329 return 0;
330}
331
Paulo Zanonif3987632012-08-17 18:35:43 -0300332static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100333gen7_render_ring_flush(struct intel_engine_cs *ring,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300334 u32 invalidate_domains, u32 flush_domains)
335{
336 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100337 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300338 int ret;
339
Paulo Zanonif3987632012-08-17 18:35:43 -0300340 /*
341 * Ensure that any following seqno writes only happen when the render
342 * cache is indeed flushed.
343 *
344 * Workaround: 4th PIPE_CONTROL command (except the ones with only
345 * read-cache invalidate bits set) must have the CS_STALL bit set. We
346 * don't try to be clever and just set it unconditionally.
347 */
348 flags |= PIPE_CONTROL_CS_STALL;
349
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300350 /* Just flush everything. Experiments have shown that reducing the
351 * number of bits based on the write domains has little performance
352 * impact.
353 */
354 if (flush_domains) {
355 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
356 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300357 }
358 if (invalidate_domains) {
359 flags |= PIPE_CONTROL_TLB_INVALIDATE;
360 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
361 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
362 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
363 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
364 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
365 /*
366 * TLB invalidate requires a post-sync write.
367 */
368 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200369 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300370
371 /* Workaround: we must issue a pipe_control with CS-stall bit
372 * set before a pipe_control command that has the state cache
373 * invalidate bit set. */
374 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300375 }
376
377 ret = intel_ring_begin(ring, 4);
378 if (ret)
379 return ret;
380
381 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
382 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200383 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300384 intel_ring_emit(ring, 0);
385 intel_ring_advance(ring);
386
Ville Syrjälä9688eca2013-11-06 23:02:19 +0200387 if (!invalidate_domains && flush_domains)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300388 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
389
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300390 return 0;
391}
392
Ben Widawskya5f3d682013-11-02 21:07:27 -0700393static int
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300394gen8_emit_pipe_control(struct intel_engine_cs *ring,
395 u32 flags, u32 scratch_addr)
396{
397 int ret;
398
399 ret = intel_ring_begin(ring, 6);
400 if (ret)
401 return ret;
402
403 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
404 intel_ring_emit(ring, flags);
405 intel_ring_emit(ring, scratch_addr);
406 intel_ring_emit(ring, 0);
407 intel_ring_emit(ring, 0);
408 intel_ring_emit(ring, 0);
409 intel_ring_advance(ring);
410
411 return 0;
412}
413
414static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100415gen8_render_ring_flush(struct intel_engine_cs *ring,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700416 u32 invalidate_domains, u32 flush_domains)
417{
418 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100419 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800420 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700421
422 flags |= PIPE_CONTROL_CS_STALL;
423
424 if (flush_domains) {
425 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
426 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
427 }
428 if (invalidate_domains) {
429 flags |= PIPE_CONTROL_TLB_INVALIDATE;
430 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
431 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
432 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
433 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
434 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
435 flags |= PIPE_CONTROL_QW_WRITE;
436 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800437
438 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
439 ret = gen8_emit_pipe_control(ring,
440 PIPE_CONTROL_CS_STALL |
441 PIPE_CONTROL_STALL_AT_SCOREBOARD,
442 0);
443 if (ret)
444 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700445 }
446
Rodrigo Vivic5ad0112014-08-04 03:51:38 -0700447 ret = gen8_emit_pipe_control(ring, flags, scratch_addr);
448 if (ret)
449 return ret;
450
451 if (!invalidate_domains && flush_domains)
452 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
453
454 return 0;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700455}
456
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100457static void ring_write_tail(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100458 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800459{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300460 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100461 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800462}
463
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100464u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800465{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300466 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000467 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800468
Chris Wilson50877442014-03-21 12:41:53 +0000469 if (INTEL_INFO(ring->dev)->gen >= 8)
470 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
471 RING_ACTHD_UDW(ring->mmio_base));
472 else if (INTEL_INFO(ring->dev)->gen >= 4)
473 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
474 else
475 acthd = I915_READ(ACTHD);
476
477 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800478}
479
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100480static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200481{
482 struct drm_i915_private *dev_priv = ring->dev->dev_private;
483 u32 addr;
484
485 addr = dev_priv->status_page_dmah->busaddr;
486 if (INTEL_INFO(ring->dev)->gen >= 4)
487 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
488 I915_WRITE(HWS_PGA, addr);
489}
490
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100491static bool stop_ring(struct intel_engine_cs *ring)
Chris Wilson9991ae72014-04-02 16:36:07 +0100492{
493 struct drm_i915_private *dev_priv = to_i915(ring->dev);
494
495 if (!IS_GEN2(ring->dev)) {
496 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
Daniel Vetter403bdd12014-08-07 16:05:39 +0200497 if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
498 DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100499 /* Sometimes we observe that the idle flag is not
500 * set even though the ring is empty. So double
501 * check before giving up.
502 */
503 if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
504 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100505 }
506 }
507
508 I915_WRITE_CTL(ring, 0);
509 I915_WRITE_HEAD(ring, 0);
510 ring->write_tail(ring, 0);
511
512 if (!IS_GEN2(ring->dev)) {
513 (void)I915_READ_CTL(ring);
514 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
515 }
516
517 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
518}
519
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100520static int init_ring_common(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800521{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200522 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300523 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100524 struct intel_ringbuffer *ringbuf = ring->buffer;
525 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200526 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800527
Deepak Sc8d9a592013-11-23 14:55:42 +0530528 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200529
Chris Wilson9991ae72014-04-02 16:36:07 +0100530 if (!stop_ring(ring)) {
531 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000532 DRM_DEBUG_KMS("%s head not reset to zero "
533 "ctl %08x head %08x tail %08x start %08x\n",
534 ring->name,
535 I915_READ_CTL(ring),
536 I915_READ_HEAD(ring),
537 I915_READ_TAIL(ring),
538 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800539
Chris Wilson9991ae72014-04-02 16:36:07 +0100540 if (!stop_ring(ring)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000541 DRM_ERROR("failed to set %s head to zero "
542 "ctl %08x head %08x tail %08x start %08x\n",
543 ring->name,
544 I915_READ_CTL(ring),
545 I915_READ_HEAD(ring),
546 I915_READ_TAIL(ring),
547 I915_READ_START(ring));
Chris Wilson9991ae72014-04-02 16:36:07 +0100548 ret = -EIO;
549 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000550 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700551 }
552
Chris Wilson9991ae72014-04-02 16:36:07 +0100553 if (I915_NEED_GFX_HWS(dev))
554 intel_ring_setup_status_page(ring);
555 else
556 ring_setup_phys_status_page(ring);
557
Jiri Kosinaece4a172014-08-07 16:29:53 +0200558 /* Enforce ordering by reading HEAD register back */
559 I915_READ_HEAD(ring);
560
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200561 /* Initialize the ring. This must happen _after_ we've cleared the ring
562 * registers with the above sequence (the readback of the HEAD registers
563 * also enforces ordering), otherwise the hw might lose the new ring
564 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700565 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100566
567 /* WaClearRingBufHeadRegAtInit:ctg,elk */
568 if (I915_READ_HEAD(ring))
569 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
570 ring->name, I915_READ_HEAD(ring));
571 I915_WRITE_HEAD(ring, 0);
572 (void)I915_READ_HEAD(ring);
573
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200574 I915_WRITE_CTL(ring,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100575 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000576 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800577
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800578 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400579 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700580 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400581 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000582 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100583 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
584 ring->name,
585 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
586 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
587 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200588 ret = -EIO;
589 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800590 }
591
Chris Wilson78501ea2010-10-27 12:18:21 +0100592 if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
593 i915_kernel_lost_context(ring->dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800594 else {
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100595 ringbuf->head = I915_READ_HEAD(ring);
596 ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Oscar Mateo82e104c2014-07-24 17:04:26 +0100597 ringbuf->space = intel_ring_space(ringbuf);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100598 ringbuf->last_retired_head = -1;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800599 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000600
Chris Wilson50f018d2013-06-10 11:20:19 +0100601 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
602
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200603out:
Deepak Sc8d9a592013-11-23 14:55:42 +0530604 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200605
606 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700607}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800608
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100609void
610intel_fini_pipe_control(struct intel_engine_cs *ring)
611{
612 struct drm_device *dev = ring->dev;
613
614 if (ring->scratch.obj == NULL)
615 return;
616
617 if (INTEL_INFO(dev)->gen >= 5) {
618 kunmap(sg_page(ring->scratch.obj->pages->sgl));
619 i915_gem_object_ggtt_unpin(ring->scratch.obj);
620 }
621
622 drm_gem_object_unreference(&ring->scratch.obj->base);
623 ring->scratch.obj = NULL;
624}
625
626int
627intel_init_pipe_control(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000628{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000629 int ret;
630
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100631 if (ring->scratch.obj)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000632 return 0;
633
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100634 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
635 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000636 DRM_ERROR("Failed to allocate seqno page\n");
637 ret = -ENOMEM;
638 goto err;
639 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100640
Daniel Vettera9cc7262014-02-14 14:01:13 +0100641 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
642 if (ret)
643 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000644
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100645 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000646 if (ret)
647 goto err_unref;
648
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100649 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
650 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
651 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800652 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000653 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800654 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000655
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200656 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100657 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000658 return 0;
659
660err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800661 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000662err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100663 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000664err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000665 return ret;
666}
667
Mika Kuoppala72253422014-10-07 17:21:26 +0300668static int intel_ring_workarounds_emit(struct intel_engine_cs *ring)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100669{
Mika Kuoppala72253422014-10-07 17:21:26 +0300670 int ret, i;
Arun Siluvery888b5992014-08-26 14:44:51 +0100671 struct drm_device *dev = ring->dev;
672 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala72253422014-10-07 17:21:26 +0300673 struct i915_workarounds *w = &dev_priv->workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +0100674
Mika Kuoppala72253422014-10-07 17:21:26 +0300675 if (WARN_ON(w->count == 0))
676 return 0;
Arun Siluvery888b5992014-08-26 14:44:51 +0100677
Mika Kuoppala72253422014-10-07 17:21:26 +0300678 ring->gpu_caches_dirty = true;
679 ret = intel_ring_flush_all_caches(ring);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100680 if (ret)
681 return ret;
682
Arun Siluvery22a916a2014-10-22 18:59:52 +0100683 ret = intel_ring_begin(ring, (w->count * 2 + 2));
Mika Kuoppala72253422014-10-07 17:21:26 +0300684 if (ret)
685 return ret;
686
Arun Siluvery22a916a2014-10-22 18:59:52 +0100687 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
Mika Kuoppala72253422014-10-07 17:21:26 +0300688 for (i = 0; i < w->count; i++) {
Mika Kuoppala72253422014-10-07 17:21:26 +0300689 intel_ring_emit(ring, w->reg[i].addr);
690 intel_ring_emit(ring, w->reg[i].value);
691 }
Arun Siluvery22a916a2014-10-22 18:59:52 +0100692 intel_ring_emit(ring, MI_NOOP);
Mika Kuoppala72253422014-10-07 17:21:26 +0300693
694 intel_ring_advance(ring);
695
696 ring->gpu_caches_dirty = true;
697 ret = intel_ring_flush_all_caches(ring);
698 if (ret)
699 return ret;
700
701 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
702
703 return 0;
704}
705
706static int wa_add(struct drm_i915_private *dev_priv,
707 const u32 addr, const u32 val, const u32 mask)
708{
709 const u32 idx = dev_priv->workarounds.count;
710
711 if (WARN_ON(idx >= I915_MAX_WA_REGS))
712 return -ENOSPC;
713
714 dev_priv->workarounds.reg[idx].addr = addr;
715 dev_priv->workarounds.reg[idx].value = val;
716 dev_priv->workarounds.reg[idx].mask = mask;
717
718 dev_priv->workarounds.count++;
719
720 return 0;
721}
722
723#define WA_REG(addr, val, mask) { \
724 const int r = wa_add(dev_priv, (addr), (val), (mask)); \
725 if (r) \
726 return r; \
727 }
728
729#define WA_SET_BIT_MASKED(addr, mask) \
730 WA_REG(addr, _MASKED_BIT_ENABLE(mask), (mask) & 0xffff)
731
732#define WA_CLR_BIT_MASKED(addr, mask) \
733 WA_REG(addr, _MASKED_BIT_DISABLE(mask), (mask) & 0xffff)
734
735#define WA_SET_BIT(addr, mask) WA_REG(addr, I915_READ(addr) | (mask), mask)
736#define WA_CLR_BIT(addr, mask) WA_REG(addr, I915_READ(addr) & ~(mask), mask)
737
738#define WA_WRITE(addr, val) WA_REG(addr, val, 0xffffffff)
739
740static int bdw_init_workarounds(struct intel_engine_cs *ring)
741{
742 struct drm_device *dev = ring->dev;
743 struct drm_i915_private *dev_priv = dev->dev_private;
744
Arun Siluvery86d7f232014-08-26 14:44:50 +0100745 /* WaDisablePartialInstShootdown:bdw */
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700746 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300747 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
748 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
749 STALL_DOP_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100750
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700751 /* WaDisableDopClockGating:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300752 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
753 DOP_CLOCK_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100754
Mika Kuoppala72253422014-10-07 17:21:26 +0300755 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
756 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100757
758 /* Use Force Non-Coherent whenever executing a 3D context. This is a
759 * workaround for for a possible hang in the unlikely event a TLB
760 * invalidation occurs during a PSD flush.
761 */
Rodrigo Vivida096542014-09-19 20:16:27 -0400762 /* WaDisableFenceDestinationToSLM:bdw (GT3 pre-production) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300763 WA_SET_BIT_MASKED(HDC_CHICKEN0,
764 HDC_FORCE_NON_COHERENT |
765 (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100766
767 /* Wa4x4STCOptimizationDisable:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300768 WA_SET_BIT_MASKED(CACHE_MODE_1,
769 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100770
771 /*
772 * BSpec recommends 8x4 when MSAA is used,
773 * however in practice 16x4 seems fastest.
774 *
775 * Note that PS/WM thread counts depend on the WIZ hashing
776 * disable bit, which we don't touch here, but it's good
777 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
778 */
Mika Kuoppala72253422014-10-07 17:21:26 +0300779 WA_SET_BIT_MASKED(GEN7_GT_MODE,
780 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
Arun Siluvery888b5992014-08-26 14:44:51 +0100781
Arun Siluvery86d7f232014-08-26 14:44:50 +0100782 return 0;
783}
784
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300785static int chv_init_workarounds(struct intel_engine_cs *ring)
786{
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300787 struct drm_device *dev = ring->dev;
788 struct drm_i915_private *dev_priv = dev->dev_private;
789
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300790 /* WaDisablePartialInstShootdown:chv */
Mika Kuoppala72253422014-10-07 17:21:26 +0300791 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
792 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300793
794 /* WaDisableThreadStallDopClockGating:chv */
Mika Kuoppala72253422014-10-07 17:21:26 +0300795 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
796 STALL_DOP_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300797
798 /* WaDisableDopClockGating:chv (pre-production hw) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300799 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
800 DOP_CLOCK_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300801
802 /* WaDisableSamplerPowerBypass:chv (pre-production hw) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300803 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
804 GEN8_SAMPLER_POWER_BYPASS_DIS);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300805
Mika Kuoppala72253422014-10-07 17:21:26 +0300806 return 0;
807}
808
809static int init_workarounds_ring(struct intel_engine_cs *ring)
810{
811 struct drm_device *dev = ring->dev;
812 struct drm_i915_private *dev_priv = dev->dev_private;
813
814 WARN_ON(ring->id != RCS);
815
816 dev_priv->workarounds.count = 0;
817
818 if (IS_BROADWELL(dev))
819 return bdw_init_workarounds(ring);
820
821 if (IS_CHERRYVIEW(dev))
822 return chv_init_workarounds(ring);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300823
824 return 0;
825}
826
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100827static int init_render_ring(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800828{
Chris Wilson78501ea2010-10-27 12:18:21 +0100829 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000830 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100831 int ret = init_ring_common(ring);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +0200832 if (ret)
833 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800834
Akash Goel61a563a2014-03-25 18:01:50 +0530835 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
836 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +0200837 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000838
839 /* We need to disable the AsyncFlip performance optimisations in order
840 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
841 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +0100842 *
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300843 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000844 */
Imre Deakfbdcb062013-02-13 15:27:34 +0000845 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 9)
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000846 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
847
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000848 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +0530849 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000850 if (INTEL_INFO(dev)->gen == 6)
851 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +0000852 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000853
Akash Goel01fa0302014-03-24 23:00:04 +0530854 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000855 if (IS_GEN7(dev))
856 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +0530857 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000858 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +0100859
Jesse Barnes8d315282011-10-16 10:23:31 +0200860 if (INTEL_INFO(dev)->gen >= 5) {
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100861 ret = intel_init_pipe_control(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000862 if (ret)
863 return ret;
864 }
865
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200866 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -0700867 /* From the Sandybridge PRM, volume 1 part 3, page 24:
868 * "If this bit is set, STCunit will have LRA as replacement
869 * policy. [...] This bit must be reset. LRA replacement
870 * policy is not supported."
871 */
872 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200873 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -0800874 }
875
Daniel Vetter6b26c862012-04-24 14:04:12 +0200876 if (INTEL_INFO(dev)->gen >= 6)
877 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000878
Ben Widawsky040d2ba2013-09-19 11:01:40 -0700879 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700880 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -0700881
Mika Kuoppala72253422014-10-07 17:21:26 +0300882 return init_workarounds_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800883}
884
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100885static void render_ring_cleanup(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000886{
Daniel Vetterb45305f2012-12-17 16:21:27 +0100887 struct drm_device *dev = ring->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -0700888 struct drm_i915_private *dev_priv = dev->dev_private;
889
890 if (dev_priv->semaphore_obj) {
891 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
892 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
893 dev_priv->semaphore_obj = NULL;
894 }
Daniel Vetterb45305f2012-12-17 16:21:27 +0100895
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100896 intel_fini_pipe_control(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000897}
898
Ben Widawsky3e789982014-06-30 09:53:37 -0700899static int gen8_rcs_signal(struct intel_engine_cs *signaller,
900 unsigned int num_dwords)
901{
902#define MBOX_UPDATE_DWORDS 8
903 struct drm_device *dev = signaller->dev;
904 struct drm_i915_private *dev_priv = dev->dev_private;
905 struct intel_engine_cs *waiter;
906 int i, ret, num_rings;
907
908 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
909 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
910#undef MBOX_UPDATE_DWORDS
911
912 ret = intel_ring_begin(signaller, num_dwords);
913 if (ret)
914 return ret;
915
916 for_each_ring(waiter, dev_priv, i) {
917 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
918 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
919 continue;
920
921 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
922 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
923 PIPE_CONTROL_QW_WRITE |
924 PIPE_CONTROL_FLUSH_ENABLE);
925 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
926 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
927 intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
928 intel_ring_emit(signaller, 0);
929 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
930 MI_SEMAPHORE_TARGET(waiter->id));
931 intel_ring_emit(signaller, 0);
932 }
933
934 return 0;
935}
936
937static int gen8_xcs_signal(struct intel_engine_cs *signaller,
938 unsigned int num_dwords)
939{
940#define MBOX_UPDATE_DWORDS 6
941 struct drm_device *dev = signaller->dev;
942 struct drm_i915_private *dev_priv = dev->dev_private;
943 struct intel_engine_cs *waiter;
944 int i, ret, num_rings;
945
946 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
947 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
948#undef MBOX_UPDATE_DWORDS
949
950 ret = intel_ring_begin(signaller, num_dwords);
951 if (ret)
952 return ret;
953
954 for_each_ring(waiter, dev_priv, i) {
955 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
956 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
957 continue;
958
959 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
960 MI_FLUSH_DW_OP_STOREDW);
961 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
962 MI_FLUSH_DW_USE_GTT);
963 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
964 intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
965 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
966 MI_SEMAPHORE_TARGET(waiter->id));
967 intel_ring_emit(signaller, 0);
968 }
969
970 return 0;
971}
972
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100973static int gen6_signal(struct intel_engine_cs *signaller,
Ben Widawsky024a43e2014-04-29 14:52:30 -0700974 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000975{
Ben Widawsky024a43e2014-04-29 14:52:30 -0700976 struct drm_device *dev = signaller->dev;
977 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100978 struct intel_engine_cs *useless;
Ben Widawskya1444b72014-06-30 09:53:35 -0700979 int i, ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -0700980
Ben Widawskya1444b72014-06-30 09:53:35 -0700981#define MBOX_UPDATE_DWORDS 3
982 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
983 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
984#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -0700985
986 ret = intel_ring_begin(signaller, num_dwords);
987 if (ret)
988 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -0700989
Ben Widawsky78325f22014-04-29 14:52:29 -0700990 for_each_ring(useless, dev_priv, i) {
991 u32 mbox_reg = signaller->semaphore.mbox.signal[i];
992 if (mbox_reg != GEN6_NOSYNC) {
993 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
994 intel_ring_emit(signaller, mbox_reg);
995 intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -0700996 }
997 }
Ben Widawsky024a43e2014-04-29 14:52:30 -0700998
Ben Widawskya1444b72014-06-30 09:53:35 -0700999 /* If num_dwords was rounded, make sure the tail pointer is correct */
1000 if (num_rings % 2 == 0)
1001 intel_ring_emit(signaller, MI_NOOP);
1002
Ben Widawsky024a43e2014-04-29 14:52:30 -07001003 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001004}
1005
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001006/**
1007 * gen6_add_request - Update the semaphore mailbox registers
1008 *
1009 * @ring - ring that is adding a request
1010 * @seqno - return seqno stuck into the ring
1011 *
1012 * Update the mailbox registers in the *other* rings with the current seqno.
1013 * This acts like a signal in the canonical semaphore.
1014 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001015static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001016gen6_add_request(struct intel_engine_cs *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001017{
Ben Widawsky024a43e2014-04-29 14:52:30 -07001018 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001019
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001020 if (ring->semaphore.signal)
1021 ret = ring->semaphore.signal(ring, 4);
1022 else
1023 ret = intel_ring_begin(ring, 4);
1024
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001025 if (ret)
1026 return ret;
1027
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001028 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1029 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson18235212013-09-04 10:45:51 +01001030 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001031 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001032 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001033
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001034 return 0;
1035}
1036
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001037static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1038 u32 seqno)
1039{
1040 struct drm_i915_private *dev_priv = dev->dev_private;
1041 return dev_priv->last_seqno < seqno;
1042}
1043
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001044/**
1045 * intel_ring_sync - sync the waiter to the signaller on seqno
1046 *
1047 * @waiter - ring that is waiting
1048 * @signaller - ring which has, or will signal
1049 * @seqno - seqno which the waiter will block on
1050 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001051
1052static int
1053gen8_ring_sync(struct intel_engine_cs *waiter,
1054 struct intel_engine_cs *signaller,
1055 u32 seqno)
1056{
1057 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
1058 int ret;
1059
1060 ret = intel_ring_begin(waiter, 4);
1061 if (ret)
1062 return ret;
1063
1064 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1065 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -07001066 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001067 MI_SEMAPHORE_SAD_GTE_SDD);
1068 intel_ring_emit(waiter, seqno);
1069 intel_ring_emit(waiter,
1070 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1071 intel_ring_emit(waiter,
1072 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1073 intel_ring_advance(waiter);
1074 return 0;
1075}
1076
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001077static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001078gen6_ring_sync(struct intel_engine_cs *waiter,
1079 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001080 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001081{
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001082 u32 dw1 = MI_SEMAPHORE_MBOX |
1083 MI_SEMAPHORE_COMPARE |
1084 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001085 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1086 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001087
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001088 /* Throughout all of the GEM code, seqno passed implies our current
1089 * seqno is >= the last seqno executed. However for hardware the
1090 * comparison is strictly greater than.
1091 */
1092 seqno -= 1;
1093
Ben Widawskyebc348b2014-04-29 14:52:28 -07001094 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001095
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001096 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001097 if (ret)
1098 return ret;
1099
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001100 /* If seqno wrap happened, omit the wait with no-ops */
1101 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001102 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001103 intel_ring_emit(waiter, seqno);
1104 intel_ring_emit(waiter, 0);
1105 intel_ring_emit(waiter, MI_NOOP);
1106 } else {
1107 intel_ring_emit(waiter, MI_NOOP);
1108 intel_ring_emit(waiter, MI_NOOP);
1109 intel_ring_emit(waiter, MI_NOOP);
1110 intel_ring_emit(waiter, MI_NOOP);
1111 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001112 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001113
1114 return 0;
1115}
1116
Chris Wilsonc6df5412010-12-15 09:56:50 +00001117#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1118do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001119 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1120 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001121 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1122 intel_ring_emit(ring__, 0); \
1123 intel_ring_emit(ring__, 0); \
1124} while (0)
1125
1126static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001127pc_render_add_request(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001128{
Chris Wilson18393f62014-04-09 09:19:40 +01001129 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001130 int ret;
1131
1132 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1133 * incoherent with writes to memory, i.e. completely fubar,
1134 * so we need to use PIPE_NOTIFY instead.
1135 *
1136 * However, we also need to workaround the qword write
1137 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1138 * memory before requesting an interrupt.
1139 */
1140 ret = intel_ring_begin(ring, 32);
1141 if (ret)
1142 return ret;
1143
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001144 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001145 PIPE_CONTROL_WRITE_FLUSH |
1146 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001147 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson18235212013-09-04 10:45:51 +01001148 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001149 intel_ring_emit(ring, 0);
1150 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001151 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Chris Wilsonc6df5412010-12-15 09:56:50 +00001152 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001153 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001154 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001155 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001156 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001157 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001158 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001159 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001160 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001161
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001162 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001163 PIPE_CONTROL_WRITE_FLUSH |
1164 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001165 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001166 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson18235212013-09-04 10:45:51 +01001167 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001168 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +01001169 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001170
Chris Wilsonc6df5412010-12-15 09:56:50 +00001171 return 0;
1172}
1173
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001174static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001175gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001176{
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001177 /* Workaround to force correct ordering between irq and seqno writes on
1178 * ivb (and maybe also on snb) by reading from a CS register (like
1179 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +00001180 if (!lazy_coherency) {
1181 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1182 POSTING_READ(RING_ACTHD(ring->mmio_base));
1183 }
1184
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001185 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1186}
1187
1188static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001189ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001190{
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001191 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1192}
1193
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001194static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001195ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001196{
1197 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1198}
1199
Chris Wilsonc6df5412010-12-15 09:56:50 +00001200static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001201pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001202{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001203 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001204}
1205
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001206static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001207pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001208{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001209 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001210}
1211
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001212static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001213gen5_ring_get_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001214{
1215 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001216 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001217 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001218
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001219 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Daniel Vettere48d8632012-04-11 22:12:54 +02001220 return false;
1221
Chris Wilson7338aef2012-04-24 21:48:47 +01001222 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001223 if (ring->irq_refcount++ == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001224 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001225 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001226
1227 return true;
1228}
1229
1230static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001231gen5_ring_put_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001232{
1233 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001234 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001235 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001236
Chris Wilson7338aef2012-04-24 21:48:47 +01001237 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001238 if (--ring->irq_refcount == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001239 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001240 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001241}
1242
1243static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001244i9xx_ring_get_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001245{
Chris Wilson78501ea2010-10-27 12:18:21 +01001246 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001247 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001248 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001249
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001250 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001251 return false;
1252
Chris Wilson7338aef2012-04-24 21:48:47 +01001253 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001254 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001255 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1256 I915_WRITE(IMR, dev_priv->irq_mask);
1257 POSTING_READ(IMR);
1258 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001259 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001260
1261 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001262}
1263
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001264static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001265i9xx_ring_put_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001266{
Chris Wilson78501ea2010-10-27 12:18:21 +01001267 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001268 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001269 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001270
Chris Wilson7338aef2012-04-24 21:48:47 +01001271 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001272 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001273 dev_priv->irq_mask |= ring->irq_enable_mask;
1274 I915_WRITE(IMR, dev_priv->irq_mask);
1275 POSTING_READ(IMR);
1276 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001277 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001278}
1279
Chris Wilsonc2798b12012-04-22 21:13:57 +01001280static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001281i8xx_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001282{
1283 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001284 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001285 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001286
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001287 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonc2798b12012-04-22 21:13:57 +01001288 return false;
1289
Chris Wilson7338aef2012-04-24 21:48:47 +01001290 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001291 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001292 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1293 I915_WRITE16(IMR, dev_priv->irq_mask);
1294 POSTING_READ16(IMR);
1295 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001296 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001297
1298 return true;
1299}
1300
1301static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001302i8xx_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001303{
1304 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001305 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001306 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001307
Chris Wilson7338aef2012-04-24 21:48:47 +01001308 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001309 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001310 dev_priv->irq_mask |= ring->irq_enable_mask;
1311 I915_WRITE16(IMR, dev_priv->irq_mask);
1312 POSTING_READ16(IMR);
1313 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001314 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001315}
1316
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001317void intel_ring_setup_status_page(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001318{
Eric Anholt45930102011-05-06 17:12:35 -07001319 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001320 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Eric Anholt45930102011-05-06 17:12:35 -07001321 u32 mmio = 0;
1322
1323 /* The ring status page addresses are no longer next to the rest of
1324 * the ring registers as of gen7.
1325 */
1326 if (IS_GEN7(dev)) {
1327 switch (ring->id) {
Daniel Vetter96154f22011-12-14 13:57:00 +01001328 case RCS:
Eric Anholt45930102011-05-06 17:12:35 -07001329 mmio = RENDER_HWS_PGA_GEN7;
1330 break;
Daniel Vetter96154f22011-12-14 13:57:00 +01001331 case BCS:
Eric Anholt45930102011-05-06 17:12:35 -07001332 mmio = BLT_HWS_PGA_GEN7;
1333 break;
Zhao Yakui77fe2ff2014-04-17 10:37:39 +08001334 /*
1335 * VCS2 actually doesn't exist on Gen7. Only shut up
1336 * gcc switch check warning
1337 */
1338 case VCS2:
Daniel Vetter96154f22011-12-14 13:57:00 +01001339 case VCS:
Eric Anholt45930102011-05-06 17:12:35 -07001340 mmio = BSD_HWS_PGA_GEN7;
1341 break;
Ben Widawsky4a3dd192013-05-28 19:22:19 -07001342 case VECS:
Ben Widawsky9a8a2212013-05-28 19:22:23 -07001343 mmio = VEBOX_HWS_PGA_GEN7;
1344 break;
Eric Anholt45930102011-05-06 17:12:35 -07001345 }
1346 } else if (IS_GEN6(ring->dev)) {
1347 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
1348 } else {
Ben Widawskyeb0d4b72013-11-07 21:40:50 -08001349 /* XXX: gen8 returns to sanity */
Eric Anholt45930102011-05-06 17:12:35 -07001350 mmio = RING_HWS_PGA(ring->mmio_base);
1351 }
1352
Chris Wilson78501ea2010-10-27 12:18:21 +01001353 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
1354 POSTING_READ(mmio);
Chris Wilson884020b2013-08-06 19:01:14 +01001355
Damien Lespiaudc616b82014-03-13 01:40:28 +00001356 /*
1357 * Flush the TLB for this page
1358 *
1359 * FIXME: These two bits have disappeared on gen8, so a question
1360 * arises: do we still need this and if so how should we go about
1361 * invalidating the TLB?
1362 */
1363 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
Chris Wilson884020b2013-08-06 19:01:14 +01001364 u32 reg = RING_INSTPM(ring->mmio_base);
Naresh Kumar Kachhi02f6a1e2014-03-12 16:39:42 +05301365
1366 /* ring should be idle before issuing a sync flush*/
1367 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
1368
Chris Wilson884020b2013-08-06 19:01:14 +01001369 I915_WRITE(reg,
1370 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
1371 INSTPM_SYNC_FLUSH));
1372 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
1373 1000))
1374 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
1375 ring->name);
1376 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001377}
1378
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001379static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001380bsd_ring_flush(struct intel_engine_cs *ring,
Chris Wilson78501ea2010-10-27 12:18:21 +01001381 u32 invalidate_domains,
1382 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001383{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001384 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001385
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001386 ret = intel_ring_begin(ring, 2);
1387 if (ret)
1388 return ret;
1389
1390 intel_ring_emit(ring, MI_FLUSH);
1391 intel_ring_emit(ring, MI_NOOP);
1392 intel_ring_advance(ring);
1393 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001394}
1395
Chris Wilson3cce4692010-10-27 16:11:02 +01001396static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001397i9xx_add_request(struct intel_engine_cs *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001398{
Chris Wilson3cce4692010-10-27 16:11:02 +01001399 int ret;
1400
1401 ret = intel_ring_begin(ring, 4);
1402 if (ret)
1403 return ret;
Chris Wilson6f392d52010-08-07 11:01:22 +01001404
Chris Wilson3cce4692010-10-27 16:11:02 +01001405 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1406 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson18235212013-09-04 10:45:51 +01001407 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilson3cce4692010-10-27 16:11:02 +01001408 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001409 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001410
Chris Wilson3cce4692010-10-27 16:11:02 +01001411 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001412}
1413
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001414static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001415gen6_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001416{
1417 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001418 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001419 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001420
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001421 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1422 return false;
Chris Wilson0f468322011-01-04 17:35:21 +00001423
Chris Wilson7338aef2012-04-24 21:48:47 +01001424 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001425 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001426 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001427 I915_WRITE_IMR(ring,
1428 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001429 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001430 else
1431 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001432 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001433 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001434 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001435
1436 return true;
1437}
1438
1439static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001440gen6_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001441{
1442 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001443 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001444 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001445
Chris Wilson7338aef2012-04-24 21:48:47 +01001446 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001447 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001448 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001449 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001450 else
1451 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001452 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001453 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001454 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001455}
1456
Ben Widawskya19d2932013-05-28 19:22:30 -07001457static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001458hsw_vebox_get_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001459{
1460 struct drm_device *dev = ring->dev;
1461 struct drm_i915_private *dev_priv = dev->dev_private;
1462 unsigned long flags;
1463
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001464 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskya19d2932013-05-28 19:22:30 -07001465 return false;
1466
Daniel Vetter59cdb632013-07-04 23:35:28 +02001467 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001468 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001469 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001470 gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001471 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001472 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001473
1474 return true;
1475}
1476
1477static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001478hsw_vebox_put_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001479{
1480 struct drm_device *dev = ring->dev;
1481 struct drm_i915_private *dev_priv = dev->dev_private;
1482 unsigned long flags;
1483
Daniel Vetter59cdb632013-07-04 23:35:28 +02001484 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001485 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001486 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001487 gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001488 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001489 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001490}
1491
Ben Widawskyabd58f02013-11-02 21:07:09 -07001492static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001493gen8_ring_get_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001494{
1495 struct drm_device *dev = ring->dev;
1496 struct drm_i915_private *dev_priv = dev->dev_private;
1497 unsigned long flags;
1498
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001499 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07001500 return false;
1501
1502 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1503 if (ring->irq_refcount++ == 0) {
1504 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1505 I915_WRITE_IMR(ring,
1506 ~(ring->irq_enable_mask |
1507 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1508 } else {
1509 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1510 }
1511 POSTING_READ(RING_IMR(ring->mmio_base));
1512 }
1513 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1514
1515 return true;
1516}
1517
1518static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001519gen8_ring_put_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001520{
1521 struct drm_device *dev = ring->dev;
1522 struct drm_i915_private *dev_priv = dev->dev_private;
1523 unsigned long flags;
1524
1525 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1526 if (--ring->irq_refcount == 0) {
1527 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1528 I915_WRITE_IMR(ring,
1529 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1530 } else {
1531 I915_WRITE_IMR(ring, ~0);
1532 }
1533 POSTING_READ(RING_IMR(ring->mmio_base));
1534 }
1535 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1536}
1537
Zou Nan haid1b851f2010-05-21 09:08:57 +08001538static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001539i965_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001540 u64 offset, u32 length,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001541 unsigned flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001542{
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001543 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001544
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001545 ret = intel_ring_begin(ring, 2);
1546 if (ret)
1547 return ret;
1548
Chris Wilson78501ea2010-10-27 12:18:21 +01001549 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001550 MI_BATCH_BUFFER_START |
1551 MI_BATCH_GTT |
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001552 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001553 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001554 intel_ring_advance(ring);
1555
Zou Nan haid1b851f2010-05-21 09:08:57 +08001556 return 0;
1557}
1558
Daniel Vetterb45305f2012-12-17 16:21:27 +01001559/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1560#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001561#define I830_TLB_ENTRIES (2)
1562#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001563static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001564i830_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001565 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001566 unsigned flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001567{
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001568 u32 cs_offset = ring->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001569 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001570
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001571 ret = intel_ring_begin(ring, 6);
1572 if (ret)
1573 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001574
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001575 /* Evict the invalid PTE TLBs */
1576 intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1577 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1578 intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1579 intel_ring_emit(ring, cs_offset);
1580 intel_ring_emit(ring, 0xdeadbeef);
1581 intel_ring_emit(ring, MI_NOOP);
1582 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001583
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001584 if ((flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001585 if (len > I830_BATCH_LIMIT)
1586 return -ENOSPC;
1587
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001588 ret = intel_ring_begin(ring, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001589 if (ret)
1590 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001591
1592 /* Blit the batch (which has now all relocs applied) to the
1593 * stable batch scratch bo area (so that the CS never
1594 * stumbles over its tlb invalidation bug) ...
1595 */
1596 intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1597 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
Chris Wilson611a7a42014-09-12 07:37:42 +01001598 intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001599 intel_ring_emit(ring, cs_offset);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001600 intel_ring_emit(ring, 4096);
1601 intel_ring_emit(ring, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001602
Daniel Vetterb45305f2012-12-17 16:21:27 +01001603 intel_ring_emit(ring, MI_FLUSH);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001604 intel_ring_emit(ring, MI_NOOP);
1605 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001606
1607 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001608 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001609 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001610
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001611 ret = intel_ring_begin(ring, 4);
1612 if (ret)
1613 return ret;
1614
1615 intel_ring_emit(ring, MI_BATCH_BUFFER);
1616 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1617 intel_ring_emit(ring, offset + len - 8);
1618 intel_ring_emit(ring, MI_NOOP);
1619 intel_ring_advance(ring);
1620
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001621 return 0;
1622}
1623
1624static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001625i915_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001626 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001627 unsigned flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001628{
1629 int ret;
1630
1631 ret = intel_ring_begin(ring, 2);
1632 if (ret)
1633 return ret;
1634
Chris Wilson65f56872012-04-17 16:38:12 +01001635 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001636 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001637 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001638
Eric Anholt62fdfea2010-05-21 13:26:39 -07001639 return 0;
1640}
1641
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001642static void cleanup_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001643{
Chris Wilson05394f32010-11-08 19:18:58 +00001644 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001645
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001646 obj = ring->status_page.obj;
1647 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001648 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001649
Chris Wilson9da3da62012-06-01 15:20:22 +01001650 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001651 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001652 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001653 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001654}
1655
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001656static int init_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001657{
Chris Wilson05394f32010-11-08 19:18:58 +00001658 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001659
Chris Wilsone3efda42014-04-09 09:19:41 +01001660 if ((obj = ring->status_page.obj) == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04001661 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01001662 int ret;
1663
1664 obj = i915_gem_alloc_object(ring->dev, 4096);
1665 if (obj == NULL) {
1666 DRM_ERROR("Failed to allocate status page\n");
1667 return -ENOMEM;
1668 }
1669
1670 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1671 if (ret)
1672 goto err_unref;
1673
Chris Wilson1f767e02014-07-03 17:33:03 -04001674 flags = 0;
1675 if (!HAS_LLC(ring->dev))
1676 /* On g33, we cannot place HWS above 256MiB, so
1677 * restrict its pinning to the low mappable arena.
1678 * Though this restriction is not documented for
1679 * gen4, gen5, or byt, they also behave similarly
1680 * and hang if the HWS is placed at the top of the
1681 * GTT. To generalise, it appears that all !llc
1682 * platforms have issues with us placing the HWS
1683 * above the mappable region (even though we never
1684 * actualy map it).
1685 */
1686 flags |= PIN_MAPPABLE;
1687 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01001688 if (ret) {
1689err_unref:
1690 drm_gem_object_unreference(&obj->base);
1691 return ret;
1692 }
1693
1694 ring->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001695 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001696
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001697 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001698 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001699 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001700
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001701 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1702 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001703
1704 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001705}
1706
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001707static int init_phys_status_page(struct intel_engine_cs *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001708{
1709 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001710
1711 if (!dev_priv->status_page_dmah) {
1712 dev_priv->status_page_dmah =
1713 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1714 if (!dev_priv->status_page_dmah)
1715 return -ENOMEM;
1716 }
1717
Chris Wilson6b8294a2012-11-16 11:43:20 +00001718 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1719 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1720
1721 return 0;
1722}
1723
Oscar Mateo84c23772014-07-24 17:04:15 +01001724void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01001725{
Oscar Mateo2919d292014-07-03 16:28:02 +01001726 if (!ringbuf->obj)
1727 return;
1728
1729 iounmap(ringbuf->virtual_start);
1730 i915_gem_object_ggtt_unpin(ringbuf->obj);
1731 drm_gem_object_unreference(&ringbuf->obj->base);
1732 ringbuf->obj = NULL;
1733}
1734
Oscar Mateo84c23772014-07-24 17:04:15 +01001735int intel_alloc_ringbuffer_obj(struct drm_device *dev,
1736 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01001737{
Chris Wilsone3efda42014-04-09 09:19:41 +01001738 struct drm_i915_private *dev_priv = to_i915(dev);
1739 struct drm_i915_gem_object *obj;
1740 int ret;
1741
Oscar Mateo2919d292014-07-03 16:28:02 +01001742 if (ringbuf->obj)
Chris Wilsone3efda42014-04-09 09:19:41 +01001743 return 0;
1744
1745 obj = NULL;
1746 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001747 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001748 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001749 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001750 if (obj == NULL)
1751 return -ENOMEM;
1752
Akash Goel24f3a8c2014-06-17 10:59:42 +05301753 /* mark ring buffers as read-only from GPU side by default */
1754 obj->gt_ro = 1;
1755
Chris Wilsone3efda42014-04-09 09:19:41 +01001756 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1757 if (ret)
1758 goto err_unref;
1759
1760 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1761 if (ret)
1762 goto err_unpin;
1763
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001764 ringbuf->virtual_start =
Chris Wilsone3efda42014-04-09 09:19:41 +01001765 ioremap_wc(dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj),
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001766 ringbuf->size);
1767 if (ringbuf->virtual_start == NULL) {
Chris Wilsone3efda42014-04-09 09:19:41 +01001768 ret = -EINVAL;
1769 goto err_unpin;
1770 }
1771
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001772 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001773 return 0;
1774
1775err_unpin:
1776 i915_gem_object_ggtt_unpin(obj);
1777err_unref:
1778 drm_gem_object_unreference(&obj->base);
1779 return ret;
1780}
1781
Ben Widawskyc43b5632012-04-16 14:07:40 -07001782static int intel_init_ring_buffer(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001783 struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001784{
Oscar Mateo8ee14972014-05-22 14:13:34 +01001785 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsondd785e32010-08-07 11:01:34 +01001786 int ret;
1787
Oscar Mateo8ee14972014-05-22 14:13:34 +01001788 if (ringbuf == NULL) {
1789 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
1790 if (!ringbuf)
1791 return -ENOMEM;
1792 ring->buffer = ringbuf;
1793 }
1794
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001795 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01001796 INIT_LIST_HEAD(&ring->active_list);
1797 INIT_LIST_HEAD(&ring->request_list);
Oscar Mateocc9130b2014-07-24 17:04:42 +01001798 INIT_LIST_HEAD(&ring->execlist_queue);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001799 ringbuf->size = 32 * PAGE_SIZE;
Daniel Vetter0c7dd532014-08-11 16:17:44 +02001800 ringbuf->ring = ring;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001801 memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00001802
Chris Wilsonb259f672011-03-29 13:19:09 +01001803 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001804
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001805 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001806 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001807 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001808 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001809 } else {
1810 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001811 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00001812 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001813 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001814 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001815
Oscar Mateo2919d292014-07-03 16:28:02 +01001816 ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
Chris Wilsone3efda42014-04-09 09:19:41 +01001817 if (ret) {
1818 DRM_ERROR("Failed to allocate ringbuffer %s: %d\n", ring->name, ret);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001819 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001820 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001821
Chris Wilson55249ba2010-12-22 14:04:47 +00001822 /* Workaround an erratum on the i830 which causes a hang if
1823 * the TAIL pointer points to within the last 2 cachelines
1824 * of the buffer.
1825 */
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001826 ringbuf->effective_size = ringbuf->size;
Chris Wilsone3efda42014-04-09 09:19:41 +01001827 if (IS_I830(dev) || IS_845G(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001828 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilson55249ba2010-12-22 14:04:47 +00001829
Brad Volkin44e895a2014-05-10 14:10:43 -07001830 ret = i915_cmd_parser_init_ring(ring);
1831 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001832 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08001833
Oscar Mateo8ee14972014-05-22 14:13:34 +01001834 ret = ring->init(ring);
1835 if (ret)
1836 goto error;
1837
1838 return 0;
1839
1840error:
1841 kfree(ringbuf);
1842 ring->buffer = NULL;
1843 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001844}
1845
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001846void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001847{
John Harrison6402c332014-10-31 12:00:26 +00001848 struct drm_i915_private *dev_priv;
1849 struct intel_ringbuffer *ringbuf;
Chris Wilson33626e62010-10-29 16:18:36 +01001850
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001851 if (!intel_ring_initialized(ring))
Eric Anholt62fdfea2010-05-21 13:26:39 -07001852 return;
1853
John Harrison6402c332014-10-31 12:00:26 +00001854 dev_priv = to_i915(ring->dev);
1855 ringbuf = ring->buffer;
1856
Chris Wilsone3efda42014-04-09 09:19:41 +01001857 intel_stop_ring_buffer(ring);
Ville Syrjäläde8f0a52014-05-28 19:12:13 +03001858 WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01001859
Oscar Mateo2919d292014-07-03 16:28:02 +01001860 intel_destroy_ringbuffer_obj(ringbuf);
Ben Widawsky3d57e5b2013-10-14 10:01:36 -07001861 ring->preallocated_lazy_request = NULL;
1862 ring->outstanding_lazy_seqno = 0;
Chris Wilson78501ea2010-10-27 12:18:21 +01001863
Zou Nan hai8d192152010-11-02 16:31:01 +08001864 if (ring->cleanup)
1865 ring->cleanup(ring);
1866
Chris Wilson78501ea2010-10-27 12:18:21 +01001867 cleanup_status_page(ring);
Brad Volkin44e895a2014-05-10 14:10:43 -07001868
1869 i915_cmd_parser_fini_ring(ring);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001870
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001871 kfree(ringbuf);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001872 ring->buffer = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001873}
1874
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001875static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00001876{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001877 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001878 struct drm_i915_gem_request *request;
Chris Wilson1cf0ba12014-05-05 09:07:33 +01001879 u32 seqno = 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001880 int ret;
1881
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001882 if (ringbuf->last_retired_head != -1) {
1883 ringbuf->head = ringbuf->last_retired_head;
1884 ringbuf->last_retired_head = -1;
Chris Wilson1f709992014-01-27 22:43:07 +00001885
Oscar Mateo82e104c2014-07-24 17:04:26 +01001886 ringbuf->space = intel_ring_space(ringbuf);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001887 if (ringbuf->space >= n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00001888 return 0;
1889 }
1890
1891 list_for_each_entry(request, &ring->request_list, list) {
Oscar Mateo82e104c2014-07-24 17:04:26 +01001892 if (__intel_ring_space(request->tail, ringbuf->tail,
1893 ringbuf->size) >= n) {
Chris Wilsona71d8d92012-02-15 11:25:36 +00001894 seqno = request->seqno;
1895 break;
1896 }
Chris Wilsona71d8d92012-02-15 11:25:36 +00001897 }
1898
1899 if (seqno == 0)
1900 return -ENOSPC;
1901
Chris Wilson1f709992014-01-27 22:43:07 +00001902 ret = i915_wait_seqno(ring, seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001903 if (ret)
1904 return ret;
1905
Chris Wilson1cf0ba12014-05-05 09:07:33 +01001906 i915_gem_retire_requests_ring(ring);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001907 ringbuf->head = ringbuf->last_retired_head;
1908 ringbuf->last_retired_head = -1;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001909
Oscar Mateo82e104c2014-07-24 17:04:26 +01001910 ringbuf->space = intel_ring_space(ringbuf);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001911 return 0;
1912}
1913
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001914static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001915{
Chris Wilson78501ea2010-10-27 12:18:21 +01001916 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08001917 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001918 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson78501ea2010-10-27 12:18:21 +01001919 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001920 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00001921
Chris Wilsona71d8d92012-02-15 11:25:36 +00001922 ret = intel_ring_wait_request(ring, n);
1923 if (ret != -ENOSPC)
1924 return ret;
1925
Chris Wilson09246732013-08-10 22:16:32 +01001926 /* force the tail write in case we have been skipping them */
1927 __intel_ring_advance(ring);
1928
Daniel Vetter63ed2cb2012-04-23 16:50:50 +02001929 /* With GEM the hangcheck timer should kick us out of the loop,
1930 * leaving it early runs the risk of corrupting GEM state (due
1931 * to running on almost untested codepaths). But on resume
1932 * timers don't work yet, so prevent a complete hang in that
1933 * case by choosing an insanely large timeout. */
1934 end = jiffies + 60 * HZ;
Daniel Vettere6bfaf82011-12-14 13:56:59 +01001935
Chris Wilsondcfe0502014-05-05 09:07:32 +01001936 trace_i915_ring_wait_begin(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001937 do {
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001938 ringbuf->head = I915_READ_HEAD(ring);
Oscar Mateo82e104c2014-07-24 17:04:26 +01001939 ringbuf->space = intel_ring_space(ringbuf);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001940 if (ringbuf->space >= n) {
Chris Wilsondcfe0502014-05-05 09:07:32 +01001941 ret = 0;
1942 break;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001943 }
1944
Daniel Vetterfb19e2a2014-02-12 23:44:34 +01001945 if (!drm_core_check_feature(dev, DRIVER_MODESET) &&
1946 dev->primary->master) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001947 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1948 if (master_priv->sarea_priv)
1949 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
1950 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08001951
Chris Wilsone60a0b12010-10-13 10:09:14 +01001952 msleep(1);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001953
Chris Wilsondcfe0502014-05-05 09:07:32 +01001954 if (dev_priv->mm.interruptible && signal_pending(current)) {
1955 ret = -ERESTARTSYS;
1956 break;
1957 }
1958
Daniel Vetter33196de2012-11-14 17:14:05 +01001959 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1960 dev_priv->mm.interruptible);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001961 if (ret)
Chris Wilsondcfe0502014-05-05 09:07:32 +01001962 break;
1963
1964 if (time_after(jiffies, end)) {
1965 ret = -EBUSY;
1966 break;
1967 }
1968 } while (1);
Chris Wilsondb53a302011-02-03 11:57:46 +00001969 trace_i915_ring_wait_end(ring);
Chris Wilsondcfe0502014-05-05 09:07:32 +01001970 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001971}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001972
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001973static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00001974{
1975 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001976 struct intel_ringbuffer *ringbuf = ring->buffer;
1977 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00001978
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001979 if (ringbuf->space < rem) {
Chris Wilson3e960502012-11-27 16:22:54 +00001980 int ret = ring_wait_for_space(ring, rem);
1981 if (ret)
1982 return ret;
1983 }
1984
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001985 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00001986 rem /= 4;
1987 while (rem--)
1988 iowrite32(MI_NOOP, virt++);
1989
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001990 ringbuf->tail = 0;
Oscar Mateo82e104c2014-07-24 17:04:26 +01001991 ringbuf->space = intel_ring_space(ringbuf);
Chris Wilson3e960502012-11-27 16:22:54 +00001992
1993 return 0;
1994}
1995
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001996int intel_ring_idle(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00001997{
1998 u32 seqno;
1999 int ret;
2000
2001 /* We need to add any requests required to flush the objects and ring */
Chris Wilson18235212013-09-04 10:45:51 +01002002 if (ring->outstanding_lazy_seqno) {
Mika Kuoppala0025c072013-06-12 12:35:30 +03002003 ret = i915_add_request(ring, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00002004 if (ret)
2005 return ret;
2006 }
2007
2008 /* Wait upon the last request to be completed */
2009 if (list_empty(&ring->request_list))
2010 return 0;
2011
2012 seqno = list_entry(ring->request_list.prev,
2013 struct drm_i915_gem_request,
2014 list)->seqno;
2015
2016 return i915_wait_seqno(ring, seqno);
2017}
2018
Chris Wilson9d7730912012-11-27 16:22:52 +00002019static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002020intel_ring_alloc_seqno(struct intel_engine_cs *ring)
Chris Wilson9d7730912012-11-27 16:22:52 +00002021{
Chris Wilson18235212013-09-04 10:45:51 +01002022 if (ring->outstanding_lazy_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00002023 return 0;
2024
Chris Wilson3c0e2342013-09-04 10:45:52 +01002025 if (ring->preallocated_lazy_request == NULL) {
2026 struct drm_i915_gem_request *request;
2027
2028 request = kmalloc(sizeof(*request), GFP_KERNEL);
2029 if (request == NULL)
2030 return -ENOMEM;
2031
2032 ring->preallocated_lazy_request = request;
2033 }
2034
Chris Wilson18235212013-09-04 10:45:51 +01002035 return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
Chris Wilson9d7730912012-11-27 16:22:52 +00002036}
2037
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002038static int __intel_ring_prepare(struct intel_engine_cs *ring,
Chris Wilson304d6952014-01-02 14:32:35 +00002039 int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002040{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002041 struct intel_ringbuffer *ringbuf = ring->buffer;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002042 int ret;
2043
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002044 if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002045 ret = intel_wrap_ring_buffer(ring);
2046 if (unlikely(ret))
2047 return ret;
2048 }
2049
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002050 if (unlikely(ringbuf->space < bytes)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002051 ret = ring_wait_for_space(ring, bytes);
2052 if (unlikely(ret))
2053 return ret;
2054 }
2055
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002056 return 0;
2057}
2058
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002059int intel_ring_begin(struct intel_engine_cs *ring,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002060 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002061{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002062 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002063 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01002064
Daniel Vetter33196de2012-11-14 17:14:05 +01002065 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2066 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02002067 if (ret)
2068 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00002069
Chris Wilson304d6952014-01-02 14:32:35 +00002070 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
2071 if (ret)
2072 return ret;
2073
Chris Wilson9d7730912012-11-27 16:22:52 +00002074 /* Preallocate the olr before touching the ring */
2075 ret = intel_ring_alloc_seqno(ring);
2076 if (ret)
2077 return ret;
2078
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002079 ring->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00002080 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002081}
2082
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002083/* Align the ring tail to a cacheline boundary */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002084int intel_ring_cacheline_align(struct intel_engine_cs *ring)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002085{
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002086 int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002087 int ret;
2088
2089 if (num_dwords == 0)
2090 return 0;
2091
Chris Wilson18393f62014-04-09 09:19:40 +01002092 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002093 ret = intel_ring_begin(ring, num_dwords);
2094 if (ret)
2095 return ret;
2096
2097 while (num_dwords--)
2098 intel_ring_emit(ring, MI_NOOP);
2099
2100 intel_ring_advance(ring);
2101
2102 return 0;
2103}
2104
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002105void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002106{
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002107 struct drm_device *dev = ring->dev;
2108 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002109
Chris Wilson18235212013-09-04 10:45:51 +01002110 BUG_ON(ring->outstanding_lazy_seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002111
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002112 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002113 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
2114 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002115 if (HAS_VEBOX(dev))
Ben Widawsky50201502013-08-12 16:53:03 -07002116 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002117 }
Chris Wilson297b0c52010-10-22 17:02:41 +01002118
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002119 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03002120 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002121}
2122
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002123static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002124 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002125{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002126 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002127
2128 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002129
Chris Wilson12f55812012-07-05 17:14:01 +01002130 /* Disable notification that the ring is IDLE. The GT
2131 * will then assume that it is busy and bring it out of rc6.
2132 */
2133 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2134 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2135
2136 /* Clear the context id. Here be magic! */
2137 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2138
2139 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002140 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002141 GEN6_BSD_SLEEP_INDICATOR) == 0,
2142 50))
2143 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002144
Chris Wilson12f55812012-07-05 17:14:01 +01002145 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04002146 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01002147 POSTING_READ(RING_TAIL(ring->mmio_base));
2148
2149 /* Let the ring send IDLE messages to the GT again,
2150 * and so let it sleep to conserve power when idle.
2151 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002152 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002153 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002154}
2155
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002156static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002157 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002158{
Chris Wilson71a77e02011-02-02 12:13:49 +00002159 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002160 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002161
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002162 ret = intel_ring_begin(ring, 4);
2163 if (ret)
2164 return ret;
2165
Chris Wilson71a77e02011-02-02 12:13:49 +00002166 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002167 if (INTEL_INFO(ring->dev)->gen >= 8)
2168 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07002169 /*
2170 * Bspec vol 1c.5 - video engine command streamer:
2171 * "If ENABLED, all TLBs will be invalidated once the flush
2172 * operation is complete. This bit is only valid when the
2173 * Post-Sync Operation field is a value of 1h or 3h."
2174 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002175 if (invalidate & I915_GEM_GPU_DOMAINS)
Jesse Barnes9a289772012-10-26 09:42:42 -07002176 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
2177 MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00002178 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002179 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002180 if (INTEL_INFO(ring->dev)->gen >= 8) {
2181 intel_ring_emit(ring, 0); /* upper addr */
2182 intel_ring_emit(ring, 0); /* value */
2183 } else {
2184 intel_ring_emit(ring, 0);
2185 intel_ring_emit(ring, MI_NOOP);
2186 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002187 intel_ring_advance(ring);
2188 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002189}
2190
2191static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002192gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002193 u64 offset, u32 len,
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002194 unsigned flags)
2195{
Daniel Vetter896ab1a2014-08-06 15:04:51 +02002196 bool ppgtt = USES_PPGTT(ring->dev) && !(flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002197 int ret;
2198
2199 ret = intel_ring_begin(ring, 4);
2200 if (ret)
2201 return ret;
2202
2203 /* FIXME(BDW): Address space and security selectors. */
Ben Widawsky28cf5412013-11-02 21:07:26 -07002204 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002205 intel_ring_emit(ring, lower_32_bits(offset));
2206 intel_ring_emit(ring, upper_32_bits(offset));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002207 intel_ring_emit(ring, MI_NOOP);
2208 intel_ring_advance(ring);
2209
2210 return 0;
2211}
2212
2213static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002214hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002215 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002216 unsigned flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002217{
Akshay Joshi0206e352011-08-16 15:34:10 -04002218 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002219
Akshay Joshi0206e352011-08-16 15:34:10 -04002220 ret = intel_ring_begin(ring, 2);
2221 if (ret)
2222 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002223
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002224 intel_ring_emit(ring,
Chris Wilson77072252014-09-10 12:18:27 +01002225 MI_BATCH_BUFFER_START |
2226 (flags & I915_DISPATCH_SECURE ?
2227 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002228 /* bit0-7 is the length on GEN6+ */
2229 intel_ring_emit(ring, offset);
2230 intel_ring_advance(ring);
2231
2232 return 0;
2233}
2234
2235static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002236gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002237 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002238 unsigned flags)
2239{
2240 int ret;
2241
2242 ret = intel_ring_begin(ring, 2);
2243 if (ret)
2244 return ret;
2245
2246 intel_ring_emit(ring,
2247 MI_BATCH_BUFFER_START |
2248 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002249 /* bit0-7 is the length on GEN6+ */
2250 intel_ring_emit(ring, offset);
2251 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002252
Akshay Joshi0206e352011-08-16 15:34:10 -04002253 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002254}
2255
Chris Wilson549f7362010-10-19 11:19:32 +01002256/* Blitter support (SandyBridge+) */
2257
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002258static int gen6_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002259 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002260{
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002261 struct drm_device *dev = ring->dev;
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -04002262 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson71a77e02011-02-02 12:13:49 +00002263 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002264 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002265
Daniel Vetter6a233c72011-12-14 13:57:07 +01002266 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002267 if (ret)
2268 return ret;
2269
Chris Wilson71a77e02011-02-02 12:13:49 +00002270 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002271 if (INTEL_INFO(ring->dev)->gen >= 8)
2272 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07002273 /*
2274 * Bspec vol 1c.3 - blitter engine command streamer:
2275 * "If ENABLED, all TLBs will be invalidated once the flush
2276 * operation is complete. This bit is only valid when the
2277 * Post-Sync Operation field is a value of 1h or 3h."
2278 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002279 if (invalidate & I915_GEM_DOMAIN_RENDER)
Jesse Barnes9a289772012-10-26 09:42:42 -07002280 cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
Daniel Vetterb3fcabb2012-11-04 12:24:47 +01002281 MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00002282 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002283 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002284 if (INTEL_INFO(ring->dev)->gen >= 8) {
2285 intel_ring_emit(ring, 0); /* upper addr */
2286 intel_ring_emit(ring, 0); /* value */
2287 } else {
2288 intel_ring_emit(ring, 0);
2289 intel_ring_emit(ring, MI_NOOP);
2290 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002291 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002292
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -04002293 if (!invalidate && flush) {
2294 if (IS_GEN7(dev))
2295 return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
2296 else if (IS_BROADWELL(dev))
2297 dev_priv->fbc.need_sw_cache_clean = true;
2298 }
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002299
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002300 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002301}
2302
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002303int intel_init_render_ring_buffer(struct drm_device *dev)
2304{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002305 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002306 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002307 struct drm_i915_gem_object *obj;
2308 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002309
Daniel Vetter59465b52012-04-11 22:12:48 +02002310 ring->name = "render ring";
2311 ring->id = RCS;
2312 ring->mmio_base = RENDER_RING_BASE;
2313
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002314 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002315 if (i915_semaphore_is_enabled(dev)) {
2316 obj = i915_gem_alloc_object(dev, 4096);
2317 if (obj == NULL) {
2318 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2319 i915.semaphores = 0;
2320 } else {
2321 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2322 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2323 if (ret != 0) {
2324 drm_gem_object_unreference(&obj->base);
2325 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2326 i915.semaphores = 0;
2327 } else
2328 dev_priv->semaphore_obj = obj;
2329 }
2330 }
Mika Kuoppala72253422014-10-07 17:21:26 +03002331
2332 ring->init_context = intel_ring_workarounds_emit;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002333 ring->add_request = gen6_add_request;
2334 ring->flush = gen8_render_ring_flush;
2335 ring->irq_get = gen8_ring_get_irq;
2336 ring->irq_put = gen8_ring_put_irq;
2337 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2338 ring->get_seqno = gen6_ring_get_seqno;
2339 ring->set_seqno = ring_set_seqno;
2340 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002341 WARN_ON(!dev_priv->semaphore_obj);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002342 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002343 ring->semaphore.signal = gen8_rcs_signal;
2344 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002345 }
2346 } else if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002347 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03002348 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002349 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03002350 ring->flush = gen6_render_ring_flush;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002351 ring->irq_get = gen6_ring_get_irq;
2352 ring->irq_put = gen6_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002353 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01002354 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002355 ring->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002356 if (i915_semaphore_is_enabled(dev)) {
2357 ring->semaphore.sync_to = gen6_ring_sync;
2358 ring->semaphore.signal = gen6_signal;
2359 /*
2360 * The current semaphore is only applied on pre-gen8
2361 * platform. And there is no VCS2 ring on the pre-gen8
2362 * platform. So the semaphore between RCS and VCS2 is
2363 * initialized as INVALID. Gen8 will initialize the
2364 * sema between VCS2 and RCS later.
2365 */
2366 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2367 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2368 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2369 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2370 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2371 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2372 ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2373 ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2374 ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2375 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2376 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002377 } else if (IS_GEN5(dev)) {
2378 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002379 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00002380 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002381 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002382 ring->irq_get = gen5_ring_get_irq;
2383 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002384 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2385 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002386 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002387 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002388 if (INTEL_INFO(dev)->gen < 4)
2389 ring->flush = gen2_render_ring_flush;
2390 else
2391 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02002392 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002393 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002394 if (IS_GEN2(dev)) {
2395 ring->irq_get = i8xx_ring_get_irq;
2396 ring->irq_put = i8xx_ring_put_irq;
2397 } else {
2398 ring->irq_get = i9xx_ring_get_irq;
2399 ring->irq_put = i9xx_ring_put_irq;
2400 }
Daniel Vettere3670312012-04-11 22:12:53 +02002401 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002402 }
Daniel Vetter59465b52012-04-11 22:12:48 +02002403 ring->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002404
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002405 if (IS_HASWELL(dev))
2406 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002407 else if (IS_GEN8(dev))
2408 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002409 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002410 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2411 else if (INTEL_INFO(dev)->gen >= 4)
2412 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2413 else if (IS_I830(dev) || IS_845G(dev))
2414 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2415 else
2416 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02002417 ring->init = init_render_ring;
2418 ring->cleanup = render_ring_cleanup;
2419
Daniel Vetterb45305f2012-12-17 16:21:27 +01002420 /* Workaround batchbuffer to combat CS tlb bug. */
2421 if (HAS_BROKEN_CS_TLB(dev)) {
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002422 obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002423 if (obj == NULL) {
2424 DRM_ERROR("Failed to allocate batch bo\n");
2425 return -ENOMEM;
2426 }
2427
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002428 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002429 if (ret != 0) {
2430 drm_gem_object_unreference(&obj->base);
2431 DRM_ERROR("Failed to ping batch bo\n");
2432 return ret;
2433 }
2434
Chris Wilson0d1aaca2013-08-26 20:58:11 +01002435 ring->scratch.obj = obj;
2436 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002437 }
2438
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002439 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002440}
2441
Chris Wilsone8616b62011-01-20 09:57:11 +00002442int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
2443{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002444 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002445 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Oscar Mateo8ee14972014-05-22 14:13:34 +01002446 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002447 int ret;
Chris Wilsone8616b62011-01-20 09:57:11 +00002448
Oscar Mateo8ee14972014-05-22 14:13:34 +01002449 if (ringbuf == NULL) {
2450 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
2451 if (!ringbuf)
2452 return -ENOMEM;
2453 ring->buffer = ringbuf;
2454 }
2455
Daniel Vetter59465b52012-04-11 22:12:48 +02002456 ring->name = "render ring";
2457 ring->id = RCS;
2458 ring->mmio_base = RENDER_RING_BASE;
2459
Chris Wilsone8616b62011-01-20 09:57:11 +00002460 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetterb4178f82012-04-11 22:12:51 +02002461 /* non-kms not supported on gen6+ */
Oscar Mateo8ee14972014-05-22 14:13:34 +01002462 ret = -ENODEV;
2463 goto err_ringbuf;
Chris Wilsone8616b62011-01-20 09:57:11 +00002464 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002465
2466 /* Note: gem is not supported on gen5/ilk without kms (the corresponding
2467 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
2468 * the special gen5 functions. */
2469 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002470 if (INTEL_INFO(dev)->gen < 4)
2471 ring->flush = gen2_render_ring_flush;
2472 else
2473 ring->flush = gen4_render_ring_flush;
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002474 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002475 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002476 if (IS_GEN2(dev)) {
2477 ring->irq_get = i8xx_ring_get_irq;
2478 ring->irq_put = i8xx_ring_put_irq;
2479 } else {
2480 ring->irq_get = i9xx_ring_get_irq;
2481 ring->irq_put = i9xx_ring_put_irq;
2482 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002483 ring->irq_enable_mask = I915_USER_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002484 ring->write_tail = ring_write_tail;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002485 if (INTEL_INFO(dev)->gen >= 4)
2486 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2487 else if (IS_I830(dev) || IS_845G(dev))
2488 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2489 else
2490 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02002491 ring->init = init_render_ring;
2492 ring->cleanup = render_ring_cleanup;
Chris Wilsone8616b62011-01-20 09:57:11 +00002493
2494 ring->dev = dev;
2495 INIT_LIST_HEAD(&ring->active_list);
2496 INIT_LIST_HEAD(&ring->request_list);
Chris Wilsone8616b62011-01-20 09:57:11 +00002497
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002498 ringbuf->size = size;
2499 ringbuf->effective_size = ringbuf->size;
Mika Kuoppala17f10fd2012-10-29 16:59:26 +02002500 if (IS_I830(ring->dev) || IS_845G(ring->dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002501 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilsone8616b62011-01-20 09:57:11 +00002502
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002503 ringbuf->virtual_start = ioremap_wc(start, size);
2504 if (ringbuf->virtual_start == NULL) {
Chris Wilsone8616b62011-01-20 09:57:11 +00002505 DRM_ERROR("can not ioremap virtual address for"
2506 " ring buffer\n");
Oscar Mateo8ee14972014-05-22 14:13:34 +01002507 ret = -ENOMEM;
2508 goto err_ringbuf;
Chris Wilsone8616b62011-01-20 09:57:11 +00002509 }
2510
Chris Wilson6b8294a2012-11-16 11:43:20 +00002511 if (!I915_NEED_GFX_HWS(dev)) {
Daniel Vetter035dc1e2013-07-03 12:56:54 +02002512 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002513 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002514 goto err_vstart;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002515 }
2516
Chris Wilsone8616b62011-01-20 09:57:11 +00002517 return 0;
Oscar Mateo8ee14972014-05-22 14:13:34 +01002518
2519err_vstart:
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002520 iounmap(ringbuf->virtual_start);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002521err_ringbuf:
2522 kfree(ringbuf);
2523 ring->buffer = NULL;
2524 return ret;
Chris Wilsone8616b62011-01-20 09:57:11 +00002525}
2526
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002527int intel_init_bsd_ring_buffer(struct drm_device *dev)
2528{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002529 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002530 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002531
Daniel Vetter58fa3832012-04-11 22:12:49 +02002532 ring->name = "bsd ring";
2533 ring->id = VCS;
2534
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002535 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002536 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002537 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002538 /* gen6 bsd needs a special wa for tail updates */
2539 if (IS_GEN6(dev))
2540 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002541 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002542 ring->add_request = gen6_add_request;
2543 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002544 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002545 if (INTEL_INFO(dev)->gen >= 8) {
2546 ring->irq_enable_mask =
2547 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2548 ring->irq_get = gen8_ring_get_irq;
2549 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002550 ring->dispatch_execbuffer =
2551 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002552 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002553 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002554 ring->semaphore.signal = gen8_xcs_signal;
2555 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002556 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002557 } else {
2558 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2559 ring->irq_get = gen6_ring_get_irq;
2560 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002561 ring->dispatch_execbuffer =
2562 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002563 if (i915_semaphore_is_enabled(dev)) {
2564 ring->semaphore.sync_to = gen6_ring_sync;
2565 ring->semaphore.signal = gen6_signal;
2566 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2567 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2568 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2569 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2570 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2571 ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2572 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2573 ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2574 ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2575 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2576 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002577 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002578 } else {
2579 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002580 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002581 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002582 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002583 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002584 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002585 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002586 ring->irq_get = gen5_ring_get_irq;
2587 ring->irq_put = gen5_ring_put_irq;
2588 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002589 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002590 ring->irq_get = i9xx_ring_get_irq;
2591 ring->irq_put = i9xx_ring_put_irq;
2592 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002593 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002594 }
2595 ring->init = init_ring_common;
2596
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002597 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002598}
Chris Wilson549f7362010-10-19 11:19:32 +01002599
Zhao Yakui845f74a2014-04-17 10:37:37 +08002600/**
2601 * Initialize the second BSD ring for Broadwell GT3.
2602 * It is noted that this only exists on Broadwell GT3.
2603 */
2604int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2605{
2606 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002607 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002608
2609 if ((INTEL_INFO(dev)->gen != 8)) {
2610 DRM_ERROR("No dual-BSD ring on non-BDW machine\n");
2611 return -EINVAL;
2612 }
2613
Rodrigo Vivif7b64232014-07-01 02:41:36 -07002614 ring->name = "bsd2 ring";
Zhao Yakui845f74a2014-04-17 10:37:37 +08002615 ring->id = VCS2;
2616
2617 ring->write_tail = ring_write_tail;
2618 ring->mmio_base = GEN8_BSD2_RING_BASE;
2619 ring->flush = gen6_bsd_ring_flush;
2620 ring->add_request = gen6_add_request;
2621 ring->get_seqno = gen6_ring_get_seqno;
2622 ring->set_seqno = ring_set_seqno;
2623 ring->irq_enable_mask =
2624 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
2625 ring->irq_get = gen8_ring_get_irq;
2626 ring->irq_put = gen8_ring_put_irq;
2627 ring->dispatch_execbuffer =
2628 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07002629 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002630 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002631 ring->semaphore.signal = gen8_xcs_signal;
2632 GEN8_RING_SEMAPHORE_INIT;
2633 }
Zhao Yakui845f74a2014-04-17 10:37:37 +08002634 ring->init = init_ring_common;
2635
2636 return intel_init_ring_buffer(dev, ring);
2637}
2638
Chris Wilson549f7362010-10-19 11:19:32 +01002639int intel_init_blt_ring_buffer(struct drm_device *dev)
2640{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002641 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002642 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002643
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002644 ring->name = "blitter ring";
2645 ring->id = BCS;
2646
2647 ring->mmio_base = BLT_RING_BASE;
2648 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002649 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002650 ring->add_request = gen6_add_request;
2651 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002652 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002653 if (INTEL_INFO(dev)->gen >= 8) {
2654 ring->irq_enable_mask =
2655 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2656 ring->irq_get = gen8_ring_get_irq;
2657 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002658 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002659 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002660 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002661 ring->semaphore.signal = gen8_xcs_signal;
2662 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002663 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002664 } else {
2665 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2666 ring->irq_get = gen6_ring_get_irq;
2667 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002668 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002669 if (i915_semaphore_is_enabled(dev)) {
2670 ring->semaphore.signal = gen6_signal;
2671 ring->semaphore.sync_to = gen6_ring_sync;
2672 /*
2673 * The current semaphore is only applied on pre-gen8
2674 * platform. And there is no VCS2 ring on the pre-gen8
2675 * platform. So the semaphore between BCS and VCS2 is
2676 * initialized as INVALID. Gen8 will initialize the
2677 * sema between BCS and VCS2 later.
2678 */
2679 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
2680 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
2681 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2682 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
2683 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2684 ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
2685 ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
2686 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2687 ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
2688 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2689 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002690 }
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002691 ring->init = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002692
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002693 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002694}
Chris Wilsona7b97612012-07-20 12:41:08 +01002695
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002696int intel_init_vebox_ring_buffer(struct drm_device *dev)
2697{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002698 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002699 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002700
2701 ring->name = "video enhancement ring";
2702 ring->id = VECS;
2703
2704 ring->mmio_base = VEBOX_RING_BASE;
2705 ring->write_tail = ring_write_tail;
2706 ring->flush = gen6_ring_flush;
2707 ring->add_request = gen6_add_request;
2708 ring->get_seqno = gen6_ring_get_seqno;
2709 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002710
2711 if (INTEL_INFO(dev)->gen >= 8) {
2712 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002713 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002714 ring->irq_get = gen8_ring_get_irq;
2715 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002716 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002717 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002718 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002719 ring->semaphore.signal = gen8_xcs_signal;
2720 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002721 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002722 } else {
2723 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2724 ring->irq_get = hsw_vebox_get_irq;
2725 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002726 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002727 if (i915_semaphore_is_enabled(dev)) {
2728 ring->semaphore.sync_to = gen6_ring_sync;
2729 ring->semaphore.signal = gen6_signal;
2730 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
2731 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
2732 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
2733 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2734 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2735 ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
2736 ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
2737 ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
2738 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2739 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2740 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002741 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002742 ring->init = init_ring_common;
2743
2744 return intel_init_ring_buffer(dev, ring);
2745}
2746
Chris Wilsona7b97612012-07-20 12:41:08 +01002747int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002748intel_ring_flush_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002749{
2750 int ret;
2751
2752 if (!ring->gpu_caches_dirty)
2753 return 0;
2754
2755 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
2756 if (ret)
2757 return ret;
2758
2759 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
2760
2761 ring->gpu_caches_dirty = false;
2762 return 0;
2763}
2764
2765int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002766intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002767{
2768 uint32_t flush_domains;
2769 int ret;
2770
2771 flush_domains = 0;
2772 if (ring->gpu_caches_dirty)
2773 flush_domains = I915_GEM_GPU_DOMAINS;
2774
2775 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2776 if (ret)
2777 return ret;
2778
2779 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2780
2781 ring->gpu_caches_dirty = false;
2782 return 0;
2783}
Chris Wilsone3efda42014-04-09 09:19:41 +01002784
2785void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002786intel_stop_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01002787{
2788 int ret;
2789
2790 if (!intel_ring_initialized(ring))
2791 return;
2792
2793 ret = intel_ring_idle(ring);
2794 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
2795 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
2796 ring->name, ret);
2797
2798 stop_ring(ring);
2799}