blob: aeecf315c5db7bf001ec86a159e3cee865b8d2f0 [file] [log] [blame]
Zhi Wang12d14cc2016-08-30 11:06:17 +08001/*
2 * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
22 *
23 * Authors:
24 * Kevin Tian <kevin.tian@intel.com>
25 * Eddie Dong <eddie.dong@intel.com>
26 * Zhiyuan Lv <zhiyuan.lv@intel.com>
27 *
28 * Contributors:
29 * Min He <min.he@intel.com>
30 * Tina Zhang <tina.zhang@intel.com>
31 * Pei Zhang <pei.zhang@intel.com>
32 * Niu Bing <bing.niu@intel.com>
33 * Ping Gao <ping.a.gao@intel.com>
34 * Zhi Wang <zhi.a.wang@intel.com>
35 *
36
37 */
38
39#include "i915_drv.h"
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +080040#include "gvt.h"
41#include "i915_pvinfo.h"
Zhi Wang12d14cc2016-08-30 11:06:17 +080042
Zhi Wange39c5ad2016-09-02 13:33:29 +080043/* XXX FIXME i915 has changed PP_XXX definition */
44#define PCH_PP_STATUS _MMIO(0xc7200)
45#define PCH_PP_CONTROL _MMIO(0xc7204)
46#define PCH_PP_ON_DELAYS _MMIO(0xc7208)
47#define PCH_PP_OFF_DELAYS _MMIO(0xc720c)
48#define PCH_PP_DIVISOR _MMIO(0xc7210)
49
Zhi Wang12d14cc2016-08-30 11:06:17 +080050unsigned long intel_gvt_get_device_type(struct intel_gvt *gvt)
51{
52 if (IS_BROADWELL(gvt->dev_priv))
53 return D_BDW;
54 else if (IS_SKYLAKE(gvt->dev_priv))
55 return D_SKL;
Xu Hane3476c02017-03-29 10:13:59 +080056 else if (IS_KABYLAKE(gvt->dev_priv))
57 return D_KBL;
Zhi Wang12d14cc2016-08-30 11:06:17 +080058
59 return 0;
60}
61
62bool intel_gvt_match_device(struct intel_gvt *gvt,
63 unsigned long device)
64{
65 return intel_gvt_get_device_type(gvt) & device;
66}
67
Zhi Wange39c5ad2016-09-02 13:33:29 +080068static void read_vreg(struct intel_vgpu *vgpu, unsigned int offset,
69 void *p_data, unsigned int bytes)
70{
71 memcpy(p_data, &vgpu_vreg(vgpu, offset), bytes);
72}
73
74static void write_vreg(struct intel_vgpu *vgpu, unsigned int offset,
75 void *p_data, unsigned int bytes)
76{
77 memcpy(&vgpu_vreg(vgpu, offset), p_data, bytes);
78}
79
Changbin Du65f9f6f2017-06-06 15:56:09 +080080static struct intel_gvt_mmio_info *find_mmio_info(struct intel_gvt *gvt,
81 unsigned int offset)
82{
83 struct intel_gvt_mmio_info *e;
84
85 hash_for_each_possible(gvt->mmio.mmio_info_table, e, node, offset) {
86 if (e->offset == offset)
87 return e;
88 }
89 return NULL;
90}
91
Zhi Wang12d14cc2016-08-30 11:06:17 +080092static int new_mmio_info(struct intel_gvt *gvt,
Changbin Du56a78de2017-06-06 15:56:11 +080093 u32 offset, u8 flags, u32 size,
Zhi Wang12d14cc2016-08-30 11:06:17 +080094 u32 addr_mask, u32 ro_mask, u32 device,
Changbin Du65f9f6f2017-06-06 15:56:09 +080095 gvt_mmio_func read, gvt_mmio_func write)
Zhi Wang12d14cc2016-08-30 11:06:17 +080096{
97 struct intel_gvt_mmio_info *info, *p;
98 u32 start, end, i;
99
100 if (!intel_gvt_match_device(gvt, device))
101 return 0;
102
103 if (WARN_ON(!IS_ALIGNED(offset, 4)))
104 return -EINVAL;
105
106 start = offset;
107 end = offset + size;
108
109 for (i = start; i < end; i += 4) {
110 info = kzalloc(sizeof(*info), GFP_KERNEL);
111 if (!info)
112 return -ENOMEM;
113
114 info->offset = i;
Changbin Du65f9f6f2017-06-06 15:56:09 +0800115 p = find_mmio_info(gvt, info->offset);
Zhi Wang12d14cc2016-08-30 11:06:17 +0800116 if (p)
117 gvt_err("dup mmio definition offset %x\n",
118 info->offset);
Changbin Dud8d94ba2017-06-06 15:56:10 +0800119
Zhao Yan4ec3dd82017-03-02 15:12:47 +0800120 info->ro_mask = ro_mask;
Zhi Wang12d14cc2016-08-30 11:06:17 +0800121 info->device = device;
Zhi Wange39c5ad2016-09-02 13:33:29 +0800122 info->read = read ? read : intel_vgpu_default_mmio_read;
123 info->write = write ? write : intel_vgpu_default_mmio_write;
Zhi Wang12d14cc2016-08-30 11:06:17 +0800124 gvt->mmio.mmio_attribute[info->offset / 4] = flags;
125 INIT_HLIST_NODE(&info->node);
126 hash_add(gvt->mmio.mmio_info_table, &info->node, info->offset);
Changbin Dufbfd76c2017-06-06 15:56:13 +0800127 gvt->mmio.num_tracked_mmio++;
Zhi Wang12d14cc2016-08-30 11:06:17 +0800128 }
129 return 0;
130}
131
Zhi Wang28c4c6c2016-05-01 05:22:47 -0400132static int render_mmio_to_ring_id(struct intel_gvt *gvt, unsigned int reg)
133{
Zhenyu Wang0fac21e2016-10-20 13:30:33 +0800134 enum intel_engine_id id;
135 struct intel_engine_cs *engine;
Zhi Wang28c4c6c2016-05-01 05:22:47 -0400136
137 reg &= ~GENMASK(11, 0);
Zhenyu Wang0fac21e2016-10-20 13:30:33 +0800138 for_each_engine(engine, gvt->dev_priv, id) {
139 if (engine->mmio_base == reg)
140 return id;
Zhi Wang28c4c6c2016-05-01 05:22:47 -0400141 }
142 return -1;
143}
144
Zhi Wange39c5ad2016-09-02 13:33:29 +0800145#define offset_to_fence_num(offset) \
146 ((offset - i915_mmio_reg_offset(FENCE_REG_GEN6_LO(0))) >> 3)
147
148#define fence_num_to_offset(num) \
149 (num * 8 + i915_mmio_reg_offset(FENCE_REG_GEN6_LO(0)))
150
Min Hefd64be62017-02-17 15:02:36 +0800151
152static void enter_failsafe_mode(struct intel_vgpu *vgpu, int reason)
153{
154 switch (reason) {
155 case GVT_FAILSAFE_UNSUPPORTED_GUEST:
156 pr_err("Detected your guest driver doesn't support GVT-g.\n");
157 break;
Min Hea33fc7a2017-02-17 16:42:38 +0800158 case GVT_FAILSAFE_INSUFFICIENT_RESOURCE:
159 pr_err("Graphics resource is not enough for the guest\n");
Min Hefd64be62017-02-17 15:02:36 +0800160 default:
161 break;
162 }
163 pr_err("Now vgpu %d will enter failsafe mode.\n", vgpu->id);
164 vgpu->failsafe = true;
165}
166
Zhi Wange39c5ad2016-09-02 13:33:29 +0800167static int sanitize_fence_mmio_access(struct intel_vgpu *vgpu,
168 unsigned int fence_num, void *p_data, unsigned int bytes)
169{
170 if (fence_num >= vgpu_fence_sz(vgpu)) {
Min Hefd64be62017-02-17 15:02:36 +0800171
172 /* When guest access oob fence regs without access
173 * pv_info first, we treat guest not supporting GVT,
174 * and we will let vgpu enter failsafe mode.
175 */
Zhao, Xindad1be3712017-02-17 14:38:33 +0800176 if (!vgpu->pv_notified)
Min Hefd64be62017-02-17 15:02:36 +0800177 enter_failsafe_mode(vgpu,
178 GVT_FAILSAFE_UNSUPPORTED_GUEST);
Zhao, Xindad1be3712017-02-17 14:38:33 +0800179
180 if (!vgpu->mmio.disable_warn_untrack) {
Tina Zhang695fbc02017-03-10 04:26:53 -0500181 gvt_vgpu_err("found oob fence register access\n");
182 gvt_vgpu_err("total fence %d, access fence %d\n",
183 vgpu_fence_sz(vgpu), fence_num);
Min Hefd64be62017-02-17 15:02:36 +0800184 }
Zhi Wange39c5ad2016-09-02 13:33:29 +0800185 memset(p_data, 0, bytes);
Zhao, Xindad1be3712017-02-17 14:38:33 +0800186 return -EINVAL;
Zhi Wange39c5ad2016-09-02 13:33:29 +0800187 }
188 return 0;
189}
190
191static int fence_mmio_read(struct intel_vgpu *vgpu, unsigned int off,
192 void *p_data, unsigned int bytes)
193{
194 int ret;
195
196 ret = sanitize_fence_mmio_access(vgpu, offset_to_fence_num(off),
197 p_data, bytes);
198 if (ret)
199 return ret;
200 read_vreg(vgpu, off, p_data, bytes);
201 return 0;
202}
203
204static int fence_mmio_write(struct intel_vgpu *vgpu, unsigned int off,
205 void *p_data, unsigned int bytes)
206{
Chuanxiao Dong9b7bd652017-06-02 15:34:23 +0800207 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
Zhi Wange39c5ad2016-09-02 13:33:29 +0800208 unsigned int fence_num = offset_to_fence_num(off);
209 int ret;
210
211 ret = sanitize_fence_mmio_access(vgpu, fence_num, p_data, bytes);
212 if (ret)
213 return ret;
214 write_vreg(vgpu, off, p_data, bytes);
215
Chuanxiao Dong9b7bd652017-06-02 15:34:23 +0800216 mmio_hw_access_pre(dev_priv);
Zhi Wange39c5ad2016-09-02 13:33:29 +0800217 intel_vgpu_write_fence(vgpu, fence_num,
218 vgpu_vreg64(vgpu, fence_num_to_offset(fence_num)));
Chuanxiao Dong9b7bd652017-06-02 15:34:23 +0800219 mmio_hw_access_post(dev_priv);
Zhi Wange39c5ad2016-09-02 13:33:29 +0800220 return 0;
221}
222
223#define CALC_MODE_MASK_REG(old, new) \
224 (((new) & GENMASK(31, 16)) \
225 | ((((old) & GENMASK(15, 0)) & ~((new) >> 16)) \
226 | ((new) & ((new) >> 16))))
227
228static int mul_force_wake_write(struct intel_vgpu *vgpu,
229 unsigned int offset, void *p_data, unsigned int bytes)
230{
231 u32 old, new;
232 uint32_t ack_reg_offset;
233
234 old = vgpu_vreg(vgpu, offset);
235 new = CALC_MODE_MASK_REG(old, *(u32 *)p_data);
236
Xu Hane3476c02017-03-29 10:13:59 +0800237 if (IS_SKYLAKE(vgpu->gvt->dev_priv)
238 || IS_KABYLAKE(vgpu->gvt->dev_priv)) {
Zhi Wange39c5ad2016-09-02 13:33:29 +0800239 switch (offset) {
240 case FORCEWAKE_RENDER_GEN9_REG:
241 ack_reg_offset = FORCEWAKE_ACK_RENDER_GEN9_REG;
242 break;
243 case FORCEWAKE_BLITTER_GEN9_REG:
244 ack_reg_offset = FORCEWAKE_ACK_BLITTER_GEN9_REG;
245 break;
246 case FORCEWAKE_MEDIA_GEN9_REG:
247 ack_reg_offset = FORCEWAKE_ACK_MEDIA_GEN9_REG;
248 break;
249 default:
250 /*should not hit here*/
Tina Zhang695fbc02017-03-10 04:26:53 -0500251 gvt_vgpu_err("invalid forcewake offset 0x%x\n", offset);
Changbin Du39762ad2016-12-27 13:25:06 +0800252 return -EINVAL;
Zhi Wange39c5ad2016-09-02 13:33:29 +0800253 }
254 } else {
255 ack_reg_offset = FORCEWAKE_ACK_HSW_REG;
256 }
257
258 vgpu_vreg(vgpu, offset) = new;
259 vgpu_vreg(vgpu, ack_reg_offset) = (new & GENMASK(15, 0));
260 return 0;
261}
262
263static int gdrst_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
Changbin Duc34eaa82017-01-13 11:16:03 +0800264 void *p_data, unsigned int bytes)
Zhi Wange39c5ad2016-09-02 13:33:29 +0800265{
Changbin Duc34eaa82017-01-13 11:16:03 +0800266 unsigned int engine_mask = 0;
Zhi Wange39c5ad2016-09-02 13:33:29 +0800267 u32 data;
Zhi Wange39c5ad2016-09-02 13:33:29 +0800268
Ping Gao40d24282016-10-26 09:38:50 +0800269 write_vreg(vgpu, offset, p_data, bytes);
Zhi Wange39c5ad2016-09-02 13:33:29 +0800270 data = vgpu_vreg(vgpu, offset);
271
272 if (data & GEN6_GRDOM_FULL) {
273 gvt_dbg_mmio("vgpu%d: request full GPU reset\n", vgpu->id);
Changbin Duc34eaa82017-01-13 11:16:03 +0800274 engine_mask = ALL_ENGINES;
275 } else {
276 if (data & GEN6_GRDOM_RENDER) {
277 gvt_dbg_mmio("vgpu%d: request RCS reset\n", vgpu->id);
278 engine_mask |= (1 << RCS);
279 }
280 if (data & GEN6_GRDOM_MEDIA) {
281 gvt_dbg_mmio("vgpu%d: request VCS reset\n", vgpu->id);
282 engine_mask |= (1 << VCS);
283 }
284 if (data & GEN6_GRDOM_BLT) {
285 gvt_dbg_mmio("vgpu%d: request BCS Reset\n", vgpu->id);
286 engine_mask |= (1 << BCS);
287 }
288 if (data & GEN6_GRDOM_VECS) {
289 gvt_dbg_mmio("vgpu%d: request VECS Reset\n", vgpu->id);
290 engine_mask |= (1 << VECS);
291 }
292 if (data & GEN8_GRDOM_MEDIA2) {
293 gvt_dbg_mmio("vgpu%d: request VCS2 Reset\n", vgpu->id);
294 if (HAS_BSD2(vgpu->gvt->dev_priv))
295 engine_mask |= (1 << VCS2);
296 }
Zhi Wange39c5ad2016-09-02 13:33:29 +0800297 }
Changbin Duc34eaa82017-01-13 11:16:03 +0800298
299 intel_gvt_reset_vgpu_locked(vgpu, false, engine_mask);
300
fred gao0811fa62017-05-24 12:02:24 +0800301 /* sw will wait for the device to ack the reset request */
302 vgpu_vreg(vgpu, offset) = 0;
303
Changbin Duc34eaa82017-01-13 11:16:03 +0800304 return 0;
Zhi Wange39c5ad2016-09-02 13:33:29 +0800305}
306
Zhi Wang04d348a2016-04-25 18:28:56 -0400307static int gmbus_mmio_read(struct intel_vgpu *vgpu, unsigned int offset,
308 void *p_data, unsigned int bytes)
309{
310 return intel_gvt_i2c_handle_gmbus_read(vgpu, offset, p_data, bytes);
311}
312
313static int gmbus_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
314 void *p_data, unsigned int bytes)
315{
316 return intel_gvt_i2c_handle_gmbus_write(vgpu, offset, p_data, bytes);
317}
318
319static int pch_pp_control_mmio_write(struct intel_vgpu *vgpu,
320 unsigned int offset, void *p_data, unsigned int bytes)
321{
322 write_vreg(vgpu, offset, p_data, bytes);
323
324 if (vgpu_vreg(vgpu, offset) & PANEL_POWER_ON) {
325 vgpu_vreg(vgpu, PCH_PP_STATUS) |= PP_ON;
326 vgpu_vreg(vgpu, PCH_PP_STATUS) |= PP_SEQUENCE_STATE_ON_IDLE;
327 vgpu_vreg(vgpu, PCH_PP_STATUS) &= ~PP_SEQUENCE_POWER_DOWN;
328 vgpu_vreg(vgpu, PCH_PP_STATUS) &= ~PP_CYCLE_DELAY_ACTIVE;
329
330 } else
331 vgpu_vreg(vgpu, PCH_PP_STATUS) &=
332 ~(PP_ON | PP_SEQUENCE_POWER_DOWN
333 | PP_CYCLE_DELAY_ACTIVE);
334 return 0;
335}
336
337static int transconf_mmio_write(struct intel_vgpu *vgpu,
338 unsigned int offset, void *p_data, unsigned int bytes)
339{
340 write_vreg(vgpu, offset, p_data, bytes);
341
342 if (vgpu_vreg(vgpu, offset) & TRANS_ENABLE)
343 vgpu_vreg(vgpu, offset) |= TRANS_STATE_ENABLE;
344 else
345 vgpu_vreg(vgpu, offset) &= ~TRANS_STATE_ENABLE;
346 return 0;
347}
348
349static int lcpll_ctl_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
350 void *p_data, unsigned int bytes)
351{
352 write_vreg(vgpu, offset, p_data, bytes);
353
354 if (vgpu_vreg(vgpu, offset) & LCPLL_PLL_DISABLE)
355 vgpu_vreg(vgpu, offset) &= ~LCPLL_PLL_LOCK;
356 else
357 vgpu_vreg(vgpu, offset) |= LCPLL_PLL_LOCK;
358
359 if (vgpu_vreg(vgpu, offset) & LCPLL_CD_SOURCE_FCLK)
360 vgpu_vreg(vgpu, offset) |= LCPLL_CD_SOURCE_FCLK_DONE;
361 else
362 vgpu_vreg(vgpu, offset) &= ~LCPLL_CD_SOURCE_FCLK_DONE;
363
364 return 0;
365}
366
367static int dpy_reg_mmio_read(struct intel_vgpu *vgpu, unsigned int offset,
368 void *p_data, unsigned int bytes)
369{
Changbin Du5cd82b72017-06-13 10:15:26 +0800370 switch (offset) {
371 case 0xe651c:
372 case 0xe661c:
373 case 0xe671c:
374 case 0xe681c:
375 vgpu_vreg(vgpu, offset) = 1 << 17;
376 break;
377 case 0xe6c04:
378 vgpu_vreg(vgpu, offset) = 0x3;
379 break;
380 case 0xe6e1c:
381 vgpu_vreg(vgpu, offset) = 0x2f << 16;
382 break;
383 default:
384 return -EINVAL;
385 }
Zhi Wang04d348a2016-04-25 18:28:56 -0400386
Changbin Du5cd82b72017-06-13 10:15:26 +0800387 read_vreg(vgpu, offset, p_data, bytes);
Zhi Wang04d348a2016-04-25 18:28:56 -0400388 return 0;
389}
390
391static int pipeconf_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
392 void *p_data, unsigned int bytes)
393{
394 u32 data;
395
396 write_vreg(vgpu, offset, p_data, bytes);
397 data = vgpu_vreg(vgpu, offset);
398
399 if (data & PIPECONF_ENABLE)
400 vgpu_vreg(vgpu, offset) |= I965_PIPECONF_ACTIVE;
401 else
402 vgpu_vreg(vgpu, offset) &= ~I965_PIPECONF_ACTIVE;
403 intel_gvt_check_vblank_emulation(vgpu->gvt);
404 return 0;
405}
406
Zhao Yane6cedfe2017-02-21 10:38:53 +0800407/* ascendingly sorted */
408static i915_reg_t force_nonpriv_white_list[] = {
409 GEN9_CS_DEBUG_MODE1, //_MMIO(0x20ec)
410 GEN9_CTX_PREEMPT_REG,//_MMIO(0x2248)
411 GEN8_CS_CHICKEN1,//_MMIO(0x2580)
412 _MMIO(0x2690),
413 _MMIO(0x2694),
414 _MMIO(0x2698),
415 _MMIO(0x4de0),
416 _MMIO(0x4de4),
417 _MMIO(0x4dfc),
418 GEN7_COMMON_SLICE_CHICKEN1,//_MMIO(0x7010)
419 _MMIO(0x7014),
420 HDC_CHICKEN0,//_MMIO(0x7300)
421 GEN8_HDC_CHICKEN1,//_MMIO(0x7304)
422 _MMIO(0x7700),
423 _MMIO(0x7704),
424 _MMIO(0x7708),
425 _MMIO(0x770c),
426 _MMIO(0xb110),
427 GEN8_L3SQCREG4,//_MMIO(0xb118)
428 _MMIO(0xe100),
429 _MMIO(0xe18c),
430 _MMIO(0xe48c),
431 _MMIO(0xe5f4),
432};
433
434/* a simple bsearch */
435static inline bool in_whitelist(unsigned int reg)
436{
437 int left = 0, right = ARRAY_SIZE(force_nonpriv_white_list);
438 i915_reg_t *array = force_nonpriv_white_list;
439
440 while (left < right) {
441 int mid = (left + right)/2;
442
443 if (reg > array[mid].reg)
444 left = mid + 1;
445 else if (reg < array[mid].reg)
446 right = mid;
447 else
448 return true;
449 }
450 return false;
451}
452
453static int force_nonpriv_write(struct intel_vgpu *vgpu,
454 unsigned int offset, void *p_data, unsigned int bytes)
455{
456 u32 reg_nonpriv = *(u32 *)p_data;
457 int ret = -EINVAL;
458
459 if ((bytes != 4) || ((offset & (bytes - 1)) != 0)) {
460 gvt_err("vgpu(%d) Invalid FORCE_NONPRIV offset %x(%dB)\n",
461 vgpu->id, offset, bytes);
462 return ret;
463 }
464
465 if (in_whitelist(reg_nonpriv)) {
466 ret = intel_vgpu_default_mmio_write(vgpu, offset, p_data,
467 bytes);
468 } else {
469 gvt_err("vgpu(%d) Invalid FORCE_NONPRIV write %x\n",
470 vgpu->id, reg_nonpriv);
471 }
472 return ret;
473}
474
Zhi Wang04d348a2016-04-25 18:28:56 -0400475static int ddi_buf_ctl_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
476 void *p_data, unsigned int bytes)
477{
478 write_vreg(vgpu, offset, p_data, bytes);
479
480 if (vgpu_vreg(vgpu, offset) & DDI_BUF_CTL_ENABLE) {
481 vgpu_vreg(vgpu, offset) &= ~DDI_BUF_IS_IDLE;
482 } else {
483 vgpu_vreg(vgpu, offset) |= DDI_BUF_IS_IDLE;
484 if (offset == i915_mmio_reg_offset(DDI_BUF_CTL(PORT_E)))
485 vgpu_vreg(vgpu, DP_TP_STATUS(PORT_E))
486 &= ~DP_TP_STATUS_AUTOTRAIN_DONE;
487 }
488 return 0;
489}
490
491static int fdi_rx_iir_mmio_write(struct intel_vgpu *vgpu,
492 unsigned int offset, void *p_data, unsigned int bytes)
493{
494 vgpu_vreg(vgpu, offset) &= ~*(u32 *)p_data;
495 return 0;
496}
497
498#define FDI_LINK_TRAIN_PATTERN1 0
499#define FDI_LINK_TRAIN_PATTERN2 1
500
501static int fdi_auto_training_started(struct intel_vgpu *vgpu)
502{
503 u32 ddi_buf_ctl = vgpu_vreg(vgpu, DDI_BUF_CTL(PORT_E));
504 u32 rx_ctl = vgpu_vreg(vgpu, _FDI_RXA_CTL);
505 u32 tx_ctl = vgpu_vreg(vgpu, DP_TP_CTL(PORT_E));
506
507 if ((ddi_buf_ctl & DDI_BUF_CTL_ENABLE) &&
508 (rx_ctl & FDI_RX_ENABLE) &&
509 (rx_ctl & FDI_AUTO_TRAINING) &&
510 (tx_ctl & DP_TP_CTL_ENABLE) &&
511 (tx_ctl & DP_TP_CTL_FDI_AUTOTRAIN))
512 return 1;
513 else
514 return 0;
515}
516
517static int check_fdi_rx_train_status(struct intel_vgpu *vgpu,
518 enum pipe pipe, unsigned int train_pattern)
519{
520 i915_reg_t fdi_rx_imr, fdi_tx_ctl, fdi_rx_ctl;
521 unsigned int fdi_rx_check_bits, fdi_tx_check_bits;
522 unsigned int fdi_rx_train_bits, fdi_tx_train_bits;
523 unsigned int fdi_iir_check_bits;
524
525 fdi_rx_imr = FDI_RX_IMR(pipe);
526 fdi_tx_ctl = FDI_TX_CTL(pipe);
527 fdi_rx_ctl = FDI_RX_CTL(pipe);
528
529 if (train_pattern == FDI_LINK_TRAIN_PATTERN1) {
530 fdi_rx_train_bits = FDI_LINK_TRAIN_PATTERN_1_CPT;
531 fdi_tx_train_bits = FDI_LINK_TRAIN_PATTERN_1;
532 fdi_iir_check_bits = FDI_RX_BIT_LOCK;
533 } else if (train_pattern == FDI_LINK_TRAIN_PATTERN2) {
534 fdi_rx_train_bits = FDI_LINK_TRAIN_PATTERN_2_CPT;
535 fdi_tx_train_bits = FDI_LINK_TRAIN_PATTERN_2;
536 fdi_iir_check_bits = FDI_RX_SYMBOL_LOCK;
537 } else {
Tina Zhang695fbc02017-03-10 04:26:53 -0500538 gvt_vgpu_err("Invalid train pattern %d\n", train_pattern);
Zhi Wang04d348a2016-04-25 18:28:56 -0400539 return -EINVAL;
540 }
541
542 fdi_rx_check_bits = FDI_RX_ENABLE | fdi_rx_train_bits;
543 fdi_tx_check_bits = FDI_TX_ENABLE | fdi_tx_train_bits;
544
545 /* If imr bit has been masked */
546 if (vgpu_vreg(vgpu, fdi_rx_imr) & fdi_iir_check_bits)
547 return 0;
548
549 if (((vgpu_vreg(vgpu, fdi_tx_ctl) & fdi_tx_check_bits)
550 == fdi_tx_check_bits)
551 && ((vgpu_vreg(vgpu, fdi_rx_ctl) & fdi_rx_check_bits)
552 == fdi_rx_check_bits))
553 return 1;
554 else
555 return 0;
556}
557
558#define INVALID_INDEX (~0U)
559
560static unsigned int calc_index(unsigned int offset, unsigned int start,
561 unsigned int next, unsigned int end, i915_reg_t i915_end)
562{
563 unsigned int range = next - start;
564
565 if (!end)
566 end = i915_mmio_reg_offset(i915_end);
567 if (offset < start || offset > end)
568 return INVALID_INDEX;
569 offset -= start;
570 return offset / range;
571}
572
573#define FDI_RX_CTL_TO_PIPE(offset) \
574 calc_index(offset, _FDI_RXA_CTL, _FDI_RXB_CTL, 0, FDI_RX_CTL(PIPE_C))
575
576#define FDI_TX_CTL_TO_PIPE(offset) \
577 calc_index(offset, _FDI_TXA_CTL, _FDI_TXB_CTL, 0, FDI_TX_CTL(PIPE_C))
578
579#define FDI_RX_IMR_TO_PIPE(offset) \
580 calc_index(offset, _FDI_RXA_IMR, _FDI_RXB_IMR, 0, FDI_RX_IMR(PIPE_C))
581
582static int update_fdi_rx_iir_status(struct intel_vgpu *vgpu,
583 unsigned int offset, void *p_data, unsigned int bytes)
584{
585 i915_reg_t fdi_rx_iir;
586 unsigned int index;
587 int ret;
588
589 if (FDI_RX_CTL_TO_PIPE(offset) != INVALID_INDEX)
590 index = FDI_RX_CTL_TO_PIPE(offset);
591 else if (FDI_TX_CTL_TO_PIPE(offset) != INVALID_INDEX)
592 index = FDI_TX_CTL_TO_PIPE(offset);
593 else if (FDI_RX_IMR_TO_PIPE(offset) != INVALID_INDEX)
594 index = FDI_RX_IMR_TO_PIPE(offset);
595 else {
Tina Zhang695fbc02017-03-10 04:26:53 -0500596 gvt_vgpu_err("Unsupport registers %x\n", offset);
Zhi Wang04d348a2016-04-25 18:28:56 -0400597 return -EINVAL;
598 }
599
600 write_vreg(vgpu, offset, p_data, bytes);
601
602 fdi_rx_iir = FDI_RX_IIR(index);
603
604 ret = check_fdi_rx_train_status(vgpu, index, FDI_LINK_TRAIN_PATTERN1);
605 if (ret < 0)
606 return ret;
607 if (ret)
608 vgpu_vreg(vgpu, fdi_rx_iir) |= FDI_RX_BIT_LOCK;
609
610 ret = check_fdi_rx_train_status(vgpu, index, FDI_LINK_TRAIN_PATTERN2);
611 if (ret < 0)
612 return ret;
613 if (ret)
614 vgpu_vreg(vgpu, fdi_rx_iir) |= FDI_RX_SYMBOL_LOCK;
615
616 if (offset == _FDI_RXA_CTL)
617 if (fdi_auto_training_started(vgpu))
618 vgpu_vreg(vgpu, DP_TP_STATUS(PORT_E)) |=
619 DP_TP_STATUS_AUTOTRAIN_DONE;
620 return 0;
621}
622
623#define DP_TP_CTL_TO_PORT(offset) \
624 calc_index(offset, _DP_TP_CTL_A, _DP_TP_CTL_B, 0, DP_TP_CTL(PORT_E))
625
626static int dp_tp_ctl_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
627 void *p_data, unsigned int bytes)
628{
629 i915_reg_t status_reg;
630 unsigned int index;
631 u32 data;
632
633 write_vreg(vgpu, offset, p_data, bytes);
634
635 index = DP_TP_CTL_TO_PORT(offset);
636 data = (vgpu_vreg(vgpu, offset) & GENMASK(10, 8)) >> 8;
637 if (data == 0x2) {
638 status_reg = DP_TP_STATUS(index);
639 vgpu_vreg(vgpu, status_reg) |= (1 << 25);
640 }
641 return 0;
642}
643
644static int dp_tp_status_mmio_write(struct intel_vgpu *vgpu,
645 unsigned int offset, void *p_data, unsigned int bytes)
646{
647 u32 reg_val;
648 u32 sticky_mask;
649
650 reg_val = *((u32 *)p_data);
651 sticky_mask = GENMASK(27, 26) | (1 << 24);
652
653 vgpu_vreg(vgpu, offset) = (reg_val & ~sticky_mask) |
654 (vgpu_vreg(vgpu, offset) & sticky_mask);
655 vgpu_vreg(vgpu, offset) &= ~(reg_val & sticky_mask);
656 return 0;
657}
658
659static int pch_adpa_mmio_write(struct intel_vgpu *vgpu,
660 unsigned int offset, void *p_data, unsigned int bytes)
661{
662 u32 data;
663
664 write_vreg(vgpu, offset, p_data, bytes);
665 data = vgpu_vreg(vgpu, offset);
666
667 if (data & ADPA_CRT_HOTPLUG_FORCE_TRIGGER)
668 vgpu_vreg(vgpu, offset) &= ~ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
669 return 0;
670}
671
672static int south_chicken2_mmio_write(struct intel_vgpu *vgpu,
673 unsigned int offset, void *p_data, unsigned int bytes)
674{
675 u32 data;
676
677 write_vreg(vgpu, offset, p_data, bytes);
678 data = vgpu_vreg(vgpu, offset);
679
680 if (data & FDI_MPHY_IOSFSB_RESET_CTL)
681 vgpu_vreg(vgpu, offset) |= FDI_MPHY_IOSFSB_RESET_STATUS;
682 else
683 vgpu_vreg(vgpu, offset) &= ~FDI_MPHY_IOSFSB_RESET_STATUS;
684 return 0;
685}
686
687#define DSPSURF_TO_PIPE(offset) \
688 calc_index(offset, _DSPASURF, _DSPBSURF, 0, DSPSURF(PIPE_C))
689
690static int pri_surf_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
691 void *p_data, unsigned int bytes)
692{
693 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
694 unsigned int index = DSPSURF_TO_PIPE(offset);
695 i915_reg_t surflive_reg = DSPSURFLIVE(index);
696 int flip_event[] = {
697 [PIPE_A] = PRIMARY_A_FLIP_DONE,
698 [PIPE_B] = PRIMARY_B_FLIP_DONE,
699 [PIPE_C] = PRIMARY_C_FLIP_DONE,
700 };
701
702 write_vreg(vgpu, offset, p_data, bytes);
703 vgpu_vreg(vgpu, surflive_reg) = vgpu_vreg(vgpu, offset);
704
705 set_bit(flip_event[index], vgpu->irq.flip_done_event[index]);
706 return 0;
707}
708
709#define SPRSURF_TO_PIPE(offset) \
710 calc_index(offset, _SPRA_SURF, _SPRB_SURF, 0, SPRSURF(PIPE_C))
711
712static int spr_surf_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
713 void *p_data, unsigned int bytes)
714{
715 unsigned int index = SPRSURF_TO_PIPE(offset);
716 i915_reg_t surflive_reg = SPRSURFLIVE(index);
717 int flip_event[] = {
718 [PIPE_A] = SPRITE_A_FLIP_DONE,
719 [PIPE_B] = SPRITE_B_FLIP_DONE,
720 [PIPE_C] = SPRITE_C_FLIP_DONE,
721 };
722
723 write_vreg(vgpu, offset, p_data, bytes);
724 vgpu_vreg(vgpu, surflive_reg) = vgpu_vreg(vgpu, offset);
725
726 set_bit(flip_event[index], vgpu->irq.flip_done_event[index]);
727 return 0;
728}
729
730static int trigger_aux_channel_interrupt(struct intel_vgpu *vgpu,
731 unsigned int reg)
732{
733 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
734 enum intel_gvt_event_type event;
735
736 if (reg == _DPA_AUX_CH_CTL)
737 event = AUX_CHANNEL_A;
738 else if (reg == _PCH_DPB_AUX_CH_CTL || reg == _DPB_AUX_CH_CTL)
739 event = AUX_CHANNEL_B;
740 else if (reg == _PCH_DPC_AUX_CH_CTL || reg == _DPC_AUX_CH_CTL)
741 event = AUX_CHANNEL_C;
742 else if (reg == _PCH_DPD_AUX_CH_CTL || reg == _DPD_AUX_CH_CTL)
743 event = AUX_CHANNEL_D;
744 else {
745 WARN_ON(true);
746 return -EINVAL;
747 }
748
749 intel_vgpu_trigger_virtual_event(vgpu, event);
750 return 0;
751}
752
753static int dp_aux_ch_ctl_trans_done(struct intel_vgpu *vgpu, u32 value,
754 unsigned int reg, int len, bool data_valid)
755{
756 /* mark transaction done */
757 value |= DP_AUX_CH_CTL_DONE;
758 value &= ~DP_AUX_CH_CTL_SEND_BUSY;
759 value &= ~DP_AUX_CH_CTL_RECEIVE_ERROR;
760
761 if (data_valid)
762 value &= ~DP_AUX_CH_CTL_TIME_OUT_ERROR;
763 else
764 value |= DP_AUX_CH_CTL_TIME_OUT_ERROR;
765
766 /* message size */
767 value &= ~(0xf << 20);
768 value |= (len << 20);
769 vgpu_vreg(vgpu, reg) = value;
770
771 if (value & DP_AUX_CH_CTL_INTERRUPT)
772 return trigger_aux_channel_interrupt(vgpu, reg);
773 return 0;
774}
775
776static void dp_aux_ch_ctl_link_training(struct intel_vgpu_dpcd_data *dpcd,
777 uint8_t t)
778{
779 if ((t & DPCD_TRAINING_PATTERN_SET_MASK) == DPCD_TRAINING_PATTERN_1) {
780 /* training pattern 1 for CR */
781 /* set LANE0_CR_DONE, LANE1_CR_DONE */
782 dpcd->data[DPCD_LANE0_1_STATUS] |= DPCD_LANES_CR_DONE;
783 /* set LANE2_CR_DONE, LANE3_CR_DONE */
784 dpcd->data[DPCD_LANE2_3_STATUS] |= DPCD_LANES_CR_DONE;
785 } else if ((t & DPCD_TRAINING_PATTERN_SET_MASK) ==
786 DPCD_TRAINING_PATTERN_2) {
787 /* training pattern 2 for EQ */
788 /* Set CHANNEL_EQ_DONE and SYMBOL_LOCKED for Lane0_1 */
789 dpcd->data[DPCD_LANE0_1_STATUS] |= DPCD_LANES_EQ_DONE;
790 dpcd->data[DPCD_LANE0_1_STATUS] |= DPCD_SYMBOL_LOCKED;
791 /* Set CHANNEL_EQ_DONE and SYMBOL_LOCKED for Lane2_3 */
792 dpcd->data[DPCD_LANE2_3_STATUS] |= DPCD_LANES_EQ_DONE;
793 dpcd->data[DPCD_LANE2_3_STATUS] |= DPCD_SYMBOL_LOCKED;
794 /* set INTERLANE_ALIGN_DONE */
795 dpcd->data[DPCD_LANE_ALIGN_STATUS_UPDATED] |=
796 DPCD_INTERLANE_ALIGN_DONE;
797 } else if ((t & DPCD_TRAINING_PATTERN_SET_MASK) ==
798 DPCD_LINK_TRAINING_DISABLED) {
799 /* finish link training */
800 /* set sink status as synchronized */
801 dpcd->data[DPCD_SINK_STATUS] = DPCD_SINK_IN_SYNC;
802 }
803}
804
805#define _REG_HSW_DP_AUX_CH_CTL(dp) \
806 ((dp) ? (_PCH_DPB_AUX_CH_CTL + ((dp)-1)*0x100) : 0x64010)
807
808#define _REG_SKL_DP_AUX_CH_CTL(dp) (0x64010 + (dp) * 0x100)
809
810#define OFFSET_TO_DP_AUX_PORT(offset) (((offset) & 0xF00) >> 8)
811
812#define dpy_is_valid_port(port) \
813 (((port) >= PORT_A) && ((port) < I915_MAX_PORTS))
814
815static int dp_aux_ch_ctl_mmio_write(struct intel_vgpu *vgpu,
816 unsigned int offset, void *p_data, unsigned int bytes)
817{
818 struct intel_vgpu_display *display = &vgpu->display;
819 int msg, addr, ctrl, op, len;
820 int port_index = OFFSET_TO_DP_AUX_PORT(offset);
821 struct intel_vgpu_dpcd_data *dpcd = NULL;
822 struct intel_vgpu_port *port = NULL;
823 u32 data;
824
825 if (!dpy_is_valid_port(port_index)) {
Tina Zhang695fbc02017-03-10 04:26:53 -0500826 gvt_vgpu_err("Unsupported DP port access!\n");
Zhi Wang04d348a2016-04-25 18:28:56 -0400827 return 0;
828 }
829
830 write_vreg(vgpu, offset, p_data, bytes);
831 data = vgpu_vreg(vgpu, offset);
832
Xu Hane3476c02017-03-29 10:13:59 +0800833 if ((IS_SKYLAKE(vgpu->gvt->dev_priv)
834 || IS_KABYLAKE(vgpu->gvt->dev_priv))
835 && offset != _REG_SKL_DP_AUX_CH_CTL(port_index)) {
Zhi Wang04d348a2016-04-25 18:28:56 -0400836 /* SKL DPB/C/D aux ctl register changed */
837 return 0;
838 } else if (IS_BROADWELL(vgpu->gvt->dev_priv) &&
839 offset != _REG_HSW_DP_AUX_CH_CTL(port_index)) {
840 /* write to the data registers */
841 return 0;
842 }
843
844 if (!(data & DP_AUX_CH_CTL_SEND_BUSY)) {
845 /* just want to clear the sticky bits */
846 vgpu_vreg(vgpu, offset) = 0;
847 return 0;
848 }
849
850 port = &display->ports[port_index];
851 dpcd = port->dpcd;
852
853 /* read out message from DATA1 register */
854 msg = vgpu_vreg(vgpu, offset + 4);
855 addr = (msg >> 8) & 0xffff;
856 ctrl = (msg >> 24) & 0xff;
857 len = msg & 0xff;
858 op = ctrl >> 4;
859
860 if (op == GVT_AUX_NATIVE_WRITE) {
861 int t;
862 uint8_t buf[16];
863
864 if ((addr + len + 1) >= DPCD_SIZE) {
865 /*
866 * Write request exceeds what we supported,
867 * DCPD spec: When a Source Device is writing a DPCD
868 * address not supported by the Sink Device, the Sink
869 * Device shall reply with AUX NACK and “M” equal to
870 * zero.
871 */
872
873 /* NAK the write */
874 vgpu_vreg(vgpu, offset + 4) = AUX_NATIVE_REPLY_NAK;
875 dp_aux_ch_ctl_trans_done(vgpu, data, offset, 2, true);
876 return 0;
877 }
878
879 /*
880 * Write request format: (command + address) occupies
881 * 3 bytes, followed by (len + 1) bytes of data.
882 */
883 if (WARN_ON((len + 4) > AUX_BURST_SIZE))
884 return -EINVAL;
885
886 /* unpack data from vreg to buf */
887 for (t = 0; t < 4; t++) {
888 u32 r = vgpu_vreg(vgpu, offset + 8 + t * 4);
889
890 buf[t * 4] = (r >> 24) & 0xff;
891 buf[t * 4 + 1] = (r >> 16) & 0xff;
892 buf[t * 4 + 2] = (r >> 8) & 0xff;
893 buf[t * 4 + 3] = r & 0xff;
894 }
895
896 /* write to virtual DPCD */
897 if (dpcd && dpcd->data_valid) {
898 for (t = 0; t <= len; t++) {
899 int p = addr + t;
900
901 dpcd->data[p] = buf[t];
902 /* check for link training */
903 if (p == DPCD_TRAINING_PATTERN_SET)
904 dp_aux_ch_ctl_link_training(dpcd,
905 buf[t]);
906 }
907 }
908
909 /* ACK the write */
910 vgpu_vreg(vgpu, offset + 4) = 0;
911 dp_aux_ch_ctl_trans_done(vgpu, data, offset, 1,
912 dpcd && dpcd->data_valid);
913 return 0;
914 }
915
916 if (op == GVT_AUX_NATIVE_READ) {
917 int idx, i, ret = 0;
918
919 if ((addr + len + 1) >= DPCD_SIZE) {
920 /*
921 * read request exceeds what we supported
922 * DPCD spec: A Sink Device receiving a Native AUX CH
923 * read request for an unsupported DPCD address must
924 * reply with an AUX ACK and read data set equal to
925 * zero instead of replying with AUX NACK.
926 */
927
928 /* ACK the READ*/
929 vgpu_vreg(vgpu, offset + 4) = 0;
930 vgpu_vreg(vgpu, offset + 8) = 0;
931 vgpu_vreg(vgpu, offset + 12) = 0;
932 vgpu_vreg(vgpu, offset + 16) = 0;
933 vgpu_vreg(vgpu, offset + 20) = 0;
934
935 dp_aux_ch_ctl_trans_done(vgpu, data, offset, len + 2,
936 true);
937 return 0;
938 }
939
940 for (idx = 1; idx <= 5; idx++) {
941 /* clear the data registers */
942 vgpu_vreg(vgpu, offset + 4 * idx) = 0;
943 }
944
945 /*
946 * Read reply format: ACK (1 byte) plus (len + 1) bytes of data.
947 */
948 if (WARN_ON((len + 2) > AUX_BURST_SIZE))
949 return -EINVAL;
950
951 /* read from virtual DPCD to vreg */
952 /* first 4 bytes: [ACK][addr][addr+1][addr+2] */
953 if (dpcd && dpcd->data_valid) {
954 for (i = 1; i <= (len + 1); i++) {
955 int t;
956
957 t = dpcd->data[addr + i - 1];
958 t <<= (24 - 8 * (i % 4));
959 ret |= t;
960
961 if ((i % 4 == 3) || (i == (len + 1))) {
962 vgpu_vreg(vgpu, offset +
963 (i / 4 + 1) * 4) = ret;
964 ret = 0;
965 }
966 }
967 }
968 dp_aux_ch_ctl_trans_done(vgpu, data, offset, len + 2,
969 dpcd && dpcd->data_valid);
970 return 0;
971 }
972
973 /* i2c transaction starts */
974 intel_gvt_i2c_handle_aux_ch_write(vgpu, port_index, offset, p_data);
975
976 if (data & DP_AUX_CH_CTL_INTERRUPT)
977 trigger_aux_channel_interrupt(vgpu, offset);
978 return 0;
979}
980
Pei Zhang975629c2017-03-20 23:49:19 +0800981static int mbctl_write(struct intel_vgpu *vgpu, unsigned int offset,
982 void *p_data, unsigned int bytes)
983{
984 *(u32 *)p_data &= (~GEN6_MBCTL_ENABLE_BOOT_FETCH);
985 write_vreg(vgpu, offset, p_data, bytes);
986 return 0;
987}
988
Zhi Wang04d348a2016-04-25 18:28:56 -0400989static int vga_control_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
990 void *p_data, unsigned int bytes)
991{
992 bool vga_disable;
993
994 write_vreg(vgpu, offset, p_data, bytes);
995 vga_disable = vgpu_vreg(vgpu, offset) & VGA_DISP_DISABLE;
996
997 gvt_dbg_core("vgpu%d: %s VGA mode\n", vgpu->id,
998 vga_disable ? "Disable" : "Enable");
999 return 0;
1000}
1001
1002static u32 read_virtual_sbi_register(struct intel_vgpu *vgpu,
1003 unsigned int sbi_offset)
1004{
1005 struct intel_vgpu_display *display = &vgpu->display;
1006 int num = display->sbi.number;
1007 int i;
1008
1009 for (i = 0; i < num; ++i)
1010 if (display->sbi.registers[i].offset == sbi_offset)
1011 break;
1012
1013 if (i == num)
1014 return 0;
1015
1016 return display->sbi.registers[i].value;
1017}
1018
1019static void write_virtual_sbi_register(struct intel_vgpu *vgpu,
1020 unsigned int offset, u32 value)
1021{
1022 struct intel_vgpu_display *display = &vgpu->display;
1023 int num = display->sbi.number;
1024 int i;
1025
1026 for (i = 0; i < num; ++i) {
1027 if (display->sbi.registers[i].offset == offset)
1028 break;
1029 }
1030
1031 if (i == num) {
1032 if (num == SBI_REG_MAX) {
Tina Zhang695fbc02017-03-10 04:26:53 -05001033 gvt_vgpu_err("SBI caching meets maximum limits\n");
Zhi Wang04d348a2016-04-25 18:28:56 -04001034 return;
1035 }
1036 display->sbi.number++;
1037 }
1038
1039 display->sbi.registers[i].offset = offset;
1040 display->sbi.registers[i].value = value;
1041}
1042
1043static int sbi_data_mmio_read(struct intel_vgpu *vgpu, unsigned int offset,
1044 void *p_data, unsigned int bytes)
1045{
1046 if (((vgpu_vreg(vgpu, SBI_CTL_STAT) & SBI_OPCODE_MASK) >>
1047 SBI_OPCODE_SHIFT) == SBI_CMD_CRRD) {
1048 unsigned int sbi_offset = (vgpu_vreg(vgpu, SBI_ADDR) &
1049 SBI_ADDR_OFFSET_MASK) >> SBI_ADDR_OFFSET_SHIFT;
1050 vgpu_vreg(vgpu, offset) = read_virtual_sbi_register(vgpu,
1051 sbi_offset);
1052 }
1053 read_vreg(vgpu, offset, p_data, bytes);
1054 return 0;
1055}
1056
Nicolas Iooss3e70c5d2016-12-26 14:52:23 +01001057static int sbi_ctl_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
Zhi Wang04d348a2016-04-25 18:28:56 -04001058 void *p_data, unsigned int bytes)
1059{
1060 u32 data;
1061
1062 write_vreg(vgpu, offset, p_data, bytes);
1063 data = vgpu_vreg(vgpu, offset);
1064
1065 data &= ~(SBI_STAT_MASK << SBI_STAT_SHIFT);
1066 data |= SBI_READY;
1067
1068 data &= ~(SBI_RESPONSE_MASK << SBI_RESPONSE_SHIFT);
1069 data |= SBI_RESPONSE_SUCCESS;
1070
1071 vgpu_vreg(vgpu, offset) = data;
1072
1073 if (((vgpu_vreg(vgpu, SBI_CTL_STAT) & SBI_OPCODE_MASK) >>
1074 SBI_OPCODE_SHIFT) == SBI_CMD_CRWR) {
1075 unsigned int sbi_offset = (vgpu_vreg(vgpu, SBI_ADDR) &
1076 SBI_ADDR_OFFSET_MASK) >> SBI_ADDR_OFFSET_SHIFT;
1077
1078 write_virtual_sbi_register(vgpu, sbi_offset,
1079 vgpu_vreg(vgpu, SBI_DATA));
1080 }
1081 return 0;
1082}
1083
Zhi Wange39c5ad2016-09-02 13:33:29 +08001084#define _vgtif_reg(x) \
1085 (VGT_PVINFO_PAGE + offsetof(struct vgt_if, x))
1086
1087static int pvinfo_mmio_read(struct intel_vgpu *vgpu, unsigned int offset,
1088 void *p_data, unsigned int bytes)
1089{
1090 bool invalid_read = false;
1091
1092 read_vreg(vgpu, offset, p_data, bytes);
1093
1094 switch (offset) {
1095 case _vgtif_reg(magic) ... _vgtif_reg(vgt_id):
1096 if (offset + bytes > _vgtif_reg(vgt_id) + 4)
1097 invalid_read = true;
1098 break;
1099 case _vgtif_reg(avail_rs.mappable_gmadr.base) ...
1100 _vgtif_reg(avail_rs.fence_num):
1101 if (offset + bytes >
1102 _vgtif_reg(avail_rs.fence_num) + 4)
1103 invalid_read = true;
1104 break;
1105 case 0x78010: /* vgt_caps */
1106 case 0x7881c:
1107 break;
1108 default:
1109 invalid_read = true;
1110 break;
1111 }
1112 if (invalid_read)
Tina Zhang695fbc02017-03-10 04:26:53 -05001113 gvt_vgpu_err("invalid pvinfo read: [%x:%x] = %x\n",
Zhi Wange39c5ad2016-09-02 13:33:29 +08001114 offset, bytes, *(u32 *)p_data);
Min Hefd64be62017-02-17 15:02:36 +08001115 vgpu->pv_notified = true;
Zhi Wange39c5ad2016-09-02 13:33:29 +08001116 return 0;
1117}
1118
1119static int handle_g2v_notification(struct intel_vgpu *vgpu, int notification)
1120{
1121 int ret = 0;
1122
1123 switch (notification) {
1124 case VGT_G2V_PPGTT_L3_PAGE_TABLE_CREATE:
1125 ret = intel_vgpu_g2v_create_ppgtt_mm(vgpu, 3);
1126 break;
1127 case VGT_G2V_PPGTT_L3_PAGE_TABLE_DESTROY:
1128 ret = intel_vgpu_g2v_destroy_ppgtt_mm(vgpu, 3);
1129 break;
1130 case VGT_G2V_PPGTT_L4_PAGE_TABLE_CREATE:
1131 ret = intel_vgpu_g2v_create_ppgtt_mm(vgpu, 4);
1132 break;
1133 case VGT_G2V_PPGTT_L4_PAGE_TABLE_DESTROY:
1134 ret = intel_vgpu_g2v_destroy_ppgtt_mm(vgpu, 4);
1135 break;
1136 case VGT_G2V_EXECLIST_CONTEXT_CREATE:
1137 case VGT_G2V_EXECLIST_CONTEXT_DESTROY:
1138 case 1: /* Remove this in guest driver. */
1139 break;
1140 default:
Tina Zhang695fbc02017-03-10 04:26:53 -05001141 gvt_vgpu_err("Invalid PV notification %d\n", notification);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001142 }
1143 return ret;
1144}
1145
Zhi Wang04d348a2016-04-25 18:28:56 -04001146static int send_display_ready_uevent(struct intel_vgpu *vgpu, int ready)
1147{
1148 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
1149 struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj;
1150 char *env[3] = {NULL, NULL, NULL};
1151 char vmid_str[20];
1152 char display_ready_str[20];
1153
Takashi Iwaid8e9b2b2017-02-20 14:58:25 +01001154 snprintf(display_ready_str, 20, "GVT_DISPLAY_READY=%d", ready);
Zhi Wang04d348a2016-04-25 18:28:56 -04001155 env[0] = display_ready_str;
1156
1157 snprintf(vmid_str, 20, "VMID=%d", vgpu->id);
1158 env[1] = vmid_str;
1159
1160 return kobject_uevent_env(kobj, KOBJ_ADD, env);
1161}
1162
Zhi Wange39c5ad2016-09-02 13:33:29 +08001163static int pvinfo_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
1164 void *p_data, unsigned int bytes)
1165{
1166 u32 data;
1167 int ret;
1168
1169 write_vreg(vgpu, offset, p_data, bytes);
1170 data = vgpu_vreg(vgpu, offset);
1171
1172 switch (offset) {
1173 case _vgtif_reg(display_ready):
Zhi Wang04d348a2016-04-25 18:28:56 -04001174 send_display_ready_uevent(vgpu, data ? 1 : 0);
1175 break;
Zhi Wange39c5ad2016-09-02 13:33:29 +08001176 case _vgtif_reg(g2v_notify):
1177 ret = handle_g2v_notification(vgpu, data);
1178 break;
1179 /* add xhot and yhot to handled list to avoid error log */
1180 case 0x78830:
1181 case 0x78834:
1182 case _vgtif_reg(pdp[0].lo):
1183 case _vgtif_reg(pdp[0].hi):
1184 case _vgtif_reg(pdp[1].lo):
1185 case _vgtif_reg(pdp[1].hi):
1186 case _vgtif_reg(pdp[2].lo):
1187 case _vgtif_reg(pdp[2].hi):
1188 case _vgtif_reg(pdp[3].lo):
1189 case _vgtif_reg(pdp[3].hi):
1190 case _vgtif_reg(execlist_context_descriptor_lo):
1191 case _vgtif_reg(execlist_context_descriptor_hi):
1192 break;
Min Hea33fc7a2017-02-17 16:42:38 +08001193 case _vgtif_reg(rsv5[0])..._vgtif_reg(rsv5[3]):
1194 enter_failsafe_mode(vgpu, GVT_FAILSAFE_INSUFFICIENT_RESOURCE);
1195 break;
Zhi Wange39c5ad2016-09-02 13:33:29 +08001196 default:
Tina Zhang695fbc02017-03-10 04:26:53 -05001197 gvt_vgpu_err("invalid pvinfo write offset %x bytes %x data %x\n",
Zhi Wange39c5ad2016-09-02 13:33:29 +08001198 offset, bytes, data);
1199 break;
1200 }
1201 return 0;
1202}
1203
Zhi Wang04d348a2016-04-25 18:28:56 -04001204static int pf_write(struct intel_vgpu *vgpu,
1205 unsigned int offset, void *p_data, unsigned int bytes)
1206{
1207 u32 val = *(u32 *)p_data;
1208
1209 if ((offset == _PS_1A_CTRL || offset == _PS_2A_CTRL ||
1210 offset == _PS_1B_CTRL || offset == _PS_2B_CTRL ||
1211 offset == _PS_1C_CTRL) && (val & PS_PLANE_SEL_MASK) != 0) {
1212 WARN_ONCE(true, "VM(%d): guest is trying to scaling a plane\n",
1213 vgpu->id);
1214 return 0;
1215 }
1216
1217 return intel_vgpu_default_mmio_write(vgpu, offset, p_data, bytes);
1218}
1219
1220static int power_well_ctl_mmio_write(struct intel_vgpu *vgpu,
1221 unsigned int offset, void *p_data, unsigned int bytes)
1222{
1223 write_vreg(vgpu, offset, p_data, bytes);
1224
Imre Deak1af474f2017-07-06 17:40:34 +03001225 if (vgpu_vreg(vgpu, offset) & HSW_PWR_WELL_CTL_REQ(HSW_DISP_PW_GLOBAL))
1226 vgpu_vreg(vgpu, offset) |=
1227 HSW_PWR_WELL_CTL_STATE(HSW_DISP_PW_GLOBAL);
Zhi Wang04d348a2016-04-25 18:28:56 -04001228 else
Imre Deak1af474f2017-07-06 17:40:34 +03001229 vgpu_vreg(vgpu, offset) &=
1230 ~HSW_PWR_WELL_CTL_STATE(HSW_DISP_PW_GLOBAL);
Zhi Wang04d348a2016-04-25 18:28:56 -04001231 return 0;
1232}
1233
Zhi Wange39c5ad2016-09-02 13:33:29 +08001234static int fpga_dbg_mmio_write(struct intel_vgpu *vgpu,
1235 unsigned int offset, void *p_data, unsigned int bytes)
1236{
1237 write_vreg(vgpu, offset, p_data, bytes);
1238
1239 if (vgpu_vreg(vgpu, offset) & FPGA_DBG_RM_NOCLAIM)
1240 vgpu_vreg(vgpu, offset) &= ~FPGA_DBG_RM_NOCLAIM;
1241 return 0;
1242}
1243
1244static int dma_ctrl_write(struct intel_vgpu *vgpu, unsigned int offset,
1245 void *p_data, unsigned int bytes)
1246{
Ping Gao5f399f12016-10-27 14:46:40 +08001247 u32 mode;
1248
1249 write_vreg(vgpu, offset, p_data, bytes);
1250 mode = vgpu_vreg(vgpu, offset);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001251
1252 if (GFX_MODE_BIT_SET_IN_MASK(mode, START_DMA)) {
Colin Ian King7f48d0b2017-04-25 10:05:12 +01001253 WARN_ONCE(1, "VM(%d): iGVT-g doesn't support GuC\n",
Zhi Wange39c5ad2016-09-02 13:33:29 +08001254 vgpu->id);
1255 return 0;
1256 }
1257
1258 return 0;
1259}
1260
1261static int gen9_trtte_write(struct intel_vgpu *vgpu, unsigned int offset,
1262 void *p_data, unsigned int bytes)
1263{
1264 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
1265 u32 trtte = *(u32 *)p_data;
1266
1267 if ((trtte & 1) && (trtte & (1 << 1)) == 0) {
1268 WARN(1, "VM(%d): Use physical address for TRTT!\n",
1269 vgpu->id);
1270 return -EINVAL;
1271 }
1272 write_vreg(vgpu, offset, p_data, bytes);
1273 /* TRTTE is not per-context */
Chuanxiao Dong9b7bd652017-06-02 15:34:23 +08001274
1275 mmio_hw_access_pre(dev_priv);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001276 I915_WRITE(_MMIO(offset), vgpu_vreg(vgpu, offset));
Chuanxiao Dong9b7bd652017-06-02 15:34:23 +08001277 mmio_hw_access_post(dev_priv);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001278
1279 return 0;
1280}
1281
1282static int gen9_trtt_chicken_write(struct intel_vgpu *vgpu, unsigned int offset,
1283 void *p_data, unsigned int bytes)
1284{
1285 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
1286 u32 val = *(u32 *)p_data;
1287
1288 if (val & 1) {
1289 /* unblock hw logic */
Chuanxiao Dong9b7bd652017-06-02 15:34:23 +08001290 mmio_hw_access_pre(dev_priv);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001291 I915_WRITE(_MMIO(offset), val);
Chuanxiao Dong9b7bd652017-06-02 15:34:23 +08001292 mmio_hw_access_post(dev_priv);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001293 }
1294 write_vreg(vgpu, offset, p_data, bytes);
1295 return 0;
1296}
1297
Zhi Wang04d348a2016-04-25 18:28:56 -04001298static int dpll_status_read(struct intel_vgpu *vgpu, unsigned int offset,
1299 void *p_data, unsigned int bytes)
1300{
1301 u32 v = 0;
1302
1303 if (vgpu_vreg(vgpu, 0x46010) & (1 << 31))
1304 v |= (1 << 0);
1305
1306 if (vgpu_vreg(vgpu, 0x46014) & (1 << 31))
1307 v |= (1 << 8);
1308
1309 if (vgpu_vreg(vgpu, 0x46040) & (1 << 31))
1310 v |= (1 << 16);
1311
1312 if (vgpu_vreg(vgpu, 0x46060) & (1 << 31))
1313 v |= (1 << 24);
1314
1315 vgpu_vreg(vgpu, offset) = v;
1316
1317 return intel_vgpu_default_mmio_read(vgpu, offset, p_data, bytes);
1318}
1319
1320static int mailbox_write(struct intel_vgpu *vgpu, unsigned int offset,
1321 void *p_data, unsigned int bytes)
1322{
1323 u32 value = *(u32 *)p_data;
1324 u32 cmd = value & 0xff;
1325 u32 *data0 = &vgpu_vreg(vgpu, GEN6_PCODE_DATA);
1326
1327 switch (cmd) {
Weinan Li8bcd7c12017-02-24 17:07:38 +08001328 case GEN9_PCODE_READ_MEM_LATENCY:
Xu Hane3476c02017-03-29 10:13:59 +08001329 if (IS_SKYLAKE(vgpu->gvt->dev_priv)
1330 || IS_KABYLAKE(vgpu->gvt->dev_priv)) {
Weinan Li8bcd7c12017-02-24 17:07:38 +08001331 /**
1332 * "Read memory latency" command on gen9.
1333 * Below memory latency values are read
1334 * from skylake platform.
1335 */
1336 if (!*data0)
1337 *data0 = 0x1e1a1100;
1338 else
1339 *data0 = 0x61514b3d;
1340 }
Zhi Wang04d348a2016-04-25 18:28:56 -04001341 break;
Weinan Lid8a355b2017-02-22 11:03:24 +08001342 case SKL_PCODE_CDCLK_CONTROL:
Xu Hane3476c02017-03-29 10:13:59 +08001343 if (IS_SKYLAKE(vgpu->gvt->dev_priv)
1344 || IS_KABYLAKE(vgpu->gvt->dev_priv))
Weinan Li8bcd7c12017-02-24 17:07:38 +08001345 *data0 = SKL_CDCLK_READY_FOR_CHANGE;
Weinan Lid8a355b2017-02-22 11:03:24 +08001346 break;
Weinan Li8bcd7c12017-02-24 17:07:38 +08001347 case GEN6_PCODE_READ_RC6VIDS:
Zhi Wang04d348a2016-04-25 18:28:56 -04001348 *data0 |= 0x1;
1349 break;
1350 }
1351
1352 gvt_dbg_core("VM(%d) write %x to mailbox, return data0 %x\n",
1353 vgpu->id, value, *data0);
Weinan Lid8a355b2017-02-22 11:03:24 +08001354 /**
1355 * PCODE_READY clear means ready for pcode read/write,
1356 * PCODE_ERROR_MASK clear means no error happened. In GVT-g we
1357 * always emulate as pcode read/write success and ready for access
1358 * anytime, since we don't touch real physical registers here.
1359 */
1360 value &= ~(GEN6_PCODE_READY | GEN6_PCODE_ERROR_MASK);
Zhi Wang04d348a2016-04-25 18:28:56 -04001361 return intel_vgpu_default_mmio_write(vgpu, offset, &value, bytes);
1362}
1363
1364static int skl_power_well_ctl_write(struct intel_vgpu *vgpu,
1365 unsigned int offset, void *p_data, unsigned int bytes)
1366{
1367 u32 v = *(u32 *)p_data;
1368
1369 v &= (1 << 31) | (1 << 29) | (1 << 9) |
1370 (1 << 7) | (1 << 5) | (1 << 3) | (1 << 1);
1371 v |= (v >> 1);
1372
1373 return intel_vgpu_default_mmio_write(vgpu, offset, &v, bytes);
1374}
1375
1376static int skl_misc_ctl_write(struct intel_vgpu *vgpu, unsigned int offset,
1377 void *p_data, unsigned int bytes)
1378{
1379 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
Chuanxiao Dong1999f102017-05-17 15:49:01 +08001380 u32 v = *(u32 *)p_data;
1381
1382 if (!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv))
1383 return intel_vgpu_default_mmio_write(vgpu,
1384 offset, p_data, bytes);
Zhi Wang04d348a2016-04-25 18:28:56 -04001385
1386 switch (offset) {
1387 case 0x4ddc:
Chuanxiao Dong1999f102017-05-17 15:49:01 +08001388 /* bypass WaCompressedResourceSamplerPbeMediaNewHashMode */
1389 vgpu_vreg(vgpu, offset) = v & ~(1 << 31);
Zhi Wang04d348a2016-04-25 18:28:56 -04001390 break;
1391 case 0x42080:
Chuanxiao Dong1999f102017-05-17 15:49:01 +08001392 /* bypass WaCompressedResourceDisplayNewHashMode */
1393 vgpu_vreg(vgpu, offset) = v & ~(1 << 15);
1394 break;
1395 case 0xe194:
1396 /* bypass WaCompressedResourceSamplerPbeMediaNewHashMode */
1397 vgpu_vreg(vgpu, offset) = v & ~(1 << 8);
1398 break;
1399 case 0x7014:
1400 /* bypass WaCompressedResourceSamplerPbeMediaNewHashMode */
1401 vgpu_vreg(vgpu, offset) = v & ~(1 << 13);
Zhi Wang04d348a2016-04-25 18:28:56 -04001402 break;
1403 default:
1404 return -EINVAL;
1405 }
1406
Zhi Wang04d348a2016-04-25 18:28:56 -04001407 return 0;
1408}
1409
1410static int skl_lcpll_write(struct intel_vgpu *vgpu, unsigned int offset,
1411 void *p_data, unsigned int bytes)
1412{
1413 u32 v = *(u32 *)p_data;
1414
1415 /* other bits are MBZ. */
1416 v &= (1 << 31) | (1 << 30);
1417 v & (1 << 31) ? (v |= (1 << 30)) : (v &= ~(1 << 30));
1418
1419 vgpu_vreg(vgpu, offset) = v;
1420
1421 return 0;
1422}
1423
1424static int ring_timestamp_mmio_read(struct intel_vgpu *vgpu,
1425 unsigned int offset, void *p_data, unsigned int bytes)
1426{
1427 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
1428
Chuanxiao Dong9b7bd652017-06-02 15:34:23 +08001429 mmio_hw_access_pre(dev_priv);
Zhi Wang04d348a2016-04-25 18:28:56 -04001430 vgpu_vreg(vgpu, offset) = I915_READ(_MMIO(offset));
Chuanxiao Dong9b7bd652017-06-02 15:34:23 +08001431 mmio_hw_access_post(dev_priv);
Zhi Wang04d348a2016-04-25 18:28:56 -04001432 return intel_vgpu_default_mmio_read(vgpu, offset, p_data, bytes);
1433}
1434
Weinan Li23ce0592017-05-19 23:48:34 +08001435static int instdone_mmio_read(struct intel_vgpu *vgpu,
1436 unsigned int offset, void *p_data, unsigned int bytes)
1437{
1438 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
1439
Chuanxiao Dong9b7bd652017-06-02 15:34:23 +08001440 mmio_hw_access_pre(dev_priv);
Weinan Li23ce0592017-05-19 23:48:34 +08001441 vgpu_vreg(vgpu, offset) = I915_READ(_MMIO(offset));
Chuanxiao Dong9b7bd652017-06-02 15:34:23 +08001442 mmio_hw_access_post(dev_priv);
Zhi Wang12d14cc2016-08-30 11:06:17 +08001443 return intel_vgpu_default_mmio_read(vgpu, offset, p_data, bytes);
1444}
1445
Zhi Wang28c4c6c2016-05-01 05:22:47 -04001446static int elsp_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
1447 void *p_data, unsigned int bytes)
1448{
1449 int ring_id = render_mmio_to_ring_id(vgpu->gvt, offset);
1450 struct intel_vgpu_execlist *execlist;
1451 u32 data = *(u32 *)p_data;
Bing Niu6fb50822016-10-31 17:35:12 +08001452 int ret = 0;
Zhi Wang28c4c6c2016-05-01 05:22:47 -04001453
Zhenyu Wang0fac21e2016-10-20 13:30:33 +08001454 if (WARN_ON(ring_id < 0 || ring_id > I915_NUM_ENGINES - 1))
Zhi Wang28c4c6c2016-05-01 05:22:47 -04001455 return -EINVAL;
1456
1457 execlist = &vgpu->execlist[ring_id];
1458
1459 execlist->elsp_dwords.data[execlist->elsp_dwords.index] = data;
Bing Niu6fb50822016-10-31 17:35:12 +08001460 if (execlist->elsp_dwords.index == 3) {
Zhi Wang28c4c6c2016-05-01 05:22:47 -04001461 ret = intel_vgpu_submit_execlist(vgpu, ring_id);
Bing Niu6fb50822016-10-31 17:35:12 +08001462 if(ret)
Tina Zhang695fbc02017-03-10 04:26:53 -05001463 gvt_vgpu_err("fail submit workload on ring %d\n",
1464 ring_id);
Bing Niu6fb50822016-10-31 17:35:12 +08001465 }
Zhi Wang28c4c6c2016-05-01 05:22:47 -04001466
1467 ++execlist->elsp_dwords.index;
1468 execlist->elsp_dwords.index &= 0x3;
Bing Niu6fb50822016-10-31 17:35:12 +08001469 return ret;
Zhi Wang28c4c6c2016-05-01 05:22:47 -04001470}
1471
Zhi Wang4b639602016-05-01 17:09:58 -04001472static int ring_mode_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
1473 void *p_data, unsigned int bytes)
1474{
1475 u32 data = *(u32 *)p_data;
1476 int ring_id = render_mmio_to_ring_id(vgpu->gvt, offset);
1477 bool enable_execlist;
1478
1479 write_vreg(vgpu, offset, p_data, bytes);
Min Hefd64be62017-02-17 15:02:36 +08001480
1481 /* when PPGTT mode enabled, we will check if guest has called
1482 * pvinfo, if not, we will treat this guest as non-gvtg-aware
1483 * guest, and stop emulating its cfg space, mmio, gtt, etc.
1484 */
1485 if (((data & _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE)) ||
1486 (data & _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE)))
1487 && !vgpu->pv_notified) {
1488 enter_failsafe_mode(vgpu, GVT_FAILSAFE_UNSUPPORTED_GUEST);
1489 return 0;
1490 }
Zhi Wang4b639602016-05-01 17:09:58 -04001491 if ((data & _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE))
1492 || (data & _MASKED_BIT_DISABLE(GFX_RUN_LIST_ENABLE))) {
1493 enable_execlist = !!(data & GFX_RUN_LIST_ENABLE);
1494
1495 gvt_dbg_core("EXECLIST %s on ring %d\n",
1496 (enable_execlist ? "enabling" : "disabling"),
1497 ring_id);
1498
1499 if (enable_execlist)
1500 intel_vgpu_start_schedule(vgpu);
1501 }
1502 return 0;
1503}
1504
Zhi Wang17865712016-05-01 19:02:37 -04001505static int gvt_reg_tlb_control_handler(struct intel_vgpu *vgpu,
1506 unsigned int offset, void *p_data, unsigned int bytes)
1507{
Zhi Wang17865712016-05-01 19:02:37 -04001508 unsigned int id = 0;
1509
Ping Gaof24940e2016-10-27 14:37:41 +08001510 write_vreg(vgpu, offset, p_data, bytes);
Ping Gao4f3f1ae2016-11-10 15:27:20 +08001511 vgpu_vreg(vgpu, offset) = 0;
Ping Gaof24940e2016-10-27 14:37:41 +08001512
Zhi Wang17865712016-05-01 19:02:37 -04001513 switch (offset) {
1514 case 0x4260:
1515 id = RCS;
1516 break;
1517 case 0x4264:
1518 id = VCS;
1519 break;
1520 case 0x4268:
1521 id = VCS2;
1522 break;
1523 case 0x426c:
1524 id = BCS;
1525 break;
1526 case 0x4270:
1527 id = VECS;
1528 break;
1529 default:
Changbin Dua1201052016-12-27 13:24:52 +08001530 return -EINVAL;
Zhi Wang17865712016-05-01 19:02:37 -04001531 }
1532 set_bit(id, (void *)vgpu->tlb_handle_pending);
1533
Changbin Dua1201052016-12-27 13:24:52 +08001534 return 0;
Zhi Wang17865712016-05-01 19:02:37 -04001535}
1536
Du, Changbin2fb39fa2016-11-04 12:21:37 +08001537static int ring_reset_ctl_write(struct intel_vgpu *vgpu,
1538 unsigned int offset, void *p_data, unsigned int bytes)
1539{
1540 u32 data;
1541
1542 write_vreg(vgpu, offset, p_data, bytes);
1543 data = vgpu_vreg(vgpu, offset);
1544
1545 if (data & _MASKED_BIT_ENABLE(RESET_CTL_REQUEST_RESET))
1546 data |= RESET_CTL_READY_TO_RESET;
1547 else if (data & _MASKED_BIT_DISABLE(RESET_CTL_REQUEST_RESET))
1548 data &= ~RESET_CTL_READY_TO_RESET;
1549
1550 vgpu_vreg(vgpu, offset) = data;
1551 return 0;
1552}
1553
Zhi Wang12d14cc2016-08-30 11:06:17 +08001554#define MMIO_F(reg, s, f, am, rm, d, r, w) do { \
1555 ret = new_mmio_info(gvt, INTEL_GVT_MMIO_OFFSET(reg), \
1556 f, s, am, rm, d, r, w); \
1557 if (ret) \
1558 return ret; \
1559} while (0)
1560
1561#define MMIO_D(reg, d) \
1562 MMIO_F(reg, 4, 0, 0, 0, d, NULL, NULL)
1563
1564#define MMIO_DH(reg, d, r, w) \
1565 MMIO_F(reg, 4, 0, 0, 0, d, r, w)
1566
1567#define MMIO_DFH(reg, d, f, r, w) \
1568 MMIO_F(reg, 4, f, 0, 0, d, r, w)
1569
1570#define MMIO_GM(reg, d, r, w) \
1571 MMIO_F(reg, 4, F_GMADR, 0xFFFFF000, 0, d, r, w)
1572
Zhao Yan0aa52772017-02-28 15:39:25 +08001573#define MMIO_GM_RDR(reg, d, r, w) \
1574 MMIO_F(reg, 4, F_GMADR | F_CMD_ACCESS, 0xFFFFF000, 0, d, r, w)
1575
Zhi Wang12d14cc2016-08-30 11:06:17 +08001576#define MMIO_RO(reg, d, f, rm, r, w) \
1577 MMIO_F(reg, 4, F_RO | f, 0, rm, d, r, w)
1578
1579#define MMIO_RING_F(prefix, s, f, am, rm, d, r, w) do { \
1580 MMIO_F(prefix(RENDER_RING_BASE), s, f, am, rm, d, r, w); \
1581 MMIO_F(prefix(BLT_RING_BASE), s, f, am, rm, d, r, w); \
1582 MMIO_F(prefix(GEN6_BSD_RING_BASE), s, f, am, rm, d, r, w); \
1583 MMIO_F(prefix(VEBOX_RING_BASE), s, f, am, rm, d, r, w); \
1584} while (0)
1585
1586#define MMIO_RING_D(prefix, d) \
1587 MMIO_RING_F(prefix, 4, 0, 0, 0, d, NULL, NULL)
1588
1589#define MMIO_RING_DFH(prefix, d, f, r, w) \
1590 MMIO_RING_F(prefix, 4, f, 0, 0, d, r, w)
1591
1592#define MMIO_RING_GM(prefix, d, r, w) \
1593 MMIO_RING_F(prefix, 4, F_GMADR, 0xFFFF0000, 0, d, r, w)
1594
Zhao Yan0aa52772017-02-28 15:39:25 +08001595#define MMIO_RING_GM_RDR(prefix, d, r, w) \
1596 MMIO_RING_F(prefix, 4, F_GMADR | F_CMD_ACCESS, 0xFFFF0000, 0, d, r, w)
1597
Zhi Wang12d14cc2016-08-30 11:06:17 +08001598#define MMIO_RING_RO(prefix, d, f, rm, r, w) \
1599 MMIO_RING_F(prefix, 4, F_RO | f, 0, rm, d, r, w)
1600
1601static int init_generic_mmio_info(struct intel_gvt *gvt)
1602{
Zhi Wange39c5ad2016-09-02 13:33:29 +08001603 struct drm_i915_private *dev_priv = gvt->dev_priv;
Zhi Wang12d14cc2016-08-30 11:06:17 +08001604 int ret;
1605
Zhao Yan0aa52772017-02-28 15:39:25 +08001606 MMIO_RING_DFH(RING_IMR, D_ALL, F_CMD_ACCESS, NULL,
1607 intel_vgpu_reg_imr_handler);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001608
1609 MMIO_DFH(SDEIMR, D_ALL, 0, NULL, intel_vgpu_reg_imr_handler);
1610 MMIO_DFH(SDEIER, D_ALL, 0, NULL, intel_vgpu_reg_ier_handler);
1611 MMIO_DFH(SDEIIR, D_ALL, 0, NULL, intel_vgpu_reg_iir_handler);
1612 MMIO_D(SDEISR, D_ALL);
1613
Zhao Yan0aa52772017-02-28 15:39:25 +08001614 MMIO_RING_DFH(RING_HWSTAM, D_ALL, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001615
Zhao Yan0aa52772017-02-28 15:39:25 +08001616 MMIO_GM_RDR(RENDER_HWS_PGA_GEN7, D_ALL, NULL, NULL);
1617 MMIO_GM_RDR(BSD_HWS_PGA_GEN7, D_ALL, NULL, NULL);
1618 MMIO_GM_RDR(BLT_HWS_PGA_GEN7, D_ALL, NULL, NULL);
1619 MMIO_GM_RDR(VEBOX_HWS_PGA_GEN7, D_ALL, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001620
1621#define RING_REG(base) (base + 0x28)
Zhao Yan0aa52772017-02-28 15:39:25 +08001622 MMIO_RING_DFH(RING_REG, D_ALL, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001623#undef RING_REG
1624
1625#define RING_REG(base) (base + 0x134)
Zhao Yan0aa52772017-02-28 15:39:25 +08001626 MMIO_RING_DFH(RING_REG, D_ALL, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001627#undef RING_REG
1628
Weinan Li23ce0592017-05-19 23:48:34 +08001629#define RING_REG(base) (base + 0x6c)
1630 MMIO_RING_DFH(RING_REG, D_ALL, 0, instdone_mmio_read, NULL);
1631 MMIO_DH(RING_REG(GEN8_BSD2_RING_BASE), D_ALL, instdone_mmio_read, NULL);
1632#undef RING_REG
fred gaoa1dcba92017-05-25 15:32:27 +08001633 MMIO_DH(GEN7_SC_INSTDONE, D_BDW_PLUS, instdone_mmio_read, NULL);
Weinan Li23ce0592017-05-19 23:48:34 +08001634
Zhao Yan0aa52772017-02-28 15:39:25 +08001635 MMIO_GM_RDR(0x2148, D_ALL, NULL, NULL);
1636 MMIO_GM_RDR(CCID, D_ALL, NULL, NULL);
1637 MMIO_GM_RDR(0x12198, D_ALL, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001638 MMIO_D(GEN7_CXT_SIZE, D_ALL);
1639
Zhao Yan0aa52772017-02-28 15:39:25 +08001640 MMIO_RING_DFH(RING_TAIL, D_ALL, F_CMD_ACCESS, NULL, NULL);
1641 MMIO_RING_DFH(RING_HEAD, D_ALL, F_CMD_ACCESS, NULL, NULL);
1642 MMIO_RING_DFH(RING_CTL, D_ALL, F_CMD_ACCESS, NULL, NULL);
1643 MMIO_RING_DFH(RING_ACTHD, D_ALL, F_CMD_ACCESS, NULL, NULL);
1644 MMIO_RING_GM_RDR(RING_START, D_ALL, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001645
1646 /* RING MODE */
1647#define RING_REG(base) (base + 0x29c)
Zhao Yan0aa52772017-02-28 15:39:25 +08001648 MMIO_RING_DFH(RING_REG, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL,
1649 ring_mode_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001650#undef RING_REG
1651
Zhao Yan0aa52772017-02-28 15:39:25 +08001652 MMIO_RING_DFH(RING_MI_MODE, D_ALL, F_MODE_MASK | F_CMD_ACCESS,
1653 NULL, NULL);
Pei Zhang41bfab32017-02-24 16:03:28 +08001654 MMIO_RING_DFH(RING_INSTPM, D_ALL, F_MODE_MASK | F_CMD_ACCESS,
1655 NULL, NULL);
Zhi Wang04d348a2016-04-25 18:28:56 -04001656 MMIO_RING_DFH(RING_TIMESTAMP, D_ALL, F_CMD_ACCESS,
1657 ring_timestamp_mmio_read, NULL);
1658 MMIO_RING_DFH(RING_TIMESTAMP_UDW, D_ALL, F_CMD_ACCESS,
1659 ring_timestamp_mmio_read, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001660
Zhao Yan0aa52772017-02-28 15:39:25 +08001661 MMIO_DFH(GEN7_GT_MODE, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
1662 MMIO_DFH(CACHE_MODE_0_GEN7, D_ALL, F_MODE_MASK | F_CMD_ACCESS,
1663 NULL, NULL);
Ping Gaoa045fba2016-11-14 10:22:54 +08001664 MMIO_DFH(CACHE_MODE_1, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
Zhao Yan0aa52772017-02-28 15:39:25 +08001665 MMIO_DFH(CACHE_MODE_0, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
1666 MMIO_DFH(0x2124, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001667
Zhao Yan0aa52772017-02-28 15:39:25 +08001668 MMIO_DFH(0x20dc, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
1669 MMIO_DFH(_3D_CHICKEN3, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
1670 MMIO_DFH(0x2088, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
1671 MMIO_DFH(0x20e4, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
1672 MMIO_DFH(0x2470, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
1673 MMIO_DFH(GAM_ECOCHK, D_ALL, F_CMD_ACCESS, NULL, NULL);
1674 MMIO_DFH(GEN7_COMMON_SLICE_CHICKEN1, D_ALL, F_MODE_MASK | F_CMD_ACCESS,
1675 NULL, NULL);
Chuanxiao Dong1999f102017-05-17 15:49:01 +08001676 MMIO_DFH(COMMON_SLICE_CHICKEN2, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL,
1677 skl_misc_ctl_write);
Zhao Yan0aa52772017-02-28 15:39:25 +08001678 MMIO_DFH(0x9030, D_ALL, F_CMD_ACCESS, NULL, NULL);
1679 MMIO_DFH(0x20a0, D_ALL, F_CMD_ACCESS, NULL, NULL);
1680 MMIO_DFH(0x2420, D_ALL, F_CMD_ACCESS, NULL, NULL);
1681 MMIO_DFH(0x2430, D_ALL, F_CMD_ACCESS, NULL, NULL);
1682 MMIO_DFH(0x2434, D_ALL, F_CMD_ACCESS, NULL, NULL);
1683 MMIO_DFH(0x2438, D_ALL, F_CMD_ACCESS, NULL, NULL);
1684 MMIO_DFH(0x243c, D_ALL, F_CMD_ACCESS, NULL, NULL);
1685 MMIO_DFH(0x7018, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
Ping Gaoa045fba2016-11-14 10:22:54 +08001686 MMIO_DFH(HALF_SLICE_CHICKEN3, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
Pei Zhang187447a2017-02-21 21:58:14 +08001687 MMIO_DFH(GEN7_HALF_SLICE_CHICKEN1, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001688
1689 /* display */
1690 MMIO_F(0x60220, 0x20, 0, 0, 0, D_ALL, NULL, NULL);
1691 MMIO_D(0x602a0, D_ALL);
1692
1693 MMIO_D(0x65050, D_ALL);
1694 MMIO_D(0x650b4, D_ALL);
1695
1696 MMIO_D(0xc4040, D_ALL);
1697 MMIO_D(DERRMR, D_ALL);
1698
1699 MMIO_D(PIPEDSL(PIPE_A), D_ALL);
1700 MMIO_D(PIPEDSL(PIPE_B), D_ALL);
1701 MMIO_D(PIPEDSL(PIPE_C), D_ALL);
1702 MMIO_D(PIPEDSL(_PIPE_EDP), D_ALL);
1703
Zhi Wang04d348a2016-04-25 18:28:56 -04001704 MMIO_DH(PIPECONF(PIPE_A), D_ALL, NULL, pipeconf_mmio_write);
1705 MMIO_DH(PIPECONF(PIPE_B), D_ALL, NULL, pipeconf_mmio_write);
1706 MMIO_DH(PIPECONF(PIPE_C), D_ALL, NULL, pipeconf_mmio_write);
1707 MMIO_DH(PIPECONF(_PIPE_EDP), D_ALL, NULL, pipeconf_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001708
1709 MMIO_D(PIPESTAT(PIPE_A), D_ALL);
1710 MMIO_D(PIPESTAT(PIPE_B), D_ALL);
1711 MMIO_D(PIPESTAT(PIPE_C), D_ALL);
1712 MMIO_D(PIPESTAT(_PIPE_EDP), D_ALL);
1713
1714 MMIO_D(PIPE_FLIPCOUNT_G4X(PIPE_A), D_ALL);
1715 MMIO_D(PIPE_FLIPCOUNT_G4X(PIPE_B), D_ALL);
1716 MMIO_D(PIPE_FLIPCOUNT_G4X(PIPE_C), D_ALL);
1717 MMIO_D(PIPE_FLIPCOUNT_G4X(_PIPE_EDP), D_ALL);
1718
1719 MMIO_D(PIPE_FRMCOUNT_G4X(PIPE_A), D_ALL);
1720 MMIO_D(PIPE_FRMCOUNT_G4X(PIPE_B), D_ALL);
1721 MMIO_D(PIPE_FRMCOUNT_G4X(PIPE_C), D_ALL);
1722 MMIO_D(PIPE_FRMCOUNT_G4X(_PIPE_EDP), D_ALL);
1723
1724 MMIO_D(CURCNTR(PIPE_A), D_ALL);
1725 MMIO_D(CURCNTR(PIPE_B), D_ALL);
1726 MMIO_D(CURCNTR(PIPE_C), D_ALL);
1727
1728 MMIO_D(CURPOS(PIPE_A), D_ALL);
1729 MMIO_D(CURPOS(PIPE_B), D_ALL);
1730 MMIO_D(CURPOS(PIPE_C), D_ALL);
1731
1732 MMIO_D(CURBASE(PIPE_A), D_ALL);
1733 MMIO_D(CURBASE(PIPE_B), D_ALL);
1734 MMIO_D(CURBASE(PIPE_C), D_ALL);
1735
1736 MMIO_D(0x700ac, D_ALL);
1737 MMIO_D(0x710ac, D_ALL);
1738 MMIO_D(0x720ac, D_ALL);
1739
1740 MMIO_D(0x70090, D_ALL);
1741 MMIO_D(0x70094, D_ALL);
1742 MMIO_D(0x70098, D_ALL);
1743 MMIO_D(0x7009c, D_ALL);
1744
1745 MMIO_D(DSPCNTR(PIPE_A), D_ALL);
1746 MMIO_D(DSPADDR(PIPE_A), D_ALL);
1747 MMIO_D(DSPSTRIDE(PIPE_A), D_ALL);
1748 MMIO_D(DSPPOS(PIPE_A), D_ALL);
1749 MMIO_D(DSPSIZE(PIPE_A), D_ALL);
Zhi Wang04d348a2016-04-25 18:28:56 -04001750 MMIO_DH(DSPSURF(PIPE_A), D_ALL, NULL, pri_surf_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001751 MMIO_D(DSPOFFSET(PIPE_A), D_ALL);
1752 MMIO_D(DSPSURFLIVE(PIPE_A), D_ALL);
1753
1754 MMIO_D(DSPCNTR(PIPE_B), D_ALL);
1755 MMIO_D(DSPADDR(PIPE_B), D_ALL);
1756 MMIO_D(DSPSTRIDE(PIPE_B), D_ALL);
1757 MMIO_D(DSPPOS(PIPE_B), D_ALL);
1758 MMIO_D(DSPSIZE(PIPE_B), D_ALL);
Zhi Wang04d348a2016-04-25 18:28:56 -04001759 MMIO_DH(DSPSURF(PIPE_B), D_ALL, NULL, pri_surf_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001760 MMIO_D(DSPOFFSET(PIPE_B), D_ALL);
1761 MMIO_D(DSPSURFLIVE(PIPE_B), D_ALL);
1762
1763 MMIO_D(DSPCNTR(PIPE_C), D_ALL);
1764 MMIO_D(DSPADDR(PIPE_C), D_ALL);
1765 MMIO_D(DSPSTRIDE(PIPE_C), D_ALL);
1766 MMIO_D(DSPPOS(PIPE_C), D_ALL);
1767 MMIO_D(DSPSIZE(PIPE_C), D_ALL);
Zhi Wang04d348a2016-04-25 18:28:56 -04001768 MMIO_DH(DSPSURF(PIPE_C), D_ALL, NULL, pri_surf_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001769 MMIO_D(DSPOFFSET(PIPE_C), D_ALL);
1770 MMIO_D(DSPSURFLIVE(PIPE_C), D_ALL);
1771
1772 MMIO_D(SPRCTL(PIPE_A), D_ALL);
1773 MMIO_D(SPRLINOFF(PIPE_A), D_ALL);
1774 MMIO_D(SPRSTRIDE(PIPE_A), D_ALL);
1775 MMIO_D(SPRPOS(PIPE_A), D_ALL);
1776 MMIO_D(SPRSIZE(PIPE_A), D_ALL);
1777 MMIO_D(SPRKEYVAL(PIPE_A), D_ALL);
1778 MMIO_D(SPRKEYMSK(PIPE_A), D_ALL);
Zhi Wang04d348a2016-04-25 18:28:56 -04001779 MMIO_DH(SPRSURF(PIPE_A), D_ALL, NULL, spr_surf_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001780 MMIO_D(SPRKEYMAX(PIPE_A), D_ALL);
1781 MMIO_D(SPROFFSET(PIPE_A), D_ALL);
1782 MMIO_D(SPRSCALE(PIPE_A), D_ALL);
1783 MMIO_D(SPRSURFLIVE(PIPE_A), D_ALL);
1784
1785 MMIO_D(SPRCTL(PIPE_B), D_ALL);
1786 MMIO_D(SPRLINOFF(PIPE_B), D_ALL);
1787 MMIO_D(SPRSTRIDE(PIPE_B), D_ALL);
1788 MMIO_D(SPRPOS(PIPE_B), D_ALL);
1789 MMIO_D(SPRSIZE(PIPE_B), D_ALL);
1790 MMIO_D(SPRKEYVAL(PIPE_B), D_ALL);
1791 MMIO_D(SPRKEYMSK(PIPE_B), D_ALL);
Zhi Wang04d348a2016-04-25 18:28:56 -04001792 MMIO_DH(SPRSURF(PIPE_B), D_ALL, NULL, spr_surf_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001793 MMIO_D(SPRKEYMAX(PIPE_B), D_ALL);
1794 MMIO_D(SPROFFSET(PIPE_B), D_ALL);
1795 MMIO_D(SPRSCALE(PIPE_B), D_ALL);
1796 MMIO_D(SPRSURFLIVE(PIPE_B), D_ALL);
1797
1798 MMIO_D(SPRCTL(PIPE_C), D_ALL);
1799 MMIO_D(SPRLINOFF(PIPE_C), D_ALL);
1800 MMIO_D(SPRSTRIDE(PIPE_C), D_ALL);
1801 MMIO_D(SPRPOS(PIPE_C), D_ALL);
1802 MMIO_D(SPRSIZE(PIPE_C), D_ALL);
1803 MMIO_D(SPRKEYVAL(PIPE_C), D_ALL);
1804 MMIO_D(SPRKEYMSK(PIPE_C), D_ALL);
Zhi Wang04d348a2016-04-25 18:28:56 -04001805 MMIO_DH(SPRSURF(PIPE_C), D_ALL, NULL, spr_surf_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001806 MMIO_D(SPRKEYMAX(PIPE_C), D_ALL);
1807 MMIO_D(SPROFFSET(PIPE_C), D_ALL);
1808 MMIO_D(SPRSCALE(PIPE_C), D_ALL);
1809 MMIO_D(SPRSURFLIVE(PIPE_C), D_ALL);
1810
Zhi Wange39c5ad2016-09-02 13:33:29 +08001811 MMIO_D(HTOTAL(TRANSCODER_A), D_ALL);
1812 MMIO_D(HBLANK(TRANSCODER_A), D_ALL);
1813 MMIO_D(HSYNC(TRANSCODER_A), D_ALL);
1814 MMIO_D(VTOTAL(TRANSCODER_A), D_ALL);
1815 MMIO_D(VBLANK(TRANSCODER_A), D_ALL);
1816 MMIO_D(VSYNC(TRANSCODER_A), D_ALL);
1817 MMIO_D(BCLRPAT(TRANSCODER_A), D_ALL);
1818 MMIO_D(VSYNCSHIFT(TRANSCODER_A), D_ALL);
1819 MMIO_D(PIPESRC(TRANSCODER_A), D_ALL);
1820
1821 MMIO_D(HTOTAL(TRANSCODER_B), D_ALL);
1822 MMIO_D(HBLANK(TRANSCODER_B), D_ALL);
1823 MMIO_D(HSYNC(TRANSCODER_B), D_ALL);
1824 MMIO_D(VTOTAL(TRANSCODER_B), D_ALL);
1825 MMIO_D(VBLANK(TRANSCODER_B), D_ALL);
1826 MMIO_D(VSYNC(TRANSCODER_B), D_ALL);
1827 MMIO_D(BCLRPAT(TRANSCODER_B), D_ALL);
1828 MMIO_D(VSYNCSHIFT(TRANSCODER_B), D_ALL);
1829 MMIO_D(PIPESRC(TRANSCODER_B), D_ALL);
1830
1831 MMIO_D(HTOTAL(TRANSCODER_C), D_ALL);
1832 MMIO_D(HBLANK(TRANSCODER_C), D_ALL);
1833 MMIO_D(HSYNC(TRANSCODER_C), D_ALL);
1834 MMIO_D(VTOTAL(TRANSCODER_C), D_ALL);
1835 MMIO_D(VBLANK(TRANSCODER_C), D_ALL);
1836 MMIO_D(VSYNC(TRANSCODER_C), D_ALL);
1837 MMIO_D(BCLRPAT(TRANSCODER_C), D_ALL);
1838 MMIO_D(VSYNCSHIFT(TRANSCODER_C), D_ALL);
1839 MMIO_D(PIPESRC(TRANSCODER_C), D_ALL);
1840
1841 MMIO_D(HTOTAL(TRANSCODER_EDP), D_ALL);
1842 MMIO_D(HBLANK(TRANSCODER_EDP), D_ALL);
1843 MMIO_D(HSYNC(TRANSCODER_EDP), D_ALL);
1844 MMIO_D(VTOTAL(TRANSCODER_EDP), D_ALL);
1845 MMIO_D(VBLANK(TRANSCODER_EDP), D_ALL);
1846 MMIO_D(VSYNC(TRANSCODER_EDP), D_ALL);
1847 MMIO_D(BCLRPAT(TRANSCODER_EDP), D_ALL);
1848 MMIO_D(VSYNCSHIFT(TRANSCODER_EDP), D_ALL);
1849
1850 MMIO_D(PIPE_DATA_M1(TRANSCODER_A), D_ALL);
1851 MMIO_D(PIPE_DATA_N1(TRANSCODER_A), D_ALL);
1852 MMIO_D(PIPE_DATA_M2(TRANSCODER_A), D_ALL);
1853 MMIO_D(PIPE_DATA_N2(TRANSCODER_A), D_ALL);
1854 MMIO_D(PIPE_LINK_M1(TRANSCODER_A), D_ALL);
1855 MMIO_D(PIPE_LINK_N1(TRANSCODER_A), D_ALL);
1856 MMIO_D(PIPE_LINK_M2(TRANSCODER_A), D_ALL);
1857 MMIO_D(PIPE_LINK_N2(TRANSCODER_A), D_ALL);
1858
1859 MMIO_D(PIPE_DATA_M1(TRANSCODER_B), D_ALL);
1860 MMIO_D(PIPE_DATA_N1(TRANSCODER_B), D_ALL);
1861 MMIO_D(PIPE_DATA_M2(TRANSCODER_B), D_ALL);
1862 MMIO_D(PIPE_DATA_N2(TRANSCODER_B), D_ALL);
1863 MMIO_D(PIPE_LINK_M1(TRANSCODER_B), D_ALL);
1864 MMIO_D(PIPE_LINK_N1(TRANSCODER_B), D_ALL);
1865 MMIO_D(PIPE_LINK_M2(TRANSCODER_B), D_ALL);
1866 MMIO_D(PIPE_LINK_N2(TRANSCODER_B), D_ALL);
1867
1868 MMIO_D(PIPE_DATA_M1(TRANSCODER_C), D_ALL);
1869 MMIO_D(PIPE_DATA_N1(TRANSCODER_C), D_ALL);
1870 MMIO_D(PIPE_DATA_M2(TRANSCODER_C), D_ALL);
1871 MMIO_D(PIPE_DATA_N2(TRANSCODER_C), D_ALL);
1872 MMIO_D(PIPE_LINK_M1(TRANSCODER_C), D_ALL);
1873 MMIO_D(PIPE_LINK_N1(TRANSCODER_C), D_ALL);
1874 MMIO_D(PIPE_LINK_M2(TRANSCODER_C), D_ALL);
1875 MMIO_D(PIPE_LINK_N2(TRANSCODER_C), D_ALL);
1876
1877 MMIO_D(PIPE_DATA_M1(TRANSCODER_EDP), D_ALL);
1878 MMIO_D(PIPE_DATA_N1(TRANSCODER_EDP), D_ALL);
1879 MMIO_D(PIPE_DATA_M2(TRANSCODER_EDP), D_ALL);
1880 MMIO_D(PIPE_DATA_N2(TRANSCODER_EDP), D_ALL);
1881 MMIO_D(PIPE_LINK_M1(TRANSCODER_EDP), D_ALL);
1882 MMIO_D(PIPE_LINK_N1(TRANSCODER_EDP), D_ALL);
1883 MMIO_D(PIPE_LINK_M2(TRANSCODER_EDP), D_ALL);
1884 MMIO_D(PIPE_LINK_N2(TRANSCODER_EDP), D_ALL);
1885
1886 MMIO_D(PF_CTL(PIPE_A), D_ALL);
1887 MMIO_D(PF_WIN_SZ(PIPE_A), D_ALL);
1888 MMIO_D(PF_WIN_POS(PIPE_A), D_ALL);
1889 MMIO_D(PF_VSCALE(PIPE_A), D_ALL);
1890 MMIO_D(PF_HSCALE(PIPE_A), D_ALL);
1891
1892 MMIO_D(PF_CTL(PIPE_B), D_ALL);
1893 MMIO_D(PF_WIN_SZ(PIPE_B), D_ALL);
1894 MMIO_D(PF_WIN_POS(PIPE_B), D_ALL);
1895 MMIO_D(PF_VSCALE(PIPE_B), D_ALL);
1896 MMIO_D(PF_HSCALE(PIPE_B), D_ALL);
1897
1898 MMIO_D(PF_CTL(PIPE_C), D_ALL);
1899 MMIO_D(PF_WIN_SZ(PIPE_C), D_ALL);
1900 MMIO_D(PF_WIN_POS(PIPE_C), D_ALL);
1901 MMIO_D(PF_VSCALE(PIPE_C), D_ALL);
1902 MMIO_D(PF_HSCALE(PIPE_C), D_ALL);
1903
1904 MMIO_D(WM0_PIPEA_ILK, D_ALL);
1905 MMIO_D(WM0_PIPEB_ILK, D_ALL);
1906 MMIO_D(WM0_PIPEC_IVB, D_ALL);
1907 MMIO_D(WM1_LP_ILK, D_ALL);
1908 MMIO_D(WM2_LP_ILK, D_ALL);
1909 MMIO_D(WM3_LP_ILK, D_ALL);
1910 MMIO_D(WM1S_LP_ILK, D_ALL);
1911 MMIO_D(WM2S_LP_IVB, D_ALL);
1912 MMIO_D(WM3S_LP_IVB, D_ALL);
1913
1914 MMIO_D(BLC_PWM_CPU_CTL2, D_ALL);
1915 MMIO_D(BLC_PWM_CPU_CTL, D_ALL);
1916 MMIO_D(BLC_PWM_PCH_CTL1, D_ALL);
1917 MMIO_D(BLC_PWM_PCH_CTL2, D_ALL);
1918
1919 MMIO_D(0x48268, D_ALL);
1920
Zhi Wang04d348a2016-04-25 18:28:56 -04001921 MMIO_F(PCH_GMBUS0, 4 * 4, 0, 0, 0, D_ALL, gmbus_mmio_read,
1922 gmbus_mmio_write);
1923 MMIO_F(PCH_GPIOA, 6 * 4, F_UNALIGN, 0, 0, D_ALL, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001924 MMIO_F(0xe4f00, 0x28, 0, 0, 0, D_ALL, NULL, NULL);
1925
Zhi Wang04d348a2016-04-25 18:28:56 -04001926 MMIO_F(_PCH_DPB_AUX_CH_CTL, 6 * 4, 0, 0, 0, D_PRE_SKL, NULL,
1927 dp_aux_ch_ctl_mmio_write);
1928 MMIO_F(_PCH_DPC_AUX_CH_CTL, 6 * 4, 0, 0, 0, D_PRE_SKL, NULL,
1929 dp_aux_ch_ctl_mmio_write);
1930 MMIO_F(_PCH_DPD_AUX_CH_CTL, 6 * 4, 0, 0, 0, D_PRE_SKL, NULL,
1931 dp_aux_ch_ctl_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001932
Xiong Zhang75e64ff2017-06-28 02:03:16 +08001933 MMIO_DH(PCH_ADPA, D_PRE_SKL, NULL, pch_adpa_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001934
Zhi Wang04d348a2016-04-25 18:28:56 -04001935 MMIO_DH(_PCH_TRANSACONF, D_ALL, NULL, transconf_mmio_write);
1936 MMIO_DH(_PCH_TRANSBCONF, D_ALL, NULL, transconf_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001937
Zhi Wang04d348a2016-04-25 18:28:56 -04001938 MMIO_DH(FDI_RX_IIR(PIPE_A), D_ALL, NULL, fdi_rx_iir_mmio_write);
1939 MMIO_DH(FDI_RX_IIR(PIPE_B), D_ALL, NULL, fdi_rx_iir_mmio_write);
1940 MMIO_DH(FDI_RX_IIR(PIPE_C), D_ALL, NULL, fdi_rx_iir_mmio_write);
1941 MMIO_DH(FDI_RX_IMR(PIPE_A), D_ALL, NULL, update_fdi_rx_iir_status);
1942 MMIO_DH(FDI_RX_IMR(PIPE_B), D_ALL, NULL, update_fdi_rx_iir_status);
1943 MMIO_DH(FDI_RX_IMR(PIPE_C), D_ALL, NULL, update_fdi_rx_iir_status);
1944 MMIO_DH(FDI_RX_CTL(PIPE_A), D_ALL, NULL, update_fdi_rx_iir_status);
1945 MMIO_DH(FDI_RX_CTL(PIPE_B), D_ALL, NULL, update_fdi_rx_iir_status);
1946 MMIO_DH(FDI_RX_CTL(PIPE_C), D_ALL, NULL, update_fdi_rx_iir_status);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001947
1948 MMIO_D(_PCH_TRANS_HTOTAL_A, D_ALL);
1949 MMIO_D(_PCH_TRANS_HBLANK_A, D_ALL);
1950 MMIO_D(_PCH_TRANS_HSYNC_A, D_ALL);
1951 MMIO_D(_PCH_TRANS_VTOTAL_A, D_ALL);
1952 MMIO_D(_PCH_TRANS_VBLANK_A, D_ALL);
1953 MMIO_D(_PCH_TRANS_VSYNC_A, D_ALL);
1954 MMIO_D(_PCH_TRANS_VSYNCSHIFT_A, D_ALL);
1955
1956 MMIO_D(_PCH_TRANS_HTOTAL_B, D_ALL);
1957 MMIO_D(_PCH_TRANS_HBLANK_B, D_ALL);
1958 MMIO_D(_PCH_TRANS_HSYNC_B, D_ALL);
1959 MMIO_D(_PCH_TRANS_VTOTAL_B, D_ALL);
1960 MMIO_D(_PCH_TRANS_VBLANK_B, D_ALL);
1961 MMIO_D(_PCH_TRANS_VSYNC_B, D_ALL);
1962 MMIO_D(_PCH_TRANS_VSYNCSHIFT_B, D_ALL);
1963
1964 MMIO_D(_PCH_TRANSA_DATA_M1, D_ALL);
1965 MMIO_D(_PCH_TRANSA_DATA_N1, D_ALL);
1966 MMIO_D(_PCH_TRANSA_DATA_M2, D_ALL);
1967 MMIO_D(_PCH_TRANSA_DATA_N2, D_ALL);
1968 MMIO_D(_PCH_TRANSA_LINK_M1, D_ALL);
1969 MMIO_D(_PCH_TRANSA_LINK_N1, D_ALL);
1970 MMIO_D(_PCH_TRANSA_LINK_M2, D_ALL);
1971 MMIO_D(_PCH_TRANSA_LINK_N2, D_ALL);
1972
1973 MMIO_D(TRANS_DP_CTL(PIPE_A), D_ALL);
1974 MMIO_D(TRANS_DP_CTL(PIPE_B), D_ALL);
1975 MMIO_D(TRANS_DP_CTL(PIPE_C), D_ALL);
1976
1977 MMIO_D(TVIDEO_DIP_CTL(PIPE_A), D_ALL);
1978 MMIO_D(TVIDEO_DIP_DATA(PIPE_A), D_ALL);
1979 MMIO_D(TVIDEO_DIP_GCP(PIPE_A), D_ALL);
1980
1981 MMIO_D(TVIDEO_DIP_CTL(PIPE_B), D_ALL);
1982 MMIO_D(TVIDEO_DIP_DATA(PIPE_B), D_ALL);
1983 MMIO_D(TVIDEO_DIP_GCP(PIPE_B), D_ALL);
1984
1985 MMIO_D(TVIDEO_DIP_CTL(PIPE_C), D_ALL);
1986 MMIO_D(TVIDEO_DIP_DATA(PIPE_C), D_ALL);
1987 MMIO_D(TVIDEO_DIP_GCP(PIPE_C), D_ALL);
1988
1989 MMIO_D(_FDI_RXA_MISC, D_ALL);
1990 MMIO_D(_FDI_RXB_MISC, D_ALL);
1991 MMIO_D(_FDI_RXA_TUSIZE1, D_ALL);
1992 MMIO_D(_FDI_RXA_TUSIZE2, D_ALL);
1993 MMIO_D(_FDI_RXB_TUSIZE1, D_ALL);
1994 MMIO_D(_FDI_RXB_TUSIZE2, D_ALL);
1995
Zhi Wang04d348a2016-04-25 18:28:56 -04001996 MMIO_DH(PCH_PP_CONTROL, D_ALL, NULL, pch_pp_control_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001997 MMIO_D(PCH_PP_DIVISOR, D_ALL);
1998 MMIO_D(PCH_PP_STATUS, D_ALL);
1999 MMIO_D(PCH_LVDS, D_ALL);
2000 MMIO_D(_PCH_DPLL_A, D_ALL);
2001 MMIO_D(_PCH_DPLL_B, D_ALL);
2002 MMIO_D(_PCH_FPA0, D_ALL);
2003 MMIO_D(_PCH_FPA1, D_ALL);
2004 MMIO_D(_PCH_FPB0, D_ALL);
2005 MMIO_D(_PCH_FPB1, D_ALL);
2006 MMIO_D(PCH_DREF_CONTROL, D_ALL);
2007 MMIO_D(PCH_RAWCLK_FREQ, D_ALL);
2008 MMIO_D(PCH_DPLL_SEL, D_ALL);
2009
2010 MMIO_D(0x61208, D_ALL);
2011 MMIO_D(0x6120c, D_ALL);
2012 MMIO_D(PCH_PP_ON_DELAYS, D_ALL);
2013 MMIO_D(PCH_PP_OFF_DELAYS, D_ALL);
2014
Zhi Wang04d348a2016-04-25 18:28:56 -04002015 MMIO_DH(0xe651c, D_ALL, dpy_reg_mmio_read, NULL);
2016 MMIO_DH(0xe661c, D_ALL, dpy_reg_mmio_read, NULL);
2017 MMIO_DH(0xe671c, D_ALL, dpy_reg_mmio_read, NULL);
2018 MMIO_DH(0xe681c, D_ALL, dpy_reg_mmio_read, NULL);
Changbin Du5cd82b72017-06-13 10:15:26 +08002019 MMIO_DH(0xe6c04, D_ALL, dpy_reg_mmio_read, NULL);
2020 MMIO_DH(0xe6e1c, D_ALL, dpy_reg_mmio_read, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002021
2022 MMIO_RO(PCH_PORT_HOTPLUG, D_ALL, 0,
2023 PORTA_HOTPLUG_STATUS_MASK
2024 | PORTB_HOTPLUG_STATUS_MASK
2025 | PORTC_HOTPLUG_STATUS_MASK
2026 | PORTD_HOTPLUG_STATUS_MASK,
2027 NULL, NULL);
2028
Zhi Wang04d348a2016-04-25 18:28:56 -04002029 MMIO_DH(LCPLL_CTL, D_ALL, NULL, lcpll_ctl_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002030 MMIO_D(FUSE_STRAP, D_ALL);
2031 MMIO_D(DIGITAL_PORT_HOTPLUG_CNTRL, D_ALL);
2032
2033 MMIO_D(DISP_ARB_CTL, D_ALL);
2034 MMIO_D(DISP_ARB_CTL2, D_ALL);
2035
2036 MMIO_D(ILK_DISPLAY_CHICKEN1, D_ALL);
2037 MMIO_D(ILK_DISPLAY_CHICKEN2, D_ALL);
2038 MMIO_D(ILK_DSPCLK_GATE_D, D_ALL);
2039
2040 MMIO_D(SOUTH_CHICKEN1, D_ALL);
Zhi Wang04d348a2016-04-25 18:28:56 -04002041 MMIO_DH(SOUTH_CHICKEN2, D_ALL, NULL, south_chicken2_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002042 MMIO_D(_TRANSA_CHICKEN1, D_ALL);
2043 MMIO_D(_TRANSB_CHICKEN1, D_ALL);
2044 MMIO_D(SOUTH_DSPCLK_GATE_D, D_ALL);
2045 MMIO_D(_TRANSA_CHICKEN2, D_ALL);
2046 MMIO_D(_TRANSB_CHICKEN2, D_ALL);
2047
2048 MMIO_D(ILK_DPFC_CB_BASE, D_ALL);
2049 MMIO_D(ILK_DPFC_CONTROL, D_ALL);
2050 MMIO_D(ILK_DPFC_RECOMP_CTL, D_ALL);
2051 MMIO_D(ILK_DPFC_STATUS, D_ALL);
2052 MMIO_D(ILK_DPFC_FENCE_YOFF, D_ALL);
2053 MMIO_D(ILK_DPFC_CHICKEN, D_ALL);
2054 MMIO_D(ILK_FBC_RT_BASE, D_ALL);
2055
2056 MMIO_D(IPS_CTL, D_ALL);
2057
2058 MMIO_D(PIPE_CSC_COEFF_RY_GY(PIPE_A), D_ALL);
2059 MMIO_D(PIPE_CSC_COEFF_BY(PIPE_A), D_ALL);
2060 MMIO_D(PIPE_CSC_COEFF_RU_GU(PIPE_A), D_ALL);
2061 MMIO_D(PIPE_CSC_COEFF_BU(PIPE_A), D_ALL);
2062 MMIO_D(PIPE_CSC_COEFF_RV_GV(PIPE_A), D_ALL);
2063 MMIO_D(PIPE_CSC_COEFF_BV(PIPE_A), D_ALL);
2064 MMIO_D(PIPE_CSC_MODE(PIPE_A), D_ALL);
2065 MMIO_D(PIPE_CSC_PREOFF_HI(PIPE_A), D_ALL);
2066 MMIO_D(PIPE_CSC_PREOFF_ME(PIPE_A), D_ALL);
2067 MMIO_D(PIPE_CSC_PREOFF_LO(PIPE_A), D_ALL);
2068 MMIO_D(PIPE_CSC_POSTOFF_HI(PIPE_A), D_ALL);
2069 MMIO_D(PIPE_CSC_POSTOFF_ME(PIPE_A), D_ALL);
2070 MMIO_D(PIPE_CSC_POSTOFF_LO(PIPE_A), D_ALL);
2071
2072 MMIO_D(PIPE_CSC_COEFF_RY_GY(PIPE_B), D_ALL);
2073 MMIO_D(PIPE_CSC_COEFF_BY(PIPE_B), D_ALL);
2074 MMIO_D(PIPE_CSC_COEFF_RU_GU(PIPE_B), D_ALL);
2075 MMIO_D(PIPE_CSC_COEFF_BU(PIPE_B), D_ALL);
2076 MMIO_D(PIPE_CSC_COEFF_RV_GV(PIPE_B), D_ALL);
2077 MMIO_D(PIPE_CSC_COEFF_BV(PIPE_B), D_ALL);
2078 MMIO_D(PIPE_CSC_MODE(PIPE_B), D_ALL);
2079 MMIO_D(PIPE_CSC_PREOFF_HI(PIPE_B), D_ALL);
2080 MMIO_D(PIPE_CSC_PREOFF_ME(PIPE_B), D_ALL);
2081 MMIO_D(PIPE_CSC_PREOFF_LO(PIPE_B), D_ALL);
2082 MMIO_D(PIPE_CSC_POSTOFF_HI(PIPE_B), D_ALL);
2083 MMIO_D(PIPE_CSC_POSTOFF_ME(PIPE_B), D_ALL);
2084 MMIO_D(PIPE_CSC_POSTOFF_LO(PIPE_B), D_ALL);
2085
2086 MMIO_D(PIPE_CSC_COEFF_RY_GY(PIPE_C), D_ALL);
2087 MMIO_D(PIPE_CSC_COEFF_BY(PIPE_C), D_ALL);
2088 MMIO_D(PIPE_CSC_COEFF_RU_GU(PIPE_C), D_ALL);
2089 MMIO_D(PIPE_CSC_COEFF_BU(PIPE_C), D_ALL);
2090 MMIO_D(PIPE_CSC_COEFF_RV_GV(PIPE_C), D_ALL);
2091 MMIO_D(PIPE_CSC_COEFF_BV(PIPE_C), D_ALL);
2092 MMIO_D(PIPE_CSC_MODE(PIPE_C), D_ALL);
2093 MMIO_D(PIPE_CSC_PREOFF_HI(PIPE_C), D_ALL);
2094 MMIO_D(PIPE_CSC_PREOFF_ME(PIPE_C), D_ALL);
2095 MMIO_D(PIPE_CSC_PREOFF_LO(PIPE_C), D_ALL);
2096 MMIO_D(PIPE_CSC_POSTOFF_HI(PIPE_C), D_ALL);
2097 MMIO_D(PIPE_CSC_POSTOFF_ME(PIPE_C), D_ALL);
2098 MMIO_D(PIPE_CSC_POSTOFF_LO(PIPE_C), D_ALL);
2099
Zhi Wang04d348a2016-04-25 18:28:56 -04002100 MMIO_D(PREC_PAL_INDEX(PIPE_A), D_ALL);
2101 MMIO_D(PREC_PAL_DATA(PIPE_A), D_ALL);
2102 MMIO_F(PREC_PAL_GC_MAX(PIPE_A, 0), 4 * 3, 0, 0, 0, D_ALL, NULL, NULL);
2103
2104 MMIO_D(PREC_PAL_INDEX(PIPE_B), D_ALL);
2105 MMIO_D(PREC_PAL_DATA(PIPE_B), D_ALL);
2106 MMIO_F(PREC_PAL_GC_MAX(PIPE_B, 0), 4 * 3, 0, 0, 0, D_ALL, NULL, NULL);
2107
2108 MMIO_D(PREC_PAL_INDEX(PIPE_C), D_ALL);
2109 MMIO_D(PREC_PAL_DATA(PIPE_C), D_ALL);
2110 MMIO_F(PREC_PAL_GC_MAX(PIPE_C, 0), 4 * 3, 0, 0, 0, D_ALL, NULL, NULL);
2111
Zhi Wange39c5ad2016-09-02 13:33:29 +08002112 MMIO_D(0x60110, D_ALL);
2113 MMIO_D(0x61110, D_ALL);
2114 MMIO_F(0x70400, 0x40, 0, 0, 0, D_ALL, NULL, NULL);
2115 MMIO_F(0x71400, 0x40, 0, 0, 0, D_ALL, NULL, NULL);
2116 MMIO_F(0x72400, 0x40, 0, 0, 0, D_ALL, NULL, NULL);
2117 MMIO_F(0x70440, 0xc, 0, 0, 0, D_PRE_SKL, NULL, NULL);
2118 MMIO_F(0x71440, 0xc, 0, 0, 0, D_PRE_SKL, NULL, NULL);
2119 MMIO_F(0x72440, 0xc, 0, 0, 0, D_PRE_SKL, NULL, NULL);
2120 MMIO_F(0x7044c, 0xc, 0, 0, 0, D_PRE_SKL, NULL, NULL);
2121 MMIO_F(0x7144c, 0xc, 0, 0, 0, D_PRE_SKL, NULL, NULL);
2122 MMIO_F(0x7244c, 0xc, 0, 0, 0, D_PRE_SKL, NULL, NULL);
2123
2124 MMIO_D(PIPE_WM_LINETIME(PIPE_A), D_ALL);
2125 MMIO_D(PIPE_WM_LINETIME(PIPE_B), D_ALL);
2126 MMIO_D(PIPE_WM_LINETIME(PIPE_C), D_ALL);
2127 MMIO_D(SPLL_CTL, D_ALL);
2128 MMIO_D(_WRPLL_CTL1, D_ALL);
2129 MMIO_D(_WRPLL_CTL2, D_ALL);
2130 MMIO_D(PORT_CLK_SEL(PORT_A), D_ALL);
2131 MMIO_D(PORT_CLK_SEL(PORT_B), D_ALL);
2132 MMIO_D(PORT_CLK_SEL(PORT_C), D_ALL);
2133 MMIO_D(PORT_CLK_SEL(PORT_D), D_ALL);
2134 MMIO_D(PORT_CLK_SEL(PORT_E), D_ALL);
2135 MMIO_D(TRANS_CLK_SEL(TRANSCODER_A), D_ALL);
2136 MMIO_D(TRANS_CLK_SEL(TRANSCODER_B), D_ALL);
2137 MMIO_D(TRANS_CLK_SEL(TRANSCODER_C), D_ALL);
2138
2139 MMIO_D(HSW_NDE_RSTWRN_OPT, D_ALL);
2140 MMIO_D(0x46508, D_ALL);
2141
2142 MMIO_D(0x49080, D_ALL);
2143 MMIO_D(0x49180, D_ALL);
2144 MMIO_D(0x49280, D_ALL);
2145
2146 MMIO_F(0x49090, 0x14, 0, 0, 0, D_ALL, NULL, NULL);
2147 MMIO_F(0x49190, 0x14, 0, 0, 0, D_ALL, NULL, NULL);
2148 MMIO_F(0x49290, 0x14, 0, 0, 0, D_ALL, NULL, NULL);
2149
2150 MMIO_D(GAMMA_MODE(PIPE_A), D_ALL);
2151 MMIO_D(GAMMA_MODE(PIPE_B), D_ALL);
2152 MMIO_D(GAMMA_MODE(PIPE_C), D_ALL);
2153
Zhi Wange39c5ad2016-09-02 13:33:29 +08002154 MMIO_D(PIPE_MULT(PIPE_A), D_ALL);
2155 MMIO_D(PIPE_MULT(PIPE_B), D_ALL);
2156 MMIO_D(PIPE_MULT(PIPE_C), D_ALL);
2157
2158 MMIO_D(HSW_TVIDEO_DIP_CTL(TRANSCODER_A), D_ALL);
2159 MMIO_D(HSW_TVIDEO_DIP_CTL(TRANSCODER_B), D_ALL);
2160 MMIO_D(HSW_TVIDEO_DIP_CTL(TRANSCODER_C), D_ALL);
2161
2162 MMIO_DH(SFUSE_STRAP, D_ALL, NULL, NULL);
2163 MMIO_D(SBI_ADDR, D_ALL);
Zhi Wang04d348a2016-04-25 18:28:56 -04002164 MMIO_DH(SBI_DATA, D_ALL, sbi_data_mmio_read, NULL);
2165 MMIO_DH(SBI_CTL_STAT, D_ALL, NULL, sbi_ctl_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002166 MMIO_D(PIXCLK_GATE, D_ALL);
2167
Zhi Wang04d348a2016-04-25 18:28:56 -04002168 MMIO_F(_DPA_AUX_CH_CTL, 6 * 4, 0, 0, 0, D_ALL, NULL,
2169 dp_aux_ch_ctl_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002170
Zhi Wang04d348a2016-04-25 18:28:56 -04002171 MMIO_DH(DDI_BUF_CTL(PORT_A), D_ALL, NULL, ddi_buf_ctl_mmio_write);
2172 MMIO_DH(DDI_BUF_CTL(PORT_B), D_ALL, NULL, ddi_buf_ctl_mmio_write);
2173 MMIO_DH(DDI_BUF_CTL(PORT_C), D_ALL, NULL, ddi_buf_ctl_mmio_write);
2174 MMIO_DH(DDI_BUF_CTL(PORT_D), D_ALL, NULL, ddi_buf_ctl_mmio_write);
2175 MMIO_DH(DDI_BUF_CTL(PORT_E), D_ALL, NULL, ddi_buf_ctl_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002176
Zhi Wang04d348a2016-04-25 18:28:56 -04002177 MMIO_DH(DP_TP_CTL(PORT_A), D_ALL, NULL, dp_tp_ctl_mmio_write);
2178 MMIO_DH(DP_TP_CTL(PORT_B), D_ALL, NULL, dp_tp_ctl_mmio_write);
2179 MMIO_DH(DP_TP_CTL(PORT_C), D_ALL, NULL, dp_tp_ctl_mmio_write);
2180 MMIO_DH(DP_TP_CTL(PORT_D), D_ALL, NULL, dp_tp_ctl_mmio_write);
2181 MMIO_DH(DP_TP_CTL(PORT_E), D_ALL, NULL, dp_tp_ctl_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002182
Zhi Wang04d348a2016-04-25 18:28:56 -04002183 MMIO_DH(DP_TP_STATUS(PORT_A), D_ALL, NULL, dp_tp_status_mmio_write);
2184 MMIO_DH(DP_TP_STATUS(PORT_B), D_ALL, NULL, dp_tp_status_mmio_write);
2185 MMIO_DH(DP_TP_STATUS(PORT_C), D_ALL, NULL, dp_tp_status_mmio_write);
2186 MMIO_DH(DP_TP_STATUS(PORT_D), D_ALL, NULL, dp_tp_status_mmio_write);
2187 MMIO_DH(DP_TP_STATUS(PORT_E), D_ALL, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002188
2189 MMIO_F(_DDI_BUF_TRANS_A, 0x50, 0, 0, 0, D_ALL, NULL, NULL);
2190 MMIO_F(0x64e60, 0x50, 0, 0, 0, D_ALL, NULL, NULL);
2191 MMIO_F(0x64eC0, 0x50, 0, 0, 0, D_ALL, NULL, NULL);
2192 MMIO_F(0x64f20, 0x50, 0, 0, 0, D_ALL, NULL, NULL);
2193 MMIO_F(0x64f80, 0x50, 0, 0, 0, D_ALL, NULL, NULL);
2194
2195 MMIO_D(HSW_AUD_CFG(PIPE_A), D_ALL);
2196 MMIO_D(HSW_AUD_PIN_ELD_CP_VLD, D_ALL);
2197
2198 MMIO_DH(_TRANS_DDI_FUNC_CTL_A, D_ALL, NULL, NULL);
2199 MMIO_DH(_TRANS_DDI_FUNC_CTL_B, D_ALL, NULL, NULL);
2200 MMIO_DH(_TRANS_DDI_FUNC_CTL_C, D_ALL, NULL, NULL);
2201 MMIO_DH(_TRANS_DDI_FUNC_CTL_EDP, D_ALL, NULL, NULL);
2202
2203 MMIO_D(_TRANSA_MSA_MISC, D_ALL);
2204 MMIO_D(_TRANSB_MSA_MISC, D_ALL);
2205 MMIO_D(_TRANSC_MSA_MISC, D_ALL);
2206 MMIO_D(_TRANS_EDP_MSA_MISC, D_ALL);
2207
2208 MMIO_DH(FORCEWAKE, D_ALL, NULL, NULL);
2209 MMIO_D(FORCEWAKE_ACK, D_ALL);
2210 MMIO_D(GEN6_GT_CORE_STATUS, D_ALL);
2211 MMIO_D(GEN6_GT_THREAD_STATUS_REG, D_ALL);
Zhao Yan0aa52772017-02-28 15:39:25 +08002212 MMIO_DFH(GTFIFODBG, D_ALL, F_CMD_ACCESS, NULL, NULL);
2213 MMIO_DFH(GTFIFOCTL, D_ALL, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002214 MMIO_DH(FORCEWAKE_MT, D_PRE_SKL, NULL, mul_force_wake_write);
fred gaoa1dcba92017-05-25 15:32:27 +08002215 MMIO_DH(FORCEWAKE_ACK_HSW, D_BDW, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002216 MMIO_D(ECOBUS, D_ALL);
2217 MMIO_DH(GEN6_RC_CONTROL, D_ALL, NULL, NULL);
2218 MMIO_DH(GEN6_RC_STATE, D_ALL, NULL, NULL);
2219 MMIO_D(GEN6_RPNSWREQ, D_ALL);
2220 MMIO_D(GEN6_RC_VIDEO_FREQ, D_ALL);
2221 MMIO_D(GEN6_RP_DOWN_TIMEOUT, D_ALL);
2222 MMIO_D(GEN6_RP_INTERRUPT_LIMITS, D_ALL);
2223 MMIO_D(GEN6_RPSTAT1, D_ALL);
2224 MMIO_D(GEN6_RP_CONTROL, D_ALL);
2225 MMIO_D(GEN6_RP_UP_THRESHOLD, D_ALL);
2226 MMIO_D(GEN6_RP_DOWN_THRESHOLD, D_ALL);
2227 MMIO_D(GEN6_RP_CUR_UP_EI, D_ALL);
2228 MMIO_D(GEN6_RP_CUR_UP, D_ALL);
2229 MMIO_D(GEN6_RP_PREV_UP, D_ALL);
2230 MMIO_D(GEN6_RP_CUR_DOWN_EI, D_ALL);
2231 MMIO_D(GEN6_RP_CUR_DOWN, D_ALL);
2232 MMIO_D(GEN6_RP_PREV_DOWN, D_ALL);
2233 MMIO_D(GEN6_RP_UP_EI, D_ALL);
2234 MMIO_D(GEN6_RP_DOWN_EI, D_ALL);
2235 MMIO_D(GEN6_RP_IDLE_HYSTERSIS, D_ALL);
2236 MMIO_D(GEN6_RC1_WAKE_RATE_LIMIT, D_ALL);
2237 MMIO_D(GEN6_RC6_WAKE_RATE_LIMIT, D_ALL);
2238 MMIO_D(GEN6_RC6pp_WAKE_RATE_LIMIT, D_ALL);
2239 MMIO_D(GEN6_RC_EVALUATION_INTERVAL, D_ALL);
2240 MMIO_D(GEN6_RC_IDLE_HYSTERSIS, D_ALL);
2241 MMIO_D(GEN6_RC_SLEEP, D_ALL);
2242 MMIO_D(GEN6_RC1e_THRESHOLD, D_ALL);
2243 MMIO_D(GEN6_RC6_THRESHOLD, D_ALL);
2244 MMIO_D(GEN6_RC6p_THRESHOLD, D_ALL);
2245 MMIO_D(GEN6_RC6pp_THRESHOLD, D_ALL);
2246 MMIO_D(GEN6_PMINTRMSK, D_ALL);
fred gaoa1dcba92017-05-25 15:32:27 +08002247 MMIO_DH(HSW_PWR_WELL_BIOS, D_BDW, NULL, power_well_ctl_mmio_write);
2248 MMIO_DH(HSW_PWR_WELL_DRIVER, D_BDW, NULL, power_well_ctl_mmio_write);
2249 MMIO_DH(HSW_PWR_WELL_KVMR, D_BDW, NULL, power_well_ctl_mmio_write);
2250 MMIO_DH(HSW_PWR_WELL_DEBUG, D_BDW, NULL, power_well_ctl_mmio_write);
2251 MMIO_DH(HSW_PWR_WELL_CTL5, D_BDW, NULL, power_well_ctl_mmio_write);
2252 MMIO_DH(HSW_PWR_WELL_CTL6, D_BDW, NULL, power_well_ctl_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002253
2254 MMIO_D(RSTDBYCTL, D_ALL);
2255
2256 MMIO_DH(GEN6_GDRST, D_ALL, NULL, gdrst_mmio_write);
2257 MMIO_F(FENCE_REG_GEN6_LO(0), 0x80, 0, 0, 0, D_ALL, fence_mmio_read, fence_mmio_write);
Zhi Wang04d348a2016-04-25 18:28:56 -04002258 MMIO_DH(CPU_VGACNTRL, D_ALL, NULL, vga_control_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002259
Zhi Wange39c5ad2016-09-02 13:33:29 +08002260 MMIO_D(TILECTL, D_ALL);
2261
2262 MMIO_D(GEN6_UCGCTL1, D_ALL);
2263 MMIO_D(GEN6_UCGCTL2, D_ALL);
2264
2265 MMIO_F(0x4f000, 0x90, 0, 0, 0, D_ALL, NULL, NULL);
2266
Zhi Wange39c5ad2016-09-02 13:33:29 +08002267 MMIO_D(GEN6_PCODE_DATA, D_ALL);
2268 MMIO_D(0x13812c, D_ALL);
2269 MMIO_DH(GEN7_ERR_INT, D_ALL, NULL, NULL);
2270 MMIO_D(HSW_EDRAM_CAP, D_ALL);
2271 MMIO_D(HSW_IDICR, D_ALL);
2272 MMIO_DH(GFX_FLSH_CNTL_GEN6, D_ALL, NULL, NULL);
2273
2274 MMIO_D(0x3c, D_ALL);
2275 MMIO_D(0x860, D_ALL);
2276 MMIO_D(ECOSKPD, D_ALL);
2277 MMIO_D(0x121d0, D_ALL);
2278 MMIO_D(GEN6_BLITTER_ECOSKPD, D_ALL);
2279 MMIO_D(0x41d0, D_ALL);
2280 MMIO_D(GAC_ECO_BITS, D_ALL);
2281 MMIO_D(0x6200, D_ALL);
2282 MMIO_D(0x6204, D_ALL);
2283 MMIO_D(0x6208, D_ALL);
2284 MMIO_D(0x7118, D_ALL);
2285 MMIO_D(0x7180, D_ALL);
2286 MMIO_D(0x7408, D_ALL);
2287 MMIO_D(0x7c00, D_ALL);
Pei Zhang975629c2017-03-20 23:49:19 +08002288 MMIO_DH(GEN6_MBCTL, D_ALL, NULL, mbctl_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002289 MMIO_D(0x911c, D_ALL);
2290 MMIO_D(0x9120, D_ALL);
Ping Gaoa045fba2016-11-14 10:22:54 +08002291 MMIO_DFH(GEN7_UCGCTL4, D_ALL, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002292
2293 MMIO_D(GAB_CTL, D_ALL);
2294 MMIO_D(0x48800, D_ALL);
2295 MMIO_D(0xce044, D_ALL);
2296 MMIO_D(0xe6500, D_ALL);
2297 MMIO_D(0xe6504, D_ALL);
2298 MMIO_D(0xe6600, D_ALL);
2299 MMIO_D(0xe6604, D_ALL);
2300 MMIO_D(0xe6700, D_ALL);
2301 MMIO_D(0xe6704, D_ALL);
2302 MMIO_D(0xe6800, D_ALL);
2303 MMIO_D(0xe6804, D_ALL);
2304 MMIO_D(PCH_GMBUS4, D_ALL);
2305 MMIO_D(PCH_GMBUS5, D_ALL);
2306
2307 MMIO_D(0x902c, D_ALL);
2308 MMIO_D(0xec008, D_ALL);
2309 MMIO_D(0xec00c, D_ALL);
2310 MMIO_D(0xec008 + 0x18, D_ALL);
2311 MMIO_D(0xec00c + 0x18, D_ALL);
2312 MMIO_D(0xec008 + 0x18 * 2, D_ALL);
2313 MMIO_D(0xec00c + 0x18 * 2, D_ALL);
2314 MMIO_D(0xec008 + 0x18 * 3, D_ALL);
2315 MMIO_D(0xec00c + 0x18 * 3, D_ALL);
2316 MMIO_D(0xec408, D_ALL);
2317 MMIO_D(0xec40c, D_ALL);
2318 MMIO_D(0xec408 + 0x18, D_ALL);
2319 MMIO_D(0xec40c + 0x18, D_ALL);
2320 MMIO_D(0xec408 + 0x18 * 2, D_ALL);
2321 MMIO_D(0xec40c + 0x18 * 2, D_ALL);
2322 MMIO_D(0xec408 + 0x18 * 3, D_ALL);
2323 MMIO_D(0xec40c + 0x18 * 3, D_ALL);
2324 MMIO_D(0xfc810, D_ALL);
2325 MMIO_D(0xfc81c, D_ALL);
2326 MMIO_D(0xfc828, D_ALL);
2327 MMIO_D(0xfc834, D_ALL);
2328 MMIO_D(0xfcc00, D_ALL);
2329 MMIO_D(0xfcc0c, D_ALL);
2330 MMIO_D(0xfcc18, D_ALL);
2331 MMIO_D(0xfcc24, D_ALL);
2332 MMIO_D(0xfd000, D_ALL);
2333 MMIO_D(0xfd00c, D_ALL);
2334 MMIO_D(0xfd018, D_ALL);
2335 MMIO_D(0xfd024, D_ALL);
2336 MMIO_D(0xfd034, D_ALL);
2337
2338 MMIO_DH(FPGA_DBG, D_ALL, NULL, fpga_dbg_mmio_write);
2339 MMIO_D(0x2054, D_ALL);
2340 MMIO_D(0x12054, D_ALL);
2341 MMIO_D(0x22054, D_ALL);
2342 MMIO_D(0x1a054, D_ALL);
2343
2344 MMIO_D(0x44070, D_ALL);
fred gaoa1dcba92017-05-25 15:32:27 +08002345 MMIO_DFH(0x215c, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002346 MMIO_DFH(0x2178, D_ALL, F_CMD_ACCESS, NULL, NULL);
2347 MMIO_DFH(0x217c, D_ALL, F_CMD_ACCESS, NULL, NULL);
2348 MMIO_DFH(0x12178, D_ALL, F_CMD_ACCESS, NULL, NULL);
2349 MMIO_DFH(0x1217c, D_ALL, F_CMD_ACCESS, NULL, NULL);
2350
fred gaoa1dcba92017-05-25 15:32:27 +08002351 MMIO_F(0x2290, 8, F_CMD_ACCESS, 0, 0, D_BDW_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002352 MMIO_D(0x2b00, D_BDW_PLUS);
2353 MMIO_D(0x2360, D_BDW_PLUS);
Zhao Yan0aa52772017-02-28 15:39:25 +08002354 MMIO_F(0x5200, 32, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2355 MMIO_F(0x5240, 32, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2356 MMIO_F(0x5280, 16, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002357
2358 MMIO_DFH(0x1c17c, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2359 MMIO_DFH(0x1c178, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
Zhao Yan0aa52772017-02-28 15:39:25 +08002360 MMIO_DFH(BCS_SWCTRL, D_ALL, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002361
Zhao Yan0aa52772017-02-28 15:39:25 +08002362 MMIO_F(HS_INVOCATION_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2363 MMIO_F(DS_INVOCATION_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2364 MMIO_F(IA_VERTICES_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2365 MMIO_F(IA_PRIMITIVES_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2366 MMIO_F(VS_INVOCATION_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2367 MMIO_F(GS_INVOCATION_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2368 MMIO_F(GS_PRIMITIVES_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2369 MMIO_F(CL_INVOCATION_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2370 MMIO_F(CL_PRIMITIVES_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2371 MMIO_F(PS_INVOCATION_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2372 MMIO_F(PS_DEPTH_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
Zhi Wang17865712016-05-01 19:02:37 -04002373 MMIO_DH(0x4260, D_BDW_PLUS, NULL, gvt_reg_tlb_control_handler);
2374 MMIO_DH(0x4264, D_BDW_PLUS, NULL, gvt_reg_tlb_control_handler);
2375 MMIO_DH(0x4268, D_BDW_PLUS, NULL, gvt_reg_tlb_control_handler);
2376 MMIO_DH(0x426c, D_BDW_PLUS, NULL, gvt_reg_tlb_control_handler);
2377 MMIO_DH(0x4270, D_BDW_PLUS, NULL, gvt_reg_tlb_control_handler);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002378 MMIO_DFH(0x4094, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2379
Zhao Yan9112caa2017-02-28 15:40:10 +08002380 MMIO_DFH(ARB_MODE, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
2381 MMIO_RING_GM_RDR(RING_BBADDR, D_ALL, NULL, NULL);
2382 MMIO_DFH(0x2220, D_ALL, F_CMD_ACCESS, NULL, NULL);
2383 MMIO_DFH(0x12220, D_ALL, F_CMD_ACCESS, NULL, NULL);
2384 MMIO_DFH(0x22220, D_ALL, F_CMD_ACCESS, NULL, NULL);
2385 MMIO_RING_DFH(RING_SYNC_1, D_ALL, F_CMD_ACCESS, NULL, NULL);
2386 MMIO_RING_DFH(RING_SYNC_0, D_ALL, F_CMD_ACCESS, NULL, NULL);
2387 MMIO_DFH(0x22178, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2388 MMIO_DFH(0x1a178, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2389 MMIO_DFH(0x1a17c, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2390 MMIO_DFH(0x2217c, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
Zhi Wang12d14cc2016-08-30 11:06:17 +08002391 return 0;
2392}
2393
2394static int init_broadwell_mmio_info(struct intel_gvt *gvt)
2395{
Zhi Wange39c5ad2016-09-02 13:33:29 +08002396 struct drm_i915_private *dev_priv = gvt->dev_priv;
Zhi Wang12d14cc2016-08-30 11:06:17 +08002397 int ret;
2398
Zhao Yan0aa52772017-02-28 15:39:25 +08002399 MMIO_DFH(RING_IMR(GEN8_BSD2_RING_BASE), D_BDW_PLUS, F_CMD_ACCESS, NULL,
Zhi Wange39c5ad2016-09-02 13:33:29 +08002400 intel_vgpu_reg_imr_handler);
2401
2402 MMIO_DH(GEN8_GT_IMR(0), D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
2403 MMIO_DH(GEN8_GT_IER(0), D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
2404 MMIO_DH(GEN8_GT_IIR(0), D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
2405 MMIO_D(GEN8_GT_ISR(0), D_BDW_PLUS);
2406
2407 MMIO_DH(GEN8_GT_IMR(1), D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
2408 MMIO_DH(GEN8_GT_IER(1), D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
2409 MMIO_DH(GEN8_GT_IIR(1), D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
2410 MMIO_D(GEN8_GT_ISR(1), D_BDW_PLUS);
2411
2412 MMIO_DH(GEN8_GT_IMR(2), D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
2413 MMIO_DH(GEN8_GT_IER(2), D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
2414 MMIO_DH(GEN8_GT_IIR(2), D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
2415 MMIO_D(GEN8_GT_ISR(2), D_BDW_PLUS);
2416
2417 MMIO_DH(GEN8_GT_IMR(3), D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
2418 MMIO_DH(GEN8_GT_IER(3), D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
2419 MMIO_DH(GEN8_GT_IIR(3), D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
2420 MMIO_D(GEN8_GT_ISR(3), D_BDW_PLUS);
2421
2422 MMIO_DH(GEN8_DE_PIPE_IMR(PIPE_A), D_BDW_PLUS, NULL,
2423 intel_vgpu_reg_imr_handler);
2424 MMIO_DH(GEN8_DE_PIPE_IER(PIPE_A), D_BDW_PLUS, NULL,
2425 intel_vgpu_reg_ier_handler);
2426 MMIO_DH(GEN8_DE_PIPE_IIR(PIPE_A), D_BDW_PLUS, NULL,
2427 intel_vgpu_reg_iir_handler);
2428 MMIO_D(GEN8_DE_PIPE_ISR(PIPE_A), D_BDW_PLUS);
2429
2430 MMIO_DH(GEN8_DE_PIPE_IMR(PIPE_B), D_BDW_PLUS, NULL,
2431 intel_vgpu_reg_imr_handler);
2432 MMIO_DH(GEN8_DE_PIPE_IER(PIPE_B), D_BDW_PLUS, NULL,
2433 intel_vgpu_reg_ier_handler);
2434 MMIO_DH(GEN8_DE_PIPE_IIR(PIPE_B), D_BDW_PLUS, NULL,
2435 intel_vgpu_reg_iir_handler);
2436 MMIO_D(GEN8_DE_PIPE_ISR(PIPE_B), D_BDW_PLUS);
2437
2438 MMIO_DH(GEN8_DE_PIPE_IMR(PIPE_C), D_BDW_PLUS, NULL,
2439 intel_vgpu_reg_imr_handler);
2440 MMIO_DH(GEN8_DE_PIPE_IER(PIPE_C), D_BDW_PLUS, NULL,
2441 intel_vgpu_reg_ier_handler);
2442 MMIO_DH(GEN8_DE_PIPE_IIR(PIPE_C), D_BDW_PLUS, NULL,
2443 intel_vgpu_reg_iir_handler);
2444 MMIO_D(GEN8_DE_PIPE_ISR(PIPE_C), D_BDW_PLUS);
2445
2446 MMIO_DH(GEN8_DE_PORT_IMR, D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
2447 MMIO_DH(GEN8_DE_PORT_IER, D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
2448 MMIO_DH(GEN8_DE_PORT_IIR, D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
2449 MMIO_D(GEN8_DE_PORT_ISR, D_BDW_PLUS);
2450
2451 MMIO_DH(GEN8_DE_MISC_IMR, D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
2452 MMIO_DH(GEN8_DE_MISC_IER, D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
2453 MMIO_DH(GEN8_DE_MISC_IIR, D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
2454 MMIO_D(GEN8_DE_MISC_ISR, D_BDW_PLUS);
2455
2456 MMIO_DH(GEN8_PCU_IMR, D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
2457 MMIO_DH(GEN8_PCU_IER, D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
2458 MMIO_DH(GEN8_PCU_IIR, D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
2459 MMIO_D(GEN8_PCU_ISR, D_BDW_PLUS);
2460
2461 MMIO_DH(GEN8_MASTER_IRQ, D_BDW_PLUS, NULL,
2462 intel_vgpu_reg_master_irq_handler);
2463
Zhao Yan0aa52772017-02-28 15:39:25 +08002464 MMIO_DFH(RING_HWSTAM(GEN8_BSD2_RING_BASE), D_BDW_PLUS,
2465 F_CMD_ACCESS, NULL, NULL);
2466 MMIO_DFH(0x1c134, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002467
Zhao Yan0aa52772017-02-28 15:39:25 +08002468 MMIO_DFH(RING_TAIL(GEN8_BSD2_RING_BASE), D_BDW_PLUS, F_CMD_ACCESS,
2469 NULL, NULL);
2470 MMIO_DFH(RING_HEAD(GEN8_BSD2_RING_BASE), D_BDW_PLUS,
2471 F_CMD_ACCESS, NULL, NULL);
2472 MMIO_GM_RDR(RING_START(GEN8_BSD2_RING_BASE), D_BDW_PLUS, NULL, NULL);
2473 MMIO_DFH(RING_CTL(GEN8_BSD2_RING_BASE), D_BDW_PLUS, F_CMD_ACCESS,
2474 NULL, NULL);
2475 MMIO_DFH(RING_ACTHD(GEN8_BSD2_RING_BASE), D_BDW_PLUS,
2476 F_CMD_ACCESS, NULL, NULL);
2477 MMIO_DFH(RING_ACTHD_UDW(GEN8_BSD2_RING_BASE), D_BDW_PLUS,
2478 F_CMD_ACCESS, NULL, NULL);
2479 MMIO_DFH(0x1c29c, D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS, NULL,
2480 ring_mode_mmio_write);
2481 MMIO_DFH(RING_MI_MODE(GEN8_BSD2_RING_BASE), D_BDW_PLUS,
2482 F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
2483 MMIO_DFH(RING_INSTPM(GEN8_BSD2_RING_BASE), D_BDW_PLUS,
2484 F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
Zhi Wang04d348a2016-04-25 18:28:56 -04002485 MMIO_DFH(RING_TIMESTAMP(GEN8_BSD2_RING_BASE), D_BDW_PLUS, F_CMD_ACCESS,
2486 ring_timestamp_mmio_read, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002487
Zhao Yan0aa52772017-02-28 15:39:25 +08002488 MMIO_RING_DFH(RING_ACTHD_UDW, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002489
Du, Changbin2fb39fa2016-11-04 12:21:37 +08002490#define RING_REG(base) (base + 0xd0)
2491 MMIO_RING_F(RING_REG, 4, F_RO, 0,
2492 ~_MASKED_BIT_ENABLE(RESET_CTL_REQUEST_RESET), D_BDW_PLUS, NULL,
2493 ring_reset_ctl_write);
2494 MMIO_F(RING_REG(GEN8_BSD2_RING_BASE), 4, F_RO, 0,
2495 ~_MASKED_BIT_ENABLE(RESET_CTL_REQUEST_RESET), D_BDW_PLUS, NULL,
2496 ring_reset_ctl_write);
2497#undef RING_REG
2498
Zhi Wange39c5ad2016-09-02 13:33:29 +08002499#define RING_REG(base) (base + 0x230)
Zhi Wang28c4c6c2016-05-01 05:22:47 -04002500 MMIO_RING_DFH(RING_REG, D_BDW_PLUS, 0, NULL, elsp_mmio_write);
2501 MMIO_DH(RING_REG(GEN8_BSD2_RING_BASE), D_BDW_PLUS, NULL, elsp_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002502#undef RING_REG
2503
2504#define RING_REG(base) (base + 0x234)
Zhao Yan0aa52772017-02-28 15:39:25 +08002505 MMIO_RING_F(RING_REG, 8, F_RO | F_CMD_ACCESS, 0, ~0, D_BDW_PLUS,
2506 NULL, NULL);
2507 MMIO_F(RING_REG(GEN8_BSD2_RING_BASE), 4, F_RO | F_CMD_ACCESS, 0,
2508 ~0LL, D_BDW_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002509#undef RING_REG
2510
2511#define RING_REG(base) (base + 0x244)
Zhao Yan0aa52772017-02-28 15:39:25 +08002512 MMIO_RING_DFH(RING_REG, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2513 MMIO_DFH(RING_REG(GEN8_BSD2_RING_BASE), D_BDW_PLUS, F_CMD_ACCESS,
2514 NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002515#undef RING_REG
2516
2517#define RING_REG(base) (base + 0x370)
2518 MMIO_RING_F(RING_REG, 48, F_RO, 0, ~0, D_BDW_PLUS, NULL, NULL);
2519 MMIO_F(RING_REG(GEN8_BSD2_RING_BASE), 48, F_RO, 0, ~0, D_BDW_PLUS,
2520 NULL, NULL);
2521#undef RING_REG
2522
2523#define RING_REG(base) (base + 0x3a0)
2524 MMIO_RING_DFH(RING_REG, D_BDW_PLUS, F_MODE_MASK, NULL, NULL);
2525 MMIO_DFH(RING_REG(GEN8_BSD2_RING_BASE), D_BDW_PLUS, F_MODE_MASK, NULL, NULL);
2526#undef RING_REG
2527
2528 MMIO_D(PIPEMISC(PIPE_A), D_BDW_PLUS);
2529 MMIO_D(PIPEMISC(PIPE_B), D_BDW_PLUS);
2530 MMIO_D(PIPEMISC(PIPE_C), D_BDW_PLUS);
2531 MMIO_D(0x1c1d0, D_BDW_PLUS);
2532 MMIO_D(GEN6_MBCUNIT_SNPCR, D_BDW_PLUS);
2533 MMIO_D(GEN7_MISCCPCTL, D_BDW_PLUS);
2534 MMIO_D(0x1c054, D_BDW_PLUS);
2535
Weinan Li8bcd7c12017-02-24 17:07:38 +08002536 MMIO_DH(GEN6_PCODE_MAILBOX, D_BDW_PLUS, NULL, mailbox_write);
2537
Zhi Wange39c5ad2016-09-02 13:33:29 +08002538 MMIO_D(GEN8_PRIVATE_PAT_LO, D_BDW_PLUS);
2539 MMIO_D(GEN8_PRIVATE_PAT_HI, D_BDW_PLUS);
2540
2541 MMIO_D(GAMTARBMODE, D_BDW_PLUS);
2542
2543#define RING_REG(base) (base + 0x270)
2544 MMIO_RING_F(RING_REG, 32, 0, 0, 0, D_BDW_PLUS, NULL, NULL);
2545 MMIO_F(RING_REG(GEN8_BSD2_RING_BASE), 32, 0, 0, 0, D_BDW_PLUS, NULL, NULL);
2546#undef RING_REG
2547
Zhao Yan0aa52772017-02-28 15:39:25 +08002548 MMIO_RING_GM_RDR(RING_HWS_PGA, D_BDW_PLUS, NULL, NULL);
2549 MMIO_GM_RDR(RING_HWS_PGA(GEN8_BSD2_RING_BASE), D_BDW_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002550
Ping Gaoa045fba2016-11-14 10:22:54 +08002551 MMIO_DFH(HDC_CHICKEN0, D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002552
Zhao Yan593e59b2017-02-20 15:51:13 +08002553 MMIO_D(CHICKEN_PIPESL_1(PIPE_A), D_BDW_PLUS);
2554 MMIO_D(CHICKEN_PIPESL_1(PIPE_B), D_BDW_PLUS);
2555 MMIO_D(CHICKEN_PIPESL_1(PIPE_C), D_BDW_PLUS);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002556
2557 MMIO_D(WM_MISC, D_BDW);
2558 MMIO_D(BDW_EDP_PSR_BASE, D_BDW);
2559
2560 MMIO_D(0x66c00, D_BDW_PLUS);
2561 MMIO_D(0x66c04, D_BDW_PLUS);
2562
2563 MMIO_D(HSW_GTT_CACHE_EN, D_BDW_PLUS);
2564
2565 MMIO_D(GEN8_EU_DISABLE0, D_BDW_PLUS);
2566 MMIO_D(GEN8_EU_DISABLE1, D_BDW_PLUS);
2567 MMIO_D(GEN8_EU_DISABLE2, D_BDW_PLUS);
2568
Zhao Yan593e59b2017-02-20 15:51:13 +08002569 MMIO_D(0xfdc, D_BDW_PLUS);
Zhao Yan0aa52772017-02-28 15:39:25 +08002570 MMIO_DFH(GEN8_ROW_CHICKEN, D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS,
2571 NULL, NULL);
2572 MMIO_DFH(GEN7_ROW_CHICKEN2, D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS,
2573 NULL, NULL);
2574 MMIO_DFH(GEN8_UCGCTL6, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002575
Zhao Yan0aa52772017-02-28 15:39:25 +08002576 MMIO_DFH(0xb1f0, D_BDW, F_CMD_ACCESS, NULL, NULL);
2577 MMIO_DFH(0xb1c0, D_BDW, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002578 MMIO_DFH(GEN8_L3SQCREG4, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
Zhao Yan0aa52772017-02-28 15:39:25 +08002579 MMIO_DFH(0xb100, D_BDW, F_CMD_ACCESS, NULL, NULL);
2580 MMIO_DFH(0xb10c, D_BDW, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002581 MMIO_D(0xb110, D_BDW);
2582
Zhao Yane6cedfe2017-02-21 10:38:53 +08002583 MMIO_F(0x24d0, 48, F_CMD_ACCESS, 0, 0, D_BDW_PLUS,
2584 NULL, force_nonpriv_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002585
Zhao Yan593e59b2017-02-20 15:51:13 +08002586 MMIO_D(0x22040, D_BDW_PLUS);
2587 MMIO_D(0x44484, D_BDW_PLUS);
2588 MMIO_D(0x4448c, D_BDW_PLUS);
2589
Zhao Yan0aa52772017-02-28 15:39:25 +08002590 MMIO_DFH(0x83a4, D_BDW, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002591 MMIO_D(GEN8_L3_LRA_1_GPGPU, D_BDW_PLUS);
2592
Zhao Yan0aa52772017-02-28 15:39:25 +08002593 MMIO_DFH(0x8430, D_BDW, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002594
2595 MMIO_D(0x110000, D_BDW_PLUS);
2596
2597 MMIO_D(0x48400, D_BDW_PLUS);
2598
2599 MMIO_D(0x6e570, D_BDW_PLUS);
2600 MMIO_D(0x65f10, D_BDW_PLUS);
2601
Chuanxiao Dong1999f102017-05-17 15:49:01 +08002602 MMIO_DFH(0xe194, D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS, NULL,
2603 skl_misc_ctl_write);
Ping Gaoa045fba2016-11-14 10:22:54 +08002604 MMIO_DFH(0xe188, D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
2605 MMIO_DFH(HALF_SLICE_CHICKEN2, D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
Zhao Yan0aa52772017-02-28 15:39:25 +08002606 MMIO_DFH(0x2580, D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002607
Zhao Yan0aa52772017-02-28 15:39:25 +08002608 MMIO_DFH(0x2248, D_BDW, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002609
Zhao Yan9112caa2017-02-28 15:40:10 +08002610 MMIO_DFH(0xe220, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2611 MMIO_DFH(0xe230, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2612 MMIO_DFH(0xe240, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2613 MMIO_DFH(0xe260, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2614 MMIO_DFH(0xe270, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2615 MMIO_DFH(0xe280, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2616 MMIO_DFH(0xe2a0, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2617 MMIO_DFH(0xe2b0, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2618 MMIO_DFH(0xe2c0, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
Zhi Wang12d14cc2016-08-30 11:06:17 +08002619 return 0;
2620}
2621
Zhi Wange39c5ad2016-09-02 13:33:29 +08002622static int init_skl_mmio_info(struct intel_gvt *gvt)
2623{
2624 struct drm_i915_private *dev_priv = gvt->dev_priv;
2625 int ret;
2626
2627 MMIO_DH(FORCEWAKE_RENDER_GEN9, D_SKL_PLUS, NULL, mul_force_wake_write);
2628 MMIO_DH(FORCEWAKE_ACK_RENDER_GEN9, D_SKL_PLUS, NULL, NULL);
2629 MMIO_DH(FORCEWAKE_BLITTER_GEN9, D_SKL_PLUS, NULL, mul_force_wake_write);
2630 MMIO_DH(FORCEWAKE_ACK_BLITTER_GEN9, D_SKL_PLUS, NULL, NULL);
2631 MMIO_DH(FORCEWAKE_MEDIA_GEN9, D_SKL_PLUS, NULL, mul_force_wake_write);
2632 MMIO_DH(FORCEWAKE_ACK_MEDIA_GEN9, D_SKL_PLUS, NULL, NULL);
2633
Xu Han5cf5fe82017-03-29 10:13:57 +08002634 MMIO_F(_DPB_AUX_CH_CTL, 6 * 4, 0, 0, 0, D_SKL_PLUS, NULL,
2635 dp_aux_ch_ctl_mmio_write);
2636 MMIO_F(_DPC_AUX_CH_CTL, 6 * 4, 0, 0, 0, D_SKL_PLUS, NULL,
2637 dp_aux_ch_ctl_mmio_write);
2638 MMIO_F(_DPD_AUX_CH_CTL, 6 * 4, 0, 0, 0, D_SKL_PLUS, NULL,
2639 dp_aux_ch_ctl_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002640
Xu Han5cf5fe82017-03-29 10:13:57 +08002641 MMIO_D(HSW_PWR_WELL_BIOS, D_SKL_PLUS);
2642 MMIO_DH(HSW_PWR_WELL_DRIVER, D_SKL_PLUS, NULL,
2643 skl_power_well_ctl_write);
2644 MMIO_DH(GEN6_PCODE_MAILBOX, D_SKL_PLUS, NULL, mailbox_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002645
Zhi Wange39c5ad2016-09-02 13:33:29 +08002646 MMIO_D(0xa210, D_SKL_PLUS);
2647 MMIO_D(GEN9_MEDIA_PG_IDLE_HYSTERESIS, D_SKL_PLUS);
2648 MMIO_D(GEN9_RENDER_PG_IDLE_HYSTERESIS, D_SKL_PLUS);
Ping Gaoa045fba2016-11-14 10:22:54 +08002649 MMIO_DFH(GEN9_GAMT_ECO_REG_RW_IA, D_SKL_PLUS, F_CMD_ACCESS, NULL, NULL);
Xu Han5cf5fe82017-03-29 10:13:57 +08002650 MMIO_DH(0x4ddc, D_SKL_PLUS, NULL, skl_misc_ctl_write);
2651 MMIO_DH(0x42080, D_SKL_PLUS, NULL, skl_misc_ctl_write);
2652 MMIO_D(0x45504, D_SKL_PLUS);
2653 MMIO_D(0x45520, D_SKL_PLUS);
2654 MMIO_D(0x46000, D_SKL_PLUS);
2655 MMIO_DH(0x46010, D_SKL | D_KBL, NULL, skl_lcpll_write);
2656 MMIO_DH(0x46014, D_SKL | D_KBL, NULL, skl_lcpll_write);
2657 MMIO_D(0x6C040, D_SKL | D_KBL);
2658 MMIO_D(0x6C048, D_SKL | D_KBL);
2659 MMIO_D(0x6C050, D_SKL | D_KBL);
2660 MMIO_D(0x6C044, D_SKL | D_KBL);
2661 MMIO_D(0x6C04C, D_SKL | D_KBL);
2662 MMIO_D(0x6C054, D_SKL | D_KBL);
2663 MMIO_D(0x6c058, D_SKL | D_KBL);
2664 MMIO_D(0x6c05c, D_SKL | D_KBL);
2665 MMIO_DH(0X6c060, D_SKL | D_KBL, dpll_status_read, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002666
Xu Han5cf5fe82017-03-29 10:13:57 +08002667 MMIO_DH(SKL_PS_WIN_POS(PIPE_A, 0), D_SKL_PLUS, NULL, pf_write);
2668 MMIO_DH(SKL_PS_WIN_POS(PIPE_A, 1), D_SKL_PLUS, NULL, pf_write);
2669 MMIO_DH(SKL_PS_WIN_POS(PIPE_B, 0), D_SKL_PLUS, NULL, pf_write);
2670 MMIO_DH(SKL_PS_WIN_POS(PIPE_B, 1), D_SKL_PLUS, NULL, pf_write);
2671 MMIO_DH(SKL_PS_WIN_POS(PIPE_C, 0), D_SKL_PLUS, NULL, pf_write);
2672 MMIO_DH(SKL_PS_WIN_POS(PIPE_C, 1), D_SKL_PLUS, NULL, pf_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002673
Xu Han5cf5fe82017-03-29 10:13:57 +08002674 MMIO_DH(SKL_PS_WIN_SZ(PIPE_A, 0), D_SKL_PLUS, NULL, pf_write);
2675 MMIO_DH(SKL_PS_WIN_SZ(PIPE_A, 1), D_SKL_PLUS, NULL, pf_write);
2676 MMIO_DH(SKL_PS_WIN_SZ(PIPE_B, 0), D_SKL_PLUS, NULL, pf_write);
2677 MMIO_DH(SKL_PS_WIN_SZ(PIPE_B, 1), D_SKL_PLUS, NULL, pf_write);
2678 MMIO_DH(SKL_PS_WIN_SZ(PIPE_C, 0), D_SKL_PLUS, NULL, pf_write);
2679 MMIO_DH(SKL_PS_WIN_SZ(PIPE_C, 1), D_SKL_PLUS, NULL, pf_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002680
Xu Han5cf5fe82017-03-29 10:13:57 +08002681 MMIO_DH(SKL_PS_CTRL(PIPE_A, 0), D_SKL_PLUS, NULL, pf_write);
2682 MMIO_DH(SKL_PS_CTRL(PIPE_A, 1), D_SKL_PLUS, NULL, pf_write);
2683 MMIO_DH(SKL_PS_CTRL(PIPE_B, 0), D_SKL_PLUS, NULL, pf_write);
2684 MMIO_DH(SKL_PS_CTRL(PIPE_B, 1), D_SKL_PLUS, NULL, pf_write);
2685 MMIO_DH(SKL_PS_CTRL(PIPE_C, 0), D_SKL_PLUS, NULL, pf_write);
2686 MMIO_DH(SKL_PS_CTRL(PIPE_C, 1), D_SKL_PLUS, NULL, pf_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002687
Xu Han5cf5fe82017-03-29 10:13:57 +08002688 MMIO_DH(PLANE_BUF_CFG(PIPE_A, 0), D_SKL_PLUS, NULL, NULL);
2689 MMIO_DH(PLANE_BUF_CFG(PIPE_A, 1), D_SKL_PLUS, NULL, NULL);
2690 MMIO_DH(PLANE_BUF_CFG(PIPE_A, 2), D_SKL_PLUS, NULL, NULL);
2691 MMIO_DH(PLANE_BUF_CFG(PIPE_A, 3), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002692
Xu Han5cf5fe82017-03-29 10:13:57 +08002693 MMIO_DH(PLANE_BUF_CFG(PIPE_B, 0), D_SKL_PLUS, NULL, NULL);
2694 MMIO_DH(PLANE_BUF_CFG(PIPE_B, 1), D_SKL_PLUS, NULL, NULL);
2695 MMIO_DH(PLANE_BUF_CFG(PIPE_B, 2), D_SKL_PLUS, NULL, NULL);
2696 MMIO_DH(PLANE_BUF_CFG(PIPE_B, 3), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002697
Xu Han5cf5fe82017-03-29 10:13:57 +08002698 MMIO_DH(PLANE_BUF_CFG(PIPE_C, 0), D_SKL_PLUS, NULL, NULL);
2699 MMIO_DH(PLANE_BUF_CFG(PIPE_C, 1), D_SKL_PLUS, NULL, NULL);
2700 MMIO_DH(PLANE_BUF_CFG(PIPE_C, 2), D_SKL_PLUS, NULL, NULL);
2701 MMIO_DH(PLANE_BUF_CFG(PIPE_C, 3), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002702
Xu Han5cf5fe82017-03-29 10:13:57 +08002703 MMIO_DH(CUR_BUF_CFG(PIPE_A), D_SKL_PLUS, NULL, NULL);
2704 MMIO_DH(CUR_BUF_CFG(PIPE_B), D_SKL_PLUS, NULL, NULL);
2705 MMIO_DH(CUR_BUF_CFG(PIPE_C), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002706
Xu Han5cf5fe82017-03-29 10:13:57 +08002707 MMIO_F(PLANE_WM(PIPE_A, 0, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
2708 MMIO_F(PLANE_WM(PIPE_A, 1, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
2709 MMIO_F(PLANE_WM(PIPE_A, 2, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002710
Xu Han5cf5fe82017-03-29 10:13:57 +08002711 MMIO_F(PLANE_WM(PIPE_B, 0, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
2712 MMIO_F(PLANE_WM(PIPE_B, 1, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
2713 MMIO_F(PLANE_WM(PIPE_B, 2, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002714
Xu Han5cf5fe82017-03-29 10:13:57 +08002715 MMIO_F(PLANE_WM(PIPE_C, 0, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
2716 MMIO_F(PLANE_WM(PIPE_C, 1, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
2717 MMIO_F(PLANE_WM(PIPE_C, 2, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002718
Xu Han5cf5fe82017-03-29 10:13:57 +08002719 MMIO_F(CUR_WM(PIPE_A, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
2720 MMIO_F(CUR_WM(PIPE_B, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
2721 MMIO_F(CUR_WM(PIPE_C, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002722
Xu Han5cf5fe82017-03-29 10:13:57 +08002723 MMIO_DH(PLANE_WM_TRANS(PIPE_A, 0), D_SKL_PLUS, NULL, NULL);
2724 MMIO_DH(PLANE_WM_TRANS(PIPE_A, 1), D_SKL_PLUS, NULL, NULL);
2725 MMIO_DH(PLANE_WM_TRANS(PIPE_A, 2), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002726
Xu Han5cf5fe82017-03-29 10:13:57 +08002727 MMIO_DH(PLANE_WM_TRANS(PIPE_B, 0), D_SKL_PLUS, NULL, NULL);
2728 MMIO_DH(PLANE_WM_TRANS(PIPE_B, 1), D_SKL_PLUS, NULL, NULL);
2729 MMIO_DH(PLANE_WM_TRANS(PIPE_B, 2), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002730
Xu Han5cf5fe82017-03-29 10:13:57 +08002731 MMIO_DH(PLANE_WM_TRANS(PIPE_C, 0), D_SKL_PLUS, NULL, NULL);
2732 MMIO_DH(PLANE_WM_TRANS(PIPE_C, 1), D_SKL_PLUS, NULL, NULL);
2733 MMIO_DH(PLANE_WM_TRANS(PIPE_C, 2), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002734
Xu Han5cf5fe82017-03-29 10:13:57 +08002735 MMIO_DH(CUR_WM_TRANS(PIPE_A), D_SKL_PLUS, NULL, NULL);
2736 MMIO_DH(CUR_WM_TRANS(PIPE_B), D_SKL_PLUS, NULL, NULL);
2737 MMIO_DH(CUR_WM_TRANS(PIPE_C), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002738
Xu Han5cf5fe82017-03-29 10:13:57 +08002739 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_A, 0), D_SKL_PLUS, NULL, NULL);
2740 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_A, 1), D_SKL_PLUS, NULL, NULL);
2741 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_A, 2), D_SKL_PLUS, NULL, NULL);
2742 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_A, 3), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002743
Xu Han5cf5fe82017-03-29 10:13:57 +08002744 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_B, 0), D_SKL_PLUS, NULL, NULL);
2745 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_B, 1), D_SKL_PLUS, NULL, NULL);
2746 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_B, 2), D_SKL_PLUS, NULL, NULL);
2747 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_B, 3), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002748
Xu Han5cf5fe82017-03-29 10:13:57 +08002749 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_C, 0), D_SKL_PLUS, NULL, NULL);
2750 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_C, 1), D_SKL_PLUS, NULL, NULL);
2751 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_C, 2), D_SKL_PLUS, NULL, NULL);
2752 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_C, 3), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002753
Xu Han5cf5fe82017-03-29 10:13:57 +08002754 MMIO_DH(_REG_701C0(PIPE_A, 1), D_SKL_PLUS, NULL, NULL);
2755 MMIO_DH(_REG_701C0(PIPE_A, 2), D_SKL_PLUS, NULL, NULL);
2756 MMIO_DH(_REG_701C0(PIPE_A, 3), D_SKL_PLUS, NULL, NULL);
2757 MMIO_DH(_REG_701C0(PIPE_A, 4), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002758
Xu Han5cf5fe82017-03-29 10:13:57 +08002759 MMIO_DH(_REG_701C0(PIPE_B, 1), D_SKL_PLUS, NULL, NULL);
2760 MMIO_DH(_REG_701C0(PIPE_B, 2), D_SKL_PLUS, NULL, NULL);
2761 MMIO_DH(_REG_701C0(PIPE_B, 3), D_SKL_PLUS, NULL, NULL);
2762 MMIO_DH(_REG_701C0(PIPE_B, 4), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002763
Xu Han5cf5fe82017-03-29 10:13:57 +08002764 MMIO_DH(_REG_701C0(PIPE_C, 1), D_SKL_PLUS, NULL, NULL);
2765 MMIO_DH(_REG_701C0(PIPE_C, 2), D_SKL_PLUS, NULL, NULL);
2766 MMIO_DH(_REG_701C0(PIPE_C, 3), D_SKL_PLUS, NULL, NULL);
2767 MMIO_DH(_REG_701C0(PIPE_C, 4), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002768
Xu Han5cf5fe82017-03-29 10:13:57 +08002769 MMIO_DH(_REG_701C4(PIPE_A, 1), D_SKL_PLUS, NULL, NULL);
2770 MMIO_DH(_REG_701C4(PIPE_A, 2), D_SKL_PLUS, NULL, NULL);
2771 MMIO_DH(_REG_701C4(PIPE_A, 3), D_SKL_PLUS, NULL, NULL);
2772 MMIO_DH(_REG_701C4(PIPE_A, 4), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002773
Xu Han5cf5fe82017-03-29 10:13:57 +08002774 MMIO_DH(_REG_701C4(PIPE_B, 1), D_SKL_PLUS, NULL, NULL);
2775 MMIO_DH(_REG_701C4(PIPE_B, 2), D_SKL_PLUS, NULL, NULL);
2776 MMIO_DH(_REG_701C4(PIPE_B, 3), D_SKL_PLUS, NULL, NULL);
2777 MMIO_DH(_REG_701C4(PIPE_B, 4), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002778
Xu Han5cf5fe82017-03-29 10:13:57 +08002779 MMIO_DH(_REG_701C4(PIPE_C, 1), D_SKL_PLUS, NULL, NULL);
2780 MMIO_DH(_REG_701C4(PIPE_C, 2), D_SKL_PLUS, NULL, NULL);
2781 MMIO_DH(_REG_701C4(PIPE_C, 3), D_SKL_PLUS, NULL, NULL);
2782 MMIO_DH(_REG_701C4(PIPE_C, 4), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002783
Xu Han5cf5fe82017-03-29 10:13:57 +08002784 MMIO_D(0x70380, D_SKL_PLUS);
2785 MMIO_D(0x71380, D_SKL_PLUS);
2786 MMIO_D(0x72380, D_SKL_PLUS);
2787 MMIO_D(0x7039c, D_SKL_PLUS);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002788
Xu Han5cf5fe82017-03-29 10:13:57 +08002789 MMIO_D(0x8f074, D_SKL | D_KBL);
2790 MMIO_D(0x8f004, D_SKL | D_KBL);
2791 MMIO_D(0x8f034, D_SKL | D_KBL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002792
Xu Han5cf5fe82017-03-29 10:13:57 +08002793 MMIO_D(0xb11c, D_SKL | D_KBL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002794
Xu Han5cf5fe82017-03-29 10:13:57 +08002795 MMIO_D(0x51000, D_SKL | D_KBL);
2796 MMIO_D(0x6c00c, D_SKL_PLUS);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002797
Xu Han5cf5fe82017-03-29 10:13:57 +08002798 MMIO_F(0xc800, 0x7f8, F_CMD_ACCESS, 0, 0, D_SKL | D_KBL, NULL, NULL);
2799 MMIO_F(0xb020, 0x80, F_CMD_ACCESS, 0, 0, D_SKL | D_KBL, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002800
Xu Han5cf5fe82017-03-29 10:13:57 +08002801 MMIO_D(0xd08, D_SKL_PLUS);
2802 MMIO_DFH(0x20e0, D_SKL_PLUS, F_MODE_MASK, NULL, NULL);
2803 MMIO_DFH(0x20ec, D_SKL_PLUS, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002804
2805 /* TRTT */
Xu Han5cf5fe82017-03-29 10:13:57 +08002806 MMIO_DFH(0x4de0, D_SKL | D_KBL, F_CMD_ACCESS, NULL, NULL);
2807 MMIO_DFH(0x4de4, D_SKL | D_KBL, F_CMD_ACCESS, NULL, NULL);
2808 MMIO_DFH(0x4de8, D_SKL | D_KBL, F_CMD_ACCESS, NULL, NULL);
2809 MMIO_DFH(0x4dec, D_SKL | D_KBL, F_CMD_ACCESS, NULL, NULL);
2810 MMIO_DFH(0x4df0, D_SKL | D_KBL, F_CMD_ACCESS, NULL, NULL);
2811 MMIO_DFH(0x4df4, D_SKL | D_KBL, F_CMD_ACCESS, NULL, gen9_trtte_write);
2812 MMIO_DH(0x4dfc, D_SKL | D_KBL, NULL, gen9_trtt_chicken_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002813
Xu Han5cf5fe82017-03-29 10:13:57 +08002814 MMIO_D(0x45008, D_SKL | D_KBL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002815
Xu Han5cf5fe82017-03-29 10:13:57 +08002816 MMIO_D(0x46430, D_SKL | D_KBL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002817
Xu Han5cf5fe82017-03-29 10:13:57 +08002818 MMIO_D(0x46520, D_SKL | D_KBL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002819
Xu Han5cf5fe82017-03-29 10:13:57 +08002820 MMIO_D(0xc403c, D_SKL | D_KBL);
2821 MMIO_D(0xb004, D_SKL_PLUS);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002822 MMIO_DH(DMA_CTRL, D_SKL_PLUS, NULL, dma_ctrl_write);
2823
Xu Han5cf5fe82017-03-29 10:13:57 +08002824 MMIO_D(0x65900, D_SKL_PLUS);
2825 MMIO_D(0x1082c0, D_SKL | D_KBL);
2826 MMIO_D(0x4068, D_SKL | D_KBL);
2827 MMIO_D(0x67054, D_SKL | D_KBL);
2828 MMIO_D(0x6e560, D_SKL | D_KBL);
2829 MMIO_D(0x6e554, D_SKL | D_KBL);
2830 MMIO_D(0x2b20, D_SKL | D_KBL);
2831 MMIO_D(0x65f00, D_SKL | D_KBL);
2832 MMIO_D(0x65f08, D_SKL | D_KBL);
2833 MMIO_D(0x320f0, D_SKL | D_KBL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002834
Xu Han5cf5fe82017-03-29 10:13:57 +08002835 MMIO_DFH(_REG_VCS2_EXCC, D_SKL_PLUS, F_CMD_ACCESS, NULL, NULL);
2836 MMIO_DFH(_REG_VECS_EXCC, D_SKL_PLUS, F_CMD_ACCESS, NULL, NULL);
2837 MMIO_D(0x70034, D_SKL_PLUS);
2838 MMIO_D(0x71034, D_SKL_PLUS);
2839 MMIO_D(0x72034, D_SKL_PLUS);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002840
Xu Han5cf5fe82017-03-29 10:13:57 +08002841 MMIO_D(_PLANE_KEYVAL_1(PIPE_A), D_SKL_PLUS);
2842 MMIO_D(_PLANE_KEYVAL_1(PIPE_B), D_SKL_PLUS);
2843 MMIO_D(_PLANE_KEYVAL_1(PIPE_C), D_SKL_PLUS);
2844 MMIO_D(_PLANE_KEYMSK_1(PIPE_A), D_SKL_PLUS);
2845 MMIO_D(_PLANE_KEYMSK_1(PIPE_B), D_SKL_PLUS);
2846 MMIO_D(_PLANE_KEYMSK_1(PIPE_C), D_SKL_PLUS);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002847
Xu Han5cf5fe82017-03-29 10:13:57 +08002848 MMIO_D(0x44500, D_SKL_PLUS);
Zhao Yan0aa52772017-02-28 15:39:25 +08002849 MMIO_DFH(GEN9_CSFE_CHICKEN1_RCS, D_SKL_PLUS, F_CMD_ACCESS, NULL, NULL);
Xu Han5cf5fe82017-03-29 10:13:57 +08002850 MMIO_DFH(GEN8_HDC_CHICKEN1, D_SKL | D_KBL, F_MODE_MASK | F_CMD_ACCESS,
Zhao Yan9112caa2017-02-28 15:40:10 +08002851 NULL, NULL);
Xu Han5cf5fe82017-03-29 10:13:57 +08002852
2853 MMIO_D(0x4ab8, D_KBL);
2854 MMIO_D(0x940c, D_SKL_PLUS);
2855 MMIO_D(0x2248, D_SKL_PLUS | D_KBL);
2856 MMIO_D(0x4ab0, D_SKL | D_KBL);
2857 MMIO_D(0x20d4, D_SKL | D_KBL);
2858
Zhi Wange39c5ad2016-09-02 13:33:29 +08002859 return 0;
2860}
Zhi Wang04d348a2016-04-25 18:28:56 -04002861
Changbin Du65f9f6f2017-06-06 15:56:09 +08002862/* Special MMIO blocks. */
2863static struct gvt_mmio_block {
2864 unsigned int device;
2865 i915_reg_t offset;
2866 unsigned int size;
2867 gvt_mmio_func read;
2868 gvt_mmio_func write;
2869} gvt_mmio_blocks[] = {
2870 {D_SKL_PLUS, _MMIO(CSR_MMIO_START_RANGE), 0x3000, NULL, NULL},
2871 {D_ALL, _MMIO(MCHBAR_MIRROR_BASE_SNB), 0x40000, NULL, NULL},
2872 {D_ALL, _MMIO(VGT_PVINFO_PAGE), VGT_PVINFO_SIZE,
2873 pvinfo_mmio_read, pvinfo_mmio_write},
2874 {D_ALL, LGC_PALETTE(PIPE_A, 0), 1024, NULL, NULL},
2875 {D_ALL, LGC_PALETTE(PIPE_B, 0), 1024, NULL, NULL},
2876 {D_ALL, LGC_PALETTE(PIPE_C, 0), 1024, NULL, NULL},
2877};
2878
2879static struct gvt_mmio_block *find_mmio_block(struct intel_gvt *gvt,
2880 unsigned int offset)
Zhi Wang12d14cc2016-08-30 11:06:17 +08002881{
Changbin Du65f9f6f2017-06-06 15:56:09 +08002882 unsigned long device = intel_gvt_get_device_type(gvt);
2883 struct gvt_mmio_block *block = gvt_mmio_blocks;
2884 int i;
Zhi Wang12d14cc2016-08-30 11:06:17 +08002885
Changbin Du65f9f6f2017-06-06 15:56:09 +08002886 for (i = 0; i < ARRAY_SIZE(gvt_mmio_blocks); i++, block++) {
2887 if (!(device & block->device))
2888 continue;
2889 if (offset >= INTEL_GVT_MMIO_OFFSET(block->offset) &&
2890 offset < INTEL_GVT_MMIO_OFFSET(block->offset) + block->size)
2891 return block;
Zhi Wang12d14cc2016-08-30 11:06:17 +08002892 }
2893 return NULL;
2894}
2895
2896/**
2897 * intel_gvt_clean_mmio_info - clean up MMIO information table for GVT device
2898 * @gvt: GVT device
2899 *
2900 * This function is called at the driver unloading stage, to clean up the MMIO
2901 * information table of GVT device
2902 *
2903 */
2904void intel_gvt_clean_mmio_info(struct intel_gvt *gvt)
2905{
2906 struct hlist_node *tmp;
2907 struct intel_gvt_mmio_info *e;
2908 int i;
2909
2910 hash_for_each_safe(gvt->mmio.mmio_info_table, i, tmp, e, node)
2911 kfree(e);
2912
2913 vfree(gvt->mmio.mmio_attribute);
2914 gvt->mmio.mmio_attribute = NULL;
2915}
2916
2917/**
2918 * intel_gvt_setup_mmio_info - setup MMIO information table for GVT device
2919 * @gvt: GVT device
2920 *
2921 * This function is called at the initialization stage, to setup the MMIO
2922 * information table for GVT device
2923 *
2924 * Returns:
2925 * zero on success, negative if failed.
2926 */
2927int intel_gvt_setup_mmio_info(struct intel_gvt *gvt)
2928{
2929 struct intel_gvt_device_info *info = &gvt->device_info;
2930 struct drm_i915_private *dev_priv = gvt->dev_priv;
Changbin Du56a78de2017-06-06 15:56:11 +08002931 int size = info->mmio_size / 4 * sizeof(*gvt->mmio.mmio_attribute);
Zhi Wang12d14cc2016-08-30 11:06:17 +08002932 int ret;
2933
Changbin Du56a78de2017-06-06 15:56:11 +08002934 gvt->mmio.mmio_attribute = vzalloc(size);
Zhi Wang12d14cc2016-08-30 11:06:17 +08002935 if (!gvt->mmio.mmio_attribute)
2936 return -ENOMEM;
2937
2938 ret = init_generic_mmio_info(gvt);
2939 if (ret)
2940 goto err;
2941
2942 if (IS_BROADWELL(dev_priv)) {
2943 ret = init_broadwell_mmio_info(gvt);
2944 if (ret)
2945 goto err;
Xu Hane3476c02017-03-29 10:13:59 +08002946 } else if (IS_SKYLAKE(dev_priv)
2947 || IS_KABYLAKE(dev_priv)) {
Zhi Wange39c5ad2016-09-02 13:33:29 +08002948 ret = init_broadwell_mmio_info(gvt);
2949 if (ret)
2950 goto err;
2951 ret = init_skl_mmio_info(gvt);
2952 if (ret)
2953 goto err;
Zhi Wang12d14cc2016-08-30 11:06:17 +08002954 }
Changbin Dufbfd76c2017-06-06 15:56:13 +08002955
2956 gvt_dbg_mmio("traced %u virtual mmio registers\n",
2957 gvt->mmio.num_tracked_mmio);
Zhi Wang12d14cc2016-08-30 11:06:17 +08002958 return 0;
2959err:
2960 intel_gvt_clean_mmio_info(gvt);
2961 return ret;
2962}
Zhi Wange39c5ad2016-09-02 13:33:29 +08002963
Zhi Wange39c5ad2016-09-02 13:33:29 +08002964
2965/**
2966 * intel_vgpu_default_mmio_read - default MMIO read handler
2967 * @vgpu: a vGPU
2968 * @offset: access offset
2969 * @p_data: data return buffer
2970 * @bytes: access data length
2971 *
2972 * Returns:
2973 * Zero on success, negative error code if failed.
2974 */
2975int intel_vgpu_default_mmio_read(struct intel_vgpu *vgpu, unsigned int offset,
2976 void *p_data, unsigned int bytes)
2977{
2978 read_vreg(vgpu, offset, p_data, bytes);
2979 return 0;
2980}
2981
2982/**
2983 * intel_t_default_mmio_write - default MMIO write handler
2984 * @vgpu: a vGPU
2985 * @offset: access offset
2986 * @p_data: write data buffer
2987 * @bytes: access data length
2988 *
2989 * Returns:
2990 * Zero on success, negative error code if failed.
2991 */
2992int intel_vgpu_default_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
2993 void *p_data, unsigned int bytes)
2994{
2995 write_vreg(vgpu, offset, p_data, bytes);
2996 return 0;
2997}
Zhao Yan4938ca92017-03-09 10:09:44 +08002998
2999/**
3000 * intel_gvt_in_force_nonpriv_whitelist - if a mmio is in whitelist to be
3001 * force-nopriv register
3002 *
3003 * @gvt: a GVT device
3004 * @offset: register offset
3005 *
3006 * Returns:
3007 * True if the register is in force-nonpriv whitelist;
3008 * False if outside;
3009 */
3010bool intel_gvt_in_force_nonpriv_whitelist(struct intel_gvt *gvt,
3011 unsigned int offset)
3012{
3013 return in_whitelist(offset);
3014}
Changbin Du65f9f6f2017-06-06 15:56:09 +08003015
3016/**
3017 * intel_vgpu_mmio_reg_rw - emulate tracked mmio registers
3018 * @vgpu: a vGPU
3019 * @offset: register offset
3020 * @pdata: data buffer
3021 * @bytes: data length
3022 *
3023 * Returns:
3024 * Zero on success, negative error code if failed.
3025 */
3026int intel_vgpu_mmio_reg_rw(struct intel_vgpu *vgpu, unsigned int offset,
3027 void *pdata, unsigned int bytes, bool is_read)
3028{
3029 struct intel_gvt *gvt = vgpu->gvt;
3030 struct intel_gvt_mmio_info *mmio_info;
3031 struct gvt_mmio_block *mmio_block;
3032 gvt_mmio_func func;
3033 int ret;
3034
3035 if (WARN_ON(bytes > 4))
3036 return -EINVAL;
3037
3038 /*
3039 * Handle special MMIO blocks.
3040 */
3041 mmio_block = find_mmio_block(gvt, offset);
3042 if (mmio_block) {
3043 func = is_read ? mmio_block->read : mmio_block->write;
3044 if (func)
3045 return func(vgpu, offset, pdata, bytes);
3046 goto default_rw;
3047 }
3048
3049 /*
3050 * Normal tracked MMIOs.
3051 */
3052 mmio_info = find_mmio_info(gvt, offset);
3053 if (!mmio_info) {
3054 if (!vgpu->mmio.disable_warn_untrack)
3055 gvt_vgpu_err("untracked MMIO %08x len %d\n",
3056 offset, bytes);
3057 goto default_rw;
3058 }
3059
Changbin Du65f9f6f2017-06-06 15:56:09 +08003060 if (is_read)
3061 return mmio_info->read(vgpu, offset, pdata, bytes);
3062 else {
3063 u64 ro_mask = mmio_info->ro_mask;
3064 u32 old_vreg = 0, old_sreg = 0;
3065 u64 data = 0;
3066
3067 if (intel_gvt_mmio_has_mode_mask(gvt, mmio_info->offset)) {
3068 old_vreg = vgpu_vreg(vgpu, offset);
3069 old_sreg = vgpu_sreg(vgpu, offset);
3070 }
3071
3072 if (likely(!ro_mask))
3073 ret = mmio_info->write(vgpu, offset, pdata, bytes);
3074 else if (!~ro_mask) {
3075 gvt_vgpu_err("try to write RO reg %x\n", offset);
3076 return 0;
3077 } else {
3078 /* keep the RO bits in the virtual register */
3079 memcpy(&data, pdata, bytes);
3080 data &= ~ro_mask;
3081 data |= vgpu_vreg(vgpu, offset) & ro_mask;
3082 ret = mmio_info->write(vgpu, offset, &data, bytes);
3083 }
3084
3085 /* higher 16bits of mode ctl regs are mask bits for change */
3086 if (intel_gvt_mmio_has_mode_mask(gvt, mmio_info->offset)) {
3087 u32 mask = vgpu_vreg(vgpu, offset) >> 16;
3088
3089 vgpu_vreg(vgpu, offset) = (old_vreg & ~mask)
3090 | (vgpu_vreg(vgpu, offset) & mask);
3091 vgpu_sreg(vgpu, offset) = (old_sreg & ~mask)
3092 | (vgpu_sreg(vgpu, offset) & mask);
3093 }
3094 }
3095
3096 return ret;
3097
3098default_rw:
3099 return is_read ?
3100 intel_vgpu_default_mmio_read(vgpu, offset, pdata, bytes) :
3101 intel_vgpu_default_mmio_write(vgpu, offset, pdata, bytes);
3102}