blob: 98b289af6245dce85712910f07950b4e6cea23da [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 1994, 1995, 1996, 1997, 2000, 2001 by Ralf Baechle
7 * Copyright (C) 2000 Silicon Graphics, Inc.
8 * Modified for further R[236]000 support by Paul M. Antoine, 1996.
9 * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
Ralf Baechlea3692022007-07-10 17:33:02 +010010 * Copyright (C) 2000, 07 MIPS Technologies, Inc.
Ralf Baechle41943182005-05-05 16:45:59 +000011 * Copyright (C) 2003, 2004 Maciej W. Rozycki
Linus Torvalds1da177e2005-04-16 15:20:36 -070012 */
13#ifndef _ASM_MIPSREGS_H
14#define _ASM_MIPSREGS_H
15
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <linux/linkage.h>
Qais Yousef87c99202013-12-09 09:49:45 +000017#include <linux/types.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <asm/hazards.h>
Marc St-Jean9267a302007-06-14 15:55:31 -060019#include <asm/war.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020
21/*
22 * The following macros are especially useful for __asm__
23 * inline assembler.
24 */
25#ifndef __STR
26#define __STR(x) #x
27#endif
28#ifndef STR
29#define STR(x) __STR(x)
30#endif
31
32/*
33 * Configure language
34 */
35#ifdef __ASSEMBLY__
36#define _ULCAST_
37#else
38#define _ULCAST_ (unsigned long)
39#endif
40
41/*
42 * Coprocessor 0 register names
43 */
44#define CP0_INDEX $0
45#define CP0_RANDOM $1
46#define CP0_ENTRYLO0 $2
47#define CP0_ENTRYLO1 $3
48#define CP0_CONF $3
49#define CP0_CONTEXT $4
50#define CP0_PAGEMASK $5
Matt Redfearn5c33f8b2016-05-18 17:12:35 +010051#define CP0_SEGCTL0 $5, 2
52#define CP0_SEGCTL1 $5, 3
53#define CP0_SEGCTL2 $5, 4
Linus Torvalds1da177e2005-04-16 15:20:36 -070054#define CP0_WIRED $6
55#define CP0_INFO $7
James Hogan195cee92015-11-10 17:06:37 +000056#define CP0_HWRENA $7, 0
Linus Torvalds1da177e2005-04-16 15:20:36 -070057#define CP0_BADVADDR $8
Paul Burton609cf6f2015-09-22 11:12:11 -070058#define CP0_BADINSTR $8, 1
Linus Torvalds1da177e2005-04-16 15:20:36 -070059#define CP0_COUNT $9
60#define CP0_ENTRYHI $10
James Hoganf913e9e2016-05-11 15:50:28 +010061#define CP0_GUESTCTL1 $10, 4
62#define CP0_GUESTCTL2 $10, 5
63#define CP0_GUESTCTL3 $10, 6
Linus Torvalds1da177e2005-04-16 15:20:36 -070064#define CP0_COMPARE $11
James Hoganf913e9e2016-05-11 15:50:28 +010065#define CP0_GUESTCTL0EXT $11, 4
Linus Torvalds1da177e2005-04-16 15:20:36 -070066#define CP0_STATUS $12
James Hoganf913e9e2016-05-11 15:50:28 +010067#define CP0_GUESTCTL0 $12, 6
68#define CP0_GTOFFSET $12, 7
Linus Torvalds1da177e2005-04-16 15:20:36 -070069#define CP0_CAUSE $13
70#define CP0_EPC $14
71#define CP0_PRID $15
Paul Burton609cf6f2015-09-22 11:12:11 -070072#define CP0_EBASE $15, 1
73#define CP0_CMGCRBASE $15, 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070074#define CP0_CONFIG $16
James Hogan195cee92015-11-10 17:06:37 +000075#define CP0_CONFIG3 $16, 3
76#define CP0_CONFIG5 $16, 5
Linus Torvalds1da177e2005-04-16 15:20:36 -070077#define CP0_LLADDR $17
78#define CP0_WATCHLO $18
79#define CP0_WATCHHI $19
80#define CP0_XCONTEXT $20
81#define CP0_FRAMEMASK $21
82#define CP0_DIAGNOSTIC $22
83#define CP0_DEBUG $23
84#define CP0_DEPC $24
85#define CP0_PERFORMANCE $25
86#define CP0_ECC $26
87#define CP0_CACHEERR $27
88#define CP0_TAGLO $28
89#define CP0_TAGHI $29
90#define CP0_ERROREPC $30
91#define CP0_DESAVE $31
92
93/*
94 * R4640/R4650 cp0 register names. These registers are listed
95 * here only for completeness; without MMU these CPUs are not useable
96 * by Linux. A future ELKS port might take make Linux run on them
97 * though ...
98 */
99#define CP0_IBASE $0
100#define CP0_IBOUND $1
101#define CP0_DBASE $2
102#define CP0_DBOUND $3
103#define CP0_CALG $17
104#define CP0_IWATCH $18
105#define CP0_DWATCH $19
106
107/*
108 * Coprocessor 0 Set 1 register names
109 */
110#define CP0_S1_DERRADDR0 $26
111#define CP0_S1_DERRADDR1 $27
112#define CP0_S1_INTCONTROL $20
113
114/*
Ralf Baechle7a0fc582005-07-13 19:47:28 +0000115 * Coprocessor 0 Set 2 register names
116 */
117#define CP0_S2_SRSCTL $12 /* MIPSR2 */
118
119/*
120 * Coprocessor 0 Set 3 register names
121 */
122#define CP0_S3_SRSMAP $12 /* MIPSR2 */
123
124/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125 * TX39 Series
126 */
127#define CP0_TX39_CACHE $7
128
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129
James Hoganbae637a2015-07-15 16:17:47 +0100130/* Generic EntryLo bit definitions */
131#define ENTRYLO_G (_ULCAST_(1) << 0)
132#define ENTRYLO_V (_ULCAST_(1) << 1)
133#define ENTRYLO_D (_ULCAST_(1) << 2)
134#define ENTRYLO_C_SHIFT 3
135#define ENTRYLO_C (_ULCAST_(7) << ENTRYLO_C_SHIFT)
136
137/* R3000 EntryLo bit definitions */
138#define R3K_ENTRYLO_G (_ULCAST_(1) << 8)
139#define R3K_ENTRYLO_V (_ULCAST_(1) << 9)
140#define R3K_ENTRYLO_D (_ULCAST_(1) << 10)
141#define R3K_ENTRYLO_N (_ULCAST_(1) << 11)
142
143/* MIPS32/64 EntryLo bit definitions */
Paul Burtonc6956722015-09-22 11:42:51 -0700144#define MIPS_ENTRYLO_PFN_SHIFT 6
145#define MIPS_ENTRYLO_XI (_ULCAST_(1) << (BITS_PER_LONG - 2))
146#define MIPS_ENTRYLO_RI (_ULCAST_(1) << (BITS_PER_LONG - 1))
James Hoganbae637a2015-07-15 16:17:47 +0100147
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148/*
149 * Values for PageMask register
150 */
151#ifdef CONFIG_CPU_VR41XX
152
153/* Why doesn't stupidity hurt ... */
154
155#define PM_1K 0x00000000
156#define PM_4K 0x00001800
157#define PM_16K 0x00007800
158#define PM_64K 0x0001f800
159#define PM_256K 0x0007f800
160
161#else
162
163#define PM_4K 0x00000000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200164#define PM_8K 0x00002000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165#define PM_16K 0x00006000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200166#define PM_32K 0x0000e000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167#define PM_64K 0x0001e000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200168#define PM_128K 0x0003e000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169#define PM_256K 0x0007e000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200170#define PM_512K 0x000fe000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171#define PM_1M 0x001fe000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200172#define PM_2M 0x003fe000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173#define PM_4M 0x007fe000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200174#define PM_8M 0x00ffe000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175#define PM_16M 0x01ffe000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200176#define PM_32M 0x03ffe000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177#define PM_64M 0x07ffe000
178#define PM_256M 0x1fffe000
Shinya Kuribayashi542c1022008-10-24 01:27:57 +0900179#define PM_1G 0x7fffe000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180
181#endif
182
183/*
184 * Default page size for a given kernel configuration
185 */
186#ifdef CONFIG_PAGE_SIZE_4KB
Ralf Baechle70342282013-01-22 12:59:30 +0100187#define PM_DEFAULT_MASK PM_4K
Ralf Baechlec52399b2009-04-02 14:07:10 +0200188#elif defined(CONFIG_PAGE_SIZE_8KB)
Ralf Baechle70342282013-01-22 12:59:30 +0100189#define PM_DEFAULT_MASK PM_8K
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190#elif defined(CONFIG_PAGE_SIZE_16KB)
Ralf Baechle70342282013-01-22 12:59:30 +0100191#define PM_DEFAULT_MASK PM_16K
Ralf Baechlec52399b2009-04-02 14:07:10 +0200192#elif defined(CONFIG_PAGE_SIZE_32KB)
Ralf Baechle70342282013-01-22 12:59:30 +0100193#define PM_DEFAULT_MASK PM_32K
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194#elif defined(CONFIG_PAGE_SIZE_64KB)
Ralf Baechle70342282013-01-22 12:59:30 +0100195#define PM_DEFAULT_MASK PM_64K
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196#else
197#error Bad page size configuration!
198#endif
199
David Daneydd794392009-05-27 17:47:43 -0700200/*
201 * Default huge tlb size for a given kernel configuration
202 */
203#ifdef CONFIG_PAGE_SIZE_4KB
204#define PM_HUGE_MASK PM_1M
205#elif defined(CONFIG_PAGE_SIZE_8KB)
206#define PM_HUGE_MASK PM_4M
207#elif defined(CONFIG_PAGE_SIZE_16KB)
208#define PM_HUGE_MASK PM_16M
209#elif defined(CONFIG_PAGE_SIZE_32KB)
210#define PM_HUGE_MASK PM_64M
211#elif defined(CONFIG_PAGE_SIZE_64KB)
212#define PM_HUGE_MASK PM_256M
David Daneyaa1762f2012-10-17 00:48:10 +0200213#elif defined(CONFIG_MIPS_HUGE_TLB_SUPPORT)
David Daneydd794392009-05-27 17:47:43 -0700214#error Bad page size configuration for hugetlbfs!
215#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216
217/*
218 * Values used for computation of new tlb entries
219 */
220#define PL_4K 12
221#define PL_16K 14
222#define PL_64K 16
223#define PL_256K 18
224#define PL_1M 20
225#define PL_4M 22
226#define PL_16M 24
227#define PL_64M 26
228#define PL_256M 28
229
230/*
David Daney9fe2e9d2010-02-10 15:12:45 -0800231 * PageGrain bits
232 */
Ralf Baechle70342282013-01-22 12:59:30 +0100233#define PG_RIE (_ULCAST_(1) << 31)
234#define PG_XIE (_ULCAST_(1) << 30)
235#define PG_ELPA (_ULCAST_(1) << 29)
236#define PG_ESP (_ULCAST_(1) << 28)
Leonid Yegoshin6575b1d2014-07-15 14:09:57 +0100237#define PG_IEC (_ULCAST_(1) << 27)
David Daney9fe2e9d2010-02-10 15:12:45 -0800238
James Hoganbae637a2015-07-15 16:17:47 +0100239/* MIPS32/64 EntryHI bit definitions */
240#define MIPS_ENTRYHI_EHINV (_ULCAST_(1) << 10)
James Hogan9b5c3392016-05-06 14:36:19 +0100241#define MIPS_ENTRYHI_ASIDX (_ULCAST_(0x3) << 8)
242#define MIPS_ENTRYHI_ASID (_ULCAST_(0xff) << 0)
James Hoganbae637a2015-07-15 16:17:47 +0100243
David Daney9fe2e9d2010-02-10 15:12:45 -0800244/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245 * R4x00 interrupt enable / cause bits
246 */
Ralf Baechle70342282013-01-22 12:59:30 +0100247#define IE_SW0 (_ULCAST_(1) << 8)
248#define IE_SW1 (_ULCAST_(1) << 9)
249#define IE_IRQ0 (_ULCAST_(1) << 10)
250#define IE_IRQ1 (_ULCAST_(1) << 11)
251#define IE_IRQ2 (_ULCAST_(1) << 12)
252#define IE_IRQ3 (_ULCAST_(1) << 13)
253#define IE_IRQ4 (_ULCAST_(1) << 14)
254#define IE_IRQ5 (_ULCAST_(1) << 15)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255
256/*
257 * R4x00 interrupt cause bits
258 */
Ralf Baechle70342282013-01-22 12:59:30 +0100259#define C_SW0 (_ULCAST_(1) << 8)
260#define C_SW1 (_ULCAST_(1) << 9)
261#define C_IRQ0 (_ULCAST_(1) << 10)
262#define C_IRQ1 (_ULCAST_(1) << 11)
263#define C_IRQ2 (_ULCAST_(1) << 12)
264#define C_IRQ3 (_ULCAST_(1) << 13)
265#define C_IRQ4 (_ULCAST_(1) << 14)
266#define C_IRQ5 (_ULCAST_(1) << 15)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267
268/*
269 * Bitfields in the R4xx0 cp0 status register
270 */
271#define ST0_IE 0x00000001
272#define ST0_EXL 0x00000002
273#define ST0_ERL 0x00000004
274#define ST0_KSU 0x00000018
275# define KSU_USER 0x00000010
276# define KSU_SUPERVISOR 0x00000008
277# define KSU_KERNEL 0x00000000
278#define ST0_UX 0x00000020
279#define ST0_SX 0x00000040
Ralf Baechle70342282013-01-22 12:59:30 +0100280#define ST0_KX 0x00000080
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281#define ST0_DE 0x00010000
282#define ST0_CE 0x00020000
283
284/*
285 * Setting c0_status.co enables Hit_Writeback and Hit_Writeback_Invalidate
286 * cacheops in userspace. This bit exists only on RM7000 and RM9000
287 * processors.
288 */
289#define ST0_CO 0x08000000
290
291/*
292 * Bitfields in the R[23]000 cp0 status register.
293 */
Ralf Baechle70342282013-01-22 12:59:30 +0100294#define ST0_IEC 0x00000001
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295#define ST0_KUC 0x00000002
296#define ST0_IEP 0x00000004
297#define ST0_KUP 0x00000008
298#define ST0_IEO 0x00000010
299#define ST0_KUO 0x00000020
300/* bits 6 & 7 are reserved on R[23]000 */
301#define ST0_ISC 0x00010000
302#define ST0_SWC 0x00020000
303#define ST0_CM 0x00080000
304
305/*
306 * Bits specific to the R4640/R4650
307 */
Ralf Baechle70342282013-01-22 12:59:30 +0100308#define ST0_UM (_ULCAST_(1) << 4)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309#define ST0_IL (_ULCAST_(1) << 23)
310#define ST0_DL (_ULCAST_(1) << 24)
311
312/*
Thiemo Seufer3301edc2006-05-15 18:24:57 +0100313 * Enable the MIPS MDMX and DSP ASEs
Ralf Baechlee50c0a82005-05-31 11:49:19 +0000314 */
315#define ST0_MX 0x01000000
316
317/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318 * Status register bits available in all MIPS CPUs.
319 */
320#define ST0_IM 0x0000ff00
Ralf Baechle70342282013-01-22 12:59:30 +0100321#define STATUSB_IP0 8
322#define STATUSF_IP0 (_ULCAST_(1) << 8)
323#define STATUSB_IP1 9
324#define STATUSF_IP1 (_ULCAST_(1) << 9)
325#define STATUSB_IP2 10
326#define STATUSF_IP2 (_ULCAST_(1) << 10)
327#define STATUSB_IP3 11
328#define STATUSF_IP3 (_ULCAST_(1) << 11)
329#define STATUSB_IP4 12
330#define STATUSF_IP4 (_ULCAST_(1) << 12)
331#define STATUSB_IP5 13
332#define STATUSF_IP5 (_ULCAST_(1) << 13)
333#define STATUSB_IP6 14
334#define STATUSF_IP6 (_ULCAST_(1) << 14)
335#define STATUSB_IP7 15
336#define STATUSF_IP7 (_ULCAST_(1) << 15)
337#define STATUSB_IP8 0
338#define STATUSF_IP8 (_ULCAST_(1) << 0)
339#define STATUSB_IP9 1
340#define STATUSF_IP9 (_ULCAST_(1) << 1)
341#define STATUSB_IP10 2
342#define STATUSF_IP10 (_ULCAST_(1) << 2)
343#define STATUSB_IP11 3
344#define STATUSF_IP11 (_ULCAST_(1) << 3)
345#define STATUSB_IP12 4
346#define STATUSF_IP12 (_ULCAST_(1) << 4)
347#define STATUSB_IP13 5
348#define STATUSF_IP13 (_ULCAST_(1) << 5)
349#define STATUSB_IP14 6
350#define STATUSF_IP14 (_ULCAST_(1) << 6)
351#define STATUSB_IP15 7
352#define STATUSF_IP15 (_ULCAST_(1) << 7)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353#define ST0_CH 0x00040000
David Daney96ffa022010-07-23 18:41:46 -0700354#define ST0_NMI 0x00080000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355#define ST0_SR 0x00100000
356#define ST0_TS 0x00200000
357#define ST0_BEV 0x00400000
358#define ST0_RE 0x02000000
359#define ST0_FR 0x04000000
360#define ST0_CU 0xf0000000
361#define ST0_CU0 0x10000000
362#define ST0_CU1 0x20000000
363#define ST0_CU2 0x40000000
364#define ST0_CU3 0x80000000
365#define ST0_XX 0x80000000 /* MIPS IV naming */
366
367/*
David VomLehn010c1082009-12-21 17:49:22 -0800368 * Bitfields and bit numbers in the coprocessor 0 IntCtl register. (MIPSR2)
David VomLehn010c1082009-12-21 17:49:22 -0800369 */
James Hogan9323f842015-01-29 11:14:06 +0000370#define INTCTLB_IPFDC 23
371#define INTCTLF_IPFDC (_ULCAST_(7) << INTCTLB_IPFDC)
David VomLehn010c1082009-12-21 17:49:22 -0800372#define INTCTLB_IPPCI 26
373#define INTCTLF_IPPCI (_ULCAST_(7) << INTCTLB_IPPCI)
374#define INTCTLB_IPTI 29
375#define INTCTLF_IPTI (_ULCAST_(7) << INTCTLB_IPTI)
376
377/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378 * Bitfields and bit numbers in the coprocessor 0 cause register.
379 *
380 * Refer to your MIPS R4xx0 manual, chapter 5 for explanation.
381 */
Maciej W. Rozycki10545332015-04-03 23:23:56 +0100382#define CAUSEB_EXCCODE 2
383#define CAUSEF_EXCCODE (_ULCAST_(31) << 2)
384#define CAUSEB_IP 8
385#define CAUSEF_IP (_ULCAST_(255) << 8)
Ralf Baechle70342282013-01-22 12:59:30 +0100386#define CAUSEB_IP0 8
387#define CAUSEF_IP0 (_ULCAST_(1) << 8)
388#define CAUSEB_IP1 9
389#define CAUSEF_IP1 (_ULCAST_(1) << 9)
390#define CAUSEB_IP2 10
391#define CAUSEF_IP2 (_ULCAST_(1) << 10)
392#define CAUSEB_IP3 11
393#define CAUSEF_IP3 (_ULCAST_(1) << 11)
394#define CAUSEB_IP4 12
395#define CAUSEF_IP4 (_ULCAST_(1) << 12)
396#define CAUSEB_IP5 13
397#define CAUSEF_IP5 (_ULCAST_(1) << 13)
398#define CAUSEB_IP6 14
399#define CAUSEF_IP6 (_ULCAST_(1) << 14)
400#define CAUSEB_IP7 15
401#define CAUSEF_IP7 (_ULCAST_(1) << 15)
Maciej W. Rozycki10545332015-04-03 23:23:56 +0100402#define CAUSEB_FDCI 21
403#define CAUSEF_FDCI (_ULCAST_(1) << 21)
James Hogane233c732016-03-01 22:19:38 +0000404#define CAUSEB_WP 22
405#define CAUSEF_WP (_ULCAST_(1) << 22)
Maciej W. Rozycki10545332015-04-03 23:23:56 +0100406#define CAUSEB_IV 23
407#define CAUSEF_IV (_ULCAST_(1) << 23)
408#define CAUSEB_PCI 26
409#define CAUSEF_PCI (_ULCAST_(1) << 26)
James Hogan9fd4af62015-12-16 23:49:28 +0000410#define CAUSEB_DC 27
411#define CAUSEF_DC (_ULCAST_(1) << 27)
Maciej W. Rozycki10545332015-04-03 23:23:56 +0100412#define CAUSEB_CE 28
413#define CAUSEF_CE (_ULCAST_(3) << 28)
414#define CAUSEB_TI 30
415#define CAUSEF_TI (_ULCAST_(1) << 30)
416#define CAUSEB_BD 31
417#define CAUSEF_BD (_ULCAST_(1) << 31)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418
419/*
James Hogan16d100db2015-12-16 23:49:33 +0000420 * Cause.ExcCode trap codes.
421 */
422#define EXCCODE_INT 0 /* Interrupt pending */
423#define EXCCODE_MOD 1 /* TLB modified fault */
424#define EXCCODE_TLBL 2 /* TLB miss on load or ifetch */
425#define EXCCODE_TLBS 3 /* TLB miss on a store */
426#define EXCCODE_ADEL 4 /* Address error on a load or ifetch */
427#define EXCCODE_ADES 5 /* Address error on a store */
428#define EXCCODE_IBE 6 /* Bus error on an ifetch */
429#define EXCCODE_DBE 7 /* Bus error on a load or store */
430#define EXCCODE_SYS 8 /* System call */
431#define EXCCODE_BP 9 /* Breakpoint */
432#define EXCCODE_RI 10 /* Reserved instruction exception */
433#define EXCCODE_CPU 11 /* Coprocessor unusable */
434#define EXCCODE_OV 12 /* Arithmetic overflow */
435#define EXCCODE_TR 13 /* Trap instruction */
James Hogan16d100db2015-12-16 23:49:33 +0000436#define EXCCODE_MSAFPE 14 /* MSA floating point exception */
437#define EXCCODE_FPE 15 /* Floating point exception */
James Hogan044c9bb2015-12-16 23:49:34 +0000438#define EXCCODE_TLBRI 19 /* TLB Read-Inhibit exception */
439#define EXCCODE_TLBXI 20 /* TLB Execution-Inhibit exception */
James Hogan16d100db2015-12-16 23:49:33 +0000440#define EXCCODE_MSADIS 21 /* MSA disabled exception */
James Hogan044c9bb2015-12-16 23:49:34 +0000441#define EXCCODE_MDMX 22 /* MDMX unusable exception */
James Hogan16d100db2015-12-16 23:49:33 +0000442#define EXCCODE_WATCH 23 /* Watch address reference */
James Hogan044c9bb2015-12-16 23:49:34 +0000443#define EXCCODE_MCHECK 24 /* Machine check */
444#define EXCCODE_THREAD 25 /* Thread exceptions (MT) */
445#define EXCCODE_DSPDIS 26 /* DSP disabled exception */
446#define EXCCODE_GE 27 /* Virtualized guest exception (VZ) */
447
448/* Implementation specific trap codes used by MIPS cores */
449#define MIPS_EXCCODE_TLBPAR 16 /* TLB parity error exception */
James Hogan16d100db2015-12-16 23:49:33 +0000450
451/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452 * Bits in the coprocessor 0 config register.
453 */
454/* Generic bits. */
455#define CONF_CM_CACHABLE_NO_WA 0
456#define CONF_CM_CACHABLE_WA 1
457#define CONF_CM_UNCACHED 2
458#define CONF_CM_CACHABLE_NONCOHERENT 3
459#define CONF_CM_CACHABLE_CE 4
460#define CONF_CM_CACHABLE_COW 5
461#define CONF_CM_CACHABLE_CUW 6
462#define CONF_CM_CACHABLE_ACCELERATED 7
463#define CONF_CM_CMASK 7
464#define CONF_BE (_ULCAST_(1) << 15)
465
466/* Bits common to various processors. */
Ralf Baechle70342282013-01-22 12:59:30 +0100467#define CONF_CU (_ULCAST_(1) << 3)
468#define CONF_DB (_ULCAST_(1) << 4)
469#define CONF_IB (_ULCAST_(1) << 5)
470#define CONF_DC (_ULCAST_(7) << 6)
471#define CONF_IC (_ULCAST_(7) << 9)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700472#define CONF_EB (_ULCAST_(1) << 13)
473#define CONF_EM (_ULCAST_(1) << 14)
474#define CONF_SM (_ULCAST_(1) << 16)
475#define CONF_SC (_ULCAST_(1) << 17)
476#define CONF_EW (_ULCAST_(3) << 18)
477#define CONF_EP (_ULCAST_(15)<< 24)
478#define CONF_EC (_ULCAST_(7) << 28)
479#define CONF_CM (_ULCAST_(1) << 31)
480
Ralf Baechle70342282013-01-22 12:59:30 +0100481/* Bits specific to the R4xx0. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482#define R4K_CONF_SW (_ULCAST_(1) << 20)
483#define R4K_CONF_SS (_ULCAST_(1) << 21)
Ralf Baechlee20368d2005-06-21 13:52:33 +0000484#define R4K_CONF_SB (_ULCAST_(3) << 22)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485
Ralf Baechle70342282013-01-22 12:59:30 +0100486/* Bits specific to the R5000. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487#define R5K_CONF_SE (_ULCAST_(1) << 12)
488#define R5K_CONF_SS (_ULCAST_(3) << 20)
489
Ralf Baechle70342282013-01-22 12:59:30 +0100490/* Bits specific to the RM7000. */
491#define RM7K_CONF_SE (_ULCAST_(1) << 3)
Maciej W. Rozyckic6ad7b72005-06-20 13:09:49 +0000492#define RM7K_CONF_TE (_ULCAST_(1) << 12)
493#define RM7K_CONF_CLK (_ULCAST_(1) << 16)
494#define RM7K_CONF_TC (_ULCAST_(1) << 17)
495#define RM7K_CONF_SI (_ULCAST_(3) << 20)
496#define RM7K_CONF_SC (_ULCAST_(1) << 31)
Thiemo Seuferba5187d2005-04-25 16:36:23 +0000497
Ralf Baechle70342282013-01-22 12:59:30 +0100498/* Bits specific to the R10000. */
499#define R10K_CONF_DN (_ULCAST_(3) << 3)
500#define R10K_CONF_CT (_ULCAST_(1) << 5)
501#define R10K_CONF_PE (_ULCAST_(1) << 6)
502#define R10K_CONF_PM (_ULCAST_(3) << 7)
503#define R10K_CONF_EC (_ULCAST_(15)<< 9)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504#define R10K_CONF_SB (_ULCAST_(1) << 13)
505#define R10K_CONF_SK (_ULCAST_(1) << 14)
506#define R10K_CONF_SS (_ULCAST_(7) << 16)
507#define R10K_CONF_SC (_ULCAST_(7) << 19)
508#define R10K_CONF_DC (_ULCAST_(7) << 26)
509#define R10K_CONF_IC (_ULCAST_(7) << 29)
510
Ralf Baechle70342282013-01-22 12:59:30 +0100511/* Bits specific to the VR41xx. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512#define VR41_CONF_CS (_ULCAST_(1) << 12)
Yoichi Yuasa2874fe52006-07-08 00:42:12 +0900513#define VR41_CONF_P4K (_ULCAST_(1) << 13)
Yoichi Yuasa4e8ab362006-07-04 22:59:41 +0900514#define VR41_CONF_BP (_ULCAST_(1) << 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515#define VR41_CONF_M16 (_ULCAST_(1) << 20)
516#define VR41_CONF_AD (_ULCAST_(1) << 23)
517
Ralf Baechle70342282013-01-22 12:59:30 +0100518/* Bits specific to the R30xx. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519#define R30XX_CONF_FDM (_ULCAST_(1) << 19)
520#define R30XX_CONF_REV (_ULCAST_(1) << 22)
521#define R30XX_CONF_AC (_ULCAST_(1) << 23)
522#define R30XX_CONF_RF (_ULCAST_(1) << 24)
523#define R30XX_CONF_HALT (_ULCAST_(1) << 25)
524#define R30XX_CONF_FPINT (_ULCAST_(7) << 26)
525#define R30XX_CONF_DBR (_ULCAST_(1) << 29)
526#define R30XX_CONF_SB (_ULCAST_(1) << 30)
527#define R30XX_CONF_LOCK (_ULCAST_(1) << 31)
528
529/* Bits specific to the TX49. */
530#define TX49_CONF_DC (_ULCAST_(1) << 16)
531#define TX49_CONF_IC (_ULCAST_(1) << 17) /* conflict with CONF_SC */
532#define TX49_CONF_HALT (_ULCAST_(1) << 18)
533#define TX49_CONF_CWFON (_ULCAST_(1) << 27)
534
Ralf Baechle70342282013-01-22 12:59:30 +0100535/* Bits specific to the MIPS32/64 PRA. */
536#define MIPS_CONF_MT (_ULCAST_(7) << 7)
James Hogan2f6f3132015-09-17 17:49:20 +0100537#define MIPS_CONF_MT_TLB (_ULCAST_(1) << 7)
538#define MIPS_CONF_MT_FTLB (_ULCAST_(4) << 7)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700539#define MIPS_CONF_AR (_ULCAST_(7) << 10)
540#define MIPS_CONF_AT (_ULCAST_(3) << 13)
541#define MIPS_CONF_M (_ULCAST_(1) << 31)
542
543/*
Ralf Baechle41943182005-05-05 16:45:59 +0000544 * Bits in the MIPS32/64 PRA coprocessor 0 config registers 1 and above.
545 */
Ralf Baechle70342282013-01-22 12:59:30 +0100546#define MIPS_CONF1_FP (_ULCAST_(1) << 0)
547#define MIPS_CONF1_EP (_ULCAST_(1) << 1)
548#define MIPS_CONF1_CA (_ULCAST_(1) << 2)
549#define MIPS_CONF1_WR (_ULCAST_(1) << 3)
550#define MIPS_CONF1_PC (_ULCAST_(1) << 4)
551#define MIPS_CONF1_MD (_ULCAST_(1) << 5)
552#define MIPS_CONF1_C2 (_ULCAST_(1) << 6)
Paul Burton20a8d5d2014-01-15 10:31:46 +0000553#define MIPS_CONF1_DA_SHF 7
554#define MIPS_CONF1_DA_SZ 3
Ralf Baechle70342282013-01-22 12:59:30 +0100555#define MIPS_CONF1_DA (_ULCAST_(7) << 7)
Paul Burton20a8d5d2014-01-15 10:31:46 +0000556#define MIPS_CONF1_DL_SHF 10
557#define MIPS_CONF1_DL_SZ 3
Ralf Baechle41943182005-05-05 16:45:59 +0000558#define MIPS_CONF1_DL (_ULCAST_(7) << 10)
Paul Burton20a8d5d2014-01-15 10:31:46 +0000559#define MIPS_CONF1_DS_SHF 13
560#define MIPS_CONF1_DS_SZ 3
Ralf Baechle41943182005-05-05 16:45:59 +0000561#define MIPS_CONF1_DS (_ULCAST_(7) << 13)
Paul Burton20a8d5d2014-01-15 10:31:46 +0000562#define MIPS_CONF1_IA_SHF 16
563#define MIPS_CONF1_IA_SZ 3
Ralf Baechle41943182005-05-05 16:45:59 +0000564#define MIPS_CONF1_IA (_ULCAST_(7) << 16)
Paul Burton20a8d5d2014-01-15 10:31:46 +0000565#define MIPS_CONF1_IL_SHF 19
566#define MIPS_CONF1_IL_SZ 3
Ralf Baechle41943182005-05-05 16:45:59 +0000567#define MIPS_CONF1_IL (_ULCAST_(7) << 19)
Paul Burton20a8d5d2014-01-15 10:31:46 +0000568#define MIPS_CONF1_IS_SHF 22
569#define MIPS_CONF1_IS_SZ 3
Ralf Baechle41943182005-05-05 16:45:59 +0000570#define MIPS_CONF1_IS (_ULCAST_(7) << 22)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000571#define MIPS_CONF1_TLBS_SHIFT (25)
572#define MIPS_CONF1_TLBS_SIZE (6)
573#define MIPS_CONF1_TLBS (_ULCAST_(63) << MIPS_CONF1_TLBS_SHIFT)
Ralf Baechle41943182005-05-05 16:45:59 +0000574
Ralf Baechle70342282013-01-22 12:59:30 +0100575#define MIPS_CONF2_SA (_ULCAST_(15)<< 0)
576#define MIPS_CONF2_SL (_ULCAST_(15)<< 4)
577#define MIPS_CONF2_SS (_ULCAST_(15)<< 8)
Ralf Baechle41943182005-05-05 16:45:59 +0000578#define MIPS_CONF2_SU (_ULCAST_(15)<< 12)
579#define MIPS_CONF2_TA (_ULCAST_(15)<< 16)
580#define MIPS_CONF2_TL (_ULCAST_(15)<< 20)
581#define MIPS_CONF2_TS (_ULCAST_(15)<< 24)
582#define MIPS_CONF2_TU (_ULCAST_(7) << 28)
583
Ralf Baechle70342282013-01-22 12:59:30 +0100584#define MIPS_CONF3_TL (_ULCAST_(1) << 0)
585#define MIPS_CONF3_SM (_ULCAST_(1) << 1)
586#define MIPS_CONF3_MT (_ULCAST_(1) << 2)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000587#define MIPS_CONF3_CDMM (_ULCAST_(1) << 3)
Ralf Baechle70342282013-01-22 12:59:30 +0100588#define MIPS_CONF3_SP (_ULCAST_(1) << 4)
589#define MIPS_CONF3_VINT (_ULCAST_(1) << 5)
590#define MIPS_CONF3_VEIC (_ULCAST_(1) << 6)
591#define MIPS_CONF3_LPA (_ULCAST_(1) << 7)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000592#define MIPS_CONF3_ITL (_ULCAST_(1) << 8)
593#define MIPS_CONF3_CTXTC (_ULCAST_(1) << 9)
Ralf Baechlee50c0a82005-05-31 11:49:19 +0000594#define MIPS_CONF3_DSP (_ULCAST_(1) << 10)
Steven J. Hillee80f7c72012-08-03 10:26:04 -0500595#define MIPS_CONF3_DSP2P (_ULCAST_(1) << 11)
Steven J. Hillb2ab4f02012-09-13 16:47:58 -0500596#define MIPS_CONF3_RXI (_ULCAST_(1) << 12)
Ralf Baechlea3692022007-07-10 17:33:02 +0100597#define MIPS_CONF3_ULRI (_ULCAST_(1) << 13)
Steven J. Hillf8fa4812012-12-07 03:51:35 +0000598#define MIPS_CONF3_ISA (_ULCAST_(3) << 14)
Steven J. Hillc6213c62013-06-05 21:25:17 +0000599#define MIPS_CONF3_ISA_OE (_ULCAST_(1) << 16)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000600#define MIPS_CONF3_MCU (_ULCAST_(1) << 17)
601#define MIPS_CONF3_MMAR (_ULCAST_(7) << 18)
602#define MIPS_CONF3_IPLW (_ULCAST_(3) << 21)
David Daney1e7decd2013-02-16 23:42:43 +0100603#define MIPS_CONF3_VZ (_ULCAST_(1) << 23)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000604#define MIPS_CONF3_PW (_ULCAST_(1) << 24)
605#define MIPS_CONF3_SC (_ULCAST_(1) << 25)
606#define MIPS_CONF3_BI (_ULCAST_(1) << 26)
607#define MIPS_CONF3_BP (_ULCAST_(1) << 27)
608#define MIPS_CONF3_MSA (_ULCAST_(1) << 28)
609#define MIPS_CONF3_CMGCR (_ULCAST_(1) << 29)
610#define MIPS_CONF3_BPG (_ULCAST_(1) << 30)
Ralf Baechle41943182005-05-05 16:45:59 +0000611
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000612#define MIPS_CONF4_MMUSIZEEXT_SHIFT (0)
David Daney1b362e32010-01-22 14:41:15 -0800613#define MIPS_CONF4_MMUSIZEEXT (_ULCAST_(255) << 0)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000614#define MIPS_CONF4_FTLBSETS_SHIFT (0)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000615#define MIPS_CONF4_FTLBSETS (_ULCAST_(15) << MIPS_CONF4_FTLBSETS_SHIFT)
616#define MIPS_CONF4_FTLBWAYS_SHIFT (4)
617#define MIPS_CONF4_FTLBWAYS (_ULCAST_(15) << MIPS_CONF4_FTLBWAYS_SHIFT)
618#define MIPS_CONF4_FTLBPAGESIZE_SHIFT (8)
619/* bits 10:8 in FTLB-only configurations */
620#define MIPS_CONF4_FTLBPAGESIZE (_ULCAST_(7) << MIPS_CONF4_FTLBPAGESIZE_SHIFT)
621/* bits 12:8 in VTLB-FTLB only configurations */
622#define MIPS_CONF4_VFTLBPAGESIZE (_ULCAST_(31) << MIPS_CONF4_FTLBPAGESIZE_SHIFT)
David Daney1b362e32010-01-22 14:41:15 -0800623#define MIPS_CONF4_MMUEXTDEF (_ULCAST_(3) << 14)
624#define MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT (_ULCAST_(1) << 14)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000625#define MIPS_CONF4_MMUEXTDEF_FTLBSIZEEXT (_ULCAST_(2) << 14)
626#define MIPS_CONF4_MMUEXTDEF_VTLBSIZEEXT (_ULCAST_(3) << 14)
James Hogan9e575f72016-05-11 15:50:27 +0100627#define MIPS_CONF4_KSCREXIST_SHIFT (16)
628#define MIPS_CONF4_KSCREXIST (_ULCAST_(255) << MIPS_CONF4_KSCREXIST_SHIFT)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000629#define MIPS_CONF4_VTLBSIZEEXT_SHIFT (24)
630#define MIPS_CONF4_VTLBSIZEEXT (_ULCAST_(15) << MIPS_CONF4_VTLBSIZEEXT_SHIFT)
631#define MIPS_CONF4_AE (_ULCAST_(1) << 28)
632#define MIPS_CONF4_IE (_ULCAST_(3) << 29)
633#define MIPS_CONF4_TLBINV (_ULCAST_(2) << 29)
David Daney1b362e32010-01-22 14:41:15 -0800634
Ralf Baechle2f9ee822013-09-19 11:09:48 +0200635#define MIPS_CONF5_NF (_ULCAST_(1) << 0)
636#define MIPS_CONF5_UFR (_ULCAST_(1) << 2)
Paul Burtone19d5db2014-07-14 10:32:13 +0100637#define MIPS_CONF5_MRP (_ULCAST_(1) << 3)
Markos Chandras5aed9da2014-12-02 09:46:19 +0000638#define MIPS_CONF5_LLB (_ULCAST_(1) << 4)
Steven J. Hill23d06e42014-11-13 09:51:59 -0600639#define MIPS_CONF5_MVH (_ULCAST_(1) << 5)
Paul Burtonf270d882016-02-03 03:15:21 +0000640#define MIPS_CONF5_VP (_ULCAST_(1) << 7)
Paul Burton5ff04a82014-09-11 08:30:17 +0100641#define MIPS_CONF5_FRE (_ULCAST_(1) << 8)
642#define MIPS_CONF5_UFE (_ULCAST_(1) << 9)
Ralf Baechle2f9ee822013-09-19 11:09:48 +0200643#define MIPS_CONF5_MSAEN (_ULCAST_(1) << 27)
644#define MIPS_CONF5_EVA (_ULCAST_(1) << 28)
645#define MIPS_CONF5_CV (_ULCAST_(1) << 29)
646#define MIPS_CONF5_K (_ULCAST_(1) << 30)
647
Steven J. Hill006a8512012-06-26 04:11:03 +0000648#define MIPS_CONF6_SYND (_ULCAST_(1) << 13)
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000649/* proAptiv FTLB on/off bit */
650#define MIPS_CONF6_FTLBEN (_ULCAST_(1) << 15)
Huacai Chenb2edcfc2016-03-03 09:45:09 +0800651/* Loongson-3 FTLB on/off bit */
652#define MIPS_CONF6_FTLBDIS (_ULCAST_(1) << 22)
Markos Chandrascf0a8aa2014-11-10 12:25:34 +0000653/* FTLB probability bits */
654#define MIPS_CONF6_FTLBP_SHIFT (16)
Steven J. Hill006a8512012-06-26 04:11:03 +0000655
Ralf Baechle4b3e9752007-06-21 00:22:34 +0100656#define MIPS_CONF7_WII (_ULCAST_(1) << 31)
657
Marc St-Jean9267a302007-06-14 15:55:31 -0600658#define MIPS_CONF7_RPS (_ULCAST_(1) << 2)
659
Markos Chandras02dc6bf2014-01-30 17:21:29 +0000660#define MIPS_CONF7_IAR (_ULCAST_(1) << 10)
661#define MIPS_CONF7_AR (_ULCAST_(1) << 16)
Markos Chandras20a7f7e2015-07-09 10:40:53 +0100662/* FTLB probability bits for R6 */
663#define MIPS_CONF7_FTLBP_SHIFT (18)
Markos Chandras02dc6bf2014-01-30 17:21:29 +0000664
James Hogan50af5012016-03-01 22:19:39 +0000665/* WatchLo* register definitions */
666#define MIPS_WATCHLO_IRW (_ULCAST_(0x7) << 0)
667
668/* WatchHi* register definitions */
669#define MIPS_WATCHHI_M (_ULCAST_(1) << 31)
670#define MIPS_WATCHHI_G (_ULCAST_(1) << 30)
671#define MIPS_WATCHHI_WM (_ULCAST_(0x3) << 28)
672#define MIPS_WATCHHI_WM_R_RVA (_ULCAST_(0) << 28)
673#define MIPS_WATCHHI_WM_R_GPA (_ULCAST_(1) << 28)
674#define MIPS_WATCHHI_WM_G_GVA (_ULCAST_(2) << 28)
675#define MIPS_WATCHHI_EAS (_ULCAST_(0x3) << 24)
676#define MIPS_WATCHHI_ASID (_ULCAST_(0xff) << 16)
677#define MIPS_WATCHHI_MASK (_ULCAST_(0x1ff) << 3)
678#define MIPS_WATCHHI_I (_ULCAST_(1) << 2)
679#define MIPS_WATCHHI_R (_ULCAST_(1) << 1)
680#define MIPS_WATCHHI_W (_ULCAST_(1) << 0)
681#define MIPS_WATCHHI_IRW (_ULCAST_(0x7) << 0)
682
Paul Burtone19d5db2014-07-14 10:32:13 +0100683/* MAAR bit definitions */
684#define MIPS_MAAR_ADDR ((BIT_ULL(BITS_PER_LONG - 12) - 1) << 12)
685#define MIPS_MAAR_ADDR_SHIFT 12
686#define MIPS_MAAR_S (_ULCAST_(1) << 1)
687#define MIPS_MAAR_V (_ULCAST_(1) << 0)
688
James Hogan37af2f32016-05-11 13:50:49 +0100689/* EBase bit definitions */
690#define MIPS_EBASE_CPUNUM_SHIFT 0
691#define MIPS_EBASE_CPUNUM (_ULCAST_(0x3ff) << 0)
692#define MIPS_EBASE_WG_SHIFT 11
693#define MIPS_EBASE_WG (_ULCAST_(1) << 11)
694#define MIPS_EBASE_BASE_SHIFT 12
695#define MIPS_EBASE_BASE (~_ULCAST_((1 << MIPS_EBASE_BASE_SHIFT) - 1))
696
Paul Burton4dd8ee52014-01-15 10:31:47 +0000697/* CMGCRBase bit definitions */
698#define MIPS_CMGCRB_BASE 11
699#define MIPS_CMGCRF_BASE (~_ULCAST_((1 << MIPS_CMGCRB_BASE) - 1))
700
Ralf Baechle41943182005-05-05 16:45:59 +0000701/*
Steven J. Hill4a0156f2013-11-14 16:12:24 +0000702 * Bits in the MIPS32 Memory Segmentation registers.
703 */
704#define MIPS_SEGCFG_PA_SHIFT 9
705#define MIPS_SEGCFG_PA (_ULCAST_(127) << MIPS_SEGCFG_PA_SHIFT)
706#define MIPS_SEGCFG_AM_SHIFT 4
707#define MIPS_SEGCFG_AM (_ULCAST_(7) << MIPS_SEGCFG_AM_SHIFT)
708#define MIPS_SEGCFG_EU_SHIFT 3
709#define MIPS_SEGCFG_EU (_ULCAST_(1) << MIPS_SEGCFG_EU_SHIFT)
710#define MIPS_SEGCFG_C_SHIFT 0
711#define MIPS_SEGCFG_C (_ULCAST_(7) << MIPS_SEGCFG_C_SHIFT)
712
713#define MIPS_SEGCFG_UUSK _ULCAST_(7)
714#define MIPS_SEGCFG_USK _ULCAST_(5)
715#define MIPS_SEGCFG_MUSUK _ULCAST_(4)
716#define MIPS_SEGCFG_MUSK _ULCAST_(3)
717#define MIPS_SEGCFG_MSK _ULCAST_(2)
718#define MIPS_SEGCFG_MK _ULCAST_(1)
719#define MIPS_SEGCFG_UK _ULCAST_(0)
720
Markos Chandras87d08bc2014-07-14 10:14:04 +0100721#define MIPS_PWFIELD_GDI_SHIFT 24
722#define MIPS_PWFIELD_GDI_MASK 0x3f000000
723#define MIPS_PWFIELD_UDI_SHIFT 18
724#define MIPS_PWFIELD_UDI_MASK 0x00fc0000
725#define MIPS_PWFIELD_MDI_SHIFT 12
726#define MIPS_PWFIELD_MDI_MASK 0x0003f000
727#define MIPS_PWFIELD_PTI_SHIFT 6
728#define MIPS_PWFIELD_PTI_MASK 0x00000fc0
729#define MIPS_PWFIELD_PTEI_SHIFT 0
730#define MIPS_PWFIELD_PTEI_MASK 0x0000003f
731
732#define MIPS_PWSIZE_GDW_SHIFT 24
733#define MIPS_PWSIZE_GDW_MASK 0x3f000000
734#define MIPS_PWSIZE_UDW_SHIFT 18
735#define MIPS_PWSIZE_UDW_MASK 0x00fc0000
736#define MIPS_PWSIZE_MDW_SHIFT 12
737#define MIPS_PWSIZE_MDW_MASK 0x0003f000
738#define MIPS_PWSIZE_PTW_SHIFT 6
739#define MIPS_PWSIZE_PTW_MASK 0x00000fc0
740#define MIPS_PWSIZE_PTEW_SHIFT 0
741#define MIPS_PWSIZE_PTEW_MASK 0x0000003f
742
743#define MIPS_PWCTL_PWEN_SHIFT 31
744#define MIPS_PWCTL_PWEN_MASK 0x80000000
745#define MIPS_PWCTL_DPH_SHIFT 7
746#define MIPS_PWCTL_DPH_MASK 0x00000080
747#define MIPS_PWCTL_HUGEPG_SHIFT 6
748#define MIPS_PWCTL_HUGEPG_MASK 0x00000060
749#define MIPS_PWCTL_PSN_SHIFT 0
750#define MIPS_PWCTL_PSN_MASK 0x0000003f
751
James Hoganf913e9e2016-05-11 15:50:28 +0100752/* GuestCtl0 fields */
753#define MIPS_GCTL0_GM_SHIFT 31
754#define MIPS_GCTL0_GM (_ULCAST_(1) << MIPS_GCTL0_GM_SHIFT)
755#define MIPS_GCTL0_RI_SHIFT 30
756#define MIPS_GCTL0_RI (_ULCAST_(1) << MIPS_GCTL0_RI_SHIFT)
757#define MIPS_GCTL0_MC_SHIFT 29
758#define MIPS_GCTL0_MC (_ULCAST_(1) << MIPS_GCTL0_MC_SHIFT)
759#define MIPS_GCTL0_CP0_SHIFT 28
760#define MIPS_GCTL0_CP0 (_ULCAST_(1) << MIPS_GCTL0_CP0_SHIFT)
761#define MIPS_GCTL0_AT_SHIFT 26
762#define MIPS_GCTL0_AT (_ULCAST_(0x3) << MIPS_GCTL0_AT_SHIFT)
763#define MIPS_GCTL0_GT_SHIFT 25
764#define MIPS_GCTL0_GT (_ULCAST_(1) << MIPS_GCTL0_GT_SHIFT)
765#define MIPS_GCTL0_CG_SHIFT 24
766#define MIPS_GCTL0_CG (_ULCAST_(1) << MIPS_GCTL0_CG_SHIFT)
767#define MIPS_GCTL0_CF_SHIFT 23
768#define MIPS_GCTL0_CF (_ULCAST_(1) << MIPS_GCTL0_CF_SHIFT)
769#define MIPS_GCTL0_G1_SHIFT 22
770#define MIPS_GCTL0_G1 (_ULCAST_(1) << MIPS_GCTL0_G1_SHIFT)
771#define MIPS_GCTL0_G0E_SHIFT 19
772#define MIPS_GCTL0_G0E (_ULCAST_(1) << MIPS_GCTL0_G0E_SHIFT)
773#define MIPS_GCTL0_PT_SHIFT 18
774#define MIPS_GCTL0_PT (_ULCAST_(1) << MIPS_GCTL0_PT_SHIFT)
775#define MIPS_GCTL0_RAD_SHIFT 9
776#define MIPS_GCTL0_RAD (_ULCAST_(1) << MIPS_GCTL0_RAD_SHIFT)
777#define MIPS_GCTL0_DRG_SHIFT 8
778#define MIPS_GCTL0_DRG (_ULCAST_(1) << MIPS_GCTL0_DRG_SHIFT)
779#define MIPS_GCTL0_G2_SHIFT 7
780#define MIPS_GCTL0_G2 (_ULCAST_(1) << MIPS_GCTL0_G2_SHIFT)
781#define MIPS_GCTL0_GEXC_SHIFT 2
782#define MIPS_GCTL0_GEXC (_ULCAST_(0x1f) << MIPS_GCTL0_GEXC_SHIFT)
783#define MIPS_GCTL0_SFC2_SHIFT 1
784#define MIPS_GCTL0_SFC2 (_ULCAST_(1) << MIPS_GCTL0_SFC2_SHIFT)
785#define MIPS_GCTL0_SFC1_SHIFT 0
786#define MIPS_GCTL0_SFC1 (_ULCAST_(1) << MIPS_GCTL0_SFC1_SHIFT)
787
788/* GuestCtl0.AT Guest address translation control */
789#define MIPS_GCTL0_AT_ROOT 1 /* Guest MMU under Root control */
790#define MIPS_GCTL0_AT_GUEST 3 /* Guest MMU under Guest control */
791
792/* GuestCtl0.GExcCode Hypervisor exception cause codes */
793#define MIPS_GCTL0_GEXC_GPSI 0 /* Guest Privileged Sensitive Instruction */
794#define MIPS_GCTL0_GEXC_GSFC 1 /* Guest Software Field Change */
795#define MIPS_GCTL0_GEXC_HC 2 /* Hypercall */
796#define MIPS_GCTL0_GEXC_GRR 3 /* Guest Reserved Instruction Redirect */
797#define MIPS_GCTL0_GEXC_GVA 8 /* Guest Virtual Address available */
798#define MIPS_GCTL0_GEXC_GHFC 9 /* Guest Hardware Field Change */
799#define MIPS_GCTL0_GEXC_GPA 10 /* Guest Physical Address available */
800
801/* GuestCtl0Ext fields */
802#define MIPS_GCTL0EXT_RPW_SHIFT 8
803#define MIPS_GCTL0EXT_RPW (_ULCAST_(0x3) << MIPS_GCTL0EXT_RPW_SHIFT)
804#define MIPS_GCTL0EXT_NCC_SHIFT 6
805#define MIPS_GCTL0EXT_NCC (_ULCAST_(0x3) << MIPS_GCTL0EXT_NCC_SHIFT)
806#define MIPS_GCTL0EXT_CGI_SHIFT 4
807#define MIPS_GCTL0EXT_CGI (_ULCAST_(1) << MIPS_GCTL0EXT_CGI_SHIFT)
808#define MIPS_GCTL0EXT_FCD_SHIFT 3
809#define MIPS_GCTL0EXT_FCD (_ULCAST_(1) << MIPS_GCTL0EXT_FCD_SHIFT)
810#define MIPS_GCTL0EXT_OG_SHIFT 2
811#define MIPS_GCTL0EXT_OG (_ULCAST_(1) << MIPS_GCTL0EXT_OG_SHIFT)
812#define MIPS_GCTL0EXT_BG_SHIFT 1
813#define MIPS_GCTL0EXT_BG (_ULCAST_(1) << MIPS_GCTL0EXT_BG_SHIFT)
814#define MIPS_GCTL0EXT_MG_SHIFT 0
815#define MIPS_GCTL0EXT_MG (_ULCAST_(1) << MIPS_GCTL0EXT_MG_SHIFT)
816
817/* GuestCtl0Ext.RPW Root page walk configuration */
818#define MIPS_GCTL0EXT_RPW_BOTH 0 /* Root PW for GPA->RPA and RVA->RPA */
819#define MIPS_GCTL0EXT_RPW_GPA 2 /* Root PW for GPA->RPA */
820#define MIPS_GCTL0EXT_RPW_RVA 3 /* Root PW for RVA->RPA */
821
822/* GuestCtl0Ext.NCC Nested cache coherency attributes */
823#define MIPS_GCTL0EXT_NCC_IND 0 /* Guest CCA independent of Root CCA */
824#define MIPS_GCTL0EXT_NCC_MOD 1 /* Guest CCA modified by Root CCA */
825
826/* GuestCtl1 fields */
827#define MIPS_GCTL1_ID_SHIFT 0
828#define MIPS_GCTL1_ID_WIDTH 8
829#define MIPS_GCTL1_ID (_ULCAST_(0xff) << MIPS_GCTL1_ID_SHIFT)
830#define MIPS_GCTL1_RID_SHIFT 16
831#define MIPS_GCTL1_RID_WIDTH 8
832#define MIPS_GCTL1_RID (_ULCAST_(0xff) << MIPS_GCTL1_RID_SHIFT)
833#define MIPS_GCTL1_EID_SHIFT 24
834#define MIPS_GCTL1_EID_WIDTH 8
835#define MIPS_GCTL1_EID (_ULCAST_(0xff) << MIPS_GCTL1_EID_SHIFT)
836
837/* GuestID reserved for root context */
838#define MIPS_GCTL1_ROOT_GUESTID 0
839
James Hogan9b3274b2015-02-02 11:45:08 +0000840/* CDMMBase register bit definitions */
841#define MIPS_CDMMBASE_SIZE_SHIFT 0
842#define MIPS_CDMMBASE_SIZE (_ULCAST_(511) << MIPS_CDMMBASE_SIZE_SHIFT)
843#define MIPS_CDMMBASE_CI (_ULCAST_(1) << 9)
844#define MIPS_CDMMBASE_EN (_ULCAST_(1) << 10)
845#define MIPS_CDMMBASE_ADDR_SHIFT 11
846#define MIPS_CDMMBASE_ADDR_START 15
847
Maciej W. Rozyckie08384c2015-04-03 23:23:50 +0100848/*
849 * Bitfields in the TX39 family CP0 Configuration Register 3
850 */
851#define TX39_CONF_ICS_SHIFT 19
852#define TX39_CONF_ICS_MASK 0x00380000
853#define TX39_CONF_ICS_1KB 0x00000000
854#define TX39_CONF_ICS_2KB 0x00080000
855#define TX39_CONF_ICS_4KB 0x00100000
856#define TX39_CONF_ICS_8KB 0x00180000
857#define TX39_CONF_ICS_16KB 0x00200000
858
859#define TX39_CONF_DCS_SHIFT 16
860#define TX39_CONF_DCS_MASK 0x00070000
861#define TX39_CONF_DCS_1KB 0x00000000
862#define TX39_CONF_DCS_2KB 0x00010000
863#define TX39_CONF_DCS_4KB 0x00020000
864#define TX39_CONF_DCS_8KB 0x00030000
865#define TX39_CONF_DCS_16KB 0x00040000
866
867#define TX39_CONF_CWFON 0x00004000
868#define TX39_CONF_WBON 0x00002000
869#define TX39_CONF_RF_SHIFT 10
870#define TX39_CONF_RF_MASK 0x00000c00
871#define TX39_CONF_DOZE 0x00000200
872#define TX39_CONF_HALT 0x00000100
873#define TX39_CONF_LOCK 0x00000080
874#define TX39_CONF_ICE 0x00000020
875#define TX39_CONF_DCE 0x00000010
876#define TX39_CONF_IRSIZE_SHIFT 2
877#define TX39_CONF_IRSIZE_MASK 0x0000000c
878#define TX39_CONF_DRSIZE_SHIFT 0
879#define TX39_CONF_DRSIZE_MASK 0x00000003
880
Joshua Kinard8d5ded12015-06-02 18:21:33 -0400881/*
882 * Interesting Bits in the R10K CP0 Branch Diagnostic Register
883 */
884/* Disable Branch Target Address Cache */
885#define R10K_DIAG_D_BTAC (_ULCAST_(1) << 27)
886/* Enable Branch Prediction Global History */
887#define R10K_DIAG_E_GHIST (_ULCAST_(1) << 26)
888/* Disable Branch Return Cache */
889#define R10K_DIAG_D_BRC (_ULCAST_(1) << 22)
Maciej W. Rozyckifda51902015-04-03 23:23:46 +0100890
Huacai Chen06e48142016-03-03 09:45:11 +0800891/* Flush ITLB */
892#define LOONGSON_DIAG_ITLB (_ULCAST_(1) << 2)
893/* Flush DTLB */
894#define LOONGSON_DIAG_DTLB (_ULCAST_(1) << 3)
895/* Flush VTLB */
896#define LOONGSON_DIAG_VTLB (_ULCAST_(1) << 12)
897/* Flush FTLB */
898#define LOONGSON_DIAG_FTLB (_ULCAST_(1) << 13)
899
Maciej W. Rozyckifda51902015-04-03 23:23:46 +0100900/*
901 * Coprocessor 1 (FPU) register names
902 */
Maciej W. Rozyckic491cfa2015-04-03 23:27:33 +0100903#define CP1_REVISION $0
904#define CP1_UFR $1
905#define CP1_UNFR $4
906#define CP1_FCCR $25
907#define CP1_FEXR $26
908#define CP1_FENR $28
909#define CP1_STATUS $31
Maciej W. Rozyckifda51902015-04-03 23:23:46 +0100910
911
912/*
913 * Bits in the MIPS32/64 coprocessor 1 (FPU) revision register.
914 */
915#define MIPS_FPIR_S (_ULCAST_(1) << 16)
916#define MIPS_FPIR_D (_ULCAST_(1) << 17)
917#define MIPS_FPIR_PS (_ULCAST_(1) << 18)
918#define MIPS_FPIR_3D (_ULCAST_(1) << 19)
919#define MIPS_FPIR_W (_ULCAST_(1) << 20)
920#define MIPS_FPIR_L (_ULCAST_(1) << 21)
921#define MIPS_FPIR_F64 (_ULCAST_(1) << 22)
Maciej W. Rozyckif1f3b7e2015-04-03 23:27:38 +0100922#define MIPS_FPIR_HAS2008 (_ULCAST_(1) << 23)
923#define MIPS_FPIR_UFRP (_ULCAST_(1) << 28)
Maciej W. Rozyckifda51902015-04-03 23:23:46 +0100924#define MIPS_FPIR_FREP (_ULCAST_(1) << 29)
925
926/*
Maciej W. Rozyckic491cfa2015-04-03 23:27:33 +0100927 * Bits in the MIPS32/64 coprocessor 1 (FPU) condition codes register.
928 */
929#define MIPS_FCCR_CONDX_S 0
930#define MIPS_FCCR_CONDX (_ULCAST_(255) << MIPS_FCCR_CONDX_S)
931#define MIPS_FCCR_COND0_S 0
932#define MIPS_FCCR_COND0 (_ULCAST_(1) << MIPS_FCCR_COND0_S)
933#define MIPS_FCCR_COND1_S 1
934#define MIPS_FCCR_COND1 (_ULCAST_(1) << MIPS_FCCR_COND1_S)
935#define MIPS_FCCR_COND2_S 2
936#define MIPS_FCCR_COND2 (_ULCAST_(1) << MIPS_FCCR_COND2_S)
937#define MIPS_FCCR_COND3_S 3
938#define MIPS_FCCR_COND3 (_ULCAST_(1) << MIPS_FCCR_COND3_S)
939#define MIPS_FCCR_COND4_S 4
940#define MIPS_FCCR_COND4 (_ULCAST_(1) << MIPS_FCCR_COND4_S)
941#define MIPS_FCCR_COND5_S 5
942#define MIPS_FCCR_COND5 (_ULCAST_(1) << MIPS_FCCR_COND5_S)
943#define MIPS_FCCR_COND6_S 6
944#define MIPS_FCCR_COND6 (_ULCAST_(1) << MIPS_FCCR_COND6_S)
945#define MIPS_FCCR_COND7_S 7
946#define MIPS_FCCR_COND7 (_ULCAST_(1) << MIPS_FCCR_COND7_S)
947
948/*
949 * Bits in the MIPS32/64 coprocessor 1 (FPU) enables register.
950 */
951#define MIPS_FENR_FS_S 2
952#define MIPS_FENR_FS (_ULCAST_(1) << MIPS_FENR_FS_S)
953
954/*
Maciej W. Rozyckifda51902015-04-03 23:23:46 +0100955 * FPU Status Register Values
956 */
Maciej W. Rozyckic491cfa2015-04-03 23:27:33 +0100957#define FPU_CSR_COND_S 23 /* $fcc0 */
958#define FPU_CSR_COND (_ULCAST_(1) << FPU_CSR_COND_S)
959
960#define FPU_CSR_FS_S 24 /* flush denormalised results to 0 */
961#define FPU_CSR_FS (_ULCAST_(1) << FPU_CSR_FS_S)
962
963#define FPU_CSR_CONDX_S 25 /* $fcc[7:1] */
964#define FPU_CSR_CONDX (_ULCAST_(127) << FPU_CSR_CONDX_S)
965#define FPU_CSR_COND1_S 25 /* $fcc1 */
966#define FPU_CSR_COND1 (_ULCAST_(1) << FPU_CSR_COND1_S)
967#define FPU_CSR_COND2_S 26 /* $fcc2 */
968#define FPU_CSR_COND2 (_ULCAST_(1) << FPU_CSR_COND2_S)
969#define FPU_CSR_COND3_S 27 /* $fcc3 */
970#define FPU_CSR_COND3 (_ULCAST_(1) << FPU_CSR_COND3_S)
971#define FPU_CSR_COND4_S 28 /* $fcc4 */
972#define FPU_CSR_COND4 (_ULCAST_(1) << FPU_CSR_COND4_S)
973#define FPU_CSR_COND5_S 29 /* $fcc5 */
974#define FPU_CSR_COND5 (_ULCAST_(1) << FPU_CSR_COND5_S)
975#define FPU_CSR_COND6_S 30 /* $fcc6 */
976#define FPU_CSR_COND6 (_ULCAST_(1) << FPU_CSR_COND6_S)
977#define FPU_CSR_COND7_S 31 /* $fcc7 */
978#define FPU_CSR_COND7 (_ULCAST_(1) << FPU_CSR_COND7_S)
Maciej W. Rozyckifda51902015-04-03 23:23:46 +0100979
980/*
Maciej W. Rozyckif1f3b7e2015-04-03 23:27:38 +0100981 * Bits 22:20 of the FPU Status Register will be read as 0,
Maciej W. Rozyckifda51902015-04-03 23:23:46 +0100982 * and should be written as zero.
983 */
Maciej W. Rozyckif1f3b7e2015-04-03 23:27:38 +0100984#define FPU_CSR_RSVD (_ULCAST_(7) << 20)
985
986#define FPU_CSR_ABS2008 (_ULCAST_(1) << 19)
987#define FPU_CSR_NAN2008 (_ULCAST_(1) << 18)
Maciej W. Rozyckifda51902015-04-03 23:23:46 +0100988
989/*
990 * X the exception cause indicator
991 * E the exception enable
992 * S the sticky/flag bit
993*/
994#define FPU_CSR_ALL_X 0x0003f000
995#define FPU_CSR_UNI_X 0x00020000
996#define FPU_CSR_INV_X 0x00010000
997#define FPU_CSR_DIV_X 0x00008000
998#define FPU_CSR_OVF_X 0x00004000
999#define FPU_CSR_UDF_X 0x00002000
1000#define FPU_CSR_INE_X 0x00001000
1001
1002#define FPU_CSR_ALL_E 0x00000f80
1003#define FPU_CSR_INV_E 0x00000800
1004#define FPU_CSR_DIV_E 0x00000400
1005#define FPU_CSR_OVF_E 0x00000200
1006#define FPU_CSR_UDF_E 0x00000100
1007#define FPU_CSR_INE_E 0x00000080
1008
1009#define FPU_CSR_ALL_S 0x0000007c
1010#define FPU_CSR_INV_S 0x00000040
1011#define FPU_CSR_DIV_S 0x00000020
1012#define FPU_CSR_OVF_S 0x00000010
1013#define FPU_CSR_UDF_S 0x00000008
1014#define FPU_CSR_INE_S 0x00000004
1015
1016/* Bits 0 and 1 of FPU Status Register specify the rounding mode */
1017#define FPU_CSR_RM 0x00000003
1018#define FPU_CSR_RN 0x0 /* nearest */
1019#define FPU_CSR_RZ 0x1 /* towards zero */
1020#define FPU_CSR_RU 0x2 /* towards +Infinity */
1021#define FPU_CSR_RD 0x3 /* towards -Infinity */
1022
1023
Linus Torvalds1da177e2005-04-16 15:20:36 -07001024#ifndef __ASSEMBLY__
1025
1026/*
Ralf Baechle377cb1b2014-04-29 01:49:24 +02001027 * Macros for handling the ISA mode bit for MIPS16 and microMIPS.
Steven J. Hillbfd08ba2013-02-05 16:52:03 -06001028 */
Ralf Baechle377cb1b2014-04-29 01:49:24 +02001029#if defined(CONFIG_SYS_SUPPORTS_MIPS16) || \
1030 defined(CONFIG_SYS_SUPPORTS_MICROMIPS)
Steven J. Hillbfd08ba2013-02-05 16:52:03 -06001031#define get_isa16_mode(x) ((x) & 0x1)
1032#define msk_isa16_mode(x) ((x) & ~0x1)
1033#define set_isa16_mode(x) do { (x) |= 0x1; } while(0)
Ralf Baechle377cb1b2014-04-29 01:49:24 +02001034#else
1035#define get_isa16_mode(x) 0
1036#define msk_isa16_mode(x) (x)
1037#define set_isa16_mode(x) do { } while(0)
1038#endif
Steven J. Hillbfd08ba2013-02-05 16:52:03 -06001039
1040/*
1041 * microMIPS instructions can be 16-bit or 32-bit in length. This
1042 * returns a 1 if the instruction is 16-bit and a 0 if 32-bit.
1043 */
1044static inline int mm_insn_16bit(u16 insn)
1045{
1046 u16 opcode = (insn >> 10) & 0x7;
1047
1048 return (opcode >= 1 && opcode <= 3) ? 1 : 0;
1049}
1050
1051/*
James Hogan0dfa1c12016-05-20 23:28:37 +01001052 * Helper macros for generating raw instruction encodings in inline asm.
1053 */
1054#ifdef CONFIG_CPU_MICROMIPS
1055#define _ASM_INSN16_IF_MM(_enc) \
1056 ".insn\n\t" \
1057 ".hword (" #_enc ")\n\t"
1058#define _ASM_INSN32_IF_MM(_enc) \
1059 ".insn\n\t" \
1060 ".hword ((" #_enc ") >> 16)\n\t" \
1061 ".hword ((" #_enc ") & 0xffff)\n\t"
1062#else
1063#define _ASM_INSN_IF_MIPS(_enc) \
1064 ".insn\n\t" \
1065 ".word (" #_enc ")\n\t"
1066#endif
1067
1068#ifndef _ASM_INSN16_IF_MM
1069#define _ASM_INSN16_IF_MM(_enc)
1070#endif
1071#ifndef _ASM_INSN32_IF_MM
1072#define _ASM_INSN32_IF_MM(_enc)
1073#endif
1074#ifndef _ASM_INSN_IF_MIPS
1075#define _ASM_INSN_IF_MIPS(_enc)
1076#endif
1077
1078/*
Leonid Yegoshin198bb4c2013-11-14 16:12:29 +00001079 * TLB Invalidate Flush
1080 */
1081static inline void tlbinvf(void)
1082{
1083 __asm__ __volatile__(
1084 ".set push\n\t"
1085 ".set noreorder\n\t"
1086 ".word 0x42000004\n\t" /* tlbinvf */
1087 ".set pop");
1088}
1089
1090
1091/*
Ralf Baechle70342282013-01-22 12:59:30 +01001092 * Functions to access the R10000 performance counters. These are basically
Linus Torvalds1da177e2005-04-16 15:20:36 -07001093 * mfc0 and mtc0 instructions from and to coprocessor register with a 5-bit
1094 * performance counter number encoded into bits 1 ... 5 of the instruction.
1095 * Only performance counters 0 to 1 actually exist, so for a non-R10000 aware
1096 * disassembler these will look like an access to sel 0 or 1.
1097 */
1098#define read_r10k_perf_cntr(counter) \
1099({ \
1100 unsigned int __res; \
1101 __asm__ __volatile__( \
1102 "mfpc\t%0, %1" \
Ralf Baechle70342282013-01-22 12:59:30 +01001103 : "=r" (__res) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001104 : "i" (counter)); \
1105 \
Ralf Baechle70342282013-01-22 12:59:30 +01001106 __res; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001107})
1108
Ralf Baechle70342282013-01-22 12:59:30 +01001109#define write_r10k_perf_cntr(counter,val) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001110do { \
1111 __asm__ __volatile__( \
1112 "mtpc\t%0, %1" \
1113 : \
1114 : "r" (val), "i" (counter)); \
1115} while (0)
1116
1117#define read_r10k_perf_event(counter) \
1118({ \
1119 unsigned int __res; \
1120 __asm__ __volatile__( \
1121 "mfps\t%0, %1" \
Ralf Baechle70342282013-01-22 12:59:30 +01001122 : "=r" (__res) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001123 : "i" (counter)); \
1124 \
Ralf Baechle70342282013-01-22 12:59:30 +01001125 __res; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001126})
1127
Ralf Baechle70342282013-01-22 12:59:30 +01001128#define write_r10k_perf_cntl(counter,val) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001129do { \
1130 __asm__ __volatile__( \
1131 "mtps\t%0, %1" \
1132 : \
1133 : "r" (val), "i" (counter)); \
1134} while (0)
1135
1136
1137/*
1138 * Macros to access the system control coprocessor
1139 */
1140
1141#define __read_32bit_c0_register(source, sel) \
Chris Packham82eb8f72015-07-15 10:44:30 +12001142({ unsigned int __res; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001143 if (sel == 0) \
1144 __asm__ __volatile__( \
1145 "mfc0\t%0, " #source "\n\t" \
1146 : "=r" (__res)); \
1147 else \
1148 __asm__ __volatile__( \
1149 ".set\tmips32\n\t" \
1150 "mfc0\t%0, " #source ", " #sel "\n\t" \
1151 ".set\tmips0\n\t" \
1152 : "=r" (__res)); \
1153 __res; \
1154})
1155
1156#define __read_64bit_c0_register(source, sel) \
1157({ unsigned long long __res; \
1158 if (sizeof(unsigned long) == 4) \
1159 __res = __read_64bit_c0_split(source, sel); \
1160 else if (sel == 0) \
1161 __asm__ __volatile__( \
1162 ".set\tmips3\n\t" \
1163 "dmfc0\t%0, " #source "\n\t" \
1164 ".set\tmips0" \
1165 : "=r" (__res)); \
1166 else \
1167 __asm__ __volatile__( \
1168 ".set\tmips64\n\t" \
1169 "dmfc0\t%0, " #source ", " #sel "\n\t" \
1170 ".set\tmips0" \
1171 : "=r" (__res)); \
1172 __res; \
1173})
1174
1175#define __write_32bit_c0_register(register, sel, value) \
1176do { \
1177 if (sel == 0) \
1178 __asm__ __volatile__( \
1179 "mtc0\t%z0, " #register "\n\t" \
Ralf Baechle0952e292005-08-17 10:03:03 +00001180 : : "Jr" ((unsigned int)(value))); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001181 else \
1182 __asm__ __volatile__( \
1183 ".set\tmips32\n\t" \
1184 "mtc0\t%z0, " #register ", " #sel "\n\t" \
1185 ".set\tmips0" \
Ralf Baechle0952e292005-08-17 10:03:03 +00001186 : : "Jr" ((unsigned int)(value))); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001187} while (0)
1188
1189#define __write_64bit_c0_register(register, sel, value) \
1190do { \
1191 if (sizeof(unsigned long) == 4) \
1192 __write_64bit_c0_split(register, sel, value); \
1193 else if (sel == 0) \
1194 __asm__ __volatile__( \
1195 ".set\tmips3\n\t" \
1196 "dmtc0\t%z0, " #register "\n\t" \
1197 ".set\tmips0" \
1198 : : "Jr" (value)); \
1199 else \
1200 __asm__ __volatile__( \
1201 ".set\tmips64\n\t" \
1202 "dmtc0\t%z0, " #register ", " #sel "\n\t" \
1203 ".set\tmips0" \
1204 : : "Jr" (value)); \
1205} while (0)
1206
1207#define __read_ulong_c0_register(reg, sel) \
1208 ((sizeof(unsigned long) == 4) ? \
1209 (unsigned long) __read_32bit_c0_register(reg, sel) : \
1210 (unsigned long) __read_64bit_c0_register(reg, sel))
1211
1212#define __write_ulong_c0_register(reg, sel, val) \
1213do { \
1214 if (sizeof(unsigned long) == 4) \
1215 __write_32bit_c0_register(reg, sel, val); \
1216 else \
1217 __write_64bit_c0_register(reg, sel, val); \
1218} while (0)
1219
1220/*
1221 * On RM7000/RM9000 these are uses to access cop0 set 1 registers
1222 */
1223#define __read_32bit_c0_ctrl_register(source) \
Chris Packham82eb8f72015-07-15 10:44:30 +12001224({ unsigned int __res; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001225 __asm__ __volatile__( \
1226 "cfc0\t%0, " #source "\n\t" \
1227 : "=r" (__res)); \
1228 __res; \
1229})
1230
1231#define __write_32bit_c0_ctrl_register(register, value) \
1232do { \
1233 __asm__ __volatile__( \
1234 "ctc0\t%z0, " #register "\n\t" \
Ralf Baechle0952e292005-08-17 10:03:03 +00001235 : : "Jr" ((unsigned int)(value))); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001236} while (0)
1237
1238/*
1239 * These versions are only needed for systems with more than 38 bits of
1240 * physical address space running the 32-bit kernel. That's none atm :-)
1241 */
1242#define __read_64bit_c0_split(source, sel) \
1243({ \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +09001244 unsigned long long __val; \
1245 unsigned long __flags; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001246 \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +09001247 local_irq_save(__flags); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001248 if (sel == 0) \
1249 __asm__ __volatile__( \
1250 ".set\tmips64\n\t" \
1251 "dmfc0\t%M0, " #source "\n\t" \
1252 "dsll\t%L0, %M0, 32\n\t" \
Ralf Baechle0b543522009-04-30 02:16:19 +02001253 "dsra\t%M0, %M0, 32\n\t" \
1254 "dsra\t%L0, %L0, 32\n\t" \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001255 ".set\tmips0" \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +09001256 : "=r" (__val)); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001257 else \
1258 __asm__ __volatile__( \
1259 ".set\tmips64\n\t" \
1260 "dmfc0\t%M0, " #source ", " #sel "\n\t" \
1261 "dsll\t%L0, %M0, 32\n\t" \
Ralf Baechle0b543522009-04-30 02:16:19 +02001262 "dsra\t%M0, %M0, 32\n\t" \
1263 "dsra\t%L0, %L0, 32\n\t" \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001264 ".set\tmips0" \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +09001265 : "=r" (__val)); \
1266 local_irq_restore(__flags); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001267 \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +09001268 __val; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001269})
1270
1271#define __write_64bit_c0_split(source, sel, val) \
1272do { \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +09001273 unsigned long __flags; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001274 \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +09001275 local_irq_save(__flags); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001276 if (sel == 0) \
1277 __asm__ __volatile__( \
1278 ".set\tmips64\n\t" \
1279 "dsll\t%L0, %L0, 32\n\t" \
1280 "dsrl\t%L0, %L0, 32\n\t" \
1281 "dsll\t%M0, %M0, 32\n\t" \
1282 "or\t%L0, %L0, %M0\n\t" \
1283 "dmtc0\t%L0, " #source "\n\t" \
1284 ".set\tmips0" \
1285 : : "r" (val)); \
1286 else \
1287 __asm__ __volatile__( \
1288 ".set\tmips64\n\t" \
1289 "dsll\t%L0, %L0, 32\n\t" \
1290 "dsrl\t%L0, %L0, 32\n\t" \
1291 "dsll\t%M0, %M0, 32\n\t" \
1292 "or\t%L0, %L0, %M0\n\t" \
1293 "dmtc0\t%L0, " #source ", " #sel "\n\t" \
1294 ".set\tmips0" \
1295 : : "r" (val)); \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +09001296 local_irq_restore(__flags); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001297} while (0)
1298
Steven J. Hill23d06e42014-11-13 09:51:59 -06001299#define __readx_32bit_c0_register(source) \
1300({ \
1301 unsigned int __res; \
1302 \
1303 __asm__ __volatile__( \
1304 " .set push \n" \
1305 " .set noat \n" \
1306 " .set mips32r2 \n" \
1307 " .insn \n" \
1308 " # mfhc0 $1, %1 \n" \
1309 " .word (0x40410000 | ((%1 & 0x1f) << 11)) \n" \
1310 " move %0, $1 \n" \
1311 " .set pop \n" \
1312 : "=r" (__res) \
1313 : "i" (source)); \
1314 __res; \
1315})
1316
1317#define __writex_32bit_c0_register(register, value) \
1318do { \
1319 __asm__ __volatile__( \
1320 " .set push \n" \
1321 " .set noat \n" \
1322 " .set mips32r2 \n" \
1323 " move $1, %0 \n" \
1324 " # mthc0 $1, %1 \n" \
1325 " .insn \n" \
1326 " .word (0x40c10000 | ((%1 & 0x1f) << 11)) \n" \
1327 " .set pop \n" \
1328 : \
1329 : "r" (value), "i" (register)); \
1330} while (0)
1331
Linus Torvalds1da177e2005-04-16 15:20:36 -07001332#define read_c0_index() __read_32bit_c0_register($0, 0)
1333#define write_c0_index(val) __write_32bit_c0_register($0, 0, val)
1334
Ralf Baechle272bace2008-05-26 09:35:47 +01001335#define read_c0_random() __read_32bit_c0_register($1, 0)
1336#define write_c0_random(val) __write_32bit_c0_register($1, 0, val)
1337
Linus Torvalds1da177e2005-04-16 15:20:36 -07001338#define read_c0_entrylo0() __read_ulong_c0_register($2, 0)
1339#define write_c0_entrylo0(val) __write_ulong_c0_register($2, 0, val)
1340
Steven J. Hill23d06e42014-11-13 09:51:59 -06001341#define readx_c0_entrylo0() __readx_32bit_c0_register(2)
1342#define writex_c0_entrylo0(val) __writex_32bit_c0_register(2, val)
1343
Linus Torvalds1da177e2005-04-16 15:20:36 -07001344#define read_c0_entrylo1() __read_ulong_c0_register($3, 0)
1345#define write_c0_entrylo1(val) __write_ulong_c0_register($3, 0, val)
1346
Steven J. Hill23d06e42014-11-13 09:51:59 -06001347#define readx_c0_entrylo1() __readx_32bit_c0_register(3)
1348#define writex_c0_entrylo1(val) __writex_32bit_c0_register(3, val)
1349
Linus Torvalds1da177e2005-04-16 15:20:36 -07001350#define read_c0_conf() __read_32bit_c0_register($3, 0)
1351#define write_c0_conf(val) __write_32bit_c0_register($3, 0, val)
1352
1353#define read_c0_context() __read_ulong_c0_register($4, 0)
1354#define write_c0_context(val) __write_ulong_c0_register($4, 0, val)
1355
James Hoganf18bdfa2016-05-11 13:50:52 +01001356#define read_c0_contextconfig() __read_32bit_c0_register($4, 1)
1357#define write_c0_contextconfig(val) __write_32bit_c0_register($4, 1, val)
1358
Ralf Baechlea3692022007-07-10 17:33:02 +01001359#define read_c0_userlocal() __read_ulong_c0_register($4, 2)
Ralf Baechle70342282013-01-22 12:59:30 +01001360#define write_c0_userlocal(val) __write_ulong_c0_register($4, 2, val)
Ralf Baechlea3692022007-07-10 17:33:02 +01001361
James Hoganf18bdfa2016-05-11 13:50:52 +01001362#define read_c0_xcontextconfig() __read_ulong_c0_register($4, 3)
1363#define write_c0_xcontextconfig(val) __write_ulong_c0_register($4, 3, val)
1364
Linus Torvalds1da177e2005-04-16 15:20:36 -07001365#define read_c0_pagemask() __read_32bit_c0_register($5, 0)
1366#define write_c0_pagemask(val) __write_32bit_c0_register($5, 0, val)
1367
David Daney9fe2e9d2010-02-10 15:12:45 -08001368#define read_c0_pagegrain() __read_32bit_c0_register($5, 1)
Ralf Baechle70342282013-01-22 12:59:30 +01001369#define write_c0_pagegrain(val) __write_32bit_c0_register($5, 1, val)
David Daney9fe2e9d2010-02-10 15:12:45 -08001370
Linus Torvalds1da177e2005-04-16 15:20:36 -07001371#define read_c0_wired() __read_32bit_c0_register($6, 0)
1372#define write_c0_wired(val) __write_32bit_c0_register($6, 0, val)
1373
1374#define read_c0_info() __read_32bit_c0_register($7, 0)
1375
Ralf Baechle70342282013-01-22 12:59:30 +01001376#define read_c0_cache() __read_32bit_c0_register($7, 0) /* TX39xx */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001377#define write_c0_cache(val) __write_32bit_c0_register($7, 0, val)
1378
Ralf Baechle15c4f672006-03-29 18:51:06 +01001379#define read_c0_badvaddr() __read_ulong_c0_register($8, 0)
1380#define write_c0_badvaddr(val) __write_ulong_c0_register($8, 0, val)
1381
James Hogane06a1542016-05-11 13:50:51 +01001382#define read_c0_badinstr() __read_32bit_c0_register($8, 1)
1383#define read_c0_badinstrp() __read_32bit_c0_register($8, 2)
1384
Linus Torvalds1da177e2005-04-16 15:20:36 -07001385#define read_c0_count() __read_32bit_c0_register($9, 0)
1386#define write_c0_count(val) __write_32bit_c0_register($9, 0, val)
1387
Pete Popovbdf21b12005-07-14 17:47:57 +00001388#define read_c0_count2() __read_32bit_c0_register($9, 6) /* pnx8550 */
1389#define write_c0_count2(val) __write_32bit_c0_register($9, 6, val)
1390
1391#define read_c0_count3() __read_32bit_c0_register($9, 7) /* pnx8550 */
1392#define write_c0_count3(val) __write_32bit_c0_register($9, 7, val)
1393
Linus Torvalds1da177e2005-04-16 15:20:36 -07001394#define read_c0_entryhi() __read_ulong_c0_register($10, 0)
1395#define write_c0_entryhi(val) __write_ulong_c0_register($10, 0, val)
1396
James Hoganf913e9e2016-05-11 15:50:28 +01001397#define read_c0_guestctl1() __read_32bit_c0_register($10, 4)
1398#define write_c0_guestctl1(val) __write_32bit_c0_register($10, 4, val)
1399
1400#define read_c0_guestctl2() __read_32bit_c0_register($10, 5)
1401#define write_c0_guestctl2(val) __write_32bit_c0_register($10, 5, val)
1402
1403#define read_c0_guestctl3() __read_32bit_c0_register($10, 6)
1404#define write_c0_guestctl3(val) __write_32bit_c0_register($10, 6, val)
1405
Linus Torvalds1da177e2005-04-16 15:20:36 -07001406#define read_c0_compare() __read_32bit_c0_register($11, 0)
1407#define write_c0_compare(val) __write_32bit_c0_register($11, 0, val)
1408
James Hoganf913e9e2016-05-11 15:50:28 +01001409#define read_c0_guestctl0ext() __read_32bit_c0_register($11, 4)
1410#define write_c0_guestctl0ext(val) __write_32bit_c0_register($11, 4, val)
1411
Pete Popovbdf21b12005-07-14 17:47:57 +00001412#define read_c0_compare2() __read_32bit_c0_register($11, 6) /* pnx8550 */
1413#define write_c0_compare2(val) __write_32bit_c0_register($11, 6, val)
1414
1415#define read_c0_compare3() __read_32bit_c0_register($11, 7) /* pnx8550 */
1416#define write_c0_compare3(val) __write_32bit_c0_register($11, 7, val)
1417
Linus Torvalds1da177e2005-04-16 15:20:36 -07001418#define read_c0_status() __read_32bit_c0_register($12, 0)
Ralf Baechleb6336482014-05-23 16:29:44 +02001419
Linus Torvalds1da177e2005-04-16 15:20:36 -07001420#define write_c0_status(val) __write_32bit_c0_register($12, 0, val)
1421
James Hoganf913e9e2016-05-11 15:50:28 +01001422#define read_c0_guestctl0() __read_32bit_c0_register($12, 6)
1423#define write_c0_guestctl0(val) __write_32bit_c0_register($12, 6, val)
1424
1425#define read_c0_gtoffset() __read_32bit_c0_register($12, 7)
1426#define write_c0_gtoffset(val) __write_32bit_c0_register($12, 7, val)
1427
Linus Torvalds1da177e2005-04-16 15:20:36 -07001428#define read_c0_cause() __read_32bit_c0_register($13, 0)
1429#define write_c0_cause(val) __write_32bit_c0_register($13, 0, val)
1430
1431#define read_c0_epc() __read_ulong_c0_register($14, 0)
1432#define write_c0_epc(val) __write_ulong_c0_register($14, 0, val)
1433
1434#define read_c0_prid() __read_32bit_c0_register($15, 0)
1435
Paul Burton4dd8ee52014-01-15 10:31:47 +00001436#define read_c0_cmgcrbase() __read_ulong_c0_register($15, 3)
1437
Linus Torvalds1da177e2005-04-16 15:20:36 -07001438#define read_c0_config() __read_32bit_c0_register($16, 0)
1439#define read_c0_config1() __read_32bit_c0_register($16, 1)
1440#define read_c0_config2() __read_32bit_c0_register($16, 2)
1441#define read_c0_config3() __read_32bit_c0_register($16, 3)
Ralf Baechle0efe2762005-02-06 21:24:55 +00001442#define read_c0_config4() __read_32bit_c0_register($16, 4)
1443#define read_c0_config5() __read_32bit_c0_register($16, 5)
1444#define read_c0_config6() __read_32bit_c0_register($16, 6)
1445#define read_c0_config7() __read_32bit_c0_register($16, 7)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001446#define write_c0_config(val) __write_32bit_c0_register($16, 0, val)
1447#define write_c0_config1(val) __write_32bit_c0_register($16, 1, val)
1448#define write_c0_config2(val) __write_32bit_c0_register($16, 2, val)
1449#define write_c0_config3(val) __write_32bit_c0_register($16, 3, val)
Ralf Baechle0efe2762005-02-06 21:24:55 +00001450#define write_c0_config4(val) __write_32bit_c0_register($16, 4, val)
1451#define write_c0_config5(val) __write_32bit_c0_register($16, 5, val)
1452#define write_c0_config6(val) __write_32bit_c0_register($16, 6, val)
1453#define write_c0_config7(val) __write_32bit_c0_register($16, 7, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001454
Markos Chandrasb55b9e22014-12-03 12:31:42 +00001455#define read_c0_lladdr() __read_ulong_c0_register($17, 0)
1456#define write_c0_lladdr(val) __write_ulong_c0_register($17, 0, val)
Paul Burtone19d5db2014-07-14 10:32:13 +01001457#define read_c0_maar() __read_ulong_c0_register($17, 1)
1458#define write_c0_maar(val) __write_ulong_c0_register($17, 1, val)
1459#define read_c0_maari() __read_32bit_c0_register($17, 2)
1460#define write_c0_maari(val) __write_32bit_c0_register($17, 2, val)
1461
Linus Torvalds1da177e2005-04-16 15:20:36 -07001462/*
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001463 * The WatchLo register. There may be up to 8 of them.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001464 */
1465#define read_c0_watchlo0() __read_ulong_c0_register($18, 0)
1466#define read_c0_watchlo1() __read_ulong_c0_register($18, 1)
1467#define read_c0_watchlo2() __read_ulong_c0_register($18, 2)
1468#define read_c0_watchlo3() __read_ulong_c0_register($18, 3)
1469#define read_c0_watchlo4() __read_ulong_c0_register($18, 4)
1470#define read_c0_watchlo5() __read_ulong_c0_register($18, 5)
1471#define read_c0_watchlo6() __read_ulong_c0_register($18, 6)
1472#define read_c0_watchlo7() __read_ulong_c0_register($18, 7)
1473#define write_c0_watchlo0(val) __write_ulong_c0_register($18, 0, val)
1474#define write_c0_watchlo1(val) __write_ulong_c0_register($18, 1, val)
1475#define write_c0_watchlo2(val) __write_ulong_c0_register($18, 2, val)
1476#define write_c0_watchlo3(val) __write_ulong_c0_register($18, 3, val)
1477#define write_c0_watchlo4(val) __write_ulong_c0_register($18, 4, val)
1478#define write_c0_watchlo5(val) __write_ulong_c0_register($18, 5, val)
1479#define write_c0_watchlo6(val) __write_ulong_c0_register($18, 6, val)
1480#define write_c0_watchlo7(val) __write_ulong_c0_register($18, 7, val)
1481
1482/*
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001483 * The WatchHi register. There may be up to 8 of them.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001484 */
1485#define read_c0_watchhi0() __read_32bit_c0_register($19, 0)
1486#define read_c0_watchhi1() __read_32bit_c0_register($19, 1)
1487#define read_c0_watchhi2() __read_32bit_c0_register($19, 2)
1488#define read_c0_watchhi3() __read_32bit_c0_register($19, 3)
1489#define read_c0_watchhi4() __read_32bit_c0_register($19, 4)
1490#define read_c0_watchhi5() __read_32bit_c0_register($19, 5)
1491#define read_c0_watchhi6() __read_32bit_c0_register($19, 6)
1492#define read_c0_watchhi7() __read_32bit_c0_register($19, 7)
1493
1494#define write_c0_watchhi0(val) __write_32bit_c0_register($19, 0, val)
1495#define write_c0_watchhi1(val) __write_32bit_c0_register($19, 1, val)
1496#define write_c0_watchhi2(val) __write_32bit_c0_register($19, 2, val)
1497#define write_c0_watchhi3(val) __write_32bit_c0_register($19, 3, val)
1498#define write_c0_watchhi4(val) __write_32bit_c0_register($19, 4, val)
1499#define write_c0_watchhi5(val) __write_32bit_c0_register($19, 5, val)
1500#define write_c0_watchhi6(val) __write_32bit_c0_register($19, 6, val)
1501#define write_c0_watchhi7(val) __write_32bit_c0_register($19, 7, val)
1502
1503#define read_c0_xcontext() __read_ulong_c0_register($20, 0)
1504#define write_c0_xcontext(val) __write_ulong_c0_register($20, 0, val)
1505
1506#define read_c0_intcontrol() __read_32bit_c0_ctrl_register($20)
1507#define write_c0_intcontrol(val) __write_32bit_c0_ctrl_register($20, val)
1508
1509#define read_c0_framemask() __read_32bit_c0_register($21, 0)
Ralf Baechle70342282013-01-22 12:59:30 +01001510#define write_c0_framemask(val) __write_32bit_c0_register($21, 0, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001511
Linus Torvalds1da177e2005-04-16 15:20:36 -07001512#define read_c0_diag() __read_32bit_c0_register($22, 0)
1513#define write_c0_diag(val) __write_32bit_c0_register($22, 0, val)
1514
Joshua Kinard8d5ded12015-06-02 18:21:33 -04001515/* R10K CP0 Branch Diagnostic register is 64bits wide */
1516#define read_c0_r10k_diag() __read_64bit_c0_register($22, 0)
1517#define write_c0_r10k_diag(val) __write_64bit_c0_register($22, 0, val)
1518
Linus Torvalds1da177e2005-04-16 15:20:36 -07001519#define read_c0_diag1() __read_32bit_c0_register($22, 1)
1520#define write_c0_diag1(val) __write_32bit_c0_register($22, 1, val)
1521
1522#define read_c0_diag2() __read_32bit_c0_register($22, 2)
1523#define write_c0_diag2(val) __write_32bit_c0_register($22, 2, val)
1524
1525#define read_c0_diag3() __read_32bit_c0_register($22, 3)
1526#define write_c0_diag3(val) __write_32bit_c0_register($22, 3, val)
1527
1528#define read_c0_diag4() __read_32bit_c0_register($22, 4)
1529#define write_c0_diag4(val) __write_32bit_c0_register($22, 4, val)
1530
1531#define read_c0_diag5() __read_32bit_c0_register($22, 5)
1532#define write_c0_diag5(val) __write_32bit_c0_register($22, 5, val)
1533
1534#define read_c0_debug() __read_32bit_c0_register($23, 0)
1535#define write_c0_debug(val) __write_32bit_c0_register($23, 0, val)
1536
1537#define read_c0_depc() __read_ulong_c0_register($24, 0)
1538#define write_c0_depc(val) __write_ulong_c0_register($24, 0, val)
1539
1540/*
1541 * MIPS32 / MIPS64 performance counters
1542 */
1543#define read_c0_perfctrl0() __read_32bit_c0_register($25, 0)
Ralf Baechle70342282013-01-22 12:59:30 +01001544#define write_c0_perfctrl0(val) __write_32bit_c0_register($25, 0, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001545#define read_c0_perfcntr0() __read_32bit_c0_register($25, 1)
Ralf Baechle70342282013-01-22 12:59:30 +01001546#define write_c0_perfcntr0(val) __write_32bit_c0_register($25, 1, val)
David Daney4d36f592011-09-24 02:29:55 +02001547#define read_c0_perfcntr0_64() __read_64bit_c0_register($25, 1)
1548#define write_c0_perfcntr0_64(val) __write_64bit_c0_register($25, 1, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001549#define read_c0_perfctrl1() __read_32bit_c0_register($25, 2)
Ralf Baechle70342282013-01-22 12:59:30 +01001550#define write_c0_perfctrl1(val) __write_32bit_c0_register($25, 2, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001551#define read_c0_perfcntr1() __read_32bit_c0_register($25, 3)
Ralf Baechle70342282013-01-22 12:59:30 +01001552#define write_c0_perfcntr1(val) __write_32bit_c0_register($25, 3, val)
David Daney4d36f592011-09-24 02:29:55 +02001553#define read_c0_perfcntr1_64() __read_64bit_c0_register($25, 3)
1554#define write_c0_perfcntr1_64(val) __write_64bit_c0_register($25, 3, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001555#define read_c0_perfctrl2() __read_32bit_c0_register($25, 4)
Ralf Baechle70342282013-01-22 12:59:30 +01001556#define write_c0_perfctrl2(val) __write_32bit_c0_register($25, 4, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001557#define read_c0_perfcntr2() __read_32bit_c0_register($25, 5)
Ralf Baechle70342282013-01-22 12:59:30 +01001558#define write_c0_perfcntr2(val) __write_32bit_c0_register($25, 5, val)
David Daney4d36f592011-09-24 02:29:55 +02001559#define read_c0_perfcntr2_64() __read_64bit_c0_register($25, 5)
1560#define write_c0_perfcntr2_64(val) __write_64bit_c0_register($25, 5, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001561#define read_c0_perfctrl3() __read_32bit_c0_register($25, 6)
Ralf Baechle70342282013-01-22 12:59:30 +01001562#define write_c0_perfctrl3(val) __write_32bit_c0_register($25, 6, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001563#define read_c0_perfcntr3() __read_32bit_c0_register($25, 7)
Ralf Baechle70342282013-01-22 12:59:30 +01001564#define write_c0_perfcntr3(val) __write_32bit_c0_register($25, 7, val)
David Daney4d36f592011-09-24 02:29:55 +02001565#define read_c0_perfcntr3_64() __read_64bit_c0_register($25, 7)
1566#define write_c0_perfcntr3_64(val) __write_64bit_c0_register($25, 7, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001567
Linus Torvalds1da177e2005-04-16 15:20:36 -07001568#define read_c0_ecc() __read_32bit_c0_register($26, 0)
1569#define write_c0_ecc(val) __write_32bit_c0_register($26, 0, val)
1570
1571#define read_c0_derraddr0() __read_ulong_c0_register($26, 1)
Ralf Baechle70342282013-01-22 12:59:30 +01001572#define write_c0_derraddr0(val) __write_ulong_c0_register($26, 1, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001573
1574#define read_c0_cacheerr() __read_32bit_c0_register($27, 0)
1575
1576#define read_c0_derraddr1() __read_ulong_c0_register($27, 1)
Ralf Baechle70342282013-01-22 12:59:30 +01001577#define write_c0_derraddr1(val) __write_ulong_c0_register($27, 1, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001578
1579#define read_c0_taglo() __read_32bit_c0_register($28, 0)
1580#define write_c0_taglo(val) __write_32bit_c0_register($28, 0, val)
1581
Ralf Baechle41c594a2006-04-05 09:45:45 +01001582#define read_c0_dtaglo() __read_32bit_c0_register($28, 2)
1583#define write_c0_dtaglo(val) __write_32bit_c0_register($28, 2, val)
1584
Kevin Cernekeeaf231172010-10-16 14:22:32 -07001585#define read_c0_ddatalo() __read_32bit_c0_register($28, 3)
1586#define write_c0_ddatalo(val) __write_32bit_c0_register($28, 3, val)
1587
1588#define read_c0_staglo() __read_32bit_c0_register($28, 4)
1589#define write_c0_staglo(val) __write_32bit_c0_register($28, 4, val)
1590
Linus Torvalds1da177e2005-04-16 15:20:36 -07001591#define read_c0_taghi() __read_32bit_c0_register($29, 0)
1592#define write_c0_taghi(val) __write_32bit_c0_register($29, 0, val)
1593
1594#define read_c0_errorepc() __read_ulong_c0_register($30, 0)
1595#define write_c0_errorepc(val) __write_ulong_c0_register($30, 0, val)
1596
Ralf Baechle7a0fc582005-07-13 19:47:28 +00001597/* MIPSR2 */
Ralf Baechle21a151d2007-10-11 23:46:15 +01001598#define read_c0_hwrena() __read_32bit_c0_register($7, 0)
Ralf Baechle7a0fc582005-07-13 19:47:28 +00001599#define write_c0_hwrena(val) __write_32bit_c0_register($7, 0, val)
1600
1601#define read_c0_intctl() __read_32bit_c0_register($12, 1)
1602#define write_c0_intctl(val) __write_32bit_c0_register($12, 1, val)
1603
1604#define read_c0_srsctl() __read_32bit_c0_register($12, 2)
1605#define write_c0_srsctl(val) __write_32bit_c0_register($12, 2, val)
1606
1607#define read_c0_srsmap() __read_32bit_c0_register($12, 3)
1608#define write_c0_srsmap(val) __write_32bit_c0_register($12, 3, val)
1609
Ralf Baechle21a151d2007-10-11 23:46:15 +01001610#define read_c0_ebase() __read_32bit_c0_register($15, 1)
Ralf Baechle7a0fc582005-07-13 19:47:28 +00001611#define write_c0_ebase(val) __write_32bit_c0_register($15, 1, val)
1612
James Hogan37fb60f2016-05-11 13:50:50 +01001613#define read_c0_ebase_64() __read_64bit_c0_register($15, 1)
1614#define write_c0_ebase_64(val) __write_64bit_c0_register($15, 1, val)
1615
James Hogan9b3274b2015-02-02 11:45:08 +00001616#define read_c0_cdmmbase() __read_ulong_c0_register($15, 2)
1617#define write_c0_cdmmbase(val) __write_ulong_c0_register($15, 2, val)
1618
Steven J. Hill4a0156f2013-11-14 16:12:24 +00001619/* MIPSR3 */
1620#define read_c0_segctl0() __read_32bit_c0_register($5, 2)
1621#define write_c0_segctl0(val) __write_32bit_c0_register($5, 2, val)
1622
1623#define read_c0_segctl1() __read_32bit_c0_register($5, 3)
1624#define write_c0_segctl1(val) __write_32bit_c0_register($5, 3, val)
1625
1626#define read_c0_segctl2() __read_32bit_c0_register($5, 4)
1627#define write_c0_segctl2(val) __write_32bit_c0_register($5, 4, val)
David Daneyed918c22008-12-11 15:33:24 -08001628
Markos Chandras87d08bc2014-07-14 10:14:04 +01001629/* Hardware Page Table Walker */
1630#define read_c0_pwbase() __read_ulong_c0_register($5, 5)
1631#define write_c0_pwbase(val) __write_ulong_c0_register($5, 5, val)
1632
1633#define read_c0_pwfield() __read_ulong_c0_register($5, 6)
1634#define write_c0_pwfield(val) __write_ulong_c0_register($5, 6, val)
1635
1636#define read_c0_pwsize() __read_ulong_c0_register($5, 7)
1637#define write_c0_pwsize(val) __write_ulong_c0_register($5, 7, val)
1638
1639#define read_c0_pwctl() __read_32bit_c0_register($6, 6)
1640#define write_c0_pwctl(val) __write_32bit_c0_register($6, 6, val)
1641
Huacai Chen380cd582016-03-03 09:45:12 +08001642#define read_c0_pgd() __read_64bit_c0_register($9, 7)
1643#define write_c0_pgd(val) __write_64bit_c0_register($9, 7, val)
1644
1645#define read_c0_kpgd() __read_64bit_c0_register($31, 7)
1646#define write_c0_kpgd(val) __write_64bit_c0_register($31, 7, val)
1647
David Daneyed918c22008-12-11 15:33:24 -08001648/* Cavium OCTEON (cnMIPS) */
1649#define read_c0_cvmcount() __read_ulong_c0_register($9, 6)
1650#define write_c0_cvmcount(val) __write_ulong_c0_register($9, 6, val)
1651
1652#define read_c0_cvmctl() __read_64bit_c0_register($9, 7)
1653#define write_c0_cvmctl(val) __write_64bit_c0_register($9, 7, val)
1654
1655#define read_c0_cvmmemctl() __read_64bit_c0_register($11, 7)
Ralf Baechle70342282013-01-22 12:59:30 +01001656#define write_c0_cvmmemctl(val) __write_64bit_c0_register($11, 7, val)
David Daneyed918c22008-12-11 15:33:24 -08001657/*
Ralf Baechle70342282013-01-22 12:59:30 +01001658 * The cacheerr registers are not standardized. On OCTEON, they are
David Daneyed918c22008-12-11 15:33:24 -08001659 * 64 bits wide.
1660 */
1661#define read_octeon_c0_icacheerr() __read_64bit_c0_register($27, 0)
1662#define write_octeon_c0_icacheerr(val) __write_64bit_c0_register($27, 0, val)
1663
1664#define read_octeon_c0_dcacheerr() __read_64bit_c0_register($27, 1)
1665#define write_octeon_c0_dcacheerr(val) __write_64bit_c0_register($27, 1, val)
1666
Kevin Cernekeeaf231172010-10-16 14:22:32 -07001667/* BMIPS3300 */
1668#define read_c0_brcm_config_0() __read_32bit_c0_register($22, 0)
1669#define write_c0_brcm_config_0(val) __write_32bit_c0_register($22, 0, val)
1670
1671#define read_c0_brcm_bus_pll() __read_32bit_c0_register($22, 4)
1672#define write_c0_brcm_bus_pll(val) __write_32bit_c0_register($22, 4, val)
1673
1674#define read_c0_brcm_reset() __read_32bit_c0_register($22, 5)
1675#define write_c0_brcm_reset(val) __write_32bit_c0_register($22, 5, val)
1676
Kevin Cernekee020232f2011-11-16 01:25:44 +00001677/* BMIPS43xx */
Kevin Cernekeeaf231172010-10-16 14:22:32 -07001678#define read_c0_brcm_cmt_intr() __read_32bit_c0_register($22, 1)
1679#define write_c0_brcm_cmt_intr(val) __write_32bit_c0_register($22, 1, val)
1680
1681#define read_c0_brcm_cmt_ctrl() __read_32bit_c0_register($22, 2)
1682#define write_c0_brcm_cmt_ctrl(val) __write_32bit_c0_register($22, 2, val)
1683
1684#define read_c0_brcm_cmt_local() __read_32bit_c0_register($22, 3)
1685#define write_c0_brcm_cmt_local(val) __write_32bit_c0_register($22, 3, val)
1686
1687#define read_c0_brcm_config_1() __read_32bit_c0_register($22, 5)
1688#define write_c0_brcm_config_1(val) __write_32bit_c0_register($22, 5, val)
1689
1690#define read_c0_brcm_cbr() __read_32bit_c0_register($22, 6)
1691#define write_c0_brcm_cbr(val) __write_32bit_c0_register($22, 6, val)
1692
1693/* BMIPS5000 */
1694#define read_c0_brcm_config() __read_32bit_c0_register($22, 0)
1695#define write_c0_brcm_config(val) __write_32bit_c0_register($22, 0, val)
1696
1697#define read_c0_brcm_mode() __read_32bit_c0_register($22, 1)
1698#define write_c0_brcm_mode(val) __write_32bit_c0_register($22, 1, val)
1699
1700#define read_c0_brcm_action() __read_32bit_c0_register($22, 2)
1701#define write_c0_brcm_action(val) __write_32bit_c0_register($22, 2, val)
1702
1703#define read_c0_brcm_edsp() __read_32bit_c0_register($22, 3)
1704#define write_c0_brcm_edsp(val) __write_32bit_c0_register($22, 3, val)
1705
1706#define read_c0_brcm_bootvec() __read_32bit_c0_register($22, 4)
1707#define write_c0_brcm_bootvec(val) __write_32bit_c0_register($22, 4, val)
1708
1709#define read_c0_brcm_sleepcount() __read_32bit_c0_register($22, 7)
1710#define write_c0_brcm_sleepcount(val) __write_32bit_c0_register($22, 7, val)
1711
Linus Torvalds1da177e2005-04-16 15:20:36 -07001712/*
James Hogan7eb91112016-05-11 15:50:29 +01001713 * Macros to access the guest system control coprocessor
1714 */
1715
James Hoganbad50d72016-05-16 12:50:04 +01001716#ifdef TOOLCHAIN_SUPPORTS_VIRT
1717
James Hogan7eb91112016-05-11 15:50:29 +01001718#define __read_32bit_gc0_register(source, sel) \
1719({ int __res; \
1720 __asm__ __volatile__( \
1721 ".set\tpush\n\t" \
1722 ".set\tmips32r2\n\t" \
1723 ".set\tvirt\n\t" \
James Hoganbad50d72016-05-16 12:50:04 +01001724 "mfgc0\t%0, $%1, %2\n\t" \
James Hogan7eb91112016-05-11 15:50:29 +01001725 ".set\tpop" \
James Hoganbad50d72016-05-16 12:50:04 +01001726 : "=r" (__res) \
1727 : "i" (source), "i" (sel)); \
James Hogan7eb91112016-05-11 15:50:29 +01001728 __res; \
1729})
1730
1731#define __read_64bit_gc0_register(source, sel) \
1732({ unsigned long long __res; \
1733 __asm__ __volatile__( \
1734 ".set\tpush\n\t" \
1735 ".set\tmips64r2\n\t" \
1736 ".set\tvirt\n\t" \
James Hoganbad50d72016-05-16 12:50:04 +01001737 "dmfgc0\t%0, $%1, %2\n\t" \
James Hogan7eb91112016-05-11 15:50:29 +01001738 ".set\tpop" \
James Hoganbad50d72016-05-16 12:50:04 +01001739 : "=r" (__res) \
1740 : "i" (source), "i" (sel)); \
James Hogan7eb91112016-05-11 15:50:29 +01001741 __res; \
1742})
1743
1744#define __write_32bit_gc0_register(register, sel, value) \
1745do { \
1746 __asm__ __volatile__( \
1747 ".set\tpush\n\t" \
1748 ".set\tmips32r2\n\t" \
1749 ".set\tvirt\n\t" \
James Hoganbad50d72016-05-16 12:50:04 +01001750 "mtgc0\t%z0, $%1, %2\n\t" \
James Hogan7eb91112016-05-11 15:50:29 +01001751 ".set\tpop" \
James Hoganbad50d72016-05-16 12:50:04 +01001752 : : "Jr" ((unsigned int)(value)), \
1753 "i" (register), "i" (sel)); \
James Hogan7eb91112016-05-11 15:50:29 +01001754} while (0)
1755
1756#define __write_64bit_gc0_register(register, sel, value) \
1757do { \
1758 __asm__ __volatile__( \
1759 ".set\tpush\n\t" \
1760 ".set\tmips64r2\n\t" \
1761 ".set\tvirt\n\t" \
James Hoganbad50d72016-05-16 12:50:04 +01001762 "dmtgc0\t%z0, $%1, %2\n\t" \
James Hogan7eb91112016-05-11 15:50:29 +01001763 ".set\tpop" \
James Hoganbad50d72016-05-16 12:50:04 +01001764 : : "Jr" (value), \
1765 "i" (register), "i" (sel)); \
James Hogan7eb91112016-05-11 15:50:29 +01001766} while (0)
1767
James Hoganbad50d72016-05-16 12:50:04 +01001768#else /* TOOLCHAIN_SUPPORTS_VIRT */
1769
1770#define __read_32bit_gc0_register(source, sel) \
1771({ int __res; \
1772 __asm__ __volatile__( \
1773 ".set\tpush\n\t" \
1774 ".set\tnoat\n\t" \
1775 "# mfgc0\t$1, $%1, %2\n\t" \
James Hogan1c48a172016-05-20 23:28:38 +01001776 _ASM_INSN_IF_MIPS(0x40610000 | %1 << 11 | %2) \
1777 _ASM_INSN32_IF_MM(0x002004fc | %1 << 16 | %2 << 11) \
James Hoganbad50d72016-05-16 12:50:04 +01001778 "move\t%0, $1\n\t" \
1779 ".set\tpop" \
1780 : "=r" (__res) \
1781 : "i" (source), "i" (sel)); \
1782 __res; \
1783})
1784
1785#define __read_64bit_gc0_register(source, sel) \
1786({ unsigned long long __res; \
1787 __asm__ __volatile__( \
1788 ".set\tpush\n\t" \
1789 ".set\tnoat\n\t" \
1790 "# dmfgc0\t$1, $%1, %2\n\t" \
James Hogan1c48a172016-05-20 23:28:38 +01001791 _ASM_INSN_IF_MIPS(0x40610100 | %1 << 11 | %2) \
1792 _ASM_INSN32_IF_MM(0x582004fc | %1 << 16 | %2 << 11) \
James Hoganbad50d72016-05-16 12:50:04 +01001793 "move\t%0, $1\n\t" \
1794 ".set\tpop" \
1795 : "=r" (__res) \
1796 : "i" (source), "i" (sel)); \
1797 __res; \
1798})
1799
1800#define __write_32bit_gc0_register(register, sel, value) \
1801do { \
1802 __asm__ __volatile__( \
1803 ".set\tpush\n\t" \
1804 ".set\tnoat\n\t" \
James Hoganf03984c2016-05-18 17:04:38 +01001805 "move\t$1, %z0\n\t" \
James Hoganbad50d72016-05-16 12:50:04 +01001806 "# mtgc0\t$1, $%1, %2\n\t" \
James Hogan1c48a172016-05-20 23:28:38 +01001807 _ASM_INSN_IF_MIPS(0x40610200 | %1 << 11 | %2) \
1808 _ASM_INSN32_IF_MM(0x002006fc | %1 << 16 | %2 << 11) \
James Hoganbad50d72016-05-16 12:50:04 +01001809 ".set\tpop" \
1810 : : "Jr" ((unsigned int)(value)), \
1811 "i" (register), "i" (sel)); \
1812} while (0)
1813
1814#define __write_64bit_gc0_register(register, sel, value) \
1815do { \
1816 __asm__ __volatile__( \
1817 ".set\tpush\n\t" \
1818 ".set\tnoat\n\t" \
James Hoganf03984c2016-05-18 17:04:38 +01001819 "move\t$1, %z0\n\t" \
James Hoganbad50d72016-05-16 12:50:04 +01001820 "# dmtgc0\t$1, $%1, %2\n\t" \
James Hogan1c48a172016-05-20 23:28:38 +01001821 _ASM_INSN_IF_MIPS(0x40610300 | %1 << 11 | %2) \
1822 _ASM_INSN32_IF_MM(0x582006fc | %1 << 16 | %2 << 11) \
James Hoganbad50d72016-05-16 12:50:04 +01001823 ".set\tpop" \
1824 : : "Jr" (value), \
1825 "i" (register), "i" (sel)); \
1826} while (0)
1827
1828#endif /* !TOOLCHAIN_SUPPORTS_VIRT */
1829
James Hogan7eb91112016-05-11 15:50:29 +01001830#define __read_ulong_gc0_register(reg, sel) \
1831 ((sizeof(unsigned long) == 4) ? \
1832 (unsigned long) __read_32bit_gc0_register(reg, sel) : \
1833 (unsigned long) __read_64bit_gc0_register(reg, sel))
1834
1835#define __write_ulong_gc0_register(reg, sel, val) \
1836do { \
1837 if (sizeof(unsigned long) == 4) \
1838 __write_32bit_gc0_register(reg, sel, val); \
1839 else \
1840 __write_64bit_gc0_register(reg, sel, val); \
1841} while (0)
1842
James Hoganbad50d72016-05-16 12:50:04 +01001843#define read_gc0_index() __read_32bit_gc0_register(0, 0)
1844#define write_gc0_index(val) __write_32bit_gc0_register(0, 0, val)
James Hogan7eb91112016-05-11 15:50:29 +01001845
James Hoganbad50d72016-05-16 12:50:04 +01001846#define read_gc0_entrylo0() __read_ulong_gc0_register(2, 0)
1847#define write_gc0_entrylo0(val) __write_ulong_gc0_register(2, 0, val)
James Hogan7eb91112016-05-11 15:50:29 +01001848
James Hoganbad50d72016-05-16 12:50:04 +01001849#define read_gc0_entrylo1() __read_ulong_gc0_register(3, 0)
1850#define write_gc0_entrylo1(val) __write_ulong_gc0_register(3, 0, val)
James Hogan7eb91112016-05-11 15:50:29 +01001851
James Hoganbad50d72016-05-16 12:50:04 +01001852#define read_gc0_context() __read_ulong_gc0_register(4, 0)
1853#define write_gc0_context(val) __write_ulong_gc0_register(4, 0, val)
James Hogan7eb91112016-05-11 15:50:29 +01001854
James Hoganbad50d72016-05-16 12:50:04 +01001855#define read_gc0_contextconfig() __read_32bit_gc0_register(4, 1)
1856#define write_gc0_contextconfig(val) __write_32bit_gc0_register(4, 1, val)
James Hogan7eb91112016-05-11 15:50:29 +01001857
James Hoganbad50d72016-05-16 12:50:04 +01001858#define read_gc0_userlocal() __read_ulong_gc0_register(4, 2)
1859#define write_gc0_userlocal(val) __write_ulong_gc0_register(4, 2, val)
James Hogan7eb91112016-05-11 15:50:29 +01001860
James Hoganbad50d72016-05-16 12:50:04 +01001861#define read_gc0_xcontextconfig() __read_ulong_gc0_register(4, 3)
1862#define write_gc0_xcontextconfig(val) __write_ulong_gc0_register(4, 3, val)
James Hogan7eb91112016-05-11 15:50:29 +01001863
James Hoganbad50d72016-05-16 12:50:04 +01001864#define read_gc0_pagemask() __read_32bit_gc0_register(5, 0)
1865#define write_gc0_pagemask(val) __write_32bit_gc0_register(5, 0, val)
James Hogan7eb91112016-05-11 15:50:29 +01001866
James Hoganbad50d72016-05-16 12:50:04 +01001867#define read_gc0_pagegrain() __read_32bit_gc0_register(5, 1)
1868#define write_gc0_pagegrain(val) __write_32bit_gc0_register(5, 1, val)
James Hogan7eb91112016-05-11 15:50:29 +01001869
James Hoganbad50d72016-05-16 12:50:04 +01001870#define read_gc0_segctl0() __read_ulong_gc0_register(5, 2)
1871#define write_gc0_segctl0(val) __write_ulong_gc0_register(5, 2, val)
James Hogan7eb91112016-05-11 15:50:29 +01001872
James Hoganbad50d72016-05-16 12:50:04 +01001873#define read_gc0_segctl1() __read_ulong_gc0_register(5, 3)
1874#define write_gc0_segctl1(val) __write_ulong_gc0_register(5, 3, val)
James Hogan7eb91112016-05-11 15:50:29 +01001875
James Hoganbad50d72016-05-16 12:50:04 +01001876#define read_gc0_segctl2() __read_ulong_gc0_register(5, 4)
1877#define write_gc0_segctl2(val) __write_ulong_gc0_register(5, 4, val)
James Hogan7eb91112016-05-11 15:50:29 +01001878
James Hoganbad50d72016-05-16 12:50:04 +01001879#define read_gc0_pwbase() __read_ulong_gc0_register(5, 5)
1880#define write_gc0_pwbase(val) __write_ulong_gc0_register(5, 5, val)
James Hogan7eb91112016-05-11 15:50:29 +01001881
James Hoganbad50d72016-05-16 12:50:04 +01001882#define read_gc0_pwfield() __read_ulong_gc0_register(5, 6)
1883#define write_gc0_pwfield(val) __write_ulong_gc0_register(5, 6, val)
James Hogan7eb91112016-05-11 15:50:29 +01001884
James Hoganbad50d72016-05-16 12:50:04 +01001885#define read_gc0_pwsize() __read_ulong_gc0_register(5, 7)
1886#define write_gc0_pwsize(val) __write_ulong_gc0_register(5, 7, val)
James Hogan7eb91112016-05-11 15:50:29 +01001887
James Hoganbad50d72016-05-16 12:50:04 +01001888#define read_gc0_wired() __read_32bit_gc0_register(6, 0)
1889#define write_gc0_wired(val) __write_32bit_gc0_register(6, 0, val)
James Hogan7eb91112016-05-11 15:50:29 +01001890
James Hoganbad50d72016-05-16 12:50:04 +01001891#define read_gc0_pwctl() __read_32bit_gc0_register(6, 6)
1892#define write_gc0_pwctl(val) __write_32bit_gc0_register(6, 6, val)
James Hogan7eb91112016-05-11 15:50:29 +01001893
James Hoganbad50d72016-05-16 12:50:04 +01001894#define read_gc0_hwrena() __read_32bit_gc0_register(7, 0)
1895#define write_gc0_hwrena(val) __write_32bit_gc0_register(7, 0, val)
James Hogan7eb91112016-05-11 15:50:29 +01001896
James Hoganbad50d72016-05-16 12:50:04 +01001897#define read_gc0_badvaddr() __read_ulong_gc0_register(8, 0)
1898#define write_gc0_badvaddr(val) __write_ulong_gc0_register(8, 0, val)
James Hogan7eb91112016-05-11 15:50:29 +01001899
James Hoganbad50d72016-05-16 12:50:04 +01001900#define read_gc0_badinstr() __read_32bit_gc0_register(8, 1)
1901#define write_gc0_badinstr(val) __write_32bit_gc0_register(8, 1, val)
James Hogan7eb91112016-05-11 15:50:29 +01001902
James Hoganbad50d72016-05-16 12:50:04 +01001903#define read_gc0_badinstrp() __read_32bit_gc0_register(8, 2)
1904#define write_gc0_badinstrp(val) __write_32bit_gc0_register(8, 2, val)
James Hogan7eb91112016-05-11 15:50:29 +01001905
James Hoganbad50d72016-05-16 12:50:04 +01001906#define read_gc0_count() __read_32bit_gc0_register(9, 0)
James Hogan7eb91112016-05-11 15:50:29 +01001907
James Hoganbad50d72016-05-16 12:50:04 +01001908#define read_gc0_entryhi() __read_ulong_gc0_register(10, 0)
1909#define write_gc0_entryhi(val) __write_ulong_gc0_register(10, 0, val)
James Hogan7eb91112016-05-11 15:50:29 +01001910
James Hoganbad50d72016-05-16 12:50:04 +01001911#define read_gc0_compare() __read_32bit_gc0_register(11, 0)
1912#define write_gc0_compare(val) __write_32bit_gc0_register(11, 0, val)
James Hogan7eb91112016-05-11 15:50:29 +01001913
James Hoganbad50d72016-05-16 12:50:04 +01001914#define read_gc0_status() __read_32bit_gc0_register(12, 0)
1915#define write_gc0_status(val) __write_32bit_gc0_register(12, 0, val)
James Hogan7eb91112016-05-11 15:50:29 +01001916
James Hoganbad50d72016-05-16 12:50:04 +01001917#define read_gc0_intctl() __read_32bit_gc0_register(12, 1)
1918#define write_gc0_intctl(val) __write_32bit_gc0_register(12, 1, val)
James Hogan7eb91112016-05-11 15:50:29 +01001919
James Hoganbad50d72016-05-16 12:50:04 +01001920#define read_gc0_cause() __read_32bit_gc0_register(13, 0)
1921#define write_gc0_cause(val) __write_32bit_gc0_register(13, 0, val)
James Hogan7eb91112016-05-11 15:50:29 +01001922
James Hoganbad50d72016-05-16 12:50:04 +01001923#define read_gc0_epc() __read_ulong_gc0_register(14, 0)
1924#define write_gc0_epc(val) __write_ulong_gc0_register(14, 0, val)
James Hogan7eb91112016-05-11 15:50:29 +01001925
James Hoganbad50d72016-05-16 12:50:04 +01001926#define read_gc0_ebase() __read_32bit_gc0_register(15, 1)
1927#define write_gc0_ebase(val) __write_32bit_gc0_register(15, 1, val)
James Hogan7eb91112016-05-11 15:50:29 +01001928
James Hoganbad50d72016-05-16 12:50:04 +01001929#define read_gc0_ebase_64() __read_64bit_gc0_register(15, 1)
1930#define write_gc0_ebase_64(val) __write_64bit_gc0_register(15, 1, val)
James Hogan7eb91112016-05-11 15:50:29 +01001931
James Hoganbad50d72016-05-16 12:50:04 +01001932#define read_gc0_config() __read_32bit_gc0_register(16, 0)
1933#define read_gc0_config1() __read_32bit_gc0_register(16, 1)
1934#define read_gc0_config2() __read_32bit_gc0_register(16, 2)
1935#define read_gc0_config3() __read_32bit_gc0_register(16, 3)
1936#define read_gc0_config4() __read_32bit_gc0_register(16, 4)
1937#define read_gc0_config5() __read_32bit_gc0_register(16, 5)
1938#define read_gc0_config6() __read_32bit_gc0_register(16, 6)
1939#define read_gc0_config7() __read_32bit_gc0_register(16, 7)
1940#define write_gc0_config(val) __write_32bit_gc0_register(16, 0, val)
1941#define write_gc0_config1(val) __write_32bit_gc0_register(16, 1, val)
1942#define write_gc0_config2(val) __write_32bit_gc0_register(16, 2, val)
1943#define write_gc0_config3(val) __write_32bit_gc0_register(16, 3, val)
1944#define write_gc0_config4(val) __write_32bit_gc0_register(16, 4, val)
1945#define write_gc0_config5(val) __write_32bit_gc0_register(16, 5, val)
1946#define write_gc0_config6(val) __write_32bit_gc0_register(16, 6, val)
1947#define write_gc0_config7(val) __write_32bit_gc0_register(16, 7, val)
James Hogan7eb91112016-05-11 15:50:29 +01001948
James Hoganbad50d72016-05-16 12:50:04 +01001949#define read_gc0_watchlo0() __read_ulong_gc0_register(18, 0)
1950#define read_gc0_watchlo1() __read_ulong_gc0_register(18, 1)
1951#define read_gc0_watchlo2() __read_ulong_gc0_register(18, 2)
1952#define read_gc0_watchlo3() __read_ulong_gc0_register(18, 3)
1953#define read_gc0_watchlo4() __read_ulong_gc0_register(18, 4)
1954#define read_gc0_watchlo5() __read_ulong_gc0_register(18, 5)
1955#define read_gc0_watchlo6() __read_ulong_gc0_register(18, 6)
1956#define read_gc0_watchlo7() __read_ulong_gc0_register(18, 7)
1957#define write_gc0_watchlo0(val) __write_ulong_gc0_register(18, 0, val)
1958#define write_gc0_watchlo1(val) __write_ulong_gc0_register(18, 1, val)
1959#define write_gc0_watchlo2(val) __write_ulong_gc0_register(18, 2, val)
1960#define write_gc0_watchlo3(val) __write_ulong_gc0_register(18, 3, val)
1961#define write_gc0_watchlo4(val) __write_ulong_gc0_register(18, 4, val)
1962#define write_gc0_watchlo5(val) __write_ulong_gc0_register(18, 5, val)
1963#define write_gc0_watchlo6(val) __write_ulong_gc0_register(18, 6, val)
1964#define write_gc0_watchlo7(val) __write_ulong_gc0_register(18, 7, val)
James Hogan7eb91112016-05-11 15:50:29 +01001965
James Hoganbad50d72016-05-16 12:50:04 +01001966#define read_gc0_watchhi0() __read_32bit_gc0_register(19, 0)
1967#define read_gc0_watchhi1() __read_32bit_gc0_register(19, 1)
1968#define read_gc0_watchhi2() __read_32bit_gc0_register(19, 2)
1969#define read_gc0_watchhi3() __read_32bit_gc0_register(19, 3)
1970#define read_gc0_watchhi4() __read_32bit_gc0_register(19, 4)
1971#define read_gc0_watchhi5() __read_32bit_gc0_register(19, 5)
1972#define read_gc0_watchhi6() __read_32bit_gc0_register(19, 6)
1973#define read_gc0_watchhi7() __read_32bit_gc0_register(19, 7)
1974#define write_gc0_watchhi0(val) __write_32bit_gc0_register(19, 0, val)
1975#define write_gc0_watchhi1(val) __write_32bit_gc0_register(19, 1, val)
1976#define write_gc0_watchhi2(val) __write_32bit_gc0_register(19, 2, val)
1977#define write_gc0_watchhi3(val) __write_32bit_gc0_register(19, 3, val)
1978#define write_gc0_watchhi4(val) __write_32bit_gc0_register(19, 4, val)
1979#define write_gc0_watchhi5(val) __write_32bit_gc0_register(19, 5, val)
1980#define write_gc0_watchhi6(val) __write_32bit_gc0_register(19, 6, val)
1981#define write_gc0_watchhi7(val) __write_32bit_gc0_register(19, 7, val)
James Hogan7eb91112016-05-11 15:50:29 +01001982
James Hoganbad50d72016-05-16 12:50:04 +01001983#define read_gc0_xcontext() __read_ulong_gc0_register(20, 0)
1984#define write_gc0_xcontext(val) __write_ulong_gc0_register(20, 0, val)
James Hogan7eb91112016-05-11 15:50:29 +01001985
James Hoganbad50d72016-05-16 12:50:04 +01001986#define read_gc0_perfctrl0() __read_32bit_gc0_register(25, 0)
1987#define write_gc0_perfctrl0(val) __write_32bit_gc0_register(25, 0, val)
1988#define read_gc0_perfcntr0() __read_32bit_gc0_register(25, 1)
1989#define write_gc0_perfcntr0(val) __write_32bit_gc0_register(25, 1, val)
1990#define read_gc0_perfcntr0_64() __read_64bit_gc0_register(25, 1)
1991#define write_gc0_perfcntr0_64(val) __write_64bit_gc0_register(25, 1, val)
1992#define read_gc0_perfctrl1() __read_32bit_gc0_register(25, 2)
1993#define write_gc0_perfctrl1(val) __write_32bit_gc0_register(25, 2, val)
1994#define read_gc0_perfcntr1() __read_32bit_gc0_register(25, 3)
1995#define write_gc0_perfcntr1(val) __write_32bit_gc0_register(25, 3, val)
1996#define read_gc0_perfcntr1_64() __read_64bit_gc0_register(25, 3)
1997#define write_gc0_perfcntr1_64(val) __write_64bit_gc0_register(25, 3, val)
1998#define read_gc0_perfctrl2() __read_32bit_gc0_register(25, 4)
1999#define write_gc0_perfctrl2(val) __write_32bit_gc0_register(25, 4, val)
2000#define read_gc0_perfcntr2() __read_32bit_gc0_register(25, 5)
2001#define write_gc0_perfcntr2(val) __write_32bit_gc0_register(25, 5, val)
2002#define read_gc0_perfcntr2_64() __read_64bit_gc0_register(25, 5)
2003#define write_gc0_perfcntr2_64(val) __write_64bit_gc0_register(25, 5, val)
2004#define read_gc0_perfctrl3() __read_32bit_gc0_register(25, 6)
2005#define write_gc0_perfctrl3(val) __write_32bit_gc0_register(25, 6, val)
2006#define read_gc0_perfcntr3() __read_32bit_gc0_register(25, 7)
2007#define write_gc0_perfcntr3(val) __write_32bit_gc0_register(25, 7, val)
2008#define read_gc0_perfcntr3_64() __read_64bit_gc0_register(25, 7)
2009#define write_gc0_perfcntr3_64(val) __write_64bit_gc0_register(25, 7, val)
James Hogan7eb91112016-05-11 15:50:29 +01002010
James Hoganbad50d72016-05-16 12:50:04 +01002011#define read_gc0_errorepc() __read_ulong_gc0_register(30, 0)
2012#define write_gc0_errorepc(val) __write_ulong_gc0_register(30, 0, val)
James Hogan7eb91112016-05-11 15:50:29 +01002013
James Hoganbad50d72016-05-16 12:50:04 +01002014#define read_gc0_kscratch1() __read_ulong_gc0_register(31, 2)
2015#define read_gc0_kscratch2() __read_ulong_gc0_register(31, 3)
2016#define read_gc0_kscratch3() __read_ulong_gc0_register(31, 4)
2017#define read_gc0_kscratch4() __read_ulong_gc0_register(31, 5)
2018#define read_gc0_kscratch5() __read_ulong_gc0_register(31, 6)
2019#define read_gc0_kscratch6() __read_ulong_gc0_register(31, 7)
2020#define write_gc0_kscratch1(val) __write_ulong_gc0_register(31, 2, val)
2021#define write_gc0_kscratch2(val) __write_ulong_gc0_register(31, 3, val)
2022#define write_gc0_kscratch3(val) __write_ulong_gc0_register(31, 4, val)
2023#define write_gc0_kscratch4(val) __write_ulong_gc0_register(31, 5, val)
2024#define write_gc0_kscratch5(val) __write_ulong_gc0_register(31, 6, val)
2025#define write_gc0_kscratch6(val) __write_ulong_gc0_register(31, 7, val)
James Hogan7eb91112016-05-11 15:50:29 +01002026
2027/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002028 * Macros to access the floating point coprocessor control registers
2029 */
Manuel Lauss842dfc12014-11-07 14:13:54 +01002030#define _read_32bit_cp1_register(source, gas_hardfloat) \
Steven J. Hillb9688312013-01-12 23:29:27 +00002031({ \
Ralf Baechlec46a2f02015-07-15 11:48:15 +02002032 unsigned int __res; \
Steven J. Hillb9688312013-01-12 23:29:27 +00002033 \
2034 __asm__ __volatile__( \
2035 " .set push \n" \
2036 " .set reorder \n" \
2037 " # gas fails to assemble cfc1 for some archs, \n" \
2038 " # like Octeon. \n" \
2039 " .set mips1 \n" \
Manuel Lauss842dfc12014-11-07 14:13:54 +01002040 " "STR(gas_hardfloat)" \n" \
Steven J. Hillb9688312013-01-12 23:29:27 +00002041 " cfc1 %0,"STR(source)" \n" \
2042 " .set pop \n" \
2043 : "=r" (__res)); \
2044 __res; \
2045})
Linus Torvalds1da177e2005-04-16 15:20:36 -07002046
James Hogan5e320332015-01-30 15:40:19 +00002047#define _write_32bit_cp1_register(dest, val, gas_hardfloat) \
2048do { \
2049 __asm__ __volatile__( \
2050 " .set push \n" \
2051 " .set reorder \n" \
2052 " "STR(gas_hardfloat)" \n" \
2053 " ctc1 %0,"STR(dest)" \n" \
2054 " .set pop \n" \
2055 : : "r" (val)); \
2056} while (0)
2057
Manuel Lauss842dfc12014-11-07 14:13:54 +01002058#ifdef GAS_HAS_SET_HARDFLOAT
2059#define read_32bit_cp1_register(source) \
2060 _read_32bit_cp1_register(source, .set hardfloat)
James Hogan5e320332015-01-30 15:40:19 +00002061#define write_32bit_cp1_register(dest, val) \
2062 _write_32bit_cp1_register(dest, val, .set hardfloat)
Manuel Lauss842dfc12014-11-07 14:13:54 +01002063#else
2064#define read_32bit_cp1_register(source) \
2065 _read_32bit_cp1_register(source, )
James Hogan5e320332015-01-30 15:40:19 +00002066#define write_32bit_cp1_register(dest, val) \
2067 _write_32bit_cp1_register(dest, val, )
Manuel Lauss842dfc12014-11-07 14:13:54 +01002068#endif
2069
Steven J. Hill32a7ede2013-01-03 19:01:52 +00002070#ifdef HAVE_AS_DSP
2071#define rddsp(mask) \
2072({ \
2073 unsigned int __dspctl; \
2074 \
2075 __asm__ __volatile__( \
Florian Fainelli63c2b682013-03-18 15:56:10 +00002076 " .set push \n" \
2077 " .set dsp \n" \
Steven J. Hill32a7ede2013-01-03 19:01:52 +00002078 " rddsp %0, %x1 \n" \
Florian Fainelli63c2b682013-03-18 15:56:10 +00002079 " .set pop \n" \
Steven J. Hill32a7ede2013-01-03 19:01:52 +00002080 : "=r" (__dspctl) \
2081 : "i" (mask)); \
2082 __dspctl; \
2083})
2084
2085#define wrdsp(val, mask) \
2086do { \
2087 __asm__ __volatile__( \
Florian Fainelli63c2b682013-03-18 15:56:10 +00002088 " .set push \n" \
2089 " .set dsp \n" \
Steven J. Hill32a7ede2013-01-03 19:01:52 +00002090 " wrdsp %0, %x1 \n" \
Florian Fainelli63c2b682013-03-18 15:56:10 +00002091 " .set pop \n" \
Steven J. Hill32a7ede2013-01-03 19:01:52 +00002092 : \
2093 : "r" (val), "i" (mask)); \
2094} while (0)
2095
Florian Fainelli63c2b682013-03-18 15:56:10 +00002096#define mflo0() \
2097({ \
2098 long mflo0; \
2099 __asm__( \
2100 " .set push \n" \
2101 " .set dsp \n" \
2102 " mflo %0, $ac0 \n" \
2103 " .set pop \n" \
2104 : "=r" (mflo0)); \
2105 mflo0; \
2106})
Steven J. Hill32a7ede2013-01-03 19:01:52 +00002107
Florian Fainelli63c2b682013-03-18 15:56:10 +00002108#define mflo1() \
2109({ \
2110 long mflo1; \
2111 __asm__( \
2112 " .set push \n" \
2113 " .set dsp \n" \
2114 " mflo %0, $ac1 \n" \
2115 " .set pop \n" \
2116 : "=r" (mflo1)); \
2117 mflo1; \
2118})
Steven J. Hill32a7ede2013-01-03 19:01:52 +00002119
Florian Fainelli63c2b682013-03-18 15:56:10 +00002120#define mflo2() \
2121({ \
2122 long mflo2; \
2123 __asm__( \
2124 " .set push \n" \
2125 " .set dsp \n" \
2126 " mflo %0, $ac2 \n" \
2127 " .set pop \n" \
2128 : "=r" (mflo2)); \
2129 mflo2; \
2130})
Steven J. Hill32a7ede2013-01-03 19:01:52 +00002131
Florian Fainelli63c2b682013-03-18 15:56:10 +00002132#define mflo3() \
2133({ \
2134 long mflo3; \
2135 __asm__( \
2136 " .set push \n" \
2137 " .set dsp \n" \
2138 " mflo %0, $ac3 \n" \
2139 " .set pop \n" \
2140 : "=r" (mflo3)); \
2141 mflo3; \
2142})
2143
2144#define mfhi0() \
2145({ \
2146 long mfhi0; \
2147 __asm__( \
2148 " .set push \n" \
2149 " .set dsp \n" \
2150 " mfhi %0, $ac0 \n" \
2151 " .set pop \n" \
2152 : "=r" (mfhi0)); \
2153 mfhi0; \
2154})
2155
2156#define mfhi1() \
2157({ \
2158 long mfhi1; \
2159 __asm__( \
2160 " .set push \n" \
2161 " .set dsp \n" \
2162 " mfhi %0, $ac1 \n" \
2163 " .set pop \n" \
2164 : "=r" (mfhi1)); \
2165 mfhi1; \
2166})
2167
2168#define mfhi2() \
2169({ \
2170 long mfhi2; \
2171 __asm__( \
2172 " .set push \n" \
2173 " .set dsp \n" \
2174 " mfhi %0, $ac2 \n" \
2175 " .set pop \n" \
2176 : "=r" (mfhi2)); \
2177 mfhi2; \
2178})
2179
2180#define mfhi3() \
2181({ \
2182 long mfhi3; \
2183 __asm__( \
2184 " .set push \n" \
2185 " .set dsp \n" \
2186 " mfhi %0, $ac3 \n" \
2187 " .set pop \n" \
2188 : "=r" (mfhi3)); \
2189 mfhi3; \
2190})
2191
2192
2193#define mtlo0(x) \
2194({ \
2195 __asm__( \
2196 " .set push \n" \
2197 " .set dsp \n" \
2198 " mtlo %0, $ac0 \n" \
2199 " .set pop \n" \
2200 : \
2201 : "r" (x)); \
2202})
2203
2204#define mtlo1(x) \
2205({ \
2206 __asm__( \
2207 " .set push \n" \
2208 " .set dsp \n" \
2209 " mtlo %0, $ac1 \n" \
2210 " .set pop \n" \
2211 : \
2212 : "r" (x)); \
2213})
2214
2215#define mtlo2(x) \
2216({ \
2217 __asm__( \
2218 " .set push \n" \
2219 " .set dsp \n" \
2220 " mtlo %0, $ac2 \n" \
2221 " .set pop \n" \
2222 : \
2223 : "r" (x)); \
2224})
2225
2226#define mtlo3(x) \
2227({ \
2228 __asm__( \
2229 " .set push \n" \
2230 " .set dsp \n" \
2231 " mtlo %0, $ac3 \n" \
2232 " .set pop \n" \
2233 : \
2234 : "r" (x)); \
2235})
2236
2237#define mthi0(x) \
2238({ \
2239 __asm__( \
2240 " .set push \n" \
2241 " .set dsp \n" \
2242 " mthi %0, $ac0 \n" \
2243 " .set pop \n" \
2244 : \
2245 : "r" (x)); \
2246})
2247
2248#define mthi1(x) \
2249({ \
2250 __asm__( \
2251 " .set push \n" \
2252 " .set dsp \n" \
2253 " mthi %0, $ac1 \n" \
2254 " .set pop \n" \
2255 : \
2256 : "r" (x)); \
2257})
2258
2259#define mthi2(x) \
2260({ \
2261 __asm__( \
2262 " .set push \n" \
2263 " .set dsp \n" \
2264 " mthi %0, $ac2 \n" \
2265 " .set pop \n" \
2266 : \
2267 : "r" (x)); \
2268})
2269
2270#define mthi3(x) \
2271({ \
2272 __asm__( \
2273 " .set push \n" \
2274 " .set dsp \n" \
2275 " mthi %0, $ac3 \n" \
2276 " .set pop \n" \
2277 : \
2278 : "r" (x)); \
2279})
Steven J. Hill32a7ede2013-01-03 19:01:52 +00002280
2281#else
2282
Steven J. Hilld0c1b472012-12-07 03:53:29 +00002283#ifdef CONFIG_CPU_MICROMIPS
2284#define rddsp(mask) \
2285({ \
2286 unsigned int __res; \
2287 \
2288 __asm__ __volatile__( \
2289 " .set push \n" \
2290 " .set noat \n" \
2291 " # rddsp $1, %x1 \n" \
2292 " .hword ((0x0020067c | (%x1 << 14)) >> 16) \n" \
2293 " .hword ((0x0020067c | (%x1 << 14)) & 0xffff) \n" \
2294 " move %0, $1 \n" \
2295 " .set pop \n" \
2296 : "=r" (__res) \
2297 : "i" (mask)); \
2298 __res; \
2299})
2300
2301#define wrdsp(val, mask) \
2302do { \
2303 __asm__ __volatile__( \
2304 " .set push \n" \
2305 " .set noat \n" \
2306 " move $1, %0 \n" \
2307 " # wrdsp $1, %x1 \n" \
2308 " .hword ((0x0020167c | (%x1 << 14)) >> 16) \n" \
2309 " .hword ((0x0020167c | (%x1 << 14)) & 0xffff) \n" \
2310 " .set pop \n" \
2311 : \
2312 : "r" (val), "i" (mask)); \
2313} while (0)
2314
2315#define _umips_dsp_mfxxx(ins) \
2316({ \
2317 unsigned long __treg; \
2318 \
2319 __asm__ __volatile__( \
2320 " .set push \n" \
2321 " .set noat \n" \
2322 " .hword 0x0001 \n" \
2323 " .hword %x1 \n" \
2324 " move %0, $1 \n" \
2325 " .set pop \n" \
2326 : "=r" (__treg) \
2327 : "i" (ins)); \
2328 __treg; \
2329})
2330
2331#define _umips_dsp_mtxxx(val, ins) \
2332do { \
2333 __asm__ __volatile__( \
2334 " .set push \n" \
2335 " .set noat \n" \
2336 " move $1, %0 \n" \
2337 " .hword 0x0001 \n" \
2338 " .hword %x1 \n" \
2339 " .set pop \n" \
2340 : \
2341 : "r" (val), "i" (ins)); \
2342} while (0)
2343
2344#define _umips_dsp_mflo(reg) _umips_dsp_mfxxx((reg << 14) | 0x107c)
2345#define _umips_dsp_mfhi(reg) _umips_dsp_mfxxx((reg << 14) | 0x007c)
2346
2347#define _umips_dsp_mtlo(val, reg) _umips_dsp_mtxxx(val, ((reg << 14) | 0x307c))
2348#define _umips_dsp_mthi(val, reg) _umips_dsp_mtxxx(val, ((reg << 14) | 0x207c))
2349
2350#define mflo0() _umips_dsp_mflo(0)
2351#define mflo1() _umips_dsp_mflo(1)
2352#define mflo2() _umips_dsp_mflo(2)
2353#define mflo3() _umips_dsp_mflo(3)
2354
2355#define mfhi0() _umips_dsp_mfhi(0)
2356#define mfhi1() _umips_dsp_mfhi(1)
2357#define mfhi2() _umips_dsp_mfhi(2)
2358#define mfhi3() _umips_dsp_mfhi(3)
2359
2360#define mtlo0(x) _umips_dsp_mtlo(x, 0)
2361#define mtlo1(x) _umips_dsp_mtlo(x, 1)
2362#define mtlo2(x) _umips_dsp_mtlo(x, 2)
2363#define mtlo3(x) _umips_dsp_mtlo(x, 3)
2364
2365#define mthi0(x) _umips_dsp_mthi(x, 0)
2366#define mthi1(x) _umips_dsp_mthi(x, 1)
2367#define mthi2(x) _umips_dsp_mthi(x, 2)
2368#define mthi3(x) _umips_dsp_mthi(x, 3)
2369
2370#else /* !CONFIG_CPU_MICROMIPS */
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002371#define rddsp(mask) \
2372({ \
2373 unsigned int __res; \
2374 \
2375 __asm__ __volatile__( \
2376 " .set push \n" \
2377 " .set noat \n" \
2378 " # rddsp $1, %x1 \n" \
2379 " .word 0x7c000cb8 | (%x1 << 16) \n" \
2380 " move %0, $1 \n" \
2381 " .set pop \n" \
2382 : "=r" (__res) \
2383 : "i" (mask)); \
2384 __res; \
2385})
2386
2387#define wrdsp(val, mask) \
2388do { \
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002389 __asm__ __volatile__( \
2390 " .set push \n" \
2391 " .set noat \n" \
2392 " move $1, %0 \n" \
2393 " # wrdsp $1, %x1 \n" \
Ralf Baechle26487952005-12-07 17:52:40 +00002394 " .word 0x7c2004f8 | (%x1 << 11) \n" \
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002395 " .set pop \n" \
2396 : \
2397 : "r" (val), "i" (mask)); \
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002398} while (0)
2399
Steven J. Hill4cb764b2012-12-07 03:53:52 +00002400#define _dsp_mfxxx(ins) \
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002401({ \
2402 unsigned long __treg; \
2403 \
2404 __asm__ __volatile__( \
Steven J. Hill4cb764b2012-12-07 03:53:52 +00002405 " .set push \n" \
2406 " .set noat \n" \
2407 " .word (0x00000810 | %1) \n" \
2408 " move %0, $1 \n" \
2409 " .set pop \n" \
2410 : "=r" (__treg) \
2411 : "i" (ins)); \
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002412 __treg; \
2413})
2414
Steven J. Hill4cb764b2012-12-07 03:53:52 +00002415#define _dsp_mtxxx(val, ins) \
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002416do { \
2417 __asm__ __volatile__( \
2418 " .set push \n" \
2419 " .set noat \n" \
2420 " move $1, %0 \n" \
Steven J. Hill4cb764b2012-12-07 03:53:52 +00002421 " .word (0x00200011 | %1) \n" \
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002422 " .set pop \n" \
2423 : \
Steven J. Hill4cb764b2012-12-07 03:53:52 +00002424 : "r" (val), "i" (ins)); \
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002425} while (0)
2426
Steven J. Hill4cb764b2012-12-07 03:53:52 +00002427#define _dsp_mflo(reg) _dsp_mfxxx((reg << 21) | 0x0002)
2428#define _dsp_mfhi(reg) _dsp_mfxxx((reg << 21) | 0x0000)
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002429
Steven J. Hill4cb764b2012-12-07 03:53:52 +00002430#define _dsp_mtlo(val, reg) _dsp_mtxxx(val, ((reg << 11) | 0x0002))
2431#define _dsp_mthi(val, reg) _dsp_mtxxx(val, ((reg << 11) | 0x0000))
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002432
Steven J. Hill4cb764b2012-12-07 03:53:52 +00002433#define mflo0() _dsp_mflo(0)
2434#define mflo1() _dsp_mflo(1)
2435#define mflo2() _dsp_mflo(2)
2436#define mflo3() _dsp_mflo(3)
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002437
Steven J. Hill4cb764b2012-12-07 03:53:52 +00002438#define mfhi0() _dsp_mfhi(0)
2439#define mfhi1() _dsp_mfhi(1)
2440#define mfhi2() _dsp_mfhi(2)
2441#define mfhi3() _dsp_mfhi(3)
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002442
Steven J. Hill4cb764b2012-12-07 03:53:52 +00002443#define mtlo0(x) _dsp_mtlo(x, 0)
2444#define mtlo1(x) _dsp_mtlo(x, 1)
2445#define mtlo2(x) _dsp_mtlo(x, 2)
2446#define mtlo3(x) _dsp_mtlo(x, 3)
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002447
Steven J. Hill4cb764b2012-12-07 03:53:52 +00002448#define mthi0(x) _dsp_mthi(x, 0)
2449#define mthi1(x) _dsp_mthi(x, 1)
2450#define mthi2(x) _dsp_mthi(x, 2)
2451#define mthi3(x) _dsp_mthi(x, 3)
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002452
Steven J. Hilld0c1b472012-12-07 03:53:29 +00002453#endif /* CONFIG_CPU_MICROMIPS */
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002454#endif
2455
Linus Torvalds1da177e2005-04-16 15:20:36 -07002456/*
2457 * TLB operations.
2458 *
2459 * It is responsibility of the caller to take care of any TLB hazards.
2460 */
2461static inline void tlb_probe(void)
2462{
2463 __asm__ __volatile__(
2464 ".set noreorder\n\t"
2465 "tlbp\n\t"
2466 ".set reorder");
2467}
2468
2469static inline void tlb_read(void)
2470{
Marc St-Jean9267a302007-06-14 15:55:31 -06002471#if MIPS34K_MISSED_ITLB_WAR
2472 int res = 0;
2473
2474 __asm__ __volatile__(
2475 " .set push \n"
2476 " .set noreorder \n"
2477 " .set noat \n"
2478 " .set mips32r2 \n"
2479 " .word 0x41610001 # dvpe $1 \n"
2480 " move %0, $1 \n"
2481 " ehb \n"
2482 " .set pop \n"
2483 : "=r" (res));
2484
2485 instruction_hazard();
2486#endif
2487
Linus Torvalds1da177e2005-04-16 15:20:36 -07002488 __asm__ __volatile__(
2489 ".set noreorder\n\t"
2490 "tlbr\n\t"
2491 ".set reorder");
Marc St-Jean9267a302007-06-14 15:55:31 -06002492
2493#if MIPS34K_MISSED_ITLB_WAR
2494 if ((res & _ULCAST_(1)))
2495 __asm__ __volatile__(
2496 " .set push \n"
2497 " .set noreorder \n"
2498 " .set noat \n"
2499 " .set mips32r2 \n"
2500 " .word 0x41600021 # evpe \n"
2501 " ehb \n"
2502 " .set pop \n");
2503#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002504}
2505
2506static inline void tlb_write_indexed(void)
2507{
2508 __asm__ __volatile__(
2509 ".set noreorder\n\t"
2510 "tlbwi\n\t"
2511 ".set reorder");
2512}
2513
2514static inline void tlb_write_random(void)
2515{
2516 __asm__ __volatile__(
2517 ".set noreorder\n\t"
2518 "tlbwr\n\t"
2519 ".set reorder");
2520}
2521
James Hoganbad50d72016-05-16 12:50:04 +01002522#ifdef TOOLCHAIN_SUPPORTS_VIRT
2523
Linus Torvalds1da177e2005-04-16 15:20:36 -07002524/*
James Hogan7eb91112016-05-11 15:50:29 +01002525 * Guest TLB operations.
2526 *
2527 * It is responsibility of the caller to take care of any TLB hazards.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002528 */
James Hogan7eb91112016-05-11 15:50:29 +01002529static inline void guest_tlb_probe(void)
2530{
2531 __asm__ __volatile__(
2532 ".set push\n\t"
2533 ".set noreorder\n\t"
2534 ".set virt\n\t"
2535 "tlbgp\n\t"
2536 ".set pop");
2537}
2538
2539static inline void guest_tlb_read(void)
2540{
2541 __asm__ __volatile__(
2542 ".set push\n\t"
2543 ".set noreorder\n\t"
2544 ".set virt\n\t"
2545 "tlbgr\n\t"
2546 ".set pop");
2547}
2548
2549static inline void guest_tlb_write_indexed(void)
2550{
2551 __asm__ __volatile__(
2552 ".set push\n\t"
2553 ".set noreorder\n\t"
2554 ".set virt\n\t"
2555 "tlbgwi\n\t"
2556 ".set pop");
2557}
2558
2559static inline void guest_tlb_write_random(void)
2560{
2561 __asm__ __volatile__(
2562 ".set push\n\t"
2563 ".set noreorder\n\t"
2564 ".set virt\n\t"
2565 "tlbgwr\n\t"
2566 ".set pop");
2567}
2568
2569/*
2570 * Guest TLB Invalidate Flush
2571 */
2572static inline void guest_tlbinvf(void)
2573{
2574 __asm__ __volatile__(
2575 ".set push\n\t"
2576 ".set noreorder\n\t"
2577 ".set virt\n\t"
2578 "tlbginvf\n\t"
2579 ".set pop");
2580}
2581
James Hoganbad50d72016-05-16 12:50:04 +01002582#else /* TOOLCHAIN_SUPPORTS_VIRT */
2583
2584/*
2585 * Guest TLB operations.
2586 *
2587 * It is responsibility of the caller to take care of any TLB hazards.
2588 */
2589static inline void guest_tlb_probe(void)
2590{
2591 __asm__ __volatile__(
2592 "# tlbgp\n\t"
James Hogan1c48a172016-05-20 23:28:38 +01002593 _ASM_INSN_IF_MIPS(0x42000010)
2594 _ASM_INSN32_IF_MM(0x0000017c));
James Hoganbad50d72016-05-16 12:50:04 +01002595}
2596
2597static inline void guest_tlb_read(void)
2598{
2599 __asm__ __volatile__(
2600 "# tlbgr\n\t"
James Hogan1c48a172016-05-20 23:28:38 +01002601 _ASM_INSN_IF_MIPS(0x42000009)
2602 _ASM_INSN32_IF_MM(0x0000117c));
James Hoganbad50d72016-05-16 12:50:04 +01002603}
2604
2605static inline void guest_tlb_write_indexed(void)
2606{
2607 __asm__ __volatile__(
2608 "# tlbgwi\n\t"
James Hogan1c48a172016-05-20 23:28:38 +01002609 _ASM_INSN_IF_MIPS(0x4200000a)
2610 _ASM_INSN32_IF_MM(0x0000217c));
James Hoganbad50d72016-05-16 12:50:04 +01002611}
2612
2613static inline void guest_tlb_write_random(void)
2614{
2615 __asm__ __volatile__(
2616 "# tlbgwr\n\t"
James Hogan1c48a172016-05-20 23:28:38 +01002617 _ASM_INSN_IF_MIPS(0x4200000e)
2618 _ASM_INSN32_IF_MM(0x0000317c));
James Hoganbad50d72016-05-16 12:50:04 +01002619}
2620
2621/*
2622 * Guest TLB Invalidate Flush
2623 */
2624static inline void guest_tlbinvf(void)
2625{
2626 __asm__ __volatile__(
2627 "# tlbginvf\n\t"
James Hogan1c48a172016-05-20 23:28:38 +01002628 _ASM_INSN_IF_MIPS(0x4200000c)
2629 _ASM_INSN32_IF_MM(0x0000517c));
James Hoganbad50d72016-05-16 12:50:04 +01002630}
2631
2632#endif /* !TOOLCHAIN_SUPPORTS_VIRT */
2633
James Hogan7eb91112016-05-11 15:50:29 +01002634/*
2635 * Manipulate bits in a register.
2636 */
2637#define __BUILD_SET_COMMON(name) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07002638static inline unsigned int \
James Hogan7eb91112016-05-11 15:50:29 +01002639set_##name(unsigned int set) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07002640{ \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01002641 unsigned int res, new; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07002642 \
James Hogan7eb91112016-05-11 15:50:29 +01002643 res = read_##name(); \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01002644 new = res | set; \
James Hogan7eb91112016-05-11 15:50:29 +01002645 write_##name(new); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07002646 \
2647 return res; \
2648} \
2649 \
2650static inline unsigned int \
James Hogan7eb91112016-05-11 15:50:29 +01002651clear_##name(unsigned int clear) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07002652{ \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01002653 unsigned int res, new; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07002654 \
James Hogan7eb91112016-05-11 15:50:29 +01002655 res = read_##name(); \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01002656 new = res & ~clear; \
James Hogan7eb91112016-05-11 15:50:29 +01002657 write_##name(new); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07002658 \
2659 return res; \
2660} \
2661 \
2662static inline unsigned int \
James Hogan7eb91112016-05-11 15:50:29 +01002663change_##name(unsigned int change, unsigned int val) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07002664{ \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01002665 unsigned int res, new; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07002666 \
James Hogan7eb91112016-05-11 15:50:29 +01002667 res = read_##name(); \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01002668 new = res & ~change; \
2669 new |= (val & change); \
James Hogan7eb91112016-05-11 15:50:29 +01002670 write_##name(new); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07002671 \
2672 return res; \
2673}
2674
James Hogan7eb91112016-05-11 15:50:29 +01002675/*
2676 * Manipulate bits in a c0 register.
2677 */
2678#define __BUILD_SET_C0(name) __BUILD_SET_COMMON(c0_##name)
2679
Linus Torvalds1da177e2005-04-16 15:20:36 -07002680__BUILD_SET_C0(status)
2681__BUILD_SET_C0(cause)
2682__BUILD_SET_C0(config)
Paul Burton7f65afb2014-01-27 15:23:09 +00002683__BUILD_SET_C0(config5)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002684__BUILD_SET_C0(intcontrol)
Ralf Baechle7a0fc582005-07-13 19:47:28 +00002685__BUILD_SET_C0(intctl)
2686__BUILD_SET_C0(srsmap)
Steven J. Hilla5770df2015-02-19 10:18:52 -06002687__BUILD_SET_C0(pagegrain)
James Hoganf913e9e2016-05-11 15:50:28 +01002688__BUILD_SET_C0(guestctl0)
2689__BUILD_SET_C0(guestctl0ext)
2690__BUILD_SET_C0(guestctl1)
2691__BUILD_SET_C0(guestctl2)
2692__BUILD_SET_C0(guestctl3)
Kevin Cernekee020232f2011-11-16 01:25:44 +00002693__BUILD_SET_C0(brcm_config_0)
2694__BUILD_SET_C0(brcm_bus_pll)
2695__BUILD_SET_C0(brcm_reset)
2696__BUILD_SET_C0(brcm_cmt_intr)
2697__BUILD_SET_C0(brcm_cmt_ctrl)
2698__BUILD_SET_C0(brcm_config)
2699__BUILD_SET_C0(brcm_mode)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002700
David Daney45b585c2014-05-28 23:52:10 +02002701/*
James Hogan7eb91112016-05-11 15:50:29 +01002702 * Manipulate bits in a guest c0 register.
2703 */
2704#define __BUILD_SET_GC0(name) __BUILD_SET_COMMON(gc0_##name)
2705
2706__BUILD_SET_GC0(status)
2707__BUILD_SET_GC0(cause)
2708__BUILD_SET_GC0(ebase)
2709
2710/*
David Daney45b585c2014-05-28 23:52:10 +02002711 * Return low 10 bits of ebase.
2712 * Note that under KVM (MIPSVZ) this returns vcpu id.
2713 */
2714static inline unsigned int get_ebase_cpunum(void)
2715{
James Hogan37af2f32016-05-11 13:50:49 +01002716 return read_c0_ebase() & MIPS_EBASE_CPUNUM;
David Daney45b585c2014-05-28 23:52:10 +02002717}
2718
Linus Torvalds1da177e2005-04-16 15:20:36 -07002719#endif /* !__ASSEMBLY__ */
2720
2721#endif /* _ASM_MIPSREGS_H */