blob: 3d653e05b75d621186c1cccda457dc95a8490c01 [file] [log] [blame]
Catalin Marinas8ad68bb2005-10-31 14:25:02 +00001/*
2 * linux/arch/arm/mach-realview/core.c
3 *
4 * Copyright (C) 1999 - 2003 ARM Limited
5 * Copyright (C) 2000 Deep Blue Solutions Ltd
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
20 */
Catalin Marinas8ad68bb2005-10-31 14:25:02 +000021#include <linux/init.h>
Russell King1be72282005-10-31 16:57:06 +000022#include <linux/platform_device.h>
Catalin Marinas8ad68bb2005-10-31 14:25:02 +000023#include <linux/dma-mapping.h>
24#include <linux/sysdev.h>
25#include <linux/interrupt.h>
Russell Kinga62c80e2006-01-07 13:52:45 +000026#include <linux/amba/bus.h>
27#include <linux/amba/clcd.h>
Russell Kingfced80c2008-09-06 12:10:45 +010028#include <linux/io.h>
Steve Glendinningc5142e82009-01-20 13:23:30 +000029#include <linux/smsc911x.h>
Catalin Marinas6be62ba2009-02-12 15:59:21 +010030#include <linux/ata_platform.h>
Linus Walleij6ef297f2009-09-22 14:29:36 +010031#include <linux/amba/mmci.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/gfp.h>
Catalin Marinas8ad68bb2005-10-31 14:25:02 +000033
Russell Kingcf30fb42008-11-08 20:05:55 +000034#include <asm/clkdev.h>
Catalin Marinas8ad68bb2005-10-31 14:25:02 +000035#include <asm/system.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010036#include <mach/hardware.h>
Catalin Marinas8ad68bb2005-10-31 14:25:02 +000037#include <asm/irq.h>
38#include <asm/leds.h>
Colin Tuckley68c3d932008-11-10 14:10:11 +000039#include <asm/mach-types.h>
Catalin Marinas8ad68bb2005-10-31 14:25:02 +000040#include <asm/hardware/arm_timer.h>
Russell Kingc5a0adb2010-01-16 20:16:10 +000041#include <asm/hardware/icst.h>
Catalin Marinas8ad68bb2005-10-31 14:25:02 +000042
43#include <asm/mach/arch.h>
44#include <asm/mach/flash.h>
45#include <asm/mach/irq.h>
Catalin Marinas8ad68bb2005-10-31 14:25:02 +000046#include <asm/mach/map.h>
Catalin Marinas8ad68bb2005-10-31 14:25:02 +000047
48#include <asm/hardware/gic.h>
49
Russell Kingf4b8b312010-01-14 12:48:06 +000050#include <mach/clkdev.h>
Catalin Marinasee8c9572009-05-30 14:00:17 +010051#include <mach/platform.h>
52#include <mach/irqs.h>
Russell Kinge3887712010-01-14 13:30:16 +000053#include <plat/timer-sp.h>
Catalin Marinasee8c9572009-05-30 14:00:17 +010054
Russell King1da0c892010-12-15 21:56:47 +000055#include <plat/sched_clock.h>
56
Catalin Marinas8ad68bb2005-10-31 14:25:02 +000057#include "core.h"
Catalin Marinas8ad68bb2005-10-31 14:25:02 +000058
Catalin Marinas1bbdf632008-12-01 14:54:58 +000059/* used by entry-macro.S and platsmp.c */
Catalin Marinasc4057f52008-02-04 17:41:01 +010060void __iomem *gic_cpu_base_addr;
61
Catalin Marinasc97c5aa2009-11-04 12:19:05 +000062#ifdef CONFIG_ZONE_DMA
63/*
64 * Adjust the zones if there are restrictions for DMA access.
65 */
Russell Kingb65b4782010-05-22 20:58:51 +010066void __init realview_adjust_zones(unsigned long *size, unsigned long *hole)
Catalin Marinasc97c5aa2009-11-04 12:19:05 +000067{
68 unsigned long dma_size = SZ_256M >> PAGE_SHIFT;
69
Russell Kingb65b4782010-05-22 20:58:51 +010070 if (!machine_is_realview_pbx() || size[0] <= dma_size)
Catalin Marinasc97c5aa2009-11-04 12:19:05 +000071 return;
72
73 size[ZONE_NORMAL] = size[0] - dma_size;
74 size[ZONE_DMA] = dma_size;
75 hole[ZONE_NORMAL] = hole[0];
76 hole[ZONE_DMA] = 0;
77}
78#endif
79
Catalin Marinas8ad68bb2005-10-31 14:25:02 +000080
81#define REALVIEW_FLASHCTRL (__io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_FLASH_OFFSET)
82
83static int realview_flash_init(void)
84{
85 u32 val;
86
87 val = __raw_readl(REALVIEW_FLASHCTRL);
88 val &= ~REALVIEW_FLASHPROG_FLVPPEN;
89 __raw_writel(val, REALVIEW_FLASHCTRL);
90
91 return 0;
92}
93
94static void realview_flash_exit(void)
95{
96 u32 val;
97
98 val = __raw_readl(REALVIEW_FLASHCTRL);
99 val &= ~REALVIEW_FLASHPROG_FLVPPEN;
100 __raw_writel(val, REALVIEW_FLASHCTRL);
101}
102
103static void realview_flash_set_vpp(int on)
104{
105 u32 val;
106
107 val = __raw_readl(REALVIEW_FLASHCTRL);
108 if (on)
109 val |= REALVIEW_FLASHPROG_FLVPPEN;
110 else
111 val &= ~REALVIEW_FLASHPROG_FLVPPEN;
112 __raw_writel(val, REALVIEW_FLASHCTRL);
113}
114
115static struct flash_platform_data realview_flash_data = {
116 .map_name = "cfi_probe",
117 .width = 4,
118 .init = realview_flash_init,
119 .exit = realview_flash_exit,
120 .set_vpp = realview_flash_set_vpp,
121};
122
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000123struct platform_device realview_flash_device = {
124 .name = "armflash",
125 .id = 0,
126 .dev = {
127 .platform_data = &realview_flash_data,
128 },
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000129};
130
Catalin Marinasa44ddfd2008-04-18 22:43:10 +0100131int realview_flash_register(struct resource *res, u32 num)
132{
133 realview_flash_device.resource = res;
134 realview_flash_device.num_resources = num;
135 return platform_device_register(&realview_flash_device);
136}
137
Steve Glendinningc5142e82009-01-20 13:23:30 +0000138static struct smsc911x_platform_config smsc911x_config = {
139 .flags = SMSC911X_USE_32BIT,
140 .irq_polarity = SMSC911X_IRQ_POLARITY_ACTIVE_HIGH,
141 .irq_type = SMSC911X_IRQ_TYPE_PUSH_PULL,
142 .phy_interface = PHY_INTERFACE_MODE_MII,
Catalin Marinas0a5b2f62008-12-01 14:54:59 +0000143};
144
Catalin Marinas0a381332008-12-01 14:54:58 +0000145static struct platform_device realview_eth_device = {
Steve Glendinningc5142e82009-01-20 13:23:30 +0000146 .name = "smsc911x",
Catalin Marinas0a381332008-12-01 14:54:58 +0000147 .id = 0,
148 .num_resources = 2,
149};
150
151int realview_eth_register(const char *name, struct resource *res)
152{
153 if (name)
154 realview_eth_device.name = name;
155 realview_eth_device.resource = res;
Steve Glendinningc5142e82009-01-20 13:23:30 +0000156 if (strcmp(realview_eth_device.name, "smsc911x") == 0)
157 realview_eth_device.dev.platform_data = &smsc911x_config;
Catalin Marinas0a381332008-12-01 14:54:58 +0000158
159 return platform_device_register(&realview_eth_device);
160}
161
Catalin Marinas7db21712009-02-12 16:00:21 +0100162struct platform_device realview_usb_device = {
163 .name = "isp1760",
164 .num_resources = 2,
165};
166
167int realview_usb_register(struct resource *res)
168{
169 realview_usb_device.resource = res;
170 return platform_device_register(&realview_usb_device);
171}
172
Catalin Marinas6be62ba2009-02-12 15:59:21 +0100173static struct pata_platform_info pata_platform_data = {
174 .ioport_shift = 1,
175};
176
177static struct resource pata_resources[] = {
178 [0] = {
179 .start = REALVIEW_CF_BASE,
180 .end = REALVIEW_CF_BASE + 0xff,
181 .flags = IORESOURCE_MEM,
182 },
183 [1] = {
184 .start = REALVIEW_CF_BASE + 0x100,
185 .end = REALVIEW_CF_BASE + SZ_4K - 1,
186 .flags = IORESOURCE_MEM,
187 },
188};
189
190struct platform_device realview_cf_device = {
191 .name = "pata_platform",
192 .id = -1,
193 .num_resources = ARRAY_SIZE(pata_resources),
194 .resource = pata_resources,
195 .dev = {
196 .platform_data = &pata_platform_data,
197 },
198};
199
Russell King6b65cd72006-12-10 21:21:32 +0100200static struct resource realview_i2c_resource = {
201 .start = REALVIEW_I2C_BASE,
202 .end = REALVIEW_I2C_BASE + SZ_4K - 1,
203 .flags = IORESOURCE_MEM,
204};
205
206struct platform_device realview_i2c_device = {
207 .name = "versatile-i2c",
Catalin Marinas533ad5e2009-02-12 15:58:20 +0100208 .id = 0,
Russell King6b65cd72006-12-10 21:21:32 +0100209 .num_resources = 1,
210 .resource = &realview_i2c_resource,
211};
212
Catalin Marinas533ad5e2009-02-12 15:58:20 +0100213static struct i2c_board_info realview_i2c_board_info[] = {
214 {
Russell King64e8be62009-07-18 15:51:55 +0100215 I2C_BOARD_INFO("ds1338", 0xd0 >> 1),
Catalin Marinas533ad5e2009-02-12 15:58:20 +0100216 },
217};
218
219static int __init realview_i2c_init(void)
220{
221 return i2c_register_board_info(0, realview_i2c_board_info,
222 ARRAY_SIZE(realview_i2c_board_info));
223}
224arch_initcall(realview_i2c_init);
225
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000226#define REALVIEW_SYSMCI (__io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_MCI_OFFSET)
227
Russell King98b09792009-07-09 15:17:41 +0100228/*
229 * This is only used if GPIOLIB support is disabled
230 */
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000231static unsigned int realview_mmc_status(struct device *dev)
232{
233 struct amba_device *adev = container_of(dev, struct amba_device, dev);
234 u32 mask;
235
Linus Walleij48f1d5a2010-07-02 10:24:03 +0100236 if (machine_is_realview_pb1176()) {
237 static bool inserted = false;
238
239 /*
240 * The PB1176 does not have the status register,
241 * assume it is inserted at startup, then invert
242 * for each call so card insertion/removal will
243 * be detected anyway. This will not be called if
244 * GPIO on PL061 is active, which is the proper
245 * way to do this on the PB1176.
246 */
247 inserted = !inserted;
248 return inserted ? 0 : 1;
249 }
250
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000251 if (adev->res.start == REALVIEW_MMCI0_BASE)
252 mask = 1;
253 else
254 mask = 2;
255
Russell King74bc8092010-07-29 15:58:59 +0100256 return readl(REALVIEW_SYSMCI) & mask;
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000257}
258
Linus Walleij6ef297f2009-09-22 14:29:36 +0100259struct mmci_platform_data realview_mmc0_plat_data = {
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000260 .ocr_mask = MMC_VDD_32_33|MMC_VDD_33_34,
261 .status = realview_mmc_status,
Russell King98b09792009-07-09 15:17:41 +0100262 .gpio_wp = 17,
263 .gpio_cd = 16,
Rabin Vincent29719442010-08-09 12:54:43 +0100264 .cd_invert = true,
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000265};
266
Linus Walleij6ef297f2009-09-22 14:29:36 +0100267struct mmci_platform_data realview_mmc1_plat_data = {
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000268 .ocr_mask = MMC_VDD_32_33|MMC_VDD_33_34,
269 .status = realview_mmc_status,
Russell King98b09792009-07-09 15:17:41 +0100270 .gpio_wp = 19,
271 .gpio_cd = 18,
Rabin Vincent29719442010-08-09 12:54:43 +0100272 .cd_invert = true,
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000273};
274
275/*
276 * Clock handling
277 */
Russell King39c0cb02010-01-16 16:27:28 +0000278static const struct icst_params realview_oscvco_params = {
Russell King64fceb12010-01-16 17:28:44 +0000279 .ref = 24000000,
Russell King4de2edb2010-01-16 18:08:47 +0000280 .vco_max = ICST307_VCO_MAX,
Russell Kinge73a46a2010-01-16 19:49:39 +0000281 .vco_min = ICST307_VCO_MIN,
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000282 .vd_min = 4 + 8,
283 .vd_max = 511 + 8,
284 .rd_min = 1 + 2,
285 .rd_max = 127 + 2,
Russell King232eaf72010-01-16 19:46:19 +0000286 .s2div = icst307_s2div,
287 .idx2s = icst307_idx2s,
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000288};
289
Russell King39c0cb02010-01-16 16:27:28 +0000290static void realview_oscvco_set(struct clk *clk, struct icst_vco vco)
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000291{
292 void __iomem *sys_lock = __io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_LOCK_OFFSET;
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000293 u32 val;
294
Russell Kingd1914c72010-01-14 20:09:34 +0000295 val = readl(clk->vcoreg) & ~0x7ffff;
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000296 val |= vco.v | (vco.r << 9) | (vco.s << 16);
297
298 writel(0xa05f, sys_lock);
Russell Kingd1914c72010-01-14 20:09:34 +0000299 writel(val, clk->vcoreg);
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000300 writel(0, sys_lock);
301}
302
Russell King9bf5b2e2010-03-01 16:18:39 +0000303static const struct clk_ops oscvco_clk_ops = {
304 .round = icst_clk_round,
305 .set = icst_clk_set,
306 .setvco = realview_oscvco_set,
307};
308
Russell Kingcf30fb42008-11-08 20:05:55 +0000309static struct clk oscvco_clk = {
Russell King9bf5b2e2010-03-01 16:18:39 +0000310 .ops = &oscvco_clk_ops,
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000311 .params = &realview_oscvco_params,
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000312};
313
314/*
Russell Kingcf30fb42008-11-08 20:05:55 +0000315 * These are fixed clocks.
316 */
317static struct clk ref24_clk = {
318 .rate = 24000000,
319};
320
Russell King3126c7b2010-07-15 11:01:17 +0100321static struct clk dummy_apb_pclk;
322
Russell Kingcf30fb42008-11-08 20:05:55 +0000323static struct clk_lookup lookups[] = {
Russell King3126c7b2010-07-15 11:01:17 +0100324 { /* Bus clock */
325 .con_id = "apb_pclk",
326 .clk = &dummy_apb_pclk,
327 }, { /* UART0 */
Linus Walleij43215322009-09-21 12:30:32 +0100328 .dev_id = "dev:uart0",
Russell Kingcf30fb42008-11-08 20:05:55 +0000329 .clk = &ref24_clk,
330 }, { /* UART1 */
Linus Walleij43215322009-09-21 12:30:32 +0100331 .dev_id = "dev:uart1",
Russell Kingcf30fb42008-11-08 20:05:55 +0000332 .clk = &ref24_clk,
333 }, { /* UART2 */
Linus Walleij43215322009-09-21 12:30:32 +0100334 .dev_id = "dev:uart2",
Russell Kingcf30fb42008-11-08 20:05:55 +0000335 .clk = &ref24_clk,
336 }, { /* UART3 */
Linus Walleij43215322009-09-21 12:30:32 +0100337 .dev_id = "fpga:uart3",
Russell Kingcf30fb42008-11-08 20:05:55 +0000338 .clk = &ref24_clk,
Linus Walleij48f1d5a2010-07-02 10:24:03 +0100339 }, { /* UART3 is on the dev chip in PB1176 */
340 .dev_id = "dev:uart3",
341 .clk = &ref24_clk,
342 }, { /* UART4 only exists in PB1176 */
343 .dev_id = "fpga:uart4",
344 .clk = &ref24_clk,
Russell Kingcf30fb42008-11-08 20:05:55 +0000345 }, { /* KMI0 */
Linus Walleij43215322009-09-21 12:30:32 +0100346 .dev_id = "fpga:kmi0",
Russell Kingcf30fb42008-11-08 20:05:55 +0000347 .clk = &ref24_clk,
348 }, { /* KMI1 */
Linus Walleij43215322009-09-21 12:30:32 +0100349 .dev_id = "fpga:kmi1",
Russell Kingcf30fb42008-11-08 20:05:55 +0000350 .clk = &ref24_clk,
351 }, { /* MMC0 */
Linus Walleij43215322009-09-21 12:30:32 +0100352 .dev_id = "fpga:mmc0",
Russell Kingcf30fb42008-11-08 20:05:55 +0000353 .clk = &ref24_clk,
Linus Walleij48f1d5a2010-07-02 10:24:03 +0100354 }, { /* CLCD is in the PB1176 and EB DevChip */
Linus Walleij43215322009-09-21 12:30:32 +0100355 .dev_id = "dev:clcd",
Russell Kingcf30fb42008-11-08 20:05:55 +0000356 .clk = &oscvco_clk,
357 }, { /* PB:CLCD */
Linus Walleij43215322009-09-21 12:30:32 +0100358 .dev_id = "issp:clcd",
Russell Kingcf30fb42008-11-08 20:05:55 +0000359 .clk = &oscvco_clk,
Linus Walleijd6ada862010-07-14 23:58:38 +0100360 }, { /* SSP */
361 .dev_id = "dev:ssp0",
362 .clk = &ref24_clk,
Russell Kingcf30fb42008-11-08 20:05:55 +0000363 }
364};
365
366static int __init clk_init(void)
367{
Russell Kingd1914c72010-01-14 20:09:34 +0000368 if (machine_is_realview_pb1176())
369 oscvco_clk.vcoreg = __io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_OSC0_OFFSET;
370 else
371 oscvco_clk.vcoreg = __io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_OSC4_OFFSET;
372
Russell King0a0300d2010-01-12 12:28:00 +0000373 clkdev_add_table(lookups, ARRAY_SIZE(lookups));
Russell Kingd1914c72010-01-14 20:09:34 +0000374
Russell Kingcf30fb42008-11-08 20:05:55 +0000375 return 0;
376}
Linus Walleij06385e42010-07-30 16:36:25 +0100377core_initcall(clk_init);
Russell Kingcf30fb42008-11-08 20:05:55 +0000378
379/*
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000380 * CLCD support.
381 */
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000382#define SYS_CLCD_NLCDIOON (1 << 2)
383#define SYS_CLCD_VDDPOSSWITCH (1 << 3)
384#define SYS_CLCD_PWR3V5SWITCH (1 << 4)
385#define SYS_CLCD_ID_MASK (0x1f << 8)
386#define SYS_CLCD_ID_SANYO_3_8 (0x00 << 8)
387#define SYS_CLCD_ID_UNKNOWN_8_4 (0x01 << 8)
388#define SYS_CLCD_ID_EPSON_2_2 (0x02 << 8)
389#define SYS_CLCD_ID_SANYO_2_5 (0x07 << 8)
390#define SYS_CLCD_ID_VGA (0x1f << 8)
391
392static struct clcd_panel vga = {
393 .mode = {
394 .name = "VGA",
395 .refresh = 60,
396 .xres = 640,
397 .yres = 480,
398 .pixclock = 39721,
399 .left_margin = 40,
400 .right_margin = 24,
401 .upper_margin = 32,
402 .lower_margin = 11,
403 .hsync_len = 96,
404 .vsync_len = 2,
405 .sync = 0,
406 .vmode = FB_VMODE_NONINTERLACED,
407 },
408 .width = -1,
409 .height = -1,
410 .tim2 = TIM2_BCD | TIM2_IPC,
Catalin Marinas4eccca22008-11-10 14:10:13 +0000411 .cntl = CNTL_LCDTFT | CNTL_BGR | CNTL_LCDVCOMP(1),
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000412 .bpp = 16,
413};
414
Colin Tuckleyc34a1022008-11-10 14:10:12 +0000415static struct clcd_panel xvga = {
416 .mode = {
417 .name = "XVGA",
418 .refresh = 60,
419 .xres = 1024,
420 .yres = 768,
421 .pixclock = 15748,
422 .left_margin = 152,
423 .right_margin = 48,
424 .upper_margin = 23,
425 .lower_margin = 3,
426 .hsync_len = 104,
427 .vsync_len = 4,
428 .sync = 0,
429 .vmode = FB_VMODE_NONINTERLACED,
430 },
431 .width = -1,
432 .height = -1,
433 .tim2 = TIM2_BCD | TIM2_IPC,
Catalin Marinas4eccca22008-11-10 14:10:13 +0000434 .cntl = CNTL_LCDTFT | CNTL_BGR | CNTL_LCDVCOMP(1),
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000435 .bpp = 16,
436};
437
438static struct clcd_panel sanyo_3_8_in = {
439 .mode = {
440 .name = "Sanyo QVGA",
441 .refresh = 116,
442 .xres = 320,
443 .yres = 240,
444 .pixclock = 100000,
445 .left_margin = 6,
446 .right_margin = 6,
447 .upper_margin = 5,
448 .lower_margin = 5,
449 .hsync_len = 6,
450 .vsync_len = 6,
451 .sync = 0,
452 .vmode = FB_VMODE_NONINTERLACED,
453 },
454 .width = -1,
455 .height = -1,
456 .tim2 = TIM2_BCD,
Catalin Marinas4eccca22008-11-10 14:10:13 +0000457 .cntl = CNTL_LCDTFT | CNTL_BGR | CNTL_LCDVCOMP(1),
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000458 .bpp = 16,
459};
460
461static struct clcd_panel sanyo_2_5_in = {
462 .mode = {
463 .name = "Sanyo QVGA Portrait",
464 .refresh = 116,
465 .xres = 240,
466 .yres = 320,
467 .pixclock = 100000,
468 .left_margin = 20,
469 .right_margin = 10,
470 .upper_margin = 2,
471 .lower_margin = 2,
472 .hsync_len = 10,
473 .vsync_len = 2,
474 .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
475 .vmode = FB_VMODE_NONINTERLACED,
476 },
477 .width = -1,
478 .height = -1,
479 .tim2 = TIM2_IVS | TIM2_IHS | TIM2_IPC,
Catalin Marinas4eccca22008-11-10 14:10:13 +0000480 .cntl = CNTL_LCDTFT | CNTL_BGR | CNTL_LCDVCOMP(1),
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000481 .bpp = 16,
482};
483
484static struct clcd_panel epson_2_2_in = {
485 .mode = {
486 .name = "Epson QCIF",
487 .refresh = 390,
488 .xres = 176,
489 .yres = 220,
490 .pixclock = 62500,
491 .left_margin = 3,
492 .right_margin = 2,
493 .upper_margin = 1,
494 .lower_margin = 0,
495 .hsync_len = 3,
496 .vsync_len = 2,
497 .sync = 0,
498 .vmode = FB_VMODE_NONINTERLACED,
499 },
500 .width = -1,
501 .height = -1,
502 .tim2 = TIM2_BCD | TIM2_IPC,
Catalin Marinas4eccca22008-11-10 14:10:13 +0000503 .cntl = CNTL_LCDTFT | CNTL_BGR | CNTL_LCDVCOMP(1),
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000504 .bpp = 16,
505};
506
507/*
508 * Detect which LCD panel is connected, and return the appropriate
509 * clcd_panel structure. Note: we do not have any information on
510 * the required timings for the 8.4in panel, so we presently assume
511 * VGA timings.
512 */
513static struct clcd_panel *realview_clcd_panel(void)
514{
515 void __iomem *sys_clcd = __io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_CLCD_OFFSET;
Colin Tuckleyc34a1022008-11-10 14:10:12 +0000516 struct clcd_panel *vga_panel;
517 struct clcd_panel *panel;
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000518 u32 val;
519
Colin Tuckleyc34a1022008-11-10 14:10:12 +0000520 if (machine_is_realview_eb())
521 vga_panel = &vga;
522 else
523 vga_panel = &xvga;
524
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000525 val = readl(sys_clcd) & SYS_CLCD_ID_MASK;
526 if (val == SYS_CLCD_ID_SANYO_3_8)
527 panel = &sanyo_3_8_in;
528 else if (val == SYS_CLCD_ID_SANYO_2_5)
529 panel = &sanyo_2_5_in;
530 else if (val == SYS_CLCD_ID_EPSON_2_2)
531 panel = &epson_2_2_in;
532 else if (val == SYS_CLCD_ID_VGA)
Colin Tuckleyc34a1022008-11-10 14:10:12 +0000533 panel = vga_panel;
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000534 else {
535 printk(KERN_ERR "CLCD: unknown LCD panel ID 0x%08x, using VGA\n",
536 val);
Colin Tuckleyc34a1022008-11-10 14:10:12 +0000537 panel = vga_panel;
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000538 }
539
540 return panel;
541}
542
543/*
544 * Disable all display connectors on the interface module.
545 */
546static void realview_clcd_disable(struct clcd_fb *fb)
547{
548 void __iomem *sys_clcd = __io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_CLCD_OFFSET;
549 u32 val;
550
551 val = readl(sys_clcd);
552 val &= ~SYS_CLCD_NLCDIOON | SYS_CLCD_PWR3V5SWITCH;
553 writel(val, sys_clcd);
554}
555
556/*
557 * Enable the relevant connector on the interface module.
558 */
559static void realview_clcd_enable(struct clcd_fb *fb)
560{
561 void __iomem *sys_clcd = __io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_CLCD_OFFSET;
562 u32 val;
563
Catalin Marinas9e7714d2006-03-16 14:10:20 +0000564 /*
565 * Enable the PSUs
566 */
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000567 val = readl(sys_clcd);
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000568 val |= SYS_CLCD_NLCDIOON | SYS_CLCD_PWR3V5SWITCH;
569 writel(val, sys_clcd);
570}
571
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000572static int realview_clcd_setup(struct clcd_fb *fb)
573{
Colin Tuckleyc34a1022008-11-10 14:10:12 +0000574 unsigned long framesize;
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000575 dma_addr_t dma;
576
Colin Tuckleyc34a1022008-11-10 14:10:12 +0000577 if (machine_is_realview_eb())
578 /* VGA, 16bpp */
579 framesize = 640 * 480 * 2;
580 else
581 /* XVGA, 16bpp */
582 framesize = 1024 * 768 * 2;
583
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000584 fb->panel = realview_clcd_panel();
585
586 fb->fb.screen_base = dma_alloc_writecombine(&fb->dev->dev, framesize,
Catalin Marinasc97c5aa2009-11-04 12:19:05 +0000587 &dma, GFP_KERNEL | GFP_DMA);
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000588 if (!fb->fb.screen_base) {
589 printk(KERN_ERR "CLCD: unable to map framebuffer\n");
590 return -ENOMEM;
591 }
592
593 fb->fb.fix.smem_start = dma;
594 fb->fb.fix.smem_len = framesize;
595
596 return 0;
597}
598
599static int realview_clcd_mmap(struct clcd_fb *fb, struct vm_area_struct *vma)
600{
601 return dma_mmap_writecombine(&fb->dev->dev, vma,
602 fb->fb.screen_base,
603 fb->fb.fix.smem_start,
604 fb->fb.fix.smem_len);
605}
606
607static void realview_clcd_remove(struct clcd_fb *fb)
608{
609 dma_free_writecombine(&fb->dev->dev, fb->fb.fix.smem_len,
610 fb->fb.screen_base, fb->fb.fix.smem_start);
611}
612
613struct clcd_board clcd_plat_data = {
614 .name = "RealView",
615 .check = clcdfb_check,
616 .decode = clcdfb_decode,
617 .disable = realview_clcd_disable,
618 .enable = realview_clcd_enable,
619 .setup = realview_clcd_setup,
620 .mmap = realview_clcd_mmap,
621 .remove = realview_clcd_remove,
622};
623
624#ifdef CONFIG_LEDS
625#define VA_LEDS_BASE (__io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_LED_OFFSET)
626
627void realview_leds_event(led_event_t ledevt)
628{
629 unsigned long flags;
630 u32 val;
Catalin Marinasda055eb2009-05-30 13:56:16 +0100631 u32 led = 1 << smp_processor_id();
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000632
633 local_irq_save(flags);
634 val = readl(VA_LEDS_BASE);
635
636 switch (ledevt) {
637 case led_idle_start:
Catalin Marinasda055eb2009-05-30 13:56:16 +0100638 val = val & ~led;
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000639 break;
640
641 case led_idle_end:
Catalin Marinasda055eb2009-05-30 13:56:16 +0100642 val = val | led;
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000643 break;
644
645 case led_timer:
Catalin Marinasda055eb2009-05-30 13:56:16 +0100646 val = val ^ REALVIEW_SYS_LED7;
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000647 break;
648
649 case led_halted:
650 val = 0;
651 break;
652
653 default:
654 break;
655 }
656
657 writel(val, VA_LEDS_BASE);
658 local_irq_restore(flags);
659}
660#endif /* CONFIG_LEDS */
661
662/*
Russell King1da0c892010-12-15 21:56:47 +0000663 * The sched_clock counter
664 */
665#define REFCOUNTER (__io_address(REALVIEW_SYS_BASE) + \
666 REALVIEW_SYS_24MHz_OFFSET)
667
668/*
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000669 * Where is the timer (VA)?
670 */
Catalin Marinas80192732008-04-18 22:43:11 +0100671void __iomem *timer0_va_base;
672void __iomem *timer1_va_base;
673void __iomem *timer2_va_base;
674void __iomem *timer3_va_base;
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000675
676/*
Catalin Marinasa8655e82008-02-04 17:30:57 +0100677 * Set up the clock source and clock events devices
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000678 */
Catalin Marinas8cc4c542008-02-04 17:43:02 +0100679void __init realview_timer_init(unsigned int timer_irq)
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000680{
681 u32 val;
682
Russell King1da0c892010-12-15 21:56:47 +0000683 versatile_sched_clock_init(REFCOUNTER, 24000000);
684
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000685 /*
686 * set clock frequency:
687 * REALVIEW_REFCLK is 32KHz
688 * REALVIEW_TIMCLK is 1MHz
689 */
690 val = readl(__io_address(REALVIEW_SCTL_BASE));
691 writel((REALVIEW_TIMCLK << REALVIEW_TIMER1_EnSel) |
692 (REALVIEW_TIMCLK << REALVIEW_TIMER2_EnSel) |
693 (REALVIEW_TIMCLK << REALVIEW_TIMER3_EnSel) |
694 (REALVIEW_TIMCLK << REALVIEW_TIMER4_EnSel) | val,
695 __io_address(REALVIEW_SCTL_BASE));
696
697 /*
698 * Initialise to a known state (all timers off)
699 */
Catalin Marinas80192732008-04-18 22:43:11 +0100700 writel(0, timer0_va_base + TIMER_CTRL);
701 writel(0, timer1_va_base + TIMER_CTRL);
702 writel(0, timer2_va_base + TIMER_CTRL);
703 writel(0, timer3_va_base + TIMER_CTRL);
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000704
Russell Kinge3887712010-01-14 13:30:16 +0000705 sp804_clocksource_init(timer3_va_base);
706 sp804_clockevents_init(timer0_va_base, timer_irq);
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000707}
Catalin Marinas5b39d152009-11-04 12:19:04 +0000708
709/*
710 * Setup the memory banks.
711 */
712void realview_fixup(struct machine_desc *mdesc, struct tag *tags, char **from,
713 struct meminfo *meminfo)
714{
715 /*
716 * Most RealView platforms have 512MB contiguous RAM at 0x70000000.
717 * Half of this is mirrored at 0.
718 */
719#ifdef CONFIG_REALVIEW_HIGH_PHYS_OFFSET
720 meminfo->bank[0].start = 0x70000000;
721 meminfo->bank[0].size = SZ_512M;
722 meminfo->nr_banks = 1;
723#else
724 meminfo->bank[0].start = 0;
725 meminfo->bank[0].size = SZ_256M;
726 meminfo->nr_banks = 1;
727#endif
728}