blob: 1b49b694a57a3b207bc018a4fd6fe85ef72ac49c [file] [log] [blame]
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001/*
2 * NVM Express device driver
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04003 * Copyright (c) 2011-2014, Intel Corporation.
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050013 */
14
Keith Buscha0a34082015-12-07 15:30:31 -070015#include <linux/aer.h>
Keith Busch18119772018-04-27 13:42:52 -060016#include <linux/async.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050017#include <linux/blkdev.h>
Matias Bjørlinga4aea562014-11-04 08:20:14 -070018#include <linux/blk-mq.h>
Christoph Hellwigdca51e72016-09-14 16:18:57 +020019#include <linux/blk-mq-pci.h>
Andy Lutomirskiff5350a2017-04-20 13:37:55 -070020#include <linux/dmi.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050021#include <linux/init.h>
22#include <linux/interrupt.h>
23#include <linux/io.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050024#include <linux/mm.h>
25#include <linux/module.h>
Keith Busch77bf25e2015-11-26 12:21:29 +010026#include <linux/mutex.h>
Keith Buschd0877472017-09-15 13:05:38 -040027#include <linux/once.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050028#include <linux/pci.h>
Keith Busche1e5e562015-02-19 13:39:03 -070029#include <linux/t10-pi.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050030#include <linux/types.h>
Linus Torvalds9cf5c092015-11-06 14:22:15 -080031#include <linux/io-64-nonatomic-lo-hi.h>
Scott Bauera98e58e52017-02-03 12:50:32 -070032#include <linux/sed-opal.h>
Hitoshi Mitake797a7962012-02-07 11:45:33 +090033
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020034#include "nvme.h"
35
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050036#define SQ_SIZE(depth) (depth * sizeof(struct nvme_command))
37#define CQ_SIZE(depth) (depth * sizeof(struct nvme_completion))
Stephen Batesc9658092016-12-16 11:54:50 -070038
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -070039#define SGES_PER_PAGE (PAGE_SIZE / sizeof(struct nvme_sgl_desc))
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050040
Matthew Wilcox58ffacb2011-02-06 07:28:06 -050041static int use_threaded_interrupts;
42module_param(use_threaded_interrupts, int, 0);
43
Jon Derrick8ffaadf2015-07-20 10:14:09 -060044static bool use_cmb_sqes = true;
45module_param(use_cmb_sqes, bool, 0644);
46MODULE_PARM_DESC(use_cmb_sqes, "use controller's memory buffer for I/O SQes");
47
Christoph Hellwig87ad72a2017-05-12 17:02:58 +020048static unsigned int max_host_mem_size_mb = 128;
49module_param(max_host_mem_size_mb, uint, 0444);
50MODULE_PARM_DESC(max_host_mem_size_mb,
51 "Maximum Host Memory Buffer (HMB) size per controller (in MiB)");
Matthew Wilcox1fa6aea2011-03-02 18:37:18 -050052
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -070053static unsigned int sgl_threshold = SZ_32K;
54module_param(sgl_threshold, uint, 0644);
55MODULE_PARM_DESC(sgl_threshold,
56 "Use SGLs when average request segment size is larger or equal to "
57 "this size. Use 0 to disable SGLs.");
58
weiping zhangb27c1e62017-07-10 16:46:59 +080059static int io_queue_depth_set(const char *val, const struct kernel_param *kp);
60static const struct kernel_param_ops io_queue_depth_ops = {
61 .set = io_queue_depth_set,
62 .get = param_get_int,
63};
64
65static int io_queue_depth = 1024;
66module_param_cb(io_queue_depth, &io_queue_depth_ops, &io_queue_depth, 0644);
67MODULE_PARM_DESC(io_queue_depth, "set io queue depth, should >= 2");
68
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010069struct nvme_dev;
70struct nvme_queue;
Keith Buschb3fffde2015-02-03 11:21:42 -070071
Keith Buscha5cdb682016-01-12 14:41:18 -070072static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown);
Keith Buschd4b4ff82013-12-10 13:10:37 -070073
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050074/*
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010075 * Represents an NVM Express device. Each nvme_dev is a PCI function.
76 */
77struct nvme_dev {
Sagi Grimberg147b27e2018-01-14 12:39:01 +020078 struct nvme_queue *queues;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010079 struct blk_mq_tag_set tagset;
80 struct blk_mq_tag_set admin_tagset;
81 u32 __iomem *dbs;
82 struct device *dev;
83 struct dma_pool *prp_page_pool;
84 struct dma_pool *prp_small_pool;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010085 unsigned online_queues;
86 unsigned max_qid;
Keith Busch22b55602018-04-12 09:16:10 -060087 unsigned int num_vecs;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010088 int q_depth;
89 u32 db_stride;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010090 void __iomem *bar;
Xu Yu97f6ef62017-05-24 16:39:55 +080091 unsigned long bar_mapped_size;
Christoph Hellwig5c8809e2015-11-26 12:35:49 +010092 struct work_struct remove_work;
Keith Busch77bf25e2015-11-26 12:21:29 +010093 struct mutex shutdown_lock;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010094 bool subsystem;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010095 void __iomem *cmb;
Christoph Hellwig8969f1f2017-10-01 09:37:35 +020096 pci_bus_addr_t cmb_bus_addr;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010097 u64 cmb_size;
98 u32 cmbsz;
Stephen Bates202021c2016-10-05 20:01:12 -060099 u32 cmbloc;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100100 struct nvme_ctrl ctrl;
Keith Buschdb3cbff2016-01-12 14:41:17 -0700101 struct completion ioq_wait;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200102
103 /* shadow doorbell buffer support: */
Helen Koikef9f38e32017-04-10 12:51:07 -0300104 u32 *dbbuf_dbs;
105 dma_addr_t dbbuf_dbs_dma_addr;
106 u32 *dbbuf_eis;
107 dma_addr_t dbbuf_eis_dma_addr;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200108
109 /* host memory buffer support: */
110 u64 host_mem_size;
111 u32 nr_host_mem_descs;
Christoph Hellwig4033f352017-08-28 10:47:18 +0200112 dma_addr_t host_mem_descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200113 struct nvme_host_mem_buf_desc *host_mem_descs;
114 void **host_mem_desc_bufs;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500115};
116
weiping zhangb27c1e62017-07-10 16:46:59 +0800117static int io_queue_depth_set(const char *val, const struct kernel_param *kp)
118{
119 int n = 0, ret;
120
121 ret = kstrtoint(val, 10, &n);
122 if (ret != 0 || n < 2)
123 return -EINVAL;
124
125 return param_set_int(val, kp);
126}
127
Helen Koikef9f38e32017-04-10 12:51:07 -0300128static inline unsigned int sq_idx(unsigned int qid, u32 stride)
129{
130 return qid * 2 * stride;
131}
132
133static inline unsigned int cq_idx(unsigned int qid, u32 stride)
134{
135 return (qid * 2 + 1) * stride;
136}
137
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100138static inline struct nvme_dev *to_nvme_dev(struct nvme_ctrl *ctrl)
139{
140 return container_of(ctrl, struct nvme_dev, ctrl);
141}
142
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500143/*
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500144 * An NVM Express queue. Each device has at least two (one for admin
145 * commands and one for I/O commands).
146 */
147struct nvme_queue {
148 struct device *q_dmadev;
Matthew Wilcox091b6092011-02-10 09:56:01 -0500149 struct nvme_dev *dev;
Jens Axboe1ab0cd62018-05-17 18:31:51 +0200150 spinlock_t sq_lock;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500151 struct nvme_command *sq_cmds;
Jon Derrick8ffaadf2015-07-20 10:14:09 -0600152 struct nvme_command __iomem *sq_cmds_io;
Jens Axboe1ab0cd62018-05-17 18:31:51 +0200153 spinlock_t cq_lock ____cacheline_aligned_in_smp;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500154 volatile struct nvme_completion *cqes;
Keith Busch42483222015-06-01 09:29:54 -0600155 struct blk_mq_tags **tags;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500156 dma_addr_t sq_dma_addr;
157 dma_addr_t cq_dma_addr;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500158 u32 __iomem *q_db;
159 u16 q_depth;
Jens Axboe6222d172015-01-15 15:19:10 -0700160 s16 cq_vector;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500161 u16 sq_tail;
162 u16 cq_head;
Keith Buschc30341d2013-12-10 13:10:38 -0700163 u16 qid;
Matthew Wilcoxe9539f42013-06-24 11:47:34 -0400164 u8 cq_phase;
Helen Koikef9f38e32017-04-10 12:51:07 -0300165 u32 *dbbuf_sq_db;
166 u32 *dbbuf_cq_db;
167 u32 *dbbuf_sq_ei;
168 u32 *dbbuf_cq_ei;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500169};
170
171/*
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200172 * The nvme_iod describes the data in an I/O, including the list of PRP
173 * entries. You can't see it in this data structure because C doesn't let
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100174 * me express that. Use nvme_init_iod to ensure there's enough space
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200175 * allocated to store the PRP list.
176 */
177struct nvme_iod {
Christoph Hellwigd49187e2016-11-10 07:32:33 -0800178 struct nvme_request req;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100179 struct nvme_queue *nvmeq;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700180 bool use_sgl;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100181 int aborted;
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200182 int npages; /* In the PRP list. 0 means small pool in use */
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200183 int nents; /* Used in scatterlist */
184 int length; /* Of data, in bytes */
185 dma_addr_t first_dma;
Christoph Hellwigbf684052015-10-26 17:12:51 +0900186 struct scatterlist meta_sg; /* metadata requires single contiguous buffer */
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100187 struct scatterlist *sg;
188 struct scatterlist inline_sg[0];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500189};
190
191/*
192 * Check we didin't inadvertently grow the command struct
193 */
194static inline void _nvme_check_size(void)
195{
196 BUILD_BUG_ON(sizeof(struct nvme_rw_command) != 64);
197 BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64);
198 BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64);
199 BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64);
200 BUILD_BUG_ON(sizeof(struct nvme_features) != 64);
Vishal Vermaf8ebf842013-03-27 07:13:41 -0400201 BUILD_BUG_ON(sizeof(struct nvme_format_cmd) != 64);
Keith Buschc30341d2013-12-10 13:10:38 -0700202 BUILD_BUG_ON(sizeof(struct nvme_abort_cmd) != 64);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500203 BUILD_BUG_ON(sizeof(struct nvme_command) != 64);
Johannes Thumshirn0add5e82017-06-07 11:45:29 +0200204 BUILD_BUG_ON(sizeof(struct nvme_id_ctrl) != NVME_IDENTIFY_DATA_SIZE);
205 BUILD_BUG_ON(sizeof(struct nvme_id_ns) != NVME_IDENTIFY_DATA_SIZE);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500206 BUILD_BUG_ON(sizeof(struct nvme_lba_range_type) != 64);
Keith Busch6ecec742012-09-26 12:49:27 -0600207 BUILD_BUG_ON(sizeof(struct nvme_smart_log) != 512);
Helen Koikef9f38e32017-04-10 12:51:07 -0300208 BUILD_BUG_ON(sizeof(struct nvme_dbbuf) != 64);
209}
210
211static inline unsigned int nvme_dbbuf_size(u32 stride)
212{
213 return ((num_possible_cpus() + 1) * 8 * stride);
214}
215
216static int nvme_dbbuf_dma_alloc(struct nvme_dev *dev)
217{
218 unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
219
220 if (dev->dbbuf_dbs)
221 return 0;
222
223 dev->dbbuf_dbs = dma_alloc_coherent(dev->dev, mem_size,
224 &dev->dbbuf_dbs_dma_addr,
225 GFP_KERNEL);
226 if (!dev->dbbuf_dbs)
227 return -ENOMEM;
228 dev->dbbuf_eis = dma_alloc_coherent(dev->dev, mem_size,
229 &dev->dbbuf_eis_dma_addr,
230 GFP_KERNEL);
231 if (!dev->dbbuf_eis) {
232 dma_free_coherent(dev->dev, mem_size,
233 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
234 dev->dbbuf_dbs = NULL;
235 return -ENOMEM;
236 }
237
238 return 0;
239}
240
241static void nvme_dbbuf_dma_free(struct nvme_dev *dev)
242{
243 unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
244
245 if (dev->dbbuf_dbs) {
246 dma_free_coherent(dev->dev, mem_size,
247 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
248 dev->dbbuf_dbs = NULL;
249 }
250 if (dev->dbbuf_eis) {
251 dma_free_coherent(dev->dev, mem_size,
252 dev->dbbuf_eis, dev->dbbuf_eis_dma_addr);
253 dev->dbbuf_eis = NULL;
254 }
255}
256
257static void nvme_dbbuf_init(struct nvme_dev *dev,
258 struct nvme_queue *nvmeq, int qid)
259{
260 if (!dev->dbbuf_dbs || !qid)
261 return;
262
263 nvmeq->dbbuf_sq_db = &dev->dbbuf_dbs[sq_idx(qid, dev->db_stride)];
264 nvmeq->dbbuf_cq_db = &dev->dbbuf_dbs[cq_idx(qid, dev->db_stride)];
265 nvmeq->dbbuf_sq_ei = &dev->dbbuf_eis[sq_idx(qid, dev->db_stride)];
266 nvmeq->dbbuf_cq_ei = &dev->dbbuf_eis[cq_idx(qid, dev->db_stride)];
267}
268
269static void nvme_dbbuf_set(struct nvme_dev *dev)
270{
271 struct nvme_command c;
272
273 if (!dev->dbbuf_dbs)
274 return;
275
276 memset(&c, 0, sizeof(c));
277 c.dbbuf.opcode = nvme_admin_dbbuf;
278 c.dbbuf.prp1 = cpu_to_le64(dev->dbbuf_dbs_dma_addr);
279 c.dbbuf.prp2 = cpu_to_le64(dev->dbbuf_eis_dma_addr);
280
281 if (nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0)) {
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +0200282 dev_warn(dev->ctrl.device, "unable to set dbbuf\n");
Helen Koikef9f38e32017-04-10 12:51:07 -0300283 /* Free memory and continue on */
284 nvme_dbbuf_dma_free(dev);
285 }
286}
287
288static inline int nvme_dbbuf_need_event(u16 event_idx, u16 new_idx, u16 old)
289{
290 return (u16)(new_idx - event_idx - 1) < (u16)(new_idx - old);
291}
292
293/* Update dbbuf and return true if an MMIO is required */
294static bool nvme_dbbuf_update_and_check_event(u16 value, u32 *dbbuf_db,
295 volatile u32 *dbbuf_ei)
296{
297 if (dbbuf_db) {
298 u16 old_value;
299
300 /*
301 * Ensure that the queue is written before updating
302 * the doorbell in memory
303 */
304 wmb();
305
306 old_value = *dbbuf_db;
307 *dbbuf_db = value;
308
309 if (!nvme_dbbuf_need_event(*dbbuf_ei, value, old_value))
310 return false;
311 }
312
313 return true;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500314}
315
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700316/*
317 * Max size of iod being embedded in the request payload
318 */
319#define NVME_INT_PAGES 2
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100320#define NVME_INT_BYTES(dev) (NVME_INT_PAGES * (dev)->ctrl.page_size)
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700321
322/*
323 * Will slightly overestimate the number of pages needed. This is OK
324 * as it only leads to a small amount of wasted memory for the lifetime of
325 * the I/O.
326 */
327static int nvme_npages(unsigned size, struct nvme_dev *dev)
328{
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100329 unsigned nprps = DIV_ROUND_UP(size + dev->ctrl.page_size,
330 dev->ctrl.page_size);
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700331 return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8);
332}
333
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700334/*
335 * Calculates the number of pages needed for the SGL segments. For example a 4k
336 * page can accommodate 256 SGL descriptors.
337 */
338static int nvme_pci_npages_sgl(unsigned int num_seg)
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100339{
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700340 return DIV_ROUND_UP(num_seg * sizeof(struct nvme_sgl_desc), PAGE_SIZE);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100341}
342
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700343static unsigned int nvme_pci_iod_alloc_size(struct nvme_dev *dev,
344 unsigned int size, unsigned int nseg, bool use_sgl)
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700345{
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700346 size_t alloc_size;
347
348 if (use_sgl)
349 alloc_size = sizeof(__le64 *) * nvme_pci_npages_sgl(nseg);
350 else
351 alloc_size = sizeof(__le64 *) * nvme_npages(size, dev);
352
353 return alloc_size + sizeof(struct scatterlist) * nseg;
354}
355
356static unsigned int nvme_pci_cmd_size(struct nvme_dev *dev, bool use_sgl)
357{
358 unsigned int alloc_size = nvme_pci_iod_alloc_size(dev,
359 NVME_INT_BYTES(dev), NVME_INT_PAGES,
360 use_sgl);
361
362 return sizeof(struct nvme_iod) + alloc_size;
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700363}
364
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700365static int nvme_admin_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
366 unsigned int hctx_idx)
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500367{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700368 struct nvme_dev *dev = data;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200369 struct nvme_queue *nvmeq = &dev->queues[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700370
Keith Busch42483222015-06-01 09:29:54 -0600371 WARN_ON(hctx_idx != 0);
372 WARN_ON(dev->admin_tagset.tags[0] != hctx->tags);
373 WARN_ON(nvmeq->tags);
374
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700375 hctx->driver_data = nvmeq;
Keith Busch42483222015-06-01 09:29:54 -0600376 nvmeq->tags = &dev->admin_tagset.tags[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700377 return 0;
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500378}
379
Keith Busch4af0e212015-06-08 10:08:13 -0600380static void nvme_admin_exit_hctx(struct blk_mq_hw_ctx *hctx, unsigned int hctx_idx)
381{
382 struct nvme_queue *nvmeq = hctx->driver_data;
383
384 nvmeq->tags = NULL;
385}
386
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700387static int nvme_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
388 unsigned int hctx_idx)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500389{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700390 struct nvme_dev *dev = data;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200391 struct nvme_queue *nvmeq = &dev->queues[hctx_idx + 1];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500392
Keith Busch42483222015-06-01 09:29:54 -0600393 if (!nvmeq->tags)
394 nvmeq->tags = &dev->tagset.tags[hctx_idx];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500395
Keith Busch42483222015-06-01 09:29:54 -0600396 WARN_ON(dev->tagset.tags[hctx_idx] != hctx->tags);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700397 hctx->driver_data = nvmeq;
398 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500399}
400
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600401static int nvme_init_request(struct blk_mq_tag_set *set, struct request *req,
402 unsigned int hctx_idx, unsigned int numa_node)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500403{
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600404 struct nvme_dev *dev = set->driver_data;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100405 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig03508152017-06-13 09:15:18 +0200406 int queue_idx = (set == &dev->tagset) ? hctx_idx + 1 : 0;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200407 struct nvme_queue *nvmeq = &dev->queues[queue_idx];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700408
409 BUG_ON(!nvmeq);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100410 iod->nvmeq = nvmeq;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700411 return 0;
412}
413
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200414static int nvme_pci_map_queues(struct blk_mq_tag_set *set)
415{
416 struct nvme_dev *dev = set->driver_data;
417
Keith Busch22b55602018-04-12 09:16:10 -0600418 return blk_mq_pci_map_queues(set, to_pci_dev(dev->dev),
419 dev->num_vecs > 1 ? 1 /* admin queue */ : 0);
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200420}
421
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500422/**
Christoph Hellwigadf68f22015-11-28 15:42:28 +0100423 * __nvme_submit_cmd() - Copy a command into a queue and ring the doorbell
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500424 * @nvmeq: The queue to use
425 * @cmd: The command to send
426 *
427 * Safe to use from interrupt context
428 */
Sunad Bhandarye3f879b2015-07-31 18:56:58 +0530429static void __nvme_submit_cmd(struct nvme_queue *nvmeq,
430 struct nvme_command *cmd)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500431{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700432 u16 tail = nvmeq->sq_tail;
433
Jon Derrick8ffaadf2015-07-20 10:14:09 -0600434 if (nvmeq->sq_cmds_io)
435 memcpy_toio(&nvmeq->sq_cmds_io[tail], cmd, sizeof(*cmd));
436 else
437 memcpy(&nvmeq->sq_cmds[tail], cmd, sizeof(*cmd));
438
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500439 if (++tail == nvmeq->q_depth)
440 tail = 0;
Helen Koikef9f38e32017-04-10 12:51:07 -0300441 if (nvme_dbbuf_update_and_check_event(tail, nvmeq->dbbuf_sq_db,
442 nvmeq->dbbuf_sq_ei))
443 writel(tail, nvmeq->q_db);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500444 nvmeq->sq_tail = tail;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500445}
446
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700447static void **nvme_pci_iod_list(struct request *req)
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700448{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100449 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700450 return (void **)(iod->sg + blk_rq_nr_phys_segments(req));
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700451}
452
Minwoo Im955b1b52017-12-20 16:30:50 +0900453static inline bool nvme_pci_use_sgls(struct nvme_dev *dev, struct request *req)
454{
455 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Keith Busch20469a32018-01-17 22:04:37 +0100456 int nseg = blk_rq_nr_phys_segments(req);
Minwoo Im955b1b52017-12-20 16:30:50 +0900457 unsigned int avg_seg_size;
458
Keith Busch20469a32018-01-17 22:04:37 +0100459 if (nseg == 0)
460 return false;
461
462 avg_seg_size = DIV_ROUND_UP(blk_rq_payload_bytes(req), nseg);
Minwoo Im955b1b52017-12-20 16:30:50 +0900463
464 if (!(dev->ctrl.sgls & ((1 << 0) | (1 << 1))))
465 return false;
466 if (!iod->nvmeq->qid)
467 return false;
468 if (!sgl_threshold || avg_seg_size < sgl_threshold)
469 return false;
470 return true;
471}
472
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200473static blk_status_t nvme_init_iod(struct request *rq, struct nvme_dev *dev)
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500474{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100475 struct nvme_iod *iod = blk_mq_rq_to_pdu(rq);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700476 int nseg = blk_rq_nr_phys_segments(rq);
Christoph Hellwigb131c612017-01-13 12:29:12 +0100477 unsigned int size = blk_rq_payload_bytes(rq);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500478
Minwoo Im955b1b52017-12-20 16:30:50 +0900479 iod->use_sgl = nvme_pci_use_sgls(dev, rq);
480
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100481 if (nseg > NVME_INT_PAGES || size > NVME_INT_BYTES(dev)) {
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700482 size_t alloc_size = nvme_pci_iod_alloc_size(dev, size, nseg,
483 iod->use_sgl);
484
485 iod->sg = kmalloc(alloc_size, GFP_ATOMIC);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100486 if (!iod->sg)
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200487 return BLK_STS_RESOURCE;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100488 } else {
489 iod->sg = iod->inline_sg;
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700490 }
491
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100492 iod->aborted = 0;
493 iod->npages = -1;
494 iod->nents = 0;
495 iod->length = size;
Keith Buschf80ec962016-07-12 16:20:31 -0700496
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200497 return BLK_STS_OK;
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700498}
499
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100500static void nvme_free_iod(struct nvme_dev *dev, struct request *req)
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500501{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100502 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700503 const int last_prp = dev->ctrl.page_size / sizeof(__le64) - 1;
504 dma_addr_t dma_addr = iod->first_dma, next_dma_addr;
505
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500506 int i;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500507
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500508 if (iod->npages == 0)
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700509 dma_pool_free(dev->prp_small_pool, nvme_pci_iod_list(req)[0],
510 dma_addr);
511
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500512 for (i = 0; i < iod->npages; i++) {
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700513 void *addr = nvme_pci_iod_list(req)[i];
514
515 if (iod->use_sgl) {
516 struct nvme_sgl_desc *sg_list = addr;
517
518 next_dma_addr =
519 le64_to_cpu((sg_list[SGES_PER_PAGE - 1]).addr);
520 } else {
521 __le64 *prp_list = addr;
522
523 next_dma_addr = le64_to_cpu(prp_list[last_prp]);
524 }
525
526 dma_pool_free(dev->prp_page_pool, addr, dma_addr);
527 dma_addr = next_dma_addr;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500528 }
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700529
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100530 if (iod->sg != iod->inline_sg)
531 kfree(iod->sg);
Keith Buschb4ff9c82014-08-29 09:06:12 -0600532}
533
Keith Busch52b68d72015-02-23 09:16:21 -0700534#ifdef CONFIG_BLK_DEV_INTEGRITY
Keith Busche1e5e562015-02-19 13:39:03 -0700535static void nvme_dif_prep(u32 p, u32 v, struct t10_pi_tuple *pi)
536{
537 if (be32_to_cpu(pi->ref_tag) == v)
538 pi->ref_tag = cpu_to_be32(p);
539}
540
541static void nvme_dif_complete(u32 p, u32 v, struct t10_pi_tuple *pi)
542{
543 if (be32_to_cpu(pi->ref_tag) == p)
544 pi->ref_tag = cpu_to_be32(v);
545}
546
547/**
548 * nvme_dif_remap - remaps ref tags to bip seed and physical lba
549 *
550 * The virtual start sector is the one that was originally submitted by the
551 * block layer. Due to partitioning, MD/DM cloning, etc. the actual physical
552 * start sector may be different. Remap protection information to match the
553 * physical LBA on writes, and back to the original seed on reads.
554 *
555 * Type 0 and 3 do not have a ref tag, so no remapping required.
556 */
557static void nvme_dif_remap(struct request *req,
558 void (*dif_swap)(u32 p, u32 v, struct t10_pi_tuple *pi))
559{
560 struct nvme_ns *ns = req->rq_disk->private_data;
561 struct bio_integrity_payload *bip;
562 struct t10_pi_tuple *pi;
563 void *p, *pmap;
564 u32 i, nlb, ts, phys, virt;
565
566 if (!ns->pi_type || ns->pi_type == NVME_NS_DPS_PI_TYPE3)
567 return;
568
569 bip = bio_integrity(req->bio);
570 if (!bip)
571 return;
572
573 pmap = kmap_atomic(bip->bip_vec->bv_page) + bip->bip_vec->bv_offset;
Keith Busche1e5e562015-02-19 13:39:03 -0700574
575 p = pmap;
576 virt = bip_get_seed(bip);
577 phys = nvme_block_nr(ns, blk_rq_pos(req));
578 nlb = (blk_rq_bytes(req) >> ns->lba_shift);
Dan Williamsac6fc482015-10-21 13:20:18 -0400579 ts = ns->disk->queue->integrity.tuple_size;
Keith Busche1e5e562015-02-19 13:39:03 -0700580
581 for (i = 0; i < nlb; i++, virt++, phys++) {
582 pi = (struct t10_pi_tuple *)p;
583 dif_swap(phys, virt, pi);
584 p += ts;
585 }
586 kunmap_atomic(pmap);
587}
Keith Busch52b68d72015-02-23 09:16:21 -0700588#else /* CONFIG_BLK_DEV_INTEGRITY */
589static void nvme_dif_remap(struct request *req,
590 void (*dif_swap)(u32 p, u32 v, struct t10_pi_tuple *pi))
591{
592}
593static void nvme_dif_prep(u32 p, u32 v, struct t10_pi_tuple *pi)
594{
595}
596static void nvme_dif_complete(u32 p, u32 v, struct t10_pi_tuple *pi)
597{
598}
Keith Busch52b68d72015-02-23 09:16:21 -0700599#endif
600
Keith Buschd0877472017-09-15 13:05:38 -0400601static void nvme_print_sgl(struct scatterlist *sgl, int nents)
602{
603 int i;
604 struct scatterlist *sg;
605
606 for_each_sg(sgl, sg, nents, i) {
607 dma_addr_t phys = sg_phys(sg);
608 pr_warn("sg[%d] phys_addr:%pad offset:%d length:%d "
609 "dma_address:%pad dma_length:%d\n",
610 i, &phys, sg->offset, sg->length, &sg_dma_address(sg),
611 sg_dma_len(sg));
612 }
613}
614
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700615static blk_status_t nvme_pci_setup_prps(struct nvme_dev *dev,
616 struct request *req, struct nvme_rw_command *cmnd)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500617{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100618 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500619 struct dma_pool *pool;
Christoph Hellwigb131c612017-01-13 12:29:12 +0100620 int length = blk_rq_payload_bytes(req);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500621 struct scatterlist *sg = iod->sg;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500622 int dma_len = sg_dma_len(sg);
623 u64 dma_addr = sg_dma_address(sg);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100624 u32 page_size = dev->ctrl.page_size;
Murali Iyerf137e0f2015-03-26 11:07:51 -0500625 int offset = dma_addr & (page_size - 1);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500626 __le64 *prp_list;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700627 void **list = nvme_pci_iod_list(req);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500628 dma_addr_t prp_dma;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500629 int nprps, i;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500630
Keith Busch1d090622014-06-23 11:34:01 -0600631 length -= (page_size - offset);
Jan H. Schönherr5228b322017-08-27 15:56:37 +0200632 if (length <= 0) {
633 iod->first_dma = 0;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700634 goto done;
Jan H. Schönherr5228b322017-08-27 15:56:37 +0200635 }
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500636
Keith Busch1d090622014-06-23 11:34:01 -0600637 dma_len -= (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500638 if (dma_len) {
Keith Busch1d090622014-06-23 11:34:01 -0600639 dma_addr += (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500640 } else {
641 sg = sg_next(sg);
642 dma_addr = sg_dma_address(sg);
643 dma_len = sg_dma_len(sg);
644 }
645
Keith Busch1d090622014-06-23 11:34:01 -0600646 if (length <= page_size) {
Keith Buschedd10d32014-04-03 16:45:23 -0600647 iod->first_dma = dma_addr;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700648 goto done;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500649 }
650
Keith Busch1d090622014-06-23 11:34:01 -0600651 nprps = DIV_ROUND_UP(length, page_size);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500652 if (nprps <= (256 / 8)) {
653 pool = dev->prp_small_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500654 iod->npages = 0;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500655 } else {
656 pool = dev->prp_page_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500657 iod->npages = 1;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500658 }
659
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200660 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400661 if (!prp_list) {
Keith Buschedd10d32014-04-03 16:45:23 -0600662 iod->first_dma = dma_addr;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500663 iod->npages = -1;
Keith Busch86eea282017-07-12 15:59:07 -0400664 return BLK_STS_RESOURCE;
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400665 }
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500666 list[0] = prp_list;
667 iod->first_dma = prp_dma;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500668 i = 0;
669 for (;;) {
Keith Busch1d090622014-06-23 11:34:01 -0600670 if (i == page_size >> 3) {
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500671 __le64 *old_prp_list = prp_list;
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200672 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500673 if (!prp_list)
Keith Busch86eea282017-07-12 15:59:07 -0400674 return BLK_STS_RESOURCE;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500675 list[iod->npages++] = prp_list;
Matthew Wilcox7523d832011-03-16 16:43:40 -0400676 prp_list[0] = old_prp_list[i - 1];
677 old_prp_list[i - 1] = cpu_to_le64(prp_dma);
678 i = 1;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500679 }
680 prp_list[i++] = cpu_to_le64(dma_addr);
Keith Busch1d090622014-06-23 11:34:01 -0600681 dma_len -= page_size;
682 dma_addr += page_size;
683 length -= page_size;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500684 if (length <= 0)
685 break;
686 if (dma_len > 0)
687 continue;
Keith Busch86eea282017-07-12 15:59:07 -0400688 if (unlikely(dma_len < 0))
689 goto bad_sgl;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500690 sg = sg_next(sg);
691 dma_addr = sg_dma_address(sg);
692 dma_len = sg_dma_len(sg);
693 }
694
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700695done:
696 cmnd->dptr.prp1 = cpu_to_le64(sg_dma_address(iod->sg));
697 cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma);
698
Keith Busch86eea282017-07-12 15:59:07 -0400699 return BLK_STS_OK;
700
701 bad_sgl:
Keith Buschd0877472017-09-15 13:05:38 -0400702 WARN(DO_ONCE(nvme_print_sgl, iod->sg, iod->nents),
703 "Invalid SGL for payload:%d nents:%d\n",
704 blk_rq_payload_bytes(req), iod->nents);
Keith Busch86eea282017-07-12 15:59:07 -0400705 return BLK_STS_IOERR;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500706}
707
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700708static void nvme_pci_sgl_set_data(struct nvme_sgl_desc *sge,
709 struct scatterlist *sg)
710{
711 sge->addr = cpu_to_le64(sg_dma_address(sg));
712 sge->length = cpu_to_le32(sg_dma_len(sg));
713 sge->type = NVME_SGL_FMT_DATA_DESC << 4;
714}
715
716static void nvme_pci_sgl_set_seg(struct nvme_sgl_desc *sge,
717 dma_addr_t dma_addr, int entries)
718{
719 sge->addr = cpu_to_le64(dma_addr);
720 if (entries < SGES_PER_PAGE) {
721 sge->length = cpu_to_le32(entries * sizeof(*sge));
722 sge->type = NVME_SGL_FMT_LAST_SEG_DESC << 4;
723 } else {
724 sge->length = cpu_to_le32(PAGE_SIZE);
725 sge->type = NVME_SGL_FMT_SEG_DESC << 4;
726 }
727}
728
729static blk_status_t nvme_pci_setup_sgls(struct nvme_dev *dev,
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100730 struct request *req, struct nvme_rw_command *cmd, int entries)
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700731{
732 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700733 struct dma_pool *pool;
734 struct nvme_sgl_desc *sg_list;
735 struct scatterlist *sg = iod->sg;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700736 dma_addr_t sgl_dma;
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100737 int i = 0;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700738
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700739 /* setting the transfer type as SGL */
740 cmd->flags = NVME_CMD_SGL_METABUF;
741
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100742 if (entries == 1) {
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700743 nvme_pci_sgl_set_data(&cmd->dptr.sgl, sg);
744 return BLK_STS_OK;
745 }
746
747 if (entries <= (256 / sizeof(struct nvme_sgl_desc))) {
748 pool = dev->prp_small_pool;
749 iod->npages = 0;
750 } else {
751 pool = dev->prp_page_pool;
752 iod->npages = 1;
753 }
754
755 sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
756 if (!sg_list) {
757 iod->npages = -1;
758 return BLK_STS_RESOURCE;
759 }
760
761 nvme_pci_iod_list(req)[0] = sg_list;
762 iod->first_dma = sgl_dma;
763
764 nvme_pci_sgl_set_seg(&cmd->dptr.sgl, sgl_dma, entries);
765
766 do {
767 if (i == SGES_PER_PAGE) {
768 struct nvme_sgl_desc *old_sg_desc = sg_list;
769 struct nvme_sgl_desc *link = &old_sg_desc[i - 1];
770
771 sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
772 if (!sg_list)
773 return BLK_STS_RESOURCE;
774
775 i = 0;
776 nvme_pci_iod_list(req)[iod->npages++] = sg_list;
777 sg_list[i++] = *link;
778 nvme_pci_sgl_set_seg(link, sgl_dma, entries);
779 }
780
781 nvme_pci_sgl_set_data(&sg_list[i++], sg);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700782 sg = sg_next(sg);
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100783 } while (--entries > 0);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700784
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700785 return BLK_STS_OK;
786}
787
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200788static blk_status_t nvme_map_data(struct nvme_dev *dev, struct request *req,
Christoph Hellwigb131c612017-01-13 12:29:12 +0100789 struct nvme_command *cmnd)
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200790{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100791 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200792 struct request_queue *q = req->q;
793 enum dma_data_direction dma_dir = rq_data_dir(req) ?
794 DMA_TO_DEVICE : DMA_FROM_DEVICE;
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200795 blk_status_t ret = BLK_STS_IOERR;
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100796 int nr_mapped;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200797
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700798 sg_init_table(iod->sg, blk_rq_nr_phys_segments(req));
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200799 iod->nents = blk_rq_map_sg(q, req, iod->sg);
800 if (!iod->nents)
801 goto out;
802
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200803 ret = BLK_STS_RESOURCE;
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100804 nr_mapped = dma_map_sg_attrs(dev->dev, iod->sg, iod->nents, dma_dir,
805 DMA_ATTR_NO_WARN);
806 if (!nr_mapped)
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200807 goto out;
808
Minwoo Im955b1b52017-12-20 16:30:50 +0900809 if (iod->use_sgl)
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100810 ret = nvme_pci_setup_sgls(dev, req, &cmnd->rw, nr_mapped);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700811 else
812 ret = nvme_pci_setup_prps(dev, req, &cmnd->rw);
813
Keith Busch86eea282017-07-12 15:59:07 -0400814 if (ret != BLK_STS_OK)
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200815 goto out_unmap;
816
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200817 ret = BLK_STS_IOERR;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200818 if (blk_integrity_rq(req)) {
819 if (blk_rq_count_integrity_sg(q, req->bio) != 1)
820 goto out_unmap;
821
Christoph Hellwigbf684052015-10-26 17:12:51 +0900822 sg_init_table(&iod->meta_sg, 1);
823 if (blk_rq_map_integrity_sg(q, req->bio, &iod->meta_sg) != 1)
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200824 goto out_unmap;
825
Keith Buschb5d8af52017-08-29 17:46:02 -0400826 if (req_op(req) == REQ_OP_WRITE)
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200827 nvme_dif_remap(req, nvme_dif_prep);
828
Christoph Hellwigbf684052015-10-26 17:12:51 +0900829 if (!dma_map_sg(dev->dev, &iod->meta_sg, 1, dma_dir))
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200830 goto out_unmap;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200831 }
832
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200833 if (blk_integrity_rq(req))
Christoph Hellwigbf684052015-10-26 17:12:51 +0900834 cmnd->rw.metadata = cpu_to_le64(sg_dma_address(&iod->meta_sg));
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200835 return BLK_STS_OK;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200836
837out_unmap:
838 dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
839out:
840 return ret;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200841}
842
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100843static void nvme_unmap_data(struct nvme_dev *dev, struct request *req)
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100844{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100845 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100846 enum dma_data_direction dma_dir = rq_data_dir(req) ?
847 DMA_TO_DEVICE : DMA_FROM_DEVICE;
848
849 if (iod->nents) {
850 dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
851 if (blk_integrity_rq(req)) {
Keith Buschb5d8af52017-08-29 17:46:02 -0400852 if (req_op(req) == REQ_OP_READ)
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100853 nvme_dif_remap(req, nvme_dif_complete);
Christoph Hellwigbf684052015-10-26 17:12:51 +0900854 dma_unmap_sg(dev->dev, &iod->meta_sg, 1, dma_dir);
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100855 }
856 }
857
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700858 nvme_cleanup_cmd(req);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100859 nvme_free_iod(dev, req);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500860}
861
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700862/*
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200863 * NOTE: ns is NULL when called on the admin queue.
864 */
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200865static blk_status_t nvme_queue_rq(struct blk_mq_hw_ctx *hctx,
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700866 const struct blk_mq_queue_data *bd)
Keith Busch53562be2014-04-29 11:41:29 -0600867{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700868 struct nvme_ns *ns = hctx->queue->queuedata;
869 struct nvme_queue *nvmeq = hctx->driver_data;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200870 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700871 struct request *req = bd->rq;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200872 struct nvme_command cmnd;
Christoph Hellwigebe6d872017-06-12 18:36:32 +0200873 blk_status_t ret;
Keith Busche1e5e562015-02-19 13:39:03 -0700874
Jens Axboed1f06f42018-05-17 18:31:49 +0200875 /*
876 * We should not need to do this, but we're still using this to
877 * ensure we can drain requests on a dying queue.
878 */
879 if (unlikely(nvmeq->cq_vector < 0))
880 return BLK_STS_IOERR;
881
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700882 ret = nvme_setup_cmd(ns, req, &cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200883 if (ret)
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100884 return ret;
Keith Buschedd10d32014-04-03 16:45:23 -0600885
Christoph Hellwigb131c612017-01-13 12:29:12 +0100886 ret = nvme_init_iod(req, dev);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200887 if (ret)
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700888 goto out_free_cmd;
Keith Buschedd10d32014-04-03 16:45:23 -0600889
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200890 if (blk_rq_nr_phys_segments(req)) {
Christoph Hellwigb131c612017-01-13 12:29:12 +0100891 ret = nvme_map_data(dev, req, &cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200892 if (ret)
893 goto out_cleanup_iod;
894 }
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700895
Christoph Hellwigaae239e2015-11-26 12:59:50 +0100896 blk_mq_start_request(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200897
Jens Axboe1ab0cd62018-05-17 18:31:51 +0200898 spin_lock_irq(&nvmeq->sq_lock);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200899 __nvme_submit_cmd(nvmeq, &cmnd);
Jens Axboe1ab0cd62018-05-17 18:31:51 +0200900 spin_unlock_irq(&nvmeq->sq_lock);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200901 return BLK_STS_OK;
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700902out_cleanup_iod:
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100903 nvme_free_iod(dev, req);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700904out_free_cmd:
905 nvme_cleanup_cmd(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200906 return ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500907}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500908
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200909static void nvme_pci_complete_rq(struct request *req)
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100910{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100911 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100912
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200913 nvme_unmap_data(iod->nvmeq->dev, req);
914 nvme_complete_rq(req);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500915}
916
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100917/* We read the CQE phase first to check if the rest of the entry is valid */
Christoph Hellwig750dde42018-05-18 08:37:04 -0600918static inline bool nvme_cqe_pending(struct nvme_queue *nvmeq)
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100919{
Christoph Hellwig750dde42018-05-18 08:37:04 -0600920 return (le16_to_cpu(nvmeq->cqes[nvmeq->cq_head].status) & 1) ==
921 nvmeq->cq_phase;
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100922}
923
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300924static inline void nvme_ring_cq_doorbell(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500925{
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300926 u16 head = nvmeq->cq_head;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500927
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300928 if (likely(nvmeq->cq_vector >= 0)) {
Helen Koikef9f38e32017-04-10 12:51:07 -0300929 if (nvme_dbbuf_update_and_check_event(head, nvmeq->dbbuf_cq_db,
930 nvmeq->dbbuf_cq_ei))
931 writel(head, nvmeq->q_db + nvmeq->dev->db_stride);
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300932 }
933}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500934
Jens Axboe5cb525c2018-05-17 18:31:50 +0200935static inline void nvme_handle_cqe(struct nvme_queue *nvmeq, u16 idx)
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300936{
Jens Axboe5cb525c2018-05-17 18:31:50 +0200937 volatile struct nvme_completion *cqe = &nvmeq->cqes[idx];
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300938 struct request *req;
939
940 if (unlikely(cqe->command_id >= nvmeq->q_depth)) {
941 dev_warn(nvmeq->dev->ctrl.device,
942 "invalid id %d completed on queue %d\n",
943 cqe->command_id, le16_to_cpu(cqe->sq_id));
944 return;
945 }
946
947 /*
948 * AEN requests are special as they don't time out and can
949 * survive any kind of queue freeze and often don't respond to
950 * aborts. We don't even bother to allocate a struct request
951 * for them but rather special case them here.
952 */
953 if (unlikely(nvmeq->qid == 0 &&
Keith Busch38dabe22017-11-07 15:13:10 -0700954 cqe->command_id >= NVME_AQ_BLK_MQ_DEPTH)) {
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300955 nvme_complete_async_event(&nvmeq->dev->ctrl,
956 cqe->status, &cqe->result);
957 return;
958 }
959
960 req = blk_mq_tag_to_rq(*nvmeq->tags, cqe->command_id);
961 nvme_end_request(req, cqe->status, cqe->result);
962}
963
Jens Axboe5cb525c2018-05-17 18:31:50 +0200964static void nvme_complete_cqes(struct nvme_queue *nvmeq, u16 start, u16 end)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500965{
Jens Axboe5cb525c2018-05-17 18:31:50 +0200966 while (start != end) {
967 nvme_handle_cqe(nvmeq, start);
968 if (++start == nvmeq->q_depth)
969 start = 0;
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300970 }
Jens Axboea0fa9642015-11-03 20:37:26 -0700971}
972
Jens Axboe5cb525c2018-05-17 18:31:50 +0200973static inline void nvme_update_cq_head(struct nvme_queue *nvmeq)
Jens Axboea0fa9642015-11-03 20:37:26 -0700974{
Jens Axboe5cb525c2018-05-17 18:31:50 +0200975 if (++nvmeq->cq_head == nvmeq->q_depth) {
976 nvmeq->cq_head = 0;
977 nvmeq->cq_phase = !nvmeq->cq_phase;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500978 }
Jens Axboe5cb525c2018-05-17 18:31:50 +0200979}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500980
Jens Axboe5cb525c2018-05-17 18:31:50 +0200981static inline bool nvme_process_cq(struct nvme_queue *nvmeq, u16 *start,
982 u16 *end, int tag)
983{
984 bool found = false;
985
986 *start = nvmeq->cq_head;
987 while (!found && nvme_cqe_pending(nvmeq)) {
988 if (nvmeq->cqes[nvmeq->cq_head].command_id == tag)
989 found = true;
990 nvme_update_cq_head(nvmeq);
991 }
992 *end = nvmeq->cq_head;
993
994 if (*start != *end)
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300995 nvme_ring_cq_doorbell(nvmeq);
Jens Axboe5cb525c2018-05-17 18:31:50 +0200996 return found;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500997}
998
999static irqreturn_t nvme_irq(int irq, void *data)
1000{
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001001 struct nvme_queue *nvmeq = data;
Jens Axboe5cb525c2018-05-17 18:31:50 +02001002 u16 start, end;
1003
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001004 spin_lock(&nvmeq->cq_lock);
Jens Axboe5cb525c2018-05-17 18:31:50 +02001005 nvme_process_cq(nvmeq, &start, &end, -1);
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001006 spin_unlock(&nvmeq->cq_lock);
Jens Axboe5cb525c2018-05-17 18:31:50 +02001007
1008 if (start == end)
1009 return IRQ_NONE;
1010 nvme_complete_cqes(nvmeq, start, end);
1011 return IRQ_HANDLED;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001012}
1013
1014static irqreturn_t nvme_irq_check(int irq, void *data)
1015{
1016 struct nvme_queue *nvmeq = data;
Christoph Hellwig750dde42018-05-18 08:37:04 -06001017 if (nvme_cqe_pending(nvmeq))
Marta Rybczynskad783e0b2016-03-22 16:02:06 +01001018 return IRQ_WAKE_THREAD;
1019 return IRQ_NONE;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001020}
1021
Keith Busch7776db12017-02-24 17:59:28 -05001022static int __nvme_poll(struct nvme_queue *nvmeq, unsigned int tag)
Jens Axboea0fa9642015-11-03 20:37:26 -07001023{
Jens Axboe5cb525c2018-05-17 18:31:50 +02001024 u16 start, end;
1025 bool found;
Jens Axboea0fa9642015-11-03 20:37:26 -07001026
Christoph Hellwig750dde42018-05-18 08:37:04 -06001027 if (!nvme_cqe_pending(nvmeq))
Sagi Grimberg442e19b2017-06-18 17:28:10 +03001028 return 0;
Jens Axboea0fa9642015-11-03 20:37:26 -07001029
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001030 spin_lock_irq(&nvmeq->cq_lock);
Jens Axboe5cb525c2018-05-17 18:31:50 +02001031 found = nvme_process_cq(nvmeq, &start, &end, tag);
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001032 spin_unlock_irq(&nvmeq->cq_lock);
Sagi Grimberg442e19b2017-06-18 17:28:10 +03001033
Jens Axboe5cb525c2018-05-17 18:31:50 +02001034 nvme_complete_cqes(nvmeq, start, end);
Sagi Grimberg442e19b2017-06-18 17:28:10 +03001035 return found;
Jens Axboea0fa9642015-11-03 20:37:26 -07001036}
1037
Keith Busch7776db12017-02-24 17:59:28 -05001038static int nvme_poll(struct blk_mq_hw_ctx *hctx, unsigned int tag)
1039{
1040 struct nvme_queue *nvmeq = hctx->driver_data;
1041
1042 return __nvme_poll(nvmeq, tag);
1043}
1044
Keith Buschad22c352017-11-07 15:13:12 -07001045static void nvme_pci_submit_async_event(struct nvme_ctrl *ctrl)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001046{
Christoph Hellwigf866fc422016-04-26 13:52:00 +02001047 struct nvme_dev *dev = to_nvme_dev(ctrl);
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001048 struct nvme_queue *nvmeq = &dev->queues[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001049 struct nvme_command c;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001050
1051 memset(&c, 0, sizeof(c));
1052 c.common.opcode = nvme_admin_async_event;
Keith Buschad22c352017-11-07 15:13:12 -07001053 c.common.command_id = NVME_AQ_BLK_MQ_DEPTH;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001054
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001055 spin_lock_irq(&nvmeq->sq_lock);
Christoph Hellwigf866fc422016-04-26 13:52:00 +02001056 __nvme_submit_cmd(nvmeq, &c);
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001057 spin_unlock_irq(&nvmeq->sq_lock);
Keith Busch4d115422013-12-10 13:10:40 -07001058}
1059
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001060static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id)
1061{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001062 struct nvme_command c;
1063
1064 memset(&c, 0, sizeof(c));
1065 c.delete_queue.opcode = opcode;
1066 c.delete_queue.qid = cpu_to_le16(id);
1067
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001068 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001069}
1070
1071static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid,
1072 struct nvme_queue *nvmeq)
1073{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001074 struct nvme_command c;
1075 int flags = NVME_QUEUE_PHYS_CONTIG | NVME_CQ_IRQ_ENABLED;
1076
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001077 /*
Minwoo Im16772ae2017-10-18 22:56:09 +09001078 * Note: we (ab)use the fact that the prp fields survive if no data
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001079 * is attached to the request.
1080 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001081 memset(&c, 0, sizeof(c));
1082 c.create_cq.opcode = nvme_admin_create_cq;
1083 c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr);
1084 c.create_cq.cqid = cpu_to_le16(qid);
1085 c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1086 c.create_cq.cq_flags = cpu_to_le16(flags);
1087 c.create_cq.irq_vector = cpu_to_le16(nvmeq->cq_vector);
1088
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001089 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001090}
1091
1092static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid,
1093 struct nvme_queue *nvmeq)
1094{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001095 struct nvme_command c;
Keith Busch81c1cd92017-04-04 18:18:12 -04001096 int flags = NVME_QUEUE_PHYS_CONTIG;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001097
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001098 /*
Minwoo Im16772ae2017-10-18 22:56:09 +09001099 * Note: we (ab)use the fact that the prp fields survive if no data
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001100 * is attached to the request.
1101 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001102 memset(&c, 0, sizeof(c));
1103 c.create_sq.opcode = nvme_admin_create_sq;
1104 c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr);
1105 c.create_sq.sqid = cpu_to_le16(qid);
1106 c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1107 c.create_sq.sq_flags = cpu_to_le16(flags);
1108 c.create_sq.cqid = cpu_to_le16(qid);
1109
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001110 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001111}
1112
1113static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid)
1114{
1115 return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid);
1116}
1117
1118static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid)
1119{
1120 return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid);
1121}
1122
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02001123static void abort_endio(struct request *req, blk_status_t error)
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -04001124{
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001125 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1126 struct nvme_queue *nvmeq = iod->nvmeq;
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -04001127
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001128 dev_warn(nvmeq->dev->ctrl.device,
1129 "Abort status: 0x%x", nvme_req(req)->status);
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001130 atomic_inc(&nvmeq->dev->ctrl.abort_limit);
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001131 blk_mq_free_request(req);
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001132}
1133
Keith Buschb2a0eb12017-06-07 20:32:50 +02001134static bool nvme_should_reset(struct nvme_dev *dev, u32 csts)
1135{
1136
1137 /* If true, indicates loss of adapter communication, possibly by a
1138 * NVMe Subsystem reset.
1139 */
1140 bool nssro = dev->subsystem && (csts & NVME_CSTS_NSSRO);
1141
Jianchao Wangad700622018-01-22 22:03:16 +08001142 /* If there is a reset/reinit ongoing, we shouldn't reset again. */
1143 switch (dev->ctrl.state) {
1144 case NVME_CTRL_RESETTING:
Max Gurtovoyad6a0a52018-01-31 18:31:24 +02001145 case NVME_CTRL_CONNECTING:
Keith Buschb2a0eb12017-06-07 20:32:50 +02001146 return false;
Jianchao Wangad700622018-01-22 22:03:16 +08001147 default:
1148 break;
1149 }
Keith Buschb2a0eb12017-06-07 20:32:50 +02001150
1151 /* We shouldn't reset unless the controller is on fatal error state
1152 * _or_ if we lost the communication with it.
1153 */
1154 if (!(csts & NVME_CSTS_CFS) && !nssro)
1155 return false;
1156
Keith Buschb2a0eb12017-06-07 20:32:50 +02001157 return true;
1158}
1159
1160static void nvme_warn_reset(struct nvme_dev *dev, u32 csts)
1161{
1162 /* Read a config register to help see what died. */
1163 u16 pci_status;
1164 int result;
1165
1166 result = pci_read_config_word(to_pci_dev(dev->dev), PCI_STATUS,
1167 &pci_status);
1168 if (result == PCIBIOS_SUCCESSFUL)
1169 dev_warn(dev->ctrl.device,
1170 "controller is down; will reset: CSTS=0x%x, PCI_STATUS=0x%hx\n",
1171 csts, pci_status);
1172 else
1173 dev_warn(dev->ctrl.device,
1174 "controller is down; will reset: CSTS=0x%x, PCI_STATUS read failed (%d)\n",
1175 csts, result);
1176}
1177
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001178static enum blk_eh_timer_return nvme_timeout(struct request *req, bool reserved)
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001179{
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001180 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1181 struct nvme_queue *nvmeq = iod->nvmeq;
Keith Buschc30341d2013-12-10 13:10:38 -07001182 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001183 struct request *abort_req;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001184 struct nvme_command cmd;
Keith Buschb2a0eb12017-06-07 20:32:50 +02001185 u32 csts = readl(dev->bar + NVME_REG_CSTS);
1186
Wen Xiong651438b2018-02-15 14:05:10 -06001187 /* If PCI error recovery process is happening, we cannot reset or
1188 * the recovery mechanism will surely fail.
1189 */
1190 mb();
1191 if (pci_channel_offline(to_pci_dev(dev->dev)))
1192 return BLK_EH_RESET_TIMER;
1193
Keith Buschb2a0eb12017-06-07 20:32:50 +02001194 /*
1195 * Reset immediately if the controller is failed
1196 */
1197 if (nvme_should_reset(dev, csts)) {
1198 nvme_warn_reset(dev, csts);
1199 nvme_dev_disable(dev, false);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02001200 nvme_reset_ctrl(&dev->ctrl);
Keith Buschb2a0eb12017-06-07 20:32:50 +02001201 return BLK_EH_HANDLED;
1202 }
Keith Buschc30341d2013-12-10 13:10:38 -07001203
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001204 /*
Keith Busch7776db12017-02-24 17:59:28 -05001205 * Did we miss an interrupt?
1206 */
1207 if (__nvme_poll(nvmeq, req->tag)) {
1208 dev_warn(dev->ctrl.device,
1209 "I/O %d QID %d timeout, completion polled\n",
1210 req->tag, nvmeq->qid);
1211 return BLK_EH_HANDLED;
1212 }
1213
1214 /*
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001215 * Shutdown immediately if controller times out while starting. The
1216 * reset work will see the pci device disabled when it gets the forced
1217 * cancellation error. All outstanding requests are completed on
1218 * shutdown, so we return BLK_EH_HANDLED.
1219 */
Keith Busch42441402018-02-08 08:55:34 -07001220 switch (dev->ctrl.state) {
1221 case NVME_CTRL_CONNECTING:
1222 case NVME_CTRL_RESETTING:
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001223 dev_warn(dev->ctrl.device,
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001224 "I/O %d QID %d timeout, disable controller\n",
1225 req->tag, nvmeq->qid);
Keith Buscha5cdb682016-01-12 14:41:18 -07001226 nvme_dev_disable(dev, false);
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001227 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001228 return BLK_EH_HANDLED;
Keith Busch42441402018-02-08 08:55:34 -07001229 default:
1230 break;
Keith Buschc30341d2013-12-10 13:10:38 -07001231 }
1232
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001233 /*
1234 * Shutdown the controller immediately and schedule a reset if the
1235 * command was already aborted once before and still hasn't been
1236 * returned to the driver, or if this is the admin queue.
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001237 */
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001238 if (!nvmeq->qid || iod->aborted) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001239 dev_warn(dev->ctrl.device,
Keith Busche1569a12015-11-26 12:11:07 +01001240 "I/O %d QID %d timeout, reset controller\n",
1241 req->tag, nvmeq->qid);
Keith Buscha5cdb682016-01-12 14:41:18 -07001242 nvme_dev_disable(dev, false);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02001243 nvme_reset_ctrl(&dev->ctrl);
Keith Buschc30341d2013-12-10 13:10:38 -07001244
Keith Busche1569a12015-11-26 12:11:07 +01001245 /*
1246 * Mark the request as handled, since the inline shutdown
1247 * forces all outstanding requests to complete.
1248 */
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001249 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Keith Busche1569a12015-11-26 12:11:07 +01001250 return BLK_EH_HANDLED;
Keith Buschc30341d2013-12-10 13:10:38 -07001251 }
Keith Buschc30341d2013-12-10 13:10:38 -07001252
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001253 if (atomic_dec_return(&dev->ctrl.abort_limit) < 0) {
1254 atomic_inc(&dev->ctrl.abort_limit);
1255 return BLK_EH_RESET_TIMER;
1256 }
Keith Busch7bf7d772017-01-24 18:07:00 -05001257 iod->aborted = 1;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001258
Keith Buschc30341d2013-12-10 13:10:38 -07001259 memset(&cmd, 0, sizeof(cmd));
1260 cmd.abort.opcode = nvme_admin_abort_cmd;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001261 cmd.abort.cid = req->tag;
Keith Buschc30341d2013-12-10 13:10:38 -07001262 cmd.abort.sqid = cpu_to_le16(nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001263
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001264 dev_warn(nvmeq->dev->ctrl.device,
1265 "I/O %d QID %d timeout, aborting\n",
1266 req->tag, nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001267
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001268 abort_req = nvme_alloc_request(dev->ctrl.admin_q, &cmd,
Christoph Hellwigeb71f432016-06-13 16:45:23 +02001269 BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001270 if (IS_ERR(abort_req)) {
1271 atomic_inc(&dev->ctrl.abort_limit);
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001272 return BLK_EH_RESET_TIMER;
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001273 }
Keith Buschc30341d2013-12-10 13:10:38 -07001274
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001275 abort_req->timeout = ADMIN_TIMEOUT;
1276 abort_req->end_io_data = NULL;
1277 blk_execute_rq_nowait(abort_req->q, NULL, abort_req, 0, abort_endio);
Keith Busch07836e62015-02-19 10:34:48 -07001278
Keith Busch7a509a62015-01-07 18:55:53 -07001279 /*
1280 * The aborted req will be completed on receiving the abort req.
1281 * We enable the timer again. If hit twice, it'll cause a device reset,
1282 * as the device then is in a faulty state.
1283 */
Keith Busch07836e62015-02-19 10:34:48 -07001284 return BLK_EH_RESET_TIMER;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001285}
1286
Keith Buschf435c282014-07-07 09:14:42 -06001287static void nvme_free_queue(struct nvme_queue *nvmeq)
Matthew Wilcox9e866772012-08-03 13:55:56 -04001288{
1289 dma_free_coherent(nvmeq->q_dmadev, CQ_SIZE(nvmeq->q_depth),
1290 (void *)nvmeq->cqes, nvmeq->cq_dma_addr);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001291 if (nvmeq->sq_cmds)
1292 dma_free_coherent(nvmeq->q_dmadev, SQ_SIZE(nvmeq->q_depth),
Matthew Wilcox9e866772012-08-03 13:55:56 -04001293 nvmeq->sq_cmds, nvmeq->sq_dma_addr);
Matthew Wilcox9e866772012-08-03 13:55:56 -04001294}
1295
Keith Buscha1a5ef92013-12-16 13:50:00 -05001296static void nvme_free_queues(struct nvme_dev *dev, int lowest)
Keith Busch22404272013-07-15 15:02:20 -06001297{
1298 int i;
1299
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001300 for (i = dev->ctrl.queue_count - 1; i >= lowest; i--) {
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001301 dev->ctrl.queue_count--;
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001302 nvme_free_queue(&dev->queues[i]);
kaoudis121c7ad2015-01-14 21:01:58 -07001303 }
Keith Busch22404272013-07-15 15:02:20 -06001304}
1305
Keith Busch4d115422013-12-10 13:10:40 -07001306/**
1307 * nvme_suspend_queue - put queue into suspended state
1308 * @nvmeq - queue to suspend
Keith Busch4d115422013-12-10 13:10:40 -07001309 */
1310static int nvme_suspend_queue(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001311{
Keith Busch2b25d982014-12-22 12:59:04 -07001312 int vector;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001313
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001314 spin_lock_irq(&nvmeq->cq_lock);
Keith Busch2b25d982014-12-22 12:59:04 -07001315 if (nvmeq->cq_vector == -1) {
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001316 spin_unlock_irq(&nvmeq->cq_lock);
Keith Busch2b25d982014-12-22 12:59:04 -07001317 return 1;
1318 }
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001319 vector = nvmeq->cq_vector;
Keith Busch42f61422014-03-24 10:46:25 -06001320 nvmeq->dev->online_queues--;
Keith Busch2b25d982014-12-22 12:59:04 -07001321 nvmeq->cq_vector = -1;
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001322 spin_unlock_irq(&nvmeq->cq_lock);
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001323
Jens Axboed1f06f42018-05-17 18:31:49 +02001324 /*
1325 * Ensure that nvme_queue_rq() sees it ->cq_vector == -1 without
1326 * having to grab the lock.
1327 */
1328 mb();
1329
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001330 if (!nvmeq->qid && nvmeq->dev->ctrl.admin_q)
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001331 blk_mq_quiesce_queue(nvmeq->dev->ctrl.admin_q);
Keith Busch6df3dbc2015-03-26 13:49:33 -06001332
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001333 pci_free_irq(to_pci_dev(nvmeq->dev->dev), vector, nvmeq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001334
Keith Busch4d115422013-12-10 13:10:40 -07001335 return 0;
1336}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001337
Keith Buscha5cdb682016-01-12 14:41:18 -07001338static void nvme_disable_admin_queue(struct nvme_dev *dev, bool shutdown)
Keith Busch4d115422013-12-10 13:10:40 -07001339{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001340 struct nvme_queue *nvmeq = &dev->queues[0];
Jens Axboe5cb525c2018-05-17 18:31:50 +02001341 u16 start, end;
Keith Busch4d115422013-12-10 13:10:40 -07001342
Keith Buscha5cdb682016-01-12 14:41:18 -07001343 if (shutdown)
1344 nvme_shutdown_ctrl(&dev->ctrl);
1345 else
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001346 nvme_disable_ctrl(&dev->ctrl, dev->ctrl.cap);
Keith Busch07836e62015-02-19 10:34:48 -07001347
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001348 spin_lock_irq(&nvmeq->cq_lock);
Jens Axboe5cb525c2018-05-17 18:31:50 +02001349 nvme_process_cq(nvmeq, &start, &end, -1);
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001350 spin_unlock_irq(&nvmeq->cq_lock);
Jens Axboe5cb525c2018-05-17 18:31:50 +02001351
1352 nvme_complete_cqes(nvmeq, start, end);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001353}
1354
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001355static int nvme_cmb_qdepth(struct nvme_dev *dev, int nr_io_queues,
1356 int entry_size)
1357{
1358 int q_depth = dev->q_depth;
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001359 unsigned q_size_aligned = roundup(q_depth * entry_size,
1360 dev->ctrl.page_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001361
1362 if (q_size_aligned * nr_io_queues > dev->cmb_size) {
Jon Derrickc45f5c92015-07-21 15:08:13 -06001363 u64 mem_per_q = div_u64(dev->cmb_size, nr_io_queues);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001364 mem_per_q = round_down(mem_per_q, dev->ctrl.page_size);
Jon Derrickc45f5c92015-07-21 15:08:13 -06001365 q_depth = div_u64(mem_per_q, entry_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001366
1367 /*
1368 * Ensure the reduced q_depth is above some threshold where it
1369 * would be better to map queues in system memory with the
1370 * original depth
1371 */
1372 if (q_depth < 64)
1373 return -ENOMEM;
1374 }
1375
1376 return q_depth;
1377}
1378
1379static int nvme_alloc_sq_cmds(struct nvme_dev *dev, struct nvme_queue *nvmeq,
1380 int qid, int depth)
1381{
Keith Busch815c6702018-02-13 05:44:44 -07001382 /* CMB SQEs will be mapped before creation */
1383 if (qid && dev->cmb && use_cmb_sqes && (dev->cmbsz & NVME_CMBSZ_SQS))
1384 return 0;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001385
Keith Busch815c6702018-02-13 05:44:44 -07001386 nvmeq->sq_cmds = dma_alloc_coherent(dev->dev, SQ_SIZE(depth),
1387 &nvmeq->sq_dma_addr, GFP_KERNEL);
1388 if (!nvmeq->sq_cmds)
1389 return -ENOMEM;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001390 return 0;
1391}
1392
Keith Buscha6ff7262018-04-12 09:16:09 -06001393static int nvme_alloc_queue(struct nvme_dev *dev, int qid, int depth)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001394{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001395 struct nvme_queue *nvmeq = &dev->queues[qid];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001396
Keith Busch62314e42018-01-23 09:16:19 -07001397 if (dev->ctrl.queue_count > qid)
1398 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001399
Christoph Hellwige75ec752015-05-22 11:12:39 +02001400 nvmeq->cqes = dma_zalloc_coherent(dev->dev, CQ_SIZE(depth),
Joe Perches4d51abf2014-06-15 13:37:33 -07001401 &nvmeq->cq_dma_addr, GFP_KERNEL);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001402 if (!nvmeq->cqes)
1403 goto free_nvmeq;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001404
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001405 if (nvme_alloc_sq_cmds(dev, nvmeq, qid, depth))
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001406 goto free_cqdma;
1407
Christoph Hellwige75ec752015-05-22 11:12:39 +02001408 nvmeq->q_dmadev = dev->dev;
Matthew Wilcox091b6092011-02-10 09:56:01 -05001409 nvmeq->dev = dev;
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001410 spin_lock_init(&nvmeq->sq_lock);
1411 spin_lock_init(&nvmeq->cq_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001412 nvmeq->cq_head = 0;
Matthew Wilcox82123462011-01-20 13:24:06 -05001413 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001414 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001415 nvmeq->q_depth = depth;
Keith Buschc30341d2013-12-10 13:10:38 -07001416 nvmeq->qid = qid;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001417 nvmeq->cq_vector = -1;
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001418 dev->ctrl.queue_count++;
Jon Derrick36a7e992015-05-27 12:26:23 -06001419
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001420 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001421
1422 free_cqdma:
Christoph Hellwige75ec752015-05-22 11:12:39 +02001423 dma_free_coherent(dev->dev, CQ_SIZE(depth), (void *)nvmeq->cqes,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001424 nvmeq->cq_dma_addr);
1425 free_nvmeq:
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001426 return -ENOMEM;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001427}
1428
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001429static int queue_request_irq(struct nvme_queue *nvmeq)
Matthew Wilcox30010822011-01-20 09:10:15 -05001430{
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001431 struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
1432 int nr = nvmeq->dev->ctrl.instance;
1433
1434 if (use_threaded_interrupts) {
1435 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq_check,
1436 nvme_irq, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1437 } else {
1438 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq,
1439 NULL, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1440 }
Matthew Wilcox30010822011-01-20 09:10:15 -05001441}
1442
Keith Busch22404272013-07-15 15:02:20 -06001443static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001444{
Keith Busch22404272013-07-15 15:02:20 -06001445 struct nvme_dev *dev = nvmeq->dev;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001446
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001447 spin_lock_irq(&nvmeq->cq_lock);
Keith Busch22404272013-07-15 15:02:20 -06001448 nvmeq->sq_tail = 0;
1449 nvmeq->cq_head = 0;
1450 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001451 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Keith Busch22404272013-07-15 15:02:20 -06001452 memset((void *)nvmeq->cqes, 0, CQ_SIZE(nvmeq->q_depth));
Helen Koikef9f38e32017-04-10 12:51:07 -03001453 nvme_dbbuf_init(dev, nvmeq, qid);
Keith Busch42f61422014-03-24 10:46:25 -06001454 dev->online_queues++;
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001455 spin_unlock_irq(&nvmeq->cq_lock);
Keith Busch22404272013-07-15 15:02:20 -06001456}
1457
1458static int nvme_create_queue(struct nvme_queue *nvmeq, int qid)
1459{
1460 struct nvme_dev *dev = nvmeq->dev;
1461 int result;
Matthew Wilcox3f85d502011-02-01 08:39:04 -05001462
Keith Busch815c6702018-02-13 05:44:44 -07001463 if (dev->cmb && use_cmb_sqes && (dev->cmbsz & NVME_CMBSZ_SQS)) {
1464 unsigned offset = (qid - 1) * roundup(SQ_SIZE(nvmeq->q_depth),
1465 dev->ctrl.page_size);
1466 nvmeq->sq_dma_addr = dev->cmb_bus_addr + offset;
1467 nvmeq->sq_cmds_io = dev->cmb + offset;
1468 }
1469
Keith Busch22b55602018-04-12 09:16:10 -06001470 /*
1471 * A queue's vector matches the queue identifier unless the controller
1472 * has only one vector available.
1473 */
1474 nvmeq->cq_vector = dev->num_vecs == 1 ? 0 : qid;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001475 result = adapter_alloc_cq(dev, qid, nvmeq);
1476 if (result < 0)
Jianchao Wangf25a2df2018-02-15 19:13:41 +08001477 goto release_vector;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001478
1479 result = adapter_alloc_sq(dev, qid, nvmeq);
1480 if (result < 0)
1481 goto release_cq;
1482
Keith Busch161b8be2017-09-14 13:54:39 -04001483 nvme_init_queue(nvmeq, qid);
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001484 result = queue_request_irq(nvmeq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001485 if (result < 0)
1486 goto release_sq;
1487
Keith Busch22404272013-07-15 15:02:20 -06001488 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001489
1490 release_sq:
Jianchao Wangf25a2df2018-02-15 19:13:41 +08001491 dev->online_queues--;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001492 adapter_delete_sq(dev, qid);
1493 release_cq:
1494 adapter_delete_cq(dev, qid);
Jianchao Wangf25a2df2018-02-15 19:13:41 +08001495 release_vector:
1496 nvmeq->cq_vector = -1;
Keith Busch22404272013-07-15 15:02:20 -06001497 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001498}
1499
Eric Biggersf363b082017-03-30 13:39:16 -07001500static const struct blk_mq_ops nvme_mq_admin_ops = {
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001501 .queue_rq = nvme_queue_rq,
Christoph Hellwig77f02a72017-03-30 13:41:32 +02001502 .complete = nvme_pci_complete_rq,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001503 .init_hctx = nvme_admin_init_hctx,
Keith Busch4af0e212015-06-08 10:08:13 -06001504 .exit_hctx = nvme_admin_exit_hctx,
Christoph Hellwig03508152017-06-13 09:15:18 +02001505 .init_request = nvme_init_request,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001506 .timeout = nvme_timeout,
1507};
1508
Eric Biggersf363b082017-03-30 13:39:16 -07001509static const struct blk_mq_ops nvme_mq_ops = {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001510 .queue_rq = nvme_queue_rq,
Christoph Hellwig77f02a72017-03-30 13:41:32 +02001511 .complete = nvme_pci_complete_rq,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001512 .init_hctx = nvme_init_hctx,
1513 .init_request = nvme_init_request,
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001514 .map_queues = nvme_pci_map_queues,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001515 .timeout = nvme_timeout,
Jens Axboea0fa9642015-11-03 20:37:26 -07001516 .poll = nvme_poll,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001517};
1518
Keith Buschea191d22015-01-07 18:55:49 -07001519static void nvme_dev_remove_admin(struct nvme_dev *dev)
1520{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001521 if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q)) {
Keith Busch69d9a992016-02-24 09:15:56 -07001522 /*
1523 * If the controller was reset during removal, it's possible
1524 * user requests may be waiting on a stopped queue. Start the
1525 * queue to flush these to completion.
1526 */
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001527 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001528 blk_cleanup_queue(dev->ctrl.admin_q);
Keith Buschea191d22015-01-07 18:55:49 -07001529 blk_mq_free_tag_set(&dev->admin_tagset);
1530 }
1531}
1532
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001533static int nvme_alloc_admin_tags(struct nvme_dev *dev)
1534{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001535 if (!dev->ctrl.admin_q) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001536 dev->admin_tagset.ops = &nvme_mq_admin_ops;
1537 dev->admin_tagset.nr_hw_queues = 1;
Keith Busche3e9d502016-01-04 09:10:55 -07001538
Keith Busch38dabe22017-11-07 15:13:10 -07001539 dev->admin_tagset.queue_depth = NVME_AQ_MQ_TAG_DEPTH;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001540 dev->admin_tagset.timeout = ADMIN_TIMEOUT;
Christoph Hellwige75ec752015-05-22 11:12:39 +02001541 dev->admin_tagset.numa_node = dev_to_node(dev->dev);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -07001542 dev->admin_tagset.cmd_size = nvme_pci_cmd_size(dev, false);
Jens Axboed3484992017-01-13 14:43:58 -07001543 dev->admin_tagset.flags = BLK_MQ_F_NO_SCHED;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001544 dev->admin_tagset.driver_data = dev;
1545
1546 if (blk_mq_alloc_tag_set(&dev->admin_tagset))
1547 return -ENOMEM;
Sagi Grimberg34b6c232017-07-10 09:22:29 +03001548 dev->ctrl.admin_tagset = &dev->admin_tagset;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001549
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001550 dev->ctrl.admin_q = blk_mq_init_queue(&dev->admin_tagset);
1551 if (IS_ERR(dev->ctrl.admin_q)) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001552 blk_mq_free_tag_set(&dev->admin_tagset);
1553 return -ENOMEM;
1554 }
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001555 if (!blk_get_queue(dev->ctrl.admin_q)) {
Keith Buschea191d22015-01-07 18:55:49 -07001556 nvme_dev_remove_admin(dev);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001557 dev->ctrl.admin_q = NULL;
Keith Buschea191d22015-01-07 18:55:49 -07001558 return -ENODEV;
1559 }
Keith Busch0fb59cb2015-01-07 18:55:50 -07001560 } else
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001561 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001562
1563 return 0;
1564}
1565
Xu Yu97f6ef62017-05-24 16:39:55 +08001566static unsigned long db_bar_size(struct nvme_dev *dev, unsigned nr_io_queues)
1567{
1568 return NVME_REG_DBS + ((nr_io_queues + 1) * 8 * dev->db_stride);
1569}
1570
1571static int nvme_remap_bar(struct nvme_dev *dev, unsigned long size)
1572{
1573 struct pci_dev *pdev = to_pci_dev(dev->dev);
1574
1575 if (size <= dev->bar_mapped_size)
1576 return 0;
1577 if (size > pci_resource_len(pdev, 0))
1578 return -ENOMEM;
1579 if (dev->bar)
1580 iounmap(dev->bar);
1581 dev->bar = ioremap(pci_resource_start(pdev, 0), size);
1582 if (!dev->bar) {
1583 dev->bar_mapped_size = 0;
1584 return -ENOMEM;
1585 }
1586 dev->bar_mapped_size = size;
1587 dev->dbs = dev->bar + NVME_REG_DBS;
1588
1589 return 0;
1590}
1591
Sagi Grimberg01ad0992017-05-01 00:27:17 +03001592static int nvme_pci_configure_admin_queue(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001593{
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001594 int result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001595 u32 aqa;
1596 struct nvme_queue *nvmeq;
Keith Busch1d090622014-06-23 11:34:01 -06001597
Xu Yu97f6ef62017-05-24 16:39:55 +08001598 result = nvme_remap_bar(dev, db_bar_size(dev, 0));
1599 if (result < 0)
1600 return result;
1601
Gabriel Krisman Bertazi8ef20742016-10-19 09:51:05 -06001602 dev->subsystem = readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 1, 0) ?
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001603 NVME_CAP_NSSRC(dev->ctrl.cap) : 0;
Keith Buschdfbac8c2015-08-10 15:20:40 -06001604
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001605 if (dev->subsystem &&
1606 (readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_NSSRO))
1607 writel(NVME_CSTS_NSSRO, dev->bar + NVME_REG_CSTS);
Keith Buschdfbac8c2015-08-10 15:20:40 -06001608
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001609 result = nvme_disable_ctrl(&dev->ctrl, dev->ctrl.cap);
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001610 if (result < 0)
1611 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001612
Keith Buscha6ff7262018-04-12 09:16:09 -06001613 result = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH);
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001614 if (result)
1615 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001616
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001617 nvmeq = &dev->queues[0];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001618 aqa = nvmeq->q_depth - 1;
1619 aqa |= aqa << 16;
1620
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001621 writel(aqa, dev->bar + NVME_REG_AQA);
1622 lo_hi_writeq(nvmeq->sq_dma_addr, dev->bar + NVME_REG_ASQ);
1623 lo_hi_writeq(nvmeq->cq_dma_addr, dev->bar + NVME_REG_ACQ);
Keith Busch1d090622014-06-23 11:34:01 -06001624
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001625 result = nvme_enable_ctrl(&dev->ctrl, dev->ctrl.cap);
Keith Busch025c5572013-05-01 13:07:51 -06001626 if (result)
Keith Buschd4875622016-11-15 15:56:26 -05001627 return result;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001628
Keith Busch2b25d982014-12-22 12:59:04 -07001629 nvmeq->cq_vector = 0;
Keith Busch161b8be2017-09-14 13:54:39 -04001630 nvme_init_queue(nvmeq, 0);
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001631 result = queue_request_irq(nvmeq);
Jon Derrick758dd7f2015-06-30 11:22:52 -06001632 if (result) {
1633 nvmeq->cq_vector = -1;
Keith Buschd4875622016-11-15 15:56:26 -05001634 return result;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001635 }
Keith Busch025c5572013-05-01 13:07:51 -06001636
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001637 return result;
1638}
1639
Christoph Hellwig749941f2015-11-26 11:46:39 +01001640static int nvme_create_io_queues(struct nvme_dev *dev)
Keith Busch42f61422014-03-24 10:46:25 -06001641{
Keith Busch949928c2015-12-17 17:08:15 -07001642 unsigned i, max;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001643 int ret = 0;
Keith Busch42f61422014-03-24 10:46:25 -06001644
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001645 for (i = dev->ctrl.queue_count; i <= dev->max_qid; i++) {
Keith Buscha6ff7262018-04-12 09:16:09 -06001646 if (nvme_alloc_queue(dev, i, dev->q_depth)) {
Christoph Hellwig749941f2015-11-26 11:46:39 +01001647 ret = -ENOMEM;
Keith Busch42f61422014-03-24 10:46:25 -06001648 break;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001649 }
1650 }
Keith Busch42f61422014-03-24 10:46:25 -06001651
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001652 max = min(dev->max_qid, dev->ctrl.queue_count - 1);
Keith Busch949928c2015-12-17 17:08:15 -07001653 for (i = dev->online_queues; i <= max; i++) {
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001654 ret = nvme_create_queue(&dev->queues[i], i);
Keith Buschd4875622016-11-15 15:56:26 -05001655 if (ret)
Keith Busch42f61422014-03-24 10:46:25 -06001656 break;
Matthew Wilcox27e81662014-04-11 11:58:45 -04001657 }
Christoph Hellwig749941f2015-11-26 11:46:39 +01001658
1659 /*
1660 * Ignore failing Create SQ/CQ commands, we can continue with less
Minwoo Im8adb8c12018-01-14 16:14:27 +09001661 * than the desired amount of queues, and even a controller without
1662 * I/O queues can still be used to issue admin commands. This might
Christoph Hellwig749941f2015-11-26 11:46:39 +01001663 * be useful to upgrade a buggy firmware for example.
1664 */
1665 return ret >= 0 ? 0 : ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001666}
1667
Stephen Bates202021c2016-10-05 20:01:12 -06001668static ssize_t nvme_cmb_show(struct device *dev,
1669 struct device_attribute *attr,
1670 char *buf)
1671{
1672 struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));
1673
Stephen Batesc9658092016-12-16 11:54:50 -07001674 return scnprintf(buf, PAGE_SIZE, "cmbloc : x%08x\ncmbsz : x%08x\n",
Stephen Bates202021c2016-10-05 20:01:12 -06001675 ndev->cmbloc, ndev->cmbsz);
1676}
1677static DEVICE_ATTR(cmb, S_IRUGO, nvme_cmb_show, NULL);
1678
Christoph Hellwig88de4592017-12-20 14:50:00 +01001679static u64 nvme_cmb_size_unit(struct nvme_dev *dev)
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001680{
Christoph Hellwig88de4592017-12-20 14:50:00 +01001681 u8 szu = (dev->cmbsz >> NVME_CMBSZ_SZU_SHIFT) & NVME_CMBSZ_SZU_MASK;
1682
1683 return 1ULL << (12 + 4 * szu);
1684}
1685
1686static u32 nvme_cmb_size(struct nvme_dev *dev)
1687{
1688 return (dev->cmbsz >> NVME_CMBSZ_SZ_SHIFT) & NVME_CMBSZ_SZ_MASK;
1689}
1690
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001691static void nvme_map_cmb(struct nvme_dev *dev)
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001692{
Christoph Hellwig88de4592017-12-20 14:50:00 +01001693 u64 size, offset;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001694 resource_size_t bar_size;
1695 struct pci_dev *pdev = to_pci_dev(dev->dev);
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001696 int bar;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001697
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001698 dev->cmbsz = readl(dev->bar + NVME_REG_CMBSZ);
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001699 if (!dev->cmbsz)
1700 return;
Stephen Bates202021c2016-10-05 20:01:12 -06001701 dev->cmbloc = readl(dev->bar + NVME_REG_CMBLOC);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001702
Stephen Bates202021c2016-10-05 20:01:12 -06001703 if (!use_cmb_sqes)
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001704 return;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001705
Christoph Hellwig88de4592017-12-20 14:50:00 +01001706 size = nvme_cmb_size_unit(dev) * nvme_cmb_size(dev);
1707 offset = nvme_cmb_size_unit(dev) * NVME_CMB_OFST(dev->cmbloc);
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001708 bar = NVME_CMB_BIR(dev->cmbloc);
1709 bar_size = pci_resource_len(pdev, bar);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001710
1711 if (offset > bar_size)
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001712 return;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001713
1714 /*
1715 * Controllers may support a CMB size larger than their BAR,
1716 * for example, due to being behind a bridge. Reduce the CMB to
1717 * the reported size of the BAR
1718 */
1719 if (size > bar_size - offset)
1720 size = bar_size - offset;
1721
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001722 dev->cmb = ioremap_wc(pci_resource_start(pdev, bar) + offset, size);
1723 if (!dev->cmb)
1724 return;
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001725 dev->cmb_bus_addr = pci_bus_address(pdev, bar) + offset;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001726 dev->cmb_size = size;
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001727
1728 if (sysfs_add_file_to_group(&dev->ctrl.device->kobj,
1729 &dev_attr_cmb.attr, NULL))
1730 dev_warn(dev->ctrl.device,
1731 "failed to add sysfs attribute for CMB\n");
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001732}
1733
1734static inline void nvme_release_cmb(struct nvme_dev *dev)
1735{
1736 if (dev->cmb) {
1737 iounmap(dev->cmb);
1738 dev->cmb = NULL;
Max Gurtovoy1c78f772017-07-30 01:45:08 +03001739 sysfs_remove_file_from_group(&dev->ctrl.device->kobj,
1740 &dev_attr_cmb.attr, NULL);
1741 dev->cmbsz = 0;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001742 }
1743}
1744
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001745static int nvme_set_host_mem(struct nvme_dev *dev, u32 bits)
Keith Busch9d713c22013-07-15 15:02:24 -06001746{
Christoph Hellwig4033f352017-08-28 10:47:18 +02001747 u64 dma_addr = dev->host_mem_descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001748 struct nvme_command c;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001749 int ret;
1750
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001751 memset(&c, 0, sizeof(c));
1752 c.features.opcode = nvme_admin_set_features;
1753 c.features.fid = cpu_to_le32(NVME_FEAT_HOST_MEM_BUF);
1754 c.features.dword11 = cpu_to_le32(bits);
1755 c.features.dword12 = cpu_to_le32(dev->host_mem_size >>
1756 ilog2(dev->ctrl.page_size));
1757 c.features.dword13 = cpu_to_le32(lower_32_bits(dma_addr));
1758 c.features.dword14 = cpu_to_le32(upper_32_bits(dma_addr));
1759 c.features.dword15 = cpu_to_le32(dev->nr_host_mem_descs);
1760
1761 ret = nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
1762 if (ret) {
1763 dev_warn(dev->ctrl.device,
1764 "failed to set host mem (err %d, flags %#x).\n",
1765 ret, bits);
1766 }
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001767 return ret;
1768}
1769
1770static void nvme_free_host_mem(struct nvme_dev *dev)
1771{
1772 int i;
1773
1774 for (i = 0; i < dev->nr_host_mem_descs; i++) {
1775 struct nvme_host_mem_buf_desc *desc = &dev->host_mem_descs[i];
1776 size_t size = le32_to_cpu(desc->size) * dev->ctrl.page_size;
1777
1778 dma_free_coherent(dev->dev, size, dev->host_mem_desc_bufs[i],
1779 le64_to_cpu(desc->addr));
1780 }
1781
1782 kfree(dev->host_mem_desc_bufs);
1783 dev->host_mem_desc_bufs = NULL;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001784 dma_free_coherent(dev->dev,
1785 dev->nr_host_mem_descs * sizeof(*dev->host_mem_descs),
1786 dev->host_mem_descs, dev->host_mem_descs_dma);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001787 dev->host_mem_descs = NULL;
Minwoo Im7e5dd572017-11-25 03:03:00 +09001788 dev->nr_host_mem_descs = 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001789}
1790
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001791static int __nvme_alloc_host_mem(struct nvme_dev *dev, u64 preferred,
1792 u32 chunk_size)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001793{
1794 struct nvme_host_mem_buf_desc *descs;
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001795 u32 max_entries, len;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001796 dma_addr_t descs_dma;
Dan Carpenter2ee0e4e2017-07-06 12:26:52 +03001797 int i = 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001798 void **bufs;
Minwoo Im6fbcde62017-12-05 05:23:54 +09001799 u64 size, tmp;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001800
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001801 tmp = (preferred + chunk_size - 1);
1802 do_div(tmp, chunk_size);
1803 max_entries = tmp;
Christoph Hellwig044a9df2017-09-11 12:09:28 -04001804
1805 if (dev->ctrl.hmmaxd && dev->ctrl.hmmaxd < max_entries)
1806 max_entries = dev->ctrl.hmmaxd;
1807
Christoph Hellwig4033f352017-08-28 10:47:18 +02001808 descs = dma_zalloc_coherent(dev->dev, max_entries * sizeof(*descs),
1809 &descs_dma, GFP_KERNEL);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001810 if (!descs)
1811 goto out;
1812
1813 bufs = kcalloc(max_entries, sizeof(*bufs), GFP_KERNEL);
1814 if (!bufs)
1815 goto out_free_descs;
1816
Minwoo Im244a8fe2017-11-17 01:34:24 +09001817 for (size = 0; size < preferred && i < max_entries; size += len) {
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001818 dma_addr_t dma_addr;
1819
Christoph Hellwig50cdb7c2017-07-25 17:39:07 +02001820 len = min_t(u64, chunk_size, preferred - size);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001821 bufs[i] = dma_alloc_attrs(dev->dev, len, &dma_addr, GFP_KERNEL,
1822 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
1823 if (!bufs[i])
1824 break;
1825
1826 descs[i].addr = cpu_to_le64(dma_addr);
1827 descs[i].size = cpu_to_le32(len / dev->ctrl.page_size);
1828 i++;
1829 }
1830
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001831 if (!size)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001832 goto out_free_bufs;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001833
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001834 dev->nr_host_mem_descs = i;
1835 dev->host_mem_size = size;
1836 dev->host_mem_descs = descs;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001837 dev->host_mem_descs_dma = descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001838 dev->host_mem_desc_bufs = bufs;
1839 return 0;
1840
1841out_free_bufs:
1842 while (--i >= 0) {
1843 size_t size = le32_to_cpu(descs[i].size) * dev->ctrl.page_size;
1844
1845 dma_free_coherent(dev->dev, size, bufs[i],
1846 le64_to_cpu(descs[i].addr));
1847 }
1848
1849 kfree(bufs);
1850out_free_descs:
Christoph Hellwig4033f352017-08-28 10:47:18 +02001851 dma_free_coherent(dev->dev, max_entries * sizeof(*descs), descs,
1852 descs_dma);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001853out:
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001854 dev->host_mem_descs = NULL;
1855 return -ENOMEM;
1856}
1857
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001858static int nvme_alloc_host_mem(struct nvme_dev *dev, u64 min, u64 preferred)
1859{
1860 u32 chunk_size;
1861
1862 /* start big and work our way down */
Akinobu Mita30f92d62017-09-06 12:15:31 +02001863 for (chunk_size = min_t(u64, preferred, PAGE_SIZE * MAX_ORDER_NR_PAGES);
Christoph Hellwig044a9df2017-09-11 12:09:28 -04001864 chunk_size >= max_t(u32, dev->ctrl.hmminds * 4096, PAGE_SIZE * 2);
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001865 chunk_size /= 2) {
1866 if (!__nvme_alloc_host_mem(dev, preferred, chunk_size)) {
1867 if (!min || dev->host_mem_size >= min)
1868 return 0;
1869 nvme_free_host_mem(dev);
1870 }
1871 }
1872
1873 return -ENOMEM;
1874}
1875
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001876static int nvme_setup_host_mem(struct nvme_dev *dev)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001877{
1878 u64 max = (u64)max_host_mem_size_mb * SZ_1M;
1879 u64 preferred = (u64)dev->ctrl.hmpre * 4096;
1880 u64 min = (u64)dev->ctrl.hmmin * 4096;
1881 u32 enable_bits = NVME_HOST_MEM_ENABLE;
Minwoo Im6fbcde62017-12-05 05:23:54 +09001882 int ret;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001883
1884 preferred = min(preferred, max);
1885 if (min > max) {
1886 dev_warn(dev->ctrl.device,
1887 "min host memory (%lld MiB) above limit (%d MiB).\n",
1888 min >> ilog2(SZ_1M), max_host_mem_size_mb);
1889 nvme_free_host_mem(dev);
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001890 return 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001891 }
1892
1893 /*
1894 * If we already have a buffer allocated check if we can reuse it.
1895 */
1896 if (dev->host_mem_descs) {
1897 if (dev->host_mem_size >= min)
1898 enable_bits |= NVME_HOST_MEM_RETURN;
1899 else
1900 nvme_free_host_mem(dev);
1901 }
1902
1903 if (!dev->host_mem_descs) {
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001904 if (nvme_alloc_host_mem(dev, min, preferred)) {
1905 dev_warn(dev->ctrl.device,
1906 "failed to allocate host memory buffer.\n");
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001907 return 0; /* controller must work without HMB */
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001908 }
1909
1910 dev_info(dev->ctrl.device,
1911 "allocated %lld MiB host memory buffer.\n",
1912 dev->host_mem_size >> ilog2(SZ_1M));
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001913 }
1914
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001915 ret = nvme_set_host_mem(dev, enable_bits);
1916 if (ret)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001917 nvme_free_host_mem(dev);
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001918 return ret;
Keith Busch9d713c22013-07-15 15:02:24 -06001919}
1920
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08001921static int nvme_setup_io_queues(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001922{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001923 struct nvme_queue *adminq = &dev->queues[0];
Christoph Hellwige75ec752015-05-22 11:12:39 +02001924 struct pci_dev *pdev = to_pci_dev(dev->dev);
Xu Yu97f6ef62017-05-24 16:39:55 +08001925 int result, nr_io_queues;
1926 unsigned long size;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001927
Keith Busch22b55602018-04-12 09:16:10 -06001928 struct irq_affinity affd = {
1929 .pre_vectors = 1
1930 };
1931
Ming Lei16ccfff2018-02-06 20:17:42 +08001932 nr_io_queues = num_possible_cpus();
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01001933 result = nvme_set_queue_count(&dev->ctrl, &nr_io_queues);
1934 if (result < 0)
Matthew Wilcox1b234842011-01-20 13:01:49 -05001935 return result;
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01001936
Christoph Hellwigf5fa90d2016-06-06 23:20:50 +02001937 if (nr_io_queues == 0)
Keith Buscha5229052016-04-08 16:09:10 -06001938 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001939
Christoph Hellwig88de4592017-12-20 14:50:00 +01001940 if (dev->cmb && (dev->cmbsz & NVME_CMBSZ_SQS)) {
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001941 result = nvme_cmb_qdepth(dev, nr_io_queues,
1942 sizeof(struct nvme_command));
1943 if (result > 0)
1944 dev->q_depth = result;
1945 else
1946 nvme_release_cmb(dev);
1947 }
1948
Xu Yu97f6ef62017-05-24 16:39:55 +08001949 do {
1950 size = db_bar_size(dev, nr_io_queues);
1951 result = nvme_remap_bar(dev, size);
1952 if (!result)
1953 break;
1954 if (!--nr_io_queues)
1955 return -ENOMEM;
1956 } while (1);
1957 adminq->q_db = dev->dbs;
Matthew Wilcoxf1938f62011-10-20 17:00:41 -04001958
Keith Busch9d713c22013-07-15 15:02:24 -06001959 /* Deregister the admin queue's interrupt */
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001960 pci_free_irq(pdev, 0, adminq);
Keith Busch9d713c22013-07-15 15:02:24 -06001961
Jens Axboee32efbf2014-11-14 09:49:26 -07001962 /*
1963 * If we enable msix early due to not intx, disable it again before
1964 * setting up the full range we need.
1965 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001966 pci_free_irq_vectors(pdev);
Keith Busch22b55602018-04-12 09:16:10 -06001967 result = pci_alloc_irq_vectors_affinity(pdev, 1, nr_io_queues + 1,
1968 PCI_IRQ_ALL_TYPES | PCI_IRQ_AFFINITY, &affd);
1969 if (result <= 0)
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001970 return -EIO;
Keith Busch22b55602018-04-12 09:16:10 -06001971 dev->num_vecs = result;
1972 dev->max_qid = max(result - 1, 1);
Matthew Wilcox1b234842011-01-20 13:01:49 -05001973
Matthew Wilcox063a8092013-06-20 10:53:48 -04001974 /*
1975 * Should investigate if there's a performance win from allocating
1976 * more queues than interrupt vectors; it might allow the submission
1977 * path to scale better, even if the receive path is limited by the
1978 * number of interrupts.
1979 */
Ramachandra Rao Gajulafa08a392013-05-11 15:19:31 -07001980
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001981 result = queue_request_irq(adminq);
Jon Derrick758dd7f2015-06-30 11:22:52 -06001982 if (result) {
1983 adminq->cq_vector = -1;
Keith Buschd4875622016-11-15 15:56:26 -05001984 return result;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001985 }
Christoph Hellwig749941f2015-11-26 11:46:39 +01001986 return nvme_create_io_queues(dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001987}
1988
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02001989static void nvme_del_queue_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07001990{
1991 struct nvme_queue *nvmeq = req->end_io_data;
1992
1993 blk_mq_free_request(req);
1994 complete(&nvmeq->dev->ioq_wait);
1995}
1996
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02001997static void nvme_del_cq_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07001998{
1999 struct nvme_queue *nvmeq = req->end_io_data;
Jens Axboe5cb525c2018-05-17 18:31:50 +02002000 u16 start, end;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002001
2002 if (!error) {
2003 unsigned long flags;
2004
Ming Lin2e39e0f2016-04-05 10:32:04 -07002005 /*
Jens Axboe1ab0cd62018-05-17 18:31:51 +02002006 * We might be called with the AQ cq_lock held
2007 * and the I/O queue cq_lock should always
Ming Lin2e39e0f2016-04-05 10:32:04 -07002008 * nest inside the AQ one.
2009 */
Jens Axboe1ab0cd62018-05-17 18:31:51 +02002010 spin_lock_irqsave_nested(&nvmeq->cq_lock, flags,
Ming Lin2e39e0f2016-04-05 10:32:04 -07002011 SINGLE_DEPTH_NESTING);
Jens Axboe5cb525c2018-05-17 18:31:50 +02002012 nvme_process_cq(nvmeq, &start, &end, -1);
Jens Axboe1ab0cd62018-05-17 18:31:51 +02002013 spin_unlock_irqrestore(&nvmeq->cq_lock, flags);
Jens Axboe5cb525c2018-05-17 18:31:50 +02002014
2015 nvme_complete_cqes(nvmeq, start, end);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002016 }
2017
2018 nvme_del_queue_end(req, error);
2019}
2020
2021static int nvme_delete_queue(struct nvme_queue *nvmeq, u8 opcode)
2022{
2023 struct request_queue *q = nvmeq->dev->ctrl.admin_q;
2024 struct request *req;
2025 struct nvme_command cmd;
2026
2027 memset(&cmd, 0, sizeof(cmd));
2028 cmd.delete_queue.opcode = opcode;
2029 cmd.delete_queue.qid = cpu_to_le16(nvmeq->qid);
2030
Christoph Hellwigeb71f432016-06-13 16:45:23 +02002031 req = nvme_alloc_request(q, &cmd, BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002032 if (IS_ERR(req))
2033 return PTR_ERR(req);
2034
2035 req->timeout = ADMIN_TIMEOUT;
2036 req->end_io_data = nvmeq;
2037
2038 blk_execute_rq_nowait(q, NULL, req, false,
2039 opcode == nvme_admin_delete_cq ?
2040 nvme_del_cq_end : nvme_del_queue_end);
2041 return 0;
2042}
2043
Keith Buschee9aebb2018-01-24 14:55:12 -07002044static void nvme_disable_io_queues(struct nvme_dev *dev)
Keith Buschdb3cbff2016-01-12 14:41:17 -07002045{
Keith Buschee9aebb2018-01-24 14:55:12 -07002046 int pass, queues = dev->online_queues - 1;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002047 unsigned long timeout;
2048 u8 opcode = nvme_admin_delete_sq;
2049
2050 for (pass = 0; pass < 2; pass++) {
Keith Busch014a0d62016-05-06 11:50:52 -06002051 int sent = 0, i = queues;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002052
2053 reinit_completion(&dev->ioq_wait);
2054 retry:
2055 timeout = ADMIN_TIMEOUT;
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06002056 for (; i > 0; i--, sent++)
Sagi Grimberg147b27e2018-01-14 12:39:01 +02002057 if (nvme_delete_queue(&dev->queues[i], opcode))
Keith Buschdb3cbff2016-01-12 14:41:17 -07002058 break;
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06002059
Keith Buschdb3cbff2016-01-12 14:41:17 -07002060 while (sent--) {
2061 timeout = wait_for_completion_io_timeout(&dev->ioq_wait, timeout);
2062 if (timeout == 0)
2063 return;
2064 if (i)
2065 goto retry;
2066 }
2067 opcode = nvme_admin_delete_cq;
2068 }
2069}
2070
Matthew Wilcox422ef0c2013-04-16 11:22:36 -04002071/*
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002072 * return error value only when tagset allocation failed
Matthew Wilcox422ef0c2013-04-16 11:22:36 -04002073 */
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002074static int nvme_dev_add(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002075{
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002076 int ret;
2077
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002078 if (!dev->ctrl.tagset) {
Keith Buschffe77042015-06-08 10:08:15 -06002079 dev->tagset.ops = &nvme_mq_ops;
2080 dev->tagset.nr_hw_queues = dev->online_queues - 1;
2081 dev->tagset.timeout = NVME_IO_TIMEOUT;
2082 dev->tagset.numa_node = dev_to_node(dev->dev);
2083 dev->tagset.queue_depth =
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002084 min_t(int, dev->q_depth, BLK_MQ_MAX_DEPTH) - 1;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -07002085 dev->tagset.cmd_size = nvme_pci_cmd_size(dev, false);
2086 if ((dev->ctrl.sgls & ((1 << 0) | (1 << 1))) && sgl_threshold) {
2087 dev->tagset.cmd_size = max(dev->tagset.cmd_size,
2088 nvme_pci_cmd_size(dev, true));
2089 }
Keith Buschffe77042015-06-08 10:08:15 -06002090 dev->tagset.flags = BLK_MQ_F_SHOULD_MERGE;
2091 dev->tagset.driver_data = dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002092
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002093 ret = blk_mq_alloc_tag_set(&dev->tagset);
2094 if (ret) {
2095 dev_warn(dev->ctrl.device,
2096 "IO queues tagset allocation failed %d\n", ret);
2097 return ret;
2098 }
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002099 dev->ctrl.tagset = &dev->tagset;
Helen Koikef9f38e32017-04-10 12:51:07 -03002100
2101 nvme_dbbuf_set(dev);
Keith Busch949928c2015-12-17 17:08:15 -07002102 } else {
2103 blk_mq_update_nr_hw_queues(&dev->tagset, dev->online_queues - 1);
2104
2105 /* Free previously allocated queues that are no longer usable */
2106 nvme_free_queues(dev, dev->online_queues);
Keith Buschffe77042015-06-08 10:08:15 -06002107 }
Keith Busch949928c2015-12-17 17:08:15 -07002108
Keith Busche1e5e562015-02-19 13:39:03 -07002109 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002110}
2111
Keith Buschb00a7262016-02-24 09:15:52 -07002112static int nvme_pci_enable(struct nvme_dev *dev)
Keith Busch0877cb02013-07-15 15:02:19 -06002113{
Keith Buschb00a7262016-02-24 09:15:52 -07002114 int result = -ENOMEM;
Christoph Hellwige75ec752015-05-22 11:12:39 +02002115 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch0877cb02013-07-15 15:02:19 -06002116
2117 if (pci_enable_device_mem(pdev))
2118 return result;
2119
Keith Busch0877cb02013-07-15 15:02:19 -06002120 pci_set_master(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002121
Christoph Hellwige75ec752015-05-22 11:12:39 +02002122 if (dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(64)) &&
2123 dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(32)))
Russell King052d0ef2013-06-26 23:49:11 +01002124 goto disable;
Keith Busch0877cb02013-07-15 15:02:19 -06002125
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002126 if (readl(dev->bar + NVME_REG_CSTS) == -1) {
Keith Busch0e53d182013-12-10 13:10:39 -07002127 result = -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07002128 goto disable;
Keith Busch0e53d182013-12-10 13:10:39 -07002129 }
Jens Axboee32efbf2014-11-14 09:49:26 -07002130
2131 /*
Keith Buscha5229052016-04-08 16:09:10 -06002132 * Some devices and/or platforms don't advertise or work with INTx
2133 * interrupts. Pre-enable a single MSIX or MSI vec for setup. We'll
2134 * adjust this later.
Jens Axboee32efbf2014-11-14 09:49:26 -07002135 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002136 result = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_ALL_TYPES);
2137 if (result < 0)
2138 return result;
Jens Axboee32efbf2014-11-14 09:49:26 -07002139
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002140 dev->ctrl.cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002141
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002142 dev->q_depth = min_t(int, NVME_CAP_MQES(dev->ctrl.cap) + 1,
weiping zhangb27c1e62017-07-10 16:46:59 +08002143 io_queue_depth);
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002144 dev->db_stride = 1 << NVME_CAP_STRIDE(dev->ctrl.cap);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002145 dev->dbs = dev->bar + 4096;
Stephan Günther1f390c12015-12-01 13:23:22 -07002146
2147 /*
2148 * Temporary fix for the Apple controller found in the MacBook8,1 and
2149 * some MacBook7,1 to avoid controller resets and data loss.
2150 */
2151 if (pdev->vendor == PCI_VENDOR_ID_APPLE && pdev->device == 0x2001) {
2152 dev->q_depth = 2;
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +02002153 dev_warn(dev->ctrl.device, "detected Apple NVMe controller, "
2154 "set queue depth=%u to work around controller resets\n",
Stephan Günther1f390c12015-12-01 13:23:22 -07002155 dev->q_depth);
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002156 } else if (pdev->vendor == PCI_VENDOR_ID_SAMSUNG &&
2157 (pdev->device == 0xa821 || pdev->device == 0xa822) &&
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002158 NVME_CAP_MQES(dev->ctrl.cap) == 0) {
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002159 dev->q_depth = 64;
2160 dev_err(dev->ctrl.device, "detected PM1725 NVMe controller, "
2161 "set queue depth=%u\n", dev->q_depth);
Stephan Günther1f390c12015-12-01 13:23:22 -07002162 }
2163
Christoph Hellwigf65efd62017-12-20 14:25:11 +01002164 nvme_map_cmb(dev);
Stephen Bates202021c2016-10-05 20:01:12 -06002165
Keith Buscha0a34082015-12-07 15:30:31 -07002166 pci_enable_pcie_error_reporting(pdev);
2167 pci_save_state(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002168 return 0;
2169
2170 disable:
Keith Busch0877cb02013-07-15 15:02:19 -06002171 pci_disable_device(pdev);
2172 return result;
2173}
2174
2175static void nvme_dev_unmap(struct nvme_dev *dev)
2176{
Keith Buschb00a7262016-02-24 09:15:52 -07002177 if (dev->bar)
2178 iounmap(dev->bar);
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02002179 pci_release_mem_regions(to_pci_dev(dev->dev));
Keith Buschb00a7262016-02-24 09:15:52 -07002180}
2181
2182static void nvme_pci_disable(struct nvme_dev *dev)
2183{
Christoph Hellwige75ec752015-05-22 11:12:39 +02002184 struct pci_dev *pdev = to_pci_dev(dev->dev);
2185
Jon Derrickf63572d2017-05-05 14:52:06 -06002186 nvme_release_cmb(dev);
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002187 pci_free_irq_vectors(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002188
Keith Buscha0a34082015-12-07 15:30:31 -07002189 if (pci_is_enabled(pdev)) {
2190 pci_disable_pcie_error_reporting(pdev);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002191 pci_disable_device(pdev);
Keith Busch4d115422013-12-10 13:10:40 -07002192 }
Keith Busch4d115422013-12-10 13:10:40 -07002193}
2194
Keith Buscha5cdb682016-01-12 14:41:18 -07002195static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002196{
Keith Buschee9aebb2018-01-24 14:55:12 -07002197 int i;
Keith Busch302ad8c2017-03-01 14:22:12 -05002198 bool dead = true;
2199 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch22404272013-07-15 15:02:20 -06002200
Keith Busch77bf25e2015-11-26 12:21:29 +01002201 mutex_lock(&dev->shutdown_lock);
Keith Busch302ad8c2017-03-01 14:22:12 -05002202 if (pci_is_enabled(pdev)) {
2203 u32 csts = readl(dev->bar + NVME_REG_CSTS);
2204
Keith Buschebef7362017-06-27 17:44:05 -06002205 if (dev->ctrl.state == NVME_CTRL_LIVE ||
2206 dev->ctrl.state == NVME_CTRL_RESETTING)
Keith Busch302ad8c2017-03-01 14:22:12 -05002207 nvme_start_freeze(&dev->ctrl);
2208 dead = !!((csts & NVME_CSTS_CFS) || !(csts & NVME_CSTS_RDY) ||
2209 pdev->error_state != pci_channel_io_normal);
Keith Buschc9d3bf82015-01-07 18:55:52 -07002210 }
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06002211
Keith Busch302ad8c2017-03-01 14:22:12 -05002212 /*
2213 * Give the controller a chance to complete all entered requests if
2214 * doing a safe shutdown.
2215 */
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002216 if (!dead) {
2217 if (shutdown)
2218 nvme_wait_freeze_timeout(&dev->ctrl, NVME_IO_TIMEOUT);
Jianchao Wang9a915a52018-02-12 20:57:24 +08002219 }
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002220
Jianchao Wang9a915a52018-02-12 20:57:24 +08002221 nvme_stop_queues(&dev->ctrl);
2222
Keith Busch64ee0ac2018-04-12 09:16:08 -06002223 if (!dead && dev->ctrl.queue_count > 0) {
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002224 /*
2225 * If the controller is still alive tell it to stop using the
2226 * host memory buffer. In theory the shutdown / reset should
2227 * make sure that it doesn't access the host memoery anymore,
2228 * but I'd rather be safe than sorry..
2229 */
2230 if (dev->host_mem_descs)
2231 nvme_set_host_mem(dev, 0);
Keith Buschee9aebb2018-01-24 14:55:12 -07002232 nvme_disable_io_queues(dev);
Keith Buscha5cdb682016-01-12 14:41:18 -07002233 nvme_disable_admin_queue(dev, shutdown);
Keith Busch4d115422013-12-10 13:10:40 -07002234 }
Keith Buschee9aebb2018-01-24 14:55:12 -07002235 for (i = dev->ctrl.queue_count - 1; i >= 0; i--)
2236 nvme_suspend_queue(&dev->queues[i]);
2237
Keith Buschb00a7262016-02-24 09:15:52 -07002238 nvme_pci_disable(dev);
Keith Busch07836e62015-02-19 10:34:48 -07002239
Ming Line1958e62016-05-18 14:05:01 -07002240 blk_mq_tagset_busy_iter(&dev->tagset, nvme_cancel_request, &dev->ctrl);
2241 blk_mq_tagset_busy_iter(&dev->admin_tagset, nvme_cancel_request, &dev->ctrl);
Keith Busch302ad8c2017-03-01 14:22:12 -05002242
2243 /*
2244 * The driver will not be starting up queues again if shutting down so
2245 * must flush all entered requests to their failed completion to avoid
2246 * deadlocking blk-mq hot-cpu notifier.
2247 */
2248 if (shutdown)
2249 nvme_start_queues(&dev->ctrl);
Keith Busch77bf25e2015-11-26 12:21:29 +01002250 mutex_unlock(&dev->shutdown_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002251}
2252
Matthew Wilcox091b6092011-02-10 09:56:01 -05002253static int nvme_setup_prp_pools(struct nvme_dev *dev)
2254{
Christoph Hellwige75ec752015-05-22 11:12:39 +02002255 dev->prp_page_pool = dma_pool_create("prp list page", dev->dev,
Matthew Wilcox091b6092011-02-10 09:56:01 -05002256 PAGE_SIZE, PAGE_SIZE, 0);
2257 if (!dev->prp_page_pool)
2258 return -ENOMEM;
2259
Matthew Wilcox99802a72011-02-10 10:30:34 -05002260 /* Optimisation for I/Os between 4k and 128k */
Christoph Hellwige75ec752015-05-22 11:12:39 +02002261 dev->prp_small_pool = dma_pool_create("prp list 256", dev->dev,
Matthew Wilcox99802a72011-02-10 10:30:34 -05002262 256, 256, 0);
2263 if (!dev->prp_small_pool) {
2264 dma_pool_destroy(dev->prp_page_pool);
2265 return -ENOMEM;
2266 }
Matthew Wilcox091b6092011-02-10 09:56:01 -05002267 return 0;
2268}
2269
2270static void nvme_release_prp_pools(struct nvme_dev *dev)
2271{
2272 dma_pool_destroy(dev->prp_page_pool);
Matthew Wilcox99802a72011-02-10 10:30:34 -05002273 dma_pool_destroy(dev->prp_small_pool);
Matthew Wilcox091b6092011-02-10 09:56:01 -05002274}
2275
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002276static void nvme_pci_free_ctrl(struct nvme_ctrl *ctrl)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002277{
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002278 struct nvme_dev *dev = to_nvme_dev(ctrl);
Keith Busch9ac27092014-01-31 16:53:39 -07002279
Helen Koikef9f38e32017-04-10 12:51:07 -03002280 nvme_dbbuf_dma_free(dev);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002281 put_device(dev->dev);
Keith Busch4af0e212015-06-08 10:08:13 -06002282 if (dev->tagset.tags)
2283 blk_mq_free_tag_set(&dev->tagset);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002284 if (dev->ctrl.admin_q)
2285 blk_put_queue(dev->ctrl.admin_q);
Keith Busch5e82e952013-02-19 10:17:58 -07002286 kfree(dev->queues);
Scott Bauere286bcf2017-02-22 10:15:07 -07002287 free_opal_dev(dev->ctrl.opal_dev);
Keith Busch5e82e952013-02-19 10:17:58 -07002288 kfree(dev);
2289}
2290
Keith Buschf58944e2016-02-24 09:15:55 -07002291static void nvme_remove_dead_ctrl(struct nvme_dev *dev, int status)
2292{
Linus Torvalds237045f2016-03-18 17:13:31 -07002293 dev_warn(dev->ctrl.device, "Removing after probe failure status: %d\n", status);
Keith Buschf58944e2016-02-24 09:15:55 -07002294
Christoph Hellwigd22524a2017-10-18 13:25:42 +02002295 nvme_get_ctrl(&dev->ctrl);
Keith Busch69d9a992016-02-24 09:15:56 -07002296 nvme_dev_disable(dev, false);
Ming Lei03e0f3a2017-11-09 19:32:07 +08002297 if (!queue_work(nvme_wq, &dev->remove_work))
Keith Buschf58944e2016-02-24 09:15:55 -07002298 nvme_put_ctrl(&dev->ctrl);
2299}
2300
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002301static void nvme_reset_work(struct work_struct *work)
Keith Busch5e82e952013-02-19 10:17:58 -07002302{
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002303 struct nvme_dev *dev =
2304 container_of(work, struct nvme_dev, ctrl.reset_work);
Scott Bauera98e58e52017-02-03 12:50:32 -07002305 bool was_suspend = !!(dev->ctrl.ctrl_config & NVME_CC_SHN_NORMAL);
Keith Buschf58944e2016-02-24 09:15:55 -07002306 int result = -ENODEV;
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002307 enum nvme_ctrl_state new_state = NVME_CTRL_LIVE;
Keith Buschf0b50732013-07-15 15:02:21 -06002308
Rakesh Pandit82b057c2017-06-05 14:43:11 +03002309 if (WARN_ON(dev->ctrl.state != NVME_CTRL_RESETTING))
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002310 goto out;
2311
2312 /*
2313 * If we're called to reset a live controller first shut it down before
2314 * moving on.
2315 */
Keith Buschb00a7262016-02-24 09:15:52 -07002316 if (dev->ctrl.ctrl_config & NVME_CC_ENABLE)
Keith Buscha5cdb682016-01-12 14:41:18 -07002317 nvme_dev_disable(dev, false);
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002318
Jianchao Wangad700622018-01-22 22:03:16 +08002319 /*
Max Gurtovoyad6a0a52018-01-31 18:31:24 +02002320 * Introduce CONNECTING state from nvme-fc/rdma transports to mark the
Jianchao Wangad700622018-01-22 22:03:16 +08002321 * initializing procedure here.
2322 */
Max Gurtovoyad6a0a52018-01-31 18:31:24 +02002323 if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_CONNECTING)) {
Jianchao Wangad700622018-01-22 22:03:16 +08002324 dev_warn(dev->ctrl.device,
Max Gurtovoyad6a0a52018-01-31 18:31:24 +02002325 "failed to mark controller CONNECTING\n");
Jianchao Wangad700622018-01-22 22:03:16 +08002326 goto out;
2327 }
2328
Keith Buschb00a7262016-02-24 09:15:52 -07002329 result = nvme_pci_enable(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002330 if (result)
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002331 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002332
Sagi Grimberg01ad0992017-05-01 00:27:17 +03002333 result = nvme_pci_configure_admin_queue(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002334 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002335 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002336
Keith Busch0fb59cb2015-01-07 18:55:50 -07002337 result = nvme_alloc_admin_tags(dev);
2338 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002339 goto out;
Dan McLeranb9afca32014-04-07 17:10:11 -06002340
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002341 result = nvme_init_identify(&dev->ctrl);
2342 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002343 goto out;
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002344
Scott Bauere286bcf2017-02-22 10:15:07 -07002345 if (dev->ctrl.oacs & NVME_CTRL_OACS_SEC_SUPP) {
2346 if (!dev->ctrl.opal_dev)
2347 dev->ctrl.opal_dev =
2348 init_opal_dev(&dev->ctrl, &nvme_sec_submit);
2349 else if (was_suspend)
2350 opal_unlock_from_suspend(dev->ctrl.opal_dev);
2351 } else {
2352 free_opal_dev(dev->ctrl.opal_dev);
2353 dev->ctrl.opal_dev = NULL;
Christoph Hellwig4f1244c2017-02-17 13:59:39 +01002354 }
Scott Bauera98e58e52017-02-03 12:50:32 -07002355
Helen Koikef9f38e32017-04-10 12:51:07 -03002356 if (dev->ctrl.oacs & NVME_CTRL_OACS_DBBUF_SUPP) {
2357 result = nvme_dbbuf_dma_alloc(dev);
2358 if (result)
2359 dev_warn(dev->dev,
2360 "unable to allocate dma for dbbuf\n");
2361 }
2362
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002363 if (dev->ctrl.hmpre) {
2364 result = nvme_setup_host_mem(dev);
2365 if (result < 0)
2366 goto out;
2367 }
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002368
Keith Buschf0b50732013-07-15 15:02:21 -06002369 result = nvme_setup_io_queues(dev);
Keith Buschbadc34d2014-06-23 14:25:35 -06002370 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002371 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002372
Keith Busch21f033f2016-04-12 11:13:11 -06002373 /*
Christoph Hellwig2659e572015-10-02 18:51:31 +02002374 * Keep the controller around but remove all namespaces if we don't have
2375 * any working I/O queue.
2376 */
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002377 if (dev->online_queues < 2) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002378 dev_warn(dev->ctrl.device, "IO queues not created\n");
Keith Busch3b247742016-04-27 15:51:18 -06002379 nvme_kill_queues(&dev->ctrl);
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002380 nvme_remove_namespaces(&dev->ctrl);
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002381 new_state = NVME_CTRL_ADMIN_ONLY;
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002382 } else {
Keith Busch25646262016-01-04 09:10:57 -07002383 nvme_start_queues(&dev->ctrl);
Keith Busch302ad8c2017-03-01 14:22:12 -05002384 nvme_wait_freeze(&dev->ctrl);
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002385 /* hit this only when allocate tagset fails */
2386 if (nvme_dev_add(dev))
2387 new_state = NVME_CTRL_ADMIN_ONLY;
Keith Busch302ad8c2017-03-01 14:22:12 -05002388 nvme_unfreeze(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002389 }
2390
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002391 /*
2392 * If only admin queue live, keep it to do further investigation or
2393 * recovery.
2394 */
2395 if (!nvme_change_ctrl_state(&dev->ctrl, new_state)) {
2396 dev_warn(dev->ctrl.device,
2397 "failed to mark controller state %d\n", new_state);
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002398 goto out;
2399 }
Christoph Hellwig92911a52016-04-26 13:51:58 +02002400
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002401 nvme_start_ctrl(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002402 return;
Keith Buschf0b50732013-07-15 15:02:21 -06002403
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002404 out:
Keith Buschf58944e2016-02-24 09:15:55 -07002405 nvme_remove_dead_ctrl(dev, result);
Keith Buschf0b50732013-07-15 15:02:21 -06002406}
2407
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002408static void nvme_remove_dead_ctrl_work(struct work_struct *work)
Keith Busch9a6b9452013-12-10 13:10:36 -07002409{
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002410 struct nvme_dev *dev = container_of(work, struct nvme_dev, remove_work);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002411 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002412
Keith Busch69d9a992016-02-24 09:15:56 -07002413 nvme_kill_queues(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002414 if (pci_get_drvdata(pdev))
Keith Busch921920a2016-03-28 16:03:21 -06002415 device_release_driver(&pdev->dev);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002416 nvme_put_ctrl(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002417}
2418
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002419static int nvme_pci_reg_read32(struct nvme_ctrl *ctrl, u32 off, u32 *val)
Keith Busch4cc06522015-06-05 10:30:08 -06002420{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002421 *val = readl(to_nvme_dev(ctrl)->bar + off);
2422 return 0;
Keith Busch4cc06522015-06-05 10:30:08 -06002423}
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002424
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002425static int nvme_pci_reg_write32(struct nvme_ctrl *ctrl, u32 off, u32 val)
2426{
2427 writel(val, to_nvme_dev(ctrl)->bar + off);
2428 return 0;
2429}
2430
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002431static int nvme_pci_reg_read64(struct nvme_ctrl *ctrl, u32 off, u64 *val)
2432{
2433 *val = readq(to_nvme_dev(ctrl)->bar + off);
2434 return 0;
2435}
2436
Keith Busch97c12222018-03-08 14:50:32 -07002437static int nvme_pci_get_address(struct nvme_ctrl *ctrl, char *buf, int size)
2438{
2439 struct pci_dev *pdev = to_pci_dev(to_nvme_dev(ctrl)->dev);
2440
2441 return snprintf(buf, size, "%s", dev_name(&pdev->dev));
2442}
2443
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002444static const struct nvme_ctrl_ops nvme_pci_ctrl_ops = {
Ming Lin1a353d82016-06-13 16:45:24 +02002445 .name = "pcie",
Sagi Grimberge439bb12016-02-10 10:03:29 -08002446 .module = THIS_MODULE,
Christoph Hellwigc81bfba2017-05-20 15:14:45 +02002447 .flags = NVME_F_METADATA_SUPPORTED,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002448 .reg_read32 = nvme_pci_reg_read32,
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002449 .reg_write32 = nvme_pci_reg_write32,
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002450 .reg_read64 = nvme_pci_reg_read64,
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002451 .free_ctrl = nvme_pci_free_ctrl,
Christoph Hellwigf866fc422016-04-26 13:52:00 +02002452 .submit_async_event = nvme_pci_submit_async_event,
Keith Busch97c12222018-03-08 14:50:32 -07002453 .get_address = nvme_pci_get_address,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002454};
Keith Busch4cc06522015-06-05 10:30:08 -06002455
Keith Buschb00a7262016-02-24 09:15:52 -07002456static int nvme_dev_map(struct nvme_dev *dev)
2457{
Keith Buschb00a7262016-02-24 09:15:52 -07002458 struct pci_dev *pdev = to_pci_dev(dev->dev);
2459
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02002460 if (pci_request_mem_regions(pdev, "nvme"))
Keith Buschb00a7262016-02-24 09:15:52 -07002461 return -ENODEV;
2462
Xu Yu97f6ef62017-05-24 16:39:55 +08002463 if (nvme_remap_bar(dev, NVME_REG_DBS + 4096))
Keith Buschb00a7262016-02-24 09:15:52 -07002464 goto release;
2465
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002466 return 0;
Keith Buschb00a7262016-02-24 09:15:52 -07002467 release:
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002468 pci_release_mem_regions(pdev);
2469 return -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07002470}
2471
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002472static unsigned long check_vendor_combination_bug(struct pci_dev *pdev)
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002473{
2474 if (pdev->vendor == 0x144d && pdev->device == 0xa802) {
2475 /*
2476 * Several Samsung devices seem to drop off the PCIe bus
2477 * randomly when APST is on and uses the deepest sleep state.
2478 * This has been observed on a Samsung "SM951 NVMe SAMSUNG
2479 * 256GB", a "PM951 NVMe SAMSUNG 512GB", and a "Samsung SSD
2480 * 950 PRO 256GB", but it seems to be restricted to two Dell
2481 * laptops.
2482 */
2483 if (dmi_match(DMI_SYS_VENDOR, "Dell Inc.") &&
2484 (dmi_match(DMI_PRODUCT_NAME, "XPS 15 9550") ||
2485 dmi_match(DMI_PRODUCT_NAME, "Precision 5510")))
2486 return NVME_QUIRK_NO_DEEPEST_PS;
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002487 } else if (pdev->vendor == 0x144d && pdev->device == 0xa804) {
2488 /*
2489 * Samsung SSD 960 EVO drops off the PCIe bus after system
Jarosław Janik467c77d42018-03-11 19:51:56 +01002490 * suspend on a Ryzen board, ASUS PRIME B350M-A, as well as
2491 * within few minutes after bootup on a Coffee Lake board -
2492 * ASUS PRIME Z370-A
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002493 */
2494 if (dmi_match(DMI_BOARD_VENDOR, "ASUSTeK COMPUTER INC.") &&
Jarosław Janik467c77d42018-03-11 19:51:56 +01002495 (dmi_match(DMI_BOARD_NAME, "PRIME B350M-A") ||
2496 dmi_match(DMI_BOARD_NAME, "PRIME Z370-A")))
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002497 return NVME_QUIRK_NO_APST;
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002498 }
2499
2500 return 0;
2501}
2502
Keith Busch18119772018-04-27 13:42:52 -06002503static void nvme_async_probe(void *data, async_cookie_t cookie)
2504{
2505 struct nvme_dev *dev = data;
Keith Busch80f513b2018-05-07 08:30:24 -06002506
Keith Busch18119772018-04-27 13:42:52 -06002507 nvme_reset_ctrl_sync(&dev->ctrl);
2508 flush_work(&dev->ctrl.scan_work);
Keith Busch80f513b2018-05-07 08:30:24 -06002509 nvme_put_ctrl(&dev->ctrl);
Keith Busch18119772018-04-27 13:42:52 -06002510}
2511
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002512static int nvme_probe(struct pci_dev *pdev, const struct pci_device_id *id)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002513{
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002514 int node, result = -ENOMEM;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002515 struct nvme_dev *dev;
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002516 unsigned long quirks = id->driver_data;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002517
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002518 node = dev_to_node(&pdev->dev);
2519 if (node == NUMA_NO_NODE)
Masayoshi Mizuma2fa84352016-06-20 09:33:17 +09002520 set_dev_node(&pdev->dev, first_memory_node);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002521
2522 dev = kzalloc_node(sizeof(*dev), GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002523 if (!dev)
2524 return -ENOMEM;
Sagi Grimberg147b27e2018-01-14 12:39:01 +02002525
2526 dev->queues = kcalloc_node(num_possible_cpus() + 1,
2527 sizeof(struct nvme_queue), GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002528 if (!dev->queues)
2529 goto free;
2530
Christoph Hellwige75ec752015-05-22 11:12:39 +02002531 dev->dev = get_device(&pdev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002532 pci_set_drvdata(pdev, dev);
Keith Buschb3fffde2015-02-03 11:21:42 -07002533
Keith Buschb00a7262016-02-24 09:15:52 -07002534 result = nvme_dev_map(dev);
2535 if (result)
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002536 goto put_pci;
Keith Buschb00a7262016-02-24 09:15:52 -07002537
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002538 INIT_WORK(&dev->ctrl.reset_work, nvme_reset_work);
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002539 INIT_WORK(&dev->remove_work, nvme_remove_dead_ctrl_work);
Keith Busch77bf25e2015-11-26 12:21:29 +01002540 mutex_init(&dev->shutdown_lock);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002541 init_completion(&dev->ioq_wait);
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002542
2543 result = nvme_setup_prp_pools(dev);
2544 if (result)
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002545 goto unmap;
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002546
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002547 quirks |= check_vendor_combination_bug(pdev);
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002548
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002549 result = nvme_init_ctrl(&dev->ctrl, &pdev->dev, &nvme_pci_ctrl_ops,
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002550 quirks);
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002551 if (result)
2552 goto release_pools;
2553
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002554 dev_info(dev->ctrl.device, "pci function %s\n", dev_name(&pdev->dev));
2555
Keith Busch80f513b2018-05-07 08:30:24 -06002556 nvme_get_ctrl(&dev->ctrl);
Keith Busch18119772018-04-27 13:42:52 -06002557 async_schedule(nvme_async_probe, dev);
Sagi Grimberg4caff8f2017-12-31 14:01:19 +02002558
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002559 return 0;
2560
Keith Busch0877cb02013-07-15 15:02:19 -06002561 release_pools:
Matthew Wilcox091b6092011-02-10 09:56:01 -05002562 nvme_release_prp_pools(dev);
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002563 unmap:
2564 nvme_dev_unmap(dev);
Keith Buscha96d4f52014-08-19 19:15:59 -06002565 put_pci:
Christoph Hellwige75ec752015-05-22 11:12:39 +02002566 put_device(dev->dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002567 free:
2568 kfree(dev->queues);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002569 kfree(dev);
2570 return result;
2571}
2572
Christoph Hellwig775755e2017-06-01 13:10:38 +02002573static void nvme_reset_prepare(struct pci_dev *pdev)
Keith Buschf0d54a52014-05-02 10:40:43 -06002574{
Keith Buscha6739472014-06-23 16:03:21 -06002575 struct nvme_dev *dev = pci_get_drvdata(pdev);
Linus Torvaldsf263fbb2017-07-08 15:51:57 -07002576 nvme_dev_disable(dev, false);
Christoph Hellwig775755e2017-06-01 13:10:38 +02002577}
Keith Buschf0d54a52014-05-02 10:40:43 -06002578
Christoph Hellwig775755e2017-06-01 13:10:38 +02002579static void nvme_reset_done(struct pci_dev *pdev)
2580{
Linus Torvaldsf263fbb2017-07-08 15:51:57 -07002581 struct nvme_dev *dev = pci_get_drvdata(pdev);
Sagi Grimberg79c48cc2018-01-14 12:39:00 +02002582 nvme_reset_ctrl_sync(&dev->ctrl);
Keith Buschf0d54a52014-05-02 10:40:43 -06002583}
2584
Keith Busch09ece142014-01-27 11:29:40 -05002585static void nvme_shutdown(struct pci_dev *pdev)
2586{
2587 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Buscha5cdb682016-01-12 14:41:18 -07002588 nvme_dev_disable(dev, true);
Keith Busch09ece142014-01-27 11:29:40 -05002589}
2590
Keith Buschf58944e2016-02-24 09:15:55 -07002591/*
2592 * The driver's remove may be called on a device in a partially initialized
2593 * state. This function must not have any dependencies on the device state in
2594 * order to proceed.
2595 */
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002596static void nvme_remove(struct pci_dev *pdev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002597{
2598 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002599
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002600 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
2601
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002602 cancel_work_sync(&dev->ctrl.reset_work);
Keith Busch9a6b9452013-12-10 13:10:36 -07002603 pci_set_drvdata(pdev, NULL);
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002604
Keith Busch6db28ed2017-02-10 18:15:49 -05002605 if (!pci_device_is_present(pdev)) {
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002606 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DEAD);
Keith Busch6db28ed2017-02-10 18:15:49 -05002607 nvme_dev_disable(dev, false);
2608 }
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002609
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002610 flush_work(&dev->ctrl.reset_work);
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002611 nvme_stop_ctrl(&dev->ctrl);
2612 nvme_remove_namespaces(&dev->ctrl);
Keith Buscha5cdb682016-01-12 14:41:18 -07002613 nvme_dev_disable(dev, true);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002614 nvme_free_host_mem(dev);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002615 nvme_dev_remove_admin(dev);
2616 nvme_free_queues(dev, 0);
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002617 nvme_uninit_ctrl(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002618 nvme_release_prp_pools(dev);
Keith Buschb00a7262016-02-24 09:15:52 -07002619 nvme_dev_unmap(dev);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002620 nvme_put_ctrl(&dev->ctrl);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002621}
2622
Keith Busch13880f52016-06-20 09:41:06 -06002623static int nvme_pci_sriov_configure(struct pci_dev *pdev, int numvfs)
2624{
2625 int ret = 0;
2626
2627 if (numvfs == 0) {
2628 if (pci_vfs_assigned(pdev)) {
2629 dev_warn(&pdev->dev,
2630 "Cannot disable SR-IOV VFs while assigned\n");
2631 return -EPERM;
2632 }
2633 pci_disable_sriov(pdev);
2634 return 0;
2635 }
2636
2637 ret = pci_enable_sriov(pdev, numvfs);
2638 return ret ? ret : numvfs;
2639}
2640
Jingoo Han671a6012014-02-13 11:19:14 +09002641#ifdef CONFIG_PM_SLEEP
Keith Buschcd638942013-07-15 15:02:23 -06002642static int nvme_suspend(struct device *dev)
2643{
2644 struct pci_dev *pdev = to_pci_dev(dev);
2645 struct nvme_dev *ndev = pci_get_drvdata(pdev);
2646
Keith Buscha5cdb682016-01-12 14:41:18 -07002647 nvme_dev_disable(ndev, true);
Keith Buschcd638942013-07-15 15:02:23 -06002648 return 0;
2649}
2650
2651static int nvme_resume(struct device *dev)
2652{
2653 struct pci_dev *pdev = to_pci_dev(dev);
2654 struct nvme_dev *ndev = pci_get_drvdata(pdev);
Keith Buschcd638942013-07-15 15:02:23 -06002655
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002656 nvme_reset_ctrl(&ndev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002657 return 0;
Keith Buschcd638942013-07-15 15:02:23 -06002658}
Jingoo Han671a6012014-02-13 11:19:14 +09002659#endif
Keith Buschcd638942013-07-15 15:02:23 -06002660
2661static SIMPLE_DEV_PM_OPS(nvme_dev_pm_ops, nvme_suspend, nvme_resume);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002662
Keith Buscha0a34082015-12-07 15:30:31 -07002663static pci_ers_result_t nvme_error_detected(struct pci_dev *pdev,
2664 pci_channel_state_t state)
2665{
2666 struct nvme_dev *dev = pci_get_drvdata(pdev);
2667
2668 /*
2669 * A frozen channel requires a reset. When detected, this method will
2670 * shutdown the controller to quiesce. The controller will be restarted
2671 * after the slot reset through driver's slot_reset callback.
2672 */
Keith Buscha0a34082015-12-07 15:30:31 -07002673 switch (state) {
2674 case pci_channel_io_normal:
2675 return PCI_ERS_RESULT_CAN_RECOVER;
2676 case pci_channel_io_frozen:
Keith Buschd011fb32016-04-04 15:07:41 -06002677 dev_warn(dev->ctrl.device,
2678 "frozen state error detected, reset controller\n");
Keith Buscha5cdb682016-01-12 14:41:18 -07002679 nvme_dev_disable(dev, false);
Keith Buscha0a34082015-12-07 15:30:31 -07002680 return PCI_ERS_RESULT_NEED_RESET;
2681 case pci_channel_io_perm_failure:
Keith Buschd011fb32016-04-04 15:07:41 -06002682 dev_warn(dev->ctrl.device,
2683 "failure state error detected, request disconnect\n");
Keith Buscha0a34082015-12-07 15:30:31 -07002684 return PCI_ERS_RESULT_DISCONNECT;
2685 }
2686 return PCI_ERS_RESULT_NEED_RESET;
2687}
2688
2689static pci_ers_result_t nvme_slot_reset(struct pci_dev *pdev)
2690{
2691 struct nvme_dev *dev = pci_get_drvdata(pdev);
2692
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002693 dev_info(dev->ctrl.device, "restart after slot reset\n");
Keith Buscha0a34082015-12-07 15:30:31 -07002694 pci_restore_state(pdev);
Keith Buschcc1d5e72018-05-10 08:34:20 -06002695 nvme_reset_ctrl_sync(&dev->ctrl);
2696
2697 switch (dev->ctrl.state) {
2698 case NVME_CTRL_LIVE:
2699 case NVME_CTRL_ADMIN_ONLY:
2700 return PCI_ERS_RESULT_RECOVERED;
2701 default:
2702 return PCI_ERS_RESULT_DISCONNECT;
2703 }
Keith Buscha0a34082015-12-07 15:30:31 -07002704}
2705
2706static void nvme_error_resume(struct pci_dev *pdev)
2707{
2708 pci_cleanup_aer_uncorrect_error_status(pdev);
2709}
2710
Stephen Hemminger1d352032012-09-07 09:33:17 -07002711static const struct pci_error_handlers nvme_err_handler = {
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002712 .error_detected = nvme_error_detected,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002713 .slot_reset = nvme_slot_reset,
2714 .resume = nvme_error_resume,
Christoph Hellwig775755e2017-06-01 13:10:38 +02002715 .reset_prepare = nvme_reset_prepare,
2716 .reset_done = nvme_reset_done,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002717};
2718
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04002719static const struct pci_device_id nvme_id_table[] = {
Christoph Hellwig106198e2015-11-26 10:07:41 +01002720 { PCI_VDEVICE(INTEL, 0x0953),
Keith Busch08095e72016-03-04 13:15:17 -07002721 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02002722 NVME_QUIRK_DEALLOCATE_ZEROES, },
Keith Busch99466e72016-05-02 15:14:24 -06002723 { PCI_VDEVICE(INTEL, 0x0a53),
2724 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02002725 NVME_QUIRK_DEALLOCATE_ZEROES, },
Keith Busch99466e72016-05-02 15:14:24 -06002726 { PCI_VDEVICE(INTEL, 0x0a54),
2727 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02002728 NVME_QUIRK_DEALLOCATE_ZEROES, },
David Wayne Fugatef99cb7af2017-07-10 12:39:59 -06002729 { PCI_VDEVICE(INTEL, 0x0a55),
2730 .driver_data = NVME_QUIRK_STRIPE_SIZE |
2731 NVME_QUIRK_DEALLOCATE_ZEROES, },
Andy Lutomirski50af47d2017-05-24 15:06:31 -07002732 { PCI_VDEVICE(INTEL, 0xf1a5), /* Intel 600P/P3100 */
2733 .driver_data = NVME_QUIRK_NO_DEEPEST_PS },
Keith Busch540c8012015-10-22 15:45:06 -06002734 { PCI_VDEVICE(INTEL, 0x5845), /* Qemu emulated controller */
2735 .driver_data = NVME_QUIRK_IDENTIFY_CNS, },
Micah Parrish0302ae62018-04-12 13:25:25 -06002736 { PCI_DEVICE(0x1bb1, 0x0100), /* Seagate Nytro Flash Storage */
2737 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Guilherme G. Piccoli54adc012016-06-14 18:22:41 -03002738 { PCI_DEVICE(0x1c58, 0x0003), /* HGST adapter */
2739 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Jeff Lien8c97eec2017-11-21 10:44:37 -06002740 { PCI_DEVICE(0x1c58, 0x0023), /* WDC SN200 adapter */
2741 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Wenbo Wang015282c2016-09-08 12:12:11 -04002742 { PCI_DEVICE(0x1c5f, 0x0540), /* Memblaze Pblaze4 adapter */
2743 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002744 { PCI_DEVICE(0x144d, 0xa821), /* Samsung PM1725 */
2745 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
2746 { PCI_DEVICE(0x144d, 0xa822), /* Samsung PM1725a */
2747 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Christoph Hellwig608cc4b2017-09-06 11:45:24 +02002748 { PCI_DEVICE(0x1d1d, 0x1f1f), /* LighNVM qemu device */
2749 .driver_data = NVME_QUIRK_LIGHTNVM, },
2750 { PCI_DEVICE(0x1d1d, 0x2807), /* CNEX WL */
2751 .driver_data = NVME_QUIRK_LIGHTNVM, },
Wei Xuea48e872018-04-26 14:59:19 -06002752 { PCI_DEVICE(0x1d1d, 0x2601), /* CNEX Granby */
2753 .driver_data = NVME_QUIRK_LIGHTNVM, },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002754 { PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) },
Stephan Güntherc74dc782015-11-04 00:49:45 +01002755 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2001) },
Daniel Roschka124298b2017-02-22 15:17:29 -07002756 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2003) },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002757 { 0, }
2758};
2759MODULE_DEVICE_TABLE(pci, nvme_id_table);
2760
2761static struct pci_driver nvme_driver = {
2762 .name = "nvme",
2763 .id_table = nvme_id_table,
2764 .probe = nvme_probe,
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002765 .remove = nvme_remove,
Keith Busch09ece142014-01-27 11:29:40 -05002766 .shutdown = nvme_shutdown,
Keith Buschcd638942013-07-15 15:02:23 -06002767 .driver = {
2768 .pm = &nvme_dev_pm_ops,
2769 },
Keith Busch13880f52016-06-20 09:41:06 -06002770 .sriov_configure = nvme_pci_sriov_configure,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002771 .err_handler = &nvme_err_handler,
2772};
2773
2774static int __init nvme_init(void)
2775{
Sagi Grimberg9a6327d2017-06-07 20:31:55 +02002776 return pci_register_driver(&nvme_driver);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002777}
2778
2779static void __exit nvme_exit(void)
2780{
2781 pci_unregister_driver(&nvme_driver);
Ming Lei03e0f3a2017-11-09 19:32:07 +08002782 flush_workqueue(nvme_wq);
Matthew Wilcox21bd78b2014-05-09 22:42:26 -04002783 _nvme_check_size();
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002784}
2785
2786MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>");
2787MODULE_LICENSE("GPL");
Keith Buschc78b47132014-11-21 15:16:32 -07002788MODULE_VERSION("1.0");
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002789module_init(nvme_init);
2790module_exit(nvme_exit);