blob: f50feaa7116a1060d0e5af08a7b3f2506e49c01d [file] [log] [blame]
Oscar Mateob20385f2014-07-24 17:04:10 +01001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 * Michel Thierry <michel.thierry@intel.com>
26 * Thomas Daniel <thomas.daniel@intel.com>
27 * Oscar Mateo <oscar.mateo@intel.com>
28 *
29 */
30
Oscar Mateo73e4d072014-07-24 17:04:48 +010031/**
32 * DOC: Logical Rings, Logical Ring Contexts and Execlists
33 *
34 * Motivation:
Oscar Mateob20385f2014-07-24 17:04:10 +010035 * GEN8 brings an expansion of the HW contexts: "Logical Ring Contexts".
36 * These expanded contexts enable a number of new abilities, especially
37 * "Execlists" (also implemented in this file).
38 *
Oscar Mateo73e4d072014-07-24 17:04:48 +010039 * One of the main differences with the legacy HW contexts is that logical
40 * ring contexts incorporate many more things to the context's state, like
41 * PDPs or ringbuffer control registers:
42 *
43 * The reason why PDPs are included in the context is straightforward: as
44 * PPGTTs (per-process GTTs) are actually per-context, having the PDPs
45 * contained there mean you don't need to do a ppgtt->switch_mm yourself,
46 * instead, the GPU will do it for you on the context switch.
47 *
48 * But, what about the ringbuffer control registers (head, tail, etc..)?
49 * shouldn't we just need a set of those per engine command streamer? This is
50 * where the name "Logical Rings" starts to make sense: by virtualizing the
51 * rings, the engine cs shifts to a new "ring buffer" with every context
52 * switch. When you want to submit a workload to the GPU you: A) choose your
53 * context, B) find its appropriate virtualized ring, C) write commands to it
54 * and then, finally, D) tell the GPU to switch to that context.
55 *
56 * Instead of the legacy MI_SET_CONTEXT, the way you tell the GPU to switch
57 * to a contexts is via a context execution list, ergo "Execlists".
58 *
59 * LRC implementation:
60 * Regarding the creation of contexts, we have:
61 *
62 * - One global default context.
63 * - One local default context for each opened fd.
64 * - One local extra context for each context create ioctl call.
65 *
66 * Now that ringbuffers belong per-context (and not per-engine, like before)
67 * and that contexts are uniquely tied to a given engine (and not reusable,
68 * like before) we need:
69 *
70 * - One ringbuffer per-engine inside each context.
71 * - One backing object per-engine inside each context.
72 *
73 * The global default context starts its life with these new objects fully
74 * allocated and populated. The local default context for each opened fd is
75 * more complex, because we don't know at creation time which engine is going
76 * to use them. To handle this, we have implemented a deferred creation of LR
77 * contexts:
78 *
79 * The local context starts its life as a hollow or blank holder, that only
80 * gets populated for a given engine once we receive an execbuffer. If later
81 * on we receive another execbuffer ioctl for the same context but a different
82 * engine, we allocate/populate a new ringbuffer and context backing object and
83 * so on.
84 *
85 * Finally, regarding local contexts created using the ioctl call: as they are
86 * only allowed with the render ring, we can allocate & populate them right
87 * away (no need to defer anything, at least for now).
88 *
89 * Execlists implementation:
Oscar Mateob20385f2014-07-24 17:04:10 +010090 * Execlists are the new method by which, on gen8+ hardware, workloads are
91 * submitted for execution (as opposed to the legacy, ringbuffer-based, method).
Oscar Mateo73e4d072014-07-24 17:04:48 +010092 * This method works as follows:
93 *
94 * When a request is committed, its commands (the BB start and any leading or
95 * trailing commands, like the seqno breadcrumbs) are placed in the ringbuffer
96 * for the appropriate context. The tail pointer in the hardware context is not
97 * updated at this time, but instead, kept by the driver in the ringbuffer
98 * structure. A structure representing this request is added to a request queue
99 * for the appropriate engine: this structure contains a copy of the context's
100 * tail after the request was written to the ring buffer and a pointer to the
101 * context itself.
102 *
103 * If the engine's request queue was empty before the request was added, the
104 * queue is processed immediately. Otherwise the queue will be processed during
105 * a context switch interrupt. In any case, elements on the queue will get sent
106 * (in pairs) to the GPU's ExecLists Submit Port (ELSP, for short) with a
107 * globally unique 20-bits submission ID.
108 *
109 * When execution of a request completes, the GPU updates the context status
110 * buffer with a context complete event and generates a context switch interrupt.
111 * During the interrupt handling, the driver examines the events in the buffer:
112 * for each context complete event, if the announced ID matches that on the head
113 * of the request queue, then that request is retired and removed from the queue.
114 *
115 * After processing, if any requests were retired and the queue is not empty
116 * then a new execution list can be submitted. The two requests at the front of
117 * the queue are next to be submitted but since a context may not occur twice in
118 * an execution list, if subsequent requests have the same ID as the first then
119 * the two requests must be combined. This is done simply by discarding requests
120 * at the head of the queue until either only one requests is left (in which case
121 * we use a NULL second context) or the first two requests have unique IDs.
122 *
123 * By always executing the first two requests in the queue the driver ensures
124 * that the GPU is kept as busy as possible. In the case where a single context
125 * completes but a second context is still executing, the request for this second
126 * context will be at the head of the queue when we remove the first one. This
127 * request will then be resubmitted along with a new request for a different context,
128 * which will cause the hardware to continue executing the second request and queue
129 * the new request (the GPU detects the condition of a context getting preempted
130 * with the same context and optimizes the context switch flow by not doing
131 * preemption, but just sampling the new tail pointer).
132 *
Oscar Mateob20385f2014-07-24 17:04:10 +0100133 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100134#include <linux/interrupt.h>
Oscar Mateob20385f2014-07-24 17:04:10 +0100135
136#include <drm/drmP.h>
137#include <drm/i915_drm.h>
138#include "i915_drv.h"
Peter Antoine3bbaba02015-07-10 20:13:11 +0300139#include "intel_mocs.h"
Oscar Mateo127f1002014-07-24 17:04:11 +0100140
Michael H. Nguyen468c6812014-11-13 17:51:49 +0000141#define GEN9_LR_CONTEXT_RENDER_SIZE (22 * PAGE_SIZE)
Oscar Mateo8c8579172014-07-24 17:04:14 +0100142#define GEN8_LR_CONTEXT_RENDER_SIZE (20 * PAGE_SIZE)
143#define GEN8_LR_CONTEXT_OTHER_SIZE (2 * PAGE_SIZE)
144
Thomas Daniele981e7b2014-07-24 17:04:39 +0100145#define RING_EXECLIST_QFULL (1 << 0x2)
146#define RING_EXECLIST1_VALID (1 << 0x3)
147#define RING_EXECLIST0_VALID (1 << 0x4)
148#define RING_EXECLIST_ACTIVE_STATUS (3 << 0xE)
149#define RING_EXECLIST1_ACTIVE (1 << 0x11)
150#define RING_EXECLIST0_ACTIVE (1 << 0x12)
151
152#define GEN8_CTX_STATUS_IDLE_ACTIVE (1 << 0)
153#define GEN8_CTX_STATUS_PREEMPTED (1 << 1)
154#define GEN8_CTX_STATUS_ELEMENT_SWITCH (1 << 2)
155#define GEN8_CTX_STATUS_ACTIVE_IDLE (1 << 3)
156#define GEN8_CTX_STATUS_COMPLETE (1 << 4)
157#define GEN8_CTX_STATUS_LITE_RESTORE (1 << 15)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100158
Chris Wilson70c2a242016-09-09 14:11:46 +0100159#define GEN8_CTX_STATUS_COMPLETED_MASK \
160 (GEN8_CTX_STATUS_ACTIVE_IDLE | \
161 GEN8_CTX_STATUS_PREEMPTED | \
162 GEN8_CTX_STATUS_ELEMENT_SWITCH)
163
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100164#define CTX_LRI_HEADER_0 0x01
165#define CTX_CONTEXT_CONTROL 0x02
166#define CTX_RING_HEAD 0x04
167#define CTX_RING_TAIL 0x06
168#define CTX_RING_BUFFER_START 0x08
169#define CTX_RING_BUFFER_CONTROL 0x0a
170#define CTX_BB_HEAD_U 0x0c
171#define CTX_BB_HEAD_L 0x0e
172#define CTX_BB_STATE 0x10
173#define CTX_SECOND_BB_HEAD_U 0x12
174#define CTX_SECOND_BB_HEAD_L 0x14
175#define CTX_SECOND_BB_STATE 0x16
176#define CTX_BB_PER_CTX_PTR 0x18
177#define CTX_RCS_INDIRECT_CTX 0x1a
178#define CTX_RCS_INDIRECT_CTX_OFFSET 0x1c
179#define CTX_LRI_HEADER_1 0x21
180#define CTX_CTX_TIMESTAMP 0x22
181#define CTX_PDP3_UDW 0x24
182#define CTX_PDP3_LDW 0x26
183#define CTX_PDP2_UDW 0x28
184#define CTX_PDP2_LDW 0x2a
185#define CTX_PDP1_UDW 0x2c
186#define CTX_PDP1_LDW 0x2e
187#define CTX_PDP0_UDW 0x30
188#define CTX_PDP0_LDW 0x32
189#define CTX_LRI_HEADER_2 0x41
190#define CTX_R_PWR_CLK_STATE 0x42
191#define CTX_GPGPU_CSR_BASE_ADDRESS 0x44
192
Ben Widawsky84b790f2014-07-24 17:04:36 +0100193#define GEN8_CTX_VALID (1<<0)
194#define GEN8_CTX_FORCE_PD_RESTORE (1<<1)
195#define GEN8_CTX_FORCE_RESTORE (1<<2)
196#define GEN8_CTX_L3LLC_COHERENT (1<<5)
197#define GEN8_CTX_PRIVILEGE (1<<8)
Michel Thierrye5815a22015-04-08 12:13:32 +0100198
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200199#define ASSIGN_CTX_REG(reg_state, pos, reg, val) do { \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200200 (reg_state)[(pos)+0] = i915_mmio_reg_offset(reg); \
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200201 (reg_state)[(pos)+1] = (val); \
202} while (0)
203
204#define ASSIGN_CTX_PDP(ppgtt, reg_state, n) do { \
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300205 const u64 _addr = i915_page_dir_dma_addr((ppgtt), (n)); \
Michel Thierrye5815a22015-04-08 12:13:32 +0100206 reg_state[CTX_PDP ## n ## _UDW+1] = upper_32_bits(_addr); \
207 reg_state[CTX_PDP ## n ## _LDW+1] = lower_32_bits(_addr); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200208} while (0)
Michel Thierrye5815a22015-04-08 12:13:32 +0100209
Ville Syrjälä9244a812015-11-04 23:20:09 +0200210#define ASSIGN_CTX_PML4(ppgtt, reg_state) do { \
Michel Thierry2dba3232015-07-30 11:06:23 +0100211 reg_state[CTX_PDP0_UDW + 1] = upper_32_bits(px_dma(&ppgtt->pml4)); \
212 reg_state[CTX_PDP0_LDW + 1] = lower_32_bits(px_dma(&ppgtt->pml4)); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200213} while (0)
Michel Thierry2dba3232015-07-30 11:06:23 +0100214
Ben Widawsky84b790f2014-07-24 17:04:36 +0100215enum {
Ben Widawsky84b790f2014-07-24 17:04:36 +0100216 FAULT_AND_HANG = 0,
217 FAULT_AND_HALT, /* Debug only */
218 FAULT_AND_STREAM,
219 FAULT_AND_CONTINUE /* Unsupported */
220};
221#define GEN8_CTX_ID_SHIFT 32
Chris Wilson7069b142016-04-28 09:56:52 +0100222#define GEN8_CTX_ID_WIDTH 21
Michel Thierry71562912016-02-23 10:31:49 +0000223#define GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x17
224#define GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x26
Ben Widawsky84b790f2014-07-24 17:04:36 +0100225
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100226/* Typical size of the average request (2 pipecontrols and a MI_BB) */
227#define EXECLISTS_REQUEST_SIZE 64 /* bytes */
228
Chris Wilsona3aabe82016-10-04 21:11:26 +0100229#define WA_TAIL_DWORDS 2
230
Chris Wilsone2efd132016-05-24 14:53:34 +0100231static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson978f1e02016-04-28 09:56:54 +0100232 struct intel_engine_cs *engine);
Chris Wilsone2efd132016-05-24 14:53:34 +0100233static int intel_lr_context_pin(struct i915_gem_context *ctx,
Tvrtko Ursuline52928232016-01-28 10:29:54 +0000234 struct intel_engine_cs *engine);
Chris Wilsona3aabe82016-10-04 21:11:26 +0100235static void execlists_init_reg_state(u32 *reg_state,
236 struct i915_gem_context *ctx,
237 struct intel_engine_cs *engine,
238 struct intel_ring *ring);
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000239
Oscar Mateo73e4d072014-07-24 17:04:48 +0100240/**
241 * intel_sanitize_enable_execlists() - sanitize i915.enable_execlists
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100242 * @dev_priv: i915 device private
Oscar Mateo73e4d072014-07-24 17:04:48 +0100243 * @enable_execlists: value of i915.enable_execlists module parameter.
244 *
245 * Only certain platforms support Execlists (the prerequisites being
Thomas Daniel27401d12014-12-11 12:48:35 +0000246 * support for Logical Ring Contexts and Aliasing PPGTT or better).
Oscar Mateo73e4d072014-07-24 17:04:48 +0100247 *
248 * Return: 1 if Execlists is supported and has to be enabled.
249 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100250int intel_sanitize_enable_execlists(struct drm_i915_private *dev_priv, int enable_execlists)
Oscar Mateo127f1002014-07-24 17:04:11 +0100251{
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800252 /* On platforms with execlist available, vGPU will only
253 * support execlist mode, no ring buffer mode.
254 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100255 if (HAS_LOGICAL_RING_CONTEXTS(dev_priv) && intel_vgpu_active(dev_priv))
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800256 return 1;
257
Chris Wilsonc0336662016-05-06 15:40:21 +0100258 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000259 return 1;
260
Oscar Mateo127f1002014-07-24 17:04:11 +0100261 if (enable_execlists == 0)
262 return 0;
263
Daniel Vetter5a21b662016-05-24 17:13:53 +0200264 if (HAS_LOGICAL_RING_CONTEXTS(dev_priv) &&
265 USES_PPGTT(dev_priv) &&
266 i915.use_mmio_flip >= 0)
Oscar Mateo127f1002014-07-24 17:04:11 +0100267 return 1;
268
269 return 0;
270}
Oscar Mateoede7d422014-07-24 17:04:12 +0100271
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000272static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000273logical_ring_init_platform_invariants(struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000274{
Chris Wilsonc0336662016-05-06 15:40:21 +0100275 struct drm_i915_private *dev_priv = engine->i915;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000276
Chris Wilson70c2a242016-09-09 14:11:46 +0100277 engine->disable_lite_restore_wa =
Jani Nikulaa117f372016-09-16 16:59:44 +0300278 IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1) &&
Chris Wilson70c2a242016-09-09 14:11:46 +0100279 (engine->id == VCS || engine->id == VCS2);
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000280
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000281 engine->ctx_desc_template = GEN8_CTX_VALID;
Chris Wilsonc0336662016-05-06 15:40:21 +0100282 if (IS_GEN8(dev_priv))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000283 engine->ctx_desc_template |= GEN8_CTX_L3LLC_COHERENT;
284 engine->ctx_desc_template |= GEN8_CTX_PRIVILEGE;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000285
286 /* TODO: WaDisableLiteRestore when we start using semaphore
287 * signalling between Command Streamers */
288 /* ring->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE; */
289
290 /* WaEnableForceRestoreInCtxtDescForVCS:skl */
291 /* WaEnableForceRestoreInCtxtDescForVCS:bxt */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000292 if (engine->disable_lite_restore_wa)
293 engine->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000294}
295
296/**
297 * intel_lr_context_descriptor_update() - calculate & cache the descriptor
298 * descriptor for a pinned context
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000299 * @ctx: Context to work on
Chris Wilson9021ad02016-05-24 14:53:37 +0100300 * @engine: Engine the descriptor will be used with
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000301 *
302 * The context descriptor encodes various attributes of a context,
303 * including its GTT address and some flags. Because it's fairly
304 * expensive to calculate, we'll just do it once and cache the result,
305 * which remains valid until the context is unpinned.
306 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200307 * This is what a descriptor looks like, from LSB to MSB::
308 *
309 * bits 0-11: flags, GEN8_CTX_* (cached in ctx_desc_template)
310 * bits 12-31: LRCA, GTT address of (the HWSP of) this context
311 * bits 32-52: ctx ID, a globally unique tag
312 * bits 53-54: mbz, reserved for use by hardware
313 * bits 55-63: group ID, currently unused and set to 0
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000314 */
315static void
Chris Wilsone2efd132016-05-24 14:53:34 +0100316intel_lr_context_descriptor_update(struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000317 struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000318{
Chris Wilson9021ad02016-05-24 14:53:37 +0100319 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilson7069b142016-04-28 09:56:52 +0100320 u64 desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000321
Chris Wilson7069b142016-04-28 09:56:52 +0100322 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > (1<<GEN8_CTX_ID_WIDTH));
323
Zhi Wangc01fc532016-06-16 08:07:02 -0400324 desc = ctx->desc_template; /* bits 3-4 */
325 desc |= engine->ctx_desc_template; /* bits 0-11 */
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100326 desc |= i915_ggtt_offset(ce->state) + LRC_PPHWSP_PN * PAGE_SIZE;
Chris Wilson9021ad02016-05-24 14:53:37 +0100327 /* bits 12-31 */
Chris Wilson7069b142016-04-28 09:56:52 +0100328 desc |= (u64)ctx->hw_id << GEN8_CTX_ID_SHIFT; /* bits 32-52 */
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000329
Chris Wilson9021ad02016-05-24 14:53:37 +0100330 ce->lrc_desc = desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000331}
332
Chris Wilsone2efd132016-05-24 14:53:34 +0100333uint64_t intel_lr_context_descriptor(struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000334 struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000335{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000336 return ctx->engine[engine->id].lrc_desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000337}
338
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100339static inline void
340execlists_context_status_change(struct drm_i915_gem_request *rq,
341 unsigned long status)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100342{
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100343 /*
344 * Only used when GVT-g is enabled now. When GVT-g is disabled,
345 * The compiler should eliminate this function as dead-code.
346 */
347 if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
348 return;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100349
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100350 atomic_notifier_call_chain(&rq->ctx->status_notifier, status, rq);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100351}
352
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000353static void
354execlists_update_context_pdps(struct i915_hw_ppgtt *ppgtt, u32 *reg_state)
355{
356 ASSIGN_CTX_PDP(ppgtt, reg_state, 3);
357 ASSIGN_CTX_PDP(ppgtt, reg_state, 2);
358 ASSIGN_CTX_PDP(ppgtt, reg_state, 1);
359 ASSIGN_CTX_PDP(ppgtt, reg_state, 0);
360}
361
Chris Wilson70c2a242016-09-09 14:11:46 +0100362static u64 execlists_update_context(struct drm_i915_gem_request *rq)
Oscar Mateoae1250b2014-07-24 17:04:37 +0100363{
Chris Wilson70c2a242016-09-09 14:11:46 +0100364 struct intel_context *ce = &rq->ctx->engine[rq->engine->id];
Mika Kuoppala05d98242015-07-03 17:09:33 +0300365 struct i915_hw_ppgtt *ppgtt = rq->ctx->ppgtt;
Chris Wilson70c2a242016-09-09 14:11:46 +0100366 u32 *reg_state = ce->lrc_reg_state;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100367
Chris Wilsoncaddfe72016-10-28 13:58:52 +0100368 reg_state[CTX_RING_TAIL+1] = rq->tail;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100369
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000370 /* True 32b PPGTT with dynamic page allocation: update PDP
371 * registers and point the unallocated PDPs to scratch page.
372 * PML4 is allocated during ppgtt init, so this is not needed
373 * in 48-bit mode.
374 */
375 if (ppgtt && !USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
376 execlists_update_context_pdps(ppgtt, reg_state);
Chris Wilson70c2a242016-09-09 14:11:46 +0100377
378 return ce->lrc_desc;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100379}
380
Chris Wilson70c2a242016-09-09 14:11:46 +0100381static void execlists_submit_ports(struct intel_engine_cs *engine)
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100382{
Chris Wilson70c2a242016-09-09 14:11:46 +0100383 struct drm_i915_private *dev_priv = engine->i915;
384 struct execlist_port *port = engine->execlist_port;
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100385 u32 __iomem *elsp =
386 dev_priv->regs + i915_mmio_reg_offset(RING_ELSP(engine));
387 u64 desc[2];
388
Chris Wilson70c2a242016-09-09 14:11:46 +0100389 if (!port[0].count)
390 execlists_context_status_change(port[0].request,
391 INTEL_CONTEXT_SCHEDULE_IN);
392 desc[0] = execlists_update_context(port[0].request);
393 engine->preempt_wa = port[0].count++; /* bdw only? fixed on skl? */
394
395 if (port[1].request) {
396 GEM_BUG_ON(port[1].count);
397 execlists_context_status_change(port[1].request,
398 INTEL_CONTEXT_SCHEDULE_IN);
399 desc[1] = execlists_update_context(port[1].request);
400 port[1].count = 1;
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100401 } else {
402 desc[1] = 0;
403 }
Chris Wilson70c2a242016-09-09 14:11:46 +0100404 GEM_BUG_ON(desc[0] == desc[1]);
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100405
406 /* You must always write both descriptors in the order below. */
407 writel(upper_32_bits(desc[1]), elsp);
408 writel(lower_32_bits(desc[1]), elsp);
409
410 writel(upper_32_bits(desc[0]), elsp);
411 /* The context is automatically loaded after the following */
412 writel(lower_32_bits(desc[0]), elsp);
413}
414
Chris Wilson70c2a242016-09-09 14:11:46 +0100415static bool ctx_single_port_submission(const struct i915_gem_context *ctx)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100416{
Chris Wilson70c2a242016-09-09 14:11:46 +0100417 return (IS_ENABLED(CONFIG_DRM_I915_GVT) &&
418 ctx->execlists_force_single_submission);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100419}
420
Chris Wilson70c2a242016-09-09 14:11:46 +0100421static bool can_merge_ctx(const struct i915_gem_context *prev,
422 const struct i915_gem_context *next)
Michel Thierryacdd8842014-07-24 17:04:38 +0100423{
Chris Wilson70c2a242016-09-09 14:11:46 +0100424 if (prev != next)
425 return false;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100426
Chris Wilson70c2a242016-09-09 14:11:46 +0100427 if (ctx_single_port_submission(prev))
428 return false;
Michel Thierryacdd8842014-07-24 17:04:38 +0100429
Chris Wilson70c2a242016-09-09 14:11:46 +0100430 return true;
431}
Peter Antoine779949f2015-05-11 16:03:27 +0100432
Chris Wilson70c2a242016-09-09 14:11:46 +0100433static void execlists_dequeue(struct intel_engine_cs *engine)
434{
Chris Wilson20311bd2016-11-14 20:41:03 +0000435 struct drm_i915_gem_request *last;
Chris Wilson70c2a242016-09-09 14:11:46 +0100436 struct execlist_port *port = engine->execlist_port;
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000437 unsigned long flags;
Chris Wilson20311bd2016-11-14 20:41:03 +0000438 struct rb_node *rb;
Chris Wilson70c2a242016-09-09 14:11:46 +0100439 bool submit = false;
Michel Thierryacdd8842014-07-24 17:04:38 +0100440
Chris Wilson70c2a242016-09-09 14:11:46 +0100441 last = port->request;
442 if (last)
443 /* WaIdleLiteRestore:bdw,skl
444 * Apply the wa NOOPs to prevent ring:HEAD == req:TAIL
Chris Wilson9b81d552016-10-28 13:58:50 +0100445 * as we resubmit the request. See gen8_emit_breadcrumb()
Chris Wilson70c2a242016-09-09 14:11:46 +0100446 * for where we prepare the padding after the end of the
447 * request.
Michel Thierry53292cd2015-04-15 18:11:33 +0100448 */
Chris Wilson70c2a242016-09-09 14:11:46 +0100449 last->tail = last->wa_tail;
450
451 GEM_BUG_ON(port[1].request);
452
453 /* Hardware submission is through 2 ports. Conceptually each port
454 * has a (RING_START, RING_HEAD, RING_TAIL) tuple. RING_START is
455 * static for a context, and unique to each, so we only execute
456 * requests belonging to a single context from each ring. RING_HEAD
457 * is maintained by the CS in the context image, it marks the place
458 * where it got up to last time, and through RING_TAIL we tell the CS
459 * where we want to execute up to this time.
460 *
461 * In this list the requests are in order of execution. Consecutive
462 * requests from the same context are adjacent in the ringbuffer. We
463 * can combine these requests into a single RING_TAIL update:
464 *
465 * RING_HEAD...req1...req2
466 * ^- RING_TAIL
467 * since to execute req2 the CS must first execute req1.
468 *
469 * Our goal then is to point each port to the end of a consecutive
470 * sequence of requests as being the most optimal (fewest wake ups
471 * and context switches) submission.
472 */
473
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000474 spin_lock_irqsave(&engine->timeline->lock, flags);
Chris Wilson20311bd2016-11-14 20:41:03 +0000475 rb = engine->execlist_first;
476 while (rb) {
477 struct drm_i915_gem_request *cursor =
478 rb_entry(rb, typeof(*cursor), priotree.node);
479
Chris Wilson70c2a242016-09-09 14:11:46 +0100480 /* Can we combine this request with the current port? It has to
481 * be the same context/ringbuffer and not have any exceptions
482 * (e.g. GVT saying never to combine contexts).
483 *
484 * If we can combine the requests, we can execute both by
485 * updating the RING_TAIL to point to the end of the second
486 * request, and so we never need to tell the hardware about
487 * the first.
488 */
489 if (last && !can_merge_ctx(cursor->ctx, last->ctx)) {
490 /* If we are on the second port and cannot combine
491 * this request with the last, then we are done.
492 */
493 if (port != engine->execlist_port)
494 break;
495
496 /* If GVT overrides us we only ever submit port[0],
497 * leaving port[1] empty. Note that we also have
498 * to be careful that we don't queue the same
499 * context (even though a different request) to
500 * the second port.
501 */
502 if (ctx_single_port_submission(cursor->ctx))
503 break;
504
505 GEM_BUG_ON(last->ctx == cursor->ctx);
506
507 i915_gem_request_assign(&port->request, last);
508 port++;
509 }
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000510
Chris Wilson20311bd2016-11-14 20:41:03 +0000511 rb = rb_next(rb);
512 rb_erase(&cursor->priotree.node, &engine->execlist_queue);
513 RB_CLEAR_NODE(&cursor->priotree.node);
514 cursor->priotree.priority = INT_MAX;
515
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000516 /* We keep the previous context alive until we retire the
517 * following request. This ensures that any the context object
518 * is still pinned for any residual writes the HW makes into it
519 * on the context switch into the next object following the
520 * breadcrumb. Otherwise, we may retire the context too early.
521 */
522 cursor->previous_context = engine->last_context;
523 engine->last_context = cursor->ctx;
524
525 __i915_gem_request_submit(cursor);
Chris Wilson70c2a242016-09-09 14:11:46 +0100526 last = cursor;
527 submit = true;
Michel Thierry53292cd2015-04-15 18:11:33 +0100528 }
Chris Wilson70c2a242016-09-09 14:11:46 +0100529 if (submit) {
Chris Wilson70c2a242016-09-09 14:11:46 +0100530 i915_gem_request_assign(&port->request, last);
Chris Wilson20311bd2016-11-14 20:41:03 +0000531 engine->execlist_first = rb;
Chris Wilson70c2a242016-09-09 14:11:46 +0100532 }
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000533 spin_unlock_irqrestore(&engine->timeline->lock, flags);
Chris Wilson70c2a242016-09-09 14:11:46 +0100534
535 if (submit)
536 execlists_submit_ports(engine);
Michel Thierryacdd8842014-07-24 17:04:38 +0100537}
538
Chris Wilson70c2a242016-09-09 14:11:46 +0100539static bool execlists_elsp_idle(struct intel_engine_cs *engine)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100540{
Chris Wilson70c2a242016-09-09 14:11:46 +0100541 return !engine->execlist_port[0].request;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100542}
543
Imre Deak0cb56702016-11-07 11:20:04 +0200544/**
545 * intel_execlists_idle() - Determine if all engine submission ports are idle
546 * @dev_priv: i915 device private
547 *
548 * Return true if there are no requests pending on any of the submission ports
549 * of any engines.
550 */
551bool intel_execlists_idle(struct drm_i915_private *dev_priv)
552{
553 struct intel_engine_cs *engine;
554 enum intel_engine_id id;
555
556 if (!i915.enable_execlists)
557 return true;
558
559 for_each_engine(engine, dev_priv, id)
560 if (!execlists_elsp_idle(engine))
561 return false;
562
563 return true;
564}
565
Chris Wilson70c2a242016-09-09 14:11:46 +0100566static bool execlists_elsp_ready(struct intel_engine_cs *engine)
Ben Widawsky91a41032016-01-05 10:30:07 -0800567{
Chris Wilson70c2a242016-09-09 14:11:46 +0100568 int port;
Ben Widawsky91a41032016-01-05 10:30:07 -0800569
Chris Wilson70c2a242016-09-09 14:11:46 +0100570 port = 1; /* wait for a free slot */
571 if (engine->disable_lite_restore_wa || engine->preempt_wa)
572 port = 0; /* wait for GPU to be idle before continuing */
Ben Widawsky91a41032016-01-05 10:30:07 -0800573
Chris Wilson70c2a242016-09-09 14:11:46 +0100574 return !engine->execlist_port[port].request;
Ben Widawsky91a41032016-01-05 10:30:07 -0800575}
576
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200577/*
Oscar Mateo73e4d072014-07-24 17:04:48 +0100578 * Check the unread Context Status Buffers and manage the submission of new
579 * contexts to the ELSP accordingly.
580 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100581static void intel_lrc_irq_handler(unsigned long data)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100582{
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100583 struct intel_engine_cs *engine = (struct intel_engine_cs *)data;
Chris Wilson70c2a242016-09-09 14:11:46 +0100584 struct execlist_port *port = engine->execlist_port;
Chris Wilsonc0336662016-05-06 15:40:21 +0100585 struct drm_i915_private *dev_priv = engine->i915;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100586
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100587 intel_uncore_forcewake_get(dev_priv, engine->fw_domains);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000588
Chris Wilson70c2a242016-09-09 14:11:46 +0100589 if (!execlists_elsp_idle(engine)) {
590 u32 __iomem *csb_mmio =
591 dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_PTR(engine));
592 u32 __iomem *buf =
593 dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_BUF_LO(engine, 0));
594 unsigned int csb, head, tail;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100595
Chris Wilson70c2a242016-09-09 14:11:46 +0100596 csb = readl(csb_mmio);
597 head = GEN8_CSB_READ_PTR(csb);
598 tail = GEN8_CSB_WRITE_PTR(csb);
599 if (tail < head)
600 tail += GEN8_CSB_ENTRIES;
601 while (head < tail) {
602 unsigned int idx = ++head % GEN8_CSB_ENTRIES;
603 unsigned int status = readl(buf + 2 * idx);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100604
Chris Wilson70c2a242016-09-09 14:11:46 +0100605 if (!(status & GEN8_CTX_STATUS_COMPLETED_MASK))
606 continue;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100607
Chris Wilson70c2a242016-09-09 14:11:46 +0100608 GEM_BUG_ON(port[0].count == 0);
609 if (--port[0].count == 0) {
610 GEM_BUG_ON(status & GEN8_CTX_STATUS_PREEMPTED);
611 execlists_context_status_change(port[0].request,
612 INTEL_CONTEXT_SCHEDULE_OUT);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100613
Chris Wilson70c2a242016-09-09 14:11:46 +0100614 i915_gem_request_put(port[0].request);
615 port[0] = port[1];
616 memset(&port[1], 0, sizeof(port[1]));
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000617
Chris Wilson70c2a242016-09-09 14:11:46 +0100618 engine->preempt_wa = false;
619 }
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000620
Chris Wilson70c2a242016-09-09 14:11:46 +0100621 GEM_BUG_ON(port[0].count == 0 &&
622 !(status & GEN8_CTX_STATUS_ACTIVE_IDLE));
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000623 }
624
Chris Wilson70c2a242016-09-09 14:11:46 +0100625 writel(_MASKED_FIELD(GEN8_CSB_READ_PTR_MASK,
626 GEN8_CSB_WRITE_PTR(csb) << 8),
627 csb_mmio);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000628 }
629
Chris Wilson70c2a242016-09-09 14:11:46 +0100630 if (execlists_elsp_ready(engine))
631 execlists_dequeue(engine);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000632
Chris Wilson70c2a242016-09-09 14:11:46 +0100633 intel_uncore_forcewake_put(dev_priv, engine->fw_domains);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100634}
635
Chris Wilson20311bd2016-11-14 20:41:03 +0000636static bool insert_request(struct i915_priotree *pt, struct rb_root *root)
637{
638 struct rb_node **p, *rb;
639 bool first = true;
640
641 /* most positive priority is scheduled first, equal priorities fifo */
642 rb = NULL;
643 p = &root->rb_node;
644 while (*p) {
645 struct i915_priotree *pos;
646
647 rb = *p;
648 pos = rb_entry(rb, typeof(*pos), node);
649 if (pt->priority > pos->priority) {
650 p = &rb->rb_left;
651 } else {
652 p = &rb->rb_right;
653 first = false;
654 }
655 }
656 rb_link_node(&pt->node, rb, p);
657 rb_insert_color(&pt->node, root);
658
659 return first;
660}
661
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +0100662static void execlists_submit_request(struct drm_i915_gem_request *request)
Michel Thierryacdd8842014-07-24 17:04:38 +0100663{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000664 struct intel_engine_cs *engine = request->engine;
Chris Wilson5590af32016-09-09 14:11:54 +0100665 unsigned long flags;
Michel Thierryacdd8842014-07-24 17:04:38 +0100666
Chris Wilson663f71e2016-11-14 20:41:00 +0000667 /* Will be called from irq-context when using foreign fences. */
668 spin_lock_irqsave(&engine->timeline->lock, flags);
Michel Thierryacdd8842014-07-24 17:04:38 +0100669
Chris Wilson20311bd2016-11-14 20:41:03 +0000670 if (insert_request(&request->priotree, &engine->execlist_queue))
671 engine->execlist_first = &request->priotree.node;
Chris Wilson70c2a242016-09-09 14:11:46 +0100672 if (execlists_elsp_idle(engine))
673 tasklet_hi_schedule(&engine->irq_tasklet);
Michel Thierryacdd8842014-07-24 17:04:38 +0100674
Chris Wilson663f71e2016-11-14 20:41:00 +0000675 spin_unlock_irqrestore(&engine->timeline->lock, flags);
Michel Thierryacdd8842014-07-24 17:04:38 +0100676}
677
Chris Wilson20311bd2016-11-14 20:41:03 +0000678static struct intel_engine_cs *
679pt_lock_engine(struct i915_priotree *pt, struct intel_engine_cs *locked)
680{
681 struct intel_engine_cs *engine;
682
683 engine = container_of(pt,
684 struct drm_i915_gem_request,
685 priotree)->engine;
686 if (engine != locked) {
687 if (locked)
688 spin_unlock_irq(&locked->timeline->lock);
689 spin_lock_irq(&engine->timeline->lock);
690 }
691
692 return engine;
693}
694
695static void execlists_schedule(struct drm_i915_gem_request *request, int prio)
696{
697 struct intel_engine_cs *engine = NULL;
698 struct i915_dependency *dep, *p;
699 struct i915_dependency stack;
700 LIST_HEAD(dfs);
701
702 if (prio <= READ_ONCE(request->priotree.priority))
703 return;
704
705 /* Need BKL in order to use the temporary link inside i915_dependency */
706 lockdep_assert_held(&request->i915->drm.struct_mutex);
707
708 stack.signaler = &request->priotree;
709 list_add(&stack.dfs_link, &dfs);
710
711 /* Recursively bump all dependent priorities to match the new request.
712 *
713 * A naive approach would be to use recursion:
714 * static void update_priorities(struct i915_priotree *pt, prio) {
715 * list_for_each_entry(dep, &pt->signalers_list, signal_link)
716 * update_priorities(dep->signal, prio)
717 * insert_request(pt);
718 * }
719 * but that may have unlimited recursion depth and so runs a very
720 * real risk of overunning the kernel stack. Instead, we build
721 * a flat list of all dependencies starting with the current request.
722 * As we walk the list of dependencies, we add all of its dependencies
723 * to the end of the list (this may include an already visited
724 * request) and continue to walk onwards onto the new dependencies. The
725 * end result is a topological list of requests in reverse order, the
726 * last element in the list is the request we must execute first.
727 */
728 list_for_each_entry_safe(dep, p, &dfs, dfs_link) {
729 struct i915_priotree *pt = dep->signaler;
730
731 list_for_each_entry(p, &pt->signalers_list, signal_link)
732 if (prio > READ_ONCE(p->signaler->priority))
733 list_move_tail(&p->dfs_link, &dfs);
734
735 p = list_next_entry(dep, dfs_link);
736 if (!RB_EMPTY_NODE(&pt->node))
737 continue;
738
739 engine = pt_lock_engine(pt, engine);
740
741 /* If it is not already in the rbtree, we can update the
742 * priority inplace and skip over it (and its dependencies)
743 * if it is referenced *again* as we descend the dfs.
744 */
745 if (prio > pt->priority && RB_EMPTY_NODE(&pt->node)) {
746 pt->priority = prio;
747 list_del_init(&dep->dfs_link);
748 }
749 }
750
751 /* Fifo and depth-first replacement ensure our deps execute before us */
752 list_for_each_entry_safe_reverse(dep, p, &dfs, dfs_link) {
753 struct i915_priotree *pt = dep->signaler;
754
755 INIT_LIST_HEAD(&dep->dfs_link);
756
757 engine = pt_lock_engine(pt, engine);
758
759 if (prio <= pt->priority)
760 continue;
761
762 GEM_BUG_ON(RB_EMPTY_NODE(&pt->node));
763
764 pt->priority = prio;
765 rb_erase(&pt->node, &engine->execlist_queue);
766 if (insert_request(pt, &engine->execlist_queue))
767 engine->execlist_first = &pt->node;
768 }
769
770 if (engine)
771 spin_unlock_irq(&engine->timeline->lock);
772
773 /* XXX Do we need to preempt to make room for us and our deps? */
774}
775
John Harrison40e895c2015-05-29 17:43:26 +0100776int intel_logical_ring_alloc_request_extras(struct drm_i915_gem_request *request)
John Harrisonbc0dce32015-03-19 12:30:07 +0000777{
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100778 struct intel_engine_cs *engine = request->engine;
Chris Wilson9021ad02016-05-24 14:53:37 +0100779 struct intel_context *ce = &request->ctx->engine[engine->id];
Chris Wilsonbfa01202016-04-28 09:56:48 +0100780 int ret;
John Harrisonbc0dce32015-03-19 12:30:07 +0000781
Chris Wilson63103462016-04-28 09:56:49 +0100782 /* Flush enough space to reduce the likelihood of waiting after
783 * we start building the request - in which case we will just
784 * have to repeat work.
785 */
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100786 request->reserved_space += EXECLISTS_REQUEST_SIZE;
Chris Wilson63103462016-04-28 09:56:49 +0100787
Chris Wilson9021ad02016-05-24 14:53:37 +0100788 if (!ce->state) {
Chris Wilson978f1e02016-04-28 09:56:54 +0100789 ret = execlists_context_deferred_alloc(request->ctx, engine);
790 if (ret)
791 return ret;
792 }
793
Chris Wilsondca33ec2016-08-02 22:50:20 +0100794 request->ring = ce->ring;
Mika Kuoppalaf3cc01f2015-07-06 11:08:30 +0300795
Chris Wilson5ba89902016-10-07 07:53:27 +0100796 ret = intel_lr_context_pin(request->ctx, engine);
797 if (ret)
798 return ret;
799
Alex Daia7e02192015-12-16 11:45:55 -0800800 if (i915.enable_guc_submission) {
801 /*
802 * Check that the GuC has space for the request before
803 * going any further, as the i915_add_request() call
804 * later on mustn't fail ...
805 */
Dave Gordon7a9347f2016-09-12 21:19:37 +0100806 ret = i915_guc_wq_reserve(request);
Alex Daia7e02192015-12-16 11:45:55 -0800807 if (ret)
Chris Wilson5ba89902016-10-07 07:53:27 +0100808 goto err_unpin;
Alex Daia7e02192015-12-16 11:45:55 -0800809 }
810
Chris Wilsonbfa01202016-04-28 09:56:48 +0100811 ret = intel_ring_begin(request, 0);
812 if (ret)
Chris Wilson5ba89902016-10-07 07:53:27 +0100813 goto err_unreserve;
Chris Wilsonbfa01202016-04-28 09:56:48 +0100814
Chris Wilson9021ad02016-05-24 14:53:37 +0100815 if (!ce->initialised) {
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100816 ret = engine->init_context(request);
817 if (ret)
Chris Wilson5ba89902016-10-07 07:53:27 +0100818 goto err_unreserve;
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100819
Chris Wilson9021ad02016-05-24 14:53:37 +0100820 ce->initialised = true;
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100821 }
822
823 /* Note that after this point, we have committed to using
824 * this request as it is being used to both track the
825 * state of engine initialisation and liveness of the
826 * golden renderstate above. Think twice before you try
827 * to cancel/unwind this request now.
828 */
829
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100830 request->reserved_space -= EXECLISTS_REQUEST_SIZE;
Chris Wilsonbfa01202016-04-28 09:56:48 +0100831 return 0;
832
Chris Wilson5ba89902016-10-07 07:53:27 +0100833err_unreserve:
834 if (i915.enable_guc_submission)
835 i915_guc_wq_unreserve(request);
Chris Wilsonbfa01202016-04-28 09:56:48 +0100836err_unpin:
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100837 intel_lr_context_unpin(request->ctx, engine);
Dave Gordone28e4042016-01-19 19:02:55 +0000838 return ret;
John Harrisonbc0dce32015-03-19 12:30:07 +0000839}
840
Chris Wilsone2efd132016-05-24 14:53:34 +0100841static int intel_lr_context_pin(struct i915_gem_context *ctx,
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100842 struct intel_engine_cs *engine)
Oscar Mateodcb4c122014-11-13 10:28:10 +0000843{
Chris Wilson9021ad02016-05-24 14:53:37 +0100844 struct intel_context *ce = &ctx->engine[engine->id];
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100845 void *vaddr;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000846 int ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +0000847
Chris Wilson91c8a322016-07-05 10:40:23 +0100848 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000849
Chris Wilson9021ad02016-05-24 14:53:37 +0100850 if (ce->pin_count++)
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100851 return 0;
852
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100853 ret = i915_vma_pin(ce->state, 0, GEN8_LR_CONTEXT_ALIGN,
854 PIN_OFFSET_BIAS | GUC_WOPCM_TOP | PIN_GLOBAL);
Nick Hoathe84fe802015-09-11 12:53:46 +0100855 if (ret)
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100856 goto err;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000857
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100858 vaddr = i915_gem_object_pin_map(ce->state->obj, I915_MAP_WB);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100859 if (IS_ERR(vaddr)) {
860 ret = PTR_ERR(vaddr);
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100861 goto unpin_vma;
Tvrtko Ursulin82352e92016-01-15 17:12:45 +0000862 }
863
Chris Wilsonaad29fb2016-08-02 22:50:23 +0100864 ret = intel_ring_pin(ce->ring);
Nick Hoathe84fe802015-09-11 12:53:46 +0100865 if (ret)
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100866 goto unpin_map;
Alex Daid1675192015-08-12 15:43:43 +0100867
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000868 intel_lr_context_descriptor_update(ctx, engine);
Chris Wilson9021ad02016-05-24 14:53:37 +0100869
Chris Wilsona3aabe82016-10-04 21:11:26 +0100870 ce->lrc_reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
871 ce->lrc_reg_state[CTX_RING_BUFFER_START+1] =
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100872 i915_ggtt_offset(ce->ring->vma);
Chris Wilsona3aabe82016-10-04 21:11:26 +0100873
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100874 ce->state->obj->mm.dirty = true;
Daniel Vettere93c28f2015-09-02 14:33:42 +0200875
Nick Hoathe84fe802015-09-11 12:53:46 +0100876 /* Invalidate GuC TLB. */
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100877 if (i915.enable_guc_submission) {
878 struct drm_i915_private *dev_priv = ctx->i915;
Nick Hoathe84fe802015-09-11 12:53:46 +0100879 I915_WRITE(GEN8_GTCR, GEN8_GTCR_INVALIDATE);
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100880 }
Oscar Mateodcb4c122014-11-13 10:28:10 +0000881
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100882 i915_gem_context_get(ctx);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100883 return 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000884
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100885unpin_map:
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100886 i915_gem_object_unpin_map(ce->state->obj);
887unpin_vma:
888 __i915_vma_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100889err:
Chris Wilson9021ad02016-05-24 14:53:37 +0100890 ce->pin_count = 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000891 return ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +0000892}
893
Chris Wilsone2efd132016-05-24 14:53:34 +0100894void intel_lr_context_unpin(struct i915_gem_context *ctx,
Tvrtko Ursuline52928232016-01-28 10:29:54 +0000895 struct intel_engine_cs *engine)
Oscar Mateodcb4c122014-11-13 10:28:10 +0000896{
Chris Wilson9021ad02016-05-24 14:53:37 +0100897 struct intel_context *ce = &ctx->engine[engine->id];
Daniel Vetteraf3302b2015-12-04 17:27:15 +0100898
Chris Wilson91c8a322016-07-05 10:40:23 +0100899 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Chris Wilson9021ad02016-05-24 14:53:37 +0100900 GEM_BUG_ON(ce->pin_count == 0);
Tvrtko Ursulin321fe302016-01-28 10:29:55 +0000901
Chris Wilson9021ad02016-05-24 14:53:37 +0100902 if (--ce->pin_count)
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100903 return;
904
Chris Wilsonaad29fb2016-08-02 22:50:23 +0100905 intel_ring_unpin(ce->ring);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100906
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100907 i915_gem_object_unpin_map(ce->state->obj);
908 i915_vma_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100909
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100910 i915_gem_context_put(ctx);
Oscar Mateodcb4c122014-11-13 10:28:10 +0000911}
912
John Harrisone2be4fa2015-05-29 17:43:54 +0100913static int intel_logical_ring_workarounds_emit(struct drm_i915_gem_request *req)
Michel Thierry771b9a52014-11-11 16:47:33 +0000914{
915 int ret, i;
Chris Wilson7e37f882016-08-02 22:50:21 +0100916 struct intel_ring *ring = req->ring;
Chris Wilsonc0336662016-05-06 15:40:21 +0100917 struct i915_workarounds *w = &req->i915->workarounds;
Michel Thierry771b9a52014-11-11 16:47:33 +0000918
Boyer, Waynecd7feaa2016-01-06 17:15:29 -0800919 if (w->count == 0)
Michel Thierry771b9a52014-11-11 16:47:33 +0000920 return 0;
921
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100922 ret = req->engine->emit_flush(req, EMIT_BARRIER);
Michel Thierry771b9a52014-11-11 16:47:33 +0000923 if (ret)
924 return ret;
925
Chris Wilson987046a2016-04-28 09:56:46 +0100926 ret = intel_ring_begin(req, w->count * 2 + 2);
Michel Thierry771b9a52014-11-11 16:47:33 +0000927 if (ret)
928 return ret;
929
Chris Wilson1dae2df2016-08-02 22:50:19 +0100930 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
Michel Thierry771b9a52014-11-11 16:47:33 +0000931 for (i = 0; i < w->count; i++) {
Chris Wilson1dae2df2016-08-02 22:50:19 +0100932 intel_ring_emit_reg(ring, w->reg[i].addr);
933 intel_ring_emit(ring, w->reg[i].value);
Michel Thierry771b9a52014-11-11 16:47:33 +0000934 }
Chris Wilson1dae2df2016-08-02 22:50:19 +0100935 intel_ring_emit(ring, MI_NOOP);
Michel Thierry771b9a52014-11-11 16:47:33 +0000936
Chris Wilson1dae2df2016-08-02 22:50:19 +0100937 intel_ring_advance(ring);
Michel Thierry771b9a52014-11-11 16:47:33 +0000938
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100939 ret = req->engine->emit_flush(req, EMIT_BARRIER);
Michel Thierry771b9a52014-11-11 16:47:33 +0000940 if (ret)
941 return ret;
942
943 return 0;
944}
945
Arun Siluvery83b8a982015-07-08 10:27:05 +0100946#define wa_ctx_emit(batch, index, cmd) \
Arun Siluvery17ee9502015-06-19 19:07:01 +0100947 do { \
Arun Siluvery83b8a982015-07-08 10:27:05 +0100948 int __index = (index)++; \
949 if (WARN_ON(__index >= (PAGE_SIZE / sizeof(uint32_t)))) { \
Arun Siluvery17ee9502015-06-19 19:07:01 +0100950 return -ENOSPC; \
951 } \
Arun Siluvery83b8a982015-07-08 10:27:05 +0100952 batch[__index] = (cmd); \
Arun Siluvery17ee9502015-06-19 19:07:01 +0100953 } while (0)
954
Ville Syrjälä8f40db72015-11-04 23:20:08 +0200955#define wa_ctx_emit_reg(batch, index, reg) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200956 wa_ctx_emit((batch), (index), i915_mmio_reg_offset(reg))
Arun Siluvery9e000842015-07-03 14:27:31 +0100957
958/*
959 * In this WA we need to set GEN8_L3SQCREG4[21:21] and reset it after
960 * PIPE_CONTROL instruction. This is required for the flush to happen correctly
961 * but there is a slight complication as this is applied in WA batch where the
962 * values are only initialized once so we cannot take register value at the
963 * beginning and reuse it further; hence we save its value to memory, upload a
964 * constant value with bit21 set and then we restore it back with the saved value.
965 * To simplify the WA, a constant value is formed by using the default value
966 * of this register. This shouldn't be a problem because we are only modifying
967 * it for a short period and this batch in non-premptible. We can ofcourse
968 * use additional instructions that read the actual value of the register
969 * at that time and set our bit of interest but it makes the WA complicated.
970 *
971 * This WA is also required for Gen9 so extracting as a function avoids
972 * code duplication.
973 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000974static inline int gen8_emit_flush_coherentl3_wa(struct intel_engine_cs *engine,
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200975 uint32_t *batch,
Arun Siluvery9e000842015-07-03 14:27:31 +0100976 uint32_t index)
977{
Dave Airlie5e580522016-07-26 17:26:29 +1000978 struct drm_i915_private *dev_priv = engine->i915;
Arun Siluvery9e000842015-07-03 14:27:31 +0100979 uint32_t l3sqc4_flush = (0x40400000 | GEN8_LQSC_FLUSH_COHERENT_LINES);
980
Arun Siluverya4106a72015-07-14 15:01:29 +0100981 /*
Jani Nikula3be192e2016-09-16 16:59:47 +0300982 * WaDisableLSQCROPERFforOCL:kbl
Arun Siluverya4106a72015-07-14 15:01:29 +0100983 * This WA is implemented in skl_init_clock_gating() but since
984 * this batch updates GEN8_L3SQCREG4 with default value we need to
985 * set this bit here to retain the WA during flush.
986 */
Jani Nikula3be192e2016-09-16 16:59:47 +0300987 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_E0))
Arun Siluverya4106a72015-07-14 15:01:29 +0100988 l3sqc4_flush |= GEN8_LQSC_RO_PERF_DIS;
989
Arun Siluveryf1afe242015-08-04 16:22:20 +0100990 wa_ctx_emit(batch, index, (MI_STORE_REGISTER_MEM_GEN8 |
Arun Siluvery83b8a982015-07-08 10:27:05 +0100991 MI_SRM_LRM_GLOBAL_GTT));
Ville Syrjälä8f40db72015-11-04 23:20:08 +0200992 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100993 wa_ctx_emit(batch, index, i915_ggtt_offset(engine->scratch) + 256);
Arun Siluvery83b8a982015-07-08 10:27:05 +0100994 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +0100995
Arun Siluvery83b8a982015-07-08 10:27:05 +0100996 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
Ville Syrjälä8f40db72015-11-04 23:20:08 +0200997 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Arun Siluvery83b8a982015-07-08 10:27:05 +0100998 wa_ctx_emit(batch, index, l3sqc4_flush);
Arun Siluvery9e000842015-07-03 14:27:31 +0100999
Arun Siluvery83b8a982015-07-08 10:27:05 +01001000 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
1001 wa_ctx_emit(batch, index, (PIPE_CONTROL_CS_STALL |
1002 PIPE_CONTROL_DC_FLUSH_ENABLE));
1003 wa_ctx_emit(batch, index, 0);
1004 wa_ctx_emit(batch, index, 0);
1005 wa_ctx_emit(batch, index, 0);
1006 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001007
Arun Siluveryf1afe242015-08-04 16:22:20 +01001008 wa_ctx_emit(batch, index, (MI_LOAD_REGISTER_MEM_GEN8 |
Arun Siluvery83b8a982015-07-08 10:27:05 +01001009 MI_SRM_LRM_GLOBAL_GTT));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001010 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001011 wa_ctx_emit(batch, index, i915_ggtt_offset(engine->scratch) + 256);
Arun Siluvery83b8a982015-07-08 10:27:05 +01001012 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001013
1014 return index;
1015}
1016
Arun Siluvery17ee9502015-06-19 19:07:01 +01001017static inline uint32_t wa_ctx_start(struct i915_wa_ctx_bb *wa_ctx,
1018 uint32_t offset,
1019 uint32_t start_alignment)
1020{
1021 return wa_ctx->offset = ALIGN(offset, start_alignment);
1022}
1023
1024static inline int wa_ctx_end(struct i915_wa_ctx_bb *wa_ctx,
1025 uint32_t offset,
1026 uint32_t size_alignment)
1027{
1028 wa_ctx->size = offset - wa_ctx->offset;
1029
1030 WARN(wa_ctx->size % size_alignment,
1031 "wa_ctx_bb failed sanity checks: size %d is not aligned to %d\n",
1032 wa_ctx->size, size_alignment);
1033 return 0;
1034}
1035
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001036/*
1037 * Typically we only have one indirect_ctx and per_ctx batch buffer which are
1038 * initialized at the beginning and shared across all contexts but this field
1039 * helps us to have multiple batches at different offsets and select them based
1040 * on a criteria. At the moment this batch always start at the beginning of the page
1041 * and at this point we don't have multiple wa_ctx batch buffers.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001042 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001043 * The number of WA applied are not known at the beginning; we use this field
1044 * to return the no of DWORDS written.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001045 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001046 * It is to be noted that this batch does not contain MI_BATCH_BUFFER_END
1047 * so it adds NOOPs as padding to make it cacheline aligned.
1048 * MI_BATCH_BUFFER_END will be added to perctx batch and both of them together
1049 * makes a complete batch buffer.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001050 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001051static int gen8_init_indirectctx_bb(struct intel_engine_cs *engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001052 struct i915_wa_ctx_bb *wa_ctx,
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001053 uint32_t *batch,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001054 uint32_t *offset)
1055{
Arun Siluvery0160f052015-06-23 15:46:57 +01001056 uint32_t scratch_addr;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001057 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1058
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001059 /* WaDisableCtxRestoreArbitration:bdw,chv */
Arun Siluvery83b8a982015-07-08 10:27:05 +01001060 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001061
Arun Siluveryc82435b2015-06-19 18:37:13 +01001062 /* WaFlushCoherentL3CacheLinesAtContextSwitch:bdw */
Chris Wilsonc0336662016-05-06 15:40:21 +01001063 if (IS_BROADWELL(engine->i915)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001064 int rc = gen8_emit_flush_coherentl3_wa(engine, batch, index);
Andrzej Hajda604ef732015-09-21 15:33:35 +02001065 if (rc < 0)
1066 return rc;
1067 index = rc;
Arun Siluveryc82435b2015-06-19 18:37:13 +01001068 }
1069
Arun Siluvery0160f052015-06-23 15:46:57 +01001070 /* WaClearSlmSpaceAtContextSwitch:bdw,chv */
1071 /* Actual scratch location is at 128 bytes offset */
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001072 scratch_addr = i915_ggtt_offset(engine->scratch) + 2 * CACHELINE_BYTES;
Arun Siluvery0160f052015-06-23 15:46:57 +01001073
Arun Siluvery83b8a982015-07-08 10:27:05 +01001074 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
1075 wa_ctx_emit(batch, index, (PIPE_CONTROL_FLUSH_L3 |
1076 PIPE_CONTROL_GLOBAL_GTT_IVB |
1077 PIPE_CONTROL_CS_STALL |
1078 PIPE_CONTROL_QW_WRITE));
1079 wa_ctx_emit(batch, index, scratch_addr);
1080 wa_ctx_emit(batch, index, 0);
1081 wa_ctx_emit(batch, index, 0);
1082 wa_ctx_emit(batch, index, 0);
Arun Siluvery0160f052015-06-23 15:46:57 +01001083
Arun Siluvery17ee9502015-06-19 19:07:01 +01001084 /* Pad to end of cacheline */
1085 while (index % CACHELINE_DWORDS)
Arun Siluvery83b8a982015-07-08 10:27:05 +01001086 wa_ctx_emit(batch, index, MI_NOOP);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001087
1088 /*
1089 * MI_BATCH_BUFFER_END is not required in Indirect ctx BB because
1090 * execution depends on the length specified in terms of cache lines
1091 * in the register CTX_RCS_INDIRECT_CTX
1092 */
1093
1094 return wa_ctx_end(wa_ctx, *offset = index, CACHELINE_DWORDS);
1095}
1096
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001097/*
1098 * This batch is started immediately after indirect_ctx batch. Since we ensure
1099 * that indirect_ctx ends on a cacheline this batch is aligned automatically.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001100 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001101 * The number of DWORDS written are returned using this field.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001102 *
1103 * This batch is terminated with MI_BATCH_BUFFER_END and so we need not add padding
1104 * to align it with cacheline as padding after MI_BATCH_BUFFER_END is redundant.
1105 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001106static int gen8_init_perctx_bb(struct intel_engine_cs *engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001107 struct i915_wa_ctx_bb *wa_ctx,
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001108 uint32_t *batch,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001109 uint32_t *offset)
1110{
1111 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1112
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001113 /* WaDisableCtxRestoreArbitration:bdw,chv */
Arun Siluvery83b8a982015-07-08 10:27:05 +01001114 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_ENABLE);
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001115
Arun Siluvery83b8a982015-07-08 10:27:05 +01001116 wa_ctx_emit(batch, index, MI_BATCH_BUFFER_END);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001117
1118 return wa_ctx_end(wa_ctx, *offset = index, 1);
1119}
1120
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001121static int gen9_init_indirectctx_bb(struct intel_engine_cs *engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001122 struct i915_wa_ctx_bb *wa_ctx,
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001123 uint32_t *batch,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001124 uint32_t *offset)
1125{
Arun Siluverya4106a72015-07-14 15:01:29 +01001126 int ret;
Dave Airlie5e580522016-07-26 17:26:29 +10001127 struct drm_i915_private *dev_priv = engine->i915;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001128 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1129
Jani Nikula9fc736e2016-09-16 16:59:46 +03001130 /* WaDisableCtxRestoreArbitration:bxt */
1131 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001132 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Arun Siluvery0504cff2015-07-14 15:01:27 +01001133
Arun Siluverya4106a72015-07-14 15:01:29 +01001134 /* WaFlushCoherentL3CacheLinesAtContextSwitch:skl,bxt */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001135 ret = gen8_emit_flush_coherentl3_wa(engine, batch, index);
Arun Siluverya4106a72015-07-14 15:01:29 +01001136 if (ret < 0)
1137 return ret;
1138 index = ret;
1139
Mika Kuoppala873e8172016-07-20 14:26:13 +03001140 /* WaDisableGatherAtSetShaderCommonSlice:skl,bxt,kbl */
1141 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
1142 wa_ctx_emit_reg(batch, index, COMMON_SLICE_CHICKEN2);
1143 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(
1144 GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE));
1145 wa_ctx_emit(batch, index, MI_NOOP);
1146
Mika Kuoppala066d4622016-06-07 17:19:15 +03001147 /* WaClearSlmSpaceAtContextSwitch:kbl */
1148 /* Actual scratch location is at 128 bytes offset */
Mika Kuoppala703d1282016-06-07 17:19:15 +03001149 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_A0)) {
Chris Wilson56c0f1a2016-08-15 10:48:58 +01001150 u32 scratch_addr =
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001151 i915_ggtt_offset(engine->scratch) + 2 * CACHELINE_BYTES;
Mika Kuoppala066d4622016-06-07 17:19:15 +03001152
1153 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
1154 wa_ctx_emit(batch, index, (PIPE_CONTROL_FLUSH_L3 |
1155 PIPE_CONTROL_GLOBAL_GTT_IVB |
1156 PIPE_CONTROL_CS_STALL |
1157 PIPE_CONTROL_QW_WRITE));
1158 wa_ctx_emit(batch, index, scratch_addr);
1159 wa_ctx_emit(batch, index, 0);
1160 wa_ctx_emit(batch, index, 0);
1161 wa_ctx_emit(batch, index, 0);
1162 }
Tim Gore3485d992016-07-05 10:01:30 +01001163
1164 /* WaMediaPoolStateCmdInWABB:bxt */
1165 if (HAS_POOLED_EU(engine->i915)) {
1166 /*
1167 * EU pool configuration is setup along with golden context
1168 * during context initialization. This value depends on
1169 * device type (2x6 or 3x6) and needs to be updated based
1170 * on which subslice is disabled especially for 2x6
1171 * devices, however it is safe to load default
1172 * configuration of 3x6 device instead of masking off
1173 * corresponding bits because HW ignores bits of a disabled
1174 * subslice and drops down to appropriate config. Please
1175 * see render_state_setup() in i915_gem_render_state.c for
1176 * possible configurations, to avoid duplication they are
1177 * not shown here again.
1178 */
1179 u32 eu_pool_config = 0x00777000;
1180 wa_ctx_emit(batch, index, GEN9_MEDIA_POOL_STATE);
1181 wa_ctx_emit(batch, index, GEN9_MEDIA_POOL_ENABLE);
1182 wa_ctx_emit(batch, index, eu_pool_config);
1183 wa_ctx_emit(batch, index, 0);
1184 wa_ctx_emit(batch, index, 0);
1185 wa_ctx_emit(batch, index, 0);
1186 }
1187
Arun Siluvery0504cff2015-07-14 15:01:27 +01001188 /* Pad to end of cacheline */
1189 while (index % CACHELINE_DWORDS)
1190 wa_ctx_emit(batch, index, MI_NOOP);
1191
1192 return wa_ctx_end(wa_ctx, *offset = index, CACHELINE_DWORDS);
1193}
1194
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001195static int gen9_init_perctx_bb(struct intel_engine_cs *engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001196 struct i915_wa_ctx_bb *wa_ctx,
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001197 uint32_t *batch,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001198 uint32_t *offset)
1199{
1200 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1201
Jani Nikulaa117f372016-09-16 16:59:44 +03001202 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:bxt */
1203 if (IS_BXT_REVID(engine->i915, 0, BXT_REVID_A1)) {
Arun Siluvery9b014352015-07-14 15:01:30 +01001204 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001205 wa_ctx_emit_reg(batch, index, GEN9_SLICE_COMMON_ECO_CHICKEN0);
Arun Siluvery9b014352015-07-14 15:01:30 +01001206 wa_ctx_emit(batch, index,
1207 _MASKED_BIT_ENABLE(DISABLE_PIXEL_MASK_CAMMING));
1208 wa_ctx_emit(batch, index, MI_NOOP);
1209 }
1210
Tim Goreb1e429f2016-03-21 14:37:29 +00001211 /* WaClearTdlStateAckDirtyBits:bxt */
Chris Wilsonc0336662016-05-06 15:40:21 +01001212 if (IS_BXT_REVID(engine->i915, 0, BXT_REVID_B0)) {
Tim Goreb1e429f2016-03-21 14:37:29 +00001213 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(4));
1214
1215 wa_ctx_emit_reg(batch, index, GEN8_STATE_ACK);
1216 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(GEN9_SUBSLICE_TDL_ACK_BITS));
1217
1218 wa_ctx_emit_reg(batch, index, GEN9_STATE_ACK_SLICE1);
1219 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(GEN9_SUBSLICE_TDL_ACK_BITS));
1220
1221 wa_ctx_emit_reg(batch, index, GEN9_STATE_ACK_SLICE2);
1222 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(GEN9_SUBSLICE_TDL_ACK_BITS));
1223
1224 wa_ctx_emit_reg(batch, index, GEN7_ROW_CHICKEN2);
1225 /* dummy write to CS, mask bits are 0 to ensure the register is not modified */
1226 wa_ctx_emit(batch, index, 0x0);
1227 wa_ctx_emit(batch, index, MI_NOOP);
1228 }
1229
Jani Nikula9fc736e2016-09-16 16:59:46 +03001230 /* WaDisableCtxRestoreArbitration:bxt */
1231 if (IS_BXT_REVID(engine->i915, 0, BXT_REVID_A1))
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001232 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_ENABLE);
1233
Arun Siluvery0504cff2015-07-14 15:01:27 +01001234 wa_ctx_emit(batch, index, MI_BATCH_BUFFER_END);
1235
1236 return wa_ctx_end(wa_ctx, *offset = index, 1);
1237}
1238
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001239static int lrc_setup_wa_ctx_obj(struct intel_engine_cs *engine, u32 size)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001240{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001241 struct drm_i915_gem_object *obj;
1242 struct i915_vma *vma;
1243 int err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001244
Chris Wilson48bb74e2016-08-15 10:49:04 +01001245 obj = i915_gem_object_create(&engine->i915->drm, PAGE_ALIGN(size));
1246 if (IS_ERR(obj))
1247 return PTR_ERR(obj);
1248
1249 vma = i915_vma_create(obj, &engine->i915->ggtt.base, NULL);
1250 if (IS_ERR(vma)) {
1251 err = PTR_ERR(vma);
1252 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001253 }
1254
Chris Wilson48bb74e2016-08-15 10:49:04 +01001255 err = i915_vma_pin(vma, 0, PAGE_SIZE, PIN_GLOBAL | PIN_HIGH);
1256 if (err)
1257 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001258
Chris Wilson48bb74e2016-08-15 10:49:04 +01001259 engine->wa_ctx.vma = vma;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001260 return 0;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001261
1262err:
1263 i915_gem_object_put(obj);
1264 return err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001265}
1266
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001267static void lrc_destroy_wa_ctx_obj(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001268{
Chris Wilson19880c42016-08-15 10:49:05 +01001269 i915_vma_unpin_and_release(&engine->wa_ctx.vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001270}
1271
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001272static int intel_init_workaround_bb(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001273{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001274 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001275 uint32_t *batch;
1276 uint32_t offset;
1277 struct page *page;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001278 int ret;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001279
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001280 WARN_ON(engine->id != RCS);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001281
Arun Siluvery5e60d792015-06-23 15:50:44 +01001282 /* update this when WA for higher Gen are added */
Chris Wilsonc0336662016-05-06 15:40:21 +01001283 if (INTEL_GEN(engine->i915) > 9) {
Arun Siluvery0504cff2015-07-14 15:01:27 +01001284 DRM_ERROR("WA batch buffer is not initialized for Gen%d\n",
Chris Wilsonc0336662016-05-06 15:40:21 +01001285 INTEL_GEN(engine->i915));
Arun Siluvery5e60d792015-06-23 15:50:44 +01001286 return 0;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001287 }
Arun Siluvery5e60d792015-06-23 15:50:44 +01001288
Arun Siluveryc4db7592015-06-19 18:37:11 +01001289 /* some WA perform writes to scratch page, ensure it is valid */
Chris Wilson56c0f1a2016-08-15 10:48:58 +01001290 if (!engine->scratch) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001291 DRM_ERROR("scratch page not allocated for %s\n", engine->name);
Arun Siluveryc4db7592015-06-19 18:37:11 +01001292 return -EINVAL;
1293 }
1294
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001295 ret = lrc_setup_wa_ctx_obj(engine, PAGE_SIZE);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001296 if (ret) {
1297 DRM_DEBUG_DRIVER("Failed to setup context WA page: %d\n", ret);
1298 return ret;
1299 }
1300
Chris Wilson48bb74e2016-08-15 10:49:04 +01001301 page = i915_gem_object_get_dirty_page(wa_ctx->vma->obj, 0);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001302 batch = kmap_atomic(page);
1303 offset = 0;
1304
Chris Wilsonc0336662016-05-06 15:40:21 +01001305 if (IS_GEN8(engine->i915)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001306 ret = gen8_init_indirectctx_bb(engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001307 &wa_ctx->indirect_ctx,
1308 batch,
1309 &offset);
1310 if (ret)
1311 goto out;
1312
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001313 ret = gen8_init_perctx_bb(engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001314 &wa_ctx->per_ctx,
1315 batch,
1316 &offset);
1317 if (ret)
1318 goto out;
Chris Wilsonc0336662016-05-06 15:40:21 +01001319 } else if (IS_GEN9(engine->i915)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001320 ret = gen9_init_indirectctx_bb(engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001321 &wa_ctx->indirect_ctx,
1322 batch,
1323 &offset);
1324 if (ret)
1325 goto out;
1326
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001327 ret = gen9_init_perctx_bb(engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001328 &wa_ctx->per_ctx,
1329 batch,
1330 &offset);
1331 if (ret)
1332 goto out;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001333 }
1334
1335out:
1336 kunmap_atomic(batch);
1337 if (ret)
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001338 lrc_destroy_wa_ctx_obj(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001339
1340 return ret;
1341}
1342
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001343static void lrc_init_hws(struct intel_engine_cs *engine)
1344{
Chris Wilsonc0336662016-05-06 15:40:21 +01001345 struct drm_i915_private *dev_priv = engine->i915;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001346
1347 I915_WRITE(RING_HWS_PGA(engine->mmio_base),
Chris Wilson57e88532016-08-15 10:48:57 +01001348 engine->status_page.ggtt_offset);
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001349 POSTING_READ(RING_HWS_PGA(engine->mmio_base));
1350}
1351
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001352static int gen8_init_common_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001353{
Chris Wilsonc0336662016-05-06 15:40:21 +01001354 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001355 int ret;
1356
1357 ret = intel_mocs_init_engine(engine);
1358 if (ret)
1359 return ret;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001360
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001361 lrc_init_hws(engine);
Nick Hoathe84fe802015-09-11 12:53:46 +01001362
Chris Wilsonad07dfc2016-10-07 07:53:26 +01001363 intel_engine_reset_breadcrumbs(engine);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001364
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001365 I915_WRITE(RING_HWSTAM(engine->mmio_base), 0xffffffff);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001366
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001367 I915_WRITE(RING_MODE_GEN7(engine),
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001368 _MASKED_BIT_DISABLE(GFX_REPLAY_MODE) |
1369 _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE));
Michel Thierrydfc53c52015-09-28 13:25:12 +01001370
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001371 DRM_DEBUG_DRIVER("Execlists enabled for %s\n", engine->name);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001372
Tomas Elffc0768c2016-03-21 16:26:59 +00001373 intel_engine_init_hangcheck(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001374
Chris Wilsonc87d50c2016-10-04 21:11:27 +01001375 /* After a GPU reset, we may have requests to replay */
1376 if (!execlists_elsp_idle(engine)) {
1377 engine->execlist_port[0].count = 0;
1378 engine->execlist_port[1].count = 0;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001379 execlists_submit_ports(engine);
Chris Wilsonc87d50c2016-10-04 21:11:27 +01001380 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01001381
1382 return 0;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001383}
1384
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001385static int gen8_init_render_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001386{
Chris Wilsonc0336662016-05-06 15:40:21 +01001387 struct drm_i915_private *dev_priv = engine->i915;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001388 int ret;
1389
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001390 ret = gen8_init_common_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001391 if (ret)
1392 return ret;
1393
1394 /* We need to disable the AsyncFlip performance optimisations in order
1395 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1396 * programmed to '1' on all products.
1397 *
1398 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
1399 */
1400 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1401
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001402 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1403
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001404 return init_workarounds_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001405}
1406
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001407static int gen9_init_render_ring(struct intel_engine_cs *engine)
Damien Lespiau82ef8222015-02-09 19:33:08 +00001408{
1409 int ret;
1410
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001411 ret = gen8_init_common_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001412 if (ret)
1413 return ret;
1414
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001415 return init_workarounds_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001416}
1417
Chris Wilson821ed7d2016-09-09 14:11:53 +01001418static void reset_common_ring(struct intel_engine_cs *engine,
1419 struct drm_i915_gem_request *request)
1420{
1421 struct drm_i915_private *dev_priv = engine->i915;
1422 struct execlist_port *port = engine->execlist_port;
1423 struct intel_context *ce = &request->ctx->engine[engine->id];
1424
Chris Wilsona3aabe82016-10-04 21:11:26 +01001425 /* We want a simple context + ring to execute the breadcrumb update.
1426 * We cannot rely on the context being intact across the GPU hang,
1427 * so clear it and rebuild just what we need for the breadcrumb.
1428 * All pending requests for this context will be zapped, and any
1429 * future request will be after userspace has had the opportunity
1430 * to recreate its own state.
1431 */
1432 execlists_init_reg_state(ce->lrc_reg_state,
1433 request->ctx, engine, ce->ring);
1434
Chris Wilson821ed7d2016-09-09 14:11:53 +01001435 /* Move the RING_HEAD onto the breadcrumb, past the hanging batch */
Chris Wilsona3aabe82016-10-04 21:11:26 +01001436 ce->lrc_reg_state[CTX_RING_BUFFER_START+1] =
1437 i915_ggtt_offset(ce->ring->vma);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001438 ce->lrc_reg_state[CTX_RING_HEAD+1] = request->postfix;
Chris Wilsona3aabe82016-10-04 21:11:26 +01001439
Chris Wilson821ed7d2016-09-09 14:11:53 +01001440 request->ring->head = request->postfix;
1441 request->ring->last_retired_head = -1;
1442 intel_ring_update_space(request->ring);
1443
1444 if (i915.enable_guc_submission)
1445 return;
1446
1447 /* Catch up with any missed context-switch interrupts */
1448 I915_WRITE(RING_CONTEXT_STATUS_PTR(engine), _MASKED_FIELD(0xffff, 0));
1449 if (request->ctx != port[0].request->ctx) {
1450 i915_gem_request_put(port[0].request);
1451 port[0] = port[1];
1452 memset(&port[1], 0, sizeof(port[1]));
1453 }
1454
Chris Wilson821ed7d2016-09-09 14:11:53 +01001455 GEM_BUG_ON(request->ctx != port[0].request->ctx);
Chris Wilsona3aabe82016-10-04 21:11:26 +01001456
1457 /* Reset WaIdleLiteRestore:bdw,skl as well */
1458 request->tail = request->wa_tail - WA_TAIL_DWORDS * sizeof(u32);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001459}
1460
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001461static int intel_logical_ring_emit_pdps(struct drm_i915_gem_request *req)
1462{
1463 struct i915_hw_ppgtt *ppgtt = req->ctx->ppgtt;
Chris Wilson7e37f882016-08-02 22:50:21 +01001464 struct intel_ring *ring = req->ring;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001465 struct intel_engine_cs *engine = req->engine;
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001466 const int num_lri_cmds = GEN8_LEGACY_PDPES * 2;
1467 int i, ret;
1468
Chris Wilson987046a2016-04-28 09:56:46 +01001469 ret = intel_ring_begin(req, num_lri_cmds * 2 + 2);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001470 if (ret)
1471 return ret;
1472
Chris Wilsonb5321f32016-08-02 22:50:18 +01001473 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(num_lri_cmds));
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001474 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
1475 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
1476
Chris Wilsonb5321f32016-08-02 22:50:18 +01001477 intel_ring_emit_reg(ring, GEN8_RING_PDP_UDW(engine, i));
1478 intel_ring_emit(ring, upper_32_bits(pd_daddr));
1479 intel_ring_emit_reg(ring, GEN8_RING_PDP_LDW(engine, i));
1480 intel_ring_emit(ring, lower_32_bits(pd_daddr));
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001481 }
1482
Chris Wilsonb5321f32016-08-02 22:50:18 +01001483 intel_ring_emit(ring, MI_NOOP);
1484 intel_ring_advance(ring);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001485
1486 return 0;
1487}
1488
John Harrisonbe795fc2015-05-29 17:44:03 +01001489static int gen8_emit_bb_start(struct drm_i915_gem_request *req,
Chris Wilson803688b2016-08-02 22:50:27 +01001490 u64 offset, u32 len,
1491 unsigned int dispatch_flags)
Oscar Mateo15648582014-07-24 17:04:32 +01001492{
Chris Wilson7e37f882016-08-02 22:50:21 +01001493 struct intel_ring *ring = req->ring;
John Harrison8e004ef2015-02-13 11:48:10 +00001494 bool ppgtt = !(dispatch_flags & I915_DISPATCH_SECURE);
Oscar Mateo15648582014-07-24 17:04:32 +01001495 int ret;
1496
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001497 /* Don't rely in hw updating PDPs, specially in lite-restore.
1498 * Ideally, we should set Force PD Restore in ctx descriptor,
1499 * but we can't. Force Restore would be a second option, but
1500 * it is unsafe in case of lite-restore (because the ctx is
Michel Thierry2dba3232015-07-30 11:06:23 +01001501 * not idle). PML4 is allocated during ppgtt init so this is
1502 * not needed in 48-bit.*/
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001503 if (req->ctx->ppgtt &&
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001504 (intel_engine_flag(req->engine) & req->ctx->ppgtt->pd_dirty_rings)) {
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001505 if (!USES_FULL_48BIT_PPGTT(req->i915) &&
Chris Wilsonc0336662016-05-06 15:40:21 +01001506 !intel_vgpu_active(req->i915)) {
Michel Thierry2dba3232015-07-30 11:06:23 +01001507 ret = intel_logical_ring_emit_pdps(req);
1508 if (ret)
1509 return ret;
1510 }
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001511
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001512 req->ctx->ppgtt->pd_dirty_rings &= ~intel_engine_flag(req->engine);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001513 }
1514
Chris Wilson987046a2016-04-28 09:56:46 +01001515 ret = intel_ring_begin(req, 4);
Oscar Mateo15648582014-07-24 17:04:32 +01001516 if (ret)
1517 return ret;
1518
1519 /* FIXME(BDW): Address space and security selectors. */
Chris Wilsonb5321f32016-08-02 22:50:18 +01001520 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 |
1521 (ppgtt<<8) |
1522 (dispatch_flags & I915_DISPATCH_RS ?
1523 MI_BATCH_RESOURCE_STREAMER : 0));
1524 intel_ring_emit(ring, lower_32_bits(offset));
1525 intel_ring_emit(ring, upper_32_bits(offset));
1526 intel_ring_emit(ring, MI_NOOP);
1527 intel_ring_advance(ring);
Oscar Mateo15648582014-07-24 17:04:32 +01001528
1529 return 0;
1530}
1531
Chris Wilson31bb59c2016-07-01 17:23:27 +01001532static void gen8_logical_ring_enable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001533{
Chris Wilsonc0336662016-05-06 15:40:21 +01001534 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001535 I915_WRITE_IMR(engine,
1536 ~(engine->irq_enable_mask | engine->irq_keep_mask));
1537 POSTING_READ_FW(RING_IMR(engine->mmio_base));
Oscar Mateo73d477f2014-07-24 17:04:31 +01001538}
1539
Chris Wilson31bb59c2016-07-01 17:23:27 +01001540static void gen8_logical_ring_disable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001541{
Chris Wilsonc0336662016-05-06 15:40:21 +01001542 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001543 I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001544}
1545
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001546static int gen8_emit_flush(struct drm_i915_gem_request *request, u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01001547{
Chris Wilson7e37f882016-08-02 22:50:21 +01001548 struct intel_ring *ring = request->ring;
1549 u32 cmd;
Oscar Mateo47122742014-07-24 17:04:28 +01001550 int ret;
1551
Chris Wilson987046a2016-04-28 09:56:46 +01001552 ret = intel_ring_begin(request, 4);
Oscar Mateo47122742014-07-24 17:04:28 +01001553 if (ret)
1554 return ret;
1555
1556 cmd = MI_FLUSH_DW + 1;
1557
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001558 /* We always require a command barrier so that subsequent
1559 * commands, such as breadcrumb interrupts, are strictly ordered
1560 * wrt the contents of the write cache being flushed to memory
1561 * (and thus being coherent from the CPU).
1562 */
1563 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1564
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001565 if (mode & EMIT_INVALIDATE) {
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001566 cmd |= MI_INVALIDATE_TLB;
Chris Wilson1dae2df2016-08-02 22:50:19 +01001567 if (request->engine->id == VCS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001568 cmd |= MI_INVALIDATE_BSD;
Oscar Mateo47122742014-07-24 17:04:28 +01001569 }
1570
Chris Wilsonb5321f32016-08-02 22:50:18 +01001571 intel_ring_emit(ring, cmd);
1572 intel_ring_emit(ring,
1573 I915_GEM_HWS_SCRATCH_ADDR |
1574 MI_FLUSH_DW_USE_GTT);
1575 intel_ring_emit(ring, 0); /* upper addr */
1576 intel_ring_emit(ring, 0); /* value */
1577 intel_ring_advance(ring);
Oscar Mateo47122742014-07-24 17:04:28 +01001578
1579 return 0;
1580}
1581
John Harrison7deb4d32015-05-29 17:43:59 +01001582static int gen8_emit_flush_render(struct drm_i915_gem_request *request,
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001583 u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01001584{
Chris Wilson7e37f882016-08-02 22:50:21 +01001585 struct intel_ring *ring = request->ring;
Chris Wilsonb5321f32016-08-02 22:50:18 +01001586 struct intel_engine_cs *engine = request->engine;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001587 u32 scratch_addr =
1588 i915_ggtt_offset(engine->scratch) + 2 * CACHELINE_BYTES;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001589 bool vf_flush_wa = false, dc_flush_wa = false;
Oscar Mateo47122742014-07-24 17:04:28 +01001590 u32 flags = 0;
1591 int ret;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001592 int len;
Oscar Mateo47122742014-07-24 17:04:28 +01001593
1594 flags |= PIPE_CONTROL_CS_STALL;
1595
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001596 if (mode & EMIT_FLUSH) {
Oscar Mateo47122742014-07-24 17:04:28 +01001597 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
1598 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -08001599 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +01001600 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Oscar Mateo47122742014-07-24 17:04:28 +01001601 }
1602
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001603 if (mode & EMIT_INVALIDATE) {
Oscar Mateo47122742014-07-24 17:04:28 +01001604 flags |= PIPE_CONTROL_TLB_INVALIDATE;
1605 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
1606 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
1607 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
1608 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
1609 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
1610 flags |= PIPE_CONTROL_QW_WRITE;
1611 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Oscar Mateo47122742014-07-24 17:04:28 +01001612
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001613 /*
1614 * On GEN9: before VF_CACHE_INVALIDATE we need to emit a NULL
1615 * pipe control.
1616 */
Chris Wilsonc0336662016-05-06 15:40:21 +01001617 if (IS_GEN9(request->i915))
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001618 vf_flush_wa = true;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001619
1620 /* WaForGAMHang:kbl */
1621 if (IS_KBL_REVID(request->i915, 0, KBL_REVID_B0))
1622 dc_flush_wa = true;
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001623 }
Imre Deak9647ff32015-01-25 13:27:11 -08001624
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001625 len = 6;
1626
1627 if (vf_flush_wa)
1628 len += 6;
1629
1630 if (dc_flush_wa)
1631 len += 12;
1632
1633 ret = intel_ring_begin(request, len);
Oscar Mateo47122742014-07-24 17:04:28 +01001634 if (ret)
1635 return ret;
1636
Imre Deak9647ff32015-01-25 13:27:11 -08001637 if (vf_flush_wa) {
Chris Wilsonb5321f32016-08-02 22:50:18 +01001638 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1639 intel_ring_emit(ring, 0);
1640 intel_ring_emit(ring, 0);
1641 intel_ring_emit(ring, 0);
1642 intel_ring_emit(ring, 0);
1643 intel_ring_emit(ring, 0);
Imre Deak9647ff32015-01-25 13:27:11 -08001644 }
1645
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001646 if (dc_flush_wa) {
Chris Wilsonb5321f32016-08-02 22:50:18 +01001647 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1648 intel_ring_emit(ring, PIPE_CONTROL_DC_FLUSH_ENABLE);
1649 intel_ring_emit(ring, 0);
1650 intel_ring_emit(ring, 0);
1651 intel_ring_emit(ring, 0);
1652 intel_ring_emit(ring, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001653 }
1654
Chris Wilsonb5321f32016-08-02 22:50:18 +01001655 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1656 intel_ring_emit(ring, flags);
1657 intel_ring_emit(ring, scratch_addr);
1658 intel_ring_emit(ring, 0);
1659 intel_ring_emit(ring, 0);
1660 intel_ring_emit(ring, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001661
1662 if (dc_flush_wa) {
Chris Wilsonb5321f32016-08-02 22:50:18 +01001663 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1664 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL);
1665 intel_ring_emit(ring, 0);
1666 intel_ring_emit(ring, 0);
1667 intel_ring_emit(ring, 0);
1668 intel_ring_emit(ring, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001669 }
1670
Chris Wilsonb5321f32016-08-02 22:50:18 +01001671 intel_ring_advance(ring);
Oscar Mateo47122742014-07-24 17:04:28 +01001672
1673 return 0;
1674}
1675
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001676static void bxt_a_seqno_barrier(struct intel_engine_cs *engine)
Imre Deak319404d2015-08-14 18:35:27 +03001677{
Imre Deak319404d2015-08-14 18:35:27 +03001678 /*
1679 * On BXT A steppings there is a HW coherency issue whereby the
1680 * MI_STORE_DATA_IMM storing the completed request's seqno
1681 * occasionally doesn't invalidate the CPU cache. Work around this by
1682 * clflushing the corresponding cacheline whenever the caller wants
1683 * the coherency to be guaranteed. Note that this cacheline is known
1684 * to be clean at this point, since we only write it in
1685 * bxt_a_set_seqno(), where we also do a clflush after the write. So
1686 * this clflush in practice becomes an invalidate operation.
1687 */
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001688 intel_flush_status_page(engine, I915_GEM_HWS_INDEX);
Imre Deak319404d2015-08-14 18:35:27 +03001689}
1690
Chris Wilson7c17d372016-01-20 15:43:35 +02001691/*
1692 * Reserve space for 2 NOOPs at the end of each request to be
1693 * used as a workaround for not being allowed to do lite
1694 * restore with HEAD==TAIL (WaIdleLiteRestore).
1695 */
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001696static void gen8_emit_wa_tail(struct drm_i915_gem_request *request, u32 *out)
Oscar Mateo4da46e12014-07-24 17:04:27 +01001697{
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001698 *out++ = MI_NOOP;
1699 *out++ = MI_NOOP;
1700 request->wa_tail = intel_ring_offset(request->ring, out);
1701}
Oscar Mateo4da46e12014-07-24 17:04:27 +01001702
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001703static void gen8_emit_breadcrumb(struct drm_i915_gem_request *request,
1704 u32 *out)
1705{
Chris Wilson7c17d372016-01-20 15:43:35 +02001706 /* w/a: bit 5 needs to be zero for MI_FLUSH_DW address. */
1707 BUILD_BUG_ON(I915_GEM_HWS_INDEX_ADDR & (1 << 5));
Oscar Mateo4da46e12014-07-24 17:04:27 +01001708
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001709 *out++ = (MI_FLUSH_DW + 1) | MI_FLUSH_DW_OP_STOREDW;
1710 *out++ = intel_hws_seqno_address(request->engine) | MI_FLUSH_DW_USE_GTT;
1711 *out++ = 0;
1712 *out++ = request->global_seqno;
1713 *out++ = MI_USER_INTERRUPT;
1714 *out++ = MI_NOOP;
1715 request->tail = intel_ring_offset(request->ring, out);
1716
1717 gen8_emit_wa_tail(request, out);
Chris Wilson7c17d372016-01-20 15:43:35 +02001718}
Oscar Mateo4da46e12014-07-24 17:04:27 +01001719
Chris Wilson98f29e82016-10-28 13:58:51 +01001720static const int gen8_emit_breadcrumb_sz = 6 + WA_TAIL_DWORDS;
1721
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001722static void gen8_emit_breadcrumb_render(struct drm_i915_gem_request *request,
1723 u32 *out)
Chris Wilson7c17d372016-01-20 15:43:35 +02001724{
Michał Winiarskice81a652016-04-12 15:51:55 +02001725 /* We're using qword write, seqno should be aligned to 8 bytes. */
1726 BUILD_BUG_ON(I915_GEM_HWS_INDEX & 1);
1727
Chris Wilson7c17d372016-01-20 15:43:35 +02001728 /* w/a for post sync ops following a GPGPU operation we
1729 * need a prior CS_STALL, which is emitted by the flush
1730 * following the batch.
Michel Thierry53292cd2015-04-15 18:11:33 +01001731 */
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001732 *out++ = GFX_OP_PIPE_CONTROL(6);
1733 *out++ = (PIPE_CONTROL_GLOBAL_GTT_IVB |
1734 PIPE_CONTROL_CS_STALL |
1735 PIPE_CONTROL_QW_WRITE);
1736 *out++ = intel_hws_seqno_address(request->engine);
1737 *out++ = 0;
1738 *out++ = request->global_seqno;
Michał Winiarskice81a652016-04-12 15:51:55 +02001739 /* We're thrashing one dword of HWS. */
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001740 *out++ = 0;
1741 *out++ = MI_USER_INTERRUPT;
1742 *out++ = MI_NOOP;
1743 request->tail = intel_ring_offset(request->ring, out);
1744
1745 gen8_emit_wa_tail(request, out);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001746}
1747
Chris Wilson98f29e82016-10-28 13:58:51 +01001748static const int gen8_emit_breadcrumb_render_sz = 8 + WA_TAIL_DWORDS;
1749
John Harrison87531812015-05-29 17:43:44 +01001750static int gen8_init_rcs_context(struct drm_i915_gem_request *req)
Thomas Daniele7778be2014-12-02 12:50:48 +00001751{
1752 int ret;
1753
John Harrisone2be4fa2015-05-29 17:43:54 +01001754 ret = intel_logical_ring_workarounds_emit(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001755 if (ret)
1756 return ret;
1757
Peter Antoine3bbaba02015-07-10 20:13:11 +03001758 ret = intel_rcs_context_init_mocs(req);
1759 /*
1760 * Failing to program the MOCS is non-fatal.The system will not
1761 * run at peak performance. So generate an error and carry on.
1762 */
1763 if (ret)
1764 DRM_ERROR("MOCS failed to program: expect performance issues.\n");
1765
Chris Wilson4e50f082016-10-28 13:58:31 +01001766 return i915_gem_render_state_emit(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001767}
1768
Oscar Mateo73e4d072014-07-24 17:04:48 +01001769/**
1770 * intel_logical_ring_cleanup() - deallocate the Engine Command Streamer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001771 * @engine: Engine Command Streamer.
Oscar Mateo73e4d072014-07-24 17:04:48 +01001772 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001773void intel_logical_ring_cleanup(struct intel_engine_cs *engine)
Oscar Mateo454afeb2014-07-24 17:04:22 +01001774{
John Harrison6402c332014-10-31 12:00:26 +00001775 struct drm_i915_private *dev_priv;
Oscar Mateo9832b9d2014-07-24 17:04:30 +01001776
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01001777 /*
1778 * Tasklet cannot be active at this point due intel_mark_active/idle
1779 * so this is just for documentation.
1780 */
1781 if (WARN_ON(test_bit(TASKLET_STATE_SCHED, &engine->irq_tasklet.state)))
1782 tasklet_kill(&engine->irq_tasklet);
1783
Chris Wilsonc0336662016-05-06 15:40:21 +01001784 dev_priv = engine->i915;
John Harrison6402c332014-10-31 12:00:26 +00001785
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001786 if (engine->buffer) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001787 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
Dave Gordonb0366a52015-12-08 15:02:36 +00001788 }
Oscar Mateo48d82382014-07-24 17:04:23 +01001789
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001790 if (engine->cleanup)
1791 engine->cleanup(engine);
Oscar Mateo48d82382014-07-24 17:04:23 +01001792
Chris Wilson96a945a2016-08-03 13:19:16 +01001793 intel_engine_cleanup_common(engine);
Chris Wilson688e6c72016-07-01 17:23:15 +01001794
Chris Wilson57e88532016-08-15 10:48:57 +01001795 if (engine->status_page.vma) {
1796 i915_gem_object_unpin_map(engine->status_page.vma->obj);
1797 engine->status_page.vma = NULL;
Oscar Mateo48d82382014-07-24 17:04:23 +01001798 }
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001799 intel_lr_context_unpin(dev_priv->kernel_context, engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001800
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001801 lrc_destroy_wa_ctx_obj(engine);
Chris Wilsonc0336662016-05-06 15:40:21 +01001802 engine->i915 = NULL;
Akash Goel3b3f1652016-10-13 22:44:48 +05301803 dev_priv->engine[engine->id] = NULL;
1804 kfree(engine);
Oscar Mateo454afeb2014-07-24 17:04:22 +01001805}
1806
Chris Wilsonddd66c52016-08-02 22:50:31 +01001807void intel_execlists_enable_submission(struct drm_i915_private *dev_priv)
1808{
1809 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05301810 enum intel_engine_id id;
Chris Wilsonddd66c52016-08-02 22:50:31 +01001811
Chris Wilson20311bd2016-11-14 20:41:03 +00001812 for_each_engine(engine, dev_priv, id) {
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +01001813 engine->submit_request = execlists_submit_request;
Chris Wilson20311bd2016-11-14 20:41:03 +00001814 engine->schedule = execlists_schedule;
1815 }
Chris Wilsonddd66c52016-08-02 22:50:31 +01001816}
1817
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001818static void
Chris Wilsone1382ef2016-05-06 15:40:20 +01001819logical_ring_default_vfuncs(struct intel_engine_cs *engine)
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001820{
1821 /* Default vfuncs which can be overriden by each engine. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001822 engine->init_hw = gen8_init_common_ring;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001823 engine->reset_hw = reset_common_ring;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001824 engine->emit_flush = gen8_emit_flush;
Chris Wilson9b81d552016-10-28 13:58:50 +01001825 engine->emit_breadcrumb = gen8_emit_breadcrumb;
Chris Wilson98f29e82016-10-28 13:58:51 +01001826 engine->emit_breadcrumb_sz = gen8_emit_breadcrumb_sz;
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +01001827 engine->submit_request = execlists_submit_request;
Chris Wilson20311bd2016-11-14 20:41:03 +00001828 engine->schedule = execlists_schedule;
Chris Wilsonddd66c52016-08-02 22:50:31 +01001829
Chris Wilson31bb59c2016-07-01 17:23:27 +01001830 engine->irq_enable = gen8_logical_ring_enable_irq;
1831 engine->irq_disable = gen8_logical_ring_disable_irq;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001832 engine->emit_bb_start = gen8_emit_bb_start;
Chris Wilson1b7744e2016-07-01 17:23:17 +01001833 if (IS_BXT_REVID(engine->i915, 0, BXT_REVID_A1))
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001834 engine->irq_seqno_barrier = bxt_a_seqno_barrier;
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001835}
1836
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001837static inline void
Dave Gordonc2c7f242016-07-13 16:03:35 +01001838logical_ring_default_irqs(struct intel_engine_cs *engine)
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001839{
Dave Gordonc2c7f242016-07-13 16:03:35 +01001840 unsigned shift = engine->irq_shift;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001841 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT << shift;
1842 engine->irq_keep_mask = GT_CONTEXT_SWITCH_INTERRUPT << shift;
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001843}
1844
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001845static int
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001846lrc_setup_hws(struct intel_engine_cs *engine, struct i915_vma *vma)
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001847{
Chris Wilson57e88532016-08-15 10:48:57 +01001848 const int hws_offset = LRC_PPHWSP_PN * PAGE_SIZE;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001849 void *hws;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001850
1851 /* The HWSP is part of the default context object in LRC mode. */
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001852 hws = i915_gem_object_pin_map(vma->obj, I915_MAP_WB);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001853 if (IS_ERR(hws))
1854 return PTR_ERR(hws);
Chris Wilson57e88532016-08-15 10:48:57 +01001855
1856 engine->status_page.page_addr = hws + hws_offset;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001857 engine->status_page.ggtt_offset = i915_ggtt_offset(vma) + hws_offset;
Chris Wilson57e88532016-08-15 10:48:57 +01001858 engine->status_page.vma = vma;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001859
1860 return 0;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001861}
1862
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001863static void
1864logical_ring_setup(struct intel_engine_cs *engine)
1865{
1866 struct drm_i915_private *dev_priv = engine->i915;
1867 enum forcewake_domains fw_domains;
1868
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01001869 intel_engine_setup_common(engine);
1870
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001871 /* Intentionally left blank. */
1872 engine->buffer = NULL;
1873
1874 fw_domains = intel_uncore_forcewake_for_reg(dev_priv,
1875 RING_ELSP(engine),
1876 FW_REG_WRITE);
1877
1878 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
1879 RING_CONTEXT_STATUS_PTR(engine),
1880 FW_REG_READ | FW_REG_WRITE);
1881
1882 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
1883 RING_CONTEXT_STATUS_BUF_BASE(engine),
1884 FW_REG_READ);
1885
1886 engine->fw_domains = fw_domains;
1887
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001888 tasklet_init(&engine->irq_tasklet,
1889 intel_lrc_irq_handler, (unsigned long)engine);
1890
1891 logical_ring_init_platform_invariants(engine);
1892 logical_ring_default_vfuncs(engine);
1893 logical_ring_default_irqs(engine);
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001894}
1895
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001896static int
1897logical_ring_init(struct intel_engine_cs *engine)
1898{
1899 struct i915_gem_context *dctx = engine->i915->kernel_context;
1900 int ret;
1901
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01001902 ret = intel_engine_init_common(engine);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001903 if (ret)
1904 goto error;
1905
1906 ret = execlists_context_deferred_alloc(dctx, engine);
1907 if (ret)
1908 goto error;
1909
1910 /* As this is the default context, always pin it */
1911 ret = intel_lr_context_pin(dctx, engine);
1912 if (ret) {
1913 DRM_ERROR("Failed to pin context for %s: %d\n",
1914 engine->name, ret);
1915 goto error;
1916 }
1917
1918 /* And setup the hardware status page. */
1919 ret = lrc_setup_hws(engine, dctx->engine[engine->id].state);
1920 if (ret) {
1921 DRM_ERROR("Failed to set up hws %s: %d\n", engine->name, ret);
1922 goto error;
1923 }
1924
1925 return 0;
1926
1927error:
1928 intel_logical_ring_cleanup(engine);
1929 return ret;
1930}
1931
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01001932int logical_render_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001933{
1934 struct drm_i915_private *dev_priv = engine->i915;
1935 int ret;
1936
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001937 logical_ring_setup(engine);
1938
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001939 if (HAS_L3_DPF(dev_priv))
1940 engine->irq_keep_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
1941
1942 /* Override some for render ring. */
1943 if (INTEL_GEN(dev_priv) >= 9)
1944 engine->init_hw = gen9_init_render_ring;
1945 else
1946 engine->init_hw = gen8_init_render_ring;
1947 engine->init_context = gen8_init_rcs_context;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001948 engine->emit_flush = gen8_emit_flush_render;
Chris Wilson9b81d552016-10-28 13:58:50 +01001949 engine->emit_breadcrumb = gen8_emit_breadcrumb_render;
Chris Wilson98f29e82016-10-28 13:58:51 +01001950 engine->emit_breadcrumb_sz = gen8_emit_breadcrumb_render_sz;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001951
Chris Wilson56c0f1a2016-08-15 10:48:58 +01001952 ret = intel_engine_create_scratch(engine, 4096);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001953 if (ret)
1954 return ret;
1955
1956 ret = intel_init_workaround_bb(engine);
1957 if (ret) {
1958 /*
1959 * We continue even if we fail to initialize WA batch
1960 * because we only expect rare glitches but nothing
1961 * critical to prevent us from using GPU
1962 */
1963 DRM_ERROR("WA batch buffer initialization failed: %d\n",
1964 ret);
1965 }
1966
1967 ret = logical_ring_init(engine);
1968 if (ret) {
1969 lrc_destroy_wa_ctx_obj(engine);
1970 }
1971
1972 return ret;
1973}
1974
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01001975int logical_xcs_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001976{
1977 logical_ring_setup(engine);
1978
1979 return logical_ring_init(engine);
1980}
1981
Jeff McGee0cea6502015-02-13 10:27:56 -06001982static u32
Chris Wilsonc0336662016-05-06 15:40:21 +01001983make_rpcs(struct drm_i915_private *dev_priv)
Jeff McGee0cea6502015-02-13 10:27:56 -06001984{
1985 u32 rpcs = 0;
1986
1987 /*
1988 * No explicit RPCS request is needed to ensure full
1989 * slice/subslice/EU enablement prior to Gen9.
1990 */
Chris Wilsonc0336662016-05-06 15:40:21 +01001991 if (INTEL_GEN(dev_priv) < 9)
Jeff McGee0cea6502015-02-13 10:27:56 -06001992 return 0;
1993
1994 /*
1995 * Starting in Gen9, render power gating can leave
1996 * slice/subslice/EU in a partially enabled state. We
1997 * must make an explicit request through RPCS for full
1998 * enablement.
1999 */
Imre Deak43b67992016-08-31 19:13:02 +03002000 if (INTEL_INFO(dev_priv)->sseu.has_slice_pg) {
Jeff McGee0cea6502015-02-13 10:27:56 -06002001 rpcs |= GEN8_RPCS_S_CNT_ENABLE;
Imre Deakf08a0c92016-08-31 19:13:04 +03002002 rpcs |= hweight8(INTEL_INFO(dev_priv)->sseu.slice_mask) <<
Jeff McGee0cea6502015-02-13 10:27:56 -06002003 GEN8_RPCS_S_CNT_SHIFT;
2004 rpcs |= GEN8_RPCS_ENABLE;
2005 }
2006
Imre Deak43b67992016-08-31 19:13:02 +03002007 if (INTEL_INFO(dev_priv)->sseu.has_subslice_pg) {
Jeff McGee0cea6502015-02-13 10:27:56 -06002008 rpcs |= GEN8_RPCS_SS_CNT_ENABLE;
Imre Deak57ec1712016-08-31 19:13:05 +03002009 rpcs |= hweight8(INTEL_INFO(dev_priv)->sseu.subslice_mask) <<
Jeff McGee0cea6502015-02-13 10:27:56 -06002010 GEN8_RPCS_SS_CNT_SHIFT;
2011 rpcs |= GEN8_RPCS_ENABLE;
2012 }
2013
Imre Deak43b67992016-08-31 19:13:02 +03002014 if (INTEL_INFO(dev_priv)->sseu.has_eu_pg) {
2015 rpcs |= INTEL_INFO(dev_priv)->sseu.eu_per_subslice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06002016 GEN8_RPCS_EU_MIN_SHIFT;
Imre Deak43b67992016-08-31 19:13:02 +03002017 rpcs |= INTEL_INFO(dev_priv)->sseu.eu_per_subslice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06002018 GEN8_RPCS_EU_MAX_SHIFT;
2019 rpcs |= GEN8_RPCS_ENABLE;
2020 }
2021
2022 return rpcs;
2023}
2024
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002025static u32 intel_lr_indirect_ctx_offset(struct intel_engine_cs *engine)
Michel Thierry71562912016-02-23 10:31:49 +00002026{
2027 u32 indirect_ctx_offset;
2028
Chris Wilsonc0336662016-05-06 15:40:21 +01002029 switch (INTEL_GEN(engine->i915)) {
Michel Thierry71562912016-02-23 10:31:49 +00002030 default:
Chris Wilsonc0336662016-05-06 15:40:21 +01002031 MISSING_CASE(INTEL_GEN(engine->i915));
Michel Thierry71562912016-02-23 10:31:49 +00002032 /* fall through */
2033 case 9:
2034 indirect_ctx_offset =
2035 GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2036 break;
2037 case 8:
2038 indirect_ctx_offset =
2039 GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2040 break;
2041 }
2042
2043 return indirect_ctx_offset;
2044}
2045
Chris Wilsona3aabe82016-10-04 21:11:26 +01002046static void execlists_init_reg_state(u32 *reg_state,
2047 struct i915_gem_context *ctx,
2048 struct intel_engine_cs *engine,
2049 struct intel_ring *ring)
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002050{
Chris Wilsona3aabe82016-10-04 21:11:26 +01002051 struct drm_i915_private *dev_priv = engine->i915;
2052 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt ?: dev_priv->mm.aliasing_ppgtt;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002053
2054 /* A context is actually a big batch buffer with several MI_LOAD_REGISTER_IMM
2055 * commands followed by (reg, value) pairs. The values we are setting here are
2056 * only for the first context restore: on a subsequent save, the GPU will
2057 * recreate this batchbuffer with new values (including all the missing
2058 * MI_LOAD_REGISTER_IMM commands that we are not initializing here). */
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002059 reg_state[CTX_LRI_HEADER_0] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002060 MI_LOAD_REGISTER_IMM(engine->id == RCS ? 14 : 11) | MI_LRI_FORCE_POSTED;
2061 ASSIGN_CTX_REG(reg_state, CTX_CONTEXT_CONTROL,
2062 RING_CONTEXT_CONTROL(engine),
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002063 _MASKED_BIT_ENABLE(CTX_CTRL_INHIBIT_SYN_CTX_SWITCH |
2064 CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
Chris Wilsonc0336662016-05-06 15:40:21 +01002065 (HAS_RESOURCE_STREAMER(dev_priv) ?
Chris Wilsona3aabe82016-10-04 21:11:26 +01002066 CTX_CTRL_RS_CTX_ENABLE : 0)));
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002067 ASSIGN_CTX_REG(reg_state, CTX_RING_HEAD, RING_HEAD(engine->mmio_base),
2068 0);
2069 ASSIGN_CTX_REG(reg_state, CTX_RING_TAIL, RING_TAIL(engine->mmio_base),
2070 0);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002071 ASSIGN_CTX_REG(reg_state, CTX_RING_BUFFER_START,
2072 RING_START(engine->mmio_base), 0);
2073 ASSIGN_CTX_REG(reg_state, CTX_RING_BUFFER_CONTROL,
2074 RING_CTL(engine->mmio_base),
Chris Wilson62ae14b2016-10-04 21:11:25 +01002075 RING_CTL_SIZE(ring->size) | RING_VALID);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002076 ASSIGN_CTX_REG(reg_state, CTX_BB_HEAD_U,
2077 RING_BBADDR_UDW(engine->mmio_base), 0);
2078 ASSIGN_CTX_REG(reg_state, CTX_BB_HEAD_L,
2079 RING_BBADDR(engine->mmio_base), 0);
2080 ASSIGN_CTX_REG(reg_state, CTX_BB_STATE,
2081 RING_BBSTATE(engine->mmio_base),
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002082 RING_BB_PPGTT);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002083 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_HEAD_U,
2084 RING_SBBADDR_UDW(engine->mmio_base), 0);
2085 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_HEAD_L,
2086 RING_SBBADDR(engine->mmio_base), 0);
2087 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_STATE,
2088 RING_SBBSTATE(engine->mmio_base), 0);
2089 if (engine->id == RCS) {
2090 ASSIGN_CTX_REG(reg_state, CTX_BB_PER_CTX_PTR,
2091 RING_BB_PER_CTX_PTR(engine->mmio_base), 0);
2092 ASSIGN_CTX_REG(reg_state, CTX_RCS_INDIRECT_CTX,
2093 RING_INDIRECT_CTX(engine->mmio_base), 0);
2094 ASSIGN_CTX_REG(reg_state, CTX_RCS_INDIRECT_CTX_OFFSET,
2095 RING_INDIRECT_CTX_OFFSET(engine->mmio_base), 0);
Chris Wilson48bb74e2016-08-15 10:49:04 +01002096 if (engine->wa_ctx.vma) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002097 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01002098 u32 ggtt_offset = i915_ggtt_offset(wa_ctx->vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002099
2100 reg_state[CTX_RCS_INDIRECT_CTX+1] =
2101 (ggtt_offset + wa_ctx->indirect_ctx.offset * sizeof(uint32_t)) |
2102 (wa_ctx->indirect_ctx.size / CACHELINE_DWORDS);
2103
2104 reg_state[CTX_RCS_INDIRECT_CTX_OFFSET+1] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002105 intel_lr_indirect_ctx_offset(engine) << 6;
Arun Siluvery17ee9502015-06-19 19:07:01 +01002106
2107 reg_state[CTX_BB_PER_CTX_PTR+1] =
2108 (ggtt_offset + wa_ctx->per_ctx.offset * sizeof(uint32_t)) |
2109 0x01;
2110 }
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002111 }
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002112 reg_state[CTX_LRI_HEADER_1] = MI_LOAD_REGISTER_IMM(9) | MI_LRI_FORCE_POSTED;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002113 ASSIGN_CTX_REG(reg_state, CTX_CTX_TIMESTAMP,
2114 RING_CTX_TIMESTAMP(engine->mmio_base), 0);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002115 /* PDP values well be assigned later if needed */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002116 ASSIGN_CTX_REG(reg_state, CTX_PDP3_UDW, GEN8_RING_PDP_UDW(engine, 3),
2117 0);
2118 ASSIGN_CTX_REG(reg_state, CTX_PDP3_LDW, GEN8_RING_PDP_LDW(engine, 3),
2119 0);
2120 ASSIGN_CTX_REG(reg_state, CTX_PDP2_UDW, GEN8_RING_PDP_UDW(engine, 2),
2121 0);
2122 ASSIGN_CTX_REG(reg_state, CTX_PDP2_LDW, GEN8_RING_PDP_LDW(engine, 2),
2123 0);
2124 ASSIGN_CTX_REG(reg_state, CTX_PDP1_UDW, GEN8_RING_PDP_UDW(engine, 1),
2125 0);
2126 ASSIGN_CTX_REG(reg_state, CTX_PDP1_LDW, GEN8_RING_PDP_LDW(engine, 1),
2127 0);
2128 ASSIGN_CTX_REG(reg_state, CTX_PDP0_UDW, GEN8_RING_PDP_UDW(engine, 0),
2129 0);
2130 ASSIGN_CTX_REG(reg_state, CTX_PDP0_LDW, GEN8_RING_PDP_LDW(engine, 0),
2131 0);
Michel Thierryd7b26332015-04-08 12:13:34 +01002132
Michel Thierry2dba3232015-07-30 11:06:23 +01002133 if (USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
2134 /* 64b PPGTT (48bit canonical)
2135 * PDP0_DESCRIPTOR contains the base address to PML4 and
2136 * other PDP Descriptors are ignored.
2137 */
2138 ASSIGN_CTX_PML4(ppgtt, reg_state);
2139 } else {
2140 /* 32b PPGTT
2141 * PDP*_DESCRIPTOR contains the base address of space supported.
2142 * With dynamic page allocation, PDPs may not be allocated at
2143 * this point. Point the unallocated PDPs to the scratch page
2144 */
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +00002145 execlists_update_context_pdps(ppgtt, reg_state);
Michel Thierry2dba3232015-07-30 11:06:23 +01002146 }
2147
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002148 if (engine->id == RCS) {
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002149 reg_state[CTX_LRI_HEADER_2] = MI_LOAD_REGISTER_IMM(1);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002150 ASSIGN_CTX_REG(reg_state, CTX_R_PWR_CLK_STATE, GEN8_R_PWR_CLK_STATE,
Chris Wilsonc0336662016-05-06 15:40:21 +01002151 make_rpcs(dev_priv));
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002152 }
Chris Wilsona3aabe82016-10-04 21:11:26 +01002153}
2154
2155static int
2156populate_lr_context(struct i915_gem_context *ctx,
2157 struct drm_i915_gem_object *ctx_obj,
2158 struct intel_engine_cs *engine,
2159 struct intel_ring *ring)
2160{
2161 void *vaddr;
2162 int ret;
2163
2164 ret = i915_gem_object_set_to_cpu_domain(ctx_obj, true);
2165 if (ret) {
2166 DRM_DEBUG_DRIVER("Could not set to CPU domain\n");
2167 return ret;
2168 }
2169
2170 vaddr = i915_gem_object_pin_map(ctx_obj, I915_MAP_WB);
2171 if (IS_ERR(vaddr)) {
2172 ret = PTR_ERR(vaddr);
2173 DRM_DEBUG_DRIVER("Could not map object pages! (%d)\n", ret);
2174 return ret;
2175 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002176 ctx_obj->mm.dirty = true;
Chris Wilsona3aabe82016-10-04 21:11:26 +01002177
2178 /* The second page of the context object contains some fields which must
2179 * be set up prior to the first execution. */
2180
2181 execlists_init_reg_state(vaddr + LRC_STATE_PN * PAGE_SIZE,
2182 ctx, engine, ring);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002183
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002184 i915_gem_object_unpin_map(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002185
2186 return 0;
2187}
2188
Oscar Mateo73e4d072014-07-24 17:04:48 +01002189/**
Dave Gordonc5d46ee2016-01-05 12:21:33 +00002190 * intel_lr_context_size() - return the size of the context for an engine
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002191 * @engine: which engine to find the context size for
Dave Gordonc5d46ee2016-01-05 12:21:33 +00002192 *
2193 * Each engine may require a different amount of space for a context image,
2194 * so when allocating (or copying) an image, this function can be used to
2195 * find the right size for the specific engine.
2196 *
2197 * Return: size (in bytes) of an engine-specific context image
2198 *
2199 * Note: this size includes the HWSP, which is part of the context image
2200 * in LRC mode, but does not include the "shared data page" used with
2201 * GuC submission. The caller should account for this if using the GuC.
2202 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002203uint32_t intel_lr_context_size(struct intel_engine_cs *engine)
Oscar Mateo8c8579172014-07-24 17:04:14 +01002204{
2205 int ret = 0;
2206
Chris Wilsonc0336662016-05-06 15:40:21 +01002207 WARN_ON(INTEL_GEN(engine->i915) < 8);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002208
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002209 switch (engine->id) {
Oscar Mateo8c8579172014-07-24 17:04:14 +01002210 case RCS:
Chris Wilsonc0336662016-05-06 15:40:21 +01002211 if (INTEL_GEN(engine->i915) >= 9)
Michael H. Nguyen468c6812014-11-13 17:51:49 +00002212 ret = GEN9_LR_CONTEXT_RENDER_SIZE;
2213 else
2214 ret = GEN8_LR_CONTEXT_RENDER_SIZE;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002215 break;
2216 case VCS:
2217 case BCS:
2218 case VECS:
2219 case VCS2:
2220 ret = GEN8_LR_CONTEXT_OTHER_SIZE;
2221 break;
2222 }
2223
2224 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002225}
2226
Chris Wilsone2efd132016-05-24 14:53:34 +01002227static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson978f1e02016-04-28 09:56:54 +01002228 struct intel_engine_cs *engine)
Oscar Mateoede7d422014-07-24 17:04:12 +01002229{
Oscar Mateo8c8579172014-07-24 17:04:14 +01002230 struct drm_i915_gem_object *ctx_obj;
Chris Wilson9021ad02016-05-24 14:53:37 +01002231 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002232 struct i915_vma *vma;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002233 uint32_t context_size;
Chris Wilson7e37f882016-08-02 22:50:21 +01002234 struct intel_ring *ring;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002235 int ret;
2236
Chris Wilson9021ad02016-05-24 14:53:37 +01002237 WARN_ON(ce->state);
Oscar Mateoede7d422014-07-24 17:04:12 +01002238
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002239 context_size = round_up(intel_lr_context_size(engine), 4096);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002240
Alex Daid1675192015-08-12 15:43:43 +01002241 /* One extra page as the sharing data between driver and GuC */
2242 context_size += PAGE_SIZE * LRC_PPHWSP_PN;
2243
Chris Wilson91c8a322016-07-05 10:40:23 +01002244 ctx_obj = i915_gem_object_create(&ctx->i915->drm, context_size);
Chris Wilsonfe3db792016-04-25 13:32:13 +01002245 if (IS_ERR(ctx_obj)) {
Dan Carpenter3126a662015-04-30 17:30:50 +03002246 DRM_DEBUG_DRIVER("Alloc LRC backing obj failed.\n");
Chris Wilsonfe3db792016-04-25 13:32:13 +01002247 return PTR_ERR(ctx_obj);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002248 }
2249
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002250 vma = i915_vma_create(ctx_obj, &ctx->i915->ggtt.base, NULL);
2251 if (IS_ERR(vma)) {
2252 ret = PTR_ERR(vma);
2253 goto error_deref_obj;
2254 }
2255
Chris Wilson7e37f882016-08-02 22:50:21 +01002256 ring = intel_engine_create_ring(engine, ctx->ring_size);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002257 if (IS_ERR(ring)) {
2258 ret = PTR_ERR(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002259 goto error_deref_obj;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002260 }
2261
Chris Wilsondca33ec2016-08-02 22:50:20 +01002262 ret = populate_lr_context(ctx, ctx_obj, engine, ring);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002263 if (ret) {
2264 DRM_DEBUG_DRIVER("Failed to populate LRC: %d\n", ret);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002265 goto error_ring_free;
Oscar Mateo84c23772014-07-24 17:04:15 +01002266 }
2267
Chris Wilsondca33ec2016-08-02 22:50:20 +01002268 ce->ring = ring;
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002269 ce->state = vma;
Chris Wilson9021ad02016-05-24 14:53:37 +01002270 ce->initialised = engine->init_context == NULL;
Oscar Mateoede7d422014-07-24 17:04:12 +01002271
2272 return 0;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002273
Chris Wilsondca33ec2016-08-02 22:50:20 +01002274error_ring_free:
Chris Wilson7e37f882016-08-02 22:50:21 +01002275 intel_ring_free(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002276error_deref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002277 i915_gem_object_put(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002278 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002279}
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002280
Chris Wilson821ed7d2016-09-09 14:11:53 +01002281void intel_lr_context_resume(struct drm_i915_private *dev_priv)
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002282{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002283 struct intel_engine_cs *engine;
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002284 struct i915_gem_context *ctx;
Akash Goel3b3f1652016-10-13 22:44:48 +05302285 enum intel_engine_id id;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002286
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002287 /* Because we emit WA_TAIL_DWORDS there may be a disparity
2288 * between our bookkeeping in ce->ring->head and ce->ring->tail and
2289 * that stored in context. As we only write new commands from
2290 * ce->ring->tail onwards, everything before that is junk. If the GPU
2291 * starts reading from its RING_HEAD from the context, it may try to
2292 * execute that junk and die.
2293 *
2294 * So to avoid that we reset the context images upon resume. For
2295 * simplicity, we just zero everything out.
2296 */
2297 list_for_each_entry(ctx, &dev_priv->context_list, link) {
Akash Goel3b3f1652016-10-13 22:44:48 +05302298 for_each_engine(engine, dev_priv, id) {
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002299 struct intel_context *ce = &ctx->engine[engine->id];
2300 u32 *reg;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002301
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002302 if (!ce->state)
2303 continue;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002304
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002305 reg = i915_gem_object_pin_map(ce->state->obj,
2306 I915_MAP_WB);
2307 if (WARN_ON(IS_ERR(reg)))
2308 continue;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002309
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002310 reg += LRC_STATE_PN * PAGE_SIZE / sizeof(*reg);
2311 reg[CTX_RING_HEAD+1] = 0;
2312 reg[CTX_RING_TAIL+1] = 0;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002313
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002314 ce->state->obj->mm.dirty = true;
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002315 i915_gem_object_unpin_map(ce->state->obj);
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002316
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002317 ce->ring->head = ce->ring->tail = 0;
2318 ce->ring->last_retired_head = -1;
2319 intel_ring_update_space(ce->ring);
2320 }
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002321 }
2322}