blob: 251143361f31e5bf83a3d4df810d222d657f8731 [file] [log] [blame]
Oscar Mateob20385f2014-07-24 17:04:10 +01001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 * Michel Thierry <michel.thierry@intel.com>
26 * Thomas Daniel <thomas.daniel@intel.com>
27 * Oscar Mateo <oscar.mateo@intel.com>
28 *
29 */
30
Oscar Mateo73e4d072014-07-24 17:04:48 +010031/**
32 * DOC: Logical Rings, Logical Ring Contexts and Execlists
33 *
34 * Motivation:
Oscar Mateob20385f2014-07-24 17:04:10 +010035 * GEN8 brings an expansion of the HW contexts: "Logical Ring Contexts".
36 * These expanded contexts enable a number of new abilities, especially
37 * "Execlists" (also implemented in this file).
38 *
Oscar Mateo73e4d072014-07-24 17:04:48 +010039 * One of the main differences with the legacy HW contexts is that logical
40 * ring contexts incorporate many more things to the context's state, like
41 * PDPs or ringbuffer control registers:
42 *
43 * The reason why PDPs are included in the context is straightforward: as
44 * PPGTTs (per-process GTTs) are actually per-context, having the PDPs
45 * contained there mean you don't need to do a ppgtt->switch_mm yourself,
46 * instead, the GPU will do it for you on the context switch.
47 *
48 * But, what about the ringbuffer control registers (head, tail, etc..)?
49 * shouldn't we just need a set of those per engine command streamer? This is
50 * where the name "Logical Rings" starts to make sense: by virtualizing the
51 * rings, the engine cs shifts to a new "ring buffer" with every context
52 * switch. When you want to submit a workload to the GPU you: A) choose your
53 * context, B) find its appropriate virtualized ring, C) write commands to it
54 * and then, finally, D) tell the GPU to switch to that context.
55 *
56 * Instead of the legacy MI_SET_CONTEXT, the way you tell the GPU to switch
57 * to a contexts is via a context execution list, ergo "Execlists".
58 *
59 * LRC implementation:
60 * Regarding the creation of contexts, we have:
61 *
62 * - One global default context.
63 * - One local default context for each opened fd.
64 * - One local extra context for each context create ioctl call.
65 *
66 * Now that ringbuffers belong per-context (and not per-engine, like before)
67 * and that contexts are uniquely tied to a given engine (and not reusable,
68 * like before) we need:
69 *
70 * - One ringbuffer per-engine inside each context.
71 * - One backing object per-engine inside each context.
72 *
73 * The global default context starts its life with these new objects fully
74 * allocated and populated. The local default context for each opened fd is
75 * more complex, because we don't know at creation time which engine is going
76 * to use them. To handle this, we have implemented a deferred creation of LR
77 * contexts:
78 *
79 * The local context starts its life as a hollow or blank holder, that only
80 * gets populated for a given engine once we receive an execbuffer. If later
81 * on we receive another execbuffer ioctl for the same context but a different
82 * engine, we allocate/populate a new ringbuffer and context backing object and
83 * so on.
84 *
85 * Finally, regarding local contexts created using the ioctl call: as they are
86 * only allowed with the render ring, we can allocate & populate them right
87 * away (no need to defer anything, at least for now).
88 *
89 * Execlists implementation:
Oscar Mateob20385f2014-07-24 17:04:10 +010090 * Execlists are the new method by which, on gen8+ hardware, workloads are
91 * submitted for execution (as opposed to the legacy, ringbuffer-based, method).
Oscar Mateo73e4d072014-07-24 17:04:48 +010092 * This method works as follows:
93 *
94 * When a request is committed, its commands (the BB start and any leading or
95 * trailing commands, like the seqno breadcrumbs) are placed in the ringbuffer
96 * for the appropriate context. The tail pointer in the hardware context is not
97 * updated at this time, but instead, kept by the driver in the ringbuffer
98 * structure. A structure representing this request is added to a request queue
99 * for the appropriate engine: this structure contains a copy of the context's
100 * tail after the request was written to the ring buffer and a pointer to the
101 * context itself.
102 *
103 * If the engine's request queue was empty before the request was added, the
104 * queue is processed immediately. Otherwise the queue will be processed during
105 * a context switch interrupt. In any case, elements on the queue will get sent
106 * (in pairs) to the GPU's ExecLists Submit Port (ELSP, for short) with a
107 * globally unique 20-bits submission ID.
108 *
109 * When execution of a request completes, the GPU updates the context status
110 * buffer with a context complete event and generates a context switch interrupt.
111 * During the interrupt handling, the driver examines the events in the buffer:
112 * for each context complete event, if the announced ID matches that on the head
113 * of the request queue, then that request is retired and removed from the queue.
114 *
115 * After processing, if any requests were retired and the queue is not empty
116 * then a new execution list can be submitted. The two requests at the front of
117 * the queue are next to be submitted but since a context may not occur twice in
118 * an execution list, if subsequent requests have the same ID as the first then
119 * the two requests must be combined. This is done simply by discarding requests
120 * at the head of the queue until either only one requests is left (in which case
121 * we use a NULL second context) or the first two requests have unique IDs.
122 *
123 * By always executing the first two requests in the queue the driver ensures
124 * that the GPU is kept as busy as possible. In the case where a single context
125 * completes but a second context is still executing, the request for this second
126 * context will be at the head of the queue when we remove the first one. This
127 * request will then be resubmitted along with a new request for a different context,
128 * which will cause the hardware to continue executing the second request and queue
129 * the new request (the GPU detects the condition of a context getting preempted
130 * with the same context and optimizes the context switch flow by not doing
131 * preemption, but just sampling the new tail pointer).
132 *
Oscar Mateob20385f2014-07-24 17:04:10 +0100133 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100134#include <linux/interrupt.h>
Oscar Mateob20385f2014-07-24 17:04:10 +0100135
136#include <drm/drmP.h>
137#include <drm/i915_drm.h>
138#include "i915_drv.h"
Peter Antoine3bbaba02015-07-10 20:13:11 +0300139#include "intel_mocs.h"
Oscar Mateo127f1002014-07-24 17:04:11 +0100140
Michael H. Nguyen468c6812014-11-13 17:51:49 +0000141#define GEN9_LR_CONTEXT_RENDER_SIZE (22 * PAGE_SIZE)
Oscar Mateo8c8579172014-07-24 17:04:14 +0100142#define GEN8_LR_CONTEXT_RENDER_SIZE (20 * PAGE_SIZE)
143#define GEN8_LR_CONTEXT_OTHER_SIZE (2 * PAGE_SIZE)
144
Thomas Daniele981e7b2014-07-24 17:04:39 +0100145#define RING_EXECLIST_QFULL (1 << 0x2)
146#define RING_EXECLIST1_VALID (1 << 0x3)
147#define RING_EXECLIST0_VALID (1 << 0x4)
148#define RING_EXECLIST_ACTIVE_STATUS (3 << 0xE)
149#define RING_EXECLIST1_ACTIVE (1 << 0x11)
150#define RING_EXECLIST0_ACTIVE (1 << 0x12)
151
152#define GEN8_CTX_STATUS_IDLE_ACTIVE (1 << 0)
153#define GEN8_CTX_STATUS_PREEMPTED (1 << 1)
154#define GEN8_CTX_STATUS_ELEMENT_SWITCH (1 << 2)
155#define GEN8_CTX_STATUS_ACTIVE_IDLE (1 << 3)
156#define GEN8_CTX_STATUS_COMPLETE (1 << 4)
157#define GEN8_CTX_STATUS_LITE_RESTORE (1 << 15)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100158
Chris Wilson70c2a242016-09-09 14:11:46 +0100159#define GEN8_CTX_STATUS_COMPLETED_MASK \
160 (GEN8_CTX_STATUS_ACTIVE_IDLE | \
161 GEN8_CTX_STATUS_PREEMPTED | \
162 GEN8_CTX_STATUS_ELEMENT_SWITCH)
163
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100164#define CTX_LRI_HEADER_0 0x01
165#define CTX_CONTEXT_CONTROL 0x02
166#define CTX_RING_HEAD 0x04
167#define CTX_RING_TAIL 0x06
168#define CTX_RING_BUFFER_START 0x08
169#define CTX_RING_BUFFER_CONTROL 0x0a
170#define CTX_BB_HEAD_U 0x0c
171#define CTX_BB_HEAD_L 0x0e
172#define CTX_BB_STATE 0x10
173#define CTX_SECOND_BB_HEAD_U 0x12
174#define CTX_SECOND_BB_HEAD_L 0x14
175#define CTX_SECOND_BB_STATE 0x16
176#define CTX_BB_PER_CTX_PTR 0x18
177#define CTX_RCS_INDIRECT_CTX 0x1a
178#define CTX_RCS_INDIRECT_CTX_OFFSET 0x1c
179#define CTX_LRI_HEADER_1 0x21
180#define CTX_CTX_TIMESTAMP 0x22
181#define CTX_PDP3_UDW 0x24
182#define CTX_PDP3_LDW 0x26
183#define CTX_PDP2_UDW 0x28
184#define CTX_PDP2_LDW 0x2a
185#define CTX_PDP1_UDW 0x2c
186#define CTX_PDP1_LDW 0x2e
187#define CTX_PDP0_UDW 0x30
188#define CTX_PDP0_LDW 0x32
189#define CTX_LRI_HEADER_2 0x41
190#define CTX_R_PWR_CLK_STATE 0x42
191#define CTX_GPGPU_CSR_BASE_ADDRESS 0x44
192
Ben Widawsky84b790f2014-07-24 17:04:36 +0100193#define GEN8_CTX_VALID (1<<0)
194#define GEN8_CTX_FORCE_PD_RESTORE (1<<1)
195#define GEN8_CTX_FORCE_RESTORE (1<<2)
196#define GEN8_CTX_L3LLC_COHERENT (1<<5)
197#define GEN8_CTX_PRIVILEGE (1<<8)
Michel Thierrye5815a22015-04-08 12:13:32 +0100198
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200199#define ASSIGN_CTX_REG(reg_state, pos, reg, val) do { \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200200 (reg_state)[(pos)+0] = i915_mmio_reg_offset(reg); \
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200201 (reg_state)[(pos)+1] = (val); \
202} while (0)
203
204#define ASSIGN_CTX_PDP(ppgtt, reg_state, n) do { \
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300205 const u64 _addr = i915_page_dir_dma_addr((ppgtt), (n)); \
Michel Thierrye5815a22015-04-08 12:13:32 +0100206 reg_state[CTX_PDP ## n ## _UDW+1] = upper_32_bits(_addr); \
207 reg_state[CTX_PDP ## n ## _LDW+1] = lower_32_bits(_addr); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200208} while (0)
Michel Thierrye5815a22015-04-08 12:13:32 +0100209
Ville Syrjälä9244a812015-11-04 23:20:09 +0200210#define ASSIGN_CTX_PML4(ppgtt, reg_state) do { \
Michel Thierry2dba3232015-07-30 11:06:23 +0100211 reg_state[CTX_PDP0_UDW + 1] = upper_32_bits(px_dma(&ppgtt->pml4)); \
212 reg_state[CTX_PDP0_LDW + 1] = lower_32_bits(px_dma(&ppgtt->pml4)); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200213} while (0)
Michel Thierry2dba3232015-07-30 11:06:23 +0100214
Ben Widawsky84b790f2014-07-24 17:04:36 +0100215enum {
Ben Widawsky84b790f2014-07-24 17:04:36 +0100216 FAULT_AND_HANG = 0,
217 FAULT_AND_HALT, /* Debug only */
218 FAULT_AND_STREAM,
219 FAULT_AND_CONTINUE /* Unsupported */
220};
221#define GEN8_CTX_ID_SHIFT 32
Chris Wilson7069b142016-04-28 09:56:52 +0100222#define GEN8_CTX_ID_WIDTH 21
Michel Thierry71562912016-02-23 10:31:49 +0000223#define GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x17
224#define GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x26
Ben Widawsky84b790f2014-07-24 17:04:36 +0100225
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100226/* Typical size of the average request (2 pipecontrols and a MI_BB) */
227#define EXECLISTS_REQUEST_SIZE 64 /* bytes */
228
Chris Wilsone2efd132016-05-24 14:53:34 +0100229static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson978f1e02016-04-28 09:56:54 +0100230 struct intel_engine_cs *engine);
Chris Wilsone2efd132016-05-24 14:53:34 +0100231static int intel_lr_context_pin(struct i915_gem_context *ctx,
Tvrtko Ursuline52928232016-01-28 10:29:54 +0000232 struct intel_engine_cs *engine);
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000233
Oscar Mateo73e4d072014-07-24 17:04:48 +0100234/**
235 * intel_sanitize_enable_execlists() - sanitize i915.enable_execlists
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100236 * @dev_priv: i915 device private
Oscar Mateo73e4d072014-07-24 17:04:48 +0100237 * @enable_execlists: value of i915.enable_execlists module parameter.
238 *
239 * Only certain platforms support Execlists (the prerequisites being
Thomas Daniel27401d12014-12-11 12:48:35 +0000240 * support for Logical Ring Contexts and Aliasing PPGTT or better).
Oscar Mateo73e4d072014-07-24 17:04:48 +0100241 *
242 * Return: 1 if Execlists is supported and has to be enabled.
243 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100244int intel_sanitize_enable_execlists(struct drm_i915_private *dev_priv, int enable_execlists)
Oscar Mateo127f1002014-07-24 17:04:11 +0100245{
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800246 /* On platforms with execlist available, vGPU will only
247 * support execlist mode, no ring buffer mode.
248 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100249 if (HAS_LOGICAL_RING_CONTEXTS(dev_priv) && intel_vgpu_active(dev_priv))
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800250 return 1;
251
Chris Wilsonc0336662016-05-06 15:40:21 +0100252 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000253 return 1;
254
Oscar Mateo127f1002014-07-24 17:04:11 +0100255 if (enable_execlists == 0)
256 return 0;
257
Daniel Vetter5a21b662016-05-24 17:13:53 +0200258 if (HAS_LOGICAL_RING_CONTEXTS(dev_priv) &&
259 USES_PPGTT(dev_priv) &&
260 i915.use_mmio_flip >= 0)
Oscar Mateo127f1002014-07-24 17:04:11 +0100261 return 1;
262
263 return 0;
264}
Oscar Mateoede7d422014-07-24 17:04:12 +0100265
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000266static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000267logical_ring_init_platform_invariants(struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000268{
Chris Wilsonc0336662016-05-06 15:40:21 +0100269 struct drm_i915_private *dev_priv = engine->i915;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000270
Chris Wilson70c2a242016-09-09 14:11:46 +0100271 engine->disable_lite_restore_wa =
272 (IS_SKL_REVID(dev_priv, 0, SKL_REVID_B0) ||
273 IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) &&
274 (engine->id == VCS || engine->id == VCS2);
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000275
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000276 engine->ctx_desc_template = GEN8_CTX_VALID;
Chris Wilsonc0336662016-05-06 15:40:21 +0100277 if (IS_GEN8(dev_priv))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000278 engine->ctx_desc_template |= GEN8_CTX_L3LLC_COHERENT;
279 engine->ctx_desc_template |= GEN8_CTX_PRIVILEGE;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000280
281 /* TODO: WaDisableLiteRestore when we start using semaphore
282 * signalling between Command Streamers */
283 /* ring->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE; */
284
285 /* WaEnableForceRestoreInCtxtDescForVCS:skl */
286 /* WaEnableForceRestoreInCtxtDescForVCS:bxt */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000287 if (engine->disable_lite_restore_wa)
288 engine->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000289}
290
291/**
292 * intel_lr_context_descriptor_update() - calculate & cache the descriptor
293 * descriptor for a pinned context
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000294 * @ctx: Context to work on
Chris Wilson9021ad02016-05-24 14:53:37 +0100295 * @engine: Engine the descriptor will be used with
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000296 *
297 * The context descriptor encodes various attributes of a context,
298 * including its GTT address and some flags. Because it's fairly
299 * expensive to calculate, we'll just do it once and cache the result,
300 * which remains valid until the context is unpinned.
301 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200302 * This is what a descriptor looks like, from LSB to MSB::
303 *
304 * bits 0-11: flags, GEN8_CTX_* (cached in ctx_desc_template)
305 * bits 12-31: LRCA, GTT address of (the HWSP of) this context
306 * bits 32-52: ctx ID, a globally unique tag
307 * bits 53-54: mbz, reserved for use by hardware
308 * bits 55-63: group ID, currently unused and set to 0
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000309 */
310static void
Chris Wilsone2efd132016-05-24 14:53:34 +0100311intel_lr_context_descriptor_update(struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000312 struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000313{
Chris Wilson9021ad02016-05-24 14:53:37 +0100314 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilson7069b142016-04-28 09:56:52 +0100315 u64 desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000316
Chris Wilson7069b142016-04-28 09:56:52 +0100317 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > (1<<GEN8_CTX_ID_WIDTH));
318
Zhi Wangc01fc532016-06-16 08:07:02 -0400319 desc = ctx->desc_template; /* bits 3-4 */
320 desc |= engine->ctx_desc_template; /* bits 0-11 */
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100321 desc |= i915_ggtt_offset(ce->state) + LRC_PPHWSP_PN * PAGE_SIZE;
Chris Wilson9021ad02016-05-24 14:53:37 +0100322 /* bits 12-31 */
Chris Wilson7069b142016-04-28 09:56:52 +0100323 desc |= (u64)ctx->hw_id << GEN8_CTX_ID_SHIFT; /* bits 32-52 */
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000324
Chris Wilson9021ad02016-05-24 14:53:37 +0100325 ce->lrc_desc = desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000326}
327
Chris Wilsone2efd132016-05-24 14:53:34 +0100328uint64_t intel_lr_context_descriptor(struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000329 struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000330{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000331 return ctx->engine[engine->id].lrc_desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000332}
333
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100334static inline void
335execlists_context_status_change(struct drm_i915_gem_request *rq,
336 unsigned long status)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100337{
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100338 /*
339 * Only used when GVT-g is enabled now. When GVT-g is disabled,
340 * The compiler should eliminate this function as dead-code.
341 */
342 if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
343 return;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100344
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100345 atomic_notifier_call_chain(&rq->ctx->status_notifier, status, rq);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100346}
347
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000348static void
349execlists_update_context_pdps(struct i915_hw_ppgtt *ppgtt, u32 *reg_state)
350{
351 ASSIGN_CTX_PDP(ppgtt, reg_state, 3);
352 ASSIGN_CTX_PDP(ppgtt, reg_state, 2);
353 ASSIGN_CTX_PDP(ppgtt, reg_state, 1);
354 ASSIGN_CTX_PDP(ppgtt, reg_state, 0);
355}
356
Chris Wilson70c2a242016-09-09 14:11:46 +0100357static u64 execlists_update_context(struct drm_i915_gem_request *rq)
Oscar Mateoae1250b2014-07-24 17:04:37 +0100358{
Chris Wilson70c2a242016-09-09 14:11:46 +0100359 struct intel_context *ce = &rq->ctx->engine[rq->engine->id];
Mika Kuoppala05d98242015-07-03 17:09:33 +0300360 struct i915_hw_ppgtt *ppgtt = rq->ctx->ppgtt;
Chris Wilson70c2a242016-09-09 14:11:46 +0100361 u32 *reg_state = ce->lrc_reg_state;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100362
Chris Wilson8f942012016-08-02 22:50:30 +0100363 reg_state[CTX_RING_TAIL+1] = intel_ring_offset(rq->ring, rq->tail);
Oscar Mateoae1250b2014-07-24 17:04:37 +0100364
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000365 /* True 32b PPGTT with dynamic page allocation: update PDP
366 * registers and point the unallocated PDPs to scratch page.
367 * PML4 is allocated during ppgtt init, so this is not needed
368 * in 48-bit mode.
369 */
370 if (ppgtt && !USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
371 execlists_update_context_pdps(ppgtt, reg_state);
Chris Wilson70c2a242016-09-09 14:11:46 +0100372
373 return ce->lrc_desc;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100374}
375
Chris Wilson70c2a242016-09-09 14:11:46 +0100376static void execlists_submit_ports(struct intel_engine_cs *engine)
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100377{
Chris Wilson70c2a242016-09-09 14:11:46 +0100378 struct drm_i915_private *dev_priv = engine->i915;
379 struct execlist_port *port = engine->execlist_port;
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100380 u32 __iomem *elsp =
381 dev_priv->regs + i915_mmio_reg_offset(RING_ELSP(engine));
382 u64 desc[2];
383
Chris Wilson70c2a242016-09-09 14:11:46 +0100384 if (!port[0].count)
385 execlists_context_status_change(port[0].request,
386 INTEL_CONTEXT_SCHEDULE_IN);
387 desc[0] = execlists_update_context(port[0].request);
388 engine->preempt_wa = port[0].count++; /* bdw only? fixed on skl? */
389
390 if (port[1].request) {
391 GEM_BUG_ON(port[1].count);
392 execlists_context_status_change(port[1].request,
393 INTEL_CONTEXT_SCHEDULE_IN);
394 desc[1] = execlists_update_context(port[1].request);
395 port[1].count = 1;
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100396 } else {
397 desc[1] = 0;
398 }
Chris Wilson70c2a242016-09-09 14:11:46 +0100399 GEM_BUG_ON(desc[0] == desc[1]);
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100400
401 /* You must always write both descriptors in the order below. */
402 writel(upper_32_bits(desc[1]), elsp);
403 writel(lower_32_bits(desc[1]), elsp);
404
405 writel(upper_32_bits(desc[0]), elsp);
406 /* The context is automatically loaded after the following */
407 writel(lower_32_bits(desc[0]), elsp);
408}
409
Chris Wilson70c2a242016-09-09 14:11:46 +0100410static bool ctx_single_port_submission(const struct i915_gem_context *ctx)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100411{
Chris Wilson70c2a242016-09-09 14:11:46 +0100412 return (IS_ENABLED(CONFIG_DRM_I915_GVT) &&
413 ctx->execlists_force_single_submission);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100414}
415
Chris Wilson70c2a242016-09-09 14:11:46 +0100416static bool can_merge_ctx(const struct i915_gem_context *prev,
417 const struct i915_gem_context *next)
Michel Thierryacdd8842014-07-24 17:04:38 +0100418{
Chris Wilson70c2a242016-09-09 14:11:46 +0100419 if (prev != next)
420 return false;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100421
Chris Wilson70c2a242016-09-09 14:11:46 +0100422 if (ctx_single_port_submission(prev))
423 return false;
Michel Thierryacdd8842014-07-24 17:04:38 +0100424
Chris Wilson70c2a242016-09-09 14:11:46 +0100425 return true;
426}
Peter Antoine779949f2015-05-11 16:03:27 +0100427
Chris Wilson70c2a242016-09-09 14:11:46 +0100428static void execlists_dequeue(struct intel_engine_cs *engine)
429{
430 struct drm_i915_gem_request *cursor, *last;
431 struct execlist_port *port = engine->execlist_port;
432 bool submit = false;
Michel Thierryacdd8842014-07-24 17:04:38 +0100433
Chris Wilson70c2a242016-09-09 14:11:46 +0100434 last = port->request;
435 if (last)
436 /* WaIdleLiteRestore:bdw,skl
437 * Apply the wa NOOPs to prevent ring:HEAD == req:TAIL
438 * as we resubmit the request. See gen8_emit_request()
439 * for where we prepare the padding after the end of the
440 * request.
Michel Thierry53292cd2015-04-15 18:11:33 +0100441 */
Chris Wilson70c2a242016-09-09 14:11:46 +0100442 last->tail = last->wa_tail;
443
444 GEM_BUG_ON(port[1].request);
445
446 /* Hardware submission is through 2 ports. Conceptually each port
447 * has a (RING_START, RING_HEAD, RING_TAIL) tuple. RING_START is
448 * static for a context, and unique to each, so we only execute
449 * requests belonging to a single context from each ring. RING_HEAD
450 * is maintained by the CS in the context image, it marks the place
451 * where it got up to last time, and through RING_TAIL we tell the CS
452 * where we want to execute up to this time.
453 *
454 * In this list the requests are in order of execution. Consecutive
455 * requests from the same context are adjacent in the ringbuffer. We
456 * can combine these requests into a single RING_TAIL update:
457 *
458 * RING_HEAD...req1...req2
459 * ^- RING_TAIL
460 * since to execute req2 the CS must first execute req1.
461 *
462 * Our goal then is to point each port to the end of a consecutive
463 * sequence of requests as being the most optimal (fewest wake ups
464 * and context switches) submission.
465 */
466
467 spin_lock(&engine->execlist_lock);
468 list_for_each_entry(cursor, &engine->execlist_queue, execlist_link) {
469 /* Can we combine this request with the current port? It has to
470 * be the same context/ringbuffer and not have any exceptions
471 * (e.g. GVT saying never to combine contexts).
472 *
473 * If we can combine the requests, we can execute both by
474 * updating the RING_TAIL to point to the end of the second
475 * request, and so we never need to tell the hardware about
476 * the first.
477 */
478 if (last && !can_merge_ctx(cursor->ctx, last->ctx)) {
479 /* If we are on the second port and cannot combine
480 * this request with the last, then we are done.
481 */
482 if (port != engine->execlist_port)
483 break;
484
485 /* If GVT overrides us we only ever submit port[0],
486 * leaving port[1] empty. Note that we also have
487 * to be careful that we don't queue the same
488 * context (even though a different request) to
489 * the second port.
490 */
491 if (ctx_single_port_submission(cursor->ctx))
492 break;
493
494 GEM_BUG_ON(last->ctx == cursor->ctx);
495
496 i915_gem_request_assign(&port->request, last);
497 port++;
498 }
499 last = cursor;
500 submit = true;
Michel Thierry53292cd2015-04-15 18:11:33 +0100501 }
Chris Wilson70c2a242016-09-09 14:11:46 +0100502 if (submit) {
503 /* Decouple all the requests submitted from the queue */
504 engine->execlist_queue.next = &cursor->execlist_link;
505 cursor->execlist_link.prev = &engine->execlist_queue;
Michel Thierry53292cd2015-04-15 18:11:33 +0100506
Chris Wilson70c2a242016-09-09 14:11:46 +0100507 i915_gem_request_assign(&port->request, last);
508 }
509 spin_unlock(&engine->execlist_lock);
510
511 if (submit)
512 execlists_submit_ports(engine);
Michel Thierryacdd8842014-07-24 17:04:38 +0100513}
514
Chris Wilson70c2a242016-09-09 14:11:46 +0100515static bool execlists_elsp_idle(struct intel_engine_cs *engine)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100516{
Chris Wilson70c2a242016-09-09 14:11:46 +0100517 return !engine->execlist_port[0].request;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100518}
519
Chris Wilson70c2a242016-09-09 14:11:46 +0100520static bool execlists_elsp_ready(struct intel_engine_cs *engine)
Ben Widawsky91a41032016-01-05 10:30:07 -0800521{
Chris Wilson70c2a242016-09-09 14:11:46 +0100522 int port;
Ben Widawsky91a41032016-01-05 10:30:07 -0800523
Chris Wilson70c2a242016-09-09 14:11:46 +0100524 port = 1; /* wait for a free slot */
525 if (engine->disable_lite_restore_wa || engine->preempt_wa)
526 port = 0; /* wait for GPU to be idle before continuing */
Ben Widawsky91a41032016-01-05 10:30:07 -0800527
Chris Wilson70c2a242016-09-09 14:11:46 +0100528 return !engine->execlist_port[port].request;
Ben Widawsky91a41032016-01-05 10:30:07 -0800529}
530
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200531/*
Oscar Mateo73e4d072014-07-24 17:04:48 +0100532 * Check the unread Context Status Buffers and manage the submission of new
533 * contexts to the ELSP accordingly.
534 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100535static void intel_lrc_irq_handler(unsigned long data)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100536{
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100537 struct intel_engine_cs *engine = (struct intel_engine_cs *)data;
Chris Wilson70c2a242016-09-09 14:11:46 +0100538 struct execlist_port *port = engine->execlist_port;
Chris Wilsonc0336662016-05-06 15:40:21 +0100539 struct drm_i915_private *dev_priv = engine->i915;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100540
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100541 intel_uncore_forcewake_get(dev_priv, engine->fw_domains);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000542
Chris Wilson70c2a242016-09-09 14:11:46 +0100543 if (!execlists_elsp_idle(engine)) {
544 u32 __iomem *csb_mmio =
545 dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_PTR(engine));
546 u32 __iomem *buf =
547 dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_BUF_LO(engine, 0));
548 unsigned int csb, head, tail;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100549
Chris Wilson70c2a242016-09-09 14:11:46 +0100550 csb = readl(csb_mmio);
551 head = GEN8_CSB_READ_PTR(csb);
552 tail = GEN8_CSB_WRITE_PTR(csb);
553 if (tail < head)
554 tail += GEN8_CSB_ENTRIES;
555 while (head < tail) {
556 unsigned int idx = ++head % GEN8_CSB_ENTRIES;
557 unsigned int status = readl(buf + 2 * idx);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100558
Chris Wilson70c2a242016-09-09 14:11:46 +0100559 if (!(status & GEN8_CTX_STATUS_COMPLETED_MASK))
560 continue;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100561
Chris Wilson70c2a242016-09-09 14:11:46 +0100562 GEM_BUG_ON(port[0].count == 0);
563 if (--port[0].count == 0) {
564 GEM_BUG_ON(status & GEN8_CTX_STATUS_PREEMPTED);
565 execlists_context_status_change(port[0].request,
566 INTEL_CONTEXT_SCHEDULE_OUT);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100567
Chris Wilson70c2a242016-09-09 14:11:46 +0100568 i915_gem_request_put(port[0].request);
569 port[0] = port[1];
570 memset(&port[1], 0, sizeof(port[1]));
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000571
Chris Wilson70c2a242016-09-09 14:11:46 +0100572 engine->preempt_wa = false;
573 }
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000574
Chris Wilson70c2a242016-09-09 14:11:46 +0100575 GEM_BUG_ON(port[0].count == 0 &&
576 !(status & GEN8_CTX_STATUS_ACTIVE_IDLE));
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000577 }
578
Chris Wilson70c2a242016-09-09 14:11:46 +0100579 writel(_MASKED_FIELD(GEN8_CSB_READ_PTR_MASK,
580 GEN8_CSB_WRITE_PTR(csb) << 8),
581 csb_mmio);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000582 }
583
Chris Wilson70c2a242016-09-09 14:11:46 +0100584 if (execlists_elsp_ready(engine))
585 execlists_dequeue(engine);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000586
Chris Wilson70c2a242016-09-09 14:11:46 +0100587 intel_uncore_forcewake_put(dev_priv, engine->fw_domains);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100588}
589
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +0100590static void execlists_submit_request(struct drm_i915_gem_request *request)
Michel Thierryacdd8842014-07-24 17:04:38 +0100591{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000592 struct intel_engine_cs *engine = request->engine;
Chris Wilson5590af32016-09-09 14:11:54 +0100593 unsigned long flags;
Michel Thierryacdd8842014-07-24 17:04:38 +0100594
Chris Wilson5590af32016-09-09 14:11:54 +0100595 spin_lock_irqsave(&engine->execlist_lock, flags);
Michel Thierryacdd8842014-07-24 17:04:38 +0100596
Chris Wilsonba49b2f2016-09-09 14:11:42 +0100597 list_add_tail(&request->execlist_link, &engine->execlist_queue);
Chris Wilson70c2a242016-09-09 14:11:46 +0100598 if (execlists_elsp_idle(engine))
599 tasklet_hi_schedule(&engine->irq_tasklet);
Michel Thierryacdd8842014-07-24 17:04:38 +0100600
Chris Wilson5590af32016-09-09 14:11:54 +0100601 spin_unlock_irqrestore(&engine->execlist_lock, flags);
Michel Thierryacdd8842014-07-24 17:04:38 +0100602}
603
John Harrison40e895c2015-05-29 17:43:26 +0100604int intel_logical_ring_alloc_request_extras(struct drm_i915_gem_request *request)
John Harrisonbc0dce32015-03-19 12:30:07 +0000605{
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100606 struct intel_engine_cs *engine = request->engine;
Chris Wilson9021ad02016-05-24 14:53:37 +0100607 struct intel_context *ce = &request->ctx->engine[engine->id];
Chris Wilsonbfa01202016-04-28 09:56:48 +0100608 int ret;
John Harrisonbc0dce32015-03-19 12:30:07 +0000609
Chris Wilson63103462016-04-28 09:56:49 +0100610 /* Flush enough space to reduce the likelihood of waiting after
611 * we start building the request - in which case we will just
612 * have to repeat work.
613 */
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100614 request->reserved_space += EXECLISTS_REQUEST_SIZE;
Chris Wilson63103462016-04-28 09:56:49 +0100615
Chris Wilson9021ad02016-05-24 14:53:37 +0100616 if (!ce->state) {
Chris Wilson978f1e02016-04-28 09:56:54 +0100617 ret = execlists_context_deferred_alloc(request->ctx, engine);
618 if (ret)
619 return ret;
620 }
621
Chris Wilsondca33ec2016-08-02 22:50:20 +0100622 request->ring = ce->ring;
Mika Kuoppalaf3cc01f2015-07-06 11:08:30 +0300623
Alex Daia7e02192015-12-16 11:45:55 -0800624 if (i915.enable_guc_submission) {
625 /*
626 * Check that the GuC has space for the request before
627 * going any further, as the i915_add_request() call
628 * later on mustn't fail ...
629 */
Dave Gordon7a9347f2016-09-12 21:19:37 +0100630 ret = i915_guc_wq_reserve(request);
Alex Daia7e02192015-12-16 11:45:55 -0800631 if (ret)
632 return ret;
633 }
634
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100635 ret = intel_lr_context_pin(request->ctx, engine);
636 if (ret)
637 return ret;
Dave Gordone28e4042016-01-19 19:02:55 +0000638
Chris Wilsonbfa01202016-04-28 09:56:48 +0100639 ret = intel_ring_begin(request, 0);
640 if (ret)
641 goto err_unpin;
642
Chris Wilson9021ad02016-05-24 14:53:37 +0100643 if (!ce->initialised) {
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100644 ret = engine->init_context(request);
645 if (ret)
646 goto err_unpin;
647
Chris Wilson9021ad02016-05-24 14:53:37 +0100648 ce->initialised = true;
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100649 }
650
651 /* Note that after this point, we have committed to using
652 * this request as it is being used to both track the
653 * state of engine initialisation and liveness of the
654 * golden renderstate above. Think twice before you try
655 * to cancel/unwind this request now.
656 */
657
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100658 request->reserved_space -= EXECLISTS_REQUEST_SIZE;
Chris Wilsonbfa01202016-04-28 09:56:48 +0100659 return 0;
660
661err_unpin:
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100662 intel_lr_context_unpin(request->ctx, engine);
Dave Gordone28e4042016-01-19 19:02:55 +0000663 return ret;
John Harrisonbc0dce32015-03-19 12:30:07 +0000664}
665
John Harrisonbc0dce32015-03-19 12:30:07 +0000666/*
Chris Wilsonddd66c52016-08-02 22:50:31 +0100667 * intel_logical_ring_advance() - advance the tail and prepare for submission
John Harrisonae707972015-05-29 17:44:14 +0100668 * @request: Request to advance the logical ringbuffer of.
John Harrisonbc0dce32015-03-19 12:30:07 +0000669 *
670 * The tail is updated in our logical ringbuffer struct, not in the actual context. What
671 * really happens during submission is that the context and current tail will be placed
672 * on a queue waiting for the ELSP to be ready to accept a new context submission. At that
673 * point, the tail *inside* the context is updated and the ELSP written to.
674 */
Chris Wilson7c17d372016-01-20 15:43:35 +0200675static int
Chris Wilsonddd66c52016-08-02 22:50:31 +0100676intel_logical_ring_advance(struct drm_i915_gem_request *request)
John Harrisonbc0dce32015-03-19 12:30:07 +0000677{
Chris Wilson7e37f882016-08-02 22:50:21 +0100678 struct intel_ring *ring = request->ring;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000679 struct intel_engine_cs *engine = request->engine;
John Harrisonbc0dce32015-03-19 12:30:07 +0000680
Chris Wilson1dae2df2016-08-02 22:50:19 +0100681 intel_ring_advance(ring);
682 request->tail = ring->tail;
John Harrisonbc0dce32015-03-19 12:30:07 +0000683
Chris Wilson7c17d372016-01-20 15:43:35 +0200684 /*
685 * Here we add two extra NOOPs as padding to avoid
686 * lite restore of a context with HEAD==TAIL.
687 *
688 * Caller must reserve WA_TAIL_DWORDS for us!
689 */
Chris Wilson1dae2df2016-08-02 22:50:19 +0100690 intel_ring_emit(ring, MI_NOOP);
691 intel_ring_emit(ring, MI_NOOP);
692 intel_ring_advance(ring);
Chris Wilsona52abd22016-09-09 14:11:43 +0100693 request->wa_tail = ring->tail;
Alex Daid1675192015-08-12 15:43:43 +0100694
Chris Wilsona16a4052016-04-28 09:56:56 +0100695 /* We keep the previous context alive until we retire the following
696 * request. This ensures that any the context object is still pinned
697 * for any residual writes the HW makes into it on the context switch
698 * into the next object following the breadcrumb. Otherwise, we may
699 * retire the context too early.
700 */
701 request->previous_context = engine->last_context;
702 engine->last_context = request->ctx;
Chris Wilson7c17d372016-01-20 15:43:35 +0200703 return 0;
John Harrisonbc0dce32015-03-19 12:30:07 +0000704}
705
Chris Wilsone2efd132016-05-24 14:53:34 +0100706static int intel_lr_context_pin(struct i915_gem_context *ctx,
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100707 struct intel_engine_cs *engine)
Oscar Mateodcb4c122014-11-13 10:28:10 +0000708{
Chris Wilson9021ad02016-05-24 14:53:37 +0100709 struct intel_context *ce = &ctx->engine[engine->id];
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100710 void *vaddr;
711 u32 *lrc_reg_state;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000712 int ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +0000713
Chris Wilson91c8a322016-07-05 10:40:23 +0100714 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000715
Chris Wilson9021ad02016-05-24 14:53:37 +0100716 if (ce->pin_count++)
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100717 return 0;
718
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100719 ret = i915_vma_pin(ce->state, 0, GEN8_LR_CONTEXT_ALIGN,
720 PIN_OFFSET_BIAS | GUC_WOPCM_TOP | PIN_GLOBAL);
Nick Hoathe84fe802015-09-11 12:53:46 +0100721 if (ret)
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100722 goto err;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000723
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100724 vaddr = i915_gem_object_pin_map(ce->state->obj, I915_MAP_WB);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100725 if (IS_ERR(vaddr)) {
726 ret = PTR_ERR(vaddr);
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100727 goto unpin_vma;
Tvrtko Ursulin82352e92016-01-15 17:12:45 +0000728 }
729
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100730 lrc_reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
731
Chris Wilsonaad29fb2016-08-02 22:50:23 +0100732 ret = intel_ring_pin(ce->ring);
Nick Hoathe84fe802015-09-11 12:53:46 +0100733 if (ret)
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100734 goto unpin_map;
Alex Daid1675192015-08-12 15:43:43 +0100735
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000736 intel_lr_context_descriptor_update(ctx, engine);
Chris Wilson9021ad02016-05-24 14:53:37 +0100737
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100738 lrc_reg_state[CTX_RING_BUFFER_START+1] =
739 i915_ggtt_offset(ce->ring->vma);
Chris Wilson9021ad02016-05-24 14:53:37 +0100740 ce->lrc_reg_state = lrc_reg_state;
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100741 ce->state->obj->dirty = true;
Daniel Vettere93c28f2015-09-02 14:33:42 +0200742
Nick Hoathe84fe802015-09-11 12:53:46 +0100743 /* Invalidate GuC TLB. */
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100744 if (i915.enable_guc_submission) {
745 struct drm_i915_private *dev_priv = ctx->i915;
Nick Hoathe84fe802015-09-11 12:53:46 +0100746 I915_WRITE(GEN8_GTCR, GEN8_GTCR_INVALIDATE);
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100747 }
Oscar Mateodcb4c122014-11-13 10:28:10 +0000748
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100749 i915_gem_context_get(ctx);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100750 return 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000751
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100752unpin_map:
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100753 i915_gem_object_unpin_map(ce->state->obj);
754unpin_vma:
755 __i915_vma_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100756err:
Chris Wilson9021ad02016-05-24 14:53:37 +0100757 ce->pin_count = 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000758 return ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +0000759}
760
Chris Wilsone2efd132016-05-24 14:53:34 +0100761void intel_lr_context_unpin(struct i915_gem_context *ctx,
Tvrtko Ursuline52928232016-01-28 10:29:54 +0000762 struct intel_engine_cs *engine)
Oscar Mateodcb4c122014-11-13 10:28:10 +0000763{
Chris Wilson9021ad02016-05-24 14:53:37 +0100764 struct intel_context *ce = &ctx->engine[engine->id];
Daniel Vetteraf3302b2015-12-04 17:27:15 +0100765
Chris Wilson91c8a322016-07-05 10:40:23 +0100766 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Chris Wilson9021ad02016-05-24 14:53:37 +0100767 GEM_BUG_ON(ce->pin_count == 0);
Tvrtko Ursulin321fe302016-01-28 10:29:55 +0000768
Chris Wilson9021ad02016-05-24 14:53:37 +0100769 if (--ce->pin_count)
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100770 return;
771
Chris Wilsonaad29fb2016-08-02 22:50:23 +0100772 intel_ring_unpin(ce->ring);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100773
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100774 i915_gem_object_unpin_map(ce->state->obj);
775 i915_vma_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100776
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100777 i915_gem_context_put(ctx);
Oscar Mateodcb4c122014-11-13 10:28:10 +0000778}
779
John Harrisone2be4fa2015-05-29 17:43:54 +0100780static int intel_logical_ring_workarounds_emit(struct drm_i915_gem_request *req)
Michel Thierry771b9a52014-11-11 16:47:33 +0000781{
782 int ret, i;
Chris Wilson7e37f882016-08-02 22:50:21 +0100783 struct intel_ring *ring = req->ring;
Chris Wilsonc0336662016-05-06 15:40:21 +0100784 struct i915_workarounds *w = &req->i915->workarounds;
Michel Thierry771b9a52014-11-11 16:47:33 +0000785
Boyer, Waynecd7feaa2016-01-06 17:15:29 -0800786 if (w->count == 0)
Michel Thierry771b9a52014-11-11 16:47:33 +0000787 return 0;
788
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100789 ret = req->engine->emit_flush(req, EMIT_BARRIER);
Michel Thierry771b9a52014-11-11 16:47:33 +0000790 if (ret)
791 return ret;
792
Chris Wilson987046a2016-04-28 09:56:46 +0100793 ret = intel_ring_begin(req, w->count * 2 + 2);
Michel Thierry771b9a52014-11-11 16:47:33 +0000794 if (ret)
795 return ret;
796
Chris Wilson1dae2df2016-08-02 22:50:19 +0100797 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
Michel Thierry771b9a52014-11-11 16:47:33 +0000798 for (i = 0; i < w->count; i++) {
Chris Wilson1dae2df2016-08-02 22:50:19 +0100799 intel_ring_emit_reg(ring, w->reg[i].addr);
800 intel_ring_emit(ring, w->reg[i].value);
Michel Thierry771b9a52014-11-11 16:47:33 +0000801 }
Chris Wilson1dae2df2016-08-02 22:50:19 +0100802 intel_ring_emit(ring, MI_NOOP);
Michel Thierry771b9a52014-11-11 16:47:33 +0000803
Chris Wilson1dae2df2016-08-02 22:50:19 +0100804 intel_ring_advance(ring);
Michel Thierry771b9a52014-11-11 16:47:33 +0000805
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100806 ret = req->engine->emit_flush(req, EMIT_BARRIER);
Michel Thierry771b9a52014-11-11 16:47:33 +0000807 if (ret)
808 return ret;
809
810 return 0;
811}
812
Arun Siluvery83b8a982015-07-08 10:27:05 +0100813#define wa_ctx_emit(batch, index, cmd) \
Arun Siluvery17ee9502015-06-19 19:07:01 +0100814 do { \
Arun Siluvery83b8a982015-07-08 10:27:05 +0100815 int __index = (index)++; \
816 if (WARN_ON(__index >= (PAGE_SIZE / sizeof(uint32_t)))) { \
Arun Siluvery17ee9502015-06-19 19:07:01 +0100817 return -ENOSPC; \
818 } \
Arun Siluvery83b8a982015-07-08 10:27:05 +0100819 batch[__index] = (cmd); \
Arun Siluvery17ee9502015-06-19 19:07:01 +0100820 } while (0)
821
Ville Syrjälä8f40db72015-11-04 23:20:08 +0200822#define wa_ctx_emit_reg(batch, index, reg) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200823 wa_ctx_emit((batch), (index), i915_mmio_reg_offset(reg))
Arun Siluvery9e000842015-07-03 14:27:31 +0100824
825/*
826 * In this WA we need to set GEN8_L3SQCREG4[21:21] and reset it after
827 * PIPE_CONTROL instruction. This is required for the flush to happen correctly
828 * but there is a slight complication as this is applied in WA batch where the
829 * values are only initialized once so we cannot take register value at the
830 * beginning and reuse it further; hence we save its value to memory, upload a
831 * constant value with bit21 set and then we restore it back with the saved value.
832 * To simplify the WA, a constant value is formed by using the default value
833 * of this register. This shouldn't be a problem because we are only modifying
834 * it for a short period and this batch in non-premptible. We can ofcourse
835 * use additional instructions that read the actual value of the register
836 * at that time and set our bit of interest but it makes the WA complicated.
837 *
838 * This WA is also required for Gen9 so extracting as a function avoids
839 * code duplication.
840 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000841static inline int gen8_emit_flush_coherentl3_wa(struct intel_engine_cs *engine,
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200842 uint32_t *batch,
Arun Siluvery9e000842015-07-03 14:27:31 +0100843 uint32_t index)
844{
Dave Airlie5e580522016-07-26 17:26:29 +1000845 struct drm_i915_private *dev_priv = engine->i915;
Arun Siluvery9e000842015-07-03 14:27:31 +0100846 uint32_t l3sqc4_flush = (0x40400000 | GEN8_LQSC_FLUSH_COHERENT_LINES);
847
Arun Siluverya4106a72015-07-14 15:01:29 +0100848 /*
Mika Kuoppalafe905812016-06-07 17:19:03 +0300849 * WaDisableLSQCROPERFforOCL:skl,kbl
Arun Siluverya4106a72015-07-14 15:01:29 +0100850 * This WA is implemented in skl_init_clock_gating() but since
851 * this batch updates GEN8_L3SQCREG4 with default value we need to
852 * set this bit here to retain the WA during flush.
853 */
Mika Kuoppala738fa1b2016-06-07 17:19:03 +0300854 if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_E0) ||
855 IS_KBL_REVID(dev_priv, 0, KBL_REVID_E0))
Arun Siluverya4106a72015-07-14 15:01:29 +0100856 l3sqc4_flush |= GEN8_LQSC_RO_PERF_DIS;
857
Arun Siluveryf1afe242015-08-04 16:22:20 +0100858 wa_ctx_emit(batch, index, (MI_STORE_REGISTER_MEM_GEN8 |
Arun Siluvery83b8a982015-07-08 10:27:05 +0100859 MI_SRM_LRM_GLOBAL_GTT));
Ville Syrjälä8f40db72015-11-04 23:20:08 +0200860 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100861 wa_ctx_emit(batch, index, i915_ggtt_offset(engine->scratch) + 256);
Arun Siluvery83b8a982015-07-08 10:27:05 +0100862 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +0100863
Arun Siluvery83b8a982015-07-08 10:27:05 +0100864 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
Ville Syrjälä8f40db72015-11-04 23:20:08 +0200865 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Arun Siluvery83b8a982015-07-08 10:27:05 +0100866 wa_ctx_emit(batch, index, l3sqc4_flush);
Arun Siluvery9e000842015-07-03 14:27:31 +0100867
Arun Siluvery83b8a982015-07-08 10:27:05 +0100868 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
869 wa_ctx_emit(batch, index, (PIPE_CONTROL_CS_STALL |
870 PIPE_CONTROL_DC_FLUSH_ENABLE));
871 wa_ctx_emit(batch, index, 0);
872 wa_ctx_emit(batch, index, 0);
873 wa_ctx_emit(batch, index, 0);
874 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +0100875
Arun Siluveryf1afe242015-08-04 16:22:20 +0100876 wa_ctx_emit(batch, index, (MI_LOAD_REGISTER_MEM_GEN8 |
Arun Siluvery83b8a982015-07-08 10:27:05 +0100877 MI_SRM_LRM_GLOBAL_GTT));
Ville Syrjälä8f40db72015-11-04 23:20:08 +0200878 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100879 wa_ctx_emit(batch, index, i915_ggtt_offset(engine->scratch) + 256);
Arun Siluvery83b8a982015-07-08 10:27:05 +0100880 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +0100881
882 return index;
883}
884
Arun Siluvery17ee9502015-06-19 19:07:01 +0100885static inline uint32_t wa_ctx_start(struct i915_wa_ctx_bb *wa_ctx,
886 uint32_t offset,
887 uint32_t start_alignment)
888{
889 return wa_ctx->offset = ALIGN(offset, start_alignment);
890}
891
892static inline int wa_ctx_end(struct i915_wa_ctx_bb *wa_ctx,
893 uint32_t offset,
894 uint32_t size_alignment)
895{
896 wa_ctx->size = offset - wa_ctx->offset;
897
898 WARN(wa_ctx->size % size_alignment,
899 "wa_ctx_bb failed sanity checks: size %d is not aligned to %d\n",
900 wa_ctx->size, size_alignment);
901 return 0;
902}
903
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200904/*
905 * Typically we only have one indirect_ctx and per_ctx batch buffer which are
906 * initialized at the beginning and shared across all contexts but this field
907 * helps us to have multiple batches at different offsets and select them based
908 * on a criteria. At the moment this batch always start at the beginning of the page
909 * and at this point we don't have multiple wa_ctx batch buffers.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100910 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200911 * The number of WA applied are not known at the beginning; we use this field
912 * to return the no of DWORDS written.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100913 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200914 * It is to be noted that this batch does not contain MI_BATCH_BUFFER_END
915 * so it adds NOOPs as padding to make it cacheline aligned.
916 * MI_BATCH_BUFFER_END will be added to perctx batch and both of them together
917 * makes a complete batch buffer.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100918 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000919static int gen8_init_indirectctx_bb(struct intel_engine_cs *engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +0100920 struct i915_wa_ctx_bb *wa_ctx,
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200921 uint32_t *batch,
Arun Siluvery17ee9502015-06-19 19:07:01 +0100922 uint32_t *offset)
923{
Arun Siluvery0160f052015-06-23 15:46:57 +0100924 uint32_t scratch_addr;
Arun Siluvery17ee9502015-06-19 19:07:01 +0100925 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
926
Arun Siluvery7ad00d12015-06-19 18:37:12 +0100927 /* WaDisableCtxRestoreArbitration:bdw,chv */
Arun Siluvery83b8a982015-07-08 10:27:05 +0100928 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Arun Siluvery17ee9502015-06-19 19:07:01 +0100929
Arun Siluveryc82435b2015-06-19 18:37:13 +0100930 /* WaFlushCoherentL3CacheLinesAtContextSwitch:bdw */
Chris Wilsonc0336662016-05-06 15:40:21 +0100931 if (IS_BROADWELL(engine->i915)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000932 int rc = gen8_emit_flush_coherentl3_wa(engine, batch, index);
Andrzej Hajda604ef732015-09-21 15:33:35 +0200933 if (rc < 0)
934 return rc;
935 index = rc;
Arun Siluveryc82435b2015-06-19 18:37:13 +0100936 }
937
Arun Siluvery0160f052015-06-23 15:46:57 +0100938 /* WaClearSlmSpaceAtContextSwitch:bdw,chv */
939 /* Actual scratch location is at 128 bytes offset */
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100940 scratch_addr = i915_ggtt_offset(engine->scratch) + 2 * CACHELINE_BYTES;
Arun Siluvery0160f052015-06-23 15:46:57 +0100941
Arun Siluvery83b8a982015-07-08 10:27:05 +0100942 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
943 wa_ctx_emit(batch, index, (PIPE_CONTROL_FLUSH_L3 |
944 PIPE_CONTROL_GLOBAL_GTT_IVB |
945 PIPE_CONTROL_CS_STALL |
946 PIPE_CONTROL_QW_WRITE));
947 wa_ctx_emit(batch, index, scratch_addr);
948 wa_ctx_emit(batch, index, 0);
949 wa_ctx_emit(batch, index, 0);
950 wa_ctx_emit(batch, index, 0);
Arun Siluvery0160f052015-06-23 15:46:57 +0100951
Arun Siluvery17ee9502015-06-19 19:07:01 +0100952 /* Pad to end of cacheline */
953 while (index % CACHELINE_DWORDS)
Arun Siluvery83b8a982015-07-08 10:27:05 +0100954 wa_ctx_emit(batch, index, MI_NOOP);
Arun Siluvery17ee9502015-06-19 19:07:01 +0100955
956 /*
957 * MI_BATCH_BUFFER_END is not required in Indirect ctx BB because
958 * execution depends on the length specified in terms of cache lines
959 * in the register CTX_RCS_INDIRECT_CTX
960 */
961
962 return wa_ctx_end(wa_ctx, *offset = index, CACHELINE_DWORDS);
963}
964
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200965/*
966 * This batch is started immediately after indirect_ctx batch. Since we ensure
967 * that indirect_ctx ends on a cacheline this batch is aligned automatically.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100968 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200969 * The number of DWORDS written are returned using this field.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100970 *
971 * This batch is terminated with MI_BATCH_BUFFER_END and so we need not add padding
972 * to align it with cacheline as padding after MI_BATCH_BUFFER_END is redundant.
973 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000974static int gen8_init_perctx_bb(struct intel_engine_cs *engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +0100975 struct i915_wa_ctx_bb *wa_ctx,
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200976 uint32_t *batch,
Arun Siluvery17ee9502015-06-19 19:07:01 +0100977 uint32_t *offset)
978{
979 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
980
Arun Siluvery7ad00d12015-06-19 18:37:12 +0100981 /* WaDisableCtxRestoreArbitration:bdw,chv */
Arun Siluvery83b8a982015-07-08 10:27:05 +0100982 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_ENABLE);
Arun Siluvery7ad00d12015-06-19 18:37:12 +0100983
Arun Siluvery83b8a982015-07-08 10:27:05 +0100984 wa_ctx_emit(batch, index, MI_BATCH_BUFFER_END);
Arun Siluvery17ee9502015-06-19 19:07:01 +0100985
986 return wa_ctx_end(wa_ctx, *offset = index, 1);
987}
988
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000989static int gen9_init_indirectctx_bb(struct intel_engine_cs *engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +0100990 struct i915_wa_ctx_bb *wa_ctx,
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200991 uint32_t *batch,
Arun Siluvery0504cff2015-07-14 15:01:27 +0100992 uint32_t *offset)
993{
Arun Siluverya4106a72015-07-14 15:01:29 +0100994 int ret;
Dave Airlie5e580522016-07-26 17:26:29 +1000995 struct drm_i915_private *dev_priv = engine->i915;
Arun Siluvery0504cff2015-07-14 15:01:27 +0100996 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
997
Arun Siluvery0907c8f2015-07-14 15:01:28 +0100998 /* WaDisableCtxRestoreArbitration:skl,bxt */
Dave Airlie5e580522016-07-26 17:26:29 +1000999 if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_D0) ||
1000 IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001001 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Arun Siluvery0504cff2015-07-14 15:01:27 +01001002
Arun Siluverya4106a72015-07-14 15:01:29 +01001003 /* WaFlushCoherentL3CacheLinesAtContextSwitch:skl,bxt */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001004 ret = gen8_emit_flush_coherentl3_wa(engine, batch, index);
Arun Siluverya4106a72015-07-14 15:01:29 +01001005 if (ret < 0)
1006 return ret;
1007 index = ret;
1008
Mika Kuoppala873e8172016-07-20 14:26:13 +03001009 /* WaDisableGatherAtSetShaderCommonSlice:skl,bxt,kbl */
1010 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
1011 wa_ctx_emit_reg(batch, index, COMMON_SLICE_CHICKEN2);
1012 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(
1013 GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE));
1014 wa_ctx_emit(batch, index, MI_NOOP);
1015
Mika Kuoppala066d4622016-06-07 17:19:15 +03001016 /* WaClearSlmSpaceAtContextSwitch:kbl */
1017 /* Actual scratch location is at 128 bytes offset */
Mika Kuoppala703d1282016-06-07 17:19:15 +03001018 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_A0)) {
Chris Wilson56c0f1a2016-08-15 10:48:58 +01001019 u32 scratch_addr =
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001020 i915_ggtt_offset(engine->scratch) + 2 * CACHELINE_BYTES;
Mika Kuoppala066d4622016-06-07 17:19:15 +03001021
1022 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
1023 wa_ctx_emit(batch, index, (PIPE_CONTROL_FLUSH_L3 |
1024 PIPE_CONTROL_GLOBAL_GTT_IVB |
1025 PIPE_CONTROL_CS_STALL |
1026 PIPE_CONTROL_QW_WRITE));
1027 wa_ctx_emit(batch, index, scratch_addr);
1028 wa_ctx_emit(batch, index, 0);
1029 wa_ctx_emit(batch, index, 0);
1030 wa_ctx_emit(batch, index, 0);
1031 }
Tim Gore3485d992016-07-05 10:01:30 +01001032
1033 /* WaMediaPoolStateCmdInWABB:bxt */
1034 if (HAS_POOLED_EU(engine->i915)) {
1035 /*
1036 * EU pool configuration is setup along with golden context
1037 * during context initialization. This value depends on
1038 * device type (2x6 or 3x6) and needs to be updated based
1039 * on which subslice is disabled especially for 2x6
1040 * devices, however it is safe to load default
1041 * configuration of 3x6 device instead of masking off
1042 * corresponding bits because HW ignores bits of a disabled
1043 * subslice and drops down to appropriate config. Please
1044 * see render_state_setup() in i915_gem_render_state.c for
1045 * possible configurations, to avoid duplication they are
1046 * not shown here again.
1047 */
1048 u32 eu_pool_config = 0x00777000;
1049 wa_ctx_emit(batch, index, GEN9_MEDIA_POOL_STATE);
1050 wa_ctx_emit(batch, index, GEN9_MEDIA_POOL_ENABLE);
1051 wa_ctx_emit(batch, index, eu_pool_config);
1052 wa_ctx_emit(batch, index, 0);
1053 wa_ctx_emit(batch, index, 0);
1054 wa_ctx_emit(batch, index, 0);
1055 }
1056
Arun Siluvery0504cff2015-07-14 15:01:27 +01001057 /* Pad to end of cacheline */
1058 while (index % CACHELINE_DWORDS)
1059 wa_ctx_emit(batch, index, MI_NOOP);
1060
1061 return wa_ctx_end(wa_ctx, *offset = index, CACHELINE_DWORDS);
1062}
1063
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001064static int gen9_init_perctx_bb(struct intel_engine_cs *engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001065 struct i915_wa_ctx_bb *wa_ctx,
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001066 uint32_t *batch,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001067 uint32_t *offset)
1068{
1069 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1070
Arun Siluvery9b014352015-07-14 15:01:30 +01001071 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
Chris Wilsonc0336662016-05-06 15:40:21 +01001072 if (IS_SKL_REVID(engine->i915, 0, SKL_REVID_B0) ||
1073 IS_BXT_REVID(engine->i915, 0, BXT_REVID_A1)) {
Arun Siluvery9b014352015-07-14 15:01:30 +01001074 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001075 wa_ctx_emit_reg(batch, index, GEN9_SLICE_COMMON_ECO_CHICKEN0);
Arun Siluvery9b014352015-07-14 15:01:30 +01001076 wa_ctx_emit(batch, index,
1077 _MASKED_BIT_ENABLE(DISABLE_PIXEL_MASK_CAMMING));
1078 wa_ctx_emit(batch, index, MI_NOOP);
1079 }
1080
Tim Goreb1e429f2016-03-21 14:37:29 +00001081 /* WaClearTdlStateAckDirtyBits:bxt */
Chris Wilsonc0336662016-05-06 15:40:21 +01001082 if (IS_BXT_REVID(engine->i915, 0, BXT_REVID_B0)) {
Tim Goreb1e429f2016-03-21 14:37:29 +00001083 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(4));
1084
1085 wa_ctx_emit_reg(batch, index, GEN8_STATE_ACK);
1086 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(GEN9_SUBSLICE_TDL_ACK_BITS));
1087
1088 wa_ctx_emit_reg(batch, index, GEN9_STATE_ACK_SLICE1);
1089 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(GEN9_SUBSLICE_TDL_ACK_BITS));
1090
1091 wa_ctx_emit_reg(batch, index, GEN9_STATE_ACK_SLICE2);
1092 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(GEN9_SUBSLICE_TDL_ACK_BITS));
1093
1094 wa_ctx_emit_reg(batch, index, GEN7_ROW_CHICKEN2);
1095 /* dummy write to CS, mask bits are 0 to ensure the register is not modified */
1096 wa_ctx_emit(batch, index, 0x0);
1097 wa_ctx_emit(batch, index, MI_NOOP);
1098 }
1099
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001100 /* WaDisableCtxRestoreArbitration:skl,bxt */
Chris Wilsonc0336662016-05-06 15:40:21 +01001101 if (IS_SKL_REVID(engine->i915, 0, SKL_REVID_D0) ||
1102 IS_BXT_REVID(engine->i915, 0, BXT_REVID_A1))
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001103 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_ENABLE);
1104
Arun Siluvery0504cff2015-07-14 15:01:27 +01001105 wa_ctx_emit(batch, index, MI_BATCH_BUFFER_END);
1106
1107 return wa_ctx_end(wa_ctx, *offset = index, 1);
1108}
1109
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001110static int lrc_setup_wa_ctx_obj(struct intel_engine_cs *engine, u32 size)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001111{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001112 struct drm_i915_gem_object *obj;
1113 struct i915_vma *vma;
1114 int err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001115
Chris Wilson48bb74e2016-08-15 10:49:04 +01001116 obj = i915_gem_object_create(&engine->i915->drm, PAGE_ALIGN(size));
1117 if (IS_ERR(obj))
1118 return PTR_ERR(obj);
1119
1120 vma = i915_vma_create(obj, &engine->i915->ggtt.base, NULL);
1121 if (IS_ERR(vma)) {
1122 err = PTR_ERR(vma);
1123 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001124 }
1125
Chris Wilson48bb74e2016-08-15 10:49:04 +01001126 err = i915_vma_pin(vma, 0, PAGE_SIZE, PIN_GLOBAL | PIN_HIGH);
1127 if (err)
1128 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001129
Chris Wilson48bb74e2016-08-15 10:49:04 +01001130 engine->wa_ctx.vma = vma;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001131 return 0;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001132
1133err:
1134 i915_gem_object_put(obj);
1135 return err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001136}
1137
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001138static void lrc_destroy_wa_ctx_obj(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001139{
Chris Wilson19880c42016-08-15 10:49:05 +01001140 i915_vma_unpin_and_release(&engine->wa_ctx.vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001141}
1142
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001143static int intel_init_workaround_bb(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001144{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001145 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001146 uint32_t *batch;
1147 uint32_t offset;
1148 struct page *page;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001149 int ret;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001150
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001151 WARN_ON(engine->id != RCS);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001152
Arun Siluvery5e60d792015-06-23 15:50:44 +01001153 /* update this when WA for higher Gen are added */
Chris Wilsonc0336662016-05-06 15:40:21 +01001154 if (INTEL_GEN(engine->i915) > 9) {
Arun Siluvery0504cff2015-07-14 15:01:27 +01001155 DRM_ERROR("WA batch buffer is not initialized for Gen%d\n",
Chris Wilsonc0336662016-05-06 15:40:21 +01001156 INTEL_GEN(engine->i915));
Arun Siluvery5e60d792015-06-23 15:50:44 +01001157 return 0;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001158 }
Arun Siluvery5e60d792015-06-23 15:50:44 +01001159
Arun Siluveryc4db7592015-06-19 18:37:11 +01001160 /* some WA perform writes to scratch page, ensure it is valid */
Chris Wilson56c0f1a2016-08-15 10:48:58 +01001161 if (!engine->scratch) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001162 DRM_ERROR("scratch page not allocated for %s\n", engine->name);
Arun Siluveryc4db7592015-06-19 18:37:11 +01001163 return -EINVAL;
1164 }
1165
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001166 ret = lrc_setup_wa_ctx_obj(engine, PAGE_SIZE);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001167 if (ret) {
1168 DRM_DEBUG_DRIVER("Failed to setup context WA page: %d\n", ret);
1169 return ret;
1170 }
1171
Chris Wilson48bb74e2016-08-15 10:49:04 +01001172 page = i915_gem_object_get_dirty_page(wa_ctx->vma->obj, 0);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001173 batch = kmap_atomic(page);
1174 offset = 0;
1175
Chris Wilsonc0336662016-05-06 15:40:21 +01001176 if (IS_GEN8(engine->i915)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001177 ret = gen8_init_indirectctx_bb(engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001178 &wa_ctx->indirect_ctx,
1179 batch,
1180 &offset);
1181 if (ret)
1182 goto out;
1183
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001184 ret = gen8_init_perctx_bb(engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001185 &wa_ctx->per_ctx,
1186 batch,
1187 &offset);
1188 if (ret)
1189 goto out;
Chris Wilsonc0336662016-05-06 15:40:21 +01001190 } else if (IS_GEN9(engine->i915)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001191 ret = gen9_init_indirectctx_bb(engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001192 &wa_ctx->indirect_ctx,
1193 batch,
1194 &offset);
1195 if (ret)
1196 goto out;
1197
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001198 ret = gen9_init_perctx_bb(engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001199 &wa_ctx->per_ctx,
1200 batch,
1201 &offset);
1202 if (ret)
1203 goto out;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001204 }
1205
1206out:
1207 kunmap_atomic(batch);
1208 if (ret)
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001209 lrc_destroy_wa_ctx_obj(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001210
1211 return ret;
1212}
1213
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001214static void lrc_init_hws(struct intel_engine_cs *engine)
1215{
Chris Wilsonc0336662016-05-06 15:40:21 +01001216 struct drm_i915_private *dev_priv = engine->i915;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001217
1218 I915_WRITE(RING_HWS_PGA(engine->mmio_base),
Chris Wilson57e88532016-08-15 10:48:57 +01001219 engine->status_page.ggtt_offset);
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001220 POSTING_READ(RING_HWS_PGA(engine->mmio_base));
1221}
1222
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001223static int gen8_init_common_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001224{
Chris Wilsonc0336662016-05-06 15:40:21 +01001225 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001226 int ret;
1227
1228 ret = intel_mocs_init_engine(engine);
1229 if (ret)
1230 return ret;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001231
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001232 lrc_init_hws(engine);
Nick Hoathe84fe802015-09-11 12:53:46 +01001233
Chris Wilson821ed7d2016-09-09 14:11:53 +01001234 intel_engine_reset_irq(engine);
1235
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001236 I915_WRITE(RING_HWSTAM(engine->mmio_base), 0xffffffff);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001237
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001238 I915_WRITE(RING_MODE_GEN7(engine),
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001239 _MASKED_BIT_DISABLE(GFX_REPLAY_MODE) |
1240 _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE));
Michel Thierrydfc53c52015-09-28 13:25:12 +01001241
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001242 DRM_DEBUG_DRIVER("Execlists enabled for %s\n", engine->name);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001243
Tomas Elffc0768c2016-03-21 16:26:59 +00001244 intel_engine_init_hangcheck(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001245
Chris Wilson821ed7d2016-09-09 14:11:53 +01001246 if (!execlists_elsp_idle(engine))
1247 execlists_submit_ports(engine);
1248
1249 return 0;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001250}
1251
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001252static int gen8_init_render_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001253{
Chris Wilsonc0336662016-05-06 15:40:21 +01001254 struct drm_i915_private *dev_priv = engine->i915;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001255 int ret;
1256
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001257 ret = gen8_init_common_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001258 if (ret)
1259 return ret;
1260
1261 /* We need to disable the AsyncFlip performance optimisations in order
1262 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1263 * programmed to '1' on all products.
1264 *
1265 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
1266 */
1267 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1268
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001269 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1270
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001271 return init_workarounds_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001272}
1273
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001274static int gen9_init_render_ring(struct intel_engine_cs *engine)
Damien Lespiau82ef8222015-02-09 19:33:08 +00001275{
1276 int ret;
1277
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001278 ret = gen8_init_common_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001279 if (ret)
1280 return ret;
1281
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001282 return init_workarounds_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001283}
1284
Chris Wilson821ed7d2016-09-09 14:11:53 +01001285static void reset_common_ring(struct intel_engine_cs *engine,
1286 struct drm_i915_gem_request *request)
1287{
1288 struct drm_i915_private *dev_priv = engine->i915;
1289 struct execlist_port *port = engine->execlist_port;
1290 struct intel_context *ce = &request->ctx->engine[engine->id];
1291
1292 /* Move the RING_HEAD onto the breadcrumb, past the hanging batch */
1293 ce->lrc_reg_state[CTX_RING_HEAD+1] = request->postfix;
1294 request->ring->head = request->postfix;
1295 request->ring->last_retired_head = -1;
1296 intel_ring_update_space(request->ring);
1297
1298 if (i915.enable_guc_submission)
1299 return;
1300
1301 /* Catch up with any missed context-switch interrupts */
1302 I915_WRITE(RING_CONTEXT_STATUS_PTR(engine), _MASKED_FIELD(0xffff, 0));
1303 if (request->ctx != port[0].request->ctx) {
1304 i915_gem_request_put(port[0].request);
1305 port[0] = port[1];
1306 memset(&port[1], 0, sizeof(port[1]));
1307 }
1308
1309 /* CS is stopped, and we will resubmit both ports on resume */
1310 GEM_BUG_ON(request->ctx != port[0].request->ctx);
1311 port[0].count = 0;
1312 port[1].count = 0;
1313}
1314
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001315static int intel_logical_ring_emit_pdps(struct drm_i915_gem_request *req)
1316{
1317 struct i915_hw_ppgtt *ppgtt = req->ctx->ppgtt;
Chris Wilson7e37f882016-08-02 22:50:21 +01001318 struct intel_ring *ring = req->ring;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001319 struct intel_engine_cs *engine = req->engine;
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001320 const int num_lri_cmds = GEN8_LEGACY_PDPES * 2;
1321 int i, ret;
1322
Chris Wilson987046a2016-04-28 09:56:46 +01001323 ret = intel_ring_begin(req, num_lri_cmds * 2 + 2);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001324 if (ret)
1325 return ret;
1326
Chris Wilsonb5321f32016-08-02 22:50:18 +01001327 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(num_lri_cmds));
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001328 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
1329 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
1330
Chris Wilsonb5321f32016-08-02 22:50:18 +01001331 intel_ring_emit_reg(ring, GEN8_RING_PDP_UDW(engine, i));
1332 intel_ring_emit(ring, upper_32_bits(pd_daddr));
1333 intel_ring_emit_reg(ring, GEN8_RING_PDP_LDW(engine, i));
1334 intel_ring_emit(ring, lower_32_bits(pd_daddr));
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001335 }
1336
Chris Wilsonb5321f32016-08-02 22:50:18 +01001337 intel_ring_emit(ring, MI_NOOP);
1338 intel_ring_advance(ring);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001339
1340 return 0;
1341}
1342
John Harrisonbe795fc2015-05-29 17:44:03 +01001343static int gen8_emit_bb_start(struct drm_i915_gem_request *req,
Chris Wilson803688b2016-08-02 22:50:27 +01001344 u64 offset, u32 len,
1345 unsigned int dispatch_flags)
Oscar Mateo15648582014-07-24 17:04:32 +01001346{
Chris Wilson7e37f882016-08-02 22:50:21 +01001347 struct intel_ring *ring = req->ring;
John Harrison8e004ef2015-02-13 11:48:10 +00001348 bool ppgtt = !(dispatch_flags & I915_DISPATCH_SECURE);
Oscar Mateo15648582014-07-24 17:04:32 +01001349 int ret;
1350
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001351 /* Don't rely in hw updating PDPs, specially in lite-restore.
1352 * Ideally, we should set Force PD Restore in ctx descriptor,
1353 * but we can't. Force Restore would be a second option, but
1354 * it is unsafe in case of lite-restore (because the ctx is
Michel Thierry2dba3232015-07-30 11:06:23 +01001355 * not idle). PML4 is allocated during ppgtt init so this is
1356 * not needed in 48-bit.*/
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001357 if (req->ctx->ppgtt &&
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001358 (intel_engine_flag(req->engine) & req->ctx->ppgtt->pd_dirty_rings)) {
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001359 if (!USES_FULL_48BIT_PPGTT(req->i915) &&
Chris Wilsonc0336662016-05-06 15:40:21 +01001360 !intel_vgpu_active(req->i915)) {
Michel Thierry2dba3232015-07-30 11:06:23 +01001361 ret = intel_logical_ring_emit_pdps(req);
1362 if (ret)
1363 return ret;
1364 }
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001365
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001366 req->ctx->ppgtt->pd_dirty_rings &= ~intel_engine_flag(req->engine);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001367 }
1368
Chris Wilson987046a2016-04-28 09:56:46 +01001369 ret = intel_ring_begin(req, 4);
Oscar Mateo15648582014-07-24 17:04:32 +01001370 if (ret)
1371 return ret;
1372
1373 /* FIXME(BDW): Address space and security selectors. */
Chris Wilsonb5321f32016-08-02 22:50:18 +01001374 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 |
1375 (ppgtt<<8) |
1376 (dispatch_flags & I915_DISPATCH_RS ?
1377 MI_BATCH_RESOURCE_STREAMER : 0));
1378 intel_ring_emit(ring, lower_32_bits(offset));
1379 intel_ring_emit(ring, upper_32_bits(offset));
1380 intel_ring_emit(ring, MI_NOOP);
1381 intel_ring_advance(ring);
Oscar Mateo15648582014-07-24 17:04:32 +01001382
1383 return 0;
1384}
1385
Chris Wilson31bb59c2016-07-01 17:23:27 +01001386static void gen8_logical_ring_enable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001387{
Chris Wilsonc0336662016-05-06 15:40:21 +01001388 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001389 I915_WRITE_IMR(engine,
1390 ~(engine->irq_enable_mask | engine->irq_keep_mask));
1391 POSTING_READ_FW(RING_IMR(engine->mmio_base));
Oscar Mateo73d477f2014-07-24 17:04:31 +01001392}
1393
Chris Wilson31bb59c2016-07-01 17:23:27 +01001394static void gen8_logical_ring_disable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001395{
Chris Wilsonc0336662016-05-06 15:40:21 +01001396 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001397 I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001398}
1399
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001400static int gen8_emit_flush(struct drm_i915_gem_request *request, u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01001401{
Chris Wilson7e37f882016-08-02 22:50:21 +01001402 struct intel_ring *ring = request->ring;
1403 u32 cmd;
Oscar Mateo47122742014-07-24 17:04:28 +01001404 int ret;
1405
Chris Wilson987046a2016-04-28 09:56:46 +01001406 ret = intel_ring_begin(request, 4);
Oscar Mateo47122742014-07-24 17:04:28 +01001407 if (ret)
1408 return ret;
1409
1410 cmd = MI_FLUSH_DW + 1;
1411
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001412 /* We always require a command barrier so that subsequent
1413 * commands, such as breadcrumb interrupts, are strictly ordered
1414 * wrt the contents of the write cache being flushed to memory
1415 * (and thus being coherent from the CPU).
1416 */
1417 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1418
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001419 if (mode & EMIT_INVALIDATE) {
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001420 cmd |= MI_INVALIDATE_TLB;
Chris Wilson1dae2df2016-08-02 22:50:19 +01001421 if (request->engine->id == VCS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001422 cmd |= MI_INVALIDATE_BSD;
Oscar Mateo47122742014-07-24 17:04:28 +01001423 }
1424
Chris Wilsonb5321f32016-08-02 22:50:18 +01001425 intel_ring_emit(ring, cmd);
1426 intel_ring_emit(ring,
1427 I915_GEM_HWS_SCRATCH_ADDR |
1428 MI_FLUSH_DW_USE_GTT);
1429 intel_ring_emit(ring, 0); /* upper addr */
1430 intel_ring_emit(ring, 0); /* value */
1431 intel_ring_advance(ring);
Oscar Mateo47122742014-07-24 17:04:28 +01001432
1433 return 0;
1434}
1435
John Harrison7deb4d32015-05-29 17:43:59 +01001436static int gen8_emit_flush_render(struct drm_i915_gem_request *request,
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001437 u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01001438{
Chris Wilson7e37f882016-08-02 22:50:21 +01001439 struct intel_ring *ring = request->ring;
Chris Wilsonb5321f32016-08-02 22:50:18 +01001440 struct intel_engine_cs *engine = request->engine;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001441 u32 scratch_addr =
1442 i915_ggtt_offset(engine->scratch) + 2 * CACHELINE_BYTES;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001443 bool vf_flush_wa = false, dc_flush_wa = false;
Oscar Mateo47122742014-07-24 17:04:28 +01001444 u32 flags = 0;
1445 int ret;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001446 int len;
Oscar Mateo47122742014-07-24 17:04:28 +01001447
1448 flags |= PIPE_CONTROL_CS_STALL;
1449
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001450 if (mode & EMIT_FLUSH) {
Oscar Mateo47122742014-07-24 17:04:28 +01001451 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
1452 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -08001453 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +01001454 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Oscar Mateo47122742014-07-24 17:04:28 +01001455 }
1456
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001457 if (mode & EMIT_INVALIDATE) {
Oscar Mateo47122742014-07-24 17:04:28 +01001458 flags |= PIPE_CONTROL_TLB_INVALIDATE;
1459 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
1460 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
1461 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
1462 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
1463 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
1464 flags |= PIPE_CONTROL_QW_WRITE;
1465 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Oscar Mateo47122742014-07-24 17:04:28 +01001466
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001467 /*
1468 * On GEN9: before VF_CACHE_INVALIDATE we need to emit a NULL
1469 * pipe control.
1470 */
Chris Wilsonc0336662016-05-06 15:40:21 +01001471 if (IS_GEN9(request->i915))
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001472 vf_flush_wa = true;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001473
1474 /* WaForGAMHang:kbl */
1475 if (IS_KBL_REVID(request->i915, 0, KBL_REVID_B0))
1476 dc_flush_wa = true;
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001477 }
Imre Deak9647ff32015-01-25 13:27:11 -08001478
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001479 len = 6;
1480
1481 if (vf_flush_wa)
1482 len += 6;
1483
1484 if (dc_flush_wa)
1485 len += 12;
1486
1487 ret = intel_ring_begin(request, len);
Oscar Mateo47122742014-07-24 17:04:28 +01001488 if (ret)
1489 return ret;
1490
Imre Deak9647ff32015-01-25 13:27:11 -08001491 if (vf_flush_wa) {
Chris Wilsonb5321f32016-08-02 22:50:18 +01001492 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1493 intel_ring_emit(ring, 0);
1494 intel_ring_emit(ring, 0);
1495 intel_ring_emit(ring, 0);
1496 intel_ring_emit(ring, 0);
1497 intel_ring_emit(ring, 0);
Imre Deak9647ff32015-01-25 13:27:11 -08001498 }
1499
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001500 if (dc_flush_wa) {
Chris Wilsonb5321f32016-08-02 22:50:18 +01001501 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1502 intel_ring_emit(ring, PIPE_CONTROL_DC_FLUSH_ENABLE);
1503 intel_ring_emit(ring, 0);
1504 intel_ring_emit(ring, 0);
1505 intel_ring_emit(ring, 0);
1506 intel_ring_emit(ring, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001507 }
1508
Chris Wilsonb5321f32016-08-02 22:50:18 +01001509 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1510 intel_ring_emit(ring, flags);
1511 intel_ring_emit(ring, scratch_addr);
1512 intel_ring_emit(ring, 0);
1513 intel_ring_emit(ring, 0);
1514 intel_ring_emit(ring, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001515
1516 if (dc_flush_wa) {
Chris Wilsonb5321f32016-08-02 22:50:18 +01001517 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1518 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL);
1519 intel_ring_emit(ring, 0);
1520 intel_ring_emit(ring, 0);
1521 intel_ring_emit(ring, 0);
1522 intel_ring_emit(ring, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001523 }
1524
Chris Wilsonb5321f32016-08-02 22:50:18 +01001525 intel_ring_advance(ring);
Oscar Mateo47122742014-07-24 17:04:28 +01001526
1527 return 0;
1528}
1529
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001530static void bxt_a_seqno_barrier(struct intel_engine_cs *engine)
Imre Deak319404d2015-08-14 18:35:27 +03001531{
Imre Deak319404d2015-08-14 18:35:27 +03001532 /*
1533 * On BXT A steppings there is a HW coherency issue whereby the
1534 * MI_STORE_DATA_IMM storing the completed request's seqno
1535 * occasionally doesn't invalidate the CPU cache. Work around this by
1536 * clflushing the corresponding cacheline whenever the caller wants
1537 * the coherency to be guaranteed. Note that this cacheline is known
1538 * to be clean at this point, since we only write it in
1539 * bxt_a_set_seqno(), where we also do a clflush after the write. So
1540 * this clflush in practice becomes an invalidate operation.
1541 */
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001542 intel_flush_status_page(engine, I915_GEM_HWS_INDEX);
Imre Deak319404d2015-08-14 18:35:27 +03001543}
1544
Chris Wilson7c17d372016-01-20 15:43:35 +02001545/*
1546 * Reserve space for 2 NOOPs at the end of each request to be
1547 * used as a workaround for not being allowed to do lite
1548 * restore with HEAD==TAIL (WaIdleLiteRestore).
1549 */
1550#define WA_TAIL_DWORDS 2
1551
John Harrisonc4e76632015-05-29 17:44:01 +01001552static int gen8_emit_request(struct drm_i915_gem_request *request)
Oscar Mateo4da46e12014-07-24 17:04:27 +01001553{
Chris Wilson7e37f882016-08-02 22:50:21 +01001554 struct intel_ring *ring = request->ring;
Oscar Mateo4da46e12014-07-24 17:04:27 +01001555 int ret;
1556
Chris Wilson987046a2016-04-28 09:56:46 +01001557 ret = intel_ring_begin(request, 6 + WA_TAIL_DWORDS);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001558 if (ret)
1559 return ret;
1560
Chris Wilson7c17d372016-01-20 15:43:35 +02001561 /* w/a: bit 5 needs to be zero for MI_FLUSH_DW address. */
1562 BUILD_BUG_ON(I915_GEM_HWS_INDEX_ADDR & (1 << 5));
Oscar Mateo4da46e12014-07-24 17:04:27 +01001563
Chris Wilsonb5321f32016-08-02 22:50:18 +01001564 intel_ring_emit(ring, (MI_FLUSH_DW + 1) | MI_FLUSH_DW_OP_STOREDW);
1565 intel_ring_emit(ring,
1566 intel_hws_seqno_address(request->engine) |
1567 MI_FLUSH_DW_USE_GTT);
1568 intel_ring_emit(ring, 0);
1569 intel_ring_emit(ring, request->fence.seqno);
1570 intel_ring_emit(ring, MI_USER_INTERRUPT);
1571 intel_ring_emit(ring, MI_NOOP);
Chris Wilsonddd66c52016-08-02 22:50:31 +01001572 return intel_logical_ring_advance(request);
Chris Wilson7c17d372016-01-20 15:43:35 +02001573}
Oscar Mateo4da46e12014-07-24 17:04:27 +01001574
Chris Wilson7c17d372016-01-20 15:43:35 +02001575static int gen8_emit_request_render(struct drm_i915_gem_request *request)
1576{
Chris Wilson7e37f882016-08-02 22:50:21 +01001577 struct intel_ring *ring = request->ring;
Chris Wilson7c17d372016-01-20 15:43:35 +02001578 int ret;
1579
Chris Wilson987046a2016-04-28 09:56:46 +01001580 ret = intel_ring_begin(request, 8 + WA_TAIL_DWORDS);
Chris Wilson7c17d372016-01-20 15:43:35 +02001581 if (ret)
1582 return ret;
1583
Michał Winiarskice81a652016-04-12 15:51:55 +02001584 /* We're using qword write, seqno should be aligned to 8 bytes. */
1585 BUILD_BUG_ON(I915_GEM_HWS_INDEX & 1);
1586
Chris Wilson7c17d372016-01-20 15:43:35 +02001587 /* w/a for post sync ops following a GPGPU operation we
1588 * need a prior CS_STALL, which is emitted by the flush
1589 * following the batch.
Michel Thierry53292cd2015-04-15 18:11:33 +01001590 */
Chris Wilsonb5321f32016-08-02 22:50:18 +01001591 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1592 intel_ring_emit(ring,
1593 (PIPE_CONTROL_GLOBAL_GTT_IVB |
1594 PIPE_CONTROL_CS_STALL |
1595 PIPE_CONTROL_QW_WRITE));
1596 intel_ring_emit(ring, intel_hws_seqno_address(request->engine));
1597 intel_ring_emit(ring, 0);
1598 intel_ring_emit(ring, i915_gem_request_get_seqno(request));
Michał Winiarskice81a652016-04-12 15:51:55 +02001599 /* We're thrashing one dword of HWS. */
Chris Wilsonb5321f32016-08-02 22:50:18 +01001600 intel_ring_emit(ring, 0);
1601 intel_ring_emit(ring, MI_USER_INTERRUPT);
1602 intel_ring_emit(ring, MI_NOOP);
Chris Wilsonddd66c52016-08-02 22:50:31 +01001603 return intel_logical_ring_advance(request);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001604}
1605
John Harrison87531812015-05-29 17:43:44 +01001606static int gen8_init_rcs_context(struct drm_i915_gem_request *req)
Thomas Daniele7778be2014-12-02 12:50:48 +00001607{
1608 int ret;
1609
John Harrisone2be4fa2015-05-29 17:43:54 +01001610 ret = intel_logical_ring_workarounds_emit(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001611 if (ret)
1612 return ret;
1613
Peter Antoine3bbaba02015-07-10 20:13:11 +03001614 ret = intel_rcs_context_init_mocs(req);
1615 /*
1616 * Failing to program the MOCS is non-fatal.The system will not
1617 * run at peak performance. So generate an error and carry on.
1618 */
1619 if (ret)
1620 DRM_ERROR("MOCS failed to program: expect performance issues.\n");
1621
Chris Wilsone40f9ee2016-08-02 22:50:36 +01001622 return i915_gem_render_state_init(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001623}
1624
Oscar Mateo73e4d072014-07-24 17:04:48 +01001625/**
1626 * intel_logical_ring_cleanup() - deallocate the Engine Command Streamer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001627 * @engine: Engine Command Streamer.
Oscar Mateo73e4d072014-07-24 17:04:48 +01001628 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001629void intel_logical_ring_cleanup(struct intel_engine_cs *engine)
Oscar Mateo454afeb2014-07-24 17:04:22 +01001630{
John Harrison6402c332014-10-31 12:00:26 +00001631 struct drm_i915_private *dev_priv;
Oscar Mateo9832b9d2014-07-24 17:04:30 +01001632
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00001633 if (!intel_engine_initialized(engine))
Oscar Mateo48d82382014-07-24 17:04:23 +01001634 return;
1635
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01001636 /*
1637 * Tasklet cannot be active at this point due intel_mark_active/idle
1638 * so this is just for documentation.
1639 */
1640 if (WARN_ON(test_bit(TASKLET_STATE_SCHED, &engine->irq_tasklet.state)))
1641 tasklet_kill(&engine->irq_tasklet);
1642
Chris Wilsonc0336662016-05-06 15:40:21 +01001643 dev_priv = engine->i915;
John Harrison6402c332014-10-31 12:00:26 +00001644
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001645 if (engine->buffer) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001646 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
Dave Gordonb0366a52015-12-08 15:02:36 +00001647 }
Oscar Mateo48d82382014-07-24 17:04:23 +01001648
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001649 if (engine->cleanup)
1650 engine->cleanup(engine);
Oscar Mateo48d82382014-07-24 17:04:23 +01001651
Chris Wilson96a945a2016-08-03 13:19:16 +01001652 intel_engine_cleanup_common(engine);
Chris Wilson688e6c72016-07-01 17:23:15 +01001653
Chris Wilson57e88532016-08-15 10:48:57 +01001654 if (engine->status_page.vma) {
1655 i915_gem_object_unpin_map(engine->status_page.vma->obj);
1656 engine->status_page.vma = NULL;
Oscar Mateo48d82382014-07-24 17:04:23 +01001657 }
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001658 intel_lr_context_unpin(dev_priv->kernel_context, engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001659
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001660 lrc_destroy_wa_ctx_obj(engine);
Chris Wilsonc0336662016-05-06 15:40:21 +01001661 engine->i915 = NULL;
Oscar Mateo454afeb2014-07-24 17:04:22 +01001662}
1663
Chris Wilsonddd66c52016-08-02 22:50:31 +01001664void intel_execlists_enable_submission(struct drm_i915_private *dev_priv)
1665{
1666 struct intel_engine_cs *engine;
1667
1668 for_each_engine(engine, dev_priv)
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +01001669 engine->submit_request = execlists_submit_request;
Chris Wilsonddd66c52016-08-02 22:50:31 +01001670}
1671
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001672static void
Chris Wilsone1382ef2016-05-06 15:40:20 +01001673logical_ring_default_vfuncs(struct intel_engine_cs *engine)
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001674{
1675 /* Default vfuncs which can be overriden by each engine. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001676 engine->init_hw = gen8_init_common_ring;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001677 engine->reset_hw = reset_common_ring;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001678 engine->emit_flush = gen8_emit_flush;
Chris Wilsonddd66c52016-08-02 22:50:31 +01001679 engine->emit_request = gen8_emit_request;
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +01001680 engine->submit_request = execlists_submit_request;
Chris Wilsonddd66c52016-08-02 22:50:31 +01001681
Chris Wilson31bb59c2016-07-01 17:23:27 +01001682 engine->irq_enable = gen8_logical_ring_enable_irq;
1683 engine->irq_disable = gen8_logical_ring_disable_irq;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001684 engine->emit_bb_start = gen8_emit_bb_start;
Chris Wilson1b7744e2016-07-01 17:23:17 +01001685 if (IS_BXT_REVID(engine->i915, 0, BXT_REVID_A1))
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001686 engine->irq_seqno_barrier = bxt_a_seqno_barrier;
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001687}
1688
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001689static inline void
Dave Gordonc2c7f242016-07-13 16:03:35 +01001690logical_ring_default_irqs(struct intel_engine_cs *engine)
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001691{
Dave Gordonc2c7f242016-07-13 16:03:35 +01001692 unsigned shift = engine->irq_shift;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001693 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT << shift;
1694 engine->irq_keep_mask = GT_CONTEXT_SWITCH_INTERRUPT << shift;
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001695}
1696
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001697static int
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001698lrc_setup_hws(struct intel_engine_cs *engine, struct i915_vma *vma)
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001699{
Chris Wilson57e88532016-08-15 10:48:57 +01001700 const int hws_offset = LRC_PPHWSP_PN * PAGE_SIZE;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001701 void *hws;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001702
1703 /* The HWSP is part of the default context object in LRC mode. */
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001704 hws = i915_gem_object_pin_map(vma->obj, I915_MAP_WB);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001705 if (IS_ERR(hws))
1706 return PTR_ERR(hws);
Chris Wilson57e88532016-08-15 10:48:57 +01001707
1708 engine->status_page.page_addr = hws + hws_offset;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001709 engine->status_page.ggtt_offset = i915_ggtt_offset(vma) + hws_offset;
Chris Wilson57e88532016-08-15 10:48:57 +01001710 engine->status_page.vma = vma;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001711
1712 return 0;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001713}
1714
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001715static void
1716logical_ring_setup(struct intel_engine_cs *engine)
1717{
1718 struct drm_i915_private *dev_priv = engine->i915;
1719 enum forcewake_domains fw_domains;
1720
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01001721 intel_engine_setup_common(engine);
1722
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001723 /* Intentionally left blank. */
1724 engine->buffer = NULL;
1725
1726 fw_domains = intel_uncore_forcewake_for_reg(dev_priv,
1727 RING_ELSP(engine),
1728 FW_REG_WRITE);
1729
1730 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
1731 RING_CONTEXT_STATUS_PTR(engine),
1732 FW_REG_READ | FW_REG_WRITE);
1733
1734 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
1735 RING_CONTEXT_STATUS_BUF_BASE(engine),
1736 FW_REG_READ);
1737
1738 engine->fw_domains = fw_domains;
1739
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001740 tasklet_init(&engine->irq_tasklet,
1741 intel_lrc_irq_handler, (unsigned long)engine);
1742
1743 logical_ring_init_platform_invariants(engine);
1744 logical_ring_default_vfuncs(engine);
1745 logical_ring_default_irqs(engine);
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001746}
1747
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001748static int
1749logical_ring_init(struct intel_engine_cs *engine)
1750{
1751 struct i915_gem_context *dctx = engine->i915->kernel_context;
1752 int ret;
1753
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01001754 ret = intel_engine_init_common(engine);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001755 if (ret)
1756 goto error;
1757
1758 ret = execlists_context_deferred_alloc(dctx, engine);
1759 if (ret)
1760 goto error;
1761
1762 /* As this is the default context, always pin it */
1763 ret = intel_lr_context_pin(dctx, engine);
1764 if (ret) {
1765 DRM_ERROR("Failed to pin context for %s: %d\n",
1766 engine->name, ret);
1767 goto error;
1768 }
1769
1770 /* And setup the hardware status page. */
1771 ret = lrc_setup_hws(engine, dctx->engine[engine->id].state);
1772 if (ret) {
1773 DRM_ERROR("Failed to set up hws %s: %d\n", engine->name, ret);
1774 goto error;
1775 }
1776
1777 return 0;
1778
1779error:
1780 intel_logical_ring_cleanup(engine);
1781 return ret;
1782}
1783
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01001784int logical_render_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001785{
1786 struct drm_i915_private *dev_priv = engine->i915;
1787 int ret;
1788
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001789 logical_ring_setup(engine);
1790
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001791 if (HAS_L3_DPF(dev_priv))
1792 engine->irq_keep_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
1793
1794 /* Override some for render ring. */
1795 if (INTEL_GEN(dev_priv) >= 9)
1796 engine->init_hw = gen9_init_render_ring;
1797 else
1798 engine->init_hw = gen8_init_render_ring;
1799 engine->init_context = gen8_init_rcs_context;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001800 engine->emit_flush = gen8_emit_flush_render;
1801 engine->emit_request = gen8_emit_request_render;
1802
Chris Wilson56c0f1a2016-08-15 10:48:58 +01001803 ret = intel_engine_create_scratch(engine, 4096);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001804 if (ret)
1805 return ret;
1806
1807 ret = intel_init_workaround_bb(engine);
1808 if (ret) {
1809 /*
1810 * We continue even if we fail to initialize WA batch
1811 * because we only expect rare glitches but nothing
1812 * critical to prevent us from using GPU
1813 */
1814 DRM_ERROR("WA batch buffer initialization failed: %d\n",
1815 ret);
1816 }
1817
1818 ret = logical_ring_init(engine);
1819 if (ret) {
1820 lrc_destroy_wa_ctx_obj(engine);
1821 }
1822
1823 return ret;
1824}
1825
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01001826int logical_xcs_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001827{
1828 logical_ring_setup(engine);
1829
1830 return logical_ring_init(engine);
1831}
1832
Jeff McGee0cea6502015-02-13 10:27:56 -06001833static u32
Chris Wilsonc0336662016-05-06 15:40:21 +01001834make_rpcs(struct drm_i915_private *dev_priv)
Jeff McGee0cea6502015-02-13 10:27:56 -06001835{
1836 u32 rpcs = 0;
1837
1838 /*
1839 * No explicit RPCS request is needed to ensure full
1840 * slice/subslice/EU enablement prior to Gen9.
1841 */
Chris Wilsonc0336662016-05-06 15:40:21 +01001842 if (INTEL_GEN(dev_priv) < 9)
Jeff McGee0cea6502015-02-13 10:27:56 -06001843 return 0;
1844
1845 /*
1846 * Starting in Gen9, render power gating can leave
1847 * slice/subslice/EU in a partially enabled state. We
1848 * must make an explicit request through RPCS for full
1849 * enablement.
1850 */
Imre Deak43b67992016-08-31 19:13:02 +03001851 if (INTEL_INFO(dev_priv)->sseu.has_slice_pg) {
Jeff McGee0cea6502015-02-13 10:27:56 -06001852 rpcs |= GEN8_RPCS_S_CNT_ENABLE;
Imre Deakf08a0c92016-08-31 19:13:04 +03001853 rpcs |= hweight8(INTEL_INFO(dev_priv)->sseu.slice_mask) <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001854 GEN8_RPCS_S_CNT_SHIFT;
1855 rpcs |= GEN8_RPCS_ENABLE;
1856 }
1857
Imre Deak43b67992016-08-31 19:13:02 +03001858 if (INTEL_INFO(dev_priv)->sseu.has_subslice_pg) {
Jeff McGee0cea6502015-02-13 10:27:56 -06001859 rpcs |= GEN8_RPCS_SS_CNT_ENABLE;
Imre Deak57ec1712016-08-31 19:13:05 +03001860 rpcs |= hweight8(INTEL_INFO(dev_priv)->sseu.subslice_mask) <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001861 GEN8_RPCS_SS_CNT_SHIFT;
1862 rpcs |= GEN8_RPCS_ENABLE;
1863 }
1864
Imre Deak43b67992016-08-31 19:13:02 +03001865 if (INTEL_INFO(dev_priv)->sseu.has_eu_pg) {
1866 rpcs |= INTEL_INFO(dev_priv)->sseu.eu_per_subslice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001867 GEN8_RPCS_EU_MIN_SHIFT;
Imre Deak43b67992016-08-31 19:13:02 +03001868 rpcs |= INTEL_INFO(dev_priv)->sseu.eu_per_subslice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001869 GEN8_RPCS_EU_MAX_SHIFT;
1870 rpcs |= GEN8_RPCS_ENABLE;
1871 }
1872
1873 return rpcs;
1874}
1875
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001876static u32 intel_lr_indirect_ctx_offset(struct intel_engine_cs *engine)
Michel Thierry71562912016-02-23 10:31:49 +00001877{
1878 u32 indirect_ctx_offset;
1879
Chris Wilsonc0336662016-05-06 15:40:21 +01001880 switch (INTEL_GEN(engine->i915)) {
Michel Thierry71562912016-02-23 10:31:49 +00001881 default:
Chris Wilsonc0336662016-05-06 15:40:21 +01001882 MISSING_CASE(INTEL_GEN(engine->i915));
Michel Thierry71562912016-02-23 10:31:49 +00001883 /* fall through */
1884 case 9:
1885 indirect_ctx_offset =
1886 GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
1887 break;
1888 case 8:
1889 indirect_ctx_offset =
1890 GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
1891 break;
1892 }
1893
1894 return indirect_ctx_offset;
1895}
1896
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001897static int
Chris Wilsone2efd132016-05-24 14:53:34 +01001898populate_lr_context(struct i915_gem_context *ctx,
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001899 struct drm_i915_gem_object *ctx_obj,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001900 struct intel_engine_cs *engine,
Chris Wilson7e37f882016-08-02 22:50:21 +01001901 struct intel_ring *ring)
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001902{
Chris Wilsonc0336662016-05-06 15:40:21 +01001903 struct drm_i915_private *dev_priv = ctx->i915;
Daniel Vetterae6c4802014-08-06 15:04:53 +02001904 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001905 void *vaddr;
1906 u32 *reg_state;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001907 int ret;
1908
Thomas Daniel2d965532014-08-19 10:13:36 +01001909 if (!ppgtt)
1910 ppgtt = dev_priv->mm.aliasing_ppgtt;
1911
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001912 ret = i915_gem_object_set_to_cpu_domain(ctx_obj, true);
1913 if (ret) {
1914 DRM_DEBUG_DRIVER("Could not set to CPU domain\n");
1915 return ret;
1916 }
1917
Chris Wilsond31d7cb2016-08-12 12:39:58 +01001918 vaddr = i915_gem_object_pin_map(ctx_obj, I915_MAP_WB);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001919 if (IS_ERR(vaddr)) {
1920 ret = PTR_ERR(vaddr);
1921 DRM_DEBUG_DRIVER("Could not map object pages! (%d)\n", ret);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001922 return ret;
1923 }
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001924 ctx_obj->dirty = true;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001925
1926 /* The second page of the context object contains some fields which must
1927 * be set up prior to the first execution. */
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001928 reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001929
1930 /* A context is actually a big batch buffer with several MI_LOAD_REGISTER_IMM
1931 * commands followed by (reg, value) pairs. The values we are setting here are
1932 * only for the first context restore: on a subsequent save, the GPU will
1933 * recreate this batchbuffer with new values (including all the missing
1934 * MI_LOAD_REGISTER_IMM commands that we are not initializing here). */
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02001935 reg_state[CTX_LRI_HEADER_0] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001936 MI_LOAD_REGISTER_IMM(engine->id == RCS ? 14 : 11) | MI_LRI_FORCE_POSTED;
1937 ASSIGN_CTX_REG(reg_state, CTX_CONTEXT_CONTROL,
1938 RING_CONTEXT_CONTROL(engine),
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02001939 _MASKED_BIT_ENABLE(CTX_CTRL_INHIBIT_SYN_CTX_SWITCH |
1940 CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
Chris Wilsonc0336662016-05-06 15:40:21 +01001941 (HAS_RESOURCE_STREAMER(dev_priv) ?
Michel Thierry99cf8ea2016-02-25 09:48:58 +00001942 CTX_CTRL_RS_CTX_ENABLE : 0)));
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001943 ASSIGN_CTX_REG(reg_state, CTX_RING_HEAD, RING_HEAD(engine->mmio_base),
1944 0);
1945 ASSIGN_CTX_REG(reg_state, CTX_RING_TAIL, RING_TAIL(engine->mmio_base),
1946 0);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001947 /* Ring buffer start address is not known until the buffer is pinned.
1948 * It is written to the context image in execlists_update_context()
1949 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001950 ASSIGN_CTX_REG(reg_state, CTX_RING_BUFFER_START,
1951 RING_START(engine->mmio_base), 0);
1952 ASSIGN_CTX_REG(reg_state, CTX_RING_BUFFER_CONTROL,
1953 RING_CTL(engine->mmio_base),
Chris Wilson7e37f882016-08-02 22:50:21 +01001954 ((ring->size - PAGE_SIZE) & RING_NR_PAGES) | RING_VALID);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001955 ASSIGN_CTX_REG(reg_state, CTX_BB_HEAD_U,
1956 RING_BBADDR_UDW(engine->mmio_base), 0);
1957 ASSIGN_CTX_REG(reg_state, CTX_BB_HEAD_L,
1958 RING_BBADDR(engine->mmio_base), 0);
1959 ASSIGN_CTX_REG(reg_state, CTX_BB_STATE,
1960 RING_BBSTATE(engine->mmio_base),
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02001961 RING_BB_PPGTT);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001962 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_HEAD_U,
1963 RING_SBBADDR_UDW(engine->mmio_base), 0);
1964 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_HEAD_L,
1965 RING_SBBADDR(engine->mmio_base), 0);
1966 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_STATE,
1967 RING_SBBSTATE(engine->mmio_base), 0);
1968 if (engine->id == RCS) {
1969 ASSIGN_CTX_REG(reg_state, CTX_BB_PER_CTX_PTR,
1970 RING_BB_PER_CTX_PTR(engine->mmio_base), 0);
1971 ASSIGN_CTX_REG(reg_state, CTX_RCS_INDIRECT_CTX,
1972 RING_INDIRECT_CTX(engine->mmio_base), 0);
1973 ASSIGN_CTX_REG(reg_state, CTX_RCS_INDIRECT_CTX_OFFSET,
1974 RING_INDIRECT_CTX_OFFSET(engine->mmio_base), 0);
Chris Wilson48bb74e2016-08-15 10:49:04 +01001975 if (engine->wa_ctx.vma) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001976 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001977 u32 ggtt_offset = i915_ggtt_offset(wa_ctx->vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001978
1979 reg_state[CTX_RCS_INDIRECT_CTX+1] =
1980 (ggtt_offset + wa_ctx->indirect_ctx.offset * sizeof(uint32_t)) |
1981 (wa_ctx->indirect_ctx.size / CACHELINE_DWORDS);
1982
1983 reg_state[CTX_RCS_INDIRECT_CTX_OFFSET+1] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001984 intel_lr_indirect_ctx_offset(engine) << 6;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001985
1986 reg_state[CTX_BB_PER_CTX_PTR+1] =
1987 (ggtt_offset + wa_ctx->per_ctx.offset * sizeof(uint32_t)) |
1988 0x01;
1989 }
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001990 }
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02001991 reg_state[CTX_LRI_HEADER_1] = MI_LOAD_REGISTER_IMM(9) | MI_LRI_FORCE_POSTED;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001992 ASSIGN_CTX_REG(reg_state, CTX_CTX_TIMESTAMP,
1993 RING_CTX_TIMESTAMP(engine->mmio_base), 0);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02001994 /* PDP values well be assigned later if needed */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001995 ASSIGN_CTX_REG(reg_state, CTX_PDP3_UDW, GEN8_RING_PDP_UDW(engine, 3),
1996 0);
1997 ASSIGN_CTX_REG(reg_state, CTX_PDP3_LDW, GEN8_RING_PDP_LDW(engine, 3),
1998 0);
1999 ASSIGN_CTX_REG(reg_state, CTX_PDP2_UDW, GEN8_RING_PDP_UDW(engine, 2),
2000 0);
2001 ASSIGN_CTX_REG(reg_state, CTX_PDP2_LDW, GEN8_RING_PDP_LDW(engine, 2),
2002 0);
2003 ASSIGN_CTX_REG(reg_state, CTX_PDP1_UDW, GEN8_RING_PDP_UDW(engine, 1),
2004 0);
2005 ASSIGN_CTX_REG(reg_state, CTX_PDP1_LDW, GEN8_RING_PDP_LDW(engine, 1),
2006 0);
2007 ASSIGN_CTX_REG(reg_state, CTX_PDP0_UDW, GEN8_RING_PDP_UDW(engine, 0),
2008 0);
2009 ASSIGN_CTX_REG(reg_state, CTX_PDP0_LDW, GEN8_RING_PDP_LDW(engine, 0),
2010 0);
Michel Thierryd7b26332015-04-08 12:13:34 +01002011
Michel Thierry2dba3232015-07-30 11:06:23 +01002012 if (USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
2013 /* 64b PPGTT (48bit canonical)
2014 * PDP0_DESCRIPTOR contains the base address to PML4 and
2015 * other PDP Descriptors are ignored.
2016 */
2017 ASSIGN_CTX_PML4(ppgtt, reg_state);
2018 } else {
2019 /* 32b PPGTT
2020 * PDP*_DESCRIPTOR contains the base address of space supported.
2021 * With dynamic page allocation, PDPs may not be allocated at
2022 * this point. Point the unallocated PDPs to the scratch page
2023 */
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +00002024 execlists_update_context_pdps(ppgtt, reg_state);
Michel Thierry2dba3232015-07-30 11:06:23 +01002025 }
2026
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002027 if (engine->id == RCS) {
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002028 reg_state[CTX_LRI_HEADER_2] = MI_LOAD_REGISTER_IMM(1);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002029 ASSIGN_CTX_REG(reg_state, CTX_R_PWR_CLK_STATE, GEN8_R_PWR_CLK_STATE,
Chris Wilsonc0336662016-05-06 15:40:21 +01002030 make_rpcs(dev_priv));
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002031 }
2032
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002033 i915_gem_object_unpin_map(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002034
2035 return 0;
2036}
2037
Oscar Mateo73e4d072014-07-24 17:04:48 +01002038/**
Dave Gordonc5d46ee2016-01-05 12:21:33 +00002039 * intel_lr_context_size() - return the size of the context for an engine
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002040 * @engine: which engine to find the context size for
Dave Gordonc5d46ee2016-01-05 12:21:33 +00002041 *
2042 * Each engine may require a different amount of space for a context image,
2043 * so when allocating (or copying) an image, this function can be used to
2044 * find the right size for the specific engine.
2045 *
2046 * Return: size (in bytes) of an engine-specific context image
2047 *
2048 * Note: this size includes the HWSP, which is part of the context image
2049 * in LRC mode, but does not include the "shared data page" used with
2050 * GuC submission. The caller should account for this if using the GuC.
2051 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002052uint32_t intel_lr_context_size(struct intel_engine_cs *engine)
Oscar Mateo8c8579172014-07-24 17:04:14 +01002053{
2054 int ret = 0;
2055
Chris Wilsonc0336662016-05-06 15:40:21 +01002056 WARN_ON(INTEL_GEN(engine->i915) < 8);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002057
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002058 switch (engine->id) {
Oscar Mateo8c8579172014-07-24 17:04:14 +01002059 case RCS:
Chris Wilsonc0336662016-05-06 15:40:21 +01002060 if (INTEL_GEN(engine->i915) >= 9)
Michael H. Nguyen468c6812014-11-13 17:51:49 +00002061 ret = GEN9_LR_CONTEXT_RENDER_SIZE;
2062 else
2063 ret = GEN8_LR_CONTEXT_RENDER_SIZE;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002064 break;
2065 case VCS:
2066 case BCS:
2067 case VECS:
2068 case VCS2:
2069 ret = GEN8_LR_CONTEXT_OTHER_SIZE;
2070 break;
2071 }
2072
2073 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002074}
2075
Chris Wilsone2efd132016-05-24 14:53:34 +01002076static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson978f1e02016-04-28 09:56:54 +01002077 struct intel_engine_cs *engine)
Oscar Mateoede7d422014-07-24 17:04:12 +01002078{
Oscar Mateo8c8579172014-07-24 17:04:14 +01002079 struct drm_i915_gem_object *ctx_obj;
Chris Wilson9021ad02016-05-24 14:53:37 +01002080 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002081 struct i915_vma *vma;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002082 uint32_t context_size;
Chris Wilson7e37f882016-08-02 22:50:21 +01002083 struct intel_ring *ring;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002084 int ret;
2085
Chris Wilson9021ad02016-05-24 14:53:37 +01002086 WARN_ON(ce->state);
Oscar Mateoede7d422014-07-24 17:04:12 +01002087
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002088 context_size = round_up(intel_lr_context_size(engine), 4096);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002089
Alex Daid1675192015-08-12 15:43:43 +01002090 /* One extra page as the sharing data between driver and GuC */
2091 context_size += PAGE_SIZE * LRC_PPHWSP_PN;
2092
Chris Wilson91c8a322016-07-05 10:40:23 +01002093 ctx_obj = i915_gem_object_create(&ctx->i915->drm, context_size);
Chris Wilsonfe3db792016-04-25 13:32:13 +01002094 if (IS_ERR(ctx_obj)) {
Dan Carpenter3126a662015-04-30 17:30:50 +03002095 DRM_DEBUG_DRIVER("Alloc LRC backing obj failed.\n");
Chris Wilsonfe3db792016-04-25 13:32:13 +01002096 return PTR_ERR(ctx_obj);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002097 }
2098
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002099 vma = i915_vma_create(ctx_obj, &ctx->i915->ggtt.base, NULL);
2100 if (IS_ERR(vma)) {
2101 ret = PTR_ERR(vma);
2102 goto error_deref_obj;
2103 }
2104
Chris Wilson7e37f882016-08-02 22:50:21 +01002105 ring = intel_engine_create_ring(engine, ctx->ring_size);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002106 if (IS_ERR(ring)) {
2107 ret = PTR_ERR(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002108 goto error_deref_obj;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002109 }
2110
Chris Wilsondca33ec2016-08-02 22:50:20 +01002111 ret = populate_lr_context(ctx, ctx_obj, engine, ring);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002112 if (ret) {
2113 DRM_DEBUG_DRIVER("Failed to populate LRC: %d\n", ret);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002114 goto error_ring_free;
Oscar Mateo84c23772014-07-24 17:04:15 +01002115 }
2116
Chris Wilsondca33ec2016-08-02 22:50:20 +01002117 ce->ring = ring;
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002118 ce->state = vma;
Chris Wilson9021ad02016-05-24 14:53:37 +01002119 ce->initialised = engine->init_context == NULL;
Oscar Mateoede7d422014-07-24 17:04:12 +01002120
2121 return 0;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002122
Chris Wilsondca33ec2016-08-02 22:50:20 +01002123error_ring_free:
Chris Wilson7e37f882016-08-02 22:50:21 +01002124 intel_ring_free(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002125error_deref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002126 i915_gem_object_put(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002127 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002128}
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002129
Chris Wilson821ed7d2016-09-09 14:11:53 +01002130void intel_lr_context_resume(struct drm_i915_private *dev_priv)
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002131{
Chris Wilson821ed7d2016-09-09 14:11:53 +01002132 struct i915_gem_context *ctx = dev_priv->kernel_context;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002133 struct intel_engine_cs *engine;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002134
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002135 for_each_engine(engine, dev_priv) {
Chris Wilson9021ad02016-05-24 14:53:37 +01002136 struct intel_context *ce = &ctx->engine[engine->id];
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002137 void *vaddr;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002138 uint32_t *reg_state;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002139
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002140 if (!ce->state)
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002141 continue;
2142
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002143 vaddr = i915_gem_object_pin_map(ce->state->obj, I915_MAP_WB);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002144 if (WARN_ON(IS_ERR(vaddr)))
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002145 continue;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002146
2147 reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002148
2149 reg_state[CTX_RING_HEAD+1] = 0;
2150 reg_state[CTX_RING_TAIL+1] = 0;
2151
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002152 ce->state->obj->dirty = true;
2153 i915_gem_object_unpin_map(ce->state->obj);
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002154
Chris Wilsondca33ec2016-08-02 22:50:20 +01002155 ce->ring->head = 0;
2156 ce->ring->tail = 0;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002157 }
2158}