blob: c6aa5b9c2bfd5dc8afe7ba402b670136d556b272 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * SuperH on-chip serial module support. (SCI with no FIFO / with FIFO)
3 *
Paul Mundtf43dc232011-01-13 15:06:28 +09004 * Copyright (C) 2002 - 2011 Paul Mundt
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01005 * Copyright (C) 2015 Glider bvba
Markus Brunner3ea6bc32007-08-20 08:59:33 +09006 * Modified to support SH7720 SCIF. Markus Brunner, Mark Jonas (Jul 2007).
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * based off of the old drivers/char/sh-sci.c by:
9 *
10 * Copyright (C) 1999, 2000 Niibe Yutaka
11 * Copyright (C) 2000 Sugioka Toshinobu
12 * Modified to support multiple serial ports. Stuart Menefy (May 2000).
13 * Modified to support SecureEdge. David McCullough (2002)
14 * Modified to support SH7300 SCIF. Takashi Kusuda (Jun 2003).
Magnus Dammd89ddd12007-07-25 11:42:56 +090015 * Removed SH7300 support (Jul 2007).
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 *
17 * This file is subject to the terms and conditions of the GNU General Public
18 * License. See the file "COPYING" in the main directory of this archive
19 * for more details.
20 */
Paul Mundt0b3d4ef2007-03-14 13:22:37 +090021#if defined(CONFIG_SERIAL_SH_SCI_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
22#define SUPPORT_SYSRQ
23#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070024
25#undef DEBUG
26
Paul Mundt85f094e2008-04-25 16:04:20 +090027#include <linux/clk.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010028#include <linux/console.h>
Paul Mundtfa5da2f2007-03-08 17:27:37 +090029#include <linux/ctype.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010030#include <linux/cpufreq.h>
31#include <linux/delay.h>
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +090032#include <linux/dmaengine.h>
Magnus Damm5beabc72011-08-02 09:42:54 +000033#include <linux/dma-mapping.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010034#include <linux/err.h>
35#include <linux/errno.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010036#include <linux/init.h>
37#include <linux/interrupt.h>
38#include <linux/ioport.h>
39#include <linux/major.h>
40#include <linux/module.h>
41#include <linux/mm.h>
Bastian Hecht20bdcab2013-12-06 10:59:54 +010042#include <linux/of.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010043#include <linux/platform_device.h>
44#include <linux/pm_runtime.h>
45#include <linux/scatterlist.h>
46#include <linux/serial.h>
47#include <linux/serial_sci.h>
48#include <linux/sh_dma.h>
49#include <linux/slab.h>
50#include <linux/string.h>
51#include <linux/sysrq.h>
52#include <linux/timer.h>
53#include <linux/tty.h>
54#include <linux/tty_flip.h>
Paul Mundt85f094e2008-04-25 16:04:20 +090055
56#ifdef CONFIG_SUPERH
Paul Mundte108b2c2006-09-27 16:32:13 +090057#include <asm/sh_bios.h>
Paul Mundtb7a76e42006-02-01 03:06:06 -080058#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +020060#include "serial_mctrl_gpio.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070061#include "sh-sci.h"
62
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +010063/* Offsets into the sci_port->irqs array */
64enum {
65 SCIx_ERI_IRQ,
66 SCIx_RXI_IRQ,
67 SCIx_TXI_IRQ,
68 SCIx_BRI_IRQ,
69 SCIx_NR_IRQS,
70
71 SCIx_MUX_IRQ = SCIx_NR_IRQS, /* special case */
72};
73
74#define SCIx_IRQ_IS_MUXED(port) \
75 ((port)->irqs[SCIx_ERI_IRQ] == \
76 (port)->irqs[SCIx_RXI_IRQ]) || \
77 ((port)->irqs[SCIx_ERI_IRQ] && \
78 ((port)->irqs[SCIx_RXI_IRQ] < 0))
79
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +010080enum SCI_CLKS {
81 SCI_FCK, /* Functional Clock */
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +010082 SCI_SCK, /* Optional External Clock */
Geert Uytterhoeven1270f862015-11-18 11:25:53 +010083 SCI_BRG_INT, /* Optional BRG Internal Clock Source */
84 SCI_SCIF_CLK, /* Optional BRG External Clock Source */
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +010085 SCI_NUM_CLKS
86};
87
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +010088/* Bit x set means sampling rate x + 1 is supported */
89#define SCI_SR(x) BIT((x) - 1)
90#define SCI_SR_RANGE(x, y) GENMASK((y) - 1, (x) - 1)
91
Geert Uytterhoeven92a05742016-01-04 14:45:22 +010092#define SCI_SR_SCIFAB SCI_SR(5) | SCI_SR(7) | SCI_SR(11) | \
93 SCI_SR(13) | SCI_SR(16) | SCI_SR(17) | \
94 SCI_SR(19) | SCI_SR(27)
95
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +010096#define min_sr(_port) ffs((_port)->sampling_rate_mask)
97#define max_sr(_port) fls((_port)->sampling_rate_mask)
98
99/* Iterate over all supported sampling rates, from high to low */
100#define for_each_sr(_sr, _port) \
101 for ((_sr) = max_sr(_port); (_sr) >= min_sr(_port); (_sr)--) \
102 if ((_port)->sampling_rate_mask & SCI_SR((_sr)))
103
Laurent Pincharte095ee62017-01-11 16:43:34 +0200104struct plat_sci_reg {
105 u8 offset, size;
106};
107
108struct sci_port_params {
109 const struct plat_sci_reg regs[SCIx_NR_REGS];
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200110 unsigned int fifosize;
111 unsigned int overrun_reg;
112 unsigned int overrun_mask;
113 unsigned int sampling_rate_mask;
114 unsigned int error_mask;
115 unsigned int error_clear;
Laurent Pincharte095ee62017-01-11 16:43:34 +0200116};
117
Paul Mundte108b2c2006-09-27 16:32:13 +0900118struct sci_port {
119 struct uart_port port;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120
Paul Mundtce6738b2011-01-19 15:24:40 +0900121 /* Platform configuration */
Laurent Pincharte095ee62017-01-11 16:43:34 +0200122 const struct sci_port_params *params;
Laurent Pinchartdaf5a892017-01-11 16:43:35 +0200123 const struct plat_sci_port *cfg;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +0100124 unsigned int sampling_rate_mask;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +0900125 resource_size_t reg_size;
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +0200126 struct mctrl_gpios *gpios;
Paul Mundte108b2c2006-09-27 16:32:13 +0900127
Paul Mundte108b2c2006-09-27 16:32:13 +0900128 /* Break timer */
129 struct timer_list break_timer;
130 int break_flag;
dmitry pervushin1534a3b2007-04-24 13:41:12 +0900131
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100132 /* Clocks */
133 struct clk *clks[SCI_NUM_CLKS];
134 unsigned long clk_rates[SCI_NUM_CLKS];
Paul Mundtedad1f22009-11-25 16:23:35 +0900135
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +0100136 int irqs[SCIx_NR_IRQS];
Paul Mundt9174fc82011-06-28 15:25:36 +0900137 char *irqstr[SCIx_NR_IRQS];
138
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900139 struct dma_chan *chan_tx;
140 struct dma_chan *chan_rx;
Paul Mundtf43dc232011-01-13 15:06:28 +0900141
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900142#ifdef CONFIG_SERIAL_SH_SCI_DMA
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900143 dma_cookie_t cookie_tx;
144 dma_cookie_t cookie_rx[2];
145 dma_cookie_t active_rx;
Geert Uytterhoeven79904422015-08-21 20:02:42 +0200146 dma_addr_t tx_dma_addr;
147 unsigned int tx_dma_len;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900148 struct scatterlist sg_rx[2];
Yoshihiro Shimoda7b39d902015-08-21 20:02:54 +0200149 void *rx_buf[2];
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900150 size_t buf_len_rx;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900151 struct work_struct work_tx;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900152 struct timer_list rx_timer;
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +0000153 unsigned int rx_timeout;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900154#endif
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +0200155
156 bool autorts;
Paul Mundte108b2c2006-09-27 16:32:13 +0900157};
158
Paul Mundte108b2c2006-09-27 16:32:13 +0900159#define SCI_NPORTS CONFIG_SERIAL_SH_SCI_NR_UARTS
160
161static struct sci_port sci_ports[SCI_NPORTS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162static struct uart_driver sci_uart_driver;
163
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900164static inline struct sci_port *
165to_sci_port(struct uart_port *uart)
166{
167 return container_of(uart, struct sci_port, port);
168}
169
Laurent Pincharte095ee62017-01-11 16:43:34 +0200170static const struct sci_port_params sci_port_params[SCIx_NR_REGTYPES] = {
Paul Mundt61a69762011-06-14 12:40:19 +0900171 /*
172 * Common SCI definitions, dependent on the port's regshift
173 * value.
174 */
175 [SCIx_SCI_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200176 .regs = {
177 [SCSMR] = { 0x00, 8 },
178 [SCBRR] = { 0x01, 8 },
179 [SCSCR] = { 0x02, 8 },
180 [SCxTDR] = { 0x03, 8 },
181 [SCxSR] = { 0x04, 8 },
182 [SCxRDR] = { 0x05, 8 },
183 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200184 .fifosize = 1,
185 .overrun_reg = SCxSR,
186 .overrun_mask = SCI_ORER,
187 .sampling_rate_mask = SCI_SR(32),
188 .error_mask = SCI_DEFAULT_ERROR_MASK | SCI_ORER,
189 .error_clear = SCI_ERROR_CLEAR & ~SCI_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900190 },
191
192 /*
Laurent Pincharta752ba12017-01-11 16:43:32 +0200193 * Common definitions for legacy IrDA ports.
Paul Mundt61a69762011-06-14 12:40:19 +0900194 */
195 [SCIx_IRDA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200196 .regs = {
197 [SCSMR] = { 0x00, 8 },
198 [SCBRR] = { 0x02, 8 },
199 [SCSCR] = { 0x04, 8 },
200 [SCxTDR] = { 0x06, 8 },
201 [SCxSR] = { 0x08, 16 },
202 [SCxRDR] = { 0x0a, 8 },
203 [SCFCR] = { 0x0c, 8 },
204 [SCFDR] = { 0x0e, 16 },
205 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200206 .fifosize = 1,
207 .overrun_reg = SCxSR,
208 .overrun_mask = SCI_ORER,
209 .sampling_rate_mask = SCI_SR(32),
210 .error_mask = SCI_DEFAULT_ERROR_MASK | SCI_ORER,
211 .error_clear = SCI_ERROR_CLEAR & ~SCI_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900212 },
213
214 /*
215 * Common SCIFA definitions.
216 */
217 [SCIx_SCIFA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200218 .regs = {
219 [SCSMR] = { 0x00, 16 },
220 [SCBRR] = { 0x04, 8 },
221 [SCSCR] = { 0x08, 16 },
222 [SCxTDR] = { 0x20, 8 },
223 [SCxSR] = { 0x14, 16 },
224 [SCxRDR] = { 0x24, 8 },
225 [SCFCR] = { 0x18, 16 },
226 [SCFDR] = { 0x1c, 16 },
227 [SCPCR] = { 0x30, 16 },
228 [SCPDR] = { 0x34, 16 },
229 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200230 .fifosize = 64,
231 .overrun_reg = SCxSR,
232 .overrun_mask = SCIFA_ORER,
233 .sampling_rate_mask = SCI_SR_SCIFAB,
234 .error_mask = SCIF_DEFAULT_ERROR_MASK | SCIFA_ORER,
235 .error_clear = SCIF_ERROR_CLEAR & ~SCIFA_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900236 },
237
238 /*
239 * Common SCIFB definitions.
240 */
241 [SCIx_SCIFB_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200242 .regs = {
243 [SCSMR] = { 0x00, 16 },
244 [SCBRR] = { 0x04, 8 },
245 [SCSCR] = { 0x08, 16 },
246 [SCxTDR] = { 0x40, 8 },
247 [SCxSR] = { 0x14, 16 },
248 [SCxRDR] = { 0x60, 8 },
249 [SCFCR] = { 0x18, 16 },
250 [SCTFDR] = { 0x38, 16 },
251 [SCRFDR] = { 0x3c, 16 },
252 [SCPCR] = { 0x30, 16 },
253 [SCPDR] = { 0x34, 16 },
254 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200255 .fifosize = 256,
256 .overrun_reg = SCxSR,
257 .overrun_mask = SCIFA_ORER,
258 .sampling_rate_mask = SCI_SR_SCIFAB,
259 .error_mask = SCIF_DEFAULT_ERROR_MASK | SCIFA_ORER,
260 .error_clear = SCIF_ERROR_CLEAR & ~SCIFA_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900261 },
262
263 /*
Phil Edworthy3af1f8a2011-10-03 15:16:47 +0100264 * Common SH-2(A) SCIF definitions for ports with FIFO data
265 * count registers.
266 */
267 [SCIx_SH2_SCIF_FIFODATA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200268 .regs = {
269 [SCSMR] = { 0x00, 16 },
270 [SCBRR] = { 0x04, 8 },
271 [SCSCR] = { 0x08, 16 },
272 [SCxTDR] = { 0x0c, 8 },
273 [SCxSR] = { 0x10, 16 },
274 [SCxRDR] = { 0x14, 8 },
275 [SCFCR] = { 0x18, 16 },
276 [SCFDR] = { 0x1c, 16 },
277 [SCSPTR] = { 0x20, 16 },
278 [SCLSR] = { 0x24, 16 },
279 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200280 .fifosize = 16,
281 .overrun_reg = SCLSR,
282 .overrun_mask = SCLSR_ORER,
283 .sampling_rate_mask = SCI_SR(32),
284 .error_mask = SCIF_DEFAULT_ERROR_MASK,
285 .error_clear = SCIF_ERROR_CLEAR,
Phil Edworthy3af1f8a2011-10-03 15:16:47 +0100286 },
287
288 /*
Paul Mundt61a69762011-06-14 12:40:19 +0900289 * Common SH-3 SCIF definitions.
290 */
291 [SCIx_SH3_SCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200292 .regs = {
293 [SCSMR] = { 0x00, 8 },
294 [SCBRR] = { 0x02, 8 },
295 [SCSCR] = { 0x04, 8 },
296 [SCxTDR] = { 0x06, 8 },
297 [SCxSR] = { 0x08, 16 },
298 [SCxRDR] = { 0x0a, 8 },
299 [SCFCR] = { 0x0c, 8 },
300 [SCFDR] = { 0x0e, 16 },
301 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200302 .fifosize = 16,
303 .overrun_reg = SCLSR,
304 .overrun_mask = SCLSR_ORER,
305 .sampling_rate_mask = SCI_SR(32),
306 .error_mask = SCIF_DEFAULT_ERROR_MASK,
307 .error_clear = SCIF_ERROR_CLEAR,
Paul Mundt61a69762011-06-14 12:40:19 +0900308 },
309
310 /*
311 * Common SH-4(A) SCIF(B) definitions.
312 */
313 [SCIx_SH4_SCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200314 .regs = {
315 [SCSMR] = { 0x00, 16 },
316 [SCBRR] = { 0x04, 8 },
317 [SCSCR] = { 0x08, 16 },
318 [SCxTDR] = { 0x0c, 8 },
319 [SCxSR] = { 0x10, 16 },
320 [SCxRDR] = { 0x14, 8 },
321 [SCFCR] = { 0x18, 16 },
322 [SCFDR] = { 0x1c, 16 },
323 [SCSPTR] = { 0x20, 16 },
324 [SCLSR] = { 0x24, 16 },
325 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200326 .fifosize = 16,
327 .overrun_reg = SCLSR,
328 .overrun_mask = SCLSR_ORER,
329 .sampling_rate_mask = SCI_SR(32),
330 .error_mask = SCIF_DEFAULT_ERROR_MASK,
331 .error_clear = SCIF_ERROR_CLEAR,
Geert Uytterhoevenb8bbd6b2015-11-12 13:36:06 +0100332 },
333
334 /*
335 * Common SCIF definitions for ports with a Baud Rate Generator for
336 * External Clock (BRG).
337 */
338 [SCIx_SH4_SCIF_BRG_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200339 .regs = {
340 [SCSMR] = { 0x00, 16 },
341 [SCBRR] = { 0x04, 8 },
342 [SCSCR] = { 0x08, 16 },
343 [SCxTDR] = { 0x0c, 8 },
344 [SCxSR] = { 0x10, 16 },
345 [SCxRDR] = { 0x14, 8 },
346 [SCFCR] = { 0x18, 16 },
347 [SCFDR] = { 0x1c, 16 },
348 [SCSPTR] = { 0x20, 16 },
349 [SCLSR] = { 0x24, 16 },
350 [SCDL] = { 0x30, 16 },
351 [SCCKS] = { 0x34, 16 },
352 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200353 .fifosize = 16,
354 .overrun_reg = SCLSR,
355 .overrun_mask = SCLSR_ORER,
356 .sampling_rate_mask = SCI_SR(32),
357 .error_mask = SCIF_DEFAULT_ERROR_MASK,
358 .error_clear = SCIF_ERROR_CLEAR,
Ulrich Hechtf303b362013-05-31 17:57:01 +0200359 },
360
361 /*
362 * Common HSCIF definitions.
363 */
364 [SCIx_HSCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200365 .regs = {
366 [SCSMR] = { 0x00, 16 },
367 [SCBRR] = { 0x04, 8 },
368 [SCSCR] = { 0x08, 16 },
369 [SCxTDR] = { 0x0c, 8 },
370 [SCxSR] = { 0x10, 16 },
371 [SCxRDR] = { 0x14, 8 },
372 [SCFCR] = { 0x18, 16 },
373 [SCFDR] = { 0x1c, 16 },
374 [SCSPTR] = { 0x20, 16 },
375 [SCLSR] = { 0x24, 16 },
376 [HSSRR] = { 0x40, 16 },
377 [SCDL] = { 0x30, 16 },
378 [SCCKS] = { 0x34, 16 },
379 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200380 .fifosize = 128,
381 .overrun_reg = SCLSR,
382 .overrun_mask = SCLSR_ORER,
383 .sampling_rate_mask = SCI_SR_RANGE(8, 32),
384 .error_mask = SCIF_DEFAULT_ERROR_MASK,
385 .error_clear = SCIF_ERROR_CLEAR,
Paul Mundt61a69762011-06-14 12:40:19 +0900386 },
387
388 /*
389 * Common SH-4(A) SCIF(B) definitions for ports without an SCSPTR
390 * register.
391 */
392 [SCIx_SH4_SCIF_NO_SCSPTR_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200393 .regs = {
394 [SCSMR] = { 0x00, 16 },
395 [SCBRR] = { 0x04, 8 },
396 [SCSCR] = { 0x08, 16 },
397 [SCxTDR] = { 0x0c, 8 },
398 [SCxSR] = { 0x10, 16 },
399 [SCxRDR] = { 0x14, 8 },
400 [SCFCR] = { 0x18, 16 },
401 [SCFDR] = { 0x1c, 16 },
402 [SCLSR] = { 0x24, 16 },
403 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200404 .fifosize = 16,
405 .overrun_reg = SCLSR,
406 .overrun_mask = SCLSR_ORER,
407 .sampling_rate_mask = SCI_SR(32),
408 .error_mask = SCIF_DEFAULT_ERROR_MASK,
409 .error_clear = SCIF_ERROR_CLEAR,
Paul Mundt61a69762011-06-14 12:40:19 +0900410 },
411
412 /*
413 * Common SH-4(A) SCIF(B) definitions for ports with FIFO data
414 * count registers.
415 */
416 [SCIx_SH4_SCIF_FIFODATA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200417 .regs = {
418 [SCSMR] = { 0x00, 16 },
419 [SCBRR] = { 0x04, 8 },
420 [SCSCR] = { 0x08, 16 },
421 [SCxTDR] = { 0x0c, 8 },
422 [SCxSR] = { 0x10, 16 },
423 [SCxRDR] = { 0x14, 8 },
424 [SCFCR] = { 0x18, 16 },
425 [SCFDR] = { 0x1c, 16 },
426 [SCTFDR] = { 0x1c, 16 }, /* aliased to SCFDR */
427 [SCRFDR] = { 0x20, 16 },
428 [SCSPTR] = { 0x24, 16 },
429 [SCLSR] = { 0x28, 16 },
430 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200431 .fifosize = 16,
432 .overrun_reg = SCLSR,
433 .overrun_mask = SCLSR_ORER,
434 .sampling_rate_mask = SCI_SR(32),
435 .error_mask = SCIF_DEFAULT_ERROR_MASK,
436 .error_clear = SCIF_ERROR_CLEAR,
Paul Mundt61a69762011-06-14 12:40:19 +0900437 },
438
439 /*
440 * SH7705-style SCIF(B) ports, lacking both SCSPTR and SCLSR
441 * registers.
442 */
443 [SCIx_SH7705_SCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200444 .regs = {
445 [SCSMR] = { 0x00, 16 },
446 [SCBRR] = { 0x04, 8 },
447 [SCSCR] = { 0x08, 16 },
448 [SCxTDR] = { 0x20, 8 },
449 [SCxSR] = { 0x14, 16 },
450 [SCxRDR] = { 0x24, 8 },
451 [SCFCR] = { 0x18, 16 },
452 [SCFDR] = { 0x1c, 16 },
453 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200454 .fifosize = 16,
455 .overrun_reg = SCxSR,
456 .overrun_mask = SCIFA_ORER,
457 .sampling_rate_mask = SCI_SR(16),
458 .error_mask = SCIF_DEFAULT_ERROR_MASK | SCIFA_ORER,
459 .error_clear = SCIF_ERROR_CLEAR & ~SCIFA_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900460 },
461};
462
Laurent Pincharte095ee62017-01-11 16:43:34 +0200463#define sci_getreg(up, offset) (&to_sci_port(up)->params->regs[offset])
Paul Mundt72b294c2011-06-14 17:38:19 +0900464
Paul Mundt61a69762011-06-14 12:40:19 +0900465/*
466 * The "offset" here is rather misleading, in that it refers to an enum
467 * value relative to the port mapping rather than the fixed offset
468 * itself, which needs to be manually retrieved from the platform's
469 * register map for the given port.
470 */
471static unsigned int sci_serial_in(struct uart_port *p, int offset)
472{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200473 const struct plat_sci_reg *reg = sci_getreg(p, offset);
Paul Mundt61a69762011-06-14 12:40:19 +0900474
475 if (reg->size == 8)
476 return ioread8(p->membase + (reg->offset << p->regshift));
477 else if (reg->size == 16)
478 return ioread16(p->membase + (reg->offset << p->regshift));
479 else
480 WARN(1, "Invalid register access\n");
481
482 return 0;
483}
484
485static void sci_serial_out(struct uart_port *p, int offset, int value)
486{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200487 const struct plat_sci_reg *reg = sci_getreg(p, offset);
Paul Mundt61a69762011-06-14 12:40:19 +0900488
489 if (reg->size == 8)
490 iowrite8(value, p->membase + (reg->offset << p->regshift));
491 else if (reg->size == 16)
492 iowrite16(value, p->membase + (reg->offset << p->regshift));
493 else
494 WARN(1, "Invalid register access\n");
495}
496
Paul Mundt23241d42011-06-28 13:55:31 +0900497static void sci_port_enable(struct sci_port *sci_port)
498{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100499 unsigned int i;
500
Paul Mundt23241d42011-06-28 13:55:31 +0900501 if (!sci_port->port.dev)
502 return;
503
504 pm_runtime_get_sync(sci_port->port.dev);
505
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100506 for (i = 0; i < SCI_NUM_CLKS; i++) {
507 clk_prepare_enable(sci_port->clks[i]);
508 sci_port->clk_rates[i] = clk_get_rate(sci_port->clks[i]);
509 }
510 sci_port->port.uartclk = sci_port->clk_rates[SCI_FCK];
Paul Mundt23241d42011-06-28 13:55:31 +0900511}
512
513static void sci_port_disable(struct sci_port *sci_port)
514{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100515 unsigned int i;
516
Paul Mundt23241d42011-06-28 13:55:31 +0900517 if (!sci_port->port.dev)
518 return;
519
Laurent Pinchartcaec7032013-11-28 18:11:45 +0100520 /* Cancel the break timer to ensure that the timer handler will not try
521 * to access the hardware with clocks and power disabled. Reset the
522 * break flag to make the break debouncing state machine ready for the
523 * next break.
524 */
525 del_timer_sync(&sci_port->break_timer);
526 sci_port->break_flag = 0;
527
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100528 for (i = SCI_NUM_CLKS; i-- > 0; )
529 clk_disable_unprepare(sci_port->clks[i]);
Paul Mundt23241d42011-06-28 13:55:31 +0900530
531 pm_runtime_put_sync(sci_port->port.dev);
532}
533
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +0200534static inline unsigned long port_rx_irq_mask(struct uart_port *port)
535{
536 /*
537 * Not all ports (such as SCIFA) will support REIE. Rather than
538 * special-casing the port type, we check the port initialization
539 * IRQ enable mask to see whether the IRQ is desired at all. If
540 * it's unset, it's logically inferred that there's no point in
541 * testing for it.
542 */
543 return SCSCR_RIE | (to_sci_port(port)->cfg->scscr & SCSCR_REIE);
544}
545
546static void sci_start_tx(struct uart_port *port)
547{
548 struct sci_port *s = to_sci_port(port);
549 unsigned short ctrl;
550
551#ifdef CONFIG_SERIAL_SH_SCI_DMA
552 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
553 u16 new, scr = serial_port_in(port, SCSCR);
554 if (s->chan_tx)
555 new = scr | SCSCR_TDRQE;
556 else
557 new = scr & ~SCSCR_TDRQE;
558 if (new != scr)
559 serial_port_out(port, SCSCR, new);
560 }
561
562 if (s->chan_tx && !uart_circ_empty(&s->port.state->xmit) &&
563 dma_submit_error(s->cookie_tx)) {
564 s->cookie_tx = 0;
565 schedule_work(&s->work_tx);
566 }
567#endif
568
569 if (!s->chan_tx || port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
570 /* Set TIE (Transmit Interrupt Enable) bit in SCSCR */
571 ctrl = serial_port_in(port, SCSCR);
572 serial_port_out(port, SCSCR, ctrl | SCSCR_TIE);
573 }
574}
575
576static void sci_stop_tx(struct uart_port *port)
577{
578 unsigned short ctrl;
579
580 /* Clear TIE (Transmit Interrupt Enable) bit in SCSCR */
581 ctrl = serial_port_in(port, SCSCR);
582
583 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
584 ctrl &= ~SCSCR_TDRQE;
585
586 ctrl &= ~SCSCR_TIE;
587
588 serial_port_out(port, SCSCR, ctrl);
589}
590
591static void sci_start_rx(struct uart_port *port)
592{
593 unsigned short ctrl;
594
595 ctrl = serial_port_in(port, SCSCR) | port_rx_irq_mask(port);
596
597 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
598 ctrl &= ~SCSCR_RDRQE;
599
600 serial_port_out(port, SCSCR, ctrl);
601}
602
603static void sci_stop_rx(struct uart_port *port)
604{
605 unsigned short ctrl;
606
607 ctrl = serial_port_in(port, SCSCR);
608
609 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
610 ctrl &= ~SCSCR_RDRQE;
611
612 ctrl &= ~port_rx_irq_mask(port);
613
614 serial_port_out(port, SCSCR, ctrl);
615}
616
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200617static void sci_clear_SCxSR(struct uart_port *port, unsigned int mask)
618{
619 if (port->type == PORT_SCI) {
620 /* Just store the mask */
621 serial_port_out(port, SCxSR, mask);
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200622 } else if (to_sci_port(port)->params->overrun_mask == SCIFA_ORER) {
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200623 /* SCIFA/SCIFB and SCIF on SH7705/SH7720/SH7721 */
624 /* Only clear the status bits we want to clear */
625 serial_port_out(port, SCxSR,
626 serial_port_in(port, SCxSR) & mask);
627 } else {
628 /* Store the mask, clear parity/framing errors */
629 serial_port_out(port, SCxSR, mask & ~(SCIF_FERC | SCIF_PERC));
630 }
631}
632
Yoshinori Sato0b0cced2015-12-24 11:24:48 +0100633#if defined(CONFIG_CONSOLE_POLL) || defined(CONFIG_SERIAL_SH_SCI_CONSOLE) || \
634 defined(CONFIG_SERIAL_SH_SCI_EARLYCON)
Paul Mundt1f6fd5c2008-12-17 14:53:24 +0900635
636#ifdef CONFIG_CONSOLE_POLL
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900637static int sci_poll_get_char(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639 unsigned short status;
640 int c;
641
Paul Mundte108b2c2006-09-27 16:32:13 +0900642 do {
Paul Mundtb12bb292012-03-30 19:50:15 +0900643 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644 if (status & SCxSR_ERRORS(port)) {
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200645 sci_clear_SCxSR(port, SCxSR_ERROR_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646 continue;
647 }
Jason Wessel3f255eb2010-05-20 21:04:23 -0500648 break;
649 } while (1);
650
651 if (!(status & SCxSR_RDxF(port)))
652 return NO_POLL_CHAR;
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900653
Paul Mundtb12bb292012-03-30 19:50:15 +0900654 c = serial_port_in(port, SCxRDR);
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900655
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900656 /* Dummy read */
Paul Mundtb12bb292012-03-30 19:50:15 +0900657 serial_port_in(port, SCxSR);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200658 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659
660 return c;
661}
Paul Mundt1f6fd5c2008-12-17 14:53:24 +0900662#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900664static void sci_poll_put_char(struct uart_port *port, unsigned char c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666 unsigned short status;
667
Linus Torvalds1da177e2005-04-16 15:20:36 -0700668 do {
Paul Mundtb12bb292012-03-30 19:50:15 +0900669 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670 } while (!(status & SCxSR_TDxE(port)));
671
Paul Mundtb12bb292012-03-30 19:50:15 +0900672 serial_port_out(port, SCxTDR, c);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200673 sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port) & ~SCxSR_TEND(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674}
Yoshinori Sato0b0cced2015-12-24 11:24:48 +0100675#endif /* CONFIG_CONSOLE_POLL || CONFIG_SERIAL_SH_SCI_CONSOLE ||
676 CONFIG_SERIAL_SH_SCI_EARLYCON */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677
Paul Mundt61a69762011-06-14 12:40:19 +0900678static void sci_init_pins(struct uart_port *port, unsigned int cflag)
Paul Mundte108b2c2006-09-27 16:32:13 +0900679{
Paul Mundt61a69762011-06-14 12:40:19 +0900680 struct sci_port *s = to_sci_port(port);
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900681
Paul Mundt61a69762011-06-14 12:40:19 +0900682 /*
683 * Use port-specific handler if provided.
684 */
685 if (s->cfg->ops && s->cfg->ops->init_pins) {
686 s->cfg->ops->init_pins(port, cflag);
687 return;
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900688 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689
Geert Uytterhoevene9d7a452016-06-03 12:00:09 +0200690 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
691 u16 ctrl = serial_port_in(port, SCPCR);
692
693 /* Enable RXD and TXD pin functions */
694 ctrl &= ~(SCPCR_RXDC | SCPCR_TXDC);
695 if (to_sci_port(port)->cfg->capabilities & SCIx_HAVE_RTSCTS) {
696 /* RTS# is output, driven 1 */
697 ctrl |= SCPCR_RTSC;
698 serial_port_out(port, SCPDR,
699 serial_port_in(port, SCPDR) | SCPDR_RTSD);
700 /* Enable CTS# pin function */
701 ctrl &= ~SCPCR_CTSC;
702 }
703 serial_port_out(port, SCPCR, ctrl);
704 } else if (sci_getreg(port, SCSPTR)->size) {
Geert Uytterhoevend2b97752016-06-03 12:00:08 +0200705 u16 status = serial_port_in(port, SCSPTR);
Paul Mundtb7a76e42006-02-01 03:06:06 -0800706
Geert Uytterhoevend2b97752016-06-03 12:00:08 +0200707 /* RTS# is output, driven 1 */
708 status |= SCSPTR_RTSIO | SCSPTR_RTSDT;
709 /* CTS# and SCK are inputs */
710 status &= ~(SCSPTR_CTSIO | SCSPTR_SCKIO);
711 serial_port_out(port, SCSPTR, status);
Paul Mundtfaf02f82011-12-02 17:44:50 +0900712 }
Paul Mundtd5701642008-12-16 20:07:27 +0900713}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900715static int sci_txfill(struct uart_port *port)
Paul Mundte108b2c2006-09-27 16:32:13 +0900716{
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200717 struct sci_port *s = to_sci_port(port);
718 unsigned int fifo_mask = (s->params->fifosize << 1) - 1;
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200719 const struct plat_sci_reg *reg;
Paul Mundt72b294c2011-06-14 17:38:19 +0900720
721 reg = sci_getreg(port, SCTFDR);
722 if (reg->size)
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200723 return serial_port_in(port, SCTFDR) & fifo_mask;
Paul Mundt72b294c2011-06-14 17:38:19 +0900724
725 reg = sci_getreg(port, SCFDR);
726 if (reg->size)
Paul Mundtb12bb292012-03-30 19:50:15 +0900727 return serial_port_in(port, SCFDR) >> 8;
Paul Mundt72b294c2011-06-14 17:38:19 +0900728
Paul Mundtb12bb292012-03-30 19:50:15 +0900729 return !(serial_port_in(port, SCxSR) & SCI_TDRE);
Paul Mundte108b2c2006-09-27 16:32:13 +0900730}
731
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900732static int sci_txroom(struct uart_port *port)
733{
Paul Mundt72b294c2011-06-14 17:38:19 +0900734 return port->fifosize - sci_txfill(port);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900735}
736
737static int sci_rxfill(struct uart_port *port)
Paul Mundte108b2c2006-09-27 16:32:13 +0900738{
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200739 struct sci_port *s = to_sci_port(port);
740 unsigned int fifo_mask = (s->params->fifosize << 1) - 1;
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200741 const struct plat_sci_reg *reg;
Paul Mundt72b294c2011-06-14 17:38:19 +0900742
743 reg = sci_getreg(port, SCRFDR);
744 if (reg->size)
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200745 return serial_port_in(port, SCRFDR) & fifo_mask;
Paul Mundt72b294c2011-06-14 17:38:19 +0900746
747 reg = sci_getreg(port, SCFDR);
748 if (reg->size)
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200749 return serial_port_in(port, SCFDR) & fifo_mask;
Paul Mundt72b294c2011-06-14 17:38:19 +0900750
Paul Mundtb12bb292012-03-30 19:50:15 +0900751 return (serial_port_in(port, SCxSR) & SCxSR_RDxF(port)) != 0;
Paul Mundte108b2c2006-09-27 16:32:13 +0900752}
753
Paul Mundt514820e2011-06-08 18:51:32 +0900754/*
755 * SCI helper for checking the state of the muxed port/RXD pins.
756 */
757static inline int sci_rxd_in(struct uart_port *port)
758{
759 struct sci_port *s = to_sci_port(port);
760
761 if (s->cfg->port_reg <= 0)
762 return 1;
763
Paul Mundt0dd4d5c2012-10-15 14:08:48 +0900764 /* Cast for ARM damage */
Laurent Pincharte2afca62013-12-11 13:40:31 +0100765 return !!__raw_readb((void __iomem *)(uintptr_t)s->cfg->port_reg);
Paul Mundt514820e2011-06-08 18:51:32 +0900766}
767
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768/* ********************************************************************** *
769 * the interrupt related routines *
770 * ********************************************************************** */
771
772static void sci_transmit_chars(struct uart_port *port)
773{
Alan Coxebd2c8f2009-09-19 13:13:28 -0700774 struct circ_buf *xmit = &port->state->xmit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775 unsigned int stopped = uart_tx_stopped(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776 unsigned short status;
777 unsigned short ctrl;
Paul Mundte108b2c2006-09-27 16:32:13 +0900778 int count;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700779
Paul Mundtb12bb292012-03-30 19:50:15 +0900780 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781 if (!(status & SCxSR_TDxE(port))) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900782 ctrl = serial_port_in(port, SCSCR);
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900783 if (uart_circ_empty(xmit))
Paul Mundt8e698612009-06-24 19:44:32 +0900784 ctrl &= ~SCSCR_TIE;
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900785 else
Paul Mundt8e698612009-06-24 19:44:32 +0900786 ctrl |= SCSCR_TIE;
Paul Mundtb12bb292012-03-30 19:50:15 +0900787 serial_port_out(port, SCSCR, ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700788 return;
789 }
790
Paul Mundt72b294c2011-06-14 17:38:19 +0900791 count = sci_txroom(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700792
793 do {
794 unsigned char c;
795
796 if (port->x_char) {
797 c = port->x_char;
798 port->x_char = 0;
799 } else if (!uart_circ_empty(xmit) && !stopped) {
800 c = xmit->buf[xmit->tail];
801 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
802 } else {
803 break;
804 }
805
Paul Mundtb12bb292012-03-30 19:50:15 +0900806 serial_port_out(port, SCxTDR, c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807
808 port->icount.tx++;
809 } while (--count > 0);
810
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200811 sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700812
813 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
814 uart_write_wakeup(port);
815 if (uart_circ_empty(xmit)) {
Russell Kingb129a8c2005-08-31 10:12:14 +0100816 sci_stop_tx(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817 } else {
Paul Mundtb12bb292012-03-30 19:50:15 +0900818 ctrl = serial_port_in(port, SCSCR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819
Yoshihiro Shimoda1a22f082008-11-11 12:19:05 +0900820 if (port->type != PORT_SCI) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900821 serial_port_in(port, SCxSR); /* Dummy read */
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200822 sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700823 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824
Paul Mundt8e698612009-06-24 19:44:32 +0900825 ctrl |= SCSCR_TIE;
Paul Mundtb12bb292012-03-30 19:50:15 +0900826 serial_port_out(port, SCSCR, ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700827 }
828}
829
830/* On SH3, SCIF may read end-of-break as a space->mark char */
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900831#define STEPFN(c) ({int __c = (c); (((__c-1)|(__c)) == -1); })
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900833static void sci_receive_chars(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834{
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900835 struct sci_port *sci_port = to_sci_port(port);
Jiri Slaby227434f2013-01-03 15:53:01 +0100836 struct tty_port *tport = &port->state->port;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837 int i, count, copied = 0;
838 unsigned short status;
Alan Cox33f0f882006-01-09 20:54:13 -0800839 unsigned char flag;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840
Paul Mundtb12bb292012-03-30 19:50:15 +0900841 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700842 if (!(status & SCxSR_RDxF(port)))
843 return;
844
845 while (1) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846 /* Don't copy more bytes than there is room for in the buffer */
Jiri Slaby227434f2013-01-03 15:53:01 +0100847 count = tty_buffer_request_room(tport, sci_rxfill(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848
849 /* If for any reason we can't copy more data, we're done! */
850 if (count == 0)
851 break;
852
853 if (port->type == PORT_SCI) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900854 char c = serial_port_in(port, SCxRDR);
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900855 if (uart_handle_sysrq_char(port, c) ||
856 sci_port->break_flag)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857 count = 0;
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900858 else
Jiri Slaby92a19f92013-01-03 15:53:03 +0100859 tty_insert_flip_char(tport, c, TTY_NORMAL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700860 } else {
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900861 for (i = 0; i < count; i++) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900862 char c = serial_port_in(port, SCxRDR);
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900863
Paul Mundtb12bb292012-03-30 19:50:15 +0900864 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700865#if defined(CONFIG_CPU_SH3)
866 /* Skip "chars" during break */
Paul Mundte108b2c2006-09-27 16:32:13 +0900867 if (sci_port->break_flag) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868 if ((c == 0) &&
869 (status & SCxSR_FER(port))) {
870 count--; i--;
871 continue;
872 }
Paul Mundte108b2c2006-09-27 16:32:13 +0900873
Linus Torvalds1da177e2005-04-16 15:20:36 -0700874 /* Nonzero => end-of-break */
Paul Mundt762c69e2008-12-16 18:55:26 +0900875 dev_dbg(port->dev, "debounce<%02x>\n", c);
Paul Mundte108b2c2006-09-27 16:32:13 +0900876 sci_port->break_flag = 0;
877
Linus Torvalds1da177e2005-04-16 15:20:36 -0700878 if (STEPFN(c)) {
879 count--; i--;
880 continue;
881 }
882 }
883#endif /* CONFIG_CPU_SH3 */
David Howells7d12e782006-10-05 14:55:46 +0100884 if (uart_handle_sysrq_char(port, c)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700885 count--; i--;
886 continue;
887 }
888
889 /* Store data and status */
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900890 if (status & SCxSR_FER(port)) {
Alan Cox33f0f882006-01-09 20:54:13 -0800891 flag = TTY_FRAME;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900892 port->icount.frame++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900893 dev_notice(port->dev, "frame error\n");
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900894 } else if (status & SCxSR_PER(port)) {
Alan Cox33f0f882006-01-09 20:54:13 -0800895 flag = TTY_PARITY;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900896 port->icount.parity++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900897 dev_notice(port->dev, "parity error\n");
Alan Cox33f0f882006-01-09 20:54:13 -0800898 } else
899 flag = TTY_NORMAL;
Paul Mundt762c69e2008-12-16 18:55:26 +0900900
Jiri Slaby92a19f92013-01-03 15:53:03 +0100901 tty_insert_flip_char(tport, c, flag);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700902 }
903 }
904
Paul Mundtb12bb292012-03-30 19:50:15 +0900905 serial_port_in(port, SCxSR); /* dummy read */
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200906 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907
Linus Torvalds1da177e2005-04-16 15:20:36 -0700908 copied += count;
909 port->icount.rx += count;
910 }
911
912 if (copied) {
913 /* Tell the rest of the system the news. New characters! */
Jiri Slaby2e124b42013-01-03 15:53:06 +0100914 tty_flip_buffer_push(tport);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700915 } else {
Paul Mundtb12bb292012-03-30 19:50:15 +0900916 serial_port_in(port, SCxSR); /* dummy read */
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200917 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700918 }
919}
920
921#define SCI_BREAK_JIFFIES (HZ/20)
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900922
923/*
924 * The sci generates interrupts during the break,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700925 * 1 per millisecond or so during the break period, for 9600 baud.
926 * So dont bother disabling interrupts.
927 * But dont want more than 1 break event.
928 * Use a kernel timer to periodically poll the rx line until
929 * the break is finished.
930 */
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900931static inline void sci_schedule_break_timer(struct sci_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932{
Paul Mundtbc9b3f52011-01-20 23:30:19 +0900933 mod_timer(&port->break_timer, jiffies + SCI_BREAK_JIFFIES);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934}
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900935
Linus Torvalds1da177e2005-04-16 15:20:36 -0700936/* Ensure that two consecutive samples find the break over. */
937static void sci_break_timer(unsigned long data)
938{
Paul Mundte108b2c2006-09-27 16:32:13 +0900939 struct sci_port *port = (struct sci_port *)data;
940
941 if (sci_rxd_in(&port->port) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700942 port->break_flag = 1;
Paul Mundte108b2c2006-09-27 16:32:13 +0900943 sci_schedule_break_timer(port);
944 } else if (port->break_flag == 1) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945 /* break is over. */
946 port->break_flag = 2;
Paul Mundte108b2c2006-09-27 16:32:13 +0900947 sci_schedule_break_timer(port);
948 } else
949 port->break_flag = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700950}
951
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900952static int sci_handle_errors(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700953{
954 int copied = 0;
Paul Mundtb12bb292012-03-30 19:50:15 +0900955 unsigned short status = serial_port_in(port, SCxSR);
Jiri Slaby92a19f92013-01-03 15:53:03 +0100956 struct tty_port *tport = &port->state->port;
Paul Mundtdebf9502011-06-08 18:19:37 +0900957 struct sci_port *s = to_sci_port(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700958
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100959 /* Handle overruns */
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200960 if (status & s->params->overrun_mask) {
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100961 port->icount.overrun++;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900962
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100963 /* overrun error */
964 if (tty_insert_flip_char(tport, 0, TTY_OVERRUN))
965 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900966
Joe Perches9b971cd2014-03-11 10:10:46 -0700967 dev_notice(port->dev, "overrun error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700968 }
969
Paul Mundte108b2c2006-09-27 16:32:13 +0900970 if (status & SCxSR_FER(port)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700971 if (sci_rxd_in(port) == 0) {
972 /* Notify of BREAK */
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900973 struct sci_port *sci_port = to_sci_port(port);
Paul Mundte108b2c2006-09-27 16:32:13 +0900974
975 if (!sci_port->break_flag) {
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900976 port->icount.brk++;
977
Paul Mundte108b2c2006-09-27 16:32:13 +0900978 sci_port->break_flag = 1;
979 sci_schedule_break_timer(sci_port);
980
Linus Torvalds1da177e2005-04-16 15:20:36 -0700981 /* Do sysrq handling. */
Paul Mundte108b2c2006-09-27 16:32:13 +0900982 if (uart_handle_break(port))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700983 return 0;
Paul Mundt762c69e2008-12-16 18:55:26 +0900984
985 dev_dbg(port->dev, "BREAK detected\n");
986
Jiri Slaby92a19f92013-01-03 15:53:03 +0100987 if (tty_insert_flip_char(tport, 0, TTY_BREAK))
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900988 copied++;
989 }
990
Paul Mundte108b2c2006-09-27 16:32:13 +0900991 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992 /* frame error */
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900993 port->icount.frame++;
994
Jiri Slaby92a19f92013-01-03 15:53:03 +0100995 if (tty_insert_flip_char(tport, 0, TTY_FRAME))
Alan Cox33f0f882006-01-09 20:54:13 -0800996 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900997
998 dev_notice(port->dev, "frame error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700999 }
1000 }
1001
Paul Mundte108b2c2006-09-27 16:32:13 +09001002 if (status & SCxSR_PER(port)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001003 /* parity error */
Paul Mundtd97fbbe2011-11-24 19:15:06 +09001004 port->icount.parity++;
1005
Jiri Slaby92a19f92013-01-03 15:53:03 +01001006 if (tty_insert_flip_char(tport, 0, TTY_PARITY))
Paul Mundte108b2c2006-09-27 16:32:13 +09001007 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +09001008
Joe Perches9b971cd2014-03-11 10:10:46 -07001009 dev_notice(port->dev, "parity error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001010 }
1011
Alan Cox33f0f882006-01-09 20:54:13 -08001012 if (copied)
Jiri Slaby2e124b42013-01-03 15:53:06 +01001013 tty_flip_buffer_push(tport);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001014
1015 return copied;
1016}
1017
Paul Mundt94c8b6d2011-01-20 23:26:18 +09001018static int sci_handle_fifo_overrun(struct uart_port *port)
Paul Mundtd830fa42008-12-16 19:29:38 +09001019{
Jiri Slaby92a19f92013-01-03 15:53:03 +01001020 struct tty_port *tport = &port->state->port;
Paul Mundtdebf9502011-06-08 18:19:37 +09001021 struct sci_port *s = to_sci_port(port);
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02001022 const struct plat_sci_reg *reg;
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +02001023 int copied = 0;
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +02001024 u16 status;
Paul Mundtd830fa42008-12-16 19:29:38 +09001025
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02001026 reg = sci_getreg(port, s->params->overrun_reg);
Paul Mundt4b8c59a2011-06-14 17:53:34 +09001027 if (!reg->size)
Paul Mundtd830fa42008-12-16 19:29:38 +09001028 return 0;
1029
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02001030 status = serial_port_in(port, s->params->overrun_reg);
1031 if (status & s->params->overrun_mask) {
1032 status &= ~s->params->overrun_mask;
1033 serial_port_out(port, s->params->overrun_reg, status);
Paul Mundtd830fa42008-12-16 19:29:38 +09001034
Paul Mundtd97fbbe2011-11-24 19:15:06 +09001035 port->icount.overrun++;
1036
Jiri Slaby92a19f92013-01-03 15:53:03 +01001037 tty_insert_flip_char(tport, 0, TTY_OVERRUN);
Jiri Slaby2e124b42013-01-03 15:53:06 +01001038 tty_flip_buffer_push(tport);
Paul Mundtd830fa42008-12-16 19:29:38 +09001039
Yoshihiro Kaneko51b31f12015-01-26 20:53:29 +09001040 dev_dbg(port->dev, "overrun error\n");
Paul Mundtd830fa42008-12-16 19:29:38 +09001041 copied++;
1042 }
1043
1044 return copied;
1045}
1046
Paul Mundt94c8b6d2011-01-20 23:26:18 +09001047static int sci_handle_breaks(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001048{
1049 int copied = 0;
Paul Mundtb12bb292012-03-30 19:50:15 +09001050 unsigned short status = serial_port_in(port, SCxSR);
Jiri Slaby92a19f92013-01-03 15:53:03 +01001051 struct tty_port *tport = &port->state->port;
Magnus Damma5660ad2009-01-21 15:14:38 +00001052 struct sci_port *s = to_sci_port(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001053
Paul Mundt0b3d4ef2007-03-14 13:22:37 +09001054 if (uart_handle_break(port))
1055 return 0;
1056
Paul Mundtb7a76e42006-02-01 03:06:06 -08001057 if (!s->break_flag && status & SCxSR_BRK(port)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001058#if defined(CONFIG_CPU_SH3)
1059 /* Debounce break */
1060 s->break_flag = 1;
1061#endif
Paul Mundtd97fbbe2011-11-24 19:15:06 +09001062
1063 port->icount.brk++;
1064
Linus Torvalds1da177e2005-04-16 15:20:36 -07001065 /* Notify of BREAK */
Jiri Slaby92a19f92013-01-03 15:53:03 +01001066 if (tty_insert_flip_char(tport, 0, TTY_BREAK))
Alan Cox33f0f882006-01-09 20:54:13 -08001067 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +09001068
1069 dev_dbg(port->dev, "BREAK detected\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001070 }
1071
Alan Cox33f0f882006-01-09 20:54:13 -08001072 if (copied)
Jiri Slaby2e124b42013-01-03 15:53:06 +01001073 tty_flip_buffer_push(tport);
Paul Mundte108b2c2006-09-27 16:32:13 +09001074
Paul Mundtd830fa42008-12-16 19:29:38 +09001075 copied += sci_handle_fifo_overrun(port);
1076
Linus Torvalds1da177e2005-04-16 15:20:36 -07001077 return copied;
1078}
1079
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001080#ifdef CONFIG_SERIAL_SH_SCI_DMA
1081static void sci_dma_tx_complete(void *arg)
1082{
1083 struct sci_port *s = arg;
1084 struct uart_port *port = &s->port;
1085 struct circ_buf *xmit = &port->state->xmit;
1086 unsigned long flags;
1087
1088 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
1089
1090 spin_lock_irqsave(&port->lock, flags);
1091
1092 xmit->tail += s->tx_dma_len;
1093 xmit->tail &= UART_XMIT_SIZE - 1;
1094
1095 port->icount.tx += s->tx_dma_len;
1096
1097 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
1098 uart_write_wakeup(port);
1099
1100 if (!uart_circ_empty(xmit)) {
1101 s->cookie_tx = 0;
1102 schedule_work(&s->work_tx);
1103 } else {
1104 s->cookie_tx = -EINVAL;
1105 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1106 u16 ctrl = serial_port_in(port, SCSCR);
1107 serial_port_out(port, SCSCR, ctrl & ~SCSCR_TIE);
1108 }
1109 }
1110
1111 spin_unlock_irqrestore(&port->lock, flags);
1112}
1113
1114/* Locking: called with port lock held */
1115static int sci_dma_rx_push(struct sci_port *s, void *buf, size_t count)
1116{
1117 struct uart_port *port = &s->port;
1118 struct tty_port *tport = &port->state->port;
1119 int copied;
1120
1121 copied = tty_insert_flip_string(tport, buf, count);
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001122 if (copied < count)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001123 port->icount.buf_overrun++;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001124
1125 port->icount.rx += copied;
1126
1127 return copied;
1128}
1129
1130static int sci_dma_rx_find_active(struct sci_port *s)
1131{
1132 unsigned int i;
1133
1134 for (i = 0; i < ARRAY_SIZE(s->cookie_rx); i++)
1135 if (s->active_rx == s->cookie_rx[i])
1136 return i;
1137
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001138 return -1;
1139}
1140
1141static void sci_rx_dma_release(struct sci_port *s, bool enable_pio)
1142{
1143 struct dma_chan *chan = s->chan_rx;
1144 struct uart_port *port = &s->port;
1145 unsigned long flags;
1146
1147 spin_lock_irqsave(&port->lock, flags);
1148 s->chan_rx = NULL;
1149 s->cookie_rx[0] = s->cookie_rx[1] = -EINVAL;
1150 spin_unlock_irqrestore(&port->lock, flags);
1151 dmaengine_terminate_all(chan);
1152 dma_free_coherent(chan->device->dev, s->buf_len_rx * 2, s->rx_buf[0],
1153 sg_dma_address(&s->sg_rx[0]));
1154 dma_release_channel(chan);
1155 if (enable_pio)
1156 sci_start_rx(port);
1157}
1158
1159static void sci_dma_rx_complete(void *arg)
1160{
1161 struct sci_port *s = arg;
Muhammad Hamza Farooq1d3db602015-09-18 13:08:30 +02001162 struct dma_chan *chan = s->chan_rx;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001163 struct uart_port *port = &s->port;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001164 struct dma_async_tx_descriptor *desc;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001165 unsigned long flags;
1166 int active, count = 0;
1167
1168 dev_dbg(port->dev, "%s(%d) active cookie %d\n", __func__, port->line,
1169 s->active_rx);
1170
1171 spin_lock_irqsave(&port->lock, flags);
1172
1173 active = sci_dma_rx_find_active(s);
1174 if (active >= 0)
1175 count = sci_dma_rx_push(s, s->rx_buf[active], s->buf_len_rx);
1176
1177 mod_timer(&s->rx_timer, jiffies + s->rx_timeout);
1178
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001179 if (count)
1180 tty_flip_buffer_push(&port->state->port);
1181
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001182 desc = dmaengine_prep_slave_sg(s->chan_rx, &s->sg_rx[active], 1,
1183 DMA_DEV_TO_MEM,
1184 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1185 if (!desc)
1186 goto fail;
1187
1188 desc->callback = sci_dma_rx_complete;
1189 desc->callback_param = s;
1190 s->cookie_rx[active] = dmaengine_submit(desc);
1191 if (dma_submit_error(s->cookie_rx[active]))
1192 goto fail;
1193
1194 s->active_rx = s->cookie_rx[!active];
1195
Muhammad Hamza Farooq1d3db602015-09-18 13:08:30 +02001196 dma_async_issue_pending(chan);
1197
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001198 spin_unlock_irqrestore(&port->lock, flags);
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001199 dev_dbg(port->dev, "%s: cookie %d #%d, new active cookie %d\n",
1200 __func__, s->cookie_rx[active], active, s->active_rx);
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001201 return;
1202
1203fail:
1204 spin_unlock_irqrestore(&port->lock, flags);
1205 dev_warn(port->dev, "Failed submitting Rx DMA descriptor\n");
1206 sci_rx_dma_release(s, true);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001207}
1208
1209static void sci_tx_dma_release(struct sci_port *s, bool enable_pio)
1210{
1211 struct dma_chan *chan = s->chan_tx;
1212 struct uart_port *port = &s->port;
1213 unsigned long flags;
1214
1215 spin_lock_irqsave(&port->lock, flags);
1216 s->chan_tx = NULL;
1217 s->cookie_tx = -EINVAL;
1218 spin_unlock_irqrestore(&port->lock, flags);
1219 dmaengine_terminate_all(chan);
1220 dma_unmap_single(chan->device->dev, s->tx_dma_addr, UART_XMIT_SIZE,
1221 DMA_TO_DEVICE);
1222 dma_release_channel(chan);
1223 if (enable_pio)
1224 sci_start_tx(port);
1225}
1226
1227static void sci_submit_rx(struct sci_port *s)
1228{
1229 struct dma_chan *chan = s->chan_rx;
1230 int i;
1231
1232 for (i = 0; i < 2; i++) {
1233 struct scatterlist *sg = &s->sg_rx[i];
1234 struct dma_async_tx_descriptor *desc;
1235
1236 desc = dmaengine_prep_slave_sg(chan,
1237 sg, 1, DMA_DEV_TO_MEM,
1238 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1239 if (!desc)
1240 goto fail;
1241
1242 desc->callback = sci_dma_rx_complete;
1243 desc->callback_param = s;
1244 s->cookie_rx[i] = dmaengine_submit(desc);
1245 if (dma_submit_error(s->cookie_rx[i]))
1246 goto fail;
1247
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001248 }
1249
1250 s->active_rx = s->cookie_rx[0];
1251
1252 dma_async_issue_pending(chan);
1253 return;
1254
1255fail:
1256 if (i)
1257 dmaengine_terminate_all(chan);
1258 for (i = 0; i < 2; i++)
1259 s->cookie_rx[i] = -EINVAL;
1260 s->active_rx = -EINVAL;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001261 sci_rx_dma_release(s, true);
1262}
1263
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001264static void work_fn_tx(struct work_struct *work)
1265{
1266 struct sci_port *s = container_of(work, struct sci_port, work_tx);
1267 struct dma_async_tx_descriptor *desc;
1268 struct dma_chan *chan = s->chan_tx;
1269 struct uart_port *port = &s->port;
1270 struct circ_buf *xmit = &port->state->xmit;
1271 dma_addr_t buf;
1272
1273 /*
1274 * DMA is idle now.
1275 * Port xmit buffer is already mapped, and it is one page... Just adjust
1276 * offsets and lengths. Since it is a circular buffer, we have to
1277 * transmit till the end, and then the rest. Take the port lock to get a
1278 * consistent xmit buffer state.
1279 */
1280 spin_lock_irq(&port->lock);
1281 buf = s->tx_dma_addr + (xmit->tail & (UART_XMIT_SIZE - 1));
1282 s->tx_dma_len = min_t(unsigned int,
1283 CIRC_CNT(xmit->head, xmit->tail, UART_XMIT_SIZE),
1284 CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE));
1285 spin_unlock_irq(&port->lock);
1286
1287 desc = dmaengine_prep_slave_single(chan, buf, s->tx_dma_len,
1288 DMA_MEM_TO_DEV,
1289 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1290 if (!desc) {
1291 dev_warn(port->dev, "Failed preparing Tx DMA descriptor\n");
1292 /* switch to PIO */
1293 sci_tx_dma_release(s, true);
1294 return;
1295 }
1296
1297 dma_sync_single_for_device(chan->device->dev, buf, s->tx_dma_len,
1298 DMA_TO_DEVICE);
1299
1300 spin_lock_irq(&port->lock);
1301 desc->callback = sci_dma_tx_complete;
1302 desc->callback_param = s;
1303 spin_unlock_irq(&port->lock);
1304 s->cookie_tx = dmaengine_submit(desc);
1305 if (dma_submit_error(s->cookie_tx)) {
1306 dev_warn(port->dev, "Failed submitting Tx DMA descriptor\n");
1307 /* switch to PIO */
1308 sci_tx_dma_release(s, true);
1309 return;
1310 }
1311
1312 dev_dbg(port->dev, "%s: %p: %d...%d, cookie %d\n",
1313 __func__, xmit->buf, xmit->tail, xmit->head, s->cookie_tx);
1314
1315 dma_async_issue_pending(chan);
1316}
1317
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001318static void rx_timer_fn(unsigned long arg)
1319{
1320 struct sci_port *s = (struct sci_port *)arg;
Muhammad Hamza Farooqe7327c02015-09-18 13:08:32 +02001321 struct dma_chan *chan = s->chan_rx;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001322 struct uart_port *port = &s->port;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001323 struct dma_tx_state state;
1324 enum dma_status status;
1325 unsigned long flags;
1326 unsigned int read;
1327 int active, count;
1328 u16 scr;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001329
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001330 dev_dbg(port->dev, "DMA Rx timed out\n");
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001331
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001332 spin_lock_irqsave(&port->lock, flags);
1333
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001334 active = sci_dma_rx_find_active(s);
1335 if (active < 0) {
1336 spin_unlock_irqrestore(&port->lock, flags);
1337 return;
1338 }
1339
1340 status = dmaengine_tx_status(s->chan_rx, s->active_rx, &state);
Muhammad Hamza Farooq3b963042015-09-18 13:08:31 +02001341 if (status == DMA_COMPLETE) {
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001342 spin_unlock_irqrestore(&port->lock, flags);
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001343 dev_dbg(port->dev, "Cookie %d #%d has already completed\n",
1344 s->active_rx, active);
Muhammad Hamza Farooq3b963042015-09-18 13:08:31 +02001345
1346 /* Let packet complete handler take care of the packet */
1347 return;
1348 }
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001349
Muhammad Hamza Farooqe7327c02015-09-18 13:08:32 +02001350 dmaengine_pause(chan);
1351
1352 /*
1353 * sometimes DMA transfer doesn't stop even if it is stopped and
1354 * data keeps on coming until transaction is complete so check
1355 * for DMA_COMPLETE again
1356 * Let packet complete handler take care of the packet
1357 */
1358 status = dmaengine_tx_status(s->chan_rx, s->active_rx, &state);
1359 if (status == DMA_COMPLETE) {
1360 spin_unlock_irqrestore(&port->lock, flags);
1361 dev_dbg(port->dev, "Transaction complete after DMA engine was stopped");
1362 return;
1363 }
1364
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001365 /* Handle incomplete DMA receive */
1366 dmaengine_terminate_all(s->chan_rx);
1367 read = sg_dma_len(&s->sg_rx[active]) - state.residue;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001368
1369 if (read) {
1370 count = sci_dma_rx_push(s, s->rx_buf[active], read);
1371 if (count)
1372 tty_flip_buffer_push(&port->state->port);
1373 }
1374
Geert Uytterhoeven756981b2015-09-18 13:08:26 +02001375 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
1376 sci_submit_rx(s);
Muhammad Hamza Farooq371cfed2015-09-18 13:08:29 +02001377
1378 /* Direct new serial port interrupts back to CPU */
1379 scr = serial_port_in(port, SCSCR);
1380 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1381 scr &= ~SCSCR_RDRQE;
1382 enable_irq(s->irqs[SCIx_RXI_IRQ]);
1383 }
1384 serial_port_out(port, SCSCR, scr | SCSCR_RIE);
1385
1386 spin_unlock_irqrestore(&port->lock, flags);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001387}
1388
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001389static struct dma_chan *sci_request_dma_chan(struct uart_port *port,
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001390 enum dma_transfer_direction dir)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001391{
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001392 struct dma_chan *chan;
1393 struct dma_slave_config cfg;
1394 int ret;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001395
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001396 chan = dma_request_slave_channel(port->dev,
1397 dir == DMA_MEM_TO_DEV ? "tx" : "rx");
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001398 if (!chan) {
1399 dev_warn(port->dev,
1400 "dma_request_slave_channel_compat failed\n");
1401 return NULL;
1402 }
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001403
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001404 memset(&cfg, 0, sizeof(cfg));
1405 cfg.direction = dir;
1406 if (dir == DMA_MEM_TO_DEV) {
1407 cfg.dst_addr = port->mapbase +
1408 (sci_getreg(port, SCxTDR)->offset << port->regshift);
1409 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1410 } else {
1411 cfg.src_addr = port->mapbase +
1412 (sci_getreg(port, SCxRDR)->offset << port->regshift);
1413 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1414 }
1415
1416 ret = dmaengine_slave_config(chan, &cfg);
1417 if (ret) {
1418 dev_warn(port->dev, "dmaengine_slave_config failed %d\n", ret);
1419 dma_release_channel(chan);
1420 return NULL;
1421 }
1422
1423 return chan;
1424}
1425
1426static void sci_request_dma(struct uart_port *port)
1427{
1428 struct sci_port *s = to_sci_port(port);
1429 struct dma_chan *chan;
1430
1431 dev_dbg(port->dev, "%s: port %d\n", __func__, port->line);
1432
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001433 if (!port->dev->of_node)
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001434 return;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001435
1436 s->cookie_tx = -EINVAL;
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001437 chan = sci_request_dma_chan(port, DMA_MEM_TO_DEV);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001438 dev_dbg(port->dev, "%s: TX: got channel %p\n", __func__, chan);
1439 if (chan) {
1440 s->chan_tx = chan;
1441 /* UART circular tx buffer is an aligned page. */
1442 s->tx_dma_addr = dma_map_single(chan->device->dev,
1443 port->state->xmit.buf,
1444 UART_XMIT_SIZE,
1445 DMA_TO_DEVICE);
1446 if (dma_mapping_error(chan->device->dev, s->tx_dma_addr)) {
1447 dev_warn(port->dev, "Failed mapping Tx DMA descriptor\n");
1448 dma_release_channel(chan);
1449 s->chan_tx = NULL;
1450 } else {
1451 dev_dbg(port->dev, "%s: mapped %lu@%p to %pad\n",
1452 __func__, UART_XMIT_SIZE,
1453 port->state->xmit.buf, &s->tx_dma_addr);
1454 }
1455
1456 INIT_WORK(&s->work_tx, work_fn_tx);
1457 }
1458
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001459 chan = sci_request_dma_chan(port, DMA_DEV_TO_MEM);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001460 dev_dbg(port->dev, "%s: RX: got channel %p\n", __func__, chan);
1461 if (chan) {
1462 unsigned int i;
1463 dma_addr_t dma;
1464 void *buf;
1465
1466 s->chan_rx = chan;
1467
1468 s->buf_len_rx = 2 * max_t(size_t, 16, port->fifosize);
1469 buf = dma_alloc_coherent(chan->device->dev, s->buf_len_rx * 2,
1470 &dma, GFP_KERNEL);
1471 if (!buf) {
1472 dev_warn(port->dev,
1473 "Failed to allocate Rx dma buffer, using PIO\n");
1474 dma_release_channel(chan);
1475 s->chan_rx = NULL;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001476 return;
1477 }
1478
1479 for (i = 0; i < 2; i++) {
1480 struct scatterlist *sg = &s->sg_rx[i];
1481
1482 sg_init_table(sg, 1);
1483 s->rx_buf[i] = buf;
1484 sg_dma_address(sg) = dma;
Yoshihiro Shimodad09959e2015-12-04 15:21:19 +01001485 sg_dma_len(sg) = s->buf_len_rx;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001486
1487 buf += s->buf_len_rx;
1488 dma += s->buf_len_rx;
1489 }
1490
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001491 setup_timer(&s->rx_timer, rx_timer_fn, (unsigned long)s);
1492
Geert Uytterhoeven756981b2015-09-18 13:08:26 +02001493 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
1494 sci_submit_rx(s);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001495 }
1496}
1497
1498static void sci_free_dma(struct uart_port *port)
1499{
1500 struct sci_port *s = to_sci_port(port);
1501
1502 if (s->chan_tx)
1503 sci_tx_dma_release(s, false);
1504 if (s->chan_rx)
1505 sci_rx_dma_release(s, false);
1506}
1507#else
1508static inline void sci_request_dma(struct uart_port *port)
1509{
1510}
1511
1512static inline void sci_free_dma(struct uart_port *port)
1513{
1514}
1515#endif
1516
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001517static irqreturn_t sci_rx_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001518{
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001519#ifdef CONFIG_SERIAL_SH_SCI_DMA
1520 struct uart_port *port = ptr;
1521 struct sci_port *s = to_sci_port(port);
1522
1523 if (s->chan_rx) {
Paul Mundtb12bb292012-03-30 19:50:15 +09001524 u16 scr = serial_port_in(port, SCSCR);
1525 u16 ssr = serial_port_in(port, SCxSR);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001526
1527 /* Disable future Rx interrupts */
Guennadi Liakhovetskid1d4b102010-05-23 16:39:09 +00001528 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001529 disable_irq_nosync(irq);
Geert Uytterhoeven26de4f12014-03-11 11:11:19 +01001530 scr |= SCSCR_RDRQE;
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001531 } else {
Paul Mundtf43dc232011-01-13 15:06:28 +09001532 scr &= ~SCSCR_RIE;
Geert Uytterhoeven756981b2015-09-18 13:08:26 +02001533 sci_submit_rx(s);
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001534 }
Paul Mundtb12bb292012-03-30 19:50:15 +09001535 serial_port_out(port, SCSCR, scr);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001536 /* Clear current interrupt */
Geert Uytterhoeven54af5002015-08-21 20:02:28 +02001537 serial_port_out(port, SCxSR,
1538 ssr & ~(SCIF_DR | SCxSR_RDxF(port)));
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001539 dev_dbg(port->dev, "Rx IRQ %lu: setup t-out in %u jiffies\n",
1540 jiffies, s->rx_timeout);
1541 mod_timer(&s->rx_timer, jiffies + s->rx_timeout);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001542
1543 return IRQ_HANDLED;
1544 }
1545#endif
1546
Linus Torvalds1da177e2005-04-16 15:20:36 -07001547 /* I think sci_receive_chars has to be called irrespective
1548 * of whether the I_IXOFF is set, otherwise, how is the interrupt
1549 * to be disabled?
1550 */
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001551 sci_receive_chars(ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001552
1553 return IRQ_HANDLED;
1554}
1555
David Howells7d12e782006-10-05 14:55:46 +01001556static irqreturn_t sci_tx_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001557{
1558 struct uart_port *port = ptr;
Stuart Menefyfd78a762009-07-29 23:01:24 +09001559 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001560
Stuart Menefyfd78a762009-07-29 23:01:24 +09001561 spin_lock_irqsave(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001562 sci_transmit_chars(port);
Stuart Menefyfd78a762009-07-29 23:01:24 +09001563 spin_unlock_irqrestore(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001564
1565 return IRQ_HANDLED;
1566}
1567
David Howells7d12e782006-10-05 14:55:46 +01001568static irqreturn_t sci_er_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001569{
1570 struct uart_port *port = ptr;
Geert Uytterhoevene6403c12015-08-21 20:02:55 +02001571 struct sci_port *s = to_sci_port(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001572
1573 /* Handle errors */
1574 if (port->type == PORT_SCI) {
1575 if (sci_handle_errors(port)) {
1576 /* discard character in rx buffer */
Paul Mundtb12bb292012-03-30 19:50:15 +09001577 serial_port_in(port, SCxSR);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +02001578 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001579 }
1580 } else {
Paul Mundtd830fa42008-12-16 19:29:38 +09001581 sci_handle_fifo_overrun(port);
Geert Uytterhoevene6403c12015-08-21 20:02:55 +02001582 if (!s->chan_rx)
1583 sci_receive_chars(ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001584 }
1585
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +02001586 sci_clear_SCxSR(port, SCxSR_ERROR_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001587
1588 /* Kick the transmission */
Yoshihiro Shimoda8eadb562015-08-21 20:02:56 +02001589 if (!s->chan_tx)
1590 sci_tx_interrupt(irq, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001591
1592 return IRQ_HANDLED;
1593}
1594
David Howells7d12e782006-10-05 14:55:46 +01001595static irqreturn_t sci_br_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001596{
1597 struct uart_port *port = ptr;
1598
1599 /* Handle BREAKs */
1600 sci_handle_breaks(port);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +02001601 sci_clear_SCxSR(port, SCxSR_BREAK_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001602
1603 return IRQ_HANDLED;
1604}
1605
David Howells7d12e782006-10-05 14:55:46 +01001606static irqreturn_t sci_mpxed_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001607{
Nobuhiro Iwamatsucb772fe2015-03-17 01:19:19 +09001608 unsigned short ssr_status, scr_status, err_enabled, orer_status = 0;
Michael Trimarchia8884e32008-10-31 16:10:23 +09001609 struct uart_port *port = ptr;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001610 struct sci_port *s = to_sci_port(port);
Michael Trimarchia8884e32008-10-31 16:10:23 +09001611 irqreturn_t ret = IRQ_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001612
Paul Mundtb12bb292012-03-30 19:50:15 +09001613 ssr_status = serial_port_in(port, SCxSR);
1614 scr_status = serial_port_in(port, SCSCR);
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02001615 if (s->params->overrun_reg == SCxSR)
Nobuhiro Iwamatsucb772fe2015-03-17 01:19:19 +09001616 orer_status = ssr_status;
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02001617 else if (sci_getreg(port, s->params->overrun_reg)->size)
1618 orer_status = serial_port_in(port, s->params->overrun_reg);
Nobuhiro Iwamatsucb772fe2015-03-17 01:19:19 +09001619
Paul Mundtf43dc232011-01-13 15:06:28 +09001620 err_enabled = scr_status & port_rx_irq_mask(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001621
1622 /* Tx Interrupt */
Paul Mundtf43dc232011-01-13 15:06:28 +09001623 if ((ssr_status & SCxSR_TDxE(port)) && (scr_status & SCSCR_TIE) &&
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001624 !s->chan_tx)
Michael Trimarchia8884e32008-10-31 16:10:23 +09001625 ret = sci_tx_interrupt(irq, ptr);
Paul Mundtf43dc232011-01-13 15:06:28 +09001626
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001627 /*
1628 * Rx Interrupt: if we're using DMA, the DMA controller clears RDF /
1629 * DR flags
1630 */
1631 if (((ssr_status & SCxSR_RDxF(port)) || s->chan_rx) &&
Geert Uytterhoevene0a12a22015-08-21 20:02:35 +02001632 (scr_status & SCSCR_RIE))
Michael Trimarchia8884e32008-10-31 16:10:23 +09001633 ret = sci_rx_interrupt(irq, ptr);
Paul Mundtf43dc232011-01-13 15:06:28 +09001634
Linus Torvalds1da177e2005-04-16 15:20:36 -07001635 /* Error Interrupt */
SUGIOKA Toshinobudd4da3a2009-07-07 05:32:07 +00001636 if ((ssr_status & SCxSR_ERRORS(port)) && err_enabled)
Michael Trimarchia8884e32008-10-31 16:10:23 +09001637 ret = sci_er_interrupt(irq, ptr);
Paul Mundtf43dc232011-01-13 15:06:28 +09001638
Linus Torvalds1da177e2005-04-16 15:20:36 -07001639 /* Break Interrupt */
SUGIOKA Toshinobudd4da3a2009-07-07 05:32:07 +00001640 if ((ssr_status & SCxSR_BRK(port)) && err_enabled)
Michael Trimarchia8884e32008-10-31 16:10:23 +09001641 ret = sci_br_interrupt(irq, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001642
Hisashi Nakamura8b6ff842015-01-26 21:25:48 +09001643 /* Overrun Interrupt */
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02001644 if (orer_status & s->params->overrun_mask) {
Nobuhiro Iwamatsucb772fe2015-03-17 01:19:19 +09001645 sci_handle_fifo_overrun(port);
Yoshihiro Shimoda90803072015-08-21 20:02:36 +02001646 ret = IRQ_HANDLED;
1647 }
Hisashi Nakamura8b6ff842015-01-26 21:25:48 +09001648
Michael Trimarchia8884e32008-10-31 16:10:23 +09001649 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001650}
1651
Geert Uytterhoevend56a91e2015-08-21 20:02:32 +02001652static const struct sci_irq_desc {
Paul Mundt9174fc82011-06-28 15:25:36 +09001653 const char *desc;
1654 irq_handler_t handler;
1655} sci_irq_desc[] = {
1656 /*
1657 * Split out handlers, the default case.
1658 */
1659 [SCIx_ERI_IRQ] = {
1660 .desc = "rx err",
1661 .handler = sci_er_interrupt,
1662 },
1663
1664 [SCIx_RXI_IRQ] = {
1665 .desc = "rx full",
1666 .handler = sci_rx_interrupt,
1667 },
1668
1669 [SCIx_TXI_IRQ] = {
1670 .desc = "tx empty",
1671 .handler = sci_tx_interrupt,
1672 },
1673
1674 [SCIx_BRI_IRQ] = {
1675 .desc = "break",
1676 .handler = sci_br_interrupt,
1677 },
1678
1679 /*
1680 * Special muxed handler.
1681 */
1682 [SCIx_MUX_IRQ] = {
1683 .desc = "mux",
1684 .handler = sci_mpxed_interrupt,
1685 },
1686};
1687
Linus Torvalds1da177e2005-04-16 15:20:36 -07001688static int sci_request_irq(struct sci_port *port)
1689{
Paul Mundt9174fc82011-06-28 15:25:36 +09001690 struct uart_port *up = &port->port;
1691 int i, j, ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001692
Paul Mundt9174fc82011-06-28 15:25:36 +09001693 for (i = j = 0; i < SCIx_NR_IRQS; i++, j++) {
Geert Uytterhoevend56a91e2015-08-21 20:02:32 +02001694 const struct sci_irq_desc *desc;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001695 int irq;
Paul Mundte108b2c2006-09-27 16:32:13 +09001696
Paul Mundt9174fc82011-06-28 15:25:36 +09001697 if (SCIx_IRQ_IS_MUXED(port)) {
1698 i = SCIx_MUX_IRQ;
1699 irq = up->irq;
Paul Mundt0e8963d2012-05-18 18:21:06 +09001700 } else {
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001701 irq = port->irqs[i];
Paul Mundt9174fc82011-06-28 15:25:36 +09001702
Paul Mundt0e8963d2012-05-18 18:21:06 +09001703 /*
1704 * Certain port types won't support all of the
1705 * available interrupt sources.
1706 */
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001707 if (unlikely(irq < 0))
Paul Mundt0e8963d2012-05-18 18:21:06 +09001708 continue;
1709 }
1710
Paul Mundt9174fc82011-06-28 15:25:36 +09001711 desc = sci_irq_desc + i;
1712 port->irqstr[j] = kasprintf(GFP_KERNEL, "%s:%s",
1713 dev_name(up->dev), desc->desc);
Pan Bian623ac1d2016-12-03 18:40:25 +08001714 if (!port->irqstr[j]) {
1715 ret = -ENOMEM;
Paul Mundt9174fc82011-06-28 15:25:36 +09001716 goto out_nomem;
Pan Bian623ac1d2016-12-03 18:40:25 +08001717 }
Paul Mundt762c69e2008-12-16 18:55:26 +09001718
Paul Mundt9174fc82011-06-28 15:25:36 +09001719 ret = request_irq(irq, desc->handler, up->irqflags,
1720 port->irqstr[j], port);
1721 if (unlikely(ret)) {
1722 dev_err(up->dev, "Can't allocate %s IRQ\n", desc->desc);
1723 goto out_noirq;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001724 }
1725 }
1726
1727 return 0;
Paul Mundt9174fc82011-06-28 15:25:36 +09001728
1729out_noirq:
1730 while (--i >= 0)
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001731 free_irq(port->irqs[i], port);
Paul Mundt9174fc82011-06-28 15:25:36 +09001732
1733out_nomem:
1734 while (--j >= 0)
1735 kfree(port->irqstr[j]);
1736
1737 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001738}
1739
1740static void sci_free_irq(struct sci_port *port)
1741{
1742 int i;
1743
Paul Mundt9174fc82011-06-28 15:25:36 +09001744 /*
1745 * Intentionally in reverse order so we iterate over the muxed
1746 * IRQ first.
1747 */
1748 for (i = 0; i < SCIx_NR_IRQS; i++) {
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001749 int irq = port->irqs[i];
Paul Mundt0e8963d2012-05-18 18:21:06 +09001750
1751 /*
1752 * Certain port types won't support all of the available
1753 * interrupt sources.
1754 */
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001755 if (unlikely(irq < 0))
Paul Mundt0e8963d2012-05-18 18:21:06 +09001756 continue;
1757
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001758 free_irq(port->irqs[i], port);
Paul Mundt9174fc82011-06-28 15:25:36 +09001759 kfree(port->irqstr[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001760
Paul Mundt9174fc82011-06-28 15:25:36 +09001761 if (SCIx_IRQ_IS_MUXED(port)) {
1762 /* If there's only one IRQ, we're done. */
1763 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001764 }
1765 }
1766}
1767
1768static unsigned int sci_tx_empty(struct uart_port *port)
1769{
Paul Mundtb12bb292012-03-30 19:50:15 +09001770 unsigned short status = serial_port_in(port, SCxSR);
Paul Mundt72b294c2011-06-14 17:38:19 +09001771 unsigned short in_tx_fifo = sci_txfill(port);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001772
1773 return (status & SCxSR_TEND(port)) && !in_tx_fifo ? TIOCSER_TEMT : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001774}
1775
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001776static void sci_set_rts(struct uart_port *port, bool state)
1777{
1778 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1779 u16 data = serial_port_in(port, SCPDR);
1780
1781 /* Active low */
1782 if (state)
1783 data &= ~SCPDR_RTSD;
1784 else
1785 data |= SCPDR_RTSD;
1786 serial_port_out(port, SCPDR, data);
1787
1788 /* RTS# is output */
1789 serial_port_out(port, SCPCR,
1790 serial_port_in(port, SCPCR) | SCPCR_RTSC);
1791 } else if (sci_getreg(port, SCSPTR)->size) {
1792 u16 ctrl = serial_port_in(port, SCSPTR);
1793
1794 /* Active low */
1795 if (state)
1796 ctrl &= ~SCSPTR_RTSDT;
1797 else
1798 ctrl |= SCSPTR_RTSDT;
1799 serial_port_out(port, SCSPTR, ctrl);
1800 }
1801}
1802
1803static bool sci_get_cts(struct uart_port *port)
1804{
1805 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1806 /* Active low */
1807 return !(serial_port_in(port, SCPDR) & SCPDR_CTSD);
1808 } else if (sci_getreg(port, SCSPTR)->size) {
1809 /* Active low */
1810 return !(serial_port_in(port, SCSPTR) & SCSPTR_CTSDT);
1811 }
1812
1813 return true;
1814}
1815
Paul Mundtcdf7c422011-11-24 20:18:32 +09001816/*
1817 * Modem control is a bit of a mixed bag for SCI(F) ports. Generally
1818 * CTS/RTS is supported in hardware by at least one port and controlled
1819 * via SCSPTR (SCxPCR for SCIFA/B parts), or external pins (presently
1820 * handled via the ->init_pins() op, which is a bit of a one-way street,
1821 * lacking any ability to defer pin control -- this will later be
1822 * converted over to the GPIO framework).
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09001823 *
1824 * Other modes (such as loopback) are supported generically on certain
1825 * port types, but not others. For these it's sufficient to test for the
1826 * existence of the support register and simply ignore the port type.
Paul Mundtcdf7c422011-11-24 20:18:32 +09001827 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001828static void sci_set_mctrl(struct uart_port *port, unsigned int mctrl)
1829{
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001830 struct sci_port *s = to_sci_port(port);
1831
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09001832 if (mctrl & TIOCM_LOOP) {
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02001833 const struct plat_sci_reg *reg;
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09001834
1835 /*
1836 * Standard loopback mode for SCFCR ports.
1837 */
1838 reg = sci_getreg(port, SCFCR);
1839 if (reg->size)
Geert Uytterhoeven26de4f12014-03-11 11:11:19 +01001840 serial_port_out(port, SCFCR,
1841 serial_port_in(port, SCFCR) |
1842 SCFCR_LOOP);
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09001843 }
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001844
1845 mctrl_gpio_set(s->gpios, mctrl);
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001846
1847 if (!(s->cfg->capabilities & SCIx_HAVE_RTSCTS))
1848 return;
1849
1850 if (!(mctrl & TIOCM_RTS)) {
1851 /* Disable Auto RTS */
1852 serial_port_out(port, SCFCR,
1853 serial_port_in(port, SCFCR) & ~SCFCR_MCE);
1854
1855 /* Clear RTS */
1856 sci_set_rts(port, 0);
1857 } else if (s->autorts) {
1858 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1859 /* Enable RTS# pin function */
1860 serial_port_out(port, SCPCR,
1861 serial_port_in(port, SCPCR) & ~SCPCR_RTSC);
1862 }
1863
1864 /* Enable Auto RTS */
1865 serial_port_out(port, SCFCR,
1866 serial_port_in(port, SCFCR) | SCFCR_MCE);
1867 } else {
1868 /* Set RTS */
1869 sci_set_rts(port, 1);
1870 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001871}
1872
1873static unsigned int sci_get_mctrl(struct uart_port *port)
1874{
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001875 struct sci_port *s = to_sci_port(port);
1876 struct mctrl_gpios *gpios = s->gpios;
1877 unsigned int mctrl = 0;
1878
1879 mctrl_gpio_get(gpios, &mctrl);
1880
Paul Mundtcdf7c422011-11-24 20:18:32 +09001881 /*
1882 * CTS/RTS is handled in hardware when supported, while nothing
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001883 * else is wired up.
Paul Mundtcdf7c422011-11-24 20:18:32 +09001884 */
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001885 if (s->autorts) {
1886 if (sci_get_cts(port))
1887 mctrl |= TIOCM_CTS;
1888 } else if (IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(gpios, UART_GPIO_CTS))) {
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001889 mctrl |= TIOCM_CTS;
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001890 }
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001891 if (IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(gpios, UART_GPIO_DSR)))
1892 mctrl |= TIOCM_DSR;
1893 if (IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(gpios, UART_GPIO_DCD)))
1894 mctrl |= TIOCM_CAR;
1895
1896 return mctrl;
1897}
1898
1899static void sci_enable_ms(struct uart_port *port)
1900{
1901 mctrl_gpio_enable_ms(to_sci_port(port)->gpios);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001902}
1903
Linus Torvalds1da177e2005-04-16 15:20:36 -07001904static void sci_break_ctl(struct uart_port *port, int break_state)
1905{
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09001906 unsigned short scscr, scsptr;
1907
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09001908 /* check wheter the port has SCSPTR */
Geert Uytterhoevenabbf1212016-06-03 12:00:05 +02001909 if (!sci_getreg(port, SCSPTR)->size) {
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09001910 /*
1911 * Not supported by hardware. Most parts couple break and rx
1912 * interrupts together, with break detection always enabled.
1913 */
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09001914 return;
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09001915 }
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09001916
1917 scsptr = serial_port_in(port, SCSPTR);
1918 scscr = serial_port_in(port, SCSCR);
1919
1920 if (break_state == -1) {
1921 scsptr = (scsptr | SCSPTR_SPB2IO) & ~SCSPTR_SPB2DT;
1922 scscr &= ~SCSCR_TE;
1923 } else {
1924 scsptr = (scsptr | SCSPTR_SPB2DT) & ~SCSPTR_SPB2IO;
1925 scscr |= SCSCR_TE;
1926 }
1927
1928 serial_port_out(port, SCSPTR, scsptr);
1929 serial_port_out(port, SCSCR, scscr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001930}
1931
1932static int sci_startup(struct uart_port *port)
1933{
Magnus Damma5660ad2009-01-21 15:14:38 +00001934 struct sci_port *s = to_sci_port(port);
Paul Mundt073e84c2011-01-19 17:30:53 +09001935 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001936
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001937 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
1938
Paul Mundt073e84c2011-01-19 17:30:53 +09001939 ret = sci_request_irq(s);
1940 if (unlikely(ret < 0))
1941 return ret;
1942
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001943 sci_request_dma(port);
Paul Mundt073e84c2011-01-19 17:30:53 +09001944
Linus Torvalds1da177e2005-04-16 15:20:36 -07001945 return 0;
1946}
1947
1948static void sci_shutdown(struct uart_port *port)
1949{
Magnus Damma5660ad2009-01-21 15:14:38 +00001950 struct sci_port *s = to_sci_port(port);
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09001951 unsigned long flags;
Geert Uytterhoeven5fd2b6e2016-06-26 11:20:21 +02001952 u16 scr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001953
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001954 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
1955
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001956 s->autorts = false;
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001957 mctrl_gpio_disable_ms(to_sci_port(port)->gpios);
1958
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09001959 spin_lock_irqsave(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001960 sci_stop_rx(port);
Russell Kingb129a8c2005-08-31 10:12:14 +01001961 sci_stop_tx(port);
Geert Uytterhoeven5fd2b6e2016-06-26 11:20:21 +02001962 /* Stop RX and TX, disable related interrupts, keep clock source */
1963 scr = serial_port_in(port, SCSCR);
1964 serial_port_out(port, SCSCR, scr & (SCSCR_CKE1 | SCSCR_CKE0));
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09001965 spin_unlock_irqrestore(&port->lock, flags);
Paul Mundt073e84c2011-01-19 17:30:53 +09001966
Aleksandar Mitev9ab76552015-09-18 13:08:28 +02001967#ifdef CONFIG_SERIAL_SH_SCI_DMA
1968 if (s->chan_rx) {
1969 dev_dbg(port->dev, "%s(%d) deleting rx_timer\n", __func__,
1970 port->line);
1971 del_timer_sync(&s->rx_timer);
1972 }
1973#endif
1974
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001975 sci_free_dma(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001976 sci_free_irq(s);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001977}
1978
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01001979static int sci_sck_calc(struct sci_port *s, unsigned int bps,
1980 unsigned int *srr)
Paul Mundt26c92f32009-06-24 18:23:52 +09001981{
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01001982 unsigned long freq = s->clk_rates[SCI_SCK];
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01001983 int err, min_err = INT_MAX;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01001984 unsigned int sr;
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01001985
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01001986 if (s->port.type != PORT_HSCIF)
1987 freq *= 2;
Paul Mundte8183a62011-01-19 17:51:37 +09001988
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01001989 for_each_sr(sr, s) {
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01001990 err = DIV_ROUND_CLOSEST(freq, sr) - bps;
1991 if (abs(err) >= abs(min_err))
1992 continue;
1993
1994 min_err = err;
1995 *srr = sr - 1;
1996
1997 if (!err)
1998 break;
1999 }
2000
2001 dev_dbg(s->port.dev, "SCK: %u%+d bps using SR %u\n", bps, min_err,
2002 *srr + 1);
2003 return min_err;
Paul Mundt26c92f32009-06-24 18:23:52 +09002004}
2005
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002006static int sci_brg_calc(struct sci_port *s, unsigned int bps,
2007 unsigned long freq, unsigned int *dlr,
2008 unsigned int *srr)
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002009{
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002010 int err, min_err = INT_MAX;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002011 unsigned int sr, dl;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002012
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01002013 if (s->port.type != PORT_HSCIF)
2014 freq *= 2;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002015
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002016 for_each_sr(sr, s) {
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002017 dl = DIV_ROUND_CLOSEST(freq, sr * bps);
2018 dl = clamp(dl, 1U, 65535U);
2019
2020 err = DIV_ROUND_CLOSEST(freq, sr * dl) - bps;
2021 if (abs(err) >= abs(min_err))
2022 continue;
2023
2024 min_err = err;
2025 *dlr = dl;
2026 *srr = sr - 1;
2027
2028 if (!err)
2029 break;
2030 }
2031
2032 dev_dbg(s->port.dev, "BRG: %u%+d bps using DL %u SR %u\n", bps,
2033 min_err, *dlr, *srr + 1);
2034 return min_err;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002035}
2036
Geert Uytterhoevenb4a5c452015-11-16 17:22:16 +01002037/* calculate sample rate, BRR, and clock select */
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002038static int sci_scbrr_calc(struct sci_port *s, unsigned int bps,
2039 unsigned int *brr, unsigned int *srr,
2040 unsigned int *cks)
Ulrich Hechtf303b362013-05-31 17:57:01 +02002041{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002042 unsigned long freq = s->clk_rates[SCI_FCK];
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002043 unsigned int sr, br, prediv, scrate, c;
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002044 int err, min_err = INT_MAX;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002045
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01002046 if (s->port.type != PORT_HSCIF)
2047 freq *= 2;
Geert Uytterhoevenb4a5c452015-11-16 17:22:16 +01002048
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002049 /*
2050 * Find the combination of sample rate and clock select with the
2051 * smallest deviation from the desired baud rate.
2052 * Prefer high sample rates to maximise the receive margin.
2053 *
2054 * M: Receive margin (%)
2055 * N: Ratio of bit rate to clock (N = sampling rate)
2056 * D: Clock duty (D = 0 to 1.0)
2057 * L: Frame length (L = 9 to 12)
2058 * F: Absolute value of clock frequency deviation
2059 *
2060 * M = |(0.5 - 1 / 2 * N) - ((L - 0.5) * F) -
2061 * (|D - 0.5| / N * (1 + F))|
2062 * NOTE: Usually, treat D for 0.5, F is 0 by this calculation.
2063 */
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002064 for_each_sr(sr, s) {
Ulrich Hechtf303b362013-05-31 17:57:01 +02002065 for (c = 0; c <= 3; c++) {
2066 /* integerized formulas from HSCIF documentation */
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01002067 prediv = sr * (1 << (2 * c + 1));
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002068
2069 /*
2070 * We need to calculate:
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002071 *
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002072 * br = freq / (prediv * bps) clamped to [1..256]
Geert Uytterhoeven881a7482015-11-16 15:54:47 +01002073 * err = freq / (br * prediv) - bps
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002074 *
2075 * Watch out for overflow when calculating the desired
2076 * sampling clock rate!
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002077 */
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002078 if (bps > UINT_MAX / prediv)
2079 break;
2080
2081 scrate = prediv * bps;
2082 br = DIV_ROUND_CLOSEST(freq, scrate);
Geert Uytterhoeven95a27032015-11-13 16:56:08 +01002083 br = clamp(br, 1U, 256U);
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002084
Geert Uytterhoeven881a7482015-11-16 15:54:47 +01002085 err = DIV_ROUND_CLOSEST(freq, br * prediv) - bps;
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002086 if (abs(err) >= abs(min_err))
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002087 continue;
2088
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002089 min_err = err;
Geert Uytterhoeven95a27032015-11-13 16:56:08 +01002090 *brr = br - 1;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002091 *srr = sr - 1;
2092 *cks = c;
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002093
2094 if (!err)
2095 goto found;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002096 }
2097 }
2098
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002099found:
Geert Uytterhoeven881a7482015-11-16 15:54:47 +01002100 dev_dbg(s->port.dev, "BRR: %u%+d bps using N %u SR %u cks %u\n", bps,
2101 min_err, *brr, *srr + 1, *cks);
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002102 return min_err;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002103}
2104
Magnus Damm1ba76222011-08-03 03:47:36 +00002105static void sci_reset(struct uart_port *port)
2106{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02002107 const struct plat_sci_reg *reg;
Magnus Damm1ba76222011-08-03 03:47:36 +00002108 unsigned int status;
2109
2110 do {
Paul Mundtb12bb292012-03-30 19:50:15 +09002111 status = serial_port_in(port, SCxSR);
Magnus Damm1ba76222011-08-03 03:47:36 +00002112 } while (!(status & SCxSR_TEND(port)));
2113
Paul Mundtb12bb292012-03-30 19:50:15 +09002114 serial_port_out(port, SCSCR, 0x00); /* TE=0, RE=0, CKE1=0 */
Magnus Damm1ba76222011-08-03 03:47:36 +00002115
Paul Mundt0979e0e2011-11-24 18:35:49 +09002116 reg = sci_getreg(port, SCFCR);
2117 if (reg->size)
Paul Mundtb12bb292012-03-30 19:50:15 +09002118 serial_port_out(port, SCFCR, SCFCR_RFRST | SCFCR_TFRST);
Geert Uytterhoeven2768cf42016-06-24 16:59:15 +02002119
2120 sci_clear_SCxSR(port,
2121 SCxSR_RDxF_CLEAR(port) & SCxSR_ERROR_CLEAR(port) &
2122 SCxSR_BREAK_CLEAR(port));
Geert Uytterhoevenfc2af332016-06-24 16:59:16 +02002123 if (sci_getreg(port, SCLSR)->size) {
2124 status = serial_port_in(port, SCLSR);
2125 status &= ~(SCLSR_TO | SCLSR_ORER);
2126 serial_port_out(port, SCLSR, status);
2127 }
Magnus Damm1ba76222011-08-03 03:47:36 +00002128}
2129
Alan Cox606d0992006-12-08 02:38:45 -08002130static void sci_set_termios(struct uart_port *port, struct ktermios *termios,
2131 struct ktermios *old)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002132{
Geert Uytterhoeven95ee05c2016-01-04 14:45:18 +01002133 unsigned int baud, smr_val = SCSMR_ASYNC, scr_val = 0, i;
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002134 unsigned int brr = 255, cks = 0, srr = 15, dl = 0, sccks = 0;
2135 unsigned int brr1 = 255, cks1 = 0, srr1 = 15, dl1 = 0;
Paul Mundt00b9de92009-06-24 17:53:33 +09002136 struct sci_port *s = to_sci_port(port);
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02002137 const struct plat_sci_reg *reg;
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002138 int min_err = INT_MAX, err;
2139 unsigned long max_freq = 0;
2140 int best_clk = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002141
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002142 if ((termios->c_cflag & CSIZE) == CS7)
2143 smr_val |= SCSMR_CHR;
2144 if (termios->c_cflag & PARENB)
2145 smr_val |= SCSMR_PE;
2146 if (termios->c_cflag & PARODD)
2147 smr_val |= SCSMR_PE | SCSMR_ODD;
2148 if (termios->c_cflag & CSTOPB)
2149 smr_val |= SCSMR_STOP;
2150
Magnus Damm154280f2009-12-22 03:37:28 +00002151 /*
2152 * earlyprintk comes here early on with port->uartclk set to zero.
2153 * the clock framework is not up and running at this point so here
2154 * we assume that 115200 is the maximum baud rate. please note that
2155 * the baud rate is not programmed during earlyprintk - it is assumed
2156 * that the previous boot loader has enabled required clocks and
2157 * setup the baud rate generator hardware for us already.
2158 */
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002159 if (!port->uartclk) {
2160 baud = uart_get_baud_rate(port, termios, old, 0, 115200);
2161 goto done;
2162 }
Magnus Damm154280f2009-12-22 03:37:28 +00002163
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002164 for (i = 0; i < SCI_NUM_CLKS; i++)
2165 max_freq = max(max_freq, s->clk_rates[i]);
2166
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002167 baud = uart_get_baud_rate(port, termios, old, 0, max_freq / min_sr(s));
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002168 if (!baud)
2169 goto done;
2170
2171 /*
2172 * There can be multiple sources for the sampling clock. Find the one
2173 * that gives us the smallest deviation from the desired baud rate.
2174 */
2175
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002176 /* Optional Undivided External Clock */
2177 if (s->clk_rates[SCI_SCK] && port->type != PORT_SCIFA &&
2178 port->type != PORT_SCIFB) {
2179 err = sci_sck_calc(s, baud, &srr1);
2180 if (abs(err) < abs(min_err)) {
2181 best_clk = SCI_SCK;
2182 scr_val = SCSCR_CKE1;
2183 sccks = SCCKS_CKS;
2184 min_err = err;
2185 srr = srr1;
2186 if (!err)
2187 goto done;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002188 }
2189 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002190
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002191 /* Optional BRG Frequency Divided External Clock */
2192 if (s->clk_rates[SCI_SCIF_CLK] && sci_getreg(port, SCDL)->size) {
2193 err = sci_brg_calc(s, baud, s->clk_rates[SCI_SCIF_CLK], &dl1,
2194 &srr1);
2195 if (abs(err) < abs(min_err)) {
2196 best_clk = SCI_SCIF_CLK;
2197 scr_val = SCSCR_CKE1;
2198 sccks = 0;
2199 min_err = err;
2200 dl = dl1;
2201 srr = srr1;
2202 if (!err)
2203 goto done;
2204 }
2205 }
2206
2207 /* Optional BRG Frequency Divided Internal Clock */
2208 if (s->clk_rates[SCI_BRG_INT] && sci_getreg(port, SCDL)->size) {
2209 err = sci_brg_calc(s, baud, s->clk_rates[SCI_BRG_INT], &dl1,
2210 &srr1);
2211 if (abs(err) < abs(min_err)) {
2212 best_clk = SCI_BRG_INT;
2213 scr_val = SCSCR_CKE1;
2214 sccks = SCCKS_XIN;
2215 min_err = err;
2216 dl = dl1;
2217 srr = srr1;
2218 if (!min_err)
2219 goto done;
2220 }
2221 }
2222
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002223 /* Divided Functional Clock using standard Bit Rate Register */
2224 err = sci_scbrr_calc(s, baud, &brr1, &srr1, &cks1);
2225 if (abs(err) < abs(min_err)) {
2226 best_clk = SCI_FCK;
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002227 scr_val = 0;
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002228 min_err = err;
2229 brr = brr1;
2230 srr = srr1;
2231 cks = cks1;
2232 }
2233
2234done:
2235 if (best_clk >= 0)
2236 dev_dbg(port->dev, "Using clk %pC for %u%+d bps\n",
2237 s->clks[best_clk], baud, min_err);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002238
Paul Mundt23241d42011-06-28 13:55:31 +09002239 sci_port_enable(s);
Alexandre Courbot36003382011-03-03 08:04:42 +00002240
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002241 /*
2242 * Program the optional External Baud Rate Generator (BRG) first.
2243 * It controls the mux to select (H)SCK or frequency divided clock.
2244 */
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002245 if (best_clk >= 0 && sci_getreg(port, SCCKS)->size) {
2246 serial_port_out(port, SCDL, dl);
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002247 serial_port_out(port, SCCKS, sccks);
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002248 }
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002249
Magnus Damm1ba76222011-08-03 03:47:36 +00002250 sci_reset(port);
Paul Mundte108b2c2006-09-27 16:32:13 +09002251
Paul Mundte108b2c2006-09-27 16:32:13 +09002252 uart_update_timeout(port, termios->c_cflag, baud);
2253
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002254 if (best_clk >= 0) {
Geert Uytterhoeven92a05742016-01-04 14:45:22 +01002255 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
2256 switch (srr + 1) {
2257 case 5: smr_val |= SCSMR_SRC_5; break;
2258 case 7: smr_val |= SCSMR_SRC_7; break;
2259 case 11: smr_val |= SCSMR_SRC_11; break;
2260 case 13: smr_val |= SCSMR_SRC_13; break;
2261 case 16: smr_val |= SCSMR_SRC_16; break;
2262 case 17: smr_val |= SCSMR_SRC_17; break;
2263 case 19: smr_val |= SCSMR_SRC_19; break;
2264 case 27: smr_val |= SCSMR_SRC_27; break;
2265 }
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002266 smr_val |= cks;
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002267 dev_dbg(port->dev,
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002268 "SCR 0x%x SMR 0x%x BRR %u CKS 0x%x DL %u SRR %u\n",
2269 scr_val, smr_val, brr, sccks, dl, srr);
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002270 serial_port_out(port, SCSCR, scr_val);
Takashi Yoshii9d482cc2012-11-16 10:52:49 +09002271 serial_port_out(port, SCSMR, smr_val);
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002272 serial_port_out(port, SCBRR, brr);
2273 if (sci_getreg(port, HSSRR)->size)
2274 serial_port_out(port, HSSRR, srr | HSCIF_SRE);
2275
2276 /* Wait one bit interval */
2277 udelay((1000000 + (baud - 1)) / baud);
2278 } else {
2279 /* Don't touch the bit rate configuration */
2280 scr_val = s->cfg->scscr & (SCSCR_CKE1 | SCSCR_CKE0);
Geert Uytterhoeven3a964ab2016-01-04 14:45:19 +01002281 smr_val |= serial_port_in(port, SCSMR) &
2282 (SCSMR_CKEDG | SCSMR_SRC_MASK | SCSMR_CKS);
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002283 dev_dbg(port->dev, "SCR 0x%x SMR 0x%x\n", scr_val, smr_val);
2284 serial_port_out(port, SCSCR, scr_val);
2285 serial_port_out(port, SCSMR, smr_val);
2286 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002287
Paul Mundtd5701642008-12-16 20:07:27 +09002288 sci_init_pins(port, termios->c_cflag);
Paul Mundt0979e0e2011-11-24 18:35:49 +09002289
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002290 port->status &= ~UPSTAT_AUTOCTS;
2291 s->autorts = false;
Paul Mundt73c3d532011-12-02 19:02:06 +09002292 reg = sci_getreg(port, SCFCR);
2293 if (reg->size) {
Paul Mundtb12bb292012-03-30 19:50:15 +09002294 unsigned short ctrl = serial_port_in(port, SCFCR);
Paul Mundt0979e0e2011-11-24 18:35:49 +09002295
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002296 if ((port->flags & UPF_HARD_FLOW) &&
2297 (termios->c_cflag & CRTSCTS)) {
2298 /* There is no CTS interrupt to restart the hardware */
2299 port->status |= UPSTAT_AUTOCTS;
2300 /* MCE is enabled when RTS is raised */
2301 s->autorts = true;
Paul Mundtfaf02f82011-12-02 17:44:50 +09002302 }
Paul Mundt73c3d532011-12-02 19:02:06 +09002303
2304 /*
2305 * As we've done a sci_reset() above, ensure we don't
2306 * interfere with the FIFOs while toggling MCE. As the
2307 * reset values could still be set, simply mask them out.
2308 */
2309 ctrl &= ~(SCFCR_RFRST | SCFCR_TFRST);
2310
Paul Mundtb12bb292012-03-30 19:50:15 +09002311 serial_port_out(port, SCFCR, ctrl);
Paul Mundt0979e0e2011-11-24 18:35:49 +09002312 }
Paul Mundtb7a76e42006-02-01 03:06:06 -08002313
Laurent Pinchart9f8325b2017-01-11 16:43:23 +02002314 scr_val |= SCSCR_RE | SCSCR_TE |
2315 (s->cfg->scscr & ~(SCSCR_CKE1 | SCSCR_CKE0));
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002316 dev_dbg(port->dev, "SCSCR 0x%x\n", scr_val);
2317 serial_port_out(port, SCSCR, scr_val);
Geert Uytterhoeven92a05742016-01-04 14:45:22 +01002318 if ((srr + 1 == 5) &&
2319 (port->type == PORT_SCIFA || port->type == PORT_SCIFB)) {
2320 /*
2321 * In asynchronous mode, when the sampling rate is 1/5, first
2322 * received data may become invalid on some SCIFA and SCIFB.
2323 * To avoid this problem wait more than 1 serial data time (1
2324 * bit time x serial data number) after setting SCSCR.RE = 1.
2325 */
2326 udelay(DIV_ROUND_UP(10 * 1000000, baud));
2327 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002328
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002329#ifdef CONFIG_SERIAL_SH_SCI_DMA
2330 /*
Nobuhiro Iwamatsu5f6d8512015-03-17 01:19:54 +09002331 * Calculate delay for 2 DMA buffers (4 FIFO).
Geert Uytterhoevenf5835c12015-08-21 20:02:38 +02002332 * See serial_core.c::uart_update_timeout().
2333 * With 10 bits (CS8), 250Hz, 115200 baud and 64 bytes FIFO, the above
2334 * function calculates 1 jiffie for the data plus 5 jiffies for the
2335 * "slop(e)." Then below we calculate 5 jiffies (20ms) for 2 DMA
2336 * buffers (4 FIFO sizes), but when performing a faster transfer, the
2337 * value obtained by this formula is too small. Therefore, if the value
2338 * is smaller than 20ms, use 20ms as the timeout value for DMA.
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002339 */
2340 if (s->chan_rx) {
Nobuhiro Iwamatsu5f6d8512015-03-17 01:19:54 +09002341 unsigned int bits;
2342
2343 /* byte size and parity */
2344 switch (termios->c_cflag & CSIZE) {
2345 case CS5:
2346 bits = 7;
2347 break;
2348 case CS6:
2349 bits = 8;
2350 break;
2351 case CS7:
2352 bits = 9;
2353 break;
2354 default:
2355 bits = 10;
2356 break;
2357 }
2358
2359 if (termios->c_cflag & CSTOPB)
2360 bits++;
2361 if (termios->c_cflag & PARENB)
2362 bits++;
2363 s->rx_timeout = DIV_ROUND_UP((s->buf_len_rx * 2 * bits * HZ) /
2364 (baud / 10), 10);
Joe Perches9b971cd2014-03-11 10:10:46 -07002365 dev_dbg(port->dev, "DMA Rx t-out %ums, tty t-out %u jiffies\n",
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002366 s->rx_timeout * 1000 / HZ, port->timeout);
2367 if (s->rx_timeout < msecs_to_jiffies(20))
2368 s->rx_timeout = msecs_to_jiffies(20);
2369 }
2370#endif
2371
Linus Torvalds1da177e2005-04-16 15:20:36 -07002372 if ((termios->c_cflag & CREAD) != 0)
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002373 sci_start_rx(port);
Alexandre Courbot36003382011-03-03 08:04:42 +00002374
Paul Mundt23241d42011-06-28 13:55:31 +09002375 sci_port_disable(s);
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002376
2377 if (UART_ENABLE_MS(port, termios->c_cflag))
2378 sci_enable_ms(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002379}
2380
Teppei Kamijou0174e5c2012-11-16 10:51:55 +09002381static void sci_pm(struct uart_port *port, unsigned int state,
2382 unsigned int oldstate)
2383{
2384 struct sci_port *sci_port = to_sci_port(port);
2385
2386 switch (state) {
Geert Uytterhoevend3dfe5d2014-03-11 11:11:20 +01002387 case UART_PM_STATE_OFF:
Teppei Kamijou0174e5c2012-11-16 10:51:55 +09002388 sci_port_disable(sci_port);
2389 break;
2390 default:
2391 sci_port_enable(sci_port);
2392 break;
2393 }
2394}
2395
Linus Torvalds1da177e2005-04-16 15:20:36 -07002396static const char *sci_type(struct uart_port *port)
2397{
2398 switch (port->type) {
Michael Trimarchie7c98dc2008-11-13 18:18:35 +09002399 case PORT_IRDA:
2400 return "irda";
2401 case PORT_SCI:
2402 return "sci";
2403 case PORT_SCIF:
2404 return "scif";
2405 case PORT_SCIFA:
2406 return "scifa";
Guennadi Liakhovetskid1d4b102010-05-23 16:39:09 +00002407 case PORT_SCIFB:
2408 return "scifb";
Ulrich Hechtf303b362013-05-31 17:57:01 +02002409 case PORT_HSCIF:
2410 return "hscif";
Linus Torvalds1da177e2005-04-16 15:20:36 -07002411 }
2412
Paul Mundtfa439722008-09-04 18:53:58 +09002413 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002414}
2415
Paul Mundtf6e94952011-01-21 15:25:36 +09002416static int sci_remap_port(struct uart_port *port)
2417{
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002418 struct sci_port *sport = to_sci_port(port);
Paul Mundtf6e94952011-01-21 15:25:36 +09002419
2420 /*
2421 * Nothing to do if there's already an established membase.
2422 */
2423 if (port->membase)
2424 return 0;
2425
Laurent Pinchart3d73f322017-01-11 16:43:24 +02002426 if (port->dev->of_node || (port->flags & UPF_IOREMAP)) {
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002427 port->membase = ioremap_nocache(port->mapbase, sport->reg_size);
Paul Mundtf6e94952011-01-21 15:25:36 +09002428 if (unlikely(!port->membase)) {
2429 dev_err(port->dev, "can't remap port#%d\n", port->line);
2430 return -ENXIO;
2431 }
2432 } else {
2433 /*
2434 * For the simple (and majority of) cases where we don't
2435 * need to do any remapping, just cast the cookie
2436 * directly.
2437 */
Jingoo Han3af4e962014-02-05 09:56:37 +09002438 port->membase = (void __iomem *)(uintptr_t)port->mapbase;
Paul Mundtf6e94952011-01-21 15:25:36 +09002439 }
2440
2441 return 0;
2442}
2443
Linus Torvalds1da177e2005-04-16 15:20:36 -07002444static void sci_release_port(struct uart_port *port)
2445{
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002446 struct sci_port *sport = to_sci_port(port);
2447
Laurent Pinchart3d73f322017-01-11 16:43:24 +02002448 if (port->dev->of_node || (port->flags & UPF_IOREMAP)) {
Paul Mundte2651642011-01-20 21:24:03 +09002449 iounmap(port->membase);
2450 port->membase = NULL;
2451 }
2452
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002453 release_mem_region(port->mapbase, sport->reg_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002454}
2455
2456static int sci_request_port(struct uart_port *port)
2457{
Paul Mundte2651642011-01-20 21:24:03 +09002458 struct resource *res;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002459 struct sci_port *sport = to_sci_port(port);
Paul Mundtf6e94952011-01-21 15:25:36 +09002460 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002461
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002462 res = request_mem_region(port->mapbase, sport->reg_size,
2463 dev_name(port->dev));
2464 if (unlikely(res == NULL)) {
2465 dev_err(port->dev, "request_mem_region failed.");
Paul Mundte2651642011-01-20 21:24:03 +09002466 return -EBUSY;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002467 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002468
Paul Mundtf6e94952011-01-21 15:25:36 +09002469 ret = sci_remap_port(port);
2470 if (unlikely(ret != 0)) {
2471 release_resource(res);
2472 return ret;
Paul Mundt7ff731a2008-10-01 15:46:58 +09002473 }
Paul Mundte2651642011-01-20 21:24:03 +09002474
2475 return 0;
2476}
2477
2478static void sci_config_port(struct uart_port *port, int flags)
2479{
2480 if (flags & UART_CONFIG_TYPE) {
2481 struct sci_port *sport = to_sci_port(port);
2482
2483 port->type = sport->cfg->type;
2484 sci_request_port(port);
2485 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002486}
2487
2488static int sci_verify_port(struct uart_port *port, struct serial_struct *ser)
2489{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002490 if (ser->baud_base < 2400)
2491 /* No paper tape reader for Mitch.. */
2492 return -EINVAL;
2493
2494 return 0;
2495}
2496
Julia Lawall069a47e2016-09-01 19:51:35 +02002497static const struct uart_ops sci_uart_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002498 .tx_empty = sci_tx_empty,
2499 .set_mctrl = sci_set_mctrl,
2500 .get_mctrl = sci_get_mctrl,
2501 .start_tx = sci_start_tx,
2502 .stop_tx = sci_stop_tx,
2503 .stop_rx = sci_stop_rx,
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002504 .enable_ms = sci_enable_ms,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002505 .break_ctl = sci_break_ctl,
2506 .startup = sci_startup,
2507 .shutdown = sci_shutdown,
2508 .set_termios = sci_set_termios,
Teppei Kamijou0174e5c2012-11-16 10:51:55 +09002509 .pm = sci_pm,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002510 .type = sci_type,
2511 .release_port = sci_release_port,
2512 .request_port = sci_request_port,
2513 .config_port = sci_config_port,
2514 .verify_port = sci_verify_port,
Paul Mundt07d2a1a2008-12-11 19:06:43 +09002515#ifdef CONFIG_CONSOLE_POLL
2516 .poll_get_char = sci_poll_get_char,
2517 .poll_put_char = sci_poll_put_char,
2518#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002519};
2520
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002521static int sci_init_clocks(struct sci_port *sci_port, struct device *dev)
2522{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002523 const char *clk_names[] = {
2524 [SCI_FCK] = "fck",
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002525 [SCI_SCK] = "sck",
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002526 [SCI_BRG_INT] = "brg_int",
2527 [SCI_SCIF_CLK] = "scif_clk",
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002528 };
2529 struct clk *clk;
2530 unsigned int i;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002531
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002532 if (sci_port->cfg->type == PORT_HSCIF)
2533 clk_names[SCI_SCK] = "hsck";
2534
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002535 for (i = 0; i < SCI_NUM_CLKS; i++) {
2536 clk = devm_clk_get(dev, clk_names[i]);
2537 if (PTR_ERR(clk) == -EPROBE_DEFER)
2538 return -EPROBE_DEFER;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002539
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002540 if (IS_ERR(clk) && i == SCI_FCK) {
2541 /*
2542 * "fck" used to be called "sci_ick", and we need to
2543 * maintain DT backward compatibility.
2544 */
2545 clk = devm_clk_get(dev, "sci_ick");
2546 if (PTR_ERR(clk) == -EPROBE_DEFER)
2547 return -EPROBE_DEFER;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002548
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002549 if (!IS_ERR(clk))
2550 goto found;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002551
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002552 /*
2553 * Not all SH platforms declare a clock lookup entry
2554 * for SCI devices, in which case we need to get the
2555 * global "peripheral_clk" clock.
2556 */
2557 clk = devm_clk_get(dev, "peripheral_clk");
2558 if (!IS_ERR(clk))
2559 goto found;
2560
2561 dev_err(dev, "failed to get %s (%ld)\n", clk_names[i],
2562 PTR_ERR(clk));
2563 return PTR_ERR(clk);
2564 }
2565
2566found:
2567 if (IS_ERR(clk))
2568 dev_dbg(dev, "failed to get %s (%ld)\n", clk_names[i],
2569 PTR_ERR(clk));
2570 else
2571 dev_dbg(dev, "clk %s is %pC rate %pCr\n", clk_names[i],
2572 clk, clk);
2573 sci_port->clks[i] = IS_ERR(clk) ? NULL : clk;
2574 }
2575 return 0;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002576}
2577
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02002578static const struct sci_port_params *
2579sci_probe_regmap(const struct plat_sci_port *cfg)
2580{
2581 unsigned int regtype;
2582
2583 if (cfg->regtype != SCIx_PROBE_REGTYPE)
2584 return &sci_port_params[cfg->regtype];
2585
2586 switch (cfg->type) {
2587 case PORT_SCI:
2588 regtype = SCIx_SCI_REGTYPE;
2589 break;
2590 case PORT_IRDA:
2591 regtype = SCIx_IRDA_REGTYPE;
2592 break;
2593 case PORT_SCIFA:
2594 regtype = SCIx_SCIFA_REGTYPE;
2595 break;
2596 case PORT_SCIFB:
2597 regtype = SCIx_SCIFB_REGTYPE;
2598 break;
2599 case PORT_SCIF:
2600 /*
2601 * The SH-4 is a bit of a misnomer here, although that's
2602 * where this particular port layout originated. This
2603 * configuration (or some slight variation thereof)
2604 * remains the dominant model for all SCIFs.
2605 */
2606 regtype = SCIx_SH4_SCIF_REGTYPE;
2607 break;
2608 case PORT_HSCIF:
2609 regtype = SCIx_HSCIF_REGTYPE;
2610 break;
2611 default:
2612 pr_err("Can't probe register map for given port\n");
2613 return NULL;
2614 }
2615
2616 return &sci_port_params[regtype];
2617}
2618
Bill Pemberton9671f092012-11-19 13:21:50 -05002619static int sci_init_single(struct platform_device *dev,
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002620 struct sci_port *sci_port, unsigned int index,
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02002621 const struct plat_sci_port *p, bool early)
Paul Mundte108b2c2006-09-27 16:32:13 +09002622{
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002623 struct uart_port *port = &sci_port->port;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002624 const struct resource *res;
2625 unsigned int i;
Paul Mundt3127c6b2011-06-28 13:44:37 +09002626 int ret;
Paul Mundte108b2c2006-09-27 16:32:13 +09002627
Paul Mundt50f09592011-12-02 20:09:48 +09002628 sci_port->cfg = p;
2629
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002630 port->ops = &sci_uart_ops;
2631 port->iotype = UPIO_MEM;
2632 port->line = index;
Markus Pietrek75136d42010-01-15 08:33:20 +09002633
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002634 res = platform_get_resource(dev, IORESOURCE_MEM, 0);
2635 if (res == NULL)
2636 return -ENOMEM;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002637
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002638 port->mapbase = res->start;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002639 sci_port->reg_size = resource_size(res);
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002640
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002641 for (i = 0; i < ARRAY_SIZE(sci_port->irqs); ++i)
2642 sci_port->irqs[i] = platform_get_irq(dev, i);
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002643
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002644 /* The SCI generates several interrupts. They can be muxed together or
2645 * connected to different interrupt lines. In the muxed case only one
2646 * interrupt resource is specified. In the non-muxed case three or four
2647 * interrupt resources are specified, as the BRI interrupt is optional.
2648 */
2649 if (sci_port->irqs[0] < 0)
2650 return -ENXIO;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002651
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002652 if (sci_port->irqs[1] < 0) {
2653 sci_port->irqs[1] = sci_port->irqs[0];
2654 sci_port->irqs[2] = sci_port->irqs[0];
2655 sci_port->irqs[3] = sci_port->irqs[0];
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002656 }
2657
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02002658 sci_port->params = sci_probe_regmap(p);
2659 if (unlikely(sci_port->params == NULL))
2660 return -EINVAL;
Laurent Pincharte095ee62017-01-11 16:43:34 +02002661
Laurent Pinchart878fbb912013-12-06 10:59:51 +01002662 /* SCIFA on sh7723 and sh7724 need a custom sampling rate that doesn't
2663 * match the SoC datasheet, this should be investigated. Let platform
2664 * data override the sampling rate for now.
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002665 */
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02002666 sci_port->sampling_rate_mask = p->sampling_rate
2667 ? SCI_SR(p->sampling_rate)
2668 : sci_port->params->sampling_rate_mask;
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002669
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002670 if (!early) {
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002671 ret = sci_init_clocks(sci_port, &dev->dev);
2672 if (ret < 0)
2673 return ret;
Paul Mundtc7ed1ab2010-03-10 18:35:14 +09002674
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002675 port->dev = &dev->dev;
Magnus Damm5e50d2d2011-04-19 10:38:25 +00002676
2677 pm_runtime_enable(&dev->dev);
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002678 }
Paul Mundte108b2c2006-09-27 16:32:13 +09002679
Magnus Damm7ed7e072009-01-21 15:14:14 +00002680 sci_port->break_timer.data = (unsigned long)sci_port;
2681 sci_port->break_timer.function = sci_break_timer;
2682 init_timer(&sci_port->break_timer);
Paul Mundte108b2c2006-09-27 16:32:13 +09002683
Paul Mundtce6738b2011-01-19 15:24:40 +09002684 port->type = p->type;
Laurent Pinchart3d73f322017-01-11 16:43:24 +02002685 port->flags = UPF_FIXED_PORT | UPF_BOOT_AUTOCONF | p->flags;
Paul Mundt61a69762011-06-14 12:40:19 +09002686 port->regshift = p->regshift;
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02002687 port->fifosize = sci_port->params->fifosize;
Paul Mundtce6738b2011-01-19 15:24:40 +09002688
2689 /*
Paul Mundt61a69762011-06-14 12:40:19 +09002690 * The UART port needs an IRQ value, so we peg this to the RX IRQ
Paul Mundtce6738b2011-01-19 15:24:40 +09002691 * for the multi-IRQ ports, which is where we are primarily
2692 * concerned with the shutdown path synchronization.
2693 *
2694 * For the muxed case there's nothing more to do.
2695 */
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002696 port->irq = sci_port->irqs[SCIx_RXI_IRQ];
Yong Zhang9cfb5c02011-09-22 16:59:15 +08002697 port->irqflags = 0;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002698
Paul Mundt61a69762011-06-14 12:40:19 +09002699 port->serial_in = sci_serial_in;
2700 port->serial_out = sci_serial_out;
2701
Paul Mundtc7ed1ab2010-03-10 18:35:14 +09002702 return 0;
Paul Mundte108b2c2006-09-27 16:32:13 +09002703}
2704
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002705static void sci_cleanup_single(struct sci_port *port)
2706{
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002707 pm_runtime_disable(port->port.dev);
2708}
2709
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002710#if defined(CONFIG_SERIAL_SH_SCI_CONSOLE) || \
2711 defined(CONFIG_SERIAL_SH_SCI_EARLYCON)
Magnus Dammdc8e6f52009-01-21 15:14:06 +00002712static void serial_console_putchar(struct uart_port *port, int ch)
2713{
2714 sci_poll_put_char(port, ch);
2715}
2716
Linus Torvalds1da177e2005-04-16 15:20:36 -07002717/*
2718 * Print a string to the serial port trying not to disturb
2719 * any possible real use of the port...
2720 */
2721static void serial_console_write(struct console *co, const char *s,
2722 unsigned count)
2723{
Paul Mundt906b17d2011-01-21 16:19:53 +09002724 struct sci_port *sci_port = &sci_ports[co->index];
2725 struct uart_port *port = &sci_port->port;
Geert Uytterhoevena67969b2015-11-18 16:20:44 +01002726 unsigned short bits, ctrl, ctrl_temp;
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002727 unsigned long flags;
2728 int locked = 1;
2729
2730 local_irq_save(flags);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002731#if defined(SUPPORT_SYSRQ)
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002732 if (port->sysrq)
2733 locked = 0;
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002734 else
2735#endif
2736 if (oops_in_progress)
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002737 locked = spin_trylock(&port->lock);
2738 else
2739 spin_lock(&port->lock);
2740
Geert Uytterhoevena67969b2015-11-18 16:20:44 +01002741 /* first save SCSCR then disable interrupts, keep clock source */
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002742 ctrl = serial_port_in(port, SCSCR);
Laurent Pinchart9f8325b2017-01-11 16:43:23 +02002743 ctrl_temp = SCSCR_RE | SCSCR_TE |
2744 (sci_port->cfg->scscr & ~(SCSCR_CKE1 | SCSCR_CKE0)) |
Geert Uytterhoevena67969b2015-11-18 16:20:44 +01002745 (ctrl & (SCSCR_CKE1 | SCSCR_CKE0));
2746 serial_port_out(port, SCSCR, ctrl_temp);
Paul Mundt07d2a1a2008-12-11 19:06:43 +09002747
Magnus Damm501b8252009-01-21 15:14:30 +00002748 uart_console_write(port, s, count, serial_console_putchar);
Magnus Damm973e5d52009-02-24 15:57:12 +09002749
2750 /* wait until fifo is empty and last bit has been transmitted */
2751 bits = SCxSR_TDxE(port) | SCxSR_TEND(port);
Paul Mundtb12bb292012-03-30 19:50:15 +09002752 while ((serial_port_in(port, SCxSR) & bits) != bits)
Magnus Damm973e5d52009-02-24 15:57:12 +09002753 cpu_relax();
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002754
2755 /* restore the SCSCR */
2756 serial_port_out(port, SCSCR, ctrl);
2757
2758 if (locked)
2759 spin_unlock(&port->lock);
2760 local_irq_restore(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002761}
2762
Bill Pemberton9671f092012-11-19 13:21:50 -05002763static int serial_console_setup(struct console *co, char *options)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002764{
Magnus Dammdc8e6f52009-01-21 15:14:06 +00002765 struct sci_port *sci_port;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002766 struct uart_port *port;
2767 int baud = 115200;
2768 int bits = 8;
2769 int parity = 'n';
2770 int flow = 'n';
2771 int ret;
2772
Paul Mundte108b2c2006-09-27 16:32:13 +09002773 /*
Paul Mundt906b17d2011-01-21 16:19:53 +09002774 * Refuse to handle any bogus ports.
Paul Mundte108b2c2006-09-27 16:32:13 +09002775 */
Paul Mundt906b17d2011-01-21 16:19:53 +09002776 if (co->index < 0 || co->index >= SCI_NPORTS)
Paul Mundte108b2c2006-09-27 16:32:13 +09002777 return -ENODEV;
Paul Mundte108b2c2006-09-27 16:32:13 +09002778
Paul Mundt906b17d2011-01-21 16:19:53 +09002779 sci_port = &sci_ports[co->index];
2780 port = &sci_port->port;
2781
Alexandre Courbotb2267a62011-02-09 03:18:46 +00002782 /*
2783 * Refuse to handle uninitialized ports.
2784 */
2785 if (!port->ops)
2786 return -ENODEV;
2787
Paul Mundtf6e94952011-01-21 15:25:36 +09002788 ret = sci_remap_port(port);
2789 if (unlikely(ret != 0))
2790 return ret;
Paul Mundte108b2c2006-09-27 16:32:13 +09002791
Linus Torvalds1da177e2005-04-16 15:20:36 -07002792 if (options)
2793 uart_parse_options(options, &baud, &parity, &bits, &flow);
2794
Paul Mundtab7cfb52011-06-01 14:47:42 +09002795 return uart_set_options(port, co, baud, parity, bits, flow);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002796}
2797
2798static struct console serial_console = {
2799 .name = "ttySC",
Paul Mundt906b17d2011-01-21 16:19:53 +09002800 .device = uart_console_device,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002801 .write = serial_console_write,
2802 .setup = serial_console_setup,
Paul Mundtfa5da2f2007-03-08 17:27:37 +09002803 .flags = CON_PRINTBUFFER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002804 .index = -1,
Paul Mundt906b17d2011-01-21 16:19:53 +09002805 .data = &sci_uart_driver,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002806};
2807
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002808static struct console early_serial_console = {
2809 .name = "early_ttySC",
2810 .write = serial_console_write,
2811 .flags = CON_PRINTBUFFER,
Paul Mundt906b17d2011-01-21 16:19:53 +09002812 .index = -1,
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002813};
Paul Mundtecdf8a42011-01-21 00:05:48 +09002814
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002815static char early_serial_buf[32];
2816
Bill Pemberton9671f092012-11-19 13:21:50 -05002817static int sci_probe_earlyprintk(struct platform_device *pdev)
Paul Mundtecdf8a42011-01-21 00:05:48 +09002818{
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02002819 const struct plat_sci_port *cfg = dev_get_platdata(&pdev->dev);
Paul Mundtecdf8a42011-01-21 00:05:48 +09002820
2821 if (early_serial_console.data)
2822 return -EEXIST;
2823
2824 early_serial_console.index = pdev->id;
Paul Mundtecdf8a42011-01-21 00:05:48 +09002825
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002826 sci_init_single(pdev, &sci_ports[pdev->id], pdev->id, cfg, true);
Paul Mundtecdf8a42011-01-21 00:05:48 +09002827
2828 serial_console_setup(&early_serial_console, early_serial_buf);
2829
2830 if (!strstr(early_serial_buf, "keep"))
2831 early_serial_console.flags |= CON_BOOT;
2832
2833 register_console(&early_serial_console);
2834 return 0;
2835}
Nobuhiro Iwamatsu6a8c9792011-03-24 02:20:56 +00002836
2837#define SCI_CONSOLE (&serial_console)
2838
Paul Mundtecdf8a42011-01-21 00:05:48 +09002839#else
Bill Pemberton9671f092012-11-19 13:21:50 -05002840static inline int sci_probe_earlyprintk(struct platform_device *pdev)
Paul Mundtecdf8a42011-01-21 00:05:48 +09002841{
2842 return -EINVAL;
2843}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002844
Nobuhiro Iwamatsu6a8c9792011-03-24 02:20:56 +00002845#define SCI_CONSOLE NULL
2846
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002847#endif /* CONFIG_SERIAL_SH_SCI_CONSOLE || CONFIG_SERIAL_SH_SCI_EARLYCON */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002848
Geert Uytterhoeven6c13d5d2014-03-11 11:11:17 +01002849static const char banner[] __initconst = "SuperH (H)SCI(F) driver initialized";
Linus Torvalds1da177e2005-04-16 15:20:36 -07002850
2851static struct uart_driver sci_uart_driver = {
2852 .owner = THIS_MODULE,
2853 .driver_name = "sci",
Linus Torvalds1da177e2005-04-16 15:20:36 -07002854 .dev_name = "ttySC",
2855 .major = SCI_MAJOR,
2856 .minor = SCI_MINOR_START,
Paul Mundte108b2c2006-09-27 16:32:13 +09002857 .nr = SCI_NPORTS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002858 .cons = SCI_CONSOLE,
2859};
2860
Paul Mundt54507f62009-05-08 23:48:33 +09002861static int sci_remove(struct platform_device *dev)
Magnus Damme552de22009-01-21 15:13:42 +00002862{
Paul Mundtd535a232011-01-19 17:19:35 +09002863 struct sci_port *port = platform_get_drvdata(dev);
Magnus Damme552de22009-01-21 15:13:42 +00002864
Paul Mundtd535a232011-01-19 17:19:35 +09002865 uart_remove_one_port(&sci_uart_driver, &port->port);
Magnus Damme552de22009-01-21 15:13:42 +00002866
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002867 sci_cleanup_single(port);
Paul Mundtd535a232011-01-19 17:19:35 +09002868
Magnus Damme552de22009-01-21 15:13:42 +00002869 return 0;
2870}
2871
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002872
2873#define SCI_OF_DATA(type, regtype) (void *)((type) << 16 | (regtype))
2874#define SCI_OF_TYPE(data) ((unsigned long)(data) >> 16)
2875#define SCI_OF_REGTYPE(data) ((unsigned long)(data) & 0xffff)
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002876
2877static const struct of_device_id of_sci_match[] = {
Geert Uytterhoevenf443ff82015-11-10 16:16:54 +01002878 /* SoC-specific types */
2879 {
2880 .compatible = "renesas,scif-r7s72100",
2881 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH2_SCIF_FIFODATA_REGTYPE),
2882 },
Geert Uytterhoeven9ed44bb2015-11-10 18:57:23 +01002883 /* Family-specific types */
2884 {
2885 .compatible = "renesas,rcar-gen1-scif",
2886 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
2887 }, {
2888 .compatible = "renesas,rcar-gen2-scif",
2889 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
2890 }, {
2891 .compatible = "renesas,rcar-gen3-scif",
2892 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
2893 },
Geert Uytterhoevenf443ff82015-11-10 16:16:54 +01002894 /* Generic types */
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002895 {
2896 .compatible = "renesas,scif",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002897 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002898 }, {
2899 .compatible = "renesas,scifa",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002900 .data = SCI_OF_DATA(PORT_SCIFA, SCIx_SCIFA_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002901 }, {
2902 .compatible = "renesas,scifb",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002903 .data = SCI_OF_DATA(PORT_SCIFB, SCIx_SCIFB_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002904 }, {
2905 .compatible = "renesas,hscif",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002906 .data = SCI_OF_DATA(PORT_HSCIF, SCIx_HSCIF_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002907 }, {
Yoshinori Satoe1d0be62015-01-28 02:53:55 +09002908 .compatible = "renesas,sci",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002909 .data = SCI_OF_DATA(PORT_SCI, SCIx_SCI_REGTYPE),
Yoshinori Satoe1d0be62015-01-28 02:53:55 +09002910 }, {
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002911 /* Terminator */
2912 },
2913};
2914MODULE_DEVICE_TABLE(of, of_sci_match);
2915
2916static struct plat_sci_port *
2917sci_parse_dt(struct platform_device *pdev, unsigned int *dev_id)
2918{
2919 struct device_node *np = pdev->dev.of_node;
2920 const struct of_device_id *match;
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002921 struct plat_sci_port *p;
2922 int id;
2923
2924 if (!IS_ENABLED(CONFIG_OF) || !np)
2925 return NULL;
2926
Geert Uytterhoeven495bb472015-12-10 16:02:17 +01002927 match = of_match_node(of_sci_match, np);
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002928 if (!match)
2929 return NULL;
2930
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002931 p = devm_kzalloc(&pdev->dev, sizeof(struct plat_sci_port), GFP_KERNEL);
Geert Uytterhoeven42054632015-08-21 20:02:34 +02002932 if (!p)
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002933 return NULL;
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002934
Geert Uytterhoeven2095fc72015-11-12 13:39:49 +01002935 /* Get the line number from the aliases node. */
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002936 id = of_alias_get_id(np, "serial");
2937 if (id < 0) {
2938 dev_err(&pdev->dev, "failed to get alias id (%d)\n", id);
2939 return NULL;
2940 }
2941
2942 *dev_id = id;
2943
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002944 p->type = SCI_OF_TYPE(match->data);
2945 p->regtype = SCI_OF_REGTYPE(match->data);
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002946
Geert Uytterhoeven861a70a2016-06-03 12:00:11 +02002947 if (of_find_property(np, "uart-has-rtscts", NULL))
2948 p->capabilities |= SCIx_HAVE_RTSCTS;
2949
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002950 return p;
2951}
2952
Bill Pemberton9671f092012-11-19 13:21:50 -05002953static int sci_probe_single(struct platform_device *dev,
Magnus Damm0ee70712009-01-21 15:13:50 +00002954 unsigned int index,
2955 struct plat_sci_port *p,
2956 struct sci_port *sciport)
2957{
Magnus Damm0ee70712009-01-21 15:13:50 +00002958 int ret;
2959
2960 /* Sanity check */
2961 if (unlikely(index >= SCI_NPORTS)) {
Joe Perches9b971cd2014-03-11 10:10:46 -07002962 dev_notice(&dev->dev, "Attempting to register port %d when only %d are available\n",
Magnus Damm0ee70712009-01-21 15:13:50 +00002963 index+1, SCI_NPORTS);
Joe Perches9b971cd2014-03-11 10:10:46 -07002964 dev_notice(&dev->dev, "Consider bumping CONFIG_SERIAL_SH_SCI_NR_UARTS!\n");
Laurent Pinchartb6c5ef62012-06-13 00:28:24 +02002965 return -EINVAL;
Magnus Damm0ee70712009-01-21 15:13:50 +00002966 }
2967
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002968 ret = sci_init_single(dev, sciport, index, p, false);
Paul Mundtc7ed1ab2010-03-10 18:35:14 +09002969 if (ret)
2970 return ret;
Magnus Damm0ee70712009-01-21 15:13:50 +00002971
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002972 sciport->gpios = mctrl_gpio_init(&sciport->port, 0);
2973 if (IS_ERR(sciport->gpios) && PTR_ERR(sciport->gpios) != -ENOSYS)
2974 return PTR_ERR(sciport->gpios);
2975
2976 if (p->capabilities & SCIx_HAVE_RTSCTS) {
2977 if (!IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(sciport->gpios,
2978 UART_GPIO_CTS)) ||
2979 !IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(sciport->gpios,
2980 UART_GPIO_RTS))) {
2981 dev_err(&dev->dev, "Conflicting RTS/CTS config\n");
2982 return -EINVAL;
2983 }
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002984 sciport->port.flags |= UPF_HARD_FLOW;
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002985 }
2986
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002987 ret = uart_add_one_port(&sci_uart_driver, &sciport->port);
2988 if (ret) {
2989 sci_cleanup_single(sciport);
2990 return ret;
2991 }
2992
2993 return 0;
Magnus Damm0ee70712009-01-21 15:13:50 +00002994}
2995
Bill Pemberton9671f092012-11-19 13:21:50 -05002996static int sci_probe(struct platform_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002997{
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002998 struct plat_sci_port *p;
2999 struct sci_port *sp;
3000 unsigned int dev_id;
Paul Mundtecdf8a42011-01-21 00:05:48 +09003001 int ret;
Magnus Damme552de22009-01-21 15:13:42 +00003002
Paul Mundtecdf8a42011-01-21 00:05:48 +09003003 /*
3004 * If we've come here via earlyprintk initialization, head off to
3005 * the special early probe. We don't have sufficient device state
3006 * to make it beyond this yet.
3007 */
3008 if (is_early_platform_device(dev))
3009 return sci_probe_earlyprintk(dev);
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00003010
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003011 if (dev->dev.of_node) {
3012 p = sci_parse_dt(dev, &dev_id);
3013 if (p == NULL)
3014 return -EINVAL;
3015 } else {
3016 p = dev->dev.platform_data;
3017 if (p == NULL) {
3018 dev_err(&dev->dev, "no platform data supplied\n");
3019 return -EINVAL;
3020 }
3021
3022 dev_id = dev->id;
3023 }
3024
3025 sp = &sci_ports[dev_id];
Paul Mundtd535a232011-01-19 17:19:35 +09003026 platform_set_drvdata(dev, sp);
Magnus Damme552de22009-01-21 15:13:42 +00003027
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003028 ret = sci_probe_single(dev, dev_id, p, sp);
Paul Mundtd535a232011-01-19 17:19:35 +09003029 if (ret)
Laurent Pinchart6dae1422012-06-13 00:28:23 +02003030 return ret;
Magnus Damme552de22009-01-21 15:13:42 +00003031
Linus Torvalds1da177e2005-04-16 15:20:36 -07003032#ifdef CONFIG_SH_STANDARD_BIOS
3033 sh_bios_gdb_detach();
3034#endif
3035
Paul Mundte108b2c2006-09-27 16:32:13 +09003036 return 0;
3037}
3038
Sergei Shtylyovcb876342015-01-16 13:56:02 -08003039static __maybe_unused int sci_suspend(struct device *dev)
Paul Mundte108b2c2006-09-27 16:32:13 +09003040{
Paul Mundtd535a232011-01-19 17:19:35 +09003041 struct sci_port *sport = dev_get_drvdata(dev);
Paul Mundte108b2c2006-09-27 16:32:13 +09003042
Paul Mundtd535a232011-01-19 17:19:35 +09003043 if (sport)
3044 uart_suspend_port(&sci_uart_driver, &sport->port);
Paul Mundte108b2c2006-09-27 16:32:13 +09003045
3046 return 0;
3047}
3048
Sergei Shtylyovcb876342015-01-16 13:56:02 -08003049static __maybe_unused int sci_resume(struct device *dev)
Paul Mundte108b2c2006-09-27 16:32:13 +09003050{
Paul Mundtd535a232011-01-19 17:19:35 +09003051 struct sci_port *sport = dev_get_drvdata(dev);
Paul Mundte108b2c2006-09-27 16:32:13 +09003052
Paul Mundtd535a232011-01-19 17:19:35 +09003053 if (sport)
3054 uart_resume_port(&sci_uart_driver, &sport->port);
Paul Mundte108b2c2006-09-27 16:32:13 +09003055
3056 return 0;
3057}
3058
Sergei Shtylyovcb876342015-01-16 13:56:02 -08003059static SIMPLE_DEV_PM_OPS(sci_dev_pm_ops, sci_suspend, sci_resume);
Paul Mundt6daa79b2009-06-15 07:07:38 +09003060
Paul Mundte108b2c2006-09-27 16:32:13 +09003061static struct platform_driver sci_driver = {
3062 .probe = sci_probe,
Uwe Kleine-Königb9e39c82009-11-24 22:07:32 +01003063 .remove = sci_remove,
Paul Mundte108b2c2006-09-27 16:32:13 +09003064 .driver = {
3065 .name = "sh-sci",
Paul Mundt6daa79b2009-06-15 07:07:38 +09003066 .pm = &sci_dev_pm_ops,
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003067 .of_match_table = of_match_ptr(of_sci_match),
Paul Mundte108b2c2006-09-27 16:32:13 +09003068 },
3069};
3070
3071static int __init sci_init(void)
3072{
3073 int ret;
3074
Geert Uytterhoeven6c13d5d2014-03-11 11:11:17 +01003075 pr_info("%s\n", banner);
Paul Mundte108b2c2006-09-27 16:32:13 +09003076
Paul Mundte108b2c2006-09-27 16:32:13 +09003077 ret = uart_register_driver(&sci_uart_driver);
3078 if (likely(ret == 0)) {
3079 ret = platform_driver_register(&sci_driver);
3080 if (unlikely(ret))
3081 uart_unregister_driver(&sci_uart_driver);
3082 }
3083
Linus Torvalds1da177e2005-04-16 15:20:36 -07003084 return ret;
3085}
3086
3087static void __exit sci_exit(void)
3088{
Paul Mundte108b2c2006-09-27 16:32:13 +09003089 platform_driver_unregister(&sci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003090 uart_unregister_driver(&sci_uart_driver);
3091}
3092
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00003093#ifdef CONFIG_SERIAL_SH_SCI_CONSOLE
3094early_platform_init_buffer("earlyprintk", &sci_driver,
3095 early_serial_buf, ARRAY_SIZE(early_serial_buf));
3096#endif
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003097#ifdef CONFIG_SERIAL_SH_SCI_EARLYCON
3098static struct __init plat_sci_port port_cfg;
3099
3100static int __init early_console_setup(struct earlycon_device *device,
3101 int type)
3102{
3103 if (!device->port.membase)
3104 return -ENODEV;
3105
3106 device->port.serial_in = sci_serial_in;
3107 device->port.serial_out = sci_serial_out;
3108 device->port.type = type;
3109 memcpy(&sci_ports[0].port, &device->port, sizeof(struct uart_port));
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02003110 port_cfg.type = type;
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003111 sci_ports[0].cfg = &port_cfg;
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02003112 sci_ports[0].params = sci_probe_regmap(&port_cfg);
Laurent Pinchart9f8325b2017-01-11 16:43:23 +02003113 port_cfg.scscr = sci_serial_in(&sci_ports[0].port, SCSCR);
3114 sci_serial_out(&sci_ports[0].port, SCSCR,
3115 SCSCR_RE | SCSCR_TE | port_cfg.scscr);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003116
3117 device->con->write = serial_console_write;
3118 return 0;
3119}
3120static int __init sci_early_console_setup(struct earlycon_device *device,
3121 const char *opt)
3122{
3123 return early_console_setup(device, PORT_SCI);
3124}
3125static int __init scif_early_console_setup(struct earlycon_device *device,
3126 const char *opt)
3127{
3128 return early_console_setup(device, PORT_SCIF);
3129}
3130static int __init scifa_early_console_setup(struct earlycon_device *device,
3131 const char *opt)
3132{
3133 return early_console_setup(device, PORT_SCIFA);
3134}
3135static int __init scifb_early_console_setup(struct earlycon_device *device,
3136 const char *opt)
3137{
3138 return early_console_setup(device, PORT_SCIFB);
3139}
3140static int __init hscif_early_console_setup(struct earlycon_device *device,
3141 const char *opt)
3142{
3143 return early_console_setup(device, PORT_HSCIF);
3144}
3145
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003146OF_EARLYCON_DECLARE(sci, "renesas,sci", sci_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003147OF_EARLYCON_DECLARE(scif, "renesas,scif", scif_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003148OF_EARLYCON_DECLARE(scifa, "renesas,scifa", scifa_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003149OF_EARLYCON_DECLARE(scifb, "renesas,scifb", scifb_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003150OF_EARLYCON_DECLARE(hscif, "renesas,hscif", hscif_early_console_setup);
3151#endif /* CONFIG_SERIAL_SH_SCI_EARLYCON */
3152
Linus Torvalds1da177e2005-04-16 15:20:36 -07003153module_init(sci_init);
3154module_exit(sci_exit);
3155
Paul Mundte108b2c2006-09-27 16:32:13 +09003156MODULE_LICENSE("GPL");
Kay Sieverse169c132008-04-15 14:34:35 -07003157MODULE_ALIAS("platform:sh-sci");
Paul Mundt7f405f92011-06-28 13:47:40 +09003158MODULE_AUTHOR("Paul Mundt");
Ulrich Hechtf303b362013-05-31 17:57:01 +02003159MODULE_DESCRIPTION("SuperH (H)SCI(F) serial driver");