blob: 7ee772483f26d92a6d4b76e26d8286f45c01d51b [file] [log] [blame]
Michael Chanc0c050c2015-10-22 16:01:17 -04001/* Broadcom NetXtreme-C/E network driver.
2 *
Michael Chan11f15ed2016-04-05 14:08:55 -04003 * Copyright (c) 2014-2016 Broadcom Corporation
Michael Chanbac9a7e2017-02-12 19:18:10 -05004 * Copyright (c) 2016-2017 Broadcom Limited
Michael Chanc0c050c2015-10-22 16:01:17 -04005 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation.
9 */
10
11#include <linux/module.h>
12
13#include <linux/stringify.h>
14#include <linux/kernel.h>
15#include <linux/timer.h>
16#include <linux/errno.h>
17#include <linux/ioport.h>
18#include <linux/slab.h>
19#include <linux/vmalloc.h>
20#include <linux/interrupt.h>
21#include <linux/pci.h>
22#include <linux/netdevice.h>
23#include <linux/etherdevice.h>
24#include <linux/skbuff.h>
25#include <linux/dma-mapping.h>
26#include <linux/bitops.h>
27#include <linux/io.h>
28#include <linux/irq.h>
29#include <linux/delay.h>
30#include <asm/byteorder.h>
31#include <asm/page.h>
32#include <linux/time.h>
33#include <linux/mii.h>
34#include <linux/if.h>
35#include <linux/if_vlan.h>
Rob Swindell5ac67d82016-09-19 03:58:03 -040036#include <linux/rtc.h>
Michael Chanc6d30e82017-02-06 16:55:42 -050037#include <linux/bpf.h>
Michael Chanc0c050c2015-10-22 16:01:17 -040038#include <net/ip.h>
39#include <net/tcp.h>
40#include <net/udp.h>
41#include <net/checksum.h>
42#include <net/ip6_checksum.h>
Alexander Duyckad51b8e2016-06-16 12:21:19 -070043#include <net/udp_tunnel.h>
Michael Chanc0c050c2015-10-22 16:01:17 -040044#include <linux/workqueue.h>
45#include <linux/prefetch.h>
46#include <linux/cache.h>
47#include <linux/log2.h>
48#include <linux/aer.h>
49#include <linux/bitmap.h>
50#include <linux/cpu_rmap.h>
51
52#include "bnxt_hsi.h"
53#include "bnxt.h"
Michael Chana588e452016-12-07 00:26:21 -050054#include "bnxt_ulp.h"
Michael Chanc0c050c2015-10-22 16:01:17 -040055#include "bnxt_sriov.h"
56#include "bnxt_ethtool.h"
Michael Chan7df4ae92016-12-02 21:17:17 -050057#include "bnxt_dcb.h"
Michael Chanc6d30e82017-02-06 16:55:42 -050058#include "bnxt_xdp.h"
Michael Chanc0c050c2015-10-22 16:01:17 -040059
60#define BNXT_TX_TIMEOUT (5 * HZ)
61
62static const char version[] =
63 "Broadcom NetXtreme-C/E driver " DRV_MODULE_NAME " v" DRV_MODULE_VERSION "\n";
64
65MODULE_LICENSE("GPL");
66MODULE_DESCRIPTION("Broadcom BCM573xx network driver");
67MODULE_VERSION(DRV_MODULE_VERSION);
68
69#define BNXT_RX_OFFSET (NET_SKB_PAD + NET_IP_ALIGN)
70#define BNXT_RX_DMA_OFFSET NET_SKB_PAD
71#define BNXT_RX_COPY_THRESH 256
72
Michael Chan4419dbe2016-02-10 17:33:49 -050073#define BNXT_TX_PUSH_THRESH 164
Michael Chanc0c050c2015-10-22 16:01:17 -040074
75enum board_idx {
David Christensenfbc9a522015-12-27 18:19:29 -050076 BCM57301,
Michael Chanc0c050c2015-10-22 16:01:17 -040077 BCM57302,
78 BCM57304,
Michael Chan1f681682016-07-25 12:33:37 -040079 BCM57417_NPAR,
Prashant Sreedharanfa853dd2016-07-18 07:15:25 -040080 BCM58700,
Michael Chanb24eb6a2016-06-13 02:25:36 -040081 BCM57311,
82 BCM57312,
David Christensenfbc9a522015-12-27 18:19:29 -050083 BCM57402,
Michael Chanc0c050c2015-10-22 16:01:17 -040084 BCM57404,
85 BCM57406,
Michael Chan1f681682016-07-25 12:33:37 -040086 BCM57402_NPAR,
87 BCM57407,
Michael Chanb24eb6a2016-06-13 02:25:36 -040088 BCM57412,
89 BCM57414,
90 BCM57416,
91 BCM57417,
Michael Chan1f681682016-07-25 12:33:37 -040092 BCM57412_NPAR,
Michael Chan5049e332016-05-15 03:04:50 -040093 BCM57314,
Michael Chan1f681682016-07-25 12:33:37 -040094 BCM57417_SFP,
95 BCM57416_SFP,
96 BCM57404_NPAR,
97 BCM57406_NPAR,
98 BCM57407_SFP,
Michael Chanadbc8302016-09-19 03:58:01 -040099 BCM57407_NPAR,
Michael Chan1f681682016-07-25 12:33:37 -0400100 BCM57414_NPAR,
101 BCM57416_NPAR,
Deepak Khungar32b40792017-02-12 19:18:18 -0500102 BCM57452,
103 BCM57454,
Michael Chanadbc8302016-09-19 03:58:01 -0400104 NETXTREME_E_VF,
105 NETXTREME_C_VF,
Michael Chanc0c050c2015-10-22 16:01:17 -0400106};
107
108/* indexed by enum above */
109static const struct {
110 char *name;
111} board_info[] = {
Michael Chanadbc8302016-09-19 03:58:01 -0400112 { "Broadcom BCM57301 NetXtreme-C 10Gb Ethernet" },
113 { "Broadcom BCM57302 NetXtreme-C 10Gb/25Gb Ethernet" },
114 { "Broadcom BCM57304 NetXtreme-C 10Gb/25Gb/40Gb/50Gb Ethernet" },
Michael Chan1f681682016-07-25 12:33:37 -0400115 { "Broadcom BCM57417 NetXtreme-E Ethernet Partition" },
Michael Chanadbc8302016-09-19 03:58:01 -0400116 { "Broadcom BCM58700 Nitro 1Gb/2.5Gb/10Gb Ethernet" },
117 { "Broadcom BCM57311 NetXtreme-C 10Gb Ethernet" },
118 { "Broadcom BCM57312 NetXtreme-C 10Gb/25Gb Ethernet" },
119 { "Broadcom BCM57402 NetXtreme-E 10Gb Ethernet" },
120 { "Broadcom BCM57404 NetXtreme-E 10Gb/25Gb Ethernet" },
121 { "Broadcom BCM57406 NetXtreme-E 10GBase-T Ethernet" },
Michael Chan1f681682016-07-25 12:33:37 -0400122 { "Broadcom BCM57402 NetXtreme-E Ethernet Partition" },
Michael Chanadbc8302016-09-19 03:58:01 -0400123 { "Broadcom BCM57407 NetXtreme-E 10GBase-T Ethernet" },
124 { "Broadcom BCM57412 NetXtreme-E 10Gb Ethernet" },
125 { "Broadcom BCM57414 NetXtreme-E 10Gb/25Gb Ethernet" },
126 { "Broadcom BCM57416 NetXtreme-E 10GBase-T Ethernet" },
127 { "Broadcom BCM57417 NetXtreme-E 10GBase-T Ethernet" },
Michael Chan1f681682016-07-25 12:33:37 -0400128 { "Broadcom BCM57412 NetXtreme-E Ethernet Partition" },
Michael Chanadbc8302016-09-19 03:58:01 -0400129 { "Broadcom BCM57314 NetXtreme-C 10Gb/25Gb/40Gb/50Gb Ethernet" },
130 { "Broadcom BCM57417 NetXtreme-E 10Gb/25Gb Ethernet" },
131 { "Broadcom BCM57416 NetXtreme-E 10Gb Ethernet" },
Michael Chan1f681682016-07-25 12:33:37 -0400132 { "Broadcom BCM57404 NetXtreme-E Ethernet Partition" },
133 { "Broadcom BCM57406 NetXtreme-E Ethernet Partition" },
Michael Chanadbc8302016-09-19 03:58:01 -0400134 { "Broadcom BCM57407 NetXtreme-E 25Gb Ethernet" },
135 { "Broadcom BCM57407 NetXtreme-E Ethernet Partition" },
Michael Chan1f681682016-07-25 12:33:37 -0400136 { "Broadcom BCM57414 NetXtreme-E Ethernet Partition" },
137 { "Broadcom BCM57416 NetXtreme-E Ethernet Partition" },
Deepak Khungar32b40792017-02-12 19:18:18 -0500138 { "Broadcom BCM57452 NetXtreme-E 10Gb/25Gb/40Gb/50Gb Ethernet" },
139 { "Broadcom BCM57454 NetXtreme-E 10Gb/25Gb/40Gb/50Gb/100Gb Ethernet" },
Michael Chanadbc8302016-09-19 03:58:01 -0400140 { "Broadcom NetXtreme-E Ethernet Virtual Function" },
141 { "Broadcom NetXtreme-C Ethernet Virtual Function" },
Michael Chanc0c050c2015-10-22 16:01:17 -0400142};
143
144static const struct pci_device_id bnxt_pci_tbl[] = {
Michael Chanadbc8302016-09-19 03:58:01 -0400145 { PCI_VDEVICE(BROADCOM, 0x16c0), .driver_data = BCM57417_NPAR },
David Christensenfbc9a522015-12-27 18:19:29 -0500146 { PCI_VDEVICE(BROADCOM, 0x16c8), .driver_data = BCM57301 },
Michael Chanc0c050c2015-10-22 16:01:17 -0400147 { PCI_VDEVICE(BROADCOM, 0x16c9), .driver_data = BCM57302 },
148 { PCI_VDEVICE(BROADCOM, 0x16ca), .driver_data = BCM57304 },
Michael Chan1f681682016-07-25 12:33:37 -0400149 { PCI_VDEVICE(BROADCOM, 0x16cc), .driver_data = BCM57417_NPAR },
Prashant Sreedharanfa853dd2016-07-18 07:15:25 -0400150 { PCI_VDEVICE(BROADCOM, 0x16cd), .driver_data = BCM58700 },
Michael Chanb24eb6a2016-06-13 02:25:36 -0400151 { PCI_VDEVICE(BROADCOM, 0x16ce), .driver_data = BCM57311 },
152 { PCI_VDEVICE(BROADCOM, 0x16cf), .driver_data = BCM57312 },
David Christensenfbc9a522015-12-27 18:19:29 -0500153 { PCI_VDEVICE(BROADCOM, 0x16d0), .driver_data = BCM57402 },
Michael Chanc0c050c2015-10-22 16:01:17 -0400154 { PCI_VDEVICE(BROADCOM, 0x16d1), .driver_data = BCM57404 },
155 { PCI_VDEVICE(BROADCOM, 0x16d2), .driver_data = BCM57406 },
Michael Chan1f681682016-07-25 12:33:37 -0400156 { PCI_VDEVICE(BROADCOM, 0x16d4), .driver_data = BCM57402_NPAR },
157 { PCI_VDEVICE(BROADCOM, 0x16d5), .driver_data = BCM57407 },
Michael Chanb24eb6a2016-06-13 02:25:36 -0400158 { PCI_VDEVICE(BROADCOM, 0x16d6), .driver_data = BCM57412 },
159 { PCI_VDEVICE(BROADCOM, 0x16d7), .driver_data = BCM57414 },
160 { PCI_VDEVICE(BROADCOM, 0x16d8), .driver_data = BCM57416 },
161 { PCI_VDEVICE(BROADCOM, 0x16d9), .driver_data = BCM57417 },
Michael Chan1f681682016-07-25 12:33:37 -0400162 { PCI_VDEVICE(BROADCOM, 0x16de), .driver_data = BCM57412_NPAR },
Michael Chan5049e332016-05-15 03:04:50 -0400163 { PCI_VDEVICE(BROADCOM, 0x16df), .driver_data = BCM57314 },
Michael Chan1f681682016-07-25 12:33:37 -0400164 { PCI_VDEVICE(BROADCOM, 0x16e2), .driver_data = BCM57417_SFP },
165 { PCI_VDEVICE(BROADCOM, 0x16e3), .driver_data = BCM57416_SFP },
166 { PCI_VDEVICE(BROADCOM, 0x16e7), .driver_data = BCM57404_NPAR },
167 { PCI_VDEVICE(BROADCOM, 0x16e8), .driver_data = BCM57406_NPAR },
168 { PCI_VDEVICE(BROADCOM, 0x16e9), .driver_data = BCM57407_SFP },
Michael Chanadbc8302016-09-19 03:58:01 -0400169 { PCI_VDEVICE(BROADCOM, 0x16ea), .driver_data = BCM57407_NPAR },
170 { PCI_VDEVICE(BROADCOM, 0x16eb), .driver_data = BCM57412_NPAR },
Michael Chan1f681682016-07-25 12:33:37 -0400171 { PCI_VDEVICE(BROADCOM, 0x16ec), .driver_data = BCM57414_NPAR },
Michael Chanadbc8302016-09-19 03:58:01 -0400172 { PCI_VDEVICE(BROADCOM, 0x16ed), .driver_data = BCM57414_NPAR },
Michael Chan1f681682016-07-25 12:33:37 -0400173 { PCI_VDEVICE(BROADCOM, 0x16ee), .driver_data = BCM57416_NPAR },
Michael Chanadbc8302016-09-19 03:58:01 -0400174 { PCI_VDEVICE(BROADCOM, 0x16ef), .driver_data = BCM57416_NPAR },
Deepak Khungar32b40792017-02-12 19:18:18 -0500175 { PCI_VDEVICE(BROADCOM, 0x16f1), .driver_data = BCM57452 },
176 { PCI_VDEVICE(BROADCOM, 0x1614), .driver_data = BCM57454 },
Michael Chanc0c050c2015-10-22 16:01:17 -0400177#ifdef CONFIG_BNXT_SRIOV
Michael Chanadbc8302016-09-19 03:58:01 -0400178 { PCI_VDEVICE(BROADCOM, 0x16c1), .driver_data = NETXTREME_E_VF },
179 { PCI_VDEVICE(BROADCOM, 0x16cb), .driver_data = NETXTREME_C_VF },
180 { PCI_VDEVICE(BROADCOM, 0x16d3), .driver_data = NETXTREME_E_VF },
181 { PCI_VDEVICE(BROADCOM, 0x16dc), .driver_data = NETXTREME_E_VF },
182 { PCI_VDEVICE(BROADCOM, 0x16e1), .driver_data = NETXTREME_C_VF },
183 { PCI_VDEVICE(BROADCOM, 0x16e5), .driver_data = NETXTREME_C_VF },
Michael Chanc0c050c2015-10-22 16:01:17 -0400184#endif
185 { 0 }
186};
187
188MODULE_DEVICE_TABLE(pci, bnxt_pci_tbl);
189
190static const u16 bnxt_vf_req_snif[] = {
191 HWRM_FUNC_CFG,
192 HWRM_PORT_PHY_QCFG,
193 HWRM_CFA_L2_FILTER_ALLOC,
194};
195
Michael Chan25be8622016-04-05 14:09:00 -0400196static const u16 bnxt_async_events_arr[] = {
Michael Chan87c374d2016-12-02 21:17:16 -0500197 ASYNC_EVENT_CMPL_EVENT_ID_LINK_STATUS_CHANGE,
198 ASYNC_EVENT_CMPL_EVENT_ID_PF_DRVR_UNLOAD,
199 ASYNC_EVENT_CMPL_EVENT_ID_PORT_CONN_NOT_ALLOWED,
200 ASYNC_EVENT_CMPL_EVENT_ID_VF_CFG_CHANGE,
201 ASYNC_EVENT_CMPL_EVENT_ID_LINK_SPEED_CFG_CHANGE,
Michael Chan25be8622016-04-05 14:09:00 -0400202};
203
Michael Chanc0c050c2015-10-22 16:01:17 -0400204static bool bnxt_vf_pciid(enum board_idx idx)
205{
Michael Chanadbc8302016-09-19 03:58:01 -0400206 return (idx == NETXTREME_C_VF || idx == NETXTREME_E_VF);
Michael Chanc0c050c2015-10-22 16:01:17 -0400207}
208
209#define DB_CP_REARM_FLAGS (DB_KEY_CP | DB_IDX_VALID)
210#define DB_CP_FLAGS (DB_KEY_CP | DB_IDX_VALID | DB_IRQ_DIS)
211#define DB_CP_IRQ_DIS_FLAGS (DB_KEY_CP | DB_IRQ_DIS)
212
213#define BNXT_CP_DB_REARM(db, raw_cons) \
214 writel(DB_CP_REARM_FLAGS | RING_CMP(raw_cons), db)
215
216#define BNXT_CP_DB(db, raw_cons) \
217 writel(DB_CP_FLAGS | RING_CMP(raw_cons), db)
218
219#define BNXT_CP_DB_IRQ_DIS(db) \
220 writel(DB_CP_IRQ_DIS_FLAGS, db)
221
Michael Chan38413402017-02-06 16:55:43 -0500222const u16 bnxt_lhint_arr[] = {
Michael Chanc0c050c2015-10-22 16:01:17 -0400223 TX_BD_FLAGS_LHINT_512_AND_SMALLER,
224 TX_BD_FLAGS_LHINT_512_TO_1023,
225 TX_BD_FLAGS_LHINT_1024_TO_2047,
226 TX_BD_FLAGS_LHINT_1024_TO_2047,
227 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
228 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
229 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
230 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
231 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
232 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
233 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
234 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
235 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
236 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
237 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
238 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
239 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
240 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
241 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
242};
243
244static netdev_tx_t bnxt_start_xmit(struct sk_buff *skb, struct net_device *dev)
245{
246 struct bnxt *bp = netdev_priv(dev);
247 struct tx_bd *txbd;
248 struct tx_bd_ext *txbd1;
249 struct netdev_queue *txq;
250 int i;
251 dma_addr_t mapping;
252 unsigned int length, pad = 0;
253 u32 len, free_size, vlan_tag_flags, cfa_action, flags;
254 u16 prod, last_frag;
255 struct pci_dev *pdev = bp->pdev;
Michael Chanc0c050c2015-10-22 16:01:17 -0400256 struct bnxt_tx_ring_info *txr;
257 struct bnxt_sw_tx_bd *tx_buf;
258
259 i = skb_get_queue_mapping(skb);
260 if (unlikely(i >= bp->tx_nr_rings)) {
261 dev_kfree_skb_any(skb);
262 return NETDEV_TX_OK;
263 }
264
Michael Chanc0c050c2015-10-22 16:01:17 -0400265 txq = netdev_get_tx_queue(dev, i);
Michael Chana960dec2017-02-06 16:55:39 -0500266 txr = &bp->tx_ring[bp->tx_ring_map[i]];
Michael Chanc0c050c2015-10-22 16:01:17 -0400267 prod = txr->tx_prod;
268
269 free_size = bnxt_tx_avail(bp, txr);
270 if (unlikely(free_size < skb_shinfo(skb)->nr_frags + 2)) {
271 netif_tx_stop_queue(txq);
272 return NETDEV_TX_BUSY;
273 }
274
275 length = skb->len;
276 len = skb_headlen(skb);
277 last_frag = skb_shinfo(skb)->nr_frags;
278
279 txbd = &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
280
281 txbd->tx_bd_opaque = prod;
282
283 tx_buf = &txr->tx_buf_ring[prod];
284 tx_buf->skb = skb;
285 tx_buf->nr_frags = last_frag;
286
287 vlan_tag_flags = 0;
288 cfa_action = 0;
289 if (skb_vlan_tag_present(skb)) {
290 vlan_tag_flags = TX_BD_CFA_META_KEY_VLAN |
291 skb_vlan_tag_get(skb);
292 /* Currently supports 8021Q, 8021AD vlan offloads
293 * QINQ1, QINQ2, QINQ3 vlan headers are deprecated
294 */
295 if (skb->vlan_proto == htons(ETH_P_8021Q))
296 vlan_tag_flags |= 1 << TX_BD_CFA_META_TPID_SHIFT;
297 }
298
299 if (free_size == bp->tx_ring_size && length <= bp->tx_push_thresh) {
Michael Chan4419dbe2016-02-10 17:33:49 -0500300 struct tx_push_buffer *tx_push_buf = txr->tx_push;
301 struct tx_push_bd *tx_push = &tx_push_buf->push_bd;
302 struct tx_bd_ext *tx_push1 = &tx_push->txbd2;
303 void *pdata = tx_push_buf->data;
304 u64 *end;
305 int j, push_len;
Michael Chanc0c050c2015-10-22 16:01:17 -0400306
307 /* Set COAL_NOW to be ready quickly for the next push */
308 tx_push->tx_bd_len_flags_type =
309 cpu_to_le32((length << TX_BD_LEN_SHIFT) |
310 TX_BD_TYPE_LONG_TX_BD |
311 TX_BD_FLAGS_LHINT_512_AND_SMALLER |
312 TX_BD_FLAGS_COAL_NOW |
313 TX_BD_FLAGS_PACKET_END |
314 (2 << TX_BD_FLAGS_BD_CNT_SHIFT));
315
316 if (skb->ip_summed == CHECKSUM_PARTIAL)
317 tx_push1->tx_bd_hsize_lflags =
318 cpu_to_le32(TX_BD_FLAGS_TCP_UDP_CHKSUM);
319 else
320 tx_push1->tx_bd_hsize_lflags = 0;
321
322 tx_push1->tx_bd_cfa_meta = cpu_to_le32(vlan_tag_flags);
323 tx_push1->tx_bd_cfa_action = cpu_to_le32(cfa_action);
324
Michael Chanfbb0fa82016-02-22 02:10:26 -0500325 end = pdata + length;
326 end = PTR_ALIGN(end, 8) - 1;
Michael Chan4419dbe2016-02-10 17:33:49 -0500327 *end = 0;
328
Michael Chanc0c050c2015-10-22 16:01:17 -0400329 skb_copy_from_linear_data(skb, pdata, len);
330 pdata += len;
331 for (j = 0; j < last_frag; j++) {
332 skb_frag_t *frag = &skb_shinfo(skb)->frags[j];
333 void *fptr;
334
335 fptr = skb_frag_address_safe(frag);
336 if (!fptr)
337 goto normal_tx;
338
339 memcpy(pdata, fptr, skb_frag_size(frag));
340 pdata += skb_frag_size(frag);
341 }
342
Michael Chan4419dbe2016-02-10 17:33:49 -0500343 txbd->tx_bd_len_flags_type = tx_push->tx_bd_len_flags_type;
344 txbd->tx_bd_haddr = txr->data_mapping;
Michael Chanc0c050c2015-10-22 16:01:17 -0400345 prod = NEXT_TX(prod);
346 txbd = &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
347 memcpy(txbd, tx_push1, sizeof(*txbd));
348 prod = NEXT_TX(prod);
Michael Chan4419dbe2016-02-10 17:33:49 -0500349 tx_push->doorbell =
Michael Chanc0c050c2015-10-22 16:01:17 -0400350 cpu_to_le32(DB_KEY_TX_PUSH | DB_LONG_TX_PUSH | prod);
351 txr->tx_prod = prod;
352
Michael Chanb9a84602016-06-06 02:37:14 -0400353 tx_buf->is_push = 1;
Michael Chanc0c050c2015-10-22 16:01:17 -0400354 netdev_tx_sent_queue(txq, skb->len);
Michael Chanb9a84602016-06-06 02:37:14 -0400355 wmb(); /* Sync is_push and byte queue before pushing data */
Michael Chanc0c050c2015-10-22 16:01:17 -0400356
Michael Chan4419dbe2016-02-10 17:33:49 -0500357 push_len = (length + sizeof(*tx_push) + 7) / 8;
358 if (push_len > 16) {
359 __iowrite64_copy(txr->tx_doorbell, tx_push_buf, 16);
Michael Chan9d137442016-09-05 01:57:35 -0400360 __iowrite32_copy(txr->tx_doorbell + 4, tx_push_buf + 1,
361 (push_len - 16) << 1);
Michael Chan4419dbe2016-02-10 17:33:49 -0500362 } else {
363 __iowrite64_copy(txr->tx_doorbell, tx_push_buf,
364 push_len);
365 }
Michael Chanc0c050c2015-10-22 16:01:17 -0400366
Michael Chanc0c050c2015-10-22 16:01:17 -0400367 goto tx_done;
368 }
369
370normal_tx:
371 if (length < BNXT_MIN_PKT_SIZE) {
372 pad = BNXT_MIN_PKT_SIZE - length;
373 if (skb_pad(skb, pad)) {
374 /* SKB already freed. */
375 tx_buf->skb = NULL;
376 return NETDEV_TX_OK;
377 }
378 length = BNXT_MIN_PKT_SIZE;
379 }
380
381 mapping = dma_map_single(&pdev->dev, skb->data, len, DMA_TO_DEVICE);
382
383 if (unlikely(dma_mapping_error(&pdev->dev, mapping))) {
384 dev_kfree_skb_any(skb);
385 tx_buf->skb = NULL;
386 return NETDEV_TX_OK;
387 }
388
389 dma_unmap_addr_set(tx_buf, mapping, mapping);
390 flags = (len << TX_BD_LEN_SHIFT) | TX_BD_TYPE_LONG_TX_BD |
391 ((last_frag + 2) << TX_BD_FLAGS_BD_CNT_SHIFT);
392
393 txbd->tx_bd_haddr = cpu_to_le64(mapping);
394
395 prod = NEXT_TX(prod);
396 txbd1 = (struct tx_bd_ext *)
397 &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
398
399 txbd1->tx_bd_hsize_lflags = 0;
400 if (skb_is_gso(skb)) {
401 u32 hdr_len;
402
403 if (skb->encapsulation)
404 hdr_len = skb_inner_network_offset(skb) +
405 skb_inner_network_header_len(skb) +
406 inner_tcp_hdrlen(skb);
407 else
408 hdr_len = skb_transport_offset(skb) +
409 tcp_hdrlen(skb);
410
411 txbd1->tx_bd_hsize_lflags = cpu_to_le32(TX_BD_FLAGS_LSO |
412 TX_BD_FLAGS_T_IPID |
413 (hdr_len << (TX_BD_HSIZE_SHIFT - 1)));
414 length = skb_shinfo(skb)->gso_size;
415 txbd1->tx_bd_mss = cpu_to_le32(length);
416 length += hdr_len;
417 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
418 txbd1->tx_bd_hsize_lflags =
419 cpu_to_le32(TX_BD_FLAGS_TCP_UDP_CHKSUM);
420 txbd1->tx_bd_mss = 0;
421 }
422
423 length >>= 9;
424 flags |= bnxt_lhint_arr[length];
425 txbd->tx_bd_len_flags_type = cpu_to_le32(flags);
426
427 txbd1->tx_bd_cfa_meta = cpu_to_le32(vlan_tag_flags);
428 txbd1->tx_bd_cfa_action = cpu_to_le32(cfa_action);
429 for (i = 0; i < last_frag; i++) {
430 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
431
432 prod = NEXT_TX(prod);
433 txbd = &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
434
435 len = skb_frag_size(frag);
436 mapping = skb_frag_dma_map(&pdev->dev, frag, 0, len,
437 DMA_TO_DEVICE);
438
439 if (unlikely(dma_mapping_error(&pdev->dev, mapping)))
440 goto tx_dma_error;
441
442 tx_buf = &txr->tx_buf_ring[prod];
443 dma_unmap_addr_set(tx_buf, mapping, mapping);
444
445 txbd->tx_bd_haddr = cpu_to_le64(mapping);
446
447 flags = len << TX_BD_LEN_SHIFT;
448 txbd->tx_bd_len_flags_type = cpu_to_le32(flags);
449 }
450
451 flags &= ~TX_BD_LEN;
452 txbd->tx_bd_len_flags_type =
453 cpu_to_le32(((len + pad) << TX_BD_LEN_SHIFT) | flags |
454 TX_BD_FLAGS_PACKET_END);
455
456 netdev_tx_sent_queue(txq, skb->len);
457
458 /* Sync BD data before updating doorbell */
459 wmb();
460
461 prod = NEXT_TX(prod);
462 txr->tx_prod = prod;
463
464 writel(DB_KEY_TX | prod, txr->tx_doorbell);
465 writel(DB_KEY_TX | prod, txr->tx_doorbell);
466
467tx_done:
468
469 mmiowb();
470
471 if (unlikely(bnxt_tx_avail(bp, txr) <= MAX_SKB_FRAGS + 1)) {
472 netif_tx_stop_queue(txq);
473
474 /* netif_tx_stop_queue() must be done before checking
475 * tx index in bnxt_tx_avail() below, because in
476 * bnxt_tx_int(), we update tx index before checking for
477 * netif_tx_queue_stopped().
478 */
479 smp_mb();
480 if (bnxt_tx_avail(bp, txr) > bp->tx_wake_thresh)
481 netif_tx_wake_queue(txq);
482 }
483 return NETDEV_TX_OK;
484
485tx_dma_error:
486 last_frag = i;
487
488 /* start back at beginning and unmap skb */
489 prod = txr->tx_prod;
490 tx_buf = &txr->tx_buf_ring[prod];
491 tx_buf->skb = NULL;
492 dma_unmap_single(&pdev->dev, dma_unmap_addr(tx_buf, mapping),
493 skb_headlen(skb), PCI_DMA_TODEVICE);
494 prod = NEXT_TX(prod);
495
496 /* unmap remaining mapped pages */
497 for (i = 0; i < last_frag; i++) {
498 prod = NEXT_TX(prod);
499 tx_buf = &txr->tx_buf_ring[prod];
500 dma_unmap_page(&pdev->dev, dma_unmap_addr(tx_buf, mapping),
501 skb_frag_size(&skb_shinfo(skb)->frags[i]),
502 PCI_DMA_TODEVICE);
503 }
504
505 dev_kfree_skb_any(skb);
506 return NETDEV_TX_OK;
507}
508
509static void bnxt_tx_int(struct bnxt *bp, struct bnxt_napi *bnapi, int nr_pkts)
510{
Michael Chanb6ab4b02016-01-02 23:44:59 -0500511 struct bnxt_tx_ring_info *txr = bnapi->tx_ring;
Michael Chana960dec2017-02-06 16:55:39 -0500512 struct netdev_queue *txq = netdev_get_tx_queue(bp->dev, txr->txq_index);
Michael Chanc0c050c2015-10-22 16:01:17 -0400513 u16 cons = txr->tx_cons;
514 struct pci_dev *pdev = bp->pdev;
515 int i;
516 unsigned int tx_bytes = 0;
517
518 for (i = 0; i < nr_pkts; i++) {
519 struct bnxt_sw_tx_bd *tx_buf;
520 struct sk_buff *skb;
521 int j, last;
522
523 tx_buf = &txr->tx_buf_ring[cons];
524 cons = NEXT_TX(cons);
525 skb = tx_buf->skb;
526 tx_buf->skb = NULL;
527
528 if (tx_buf->is_push) {
529 tx_buf->is_push = 0;
530 goto next_tx_int;
531 }
532
533 dma_unmap_single(&pdev->dev, dma_unmap_addr(tx_buf, mapping),
534 skb_headlen(skb), PCI_DMA_TODEVICE);
535 last = tx_buf->nr_frags;
536
537 for (j = 0; j < last; j++) {
538 cons = NEXT_TX(cons);
539 tx_buf = &txr->tx_buf_ring[cons];
540 dma_unmap_page(
541 &pdev->dev,
542 dma_unmap_addr(tx_buf, mapping),
543 skb_frag_size(&skb_shinfo(skb)->frags[j]),
544 PCI_DMA_TODEVICE);
545 }
546
547next_tx_int:
548 cons = NEXT_TX(cons);
549
550 tx_bytes += skb->len;
551 dev_kfree_skb_any(skb);
552 }
553
554 netdev_tx_completed_queue(txq, nr_pkts, tx_bytes);
555 txr->tx_cons = cons;
556
557 /* Need to make the tx_cons update visible to bnxt_start_xmit()
558 * before checking for netif_tx_queue_stopped(). Without the
559 * memory barrier, there is a small possibility that bnxt_start_xmit()
560 * will miss it and cause the queue to be stopped forever.
561 */
562 smp_mb();
563
564 if (unlikely(netif_tx_queue_stopped(txq)) &&
565 (bnxt_tx_avail(bp, txr) > bp->tx_wake_thresh)) {
566 __netif_tx_lock(txq, smp_processor_id());
567 if (netif_tx_queue_stopped(txq) &&
568 bnxt_tx_avail(bp, txr) > bp->tx_wake_thresh &&
569 txr->dev_state != BNXT_DEV_STATE_CLOSING)
570 netif_tx_wake_queue(txq);
571 __netif_tx_unlock(txq);
572 }
573}
574
Michael Chanc61fb992017-02-06 16:55:36 -0500575static struct page *__bnxt_alloc_rx_page(struct bnxt *bp, dma_addr_t *mapping,
576 gfp_t gfp)
577{
578 struct device *dev = &bp->pdev->dev;
579 struct page *page;
580
581 page = alloc_page(gfp);
582 if (!page)
583 return NULL;
584
585 *mapping = dma_map_page(dev, page, 0, PAGE_SIZE, bp->rx_dir);
586 if (dma_mapping_error(dev, *mapping)) {
587 __free_page(page);
588 return NULL;
589 }
590 *mapping += bp->rx_dma_offset;
591 return page;
592}
593
Michael Chanc0c050c2015-10-22 16:01:17 -0400594static inline u8 *__bnxt_alloc_rx_data(struct bnxt *bp, dma_addr_t *mapping,
595 gfp_t gfp)
596{
597 u8 *data;
598 struct pci_dev *pdev = bp->pdev;
599
600 data = kmalloc(bp->rx_buf_size, gfp);
601 if (!data)
602 return NULL;
603
Michael Chanb3dba772017-02-06 16:55:35 -0500604 *mapping = dma_map_single(&pdev->dev, data + bp->rx_dma_offset,
Michael Chan745fc052017-02-06 16:55:34 -0500605 bp->rx_buf_use_size, bp->rx_dir);
Michael Chanc0c050c2015-10-22 16:01:17 -0400606
607 if (dma_mapping_error(&pdev->dev, *mapping)) {
608 kfree(data);
609 data = NULL;
610 }
611 return data;
612}
613
Michael Chan38413402017-02-06 16:55:43 -0500614int bnxt_alloc_rx_data(struct bnxt *bp, struct bnxt_rx_ring_info *rxr,
615 u16 prod, gfp_t gfp)
Michael Chanc0c050c2015-10-22 16:01:17 -0400616{
617 struct rx_bd *rxbd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
618 struct bnxt_sw_rx_bd *rx_buf = &rxr->rx_buf_ring[prod];
Michael Chanc0c050c2015-10-22 16:01:17 -0400619 dma_addr_t mapping;
620
Michael Chanc61fb992017-02-06 16:55:36 -0500621 if (BNXT_RX_PAGE_MODE(bp)) {
622 struct page *page = __bnxt_alloc_rx_page(bp, &mapping, gfp);
Michael Chanc0c050c2015-10-22 16:01:17 -0400623
Michael Chanc61fb992017-02-06 16:55:36 -0500624 if (!page)
625 return -ENOMEM;
626
627 rx_buf->data = page;
628 rx_buf->data_ptr = page_address(page) + bp->rx_offset;
629 } else {
630 u8 *data = __bnxt_alloc_rx_data(bp, &mapping, gfp);
631
632 if (!data)
633 return -ENOMEM;
634
635 rx_buf->data = data;
636 rx_buf->data_ptr = data + bp->rx_offset;
637 }
Michael Chan11cd1192017-02-06 16:55:33 -0500638 rx_buf->mapping = mapping;
Michael Chanc0c050c2015-10-22 16:01:17 -0400639
640 rxbd->rx_bd_haddr = cpu_to_le64(mapping);
Michael Chanc0c050c2015-10-22 16:01:17 -0400641 return 0;
642}
643
Michael Chanc6d30e82017-02-06 16:55:42 -0500644void bnxt_reuse_rx_data(struct bnxt_rx_ring_info *rxr, u16 cons, void *data)
Michael Chanc0c050c2015-10-22 16:01:17 -0400645{
646 u16 prod = rxr->rx_prod;
647 struct bnxt_sw_rx_bd *cons_rx_buf, *prod_rx_buf;
648 struct rx_bd *cons_bd, *prod_bd;
649
650 prod_rx_buf = &rxr->rx_buf_ring[prod];
651 cons_rx_buf = &rxr->rx_buf_ring[cons];
652
653 prod_rx_buf->data = data;
Michael Chan6bb19472017-02-06 16:55:32 -0500654 prod_rx_buf->data_ptr = cons_rx_buf->data_ptr;
Michael Chanc0c050c2015-10-22 16:01:17 -0400655
Michael Chan11cd1192017-02-06 16:55:33 -0500656 prod_rx_buf->mapping = cons_rx_buf->mapping;
Michael Chanc0c050c2015-10-22 16:01:17 -0400657
658 prod_bd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
659 cons_bd = &rxr->rx_desc_ring[RX_RING(cons)][RX_IDX(cons)];
660
661 prod_bd->rx_bd_haddr = cons_bd->rx_bd_haddr;
662}
663
664static inline u16 bnxt_find_next_agg_idx(struct bnxt_rx_ring_info *rxr, u16 idx)
665{
666 u16 next, max = rxr->rx_agg_bmap_size;
667
668 next = find_next_zero_bit(rxr->rx_agg_bmap, max, idx);
669 if (next >= max)
670 next = find_first_zero_bit(rxr->rx_agg_bmap, max);
671 return next;
672}
673
674static inline int bnxt_alloc_rx_page(struct bnxt *bp,
675 struct bnxt_rx_ring_info *rxr,
676 u16 prod, gfp_t gfp)
677{
678 struct rx_bd *rxbd =
679 &rxr->rx_agg_desc_ring[RX_RING(prod)][RX_IDX(prod)];
680 struct bnxt_sw_rx_agg_bd *rx_agg_buf;
681 struct pci_dev *pdev = bp->pdev;
682 struct page *page;
683 dma_addr_t mapping;
684 u16 sw_prod = rxr->rx_sw_agg_prod;
Michael Chan89d0a062016-04-25 02:30:51 -0400685 unsigned int offset = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -0400686
Michael Chan89d0a062016-04-25 02:30:51 -0400687 if (PAGE_SIZE > BNXT_RX_PAGE_SIZE) {
688 page = rxr->rx_page;
689 if (!page) {
690 page = alloc_page(gfp);
691 if (!page)
692 return -ENOMEM;
693 rxr->rx_page = page;
694 rxr->rx_page_offset = 0;
695 }
696 offset = rxr->rx_page_offset;
697 rxr->rx_page_offset += BNXT_RX_PAGE_SIZE;
698 if (rxr->rx_page_offset == PAGE_SIZE)
699 rxr->rx_page = NULL;
700 else
701 get_page(page);
702 } else {
703 page = alloc_page(gfp);
704 if (!page)
705 return -ENOMEM;
706 }
Michael Chanc0c050c2015-10-22 16:01:17 -0400707
Michael Chan89d0a062016-04-25 02:30:51 -0400708 mapping = dma_map_page(&pdev->dev, page, offset, BNXT_RX_PAGE_SIZE,
Michael Chanc0c050c2015-10-22 16:01:17 -0400709 PCI_DMA_FROMDEVICE);
710 if (dma_mapping_error(&pdev->dev, mapping)) {
711 __free_page(page);
712 return -EIO;
713 }
714
715 if (unlikely(test_bit(sw_prod, rxr->rx_agg_bmap)))
716 sw_prod = bnxt_find_next_agg_idx(rxr, sw_prod);
717
718 __set_bit(sw_prod, rxr->rx_agg_bmap);
719 rx_agg_buf = &rxr->rx_agg_ring[sw_prod];
720 rxr->rx_sw_agg_prod = NEXT_RX_AGG(sw_prod);
721
722 rx_agg_buf->page = page;
Michael Chan89d0a062016-04-25 02:30:51 -0400723 rx_agg_buf->offset = offset;
Michael Chanc0c050c2015-10-22 16:01:17 -0400724 rx_agg_buf->mapping = mapping;
725 rxbd->rx_bd_haddr = cpu_to_le64(mapping);
726 rxbd->rx_bd_opaque = sw_prod;
727 return 0;
728}
729
730static void bnxt_reuse_rx_agg_bufs(struct bnxt_napi *bnapi, u16 cp_cons,
731 u32 agg_bufs)
732{
733 struct bnxt *bp = bnapi->bp;
734 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chanb6ab4b02016-01-02 23:44:59 -0500735 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -0400736 u16 prod = rxr->rx_agg_prod;
737 u16 sw_prod = rxr->rx_sw_agg_prod;
738 u32 i;
739
740 for (i = 0; i < agg_bufs; i++) {
741 u16 cons;
742 struct rx_agg_cmp *agg;
743 struct bnxt_sw_rx_agg_bd *cons_rx_buf, *prod_rx_buf;
744 struct rx_bd *prod_bd;
745 struct page *page;
746
747 agg = (struct rx_agg_cmp *)
748 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
749 cons = agg->rx_agg_cmp_opaque;
750 __clear_bit(cons, rxr->rx_agg_bmap);
751
752 if (unlikely(test_bit(sw_prod, rxr->rx_agg_bmap)))
753 sw_prod = bnxt_find_next_agg_idx(rxr, sw_prod);
754
755 __set_bit(sw_prod, rxr->rx_agg_bmap);
756 prod_rx_buf = &rxr->rx_agg_ring[sw_prod];
757 cons_rx_buf = &rxr->rx_agg_ring[cons];
758
759 /* It is possible for sw_prod to be equal to cons, so
760 * set cons_rx_buf->page to NULL first.
761 */
762 page = cons_rx_buf->page;
763 cons_rx_buf->page = NULL;
764 prod_rx_buf->page = page;
Michael Chan89d0a062016-04-25 02:30:51 -0400765 prod_rx_buf->offset = cons_rx_buf->offset;
Michael Chanc0c050c2015-10-22 16:01:17 -0400766
767 prod_rx_buf->mapping = cons_rx_buf->mapping;
768
769 prod_bd = &rxr->rx_agg_desc_ring[RX_RING(prod)][RX_IDX(prod)];
770
771 prod_bd->rx_bd_haddr = cpu_to_le64(cons_rx_buf->mapping);
772 prod_bd->rx_bd_opaque = sw_prod;
773
774 prod = NEXT_RX_AGG(prod);
775 sw_prod = NEXT_RX_AGG(sw_prod);
776 cp_cons = NEXT_CMP(cp_cons);
777 }
778 rxr->rx_agg_prod = prod;
779 rxr->rx_sw_agg_prod = sw_prod;
780}
781
Michael Chanc61fb992017-02-06 16:55:36 -0500782static struct sk_buff *bnxt_rx_page_skb(struct bnxt *bp,
783 struct bnxt_rx_ring_info *rxr,
784 u16 cons, void *data, u8 *data_ptr,
785 dma_addr_t dma_addr,
786 unsigned int offset_and_len)
787{
788 unsigned int payload = offset_and_len >> 16;
789 unsigned int len = offset_and_len & 0xffff;
790 struct skb_frag_struct *frag;
791 struct page *page = data;
792 u16 prod = rxr->rx_prod;
793 struct sk_buff *skb;
794 int off, err;
795
796 err = bnxt_alloc_rx_data(bp, rxr, prod, GFP_ATOMIC);
797 if (unlikely(err)) {
798 bnxt_reuse_rx_data(rxr, cons, data);
799 return NULL;
800 }
801 dma_addr -= bp->rx_dma_offset;
802 dma_unmap_page(&bp->pdev->dev, dma_addr, PAGE_SIZE, bp->rx_dir);
803
804 if (unlikely(!payload))
805 payload = eth_get_headlen(data_ptr, len);
806
807 skb = napi_alloc_skb(&rxr->bnapi->napi, payload);
808 if (!skb) {
809 __free_page(page);
810 return NULL;
811 }
812
813 off = (void *)data_ptr - page_address(page);
814 skb_add_rx_frag(skb, 0, page, off, len, PAGE_SIZE);
815 memcpy(skb->data - NET_IP_ALIGN, data_ptr - NET_IP_ALIGN,
816 payload + NET_IP_ALIGN);
817
818 frag = &skb_shinfo(skb)->frags[0];
819 skb_frag_size_sub(frag, payload);
820 frag->page_offset += payload;
821 skb->data_len -= payload;
822 skb->tail += payload;
823
824 return skb;
825}
826
Michael Chanc0c050c2015-10-22 16:01:17 -0400827static struct sk_buff *bnxt_rx_skb(struct bnxt *bp,
828 struct bnxt_rx_ring_info *rxr, u16 cons,
Michael Chan6bb19472017-02-06 16:55:32 -0500829 void *data, u8 *data_ptr,
830 dma_addr_t dma_addr,
831 unsigned int offset_and_len)
Michael Chanc0c050c2015-10-22 16:01:17 -0400832{
Michael Chan6bb19472017-02-06 16:55:32 -0500833 u16 prod = rxr->rx_prod;
Michael Chanc0c050c2015-10-22 16:01:17 -0400834 struct sk_buff *skb;
Michael Chan6bb19472017-02-06 16:55:32 -0500835 int err;
Michael Chanc0c050c2015-10-22 16:01:17 -0400836
837 err = bnxt_alloc_rx_data(bp, rxr, prod, GFP_ATOMIC);
838 if (unlikely(err)) {
839 bnxt_reuse_rx_data(rxr, cons, data);
840 return NULL;
841 }
842
843 skb = build_skb(data, 0);
844 dma_unmap_single(&bp->pdev->dev, dma_addr, bp->rx_buf_use_size,
Michael Chan745fc052017-02-06 16:55:34 -0500845 bp->rx_dir);
Michael Chanc0c050c2015-10-22 16:01:17 -0400846 if (!skb) {
847 kfree(data);
848 return NULL;
849 }
850
Michael Chanb3dba772017-02-06 16:55:35 -0500851 skb_reserve(skb, bp->rx_offset);
Michael Chan6bb19472017-02-06 16:55:32 -0500852 skb_put(skb, offset_and_len & 0xffff);
Michael Chanc0c050c2015-10-22 16:01:17 -0400853 return skb;
854}
855
856static struct sk_buff *bnxt_rx_pages(struct bnxt *bp, struct bnxt_napi *bnapi,
857 struct sk_buff *skb, u16 cp_cons,
858 u32 agg_bufs)
859{
860 struct pci_dev *pdev = bp->pdev;
861 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chanb6ab4b02016-01-02 23:44:59 -0500862 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -0400863 u16 prod = rxr->rx_agg_prod;
864 u32 i;
865
866 for (i = 0; i < agg_bufs; i++) {
867 u16 cons, frag_len;
868 struct rx_agg_cmp *agg;
869 struct bnxt_sw_rx_agg_bd *cons_rx_buf;
870 struct page *page;
871 dma_addr_t mapping;
872
873 agg = (struct rx_agg_cmp *)
874 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
875 cons = agg->rx_agg_cmp_opaque;
876 frag_len = (le32_to_cpu(agg->rx_agg_cmp_len_flags_type) &
877 RX_AGG_CMP_LEN) >> RX_AGG_CMP_LEN_SHIFT;
878
879 cons_rx_buf = &rxr->rx_agg_ring[cons];
Michael Chan89d0a062016-04-25 02:30:51 -0400880 skb_fill_page_desc(skb, i, cons_rx_buf->page,
881 cons_rx_buf->offset, frag_len);
Michael Chanc0c050c2015-10-22 16:01:17 -0400882 __clear_bit(cons, rxr->rx_agg_bmap);
883
884 /* It is possible for bnxt_alloc_rx_page() to allocate
885 * a sw_prod index that equals the cons index, so we
886 * need to clear the cons entry now.
887 */
Michael Chan11cd1192017-02-06 16:55:33 -0500888 mapping = cons_rx_buf->mapping;
Michael Chanc0c050c2015-10-22 16:01:17 -0400889 page = cons_rx_buf->page;
890 cons_rx_buf->page = NULL;
891
892 if (bnxt_alloc_rx_page(bp, rxr, prod, GFP_ATOMIC) != 0) {
893 struct skb_shared_info *shinfo;
894 unsigned int nr_frags;
895
896 shinfo = skb_shinfo(skb);
897 nr_frags = --shinfo->nr_frags;
898 __skb_frag_set_page(&shinfo->frags[nr_frags], NULL);
899
900 dev_kfree_skb(skb);
901
902 cons_rx_buf->page = page;
903
904 /* Update prod since possibly some pages have been
905 * allocated already.
906 */
907 rxr->rx_agg_prod = prod;
908 bnxt_reuse_rx_agg_bufs(bnapi, cp_cons, agg_bufs - i);
909 return NULL;
910 }
911
Michael Chan2839f282016-04-25 02:30:50 -0400912 dma_unmap_page(&pdev->dev, mapping, BNXT_RX_PAGE_SIZE,
Michael Chanc0c050c2015-10-22 16:01:17 -0400913 PCI_DMA_FROMDEVICE);
914
915 skb->data_len += frag_len;
916 skb->len += frag_len;
917 skb->truesize += PAGE_SIZE;
918
919 prod = NEXT_RX_AGG(prod);
920 cp_cons = NEXT_CMP(cp_cons);
921 }
922 rxr->rx_agg_prod = prod;
923 return skb;
924}
925
926static int bnxt_agg_bufs_valid(struct bnxt *bp, struct bnxt_cp_ring_info *cpr,
927 u8 agg_bufs, u32 *raw_cons)
928{
929 u16 last;
930 struct rx_agg_cmp *agg;
931
932 *raw_cons = ADV_RAW_CMP(*raw_cons, agg_bufs);
933 last = RING_CMP(*raw_cons);
934 agg = (struct rx_agg_cmp *)
935 &cpr->cp_desc_ring[CP_RING(last)][CP_IDX(last)];
936 return RX_AGG_CMP_VALID(agg, *raw_cons);
937}
938
939static inline struct sk_buff *bnxt_copy_skb(struct bnxt_napi *bnapi, u8 *data,
940 unsigned int len,
941 dma_addr_t mapping)
942{
943 struct bnxt *bp = bnapi->bp;
944 struct pci_dev *pdev = bp->pdev;
945 struct sk_buff *skb;
946
947 skb = napi_alloc_skb(&bnapi->napi, len);
948 if (!skb)
949 return NULL;
950
Michael Chan745fc052017-02-06 16:55:34 -0500951 dma_sync_single_for_cpu(&pdev->dev, mapping, bp->rx_copy_thresh,
952 bp->rx_dir);
Michael Chanc0c050c2015-10-22 16:01:17 -0400953
Michael Chan6bb19472017-02-06 16:55:32 -0500954 memcpy(skb->data - NET_IP_ALIGN, data - NET_IP_ALIGN,
955 len + NET_IP_ALIGN);
Michael Chanc0c050c2015-10-22 16:01:17 -0400956
Michael Chan745fc052017-02-06 16:55:34 -0500957 dma_sync_single_for_device(&pdev->dev, mapping, bp->rx_copy_thresh,
958 bp->rx_dir);
Michael Chanc0c050c2015-10-22 16:01:17 -0400959
960 skb_put(skb, len);
961 return skb;
962}
963
Michael Chanfa7e2812016-05-10 19:18:00 -0400964static int bnxt_discard_rx(struct bnxt *bp, struct bnxt_napi *bnapi,
965 u32 *raw_cons, void *cmp)
966{
967 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
968 struct rx_cmp *rxcmp = cmp;
969 u32 tmp_raw_cons = *raw_cons;
970 u8 cmp_type, agg_bufs = 0;
971
972 cmp_type = RX_CMP_TYPE(rxcmp);
973
974 if (cmp_type == CMP_TYPE_RX_L2_CMP) {
975 agg_bufs = (le32_to_cpu(rxcmp->rx_cmp_misc_v1) &
976 RX_CMP_AGG_BUFS) >>
977 RX_CMP_AGG_BUFS_SHIFT;
978 } else if (cmp_type == CMP_TYPE_RX_L2_TPA_END_CMP) {
979 struct rx_tpa_end_cmp *tpa_end = cmp;
980
981 agg_bufs = (le32_to_cpu(tpa_end->rx_tpa_end_cmp_misc_v1) &
982 RX_TPA_END_CMP_AGG_BUFS) >>
983 RX_TPA_END_CMP_AGG_BUFS_SHIFT;
984 }
985
986 if (agg_bufs) {
987 if (!bnxt_agg_bufs_valid(bp, cpr, agg_bufs, &tmp_raw_cons))
988 return -EBUSY;
989 }
990 *raw_cons = tmp_raw_cons;
991 return 0;
992}
993
994static void bnxt_sched_reset(struct bnxt *bp, struct bnxt_rx_ring_info *rxr)
995{
996 if (!rxr->bnapi->in_reset) {
997 rxr->bnapi->in_reset = true;
998 set_bit(BNXT_RESET_TASK_SP_EVENT, &bp->sp_event);
999 schedule_work(&bp->sp_task);
1000 }
1001 rxr->rx_next_cons = 0xffff;
1002}
1003
Michael Chanc0c050c2015-10-22 16:01:17 -04001004static void bnxt_tpa_start(struct bnxt *bp, struct bnxt_rx_ring_info *rxr,
1005 struct rx_tpa_start_cmp *tpa_start,
1006 struct rx_tpa_start_cmp_ext *tpa_start1)
1007{
1008 u8 agg_id = TPA_START_AGG_ID(tpa_start);
1009 u16 cons, prod;
1010 struct bnxt_tpa_info *tpa_info;
1011 struct bnxt_sw_rx_bd *cons_rx_buf, *prod_rx_buf;
1012 struct rx_bd *prod_bd;
1013 dma_addr_t mapping;
1014
1015 cons = tpa_start->rx_tpa_start_cmp_opaque;
1016 prod = rxr->rx_prod;
1017 cons_rx_buf = &rxr->rx_buf_ring[cons];
1018 prod_rx_buf = &rxr->rx_buf_ring[prod];
1019 tpa_info = &rxr->rx_tpa[agg_id];
1020
Michael Chanfa7e2812016-05-10 19:18:00 -04001021 if (unlikely(cons != rxr->rx_next_cons)) {
1022 bnxt_sched_reset(bp, rxr);
1023 return;
1024 }
1025
Michael Chanc0c050c2015-10-22 16:01:17 -04001026 prod_rx_buf->data = tpa_info->data;
Michael Chan6bb19472017-02-06 16:55:32 -05001027 prod_rx_buf->data_ptr = tpa_info->data_ptr;
Michael Chanc0c050c2015-10-22 16:01:17 -04001028
1029 mapping = tpa_info->mapping;
Michael Chan11cd1192017-02-06 16:55:33 -05001030 prod_rx_buf->mapping = mapping;
Michael Chanc0c050c2015-10-22 16:01:17 -04001031
1032 prod_bd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
1033
1034 prod_bd->rx_bd_haddr = cpu_to_le64(mapping);
1035
1036 tpa_info->data = cons_rx_buf->data;
Michael Chan6bb19472017-02-06 16:55:32 -05001037 tpa_info->data_ptr = cons_rx_buf->data_ptr;
Michael Chanc0c050c2015-10-22 16:01:17 -04001038 cons_rx_buf->data = NULL;
Michael Chan11cd1192017-02-06 16:55:33 -05001039 tpa_info->mapping = cons_rx_buf->mapping;
Michael Chanc0c050c2015-10-22 16:01:17 -04001040
1041 tpa_info->len =
1042 le32_to_cpu(tpa_start->rx_tpa_start_cmp_len_flags_type) >>
1043 RX_TPA_START_CMP_LEN_SHIFT;
1044 if (likely(TPA_START_HASH_VALID(tpa_start))) {
1045 u32 hash_type = TPA_START_HASH_TYPE(tpa_start);
1046
1047 tpa_info->hash_type = PKT_HASH_TYPE_L4;
1048 tpa_info->gso_type = SKB_GSO_TCPV4;
1049 /* RSS profiles 1 and 3 with extract code 0 for inner 4-tuple */
1050 if (hash_type == 3)
1051 tpa_info->gso_type = SKB_GSO_TCPV6;
1052 tpa_info->rss_hash =
1053 le32_to_cpu(tpa_start->rx_tpa_start_cmp_rss_hash);
1054 } else {
1055 tpa_info->hash_type = PKT_HASH_TYPE_NONE;
1056 tpa_info->gso_type = 0;
1057 if (netif_msg_rx_err(bp))
1058 netdev_warn(bp->dev, "TPA packet without valid hash\n");
1059 }
1060 tpa_info->flags2 = le32_to_cpu(tpa_start1->rx_tpa_start_cmp_flags2);
1061 tpa_info->metadata = le32_to_cpu(tpa_start1->rx_tpa_start_cmp_metadata);
Michael Chan94758f82016-06-13 02:25:35 -04001062 tpa_info->hdr_info = le32_to_cpu(tpa_start1->rx_tpa_start_cmp_hdr_info);
Michael Chanc0c050c2015-10-22 16:01:17 -04001063
1064 rxr->rx_prod = NEXT_RX(prod);
1065 cons = NEXT_RX(cons);
Michael Chan376a5b82016-05-10 19:17:59 -04001066 rxr->rx_next_cons = NEXT_RX(cons);
Michael Chanc0c050c2015-10-22 16:01:17 -04001067 cons_rx_buf = &rxr->rx_buf_ring[cons];
1068
1069 bnxt_reuse_rx_data(rxr, cons, cons_rx_buf->data);
1070 rxr->rx_prod = NEXT_RX(rxr->rx_prod);
1071 cons_rx_buf->data = NULL;
1072}
1073
1074static void bnxt_abort_tpa(struct bnxt *bp, struct bnxt_napi *bnapi,
1075 u16 cp_cons, u32 agg_bufs)
1076{
1077 if (agg_bufs)
1078 bnxt_reuse_rx_agg_bufs(bnapi, cp_cons, agg_bufs);
1079}
1080
Michael Chan94758f82016-06-13 02:25:35 -04001081static struct sk_buff *bnxt_gro_func_5731x(struct bnxt_tpa_info *tpa_info,
1082 int payload_off, int tcp_ts,
1083 struct sk_buff *skb)
1084{
1085#ifdef CONFIG_INET
1086 struct tcphdr *th;
1087 int len, nw_off;
1088 u16 outer_ip_off, inner_ip_off, inner_mac_off;
1089 u32 hdr_info = tpa_info->hdr_info;
1090 bool loopback = false;
1091
1092 inner_ip_off = BNXT_TPA_INNER_L3_OFF(hdr_info);
1093 inner_mac_off = BNXT_TPA_INNER_L2_OFF(hdr_info);
1094 outer_ip_off = BNXT_TPA_OUTER_L3_OFF(hdr_info);
1095
1096 /* If the packet is an internal loopback packet, the offsets will
1097 * have an extra 4 bytes.
1098 */
1099 if (inner_mac_off == 4) {
1100 loopback = true;
1101 } else if (inner_mac_off > 4) {
1102 __be16 proto = *((__be16 *)(skb->data + inner_ip_off -
1103 ETH_HLEN - 2));
1104
1105 /* We only support inner iPv4/ipv6. If we don't see the
1106 * correct protocol ID, it must be a loopback packet where
1107 * the offsets are off by 4.
1108 */
Dan Carpenter09a76362016-07-07 11:23:09 +03001109 if (proto != htons(ETH_P_IP) && proto != htons(ETH_P_IPV6))
Michael Chan94758f82016-06-13 02:25:35 -04001110 loopback = true;
1111 }
1112 if (loopback) {
1113 /* internal loopback packet, subtract all offsets by 4 */
1114 inner_ip_off -= 4;
1115 inner_mac_off -= 4;
1116 outer_ip_off -= 4;
1117 }
1118
1119 nw_off = inner_ip_off - ETH_HLEN;
1120 skb_set_network_header(skb, nw_off);
1121 if (tpa_info->flags2 & RX_TPA_START_CMP_FLAGS2_IP_TYPE) {
1122 struct ipv6hdr *iph = ipv6_hdr(skb);
1123
1124 skb_set_transport_header(skb, nw_off + sizeof(struct ipv6hdr));
1125 len = skb->len - skb_transport_offset(skb);
1126 th = tcp_hdr(skb);
1127 th->check = ~tcp_v6_check(len, &iph->saddr, &iph->daddr, 0);
1128 } else {
1129 struct iphdr *iph = ip_hdr(skb);
1130
1131 skb_set_transport_header(skb, nw_off + sizeof(struct iphdr));
1132 len = skb->len - skb_transport_offset(skb);
1133 th = tcp_hdr(skb);
1134 th->check = ~tcp_v4_check(len, iph->saddr, iph->daddr, 0);
1135 }
1136
1137 if (inner_mac_off) { /* tunnel */
1138 struct udphdr *uh = NULL;
1139 __be16 proto = *((__be16 *)(skb->data + outer_ip_off -
1140 ETH_HLEN - 2));
1141
1142 if (proto == htons(ETH_P_IP)) {
1143 struct iphdr *iph = (struct iphdr *)skb->data;
1144
1145 if (iph->protocol == IPPROTO_UDP)
1146 uh = (struct udphdr *)(iph + 1);
1147 } else {
1148 struct ipv6hdr *iph = (struct ipv6hdr *)skb->data;
1149
1150 if (iph->nexthdr == IPPROTO_UDP)
1151 uh = (struct udphdr *)(iph + 1);
1152 }
1153 if (uh) {
1154 if (uh->check)
1155 skb_shinfo(skb)->gso_type |=
1156 SKB_GSO_UDP_TUNNEL_CSUM;
1157 else
1158 skb_shinfo(skb)->gso_type |= SKB_GSO_UDP_TUNNEL;
1159 }
1160 }
1161#endif
1162 return skb;
1163}
1164
Michael Chanc0c050c2015-10-22 16:01:17 -04001165#define BNXT_IPV4_HDR_SIZE (sizeof(struct iphdr) + sizeof(struct tcphdr))
1166#define BNXT_IPV6_HDR_SIZE (sizeof(struct ipv6hdr) + sizeof(struct tcphdr))
1167
Michael Chan309369c2016-06-13 02:25:34 -04001168static struct sk_buff *bnxt_gro_func_5730x(struct bnxt_tpa_info *tpa_info,
1169 int payload_off, int tcp_ts,
Michael Chanc0c050c2015-10-22 16:01:17 -04001170 struct sk_buff *skb)
1171{
Michael Chand1611c32015-10-25 22:27:57 -04001172#ifdef CONFIG_INET
Michael Chanc0c050c2015-10-22 16:01:17 -04001173 struct tcphdr *th;
Michael Chan719ca812017-01-17 22:07:19 -05001174 int len, nw_off, tcp_opt_len = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04001175
Michael Chan309369c2016-06-13 02:25:34 -04001176 if (tcp_ts)
Michael Chanc0c050c2015-10-22 16:01:17 -04001177 tcp_opt_len = 12;
1178
Michael Chanc0c050c2015-10-22 16:01:17 -04001179 if (tpa_info->gso_type == SKB_GSO_TCPV4) {
1180 struct iphdr *iph;
1181
1182 nw_off = payload_off - BNXT_IPV4_HDR_SIZE - tcp_opt_len -
1183 ETH_HLEN;
1184 skb_set_network_header(skb, nw_off);
1185 iph = ip_hdr(skb);
1186 skb_set_transport_header(skb, nw_off + sizeof(struct iphdr));
1187 len = skb->len - skb_transport_offset(skb);
1188 th = tcp_hdr(skb);
1189 th->check = ~tcp_v4_check(len, iph->saddr, iph->daddr, 0);
1190 } else if (tpa_info->gso_type == SKB_GSO_TCPV6) {
1191 struct ipv6hdr *iph;
1192
1193 nw_off = payload_off - BNXT_IPV6_HDR_SIZE - tcp_opt_len -
1194 ETH_HLEN;
1195 skb_set_network_header(skb, nw_off);
1196 iph = ipv6_hdr(skb);
1197 skb_set_transport_header(skb, nw_off + sizeof(struct ipv6hdr));
1198 len = skb->len - skb_transport_offset(skb);
1199 th = tcp_hdr(skb);
1200 th->check = ~tcp_v6_check(len, &iph->saddr, &iph->daddr, 0);
1201 } else {
1202 dev_kfree_skb_any(skb);
1203 return NULL;
1204 }
Michael Chanc0c050c2015-10-22 16:01:17 -04001205
1206 if (nw_off) { /* tunnel */
1207 struct udphdr *uh = NULL;
1208
1209 if (skb->protocol == htons(ETH_P_IP)) {
1210 struct iphdr *iph = (struct iphdr *)skb->data;
1211
1212 if (iph->protocol == IPPROTO_UDP)
1213 uh = (struct udphdr *)(iph + 1);
1214 } else {
1215 struct ipv6hdr *iph = (struct ipv6hdr *)skb->data;
1216
1217 if (iph->nexthdr == IPPROTO_UDP)
1218 uh = (struct udphdr *)(iph + 1);
1219 }
1220 if (uh) {
1221 if (uh->check)
1222 skb_shinfo(skb)->gso_type |=
1223 SKB_GSO_UDP_TUNNEL_CSUM;
1224 else
1225 skb_shinfo(skb)->gso_type |= SKB_GSO_UDP_TUNNEL;
1226 }
1227 }
1228#endif
1229 return skb;
1230}
1231
Michael Chan309369c2016-06-13 02:25:34 -04001232static inline struct sk_buff *bnxt_gro_skb(struct bnxt *bp,
1233 struct bnxt_tpa_info *tpa_info,
1234 struct rx_tpa_end_cmp *tpa_end,
1235 struct rx_tpa_end_cmp_ext *tpa_end1,
1236 struct sk_buff *skb)
1237{
1238#ifdef CONFIG_INET
1239 int payload_off;
1240 u16 segs;
1241
1242 segs = TPA_END_TPA_SEGS(tpa_end);
1243 if (segs == 1)
1244 return skb;
1245
1246 NAPI_GRO_CB(skb)->count = segs;
1247 skb_shinfo(skb)->gso_size =
1248 le32_to_cpu(tpa_end1->rx_tpa_end_cmp_seg_len);
1249 skb_shinfo(skb)->gso_type = tpa_info->gso_type;
1250 payload_off = (le32_to_cpu(tpa_end->rx_tpa_end_cmp_misc_v1) &
1251 RX_TPA_END_CMP_PAYLOAD_OFFSET) >>
1252 RX_TPA_END_CMP_PAYLOAD_OFFSET_SHIFT;
1253 skb = bp->gro_func(tpa_info, payload_off, TPA_END_GRO_TS(tpa_end), skb);
Michael Chan59109062016-12-29 12:13:35 -05001254 if (likely(skb))
1255 tcp_gro_complete(skb);
Michael Chan309369c2016-06-13 02:25:34 -04001256#endif
1257 return skb;
1258}
1259
Michael Chanc0c050c2015-10-22 16:01:17 -04001260static inline struct sk_buff *bnxt_tpa_end(struct bnxt *bp,
1261 struct bnxt_napi *bnapi,
1262 u32 *raw_cons,
1263 struct rx_tpa_end_cmp *tpa_end,
1264 struct rx_tpa_end_cmp_ext *tpa_end1,
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001265 u8 *event)
Michael Chanc0c050c2015-10-22 16:01:17 -04001266{
1267 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chanb6ab4b02016-01-02 23:44:59 -05001268 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -04001269 u8 agg_id = TPA_END_AGG_ID(tpa_end);
Michael Chan6bb19472017-02-06 16:55:32 -05001270 u8 *data_ptr, agg_bufs;
Michael Chanc0c050c2015-10-22 16:01:17 -04001271 u16 cp_cons = RING_CMP(*raw_cons);
1272 unsigned int len;
1273 struct bnxt_tpa_info *tpa_info;
1274 dma_addr_t mapping;
1275 struct sk_buff *skb;
Michael Chan6bb19472017-02-06 16:55:32 -05001276 void *data;
Michael Chanc0c050c2015-10-22 16:01:17 -04001277
Michael Chanfa7e2812016-05-10 19:18:00 -04001278 if (unlikely(bnapi->in_reset)) {
1279 int rc = bnxt_discard_rx(bp, bnapi, raw_cons, tpa_end);
1280
1281 if (rc < 0)
1282 return ERR_PTR(-EBUSY);
1283 return NULL;
1284 }
1285
Michael Chanc0c050c2015-10-22 16:01:17 -04001286 tpa_info = &rxr->rx_tpa[agg_id];
1287 data = tpa_info->data;
Michael Chan6bb19472017-02-06 16:55:32 -05001288 data_ptr = tpa_info->data_ptr;
1289 prefetch(data_ptr);
Michael Chanc0c050c2015-10-22 16:01:17 -04001290 len = tpa_info->len;
1291 mapping = tpa_info->mapping;
1292
1293 agg_bufs = (le32_to_cpu(tpa_end->rx_tpa_end_cmp_misc_v1) &
1294 RX_TPA_END_CMP_AGG_BUFS) >> RX_TPA_END_CMP_AGG_BUFS_SHIFT;
1295
1296 if (agg_bufs) {
1297 if (!bnxt_agg_bufs_valid(bp, cpr, agg_bufs, raw_cons))
1298 return ERR_PTR(-EBUSY);
1299
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001300 *event |= BNXT_AGG_EVENT;
Michael Chanc0c050c2015-10-22 16:01:17 -04001301 cp_cons = NEXT_CMP(cp_cons);
1302 }
1303
1304 if (unlikely(agg_bufs > MAX_SKB_FRAGS)) {
1305 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
1306 netdev_warn(bp->dev, "TPA frags %d exceeded MAX_SKB_FRAGS %d\n",
1307 agg_bufs, (int)MAX_SKB_FRAGS);
1308 return NULL;
1309 }
1310
1311 if (len <= bp->rx_copy_thresh) {
Michael Chan6bb19472017-02-06 16:55:32 -05001312 skb = bnxt_copy_skb(bnapi, data_ptr, len, mapping);
Michael Chanc0c050c2015-10-22 16:01:17 -04001313 if (!skb) {
1314 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
1315 return NULL;
1316 }
1317 } else {
1318 u8 *new_data;
1319 dma_addr_t new_mapping;
1320
1321 new_data = __bnxt_alloc_rx_data(bp, &new_mapping, GFP_ATOMIC);
1322 if (!new_data) {
1323 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
1324 return NULL;
1325 }
1326
1327 tpa_info->data = new_data;
Michael Chanb3dba772017-02-06 16:55:35 -05001328 tpa_info->data_ptr = new_data + bp->rx_offset;
Michael Chanc0c050c2015-10-22 16:01:17 -04001329 tpa_info->mapping = new_mapping;
1330
1331 skb = build_skb(data, 0);
1332 dma_unmap_single(&bp->pdev->dev, mapping, bp->rx_buf_use_size,
Michael Chan745fc052017-02-06 16:55:34 -05001333 bp->rx_dir);
Michael Chanc0c050c2015-10-22 16:01:17 -04001334
1335 if (!skb) {
1336 kfree(data);
1337 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
1338 return NULL;
1339 }
Michael Chanb3dba772017-02-06 16:55:35 -05001340 skb_reserve(skb, bp->rx_offset);
Michael Chanc0c050c2015-10-22 16:01:17 -04001341 skb_put(skb, len);
1342 }
1343
1344 if (agg_bufs) {
1345 skb = bnxt_rx_pages(bp, bnapi, skb, cp_cons, agg_bufs);
1346 if (!skb) {
1347 /* Page reuse already handled by bnxt_rx_pages(). */
1348 return NULL;
1349 }
1350 }
1351 skb->protocol = eth_type_trans(skb, bp->dev);
1352
1353 if (tpa_info->hash_type != PKT_HASH_TYPE_NONE)
1354 skb_set_hash(skb, tpa_info->rss_hash, tpa_info->hash_type);
1355
Michael Chan8852ddb2016-06-06 02:37:16 -04001356 if ((tpa_info->flags2 & RX_CMP_FLAGS2_META_FORMAT_VLAN) &&
1357 (skb->dev->features & NETIF_F_HW_VLAN_CTAG_RX)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04001358 u16 vlan_proto = tpa_info->metadata >>
1359 RX_CMP_FLAGS2_METADATA_TPID_SFT;
Michael Chan8852ddb2016-06-06 02:37:16 -04001360 u16 vtag = tpa_info->metadata & RX_CMP_FLAGS2_METADATA_VID_MASK;
Michael Chanc0c050c2015-10-22 16:01:17 -04001361
Michael Chan8852ddb2016-06-06 02:37:16 -04001362 __vlan_hwaccel_put_tag(skb, htons(vlan_proto), vtag);
Michael Chanc0c050c2015-10-22 16:01:17 -04001363 }
1364
1365 skb_checksum_none_assert(skb);
1366 if (likely(tpa_info->flags2 & RX_TPA_START_CMP_FLAGS2_L4_CS_CALC)) {
1367 skb->ip_summed = CHECKSUM_UNNECESSARY;
1368 skb->csum_level =
1369 (tpa_info->flags2 & RX_CMP_FLAGS2_T_L4_CS_CALC) >> 3;
1370 }
1371
1372 if (TPA_END_GRO(tpa_end))
Michael Chan309369c2016-06-13 02:25:34 -04001373 skb = bnxt_gro_skb(bp, tpa_info, tpa_end, tpa_end1, skb);
Michael Chanc0c050c2015-10-22 16:01:17 -04001374
1375 return skb;
1376}
1377
1378/* returns the following:
1379 * 1 - 1 packet successfully received
1380 * 0 - successful TPA_START, packet not completed yet
1381 * -EBUSY - completion ring does not have all the agg buffers yet
1382 * -ENOMEM - packet aborted due to out of memory
1383 * -EIO - packet aborted due to hw error indicated in BD
1384 */
1385static int bnxt_rx_pkt(struct bnxt *bp, struct bnxt_napi *bnapi, u32 *raw_cons,
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001386 u8 *event)
Michael Chanc0c050c2015-10-22 16:01:17 -04001387{
1388 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chanb6ab4b02016-01-02 23:44:59 -05001389 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -04001390 struct net_device *dev = bp->dev;
1391 struct rx_cmp *rxcmp;
1392 struct rx_cmp_ext *rxcmp1;
1393 u32 tmp_raw_cons = *raw_cons;
1394 u16 cons, prod, cp_cons = RING_CMP(tmp_raw_cons);
1395 struct bnxt_sw_rx_bd *rx_buf;
1396 unsigned int len;
Michael Chan6bb19472017-02-06 16:55:32 -05001397 u8 *data_ptr, agg_bufs, cmp_type;
Michael Chanc0c050c2015-10-22 16:01:17 -04001398 dma_addr_t dma_addr;
1399 struct sk_buff *skb;
Michael Chan6bb19472017-02-06 16:55:32 -05001400 void *data;
Michael Chanc0c050c2015-10-22 16:01:17 -04001401 int rc = 0;
Michael Chanc61fb992017-02-06 16:55:36 -05001402 u32 misc;
Michael Chanc0c050c2015-10-22 16:01:17 -04001403
1404 rxcmp = (struct rx_cmp *)
1405 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1406
1407 tmp_raw_cons = NEXT_RAW_CMP(tmp_raw_cons);
1408 cp_cons = RING_CMP(tmp_raw_cons);
1409 rxcmp1 = (struct rx_cmp_ext *)
1410 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1411
1412 if (!RX_CMP_VALID(rxcmp1, tmp_raw_cons))
1413 return -EBUSY;
1414
1415 cmp_type = RX_CMP_TYPE(rxcmp);
1416
1417 prod = rxr->rx_prod;
1418
1419 if (cmp_type == CMP_TYPE_RX_L2_TPA_START_CMP) {
1420 bnxt_tpa_start(bp, rxr, (struct rx_tpa_start_cmp *)rxcmp,
1421 (struct rx_tpa_start_cmp_ext *)rxcmp1);
1422
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001423 *event |= BNXT_RX_EVENT;
Michael Chanc0c050c2015-10-22 16:01:17 -04001424 goto next_rx_no_prod;
1425
1426 } else if (cmp_type == CMP_TYPE_RX_L2_TPA_END_CMP) {
1427 skb = bnxt_tpa_end(bp, bnapi, &tmp_raw_cons,
1428 (struct rx_tpa_end_cmp *)rxcmp,
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001429 (struct rx_tpa_end_cmp_ext *)rxcmp1, event);
Michael Chanc0c050c2015-10-22 16:01:17 -04001430
1431 if (unlikely(IS_ERR(skb)))
1432 return -EBUSY;
1433
1434 rc = -ENOMEM;
1435 if (likely(skb)) {
1436 skb_record_rx_queue(skb, bnapi->index);
Michael Chanb356a2e2016-12-29 12:13:31 -05001437 napi_gro_receive(&bnapi->napi, skb);
Michael Chanc0c050c2015-10-22 16:01:17 -04001438 rc = 1;
1439 }
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001440 *event |= BNXT_RX_EVENT;
Michael Chanc0c050c2015-10-22 16:01:17 -04001441 goto next_rx_no_prod;
1442 }
1443
1444 cons = rxcmp->rx_cmp_opaque;
1445 rx_buf = &rxr->rx_buf_ring[cons];
1446 data = rx_buf->data;
Michael Chan6bb19472017-02-06 16:55:32 -05001447 data_ptr = rx_buf->data_ptr;
Michael Chanfa7e2812016-05-10 19:18:00 -04001448 if (unlikely(cons != rxr->rx_next_cons)) {
1449 int rc1 = bnxt_discard_rx(bp, bnapi, raw_cons, rxcmp);
1450
1451 bnxt_sched_reset(bp, rxr);
1452 return rc1;
1453 }
Michael Chan6bb19472017-02-06 16:55:32 -05001454 prefetch(data_ptr);
Michael Chanc0c050c2015-10-22 16:01:17 -04001455
Michael Chanc61fb992017-02-06 16:55:36 -05001456 misc = le32_to_cpu(rxcmp->rx_cmp_misc_v1);
1457 agg_bufs = (misc & RX_CMP_AGG_BUFS) >> RX_CMP_AGG_BUFS_SHIFT;
Michael Chanc0c050c2015-10-22 16:01:17 -04001458
1459 if (agg_bufs) {
1460 if (!bnxt_agg_bufs_valid(bp, cpr, agg_bufs, &tmp_raw_cons))
1461 return -EBUSY;
1462
1463 cp_cons = NEXT_CMP(cp_cons);
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001464 *event |= BNXT_AGG_EVENT;
Michael Chanc0c050c2015-10-22 16:01:17 -04001465 }
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001466 *event |= BNXT_RX_EVENT;
Michael Chanc0c050c2015-10-22 16:01:17 -04001467
1468 rx_buf->data = NULL;
1469 if (rxcmp1->rx_cmp_cfa_code_errors_v2 & RX_CMP_L2_ERRORS) {
1470 bnxt_reuse_rx_data(rxr, cons, data);
1471 if (agg_bufs)
1472 bnxt_reuse_rx_agg_bufs(bnapi, cp_cons, agg_bufs);
1473
1474 rc = -EIO;
1475 goto next_rx;
1476 }
1477
1478 len = le32_to_cpu(rxcmp->rx_cmp_len_flags_type) >> RX_CMP_LEN_SHIFT;
Michael Chan11cd1192017-02-06 16:55:33 -05001479 dma_addr = rx_buf->mapping;
Michael Chanc0c050c2015-10-22 16:01:17 -04001480
Michael Chanc6d30e82017-02-06 16:55:42 -05001481 if (bnxt_rx_xdp(bp, rxr, cons, data, &data_ptr, &len, event)) {
1482 rc = 1;
1483 goto next_rx;
1484 }
1485
Michael Chanc0c050c2015-10-22 16:01:17 -04001486 if (len <= bp->rx_copy_thresh) {
Michael Chan6bb19472017-02-06 16:55:32 -05001487 skb = bnxt_copy_skb(bnapi, data_ptr, len, dma_addr);
Michael Chanc0c050c2015-10-22 16:01:17 -04001488 bnxt_reuse_rx_data(rxr, cons, data);
1489 if (!skb) {
1490 rc = -ENOMEM;
1491 goto next_rx;
1492 }
1493 } else {
Michael Chanc61fb992017-02-06 16:55:36 -05001494 u32 payload;
1495
Michael Chanc6d30e82017-02-06 16:55:42 -05001496 if (rx_buf->data_ptr == data_ptr)
1497 payload = misc & RX_CMP_PAYLOAD_OFFSET;
1498 else
1499 payload = 0;
Michael Chan6bb19472017-02-06 16:55:32 -05001500 skb = bp->rx_skb_func(bp, rxr, cons, data, data_ptr, dma_addr,
Michael Chanc61fb992017-02-06 16:55:36 -05001501 payload | len);
Michael Chanc0c050c2015-10-22 16:01:17 -04001502 if (!skb) {
1503 rc = -ENOMEM;
1504 goto next_rx;
1505 }
1506 }
1507
1508 if (agg_bufs) {
1509 skb = bnxt_rx_pages(bp, bnapi, skb, cp_cons, agg_bufs);
1510 if (!skb) {
1511 rc = -ENOMEM;
1512 goto next_rx;
1513 }
1514 }
1515
1516 if (RX_CMP_HASH_VALID(rxcmp)) {
1517 u32 hash_type = RX_CMP_HASH_TYPE(rxcmp);
1518 enum pkt_hash_types type = PKT_HASH_TYPE_L4;
1519
1520 /* RSS profiles 1 and 3 with extract code 0 for inner 4-tuple */
1521 if (hash_type != 1 && hash_type != 3)
1522 type = PKT_HASH_TYPE_L3;
1523 skb_set_hash(skb, le32_to_cpu(rxcmp->rx_cmp_rss_hash), type);
1524 }
1525
1526 skb->protocol = eth_type_trans(skb, dev);
1527
Michael Chan8852ddb2016-06-06 02:37:16 -04001528 if ((rxcmp1->rx_cmp_flags2 &
1529 cpu_to_le32(RX_CMP_FLAGS2_META_FORMAT_VLAN)) &&
1530 (skb->dev->features & NETIF_F_HW_VLAN_CTAG_RX)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04001531 u32 meta_data = le32_to_cpu(rxcmp1->rx_cmp_meta_data);
Michael Chan8852ddb2016-06-06 02:37:16 -04001532 u16 vtag = meta_data & RX_CMP_FLAGS2_METADATA_VID_MASK;
Michael Chanc0c050c2015-10-22 16:01:17 -04001533 u16 vlan_proto = meta_data >> RX_CMP_FLAGS2_METADATA_TPID_SFT;
1534
Michael Chan8852ddb2016-06-06 02:37:16 -04001535 __vlan_hwaccel_put_tag(skb, htons(vlan_proto), vtag);
Michael Chanc0c050c2015-10-22 16:01:17 -04001536 }
1537
1538 skb_checksum_none_assert(skb);
1539 if (RX_CMP_L4_CS_OK(rxcmp1)) {
1540 if (dev->features & NETIF_F_RXCSUM) {
1541 skb->ip_summed = CHECKSUM_UNNECESSARY;
1542 skb->csum_level = RX_CMP_ENCAP(rxcmp1);
1543 }
1544 } else {
Satish Baddipadige665e3502015-12-27 18:19:21 -05001545 if (rxcmp1->rx_cmp_cfa_code_errors_v2 & RX_CMP_L4_CS_ERR_BITS) {
1546 if (dev->features & NETIF_F_RXCSUM)
1547 cpr->rx_l4_csum_errors++;
1548 }
Michael Chanc0c050c2015-10-22 16:01:17 -04001549 }
1550
1551 skb_record_rx_queue(skb, bnapi->index);
Michael Chanb356a2e2016-12-29 12:13:31 -05001552 napi_gro_receive(&bnapi->napi, skb);
Michael Chanc0c050c2015-10-22 16:01:17 -04001553 rc = 1;
1554
1555next_rx:
1556 rxr->rx_prod = NEXT_RX(prod);
Michael Chan376a5b82016-05-10 19:17:59 -04001557 rxr->rx_next_cons = NEXT_RX(cons);
Michael Chanc0c050c2015-10-22 16:01:17 -04001558
1559next_rx_no_prod:
1560 *raw_cons = tmp_raw_cons;
1561
1562 return rc;
1563}
1564
Michael Chan4bb13ab2016-04-05 14:09:01 -04001565#define BNXT_GET_EVENT_PORT(data) \
Michael Chan87c374d2016-12-02 21:17:16 -05001566 ((data) & \
1567 ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_PORT_ID_MASK)
Michael Chan4bb13ab2016-04-05 14:09:01 -04001568
Michael Chanc0c050c2015-10-22 16:01:17 -04001569static int bnxt_async_event_process(struct bnxt *bp,
1570 struct hwrm_async_event_cmpl *cmpl)
1571{
1572 u16 event_id = le16_to_cpu(cmpl->event_id);
1573
1574 /* TODO CHIMP_FW: Define event id's for link change, error etc */
1575 switch (event_id) {
Michael Chan87c374d2016-12-02 21:17:16 -05001576 case ASYNC_EVENT_CMPL_EVENT_ID_LINK_SPEED_CFG_CHANGE: {
Michael Chan8cbde112016-04-11 04:11:14 -04001577 u32 data1 = le32_to_cpu(cmpl->event_data1);
1578 struct bnxt_link_info *link_info = &bp->link_info;
1579
1580 if (BNXT_VF(bp))
1581 goto async_event_process_exit;
1582 if (data1 & 0x20000) {
1583 u16 fw_speed = link_info->force_link_speed;
1584 u32 speed = bnxt_fw_to_ethtool_speed(fw_speed);
1585
1586 netdev_warn(bp->dev, "Link speed %d no longer supported\n",
1587 speed);
1588 }
Michael Chan286ef9d2016-11-16 21:13:08 -05001589 set_bit(BNXT_LINK_SPEED_CHNG_SP_EVENT, &bp->sp_event);
Michael Chan8cbde112016-04-11 04:11:14 -04001590 /* fall thru */
1591 }
Michael Chan87c374d2016-12-02 21:17:16 -05001592 case ASYNC_EVENT_CMPL_EVENT_ID_LINK_STATUS_CHANGE:
Michael Chanc0c050c2015-10-22 16:01:17 -04001593 set_bit(BNXT_LINK_CHNG_SP_EVENT, &bp->sp_event);
Jeffrey Huang19241362016-02-26 04:00:00 -05001594 break;
Michael Chan87c374d2016-12-02 21:17:16 -05001595 case ASYNC_EVENT_CMPL_EVENT_ID_PF_DRVR_UNLOAD:
Jeffrey Huang19241362016-02-26 04:00:00 -05001596 set_bit(BNXT_HWRM_PF_UNLOAD_SP_EVENT, &bp->sp_event);
Michael Chanc0c050c2015-10-22 16:01:17 -04001597 break;
Michael Chan87c374d2016-12-02 21:17:16 -05001598 case ASYNC_EVENT_CMPL_EVENT_ID_PORT_CONN_NOT_ALLOWED: {
Michael Chan4bb13ab2016-04-05 14:09:01 -04001599 u32 data1 = le32_to_cpu(cmpl->event_data1);
1600 u16 port_id = BNXT_GET_EVENT_PORT(data1);
1601
1602 if (BNXT_VF(bp))
1603 break;
1604
1605 if (bp->pf.port_id != port_id)
1606 break;
1607
Michael Chan4bb13ab2016-04-05 14:09:01 -04001608 set_bit(BNXT_HWRM_PORT_MODULE_SP_EVENT, &bp->sp_event);
1609 break;
1610 }
Michael Chan87c374d2016-12-02 21:17:16 -05001611 case ASYNC_EVENT_CMPL_EVENT_ID_VF_CFG_CHANGE:
Michael Chanfc0f1922016-06-13 02:25:30 -04001612 if (BNXT_PF(bp))
1613 goto async_event_process_exit;
1614 set_bit(BNXT_RESET_TASK_SILENT_SP_EVENT, &bp->sp_event);
1615 break;
Michael Chanc0c050c2015-10-22 16:01:17 -04001616 default:
Jeffrey Huang19241362016-02-26 04:00:00 -05001617 goto async_event_process_exit;
Michael Chanc0c050c2015-10-22 16:01:17 -04001618 }
Jeffrey Huang19241362016-02-26 04:00:00 -05001619 schedule_work(&bp->sp_task);
1620async_event_process_exit:
Michael Chana588e452016-12-07 00:26:21 -05001621 bnxt_ulp_async_events(bp, cmpl);
Michael Chanc0c050c2015-10-22 16:01:17 -04001622 return 0;
1623}
1624
1625static int bnxt_hwrm_handler(struct bnxt *bp, struct tx_cmp *txcmp)
1626{
1627 u16 cmpl_type = TX_CMP_TYPE(txcmp), vf_id, seq_id;
1628 struct hwrm_cmpl *h_cmpl = (struct hwrm_cmpl *)txcmp;
1629 struct hwrm_fwd_req_cmpl *fwd_req_cmpl =
1630 (struct hwrm_fwd_req_cmpl *)txcmp;
1631
1632 switch (cmpl_type) {
1633 case CMPL_BASE_TYPE_HWRM_DONE:
1634 seq_id = le16_to_cpu(h_cmpl->sequence_id);
1635 if (seq_id == bp->hwrm_intr_seq_id)
1636 bp->hwrm_intr_seq_id = HWRM_SEQ_ID_INVALID;
1637 else
1638 netdev_err(bp->dev, "Invalid hwrm seq id %d\n", seq_id);
1639 break;
1640
1641 case CMPL_BASE_TYPE_HWRM_FWD_REQ:
1642 vf_id = le16_to_cpu(fwd_req_cmpl->source_id);
1643
1644 if ((vf_id < bp->pf.first_vf_id) ||
1645 (vf_id >= bp->pf.first_vf_id + bp->pf.active_vfs)) {
1646 netdev_err(bp->dev, "Msg contains invalid VF id %x\n",
1647 vf_id);
1648 return -EINVAL;
1649 }
1650
1651 set_bit(vf_id - bp->pf.first_vf_id, bp->pf.vf_event_bmap);
1652 set_bit(BNXT_HWRM_EXEC_FWD_REQ_SP_EVENT, &bp->sp_event);
1653 schedule_work(&bp->sp_task);
1654 break;
1655
1656 case CMPL_BASE_TYPE_HWRM_ASYNC_EVENT:
1657 bnxt_async_event_process(bp,
1658 (struct hwrm_async_event_cmpl *)txcmp);
1659
1660 default:
1661 break;
1662 }
1663
1664 return 0;
1665}
1666
1667static irqreturn_t bnxt_msix(int irq, void *dev_instance)
1668{
1669 struct bnxt_napi *bnapi = dev_instance;
1670 struct bnxt *bp = bnapi->bp;
1671 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1672 u32 cons = RING_CMP(cpr->cp_raw_cons);
1673
1674 prefetch(&cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)]);
1675 napi_schedule(&bnapi->napi);
1676 return IRQ_HANDLED;
1677}
1678
1679static inline int bnxt_has_work(struct bnxt *bp, struct bnxt_cp_ring_info *cpr)
1680{
1681 u32 raw_cons = cpr->cp_raw_cons;
1682 u16 cons = RING_CMP(raw_cons);
1683 struct tx_cmp *txcmp;
1684
1685 txcmp = &cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)];
1686
1687 return TX_CMP_VALID(txcmp, raw_cons);
1688}
1689
Michael Chanc0c050c2015-10-22 16:01:17 -04001690static irqreturn_t bnxt_inta(int irq, void *dev_instance)
1691{
1692 struct bnxt_napi *bnapi = dev_instance;
1693 struct bnxt *bp = bnapi->bp;
1694 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1695 u32 cons = RING_CMP(cpr->cp_raw_cons);
1696 u32 int_status;
1697
1698 prefetch(&cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)]);
1699
1700 if (!bnxt_has_work(bp, cpr)) {
Jeffrey Huang11809492015-11-05 16:25:49 -05001701 int_status = readl(bp->bar0 + BNXT_CAG_REG_LEGACY_INT_STATUS);
Michael Chanc0c050c2015-10-22 16:01:17 -04001702 /* return if erroneous interrupt */
1703 if (!(int_status & (0x10000 << cpr->cp_ring_struct.fw_ring_id)))
1704 return IRQ_NONE;
1705 }
1706
1707 /* disable ring IRQ */
1708 BNXT_CP_DB_IRQ_DIS(cpr->cp_doorbell);
1709
1710 /* Return here if interrupt is shared and is disabled. */
1711 if (unlikely(atomic_read(&bp->intr_sem) != 0))
1712 return IRQ_HANDLED;
1713
1714 napi_schedule(&bnapi->napi);
1715 return IRQ_HANDLED;
1716}
1717
1718static int bnxt_poll_work(struct bnxt *bp, struct bnxt_napi *bnapi, int budget)
1719{
1720 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1721 u32 raw_cons = cpr->cp_raw_cons;
1722 u32 cons;
1723 int tx_pkts = 0;
1724 int rx_pkts = 0;
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001725 u8 event = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04001726 struct tx_cmp *txcmp;
1727
1728 while (1) {
1729 int rc;
1730
1731 cons = RING_CMP(raw_cons);
1732 txcmp = &cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)];
1733
1734 if (!TX_CMP_VALID(txcmp, raw_cons))
1735 break;
1736
Michael Chan67a95e22016-05-04 16:56:43 -04001737 /* The valid test of the entry must be done first before
1738 * reading any further.
1739 */
Michael Chanb67daab2016-05-15 03:04:51 -04001740 dma_rmb();
Michael Chanc0c050c2015-10-22 16:01:17 -04001741 if (TX_CMP_TYPE(txcmp) == CMP_TYPE_TX_L2_CMP) {
1742 tx_pkts++;
1743 /* return full budget so NAPI will complete. */
1744 if (unlikely(tx_pkts > bp->tx_wake_thresh))
1745 rx_pkts = budget;
1746 } else if ((TX_CMP_TYPE(txcmp) & 0x30) == 0x10) {
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001747 rc = bnxt_rx_pkt(bp, bnapi, &raw_cons, &event);
Michael Chanc0c050c2015-10-22 16:01:17 -04001748 if (likely(rc >= 0))
1749 rx_pkts += rc;
1750 else if (rc == -EBUSY) /* partial completion */
1751 break;
Michael Chanc0c050c2015-10-22 16:01:17 -04001752 } else if (unlikely((TX_CMP_TYPE(txcmp) ==
1753 CMPL_BASE_TYPE_HWRM_DONE) ||
1754 (TX_CMP_TYPE(txcmp) ==
1755 CMPL_BASE_TYPE_HWRM_FWD_REQ) ||
1756 (TX_CMP_TYPE(txcmp) ==
1757 CMPL_BASE_TYPE_HWRM_ASYNC_EVENT))) {
1758 bnxt_hwrm_handler(bp, txcmp);
1759 }
1760 raw_cons = NEXT_RAW_CMP(raw_cons);
1761
1762 if (rx_pkts == budget)
1763 break;
1764 }
1765
Michael Chan38413402017-02-06 16:55:43 -05001766 if (event & BNXT_TX_EVENT) {
1767 struct bnxt_tx_ring_info *txr = bnapi->tx_ring;
1768 void __iomem *db = txr->tx_doorbell;
1769 u16 prod = txr->tx_prod;
1770
1771 /* Sync BD data before updating doorbell */
1772 wmb();
1773
1774 writel(DB_KEY_TX | prod, db);
1775 writel(DB_KEY_TX | prod, db);
1776 }
1777
Michael Chanc0c050c2015-10-22 16:01:17 -04001778 cpr->cp_raw_cons = raw_cons;
1779 /* ACK completion ring before freeing tx ring and producing new
1780 * buffers in rx/agg rings to prevent overflowing the completion
1781 * ring.
1782 */
1783 BNXT_CP_DB(cpr->cp_doorbell, cpr->cp_raw_cons);
1784
1785 if (tx_pkts)
Michael Chanfa3e93e2017-02-06 16:55:41 -05001786 bnapi->tx_int(bp, bnapi, tx_pkts);
Michael Chanc0c050c2015-10-22 16:01:17 -04001787
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001788 if (event & BNXT_RX_EVENT) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001789 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -04001790
1791 writel(DB_KEY_RX | rxr->rx_prod, rxr->rx_doorbell);
1792 writel(DB_KEY_RX | rxr->rx_prod, rxr->rx_doorbell);
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001793 if (event & BNXT_AGG_EVENT) {
Michael Chanc0c050c2015-10-22 16:01:17 -04001794 writel(DB_KEY_RX | rxr->rx_agg_prod,
1795 rxr->rx_agg_doorbell);
1796 writel(DB_KEY_RX | rxr->rx_agg_prod,
1797 rxr->rx_agg_doorbell);
1798 }
1799 }
1800 return rx_pkts;
1801}
1802
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04001803static int bnxt_poll_nitroa0(struct napi_struct *napi, int budget)
1804{
1805 struct bnxt_napi *bnapi = container_of(napi, struct bnxt_napi, napi);
1806 struct bnxt *bp = bnapi->bp;
1807 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1808 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
1809 struct tx_cmp *txcmp;
1810 struct rx_cmp_ext *rxcmp1;
1811 u32 cp_cons, tmp_raw_cons;
1812 u32 raw_cons = cpr->cp_raw_cons;
1813 u32 rx_pkts = 0;
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001814 u8 event = 0;
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04001815
1816 while (1) {
1817 int rc;
1818
1819 cp_cons = RING_CMP(raw_cons);
1820 txcmp = &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1821
1822 if (!TX_CMP_VALID(txcmp, raw_cons))
1823 break;
1824
1825 if ((TX_CMP_TYPE(txcmp) & 0x30) == 0x10) {
1826 tmp_raw_cons = NEXT_RAW_CMP(raw_cons);
1827 cp_cons = RING_CMP(tmp_raw_cons);
1828 rxcmp1 = (struct rx_cmp_ext *)
1829 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1830
1831 if (!RX_CMP_VALID(rxcmp1, tmp_raw_cons))
1832 break;
1833
1834 /* force an error to recycle the buffer */
1835 rxcmp1->rx_cmp_cfa_code_errors_v2 |=
1836 cpu_to_le32(RX_CMPL_ERRORS_CRC_ERROR);
1837
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001838 rc = bnxt_rx_pkt(bp, bnapi, &raw_cons, &event);
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04001839 if (likely(rc == -EIO))
1840 rx_pkts++;
1841 else if (rc == -EBUSY) /* partial completion */
1842 break;
1843 } else if (unlikely(TX_CMP_TYPE(txcmp) ==
1844 CMPL_BASE_TYPE_HWRM_DONE)) {
1845 bnxt_hwrm_handler(bp, txcmp);
1846 } else {
1847 netdev_err(bp->dev,
1848 "Invalid completion received on special ring\n");
1849 }
1850 raw_cons = NEXT_RAW_CMP(raw_cons);
1851
1852 if (rx_pkts == budget)
1853 break;
1854 }
1855
1856 cpr->cp_raw_cons = raw_cons;
1857 BNXT_CP_DB(cpr->cp_doorbell, cpr->cp_raw_cons);
1858 writel(DB_KEY_RX | rxr->rx_prod, rxr->rx_doorbell);
1859 writel(DB_KEY_RX | rxr->rx_prod, rxr->rx_doorbell);
1860
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001861 if (event & BNXT_AGG_EVENT) {
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04001862 writel(DB_KEY_RX | rxr->rx_agg_prod, rxr->rx_agg_doorbell);
1863 writel(DB_KEY_RX | rxr->rx_agg_prod, rxr->rx_agg_doorbell);
1864 }
1865
1866 if (!bnxt_has_work(bp, cpr) && rx_pkts < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08001867 napi_complete_done(napi, rx_pkts);
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04001868 BNXT_CP_DB_REARM(cpr->cp_doorbell, cpr->cp_raw_cons);
1869 }
1870 return rx_pkts;
1871}
1872
Michael Chanc0c050c2015-10-22 16:01:17 -04001873static int bnxt_poll(struct napi_struct *napi, int budget)
1874{
1875 struct bnxt_napi *bnapi = container_of(napi, struct bnxt_napi, napi);
1876 struct bnxt *bp = bnapi->bp;
1877 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1878 int work_done = 0;
1879
Michael Chanc0c050c2015-10-22 16:01:17 -04001880 while (1) {
1881 work_done += bnxt_poll_work(bp, bnapi, budget - work_done);
1882
1883 if (work_done >= budget)
1884 break;
1885
1886 if (!bnxt_has_work(bp, cpr)) {
Michael Chane7b95692016-12-29 12:13:32 -05001887 if (napi_complete_done(napi, work_done))
1888 BNXT_CP_DB_REARM(cpr->cp_doorbell,
1889 cpr->cp_raw_cons);
Michael Chanc0c050c2015-10-22 16:01:17 -04001890 break;
1891 }
1892 }
1893 mmiowb();
Michael Chanc0c050c2015-10-22 16:01:17 -04001894 return work_done;
1895}
1896
Michael Chanc0c050c2015-10-22 16:01:17 -04001897static void bnxt_free_tx_skbs(struct bnxt *bp)
1898{
1899 int i, max_idx;
1900 struct pci_dev *pdev = bp->pdev;
1901
Michael Chanb6ab4b02016-01-02 23:44:59 -05001902 if (!bp->tx_ring)
Michael Chanc0c050c2015-10-22 16:01:17 -04001903 return;
1904
1905 max_idx = bp->tx_nr_pages * TX_DESC_CNT;
1906 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001907 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04001908 int j;
1909
Michael Chanc0c050c2015-10-22 16:01:17 -04001910 for (j = 0; j < max_idx;) {
1911 struct bnxt_sw_tx_bd *tx_buf = &txr->tx_buf_ring[j];
1912 struct sk_buff *skb = tx_buf->skb;
1913 int k, last;
1914
1915 if (!skb) {
1916 j++;
1917 continue;
1918 }
1919
1920 tx_buf->skb = NULL;
1921
1922 if (tx_buf->is_push) {
1923 dev_kfree_skb(skb);
1924 j += 2;
1925 continue;
1926 }
1927
1928 dma_unmap_single(&pdev->dev,
1929 dma_unmap_addr(tx_buf, mapping),
1930 skb_headlen(skb),
1931 PCI_DMA_TODEVICE);
1932
1933 last = tx_buf->nr_frags;
1934 j += 2;
Michael Chand612a572016-01-28 03:11:22 -05001935 for (k = 0; k < last; k++, j++) {
1936 int ring_idx = j & bp->tx_ring_mask;
Michael Chanc0c050c2015-10-22 16:01:17 -04001937 skb_frag_t *frag = &skb_shinfo(skb)->frags[k];
1938
Michael Chand612a572016-01-28 03:11:22 -05001939 tx_buf = &txr->tx_buf_ring[ring_idx];
Michael Chanc0c050c2015-10-22 16:01:17 -04001940 dma_unmap_page(
1941 &pdev->dev,
1942 dma_unmap_addr(tx_buf, mapping),
1943 skb_frag_size(frag), PCI_DMA_TODEVICE);
1944 }
1945 dev_kfree_skb(skb);
1946 }
1947 netdev_tx_reset_queue(netdev_get_tx_queue(bp->dev, i));
1948 }
1949}
1950
1951static void bnxt_free_rx_skbs(struct bnxt *bp)
1952{
1953 int i, max_idx, max_agg_idx;
1954 struct pci_dev *pdev = bp->pdev;
1955
Michael Chanb6ab4b02016-01-02 23:44:59 -05001956 if (!bp->rx_ring)
Michael Chanc0c050c2015-10-22 16:01:17 -04001957 return;
1958
1959 max_idx = bp->rx_nr_pages * RX_DESC_CNT;
1960 max_agg_idx = bp->rx_agg_nr_pages * RX_DESC_CNT;
1961 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001962 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04001963 int j;
1964
Michael Chanc0c050c2015-10-22 16:01:17 -04001965 if (rxr->rx_tpa) {
1966 for (j = 0; j < MAX_TPA; j++) {
1967 struct bnxt_tpa_info *tpa_info =
1968 &rxr->rx_tpa[j];
1969 u8 *data = tpa_info->data;
1970
1971 if (!data)
1972 continue;
1973
Michael Chan745fc052017-02-06 16:55:34 -05001974 dma_unmap_single(&pdev->dev, tpa_info->mapping,
1975 bp->rx_buf_use_size,
1976 bp->rx_dir);
Michael Chanc0c050c2015-10-22 16:01:17 -04001977
1978 tpa_info->data = NULL;
1979
1980 kfree(data);
1981 }
1982 }
1983
1984 for (j = 0; j < max_idx; j++) {
1985 struct bnxt_sw_rx_bd *rx_buf = &rxr->rx_buf_ring[j];
Michael Chan6bb19472017-02-06 16:55:32 -05001986 void *data = rx_buf->data;
Michael Chanc0c050c2015-10-22 16:01:17 -04001987
1988 if (!data)
1989 continue;
1990
Michael Chan11cd1192017-02-06 16:55:33 -05001991 dma_unmap_single(&pdev->dev, rx_buf->mapping,
Michael Chan745fc052017-02-06 16:55:34 -05001992 bp->rx_buf_use_size, bp->rx_dir);
Michael Chanc0c050c2015-10-22 16:01:17 -04001993
1994 rx_buf->data = NULL;
1995
Michael Chanc61fb992017-02-06 16:55:36 -05001996 if (BNXT_RX_PAGE_MODE(bp))
1997 __free_page(data);
1998 else
1999 kfree(data);
Michael Chanc0c050c2015-10-22 16:01:17 -04002000 }
2001
2002 for (j = 0; j < max_agg_idx; j++) {
2003 struct bnxt_sw_rx_agg_bd *rx_agg_buf =
2004 &rxr->rx_agg_ring[j];
2005 struct page *page = rx_agg_buf->page;
2006
2007 if (!page)
2008 continue;
2009
Michael Chan11cd1192017-02-06 16:55:33 -05002010 dma_unmap_page(&pdev->dev, rx_agg_buf->mapping,
Michael Chan2839f282016-04-25 02:30:50 -04002011 BNXT_RX_PAGE_SIZE, PCI_DMA_FROMDEVICE);
Michael Chanc0c050c2015-10-22 16:01:17 -04002012
2013 rx_agg_buf->page = NULL;
2014 __clear_bit(j, rxr->rx_agg_bmap);
2015
2016 __free_page(page);
2017 }
Michael Chan89d0a062016-04-25 02:30:51 -04002018 if (rxr->rx_page) {
2019 __free_page(rxr->rx_page);
2020 rxr->rx_page = NULL;
2021 }
Michael Chanc0c050c2015-10-22 16:01:17 -04002022 }
2023}
2024
2025static void bnxt_free_skbs(struct bnxt *bp)
2026{
2027 bnxt_free_tx_skbs(bp);
2028 bnxt_free_rx_skbs(bp);
2029}
2030
2031static void bnxt_free_ring(struct bnxt *bp, struct bnxt_ring_struct *ring)
2032{
2033 struct pci_dev *pdev = bp->pdev;
2034 int i;
2035
2036 for (i = 0; i < ring->nr_pages; i++) {
2037 if (!ring->pg_arr[i])
2038 continue;
2039
2040 dma_free_coherent(&pdev->dev, ring->page_size,
2041 ring->pg_arr[i], ring->dma_arr[i]);
2042
2043 ring->pg_arr[i] = NULL;
2044 }
2045 if (ring->pg_tbl) {
2046 dma_free_coherent(&pdev->dev, ring->nr_pages * 8,
2047 ring->pg_tbl, ring->pg_tbl_map);
2048 ring->pg_tbl = NULL;
2049 }
2050 if (ring->vmem_size && *ring->vmem) {
2051 vfree(*ring->vmem);
2052 *ring->vmem = NULL;
2053 }
2054}
2055
2056static int bnxt_alloc_ring(struct bnxt *bp, struct bnxt_ring_struct *ring)
2057{
2058 int i;
2059 struct pci_dev *pdev = bp->pdev;
2060
2061 if (ring->nr_pages > 1) {
2062 ring->pg_tbl = dma_alloc_coherent(&pdev->dev,
2063 ring->nr_pages * 8,
2064 &ring->pg_tbl_map,
2065 GFP_KERNEL);
2066 if (!ring->pg_tbl)
2067 return -ENOMEM;
2068 }
2069
2070 for (i = 0; i < ring->nr_pages; i++) {
2071 ring->pg_arr[i] = dma_alloc_coherent(&pdev->dev,
2072 ring->page_size,
2073 &ring->dma_arr[i],
2074 GFP_KERNEL);
2075 if (!ring->pg_arr[i])
2076 return -ENOMEM;
2077
2078 if (ring->nr_pages > 1)
2079 ring->pg_tbl[i] = cpu_to_le64(ring->dma_arr[i]);
2080 }
2081
2082 if (ring->vmem_size) {
2083 *ring->vmem = vzalloc(ring->vmem_size);
2084 if (!(*ring->vmem))
2085 return -ENOMEM;
2086 }
2087 return 0;
2088}
2089
2090static void bnxt_free_rx_rings(struct bnxt *bp)
2091{
2092 int i;
2093
Michael Chanb6ab4b02016-01-02 23:44:59 -05002094 if (!bp->rx_ring)
Michael Chanc0c050c2015-10-22 16:01:17 -04002095 return;
2096
2097 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05002098 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04002099 struct bnxt_ring_struct *ring;
2100
Michael Chanc6d30e82017-02-06 16:55:42 -05002101 if (rxr->xdp_prog)
2102 bpf_prog_put(rxr->xdp_prog);
2103
Michael Chanc0c050c2015-10-22 16:01:17 -04002104 kfree(rxr->rx_tpa);
2105 rxr->rx_tpa = NULL;
2106
2107 kfree(rxr->rx_agg_bmap);
2108 rxr->rx_agg_bmap = NULL;
2109
2110 ring = &rxr->rx_ring_struct;
2111 bnxt_free_ring(bp, ring);
2112
2113 ring = &rxr->rx_agg_ring_struct;
2114 bnxt_free_ring(bp, ring);
2115 }
2116}
2117
2118static int bnxt_alloc_rx_rings(struct bnxt *bp)
2119{
2120 int i, rc, agg_rings = 0, tpa_rings = 0;
2121
Michael Chanb6ab4b02016-01-02 23:44:59 -05002122 if (!bp->rx_ring)
2123 return -ENOMEM;
2124
Michael Chanc0c050c2015-10-22 16:01:17 -04002125 if (bp->flags & BNXT_FLAG_AGG_RINGS)
2126 agg_rings = 1;
2127
2128 if (bp->flags & BNXT_FLAG_TPA)
2129 tpa_rings = 1;
2130
2131 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05002132 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04002133 struct bnxt_ring_struct *ring;
2134
Michael Chanc0c050c2015-10-22 16:01:17 -04002135 ring = &rxr->rx_ring_struct;
2136
2137 rc = bnxt_alloc_ring(bp, ring);
2138 if (rc)
2139 return rc;
2140
2141 if (agg_rings) {
2142 u16 mem_size;
2143
2144 ring = &rxr->rx_agg_ring_struct;
2145 rc = bnxt_alloc_ring(bp, ring);
2146 if (rc)
2147 return rc;
2148
2149 rxr->rx_agg_bmap_size = bp->rx_agg_ring_mask + 1;
2150 mem_size = rxr->rx_agg_bmap_size / 8;
2151 rxr->rx_agg_bmap = kzalloc(mem_size, GFP_KERNEL);
2152 if (!rxr->rx_agg_bmap)
2153 return -ENOMEM;
2154
2155 if (tpa_rings) {
2156 rxr->rx_tpa = kcalloc(MAX_TPA,
2157 sizeof(struct bnxt_tpa_info),
2158 GFP_KERNEL);
2159 if (!rxr->rx_tpa)
2160 return -ENOMEM;
2161 }
2162 }
2163 }
2164 return 0;
2165}
2166
2167static void bnxt_free_tx_rings(struct bnxt *bp)
2168{
2169 int i;
2170 struct pci_dev *pdev = bp->pdev;
2171
Michael Chanb6ab4b02016-01-02 23:44:59 -05002172 if (!bp->tx_ring)
Michael Chanc0c050c2015-10-22 16:01:17 -04002173 return;
2174
2175 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05002176 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04002177 struct bnxt_ring_struct *ring;
2178
Michael Chanc0c050c2015-10-22 16:01:17 -04002179 if (txr->tx_push) {
2180 dma_free_coherent(&pdev->dev, bp->tx_push_size,
2181 txr->tx_push, txr->tx_push_mapping);
2182 txr->tx_push = NULL;
2183 }
2184
2185 ring = &txr->tx_ring_struct;
2186
2187 bnxt_free_ring(bp, ring);
2188 }
2189}
2190
2191static int bnxt_alloc_tx_rings(struct bnxt *bp)
2192{
2193 int i, j, rc;
2194 struct pci_dev *pdev = bp->pdev;
2195
2196 bp->tx_push_size = 0;
2197 if (bp->tx_push_thresh) {
2198 int push_size;
2199
2200 push_size = L1_CACHE_ALIGN(sizeof(struct tx_push_bd) +
2201 bp->tx_push_thresh);
2202
Michael Chan4419dbe2016-02-10 17:33:49 -05002203 if (push_size > 256) {
Michael Chanc0c050c2015-10-22 16:01:17 -04002204 push_size = 0;
2205 bp->tx_push_thresh = 0;
2206 }
2207
2208 bp->tx_push_size = push_size;
2209 }
2210
2211 for (i = 0, j = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05002212 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04002213 struct bnxt_ring_struct *ring;
2214
Michael Chanc0c050c2015-10-22 16:01:17 -04002215 ring = &txr->tx_ring_struct;
2216
2217 rc = bnxt_alloc_ring(bp, ring);
2218 if (rc)
2219 return rc;
2220
2221 if (bp->tx_push_size) {
Michael Chanc0c050c2015-10-22 16:01:17 -04002222 dma_addr_t mapping;
2223
2224 /* One pre-allocated DMA buffer to backup
2225 * TX push operation
2226 */
2227 txr->tx_push = dma_alloc_coherent(&pdev->dev,
2228 bp->tx_push_size,
2229 &txr->tx_push_mapping,
2230 GFP_KERNEL);
2231
2232 if (!txr->tx_push)
2233 return -ENOMEM;
2234
Michael Chanc0c050c2015-10-22 16:01:17 -04002235 mapping = txr->tx_push_mapping +
2236 sizeof(struct tx_push_bd);
Michael Chan4419dbe2016-02-10 17:33:49 -05002237 txr->data_mapping = cpu_to_le64(mapping);
Michael Chanc0c050c2015-10-22 16:01:17 -04002238
Michael Chan4419dbe2016-02-10 17:33:49 -05002239 memset(txr->tx_push, 0, sizeof(struct tx_push_bd));
Michael Chanc0c050c2015-10-22 16:01:17 -04002240 }
2241 ring->queue_id = bp->q_info[j].queue_id;
Michael Chan5f449242017-02-06 16:55:40 -05002242 if (i < bp->tx_nr_rings_xdp)
2243 continue;
Michael Chanc0c050c2015-10-22 16:01:17 -04002244 if (i % bp->tx_nr_rings_per_tc == (bp->tx_nr_rings_per_tc - 1))
2245 j++;
2246 }
2247 return 0;
2248}
2249
2250static void bnxt_free_cp_rings(struct bnxt *bp)
2251{
2252 int i;
2253
2254 if (!bp->bnapi)
2255 return;
2256
2257 for (i = 0; i < bp->cp_nr_rings; i++) {
2258 struct bnxt_napi *bnapi = bp->bnapi[i];
2259 struct bnxt_cp_ring_info *cpr;
2260 struct bnxt_ring_struct *ring;
2261
2262 if (!bnapi)
2263 continue;
2264
2265 cpr = &bnapi->cp_ring;
2266 ring = &cpr->cp_ring_struct;
2267
2268 bnxt_free_ring(bp, ring);
2269 }
2270}
2271
2272static int bnxt_alloc_cp_rings(struct bnxt *bp)
2273{
2274 int i, rc;
2275
2276 for (i = 0; i < bp->cp_nr_rings; i++) {
2277 struct bnxt_napi *bnapi = bp->bnapi[i];
2278 struct bnxt_cp_ring_info *cpr;
2279 struct bnxt_ring_struct *ring;
2280
2281 if (!bnapi)
2282 continue;
2283
2284 cpr = &bnapi->cp_ring;
2285 ring = &cpr->cp_ring_struct;
2286
2287 rc = bnxt_alloc_ring(bp, ring);
2288 if (rc)
2289 return rc;
2290 }
2291 return 0;
2292}
2293
2294static void bnxt_init_ring_struct(struct bnxt *bp)
2295{
2296 int i;
2297
2298 for (i = 0; i < bp->cp_nr_rings; i++) {
2299 struct bnxt_napi *bnapi = bp->bnapi[i];
2300 struct bnxt_cp_ring_info *cpr;
2301 struct bnxt_rx_ring_info *rxr;
2302 struct bnxt_tx_ring_info *txr;
2303 struct bnxt_ring_struct *ring;
2304
2305 if (!bnapi)
2306 continue;
2307
2308 cpr = &bnapi->cp_ring;
2309 ring = &cpr->cp_ring_struct;
2310 ring->nr_pages = bp->cp_nr_pages;
2311 ring->page_size = HW_CMPD_RING_SIZE;
2312 ring->pg_arr = (void **)cpr->cp_desc_ring;
2313 ring->dma_arr = cpr->cp_desc_mapping;
2314 ring->vmem_size = 0;
2315
Michael Chanb6ab4b02016-01-02 23:44:59 -05002316 rxr = bnapi->rx_ring;
Michael Chan3b2b7d92016-01-02 23:45:00 -05002317 if (!rxr)
2318 goto skip_rx;
2319
Michael Chanc0c050c2015-10-22 16:01:17 -04002320 ring = &rxr->rx_ring_struct;
2321 ring->nr_pages = bp->rx_nr_pages;
2322 ring->page_size = HW_RXBD_RING_SIZE;
2323 ring->pg_arr = (void **)rxr->rx_desc_ring;
2324 ring->dma_arr = rxr->rx_desc_mapping;
2325 ring->vmem_size = SW_RXBD_RING_SIZE * bp->rx_nr_pages;
2326 ring->vmem = (void **)&rxr->rx_buf_ring;
2327
2328 ring = &rxr->rx_agg_ring_struct;
2329 ring->nr_pages = bp->rx_agg_nr_pages;
2330 ring->page_size = HW_RXBD_RING_SIZE;
2331 ring->pg_arr = (void **)rxr->rx_agg_desc_ring;
2332 ring->dma_arr = rxr->rx_agg_desc_mapping;
2333 ring->vmem_size = SW_RXBD_AGG_RING_SIZE * bp->rx_agg_nr_pages;
2334 ring->vmem = (void **)&rxr->rx_agg_ring;
2335
Michael Chan3b2b7d92016-01-02 23:45:00 -05002336skip_rx:
Michael Chanb6ab4b02016-01-02 23:44:59 -05002337 txr = bnapi->tx_ring;
Michael Chan3b2b7d92016-01-02 23:45:00 -05002338 if (!txr)
2339 continue;
2340
Michael Chanc0c050c2015-10-22 16:01:17 -04002341 ring = &txr->tx_ring_struct;
2342 ring->nr_pages = bp->tx_nr_pages;
2343 ring->page_size = HW_RXBD_RING_SIZE;
2344 ring->pg_arr = (void **)txr->tx_desc_ring;
2345 ring->dma_arr = txr->tx_desc_mapping;
2346 ring->vmem_size = SW_TXBD_RING_SIZE * bp->tx_nr_pages;
2347 ring->vmem = (void **)&txr->tx_buf_ring;
2348 }
2349}
2350
2351static void bnxt_init_rxbd_pages(struct bnxt_ring_struct *ring, u32 type)
2352{
2353 int i;
2354 u32 prod;
2355 struct rx_bd **rx_buf_ring;
2356
2357 rx_buf_ring = (struct rx_bd **)ring->pg_arr;
2358 for (i = 0, prod = 0; i < ring->nr_pages; i++) {
2359 int j;
2360 struct rx_bd *rxbd;
2361
2362 rxbd = rx_buf_ring[i];
2363 if (!rxbd)
2364 continue;
2365
2366 for (j = 0; j < RX_DESC_CNT; j++, rxbd++, prod++) {
2367 rxbd->rx_bd_len_flags_type = cpu_to_le32(type);
2368 rxbd->rx_bd_opaque = prod;
2369 }
2370 }
2371}
2372
2373static int bnxt_init_one_rx_ring(struct bnxt *bp, int ring_nr)
2374{
2375 struct net_device *dev = bp->dev;
Michael Chanc0c050c2015-10-22 16:01:17 -04002376 struct bnxt_rx_ring_info *rxr;
2377 struct bnxt_ring_struct *ring;
2378 u32 prod, type;
2379 int i;
2380
Michael Chanc0c050c2015-10-22 16:01:17 -04002381 type = (bp->rx_buf_use_size << RX_BD_LEN_SHIFT) |
2382 RX_BD_TYPE_RX_PACKET_BD | RX_BD_FLAGS_EOP;
2383
2384 if (NET_IP_ALIGN == 2)
2385 type |= RX_BD_FLAGS_SOP;
2386
Michael Chanb6ab4b02016-01-02 23:44:59 -05002387 rxr = &bp->rx_ring[ring_nr];
Michael Chanc0c050c2015-10-22 16:01:17 -04002388 ring = &rxr->rx_ring_struct;
2389 bnxt_init_rxbd_pages(ring, type);
2390
Michael Chanc6d30e82017-02-06 16:55:42 -05002391 if (BNXT_RX_PAGE_MODE(bp) && bp->xdp_prog) {
2392 rxr->xdp_prog = bpf_prog_add(bp->xdp_prog, 1);
2393 if (IS_ERR(rxr->xdp_prog)) {
2394 int rc = PTR_ERR(rxr->xdp_prog);
2395
2396 rxr->xdp_prog = NULL;
2397 return rc;
2398 }
2399 }
Michael Chanc0c050c2015-10-22 16:01:17 -04002400 prod = rxr->rx_prod;
2401 for (i = 0; i < bp->rx_ring_size; i++) {
2402 if (bnxt_alloc_rx_data(bp, rxr, prod, GFP_KERNEL) != 0) {
2403 netdev_warn(dev, "init'ed rx ring %d with %d/%d skbs only\n",
2404 ring_nr, i, bp->rx_ring_size);
2405 break;
2406 }
2407 prod = NEXT_RX(prod);
2408 }
2409 rxr->rx_prod = prod;
2410 ring->fw_ring_id = INVALID_HW_RING_ID;
2411
Michael Chanedd0c2c2015-12-27 18:19:19 -05002412 ring = &rxr->rx_agg_ring_struct;
2413 ring->fw_ring_id = INVALID_HW_RING_ID;
2414
Michael Chanc0c050c2015-10-22 16:01:17 -04002415 if (!(bp->flags & BNXT_FLAG_AGG_RINGS))
2416 return 0;
2417
Michael Chan2839f282016-04-25 02:30:50 -04002418 type = ((u32)BNXT_RX_PAGE_SIZE << RX_BD_LEN_SHIFT) |
Michael Chanc0c050c2015-10-22 16:01:17 -04002419 RX_BD_TYPE_RX_AGG_BD | RX_BD_FLAGS_SOP;
2420
2421 bnxt_init_rxbd_pages(ring, type);
2422
2423 prod = rxr->rx_agg_prod;
2424 for (i = 0; i < bp->rx_agg_ring_size; i++) {
2425 if (bnxt_alloc_rx_page(bp, rxr, prod, GFP_KERNEL) != 0) {
2426 netdev_warn(dev, "init'ed rx ring %d with %d/%d pages only\n",
2427 ring_nr, i, bp->rx_ring_size);
2428 break;
2429 }
2430 prod = NEXT_RX_AGG(prod);
2431 }
2432 rxr->rx_agg_prod = prod;
Michael Chanc0c050c2015-10-22 16:01:17 -04002433
2434 if (bp->flags & BNXT_FLAG_TPA) {
2435 if (rxr->rx_tpa) {
2436 u8 *data;
2437 dma_addr_t mapping;
2438
2439 for (i = 0; i < MAX_TPA; i++) {
2440 data = __bnxt_alloc_rx_data(bp, &mapping,
2441 GFP_KERNEL);
2442 if (!data)
2443 return -ENOMEM;
2444
2445 rxr->rx_tpa[i].data = data;
Michael Chanb3dba772017-02-06 16:55:35 -05002446 rxr->rx_tpa[i].data_ptr = data + bp->rx_offset;
Michael Chanc0c050c2015-10-22 16:01:17 -04002447 rxr->rx_tpa[i].mapping = mapping;
2448 }
2449 } else {
2450 netdev_err(bp->dev, "No resource allocated for LRO/GRO\n");
2451 return -ENOMEM;
2452 }
2453 }
2454
2455 return 0;
2456}
2457
Sankar Patchineelam22479252017-03-28 19:47:29 -04002458static void bnxt_init_cp_rings(struct bnxt *bp)
2459{
2460 int i;
2461
2462 for (i = 0; i < bp->cp_nr_rings; i++) {
2463 struct bnxt_cp_ring_info *cpr = &bp->bnapi[i]->cp_ring;
2464 struct bnxt_ring_struct *ring = &cpr->cp_ring_struct;
2465
2466 ring->fw_ring_id = INVALID_HW_RING_ID;
2467 }
2468}
2469
Michael Chanc0c050c2015-10-22 16:01:17 -04002470static int bnxt_init_rx_rings(struct bnxt *bp)
2471{
2472 int i, rc = 0;
2473
Michael Chanc61fb992017-02-06 16:55:36 -05002474 if (BNXT_RX_PAGE_MODE(bp)) {
Michael Chanc6d30e82017-02-06 16:55:42 -05002475 bp->rx_offset = NET_IP_ALIGN + XDP_PACKET_HEADROOM;
2476 bp->rx_dma_offset = XDP_PACKET_HEADROOM;
Michael Chanc61fb992017-02-06 16:55:36 -05002477 } else {
2478 bp->rx_offset = BNXT_RX_OFFSET;
2479 bp->rx_dma_offset = BNXT_RX_DMA_OFFSET;
2480 }
Michael Chanb3dba772017-02-06 16:55:35 -05002481
Michael Chanc0c050c2015-10-22 16:01:17 -04002482 for (i = 0; i < bp->rx_nr_rings; i++) {
2483 rc = bnxt_init_one_rx_ring(bp, i);
2484 if (rc)
2485 break;
2486 }
2487
2488 return rc;
2489}
2490
2491static int bnxt_init_tx_rings(struct bnxt *bp)
2492{
2493 u16 i;
2494
2495 bp->tx_wake_thresh = max_t(int, bp->tx_ring_size / 2,
2496 MAX_SKB_FRAGS + 1);
2497
2498 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05002499 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04002500 struct bnxt_ring_struct *ring = &txr->tx_ring_struct;
2501
2502 ring->fw_ring_id = INVALID_HW_RING_ID;
2503 }
2504
2505 return 0;
2506}
2507
2508static void bnxt_free_ring_grps(struct bnxt *bp)
2509{
2510 kfree(bp->grp_info);
2511 bp->grp_info = NULL;
2512}
2513
2514static int bnxt_init_ring_grps(struct bnxt *bp, bool irq_re_init)
2515{
2516 int i;
2517
2518 if (irq_re_init) {
2519 bp->grp_info = kcalloc(bp->cp_nr_rings,
2520 sizeof(struct bnxt_ring_grp_info),
2521 GFP_KERNEL);
2522 if (!bp->grp_info)
2523 return -ENOMEM;
2524 }
2525 for (i = 0; i < bp->cp_nr_rings; i++) {
2526 if (irq_re_init)
2527 bp->grp_info[i].fw_stats_ctx = INVALID_HW_RING_ID;
2528 bp->grp_info[i].fw_grp_id = INVALID_HW_RING_ID;
2529 bp->grp_info[i].rx_fw_ring_id = INVALID_HW_RING_ID;
2530 bp->grp_info[i].agg_fw_ring_id = INVALID_HW_RING_ID;
2531 bp->grp_info[i].cp_fw_ring_id = INVALID_HW_RING_ID;
2532 }
2533 return 0;
2534}
2535
2536static void bnxt_free_vnics(struct bnxt *bp)
2537{
2538 kfree(bp->vnic_info);
2539 bp->vnic_info = NULL;
2540 bp->nr_vnics = 0;
2541}
2542
2543static int bnxt_alloc_vnics(struct bnxt *bp)
2544{
2545 int num_vnics = 1;
2546
2547#ifdef CONFIG_RFS_ACCEL
2548 if (bp->flags & BNXT_FLAG_RFS)
2549 num_vnics += bp->rx_nr_rings;
2550#endif
2551
Prashant Sreedharandc52c6c2016-07-18 07:15:24 -04002552 if (BNXT_CHIP_TYPE_NITRO_A0(bp))
2553 num_vnics++;
2554
Michael Chanc0c050c2015-10-22 16:01:17 -04002555 bp->vnic_info = kcalloc(num_vnics, sizeof(struct bnxt_vnic_info),
2556 GFP_KERNEL);
2557 if (!bp->vnic_info)
2558 return -ENOMEM;
2559
2560 bp->nr_vnics = num_vnics;
2561 return 0;
2562}
2563
2564static void bnxt_init_vnics(struct bnxt *bp)
2565{
2566 int i;
2567
2568 for (i = 0; i < bp->nr_vnics; i++) {
2569 struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
2570
2571 vnic->fw_vnic_id = INVALID_HW_RING_ID;
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04002572 vnic->fw_rss_cos_lb_ctx[0] = INVALID_HW_RING_ID;
2573 vnic->fw_rss_cos_lb_ctx[1] = INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04002574 vnic->fw_l2_ctx_id = INVALID_HW_RING_ID;
2575
2576 if (bp->vnic_info[i].rss_hash_key) {
2577 if (i == 0)
2578 prandom_bytes(vnic->rss_hash_key,
2579 HW_HASH_KEY_SIZE);
2580 else
2581 memcpy(vnic->rss_hash_key,
2582 bp->vnic_info[0].rss_hash_key,
2583 HW_HASH_KEY_SIZE);
2584 }
2585 }
2586}
2587
2588static int bnxt_calc_nr_ring_pages(u32 ring_size, int desc_per_pg)
2589{
2590 int pages;
2591
2592 pages = ring_size / desc_per_pg;
2593
2594 if (!pages)
2595 return 1;
2596
2597 pages++;
2598
2599 while (pages & (pages - 1))
2600 pages++;
2601
2602 return pages;
2603}
2604
Michael Chanc6d30e82017-02-06 16:55:42 -05002605void bnxt_set_tpa_flags(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04002606{
2607 bp->flags &= ~BNXT_FLAG_TPA;
Michael Chan341138c2017-01-13 01:32:01 -05002608 if (bp->flags & BNXT_FLAG_NO_AGG_RINGS)
2609 return;
Michael Chanc0c050c2015-10-22 16:01:17 -04002610 if (bp->dev->features & NETIF_F_LRO)
2611 bp->flags |= BNXT_FLAG_LRO;
Michael Chan94758f82016-06-13 02:25:35 -04002612 if (bp->dev->features & NETIF_F_GRO)
Michael Chanc0c050c2015-10-22 16:01:17 -04002613 bp->flags |= BNXT_FLAG_GRO;
2614}
2615
2616/* bp->rx_ring_size, bp->tx_ring_size, dev->mtu, BNXT_FLAG_{G|L}RO flags must
2617 * be set on entry.
2618 */
2619void bnxt_set_ring_params(struct bnxt *bp)
2620{
2621 u32 ring_size, rx_size, rx_space;
2622 u32 agg_factor = 0, agg_ring_size = 0;
2623
2624 /* 8 for CRC and VLAN */
2625 rx_size = SKB_DATA_ALIGN(bp->dev->mtu + ETH_HLEN + NET_IP_ALIGN + 8);
2626
2627 rx_space = rx_size + NET_SKB_PAD +
2628 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
2629
2630 bp->rx_copy_thresh = BNXT_RX_COPY_THRESH;
2631 ring_size = bp->rx_ring_size;
2632 bp->rx_agg_ring_size = 0;
2633 bp->rx_agg_nr_pages = 0;
2634
2635 if (bp->flags & BNXT_FLAG_TPA)
Michael Chan2839f282016-04-25 02:30:50 -04002636 agg_factor = min_t(u32, 4, 65536 / BNXT_RX_PAGE_SIZE);
Michael Chanc0c050c2015-10-22 16:01:17 -04002637
2638 bp->flags &= ~BNXT_FLAG_JUMBO;
Michael Chanbdbd1eb2016-12-29 12:13:43 -05002639 if (rx_space > PAGE_SIZE && !(bp->flags & BNXT_FLAG_NO_AGG_RINGS)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04002640 u32 jumbo_factor;
2641
2642 bp->flags |= BNXT_FLAG_JUMBO;
2643 jumbo_factor = PAGE_ALIGN(bp->dev->mtu - 40) >> PAGE_SHIFT;
2644 if (jumbo_factor > agg_factor)
2645 agg_factor = jumbo_factor;
2646 }
2647 agg_ring_size = ring_size * agg_factor;
2648
2649 if (agg_ring_size) {
2650 bp->rx_agg_nr_pages = bnxt_calc_nr_ring_pages(agg_ring_size,
2651 RX_DESC_CNT);
2652 if (bp->rx_agg_nr_pages > MAX_RX_AGG_PAGES) {
2653 u32 tmp = agg_ring_size;
2654
2655 bp->rx_agg_nr_pages = MAX_RX_AGG_PAGES;
2656 agg_ring_size = MAX_RX_AGG_PAGES * RX_DESC_CNT - 1;
2657 netdev_warn(bp->dev, "rx agg ring size %d reduced to %d.\n",
2658 tmp, agg_ring_size);
2659 }
2660 bp->rx_agg_ring_size = agg_ring_size;
2661 bp->rx_agg_ring_mask = (bp->rx_agg_nr_pages * RX_DESC_CNT) - 1;
2662 rx_size = SKB_DATA_ALIGN(BNXT_RX_COPY_THRESH + NET_IP_ALIGN);
2663 rx_space = rx_size + NET_SKB_PAD +
2664 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
2665 }
2666
2667 bp->rx_buf_use_size = rx_size;
2668 bp->rx_buf_size = rx_space;
2669
2670 bp->rx_nr_pages = bnxt_calc_nr_ring_pages(ring_size, RX_DESC_CNT);
2671 bp->rx_ring_mask = (bp->rx_nr_pages * RX_DESC_CNT) - 1;
2672
2673 ring_size = bp->tx_ring_size;
2674 bp->tx_nr_pages = bnxt_calc_nr_ring_pages(ring_size, TX_DESC_CNT);
2675 bp->tx_ring_mask = (bp->tx_nr_pages * TX_DESC_CNT) - 1;
2676
2677 ring_size = bp->rx_ring_size * (2 + agg_factor) + bp->tx_ring_size;
2678 bp->cp_ring_size = ring_size;
2679
2680 bp->cp_nr_pages = bnxt_calc_nr_ring_pages(ring_size, CP_DESC_CNT);
2681 if (bp->cp_nr_pages > MAX_CP_PAGES) {
2682 bp->cp_nr_pages = MAX_CP_PAGES;
2683 bp->cp_ring_size = MAX_CP_PAGES * CP_DESC_CNT - 1;
2684 netdev_warn(bp->dev, "completion ring size %d reduced to %d.\n",
2685 ring_size, bp->cp_ring_size);
2686 }
2687 bp->cp_bit = bp->cp_nr_pages * CP_DESC_CNT;
2688 bp->cp_ring_mask = bp->cp_bit - 1;
2689}
2690
Michael Chanc61fb992017-02-06 16:55:36 -05002691int bnxt_set_rx_skb_mode(struct bnxt *bp, bool page_mode)
Michael Chan6bb19472017-02-06 16:55:32 -05002692{
Michael Chanc61fb992017-02-06 16:55:36 -05002693 if (page_mode) {
2694 if (bp->dev->mtu > BNXT_MAX_PAGE_MODE_MTU)
2695 return -EOPNOTSUPP;
2696 bp->dev->max_mtu = BNXT_MAX_PAGE_MODE_MTU;
2697 bp->flags &= ~BNXT_FLAG_AGG_RINGS;
2698 bp->flags |= BNXT_FLAG_NO_AGG_RINGS | BNXT_FLAG_RX_PAGE_MODE;
2699 bp->dev->hw_features &= ~NETIF_F_LRO;
2700 bp->dev->features &= ~NETIF_F_LRO;
2701 bp->rx_dir = DMA_BIDIRECTIONAL;
2702 bp->rx_skb_func = bnxt_rx_page_skb;
2703 } else {
2704 bp->dev->max_mtu = BNXT_MAX_MTU;
2705 bp->flags &= ~BNXT_FLAG_RX_PAGE_MODE;
2706 bp->rx_dir = DMA_FROM_DEVICE;
2707 bp->rx_skb_func = bnxt_rx_skb;
2708 }
Michael Chan6bb19472017-02-06 16:55:32 -05002709 return 0;
2710}
2711
Michael Chanc0c050c2015-10-22 16:01:17 -04002712static void bnxt_free_vnic_attributes(struct bnxt *bp)
2713{
2714 int i;
2715 struct bnxt_vnic_info *vnic;
2716 struct pci_dev *pdev = bp->pdev;
2717
2718 if (!bp->vnic_info)
2719 return;
2720
2721 for (i = 0; i < bp->nr_vnics; i++) {
2722 vnic = &bp->vnic_info[i];
2723
2724 kfree(vnic->fw_grp_ids);
2725 vnic->fw_grp_ids = NULL;
2726
2727 kfree(vnic->uc_list);
2728 vnic->uc_list = NULL;
2729
2730 if (vnic->mc_list) {
2731 dma_free_coherent(&pdev->dev, vnic->mc_list_size,
2732 vnic->mc_list, vnic->mc_list_mapping);
2733 vnic->mc_list = NULL;
2734 }
2735
2736 if (vnic->rss_table) {
2737 dma_free_coherent(&pdev->dev, PAGE_SIZE,
2738 vnic->rss_table,
2739 vnic->rss_table_dma_addr);
2740 vnic->rss_table = NULL;
2741 }
2742
2743 vnic->rss_hash_key = NULL;
2744 vnic->flags = 0;
2745 }
2746}
2747
2748static int bnxt_alloc_vnic_attributes(struct bnxt *bp)
2749{
2750 int i, rc = 0, size;
2751 struct bnxt_vnic_info *vnic;
2752 struct pci_dev *pdev = bp->pdev;
2753 int max_rings;
2754
2755 for (i = 0; i < bp->nr_vnics; i++) {
2756 vnic = &bp->vnic_info[i];
2757
2758 if (vnic->flags & BNXT_VNIC_UCAST_FLAG) {
2759 int mem_size = (BNXT_MAX_UC_ADDRS - 1) * ETH_ALEN;
2760
2761 if (mem_size > 0) {
2762 vnic->uc_list = kmalloc(mem_size, GFP_KERNEL);
2763 if (!vnic->uc_list) {
2764 rc = -ENOMEM;
2765 goto out;
2766 }
2767 }
2768 }
2769
2770 if (vnic->flags & BNXT_VNIC_MCAST_FLAG) {
2771 vnic->mc_list_size = BNXT_MAX_MC_ADDRS * ETH_ALEN;
2772 vnic->mc_list =
2773 dma_alloc_coherent(&pdev->dev,
2774 vnic->mc_list_size,
2775 &vnic->mc_list_mapping,
2776 GFP_KERNEL);
2777 if (!vnic->mc_list) {
2778 rc = -ENOMEM;
2779 goto out;
2780 }
2781 }
2782
2783 if (vnic->flags & BNXT_VNIC_RSS_FLAG)
2784 max_rings = bp->rx_nr_rings;
2785 else
2786 max_rings = 1;
2787
2788 vnic->fw_grp_ids = kcalloc(max_rings, sizeof(u16), GFP_KERNEL);
2789 if (!vnic->fw_grp_ids) {
2790 rc = -ENOMEM;
2791 goto out;
2792 }
2793
Michael Chanae10ae72016-12-29 12:13:38 -05002794 if ((bp->flags & BNXT_FLAG_NEW_RSS_CAP) &&
2795 !(vnic->flags & BNXT_VNIC_RSS_FLAG))
2796 continue;
2797
Michael Chanc0c050c2015-10-22 16:01:17 -04002798 /* Allocate rss table and hash key */
2799 vnic->rss_table = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
2800 &vnic->rss_table_dma_addr,
2801 GFP_KERNEL);
2802 if (!vnic->rss_table) {
2803 rc = -ENOMEM;
2804 goto out;
2805 }
2806
2807 size = L1_CACHE_ALIGN(HW_HASH_INDEX_SIZE * sizeof(u16));
2808
2809 vnic->rss_hash_key = ((void *)vnic->rss_table) + size;
2810 vnic->rss_hash_key_dma_addr = vnic->rss_table_dma_addr + size;
2811 }
2812 return 0;
2813
2814out:
2815 return rc;
2816}
2817
2818static void bnxt_free_hwrm_resources(struct bnxt *bp)
2819{
2820 struct pci_dev *pdev = bp->pdev;
2821
2822 dma_free_coherent(&pdev->dev, PAGE_SIZE, bp->hwrm_cmd_resp_addr,
2823 bp->hwrm_cmd_resp_dma_addr);
2824
2825 bp->hwrm_cmd_resp_addr = NULL;
2826 if (bp->hwrm_dbg_resp_addr) {
2827 dma_free_coherent(&pdev->dev, HWRM_DBG_REG_BUF_SIZE,
2828 bp->hwrm_dbg_resp_addr,
2829 bp->hwrm_dbg_resp_dma_addr);
2830
2831 bp->hwrm_dbg_resp_addr = NULL;
2832 }
2833}
2834
2835static int bnxt_alloc_hwrm_resources(struct bnxt *bp)
2836{
2837 struct pci_dev *pdev = bp->pdev;
2838
2839 bp->hwrm_cmd_resp_addr = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
2840 &bp->hwrm_cmd_resp_dma_addr,
2841 GFP_KERNEL);
2842 if (!bp->hwrm_cmd_resp_addr)
2843 return -ENOMEM;
2844 bp->hwrm_dbg_resp_addr = dma_alloc_coherent(&pdev->dev,
2845 HWRM_DBG_REG_BUF_SIZE,
2846 &bp->hwrm_dbg_resp_dma_addr,
2847 GFP_KERNEL);
2848 if (!bp->hwrm_dbg_resp_addr)
2849 netdev_warn(bp->dev, "fail to alloc debug register dma mem\n");
2850
2851 return 0;
2852}
2853
2854static void bnxt_free_stats(struct bnxt *bp)
2855{
2856 u32 size, i;
2857 struct pci_dev *pdev = bp->pdev;
2858
Michael Chan3bdf56c2016-03-07 15:38:45 -05002859 if (bp->hw_rx_port_stats) {
2860 dma_free_coherent(&pdev->dev, bp->hw_port_stats_size,
2861 bp->hw_rx_port_stats,
2862 bp->hw_rx_port_stats_map);
2863 bp->hw_rx_port_stats = NULL;
2864 bp->flags &= ~BNXT_FLAG_PORT_STATS;
2865 }
2866
Michael Chanc0c050c2015-10-22 16:01:17 -04002867 if (!bp->bnapi)
2868 return;
2869
2870 size = sizeof(struct ctx_hw_stats);
2871
2872 for (i = 0; i < bp->cp_nr_rings; i++) {
2873 struct bnxt_napi *bnapi = bp->bnapi[i];
2874 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
2875
2876 if (cpr->hw_stats) {
2877 dma_free_coherent(&pdev->dev, size, cpr->hw_stats,
2878 cpr->hw_stats_map);
2879 cpr->hw_stats = NULL;
2880 }
2881 }
2882}
2883
2884static int bnxt_alloc_stats(struct bnxt *bp)
2885{
2886 u32 size, i;
2887 struct pci_dev *pdev = bp->pdev;
2888
2889 size = sizeof(struct ctx_hw_stats);
2890
2891 for (i = 0; i < bp->cp_nr_rings; i++) {
2892 struct bnxt_napi *bnapi = bp->bnapi[i];
2893 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
2894
2895 cpr->hw_stats = dma_alloc_coherent(&pdev->dev, size,
2896 &cpr->hw_stats_map,
2897 GFP_KERNEL);
2898 if (!cpr->hw_stats)
2899 return -ENOMEM;
2900
2901 cpr->hw_stats_ctx_id = INVALID_STATS_CTX_ID;
2902 }
Michael Chan3bdf56c2016-03-07 15:38:45 -05002903
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04002904 if (BNXT_PF(bp) && bp->chip_num != CHIP_NUM_58700) {
Michael Chan3bdf56c2016-03-07 15:38:45 -05002905 bp->hw_port_stats_size = sizeof(struct rx_port_stats) +
2906 sizeof(struct tx_port_stats) + 1024;
2907
2908 bp->hw_rx_port_stats =
2909 dma_alloc_coherent(&pdev->dev, bp->hw_port_stats_size,
2910 &bp->hw_rx_port_stats_map,
2911 GFP_KERNEL);
2912 if (!bp->hw_rx_port_stats)
2913 return -ENOMEM;
2914
2915 bp->hw_tx_port_stats = (void *)(bp->hw_rx_port_stats + 1) +
2916 512;
2917 bp->hw_tx_port_stats_map = bp->hw_rx_port_stats_map +
2918 sizeof(struct rx_port_stats) + 512;
2919 bp->flags |= BNXT_FLAG_PORT_STATS;
2920 }
Michael Chanc0c050c2015-10-22 16:01:17 -04002921 return 0;
2922}
2923
2924static void bnxt_clear_ring_indices(struct bnxt *bp)
2925{
2926 int i;
2927
2928 if (!bp->bnapi)
2929 return;
2930
2931 for (i = 0; i < bp->cp_nr_rings; i++) {
2932 struct bnxt_napi *bnapi = bp->bnapi[i];
2933 struct bnxt_cp_ring_info *cpr;
2934 struct bnxt_rx_ring_info *rxr;
2935 struct bnxt_tx_ring_info *txr;
2936
2937 if (!bnapi)
2938 continue;
2939
2940 cpr = &bnapi->cp_ring;
2941 cpr->cp_raw_cons = 0;
2942
Michael Chanb6ab4b02016-01-02 23:44:59 -05002943 txr = bnapi->tx_ring;
Michael Chan3b2b7d92016-01-02 23:45:00 -05002944 if (txr) {
2945 txr->tx_prod = 0;
2946 txr->tx_cons = 0;
2947 }
Michael Chanc0c050c2015-10-22 16:01:17 -04002948
Michael Chanb6ab4b02016-01-02 23:44:59 -05002949 rxr = bnapi->rx_ring;
Michael Chan3b2b7d92016-01-02 23:45:00 -05002950 if (rxr) {
2951 rxr->rx_prod = 0;
2952 rxr->rx_agg_prod = 0;
2953 rxr->rx_sw_agg_prod = 0;
Michael Chan376a5b82016-05-10 19:17:59 -04002954 rxr->rx_next_cons = 0;
Michael Chan3b2b7d92016-01-02 23:45:00 -05002955 }
Michael Chanc0c050c2015-10-22 16:01:17 -04002956 }
2957}
2958
2959static void bnxt_free_ntp_fltrs(struct bnxt *bp, bool irq_reinit)
2960{
2961#ifdef CONFIG_RFS_ACCEL
2962 int i;
2963
2964 /* Under rtnl_lock and all our NAPIs have been disabled. It's
2965 * safe to delete the hash table.
2966 */
2967 for (i = 0; i < BNXT_NTP_FLTR_HASH_SIZE; i++) {
2968 struct hlist_head *head;
2969 struct hlist_node *tmp;
2970 struct bnxt_ntuple_filter *fltr;
2971
2972 head = &bp->ntp_fltr_hash_tbl[i];
2973 hlist_for_each_entry_safe(fltr, tmp, head, hash) {
2974 hlist_del(&fltr->hash);
2975 kfree(fltr);
2976 }
2977 }
2978 if (irq_reinit) {
2979 kfree(bp->ntp_fltr_bmap);
2980 bp->ntp_fltr_bmap = NULL;
2981 }
2982 bp->ntp_fltr_count = 0;
2983#endif
2984}
2985
2986static int bnxt_alloc_ntp_fltrs(struct bnxt *bp)
2987{
2988#ifdef CONFIG_RFS_ACCEL
2989 int i, rc = 0;
2990
2991 if (!(bp->flags & BNXT_FLAG_RFS))
2992 return 0;
2993
2994 for (i = 0; i < BNXT_NTP_FLTR_HASH_SIZE; i++)
2995 INIT_HLIST_HEAD(&bp->ntp_fltr_hash_tbl[i]);
2996
2997 bp->ntp_fltr_count = 0;
2998 bp->ntp_fltr_bmap = kzalloc(BITS_TO_LONGS(BNXT_NTP_FLTR_MAX_FLTR),
2999 GFP_KERNEL);
3000
3001 if (!bp->ntp_fltr_bmap)
3002 rc = -ENOMEM;
3003
3004 return rc;
3005#else
3006 return 0;
3007#endif
3008}
3009
3010static void bnxt_free_mem(struct bnxt *bp, bool irq_re_init)
3011{
3012 bnxt_free_vnic_attributes(bp);
3013 bnxt_free_tx_rings(bp);
3014 bnxt_free_rx_rings(bp);
3015 bnxt_free_cp_rings(bp);
3016 bnxt_free_ntp_fltrs(bp, irq_re_init);
3017 if (irq_re_init) {
3018 bnxt_free_stats(bp);
3019 bnxt_free_ring_grps(bp);
3020 bnxt_free_vnics(bp);
Michael Chana960dec2017-02-06 16:55:39 -05003021 kfree(bp->tx_ring_map);
3022 bp->tx_ring_map = NULL;
Michael Chanb6ab4b02016-01-02 23:44:59 -05003023 kfree(bp->tx_ring);
3024 bp->tx_ring = NULL;
3025 kfree(bp->rx_ring);
3026 bp->rx_ring = NULL;
Michael Chanc0c050c2015-10-22 16:01:17 -04003027 kfree(bp->bnapi);
3028 bp->bnapi = NULL;
3029 } else {
3030 bnxt_clear_ring_indices(bp);
3031 }
3032}
3033
3034static int bnxt_alloc_mem(struct bnxt *bp, bool irq_re_init)
3035{
Michael Chan01657bc2016-01-02 23:45:03 -05003036 int i, j, rc, size, arr_size;
Michael Chanc0c050c2015-10-22 16:01:17 -04003037 void *bnapi;
3038
3039 if (irq_re_init) {
3040 /* Allocate bnapi mem pointer array and mem block for
3041 * all queues
3042 */
3043 arr_size = L1_CACHE_ALIGN(sizeof(struct bnxt_napi *) *
3044 bp->cp_nr_rings);
3045 size = L1_CACHE_ALIGN(sizeof(struct bnxt_napi));
3046 bnapi = kzalloc(arr_size + size * bp->cp_nr_rings, GFP_KERNEL);
3047 if (!bnapi)
3048 return -ENOMEM;
3049
3050 bp->bnapi = bnapi;
3051 bnapi += arr_size;
3052 for (i = 0; i < bp->cp_nr_rings; i++, bnapi += size) {
3053 bp->bnapi[i] = bnapi;
3054 bp->bnapi[i]->index = i;
3055 bp->bnapi[i]->bp = bp;
3056 }
3057
Michael Chanb6ab4b02016-01-02 23:44:59 -05003058 bp->rx_ring = kcalloc(bp->rx_nr_rings,
3059 sizeof(struct bnxt_rx_ring_info),
3060 GFP_KERNEL);
3061 if (!bp->rx_ring)
3062 return -ENOMEM;
3063
3064 for (i = 0; i < bp->rx_nr_rings; i++) {
3065 bp->rx_ring[i].bnapi = bp->bnapi[i];
3066 bp->bnapi[i]->rx_ring = &bp->rx_ring[i];
3067 }
3068
3069 bp->tx_ring = kcalloc(bp->tx_nr_rings,
3070 sizeof(struct bnxt_tx_ring_info),
3071 GFP_KERNEL);
3072 if (!bp->tx_ring)
3073 return -ENOMEM;
3074
Michael Chana960dec2017-02-06 16:55:39 -05003075 bp->tx_ring_map = kcalloc(bp->tx_nr_rings, sizeof(u16),
3076 GFP_KERNEL);
3077
3078 if (!bp->tx_ring_map)
3079 return -ENOMEM;
3080
Michael Chan01657bc2016-01-02 23:45:03 -05003081 if (bp->flags & BNXT_FLAG_SHARED_RINGS)
3082 j = 0;
3083 else
3084 j = bp->rx_nr_rings;
3085
3086 for (i = 0; i < bp->tx_nr_rings; i++, j++) {
3087 bp->tx_ring[i].bnapi = bp->bnapi[j];
3088 bp->bnapi[j]->tx_ring = &bp->tx_ring[i];
Michael Chan5f449242017-02-06 16:55:40 -05003089 bp->tx_ring_map[i] = bp->tx_nr_rings_xdp + i;
Michael Chan38413402017-02-06 16:55:43 -05003090 if (i >= bp->tx_nr_rings_xdp) {
Michael Chan5f449242017-02-06 16:55:40 -05003091 bp->tx_ring[i].txq_index = i -
3092 bp->tx_nr_rings_xdp;
Michael Chan38413402017-02-06 16:55:43 -05003093 bp->bnapi[j]->tx_int = bnxt_tx_int;
3094 } else {
Michael Chanfa3e93e2017-02-06 16:55:41 -05003095 bp->bnapi[j]->flags |= BNXT_NAPI_FLAG_XDP;
Michael Chan38413402017-02-06 16:55:43 -05003096 bp->bnapi[j]->tx_int = bnxt_tx_int_xdp;
3097 }
Michael Chanb6ab4b02016-01-02 23:44:59 -05003098 }
3099
Michael Chanc0c050c2015-10-22 16:01:17 -04003100 rc = bnxt_alloc_stats(bp);
3101 if (rc)
3102 goto alloc_mem_err;
3103
3104 rc = bnxt_alloc_ntp_fltrs(bp);
3105 if (rc)
3106 goto alloc_mem_err;
3107
3108 rc = bnxt_alloc_vnics(bp);
3109 if (rc)
3110 goto alloc_mem_err;
3111 }
3112
3113 bnxt_init_ring_struct(bp);
3114
3115 rc = bnxt_alloc_rx_rings(bp);
3116 if (rc)
3117 goto alloc_mem_err;
3118
3119 rc = bnxt_alloc_tx_rings(bp);
3120 if (rc)
3121 goto alloc_mem_err;
3122
3123 rc = bnxt_alloc_cp_rings(bp);
3124 if (rc)
3125 goto alloc_mem_err;
3126
3127 bp->vnic_info[0].flags |= BNXT_VNIC_RSS_FLAG | BNXT_VNIC_MCAST_FLAG |
3128 BNXT_VNIC_UCAST_FLAG;
3129 rc = bnxt_alloc_vnic_attributes(bp);
3130 if (rc)
3131 goto alloc_mem_err;
3132 return 0;
3133
3134alloc_mem_err:
3135 bnxt_free_mem(bp, true);
3136 return rc;
3137}
3138
Michael Chan9d8bc092016-12-29 12:13:33 -05003139static void bnxt_disable_int(struct bnxt *bp)
3140{
3141 int i;
3142
3143 if (!bp->bnapi)
3144 return;
3145
3146 for (i = 0; i < bp->cp_nr_rings; i++) {
3147 struct bnxt_napi *bnapi = bp->bnapi[i];
3148 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chandaf1f1e2017-02-20 19:25:17 -05003149 struct bnxt_ring_struct *ring = &cpr->cp_ring_struct;
Michael Chan9d8bc092016-12-29 12:13:33 -05003150
Michael Chandaf1f1e2017-02-20 19:25:17 -05003151 if (ring->fw_ring_id != INVALID_HW_RING_ID)
3152 BNXT_CP_DB(cpr->cp_doorbell, cpr->cp_raw_cons);
Michael Chan9d8bc092016-12-29 12:13:33 -05003153 }
3154}
3155
3156static void bnxt_disable_int_sync(struct bnxt *bp)
3157{
3158 int i;
3159
3160 atomic_inc(&bp->intr_sem);
3161
3162 bnxt_disable_int(bp);
3163 for (i = 0; i < bp->cp_nr_rings; i++)
3164 synchronize_irq(bp->irq_tbl[i].vector);
3165}
3166
3167static void bnxt_enable_int(struct bnxt *bp)
3168{
3169 int i;
3170
3171 atomic_set(&bp->intr_sem, 0);
3172 for (i = 0; i < bp->cp_nr_rings; i++) {
3173 struct bnxt_napi *bnapi = bp->bnapi[i];
3174 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3175
3176 BNXT_CP_DB_REARM(cpr->cp_doorbell, cpr->cp_raw_cons);
3177 }
3178}
3179
Michael Chanc0c050c2015-10-22 16:01:17 -04003180void bnxt_hwrm_cmd_hdr_init(struct bnxt *bp, void *request, u16 req_type,
3181 u16 cmpl_ring, u16 target_id)
3182{
Michael Chana8643e12016-02-26 04:00:05 -05003183 struct input *req = request;
Michael Chanc0c050c2015-10-22 16:01:17 -04003184
Michael Chana8643e12016-02-26 04:00:05 -05003185 req->req_type = cpu_to_le16(req_type);
3186 req->cmpl_ring = cpu_to_le16(cmpl_ring);
3187 req->target_id = cpu_to_le16(target_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04003188 req->resp_addr = cpu_to_le64(bp->hwrm_cmd_resp_dma_addr);
3189}
3190
Michael Chanfbfbc482016-02-26 04:00:07 -05003191static int bnxt_hwrm_do_send_msg(struct bnxt *bp, void *msg, u32 msg_len,
3192 int timeout, bool silent)
Michael Chanc0c050c2015-10-22 16:01:17 -04003193{
Michael Chana11fa2b2016-05-15 03:04:47 -04003194 int i, intr_process, rc, tmo_count;
Michael Chana8643e12016-02-26 04:00:05 -05003195 struct input *req = msg;
Michael Chanc0c050c2015-10-22 16:01:17 -04003196 u32 *data = msg;
3197 __le32 *resp_len, *valid;
3198 u16 cp_ring_id, len = 0;
3199 struct hwrm_err_output *resp = bp->hwrm_cmd_resp_addr;
3200
Michael Chana8643e12016-02-26 04:00:05 -05003201 req->seq_id = cpu_to_le16(bp->hwrm_cmd_seq++);
Michael Chanc0c050c2015-10-22 16:01:17 -04003202 memset(resp, 0, PAGE_SIZE);
Michael Chana8643e12016-02-26 04:00:05 -05003203 cp_ring_id = le16_to_cpu(req->cmpl_ring);
Michael Chanc0c050c2015-10-22 16:01:17 -04003204 intr_process = (cp_ring_id == INVALID_HW_RING_ID) ? 0 : 1;
3205
3206 /* Write request msg to hwrm channel */
3207 __iowrite32_copy(bp->bar0, data, msg_len / 4);
3208
Michael Chane6ef2692016-03-28 19:46:05 -04003209 for (i = msg_len; i < BNXT_HWRM_MAX_REQ_LEN; i += 4)
Michael Chand79979a2016-01-07 19:56:57 -05003210 writel(0, bp->bar0 + i);
3211
Michael Chanc0c050c2015-10-22 16:01:17 -04003212 /* currently supports only one outstanding message */
3213 if (intr_process)
Michael Chana8643e12016-02-26 04:00:05 -05003214 bp->hwrm_intr_seq_id = le16_to_cpu(req->seq_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04003215
3216 /* Ring channel doorbell */
3217 writel(1, bp->bar0 + 0x100);
3218
Michael Chanff4fe812016-02-26 04:00:04 -05003219 if (!timeout)
3220 timeout = DFLT_HWRM_CMD_TIMEOUT;
3221
Michael Chanc0c050c2015-10-22 16:01:17 -04003222 i = 0;
Michael Chana11fa2b2016-05-15 03:04:47 -04003223 tmo_count = timeout * 40;
Michael Chanc0c050c2015-10-22 16:01:17 -04003224 if (intr_process) {
3225 /* Wait until hwrm response cmpl interrupt is processed */
3226 while (bp->hwrm_intr_seq_id != HWRM_SEQ_ID_INVALID &&
Michael Chana11fa2b2016-05-15 03:04:47 -04003227 i++ < tmo_count) {
3228 usleep_range(25, 40);
Michael Chanc0c050c2015-10-22 16:01:17 -04003229 }
3230
3231 if (bp->hwrm_intr_seq_id != HWRM_SEQ_ID_INVALID) {
3232 netdev_err(bp->dev, "Resp cmpl intr err msg: 0x%x\n",
Michael Chana8643e12016-02-26 04:00:05 -05003233 le16_to_cpu(req->req_type));
Michael Chanc0c050c2015-10-22 16:01:17 -04003234 return -1;
3235 }
3236 } else {
3237 /* Check if response len is updated */
3238 resp_len = bp->hwrm_cmd_resp_addr + HWRM_RESP_LEN_OFFSET;
Michael Chana11fa2b2016-05-15 03:04:47 -04003239 for (i = 0; i < tmo_count; i++) {
Michael Chanc0c050c2015-10-22 16:01:17 -04003240 len = (le32_to_cpu(*resp_len) & HWRM_RESP_LEN_MASK) >>
3241 HWRM_RESP_LEN_SFT;
3242 if (len)
3243 break;
Michael Chana11fa2b2016-05-15 03:04:47 -04003244 usleep_range(25, 40);
Michael Chanc0c050c2015-10-22 16:01:17 -04003245 }
3246
Michael Chana11fa2b2016-05-15 03:04:47 -04003247 if (i >= tmo_count) {
Michael Chanc0c050c2015-10-22 16:01:17 -04003248 netdev_err(bp->dev, "Error (timeout: %d) msg {0x%x 0x%x} len:%d\n",
Michael Chana8643e12016-02-26 04:00:05 -05003249 timeout, le16_to_cpu(req->req_type),
Michael Chan8578d6c2016-05-15 03:04:48 -04003250 le16_to_cpu(req->seq_id), len);
Michael Chanc0c050c2015-10-22 16:01:17 -04003251 return -1;
3252 }
3253
3254 /* Last word of resp contains valid bit */
3255 valid = bp->hwrm_cmd_resp_addr + len - 4;
Michael Chana11fa2b2016-05-15 03:04:47 -04003256 for (i = 0; i < 5; i++) {
Michael Chanc0c050c2015-10-22 16:01:17 -04003257 if (le32_to_cpu(*valid) & HWRM_RESP_VALID_MASK)
3258 break;
Michael Chana11fa2b2016-05-15 03:04:47 -04003259 udelay(1);
Michael Chanc0c050c2015-10-22 16:01:17 -04003260 }
3261
Michael Chana11fa2b2016-05-15 03:04:47 -04003262 if (i >= 5) {
Michael Chanc0c050c2015-10-22 16:01:17 -04003263 netdev_err(bp->dev, "Error (timeout: %d) msg {0x%x 0x%x} len:%d v:%d\n",
Michael Chana8643e12016-02-26 04:00:05 -05003264 timeout, le16_to_cpu(req->req_type),
3265 le16_to_cpu(req->seq_id), len, *valid);
Michael Chanc0c050c2015-10-22 16:01:17 -04003266 return -1;
3267 }
3268 }
3269
3270 rc = le16_to_cpu(resp->error_code);
Michael Chanfbfbc482016-02-26 04:00:07 -05003271 if (rc && !silent)
Michael Chanc0c050c2015-10-22 16:01:17 -04003272 netdev_err(bp->dev, "hwrm req_type 0x%x seq id 0x%x error 0x%x\n",
3273 le16_to_cpu(resp->req_type),
3274 le16_to_cpu(resp->seq_id), rc);
Michael Chanfbfbc482016-02-26 04:00:07 -05003275 return rc;
3276}
3277
3278int _hwrm_send_message(struct bnxt *bp, void *msg, u32 msg_len, int timeout)
3279{
3280 return bnxt_hwrm_do_send_msg(bp, msg, msg_len, timeout, false);
Michael Chanc0c050c2015-10-22 16:01:17 -04003281}
3282
3283int hwrm_send_message(struct bnxt *bp, void *msg, u32 msg_len, int timeout)
3284{
3285 int rc;
3286
3287 mutex_lock(&bp->hwrm_cmd_lock);
3288 rc = _hwrm_send_message(bp, msg, msg_len, timeout);
3289 mutex_unlock(&bp->hwrm_cmd_lock);
3290 return rc;
3291}
3292
Michael Chan90e209212016-02-26 04:00:08 -05003293int hwrm_send_message_silent(struct bnxt *bp, void *msg, u32 msg_len,
3294 int timeout)
3295{
3296 int rc;
3297
3298 mutex_lock(&bp->hwrm_cmd_lock);
3299 rc = bnxt_hwrm_do_send_msg(bp, msg, msg_len, timeout, true);
3300 mutex_unlock(&bp->hwrm_cmd_lock);
3301 return rc;
3302}
3303
Michael Chana1653b12016-12-07 00:26:20 -05003304int bnxt_hwrm_func_rgtr_async_events(struct bnxt *bp, unsigned long *bmap,
3305 int bmap_size)
Michael Chanc0c050c2015-10-22 16:01:17 -04003306{
3307 struct hwrm_func_drv_rgtr_input req = {0};
Michael Chan25be8622016-04-05 14:09:00 -04003308 DECLARE_BITMAP(async_events_bmap, 256);
3309 u32 *events = (u32 *)async_events_bmap;
Michael Chana1653b12016-12-07 00:26:20 -05003310 int i;
Michael Chanc0c050c2015-10-22 16:01:17 -04003311
3312 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_DRV_RGTR, -1, -1);
3313
3314 req.enables =
Michael Chana1653b12016-12-07 00:26:20 -05003315 cpu_to_le32(FUNC_DRV_RGTR_REQ_ENABLES_ASYNC_EVENT_FWD);
Michael Chanc0c050c2015-10-22 16:01:17 -04003316
Michael Chan25be8622016-04-05 14:09:00 -04003317 memset(async_events_bmap, 0, sizeof(async_events_bmap));
3318 for (i = 0; i < ARRAY_SIZE(bnxt_async_events_arr); i++)
3319 __set_bit(bnxt_async_events_arr[i], async_events_bmap);
3320
Michael Chana1653b12016-12-07 00:26:20 -05003321 if (bmap && bmap_size) {
3322 for (i = 0; i < bmap_size; i++) {
3323 if (test_bit(i, bmap))
3324 __set_bit(i, async_events_bmap);
3325 }
3326 }
3327
Michael Chan25be8622016-04-05 14:09:00 -04003328 for (i = 0; i < 8; i++)
3329 req.async_event_fwd[i] |= cpu_to_le32(events[i]);
3330
Michael Chana1653b12016-12-07 00:26:20 -05003331 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3332}
3333
3334static int bnxt_hwrm_func_drv_rgtr(struct bnxt *bp)
3335{
3336 struct hwrm_func_drv_rgtr_input req = {0};
3337
3338 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_DRV_RGTR, -1, -1);
3339
3340 req.enables =
3341 cpu_to_le32(FUNC_DRV_RGTR_REQ_ENABLES_OS_TYPE |
3342 FUNC_DRV_RGTR_REQ_ENABLES_VER);
3343
Michael Chan11f15ed2016-04-05 14:08:55 -04003344 req.os_type = cpu_to_le16(FUNC_DRV_RGTR_REQ_OS_TYPE_LINUX);
Michael Chanc0c050c2015-10-22 16:01:17 -04003345 req.ver_maj = DRV_VER_MAJ;
3346 req.ver_min = DRV_VER_MIN;
3347 req.ver_upd = DRV_VER_UPD;
3348
3349 if (BNXT_PF(bp)) {
Michael Chande68f5de2015-12-09 19:35:41 -05003350 DECLARE_BITMAP(vf_req_snif_bmap, 256);
Michael Chanc0c050c2015-10-22 16:01:17 -04003351 u32 *data = (u32 *)vf_req_snif_bmap;
Michael Chana1653b12016-12-07 00:26:20 -05003352 int i;
Michael Chanc0c050c2015-10-22 16:01:17 -04003353
Michael Chande68f5de2015-12-09 19:35:41 -05003354 memset(vf_req_snif_bmap, 0, sizeof(vf_req_snif_bmap));
Michael Chanc0c050c2015-10-22 16:01:17 -04003355 for (i = 0; i < ARRAY_SIZE(bnxt_vf_req_snif); i++)
3356 __set_bit(bnxt_vf_req_snif[i], vf_req_snif_bmap);
3357
Michael Chande68f5de2015-12-09 19:35:41 -05003358 for (i = 0; i < 8; i++)
3359 req.vf_req_fwd[i] = cpu_to_le32(data[i]);
3360
Michael Chanc0c050c2015-10-22 16:01:17 -04003361 req.enables |=
3362 cpu_to_le32(FUNC_DRV_RGTR_REQ_ENABLES_VF_REQ_FWD);
3363 }
3364
3365 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3366}
3367
Jeffrey Huangbe58a0d2015-12-27 18:19:18 -05003368static int bnxt_hwrm_func_drv_unrgtr(struct bnxt *bp)
3369{
3370 struct hwrm_func_drv_unrgtr_input req = {0};
3371
3372 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_DRV_UNRGTR, -1, -1);
3373 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3374}
3375
Michael Chanc0c050c2015-10-22 16:01:17 -04003376static int bnxt_hwrm_tunnel_dst_port_free(struct bnxt *bp, u8 tunnel_type)
3377{
3378 u32 rc = 0;
3379 struct hwrm_tunnel_dst_port_free_input req = {0};
3380
3381 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_TUNNEL_DST_PORT_FREE, -1, -1);
3382 req.tunnel_type = tunnel_type;
3383
3384 switch (tunnel_type) {
3385 case TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN:
3386 req.tunnel_dst_port_id = bp->vxlan_fw_dst_port_id;
3387 break;
3388 case TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE:
3389 req.tunnel_dst_port_id = bp->nge_fw_dst_port_id;
3390 break;
3391 default:
3392 break;
3393 }
3394
3395 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3396 if (rc)
3397 netdev_err(bp->dev, "hwrm_tunnel_dst_port_free failed. rc:%d\n",
3398 rc);
3399 return rc;
3400}
3401
3402static int bnxt_hwrm_tunnel_dst_port_alloc(struct bnxt *bp, __be16 port,
3403 u8 tunnel_type)
3404{
3405 u32 rc = 0;
3406 struct hwrm_tunnel_dst_port_alloc_input req = {0};
3407 struct hwrm_tunnel_dst_port_alloc_output *resp = bp->hwrm_cmd_resp_addr;
3408
3409 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_TUNNEL_DST_PORT_ALLOC, -1, -1);
3410
3411 req.tunnel_type = tunnel_type;
3412 req.tunnel_dst_port_val = port;
3413
3414 mutex_lock(&bp->hwrm_cmd_lock);
3415 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3416 if (rc) {
3417 netdev_err(bp->dev, "hwrm_tunnel_dst_port_alloc failed. rc:%d\n",
3418 rc);
3419 goto err_out;
3420 }
3421
Christophe Jaillet57aac712016-11-22 06:14:40 +01003422 switch (tunnel_type) {
3423 case TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_VXLAN:
Michael Chanc0c050c2015-10-22 16:01:17 -04003424 bp->vxlan_fw_dst_port_id = resp->tunnel_dst_port_id;
Christophe Jaillet57aac712016-11-22 06:14:40 +01003425 break;
3426 case TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_GENEVE:
Michael Chanc0c050c2015-10-22 16:01:17 -04003427 bp->nge_fw_dst_port_id = resp->tunnel_dst_port_id;
Christophe Jaillet57aac712016-11-22 06:14:40 +01003428 break;
3429 default:
3430 break;
3431 }
3432
Michael Chanc0c050c2015-10-22 16:01:17 -04003433err_out:
3434 mutex_unlock(&bp->hwrm_cmd_lock);
3435 return rc;
3436}
3437
3438static int bnxt_hwrm_cfa_l2_set_rx_mask(struct bnxt *bp, u16 vnic_id)
3439{
3440 struct hwrm_cfa_l2_set_rx_mask_input req = {0};
3441 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3442
3443 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_L2_SET_RX_MASK, -1, -1);
Michael Chanc1935542015-12-27 18:19:28 -05003444 req.vnic_id = cpu_to_le32(vnic->fw_vnic_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04003445
3446 req.num_mc_entries = cpu_to_le32(vnic->mc_list_count);
3447 req.mc_tbl_addr = cpu_to_le64(vnic->mc_list_mapping);
3448 req.mask = cpu_to_le32(vnic->rx_mask);
3449 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3450}
3451
3452#ifdef CONFIG_RFS_ACCEL
3453static int bnxt_hwrm_cfa_ntuple_filter_free(struct bnxt *bp,
3454 struct bnxt_ntuple_filter *fltr)
3455{
3456 struct hwrm_cfa_ntuple_filter_free_input req = {0};
3457
3458 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_NTUPLE_FILTER_FREE, -1, -1);
3459 req.ntuple_filter_id = fltr->filter_id;
3460 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3461}
3462
3463#define BNXT_NTP_FLTR_FLAGS \
3464 (CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_L2_FILTER_ID | \
3465 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_ETHERTYPE | \
3466 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_MACADDR | \
3467 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_IPADDR_TYPE | \
3468 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_IPADDR | \
3469 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_IPADDR_MASK | \
3470 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_IPADDR | \
3471 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_IPADDR_MASK | \
3472 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_IP_PROTOCOL | \
3473 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_PORT | \
3474 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_PORT_MASK | \
3475 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_PORT | \
3476 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_PORT_MASK | \
Michael Chanc1935542015-12-27 18:19:28 -05003477 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_ID)
Michael Chanc0c050c2015-10-22 16:01:17 -04003478
Michael Chan61aad722017-02-12 19:18:14 -05003479#define BNXT_NTP_TUNNEL_FLTR_FLAG \
3480 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_TUNNEL_TYPE
3481
Michael Chanc0c050c2015-10-22 16:01:17 -04003482static int bnxt_hwrm_cfa_ntuple_filter_alloc(struct bnxt *bp,
3483 struct bnxt_ntuple_filter *fltr)
3484{
3485 int rc = 0;
3486 struct hwrm_cfa_ntuple_filter_alloc_input req = {0};
3487 struct hwrm_cfa_ntuple_filter_alloc_output *resp =
3488 bp->hwrm_cmd_resp_addr;
3489 struct flow_keys *keys = &fltr->fkeys;
3490 struct bnxt_vnic_info *vnic = &bp->vnic_info[fltr->rxq + 1];
3491
3492 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_NTUPLE_FILTER_ALLOC, -1, -1);
Michael Chana54c4d72016-07-25 12:33:35 -04003493 req.l2_filter_id = bp->vnic_info[0].fw_l2_filter_id[fltr->l2_fltr_idx];
Michael Chanc0c050c2015-10-22 16:01:17 -04003494
3495 req.enables = cpu_to_le32(BNXT_NTP_FLTR_FLAGS);
3496
3497 req.ethertype = htons(ETH_P_IP);
3498 memcpy(req.src_macaddr, fltr->src_mac_addr, ETH_ALEN);
Michael Chanc1935542015-12-27 18:19:28 -05003499 req.ip_addr_type = CFA_NTUPLE_FILTER_ALLOC_REQ_IP_ADDR_TYPE_IPV4;
Michael Chanc0c050c2015-10-22 16:01:17 -04003500 req.ip_protocol = keys->basic.ip_proto;
3501
Michael Chandda0e742016-12-29 12:13:40 -05003502 if (keys->basic.n_proto == htons(ETH_P_IPV6)) {
3503 int i;
3504
3505 req.ethertype = htons(ETH_P_IPV6);
3506 req.ip_addr_type =
3507 CFA_NTUPLE_FILTER_ALLOC_REQ_IP_ADDR_TYPE_IPV6;
3508 *(struct in6_addr *)&req.src_ipaddr[0] =
3509 keys->addrs.v6addrs.src;
3510 *(struct in6_addr *)&req.dst_ipaddr[0] =
3511 keys->addrs.v6addrs.dst;
3512 for (i = 0; i < 4; i++) {
3513 req.src_ipaddr_mask[i] = cpu_to_be32(0xffffffff);
3514 req.dst_ipaddr_mask[i] = cpu_to_be32(0xffffffff);
3515 }
3516 } else {
3517 req.src_ipaddr[0] = keys->addrs.v4addrs.src;
3518 req.src_ipaddr_mask[0] = cpu_to_be32(0xffffffff);
3519 req.dst_ipaddr[0] = keys->addrs.v4addrs.dst;
3520 req.dst_ipaddr_mask[0] = cpu_to_be32(0xffffffff);
3521 }
Michael Chan61aad722017-02-12 19:18:14 -05003522 if (keys->control.flags & FLOW_DIS_ENCAPSULATION) {
3523 req.enables |= cpu_to_le32(BNXT_NTP_TUNNEL_FLTR_FLAG);
3524 req.tunnel_type =
3525 CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_ANYTUNNEL;
3526 }
Michael Chanc0c050c2015-10-22 16:01:17 -04003527
3528 req.src_port = keys->ports.src;
3529 req.src_port_mask = cpu_to_be16(0xffff);
3530 req.dst_port = keys->ports.dst;
3531 req.dst_port_mask = cpu_to_be16(0xffff);
3532
Michael Chanc1935542015-12-27 18:19:28 -05003533 req.dst_id = cpu_to_le16(vnic->fw_vnic_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04003534 mutex_lock(&bp->hwrm_cmd_lock);
3535 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3536 if (!rc)
3537 fltr->filter_id = resp->ntuple_filter_id;
3538 mutex_unlock(&bp->hwrm_cmd_lock);
3539 return rc;
3540}
3541#endif
3542
3543static int bnxt_hwrm_set_vnic_filter(struct bnxt *bp, u16 vnic_id, u16 idx,
3544 u8 *mac_addr)
3545{
3546 u32 rc = 0;
3547 struct hwrm_cfa_l2_filter_alloc_input req = {0};
3548 struct hwrm_cfa_l2_filter_alloc_output *resp = bp->hwrm_cmd_resp_addr;
3549
3550 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_L2_FILTER_ALLOC, -1, -1);
Prashant Sreedharandc52c6c2016-07-18 07:15:24 -04003551 req.flags = cpu_to_le32(CFA_L2_FILTER_ALLOC_REQ_FLAGS_PATH_RX);
3552 if (!BNXT_CHIP_TYPE_NITRO_A0(bp))
3553 req.flags |=
3554 cpu_to_le32(CFA_L2_FILTER_ALLOC_REQ_FLAGS_OUTERMOST);
Michael Chanc1935542015-12-27 18:19:28 -05003555 req.dst_id = cpu_to_le16(bp->vnic_info[vnic_id].fw_vnic_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04003556 req.enables =
3557 cpu_to_le32(CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_ADDR |
Michael Chanc1935542015-12-27 18:19:28 -05003558 CFA_L2_FILTER_ALLOC_REQ_ENABLES_DST_ID |
Michael Chanc0c050c2015-10-22 16:01:17 -04003559 CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_ADDR_MASK);
3560 memcpy(req.l2_addr, mac_addr, ETH_ALEN);
3561 req.l2_addr_mask[0] = 0xff;
3562 req.l2_addr_mask[1] = 0xff;
3563 req.l2_addr_mask[2] = 0xff;
3564 req.l2_addr_mask[3] = 0xff;
3565 req.l2_addr_mask[4] = 0xff;
3566 req.l2_addr_mask[5] = 0xff;
3567
3568 mutex_lock(&bp->hwrm_cmd_lock);
3569 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3570 if (!rc)
3571 bp->vnic_info[vnic_id].fw_l2_filter_id[idx] =
3572 resp->l2_filter_id;
3573 mutex_unlock(&bp->hwrm_cmd_lock);
3574 return rc;
3575}
3576
3577static int bnxt_hwrm_clear_vnic_filter(struct bnxt *bp)
3578{
3579 u16 i, j, num_of_vnics = 1; /* only vnic 0 supported */
3580 int rc = 0;
3581
3582 /* Any associated ntuple filters will also be cleared by firmware. */
3583 mutex_lock(&bp->hwrm_cmd_lock);
3584 for (i = 0; i < num_of_vnics; i++) {
3585 struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
3586
3587 for (j = 0; j < vnic->uc_filter_count; j++) {
3588 struct hwrm_cfa_l2_filter_free_input req = {0};
3589
3590 bnxt_hwrm_cmd_hdr_init(bp, &req,
3591 HWRM_CFA_L2_FILTER_FREE, -1, -1);
3592
3593 req.l2_filter_id = vnic->fw_l2_filter_id[j];
3594
3595 rc = _hwrm_send_message(bp, &req, sizeof(req),
3596 HWRM_CMD_TIMEOUT);
3597 }
3598 vnic->uc_filter_count = 0;
3599 }
3600 mutex_unlock(&bp->hwrm_cmd_lock);
3601
3602 return rc;
3603}
3604
3605static int bnxt_hwrm_vnic_set_tpa(struct bnxt *bp, u16 vnic_id, u32 tpa_flags)
3606{
3607 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3608 struct hwrm_vnic_tpa_cfg_input req = {0};
3609
3610 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_TPA_CFG, -1, -1);
3611
3612 if (tpa_flags) {
3613 u16 mss = bp->dev->mtu - 40;
3614 u32 nsegs, n, segs = 0, flags;
3615
3616 flags = VNIC_TPA_CFG_REQ_FLAGS_TPA |
3617 VNIC_TPA_CFG_REQ_FLAGS_ENCAP_TPA |
3618 VNIC_TPA_CFG_REQ_FLAGS_RSC_WND_UPDATE |
3619 VNIC_TPA_CFG_REQ_FLAGS_AGG_WITH_ECN |
3620 VNIC_TPA_CFG_REQ_FLAGS_AGG_WITH_SAME_GRE_SEQ;
3621 if (tpa_flags & BNXT_FLAG_GRO)
3622 flags |= VNIC_TPA_CFG_REQ_FLAGS_GRO;
3623
3624 req.flags = cpu_to_le32(flags);
3625
3626 req.enables =
3627 cpu_to_le32(VNIC_TPA_CFG_REQ_ENABLES_MAX_AGG_SEGS |
Michael Chanc1935542015-12-27 18:19:28 -05003628 VNIC_TPA_CFG_REQ_ENABLES_MAX_AGGS |
3629 VNIC_TPA_CFG_REQ_ENABLES_MIN_AGG_LEN);
Michael Chanc0c050c2015-10-22 16:01:17 -04003630
3631 /* Number of segs are log2 units, and first packet is not
3632 * included as part of this units.
3633 */
Michael Chan2839f282016-04-25 02:30:50 -04003634 if (mss <= BNXT_RX_PAGE_SIZE) {
3635 n = BNXT_RX_PAGE_SIZE / mss;
Michael Chanc0c050c2015-10-22 16:01:17 -04003636 nsegs = (MAX_SKB_FRAGS - 1) * n;
3637 } else {
Michael Chan2839f282016-04-25 02:30:50 -04003638 n = mss / BNXT_RX_PAGE_SIZE;
3639 if (mss & (BNXT_RX_PAGE_SIZE - 1))
Michael Chanc0c050c2015-10-22 16:01:17 -04003640 n++;
3641 nsegs = (MAX_SKB_FRAGS - n) / n;
3642 }
3643
3644 segs = ilog2(nsegs);
3645 req.max_agg_segs = cpu_to_le16(segs);
3646 req.max_aggs = cpu_to_le16(VNIC_TPA_CFG_REQ_MAX_AGGS_MAX);
Michael Chanc1935542015-12-27 18:19:28 -05003647
3648 req.min_agg_len = cpu_to_le32(512);
Michael Chanc0c050c2015-10-22 16:01:17 -04003649 }
3650 req.vnic_id = cpu_to_le16(vnic->fw_vnic_id);
3651
3652 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3653}
3654
3655static int bnxt_hwrm_vnic_set_rss(struct bnxt *bp, u16 vnic_id, bool set_rss)
3656{
3657 u32 i, j, max_rings;
3658 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3659 struct hwrm_vnic_rss_cfg_input req = {0};
3660
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003661 if (vnic->fw_rss_cos_lb_ctx[0] == INVALID_HW_RING_ID)
Michael Chanc0c050c2015-10-22 16:01:17 -04003662 return 0;
3663
3664 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_RSS_CFG, -1, -1);
3665 if (set_rss) {
Michael Chan87da7f72016-11-16 21:13:09 -05003666 req.hash_type = cpu_to_le32(bp->rss_hash_cfg);
Prashant Sreedharandc52c6c2016-07-18 07:15:24 -04003667 if (vnic->flags & BNXT_VNIC_RSS_FLAG) {
3668 if (BNXT_CHIP_TYPE_NITRO_A0(bp))
3669 max_rings = bp->rx_nr_rings - 1;
3670 else
3671 max_rings = bp->rx_nr_rings;
3672 } else {
Michael Chanc0c050c2015-10-22 16:01:17 -04003673 max_rings = 1;
Prashant Sreedharandc52c6c2016-07-18 07:15:24 -04003674 }
Michael Chanc0c050c2015-10-22 16:01:17 -04003675
3676 /* Fill the RSS indirection table with ring group ids */
3677 for (i = 0, j = 0; i < HW_HASH_INDEX_SIZE; i++, j++) {
3678 if (j == max_rings)
3679 j = 0;
3680 vnic->rss_table[i] = cpu_to_le16(vnic->fw_grp_ids[j]);
3681 }
3682
3683 req.ring_grp_tbl_addr = cpu_to_le64(vnic->rss_table_dma_addr);
3684 req.hash_key_tbl_addr =
3685 cpu_to_le64(vnic->rss_hash_key_dma_addr);
3686 }
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003687 req.rss_ctx_idx = cpu_to_le16(vnic->fw_rss_cos_lb_ctx[0]);
Michael Chanc0c050c2015-10-22 16:01:17 -04003688 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3689}
3690
3691static int bnxt_hwrm_vnic_set_hds(struct bnxt *bp, u16 vnic_id)
3692{
3693 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3694 struct hwrm_vnic_plcmodes_cfg_input req = {0};
3695
3696 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_PLCMODES_CFG, -1, -1);
3697 req.flags = cpu_to_le32(VNIC_PLCMODES_CFG_REQ_FLAGS_JUMBO_PLACEMENT |
3698 VNIC_PLCMODES_CFG_REQ_FLAGS_HDS_IPV4 |
3699 VNIC_PLCMODES_CFG_REQ_FLAGS_HDS_IPV6);
3700 req.enables =
3701 cpu_to_le32(VNIC_PLCMODES_CFG_REQ_ENABLES_JUMBO_THRESH_VALID |
3702 VNIC_PLCMODES_CFG_REQ_ENABLES_HDS_THRESHOLD_VALID);
3703 /* thresholds not implemented in firmware yet */
3704 req.jumbo_thresh = cpu_to_le16(bp->rx_copy_thresh);
3705 req.hds_threshold = cpu_to_le16(bp->rx_copy_thresh);
3706 req.vnic_id = cpu_to_le32(vnic->fw_vnic_id);
3707 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3708}
3709
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003710static void bnxt_hwrm_vnic_ctx_free_one(struct bnxt *bp, u16 vnic_id,
3711 u16 ctx_idx)
Michael Chanc0c050c2015-10-22 16:01:17 -04003712{
3713 struct hwrm_vnic_rss_cos_lb_ctx_free_input req = {0};
3714
3715 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_RSS_COS_LB_CTX_FREE, -1, -1);
3716 req.rss_cos_lb_ctx_id =
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003717 cpu_to_le16(bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx[ctx_idx]);
Michael Chanc0c050c2015-10-22 16:01:17 -04003718
3719 hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003720 bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx[ctx_idx] = INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04003721}
3722
3723static void bnxt_hwrm_vnic_ctx_free(struct bnxt *bp)
3724{
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003725 int i, j;
Michael Chanc0c050c2015-10-22 16:01:17 -04003726
3727 for (i = 0; i < bp->nr_vnics; i++) {
3728 struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
3729
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003730 for (j = 0; j < BNXT_MAX_CTX_PER_VNIC; j++) {
3731 if (vnic->fw_rss_cos_lb_ctx[j] != INVALID_HW_RING_ID)
3732 bnxt_hwrm_vnic_ctx_free_one(bp, i, j);
3733 }
Michael Chanc0c050c2015-10-22 16:01:17 -04003734 }
3735 bp->rsscos_nr_ctxs = 0;
3736}
3737
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003738static int bnxt_hwrm_vnic_ctx_alloc(struct bnxt *bp, u16 vnic_id, u16 ctx_idx)
Michael Chanc0c050c2015-10-22 16:01:17 -04003739{
3740 int rc;
3741 struct hwrm_vnic_rss_cos_lb_ctx_alloc_input req = {0};
3742 struct hwrm_vnic_rss_cos_lb_ctx_alloc_output *resp =
3743 bp->hwrm_cmd_resp_addr;
3744
3745 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_RSS_COS_LB_CTX_ALLOC, -1,
3746 -1);
3747
3748 mutex_lock(&bp->hwrm_cmd_lock);
3749 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3750 if (!rc)
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003751 bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx[ctx_idx] =
Michael Chanc0c050c2015-10-22 16:01:17 -04003752 le16_to_cpu(resp->rss_cos_lb_ctx_id);
3753 mutex_unlock(&bp->hwrm_cmd_lock);
3754
3755 return rc;
3756}
3757
Michael Chana588e452016-12-07 00:26:21 -05003758int bnxt_hwrm_vnic_cfg(struct bnxt *bp, u16 vnic_id)
Michael Chanc0c050c2015-10-22 16:01:17 -04003759{
Michael Chanb81a90d2016-01-02 23:45:01 -05003760 unsigned int ring = 0, grp_idx;
Michael Chanc0c050c2015-10-22 16:01:17 -04003761 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3762 struct hwrm_vnic_cfg_input req = {0};
Michael Chancf6645f2016-06-13 02:25:28 -04003763 u16 def_vlan = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04003764
3765 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_CFG, -1, -1);
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003766
Prashant Sreedharandc52c6c2016-07-18 07:15:24 -04003767 req.enables = cpu_to_le32(VNIC_CFG_REQ_ENABLES_DFLT_RING_GRP);
3768 /* Only RSS support for now TBD: COS & LB */
3769 if (vnic->fw_rss_cos_lb_ctx[0] != INVALID_HW_RING_ID) {
3770 req.rss_rule = cpu_to_le16(vnic->fw_rss_cos_lb_ctx[0]);
3771 req.enables |= cpu_to_le32(VNIC_CFG_REQ_ENABLES_RSS_RULE |
3772 VNIC_CFG_REQ_ENABLES_MRU);
Michael Chanae10ae72016-12-29 12:13:38 -05003773 } else if (vnic->flags & BNXT_VNIC_RFS_NEW_RSS_FLAG) {
3774 req.rss_rule =
3775 cpu_to_le16(bp->vnic_info[0].fw_rss_cos_lb_ctx[0]);
3776 req.enables |= cpu_to_le32(VNIC_CFG_REQ_ENABLES_RSS_RULE |
3777 VNIC_CFG_REQ_ENABLES_MRU);
3778 req.flags |= cpu_to_le32(VNIC_CFG_REQ_FLAGS_RSS_DFLT_CR_MODE);
Prashant Sreedharandc52c6c2016-07-18 07:15:24 -04003779 } else {
3780 req.rss_rule = cpu_to_le16(0xffff);
3781 }
3782
3783 if (BNXT_CHIP_TYPE_NITRO_A0(bp) &&
3784 (vnic->fw_rss_cos_lb_ctx[0] != INVALID_HW_RING_ID)) {
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003785 req.cos_rule = cpu_to_le16(vnic->fw_rss_cos_lb_ctx[1]);
3786 req.enables |= cpu_to_le32(VNIC_CFG_REQ_ENABLES_COS_RULE);
3787 } else {
3788 req.cos_rule = cpu_to_le16(0xffff);
3789 }
3790
Michael Chanc0c050c2015-10-22 16:01:17 -04003791 if (vnic->flags & BNXT_VNIC_RSS_FLAG)
Michael Chanb81a90d2016-01-02 23:45:01 -05003792 ring = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04003793 else if (vnic->flags & BNXT_VNIC_RFS_FLAG)
Michael Chanb81a90d2016-01-02 23:45:01 -05003794 ring = vnic_id - 1;
Prashant Sreedharan76595192016-07-18 07:15:22 -04003795 else if ((vnic_id == 1) && BNXT_CHIP_TYPE_NITRO_A0(bp))
3796 ring = bp->rx_nr_rings - 1;
Michael Chanc0c050c2015-10-22 16:01:17 -04003797
Michael Chanb81a90d2016-01-02 23:45:01 -05003798 grp_idx = bp->rx_ring[ring].bnapi->index;
Michael Chanc0c050c2015-10-22 16:01:17 -04003799 req.vnic_id = cpu_to_le16(vnic->fw_vnic_id);
3800 req.dflt_ring_grp = cpu_to_le16(bp->grp_info[grp_idx].fw_grp_id);
3801
3802 req.lb_rule = cpu_to_le16(0xffff);
3803 req.mru = cpu_to_le16(bp->dev->mtu + ETH_HLEN + ETH_FCS_LEN +
3804 VLAN_HLEN);
3805
Michael Chancf6645f2016-06-13 02:25:28 -04003806#ifdef CONFIG_BNXT_SRIOV
3807 if (BNXT_VF(bp))
3808 def_vlan = bp->vf.vlan;
3809#endif
3810 if ((bp->flags & BNXT_FLAG_STRIP_VLAN) || def_vlan)
Michael Chanc0c050c2015-10-22 16:01:17 -04003811 req.flags |= cpu_to_le32(VNIC_CFG_REQ_FLAGS_VLAN_STRIP_MODE);
Michael Chana588e452016-12-07 00:26:21 -05003812 if (!vnic_id && bnxt_ulp_registered(bp->edev, BNXT_ROCE_ULP))
3813 req.flags |=
3814 cpu_to_le32(VNIC_CFG_REQ_FLAGS_ROCE_DUAL_VNIC_MODE);
Michael Chanc0c050c2015-10-22 16:01:17 -04003815
3816 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3817}
3818
3819static int bnxt_hwrm_vnic_free_one(struct bnxt *bp, u16 vnic_id)
3820{
3821 u32 rc = 0;
3822
3823 if (bp->vnic_info[vnic_id].fw_vnic_id != INVALID_HW_RING_ID) {
3824 struct hwrm_vnic_free_input req = {0};
3825
3826 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_FREE, -1, -1);
3827 req.vnic_id =
3828 cpu_to_le32(bp->vnic_info[vnic_id].fw_vnic_id);
3829
3830 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3831 if (rc)
3832 return rc;
3833 bp->vnic_info[vnic_id].fw_vnic_id = INVALID_HW_RING_ID;
3834 }
3835 return rc;
3836}
3837
3838static void bnxt_hwrm_vnic_free(struct bnxt *bp)
3839{
3840 u16 i;
3841
3842 for (i = 0; i < bp->nr_vnics; i++)
3843 bnxt_hwrm_vnic_free_one(bp, i);
3844}
3845
Michael Chanb81a90d2016-01-02 23:45:01 -05003846static int bnxt_hwrm_vnic_alloc(struct bnxt *bp, u16 vnic_id,
3847 unsigned int start_rx_ring_idx,
3848 unsigned int nr_rings)
Michael Chanc0c050c2015-10-22 16:01:17 -04003849{
Michael Chanb81a90d2016-01-02 23:45:01 -05003850 int rc = 0;
3851 unsigned int i, j, grp_idx, end_idx = start_rx_ring_idx + nr_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04003852 struct hwrm_vnic_alloc_input req = {0};
3853 struct hwrm_vnic_alloc_output *resp = bp->hwrm_cmd_resp_addr;
3854
3855 /* map ring groups to this vnic */
Michael Chanb81a90d2016-01-02 23:45:01 -05003856 for (i = start_rx_ring_idx, j = 0; i < end_idx; i++, j++) {
3857 grp_idx = bp->rx_ring[i].bnapi->index;
3858 if (bp->grp_info[grp_idx].fw_grp_id == INVALID_HW_RING_ID) {
Michael Chanc0c050c2015-10-22 16:01:17 -04003859 netdev_err(bp->dev, "Not enough ring groups avail:%x req:%x\n",
Michael Chanb81a90d2016-01-02 23:45:01 -05003860 j, nr_rings);
Michael Chanc0c050c2015-10-22 16:01:17 -04003861 break;
3862 }
3863 bp->vnic_info[vnic_id].fw_grp_ids[j] =
Michael Chanb81a90d2016-01-02 23:45:01 -05003864 bp->grp_info[grp_idx].fw_grp_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04003865 }
3866
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003867 bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx[0] = INVALID_HW_RING_ID;
3868 bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx[1] = INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04003869 if (vnic_id == 0)
3870 req.flags = cpu_to_le32(VNIC_ALLOC_REQ_FLAGS_DEFAULT);
3871
3872 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_ALLOC, -1, -1);
3873
3874 mutex_lock(&bp->hwrm_cmd_lock);
3875 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3876 if (!rc)
3877 bp->vnic_info[vnic_id].fw_vnic_id = le32_to_cpu(resp->vnic_id);
3878 mutex_unlock(&bp->hwrm_cmd_lock);
3879 return rc;
3880}
3881
Michael Chan8fdefd62016-12-29 12:13:36 -05003882static int bnxt_hwrm_vnic_qcaps(struct bnxt *bp)
3883{
3884 struct hwrm_vnic_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
3885 struct hwrm_vnic_qcaps_input req = {0};
3886 int rc;
3887
3888 if (bp->hwrm_spec_code < 0x10600)
3889 return 0;
3890
3891 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_QCAPS, -1, -1);
3892 mutex_lock(&bp->hwrm_cmd_lock);
3893 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3894 if (!rc) {
3895 if (resp->flags &
3896 cpu_to_le32(VNIC_QCAPS_RESP_FLAGS_RSS_DFLT_CR_CAP))
3897 bp->flags |= BNXT_FLAG_NEW_RSS_CAP;
3898 }
3899 mutex_unlock(&bp->hwrm_cmd_lock);
3900 return rc;
3901}
3902
Michael Chanc0c050c2015-10-22 16:01:17 -04003903static int bnxt_hwrm_ring_grp_alloc(struct bnxt *bp)
3904{
3905 u16 i;
3906 u32 rc = 0;
3907
3908 mutex_lock(&bp->hwrm_cmd_lock);
3909 for (i = 0; i < bp->rx_nr_rings; i++) {
3910 struct hwrm_ring_grp_alloc_input req = {0};
3911 struct hwrm_ring_grp_alloc_output *resp =
3912 bp->hwrm_cmd_resp_addr;
Michael Chanb81a90d2016-01-02 23:45:01 -05003913 unsigned int grp_idx = bp->rx_ring[i].bnapi->index;
Michael Chanc0c050c2015-10-22 16:01:17 -04003914
3915 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_GRP_ALLOC, -1, -1);
3916
Michael Chanb81a90d2016-01-02 23:45:01 -05003917 req.cr = cpu_to_le16(bp->grp_info[grp_idx].cp_fw_ring_id);
3918 req.rr = cpu_to_le16(bp->grp_info[grp_idx].rx_fw_ring_id);
3919 req.ar = cpu_to_le16(bp->grp_info[grp_idx].agg_fw_ring_id);
3920 req.sc = cpu_to_le16(bp->grp_info[grp_idx].fw_stats_ctx);
Michael Chanc0c050c2015-10-22 16:01:17 -04003921
3922 rc = _hwrm_send_message(bp, &req, sizeof(req),
3923 HWRM_CMD_TIMEOUT);
3924 if (rc)
3925 break;
3926
Michael Chanb81a90d2016-01-02 23:45:01 -05003927 bp->grp_info[grp_idx].fw_grp_id =
3928 le32_to_cpu(resp->ring_group_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04003929 }
3930 mutex_unlock(&bp->hwrm_cmd_lock);
3931 return rc;
3932}
3933
3934static int bnxt_hwrm_ring_grp_free(struct bnxt *bp)
3935{
3936 u16 i;
3937 u32 rc = 0;
3938 struct hwrm_ring_grp_free_input req = {0};
3939
3940 if (!bp->grp_info)
3941 return 0;
3942
3943 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_GRP_FREE, -1, -1);
3944
3945 mutex_lock(&bp->hwrm_cmd_lock);
3946 for (i = 0; i < bp->cp_nr_rings; i++) {
3947 if (bp->grp_info[i].fw_grp_id == INVALID_HW_RING_ID)
3948 continue;
3949 req.ring_group_id =
3950 cpu_to_le32(bp->grp_info[i].fw_grp_id);
3951
3952 rc = _hwrm_send_message(bp, &req, sizeof(req),
3953 HWRM_CMD_TIMEOUT);
3954 if (rc)
3955 break;
3956 bp->grp_info[i].fw_grp_id = INVALID_HW_RING_ID;
3957 }
3958 mutex_unlock(&bp->hwrm_cmd_lock);
3959 return rc;
3960}
3961
3962static int hwrm_ring_alloc_send_msg(struct bnxt *bp,
3963 struct bnxt_ring_struct *ring,
3964 u32 ring_type, u32 map_index,
3965 u32 stats_ctx_id)
3966{
3967 int rc = 0, err = 0;
3968 struct hwrm_ring_alloc_input req = {0};
3969 struct hwrm_ring_alloc_output *resp = bp->hwrm_cmd_resp_addr;
3970 u16 ring_id;
3971
3972 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_ALLOC, -1, -1);
3973
3974 req.enables = 0;
3975 if (ring->nr_pages > 1) {
3976 req.page_tbl_addr = cpu_to_le64(ring->pg_tbl_map);
3977 /* Page size is in log2 units */
3978 req.page_size = BNXT_PAGE_SHIFT;
3979 req.page_tbl_depth = 1;
3980 } else {
3981 req.page_tbl_addr = cpu_to_le64(ring->dma_arr[0]);
3982 }
3983 req.fbo = 0;
3984 /* Association of ring index with doorbell index and MSIX number */
3985 req.logical_id = cpu_to_le16(map_index);
3986
3987 switch (ring_type) {
3988 case HWRM_RING_ALLOC_TX:
3989 req.ring_type = RING_ALLOC_REQ_RING_TYPE_TX;
3990 /* Association of transmit ring with completion ring */
3991 req.cmpl_ring_id =
3992 cpu_to_le16(bp->grp_info[map_index].cp_fw_ring_id);
3993 req.length = cpu_to_le32(bp->tx_ring_mask + 1);
3994 req.stat_ctx_id = cpu_to_le32(stats_ctx_id);
3995 req.queue_id = cpu_to_le16(ring->queue_id);
3996 break;
3997 case HWRM_RING_ALLOC_RX:
3998 req.ring_type = RING_ALLOC_REQ_RING_TYPE_RX;
3999 req.length = cpu_to_le32(bp->rx_ring_mask + 1);
4000 break;
4001 case HWRM_RING_ALLOC_AGG:
4002 req.ring_type = RING_ALLOC_REQ_RING_TYPE_RX;
4003 req.length = cpu_to_le32(bp->rx_agg_ring_mask + 1);
4004 break;
4005 case HWRM_RING_ALLOC_CMPL:
Michael Chanbac9a7e2017-02-12 19:18:10 -05004006 req.ring_type = RING_ALLOC_REQ_RING_TYPE_L2_CMPL;
Michael Chanc0c050c2015-10-22 16:01:17 -04004007 req.length = cpu_to_le32(bp->cp_ring_mask + 1);
4008 if (bp->flags & BNXT_FLAG_USING_MSIX)
4009 req.int_mode = RING_ALLOC_REQ_INT_MODE_MSIX;
4010 break;
4011 default:
4012 netdev_err(bp->dev, "hwrm alloc invalid ring type %d\n",
4013 ring_type);
4014 return -1;
4015 }
4016
4017 mutex_lock(&bp->hwrm_cmd_lock);
4018 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4019 err = le16_to_cpu(resp->error_code);
4020 ring_id = le16_to_cpu(resp->ring_id);
4021 mutex_unlock(&bp->hwrm_cmd_lock);
4022
4023 if (rc || err) {
4024 switch (ring_type) {
Michael Chanbac9a7e2017-02-12 19:18:10 -05004025 case RING_FREE_REQ_RING_TYPE_L2_CMPL:
Michael Chanc0c050c2015-10-22 16:01:17 -04004026 netdev_err(bp->dev, "hwrm_ring_alloc cp failed. rc:%x err:%x\n",
4027 rc, err);
4028 return -1;
4029
4030 case RING_FREE_REQ_RING_TYPE_RX:
4031 netdev_err(bp->dev, "hwrm_ring_alloc rx failed. rc:%x err:%x\n",
4032 rc, err);
4033 return -1;
4034
4035 case RING_FREE_REQ_RING_TYPE_TX:
4036 netdev_err(bp->dev, "hwrm_ring_alloc tx failed. rc:%x err:%x\n",
4037 rc, err);
4038 return -1;
4039
4040 default:
4041 netdev_err(bp->dev, "Invalid ring\n");
4042 return -1;
4043 }
4044 }
4045 ring->fw_ring_id = ring_id;
4046 return rc;
4047}
4048
Michael Chan486b5c22016-12-29 12:13:42 -05004049static int bnxt_hwrm_set_async_event_cr(struct bnxt *bp, int idx)
4050{
4051 int rc;
4052
4053 if (BNXT_PF(bp)) {
4054 struct hwrm_func_cfg_input req = {0};
4055
4056 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_CFG, -1, -1);
4057 req.fid = cpu_to_le16(0xffff);
4058 req.enables = cpu_to_le32(FUNC_CFG_REQ_ENABLES_ASYNC_EVENT_CR);
4059 req.async_event_cr = cpu_to_le16(idx);
4060 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4061 } else {
4062 struct hwrm_func_vf_cfg_input req = {0};
4063
4064 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_VF_CFG, -1, -1);
4065 req.enables =
4066 cpu_to_le32(FUNC_VF_CFG_REQ_ENABLES_ASYNC_EVENT_CR);
4067 req.async_event_cr = cpu_to_le16(idx);
4068 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4069 }
4070 return rc;
4071}
4072
Michael Chanc0c050c2015-10-22 16:01:17 -04004073static int bnxt_hwrm_ring_alloc(struct bnxt *bp)
4074{
4075 int i, rc = 0;
4076
Michael Chanedd0c2c2015-12-27 18:19:19 -05004077 for (i = 0; i < bp->cp_nr_rings; i++) {
4078 struct bnxt_napi *bnapi = bp->bnapi[i];
4079 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
4080 struct bnxt_ring_struct *ring = &cpr->cp_ring_struct;
Michael Chanc0c050c2015-10-22 16:01:17 -04004081
Prashant Sreedharan33e52d82016-03-28 19:46:04 -04004082 cpr->cp_doorbell = bp->bar1 + i * 0x80;
Michael Chanedd0c2c2015-12-27 18:19:19 -05004083 rc = hwrm_ring_alloc_send_msg(bp, ring, HWRM_RING_ALLOC_CMPL, i,
4084 INVALID_STATS_CTX_ID);
4085 if (rc)
4086 goto err_out;
Michael Chanedd0c2c2015-12-27 18:19:19 -05004087 BNXT_CP_DB(cpr->cp_doorbell, cpr->cp_raw_cons);
4088 bp->grp_info[i].cp_fw_ring_id = ring->fw_ring_id;
Michael Chan486b5c22016-12-29 12:13:42 -05004089
4090 if (!i) {
4091 rc = bnxt_hwrm_set_async_event_cr(bp, ring->fw_ring_id);
4092 if (rc)
4093 netdev_warn(bp->dev, "Failed to set async event completion ring.\n");
4094 }
Michael Chanc0c050c2015-10-22 16:01:17 -04004095 }
4096
Michael Chanedd0c2c2015-12-27 18:19:19 -05004097 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05004098 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05004099 struct bnxt_ring_struct *ring = &txr->tx_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05004100 u32 map_idx = txr->bnapi->index;
4101 u16 fw_stats_ctx = bp->grp_info[map_idx].fw_stats_ctx;
Michael Chanc0c050c2015-10-22 16:01:17 -04004102
Michael Chanb81a90d2016-01-02 23:45:01 -05004103 rc = hwrm_ring_alloc_send_msg(bp, ring, HWRM_RING_ALLOC_TX,
4104 map_idx, fw_stats_ctx);
Michael Chanedd0c2c2015-12-27 18:19:19 -05004105 if (rc)
4106 goto err_out;
Michael Chanb81a90d2016-01-02 23:45:01 -05004107 txr->tx_doorbell = bp->bar1 + map_idx * 0x80;
Michael Chanc0c050c2015-10-22 16:01:17 -04004108 }
4109
Michael Chanedd0c2c2015-12-27 18:19:19 -05004110 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05004111 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05004112 struct bnxt_ring_struct *ring = &rxr->rx_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05004113 u32 map_idx = rxr->bnapi->index;
Michael Chanc0c050c2015-10-22 16:01:17 -04004114
Michael Chanb81a90d2016-01-02 23:45:01 -05004115 rc = hwrm_ring_alloc_send_msg(bp, ring, HWRM_RING_ALLOC_RX,
4116 map_idx, INVALID_STATS_CTX_ID);
Michael Chanedd0c2c2015-12-27 18:19:19 -05004117 if (rc)
4118 goto err_out;
Michael Chanb81a90d2016-01-02 23:45:01 -05004119 rxr->rx_doorbell = bp->bar1 + map_idx * 0x80;
Michael Chanedd0c2c2015-12-27 18:19:19 -05004120 writel(DB_KEY_RX | rxr->rx_prod, rxr->rx_doorbell);
Michael Chanb81a90d2016-01-02 23:45:01 -05004121 bp->grp_info[map_idx].rx_fw_ring_id = ring->fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04004122 }
4123
4124 if (bp->flags & BNXT_FLAG_AGG_RINGS) {
4125 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05004126 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04004127 struct bnxt_ring_struct *ring =
4128 &rxr->rx_agg_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05004129 u32 grp_idx = rxr->bnapi->index;
4130 u32 map_idx = grp_idx + bp->rx_nr_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04004131
4132 rc = hwrm_ring_alloc_send_msg(bp, ring,
4133 HWRM_RING_ALLOC_AGG,
Michael Chanb81a90d2016-01-02 23:45:01 -05004134 map_idx,
Michael Chanc0c050c2015-10-22 16:01:17 -04004135 INVALID_STATS_CTX_ID);
4136 if (rc)
4137 goto err_out;
4138
Michael Chanb81a90d2016-01-02 23:45:01 -05004139 rxr->rx_agg_doorbell = bp->bar1 + map_idx * 0x80;
Michael Chanc0c050c2015-10-22 16:01:17 -04004140 writel(DB_KEY_RX | rxr->rx_agg_prod,
4141 rxr->rx_agg_doorbell);
Michael Chanb81a90d2016-01-02 23:45:01 -05004142 bp->grp_info[grp_idx].agg_fw_ring_id = ring->fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04004143 }
4144 }
4145err_out:
4146 return rc;
4147}
4148
4149static int hwrm_ring_free_send_msg(struct bnxt *bp,
4150 struct bnxt_ring_struct *ring,
4151 u32 ring_type, int cmpl_ring_id)
4152{
4153 int rc;
4154 struct hwrm_ring_free_input req = {0};
4155 struct hwrm_ring_free_output *resp = bp->hwrm_cmd_resp_addr;
4156 u16 error_code;
4157
Prashant Sreedharan74608fc2016-01-28 03:11:20 -05004158 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_FREE, cmpl_ring_id, -1);
Michael Chanc0c050c2015-10-22 16:01:17 -04004159 req.ring_type = ring_type;
4160 req.ring_id = cpu_to_le16(ring->fw_ring_id);
4161
4162 mutex_lock(&bp->hwrm_cmd_lock);
4163 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4164 error_code = le16_to_cpu(resp->error_code);
4165 mutex_unlock(&bp->hwrm_cmd_lock);
4166
4167 if (rc || error_code) {
4168 switch (ring_type) {
Michael Chanbac9a7e2017-02-12 19:18:10 -05004169 case RING_FREE_REQ_RING_TYPE_L2_CMPL:
Michael Chanc0c050c2015-10-22 16:01:17 -04004170 netdev_err(bp->dev, "hwrm_ring_free cp failed. rc:%d\n",
4171 rc);
4172 return rc;
4173 case RING_FREE_REQ_RING_TYPE_RX:
4174 netdev_err(bp->dev, "hwrm_ring_free rx failed. rc:%d\n",
4175 rc);
4176 return rc;
4177 case RING_FREE_REQ_RING_TYPE_TX:
4178 netdev_err(bp->dev, "hwrm_ring_free tx failed. rc:%d\n",
4179 rc);
4180 return rc;
4181 default:
4182 netdev_err(bp->dev, "Invalid ring\n");
4183 return -1;
4184 }
4185 }
4186 return 0;
4187}
4188
Michael Chanedd0c2c2015-12-27 18:19:19 -05004189static void bnxt_hwrm_ring_free(struct bnxt *bp, bool close_path)
Michael Chanc0c050c2015-10-22 16:01:17 -04004190{
Michael Chanedd0c2c2015-12-27 18:19:19 -05004191 int i;
Michael Chanc0c050c2015-10-22 16:01:17 -04004192
4193 if (!bp->bnapi)
Michael Chanedd0c2c2015-12-27 18:19:19 -05004194 return;
Michael Chanc0c050c2015-10-22 16:01:17 -04004195
Michael Chanedd0c2c2015-12-27 18:19:19 -05004196 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05004197 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05004198 struct bnxt_ring_struct *ring = &txr->tx_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05004199 u32 grp_idx = txr->bnapi->index;
4200 u32 cmpl_ring_id = bp->grp_info[grp_idx].cp_fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04004201
Michael Chanedd0c2c2015-12-27 18:19:19 -05004202 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
4203 hwrm_ring_free_send_msg(bp, ring,
4204 RING_FREE_REQ_RING_TYPE_TX,
4205 close_path ? cmpl_ring_id :
4206 INVALID_HW_RING_ID);
4207 ring->fw_ring_id = INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04004208 }
4209 }
4210
Michael Chanedd0c2c2015-12-27 18:19:19 -05004211 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05004212 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05004213 struct bnxt_ring_struct *ring = &rxr->rx_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05004214 u32 grp_idx = rxr->bnapi->index;
4215 u32 cmpl_ring_id = bp->grp_info[grp_idx].cp_fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04004216
Michael Chanedd0c2c2015-12-27 18:19:19 -05004217 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
4218 hwrm_ring_free_send_msg(bp, ring,
4219 RING_FREE_REQ_RING_TYPE_RX,
4220 close_path ? cmpl_ring_id :
4221 INVALID_HW_RING_ID);
4222 ring->fw_ring_id = INVALID_HW_RING_ID;
Michael Chanb81a90d2016-01-02 23:45:01 -05004223 bp->grp_info[grp_idx].rx_fw_ring_id =
4224 INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04004225 }
4226 }
4227
Michael Chanedd0c2c2015-12-27 18:19:19 -05004228 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05004229 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05004230 struct bnxt_ring_struct *ring = &rxr->rx_agg_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05004231 u32 grp_idx = rxr->bnapi->index;
4232 u32 cmpl_ring_id = bp->grp_info[grp_idx].cp_fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04004233
Michael Chanedd0c2c2015-12-27 18:19:19 -05004234 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
4235 hwrm_ring_free_send_msg(bp, ring,
4236 RING_FREE_REQ_RING_TYPE_RX,
4237 close_path ? cmpl_ring_id :
4238 INVALID_HW_RING_ID);
4239 ring->fw_ring_id = INVALID_HW_RING_ID;
Michael Chanb81a90d2016-01-02 23:45:01 -05004240 bp->grp_info[grp_idx].agg_fw_ring_id =
4241 INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04004242 }
4243 }
4244
Michael Chan9d8bc092016-12-29 12:13:33 -05004245 /* The completion rings are about to be freed. After that the
4246 * IRQ doorbell will not work anymore. So we need to disable
4247 * IRQ here.
4248 */
4249 bnxt_disable_int_sync(bp);
4250
Michael Chanedd0c2c2015-12-27 18:19:19 -05004251 for (i = 0; i < bp->cp_nr_rings; i++) {
4252 struct bnxt_napi *bnapi = bp->bnapi[i];
4253 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
4254 struct bnxt_ring_struct *ring = &cpr->cp_ring_struct;
Michael Chanc0c050c2015-10-22 16:01:17 -04004255
Michael Chanedd0c2c2015-12-27 18:19:19 -05004256 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
4257 hwrm_ring_free_send_msg(bp, ring,
Michael Chanbac9a7e2017-02-12 19:18:10 -05004258 RING_FREE_REQ_RING_TYPE_L2_CMPL,
Michael Chanedd0c2c2015-12-27 18:19:19 -05004259 INVALID_HW_RING_ID);
4260 ring->fw_ring_id = INVALID_HW_RING_ID;
4261 bp->grp_info[i].cp_fw_ring_id = INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04004262 }
4263 }
Michael Chanc0c050c2015-10-22 16:01:17 -04004264}
4265
Michael Chan391be5c2016-12-29 12:13:41 -05004266/* Caller must hold bp->hwrm_cmd_lock */
4267int __bnxt_hwrm_get_tx_rings(struct bnxt *bp, u16 fid, int *tx_rings)
4268{
4269 struct hwrm_func_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
4270 struct hwrm_func_qcfg_input req = {0};
4271 int rc;
4272
4273 if (bp->hwrm_spec_code < 0x10601)
4274 return 0;
4275
4276 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_QCFG, -1, -1);
4277 req.fid = cpu_to_le16(fid);
4278 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4279 if (!rc)
4280 *tx_rings = le16_to_cpu(resp->alloc_tx_rings);
4281
4282 return rc;
4283}
4284
Michael Chand1e79252017-02-06 16:55:38 -05004285static int bnxt_hwrm_reserve_tx_rings(struct bnxt *bp, int *tx_rings)
Michael Chan391be5c2016-12-29 12:13:41 -05004286{
4287 struct hwrm_func_cfg_input req = {0};
4288 int rc;
4289
4290 if (bp->hwrm_spec_code < 0x10601)
4291 return 0;
4292
4293 if (BNXT_VF(bp))
4294 return 0;
4295
4296 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_CFG, -1, -1);
4297 req.fid = cpu_to_le16(0xffff);
4298 req.enables = cpu_to_le32(FUNC_CFG_REQ_ENABLES_NUM_TX_RINGS);
4299 req.num_tx_rings = cpu_to_le16(*tx_rings);
4300 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4301 if (rc)
4302 return rc;
4303
4304 mutex_lock(&bp->hwrm_cmd_lock);
4305 rc = __bnxt_hwrm_get_tx_rings(bp, 0xffff, tx_rings);
4306 mutex_unlock(&bp->hwrm_cmd_lock);
4307 return rc;
4308}
4309
Michael Chanbb053f52016-02-26 04:00:02 -05004310static void bnxt_hwrm_set_coal_params(struct bnxt *bp, u32 max_bufs,
4311 u32 buf_tmrs, u16 flags,
4312 struct hwrm_ring_cmpl_ring_cfg_aggint_params_input *req)
4313{
4314 req->flags = cpu_to_le16(flags);
4315 req->num_cmpl_dma_aggr = cpu_to_le16((u16)max_bufs);
4316 req->num_cmpl_dma_aggr_during_int = cpu_to_le16(max_bufs >> 16);
4317 req->cmpl_aggr_dma_tmr = cpu_to_le16((u16)buf_tmrs);
4318 req->cmpl_aggr_dma_tmr_during_int = cpu_to_le16(buf_tmrs >> 16);
4319 /* Minimum time between 2 interrupts set to buf_tmr x 2 */
4320 req->int_lat_tmr_min = cpu_to_le16((u16)buf_tmrs * 2);
4321 req->int_lat_tmr_max = cpu_to_le16((u16)buf_tmrs * 4);
4322 req->num_cmpl_aggr_int = cpu_to_le16((u16)max_bufs * 4);
4323}
4324
Michael Chanc0c050c2015-10-22 16:01:17 -04004325int bnxt_hwrm_set_coal(struct bnxt *bp)
4326{
4327 int i, rc = 0;
Michael Chandfc9c942016-02-26 04:00:03 -05004328 struct hwrm_ring_cmpl_ring_cfg_aggint_params_input req_rx = {0},
4329 req_tx = {0}, *req;
Michael Chanc0c050c2015-10-22 16:01:17 -04004330 u16 max_buf, max_buf_irq;
4331 u16 buf_tmr, buf_tmr_irq;
4332 u32 flags;
4333
Michael Chandfc9c942016-02-26 04:00:03 -05004334 bnxt_hwrm_cmd_hdr_init(bp, &req_rx,
4335 HWRM_RING_CMPL_RING_CFG_AGGINT_PARAMS, -1, -1);
4336 bnxt_hwrm_cmd_hdr_init(bp, &req_tx,
4337 HWRM_RING_CMPL_RING_CFG_AGGINT_PARAMS, -1, -1);
Michael Chanc0c050c2015-10-22 16:01:17 -04004338
Michael Chandfb5b892016-02-26 04:00:01 -05004339 /* Each rx completion (2 records) should be DMAed immediately.
4340 * DMA 1/4 of the completion buffers at a time.
4341 */
4342 max_buf = min_t(u16, bp->rx_coal_bufs / 4, 2);
Michael Chanc0c050c2015-10-22 16:01:17 -04004343 /* max_buf must not be zero */
4344 max_buf = clamp_t(u16, max_buf, 1, 63);
Michael Chandfb5b892016-02-26 04:00:01 -05004345 max_buf_irq = clamp_t(u16, bp->rx_coal_bufs_irq, 1, 63);
4346 buf_tmr = BNXT_USEC_TO_COAL_TIMER(bp->rx_coal_ticks);
4347 /* buf timer set to 1/4 of interrupt timer */
4348 buf_tmr = max_t(u16, buf_tmr / 4, 1);
4349 buf_tmr_irq = BNXT_USEC_TO_COAL_TIMER(bp->rx_coal_ticks_irq);
4350 buf_tmr_irq = max_t(u16, buf_tmr_irq, 1);
Michael Chanc0c050c2015-10-22 16:01:17 -04004351
4352 flags = RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_TIMER_RESET;
4353
4354 /* RING_IDLE generates more IRQs for lower latency. Enable it only
4355 * if coal_ticks is less than 25 us.
4356 */
Michael Chandfb5b892016-02-26 04:00:01 -05004357 if (bp->rx_coal_ticks < 25)
Michael Chanc0c050c2015-10-22 16:01:17 -04004358 flags |= RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_RING_IDLE;
4359
Michael Chanbb053f52016-02-26 04:00:02 -05004360 bnxt_hwrm_set_coal_params(bp, max_buf_irq << 16 | max_buf,
Michael Chandfc9c942016-02-26 04:00:03 -05004361 buf_tmr_irq << 16 | buf_tmr, flags, &req_rx);
4362
4363 /* max_buf must not be zero */
4364 max_buf = clamp_t(u16, bp->tx_coal_bufs, 1, 63);
4365 max_buf_irq = clamp_t(u16, bp->tx_coal_bufs_irq, 1, 63);
4366 buf_tmr = BNXT_USEC_TO_COAL_TIMER(bp->tx_coal_ticks);
4367 /* buf timer set to 1/4 of interrupt timer */
4368 buf_tmr = max_t(u16, buf_tmr / 4, 1);
4369 buf_tmr_irq = BNXT_USEC_TO_COAL_TIMER(bp->tx_coal_ticks_irq);
4370 buf_tmr_irq = max_t(u16, buf_tmr_irq, 1);
4371
4372 flags = RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_TIMER_RESET;
4373 bnxt_hwrm_set_coal_params(bp, max_buf_irq << 16 | max_buf,
4374 buf_tmr_irq << 16 | buf_tmr, flags, &req_tx);
Michael Chanc0c050c2015-10-22 16:01:17 -04004375
4376 mutex_lock(&bp->hwrm_cmd_lock);
4377 for (i = 0; i < bp->cp_nr_rings; i++) {
Michael Chandfc9c942016-02-26 04:00:03 -05004378 struct bnxt_napi *bnapi = bp->bnapi[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04004379
Michael Chandfc9c942016-02-26 04:00:03 -05004380 req = &req_rx;
4381 if (!bnapi->rx_ring)
4382 req = &req_tx;
4383 req->ring_id = cpu_to_le16(bp->grp_info[i].cp_fw_ring_id);
4384
4385 rc = _hwrm_send_message(bp, req, sizeof(*req),
Michael Chanc0c050c2015-10-22 16:01:17 -04004386 HWRM_CMD_TIMEOUT);
4387 if (rc)
4388 break;
4389 }
4390 mutex_unlock(&bp->hwrm_cmd_lock);
4391 return rc;
4392}
4393
4394static int bnxt_hwrm_stat_ctx_free(struct bnxt *bp)
4395{
4396 int rc = 0, i;
4397 struct hwrm_stat_ctx_free_input req = {0};
4398
4399 if (!bp->bnapi)
4400 return 0;
4401
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04004402 if (BNXT_CHIP_TYPE_NITRO_A0(bp))
4403 return 0;
4404
Michael Chanc0c050c2015-10-22 16:01:17 -04004405 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_STAT_CTX_FREE, -1, -1);
4406
4407 mutex_lock(&bp->hwrm_cmd_lock);
4408 for (i = 0; i < bp->cp_nr_rings; i++) {
4409 struct bnxt_napi *bnapi = bp->bnapi[i];
4410 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
4411
4412 if (cpr->hw_stats_ctx_id != INVALID_STATS_CTX_ID) {
4413 req.stat_ctx_id = cpu_to_le32(cpr->hw_stats_ctx_id);
4414
4415 rc = _hwrm_send_message(bp, &req, sizeof(req),
4416 HWRM_CMD_TIMEOUT);
4417 if (rc)
4418 break;
4419
4420 cpr->hw_stats_ctx_id = INVALID_STATS_CTX_ID;
4421 }
4422 }
4423 mutex_unlock(&bp->hwrm_cmd_lock);
4424 return rc;
4425}
4426
4427static int bnxt_hwrm_stat_ctx_alloc(struct bnxt *bp)
4428{
4429 int rc = 0, i;
4430 struct hwrm_stat_ctx_alloc_input req = {0};
4431 struct hwrm_stat_ctx_alloc_output *resp = bp->hwrm_cmd_resp_addr;
4432
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04004433 if (BNXT_CHIP_TYPE_NITRO_A0(bp))
4434 return 0;
4435
Michael Chanc0c050c2015-10-22 16:01:17 -04004436 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_STAT_CTX_ALLOC, -1, -1);
4437
Michael Chan51f30782016-07-01 18:46:29 -04004438 req.update_period_ms = cpu_to_le32(bp->stats_coal_ticks / 1000);
Michael Chanc0c050c2015-10-22 16:01:17 -04004439
4440 mutex_lock(&bp->hwrm_cmd_lock);
4441 for (i = 0; i < bp->cp_nr_rings; i++) {
4442 struct bnxt_napi *bnapi = bp->bnapi[i];
4443 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
4444
4445 req.stats_dma_addr = cpu_to_le64(cpr->hw_stats_map);
4446
4447 rc = _hwrm_send_message(bp, &req, sizeof(req),
4448 HWRM_CMD_TIMEOUT);
4449 if (rc)
4450 break;
4451
4452 cpr->hw_stats_ctx_id = le32_to_cpu(resp->stat_ctx_id);
4453
4454 bp->grp_info[i].fw_stats_ctx = cpr->hw_stats_ctx_id;
4455 }
4456 mutex_unlock(&bp->hwrm_cmd_lock);
Pan Bian89aa8442016-12-03 17:56:17 +08004457 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04004458}
4459
Michael Chancf6645f2016-06-13 02:25:28 -04004460static int bnxt_hwrm_func_qcfg(struct bnxt *bp)
4461{
4462 struct hwrm_func_qcfg_input req = {0};
Satish Baddipadige567b2ab2016-06-13 02:25:31 -04004463 struct hwrm_func_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
Michael Chancf6645f2016-06-13 02:25:28 -04004464 int rc;
4465
4466 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_QCFG, -1, -1);
4467 req.fid = cpu_to_le16(0xffff);
4468 mutex_lock(&bp->hwrm_cmd_lock);
4469 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4470 if (rc)
4471 goto func_qcfg_exit;
4472
4473#ifdef CONFIG_BNXT_SRIOV
4474 if (BNXT_VF(bp)) {
Michael Chancf6645f2016-06-13 02:25:28 -04004475 struct bnxt_vf_info *vf = &bp->vf;
4476
4477 vf->vlan = le16_to_cpu(resp->vlan) & VLAN_VID_MASK;
4478 }
4479#endif
Michael Chanbc39f882017-03-08 18:44:34 -05004480 if (BNXT_PF(bp) && (le16_to_cpu(resp->flags) &
4481 FUNC_QCFG_RESP_FLAGS_FW_DCBX_AGENT_ENABLED))
4482 bp->flags |= BNXT_FLAG_FW_LLDP_AGENT;
4483
Satish Baddipadige567b2ab2016-06-13 02:25:31 -04004484 switch (resp->port_partition_type) {
4485 case FUNC_QCFG_RESP_PORT_PARTITION_TYPE_NPAR1_0:
4486 case FUNC_QCFG_RESP_PORT_PARTITION_TYPE_NPAR1_5:
4487 case FUNC_QCFG_RESP_PORT_PARTITION_TYPE_NPAR2_0:
4488 bp->port_partition_type = resp->port_partition_type;
4489 break;
4490 }
Michael Chancf6645f2016-06-13 02:25:28 -04004491
4492func_qcfg_exit:
4493 mutex_unlock(&bp->hwrm_cmd_lock);
4494 return rc;
4495}
4496
Michael Chan7b08f662016-12-07 00:26:18 -05004497static int bnxt_hwrm_func_qcaps(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04004498{
4499 int rc = 0;
4500 struct hwrm_func_qcaps_input req = {0};
4501 struct hwrm_func_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
4502
4503 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_QCAPS, -1, -1);
4504 req.fid = cpu_to_le16(0xffff);
4505
4506 mutex_lock(&bp->hwrm_cmd_lock);
4507 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4508 if (rc)
4509 goto hwrm_func_qcaps_exit;
4510
Michael Chane4060d32016-12-07 00:26:19 -05004511 if (resp->flags & cpu_to_le32(FUNC_QCAPS_RESP_FLAGS_ROCE_V1_SUPPORTED))
4512 bp->flags |= BNXT_FLAG_ROCEV1_CAP;
4513 if (resp->flags & cpu_to_le32(FUNC_QCAPS_RESP_FLAGS_ROCE_V2_SUPPORTED))
4514 bp->flags |= BNXT_FLAG_ROCEV2_CAP;
4515
Michael Chan7cc5a202016-09-19 03:58:05 -04004516 bp->tx_push_thresh = 0;
4517 if (resp->flags &
4518 cpu_to_le32(FUNC_QCAPS_RESP_FLAGS_PUSH_MODE_SUPPORTED))
4519 bp->tx_push_thresh = BNXT_TX_PUSH_THRESH;
4520
Michael Chanc0c050c2015-10-22 16:01:17 -04004521 if (BNXT_PF(bp)) {
4522 struct bnxt_pf_info *pf = &bp->pf;
4523
4524 pf->fw_fid = le16_to_cpu(resp->fid);
4525 pf->port_id = le16_to_cpu(resp->port_id);
Michael Chan87027db2016-07-01 18:46:28 -04004526 bp->dev->dev_port = pf->port_id;
Michael Chan11f15ed2016-04-05 14:08:55 -04004527 memcpy(pf->mac_addr, resp->mac_address, ETH_ALEN);
Jeffrey Huangbdd43472015-12-02 01:54:07 -05004528 memcpy(bp->dev->dev_addr, pf->mac_addr, ETH_ALEN);
Michael Chanc0c050c2015-10-22 16:01:17 -04004529 pf->max_rsscos_ctxs = le16_to_cpu(resp->max_rsscos_ctx);
4530 pf->max_cp_rings = le16_to_cpu(resp->max_cmpl_rings);
4531 pf->max_tx_rings = le16_to_cpu(resp->max_tx_rings);
Michael Chanc0c050c2015-10-22 16:01:17 -04004532 pf->max_rx_rings = le16_to_cpu(resp->max_rx_rings);
Michael Chanb72d4a62015-12-27 18:19:27 -05004533 pf->max_hw_ring_grps = le32_to_cpu(resp->max_hw_ring_grps);
4534 if (!pf->max_hw_ring_grps)
4535 pf->max_hw_ring_grps = pf->max_tx_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04004536 pf->max_l2_ctxs = le16_to_cpu(resp->max_l2_ctxs);
4537 pf->max_vnics = le16_to_cpu(resp->max_vnics);
4538 pf->max_stat_ctxs = le16_to_cpu(resp->max_stat_ctx);
4539 pf->first_vf_id = le16_to_cpu(resp->first_vf_id);
4540 pf->max_vfs = le16_to_cpu(resp->max_vfs);
4541 pf->max_encap_records = le32_to_cpu(resp->max_encap_records);
4542 pf->max_decap_records = le32_to_cpu(resp->max_decap_records);
4543 pf->max_tx_em_flows = le32_to_cpu(resp->max_tx_em_flows);
4544 pf->max_tx_wm_flows = le32_to_cpu(resp->max_tx_wm_flows);
4545 pf->max_rx_em_flows = le32_to_cpu(resp->max_rx_em_flows);
4546 pf->max_rx_wm_flows = le32_to_cpu(resp->max_rx_wm_flows);
4547 } else {
Michael Chan379a80a2015-10-23 15:06:19 -04004548#ifdef CONFIG_BNXT_SRIOV
Michael Chanc0c050c2015-10-22 16:01:17 -04004549 struct bnxt_vf_info *vf = &bp->vf;
4550
4551 vf->fw_fid = le16_to_cpu(resp->fid);
Michael Chanc0c050c2015-10-22 16:01:17 -04004552
4553 vf->max_rsscos_ctxs = le16_to_cpu(resp->max_rsscos_ctx);
4554 vf->max_cp_rings = le16_to_cpu(resp->max_cmpl_rings);
4555 vf->max_tx_rings = le16_to_cpu(resp->max_tx_rings);
4556 vf->max_rx_rings = le16_to_cpu(resp->max_rx_rings);
Michael Chanb72d4a62015-12-27 18:19:27 -05004557 vf->max_hw_ring_grps = le32_to_cpu(resp->max_hw_ring_grps);
4558 if (!vf->max_hw_ring_grps)
4559 vf->max_hw_ring_grps = vf->max_tx_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04004560 vf->max_l2_ctxs = le16_to_cpu(resp->max_l2_ctxs);
4561 vf->max_vnics = le16_to_cpu(resp->max_vnics);
4562 vf->max_stat_ctxs = le16_to_cpu(resp->max_stat_ctx);
Michael Chan7cc5a202016-09-19 03:58:05 -04004563
4564 memcpy(vf->mac_addr, resp->mac_address, ETH_ALEN);
Michael Chan001154e2016-09-19 03:58:06 -04004565 mutex_unlock(&bp->hwrm_cmd_lock);
4566
4567 if (is_valid_ether_addr(vf->mac_addr)) {
Michael Chan7cc5a202016-09-19 03:58:05 -04004568 /* overwrite netdev dev_adr with admin VF MAC */
4569 memcpy(bp->dev->dev_addr, vf->mac_addr, ETH_ALEN);
Michael Chan001154e2016-09-19 03:58:06 -04004570 } else {
Tobias Klauser1faaa782017-02-21 15:27:28 +01004571 eth_hw_addr_random(bp->dev);
Michael Chan001154e2016-09-19 03:58:06 -04004572 rc = bnxt_approve_mac(bp, bp->dev->dev_addr);
4573 }
4574 return rc;
Michael Chan379a80a2015-10-23 15:06:19 -04004575#endif
Michael Chanc0c050c2015-10-22 16:01:17 -04004576 }
4577
Michael Chanc0c050c2015-10-22 16:01:17 -04004578hwrm_func_qcaps_exit:
4579 mutex_unlock(&bp->hwrm_cmd_lock);
4580 return rc;
4581}
4582
4583static int bnxt_hwrm_func_reset(struct bnxt *bp)
4584{
4585 struct hwrm_func_reset_input req = {0};
4586
4587 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_RESET, -1, -1);
4588 req.enables = 0;
4589
4590 return hwrm_send_message(bp, &req, sizeof(req), HWRM_RESET_TIMEOUT);
4591}
4592
4593static int bnxt_hwrm_queue_qportcfg(struct bnxt *bp)
4594{
4595 int rc = 0;
4596 struct hwrm_queue_qportcfg_input req = {0};
4597 struct hwrm_queue_qportcfg_output *resp = bp->hwrm_cmd_resp_addr;
4598 u8 i, *qptr;
4599
4600 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_QUEUE_QPORTCFG, -1, -1);
4601
4602 mutex_lock(&bp->hwrm_cmd_lock);
4603 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4604 if (rc)
4605 goto qportcfg_exit;
4606
4607 if (!resp->max_configurable_queues) {
4608 rc = -EINVAL;
4609 goto qportcfg_exit;
4610 }
4611 bp->max_tc = resp->max_configurable_queues;
Michael Chan87c374d2016-12-02 21:17:16 -05004612 bp->max_lltc = resp->max_configurable_lossless_queues;
Michael Chanc0c050c2015-10-22 16:01:17 -04004613 if (bp->max_tc > BNXT_MAX_QUEUE)
4614 bp->max_tc = BNXT_MAX_QUEUE;
4615
Michael Chan441cabb2016-09-19 03:58:02 -04004616 if (resp->queue_cfg_info & QUEUE_QPORTCFG_RESP_QUEUE_CFG_INFO_ASYM_CFG)
4617 bp->max_tc = 1;
4618
Michael Chan87c374d2016-12-02 21:17:16 -05004619 if (bp->max_lltc > bp->max_tc)
4620 bp->max_lltc = bp->max_tc;
4621
Michael Chanc0c050c2015-10-22 16:01:17 -04004622 qptr = &resp->queue_id0;
4623 for (i = 0; i < bp->max_tc; i++) {
4624 bp->q_info[i].queue_id = *qptr++;
4625 bp->q_info[i].queue_profile = *qptr++;
4626 }
4627
4628qportcfg_exit:
4629 mutex_unlock(&bp->hwrm_cmd_lock);
4630 return rc;
4631}
4632
4633static int bnxt_hwrm_ver_get(struct bnxt *bp)
4634{
4635 int rc;
4636 struct hwrm_ver_get_input req = {0};
4637 struct hwrm_ver_get_output *resp = bp->hwrm_cmd_resp_addr;
4638
Michael Chane6ef2692016-03-28 19:46:05 -04004639 bp->hwrm_max_req_len = HWRM_MAX_REQ_LEN;
Michael Chanc0c050c2015-10-22 16:01:17 -04004640 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VER_GET, -1, -1);
4641 req.hwrm_intf_maj = HWRM_VERSION_MAJOR;
4642 req.hwrm_intf_min = HWRM_VERSION_MINOR;
4643 req.hwrm_intf_upd = HWRM_VERSION_UPDATE;
4644 mutex_lock(&bp->hwrm_cmd_lock);
4645 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4646 if (rc)
4647 goto hwrm_ver_get_exit;
4648
4649 memcpy(&bp->ver_resp, resp, sizeof(struct hwrm_ver_get_output));
4650
Michael Chan11f15ed2016-04-05 14:08:55 -04004651 bp->hwrm_spec_code = resp->hwrm_intf_maj << 16 |
4652 resp->hwrm_intf_min << 8 | resp->hwrm_intf_upd;
Michael Chanc1935542015-12-27 18:19:28 -05004653 if (resp->hwrm_intf_maj < 1) {
4654 netdev_warn(bp->dev, "HWRM interface %d.%d.%d is older than 1.0.0.\n",
Michael Chanc0c050c2015-10-22 16:01:17 -04004655 resp->hwrm_intf_maj, resp->hwrm_intf_min,
Michael Chanc1935542015-12-27 18:19:28 -05004656 resp->hwrm_intf_upd);
4657 netdev_warn(bp->dev, "Please update firmware with HWRM interface 1.0.0 or newer.\n");
Michael Chanc0c050c2015-10-22 16:01:17 -04004658 }
Rob Swindell3ebf6f02016-02-26 04:00:06 -05004659 snprintf(bp->fw_ver_str, BC_HWRM_STR_LEN, "%d.%d.%d/%d.%d.%d",
Michael Chanc0c050c2015-10-22 16:01:17 -04004660 resp->hwrm_fw_maj, resp->hwrm_fw_min, resp->hwrm_fw_bld,
4661 resp->hwrm_intf_maj, resp->hwrm_intf_min, resp->hwrm_intf_upd);
4662
Michael Chanff4fe812016-02-26 04:00:04 -05004663 bp->hwrm_cmd_timeout = le16_to_cpu(resp->def_req_timeout);
4664 if (!bp->hwrm_cmd_timeout)
4665 bp->hwrm_cmd_timeout = DFLT_HWRM_CMD_TIMEOUT;
4666
Michael Chane6ef2692016-03-28 19:46:05 -04004667 if (resp->hwrm_intf_maj >= 1)
4668 bp->hwrm_max_req_len = le16_to_cpu(resp->max_req_win_len);
4669
Michael Chan659c8052016-06-13 02:25:33 -04004670 bp->chip_num = le16_to_cpu(resp->chip_num);
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04004671 if (bp->chip_num == CHIP_NUM_58700 && !resp->chip_rev &&
4672 !resp->chip_metal)
4673 bp->flags |= BNXT_FLAG_CHIP_NITRO_A0;
Michael Chan659c8052016-06-13 02:25:33 -04004674
Michael Chanc0c050c2015-10-22 16:01:17 -04004675hwrm_ver_get_exit:
4676 mutex_unlock(&bp->hwrm_cmd_lock);
4677 return rc;
4678}
4679
Rob Swindell5ac67d82016-09-19 03:58:03 -04004680int bnxt_hwrm_fw_set_time(struct bnxt *bp)
4681{
Rob Swindell878786d2016-09-20 03:36:33 -04004682#if IS_ENABLED(CONFIG_RTC_LIB)
Rob Swindell5ac67d82016-09-19 03:58:03 -04004683 struct hwrm_fw_set_time_input req = {0};
4684 struct rtc_time tm;
4685 struct timeval tv;
4686
4687 if (bp->hwrm_spec_code < 0x10400)
4688 return -EOPNOTSUPP;
4689
4690 do_gettimeofday(&tv);
4691 rtc_time_to_tm(tv.tv_sec, &tm);
4692 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FW_SET_TIME, -1, -1);
4693 req.year = cpu_to_le16(1900 + tm.tm_year);
4694 req.month = 1 + tm.tm_mon;
4695 req.day = tm.tm_mday;
4696 req.hour = tm.tm_hour;
4697 req.minute = tm.tm_min;
4698 req.second = tm.tm_sec;
4699 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
Rob Swindell878786d2016-09-20 03:36:33 -04004700#else
4701 return -EOPNOTSUPP;
4702#endif
Rob Swindell5ac67d82016-09-19 03:58:03 -04004703}
4704
Michael Chan3bdf56c2016-03-07 15:38:45 -05004705static int bnxt_hwrm_port_qstats(struct bnxt *bp)
4706{
4707 int rc;
4708 struct bnxt_pf_info *pf = &bp->pf;
4709 struct hwrm_port_qstats_input req = {0};
4710
4711 if (!(bp->flags & BNXT_FLAG_PORT_STATS))
4712 return 0;
4713
4714 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_QSTATS, -1, -1);
4715 req.port_id = cpu_to_le16(pf->port_id);
4716 req.tx_stat_host_addr = cpu_to_le64(bp->hw_tx_port_stats_map);
4717 req.rx_stat_host_addr = cpu_to_le64(bp->hw_rx_port_stats_map);
4718 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4719 return rc;
4720}
4721
Michael Chanc0c050c2015-10-22 16:01:17 -04004722static void bnxt_hwrm_free_tunnel_ports(struct bnxt *bp)
4723{
4724 if (bp->vxlan_port_cnt) {
4725 bnxt_hwrm_tunnel_dst_port_free(
4726 bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN);
4727 }
4728 bp->vxlan_port_cnt = 0;
4729 if (bp->nge_port_cnt) {
4730 bnxt_hwrm_tunnel_dst_port_free(
4731 bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE);
4732 }
4733 bp->nge_port_cnt = 0;
4734}
4735
4736static int bnxt_set_tpa(struct bnxt *bp, bool set_tpa)
4737{
4738 int rc, i;
4739 u32 tpa_flags = 0;
4740
4741 if (set_tpa)
4742 tpa_flags = bp->flags & BNXT_FLAG_TPA;
4743 for (i = 0; i < bp->nr_vnics; i++) {
4744 rc = bnxt_hwrm_vnic_set_tpa(bp, i, tpa_flags);
4745 if (rc) {
4746 netdev_err(bp->dev, "hwrm vnic set tpa failure rc for vnic %d: %x\n",
4747 rc, i);
4748 return rc;
4749 }
4750 }
4751 return 0;
4752}
4753
4754static void bnxt_hwrm_clear_vnic_rss(struct bnxt *bp)
4755{
4756 int i;
4757
4758 for (i = 0; i < bp->nr_vnics; i++)
4759 bnxt_hwrm_vnic_set_rss(bp, i, false);
4760}
4761
4762static void bnxt_hwrm_resource_free(struct bnxt *bp, bool close_path,
4763 bool irq_re_init)
4764{
4765 if (bp->vnic_info) {
4766 bnxt_hwrm_clear_vnic_filter(bp);
4767 /* clear all RSS setting before free vnic ctx */
4768 bnxt_hwrm_clear_vnic_rss(bp);
4769 bnxt_hwrm_vnic_ctx_free(bp);
4770 /* before free the vnic, undo the vnic tpa settings */
4771 if (bp->flags & BNXT_FLAG_TPA)
4772 bnxt_set_tpa(bp, false);
4773 bnxt_hwrm_vnic_free(bp);
4774 }
4775 bnxt_hwrm_ring_free(bp, close_path);
4776 bnxt_hwrm_ring_grp_free(bp);
4777 if (irq_re_init) {
4778 bnxt_hwrm_stat_ctx_free(bp);
4779 bnxt_hwrm_free_tunnel_ports(bp);
4780 }
4781}
4782
4783static int bnxt_setup_vnic(struct bnxt *bp, u16 vnic_id)
4784{
Michael Chanae10ae72016-12-29 12:13:38 -05004785 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
Michael Chanc0c050c2015-10-22 16:01:17 -04004786 int rc;
4787
Michael Chanae10ae72016-12-29 12:13:38 -05004788 if (vnic->flags & BNXT_VNIC_RFS_NEW_RSS_FLAG)
4789 goto skip_rss_ctx;
4790
Michael Chanc0c050c2015-10-22 16:01:17 -04004791 /* allocate context for vnic */
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04004792 rc = bnxt_hwrm_vnic_ctx_alloc(bp, vnic_id, 0);
Michael Chanc0c050c2015-10-22 16:01:17 -04004793 if (rc) {
4794 netdev_err(bp->dev, "hwrm vnic %d alloc failure rc: %x\n",
4795 vnic_id, rc);
4796 goto vnic_setup_err;
4797 }
4798 bp->rsscos_nr_ctxs++;
4799
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04004800 if (BNXT_CHIP_TYPE_NITRO_A0(bp)) {
4801 rc = bnxt_hwrm_vnic_ctx_alloc(bp, vnic_id, 1);
4802 if (rc) {
4803 netdev_err(bp->dev, "hwrm vnic %d cos ctx alloc failure rc: %x\n",
4804 vnic_id, rc);
4805 goto vnic_setup_err;
4806 }
4807 bp->rsscos_nr_ctxs++;
4808 }
4809
Michael Chanae10ae72016-12-29 12:13:38 -05004810skip_rss_ctx:
Michael Chanc0c050c2015-10-22 16:01:17 -04004811 /* configure default vnic, ring grp */
4812 rc = bnxt_hwrm_vnic_cfg(bp, vnic_id);
4813 if (rc) {
4814 netdev_err(bp->dev, "hwrm vnic %d cfg failure rc: %x\n",
4815 vnic_id, rc);
4816 goto vnic_setup_err;
4817 }
4818
4819 /* Enable RSS hashing on vnic */
4820 rc = bnxt_hwrm_vnic_set_rss(bp, vnic_id, true);
4821 if (rc) {
4822 netdev_err(bp->dev, "hwrm vnic %d set rss failure rc: %x\n",
4823 vnic_id, rc);
4824 goto vnic_setup_err;
4825 }
4826
4827 if (bp->flags & BNXT_FLAG_AGG_RINGS) {
4828 rc = bnxt_hwrm_vnic_set_hds(bp, vnic_id);
4829 if (rc) {
4830 netdev_err(bp->dev, "hwrm vnic %d set hds failure rc: %x\n",
4831 vnic_id, rc);
4832 }
4833 }
4834
4835vnic_setup_err:
4836 return rc;
4837}
4838
4839static int bnxt_alloc_rfs_vnics(struct bnxt *bp)
4840{
4841#ifdef CONFIG_RFS_ACCEL
4842 int i, rc = 0;
4843
4844 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanae10ae72016-12-29 12:13:38 -05004845 struct bnxt_vnic_info *vnic;
Michael Chanc0c050c2015-10-22 16:01:17 -04004846 u16 vnic_id = i + 1;
4847 u16 ring_id = i;
4848
4849 if (vnic_id >= bp->nr_vnics)
4850 break;
4851
Michael Chanae10ae72016-12-29 12:13:38 -05004852 vnic = &bp->vnic_info[vnic_id];
4853 vnic->flags |= BNXT_VNIC_RFS_FLAG;
4854 if (bp->flags & BNXT_FLAG_NEW_RSS_CAP)
4855 vnic->flags |= BNXT_VNIC_RFS_NEW_RSS_FLAG;
Michael Chanb81a90d2016-01-02 23:45:01 -05004856 rc = bnxt_hwrm_vnic_alloc(bp, vnic_id, ring_id, 1);
Michael Chanc0c050c2015-10-22 16:01:17 -04004857 if (rc) {
4858 netdev_err(bp->dev, "hwrm vnic %d alloc failure rc: %x\n",
4859 vnic_id, rc);
4860 break;
4861 }
4862 rc = bnxt_setup_vnic(bp, vnic_id);
4863 if (rc)
4864 break;
4865 }
4866 return rc;
4867#else
4868 return 0;
4869#endif
4870}
4871
Michael Chan17c71ac2016-07-01 18:46:27 -04004872/* Allow PF and VF with default VLAN to be in promiscuous mode */
4873static bool bnxt_promisc_ok(struct bnxt *bp)
4874{
4875#ifdef CONFIG_BNXT_SRIOV
4876 if (BNXT_VF(bp) && !bp->vf.vlan)
4877 return false;
4878#endif
4879 return true;
4880}
4881
Prashant Sreedharandc52c6c2016-07-18 07:15:24 -04004882static int bnxt_setup_nitroa0_vnic(struct bnxt *bp)
4883{
4884 unsigned int rc = 0;
4885
4886 rc = bnxt_hwrm_vnic_alloc(bp, 1, bp->rx_nr_rings - 1, 1);
4887 if (rc) {
4888 netdev_err(bp->dev, "Cannot allocate special vnic for NS2 A0: %x\n",
4889 rc);
4890 return rc;
4891 }
4892
4893 rc = bnxt_hwrm_vnic_cfg(bp, 1);
4894 if (rc) {
4895 netdev_err(bp->dev, "Cannot allocate special vnic for NS2 A0: %x\n",
4896 rc);
4897 return rc;
4898 }
4899 return rc;
4900}
4901
Michael Chanb664f002015-12-02 01:54:08 -05004902static int bnxt_cfg_rx_mode(struct bnxt *);
Michael Chan7d2837d2016-05-04 16:56:44 -04004903static bool bnxt_mc_list_updated(struct bnxt *, u32 *);
Michael Chanb664f002015-12-02 01:54:08 -05004904
Michael Chanc0c050c2015-10-22 16:01:17 -04004905static int bnxt_init_chip(struct bnxt *bp, bool irq_re_init)
4906{
Michael Chan7d2837d2016-05-04 16:56:44 -04004907 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
Michael Chanc0c050c2015-10-22 16:01:17 -04004908 int rc = 0;
Prashant Sreedharan76595192016-07-18 07:15:22 -04004909 unsigned int rx_nr_rings = bp->rx_nr_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04004910
4911 if (irq_re_init) {
4912 rc = bnxt_hwrm_stat_ctx_alloc(bp);
4913 if (rc) {
4914 netdev_err(bp->dev, "hwrm stat ctx alloc failure rc: %x\n",
4915 rc);
4916 goto err_out;
4917 }
4918 }
4919
4920 rc = bnxt_hwrm_ring_alloc(bp);
4921 if (rc) {
4922 netdev_err(bp->dev, "hwrm ring alloc failure rc: %x\n", rc);
4923 goto err_out;
4924 }
4925
4926 rc = bnxt_hwrm_ring_grp_alloc(bp);
4927 if (rc) {
4928 netdev_err(bp->dev, "hwrm_ring_grp alloc failure: %x\n", rc);
4929 goto err_out;
4930 }
4931
Prashant Sreedharan76595192016-07-18 07:15:22 -04004932 if (BNXT_CHIP_TYPE_NITRO_A0(bp))
4933 rx_nr_rings--;
4934
Michael Chanc0c050c2015-10-22 16:01:17 -04004935 /* default vnic 0 */
Prashant Sreedharan76595192016-07-18 07:15:22 -04004936 rc = bnxt_hwrm_vnic_alloc(bp, 0, 0, rx_nr_rings);
Michael Chanc0c050c2015-10-22 16:01:17 -04004937 if (rc) {
4938 netdev_err(bp->dev, "hwrm vnic alloc failure rc: %x\n", rc);
4939 goto err_out;
4940 }
4941
4942 rc = bnxt_setup_vnic(bp, 0);
4943 if (rc)
4944 goto err_out;
4945
4946 if (bp->flags & BNXT_FLAG_RFS) {
4947 rc = bnxt_alloc_rfs_vnics(bp);
4948 if (rc)
4949 goto err_out;
4950 }
4951
4952 if (bp->flags & BNXT_FLAG_TPA) {
4953 rc = bnxt_set_tpa(bp, true);
4954 if (rc)
4955 goto err_out;
4956 }
4957
4958 if (BNXT_VF(bp))
4959 bnxt_update_vf_mac(bp);
4960
4961 /* Filter for default vnic 0 */
4962 rc = bnxt_hwrm_set_vnic_filter(bp, 0, 0, bp->dev->dev_addr);
4963 if (rc) {
4964 netdev_err(bp->dev, "HWRM vnic filter failure rc: %x\n", rc);
4965 goto err_out;
4966 }
Michael Chan7d2837d2016-05-04 16:56:44 -04004967 vnic->uc_filter_count = 1;
Michael Chanc0c050c2015-10-22 16:01:17 -04004968
Michael Chan7d2837d2016-05-04 16:56:44 -04004969 vnic->rx_mask = CFA_L2_SET_RX_MASK_REQ_MASK_BCAST;
Michael Chanc0c050c2015-10-22 16:01:17 -04004970
Michael Chan17c71ac2016-07-01 18:46:27 -04004971 if ((bp->dev->flags & IFF_PROMISC) && bnxt_promisc_ok(bp))
Michael Chan7d2837d2016-05-04 16:56:44 -04004972 vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
4973
4974 if (bp->dev->flags & IFF_ALLMULTI) {
4975 vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST;
4976 vnic->mc_list_count = 0;
4977 } else {
4978 u32 mask = 0;
4979
4980 bnxt_mc_list_updated(bp, &mask);
4981 vnic->rx_mask |= mask;
4982 }
Michael Chanc0c050c2015-10-22 16:01:17 -04004983
Michael Chanb664f002015-12-02 01:54:08 -05004984 rc = bnxt_cfg_rx_mode(bp);
4985 if (rc)
Michael Chanc0c050c2015-10-22 16:01:17 -04004986 goto err_out;
Michael Chanc0c050c2015-10-22 16:01:17 -04004987
4988 rc = bnxt_hwrm_set_coal(bp);
4989 if (rc)
4990 netdev_warn(bp->dev, "HWRM set coalescing failure rc: %x\n",
Prashant Sreedharandc52c6c2016-07-18 07:15:24 -04004991 rc);
4992
4993 if (BNXT_CHIP_TYPE_NITRO_A0(bp)) {
4994 rc = bnxt_setup_nitroa0_vnic(bp);
4995 if (rc)
4996 netdev_err(bp->dev, "Special vnic setup failure for NS2 A0 rc: %x\n",
4997 rc);
4998 }
Michael Chanc0c050c2015-10-22 16:01:17 -04004999
Michael Chancf6645f2016-06-13 02:25:28 -04005000 if (BNXT_VF(bp)) {
5001 bnxt_hwrm_func_qcfg(bp);
5002 netdev_update_features(bp->dev);
5003 }
5004
Michael Chanc0c050c2015-10-22 16:01:17 -04005005 return 0;
5006
5007err_out:
5008 bnxt_hwrm_resource_free(bp, 0, true);
5009
5010 return rc;
5011}
5012
5013static int bnxt_shutdown_nic(struct bnxt *bp, bool irq_re_init)
5014{
5015 bnxt_hwrm_resource_free(bp, 1, irq_re_init);
5016 return 0;
5017}
5018
5019static int bnxt_init_nic(struct bnxt *bp, bool irq_re_init)
5020{
Sankar Patchineelam22479252017-03-28 19:47:29 -04005021 bnxt_init_cp_rings(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04005022 bnxt_init_rx_rings(bp);
5023 bnxt_init_tx_rings(bp);
5024 bnxt_init_ring_grps(bp, irq_re_init);
5025 bnxt_init_vnics(bp);
5026
5027 return bnxt_init_chip(bp, irq_re_init);
5028}
5029
Michael Chanc0c050c2015-10-22 16:01:17 -04005030static int bnxt_set_real_num_queues(struct bnxt *bp)
5031{
5032 int rc;
5033 struct net_device *dev = bp->dev;
5034
Michael Chan5f449242017-02-06 16:55:40 -05005035 rc = netif_set_real_num_tx_queues(dev, bp->tx_nr_rings -
5036 bp->tx_nr_rings_xdp);
Michael Chanc0c050c2015-10-22 16:01:17 -04005037 if (rc)
5038 return rc;
5039
5040 rc = netif_set_real_num_rx_queues(dev, bp->rx_nr_rings);
5041 if (rc)
5042 return rc;
5043
5044#ifdef CONFIG_RFS_ACCEL
Michael Chan45019a12015-12-27 18:19:22 -05005045 if (bp->flags & BNXT_FLAG_RFS)
Michael Chanc0c050c2015-10-22 16:01:17 -04005046 dev->rx_cpu_rmap = alloc_irq_cpu_rmap(bp->rx_nr_rings);
Michael Chanc0c050c2015-10-22 16:01:17 -04005047#endif
5048
5049 return rc;
5050}
5051
Michael Chan6e6c5a52016-01-02 23:45:02 -05005052static int bnxt_trim_rings(struct bnxt *bp, int *rx, int *tx, int max,
5053 bool shared)
5054{
5055 int _rx = *rx, _tx = *tx;
5056
5057 if (shared) {
5058 *rx = min_t(int, _rx, max);
5059 *tx = min_t(int, _tx, max);
5060 } else {
5061 if (max < 2)
5062 return -ENOMEM;
5063
5064 while (_rx + _tx > max) {
5065 if (_rx > _tx && _rx > 1)
5066 _rx--;
5067 else if (_tx > 1)
5068 _tx--;
5069 }
5070 *rx = _rx;
5071 *tx = _tx;
5072 }
5073 return 0;
5074}
5075
Michael Chan78095922016-12-07 00:26:16 -05005076static void bnxt_setup_msix(struct bnxt *bp)
5077{
5078 const int len = sizeof(bp->irq_tbl[0].name);
5079 struct net_device *dev = bp->dev;
5080 int tcs, i;
5081
5082 tcs = netdev_get_num_tc(dev);
5083 if (tcs > 1) {
Michael Chand1e79252017-02-06 16:55:38 -05005084 int i, off, count;
Michael Chan78095922016-12-07 00:26:16 -05005085
Michael Chand1e79252017-02-06 16:55:38 -05005086 for (i = 0; i < tcs; i++) {
5087 count = bp->tx_nr_rings_per_tc;
5088 off = i * count;
5089 netdev_set_tc_queue(dev, i, count, off);
Michael Chan78095922016-12-07 00:26:16 -05005090 }
5091 }
5092
5093 for (i = 0; i < bp->cp_nr_rings; i++) {
5094 char *attr;
5095
5096 if (bp->flags & BNXT_FLAG_SHARED_RINGS)
5097 attr = "TxRx";
5098 else if (i < bp->rx_nr_rings)
5099 attr = "rx";
5100 else
5101 attr = "tx";
5102
5103 snprintf(bp->irq_tbl[i].name, len, "%s-%s-%d", dev->name, attr,
5104 i);
5105 bp->irq_tbl[i].handler = bnxt_msix;
5106 }
5107}
5108
5109static void bnxt_setup_inta(struct bnxt *bp)
5110{
5111 const int len = sizeof(bp->irq_tbl[0].name);
5112
5113 if (netdev_get_num_tc(bp->dev))
5114 netdev_reset_tc(bp->dev);
5115
5116 snprintf(bp->irq_tbl[0].name, len, "%s-%s-%d", bp->dev->name, "TxRx",
5117 0);
5118 bp->irq_tbl[0].handler = bnxt_inta;
5119}
5120
5121static int bnxt_setup_int_mode(struct bnxt *bp)
5122{
5123 int rc;
5124
5125 if (bp->flags & BNXT_FLAG_USING_MSIX)
5126 bnxt_setup_msix(bp);
5127 else
5128 bnxt_setup_inta(bp);
5129
5130 rc = bnxt_set_real_num_queues(bp);
5131 return rc;
5132}
5133
Michael Chanb7429952017-01-13 01:32:00 -05005134#ifdef CONFIG_RFS_ACCEL
Michael Chan8079e8f2016-12-29 12:13:37 -05005135static unsigned int bnxt_get_max_func_rss_ctxs(struct bnxt *bp)
5136{
5137#if defined(CONFIG_BNXT_SRIOV)
5138 if (BNXT_VF(bp))
5139 return bp->vf.max_rsscos_ctxs;
5140#endif
5141 return bp->pf.max_rsscos_ctxs;
5142}
5143
5144static unsigned int bnxt_get_max_func_vnics(struct bnxt *bp)
5145{
5146#if defined(CONFIG_BNXT_SRIOV)
5147 if (BNXT_VF(bp))
5148 return bp->vf.max_vnics;
5149#endif
5150 return bp->pf.max_vnics;
5151}
Michael Chanb7429952017-01-13 01:32:00 -05005152#endif
Michael Chan8079e8f2016-12-29 12:13:37 -05005153
Michael Chane4060d32016-12-07 00:26:19 -05005154unsigned int bnxt_get_max_func_stat_ctxs(struct bnxt *bp)
5155{
5156#if defined(CONFIG_BNXT_SRIOV)
5157 if (BNXT_VF(bp))
5158 return bp->vf.max_stat_ctxs;
5159#endif
5160 return bp->pf.max_stat_ctxs;
5161}
5162
Michael Chana588e452016-12-07 00:26:21 -05005163void bnxt_set_max_func_stat_ctxs(struct bnxt *bp, unsigned int max)
5164{
5165#if defined(CONFIG_BNXT_SRIOV)
5166 if (BNXT_VF(bp))
5167 bp->vf.max_stat_ctxs = max;
5168 else
5169#endif
5170 bp->pf.max_stat_ctxs = max;
5171}
5172
Michael Chane4060d32016-12-07 00:26:19 -05005173unsigned int bnxt_get_max_func_cp_rings(struct bnxt *bp)
5174{
5175#if defined(CONFIG_BNXT_SRIOV)
5176 if (BNXT_VF(bp))
5177 return bp->vf.max_cp_rings;
5178#endif
5179 return bp->pf.max_cp_rings;
5180}
5181
Michael Chana588e452016-12-07 00:26:21 -05005182void bnxt_set_max_func_cp_rings(struct bnxt *bp, unsigned int max)
5183{
5184#if defined(CONFIG_BNXT_SRIOV)
5185 if (BNXT_VF(bp))
5186 bp->vf.max_cp_rings = max;
5187 else
5188#endif
5189 bp->pf.max_cp_rings = max;
5190}
5191
Michael Chan78095922016-12-07 00:26:16 -05005192static unsigned int bnxt_get_max_func_irqs(struct bnxt *bp)
5193{
5194#if defined(CONFIG_BNXT_SRIOV)
5195 if (BNXT_VF(bp))
5196 return bp->vf.max_irqs;
5197#endif
5198 return bp->pf.max_irqs;
5199}
5200
Michael Chan33c26572016-12-07 00:26:15 -05005201void bnxt_set_max_func_irqs(struct bnxt *bp, unsigned int max_irqs)
5202{
5203#if defined(CONFIG_BNXT_SRIOV)
5204 if (BNXT_VF(bp))
5205 bp->vf.max_irqs = max_irqs;
5206 else
5207#endif
5208 bp->pf.max_irqs = max_irqs;
5209}
5210
Michael Chan78095922016-12-07 00:26:16 -05005211static int bnxt_init_msix(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04005212{
Michael Chan01657bc2016-01-02 23:45:03 -05005213 int i, total_vecs, rc = 0, min = 1;
Michael Chan78095922016-12-07 00:26:16 -05005214 struct msix_entry *msix_ent;
Michael Chanc0c050c2015-10-22 16:01:17 -04005215
Michael Chan78095922016-12-07 00:26:16 -05005216 total_vecs = bnxt_get_max_func_irqs(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04005217 msix_ent = kcalloc(total_vecs, sizeof(struct msix_entry), GFP_KERNEL);
5218 if (!msix_ent)
5219 return -ENOMEM;
5220
5221 for (i = 0; i < total_vecs; i++) {
5222 msix_ent[i].entry = i;
5223 msix_ent[i].vector = 0;
5224 }
5225
Michael Chan01657bc2016-01-02 23:45:03 -05005226 if (!(bp->flags & BNXT_FLAG_SHARED_RINGS))
5227 min = 2;
5228
5229 total_vecs = pci_enable_msix_range(bp->pdev, msix_ent, min, total_vecs);
Michael Chanc0c050c2015-10-22 16:01:17 -04005230 if (total_vecs < 0) {
5231 rc = -ENODEV;
5232 goto msix_setup_exit;
5233 }
5234
5235 bp->irq_tbl = kcalloc(total_vecs, sizeof(struct bnxt_irq), GFP_KERNEL);
5236 if (bp->irq_tbl) {
Michael Chan78095922016-12-07 00:26:16 -05005237 for (i = 0; i < total_vecs; i++)
5238 bp->irq_tbl[i].vector = msix_ent[i].vector;
Michael Chanc0c050c2015-10-22 16:01:17 -04005239
Michael Chan78095922016-12-07 00:26:16 -05005240 bp->total_irqs = total_vecs;
Michael Chanc0c050c2015-10-22 16:01:17 -04005241 /* Trim rings based upon num of vectors allocated */
Michael Chan6e6c5a52016-01-02 23:45:02 -05005242 rc = bnxt_trim_rings(bp, &bp->rx_nr_rings, &bp->tx_nr_rings,
Michael Chan01657bc2016-01-02 23:45:03 -05005243 total_vecs, min == 1);
Michael Chan6e6c5a52016-01-02 23:45:02 -05005244 if (rc)
5245 goto msix_setup_exit;
5246
Michael Chanc0c050c2015-10-22 16:01:17 -04005247 bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
Michael Chan78095922016-12-07 00:26:16 -05005248 bp->cp_nr_rings = (min == 1) ?
5249 max_t(int, bp->tx_nr_rings, bp->rx_nr_rings) :
5250 bp->tx_nr_rings + bp->rx_nr_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04005251
Michael Chanc0c050c2015-10-22 16:01:17 -04005252 } else {
5253 rc = -ENOMEM;
5254 goto msix_setup_exit;
5255 }
5256 bp->flags |= BNXT_FLAG_USING_MSIX;
5257 kfree(msix_ent);
5258 return 0;
5259
5260msix_setup_exit:
Michael Chan78095922016-12-07 00:26:16 -05005261 netdev_err(bp->dev, "bnxt_init_msix err: %x\n", rc);
5262 kfree(bp->irq_tbl);
5263 bp->irq_tbl = NULL;
Michael Chanc0c050c2015-10-22 16:01:17 -04005264 pci_disable_msix(bp->pdev);
5265 kfree(msix_ent);
5266 return rc;
5267}
5268
Michael Chan78095922016-12-07 00:26:16 -05005269static int bnxt_init_inta(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04005270{
Michael Chanc0c050c2015-10-22 16:01:17 -04005271 bp->irq_tbl = kcalloc(1, sizeof(struct bnxt_irq), GFP_KERNEL);
Michael Chan78095922016-12-07 00:26:16 -05005272 if (!bp->irq_tbl)
5273 return -ENOMEM;
5274
5275 bp->total_irqs = 1;
Michael Chanc0c050c2015-10-22 16:01:17 -04005276 bp->rx_nr_rings = 1;
5277 bp->tx_nr_rings = 1;
5278 bp->cp_nr_rings = 1;
5279 bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
Michael Chan01657bc2016-01-02 23:45:03 -05005280 bp->flags |= BNXT_FLAG_SHARED_RINGS;
Michael Chanc0c050c2015-10-22 16:01:17 -04005281 bp->irq_tbl[0].vector = bp->pdev->irq;
Michael Chan78095922016-12-07 00:26:16 -05005282 return 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04005283}
5284
Michael Chan78095922016-12-07 00:26:16 -05005285static int bnxt_init_int_mode(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04005286{
5287 int rc = 0;
5288
5289 if (bp->flags & BNXT_FLAG_MSIX_CAP)
Michael Chan78095922016-12-07 00:26:16 -05005290 rc = bnxt_init_msix(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04005291
Michael Chan1fa72e22016-04-25 02:30:49 -04005292 if (!(bp->flags & BNXT_FLAG_USING_MSIX) && BNXT_PF(bp)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04005293 /* fallback to INTA */
Michael Chan78095922016-12-07 00:26:16 -05005294 rc = bnxt_init_inta(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04005295 }
5296 return rc;
5297}
5298
Michael Chan78095922016-12-07 00:26:16 -05005299static void bnxt_clear_int_mode(struct bnxt *bp)
5300{
5301 if (bp->flags & BNXT_FLAG_USING_MSIX)
5302 pci_disable_msix(bp->pdev);
5303
5304 kfree(bp->irq_tbl);
5305 bp->irq_tbl = NULL;
5306 bp->flags &= ~BNXT_FLAG_USING_MSIX;
5307}
5308
Michael Chanc0c050c2015-10-22 16:01:17 -04005309static void bnxt_free_irq(struct bnxt *bp)
5310{
5311 struct bnxt_irq *irq;
5312 int i;
5313
5314#ifdef CONFIG_RFS_ACCEL
5315 free_irq_cpu_rmap(bp->dev->rx_cpu_rmap);
5316 bp->dev->rx_cpu_rmap = NULL;
5317#endif
5318 if (!bp->irq_tbl)
5319 return;
5320
5321 for (i = 0; i < bp->cp_nr_rings; i++) {
5322 irq = &bp->irq_tbl[i];
5323 if (irq->requested)
5324 free_irq(irq->vector, bp->bnapi[i]);
5325 irq->requested = 0;
5326 }
Michael Chanc0c050c2015-10-22 16:01:17 -04005327}
5328
5329static int bnxt_request_irq(struct bnxt *bp)
5330{
Michael Chanb81a90d2016-01-02 23:45:01 -05005331 int i, j, rc = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04005332 unsigned long flags = 0;
5333#ifdef CONFIG_RFS_ACCEL
5334 struct cpu_rmap *rmap = bp->dev->rx_cpu_rmap;
5335#endif
5336
5337 if (!(bp->flags & BNXT_FLAG_USING_MSIX))
5338 flags = IRQF_SHARED;
5339
Michael Chanb81a90d2016-01-02 23:45:01 -05005340 for (i = 0, j = 0; i < bp->cp_nr_rings; i++) {
Michael Chanc0c050c2015-10-22 16:01:17 -04005341 struct bnxt_irq *irq = &bp->irq_tbl[i];
5342#ifdef CONFIG_RFS_ACCEL
Michael Chanb81a90d2016-01-02 23:45:01 -05005343 if (rmap && bp->bnapi[i]->rx_ring) {
Michael Chanc0c050c2015-10-22 16:01:17 -04005344 rc = irq_cpu_rmap_add(rmap, irq->vector);
5345 if (rc)
5346 netdev_warn(bp->dev, "failed adding irq rmap for ring %d\n",
Michael Chanb81a90d2016-01-02 23:45:01 -05005347 j);
5348 j++;
Michael Chanc0c050c2015-10-22 16:01:17 -04005349 }
5350#endif
5351 rc = request_irq(irq->vector, irq->handler, flags, irq->name,
5352 bp->bnapi[i]);
5353 if (rc)
5354 break;
5355
5356 irq->requested = 1;
5357 }
5358 return rc;
5359}
5360
5361static void bnxt_del_napi(struct bnxt *bp)
5362{
5363 int i;
5364
5365 if (!bp->bnapi)
5366 return;
5367
5368 for (i = 0; i < bp->cp_nr_rings; i++) {
5369 struct bnxt_napi *bnapi = bp->bnapi[i];
5370
5371 napi_hash_del(&bnapi->napi);
5372 netif_napi_del(&bnapi->napi);
5373 }
Eric Dumazete5f6f562016-11-16 06:31:52 -08005374 /* We called napi_hash_del() before netif_napi_del(), we need
5375 * to respect an RCU grace period before freeing napi structures.
5376 */
5377 synchronize_net();
Michael Chanc0c050c2015-10-22 16:01:17 -04005378}
5379
5380static void bnxt_init_napi(struct bnxt *bp)
5381{
5382 int i;
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04005383 unsigned int cp_nr_rings = bp->cp_nr_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04005384 struct bnxt_napi *bnapi;
5385
5386 if (bp->flags & BNXT_FLAG_USING_MSIX) {
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04005387 if (BNXT_CHIP_TYPE_NITRO_A0(bp))
5388 cp_nr_rings--;
5389 for (i = 0; i < cp_nr_rings; i++) {
Michael Chanc0c050c2015-10-22 16:01:17 -04005390 bnapi = bp->bnapi[i];
5391 netif_napi_add(bp->dev, &bnapi->napi,
5392 bnxt_poll, 64);
Michael Chanc0c050c2015-10-22 16:01:17 -04005393 }
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04005394 if (BNXT_CHIP_TYPE_NITRO_A0(bp)) {
5395 bnapi = bp->bnapi[cp_nr_rings];
5396 netif_napi_add(bp->dev, &bnapi->napi,
5397 bnxt_poll_nitroa0, 64);
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04005398 }
Michael Chanc0c050c2015-10-22 16:01:17 -04005399 } else {
5400 bnapi = bp->bnapi[0];
5401 netif_napi_add(bp->dev, &bnapi->napi, bnxt_poll, 64);
Michael Chanc0c050c2015-10-22 16:01:17 -04005402 }
5403}
5404
5405static void bnxt_disable_napi(struct bnxt *bp)
5406{
5407 int i;
5408
5409 if (!bp->bnapi)
5410 return;
5411
Michael Chanb356a2e2016-12-29 12:13:31 -05005412 for (i = 0; i < bp->cp_nr_rings; i++)
Michael Chanc0c050c2015-10-22 16:01:17 -04005413 napi_disable(&bp->bnapi[i]->napi);
Michael Chanc0c050c2015-10-22 16:01:17 -04005414}
5415
5416static void bnxt_enable_napi(struct bnxt *bp)
5417{
5418 int i;
5419
5420 for (i = 0; i < bp->cp_nr_rings; i++) {
Michael Chanfa7e2812016-05-10 19:18:00 -04005421 bp->bnapi[i]->in_reset = false;
Michael Chanc0c050c2015-10-22 16:01:17 -04005422 napi_enable(&bp->bnapi[i]->napi);
5423 }
5424}
5425
Michael Chan7df4ae92016-12-02 21:17:17 -05005426void bnxt_tx_disable(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04005427{
5428 int i;
Michael Chanc0c050c2015-10-22 16:01:17 -04005429 struct bnxt_tx_ring_info *txr;
5430 struct netdev_queue *txq;
5431
Michael Chanb6ab4b02016-01-02 23:44:59 -05005432 if (bp->tx_ring) {
Michael Chanc0c050c2015-10-22 16:01:17 -04005433 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05005434 txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04005435 txq = netdev_get_tx_queue(bp->dev, i);
Michael Chanc0c050c2015-10-22 16:01:17 -04005436 txr->dev_state = BNXT_DEV_STATE_CLOSING;
Michael Chanc0c050c2015-10-22 16:01:17 -04005437 }
5438 }
5439 /* Stop all TX queues */
5440 netif_tx_disable(bp->dev);
5441 netif_carrier_off(bp->dev);
5442}
5443
Michael Chan7df4ae92016-12-02 21:17:17 -05005444void bnxt_tx_enable(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04005445{
5446 int i;
Michael Chanc0c050c2015-10-22 16:01:17 -04005447 struct bnxt_tx_ring_info *txr;
5448 struct netdev_queue *txq;
5449
5450 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05005451 txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04005452 txq = netdev_get_tx_queue(bp->dev, i);
5453 txr->dev_state = 0;
5454 }
5455 netif_tx_wake_all_queues(bp->dev);
5456 if (bp->link_info.link_up)
5457 netif_carrier_on(bp->dev);
5458}
5459
5460static void bnxt_report_link(struct bnxt *bp)
5461{
5462 if (bp->link_info.link_up) {
5463 const char *duplex;
5464 const char *flow_ctrl;
Michael Chane70c7522017-02-12 19:18:16 -05005465 u16 speed, fec;
Michael Chanc0c050c2015-10-22 16:01:17 -04005466
5467 netif_carrier_on(bp->dev);
5468 if (bp->link_info.duplex == BNXT_LINK_DUPLEX_FULL)
5469 duplex = "full";
5470 else
5471 duplex = "half";
5472 if (bp->link_info.pause == BNXT_LINK_PAUSE_BOTH)
5473 flow_ctrl = "ON - receive & transmit";
5474 else if (bp->link_info.pause == BNXT_LINK_PAUSE_TX)
5475 flow_ctrl = "ON - transmit";
5476 else if (bp->link_info.pause == BNXT_LINK_PAUSE_RX)
5477 flow_ctrl = "ON - receive";
5478 else
5479 flow_ctrl = "none";
5480 speed = bnxt_fw_to_ethtool_speed(bp->link_info.link_speed);
5481 netdev_info(bp->dev, "NIC Link is Up, %d Mbps %s duplex, Flow control: %s\n",
5482 speed, duplex, flow_ctrl);
Michael Chan170ce012016-04-05 14:08:57 -04005483 if (bp->flags & BNXT_FLAG_EEE_CAP)
5484 netdev_info(bp->dev, "EEE is %s\n",
5485 bp->eee.eee_active ? "active" :
5486 "not active");
Michael Chane70c7522017-02-12 19:18:16 -05005487 fec = bp->link_info.fec_cfg;
5488 if (!(fec & PORT_PHY_QCFG_RESP_FEC_CFG_FEC_NONE_SUPPORTED))
5489 netdev_info(bp->dev, "FEC autoneg %s encodings: %s\n",
5490 (fec & BNXT_FEC_AUTONEG) ? "on" : "off",
5491 (fec & BNXT_FEC_ENC_BASE_R) ? "BaseR" :
5492 (fec & BNXT_FEC_ENC_RS) ? "RS" : "None");
Michael Chanc0c050c2015-10-22 16:01:17 -04005493 } else {
5494 netif_carrier_off(bp->dev);
5495 netdev_err(bp->dev, "NIC Link is Down\n");
5496 }
5497}
5498
Michael Chan170ce012016-04-05 14:08:57 -04005499static int bnxt_hwrm_phy_qcaps(struct bnxt *bp)
5500{
5501 int rc = 0;
5502 struct hwrm_port_phy_qcaps_input req = {0};
5503 struct hwrm_port_phy_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
Michael Chan93ed8112016-06-13 02:25:37 -04005504 struct bnxt_link_info *link_info = &bp->link_info;
Michael Chan170ce012016-04-05 14:08:57 -04005505
5506 if (bp->hwrm_spec_code < 0x10201)
5507 return 0;
5508
5509 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_QCAPS, -1, -1);
5510
5511 mutex_lock(&bp->hwrm_cmd_lock);
5512 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5513 if (rc)
5514 goto hwrm_phy_qcaps_exit;
5515
5516 if (resp->eee_supported & PORT_PHY_QCAPS_RESP_EEE_SUPPORTED) {
5517 struct ethtool_eee *eee = &bp->eee;
5518 u16 fw_speeds = le16_to_cpu(resp->supported_speeds_eee_mode);
5519
5520 bp->flags |= BNXT_FLAG_EEE_CAP;
5521 eee->supported = _bnxt_fw_to_ethtool_adv_spds(fw_speeds, 0);
5522 bp->lpi_tmr_lo = le32_to_cpu(resp->tx_lpi_timer_low) &
5523 PORT_PHY_QCAPS_RESP_TX_LPI_TIMER_LOW_MASK;
5524 bp->lpi_tmr_hi = le32_to_cpu(resp->valid_tx_lpi_timer_high) &
5525 PORT_PHY_QCAPS_RESP_TX_LPI_TIMER_HIGH_MASK;
5526 }
Michael Chan520ad892017-03-08 18:44:35 -05005527 if (resp->supported_speeds_auto_mode)
5528 link_info->support_auto_speeds =
5529 le16_to_cpu(resp->supported_speeds_auto_mode);
Michael Chan170ce012016-04-05 14:08:57 -04005530
5531hwrm_phy_qcaps_exit:
5532 mutex_unlock(&bp->hwrm_cmd_lock);
5533 return rc;
5534}
5535
Michael Chanc0c050c2015-10-22 16:01:17 -04005536static int bnxt_update_link(struct bnxt *bp, bool chng_link_state)
5537{
5538 int rc = 0;
5539 struct bnxt_link_info *link_info = &bp->link_info;
5540 struct hwrm_port_phy_qcfg_input req = {0};
5541 struct hwrm_port_phy_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
5542 u8 link_up = link_info->link_up;
Michael Chan286ef9d2016-11-16 21:13:08 -05005543 u16 diff;
Michael Chanc0c050c2015-10-22 16:01:17 -04005544
5545 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_QCFG, -1, -1);
5546
5547 mutex_lock(&bp->hwrm_cmd_lock);
5548 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5549 if (rc) {
5550 mutex_unlock(&bp->hwrm_cmd_lock);
5551 return rc;
5552 }
5553
5554 memcpy(&link_info->phy_qcfg_resp, resp, sizeof(*resp));
5555 link_info->phy_link_status = resp->link;
5556 link_info->duplex = resp->duplex;
5557 link_info->pause = resp->pause;
5558 link_info->auto_mode = resp->auto_mode;
5559 link_info->auto_pause_setting = resp->auto_pause;
Michael Chan32773602016-03-07 15:38:42 -05005560 link_info->lp_pause = resp->link_partner_adv_pause;
Michael Chanc0c050c2015-10-22 16:01:17 -04005561 link_info->force_pause_setting = resp->force_pause;
Michael Chanc1935542015-12-27 18:19:28 -05005562 link_info->duplex_setting = resp->duplex;
Michael Chanc0c050c2015-10-22 16:01:17 -04005563 if (link_info->phy_link_status == BNXT_LINK_LINK)
5564 link_info->link_speed = le16_to_cpu(resp->link_speed);
5565 else
5566 link_info->link_speed = 0;
5567 link_info->force_link_speed = le16_to_cpu(resp->force_link_speed);
Michael Chanc0c050c2015-10-22 16:01:17 -04005568 link_info->support_speeds = le16_to_cpu(resp->support_speeds);
5569 link_info->auto_link_speeds = le16_to_cpu(resp->auto_link_speed_mask);
Michael Chan32773602016-03-07 15:38:42 -05005570 link_info->lp_auto_link_speeds =
5571 le16_to_cpu(resp->link_partner_adv_speeds);
Michael Chanc0c050c2015-10-22 16:01:17 -04005572 link_info->preemphasis = le32_to_cpu(resp->preemphasis);
5573 link_info->phy_ver[0] = resp->phy_maj;
5574 link_info->phy_ver[1] = resp->phy_min;
5575 link_info->phy_ver[2] = resp->phy_bld;
5576 link_info->media_type = resp->media_type;
Michael Chan03efbec2016-04-11 04:11:11 -04005577 link_info->phy_type = resp->phy_type;
Michael Chan11f15ed2016-04-05 14:08:55 -04005578 link_info->transceiver = resp->xcvr_pkg_type;
Michael Chan170ce012016-04-05 14:08:57 -04005579 link_info->phy_addr = resp->eee_config_phy_addr &
5580 PORT_PHY_QCFG_RESP_PHY_ADDR_MASK;
Ajit Khaparde42ee18f2016-05-15 03:04:44 -04005581 link_info->module_status = resp->module_status;
Michael Chanc0c050c2015-10-22 16:01:17 -04005582
Michael Chan170ce012016-04-05 14:08:57 -04005583 if (bp->flags & BNXT_FLAG_EEE_CAP) {
5584 struct ethtool_eee *eee = &bp->eee;
5585 u16 fw_speeds;
5586
5587 eee->eee_active = 0;
5588 if (resp->eee_config_phy_addr &
5589 PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_ACTIVE) {
5590 eee->eee_active = 1;
5591 fw_speeds = le16_to_cpu(
5592 resp->link_partner_adv_eee_link_speed_mask);
5593 eee->lp_advertised =
5594 _bnxt_fw_to_ethtool_adv_spds(fw_speeds, 0);
5595 }
5596
5597 /* Pull initial EEE config */
5598 if (!chng_link_state) {
5599 if (resp->eee_config_phy_addr &
5600 PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_ENABLED)
5601 eee->eee_enabled = 1;
5602
5603 fw_speeds = le16_to_cpu(resp->adv_eee_link_speed_mask);
5604 eee->advertised =
5605 _bnxt_fw_to_ethtool_adv_spds(fw_speeds, 0);
5606
5607 if (resp->eee_config_phy_addr &
5608 PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_TX_LPI) {
5609 __le32 tmr;
5610
5611 eee->tx_lpi_enabled = 1;
5612 tmr = resp->xcvr_identifier_type_tx_lpi_timer;
5613 eee->tx_lpi_timer = le32_to_cpu(tmr) &
5614 PORT_PHY_QCFG_RESP_TX_LPI_TIMER_MASK;
5615 }
5616 }
5617 }
Michael Chane70c7522017-02-12 19:18:16 -05005618
5619 link_info->fec_cfg = PORT_PHY_QCFG_RESP_FEC_CFG_FEC_NONE_SUPPORTED;
5620 if (bp->hwrm_spec_code >= 0x10504)
5621 link_info->fec_cfg = le16_to_cpu(resp->fec_cfg);
5622
Michael Chanc0c050c2015-10-22 16:01:17 -04005623 /* TODO: need to add more logic to report VF link */
5624 if (chng_link_state) {
5625 if (link_info->phy_link_status == BNXT_LINK_LINK)
5626 link_info->link_up = 1;
5627 else
5628 link_info->link_up = 0;
5629 if (link_up != link_info->link_up)
5630 bnxt_report_link(bp);
5631 } else {
5632 /* alwasy link down if not require to update link state */
5633 link_info->link_up = 0;
5634 }
5635 mutex_unlock(&bp->hwrm_cmd_lock);
Michael Chan286ef9d2016-11-16 21:13:08 -05005636
5637 diff = link_info->support_auto_speeds ^ link_info->advertising;
5638 if ((link_info->support_auto_speeds | diff) !=
5639 link_info->support_auto_speeds) {
5640 /* An advertised speed is no longer supported, so we need to
Michael Chan0eaa24b2017-01-25 02:55:08 -05005641 * update the advertisement settings. Caller holds RTNL
5642 * so we can modify link settings.
Michael Chan286ef9d2016-11-16 21:13:08 -05005643 */
Michael Chan286ef9d2016-11-16 21:13:08 -05005644 link_info->advertising = link_info->support_auto_speeds;
Michael Chan0eaa24b2017-01-25 02:55:08 -05005645 if (link_info->autoneg & BNXT_AUTONEG_SPEED)
Michael Chan286ef9d2016-11-16 21:13:08 -05005646 bnxt_hwrm_set_link_setting(bp, true, false);
Michael Chan286ef9d2016-11-16 21:13:08 -05005647 }
Michael Chanc0c050c2015-10-22 16:01:17 -04005648 return 0;
5649}
5650
Michael Chan10289be2016-05-15 03:04:49 -04005651static void bnxt_get_port_module_status(struct bnxt *bp)
5652{
5653 struct bnxt_link_info *link_info = &bp->link_info;
5654 struct hwrm_port_phy_qcfg_output *resp = &link_info->phy_qcfg_resp;
5655 u8 module_status;
5656
5657 if (bnxt_update_link(bp, true))
5658 return;
5659
5660 module_status = link_info->module_status;
5661 switch (module_status) {
5662 case PORT_PHY_QCFG_RESP_MODULE_STATUS_DISABLETX:
5663 case PORT_PHY_QCFG_RESP_MODULE_STATUS_PWRDOWN:
5664 case PORT_PHY_QCFG_RESP_MODULE_STATUS_WARNINGMSG:
5665 netdev_warn(bp->dev, "Unqualified SFP+ module detected on port %d\n",
5666 bp->pf.port_id);
5667 if (bp->hwrm_spec_code >= 0x10201) {
5668 netdev_warn(bp->dev, "Module part number %s\n",
5669 resp->phy_vendor_partnumber);
5670 }
5671 if (module_status == PORT_PHY_QCFG_RESP_MODULE_STATUS_DISABLETX)
5672 netdev_warn(bp->dev, "TX is disabled\n");
5673 if (module_status == PORT_PHY_QCFG_RESP_MODULE_STATUS_PWRDOWN)
5674 netdev_warn(bp->dev, "SFP+ module is shutdown\n");
5675 }
5676}
5677
Michael Chanc0c050c2015-10-22 16:01:17 -04005678static void
5679bnxt_hwrm_set_pause_common(struct bnxt *bp, struct hwrm_port_phy_cfg_input *req)
5680{
5681 if (bp->link_info.autoneg & BNXT_AUTONEG_FLOW_CTRL) {
Michael Chanc9ee9512016-04-05 14:08:56 -04005682 if (bp->hwrm_spec_code >= 0x10201)
5683 req->auto_pause =
5684 PORT_PHY_CFG_REQ_AUTO_PAUSE_AUTONEG_PAUSE;
Michael Chanc0c050c2015-10-22 16:01:17 -04005685 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_RX)
5686 req->auto_pause |= PORT_PHY_CFG_REQ_AUTO_PAUSE_RX;
5687 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_TX)
Michael Chan49b5c7a2016-03-28 19:46:06 -04005688 req->auto_pause |= PORT_PHY_CFG_REQ_AUTO_PAUSE_TX;
Michael Chanc0c050c2015-10-22 16:01:17 -04005689 req->enables |=
5690 cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_AUTO_PAUSE);
5691 } else {
5692 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_RX)
5693 req->force_pause |= PORT_PHY_CFG_REQ_FORCE_PAUSE_RX;
5694 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_TX)
5695 req->force_pause |= PORT_PHY_CFG_REQ_FORCE_PAUSE_TX;
5696 req->enables |=
5697 cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_FORCE_PAUSE);
Michael Chanc9ee9512016-04-05 14:08:56 -04005698 if (bp->hwrm_spec_code >= 0x10201) {
5699 req->auto_pause = req->force_pause;
5700 req->enables |= cpu_to_le32(
5701 PORT_PHY_CFG_REQ_ENABLES_AUTO_PAUSE);
5702 }
Michael Chanc0c050c2015-10-22 16:01:17 -04005703 }
5704}
5705
5706static void bnxt_hwrm_set_link_common(struct bnxt *bp,
5707 struct hwrm_port_phy_cfg_input *req)
5708{
5709 u8 autoneg = bp->link_info.autoneg;
5710 u16 fw_link_speed = bp->link_info.req_link_speed;
Michael Chan68515a12016-12-29 12:13:34 -05005711 u16 advertising = bp->link_info.advertising;
Michael Chanc0c050c2015-10-22 16:01:17 -04005712
5713 if (autoneg & BNXT_AUTONEG_SPEED) {
5714 req->auto_mode |=
Michael Chan11f15ed2016-04-05 14:08:55 -04005715 PORT_PHY_CFG_REQ_AUTO_MODE_SPEED_MASK;
Michael Chanc0c050c2015-10-22 16:01:17 -04005716
5717 req->enables |= cpu_to_le32(
5718 PORT_PHY_CFG_REQ_ENABLES_AUTO_LINK_SPEED_MASK);
5719 req->auto_link_speed_mask = cpu_to_le16(advertising);
5720
5721 req->enables |= cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_AUTO_MODE);
5722 req->flags |=
5723 cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_RESTART_AUTONEG);
5724 } else {
5725 req->force_link_speed = cpu_to_le16(fw_link_speed);
5726 req->flags |= cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_FORCE);
5727 }
5728
Michael Chanc0c050c2015-10-22 16:01:17 -04005729 /* tell chimp that the setting takes effect immediately */
5730 req->flags |= cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_RESET_PHY);
5731}
5732
5733int bnxt_hwrm_set_pause(struct bnxt *bp)
5734{
5735 struct hwrm_port_phy_cfg_input req = {0};
5736 int rc;
5737
5738 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_CFG, -1, -1);
5739 bnxt_hwrm_set_pause_common(bp, &req);
5740
5741 if ((bp->link_info.autoneg & BNXT_AUTONEG_FLOW_CTRL) ||
5742 bp->link_info.force_link_chng)
5743 bnxt_hwrm_set_link_common(bp, &req);
5744
5745 mutex_lock(&bp->hwrm_cmd_lock);
5746 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5747 if (!rc && !(bp->link_info.autoneg & BNXT_AUTONEG_FLOW_CTRL)) {
5748 /* since changing of pause setting doesn't trigger any link
5749 * change event, the driver needs to update the current pause
5750 * result upon successfully return of the phy_cfg command
5751 */
5752 bp->link_info.pause =
5753 bp->link_info.force_pause_setting = bp->link_info.req_flow_ctrl;
5754 bp->link_info.auto_pause_setting = 0;
5755 if (!bp->link_info.force_link_chng)
5756 bnxt_report_link(bp);
5757 }
5758 bp->link_info.force_link_chng = false;
5759 mutex_unlock(&bp->hwrm_cmd_lock);
5760 return rc;
5761}
5762
Michael Chan939f7f02016-04-05 14:08:58 -04005763static void bnxt_hwrm_set_eee(struct bnxt *bp,
5764 struct hwrm_port_phy_cfg_input *req)
5765{
5766 struct ethtool_eee *eee = &bp->eee;
5767
5768 if (eee->eee_enabled) {
5769 u16 eee_speeds;
5770 u32 flags = PORT_PHY_CFG_REQ_FLAGS_EEE_ENABLE;
5771
5772 if (eee->tx_lpi_enabled)
5773 flags |= PORT_PHY_CFG_REQ_FLAGS_EEE_TX_LPI_ENABLE;
5774 else
5775 flags |= PORT_PHY_CFG_REQ_FLAGS_EEE_TX_LPI_DISABLE;
5776
5777 req->flags |= cpu_to_le32(flags);
5778 eee_speeds = bnxt_get_fw_auto_link_speeds(eee->advertised);
5779 req->eee_link_speed_mask = cpu_to_le16(eee_speeds);
5780 req->tx_lpi_timer = cpu_to_le32(eee->tx_lpi_timer);
5781 } else {
5782 req->flags |= cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_EEE_DISABLE);
5783 }
5784}
5785
5786int bnxt_hwrm_set_link_setting(struct bnxt *bp, bool set_pause, bool set_eee)
Michael Chanc0c050c2015-10-22 16:01:17 -04005787{
5788 struct hwrm_port_phy_cfg_input req = {0};
5789
5790 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_CFG, -1, -1);
5791 if (set_pause)
5792 bnxt_hwrm_set_pause_common(bp, &req);
5793
5794 bnxt_hwrm_set_link_common(bp, &req);
Michael Chan939f7f02016-04-05 14:08:58 -04005795
5796 if (set_eee)
5797 bnxt_hwrm_set_eee(bp, &req);
Michael Chanc0c050c2015-10-22 16:01:17 -04005798 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5799}
5800
Michael Chan33f7d552016-04-11 04:11:12 -04005801static int bnxt_hwrm_shutdown_link(struct bnxt *bp)
5802{
5803 struct hwrm_port_phy_cfg_input req = {0};
5804
Satish Baddipadige567b2ab2016-06-13 02:25:31 -04005805 if (!BNXT_SINGLE_PF(bp))
Michael Chan33f7d552016-04-11 04:11:12 -04005806 return 0;
5807
5808 if (pci_num_vf(bp->pdev))
5809 return 0;
5810
5811 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_CFG, -1, -1);
Michael Chan16d663a2016-11-16 21:13:07 -05005812 req.flags = cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_FORCE_LINK_DWN);
Michael Chan33f7d552016-04-11 04:11:12 -04005813 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5814}
5815
Michael Chan5ad2cbe2017-01-13 01:32:03 -05005816static int bnxt_hwrm_port_led_qcaps(struct bnxt *bp)
5817{
5818 struct hwrm_port_led_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
5819 struct hwrm_port_led_qcaps_input req = {0};
5820 struct bnxt_pf_info *pf = &bp->pf;
5821 int rc;
5822
5823 if (BNXT_VF(bp) || bp->hwrm_spec_code < 0x10601)
5824 return 0;
5825
5826 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_LED_QCAPS, -1, -1);
5827 req.port_id = cpu_to_le16(pf->port_id);
5828 mutex_lock(&bp->hwrm_cmd_lock);
5829 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5830 if (rc) {
5831 mutex_unlock(&bp->hwrm_cmd_lock);
5832 return rc;
5833 }
5834 if (resp->num_leds > 0 && resp->num_leds < BNXT_MAX_LED) {
5835 int i;
5836
5837 bp->num_leds = resp->num_leds;
5838 memcpy(bp->leds, &resp->led0_id, sizeof(bp->leds[0]) *
5839 bp->num_leds);
5840 for (i = 0; i < bp->num_leds; i++) {
5841 struct bnxt_led_info *led = &bp->leds[i];
5842 __le16 caps = led->led_state_caps;
5843
5844 if (!led->led_group_id ||
5845 !BNXT_LED_ALT_BLINK_CAP(caps)) {
5846 bp->num_leds = 0;
5847 break;
5848 }
5849 }
5850 }
5851 mutex_unlock(&bp->hwrm_cmd_lock);
5852 return 0;
5853}
5854
Michael Chan939f7f02016-04-05 14:08:58 -04005855static bool bnxt_eee_config_ok(struct bnxt *bp)
5856{
5857 struct ethtool_eee *eee = &bp->eee;
5858 struct bnxt_link_info *link_info = &bp->link_info;
5859
5860 if (!(bp->flags & BNXT_FLAG_EEE_CAP))
5861 return true;
5862
5863 if (eee->eee_enabled) {
5864 u32 advertising =
5865 _bnxt_fw_to_ethtool_adv_spds(link_info->advertising, 0);
5866
5867 if (!(link_info->autoneg & BNXT_AUTONEG_SPEED)) {
5868 eee->eee_enabled = 0;
5869 return false;
5870 }
5871 if (eee->advertised & ~advertising) {
5872 eee->advertised = advertising & eee->supported;
5873 return false;
5874 }
5875 }
5876 return true;
5877}
5878
Michael Chanc0c050c2015-10-22 16:01:17 -04005879static int bnxt_update_phy_setting(struct bnxt *bp)
5880{
5881 int rc;
5882 bool update_link = false;
5883 bool update_pause = false;
Michael Chan939f7f02016-04-05 14:08:58 -04005884 bool update_eee = false;
Michael Chanc0c050c2015-10-22 16:01:17 -04005885 struct bnxt_link_info *link_info = &bp->link_info;
5886
5887 rc = bnxt_update_link(bp, true);
5888 if (rc) {
5889 netdev_err(bp->dev, "failed to update link (rc: %x)\n",
5890 rc);
5891 return rc;
5892 }
Michael Chan33dac242017-02-12 19:18:15 -05005893 if (!BNXT_SINGLE_PF(bp))
5894 return 0;
5895
Michael Chanc0c050c2015-10-22 16:01:17 -04005896 if ((link_info->autoneg & BNXT_AUTONEG_FLOW_CTRL) &&
Michael Chanc9ee9512016-04-05 14:08:56 -04005897 (link_info->auto_pause_setting & BNXT_LINK_PAUSE_BOTH) !=
5898 link_info->req_flow_ctrl)
Michael Chanc0c050c2015-10-22 16:01:17 -04005899 update_pause = true;
5900 if (!(link_info->autoneg & BNXT_AUTONEG_FLOW_CTRL) &&
5901 link_info->force_pause_setting != link_info->req_flow_ctrl)
5902 update_pause = true;
Michael Chanc0c050c2015-10-22 16:01:17 -04005903 if (!(link_info->autoneg & BNXT_AUTONEG_SPEED)) {
5904 if (BNXT_AUTO_MODE(link_info->auto_mode))
5905 update_link = true;
5906 if (link_info->req_link_speed != link_info->force_link_speed)
5907 update_link = true;
Michael Chande730182016-02-19 19:43:20 -05005908 if (link_info->req_duplex != link_info->duplex_setting)
5909 update_link = true;
Michael Chanc0c050c2015-10-22 16:01:17 -04005910 } else {
5911 if (link_info->auto_mode == BNXT_LINK_AUTO_NONE)
5912 update_link = true;
5913 if (link_info->advertising != link_info->auto_link_speeds)
5914 update_link = true;
Michael Chanc0c050c2015-10-22 16:01:17 -04005915 }
5916
Michael Chan16d663a2016-11-16 21:13:07 -05005917 /* The last close may have shutdown the link, so need to call
5918 * PHY_CFG to bring it back up.
5919 */
5920 if (!netif_carrier_ok(bp->dev))
5921 update_link = true;
5922
Michael Chan939f7f02016-04-05 14:08:58 -04005923 if (!bnxt_eee_config_ok(bp))
5924 update_eee = true;
5925
Michael Chanc0c050c2015-10-22 16:01:17 -04005926 if (update_link)
Michael Chan939f7f02016-04-05 14:08:58 -04005927 rc = bnxt_hwrm_set_link_setting(bp, update_pause, update_eee);
Michael Chanc0c050c2015-10-22 16:01:17 -04005928 else if (update_pause)
5929 rc = bnxt_hwrm_set_pause(bp);
5930 if (rc) {
5931 netdev_err(bp->dev, "failed to update phy setting (rc: %x)\n",
5932 rc);
5933 return rc;
5934 }
5935
5936 return rc;
5937}
5938
Jeffrey Huang11809492015-11-05 16:25:49 -05005939/* Common routine to pre-map certain register block to different GRC window.
5940 * A PF has 16 4K windows and a VF has 4 4K windows. However, only 15 windows
5941 * in PF and 3 windows in VF that can be customized to map in different
5942 * register blocks.
5943 */
5944static void bnxt_preset_reg_win(struct bnxt *bp)
5945{
5946 if (BNXT_PF(bp)) {
5947 /* CAG registers map to GRC window #4 */
5948 writel(BNXT_CAG_REG_BASE,
5949 bp->bar0 + BNXT_GRCPF_REG_WINDOW_BASE_OUT + 12);
5950 }
5951}
5952
Michael Chanc0c050c2015-10-22 16:01:17 -04005953static int __bnxt_open_nic(struct bnxt *bp, bool irq_re_init, bool link_re_init)
5954{
5955 int rc = 0;
5956
Jeffrey Huang11809492015-11-05 16:25:49 -05005957 bnxt_preset_reg_win(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04005958 netif_carrier_off(bp->dev);
5959 if (irq_re_init) {
5960 rc = bnxt_setup_int_mode(bp);
5961 if (rc) {
5962 netdev_err(bp->dev, "bnxt_setup_int_mode err: %x\n",
5963 rc);
5964 return rc;
5965 }
5966 }
5967 if ((bp->flags & BNXT_FLAG_RFS) &&
5968 !(bp->flags & BNXT_FLAG_USING_MSIX)) {
5969 /* disable RFS if falling back to INTA */
5970 bp->dev->hw_features &= ~NETIF_F_NTUPLE;
5971 bp->flags &= ~BNXT_FLAG_RFS;
5972 }
5973
5974 rc = bnxt_alloc_mem(bp, irq_re_init);
5975 if (rc) {
5976 netdev_err(bp->dev, "bnxt_alloc_mem err: %x\n", rc);
5977 goto open_err_free_mem;
5978 }
5979
5980 if (irq_re_init) {
5981 bnxt_init_napi(bp);
5982 rc = bnxt_request_irq(bp);
5983 if (rc) {
5984 netdev_err(bp->dev, "bnxt_request_irq err: %x\n", rc);
5985 goto open_err;
5986 }
5987 }
5988
5989 bnxt_enable_napi(bp);
5990
5991 rc = bnxt_init_nic(bp, irq_re_init);
5992 if (rc) {
5993 netdev_err(bp->dev, "bnxt_init_nic err: %x\n", rc);
5994 goto open_err;
5995 }
5996
5997 if (link_re_init) {
5998 rc = bnxt_update_phy_setting(bp);
5999 if (rc)
Michael Chanba41d462016-02-19 19:43:21 -05006000 netdev_warn(bp->dev, "failed to update phy settings\n");
Michael Chanc0c050c2015-10-22 16:01:17 -04006001 }
6002
Alexander Duyck7cdd5fc2016-06-16 12:21:36 -07006003 if (irq_re_init)
Alexander Duyckad51b8e2016-06-16 12:21:19 -07006004 udp_tunnel_get_rx_info(bp->dev);
Michael Chanc0c050c2015-10-22 16:01:17 -04006005
Michael Chancaefe522015-12-09 19:35:42 -05006006 set_bit(BNXT_STATE_OPEN, &bp->state);
Michael Chanc0c050c2015-10-22 16:01:17 -04006007 bnxt_enable_int(bp);
6008 /* Enable TX queues */
6009 bnxt_tx_enable(bp);
6010 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chan10289be2016-05-15 03:04:49 -04006011 /* Poll link status and check for SFP+ module status */
6012 bnxt_get_port_module_status(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04006013
6014 return 0;
6015
6016open_err:
6017 bnxt_disable_napi(bp);
6018 bnxt_del_napi(bp);
6019
6020open_err_free_mem:
6021 bnxt_free_skbs(bp);
6022 bnxt_free_irq(bp);
6023 bnxt_free_mem(bp, true);
6024 return rc;
6025}
6026
6027/* rtnl_lock held */
6028int bnxt_open_nic(struct bnxt *bp, bool irq_re_init, bool link_re_init)
6029{
6030 int rc = 0;
6031
6032 rc = __bnxt_open_nic(bp, irq_re_init, link_re_init);
6033 if (rc) {
6034 netdev_err(bp->dev, "nic open fail (rc: %x)\n", rc);
6035 dev_close(bp->dev);
6036 }
6037 return rc;
6038}
6039
6040static int bnxt_open(struct net_device *dev)
6041{
6042 struct bnxt *bp = netdev_priv(dev);
Michael Chanc0c050c2015-10-22 16:01:17 -04006043
Michael Chanc0c050c2015-10-22 16:01:17 -04006044 return __bnxt_open_nic(bp, true, true);
6045}
6046
Michael Chanc0c050c2015-10-22 16:01:17 -04006047int bnxt_close_nic(struct bnxt *bp, bool irq_re_init, bool link_re_init)
6048{
6049 int rc = 0;
6050
6051#ifdef CONFIG_BNXT_SRIOV
6052 if (bp->sriov_cfg) {
6053 rc = wait_event_interruptible_timeout(bp->sriov_cfg_wait,
6054 !bp->sriov_cfg,
6055 BNXT_SRIOV_CFG_WAIT_TMO);
6056 if (rc)
6057 netdev_warn(bp->dev, "timeout waiting for SRIOV config operation to complete!\n");
6058 }
6059#endif
6060 /* Change device state to avoid TX queue wake up's */
6061 bnxt_tx_disable(bp);
6062
Michael Chancaefe522015-12-09 19:35:42 -05006063 clear_bit(BNXT_STATE_OPEN, &bp->state);
Michael Chan4cebdce2015-12-09 19:35:43 -05006064 smp_mb__after_atomic();
6065 while (test_bit(BNXT_STATE_IN_SP_TASK, &bp->state))
6066 msleep(20);
Michael Chanc0c050c2015-10-22 16:01:17 -04006067
Michael Chan9d8bc092016-12-29 12:13:33 -05006068 /* Flush rings and and disable interrupts */
Michael Chanc0c050c2015-10-22 16:01:17 -04006069 bnxt_shutdown_nic(bp, irq_re_init);
6070
6071 /* TODO CHIMP_FW: Link/PHY related cleanup if (link_re_init) */
6072
6073 bnxt_disable_napi(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04006074 del_timer_sync(&bp->timer);
6075 bnxt_free_skbs(bp);
6076
6077 if (irq_re_init) {
6078 bnxt_free_irq(bp);
6079 bnxt_del_napi(bp);
6080 }
6081 bnxt_free_mem(bp, irq_re_init);
6082 return rc;
6083}
6084
6085static int bnxt_close(struct net_device *dev)
6086{
6087 struct bnxt *bp = netdev_priv(dev);
6088
6089 bnxt_close_nic(bp, true, true);
Michael Chan33f7d552016-04-11 04:11:12 -04006090 bnxt_hwrm_shutdown_link(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04006091 return 0;
6092}
6093
6094/* rtnl_lock held */
6095static int bnxt_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
6096{
6097 switch (cmd) {
6098 case SIOCGMIIPHY:
6099 /* fallthru */
6100 case SIOCGMIIREG: {
6101 if (!netif_running(dev))
6102 return -EAGAIN;
6103
6104 return 0;
6105 }
6106
6107 case SIOCSMIIREG:
6108 if (!netif_running(dev))
6109 return -EAGAIN;
6110
6111 return 0;
6112
6113 default:
6114 /* do nothing */
6115 break;
6116 }
6117 return -EOPNOTSUPP;
6118}
6119
stephen hemmingerbc1f4472017-01-06 19:12:52 -08006120static void
Michael Chanc0c050c2015-10-22 16:01:17 -04006121bnxt_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
6122{
6123 u32 i;
6124 struct bnxt *bp = netdev_priv(dev);
6125
Michael Chanc0c050c2015-10-22 16:01:17 -04006126 if (!bp->bnapi)
stephen hemmingerbc1f4472017-01-06 19:12:52 -08006127 return;
Michael Chanc0c050c2015-10-22 16:01:17 -04006128
6129 /* TODO check if we need to synchronize with bnxt_close path */
6130 for (i = 0; i < bp->cp_nr_rings; i++) {
6131 struct bnxt_napi *bnapi = bp->bnapi[i];
6132 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
6133 struct ctx_hw_stats *hw_stats = cpr->hw_stats;
6134
6135 stats->rx_packets += le64_to_cpu(hw_stats->rx_ucast_pkts);
6136 stats->rx_packets += le64_to_cpu(hw_stats->rx_mcast_pkts);
6137 stats->rx_packets += le64_to_cpu(hw_stats->rx_bcast_pkts);
6138
6139 stats->tx_packets += le64_to_cpu(hw_stats->tx_ucast_pkts);
6140 stats->tx_packets += le64_to_cpu(hw_stats->tx_mcast_pkts);
6141 stats->tx_packets += le64_to_cpu(hw_stats->tx_bcast_pkts);
6142
6143 stats->rx_bytes += le64_to_cpu(hw_stats->rx_ucast_bytes);
6144 stats->rx_bytes += le64_to_cpu(hw_stats->rx_mcast_bytes);
6145 stats->rx_bytes += le64_to_cpu(hw_stats->rx_bcast_bytes);
6146
6147 stats->tx_bytes += le64_to_cpu(hw_stats->tx_ucast_bytes);
6148 stats->tx_bytes += le64_to_cpu(hw_stats->tx_mcast_bytes);
6149 stats->tx_bytes += le64_to_cpu(hw_stats->tx_bcast_bytes);
6150
6151 stats->rx_missed_errors +=
6152 le64_to_cpu(hw_stats->rx_discard_pkts);
6153
6154 stats->multicast += le64_to_cpu(hw_stats->rx_mcast_pkts);
6155
Michael Chanc0c050c2015-10-22 16:01:17 -04006156 stats->tx_dropped += le64_to_cpu(hw_stats->tx_drop_pkts);
6157 }
6158
Michael Chan9947f832016-03-07 15:38:46 -05006159 if (bp->flags & BNXT_FLAG_PORT_STATS) {
6160 struct rx_port_stats *rx = bp->hw_rx_port_stats;
6161 struct tx_port_stats *tx = bp->hw_tx_port_stats;
6162
6163 stats->rx_crc_errors = le64_to_cpu(rx->rx_fcs_err_frames);
6164 stats->rx_frame_errors = le64_to_cpu(rx->rx_align_err_frames);
6165 stats->rx_length_errors = le64_to_cpu(rx->rx_undrsz_frames) +
6166 le64_to_cpu(rx->rx_ovrsz_frames) +
6167 le64_to_cpu(rx->rx_runt_frames);
6168 stats->rx_errors = le64_to_cpu(rx->rx_false_carrier_frames) +
6169 le64_to_cpu(rx->rx_jbr_frames);
6170 stats->collisions = le64_to_cpu(tx->tx_total_collisions);
6171 stats->tx_fifo_errors = le64_to_cpu(tx->tx_fifo_underruns);
6172 stats->tx_errors = le64_to_cpu(tx->tx_err);
6173 }
Michael Chanc0c050c2015-10-22 16:01:17 -04006174}
6175
6176static bool bnxt_mc_list_updated(struct bnxt *bp, u32 *rx_mask)
6177{
6178 struct net_device *dev = bp->dev;
6179 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
6180 struct netdev_hw_addr *ha;
6181 u8 *haddr;
6182 int mc_count = 0;
6183 bool update = false;
6184 int off = 0;
6185
6186 netdev_for_each_mc_addr(ha, dev) {
6187 if (mc_count >= BNXT_MAX_MC_ADDRS) {
6188 *rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST;
6189 vnic->mc_list_count = 0;
6190 return false;
6191 }
6192 haddr = ha->addr;
6193 if (!ether_addr_equal(haddr, vnic->mc_list + off)) {
6194 memcpy(vnic->mc_list + off, haddr, ETH_ALEN);
6195 update = true;
6196 }
6197 off += ETH_ALEN;
6198 mc_count++;
6199 }
6200 if (mc_count)
6201 *rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_MCAST;
6202
6203 if (mc_count != vnic->mc_list_count) {
6204 vnic->mc_list_count = mc_count;
6205 update = true;
6206 }
6207 return update;
6208}
6209
6210static bool bnxt_uc_list_updated(struct bnxt *bp)
6211{
6212 struct net_device *dev = bp->dev;
6213 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
6214 struct netdev_hw_addr *ha;
6215 int off = 0;
6216
6217 if (netdev_uc_count(dev) != (vnic->uc_filter_count - 1))
6218 return true;
6219
6220 netdev_for_each_uc_addr(ha, dev) {
6221 if (!ether_addr_equal(ha->addr, vnic->uc_list + off))
6222 return true;
6223
6224 off += ETH_ALEN;
6225 }
6226 return false;
6227}
6228
6229static void bnxt_set_rx_mode(struct net_device *dev)
6230{
6231 struct bnxt *bp = netdev_priv(dev);
6232 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
6233 u32 mask = vnic->rx_mask;
6234 bool mc_update = false;
6235 bool uc_update;
6236
6237 if (!netif_running(dev))
6238 return;
6239
6240 mask &= ~(CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS |
6241 CFA_L2_SET_RX_MASK_REQ_MASK_MCAST |
6242 CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST);
6243
Michael Chan17c71ac2016-07-01 18:46:27 -04006244 if ((dev->flags & IFF_PROMISC) && bnxt_promisc_ok(bp))
Michael Chanc0c050c2015-10-22 16:01:17 -04006245 mask |= CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
6246
6247 uc_update = bnxt_uc_list_updated(bp);
6248
6249 if (dev->flags & IFF_ALLMULTI) {
6250 mask |= CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST;
6251 vnic->mc_list_count = 0;
6252 } else {
6253 mc_update = bnxt_mc_list_updated(bp, &mask);
6254 }
6255
6256 if (mask != vnic->rx_mask || uc_update || mc_update) {
6257 vnic->rx_mask = mask;
6258
6259 set_bit(BNXT_RX_MASK_SP_EVENT, &bp->sp_event);
6260 schedule_work(&bp->sp_task);
6261 }
6262}
6263
Michael Chanb664f002015-12-02 01:54:08 -05006264static int bnxt_cfg_rx_mode(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04006265{
6266 struct net_device *dev = bp->dev;
6267 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
6268 struct netdev_hw_addr *ha;
6269 int i, off = 0, rc;
6270 bool uc_update;
6271
6272 netif_addr_lock_bh(dev);
6273 uc_update = bnxt_uc_list_updated(bp);
6274 netif_addr_unlock_bh(dev);
6275
6276 if (!uc_update)
6277 goto skip_uc;
6278
6279 mutex_lock(&bp->hwrm_cmd_lock);
6280 for (i = 1; i < vnic->uc_filter_count; i++) {
6281 struct hwrm_cfa_l2_filter_free_input req = {0};
6282
6283 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_L2_FILTER_FREE, -1,
6284 -1);
6285
6286 req.l2_filter_id = vnic->fw_l2_filter_id[i];
6287
6288 rc = _hwrm_send_message(bp, &req, sizeof(req),
6289 HWRM_CMD_TIMEOUT);
6290 }
6291 mutex_unlock(&bp->hwrm_cmd_lock);
6292
6293 vnic->uc_filter_count = 1;
6294
6295 netif_addr_lock_bh(dev);
6296 if (netdev_uc_count(dev) > (BNXT_MAX_UC_ADDRS - 1)) {
6297 vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
6298 } else {
6299 netdev_for_each_uc_addr(ha, dev) {
6300 memcpy(vnic->uc_list + off, ha->addr, ETH_ALEN);
6301 off += ETH_ALEN;
6302 vnic->uc_filter_count++;
6303 }
6304 }
6305 netif_addr_unlock_bh(dev);
6306
6307 for (i = 1, off = 0; i < vnic->uc_filter_count; i++, off += ETH_ALEN) {
6308 rc = bnxt_hwrm_set_vnic_filter(bp, 0, i, vnic->uc_list + off);
6309 if (rc) {
6310 netdev_err(bp->dev, "HWRM vnic filter failure rc: %x\n",
6311 rc);
6312 vnic->uc_filter_count = i;
Michael Chanb664f002015-12-02 01:54:08 -05006313 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04006314 }
6315 }
6316
6317skip_uc:
6318 rc = bnxt_hwrm_cfa_l2_set_rx_mask(bp, 0);
6319 if (rc)
6320 netdev_err(bp->dev, "HWRM cfa l2 rx mask failure rc: %x\n",
6321 rc);
Michael Chanb664f002015-12-02 01:54:08 -05006322
6323 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04006324}
6325
Michael Chan8079e8f2016-12-29 12:13:37 -05006326/* If the chip and firmware supports RFS */
6327static bool bnxt_rfs_supported(struct bnxt *bp)
6328{
6329 if (BNXT_PF(bp) && !BNXT_CHIP_TYPE_NITRO_A0(bp))
6330 return true;
Michael Chanae10ae72016-12-29 12:13:38 -05006331 if (bp->flags & BNXT_FLAG_NEW_RSS_CAP)
6332 return true;
Michael Chan8079e8f2016-12-29 12:13:37 -05006333 return false;
6334}
6335
6336/* If runtime conditions support RFS */
Michael Chan2bcfa6f2015-12-27 18:19:24 -05006337static bool bnxt_rfs_capable(struct bnxt *bp)
6338{
6339#ifdef CONFIG_RFS_ACCEL
Michael Chan8079e8f2016-12-29 12:13:37 -05006340 int vnics, max_vnics, max_rss_ctxs;
Michael Chan2bcfa6f2015-12-27 18:19:24 -05006341
Michael Chan964fd482017-02-12 19:18:13 -05006342 if (!(bp->flags & BNXT_FLAG_MSIX_CAP))
Michael Chan2bcfa6f2015-12-27 18:19:24 -05006343 return false;
6344
6345 vnics = 1 + bp->rx_nr_rings;
Michael Chan8079e8f2016-12-29 12:13:37 -05006346 max_vnics = bnxt_get_max_func_vnics(bp);
6347 max_rss_ctxs = bnxt_get_max_func_rss_ctxs(bp);
Michael Chanae10ae72016-12-29 12:13:38 -05006348
6349 /* RSS contexts not a limiting factor */
6350 if (bp->flags & BNXT_FLAG_NEW_RSS_CAP)
6351 max_rss_ctxs = max_vnics;
Michael Chan8079e8f2016-12-29 12:13:37 -05006352 if (vnics > max_vnics || vnics > max_rss_ctxs) {
Vasundhara Volama2304902016-07-25 12:33:36 -04006353 netdev_warn(bp->dev,
6354 "Not enough resources to support NTUPLE filters, enough resources for up to %d rx rings\n",
Michael Chan8079e8f2016-12-29 12:13:37 -05006355 min(max_rss_ctxs - 1, max_vnics - 1));
Michael Chan2bcfa6f2015-12-27 18:19:24 -05006356 return false;
Vasundhara Volama2304902016-07-25 12:33:36 -04006357 }
Michael Chan2bcfa6f2015-12-27 18:19:24 -05006358
6359 return true;
6360#else
6361 return false;
6362#endif
6363}
6364
Michael Chanc0c050c2015-10-22 16:01:17 -04006365static netdev_features_t bnxt_fix_features(struct net_device *dev,
6366 netdev_features_t features)
6367{
Michael Chan2bcfa6f2015-12-27 18:19:24 -05006368 struct bnxt *bp = netdev_priv(dev);
6369
Vasundhara Volama2304902016-07-25 12:33:36 -04006370 if ((features & NETIF_F_NTUPLE) && !bnxt_rfs_capable(bp))
Michael Chan2bcfa6f2015-12-27 18:19:24 -05006371 features &= ~NETIF_F_NTUPLE;
Michael Chan5a9f6b22016-06-06 02:37:15 -04006372
6373 /* Both CTAG and STAG VLAN accelaration on the RX side have to be
6374 * turned on or off together.
6375 */
6376 if ((features & (NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_STAG_RX)) !=
6377 (NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_STAG_RX)) {
6378 if (dev->features & NETIF_F_HW_VLAN_CTAG_RX)
6379 features &= ~(NETIF_F_HW_VLAN_CTAG_RX |
6380 NETIF_F_HW_VLAN_STAG_RX);
6381 else
6382 features |= NETIF_F_HW_VLAN_CTAG_RX |
6383 NETIF_F_HW_VLAN_STAG_RX;
6384 }
Michael Chancf6645f2016-06-13 02:25:28 -04006385#ifdef CONFIG_BNXT_SRIOV
6386 if (BNXT_VF(bp)) {
6387 if (bp->vf.vlan) {
6388 features &= ~(NETIF_F_HW_VLAN_CTAG_RX |
6389 NETIF_F_HW_VLAN_STAG_RX);
6390 }
6391 }
6392#endif
Michael Chanc0c050c2015-10-22 16:01:17 -04006393 return features;
6394}
6395
6396static int bnxt_set_features(struct net_device *dev, netdev_features_t features)
6397{
6398 struct bnxt *bp = netdev_priv(dev);
6399 u32 flags = bp->flags;
6400 u32 changes;
6401 int rc = 0;
6402 bool re_init = false;
6403 bool update_tpa = false;
6404
6405 flags &= ~BNXT_FLAG_ALL_CONFIG_FEATS;
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04006406 if ((features & NETIF_F_GRO) && !BNXT_CHIP_TYPE_NITRO_A0(bp))
Michael Chanc0c050c2015-10-22 16:01:17 -04006407 flags |= BNXT_FLAG_GRO;
6408 if (features & NETIF_F_LRO)
6409 flags |= BNXT_FLAG_LRO;
6410
Michael Chanbdbd1eb2016-12-29 12:13:43 -05006411 if (bp->flags & BNXT_FLAG_NO_AGG_RINGS)
6412 flags &= ~BNXT_FLAG_TPA;
6413
Michael Chanc0c050c2015-10-22 16:01:17 -04006414 if (features & NETIF_F_HW_VLAN_CTAG_RX)
6415 flags |= BNXT_FLAG_STRIP_VLAN;
6416
6417 if (features & NETIF_F_NTUPLE)
6418 flags |= BNXT_FLAG_RFS;
6419
6420 changes = flags ^ bp->flags;
6421 if (changes & BNXT_FLAG_TPA) {
6422 update_tpa = true;
6423 if ((bp->flags & BNXT_FLAG_TPA) == 0 ||
6424 (flags & BNXT_FLAG_TPA) == 0)
6425 re_init = true;
6426 }
6427
6428 if (changes & ~BNXT_FLAG_TPA)
6429 re_init = true;
6430
6431 if (flags != bp->flags) {
6432 u32 old_flags = bp->flags;
6433
6434 bp->flags = flags;
6435
Michael Chan2bcfa6f2015-12-27 18:19:24 -05006436 if (!test_bit(BNXT_STATE_OPEN, &bp->state)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04006437 if (update_tpa)
6438 bnxt_set_ring_params(bp);
6439 return rc;
6440 }
6441
6442 if (re_init) {
6443 bnxt_close_nic(bp, false, false);
6444 if (update_tpa)
6445 bnxt_set_ring_params(bp);
6446
6447 return bnxt_open_nic(bp, false, false);
6448 }
6449 if (update_tpa) {
6450 rc = bnxt_set_tpa(bp,
6451 (flags & BNXT_FLAG_TPA) ?
6452 true : false);
6453 if (rc)
6454 bp->flags = old_flags;
6455 }
6456 }
6457 return rc;
6458}
6459
Michael Chan9f554592016-01-02 23:44:58 -05006460static void bnxt_dump_tx_sw_state(struct bnxt_napi *bnapi)
6461{
Michael Chanb6ab4b02016-01-02 23:44:59 -05006462 struct bnxt_tx_ring_info *txr = bnapi->tx_ring;
Michael Chan9f554592016-01-02 23:44:58 -05006463 int i = bnapi->index;
6464
Michael Chan3b2b7d92016-01-02 23:45:00 -05006465 if (!txr)
6466 return;
6467
Michael Chan9f554592016-01-02 23:44:58 -05006468 netdev_info(bnapi->bp->dev, "[%d]: tx{fw_ring: %d prod: %x cons: %x}\n",
6469 i, txr->tx_ring_struct.fw_ring_id, txr->tx_prod,
6470 txr->tx_cons);
6471}
6472
6473static void bnxt_dump_rx_sw_state(struct bnxt_napi *bnapi)
6474{
Michael Chanb6ab4b02016-01-02 23:44:59 -05006475 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chan9f554592016-01-02 23:44:58 -05006476 int i = bnapi->index;
6477
Michael Chan3b2b7d92016-01-02 23:45:00 -05006478 if (!rxr)
6479 return;
6480
Michael Chan9f554592016-01-02 23:44:58 -05006481 netdev_info(bnapi->bp->dev, "[%d]: rx{fw_ring: %d prod: %x} rx_agg{fw_ring: %d agg_prod: %x sw_agg_prod: %x}\n",
6482 i, rxr->rx_ring_struct.fw_ring_id, rxr->rx_prod,
6483 rxr->rx_agg_ring_struct.fw_ring_id, rxr->rx_agg_prod,
6484 rxr->rx_sw_agg_prod);
6485}
6486
6487static void bnxt_dump_cp_sw_state(struct bnxt_napi *bnapi)
6488{
6489 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
6490 int i = bnapi->index;
6491
6492 netdev_info(bnapi->bp->dev, "[%d]: cp{fw_ring: %d raw_cons: %x}\n",
6493 i, cpr->cp_ring_struct.fw_ring_id, cpr->cp_raw_cons);
6494}
6495
Michael Chanc0c050c2015-10-22 16:01:17 -04006496static void bnxt_dbg_dump_states(struct bnxt *bp)
6497{
6498 int i;
6499 struct bnxt_napi *bnapi;
Michael Chanc0c050c2015-10-22 16:01:17 -04006500
6501 for (i = 0; i < bp->cp_nr_rings; i++) {
6502 bnapi = bp->bnapi[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04006503 if (netif_msg_drv(bp)) {
Michael Chan9f554592016-01-02 23:44:58 -05006504 bnxt_dump_tx_sw_state(bnapi);
6505 bnxt_dump_rx_sw_state(bnapi);
6506 bnxt_dump_cp_sw_state(bnapi);
Michael Chanc0c050c2015-10-22 16:01:17 -04006507 }
6508 }
6509}
6510
Michael Chan6988bd92016-06-13 02:25:29 -04006511static void bnxt_reset_task(struct bnxt *bp, bool silent)
Michael Chanc0c050c2015-10-22 16:01:17 -04006512{
Michael Chan6988bd92016-06-13 02:25:29 -04006513 if (!silent)
6514 bnxt_dbg_dump_states(bp);
Michael Chan028de142015-12-09 19:35:44 -05006515 if (netif_running(bp->dev)) {
Michael Chanb386cd32017-03-08 18:44:33 -05006516 int rc;
6517
6518 if (!silent)
6519 bnxt_ulp_stop(bp);
Michael Chan028de142015-12-09 19:35:44 -05006520 bnxt_close_nic(bp, false, false);
Michael Chanb386cd32017-03-08 18:44:33 -05006521 rc = bnxt_open_nic(bp, false, false);
6522 if (!silent && !rc)
6523 bnxt_ulp_start(bp);
Michael Chan028de142015-12-09 19:35:44 -05006524 }
Michael Chanc0c050c2015-10-22 16:01:17 -04006525}
6526
6527static void bnxt_tx_timeout(struct net_device *dev)
6528{
6529 struct bnxt *bp = netdev_priv(dev);
6530
6531 netdev_err(bp->dev, "TX timeout detected, starting reset task!\n");
6532 set_bit(BNXT_RESET_TASK_SP_EVENT, &bp->sp_event);
6533 schedule_work(&bp->sp_task);
6534}
6535
6536#ifdef CONFIG_NET_POLL_CONTROLLER
6537static void bnxt_poll_controller(struct net_device *dev)
6538{
6539 struct bnxt *bp = netdev_priv(dev);
6540 int i;
6541
6542 for (i = 0; i < bp->cp_nr_rings; i++) {
6543 struct bnxt_irq *irq = &bp->irq_tbl[i];
6544
6545 disable_irq(irq->vector);
6546 irq->handler(irq->vector, bp->bnapi[i]);
6547 enable_irq(irq->vector);
6548 }
6549}
6550#endif
6551
6552static void bnxt_timer(unsigned long data)
6553{
6554 struct bnxt *bp = (struct bnxt *)data;
6555 struct net_device *dev = bp->dev;
6556
6557 if (!netif_running(dev))
6558 return;
6559
6560 if (atomic_read(&bp->intr_sem) != 0)
6561 goto bnxt_restart_timer;
6562
Michael Chan3bdf56c2016-03-07 15:38:45 -05006563 if (bp->link_info.link_up && (bp->flags & BNXT_FLAG_PORT_STATS)) {
6564 set_bit(BNXT_PERIODIC_STATS_SP_EVENT, &bp->sp_event);
6565 schedule_work(&bp->sp_task);
6566 }
Michael Chanc0c050c2015-10-22 16:01:17 -04006567bnxt_restart_timer:
6568 mod_timer(&bp->timer, jiffies + bp->current_interval);
6569}
6570
Michael Chana551ee92017-01-25 02:55:07 -05006571static void bnxt_rtnl_lock_sp(struct bnxt *bp)
Michael Chan6988bd92016-06-13 02:25:29 -04006572{
Michael Chana551ee92017-01-25 02:55:07 -05006573 /* We are called from bnxt_sp_task which has BNXT_STATE_IN_SP_TASK
6574 * set. If the device is being closed, bnxt_close() may be holding
Michael Chan6988bd92016-06-13 02:25:29 -04006575 * rtnl() and waiting for BNXT_STATE_IN_SP_TASK to clear. So we
6576 * must clear BNXT_STATE_IN_SP_TASK before holding rtnl().
6577 */
6578 clear_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
6579 rtnl_lock();
Michael Chana551ee92017-01-25 02:55:07 -05006580}
6581
6582static void bnxt_rtnl_unlock_sp(struct bnxt *bp)
6583{
Michael Chan6988bd92016-06-13 02:25:29 -04006584 set_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
6585 rtnl_unlock();
6586}
6587
Michael Chana551ee92017-01-25 02:55:07 -05006588/* Only called from bnxt_sp_task() */
6589static void bnxt_reset(struct bnxt *bp, bool silent)
6590{
6591 bnxt_rtnl_lock_sp(bp);
6592 if (test_bit(BNXT_STATE_OPEN, &bp->state))
6593 bnxt_reset_task(bp, silent);
6594 bnxt_rtnl_unlock_sp(bp);
6595}
6596
Michael Chanc0c050c2015-10-22 16:01:17 -04006597static void bnxt_cfg_ntp_filters(struct bnxt *);
6598
6599static void bnxt_sp_task(struct work_struct *work)
6600{
6601 struct bnxt *bp = container_of(work, struct bnxt, sp_task);
Michael Chanc0c050c2015-10-22 16:01:17 -04006602
Michael Chan4cebdce2015-12-09 19:35:43 -05006603 set_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
6604 smp_mb__after_atomic();
6605 if (!test_bit(BNXT_STATE_OPEN, &bp->state)) {
6606 clear_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
Michael Chanc0c050c2015-10-22 16:01:17 -04006607 return;
Michael Chan4cebdce2015-12-09 19:35:43 -05006608 }
Michael Chanc0c050c2015-10-22 16:01:17 -04006609
6610 if (test_and_clear_bit(BNXT_RX_MASK_SP_EVENT, &bp->sp_event))
6611 bnxt_cfg_rx_mode(bp);
6612
6613 if (test_and_clear_bit(BNXT_RX_NTP_FLTR_SP_EVENT, &bp->sp_event))
6614 bnxt_cfg_ntp_filters(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04006615 if (test_and_clear_bit(BNXT_HWRM_EXEC_FWD_REQ_SP_EVENT, &bp->sp_event))
6616 bnxt_hwrm_exec_fwd_req(bp);
6617 if (test_and_clear_bit(BNXT_VXLAN_ADD_PORT_SP_EVENT, &bp->sp_event)) {
6618 bnxt_hwrm_tunnel_dst_port_alloc(
6619 bp, bp->vxlan_port,
6620 TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN);
6621 }
6622 if (test_and_clear_bit(BNXT_VXLAN_DEL_PORT_SP_EVENT, &bp->sp_event)) {
6623 bnxt_hwrm_tunnel_dst_port_free(
6624 bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN);
6625 }
Alexander Duyck7cdd5fc2016-06-16 12:21:36 -07006626 if (test_and_clear_bit(BNXT_GENEVE_ADD_PORT_SP_EVENT, &bp->sp_event)) {
6627 bnxt_hwrm_tunnel_dst_port_alloc(
6628 bp, bp->nge_port,
6629 TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE);
6630 }
6631 if (test_and_clear_bit(BNXT_GENEVE_DEL_PORT_SP_EVENT, &bp->sp_event)) {
6632 bnxt_hwrm_tunnel_dst_port_free(
6633 bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE);
6634 }
Michael Chan3bdf56c2016-03-07 15:38:45 -05006635 if (test_and_clear_bit(BNXT_PERIODIC_STATS_SP_EVENT, &bp->sp_event))
6636 bnxt_hwrm_port_qstats(bp);
6637
Michael Chana551ee92017-01-25 02:55:07 -05006638 /* These functions below will clear BNXT_STATE_IN_SP_TASK. They
6639 * must be the last functions to be called before exiting.
6640 */
Michael Chan0eaa24b2017-01-25 02:55:08 -05006641 if (test_and_clear_bit(BNXT_LINK_CHNG_SP_EVENT, &bp->sp_event)) {
6642 int rc = 0;
6643
6644 if (test_and_clear_bit(BNXT_LINK_SPEED_CHNG_SP_EVENT,
6645 &bp->sp_event))
6646 bnxt_hwrm_phy_qcaps(bp);
6647
6648 bnxt_rtnl_lock_sp(bp);
6649 if (test_bit(BNXT_STATE_OPEN, &bp->state))
6650 rc = bnxt_update_link(bp, true);
6651 bnxt_rtnl_unlock_sp(bp);
6652 if (rc)
6653 netdev_err(bp->dev, "SP task can't update link (rc: %x)\n",
6654 rc);
6655 }
Michael Chan90c694b2017-01-25 02:55:09 -05006656 if (test_and_clear_bit(BNXT_HWRM_PORT_MODULE_SP_EVENT, &bp->sp_event)) {
6657 bnxt_rtnl_lock_sp(bp);
6658 if (test_bit(BNXT_STATE_OPEN, &bp->state))
6659 bnxt_get_port_module_status(bp);
6660 bnxt_rtnl_unlock_sp(bp);
6661 }
Michael Chanc0c050c2015-10-22 16:01:17 -04006662 if (test_and_clear_bit(BNXT_RESET_TASK_SP_EVENT, &bp->sp_event))
6663 bnxt_reset(bp, false);
6664
6665 if (test_and_clear_bit(BNXT_RESET_TASK_SILENT_SP_EVENT, &bp->sp_event))
6666 bnxt_reset(bp, true);
6667
Michael Chanc0c050c2015-10-22 16:01:17 -04006668 smp_mb__before_atomic();
6669 clear_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
6670}
6671
Michael Chand1e79252017-02-06 16:55:38 -05006672/* Under rtnl_lock */
Michael Chan5f449242017-02-06 16:55:40 -05006673int bnxt_reserve_rings(struct bnxt *bp, int tx, int rx, int tcs, int tx_xdp)
Michael Chand1e79252017-02-06 16:55:38 -05006674{
6675 int max_rx, max_tx, tx_sets = 1;
6676 int tx_rings_needed;
6677 bool sh = true;
6678 int rc;
6679
6680 if (!(bp->flags & BNXT_FLAG_SHARED_RINGS))
6681 sh = false;
6682
6683 if (tcs)
6684 tx_sets = tcs;
6685
6686 rc = bnxt_get_max_rings(bp, &max_rx, &max_tx, sh);
6687 if (rc)
6688 return rc;
6689
6690 if (max_rx < rx)
6691 return -ENOMEM;
6692
Michael Chan5f449242017-02-06 16:55:40 -05006693 tx_rings_needed = tx * tx_sets + tx_xdp;
Michael Chand1e79252017-02-06 16:55:38 -05006694 if (max_tx < tx_rings_needed)
6695 return -ENOMEM;
6696
6697 if (bnxt_hwrm_reserve_tx_rings(bp, &tx_rings_needed) ||
Michael Chan5f449242017-02-06 16:55:40 -05006698 tx_rings_needed < (tx * tx_sets + tx_xdp))
Michael Chand1e79252017-02-06 16:55:38 -05006699 return -ENOMEM;
6700 return 0;
6701}
6702
Sathya Perla17086392017-02-20 19:25:18 -05006703static void bnxt_unmap_bars(struct bnxt *bp, struct pci_dev *pdev)
6704{
6705 if (bp->bar2) {
6706 pci_iounmap(pdev, bp->bar2);
6707 bp->bar2 = NULL;
6708 }
6709
6710 if (bp->bar1) {
6711 pci_iounmap(pdev, bp->bar1);
6712 bp->bar1 = NULL;
6713 }
6714
6715 if (bp->bar0) {
6716 pci_iounmap(pdev, bp->bar0);
6717 bp->bar0 = NULL;
6718 }
6719}
6720
6721static void bnxt_cleanup_pci(struct bnxt *bp)
6722{
6723 bnxt_unmap_bars(bp, bp->pdev);
6724 pci_release_regions(bp->pdev);
6725 pci_disable_device(bp->pdev);
6726}
6727
Michael Chanc0c050c2015-10-22 16:01:17 -04006728static int bnxt_init_board(struct pci_dev *pdev, struct net_device *dev)
6729{
6730 int rc;
6731 struct bnxt *bp = netdev_priv(dev);
6732
6733 SET_NETDEV_DEV(dev, &pdev->dev);
6734
6735 /* enable device (incl. PCI PM wakeup), and bus-mastering */
6736 rc = pci_enable_device(pdev);
6737 if (rc) {
6738 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
6739 goto init_err;
6740 }
6741
6742 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
6743 dev_err(&pdev->dev,
6744 "Cannot find PCI device base address, aborting\n");
6745 rc = -ENODEV;
6746 goto init_err_disable;
6747 }
6748
6749 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
6750 if (rc) {
6751 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
6752 goto init_err_disable;
6753 }
6754
6755 if (dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64)) != 0 &&
6756 dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32)) != 0) {
6757 dev_err(&pdev->dev, "System does not support DMA, aborting\n");
6758 goto init_err_disable;
6759 }
6760
6761 pci_set_master(pdev);
6762
6763 bp->dev = dev;
6764 bp->pdev = pdev;
6765
6766 bp->bar0 = pci_ioremap_bar(pdev, 0);
6767 if (!bp->bar0) {
6768 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
6769 rc = -ENOMEM;
6770 goto init_err_release;
6771 }
6772
6773 bp->bar1 = pci_ioremap_bar(pdev, 2);
6774 if (!bp->bar1) {
6775 dev_err(&pdev->dev, "Cannot map doorbell registers, aborting\n");
6776 rc = -ENOMEM;
6777 goto init_err_release;
6778 }
6779
6780 bp->bar2 = pci_ioremap_bar(pdev, 4);
6781 if (!bp->bar2) {
6782 dev_err(&pdev->dev, "Cannot map bar4 registers, aborting\n");
6783 rc = -ENOMEM;
6784 goto init_err_release;
6785 }
6786
Satish Baddipadige6316ea62016-03-07 15:38:48 -05006787 pci_enable_pcie_error_reporting(pdev);
6788
Michael Chanc0c050c2015-10-22 16:01:17 -04006789 INIT_WORK(&bp->sp_task, bnxt_sp_task);
6790
6791 spin_lock_init(&bp->ntp_fltr_lock);
6792
6793 bp->rx_ring_size = BNXT_DEFAULT_RX_RING_SIZE;
6794 bp->tx_ring_size = BNXT_DEFAULT_TX_RING_SIZE;
6795
Michael Chandfb5b892016-02-26 04:00:01 -05006796 /* tick values in micro seconds */
Michael Chandfc9c942016-02-26 04:00:03 -05006797 bp->rx_coal_ticks = 12;
6798 bp->rx_coal_bufs = 30;
Michael Chandfb5b892016-02-26 04:00:01 -05006799 bp->rx_coal_ticks_irq = 1;
6800 bp->rx_coal_bufs_irq = 2;
Michael Chanc0c050c2015-10-22 16:01:17 -04006801
Michael Chandfc9c942016-02-26 04:00:03 -05006802 bp->tx_coal_ticks = 25;
6803 bp->tx_coal_bufs = 30;
6804 bp->tx_coal_ticks_irq = 2;
6805 bp->tx_coal_bufs_irq = 2;
6806
Michael Chan51f30782016-07-01 18:46:29 -04006807 bp->stats_coal_ticks = BNXT_DEF_STATS_COAL_TICKS;
6808
Michael Chanc0c050c2015-10-22 16:01:17 -04006809 init_timer(&bp->timer);
6810 bp->timer.data = (unsigned long)bp;
6811 bp->timer.function = bnxt_timer;
6812 bp->current_interval = BNXT_TIMER_INTERVAL;
6813
Michael Chancaefe522015-12-09 19:35:42 -05006814 clear_bit(BNXT_STATE_OPEN, &bp->state);
Michael Chanc0c050c2015-10-22 16:01:17 -04006815 return 0;
6816
6817init_err_release:
Sathya Perla17086392017-02-20 19:25:18 -05006818 bnxt_unmap_bars(bp, pdev);
Michael Chanc0c050c2015-10-22 16:01:17 -04006819 pci_release_regions(pdev);
6820
6821init_err_disable:
6822 pci_disable_device(pdev);
6823
6824init_err:
6825 return rc;
6826}
6827
6828/* rtnl_lock held */
6829static int bnxt_change_mac_addr(struct net_device *dev, void *p)
6830{
6831 struct sockaddr *addr = p;
Jeffrey Huang1fc2cfd2015-12-02 01:54:06 -05006832 struct bnxt *bp = netdev_priv(dev);
6833 int rc = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04006834
6835 if (!is_valid_ether_addr(addr->sa_data))
6836 return -EADDRNOTAVAIL;
6837
Michael Chan84c33dd2016-04-11 04:11:13 -04006838 rc = bnxt_approve_mac(bp, addr->sa_data);
6839 if (rc)
6840 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04006841
Jeffrey Huang1fc2cfd2015-12-02 01:54:06 -05006842 if (ether_addr_equal(addr->sa_data, dev->dev_addr))
6843 return 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04006844
Jeffrey Huang1fc2cfd2015-12-02 01:54:06 -05006845 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
6846 if (netif_running(dev)) {
6847 bnxt_close_nic(bp, false, false);
6848 rc = bnxt_open_nic(bp, false, false);
6849 }
6850
6851 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04006852}
6853
6854/* rtnl_lock held */
6855static int bnxt_change_mtu(struct net_device *dev, int new_mtu)
6856{
6857 struct bnxt *bp = netdev_priv(dev);
6858
Michael Chanc0c050c2015-10-22 16:01:17 -04006859 if (netif_running(dev))
6860 bnxt_close_nic(bp, false, false);
6861
6862 dev->mtu = new_mtu;
6863 bnxt_set_ring_params(bp);
6864
6865 if (netif_running(dev))
6866 return bnxt_open_nic(bp, false, false);
6867
6868 return 0;
6869}
6870
Michael Chanc5e3deb2016-12-02 21:17:15 -05006871int bnxt_setup_mq_tc(struct net_device *dev, u8 tc)
Michael Chanc0c050c2015-10-22 16:01:17 -04006872{
6873 struct bnxt *bp = netdev_priv(dev);
Michael Chan3ffb6a32016-11-11 00:11:42 -05006874 bool sh = false;
Michael Chand1e79252017-02-06 16:55:38 -05006875 int rc;
John Fastabend16e5cc62016-02-16 21:16:43 -08006876
Michael Chanc0c050c2015-10-22 16:01:17 -04006877 if (tc > bp->max_tc) {
Michael Chanb451c8b2017-02-12 19:18:17 -05006878 netdev_err(dev, "Too many traffic classes requested: %d. Max supported is %d.\n",
Michael Chanc0c050c2015-10-22 16:01:17 -04006879 tc, bp->max_tc);
6880 return -EINVAL;
6881 }
6882
6883 if (netdev_get_num_tc(dev) == tc)
6884 return 0;
6885
Michael Chan3ffb6a32016-11-11 00:11:42 -05006886 if (bp->flags & BNXT_FLAG_SHARED_RINGS)
6887 sh = true;
6888
Michael Chan5f449242017-02-06 16:55:40 -05006889 rc = bnxt_reserve_rings(bp, bp->tx_nr_rings_per_tc, bp->rx_nr_rings,
6890 tc, bp->tx_nr_rings_xdp);
Michael Chand1e79252017-02-06 16:55:38 -05006891 if (rc)
6892 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04006893
6894 /* Needs to close the device and do hw resource re-allocations */
6895 if (netif_running(bp->dev))
6896 bnxt_close_nic(bp, true, false);
6897
6898 if (tc) {
6899 bp->tx_nr_rings = bp->tx_nr_rings_per_tc * tc;
6900 netdev_set_num_tc(dev, tc);
6901 } else {
6902 bp->tx_nr_rings = bp->tx_nr_rings_per_tc;
6903 netdev_reset_tc(dev);
6904 }
Michael Chan3ffb6a32016-11-11 00:11:42 -05006905 bp->cp_nr_rings = sh ? max_t(int, bp->tx_nr_rings, bp->rx_nr_rings) :
6906 bp->tx_nr_rings + bp->rx_nr_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04006907 bp->num_stat_ctxs = bp->cp_nr_rings;
6908
6909 if (netif_running(bp->dev))
6910 return bnxt_open_nic(bp, true, false);
6911
6912 return 0;
6913}
6914
Michael Chanc5e3deb2016-12-02 21:17:15 -05006915static int bnxt_setup_tc(struct net_device *dev, u32 handle, __be16 proto,
6916 struct tc_to_netdev *ntc)
6917{
6918 if (ntc->type != TC_SETUP_MQPRIO)
6919 return -EINVAL;
6920
6921 return bnxt_setup_mq_tc(dev, ntc->tc);
6922}
6923
Michael Chanc0c050c2015-10-22 16:01:17 -04006924#ifdef CONFIG_RFS_ACCEL
6925static bool bnxt_fltr_match(struct bnxt_ntuple_filter *f1,
6926 struct bnxt_ntuple_filter *f2)
6927{
6928 struct flow_keys *keys1 = &f1->fkeys;
6929 struct flow_keys *keys2 = &f2->fkeys;
6930
6931 if (keys1->addrs.v4addrs.src == keys2->addrs.v4addrs.src &&
6932 keys1->addrs.v4addrs.dst == keys2->addrs.v4addrs.dst &&
6933 keys1->ports.ports == keys2->ports.ports &&
6934 keys1->basic.ip_proto == keys2->basic.ip_proto &&
6935 keys1->basic.n_proto == keys2->basic.n_proto &&
Michael Chan61aad722017-02-12 19:18:14 -05006936 keys1->control.flags == keys2->control.flags &&
Michael Chana54c4d72016-07-25 12:33:35 -04006937 ether_addr_equal(f1->src_mac_addr, f2->src_mac_addr) &&
6938 ether_addr_equal(f1->dst_mac_addr, f2->dst_mac_addr))
Michael Chanc0c050c2015-10-22 16:01:17 -04006939 return true;
6940
6941 return false;
6942}
6943
6944static int bnxt_rx_flow_steer(struct net_device *dev, const struct sk_buff *skb,
6945 u16 rxq_index, u32 flow_id)
6946{
6947 struct bnxt *bp = netdev_priv(dev);
6948 struct bnxt_ntuple_filter *fltr, *new_fltr;
6949 struct flow_keys *fkeys;
6950 struct ethhdr *eth = (struct ethhdr *)skb_mac_header(skb);
Michael Chana54c4d72016-07-25 12:33:35 -04006951 int rc = 0, idx, bit_id, l2_idx = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04006952 struct hlist_head *head;
6953
Michael Chana54c4d72016-07-25 12:33:35 -04006954 if (!ether_addr_equal(dev->dev_addr, eth->h_dest)) {
6955 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
6956 int off = 0, j;
6957
6958 netif_addr_lock_bh(dev);
6959 for (j = 0; j < vnic->uc_filter_count; j++, off += ETH_ALEN) {
6960 if (ether_addr_equal(eth->h_dest,
6961 vnic->uc_list + off)) {
6962 l2_idx = j + 1;
6963 break;
6964 }
6965 }
6966 netif_addr_unlock_bh(dev);
6967 if (!l2_idx)
6968 return -EINVAL;
6969 }
Michael Chanc0c050c2015-10-22 16:01:17 -04006970 new_fltr = kzalloc(sizeof(*new_fltr), GFP_ATOMIC);
6971 if (!new_fltr)
6972 return -ENOMEM;
6973
6974 fkeys = &new_fltr->fkeys;
6975 if (!skb_flow_dissect_flow_keys(skb, fkeys, 0)) {
6976 rc = -EPROTONOSUPPORT;
6977 goto err_free;
6978 }
6979
Michael Chandda0e742016-12-29 12:13:40 -05006980 if ((fkeys->basic.n_proto != htons(ETH_P_IP) &&
6981 fkeys->basic.n_proto != htons(ETH_P_IPV6)) ||
Michael Chanc0c050c2015-10-22 16:01:17 -04006982 ((fkeys->basic.ip_proto != IPPROTO_TCP) &&
6983 (fkeys->basic.ip_proto != IPPROTO_UDP))) {
6984 rc = -EPROTONOSUPPORT;
6985 goto err_free;
6986 }
Michael Chandda0e742016-12-29 12:13:40 -05006987 if (fkeys->basic.n_proto == htons(ETH_P_IPV6) &&
6988 bp->hwrm_spec_code < 0x10601) {
6989 rc = -EPROTONOSUPPORT;
6990 goto err_free;
6991 }
Michael Chan61aad722017-02-12 19:18:14 -05006992 if ((fkeys->control.flags & FLOW_DIS_ENCAPSULATION) &&
6993 bp->hwrm_spec_code < 0x10601) {
6994 rc = -EPROTONOSUPPORT;
6995 goto err_free;
6996 }
Michael Chanc0c050c2015-10-22 16:01:17 -04006997
Michael Chana54c4d72016-07-25 12:33:35 -04006998 memcpy(new_fltr->dst_mac_addr, eth->h_dest, ETH_ALEN);
Michael Chanc0c050c2015-10-22 16:01:17 -04006999 memcpy(new_fltr->src_mac_addr, eth->h_source, ETH_ALEN);
7000
7001 idx = skb_get_hash_raw(skb) & BNXT_NTP_FLTR_HASH_MASK;
7002 head = &bp->ntp_fltr_hash_tbl[idx];
7003 rcu_read_lock();
7004 hlist_for_each_entry_rcu(fltr, head, hash) {
7005 if (bnxt_fltr_match(fltr, new_fltr)) {
7006 rcu_read_unlock();
7007 rc = 0;
7008 goto err_free;
7009 }
7010 }
7011 rcu_read_unlock();
7012
7013 spin_lock_bh(&bp->ntp_fltr_lock);
Michael Chan84e86b92015-11-05 16:25:50 -05007014 bit_id = bitmap_find_free_region(bp->ntp_fltr_bmap,
7015 BNXT_NTP_FLTR_MAX_FLTR, 0);
7016 if (bit_id < 0) {
Michael Chanc0c050c2015-10-22 16:01:17 -04007017 spin_unlock_bh(&bp->ntp_fltr_lock);
7018 rc = -ENOMEM;
7019 goto err_free;
7020 }
7021
Michael Chan84e86b92015-11-05 16:25:50 -05007022 new_fltr->sw_id = (u16)bit_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04007023 new_fltr->flow_id = flow_id;
Michael Chana54c4d72016-07-25 12:33:35 -04007024 new_fltr->l2_fltr_idx = l2_idx;
Michael Chanc0c050c2015-10-22 16:01:17 -04007025 new_fltr->rxq = rxq_index;
7026 hlist_add_head_rcu(&new_fltr->hash, head);
7027 bp->ntp_fltr_count++;
7028 spin_unlock_bh(&bp->ntp_fltr_lock);
7029
7030 set_bit(BNXT_RX_NTP_FLTR_SP_EVENT, &bp->sp_event);
7031 schedule_work(&bp->sp_task);
7032
7033 return new_fltr->sw_id;
7034
7035err_free:
7036 kfree(new_fltr);
7037 return rc;
7038}
7039
7040static void bnxt_cfg_ntp_filters(struct bnxt *bp)
7041{
7042 int i;
7043
7044 for (i = 0; i < BNXT_NTP_FLTR_HASH_SIZE; i++) {
7045 struct hlist_head *head;
7046 struct hlist_node *tmp;
7047 struct bnxt_ntuple_filter *fltr;
7048 int rc;
7049
7050 head = &bp->ntp_fltr_hash_tbl[i];
7051 hlist_for_each_entry_safe(fltr, tmp, head, hash) {
7052 bool del = false;
7053
7054 if (test_bit(BNXT_FLTR_VALID, &fltr->state)) {
7055 if (rps_may_expire_flow(bp->dev, fltr->rxq,
7056 fltr->flow_id,
7057 fltr->sw_id)) {
7058 bnxt_hwrm_cfa_ntuple_filter_free(bp,
7059 fltr);
7060 del = true;
7061 }
7062 } else {
7063 rc = bnxt_hwrm_cfa_ntuple_filter_alloc(bp,
7064 fltr);
7065 if (rc)
7066 del = true;
7067 else
7068 set_bit(BNXT_FLTR_VALID, &fltr->state);
7069 }
7070
7071 if (del) {
7072 spin_lock_bh(&bp->ntp_fltr_lock);
7073 hlist_del_rcu(&fltr->hash);
7074 bp->ntp_fltr_count--;
7075 spin_unlock_bh(&bp->ntp_fltr_lock);
7076 synchronize_rcu();
7077 clear_bit(fltr->sw_id, bp->ntp_fltr_bmap);
7078 kfree(fltr);
7079 }
7080 }
7081 }
Jeffrey Huang19241362016-02-26 04:00:00 -05007082 if (test_and_clear_bit(BNXT_HWRM_PF_UNLOAD_SP_EVENT, &bp->sp_event))
7083 netdev_info(bp->dev, "Receive PF driver unload event!");
Michael Chanc0c050c2015-10-22 16:01:17 -04007084}
7085
7086#else
7087
7088static void bnxt_cfg_ntp_filters(struct bnxt *bp)
7089{
7090}
7091
7092#endif /* CONFIG_RFS_ACCEL */
7093
Alexander Duyckad51b8e2016-06-16 12:21:19 -07007094static void bnxt_udp_tunnel_add(struct net_device *dev,
7095 struct udp_tunnel_info *ti)
Michael Chanc0c050c2015-10-22 16:01:17 -04007096{
7097 struct bnxt *bp = netdev_priv(dev);
7098
Alexander Duyckad51b8e2016-06-16 12:21:19 -07007099 if (ti->sa_family != AF_INET6 && ti->sa_family != AF_INET)
7100 return;
7101
Michael Chanc0c050c2015-10-22 16:01:17 -04007102 if (!netif_running(dev))
7103 return;
7104
Alexander Duyckad51b8e2016-06-16 12:21:19 -07007105 switch (ti->type) {
7106 case UDP_TUNNEL_TYPE_VXLAN:
7107 if (bp->vxlan_port_cnt && bp->vxlan_port != ti->port)
7108 return;
Michael Chanc0c050c2015-10-22 16:01:17 -04007109
Alexander Duyckad51b8e2016-06-16 12:21:19 -07007110 bp->vxlan_port_cnt++;
7111 if (bp->vxlan_port_cnt == 1) {
7112 bp->vxlan_port = ti->port;
7113 set_bit(BNXT_VXLAN_ADD_PORT_SP_EVENT, &bp->sp_event);
Michael Chanc0c050c2015-10-22 16:01:17 -04007114 schedule_work(&bp->sp_task);
7115 }
Alexander Duyckad51b8e2016-06-16 12:21:19 -07007116 break;
Alexander Duyck7cdd5fc2016-06-16 12:21:36 -07007117 case UDP_TUNNEL_TYPE_GENEVE:
7118 if (bp->nge_port_cnt && bp->nge_port != ti->port)
7119 return;
7120
7121 bp->nge_port_cnt++;
7122 if (bp->nge_port_cnt == 1) {
7123 bp->nge_port = ti->port;
7124 set_bit(BNXT_GENEVE_ADD_PORT_SP_EVENT, &bp->sp_event);
7125 }
7126 break;
Alexander Duyckad51b8e2016-06-16 12:21:19 -07007127 default:
7128 return;
Michael Chanc0c050c2015-10-22 16:01:17 -04007129 }
Alexander Duyckad51b8e2016-06-16 12:21:19 -07007130
7131 schedule_work(&bp->sp_task);
7132}
7133
7134static void bnxt_udp_tunnel_del(struct net_device *dev,
7135 struct udp_tunnel_info *ti)
7136{
7137 struct bnxt *bp = netdev_priv(dev);
7138
7139 if (ti->sa_family != AF_INET6 && ti->sa_family != AF_INET)
7140 return;
7141
7142 if (!netif_running(dev))
7143 return;
7144
7145 switch (ti->type) {
7146 case UDP_TUNNEL_TYPE_VXLAN:
7147 if (!bp->vxlan_port_cnt || bp->vxlan_port != ti->port)
7148 return;
7149 bp->vxlan_port_cnt--;
7150
7151 if (bp->vxlan_port_cnt != 0)
7152 return;
7153
7154 set_bit(BNXT_VXLAN_DEL_PORT_SP_EVENT, &bp->sp_event);
7155 break;
Alexander Duyck7cdd5fc2016-06-16 12:21:36 -07007156 case UDP_TUNNEL_TYPE_GENEVE:
7157 if (!bp->nge_port_cnt || bp->nge_port != ti->port)
7158 return;
7159 bp->nge_port_cnt--;
7160
7161 if (bp->nge_port_cnt != 0)
7162 return;
7163
7164 set_bit(BNXT_GENEVE_DEL_PORT_SP_EVENT, &bp->sp_event);
7165 break;
Alexander Duyckad51b8e2016-06-16 12:21:19 -07007166 default:
7167 return;
7168 }
7169
7170 schedule_work(&bp->sp_task);
Michael Chanc0c050c2015-10-22 16:01:17 -04007171}
7172
7173static const struct net_device_ops bnxt_netdev_ops = {
7174 .ndo_open = bnxt_open,
7175 .ndo_start_xmit = bnxt_start_xmit,
7176 .ndo_stop = bnxt_close,
7177 .ndo_get_stats64 = bnxt_get_stats64,
7178 .ndo_set_rx_mode = bnxt_set_rx_mode,
7179 .ndo_do_ioctl = bnxt_ioctl,
7180 .ndo_validate_addr = eth_validate_addr,
7181 .ndo_set_mac_address = bnxt_change_mac_addr,
7182 .ndo_change_mtu = bnxt_change_mtu,
7183 .ndo_fix_features = bnxt_fix_features,
7184 .ndo_set_features = bnxt_set_features,
7185 .ndo_tx_timeout = bnxt_tx_timeout,
7186#ifdef CONFIG_BNXT_SRIOV
7187 .ndo_get_vf_config = bnxt_get_vf_config,
7188 .ndo_set_vf_mac = bnxt_set_vf_mac,
7189 .ndo_set_vf_vlan = bnxt_set_vf_vlan,
7190 .ndo_set_vf_rate = bnxt_set_vf_bw,
7191 .ndo_set_vf_link_state = bnxt_set_vf_link_state,
7192 .ndo_set_vf_spoofchk = bnxt_set_vf_spoofchk,
7193#endif
7194#ifdef CONFIG_NET_POLL_CONTROLLER
7195 .ndo_poll_controller = bnxt_poll_controller,
7196#endif
7197 .ndo_setup_tc = bnxt_setup_tc,
7198#ifdef CONFIG_RFS_ACCEL
7199 .ndo_rx_flow_steer = bnxt_rx_flow_steer,
7200#endif
Alexander Duyckad51b8e2016-06-16 12:21:19 -07007201 .ndo_udp_tunnel_add = bnxt_udp_tunnel_add,
7202 .ndo_udp_tunnel_del = bnxt_udp_tunnel_del,
Michael Chanc6d30e82017-02-06 16:55:42 -05007203 .ndo_xdp = bnxt_xdp,
Michael Chanc0c050c2015-10-22 16:01:17 -04007204};
7205
7206static void bnxt_remove_one(struct pci_dev *pdev)
7207{
7208 struct net_device *dev = pci_get_drvdata(pdev);
7209 struct bnxt *bp = netdev_priv(dev);
7210
7211 if (BNXT_PF(bp))
7212 bnxt_sriov_disable(bp);
7213
Satish Baddipadige6316ea62016-03-07 15:38:48 -05007214 pci_disable_pcie_error_reporting(pdev);
Michael Chanc0c050c2015-10-22 16:01:17 -04007215 unregister_netdev(dev);
7216 cancel_work_sync(&bp->sp_task);
7217 bp->sp_event = 0;
7218
Michael Chan78095922016-12-07 00:26:16 -05007219 bnxt_clear_int_mode(bp);
Jeffrey Huangbe58a0d2015-12-27 18:19:18 -05007220 bnxt_hwrm_func_drv_unrgtr(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04007221 bnxt_free_hwrm_resources(bp);
Michael Chan7df4ae92016-12-02 21:17:17 -05007222 bnxt_dcb_free(bp);
Michael Chana588e452016-12-07 00:26:21 -05007223 kfree(bp->edev);
7224 bp->edev = NULL;
Michael Chanc6d30e82017-02-06 16:55:42 -05007225 if (bp->xdp_prog)
7226 bpf_prog_put(bp->xdp_prog);
Sathya Perla17086392017-02-20 19:25:18 -05007227 bnxt_cleanup_pci(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04007228 free_netdev(dev);
Michael Chanc0c050c2015-10-22 16:01:17 -04007229}
7230
7231static int bnxt_probe_phy(struct bnxt *bp)
7232{
7233 int rc = 0;
7234 struct bnxt_link_info *link_info = &bp->link_info;
Michael Chanc0c050c2015-10-22 16:01:17 -04007235
Michael Chan170ce012016-04-05 14:08:57 -04007236 rc = bnxt_hwrm_phy_qcaps(bp);
7237 if (rc) {
7238 netdev_err(bp->dev, "Probe phy can't get phy capabilities (rc: %x)\n",
7239 rc);
7240 return rc;
7241 }
7242
Michael Chanc0c050c2015-10-22 16:01:17 -04007243 rc = bnxt_update_link(bp, false);
7244 if (rc) {
7245 netdev_err(bp->dev, "Probe phy can't update link (rc: %x)\n",
7246 rc);
7247 return rc;
7248 }
7249
Michael Chan93ed8112016-06-13 02:25:37 -04007250 /* Older firmware does not have supported_auto_speeds, so assume
7251 * that all supported speeds can be autonegotiated.
7252 */
7253 if (link_info->auto_link_speeds && !link_info->support_auto_speeds)
7254 link_info->support_auto_speeds = link_info->support_speeds;
7255
Michael Chanc0c050c2015-10-22 16:01:17 -04007256 /*initialize the ethool setting copy with NVM settings */
Michael Chan0d8abf02016-02-10 17:33:47 -05007257 if (BNXT_AUTO_MODE(link_info->auto_mode)) {
Michael Chanc9ee9512016-04-05 14:08:56 -04007258 link_info->autoneg = BNXT_AUTONEG_SPEED;
7259 if (bp->hwrm_spec_code >= 0x10201) {
7260 if (link_info->auto_pause_setting &
7261 PORT_PHY_CFG_REQ_AUTO_PAUSE_AUTONEG_PAUSE)
7262 link_info->autoneg |= BNXT_AUTONEG_FLOW_CTRL;
7263 } else {
7264 link_info->autoneg |= BNXT_AUTONEG_FLOW_CTRL;
7265 }
Michael Chan0d8abf02016-02-10 17:33:47 -05007266 link_info->advertising = link_info->auto_link_speeds;
Michael Chan0d8abf02016-02-10 17:33:47 -05007267 } else {
7268 link_info->req_link_speed = link_info->force_link_speed;
7269 link_info->req_duplex = link_info->duplex_setting;
Michael Chanc0c050c2015-10-22 16:01:17 -04007270 }
Michael Chanc9ee9512016-04-05 14:08:56 -04007271 if (link_info->autoneg & BNXT_AUTONEG_FLOW_CTRL)
7272 link_info->req_flow_ctrl =
7273 link_info->auto_pause_setting & BNXT_LINK_PAUSE_BOTH;
7274 else
7275 link_info->req_flow_ctrl = link_info->force_pause_setting;
Michael Chanc0c050c2015-10-22 16:01:17 -04007276 return rc;
7277}
7278
7279static int bnxt_get_max_irq(struct pci_dev *pdev)
7280{
7281 u16 ctrl;
7282
7283 if (!pdev->msix_cap)
7284 return 1;
7285
7286 pci_read_config_word(pdev, pdev->msix_cap + PCI_MSIX_FLAGS, &ctrl);
7287 return (ctrl & PCI_MSIX_FLAGS_QSIZE) + 1;
7288}
7289
Michael Chan6e6c5a52016-01-02 23:45:02 -05007290static void _bnxt_get_max_rings(struct bnxt *bp, int *max_rx, int *max_tx,
7291 int *max_cp)
Michael Chanc0c050c2015-10-22 16:01:17 -04007292{
Michael Chan6e6c5a52016-01-02 23:45:02 -05007293 int max_ring_grps = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04007294
Michael Chan379a80a2015-10-23 15:06:19 -04007295#ifdef CONFIG_BNXT_SRIOV
Arnd Bergmann415b6f12016-01-12 16:05:08 +01007296 if (!BNXT_PF(bp)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04007297 *max_tx = bp->vf.max_tx_rings;
7298 *max_rx = bp->vf.max_rx_rings;
Michael Chan6e6c5a52016-01-02 23:45:02 -05007299 *max_cp = min_t(int, bp->vf.max_irqs, bp->vf.max_cp_rings);
7300 *max_cp = min_t(int, *max_cp, bp->vf.max_stat_ctxs);
Michael Chanb72d4a62015-12-27 18:19:27 -05007301 max_ring_grps = bp->vf.max_hw_ring_grps;
Arnd Bergmann415b6f12016-01-12 16:05:08 +01007302 } else
Michael Chan379a80a2015-10-23 15:06:19 -04007303#endif
Arnd Bergmann415b6f12016-01-12 16:05:08 +01007304 {
7305 *max_tx = bp->pf.max_tx_rings;
7306 *max_rx = bp->pf.max_rx_rings;
7307 *max_cp = min_t(int, bp->pf.max_irqs, bp->pf.max_cp_rings);
7308 *max_cp = min_t(int, *max_cp, bp->pf.max_stat_ctxs);
7309 max_ring_grps = bp->pf.max_hw_ring_grps;
Michael Chanc0c050c2015-10-22 16:01:17 -04007310 }
Prashant Sreedharan76595192016-07-18 07:15:22 -04007311 if (BNXT_CHIP_TYPE_NITRO_A0(bp) && BNXT_PF(bp)) {
7312 *max_cp -= 1;
7313 *max_rx -= 2;
7314 }
Michael Chanc0c050c2015-10-22 16:01:17 -04007315 if (bp->flags & BNXT_FLAG_AGG_RINGS)
7316 *max_rx >>= 1;
Michael Chanb72d4a62015-12-27 18:19:27 -05007317 *max_rx = min_t(int, *max_rx, max_ring_grps);
Michael Chan6e6c5a52016-01-02 23:45:02 -05007318}
7319
7320int bnxt_get_max_rings(struct bnxt *bp, int *max_rx, int *max_tx, bool shared)
7321{
7322 int rx, tx, cp;
7323
7324 _bnxt_get_max_rings(bp, &rx, &tx, &cp);
7325 if (!rx || !tx || !cp)
7326 return -ENOMEM;
7327
7328 *max_rx = rx;
7329 *max_tx = tx;
7330 return bnxt_trim_rings(bp, max_rx, max_tx, cp, shared);
7331}
7332
Michael Chane4060d32016-12-07 00:26:19 -05007333static int bnxt_get_dflt_rings(struct bnxt *bp, int *max_rx, int *max_tx,
7334 bool shared)
7335{
7336 int rc;
7337
7338 rc = bnxt_get_max_rings(bp, max_rx, max_tx, shared);
Michael Chanbdbd1eb2016-12-29 12:13:43 -05007339 if (rc && (bp->flags & BNXT_FLAG_AGG_RINGS)) {
7340 /* Not enough rings, try disabling agg rings. */
7341 bp->flags &= ~BNXT_FLAG_AGG_RINGS;
7342 rc = bnxt_get_max_rings(bp, max_rx, max_tx, shared);
7343 if (rc)
7344 return rc;
7345 bp->flags |= BNXT_FLAG_NO_AGG_RINGS;
7346 bp->dev->hw_features &= ~NETIF_F_LRO;
7347 bp->dev->features &= ~NETIF_F_LRO;
7348 bnxt_set_ring_params(bp);
7349 }
Michael Chane4060d32016-12-07 00:26:19 -05007350
7351 if (bp->flags & BNXT_FLAG_ROCE_CAP) {
7352 int max_cp, max_stat, max_irq;
7353
7354 /* Reserve minimum resources for RoCE */
7355 max_cp = bnxt_get_max_func_cp_rings(bp);
7356 max_stat = bnxt_get_max_func_stat_ctxs(bp);
7357 max_irq = bnxt_get_max_func_irqs(bp);
7358 if (max_cp <= BNXT_MIN_ROCE_CP_RINGS ||
7359 max_irq <= BNXT_MIN_ROCE_CP_RINGS ||
7360 max_stat <= BNXT_MIN_ROCE_STAT_CTXS)
7361 return 0;
7362
7363 max_cp -= BNXT_MIN_ROCE_CP_RINGS;
7364 max_irq -= BNXT_MIN_ROCE_CP_RINGS;
7365 max_stat -= BNXT_MIN_ROCE_STAT_CTXS;
7366 max_cp = min_t(int, max_cp, max_irq);
7367 max_cp = min_t(int, max_cp, max_stat);
7368 rc = bnxt_trim_rings(bp, max_rx, max_tx, max_cp, shared);
7369 if (rc)
7370 rc = 0;
7371 }
7372 return rc;
7373}
7374
Michael Chan6e6c5a52016-01-02 23:45:02 -05007375static int bnxt_set_dflt_rings(struct bnxt *bp)
7376{
7377 int dflt_rings, max_rx_rings, max_tx_rings, rc;
7378 bool sh = true;
7379
7380 if (sh)
7381 bp->flags |= BNXT_FLAG_SHARED_RINGS;
7382 dflt_rings = netif_get_num_default_rss_queues();
Michael Chane4060d32016-12-07 00:26:19 -05007383 rc = bnxt_get_dflt_rings(bp, &max_rx_rings, &max_tx_rings, sh);
Michael Chan6e6c5a52016-01-02 23:45:02 -05007384 if (rc)
7385 return rc;
7386 bp->rx_nr_rings = min_t(int, dflt_rings, max_rx_rings);
7387 bp->tx_nr_rings_per_tc = min_t(int, dflt_rings, max_tx_rings);
Michael Chan391be5c2016-12-29 12:13:41 -05007388
7389 rc = bnxt_hwrm_reserve_tx_rings(bp, &bp->tx_nr_rings_per_tc);
7390 if (rc)
7391 netdev_warn(bp->dev, "Unable to reserve tx rings\n");
7392
Michael Chan6e6c5a52016-01-02 23:45:02 -05007393 bp->tx_nr_rings = bp->tx_nr_rings_per_tc;
7394 bp->cp_nr_rings = sh ? max_t(int, bp->tx_nr_rings, bp->rx_nr_rings) :
7395 bp->tx_nr_rings + bp->rx_nr_rings;
7396 bp->num_stat_ctxs = bp->cp_nr_rings;
Prashant Sreedharan76595192016-07-18 07:15:22 -04007397 if (BNXT_CHIP_TYPE_NITRO_A0(bp)) {
7398 bp->rx_nr_rings++;
7399 bp->cp_nr_rings++;
7400 }
Michael Chan6e6c5a52016-01-02 23:45:02 -05007401 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04007402}
7403
Michael Chan7b08f662016-12-07 00:26:18 -05007404void bnxt_restore_pf_fw_resources(struct bnxt *bp)
7405{
7406 ASSERT_RTNL();
7407 bnxt_hwrm_func_qcaps(bp);
Michael Chana588e452016-12-07 00:26:21 -05007408 bnxt_subtract_ulp_resources(bp, BNXT_ROCE_ULP);
Michael Chan7b08f662016-12-07 00:26:18 -05007409}
7410
Ajit Khaparde90c4f782016-05-15 03:04:45 -04007411static void bnxt_parse_log_pcie_link(struct bnxt *bp)
7412{
7413 enum pcie_link_width width = PCIE_LNK_WIDTH_UNKNOWN;
7414 enum pci_bus_speed speed = PCI_SPEED_UNKNOWN;
7415
7416 if (pcie_get_minimum_link(bp->pdev, &speed, &width) ||
7417 speed == PCI_SPEED_UNKNOWN || width == PCIE_LNK_WIDTH_UNKNOWN)
7418 netdev_info(bp->dev, "Failed to determine PCIe Link Info\n");
7419 else
7420 netdev_info(bp->dev, "PCIe: Speed %s Width x%d\n",
7421 speed == PCIE_SPEED_2_5GT ? "2.5GT/s" :
7422 speed == PCIE_SPEED_5_0GT ? "5.0GT/s" :
7423 speed == PCIE_SPEED_8_0GT ? "8.0GT/s" :
7424 "Unknown", width);
7425}
7426
Michael Chanc0c050c2015-10-22 16:01:17 -04007427static int bnxt_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
7428{
7429 static int version_printed;
7430 struct net_device *dev;
7431 struct bnxt *bp;
Michael Chan6e6c5a52016-01-02 23:45:02 -05007432 int rc, max_irqs;
Michael Chanc0c050c2015-10-22 16:01:17 -04007433
Ray Jui4e003382017-02-20 19:25:16 -05007434 if (pci_is_bridge(pdev))
Prashant Sreedharanfa853dd2016-07-18 07:15:25 -04007435 return -ENODEV;
7436
Michael Chanc0c050c2015-10-22 16:01:17 -04007437 if (version_printed++ == 0)
7438 pr_info("%s", version);
7439
7440 max_irqs = bnxt_get_max_irq(pdev);
7441 dev = alloc_etherdev_mq(sizeof(*bp), max_irqs);
7442 if (!dev)
7443 return -ENOMEM;
7444
7445 bp = netdev_priv(dev);
7446
7447 if (bnxt_vf_pciid(ent->driver_data))
7448 bp->flags |= BNXT_FLAG_VF;
7449
Michael Chan2bcfa6f2015-12-27 18:19:24 -05007450 if (pdev->msix_cap)
Michael Chanc0c050c2015-10-22 16:01:17 -04007451 bp->flags |= BNXT_FLAG_MSIX_CAP;
Michael Chanc0c050c2015-10-22 16:01:17 -04007452
7453 rc = bnxt_init_board(pdev, dev);
7454 if (rc < 0)
7455 goto init_err_free;
7456
7457 dev->netdev_ops = &bnxt_netdev_ops;
7458 dev->watchdog_timeo = BNXT_TX_TIMEOUT;
7459 dev->ethtool_ops = &bnxt_ethtool_ops;
Michael Chanc0c050c2015-10-22 16:01:17 -04007460 pci_set_drvdata(pdev, dev);
7461
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04007462 rc = bnxt_alloc_hwrm_resources(bp);
7463 if (rc)
Sathya Perla17086392017-02-20 19:25:18 -05007464 goto init_err_pci_clean;
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04007465
7466 mutex_init(&bp->hwrm_cmd_lock);
7467 rc = bnxt_hwrm_ver_get(bp);
7468 if (rc)
Sathya Perla17086392017-02-20 19:25:18 -05007469 goto init_err_pci_clean;
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04007470
Michael Chan3c2217a2017-03-08 18:44:32 -05007471 rc = bnxt_hwrm_func_reset(bp);
7472 if (rc)
7473 goto init_err_pci_clean;
7474
Rob Swindell5ac67d82016-09-19 03:58:03 -04007475 bnxt_hwrm_fw_set_time(bp);
7476
Michael Chanc0c050c2015-10-22 16:01:17 -04007477 dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_SG |
7478 NETIF_F_TSO | NETIF_F_TSO6 |
7479 NETIF_F_GSO_UDP_TUNNEL | NETIF_F_GSO_GRE |
Tom Herbert7e133182016-05-18 09:06:10 -07007480 NETIF_F_GSO_IPXIP4 |
Alexander Duyck152971e2016-05-02 09:38:55 -07007481 NETIF_F_GSO_UDP_TUNNEL_CSUM | NETIF_F_GSO_GRE_CSUM |
7482 NETIF_F_GSO_PARTIAL | NETIF_F_RXHASH |
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04007483 NETIF_F_RXCSUM | NETIF_F_GRO;
7484
7485 if (!BNXT_CHIP_TYPE_NITRO_A0(bp))
7486 dev->hw_features |= NETIF_F_LRO;
Michael Chanc0c050c2015-10-22 16:01:17 -04007487
Michael Chanc0c050c2015-10-22 16:01:17 -04007488 dev->hw_enc_features =
7489 NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_SG |
7490 NETIF_F_TSO | NETIF_F_TSO6 |
7491 NETIF_F_GSO_UDP_TUNNEL | NETIF_F_GSO_GRE |
Alexander Duyck152971e2016-05-02 09:38:55 -07007492 NETIF_F_GSO_UDP_TUNNEL_CSUM | NETIF_F_GSO_GRE_CSUM |
Tom Herbert7e133182016-05-18 09:06:10 -07007493 NETIF_F_GSO_IPXIP4 | NETIF_F_GSO_PARTIAL;
Alexander Duyck152971e2016-05-02 09:38:55 -07007494 dev->gso_partial_features = NETIF_F_GSO_UDP_TUNNEL_CSUM |
7495 NETIF_F_GSO_GRE_CSUM;
Michael Chanc0c050c2015-10-22 16:01:17 -04007496 dev->vlan_features = dev->hw_features | NETIF_F_HIGHDMA;
7497 dev->hw_features |= NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_CTAG_TX |
7498 NETIF_F_HW_VLAN_STAG_RX | NETIF_F_HW_VLAN_STAG_TX;
7499 dev->features |= dev->hw_features | NETIF_F_HIGHDMA;
7500 dev->priv_flags |= IFF_UNICAST_FLT;
7501
Jarod Wilsone1c6dcc2016-10-17 15:54:04 -04007502 /* MTU range: 60 - 9500 */
7503 dev->min_mtu = ETH_ZLEN;
Michael Chanc61fb992017-02-06 16:55:36 -05007504 dev->max_mtu = BNXT_MAX_MTU;
Jarod Wilsone1c6dcc2016-10-17 15:54:04 -04007505
Michael Chan7df4ae92016-12-02 21:17:17 -05007506 bnxt_dcb_init(bp);
7507
Michael Chanc0c050c2015-10-22 16:01:17 -04007508#ifdef CONFIG_BNXT_SRIOV
7509 init_waitqueue_head(&bp->sriov_cfg_wait);
7510#endif
Michael Chan309369c2016-06-13 02:25:34 -04007511 bp->gro_func = bnxt_gro_func_5730x;
Michael Chan94758f82016-06-13 02:25:35 -04007512 if (BNXT_CHIP_NUM_57X1X(bp->chip_num))
7513 bp->gro_func = bnxt_gro_func_5731x;
Michael Chan309369c2016-06-13 02:25:34 -04007514
Michael Chanc0c050c2015-10-22 16:01:17 -04007515 rc = bnxt_hwrm_func_drv_rgtr(bp);
7516 if (rc)
Sathya Perla17086392017-02-20 19:25:18 -05007517 goto init_err_pci_clean;
Michael Chanc0c050c2015-10-22 16:01:17 -04007518
Michael Chana1653b12016-12-07 00:26:20 -05007519 rc = bnxt_hwrm_func_rgtr_async_events(bp, NULL, 0);
7520 if (rc)
Sathya Perla17086392017-02-20 19:25:18 -05007521 goto init_err_pci_clean;
Michael Chana1653b12016-12-07 00:26:20 -05007522
Michael Chana588e452016-12-07 00:26:21 -05007523 bp->ulp_probe = bnxt_ulp_probe;
7524
Michael Chanc0c050c2015-10-22 16:01:17 -04007525 /* Get the MAX capabilities for this function */
7526 rc = bnxt_hwrm_func_qcaps(bp);
7527 if (rc) {
7528 netdev_err(bp->dev, "hwrm query capability failure rc: %x\n",
7529 rc);
7530 rc = -1;
Sathya Perla17086392017-02-20 19:25:18 -05007531 goto init_err_pci_clean;
Michael Chanc0c050c2015-10-22 16:01:17 -04007532 }
7533
7534 rc = bnxt_hwrm_queue_qportcfg(bp);
7535 if (rc) {
7536 netdev_err(bp->dev, "hwrm query qportcfg failure rc: %x\n",
7537 rc);
7538 rc = -1;
Sathya Perla17086392017-02-20 19:25:18 -05007539 goto init_err_pci_clean;
Michael Chanc0c050c2015-10-22 16:01:17 -04007540 }
7541
Satish Baddipadige567b2ab2016-06-13 02:25:31 -04007542 bnxt_hwrm_func_qcfg(bp);
Michael Chan5ad2cbe2017-01-13 01:32:03 -05007543 bnxt_hwrm_port_led_qcaps(bp);
Satish Baddipadige567b2ab2016-06-13 02:25:31 -04007544
Michael Chanc61fb992017-02-06 16:55:36 -05007545 bnxt_set_rx_skb_mode(bp, false);
Michael Chanc0c050c2015-10-22 16:01:17 -04007546 bnxt_set_tpa_flags(bp);
7547 bnxt_set_ring_params(bp);
Michael Chan33c26572016-12-07 00:26:15 -05007548 bnxt_set_max_func_irqs(bp, max_irqs);
Michael Chanbdbd1eb2016-12-29 12:13:43 -05007549 rc = bnxt_set_dflt_rings(bp);
7550 if (rc) {
7551 netdev_err(bp->dev, "Not enough rings available.\n");
7552 rc = -ENOMEM;
Sathya Perla17086392017-02-20 19:25:18 -05007553 goto init_err_pci_clean;
Michael Chanbdbd1eb2016-12-29 12:13:43 -05007554 }
Michael Chanc0c050c2015-10-22 16:01:17 -04007555
Michael Chan87da7f72016-11-16 21:13:09 -05007556 /* Default RSS hash cfg. */
7557 bp->rss_hash_cfg = VNIC_RSS_CFG_REQ_HASH_TYPE_IPV4 |
7558 VNIC_RSS_CFG_REQ_HASH_TYPE_TCP_IPV4 |
7559 VNIC_RSS_CFG_REQ_HASH_TYPE_IPV6 |
7560 VNIC_RSS_CFG_REQ_HASH_TYPE_TCP_IPV6;
7561 if (!BNXT_CHIP_NUM_57X0X(bp->chip_num) &&
7562 !BNXT_CHIP_TYPE_NITRO_A0(bp) &&
7563 bp->hwrm_spec_code >= 0x10501) {
7564 bp->flags |= BNXT_FLAG_UDP_RSS_CAP;
7565 bp->rss_hash_cfg |= VNIC_RSS_CFG_REQ_HASH_TYPE_UDP_IPV4 |
7566 VNIC_RSS_CFG_REQ_HASH_TYPE_UDP_IPV6;
7567 }
7568
Michael Chan8fdefd62016-12-29 12:13:36 -05007569 bnxt_hwrm_vnic_qcaps(bp);
Michael Chan8079e8f2016-12-29 12:13:37 -05007570 if (bnxt_rfs_supported(bp)) {
Michael Chan2bcfa6f2015-12-27 18:19:24 -05007571 dev->hw_features |= NETIF_F_NTUPLE;
7572 if (bnxt_rfs_capable(bp)) {
7573 bp->flags |= BNXT_FLAG_RFS;
7574 dev->features |= NETIF_F_NTUPLE;
7575 }
7576 }
7577
Michael Chanc0c050c2015-10-22 16:01:17 -04007578 if (dev->hw_features & NETIF_F_HW_VLAN_CTAG_RX)
7579 bp->flags |= BNXT_FLAG_STRIP_VLAN;
7580
7581 rc = bnxt_probe_phy(bp);
7582 if (rc)
Sathya Perla17086392017-02-20 19:25:18 -05007583 goto init_err_pci_clean;
Michael Chanc0c050c2015-10-22 16:01:17 -04007584
Michael Chan78095922016-12-07 00:26:16 -05007585 rc = bnxt_init_int_mode(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04007586 if (rc)
Sathya Perla17086392017-02-20 19:25:18 -05007587 goto init_err_pci_clean;
Michael Chanc0c050c2015-10-22 16:01:17 -04007588
Michael Chan78095922016-12-07 00:26:16 -05007589 rc = register_netdev(dev);
7590 if (rc)
7591 goto init_err_clr_int;
7592
Michael Chanc0c050c2015-10-22 16:01:17 -04007593 netdev_info(dev, "%s found at mem %lx, node addr %pM\n",
7594 board_info[ent->driver_data].name,
7595 (long)pci_resource_start(pdev, 0), dev->dev_addr);
7596
Ajit Khaparde90c4f782016-05-15 03:04:45 -04007597 bnxt_parse_log_pcie_link(bp);
7598
Michael Chanc0c050c2015-10-22 16:01:17 -04007599 return 0;
7600
Michael Chan78095922016-12-07 00:26:16 -05007601init_err_clr_int:
7602 bnxt_clear_int_mode(bp);
7603
Sathya Perla17086392017-02-20 19:25:18 -05007604init_err_pci_clean:
7605 bnxt_cleanup_pci(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04007606
7607init_err_free:
7608 free_netdev(dev);
7609 return rc;
7610}
7611
Satish Baddipadige6316ea62016-03-07 15:38:48 -05007612/**
7613 * bnxt_io_error_detected - called when PCI error is detected
7614 * @pdev: Pointer to PCI device
7615 * @state: The current pci connection state
7616 *
7617 * This function is called after a PCI bus error affecting
7618 * this device has been detected.
7619 */
7620static pci_ers_result_t bnxt_io_error_detected(struct pci_dev *pdev,
7621 pci_channel_state_t state)
7622{
7623 struct net_device *netdev = pci_get_drvdata(pdev);
Michael Chana588e452016-12-07 00:26:21 -05007624 struct bnxt *bp = netdev_priv(netdev);
Satish Baddipadige6316ea62016-03-07 15:38:48 -05007625
7626 netdev_info(netdev, "PCI I/O error detected\n");
7627
7628 rtnl_lock();
7629 netif_device_detach(netdev);
7630
Michael Chana588e452016-12-07 00:26:21 -05007631 bnxt_ulp_stop(bp);
7632
Satish Baddipadige6316ea62016-03-07 15:38:48 -05007633 if (state == pci_channel_io_perm_failure) {
7634 rtnl_unlock();
7635 return PCI_ERS_RESULT_DISCONNECT;
7636 }
7637
7638 if (netif_running(netdev))
7639 bnxt_close(netdev);
7640
7641 pci_disable_device(pdev);
7642 rtnl_unlock();
7643
7644 /* Request a slot slot reset. */
7645 return PCI_ERS_RESULT_NEED_RESET;
7646}
7647
7648/**
7649 * bnxt_io_slot_reset - called after the pci bus has been reset.
7650 * @pdev: Pointer to PCI device
7651 *
7652 * Restart the card from scratch, as if from a cold-boot.
7653 * At this point, the card has exprienced a hard reset,
7654 * followed by fixups by BIOS, and has its config space
7655 * set up identically to what it was at cold boot.
7656 */
7657static pci_ers_result_t bnxt_io_slot_reset(struct pci_dev *pdev)
7658{
7659 struct net_device *netdev = pci_get_drvdata(pdev);
7660 struct bnxt *bp = netdev_priv(netdev);
7661 int err = 0;
7662 pci_ers_result_t result = PCI_ERS_RESULT_DISCONNECT;
7663
7664 netdev_info(bp->dev, "PCI Slot Reset\n");
7665
7666 rtnl_lock();
7667
7668 if (pci_enable_device(pdev)) {
7669 dev_err(&pdev->dev,
7670 "Cannot re-enable PCI device after reset.\n");
7671 } else {
7672 pci_set_master(pdev);
7673
Michael Chanaa8ed022016-12-07 00:26:17 -05007674 err = bnxt_hwrm_func_reset(bp);
7675 if (!err && netif_running(netdev))
Satish Baddipadige6316ea62016-03-07 15:38:48 -05007676 err = bnxt_open(netdev);
7677
Michael Chana588e452016-12-07 00:26:21 -05007678 if (!err) {
Satish Baddipadige6316ea62016-03-07 15:38:48 -05007679 result = PCI_ERS_RESULT_RECOVERED;
Michael Chana588e452016-12-07 00:26:21 -05007680 bnxt_ulp_start(bp);
7681 }
Satish Baddipadige6316ea62016-03-07 15:38:48 -05007682 }
7683
7684 if (result != PCI_ERS_RESULT_RECOVERED && netif_running(netdev))
7685 dev_close(netdev);
7686
7687 rtnl_unlock();
7688
7689 err = pci_cleanup_aer_uncorrect_error_status(pdev);
7690 if (err) {
7691 dev_err(&pdev->dev,
7692 "pci_cleanup_aer_uncorrect_error_status failed 0x%0x\n",
7693 err); /* non-fatal, continue */
7694 }
7695
7696 return PCI_ERS_RESULT_RECOVERED;
7697}
7698
7699/**
7700 * bnxt_io_resume - called when traffic can start flowing again.
7701 * @pdev: Pointer to PCI device
7702 *
7703 * This callback is called when the error recovery driver tells
7704 * us that its OK to resume normal operation.
7705 */
7706static void bnxt_io_resume(struct pci_dev *pdev)
7707{
7708 struct net_device *netdev = pci_get_drvdata(pdev);
7709
7710 rtnl_lock();
7711
7712 netif_device_attach(netdev);
7713
7714 rtnl_unlock();
7715}
7716
7717static const struct pci_error_handlers bnxt_err_handler = {
7718 .error_detected = bnxt_io_error_detected,
7719 .slot_reset = bnxt_io_slot_reset,
7720 .resume = bnxt_io_resume
7721};
7722
Michael Chanc0c050c2015-10-22 16:01:17 -04007723static struct pci_driver bnxt_pci_driver = {
7724 .name = DRV_MODULE_NAME,
7725 .id_table = bnxt_pci_tbl,
7726 .probe = bnxt_init_one,
7727 .remove = bnxt_remove_one,
Satish Baddipadige6316ea62016-03-07 15:38:48 -05007728 .err_handler = &bnxt_err_handler,
Michael Chanc0c050c2015-10-22 16:01:17 -04007729#if defined(CONFIG_BNXT_SRIOV)
7730 .sriov_configure = bnxt_sriov_configure,
7731#endif
7732};
7733
7734module_pci_driver(bnxt_pci_driver);