blob: 1884c29ef482a8df110b05cd8bc5880bf4bd239e [file] [log] [blame]
Tomi Valkeinen559d6702009-11-03 11:23:50 +02001/*
2 * linux/drivers/video/omap2/dss/dss.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DSS"
24
25#include <linux/kernel.h>
Tomi Valkeinen2ecef242013-12-16 15:13:24 +020026#include <linux/module.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020027#include <linux/io.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040028#include <linux/export.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020029#include <linux/err.h>
30#include <linux/delay.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020031#include <linux/seq_file.h>
32#include <linux/clk.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030033#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030034#include <linux/pm_runtime.h>
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053035#include <linux/gfp.h>
Tomi Valkeinen33366d02012-09-28 13:54:35 +030036#include <linux/sizes.h>
Tomi Valkeinen2ecef242013-12-16 15:13:24 +020037#include <linux/of.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020038
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030039#include <video/omapdss.h>
Tony Lindgren2c799ce2012-02-24 10:34:35 -080040
Tomi Valkeinen559d6702009-11-03 11:23:50 +020041#include "dss.h"
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +020042#include "dss_features.h"
Tomi Valkeinen559d6702009-11-03 11:23:50 +020043
Tomi Valkeinen559d6702009-11-03 11:23:50 +020044#define DSS_SZ_REGS SZ_512
45
46struct dss_reg {
47 u16 idx;
48};
49
50#define DSS_REG(idx) ((const struct dss_reg) { idx })
51
52#define DSS_REVISION DSS_REG(0x0000)
53#define DSS_SYSCONFIG DSS_REG(0x0010)
54#define DSS_SYSSTATUS DSS_REG(0x0014)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020055#define DSS_CONTROL DSS_REG(0x0040)
56#define DSS_SDI_CONTROL DSS_REG(0x0044)
57#define DSS_PLL_CONTROL DSS_REG(0x0048)
58#define DSS_SDI_STATUS DSS_REG(0x005C)
59
60#define REG_GET(idx, start, end) \
61 FLD_GET(dss_read_reg(idx), start, end)
62
63#define REG_FLD_MOD(idx, val, start, end) \
64 dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))
65
Tomi Valkeinen852f0832012-02-17 17:58:04 +020066static int dss_runtime_get(void);
67static void dss_runtime_put(void);
68
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053069struct dss_features {
70 u8 fck_div_max;
71 u8 dss_fck_multiplier;
Tomi Valkeinen64ad8462013-11-01 11:38:04 +020072 const char *parent_clk_name;
Tomi Valkeinen234f9a22014-12-11 15:59:31 +020073 const enum omap_display_type *ports;
Archit Taneja387ce9f2014-05-22 17:01:57 +053074 int num_ports;
Archit Taneja064c2a42014-04-23 18:00:18 +053075 int (*dpi_select_source)(int port, enum omap_channel channel);
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053076};
77
Tomi Valkeinen559d6702009-11-03 11:23:50 +020078static struct {
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +000079 struct platform_device *pdev;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020080 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030081
Tomi Valkeinen64ad8462013-11-01 11:38:04 +020082 struct clk *parent_clk;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030083 struct clk *dss_clk;
Tomi Valkeinen5aaee692012-12-12 10:37:03 +020084 unsigned long dss_clk_rate;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020085
86 unsigned long cache_req_pck;
87 unsigned long cache_prate;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020088 struct dispc_clock_info cache_dispc_cinfo;
89
Archit Taneja5a8b5722011-05-12 17:26:29 +053090 enum omap_dss_clk_source dsi_clk_source[MAX_NUM_DSI];
Archit Taneja89a35e52011-04-12 13:52:23 +053091 enum omap_dss_clk_source dispc_clk_source;
92 enum omap_dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS];
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +020093
Tomi Valkeinen69f06052011-06-01 15:56:39 +030094 bool ctx_valid;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020095 u32 ctx[DSS_SZ_REGS / sizeof(u32)];
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053096
97 const struct dss_features *feat;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020098} dss;
99
Taneja, Archit235e7db2011-03-14 23:28:21 -0500100static const char * const dss_generic_clk_source_names[] = {
Archit Taneja89a35e52011-04-12 13:52:23 +0530101 [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC] = "DSI_PLL_HSDIV_DISPC",
102 [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI] = "DSI_PLL_HSDIV_DSI",
103 [OMAP_DSS_CLK_SRC_FCK] = "DSS_FCK",
Tomi Valkeinen901e5fe2011-11-30 17:34:52 +0200104 [OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC] = "DSI_PLL2_HSDIV_DISPC",
105 [OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI] = "DSI_PLL2_HSDIV_DSI",
Archit Taneja067a57e2011-03-02 11:57:25 +0530106};
107
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200108static inline void dss_write_reg(const struct dss_reg idx, u32 val)
109{
110 __raw_writel(val, dss.base + idx.idx);
111}
112
113static inline u32 dss_read_reg(const struct dss_reg idx)
114{
115 return __raw_readl(dss.base + idx.idx);
116}
117
118#define SR(reg) \
119 dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
120#define RR(reg) \
121 dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])
122
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300123static void dss_save_context(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200124{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300125 DSSDBG("dss_save_context\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200126
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200127 SR(CONTROL);
128
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200129 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
130 OMAP_DISPLAY_TYPE_SDI) {
131 SR(SDI_CONTROL);
132 SR(PLL_CONTROL);
133 }
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300134
135 dss.ctx_valid = true;
136
137 DSSDBG("context saved\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200138}
139
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300140static void dss_restore_context(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200141{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300142 DSSDBG("dss_restore_context\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200143
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300144 if (!dss.ctx_valid)
145 return;
146
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200147 RR(CONTROL);
148
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200149 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
150 OMAP_DISPLAY_TYPE_SDI) {
151 RR(SDI_CONTROL);
152 RR(PLL_CONTROL);
153 }
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300154
155 DSSDBG("context restored\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200156}
157
158#undef SR
159#undef RR
160
Archit Taneja889b4fd2012-07-20 17:18:49 +0530161void dss_sdi_init(int datapairs)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200162{
163 u32 l;
164
165 BUG_ON(datapairs > 3 || datapairs < 1);
166
167 l = dss_read_reg(DSS_SDI_CONTROL);
168 l = FLD_MOD(l, 0xf, 19, 15); /* SDI_PDIV */
169 l = FLD_MOD(l, datapairs-1, 3, 2); /* SDI_PRSEL */
170 l = FLD_MOD(l, 2, 1, 0); /* SDI_BWSEL */
171 dss_write_reg(DSS_SDI_CONTROL, l);
172
173 l = dss_read_reg(DSS_PLL_CONTROL);
174 l = FLD_MOD(l, 0x7, 25, 22); /* SDI_PLL_FREQSEL */
175 l = FLD_MOD(l, 0xb, 16, 11); /* SDI_PLL_REGN */
176 l = FLD_MOD(l, 0xb4, 10, 1); /* SDI_PLL_REGM */
177 dss_write_reg(DSS_PLL_CONTROL, l);
178}
179
180int dss_sdi_enable(void)
181{
182 unsigned long timeout;
183
184 dispc_pck_free_enable(1);
185
186 /* Reset SDI PLL */
187 REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
188 udelay(1); /* wait 2x PCLK */
189
190 /* Lock SDI PLL */
191 REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */
192
193 /* Waiting for PLL lock request to complete */
194 timeout = jiffies + msecs_to_jiffies(500);
195 while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
196 if (time_after_eq(jiffies, timeout)) {
197 DSSERR("PLL lock request timed out\n");
198 goto err1;
199 }
200 }
201
202 /* Clearing PLL_GO bit */
203 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);
204
205 /* Waiting for PLL to lock */
206 timeout = jiffies + msecs_to_jiffies(500);
207 while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
208 if (time_after_eq(jiffies, timeout)) {
209 DSSERR("PLL lock timed out\n");
210 goto err1;
211 }
212 }
213
214 dispc_lcd_enable_signal(1);
215
216 /* Waiting for SDI reset to complete */
217 timeout = jiffies + msecs_to_jiffies(500);
218 while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
219 if (time_after_eq(jiffies, timeout)) {
220 DSSERR("SDI reset timed out\n");
221 goto err2;
222 }
223 }
224
225 return 0;
226
227 err2:
228 dispc_lcd_enable_signal(0);
229 err1:
230 /* Reset SDI PLL */
231 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
232
233 dispc_pck_free_enable(0);
234
235 return -ETIMEDOUT;
236}
237
238void dss_sdi_disable(void)
239{
240 dispc_lcd_enable_signal(0);
241
242 dispc_pck_free_enable(0);
243
244 /* Reset SDI PLL */
245 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
246}
247
Archit Taneja89a35e52011-04-12 13:52:23 +0530248const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src)
Archit Taneja067a57e2011-03-02 11:57:25 +0530249{
Taneja, Archit235e7db2011-03-14 23:28:21 -0500250 return dss_generic_clk_source_names[clk_src];
Archit Taneja067a57e2011-03-02 11:57:25 +0530251}
252
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200253void dss_dump_clocks(struct seq_file *s)
254{
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500255 const char *fclk_name, *fclk_real_name;
256 unsigned long fclk_rate;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200257
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300258 if (dss_runtime_get())
259 return;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200260
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200261 seq_printf(s, "- DSS -\n");
262
Archit Taneja89a35e52011-04-12 13:52:23 +0530263 fclk_name = dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
264 fclk_real_name = dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300265 fclk_rate = clk_get_rate(dss.dss_clk);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200266
Tomi Valkeinen9c15d762013-11-01 11:36:10 +0200267 seq_printf(s, "%s (%s) = %lu\n",
268 fclk_name, fclk_real_name,
269 fclk_rate);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200270
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300271 dss_runtime_put();
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200272}
273
Tomi Valkeinene40402c2012-03-02 18:01:07 +0200274static void dss_dump_regs(struct seq_file *s)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200275{
276#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))
277
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300278 if (dss_runtime_get())
279 return;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200280
281 DUMPREG(DSS_REVISION);
282 DUMPREG(DSS_SYSCONFIG);
283 DUMPREG(DSS_SYSSTATUS);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200284 DUMPREG(DSS_CONTROL);
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200285
286 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
287 OMAP_DISPLAY_TYPE_SDI) {
288 DUMPREG(DSS_SDI_CONTROL);
289 DUMPREG(DSS_PLL_CONTROL);
290 DUMPREG(DSS_SDI_STATUS);
291 }
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200292
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300293 dss_runtime_put();
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200294#undef DUMPREG
295}
296
Tomi Valkeinena5b83992012-10-22 16:58:36 +0300297static void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200298{
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200299 int b;
Taneja, Architea751592011-03-08 05:50:35 -0600300 u8 start, end;
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200301
Taneja, Archit66534e82011-03-08 05:50:34 -0600302 switch (clk_src) {
Archit Taneja89a35e52011-04-12 13:52:23 +0530303 case OMAP_DSS_CLK_SRC_FCK:
Taneja, Archit66534e82011-03-08 05:50:34 -0600304 b = 0;
305 break;
Archit Taneja89a35e52011-04-12 13:52:23 +0530306 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Taneja, Archit66534e82011-03-08 05:50:34 -0600307 b = 1;
Taneja, Archit66534e82011-03-08 05:50:34 -0600308 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530309 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
310 b = 2;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530311 break;
Taneja, Archit66534e82011-03-08 05:50:34 -0600312 default:
313 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300314 return;
Taneja, Archit66534e82011-03-08 05:50:34 -0600315 }
Tomi Valkeinene406f902010-06-09 15:28:12 +0300316
Taneja, Architea751592011-03-08 05:50:35 -0600317 dss_feat_get_reg_field(FEAT_REG_DISPC_CLK_SWITCH, &start, &end);
318
319 REG_FLD_MOD(DSS_CONTROL, b, start, end); /* DISPC_CLK_SWITCH */
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200320
321 dss.dispc_clk_source = clk_src;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200322}
323
Archit Taneja5a8b5722011-05-12 17:26:29 +0530324void dss_select_dsi_clk_source(int dsi_module,
325 enum omap_dss_clk_source clk_src)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200326{
Archit Tanejaa2e5d822012-05-07 16:51:35 +0530327 int b, pos;
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200328
Taneja, Archit66534e82011-03-08 05:50:34 -0600329 switch (clk_src) {
Archit Taneja89a35e52011-04-12 13:52:23 +0530330 case OMAP_DSS_CLK_SRC_FCK:
Taneja, Archit66534e82011-03-08 05:50:34 -0600331 b = 0;
332 break;
Archit Taneja89a35e52011-04-12 13:52:23 +0530333 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI:
Archit Taneja5a8b5722011-05-12 17:26:29 +0530334 BUG_ON(dsi_module != 0);
Taneja, Archit66534e82011-03-08 05:50:34 -0600335 b = 1;
Taneja, Archit66534e82011-03-08 05:50:34 -0600336 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530337 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI:
338 BUG_ON(dsi_module != 1);
339 b = 1;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530340 break;
Taneja, Archit66534e82011-03-08 05:50:34 -0600341 default:
342 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300343 return;
Taneja, Archit66534e82011-03-08 05:50:34 -0600344 }
Tomi Valkeinene406f902010-06-09 15:28:12 +0300345
Archit Tanejaa2e5d822012-05-07 16:51:35 +0530346 pos = dsi_module == 0 ? 1 : 10;
347 REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* DSIx_CLK_SWITCH */
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200348
Archit Taneja5a8b5722011-05-12 17:26:29 +0530349 dss.dsi_clk_source[dsi_module] = clk_src;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200350}
351
Taneja, Architea751592011-03-08 05:50:35 -0600352void dss_select_lcd_clk_source(enum omap_channel channel,
Archit Taneja89a35e52011-04-12 13:52:23 +0530353 enum omap_dss_clk_source clk_src)
Taneja, Architea751592011-03-08 05:50:35 -0600354{
355 int b, ix, pos;
356
Tomi Valkeinena5b83992012-10-22 16:58:36 +0300357 if (!dss_has_feature(FEAT_LCD_CLK_SRC)) {
358 dss_select_dispc_clk_source(clk_src);
Taneja, Architea751592011-03-08 05:50:35 -0600359 return;
Tomi Valkeinena5b83992012-10-22 16:58:36 +0300360 }
Taneja, Architea751592011-03-08 05:50:35 -0600361
362 switch (clk_src) {
Archit Taneja89a35e52011-04-12 13:52:23 +0530363 case OMAP_DSS_CLK_SRC_FCK:
Taneja, Architea751592011-03-08 05:50:35 -0600364 b = 0;
365 break;
Archit Taneja89a35e52011-04-12 13:52:23 +0530366 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Taneja, Architea751592011-03-08 05:50:35 -0600367 BUG_ON(channel != OMAP_DSS_CHANNEL_LCD);
368 b = 1;
Taneja, Architea751592011-03-08 05:50:35 -0600369 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530370 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530371 BUG_ON(channel != OMAP_DSS_CHANNEL_LCD2 &&
372 channel != OMAP_DSS_CHANNEL_LCD3);
Archit Taneja5a8b5722011-05-12 17:26:29 +0530373 b = 1;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530374 break;
Taneja, Architea751592011-03-08 05:50:35 -0600375 default:
376 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300377 return;
Taneja, Architea751592011-03-08 05:50:35 -0600378 }
379
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530380 pos = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
381 (channel == OMAP_DSS_CHANNEL_LCD2 ? 12 : 19);
Taneja, Architea751592011-03-08 05:50:35 -0600382 REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* LCDx_CLK_SWITCH */
383
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530384 ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
385 (channel == OMAP_DSS_CHANNEL_LCD2 ? 1 : 2);
Taneja, Architea751592011-03-08 05:50:35 -0600386 dss.lcd_clk_source[ix] = clk_src;
387}
388
Archit Taneja89a35e52011-04-12 13:52:23 +0530389enum omap_dss_clk_source dss_get_dispc_clk_source(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200390{
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200391 return dss.dispc_clk_source;
392}
393
Archit Taneja5a8b5722011-05-12 17:26:29 +0530394enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module)
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200395{
Archit Taneja5a8b5722011-05-12 17:26:29 +0530396 return dss.dsi_clk_source[dsi_module];
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200397}
398
Archit Taneja89a35e52011-04-12 13:52:23 +0530399enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel)
Taneja, Architea751592011-03-08 05:50:35 -0600400{
Archit Taneja89976f22011-03-31 13:23:35 +0530401 if (dss_has_feature(FEAT_LCD_CLK_SRC)) {
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530402 int ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
403 (channel == OMAP_DSS_CHANNEL_LCD2 ? 1 : 2);
Archit Taneja89976f22011-03-31 13:23:35 +0530404 return dss.lcd_clk_source[ix];
405 } else {
406 /* LCD_CLK source is the same as DISPC_FCLK source for
407 * OMAP2 and OMAP3 */
408 return dss.dispc_clk_source;
409 }
Taneja, Architea751592011-03-08 05:50:35 -0600410}
411
Tomi Valkeinen688af022013-10-31 16:41:57 +0200412bool dss_div_calc(unsigned long pck, unsigned long fck_min,
413 dss_div_calc_func func, void *data)
Tomi Valkeinen43417822013-03-05 16:34:05 +0200414{
415 int fckd, fckd_start, fckd_stop;
416 unsigned long fck;
417 unsigned long fck_hw_max;
418 unsigned long fckd_hw_max;
419 unsigned long prate;
Tomi Valkeinen648a55e2013-04-10 14:47:38 +0300420 unsigned m;
Tomi Valkeinen43417822013-03-05 16:34:05 +0200421
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200422 fck_hw_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
423
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200424 if (dss.parent_clk == NULL) {
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200425 unsigned pckd;
426
427 pckd = fck_hw_max / pck;
428
429 fck = pck * pckd;
430
431 fck = clk_round_rate(dss.dss_clk, fck);
432
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200433 return func(fck, data);
Tomi Valkeinen43417822013-03-05 16:34:05 +0200434 }
435
Tomi Valkeinen43417822013-03-05 16:34:05 +0200436 fckd_hw_max = dss.feat->fck_div_max;
437
Tomi Valkeinen648a55e2013-04-10 14:47:38 +0300438 m = dss.feat->dss_fck_multiplier;
Tomi Valkeinenada94432013-10-31 16:06:38 +0200439 prate = clk_get_rate(dss.parent_clk);
Tomi Valkeinen43417822013-03-05 16:34:05 +0200440
441 fck_min = fck_min ? fck_min : 1;
442
Tomi Valkeinen648a55e2013-04-10 14:47:38 +0300443 fckd_start = min(prate * m / fck_min, fckd_hw_max);
444 fckd_stop = max(DIV_ROUND_UP(prate * m, fck_hw_max), 1ul);
Tomi Valkeinen43417822013-03-05 16:34:05 +0200445
446 for (fckd = fckd_start; fckd >= fckd_stop; --fckd) {
Tomi Valkeinend0e224f2014-02-13 11:36:22 +0200447 fck = DIV_ROUND_UP(prate, fckd) * m;
Tomi Valkeinen43417822013-03-05 16:34:05 +0200448
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200449 if (func(fck, data))
Tomi Valkeinen43417822013-03-05 16:34:05 +0200450 return true;
451 }
452
453 return false;
454}
455
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200456int dss_set_fck_rate(unsigned long rate)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200457{
Tomi Valkeinenada94432013-10-31 16:06:38 +0200458 int r;
459
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200460 DSSDBG("set fck to %lu\n", rate);
461
Tomi Valkeinenada94432013-10-31 16:06:38 +0200462 r = clk_set_rate(dss.dss_clk, rate);
463 if (r)
464 return r;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200465
Tomi Valkeinen5aaee692012-12-12 10:37:03 +0200466 dss.dss_clk_rate = clk_get_rate(dss.dss_clk);
467
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200468 WARN_ONCE(dss.dss_clk_rate != rate,
Tomi Valkeinen648a55e2013-04-10 14:47:38 +0300469 "clk rate mismatch: %lu != %lu", dss.dss_clk_rate,
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200470 rate);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200471
472 return 0;
473}
474
Tomi Valkeinen5aaee692012-12-12 10:37:03 +0200475unsigned long dss_get_dispc_clk_rate(void)
476{
477 return dss.dss_clk_rate;
478}
479
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300480static int dss_setup_default_clock(void)
481{
482 unsigned long max_dss_fck, prate;
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200483 unsigned long fck;
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300484 unsigned fck_div;
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300485 int r;
486
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300487 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
488
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200489 if (dss.parent_clk == NULL) {
490 fck = clk_round_rate(dss.dss_clk, max_dss_fck);
491 } else {
492 prate = clk_get_rate(dss.parent_clk);
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300493
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200494 fck_div = DIV_ROUND_UP(prate * dss.feat->dss_fck_multiplier,
495 max_dss_fck);
Tomi Valkeinend0e224f2014-02-13 11:36:22 +0200496 fck = DIV_ROUND_UP(prate, fck_div) * dss.feat->dss_fck_multiplier;
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200497 }
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300498
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200499 r = dss_set_fck_rate(fck);
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300500 if (r)
501 return r;
502
503 return 0;
504}
505
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200506void dss_set_venc_output(enum omap_dss_venc_type type)
507{
508 int l = 0;
509
510 if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
511 l = 0;
512 else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
513 l = 1;
514 else
515 BUG();
516
517 /* venc out selection. 0 = comp, 1 = svideo */
518 REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
519}
520
521void dss_set_dac_pwrdn_bgz(bool enable)
522{
523 REG_FLD_MOD(DSS_CONTROL, enable, 5, 5); /* DAC Power-Down Control */
524}
525
Ricardo Neri8aa2eed2012-08-01 07:56:40 -0500526void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select src)
Mythri P K7ed024a2011-03-09 16:31:38 +0530527{
Ricardo Neri8aa2eed2012-08-01 07:56:40 -0500528 enum omap_display_type dp;
529 dp = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
530
531 /* Complain about invalid selections */
532 WARN_ON((src == DSS_VENC_TV_CLK) && !(dp & OMAP_DISPLAY_TYPE_VENC));
533 WARN_ON((src == DSS_HDMI_M_PCLK) && !(dp & OMAP_DISPLAY_TYPE_HDMI));
534
535 /* Select only if we have options */
536 if ((dp & OMAP_DISPLAY_TYPE_VENC) && (dp & OMAP_DISPLAY_TYPE_HDMI))
537 REG_FLD_MOD(DSS_CONTROL, src, 15, 15); /* VENC_HDMI_SWITCH */
Mythri P K7ed024a2011-03-09 16:31:38 +0530538}
539
Tomi Valkeinen4a61e262011-08-31 14:33:31 +0300540enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void)
541{
542 enum omap_display_type displays;
543
544 displays = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
545 if ((displays & OMAP_DISPLAY_TYPE_HDMI) == 0)
546 return DSS_VENC_TV_CLK;
547
Ricardo Neri8aa2eed2012-08-01 07:56:40 -0500548 if ((displays & OMAP_DISPLAY_TYPE_VENC) == 0)
549 return DSS_HDMI_M_PCLK;
550
Tomi Valkeinen4a61e262011-08-31 14:33:31 +0300551 return REG_GET(DSS_CONTROL, 15, 15);
552}
553
Archit Taneja064c2a42014-04-23 18:00:18 +0530554static int dss_dpi_select_source_omap2_omap3(int port, enum omap_channel channel)
Tomi Valkeinende09e452012-09-21 12:09:54 +0300555{
556 if (channel != OMAP_DSS_CHANNEL_LCD)
557 return -EINVAL;
558
559 return 0;
560}
561
Archit Taneja064c2a42014-04-23 18:00:18 +0530562static int dss_dpi_select_source_omap4(int port, enum omap_channel channel)
Tomi Valkeinende09e452012-09-21 12:09:54 +0300563{
564 int val;
565
566 switch (channel) {
567 case OMAP_DSS_CHANNEL_LCD2:
568 val = 0;
569 break;
570 case OMAP_DSS_CHANNEL_DIGIT:
571 val = 1;
572 break;
573 default:
574 return -EINVAL;
575 }
576
577 REG_FLD_MOD(DSS_CONTROL, val, 17, 17);
578
579 return 0;
580}
581
Archit Taneja064c2a42014-04-23 18:00:18 +0530582static int dss_dpi_select_source_omap5(int port, enum omap_channel channel)
Tomi Valkeinende09e452012-09-21 12:09:54 +0300583{
584 int val;
585
586 switch (channel) {
587 case OMAP_DSS_CHANNEL_LCD:
588 val = 1;
589 break;
590 case OMAP_DSS_CHANNEL_LCD2:
591 val = 2;
592 break;
593 case OMAP_DSS_CHANNEL_LCD3:
594 val = 3;
595 break;
596 case OMAP_DSS_CHANNEL_DIGIT:
597 val = 0;
598 break;
599 default:
600 return -EINVAL;
601 }
602
603 REG_FLD_MOD(DSS_CONTROL, val, 17, 16);
604
605 return 0;
606}
607
Archit Taneja064c2a42014-04-23 18:00:18 +0530608int dss_dpi_select_source(int port, enum omap_channel channel)
Tomi Valkeinende09e452012-09-21 12:09:54 +0300609{
Archit Taneja064c2a42014-04-23 18:00:18 +0530610 return dss.feat->dpi_select_source(port, channel);
Tomi Valkeinende09e452012-09-21 12:09:54 +0300611}
612
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000613static int dss_get_clocks(void)
614{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300615 struct clk *clk;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000616
Archit Tanejab2c9c8e2013-04-08 11:55:00 +0300617 clk = devm_clk_get(&dss.pdev->dev, "fck");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300618 if (IS_ERR(clk)) {
619 DSSERR("can't get clock fck\n");
Archit Tanejab2c9c8e2013-04-08 11:55:00 +0300620 return PTR_ERR(clk);
Semwal, Sumita1a0dcc2011-03-01 02:42:14 -0600621 }
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000622
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300623 dss.dss_clk = clk;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000624
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200625 if (dss.feat->parent_clk_name) {
626 clk = clk_get(NULL, dss.feat->parent_clk_name);
Aaro Koskinen8ad93752012-11-21 21:48:51 +0200627 if (IS_ERR(clk)) {
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200628 DSSERR("Failed to get %s\n", dss.feat->parent_clk_name);
Archit Tanejab2c9c8e2013-04-08 11:55:00 +0300629 return PTR_ERR(clk);
Aaro Koskinen8ad93752012-11-21 21:48:51 +0200630 }
631 } else {
632 clk = NULL;
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300633 }
634
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200635 dss.parent_clk = clk;
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300636
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000637 return 0;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000638}
639
640static void dss_put_clocks(void)
641{
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200642 if (dss.parent_clk)
643 clk_put(dss.parent_clk);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000644}
645
Tomi Valkeinen852f0832012-02-17 17:58:04 +0200646static int dss_runtime_get(void)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000647{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300648 int r;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000649
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300650 DSSDBG("dss_runtime_get\n");
651
652 r = pm_runtime_get_sync(&dss.pdev->dev);
653 WARN_ON(r < 0);
654 return r < 0 ? r : 0;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000655}
656
Tomi Valkeinen852f0832012-02-17 17:58:04 +0200657static void dss_runtime_put(void)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000658{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300659 int r;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000660
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300661 DSSDBG("dss_runtime_put\n");
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000662
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200663 r = pm_runtime_put_sync(&dss.pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300664 WARN_ON(r < 0 && r != -ENOSYS && r != -EBUSY);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000665}
666
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000667/* DEBUGFS */
Chandrabhanu Mahapatra1b3bcb32012-09-29 11:25:42 +0530668#if defined(CONFIG_OMAP2_DSS_DEBUGFS)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000669void dss_debug_dump_clocks(struct seq_file *s)
670{
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000671 dss_dump_clocks(s);
672 dispc_dump_clocks(s);
673#ifdef CONFIG_OMAP2_DSS_DSI
674 dsi_dump_clocks(s);
675#endif
676}
677#endif
678
Archit Taneja387ce9f2014-05-22 17:01:57 +0530679
Tomi Valkeinen234f9a22014-12-11 15:59:31 +0200680static const enum omap_display_type omap2plus_ports[] = {
Archit Taneja387ce9f2014-05-22 17:01:57 +0530681 OMAP_DISPLAY_TYPE_DPI,
682};
683
Tomi Valkeinen234f9a22014-12-11 15:59:31 +0200684static const enum omap_display_type omap34xx_ports[] = {
Archit Taneja387ce9f2014-05-22 17:01:57 +0530685 OMAP_DISPLAY_TYPE_DPI,
686 OMAP_DISPLAY_TYPE_SDI,
687};
688
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300689static const struct dss_features omap24xx_dss_feats __initconst = {
Tomi Valkeinen6e555e22013-11-01 11:26:43 +0200690 /*
691 * fck div max is really 16, but the divider range has gaps. The range
692 * from 1 to 6 has no gaps, so let's use that as a max.
693 */
694 .fck_div_max = 6,
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300695 .dss_fck_multiplier = 2,
Tomi Valkeinenada94432013-10-31 16:06:38 +0200696 .parent_clk_name = "core_ck",
Tomi Valkeinende09e452012-09-21 12:09:54 +0300697 .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530698 .ports = omap2plus_ports,
699 .num_ports = ARRAY_SIZE(omap2plus_ports),
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300700};
701
702static const struct dss_features omap34xx_dss_feats __initconst = {
703 .fck_div_max = 16,
704 .dss_fck_multiplier = 2,
Tomi Valkeinenada94432013-10-31 16:06:38 +0200705 .parent_clk_name = "dpll4_ck",
Tomi Valkeinende09e452012-09-21 12:09:54 +0300706 .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530707 .ports = omap34xx_ports,
708 .num_ports = ARRAY_SIZE(omap34xx_ports),
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300709};
710
711static const struct dss_features omap3630_dss_feats __initconst = {
712 .fck_div_max = 32,
713 .dss_fck_multiplier = 1,
Tomi Valkeinenada94432013-10-31 16:06:38 +0200714 .parent_clk_name = "dpll4_ck",
Tomi Valkeinende09e452012-09-21 12:09:54 +0300715 .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530716 .ports = omap2plus_ports,
717 .num_ports = ARRAY_SIZE(omap2plus_ports),
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300718};
719
720static const struct dss_features omap44xx_dss_feats __initconst = {
721 .fck_div_max = 32,
722 .dss_fck_multiplier = 1,
Tomi Valkeinenada94432013-10-31 16:06:38 +0200723 .parent_clk_name = "dpll_per_x2_ck",
Tomi Valkeinende09e452012-09-21 12:09:54 +0300724 .dpi_select_source = &dss_dpi_select_source_omap4,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530725 .ports = omap2plus_ports,
726 .num_ports = ARRAY_SIZE(omap2plus_ports),
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300727};
728
729static const struct dss_features omap54xx_dss_feats __initconst = {
730 .fck_div_max = 64,
731 .dss_fck_multiplier = 1,
Tomi Valkeinenada94432013-10-31 16:06:38 +0200732 .parent_clk_name = "dpll_per_x2_ck",
Tomi Valkeinende09e452012-09-21 12:09:54 +0300733 .dpi_select_source = &dss_dpi_select_source_omap5,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530734 .ports = omap2plus_ports,
735 .num_ports = ARRAY_SIZE(omap2plus_ports),
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300736};
737
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +0530738static const struct dss_features am43xx_dss_feats __initconst = {
739 .fck_div_max = 0,
740 .dss_fck_multiplier = 0,
741 .parent_clk_name = NULL,
742 .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530743 .ports = omap2plus_ports,
744 .num_ports = ARRAY_SIZE(omap2plus_ports),
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +0530745};
746
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300747static int __init dss_init_features(struct platform_device *pdev)
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530748{
749 const struct dss_features *src;
750 struct dss_features *dst;
751
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300752 dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530753 if (!dst) {
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300754 dev_err(&pdev->dev, "Failed to allocate local DSS Features\n");
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530755 return -ENOMEM;
756 }
757
Tomi Valkeinenb2c7d542012-10-18 13:46:29 +0300758 switch (omapdss_get_version()) {
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300759 case OMAPDSS_VER_OMAP24xx:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530760 src = &omap24xx_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300761 break;
762
763 case OMAPDSS_VER_OMAP34xx_ES1:
764 case OMAPDSS_VER_OMAP34xx_ES3:
765 case OMAPDSS_VER_AM35xx:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530766 src = &omap34xx_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300767 break;
768
769 case OMAPDSS_VER_OMAP3630:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530770 src = &omap3630_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300771 break;
772
773 case OMAPDSS_VER_OMAP4430_ES1:
774 case OMAPDSS_VER_OMAP4430_ES2:
775 case OMAPDSS_VER_OMAP4:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530776 src = &omap44xx_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300777 break;
778
779 case OMAPDSS_VER_OMAP5:
Archit Taneja23362832012-04-08 16:47:01 +0530780 src = &omap54xx_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300781 break;
782
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +0530783 case OMAPDSS_VER_AM43xx:
784 src = &am43xx_dss_feats;
785 break;
786
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300787 default:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530788 return -ENODEV;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300789 }
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530790
791 memcpy(dst, src, sizeof(*dst));
792 dss.feat = dst;
793
794 return 0;
795}
796
Tomi Valkeinen5f0bc7a2014-03-20 11:55:02 +0200797static int __init dss_init_ports(struct platform_device *pdev)
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200798{
799 struct device_node *parent = pdev->dev.of_node;
800 struct device_node *port;
801 int r;
802
803 if (parent == NULL)
804 return 0;
805
806 port = omapdss_of_get_next_port(parent, NULL);
Archit Taneja00592772014-05-08 14:45:12 +0530807 if (!port)
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200808 return 0;
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200809
Archit Taneja387ce9f2014-05-22 17:01:57 +0530810 if (dss.feat->num_ports == 0)
811 return 0;
812
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200813 do {
Archit Taneja387ce9f2014-05-22 17:01:57 +0530814 enum omap_display_type port_type;
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200815 u32 reg;
816
817 r = of_property_read_u32(port, "reg", &reg);
818 if (r)
819 reg = 0;
820
Archit Taneja387ce9f2014-05-22 17:01:57 +0530821 if (reg >= dss.feat->num_ports)
822 continue;
823
824 port_type = dss.feat->ports[reg];
825
826 switch (port_type) {
827 case OMAP_DISPLAY_TYPE_DPI:
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200828 dpi_init_port(pdev, port);
Archit Taneja387ce9f2014-05-22 17:01:57 +0530829 break;
830 case OMAP_DISPLAY_TYPE_SDI:
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200831 sdi_init_port(pdev, port);
Archit Taneja387ce9f2014-05-22 17:01:57 +0530832 break;
833 default:
834 break;
835 }
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200836 } while ((port = omapdss_of_get_next_port(parent, port)) != NULL);
837
838 return 0;
839}
840
Archit Taneja2ac6a1a2014-06-01 12:47:44 +0530841static void __exit dss_uninit_ports(struct platform_device *pdev)
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200842{
Archit Taneja80eb6752014-06-02 14:11:51 +0530843 struct device_node *parent = pdev->dev.of_node;
844 struct device_node *port;
845
846 if (parent == NULL)
847 return;
848
849 port = omapdss_of_get_next_port(parent, NULL);
850 if (!port)
851 return;
852
Archit Taneja387ce9f2014-05-22 17:01:57 +0530853 if (dss.feat->num_ports == 0)
854 return;
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200855
Archit Taneja387ce9f2014-05-22 17:01:57 +0530856 do {
857 enum omap_display_type port_type;
858 u32 reg;
859 int r;
860
861 r = of_property_read_u32(port, "reg", &reg);
862 if (r)
863 reg = 0;
864
865 if (reg >= dss.feat->num_ports)
866 continue;
867
868 port_type = dss.feat->ports[reg];
869
870 switch (port_type) {
871 case OMAP_DISPLAY_TYPE_DPI:
872 dpi_uninit_port(port);
873 break;
874 case OMAP_DISPLAY_TYPE_SDI:
875 sdi_uninit_port(port);
876 break;
877 default:
878 break;
879 }
880 } while ((port = omapdss_of_get_next_port(parent, port)) != NULL);
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200881}
882
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000883/* DSS HW IP initialisation */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200884static int __init omap_dsshw_probe(struct platform_device *pdev)
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000885{
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300886 struct resource *dss_mem;
887 u32 rev;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000888 int r;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000889
890 dss.pdev = pdev;
891
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300892 r = dss_init_features(dss.pdev);
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530893 if (r)
894 return r;
895
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300896 dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0);
897 if (!dss_mem) {
898 DSSERR("can't get IORESOURCE_MEM DSS\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200899 return -EINVAL;
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300900 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200901
Julia Lawall6e2a14d2012-01-24 14:00:45 +0100902 dss.base = devm_ioremap(&pdev->dev, dss_mem->start,
903 resource_size(dss_mem));
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300904 if (!dss.base) {
905 DSSERR("can't ioremap DSS\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200906 return -ENOMEM;
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300907 }
908
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000909 r = dss_get_clocks();
910 if (r)
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200911 return r;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000912
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300913 r = dss_setup_default_clock();
914 if (r)
915 goto err_setup_clocks;
916
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300917 pm_runtime_enable(&pdev->dev);
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300918
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300919 r = dss_runtime_get();
920 if (r)
921 goto err_runtime_get;
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300922
Tomi Valkeinen5aaee692012-12-12 10:37:03 +0200923 dss.dss_clk_rate = clk_get_rate(dss.dss_clk);
924
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300925 /* Select DPLL */
926 REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);
927
Tomi Valkeinena5b83992012-10-22 16:58:36 +0300928 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
929
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300930#ifdef CONFIG_OMAP2_DSS_VENC
931 REG_FLD_MOD(DSS_CONTROL, 1, 4, 4); /* venc dac demen */
932 REG_FLD_MOD(DSS_CONTROL, 1, 3, 3); /* venc clock 4x enable */
933 REG_FLD_MOD(DSS_CONTROL, 0, 2, 2); /* venc clock mode = normal */
934#endif
935 dss.dsi_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
936 dss.dsi_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
937 dss.dispc_clk_source = OMAP_DSS_CLK_SRC_FCK;
938 dss.lcd_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
939 dss.lcd_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000940
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200941 dss_init_ports(pdev);
942
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300943 rev = dss_read_reg(DSS_REVISION);
944 printk(KERN_INFO "OMAP DSS rev %d.%d\n",
945 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
946
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300947 dss_runtime_put();
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300948
Tomi Valkeinene40402c2012-03-02 18:01:07 +0200949 dss_debugfs_create_file("dss", dss_dump_regs);
950
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000951 return 0;
Tomi Valkeinena57dd4f2012-02-20 16:57:37 +0200952
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300953err_runtime_get:
954 pm_runtime_disable(&pdev->dev);
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300955err_setup_clocks:
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000956 dss_put_clocks();
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000957 return r;
958}
959
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200960static int __exit omap_dsshw_remove(struct platform_device *pdev)
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000961{
Archit Taneja2ac6a1a2014-06-01 12:47:44 +0530962 dss_uninit_ports(pdev);
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200963
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300964 pm_runtime_disable(&pdev->dev);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000965
966 dss_put_clocks();
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300967
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000968 return 0;
969}
970
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300971static int dss_runtime_suspend(struct device *dev)
972{
973 dss_save_context();
Tomi Valkeinena8081d32012-03-08 12:52:38 +0200974 dss_set_min_bus_tput(dev, 0);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300975 return 0;
976}
977
978static int dss_runtime_resume(struct device *dev)
979{
Tomi Valkeinena8081d32012-03-08 12:52:38 +0200980 int r;
981 /*
982 * Set an arbitrarily high tput request to ensure OPP100.
983 * What we should really do is to make a request to stay in OPP100,
984 * without any tput requirements, but that is not currently possible
985 * via the PM layer.
986 */
987
988 r = dss_set_min_bus_tput(dev, 1000000000);
989 if (r)
990 return r;
991
Tomi Valkeinen39020712011-05-26 14:54:05 +0300992 dss_restore_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300993 return 0;
994}
995
996static const struct dev_pm_ops dss_pm_ops = {
997 .runtime_suspend = dss_runtime_suspend,
998 .runtime_resume = dss_runtime_resume,
999};
1000
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001001static const struct of_device_id dss_of_match[] = {
1002 { .compatible = "ti,omap2-dss", },
1003 { .compatible = "ti,omap3-dss", },
1004 { .compatible = "ti,omap4-dss", },
Tomi Valkeinen2e7e6b62014-04-16 13:16:43 +03001005 { .compatible = "ti,omap5-dss", },
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001006 {},
1007};
1008
1009MODULE_DEVICE_TABLE(of, dss_of_match);
1010
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001011static struct platform_driver omap_dsshw_driver = {
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02001012 .remove = __exit_p(omap_dsshw_remove),
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001013 .driver = {
1014 .name = "omapdss_dss",
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001015 .pm = &dss_pm_ops,
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001016 .of_match_table = dss_of_match,
Tomi Valkeinen422ccbd2014-10-16 09:54:25 +03001017 .suppress_bind_attrs = true,
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001018 },
1019};
1020
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02001021int __init dss_init_platform_driver(void)
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001022{
Tomi Valkeinen11436e12012-03-07 12:53:18 +02001023 return platform_driver_probe(&omap_dsshw_driver, omap_dsshw_probe);
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001024}
1025
1026void dss_uninit_platform_driver(void)
1027{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02001028 platform_driver_unregister(&omap_dsshw_driver);
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001029}