Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 1 | /* |
| 2 | * linux/drivers/video/omap2/dss/dss.c |
| 3 | * |
| 4 | * Copyright (C) 2009 Nokia Corporation |
| 5 | * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com> |
| 6 | * |
| 7 | * Some code and ideas taken from drivers/video/omap/ driver |
| 8 | * by Imre Deak. |
| 9 | * |
| 10 | * This program is free software; you can redistribute it and/or modify it |
| 11 | * under the terms of the GNU General Public License version 2 as published by |
| 12 | * the Free Software Foundation. |
| 13 | * |
| 14 | * This program is distributed in the hope that it will be useful, but WITHOUT |
| 15 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 16 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 17 | * more details. |
| 18 | * |
| 19 | * You should have received a copy of the GNU General Public License along with |
| 20 | * this program. If not, see <http://www.gnu.org/licenses/>. |
| 21 | */ |
| 22 | |
| 23 | #define DSS_SUBSYS_NAME "DSS" |
| 24 | |
| 25 | #include <linux/kernel.h> |
Tomi Valkeinen | 2ecef24 | 2013-12-16 15:13:24 +0200 | [diff] [blame] | 26 | #include <linux/module.h> |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 27 | #include <linux/io.h> |
Paul Gortmaker | a8a3593 | 2011-07-10 13:20:26 -0400 | [diff] [blame] | 28 | #include <linux/export.h> |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 29 | #include <linux/err.h> |
| 30 | #include <linux/delay.h> |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 31 | #include <linux/seq_file.h> |
| 32 | #include <linux/clk.h> |
Tomi Valkeinen | 24e6289 | 2011-05-23 11:51:18 +0300 | [diff] [blame] | 33 | #include <linux/platform_device.h> |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 34 | #include <linux/pm_runtime.h> |
Chandrabhanu Mahapatra | 185bae1 | 2012-07-11 18:36:18 +0530 | [diff] [blame] | 35 | #include <linux/gfp.h> |
Tomi Valkeinen | 33366d0 | 2012-09-28 13:54:35 +0300 | [diff] [blame] | 36 | #include <linux/sizes.h> |
Tomi Valkeinen | 2ecef24 | 2013-12-16 15:13:24 +0200 | [diff] [blame] | 37 | #include <linux/of.h> |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 38 | |
Tomi Valkeinen | a0b38cc | 2011-05-11 14:05:07 +0300 | [diff] [blame] | 39 | #include <video/omapdss.h> |
Tony Lindgren | 2c799ce | 2012-02-24 10:34:35 -0800 | [diff] [blame] | 40 | |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 41 | #include "dss.h" |
Tomi Valkeinen | 6ec549e | 2011-02-24 14:18:50 +0200 | [diff] [blame] | 42 | #include "dss_features.h" |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 43 | |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 44 | #define DSS_SZ_REGS SZ_512 |
| 45 | |
| 46 | struct dss_reg { |
| 47 | u16 idx; |
| 48 | }; |
| 49 | |
| 50 | #define DSS_REG(idx) ((const struct dss_reg) { idx }) |
| 51 | |
| 52 | #define DSS_REVISION DSS_REG(0x0000) |
| 53 | #define DSS_SYSCONFIG DSS_REG(0x0010) |
| 54 | #define DSS_SYSSTATUS DSS_REG(0x0014) |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 55 | #define DSS_CONTROL DSS_REG(0x0040) |
| 56 | #define DSS_SDI_CONTROL DSS_REG(0x0044) |
| 57 | #define DSS_PLL_CONTROL DSS_REG(0x0048) |
| 58 | #define DSS_SDI_STATUS DSS_REG(0x005C) |
| 59 | |
| 60 | #define REG_GET(idx, start, end) \ |
| 61 | FLD_GET(dss_read_reg(idx), start, end) |
| 62 | |
| 63 | #define REG_FLD_MOD(idx, val, start, end) \ |
| 64 | dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end)) |
| 65 | |
Tomi Valkeinen | 852f083 | 2012-02-17 17:58:04 +0200 | [diff] [blame] | 66 | static int dss_runtime_get(void); |
| 67 | static void dss_runtime_put(void); |
| 68 | |
Chandrabhanu Mahapatra | 185bae1 | 2012-07-11 18:36:18 +0530 | [diff] [blame] | 69 | struct dss_features { |
| 70 | u8 fck_div_max; |
| 71 | u8 dss_fck_multiplier; |
Tomi Valkeinen | 64ad846 | 2013-11-01 11:38:04 +0200 | [diff] [blame] | 72 | const char *parent_clk_name; |
Tomi Valkeinen | 234f9a2 | 2014-12-11 15:59:31 +0200 | [diff] [blame^] | 73 | const enum omap_display_type *ports; |
Archit Taneja | 387ce9f | 2014-05-22 17:01:57 +0530 | [diff] [blame] | 74 | int num_ports; |
Archit Taneja | 064c2a4 | 2014-04-23 18:00:18 +0530 | [diff] [blame] | 75 | int (*dpi_select_source)(int port, enum omap_channel channel); |
Chandrabhanu Mahapatra | 185bae1 | 2012-07-11 18:36:18 +0530 | [diff] [blame] | 76 | }; |
| 77 | |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 78 | static struct { |
Senthilvadivu Guruswamy | 96c401b | 2011-01-24 06:21:57 +0000 | [diff] [blame] | 79 | struct platform_device *pdev; |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 80 | void __iomem *base; |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 81 | |
Tomi Valkeinen | 64ad846 | 2013-11-01 11:38:04 +0200 | [diff] [blame] | 82 | struct clk *parent_clk; |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 83 | struct clk *dss_clk; |
Tomi Valkeinen | 5aaee69 | 2012-12-12 10:37:03 +0200 | [diff] [blame] | 84 | unsigned long dss_clk_rate; |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 85 | |
| 86 | unsigned long cache_req_pck; |
| 87 | unsigned long cache_prate; |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 88 | struct dispc_clock_info cache_dispc_cinfo; |
| 89 | |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 90 | enum omap_dss_clk_source dsi_clk_source[MAX_NUM_DSI]; |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 91 | enum omap_dss_clk_source dispc_clk_source; |
| 92 | enum omap_dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS]; |
Tomi Valkeinen | 2f18c4d | 2010-01-08 18:00:36 +0200 | [diff] [blame] | 93 | |
Tomi Valkeinen | 69f0605 | 2011-06-01 15:56:39 +0300 | [diff] [blame] | 94 | bool ctx_valid; |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 95 | u32 ctx[DSS_SZ_REGS / sizeof(u32)]; |
Chandrabhanu Mahapatra | 185bae1 | 2012-07-11 18:36:18 +0530 | [diff] [blame] | 96 | |
| 97 | const struct dss_features *feat; |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 98 | } dss; |
| 99 | |
Taneja, Archit | 235e7db | 2011-03-14 23:28:21 -0500 | [diff] [blame] | 100 | static const char * const dss_generic_clk_source_names[] = { |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 101 | [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC] = "DSI_PLL_HSDIV_DISPC", |
| 102 | [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI] = "DSI_PLL_HSDIV_DSI", |
| 103 | [OMAP_DSS_CLK_SRC_FCK] = "DSS_FCK", |
Tomi Valkeinen | 901e5fe | 2011-11-30 17:34:52 +0200 | [diff] [blame] | 104 | [OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC] = "DSI_PLL2_HSDIV_DISPC", |
| 105 | [OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI] = "DSI_PLL2_HSDIV_DSI", |
Archit Taneja | 067a57e | 2011-03-02 11:57:25 +0530 | [diff] [blame] | 106 | }; |
| 107 | |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 108 | static inline void dss_write_reg(const struct dss_reg idx, u32 val) |
| 109 | { |
| 110 | __raw_writel(val, dss.base + idx.idx); |
| 111 | } |
| 112 | |
| 113 | static inline u32 dss_read_reg(const struct dss_reg idx) |
| 114 | { |
| 115 | return __raw_readl(dss.base + idx.idx); |
| 116 | } |
| 117 | |
| 118 | #define SR(reg) \ |
| 119 | dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg) |
| 120 | #define RR(reg) \ |
| 121 | dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)]) |
| 122 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 123 | static void dss_save_context(void) |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 124 | { |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 125 | DSSDBG("dss_save_context\n"); |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 126 | |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 127 | SR(CONTROL); |
| 128 | |
Tomi Valkeinen | 6ec549e | 2011-02-24 14:18:50 +0200 | [diff] [blame] | 129 | if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) & |
| 130 | OMAP_DISPLAY_TYPE_SDI) { |
| 131 | SR(SDI_CONTROL); |
| 132 | SR(PLL_CONTROL); |
| 133 | } |
Tomi Valkeinen | 69f0605 | 2011-06-01 15:56:39 +0300 | [diff] [blame] | 134 | |
| 135 | dss.ctx_valid = true; |
| 136 | |
| 137 | DSSDBG("context saved\n"); |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 138 | } |
| 139 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 140 | static void dss_restore_context(void) |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 141 | { |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 142 | DSSDBG("dss_restore_context\n"); |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 143 | |
Tomi Valkeinen | 69f0605 | 2011-06-01 15:56:39 +0300 | [diff] [blame] | 144 | if (!dss.ctx_valid) |
| 145 | return; |
| 146 | |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 147 | RR(CONTROL); |
| 148 | |
Tomi Valkeinen | 6ec549e | 2011-02-24 14:18:50 +0200 | [diff] [blame] | 149 | if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) & |
| 150 | OMAP_DISPLAY_TYPE_SDI) { |
| 151 | RR(SDI_CONTROL); |
| 152 | RR(PLL_CONTROL); |
| 153 | } |
Tomi Valkeinen | 69f0605 | 2011-06-01 15:56:39 +0300 | [diff] [blame] | 154 | |
| 155 | DSSDBG("context restored\n"); |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 156 | } |
| 157 | |
| 158 | #undef SR |
| 159 | #undef RR |
| 160 | |
Archit Taneja | 889b4fd | 2012-07-20 17:18:49 +0530 | [diff] [blame] | 161 | void dss_sdi_init(int datapairs) |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 162 | { |
| 163 | u32 l; |
| 164 | |
| 165 | BUG_ON(datapairs > 3 || datapairs < 1); |
| 166 | |
| 167 | l = dss_read_reg(DSS_SDI_CONTROL); |
| 168 | l = FLD_MOD(l, 0xf, 19, 15); /* SDI_PDIV */ |
| 169 | l = FLD_MOD(l, datapairs-1, 3, 2); /* SDI_PRSEL */ |
| 170 | l = FLD_MOD(l, 2, 1, 0); /* SDI_BWSEL */ |
| 171 | dss_write_reg(DSS_SDI_CONTROL, l); |
| 172 | |
| 173 | l = dss_read_reg(DSS_PLL_CONTROL); |
| 174 | l = FLD_MOD(l, 0x7, 25, 22); /* SDI_PLL_FREQSEL */ |
| 175 | l = FLD_MOD(l, 0xb, 16, 11); /* SDI_PLL_REGN */ |
| 176 | l = FLD_MOD(l, 0xb4, 10, 1); /* SDI_PLL_REGM */ |
| 177 | dss_write_reg(DSS_PLL_CONTROL, l); |
| 178 | } |
| 179 | |
| 180 | int dss_sdi_enable(void) |
| 181 | { |
| 182 | unsigned long timeout; |
| 183 | |
| 184 | dispc_pck_free_enable(1); |
| 185 | |
| 186 | /* Reset SDI PLL */ |
| 187 | REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */ |
| 188 | udelay(1); /* wait 2x PCLK */ |
| 189 | |
| 190 | /* Lock SDI PLL */ |
| 191 | REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */ |
| 192 | |
| 193 | /* Waiting for PLL lock request to complete */ |
| 194 | timeout = jiffies + msecs_to_jiffies(500); |
| 195 | while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) { |
| 196 | if (time_after_eq(jiffies, timeout)) { |
| 197 | DSSERR("PLL lock request timed out\n"); |
| 198 | goto err1; |
| 199 | } |
| 200 | } |
| 201 | |
| 202 | /* Clearing PLL_GO bit */ |
| 203 | REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28); |
| 204 | |
| 205 | /* Waiting for PLL to lock */ |
| 206 | timeout = jiffies + msecs_to_jiffies(500); |
| 207 | while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) { |
| 208 | if (time_after_eq(jiffies, timeout)) { |
| 209 | DSSERR("PLL lock timed out\n"); |
| 210 | goto err1; |
| 211 | } |
| 212 | } |
| 213 | |
| 214 | dispc_lcd_enable_signal(1); |
| 215 | |
| 216 | /* Waiting for SDI reset to complete */ |
| 217 | timeout = jiffies + msecs_to_jiffies(500); |
| 218 | while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) { |
| 219 | if (time_after_eq(jiffies, timeout)) { |
| 220 | DSSERR("SDI reset timed out\n"); |
| 221 | goto err2; |
| 222 | } |
| 223 | } |
| 224 | |
| 225 | return 0; |
| 226 | |
| 227 | err2: |
| 228 | dispc_lcd_enable_signal(0); |
| 229 | err1: |
| 230 | /* Reset SDI PLL */ |
| 231 | REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */ |
| 232 | |
| 233 | dispc_pck_free_enable(0); |
| 234 | |
| 235 | return -ETIMEDOUT; |
| 236 | } |
| 237 | |
| 238 | void dss_sdi_disable(void) |
| 239 | { |
| 240 | dispc_lcd_enable_signal(0); |
| 241 | |
| 242 | dispc_pck_free_enable(0); |
| 243 | |
| 244 | /* Reset SDI PLL */ |
| 245 | REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */ |
| 246 | } |
| 247 | |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 248 | const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src) |
Archit Taneja | 067a57e | 2011-03-02 11:57:25 +0530 | [diff] [blame] | 249 | { |
Taneja, Archit | 235e7db | 2011-03-14 23:28:21 -0500 | [diff] [blame] | 250 | return dss_generic_clk_source_names[clk_src]; |
Archit Taneja | 067a57e | 2011-03-02 11:57:25 +0530 | [diff] [blame] | 251 | } |
| 252 | |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 253 | void dss_dump_clocks(struct seq_file *s) |
| 254 | { |
Tomi Valkeinen | 0acf659 | 2011-03-14 07:28:57 -0500 | [diff] [blame] | 255 | const char *fclk_name, *fclk_real_name; |
| 256 | unsigned long fclk_rate; |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 257 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 258 | if (dss_runtime_get()) |
| 259 | return; |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 260 | |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 261 | seq_printf(s, "- DSS -\n"); |
| 262 | |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 263 | fclk_name = dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_FCK); |
| 264 | fclk_real_name = dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_FCK); |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 265 | fclk_rate = clk_get_rate(dss.dss_clk); |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 266 | |
Tomi Valkeinen | 9c15d76 | 2013-11-01 11:36:10 +0200 | [diff] [blame] | 267 | seq_printf(s, "%s (%s) = %lu\n", |
| 268 | fclk_name, fclk_real_name, |
| 269 | fclk_rate); |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 270 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 271 | dss_runtime_put(); |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 272 | } |
| 273 | |
Tomi Valkeinen | e40402c | 2012-03-02 18:01:07 +0200 | [diff] [blame] | 274 | static void dss_dump_regs(struct seq_file *s) |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 275 | { |
| 276 | #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r)) |
| 277 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 278 | if (dss_runtime_get()) |
| 279 | return; |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 280 | |
| 281 | DUMPREG(DSS_REVISION); |
| 282 | DUMPREG(DSS_SYSCONFIG); |
| 283 | DUMPREG(DSS_SYSSTATUS); |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 284 | DUMPREG(DSS_CONTROL); |
Tomi Valkeinen | 6ec549e | 2011-02-24 14:18:50 +0200 | [diff] [blame] | 285 | |
| 286 | if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) & |
| 287 | OMAP_DISPLAY_TYPE_SDI) { |
| 288 | DUMPREG(DSS_SDI_CONTROL); |
| 289 | DUMPREG(DSS_PLL_CONTROL); |
| 290 | DUMPREG(DSS_SDI_STATUS); |
| 291 | } |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 292 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 293 | dss_runtime_put(); |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 294 | #undef DUMPREG |
| 295 | } |
| 296 | |
Tomi Valkeinen | a5b8399 | 2012-10-22 16:58:36 +0300 | [diff] [blame] | 297 | static void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src) |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 298 | { |
Tomi Valkeinen | 2f18c4d | 2010-01-08 18:00:36 +0200 | [diff] [blame] | 299 | int b; |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 300 | u8 start, end; |
Tomi Valkeinen | 2f18c4d | 2010-01-08 18:00:36 +0200 | [diff] [blame] | 301 | |
Taneja, Archit | 66534e8 | 2011-03-08 05:50:34 -0600 | [diff] [blame] | 302 | switch (clk_src) { |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 303 | case OMAP_DSS_CLK_SRC_FCK: |
Taneja, Archit | 66534e8 | 2011-03-08 05:50:34 -0600 | [diff] [blame] | 304 | b = 0; |
| 305 | break; |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 306 | case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC: |
Taneja, Archit | 66534e8 | 2011-03-08 05:50:34 -0600 | [diff] [blame] | 307 | b = 1; |
Taneja, Archit | 66534e8 | 2011-03-08 05:50:34 -0600 | [diff] [blame] | 308 | break; |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 309 | case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC: |
| 310 | b = 2; |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 311 | break; |
Taneja, Archit | 66534e8 | 2011-03-08 05:50:34 -0600 | [diff] [blame] | 312 | default: |
| 313 | BUG(); |
Tomi Valkeinen | c6eee96 | 2012-05-18 11:47:02 +0300 | [diff] [blame] | 314 | return; |
Taneja, Archit | 66534e8 | 2011-03-08 05:50:34 -0600 | [diff] [blame] | 315 | } |
Tomi Valkeinen | e406f90 | 2010-06-09 15:28:12 +0300 | [diff] [blame] | 316 | |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 317 | dss_feat_get_reg_field(FEAT_REG_DISPC_CLK_SWITCH, &start, &end); |
| 318 | |
| 319 | REG_FLD_MOD(DSS_CONTROL, b, start, end); /* DISPC_CLK_SWITCH */ |
Tomi Valkeinen | 2f18c4d | 2010-01-08 18:00:36 +0200 | [diff] [blame] | 320 | |
| 321 | dss.dispc_clk_source = clk_src; |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 322 | } |
| 323 | |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 324 | void dss_select_dsi_clk_source(int dsi_module, |
| 325 | enum omap_dss_clk_source clk_src) |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 326 | { |
Archit Taneja | a2e5d82 | 2012-05-07 16:51:35 +0530 | [diff] [blame] | 327 | int b, pos; |
Tomi Valkeinen | 2f18c4d | 2010-01-08 18:00:36 +0200 | [diff] [blame] | 328 | |
Taneja, Archit | 66534e8 | 2011-03-08 05:50:34 -0600 | [diff] [blame] | 329 | switch (clk_src) { |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 330 | case OMAP_DSS_CLK_SRC_FCK: |
Taneja, Archit | 66534e8 | 2011-03-08 05:50:34 -0600 | [diff] [blame] | 331 | b = 0; |
| 332 | break; |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 333 | case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI: |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 334 | BUG_ON(dsi_module != 0); |
Taneja, Archit | 66534e8 | 2011-03-08 05:50:34 -0600 | [diff] [blame] | 335 | b = 1; |
Taneja, Archit | 66534e8 | 2011-03-08 05:50:34 -0600 | [diff] [blame] | 336 | break; |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 337 | case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI: |
| 338 | BUG_ON(dsi_module != 1); |
| 339 | b = 1; |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 340 | break; |
Taneja, Archit | 66534e8 | 2011-03-08 05:50:34 -0600 | [diff] [blame] | 341 | default: |
| 342 | BUG(); |
Tomi Valkeinen | c6eee96 | 2012-05-18 11:47:02 +0300 | [diff] [blame] | 343 | return; |
Taneja, Archit | 66534e8 | 2011-03-08 05:50:34 -0600 | [diff] [blame] | 344 | } |
Tomi Valkeinen | e406f90 | 2010-06-09 15:28:12 +0300 | [diff] [blame] | 345 | |
Archit Taneja | a2e5d82 | 2012-05-07 16:51:35 +0530 | [diff] [blame] | 346 | pos = dsi_module == 0 ? 1 : 10; |
| 347 | REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* DSIx_CLK_SWITCH */ |
Tomi Valkeinen | 2f18c4d | 2010-01-08 18:00:36 +0200 | [diff] [blame] | 348 | |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 349 | dss.dsi_clk_source[dsi_module] = clk_src; |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 350 | } |
| 351 | |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 352 | void dss_select_lcd_clk_source(enum omap_channel channel, |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 353 | enum omap_dss_clk_source clk_src) |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 354 | { |
| 355 | int b, ix, pos; |
| 356 | |
Tomi Valkeinen | a5b8399 | 2012-10-22 16:58:36 +0300 | [diff] [blame] | 357 | if (!dss_has_feature(FEAT_LCD_CLK_SRC)) { |
| 358 | dss_select_dispc_clk_source(clk_src); |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 359 | return; |
Tomi Valkeinen | a5b8399 | 2012-10-22 16:58:36 +0300 | [diff] [blame] | 360 | } |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 361 | |
| 362 | switch (clk_src) { |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 363 | case OMAP_DSS_CLK_SRC_FCK: |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 364 | b = 0; |
| 365 | break; |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 366 | case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC: |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 367 | BUG_ON(channel != OMAP_DSS_CHANNEL_LCD); |
| 368 | b = 1; |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 369 | break; |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 370 | case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC: |
Chandrabhanu Mahapatra | e86d456 | 2012-06-29 10:43:13 +0530 | [diff] [blame] | 371 | BUG_ON(channel != OMAP_DSS_CHANNEL_LCD2 && |
| 372 | channel != OMAP_DSS_CHANNEL_LCD3); |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 373 | b = 1; |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 374 | break; |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 375 | default: |
| 376 | BUG(); |
Tomi Valkeinen | c6eee96 | 2012-05-18 11:47:02 +0300 | [diff] [blame] | 377 | return; |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 378 | } |
| 379 | |
Chandrabhanu Mahapatra | e86d456 | 2012-06-29 10:43:13 +0530 | [diff] [blame] | 380 | pos = channel == OMAP_DSS_CHANNEL_LCD ? 0 : |
| 381 | (channel == OMAP_DSS_CHANNEL_LCD2 ? 12 : 19); |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 382 | REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* LCDx_CLK_SWITCH */ |
| 383 | |
Chandrabhanu Mahapatra | e86d456 | 2012-06-29 10:43:13 +0530 | [diff] [blame] | 384 | ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 : |
| 385 | (channel == OMAP_DSS_CHANNEL_LCD2 ? 1 : 2); |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 386 | dss.lcd_clk_source[ix] = clk_src; |
| 387 | } |
| 388 | |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 389 | enum omap_dss_clk_source dss_get_dispc_clk_source(void) |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 390 | { |
Tomi Valkeinen | 2f18c4d | 2010-01-08 18:00:36 +0200 | [diff] [blame] | 391 | return dss.dispc_clk_source; |
| 392 | } |
| 393 | |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 394 | enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module) |
Tomi Valkeinen | 2f18c4d | 2010-01-08 18:00:36 +0200 | [diff] [blame] | 395 | { |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 396 | return dss.dsi_clk_source[dsi_module]; |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 397 | } |
| 398 | |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 399 | enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel) |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 400 | { |
Archit Taneja | 89976f2 | 2011-03-31 13:23:35 +0530 | [diff] [blame] | 401 | if (dss_has_feature(FEAT_LCD_CLK_SRC)) { |
Chandrabhanu Mahapatra | e86d456 | 2012-06-29 10:43:13 +0530 | [diff] [blame] | 402 | int ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 : |
| 403 | (channel == OMAP_DSS_CHANNEL_LCD2 ? 1 : 2); |
Archit Taneja | 89976f2 | 2011-03-31 13:23:35 +0530 | [diff] [blame] | 404 | return dss.lcd_clk_source[ix]; |
| 405 | } else { |
| 406 | /* LCD_CLK source is the same as DISPC_FCLK source for |
| 407 | * OMAP2 and OMAP3 */ |
| 408 | return dss.dispc_clk_source; |
| 409 | } |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 410 | } |
| 411 | |
Tomi Valkeinen | 688af02 | 2013-10-31 16:41:57 +0200 | [diff] [blame] | 412 | bool dss_div_calc(unsigned long pck, unsigned long fck_min, |
| 413 | dss_div_calc_func func, void *data) |
Tomi Valkeinen | 4341782 | 2013-03-05 16:34:05 +0200 | [diff] [blame] | 414 | { |
| 415 | int fckd, fckd_start, fckd_stop; |
| 416 | unsigned long fck; |
| 417 | unsigned long fck_hw_max; |
| 418 | unsigned long fckd_hw_max; |
| 419 | unsigned long prate; |
Tomi Valkeinen | 648a55e | 2013-04-10 14:47:38 +0300 | [diff] [blame] | 420 | unsigned m; |
Tomi Valkeinen | 4341782 | 2013-03-05 16:34:05 +0200 | [diff] [blame] | 421 | |
Tomi Valkeinen | fc1fe6e | 2013-10-31 16:42:13 +0200 | [diff] [blame] | 422 | fck_hw_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK); |
| 423 | |
Tomi Valkeinen | 64ad846 | 2013-11-01 11:38:04 +0200 | [diff] [blame] | 424 | if (dss.parent_clk == NULL) { |
Tomi Valkeinen | fc1fe6e | 2013-10-31 16:42:13 +0200 | [diff] [blame] | 425 | unsigned pckd; |
| 426 | |
| 427 | pckd = fck_hw_max / pck; |
| 428 | |
| 429 | fck = pck * pckd; |
| 430 | |
| 431 | fck = clk_round_rate(dss.dss_clk, fck); |
| 432 | |
Tomi Valkeinen | d0f58bd | 2013-10-31 14:44:23 +0200 | [diff] [blame] | 433 | return func(fck, data); |
Tomi Valkeinen | 4341782 | 2013-03-05 16:34:05 +0200 | [diff] [blame] | 434 | } |
| 435 | |
Tomi Valkeinen | 4341782 | 2013-03-05 16:34:05 +0200 | [diff] [blame] | 436 | fckd_hw_max = dss.feat->fck_div_max; |
| 437 | |
Tomi Valkeinen | 648a55e | 2013-04-10 14:47:38 +0300 | [diff] [blame] | 438 | m = dss.feat->dss_fck_multiplier; |
Tomi Valkeinen | ada9443 | 2013-10-31 16:06:38 +0200 | [diff] [blame] | 439 | prate = clk_get_rate(dss.parent_clk); |
Tomi Valkeinen | 4341782 | 2013-03-05 16:34:05 +0200 | [diff] [blame] | 440 | |
| 441 | fck_min = fck_min ? fck_min : 1; |
| 442 | |
Tomi Valkeinen | 648a55e | 2013-04-10 14:47:38 +0300 | [diff] [blame] | 443 | fckd_start = min(prate * m / fck_min, fckd_hw_max); |
| 444 | fckd_stop = max(DIV_ROUND_UP(prate * m, fck_hw_max), 1ul); |
Tomi Valkeinen | 4341782 | 2013-03-05 16:34:05 +0200 | [diff] [blame] | 445 | |
| 446 | for (fckd = fckd_start; fckd >= fckd_stop; --fckd) { |
Tomi Valkeinen | d0e224f | 2014-02-13 11:36:22 +0200 | [diff] [blame] | 447 | fck = DIV_ROUND_UP(prate, fckd) * m; |
Tomi Valkeinen | 4341782 | 2013-03-05 16:34:05 +0200 | [diff] [blame] | 448 | |
Tomi Valkeinen | d0f58bd | 2013-10-31 14:44:23 +0200 | [diff] [blame] | 449 | if (func(fck, data)) |
Tomi Valkeinen | 4341782 | 2013-03-05 16:34:05 +0200 | [diff] [blame] | 450 | return true; |
| 451 | } |
| 452 | |
| 453 | return false; |
| 454 | } |
| 455 | |
Tomi Valkeinen | d0f58bd | 2013-10-31 14:44:23 +0200 | [diff] [blame] | 456 | int dss_set_fck_rate(unsigned long rate) |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 457 | { |
Tomi Valkeinen | ada9443 | 2013-10-31 16:06:38 +0200 | [diff] [blame] | 458 | int r; |
| 459 | |
Tomi Valkeinen | d0f58bd | 2013-10-31 14:44:23 +0200 | [diff] [blame] | 460 | DSSDBG("set fck to %lu\n", rate); |
| 461 | |
Tomi Valkeinen | ada9443 | 2013-10-31 16:06:38 +0200 | [diff] [blame] | 462 | r = clk_set_rate(dss.dss_clk, rate); |
| 463 | if (r) |
| 464 | return r; |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 465 | |
Tomi Valkeinen | 5aaee69 | 2012-12-12 10:37:03 +0200 | [diff] [blame] | 466 | dss.dss_clk_rate = clk_get_rate(dss.dss_clk); |
| 467 | |
Tomi Valkeinen | d0f58bd | 2013-10-31 14:44:23 +0200 | [diff] [blame] | 468 | WARN_ONCE(dss.dss_clk_rate != rate, |
Tomi Valkeinen | 648a55e | 2013-04-10 14:47:38 +0300 | [diff] [blame] | 469 | "clk rate mismatch: %lu != %lu", dss.dss_clk_rate, |
Tomi Valkeinen | d0f58bd | 2013-10-31 14:44:23 +0200 | [diff] [blame] | 470 | rate); |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 471 | |
| 472 | return 0; |
| 473 | } |
| 474 | |
Tomi Valkeinen | 5aaee69 | 2012-12-12 10:37:03 +0200 | [diff] [blame] | 475 | unsigned long dss_get_dispc_clk_rate(void) |
| 476 | { |
| 477 | return dss.dss_clk_rate; |
| 478 | } |
| 479 | |
Tomi Valkeinen | 13a1a2b | 2012-10-22 16:35:41 +0300 | [diff] [blame] | 480 | static int dss_setup_default_clock(void) |
| 481 | { |
| 482 | unsigned long max_dss_fck, prate; |
Tomi Valkeinen | d0f58bd | 2013-10-31 14:44:23 +0200 | [diff] [blame] | 483 | unsigned long fck; |
Tomi Valkeinen | 13a1a2b | 2012-10-22 16:35:41 +0300 | [diff] [blame] | 484 | unsigned fck_div; |
Tomi Valkeinen | 13a1a2b | 2012-10-22 16:35:41 +0300 | [diff] [blame] | 485 | int r; |
| 486 | |
Tomi Valkeinen | 13a1a2b | 2012-10-22 16:35:41 +0300 | [diff] [blame] | 487 | max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK); |
| 488 | |
Tomi Valkeinen | fc1fe6e | 2013-10-31 16:42:13 +0200 | [diff] [blame] | 489 | if (dss.parent_clk == NULL) { |
| 490 | fck = clk_round_rate(dss.dss_clk, max_dss_fck); |
| 491 | } else { |
| 492 | prate = clk_get_rate(dss.parent_clk); |
Tomi Valkeinen | 13a1a2b | 2012-10-22 16:35:41 +0300 | [diff] [blame] | 493 | |
Tomi Valkeinen | fc1fe6e | 2013-10-31 16:42:13 +0200 | [diff] [blame] | 494 | fck_div = DIV_ROUND_UP(prate * dss.feat->dss_fck_multiplier, |
| 495 | max_dss_fck); |
Tomi Valkeinen | d0e224f | 2014-02-13 11:36:22 +0200 | [diff] [blame] | 496 | fck = DIV_ROUND_UP(prate, fck_div) * dss.feat->dss_fck_multiplier; |
Tomi Valkeinen | fc1fe6e | 2013-10-31 16:42:13 +0200 | [diff] [blame] | 497 | } |
Tomi Valkeinen | 13a1a2b | 2012-10-22 16:35:41 +0300 | [diff] [blame] | 498 | |
Tomi Valkeinen | d0f58bd | 2013-10-31 14:44:23 +0200 | [diff] [blame] | 499 | r = dss_set_fck_rate(fck); |
Tomi Valkeinen | 13a1a2b | 2012-10-22 16:35:41 +0300 | [diff] [blame] | 500 | if (r) |
| 501 | return r; |
| 502 | |
| 503 | return 0; |
| 504 | } |
| 505 | |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 506 | void dss_set_venc_output(enum omap_dss_venc_type type) |
| 507 | { |
| 508 | int l = 0; |
| 509 | |
| 510 | if (type == OMAP_DSS_VENC_TYPE_COMPOSITE) |
| 511 | l = 0; |
| 512 | else if (type == OMAP_DSS_VENC_TYPE_SVIDEO) |
| 513 | l = 1; |
| 514 | else |
| 515 | BUG(); |
| 516 | |
| 517 | /* venc out selection. 0 = comp, 1 = svideo */ |
| 518 | REG_FLD_MOD(DSS_CONTROL, l, 6, 6); |
| 519 | } |
| 520 | |
| 521 | void dss_set_dac_pwrdn_bgz(bool enable) |
| 522 | { |
| 523 | REG_FLD_MOD(DSS_CONTROL, enable, 5, 5); /* DAC Power-Down Control */ |
| 524 | } |
| 525 | |
Ricardo Neri | 8aa2eed | 2012-08-01 07:56:40 -0500 | [diff] [blame] | 526 | void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select src) |
Mythri P K | 7ed024a | 2011-03-09 16:31:38 +0530 | [diff] [blame] | 527 | { |
Ricardo Neri | 8aa2eed | 2012-08-01 07:56:40 -0500 | [diff] [blame] | 528 | enum omap_display_type dp; |
| 529 | dp = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT); |
| 530 | |
| 531 | /* Complain about invalid selections */ |
| 532 | WARN_ON((src == DSS_VENC_TV_CLK) && !(dp & OMAP_DISPLAY_TYPE_VENC)); |
| 533 | WARN_ON((src == DSS_HDMI_M_PCLK) && !(dp & OMAP_DISPLAY_TYPE_HDMI)); |
| 534 | |
| 535 | /* Select only if we have options */ |
| 536 | if ((dp & OMAP_DISPLAY_TYPE_VENC) && (dp & OMAP_DISPLAY_TYPE_HDMI)) |
| 537 | REG_FLD_MOD(DSS_CONTROL, src, 15, 15); /* VENC_HDMI_SWITCH */ |
Mythri P K | 7ed024a | 2011-03-09 16:31:38 +0530 | [diff] [blame] | 538 | } |
| 539 | |
Tomi Valkeinen | 4a61e26 | 2011-08-31 14:33:31 +0300 | [diff] [blame] | 540 | enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void) |
| 541 | { |
| 542 | enum omap_display_type displays; |
| 543 | |
| 544 | displays = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT); |
| 545 | if ((displays & OMAP_DISPLAY_TYPE_HDMI) == 0) |
| 546 | return DSS_VENC_TV_CLK; |
| 547 | |
Ricardo Neri | 8aa2eed | 2012-08-01 07:56:40 -0500 | [diff] [blame] | 548 | if ((displays & OMAP_DISPLAY_TYPE_VENC) == 0) |
| 549 | return DSS_HDMI_M_PCLK; |
| 550 | |
Tomi Valkeinen | 4a61e26 | 2011-08-31 14:33:31 +0300 | [diff] [blame] | 551 | return REG_GET(DSS_CONTROL, 15, 15); |
| 552 | } |
| 553 | |
Archit Taneja | 064c2a4 | 2014-04-23 18:00:18 +0530 | [diff] [blame] | 554 | static int dss_dpi_select_source_omap2_omap3(int port, enum omap_channel channel) |
Tomi Valkeinen | de09e45 | 2012-09-21 12:09:54 +0300 | [diff] [blame] | 555 | { |
| 556 | if (channel != OMAP_DSS_CHANNEL_LCD) |
| 557 | return -EINVAL; |
| 558 | |
| 559 | return 0; |
| 560 | } |
| 561 | |
Archit Taneja | 064c2a4 | 2014-04-23 18:00:18 +0530 | [diff] [blame] | 562 | static int dss_dpi_select_source_omap4(int port, enum omap_channel channel) |
Tomi Valkeinen | de09e45 | 2012-09-21 12:09:54 +0300 | [diff] [blame] | 563 | { |
| 564 | int val; |
| 565 | |
| 566 | switch (channel) { |
| 567 | case OMAP_DSS_CHANNEL_LCD2: |
| 568 | val = 0; |
| 569 | break; |
| 570 | case OMAP_DSS_CHANNEL_DIGIT: |
| 571 | val = 1; |
| 572 | break; |
| 573 | default: |
| 574 | return -EINVAL; |
| 575 | } |
| 576 | |
| 577 | REG_FLD_MOD(DSS_CONTROL, val, 17, 17); |
| 578 | |
| 579 | return 0; |
| 580 | } |
| 581 | |
Archit Taneja | 064c2a4 | 2014-04-23 18:00:18 +0530 | [diff] [blame] | 582 | static int dss_dpi_select_source_omap5(int port, enum omap_channel channel) |
Tomi Valkeinen | de09e45 | 2012-09-21 12:09:54 +0300 | [diff] [blame] | 583 | { |
| 584 | int val; |
| 585 | |
| 586 | switch (channel) { |
| 587 | case OMAP_DSS_CHANNEL_LCD: |
| 588 | val = 1; |
| 589 | break; |
| 590 | case OMAP_DSS_CHANNEL_LCD2: |
| 591 | val = 2; |
| 592 | break; |
| 593 | case OMAP_DSS_CHANNEL_LCD3: |
| 594 | val = 3; |
| 595 | break; |
| 596 | case OMAP_DSS_CHANNEL_DIGIT: |
| 597 | val = 0; |
| 598 | break; |
| 599 | default: |
| 600 | return -EINVAL; |
| 601 | } |
| 602 | |
| 603 | REG_FLD_MOD(DSS_CONTROL, val, 17, 16); |
| 604 | |
| 605 | return 0; |
| 606 | } |
| 607 | |
Archit Taneja | 064c2a4 | 2014-04-23 18:00:18 +0530 | [diff] [blame] | 608 | int dss_dpi_select_source(int port, enum omap_channel channel) |
Tomi Valkeinen | de09e45 | 2012-09-21 12:09:54 +0300 | [diff] [blame] | 609 | { |
Archit Taneja | 064c2a4 | 2014-04-23 18:00:18 +0530 | [diff] [blame] | 610 | return dss.feat->dpi_select_source(port, channel); |
Tomi Valkeinen | de09e45 | 2012-09-21 12:09:54 +0300 | [diff] [blame] | 611 | } |
| 612 | |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 613 | static int dss_get_clocks(void) |
| 614 | { |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 615 | struct clk *clk; |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 616 | |
Archit Taneja | b2c9c8e | 2013-04-08 11:55:00 +0300 | [diff] [blame] | 617 | clk = devm_clk_get(&dss.pdev->dev, "fck"); |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 618 | if (IS_ERR(clk)) { |
| 619 | DSSERR("can't get clock fck\n"); |
Archit Taneja | b2c9c8e | 2013-04-08 11:55:00 +0300 | [diff] [blame] | 620 | return PTR_ERR(clk); |
Semwal, Sumit | a1a0dcc | 2011-03-01 02:42:14 -0600 | [diff] [blame] | 621 | } |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 622 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 623 | dss.dss_clk = clk; |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 624 | |
Tomi Valkeinen | 64ad846 | 2013-11-01 11:38:04 +0200 | [diff] [blame] | 625 | if (dss.feat->parent_clk_name) { |
| 626 | clk = clk_get(NULL, dss.feat->parent_clk_name); |
Aaro Koskinen | 8ad9375 | 2012-11-21 21:48:51 +0200 | [diff] [blame] | 627 | if (IS_ERR(clk)) { |
Tomi Valkeinen | 64ad846 | 2013-11-01 11:38:04 +0200 | [diff] [blame] | 628 | DSSERR("Failed to get %s\n", dss.feat->parent_clk_name); |
Archit Taneja | b2c9c8e | 2013-04-08 11:55:00 +0300 | [diff] [blame] | 629 | return PTR_ERR(clk); |
Aaro Koskinen | 8ad9375 | 2012-11-21 21:48:51 +0200 | [diff] [blame] | 630 | } |
| 631 | } else { |
| 632 | clk = NULL; |
Tomi Valkeinen | 94c042c | 2011-05-16 13:43:04 +0300 | [diff] [blame] | 633 | } |
| 634 | |
Tomi Valkeinen | 64ad846 | 2013-11-01 11:38:04 +0200 | [diff] [blame] | 635 | dss.parent_clk = clk; |
Tomi Valkeinen | 94c042c | 2011-05-16 13:43:04 +0300 | [diff] [blame] | 636 | |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 637 | return 0; |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 638 | } |
| 639 | |
| 640 | static void dss_put_clocks(void) |
| 641 | { |
Tomi Valkeinen | 64ad846 | 2013-11-01 11:38:04 +0200 | [diff] [blame] | 642 | if (dss.parent_clk) |
| 643 | clk_put(dss.parent_clk); |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 644 | } |
| 645 | |
Tomi Valkeinen | 852f083 | 2012-02-17 17:58:04 +0200 | [diff] [blame] | 646 | static int dss_runtime_get(void) |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 647 | { |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 648 | int r; |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 649 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 650 | DSSDBG("dss_runtime_get\n"); |
| 651 | |
| 652 | r = pm_runtime_get_sync(&dss.pdev->dev); |
| 653 | WARN_ON(r < 0); |
| 654 | return r < 0 ? r : 0; |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 655 | } |
| 656 | |
Tomi Valkeinen | 852f083 | 2012-02-17 17:58:04 +0200 | [diff] [blame] | 657 | static void dss_runtime_put(void) |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 658 | { |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 659 | int r; |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 660 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 661 | DSSDBG("dss_runtime_put\n"); |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 662 | |
Tomi Valkeinen | 0eaf9f5 | 2012-01-23 13:23:08 +0200 | [diff] [blame] | 663 | r = pm_runtime_put_sync(&dss.pdev->dev); |
Tomi Valkeinen | 5be3aeb | 2012-06-27 16:37:18 +0300 | [diff] [blame] | 664 | WARN_ON(r < 0 && r != -ENOSYS && r != -EBUSY); |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 665 | } |
| 666 | |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 667 | /* DEBUGFS */ |
Chandrabhanu Mahapatra | 1b3bcb3 | 2012-09-29 11:25:42 +0530 | [diff] [blame] | 668 | #if defined(CONFIG_OMAP2_DSS_DEBUGFS) |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 669 | void dss_debug_dump_clocks(struct seq_file *s) |
| 670 | { |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 671 | dss_dump_clocks(s); |
| 672 | dispc_dump_clocks(s); |
| 673 | #ifdef CONFIG_OMAP2_DSS_DSI |
| 674 | dsi_dump_clocks(s); |
| 675 | #endif |
| 676 | } |
| 677 | #endif |
| 678 | |
Archit Taneja | 387ce9f | 2014-05-22 17:01:57 +0530 | [diff] [blame] | 679 | |
Tomi Valkeinen | 234f9a2 | 2014-12-11 15:59:31 +0200 | [diff] [blame^] | 680 | static const enum omap_display_type omap2plus_ports[] = { |
Archit Taneja | 387ce9f | 2014-05-22 17:01:57 +0530 | [diff] [blame] | 681 | OMAP_DISPLAY_TYPE_DPI, |
| 682 | }; |
| 683 | |
Tomi Valkeinen | 234f9a2 | 2014-12-11 15:59:31 +0200 | [diff] [blame^] | 684 | static const enum omap_display_type omap34xx_ports[] = { |
Archit Taneja | 387ce9f | 2014-05-22 17:01:57 +0530 | [diff] [blame] | 685 | OMAP_DISPLAY_TYPE_DPI, |
| 686 | OMAP_DISPLAY_TYPE_SDI, |
| 687 | }; |
| 688 | |
Tomi Valkeinen | 84273a9 | 2012-09-21 12:03:31 +0300 | [diff] [blame] | 689 | static const struct dss_features omap24xx_dss_feats __initconst = { |
Tomi Valkeinen | 6e555e2 | 2013-11-01 11:26:43 +0200 | [diff] [blame] | 690 | /* |
| 691 | * fck div max is really 16, but the divider range has gaps. The range |
| 692 | * from 1 to 6 has no gaps, so let's use that as a max. |
| 693 | */ |
| 694 | .fck_div_max = 6, |
Tomi Valkeinen | 84273a9 | 2012-09-21 12:03:31 +0300 | [diff] [blame] | 695 | .dss_fck_multiplier = 2, |
Tomi Valkeinen | ada9443 | 2013-10-31 16:06:38 +0200 | [diff] [blame] | 696 | .parent_clk_name = "core_ck", |
Tomi Valkeinen | de09e45 | 2012-09-21 12:09:54 +0300 | [diff] [blame] | 697 | .dpi_select_source = &dss_dpi_select_source_omap2_omap3, |
Archit Taneja | 387ce9f | 2014-05-22 17:01:57 +0530 | [diff] [blame] | 698 | .ports = omap2plus_ports, |
| 699 | .num_ports = ARRAY_SIZE(omap2plus_ports), |
Tomi Valkeinen | 84273a9 | 2012-09-21 12:03:31 +0300 | [diff] [blame] | 700 | }; |
| 701 | |
| 702 | static const struct dss_features omap34xx_dss_feats __initconst = { |
| 703 | .fck_div_max = 16, |
| 704 | .dss_fck_multiplier = 2, |
Tomi Valkeinen | ada9443 | 2013-10-31 16:06:38 +0200 | [diff] [blame] | 705 | .parent_clk_name = "dpll4_ck", |
Tomi Valkeinen | de09e45 | 2012-09-21 12:09:54 +0300 | [diff] [blame] | 706 | .dpi_select_source = &dss_dpi_select_source_omap2_omap3, |
Archit Taneja | 387ce9f | 2014-05-22 17:01:57 +0530 | [diff] [blame] | 707 | .ports = omap34xx_ports, |
| 708 | .num_ports = ARRAY_SIZE(omap34xx_ports), |
Tomi Valkeinen | 84273a9 | 2012-09-21 12:03:31 +0300 | [diff] [blame] | 709 | }; |
| 710 | |
| 711 | static const struct dss_features omap3630_dss_feats __initconst = { |
| 712 | .fck_div_max = 32, |
| 713 | .dss_fck_multiplier = 1, |
Tomi Valkeinen | ada9443 | 2013-10-31 16:06:38 +0200 | [diff] [blame] | 714 | .parent_clk_name = "dpll4_ck", |
Tomi Valkeinen | de09e45 | 2012-09-21 12:09:54 +0300 | [diff] [blame] | 715 | .dpi_select_source = &dss_dpi_select_source_omap2_omap3, |
Archit Taneja | 387ce9f | 2014-05-22 17:01:57 +0530 | [diff] [blame] | 716 | .ports = omap2plus_ports, |
| 717 | .num_ports = ARRAY_SIZE(omap2plus_ports), |
Tomi Valkeinen | 84273a9 | 2012-09-21 12:03:31 +0300 | [diff] [blame] | 718 | }; |
| 719 | |
| 720 | static const struct dss_features omap44xx_dss_feats __initconst = { |
| 721 | .fck_div_max = 32, |
| 722 | .dss_fck_multiplier = 1, |
Tomi Valkeinen | ada9443 | 2013-10-31 16:06:38 +0200 | [diff] [blame] | 723 | .parent_clk_name = "dpll_per_x2_ck", |
Tomi Valkeinen | de09e45 | 2012-09-21 12:09:54 +0300 | [diff] [blame] | 724 | .dpi_select_source = &dss_dpi_select_source_omap4, |
Archit Taneja | 387ce9f | 2014-05-22 17:01:57 +0530 | [diff] [blame] | 725 | .ports = omap2plus_ports, |
| 726 | .num_ports = ARRAY_SIZE(omap2plus_ports), |
Tomi Valkeinen | 84273a9 | 2012-09-21 12:03:31 +0300 | [diff] [blame] | 727 | }; |
| 728 | |
| 729 | static const struct dss_features omap54xx_dss_feats __initconst = { |
| 730 | .fck_div_max = 64, |
| 731 | .dss_fck_multiplier = 1, |
Tomi Valkeinen | ada9443 | 2013-10-31 16:06:38 +0200 | [diff] [blame] | 732 | .parent_clk_name = "dpll_per_x2_ck", |
Tomi Valkeinen | de09e45 | 2012-09-21 12:09:54 +0300 | [diff] [blame] | 733 | .dpi_select_source = &dss_dpi_select_source_omap5, |
Archit Taneja | 387ce9f | 2014-05-22 17:01:57 +0530 | [diff] [blame] | 734 | .ports = omap2plus_ports, |
| 735 | .num_ports = ARRAY_SIZE(omap2plus_ports), |
Tomi Valkeinen | 84273a9 | 2012-09-21 12:03:31 +0300 | [diff] [blame] | 736 | }; |
| 737 | |
Sathya Prakash M R | d6279d4 | 2014-03-24 16:31:51 +0530 | [diff] [blame] | 738 | static const struct dss_features am43xx_dss_feats __initconst = { |
| 739 | .fck_div_max = 0, |
| 740 | .dss_fck_multiplier = 0, |
| 741 | .parent_clk_name = NULL, |
| 742 | .dpi_select_source = &dss_dpi_select_source_omap2_omap3, |
Archit Taneja | 387ce9f | 2014-05-22 17:01:57 +0530 | [diff] [blame] | 743 | .ports = omap2plus_ports, |
| 744 | .num_ports = ARRAY_SIZE(omap2plus_ports), |
Sathya Prakash M R | d6279d4 | 2014-03-24 16:31:51 +0530 | [diff] [blame] | 745 | }; |
| 746 | |
Tomi Valkeinen | bd81ed0 | 2012-09-28 12:56:00 +0300 | [diff] [blame] | 747 | static int __init dss_init_features(struct platform_device *pdev) |
Chandrabhanu Mahapatra | 185bae1 | 2012-07-11 18:36:18 +0530 | [diff] [blame] | 748 | { |
| 749 | const struct dss_features *src; |
| 750 | struct dss_features *dst; |
| 751 | |
Tomi Valkeinen | bd81ed0 | 2012-09-28 12:56:00 +0300 | [diff] [blame] | 752 | dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL); |
Chandrabhanu Mahapatra | 185bae1 | 2012-07-11 18:36:18 +0530 | [diff] [blame] | 753 | if (!dst) { |
Tomi Valkeinen | bd81ed0 | 2012-09-28 12:56:00 +0300 | [diff] [blame] | 754 | dev_err(&pdev->dev, "Failed to allocate local DSS Features\n"); |
Chandrabhanu Mahapatra | 185bae1 | 2012-07-11 18:36:18 +0530 | [diff] [blame] | 755 | return -ENOMEM; |
| 756 | } |
| 757 | |
Tomi Valkeinen | b2c7d54 | 2012-10-18 13:46:29 +0300 | [diff] [blame] | 758 | switch (omapdss_get_version()) { |
Tomi Valkeinen | bd81ed0 | 2012-09-28 12:56:00 +0300 | [diff] [blame] | 759 | case OMAPDSS_VER_OMAP24xx: |
Chandrabhanu Mahapatra | 185bae1 | 2012-07-11 18:36:18 +0530 | [diff] [blame] | 760 | src = &omap24xx_dss_feats; |
Tomi Valkeinen | bd81ed0 | 2012-09-28 12:56:00 +0300 | [diff] [blame] | 761 | break; |
| 762 | |
| 763 | case OMAPDSS_VER_OMAP34xx_ES1: |
| 764 | case OMAPDSS_VER_OMAP34xx_ES3: |
| 765 | case OMAPDSS_VER_AM35xx: |
Chandrabhanu Mahapatra | 185bae1 | 2012-07-11 18:36:18 +0530 | [diff] [blame] | 766 | src = &omap34xx_dss_feats; |
Tomi Valkeinen | bd81ed0 | 2012-09-28 12:56:00 +0300 | [diff] [blame] | 767 | break; |
| 768 | |
| 769 | case OMAPDSS_VER_OMAP3630: |
Chandrabhanu Mahapatra | 185bae1 | 2012-07-11 18:36:18 +0530 | [diff] [blame] | 770 | src = &omap3630_dss_feats; |
Tomi Valkeinen | bd81ed0 | 2012-09-28 12:56:00 +0300 | [diff] [blame] | 771 | break; |
| 772 | |
| 773 | case OMAPDSS_VER_OMAP4430_ES1: |
| 774 | case OMAPDSS_VER_OMAP4430_ES2: |
| 775 | case OMAPDSS_VER_OMAP4: |
Chandrabhanu Mahapatra | 185bae1 | 2012-07-11 18:36:18 +0530 | [diff] [blame] | 776 | src = &omap44xx_dss_feats; |
Tomi Valkeinen | bd81ed0 | 2012-09-28 12:56:00 +0300 | [diff] [blame] | 777 | break; |
| 778 | |
| 779 | case OMAPDSS_VER_OMAP5: |
Archit Taneja | 2336283 | 2012-04-08 16:47:01 +0530 | [diff] [blame] | 780 | src = &omap54xx_dss_feats; |
Tomi Valkeinen | bd81ed0 | 2012-09-28 12:56:00 +0300 | [diff] [blame] | 781 | break; |
| 782 | |
Sathya Prakash M R | d6279d4 | 2014-03-24 16:31:51 +0530 | [diff] [blame] | 783 | case OMAPDSS_VER_AM43xx: |
| 784 | src = &am43xx_dss_feats; |
| 785 | break; |
| 786 | |
Tomi Valkeinen | bd81ed0 | 2012-09-28 12:56:00 +0300 | [diff] [blame] | 787 | default: |
Chandrabhanu Mahapatra | 185bae1 | 2012-07-11 18:36:18 +0530 | [diff] [blame] | 788 | return -ENODEV; |
Tomi Valkeinen | bd81ed0 | 2012-09-28 12:56:00 +0300 | [diff] [blame] | 789 | } |
Chandrabhanu Mahapatra | 185bae1 | 2012-07-11 18:36:18 +0530 | [diff] [blame] | 790 | |
| 791 | memcpy(dst, src, sizeof(*dst)); |
| 792 | dss.feat = dst; |
| 793 | |
| 794 | return 0; |
| 795 | } |
| 796 | |
Tomi Valkeinen | 5f0bc7a | 2014-03-20 11:55:02 +0200 | [diff] [blame] | 797 | static int __init dss_init_ports(struct platform_device *pdev) |
Tomi Valkeinen | 2ecef24 | 2013-12-16 15:13:24 +0200 | [diff] [blame] | 798 | { |
| 799 | struct device_node *parent = pdev->dev.of_node; |
| 800 | struct device_node *port; |
| 801 | int r; |
| 802 | |
| 803 | if (parent == NULL) |
| 804 | return 0; |
| 805 | |
| 806 | port = omapdss_of_get_next_port(parent, NULL); |
Archit Taneja | 0059277 | 2014-05-08 14:45:12 +0530 | [diff] [blame] | 807 | if (!port) |
Tomi Valkeinen | 2ecef24 | 2013-12-16 15:13:24 +0200 | [diff] [blame] | 808 | return 0; |
Tomi Valkeinen | 2ecef24 | 2013-12-16 15:13:24 +0200 | [diff] [blame] | 809 | |
Archit Taneja | 387ce9f | 2014-05-22 17:01:57 +0530 | [diff] [blame] | 810 | if (dss.feat->num_ports == 0) |
| 811 | return 0; |
| 812 | |
Tomi Valkeinen | 2ecef24 | 2013-12-16 15:13:24 +0200 | [diff] [blame] | 813 | do { |
Archit Taneja | 387ce9f | 2014-05-22 17:01:57 +0530 | [diff] [blame] | 814 | enum omap_display_type port_type; |
Tomi Valkeinen | 2ecef24 | 2013-12-16 15:13:24 +0200 | [diff] [blame] | 815 | u32 reg; |
| 816 | |
| 817 | r = of_property_read_u32(port, "reg", ®); |
| 818 | if (r) |
| 819 | reg = 0; |
| 820 | |
Archit Taneja | 387ce9f | 2014-05-22 17:01:57 +0530 | [diff] [blame] | 821 | if (reg >= dss.feat->num_ports) |
| 822 | continue; |
| 823 | |
| 824 | port_type = dss.feat->ports[reg]; |
| 825 | |
| 826 | switch (port_type) { |
| 827 | case OMAP_DISPLAY_TYPE_DPI: |
Tomi Valkeinen | 2ecef24 | 2013-12-16 15:13:24 +0200 | [diff] [blame] | 828 | dpi_init_port(pdev, port); |
Archit Taneja | 387ce9f | 2014-05-22 17:01:57 +0530 | [diff] [blame] | 829 | break; |
| 830 | case OMAP_DISPLAY_TYPE_SDI: |
Tomi Valkeinen | 2ecef24 | 2013-12-16 15:13:24 +0200 | [diff] [blame] | 831 | sdi_init_port(pdev, port); |
Archit Taneja | 387ce9f | 2014-05-22 17:01:57 +0530 | [diff] [blame] | 832 | break; |
| 833 | default: |
| 834 | break; |
| 835 | } |
Tomi Valkeinen | 2ecef24 | 2013-12-16 15:13:24 +0200 | [diff] [blame] | 836 | } while ((port = omapdss_of_get_next_port(parent, port)) != NULL); |
| 837 | |
| 838 | return 0; |
| 839 | } |
| 840 | |
Archit Taneja | 2ac6a1a | 2014-06-01 12:47:44 +0530 | [diff] [blame] | 841 | static void __exit dss_uninit_ports(struct platform_device *pdev) |
Tomi Valkeinen | 2ecef24 | 2013-12-16 15:13:24 +0200 | [diff] [blame] | 842 | { |
Archit Taneja | 80eb675 | 2014-06-02 14:11:51 +0530 | [diff] [blame] | 843 | struct device_node *parent = pdev->dev.of_node; |
| 844 | struct device_node *port; |
| 845 | |
| 846 | if (parent == NULL) |
| 847 | return; |
| 848 | |
| 849 | port = omapdss_of_get_next_port(parent, NULL); |
| 850 | if (!port) |
| 851 | return; |
| 852 | |
Archit Taneja | 387ce9f | 2014-05-22 17:01:57 +0530 | [diff] [blame] | 853 | if (dss.feat->num_ports == 0) |
| 854 | return; |
Tomi Valkeinen | 2ecef24 | 2013-12-16 15:13:24 +0200 | [diff] [blame] | 855 | |
Archit Taneja | 387ce9f | 2014-05-22 17:01:57 +0530 | [diff] [blame] | 856 | do { |
| 857 | enum omap_display_type port_type; |
| 858 | u32 reg; |
| 859 | int r; |
| 860 | |
| 861 | r = of_property_read_u32(port, "reg", ®); |
| 862 | if (r) |
| 863 | reg = 0; |
| 864 | |
| 865 | if (reg >= dss.feat->num_ports) |
| 866 | continue; |
| 867 | |
| 868 | port_type = dss.feat->ports[reg]; |
| 869 | |
| 870 | switch (port_type) { |
| 871 | case OMAP_DISPLAY_TYPE_DPI: |
| 872 | dpi_uninit_port(port); |
| 873 | break; |
| 874 | case OMAP_DISPLAY_TYPE_SDI: |
| 875 | sdi_uninit_port(port); |
| 876 | break; |
| 877 | default: |
| 878 | break; |
| 879 | } |
| 880 | } while ((port = omapdss_of_get_next_port(parent, port)) != NULL); |
Tomi Valkeinen | 2ecef24 | 2013-12-16 15:13:24 +0200 | [diff] [blame] | 881 | } |
| 882 | |
Senthilvadivu Guruswamy | 96c401b | 2011-01-24 06:21:57 +0000 | [diff] [blame] | 883 | /* DSS HW IP initialisation */ |
Tomi Valkeinen | 6e7e8f0 | 2012-02-17 17:41:13 +0200 | [diff] [blame] | 884 | static int __init omap_dsshw_probe(struct platform_device *pdev) |
Senthilvadivu Guruswamy | 96c401b | 2011-01-24 06:21:57 +0000 | [diff] [blame] | 885 | { |
Tomi Valkeinen | b98482e | 2011-05-16 13:52:51 +0300 | [diff] [blame] | 886 | struct resource *dss_mem; |
| 887 | u32 rev; |
Senthilvadivu Guruswamy | 96c401b | 2011-01-24 06:21:57 +0000 | [diff] [blame] | 888 | int r; |
Senthilvadivu Guruswamy | 96c401b | 2011-01-24 06:21:57 +0000 | [diff] [blame] | 889 | |
| 890 | dss.pdev = pdev; |
| 891 | |
Tomi Valkeinen | bd81ed0 | 2012-09-28 12:56:00 +0300 | [diff] [blame] | 892 | r = dss_init_features(dss.pdev); |
Chandrabhanu Mahapatra | 185bae1 | 2012-07-11 18:36:18 +0530 | [diff] [blame] | 893 | if (r) |
| 894 | return r; |
| 895 | |
Tomi Valkeinen | b98482e | 2011-05-16 13:52:51 +0300 | [diff] [blame] | 896 | dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0); |
| 897 | if (!dss_mem) { |
| 898 | DSSERR("can't get IORESOURCE_MEM DSS\n"); |
Tomi Valkeinen | cd3b344 | 2012-01-25 13:31:04 +0200 | [diff] [blame] | 899 | return -EINVAL; |
Tomi Valkeinen | b98482e | 2011-05-16 13:52:51 +0300 | [diff] [blame] | 900 | } |
Tomi Valkeinen | cd3b344 | 2012-01-25 13:31:04 +0200 | [diff] [blame] | 901 | |
Julia Lawall | 6e2a14d | 2012-01-24 14:00:45 +0100 | [diff] [blame] | 902 | dss.base = devm_ioremap(&pdev->dev, dss_mem->start, |
| 903 | resource_size(dss_mem)); |
Tomi Valkeinen | b98482e | 2011-05-16 13:52:51 +0300 | [diff] [blame] | 904 | if (!dss.base) { |
| 905 | DSSERR("can't ioremap DSS\n"); |
Tomi Valkeinen | cd3b344 | 2012-01-25 13:31:04 +0200 | [diff] [blame] | 906 | return -ENOMEM; |
Tomi Valkeinen | b98482e | 2011-05-16 13:52:51 +0300 | [diff] [blame] | 907 | } |
| 908 | |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 909 | r = dss_get_clocks(); |
| 910 | if (r) |
Tomi Valkeinen | cd3b344 | 2012-01-25 13:31:04 +0200 | [diff] [blame] | 911 | return r; |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 912 | |
Tomi Valkeinen | 13a1a2b | 2012-10-22 16:35:41 +0300 | [diff] [blame] | 913 | r = dss_setup_default_clock(); |
| 914 | if (r) |
| 915 | goto err_setup_clocks; |
| 916 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 917 | pm_runtime_enable(&pdev->dev); |
Tomi Valkeinen | b98482e | 2011-05-16 13:52:51 +0300 | [diff] [blame] | 918 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 919 | r = dss_runtime_get(); |
| 920 | if (r) |
| 921 | goto err_runtime_get; |
Tomi Valkeinen | b98482e | 2011-05-16 13:52:51 +0300 | [diff] [blame] | 922 | |
Tomi Valkeinen | 5aaee69 | 2012-12-12 10:37:03 +0200 | [diff] [blame] | 923 | dss.dss_clk_rate = clk_get_rate(dss.dss_clk); |
| 924 | |
Tomi Valkeinen | b98482e | 2011-05-16 13:52:51 +0300 | [diff] [blame] | 925 | /* Select DPLL */ |
| 926 | REG_FLD_MOD(DSS_CONTROL, 0, 0, 0); |
| 927 | |
Tomi Valkeinen | a5b8399 | 2012-10-22 16:58:36 +0300 | [diff] [blame] | 928 | dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK); |
| 929 | |
Tomi Valkeinen | b98482e | 2011-05-16 13:52:51 +0300 | [diff] [blame] | 930 | #ifdef CONFIG_OMAP2_DSS_VENC |
| 931 | REG_FLD_MOD(DSS_CONTROL, 1, 4, 4); /* venc dac demen */ |
| 932 | REG_FLD_MOD(DSS_CONTROL, 1, 3, 3); /* venc clock 4x enable */ |
| 933 | REG_FLD_MOD(DSS_CONTROL, 0, 2, 2); /* venc clock mode = normal */ |
| 934 | #endif |
| 935 | dss.dsi_clk_source[0] = OMAP_DSS_CLK_SRC_FCK; |
| 936 | dss.dsi_clk_source[1] = OMAP_DSS_CLK_SRC_FCK; |
| 937 | dss.dispc_clk_source = OMAP_DSS_CLK_SRC_FCK; |
| 938 | dss.lcd_clk_source[0] = OMAP_DSS_CLK_SRC_FCK; |
| 939 | dss.lcd_clk_source[1] = OMAP_DSS_CLK_SRC_FCK; |
Senthilvadivu Guruswamy | 96c401b | 2011-01-24 06:21:57 +0000 | [diff] [blame] | 940 | |
Tomi Valkeinen | 2ecef24 | 2013-12-16 15:13:24 +0200 | [diff] [blame] | 941 | dss_init_ports(pdev); |
| 942 | |
Tomi Valkeinen | b98482e | 2011-05-16 13:52:51 +0300 | [diff] [blame] | 943 | rev = dss_read_reg(DSS_REVISION); |
| 944 | printk(KERN_INFO "OMAP DSS rev %d.%d\n", |
| 945 | FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0)); |
| 946 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 947 | dss_runtime_put(); |
Tomi Valkeinen | b98482e | 2011-05-16 13:52:51 +0300 | [diff] [blame] | 948 | |
Tomi Valkeinen | e40402c | 2012-03-02 18:01:07 +0200 | [diff] [blame] | 949 | dss_debugfs_create_file("dss", dss_dump_regs); |
| 950 | |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 951 | return 0; |
Tomi Valkeinen | a57dd4f | 2012-02-20 16:57:37 +0200 | [diff] [blame] | 952 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 953 | err_runtime_get: |
| 954 | pm_runtime_disable(&pdev->dev); |
Tomi Valkeinen | 13a1a2b | 2012-10-22 16:35:41 +0300 | [diff] [blame] | 955 | err_setup_clocks: |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 956 | dss_put_clocks(); |
Senthilvadivu Guruswamy | 96c401b | 2011-01-24 06:21:57 +0000 | [diff] [blame] | 957 | return r; |
| 958 | } |
| 959 | |
Tomi Valkeinen | 6e7e8f0 | 2012-02-17 17:41:13 +0200 | [diff] [blame] | 960 | static int __exit omap_dsshw_remove(struct platform_device *pdev) |
Senthilvadivu Guruswamy | 96c401b | 2011-01-24 06:21:57 +0000 | [diff] [blame] | 961 | { |
Archit Taneja | 2ac6a1a | 2014-06-01 12:47:44 +0530 | [diff] [blame] | 962 | dss_uninit_ports(pdev); |
Tomi Valkeinen | 2ecef24 | 2013-12-16 15:13:24 +0200 | [diff] [blame] | 963 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 964 | pm_runtime_disable(&pdev->dev); |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 965 | |
| 966 | dss_put_clocks(); |
Tomi Valkeinen | b98482e | 2011-05-16 13:52:51 +0300 | [diff] [blame] | 967 | |
Senthilvadivu Guruswamy | 96c401b | 2011-01-24 06:21:57 +0000 | [diff] [blame] | 968 | return 0; |
| 969 | } |
| 970 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 971 | static int dss_runtime_suspend(struct device *dev) |
| 972 | { |
| 973 | dss_save_context(); |
Tomi Valkeinen | a8081d3 | 2012-03-08 12:52:38 +0200 | [diff] [blame] | 974 | dss_set_min_bus_tput(dev, 0); |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 975 | return 0; |
| 976 | } |
| 977 | |
| 978 | static int dss_runtime_resume(struct device *dev) |
| 979 | { |
Tomi Valkeinen | a8081d3 | 2012-03-08 12:52:38 +0200 | [diff] [blame] | 980 | int r; |
| 981 | /* |
| 982 | * Set an arbitrarily high tput request to ensure OPP100. |
| 983 | * What we should really do is to make a request to stay in OPP100, |
| 984 | * without any tput requirements, but that is not currently possible |
| 985 | * via the PM layer. |
| 986 | */ |
| 987 | |
| 988 | r = dss_set_min_bus_tput(dev, 1000000000); |
| 989 | if (r) |
| 990 | return r; |
| 991 | |
Tomi Valkeinen | 3902071 | 2011-05-26 14:54:05 +0300 | [diff] [blame] | 992 | dss_restore_context(); |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 993 | return 0; |
| 994 | } |
| 995 | |
| 996 | static const struct dev_pm_ops dss_pm_ops = { |
| 997 | .runtime_suspend = dss_runtime_suspend, |
| 998 | .runtime_resume = dss_runtime_resume, |
| 999 | }; |
| 1000 | |
Tomi Valkeinen | 2ecef24 | 2013-12-16 15:13:24 +0200 | [diff] [blame] | 1001 | static const struct of_device_id dss_of_match[] = { |
| 1002 | { .compatible = "ti,omap2-dss", }, |
| 1003 | { .compatible = "ti,omap3-dss", }, |
| 1004 | { .compatible = "ti,omap4-dss", }, |
Tomi Valkeinen | 2e7e6b6 | 2014-04-16 13:16:43 +0300 | [diff] [blame] | 1005 | { .compatible = "ti,omap5-dss", }, |
Tomi Valkeinen | 2ecef24 | 2013-12-16 15:13:24 +0200 | [diff] [blame] | 1006 | {}, |
| 1007 | }; |
| 1008 | |
| 1009 | MODULE_DEVICE_TABLE(of, dss_of_match); |
| 1010 | |
Senthilvadivu Guruswamy | 96c401b | 2011-01-24 06:21:57 +0000 | [diff] [blame] | 1011 | static struct platform_driver omap_dsshw_driver = { |
Tomi Valkeinen | 6e7e8f0 | 2012-02-17 17:41:13 +0200 | [diff] [blame] | 1012 | .remove = __exit_p(omap_dsshw_remove), |
Senthilvadivu Guruswamy | 96c401b | 2011-01-24 06:21:57 +0000 | [diff] [blame] | 1013 | .driver = { |
| 1014 | .name = "omapdss_dss", |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 1015 | .pm = &dss_pm_ops, |
Tomi Valkeinen | 2ecef24 | 2013-12-16 15:13:24 +0200 | [diff] [blame] | 1016 | .of_match_table = dss_of_match, |
Tomi Valkeinen | 422ccbd | 2014-10-16 09:54:25 +0300 | [diff] [blame] | 1017 | .suppress_bind_attrs = true, |
Senthilvadivu Guruswamy | 96c401b | 2011-01-24 06:21:57 +0000 | [diff] [blame] | 1018 | }, |
| 1019 | }; |
| 1020 | |
Tomi Valkeinen | 6e7e8f0 | 2012-02-17 17:41:13 +0200 | [diff] [blame] | 1021 | int __init dss_init_platform_driver(void) |
Senthilvadivu Guruswamy | 96c401b | 2011-01-24 06:21:57 +0000 | [diff] [blame] | 1022 | { |
Tomi Valkeinen | 11436e1 | 2012-03-07 12:53:18 +0200 | [diff] [blame] | 1023 | return platform_driver_probe(&omap_dsshw_driver, omap_dsshw_probe); |
Senthilvadivu Guruswamy | 96c401b | 2011-01-24 06:21:57 +0000 | [diff] [blame] | 1024 | } |
| 1025 | |
| 1026 | void dss_uninit_platform_driver(void) |
| 1027 | { |
Tomi Valkeinen | 04c742c | 2012-02-23 15:32:37 +0200 | [diff] [blame] | 1028 | platform_driver_unregister(&omap_dsshw_driver); |
Senthilvadivu Guruswamy | 96c401b | 2011-01-24 06:21:57 +0000 | [diff] [blame] | 1029 | } |