blob: 4876459c08387ec4988a7317d2f108a97f8a7a7a [file] [log] [blame]
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001config ARM64
2 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05003 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00004 select ACPI_GENERIC_GSI if ACPI
Al Stone6933de02015-03-24 14:02:51 +00005 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01006 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
Kees Cook2b68f6c2015-04-14 15:48:00 -07007 select ARCH_HAS_ELF_RANDOMIZE
Riku Voipio957e3fa2014-12-12 16:57:44 -08008 select ARCH_HAS_GCOV_PROFILE_ALL
Laura Abbott308c09f2014-08-08 14:23:25 -07009 select ARCH_HAS_SG_CHAIN
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010010 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Sudeep Hollac63c8702014-05-09 10:33:01 +010011 select ARCH_USE_CMPXCHG_LOCKREF
Peter Zijlstra4badad32014-06-06 19:53:16 +020012 select ARCH_SUPPORTS_ATOMIC_RMW
Arnd Bergmann91701002013-02-21 11:42:57 +010013 select ARCH_WANT_OPTIONAL_GPIOLIB
Will Deacon6212a512012-11-07 14:16:28 +000014 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Catalin Marinasb6f35982013-01-29 18:25:41 +000015 select ARCH_WANT_FRAME_POINTERS
Catalin Marinas25c92a32012-12-18 15:26:13 +000016 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000017 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000018 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010019 select AUDIT_ARCH_COMPAT_GENERIC
Suravee Suthikulpanit853a33c2014-11-25 18:47:22 +000020 select ARM_GIC_V2M if PCI_MSI
Marc Zyngier021f6532014-06-30 16:01:31 +010021 select ARM_GIC_V3
Marc Zyngier19812722014-11-24 14:35:19 +000022 select ARM_GIC_V3_ITS if PCI_MSI
Mark Rutlandbff60792015-07-31 15:46:16 +010023 select ARM_PSCI_FW
Will Deaconadace892013-05-08 17:29:24 +010024 select BUILDTIME_EXTABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000025 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -070026 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000027 select CPU_PM if (SUSPEND || CPU_IDLE)
Will Deacon7bc13fd2013-11-06 19:32:13 +000028 select DCACHE_WORD_ACCESS
Catalin Marinasef375662015-07-07 17:15:39 +010029 select EDAC_SUPPORT
Yang Shi2f34f172015-11-09 10:09:55 -080030 select FRAME_POINTER
Laura Abbottd4932f92014-10-09 15:26:44 -070031 select GENERIC_ALLOCATOR
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010032 select GENERIC_CLOCKEVENTS
Will Deacon4b3dc962015-05-29 18:28:44 +010033 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000034 select GENERIC_CPU_AUTOPROBE
Mark Salterbf4b5582014-04-07 15:39:52 -070035 select GENERIC_EARLY_IOREMAP
Leo Yan2314ee42015-08-21 04:40:22 +010036 select GENERIC_IDLE_POLL_SETUP
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010037 select GENERIC_IRQ_PROBE
38 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +010039 select GENERIC_IRQ_SHOW_LEVEL
Arnd Bergmanncb61f672014-11-19 14:09:07 +010040 select GENERIC_PCI_IOMAP
Stephen Boyd65cd4f62013-07-18 16:21:18 -070041 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010042 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +000043 select GENERIC_STRNCPY_FROM_USER
44 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010045 select GENERIC_TIME_VSYSCALL
Marc Zyngiera1ddc742014-08-26 11:03:17 +010046 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010047 select HARDIRQS_SW_RESEND
Steve Capper5284e1b2014-10-24 13:22:20 +010048 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010049 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +010050 select HAVE_ARCH_BITREVERSE
Jiang Liu9732caf2014-01-07 22:17:13 +080051 select HAVE_ARCH_JUMP_LABEL
Andrey Ryabininf1b90322015-11-17 18:47:08 +030052 select HAVE_ARCH_KASAN if SPARSEMEM_VMEMMAP && !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
Vijaya Kumar K95292472014-01-28 11:20:22 +000053 select HAVE_ARCH_KGDB
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +000054 select HAVE_ARCH_SECCOMP_FILTER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010055 select HAVE_ARCH_TRACEHOOK
Zi Shen Lime54bcde2014-08-26 21:15:30 -070056 select HAVE_BPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010057 select HAVE_C_RECORDMCOUNT
Laura Abbottc0c264a2014-06-25 23:55:03 +010058 select HAVE_CC_STACKPROTECTOR
Steve Capper5284e1b2014-10-24 13:22:20 +010059 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +010060 select HAVE_CMPXCHG_LOCAL
Catalin Marinas9b2a60c2012-10-08 16:28:13 -070061 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -070062 select HAVE_DEBUG_KMEMLEAK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010063 select HAVE_DMA_API_DEBUG
64 select HAVE_DMA_ATTRS
Laura Abbott6ac21042013-12-12 19:28:33 +000065 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +010066 select HAVE_DYNAMIC_FTRACE
Will Deacon50afc332013-12-16 17:50:08 +000067 select HAVE_EFFICIENT_UNALIGNED_ACCESS
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010068 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +090069 select HAVE_FUNCTION_TRACER
70 select HAVE_FUNCTION_GRAPH_TRACER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010071 select HAVE_GENERIC_DMA_COHERENT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010072 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Will Deacon24da2082015-11-23 15:12:59 +000073 select HAVE_IRQ_TIME_ACCOUNTING
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010074 select HAVE_MEMBLOCK
Mark Rutland55834a72014-02-07 17:12:45 +000075 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010076 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +010077 select HAVE_PERF_REGS
78 select HAVE_PERF_USER_STACK_DUMP
Steve Capper5e5f6dc2014-10-09 15:29:23 -070079 select HAVE_RCU_TABLE_FREE
AKASHI Takahiro055b1212014-04-30 10:54:36 +010080 select HAVE_SYSCALL_TRACEPOINTS
Robin Murphy876945d2015-10-01 20:14:00 +010081 select IOMMU_DMA if IOMMU_SUPPORT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010082 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +020083 select IRQ_FORCED_THREADING
Catalin Marinasfea2aca2012-10-16 11:26:57 +010084 select MODULES_USE_ELF_RELA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010085 select NO_BOOTMEM
86 select OF
87 select OF_EARLY_FLATTREE
Marek Szyprowski9bf14b72014-02-28 14:42:55 +010088 select OF_RESERVED_MEM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010089 select PERF_USE_VMALLOC
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +000090 select POWER_RESET
91 select POWER_SUPPLY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010092 select RTC_LIB
93 select SPARSE_IRQ
Catalin Marinas7ac57a82012-10-08 16:28:16 -070094 select SYSCTL_EXCEPTION_TRACE
Larry Bassel6c81fe72014-05-30 12:34:15 -070095 select HAVE_CONTEXT_TRACKING
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010096 help
97 ARM 64-bit (AArch64) Linux support.
98
99config 64BIT
100 def_bool y
101
102config ARCH_PHYS_ADDR_T_64BIT
103 def_bool y
104
105config MMU
106 def_bool y
107
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700108config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100109 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100110
111config STACKTRACE_SUPPORT
112 def_bool y
113
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100114config ILLEGAL_POINTER_VALUE
115 hex
116 default 0xdead000000000000
117
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100118config LOCKDEP_SUPPORT
119 def_bool y
120
121config TRACE_IRQFLAGS_SUPPORT
122 def_bool y
123
Will Deaconc209f792014-03-14 17:47:05 +0000124config RWSEM_XCHGADD_ALGORITHM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100125 def_bool y
126
Dave P Martin9fb74102015-07-24 16:37:48 +0100127config GENERIC_BUG
128 def_bool y
129 depends on BUG
130
131config GENERIC_BUG_RELATIVE_POINTERS
132 def_bool y
133 depends on GENERIC_BUG
134
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100135config GENERIC_HWEIGHT
136 def_bool y
137
138config GENERIC_CSUM
139 def_bool y
140
141config GENERIC_CALIBRATE_DELAY
142 def_bool y
143
Catalin Marinas19e76402014-02-27 12:09:22 +0000144config ZONE_DMA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100145 def_bool y
146
Steve Capper29e56942014-10-09 15:29:25 -0700147config HAVE_GENERIC_RCU_GUP
148 def_bool y
149
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100150config ARCH_DMA_ADDR_T_64BIT
151 def_bool y
152
153config NEED_DMA_MAP_STATE
154 def_bool y
155
156config NEED_SG_DMA_LENGTH
157 def_bool y
158
Will Deacon4b3dc962015-05-29 18:28:44 +0100159config SMP
160 def_bool y
161
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100162config SWIOTLB
163 def_bool y
164
165config IOMMU_HELPER
166 def_bool SWIOTLB
167
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100168config KERNEL_MODE_NEON
169 def_bool y
170
Rob Herring92cc15f2014-04-18 17:19:59 -0500171config FIX_EARLYCON_MEM
172 def_bool y
173
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700174config PGTABLE_LEVELS
175 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100176 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700177 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
178 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
179 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100180 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
181 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700182
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100183source "init/Kconfig"
184
185source "kernel/Kconfig.freezer"
186
Olof Johansson6a377492015-07-20 12:09:16 -0700187source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100188
189menu "Bus support"
190
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100191config PCI
192 bool "PCI support"
193 help
194 This feature enables support for PCI bus system. If you say Y
195 here, the kernel will include drivers and infrastructure code
196 to support PCI bus devices.
197
198config PCI_DOMAINS
199 def_bool PCI
200
201config PCI_DOMAINS_GENERIC
202 def_bool PCI
203
204config PCI_SYSCALL
205 def_bool PCI
206
207source "drivers/pci/Kconfig"
208source "drivers/pci/pcie/Kconfig"
209source "drivers/pci/hotplug/Kconfig"
210
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100211endmenu
212
213menu "Kernel Features"
214
Andre Przywarac0a01b82014-11-14 15:54:12 +0000215menu "ARM errata workarounds via the alternatives framework"
216
217config ARM64_ERRATUM_826319
218 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
219 default y
220 help
221 This option adds an alternative code sequence to work around ARM
222 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
223 AXI master interface and an L2 cache.
224
225 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
226 and is unable to accept a certain write via this interface, it will
227 not progress on read data presented on the read data channel and the
228 system can deadlock.
229
230 The workaround promotes data cache clean instructions to
231 data cache clean-and-invalidate.
232 Please note that this does not necessarily enable the workaround,
233 as it depends on the alternative framework, which will only patch
234 the kernel if an affected CPU is detected.
235
236 If unsure, say Y.
237
238config ARM64_ERRATUM_827319
239 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
240 default y
241 help
242 This option adds an alternative code sequence to work around ARM
243 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
244 master interface and an L2 cache.
245
246 Under certain conditions this erratum can cause a clean line eviction
247 to occur at the same time as another transaction to the same address
248 on the AMBA 5 CHI interface, which can cause data corruption if the
249 interconnect reorders the two transactions.
250
251 The workaround promotes data cache clean instructions to
252 data cache clean-and-invalidate.
253 Please note that this does not necessarily enable the workaround,
254 as it depends on the alternative framework, which will only patch
255 the kernel if an affected CPU is detected.
256
257 If unsure, say Y.
258
259config ARM64_ERRATUM_824069
260 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
261 default y
262 help
263 This option adds an alternative code sequence to work around ARM
264 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
265 to a coherent interconnect.
266
267 If a Cortex-A53 processor is executing a store or prefetch for
268 write instruction at the same time as a processor in another
269 cluster is executing a cache maintenance operation to the same
270 address, then this erratum might cause a clean cache line to be
271 incorrectly marked as dirty.
272
273 The workaround promotes data cache clean instructions to
274 data cache clean-and-invalidate.
275 Please note that this option does not necessarily enable the
276 workaround, as it depends on the alternative framework, which will
277 only patch the kernel if an affected CPU is detected.
278
279 If unsure, say Y.
280
281config ARM64_ERRATUM_819472
282 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
283 default y
284 help
285 This option adds an alternative code sequence to work around ARM
286 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
287 present when it is connected to a coherent interconnect.
288
289 If the processor is executing a load and store exclusive sequence at
290 the same time as a processor in another cluster is executing a cache
291 maintenance operation to the same address, then this erratum might
292 cause data corruption.
293
294 The workaround promotes data cache clean instructions to
295 data cache clean-and-invalidate.
296 Please note that this does not necessarily enable the workaround,
297 as it depends on the alternative framework, which will only patch
298 the kernel if an affected CPU is detected.
299
300 If unsure, say Y.
301
302config ARM64_ERRATUM_832075
303 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
304 default y
305 help
306 This option adds an alternative code sequence to work around ARM
307 erratum 832075 on Cortex-A57 parts up to r1p2.
308
309 Affected Cortex-A57 parts might deadlock when exclusive load/store
310 instructions to Write-Back memory are mixed with Device loads.
311
312 The workaround is to promote device loads to use Load-Acquire
313 semantics.
314 Please note that this does not necessarily enable the workaround,
315 as it depends on the alternative framework, which will only patch
316 the kernel if an affected CPU is detected.
317
318 If unsure, say Y.
319
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000320config ARM64_ERRATUM_834220
321 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
322 depends on KVM
323 default y
324 help
325 This option adds an alternative code sequence to work around ARM
326 erratum 834220 on Cortex-A57 parts up to r1p2.
327
328 Affected Cortex-A57 parts might report a Stage 2 translation
329 fault as the result of a Stage 1 fault for load crossing a
330 page boundary when there is a permission or device memory
331 alignment fault at Stage 1 and a translation fault at Stage 2.
332
333 The workaround is to verify that the Stage 1 translation
334 doesn't generate a fault before handling the Stage 2 fault.
335 Please note that this does not necessarily enable the workaround,
336 as it depends on the alternative framework, which will only patch
337 the kernel if an affected CPU is detected.
338
339 If unsure, say Y.
340
Will Deacon905e8c52015-03-23 19:07:02 +0000341config ARM64_ERRATUM_845719
342 bool "Cortex-A53: 845719: a load might read incorrect data"
343 depends on COMPAT
344 default y
345 help
346 This option adds an alternative code sequence to work around ARM
347 erratum 845719 on Cortex-A53 parts up to r0p4.
348
349 When running a compat (AArch32) userspace on an affected Cortex-A53
350 part, a load at EL0 from a virtual address that matches the bottom 32
351 bits of the virtual address used by a recent load at (AArch64) EL1
352 might return incorrect data.
353
354 The workaround is to write the contextidr_el1 register on exception
355 return to a 32-bit task.
356 Please note that this does not necessarily enable the workaround,
357 as it depends on the alternative framework, which will only patch
358 the kernel if an affected CPU is detected.
359
360 If unsure, say Y.
361
Will Deacondf057cc2015-03-17 12:15:02 +0000362config ARM64_ERRATUM_843419
363 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
364 depends on MODULES
365 default y
366 help
367 This option builds kernel modules using the large memory model in
368 order to avoid the use of the ADRP instruction, which can cause
369 a subsequent memory access to use an incorrect address on Cortex-A53
370 parts up to r0p4.
371
372 Note that the kernel itself must be linked with a version of ld
373 which fixes potentially affected ADRP instructions through the
374 use of veneers.
375
376 If unsure, say Y.
377
Robert Richter94100972015-09-21 22:58:38 +0200378config CAVIUM_ERRATUM_22375
379 bool "Cavium erratum 22375, 24313"
380 default y
381 help
382 Enable workaround for erratum 22375, 24313.
383
384 This implements two gicv3-its errata workarounds for ThunderX. Both
385 with small impact affecting only ITS table allocation.
386
387 erratum 22375: only alloc 8MB table size
388 erratum 24313: ignore memory access type
389
390 The fixes are in ITS initialization and basically ignore memory access
391 type and table size provided by the TYPER and BASER registers.
392
393 If unsure, say Y.
394
Robert Richter6d4e11c2015-09-21 22:58:35 +0200395config CAVIUM_ERRATUM_23154
396 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
397 default y
398 help
399 The gicv3 of ThunderX requires a modified version for
400 reading the IAR status to ensure data synchronization
401 (access to icc_iar1_el1 is not sync'ed before and after).
402
403 If unsure, say Y.
404
Andre Przywarac0a01b82014-11-14 15:54:12 +0000405endmenu
406
407
Jungseok Leee41ceed2014-05-12 10:40:38 +0100408choice
409 prompt "Page size"
410 default ARM64_4K_PAGES
411 help
412 Page size (translation granule) configuration.
413
414config ARM64_4K_PAGES
415 bool "4KB"
416 help
417 This feature enables 4KB pages support.
418
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100419config ARM64_16K_PAGES
420 bool "16KB"
421 help
422 The system will use 16KB pages support. AArch32 emulation
423 requires applications compiled with 16K (or a multiple of 16K)
424 aligned segments.
425
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100426config ARM64_64K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100427 bool "64KB"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100428 help
429 This feature enables 64KB pages support (4KB by default)
430 allowing only two levels of page tables and faster TLB
Suzuki K. Poulosedb488be2015-10-19 14:19:34 +0100431 look-up. AArch32 emulation requires applications compiled
432 with 64K aligned segments.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100433
Jungseok Leee41ceed2014-05-12 10:40:38 +0100434endchoice
435
436choice
437 prompt "Virtual address space size"
438 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100439 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100440 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
441 help
442 Allows choosing one of multiple possible virtual address
443 space sizes. The level of translation table is determined by
444 a combination of page size and virtual address space size.
445
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100446config ARM64_VA_BITS_36
Catalin Marinas56a3f302015-10-20 14:59:20 +0100447 bool "36-bit" if EXPERT
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100448 depends on ARM64_16K_PAGES
449
Jungseok Leee41ceed2014-05-12 10:40:38 +0100450config ARM64_VA_BITS_39
451 bool "39-bit"
452 depends on ARM64_4K_PAGES
453
454config ARM64_VA_BITS_42
455 bool "42-bit"
456 depends on ARM64_64K_PAGES
457
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100458config ARM64_VA_BITS_47
459 bool "47-bit"
460 depends on ARM64_16K_PAGES
461
Jungseok Leec79b954b2014-05-12 18:40:51 +0900462config ARM64_VA_BITS_48
463 bool "48-bit"
Jungseok Leec79b954b2014-05-12 18:40:51 +0900464
Jungseok Leee41ceed2014-05-12 10:40:38 +0100465endchoice
466
467config ARM64_VA_BITS
468 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100469 default 36 if ARM64_VA_BITS_36
Jungseok Leee41ceed2014-05-12 10:40:38 +0100470 default 39 if ARM64_VA_BITS_39
471 default 42 if ARM64_VA_BITS_42
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100472 default 47 if ARM64_VA_BITS_47
Jungseok Leec79b954b2014-05-12 18:40:51 +0900473 default 48 if ARM64_VA_BITS_48
Jungseok Leee41ceed2014-05-12 10:40:38 +0100474
Will Deacona8720132013-10-11 14:52:19 +0100475config CPU_BIG_ENDIAN
476 bool "Build big-endian kernel"
477 help
478 Say Y if you plan on running a kernel in big-endian mode.
479
Mark Brownf6e763b2014-03-04 07:51:17 +0000480config SCHED_MC
481 bool "Multi-core scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000482 help
483 Multi-core scheduler support improves the CPU scheduler's decision
484 making when dealing with multi-core CPU chips at a cost of slightly
485 increased overhead in some places. If unsure say N here.
486
487config SCHED_SMT
488 bool "SMT scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000489 help
490 Improves the CPU scheduler's decision making when dealing with
491 MultiThreading at a cost of slightly increased overhead in some
492 places. If unsure say N here.
493
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100494config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000495 int "Maximum number of CPUs (2-4096)"
496 range 2 4096
Vinayak Kale15942852013-04-24 10:06:57 +0100497 # These have to remain sorted largest to smallest
Robert Richtere3672642014-09-08 12:44:48 +0100498 default "64"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100499
Mark Rutland9327e2c2013-10-24 20:30:18 +0100500config HOTPLUG_CPU
501 bool "Support for hot-pluggable CPUs"
Yang Yingliang217d4532015-09-24 17:32:14 +0800502 select GENERIC_IRQ_MIGRATION
Mark Rutland9327e2c2013-10-24 20:30:18 +0100503 help
504 Say Y here to experiment with turning CPUs off and on. CPUs
505 can be controlled through /sys/devices/system/cpu.
506
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100507source kernel/Kconfig.preempt
Kefeng Wangf90df5e2015-10-26 11:48:16 +0800508source kernel/Kconfig.hz
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100509
510config ARCH_HAS_HOLES_MEMORYMODEL
511 def_bool y if SPARSEMEM
512
513config ARCH_SPARSEMEM_ENABLE
514 def_bool y
515 select SPARSEMEM_VMEMMAP_ENABLE
516
517config ARCH_SPARSEMEM_DEFAULT
518 def_bool ARCH_SPARSEMEM_ENABLE
519
520config ARCH_SELECT_MEMORY_MODEL
521 def_bool ARCH_SPARSEMEM_ENABLE
522
523config HAVE_ARCH_PFN_VALID
524 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
525
526config HW_PERF_EVENTS
Mark Rutland6475b2d2015-10-02 10:55:03 +0100527 def_bool y
528 depends on ARM_PMU
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100529
Steve Capper084bd292013-04-10 13:48:00 +0100530config SYS_SUPPORTS_HUGETLBFS
531 def_bool y
532
533config ARCH_WANT_GENERAL_HUGETLB
534 def_bool y
535
536config ARCH_WANT_HUGE_PMD_SHARE
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100537 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
Steve Capper084bd292013-04-10 13:48:00 +0100538
Steve Capperaf074842013-04-19 16:23:57 +0100539config HAVE_ARCH_TRANSPARENT_HUGEPAGE
540 def_bool y
541
Catalin Marinasa41dc0e2014-04-03 17:48:54 +0100542config ARCH_HAS_CACHE_LINE_SIZE
543 def_bool y
544
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100545source "mm/Kconfig"
546
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000547config SECCOMP
548 bool "Enable seccomp to safely compute untrusted bytecode"
549 ---help---
550 This kernel feature is useful for number crunching applications
551 that may need to compute untrusted bytecode during their
552 execution. By using pipes or other transports made available to
553 the process as file descriptors supporting the read/write
554 syscalls, it's possible to isolate those applications in
555 their own address space using seccomp. Once seccomp is
556 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
557 and the task is only allowed to execute a few safe syscalls
558 defined by each seccomp mode.
559
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000560config XEN_DOM0
561 def_bool y
562 depends on XEN
563
564config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -0700565 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000566 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +0000567 select SWIOTLB_XEN
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000568 help
569 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
570
Steve Capperd03bb142013-04-25 15:19:21 +0100571config FORCE_MAX_ZONEORDER
572 int
573 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100574 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
Steve Capperd03bb142013-04-25 15:19:21 +0100575 default "11"
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100576 help
577 The kernel memory allocator divides physically contiguous memory
578 blocks into "zones", where each zone is a power of two number of
579 pages. This option selects the largest power of two that the kernel
580 keeps in the memory allocator. If you need to allocate very large
581 blocks of physically contiguous memory, then you may need to
582 increase this value.
583
584 This config option is actually maximum order plus one. For example,
585 a value of 11 means that the largest free memory block is 2^10 pages.
586
587 We make sure that we can allocate upto a HugePage size for each configuration.
588 Hence we have :
589 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
590
591 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
592 4M allocations matching the default size used by generic code.
Steve Capperd03bb142013-04-25 15:19:21 +0100593
Will Deacon1b907f42014-11-20 16:51:10 +0000594menuconfig ARMV8_DEPRECATED
595 bool "Emulate deprecated/obsolete ARMv8 instructions"
596 depends on COMPAT
597 help
598 Legacy software support may require certain instructions
599 that have been deprecated or obsoleted in the architecture.
600
601 Enable this config to enable selective emulation of these
602 features.
603
604 If unsure, say Y
605
606if ARMV8_DEPRECATED
607
608config SWP_EMULATION
609 bool "Emulate SWP/SWPB instructions"
610 help
611 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
612 they are always undefined. Say Y here to enable software
613 emulation of these instructions for userspace using LDXR/STXR.
614
615 In some older versions of glibc [<=2.8] SWP is used during futex
616 trylock() operations with the assumption that the code will not
617 be preempted. This invalid assumption may be more likely to fail
618 with SWP emulation enabled, leading to deadlock of the user
619 application.
620
621 NOTE: when accessing uncached shared regions, LDXR/STXR rely
622 on an external transaction monitoring block called a global
623 monitor to maintain update atomicity. If your system does not
624 implement a global monitor, this option can cause programs that
625 perform SWP operations to uncached memory to deadlock.
626
627 If unsure, say Y
628
629config CP15_BARRIER_EMULATION
630 bool "Emulate CP15 Barrier instructions"
631 help
632 The CP15 barrier instructions - CP15ISB, CP15DSB, and
633 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
634 strongly recommended to use the ISB, DSB, and DMB
635 instructions instead.
636
637 Say Y here to enable software emulation of these
638 instructions for AArch32 userspace code. When this option is
639 enabled, CP15 barrier usage is traced which can help
640 identify software that needs updating.
641
642 If unsure, say Y
643
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +0000644config SETEND_EMULATION
645 bool "Emulate SETEND instruction"
646 help
647 The SETEND instruction alters the data-endianness of the
648 AArch32 EL0, and is deprecated in ARMv8.
649
650 Say Y here to enable software emulation of the instruction
651 for AArch32 userspace code.
652
653 Note: All the cpus on the system must have mixed endian support at EL0
654 for this feature to be enabled. If a new CPU - which doesn't support mixed
655 endian - is hotplugged in after this feature has been enabled, there could
656 be unexpected results in the applications.
657
658 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +0000659endif
660
Will Deacon0e4a0702015-07-27 15:54:13 +0100661menu "ARMv8.1 architectural features"
662
663config ARM64_HW_AFDBM
664 bool "Support for hardware updates of the Access and Dirty page flags"
665 default y
666 help
667 The ARMv8.1 architecture extensions introduce support for
668 hardware updates of the access and dirty information in page
669 table entries. When enabled in TCR_EL1 (HA and HD bits) on
670 capable processors, accesses to pages with PTE_AF cleared will
671 set this bit instead of raising an access flag fault.
672 Similarly, writes to read-only pages with the DBM bit set will
673 clear the read-only bit (AP[2]) instead of raising a
674 permission fault.
675
676 Kernels built with this configuration option enabled continue
677 to work on pre-ARMv8.1 hardware and the performance impact is
678 minimal. If unsure, say Y.
679
680config ARM64_PAN
681 bool "Enable support for Privileged Access Never (PAN)"
682 default y
683 help
684 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
685 prevents the kernel or hypervisor from accessing user-space (EL0)
686 memory directly.
687
688 Choosing this option will cause any unprotected (not using
689 copy_to_user et al) memory access to fail with a permission fault.
690
691 The feature is detected at runtime, and will remain as a 'nop'
692 instruction if the cpu does not implement the feature.
693
694config ARM64_LSE_ATOMICS
695 bool "Atomic instructions"
696 help
697 As part of the Large System Extensions, ARMv8.1 introduces new
698 atomic instructions that are designed specifically to scale in
699 very large systems.
700
701 Say Y here to make use of these instructions for the in-kernel
702 atomic routines. This incurs a small overhead on CPUs that do
703 not support these instructions and requires the kernel to be
704 built with binutils >= 2.25.
705
706endmenu
707
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100708endmenu
709
710menu "Boot options"
711
712config CMDLINE
713 string "Default kernel command string"
714 default ""
715 help
716 Provide a set of default command-line options at build time by
717 entering them here. As a minimum, you should specify the the
718 root device (e.g. root=/dev/nfs).
719
720config CMDLINE_FORCE
721 bool "Always use the default kernel command string"
722 help
723 Always use the default kernel command string, even if the boot
724 loader passes other arguments to the kernel.
725 This is useful if you cannot or don't want to change the
726 command-line options your boot loader passes to the kernel.
727
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +0200728config EFI_STUB
729 bool
730
Mark Salterf84d0272014-04-15 21:59:30 -0400731config EFI
732 bool "UEFI runtime support"
733 depends on OF && !CPU_BIG_ENDIAN
734 select LIBFDT
735 select UCS2_STRING
736 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +0200737 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +0200738 select EFI_STUB
739 select EFI_ARMSTUB
Mark Salterf84d0272014-04-15 21:59:30 -0400740 default y
741 help
742 This option provides support for runtime services provided
743 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -0400744 clock, and platform reset). A UEFI stub is also provided to
745 allow the kernel to be booted as an EFI application. This
746 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -0400747
Yi Lid1ae8c02014-10-04 23:46:43 +0800748config DMI
749 bool "Enable support for SMBIOS (DMI) tables"
750 depends on EFI
751 default y
752 help
753 This enables SMBIOS/DMI feature for systems.
754
755 This option is only useful on systems that have UEFI firmware.
756 However, even with this option, the resultant kernel should
757 continue to boot on existing non-UEFI platforms.
758
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100759endmenu
760
761menu "Userspace binary formats"
762
763source "fs/Kconfig.binfmt"
764
765config COMPAT
766 bool "Kernel support for 32-bit EL0"
Suzuki K. Poulose755e70b2015-10-19 14:19:32 +0100767 depends on ARM64_4K_PAGES || EXPERT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100768 select COMPAT_BINFMT_ELF
Catalin Marinasaf1839e2012-10-08 16:28:08 -0700769 select HAVE_UID16
Al Viro84b9e9b2012-12-25 16:29:11 -0500770 select OLD_SIGSUSPEND3
Al Viro51682032012-12-25 19:31:29 -0500771 select COMPAT_OLD_SIGACTION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100772 help
773 This option enables support for a 32-bit EL0 running under a 64-bit
774 kernel at EL1. AArch32-specific components such as system calls,
775 the user helper functions, VFP support and the ptrace interface are
776 handled appropriately by the kernel.
777
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100778 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
779 that you will only be able to execute AArch32 binaries that were compiled
780 with page size aligned segments.
Alexander Grafa8fcd8b2015-03-16 16:32:23 +0000781
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100782 If you want to execute 32-bit userspace applications, say Y.
783
784config SYSVIPC_COMPAT
785 def_bool y
786 depends on COMPAT && SYSVIPC
787
788endmenu
789
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +0000790menu "Power management options"
791
792source "kernel/power/Kconfig"
793
794config ARCH_SUSPEND_POSSIBLE
795 def_bool y
796
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +0000797endmenu
798
Lorenzo Pieralisi13072202013-07-17 14:54:21 +0100799menu "CPU Power Management"
800
801source "drivers/cpuidle/Kconfig"
802
Rob Herring52e7e812014-02-24 11:27:57 +0900803source "drivers/cpufreq/Kconfig"
804
805endmenu
806
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100807source "net/Kconfig"
808
809source "drivers/Kconfig"
810
Mark Salterf84d0272014-04-15 21:59:30 -0400811source "drivers/firmware/Kconfig"
812
Graeme Gregoryb6a02172015-03-24 14:02:53 +0000813source "drivers/acpi/Kconfig"
814
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100815source "fs/Kconfig"
816
Marc Zyngierc3eb5b12013-07-04 13:34:32 +0100817source "arch/arm64/kvm/Kconfig"
818
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100819source "arch/arm64/Kconfig.debug"
820
821source "security/Kconfig"
822
823source "crypto/Kconfig"
Ard Biesheuvel2c988332014-03-06 16:23:33 +0800824if CRYPTO
825source "arch/arm64/crypto/Kconfig"
826endif
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100827
828source "lib/Kconfig"