blob: 3ac5d23454a8dae9b2e618205d14dc91d822f1fe [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
Michael Chande750e42014-05-11 20:22:55 -07007 * Copyright (C) 2005-2014 Broadcom Corporation.
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * Firmware is:
Michael Chan49cabf42005-06-06 15:15:17 -070010 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 */
17
Linus Torvalds1da177e2005-04-16 15:20:36 -070018
19#include <linux/module.h>
20#include <linux/moduleparam.h>
Matt Carlson6867c842010-07-11 09:31:44 +000021#include <linux/stringify.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <linux/kernel.h>
23#include <linux/types.h>
24#include <linux/compiler.h>
25#include <linux/slab.h>
26#include <linux/delay.h>
Arnaldo Carvalho de Melo14c85022005-12-27 02:43:12 -020027#include <linux/in.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000028#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070029#include <linux/ioport.h>
30#include <linux/pci.h>
31#include <linux/netdevice.h>
32#include <linux/etherdevice.h>
33#include <linux/skbuff.h>
34#include <linux/ethtool.h>
Matt Carlson3110f5f52010-12-06 08:28:50 +000035#include <linux/mdio.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include <linux/mii.h>
Matt Carlson158d7ab2008-05-29 01:37:54 -070037#include <linux/phy.h>
Matt Carlsona9daf362008-05-25 23:49:44 -070038#include <linux/brcmphy.h>
Michael Chane565eec2014-01-03 10:09:12 -080039#include <linux/if.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <linux/if_vlan.h>
41#include <linux/ip.h>
42#include <linux/tcp.h>
43#include <linux/workqueue.h>
Michael Chan61487482005-09-05 17:53:19 -070044#include <linux/prefetch.h>
Tobias Klauserf9a5f7d2005-10-29 15:09:26 +020045#include <linux/dma-mapping.h>
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -080046#include <linux/firmware.h>
Hauke Mehrtens7e6c63f2013-02-07 05:37:39 +000047#include <linux/ssb/ssb_driver_gige.h>
Michael Chanaed93e02012-07-16 16:24:02 +000048#include <linux/hwmon.h>
49#include <linux/hwmon-sysfs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51#include <net/checksum.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030052#include <net/ip.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Javier Martinez Canillas27fd9de2011-03-26 16:42:31 +000054#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070055#include <asm/byteorder.h>
Javier Martinez Canillas27fd9de2011-03-26 16:42:31 +000056#include <linux/uaccess.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070057
Matt Carlsonbe947302012-12-03 19:36:57 +000058#include <uapi/linux/net_tstamp.h>
59#include <linux/ptp_clock_kernel.h>
60
David S. Miller49b6e95f2007-03-29 01:38:42 -070061#ifdef CONFIG_SPARC
Linus Torvalds1da177e2005-04-16 15:20:36 -070062#include <asm/idprom.h>
David S. Miller49b6e95f2007-03-29 01:38:42 -070063#include <asm/prom.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070064#endif
65
Matt Carlson63532392008-11-03 16:49:57 -080066#define BAR_0 0
67#define BAR_2 2
68
Linus Torvalds1da177e2005-04-16 15:20:36 -070069#include "tg3.h"
70
Joe Perches63c3a662011-04-26 08:12:10 +000071/* Functions & macros to verify TG3_FLAGS types */
72
73static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
74{
75 return test_bit(flag, bits);
76}
77
78static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
79{
80 set_bit(flag, bits);
81}
82
83static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
84{
85 clear_bit(flag, bits);
86}
87
88#define tg3_flag(tp, flag) \
89 _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
90#define tg3_flag_set(tp, flag) \
91 _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
92#define tg3_flag_clear(tp, flag) \
93 _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
94
Linus Torvalds1da177e2005-04-16 15:20:36 -070095#define DRV_MODULE_NAME "tg3"
Matt Carlson6867c842010-07-11 09:31:44 +000096#define TG3_MAJ_NUM 3
Michael Chande750e42014-05-11 20:22:55 -070097#define TG3_MIN_NUM 137
Matt Carlson6867c842010-07-11 09:31:44 +000098#define DRV_MODULE_VERSION \
99 __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
Michael Chande750e42014-05-11 20:22:55 -0700100#define DRV_MODULE_RELDATE "May 11, 2014"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101
Matt Carlsonfd6d3f02011-08-31 11:44:52 +0000102#define RESET_KIND_SHUTDOWN 0
103#define RESET_KIND_INIT 1
104#define RESET_KIND_SUSPEND 2
105
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106#define TG3_DEF_RX_MODE 0
107#define TG3_DEF_TX_MODE 0
108#define TG3_DEF_MSG_ENABLE \
109 (NETIF_MSG_DRV | \
110 NETIF_MSG_PROBE | \
111 NETIF_MSG_LINK | \
112 NETIF_MSG_TIMER | \
113 NETIF_MSG_IFDOWN | \
114 NETIF_MSG_IFUP | \
115 NETIF_MSG_RX_ERR | \
116 NETIF_MSG_TX_ERR)
117
Matt Carlson520b2752011-06-13 13:39:02 +0000118#define TG3_GRC_LCLCTL_PWRSW_DELAY 100
119
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120/* length of time before we decide the hardware is borked,
121 * and dev->tx_timeout() should be called to fix the problem
122 */
Joe Perches63c3a662011-04-26 08:12:10 +0000123
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124#define TG3_TX_TIMEOUT (5 * HZ)
125
126/* hardware minimum and maximum for a single frame's data payload */
127#define TG3_MIN_MTU 60
128#define TG3_MAX_MTU(tp) \
Joe Perches63c3a662011-04-26 08:12:10 +0000129 (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130
131/* These numbers seem to be hard coded in the NIC firmware somehow.
132 * You can't change the ring sizes, but you can change where you place
133 * them in the NIC onboard memory.
134 */
Matt Carlson7cb32cf2010-09-30 10:34:36 +0000135#define TG3_RX_STD_RING_SIZE(tp) \
Joe Perches63c3a662011-04-26 08:12:10 +0000136 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
Matt Carlsonde9f5232011-04-05 14:22:43 +0000137 TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138#define TG3_DEF_RX_RING_PENDING 200
Matt Carlson7cb32cf2010-09-30 10:34:36 +0000139#define TG3_RX_JMB_RING_SIZE(tp) \
Joe Perches63c3a662011-04-26 08:12:10 +0000140 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
Matt Carlsonde9f5232011-04-05 14:22:43 +0000141 TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142#define TG3_DEF_RX_JUMBO_RING_PENDING 100
143
144/* Do not place this n-ring entries value into the tp struct itself,
145 * we really want to expose these constants to GCC so that modulo et
146 * al. operations are done with shifts and masks instead of with
147 * hw multiply/modulo instructions. Another solution would be to
148 * replace things like '% foo' with '& (foo - 1)'.
149 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150
151#define TG3_TX_RING_SIZE 512
152#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
153
Matt Carlson2c49a442010-09-30 10:34:35 +0000154#define TG3_RX_STD_RING_BYTES(tp) \
155 (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
156#define TG3_RX_JMB_RING_BYTES(tp) \
157 (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
158#define TG3_RX_RCB_RING_BYTES(tp) \
Matt Carlson7cb32cf2010-09-30 10:34:36 +0000159 (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
161 TG3_TX_RING_SIZE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
163
Matt Carlson287be122009-08-28 13:58:46 +0000164#define TG3_DMA_BYTE_ENAB 64
165
166#define TG3_RX_STD_DMA_SZ 1536
167#define TG3_RX_JMB_DMA_SZ 9046
168
169#define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
170
171#define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
172#define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173
Matt Carlson2c49a442010-09-30 10:34:35 +0000174#define TG3_RX_STD_BUFF_RING_SIZE(tp) \
175 (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
Matt Carlson2b2cdb62009-11-13 13:03:48 +0000176
Matt Carlson2c49a442010-09-30 10:34:35 +0000177#define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
178 (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
Matt Carlson2b2cdb62009-11-13 13:03:48 +0000179
Matt Carlsond2757fc2010-04-12 06:58:27 +0000180/* Due to a hardware bug, the 5701 can only DMA to memory addresses
181 * that are at least dword aligned when used in PCIX mode. The driver
182 * works around this bug by double copying the packet. This workaround
183 * is built into the normal double copy length check for efficiency.
184 *
185 * However, the double copy is only necessary on those architectures
186 * where unaligned memory accesses are inefficient. For those architectures
187 * where unaligned memory accesses incur little penalty, we can reintegrate
188 * the 5701 in the normal rx path. Doing so saves a device structure
189 * dereference by hardcoding the double copy threshold in place.
190 */
191#define TG3_RX_COPY_THRESHOLD 256
192#if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
193 #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
194#else
195 #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
196#endif
197
Matt Carlson81389f52011-08-31 11:44:49 +0000198#if (NET_IP_ALIGN != 0)
199#define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
200#else
Eric Dumazet9205fd92011-11-18 06:47:01 +0000201#define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
Matt Carlson81389f52011-08-31 11:44:49 +0000202#endif
203
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204/* minimum number of free TX descriptors required to wake up TX process */
Matt Carlsonf3f3f272009-08-28 14:03:21 +0000205#define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
Matt Carlson55086ad2011-12-14 11:09:59 +0000206#define TG3_TX_BD_DMA_MAX_2K 2048
Matt Carlsona4cb4282011-12-14 11:09:58 +0000207#define TG3_TX_BD_DMA_MAX_4K 4096
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208
Matt Carlsonad829262008-11-21 17:16:16 -0800209#define TG3_RAW_IP_ALIGN 2
210
Michael Chane565eec2014-01-03 10:09:12 -0800211#define TG3_MAX_UCAST_ADDR(tp) (tg3_flag((tp), ENABLE_ASF) ? 2 : 3)
212#define TG3_UCAST_ADDR_IDX(tp) (tg3_flag((tp), ENABLE_ASF) ? 2 : 1)
213
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000214#define TG3_FW_UPDATE_TIMEOUT_SEC 5
Matt Carlson21f76382012-02-22 12:35:21 +0000215#define TG3_FW_UPDATE_FREQ_SEC (TG3_FW_UPDATE_TIMEOUT_SEC / 2)
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000216
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -0800217#define FIRMWARE_TG3 "tigon/tg3.bin"
Nithin Sujirc4dab502013-03-06 17:02:34 +0000218#define FIRMWARE_TG357766 "tigon/tg357766.bin"
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -0800219#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
220#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
221
Bill Pemberton229b1ad2012-12-03 09:22:59 -0500222static char version[] =
Joe Perches05dbe002010-02-17 19:44:19 +0000223 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224
225MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
226MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
227MODULE_LICENSE("GPL");
228MODULE_VERSION(DRV_MODULE_VERSION);
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -0800229MODULE_FIRMWARE(FIRMWARE_TG3);
230MODULE_FIRMWARE(FIRMWARE_TG3TSO);
231MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
232
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
234module_param(tg3_debug, int, 0);
235MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
236
Nithin Nayak Sujir3d567e02012-11-14 14:44:26 +0000237#define TG3_DRV_DATA_FLAG_10_100_ONLY 0x0001
238#define TG3_DRV_DATA_FLAG_5705_10_100 0x0002
239
Benoit Taine9baa3c32014-08-08 15:56:03 +0200240static const struct pci_device_id tg3_pci_tbl[] = {
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700241 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
242 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
243 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
244 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
245 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
246 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
247 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
248 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
249 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
250 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
251 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
252 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
253 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
254 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
255 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
256 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
257 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
258 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
Nithin Nayak Sujir3d567e02012-11-14 14:44:26 +0000259 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901),
260 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
261 TG3_DRV_DATA_FLAG_5705_10_100},
262 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2),
263 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
264 TG3_DRV_DATA_FLAG_5705_10_100},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700265 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
Nithin Nayak Sujir3d567e02012-11-14 14:44:26 +0000266 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F),
267 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
268 TG3_DRV_DATA_FLAG_5705_10_100},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700269 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
Michael Chan126a3362006-09-27 16:03:07 -0700270 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
Hauke Mehrtens7e6c63f2013-02-07 05:37:39 +0000271 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700272 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700273 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
Nithin Nayak Sujir3d567e02012-11-14 14:44:26 +0000274 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F),
275 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700276 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
277 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
278 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
279 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
Nithin Nayak Sujir3d567e02012-11-14 14:44:26 +0000280 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F),
281 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700282 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
283 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
284 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
285 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
Michael Chan126a3362006-09-27 16:03:07 -0700286 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700287 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
288 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
Nithin Nayak Sujir3d567e02012-11-14 14:44:26 +0000289 {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5787M,
290 PCI_VENDOR_ID_LENOVO,
291 TG3PCI_SUBDEVICE_ID_LENOVO_5787M),
292 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700293 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
Nithin Nayak Sujir3d567e02012-11-14 14:44:26 +0000294 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F),
295 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700296 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
297 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
298 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
299 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
300 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
301 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
302 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
Michael Chanb5d37722006-09-27 16:06:21 -0700303 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
304 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
Matt Carlsond30cdd22007-10-07 23:28:35 -0700305 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
306 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
Matt Carlson6c7af272007-10-21 16:12:02 -0700307 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
Matt Carlson9936bcf2007-10-10 18:03:07 -0700308 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
309 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
Matt Carlsonc88e6682008-11-03 16:49:18 -0800310 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
311 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
Matt Carlson2befdce2009-08-28 12:28:45 +0000312 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
313 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
Nithin Nayak Sujir3d567e02012-11-14 14:44:26 +0000314 {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
315 PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_A),
316 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
317 {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
318 PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_B),
319 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
Matt Carlson321d32a2008-11-21 17:22:19 -0800320 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
321 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
Nithin Nayak Sujir3d567e02012-11-14 14:44:26 +0000322 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790),
323 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
Matt Carlson5e7ccf22009-08-25 10:08:42 +0000324 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
Matt Carlson5001e2f2009-11-13 13:03:51 +0000325 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
Michael Chan79d49692012-11-05 14:26:29 +0000326 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717_C)},
Matt Carlson5001e2f2009-11-13 13:03:51 +0000327 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
Matt Carlsonb0f75222010-01-20 16:58:11 +0000328 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
329 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
330 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
331 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
Nithin Nayak Sujir3d567e02012-11-14 14:44:26 +0000332 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791),
333 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
334 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795),
335 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
Matt Carlson302b5002010-06-05 17:24:38 +0000336 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
Matt Carlsonba1f3c72011-04-05 14:22:50 +0000337 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
Greg KH02eca3f2012-07-12 15:39:44 +0000338 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57762)},
Matt Carlsond3f677a2013-02-14 14:27:51 +0000339 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57766)},
Michael Chanc86a8562013-01-06 12:51:08 +0000340 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5762)},
341 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5725)},
342 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5727)},
Nithin Sujir68273712013-09-20 16:46:56 -0700343 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57764)},
344 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57767)},
345 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57787)},
346 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57782)},
347 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57786)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700348 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
349 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
350 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
351 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
352 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
353 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
354 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
Meelis Roos1dcb14d2011-05-25 05:43:47 +0000355 {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700356 {}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357};
358
359MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
360
Andreas Mohr50da8592006-08-14 23:54:30 -0700361static const struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362 const char string[ETH_GSTRING_LEN];
Matt Carlson48fa55a2011-04-13 11:05:06 +0000363} ethtool_stats_keys[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364 { "rx_octets" },
365 { "rx_fragments" },
366 { "rx_ucast_packets" },
367 { "rx_mcast_packets" },
368 { "rx_bcast_packets" },
369 { "rx_fcs_errors" },
370 { "rx_align_errors" },
371 { "rx_xon_pause_rcvd" },
372 { "rx_xoff_pause_rcvd" },
373 { "rx_mac_ctrl_rcvd" },
374 { "rx_xoff_entered" },
375 { "rx_frame_too_long_errors" },
376 { "rx_jabbers" },
377 { "rx_undersize_packets" },
378 { "rx_in_length_errors" },
379 { "rx_out_length_errors" },
380 { "rx_64_or_less_octet_packets" },
381 { "rx_65_to_127_octet_packets" },
382 { "rx_128_to_255_octet_packets" },
383 { "rx_256_to_511_octet_packets" },
384 { "rx_512_to_1023_octet_packets" },
385 { "rx_1024_to_1522_octet_packets" },
386 { "rx_1523_to_2047_octet_packets" },
387 { "rx_2048_to_4095_octet_packets" },
388 { "rx_4096_to_8191_octet_packets" },
389 { "rx_8192_to_9022_octet_packets" },
390
391 { "tx_octets" },
392 { "tx_collisions" },
393
394 { "tx_xon_sent" },
395 { "tx_xoff_sent" },
396 { "tx_flow_control" },
397 { "tx_mac_errors" },
398 { "tx_single_collisions" },
399 { "tx_mult_collisions" },
400 { "tx_deferred" },
401 { "tx_excessive_collisions" },
402 { "tx_late_collisions" },
403 { "tx_collide_2times" },
404 { "tx_collide_3times" },
405 { "tx_collide_4times" },
406 { "tx_collide_5times" },
407 { "tx_collide_6times" },
408 { "tx_collide_7times" },
409 { "tx_collide_8times" },
410 { "tx_collide_9times" },
411 { "tx_collide_10times" },
412 { "tx_collide_11times" },
413 { "tx_collide_12times" },
414 { "tx_collide_13times" },
415 { "tx_collide_14times" },
416 { "tx_collide_15times" },
417 { "tx_ucast_packets" },
418 { "tx_mcast_packets" },
419 { "tx_bcast_packets" },
420 { "tx_carrier_sense_errors" },
421 { "tx_discards" },
422 { "tx_errors" },
423
424 { "dma_writeq_full" },
425 { "dma_write_prioq_full" },
426 { "rxbds_empty" },
427 { "rx_discards" },
428 { "rx_errors" },
429 { "rx_threshold_hit" },
430
431 { "dma_readq_full" },
432 { "dma_read_prioq_full" },
433 { "tx_comp_queue_full" },
434
435 { "ring_set_send_prod_index" },
436 { "ring_status_update" },
437 { "nic_irqs" },
438 { "nic_avoided_irqs" },
Matt Carlson4452d092011-05-19 12:12:51 +0000439 { "nic_tx_threshold_hit" },
440
441 { "mbuf_lwm_thresh_hit" },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442};
443
Matt Carlson48fa55a2011-04-13 11:05:06 +0000444#define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
Nithin Nayak Sujir93df8b82012-11-14 14:44:28 +0000445#define TG3_NVRAM_TEST 0
446#define TG3_LINK_TEST 1
447#define TG3_REGISTER_TEST 2
448#define TG3_MEMORY_TEST 3
449#define TG3_MAC_LOOPB_TEST 4
450#define TG3_PHY_LOOPB_TEST 5
451#define TG3_EXT_LOOPB_TEST 6
452#define TG3_INTERRUPT_TEST 7
Matt Carlson48fa55a2011-04-13 11:05:06 +0000453
454
Andreas Mohr50da8592006-08-14 23:54:30 -0700455static const struct {
Michael Chan4cafd3f2005-05-29 14:56:34 -0700456 const char string[ETH_GSTRING_LEN];
Matt Carlson48fa55a2011-04-13 11:05:06 +0000457} ethtool_test_keys[] = {
Nithin Nayak Sujir93df8b82012-11-14 14:44:28 +0000458 [TG3_NVRAM_TEST] = { "nvram test (online) " },
459 [TG3_LINK_TEST] = { "link test (online) " },
460 [TG3_REGISTER_TEST] = { "register test (offline)" },
461 [TG3_MEMORY_TEST] = { "memory test (offline)" },
462 [TG3_MAC_LOOPB_TEST] = { "mac loopback test (offline)" },
463 [TG3_PHY_LOOPB_TEST] = { "phy loopback test (offline)" },
464 [TG3_EXT_LOOPB_TEST] = { "ext loopback test (offline)" },
465 [TG3_INTERRUPT_TEST] = { "interrupt test (offline)" },
Michael Chan4cafd3f2005-05-29 14:56:34 -0700466};
467
Matt Carlson48fa55a2011-04-13 11:05:06 +0000468#define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
469
470
Michael Chanb401e9e2005-12-19 16:27:04 -0800471static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
472{
473 writel(val, tp->regs + off);
474}
475
476static u32 tg3_read32(struct tg3 *tp, u32 off)
477{
Matt Carlsonde6f31e2010-04-12 06:58:30 +0000478 return readl(tp->regs + off);
Michael Chanb401e9e2005-12-19 16:27:04 -0800479}
480
Matt Carlson0d3031d2007-10-10 18:02:43 -0700481static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
482{
483 writel(val, tp->aperegs + off);
484}
485
486static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
487{
Matt Carlsonde6f31e2010-04-12 06:58:30 +0000488 return readl(tp->aperegs + off);
Matt Carlson0d3031d2007-10-10 18:02:43 -0700489}
490
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
492{
Michael Chan68929142005-08-09 20:17:14 -0700493 unsigned long flags;
494
495 spin_lock_irqsave(&tp->indirect_lock, flags);
Michael Chan1ee582d2005-08-09 20:16:46 -0700496 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
497 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
Michael Chan68929142005-08-09 20:17:14 -0700498 spin_unlock_irqrestore(&tp->indirect_lock, flags);
Michael Chan1ee582d2005-08-09 20:16:46 -0700499}
500
501static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
502{
503 writel(val, tp->regs + off);
504 readl(tp->regs + off);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505}
506
Michael Chan68929142005-08-09 20:17:14 -0700507static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
508{
509 unsigned long flags;
510 u32 val;
511
512 spin_lock_irqsave(&tp->indirect_lock, flags);
513 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
514 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
515 spin_unlock_irqrestore(&tp->indirect_lock, flags);
516 return val;
517}
518
519static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
520{
521 unsigned long flags;
522
523 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
524 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
525 TG3_64BIT_REG_LOW, val);
526 return;
527 }
Matt Carlson66711e62009-11-13 13:03:49 +0000528 if (off == TG3_RX_STD_PROD_IDX_REG) {
Michael Chan68929142005-08-09 20:17:14 -0700529 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
530 TG3_64BIT_REG_LOW, val);
531 return;
532 }
533
534 spin_lock_irqsave(&tp->indirect_lock, flags);
535 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
536 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
537 spin_unlock_irqrestore(&tp->indirect_lock, flags);
538
539 /* In indirect mode when disabling interrupts, we also need
540 * to clear the interrupt bit in the GRC local ctrl register.
541 */
542 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
543 (val == 0x1)) {
544 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
545 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
546 }
547}
548
549static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
550{
551 unsigned long flags;
552 u32 val;
553
554 spin_lock_irqsave(&tp->indirect_lock, flags);
555 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
556 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
557 spin_unlock_irqrestore(&tp->indirect_lock, flags);
558 return val;
559}
560
Michael Chanb401e9e2005-12-19 16:27:04 -0800561/* usec_wait specifies the wait time in usec when writing to certain registers
562 * where it is unsafe to read back the register without some delay.
563 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
564 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
565 */
566static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567{
Joe Perches63c3a662011-04-26 08:12:10 +0000568 if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
Michael Chanb401e9e2005-12-19 16:27:04 -0800569 /* Non-posted methods */
570 tp->write32(tp, off, val);
571 else {
572 /* Posted method */
573 tg3_write32(tp, off, val);
574 if (usec_wait)
575 udelay(usec_wait);
576 tp->read32(tp, off);
577 }
578 /* Wait again after the read for the posted method to guarantee that
579 * the wait time is met.
580 */
581 if (usec_wait)
582 udelay(usec_wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583}
584
Michael Chan09ee9292005-08-09 20:17:00 -0700585static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
586{
587 tp->write32_mbox(tp, off, val);
Hauke Mehrtens7e6c63f2013-02-07 05:37:39 +0000588 if (tg3_flag(tp, FLUSH_POSTED_WRITES) ||
589 (!tg3_flag(tp, MBOX_WRITE_REORDER) &&
590 !tg3_flag(tp, ICH_WORKAROUND)))
Michael Chan68929142005-08-09 20:17:14 -0700591 tp->read32_mbox(tp, off);
Michael Chan09ee9292005-08-09 20:17:00 -0700592}
593
Michael Chan20094932005-08-09 20:16:32 -0700594static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595{
596 void __iomem *mbox = tp->regs + off;
597 writel(val, mbox);
Joe Perches63c3a662011-04-26 08:12:10 +0000598 if (tg3_flag(tp, TXD_MBOX_HWBUG))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599 writel(val, mbox);
Hauke Mehrtens7e6c63f2013-02-07 05:37:39 +0000600 if (tg3_flag(tp, MBOX_WRITE_REORDER) ||
601 tg3_flag(tp, FLUSH_POSTED_WRITES))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700602 readl(mbox);
603}
604
Michael Chanb5d37722006-09-27 16:06:21 -0700605static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
606{
Matt Carlsonde6f31e2010-04-12 06:58:30 +0000607 return readl(tp->regs + off + GRCMBOX_BASE);
Michael Chanb5d37722006-09-27 16:06:21 -0700608}
609
610static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
611{
612 writel(val, tp->regs + off + GRCMBOX_BASE);
613}
614
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000615#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
Michael Chan09ee9292005-08-09 20:17:00 -0700616#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000617#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
618#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
619#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
Michael Chan20094932005-08-09 20:16:32 -0700620
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000621#define tw32(reg, val) tp->write32(tp, reg, val)
622#define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
623#define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
624#define tr32(reg) tp->read32(tp, reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625
626static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
627{
Michael Chan68929142005-08-09 20:17:14 -0700628 unsigned long flags;
629
Joe Perches41535772013-02-16 11:20:04 +0000630 if (tg3_asic_rev(tp) == ASIC_REV_5906 &&
Michael Chanb5d37722006-09-27 16:06:21 -0700631 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
632 return;
633
Michael Chan68929142005-08-09 20:17:14 -0700634 spin_lock_irqsave(&tp->indirect_lock, flags);
Joe Perches63c3a662011-04-26 08:12:10 +0000635 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
Michael Chanbbadf502006-04-06 21:46:34 -0700636 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
637 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638
Michael Chanbbadf502006-04-06 21:46:34 -0700639 /* Always leave this as zero. */
640 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
641 } else {
642 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
643 tw32_f(TG3PCI_MEM_WIN_DATA, val);
644
645 /* Always leave this as zero. */
646 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
647 }
Michael Chan68929142005-08-09 20:17:14 -0700648 spin_unlock_irqrestore(&tp->indirect_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649}
650
651static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
652{
Michael Chan68929142005-08-09 20:17:14 -0700653 unsigned long flags;
654
Joe Perches41535772013-02-16 11:20:04 +0000655 if (tg3_asic_rev(tp) == ASIC_REV_5906 &&
Michael Chanb5d37722006-09-27 16:06:21 -0700656 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
657 *val = 0;
658 return;
659 }
660
Michael Chan68929142005-08-09 20:17:14 -0700661 spin_lock_irqsave(&tp->indirect_lock, flags);
Joe Perches63c3a662011-04-26 08:12:10 +0000662 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
Michael Chanbbadf502006-04-06 21:46:34 -0700663 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
664 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665
Michael Chanbbadf502006-04-06 21:46:34 -0700666 /* Always leave this as zero. */
667 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
668 } else {
669 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
670 *val = tr32(TG3PCI_MEM_WIN_DATA);
671
672 /* Always leave this as zero. */
673 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
674 }
Michael Chan68929142005-08-09 20:17:14 -0700675 spin_unlock_irqrestore(&tp->indirect_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676}
677
Matt Carlson0d3031d2007-10-10 18:02:43 -0700678static void tg3_ape_lock_init(struct tg3 *tp)
679{
680 int i;
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000681 u32 regbase, bit;
Matt Carlsonf92d9dc12010-06-05 17:24:30 +0000682
Joe Perches41535772013-02-16 11:20:04 +0000683 if (tg3_asic_rev(tp) == ASIC_REV_5761)
Matt Carlsonf92d9dc12010-06-05 17:24:30 +0000684 regbase = TG3_APE_LOCK_GRANT;
685 else
686 regbase = TG3_APE_PER_LOCK_GRANT;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700687
688 /* Make sure the driver hasn't any stale locks. */
Matt Carlson78f94dc2011-11-04 09:14:58 +0000689 for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
690 switch (i) {
691 case TG3_APE_LOCK_PHY0:
692 case TG3_APE_LOCK_PHY1:
693 case TG3_APE_LOCK_PHY2:
694 case TG3_APE_LOCK_PHY3:
695 bit = APE_LOCK_GRANT_DRIVER;
696 break;
697 default:
698 if (!tp->pci_fn)
699 bit = APE_LOCK_GRANT_DRIVER;
700 else
701 bit = 1 << tp->pci_fn;
702 }
703 tg3_ape_write32(tp, regbase + 4 * i, bit);
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000704 }
705
Matt Carlson0d3031d2007-10-10 18:02:43 -0700706}
707
708static int tg3_ape_lock(struct tg3 *tp, int locknum)
709{
710 int i, off;
711 int ret = 0;
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000712 u32 status, req, gnt, bit;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700713
Joe Perches63c3a662011-04-26 08:12:10 +0000714 if (!tg3_flag(tp, ENABLE_APE))
Matt Carlson0d3031d2007-10-10 18:02:43 -0700715 return 0;
716
717 switch (locknum) {
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000718 case TG3_APE_LOCK_GPIO:
Joe Perches41535772013-02-16 11:20:04 +0000719 if (tg3_asic_rev(tp) == ASIC_REV_5761)
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000720 return 0;
Matt Carlson33f401a2010-04-05 10:19:27 +0000721 case TG3_APE_LOCK_GRC:
722 case TG3_APE_LOCK_MEM:
Matt Carlson78f94dc2011-11-04 09:14:58 +0000723 if (!tp->pci_fn)
724 bit = APE_LOCK_REQ_DRIVER;
725 else
726 bit = 1 << tp->pci_fn;
Matt Carlson33f401a2010-04-05 10:19:27 +0000727 break;
Michael Chan8151ad52012-07-29 19:15:41 +0000728 case TG3_APE_LOCK_PHY0:
729 case TG3_APE_LOCK_PHY1:
730 case TG3_APE_LOCK_PHY2:
731 case TG3_APE_LOCK_PHY3:
732 bit = APE_LOCK_REQ_DRIVER;
733 break;
Matt Carlson33f401a2010-04-05 10:19:27 +0000734 default:
735 return -EINVAL;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700736 }
737
Joe Perches41535772013-02-16 11:20:04 +0000738 if (tg3_asic_rev(tp) == ASIC_REV_5761) {
Matt Carlsonf92d9dc12010-06-05 17:24:30 +0000739 req = TG3_APE_LOCK_REQ;
740 gnt = TG3_APE_LOCK_GRANT;
741 } else {
742 req = TG3_APE_PER_LOCK_REQ;
743 gnt = TG3_APE_PER_LOCK_GRANT;
744 }
745
Matt Carlson0d3031d2007-10-10 18:02:43 -0700746 off = 4 * locknum;
747
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000748 tg3_ape_write32(tp, req + off, bit);
Matt Carlson0d3031d2007-10-10 18:02:43 -0700749
750 /* Wait for up to 1 millisecond to acquire lock. */
751 for (i = 0; i < 100; i++) {
Matt Carlsonf92d9dc12010-06-05 17:24:30 +0000752 status = tg3_ape_read32(tp, gnt + off);
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000753 if (status == bit)
Matt Carlson0d3031d2007-10-10 18:02:43 -0700754 break;
Gavin Shan6d446ec2013-06-25 15:24:32 +0800755 if (pci_channel_offline(tp->pdev))
756 break;
757
Matt Carlson0d3031d2007-10-10 18:02:43 -0700758 udelay(10);
759 }
760
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000761 if (status != bit) {
Matt Carlson0d3031d2007-10-10 18:02:43 -0700762 /* Revoke the lock request. */
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000763 tg3_ape_write32(tp, gnt + off, bit);
Matt Carlson0d3031d2007-10-10 18:02:43 -0700764 ret = -EBUSY;
765 }
766
767 return ret;
768}
769
770static void tg3_ape_unlock(struct tg3 *tp, int locknum)
771{
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000772 u32 gnt, bit;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700773
Joe Perches63c3a662011-04-26 08:12:10 +0000774 if (!tg3_flag(tp, ENABLE_APE))
Matt Carlson0d3031d2007-10-10 18:02:43 -0700775 return;
776
777 switch (locknum) {
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000778 case TG3_APE_LOCK_GPIO:
Joe Perches41535772013-02-16 11:20:04 +0000779 if (tg3_asic_rev(tp) == ASIC_REV_5761)
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000780 return;
Matt Carlson33f401a2010-04-05 10:19:27 +0000781 case TG3_APE_LOCK_GRC:
782 case TG3_APE_LOCK_MEM:
Matt Carlson78f94dc2011-11-04 09:14:58 +0000783 if (!tp->pci_fn)
784 bit = APE_LOCK_GRANT_DRIVER;
785 else
786 bit = 1 << tp->pci_fn;
Matt Carlson33f401a2010-04-05 10:19:27 +0000787 break;
Michael Chan8151ad52012-07-29 19:15:41 +0000788 case TG3_APE_LOCK_PHY0:
789 case TG3_APE_LOCK_PHY1:
790 case TG3_APE_LOCK_PHY2:
791 case TG3_APE_LOCK_PHY3:
792 bit = APE_LOCK_GRANT_DRIVER;
793 break;
Matt Carlson33f401a2010-04-05 10:19:27 +0000794 default:
795 return;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700796 }
797
Joe Perches41535772013-02-16 11:20:04 +0000798 if (tg3_asic_rev(tp) == ASIC_REV_5761)
Matt Carlsonf92d9dc12010-06-05 17:24:30 +0000799 gnt = TG3_APE_LOCK_GRANT;
800 else
801 gnt = TG3_APE_PER_LOCK_GRANT;
802
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000803 tg3_ape_write32(tp, gnt + 4 * locknum, bit);
Matt Carlson0d3031d2007-10-10 18:02:43 -0700804}
805
Matt Carlsonb65a3722012-07-16 16:24:00 +0000806static int tg3_ape_event_lock(struct tg3 *tp, u32 timeout_us)
Matt Carlsonfd6d3f02011-08-31 11:44:52 +0000807{
Matt Carlsonfd6d3f02011-08-31 11:44:52 +0000808 u32 apedata;
809
Matt Carlsonb65a3722012-07-16 16:24:00 +0000810 while (timeout_us) {
Matt Carlsonfd6d3f02011-08-31 11:44:52 +0000811 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
Matt Carlsonb65a3722012-07-16 16:24:00 +0000812 return -EBUSY;
Matt Carlsonfd6d3f02011-08-31 11:44:52 +0000813
814 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
Matt Carlsonfd6d3f02011-08-31 11:44:52 +0000815 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
816 break;
817
Matt Carlsonb65a3722012-07-16 16:24:00 +0000818 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
819
820 udelay(10);
821 timeout_us -= (timeout_us > 10) ? 10 : timeout_us;
Matt Carlsonfd6d3f02011-08-31 11:44:52 +0000822 }
823
Matt Carlsonb65a3722012-07-16 16:24:00 +0000824 return timeout_us ? 0 : -EBUSY;
825}
826
Matt Carlsoncf8d55a2012-07-16 16:24:01 +0000827static int tg3_ape_wait_for_event(struct tg3 *tp, u32 timeout_us)
828{
829 u32 i, apedata;
830
831 for (i = 0; i < timeout_us / 10; i++) {
832 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
833
834 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
835 break;
836
837 udelay(10);
838 }
839
840 return i == timeout_us / 10;
841}
842
Michael Chan86449942012-10-02 20:31:14 -0700843static int tg3_ape_scratchpad_read(struct tg3 *tp, u32 *data, u32 base_off,
844 u32 len)
Matt Carlsoncf8d55a2012-07-16 16:24:01 +0000845{
846 int err;
847 u32 i, bufoff, msgoff, maxlen, apedata;
848
849 if (!tg3_flag(tp, APE_HAS_NCSI))
850 return 0;
851
852 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
853 if (apedata != APE_SEG_SIG_MAGIC)
854 return -ENODEV;
855
856 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
857 if (!(apedata & APE_FW_STATUS_READY))
858 return -EAGAIN;
859
860 bufoff = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_OFF) +
861 TG3_APE_SHMEM_BASE;
862 msgoff = bufoff + 2 * sizeof(u32);
863 maxlen = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_LEN);
864
865 while (len) {
866 u32 length;
867
868 /* Cap xfer sizes to scratchpad limits. */
869 length = (len > maxlen) ? maxlen : len;
870 len -= length;
871
872 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
873 if (!(apedata & APE_FW_STATUS_READY))
874 return -EAGAIN;
875
876 /* Wait for up to 1 msec for APE to service previous event. */
877 err = tg3_ape_event_lock(tp, 1000);
878 if (err)
879 return err;
880
881 apedata = APE_EVENT_STATUS_DRIVER_EVNT |
882 APE_EVENT_STATUS_SCRTCHPD_READ |
883 APE_EVENT_STATUS_EVENT_PENDING;
884 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS, apedata);
885
886 tg3_ape_write32(tp, bufoff, base_off);
887 tg3_ape_write32(tp, bufoff + sizeof(u32), length);
888
889 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
890 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
891
892 base_off += length;
893
894 if (tg3_ape_wait_for_event(tp, 30000))
895 return -EAGAIN;
896
897 for (i = 0; length; i += 4, length -= 4) {
898 u32 val = tg3_ape_read32(tp, msgoff + i);
899 memcpy(data, &val, sizeof(u32));
900 data++;
901 }
902 }
903
904 return 0;
905}
906
Matt Carlsonb65a3722012-07-16 16:24:00 +0000907static int tg3_ape_send_event(struct tg3 *tp, u32 event)
908{
909 int err;
910 u32 apedata;
911
912 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
913 if (apedata != APE_SEG_SIG_MAGIC)
914 return -EAGAIN;
915
916 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
917 if (!(apedata & APE_FW_STATUS_READY))
918 return -EAGAIN;
919
920 /* Wait for up to 1 millisecond for APE to service previous event. */
921 err = tg3_ape_event_lock(tp, 1000);
922 if (err)
923 return err;
924
925 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
926 event | APE_EVENT_STATUS_EVENT_PENDING);
927
928 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
929 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
930
931 return 0;
Matt Carlsonfd6d3f02011-08-31 11:44:52 +0000932}
933
934static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
935{
936 u32 event;
937 u32 apedata;
938
939 if (!tg3_flag(tp, ENABLE_APE))
940 return;
941
942 switch (kind) {
943 case RESET_KIND_INIT:
944 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
945 APE_HOST_SEG_SIG_MAGIC);
946 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
947 APE_HOST_SEG_LEN_MAGIC);
948 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
949 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
950 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
951 APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
952 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
953 APE_HOST_BEHAV_NO_PHYLOCK);
954 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
955 TG3_APE_HOST_DRVR_STATE_START);
956
957 event = APE_EVENT_STATUS_STATE_START;
958 break;
959 case RESET_KIND_SHUTDOWN:
960 /* With the interface we are currently using,
961 * APE does not track driver state. Wiping
962 * out the HOST SEGMENT SIGNATURE forces
963 * the APE to assume OS absent status.
964 */
965 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
966
967 if (device_may_wakeup(&tp->pdev->dev) &&
968 tg3_flag(tp, WOL_ENABLE)) {
969 tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
970 TG3_APE_HOST_WOL_SPEED_AUTO);
971 apedata = TG3_APE_HOST_DRVR_STATE_WOL;
972 } else
973 apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
974
975 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
976
977 event = APE_EVENT_STATUS_STATE_UNLOAD;
978 break;
Matt Carlsonfd6d3f02011-08-31 11:44:52 +0000979 default:
980 return;
981 }
982
983 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
984
985 tg3_ape_send_event(tp, event);
986}
987
Linus Torvalds1da177e2005-04-16 15:20:36 -0700988static void tg3_disable_ints(struct tg3 *tp)
989{
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000990 int i;
991
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992 tw32(TG3PCI_MISC_HOST_CTRL,
993 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000994 for (i = 0; i < tp->irq_max; i++)
995 tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700996}
997
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998static void tg3_enable_ints(struct tg3 *tp)
999{
Matt Carlson89aeb3b2009-09-01 13:08:58 +00001000 int i;
Matt Carlson89aeb3b2009-09-01 13:08:58 +00001001
Michael Chanbbe832c2005-06-24 20:20:04 -07001002 tp->irq_sync = 0;
1003 wmb();
1004
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005 tw32(TG3PCI_MISC_HOST_CTRL,
1006 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
Matt Carlsonf19af9c2009-09-01 12:47:49 +00001007
Matt Carlsonf89f38b2010-02-12 14:47:07 +00001008 tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
Matt Carlson89aeb3b2009-09-01 13:08:58 +00001009 for (i = 0; i < tp->irq_cnt; i++) {
1010 struct tg3_napi *tnapi = &tp->napi[i];
Matt Carlsonc6cdf432010-04-05 10:19:26 +00001011
Matt Carlson89aeb3b2009-09-01 13:08:58 +00001012 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
Joe Perches63c3a662011-04-26 08:12:10 +00001013 if (tg3_flag(tp, 1SHOT_MSI))
Matt Carlson89aeb3b2009-09-01 13:08:58 +00001014 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
1015
Matt Carlsonf89f38b2010-02-12 14:47:07 +00001016 tp->coal_now |= tnapi->coal_now;
Matt Carlson89aeb3b2009-09-01 13:08:58 +00001017 }
Matt Carlsonf19af9c2009-09-01 12:47:49 +00001018
1019 /* Force an initial interrupt */
Joe Perches63c3a662011-04-26 08:12:10 +00001020 if (!tg3_flag(tp, TAGGED_STATUS) &&
Matt Carlsonf19af9c2009-09-01 12:47:49 +00001021 (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
1022 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
1023 else
Matt Carlsonf89f38b2010-02-12 14:47:07 +00001024 tw32(HOSTCC_MODE, tp->coal_now);
1025
1026 tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001027}
1028
Matt Carlson17375d22009-08-28 14:02:18 +00001029static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
Michael Chan04237dd2005-04-25 15:17:17 -07001030{
Matt Carlson17375d22009-08-28 14:02:18 +00001031 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +00001032 struct tg3_hw_status *sblk = tnapi->hw_status;
Michael Chan04237dd2005-04-25 15:17:17 -07001033 unsigned int work_exists = 0;
1034
1035 /* check for phy events */
Joe Perches63c3a662011-04-26 08:12:10 +00001036 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
Michael Chan04237dd2005-04-25 15:17:17 -07001037 if (sblk->status & SD_STATUS_LINK_CHG)
1038 work_exists = 1;
1039 }
Matt Carlsonf891ea12012-04-24 13:37:01 +00001040
1041 /* check for TX work to do */
1042 if (sblk->idx[0].tx_consumer != tnapi->tx_cons)
1043 work_exists = 1;
1044
1045 /* check for RX work to do */
1046 if (tnapi->rx_rcb_prod_idx &&
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00001047 *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
Michael Chan04237dd2005-04-25 15:17:17 -07001048 work_exists = 1;
1049
1050 return work_exists;
1051}
1052
Matt Carlson17375d22009-08-28 14:02:18 +00001053/* tg3_int_reenable
Michael Chan04237dd2005-04-25 15:17:17 -07001054 * similar to tg3_enable_ints, but it accurately determines whether there
1055 * is new work pending and can return without flushing the PIO write
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001056 * which reenables interrupts
Linus Torvalds1da177e2005-04-16 15:20:36 -07001057 */
Matt Carlson17375d22009-08-28 14:02:18 +00001058static void tg3_int_reenable(struct tg3_napi *tnapi)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001059{
Matt Carlson17375d22009-08-28 14:02:18 +00001060 struct tg3 *tp = tnapi->tp;
1061
Matt Carlson898a56f2009-08-28 14:02:40 +00001062 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001063 mmiowb();
1064
David S. Millerfac9b832005-05-18 22:46:34 -07001065 /* When doing tagged status, this work check is unnecessary.
1066 * The last_tag we write above tells the chip which piece of
1067 * work we've completed.
1068 */
Joe Perches63c3a662011-04-26 08:12:10 +00001069 if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
Michael Chan04237dd2005-04-25 15:17:17 -07001070 tw32(HOSTCC_MODE, tp->coalesce_mode |
Matt Carlsonfd2ce372009-09-01 12:51:13 +00001071 HOSTCC_MODE_ENABLE | tnapi->coal_now);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001072}
1073
Linus Torvalds1da177e2005-04-16 15:20:36 -07001074static void tg3_switch_clocks(struct tg3 *tp)
1075{
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00001076 u32 clock_ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001077 u32 orig_clock_ctrl;
1078
Joe Perches63c3a662011-04-26 08:12:10 +00001079 if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
Michael Chan4cf78e42005-07-25 12:29:19 -07001080 return;
1081
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00001082 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
1083
Linus Torvalds1da177e2005-04-16 15:20:36 -07001084 orig_clock_ctrl = clock_ctrl;
1085 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
1086 CLOCK_CTRL_CLKRUN_OENABLE |
1087 0x1f);
1088 tp->pci_clock_ctrl = clock_ctrl;
1089
Joe Perches63c3a662011-04-26 08:12:10 +00001090 if (tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001091 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
Michael Chanb401e9e2005-12-19 16:27:04 -08001092 tw32_wait_f(TG3PCI_CLOCK_CTRL,
1093 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001094 }
1095 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
Michael Chanb401e9e2005-12-19 16:27:04 -08001096 tw32_wait_f(TG3PCI_CLOCK_CTRL,
1097 clock_ctrl |
1098 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
1099 40);
1100 tw32_wait_f(TG3PCI_CLOCK_CTRL,
1101 clock_ctrl | (CLOCK_CTRL_ALTCLK),
1102 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001103 }
Michael Chanb401e9e2005-12-19 16:27:04 -08001104 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105}
1106
1107#define PHY_BUSY_LOOPS 5000
1108
Hauke Mehrtens5c358042013-02-07 05:37:38 +00001109static int __tg3_readphy(struct tg3 *tp, unsigned int phy_addr, int reg,
1110 u32 *val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001111{
1112 u32 frame_val;
1113 unsigned int loops;
1114 int ret;
1115
1116 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1117 tw32_f(MAC_MI_MODE,
1118 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
1119 udelay(80);
1120 }
1121
Michael Chan8151ad52012-07-29 19:15:41 +00001122 tg3_ape_lock(tp, tp->phy_ape_lock);
1123
Linus Torvalds1da177e2005-04-16 15:20:36 -07001124 *val = 0x0;
1125
Hauke Mehrtens5c358042013-02-07 05:37:38 +00001126 frame_val = ((phy_addr << MI_COM_PHY_ADDR_SHIFT) &
Linus Torvalds1da177e2005-04-16 15:20:36 -07001127 MI_COM_PHY_ADDR_MASK);
1128 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
1129 MI_COM_REG_ADDR_MASK);
1130 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001131
Linus Torvalds1da177e2005-04-16 15:20:36 -07001132 tw32_f(MAC_MI_COM, frame_val);
1133
1134 loops = PHY_BUSY_LOOPS;
1135 while (loops != 0) {
1136 udelay(10);
1137 frame_val = tr32(MAC_MI_COM);
1138
1139 if ((frame_val & MI_COM_BUSY) == 0) {
1140 udelay(5);
1141 frame_val = tr32(MAC_MI_COM);
1142 break;
1143 }
1144 loops -= 1;
1145 }
1146
1147 ret = -EBUSY;
1148 if (loops != 0) {
1149 *val = frame_val & MI_COM_DATA_MASK;
1150 ret = 0;
1151 }
1152
1153 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1154 tw32_f(MAC_MI_MODE, tp->mi_mode);
1155 udelay(80);
1156 }
1157
Michael Chan8151ad52012-07-29 19:15:41 +00001158 tg3_ape_unlock(tp, tp->phy_ape_lock);
1159
Linus Torvalds1da177e2005-04-16 15:20:36 -07001160 return ret;
1161}
1162
Hauke Mehrtens5c358042013-02-07 05:37:38 +00001163static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
1164{
1165 return __tg3_readphy(tp, tp->phy_addr, reg, val);
1166}
1167
1168static int __tg3_writephy(struct tg3 *tp, unsigned int phy_addr, int reg,
1169 u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001170{
1171 u32 frame_val;
1172 unsigned int loops;
1173 int ret;
1174
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001175 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
Matt Carlson221c5632011-06-13 13:39:01 +00001176 (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
Michael Chanb5d37722006-09-27 16:06:21 -07001177 return 0;
1178
Linus Torvalds1da177e2005-04-16 15:20:36 -07001179 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1180 tw32_f(MAC_MI_MODE,
1181 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
1182 udelay(80);
1183 }
1184
Michael Chan8151ad52012-07-29 19:15:41 +00001185 tg3_ape_lock(tp, tp->phy_ape_lock);
1186
Hauke Mehrtens5c358042013-02-07 05:37:38 +00001187 frame_val = ((phy_addr << MI_COM_PHY_ADDR_SHIFT) &
Linus Torvalds1da177e2005-04-16 15:20:36 -07001188 MI_COM_PHY_ADDR_MASK);
1189 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
1190 MI_COM_REG_ADDR_MASK);
1191 frame_val |= (val & MI_COM_DATA_MASK);
1192 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001193
Linus Torvalds1da177e2005-04-16 15:20:36 -07001194 tw32_f(MAC_MI_COM, frame_val);
1195
1196 loops = PHY_BUSY_LOOPS;
1197 while (loops != 0) {
1198 udelay(10);
1199 frame_val = tr32(MAC_MI_COM);
1200 if ((frame_val & MI_COM_BUSY) == 0) {
1201 udelay(5);
1202 frame_val = tr32(MAC_MI_COM);
1203 break;
1204 }
1205 loops -= 1;
1206 }
1207
1208 ret = -EBUSY;
1209 if (loops != 0)
1210 ret = 0;
1211
1212 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1213 tw32_f(MAC_MI_MODE, tp->mi_mode);
1214 udelay(80);
1215 }
1216
Michael Chan8151ad52012-07-29 19:15:41 +00001217 tg3_ape_unlock(tp, tp->phy_ape_lock);
1218
Linus Torvalds1da177e2005-04-16 15:20:36 -07001219 return ret;
1220}
1221
Hauke Mehrtens5c358042013-02-07 05:37:38 +00001222static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
1223{
1224 return __tg3_writephy(tp, tp->phy_addr, reg, val);
1225}
1226
Matt Carlsonb0988c12011-04-20 07:57:39 +00001227static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
1228{
1229 int err;
1230
1231 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1232 if (err)
1233 goto done;
1234
1235 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1236 if (err)
1237 goto done;
1238
1239 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1240 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1241 if (err)
1242 goto done;
1243
1244 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
1245
1246done:
1247 return err;
1248}
1249
1250static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
1251{
1252 int err;
1253
1254 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1255 if (err)
1256 goto done;
1257
1258 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1259 if (err)
1260 goto done;
1261
1262 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1263 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1264 if (err)
1265 goto done;
1266
1267 err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
1268
1269done:
1270 return err;
1271}
1272
1273static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
1274{
1275 int err;
1276
1277 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1278 if (!err)
1279 err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
1280
1281 return err;
1282}
1283
1284static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
1285{
1286 int err;
1287
1288 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1289 if (!err)
1290 err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
1291
1292 return err;
1293}
1294
Matt Carlson15ee95c2011-04-20 07:57:40 +00001295static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
1296{
1297 int err;
1298
1299 err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
1300 (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
1301 MII_TG3_AUXCTL_SHDWSEL_MISC);
1302 if (!err)
1303 err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
1304
1305 return err;
1306}
1307
Matt Carlsonb4bd2922011-04-20 07:57:41 +00001308static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
1309{
1310 if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
1311 set |= MII_TG3_AUXCTL_MISC_WREN;
1312
1313 return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
1314}
1315
Nithin Nayak Sujirdaf3ec62013-01-14 17:11:00 +00001316static int tg3_phy_toggle_auxctl_smdsp(struct tg3 *tp, bool enable)
1317{
1318 u32 val;
1319 int err;
Matt Carlson1d36ba42011-04-20 07:57:42 +00001320
Nithin Nayak Sujirdaf3ec62013-01-14 17:11:00 +00001321 err = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
1322
1323 if (err)
1324 return err;
Nithin Nayak Sujirdaf3ec62013-01-14 17:11:00 +00001325
Nithin Sujir7c10ee32013-05-23 11:11:26 +00001326 if (enable)
Nithin Nayak Sujirdaf3ec62013-01-14 17:11:00 +00001327 val |= MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
1328 else
1329 val &= ~MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
1330
1331 err = tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
1332 val | MII_TG3_AUXCTL_ACTL_TX_6DB);
1333
1334 return err;
1335}
Matt Carlson1d36ba42011-04-20 07:57:42 +00001336
Nithin Sujir3ab71072013-09-20 16:46:55 -07001337static int tg3_phy_shdw_write(struct tg3 *tp, int reg, u32 val)
1338{
1339 return tg3_writephy(tp, MII_TG3_MISC_SHDW,
1340 reg | val | MII_TG3_MISC_SHDW_WREN);
1341}
1342
Matt Carlson95e28692008-05-25 23:44:14 -07001343static int tg3_bmcr_reset(struct tg3 *tp)
1344{
1345 u32 phy_control;
1346 int limit, err;
1347
1348 /* OK, reset it, and poll the BMCR_RESET bit until it
1349 * clears or we time out.
1350 */
1351 phy_control = BMCR_RESET;
1352 err = tg3_writephy(tp, MII_BMCR, phy_control);
1353 if (err != 0)
1354 return -EBUSY;
1355
1356 limit = 5000;
1357 while (limit--) {
1358 err = tg3_readphy(tp, MII_BMCR, &phy_control);
1359 if (err != 0)
1360 return -EBUSY;
1361
1362 if ((phy_control & BMCR_RESET) == 0) {
1363 udelay(40);
1364 break;
1365 }
1366 udelay(10);
1367 }
Roel Kluind4675b52009-02-12 16:33:27 -08001368 if (limit < 0)
Matt Carlson95e28692008-05-25 23:44:14 -07001369 return -EBUSY;
1370
1371 return 0;
1372}
1373
Matt Carlson158d7ab2008-05-29 01:37:54 -07001374static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
1375{
Francois Romieu3d165432009-01-19 16:56:50 -08001376 struct tg3 *tp = bp->priv;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001377 u32 val;
1378
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001379 spin_lock_bh(&tp->lock);
Matt Carlson158d7ab2008-05-29 01:37:54 -07001380
Hauke Mehrtensead24022013-09-28 23:15:26 +02001381 if (__tg3_readphy(tp, mii_id, reg, &val))
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001382 val = -EIO;
1383
1384 spin_unlock_bh(&tp->lock);
Matt Carlson158d7ab2008-05-29 01:37:54 -07001385
1386 return val;
1387}
1388
1389static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
1390{
Francois Romieu3d165432009-01-19 16:56:50 -08001391 struct tg3 *tp = bp->priv;
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001392 u32 ret = 0;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001393
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001394 spin_lock_bh(&tp->lock);
Matt Carlson158d7ab2008-05-29 01:37:54 -07001395
Hauke Mehrtensead24022013-09-28 23:15:26 +02001396 if (__tg3_writephy(tp, mii_id, reg, val))
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001397 ret = -EIO;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001398
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001399 spin_unlock_bh(&tp->lock);
1400
1401 return ret;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001402}
1403
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001404static void tg3_mdio_config_5785(struct tg3 *tp)
Matt Carlsona9daf362008-05-25 23:49:44 -07001405{
1406 u32 val;
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001407 struct phy_device *phydev;
Matt Carlsona9daf362008-05-25 23:49:44 -07001408
Hauke Mehrtensead24022013-09-28 23:15:26 +02001409 phydev = tp->mdio_bus->phy_map[tp->phy_addr];
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001410 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
Matt Carlson6a443a02010-02-17 15:17:04 +00001411 case PHY_ID_BCM50610:
1412 case PHY_ID_BCM50610M:
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001413 val = MAC_PHYCFG2_50610_LED_MODES;
1414 break;
Matt Carlson6a443a02010-02-17 15:17:04 +00001415 case PHY_ID_BCMAC131:
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001416 val = MAC_PHYCFG2_AC131_LED_MODES;
1417 break;
Matt Carlson6a443a02010-02-17 15:17:04 +00001418 case PHY_ID_RTL8211C:
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001419 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
1420 break;
Matt Carlson6a443a02010-02-17 15:17:04 +00001421 case PHY_ID_RTL8201E:
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001422 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
1423 break;
1424 default:
Matt Carlsona9daf362008-05-25 23:49:44 -07001425 return;
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001426 }
1427
1428 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
1429 tw32(MAC_PHYCFG2, val);
1430
1431 val = tr32(MAC_PHYCFG1);
Matt Carlsonbb85fbb2009-08-25 10:09:07 +00001432 val &= ~(MAC_PHYCFG1_RGMII_INT |
1433 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
1434 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001435 tw32(MAC_PHYCFG1, val);
1436
1437 return;
1438 }
1439
Joe Perches63c3a662011-04-26 08:12:10 +00001440 if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001441 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
1442 MAC_PHYCFG2_FMODE_MASK_MASK |
1443 MAC_PHYCFG2_GMODE_MASK_MASK |
1444 MAC_PHYCFG2_ACT_MASK_MASK |
1445 MAC_PHYCFG2_QUAL_MASK_MASK |
1446 MAC_PHYCFG2_INBAND_ENABLE;
1447
1448 tw32(MAC_PHYCFG2, val);
Matt Carlsona9daf362008-05-25 23:49:44 -07001449
Matt Carlsonbb85fbb2009-08-25 10:09:07 +00001450 val = tr32(MAC_PHYCFG1);
1451 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
1452 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
Joe Perches63c3a662011-04-26 08:12:10 +00001453 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1454 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
Matt Carlsona9daf362008-05-25 23:49:44 -07001455 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
Joe Perches63c3a662011-04-26 08:12:10 +00001456 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
Matt Carlsona9daf362008-05-25 23:49:44 -07001457 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
1458 }
Matt Carlsonbb85fbb2009-08-25 10:09:07 +00001459 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
1460 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
1461 tw32(MAC_PHYCFG1, val);
Matt Carlsona9daf362008-05-25 23:49:44 -07001462
Matt Carlsona9daf362008-05-25 23:49:44 -07001463 val = tr32(MAC_EXT_RGMII_MODE);
1464 val &= ~(MAC_RGMII_MODE_RX_INT_B |
1465 MAC_RGMII_MODE_RX_QUALITY |
1466 MAC_RGMII_MODE_RX_ACTIVITY |
1467 MAC_RGMII_MODE_RX_ENG_DET |
1468 MAC_RGMII_MODE_TX_ENABLE |
1469 MAC_RGMII_MODE_TX_LOWPWR |
1470 MAC_RGMII_MODE_TX_RESET);
Joe Perches63c3a662011-04-26 08:12:10 +00001471 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1472 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
Matt Carlsona9daf362008-05-25 23:49:44 -07001473 val |= MAC_RGMII_MODE_RX_INT_B |
1474 MAC_RGMII_MODE_RX_QUALITY |
1475 MAC_RGMII_MODE_RX_ACTIVITY |
1476 MAC_RGMII_MODE_RX_ENG_DET;
Joe Perches63c3a662011-04-26 08:12:10 +00001477 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
Matt Carlsona9daf362008-05-25 23:49:44 -07001478 val |= MAC_RGMII_MODE_TX_ENABLE |
1479 MAC_RGMII_MODE_TX_LOWPWR |
1480 MAC_RGMII_MODE_TX_RESET;
1481 }
1482 tw32(MAC_EXT_RGMII_MODE, val);
1483}
1484
Matt Carlson158d7ab2008-05-29 01:37:54 -07001485static void tg3_mdio_start(struct tg3 *tp)
1486{
Matt Carlson158d7ab2008-05-29 01:37:54 -07001487 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
1488 tw32_f(MAC_MI_MODE, tp->mi_mode);
1489 udelay(80);
Matt Carlsona9daf362008-05-25 23:49:44 -07001490
Joe Perches63c3a662011-04-26 08:12:10 +00001491 if (tg3_flag(tp, MDIOBUS_INITED) &&
Joe Perches41535772013-02-16 11:20:04 +00001492 tg3_asic_rev(tp) == ASIC_REV_5785)
Matt Carlson9ea48182010-02-17 15:17:01 +00001493 tg3_mdio_config_5785(tp);
1494}
1495
1496static int tg3_mdio_init(struct tg3 *tp)
1497{
1498 int i;
1499 u32 reg;
1500 struct phy_device *phydev;
1501
Joe Perches63c3a662011-04-26 08:12:10 +00001502 if (tg3_flag(tp, 5717_PLUS)) {
Matt Carlson9c7df912010-06-05 17:24:36 +00001503 u32 is_serdes;
Matt Carlson882e9792009-09-01 13:21:36 +00001504
Matt Carlson69f11c92011-07-13 09:27:30 +00001505 tp->phy_addr = tp->pci_fn + 1;
Matt Carlson882e9792009-09-01 13:21:36 +00001506
Joe Perches41535772013-02-16 11:20:04 +00001507 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5717_A0)
Matt Carlsond1ec96a2010-01-12 10:11:38 +00001508 is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
1509 else
1510 is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
1511 TG3_CPMU_PHY_STRAP_IS_SERDES;
Matt Carlson882e9792009-09-01 13:21:36 +00001512 if (is_serdes)
1513 tp->phy_addr += 7;
Hauke Mehrtensee002b62013-09-28 23:15:28 +02001514 } else if (tg3_flag(tp, IS_SSB_CORE) && tg3_flag(tp, ROBOSWITCH)) {
1515 int addr;
1516
1517 addr = ssb_gige_get_phyaddr(tp->pdev);
1518 if (addr < 0)
1519 return addr;
1520 tp->phy_addr = addr;
Matt Carlson882e9792009-09-01 13:21:36 +00001521 } else
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001522 tp->phy_addr = TG3_PHY_MII_ADDR;
Matt Carlson882e9792009-09-01 13:21:36 +00001523
Matt Carlson158d7ab2008-05-29 01:37:54 -07001524 tg3_mdio_start(tp);
1525
Joe Perches63c3a662011-04-26 08:12:10 +00001526 if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
Matt Carlson158d7ab2008-05-29 01:37:54 -07001527 return 0;
1528
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001529 tp->mdio_bus = mdiobus_alloc();
1530 if (tp->mdio_bus == NULL)
1531 return -ENOMEM;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001532
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001533 tp->mdio_bus->name = "tg3 mdio bus";
1534 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
Matt Carlson158d7ab2008-05-29 01:37:54 -07001535 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001536 tp->mdio_bus->priv = tp;
1537 tp->mdio_bus->parent = &tp->pdev->dev;
1538 tp->mdio_bus->read = &tg3_mdio_read;
1539 tp->mdio_bus->write = &tg3_mdio_write;
Hauke Mehrtensead24022013-09-28 23:15:26 +02001540 tp->mdio_bus->phy_mask = ~(1 << tp->phy_addr);
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001541 tp->mdio_bus->irq = &tp->mdio_irq[0];
Matt Carlson158d7ab2008-05-29 01:37:54 -07001542
1543 for (i = 0; i < PHY_MAX_ADDR; i++)
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001544 tp->mdio_bus->irq[i] = PHY_POLL;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001545
1546 /* The bus registration will look for all the PHYs on the mdio bus.
1547 * Unfortunately, it does not ensure the PHY is powered up before
1548 * accessing the PHY ID registers. A chip reset is the
1549 * quickest way to bring the device back to an operational state..
1550 */
1551 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1552 tg3_bmcr_reset(tp);
1553
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001554 i = mdiobus_register(tp->mdio_bus);
Matt Carlsona9daf362008-05-25 23:49:44 -07001555 if (i) {
Matt Carlsonab96b242010-04-05 10:19:22 +00001556 dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001557 mdiobus_free(tp->mdio_bus);
Matt Carlsona9daf362008-05-25 23:49:44 -07001558 return i;
1559 }
Matt Carlson158d7ab2008-05-29 01:37:54 -07001560
Hauke Mehrtensead24022013-09-28 23:15:26 +02001561 phydev = tp->mdio_bus->phy_map[tp->phy_addr];
Matt Carlsona9daf362008-05-25 23:49:44 -07001562
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001563 if (!phydev || !phydev->drv) {
Matt Carlsonab96b242010-04-05 10:19:22 +00001564 dev_warn(&tp->pdev->dev, "No PHY devices\n");
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001565 mdiobus_unregister(tp->mdio_bus);
1566 mdiobus_free(tp->mdio_bus);
1567 return -ENODEV;
1568 }
1569
1570 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
Matt Carlson6a443a02010-02-17 15:17:04 +00001571 case PHY_ID_BCM57780:
Matt Carlson321d32a2008-11-21 17:22:19 -08001572 phydev->interface = PHY_INTERFACE_MODE_GMII;
Matt Carlsonc704dc22009-11-02 14:32:12 +00001573 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
Matt Carlson321d32a2008-11-21 17:22:19 -08001574 break;
Matt Carlson6a443a02010-02-17 15:17:04 +00001575 case PHY_ID_BCM50610:
1576 case PHY_ID_BCM50610M:
Matt Carlson32e5a8d2009-11-02 14:31:39 +00001577 phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
Matt Carlsonc704dc22009-11-02 14:32:12 +00001578 PHY_BRCM_RX_REFCLK_UNUSED |
Matt Carlson52fae082009-11-02 14:32:38 +00001579 PHY_BRCM_DIS_TXCRXC_NOENRGY |
Matt Carlsonc704dc22009-11-02 14:32:12 +00001580 PHY_BRCM_AUTO_PWRDWN_ENABLE;
Joe Perches63c3a662011-04-26 08:12:10 +00001581 if (tg3_flag(tp, RGMII_INBAND_DISABLE))
Matt Carlsona9daf362008-05-25 23:49:44 -07001582 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
Joe Perches63c3a662011-04-26 08:12:10 +00001583 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
Matt Carlsona9daf362008-05-25 23:49:44 -07001584 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
Joe Perches63c3a662011-04-26 08:12:10 +00001585 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
Matt Carlsona9daf362008-05-25 23:49:44 -07001586 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001587 /* fallthru */
Matt Carlson6a443a02010-02-17 15:17:04 +00001588 case PHY_ID_RTL8211C:
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001589 phydev->interface = PHY_INTERFACE_MODE_RGMII;
Matt Carlsona9daf362008-05-25 23:49:44 -07001590 break;
Matt Carlson6a443a02010-02-17 15:17:04 +00001591 case PHY_ID_RTL8201E:
1592 case PHY_ID_BCMAC131:
Matt Carlsona9daf362008-05-25 23:49:44 -07001593 phydev->interface = PHY_INTERFACE_MODE_MII;
Matt Carlsoncdd4e09d2009-11-02 14:31:11 +00001594 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001595 tp->phy_flags |= TG3_PHYFLG_IS_FET;
Matt Carlsona9daf362008-05-25 23:49:44 -07001596 break;
1597 }
1598
Joe Perches63c3a662011-04-26 08:12:10 +00001599 tg3_flag_set(tp, MDIOBUS_INITED);
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001600
Joe Perches41535772013-02-16 11:20:04 +00001601 if (tg3_asic_rev(tp) == ASIC_REV_5785)
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001602 tg3_mdio_config_5785(tp);
Matt Carlsona9daf362008-05-25 23:49:44 -07001603
1604 return 0;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001605}
1606
1607static void tg3_mdio_fini(struct tg3 *tp)
1608{
Joe Perches63c3a662011-04-26 08:12:10 +00001609 if (tg3_flag(tp, MDIOBUS_INITED)) {
1610 tg3_flag_clear(tp, MDIOBUS_INITED);
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001611 mdiobus_unregister(tp->mdio_bus);
1612 mdiobus_free(tp->mdio_bus);
Matt Carlson158d7ab2008-05-29 01:37:54 -07001613 }
1614}
1615
Matt Carlson95e28692008-05-25 23:44:14 -07001616/* tp->lock is held. */
Matt Carlson4ba526c2008-08-15 14:10:04 -07001617static inline void tg3_generate_fw_event(struct tg3 *tp)
1618{
1619 u32 val;
1620
1621 val = tr32(GRC_RX_CPU_EVENT);
1622 val |= GRC_RX_CPU_DRIVER_EVENT;
1623 tw32_f(GRC_RX_CPU_EVENT, val);
1624
1625 tp->last_event_jiffies = jiffies;
1626}
1627
1628#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1629
1630/* tp->lock is held. */
Matt Carlson95e28692008-05-25 23:44:14 -07001631static void tg3_wait_for_event_ack(struct tg3 *tp)
1632{
1633 int i;
Matt Carlson4ba526c2008-08-15 14:10:04 -07001634 unsigned int delay_cnt;
1635 long time_remain;
Matt Carlson95e28692008-05-25 23:44:14 -07001636
Matt Carlson4ba526c2008-08-15 14:10:04 -07001637 /* If enough time has passed, no wait is necessary. */
1638 time_remain = (long)(tp->last_event_jiffies + 1 +
1639 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1640 (long)jiffies;
1641 if (time_remain < 0)
1642 return;
1643
1644 /* Check if we can shorten the wait time. */
1645 delay_cnt = jiffies_to_usecs(time_remain);
1646 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1647 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1648 delay_cnt = (delay_cnt >> 3) + 1;
1649
1650 for (i = 0; i < delay_cnt; i++) {
Matt Carlson95e28692008-05-25 23:44:14 -07001651 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1652 break;
Gavin Shan6d446ec2013-06-25 15:24:32 +08001653 if (pci_channel_offline(tp->pdev))
1654 break;
1655
Matt Carlson4ba526c2008-08-15 14:10:04 -07001656 udelay(8);
Matt Carlson95e28692008-05-25 23:44:14 -07001657 }
1658}
1659
1660/* tp->lock is held. */
Matt Carlsonb28f3892012-02-13 15:20:12 +00001661static void tg3_phy_gather_ump_data(struct tg3 *tp, u32 *data)
Matt Carlson95e28692008-05-25 23:44:14 -07001662{
Matt Carlsonb28f3892012-02-13 15:20:12 +00001663 u32 reg, val;
Matt Carlson95e28692008-05-25 23:44:14 -07001664
1665 val = 0;
1666 if (!tg3_readphy(tp, MII_BMCR, &reg))
1667 val = reg << 16;
1668 if (!tg3_readphy(tp, MII_BMSR, &reg))
1669 val |= (reg & 0xffff);
Matt Carlsonb28f3892012-02-13 15:20:12 +00001670 *data++ = val;
Matt Carlson95e28692008-05-25 23:44:14 -07001671
1672 val = 0;
1673 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1674 val = reg << 16;
1675 if (!tg3_readphy(tp, MII_LPA, &reg))
1676 val |= (reg & 0xffff);
Matt Carlsonb28f3892012-02-13 15:20:12 +00001677 *data++ = val;
Matt Carlson95e28692008-05-25 23:44:14 -07001678
1679 val = 0;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001680 if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
Matt Carlson95e28692008-05-25 23:44:14 -07001681 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1682 val = reg << 16;
1683 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1684 val |= (reg & 0xffff);
1685 }
Matt Carlsonb28f3892012-02-13 15:20:12 +00001686 *data++ = val;
Matt Carlson95e28692008-05-25 23:44:14 -07001687
1688 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1689 val = reg << 16;
1690 else
1691 val = 0;
Matt Carlsonb28f3892012-02-13 15:20:12 +00001692 *data++ = val;
1693}
1694
1695/* tp->lock is held. */
1696static void tg3_ump_link_report(struct tg3 *tp)
1697{
1698 u32 data[4];
1699
1700 if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
1701 return;
1702
1703 tg3_phy_gather_ump_data(tp, data);
1704
1705 tg3_wait_for_event_ack(tp);
1706
1707 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1708 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1709 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x0, data[0]);
1710 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x4, data[1]);
1711 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x8, data[2]);
1712 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0xc, data[3]);
Matt Carlson95e28692008-05-25 23:44:14 -07001713
Matt Carlson4ba526c2008-08-15 14:10:04 -07001714 tg3_generate_fw_event(tp);
Matt Carlson95e28692008-05-25 23:44:14 -07001715}
1716
Matt Carlson8d5a89b2011-08-31 11:44:51 +00001717/* tp->lock is held. */
1718static void tg3_stop_fw(struct tg3 *tp)
1719{
1720 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
1721 /* Wait for RX cpu to ACK the previous event. */
1722 tg3_wait_for_event_ack(tp);
1723
1724 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
1725
1726 tg3_generate_fw_event(tp);
1727
1728 /* Wait for RX cpu to ACK this event. */
1729 tg3_wait_for_event_ack(tp);
1730 }
1731}
1732
Matt Carlsonfd6d3f02011-08-31 11:44:52 +00001733/* tp->lock is held. */
1734static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
1735{
1736 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
1737 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
1738
1739 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1740 switch (kind) {
1741 case RESET_KIND_INIT:
1742 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1743 DRV_STATE_START);
1744 break;
1745
1746 case RESET_KIND_SHUTDOWN:
1747 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1748 DRV_STATE_UNLOAD);
1749 break;
1750
1751 case RESET_KIND_SUSPEND:
1752 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1753 DRV_STATE_SUSPEND);
1754 break;
1755
1756 default:
1757 break;
1758 }
1759 }
Matt Carlsonfd6d3f02011-08-31 11:44:52 +00001760}
1761
1762/* tp->lock is held. */
1763static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
1764{
1765 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1766 switch (kind) {
1767 case RESET_KIND_INIT:
1768 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1769 DRV_STATE_START_DONE);
1770 break;
1771
1772 case RESET_KIND_SHUTDOWN:
1773 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1774 DRV_STATE_UNLOAD_DONE);
1775 break;
1776
1777 default:
1778 break;
1779 }
1780 }
Matt Carlsonfd6d3f02011-08-31 11:44:52 +00001781}
1782
1783/* tp->lock is held. */
1784static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
1785{
1786 if (tg3_flag(tp, ENABLE_ASF)) {
1787 switch (kind) {
1788 case RESET_KIND_INIT:
1789 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1790 DRV_STATE_START);
1791 break;
1792
1793 case RESET_KIND_SHUTDOWN:
1794 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1795 DRV_STATE_UNLOAD);
1796 break;
1797
1798 case RESET_KIND_SUSPEND:
1799 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1800 DRV_STATE_SUSPEND);
1801 break;
1802
1803 default:
1804 break;
1805 }
1806 }
1807}
1808
1809static int tg3_poll_fw(struct tg3 *tp)
1810{
1811 int i;
1812 u32 val;
1813
Nithin Sujirdf465ab2013-06-12 11:08:59 -07001814 if (tg3_flag(tp, NO_FWARE_REPORTED))
1815 return 0;
1816
Hauke Mehrtens7e6c63f2013-02-07 05:37:39 +00001817 if (tg3_flag(tp, IS_SSB_CORE)) {
1818 /* We don't use firmware. */
1819 return 0;
1820 }
1821
Joe Perches41535772013-02-16 11:20:04 +00001822 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
Matt Carlsonfd6d3f02011-08-31 11:44:52 +00001823 /* Wait up to 20ms for init done. */
1824 for (i = 0; i < 200; i++) {
1825 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
1826 return 0;
Gavin Shan6d446ec2013-06-25 15:24:32 +08001827 if (pci_channel_offline(tp->pdev))
1828 return -ENODEV;
1829
Matt Carlsonfd6d3f02011-08-31 11:44:52 +00001830 udelay(100);
1831 }
1832 return -ENODEV;
1833 }
1834
1835 /* Wait for firmware initialization to complete. */
1836 for (i = 0; i < 100000; i++) {
1837 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
1838 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
1839 break;
Gavin Shan6d446ec2013-06-25 15:24:32 +08001840 if (pci_channel_offline(tp->pdev)) {
1841 if (!tg3_flag(tp, NO_FWARE_REPORTED)) {
1842 tg3_flag_set(tp, NO_FWARE_REPORTED);
1843 netdev_info(tp->dev, "No firmware running\n");
1844 }
1845
1846 break;
1847 }
1848
Matt Carlsonfd6d3f02011-08-31 11:44:52 +00001849 udelay(10);
1850 }
1851
1852 /* Chip might not be fitted with firmware. Some Sun onboard
1853 * parts are configured like that. So don't signal the timeout
1854 * of the above loop as an error, but do report the lack of
1855 * running firmware once.
1856 */
1857 if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
1858 tg3_flag_set(tp, NO_FWARE_REPORTED);
1859
1860 netdev_info(tp->dev, "No firmware running\n");
1861 }
1862
Joe Perches41535772013-02-16 11:20:04 +00001863 if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0) {
Matt Carlsonfd6d3f02011-08-31 11:44:52 +00001864 /* The 57765 A0 needs a little more
1865 * time to do some important work.
1866 */
1867 mdelay(10);
1868 }
1869
1870 return 0;
1871}
1872
Matt Carlson95e28692008-05-25 23:44:14 -07001873static void tg3_link_report(struct tg3 *tp)
1874{
1875 if (!netif_carrier_ok(tp->dev)) {
Joe Perches05dbe002010-02-17 19:44:19 +00001876 netif_info(tp, link, tp->dev, "Link is down\n");
Matt Carlson95e28692008-05-25 23:44:14 -07001877 tg3_ump_link_report(tp);
1878 } else if (netif_msg_link(tp)) {
Joe Perches05dbe002010-02-17 19:44:19 +00001879 netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
1880 (tp->link_config.active_speed == SPEED_1000 ?
1881 1000 :
1882 (tp->link_config.active_speed == SPEED_100 ?
1883 100 : 10)),
1884 (tp->link_config.active_duplex == DUPLEX_FULL ?
1885 "full" : "half"));
Matt Carlson95e28692008-05-25 23:44:14 -07001886
Joe Perches05dbe002010-02-17 19:44:19 +00001887 netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
1888 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
1889 "on" : "off",
1890 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
1891 "on" : "off");
Matt Carlson47007832011-04-20 07:57:43 +00001892
1893 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
1894 netdev_info(tp->dev, "EEE is %s\n",
1895 tp->setlpicnt ? "enabled" : "disabled");
1896
Matt Carlson95e28692008-05-25 23:44:14 -07001897 tg3_ump_link_report(tp);
1898 }
Nithin Sujir84421b92013-03-08 08:01:24 +00001899
1900 tp->link_up = netif_carrier_ok(tp->dev);
Matt Carlson95e28692008-05-25 23:44:14 -07001901}
1902
Nithin Sujirfdad8de2013-04-09 08:48:08 +00001903static u32 tg3_decode_flowctrl_1000T(u32 adv)
1904{
1905 u32 flowctrl = 0;
1906
1907 if (adv & ADVERTISE_PAUSE_CAP) {
1908 flowctrl |= FLOW_CTRL_RX;
1909 if (!(adv & ADVERTISE_PAUSE_ASYM))
1910 flowctrl |= FLOW_CTRL_TX;
1911 } else if (adv & ADVERTISE_PAUSE_ASYM)
1912 flowctrl |= FLOW_CTRL_TX;
1913
1914 return flowctrl;
1915}
1916
Matt Carlson95e28692008-05-25 23:44:14 -07001917static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1918{
1919 u16 miireg;
1920
Steve Glendinninge18ce342008-12-16 02:00:00 -08001921 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
Matt Carlson95e28692008-05-25 23:44:14 -07001922 miireg = ADVERTISE_1000XPAUSE;
Steve Glendinninge18ce342008-12-16 02:00:00 -08001923 else if (flow_ctrl & FLOW_CTRL_TX)
Matt Carlson95e28692008-05-25 23:44:14 -07001924 miireg = ADVERTISE_1000XPSE_ASYM;
Steve Glendinninge18ce342008-12-16 02:00:00 -08001925 else if (flow_ctrl & FLOW_CTRL_RX)
Matt Carlson95e28692008-05-25 23:44:14 -07001926 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1927 else
1928 miireg = 0;
1929
1930 return miireg;
1931}
1932
Nithin Sujirfdad8de2013-04-09 08:48:08 +00001933static u32 tg3_decode_flowctrl_1000X(u32 adv)
1934{
1935 u32 flowctrl = 0;
1936
1937 if (adv & ADVERTISE_1000XPAUSE) {
1938 flowctrl |= FLOW_CTRL_RX;
1939 if (!(adv & ADVERTISE_1000XPSE_ASYM))
1940 flowctrl |= FLOW_CTRL_TX;
1941 } else if (adv & ADVERTISE_1000XPSE_ASYM)
1942 flowctrl |= FLOW_CTRL_TX;
1943
1944 return flowctrl;
1945}
1946
Matt Carlson95e28692008-05-25 23:44:14 -07001947static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1948{
1949 u8 cap = 0;
1950
Matt Carlsonf3791cd2011-11-21 15:01:17 +00001951 if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
1952 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
1953 } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
1954 if (lcladv & ADVERTISE_1000XPAUSE)
1955 cap = FLOW_CTRL_RX;
1956 if (rmtadv & ADVERTISE_1000XPAUSE)
Steve Glendinninge18ce342008-12-16 02:00:00 -08001957 cap = FLOW_CTRL_TX;
Matt Carlson95e28692008-05-25 23:44:14 -07001958 }
1959
1960 return cap;
1961}
1962
Matt Carlsonf51f3562008-05-25 23:45:08 -07001963static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
Matt Carlson95e28692008-05-25 23:44:14 -07001964{
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001965 u8 autoneg;
Matt Carlsonf51f3562008-05-25 23:45:08 -07001966 u8 flowctrl = 0;
Matt Carlson95e28692008-05-25 23:44:14 -07001967 u32 old_rx_mode = tp->rx_mode;
1968 u32 old_tx_mode = tp->tx_mode;
1969
Joe Perches63c3a662011-04-26 08:12:10 +00001970 if (tg3_flag(tp, USE_PHYLIB))
Hauke Mehrtensead24022013-09-28 23:15:26 +02001971 autoneg = tp->mdio_bus->phy_map[tp->phy_addr]->autoneg;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001972 else
1973 autoneg = tp->link_config.autoneg;
1974
Joe Perches63c3a662011-04-26 08:12:10 +00001975 if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001976 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
Matt Carlsonf51f3562008-05-25 23:45:08 -07001977 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
Matt Carlson95e28692008-05-25 23:44:14 -07001978 else
Steve Glendinningbc02ff92008-12-16 02:00:48 -08001979 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
Matt Carlsonf51f3562008-05-25 23:45:08 -07001980 } else
1981 flowctrl = tp->link_config.flowctrl;
Matt Carlson95e28692008-05-25 23:44:14 -07001982
Matt Carlsonf51f3562008-05-25 23:45:08 -07001983 tp->link_config.active_flowctrl = flowctrl;
Matt Carlson95e28692008-05-25 23:44:14 -07001984
Steve Glendinninge18ce342008-12-16 02:00:00 -08001985 if (flowctrl & FLOW_CTRL_RX)
Matt Carlson95e28692008-05-25 23:44:14 -07001986 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1987 else
1988 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1989
Matt Carlsonf51f3562008-05-25 23:45:08 -07001990 if (old_rx_mode != tp->rx_mode)
Matt Carlson95e28692008-05-25 23:44:14 -07001991 tw32_f(MAC_RX_MODE, tp->rx_mode);
Matt Carlson95e28692008-05-25 23:44:14 -07001992
Steve Glendinninge18ce342008-12-16 02:00:00 -08001993 if (flowctrl & FLOW_CTRL_TX)
Matt Carlson95e28692008-05-25 23:44:14 -07001994 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1995 else
1996 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1997
Matt Carlsonf51f3562008-05-25 23:45:08 -07001998 if (old_tx_mode != tp->tx_mode)
Matt Carlson95e28692008-05-25 23:44:14 -07001999 tw32_f(MAC_TX_MODE, tp->tx_mode);
Matt Carlson95e28692008-05-25 23:44:14 -07002000}
2001
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002002static void tg3_adjust_link(struct net_device *dev)
2003{
2004 u8 oldflowctrl, linkmesg = 0;
2005 u32 mac_mode, lcl_adv, rmt_adv;
2006 struct tg3 *tp = netdev_priv(dev);
Hauke Mehrtensead24022013-09-28 23:15:26 +02002007 struct phy_device *phydev = tp->mdio_bus->phy_map[tp->phy_addr];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002008
Matt Carlson24bb4fb2009-10-05 17:55:29 +00002009 spin_lock_bh(&tp->lock);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002010
2011 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
2012 MAC_MODE_HALF_DUPLEX);
2013
2014 oldflowctrl = tp->link_config.active_flowctrl;
2015
2016 if (phydev->link) {
2017 lcl_adv = 0;
2018 rmt_adv = 0;
2019
2020 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
2021 mac_mode |= MAC_MODE_PORT_MODE_MII;
Matt Carlsonc3df0742009-11-02 14:27:02 +00002022 else if (phydev->speed == SPEED_1000 ||
Joe Perches41535772013-02-16 11:20:04 +00002023 tg3_asic_rev(tp) != ASIC_REV_5785)
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002024 mac_mode |= MAC_MODE_PORT_MODE_GMII;
Matt Carlsonc3df0742009-11-02 14:27:02 +00002025 else
2026 mac_mode |= MAC_MODE_PORT_MODE_MII;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002027
2028 if (phydev->duplex == DUPLEX_HALF)
2029 mac_mode |= MAC_MODE_HALF_DUPLEX;
2030 else {
Matt Carlsonf88788f2011-12-14 11:10:00 +00002031 lcl_adv = mii_advertise_flowctrl(
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002032 tp->link_config.flowctrl);
2033
2034 if (phydev->pause)
2035 rmt_adv = LPA_PAUSE_CAP;
2036 if (phydev->asym_pause)
2037 rmt_adv |= LPA_PAUSE_ASYM;
2038 }
2039
2040 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
2041 } else
2042 mac_mode |= MAC_MODE_PORT_MODE_GMII;
2043
2044 if (mac_mode != tp->mac_mode) {
2045 tp->mac_mode = mac_mode;
2046 tw32_f(MAC_MODE, tp->mac_mode);
2047 udelay(40);
2048 }
2049
Joe Perches41535772013-02-16 11:20:04 +00002050 if (tg3_asic_rev(tp) == ASIC_REV_5785) {
Matt Carlsonfcb389d2008-11-03 16:55:44 -08002051 if (phydev->speed == SPEED_10)
2052 tw32(MAC_MI_STAT,
2053 MAC_MI_STAT_10MBPS_MODE |
2054 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
2055 else
2056 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
2057 }
2058
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002059 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
2060 tw32(MAC_TX_LENGTHS,
2061 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
2062 (6 << TX_LENGTHS_IPG_SHIFT) |
2063 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
2064 else
2065 tw32(MAC_TX_LENGTHS,
2066 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
2067 (6 << TX_LENGTHS_IPG_SHIFT) |
2068 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
2069
Matt Carlson34655ad2012-02-22 12:35:18 +00002070 if (phydev->link != tp->old_link ||
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002071 phydev->speed != tp->link_config.active_speed ||
2072 phydev->duplex != tp->link_config.active_duplex ||
2073 oldflowctrl != tp->link_config.active_flowctrl)
Matt Carlsonc6cdf432010-04-05 10:19:26 +00002074 linkmesg = 1;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002075
Matt Carlson34655ad2012-02-22 12:35:18 +00002076 tp->old_link = phydev->link;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002077 tp->link_config.active_speed = phydev->speed;
2078 tp->link_config.active_duplex = phydev->duplex;
2079
Matt Carlson24bb4fb2009-10-05 17:55:29 +00002080 spin_unlock_bh(&tp->lock);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002081
2082 if (linkmesg)
2083 tg3_link_report(tp);
2084}
2085
2086static int tg3_phy_init(struct tg3 *tp)
2087{
2088 struct phy_device *phydev;
2089
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002090 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002091 return 0;
2092
2093 /* Bring the PHY back to a known state. */
2094 tg3_bmcr_reset(tp);
2095
Hauke Mehrtensead24022013-09-28 23:15:26 +02002096 phydev = tp->mdio_bus->phy_map[tp->phy_addr];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002097
2098 /* Attach the MAC to the PHY. */
Florian Fainellif9a8f832013-01-14 00:52:52 +00002099 phydev = phy_connect(tp->dev, dev_name(&phydev->dev),
2100 tg3_adjust_link, phydev->interface);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002101 if (IS_ERR(phydev)) {
Matt Carlsonab96b242010-04-05 10:19:22 +00002102 dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002103 return PTR_ERR(phydev);
2104 }
2105
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002106 /* Mask with MAC supported features. */
Matt Carlson9c61d6b2008-11-03 16:54:56 -08002107 switch (phydev->interface) {
2108 case PHY_INTERFACE_MODE_GMII:
2109 case PHY_INTERFACE_MODE_RGMII:
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002110 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
Matt Carlson321d32a2008-11-21 17:22:19 -08002111 phydev->supported &= (PHY_GBIT_FEATURES |
2112 SUPPORTED_Pause |
2113 SUPPORTED_Asym_Pause);
2114 break;
2115 }
2116 /* fallthru */
Matt Carlson9c61d6b2008-11-03 16:54:56 -08002117 case PHY_INTERFACE_MODE_MII:
2118 phydev->supported &= (PHY_BASIC_FEATURES |
2119 SUPPORTED_Pause |
2120 SUPPORTED_Asym_Pause);
2121 break;
2122 default:
Hauke Mehrtensead24022013-09-28 23:15:26 +02002123 phy_disconnect(tp->mdio_bus->phy_map[tp->phy_addr]);
Matt Carlson9c61d6b2008-11-03 16:54:56 -08002124 return -EINVAL;
2125 }
2126
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002127 tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002128
2129 phydev->advertising = phydev->supported;
2130
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002131 return 0;
2132}
2133
2134static void tg3_phy_start(struct tg3 *tp)
2135{
2136 struct phy_device *phydev;
2137
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002138 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002139 return;
2140
Hauke Mehrtensead24022013-09-28 23:15:26 +02002141 phydev = tp->mdio_bus->phy_map[tp->phy_addr];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002142
Matt Carlson80096062010-08-02 11:26:06 +00002143 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
2144 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
Matt Carlsonc6700ce2012-02-13 15:20:15 +00002145 phydev->speed = tp->link_config.speed;
2146 phydev->duplex = tp->link_config.duplex;
2147 phydev->autoneg = tp->link_config.autoneg;
2148 phydev->advertising = tp->link_config.advertising;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002149 }
2150
2151 phy_start(phydev);
2152
2153 phy_start_aneg(phydev);
2154}
2155
2156static void tg3_phy_stop(struct tg3 *tp)
2157{
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002158 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002159 return;
2160
Hauke Mehrtensead24022013-09-28 23:15:26 +02002161 phy_stop(tp->mdio_bus->phy_map[tp->phy_addr]);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002162}
2163
2164static void tg3_phy_fini(struct tg3 *tp)
2165{
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002166 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
Hauke Mehrtensead24022013-09-28 23:15:26 +02002167 phy_disconnect(tp->mdio_bus->phy_map[tp->phy_addr]);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002168 tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002169 }
2170}
2171
Matt Carlson941ec902011-08-19 13:58:23 +00002172static int tg3_phy_set_extloopbk(struct tg3 *tp)
2173{
2174 int err;
2175 u32 val;
2176
2177 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
2178 return 0;
2179
2180 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
2181 /* Cannot do read-modify-write on 5401 */
2182 err = tg3_phy_auxctl_write(tp,
2183 MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
2184 MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
2185 0x4c20);
2186 goto done;
2187 }
2188
2189 err = tg3_phy_auxctl_read(tp,
2190 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
2191 if (err)
2192 return err;
2193
2194 val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
2195 err = tg3_phy_auxctl_write(tp,
2196 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
2197
2198done:
2199 return err;
2200}
2201
Matt Carlson7f97a4b2009-08-25 10:10:03 +00002202static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
2203{
2204 u32 phytest;
2205
2206 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2207 u32 phy;
2208
2209 tg3_writephy(tp, MII_TG3_FET_TEST,
2210 phytest | MII_TG3_FET_SHADOW_EN);
2211 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
2212 if (enable)
2213 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
2214 else
2215 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
2216 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
2217 }
2218 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2219 }
2220}
2221
Matt Carlson6833c042008-11-21 17:18:59 -08002222static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
2223{
2224 u32 reg;
2225
Joe Perches63c3a662011-04-26 08:12:10 +00002226 if (!tg3_flag(tp, 5705_PLUS) ||
2227 (tg3_flag(tp, 5717_PLUS) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002228 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
Matt Carlson6833c042008-11-21 17:18:59 -08002229 return;
2230
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002231 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
Matt Carlson7f97a4b2009-08-25 10:10:03 +00002232 tg3_phy_fet_toggle_apd(tp, enable);
2233 return;
2234 }
2235
Nithin Sujir3ab71072013-09-20 16:46:55 -07002236 reg = MII_TG3_MISC_SHDW_SCR5_LPED |
Matt Carlson6833c042008-11-21 17:18:59 -08002237 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
2238 MII_TG3_MISC_SHDW_SCR5_SDTL |
2239 MII_TG3_MISC_SHDW_SCR5_C125OE;
Joe Perches41535772013-02-16 11:20:04 +00002240 if (tg3_asic_rev(tp) != ASIC_REV_5784 || !enable)
Matt Carlson6833c042008-11-21 17:18:59 -08002241 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
2242
Nithin Sujir3ab71072013-09-20 16:46:55 -07002243 tg3_phy_shdw_write(tp, MII_TG3_MISC_SHDW_SCR5_SEL, reg);
Matt Carlson6833c042008-11-21 17:18:59 -08002244
2245
Nithin Sujir3ab71072013-09-20 16:46:55 -07002246 reg = MII_TG3_MISC_SHDW_APD_WKTM_84MS;
Matt Carlson6833c042008-11-21 17:18:59 -08002247 if (enable)
2248 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
2249
Nithin Sujir3ab71072013-09-20 16:46:55 -07002250 tg3_phy_shdw_write(tp, MII_TG3_MISC_SHDW_APD_SEL, reg);
Matt Carlson6833c042008-11-21 17:18:59 -08002251}
2252
Joe Perches953c96e2013-04-09 10:18:14 +00002253static void tg3_phy_toggle_automdix(struct tg3 *tp, bool enable)
Matt Carlson9ef8ca92007-07-11 19:48:29 -07002254{
2255 u32 phy;
2256
Joe Perches63c3a662011-04-26 08:12:10 +00002257 if (!tg3_flag(tp, 5705_PLUS) ||
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002258 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
Matt Carlson9ef8ca92007-07-11 19:48:29 -07002259 return;
2260
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002261 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
Matt Carlson9ef8ca92007-07-11 19:48:29 -07002262 u32 ephy;
2263
Matt Carlson535ef6e2009-08-25 10:09:36 +00002264 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
2265 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
2266
2267 tg3_writephy(tp, MII_TG3_FET_TEST,
2268 ephy | MII_TG3_FET_SHADOW_EN);
2269 if (!tg3_readphy(tp, reg, &phy)) {
Matt Carlson9ef8ca92007-07-11 19:48:29 -07002270 if (enable)
Matt Carlson535ef6e2009-08-25 10:09:36 +00002271 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
Matt Carlson9ef8ca92007-07-11 19:48:29 -07002272 else
Matt Carlson535ef6e2009-08-25 10:09:36 +00002273 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
2274 tg3_writephy(tp, reg, phy);
Matt Carlson9ef8ca92007-07-11 19:48:29 -07002275 }
Matt Carlson535ef6e2009-08-25 10:09:36 +00002276 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
Matt Carlson9ef8ca92007-07-11 19:48:29 -07002277 }
2278 } else {
Matt Carlson15ee95c2011-04-20 07:57:40 +00002279 int ret;
2280
2281 ret = tg3_phy_auxctl_read(tp,
2282 MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
2283 if (!ret) {
Matt Carlson9ef8ca92007-07-11 19:48:29 -07002284 if (enable)
2285 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
2286 else
2287 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
Matt Carlsonb4bd2922011-04-20 07:57:41 +00002288 tg3_phy_auxctl_write(tp,
2289 MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
Matt Carlson9ef8ca92007-07-11 19:48:29 -07002290 }
2291 }
2292}
2293
Linus Torvalds1da177e2005-04-16 15:20:36 -07002294static void tg3_phy_set_wirespeed(struct tg3 *tp)
2295{
Matt Carlson15ee95c2011-04-20 07:57:40 +00002296 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002297 u32 val;
2298
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002299 if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002300 return;
2301
Matt Carlson15ee95c2011-04-20 07:57:40 +00002302 ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
2303 if (!ret)
Matt Carlsonb4bd2922011-04-20 07:57:41 +00002304 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
2305 val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002306}
2307
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002308static void tg3_phy_apply_otp(struct tg3 *tp)
2309{
2310 u32 otp, phy;
2311
2312 if (!tp->phy_otp)
2313 return;
2314
2315 otp = tp->phy_otp;
2316
Nithin Nayak Sujirdaf3ec62013-01-14 17:11:00 +00002317 if (tg3_phy_toggle_auxctl_smdsp(tp, true))
Matt Carlson1d36ba42011-04-20 07:57:42 +00002318 return;
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002319
2320 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
2321 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
2322 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
2323
2324 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
2325 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
2326 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
2327
2328 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
2329 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
2330 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
2331
2332 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
2333 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
2334
2335 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
2336 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
2337
2338 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
2339 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
2340 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
2341
Nithin Nayak Sujirdaf3ec62013-01-14 17:11:00 +00002342 tg3_phy_toggle_auxctl_smdsp(tp, false);
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002343}
2344
Nithin Sujir400dfba2013-05-18 06:26:53 +00002345static void tg3_eee_pull_config(struct tg3 *tp, struct ethtool_eee *eee)
2346{
2347 u32 val;
2348 struct ethtool_eee *dest = &tp->eee;
2349
2350 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
2351 return;
2352
2353 if (eee)
2354 dest = eee;
2355
2356 if (tg3_phy_cl45_read(tp, MDIO_MMD_AN, TG3_CL45_D7_EEERES_STAT, &val))
2357 return;
2358
2359 /* Pull eee_active */
2360 if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
2361 val == TG3_CL45_D7_EEERES_STAT_LP_100TX) {
2362 dest->eee_active = 1;
2363 } else
2364 dest->eee_active = 0;
2365
2366 /* Pull lp advertised settings */
2367 if (tg3_phy_cl45_read(tp, MDIO_MMD_AN, MDIO_AN_EEE_LPABLE, &val))
2368 return;
2369 dest->lp_advertised = mmd_eee_adv_to_ethtool_adv_t(val);
2370
2371 /* Pull advertised and eee_enabled settings */
2372 if (tg3_phy_cl45_read(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, &val))
2373 return;
2374 dest->eee_enabled = !!val;
2375 dest->advertised = mmd_eee_adv_to_ethtool_adv_t(val);
2376
2377 /* Pull tx_lpi_enabled */
2378 val = tr32(TG3_CPMU_EEE_MODE);
2379 dest->tx_lpi_enabled = !!(val & TG3_CPMU_EEEMD_LPI_IN_TX);
2380
2381 /* Pull lpi timer value */
2382 dest->tx_lpi_timer = tr32(TG3_CPMU_EEE_DBTMR1) & 0xffff;
2383}
2384
Joe Perches953c96e2013-04-09 10:18:14 +00002385static void tg3_phy_eee_adjust(struct tg3 *tp, bool current_link_up)
Matt Carlson52b02d02010-10-14 10:37:41 +00002386{
2387 u32 val;
2388
2389 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
2390 return;
2391
2392 tp->setlpicnt = 0;
2393
2394 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
Joe Perches953c96e2013-04-09 10:18:14 +00002395 current_link_up &&
Matt Carlsona6b68da2010-12-06 08:28:52 +00002396 tp->link_config.active_duplex == DUPLEX_FULL &&
2397 (tp->link_config.active_speed == SPEED_100 ||
2398 tp->link_config.active_speed == SPEED_1000)) {
Matt Carlson52b02d02010-10-14 10:37:41 +00002399 u32 eeectl;
2400
2401 if (tp->link_config.active_speed == SPEED_1000)
2402 eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
2403 else
2404 eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
2405
2406 tw32(TG3_CPMU_EEE_CTRL, eeectl);
2407
Nithin Sujir400dfba2013-05-18 06:26:53 +00002408 tg3_eee_pull_config(tp, NULL);
2409 if (tp->eee.eee_active)
Matt Carlson52b02d02010-10-14 10:37:41 +00002410 tp->setlpicnt = 2;
2411 }
2412
2413 if (!tp->setlpicnt) {
Joe Perches953c96e2013-04-09 10:18:14 +00002414 if (current_link_up &&
Nithin Nayak Sujirdaf3ec62013-01-14 17:11:00 +00002415 !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
Matt Carlsonb715ce92011-07-20 10:20:52 +00002416 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
Nithin Nayak Sujirdaf3ec62013-01-14 17:11:00 +00002417 tg3_phy_toggle_auxctl_smdsp(tp, false);
Matt Carlsonb715ce92011-07-20 10:20:52 +00002418 }
2419
Matt Carlson52b02d02010-10-14 10:37:41 +00002420 val = tr32(TG3_CPMU_EEE_MODE);
2421 tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
2422 }
2423}
2424
Matt Carlsonb0c59432011-05-19 12:12:48 +00002425static void tg3_phy_eee_enable(struct tg3 *tp)
2426{
2427 u32 val;
2428
2429 if (tp->link_config.active_speed == SPEED_1000 &&
Joe Perches41535772013-02-16 11:20:04 +00002430 (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2431 tg3_asic_rev(tp) == ASIC_REV_5719 ||
Matt Carlson55086ad2011-12-14 11:09:59 +00002432 tg3_flag(tp, 57765_CLASS)) &&
Nithin Nayak Sujirdaf3ec62013-01-14 17:11:00 +00002433 !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
Matt Carlsonb715ce92011-07-20 10:20:52 +00002434 val = MII_TG3_DSP_TAP26_ALNOKO |
2435 MII_TG3_DSP_TAP26_RMRXSTO;
2436 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
Nithin Nayak Sujirdaf3ec62013-01-14 17:11:00 +00002437 tg3_phy_toggle_auxctl_smdsp(tp, false);
Matt Carlsonb0c59432011-05-19 12:12:48 +00002438 }
2439
2440 val = tr32(TG3_CPMU_EEE_MODE);
2441 tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
2442}
2443
Linus Torvalds1da177e2005-04-16 15:20:36 -07002444static int tg3_wait_macro_done(struct tg3 *tp)
2445{
2446 int limit = 100;
2447
2448 while (limit--) {
2449 u32 tmp32;
2450
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00002451 if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002452 if ((tmp32 & 0x1000) == 0)
2453 break;
2454 }
2455 }
Roel Kluind4675b52009-02-12 16:33:27 -08002456 if (limit < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002457 return -EBUSY;
2458
2459 return 0;
2460}
2461
2462static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
2463{
2464 static const u32 test_pat[4][6] = {
2465 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
2466 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
2467 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
2468 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
2469 };
2470 int chan;
2471
2472 for (chan = 0; chan < 4; chan++) {
2473 int i;
2474
2475 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2476 (chan * 0x2000) | 0x0200);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00002477 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002478
2479 for (i = 0; i < 6; i++)
2480 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
2481 test_pat[chan][i]);
2482
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00002483 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002484 if (tg3_wait_macro_done(tp)) {
2485 *resetp = 1;
2486 return -EBUSY;
2487 }
2488
2489 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2490 (chan * 0x2000) | 0x0200);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00002491 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002492 if (tg3_wait_macro_done(tp)) {
2493 *resetp = 1;
2494 return -EBUSY;
2495 }
2496
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00002497 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002498 if (tg3_wait_macro_done(tp)) {
2499 *resetp = 1;
2500 return -EBUSY;
2501 }
2502
2503 for (i = 0; i < 6; i += 2) {
2504 u32 low, high;
2505
2506 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
2507 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
2508 tg3_wait_macro_done(tp)) {
2509 *resetp = 1;
2510 return -EBUSY;
2511 }
2512 low &= 0x7fff;
2513 high &= 0x000f;
2514 if (low != test_pat[chan][i] ||
2515 high != test_pat[chan][i+1]) {
2516 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
2517 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
2518 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
2519
2520 return -EBUSY;
2521 }
2522 }
2523 }
2524
2525 return 0;
2526}
2527
2528static int tg3_phy_reset_chanpat(struct tg3 *tp)
2529{
2530 int chan;
2531
2532 for (chan = 0; chan < 4; chan++) {
2533 int i;
2534
2535 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2536 (chan * 0x2000) | 0x0200);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00002537 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002538 for (i = 0; i < 6; i++)
2539 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00002540 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002541 if (tg3_wait_macro_done(tp))
2542 return -EBUSY;
2543 }
2544
2545 return 0;
2546}
2547
2548static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
2549{
2550 u32 reg32, phy9_orig;
2551 int retries, do_phy_reset, err;
2552
2553 retries = 10;
2554 do_phy_reset = 1;
2555 do {
2556 if (do_phy_reset) {
2557 err = tg3_bmcr_reset(tp);
2558 if (err)
2559 return err;
2560 do_phy_reset = 0;
2561 }
2562
2563 /* Disable transmitter and interrupt. */
2564 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
2565 continue;
2566
2567 reg32 |= 0x3000;
2568 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2569
2570 /* Set full-duplex, 1000 mbps. */
2571 tg3_writephy(tp, MII_BMCR,
Matt Carlson221c5632011-06-13 13:39:01 +00002572 BMCR_FULLDPLX | BMCR_SPEED1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002573
2574 /* Set to master mode. */
Matt Carlson221c5632011-06-13 13:39:01 +00002575 if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002576 continue;
2577
Matt Carlson221c5632011-06-13 13:39:01 +00002578 tg3_writephy(tp, MII_CTRL1000,
2579 CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002580
Nithin Nayak Sujirdaf3ec62013-01-14 17:11:00 +00002581 err = tg3_phy_toggle_auxctl_smdsp(tp, true);
Matt Carlson1d36ba42011-04-20 07:57:42 +00002582 if (err)
2583 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002584
2585 /* Block the PHY control access. */
Matt Carlson6ee7c0a2010-08-02 11:26:04 +00002586 tg3_phydsp_write(tp, 0x8005, 0x0800);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002587
2588 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
2589 if (!err)
2590 break;
2591 } while (--retries);
2592
2593 err = tg3_phy_reset_chanpat(tp);
2594 if (err)
2595 return err;
2596
Matt Carlson6ee7c0a2010-08-02 11:26:04 +00002597 tg3_phydsp_write(tp, 0x8005, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002598
2599 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00002600 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002601
Nithin Nayak Sujirdaf3ec62013-01-14 17:11:00 +00002602 tg3_phy_toggle_auxctl_smdsp(tp, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002603
Matt Carlson221c5632011-06-13 13:39:01 +00002604 tg3_writephy(tp, MII_CTRL1000, phy9_orig);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002605
Dan Carpenterc6e27f22014-02-05 16:29:21 +03002606 err = tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32);
2607 if (err)
2608 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002609
Dan Carpenterc6e27f22014-02-05 16:29:21 +03002610 reg32 &= ~0x3000;
2611 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2612
2613 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002614}
2615
Nithin Nayak Sujirf4a46d12012-11-14 14:44:27 +00002616static void tg3_carrier_off(struct tg3 *tp)
2617{
2618 netif_carrier_off(tp->dev);
2619 tp->link_up = false;
2620}
2621
Nithin Sujirce20f162013-04-09 08:48:04 +00002622static void tg3_warn_mgmt_link_flap(struct tg3 *tp)
2623{
2624 if (tg3_flag(tp, ENABLE_ASF))
2625 netdev_warn(tp->dev,
2626 "Management side-band traffic will be interrupted during phy settings change\n");
2627}
2628
Linus Torvalds1da177e2005-04-16 15:20:36 -07002629/* This will reset the tigon3 PHY if there is no valid
2630 * link unless the FORCE argument is non-zero.
2631 */
2632static int tg3_phy_reset(struct tg3 *tp)
2633{
Matt Carlsonf833c4c2010-09-15 09:00:01 +00002634 u32 val, cpmuctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002635 int err;
2636
Joe Perches41535772013-02-16 11:20:04 +00002637 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
Michael Chan60189dd2006-12-17 17:08:07 -08002638 val = tr32(GRC_MISC_CFG);
2639 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
2640 udelay(40);
2641 }
Matt Carlsonf833c4c2010-09-15 09:00:01 +00002642 err = tg3_readphy(tp, MII_BMSR, &val);
2643 err |= tg3_readphy(tp, MII_BMSR, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002644 if (err != 0)
2645 return -EBUSY;
2646
Nithin Nayak Sujirf4a46d12012-11-14 14:44:27 +00002647 if (netif_running(tp->dev) && tp->link_up) {
Nithin Sujir84421b92013-03-08 08:01:24 +00002648 netif_carrier_off(tp->dev);
Michael Chanc8e1e822006-04-29 18:55:17 -07002649 tg3_link_report(tp);
2650 }
2651
Joe Perches41535772013-02-16 11:20:04 +00002652 if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
2653 tg3_asic_rev(tp) == ASIC_REV_5704 ||
2654 tg3_asic_rev(tp) == ASIC_REV_5705) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002655 err = tg3_phy_reset_5703_4_5(tp);
2656 if (err)
2657 return err;
2658 goto out;
2659 }
2660
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002661 cpmuctrl = 0;
Joe Perches41535772013-02-16 11:20:04 +00002662 if (tg3_asic_rev(tp) == ASIC_REV_5784 &&
2663 tg3_chip_rev(tp) != CHIPREV_5784_AX) {
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002664 cpmuctrl = tr32(TG3_CPMU_CTRL);
2665 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
2666 tw32(TG3_CPMU_CTRL,
2667 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
2668 }
2669
Linus Torvalds1da177e2005-04-16 15:20:36 -07002670 err = tg3_bmcr_reset(tp);
2671 if (err)
2672 return err;
2673
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002674 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
Matt Carlsonf833c4c2010-09-15 09:00:01 +00002675 val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
2676 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002677
2678 tw32(TG3_CPMU_CTRL, cpmuctrl);
2679 }
2680
Joe Perches41535772013-02-16 11:20:04 +00002681 if (tg3_chip_rev(tp) == CHIPREV_5784_AX ||
2682 tg3_chip_rev(tp) == CHIPREV_5761_AX) {
Matt Carlsonce057f02007-11-12 21:08:03 -08002683 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2684 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
2685 CPMU_LSPD_1000MB_MACCLK_12_5) {
2686 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2687 udelay(40);
2688 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2689 }
2690 }
2691
Joe Perches63c3a662011-04-26 08:12:10 +00002692 if (tg3_flag(tp, 5717_PLUS) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002693 (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
Matt Carlsonecf14102010-01-20 16:58:05 +00002694 return 0;
2695
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002696 tg3_phy_apply_otp(tp);
2697
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002698 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
Matt Carlson6833c042008-11-21 17:18:59 -08002699 tg3_phy_toggle_apd(tp, true);
2700 else
2701 tg3_phy_toggle_apd(tp, false);
2702
Linus Torvalds1da177e2005-04-16 15:20:36 -07002703out:
Matt Carlson1d36ba42011-04-20 07:57:42 +00002704 if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
Nithin Nayak Sujirdaf3ec62013-01-14 17:11:00 +00002705 !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
Matt Carlson6ee7c0a2010-08-02 11:26:04 +00002706 tg3_phydsp_write(tp, 0x201f, 0x2aaa);
2707 tg3_phydsp_write(tp, 0x000a, 0x0323);
Nithin Nayak Sujirdaf3ec62013-01-14 17:11:00 +00002708 tg3_phy_toggle_auxctl_smdsp(tp, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002709 }
Matt Carlson1d36ba42011-04-20 07:57:42 +00002710
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002711 if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00002712 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
2713 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002714 }
Matt Carlson1d36ba42011-04-20 07:57:42 +00002715
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002716 if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
Nithin Nayak Sujirdaf3ec62013-01-14 17:11:00 +00002717 if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
Matt Carlson1d36ba42011-04-20 07:57:42 +00002718 tg3_phydsp_write(tp, 0x000a, 0x310b);
2719 tg3_phydsp_write(tp, 0x201f, 0x9506);
2720 tg3_phydsp_write(tp, 0x401f, 0x14e2);
Nithin Nayak Sujirdaf3ec62013-01-14 17:11:00 +00002721 tg3_phy_toggle_auxctl_smdsp(tp, false);
Matt Carlson1d36ba42011-04-20 07:57:42 +00002722 }
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002723 } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
Nithin Nayak Sujirdaf3ec62013-01-14 17:11:00 +00002724 if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
Matt Carlson1d36ba42011-04-20 07:57:42 +00002725 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
2726 if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
2727 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
2728 tg3_writephy(tp, MII_TG3_TEST1,
2729 MII_TG3_TEST1_TRIM_EN | 0x4);
2730 } else
2731 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
2732
Nithin Nayak Sujirdaf3ec62013-01-14 17:11:00 +00002733 tg3_phy_toggle_auxctl_smdsp(tp, false);
Matt Carlson1d36ba42011-04-20 07:57:42 +00002734 }
Michael Chanc424cb22006-04-29 18:56:34 -07002735 }
Matt Carlson1d36ba42011-04-20 07:57:42 +00002736
Linus Torvalds1da177e2005-04-16 15:20:36 -07002737 /* Set Extended packet length bit (bit 14) on all chips that */
2738 /* support jumbo frames */
Matt Carlson79eb6902010-02-17 15:17:03 +00002739 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002740 /* Cannot do read-modify-write on 5401 */
Matt Carlsonb4bd2922011-04-20 07:57:41 +00002741 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
Joe Perches63c3a662011-04-26 08:12:10 +00002742 } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002743 /* Set bit 14 with read-modify-write to preserve other bits */
Matt Carlson15ee95c2011-04-20 07:57:40 +00002744 err = tg3_phy_auxctl_read(tp,
2745 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
2746 if (!err)
Matt Carlsonb4bd2922011-04-20 07:57:41 +00002747 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
2748 val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002749 }
2750
2751 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
2752 * jumbo frames transmission.
2753 */
Joe Perches63c3a662011-04-26 08:12:10 +00002754 if (tg3_flag(tp, JUMBO_CAPABLE)) {
Matt Carlsonf833c4c2010-09-15 09:00:01 +00002755 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
Matt Carlsonc6cdf432010-04-05 10:19:26 +00002756 tg3_writephy(tp, MII_TG3_EXT_CTRL,
Matt Carlsonf833c4c2010-09-15 09:00:01 +00002757 val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002758 }
2759
Joe Perches41535772013-02-16 11:20:04 +00002760 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
Michael Chan715116a2006-09-27 16:09:25 -07002761 /* adjust output voltage */
Matt Carlson535ef6e2009-08-25 10:09:36 +00002762 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
Michael Chan715116a2006-09-27 16:09:25 -07002763 }
2764
Joe Perches41535772013-02-16 11:20:04 +00002765 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5762_A0)
Michael Chanc65a17f2013-01-06 12:51:07 +00002766 tg3_phydsp_write(tp, 0xffb, 0x4000);
2767
Joe Perches953c96e2013-04-09 10:18:14 +00002768 tg3_phy_toggle_automdix(tp, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002769 tg3_phy_set_wirespeed(tp);
2770 return 0;
2771}
2772
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002773#define TG3_GPIO_MSG_DRVR_PRES 0x00000001
2774#define TG3_GPIO_MSG_NEED_VAUX 0x00000002
2775#define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
2776 TG3_GPIO_MSG_NEED_VAUX)
2777#define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
2778 ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
2779 (TG3_GPIO_MSG_DRVR_PRES << 4) | \
2780 (TG3_GPIO_MSG_DRVR_PRES << 8) | \
2781 (TG3_GPIO_MSG_DRVR_PRES << 12))
2782
2783#define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
2784 ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
2785 (TG3_GPIO_MSG_NEED_VAUX << 4) | \
2786 (TG3_GPIO_MSG_NEED_VAUX << 8) | \
2787 (TG3_GPIO_MSG_NEED_VAUX << 12))
2788
2789static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
2790{
2791 u32 status, shift;
2792
Joe Perches41535772013-02-16 11:20:04 +00002793 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2794 tg3_asic_rev(tp) == ASIC_REV_5719)
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002795 status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
2796 else
2797 status = tr32(TG3_CPMU_DRV_STATUS);
2798
2799 shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
2800 status &= ~(TG3_GPIO_MSG_MASK << shift);
2801 status |= (newstat << shift);
2802
Joe Perches41535772013-02-16 11:20:04 +00002803 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2804 tg3_asic_rev(tp) == ASIC_REV_5719)
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002805 tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
2806 else
2807 tw32(TG3_CPMU_DRV_STATUS, status);
2808
2809 return status >> TG3_APE_GPIO_MSG_SHIFT;
2810}
2811
Matt Carlson520b2752011-06-13 13:39:02 +00002812static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
2813{
2814 if (!tg3_flag(tp, IS_NIC))
2815 return 0;
2816
Joe Perches41535772013-02-16 11:20:04 +00002817 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2818 tg3_asic_rev(tp) == ASIC_REV_5719 ||
2819 tg3_asic_rev(tp) == ASIC_REV_5720) {
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002820 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2821 return -EIO;
Matt Carlson520b2752011-06-13 13:39:02 +00002822
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002823 tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
2824
2825 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2826 TG3_GRC_LCLCTL_PWRSW_DELAY);
2827
2828 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
2829 } else {
2830 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2831 TG3_GRC_LCLCTL_PWRSW_DELAY);
2832 }
Matt Carlson6f5c8f832011-07-13 09:27:31 +00002833
Matt Carlson520b2752011-06-13 13:39:02 +00002834 return 0;
2835}
2836
2837static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
2838{
2839 u32 grc_local_ctrl;
2840
2841 if (!tg3_flag(tp, IS_NIC) ||
Joe Perches41535772013-02-16 11:20:04 +00002842 tg3_asic_rev(tp) == ASIC_REV_5700 ||
2843 tg3_asic_rev(tp) == ASIC_REV_5701)
Matt Carlson520b2752011-06-13 13:39:02 +00002844 return;
2845
2846 grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
2847
2848 tw32_wait_f(GRC_LOCAL_CTRL,
2849 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2850 TG3_GRC_LCLCTL_PWRSW_DELAY);
2851
2852 tw32_wait_f(GRC_LOCAL_CTRL,
2853 grc_local_ctrl,
2854 TG3_GRC_LCLCTL_PWRSW_DELAY);
2855
2856 tw32_wait_f(GRC_LOCAL_CTRL,
2857 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2858 TG3_GRC_LCLCTL_PWRSW_DELAY);
2859}
2860
2861static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
2862{
2863 if (!tg3_flag(tp, IS_NIC))
2864 return;
2865
Joe Perches41535772013-02-16 11:20:04 +00002866 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
2867 tg3_asic_rev(tp) == ASIC_REV_5701) {
Matt Carlson520b2752011-06-13 13:39:02 +00002868 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2869 (GRC_LCLCTRL_GPIO_OE0 |
2870 GRC_LCLCTRL_GPIO_OE1 |
2871 GRC_LCLCTRL_GPIO_OE2 |
2872 GRC_LCLCTRL_GPIO_OUTPUT0 |
2873 GRC_LCLCTRL_GPIO_OUTPUT1),
2874 TG3_GRC_LCLCTL_PWRSW_DELAY);
2875 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
2876 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
2877 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2878 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
2879 GRC_LCLCTRL_GPIO_OE1 |
2880 GRC_LCLCTRL_GPIO_OE2 |
2881 GRC_LCLCTRL_GPIO_OUTPUT0 |
2882 GRC_LCLCTRL_GPIO_OUTPUT1 |
2883 tp->grc_local_ctrl;
2884 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2885 TG3_GRC_LCLCTL_PWRSW_DELAY);
2886
2887 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2888 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2889 TG3_GRC_LCLCTL_PWRSW_DELAY);
2890
2891 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2892 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2893 TG3_GRC_LCLCTL_PWRSW_DELAY);
2894 } else {
2895 u32 no_gpio2;
2896 u32 grc_local_ctrl = 0;
2897
2898 /* Workaround to prevent overdrawing Amps. */
Joe Perches41535772013-02-16 11:20:04 +00002899 if (tg3_asic_rev(tp) == ASIC_REV_5714) {
Matt Carlson520b2752011-06-13 13:39:02 +00002900 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
2901 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2902 grc_local_ctrl,
2903 TG3_GRC_LCLCTL_PWRSW_DELAY);
2904 }
2905
2906 /* On 5753 and variants, GPIO2 cannot be used. */
2907 no_gpio2 = tp->nic_sram_data_cfg &
2908 NIC_SRAM_DATA_CFG_NO_GPIO2;
2909
2910 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
2911 GRC_LCLCTRL_GPIO_OE1 |
2912 GRC_LCLCTRL_GPIO_OE2 |
2913 GRC_LCLCTRL_GPIO_OUTPUT1 |
2914 GRC_LCLCTRL_GPIO_OUTPUT2;
2915 if (no_gpio2) {
2916 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2917 GRC_LCLCTRL_GPIO_OUTPUT2);
2918 }
2919 tw32_wait_f(GRC_LOCAL_CTRL,
2920 tp->grc_local_ctrl | grc_local_ctrl,
2921 TG3_GRC_LCLCTL_PWRSW_DELAY);
2922
2923 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2924
2925 tw32_wait_f(GRC_LOCAL_CTRL,
2926 tp->grc_local_ctrl | grc_local_ctrl,
2927 TG3_GRC_LCLCTL_PWRSW_DELAY);
2928
2929 if (!no_gpio2) {
2930 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
2931 tw32_wait_f(GRC_LOCAL_CTRL,
2932 tp->grc_local_ctrl | grc_local_ctrl,
2933 TG3_GRC_LCLCTL_PWRSW_DELAY);
2934 }
2935 }
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002936}
Matt Carlson6f5c8f832011-07-13 09:27:31 +00002937
Matt Carlsoncd0d7222011-07-13 09:27:33 +00002938static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002939{
2940 u32 msg = 0;
2941
2942 /* Serialize power state transitions */
2943 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2944 return;
2945
Matt Carlsoncd0d7222011-07-13 09:27:33 +00002946 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002947 msg = TG3_GPIO_MSG_NEED_VAUX;
2948
2949 msg = tg3_set_function_status(tp, msg);
2950
2951 if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
2952 goto done;
2953
2954 if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
2955 tg3_pwrsrc_switch_to_vaux(tp);
2956 else
2957 tg3_pwrsrc_die_with_vmain(tp);
2958
2959done:
Matt Carlson6f5c8f832011-07-13 09:27:31 +00002960 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
Matt Carlson520b2752011-06-13 13:39:02 +00002961}
2962
Matt Carlsoncd0d7222011-07-13 09:27:33 +00002963static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002964{
Matt Carlson683644b2011-03-09 16:58:23 +00002965 bool need_vaux = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002966
Matt Carlson334355a2010-01-20 16:58:10 +00002967 /* The GPIOs do something completely different on 57765. */
Matt Carlson55086ad2011-12-14 11:09:59 +00002968 if (!tg3_flag(tp, IS_NIC) || tg3_flag(tp, 57765_CLASS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002969 return;
2970
Joe Perches41535772013-02-16 11:20:04 +00002971 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2972 tg3_asic_rev(tp) == ASIC_REV_5719 ||
2973 tg3_asic_rev(tp) == ASIC_REV_5720) {
Matt Carlsoncd0d7222011-07-13 09:27:33 +00002974 tg3_frob_aux_power_5717(tp, include_wol ?
2975 tg3_flag(tp, WOL_ENABLE) != 0 : 0);
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002976 return;
2977 }
2978
2979 if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
Michael Chan8c2dc7e2005-12-19 16:26:02 -08002980 struct net_device *dev_peer;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002981
Michael Chan8c2dc7e2005-12-19 16:26:02 -08002982 dev_peer = pci_get_drvdata(tp->pdev_peer);
Matt Carlson683644b2011-03-09 16:58:23 +00002983
Michael Chanbc1c7562006-03-20 17:48:03 -08002984 /* remove_one() may have been run on the peer. */
Matt Carlson683644b2011-03-09 16:58:23 +00002985 if (dev_peer) {
2986 struct tg3 *tp_peer = netdev_priv(dev_peer);
2987
Joe Perches63c3a662011-04-26 08:12:10 +00002988 if (tg3_flag(tp_peer, INIT_COMPLETE))
Matt Carlson683644b2011-03-09 16:58:23 +00002989 return;
2990
Matt Carlsoncd0d7222011-07-13 09:27:33 +00002991 if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
Joe Perches63c3a662011-04-26 08:12:10 +00002992 tg3_flag(tp_peer, ENABLE_ASF))
Matt Carlson683644b2011-03-09 16:58:23 +00002993 need_vaux = true;
2994 }
Michael Chan8c2dc7e2005-12-19 16:26:02 -08002995 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002996
Matt Carlsoncd0d7222011-07-13 09:27:33 +00002997 if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
2998 tg3_flag(tp, ENABLE_ASF))
Matt Carlson683644b2011-03-09 16:58:23 +00002999 need_vaux = true;
3000
Matt Carlson520b2752011-06-13 13:39:02 +00003001 if (need_vaux)
3002 tg3_pwrsrc_switch_to_vaux(tp);
3003 else
3004 tg3_pwrsrc_die_with_vmain(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003005}
3006
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07003007static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
3008{
3009 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
3010 return 1;
Matt Carlson79eb6902010-02-17 15:17:03 +00003011 else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07003012 if (speed != SPEED_10)
3013 return 1;
3014 } else if (speed == SPEED_10)
3015 return 1;
3016
3017 return 0;
3018}
3019
Nithin Sujir44f3b502013-05-13 11:04:15 +00003020static bool tg3_phy_power_bug(struct tg3 *tp)
3021{
3022 switch (tg3_asic_rev(tp)) {
3023 case ASIC_REV_5700:
3024 case ASIC_REV_5704:
3025 return true;
3026 case ASIC_REV_5780:
3027 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
3028 return true;
3029 return false;
3030 case ASIC_REV_5717:
3031 if (!tp->pci_fn)
3032 return true;
3033 return false;
3034 case ASIC_REV_5719:
3035 case ASIC_REV_5720:
3036 if ((tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
3037 !tp->pci_fn)
3038 return true;
3039 return false;
3040 }
3041
3042 return false;
3043}
3044
Nithin Sujir989038e2013-08-30 17:01:36 -07003045static bool tg3_phy_led_bug(struct tg3 *tp)
3046{
3047 switch (tg3_asic_rev(tp)) {
3048 case ASIC_REV_5719:
Nithin Sujir300cf9b2013-09-12 14:01:31 -07003049 case ASIC_REV_5720:
Nithin Sujir989038e2013-08-30 17:01:36 -07003050 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
3051 !tp->pci_fn)
3052 return true;
3053 return false;
3054 }
3055
3056 return false;
3057}
3058
Matt Carlson0a459aa2008-11-03 16:54:15 -08003059static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
Michael Chan15c3b692006-03-22 01:06:52 -08003060{
Matt Carlsonce057f02007-11-12 21:08:03 -08003061 u32 val;
3062
Nithin Sujir942d1af2013-04-09 08:48:07 +00003063 if (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)
3064 return;
3065
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003066 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
Joe Perches41535772013-02-16 11:20:04 +00003067 if (tg3_asic_rev(tp) == ASIC_REV_5704) {
Michael Chan51297242007-02-13 12:17:57 -08003068 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
3069 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
3070
3071 sg_dig_ctrl |=
3072 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
3073 tw32(SG_DIG_CTRL, sg_dig_ctrl);
3074 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
3075 }
Michael Chan3f7045c2006-09-27 16:02:29 -07003076 return;
Michael Chan51297242007-02-13 12:17:57 -08003077 }
Michael Chan3f7045c2006-09-27 16:02:29 -07003078
Joe Perches41535772013-02-16 11:20:04 +00003079 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
Michael Chan60189dd2006-12-17 17:08:07 -08003080 tg3_bmcr_reset(tp);
3081 val = tr32(GRC_MISC_CFG);
3082 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
3083 udelay(40);
3084 return;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003085 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
Matt Carlson0e5f7842009-11-02 14:26:38 +00003086 u32 phytest;
3087 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
3088 u32 phy;
3089
3090 tg3_writephy(tp, MII_ADVERTISE, 0);
3091 tg3_writephy(tp, MII_BMCR,
3092 BMCR_ANENABLE | BMCR_ANRESTART);
3093
3094 tg3_writephy(tp, MII_TG3_FET_TEST,
3095 phytest | MII_TG3_FET_SHADOW_EN);
3096 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
3097 phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
3098 tg3_writephy(tp,
3099 MII_TG3_FET_SHDW_AUXMODE4,
3100 phy);
3101 }
3102 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
3103 }
3104 return;
Matt Carlson0a459aa2008-11-03 16:54:15 -08003105 } else if (do_low_power) {
Nithin Sujir989038e2013-08-30 17:01:36 -07003106 if (!tg3_phy_led_bug(tp))
3107 tg3_writephy(tp, MII_TG3_EXT_CTRL,
3108 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
Matt Carlson0a459aa2008-11-03 16:54:15 -08003109
Matt Carlsonb4bd2922011-04-20 07:57:41 +00003110 val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
3111 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
3112 MII_TG3_AUXCTL_PCTL_VREG_11V;
3113 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
Michael Chan715116a2006-09-27 16:09:25 -07003114 }
Michael Chan3f7045c2006-09-27 16:02:29 -07003115
Michael Chan15c3b692006-03-22 01:06:52 -08003116 /* The PHY should not be powered down on some chips because
3117 * of bugs.
3118 */
Nithin Sujir44f3b502013-05-13 11:04:15 +00003119 if (tg3_phy_power_bug(tp))
Michael Chan15c3b692006-03-22 01:06:52 -08003120 return;
Matt Carlsonce057f02007-11-12 21:08:03 -08003121
Joe Perches41535772013-02-16 11:20:04 +00003122 if (tg3_chip_rev(tp) == CHIPREV_5784_AX ||
3123 tg3_chip_rev(tp) == CHIPREV_5761_AX) {
Matt Carlsonce057f02007-11-12 21:08:03 -08003124 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
3125 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
3126 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
3127 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
3128 }
3129
Michael Chan15c3b692006-03-22 01:06:52 -08003130 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
3131}
3132
Matt Carlson3f007892008-11-03 16:51:36 -08003133/* tp->lock is held. */
Matt Carlsonffbcfed2009-02-25 14:24:28 +00003134static int tg3_nvram_lock(struct tg3 *tp)
3135{
Joe Perches63c3a662011-04-26 08:12:10 +00003136 if (tg3_flag(tp, NVRAM)) {
Matt Carlsonffbcfed2009-02-25 14:24:28 +00003137 int i;
3138
3139 if (tp->nvram_lock_cnt == 0) {
3140 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
3141 for (i = 0; i < 8000; i++) {
3142 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
3143 break;
3144 udelay(20);
3145 }
3146 if (i == 8000) {
3147 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
3148 return -ENODEV;
3149 }
3150 }
3151 tp->nvram_lock_cnt++;
3152 }
3153 return 0;
3154}
3155
3156/* tp->lock is held. */
3157static void tg3_nvram_unlock(struct tg3 *tp)
3158{
Joe Perches63c3a662011-04-26 08:12:10 +00003159 if (tg3_flag(tp, NVRAM)) {
Matt Carlsonffbcfed2009-02-25 14:24:28 +00003160 if (tp->nvram_lock_cnt > 0)
3161 tp->nvram_lock_cnt--;
3162 if (tp->nvram_lock_cnt == 0)
3163 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
3164 }
3165}
3166
3167/* tp->lock is held. */
3168static void tg3_enable_nvram_access(struct tg3 *tp)
3169{
Joe Perches63c3a662011-04-26 08:12:10 +00003170 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
Matt Carlsonffbcfed2009-02-25 14:24:28 +00003171 u32 nvaccess = tr32(NVRAM_ACCESS);
3172
3173 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
3174 }
3175}
3176
3177/* tp->lock is held. */
3178static void tg3_disable_nvram_access(struct tg3 *tp)
3179{
Joe Perches63c3a662011-04-26 08:12:10 +00003180 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
Matt Carlsonffbcfed2009-02-25 14:24:28 +00003181 u32 nvaccess = tr32(NVRAM_ACCESS);
3182
3183 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
3184 }
3185}
3186
3187static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
3188 u32 offset, u32 *val)
3189{
3190 u32 tmp;
3191 int i;
3192
3193 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
3194 return -EINVAL;
3195
3196 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
3197 EEPROM_ADDR_DEVID_MASK |
3198 EEPROM_ADDR_READ);
3199 tw32(GRC_EEPROM_ADDR,
3200 tmp |
3201 (0 << EEPROM_ADDR_DEVID_SHIFT) |
3202 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
3203 EEPROM_ADDR_ADDR_MASK) |
3204 EEPROM_ADDR_READ | EEPROM_ADDR_START);
3205
3206 for (i = 0; i < 1000; i++) {
3207 tmp = tr32(GRC_EEPROM_ADDR);
3208
3209 if (tmp & EEPROM_ADDR_COMPLETE)
3210 break;
3211 msleep(1);
3212 }
3213 if (!(tmp & EEPROM_ADDR_COMPLETE))
3214 return -EBUSY;
3215
Matt Carlson62cedd12009-04-20 14:52:29 -07003216 tmp = tr32(GRC_EEPROM_DATA);
3217
3218 /*
3219 * The data will always be opposite the native endian
3220 * format. Perform a blind byteswap to compensate.
3221 */
3222 *val = swab32(tmp);
3223
Matt Carlsonffbcfed2009-02-25 14:24:28 +00003224 return 0;
3225}
3226
Prashant Sreedharan66c965f2014-06-20 23:28:15 -07003227#define NVRAM_CMD_TIMEOUT 5000
Matt Carlsonffbcfed2009-02-25 14:24:28 +00003228
3229static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
3230{
3231 int i;
3232
3233 tw32(NVRAM_CMD, nvram_cmd);
3234 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
Prashant Sreedharan66c965f2014-06-20 23:28:15 -07003235 usleep_range(10, 40);
Matt Carlsonffbcfed2009-02-25 14:24:28 +00003236 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
3237 udelay(10);
3238 break;
3239 }
3240 }
3241
3242 if (i == NVRAM_CMD_TIMEOUT)
3243 return -EBUSY;
3244
3245 return 0;
3246}
3247
3248static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
3249{
Joe Perches63c3a662011-04-26 08:12:10 +00003250 if (tg3_flag(tp, NVRAM) &&
3251 tg3_flag(tp, NVRAM_BUFFERED) &&
3252 tg3_flag(tp, FLASH) &&
3253 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
Matt Carlsonffbcfed2009-02-25 14:24:28 +00003254 (tp->nvram_jedecnum == JEDEC_ATMEL))
3255
3256 addr = ((addr / tp->nvram_pagesize) <<
3257 ATMEL_AT45DB0X1B_PAGE_POS) +
3258 (addr % tp->nvram_pagesize);
3259
3260 return addr;
3261}
3262
3263static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
3264{
Joe Perches63c3a662011-04-26 08:12:10 +00003265 if (tg3_flag(tp, NVRAM) &&
3266 tg3_flag(tp, NVRAM_BUFFERED) &&
3267 tg3_flag(tp, FLASH) &&
3268 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
Matt Carlsonffbcfed2009-02-25 14:24:28 +00003269 (tp->nvram_jedecnum == JEDEC_ATMEL))
3270
3271 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
3272 tp->nvram_pagesize) +
3273 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
3274
3275 return addr;
3276}
3277
Matt Carlsone4f34112009-02-25 14:25:00 +00003278/* NOTE: Data read in from NVRAM is byteswapped according to
3279 * the byteswapping settings for all other register accesses.
3280 * tg3 devices are BE devices, so on a BE machine, the data
3281 * returned will be exactly as it is seen in NVRAM. On a LE
3282 * machine, the 32-bit value will be byteswapped.
3283 */
Matt Carlsonffbcfed2009-02-25 14:24:28 +00003284static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
3285{
3286 int ret;
3287
Joe Perches63c3a662011-04-26 08:12:10 +00003288 if (!tg3_flag(tp, NVRAM))
Matt Carlsonffbcfed2009-02-25 14:24:28 +00003289 return tg3_nvram_read_using_eeprom(tp, offset, val);
3290
3291 offset = tg3_nvram_phys_addr(tp, offset);
3292
3293 if (offset > NVRAM_ADDR_MSK)
3294 return -EINVAL;
3295
3296 ret = tg3_nvram_lock(tp);
3297 if (ret)
3298 return ret;
3299
3300 tg3_enable_nvram_access(tp);
3301
3302 tw32(NVRAM_ADDR, offset);
3303 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
3304 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
3305
3306 if (ret == 0)
Matt Carlsone4f34112009-02-25 14:25:00 +00003307 *val = tr32(NVRAM_RDDATA);
Matt Carlsonffbcfed2009-02-25 14:24:28 +00003308
3309 tg3_disable_nvram_access(tp);
3310
3311 tg3_nvram_unlock(tp);
3312
3313 return ret;
3314}
3315
Matt Carlsona9dc5292009-02-25 14:25:30 +00003316/* Ensures NVRAM data is in bytestream format. */
3317static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
Matt Carlsonffbcfed2009-02-25 14:24:28 +00003318{
3319 u32 v;
Matt Carlsona9dc5292009-02-25 14:25:30 +00003320 int res = tg3_nvram_read(tp, offset, &v);
Matt Carlsonffbcfed2009-02-25 14:24:28 +00003321 if (!res)
Matt Carlsona9dc5292009-02-25 14:25:30 +00003322 *val = cpu_to_be32(v);
Matt Carlsonffbcfed2009-02-25 14:24:28 +00003323 return res;
3324}
3325
Matt Carlsondbe9b922012-02-13 10:20:09 +00003326static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
3327 u32 offset, u32 len, u8 *buf)
3328{
3329 int i, j, rc = 0;
3330 u32 val;
3331
3332 for (i = 0; i < len; i += 4) {
3333 u32 addr;
3334 __be32 data;
3335
3336 addr = offset + i;
3337
3338 memcpy(&data, buf + i, 4);
3339
3340 /*
3341 * The SEEPROM interface expects the data to always be opposite
3342 * the native endian format. We accomplish this by reversing
3343 * all the operations that would have been performed on the
3344 * data from a call to tg3_nvram_read_be32().
3345 */
3346 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
3347
3348 val = tr32(GRC_EEPROM_ADDR);
3349 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
3350
3351 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
3352 EEPROM_ADDR_READ);
3353 tw32(GRC_EEPROM_ADDR, val |
3354 (0 << EEPROM_ADDR_DEVID_SHIFT) |
3355 (addr & EEPROM_ADDR_ADDR_MASK) |
3356 EEPROM_ADDR_START |
3357 EEPROM_ADDR_WRITE);
3358
3359 for (j = 0; j < 1000; j++) {
3360 val = tr32(GRC_EEPROM_ADDR);
3361
3362 if (val & EEPROM_ADDR_COMPLETE)
3363 break;
3364 msleep(1);
3365 }
3366 if (!(val & EEPROM_ADDR_COMPLETE)) {
3367 rc = -EBUSY;
3368 break;
3369 }
3370 }
3371
3372 return rc;
3373}
3374
3375/* offset and length are dword aligned */
3376static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
3377 u8 *buf)
3378{
3379 int ret = 0;
3380 u32 pagesize = tp->nvram_pagesize;
3381 u32 pagemask = pagesize - 1;
3382 u32 nvram_cmd;
3383 u8 *tmp;
3384
3385 tmp = kmalloc(pagesize, GFP_KERNEL);
3386 if (tmp == NULL)
3387 return -ENOMEM;
3388
3389 while (len) {
3390 int j;
3391 u32 phy_addr, page_off, size;
3392
3393 phy_addr = offset & ~pagemask;
3394
3395 for (j = 0; j < pagesize; j += 4) {
3396 ret = tg3_nvram_read_be32(tp, phy_addr + j,
3397 (__be32 *) (tmp + j));
3398 if (ret)
3399 break;
3400 }
3401 if (ret)
3402 break;
3403
3404 page_off = offset & pagemask;
3405 size = pagesize;
3406 if (len < size)
3407 size = len;
3408
3409 len -= size;
3410
3411 memcpy(tmp + page_off, buf, size);
3412
3413 offset = offset + (pagesize - page_off);
3414
3415 tg3_enable_nvram_access(tp);
3416
3417 /*
3418 * Before we can erase the flash page, we need
3419 * to issue a special "write enable" command.
3420 */
3421 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3422
3423 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3424 break;
3425
3426 /* Erase the target page */
3427 tw32(NVRAM_ADDR, phy_addr);
3428
3429 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
3430 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
3431
3432 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3433 break;
3434
3435 /* Issue another write enable to start the write. */
3436 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3437
3438 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3439 break;
3440
3441 for (j = 0; j < pagesize; j += 4) {
3442 __be32 data;
3443
3444 data = *((__be32 *) (tmp + j));
3445
3446 tw32(NVRAM_WRDATA, be32_to_cpu(data));
3447
3448 tw32(NVRAM_ADDR, phy_addr + j);
3449
3450 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
3451 NVRAM_CMD_WR;
3452
3453 if (j == 0)
3454 nvram_cmd |= NVRAM_CMD_FIRST;
3455 else if (j == (pagesize - 4))
3456 nvram_cmd |= NVRAM_CMD_LAST;
3457
3458 ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
3459 if (ret)
3460 break;
3461 }
3462 if (ret)
3463 break;
3464 }
3465
3466 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3467 tg3_nvram_exec_cmd(tp, nvram_cmd);
3468
3469 kfree(tmp);
3470
3471 return ret;
3472}
3473
3474/* offset and length are dword aligned */
3475static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
3476 u8 *buf)
3477{
3478 int i, ret = 0;
3479
3480 for (i = 0; i < len; i += 4, offset += 4) {
3481 u32 page_off, phy_addr, nvram_cmd;
3482 __be32 data;
3483
3484 memcpy(&data, buf + i, 4);
3485 tw32(NVRAM_WRDATA, be32_to_cpu(data));
3486
3487 page_off = offset % tp->nvram_pagesize;
3488
3489 phy_addr = tg3_nvram_phys_addr(tp, offset);
3490
Matt Carlsondbe9b922012-02-13 10:20:09 +00003491 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
3492
3493 if (page_off == 0 || i == 0)
3494 nvram_cmd |= NVRAM_CMD_FIRST;
3495 if (page_off == (tp->nvram_pagesize - 4))
3496 nvram_cmd |= NVRAM_CMD_LAST;
3497
3498 if (i == (len - 4))
3499 nvram_cmd |= NVRAM_CMD_LAST;
3500
Matt Carlson42278222012-02-13 15:20:11 +00003501 if ((nvram_cmd & NVRAM_CMD_FIRST) ||
3502 !tg3_flag(tp, FLASH) ||
3503 !tg3_flag(tp, 57765_PLUS))
3504 tw32(NVRAM_ADDR, phy_addr);
3505
Joe Perches41535772013-02-16 11:20:04 +00003506 if (tg3_asic_rev(tp) != ASIC_REV_5752 &&
Matt Carlsondbe9b922012-02-13 10:20:09 +00003507 !tg3_flag(tp, 5755_PLUS) &&
3508 (tp->nvram_jedecnum == JEDEC_ST) &&
3509 (nvram_cmd & NVRAM_CMD_FIRST)) {
3510 u32 cmd;
3511
3512 cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3513 ret = tg3_nvram_exec_cmd(tp, cmd);
3514 if (ret)
3515 break;
3516 }
3517 if (!tg3_flag(tp, FLASH)) {
3518 /* We always do complete word writes to eeprom. */
3519 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
3520 }
3521
3522 ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
3523 if (ret)
3524 break;
3525 }
3526 return ret;
3527}
3528
3529/* offset and length are dword aligned */
3530static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
3531{
3532 int ret;
3533
3534 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
3535 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
3536 ~GRC_LCLCTRL_GPIO_OUTPUT1);
3537 udelay(40);
3538 }
3539
3540 if (!tg3_flag(tp, NVRAM)) {
3541 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
3542 } else {
3543 u32 grc_mode;
3544
3545 ret = tg3_nvram_lock(tp);
3546 if (ret)
3547 return ret;
3548
3549 tg3_enable_nvram_access(tp);
3550 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
3551 tw32(NVRAM_WRITE1, 0x406);
3552
3553 grc_mode = tr32(GRC_MODE);
3554 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
3555
3556 if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
3557 ret = tg3_nvram_write_block_buffered(tp, offset, len,
3558 buf);
3559 } else {
3560 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
3561 buf);
3562 }
3563
3564 grc_mode = tr32(GRC_MODE);
3565 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
3566
3567 tg3_disable_nvram_access(tp);
3568 tg3_nvram_unlock(tp);
3569 }
3570
3571 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
3572 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
3573 udelay(40);
3574 }
3575
3576 return ret;
3577}
3578
Matt Carlson997b4f12011-08-31 11:44:53 +00003579#define RX_CPU_SCRATCH_BASE 0x30000
3580#define RX_CPU_SCRATCH_SIZE 0x04000
3581#define TX_CPU_SCRATCH_BASE 0x34000
3582#define TX_CPU_SCRATCH_SIZE 0x04000
3583
3584/* tp->lock is held. */
Nithin Sujir837c45b2013-03-06 17:02:30 +00003585static int tg3_pause_cpu(struct tg3 *tp, u32 cpu_base)
Matt Carlson997b4f12011-08-31 11:44:53 +00003586{
3587 int i;
Nithin Sujir837c45b2013-03-06 17:02:30 +00003588 const int iters = 10000;
Matt Carlson997b4f12011-08-31 11:44:53 +00003589
Nithin Sujir837c45b2013-03-06 17:02:30 +00003590 for (i = 0; i < iters; i++) {
3591 tw32(cpu_base + CPU_STATE, 0xffffffff);
3592 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
3593 if (tr32(cpu_base + CPU_MODE) & CPU_MODE_HALT)
3594 break;
Gavin Shan6d446ec2013-06-25 15:24:32 +08003595 if (pci_channel_offline(tp->pdev))
3596 return -EBUSY;
Nithin Sujir837c45b2013-03-06 17:02:30 +00003597 }
3598
3599 return (i == iters) ? -EBUSY : 0;
3600}
3601
3602/* tp->lock is held. */
3603static int tg3_rxcpu_pause(struct tg3 *tp)
3604{
3605 int rc = tg3_pause_cpu(tp, RX_CPU_BASE);
3606
3607 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3608 tw32_f(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
3609 udelay(10);
3610
3611 return rc;
3612}
3613
3614/* tp->lock is held. */
3615static int tg3_txcpu_pause(struct tg3 *tp)
3616{
3617 return tg3_pause_cpu(tp, TX_CPU_BASE);
3618}
3619
3620/* tp->lock is held. */
3621static void tg3_resume_cpu(struct tg3 *tp, u32 cpu_base)
3622{
3623 tw32(cpu_base + CPU_STATE, 0xffffffff);
3624 tw32_f(cpu_base + CPU_MODE, 0x00000000);
3625}
3626
3627/* tp->lock is held. */
3628static void tg3_rxcpu_resume(struct tg3 *tp)
3629{
3630 tg3_resume_cpu(tp, RX_CPU_BASE);
3631}
3632
3633/* tp->lock is held. */
3634static int tg3_halt_cpu(struct tg3 *tp, u32 cpu_base)
3635{
3636 int rc;
3637
3638 BUG_ON(cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
Matt Carlson997b4f12011-08-31 11:44:53 +00003639
Joe Perches41535772013-02-16 11:20:04 +00003640 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
Matt Carlson997b4f12011-08-31 11:44:53 +00003641 u32 val = tr32(GRC_VCPU_EXT_CTRL);
3642
3643 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
3644 return 0;
3645 }
Nithin Sujir837c45b2013-03-06 17:02:30 +00003646 if (cpu_base == RX_CPU_BASE) {
3647 rc = tg3_rxcpu_pause(tp);
Matt Carlson997b4f12011-08-31 11:44:53 +00003648 } else {
Hauke Mehrtens7e6c63f2013-02-07 05:37:39 +00003649 /*
3650 * There is only an Rx CPU for the 5750 derivative in the
3651 * BCM4785.
3652 */
3653 if (tg3_flag(tp, IS_SSB_CORE))
3654 return 0;
3655
Nithin Sujir837c45b2013-03-06 17:02:30 +00003656 rc = tg3_txcpu_pause(tp);
Matt Carlson997b4f12011-08-31 11:44:53 +00003657 }
3658
Nithin Sujir837c45b2013-03-06 17:02:30 +00003659 if (rc) {
Matt Carlson997b4f12011-08-31 11:44:53 +00003660 netdev_err(tp->dev, "%s timed out, %s CPU\n",
Nithin Sujir837c45b2013-03-06 17:02:30 +00003661 __func__, cpu_base == RX_CPU_BASE ? "RX" : "TX");
Matt Carlson997b4f12011-08-31 11:44:53 +00003662 return -ENODEV;
3663 }
3664
3665 /* Clear firmware's nvram arbitration. */
3666 if (tg3_flag(tp, NVRAM))
3667 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
3668 return 0;
3669}
3670
Nithin Sujir31f11a92013-03-06 17:02:33 +00003671static int tg3_fw_data_len(struct tg3 *tp,
3672 const struct tg3_firmware_hdr *fw_hdr)
3673{
3674 int fw_len;
3675
3676 /* Non fragmented firmware have one firmware header followed by a
3677 * contiguous chunk of data to be written. The length field in that
3678 * header is not the length of data to be written but the complete
3679 * length of the bss. The data length is determined based on
3680 * tp->fw->size minus headers.
3681 *
3682 * Fragmented firmware have a main header followed by multiple
3683 * fragments. Each fragment is identical to non fragmented firmware
3684 * with a firmware header followed by a contiguous chunk of data. In
3685 * the main header, the length field is unused and set to 0xffffffff.
3686 * In each fragment header the length is the entire size of that
3687 * fragment i.e. fragment data + header length. Data length is
3688 * therefore length field in the header minus TG3_FW_HDR_LEN.
3689 */
3690 if (tp->fw_len == 0xffffffff)
3691 fw_len = be32_to_cpu(fw_hdr->len);
3692 else
3693 fw_len = tp->fw->size;
3694
3695 return (fw_len - TG3_FW_HDR_LEN) / sizeof(u32);
3696}
3697
Matt Carlson997b4f12011-08-31 11:44:53 +00003698/* tp->lock is held. */
3699static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
3700 u32 cpu_scratch_base, int cpu_scratch_size,
Nithin Sujir77997ea2013-03-06 17:02:32 +00003701 const struct tg3_firmware_hdr *fw_hdr)
Matt Carlson997b4f12011-08-31 11:44:53 +00003702{
Nithin Sujirc4dab502013-03-06 17:02:34 +00003703 int err, i;
Matt Carlson997b4f12011-08-31 11:44:53 +00003704 void (*write_op)(struct tg3 *, u32, u32);
Nithin Sujir31f11a92013-03-06 17:02:33 +00003705 int total_len = tp->fw->size;
Matt Carlson997b4f12011-08-31 11:44:53 +00003706
3707 if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
3708 netdev_err(tp->dev,
3709 "%s: Trying to load TX cpu firmware which is 5705\n",
3710 __func__);
3711 return -EINVAL;
3712 }
3713
Nithin Sujirc4dab502013-03-06 17:02:34 +00003714 if (tg3_flag(tp, 5705_PLUS) && tg3_asic_rev(tp) != ASIC_REV_57766)
Matt Carlson997b4f12011-08-31 11:44:53 +00003715 write_op = tg3_write_mem;
3716 else
3717 write_op = tg3_write_indirect_reg32;
3718
Nithin Sujirc4dab502013-03-06 17:02:34 +00003719 if (tg3_asic_rev(tp) != ASIC_REV_57766) {
3720 /* It is possible that bootcode is still loading at this point.
3721 * Get the nvram lock first before halting the cpu.
3722 */
3723 int lock_err = tg3_nvram_lock(tp);
3724 err = tg3_halt_cpu(tp, cpu_base);
3725 if (!lock_err)
3726 tg3_nvram_unlock(tp);
3727 if (err)
3728 goto out;
Matt Carlson997b4f12011-08-31 11:44:53 +00003729
Nithin Sujirc4dab502013-03-06 17:02:34 +00003730 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
3731 write_op(tp, cpu_scratch_base + i, 0);
3732 tw32(cpu_base + CPU_STATE, 0xffffffff);
3733 tw32(cpu_base + CPU_MODE,
3734 tr32(cpu_base + CPU_MODE) | CPU_MODE_HALT);
3735 } else {
3736 /* Subtract additional main header for fragmented firmware and
3737 * advance to the first fragment
3738 */
3739 total_len -= TG3_FW_HDR_LEN;
3740 fw_hdr++;
3741 }
Nithin Sujir77997ea2013-03-06 17:02:32 +00003742
Nithin Sujir31f11a92013-03-06 17:02:33 +00003743 do {
3744 u32 *fw_data = (u32 *)(fw_hdr + 1);
3745 for (i = 0; i < tg3_fw_data_len(tp, fw_hdr); i++)
3746 write_op(tp, cpu_scratch_base +
3747 (be32_to_cpu(fw_hdr->base_addr) & 0xffff) +
3748 (i * sizeof(u32)),
3749 be32_to_cpu(fw_data[i]));
3750
3751 total_len -= be32_to_cpu(fw_hdr->len);
3752
3753 /* Advance to next fragment */
3754 fw_hdr = (struct tg3_firmware_hdr *)
3755 ((void *)fw_hdr + be32_to_cpu(fw_hdr->len));
3756 } while (total_len > 0);
Matt Carlson997b4f12011-08-31 11:44:53 +00003757
3758 err = 0;
3759
3760out:
3761 return err;
3762}
3763
3764/* tp->lock is held. */
Nithin Sujirf4bffb22013-03-06 17:02:31 +00003765static int tg3_pause_cpu_and_set_pc(struct tg3 *tp, u32 cpu_base, u32 pc)
3766{
3767 int i;
3768 const int iters = 5;
3769
3770 tw32(cpu_base + CPU_STATE, 0xffffffff);
3771 tw32_f(cpu_base + CPU_PC, pc);
3772
3773 for (i = 0; i < iters; i++) {
3774 if (tr32(cpu_base + CPU_PC) == pc)
3775 break;
3776 tw32(cpu_base + CPU_STATE, 0xffffffff);
3777 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
3778 tw32_f(cpu_base + CPU_PC, pc);
3779 udelay(1000);
3780 }
3781
3782 return (i == iters) ? -EBUSY : 0;
3783}
3784
3785/* tp->lock is held. */
Matt Carlson997b4f12011-08-31 11:44:53 +00003786static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
3787{
Nithin Sujir77997ea2013-03-06 17:02:32 +00003788 const struct tg3_firmware_hdr *fw_hdr;
Nithin Sujirf4bffb22013-03-06 17:02:31 +00003789 int err;
Matt Carlson997b4f12011-08-31 11:44:53 +00003790
Nithin Sujir77997ea2013-03-06 17:02:32 +00003791 fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
Matt Carlson997b4f12011-08-31 11:44:53 +00003792
3793 /* Firmware blob starts with version numbers, followed by
3794 start address and length. We are setting complete length.
3795 length = end_address_of_bss - start_address_of_text.
3796 Remainder is the blob to be loaded contiguously
3797 from start address. */
3798
Matt Carlson997b4f12011-08-31 11:44:53 +00003799 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
3800 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
Nithin Sujir77997ea2013-03-06 17:02:32 +00003801 fw_hdr);
Matt Carlson997b4f12011-08-31 11:44:53 +00003802 if (err)
3803 return err;
3804
3805 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
3806 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
Nithin Sujir77997ea2013-03-06 17:02:32 +00003807 fw_hdr);
Matt Carlson997b4f12011-08-31 11:44:53 +00003808 if (err)
3809 return err;
3810
3811 /* Now startup only the RX cpu. */
Nithin Sujir77997ea2013-03-06 17:02:32 +00003812 err = tg3_pause_cpu_and_set_pc(tp, RX_CPU_BASE,
3813 be32_to_cpu(fw_hdr->base_addr));
Nithin Sujirf4bffb22013-03-06 17:02:31 +00003814 if (err) {
Matt Carlson997b4f12011-08-31 11:44:53 +00003815 netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
3816 "should be %08x\n", __func__,
Nithin Sujir77997ea2013-03-06 17:02:32 +00003817 tr32(RX_CPU_BASE + CPU_PC),
3818 be32_to_cpu(fw_hdr->base_addr));
Matt Carlson997b4f12011-08-31 11:44:53 +00003819 return -ENODEV;
3820 }
Nithin Sujir837c45b2013-03-06 17:02:30 +00003821
3822 tg3_rxcpu_resume(tp);
Matt Carlson997b4f12011-08-31 11:44:53 +00003823
3824 return 0;
3825}
3826
Nithin Sujirc4dab502013-03-06 17:02:34 +00003827static int tg3_validate_rxcpu_state(struct tg3 *tp)
3828{
3829 const int iters = 1000;
3830 int i;
3831 u32 val;
3832
3833 /* Wait for boot code to complete initialization and enter service
3834 * loop. It is then safe to download service patches
3835 */
3836 for (i = 0; i < iters; i++) {
3837 if (tr32(RX_CPU_HWBKPT) == TG3_SBROM_IN_SERVICE_LOOP)
3838 break;
3839
3840 udelay(10);
3841 }
3842
3843 if (i == iters) {
3844 netdev_err(tp->dev, "Boot code not ready for service patches\n");
3845 return -EBUSY;
3846 }
3847
3848 val = tg3_read_indirect_reg32(tp, TG3_57766_FW_HANDSHAKE);
3849 if (val & 0xff) {
3850 netdev_warn(tp->dev,
3851 "Other patches exist. Not downloading EEE patch\n");
3852 return -EEXIST;
3853 }
3854
3855 return 0;
3856}
3857
3858/* tp->lock is held. */
3859static void tg3_load_57766_firmware(struct tg3 *tp)
3860{
3861 struct tg3_firmware_hdr *fw_hdr;
3862
3863 if (!tg3_flag(tp, NO_NVRAM))
3864 return;
3865
3866 if (tg3_validate_rxcpu_state(tp))
3867 return;
3868
3869 if (!tp->fw)
3870 return;
3871
3872 /* This firmware blob has a different format than older firmware
3873 * releases as given below. The main difference is we have fragmented
3874 * data to be written to non-contiguous locations.
3875 *
3876 * In the beginning we have a firmware header identical to other
3877 * firmware which consists of version, base addr and length. The length
3878 * here is unused and set to 0xffffffff.
3879 *
3880 * This is followed by a series of firmware fragments which are
3881 * individually identical to previous firmware. i.e. they have the
3882 * firmware header and followed by data for that fragment. The version
3883 * field of the individual fragment header is unused.
3884 */
3885
3886 fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
3887 if (be32_to_cpu(fw_hdr->base_addr) != TG3_57766_FW_BASE_ADDR)
3888 return;
3889
3890 if (tg3_rxcpu_pause(tp))
3891 return;
3892
3893 /* tg3_load_firmware_cpu() will always succeed for the 57766 */
3894 tg3_load_firmware_cpu(tp, 0, TG3_57766_FW_BASE_ADDR, 0, fw_hdr);
3895
3896 tg3_rxcpu_resume(tp);
3897}
3898
Matt Carlson997b4f12011-08-31 11:44:53 +00003899/* tp->lock is held. */
3900static int tg3_load_tso_firmware(struct tg3 *tp)
3901{
Nithin Sujir77997ea2013-03-06 17:02:32 +00003902 const struct tg3_firmware_hdr *fw_hdr;
Matt Carlson997b4f12011-08-31 11:44:53 +00003903 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
Nithin Sujirf4bffb22013-03-06 17:02:31 +00003904 int err;
Matt Carlson997b4f12011-08-31 11:44:53 +00003905
Matt Carlson1caf13e2013-03-06 17:02:29 +00003906 if (!tg3_flag(tp, FW_TSO))
Matt Carlson997b4f12011-08-31 11:44:53 +00003907 return 0;
3908
Nithin Sujir77997ea2013-03-06 17:02:32 +00003909 fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
Matt Carlson997b4f12011-08-31 11:44:53 +00003910
3911 /* Firmware blob starts with version numbers, followed by
3912 start address and length. We are setting complete length.
3913 length = end_address_of_bss - start_address_of_text.
3914 Remainder is the blob to be loaded contiguously
3915 from start address. */
3916
Matt Carlson997b4f12011-08-31 11:44:53 +00003917 cpu_scratch_size = tp->fw_len;
Matt Carlson997b4f12011-08-31 11:44:53 +00003918
Joe Perches41535772013-02-16 11:20:04 +00003919 if (tg3_asic_rev(tp) == ASIC_REV_5705) {
Matt Carlson997b4f12011-08-31 11:44:53 +00003920 cpu_base = RX_CPU_BASE;
3921 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
3922 } else {
3923 cpu_base = TX_CPU_BASE;
3924 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
3925 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
3926 }
3927
3928 err = tg3_load_firmware_cpu(tp, cpu_base,
3929 cpu_scratch_base, cpu_scratch_size,
Nithin Sujir77997ea2013-03-06 17:02:32 +00003930 fw_hdr);
Matt Carlson997b4f12011-08-31 11:44:53 +00003931 if (err)
3932 return err;
3933
3934 /* Now startup the cpu. */
Nithin Sujir77997ea2013-03-06 17:02:32 +00003935 err = tg3_pause_cpu_and_set_pc(tp, cpu_base,
3936 be32_to_cpu(fw_hdr->base_addr));
Nithin Sujirf4bffb22013-03-06 17:02:31 +00003937 if (err) {
Matt Carlson997b4f12011-08-31 11:44:53 +00003938 netdev_err(tp->dev,
3939 "%s fails to set CPU PC, is %08x should be %08x\n",
Nithin Sujir77997ea2013-03-06 17:02:32 +00003940 __func__, tr32(cpu_base + CPU_PC),
3941 be32_to_cpu(fw_hdr->base_addr));
Matt Carlson997b4f12011-08-31 11:44:53 +00003942 return -ENODEV;
3943 }
Nithin Sujir837c45b2013-03-06 17:02:30 +00003944
3945 tg3_resume_cpu(tp, cpu_base);
Matt Carlson997b4f12011-08-31 11:44:53 +00003946 return 0;
3947}
3948
Michael Chanf022ae62014-01-03 10:09:11 -08003949/* tp->lock is held. */
3950static void __tg3_set_one_mac_addr(struct tg3 *tp, u8 *mac_addr, int index)
3951{
3952 u32 addr_high, addr_low;
3953
3954 addr_high = ((mac_addr[0] << 8) | mac_addr[1]);
3955 addr_low = ((mac_addr[2] << 24) | (mac_addr[3] << 16) |
3956 (mac_addr[4] << 8) | mac_addr[5]);
3957
3958 if (index < 4) {
3959 tw32(MAC_ADDR_0_HIGH + (index * 8), addr_high);
3960 tw32(MAC_ADDR_0_LOW + (index * 8), addr_low);
3961 } else {
3962 index -= 4;
3963 tw32(MAC_EXTADDR_0_HIGH + (index * 8), addr_high);
3964 tw32(MAC_EXTADDR_0_LOW + (index * 8), addr_low);
3965 }
3966}
Matt Carlson997b4f12011-08-31 11:44:53 +00003967
Matt Carlsonffbcfed2009-02-25 14:24:28 +00003968/* tp->lock is held. */
Joe Perches953c96e2013-04-09 10:18:14 +00003969static void __tg3_set_mac_addr(struct tg3 *tp, bool skip_mac_1)
Matt Carlson3f007892008-11-03 16:51:36 -08003970{
Michael Chanf022ae62014-01-03 10:09:11 -08003971 u32 addr_high;
Matt Carlson3f007892008-11-03 16:51:36 -08003972 int i;
3973
Matt Carlson3f007892008-11-03 16:51:36 -08003974 for (i = 0; i < 4; i++) {
3975 if (i == 1 && skip_mac_1)
3976 continue;
Michael Chanf022ae62014-01-03 10:09:11 -08003977 __tg3_set_one_mac_addr(tp, tp->dev->dev_addr, i);
Matt Carlson3f007892008-11-03 16:51:36 -08003978 }
3979
Joe Perches41535772013-02-16 11:20:04 +00003980 if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
3981 tg3_asic_rev(tp) == ASIC_REV_5704) {
Michael Chanf022ae62014-01-03 10:09:11 -08003982 for (i = 4; i < 16; i++)
3983 __tg3_set_one_mac_addr(tp, tp->dev->dev_addr, i);
Matt Carlson3f007892008-11-03 16:51:36 -08003984 }
3985
3986 addr_high = (tp->dev->dev_addr[0] +
3987 tp->dev->dev_addr[1] +
3988 tp->dev->dev_addr[2] +
3989 tp->dev->dev_addr[3] +
3990 tp->dev->dev_addr[4] +
3991 tp->dev->dev_addr[5]) &
3992 TX_BACKOFF_SEED_MASK;
3993 tw32(MAC_TX_BACKOFF_SEED, addr_high);
3994}
3995
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00003996static void tg3_enable_register_access(struct tg3 *tp)
3997{
3998 /*
3999 * Make sure register accesses (indirect or otherwise) will function
4000 * correctly.
4001 */
4002 pci_write_config_dword(tp->pdev,
4003 TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
4004}
4005
4006static int tg3_power_up(struct tg3 *tp)
4007{
Matt Carlsonbed98292011-07-13 09:27:29 +00004008 int err;
4009
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00004010 tg3_enable_register_access(tp);
4011
Matt Carlsonbed98292011-07-13 09:27:29 +00004012 err = pci_set_power_state(tp->pdev, PCI_D0);
4013 if (!err) {
4014 /* Switch out of Vaux if it is a NIC */
4015 tg3_pwrsrc_switch_to_vmain(tp);
4016 } else {
4017 netdev_err(tp->dev, "Transition to D0 failed\n");
4018 }
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00004019
Matt Carlsonbed98292011-07-13 09:27:29 +00004020 return err;
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00004021}
4022
Joe Perches953c96e2013-04-09 10:18:14 +00004023static int tg3_setup_phy(struct tg3 *, bool);
Matt Carlson4b409522012-02-13 10:20:11 +00004024
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00004025static int tg3_power_down_prepare(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004026{
4027 u32 misc_host_ctrl;
Matt Carlson0a459aa2008-11-03 16:54:15 -08004028 bool device_should_wake, do_low_power;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004029
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00004030 tg3_enable_register_access(tp);
Matt Carlson5e7dfd02008-11-21 17:18:16 -08004031
4032 /* Restore the CLKREQ setting. */
Jiang Liu0f49bfb2012-08-20 13:28:20 -06004033 if (tg3_flag(tp, CLKREQ_BUG))
4034 pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
4035 PCI_EXP_LNKCTL_CLKREQ_EN);
Matt Carlson5e7dfd02008-11-21 17:18:16 -08004036
Linus Torvalds1da177e2005-04-16 15:20:36 -07004037 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
4038 tw32(TG3PCI_MISC_HOST_CTRL,
4039 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
4040
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00004041 device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
Joe Perches63c3a662011-04-26 08:12:10 +00004042 tg3_flag(tp, WOL_ENABLE);
Matt Carlson05ac4cb2008-11-03 16:53:46 -08004043
Joe Perches63c3a662011-04-26 08:12:10 +00004044 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson0a459aa2008-11-03 16:54:15 -08004045 do_low_power = false;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004046 if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
Matt Carlson80096062010-08-02 11:26:06 +00004047 !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07004048 struct phy_device *phydev;
Matt Carlson0a459aa2008-11-03 16:54:15 -08004049 u32 phyid, advertising;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07004050
Hauke Mehrtensead24022013-09-28 23:15:26 +02004051 phydev = tp->mdio_bus->phy_map[tp->phy_addr];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07004052
Matt Carlson80096062010-08-02 11:26:06 +00004053 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07004054
Matt Carlsonc6700ce2012-02-13 15:20:15 +00004055 tp->link_config.speed = phydev->speed;
4056 tp->link_config.duplex = phydev->duplex;
4057 tp->link_config.autoneg = phydev->autoneg;
4058 tp->link_config.advertising = phydev->advertising;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07004059
4060 advertising = ADVERTISED_TP |
4061 ADVERTISED_Pause |
4062 ADVERTISED_Autoneg |
4063 ADVERTISED_10baseT_Half;
4064
Joe Perches63c3a662011-04-26 08:12:10 +00004065 if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
4066 if (tg3_flag(tp, WOL_SPEED_100MB))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07004067 advertising |=
4068 ADVERTISED_100baseT_Half |
4069 ADVERTISED_100baseT_Full |
4070 ADVERTISED_10baseT_Full;
4071 else
4072 advertising |= ADVERTISED_10baseT_Full;
4073 }
4074
4075 phydev->advertising = advertising;
4076
4077 phy_start_aneg(phydev);
Matt Carlson0a459aa2008-11-03 16:54:15 -08004078
4079 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
Matt Carlson6a443a02010-02-17 15:17:04 +00004080 if (phyid != PHY_ID_BCMAC131) {
4081 phyid &= PHY_BCM_OUI_MASK;
4082 if (phyid == PHY_BCM_OUI_1 ||
4083 phyid == PHY_BCM_OUI_2 ||
4084 phyid == PHY_BCM_OUI_3)
Matt Carlson0a459aa2008-11-03 16:54:15 -08004085 do_low_power = true;
4086 }
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07004087 }
Matt Carlsondd477002008-05-25 23:45:58 -07004088 } else {
Matt Carlson20232762008-12-21 20:18:56 -08004089 do_low_power = true;
Matt Carlson0a459aa2008-11-03 16:54:15 -08004090
Matt Carlsonc6700ce2012-02-13 15:20:15 +00004091 if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER))
Matt Carlson80096062010-08-02 11:26:06 +00004092 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004093
Matt Carlson2855b9f2012-02-13 15:20:14 +00004094 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
Joe Perches953c96e2013-04-09 10:18:14 +00004095 tg3_setup_phy(tp, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004096 }
4097
Joe Perches41535772013-02-16 11:20:04 +00004098 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
Michael Chanb5d37722006-09-27 16:06:21 -07004099 u32 val;
4100
4101 val = tr32(GRC_VCPU_EXT_CTRL);
4102 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
Joe Perches63c3a662011-04-26 08:12:10 +00004103 } else if (!tg3_flag(tp, ENABLE_ASF)) {
Michael Chan6921d202005-12-13 21:15:53 -08004104 int i;
4105 u32 val;
4106
4107 for (i = 0; i < 200; i++) {
4108 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
4109 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
4110 break;
4111 msleep(1);
4112 }
4113 }
Joe Perches63c3a662011-04-26 08:12:10 +00004114 if (tg3_flag(tp, WOL_CAP))
Gary Zambranoa85feb82007-05-05 11:52:19 -07004115 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
4116 WOL_DRV_STATE_SHUTDOWN |
4117 WOL_DRV_WOL |
4118 WOL_SET_MAGIC_PKT);
Michael Chan6921d202005-12-13 21:15:53 -08004119
Matt Carlson05ac4cb2008-11-03 16:53:46 -08004120 if (device_should_wake) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004121 u32 mac_mode;
4122
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004123 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
Matt Carlsonb4bd2922011-04-20 07:57:41 +00004124 if (do_low_power &&
4125 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
4126 tg3_phy_auxctl_write(tp,
4127 MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
4128 MII_TG3_AUXCTL_PCTL_WOL_EN |
4129 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
4130 MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
Matt Carlsondd477002008-05-25 23:45:58 -07004131 udelay(40);
4132 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004133
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004134 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
Michael Chan3f7045c2006-09-27 16:02:29 -07004135 mac_mode = MAC_MODE_PORT_MODE_GMII;
Nithin Sujir942d1af2013-04-09 08:48:07 +00004136 else if (tp->phy_flags &
4137 TG3_PHYFLG_KEEP_LINK_ON_PWRDN) {
4138 if (tp->link_config.active_speed == SPEED_1000)
4139 mac_mode = MAC_MODE_PORT_MODE_GMII;
4140 else
4141 mac_mode = MAC_MODE_PORT_MODE_MII;
4142 } else
Michael Chan3f7045c2006-09-27 16:02:29 -07004143 mac_mode = MAC_MODE_PORT_MODE_MII;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004144
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07004145 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
Joe Perches41535772013-02-16 11:20:04 +00004146 if (tg3_asic_rev(tp) == ASIC_REV_5700) {
Joe Perches63c3a662011-04-26 08:12:10 +00004147 u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07004148 SPEED_100 : SPEED_10;
4149 if (tg3_5700_link_polarity(tp, speed))
4150 mac_mode |= MAC_MODE_LINK_POLARITY;
4151 else
4152 mac_mode &= ~MAC_MODE_LINK_POLARITY;
4153 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004154 } else {
4155 mac_mode = MAC_MODE_PORT_MODE_TBI;
4156 }
4157
Joe Perches63c3a662011-04-26 08:12:10 +00004158 if (!tg3_flag(tp, 5750_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004159 tw32(MAC_LED_CTRL, tp->led_ctrl);
4160
Matt Carlson05ac4cb2008-11-03 16:53:46 -08004161 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
Joe Perches63c3a662011-04-26 08:12:10 +00004162 if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
4163 (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
Matt Carlson05ac4cb2008-11-03 16:53:46 -08004164 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004165
Joe Perches63c3a662011-04-26 08:12:10 +00004166 if (tg3_flag(tp, ENABLE_APE))
Matt Carlsond2394e6b2010-11-24 08:31:47 +00004167 mac_mode |= MAC_MODE_APE_TX_EN |
4168 MAC_MODE_APE_RX_EN |
4169 MAC_MODE_TDE_ENABLE;
Matt Carlson3bda1252008-08-15 14:08:22 -07004170
Linus Torvalds1da177e2005-04-16 15:20:36 -07004171 tw32_f(MAC_MODE, mac_mode);
4172 udelay(100);
4173
4174 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
4175 udelay(10);
4176 }
4177
Joe Perches63c3a662011-04-26 08:12:10 +00004178 if (!tg3_flag(tp, WOL_SPEED_100MB) &&
Joe Perches41535772013-02-16 11:20:04 +00004179 (tg3_asic_rev(tp) == ASIC_REV_5700 ||
4180 tg3_asic_rev(tp) == ASIC_REV_5701)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004181 u32 base_val;
4182
4183 base_val = tp->pci_clock_ctrl;
4184 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
4185 CLOCK_CTRL_TXCLK_DISABLE);
4186
Michael Chanb401e9e2005-12-19 16:27:04 -08004187 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
4188 CLOCK_CTRL_PWRDOWN_PLL133, 40);
Joe Perches63c3a662011-04-26 08:12:10 +00004189 } else if (tg3_flag(tp, 5780_CLASS) ||
4190 tg3_flag(tp, CPMU_PRESENT) ||
Joe Perches41535772013-02-16 11:20:04 +00004191 tg3_asic_rev(tp) == ASIC_REV_5906) {
Michael Chan4cf78e42005-07-25 12:29:19 -07004192 /* do nothing */
Joe Perches63c3a662011-04-26 08:12:10 +00004193 } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004194 u32 newbits1, newbits2;
4195
Joe Perches41535772013-02-16 11:20:04 +00004196 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
4197 tg3_asic_rev(tp) == ASIC_REV_5701) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004198 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
4199 CLOCK_CTRL_TXCLK_DISABLE |
4200 CLOCK_CTRL_ALTCLK);
4201 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
Joe Perches63c3a662011-04-26 08:12:10 +00004202 } else if (tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004203 newbits1 = CLOCK_CTRL_625_CORE;
4204 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
4205 } else {
4206 newbits1 = CLOCK_CTRL_ALTCLK;
4207 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
4208 }
4209
Michael Chanb401e9e2005-12-19 16:27:04 -08004210 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
4211 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004212
Michael Chanb401e9e2005-12-19 16:27:04 -08004213 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
4214 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004215
Joe Perches63c3a662011-04-26 08:12:10 +00004216 if (!tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004217 u32 newbits3;
4218
Joe Perches41535772013-02-16 11:20:04 +00004219 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
4220 tg3_asic_rev(tp) == ASIC_REV_5701) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004221 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
4222 CLOCK_CTRL_TXCLK_DISABLE |
4223 CLOCK_CTRL_44MHZ_CORE);
4224 } else {
4225 newbits3 = CLOCK_CTRL_44MHZ_CORE;
4226 }
4227
Michael Chanb401e9e2005-12-19 16:27:04 -08004228 tw32_wait_f(TG3PCI_CLOCK_CTRL,
4229 tp->pci_clock_ctrl | newbits3, 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004230 }
4231 }
4232
Joe Perches63c3a662011-04-26 08:12:10 +00004233 if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
Matt Carlson0a459aa2008-11-03 16:54:15 -08004234 tg3_power_down_phy(tp, do_low_power);
Michael Chan6921d202005-12-13 21:15:53 -08004235
Matt Carlsoncd0d7222011-07-13 09:27:33 +00004236 tg3_frob_aux_power(tp, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004237
4238 /* Workaround for unstable PLL clock */
Hauke Mehrtens7e6c63f2013-02-07 05:37:39 +00004239 if ((!tg3_flag(tp, IS_SSB_CORE)) &&
Joe Perches41535772013-02-16 11:20:04 +00004240 ((tg3_chip_rev(tp) == CHIPREV_5750_AX) ||
4241 (tg3_chip_rev(tp) == CHIPREV_5750_BX))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004242 u32 val = tr32(0x7d00);
4243
4244 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
4245 tw32(0x7d00, val);
Joe Perches63c3a662011-04-26 08:12:10 +00004246 if (!tg3_flag(tp, ENABLE_ASF)) {
Michael Chanec41c7d2006-01-17 02:40:55 -08004247 int err;
4248
4249 err = tg3_nvram_lock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004250 tg3_halt_cpu(tp, RX_CPU_BASE);
Michael Chanec41c7d2006-01-17 02:40:55 -08004251 if (!err)
4252 tg3_nvram_unlock(tp);
Michael Chan6921d202005-12-13 21:15:53 -08004253 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004254 }
4255
Michael Chanbbadf502006-04-06 21:46:34 -07004256 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
4257
Nithin Sujir2e460fc2013-05-23 11:11:22 +00004258 tg3_ape_driver_state_change(tp, RESET_KIND_SHUTDOWN);
4259
Linus Torvalds1da177e2005-04-16 15:20:36 -07004260 return 0;
4261}
4262
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00004263static void tg3_power_down(struct tg3 *tp)
4264{
Joe Perches63c3a662011-04-26 08:12:10 +00004265 pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00004266 pci_set_power_state(tp->pdev, PCI_D3hot);
4267}
4268
Linus Torvalds1da177e2005-04-16 15:20:36 -07004269static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
4270{
4271 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
4272 case MII_TG3_AUX_STAT_10HALF:
4273 *speed = SPEED_10;
4274 *duplex = DUPLEX_HALF;
4275 break;
4276
4277 case MII_TG3_AUX_STAT_10FULL:
4278 *speed = SPEED_10;
4279 *duplex = DUPLEX_FULL;
4280 break;
4281
4282 case MII_TG3_AUX_STAT_100HALF:
4283 *speed = SPEED_100;
4284 *duplex = DUPLEX_HALF;
4285 break;
4286
4287 case MII_TG3_AUX_STAT_100FULL:
4288 *speed = SPEED_100;
4289 *duplex = DUPLEX_FULL;
4290 break;
4291
4292 case MII_TG3_AUX_STAT_1000HALF:
4293 *speed = SPEED_1000;
4294 *duplex = DUPLEX_HALF;
4295 break;
4296
4297 case MII_TG3_AUX_STAT_1000FULL:
4298 *speed = SPEED_1000;
4299 *duplex = DUPLEX_FULL;
4300 break;
4301
4302 default:
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004303 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
Michael Chan715116a2006-09-27 16:09:25 -07004304 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
4305 SPEED_10;
4306 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
4307 DUPLEX_HALF;
4308 break;
4309 }
Matt Carlsone7405222012-02-13 15:20:16 +00004310 *speed = SPEED_UNKNOWN;
4311 *duplex = DUPLEX_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004312 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07004313 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004314}
4315
Matt Carlson42b64a42011-05-19 12:12:49 +00004316static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004317{
Matt Carlson42b64a42011-05-19 12:12:49 +00004318 int err = 0;
4319 u32 val, new_adv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004320
Matt Carlson42b64a42011-05-19 12:12:49 +00004321 new_adv = ADVERTISE_CSMA;
Hiroaki SHIMODA202ff1c2011-11-22 04:05:41 +00004322 new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
Matt Carlsonf88788f2011-12-14 11:10:00 +00004323 new_adv |= mii_advertise_flowctrl(flowctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004324
Matt Carlson42b64a42011-05-19 12:12:49 +00004325 err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
4326 if (err)
4327 goto done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004328
Matt Carlson4f272092011-12-14 11:09:57 +00004329 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
4330 new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
Matt Carlsonba4d07a2007-12-20 20:08:00 -08004331
Joe Perches41535772013-02-16 11:20:04 +00004332 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
4333 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0)
Matt Carlson4f272092011-12-14 11:09:57 +00004334 new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
Matt Carlsonba4d07a2007-12-20 20:08:00 -08004335
Matt Carlson4f272092011-12-14 11:09:57 +00004336 err = tg3_writephy(tp, MII_CTRL1000, new_adv);
4337 if (err)
4338 goto done;
4339 }
Matt Carlsonba4d07a2007-12-20 20:08:00 -08004340
Matt Carlson42b64a42011-05-19 12:12:49 +00004341 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
4342 goto done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004343
Matt Carlson42b64a42011-05-19 12:12:49 +00004344 tw32(TG3_CPMU_EEE_MODE,
4345 tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
Matt Carlsonba4d07a2007-12-20 20:08:00 -08004346
Nithin Nayak Sujirdaf3ec62013-01-14 17:11:00 +00004347 err = tg3_phy_toggle_auxctl_smdsp(tp, true);
Matt Carlson42b64a42011-05-19 12:12:49 +00004348 if (!err) {
4349 u32 err2;
Matt Carlson52b02d02010-10-14 10:37:41 +00004350
Matt Carlsona6b68da2010-12-06 08:28:52 +00004351 val = 0;
Matt Carlson42b64a42011-05-19 12:12:49 +00004352 /* Advertise 100-BaseTX EEE ability */
4353 if (advertise & ADVERTISED_100baseT_Full)
4354 val |= MDIO_AN_EEE_ADV_100TX;
4355 /* Advertise 1000-BaseT EEE ability */
4356 if (advertise & ADVERTISED_1000baseT_Full)
4357 val |= MDIO_AN_EEE_ADV_1000T;
Nithin Sujir9e2ecbe2013-05-18 06:26:52 +00004358
4359 if (!tp->eee.eee_enabled) {
4360 val = 0;
4361 tp->eee.advertised = 0;
4362 } else {
4363 tp->eee.advertised = advertise &
4364 (ADVERTISED_100baseT_Full |
4365 ADVERTISED_1000baseT_Full);
4366 }
4367
Matt Carlson42b64a42011-05-19 12:12:49 +00004368 err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
Matt Carlsonb715ce92011-07-20 10:20:52 +00004369 if (err)
4370 val = 0;
4371
Joe Perches41535772013-02-16 11:20:04 +00004372 switch (tg3_asic_rev(tp)) {
Matt Carlsonb715ce92011-07-20 10:20:52 +00004373 case ASIC_REV_5717:
4374 case ASIC_REV_57765:
Matt Carlson55086ad2011-12-14 11:09:59 +00004375 case ASIC_REV_57766:
Matt Carlsonb715ce92011-07-20 10:20:52 +00004376 case ASIC_REV_5719:
4377 /* If we advertised any eee advertisements above... */
4378 if (val)
4379 val = MII_TG3_DSP_TAP26_ALNOKO |
4380 MII_TG3_DSP_TAP26_RMRXSTO |
4381 MII_TG3_DSP_TAP26_OPCSINPT;
4382 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
4383 /* Fall through */
4384 case ASIC_REV_5720:
Michael Chanc65a17f2013-01-06 12:51:07 +00004385 case ASIC_REV_5762:
Matt Carlsonb715ce92011-07-20 10:20:52 +00004386 if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
4387 tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
4388 MII_TG3_DSP_CH34TP2_HIBW01);
4389 }
Matt Carlson52b02d02010-10-14 10:37:41 +00004390
Nithin Nayak Sujirdaf3ec62013-01-14 17:11:00 +00004391 err2 = tg3_phy_toggle_auxctl_smdsp(tp, false);
Matt Carlson42b64a42011-05-19 12:12:49 +00004392 if (!err)
4393 err = err2;
4394 }
4395
4396done:
4397 return err;
4398}
4399
4400static void tg3_phy_copper_begin(struct tg3 *tp)
4401{
Matt Carlsond13ba512012-02-22 12:35:19 +00004402 if (tp->link_config.autoneg == AUTONEG_ENABLE ||
4403 (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
4404 u32 adv, fc;
Matt Carlson42b64a42011-05-19 12:12:49 +00004405
Nithin Sujir942d1af2013-04-09 08:48:07 +00004406 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
4407 !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)) {
Matt Carlsond13ba512012-02-22 12:35:19 +00004408 adv = ADVERTISED_10baseT_Half |
4409 ADVERTISED_10baseT_Full;
4410 if (tg3_flag(tp, WOL_SPEED_100MB))
4411 adv |= ADVERTISED_100baseT_Half |
4412 ADVERTISED_100baseT_Full;
Nithin Sujir7c786062013-12-06 09:53:17 -08004413 if (tp->phy_flags & TG3_PHYFLG_1G_ON_VAUX_OK) {
4414 if (!(tp->phy_flags &
4415 TG3_PHYFLG_DISABLE_1G_HD_ADV))
4416 adv |= ADVERTISED_1000baseT_Half;
4417 adv |= ADVERTISED_1000baseT_Full;
4418 }
Matt Carlson42b64a42011-05-19 12:12:49 +00004419
Matt Carlsond13ba512012-02-22 12:35:19 +00004420 fc = FLOW_CTRL_TX | FLOW_CTRL_RX;
Matt Carlson42b64a42011-05-19 12:12:49 +00004421 } else {
Matt Carlsond13ba512012-02-22 12:35:19 +00004422 adv = tp->link_config.advertising;
4423 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
4424 adv &= ~(ADVERTISED_1000baseT_Half |
4425 ADVERTISED_1000baseT_Full);
4426
4427 fc = tp->link_config.flowctrl;
Matt Carlson42b64a42011-05-19 12:12:49 +00004428 }
4429
Matt Carlsond13ba512012-02-22 12:35:19 +00004430 tg3_phy_autoneg_cfg(tp, adv, fc);
Matt Carlson52b02d02010-10-14 10:37:41 +00004431
Nithin Sujir942d1af2013-04-09 08:48:07 +00004432 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
4433 (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)) {
4434 /* Normally during power down we want to autonegotiate
4435 * the lowest possible speed for WOL. However, to avoid
4436 * link flap, we leave it untouched.
4437 */
4438 return;
4439 }
4440
Matt Carlsond13ba512012-02-22 12:35:19 +00004441 tg3_writephy(tp, MII_BMCR,
4442 BMCR_ANENABLE | BMCR_ANRESTART);
4443 } else {
4444 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004445 u32 bmcr, orig_bmcr;
4446
4447 tp->link_config.active_speed = tp->link_config.speed;
4448 tp->link_config.active_duplex = tp->link_config.duplex;
4449
Nithin Sujir7c6cdea2013-03-12 15:32:48 +00004450 if (tg3_asic_rev(tp) == ASIC_REV_5714) {
4451 /* With autoneg disabled, 5715 only links up when the
4452 * advertisement register has the configured speed
4453 * enabled.
4454 */
4455 tg3_writephy(tp, MII_ADVERTISE, ADVERTISE_ALL);
4456 }
4457
Linus Torvalds1da177e2005-04-16 15:20:36 -07004458 bmcr = 0;
4459 switch (tp->link_config.speed) {
4460 default:
4461 case SPEED_10:
4462 break;
4463
4464 case SPEED_100:
4465 bmcr |= BMCR_SPEED100;
4466 break;
4467
4468 case SPEED_1000:
Matt Carlson221c5632011-06-13 13:39:01 +00004469 bmcr |= BMCR_SPEED1000;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004470 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07004471 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004472
4473 if (tp->link_config.duplex == DUPLEX_FULL)
4474 bmcr |= BMCR_FULLDPLX;
4475
4476 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
4477 (bmcr != orig_bmcr)) {
4478 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
4479 for (i = 0; i < 1500; i++) {
4480 u32 tmp;
4481
4482 udelay(10);
4483 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
4484 tg3_readphy(tp, MII_BMSR, &tmp))
4485 continue;
4486 if (!(tmp & BMSR_LSTATUS)) {
4487 udelay(40);
4488 break;
4489 }
4490 }
4491 tg3_writephy(tp, MII_BMCR, bmcr);
4492 udelay(40);
4493 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004494 }
4495}
4496
Nithin Sujirfdad8de2013-04-09 08:48:08 +00004497static int tg3_phy_pull_config(struct tg3 *tp)
4498{
4499 int err;
4500 u32 val;
4501
4502 err = tg3_readphy(tp, MII_BMCR, &val);
4503 if (err)
4504 goto done;
4505
4506 if (!(val & BMCR_ANENABLE)) {
4507 tp->link_config.autoneg = AUTONEG_DISABLE;
4508 tp->link_config.advertising = 0;
4509 tg3_flag_clear(tp, PAUSE_AUTONEG);
4510
4511 err = -EIO;
4512
4513 switch (val & (BMCR_SPEED1000 | BMCR_SPEED100)) {
4514 case 0:
4515 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
4516 goto done;
4517
4518 tp->link_config.speed = SPEED_10;
4519 break;
4520 case BMCR_SPEED100:
4521 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
4522 goto done;
4523
4524 tp->link_config.speed = SPEED_100;
4525 break;
4526 case BMCR_SPEED1000:
4527 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
4528 tp->link_config.speed = SPEED_1000;
4529 break;
4530 }
4531 /* Fall through */
4532 default:
4533 goto done;
4534 }
4535
4536 if (val & BMCR_FULLDPLX)
4537 tp->link_config.duplex = DUPLEX_FULL;
4538 else
4539 tp->link_config.duplex = DUPLEX_HALF;
4540
4541 tp->link_config.flowctrl = FLOW_CTRL_RX | FLOW_CTRL_TX;
4542
4543 err = 0;
4544 goto done;
4545 }
4546
4547 tp->link_config.autoneg = AUTONEG_ENABLE;
4548 tp->link_config.advertising = ADVERTISED_Autoneg;
4549 tg3_flag_set(tp, PAUSE_AUTONEG);
4550
4551 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
4552 u32 adv;
4553
4554 err = tg3_readphy(tp, MII_ADVERTISE, &val);
4555 if (err)
4556 goto done;
4557
4558 adv = mii_adv_to_ethtool_adv_t(val & ADVERTISE_ALL);
4559 tp->link_config.advertising |= adv | ADVERTISED_TP;
4560
4561 tp->link_config.flowctrl = tg3_decode_flowctrl_1000T(val);
4562 } else {
4563 tp->link_config.advertising |= ADVERTISED_FIBRE;
4564 }
4565
4566 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
4567 u32 adv;
4568
4569 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
4570 err = tg3_readphy(tp, MII_CTRL1000, &val);
4571 if (err)
4572 goto done;
4573
4574 adv = mii_ctrl1000_to_ethtool_adv_t(val);
4575 } else {
4576 err = tg3_readphy(tp, MII_ADVERTISE, &val);
4577 if (err)
4578 goto done;
4579
4580 adv = tg3_decode_flowctrl_1000X(val);
4581 tp->link_config.flowctrl = adv;
4582
4583 val &= (ADVERTISE_1000XHALF | ADVERTISE_1000XFULL);
4584 adv = mii_adv_to_ethtool_adv_x(val);
4585 }
4586
4587 tp->link_config.advertising |= adv;
4588 }
4589
4590done:
4591 return err;
4592}
4593
Linus Torvalds1da177e2005-04-16 15:20:36 -07004594static int tg3_init_5401phy_dsp(struct tg3 *tp)
4595{
4596 int err;
4597
4598 /* Turn off tap power management. */
4599 /* Set Extended packet length bit */
Matt Carlsonb4bd2922011-04-20 07:57:41 +00004600 err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004601
Matt Carlson6ee7c0a2010-08-02 11:26:04 +00004602 err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
4603 err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
4604 err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
4605 err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
4606 err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004607
4608 udelay(40);
4609
4610 return err;
4611}
4612
Nithin Sujired1ff5c2013-04-09 08:48:09 +00004613static bool tg3_phy_eee_config_ok(struct tg3 *tp)
4614{
Nithin Sujir5b6c2732013-05-18 06:26:54 +00004615 struct ethtool_eee eee;
Nithin Sujired1ff5c2013-04-09 08:48:09 +00004616
4617 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
4618 return true;
4619
Nithin Sujir5b6c2732013-05-18 06:26:54 +00004620 tg3_eee_pull_config(tp, &eee);
Nithin Sujired1ff5c2013-04-09 08:48:09 +00004621
Nithin Sujir5b6c2732013-05-18 06:26:54 +00004622 if (tp->eee.eee_enabled) {
4623 if (tp->eee.advertised != eee.advertised ||
4624 tp->eee.tx_lpi_timer != eee.tx_lpi_timer ||
4625 tp->eee.tx_lpi_enabled != eee.tx_lpi_enabled)
4626 return false;
4627 } else {
4628 /* EEE is disabled but we're advertising */
4629 if (eee.advertised)
4630 return false;
4631 }
Nithin Sujired1ff5c2013-04-09 08:48:09 +00004632
4633 return true;
4634}
4635
Matt Carlsone2bf73e2011-12-08 14:40:15 +00004636static bool tg3_phy_copper_an_config_ok(struct tg3 *tp, u32 *lcladv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004637{
Matt Carlsone2bf73e2011-12-08 14:40:15 +00004638 u32 advmsk, tgtadv, advertising;
Michael Chan3600d912006-12-07 00:21:48 -08004639
Matt Carlsone2bf73e2011-12-08 14:40:15 +00004640 advertising = tp->link_config.advertising;
4641 tgtadv = ethtool_adv_to_mii_adv_t(advertising) & ADVERTISE_ALL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004642
Matt Carlsone2bf73e2011-12-08 14:40:15 +00004643 advmsk = ADVERTISE_ALL;
4644 if (tp->link_config.active_duplex == DUPLEX_FULL) {
Matt Carlsonf88788f2011-12-14 11:10:00 +00004645 tgtadv |= mii_advertise_flowctrl(tp->link_config.flowctrl);
Matt Carlsone2bf73e2011-12-08 14:40:15 +00004646 advmsk |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4647 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004648
Matt Carlsone2bf73e2011-12-08 14:40:15 +00004649 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
4650 return false;
4651
4652 if ((*lcladv & advmsk) != tgtadv)
4653 return false;
Matt Carlsonb99d2a52011-08-31 11:44:47 +00004654
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004655 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004656 u32 tg3_ctrl;
4657
Matt Carlsone2bf73e2011-12-08 14:40:15 +00004658 tgtadv = ethtool_adv_to_mii_ctrl1000_t(advertising);
Michael Chan3600d912006-12-07 00:21:48 -08004659
Matt Carlson221c5632011-06-13 13:39:01 +00004660 if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
Matt Carlsone2bf73e2011-12-08 14:40:15 +00004661 return false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004662
Matt Carlson3198e072012-02-13 15:20:10 +00004663 if (tgtadv &&
Joe Perches41535772013-02-16 11:20:04 +00004664 (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
4665 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0)) {
Matt Carlson3198e072012-02-13 15:20:10 +00004666 tgtadv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
4667 tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL |
4668 CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
4669 } else {
4670 tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
4671 }
4672
Matt Carlsone2bf73e2011-12-08 14:40:15 +00004673 if (tg3_ctrl != tgtadv)
4674 return false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004675 }
Matt Carlson93a700a2011-08-31 11:44:54 +00004676
Matt Carlsone2bf73e2011-12-08 14:40:15 +00004677 return true;
Matt Carlsonef167e22007-12-20 20:10:01 -08004678}
4679
Matt Carlson859edb22011-12-08 14:40:16 +00004680static bool tg3_phy_copper_fetch_rmtadv(struct tg3 *tp, u32 *rmtadv)
4681{
4682 u32 lpeth = 0;
4683
4684 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
4685 u32 val;
4686
4687 if (tg3_readphy(tp, MII_STAT1000, &val))
4688 return false;
4689
4690 lpeth = mii_stat1000_to_ethtool_lpa_t(val);
4691 }
4692
4693 if (tg3_readphy(tp, MII_LPA, rmtadv))
4694 return false;
4695
4696 lpeth |= mii_lpa_to_ethtool_lpa_t(*rmtadv);
4697 tp->link_config.rmt_adv = lpeth;
4698
4699 return true;
4700}
4701
Joe Perches953c96e2013-04-09 10:18:14 +00004702static bool tg3_test_and_report_link_chg(struct tg3 *tp, bool curr_link_up)
Nithin Nayak Sujirf4a46d12012-11-14 14:44:27 +00004703{
4704 if (curr_link_up != tp->link_up) {
4705 if (curr_link_up) {
Nithin Sujir84421b92013-03-08 08:01:24 +00004706 netif_carrier_on(tp->dev);
Nithin Nayak Sujirf4a46d12012-11-14 14:44:27 +00004707 } else {
Nithin Sujir84421b92013-03-08 08:01:24 +00004708 netif_carrier_off(tp->dev);
Nithin Nayak Sujirf4a46d12012-11-14 14:44:27 +00004709 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
4710 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
4711 }
4712
4713 tg3_link_report(tp);
4714 return true;
4715 }
4716
4717 return false;
4718}
4719
Michael Chan3310e242013-04-09 08:48:05 +00004720static void tg3_clear_mac_status(struct tg3 *tp)
4721{
4722 tw32(MAC_EVENT, 0);
4723
4724 tw32_f(MAC_STATUS,
4725 MAC_STATUS_SYNC_CHANGED |
4726 MAC_STATUS_CFG_CHANGED |
4727 MAC_STATUS_MI_COMPLETION |
4728 MAC_STATUS_LNKSTATE_CHANGED);
4729 udelay(40);
4730}
4731
Nithin Sujir9e2ecbe2013-05-18 06:26:52 +00004732static void tg3_setup_eee(struct tg3 *tp)
4733{
4734 u32 val;
4735
4736 val = TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
4737 TG3_CPMU_EEE_LNKIDL_UART_IDL;
4738 if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0)
4739 val |= TG3_CPMU_EEE_LNKIDL_APE_TX_MT;
4740
4741 tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL, val);
4742
4743 tw32_f(TG3_CPMU_EEE_CTRL,
4744 TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
4745
4746 val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
4747 (tp->eee.tx_lpi_enabled ? TG3_CPMU_EEEMD_LPI_IN_TX : 0) |
4748 TG3_CPMU_EEEMD_LPI_IN_RX |
4749 TG3_CPMU_EEEMD_EEE_ENABLE;
4750
4751 if (tg3_asic_rev(tp) != ASIC_REV_5717)
4752 val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
4753
4754 if (tg3_flag(tp, ENABLE_APE))
4755 val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
4756
4757 tw32_f(TG3_CPMU_EEE_MODE, tp->eee.eee_enabled ? val : 0);
4758
4759 tw32_f(TG3_CPMU_EEE_DBTMR1,
4760 TG3_CPMU_DBTMR1_PCIEXIT_2047US |
4761 (tp->eee.tx_lpi_timer & 0xffff));
4762
4763 tw32_f(TG3_CPMU_EEE_DBTMR2,
4764 TG3_CPMU_DBTMR2_APE_TX_2047US |
4765 TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
4766}
4767
Joe Perches953c96e2013-04-09 10:18:14 +00004768static int tg3_setup_copper_phy(struct tg3 *tp, bool force_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004769{
Joe Perches953c96e2013-04-09 10:18:14 +00004770 bool current_link_up;
Matt Carlsonf833c4c2010-09-15 09:00:01 +00004771 u32 bmsr, val;
Matt Carlsonef167e22007-12-20 20:10:01 -08004772 u32 lcl_adv, rmt_adv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004773 u16 current_speed;
4774 u8 current_duplex;
4775 int i, err;
4776
Michael Chan3310e242013-04-09 08:48:05 +00004777 tg3_clear_mac_status(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004778
Matt Carlson8ef21422008-05-02 16:47:53 -07004779 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
4780 tw32_f(MAC_MI_MODE,
4781 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
4782 udelay(80);
4783 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004784
Matt Carlsonb4bd2922011-04-20 07:57:41 +00004785 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004786
4787 /* Some third-party PHYs need to be reset on link going
4788 * down.
4789 */
Joe Perches41535772013-02-16 11:20:04 +00004790 if ((tg3_asic_rev(tp) == ASIC_REV_5703 ||
4791 tg3_asic_rev(tp) == ASIC_REV_5704 ||
4792 tg3_asic_rev(tp) == ASIC_REV_5705) &&
Nithin Nayak Sujirf4a46d12012-11-14 14:44:27 +00004793 tp->link_up) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004794 tg3_readphy(tp, MII_BMSR, &bmsr);
4795 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4796 !(bmsr & BMSR_LSTATUS))
Joe Perches953c96e2013-04-09 10:18:14 +00004797 force_reset = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004798 }
4799 if (force_reset)
4800 tg3_phy_reset(tp);
4801
Matt Carlson79eb6902010-02-17 15:17:03 +00004802 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004803 tg3_readphy(tp, MII_BMSR, &bmsr);
4804 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
Joe Perches63c3a662011-04-26 08:12:10 +00004805 !tg3_flag(tp, INIT_COMPLETE))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004806 bmsr = 0;
4807
4808 if (!(bmsr & BMSR_LSTATUS)) {
4809 err = tg3_init_5401phy_dsp(tp);
4810 if (err)
4811 return err;
4812
4813 tg3_readphy(tp, MII_BMSR, &bmsr);
4814 for (i = 0; i < 1000; i++) {
4815 udelay(10);
4816 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4817 (bmsr & BMSR_LSTATUS)) {
4818 udelay(40);
4819 break;
4820 }
4821 }
4822
Matt Carlson79eb6902010-02-17 15:17:03 +00004823 if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
4824 TG3_PHY_REV_BCM5401_B0 &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07004825 !(bmsr & BMSR_LSTATUS) &&
4826 tp->link_config.active_speed == SPEED_1000) {
4827 err = tg3_phy_reset(tp);
4828 if (!err)
4829 err = tg3_init_5401phy_dsp(tp);
4830 if (err)
4831 return err;
4832 }
4833 }
Joe Perches41535772013-02-16 11:20:04 +00004834 } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
4835 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004836 /* 5701 {A0,B0} CRC bug workaround */
4837 tg3_writephy(tp, 0x15, 0x0a75);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00004838 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
4839 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
4840 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004841 }
4842
4843 /* Clear pending interrupts... */
Matt Carlsonf833c4c2010-09-15 09:00:01 +00004844 tg3_readphy(tp, MII_TG3_ISTAT, &val);
4845 tg3_readphy(tp, MII_TG3_ISTAT, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004846
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004847 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004848 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004849 else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004850 tg3_writephy(tp, MII_TG3_IMASK, ~0);
4851
Joe Perches41535772013-02-16 11:20:04 +00004852 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
4853 tg3_asic_rev(tp) == ASIC_REV_5701) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004854 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
4855 tg3_writephy(tp, MII_TG3_EXT_CTRL,
4856 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
4857 else
4858 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
4859 }
4860
Joe Perches953c96e2013-04-09 10:18:14 +00004861 current_link_up = false;
Matt Carlsone7405222012-02-13 15:20:16 +00004862 current_speed = SPEED_UNKNOWN;
4863 current_duplex = DUPLEX_UNKNOWN;
Matt Carlsone348c5e2011-11-21 15:01:20 +00004864 tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
Matt Carlson859edb22011-12-08 14:40:16 +00004865 tp->link_config.rmt_adv = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004866
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004867 if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
Matt Carlson15ee95c2011-04-20 07:57:40 +00004868 err = tg3_phy_auxctl_read(tp,
4869 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
4870 &val);
4871 if (!err && !(val & (1 << 10))) {
Matt Carlsonb4bd2922011-04-20 07:57:41 +00004872 tg3_phy_auxctl_write(tp,
4873 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
4874 val | (1 << 10));
Linus Torvalds1da177e2005-04-16 15:20:36 -07004875 goto relink;
4876 }
4877 }
4878
4879 bmsr = 0;
4880 for (i = 0; i < 100; i++) {
4881 tg3_readphy(tp, MII_BMSR, &bmsr);
4882 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4883 (bmsr & BMSR_LSTATUS))
4884 break;
4885 udelay(40);
4886 }
4887
4888 if (bmsr & BMSR_LSTATUS) {
4889 u32 aux_stat, bmcr;
4890
4891 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
4892 for (i = 0; i < 2000; i++) {
4893 udelay(10);
4894 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
4895 aux_stat)
4896 break;
4897 }
4898
4899 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
4900 &current_speed,
4901 &current_duplex);
4902
4903 bmcr = 0;
4904 for (i = 0; i < 200; i++) {
4905 tg3_readphy(tp, MII_BMCR, &bmcr);
4906 if (tg3_readphy(tp, MII_BMCR, &bmcr))
4907 continue;
4908 if (bmcr && bmcr != 0x7fff)
4909 break;
4910 udelay(10);
4911 }
4912
Matt Carlsonef167e22007-12-20 20:10:01 -08004913 lcl_adv = 0;
4914 rmt_adv = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004915
Matt Carlsonef167e22007-12-20 20:10:01 -08004916 tp->link_config.active_speed = current_speed;
4917 tp->link_config.active_duplex = current_duplex;
4918
4919 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
Nithin Sujired1ff5c2013-04-09 08:48:09 +00004920 bool eee_config_ok = tg3_phy_eee_config_ok(tp);
4921
Matt Carlsonef167e22007-12-20 20:10:01 -08004922 if ((bmcr & BMCR_ANENABLE) &&
Nithin Sujired1ff5c2013-04-09 08:48:09 +00004923 eee_config_ok &&
Matt Carlsone2bf73e2011-12-08 14:40:15 +00004924 tg3_phy_copper_an_config_ok(tp, &lcl_adv) &&
Matt Carlson859edb22011-12-08 14:40:16 +00004925 tg3_phy_copper_fetch_rmtadv(tp, &rmt_adv))
Joe Perches953c96e2013-04-09 10:18:14 +00004926 current_link_up = true;
Nithin Sujired1ff5c2013-04-09 08:48:09 +00004927
4928 /* EEE settings changes take effect only after a phy
4929 * reset. If we have skipped a reset due to Link Flap
4930 * Avoidance being enabled, do it now.
4931 */
4932 if (!eee_config_ok &&
4933 (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
Nithin Sujir5b6c2732013-05-18 06:26:54 +00004934 !force_reset) {
4935 tg3_setup_eee(tp);
Nithin Sujired1ff5c2013-04-09 08:48:09 +00004936 tg3_phy_reset(tp);
Nithin Sujir5b6c2732013-05-18 06:26:54 +00004937 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004938 } else {
4939 if (!(bmcr & BMCR_ANENABLE) &&
4940 tp->link_config.speed == current_speed &&
Nithin Sujirf0fcd7a2013-04-09 08:48:01 +00004941 tp->link_config.duplex == current_duplex) {
Joe Perches953c96e2013-04-09 10:18:14 +00004942 current_link_up = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004943 }
4944 }
4945
Joe Perches953c96e2013-04-09 10:18:14 +00004946 if (current_link_up &&
Matt Carlsone348c5e2011-11-21 15:01:20 +00004947 tp->link_config.active_duplex == DUPLEX_FULL) {
4948 u32 reg, bit;
4949
4950 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
4951 reg = MII_TG3_FET_GEN_STAT;
4952 bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
4953 } else {
4954 reg = MII_TG3_EXT_STAT;
4955 bit = MII_TG3_EXT_STAT_MDIX;
4956 }
4957
4958 if (!tg3_readphy(tp, reg, &val) && (val & bit))
4959 tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
4960
Matt Carlsonef167e22007-12-20 20:10:01 -08004961 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
Matt Carlsone348c5e2011-11-21 15:01:20 +00004962 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004963 }
4964
Linus Torvalds1da177e2005-04-16 15:20:36 -07004965relink:
Joe Perches953c96e2013-04-09 10:18:14 +00004966 if (!current_link_up || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004967 tg3_phy_copper_begin(tp);
4968
Hauke Mehrtens7e6c63f2013-02-07 05:37:39 +00004969 if (tg3_flag(tp, ROBOSWITCH)) {
Joe Perches953c96e2013-04-09 10:18:14 +00004970 current_link_up = true;
Hauke Mehrtens7e6c63f2013-02-07 05:37:39 +00004971 /* FIXME: when BCM5325 switch is used use 100 MBit/s */
4972 current_speed = SPEED_1000;
4973 current_duplex = DUPLEX_FULL;
4974 tp->link_config.active_speed = current_speed;
4975 tp->link_config.active_duplex = current_duplex;
4976 }
4977
Matt Carlsonf833c4c2010-09-15 09:00:01 +00004978 tg3_readphy(tp, MII_BMSR, &bmsr);
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00004979 if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
4980 (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
Joe Perches953c96e2013-04-09 10:18:14 +00004981 current_link_up = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004982 }
4983
4984 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
Joe Perches953c96e2013-04-09 10:18:14 +00004985 if (current_link_up) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004986 if (tp->link_config.active_speed == SPEED_100 ||
4987 tp->link_config.active_speed == SPEED_10)
4988 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4989 else
4990 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004991 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
Matt Carlson7f97a4b2009-08-25 10:10:03 +00004992 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4993 else
Linus Torvalds1da177e2005-04-16 15:20:36 -07004994 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4995
Hauke Mehrtens7e6c63f2013-02-07 05:37:39 +00004996 /* In order for the 5750 core in BCM4785 chip to work properly
4997 * in RGMII mode, the Led Control Register must be set up.
4998 */
4999 if (tg3_flag(tp, RGMII_MODE)) {
5000 u32 led_ctrl = tr32(MAC_LED_CTRL);
5001 led_ctrl &= ~(LED_CTRL_1000MBPS_ON | LED_CTRL_100MBPS_ON);
5002
5003 if (tp->link_config.active_speed == SPEED_10)
5004 led_ctrl |= LED_CTRL_LNKLED_OVERRIDE;
5005 else if (tp->link_config.active_speed == SPEED_100)
5006 led_ctrl |= (LED_CTRL_LNKLED_OVERRIDE |
5007 LED_CTRL_100MBPS_ON);
5008 else if (tp->link_config.active_speed == SPEED_1000)
5009 led_ctrl |= (LED_CTRL_LNKLED_OVERRIDE |
5010 LED_CTRL_1000MBPS_ON);
5011
5012 tw32(MAC_LED_CTRL, led_ctrl);
5013 udelay(40);
5014 }
5015
Linus Torvalds1da177e2005-04-16 15:20:36 -07005016 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
5017 if (tp->link_config.active_duplex == DUPLEX_HALF)
5018 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
5019
Joe Perches41535772013-02-16 11:20:04 +00005020 if (tg3_asic_rev(tp) == ASIC_REV_5700) {
Joe Perches953c96e2013-04-09 10:18:14 +00005021 if (current_link_up &&
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07005022 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
Linus Torvalds1da177e2005-04-16 15:20:36 -07005023 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07005024 else
5025 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005026 }
5027
5028 /* ??? Without this setting Netgear GA302T PHY does not
5029 * ??? send/receive packets...
5030 */
Matt Carlson79eb6902010-02-17 15:17:03 +00005031 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
Joe Perches41535772013-02-16 11:20:04 +00005032 tg3_chip_rev_id(tp) == CHIPREV_ID_5700_ALTIMA) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005033 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
5034 tw32_f(MAC_MI_MODE, tp->mi_mode);
5035 udelay(80);
5036 }
5037
5038 tw32_f(MAC_MODE, tp->mac_mode);
5039 udelay(40);
5040
Matt Carlson52b02d02010-10-14 10:37:41 +00005041 tg3_phy_eee_adjust(tp, current_link_up);
5042
Joe Perches63c3a662011-04-26 08:12:10 +00005043 if (tg3_flag(tp, USE_LINKCHG_REG)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005044 /* Polled via timer. */
5045 tw32_f(MAC_EVENT, 0);
5046 } else {
5047 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
5048 }
5049 udelay(40);
5050
Joe Perches41535772013-02-16 11:20:04 +00005051 if (tg3_asic_rev(tp) == ASIC_REV_5700 &&
Joe Perches953c96e2013-04-09 10:18:14 +00005052 current_link_up &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07005053 tp->link_config.active_speed == SPEED_1000 &&
Joe Perches63c3a662011-04-26 08:12:10 +00005054 (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005055 udelay(120);
5056 tw32_f(MAC_STATUS,
5057 (MAC_STATUS_SYNC_CHANGED |
5058 MAC_STATUS_CFG_CHANGED));
5059 udelay(40);
5060 tg3_write_mem(tp,
5061 NIC_SRAM_FIRMWARE_MBOX,
5062 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
5063 }
5064
Matt Carlson5e7dfd02008-11-21 17:18:16 -08005065 /* Prevent send BD corruption. */
Joe Perches63c3a662011-04-26 08:12:10 +00005066 if (tg3_flag(tp, CLKREQ_BUG)) {
Matt Carlson5e7dfd02008-11-21 17:18:16 -08005067 if (tp->link_config.active_speed == SPEED_100 ||
5068 tp->link_config.active_speed == SPEED_10)
Jiang Liu0f49bfb2012-08-20 13:28:20 -06005069 pcie_capability_clear_word(tp->pdev, PCI_EXP_LNKCTL,
5070 PCI_EXP_LNKCTL_CLKREQ_EN);
Matt Carlson5e7dfd02008-11-21 17:18:16 -08005071 else
Jiang Liu0f49bfb2012-08-20 13:28:20 -06005072 pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
5073 PCI_EXP_LNKCTL_CLKREQ_EN);
Matt Carlson5e7dfd02008-11-21 17:18:16 -08005074 }
5075
Nithin Nayak Sujirf4a46d12012-11-14 14:44:27 +00005076 tg3_test_and_report_link_chg(tp, current_link_up);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005077
5078 return 0;
5079}
5080
5081struct tg3_fiber_aneginfo {
5082 int state;
5083#define ANEG_STATE_UNKNOWN 0
5084#define ANEG_STATE_AN_ENABLE 1
5085#define ANEG_STATE_RESTART_INIT 2
5086#define ANEG_STATE_RESTART 3
5087#define ANEG_STATE_DISABLE_LINK_OK 4
5088#define ANEG_STATE_ABILITY_DETECT_INIT 5
5089#define ANEG_STATE_ABILITY_DETECT 6
5090#define ANEG_STATE_ACK_DETECT_INIT 7
5091#define ANEG_STATE_ACK_DETECT 8
5092#define ANEG_STATE_COMPLETE_ACK_INIT 9
5093#define ANEG_STATE_COMPLETE_ACK 10
5094#define ANEG_STATE_IDLE_DETECT_INIT 11
5095#define ANEG_STATE_IDLE_DETECT 12
5096#define ANEG_STATE_LINK_OK 13
5097#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
5098#define ANEG_STATE_NEXT_PAGE_WAIT 15
5099
5100 u32 flags;
5101#define MR_AN_ENABLE 0x00000001
5102#define MR_RESTART_AN 0x00000002
5103#define MR_AN_COMPLETE 0x00000004
5104#define MR_PAGE_RX 0x00000008
5105#define MR_NP_LOADED 0x00000010
5106#define MR_TOGGLE_TX 0x00000020
5107#define MR_LP_ADV_FULL_DUPLEX 0x00000040
5108#define MR_LP_ADV_HALF_DUPLEX 0x00000080
5109#define MR_LP_ADV_SYM_PAUSE 0x00000100
5110#define MR_LP_ADV_ASYM_PAUSE 0x00000200
5111#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
5112#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
5113#define MR_LP_ADV_NEXT_PAGE 0x00001000
5114#define MR_TOGGLE_RX 0x00002000
5115#define MR_NP_RX 0x00004000
5116
5117#define MR_LINK_OK 0x80000000
5118
5119 unsigned long link_time, cur_time;
5120
5121 u32 ability_match_cfg;
5122 int ability_match_count;
5123
5124 char ability_match, idle_match, ack_match;
5125
5126 u32 txconfig, rxconfig;
5127#define ANEG_CFG_NP 0x00000080
5128#define ANEG_CFG_ACK 0x00000040
5129#define ANEG_CFG_RF2 0x00000020
5130#define ANEG_CFG_RF1 0x00000010
5131#define ANEG_CFG_PS2 0x00000001
5132#define ANEG_CFG_PS1 0x00008000
5133#define ANEG_CFG_HD 0x00004000
5134#define ANEG_CFG_FD 0x00002000
5135#define ANEG_CFG_INVAL 0x00001f06
5136
5137};
5138#define ANEG_OK 0
5139#define ANEG_DONE 1
5140#define ANEG_TIMER_ENAB 2
5141#define ANEG_FAILED -1
5142
5143#define ANEG_STATE_SETTLE_TIME 10000
5144
5145static int tg3_fiber_aneg_smachine(struct tg3 *tp,
5146 struct tg3_fiber_aneginfo *ap)
5147{
Matt Carlson5be73b42007-12-20 20:09:29 -08005148 u16 flowctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005149 unsigned long delta;
5150 u32 rx_cfg_reg;
5151 int ret;
5152
5153 if (ap->state == ANEG_STATE_UNKNOWN) {
5154 ap->rxconfig = 0;
5155 ap->link_time = 0;
5156 ap->cur_time = 0;
5157 ap->ability_match_cfg = 0;
5158 ap->ability_match_count = 0;
5159 ap->ability_match = 0;
5160 ap->idle_match = 0;
5161 ap->ack_match = 0;
5162 }
5163 ap->cur_time++;
5164
5165 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
5166 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
5167
5168 if (rx_cfg_reg != ap->ability_match_cfg) {
5169 ap->ability_match_cfg = rx_cfg_reg;
5170 ap->ability_match = 0;
5171 ap->ability_match_count = 0;
5172 } else {
5173 if (++ap->ability_match_count > 1) {
5174 ap->ability_match = 1;
5175 ap->ability_match_cfg = rx_cfg_reg;
5176 }
5177 }
5178 if (rx_cfg_reg & ANEG_CFG_ACK)
5179 ap->ack_match = 1;
5180 else
5181 ap->ack_match = 0;
5182
5183 ap->idle_match = 0;
5184 } else {
5185 ap->idle_match = 1;
5186 ap->ability_match_cfg = 0;
5187 ap->ability_match_count = 0;
5188 ap->ability_match = 0;
5189 ap->ack_match = 0;
5190
5191 rx_cfg_reg = 0;
5192 }
5193
5194 ap->rxconfig = rx_cfg_reg;
5195 ret = ANEG_OK;
5196
Matt Carlson33f401a2010-04-05 10:19:27 +00005197 switch (ap->state) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005198 case ANEG_STATE_UNKNOWN:
5199 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
5200 ap->state = ANEG_STATE_AN_ENABLE;
5201
5202 /* fallthru */
5203 case ANEG_STATE_AN_ENABLE:
5204 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
5205 if (ap->flags & MR_AN_ENABLE) {
5206 ap->link_time = 0;
5207 ap->cur_time = 0;
5208 ap->ability_match_cfg = 0;
5209 ap->ability_match_count = 0;
5210 ap->ability_match = 0;
5211 ap->idle_match = 0;
5212 ap->ack_match = 0;
5213
5214 ap->state = ANEG_STATE_RESTART_INIT;
5215 } else {
5216 ap->state = ANEG_STATE_DISABLE_LINK_OK;
5217 }
5218 break;
5219
5220 case ANEG_STATE_RESTART_INIT:
5221 ap->link_time = ap->cur_time;
5222 ap->flags &= ~(MR_NP_LOADED);
5223 ap->txconfig = 0;
5224 tw32(MAC_TX_AUTO_NEG, 0);
5225 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
5226 tw32_f(MAC_MODE, tp->mac_mode);
5227 udelay(40);
5228
5229 ret = ANEG_TIMER_ENAB;
5230 ap->state = ANEG_STATE_RESTART;
5231
5232 /* fallthru */
5233 case ANEG_STATE_RESTART:
5234 delta = ap->cur_time - ap->link_time;
Matt Carlson859a588792010-04-05 10:19:28 +00005235 if (delta > ANEG_STATE_SETTLE_TIME)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005236 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
Matt Carlson859a588792010-04-05 10:19:28 +00005237 else
Linus Torvalds1da177e2005-04-16 15:20:36 -07005238 ret = ANEG_TIMER_ENAB;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005239 break;
5240
5241 case ANEG_STATE_DISABLE_LINK_OK:
5242 ret = ANEG_DONE;
5243 break;
5244
5245 case ANEG_STATE_ABILITY_DETECT_INIT:
5246 ap->flags &= ~(MR_TOGGLE_TX);
Matt Carlson5be73b42007-12-20 20:09:29 -08005247 ap->txconfig = ANEG_CFG_FD;
5248 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
5249 if (flowctrl & ADVERTISE_1000XPAUSE)
5250 ap->txconfig |= ANEG_CFG_PS1;
5251 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
5252 ap->txconfig |= ANEG_CFG_PS2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005253 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
5254 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
5255 tw32_f(MAC_MODE, tp->mac_mode);
5256 udelay(40);
5257
5258 ap->state = ANEG_STATE_ABILITY_DETECT;
5259 break;
5260
5261 case ANEG_STATE_ABILITY_DETECT:
Matt Carlson859a588792010-04-05 10:19:28 +00005262 if (ap->ability_match != 0 && ap->rxconfig != 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005263 ap->state = ANEG_STATE_ACK_DETECT_INIT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005264 break;
5265
5266 case ANEG_STATE_ACK_DETECT_INIT:
5267 ap->txconfig |= ANEG_CFG_ACK;
5268 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
5269 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
5270 tw32_f(MAC_MODE, tp->mac_mode);
5271 udelay(40);
5272
5273 ap->state = ANEG_STATE_ACK_DETECT;
5274
5275 /* fallthru */
5276 case ANEG_STATE_ACK_DETECT:
5277 if (ap->ack_match != 0) {
5278 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
5279 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
5280 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
5281 } else {
5282 ap->state = ANEG_STATE_AN_ENABLE;
5283 }
5284 } else if (ap->ability_match != 0 &&
5285 ap->rxconfig == 0) {
5286 ap->state = ANEG_STATE_AN_ENABLE;
5287 }
5288 break;
5289
5290 case ANEG_STATE_COMPLETE_ACK_INIT:
5291 if (ap->rxconfig & ANEG_CFG_INVAL) {
5292 ret = ANEG_FAILED;
5293 break;
5294 }
5295 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
5296 MR_LP_ADV_HALF_DUPLEX |
5297 MR_LP_ADV_SYM_PAUSE |
5298 MR_LP_ADV_ASYM_PAUSE |
5299 MR_LP_ADV_REMOTE_FAULT1 |
5300 MR_LP_ADV_REMOTE_FAULT2 |
5301 MR_LP_ADV_NEXT_PAGE |
5302 MR_TOGGLE_RX |
5303 MR_NP_RX);
5304 if (ap->rxconfig & ANEG_CFG_FD)
5305 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
5306 if (ap->rxconfig & ANEG_CFG_HD)
5307 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
5308 if (ap->rxconfig & ANEG_CFG_PS1)
5309 ap->flags |= MR_LP_ADV_SYM_PAUSE;
5310 if (ap->rxconfig & ANEG_CFG_PS2)
5311 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
5312 if (ap->rxconfig & ANEG_CFG_RF1)
5313 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
5314 if (ap->rxconfig & ANEG_CFG_RF2)
5315 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
5316 if (ap->rxconfig & ANEG_CFG_NP)
5317 ap->flags |= MR_LP_ADV_NEXT_PAGE;
5318
5319 ap->link_time = ap->cur_time;
5320
5321 ap->flags ^= (MR_TOGGLE_TX);
5322 if (ap->rxconfig & 0x0008)
5323 ap->flags |= MR_TOGGLE_RX;
5324 if (ap->rxconfig & ANEG_CFG_NP)
5325 ap->flags |= MR_NP_RX;
5326 ap->flags |= MR_PAGE_RX;
5327
5328 ap->state = ANEG_STATE_COMPLETE_ACK;
5329 ret = ANEG_TIMER_ENAB;
5330 break;
5331
5332 case ANEG_STATE_COMPLETE_ACK:
5333 if (ap->ability_match != 0 &&
5334 ap->rxconfig == 0) {
5335 ap->state = ANEG_STATE_AN_ENABLE;
5336 break;
5337 }
5338 delta = ap->cur_time - ap->link_time;
5339 if (delta > ANEG_STATE_SETTLE_TIME) {
5340 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
5341 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
5342 } else {
5343 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
5344 !(ap->flags & MR_NP_RX)) {
5345 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
5346 } else {
5347 ret = ANEG_FAILED;
5348 }
5349 }
5350 }
5351 break;
5352
5353 case ANEG_STATE_IDLE_DETECT_INIT:
5354 ap->link_time = ap->cur_time;
5355 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
5356 tw32_f(MAC_MODE, tp->mac_mode);
5357 udelay(40);
5358
5359 ap->state = ANEG_STATE_IDLE_DETECT;
5360 ret = ANEG_TIMER_ENAB;
5361 break;
5362
5363 case ANEG_STATE_IDLE_DETECT:
5364 if (ap->ability_match != 0 &&
5365 ap->rxconfig == 0) {
5366 ap->state = ANEG_STATE_AN_ENABLE;
5367 break;
5368 }
5369 delta = ap->cur_time - ap->link_time;
5370 if (delta > ANEG_STATE_SETTLE_TIME) {
5371 /* XXX another gem from the Broadcom driver :( */
5372 ap->state = ANEG_STATE_LINK_OK;
5373 }
5374 break;
5375
5376 case ANEG_STATE_LINK_OK:
5377 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
5378 ret = ANEG_DONE;
5379 break;
5380
5381 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
5382 /* ??? unimplemented */
5383 break;
5384
5385 case ANEG_STATE_NEXT_PAGE_WAIT:
5386 /* ??? unimplemented */
5387 break;
5388
5389 default:
5390 ret = ANEG_FAILED;
5391 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07005392 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005393
5394 return ret;
5395}
5396
Matt Carlson5be73b42007-12-20 20:09:29 -08005397static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005398{
5399 int res = 0;
5400 struct tg3_fiber_aneginfo aninfo;
5401 int status = ANEG_FAILED;
5402 unsigned int tick;
5403 u32 tmp;
5404
5405 tw32_f(MAC_TX_AUTO_NEG, 0);
5406
5407 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
5408 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
5409 udelay(40);
5410
5411 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
5412 udelay(40);
5413
5414 memset(&aninfo, 0, sizeof(aninfo));
5415 aninfo.flags |= MR_AN_ENABLE;
5416 aninfo.state = ANEG_STATE_UNKNOWN;
5417 aninfo.cur_time = 0;
5418 tick = 0;
5419 while (++tick < 195000) {
5420 status = tg3_fiber_aneg_smachine(tp, &aninfo);
5421 if (status == ANEG_DONE || status == ANEG_FAILED)
5422 break;
5423
5424 udelay(1);
5425 }
5426
5427 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
5428 tw32_f(MAC_MODE, tp->mac_mode);
5429 udelay(40);
5430
Matt Carlson5be73b42007-12-20 20:09:29 -08005431 *txflags = aninfo.txconfig;
5432 *rxflags = aninfo.flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005433
5434 if (status == ANEG_DONE &&
5435 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
5436 MR_LP_ADV_FULL_DUPLEX)))
5437 res = 1;
5438
5439 return res;
5440}
5441
5442static void tg3_init_bcm8002(struct tg3 *tp)
5443{
5444 u32 mac_status = tr32(MAC_STATUS);
5445 int i;
5446
5447 /* Reset when initting first time or we have a link. */
Joe Perches63c3a662011-04-26 08:12:10 +00005448 if (tg3_flag(tp, INIT_COMPLETE) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07005449 !(mac_status & MAC_STATUS_PCS_SYNCED))
5450 return;
5451
5452 /* Set PLL lock range. */
5453 tg3_writephy(tp, 0x16, 0x8007);
5454
5455 /* SW reset */
5456 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
5457
5458 /* Wait for reset to complete. */
5459 /* XXX schedule_timeout() ... */
5460 for (i = 0; i < 500; i++)
5461 udelay(10);
5462
5463 /* Config mode; select PMA/Ch 1 regs. */
5464 tg3_writephy(tp, 0x10, 0x8411);
5465
5466 /* Enable auto-lock and comdet, select txclk for tx. */
5467 tg3_writephy(tp, 0x11, 0x0a10);
5468
5469 tg3_writephy(tp, 0x18, 0x00a0);
5470 tg3_writephy(tp, 0x16, 0x41ff);
5471
5472 /* Assert and deassert POR. */
5473 tg3_writephy(tp, 0x13, 0x0400);
5474 udelay(40);
5475 tg3_writephy(tp, 0x13, 0x0000);
5476
5477 tg3_writephy(tp, 0x11, 0x0a50);
5478 udelay(40);
5479 tg3_writephy(tp, 0x11, 0x0a10);
5480
5481 /* Wait for signal to stabilize */
5482 /* XXX schedule_timeout() ... */
5483 for (i = 0; i < 15000; i++)
5484 udelay(10);
5485
5486 /* Deselect the channel register so we can read the PHYID
5487 * later.
5488 */
5489 tg3_writephy(tp, 0x10, 0x8011);
5490}
5491
Joe Perches953c96e2013-04-09 10:18:14 +00005492static bool tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005493{
Matt Carlson82cd3d12007-12-20 20:09:00 -08005494 u16 flowctrl;
Joe Perches953c96e2013-04-09 10:18:14 +00005495 bool current_link_up;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005496 u32 sg_dig_ctrl, sg_dig_status;
5497 u32 serdes_cfg, expected_sg_dig_ctrl;
5498 int workaround, port_a;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005499
5500 serdes_cfg = 0;
5501 expected_sg_dig_ctrl = 0;
5502 workaround = 0;
5503 port_a = 1;
Joe Perches953c96e2013-04-09 10:18:14 +00005504 current_link_up = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005505
Joe Perches41535772013-02-16 11:20:04 +00005506 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5704_A0 &&
5507 tg3_chip_rev_id(tp) != CHIPREV_ID_5704_A1) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005508 workaround = 1;
5509 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
5510 port_a = 0;
5511
5512 /* preserve bits 0-11,13,14 for signal pre-emphasis */
5513 /* preserve bits 20-23 for voltage regulator */
5514 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
5515 }
5516
5517 sg_dig_ctrl = tr32(SG_DIG_CTRL);
5518
5519 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
Matt Carlsonc98f6e32007-12-20 20:08:32 -08005520 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005521 if (workaround) {
5522 u32 val = serdes_cfg;
5523
5524 if (port_a)
5525 val |= 0xc010000;
5526 else
5527 val |= 0x4010000;
5528 tw32_f(MAC_SERDES_CFG, val);
5529 }
Matt Carlsonc98f6e32007-12-20 20:08:32 -08005530
5531 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005532 }
5533 if (mac_status & MAC_STATUS_PCS_SYNCED) {
5534 tg3_setup_flow_control(tp, 0, 0);
Joe Perches953c96e2013-04-09 10:18:14 +00005535 current_link_up = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005536 }
5537 goto out;
5538 }
5539
5540 /* Want auto-negotiation. */
Matt Carlsonc98f6e32007-12-20 20:08:32 -08005541 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005542
Matt Carlson82cd3d12007-12-20 20:09:00 -08005543 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
5544 if (flowctrl & ADVERTISE_1000XPAUSE)
5545 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
5546 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
5547 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005548
5549 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
Matt Carlsonf07e9af2010-08-02 11:26:07 +00005550 if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
Michael Chan3d3ebe72006-09-27 15:59:15 -07005551 tp->serdes_counter &&
5552 ((mac_status & (MAC_STATUS_PCS_SYNCED |
5553 MAC_STATUS_RCVD_CFG)) ==
5554 MAC_STATUS_PCS_SYNCED)) {
5555 tp->serdes_counter--;
Joe Perches953c96e2013-04-09 10:18:14 +00005556 current_link_up = true;
Michael Chan3d3ebe72006-09-27 15:59:15 -07005557 goto out;
5558 }
5559restart_autoneg:
Linus Torvalds1da177e2005-04-16 15:20:36 -07005560 if (workaround)
5561 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
Matt Carlsonc98f6e32007-12-20 20:08:32 -08005562 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005563 udelay(5);
5564 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
5565
Michael Chan3d3ebe72006-09-27 15:59:15 -07005566 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00005567 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005568 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
5569 MAC_STATUS_SIGNAL_DET)) {
Michael Chan3d3ebe72006-09-27 15:59:15 -07005570 sg_dig_status = tr32(SG_DIG_STATUS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005571 mac_status = tr32(MAC_STATUS);
5572
Matt Carlsonc98f6e32007-12-20 20:08:32 -08005573 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07005574 (mac_status & MAC_STATUS_PCS_SYNCED)) {
Matt Carlson82cd3d12007-12-20 20:09:00 -08005575 u32 local_adv = 0, remote_adv = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005576
Matt Carlson82cd3d12007-12-20 20:09:00 -08005577 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
5578 local_adv |= ADVERTISE_1000XPAUSE;
5579 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
5580 local_adv |= ADVERTISE_1000XPSE_ASYM;
5581
Matt Carlsonc98f6e32007-12-20 20:08:32 -08005582 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
Matt Carlson82cd3d12007-12-20 20:09:00 -08005583 remote_adv |= LPA_1000XPAUSE;
Matt Carlsonc98f6e32007-12-20 20:08:32 -08005584 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
Matt Carlson82cd3d12007-12-20 20:09:00 -08005585 remote_adv |= LPA_1000XPAUSE_ASYM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005586
Matt Carlson859edb22011-12-08 14:40:16 +00005587 tp->link_config.rmt_adv =
5588 mii_adv_to_ethtool_adv_x(remote_adv);
5589
Linus Torvalds1da177e2005-04-16 15:20:36 -07005590 tg3_setup_flow_control(tp, local_adv, remote_adv);
Joe Perches953c96e2013-04-09 10:18:14 +00005591 current_link_up = true;
Michael Chan3d3ebe72006-09-27 15:59:15 -07005592 tp->serdes_counter = 0;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00005593 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Matt Carlsonc98f6e32007-12-20 20:08:32 -08005594 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
Michael Chan3d3ebe72006-09-27 15:59:15 -07005595 if (tp->serdes_counter)
5596 tp->serdes_counter--;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005597 else {
5598 if (workaround) {
5599 u32 val = serdes_cfg;
5600
5601 if (port_a)
5602 val |= 0xc010000;
5603 else
5604 val |= 0x4010000;
5605
5606 tw32_f(MAC_SERDES_CFG, val);
5607 }
5608
Matt Carlsonc98f6e32007-12-20 20:08:32 -08005609 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005610 udelay(40);
5611
5612 /* Link parallel detection - link is up */
5613 /* only if we have PCS_SYNC and not */
5614 /* receiving config code words */
5615 mac_status = tr32(MAC_STATUS);
5616 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
5617 !(mac_status & MAC_STATUS_RCVD_CFG)) {
5618 tg3_setup_flow_control(tp, 0, 0);
Joe Perches953c96e2013-04-09 10:18:14 +00005619 current_link_up = true;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00005620 tp->phy_flags |=
5621 TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan3d3ebe72006-09-27 15:59:15 -07005622 tp->serdes_counter =
5623 SERDES_PARALLEL_DET_TIMEOUT;
5624 } else
5625 goto restart_autoneg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005626 }
5627 }
Michael Chan3d3ebe72006-09-27 15:59:15 -07005628 } else {
5629 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00005630 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005631 }
5632
5633out:
5634 return current_link_up;
5635}
5636
Joe Perches953c96e2013-04-09 10:18:14 +00005637static bool tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005638{
Joe Perches953c96e2013-04-09 10:18:14 +00005639 bool current_link_up = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005640
Michael Chan5cf64b8a2007-05-05 12:11:21 -07005641 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
Linus Torvalds1da177e2005-04-16 15:20:36 -07005642 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005643
5644 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
Matt Carlson5be73b42007-12-20 20:09:29 -08005645 u32 txflags, rxflags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005646 int i;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005647
Matt Carlson5be73b42007-12-20 20:09:29 -08005648 if (fiber_autoneg(tp, &txflags, &rxflags)) {
5649 u32 local_adv = 0, remote_adv = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005650
Matt Carlson5be73b42007-12-20 20:09:29 -08005651 if (txflags & ANEG_CFG_PS1)
5652 local_adv |= ADVERTISE_1000XPAUSE;
5653 if (txflags & ANEG_CFG_PS2)
5654 local_adv |= ADVERTISE_1000XPSE_ASYM;
5655
5656 if (rxflags & MR_LP_ADV_SYM_PAUSE)
5657 remote_adv |= LPA_1000XPAUSE;
5658 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
5659 remote_adv |= LPA_1000XPAUSE_ASYM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005660
Matt Carlson859edb22011-12-08 14:40:16 +00005661 tp->link_config.rmt_adv =
5662 mii_adv_to_ethtool_adv_x(remote_adv);
5663
Linus Torvalds1da177e2005-04-16 15:20:36 -07005664 tg3_setup_flow_control(tp, local_adv, remote_adv);
5665
Joe Perches953c96e2013-04-09 10:18:14 +00005666 current_link_up = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005667 }
5668 for (i = 0; i < 30; i++) {
5669 udelay(20);
5670 tw32_f(MAC_STATUS,
5671 (MAC_STATUS_SYNC_CHANGED |
5672 MAC_STATUS_CFG_CHANGED));
5673 udelay(40);
5674 if ((tr32(MAC_STATUS) &
5675 (MAC_STATUS_SYNC_CHANGED |
5676 MAC_STATUS_CFG_CHANGED)) == 0)
5677 break;
5678 }
5679
5680 mac_status = tr32(MAC_STATUS);
Joe Perches953c96e2013-04-09 10:18:14 +00005681 if (!current_link_up &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07005682 (mac_status & MAC_STATUS_PCS_SYNCED) &&
5683 !(mac_status & MAC_STATUS_RCVD_CFG))
Joe Perches953c96e2013-04-09 10:18:14 +00005684 current_link_up = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005685 } else {
Matt Carlson5be73b42007-12-20 20:09:29 -08005686 tg3_setup_flow_control(tp, 0, 0);
5687
Linus Torvalds1da177e2005-04-16 15:20:36 -07005688 /* Forcing 1000FD link up. */
Joe Perches953c96e2013-04-09 10:18:14 +00005689 current_link_up = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005690
5691 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
5692 udelay(40);
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07005693
5694 tw32_f(MAC_MODE, tp->mac_mode);
5695 udelay(40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005696 }
5697
5698out:
5699 return current_link_up;
5700}
5701
Joe Perches953c96e2013-04-09 10:18:14 +00005702static int tg3_setup_fiber_phy(struct tg3 *tp, bool force_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005703{
5704 u32 orig_pause_cfg;
5705 u16 orig_active_speed;
5706 u8 orig_active_duplex;
5707 u32 mac_status;
Joe Perches953c96e2013-04-09 10:18:14 +00005708 bool current_link_up;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005709 int i;
5710
Matt Carlson8d018622007-12-20 20:05:44 -08005711 orig_pause_cfg = tp->link_config.active_flowctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005712 orig_active_speed = tp->link_config.active_speed;
5713 orig_active_duplex = tp->link_config.active_duplex;
5714
Joe Perches63c3a662011-04-26 08:12:10 +00005715 if (!tg3_flag(tp, HW_AUTONEG) &&
Nithin Nayak Sujirf4a46d12012-11-14 14:44:27 +00005716 tp->link_up &&
Joe Perches63c3a662011-04-26 08:12:10 +00005717 tg3_flag(tp, INIT_COMPLETE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005718 mac_status = tr32(MAC_STATUS);
5719 mac_status &= (MAC_STATUS_PCS_SYNCED |
5720 MAC_STATUS_SIGNAL_DET |
5721 MAC_STATUS_CFG_CHANGED |
5722 MAC_STATUS_RCVD_CFG);
5723 if (mac_status == (MAC_STATUS_PCS_SYNCED |
5724 MAC_STATUS_SIGNAL_DET)) {
5725 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
5726 MAC_STATUS_CFG_CHANGED));
5727 return 0;
5728 }
5729 }
5730
5731 tw32_f(MAC_TX_AUTO_NEG, 0);
5732
5733 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
5734 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
5735 tw32_f(MAC_MODE, tp->mac_mode);
5736 udelay(40);
5737
Matt Carlson79eb6902010-02-17 15:17:03 +00005738 if (tp->phy_id == TG3_PHY_ID_BCM8002)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005739 tg3_init_bcm8002(tp);
5740
5741 /* Enable link change event even when serdes polling. */
5742 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
5743 udelay(40);
5744
Joe Perches953c96e2013-04-09 10:18:14 +00005745 current_link_up = false;
Matt Carlson859edb22011-12-08 14:40:16 +00005746 tp->link_config.rmt_adv = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005747 mac_status = tr32(MAC_STATUS);
5748
Joe Perches63c3a662011-04-26 08:12:10 +00005749 if (tg3_flag(tp, HW_AUTONEG))
Linus Torvalds1da177e2005-04-16 15:20:36 -07005750 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
5751 else
5752 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
5753
Matt Carlson898a56f2009-08-28 14:02:40 +00005754 tp->napi[0].hw_status->status =
Linus Torvalds1da177e2005-04-16 15:20:36 -07005755 (SD_STATUS_UPDATED |
Matt Carlson898a56f2009-08-28 14:02:40 +00005756 (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005757
5758 for (i = 0; i < 100; i++) {
5759 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
5760 MAC_STATUS_CFG_CHANGED));
5761 udelay(5);
5762 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
Michael Chan3d3ebe72006-09-27 15:59:15 -07005763 MAC_STATUS_CFG_CHANGED |
5764 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005765 break;
5766 }
5767
5768 mac_status = tr32(MAC_STATUS);
5769 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
Joe Perches953c96e2013-04-09 10:18:14 +00005770 current_link_up = false;
Michael Chan3d3ebe72006-09-27 15:59:15 -07005771 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
5772 tp->serdes_counter == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005773 tw32_f(MAC_MODE, (tp->mac_mode |
5774 MAC_MODE_SEND_CONFIGS));
5775 udelay(1);
5776 tw32_f(MAC_MODE, tp->mac_mode);
5777 }
5778 }
5779
Joe Perches953c96e2013-04-09 10:18:14 +00005780 if (current_link_up) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005781 tp->link_config.active_speed = SPEED_1000;
5782 tp->link_config.active_duplex = DUPLEX_FULL;
5783 tw32(MAC_LED_CTRL, (tp->led_ctrl |
5784 LED_CTRL_LNKLED_OVERRIDE |
5785 LED_CTRL_1000MBPS_ON));
5786 } else {
Matt Carlsone7405222012-02-13 15:20:16 +00005787 tp->link_config.active_speed = SPEED_UNKNOWN;
5788 tp->link_config.active_duplex = DUPLEX_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005789 tw32(MAC_LED_CTRL, (tp->led_ctrl |
5790 LED_CTRL_LNKLED_OVERRIDE |
5791 LED_CTRL_TRAFFIC_OVERRIDE));
5792 }
5793
Nithin Nayak Sujirf4a46d12012-11-14 14:44:27 +00005794 if (!tg3_test_and_report_link_chg(tp, current_link_up)) {
Matt Carlson8d018622007-12-20 20:05:44 -08005795 u32 now_pause_cfg = tp->link_config.active_flowctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005796 if (orig_pause_cfg != now_pause_cfg ||
5797 orig_active_speed != tp->link_config.active_speed ||
5798 orig_active_duplex != tp->link_config.active_duplex)
5799 tg3_link_report(tp);
5800 }
5801
5802 return 0;
5803}
5804
Joe Perches953c96e2013-04-09 10:18:14 +00005805static int tg3_setup_fiber_mii_phy(struct tg3 *tp, bool force_reset)
Michael Chan747e8f82005-07-25 12:33:22 -07005806{
Joe Perches953c96e2013-04-09 10:18:14 +00005807 int err = 0;
Michael Chan747e8f82005-07-25 12:33:22 -07005808 u32 bmsr, bmcr;
Michael Chan85730a62013-04-09 08:48:06 +00005809 u16 current_speed = SPEED_UNKNOWN;
5810 u8 current_duplex = DUPLEX_UNKNOWN;
Joe Perches953c96e2013-04-09 10:18:14 +00005811 bool current_link_up = false;
Michael Chan85730a62013-04-09 08:48:06 +00005812 u32 local_adv, remote_adv, sgsr;
5813
5814 if ((tg3_asic_rev(tp) == ASIC_REV_5719 ||
5815 tg3_asic_rev(tp) == ASIC_REV_5720) &&
5816 !tg3_readphy(tp, SERDES_TG3_1000X_STATUS, &sgsr) &&
5817 (sgsr & SERDES_TG3_SGMII_MODE)) {
5818
5819 if (force_reset)
5820 tg3_phy_reset(tp);
5821
5822 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
5823
5824 if (!(sgsr & SERDES_TG3_LINK_UP)) {
5825 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
5826 } else {
Joe Perches953c96e2013-04-09 10:18:14 +00005827 current_link_up = true;
Michael Chan85730a62013-04-09 08:48:06 +00005828 if (sgsr & SERDES_TG3_SPEED_1000) {
5829 current_speed = SPEED_1000;
5830 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
5831 } else if (sgsr & SERDES_TG3_SPEED_100) {
5832 current_speed = SPEED_100;
5833 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
5834 } else {
5835 current_speed = SPEED_10;
5836 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
5837 }
5838
5839 if (sgsr & SERDES_TG3_FULL_DUPLEX)
5840 current_duplex = DUPLEX_FULL;
5841 else
5842 current_duplex = DUPLEX_HALF;
5843 }
5844
5845 tw32_f(MAC_MODE, tp->mac_mode);
5846 udelay(40);
5847
5848 tg3_clear_mac_status(tp);
5849
5850 goto fiber_setup_done;
5851 }
Michael Chan747e8f82005-07-25 12:33:22 -07005852
5853 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
5854 tw32_f(MAC_MODE, tp->mac_mode);
5855 udelay(40);
5856
Michael Chan3310e242013-04-09 08:48:05 +00005857 tg3_clear_mac_status(tp);
Michael Chan747e8f82005-07-25 12:33:22 -07005858
5859 if (force_reset)
5860 tg3_phy_reset(tp);
5861
Matt Carlson859edb22011-12-08 14:40:16 +00005862 tp->link_config.rmt_adv = 0;
Michael Chan747e8f82005-07-25 12:33:22 -07005863
5864 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
5865 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
Joe Perches41535772013-02-16 11:20:04 +00005866 if (tg3_asic_rev(tp) == ASIC_REV_5714) {
Michael Chand4d2c552006-03-20 17:47:20 -08005867 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
5868 bmsr |= BMSR_LSTATUS;
5869 else
5870 bmsr &= ~BMSR_LSTATUS;
5871 }
Michael Chan747e8f82005-07-25 12:33:22 -07005872
5873 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
5874
5875 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00005876 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
Michael Chan747e8f82005-07-25 12:33:22 -07005877 /* do nothing, just check for link up at the end */
5878 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
Matt Carlson28011cf2011-11-16 18:36:59 -05005879 u32 adv, newadv;
Michael Chan747e8f82005-07-25 12:33:22 -07005880
5881 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
Matt Carlson28011cf2011-11-16 18:36:59 -05005882 newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
5883 ADVERTISE_1000XPAUSE |
5884 ADVERTISE_1000XPSE_ASYM |
5885 ADVERTISE_SLCT);
Michael Chan747e8f82005-07-25 12:33:22 -07005886
Matt Carlson28011cf2011-11-16 18:36:59 -05005887 newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
Matt Carlson37f07022011-11-17 14:30:55 +00005888 newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
Michael Chan747e8f82005-07-25 12:33:22 -07005889
Matt Carlson28011cf2011-11-16 18:36:59 -05005890 if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
5891 tg3_writephy(tp, MII_ADVERTISE, newadv);
Michael Chan747e8f82005-07-25 12:33:22 -07005892 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
5893 tg3_writephy(tp, MII_BMCR, bmcr);
5894
5895 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
Michael Chan3d3ebe72006-09-27 15:59:15 -07005896 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00005897 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan747e8f82005-07-25 12:33:22 -07005898
5899 return err;
5900 }
5901 } else {
5902 u32 new_bmcr;
5903
5904 bmcr &= ~BMCR_SPEED1000;
5905 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
5906
5907 if (tp->link_config.duplex == DUPLEX_FULL)
5908 new_bmcr |= BMCR_FULLDPLX;
5909
5910 if (new_bmcr != bmcr) {
5911 /* BMCR_SPEED1000 is a reserved bit that needs
5912 * to be set on write.
5913 */
5914 new_bmcr |= BMCR_SPEED1000;
5915
5916 /* Force a linkdown */
Nithin Nayak Sujirf4a46d12012-11-14 14:44:27 +00005917 if (tp->link_up) {
Michael Chan747e8f82005-07-25 12:33:22 -07005918 u32 adv;
5919
5920 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
5921 adv &= ~(ADVERTISE_1000XFULL |
5922 ADVERTISE_1000XHALF |
5923 ADVERTISE_SLCT);
5924 tg3_writephy(tp, MII_ADVERTISE, adv);
5925 tg3_writephy(tp, MII_BMCR, bmcr |
5926 BMCR_ANRESTART |
5927 BMCR_ANENABLE);
5928 udelay(10);
Nithin Nayak Sujirf4a46d12012-11-14 14:44:27 +00005929 tg3_carrier_off(tp);
Michael Chan747e8f82005-07-25 12:33:22 -07005930 }
5931 tg3_writephy(tp, MII_BMCR, new_bmcr);
5932 bmcr = new_bmcr;
5933 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
5934 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
Joe Perches41535772013-02-16 11:20:04 +00005935 if (tg3_asic_rev(tp) == ASIC_REV_5714) {
Michael Chand4d2c552006-03-20 17:47:20 -08005936 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
5937 bmsr |= BMSR_LSTATUS;
5938 else
5939 bmsr &= ~BMSR_LSTATUS;
5940 }
Matt Carlsonf07e9af2010-08-02 11:26:07 +00005941 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan747e8f82005-07-25 12:33:22 -07005942 }
5943 }
5944
5945 if (bmsr & BMSR_LSTATUS) {
5946 current_speed = SPEED_1000;
Joe Perches953c96e2013-04-09 10:18:14 +00005947 current_link_up = true;
Michael Chan747e8f82005-07-25 12:33:22 -07005948 if (bmcr & BMCR_FULLDPLX)
5949 current_duplex = DUPLEX_FULL;
5950 else
5951 current_duplex = DUPLEX_HALF;
5952
Matt Carlsonef167e22007-12-20 20:10:01 -08005953 local_adv = 0;
5954 remote_adv = 0;
5955
Michael Chan747e8f82005-07-25 12:33:22 -07005956 if (bmcr & BMCR_ANENABLE) {
Matt Carlsonef167e22007-12-20 20:10:01 -08005957 u32 common;
Michael Chan747e8f82005-07-25 12:33:22 -07005958
5959 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
5960 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
5961 common = local_adv & remote_adv;
5962 if (common & (ADVERTISE_1000XHALF |
5963 ADVERTISE_1000XFULL)) {
5964 if (common & ADVERTISE_1000XFULL)
5965 current_duplex = DUPLEX_FULL;
5966 else
5967 current_duplex = DUPLEX_HALF;
Matt Carlson859edb22011-12-08 14:40:16 +00005968
5969 tp->link_config.rmt_adv =
5970 mii_adv_to_ethtool_adv_x(remote_adv);
Joe Perches63c3a662011-04-26 08:12:10 +00005971 } else if (!tg3_flag(tp, 5780_CLASS)) {
Matt Carlson57d8b882010-06-05 17:24:35 +00005972 /* Link is up via parallel detect */
Matt Carlson859a588792010-04-05 10:19:28 +00005973 } else {
Joe Perches953c96e2013-04-09 10:18:14 +00005974 current_link_up = false;
Matt Carlson859a588792010-04-05 10:19:28 +00005975 }
Michael Chan747e8f82005-07-25 12:33:22 -07005976 }
5977 }
5978
Michael Chan85730a62013-04-09 08:48:06 +00005979fiber_setup_done:
Joe Perches953c96e2013-04-09 10:18:14 +00005980 if (current_link_up && current_duplex == DUPLEX_FULL)
Matt Carlsonef167e22007-12-20 20:10:01 -08005981 tg3_setup_flow_control(tp, local_adv, remote_adv);
5982
Michael Chan747e8f82005-07-25 12:33:22 -07005983 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
5984 if (tp->link_config.active_duplex == DUPLEX_HALF)
5985 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
5986
5987 tw32_f(MAC_MODE, tp->mac_mode);
5988 udelay(40);
5989
5990 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
5991
5992 tp->link_config.active_speed = current_speed;
5993 tp->link_config.active_duplex = current_duplex;
5994
Nithin Nayak Sujirf4a46d12012-11-14 14:44:27 +00005995 tg3_test_and_report_link_chg(tp, current_link_up);
Michael Chan747e8f82005-07-25 12:33:22 -07005996 return err;
5997}
5998
5999static void tg3_serdes_parallel_detect(struct tg3 *tp)
6000{
Michael Chan3d3ebe72006-09-27 15:59:15 -07006001 if (tp->serdes_counter) {
Michael Chan747e8f82005-07-25 12:33:22 -07006002 /* Give autoneg time to complete. */
Michael Chan3d3ebe72006-09-27 15:59:15 -07006003 tp->serdes_counter--;
Michael Chan747e8f82005-07-25 12:33:22 -07006004 return;
6005 }
Matt Carlsonc6cdf432010-04-05 10:19:26 +00006006
Nithin Nayak Sujirf4a46d12012-11-14 14:44:27 +00006007 if (!tp->link_up &&
Michael Chan747e8f82005-07-25 12:33:22 -07006008 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
6009 u32 bmcr;
6010
6011 tg3_readphy(tp, MII_BMCR, &bmcr);
6012 if (bmcr & BMCR_ANENABLE) {
6013 u32 phy1, phy2;
6014
6015 /* Select shadow register 0x1f */
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00006016 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
6017 tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
Michael Chan747e8f82005-07-25 12:33:22 -07006018
6019 /* Select expansion interrupt status register */
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00006020 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
6021 MII_TG3_DSP_EXP1_INT_STAT);
6022 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
6023 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
Michael Chan747e8f82005-07-25 12:33:22 -07006024
6025 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
6026 /* We have signal detect and not receiving
6027 * config code words, link is up by parallel
6028 * detection.
6029 */
6030
6031 bmcr &= ~BMCR_ANENABLE;
6032 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
6033 tg3_writephy(tp, MII_BMCR, bmcr);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00006034 tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan747e8f82005-07-25 12:33:22 -07006035 }
6036 }
Nithin Nayak Sujirf4a46d12012-11-14 14:44:27 +00006037 } else if (tp->link_up &&
Matt Carlson859a588792010-04-05 10:19:28 +00006038 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00006039 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
Michael Chan747e8f82005-07-25 12:33:22 -07006040 u32 phy2;
6041
6042 /* Select expansion interrupt status register */
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00006043 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
6044 MII_TG3_DSP_EXP1_INT_STAT);
6045 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
Michael Chan747e8f82005-07-25 12:33:22 -07006046 if (phy2 & 0x20) {
6047 u32 bmcr;
6048
6049 /* Config code words received, turn on autoneg. */
6050 tg3_readphy(tp, MII_BMCR, &bmcr);
6051 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
6052
Matt Carlsonf07e9af2010-08-02 11:26:07 +00006053 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan747e8f82005-07-25 12:33:22 -07006054
6055 }
6056 }
6057}
6058
Joe Perches953c96e2013-04-09 10:18:14 +00006059static int tg3_setup_phy(struct tg3 *tp, bool force_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006060{
Matt Carlsonf2096f92011-04-05 14:22:48 +00006061 u32 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006062 int err;
6063
Matt Carlsonf07e9af2010-08-02 11:26:07 +00006064 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006065 err = tg3_setup_fiber_phy(tp, force_reset);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00006066 else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
Michael Chan747e8f82005-07-25 12:33:22 -07006067 err = tg3_setup_fiber_mii_phy(tp, force_reset);
Matt Carlson859a588792010-04-05 10:19:28 +00006068 else
Linus Torvalds1da177e2005-04-16 15:20:36 -07006069 err = tg3_setup_copper_phy(tp, force_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006070
Joe Perches41535772013-02-16 11:20:04 +00006071 if (tg3_chip_rev(tp) == CHIPREV_5784_AX) {
Matt Carlsonf2096f92011-04-05 14:22:48 +00006072 u32 scale;
Matt Carlsonaa6c91f2007-11-12 21:18:04 -08006073
6074 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
6075 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
6076 scale = 65;
6077 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
6078 scale = 6;
6079 else
6080 scale = 12;
6081
6082 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
6083 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
6084 tw32(GRC_MISC_CFG, val);
6085 }
6086
Matt Carlsonf2096f92011-04-05 14:22:48 +00006087 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
6088 (6 << TX_LENGTHS_IPG_SHIFT);
Joe Perches41535772013-02-16 11:20:04 +00006089 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
6090 tg3_asic_rev(tp) == ASIC_REV_5762)
Matt Carlsonf2096f92011-04-05 14:22:48 +00006091 val |= tr32(MAC_TX_LENGTHS) &
6092 (TX_LENGTHS_JMB_FRM_LEN_MSK |
6093 TX_LENGTHS_CNT_DWN_VAL_MSK);
6094
Linus Torvalds1da177e2005-04-16 15:20:36 -07006095 if (tp->link_config.active_speed == SPEED_1000 &&
6096 tp->link_config.active_duplex == DUPLEX_HALF)
Matt Carlsonf2096f92011-04-05 14:22:48 +00006097 tw32(MAC_TX_LENGTHS, val |
6098 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
Linus Torvalds1da177e2005-04-16 15:20:36 -07006099 else
Matt Carlsonf2096f92011-04-05 14:22:48 +00006100 tw32(MAC_TX_LENGTHS, val |
6101 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
Linus Torvalds1da177e2005-04-16 15:20:36 -07006102
Joe Perches63c3a662011-04-26 08:12:10 +00006103 if (!tg3_flag(tp, 5705_PLUS)) {
Nithin Nayak Sujirf4a46d12012-11-14 14:44:27 +00006104 if (tp->link_up) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006105 tw32(HOSTCC_STAT_COAL_TICKS,
David S. Miller15f98502005-05-18 22:49:26 -07006106 tp->coal.stats_block_coalesce_usecs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006107 } else {
6108 tw32(HOSTCC_STAT_COAL_TICKS, 0);
6109 }
6110 }
6111
Joe Perches63c3a662011-04-26 08:12:10 +00006112 if (tg3_flag(tp, ASPM_WORKAROUND)) {
Matt Carlsonf2096f92011-04-05 14:22:48 +00006113 val = tr32(PCIE_PWR_MGMT_THRESH);
Nithin Nayak Sujirf4a46d12012-11-14 14:44:27 +00006114 if (!tp->link_up)
Matt Carlson8ed5d972007-05-07 00:25:49 -07006115 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
6116 tp->pwrmgmt_thresh;
6117 else
6118 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
6119 tw32(PCIE_PWR_MGMT_THRESH, val);
6120 }
6121
Linus Torvalds1da177e2005-04-16 15:20:36 -07006122 return err;
6123}
6124
Matt Carlsonbe947302012-12-03 19:36:57 +00006125/* tp->lock must be held */
Matt Carlson7d41e492012-12-03 19:36:58 +00006126static u64 tg3_refclk_read(struct tg3 *tp)
6127{
6128 u64 stamp = tr32(TG3_EAV_REF_CLCK_LSB);
6129 return stamp | (u64)tr32(TG3_EAV_REF_CLCK_MSB) << 32;
6130}
6131
6132/* tp->lock must be held */
Matt Carlsonbe947302012-12-03 19:36:57 +00006133static void tg3_refclk_write(struct tg3 *tp, u64 newval)
6134{
Nithin Sujir92e64572013-07-29 13:58:38 -07006135 u32 clock_ctl = tr32(TG3_EAV_REF_CLCK_CTL);
6136
6137 tw32(TG3_EAV_REF_CLCK_CTL, clock_ctl | TG3_EAV_REF_CLCK_CTL_STOP);
Matt Carlsonbe947302012-12-03 19:36:57 +00006138 tw32(TG3_EAV_REF_CLCK_LSB, newval & 0xffffffff);
6139 tw32(TG3_EAV_REF_CLCK_MSB, newval >> 32);
Nithin Sujir92e64572013-07-29 13:58:38 -07006140 tw32_f(TG3_EAV_REF_CLCK_CTL, clock_ctl | TG3_EAV_REF_CLCK_CTL_RESUME);
Matt Carlsonbe947302012-12-03 19:36:57 +00006141}
6142
Matt Carlson7d41e492012-12-03 19:36:58 +00006143static inline void tg3_full_lock(struct tg3 *tp, int irq_sync);
6144static inline void tg3_full_unlock(struct tg3 *tp);
6145static int tg3_get_ts_info(struct net_device *dev, struct ethtool_ts_info *info)
6146{
6147 struct tg3 *tp = netdev_priv(dev);
6148
6149 info->so_timestamping = SOF_TIMESTAMPING_TX_SOFTWARE |
6150 SOF_TIMESTAMPING_RX_SOFTWARE |
Flavio Leitnerf233a972013-04-29 07:08:07 +00006151 SOF_TIMESTAMPING_SOFTWARE;
6152
6153 if (tg3_flag(tp, PTP_CAPABLE)) {
Flavio Leitner32e19272013-04-30 07:20:34 +00006154 info->so_timestamping |= SOF_TIMESTAMPING_TX_HARDWARE |
Flavio Leitnerf233a972013-04-29 07:08:07 +00006155 SOF_TIMESTAMPING_RX_HARDWARE |
6156 SOF_TIMESTAMPING_RAW_HARDWARE;
6157 }
Matt Carlson7d41e492012-12-03 19:36:58 +00006158
6159 if (tp->ptp_clock)
6160 info->phc_index = ptp_clock_index(tp->ptp_clock);
6161 else
6162 info->phc_index = -1;
6163
6164 info->tx_types = (1 << HWTSTAMP_TX_OFF) | (1 << HWTSTAMP_TX_ON);
6165
6166 info->rx_filters = (1 << HWTSTAMP_FILTER_NONE) |
6167 (1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT) |
6168 (1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
6169 (1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT);
6170 return 0;
6171}
6172
6173static int tg3_ptp_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
6174{
6175 struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
6176 bool neg_adj = false;
6177 u32 correction = 0;
6178
6179 if (ppb < 0) {
6180 neg_adj = true;
6181 ppb = -ppb;
6182 }
6183
6184 /* Frequency adjustment is performed using hardware with a 24 bit
6185 * accumulator and a programmable correction value. On each clk, the
6186 * correction value gets added to the accumulator and when it
6187 * overflows, the time counter is incremented/decremented.
6188 *
6189 * So conversion from ppb to correction value is
6190 * ppb * (1 << 24) / 1000000000
6191 */
6192 correction = div_u64((u64)ppb * (1 << 24), 1000000000ULL) &
6193 TG3_EAV_REF_CLK_CORRECT_MASK;
6194
6195 tg3_full_lock(tp, 0);
6196
6197 if (correction)
6198 tw32(TG3_EAV_REF_CLK_CORRECT_CTL,
6199 TG3_EAV_REF_CLK_CORRECT_EN |
6200 (neg_adj ? TG3_EAV_REF_CLK_CORRECT_NEG : 0) | correction);
6201 else
6202 tw32(TG3_EAV_REF_CLK_CORRECT_CTL, 0);
6203
6204 tg3_full_unlock(tp);
6205
6206 return 0;
6207}
6208
6209static int tg3_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
6210{
6211 struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
6212
6213 tg3_full_lock(tp, 0);
6214 tp->ptp_adjust += delta;
6215 tg3_full_unlock(tp);
6216
6217 return 0;
6218}
6219
6220static int tg3_ptp_gettime(struct ptp_clock_info *ptp, struct timespec *ts)
6221{
6222 u64 ns;
6223 u32 remainder;
6224 struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
6225
6226 tg3_full_lock(tp, 0);
6227 ns = tg3_refclk_read(tp);
6228 ns += tp->ptp_adjust;
6229 tg3_full_unlock(tp);
6230
6231 ts->tv_sec = div_u64_rem(ns, 1000000000, &remainder);
6232 ts->tv_nsec = remainder;
6233
6234 return 0;
6235}
6236
6237static int tg3_ptp_settime(struct ptp_clock_info *ptp,
6238 const struct timespec *ts)
6239{
6240 u64 ns;
6241 struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
6242
6243 ns = timespec_to_ns(ts);
6244
6245 tg3_full_lock(tp, 0);
6246 tg3_refclk_write(tp, ns);
6247 tp->ptp_adjust = 0;
6248 tg3_full_unlock(tp);
6249
6250 return 0;
6251}
6252
6253static int tg3_ptp_enable(struct ptp_clock_info *ptp,
6254 struct ptp_clock_request *rq, int on)
6255{
Nithin Sujir92e64572013-07-29 13:58:38 -07006256 struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
6257 u32 clock_ctl;
6258 int rval = 0;
6259
6260 switch (rq->type) {
6261 case PTP_CLK_REQ_PEROUT:
6262 if (rq->perout.index != 0)
6263 return -EINVAL;
6264
6265 tg3_full_lock(tp, 0);
6266 clock_ctl = tr32(TG3_EAV_REF_CLCK_CTL);
6267 clock_ctl &= ~TG3_EAV_CTL_TSYNC_GPIO_MASK;
6268
6269 if (on) {
6270 u64 nsec;
6271
6272 nsec = rq->perout.start.sec * 1000000000ULL +
6273 rq->perout.start.nsec;
6274
6275 if (rq->perout.period.sec || rq->perout.period.nsec) {
6276 netdev_warn(tp->dev,
6277 "Device supports only a one-shot timesync output, period must be 0\n");
6278 rval = -EINVAL;
6279 goto err_out;
6280 }
6281
6282 if (nsec & (1ULL << 63)) {
6283 netdev_warn(tp->dev,
6284 "Start value (nsec) is over limit. Maximum size of start is only 63 bits\n");
6285 rval = -EINVAL;
6286 goto err_out;
6287 }
6288
6289 tw32(TG3_EAV_WATCHDOG0_LSB, (nsec & 0xffffffff));
6290 tw32(TG3_EAV_WATCHDOG0_MSB,
6291 TG3_EAV_WATCHDOG0_EN |
6292 ((nsec >> 32) & TG3_EAV_WATCHDOG_MSB_MASK));
6293
6294 tw32(TG3_EAV_REF_CLCK_CTL,
6295 clock_ctl | TG3_EAV_CTL_TSYNC_WDOG0);
6296 } else {
6297 tw32(TG3_EAV_WATCHDOG0_MSB, 0);
6298 tw32(TG3_EAV_REF_CLCK_CTL, clock_ctl);
6299 }
6300
6301err_out:
6302 tg3_full_unlock(tp);
6303 return rval;
6304
6305 default:
6306 break;
6307 }
6308
Matt Carlson7d41e492012-12-03 19:36:58 +00006309 return -EOPNOTSUPP;
6310}
6311
6312static const struct ptp_clock_info tg3_ptp_caps = {
6313 .owner = THIS_MODULE,
6314 .name = "tg3 clock",
6315 .max_adj = 250000000,
6316 .n_alarm = 0,
6317 .n_ext_ts = 0,
Nithin Sujir92e64572013-07-29 13:58:38 -07006318 .n_per_out = 1,
Richard Cochran4986b4f02014-03-20 22:21:55 +01006319 .n_pins = 0,
Matt Carlson7d41e492012-12-03 19:36:58 +00006320 .pps = 0,
6321 .adjfreq = tg3_ptp_adjfreq,
6322 .adjtime = tg3_ptp_adjtime,
6323 .gettime = tg3_ptp_gettime,
6324 .settime = tg3_ptp_settime,
6325 .enable = tg3_ptp_enable,
6326};
6327
Matt Carlsonfb4ce8a2012-12-03 19:37:00 +00006328static void tg3_hwclock_to_timestamp(struct tg3 *tp, u64 hwclock,
6329 struct skb_shared_hwtstamps *timestamp)
6330{
6331 memset(timestamp, 0, sizeof(struct skb_shared_hwtstamps));
6332 timestamp->hwtstamp = ns_to_ktime((hwclock & TG3_TSTAMP_MASK) +
6333 tp->ptp_adjust);
6334}
6335
Matt Carlsonbe947302012-12-03 19:36:57 +00006336/* tp->lock must be held */
6337static void tg3_ptp_init(struct tg3 *tp)
6338{
6339 if (!tg3_flag(tp, PTP_CAPABLE))
6340 return;
6341
6342 /* Initialize the hardware clock to the system time. */
6343 tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()));
6344 tp->ptp_adjust = 0;
Matt Carlson7d41e492012-12-03 19:36:58 +00006345 tp->ptp_info = tg3_ptp_caps;
Matt Carlsonbe947302012-12-03 19:36:57 +00006346}
6347
6348/* tp->lock must be held */
6349static void tg3_ptp_resume(struct tg3 *tp)
6350{
6351 if (!tg3_flag(tp, PTP_CAPABLE))
6352 return;
6353
6354 tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()) + tp->ptp_adjust);
6355 tp->ptp_adjust = 0;
6356}
6357
6358static void tg3_ptp_fini(struct tg3 *tp)
6359{
6360 if (!tg3_flag(tp, PTP_CAPABLE) || !tp->ptp_clock)
6361 return;
6362
Matt Carlson7d41e492012-12-03 19:36:58 +00006363 ptp_clock_unregister(tp->ptp_clock);
Matt Carlsonbe947302012-12-03 19:36:57 +00006364 tp->ptp_clock = NULL;
6365 tp->ptp_adjust = 0;
6366}
6367
Matt Carlson66cfd1b2010-09-30 10:34:30 +00006368static inline int tg3_irq_sync(struct tg3 *tp)
6369{
6370 return tp->irq_sync;
6371}
6372
Matt Carlson97bd8e42011-04-13 11:05:04 +00006373static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
6374{
6375 int i;
6376
6377 dst = (u32 *)((u8 *)dst + off);
6378 for (i = 0; i < len; i += sizeof(u32))
6379 *dst++ = tr32(off + i);
6380}
6381
6382static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
6383{
6384 tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
6385 tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
6386 tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
6387 tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
6388 tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
6389 tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
6390 tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
6391 tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
6392 tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
6393 tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
6394 tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
6395 tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
6396 tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
6397 tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
6398 tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
6399 tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
6400 tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
6401 tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
6402 tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
6403
Joe Perches63c3a662011-04-26 08:12:10 +00006404 if (tg3_flag(tp, SUPPORT_MSIX))
Matt Carlson97bd8e42011-04-13 11:05:04 +00006405 tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
6406
6407 tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
6408 tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
6409 tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
6410 tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
6411 tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
6412 tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
6413 tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
6414 tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
6415
Joe Perches63c3a662011-04-26 08:12:10 +00006416 if (!tg3_flag(tp, 5705_PLUS)) {
Matt Carlson97bd8e42011-04-13 11:05:04 +00006417 tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
6418 tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
6419 tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
6420 }
6421
6422 tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
6423 tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
6424 tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
6425 tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
6426 tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
6427
Joe Perches63c3a662011-04-26 08:12:10 +00006428 if (tg3_flag(tp, NVRAM))
Matt Carlson97bd8e42011-04-13 11:05:04 +00006429 tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
6430}
6431
6432static void tg3_dump_state(struct tg3 *tp)
6433{
6434 int i;
6435 u32 *regs;
6436
6437 regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
Joe Perchesb2adaca2013-02-03 17:43:58 +00006438 if (!regs)
Matt Carlson97bd8e42011-04-13 11:05:04 +00006439 return;
Matt Carlson97bd8e42011-04-13 11:05:04 +00006440
Joe Perches63c3a662011-04-26 08:12:10 +00006441 if (tg3_flag(tp, PCI_EXPRESS)) {
Matt Carlson97bd8e42011-04-13 11:05:04 +00006442 /* Read up to but not including private PCI registers */
6443 for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
6444 regs[i / sizeof(u32)] = tr32(i);
6445 } else
6446 tg3_dump_legacy_regs(tp, regs);
6447
6448 for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
6449 if (!regs[i + 0] && !regs[i + 1] &&
6450 !regs[i + 2] && !regs[i + 3])
6451 continue;
6452
6453 netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
6454 i * 4,
6455 regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
6456 }
6457
6458 kfree(regs);
6459
6460 for (i = 0; i < tp->irq_cnt; i++) {
6461 struct tg3_napi *tnapi = &tp->napi[i];
6462
6463 /* SW status block */
6464 netdev_err(tp->dev,
6465 "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
6466 i,
6467 tnapi->hw_status->status,
6468 tnapi->hw_status->status_tag,
6469 tnapi->hw_status->rx_jumbo_consumer,
6470 tnapi->hw_status->rx_consumer,
6471 tnapi->hw_status->rx_mini_consumer,
6472 tnapi->hw_status->idx[0].rx_producer,
6473 tnapi->hw_status->idx[0].tx_consumer);
6474
6475 netdev_err(tp->dev,
6476 "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
6477 i,
6478 tnapi->last_tag, tnapi->last_irq_tag,
6479 tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
6480 tnapi->rx_rcb_ptr,
6481 tnapi->prodring.rx_std_prod_idx,
6482 tnapi->prodring.rx_std_cons_idx,
6483 tnapi->prodring.rx_jmb_prod_idx,
6484 tnapi->prodring.rx_jmb_cons_idx);
6485 }
6486}
6487
Michael Chandf3e6542006-05-26 17:48:07 -07006488/* This is called whenever we suspect that the system chipset is re-
6489 * ordering the sequence of MMIO to the tx send mailbox. The symptom
6490 * is bogus tx completions. We try to recover by setting the
6491 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
6492 * in the workqueue.
6493 */
6494static void tg3_tx_recover(struct tg3 *tp)
6495{
Joe Perches63c3a662011-04-26 08:12:10 +00006496 BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
Michael Chandf3e6542006-05-26 17:48:07 -07006497 tp->write32_tx_mbox == tg3_write_indirect_mbox);
6498
Matt Carlson5129c3a2010-04-05 10:19:23 +00006499 netdev_warn(tp->dev,
6500 "The system may be re-ordering memory-mapped I/O "
6501 "cycles to the network device, attempting to recover. "
6502 "Please report the problem to the driver maintainer "
6503 "and include system chipset information.\n");
Michael Chandf3e6542006-05-26 17:48:07 -07006504
Joe Perches63c3a662011-04-26 08:12:10 +00006505 tg3_flag_set(tp, TX_RECOVERY_PENDING);
Michael Chandf3e6542006-05-26 17:48:07 -07006506}
6507
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006508static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
Michael Chan1b2a7202006-08-07 21:46:02 -07006509{
Matt Carlsonf65aac12010-08-02 11:26:03 +00006510 /* Tell compiler to fetch tx indices from memory. */
6511 barrier();
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006512 return tnapi->tx_pending -
6513 ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
Michael Chan1b2a7202006-08-07 21:46:02 -07006514}
6515
Linus Torvalds1da177e2005-04-16 15:20:36 -07006516/* Tigon3 never reports partial packet sends. So we do not
6517 * need special logic to handle SKBs that have not had all
6518 * of their frags sent yet, like SunGEM does.
6519 */
Matt Carlson17375d22009-08-28 14:02:18 +00006520static void tg3_tx(struct tg3_napi *tnapi)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006521{
Matt Carlson17375d22009-08-28 14:02:18 +00006522 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +00006523 u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006524 u32 sw_idx = tnapi->tx_cons;
Matt Carlsonfe5f5782009-09-01 13:09:39 +00006525 struct netdev_queue *txq;
6526 int index = tnapi - tp->napi;
Tom Herbert298376d2011-11-28 16:33:30 +00006527 unsigned int pkts_compl = 0, bytes_compl = 0;
Matt Carlsonfe5f5782009-09-01 13:09:39 +00006528
Joe Perches63c3a662011-04-26 08:12:10 +00006529 if (tg3_flag(tp, ENABLE_TSS))
Matt Carlsonfe5f5782009-09-01 13:09:39 +00006530 index--;
6531
6532 txq = netdev_get_tx_queue(tp->dev, index);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006533
6534 while (sw_idx != hw_idx) {
Matt Carlsondf8944c2011-07-27 14:20:46 +00006535 struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07006536 struct sk_buff *skb = ri->skb;
Michael Chandf3e6542006-05-26 17:48:07 -07006537 int i, tx_bug = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006538
Michael Chandf3e6542006-05-26 17:48:07 -07006539 if (unlikely(skb == NULL)) {
6540 tg3_tx_recover(tp);
6541 return;
6542 }
6543
Matt Carlsonfb4ce8a2012-12-03 19:37:00 +00006544 if (tnapi->tx_ring[sw_idx].len_flags & TXD_FLAG_HWTSTAMP) {
6545 struct skb_shared_hwtstamps timestamp;
6546 u64 hwclock = tr32(TG3_TX_TSTAMP_LSB);
6547 hwclock |= (u64)tr32(TG3_TX_TSTAMP_MSB) << 32;
6548
6549 tg3_hwclock_to_timestamp(tp, hwclock, &timestamp);
6550
6551 skb_tstamp_tx(skb, &timestamp);
6552 }
6553
Alexander Duyckf4188d82009-12-02 16:48:38 +00006554 pci_unmap_single(tp->pdev,
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00006555 dma_unmap_addr(ri, mapping),
Alexander Duyckf4188d82009-12-02 16:48:38 +00006556 skb_headlen(skb),
6557 PCI_DMA_TODEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006558
6559 ri->skb = NULL;
6560
Matt Carlsone01ee142011-07-27 14:20:50 +00006561 while (ri->fragmented) {
6562 ri->fragmented = false;
6563 sw_idx = NEXT_TX(sw_idx);
6564 ri = &tnapi->tx_buffers[sw_idx];
6565 }
6566
Linus Torvalds1da177e2005-04-16 15:20:36 -07006567 sw_idx = NEXT_TX(sw_idx);
6568
6569 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006570 ri = &tnapi->tx_buffers[sw_idx];
Michael Chandf3e6542006-05-26 17:48:07 -07006571 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
6572 tx_bug = 1;
Alexander Duyckf4188d82009-12-02 16:48:38 +00006573
6574 pci_unmap_page(tp->pdev,
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00006575 dma_unmap_addr(ri, mapping),
Eric Dumazet9e903e02011-10-18 21:00:24 +00006576 skb_frag_size(&skb_shinfo(skb)->frags[i]),
Alexander Duyckf4188d82009-12-02 16:48:38 +00006577 PCI_DMA_TODEVICE);
Matt Carlsone01ee142011-07-27 14:20:50 +00006578
6579 while (ri->fragmented) {
6580 ri->fragmented = false;
6581 sw_idx = NEXT_TX(sw_idx);
6582 ri = &tnapi->tx_buffers[sw_idx];
6583 }
6584
Linus Torvalds1da177e2005-04-16 15:20:36 -07006585 sw_idx = NEXT_TX(sw_idx);
6586 }
6587
Tom Herbert298376d2011-11-28 16:33:30 +00006588 pkts_compl++;
6589 bytes_compl += skb->len;
6590
Eric W. Biederman497a27b2014-03-11 14:18:14 -07006591 dev_kfree_skb_any(skb);
Michael Chandf3e6542006-05-26 17:48:07 -07006592
6593 if (unlikely(tx_bug)) {
6594 tg3_tx_recover(tp);
6595 return;
6596 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006597 }
6598
Tom Herbert5cb917b2012-03-05 19:53:50 +00006599 netdev_tx_completed_queue(txq, pkts_compl, bytes_compl);
Tom Herbert298376d2011-11-28 16:33:30 +00006600
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006601 tnapi->tx_cons = sw_idx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006602
Michael Chan1b2a7202006-08-07 21:46:02 -07006603 /* Need to make the tx_cons update visible to tg3_start_xmit()
6604 * before checking for netif_queue_stopped(). Without the
6605 * memory barrier, there is a small possibility that tg3_start_xmit()
6606 * will miss it and cause the queue to be stopped forever.
6607 */
6608 smp_mb();
6609
Matt Carlsonfe5f5782009-09-01 13:09:39 +00006610 if (unlikely(netif_tx_queue_stopped(txq) &&
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006611 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
Matt Carlsonfe5f5782009-09-01 13:09:39 +00006612 __netif_tx_lock(txq, smp_processor_id());
6613 if (netif_tx_queue_stopped(txq) &&
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006614 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
Matt Carlsonfe5f5782009-09-01 13:09:39 +00006615 netif_tx_wake_queue(txq);
6616 __netif_tx_unlock(txq);
Michael Chan51b91462005-09-01 17:41:28 -07006617 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006618}
6619
Eric Dumazet8d4057a2012-04-27 00:34:49 +00006620static void tg3_frag_free(bool is_frag, void *data)
6621{
6622 if (is_frag)
6623 put_page(virt_to_head_page(data));
6624 else
6625 kfree(data);
6626}
6627
Eric Dumazet9205fd92011-11-18 06:47:01 +00006628static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006629{
Eric Dumazet8d4057a2012-04-27 00:34:49 +00006630 unsigned int skb_size = SKB_DATA_ALIGN(map_sz + TG3_RX_OFFSET(tp)) +
6631 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
6632
Eric Dumazet9205fd92011-11-18 06:47:01 +00006633 if (!ri->data)
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006634 return;
6635
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00006636 pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006637 map_sz, PCI_DMA_FROMDEVICE);
Eric Dumazeta1e8b3072012-05-18 21:33:39 +00006638 tg3_frag_free(skb_size <= PAGE_SIZE, ri->data);
Eric Dumazet9205fd92011-11-18 06:47:01 +00006639 ri->data = NULL;
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006640}
6641
Eric Dumazet8d4057a2012-04-27 00:34:49 +00006642
Linus Torvalds1da177e2005-04-16 15:20:36 -07006643/* Returns size of skb allocated or < 0 on error.
6644 *
6645 * We only need to fill in the address because the other members
6646 * of the RX descriptor are invariant, see tg3_init_rings.
6647 *
6648 * Note the purposeful assymetry of cpu vs. chip accesses. For
6649 * posting buffers we only dirty the first cache line of the RX
6650 * descriptor (containing the address). Whereas for the RX status
6651 * buffers the cpu only reads the last cacheline of the RX descriptor
6652 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
6653 */
Eric Dumazet9205fd92011-11-18 06:47:01 +00006654static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
Eric Dumazet8d4057a2012-04-27 00:34:49 +00006655 u32 opaque_key, u32 dest_idx_unmasked,
6656 unsigned int *frag_size)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006657{
6658 struct tg3_rx_buffer_desc *desc;
Matt Carlsonf94e2902010-10-14 10:37:42 +00006659 struct ring_info *map;
Eric Dumazet9205fd92011-11-18 06:47:01 +00006660 u8 *data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006661 dma_addr_t mapping;
Eric Dumazet9205fd92011-11-18 06:47:01 +00006662 int skb_size, data_size, dest_idx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006663
Linus Torvalds1da177e2005-04-16 15:20:36 -07006664 switch (opaque_key) {
6665 case RXD_OPAQUE_RING_STD:
Matt Carlson2c49a442010-09-30 10:34:35 +00006666 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
Matt Carlson21f581a2009-08-28 14:00:25 +00006667 desc = &tpr->rx_std[dest_idx];
6668 map = &tpr->rx_std_buffers[dest_idx];
Eric Dumazet9205fd92011-11-18 06:47:01 +00006669 data_size = tp->rx_pkt_map_sz;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006670 break;
6671
6672 case RXD_OPAQUE_RING_JUMBO:
Matt Carlson2c49a442010-09-30 10:34:35 +00006673 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
Matt Carlson79ed5ac2009-08-28 14:00:55 +00006674 desc = &tpr->rx_jmb[dest_idx].std;
Matt Carlson21f581a2009-08-28 14:00:25 +00006675 map = &tpr->rx_jmb_buffers[dest_idx];
Eric Dumazet9205fd92011-11-18 06:47:01 +00006676 data_size = TG3_RX_JMB_MAP_SZ;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006677 break;
6678
6679 default:
6680 return -EINVAL;
Stephen Hemminger855e1112008-04-16 16:37:28 -07006681 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006682
6683 /* Do not overwrite any of the map or rp information
6684 * until we are sure we can commit to a new buffer.
6685 *
6686 * Callers depend upon this behavior and assume that
6687 * we leave everything unchanged if we fail.
6688 */
Eric Dumazet9205fd92011-11-18 06:47:01 +00006689 skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
6690 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
Eric Dumazeta1e8b3072012-05-18 21:33:39 +00006691 if (skb_size <= PAGE_SIZE) {
6692 data = netdev_alloc_frag(skb_size);
6693 *frag_size = skb_size;
Eric Dumazet8d4057a2012-04-27 00:34:49 +00006694 } else {
6695 data = kmalloc(skb_size, GFP_ATOMIC);
6696 *frag_size = 0;
6697 }
Eric Dumazet9205fd92011-11-18 06:47:01 +00006698 if (!data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006699 return -ENOMEM;
6700
Eric Dumazet9205fd92011-11-18 06:47:01 +00006701 mapping = pci_map_single(tp->pdev,
6702 data + TG3_RX_OFFSET(tp),
6703 data_size,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006704 PCI_DMA_FROMDEVICE);
Eric Dumazet8d4057a2012-04-27 00:34:49 +00006705 if (unlikely(pci_dma_mapping_error(tp->pdev, mapping))) {
Eric Dumazeta1e8b3072012-05-18 21:33:39 +00006706 tg3_frag_free(skb_size <= PAGE_SIZE, data);
Matt Carlsona21771d2009-11-02 14:25:31 +00006707 return -EIO;
6708 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006709
Eric Dumazet9205fd92011-11-18 06:47:01 +00006710 map->data = data;
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00006711 dma_unmap_addr_set(map, mapping, mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006712
Linus Torvalds1da177e2005-04-16 15:20:36 -07006713 desc->addr_hi = ((u64)mapping >> 32);
6714 desc->addr_lo = ((u64)mapping & 0xffffffff);
6715
Eric Dumazet9205fd92011-11-18 06:47:01 +00006716 return data_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006717}
6718
6719/* We only need to move over in the address because the other
6720 * members of the RX descriptor are invariant. See notes above
Eric Dumazet9205fd92011-11-18 06:47:01 +00006721 * tg3_alloc_rx_data for full details.
Linus Torvalds1da177e2005-04-16 15:20:36 -07006722 */
Matt Carlsona3896162009-11-13 13:03:44 +00006723static void tg3_recycle_rx(struct tg3_napi *tnapi,
6724 struct tg3_rx_prodring_set *dpr,
6725 u32 opaque_key, int src_idx,
6726 u32 dest_idx_unmasked)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006727{
Matt Carlson17375d22009-08-28 14:02:18 +00006728 struct tg3 *tp = tnapi->tp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006729 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
6730 struct ring_info *src_map, *dest_map;
Matt Carlson8fea32b2010-09-15 08:59:58 +00006731 struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
Matt Carlsonc6cdf432010-04-05 10:19:26 +00006732 int dest_idx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006733
6734 switch (opaque_key) {
6735 case RXD_OPAQUE_RING_STD:
Matt Carlson2c49a442010-09-30 10:34:35 +00006736 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
Matt Carlsona3896162009-11-13 13:03:44 +00006737 dest_desc = &dpr->rx_std[dest_idx];
6738 dest_map = &dpr->rx_std_buffers[dest_idx];
6739 src_desc = &spr->rx_std[src_idx];
6740 src_map = &spr->rx_std_buffers[src_idx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07006741 break;
6742
6743 case RXD_OPAQUE_RING_JUMBO:
Matt Carlson2c49a442010-09-30 10:34:35 +00006744 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
Matt Carlsona3896162009-11-13 13:03:44 +00006745 dest_desc = &dpr->rx_jmb[dest_idx].std;
6746 dest_map = &dpr->rx_jmb_buffers[dest_idx];
6747 src_desc = &spr->rx_jmb[src_idx].std;
6748 src_map = &spr->rx_jmb_buffers[src_idx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07006749 break;
6750
6751 default:
6752 return;
Stephen Hemminger855e1112008-04-16 16:37:28 -07006753 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006754
Eric Dumazet9205fd92011-11-18 06:47:01 +00006755 dest_map->data = src_map->data;
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00006756 dma_unmap_addr_set(dest_map, mapping,
6757 dma_unmap_addr(src_map, mapping));
Linus Torvalds1da177e2005-04-16 15:20:36 -07006758 dest_desc->addr_hi = src_desc->addr_hi;
6759 dest_desc->addr_lo = src_desc->addr_lo;
Matt Carlsone92967b2010-02-12 14:47:06 +00006760
6761 /* Ensure that the update to the skb happens after the physical
6762 * addresses have been transferred to the new BD location.
6763 */
6764 smp_wmb();
6765
Eric Dumazet9205fd92011-11-18 06:47:01 +00006766 src_map->data = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006767}
6768
Linus Torvalds1da177e2005-04-16 15:20:36 -07006769/* The RX ring scheme is composed of multiple rings which post fresh
6770 * buffers to the chip, and one special ring the chip uses to report
6771 * status back to the host.
6772 *
6773 * The special ring reports the status of received packets to the
6774 * host. The chip does not write into the original descriptor the
6775 * RX buffer was obtained from. The chip simply takes the original
6776 * descriptor as provided by the host, updates the status and length
6777 * field, then writes this into the next status ring entry.
6778 *
6779 * Each ring the host uses to post buffers to the chip is described
6780 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
6781 * it is first placed into the on-chip ram. When the packet's length
6782 * is known, it walks down the TG3_BDINFO entries to select the ring.
6783 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
6784 * which is within the range of the new packet's length is chosen.
6785 *
6786 * The "separate ring for rx status" scheme may sound queer, but it makes
6787 * sense from a cache coherency perspective. If only the host writes
6788 * to the buffer post rings, and only the chip writes to the rx status
6789 * rings, then cache lines never move beyond shared-modified state.
6790 * If both the host and chip were to write into the same ring, cache line
6791 * eviction could occur since both entities want it in an exclusive state.
6792 */
Matt Carlson17375d22009-08-28 14:02:18 +00006793static int tg3_rx(struct tg3_napi *tnapi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006794{
Matt Carlson17375d22009-08-28 14:02:18 +00006795 struct tg3 *tp = tnapi->tp;
Michael Chanf92905d2006-06-29 20:14:29 -07006796 u32 work_mask, rx_std_posted = 0;
Matt Carlson43619352009-11-13 13:03:47 +00006797 u32 std_prod_idx, jmb_prod_idx;
Matt Carlson72334482009-08-28 14:03:01 +00006798 u32 sw_idx = tnapi->rx_rcb_ptr;
Michael Chan483ba502005-04-25 15:14:03 -07006799 u16 hw_idx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006800 int received;
Matt Carlson8fea32b2010-09-15 08:59:58 +00006801 struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006802
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00006803 hw_idx = *(tnapi->rx_rcb_prod_idx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006804 /*
6805 * We need to order the read of hw_idx and the read of
6806 * the opaque cookie.
6807 */
6808 rmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006809 work_mask = 0;
6810 received = 0;
Matt Carlson43619352009-11-13 13:03:47 +00006811 std_prod_idx = tpr->rx_std_prod_idx;
6812 jmb_prod_idx = tpr->rx_jmb_prod_idx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006813 while (sw_idx != hw_idx && budget > 0) {
Matt Carlsonafc081f2009-11-13 13:03:43 +00006814 struct ring_info *ri;
Matt Carlson72334482009-08-28 14:03:01 +00006815 struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07006816 unsigned int len;
6817 struct sk_buff *skb;
6818 dma_addr_t dma_addr;
6819 u32 opaque_key, desc_idx, *post_ptr;
Eric Dumazet9205fd92011-11-18 06:47:01 +00006820 u8 *data;
Matt Carlsonfb4ce8a2012-12-03 19:37:00 +00006821 u64 tstamp = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006822
6823 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
6824 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
6825 if (opaque_key == RXD_OPAQUE_RING_STD) {
Matt Carlson8fea32b2010-09-15 08:59:58 +00006826 ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00006827 dma_addr = dma_unmap_addr(ri, mapping);
Eric Dumazet9205fd92011-11-18 06:47:01 +00006828 data = ri->data;
Matt Carlson43619352009-11-13 13:03:47 +00006829 post_ptr = &std_prod_idx;
Michael Chanf92905d2006-06-29 20:14:29 -07006830 rx_std_posted++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006831 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
Matt Carlson8fea32b2010-09-15 08:59:58 +00006832 ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00006833 dma_addr = dma_unmap_addr(ri, mapping);
Eric Dumazet9205fd92011-11-18 06:47:01 +00006834 data = ri->data;
Matt Carlson43619352009-11-13 13:03:47 +00006835 post_ptr = &jmb_prod_idx;
Matt Carlson21f581a2009-08-28 14:00:25 +00006836 } else
Linus Torvalds1da177e2005-04-16 15:20:36 -07006837 goto next_pkt_nopost;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006838
6839 work_mask |= opaque_key;
6840
Michael Chand7b95312014-02-28 15:05:10 -08006841 if (desc->err_vlan & RXD_ERR_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006842 drop_it:
Matt Carlsona3896162009-11-13 13:03:44 +00006843 tg3_recycle_rx(tnapi, tpr, opaque_key,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006844 desc_idx, *post_ptr);
6845 drop_it_no_recycle:
6846 /* Other statistics kept track of by card. */
Eric Dumazetb0057c52010-10-10 19:55:52 +00006847 tp->rx_dropped++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006848 goto next_pkt;
6849 }
6850
Eric Dumazet9205fd92011-11-18 06:47:01 +00006851 prefetch(data + TG3_RX_OFFSET(tp));
Matt Carlsonad829262008-11-21 17:16:16 -08006852 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
6853 ETH_FCS_LEN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006854
Matt Carlsonfb4ce8a2012-12-03 19:37:00 +00006855 if ((desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
6856 RXD_FLAG_PTPSTAT_PTPV1 ||
6857 (desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
6858 RXD_FLAG_PTPSTAT_PTPV2) {
6859 tstamp = tr32(TG3_RX_TSTAMP_LSB);
6860 tstamp |= (u64)tr32(TG3_RX_TSTAMP_MSB) << 32;
6861 }
6862
Matt Carlsond2757fc2010-04-12 06:58:27 +00006863 if (len > TG3_RX_COPY_THRESH(tp)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006864 int skb_size;
Eric Dumazet8d4057a2012-04-27 00:34:49 +00006865 unsigned int frag_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006866
Eric Dumazet9205fd92011-11-18 06:47:01 +00006867 skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
Eric Dumazet8d4057a2012-04-27 00:34:49 +00006868 *post_ptr, &frag_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006869 if (skb_size < 0)
6870 goto drop_it;
6871
Matt Carlson287be122009-08-28 13:58:46 +00006872 pci_unmap_single(tp->pdev, dma_addr, skb_size,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006873 PCI_DMA_FROMDEVICE);
6874
Eric Dumazet9205fd92011-11-18 06:47:01 +00006875 /* Ensure that the update to the data happens
Matt Carlson61e800c2010-02-17 15:16:54 +00006876 * after the usage of the old DMA mapping.
6877 */
6878 smp_wmb();
6879
Eric Dumazet9205fd92011-11-18 06:47:01 +00006880 ri->data = NULL;
Matt Carlson61e800c2010-02-17 15:16:54 +00006881
Ivan Vecera85aec732013-11-06 14:02:36 +01006882 skb = build_skb(data, frag_size);
6883 if (!skb) {
6884 tg3_frag_free(frag_size != 0, data);
6885 goto drop_it_no_recycle;
6886 }
6887 skb_reserve(skb, TG3_RX_OFFSET(tp));
Linus Torvalds1da177e2005-04-16 15:20:36 -07006888 } else {
Matt Carlsona3896162009-11-13 13:03:44 +00006889 tg3_recycle_rx(tnapi, tpr, opaque_key,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006890 desc_idx, *post_ptr);
6891
Eric Dumazet9205fd92011-11-18 06:47:01 +00006892 skb = netdev_alloc_skb(tp->dev,
6893 len + TG3_RAW_IP_ALIGN);
6894 if (skb == NULL)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006895 goto drop_it_no_recycle;
6896
Eric Dumazet9205fd92011-11-18 06:47:01 +00006897 skb_reserve(skb, TG3_RAW_IP_ALIGN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006898 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
Eric Dumazet9205fd92011-11-18 06:47:01 +00006899 memcpy(skb->data,
6900 data + TG3_RX_OFFSET(tp),
6901 len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006902 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006903 }
6904
Eric Dumazet9205fd92011-11-18 06:47:01 +00006905 skb_put(skb, len);
Matt Carlsonfb4ce8a2012-12-03 19:37:00 +00006906 if (tstamp)
6907 tg3_hwclock_to_timestamp(tp, tstamp,
6908 skb_hwtstamps(skb));
6909
Michał Mirosławdc668912011-04-07 03:35:07 +00006910 if ((tp->dev->features & NETIF_F_RXCSUM) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07006911 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
6912 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
6913 >> RXD_TCPCSUM_SHIFT) == 0xffff))
6914 skb->ip_summed = CHECKSUM_UNNECESSARY;
6915 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -07006916 skb_checksum_none_assert(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006917
6918 skb->protocol = eth_type_trans(skb, tp->dev);
Matt Carlsonf7b493e2009-02-25 14:21:52 +00006919
6920 if (len > (tp->dev->mtu + ETH_HLEN) &&
6921 skb->protocol != htons(ETH_P_8021Q)) {
Eric W. Biederman497a27b2014-03-11 14:18:14 -07006922 dev_kfree_skb_any(skb);
Eric Dumazetb0057c52010-10-10 19:55:52 +00006923 goto drop_it_no_recycle;
Matt Carlsonf7b493e2009-02-25 14:21:52 +00006924 }
6925
Matt Carlson9dc7a112010-04-12 06:58:28 +00006926 if (desc->type_flags & RXD_FLAG_VLAN &&
Matt Carlsonbf933c82011-01-25 15:58:49 +00006927 !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
Patrick McHardy86a9bad2013-04-19 02:04:30 +00006928 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
Matt Carlsonbf933c82011-01-25 15:58:49 +00006929 desc->err_vlan & RXD_VLAN_MASK);
Matt Carlson9dc7a112010-04-12 06:58:28 +00006930
Matt Carlsonbf933c82011-01-25 15:58:49 +00006931 napi_gro_receive(&tnapi->napi, skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006932
Linus Torvalds1da177e2005-04-16 15:20:36 -07006933 received++;
6934 budget--;
6935
6936next_pkt:
6937 (*post_ptr)++;
Michael Chanf92905d2006-06-29 20:14:29 -07006938
6939 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
Matt Carlson2c49a442010-09-30 10:34:35 +00006940 tpr->rx_std_prod_idx = std_prod_idx &
6941 tp->rx_std_ring_mask;
Matt Carlson86cfe4f2010-01-12 10:11:37 +00006942 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
6943 tpr->rx_std_prod_idx);
Michael Chanf92905d2006-06-29 20:14:29 -07006944 work_mask &= ~RXD_OPAQUE_RING_STD;
6945 rx_std_posted = 0;
6946 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006947next_pkt_nopost:
Michael Chan483ba502005-04-25 15:14:03 -07006948 sw_idx++;
Matt Carlson7cb32cf2010-09-30 10:34:36 +00006949 sw_idx &= tp->rx_ret_ring_mask;
Michael Chan52f6d692005-04-25 15:14:32 -07006950
6951 /* Refresh hw_idx to see if there is new work */
6952 if (sw_idx == hw_idx) {
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00006953 hw_idx = *(tnapi->rx_rcb_prod_idx);
Michael Chan52f6d692005-04-25 15:14:32 -07006954 rmb();
6955 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006956 }
6957
6958 /* ACK the status ring. */
Matt Carlson72334482009-08-28 14:03:01 +00006959 tnapi->rx_rcb_ptr = sw_idx;
6960 tw32_rx_mbox(tnapi->consmbox, sw_idx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006961
6962 /* Refill RX ring(s). */
Joe Perches63c3a662011-04-26 08:12:10 +00006963 if (!tg3_flag(tp, ENABLE_RSS)) {
Michael Chan6541b802012-03-04 14:48:14 +00006964 /* Sync BD data before updating mailbox */
6965 wmb();
6966
Matt Carlsonb196c7e2009-11-13 13:03:50 +00006967 if (work_mask & RXD_OPAQUE_RING_STD) {
Matt Carlson2c49a442010-09-30 10:34:35 +00006968 tpr->rx_std_prod_idx = std_prod_idx &
6969 tp->rx_std_ring_mask;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00006970 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
6971 tpr->rx_std_prod_idx);
6972 }
6973 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
Matt Carlson2c49a442010-09-30 10:34:35 +00006974 tpr->rx_jmb_prod_idx = jmb_prod_idx &
6975 tp->rx_jmb_ring_mask;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00006976 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
6977 tpr->rx_jmb_prod_idx);
6978 }
6979 mmiowb();
6980 } else if (work_mask) {
6981 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
6982 * updated before the producer indices can be updated.
6983 */
6984 smp_wmb();
6985
Matt Carlson2c49a442010-09-30 10:34:35 +00006986 tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
6987 tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00006988
Michael Chan7ae52892012-03-21 15:38:33 +00006989 if (tnapi != &tp->napi[1]) {
6990 tp->rx_refill = true;
Matt Carlsone4af1af2010-02-12 14:47:05 +00006991 napi_schedule(&tp->napi[1].napi);
Michael Chan7ae52892012-03-21 15:38:33 +00006992 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006993 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006994
6995 return received;
6996}
6997
Matt Carlson35f2d7d2009-11-13 13:03:41 +00006998static void tg3_poll_link(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006999{
Linus Torvalds1da177e2005-04-16 15:20:36 -07007000 /* handle link change and other phy events */
Joe Perches63c3a662011-04-26 08:12:10 +00007001 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
Matt Carlson35f2d7d2009-11-13 13:03:41 +00007002 struct tg3_hw_status *sblk = tp->napi[0].hw_status;
7003
Linus Torvalds1da177e2005-04-16 15:20:36 -07007004 if (sblk->status & SD_STATUS_LINK_CHG) {
7005 sblk->status = SD_STATUS_UPDATED |
Matt Carlson35f2d7d2009-11-13 13:03:41 +00007006 (sblk->status & ~SD_STATUS_LINK_CHG);
David S. Millerf47c11e2005-06-24 20:18:35 -07007007 spin_lock(&tp->lock);
Joe Perches63c3a662011-04-26 08:12:10 +00007008 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlsondd477002008-05-25 23:45:58 -07007009 tw32_f(MAC_STATUS,
7010 (MAC_STATUS_SYNC_CHANGED |
7011 MAC_STATUS_CFG_CHANGED |
7012 MAC_STATUS_MI_COMPLETION |
7013 MAC_STATUS_LNKSTATE_CHANGED));
7014 udelay(40);
7015 } else
Joe Perches953c96e2013-04-09 10:18:14 +00007016 tg3_setup_phy(tp, false);
David S. Millerf47c11e2005-06-24 20:18:35 -07007017 spin_unlock(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007018 }
7019 }
Matt Carlson35f2d7d2009-11-13 13:03:41 +00007020}
7021
Matt Carlsonf89f38b2010-02-12 14:47:07 +00007022static int tg3_rx_prodring_xfer(struct tg3 *tp,
7023 struct tg3_rx_prodring_set *dpr,
7024 struct tg3_rx_prodring_set *spr)
Matt Carlsonb196c7e2009-11-13 13:03:50 +00007025{
7026 u32 si, di, cpycnt, src_prod_idx;
Matt Carlsonf89f38b2010-02-12 14:47:07 +00007027 int i, err = 0;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00007028
7029 while (1) {
7030 src_prod_idx = spr->rx_std_prod_idx;
7031
7032 /* Make sure updates to the rx_std_buffers[] entries and the
7033 * standard producer index are seen in the correct order.
7034 */
7035 smp_rmb();
7036
7037 if (spr->rx_std_cons_idx == src_prod_idx)
7038 break;
7039
7040 if (spr->rx_std_cons_idx < src_prod_idx)
7041 cpycnt = src_prod_idx - spr->rx_std_cons_idx;
7042 else
Matt Carlson2c49a442010-09-30 10:34:35 +00007043 cpycnt = tp->rx_std_ring_mask + 1 -
7044 spr->rx_std_cons_idx;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00007045
Matt Carlson2c49a442010-09-30 10:34:35 +00007046 cpycnt = min(cpycnt,
7047 tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00007048
7049 si = spr->rx_std_cons_idx;
7050 di = dpr->rx_std_prod_idx;
7051
Matt Carlsone92967b2010-02-12 14:47:06 +00007052 for (i = di; i < di + cpycnt; i++) {
Eric Dumazet9205fd92011-11-18 06:47:01 +00007053 if (dpr->rx_std_buffers[i].data) {
Matt Carlsone92967b2010-02-12 14:47:06 +00007054 cpycnt = i - di;
Matt Carlsonf89f38b2010-02-12 14:47:07 +00007055 err = -ENOSPC;
Matt Carlsone92967b2010-02-12 14:47:06 +00007056 break;
7057 }
7058 }
7059
7060 if (!cpycnt)
7061 break;
7062
7063 /* Ensure that updates to the rx_std_buffers ring and the
7064 * shadowed hardware producer ring from tg3_recycle_skb() are
7065 * ordered correctly WRT the skb check above.
7066 */
7067 smp_rmb();
7068
Matt Carlsonb196c7e2009-11-13 13:03:50 +00007069 memcpy(&dpr->rx_std_buffers[di],
7070 &spr->rx_std_buffers[si],
7071 cpycnt * sizeof(struct ring_info));
7072
7073 for (i = 0; i < cpycnt; i++, di++, si++) {
7074 struct tg3_rx_buffer_desc *sbd, *dbd;
7075 sbd = &spr->rx_std[si];
7076 dbd = &dpr->rx_std[di];
7077 dbd->addr_hi = sbd->addr_hi;
7078 dbd->addr_lo = sbd->addr_lo;
7079 }
7080
Matt Carlson2c49a442010-09-30 10:34:35 +00007081 spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
7082 tp->rx_std_ring_mask;
7083 dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
7084 tp->rx_std_ring_mask;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00007085 }
7086
7087 while (1) {
7088 src_prod_idx = spr->rx_jmb_prod_idx;
7089
7090 /* Make sure updates to the rx_jmb_buffers[] entries and
7091 * the jumbo producer index are seen in the correct order.
7092 */
7093 smp_rmb();
7094
7095 if (spr->rx_jmb_cons_idx == src_prod_idx)
7096 break;
7097
7098 if (spr->rx_jmb_cons_idx < src_prod_idx)
7099 cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
7100 else
Matt Carlson2c49a442010-09-30 10:34:35 +00007101 cpycnt = tp->rx_jmb_ring_mask + 1 -
7102 spr->rx_jmb_cons_idx;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00007103
7104 cpycnt = min(cpycnt,
Matt Carlson2c49a442010-09-30 10:34:35 +00007105 tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00007106
7107 si = spr->rx_jmb_cons_idx;
7108 di = dpr->rx_jmb_prod_idx;
7109
Matt Carlsone92967b2010-02-12 14:47:06 +00007110 for (i = di; i < di + cpycnt; i++) {
Eric Dumazet9205fd92011-11-18 06:47:01 +00007111 if (dpr->rx_jmb_buffers[i].data) {
Matt Carlsone92967b2010-02-12 14:47:06 +00007112 cpycnt = i - di;
Matt Carlsonf89f38b2010-02-12 14:47:07 +00007113 err = -ENOSPC;
Matt Carlsone92967b2010-02-12 14:47:06 +00007114 break;
7115 }
7116 }
7117
7118 if (!cpycnt)
7119 break;
7120
7121 /* Ensure that updates to the rx_jmb_buffers ring and the
7122 * shadowed hardware producer ring from tg3_recycle_skb() are
7123 * ordered correctly WRT the skb check above.
7124 */
7125 smp_rmb();
7126
Matt Carlsonb196c7e2009-11-13 13:03:50 +00007127 memcpy(&dpr->rx_jmb_buffers[di],
7128 &spr->rx_jmb_buffers[si],
7129 cpycnt * sizeof(struct ring_info));
7130
7131 for (i = 0; i < cpycnt; i++, di++, si++) {
7132 struct tg3_rx_buffer_desc *sbd, *dbd;
7133 sbd = &spr->rx_jmb[si].std;
7134 dbd = &dpr->rx_jmb[di].std;
7135 dbd->addr_hi = sbd->addr_hi;
7136 dbd->addr_lo = sbd->addr_lo;
7137 }
7138
Matt Carlson2c49a442010-09-30 10:34:35 +00007139 spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
7140 tp->rx_jmb_ring_mask;
7141 dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
7142 tp->rx_jmb_ring_mask;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00007143 }
Matt Carlsonf89f38b2010-02-12 14:47:07 +00007144
7145 return err;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00007146}
7147
Matt Carlson35f2d7d2009-11-13 13:03:41 +00007148static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
7149{
7150 struct tg3 *tp = tnapi->tp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007151
7152 /* run TX completion thread */
Matt Carlsonf3f3f272009-08-28 14:03:21 +00007153 if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
Matt Carlson17375d22009-08-28 14:02:18 +00007154 tg3_tx(tnapi);
Joe Perches63c3a662011-04-26 08:12:10 +00007155 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
Michael Chan4fd7ab52007-10-12 01:39:50 -07007156 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007157 }
7158
Matt Carlsonf891ea12012-04-24 13:37:01 +00007159 if (!tnapi->rx_rcb_prod_idx)
7160 return work_done;
7161
Linus Torvalds1da177e2005-04-16 15:20:36 -07007162 /* run RX thread, within the bounds set by NAPI.
7163 * All RX "locking" is done by ensuring outside
Stephen Hemmingerbea33482007-10-03 16:41:36 -07007164 * code synchronizes with tg3->napi.poll()
Linus Torvalds1da177e2005-04-16 15:20:36 -07007165 */
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00007166 if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
Matt Carlson17375d22009-08-28 14:02:18 +00007167 work_done += tg3_rx(tnapi, budget - work_done);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007168
Joe Perches63c3a662011-04-26 08:12:10 +00007169 if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
Matt Carlson8fea32b2010-09-15 08:59:58 +00007170 struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
Matt Carlsonf89f38b2010-02-12 14:47:07 +00007171 int i, err = 0;
Matt Carlsone4af1af2010-02-12 14:47:05 +00007172 u32 std_prod_idx = dpr->rx_std_prod_idx;
7173 u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00007174
Michael Chan7ae52892012-03-21 15:38:33 +00007175 tp->rx_refill = false;
Michael Chan91024262012-09-28 07:12:38 +00007176 for (i = 1; i <= tp->rxq_cnt; i++)
Matt Carlsonf89f38b2010-02-12 14:47:07 +00007177 err |= tg3_rx_prodring_xfer(tp, dpr,
Matt Carlson8fea32b2010-09-15 08:59:58 +00007178 &tp->napi[i].prodring);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00007179
7180 wmb();
7181
Matt Carlsone4af1af2010-02-12 14:47:05 +00007182 if (std_prod_idx != dpr->rx_std_prod_idx)
7183 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
7184 dpr->rx_std_prod_idx);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00007185
Matt Carlsone4af1af2010-02-12 14:47:05 +00007186 if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
7187 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
7188 dpr->rx_jmb_prod_idx);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00007189
7190 mmiowb();
Matt Carlsonf89f38b2010-02-12 14:47:07 +00007191
7192 if (err)
7193 tw32_f(HOSTCC_MODE, tp->coal_now);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00007194 }
7195
David S. Miller6f535762007-10-11 18:08:29 -07007196 return work_done;
7197}
David S. Millerf7383c22005-05-18 22:50:53 -07007198
Matt Carlsondb219972011-11-04 09:15:03 +00007199static inline void tg3_reset_task_schedule(struct tg3 *tp)
7200{
7201 if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
7202 schedule_work(&tp->reset_task);
7203}
7204
7205static inline void tg3_reset_task_cancel(struct tg3 *tp)
7206{
7207 cancel_work_sync(&tp->reset_task);
7208 tg3_flag_clear(tp, RESET_TASK_PENDING);
Matt Carlsonc7101352012-02-22 12:35:20 +00007209 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
Matt Carlsondb219972011-11-04 09:15:03 +00007210}
7211
Matt Carlson35f2d7d2009-11-13 13:03:41 +00007212static int tg3_poll_msix(struct napi_struct *napi, int budget)
7213{
7214 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
7215 struct tg3 *tp = tnapi->tp;
7216 int work_done = 0;
7217 struct tg3_hw_status *sblk = tnapi->hw_status;
7218
7219 while (1) {
7220 work_done = tg3_poll_work(tnapi, work_done, budget);
7221
Joe Perches63c3a662011-04-26 08:12:10 +00007222 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
Matt Carlson35f2d7d2009-11-13 13:03:41 +00007223 goto tx_recovery;
7224
7225 if (unlikely(work_done >= budget))
7226 break;
7227
Matt Carlsonc6cdf432010-04-05 10:19:26 +00007228 /* tp->last_tag is used in tg3_int_reenable() below
Matt Carlson35f2d7d2009-11-13 13:03:41 +00007229 * to tell the hw how much work has been processed,
7230 * so we must read it before checking for more work.
7231 */
7232 tnapi->last_tag = sblk->status_tag;
7233 tnapi->last_irq_tag = tnapi->last_tag;
7234 rmb();
7235
7236 /* check for RX/TX work to do */
Matt Carlson6d40db72010-04-05 10:19:20 +00007237 if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
7238 *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
Michael Chan7ae52892012-03-21 15:38:33 +00007239
7240 /* This test here is not race free, but will reduce
7241 * the number of interrupts by looping again.
7242 */
7243 if (tnapi == &tp->napi[1] && tp->rx_refill)
7244 continue;
7245
Matt Carlson35f2d7d2009-11-13 13:03:41 +00007246 napi_complete(napi);
7247 /* Reenable interrupts. */
7248 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
Michael Chan7ae52892012-03-21 15:38:33 +00007249
7250 /* This test here is synchronized by napi_schedule()
7251 * and napi_complete() to close the race condition.
7252 */
7253 if (unlikely(tnapi == &tp->napi[1] && tp->rx_refill)) {
7254 tw32(HOSTCC_MODE, tp->coalesce_mode |
7255 HOSTCC_MODE_ENABLE |
7256 tnapi->coal_now);
7257 }
Matt Carlson35f2d7d2009-11-13 13:03:41 +00007258 mmiowb();
7259 break;
7260 }
7261 }
7262
7263 return work_done;
7264
7265tx_recovery:
7266 /* work_done is guaranteed to be less than budget. */
7267 napi_complete(napi);
Matt Carlsondb219972011-11-04 09:15:03 +00007268 tg3_reset_task_schedule(tp);
Matt Carlson35f2d7d2009-11-13 13:03:41 +00007269 return work_done;
7270}
7271
Matt Carlsone64de4e2011-04-13 11:05:05 +00007272static void tg3_process_error(struct tg3 *tp)
7273{
7274 u32 val;
7275 bool real_error = false;
7276
Joe Perches63c3a662011-04-26 08:12:10 +00007277 if (tg3_flag(tp, ERROR_PROCESSED))
Matt Carlsone64de4e2011-04-13 11:05:05 +00007278 return;
7279
7280 /* Check Flow Attention register */
7281 val = tr32(HOSTCC_FLOW_ATTN);
7282 if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
7283 netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
7284 real_error = true;
7285 }
7286
7287 if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
7288 netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
7289 real_error = true;
7290 }
7291
7292 if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
7293 netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
7294 real_error = true;
7295 }
7296
7297 if (!real_error)
7298 return;
7299
7300 tg3_dump_state(tp);
7301
Joe Perches63c3a662011-04-26 08:12:10 +00007302 tg3_flag_set(tp, ERROR_PROCESSED);
Matt Carlsondb219972011-11-04 09:15:03 +00007303 tg3_reset_task_schedule(tp);
Matt Carlsone64de4e2011-04-13 11:05:05 +00007304}
7305
David S. Miller6f535762007-10-11 18:08:29 -07007306static int tg3_poll(struct napi_struct *napi, int budget)
7307{
Matt Carlson8ef04422009-08-28 14:01:37 +00007308 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
7309 struct tg3 *tp = tnapi->tp;
David S. Miller6f535762007-10-11 18:08:29 -07007310 int work_done = 0;
Matt Carlson898a56f2009-08-28 14:02:40 +00007311 struct tg3_hw_status *sblk = tnapi->hw_status;
David S. Miller6f535762007-10-11 18:08:29 -07007312
7313 while (1) {
Matt Carlsone64de4e2011-04-13 11:05:05 +00007314 if (sblk->status & SD_STATUS_ERROR)
7315 tg3_process_error(tp);
7316
Matt Carlson35f2d7d2009-11-13 13:03:41 +00007317 tg3_poll_link(tp);
7318
Matt Carlson17375d22009-08-28 14:02:18 +00007319 work_done = tg3_poll_work(tnapi, work_done, budget);
David S. Miller6f535762007-10-11 18:08:29 -07007320
Joe Perches63c3a662011-04-26 08:12:10 +00007321 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
David S. Miller6f535762007-10-11 18:08:29 -07007322 goto tx_recovery;
7323
7324 if (unlikely(work_done >= budget))
7325 break;
7326
Joe Perches63c3a662011-04-26 08:12:10 +00007327 if (tg3_flag(tp, TAGGED_STATUS)) {
Matt Carlson17375d22009-08-28 14:02:18 +00007328 /* tp->last_tag is used in tg3_int_reenable() below
Michael Chan4fd7ab52007-10-12 01:39:50 -07007329 * to tell the hw how much work has been processed,
7330 * so we must read it before checking for more work.
7331 */
Matt Carlson898a56f2009-08-28 14:02:40 +00007332 tnapi->last_tag = sblk->status_tag;
7333 tnapi->last_irq_tag = tnapi->last_tag;
Michael Chan4fd7ab52007-10-12 01:39:50 -07007334 rmb();
7335 } else
7336 sblk->status &= ~SD_STATUS_UPDATED;
7337
Matt Carlson17375d22009-08-28 14:02:18 +00007338 if (likely(!tg3_has_work(tnapi))) {
Ben Hutchings288379f2009-01-19 16:43:59 -08007339 napi_complete(napi);
Matt Carlson17375d22009-08-28 14:02:18 +00007340 tg3_int_reenable(tnapi);
David S. Miller6f535762007-10-11 18:08:29 -07007341 break;
7342 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007343 }
7344
Stephen Hemmingerbea33482007-10-03 16:41:36 -07007345 return work_done;
David S. Miller6f535762007-10-11 18:08:29 -07007346
7347tx_recovery:
Michael Chan4fd7ab52007-10-12 01:39:50 -07007348 /* work_done is guaranteed to be less than budget. */
Ben Hutchings288379f2009-01-19 16:43:59 -08007349 napi_complete(napi);
Matt Carlsondb219972011-11-04 09:15:03 +00007350 tg3_reset_task_schedule(tp);
Michael Chan4fd7ab52007-10-12 01:39:50 -07007351 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007352}
7353
Matt Carlson66cfd1b2010-09-30 10:34:30 +00007354static void tg3_napi_disable(struct tg3 *tp)
7355{
7356 int i;
7357
7358 for (i = tp->irq_cnt - 1; i >= 0; i--)
7359 napi_disable(&tp->napi[i].napi);
7360}
7361
7362static void tg3_napi_enable(struct tg3 *tp)
7363{
7364 int i;
7365
7366 for (i = 0; i < tp->irq_cnt; i++)
7367 napi_enable(&tp->napi[i].napi);
7368}
7369
7370static void tg3_napi_init(struct tg3 *tp)
7371{
7372 int i;
7373
7374 netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
7375 for (i = 1; i < tp->irq_cnt; i++)
7376 netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
7377}
7378
7379static void tg3_napi_fini(struct tg3 *tp)
7380{
7381 int i;
7382
7383 for (i = 0; i < tp->irq_cnt; i++)
7384 netif_napi_del(&tp->napi[i].napi);
7385}
7386
7387static inline void tg3_netif_stop(struct tg3 *tp)
7388{
7389 tp->dev->trans_start = jiffies; /* prevent tx timeout */
7390 tg3_napi_disable(tp);
Nithin Nayak Sujirf4a46d12012-11-14 14:44:27 +00007391 netif_carrier_off(tp->dev);
Matt Carlson66cfd1b2010-09-30 10:34:30 +00007392 netif_tx_disable(tp->dev);
7393}
7394
Nithin Nayak Sujir35763062012-12-03 19:36:56 +00007395/* tp->lock must be held */
Matt Carlson66cfd1b2010-09-30 10:34:30 +00007396static inline void tg3_netif_start(struct tg3 *tp)
7397{
Matt Carlsonbe947302012-12-03 19:36:57 +00007398 tg3_ptp_resume(tp);
7399
Matt Carlson66cfd1b2010-09-30 10:34:30 +00007400 /* NOTE: unconditional netif_tx_wake_all_queues is only
7401 * appropriate so long as all callers are assured to
7402 * have free tx slots (such as after tg3_init_hw)
7403 */
7404 netif_tx_wake_all_queues(tp->dev);
7405
Nithin Nayak Sujirf4a46d12012-11-14 14:44:27 +00007406 if (tp->link_up)
7407 netif_carrier_on(tp->dev);
7408
Matt Carlson66cfd1b2010-09-30 10:34:30 +00007409 tg3_napi_enable(tp);
7410 tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
7411 tg3_enable_ints(tp);
7412}
7413
David S. Millerf47c11e2005-06-24 20:18:35 -07007414static void tg3_irq_quiesce(struct tg3 *tp)
7415{
Matt Carlson4f125f42009-09-01 12:55:02 +00007416 int i;
7417
David S. Millerf47c11e2005-06-24 20:18:35 -07007418 BUG_ON(tp->irq_sync);
7419
7420 tp->irq_sync = 1;
7421 smp_mb();
7422
Matt Carlson4f125f42009-09-01 12:55:02 +00007423 for (i = 0; i < tp->irq_cnt; i++)
7424 synchronize_irq(tp->napi[i].irq_vec);
David S. Millerf47c11e2005-06-24 20:18:35 -07007425}
7426
David S. Millerf47c11e2005-06-24 20:18:35 -07007427/* Fully shutdown all tg3 driver activity elsewhere in the system.
7428 * If irq_sync is non-zero, then the IRQ handler must be synchronized
7429 * with as well. Most of the time, this is not necessary except when
7430 * shutting down the device.
7431 */
7432static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
7433{
Michael Chan46966542007-07-11 19:47:19 -07007434 spin_lock_bh(&tp->lock);
David S. Millerf47c11e2005-06-24 20:18:35 -07007435 if (irq_sync)
7436 tg3_irq_quiesce(tp);
David S. Millerf47c11e2005-06-24 20:18:35 -07007437}
7438
7439static inline void tg3_full_unlock(struct tg3 *tp)
7440{
David S. Millerf47c11e2005-06-24 20:18:35 -07007441 spin_unlock_bh(&tp->lock);
7442}
7443
Michael Chanfcfa0a32006-03-20 22:28:41 -08007444/* One-shot MSI handler - Chip automatically disables interrupt
7445 * after sending MSI so driver doesn't have to do it.
7446 */
David Howells7d12e782006-10-05 14:55:46 +01007447static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
Michael Chanfcfa0a32006-03-20 22:28:41 -08007448{
Matt Carlson09943a12009-08-28 14:01:57 +00007449 struct tg3_napi *tnapi = dev_id;
7450 struct tg3 *tp = tnapi->tp;
Michael Chanfcfa0a32006-03-20 22:28:41 -08007451
Matt Carlson898a56f2009-08-28 14:02:40 +00007452 prefetch(tnapi->hw_status);
Matt Carlson0c1d0e22009-09-01 13:16:33 +00007453 if (tnapi->rx_rcb)
7454 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
Michael Chanfcfa0a32006-03-20 22:28:41 -08007455
7456 if (likely(!tg3_irq_sync(tp)))
Matt Carlson09943a12009-08-28 14:01:57 +00007457 napi_schedule(&tnapi->napi);
Michael Chanfcfa0a32006-03-20 22:28:41 -08007458
7459 return IRQ_HANDLED;
7460}
7461
Michael Chan88b06bc22005-04-21 17:13:25 -07007462/* MSI ISR - No need to check for interrupt sharing and no need to
7463 * flush status block and interrupt mailbox. PCI ordering rules
7464 * guarantee that MSI will arrive after the status block.
7465 */
David Howells7d12e782006-10-05 14:55:46 +01007466static irqreturn_t tg3_msi(int irq, void *dev_id)
Michael Chan88b06bc22005-04-21 17:13:25 -07007467{
Matt Carlson09943a12009-08-28 14:01:57 +00007468 struct tg3_napi *tnapi = dev_id;
7469 struct tg3 *tp = tnapi->tp;
Michael Chan88b06bc22005-04-21 17:13:25 -07007470
Matt Carlson898a56f2009-08-28 14:02:40 +00007471 prefetch(tnapi->hw_status);
Matt Carlson0c1d0e22009-09-01 13:16:33 +00007472 if (tnapi->rx_rcb)
7473 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
Michael Chan88b06bc22005-04-21 17:13:25 -07007474 /*
David S. Millerfac9b832005-05-18 22:46:34 -07007475 * Writing any value to intr-mbox-0 clears PCI INTA# and
Michael Chan88b06bc22005-04-21 17:13:25 -07007476 * chip-internal interrupt pending events.
David S. Millerfac9b832005-05-18 22:46:34 -07007477 * Writing non-zero to intr-mbox-0 additional tells the
Michael Chan88b06bc22005-04-21 17:13:25 -07007478 * NIC to stop sending us irqs, engaging "in-intr-handler"
7479 * event coalescing.
7480 */
Matt Carlson5b39de92011-08-31 11:44:50 +00007481 tw32_mailbox(tnapi->int_mbox, 0x00000001);
Michael Chan61487482005-09-05 17:53:19 -07007482 if (likely(!tg3_irq_sync(tp)))
Matt Carlson09943a12009-08-28 14:01:57 +00007483 napi_schedule(&tnapi->napi);
Michael Chan61487482005-09-05 17:53:19 -07007484
Michael Chan88b06bc22005-04-21 17:13:25 -07007485 return IRQ_RETVAL(1);
7486}
7487
David Howells7d12e782006-10-05 14:55:46 +01007488static irqreturn_t tg3_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007489{
Matt Carlson09943a12009-08-28 14:01:57 +00007490 struct tg3_napi *tnapi = dev_id;
7491 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +00007492 struct tg3_hw_status *sblk = tnapi->hw_status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007493 unsigned int handled = 1;
7494
Linus Torvalds1da177e2005-04-16 15:20:36 -07007495 /* In INTx mode, it is possible for the interrupt to arrive at
7496 * the CPU before the status block posted prior to the interrupt.
7497 * Reading the PCI State register will confirm whether the
7498 * interrupt is ours and will flush the status block.
7499 */
Michael Chand18edcb2007-03-24 20:57:11 -07007500 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
Joe Perches63c3a662011-04-26 08:12:10 +00007501 if (tg3_flag(tp, CHIP_RESETTING) ||
Michael Chand18edcb2007-03-24 20:57:11 -07007502 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
7503 handled = 0;
David S. Millerf47c11e2005-06-24 20:18:35 -07007504 goto out;
David S. Millerfac9b832005-05-18 22:46:34 -07007505 }
Michael Chand18edcb2007-03-24 20:57:11 -07007506 }
7507
7508 /*
7509 * Writing any value to intr-mbox-0 clears PCI INTA# and
7510 * chip-internal interrupt pending events.
7511 * Writing non-zero to intr-mbox-0 additional tells the
7512 * NIC to stop sending us irqs, engaging "in-intr-handler"
7513 * event coalescing.
Michael Chanc04cb342007-05-07 00:26:15 -07007514 *
7515 * Flush the mailbox to de-assert the IRQ immediately to prevent
7516 * spurious interrupts. The flush impacts performance but
7517 * excessive spurious interrupts can be worse in some cases.
Michael Chand18edcb2007-03-24 20:57:11 -07007518 */
Michael Chanc04cb342007-05-07 00:26:15 -07007519 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
Michael Chand18edcb2007-03-24 20:57:11 -07007520 if (tg3_irq_sync(tp))
7521 goto out;
7522 sblk->status &= ~SD_STATUS_UPDATED;
Matt Carlson17375d22009-08-28 14:02:18 +00007523 if (likely(tg3_has_work(tnapi))) {
Matt Carlson72334482009-08-28 14:03:01 +00007524 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
Matt Carlson09943a12009-08-28 14:01:57 +00007525 napi_schedule(&tnapi->napi);
Michael Chand18edcb2007-03-24 20:57:11 -07007526 } else {
7527 /* No work, shared interrupt perhaps? re-enable
7528 * interrupts, and flush that PCI write
7529 */
7530 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
7531 0x00000000);
David S. Millerfac9b832005-05-18 22:46:34 -07007532 }
David S. Millerf47c11e2005-06-24 20:18:35 -07007533out:
David S. Millerfac9b832005-05-18 22:46:34 -07007534 return IRQ_RETVAL(handled);
7535}
7536
David Howells7d12e782006-10-05 14:55:46 +01007537static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
David S. Millerfac9b832005-05-18 22:46:34 -07007538{
Matt Carlson09943a12009-08-28 14:01:57 +00007539 struct tg3_napi *tnapi = dev_id;
7540 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +00007541 struct tg3_hw_status *sblk = tnapi->hw_status;
David S. Millerfac9b832005-05-18 22:46:34 -07007542 unsigned int handled = 1;
7543
David S. Millerfac9b832005-05-18 22:46:34 -07007544 /* In INTx mode, it is possible for the interrupt to arrive at
7545 * the CPU before the status block posted prior to the interrupt.
7546 * Reading the PCI State register will confirm whether the
7547 * interrupt is ours and will flush the status block.
7548 */
Matt Carlson898a56f2009-08-28 14:02:40 +00007549 if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
Joe Perches63c3a662011-04-26 08:12:10 +00007550 if (tg3_flag(tp, CHIP_RESETTING) ||
Michael Chand18edcb2007-03-24 20:57:11 -07007551 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
7552 handled = 0;
David S. Millerf47c11e2005-06-24 20:18:35 -07007553 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007554 }
Michael Chand18edcb2007-03-24 20:57:11 -07007555 }
7556
7557 /*
7558 * writing any value to intr-mbox-0 clears PCI INTA# and
7559 * chip-internal interrupt pending events.
7560 * writing non-zero to intr-mbox-0 additional tells the
7561 * NIC to stop sending us irqs, engaging "in-intr-handler"
7562 * event coalescing.
Michael Chanc04cb342007-05-07 00:26:15 -07007563 *
7564 * Flush the mailbox to de-assert the IRQ immediately to prevent
7565 * spurious interrupts. The flush impacts performance but
7566 * excessive spurious interrupts can be worse in some cases.
Michael Chand18edcb2007-03-24 20:57:11 -07007567 */
Michael Chanc04cb342007-05-07 00:26:15 -07007568 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
Matt Carlson624f8e52009-04-20 06:55:01 +00007569
7570 /*
7571 * In a shared interrupt configuration, sometimes other devices'
7572 * interrupts will scream. We record the current status tag here
7573 * so that the above check can report that the screaming interrupts
7574 * are unhandled. Eventually they will be silenced.
7575 */
Matt Carlson898a56f2009-08-28 14:02:40 +00007576 tnapi->last_irq_tag = sblk->status_tag;
Matt Carlson624f8e52009-04-20 06:55:01 +00007577
Michael Chand18edcb2007-03-24 20:57:11 -07007578 if (tg3_irq_sync(tp))
7579 goto out;
Matt Carlson624f8e52009-04-20 06:55:01 +00007580
Matt Carlson72334482009-08-28 14:03:01 +00007581 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
Matt Carlson624f8e52009-04-20 06:55:01 +00007582
Matt Carlson09943a12009-08-28 14:01:57 +00007583 napi_schedule(&tnapi->napi);
Matt Carlson624f8e52009-04-20 06:55:01 +00007584
David S. Millerf47c11e2005-06-24 20:18:35 -07007585out:
Linus Torvalds1da177e2005-04-16 15:20:36 -07007586 return IRQ_RETVAL(handled);
7587}
7588
Michael Chan79381092005-04-21 17:13:59 -07007589/* ISR for interrupt test */
David Howells7d12e782006-10-05 14:55:46 +01007590static irqreturn_t tg3_test_isr(int irq, void *dev_id)
Michael Chan79381092005-04-21 17:13:59 -07007591{
Matt Carlson09943a12009-08-28 14:01:57 +00007592 struct tg3_napi *tnapi = dev_id;
7593 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +00007594 struct tg3_hw_status *sblk = tnapi->hw_status;
Michael Chan79381092005-04-21 17:13:59 -07007595
Michael Chanf9804dd2005-09-27 12:13:10 -07007596 if ((sblk->status & SD_STATUS_UPDATED) ||
7597 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
Michael Chanb16250e2006-09-27 16:10:14 -07007598 tg3_disable_ints(tp);
Michael Chan79381092005-04-21 17:13:59 -07007599 return IRQ_RETVAL(1);
7600 }
7601 return IRQ_RETVAL(0);
7602}
7603
Linus Torvalds1da177e2005-04-16 15:20:36 -07007604#ifdef CONFIG_NET_POLL_CONTROLLER
7605static void tg3_poll_controller(struct net_device *dev)
7606{
Matt Carlson4f125f42009-09-01 12:55:02 +00007607 int i;
Michael Chan88b06bc22005-04-21 17:13:25 -07007608 struct tg3 *tp = netdev_priv(dev);
7609
Nithin Nayak Sujir9c13cb82013-01-14 17:10:59 +00007610 if (tg3_irq_sync(tp))
7611 return;
7612
Matt Carlson4f125f42009-09-01 12:55:02 +00007613 for (i = 0; i < tp->irq_cnt; i++)
Louis Rillingfe234f02010-03-09 06:14:41 +00007614 tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007615}
7616#endif
7617
Linus Torvalds1da177e2005-04-16 15:20:36 -07007618static void tg3_tx_timeout(struct net_device *dev)
7619{
7620 struct tg3 *tp = netdev_priv(dev);
7621
Michael Chanb0408752007-02-13 12:18:30 -08007622 if (netif_msg_tx_err(tp)) {
Joe Perches05dbe002010-02-17 19:44:19 +00007623 netdev_err(dev, "transmit timed out, resetting\n");
Matt Carlson97bd8e42011-04-13 11:05:04 +00007624 tg3_dump_state(tp);
Michael Chanb0408752007-02-13 12:18:30 -08007625 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007626
Matt Carlsondb219972011-11-04 09:15:03 +00007627 tg3_reset_task_schedule(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007628}
7629
Michael Chanc58ec932005-09-17 00:46:27 -07007630/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
7631static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
7632{
7633 u32 base = (u32) mapping & 0xffffffff;
7634
Nithin Sujir37567912013-12-19 17:44:11 -08007635 return base + len + 8 < base;
Michael Chanc58ec932005-09-17 00:46:27 -07007636}
7637
Michael Chan0f0d1512013-05-13 11:04:16 +00007638/* Test for TSO DMA buffers that cross into regions which are within MSS bytes
7639 * of any 4GB boundaries: 4G, 8G, etc
7640 */
7641static inline int tg3_4g_tso_overflow_test(struct tg3 *tp, dma_addr_t mapping,
7642 u32 len, u32 mss)
7643{
7644 if (tg3_asic_rev(tp) == ASIC_REV_5762 && mss) {
7645 u32 base = (u32) mapping & 0xffffffff;
7646
7647 return ((base + len + (mss & 0x3fff)) < base);
7648 }
7649 return 0;
7650}
7651
Michael Chan72f2afb2006-03-06 19:28:35 -08007652/* Test for DMA addresses > 40-bit */
7653static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
7654 int len)
7655{
7656#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
Joe Perches63c3a662011-04-26 08:12:10 +00007657 if (tg3_flag(tp, 40BIT_DMA_BUG))
Eric Dumazet807540b2010-09-23 05:40:09 +00007658 return ((u64) mapping + len) > DMA_BIT_MASK(40);
Michael Chan72f2afb2006-03-06 19:28:35 -08007659 return 0;
7660#else
7661 return 0;
7662#endif
7663}
7664
Matt Carlsond1a3b732011-07-27 14:20:51 +00007665static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
Matt Carlson92cd3a12011-07-27 14:20:47 +00007666 dma_addr_t mapping, u32 len, u32 flags,
7667 u32 mss, u32 vlan)
Matt Carlson2ffcc982011-05-19 12:12:44 +00007668{
Matt Carlson92cd3a12011-07-27 14:20:47 +00007669 txbd->addr_hi = ((u64) mapping >> 32);
7670 txbd->addr_lo = ((u64) mapping & 0xffffffff);
7671 txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
7672 txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
Matt Carlson2ffcc982011-05-19 12:12:44 +00007673}
Linus Torvalds1da177e2005-04-16 15:20:36 -07007674
Matt Carlson84b67b22011-07-27 14:20:52 +00007675static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
Matt Carlsond1a3b732011-07-27 14:20:51 +00007676 dma_addr_t map, u32 len, u32 flags,
7677 u32 mss, u32 vlan)
7678{
7679 struct tg3 *tp = tnapi->tp;
7680 bool hwbug = false;
7681
7682 if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
Rusty Russell3db1cd52011-12-19 13:56:45 +00007683 hwbug = true;
Matt Carlsond1a3b732011-07-27 14:20:51 +00007684
7685 if (tg3_4g_overflow_test(map, len))
Rusty Russell3db1cd52011-12-19 13:56:45 +00007686 hwbug = true;
Matt Carlsond1a3b732011-07-27 14:20:51 +00007687
Michael Chan0f0d1512013-05-13 11:04:16 +00007688 if (tg3_4g_tso_overflow_test(tp, map, len, mss))
7689 hwbug = true;
7690
Matt Carlsond1a3b732011-07-27 14:20:51 +00007691 if (tg3_40bit_overflow_test(tp, map, len))
Rusty Russell3db1cd52011-12-19 13:56:45 +00007692 hwbug = true;
Matt Carlsond1a3b732011-07-27 14:20:51 +00007693
Matt Carlsona4cb4282011-12-14 11:09:58 +00007694 if (tp->dma_limit) {
Matt Carlsonb9e45482011-11-04 09:14:59 +00007695 u32 prvidx = *entry;
Matt Carlsone31aa982011-07-27 14:20:53 +00007696 u32 tmp_flag = flags & ~TXD_FLAG_END;
Matt Carlsona4cb4282011-12-14 11:09:58 +00007697 while (len > tp->dma_limit && *budget) {
7698 u32 frag_len = tp->dma_limit;
7699 len -= tp->dma_limit;
Matt Carlsone31aa982011-07-27 14:20:53 +00007700
Matt Carlsonb9e45482011-11-04 09:14:59 +00007701 /* Avoid the 8byte DMA problem */
7702 if (len <= 8) {
Matt Carlsona4cb4282011-12-14 11:09:58 +00007703 len += tp->dma_limit / 2;
7704 frag_len = tp->dma_limit / 2;
Matt Carlsone31aa982011-07-27 14:20:53 +00007705 }
7706
Matt Carlsonb9e45482011-11-04 09:14:59 +00007707 tnapi->tx_buffers[*entry].fragmented = true;
7708
7709 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
7710 frag_len, tmp_flag, mss, vlan);
7711 *budget -= 1;
7712 prvidx = *entry;
7713 *entry = NEXT_TX(*entry);
7714
Matt Carlsone31aa982011-07-27 14:20:53 +00007715 map += frag_len;
7716 }
7717
7718 if (len) {
7719 if (*budget) {
7720 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
7721 len, flags, mss, vlan);
Matt Carlsonb9e45482011-11-04 09:14:59 +00007722 *budget -= 1;
Matt Carlsone31aa982011-07-27 14:20:53 +00007723 *entry = NEXT_TX(*entry);
7724 } else {
Rusty Russell3db1cd52011-12-19 13:56:45 +00007725 hwbug = true;
Matt Carlsonb9e45482011-11-04 09:14:59 +00007726 tnapi->tx_buffers[prvidx].fragmented = false;
Matt Carlsone31aa982011-07-27 14:20:53 +00007727 }
7728 }
7729 } else {
Matt Carlson84b67b22011-07-27 14:20:52 +00007730 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
7731 len, flags, mss, vlan);
Matt Carlsone31aa982011-07-27 14:20:53 +00007732 *entry = NEXT_TX(*entry);
7733 }
Matt Carlsond1a3b732011-07-27 14:20:51 +00007734
7735 return hwbug;
7736}
7737
Matt Carlson0d681b22011-07-27 14:20:49 +00007738static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
Matt Carlson432aa7e2011-05-19 12:12:45 +00007739{
7740 int i;
Matt Carlson0d681b22011-07-27 14:20:49 +00007741 struct sk_buff *skb;
Matt Carlsondf8944c2011-07-27 14:20:46 +00007742 struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
Matt Carlson432aa7e2011-05-19 12:12:45 +00007743
Matt Carlson0d681b22011-07-27 14:20:49 +00007744 skb = txb->skb;
7745 txb->skb = NULL;
7746
Matt Carlson432aa7e2011-05-19 12:12:45 +00007747 pci_unmap_single(tnapi->tp->pdev,
7748 dma_unmap_addr(txb, mapping),
7749 skb_headlen(skb),
7750 PCI_DMA_TODEVICE);
Matt Carlsone01ee142011-07-27 14:20:50 +00007751
7752 while (txb->fragmented) {
7753 txb->fragmented = false;
7754 entry = NEXT_TX(entry);
7755 txb = &tnapi->tx_buffers[entry];
7756 }
7757
Matt Carlsonba1142e2011-11-04 09:15:00 +00007758 for (i = 0; i <= last; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00007759 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Matt Carlson432aa7e2011-05-19 12:12:45 +00007760
7761 entry = NEXT_TX(entry);
7762 txb = &tnapi->tx_buffers[entry];
7763
7764 pci_unmap_page(tnapi->tp->pdev,
7765 dma_unmap_addr(txb, mapping),
Eric Dumazet9e903e02011-10-18 21:00:24 +00007766 skb_frag_size(frag), PCI_DMA_TODEVICE);
Matt Carlsone01ee142011-07-27 14:20:50 +00007767
7768 while (txb->fragmented) {
7769 txb->fragmented = false;
7770 entry = NEXT_TX(entry);
7771 txb = &tnapi->tx_buffers[entry];
7772 }
Matt Carlson432aa7e2011-05-19 12:12:45 +00007773 }
7774}
7775
Michael Chan72f2afb2006-03-06 19:28:35 -08007776/* Workaround 4GB and 40-bit hardware DMA bugs. */
Matt Carlson24f4efd2009-11-13 13:03:35 +00007777static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
David S. Miller1805b2f2011-10-24 18:18:09 -04007778 struct sk_buff **pskb,
Matt Carlson84b67b22011-07-27 14:20:52 +00007779 u32 *entry, u32 *budget,
Matt Carlson92cd3a12011-07-27 14:20:47 +00007780 u32 base_flags, u32 mss, u32 vlan)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007781{
Matt Carlson24f4efd2009-11-13 13:03:35 +00007782 struct tg3 *tp = tnapi->tp;
David S. Miller1805b2f2011-10-24 18:18:09 -04007783 struct sk_buff *new_skb, *skb = *pskb;
Michael Chanc58ec932005-09-17 00:46:27 -07007784 dma_addr_t new_addr = 0;
Matt Carlson432aa7e2011-05-19 12:12:45 +00007785 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007786
Joe Perches41535772013-02-16 11:20:04 +00007787 if (tg3_asic_rev(tp) != ASIC_REV_5701)
Matt Carlson41588ba2008-04-19 18:12:33 -07007788 new_skb = skb_copy(skb, GFP_ATOMIC);
7789 else {
7790 int more_headroom = 4 - ((unsigned long)skb->data & 3);
7791
7792 new_skb = skb_copy_expand(skb,
7793 skb_headroom(skb) + more_headroom,
7794 skb_tailroom(skb), GFP_ATOMIC);
7795 }
7796
Linus Torvalds1da177e2005-04-16 15:20:36 -07007797 if (!new_skb) {
Michael Chanc58ec932005-09-17 00:46:27 -07007798 ret = -1;
7799 } else {
7800 /* New SKB is guaranteed to be linear. */
Alexander Duyckf4188d82009-12-02 16:48:38 +00007801 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
7802 PCI_DMA_TODEVICE);
7803 /* Make sure the mapping succeeded */
7804 if (pci_dma_mapping_error(tp->pdev, new_addr)) {
Eric W. Biederman497a27b2014-03-11 14:18:14 -07007805 dev_kfree_skb_any(new_skb);
Michael Chanc58ec932005-09-17 00:46:27 -07007806 ret = -1;
Michael Chanc58ec932005-09-17 00:46:27 -07007807 } else {
Matt Carlsonb9e45482011-11-04 09:14:59 +00007808 u32 save_entry = *entry;
7809
Matt Carlson92cd3a12011-07-27 14:20:47 +00007810 base_flags |= TXD_FLAG_END;
7811
Matt Carlson84b67b22011-07-27 14:20:52 +00007812 tnapi->tx_buffers[*entry].skb = new_skb;
7813 dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
Matt Carlson432aa7e2011-05-19 12:12:45 +00007814 mapping, new_addr);
7815
Matt Carlson84b67b22011-07-27 14:20:52 +00007816 if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
Matt Carlsond1a3b732011-07-27 14:20:51 +00007817 new_skb->len, base_flags,
7818 mss, vlan)) {
Matt Carlsonba1142e2011-11-04 09:15:00 +00007819 tg3_tx_skb_unmap(tnapi, save_entry, -1);
Eric W. Biederman497a27b2014-03-11 14:18:14 -07007820 dev_kfree_skb_any(new_skb);
Matt Carlsond1a3b732011-07-27 14:20:51 +00007821 ret = -1;
7822 }
Michael Chanc58ec932005-09-17 00:46:27 -07007823 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007824 }
7825
Eric W. Biederman497a27b2014-03-11 14:18:14 -07007826 dev_kfree_skb_any(skb);
David S. Miller1805b2f2011-10-24 18:18:09 -04007827 *pskb = new_skb;
Michael Chanc58ec932005-09-17 00:46:27 -07007828 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007829}
7830
Matt Carlson2ffcc982011-05-19 12:12:44 +00007831static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
Michael Chan52c0fd82006-06-29 20:15:54 -07007832
Prashant Sreedharan4d8fdc92014-08-05 16:02:02 -07007833/* Use GSO to workaround all TSO packets that meet HW bug conditions
7834 * indicated in tg3_tx_frag_set()
Michael Chan52c0fd82006-06-29 20:15:54 -07007835 */
Prashant Sreedharan4d8fdc92014-08-05 16:02:02 -07007836static int tg3_tso_bug(struct tg3 *tp, struct tg3_napi *tnapi,
7837 struct netdev_queue *txq, struct sk_buff *skb)
Michael Chan52c0fd82006-06-29 20:15:54 -07007838{
7839 struct sk_buff *segs, *nskb;
Matt Carlsonf3f3f272009-08-28 14:03:21 +00007840 u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
Michael Chan52c0fd82006-06-29 20:15:54 -07007841
7842 /* Estimate the number of fragments in the worst case */
Prashant Sreedharan4d8fdc92014-08-05 16:02:02 -07007843 if (unlikely(tg3_tx_avail(tnapi) <= frag_cnt_est)) {
7844 netif_tx_stop_queue(txq);
Matt Carlsonf65aac12010-08-02 11:26:03 +00007845
7846 /* netif_tx_stop_queue() must be done before checking
7847 * checking tx index in tg3_tx_avail() below, because in
7848 * tg3_tx(), we update tx index before checking for
7849 * netif_tx_queue_stopped().
7850 */
7851 smp_mb();
Prashant Sreedharan4d8fdc92014-08-05 16:02:02 -07007852 if (tg3_tx_avail(tnapi) <= frag_cnt_est)
Michael Chan7f62ad52007-02-20 23:25:40 -08007853 return NETDEV_TX_BUSY;
7854
Prashant Sreedharan4d8fdc92014-08-05 16:02:02 -07007855 netif_tx_wake_queue(txq);
Michael Chan52c0fd82006-06-29 20:15:54 -07007856 }
7857
Prashant Sreedharan4d8fdc92014-08-05 16:02:02 -07007858 segs = skb_gso_segment(skb, tp->dev->features &
7859 ~(NETIF_F_TSO | NETIF_F_TSO6));
Prashant Sreedharan40c1dea2014-06-18 18:38:13 -07007860 if (IS_ERR(segs) || !segs)
Michael Chan52c0fd82006-06-29 20:15:54 -07007861 goto tg3_tso_bug_end;
7862
7863 do {
7864 nskb = segs;
7865 segs = segs->next;
7866 nskb->next = NULL;
Matt Carlson2ffcc982011-05-19 12:12:44 +00007867 tg3_start_xmit(nskb, tp->dev);
Michael Chan52c0fd82006-06-29 20:15:54 -07007868 } while (segs);
7869
7870tg3_tso_bug_end:
Eric W. Biederman497a27b2014-03-11 14:18:14 -07007871 dev_kfree_skb_any(skb);
Michael Chan52c0fd82006-06-29 20:15:54 -07007872
7873 return NETDEV_TX_OK;
7874}
Michael Chan52c0fd82006-06-29 20:15:54 -07007875
Michael Chand71c0dc2014-05-11 20:22:53 -07007876/* hard_start_xmit for all devices */
Matt Carlson2ffcc982011-05-19 12:12:44 +00007877static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
Michael Chan5a6f3072006-03-20 22:28:05 -08007878{
7879 struct tg3 *tp = netdev_priv(dev);
Matt Carlson92cd3a12011-07-27 14:20:47 +00007880 u32 len, entry, base_flags, mss, vlan = 0;
Matt Carlson84b67b22011-07-27 14:20:52 +00007881 u32 budget;
Matt Carlson432aa7e2011-05-19 12:12:45 +00007882 int i = -1, would_hit_hwbug;
David S. Miller90079ce2008-09-11 04:52:51 -07007883 dma_addr_t mapping;
Matt Carlson24f4efd2009-11-13 13:03:35 +00007884 struct tg3_napi *tnapi;
7885 struct netdev_queue *txq;
Matt Carlson432aa7e2011-05-19 12:12:45 +00007886 unsigned int last;
Michael Chand3f6f3a2014-05-11 20:22:54 -07007887 struct iphdr *iph = NULL;
7888 struct tcphdr *tcph = NULL;
7889 __sum16 tcp_csum = 0, ip_csum = 0;
7890 __be16 ip_tot_len = 0;
Alexander Duyckf4188d82009-12-02 16:48:38 +00007891
Matt Carlson24f4efd2009-11-13 13:03:35 +00007892 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
7893 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
Joe Perches63c3a662011-04-26 08:12:10 +00007894 if (tg3_flag(tp, ENABLE_TSS))
Matt Carlson24f4efd2009-11-13 13:03:35 +00007895 tnapi++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007896
Matt Carlson84b67b22011-07-27 14:20:52 +00007897 budget = tg3_tx_avail(tnapi);
7898
Michael Chan00b70502006-06-17 21:58:45 -07007899 /* We are running in BH disabled context with netif_tx_lock
Stephen Hemmingerbea33482007-10-03 16:41:36 -07007900 * and TX reclaim runs via tp->napi.poll inside of a software
David S. Millerf47c11e2005-06-24 20:18:35 -07007901 * interrupt. Furthermore, IRQ processing runs lockless so we have
7902 * no IRQ context deadlocks to worry about either. Rejoice!
Linus Torvalds1da177e2005-04-16 15:20:36 -07007903 */
Matt Carlson84b67b22011-07-27 14:20:52 +00007904 if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
Matt Carlson24f4efd2009-11-13 13:03:35 +00007905 if (!netif_tx_queue_stopped(txq)) {
7906 netif_tx_stop_queue(txq);
Stephen Hemminger1f064a82005-12-06 17:36:44 -08007907
7908 /* This is a hard error, log it. */
Matt Carlson5129c3a2010-04-05 10:19:23 +00007909 netdev_err(dev,
7910 "BUG! Tx Ring full when queue awake!\n");
Stephen Hemminger1f064a82005-12-06 17:36:44 -08007911 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007912 return NETDEV_TX_BUSY;
7913 }
7914
Matt Carlsonf3f3f272009-08-28 14:03:21 +00007915 entry = tnapi->tx_prod;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007916 base_flags = 0;
Patrick McHardy84fa7932006-08-29 16:44:56 -07007917 if (skb->ip_summed == CHECKSUM_PARTIAL)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007918 base_flags |= TXD_FLAG_TCPUDP_CSUM;
Matt Carlson24f4efd2009-11-13 13:03:35 +00007919
Matt Carlsonbe98da62010-07-11 09:31:46 +00007920 mss = skb_shinfo(skb)->gso_size;
7921 if (mss) {
Matt Carlson34195c32010-07-11 09:31:42 +00007922 u32 tcp_opt_len, hdr_len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007923
françois romieu105dcb52014-03-29 12:26:29 +01007924 if (skb_cow_head(skb, 0))
Eric Dumazet48855432011-10-24 07:53:03 +00007925 goto drop;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007926
Matt Carlson34195c32010-07-11 09:31:42 +00007927 iph = ip_hdr(skb);
Arnaldo Carvalho de Meloab6a5bb2007-03-18 17:43:48 -07007928 tcp_opt_len = tcp_optlen(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007929
Eric Dumazeta5a11952012-01-23 01:22:09 +00007930 hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb) - ETH_HLEN;
Matt Carlson34195c32010-07-11 09:31:42 +00007931
Eric Dumazeta5a11952012-01-23 01:22:09 +00007932 if (!skb_is_gso_v6(skb)) {
Michael Chand71c0dc2014-05-11 20:22:53 -07007933 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
7934 tg3_flag(tp, TSO_BUG))
Prashant Sreedharan4d8fdc92014-08-05 16:02:02 -07007935 return tg3_tso_bug(tp, tnapi, txq, skb);
Michael Chand71c0dc2014-05-11 20:22:53 -07007936
Michael Chand3f6f3a2014-05-11 20:22:54 -07007937 ip_csum = iph->check;
7938 ip_tot_len = iph->tot_len;
Matt Carlson34195c32010-07-11 09:31:42 +00007939 iph->check = 0;
7940 iph->tot_len = htons(mss + hdr_len);
7941 }
7942
Linus Torvalds1da177e2005-04-16 15:20:36 -07007943 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
7944 TXD_FLAG_CPU_POST_DMA);
7945
Michael Chand3f6f3a2014-05-11 20:22:54 -07007946 tcph = tcp_hdr(skb);
7947 tcp_csum = tcph->check;
7948
Joe Perches63c3a662011-04-26 08:12:10 +00007949 if (tg3_flag(tp, HW_TSO_1) ||
7950 tg3_flag(tp, HW_TSO_2) ||
7951 tg3_flag(tp, HW_TSO_3)) {
Michael Chand3f6f3a2014-05-11 20:22:54 -07007952 tcph->check = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007953 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
Michael Chand3f6f3a2014-05-11 20:22:54 -07007954 } else {
7955 tcph->check = ~csum_tcpudp_magic(iph->saddr, iph->daddr,
7956 0, IPPROTO_TCP, 0);
7957 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007958
Joe Perches63c3a662011-04-26 08:12:10 +00007959 if (tg3_flag(tp, HW_TSO_3)) {
Matt Carlson615774f2009-11-13 13:03:39 +00007960 mss |= (hdr_len & 0xc) << 12;
7961 if (hdr_len & 0x10)
7962 base_flags |= 0x00000010;
7963 base_flags |= (hdr_len & 0x3e0) << 5;
Joe Perches63c3a662011-04-26 08:12:10 +00007964 } else if (tg3_flag(tp, HW_TSO_2))
Matt Carlson92c6b8d2009-11-02 14:23:27 +00007965 mss |= hdr_len << 9;
Joe Perches63c3a662011-04-26 08:12:10 +00007966 else if (tg3_flag(tp, HW_TSO_1) ||
Joe Perches41535772013-02-16 11:20:04 +00007967 tg3_asic_rev(tp) == ASIC_REV_5705) {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07007968 if (tcp_opt_len || iph->ihl > 5) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007969 int tsflags;
7970
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07007971 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007972 mss |= (tsflags << 11);
7973 }
7974 } else {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07007975 if (tcp_opt_len || iph->ihl > 5) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007976 int tsflags;
7977
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07007978 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007979 base_flags |= tsflags << 12;
7980 }
7981 }
7982 }
Matt Carlsonbf933c82011-01-25 15:58:49 +00007983
Matt Carlson93a700a2011-08-31 11:44:54 +00007984 if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
7985 !mss && skb->len > VLAN_ETH_FRAME_LEN)
7986 base_flags |= TXD_FLAG_JMB_PKT;
7987
Matt Carlson92cd3a12011-07-27 14:20:47 +00007988 if (vlan_tx_tag_present(skb)) {
7989 base_flags |= TXD_FLAG_VLAN;
7990 vlan = vlan_tx_tag_get(skb);
7991 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007992
Matt Carlsonfb4ce8a2012-12-03 19:37:00 +00007993 if ((unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) &&
7994 tg3_flag(tp, TX_TSTAMP_EN)) {
7995 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
7996 base_flags |= TXD_FLAG_HWTSTAMP;
7997 }
7998
Alexander Duyckf4188d82009-12-02 16:48:38 +00007999 len = skb_headlen(skb);
8000
8001 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
Eric Dumazet48855432011-10-24 07:53:03 +00008002 if (pci_dma_mapping_error(tp->pdev, mapping))
8003 goto drop;
8004
David S. Miller90079ce2008-09-11 04:52:51 -07008005
Matt Carlsonf3f3f272009-08-28 14:03:21 +00008006 tnapi->tx_buffers[entry].skb = skb;
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00008007 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008008
8009 would_hit_hwbug = 0;
8010
Joe Perches63c3a662011-04-26 08:12:10 +00008011 if (tg3_flag(tp, 5701_DMA_BUG))
Michael Chanc58ec932005-09-17 00:46:27 -07008012 would_hit_hwbug = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008013
Matt Carlson84b67b22011-07-27 14:20:52 +00008014 if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
Matt Carlsond1a3b732011-07-27 14:20:51 +00008015 ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
Matt Carlsonba1142e2011-11-04 09:15:00 +00008016 mss, vlan)) {
Matt Carlsond1a3b732011-07-27 14:20:51 +00008017 would_hit_hwbug = 1;
Matt Carlsonba1142e2011-11-04 09:15:00 +00008018 } else if (skb_shinfo(skb)->nr_frags > 0) {
Matt Carlson92cd3a12011-07-27 14:20:47 +00008019 u32 tmp_mss = mss;
8020
8021 if (!tg3_flag(tp, HW_TSO_1) &&
8022 !tg3_flag(tp, HW_TSO_2) &&
8023 !tg3_flag(tp, HW_TSO_3))
8024 tmp_mss = 0;
8025
Matt Carlsonc5665a52012-02-13 10:20:12 +00008026 /* Now loop through additional data
8027 * fragments, and queue them.
8028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07008029 last = skb_shinfo(skb)->nr_frags - 1;
8030 for (i = 0; i <= last; i++) {
8031 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
8032
Eric Dumazet9e903e02011-10-18 21:00:24 +00008033 len = skb_frag_size(frag);
Ian Campbelldc234d02011-08-24 22:28:11 +00008034 mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
Ian Campbell5d6bcdf2011-10-06 11:10:48 +01008035 len, DMA_TO_DEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008036
Matt Carlsonf3f3f272009-08-28 14:03:21 +00008037 tnapi->tx_buffers[entry].skb = NULL;
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00008038 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
Alexander Duyckf4188d82009-12-02 16:48:38 +00008039 mapping);
Ian Campbell5d6bcdf2011-10-06 11:10:48 +01008040 if (dma_mapping_error(&tp->pdev->dev, mapping))
Alexander Duyckf4188d82009-12-02 16:48:38 +00008041 goto dma_error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008042
Matt Carlsonb9e45482011-11-04 09:14:59 +00008043 if (!budget ||
8044 tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
Matt Carlson84b67b22011-07-27 14:20:52 +00008045 len, base_flags |
8046 ((i == last) ? TXD_FLAG_END : 0),
Matt Carlsonb9e45482011-11-04 09:14:59 +00008047 tmp_mss, vlan)) {
Matt Carlson92c6b8d2009-11-02 14:23:27 +00008048 would_hit_hwbug = 1;
Matt Carlsonb9e45482011-11-04 09:14:59 +00008049 break;
8050 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008051 }
8052 }
8053
8054 if (would_hit_hwbug) {
Matt Carlson0d681b22011-07-27 14:20:49 +00008055 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008056
Michael Chand3f6f3a2014-05-11 20:22:54 -07008057 if (mss) {
8058 /* If it's a TSO packet, do GSO instead of
8059 * allocating and copying to a large linear SKB
8060 */
8061 if (ip_tot_len) {
8062 iph->check = ip_csum;
8063 iph->tot_len = ip_tot_len;
8064 }
8065 tcph->check = tcp_csum;
Prashant Sreedharan4d8fdc92014-08-05 16:02:02 -07008066 return tg3_tso_bug(tp, tnapi, txq, skb);
Michael Chand3f6f3a2014-05-11 20:22:54 -07008067 }
8068
Linus Torvalds1da177e2005-04-16 15:20:36 -07008069 /* If the workaround fails due to memory/mapping
8070 * failure, silently drop this packet.
8071 */
Matt Carlson84b67b22011-07-27 14:20:52 +00008072 entry = tnapi->tx_prod;
8073 budget = tg3_tx_avail(tnapi);
David S. Miller1805b2f2011-10-24 18:18:09 -04008074 if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
Matt Carlson84b67b22011-07-27 14:20:52 +00008075 base_flags, mss, vlan))
Eric Dumazet48855432011-10-24 07:53:03 +00008076 goto drop_nofree;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008077 }
8078
Richard Cochrand515b452011-06-19 03:31:41 +00008079 skb_tx_timestamp(skb);
Tom Herbert5cb917b2012-03-05 19:53:50 +00008080 netdev_tx_sent_queue(txq, skb->len);
Richard Cochrand515b452011-06-19 03:31:41 +00008081
Michael Chan6541b802012-03-04 14:48:14 +00008082 /* Sync BD data before updating mailbox */
8083 wmb();
8084
Linus Torvalds1da177e2005-04-16 15:20:36 -07008085 /* Packets are ready, update Tx producer idx local and on card. */
Matt Carlson24f4efd2009-11-13 13:03:35 +00008086 tw32_tx_mbox(tnapi->prodmbox, entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008087
Matt Carlsonf3f3f272009-08-28 14:03:21 +00008088 tnapi->tx_prod = entry;
8089 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
Matt Carlson24f4efd2009-11-13 13:03:35 +00008090 netif_tx_stop_queue(txq);
Matt Carlsonf65aac12010-08-02 11:26:03 +00008091
8092 /* netif_tx_stop_queue() must be done before checking
8093 * checking tx index in tg3_tx_avail() below, because in
8094 * tg3_tx(), we update tx index before checking for
8095 * netif_tx_queue_stopped().
8096 */
8097 smp_mb();
Matt Carlsonf3f3f272009-08-28 14:03:21 +00008098 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
Matt Carlson24f4efd2009-11-13 13:03:35 +00008099 netif_tx_wake_queue(txq);
Michael Chan51b91462005-09-01 17:41:28 -07008100 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008101
Eric Dumazetcdd0db02009-05-28 00:00:41 +00008102 mmiowb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07008103 return NETDEV_TX_OK;
Alexander Duyckf4188d82009-12-02 16:48:38 +00008104
8105dma_error:
Matt Carlsonba1142e2011-11-04 09:15:00 +00008106 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
Matt Carlson432aa7e2011-05-19 12:12:45 +00008107 tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
Eric Dumazet48855432011-10-24 07:53:03 +00008108drop:
Eric W. Biederman497a27b2014-03-11 14:18:14 -07008109 dev_kfree_skb_any(skb);
Eric Dumazet48855432011-10-24 07:53:03 +00008110drop_nofree:
8111 tp->tx_dropped++;
Alexander Duyckf4188d82009-12-02 16:48:38 +00008112 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008113}
8114
Matt Carlson6e01b202011-08-19 13:58:20 +00008115static void tg3_mac_loopback(struct tg3 *tp, bool enable)
8116{
8117 if (enable) {
8118 tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
8119 MAC_MODE_PORT_MODE_MASK);
8120
8121 tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
8122
8123 if (!tg3_flag(tp, 5705_PLUS))
8124 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
8125
8126 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
8127 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
8128 else
8129 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
8130 } else {
8131 tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
8132
8133 if (tg3_flag(tp, 5705_PLUS) ||
8134 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
Joe Perches41535772013-02-16 11:20:04 +00008135 tg3_asic_rev(tp) == ASIC_REV_5700)
Matt Carlson6e01b202011-08-19 13:58:20 +00008136 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
8137 }
8138
8139 tw32(MAC_MODE, tp->mac_mode);
8140 udelay(40);
8141}
8142
Matt Carlson941ec902011-08-19 13:58:23 +00008143static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
Matt Carlson5e5a7f32011-08-19 13:58:21 +00008144{
Matt Carlson941ec902011-08-19 13:58:23 +00008145 u32 val, bmcr, mac_mode, ptest = 0;
Matt Carlson5e5a7f32011-08-19 13:58:21 +00008146
8147 tg3_phy_toggle_apd(tp, false);
Joe Perches953c96e2013-04-09 10:18:14 +00008148 tg3_phy_toggle_automdix(tp, false);
Matt Carlson5e5a7f32011-08-19 13:58:21 +00008149
Matt Carlson941ec902011-08-19 13:58:23 +00008150 if (extlpbk && tg3_phy_set_extloopbk(tp))
8151 return -EIO;
8152
8153 bmcr = BMCR_FULLDPLX;
Matt Carlson5e5a7f32011-08-19 13:58:21 +00008154 switch (speed) {
8155 case SPEED_10:
8156 break;
8157 case SPEED_100:
8158 bmcr |= BMCR_SPEED100;
8159 break;
8160 case SPEED_1000:
8161 default:
8162 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
8163 speed = SPEED_100;
8164 bmcr |= BMCR_SPEED100;
8165 } else {
8166 speed = SPEED_1000;
8167 bmcr |= BMCR_SPEED1000;
8168 }
8169 }
8170
Matt Carlson941ec902011-08-19 13:58:23 +00008171 if (extlpbk) {
8172 if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
8173 tg3_readphy(tp, MII_CTRL1000, &val);
8174 val |= CTL1000_AS_MASTER |
8175 CTL1000_ENABLE_MASTER;
8176 tg3_writephy(tp, MII_CTRL1000, val);
8177 } else {
8178 ptest = MII_TG3_FET_PTEST_TRIM_SEL |
8179 MII_TG3_FET_PTEST_TRIM_2;
8180 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
8181 }
8182 } else
8183 bmcr |= BMCR_LOOPBACK;
8184
Matt Carlson5e5a7f32011-08-19 13:58:21 +00008185 tg3_writephy(tp, MII_BMCR, bmcr);
8186
8187 /* The write needs to be flushed for the FETs */
8188 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
8189 tg3_readphy(tp, MII_BMCR, &bmcr);
8190
8191 udelay(40);
8192
8193 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
Joe Perches41535772013-02-16 11:20:04 +00008194 tg3_asic_rev(tp) == ASIC_REV_5785) {
Matt Carlson941ec902011-08-19 13:58:23 +00008195 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
Matt Carlson5e5a7f32011-08-19 13:58:21 +00008196 MII_TG3_FET_PTEST_FRC_TX_LINK |
8197 MII_TG3_FET_PTEST_FRC_TX_LOCK);
8198
8199 /* The write needs to be flushed for the AC131 */
8200 tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
8201 }
8202
8203 /* Reset to prevent losing 1st rx packet intermittently */
8204 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
8205 tg3_flag(tp, 5780_CLASS)) {
8206 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8207 udelay(10);
8208 tw32_f(MAC_RX_MODE, tp->rx_mode);
8209 }
8210
8211 mac_mode = tp->mac_mode &
8212 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
8213 if (speed == SPEED_1000)
8214 mac_mode |= MAC_MODE_PORT_MODE_GMII;
8215 else
8216 mac_mode |= MAC_MODE_PORT_MODE_MII;
8217
Joe Perches41535772013-02-16 11:20:04 +00008218 if (tg3_asic_rev(tp) == ASIC_REV_5700) {
Matt Carlson5e5a7f32011-08-19 13:58:21 +00008219 u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
8220
8221 if (masked_phy_id == TG3_PHY_ID_BCM5401)
8222 mac_mode &= ~MAC_MODE_LINK_POLARITY;
8223 else if (masked_phy_id == TG3_PHY_ID_BCM5411)
8224 mac_mode |= MAC_MODE_LINK_POLARITY;
8225
8226 tg3_writephy(tp, MII_TG3_EXT_CTRL,
8227 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
8228 }
8229
8230 tw32(MAC_MODE, mac_mode);
8231 udelay(40);
Matt Carlson941ec902011-08-19 13:58:23 +00008232
8233 return 0;
Matt Carlson5e5a7f32011-08-19 13:58:21 +00008234}
8235
Michał Mirosławc8f44af2011-11-15 15:29:55 +00008236static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00008237{
8238 struct tg3 *tp = netdev_priv(dev);
8239
8240 if (features & NETIF_F_LOOPBACK) {
8241 if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
8242 return;
8243
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00008244 spin_lock_bh(&tp->lock);
Matt Carlson6e01b202011-08-19 13:58:20 +00008245 tg3_mac_loopback(tp, true);
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00008246 netif_carrier_on(tp->dev);
8247 spin_unlock_bh(&tp->lock);
8248 netdev_info(dev, "Internal MAC loopback mode enabled.\n");
8249 } else {
8250 if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
8251 return;
8252
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00008253 spin_lock_bh(&tp->lock);
Matt Carlson6e01b202011-08-19 13:58:20 +00008254 tg3_mac_loopback(tp, false);
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00008255 /* Force link status check */
Joe Perches953c96e2013-04-09 10:18:14 +00008256 tg3_setup_phy(tp, true);
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00008257 spin_unlock_bh(&tp->lock);
8258 netdev_info(dev, "Internal MAC loopback mode disabled.\n");
8259 }
8260}
8261
Michał Mirosławc8f44af2011-11-15 15:29:55 +00008262static netdev_features_t tg3_fix_features(struct net_device *dev,
8263 netdev_features_t features)
Michał Mirosławdc668912011-04-07 03:35:07 +00008264{
8265 struct tg3 *tp = netdev_priv(dev);
8266
Joe Perches63c3a662011-04-26 08:12:10 +00008267 if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
Michał Mirosławdc668912011-04-07 03:35:07 +00008268 features &= ~NETIF_F_ALL_TSO;
8269
8270 return features;
8271}
8272
Michał Mirosławc8f44af2011-11-15 15:29:55 +00008273static int tg3_set_features(struct net_device *dev, netdev_features_t features)
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00008274{
Michał Mirosławc8f44af2011-11-15 15:29:55 +00008275 netdev_features_t changed = dev->features ^ features;
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00008276
8277 if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
8278 tg3_set_loopback(dev, features);
8279
8280 return 0;
8281}
8282
Matt Carlson21f581a2009-08-28 14:00:25 +00008283static void tg3_rx_prodring_free(struct tg3 *tp,
8284 struct tg3_rx_prodring_set *tpr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07008285{
Linus Torvalds1da177e2005-04-16 15:20:36 -07008286 int i;
8287
Matt Carlson8fea32b2010-09-15 08:59:58 +00008288 if (tpr != &tp->napi[0].prodring) {
Matt Carlsonb196c7e2009-11-13 13:03:50 +00008289 for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
Matt Carlson2c49a442010-09-30 10:34:35 +00008290 i = (i + 1) & tp->rx_std_ring_mask)
Eric Dumazet9205fd92011-11-18 06:47:01 +00008291 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
Matt Carlsonb196c7e2009-11-13 13:03:50 +00008292 tp->rx_pkt_map_sz);
8293
Joe Perches63c3a662011-04-26 08:12:10 +00008294 if (tg3_flag(tp, JUMBO_CAPABLE)) {
Matt Carlsonb196c7e2009-11-13 13:03:50 +00008295 for (i = tpr->rx_jmb_cons_idx;
8296 i != tpr->rx_jmb_prod_idx;
Matt Carlson2c49a442010-09-30 10:34:35 +00008297 i = (i + 1) & tp->rx_jmb_ring_mask) {
Eric Dumazet9205fd92011-11-18 06:47:01 +00008298 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
Matt Carlsonb196c7e2009-11-13 13:03:50 +00008299 TG3_RX_JMB_MAP_SZ);
8300 }
8301 }
8302
Matt Carlson2b2cdb62009-11-13 13:03:48 +00008303 return;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00008304 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008305
Matt Carlson2c49a442010-09-30 10:34:35 +00008306 for (i = 0; i <= tp->rx_std_ring_mask; i++)
Eric Dumazet9205fd92011-11-18 06:47:01 +00008307 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
Matt Carlson2b2cdb62009-11-13 13:03:48 +00008308 tp->rx_pkt_map_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008309
Joe Perches63c3a662011-04-26 08:12:10 +00008310 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
Matt Carlson2c49a442010-09-30 10:34:35 +00008311 for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
Eric Dumazet9205fd92011-11-18 06:47:01 +00008312 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
Matt Carlson2b2cdb62009-11-13 13:03:48 +00008313 TG3_RX_JMB_MAP_SZ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008314 }
8315}
8316
Matt Carlsonc6cdf432010-04-05 10:19:26 +00008317/* Initialize rx rings for packet processing.
Linus Torvalds1da177e2005-04-16 15:20:36 -07008318 *
8319 * The chip has been shut down and the driver detached from
8320 * the networking, so no interrupts or new tx packets will
8321 * end up in the driver. tp->{tx,}lock are held and thus
8322 * we may not sleep.
8323 */
Matt Carlson21f581a2009-08-28 14:00:25 +00008324static int tg3_rx_prodring_alloc(struct tg3 *tp,
8325 struct tg3_rx_prodring_set *tpr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07008326{
Matt Carlson287be122009-08-28 13:58:46 +00008327 u32 i, rx_pkt_dma_sz;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008328
Matt Carlsonb196c7e2009-11-13 13:03:50 +00008329 tpr->rx_std_cons_idx = 0;
8330 tpr->rx_std_prod_idx = 0;
8331 tpr->rx_jmb_cons_idx = 0;
8332 tpr->rx_jmb_prod_idx = 0;
8333
Matt Carlson8fea32b2010-09-15 08:59:58 +00008334 if (tpr != &tp->napi[0].prodring) {
Matt Carlson2c49a442010-09-30 10:34:35 +00008335 memset(&tpr->rx_std_buffers[0], 0,
8336 TG3_RX_STD_BUFF_RING_SIZE(tp));
Matt Carlson48035722010-10-14 10:37:43 +00008337 if (tpr->rx_jmb_buffers)
Matt Carlson2b2cdb62009-11-13 13:03:48 +00008338 memset(&tpr->rx_jmb_buffers[0], 0,
Matt Carlson2c49a442010-09-30 10:34:35 +00008339 TG3_RX_JMB_BUFF_RING_SIZE(tp));
Matt Carlson2b2cdb62009-11-13 13:03:48 +00008340 goto done;
8341 }
8342
Linus Torvalds1da177e2005-04-16 15:20:36 -07008343 /* Zero out all descriptors. */
Matt Carlson2c49a442010-09-30 10:34:35 +00008344 memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
Linus Torvalds1da177e2005-04-16 15:20:36 -07008345
Matt Carlson287be122009-08-28 13:58:46 +00008346 rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
Joe Perches63c3a662011-04-26 08:12:10 +00008347 if (tg3_flag(tp, 5780_CLASS) &&
Matt Carlson287be122009-08-28 13:58:46 +00008348 tp->dev->mtu > ETH_DATA_LEN)
8349 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
8350 tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
Michael Chan7e72aad2005-07-25 12:31:17 -07008351
Linus Torvalds1da177e2005-04-16 15:20:36 -07008352 /* Initialize invariants of the rings, we only set this
8353 * stuff once. This works because the card does not
8354 * write into the rx buffer posting rings.
8355 */
Matt Carlson2c49a442010-09-30 10:34:35 +00008356 for (i = 0; i <= tp->rx_std_ring_mask; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008357 struct tg3_rx_buffer_desc *rxd;
8358
Matt Carlson21f581a2009-08-28 14:00:25 +00008359 rxd = &tpr->rx_std[i];
Matt Carlson287be122009-08-28 13:58:46 +00008360 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008361 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
8362 rxd->opaque = (RXD_OPAQUE_RING_STD |
8363 (i << RXD_OPAQUE_INDEX_SHIFT));
8364 }
8365
Matt Carlsoncf7a7292009-08-28 13:59:57 +00008366 /* Now allocate fresh SKBs for each rx ring. */
8367 for (i = 0; i < tp->rx_pending; i++) {
Eric Dumazet8d4057a2012-04-27 00:34:49 +00008368 unsigned int frag_size;
8369
8370 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i,
8371 &frag_size) < 0) {
Matt Carlson5129c3a2010-04-05 10:19:23 +00008372 netdev_warn(tp->dev,
8373 "Using a smaller RX standard ring. Only "
8374 "%d out of %d buffers were allocated "
8375 "successfully\n", i, tp->rx_pending);
Matt Carlsoncf7a7292009-08-28 13:59:57 +00008376 if (i == 0)
8377 goto initfail;
8378 tp->rx_pending = i;
8379 break;
8380 }
8381 }
8382
Joe Perches63c3a662011-04-26 08:12:10 +00008383 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
Matt Carlsoncf7a7292009-08-28 13:59:57 +00008384 goto done;
8385
Matt Carlson2c49a442010-09-30 10:34:35 +00008386 memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
Matt Carlsoncf7a7292009-08-28 13:59:57 +00008387
Joe Perches63c3a662011-04-26 08:12:10 +00008388 if (!tg3_flag(tp, JUMBO_RING_ENABLE))
Matt Carlson0d86df82010-02-17 15:17:00 +00008389 goto done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008390
Matt Carlson2c49a442010-09-30 10:34:35 +00008391 for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
Matt Carlson0d86df82010-02-17 15:17:00 +00008392 struct tg3_rx_buffer_desc *rxd;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008393
Matt Carlson0d86df82010-02-17 15:17:00 +00008394 rxd = &tpr->rx_jmb[i].std;
8395 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
8396 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
8397 RXD_FLAG_JUMBO;
8398 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
8399 (i << RXD_OPAQUE_INDEX_SHIFT));
8400 }
8401
8402 for (i = 0; i < tp->rx_jumbo_pending; i++) {
Eric Dumazet8d4057a2012-04-27 00:34:49 +00008403 unsigned int frag_size;
8404
8405 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i,
8406 &frag_size) < 0) {
Matt Carlson5129c3a2010-04-05 10:19:23 +00008407 netdev_warn(tp->dev,
8408 "Using a smaller RX jumbo ring. Only %d "
8409 "out of %d buffers were allocated "
8410 "successfully\n", i, tp->rx_jumbo_pending);
Matt Carlson0d86df82010-02-17 15:17:00 +00008411 if (i == 0)
8412 goto initfail;
8413 tp->rx_jumbo_pending = i;
8414 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008415 }
8416 }
Matt Carlsoncf7a7292009-08-28 13:59:57 +00008417
8418done:
Michael Chan32d8c572006-07-25 16:38:29 -07008419 return 0;
Matt Carlsoncf7a7292009-08-28 13:59:57 +00008420
8421initfail:
Matt Carlson21f581a2009-08-28 14:00:25 +00008422 tg3_rx_prodring_free(tp, tpr);
Matt Carlsoncf7a7292009-08-28 13:59:57 +00008423 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008424}
8425
Matt Carlson21f581a2009-08-28 14:00:25 +00008426static void tg3_rx_prodring_fini(struct tg3 *tp,
8427 struct tg3_rx_prodring_set *tpr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07008428{
Matt Carlson21f581a2009-08-28 14:00:25 +00008429 kfree(tpr->rx_std_buffers);
8430 tpr->rx_std_buffers = NULL;
8431 kfree(tpr->rx_jmb_buffers);
8432 tpr->rx_jmb_buffers = NULL;
8433 if (tpr->rx_std) {
Matt Carlson4bae65c2010-11-24 08:31:52 +00008434 dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
8435 tpr->rx_std, tpr->rx_std_mapping);
Matt Carlson21f581a2009-08-28 14:00:25 +00008436 tpr->rx_std = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008437 }
Matt Carlson21f581a2009-08-28 14:00:25 +00008438 if (tpr->rx_jmb) {
Matt Carlson4bae65c2010-11-24 08:31:52 +00008439 dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
8440 tpr->rx_jmb, tpr->rx_jmb_mapping);
Matt Carlson21f581a2009-08-28 14:00:25 +00008441 tpr->rx_jmb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008442 }
Matt Carlsoncf7a7292009-08-28 13:59:57 +00008443}
8444
Matt Carlson21f581a2009-08-28 14:00:25 +00008445static int tg3_rx_prodring_init(struct tg3 *tp,
8446 struct tg3_rx_prodring_set *tpr)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00008447{
Matt Carlson2c49a442010-09-30 10:34:35 +00008448 tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
8449 GFP_KERNEL);
Matt Carlson21f581a2009-08-28 14:00:25 +00008450 if (!tpr->rx_std_buffers)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00008451 return -ENOMEM;
8452
Matt Carlson4bae65c2010-11-24 08:31:52 +00008453 tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
8454 TG3_RX_STD_RING_BYTES(tp),
8455 &tpr->rx_std_mapping,
8456 GFP_KERNEL);
Matt Carlson21f581a2009-08-28 14:00:25 +00008457 if (!tpr->rx_std)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00008458 goto err_out;
8459
Joe Perches63c3a662011-04-26 08:12:10 +00008460 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
Matt Carlson2c49a442010-09-30 10:34:35 +00008461 tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
Matt Carlson21f581a2009-08-28 14:00:25 +00008462 GFP_KERNEL);
8463 if (!tpr->rx_jmb_buffers)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00008464 goto err_out;
8465
Matt Carlson4bae65c2010-11-24 08:31:52 +00008466 tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
8467 TG3_RX_JMB_RING_BYTES(tp),
8468 &tpr->rx_jmb_mapping,
8469 GFP_KERNEL);
Matt Carlson21f581a2009-08-28 14:00:25 +00008470 if (!tpr->rx_jmb)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00008471 goto err_out;
8472 }
8473
8474 return 0;
8475
8476err_out:
Matt Carlson21f581a2009-08-28 14:00:25 +00008477 tg3_rx_prodring_fini(tp, tpr);
Matt Carlsoncf7a7292009-08-28 13:59:57 +00008478 return -ENOMEM;
8479}
8480
8481/* Free up pending packets in all rx/tx rings.
8482 *
8483 * The chip has been shut down and the driver detached from
8484 * the networking, so no interrupts or new tx packets will
8485 * end up in the driver. tp->{tx,}lock is not held and we are not
8486 * in an interrupt context and thus may sleep.
8487 */
8488static void tg3_free_rings(struct tg3 *tp)
8489{
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008490 int i, j;
Matt Carlsoncf7a7292009-08-28 13:59:57 +00008491
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008492 for (j = 0; j < tp->irq_cnt; j++) {
8493 struct tg3_napi *tnapi = &tp->napi[j];
Matt Carlsoncf7a7292009-08-28 13:59:57 +00008494
Matt Carlson8fea32b2010-09-15 08:59:58 +00008495 tg3_rx_prodring_free(tp, &tnapi->prodring);
Matt Carlsonb28f6422010-06-05 17:24:32 +00008496
Matt Carlson0c1d0e22009-09-01 13:16:33 +00008497 if (!tnapi->tx_buffers)
8498 continue;
8499
Matt Carlson0d681b22011-07-27 14:20:49 +00008500 for (i = 0; i < TG3_TX_RING_SIZE; i++) {
8501 struct sk_buff *skb = tnapi->tx_buffers[i].skb;
Matt Carlsoncf7a7292009-08-28 13:59:57 +00008502
Matt Carlson0d681b22011-07-27 14:20:49 +00008503 if (!skb)
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008504 continue;
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008505
Matt Carlsonba1142e2011-11-04 09:15:00 +00008506 tg3_tx_skb_unmap(tnapi, i,
8507 skb_shinfo(skb)->nr_frags - 1);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008508
8509 dev_kfree_skb_any(skb);
Matt Carlsoncf7a7292009-08-28 13:59:57 +00008510 }
Tom Herbert5cb917b2012-03-05 19:53:50 +00008511 netdev_tx_reset_queue(netdev_get_tx_queue(tp->dev, j));
Matt Carlson2b2cdb62009-11-13 13:03:48 +00008512 }
Matt Carlsoncf7a7292009-08-28 13:59:57 +00008513}
8514
8515/* Initialize tx/rx rings for packet processing.
8516 *
8517 * The chip has been shut down and the driver detached from
8518 * the networking, so no interrupts or new tx packets will
8519 * end up in the driver. tp->{tx,}lock are held and thus
8520 * we may not sleep.
8521 */
8522static int tg3_init_rings(struct tg3 *tp)
8523{
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008524 int i;
Matt Carlson72334482009-08-28 14:03:01 +00008525
Matt Carlsoncf7a7292009-08-28 13:59:57 +00008526 /* Free up all the SKBs. */
8527 tg3_free_rings(tp);
8528
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008529 for (i = 0; i < tp->irq_cnt; i++) {
8530 struct tg3_napi *tnapi = &tp->napi[i];
Matt Carlsoncf7a7292009-08-28 13:59:57 +00008531
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008532 tnapi->last_tag = 0;
8533 tnapi->last_irq_tag = 0;
8534 tnapi->hw_status->status = 0;
8535 tnapi->hw_status->status_tag = 0;
8536 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8537
8538 tnapi->tx_prod = 0;
8539 tnapi->tx_cons = 0;
Matt Carlson0c1d0e22009-09-01 13:16:33 +00008540 if (tnapi->tx_ring)
8541 memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008542
8543 tnapi->rx_rcb_ptr = 0;
Matt Carlson0c1d0e22009-09-01 13:16:33 +00008544 if (tnapi->rx_rcb)
8545 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
Matt Carlson2b2cdb62009-11-13 13:03:48 +00008546
Matt Carlson8fea32b2010-09-15 08:59:58 +00008547 if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
Matt Carlsone4af1af2010-02-12 14:47:05 +00008548 tg3_free_rings(tp);
Matt Carlson2b2cdb62009-11-13 13:03:48 +00008549 return -ENOMEM;
Matt Carlsone4af1af2010-02-12 14:47:05 +00008550 }
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008551 }
Matt Carlson72334482009-08-28 14:03:01 +00008552
Matt Carlson2b2cdb62009-11-13 13:03:48 +00008553 return 0;
Matt Carlsoncf7a7292009-08-28 13:59:57 +00008554}
8555
Michael Chan49a359e2012-09-28 07:12:37 +00008556static void tg3_mem_tx_release(struct tg3 *tp)
8557{
8558 int i;
8559
8560 for (i = 0; i < tp->irq_max; i++) {
8561 struct tg3_napi *tnapi = &tp->napi[i];
8562
8563 if (tnapi->tx_ring) {
8564 dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
8565 tnapi->tx_ring, tnapi->tx_desc_mapping);
8566 tnapi->tx_ring = NULL;
8567 }
8568
8569 kfree(tnapi->tx_buffers);
8570 tnapi->tx_buffers = NULL;
8571 }
8572}
8573
8574static int tg3_mem_tx_acquire(struct tg3 *tp)
8575{
8576 int i;
8577 struct tg3_napi *tnapi = &tp->napi[0];
8578
8579 /* If multivector TSS is enabled, vector 0 does not handle
8580 * tx interrupts. Don't allocate any resources for it.
8581 */
8582 if (tg3_flag(tp, ENABLE_TSS))
8583 tnapi++;
8584
8585 for (i = 0; i < tp->txq_cnt; i++, tnapi++) {
8586 tnapi->tx_buffers = kzalloc(sizeof(struct tg3_tx_ring_info) *
8587 TG3_TX_RING_SIZE, GFP_KERNEL);
8588 if (!tnapi->tx_buffers)
8589 goto err_out;
8590
8591 tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
8592 TG3_TX_RING_BYTES,
8593 &tnapi->tx_desc_mapping,
8594 GFP_KERNEL);
8595 if (!tnapi->tx_ring)
8596 goto err_out;
8597 }
8598
8599 return 0;
8600
8601err_out:
8602 tg3_mem_tx_release(tp);
8603 return -ENOMEM;
8604}
8605
8606static void tg3_mem_rx_release(struct tg3 *tp)
8607{
8608 int i;
8609
8610 for (i = 0; i < tp->irq_max; i++) {
8611 struct tg3_napi *tnapi = &tp->napi[i];
8612
8613 tg3_rx_prodring_fini(tp, &tnapi->prodring);
8614
8615 if (!tnapi->rx_rcb)
8616 continue;
8617
8618 dma_free_coherent(&tp->pdev->dev,
8619 TG3_RX_RCB_RING_BYTES(tp),
8620 tnapi->rx_rcb,
8621 tnapi->rx_rcb_mapping);
8622 tnapi->rx_rcb = NULL;
8623 }
8624}
8625
8626static int tg3_mem_rx_acquire(struct tg3 *tp)
8627{
8628 unsigned int i, limit;
8629
8630 limit = tp->rxq_cnt;
8631
8632 /* If RSS is enabled, we need a (dummy) producer ring
8633 * set on vector zero. This is the true hw prodring.
8634 */
8635 if (tg3_flag(tp, ENABLE_RSS))
8636 limit++;
8637
8638 for (i = 0; i < limit; i++) {
8639 struct tg3_napi *tnapi = &tp->napi[i];
8640
8641 if (tg3_rx_prodring_init(tp, &tnapi->prodring))
8642 goto err_out;
8643
8644 /* If multivector RSS is enabled, vector 0
8645 * does not handle rx or tx interrupts.
8646 * Don't allocate any resources for it.
8647 */
8648 if (!i && tg3_flag(tp, ENABLE_RSS))
8649 continue;
8650
Joe Perchesede23fa82013-08-26 22:45:23 -07008651 tnapi->rx_rcb = dma_zalloc_coherent(&tp->pdev->dev,
8652 TG3_RX_RCB_RING_BYTES(tp),
8653 &tnapi->rx_rcb_mapping,
8654 GFP_KERNEL);
Michael Chan49a359e2012-09-28 07:12:37 +00008655 if (!tnapi->rx_rcb)
8656 goto err_out;
Michael Chan49a359e2012-09-28 07:12:37 +00008657 }
8658
8659 return 0;
8660
8661err_out:
8662 tg3_mem_rx_release(tp);
8663 return -ENOMEM;
8664}
8665
Matt Carlsoncf7a7292009-08-28 13:59:57 +00008666/*
8667 * Must not be invoked with interrupt sources disabled and
8668 * the hardware shutdown down.
8669 */
8670static void tg3_free_consistent(struct tg3 *tp)
8671{
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008672 int i;
Matt Carlson898a56f2009-08-28 14:02:40 +00008673
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008674 for (i = 0; i < tp->irq_cnt; i++) {
8675 struct tg3_napi *tnapi = &tp->napi[i];
8676
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008677 if (tnapi->hw_status) {
Matt Carlson4bae65c2010-11-24 08:31:52 +00008678 dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
8679 tnapi->hw_status,
8680 tnapi->status_mapping);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008681 tnapi->hw_status = NULL;
8682 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008683 }
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008684
Michael Chan49a359e2012-09-28 07:12:37 +00008685 tg3_mem_rx_release(tp);
8686 tg3_mem_tx_release(tp);
8687
Linus Torvalds1da177e2005-04-16 15:20:36 -07008688 if (tp->hw_stats) {
Matt Carlson4bae65c2010-11-24 08:31:52 +00008689 dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
8690 tp->hw_stats, tp->stats_mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008691 tp->hw_stats = NULL;
8692 }
8693}
8694
8695/*
8696 * Must not be invoked with interrupt sources disabled and
8697 * the hardware shutdown down. Can sleep.
8698 */
8699static int tg3_alloc_consistent(struct tg3 *tp)
8700{
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008701 int i;
Matt Carlson898a56f2009-08-28 14:02:40 +00008702
Joe Perchesede23fa82013-08-26 22:45:23 -07008703 tp->hw_stats = dma_zalloc_coherent(&tp->pdev->dev,
8704 sizeof(struct tg3_hw_stats),
8705 &tp->stats_mapping, GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008706 if (!tp->hw_stats)
8707 goto err_out;
8708
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008709 for (i = 0; i < tp->irq_cnt; i++) {
8710 struct tg3_napi *tnapi = &tp->napi[i];
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00008711 struct tg3_hw_status *sblk;
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008712
Joe Perchesede23fa82013-08-26 22:45:23 -07008713 tnapi->hw_status = dma_zalloc_coherent(&tp->pdev->dev,
8714 TG3_HW_STATUS_SIZE,
8715 &tnapi->status_mapping,
8716 GFP_KERNEL);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008717 if (!tnapi->hw_status)
8718 goto err_out;
8719
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00008720 sblk = tnapi->hw_status;
8721
Michael Chan49a359e2012-09-28 07:12:37 +00008722 if (tg3_flag(tp, ENABLE_RSS)) {
Michael Chan86449942012-10-02 20:31:14 -07008723 u16 *prodptr = NULL;
Matt Carlson8fea32b2010-09-15 08:59:58 +00008724
Michael Chan49a359e2012-09-28 07:12:37 +00008725 /*
8726 * When RSS is enabled, the status block format changes
8727 * slightly. The "rx_jumbo_consumer", "reserved",
8728 * and "rx_mini_consumer" members get mapped to the
8729 * other three rx return ring producer indexes.
8730 */
8731 switch (i) {
8732 case 1:
8733 prodptr = &sblk->idx[0].rx_producer;
8734 break;
8735 case 2:
8736 prodptr = &sblk->rx_jumbo_consumer;
8737 break;
8738 case 3:
8739 prodptr = &sblk->reserved;
8740 break;
8741 case 4:
8742 prodptr = &sblk->rx_mini_consumer;
Matt Carlsonf891ea12012-04-24 13:37:01 +00008743 break;
8744 }
Michael Chan49a359e2012-09-28 07:12:37 +00008745 tnapi->rx_rcb_prod_idx = prodptr;
8746 } else {
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00008747 tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00008748 }
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008749 }
8750
Michael Chan49a359e2012-09-28 07:12:37 +00008751 if (tg3_mem_tx_acquire(tp) || tg3_mem_rx_acquire(tp))
8752 goto err_out;
8753
Linus Torvalds1da177e2005-04-16 15:20:36 -07008754 return 0;
8755
8756err_out:
8757 tg3_free_consistent(tp);
8758 return -ENOMEM;
8759}
8760
8761#define MAX_WAIT_CNT 1000
8762
8763/* To stop a block, clear the enable bit and poll till it
8764 * clears. tp->lock is held.
8765 */
Joe Perches953c96e2013-04-09 10:18:14 +00008766static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, bool silent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07008767{
8768 unsigned int i;
8769 u32 val;
8770
Joe Perches63c3a662011-04-26 08:12:10 +00008771 if (tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008772 switch (ofs) {
8773 case RCVLSC_MODE:
8774 case DMAC_MODE:
8775 case MBFREE_MODE:
8776 case BUFMGR_MODE:
8777 case MEMARB_MODE:
8778 /* We can't enable/disable these bits of the
8779 * 5705/5750, just say success.
8780 */
8781 return 0;
8782
8783 default:
8784 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07008785 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008786 }
8787
8788 val = tr32(ofs);
8789 val &= ~enable_bit;
8790 tw32_f(ofs, val);
8791
8792 for (i = 0; i < MAX_WAIT_CNT; i++) {
Gavin Shan6d446ec2013-06-25 15:24:32 +08008793 if (pci_channel_offline(tp->pdev)) {
8794 dev_err(&tp->pdev->dev,
8795 "tg3_stop_block device offline, "
8796 "ofs=%lx enable_bit=%x\n",
8797 ofs, enable_bit);
8798 return -ENODEV;
8799 }
8800
Linus Torvalds1da177e2005-04-16 15:20:36 -07008801 udelay(100);
8802 val = tr32(ofs);
8803 if ((val & enable_bit) == 0)
8804 break;
8805 }
8806
David S. Millerb3b7d6b2005-05-05 14:40:20 -07008807 if (i == MAX_WAIT_CNT && !silent) {
Matt Carlson2445e462010-04-05 10:19:21 +00008808 dev_err(&tp->pdev->dev,
8809 "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
8810 ofs, enable_bit);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008811 return -ENODEV;
8812 }
8813
8814 return 0;
8815}
8816
8817/* tp->lock is held. */
Joe Perches953c96e2013-04-09 10:18:14 +00008818static int tg3_abort_hw(struct tg3 *tp, bool silent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07008819{
8820 int i, err;
8821
8822 tg3_disable_ints(tp);
8823
Gavin Shan6d446ec2013-06-25 15:24:32 +08008824 if (pci_channel_offline(tp->pdev)) {
8825 tp->rx_mode &= ~(RX_MODE_ENABLE | TX_MODE_ENABLE);
8826 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
8827 err = -ENODEV;
8828 goto err_no_dev;
8829 }
8830
Linus Torvalds1da177e2005-04-16 15:20:36 -07008831 tp->rx_mode &= ~RX_MODE_ENABLE;
8832 tw32_f(MAC_RX_MODE, tp->rx_mode);
8833 udelay(10);
8834
David S. Millerb3b7d6b2005-05-05 14:40:20 -07008835 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
8836 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
8837 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
8838 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
8839 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
8840 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008841
David S. Millerb3b7d6b2005-05-05 14:40:20 -07008842 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
8843 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
8844 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
8845 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
8846 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
8847 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
8848 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008849
8850 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
8851 tw32_f(MAC_MODE, tp->mac_mode);
8852 udelay(40);
8853
8854 tp->tx_mode &= ~TX_MODE_ENABLE;
8855 tw32_f(MAC_TX_MODE, tp->tx_mode);
8856
8857 for (i = 0; i < MAX_WAIT_CNT; i++) {
8858 udelay(100);
8859 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
8860 break;
8861 }
8862 if (i >= MAX_WAIT_CNT) {
Matt Carlsonab96b242010-04-05 10:19:22 +00008863 dev_err(&tp->pdev->dev,
8864 "%s timed out, TX_MODE_ENABLE will not clear "
8865 "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
Michael Chane6de8ad2005-05-05 14:42:41 -07008866 err |= -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008867 }
8868
Michael Chane6de8ad2005-05-05 14:42:41 -07008869 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
David S. Millerb3b7d6b2005-05-05 14:40:20 -07008870 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
8871 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008872
8873 tw32(FTQ_RESET, 0xffffffff);
8874 tw32(FTQ_RESET, 0x00000000);
8875
David S. Millerb3b7d6b2005-05-05 14:40:20 -07008876 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
8877 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008878
Gavin Shan6d446ec2013-06-25 15:24:32 +08008879err_no_dev:
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008880 for (i = 0; i < tp->irq_cnt; i++) {
8881 struct tg3_napi *tnapi = &tp->napi[i];
8882 if (tnapi->hw_status)
8883 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8884 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008885
Linus Torvalds1da177e2005-04-16 15:20:36 -07008886 return err;
8887}
8888
Michael Chanee6a99b2007-07-18 21:49:10 -07008889/* Save PCI command register before chip reset */
8890static void tg3_save_pci_state(struct tg3 *tp)
8891{
Matt Carlson8a6eac92007-10-21 16:17:55 -07008892 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
Michael Chanee6a99b2007-07-18 21:49:10 -07008893}
8894
8895/* Restore PCI state after chip reset */
8896static void tg3_restore_pci_state(struct tg3 *tp)
8897{
8898 u32 val;
8899
8900 /* Re-enable indirect register accesses. */
8901 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
8902 tp->misc_host_ctrl);
8903
8904 /* Set MAX PCI retry to zero. */
8905 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
Joe Perches41535772013-02-16 11:20:04 +00008906 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0 &&
Joe Perches63c3a662011-04-26 08:12:10 +00008907 tg3_flag(tp, PCIX_MODE))
Michael Chanee6a99b2007-07-18 21:49:10 -07008908 val |= PCISTATE_RETRY_SAME_DMA;
Matt Carlson0d3031d2007-10-10 18:02:43 -07008909 /* Allow reads and writes to the APE register and memory space. */
Joe Perches63c3a662011-04-26 08:12:10 +00008910 if (tg3_flag(tp, ENABLE_APE))
Matt Carlson0d3031d2007-10-10 18:02:43 -07008911 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
Matt Carlsonf92d9dc12010-06-05 17:24:30 +00008912 PCISTATE_ALLOW_APE_SHMEM_WR |
8913 PCISTATE_ALLOW_APE_PSPACE_WR;
Michael Chanee6a99b2007-07-18 21:49:10 -07008914 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
8915
Matt Carlson8a6eac92007-10-21 16:17:55 -07008916 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
Michael Chanee6a99b2007-07-18 21:49:10 -07008917
Matt Carlson2c55a3d2011-11-28 09:41:04 +00008918 if (!tg3_flag(tp, PCI_EXPRESS)) {
8919 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
8920 tp->pci_cacheline_sz);
8921 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
8922 tp->pci_lat_timer);
Michael Chan114342f2007-10-15 02:12:26 -07008923 }
Matt Carlson5f5c51e2007-11-12 21:19:37 -08008924
Michael Chanee6a99b2007-07-18 21:49:10 -07008925 /* Make sure PCI-X relaxed ordering bit is clear. */
Joe Perches63c3a662011-04-26 08:12:10 +00008926 if (tg3_flag(tp, PCIX_MODE)) {
Matt Carlson9974a352007-10-07 23:27:28 -07008927 u16 pcix_cmd;
8928
8929 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8930 &pcix_cmd);
8931 pcix_cmd &= ~PCI_X_CMD_ERO;
8932 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8933 pcix_cmd);
8934 }
Michael Chanee6a99b2007-07-18 21:49:10 -07008935
Joe Perches63c3a662011-04-26 08:12:10 +00008936 if (tg3_flag(tp, 5780_CLASS)) {
Michael Chanee6a99b2007-07-18 21:49:10 -07008937
8938 /* Chip reset on 5780 will reset MSI enable bit,
8939 * so need to restore it.
8940 */
Joe Perches63c3a662011-04-26 08:12:10 +00008941 if (tg3_flag(tp, USING_MSI)) {
Michael Chanee6a99b2007-07-18 21:49:10 -07008942 u16 ctrl;
8943
8944 pci_read_config_word(tp->pdev,
8945 tp->msi_cap + PCI_MSI_FLAGS,
8946 &ctrl);
8947 pci_write_config_word(tp->pdev,
8948 tp->msi_cap + PCI_MSI_FLAGS,
8949 ctrl | PCI_MSI_FLAGS_ENABLE);
8950 val = tr32(MSGINT_MODE);
8951 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
8952 }
8953 }
8954}
8955
Nithin Sujirf82995b2014-01-03 10:09:13 -08008956static void tg3_override_clk(struct tg3 *tp)
8957{
8958 u32 val;
8959
8960 switch (tg3_asic_rev(tp)) {
8961 case ASIC_REV_5717:
8962 val = tr32(TG3_CPMU_CLCK_ORIDE_ENABLE);
8963 tw32(TG3_CPMU_CLCK_ORIDE_ENABLE, val |
8964 TG3_CPMU_MAC_ORIDE_ENABLE);
8965 break;
8966
8967 case ASIC_REV_5719:
8968 case ASIC_REV_5720:
8969 tw32(TG3_CPMU_CLCK_ORIDE, CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
8970 break;
8971
8972 default:
8973 return;
8974 }
8975}
8976
8977static void tg3_restore_clk(struct tg3 *tp)
8978{
8979 u32 val;
8980
8981 switch (tg3_asic_rev(tp)) {
8982 case ASIC_REV_5717:
8983 val = tr32(TG3_CPMU_CLCK_ORIDE_ENABLE);
8984 tw32(TG3_CPMU_CLCK_ORIDE_ENABLE,
8985 val & ~TG3_CPMU_MAC_ORIDE_ENABLE);
8986 break;
8987
8988 case ASIC_REV_5719:
8989 case ASIC_REV_5720:
8990 val = tr32(TG3_CPMU_CLCK_ORIDE);
8991 tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
8992 break;
8993
8994 default:
8995 return;
8996 }
8997}
8998
Linus Torvalds1da177e2005-04-16 15:20:36 -07008999/* tp->lock is held. */
9000static int tg3_chip_reset(struct tg3 *tp)
9001{
9002 u32 val;
Michael Chan1ee582d2005-08-09 20:16:46 -07009003 void (*write_op)(struct tg3 *, u32, u32);
Matt Carlson4f125f42009-09-01 12:55:02 +00009004 int i, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009005
Rafael J. Wysocki8496e852013-12-01 02:34:37 +01009006 if (!pci_device_is_present(tp->pdev))
9007 return -ENODEV;
9008
David S. Millerf49639e2006-06-09 11:58:36 -07009009 tg3_nvram_lock(tp);
9010
Matt Carlson77b483f2008-08-15 14:07:24 -07009011 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
9012
David S. Millerf49639e2006-06-09 11:58:36 -07009013 /* No matching tg3_nvram_unlock() after this because
9014 * chip reset below will undo the nvram lock.
9015 */
9016 tp->nvram_lock_cnt = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009017
Michael Chanee6a99b2007-07-18 21:49:10 -07009018 /* GRC_MISC_CFG core clock reset will clear the memory
9019 * enable bit in PCI register 4 and the MSI enable bit
9020 * on some chips, so we save relevant registers here.
9021 */
9022 tg3_save_pci_state(tp);
9023
Joe Perches41535772013-02-16 11:20:04 +00009024 if (tg3_asic_rev(tp) == ASIC_REV_5752 ||
Joe Perches63c3a662011-04-26 08:12:10 +00009025 tg3_flag(tp, 5755_PLUS))
Michael Chand9ab5ad12006-03-20 22:27:35 -08009026 tw32(GRC_FASTBOOT_PC, 0);
9027
Linus Torvalds1da177e2005-04-16 15:20:36 -07009028 /*
9029 * We must avoid the readl() that normally takes place.
9030 * It locks machines, causes machine checks, and other
9031 * fun things. So, temporarily disable the 5701
9032 * hardware workaround, while we do the reset.
9033 */
Michael Chan1ee582d2005-08-09 20:16:46 -07009034 write_op = tp->write32;
9035 if (write_op == tg3_write_flush_reg32)
9036 tp->write32 = tg3_write32;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009037
Michael Chand18edcb2007-03-24 20:57:11 -07009038 /* Prevent the irq handler from reading or writing PCI registers
9039 * during chip reset when the memory enable bit in the PCI command
9040 * register may be cleared. The chip does not generate interrupt
9041 * at this time, but the irq handler may still be called due to irq
9042 * sharing or irqpoll.
9043 */
Joe Perches63c3a662011-04-26 08:12:10 +00009044 tg3_flag_set(tp, CHIP_RESETTING);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00009045 for (i = 0; i < tp->irq_cnt; i++) {
9046 struct tg3_napi *tnapi = &tp->napi[i];
9047 if (tnapi->hw_status) {
9048 tnapi->hw_status->status = 0;
9049 tnapi->hw_status->status_tag = 0;
9050 }
9051 tnapi->last_tag = 0;
9052 tnapi->last_irq_tag = 0;
Michael Chanb8fa2f32007-04-06 17:35:37 -07009053 }
Michael Chand18edcb2007-03-24 20:57:11 -07009054 smp_mb();
Matt Carlson4f125f42009-09-01 12:55:02 +00009055
9056 for (i = 0; i < tp->irq_cnt; i++)
9057 synchronize_irq(tp->napi[i].irq_vec);
Michael Chand18edcb2007-03-24 20:57:11 -07009058
Joe Perches41535772013-02-16 11:20:04 +00009059 if (tg3_asic_rev(tp) == ASIC_REV_57780) {
Matt Carlson255ca312009-08-25 10:07:27 +00009060 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
9061 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
9062 }
9063
Linus Torvalds1da177e2005-04-16 15:20:36 -07009064 /* do the reset */
9065 val = GRC_MISC_CFG_CORECLK_RESET;
9066
Joe Perches63c3a662011-04-26 08:12:10 +00009067 if (tg3_flag(tp, PCI_EXPRESS)) {
Matt Carlson88075d92010-08-02 11:25:58 +00009068 /* Force PCIe 1.0a mode */
Joe Perches41535772013-02-16 11:20:04 +00009069 if (tg3_asic_rev(tp) != ASIC_REV_5785 &&
Joe Perches63c3a662011-04-26 08:12:10 +00009070 !tg3_flag(tp, 57765_PLUS) &&
Matt Carlson88075d92010-08-02 11:25:58 +00009071 tr32(TG3_PCIE_PHY_TSTCTL) ==
9072 (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
9073 tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
9074
Joe Perches41535772013-02-16 11:20:04 +00009075 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009076 tw32(GRC_MISC_CFG, (1 << 29));
9077 val |= (1 << 29);
9078 }
9079 }
9080
Joe Perches41535772013-02-16 11:20:04 +00009081 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
Michael Chanb5d37722006-09-27 16:06:21 -07009082 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
9083 tw32(GRC_VCPU_EXT_CTRL,
9084 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
9085 }
9086
Nithin Sujirf82995b2014-01-03 10:09:13 -08009087 /* Set the clock to the highest frequency to avoid timeouts. With link
9088 * aware mode, the clock speed could be slow and bootcode does not
9089 * complete within the expected time. Override the clock to allow the
9090 * bootcode to finish sooner and then restore it.
9091 */
9092 tg3_override_clk(tp);
9093
Matt Carlsonf37500d2010-08-02 11:25:59 +00009094 /* Manage gphy power for all CPMU absent PCIe devices. */
Joe Perches63c3a662011-04-26 08:12:10 +00009095 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
Linus Torvalds1da177e2005-04-16 15:20:36 -07009096 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
Matt Carlsonf37500d2010-08-02 11:25:59 +00009097
Linus Torvalds1da177e2005-04-16 15:20:36 -07009098 tw32(GRC_MISC_CFG, val);
9099
Michael Chan1ee582d2005-08-09 20:16:46 -07009100 /* restore 5701 hardware bug workaround write method */
9101 tp->write32 = write_op;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009102
9103 /* Unfortunately, we have to delay before the PCI read back.
9104 * Some 575X chips even will not respond to a PCI cfg access
9105 * when the reset command is given to the chip.
9106 *
9107 * How do these hardware designers expect things to work
9108 * properly if the PCI write is posted for a long period
9109 * of time? It is always necessary to have some method by
9110 * which a register read back can occur to push the write
9111 * out which does the reset.
9112 *
9113 * For most tg3 variants the trick below was working.
9114 * Ho hum...
9115 */
9116 udelay(120);
9117
9118 /* Flush PCI posted writes. The normal MMIO registers
9119 * are inaccessible at this time so this is the only
9120 * way to make this reliably (actually, this is no longer
9121 * the case, see above). I tried to use indirect
9122 * register read/write but this upset some 5701 variants.
9123 */
9124 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
9125
9126 udelay(120);
9127
Jiang Liu0f49bfb2012-08-20 13:28:20 -06009128 if (tg3_flag(tp, PCI_EXPRESS) && pci_is_pcie(tp->pdev)) {
Matt Carlsone7126992009-08-25 10:08:16 +00009129 u16 val16;
9130
Joe Perches41535772013-02-16 11:20:04 +00009131 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A0) {
Michael Chan86449942012-10-02 20:31:14 -07009132 int j;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009133 u32 cfg_val;
9134
9135 /* Wait for link training to complete. */
Michael Chan86449942012-10-02 20:31:14 -07009136 for (j = 0; j < 5000; j++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009137 udelay(100);
9138
9139 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
9140 pci_write_config_dword(tp->pdev, 0xc4,
9141 cfg_val | (1 << 15));
9142 }
Matt Carlson5e7dfd02008-11-21 17:18:16 -08009143
Matt Carlsone7126992009-08-25 10:08:16 +00009144 /* Clear the "no snoop" and "relaxed ordering" bits. */
Jiang Liu0f49bfb2012-08-20 13:28:20 -06009145 val16 = PCI_EXP_DEVCTL_RELAX_EN | PCI_EXP_DEVCTL_NOSNOOP_EN;
Matt Carlsone7126992009-08-25 10:08:16 +00009146 /*
9147 * Older PCIe devices only support the 128 byte
9148 * MPS setting. Enforce the restriction.
Matt Carlson5e7dfd02008-11-21 17:18:16 -08009149 */
Joe Perches63c3a662011-04-26 08:12:10 +00009150 if (!tg3_flag(tp, CPMU_PRESENT))
Jiang Liu0f49bfb2012-08-20 13:28:20 -06009151 val16 |= PCI_EXP_DEVCTL_PAYLOAD;
9152 pcie_capability_clear_word(tp->pdev, PCI_EXP_DEVCTL, val16);
Matt Carlson5e7dfd02008-11-21 17:18:16 -08009153
Matt Carlson5e7dfd02008-11-21 17:18:16 -08009154 /* Clear error status */
Jiang Liu0f49bfb2012-08-20 13:28:20 -06009155 pcie_capability_write_word(tp->pdev, PCI_EXP_DEVSTA,
Matt Carlson5e7dfd02008-11-21 17:18:16 -08009156 PCI_EXP_DEVSTA_CED |
9157 PCI_EXP_DEVSTA_NFED |
9158 PCI_EXP_DEVSTA_FED |
9159 PCI_EXP_DEVSTA_URD);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009160 }
9161
Michael Chanee6a99b2007-07-18 21:49:10 -07009162 tg3_restore_pci_state(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009163
Joe Perches63c3a662011-04-26 08:12:10 +00009164 tg3_flag_clear(tp, CHIP_RESETTING);
9165 tg3_flag_clear(tp, ERROR_PROCESSED);
Michael Chand18edcb2007-03-24 20:57:11 -07009166
Michael Chanee6a99b2007-07-18 21:49:10 -07009167 val = 0;
Joe Perches63c3a662011-04-26 08:12:10 +00009168 if (tg3_flag(tp, 5780_CLASS))
Michael Chan4cf78e42005-07-25 12:29:19 -07009169 val = tr32(MEMARB_MODE);
Michael Chanee6a99b2007-07-18 21:49:10 -07009170 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009171
Joe Perches41535772013-02-16 11:20:04 +00009172 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A3) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009173 tg3_stop_fw(tp);
9174 tw32(0x5000, 0x400);
9175 }
9176
Hauke Mehrtens7e6c63f2013-02-07 05:37:39 +00009177 if (tg3_flag(tp, IS_SSB_CORE)) {
9178 /*
9179 * BCM4785: In order to avoid repercussions from using
9180 * potentially defective internal ROM, stop the Rx RISC CPU,
9181 * which is not required.
9182 */
9183 tg3_stop_fw(tp);
9184 tg3_halt_cpu(tp, RX_CPU_BASE);
9185 }
9186
Nithin Sujirfb03a432013-05-21 12:57:32 +00009187 err = tg3_poll_fw(tp);
9188 if (err)
9189 return err;
9190
Linus Torvalds1da177e2005-04-16 15:20:36 -07009191 tw32(GRC_MODE, tp->grc_mode);
9192
Joe Perches41535772013-02-16 11:20:04 +00009193 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A0) {
Andy Gospodarekab0049b2007-09-06 20:42:14 +01009194 val = tr32(0xc4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009195
9196 tw32(0xc4, val | (1 << 15));
9197 }
9198
9199 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
Joe Perches41535772013-02-16 11:20:04 +00009200 tg3_asic_rev(tp) == ASIC_REV_5705) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009201 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
Joe Perches41535772013-02-16 11:20:04 +00009202 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009203 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
9204 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
9205 }
9206
Matt Carlsonf07e9af2010-08-02 11:26:07 +00009207 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
Matt Carlson9e975cc2011-07-20 10:20:50 +00009208 tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
Matt Carlsond2394e6b2010-11-24 08:31:47 +00009209 val = tp->mac_mode;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00009210 } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
Matt Carlson9e975cc2011-07-20 10:20:50 +00009211 tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
Matt Carlsond2394e6b2010-11-24 08:31:47 +00009212 val = tp->mac_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009213 } else
Matt Carlsond2394e6b2010-11-24 08:31:47 +00009214 val = 0;
9215
9216 tw32_f(MAC_MODE, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009217 udelay(40);
9218
Matt Carlson77b483f2008-08-15 14:07:24 -07009219 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
9220
Matt Carlson0a9140c2009-08-28 12:27:50 +00009221 tg3_mdio_start(tp);
9222
Joe Perches63c3a662011-04-26 08:12:10 +00009223 if (tg3_flag(tp, PCI_EXPRESS) &&
Joe Perches41535772013-02-16 11:20:04 +00009224 tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0 &&
9225 tg3_asic_rev(tp) != ASIC_REV_5785 &&
Joe Perches63c3a662011-04-26 08:12:10 +00009226 !tg3_flag(tp, 57765_PLUS)) {
Andy Gospodarekab0049b2007-09-06 20:42:14 +01009227 val = tr32(0x7c00);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009228
9229 tw32(0x7c00, val | (1 << 25));
9230 }
9231
Nithin Sujirf82995b2014-01-03 10:09:13 -08009232 tg3_restore_clk(tp);
Matt Carlsond78b59f2011-04-05 14:22:46 +00009233
Linus Torvalds1da177e2005-04-16 15:20:36 -07009234 /* Reprobe ASF enable state. */
Joe Perches63c3a662011-04-26 08:12:10 +00009235 tg3_flag_clear(tp, ENABLE_ASF);
Nithin Sujir942d1af2013-04-09 08:48:07 +00009236 tp->phy_flags &= ~(TG3_PHYFLG_1G_ON_VAUX_OK |
9237 TG3_PHYFLG_KEEP_LINK_ON_PWRDN);
9238
Joe Perches63c3a662011-04-26 08:12:10 +00009239 tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009240 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
9241 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
9242 u32 nic_cfg;
9243
9244 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
9245 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
Joe Perches63c3a662011-04-26 08:12:10 +00009246 tg3_flag_set(tp, ENABLE_ASF);
Matt Carlson4ba526c2008-08-15 14:10:04 -07009247 tp->last_event_jiffies = jiffies;
Joe Perches63c3a662011-04-26 08:12:10 +00009248 if (tg3_flag(tp, 5750_PLUS))
9249 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
Nithin Sujir942d1af2013-04-09 08:48:07 +00009250
9251 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &nic_cfg);
9252 if (nic_cfg & NIC_SRAM_1G_ON_VAUX_OK)
9253 tp->phy_flags |= TG3_PHYFLG_1G_ON_VAUX_OK;
9254 if (nic_cfg & NIC_SRAM_LNK_FLAP_AVOID)
9255 tp->phy_flags |= TG3_PHYFLG_KEEP_LINK_ON_PWRDN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009256 }
9257 }
9258
9259 return 0;
9260}
9261
Matt Carlson65ec6982012-02-28 23:33:37 +00009262static void tg3_get_nstats(struct tg3 *, struct rtnl_link_stats64 *);
9263static void tg3_get_estats(struct tg3 *, struct tg3_ethtool_stats *);
Michael Chane565eec2014-01-03 10:09:12 -08009264static void __tg3_set_rx_mode(struct net_device *);
Matt Carlson92feeab2011-12-08 14:40:14 +00009265
Linus Torvalds1da177e2005-04-16 15:20:36 -07009266/* tp->lock is held. */
Joe Perches953c96e2013-04-09 10:18:14 +00009267static int tg3_halt(struct tg3 *tp, int kind, bool silent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009268{
9269 int err;
9270
9271 tg3_stop_fw(tp);
9272
Michael Chan944d9802005-05-29 14:57:48 -07009273 tg3_write_sig_pre_reset(tp, kind);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009274
David S. Millerb3b7d6b2005-05-05 14:40:20 -07009275 tg3_abort_hw(tp, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009276 err = tg3_chip_reset(tp);
9277
Joe Perches953c96e2013-04-09 10:18:14 +00009278 __tg3_set_mac_addr(tp, false);
Matt Carlsondaba2a62009-04-20 06:58:52 +00009279
Michael Chan944d9802005-05-29 14:57:48 -07009280 tg3_write_sig_legacy(tp, kind);
9281 tg3_write_sig_post_reset(tp, kind);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009282
Matt Carlson92feeab2011-12-08 14:40:14 +00009283 if (tp->hw_stats) {
9284 /* Save the stats across chip resets... */
David S. Millerb4017c52012-03-01 17:57:40 -05009285 tg3_get_nstats(tp, &tp->net_stats_prev);
Matt Carlson92feeab2011-12-08 14:40:14 +00009286 tg3_get_estats(tp, &tp->estats_prev);
9287
9288 /* And make sure the next sample is new data */
9289 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
9290 }
9291
Nithin Sujir4bc814a2013-09-20 16:46:59 -07009292 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009293}
9294
Linus Torvalds1da177e2005-04-16 15:20:36 -07009295static int tg3_set_mac_addr(struct net_device *dev, void *p)
9296{
9297 struct tg3 *tp = netdev_priv(dev);
9298 struct sockaddr *addr = p;
Joe Perches953c96e2013-04-09 10:18:14 +00009299 int err = 0;
9300 bool skip_mac_1 = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009301
Michael Chanf9804dd2005-09-27 12:13:10 -07009302 if (!is_valid_ether_addr(addr->sa_data))
Danny Kukawka504f9b52012-02-21 02:07:49 +00009303 return -EADDRNOTAVAIL;
Michael Chanf9804dd2005-09-27 12:13:10 -07009304
Linus Torvalds1da177e2005-04-16 15:20:36 -07009305 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
9306
Michael Chane75f7c92006-03-20 21:33:26 -08009307 if (!netif_running(dev))
9308 return 0;
9309
Joe Perches63c3a662011-04-26 08:12:10 +00009310 if (tg3_flag(tp, ENABLE_ASF)) {
Michael Chan986e0ae2007-05-05 12:10:20 -07009311 u32 addr0_high, addr0_low, addr1_high, addr1_low;
Michael Chan58712ef2006-04-29 18:58:01 -07009312
Michael Chan986e0ae2007-05-05 12:10:20 -07009313 addr0_high = tr32(MAC_ADDR_0_HIGH);
9314 addr0_low = tr32(MAC_ADDR_0_LOW);
9315 addr1_high = tr32(MAC_ADDR_1_HIGH);
9316 addr1_low = tr32(MAC_ADDR_1_LOW);
9317
9318 /* Skip MAC addr 1 if ASF is using it. */
9319 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
9320 !(addr1_high == 0 && addr1_low == 0))
Joe Perches953c96e2013-04-09 10:18:14 +00009321 skip_mac_1 = true;
Michael Chan58712ef2006-04-29 18:58:01 -07009322 }
Michael Chan986e0ae2007-05-05 12:10:20 -07009323 spin_lock_bh(&tp->lock);
9324 __tg3_set_mac_addr(tp, skip_mac_1);
Michael Chane565eec2014-01-03 10:09:12 -08009325 __tg3_set_rx_mode(dev);
Michael Chan986e0ae2007-05-05 12:10:20 -07009326 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009327
Michael Chanb9ec6c12006-07-25 16:37:27 -07009328 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009329}
9330
9331/* tp->lock is held. */
9332static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
9333 dma_addr_t mapping, u32 maxlen_flags,
9334 u32 nic_addr)
9335{
9336 tg3_write_mem(tp,
9337 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
9338 ((u64) mapping >> 32));
9339 tg3_write_mem(tp,
9340 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
9341 ((u64) mapping & 0xffffffff));
9342 tg3_write_mem(tp,
9343 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
9344 maxlen_flags);
9345
Joe Perches63c3a662011-04-26 08:12:10 +00009346 if (!tg3_flag(tp, 5705_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07009347 tg3_write_mem(tp,
9348 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
9349 nic_addr);
9350}
9351
Michael Chana489b6d2012-09-28 07:12:39 +00009352
9353static void tg3_coal_tx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
David S. Miller15f98502005-05-18 22:49:26 -07009354{
Michael Chana489b6d2012-09-28 07:12:39 +00009355 int i = 0;
Matt Carlsonb6080e12009-09-01 13:12:00 +00009356
Joe Perches63c3a662011-04-26 08:12:10 +00009357 if (!tg3_flag(tp, ENABLE_TSS)) {
Matt Carlsonb6080e12009-09-01 13:12:00 +00009358 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
9359 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
9360 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
Matt Carlsonb6080e12009-09-01 13:12:00 +00009361 } else {
9362 tw32(HOSTCC_TXCOL_TICKS, 0);
9363 tw32(HOSTCC_TXMAX_FRAMES, 0);
9364 tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
Michael Chana489b6d2012-09-28 07:12:39 +00009365
9366 for (; i < tp->txq_cnt; i++) {
9367 u32 reg;
9368
9369 reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
9370 tw32(reg, ec->tx_coalesce_usecs);
9371 reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
9372 tw32(reg, ec->tx_max_coalesced_frames);
9373 reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
9374 tw32(reg, ec->tx_max_coalesced_frames_irq);
9375 }
Matt Carlson19cfaec2009-12-03 08:36:20 +00009376 }
Matt Carlsonb6080e12009-09-01 13:12:00 +00009377
Michael Chana489b6d2012-09-28 07:12:39 +00009378 for (; i < tp->irq_max - 1; i++) {
9379 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
9380 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
9381 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
9382 }
9383}
9384
9385static void tg3_coal_rx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
9386{
9387 int i = 0;
9388 u32 limit = tp->rxq_cnt;
9389
Joe Perches63c3a662011-04-26 08:12:10 +00009390 if (!tg3_flag(tp, ENABLE_RSS)) {
Matt Carlson19cfaec2009-12-03 08:36:20 +00009391 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
9392 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
9393 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
Michael Chana489b6d2012-09-28 07:12:39 +00009394 limit--;
Matt Carlson19cfaec2009-12-03 08:36:20 +00009395 } else {
Matt Carlsonb6080e12009-09-01 13:12:00 +00009396 tw32(HOSTCC_RXCOL_TICKS, 0);
9397 tw32(HOSTCC_RXMAX_FRAMES, 0);
9398 tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
David S. Miller15f98502005-05-18 22:49:26 -07009399 }
Matt Carlsonb6080e12009-09-01 13:12:00 +00009400
Michael Chana489b6d2012-09-28 07:12:39 +00009401 for (; i < limit; i++) {
9402 u32 reg;
9403
9404 reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
9405 tw32(reg, ec->rx_coalesce_usecs);
9406 reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
9407 tw32(reg, ec->rx_max_coalesced_frames);
9408 reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
9409 tw32(reg, ec->rx_max_coalesced_frames_irq);
9410 }
9411
9412 for (; i < tp->irq_max - 1; i++) {
9413 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
9414 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
9415 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
9416 }
9417}
9418
9419static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
9420{
9421 tg3_coal_tx_init(tp, ec);
9422 tg3_coal_rx_init(tp, ec);
9423
Joe Perches63c3a662011-04-26 08:12:10 +00009424 if (!tg3_flag(tp, 5705_PLUS)) {
David S. Miller15f98502005-05-18 22:49:26 -07009425 u32 val = ec->stats_block_coalesce_usecs;
9426
Matt Carlsonb6080e12009-09-01 13:12:00 +00009427 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
9428 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
9429
Nithin Nayak Sujirf4a46d12012-11-14 14:44:27 +00009430 if (!tp->link_up)
David S. Miller15f98502005-05-18 22:49:26 -07009431 val = 0;
9432
9433 tw32(HOSTCC_STAT_COAL_TICKS, val);
9434 }
9435}
Linus Torvalds1da177e2005-04-16 15:20:36 -07009436
9437/* tp->lock is held. */
Nithin Sujir328947f2013-05-23 11:11:24 +00009438static void tg3_tx_rcbs_disable(struct tg3 *tp)
9439{
9440 u32 txrcb, limit;
9441
9442 /* Disable all transmit rings but the first. */
9443 if (!tg3_flag(tp, 5705_PLUS))
9444 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
9445 else if (tg3_flag(tp, 5717_PLUS))
9446 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
9447 else if (tg3_flag(tp, 57765_CLASS) ||
9448 tg3_asic_rev(tp) == ASIC_REV_5762)
9449 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
9450 else
9451 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
9452
9453 for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
9454 txrcb < limit; txrcb += TG3_BDINFO_SIZE)
9455 tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
9456 BDINFO_FLAGS_DISABLED);
9457}
9458
9459/* tp->lock is held. */
Nithin Sujir32ba19e2013-05-23 11:11:23 +00009460static void tg3_tx_rcbs_init(struct tg3 *tp)
9461{
9462 int i = 0;
9463 u32 txrcb = NIC_SRAM_SEND_RCB;
9464
9465 if (tg3_flag(tp, ENABLE_TSS))
9466 i++;
9467
9468 for (; i < tp->irq_max; i++, txrcb += TG3_BDINFO_SIZE) {
9469 struct tg3_napi *tnapi = &tp->napi[i];
9470
9471 if (!tnapi->tx_ring)
9472 continue;
9473
9474 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
9475 (TG3_TX_RING_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT),
9476 NIC_SRAM_TX_BUFFER_DESC);
9477 }
9478}
9479
9480/* tp->lock is held. */
Nithin Sujir328947f2013-05-23 11:11:24 +00009481static void tg3_rx_ret_rcbs_disable(struct tg3 *tp)
9482{
9483 u32 rxrcb, limit;
9484
9485 /* Disable all receive return rings but the first. */
9486 if (tg3_flag(tp, 5717_PLUS))
9487 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
9488 else if (!tg3_flag(tp, 5705_PLUS))
9489 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
9490 else if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
9491 tg3_asic_rev(tp) == ASIC_REV_5762 ||
9492 tg3_flag(tp, 57765_CLASS))
9493 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
9494 else
9495 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
9496
9497 for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
9498 rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
9499 tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
9500 BDINFO_FLAGS_DISABLED);
9501}
9502
9503/* tp->lock is held. */
Nithin Sujir32ba19e2013-05-23 11:11:23 +00009504static void tg3_rx_ret_rcbs_init(struct tg3 *tp)
9505{
9506 int i = 0;
9507 u32 rxrcb = NIC_SRAM_RCV_RET_RCB;
9508
9509 if (tg3_flag(tp, ENABLE_RSS))
9510 i++;
9511
9512 for (; i < tp->irq_max; i++, rxrcb += TG3_BDINFO_SIZE) {
9513 struct tg3_napi *tnapi = &tp->napi[i];
9514
9515 if (!tnapi->rx_rcb)
9516 continue;
9517
9518 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
9519 (tp->rx_ret_ring_mask + 1) <<
9520 BDINFO_FLAGS_MAXLEN_SHIFT, 0);
9521 }
9522}
9523
9524/* tp->lock is held. */
Matt Carlson2d31eca2009-09-01 12:53:31 +00009525static void tg3_rings_reset(struct tg3 *tp)
9526{
9527 int i;
Nithin Sujir328947f2013-05-23 11:11:24 +00009528 u32 stblk;
Matt Carlson2d31eca2009-09-01 12:53:31 +00009529 struct tg3_napi *tnapi = &tp->napi[0];
9530
Nithin Sujir328947f2013-05-23 11:11:24 +00009531 tg3_tx_rcbs_disable(tp);
Matt Carlson2d31eca2009-09-01 12:53:31 +00009532
Nithin Sujir328947f2013-05-23 11:11:24 +00009533 tg3_rx_ret_rcbs_disable(tp);
Matt Carlson2d31eca2009-09-01 12:53:31 +00009534
9535 /* Disable interrupts */
9536 tw32_mailbox_f(tp->napi[0].int_mbox, 1);
Matt Carlson0e6cf6a2011-06-13 13:38:55 +00009537 tp->napi[0].chk_msi_cnt = 0;
9538 tp->napi[0].last_rx_cons = 0;
9539 tp->napi[0].last_tx_cons = 0;
Matt Carlson2d31eca2009-09-01 12:53:31 +00009540
9541 /* Zero mailbox registers. */
Joe Perches63c3a662011-04-26 08:12:10 +00009542 if (tg3_flag(tp, SUPPORT_MSIX)) {
Matt Carlson6fd45cb2010-09-15 08:59:57 +00009543 for (i = 1; i < tp->irq_max; i++) {
Matt Carlsonf77a6a82009-09-01 13:04:37 +00009544 tp->napi[i].tx_prod = 0;
9545 tp->napi[i].tx_cons = 0;
Joe Perches63c3a662011-04-26 08:12:10 +00009546 if (tg3_flag(tp, ENABLE_TSS))
Matt Carlsonc2353a32010-01-20 16:58:08 +00009547 tw32_mailbox(tp->napi[i].prodmbox, 0);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00009548 tw32_rx_mbox(tp->napi[i].consmbox, 0);
9549 tw32_mailbox_f(tp->napi[i].int_mbox, 1);
Matt Carlson7f230732011-08-31 11:44:48 +00009550 tp->napi[i].chk_msi_cnt = 0;
Matt Carlson0e6cf6a2011-06-13 13:38:55 +00009551 tp->napi[i].last_rx_cons = 0;
9552 tp->napi[i].last_tx_cons = 0;
Matt Carlsonf77a6a82009-09-01 13:04:37 +00009553 }
Joe Perches63c3a662011-04-26 08:12:10 +00009554 if (!tg3_flag(tp, ENABLE_TSS))
Matt Carlsonc2353a32010-01-20 16:58:08 +00009555 tw32_mailbox(tp->napi[0].prodmbox, 0);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00009556 } else {
9557 tp->napi[0].tx_prod = 0;
9558 tp->napi[0].tx_cons = 0;
9559 tw32_mailbox(tp->napi[0].prodmbox, 0);
9560 tw32_rx_mbox(tp->napi[0].consmbox, 0);
9561 }
Matt Carlson2d31eca2009-09-01 12:53:31 +00009562
9563 /* Make sure the NIC-based send BD rings are disabled. */
Joe Perches63c3a662011-04-26 08:12:10 +00009564 if (!tg3_flag(tp, 5705_PLUS)) {
Matt Carlson2d31eca2009-09-01 12:53:31 +00009565 u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
9566 for (i = 0; i < 16; i++)
9567 tw32_tx_mbox(mbox + i * 8, 0);
9568 }
9569
Matt Carlson2d31eca2009-09-01 12:53:31 +00009570 /* Clear status block in ram. */
9571 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
9572
9573 /* Set status block DMA address */
9574 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
9575 ((u64) tnapi->status_mapping >> 32));
9576 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
9577 ((u64) tnapi->status_mapping & 0xffffffff));
9578
Matt Carlsonf77a6a82009-09-01 13:04:37 +00009579 stblk = HOSTCC_STATBLCK_RING1;
9580
9581 for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
9582 u64 mapping = (u64)tnapi->status_mapping;
9583 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
9584 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
Nithin Sujir32ba19e2013-05-23 11:11:23 +00009585 stblk += 8;
Matt Carlsonf77a6a82009-09-01 13:04:37 +00009586
9587 /* Clear status block in ram. */
9588 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00009589 }
Nithin Sujir32ba19e2013-05-23 11:11:23 +00009590
9591 tg3_tx_rcbs_init(tp);
9592 tg3_rx_ret_rcbs_init(tp);
Matt Carlson2d31eca2009-09-01 12:53:31 +00009593}
9594
Matt Carlsoneb07a942011-04-20 07:57:36 +00009595static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
9596{
9597 u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
9598
Joe Perches63c3a662011-04-26 08:12:10 +00009599 if (!tg3_flag(tp, 5750_PLUS) ||
9600 tg3_flag(tp, 5780_CLASS) ||
Joe Perches41535772013-02-16 11:20:04 +00009601 tg3_asic_rev(tp) == ASIC_REV_5750 ||
9602 tg3_asic_rev(tp) == ASIC_REV_5752 ||
Matt Carlson513aa6e2011-11-21 15:01:18 +00009603 tg3_flag(tp, 57765_PLUS))
Matt Carlsoneb07a942011-04-20 07:57:36 +00009604 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
Joe Perches41535772013-02-16 11:20:04 +00009605 else if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
9606 tg3_asic_rev(tp) == ASIC_REV_5787)
Matt Carlsoneb07a942011-04-20 07:57:36 +00009607 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
9608 else
9609 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
9610
9611 nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
9612 host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
9613
9614 val = min(nic_rep_thresh, host_rep_thresh);
9615 tw32(RCVBDI_STD_THRESH, val);
9616
Joe Perches63c3a662011-04-26 08:12:10 +00009617 if (tg3_flag(tp, 57765_PLUS))
Matt Carlsoneb07a942011-04-20 07:57:36 +00009618 tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
9619
Joe Perches63c3a662011-04-26 08:12:10 +00009620 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
Matt Carlsoneb07a942011-04-20 07:57:36 +00009621 return;
9622
Matt Carlson513aa6e2011-11-21 15:01:18 +00009623 bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
Matt Carlsoneb07a942011-04-20 07:57:36 +00009624
9625 host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
9626
9627 val = min(bdcache_maxcnt / 2, host_rep_thresh);
9628 tw32(RCVBDI_JUMBO_THRESH, val);
9629
Joe Perches63c3a662011-04-26 08:12:10 +00009630 if (tg3_flag(tp, 57765_PLUS))
Matt Carlsoneb07a942011-04-20 07:57:36 +00009631 tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
9632}
9633
Matt Carlsonccd5ba92012-02-13 10:20:08 +00009634static inline u32 calc_crc(unsigned char *buf, int len)
9635{
9636 u32 reg;
9637 u32 tmp;
9638 int j, k;
9639
9640 reg = 0xffffffff;
9641
9642 for (j = 0; j < len; j++) {
9643 reg ^= buf[j];
9644
9645 for (k = 0; k < 8; k++) {
9646 tmp = reg & 0x01;
9647
9648 reg >>= 1;
9649
9650 if (tmp)
9651 reg ^= 0xedb88320;
9652 }
9653 }
9654
9655 return ~reg;
9656}
9657
9658static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
9659{
9660 /* accept or reject all multicast frames */
9661 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
9662 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
9663 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
9664 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
9665}
9666
9667static void __tg3_set_rx_mode(struct net_device *dev)
9668{
9669 struct tg3 *tp = netdev_priv(dev);
9670 u32 rx_mode;
9671
9672 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
9673 RX_MODE_KEEP_VLAN_TAG);
9674
9675#if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
9676 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
9677 * flag clear.
9678 */
9679 if (!tg3_flag(tp, ENABLE_ASF))
9680 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
9681#endif
9682
9683 if (dev->flags & IFF_PROMISC) {
9684 /* Promiscuous mode. */
9685 rx_mode |= RX_MODE_PROMISC;
9686 } else if (dev->flags & IFF_ALLMULTI) {
9687 /* Accept all multicast. */
9688 tg3_set_multi(tp, 1);
9689 } else if (netdev_mc_empty(dev)) {
9690 /* Reject all multicast. */
9691 tg3_set_multi(tp, 0);
9692 } else {
9693 /* Accept one or more multicast(s). */
9694 struct netdev_hw_addr *ha;
9695 u32 mc_filter[4] = { 0, };
9696 u32 regidx;
9697 u32 bit;
9698 u32 crc;
9699
9700 netdev_for_each_mc_addr(ha, dev) {
9701 crc = calc_crc(ha->addr, ETH_ALEN);
9702 bit = ~crc & 0x7f;
9703 regidx = (bit & 0x60) >> 5;
9704 bit &= 0x1f;
9705 mc_filter[regidx] |= (1 << bit);
9706 }
9707
9708 tw32(MAC_HASH_REG_0, mc_filter[0]);
9709 tw32(MAC_HASH_REG_1, mc_filter[1]);
9710 tw32(MAC_HASH_REG_2, mc_filter[2]);
9711 tw32(MAC_HASH_REG_3, mc_filter[3]);
9712 }
9713
Michael Chane565eec2014-01-03 10:09:12 -08009714 if (netdev_uc_count(dev) > TG3_MAX_UCAST_ADDR(tp)) {
9715 rx_mode |= RX_MODE_PROMISC;
9716 } else if (!(dev->flags & IFF_PROMISC)) {
9717 /* Add all entries into to the mac addr filter list */
9718 int i = 0;
9719 struct netdev_hw_addr *ha;
9720
9721 netdev_for_each_uc_addr(ha, dev) {
9722 __tg3_set_one_mac_addr(tp, ha->addr,
9723 i + TG3_UCAST_ADDR_IDX(tp));
9724 i++;
9725 }
9726 }
9727
Matt Carlsonccd5ba92012-02-13 10:20:08 +00009728 if (rx_mode != tp->rx_mode) {
9729 tp->rx_mode = rx_mode;
9730 tw32_f(MAC_RX_MODE, rx_mode);
9731 udelay(10);
9732 }
9733}
9734
Michael Chan91024262012-09-28 07:12:38 +00009735static void tg3_rss_init_dflt_indir_tbl(struct tg3 *tp, u32 qcnt)
Matt Carlson90415472011-12-16 13:33:23 +00009736{
9737 int i;
9738
9739 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
Michael Chan91024262012-09-28 07:12:38 +00009740 tp->rss_ind_tbl[i] = ethtool_rxfh_indir_default(i, qcnt);
Matt Carlson90415472011-12-16 13:33:23 +00009741}
9742
9743static void tg3_rss_check_indir_tbl(struct tg3 *tp)
Matt Carlsonbcebcc42011-12-14 11:10:01 +00009744{
9745 int i;
9746
9747 if (!tg3_flag(tp, SUPPORT_MSIX))
9748 return;
9749
Michael Chan0b3ba052012-11-14 14:44:29 +00009750 if (tp->rxq_cnt == 1) {
Matt Carlsonbcebcc42011-12-14 11:10:01 +00009751 memset(&tp->rss_ind_tbl[0], 0, sizeof(tp->rss_ind_tbl));
Matt Carlson90415472011-12-16 13:33:23 +00009752 return;
9753 }
9754
9755 /* Validate table against current IRQ count */
9756 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
Michael Chan0b3ba052012-11-14 14:44:29 +00009757 if (tp->rss_ind_tbl[i] >= tp->rxq_cnt)
Matt Carlson90415472011-12-16 13:33:23 +00009758 break;
9759 }
9760
9761 if (i != TG3_RSS_INDIR_TBL_SIZE)
Michael Chan91024262012-09-28 07:12:38 +00009762 tg3_rss_init_dflt_indir_tbl(tp, tp->rxq_cnt);
Matt Carlsonbcebcc42011-12-14 11:10:01 +00009763}
9764
Matt Carlson90415472011-12-16 13:33:23 +00009765static void tg3_rss_write_indir_tbl(struct tg3 *tp)
Matt Carlsonbcebcc42011-12-14 11:10:01 +00009766{
9767 int i = 0;
9768 u32 reg = MAC_RSS_INDIR_TBL_0;
9769
9770 while (i < TG3_RSS_INDIR_TBL_SIZE) {
9771 u32 val = tp->rss_ind_tbl[i];
9772 i++;
9773 for (; i % 8; i++) {
9774 val <<= 4;
9775 val |= tp->rss_ind_tbl[i];
9776 }
9777 tw32(reg, val);
9778 reg += 4;
9779 }
9780}
9781
Nithin Sujir9bc297e2013-06-03 09:19:34 +00009782static inline u32 tg3_lso_rd_dma_workaround_bit(struct tg3 *tp)
9783{
9784 if (tg3_asic_rev(tp) == ASIC_REV_5719)
9785 return TG3_LSO_RD_DMA_TX_LENGTH_WA_5719;
9786 else
9787 return TG3_LSO_RD_DMA_TX_LENGTH_WA_5720;
9788}
9789
Matt Carlson2d31eca2009-09-01 12:53:31 +00009790/* tp->lock is held. */
Joe Perches953c96e2013-04-09 10:18:14 +00009791static int tg3_reset_hw(struct tg3 *tp, bool reset_phy)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009792{
9793 u32 val, rdmac_mode;
9794 int i, err, limit;
Matt Carlson8fea32b2010-09-15 08:59:58 +00009795 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009796
9797 tg3_disable_ints(tp);
9798
9799 tg3_stop_fw(tp);
9800
9801 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
9802
Joe Perches63c3a662011-04-26 08:12:10 +00009803 if (tg3_flag(tp, INIT_COMPLETE))
Michael Chane6de8ad2005-05-05 14:42:41 -07009804 tg3_abort_hw(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009805
Nithin Sujirfdad8de2013-04-09 08:48:08 +00009806 if ((tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
9807 !(tp->phy_flags & TG3_PHYFLG_USER_CONFIGURED)) {
9808 tg3_phy_pull_config(tp);
Nithin Sujir400dfba2013-05-18 06:26:53 +00009809 tg3_eee_pull_config(tp, NULL);
Nithin Sujirfdad8de2013-04-09 08:48:08 +00009810 tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
9811 }
9812
Nithin Sujir400dfba2013-05-18 06:26:53 +00009813 /* Enable MAC control of LPI */
9814 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
9815 tg3_setup_eee(tp);
9816
Matt Carlson603f1172010-02-12 14:47:10 +00009817 if (reset_phy)
Michael Chand4d2c552006-03-20 17:47:20 -08009818 tg3_phy_reset(tp);
9819
Linus Torvalds1da177e2005-04-16 15:20:36 -07009820 err = tg3_chip_reset(tp);
9821 if (err)
9822 return err;
9823
9824 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
9825
Joe Perches41535772013-02-16 11:20:04 +00009826 if (tg3_chip_rev(tp) == CHIPREV_5784_AX) {
Matt Carlsond30cdd22007-10-07 23:28:35 -07009827 val = tr32(TG3_CPMU_CTRL);
9828 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
9829 tw32(TG3_CPMU_CTRL, val);
Matt Carlson9acb9612007-11-12 21:10:06 -08009830
9831 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
9832 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
9833 val |= CPMU_LSPD_10MB_MACCLK_6_25;
9834 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
9835
9836 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
9837 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
9838 val |= CPMU_LNK_AWARE_MACCLK_6_25;
9839 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
9840
9841 val = tr32(TG3_CPMU_HST_ACC);
9842 val &= ~CPMU_HST_ACC_MACCLK_MASK;
9843 val |= CPMU_HST_ACC_MACCLK_6_25;
9844 tw32(TG3_CPMU_HST_ACC, val);
Matt Carlsond30cdd22007-10-07 23:28:35 -07009845 }
9846
Joe Perches41535772013-02-16 11:20:04 +00009847 if (tg3_asic_rev(tp) == ASIC_REV_57780) {
Matt Carlson33466d92009-04-20 06:57:41 +00009848 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
9849 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
9850 PCIE_PWR_MGMT_L1_THRESH_4MS;
9851 tw32(PCIE_PWR_MGMT_THRESH, val);
Matt Carlson521e6b92009-08-25 10:06:01 +00009852
9853 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
9854 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
9855
9856 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
Matt Carlson33466d92009-04-20 06:57:41 +00009857
Matt Carlsonf40386c2009-11-02 14:24:02 +00009858 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
9859 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
Matt Carlson255ca312009-08-25 10:07:27 +00009860 }
9861
Joe Perches63c3a662011-04-26 08:12:10 +00009862 if (tg3_flag(tp, L1PLLPD_EN)) {
Matt Carlson614b0592010-01-20 16:58:02 +00009863 u32 grc_mode = tr32(GRC_MODE);
9864
9865 /* Access the lower 1K of PL PCIE block registers. */
9866 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
9867 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
9868
9869 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
9870 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
9871 val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
9872
9873 tw32(GRC_MODE, grc_mode);
9874 }
9875
Matt Carlson55086ad2011-12-14 11:09:59 +00009876 if (tg3_flag(tp, 57765_CLASS)) {
Joe Perches41535772013-02-16 11:20:04 +00009877 if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0) {
Matt Carlson5093eed2010-11-24 08:31:45 +00009878 u32 grc_mode = tr32(GRC_MODE);
Matt Carlsoncea46462010-04-12 06:58:24 +00009879
Matt Carlson5093eed2010-11-24 08:31:45 +00009880 /* Access the lower 1K of PL PCIE block registers. */
9881 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
9882 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
Matt Carlsoncea46462010-04-12 06:58:24 +00009883
Matt Carlson5093eed2010-11-24 08:31:45 +00009884 val = tr32(TG3_PCIE_TLDLPL_PORT +
9885 TG3_PCIE_PL_LO_PHYCTL5);
9886 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
9887 val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
Matt Carlsoncea46462010-04-12 06:58:24 +00009888
Matt Carlson5093eed2010-11-24 08:31:45 +00009889 tw32(GRC_MODE, grc_mode);
9890 }
Matt Carlsona977dbe2010-04-12 06:58:26 +00009891
Joe Perches41535772013-02-16 11:20:04 +00009892 if (tg3_chip_rev(tp) != CHIPREV_57765_AX) {
Matt Carlsond3f677a2013-02-14 14:27:51 +00009893 u32 grc_mode;
9894
9895 /* Fix transmit hangs */
9896 val = tr32(TG3_CPMU_PADRNG_CTL);
9897 val |= TG3_CPMU_PADRNG_CTL_RDIV2;
9898 tw32(TG3_CPMU_PADRNG_CTL, val);
9899
9900 grc_mode = tr32(GRC_MODE);
Matt Carlson1ff30a52011-05-19 12:12:46 +00009901
9902 /* Access the lower 1K of DL PCIE block registers. */
9903 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
9904 tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
9905
9906 val = tr32(TG3_PCIE_TLDLPL_PORT +
9907 TG3_PCIE_DL_LO_FTSMAX);
9908 val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
9909 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
9910 val | TG3_PCIE_DL_LO_FTSMAX_VAL);
9911
9912 tw32(GRC_MODE, grc_mode);
9913 }
9914
Matt Carlsona977dbe2010-04-12 06:58:26 +00009915 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
9916 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
9917 val |= CPMU_LSPD_10MB_MACCLK_6_25;
9918 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
Matt Carlsoncea46462010-04-12 06:58:24 +00009919 }
9920
Linus Torvalds1da177e2005-04-16 15:20:36 -07009921 /* This works around an issue with Athlon chipsets on
9922 * B3 tigon3 silicon. This bit has no effect on any
9923 * other revision. But do not set this on PCI Express
Matt Carlson795d01c2007-10-07 23:28:17 -07009924 * chips and don't even touch the clocks if the CPMU is present.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009925 */
Joe Perches63c3a662011-04-26 08:12:10 +00009926 if (!tg3_flag(tp, CPMU_PRESENT)) {
9927 if (!tg3_flag(tp, PCI_EXPRESS))
Matt Carlson795d01c2007-10-07 23:28:17 -07009928 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
9929 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
9930 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07009931
Joe Perches41535772013-02-16 11:20:04 +00009932 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0 &&
Joe Perches63c3a662011-04-26 08:12:10 +00009933 tg3_flag(tp, PCIX_MODE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009934 val = tr32(TG3PCI_PCISTATE);
9935 val |= PCISTATE_RETRY_SAME_DMA;
9936 tw32(TG3PCI_PCISTATE, val);
9937 }
9938
Joe Perches63c3a662011-04-26 08:12:10 +00009939 if (tg3_flag(tp, ENABLE_APE)) {
Matt Carlson0d3031d2007-10-10 18:02:43 -07009940 /* Allow reads and writes to the
9941 * APE register and memory space.
9942 */
9943 val = tr32(TG3PCI_PCISTATE);
9944 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
Matt Carlsonf92d9dc12010-06-05 17:24:30 +00009945 PCISTATE_ALLOW_APE_SHMEM_WR |
9946 PCISTATE_ALLOW_APE_PSPACE_WR;
Matt Carlson0d3031d2007-10-10 18:02:43 -07009947 tw32(TG3PCI_PCISTATE, val);
9948 }
9949
Joe Perches41535772013-02-16 11:20:04 +00009950 if (tg3_chip_rev(tp) == CHIPREV_5704_BX) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009951 /* Enable some hw fixes. */
9952 val = tr32(TG3PCI_MSI_DATA);
9953 val |= (1 << 26) | (1 << 28) | (1 << 29);
9954 tw32(TG3PCI_MSI_DATA, val);
9955 }
9956
9957 /* Descriptor ring init may make accesses to the
9958 * NIC SRAM area to setup the TX descriptors, so we
9959 * can only do this after the hardware has been
9960 * successfully reset.
9961 */
Michael Chan32d8c572006-07-25 16:38:29 -07009962 err = tg3_init_rings(tp);
9963 if (err)
9964 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009965
Joe Perches63c3a662011-04-26 08:12:10 +00009966 if (tg3_flag(tp, 57765_PLUS)) {
Matt Carlsoncbf9ca62009-11-13 13:03:40 +00009967 val = tr32(TG3PCI_DMA_RW_CTRL) &
9968 ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
Joe Perches41535772013-02-16 11:20:04 +00009969 if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0)
Matt Carlson1a319022010-04-12 06:58:25 +00009970 val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
Matt Carlson55086ad2011-12-14 11:09:59 +00009971 if (!tg3_flag(tp, 57765_CLASS) &&
Joe Perches41535772013-02-16 11:20:04 +00009972 tg3_asic_rev(tp) != ASIC_REV_5717 &&
9973 tg3_asic_rev(tp) != ASIC_REV_5762)
Matt Carlson0aebff42011-04-25 12:42:45 +00009974 val |= DMA_RWCTRL_TAGGED_STAT_WA;
Matt Carlsoncbf9ca62009-11-13 13:03:40 +00009975 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
Joe Perches41535772013-02-16 11:20:04 +00009976 } else if (tg3_asic_rev(tp) != ASIC_REV_5784 &&
9977 tg3_asic_rev(tp) != ASIC_REV_5761) {
Matt Carlsond30cdd22007-10-07 23:28:35 -07009978 /* This value is determined during the probe time DMA
9979 * engine test, tg3_test_dma.
9980 */
9981 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
9982 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07009983
9984 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
9985 GRC_MODE_4X_NIC_SEND_RINGS |
9986 GRC_MODE_NO_TX_PHDR_CSUM |
9987 GRC_MODE_NO_RX_PHDR_CSUM);
9988 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
Michael Chand2d746f2006-04-06 21:45:39 -07009989
9990 /* Pseudo-header checksum is done by hardware logic and not
9991 * the offload processers, so make the chip do the pseudo-
9992 * header checksums on receive. For transmit it is more
9993 * convenient to do the pseudo-header checksum in software
9994 * as Linux does that on transmit for us in all cases.
9995 */
9996 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009997
Matt Carlsonfb4ce8a2012-12-03 19:37:00 +00009998 val = GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP;
9999 if (tp->rxptpctl)
10000 tw32(TG3_RX_PTP_CTL,
10001 tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
10002
10003 if (tg3_flag(tp, PTP_CAPABLE))
10004 val |= GRC_MODE_TIME_SYNC_ENABLE;
10005
10006 tw32(GRC_MODE, tp->grc_mode | val);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010007
10008 /* Setup the timer prescalar register. Clock is always 66Mhz. */
10009 val = tr32(GRC_MISC_CFG);
10010 val &= ~0xff;
10011 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
10012 tw32(GRC_MISC_CFG, val);
10013
10014 /* Initialize MBUF/DESC pool. */
Joe Perches63c3a662011-04-26 08:12:10 +000010015 if (tg3_flag(tp, 5750_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010016 /* Do nothing. */
Joe Perches41535772013-02-16 11:20:04 +000010017 } else if (tg3_asic_rev(tp) != ASIC_REV_5705) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010018 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
Joe Perches41535772013-02-16 11:20:04 +000010019 if (tg3_asic_rev(tp) == ASIC_REV_5704)
Linus Torvalds1da177e2005-04-16 15:20:36 -070010020 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
10021 else
10022 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
10023 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
10024 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
Joe Perches63c3a662011-04-26 08:12:10 +000010025 } else if (tg3_flag(tp, TSO_CAPABLE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010026 int fw_len;
10027
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -080010028 fw_len = tp->fw_len;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010029 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
10030 tw32(BUFMGR_MB_POOL_ADDR,
10031 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
10032 tw32(BUFMGR_MB_POOL_SIZE,
10033 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
10034 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070010035
Michael Chan0f893dc2005-07-25 12:30:38 -070010036 if (tp->dev->mtu <= ETH_DATA_LEN) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010037 tw32(BUFMGR_MB_RDMA_LOW_WATER,
10038 tp->bufmgr_config.mbuf_read_dma_low_water);
10039 tw32(BUFMGR_MB_MACRX_LOW_WATER,
10040 tp->bufmgr_config.mbuf_mac_rx_low_water);
10041 tw32(BUFMGR_MB_HIGH_WATER,
10042 tp->bufmgr_config.mbuf_high_water);
10043 } else {
10044 tw32(BUFMGR_MB_RDMA_LOW_WATER,
10045 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
10046 tw32(BUFMGR_MB_MACRX_LOW_WATER,
10047 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
10048 tw32(BUFMGR_MB_HIGH_WATER,
10049 tp->bufmgr_config.mbuf_high_water_jumbo);
10050 }
10051 tw32(BUFMGR_DMA_LOW_WATER,
10052 tp->bufmgr_config.dma_low_water);
10053 tw32(BUFMGR_DMA_HIGH_WATER,
10054 tp->bufmgr_config.dma_high_water);
10055
Matt Carlsond309a462010-09-30 10:34:31 +000010056 val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
Joe Perches41535772013-02-16 11:20:04 +000010057 if (tg3_asic_rev(tp) == ASIC_REV_5719)
Matt Carlsond309a462010-09-30 10:34:31 +000010058 val |= BUFMGR_MODE_NO_TX_UNDERRUN;
Joe Perches41535772013-02-16 11:20:04 +000010059 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
Nithin Sujir94962f72013-12-06 09:53:19 -080010060 tg3_asic_rev(tp) == ASIC_REV_5762 ||
Joe Perches41535772013-02-16 11:20:04 +000010061 tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
10062 tg3_chip_rev_id(tp) == CHIPREV_ID_5720_A0)
Matt Carlson4d958472011-04-20 07:57:35 +000010063 val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
Matt Carlsond309a462010-09-30 10:34:31 +000010064 tw32(BUFMGR_MODE, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010065 for (i = 0; i < 2000; i++) {
10066 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
10067 break;
10068 udelay(10);
10069 }
10070 if (i >= 2000) {
Joe Perches05dbe002010-02-17 19:44:19 +000010071 netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010072 return -ENODEV;
10073 }
10074
Joe Perches41535772013-02-16 11:20:04 +000010075 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5906_A1)
Matt Carlsoneb07a942011-04-20 07:57:36 +000010076 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
Michael Chanb5d37722006-09-27 16:06:21 -070010077
Matt Carlsoneb07a942011-04-20 07:57:36 +000010078 tg3_setup_rxbd_thresholds(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010079
10080 /* Initialize TG3_BDINFO's at:
10081 * RCVDBDI_STD_BD: standard eth size rx ring
10082 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
10083 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
10084 *
10085 * like so:
10086 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
10087 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
10088 * ring attribute flags
10089 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
10090 *
10091 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
10092 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
10093 *
10094 * The size of each ring is fixed in the firmware, but the location is
10095 * configurable.
10096 */
10097 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
Matt Carlson21f581a2009-08-28 14:00:25 +000010098 ((u64) tpr->rx_std_mapping >> 32));
Linus Torvalds1da177e2005-04-16 15:20:36 -070010099 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
Matt Carlson21f581a2009-08-28 14:00:25 +000010100 ((u64) tpr->rx_std_mapping & 0xffffffff));
Joe Perches63c3a662011-04-26 08:12:10 +000010101 if (!tg3_flag(tp, 5717_PLUS))
Matt Carlson87668d32009-11-13 13:03:34 +000010102 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
10103 NIC_SRAM_RX_BUFFER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010104
Matt Carlsonfdb72b32009-08-28 13:57:12 +000010105 /* Disable the mini ring */
Joe Perches63c3a662011-04-26 08:12:10 +000010106 if (!tg3_flag(tp, 5705_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -070010107 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
10108 BDINFO_FLAGS_DISABLED);
10109
Matt Carlsonfdb72b32009-08-28 13:57:12 +000010110 /* Program the jumbo buffer descriptor ring control
10111 * blocks on those devices that have them.
10112 */
Joe Perches41535772013-02-16 11:20:04 +000010113 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
Joe Perches63c3a662011-04-26 08:12:10 +000010114 (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010115
Joe Perches63c3a662011-04-26 08:12:10 +000010116 if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010117 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
Matt Carlson21f581a2009-08-28 14:00:25 +000010118 ((u64) tpr->rx_jmb_mapping >> 32));
Linus Torvalds1da177e2005-04-16 15:20:36 -070010119 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
Matt Carlson21f581a2009-08-28 14:00:25 +000010120 ((u64) tpr->rx_jmb_mapping & 0xffffffff));
Matt Carlsonde9f5232011-04-05 14:22:43 +000010121 val = TG3_RX_JMB_RING_SIZE(tp) <<
10122 BDINFO_FLAGS_MAXLEN_SHIFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010123 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
Matt Carlsonde9f5232011-04-05 14:22:43 +000010124 val | BDINFO_FLAGS_USE_EXT_RECV);
Joe Perches63c3a662011-04-26 08:12:10 +000010125 if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
Michael Chanc65a17f2013-01-06 12:51:07 +000010126 tg3_flag(tp, 57765_CLASS) ||
Joe Perches41535772013-02-16 11:20:04 +000010127 tg3_asic_rev(tp) == ASIC_REV_5762)
Matt Carlson87668d32009-11-13 13:03:34 +000010128 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
10129 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010130 } else {
10131 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
10132 BDINFO_FLAGS_DISABLED);
10133 }
10134
Joe Perches63c3a662011-04-26 08:12:10 +000010135 if (tg3_flag(tp, 57765_PLUS)) {
Matt Carlsonfa6b2aa2011-11-21 15:01:19 +000010136 val = TG3_RX_STD_RING_SIZE(tp);
Matt Carlson7cb32cf2010-09-30 10:34:36 +000010137 val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
10138 val |= (TG3_RX_STD_DMA_SZ << 2);
10139 } else
Matt Carlson04380d42010-04-12 06:58:29 +000010140 val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
Matt Carlsonfdb72b32009-08-28 13:57:12 +000010141 } else
Matt Carlsonde9f5232011-04-05 14:22:43 +000010142 val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
Matt Carlsonfdb72b32009-08-28 13:57:12 +000010143
10144 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010145
Matt Carlson411da642009-11-13 13:03:46 +000010146 tpr->rx_std_prod_idx = tp->rx_pending;
Matt Carlson66711e62009-11-13 13:03:49 +000010147 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010148
Joe Perches63c3a662011-04-26 08:12:10 +000010149 tpr->rx_jmb_prod_idx =
10150 tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
Matt Carlson66711e62009-11-13 13:03:49 +000010151 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010152
Matt Carlson2d31eca2009-09-01 12:53:31 +000010153 tg3_rings_reset(tp);
10154
Linus Torvalds1da177e2005-04-16 15:20:36 -070010155 /* Initialize MAC address and backoff seed. */
Joe Perches953c96e2013-04-09 10:18:14 +000010156 __tg3_set_mac_addr(tp, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010157
10158 /* MTU + ethernet header + FCS + optional VLAN tag */
Matt Carlsonf7b493e2009-02-25 14:21:52 +000010159 tw32(MAC_RX_MTU_SIZE,
10160 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010161
10162 /* The slot time is changed by tg3_setup_phy if we
10163 * run at gigabit with half duplex.
10164 */
Matt Carlsonf2096f92011-04-05 14:22:48 +000010165 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
10166 (6 << TX_LENGTHS_IPG_SHIFT) |
10167 (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
10168
Joe Perches41535772013-02-16 11:20:04 +000010169 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
10170 tg3_asic_rev(tp) == ASIC_REV_5762)
Matt Carlsonf2096f92011-04-05 14:22:48 +000010171 val |= tr32(MAC_TX_LENGTHS) &
10172 (TX_LENGTHS_JMB_FRM_LEN_MSK |
10173 TX_LENGTHS_CNT_DWN_VAL_MSK);
10174
10175 tw32(MAC_TX_LENGTHS, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010176
10177 /* Receive rules. */
10178 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
10179 tw32(RCVLPC_CONFIG, 0x0181);
10180
10181 /* Calculate RDMAC_MODE setting early, we need it to determine
10182 * the RCVLPC_STATE_ENABLE mask.
10183 */
10184 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
10185 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
10186 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
10187 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
10188 RDMAC_MODE_LNGREAD_ENAB);
Michael Chan85e94ce2005-04-21 17:05:28 -070010189
Joe Perches41535772013-02-16 11:20:04 +000010190 if (tg3_asic_rev(tp) == ASIC_REV_5717)
Matt Carlson0339e4e2010-02-12 14:47:09 +000010191 rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
10192
Joe Perches41535772013-02-16 11:20:04 +000010193 if (tg3_asic_rev(tp) == ASIC_REV_5784 ||
10194 tg3_asic_rev(tp) == ASIC_REV_5785 ||
10195 tg3_asic_rev(tp) == ASIC_REV_57780)
Matt Carlsond30cdd22007-10-07 23:28:35 -070010196 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
10197 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
10198 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
10199
Joe Perches41535772013-02-16 11:20:04 +000010200 if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
10201 tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
Joe Perches63c3a662011-04-26 08:12:10 +000010202 if (tg3_flag(tp, TSO_CAPABLE) &&
Joe Perches41535772013-02-16 11:20:04 +000010203 tg3_asic_rev(tp) == ASIC_REV_5705) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010204 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
10205 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
Joe Perches63c3a662011-04-26 08:12:10 +000010206 !tg3_flag(tp, IS_5788)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010207 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
10208 }
10209 }
10210
Joe Perches63c3a662011-04-26 08:12:10 +000010211 if (tg3_flag(tp, PCI_EXPRESS))
Michael Chan85e94ce2005-04-21 17:05:28 -070010212 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
10213
Joe Perches41535772013-02-16 11:20:04 +000010214 if (tg3_asic_rev(tp) == ASIC_REV_57766) {
Matt Carlsond3f677a2013-02-14 14:27:51 +000010215 tp->dma_limit = 0;
10216 if (tp->dev->mtu <= ETH_DATA_LEN) {
10217 rdmac_mode |= RDMAC_MODE_JMB_2K_MMRR;
10218 tp->dma_limit = TG3_TX_BD_DMA_MAX_2K;
10219 }
10220 }
10221
Joe Perches63c3a662011-04-26 08:12:10 +000010222 if (tg3_flag(tp, HW_TSO_1) ||
10223 tg3_flag(tp, HW_TSO_2) ||
10224 tg3_flag(tp, HW_TSO_3))
Matt Carlson027455a2008-12-21 20:19:30 -080010225 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
10226
Matt Carlson108a6c12011-05-19 12:12:47 +000010227 if (tg3_flag(tp, 57765_PLUS) ||
Joe Perches41535772013-02-16 11:20:04 +000010228 tg3_asic_rev(tp) == ASIC_REV_5785 ||
10229 tg3_asic_rev(tp) == ASIC_REV_57780)
Matt Carlson027455a2008-12-21 20:19:30 -080010230 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010231
Joe Perches41535772013-02-16 11:20:04 +000010232 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
10233 tg3_asic_rev(tp) == ASIC_REV_5762)
Matt Carlsonf2096f92011-04-05 14:22:48 +000010234 rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
10235
Joe Perches41535772013-02-16 11:20:04 +000010236 if (tg3_asic_rev(tp) == ASIC_REV_5761 ||
10237 tg3_asic_rev(tp) == ASIC_REV_5784 ||
10238 tg3_asic_rev(tp) == ASIC_REV_5785 ||
10239 tg3_asic_rev(tp) == ASIC_REV_57780 ||
Joe Perches63c3a662011-04-26 08:12:10 +000010240 tg3_flag(tp, 57765_PLUS)) {
Michael Chanc65a17f2013-01-06 12:51:07 +000010241 u32 tgtreg;
10242
Joe Perches41535772013-02-16 11:20:04 +000010243 if (tg3_asic_rev(tp) == ASIC_REV_5762)
Michael Chanc65a17f2013-01-06 12:51:07 +000010244 tgtreg = TG3_RDMA_RSRVCTRL_REG2;
10245 else
10246 tgtreg = TG3_RDMA_RSRVCTRL_REG;
10247
10248 val = tr32(tgtreg);
Joe Perches41535772013-02-16 11:20:04 +000010249 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
10250 tg3_asic_rev(tp) == ASIC_REV_5762) {
Matt Carlsonb4495ed2011-01-25 15:58:47 +000010251 val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
10252 TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
10253 TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
10254 val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
10255 TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
10256 TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
Matt Carlsonb75cc0e2010-11-24 08:31:46 +000010257 }
Michael Chanc65a17f2013-01-06 12:51:07 +000010258 tw32(tgtreg, val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
Matt Carlson41a8a7e2010-09-15 08:59:53 +000010259 }
10260
Joe Perches41535772013-02-16 11:20:04 +000010261 if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
10262 tg3_asic_rev(tp) == ASIC_REV_5720 ||
10263 tg3_asic_rev(tp) == ASIC_REV_5762) {
Michael Chanc65a17f2013-01-06 12:51:07 +000010264 u32 tgtreg;
10265
Joe Perches41535772013-02-16 11:20:04 +000010266 if (tg3_asic_rev(tp) == ASIC_REV_5762)
Michael Chanc65a17f2013-01-06 12:51:07 +000010267 tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL2;
10268 else
10269 tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL;
10270
10271 val = tr32(tgtreg);
10272 tw32(tgtreg, val |
Matt Carlsond309a462010-09-30 10:34:31 +000010273 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
10274 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
10275 }
10276
Linus Torvalds1da177e2005-04-16 15:20:36 -070010277 /* Receive/send statistics. */
Joe Perches63c3a662011-04-26 08:12:10 +000010278 if (tg3_flag(tp, 5750_PLUS)) {
Michael Chan16613942006-06-29 20:15:13 -070010279 val = tr32(RCVLPC_STATS_ENABLE);
10280 val &= ~RCVLPC_STATSENAB_DACK_FIX;
10281 tw32(RCVLPC_STATS_ENABLE, val);
10282 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
Joe Perches63c3a662011-04-26 08:12:10 +000010283 tg3_flag(tp, TSO_CAPABLE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010284 val = tr32(RCVLPC_STATS_ENABLE);
10285 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
10286 tw32(RCVLPC_STATS_ENABLE, val);
10287 } else {
10288 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
10289 }
10290 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
10291 tw32(SNDDATAI_STATSENAB, 0xffffff);
10292 tw32(SNDDATAI_STATSCTRL,
10293 (SNDDATAI_SCTRL_ENABLE |
10294 SNDDATAI_SCTRL_FASTUPD));
10295
10296 /* Setup host coalescing engine. */
10297 tw32(HOSTCC_MODE, 0);
10298 for (i = 0; i < 2000; i++) {
10299 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
10300 break;
10301 udelay(10);
10302 }
10303
Michael Chand244c892005-07-05 14:42:33 -070010304 __tg3_set_coalesce(tp, &tp->coal);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010305
Joe Perches63c3a662011-04-26 08:12:10 +000010306 if (!tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010307 /* Status/statistics block address. See tg3_timer,
10308 * the tg3_periodic_fetch_stats call there, and
10309 * tg3_get_stats to see how this works for 5705/5750 chips.
10310 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070010311 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
10312 ((u64) tp->stats_mapping >> 32));
10313 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
10314 ((u64) tp->stats_mapping & 0xffffffff));
10315 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
Matt Carlson2d31eca2009-09-01 12:53:31 +000010316
Linus Torvalds1da177e2005-04-16 15:20:36 -070010317 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
Matt Carlson2d31eca2009-09-01 12:53:31 +000010318
10319 /* Clear statistics and status block memory areas */
10320 for (i = NIC_SRAM_STATS_BLK;
10321 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
10322 i += sizeof(u32)) {
10323 tg3_write_mem(tp, i, 0);
10324 udelay(40);
10325 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070010326 }
10327
10328 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
10329
10330 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
10331 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
Joe Perches63c3a662011-04-26 08:12:10 +000010332 if (!tg3_flag(tp, 5705_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -070010333 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
10334
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010335 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
10336 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Michael Chanc94e3942005-09-27 12:12:42 -070010337 /* reset to prevent losing 1st rx packet intermittently */
10338 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
10339 udelay(10);
10340 }
10341
Matt Carlson3bda1252008-08-15 14:08:22 -070010342 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
Matt Carlson9e975cc2011-07-20 10:20:50 +000010343 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
10344 MAC_MODE_FHDE_ENABLE;
10345 if (tg3_flag(tp, ENABLE_APE))
10346 tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
Joe Perches63c3a662011-04-26 08:12:10 +000010347 if (!tg3_flag(tp, 5705_PLUS) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010348 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
Joe Perches41535772013-02-16 11:20:04 +000010349 tg3_asic_rev(tp) != ASIC_REV_5700)
Matt Carlsone8f3f6c2007-07-11 19:47:55 -070010350 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010351 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
10352 udelay(40);
10353
Michael Chan314fba32005-04-21 17:07:04 -070010354 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
Joe Perches63c3a662011-04-26 08:12:10 +000010355 * If TG3_FLAG_IS_NIC is zero, we should read the
Michael Chan314fba32005-04-21 17:07:04 -070010356 * register to preserve the GPIO settings for LOMs. The GPIOs,
10357 * whether used as inputs or outputs, are set by boot code after
10358 * reset.
10359 */
Joe Perches63c3a662011-04-26 08:12:10 +000010360 if (!tg3_flag(tp, IS_NIC)) {
Michael Chan314fba32005-04-21 17:07:04 -070010361 u32 gpio_mask;
10362
Michael Chan9d26e212006-12-07 00:21:14 -080010363 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
10364 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
10365 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
Michael Chan3e7d83b2005-04-21 17:10:36 -070010366
Joe Perches41535772013-02-16 11:20:04 +000010367 if (tg3_asic_rev(tp) == ASIC_REV_5752)
Michael Chan3e7d83b2005-04-21 17:10:36 -070010368 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
10369 GRC_LCLCTRL_GPIO_OUTPUT3;
10370
Joe Perches41535772013-02-16 11:20:04 +000010371 if (tg3_asic_rev(tp) == ASIC_REV_5755)
Michael Chanaf36e6b2006-03-23 01:28:06 -080010372 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
10373
Gary Zambranoaaf84462007-05-05 11:51:45 -070010374 tp->grc_local_ctrl &= ~gpio_mask;
Michael Chan314fba32005-04-21 17:07:04 -070010375 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
10376
10377 /* GPIO1 must be driven high for eeprom write protect */
Joe Perches63c3a662011-04-26 08:12:10 +000010378 if (tg3_flag(tp, EEPROM_WRITE_PROT))
Michael Chan9d26e212006-12-07 00:21:14 -080010379 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
10380 GRC_LCLCTRL_GPIO_OUTPUT1);
Michael Chan314fba32005-04-21 17:07:04 -070010381 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070010382 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
10383 udelay(100);
10384
Matt Carlsonc3b50032012-01-17 15:27:23 +000010385 if (tg3_flag(tp, USING_MSIX)) {
Matt Carlsonbaf8a942009-09-01 13:13:00 +000010386 val = tr32(MSGINT_MODE);
Matt Carlsonc3b50032012-01-17 15:27:23 +000010387 val |= MSGINT_MODE_ENABLE;
10388 if (tp->irq_cnt > 1)
10389 val |= MSGINT_MODE_MULTIVEC_EN;
Matt Carlson5b39de92011-08-31 11:44:50 +000010390 if (!tg3_flag(tp, 1SHOT_MSI))
10391 val |= MSGINT_MODE_ONE_SHOT_DISABLE;
Matt Carlsonbaf8a942009-09-01 13:13:00 +000010392 tw32(MSGINT_MODE, val);
10393 }
10394
Joe Perches63c3a662011-04-26 08:12:10 +000010395 if (!tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010396 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
10397 udelay(40);
10398 }
10399
10400 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
10401 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
10402 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
10403 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
10404 WDMAC_MODE_LNGREAD_ENAB);
10405
Joe Perches41535772013-02-16 11:20:04 +000010406 if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
10407 tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
Joe Perches63c3a662011-04-26 08:12:10 +000010408 if (tg3_flag(tp, TSO_CAPABLE) &&
Joe Perches41535772013-02-16 11:20:04 +000010409 (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A1 ||
10410 tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A2)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010411 /* nothing */
10412 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
Joe Perches63c3a662011-04-26 08:12:10 +000010413 !tg3_flag(tp, IS_5788)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010414 val |= WDMAC_MODE_RX_ACCEL;
10415 }
10416 }
10417
Michael Chand9ab5ad12006-03-20 22:27:35 -080010418 /* Enable host coalescing bug fix */
Joe Perches63c3a662011-04-26 08:12:10 +000010419 if (tg3_flag(tp, 5755_PLUS))
Matt Carlsonf51f3562008-05-25 23:45:08 -070010420 val |= WDMAC_MODE_STATUS_TAG_FIX;
Michael Chand9ab5ad12006-03-20 22:27:35 -080010421
Joe Perches41535772013-02-16 11:20:04 +000010422 if (tg3_asic_rev(tp) == ASIC_REV_5785)
Matt Carlson788a0352009-11-02 14:26:03 +000010423 val |= WDMAC_MODE_BURST_ALL_DATA;
10424
Linus Torvalds1da177e2005-04-16 15:20:36 -070010425 tw32_f(WDMAC_MODE, val);
10426 udelay(40);
10427
Joe Perches63c3a662011-04-26 08:12:10 +000010428 if (tg3_flag(tp, PCIX_MODE)) {
Matt Carlson9974a352007-10-07 23:27:28 -070010429 u16 pcix_cmd;
10430
10431 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
10432 &pcix_cmd);
Joe Perches41535772013-02-16 11:20:04 +000010433 if (tg3_asic_rev(tp) == ASIC_REV_5703) {
Matt Carlson9974a352007-10-07 23:27:28 -070010434 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
10435 pcix_cmd |= PCI_X_CMD_READ_2K;
Joe Perches41535772013-02-16 11:20:04 +000010436 } else if (tg3_asic_rev(tp) == ASIC_REV_5704) {
Matt Carlson9974a352007-10-07 23:27:28 -070010437 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
10438 pcix_cmd |= PCI_X_CMD_READ_2K;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010439 }
Matt Carlson9974a352007-10-07 23:27:28 -070010440 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
10441 pcix_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010442 }
10443
10444 tw32_f(RDMAC_MODE, rdmac_mode);
10445 udelay(40);
10446
Nithin Sujir9bc297e2013-06-03 09:19:34 +000010447 if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
10448 tg3_asic_rev(tp) == ASIC_REV_5720) {
Michael Chan091f0ea2012-07-29 19:15:43 +000010449 for (i = 0; i < TG3_NUM_RDMA_CHANNELS; i++) {
10450 if (tr32(TG3_RDMA_LENGTH + (i << 2)) > TG3_MAX_MTU(tp))
10451 break;
10452 }
10453 if (i < TG3_NUM_RDMA_CHANNELS) {
10454 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
Nithin Sujir9bc297e2013-06-03 09:19:34 +000010455 val |= tg3_lso_rd_dma_workaround_bit(tp);
Michael Chan091f0ea2012-07-29 19:15:43 +000010456 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
Nithin Sujir9bc297e2013-06-03 09:19:34 +000010457 tg3_flag_set(tp, 5719_5720_RDMA_BUG);
Michael Chan091f0ea2012-07-29 19:15:43 +000010458 }
10459 }
10460
Linus Torvalds1da177e2005-04-16 15:20:36 -070010461 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
Joe Perches63c3a662011-04-26 08:12:10 +000010462 if (!tg3_flag(tp, 5705_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -070010463 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
Matt Carlson9936bcf2007-10-10 18:03:07 -070010464
Joe Perches41535772013-02-16 11:20:04 +000010465 if (tg3_asic_rev(tp) == ASIC_REV_5761)
Matt Carlson9936bcf2007-10-10 18:03:07 -070010466 tw32(SNDDATAC_MODE,
10467 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
10468 else
10469 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
10470
Linus Torvalds1da177e2005-04-16 15:20:36 -070010471 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
10472 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
Matt Carlson7cb32cf2010-09-30 10:34:36 +000010473 val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
Joe Perches63c3a662011-04-26 08:12:10 +000010474 if (tg3_flag(tp, LRG_PROD_RING_CAP))
Matt Carlson7cb32cf2010-09-30 10:34:36 +000010475 val |= RCVDBDI_MODE_LRG_RING_SZ;
10476 tw32(RCVDBDI_MODE, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010477 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
Joe Perches63c3a662011-04-26 08:12:10 +000010478 if (tg3_flag(tp, HW_TSO_1) ||
10479 tg3_flag(tp, HW_TSO_2) ||
10480 tg3_flag(tp, HW_TSO_3))
Linus Torvalds1da177e2005-04-16 15:20:36 -070010481 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
Matt Carlsonbaf8a942009-09-01 13:13:00 +000010482 val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
Joe Perches63c3a662011-04-26 08:12:10 +000010483 if (tg3_flag(tp, ENABLE_TSS))
Matt Carlsonbaf8a942009-09-01 13:13:00 +000010484 val |= SNDBDI_MODE_MULTI_TXQ_EN;
10485 tw32(SNDBDI_MODE, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010486 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
10487
Joe Perches41535772013-02-16 11:20:04 +000010488 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010489 err = tg3_load_5701_a0_firmware_fix(tp);
10490 if (err)
10491 return err;
10492 }
10493
Nithin Sujirc4dab502013-03-06 17:02:34 +000010494 if (tg3_asic_rev(tp) == ASIC_REV_57766) {
10495 /* Ignore any errors for the firmware download. If download
10496 * fails, the device will operate with EEE disabled
10497 */
10498 tg3_load_57766_firmware(tp);
10499 }
10500
Joe Perches63c3a662011-04-26 08:12:10 +000010501 if (tg3_flag(tp, TSO_CAPABLE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010502 err = tg3_load_tso_firmware(tp);
10503 if (err)
10504 return err;
10505 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070010506
10507 tp->tx_mode = TX_MODE_ENABLE;
Matt Carlsonf2096f92011-04-05 14:22:48 +000010508
Joe Perches63c3a662011-04-26 08:12:10 +000010509 if (tg3_flag(tp, 5755_PLUS) ||
Joe Perches41535772013-02-16 11:20:04 +000010510 tg3_asic_rev(tp) == ASIC_REV_5906)
Matt Carlsonb1d05212010-06-05 17:24:31 +000010511 tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
Matt Carlsonf2096f92011-04-05 14:22:48 +000010512
Joe Perches41535772013-02-16 11:20:04 +000010513 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
10514 tg3_asic_rev(tp) == ASIC_REV_5762) {
Matt Carlsonf2096f92011-04-05 14:22:48 +000010515 val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
10516 tp->tx_mode &= ~val;
10517 tp->tx_mode |= tr32(MAC_TX_MODE) & val;
10518 }
10519
Linus Torvalds1da177e2005-04-16 15:20:36 -070010520 tw32_f(MAC_TX_MODE, tp->tx_mode);
10521 udelay(100);
10522
Joe Perches63c3a662011-04-26 08:12:10 +000010523 if (tg3_flag(tp, ENABLE_RSS)) {
Matt Carlsonbcebcc42011-12-14 11:10:01 +000010524 tg3_rss_write_indir_tbl(tp);
Matt Carlsonbaf8a942009-09-01 13:13:00 +000010525
10526 /* Setup the "secret" hash key. */
10527 tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
10528 tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
10529 tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
10530 tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
10531 tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
10532 tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
10533 tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
10534 tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
10535 tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
10536 tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
10537 }
10538
Linus Torvalds1da177e2005-04-16 15:20:36 -070010539 tp->rx_mode = RX_MODE_ENABLE;
Joe Perches63c3a662011-04-26 08:12:10 +000010540 if (tg3_flag(tp, 5755_PLUS))
Michael Chanaf36e6b2006-03-23 01:28:06 -080010541 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
10542
Nithin Sujir378b72c2013-07-29 13:58:39 -070010543 if (tg3_asic_rev(tp) == ASIC_REV_5762)
10544 tp->rx_mode |= RX_MODE_IPV4_FRAG_FIX;
10545
Joe Perches63c3a662011-04-26 08:12:10 +000010546 if (tg3_flag(tp, ENABLE_RSS))
Matt Carlsonbaf8a942009-09-01 13:13:00 +000010547 tp->rx_mode |= RX_MODE_RSS_ENABLE |
10548 RX_MODE_RSS_ITBL_HASH_BITS_7 |
10549 RX_MODE_RSS_IPV6_HASH_EN |
10550 RX_MODE_RSS_TCP_IPV6_HASH_EN |
10551 RX_MODE_RSS_IPV4_HASH_EN |
10552 RX_MODE_RSS_TCP_IPV4_HASH_EN;
10553
Linus Torvalds1da177e2005-04-16 15:20:36 -070010554 tw32_f(MAC_RX_MODE, tp->rx_mode);
10555 udelay(10);
10556
Linus Torvalds1da177e2005-04-16 15:20:36 -070010557 tw32(MAC_LED_CTRL, tp->led_ctrl);
10558
10559 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010560 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010561 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
10562 udelay(10);
10563 }
10564 tw32_f(MAC_RX_MODE, tp->rx_mode);
10565 udelay(10);
10566
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010567 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
Joe Perches41535772013-02-16 11:20:04 +000010568 if ((tg3_asic_rev(tp) == ASIC_REV_5704) &&
10569 !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010570 /* Set drive transmission level to 1.2V */
10571 /* only if the signal pre-emphasis bit is not set */
10572 val = tr32(MAC_SERDES_CFG);
10573 val &= 0xfffff000;
10574 val |= 0x880;
10575 tw32(MAC_SERDES_CFG, val);
10576 }
Joe Perches41535772013-02-16 11:20:04 +000010577 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A1)
Linus Torvalds1da177e2005-04-16 15:20:36 -070010578 tw32(MAC_SERDES_CFG, 0x616000);
10579 }
10580
10581 /* Prevent chip from dropping frames when flow control
10582 * is enabled.
10583 */
Matt Carlson55086ad2011-12-14 11:09:59 +000010584 if (tg3_flag(tp, 57765_CLASS))
Matt Carlson666bc832010-01-20 16:58:03 +000010585 val = 1;
10586 else
10587 val = 2;
10588 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010589
Joe Perches41535772013-02-16 11:20:04 +000010590 if (tg3_asic_rev(tp) == ASIC_REV_5704 &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010591 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010592 /* Use hardware link auto-negotiation */
Joe Perches63c3a662011-04-26 08:12:10 +000010593 tg3_flag_set(tp, HW_AUTONEG);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010594 }
10595
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010596 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
Joe Perches41535772013-02-16 11:20:04 +000010597 tg3_asic_rev(tp) == ASIC_REV_5714) {
Michael Chand4d2c552006-03-20 17:47:20 -080010598 u32 tmp;
10599
10600 tmp = tr32(SERDES_RX_CTRL);
10601 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
10602 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
10603 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
10604 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
10605 }
10606
Joe Perches63c3a662011-04-26 08:12:10 +000010607 if (!tg3_flag(tp, USE_PHYLIB)) {
Matt Carlsonc6700ce2012-02-13 15:20:15 +000010608 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
Matt Carlson80096062010-08-02 11:26:06 +000010609 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010610
Joe Perches953c96e2013-04-09 10:18:14 +000010611 err = tg3_setup_phy(tp, false);
Matt Carlsondd477002008-05-25 23:45:58 -070010612 if (err)
10613 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010614
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010615 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
10616 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
Matt Carlsondd477002008-05-25 23:45:58 -070010617 u32 tmp;
10618
10619 /* Clear CRC stats. */
10620 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
10621 tg3_writephy(tp, MII_TG3_TEST1,
10622 tmp | MII_TG3_TEST1_CRC_EN);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +000010623 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
Matt Carlsondd477002008-05-25 23:45:58 -070010624 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070010625 }
10626 }
10627
10628 __tg3_set_rx_mode(tp->dev);
10629
10630 /* Initialize receive rules. */
10631 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
10632 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
10633 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
10634 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
10635
Joe Perches63c3a662011-04-26 08:12:10 +000010636 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
Linus Torvalds1da177e2005-04-16 15:20:36 -070010637 limit = 8;
10638 else
10639 limit = 16;
Joe Perches63c3a662011-04-26 08:12:10 +000010640 if (tg3_flag(tp, ENABLE_ASF))
Linus Torvalds1da177e2005-04-16 15:20:36 -070010641 limit -= 4;
10642 switch (limit) {
10643 case 16:
10644 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
10645 case 15:
10646 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
10647 case 14:
10648 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
10649 case 13:
10650 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
10651 case 12:
10652 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
10653 case 11:
10654 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
10655 case 10:
10656 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
10657 case 9:
10658 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
10659 case 8:
10660 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
10661 case 7:
10662 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
10663 case 6:
10664 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
10665 case 5:
10666 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
10667 case 4:
10668 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
10669 case 3:
10670 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
10671 case 2:
10672 case 1:
10673
10674 default:
10675 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -070010676 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070010677
Joe Perches63c3a662011-04-26 08:12:10 +000010678 if (tg3_flag(tp, ENABLE_APE))
Matt Carlson9ce768e2007-10-11 19:49:11 -070010679 /* Write our heartbeat update interval to APE. */
10680 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
10681 APE_HOST_HEARTBEAT_INT_DISABLE);
Matt Carlson0d3031d2007-10-10 18:02:43 -070010682
Linus Torvalds1da177e2005-04-16 15:20:36 -070010683 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
10684
Linus Torvalds1da177e2005-04-16 15:20:36 -070010685 return 0;
10686}
10687
10688/* Called at device open time to get the chip ready for
10689 * packet processing. Invoked with tp->lock held.
10690 */
Joe Perches953c96e2013-04-09 10:18:14 +000010691static int tg3_init_hw(struct tg3 *tp, bool reset_phy)
Linus Torvalds1da177e2005-04-16 15:20:36 -070010692{
Nithin Sujirdf465ab2013-06-12 11:08:59 -070010693 /* Chip may have been just powered on. If so, the boot code may still
10694 * be running initialization. Wait for it to finish to avoid races in
10695 * accessing the hardware.
10696 */
10697 tg3_enable_register_access(tp);
10698 tg3_poll_fw(tp);
10699
Linus Torvalds1da177e2005-04-16 15:20:36 -070010700 tg3_switch_clocks(tp);
10701
10702 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
10703
Matt Carlson2f751b62008-08-04 23:17:34 -070010704 return tg3_reset_hw(tp, reset_phy);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010705}
10706
Michael Chanaed93e02012-07-16 16:24:02 +000010707static void tg3_sd_scan_scratchpad(struct tg3 *tp, struct tg3_ocir *ocir)
10708{
10709 int i;
10710
10711 for (i = 0; i < TG3_SD_NUM_RECS; i++, ocir++) {
10712 u32 off = i * TG3_OCIR_LEN, len = TG3_OCIR_LEN;
10713
10714 tg3_ape_scratchpad_read(tp, (u32 *) ocir, off, len);
10715 off += len;
10716
10717 if (ocir->signature != TG3_OCIR_SIG_MAGIC ||
10718 !(ocir->version_flags & TG3_OCIR_FLAG_ACTIVE))
10719 memset(ocir, 0, TG3_OCIR_LEN);
10720 }
10721}
10722
10723/* sysfs attributes for hwmon */
10724static ssize_t tg3_show_temp(struct device *dev,
10725 struct device_attribute *devattr, char *buf)
10726{
Michael Chanaed93e02012-07-16 16:24:02 +000010727 struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
Guenter Roecka2f4dfb2013-11-22 22:07:57 -080010728 struct tg3 *tp = dev_get_drvdata(dev);
Michael Chanaed93e02012-07-16 16:24:02 +000010729 u32 temperature;
10730
10731 spin_lock_bh(&tp->lock);
10732 tg3_ape_scratchpad_read(tp, &temperature, attr->index,
10733 sizeof(temperature));
10734 spin_unlock_bh(&tp->lock);
10735 return sprintf(buf, "%u\n", temperature);
10736}
10737
10738
10739static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, tg3_show_temp, NULL,
10740 TG3_TEMP_SENSOR_OFFSET);
10741static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, tg3_show_temp, NULL,
10742 TG3_TEMP_CAUTION_OFFSET);
10743static SENSOR_DEVICE_ATTR(temp1_max, S_IRUGO, tg3_show_temp, NULL,
10744 TG3_TEMP_MAX_OFFSET);
10745
Guenter Roecka2f4dfb2013-11-22 22:07:57 -080010746static struct attribute *tg3_attrs[] = {
Michael Chanaed93e02012-07-16 16:24:02 +000010747 &sensor_dev_attr_temp1_input.dev_attr.attr,
10748 &sensor_dev_attr_temp1_crit.dev_attr.attr,
10749 &sensor_dev_attr_temp1_max.dev_attr.attr,
10750 NULL
10751};
Guenter Roecka2f4dfb2013-11-22 22:07:57 -080010752ATTRIBUTE_GROUPS(tg3);
Michael Chanaed93e02012-07-16 16:24:02 +000010753
Michael Chanaed93e02012-07-16 16:24:02 +000010754static void tg3_hwmon_close(struct tg3 *tp)
10755{
Michael Chanaed93e02012-07-16 16:24:02 +000010756 if (tp->hwmon_dev) {
10757 hwmon_device_unregister(tp->hwmon_dev);
10758 tp->hwmon_dev = NULL;
Michael Chanaed93e02012-07-16 16:24:02 +000010759 }
Michael Chanaed93e02012-07-16 16:24:02 +000010760}
10761
10762static void tg3_hwmon_open(struct tg3 *tp)
10763{
Guenter Roecka2f4dfb2013-11-22 22:07:57 -080010764 int i;
Michael Chanaed93e02012-07-16 16:24:02 +000010765 u32 size = 0;
10766 struct pci_dev *pdev = tp->pdev;
10767 struct tg3_ocir ocirs[TG3_SD_NUM_RECS];
10768
10769 tg3_sd_scan_scratchpad(tp, ocirs);
10770
10771 for (i = 0; i < TG3_SD_NUM_RECS; i++) {
10772 if (!ocirs[i].src_data_length)
10773 continue;
10774
10775 size += ocirs[i].src_hdr_length;
10776 size += ocirs[i].src_data_length;
10777 }
10778
10779 if (!size)
10780 return;
10781
Guenter Roecka2f4dfb2013-11-22 22:07:57 -080010782 tp->hwmon_dev = hwmon_device_register_with_groups(&pdev->dev, "tg3",
10783 tp, tg3_groups);
Michael Chanaed93e02012-07-16 16:24:02 +000010784 if (IS_ERR(tp->hwmon_dev)) {
10785 tp->hwmon_dev = NULL;
10786 dev_err(&pdev->dev, "Cannot register hwmon device, aborting\n");
Michael Chanaed93e02012-07-16 16:24:02 +000010787 }
Michael Chanaed93e02012-07-16 16:24:02 +000010788}
10789
10790
Linus Torvalds1da177e2005-04-16 15:20:36 -070010791#define TG3_STAT_ADD32(PSTAT, REG) \
10792do { u32 __val = tr32(REG); \
10793 (PSTAT)->low += __val; \
10794 if ((PSTAT)->low < __val) \
10795 (PSTAT)->high += 1; \
10796} while (0)
10797
10798static void tg3_periodic_fetch_stats(struct tg3 *tp)
10799{
10800 struct tg3_hw_stats *sp = tp->hw_stats;
10801
Nithin Nayak Sujirf4a46d12012-11-14 14:44:27 +000010802 if (!tp->link_up)
Linus Torvalds1da177e2005-04-16 15:20:36 -070010803 return;
10804
10805 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
10806 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
10807 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
10808 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
10809 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
10810 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
10811 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
10812 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
10813 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
10814 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
10815 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
10816 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
10817 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
Nithin Sujir9bc297e2013-06-03 09:19:34 +000010818 if (unlikely(tg3_flag(tp, 5719_5720_RDMA_BUG) &&
Michael Chan091f0ea2012-07-29 19:15:43 +000010819 (sp->tx_ucast_packets.low + sp->tx_mcast_packets.low +
10820 sp->tx_bcast_packets.low) > TG3_NUM_RDMA_CHANNELS)) {
10821 u32 val;
10822
10823 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
Nithin Sujir9bc297e2013-06-03 09:19:34 +000010824 val &= ~tg3_lso_rd_dma_workaround_bit(tp);
Michael Chan091f0ea2012-07-29 19:15:43 +000010825 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
Nithin Sujir9bc297e2013-06-03 09:19:34 +000010826 tg3_flag_clear(tp, 5719_5720_RDMA_BUG);
Michael Chan091f0ea2012-07-29 19:15:43 +000010827 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070010828
10829 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
10830 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
10831 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
10832 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
10833 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
10834 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
10835 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
10836 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
10837 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
10838 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
10839 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
10840 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
10841 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
10842 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
Michael Chan463d3052006-05-22 16:36:27 -070010843
10844 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
Joe Perches41535772013-02-16 11:20:04 +000010845 if (tg3_asic_rev(tp) != ASIC_REV_5717 &&
Nithin Sujir94962f72013-12-06 09:53:19 -080010846 tg3_asic_rev(tp) != ASIC_REV_5762 &&
Joe Perches41535772013-02-16 11:20:04 +000010847 tg3_chip_rev_id(tp) != CHIPREV_ID_5719_A0 &&
10848 tg3_chip_rev_id(tp) != CHIPREV_ID_5720_A0) {
Matt Carlson4d958472011-04-20 07:57:35 +000010849 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
10850 } else {
10851 u32 val = tr32(HOSTCC_FLOW_ATTN);
10852 val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
10853 if (val) {
10854 tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
10855 sp->rx_discards.low += val;
10856 if (sp->rx_discards.low < val)
10857 sp->rx_discards.high += 1;
10858 }
10859 sp->mbuf_lwm_thresh_hit = sp->rx_discards;
10860 }
Michael Chan463d3052006-05-22 16:36:27 -070010861 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010862}
10863
Matt Carlson0e6cf6a2011-06-13 13:38:55 +000010864static void tg3_chk_missed_msi(struct tg3 *tp)
10865{
10866 u32 i;
10867
10868 for (i = 0; i < tp->irq_cnt; i++) {
10869 struct tg3_napi *tnapi = &tp->napi[i];
10870
10871 if (tg3_has_work(tnapi)) {
10872 if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
10873 tnapi->last_tx_cons == tnapi->tx_cons) {
10874 if (tnapi->chk_msi_cnt < 1) {
10875 tnapi->chk_msi_cnt++;
10876 return;
10877 }
Matt Carlson7f230732011-08-31 11:44:48 +000010878 tg3_msi(0, tnapi);
Matt Carlson0e6cf6a2011-06-13 13:38:55 +000010879 }
10880 }
10881 tnapi->chk_msi_cnt = 0;
10882 tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
10883 tnapi->last_tx_cons = tnapi->tx_cons;
10884 }
10885}
10886
Linus Torvalds1da177e2005-04-16 15:20:36 -070010887static void tg3_timer(unsigned long __opaque)
10888{
10889 struct tg3 *tp = (struct tg3 *) __opaque;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010890
Matt Carlson5b190622011-11-04 09:15:04 +000010891 if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING))
Michael Chanf475f162006-03-27 23:20:14 -080010892 goto restart_timer;
10893
David S. Millerf47c11e2005-06-24 20:18:35 -070010894 spin_lock(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010895
Joe Perches41535772013-02-16 11:20:04 +000010896 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
Matt Carlson55086ad2011-12-14 11:09:59 +000010897 tg3_flag(tp, 57765_CLASS))
Matt Carlson0e6cf6a2011-06-13 13:38:55 +000010898 tg3_chk_missed_msi(tp);
10899
Hauke Mehrtens7e6c63f2013-02-07 05:37:39 +000010900 if (tg3_flag(tp, FLUSH_POSTED_WRITES)) {
10901 /* BCM4785: Flush posted writes from GbE to host memory. */
10902 tr32(HOSTCC_MODE);
10903 }
10904
Joe Perches63c3a662011-04-26 08:12:10 +000010905 if (!tg3_flag(tp, TAGGED_STATUS)) {
David S. Millerfac9b832005-05-18 22:46:34 -070010906 /* All of this garbage is because when using non-tagged
10907 * IRQ status the mailbox/status_block protocol the chip
10908 * uses with the cpu is race prone.
10909 */
Matt Carlson898a56f2009-08-28 14:02:40 +000010910 if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
David S. Millerfac9b832005-05-18 22:46:34 -070010911 tw32(GRC_LOCAL_CTRL,
10912 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
10913 } else {
10914 tw32(HOSTCC_MODE, tp->coalesce_mode |
Matt Carlsonfd2ce372009-09-01 12:51:13 +000010915 HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
David S. Millerfac9b832005-05-18 22:46:34 -070010916 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070010917
David S. Millerfac9b832005-05-18 22:46:34 -070010918 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
David S. Millerf47c11e2005-06-24 20:18:35 -070010919 spin_unlock(&tp->lock);
Matt Carlsondb219972011-11-04 09:15:03 +000010920 tg3_reset_task_schedule(tp);
Matt Carlson5b190622011-11-04 09:15:04 +000010921 goto restart_timer;
David S. Millerfac9b832005-05-18 22:46:34 -070010922 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070010923 }
10924
Linus Torvalds1da177e2005-04-16 15:20:36 -070010925 /* This part only runs once per second. */
10926 if (!--tp->timer_counter) {
Joe Perches63c3a662011-04-26 08:12:10 +000010927 if (tg3_flag(tp, 5705_PLUS))
David S. Millerfac9b832005-05-18 22:46:34 -070010928 tg3_periodic_fetch_stats(tp);
10929
Matt Carlsonb0c59432011-05-19 12:12:48 +000010930 if (tp->setlpicnt && !--tp->setlpicnt)
10931 tg3_phy_eee_enable(tp);
Matt Carlson52b02d02010-10-14 10:37:41 +000010932
Joe Perches63c3a662011-04-26 08:12:10 +000010933 if (tg3_flag(tp, USE_LINKCHG_REG)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010934 u32 mac_stat;
10935 int phy_event;
10936
10937 mac_stat = tr32(MAC_STATUS);
10938
10939 phy_event = 0;
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010940 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010941 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
10942 phy_event = 1;
10943 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
10944 phy_event = 1;
10945
10946 if (phy_event)
Joe Perches953c96e2013-04-09 10:18:14 +000010947 tg3_setup_phy(tp, false);
Joe Perches63c3a662011-04-26 08:12:10 +000010948 } else if (tg3_flag(tp, POLL_SERDES)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010949 u32 mac_stat = tr32(MAC_STATUS);
10950 int need_setup = 0;
10951
Nithin Nayak Sujirf4a46d12012-11-14 14:44:27 +000010952 if (tp->link_up &&
Linus Torvalds1da177e2005-04-16 15:20:36 -070010953 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
10954 need_setup = 1;
10955 }
Nithin Nayak Sujirf4a46d12012-11-14 14:44:27 +000010956 if (!tp->link_up &&
Linus Torvalds1da177e2005-04-16 15:20:36 -070010957 (mac_stat & (MAC_STATUS_PCS_SYNCED |
10958 MAC_STATUS_SIGNAL_DET))) {
10959 need_setup = 1;
10960 }
10961 if (need_setup) {
Michael Chan3d3ebe72006-09-27 15:59:15 -070010962 if (!tp->serdes_counter) {
10963 tw32_f(MAC_MODE,
10964 (tp->mac_mode &
10965 ~MAC_MODE_PORT_MODE_MASK));
10966 udelay(40);
10967 tw32_f(MAC_MODE, tp->mac_mode);
10968 udelay(40);
10969 }
Joe Perches953c96e2013-04-09 10:18:14 +000010970 tg3_setup_phy(tp, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010971 }
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010972 } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
Joe Perches63c3a662011-04-26 08:12:10 +000010973 tg3_flag(tp, 5780_CLASS)) {
Michael Chan747e8f82005-07-25 12:33:22 -070010974 tg3_serdes_parallel_detect(tp);
Nithin Sujir1743b832014-01-03 10:09:14 -080010975 } else if (tg3_flag(tp, POLL_CPMU_LINK)) {
10976 u32 cpmu = tr32(TG3_CPMU_STATUS);
10977 bool link_up = !((cpmu & TG3_CPMU_STATUS_LINK_MASK) ==
10978 TG3_CPMU_STATUS_LINK_MASK);
10979
10980 if (link_up != tp->link_up)
10981 tg3_setup_phy(tp, false);
Matt Carlson57d8b882010-06-05 17:24:35 +000010982 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070010983
10984 tp->timer_counter = tp->timer_multiplier;
10985 }
10986
Michael Chan130b8e42006-09-27 16:00:40 -070010987 /* Heartbeat is only sent once every 2 seconds.
10988 *
10989 * The heartbeat is to tell the ASF firmware that the host
10990 * driver is still alive. In the event that the OS crashes,
10991 * ASF needs to reset the hardware to free up the FIFO space
10992 * that may be filled with rx packets destined for the host.
10993 * If the FIFO is full, ASF will no longer function properly.
10994 *
10995 * Unintended resets have been reported on real time kernels
10996 * where the timer doesn't run on time. Netpoll will also have
10997 * same problem.
10998 *
10999 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
11000 * to check the ring condition when the heartbeat is expiring
11001 * before doing the reset. This will prevent most unintended
11002 * resets.
11003 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070011004 if (!--tp->asf_counter) {
Joe Perches63c3a662011-04-26 08:12:10 +000011005 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
Matt Carlson7c5026a2008-05-02 16:49:29 -070011006 tg3_wait_for_event_ack(tp);
11007
Michael Chanbbadf502006-04-06 21:46:34 -070011008 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
Michael Chan130b8e42006-09-27 16:00:40 -070011009 FWCMD_NICDRV_ALIVE3);
Michael Chanbbadf502006-04-06 21:46:34 -070011010 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
Matt Carlsonc6cdf432010-04-05 10:19:26 +000011011 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
11012 TG3_FW_UPDATE_TIMEOUT_SEC);
Matt Carlson4ba526c2008-08-15 14:10:04 -070011013
11014 tg3_generate_fw_event(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011015 }
11016 tp->asf_counter = tp->asf_multiplier;
11017 }
11018
David S. Millerf47c11e2005-06-24 20:18:35 -070011019 spin_unlock(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011020
Michael Chanf475f162006-03-27 23:20:14 -080011021restart_timer:
Linus Torvalds1da177e2005-04-16 15:20:36 -070011022 tp->timer.expires = jiffies + tp->timer_offset;
11023 add_timer(&tp->timer);
11024}
11025
Bill Pemberton229b1ad2012-12-03 09:22:59 -050011026static void tg3_timer_init(struct tg3 *tp)
Matt Carlson21f76382012-02-22 12:35:21 +000011027{
11028 if (tg3_flag(tp, TAGGED_STATUS) &&
Joe Perches41535772013-02-16 11:20:04 +000011029 tg3_asic_rev(tp) != ASIC_REV_5717 &&
Matt Carlson21f76382012-02-22 12:35:21 +000011030 !tg3_flag(tp, 57765_CLASS))
11031 tp->timer_offset = HZ;
11032 else
11033 tp->timer_offset = HZ / 10;
11034
11035 BUG_ON(tp->timer_offset > HZ);
11036
11037 tp->timer_multiplier = (HZ / tp->timer_offset);
11038 tp->asf_multiplier = (HZ / tp->timer_offset) *
11039 TG3_FW_UPDATE_FREQ_SEC;
11040
11041 init_timer(&tp->timer);
11042 tp->timer.data = (unsigned long) tp;
11043 tp->timer.function = tg3_timer;
11044}
11045
11046static void tg3_timer_start(struct tg3 *tp)
11047{
11048 tp->asf_counter = tp->asf_multiplier;
11049 tp->timer_counter = tp->timer_multiplier;
11050
11051 tp->timer.expires = jiffies + tp->timer_offset;
11052 add_timer(&tp->timer);
11053}
11054
11055static void tg3_timer_stop(struct tg3 *tp)
11056{
11057 del_timer_sync(&tp->timer);
11058}
11059
11060/* Restart hardware after configuration changes, self-test, etc.
11061 * Invoked with tp->lock held.
11062 */
Joe Perches953c96e2013-04-09 10:18:14 +000011063static int tg3_restart_hw(struct tg3 *tp, bool reset_phy)
Matt Carlson21f76382012-02-22 12:35:21 +000011064 __releases(tp->lock)
11065 __acquires(tp->lock)
11066{
11067 int err;
11068
11069 err = tg3_init_hw(tp, reset_phy);
11070 if (err) {
11071 netdev_err(tp->dev,
11072 "Failed to re-initialize device, aborting\n");
11073 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
11074 tg3_full_unlock(tp);
11075 tg3_timer_stop(tp);
11076 tp->irq_sync = 0;
11077 tg3_napi_enable(tp);
11078 dev_close(tp->dev);
11079 tg3_full_lock(tp, 0);
11080 }
11081 return err;
11082}
11083
11084static void tg3_reset_task(struct work_struct *work)
11085{
11086 struct tg3 *tp = container_of(work, struct tg3, reset_task);
11087 int err;
11088
11089 tg3_full_lock(tp, 0);
11090
11091 if (!netif_running(tp->dev)) {
11092 tg3_flag_clear(tp, RESET_TASK_PENDING);
11093 tg3_full_unlock(tp);
11094 return;
11095 }
11096
11097 tg3_full_unlock(tp);
11098
11099 tg3_phy_stop(tp);
11100
11101 tg3_netif_stop(tp);
11102
11103 tg3_full_lock(tp, 1);
11104
11105 if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
11106 tp->write32_tx_mbox = tg3_write32_tx_mbox;
11107 tp->write32_rx_mbox = tg3_write_flush_reg32;
11108 tg3_flag_set(tp, MBOX_WRITE_REORDER);
11109 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
11110 }
11111
11112 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
Joe Perches953c96e2013-04-09 10:18:14 +000011113 err = tg3_init_hw(tp, true);
Matt Carlson21f76382012-02-22 12:35:21 +000011114 if (err)
11115 goto out;
11116
11117 tg3_netif_start(tp);
11118
11119out:
11120 tg3_full_unlock(tp);
11121
11122 if (!err)
11123 tg3_phy_start(tp);
11124
11125 tg3_flag_clear(tp, RESET_TASK_PENDING);
11126}
11127
Matt Carlson4f125f42009-09-01 12:55:02 +000011128static int tg3_request_irq(struct tg3 *tp, int irq_num)
Michael Chanfcfa0a32006-03-20 22:28:41 -080011129{
David Howells7d12e782006-10-05 14:55:46 +010011130 irq_handler_t fn;
Michael Chanfcfa0a32006-03-20 22:28:41 -080011131 unsigned long flags;
Matt Carlson4f125f42009-09-01 12:55:02 +000011132 char *name;
11133 struct tg3_napi *tnapi = &tp->napi[irq_num];
11134
11135 if (tp->irq_cnt == 1)
11136 name = tp->dev->name;
11137 else {
11138 name = &tnapi->irq_lbl[0];
Nithin Sujir21e315e2013-09-20 16:47:00 -070011139 if (tnapi->tx_buffers && tnapi->rx_rcb)
11140 snprintf(name, IFNAMSIZ,
11141 "%s-txrx-%d", tp->dev->name, irq_num);
11142 else if (tnapi->tx_buffers)
11143 snprintf(name, IFNAMSIZ,
11144 "%s-tx-%d", tp->dev->name, irq_num);
11145 else if (tnapi->rx_rcb)
11146 snprintf(name, IFNAMSIZ,
11147 "%s-rx-%d", tp->dev->name, irq_num);
11148 else
11149 snprintf(name, IFNAMSIZ,
11150 "%s-%d", tp->dev->name, irq_num);
Matt Carlson4f125f42009-09-01 12:55:02 +000011151 name[IFNAMSIZ-1] = 0;
11152 }
Michael Chanfcfa0a32006-03-20 22:28:41 -080011153
Joe Perches63c3a662011-04-26 08:12:10 +000011154 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
Michael Chanfcfa0a32006-03-20 22:28:41 -080011155 fn = tg3_msi;
Joe Perches63c3a662011-04-26 08:12:10 +000011156 if (tg3_flag(tp, 1SHOT_MSI))
Michael Chanfcfa0a32006-03-20 22:28:41 -080011157 fn = tg3_msi_1shot;
Javier Martinez Canillasab392d22011-03-28 16:27:31 +000011158 flags = 0;
Michael Chanfcfa0a32006-03-20 22:28:41 -080011159 } else {
11160 fn = tg3_interrupt;
Joe Perches63c3a662011-04-26 08:12:10 +000011161 if (tg3_flag(tp, TAGGED_STATUS))
Michael Chanfcfa0a32006-03-20 22:28:41 -080011162 fn = tg3_interrupt_tagged;
Javier Martinez Canillasab392d22011-03-28 16:27:31 +000011163 flags = IRQF_SHARED;
Michael Chanfcfa0a32006-03-20 22:28:41 -080011164 }
Matt Carlson4f125f42009-09-01 12:55:02 +000011165
11166 return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
Michael Chanfcfa0a32006-03-20 22:28:41 -080011167}
11168
Michael Chan79381092005-04-21 17:13:59 -070011169static int tg3_test_interrupt(struct tg3 *tp)
11170{
Matt Carlson09943a12009-08-28 14:01:57 +000011171 struct tg3_napi *tnapi = &tp->napi[0];
Michael Chan79381092005-04-21 17:13:59 -070011172 struct net_device *dev = tp->dev;
Michael Chanb16250e2006-09-27 16:10:14 -070011173 int err, i, intr_ok = 0;
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000011174 u32 val;
Michael Chan79381092005-04-21 17:13:59 -070011175
Michael Chand4bc3922005-05-29 14:59:20 -070011176 if (!netif_running(dev))
11177 return -ENODEV;
11178
Michael Chan79381092005-04-21 17:13:59 -070011179 tg3_disable_ints(tp);
11180
Matt Carlson4f125f42009-09-01 12:55:02 +000011181 free_irq(tnapi->irq_vec, tnapi);
Michael Chan79381092005-04-21 17:13:59 -070011182
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000011183 /*
11184 * Turn off MSI one shot mode. Otherwise this test has no
11185 * observable way to know whether the interrupt was delivered.
11186 */
Matt Carlson3aa1cdf2011-07-20 10:20:55 +000011187 if (tg3_flag(tp, 57765_PLUS)) {
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000011188 val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
11189 tw32(MSGINT_MODE, val);
11190 }
11191
Matt Carlson4f125f42009-09-01 12:55:02 +000011192 err = request_irq(tnapi->irq_vec, tg3_test_isr,
Davidlohr Buesof274fd92012-02-22 03:06:54 +000011193 IRQF_SHARED, dev->name, tnapi);
Michael Chan79381092005-04-21 17:13:59 -070011194 if (err)
11195 return err;
11196
Matt Carlson898a56f2009-08-28 14:02:40 +000011197 tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
Michael Chan79381092005-04-21 17:13:59 -070011198 tg3_enable_ints(tp);
11199
11200 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
Matt Carlsonfd2ce372009-09-01 12:51:13 +000011201 tnapi->coal_now);
Michael Chan79381092005-04-21 17:13:59 -070011202
11203 for (i = 0; i < 5; i++) {
Michael Chanb16250e2006-09-27 16:10:14 -070011204 u32 int_mbox, misc_host_ctrl;
11205
Matt Carlson898a56f2009-08-28 14:02:40 +000011206 int_mbox = tr32_mailbox(tnapi->int_mbox);
Michael Chanb16250e2006-09-27 16:10:14 -070011207 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
11208
11209 if ((int_mbox != 0) ||
11210 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
11211 intr_ok = 1;
Michael Chan79381092005-04-21 17:13:59 -070011212 break;
Michael Chanb16250e2006-09-27 16:10:14 -070011213 }
11214
Matt Carlson3aa1cdf2011-07-20 10:20:55 +000011215 if (tg3_flag(tp, 57765_PLUS) &&
11216 tnapi->hw_status->status_tag != tnapi->last_tag)
11217 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
11218
Michael Chan79381092005-04-21 17:13:59 -070011219 msleep(10);
11220 }
11221
11222 tg3_disable_ints(tp);
11223
Matt Carlson4f125f42009-09-01 12:55:02 +000011224 free_irq(tnapi->irq_vec, tnapi);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040011225
Matt Carlson4f125f42009-09-01 12:55:02 +000011226 err = tg3_request_irq(tp, 0);
Michael Chan79381092005-04-21 17:13:59 -070011227
11228 if (err)
11229 return err;
11230
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000011231 if (intr_ok) {
11232 /* Reenable MSI one shot mode. */
Matt Carlson5b39de92011-08-31 11:44:50 +000011233 if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000011234 val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
11235 tw32(MSGINT_MODE, val);
11236 }
Michael Chan79381092005-04-21 17:13:59 -070011237 return 0;
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000011238 }
Michael Chan79381092005-04-21 17:13:59 -070011239
11240 return -EIO;
11241}
11242
11243/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
11244 * successfully restored
11245 */
11246static int tg3_test_msi(struct tg3 *tp)
11247{
Michael Chan79381092005-04-21 17:13:59 -070011248 int err;
11249 u16 pci_cmd;
11250
Joe Perches63c3a662011-04-26 08:12:10 +000011251 if (!tg3_flag(tp, USING_MSI))
Michael Chan79381092005-04-21 17:13:59 -070011252 return 0;
11253
11254 /* Turn off SERR reporting in case MSI terminates with Master
11255 * Abort.
11256 */
11257 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
11258 pci_write_config_word(tp->pdev, PCI_COMMAND,
11259 pci_cmd & ~PCI_COMMAND_SERR);
11260
11261 err = tg3_test_interrupt(tp);
11262
11263 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
11264
11265 if (!err)
11266 return 0;
11267
11268 /* other failures */
11269 if (err != -EIO)
11270 return err;
11271
11272 /* MSI test failed, go back to INTx mode */
Matt Carlson5129c3a2010-04-05 10:19:23 +000011273 netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
11274 "to INTx mode. Please report this failure to the PCI "
11275 "maintainer and include system chipset information\n");
Michael Chan79381092005-04-21 17:13:59 -070011276
Matt Carlson4f125f42009-09-01 12:55:02 +000011277 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
Matt Carlson09943a12009-08-28 14:01:57 +000011278
Michael Chan79381092005-04-21 17:13:59 -070011279 pci_disable_msi(tp->pdev);
11280
Joe Perches63c3a662011-04-26 08:12:10 +000011281 tg3_flag_clear(tp, USING_MSI);
Andre Detschdc8bf1b2010-04-26 07:27:07 +000011282 tp->napi[0].irq_vec = tp->pdev->irq;
Michael Chan79381092005-04-21 17:13:59 -070011283
Matt Carlson4f125f42009-09-01 12:55:02 +000011284 err = tg3_request_irq(tp, 0);
Michael Chan79381092005-04-21 17:13:59 -070011285 if (err)
11286 return err;
11287
11288 /* Need to reset the chip because the MSI cycle may have terminated
11289 * with Master Abort.
11290 */
David S. Millerf47c11e2005-06-24 20:18:35 -070011291 tg3_full_lock(tp, 1);
Michael Chan79381092005-04-21 17:13:59 -070011292
Michael Chan944d9802005-05-29 14:57:48 -070011293 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Joe Perches953c96e2013-04-09 10:18:14 +000011294 err = tg3_init_hw(tp, true);
Michael Chan79381092005-04-21 17:13:59 -070011295
David S. Millerf47c11e2005-06-24 20:18:35 -070011296 tg3_full_unlock(tp);
Michael Chan79381092005-04-21 17:13:59 -070011297
11298 if (err)
Matt Carlson4f125f42009-09-01 12:55:02 +000011299 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
Michael Chan79381092005-04-21 17:13:59 -070011300
11301 return err;
11302}
11303
Matt Carlson9e9fd122009-01-19 16:57:45 -080011304static int tg3_request_firmware(struct tg3 *tp)
11305{
Nithin Sujir77997ea2013-03-06 17:02:32 +000011306 const struct tg3_firmware_hdr *fw_hdr;
Matt Carlson9e9fd122009-01-19 16:57:45 -080011307
11308 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
Joe Perches05dbe002010-02-17 19:44:19 +000011309 netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
11310 tp->fw_needed);
Matt Carlson9e9fd122009-01-19 16:57:45 -080011311 return -ENOENT;
11312 }
11313
Nithin Sujir77997ea2013-03-06 17:02:32 +000011314 fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
Matt Carlson9e9fd122009-01-19 16:57:45 -080011315
11316 /* Firmware blob starts with version numbers, followed by
11317 * start address and _full_ length including BSS sections
11318 * (which must be longer than the actual data, of course
11319 */
11320
Nithin Sujir77997ea2013-03-06 17:02:32 +000011321 tp->fw_len = be32_to_cpu(fw_hdr->len); /* includes bss */
11322 if (tp->fw_len < (tp->fw->size - TG3_FW_HDR_LEN)) {
Joe Perches05dbe002010-02-17 19:44:19 +000011323 netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
11324 tp->fw_len, tp->fw_needed);
Matt Carlson9e9fd122009-01-19 16:57:45 -080011325 release_firmware(tp->fw);
11326 tp->fw = NULL;
11327 return -EINVAL;
11328 }
11329
11330 /* We no longer need firmware; we have it. */
11331 tp->fw_needed = NULL;
11332 return 0;
11333}
11334
Michael Chan91024262012-09-28 07:12:38 +000011335static u32 tg3_irq_count(struct tg3 *tp)
Matt Carlson679563f2009-09-01 12:55:46 +000011336{
Michael Chan91024262012-09-28 07:12:38 +000011337 u32 irq_cnt = max(tp->rxq_cnt, tp->txq_cnt);
Matt Carlson679563f2009-09-01 12:55:46 +000011338
Michael Chan91024262012-09-28 07:12:38 +000011339 if (irq_cnt > 1) {
Matt Carlsonc3b50032012-01-17 15:27:23 +000011340 /* We want as many rx rings enabled as there are cpus.
11341 * In multiqueue MSI-X mode, the first MSI-X vector
11342 * only deals with link interrupts, etc, so we add
11343 * one to the number of vectors we are requesting.
11344 */
Michael Chan91024262012-09-28 07:12:38 +000011345 irq_cnt = min_t(unsigned, irq_cnt + 1, tp->irq_max);
Matt Carlsonc3b50032012-01-17 15:27:23 +000011346 }
Matt Carlson679563f2009-09-01 12:55:46 +000011347
Michael Chan91024262012-09-28 07:12:38 +000011348 return irq_cnt;
11349}
11350
11351static bool tg3_enable_msix(struct tg3 *tp)
11352{
11353 int i, rc;
Michael Chan86449942012-10-02 20:31:14 -070011354 struct msix_entry msix_ent[TG3_IRQ_MAX_VECS];
Michael Chan91024262012-09-28 07:12:38 +000011355
Michael Chan09681692012-09-28 07:12:42 +000011356 tp->txq_cnt = tp->txq_req;
11357 tp->rxq_cnt = tp->rxq_req;
11358 if (!tp->rxq_cnt)
11359 tp->rxq_cnt = netif_get_num_default_rss_queues();
Michael Chan91024262012-09-28 07:12:38 +000011360 if (tp->rxq_cnt > tp->rxq_max)
11361 tp->rxq_cnt = tp->rxq_max;
Michael Chancf6d6ea2012-09-28 07:12:43 +000011362
11363 /* Disable multiple TX rings by default. Simple round-robin hardware
11364 * scheduling of the TX rings can cause starvation of rings with
11365 * small packets when other rings have TSO or jumbo packets.
11366 */
11367 if (!tp->txq_req)
11368 tp->txq_cnt = 1;
Michael Chan91024262012-09-28 07:12:38 +000011369
11370 tp->irq_cnt = tg3_irq_count(tp);
11371
Matt Carlson679563f2009-09-01 12:55:46 +000011372 for (i = 0; i < tp->irq_max; i++) {
11373 msix_ent[i].entry = i;
11374 msix_ent[i].vector = 0;
11375 }
11376
Alexander Gordeev6f1f4112014-02-18 11:07:55 +010011377 rc = pci_enable_msix_range(tp->pdev, msix_ent, 1, tp->irq_cnt);
Matt Carlson2430b032010-06-05 17:24:34 +000011378 if (rc < 0) {
11379 return false;
Alexander Gordeev6f1f4112014-02-18 11:07:55 +010011380 } else if (rc < tp->irq_cnt) {
Joe Perches05dbe002010-02-17 19:44:19 +000011381 netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
11382 tp->irq_cnt, rc);
Matt Carlson679563f2009-09-01 12:55:46 +000011383 tp->irq_cnt = rc;
Michael Chan49a359e2012-09-28 07:12:37 +000011384 tp->rxq_cnt = max(rc - 1, 1);
Michael Chan91024262012-09-28 07:12:38 +000011385 if (tp->txq_cnt)
11386 tp->txq_cnt = min(tp->rxq_cnt, tp->txq_max);
Matt Carlson679563f2009-09-01 12:55:46 +000011387 }
11388
11389 for (i = 0; i < tp->irq_max; i++)
11390 tp->napi[i].irq_vec = msix_ent[i].vector;
11391
Michael Chan49a359e2012-09-28 07:12:37 +000011392 if (netif_set_real_num_rx_queues(tp->dev, tp->rxq_cnt)) {
Ben Hutchings2ddaad32010-09-27 22:11:51 -070011393 pci_disable_msix(tp->pdev);
11394 return false;
11395 }
Matt Carlsonb92b9042010-11-24 08:31:51 +000011396
Michael Chan91024262012-09-28 07:12:38 +000011397 if (tp->irq_cnt == 1)
11398 return true;
Matt Carlsond78b59f2011-04-05 14:22:46 +000011399
Michael Chan91024262012-09-28 07:12:38 +000011400 tg3_flag_set(tp, ENABLE_RSS);
11401
11402 if (tp->txq_cnt > 1)
11403 tg3_flag_set(tp, ENABLE_TSS);
11404
11405 netif_set_real_num_tx_queues(tp->dev, tp->txq_cnt);
Matt Carlson2430b032010-06-05 17:24:34 +000011406
Matt Carlson679563f2009-09-01 12:55:46 +000011407 return true;
11408}
11409
Matt Carlson07b01732009-08-28 14:01:15 +000011410static void tg3_ints_init(struct tg3 *tp)
11411{
Joe Perches63c3a662011-04-26 08:12:10 +000011412 if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
11413 !tg3_flag(tp, TAGGED_STATUS)) {
Matt Carlson07b01732009-08-28 14:01:15 +000011414 /* All MSI supporting chips should support tagged
11415 * status. Assert that this is the case.
11416 */
Matt Carlson5129c3a2010-04-05 10:19:23 +000011417 netdev_warn(tp->dev,
11418 "MSI without TAGGED_STATUS? Not using MSI\n");
Matt Carlson679563f2009-09-01 12:55:46 +000011419 goto defcfg;
Matt Carlson07b01732009-08-28 14:01:15 +000011420 }
Matt Carlson4f125f42009-09-01 12:55:02 +000011421
Joe Perches63c3a662011-04-26 08:12:10 +000011422 if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
11423 tg3_flag_set(tp, USING_MSIX);
11424 else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
11425 tg3_flag_set(tp, USING_MSI);
Matt Carlson679563f2009-09-01 12:55:46 +000011426
Joe Perches63c3a662011-04-26 08:12:10 +000011427 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
Matt Carlson679563f2009-09-01 12:55:46 +000011428 u32 msi_mode = tr32(MSGINT_MODE);
Joe Perches63c3a662011-04-26 08:12:10 +000011429 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
Matt Carlsonbaf8a942009-09-01 13:13:00 +000011430 msi_mode |= MSGINT_MODE_MULTIVEC_EN;
Matt Carlson5b39de92011-08-31 11:44:50 +000011431 if (!tg3_flag(tp, 1SHOT_MSI))
11432 msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
Matt Carlson679563f2009-09-01 12:55:46 +000011433 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
11434 }
11435defcfg:
Joe Perches63c3a662011-04-26 08:12:10 +000011436 if (!tg3_flag(tp, USING_MSIX)) {
Matt Carlson679563f2009-09-01 12:55:46 +000011437 tp->irq_cnt = 1;
11438 tp->napi[0].irq_vec = tp->pdev->irq;
Michael Chan49a359e2012-09-28 07:12:37 +000011439 }
11440
11441 if (tp->irq_cnt == 1) {
11442 tp->txq_cnt = 1;
11443 tp->rxq_cnt = 1;
Ben Hutchings2ddaad32010-09-27 22:11:51 -070011444 netif_set_real_num_tx_queues(tp->dev, 1);
Matt Carlson85407882010-10-06 13:40:58 -070011445 netif_set_real_num_rx_queues(tp->dev, 1);
Matt Carlson679563f2009-09-01 12:55:46 +000011446 }
Matt Carlson07b01732009-08-28 14:01:15 +000011447}
11448
11449static void tg3_ints_fini(struct tg3 *tp)
11450{
Joe Perches63c3a662011-04-26 08:12:10 +000011451 if (tg3_flag(tp, USING_MSIX))
Matt Carlson679563f2009-09-01 12:55:46 +000011452 pci_disable_msix(tp->pdev);
Joe Perches63c3a662011-04-26 08:12:10 +000011453 else if (tg3_flag(tp, USING_MSI))
Matt Carlson679563f2009-09-01 12:55:46 +000011454 pci_disable_msi(tp->pdev);
Joe Perches63c3a662011-04-26 08:12:10 +000011455 tg3_flag_clear(tp, USING_MSI);
11456 tg3_flag_clear(tp, USING_MSIX);
11457 tg3_flag_clear(tp, ENABLE_RSS);
11458 tg3_flag_clear(tp, ENABLE_TSS);
Matt Carlson07b01732009-08-28 14:01:15 +000011459}
11460
Matt Carlsonbe947302012-12-03 19:36:57 +000011461static int tg3_start(struct tg3 *tp, bool reset_phy, bool test_irq,
11462 bool init)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011463{
Michael Chand8f4cd32012-09-28 07:12:40 +000011464 struct net_device *dev = tp->dev;
Matt Carlson4f125f42009-09-01 12:55:02 +000011465 int i, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011466
Matt Carlson679563f2009-09-01 12:55:46 +000011467 /*
11468 * Setup interrupts first so we know how
11469 * many NAPI resources to allocate
11470 */
11471 tg3_ints_init(tp);
11472
Matt Carlson90415472011-12-16 13:33:23 +000011473 tg3_rss_check_indir_tbl(tp);
Matt Carlsonbcebcc42011-12-14 11:10:01 +000011474
Linus Torvalds1da177e2005-04-16 15:20:36 -070011475 /* The placement of this call is tied
11476 * to the setup and use of Host TX descriptors.
11477 */
11478 err = tg3_alloc_consistent(tp);
11479 if (err)
Nithin Sujir4a5f46f2013-05-23 11:11:25 +000011480 goto out_ints_fini;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011481
Matt Carlson66cfd1b2010-09-30 10:34:30 +000011482 tg3_napi_init(tp);
11483
Matt Carlsonfed97812009-09-01 13:10:19 +000011484 tg3_napi_enable(tp);
Stephen Hemmingerbea33482007-10-03 16:41:36 -070011485
Matt Carlson4f125f42009-09-01 12:55:02 +000011486 for (i = 0; i < tp->irq_cnt; i++) {
11487 struct tg3_napi *tnapi = &tp->napi[i];
11488 err = tg3_request_irq(tp, i);
11489 if (err) {
Matt Carlson5bc09182011-11-04 09:15:01 +000011490 for (i--; i >= 0; i--) {
11491 tnapi = &tp->napi[i];
Matt Carlson4f125f42009-09-01 12:55:02 +000011492 free_irq(tnapi->irq_vec, tnapi);
Matt Carlson5bc09182011-11-04 09:15:01 +000011493 }
Nithin Sujir4a5f46f2013-05-23 11:11:25 +000011494 goto out_napi_fini;
Matt Carlson4f125f42009-09-01 12:55:02 +000011495 }
11496 }
Matt Carlson07b01732009-08-28 14:01:15 +000011497
David S. Millerf47c11e2005-06-24 20:18:35 -070011498 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011499
Nithin Sujir2e460fc2013-05-23 11:11:22 +000011500 if (init)
11501 tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
11502
Michael Chand8f4cd32012-09-28 07:12:40 +000011503 err = tg3_init_hw(tp, reset_phy);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011504 if (err) {
Michael Chan944d9802005-05-29 14:57:48 -070011505 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011506 tg3_free_rings(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011507 }
11508
David S. Millerf47c11e2005-06-24 20:18:35 -070011509 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011510
Matt Carlson07b01732009-08-28 14:01:15 +000011511 if (err)
Nithin Sujir4a5f46f2013-05-23 11:11:25 +000011512 goto out_free_irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011513
Michael Chand8f4cd32012-09-28 07:12:40 +000011514 if (test_irq && tg3_flag(tp, USING_MSI)) {
Michael Chan79381092005-04-21 17:13:59 -070011515 err = tg3_test_msi(tp);
David S. Millerfac9b832005-05-18 22:46:34 -070011516
Michael Chan79381092005-04-21 17:13:59 -070011517 if (err) {
David S. Millerf47c11e2005-06-24 20:18:35 -070011518 tg3_full_lock(tp, 0);
Michael Chan944d9802005-05-29 14:57:48 -070011519 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Michael Chan79381092005-04-21 17:13:59 -070011520 tg3_free_rings(tp);
David S. Millerf47c11e2005-06-24 20:18:35 -070011521 tg3_full_unlock(tp);
Michael Chan79381092005-04-21 17:13:59 -070011522
Nithin Sujir4a5f46f2013-05-23 11:11:25 +000011523 goto out_napi_fini;
Michael Chan79381092005-04-21 17:13:59 -070011524 }
Michael Chanfcfa0a32006-03-20 22:28:41 -080011525
Joe Perches63c3a662011-04-26 08:12:10 +000011526 if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000011527 u32 val = tr32(PCIE_TRANSACTION_CFG);
Michael Chanfcfa0a32006-03-20 22:28:41 -080011528
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000011529 tw32(PCIE_TRANSACTION_CFG,
11530 val | PCIE_TRANS_CFG_1SHOT_MSI);
Michael Chanfcfa0a32006-03-20 22:28:41 -080011531 }
Michael Chan79381092005-04-21 17:13:59 -070011532 }
11533
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011534 tg3_phy_start(tp);
11535
Michael Chanaed93e02012-07-16 16:24:02 +000011536 tg3_hwmon_open(tp);
11537
David S. Millerf47c11e2005-06-24 20:18:35 -070011538 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011539
Matt Carlson21f76382012-02-22 12:35:21 +000011540 tg3_timer_start(tp);
Joe Perches63c3a662011-04-26 08:12:10 +000011541 tg3_flag_set(tp, INIT_COMPLETE);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011542 tg3_enable_ints(tp);
11543
Matt Carlsonbe947302012-12-03 19:36:57 +000011544 if (init)
11545 tg3_ptp_init(tp);
11546 else
11547 tg3_ptp_resume(tp);
11548
11549
David S. Millerf47c11e2005-06-24 20:18:35 -070011550 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011551
Matt Carlsonfe5f5782009-09-01 13:09:39 +000011552 netif_tx_start_all_queues(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011553
Mahesh Bandewar06c03c02011-05-08 06:51:48 +000011554 /*
11555 * Reset loopback feature if it was turned on while the device was down
11556 * make sure that it's installed properly now.
11557 */
11558 if (dev->features & NETIF_F_LOOPBACK)
11559 tg3_set_loopback(dev, dev->features);
11560
Linus Torvalds1da177e2005-04-16 15:20:36 -070011561 return 0;
Matt Carlson07b01732009-08-28 14:01:15 +000011562
Nithin Sujir4a5f46f2013-05-23 11:11:25 +000011563out_free_irq:
Matt Carlson4f125f42009-09-01 12:55:02 +000011564 for (i = tp->irq_cnt - 1; i >= 0; i--) {
11565 struct tg3_napi *tnapi = &tp->napi[i];
11566 free_irq(tnapi->irq_vec, tnapi);
11567 }
Matt Carlson07b01732009-08-28 14:01:15 +000011568
Nithin Sujir4a5f46f2013-05-23 11:11:25 +000011569out_napi_fini:
Matt Carlsonfed97812009-09-01 13:10:19 +000011570 tg3_napi_disable(tp);
Matt Carlson66cfd1b2010-09-30 10:34:30 +000011571 tg3_napi_fini(tp);
Matt Carlson07b01732009-08-28 14:01:15 +000011572 tg3_free_consistent(tp);
Matt Carlson679563f2009-09-01 12:55:46 +000011573
Nithin Sujir4a5f46f2013-05-23 11:11:25 +000011574out_ints_fini:
Matt Carlson679563f2009-09-01 12:55:46 +000011575 tg3_ints_fini(tp);
Michael Chand8f4cd32012-09-28 07:12:40 +000011576
Matt Carlson07b01732009-08-28 14:01:15 +000011577 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011578}
11579
Michael Chan65138592012-09-28 07:12:41 +000011580static void tg3_stop(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011581{
Matt Carlson4f125f42009-09-01 12:55:02 +000011582 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011583
Matt Carlsondb219972011-11-04 09:15:03 +000011584 tg3_reset_task_cancel(tp);
Nithin Nayak Sujirbd473da2012-11-05 14:26:30 +000011585 tg3_netif_stop(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011586
Matt Carlson21f76382012-02-22 12:35:21 +000011587 tg3_timer_stop(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011588
Michael Chanaed93e02012-07-16 16:24:02 +000011589 tg3_hwmon_close(tp);
11590
Matt Carlson24bb4fb2009-10-05 17:55:29 +000011591 tg3_phy_stop(tp);
11592
David S. Millerf47c11e2005-06-24 20:18:35 -070011593 tg3_full_lock(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011594
11595 tg3_disable_ints(tp);
11596
Michael Chan944d9802005-05-29 14:57:48 -070011597 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011598 tg3_free_rings(tp);
Joe Perches63c3a662011-04-26 08:12:10 +000011599 tg3_flag_clear(tp, INIT_COMPLETE);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011600
David S. Millerf47c11e2005-06-24 20:18:35 -070011601 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011602
Matt Carlson4f125f42009-09-01 12:55:02 +000011603 for (i = tp->irq_cnt - 1; i >= 0; i--) {
11604 struct tg3_napi *tnapi = &tp->napi[i];
11605 free_irq(tnapi->irq_vec, tnapi);
11606 }
Matt Carlson07b01732009-08-28 14:01:15 +000011607
11608 tg3_ints_fini(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011609
Matt Carlson66cfd1b2010-09-30 10:34:30 +000011610 tg3_napi_fini(tp);
11611
Linus Torvalds1da177e2005-04-16 15:20:36 -070011612 tg3_free_consistent(tp);
Michael Chan65138592012-09-28 07:12:41 +000011613}
11614
Michael Chand8f4cd32012-09-28 07:12:40 +000011615static int tg3_open(struct net_device *dev)
11616{
11617 struct tg3 *tp = netdev_priv(dev);
11618 int err;
11619
11620 if (tp->fw_needed) {
11621 err = tg3_request_firmware(tp);
Nithin Sujirc4dab502013-03-06 17:02:34 +000011622 if (tg3_asic_rev(tp) == ASIC_REV_57766) {
11623 if (err) {
11624 netdev_warn(tp->dev, "EEE capability disabled\n");
11625 tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
11626 } else if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP)) {
11627 netdev_warn(tp->dev, "EEE capability restored\n");
11628 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
11629 }
11630 } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0) {
Michael Chand8f4cd32012-09-28 07:12:40 +000011631 if (err)
11632 return err;
11633 } else if (err) {
11634 netdev_warn(tp->dev, "TSO capability disabled\n");
11635 tg3_flag_clear(tp, TSO_CAPABLE);
11636 } else if (!tg3_flag(tp, TSO_CAPABLE)) {
11637 netdev_notice(tp->dev, "TSO capability restored\n");
11638 tg3_flag_set(tp, TSO_CAPABLE);
11639 }
11640 }
11641
Nithin Nayak Sujirf4a46d12012-11-14 14:44:27 +000011642 tg3_carrier_off(tp);
Michael Chand8f4cd32012-09-28 07:12:40 +000011643
11644 err = tg3_power_up(tp);
11645 if (err)
11646 return err;
11647
11648 tg3_full_lock(tp, 0);
11649
11650 tg3_disable_ints(tp);
11651 tg3_flag_clear(tp, INIT_COMPLETE);
11652
11653 tg3_full_unlock(tp);
11654
Nithin Sujir942d1af2013-04-09 08:48:07 +000011655 err = tg3_start(tp,
11656 !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN),
11657 true, true);
Michael Chand8f4cd32012-09-28 07:12:40 +000011658 if (err) {
11659 tg3_frob_aux_power(tp, false);
11660 pci_set_power_state(tp->pdev, PCI_D3hot);
11661 }
Matt Carlsonbe947302012-12-03 19:36:57 +000011662
Matt Carlson7d41e492012-12-03 19:36:58 +000011663 if (tg3_flag(tp, PTP_CAPABLE)) {
11664 tp->ptp_clock = ptp_clock_register(&tp->ptp_info,
11665 &tp->pdev->dev);
11666 if (IS_ERR(tp->ptp_clock))
11667 tp->ptp_clock = NULL;
11668 }
11669
Linus Torvalds1da177e2005-04-16 15:20:36 -070011670 return err;
11671}
11672
11673static int tg3_close(struct net_device *dev)
11674{
Linus Torvalds1da177e2005-04-16 15:20:36 -070011675 struct tg3 *tp = netdev_priv(dev);
11676
Matt Carlsonbe947302012-12-03 19:36:57 +000011677 tg3_ptp_fini(tp);
11678
Michael Chan65138592012-09-28 07:12:41 +000011679 tg3_stop(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011680
11681 /* Clear stats across close / open calls */
11682 memset(&tp->net_stats_prev, 0, sizeof(tp->net_stats_prev));
11683 memset(&tp->estats_prev, 0, sizeof(tp->estats_prev));
Linus Torvalds1da177e2005-04-16 15:20:36 -070011684
Rafael J. Wysocki8496e852013-12-01 02:34:37 +010011685 if (pci_device_is_present(tp->pdev)) {
11686 tg3_power_down_prepare(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011687
Rafael J. Wysocki8496e852013-12-01 02:34:37 +010011688 tg3_carrier_off(tp);
11689 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070011690 return 0;
11691}
11692
11693static inline u64 get_stat64(tg3_stat64_t *val)
11694{
11695 return ((u64)val->high << 32) | ((u64)val->low);
11696}
11697
11698static u64 tg3_calc_crc_errors(struct tg3 *tp)
11699{
11700 struct tg3_hw_stats *hw_stats = tp->hw_stats;
11701
11702 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
Joe Perches41535772013-02-16 11:20:04 +000011703 (tg3_asic_rev(tp) == ASIC_REV_5700 ||
11704 tg3_asic_rev(tp) == ASIC_REV_5701)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011705 u32 val;
11706
11707 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
11708 tg3_writephy(tp, MII_TG3_TEST1,
11709 val | MII_TG3_TEST1_CRC_EN);
11710 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
11711 } else
11712 val = 0;
11713
11714 tp->phy_crc_errors += val;
11715
11716 return tp->phy_crc_errors;
11717 }
11718
11719 return get_stat64(&hw_stats->rx_fcs_errors);
11720}
11721
11722#define ESTAT_ADD(member) \
11723 estats->member = old_estats->member + \
11724 get_stat64(&hw_stats->member)
11725
11726static void tg3_get_estats(struct tg3 *tp, struct tg3_ethtool_stats *estats)
11727{
11728 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
11729 struct tg3_hw_stats *hw_stats = tp->hw_stats;
11730
11731 ESTAT_ADD(rx_octets);
11732 ESTAT_ADD(rx_fragments);
11733 ESTAT_ADD(rx_ucast_packets);
11734 ESTAT_ADD(rx_mcast_packets);
11735 ESTAT_ADD(rx_bcast_packets);
11736 ESTAT_ADD(rx_fcs_errors);
11737 ESTAT_ADD(rx_align_errors);
11738 ESTAT_ADD(rx_xon_pause_rcvd);
11739 ESTAT_ADD(rx_xoff_pause_rcvd);
11740 ESTAT_ADD(rx_mac_ctrl_rcvd);
11741 ESTAT_ADD(rx_xoff_entered);
11742 ESTAT_ADD(rx_frame_too_long_errors);
11743 ESTAT_ADD(rx_jabbers);
11744 ESTAT_ADD(rx_undersize_packets);
11745 ESTAT_ADD(rx_in_length_errors);
11746 ESTAT_ADD(rx_out_length_errors);
11747 ESTAT_ADD(rx_64_or_less_octet_packets);
11748 ESTAT_ADD(rx_65_to_127_octet_packets);
11749 ESTAT_ADD(rx_128_to_255_octet_packets);
11750 ESTAT_ADD(rx_256_to_511_octet_packets);
11751 ESTAT_ADD(rx_512_to_1023_octet_packets);
11752 ESTAT_ADD(rx_1024_to_1522_octet_packets);
11753 ESTAT_ADD(rx_1523_to_2047_octet_packets);
11754 ESTAT_ADD(rx_2048_to_4095_octet_packets);
11755 ESTAT_ADD(rx_4096_to_8191_octet_packets);
11756 ESTAT_ADD(rx_8192_to_9022_octet_packets);
11757
11758 ESTAT_ADD(tx_octets);
11759 ESTAT_ADD(tx_collisions);
11760 ESTAT_ADD(tx_xon_sent);
11761 ESTAT_ADD(tx_xoff_sent);
11762 ESTAT_ADD(tx_flow_control);
11763 ESTAT_ADD(tx_mac_errors);
11764 ESTAT_ADD(tx_single_collisions);
11765 ESTAT_ADD(tx_mult_collisions);
11766 ESTAT_ADD(tx_deferred);
11767 ESTAT_ADD(tx_excessive_collisions);
11768 ESTAT_ADD(tx_late_collisions);
11769 ESTAT_ADD(tx_collide_2times);
11770 ESTAT_ADD(tx_collide_3times);
11771 ESTAT_ADD(tx_collide_4times);
11772 ESTAT_ADD(tx_collide_5times);
11773 ESTAT_ADD(tx_collide_6times);
11774 ESTAT_ADD(tx_collide_7times);
11775 ESTAT_ADD(tx_collide_8times);
11776 ESTAT_ADD(tx_collide_9times);
11777 ESTAT_ADD(tx_collide_10times);
11778 ESTAT_ADD(tx_collide_11times);
11779 ESTAT_ADD(tx_collide_12times);
11780 ESTAT_ADD(tx_collide_13times);
11781 ESTAT_ADD(tx_collide_14times);
11782 ESTAT_ADD(tx_collide_15times);
11783 ESTAT_ADD(tx_ucast_packets);
11784 ESTAT_ADD(tx_mcast_packets);
11785 ESTAT_ADD(tx_bcast_packets);
11786 ESTAT_ADD(tx_carrier_sense_errors);
11787 ESTAT_ADD(tx_discards);
11788 ESTAT_ADD(tx_errors);
11789
11790 ESTAT_ADD(dma_writeq_full);
11791 ESTAT_ADD(dma_write_prioq_full);
11792 ESTAT_ADD(rxbds_empty);
11793 ESTAT_ADD(rx_discards);
11794 ESTAT_ADD(rx_errors);
11795 ESTAT_ADD(rx_threshold_hit);
11796
11797 ESTAT_ADD(dma_readq_full);
11798 ESTAT_ADD(dma_read_prioq_full);
11799 ESTAT_ADD(tx_comp_queue_full);
11800
11801 ESTAT_ADD(ring_set_send_prod_index);
11802 ESTAT_ADD(ring_status_update);
11803 ESTAT_ADD(nic_irqs);
11804 ESTAT_ADD(nic_avoided_irqs);
11805 ESTAT_ADD(nic_tx_threshold_hit);
11806
Matt Carlson4452d092011-05-19 12:12:51 +000011807 ESTAT_ADD(mbuf_lwm_thresh_hit);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011808}
11809
Matt Carlson65ec6982012-02-28 23:33:37 +000011810static void tg3_get_nstats(struct tg3 *tp, struct rtnl_link_stats64 *stats)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011811{
Eric Dumazet511d2222010-07-07 20:44:24 +000011812 struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011813 struct tg3_hw_stats *hw_stats = tp->hw_stats;
11814
Linus Torvalds1da177e2005-04-16 15:20:36 -070011815 stats->rx_packets = old_stats->rx_packets +
11816 get_stat64(&hw_stats->rx_ucast_packets) +
11817 get_stat64(&hw_stats->rx_mcast_packets) +
11818 get_stat64(&hw_stats->rx_bcast_packets);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040011819
Linus Torvalds1da177e2005-04-16 15:20:36 -070011820 stats->tx_packets = old_stats->tx_packets +
11821 get_stat64(&hw_stats->tx_ucast_packets) +
11822 get_stat64(&hw_stats->tx_mcast_packets) +
11823 get_stat64(&hw_stats->tx_bcast_packets);
11824
11825 stats->rx_bytes = old_stats->rx_bytes +
11826 get_stat64(&hw_stats->rx_octets);
11827 stats->tx_bytes = old_stats->tx_bytes +
11828 get_stat64(&hw_stats->tx_octets);
11829
11830 stats->rx_errors = old_stats->rx_errors +
John W. Linville4f63b872005-09-12 14:43:18 -070011831 get_stat64(&hw_stats->rx_errors);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011832 stats->tx_errors = old_stats->tx_errors +
11833 get_stat64(&hw_stats->tx_errors) +
11834 get_stat64(&hw_stats->tx_mac_errors) +
11835 get_stat64(&hw_stats->tx_carrier_sense_errors) +
11836 get_stat64(&hw_stats->tx_discards);
11837
11838 stats->multicast = old_stats->multicast +
11839 get_stat64(&hw_stats->rx_mcast_packets);
11840 stats->collisions = old_stats->collisions +
11841 get_stat64(&hw_stats->tx_collisions);
11842
11843 stats->rx_length_errors = old_stats->rx_length_errors +
11844 get_stat64(&hw_stats->rx_frame_too_long_errors) +
11845 get_stat64(&hw_stats->rx_undersize_packets);
11846
Linus Torvalds1da177e2005-04-16 15:20:36 -070011847 stats->rx_frame_errors = old_stats->rx_frame_errors +
11848 get_stat64(&hw_stats->rx_align_errors);
11849 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
11850 get_stat64(&hw_stats->tx_discards);
11851 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
11852 get_stat64(&hw_stats->tx_carrier_sense_errors);
11853
11854 stats->rx_crc_errors = old_stats->rx_crc_errors +
Matt Carlson65ec6982012-02-28 23:33:37 +000011855 tg3_calc_crc_errors(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011856
John W. Linville4f63b872005-09-12 14:43:18 -070011857 stats->rx_missed_errors = old_stats->rx_missed_errors +
11858 get_stat64(&hw_stats->rx_discards);
11859
Eric Dumazetb0057c52010-10-10 19:55:52 +000011860 stats->rx_dropped = tp->rx_dropped;
Eric Dumazet48855432011-10-24 07:53:03 +000011861 stats->tx_dropped = tp->tx_dropped;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011862}
11863
Linus Torvalds1da177e2005-04-16 15:20:36 -070011864static int tg3_get_regs_len(struct net_device *dev)
11865{
Matt Carlson97bd8e42011-04-13 11:05:04 +000011866 return TG3_REG_BLK_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011867}
11868
11869static void tg3_get_regs(struct net_device *dev,
11870 struct ethtool_regs *regs, void *_p)
11871{
Linus Torvalds1da177e2005-04-16 15:20:36 -070011872 struct tg3 *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011873
11874 regs->version = 0;
11875
Matt Carlson97bd8e42011-04-13 11:05:04 +000011876 memset(_p, 0, TG3_REG_BLK_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011877
Matt Carlson80096062010-08-02 11:26:06 +000011878 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
Michael Chanbc1c7562006-03-20 17:48:03 -080011879 return;
11880
David S. Millerf47c11e2005-06-24 20:18:35 -070011881 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011882
Matt Carlson97bd8e42011-04-13 11:05:04 +000011883 tg3_dump_legacy_regs(tp, (u32 *)_p);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011884
David S. Millerf47c11e2005-06-24 20:18:35 -070011885 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011886}
11887
11888static int tg3_get_eeprom_len(struct net_device *dev)
11889{
11890 struct tg3 *tp = netdev_priv(dev);
11891
11892 return tp->nvram_size;
11893}
11894
Linus Torvalds1da177e2005-04-16 15:20:36 -070011895static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
11896{
11897 struct tg3 *tp = netdev_priv(dev);
Prashant Sreedharan506724c2014-05-24 01:32:09 -070011898 int ret, cpmu_restore = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011899 u8 *pd;
Prashant Sreedharan506724c2014-05-24 01:32:09 -070011900 u32 i, offset, len, b_offset, b_count, cpmu_val = 0;
Matt Carlsona9dc5292009-02-25 14:25:30 +000011901 __be32 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011902
Joe Perches63c3a662011-04-26 08:12:10 +000011903 if (tg3_flag(tp, NO_NVRAM))
Matt Carlsondf259d82009-04-20 06:57:14 +000011904 return -EINVAL;
11905
Linus Torvalds1da177e2005-04-16 15:20:36 -070011906 offset = eeprom->offset;
11907 len = eeprom->len;
11908 eeprom->len = 0;
11909
11910 eeprom->magic = TG3_EEPROM_MAGIC;
11911
Prashant Sreedharan506724c2014-05-24 01:32:09 -070011912 /* Override clock, link aware and link idle modes */
11913 if (tg3_flag(tp, CPMU_PRESENT)) {
11914 cpmu_val = tr32(TG3_CPMU_CTRL);
11915 if (cpmu_val & (CPMU_CTRL_LINK_AWARE_MODE |
11916 CPMU_CTRL_LINK_IDLE_MODE)) {
11917 tw32(TG3_CPMU_CTRL, cpmu_val &
11918 ~(CPMU_CTRL_LINK_AWARE_MODE |
11919 CPMU_CTRL_LINK_IDLE_MODE));
11920 cpmu_restore = 1;
11921 }
11922 }
11923 tg3_override_clk(tp);
11924
Linus Torvalds1da177e2005-04-16 15:20:36 -070011925 if (offset & 3) {
11926 /* adjustments to start on required 4 byte boundary */
11927 b_offset = offset & 3;
11928 b_count = 4 - b_offset;
11929 if (b_count > len) {
11930 /* i.e. offset=1 len=2 */
11931 b_count = len;
11932 }
Matt Carlsona9dc5292009-02-25 14:25:30 +000011933 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011934 if (ret)
Prashant Sreedharan506724c2014-05-24 01:32:09 -070011935 goto eeprom_done;
Matt Carlsonbe98da62010-07-11 09:31:46 +000011936 memcpy(data, ((char *)&val) + b_offset, b_count);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011937 len -= b_count;
11938 offset += b_count;
Matt Carlsonc6cdf432010-04-05 10:19:26 +000011939 eeprom->len += b_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011940 }
11941
Lucas De Marchi25985ed2011-03-30 22:57:33 -030011942 /* read bytes up to the last 4 byte boundary */
Linus Torvalds1da177e2005-04-16 15:20:36 -070011943 pd = &data[eeprom->len];
11944 for (i = 0; i < (len - (len & 3)); i += 4) {
Matt Carlsona9dc5292009-02-25 14:25:30 +000011945 ret = tg3_nvram_read_be32(tp, offset + i, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011946 if (ret) {
Prashant Sreedharan506724c2014-05-24 01:32:09 -070011947 if (i)
11948 i -= 4;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011949 eeprom->len += i;
Prashant Sreedharan506724c2014-05-24 01:32:09 -070011950 goto eeprom_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011951 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070011952 memcpy(pd + i, &val, 4);
Prashant Sreedharan506724c2014-05-24 01:32:09 -070011953 if (need_resched()) {
11954 if (signal_pending(current)) {
11955 eeprom->len += i;
11956 ret = -EINTR;
11957 goto eeprom_done;
11958 }
11959 cond_resched();
11960 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070011961 }
11962 eeprom->len += i;
11963
11964 if (len & 3) {
11965 /* read last bytes not ending on 4 byte boundary */
11966 pd = &data[eeprom->len];
11967 b_count = len & 3;
11968 b_offset = offset + len - b_count;
Matt Carlsona9dc5292009-02-25 14:25:30 +000011969 ret = tg3_nvram_read_be32(tp, b_offset, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011970 if (ret)
Prashant Sreedharan506724c2014-05-24 01:32:09 -070011971 goto eeprom_done;
Al Virob9fc7dc2007-12-17 22:59:57 -080011972 memcpy(pd, &val, b_count);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011973 eeprom->len += b_count;
11974 }
Prashant Sreedharan506724c2014-05-24 01:32:09 -070011975 ret = 0;
11976
11977eeprom_done:
11978 /* Restore clock, link aware and link idle modes */
11979 tg3_restore_clk(tp);
11980 if (cpmu_restore)
11981 tw32(TG3_CPMU_CTRL, cpmu_val);
11982
11983 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011984}
11985
Linus Torvalds1da177e2005-04-16 15:20:36 -070011986static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
11987{
11988 struct tg3 *tp = netdev_priv(dev);
11989 int ret;
Al Virob9fc7dc2007-12-17 22:59:57 -080011990 u32 offset, len, b_offset, odd_len;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011991 u8 *buf;
Matt Carlsona9dc5292009-02-25 14:25:30 +000011992 __be32 start, end;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011993
Joe Perches63c3a662011-04-26 08:12:10 +000011994 if (tg3_flag(tp, NO_NVRAM) ||
Matt Carlsondf259d82009-04-20 06:57:14 +000011995 eeprom->magic != TG3_EEPROM_MAGIC)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011996 return -EINVAL;
11997
11998 offset = eeprom->offset;
11999 len = eeprom->len;
12000
12001 if ((b_offset = (offset & 3))) {
12002 /* adjustments to start on required 4 byte boundary */
Matt Carlsona9dc5292009-02-25 14:25:30 +000012003 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012004 if (ret)
12005 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012006 len += b_offset;
12007 offset &= ~3;
Michael Chan1c8594b2005-04-21 17:12:46 -070012008 if (len < 4)
12009 len = 4;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012010 }
12011
12012 odd_len = 0;
Michael Chan1c8594b2005-04-21 17:12:46 -070012013 if (len & 3) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012014 /* adjustments to end on required 4 byte boundary */
12015 odd_len = 1;
12016 len = (len + 3) & ~3;
Matt Carlsona9dc5292009-02-25 14:25:30 +000012017 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012018 if (ret)
12019 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012020 }
12021
12022 buf = data;
12023 if (b_offset || odd_len) {
12024 buf = kmalloc(len, GFP_KERNEL);
Andy Gospodarekab0049b2007-09-06 20:42:14 +010012025 if (!buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012026 return -ENOMEM;
12027 if (b_offset)
12028 memcpy(buf, &start, 4);
12029 if (odd_len)
12030 memcpy(buf+len-4, &end, 4);
12031 memcpy(buf + b_offset, data, eeprom->len);
12032 }
12033
12034 ret = tg3_nvram_write_block(tp, offset, len, buf);
12035
12036 if (buf != data)
12037 kfree(buf);
12038
12039 return ret;
12040}
12041
12042static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
12043{
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070012044 struct tg3 *tp = netdev_priv(dev);
12045
Joe Perches63c3a662011-04-26 08:12:10 +000012046 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000012047 struct phy_device *phydev;
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012048 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070012049 return -EAGAIN;
Hauke Mehrtensead24022013-09-28 23:15:26 +020012050 phydev = tp->mdio_bus->phy_map[tp->phy_addr];
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000012051 return phy_ethtool_gset(phydev, cmd);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070012052 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012053
Linus Torvalds1da177e2005-04-16 15:20:36 -070012054 cmd->supported = (SUPPORTED_Autoneg);
12055
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012056 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
Linus Torvalds1da177e2005-04-16 15:20:36 -070012057 cmd->supported |= (SUPPORTED_1000baseT_Half |
12058 SUPPORTED_1000baseT_Full);
12059
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012060 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012061 cmd->supported |= (SUPPORTED_100baseT_Half |
12062 SUPPORTED_100baseT_Full |
12063 SUPPORTED_10baseT_Half |
12064 SUPPORTED_10baseT_Full |
Matt Carlson3bebab52007-11-12 21:22:40 -080012065 SUPPORTED_TP);
Karsten Keilef348142006-05-12 12:49:08 -070012066 cmd->port = PORT_TP;
12067 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012068 cmd->supported |= SUPPORTED_FIBRE;
Karsten Keilef348142006-05-12 12:49:08 -070012069 cmd->port = PORT_FIBRE;
12070 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012071
Linus Torvalds1da177e2005-04-16 15:20:36 -070012072 cmd->advertising = tp->link_config.advertising;
Matt Carlson5bb09772011-06-13 13:39:00 +000012073 if (tg3_flag(tp, PAUSE_AUTONEG)) {
12074 if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
12075 if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
12076 cmd->advertising |= ADVERTISED_Pause;
12077 } else {
12078 cmd->advertising |= ADVERTISED_Pause |
12079 ADVERTISED_Asym_Pause;
12080 }
12081 } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
12082 cmd->advertising |= ADVERTISED_Asym_Pause;
12083 }
12084 }
Nithin Nayak Sujirf4a46d12012-11-14 14:44:27 +000012085 if (netif_running(dev) && tp->link_up) {
David Decotigny70739492011-04-27 18:32:40 +000012086 ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012087 cmd->duplex = tp->link_config.active_duplex;
Matt Carlson859edb22011-12-08 14:40:16 +000012088 cmd->lp_advertising = tp->link_config.rmt_adv;
Matt Carlsone348c5e2011-11-21 15:01:20 +000012089 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
12090 if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
12091 cmd->eth_tp_mdix = ETH_TP_MDI_X;
12092 else
12093 cmd->eth_tp_mdix = ETH_TP_MDI;
12094 }
Matt Carlson64c22182010-10-14 10:37:44 +000012095 } else {
Matt Carlsone7405222012-02-13 15:20:16 +000012096 ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
12097 cmd->duplex = DUPLEX_UNKNOWN;
Matt Carlsone348c5e2011-11-21 15:01:20 +000012098 cmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012099 }
Matt Carlson882e9792009-09-01 13:21:36 +000012100 cmd->phy_address = tp->phy_addr;
Matt Carlson7e5856b2009-02-25 14:23:01 +000012101 cmd->transceiver = XCVR_INTERNAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012102 cmd->autoneg = tp->link_config.autoneg;
12103 cmd->maxtxpkt = 0;
12104 cmd->maxrxpkt = 0;
12105 return 0;
12106}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012107
Linus Torvalds1da177e2005-04-16 15:20:36 -070012108static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
12109{
12110 struct tg3 *tp = netdev_priv(dev);
David Decotigny25db0332011-04-27 18:32:39 +000012111 u32 speed = ethtool_cmd_speed(cmd);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012112
Joe Perches63c3a662011-04-26 08:12:10 +000012113 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000012114 struct phy_device *phydev;
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012115 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070012116 return -EAGAIN;
Hauke Mehrtensead24022013-09-28 23:15:26 +020012117 phydev = tp->mdio_bus->phy_map[tp->phy_addr];
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000012118 return phy_ethtool_sset(phydev, cmd);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070012119 }
12120
Matt Carlson7e5856b2009-02-25 14:23:01 +000012121 if (cmd->autoneg != AUTONEG_ENABLE &&
12122 cmd->autoneg != AUTONEG_DISABLE)
Michael Chan37ff2382005-10-26 15:49:51 -070012123 return -EINVAL;
Matt Carlson7e5856b2009-02-25 14:23:01 +000012124
12125 if (cmd->autoneg == AUTONEG_DISABLE &&
12126 cmd->duplex != DUPLEX_FULL &&
12127 cmd->duplex != DUPLEX_HALF)
Michael Chan37ff2382005-10-26 15:49:51 -070012128 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012129
Matt Carlson7e5856b2009-02-25 14:23:01 +000012130 if (cmd->autoneg == AUTONEG_ENABLE) {
12131 u32 mask = ADVERTISED_Autoneg |
12132 ADVERTISED_Pause |
12133 ADVERTISED_Asym_Pause;
12134
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012135 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
Matt Carlson7e5856b2009-02-25 14:23:01 +000012136 mask |= ADVERTISED_1000baseT_Half |
12137 ADVERTISED_1000baseT_Full;
12138
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012139 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
Matt Carlson7e5856b2009-02-25 14:23:01 +000012140 mask |= ADVERTISED_100baseT_Half |
12141 ADVERTISED_100baseT_Full |
12142 ADVERTISED_10baseT_Half |
12143 ADVERTISED_10baseT_Full |
12144 ADVERTISED_TP;
12145 else
12146 mask |= ADVERTISED_FIBRE;
12147
12148 if (cmd->advertising & ~mask)
12149 return -EINVAL;
12150
12151 mask &= (ADVERTISED_1000baseT_Half |
12152 ADVERTISED_1000baseT_Full |
12153 ADVERTISED_100baseT_Half |
12154 ADVERTISED_100baseT_Full |
12155 ADVERTISED_10baseT_Half |
12156 ADVERTISED_10baseT_Full);
12157
12158 cmd->advertising &= mask;
12159 } else {
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012160 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
David Decotigny25db0332011-04-27 18:32:39 +000012161 if (speed != SPEED_1000)
Matt Carlson7e5856b2009-02-25 14:23:01 +000012162 return -EINVAL;
12163
12164 if (cmd->duplex != DUPLEX_FULL)
12165 return -EINVAL;
12166 } else {
David Decotigny25db0332011-04-27 18:32:39 +000012167 if (speed != SPEED_100 &&
12168 speed != SPEED_10)
Matt Carlson7e5856b2009-02-25 14:23:01 +000012169 return -EINVAL;
12170 }
12171 }
12172
David S. Millerf47c11e2005-06-24 20:18:35 -070012173 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012174
12175 tp->link_config.autoneg = cmd->autoneg;
12176 if (cmd->autoneg == AUTONEG_ENABLE) {
Andy Gospodarek405d8e52007-10-08 01:08:47 -070012177 tp->link_config.advertising = (cmd->advertising |
12178 ADVERTISED_Autoneg);
Matt Carlsone7405222012-02-13 15:20:16 +000012179 tp->link_config.speed = SPEED_UNKNOWN;
12180 tp->link_config.duplex = DUPLEX_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012181 } else {
12182 tp->link_config.advertising = 0;
David Decotigny25db0332011-04-27 18:32:39 +000012183 tp->link_config.speed = speed;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012184 tp->link_config.duplex = cmd->duplex;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070012185 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012186
Nithin Sujirfdad8de2013-04-09 08:48:08 +000012187 tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
12188
Nithin Sujirce20f162013-04-09 08:48:04 +000012189 tg3_warn_mgmt_link_flap(tp);
12190
Linus Torvalds1da177e2005-04-16 15:20:36 -070012191 if (netif_running(dev))
Joe Perches953c96e2013-04-09 10:18:14 +000012192 tg3_setup_phy(tp, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012193
David S. Millerf47c11e2005-06-24 20:18:35 -070012194 tg3_full_unlock(tp);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012195
Linus Torvalds1da177e2005-04-16 15:20:36 -070012196 return 0;
12197}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012198
Linus Torvalds1da177e2005-04-16 15:20:36 -070012199static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
12200{
12201 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012202
Rick Jones68aad782011-11-07 13:29:27 +000012203 strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
12204 strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
12205 strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
12206 strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
Linus Torvalds1da177e2005-04-16 15:20:36 -070012207}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012208
Linus Torvalds1da177e2005-04-16 15:20:36 -070012209static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
12210{
12211 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012212
Joe Perches63c3a662011-04-26 08:12:10 +000012213 if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
Gary Zambranoa85feb82007-05-05 11:52:19 -070012214 wol->supported = WAKE_MAGIC;
12215 else
12216 wol->supported = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012217 wol->wolopts = 0;
Joe Perches63c3a662011-04-26 08:12:10 +000012218 if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
Linus Torvalds1da177e2005-04-16 15:20:36 -070012219 wol->wolopts = WAKE_MAGIC;
12220 memset(&wol->sopass, 0, sizeof(wol->sopass));
12221}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012222
Linus Torvalds1da177e2005-04-16 15:20:36 -070012223static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
12224{
12225 struct tg3 *tp = netdev_priv(dev);
Rafael J. Wysocki12dac072008-07-30 16:37:33 -070012226 struct device *dp = &tp->pdev->dev;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012227
Linus Torvalds1da177e2005-04-16 15:20:36 -070012228 if (wol->wolopts & ~WAKE_MAGIC)
12229 return -EINVAL;
12230 if ((wol->wolopts & WAKE_MAGIC) &&
Joe Perches63c3a662011-04-26 08:12:10 +000012231 !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
Linus Torvalds1da177e2005-04-16 15:20:36 -070012232 return -EINVAL;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012233
Rafael J. Wysockif2dc0d12010-10-25 13:01:55 +000012234 device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
12235
Rafael J. Wysockif2dc0d12010-10-25 13:01:55 +000012236 if (device_may_wakeup(dp))
Joe Perches63c3a662011-04-26 08:12:10 +000012237 tg3_flag_set(tp, WOL_ENABLE);
Rafael J. Wysockif2dc0d12010-10-25 13:01:55 +000012238 else
Joe Perches63c3a662011-04-26 08:12:10 +000012239 tg3_flag_clear(tp, WOL_ENABLE);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012240
Linus Torvalds1da177e2005-04-16 15:20:36 -070012241 return 0;
12242}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012243
Linus Torvalds1da177e2005-04-16 15:20:36 -070012244static u32 tg3_get_msglevel(struct net_device *dev)
12245{
12246 struct tg3 *tp = netdev_priv(dev);
12247 return tp->msg_enable;
12248}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012249
Linus Torvalds1da177e2005-04-16 15:20:36 -070012250static void tg3_set_msglevel(struct net_device *dev, u32 value)
12251{
12252 struct tg3 *tp = netdev_priv(dev);
12253 tp->msg_enable = value;
12254}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012255
Linus Torvalds1da177e2005-04-16 15:20:36 -070012256static int tg3_nway_reset(struct net_device *dev)
12257{
12258 struct tg3 *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012259 int r;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012260
Linus Torvalds1da177e2005-04-16 15:20:36 -070012261 if (!netif_running(dev))
12262 return -EAGAIN;
12263
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012264 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
Michael Chanc94e3942005-09-27 12:12:42 -070012265 return -EINVAL;
12266
Nithin Sujirce20f162013-04-09 08:48:04 +000012267 tg3_warn_mgmt_link_flap(tp);
12268
Joe Perches63c3a662011-04-26 08:12:10 +000012269 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012270 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070012271 return -EAGAIN;
Hauke Mehrtensead24022013-09-28 23:15:26 +020012272 r = phy_start_aneg(tp->mdio_bus->phy_map[tp->phy_addr]);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070012273 } else {
12274 u32 bmcr;
12275
12276 spin_lock_bh(&tp->lock);
12277 r = -EINVAL;
12278 tg3_readphy(tp, MII_BMCR, &bmcr);
12279 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
12280 ((bmcr & BMCR_ANENABLE) ||
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012281 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070012282 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
12283 BMCR_ANENABLE);
12284 r = 0;
12285 }
12286 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012287 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012288
Linus Torvalds1da177e2005-04-16 15:20:36 -070012289 return r;
12290}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012291
Linus Torvalds1da177e2005-04-16 15:20:36 -070012292static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
12293{
12294 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012295
Matt Carlson2c49a442010-09-30 10:34:35 +000012296 ering->rx_max_pending = tp->rx_std_ring_mask;
Joe Perches63c3a662011-04-26 08:12:10 +000012297 if (tg3_flag(tp, JUMBO_RING_ENABLE))
Matt Carlson2c49a442010-09-30 10:34:35 +000012298 ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
Michael Chan4f81c322006-03-20 21:33:42 -080012299 else
12300 ering->rx_jumbo_max_pending = 0;
12301
12302 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012303
12304 ering->rx_pending = tp->rx_pending;
Joe Perches63c3a662011-04-26 08:12:10 +000012305 if (tg3_flag(tp, JUMBO_RING_ENABLE))
Michael Chan4f81c322006-03-20 21:33:42 -080012306 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
12307 else
12308 ering->rx_jumbo_pending = 0;
12309
Matt Carlsonf3f3f272009-08-28 14:03:21 +000012310 ering->tx_pending = tp->napi[0].tx_pending;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012311}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012312
Linus Torvalds1da177e2005-04-16 15:20:36 -070012313static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
12314{
12315 struct tg3 *tp = netdev_priv(dev);
Matt Carlson646c9ed2009-09-01 12:58:41 +000012316 int i, irq_sync = 0, err = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012317
Matt Carlson2c49a442010-09-30 10:34:35 +000012318 if ((ering->rx_pending > tp->rx_std_ring_mask) ||
12319 (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
Michael Chanbc3a9252006-10-18 20:55:18 -070012320 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
12321 (ering->tx_pending <= MAX_SKB_FRAGS) ||
Joe Perches63c3a662011-04-26 08:12:10 +000012322 (tg3_flag(tp, TSO_BUG) &&
Michael Chanbc3a9252006-10-18 20:55:18 -070012323 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
Linus Torvalds1da177e2005-04-16 15:20:36 -070012324 return -EINVAL;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012325
Michael Chanbbe832c2005-06-24 20:20:04 -070012326 if (netif_running(dev)) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070012327 tg3_phy_stop(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012328 tg3_netif_stop(tp);
Michael Chanbbe832c2005-06-24 20:20:04 -070012329 irq_sync = 1;
12330 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070012331
Michael Chanbbe832c2005-06-24 20:20:04 -070012332 tg3_full_lock(tp, irq_sync);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012333
Linus Torvalds1da177e2005-04-16 15:20:36 -070012334 tp->rx_pending = ering->rx_pending;
12335
Joe Perches63c3a662011-04-26 08:12:10 +000012336 if (tg3_flag(tp, MAX_RXPEND_64) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -070012337 tp->rx_pending > 63)
12338 tp->rx_pending = 63;
Ivan Veceraba67b512014-04-17 14:51:08 +020012339
12340 if (tg3_flag(tp, JUMBO_RING_ENABLE))
12341 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
Matt Carlson646c9ed2009-09-01 12:58:41 +000012342
Matt Carlson6fd45cb2010-09-15 08:59:57 +000012343 for (i = 0; i < tp->irq_max; i++)
Matt Carlson646c9ed2009-09-01 12:58:41 +000012344 tp->napi[i].tx_pending = ering->tx_pending;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012345
12346 if (netif_running(dev)) {
Michael Chan944d9802005-05-29 14:57:48 -070012347 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Joe Perches953c96e2013-04-09 10:18:14 +000012348 err = tg3_restart_hw(tp, false);
Michael Chanb9ec6c12006-07-25 16:37:27 -070012349 if (!err)
12350 tg3_netif_start(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012351 }
12352
David S. Millerf47c11e2005-06-24 20:18:35 -070012353 tg3_full_unlock(tp);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012354
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070012355 if (irq_sync && !err)
12356 tg3_phy_start(tp);
12357
Michael Chanb9ec6c12006-07-25 16:37:27 -070012358 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012359}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012360
Linus Torvalds1da177e2005-04-16 15:20:36 -070012361static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
12362{
12363 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012364
Joe Perches63c3a662011-04-26 08:12:10 +000012365 epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
Matt Carlson8d018622007-12-20 20:05:44 -080012366
Matt Carlson4a2db502011-12-08 14:40:17 +000012367 if (tp->link_config.flowctrl & FLOW_CTRL_RX)
Matt Carlson8d018622007-12-20 20:05:44 -080012368 epause->rx_pause = 1;
12369 else
12370 epause->rx_pause = 0;
12371
Matt Carlson4a2db502011-12-08 14:40:17 +000012372 if (tp->link_config.flowctrl & FLOW_CTRL_TX)
Matt Carlson8d018622007-12-20 20:05:44 -080012373 epause->tx_pause = 1;
12374 else
12375 epause->tx_pause = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012376}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012377
Linus Torvalds1da177e2005-04-16 15:20:36 -070012378static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
12379{
12380 struct tg3 *tp = netdev_priv(dev);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070012381 int err = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012382
Nithin Sujirce20f162013-04-09 08:48:04 +000012383 if (tp->link_config.autoneg == AUTONEG_ENABLE)
12384 tg3_warn_mgmt_link_flap(tp);
12385
Joe Perches63c3a662011-04-26 08:12:10 +000012386 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson27121682010-02-17 15:16:57 +000012387 u32 newadv;
12388 struct phy_device *phydev;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070012389
Hauke Mehrtensead24022013-09-28 23:15:26 +020012390 phydev = tp->mdio_bus->phy_map[tp->phy_addr];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070012391
Matt Carlson27121682010-02-17 15:16:57 +000012392 if (!(phydev->supported & SUPPORTED_Pause) ||
12393 (!(phydev->supported & SUPPORTED_Asym_Pause) &&
Nicolas Kaiser2259dca2010-10-07 23:29:27 +000012394 (epause->rx_pause != epause->tx_pause)))
Matt Carlson27121682010-02-17 15:16:57 +000012395 return -EINVAL;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070012396
Matt Carlson27121682010-02-17 15:16:57 +000012397 tp->link_config.flowctrl = 0;
12398 if (epause->rx_pause) {
12399 tp->link_config.flowctrl |= FLOW_CTRL_RX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070012400
Matt Carlson27121682010-02-17 15:16:57 +000012401 if (epause->tx_pause) {
Steve Glendinninge18ce342008-12-16 02:00:00 -080012402 tp->link_config.flowctrl |= FLOW_CTRL_TX;
Matt Carlson27121682010-02-17 15:16:57 +000012403 newadv = ADVERTISED_Pause;
12404 } else
12405 newadv = ADVERTISED_Pause |
12406 ADVERTISED_Asym_Pause;
12407 } else if (epause->tx_pause) {
12408 tp->link_config.flowctrl |= FLOW_CTRL_TX;
12409 newadv = ADVERTISED_Asym_Pause;
12410 } else
12411 newadv = 0;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070012412
Matt Carlson27121682010-02-17 15:16:57 +000012413 if (epause->autoneg)
Joe Perches63c3a662011-04-26 08:12:10 +000012414 tg3_flag_set(tp, PAUSE_AUTONEG);
Matt Carlson27121682010-02-17 15:16:57 +000012415 else
Joe Perches63c3a662011-04-26 08:12:10 +000012416 tg3_flag_clear(tp, PAUSE_AUTONEG);
Matt Carlson27121682010-02-17 15:16:57 +000012417
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012418 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
Matt Carlson27121682010-02-17 15:16:57 +000012419 u32 oldadv = phydev->advertising &
12420 (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
12421 if (oldadv != newadv) {
12422 phydev->advertising &=
12423 ~(ADVERTISED_Pause |
12424 ADVERTISED_Asym_Pause);
12425 phydev->advertising |= newadv;
12426 if (phydev->autoneg) {
12427 /*
12428 * Always renegotiate the link to
12429 * inform our link partner of our
12430 * flow control settings, even if the
12431 * flow control is forced. Let
12432 * tg3_adjust_link() do the final
12433 * flow control setup.
12434 */
12435 return phy_start_aneg(phydev);
12436 }
12437 }
12438
12439 if (!epause->autoneg)
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070012440 tg3_setup_flow_control(tp, 0, 0);
Matt Carlson27121682010-02-17 15:16:57 +000012441 } else {
Matt Carlsonc6700ce2012-02-13 15:20:15 +000012442 tp->link_config.advertising &=
Matt Carlson27121682010-02-17 15:16:57 +000012443 ~(ADVERTISED_Pause |
12444 ADVERTISED_Asym_Pause);
Matt Carlsonc6700ce2012-02-13 15:20:15 +000012445 tp->link_config.advertising |= newadv;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070012446 }
12447 } else {
12448 int irq_sync = 0;
12449
12450 if (netif_running(dev)) {
12451 tg3_netif_stop(tp);
12452 irq_sync = 1;
12453 }
12454
12455 tg3_full_lock(tp, irq_sync);
12456
12457 if (epause->autoneg)
Joe Perches63c3a662011-04-26 08:12:10 +000012458 tg3_flag_set(tp, PAUSE_AUTONEG);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070012459 else
Joe Perches63c3a662011-04-26 08:12:10 +000012460 tg3_flag_clear(tp, PAUSE_AUTONEG);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070012461 if (epause->rx_pause)
Steve Glendinninge18ce342008-12-16 02:00:00 -080012462 tp->link_config.flowctrl |= FLOW_CTRL_RX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070012463 else
Steve Glendinninge18ce342008-12-16 02:00:00 -080012464 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070012465 if (epause->tx_pause)
Steve Glendinninge18ce342008-12-16 02:00:00 -080012466 tp->link_config.flowctrl |= FLOW_CTRL_TX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070012467 else
Steve Glendinninge18ce342008-12-16 02:00:00 -080012468 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070012469
12470 if (netif_running(dev)) {
12471 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Joe Perches953c96e2013-04-09 10:18:14 +000012472 err = tg3_restart_hw(tp, false);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070012473 if (!err)
12474 tg3_netif_start(tp);
12475 }
12476
12477 tg3_full_unlock(tp);
Michael Chanbbe832c2005-06-24 20:20:04 -070012478 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070012479
Nithin Sujirfdad8de2013-04-09 08:48:08 +000012480 tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
12481
Michael Chanb9ec6c12006-07-25 16:37:27 -070012482 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012483}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012484
Matt Carlsonde6f31e2010-04-12 06:58:30 +000012485static int tg3_get_sset_count(struct net_device *dev, int sset)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012486{
Jeff Garzikb9f2c042007-10-03 18:07:32 -070012487 switch (sset) {
12488 case ETH_SS_TEST:
12489 return TG3_NUM_TEST;
12490 case ETH_SS_STATS:
12491 return TG3_NUM_STATS;
12492 default:
12493 return -EOPNOTSUPP;
12494 }
Michael Chan4cafd3f2005-05-29 14:56:34 -070012495}
12496
Matt Carlson90415472011-12-16 13:33:23 +000012497static int tg3_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
12498 u32 *rules __always_unused)
12499{
12500 struct tg3 *tp = netdev_priv(dev);
12501
12502 if (!tg3_flag(tp, SUPPORT_MSIX))
12503 return -EOPNOTSUPP;
12504
12505 switch (info->cmd) {
12506 case ETHTOOL_GRXRINGS:
12507 if (netif_running(tp->dev))
Michael Chan91024262012-09-28 07:12:38 +000012508 info->data = tp->rxq_cnt;
Matt Carlson90415472011-12-16 13:33:23 +000012509 else {
12510 info->data = num_online_cpus();
Michael Chan91024262012-09-28 07:12:38 +000012511 if (info->data > TG3_RSS_MAX_NUM_QS)
12512 info->data = TG3_RSS_MAX_NUM_QS;
Matt Carlson90415472011-12-16 13:33:23 +000012513 }
12514
12515 /* The first interrupt vector only
12516 * handles link interrupts.
12517 */
12518 info->data -= 1;
12519 return 0;
12520
12521 default:
12522 return -EOPNOTSUPP;
12523 }
12524}
12525
12526static u32 tg3_get_rxfh_indir_size(struct net_device *dev)
12527{
12528 u32 size = 0;
12529 struct tg3 *tp = netdev_priv(dev);
12530
12531 if (tg3_flag(tp, SUPPORT_MSIX))
12532 size = TG3_RSS_INDIR_TBL_SIZE;
12533
12534 return size;
12535}
12536
Ben Hutchingsfe62d002014-05-15 01:25:27 +010012537static int tg3_get_rxfh(struct net_device *dev, u32 *indir, u8 *key)
Matt Carlson90415472011-12-16 13:33:23 +000012538{
12539 struct tg3 *tp = netdev_priv(dev);
12540 int i;
12541
12542 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
12543 indir[i] = tp->rss_ind_tbl[i];
12544
12545 return 0;
12546}
12547
Ben Hutchingsfe62d002014-05-15 01:25:27 +010012548static int tg3_set_rxfh(struct net_device *dev, const u32 *indir, const u8 *key)
Matt Carlson90415472011-12-16 13:33:23 +000012549{
12550 struct tg3 *tp = netdev_priv(dev);
12551 size_t i;
12552
12553 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
12554 tp->rss_ind_tbl[i] = indir[i];
12555
12556 if (!netif_running(dev) || !tg3_flag(tp, ENABLE_RSS))
12557 return 0;
12558
12559 /* It is legal to write the indirection
12560 * table while the device is running.
12561 */
12562 tg3_full_lock(tp, 0);
12563 tg3_rss_write_indir_tbl(tp);
12564 tg3_full_unlock(tp);
12565
12566 return 0;
12567}
12568
Michael Chan09681692012-09-28 07:12:42 +000012569static void tg3_get_channels(struct net_device *dev,
12570 struct ethtool_channels *channel)
12571{
12572 struct tg3 *tp = netdev_priv(dev);
12573 u32 deflt_qs = netif_get_num_default_rss_queues();
12574
12575 channel->max_rx = tp->rxq_max;
12576 channel->max_tx = tp->txq_max;
12577
12578 if (netif_running(dev)) {
12579 channel->rx_count = tp->rxq_cnt;
12580 channel->tx_count = tp->txq_cnt;
12581 } else {
12582 if (tp->rxq_req)
12583 channel->rx_count = tp->rxq_req;
12584 else
12585 channel->rx_count = min(deflt_qs, tp->rxq_max);
12586
12587 if (tp->txq_req)
12588 channel->tx_count = tp->txq_req;
12589 else
12590 channel->tx_count = min(deflt_qs, tp->txq_max);
12591 }
12592}
12593
12594static int tg3_set_channels(struct net_device *dev,
12595 struct ethtool_channels *channel)
12596{
12597 struct tg3 *tp = netdev_priv(dev);
12598
12599 if (!tg3_flag(tp, SUPPORT_MSIX))
12600 return -EOPNOTSUPP;
12601
12602 if (channel->rx_count > tp->rxq_max ||
12603 channel->tx_count > tp->txq_max)
12604 return -EINVAL;
12605
12606 tp->rxq_req = channel->rx_count;
12607 tp->txq_req = channel->tx_count;
12608
12609 if (!netif_running(dev))
12610 return 0;
12611
12612 tg3_stop(tp);
12613
Nithin Nayak Sujirf4a46d12012-11-14 14:44:27 +000012614 tg3_carrier_off(tp);
Michael Chan09681692012-09-28 07:12:42 +000012615
Matt Carlsonbe947302012-12-03 19:36:57 +000012616 tg3_start(tp, true, false, false);
Michael Chan09681692012-09-28 07:12:42 +000012617
12618 return 0;
12619}
12620
Matt Carlsonde6f31e2010-04-12 06:58:30 +000012621static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012622{
12623 switch (stringset) {
12624 case ETH_SS_STATS:
12625 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
12626 break;
Michael Chan4cafd3f2005-05-29 14:56:34 -070012627 case ETH_SS_TEST:
12628 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
12629 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012630 default:
12631 WARN_ON(1); /* we need a WARN() */
12632 break;
12633 }
12634}
12635
stephen hemminger81b87092011-04-04 08:43:50 +000012636static int tg3_set_phys_id(struct net_device *dev,
12637 enum ethtool_phys_id_state state)
Michael Chan4009a932005-09-05 17:52:54 -070012638{
12639 struct tg3 *tp = netdev_priv(dev);
Michael Chan4009a932005-09-05 17:52:54 -070012640
12641 if (!netif_running(tp->dev))
12642 return -EAGAIN;
12643
stephen hemminger81b87092011-04-04 08:43:50 +000012644 switch (state) {
12645 case ETHTOOL_ID_ACTIVE:
Allan, Bruce Wfce55922011-04-13 13:09:10 +000012646 return 1; /* cycle on/off once per second */
Michael Chan4009a932005-09-05 17:52:54 -070012647
stephen hemminger81b87092011-04-04 08:43:50 +000012648 case ETHTOOL_ID_ON:
12649 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
12650 LED_CTRL_1000MBPS_ON |
12651 LED_CTRL_100MBPS_ON |
12652 LED_CTRL_10MBPS_ON |
12653 LED_CTRL_TRAFFIC_OVERRIDE |
12654 LED_CTRL_TRAFFIC_BLINK |
12655 LED_CTRL_TRAFFIC_LED);
12656 break;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012657
stephen hemminger81b87092011-04-04 08:43:50 +000012658 case ETHTOOL_ID_OFF:
12659 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
12660 LED_CTRL_TRAFFIC_OVERRIDE);
12661 break;
Michael Chan4009a932005-09-05 17:52:54 -070012662
stephen hemminger81b87092011-04-04 08:43:50 +000012663 case ETHTOOL_ID_INACTIVE:
12664 tw32(MAC_LED_CTRL, tp->led_ctrl);
12665 break;
Michael Chan4009a932005-09-05 17:52:54 -070012666 }
stephen hemminger81b87092011-04-04 08:43:50 +000012667
Michael Chan4009a932005-09-05 17:52:54 -070012668 return 0;
12669}
12670
Matt Carlsonde6f31e2010-04-12 06:58:30 +000012671static void tg3_get_ethtool_stats(struct net_device *dev,
Linus Torvalds1da177e2005-04-16 15:20:36 -070012672 struct ethtool_stats *estats, u64 *tmp_stats)
12673{
12674 struct tg3 *tp = netdev_priv(dev);
Matt Carlson0e6c9da2011-12-08 14:40:13 +000012675
Matt Carlsonb546e462012-02-13 15:20:09 +000012676 if (tp->hw_stats)
12677 tg3_get_estats(tp, (struct tg3_ethtool_stats *)tmp_stats);
12678 else
12679 memset(tmp_stats, 0, sizeof(struct tg3_ethtool_stats));
Linus Torvalds1da177e2005-04-16 15:20:36 -070012680}
12681
Matt Carlson535a4902011-07-20 10:20:56 +000012682static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
Matt Carlsonc3e94502011-04-13 11:05:08 +000012683{
12684 int i;
12685 __be32 *buf;
12686 u32 offset = 0, len = 0;
12687 u32 magic, val;
12688
Joe Perches63c3a662011-04-26 08:12:10 +000012689 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
Matt Carlsonc3e94502011-04-13 11:05:08 +000012690 return NULL;
12691
12692 if (magic == TG3_EEPROM_MAGIC) {
12693 for (offset = TG3_NVM_DIR_START;
12694 offset < TG3_NVM_DIR_END;
12695 offset += TG3_NVM_DIRENT_SIZE) {
12696 if (tg3_nvram_read(tp, offset, &val))
12697 return NULL;
12698
12699 if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
12700 TG3_NVM_DIRTYPE_EXTVPD)
12701 break;
12702 }
12703
12704 if (offset != TG3_NVM_DIR_END) {
12705 len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
12706 if (tg3_nvram_read(tp, offset + 4, &offset))
12707 return NULL;
12708
12709 offset = tg3_nvram_logical_addr(tp, offset);
12710 }
12711 }
12712
12713 if (!offset || !len) {
12714 offset = TG3_NVM_VPD_OFF;
12715 len = TG3_NVM_VPD_LEN;
12716 }
12717
12718 buf = kmalloc(len, GFP_KERNEL);
12719 if (buf == NULL)
12720 return NULL;
12721
12722 if (magic == TG3_EEPROM_MAGIC) {
12723 for (i = 0; i < len; i += 4) {
12724 /* The data is in little-endian format in NVRAM.
12725 * Use the big-endian read routines to preserve
12726 * the byte order as it exists in NVRAM.
12727 */
12728 if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
12729 goto error;
12730 }
12731 } else {
12732 u8 *ptr;
12733 ssize_t cnt;
12734 unsigned int pos = 0;
12735
12736 ptr = (u8 *)&buf[0];
12737 for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
12738 cnt = pci_read_vpd(tp->pdev, pos,
12739 len - pos, ptr);
12740 if (cnt == -ETIMEDOUT || cnt == -EINTR)
12741 cnt = 0;
12742 else if (cnt < 0)
12743 goto error;
12744 }
12745 if (pos != len)
12746 goto error;
12747 }
12748
Matt Carlson535a4902011-07-20 10:20:56 +000012749 *vpdlen = len;
12750
Matt Carlsonc3e94502011-04-13 11:05:08 +000012751 return buf;
12752
12753error:
12754 kfree(buf);
12755 return NULL;
12756}
12757
Michael Chan566f86a2005-05-29 14:56:58 -070012758#define NVRAM_TEST_SIZE 0x100
Matt Carlsona5767de2007-11-12 21:10:58 -080012759#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
12760#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
12761#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
Matt Carlson727a6d92011-06-13 13:38:58 +000012762#define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
12763#define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
Matt Carlsonbda18fa2011-07-20 10:20:57 +000012764#define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
Michael Chanb16250e2006-09-27 16:10:14 -070012765#define NVRAM_SELFBOOT_HW_SIZE 0x20
12766#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
Michael Chan566f86a2005-05-29 14:56:58 -070012767
12768static int tg3_test_nvram(struct tg3 *tp)
12769{
Matt Carlson535a4902011-07-20 10:20:56 +000012770 u32 csum, magic, len;
Matt Carlsona9dc5292009-02-25 14:25:30 +000012771 __be32 *buf;
Andy Gospodarekab0049b2007-09-06 20:42:14 +010012772 int i, j, k, err = 0, size;
Michael Chan566f86a2005-05-29 14:56:58 -070012773
Joe Perches63c3a662011-04-26 08:12:10 +000012774 if (tg3_flag(tp, NO_NVRAM))
Matt Carlsondf259d82009-04-20 06:57:14 +000012775 return 0;
12776
Matt Carlsone4f34112009-02-25 14:25:00 +000012777 if (tg3_nvram_read(tp, 0, &magic) != 0)
Michael Chan1b277772006-03-20 22:27:48 -080012778 return -EIO;
12779
Michael Chan1b277772006-03-20 22:27:48 -080012780 if (magic == TG3_EEPROM_MAGIC)
12781 size = NVRAM_TEST_SIZE;
Michael Chanb16250e2006-09-27 16:10:14 -070012782 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
Matt Carlsona5767de2007-11-12 21:10:58 -080012783 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
12784 TG3_EEPROM_SB_FORMAT_1) {
12785 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
12786 case TG3_EEPROM_SB_REVISION_0:
12787 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
12788 break;
12789 case TG3_EEPROM_SB_REVISION_2:
12790 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
12791 break;
12792 case TG3_EEPROM_SB_REVISION_3:
12793 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
12794 break;
Matt Carlson727a6d92011-06-13 13:38:58 +000012795 case TG3_EEPROM_SB_REVISION_4:
12796 size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
12797 break;
12798 case TG3_EEPROM_SB_REVISION_5:
12799 size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
12800 break;
12801 case TG3_EEPROM_SB_REVISION_6:
12802 size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
12803 break;
Matt Carlsona5767de2007-11-12 21:10:58 -080012804 default:
Matt Carlson727a6d92011-06-13 13:38:58 +000012805 return -EIO;
Matt Carlsona5767de2007-11-12 21:10:58 -080012806 }
12807 } else
Michael Chan1b277772006-03-20 22:27:48 -080012808 return 0;
Michael Chanb16250e2006-09-27 16:10:14 -070012809 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
12810 size = NVRAM_SELFBOOT_HW_SIZE;
12811 else
Michael Chan1b277772006-03-20 22:27:48 -080012812 return -EIO;
12813
12814 buf = kmalloc(size, GFP_KERNEL);
Michael Chan566f86a2005-05-29 14:56:58 -070012815 if (buf == NULL)
12816 return -ENOMEM;
12817
Michael Chan1b277772006-03-20 22:27:48 -080012818 err = -EIO;
12819 for (i = 0, j = 0; i < size; i += 4, j++) {
Matt Carlsona9dc5292009-02-25 14:25:30 +000012820 err = tg3_nvram_read_be32(tp, i, &buf[j]);
12821 if (err)
Michael Chan566f86a2005-05-29 14:56:58 -070012822 break;
Michael Chan566f86a2005-05-29 14:56:58 -070012823 }
Michael Chan1b277772006-03-20 22:27:48 -080012824 if (i < size)
Michael Chan566f86a2005-05-29 14:56:58 -070012825 goto out;
12826
Michael Chan1b277772006-03-20 22:27:48 -080012827 /* Selfboot format */
Matt Carlsona9dc5292009-02-25 14:25:30 +000012828 magic = be32_to_cpu(buf[0]);
Al Virob9fc7dc2007-12-17 22:59:57 -080012829 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
Michael Chanb16250e2006-09-27 16:10:14 -070012830 TG3_EEPROM_MAGIC_FW) {
Michael Chan1b277772006-03-20 22:27:48 -080012831 u8 *buf8 = (u8 *) buf, csum8 = 0;
12832
Al Virob9fc7dc2007-12-17 22:59:57 -080012833 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
Matt Carlsona5767de2007-11-12 21:10:58 -080012834 TG3_EEPROM_SB_REVISION_2) {
12835 /* For rev 2, the csum doesn't include the MBA. */
12836 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
12837 csum8 += buf8[i];
12838 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
12839 csum8 += buf8[i];
12840 } else {
12841 for (i = 0; i < size; i++)
12842 csum8 += buf8[i];
12843 }
Michael Chan1b277772006-03-20 22:27:48 -080012844
Adrian Bunkad96b482006-04-05 22:21:04 -070012845 if (csum8 == 0) {
12846 err = 0;
12847 goto out;
12848 }
12849
12850 err = -EIO;
12851 goto out;
Michael Chan1b277772006-03-20 22:27:48 -080012852 }
Michael Chan566f86a2005-05-29 14:56:58 -070012853
Al Virob9fc7dc2007-12-17 22:59:57 -080012854 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
Michael Chanb16250e2006-09-27 16:10:14 -070012855 TG3_EEPROM_MAGIC_HW) {
12856 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
Matt Carlsona9dc5292009-02-25 14:25:30 +000012857 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
Michael Chanb16250e2006-09-27 16:10:14 -070012858 u8 *buf8 = (u8 *) buf;
Michael Chanb16250e2006-09-27 16:10:14 -070012859
12860 /* Separate the parity bits and the data bytes. */
12861 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
12862 if ((i == 0) || (i == 8)) {
12863 int l;
12864 u8 msk;
12865
12866 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
12867 parity[k++] = buf8[i] & msk;
12868 i++;
Matt Carlson859a588792010-04-05 10:19:28 +000012869 } else if (i == 16) {
Michael Chanb16250e2006-09-27 16:10:14 -070012870 int l;
12871 u8 msk;
12872
12873 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
12874 parity[k++] = buf8[i] & msk;
12875 i++;
12876
12877 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
12878 parity[k++] = buf8[i] & msk;
12879 i++;
12880 }
12881 data[j++] = buf8[i];
12882 }
12883
12884 err = -EIO;
12885 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
12886 u8 hw8 = hweight8(data[i]);
12887
12888 if ((hw8 & 0x1) && parity[i])
12889 goto out;
12890 else if (!(hw8 & 0x1) && !parity[i])
12891 goto out;
12892 }
12893 err = 0;
12894 goto out;
12895 }
12896
Matt Carlson01c3a392011-03-09 16:58:20 +000012897 err = -EIO;
12898
Michael Chan566f86a2005-05-29 14:56:58 -070012899 /* Bootstrap checksum at offset 0x10 */
12900 csum = calc_crc((unsigned char *) buf, 0x10);
Matt Carlson01c3a392011-03-09 16:58:20 +000012901 if (csum != le32_to_cpu(buf[0x10/4]))
Michael Chan566f86a2005-05-29 14:56:58 -070012902 goto out;
12903
12904 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
12905 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
Matt Carlson01c3a392011-03-09 16:58:20 +000012906 if (csum != le32_to_cpu(buf[0xfc/4]))
Matt Carlsona9dc5292009-02-25 14:25:30 +000012907 goto out;
Michael Chan566f86a2005-05-29 14:56:58 -070012908
Matt Carlsonc3e94502011-04-13 11:05:08 +000012909 kfree(buf);
12910
Matt Carlson535a4902011-07-20 10:20:56 +000012911 buf = tg3_vpd_readblock(tp, &len);
Matt Carlsonc3e94502011-04-13 11:05:08 +000012912 if (!buf)
12913 return -ENOMEM;
Matt Carlsond4894f32011-03-09 16:58:21 +000012914
Matt Carlson535a4902011-07-20 10:20:56 +000012915 i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
Matt Carlsond4894f32011-03-09 16:58:21 +000012916 if (i > 0) {
12917 j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
12918 if (j < 0)
12919 goto out;
12920
Matt Carlson535a4902011-07-20 10:20:56 +000012921 if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
Matt Carlsond4894f32011-03-09 16:58:21 +000012922 goto out;
12923
12924 i += PCI_VPD_LRDT_TAG_SIZE;
12925 j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
12926 PCI_VPD_RO_KEYWORD_CHKSUM);
12927 if (j > 0) {
12928 u8 csum8 = 0;
12929
12930 j += PCI_VPD_INFO_FLD_HDR_SIZE;
12931
12932 for (i = 0; i <= j; i++)
12933 csum8 += ((u8 *)buf)[i];
12934
12935 if (csum8)
12936 goto out;
12937 }
12938 }
12939
Michael Chan566f86a2005-05-29 14:56:58 -070012940 err = 0;
12941
12942out:
12943 kfree(buf);
12944 return err;
12945}
12946
Michael Chanca430072005-05-29 14:57:23 -070012947#define TG3_SERDES_TIMEOUT_SEC 2
12948#define TG3_COPPER_TIMEOUT_SEC 6
12949
12950static int tg3_test_link(struct tg3 *tp)
12951{
12952 int i, max;
12953
12954 if (!netif_running(tp->dev))
12955 return -ENODEV;
12956
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012957 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
Michael Chanca430072005-05-29 14:57:23 -070012958 max = TG3_SERDES_TIMEOUT_SEC;
12959 else
12960 max = TG3_COPPER_TIMEOUT_SEC;
12961
12962 for (i = 0; i < max; i++) {
Nithin Nayak Sujirf4a46d12012-11-14 14:44:27 +000012963 if (tp->link_up)
Michael Chanca430072005-05-29 14:57:23 -070012964 return 0;
12965
12966 if (msleep_interruptible(1000))
12967 break;
12968 }
12969
12970 return -EIO;
12971}
12972
Michael Chana71116d2005-05-29 14:58:11 -070012973/* Only test the commonly used registers */
David S. Miller30ca3e32006-03-20 23:02:36 -080012974static int tg3_test_registers(struct tg3 *tp)
Michael Chana71116d2005-05-29 14:58:11 -070012975{
Michael Chanb16250e2006-09-27 16:10:14 -070012976 int i, is_5705, is_5750;
Michael Chana71116d2005-05-29 14:58:11 -070012977 u32 offset, read_mask, write_mask, val, save_val, read_val;
12978 static struct {
12979 u16 offset;
12980 u16 flags;
12981#define TG3_FL_5705 0x1
12982#define TG3_FL_NOT_5705 0x2
12983#define TG3_FL_NOT_5788 0x4
Michael Chanb16250e2006-09-27 16:10:14 -070012984#define TG3_FL_NOT_5750 0x8
Michael Chana71116d2005-05-29 14:58:11 -070012985 u32 read_mask;
12986 u32 write_mask;
12987 } reg_tbl[] = {
12988 /* MAC Control Registers */
12989 { MAC_MODE, TG3_FL_NOT_5705,
12990 0x00000000, 0x00ef6f8c },
12991 { MAC_MODE, TG3_FL_5705,
12992 0x00000000, 0x01ef6b8c },
12993 { MAC_STATUS, TG3_FL_NOT_5705,
12994 0x03800107, 0x00000000 },
12995 { MAC_STATUS, TG3_FL_5705,
12996 0x03800100, 0x00000000 },
12997 { MAC_ADDR_0_HIGH, 0x0000,
12998 0x00000000, 0x0000ffff },
12999 { MAC_ADDR_0_LOW, 0x0000,
Matt Carlsonc6cdf432010-04-05 10:19:26 +000013000 0x00000000, 0xffffffff },
Michael Chana71116d2005-05-29 14:58:11 -070013001 { MAC_RX_MTU_SIZE, 0x0000,
13002 0x00000000, 0x0000ffff },
13003 { MAC_TX_MODE, 0x0000,
13004 0x00000000, 0x00000070 },
13005 { MAC_TX_LENGTHS, 0x0000,
13006 0x00000000, 0x00003fff },
13007 { MAC_RX_MODE, TG3_FL_NOT_5705,
13008 0x00000000, 0x000007fc },
13009 { MAC_RX_MODE, TG3_FL_5705,
13010 0x00000000, 0x000007dc },
13011 { MAC_HASH_REG_0, 0x0000,
13012 0x00000000, 0xffffffff },
13013 { MAC_HASH_REG_1, 0x0000,
13014 0x00000000, 0xffffffff },
13015 { MAC_HASH_REG_2, 0x0000,
13016 0x00000000, 0xffffffff },
13017 { MAC_HASH_REG_3, 0x0000,
13018 0x00000000, 0xffffffff },
13019
13020 /* Receive Data and Receive BD Initiator Control Registers. */
13021 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
13022 0x00000000, 0xffffffff },
13023 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
13024 0x00000000, 0xffffffff },
13025 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
13026 0x00000000, 0x00000003 },
13027 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
13028 0x00000000, 0xffffffff },
13029 { RCVDBDI_STD_BD+0, 0x0000,
13030 0x00000000, 0xffffffff },
13031 { RCVDBDI_STD_BD+4, 0x0000,
13032 0x00000000, 0xffffffff },
13033 { RCVDBDI_STD_BD+8, 0x0000,
13034 0x00000000, 0xffff0002 },
13035 { RCVDBDI_STD_BD+0xc, 0x0000,
13036 0x00000000, 0xffffffff },
Jeff Garzik6aa20a22006-09-13 13:24:59 -040013037
Michael Chana71116d2005-05-29 14:58:11 -070013038 /* Receive BD Initiator Control Registers. */
13039 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
13040 0x00000000, 0xffffffff },
13041 { RCVBDI_STD_THRESH, TG3_FL_5705,
13042 0x00000000, 0x000003ff },
13043 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
13044 0x00000000, 0xffffffff },
Jeff Garzik6aa20a22006-09-13 13:24:59 -040013045
Michael Chana71116d2005-05-29 14:58:11 -070013046 /* Host Coalescing Control Registers. */
13047 { HOSTCC_MODE, TG3_FL_NOT_5705,
13048 0x00000000, 0x00000004 },
13049 { HOSTCC_MODE, TG3_FL_5705,
13050 0x00000000, 0x000000f6 },
13051 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
13052 0x00000000, 0xffffffff },
13053 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
13054 0x00000000, 0x000003ff },
13055 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
13056 0x00000000, 0xffffffff },
13057 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
13058 0x00000000, 0x000003ff },
13059 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
13060 0x00000000, 0xffffffff },
13061 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
13062 0x00000000, 0x000000ff },
13063 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
13064 0x00000000, 0xffffffff },
13065 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
13066 0x00000000, 0x000000ff },
13067 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
13068 0x00000000, 0xffffffff },
13069 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
13070 0x00000000, 0xffffffff },
13071 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
13072 0x00000000, 0xffffffff },
13073 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
13074 0x00000000, 0x000000ff },
13075 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
13076 0x00000000, 0xffffffff },
13077 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
13078 0x00000000, 0x000000ff },
13079 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
13080 0x00000000, 0xffffffff },
13081 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
13082 0x00000000, 0xffffffff },
13083 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
13084 0x00000000, 0xffffffff },
13085 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
13086 0x00000000, 0xffffffff },
13087 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
13088 0x00000000, 0xffffffff },
13089 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
13090 0xffffffff, 0x00000000 },
13091 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
13092 0xffffffff, 0x00000000 },
13093
13094 /* Buffer Manager Control Registers. */
Michael Chanb16250e2006-09-27 16:10:14 -070013095 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
Michael Chana71116d2005-05-29 14:58:11 -070013096 0x00000000, 0x007fff80 },
Michael Chanb16250e2006-09-27 16:10:14 -070013097 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
Michael Chana71116d2005-05-29 14:58:11 -070013098 0x00000000, 0x007fffff },
13099 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
13100 0x00000000, 0x0000003f },
13101 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
13102 0x00000000, 0x000001ff },
13103 { BUFMGR_MB_HIGH_WATER, 0x0000,
13104 0x00000000, 0x000001ff },
13105 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
13106 0xffffffff, 0x00000000 },
13107 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
13108 0xffffffff, 0x00000000 },
Jeff Garzik6aa20a22006-09-13 13:24:59 -040013109
Michael Chana71116d2005-05-29 14:58:11 -070013110 /* Mailbox Registers */
13111 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
13112 0x00000000, 0x000001ff },
13113 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
13114 0x00000000, 0x000001ff },
13115 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
13116 0x00000000, 0x000007ff },
13117 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
13118 0x00000000, 0x000001ff },
13119
13120 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
13121 };
13122
Michael Chanb16250e2006-09-27 16:10:14 -070013123 is_5705 = is_5750 = 0;
Joe Perches63c3a662011-04-26 08:12:10 +000013124 if (tg3_flag(tp, 5705_PLUS)) {
Michael Chana71116d2005-05-29 14:58:11 -070013125 is_5705 = 1;
Joe Perches63c3a662011-04-26 08:12:10 +000013126 if (tg3_flag(tp, 5750_PLUS))
Michael Chanb16250e2006-09-27 16:10:14 -070013127 is_5750 = 1;
13128 }
Michael Chana71116d2005-05-29 14:58:11 -070013129
13130 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
13131 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
13132 continue;
13133
13134 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
13135 continue;
13136
Joe Perches63c3a662011-04-26 08:12:10 +000013137 if (tg3_flag(tp, IS_5788) &&
Michael Chana71116d2005-05-29 14:58:11 -070013138 (reg_tbl[i].flags & TG3_FL_NOT_5788))
13139 continue;
13140
Michael Chanb16250e2006-09-27 16:10:14 -070013141 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
13142 continue;
13143
Michael Chana71116d2005-05-29 14:58:11 -070013144 offset = (u32) reg_tbl[i].offset;
13145 read_mask = reg_tbl[i].read_mask;
13146 write_mask = reg_tbl[i].write_mask;
13147
13148 /* Save the original register content */
13149 save_val = tr32(offset);
13150
13151 /* Determine the read-only value. */
13152 read_val = save_val & read_mask;
13153
13154 /* Write zero to the register, then make sure the read-only bits
13155 * are not changed and the read/write bits are all zeros.
13156 */
13157 tw32(offset, 0);
13158
13159 val = tr32(offset);
13160
13161 /* Test the read-only and read/write bits. */
13162 if (((val & read_mask) != read_val) || (val & write_mask))
13163 goto out;
13164
13165 /* Write ones to all the bits defined by RdMask and WrMask, then
13166 * make sure the read-only bits are not changed and the
13167 * read/write bits are all ones.
13168 */
13169 tw32(offset, read_mask | write_mask);
13170
13171 val = tr32(offset);
13172
13173 /* Test the read-only bits. */
13174 if ((val & read_mask) != read_val)
13175 goto out;
13176
13177 /* Test the read/write bits. */
13178 if ((val & write_mask) != write_mask)
13179 goto out;
13180
13181 tw32(offset, save_val);
13182 }
13183
13184 return 0;
13185
13186out:
Michael Chan9f88f292006-12-07 00:22:54 -080013187 if (netif_msg_hw(tp))
Matt Carlson2445e462010-04-05 10:19:21 +000013188 netdev_err(tp->dev,
13189 "Register test failed at offset %x\n", offset);
Michael Chana71116d2005-05-29 14:58:11 -070013190 tw32(offset, save_val);
13191 return -EIO;
13192}
13193
Michael Chan7942e1d2005-05-29 14:58:36 -070013194static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
13195{
Arjan van de Venf71e1302006-03-03 21:33:57 -050013196 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
Michael Chan7942e1d2005-05-29 14:58:36 -070013197 int i;
13198 u32 j;
13199
Alejandro Martinez Ruize9edda62007-10-15 03:37:43 +020013200 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
Michael Chan7942e1d2005-05-29 14:58:36 -070013201 for (j = 0; j < len; j += 4) {
13202 u32 val;
13203
13204 tg3_write_mem(tp, offset + j, test_pattern[i]);
13205 tg3_read_mem(tp, offset + j, &val);
13206 if (val != test_pattern[i])
13207 return -EIO;
13208 }
13209 }
13210 return 0;
13211}
13212
13213static int tg3_test_memory(struct tg3 *tp)
13214{
13215 static struct mem_entry {
13216 u32 offset;
13217 u32 len;
13218 } mem_tbl_570x[] = {
Michael Chan38690192005-12-19 16:27:28 -080013219 { 0x00000000, 0x00b50},
Michael Chan7942e1d2005-05-29 14:58:36 -070013220 { 0x00002000, 0x1c000},
13221 { 0xffffffff, 0x00000}
13222 }, mem_tbl_5705[] = {
13223 { 0x00000100, 0x0000c},
13224 { 0x00000200, 0x00008},
Michael Chan7942e1d2005-05-29 14:58:36 -070013225 { 0x00004000, 0x00800},
13226 { 0x00006000, 0x01000},
13227 { 0x00008000, 0x02000},
13228 { 0x00010000, 0x0e000},
13229 { 0xffffffff, 0x00000}
Michael Chan79f4d132006-03-20 22:28:57 -080013230 }, mem_tbl_5755[] = {
13231 { 0x00000200, 0x00008},
13232 { 0x00004000, 0x00800},
13233 { 0x00006000, 0x00800},
13234 { 0x00008000, 0x02000},
13235 { 0x00010000, 0x0c000},
13236 { 0xffffffff, 0x00000}
Michael Chanb16250e2006-09-27 16:10:14 -070013237 }, mem_tbl_5906[] = {
13238 { 0x00000200, 0x00008},
13239 { 0x00004000, 0x00400},
13240 { 0x00006000, 0x00400},
13241 { 0x00008000, 0x01000},
13242 { 0x00010000, 0x01000},
13243 { 0xffffffff, 0x00000}
Matt Carlson8b5a6c42010-01-20 16:58:06 +000013244 }, mem_tbl_5717[] = {
13245 { 0x00000200, 0x00008},
13246 { 0x00010000, 0x0a000},
13247 { 0x00020000, 0x13c00},
13248 { 0xffffffff, 0x00000}
13249 }, mem_tbl_57765[] = {
13250 { 0x00000200, 0x00008},
13251 { 0x00004000, 0x00800},
13252 { 0x00006000, 0x09800},
13253 { 0x00010000, 0x0a000},
13254 { 0xffffffff, 0x00000}
Michael Chan7942e1d2005-05-29 14:58:36 -070013255 };
13256 struct mem_entry *mem_tbl;
13257 int err = 0;
13258 int i;
13259
Joe Perches63c3a662011-04-26 08:12:10 +000013260 if (tg3_flag(tp, 5717_PLUS))
Matt Carlson8b5a6c42010-01-20 16:58:06 +000013261 mem_tbl = mem_tbl_5717;
Michael Chanc65a17f2013-01-06 12:51:07 +000013262 else if (tg3_flag(tp, 57765_CLASS) ||
Joe Perches41535772013-02-16 11:20:04 +000013263 tg3_asic_rev(tp) == ASIC_REV_5762)
Matt Carlson8b5a6c42010-01-20 16:58:06 +000013264 mem_tbl = mem_tbl_57765;
Joe Perches63c3a662011-04-26 08:12:10 +000013265 else if (tg3_flag(tp, 5755_PLUS))
Matt Carlson321d32a2008-11-21 17:22:19 -080013266 mem_tbl = mem_tbl_5755;
Joe Perches41535772013-02-16 11:20:04 +000013267 else if (tg3_asic_rev(tp) == ASIC_REV_5906)
Matt Carlson321d32a2008-11-21 17:22:19 -080013268 mem_tbl = mem_tbl_5906;
Joe Perches63c3a662011-04-26 08:12:10 +000013269 else if (tg3_flag(tp, 5705_PLUS))
Matt Carlson321d32a2008-11-21 17:22:19 -080013270 mem_tbl = mem_tbl_5705;
13271 else
Michael Chan7942e1d2005-05-29 14:58:36 -070013272 mem_tbl = mem_tbl_570x;
13273
13274 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
Matt Carlsonbe98da62010-07-11 09:31:46 +000013275 err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
13276 if (err)
Michael Chan7942e1d2005-05-29 14:58:36 -070013277 break;
13278 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -040013279
Michael Chan7942e1d2005-05-29 14:58:36 -070013280 return err;
13281}
13282
Matt Carlsonbb158d62011-04-25 12:42:47 +000013283#define TG3_TSO_MSS 500
13284
13285#define TG3_TSO_IP_HDR_LEN 20
13286#define TG3_TSO_TCP_HDR_LEN 20
13287#define TG3_TSO_TCP_OPT_LEN 12
13288
13289static const u8 tg3_tso_header[] = {
132900x08, 0x00,
132910x45, 0x00, 0x00, 0x00,
132920x00, 0x00, 0x40, 0x00,
132930x40, 0x06, 0x00, 0x00,
132940x0a, 0x00, 0x00, 0x01,
132950x0a, 0x00, 0x00, 0x02,
132960x0d, 0x00, 0xe0, 0x00,
132970x00, 0x00, 0x01, 0x00,
132980x00, 0x00, 0x02, 0x00,
132990x80, 0x10, 0x10, 0x00,
133000x14, 0x09, 0x00, 0x00,
133010x01, 0x01, 0x08, 0x0a,
133020x11, 0x11, 0x11, 0x11,
133030x11, 0x11, 0x11, 0x11,
13304};
Michael Chan9f40dea2005-09-05 17:53:06 -070013305
Matt Carlson28a45952011-08-19 13:58:22 +000013306static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
Michael Chanc76949a2005-05-29 14:58:59 -070013307{
Matt Carlson5e5a7f32011-08-19 13:58:21 +000013308 u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
Matt Carlsonbb158d62011-04-25 12:42:47 +000013309 u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
Matt Carlson84b67b22011-07-27 14:20:52 +000013310 u32 budget;
Eric Dumazet9205fd92011-11-18 06:47:01 +000013311 struct sk_buff *skb;
13312 u8 *tx_data, *rx_data;
Michael Chanc76949a2005-05-29 14:58:59 -070013313 dma_addr_t map;
13314 int num_pkts, tx_len, rx_len, i, err;
13315 struct tg3_rx_buffer_desc *desc;
Matt Carlson898a56f2009-08-28 14:02:40 +000013316 struct tg3_napi *tnapi, *rnapi;
Matt Carlson8fea32b2010-09-15 08:59:58 +000013317 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
Michael Chanc76949a2005-05-29 14:58:59 -070013318
Matt Carlsonc8873402010-02-12 14:47:11 +000013319 tnapi = &tp->napi[0];
13320 rnapi = &tp->napi[0];
Matt Carlson0c1d0e22009-09-01 13:16:33 +000013321 if (tp->irq_cnt > 1) {
Joe Perches63c3a662011-04-26 08:12:10 +000013322 if (tg3_flag(tp, ENABLE_RSS))
Matt Carlson1da85aa2010-09-30 10:34:34 +000013323 rnapi = &tp->napi[1];
Joe Perches63c3a662011-04-26 08:12:10 +000013324 if (tg3_flag(tp, ENABLE_TSS))
Matt Carlsonc8873402010-02-12 14:47:11 +000013325 tnapi = &tp->napi[1];
Matt Carlson0c1d0e22009-09-01 13:16:33 +000013326 }
Matt Carlsonfd2ce372009-09-01 12:51:13 +000013327 coal_now = tnapi->coal_now | rnapi->coal_now;
Matt Carlson898a56f2009-08-28 14:02:40 +000013328
Michael Chanc76949a2005-05-29 14:58:59 -070013329 err = -EIO;
13330
Matt Carlson4852a862011-04-13 11:05:07 +000013331 tx_len = pktsz;
David S. Millera20e9c62006-07-31 22:38:16 -070013332 skb = netdev_alloc_skb(tp->dev, tx_len);
Jesper Juhla50bb7b2006-05-09 23:14:35 -070013333 if (!skb)
13334 return -ENOMEM;
13335
Michael Chanc76949a2005-05-29 14:58:59 -070013336 tx_data = skb_put(skb, tx_len);
Joe Perchesd458cdf2013-10-01 19:04:40 -070013337 memcpy(tx_data, tp->dev->dev_addr, ETH_ALEN);
13338 memset(tx_data + ETH_ALEN, 0x0, 8);
Michael Chanc76949a2005-05-29 14:58:59 -070013339
Matt Carlson4852a862011-04-13 11:05:07 +000013340 tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
Michael Chanc76949a2005-05-29 14:58:59 -070013341
Matt Carlson28a45952011-08-19 13:58:22 +000013342 if (tso_loopback) {
Matt Carlsonbb158d62011-04-25 12:42:47 +000013343 struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
13344
13345 u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
13346 TG3_TSO_TCP_OPT_LEN;
13347
13348 memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
13349 sizeof(tg3_tso_header));
13350 mss = TG3_TSO_MSS;
13351
13352 val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
13353 num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
13354
13355 /* Set the total length field in the IP header */
13356 iph->tot_len = htons((u16)(mss + hdr_len));
13357
13358 base_flags = (TXD_FLAG_CPU_PRE_DMA |
13359 TXD_FLAG_CPU_POST_DMA);
13360
Joe Perches63c3a662011-04-26 08:12:10 +000013361 if (tg3_flag(tp, HW_TSO_1) ||
13362 tg3_flag(tp, HW_TSO_2) ||
13363 tg3_flag(tp, HW_TSO_3)) {
Matt Carlsonbb158d62011-04-25 12:42:47 +000013364 struct tcphdr *th;
13365 val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
13366 th = (struct tcphdr *)&tx_data[val];
13367 th->check = 0;
13368 } else
13369 base_flags |= TXD_FLAG_TCPUDP_CSUM;
13370
Joe Perches63c3a662011-04-26 08:12:10 +000013371 if (tg3_flag(tp, HW_TSO_3)) {
Matt Carlsonbb158d62011-04-25 12:42:47 +000013372 mss |= (hdr_len & 0xc) << 12;
13373 if (hdr_len & 0x10)
13374 base_flags |= 0x00000010;
13375 base_flags |= (hdr_len & 0x3e0) << 5;
Joe Perches63c3a662011-04-26 08:12:10 +000013376 } else if (tg3_flag(tp, HW_TSO_2))
Matt Carlsonbb158d62011-04-25 12:42:47 +000013377 mss |= hdr_len << 9;
Joe Perches63c3a662011-04-26 08:12:10 +000013378 else if (tg3_flag(tp, HW_TSO_1) ||
Joe Perches41535772013-02-16 11:20:04 +000013379 tg3_asic_rev(tp) == ASIC_REV_5705) {
Matt Carlsonbb158d62011-04-25 12:42:47 +000013380 mss |= (TG3_TSO_TCP_OPT_LEN << 9);
13381 } else {
13382 base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
13383 }
13384
13385 data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
13386 } else {
13387 num_pkts = 1;
13388 data_off = ETH_HLEN;
Michael Chanc441b452012-03-04 14:48:13 +000013389
13390 if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
13391 tx_len > VLAN_ETH_FRAME_LEN)
13392 base_flags |= TXD_FLAG_JMB_PKT;
Matt Carlsonbb158d62011-04-25 12:42:47 +000013393 }
13394
13395 for (i = data_off; i < tx_len; i++)
Michael Chanc76949a2005-05-29 14:58:59 -070013396 tx_data[i] = (u8) (i & 0xff);
13397
Alexander Duyckf4188d82009-12-02 16:48:38 +000013398 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
13399 if (pci_dma_mapping_error(tp->pdev, map)) {
Matt Carlsona21771d2009-11-02 14:25:31 +000013400 dev_kfree_skb(skb);
13401 return -EIO;
13402 }
Michael Chanc76949a2005-05-29 14:58:59 -070013403
Matt Carlson0d681b22011-07-27 14:20:49 +000013404 val = tnapi->tx_prod;
13405 tnapi->tx_buffers[val].skb = skb;
13406 dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
13407
Michael Chanc76949a2005-05-29 14:58:59 -070013408 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
Matt Carlsonfd2ce372009-09-01 12:51:13 +000013409 rnapi->coal_now);
Michael Chanc76949a2005-05-29 14:58:59 -070013410
13411 udelay(10);
13412
Matt Carlson898a56f2009-08-28 14:02:40 +000013413 rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
Michael Chanc76949a2005-05-29 14:58:59 -070013414
Matt Carlson84b67b22011-07-27 14:20:52 +000013415 budget = tg3_tx_avail(tnapi);
13416 if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
Matt Carlsond1a3b732011-07-27 14:20:51 +000013417 base_flags | TXD_FLAG_END, mss, 0)) {
13418 tnapi->tx_buffers[val].skb = NULL;
13419 dev_kfree_skb(skb);
13420 return -EIO;
13421 }
Michael Chanc76949a2005-05-29 14:58:59 -070013422
Matt Carlsonf3f3f272009-08-28 14:03:21 +000013423 tnapi->tx_prod++;
Michael Chanc76949a2005-05-29 14:58:59 -070013424
Michael Chan6541b802012-03-04 14:48:14 +000013425 /* Sync BD data before updating mailbox */
13426 wmb();
13427
Matt Carlsonf3f3f272009-08-28 14:03:21 +000013428 tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
13429 tr32_mailbox(tnapi->prodmbox);
Michael Chanc76949a2005-05-29 14:58:59 -070013430
13431 udelay(10);
13432
Matt Carlson303fc922009-11-02 14:27:34 +000013433 /* 350 usec to allow enough time on some 10/100 Mbps devices. */
13434 for (i = 0; i < 35; i++) {
Michael Chanc76949a2005-05-29 14:58:59 -070013435 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
Matt Carlsonfd2ce372009-09-01 12:51:13 +000013436 coal_now);
Michael Chanc76949a2005-05-29 14:58:59 -070013437
13438 udelay(10);
13439
Matt Carlson898a56f2009-08-28 14:02:40 +000013440 tx_idx = tnapi->hw_status->idx[0].tx_consumer;
13441 rx_idx = rnapi->hw_status->idx[0].rx_producer;
Matt Carlsonf3f3f272009-08-28 14:03:21 +000013442 if ((tx_idx == tnapi->tx_prod) &&
Michael Chanc76949a2005-05-29 14:58:59 -070013443 (rx_idx == (rx_start_idx + num_pkts)))
13444 break;
13445 }
13446
Matt Carlsonba1142e2011-11-04 09:15:00 +000013447 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
Michael Chanc76949a2005-05-29 14:58:59 -070013448 dev_kfree_skb(skb);
13449
Matt Carlsonf3f3f272009-08-28 14:03:21 +000013450 if (tx_idx != tnapi->tx_prod)
Michael Chanc76949a2005-05-29 14:58:59 -070013451 goto out;
13452
13453 if (rx_idx != rx_start_idx + num_pkts)
13454 goto out;
13455
Matt Carlsonbb158d62011-04-25 12:42:47 +000013456 val = data_off;
13457 while (rx_idx != rx_start_idx) {
13458 desc = &rnapi->rx_rcb[rx_start_idx++];
13459 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
13460 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
Michael Chanc76949a2005-05-29 14:58:59 -070013461
Matt Carlsonbb158d62011-04-25 12:42:47 +000013462 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
13463 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
Matt Carlson4852a862011-04-13 11:05:07 +000013464 goto out;
Michael Chanc76949a2005-05-29 14:58:59 -070013465
Matt Carlsonbb158d62011-04-25 12:42:47 +000013466 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
13467 - ETH_FCS_LEN;
13468
Matt Carlson28a45952011-08-19 13:58:22 +000013469 if (!tso_loopback) {
Matt Carlsonbb158d62011-04-25 12:42:47 +000013470 if (rx_len != tx_len)
13471 goto out;
13472
13473 if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
13474 if (opaque_key != RXD_OPAQUE_RING_STD)
13475 goto out;
13476 } else {
13477 if (opaque_key != RXD_OPAQUE_RING_JUMBO)
13478 goto out;
13479 }
13480 } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
13481 (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
Matt Carlson54e0a672011-05-19 12:12:50 +000013482 >> RXD_TCPCSUM_SHIFT != 0xffff) {
Matt Carlsonbb158d62011-04-25 12:42:47 +000013483 goto out;
13484 }
13485
13486 if (opaque_key == RXD_OPAQUE_RING_STD) {
Eric Dumazet9205fd92011-11-18 06:47:01 +000013487 rx_data = tpr->rx_std_buffers[desc_idx].data;
Matt Carlsonbb158d62011-04-25 12:42:47 +000013488 map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
13489 mapping);
13490 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
Eric Dumazet9205fd92011-11-18 06:47:01 +000013491 rx_data = tpr->rx_jmb_buffers[desc_idx].data;
Matt Carlsonbb158d62011-04-25 12:42:47 +000013492 map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
13493 mapping);
13494 } else
Matt Carlson4852a862011-04-13 11:05:07 +000013495 goto out;
13496
Matt Carlsonbb158d62011-04-25 12:42:47 +000013497 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
13498 PCI_DMA_FROMDEVICE);
13499
Eric Dumazet9205fd92011-11-18 06:47:01 +000013500 rx_data += TG3_RX_OFFSET(tp);
Matt Carlsonbb158d62011-04-25 12:42:47 +000013501 for (i = data_off; i < rx_len; i++, val++) {
Eric Dumazet9205fd92011-11-18 06:47:01 +000013502 if (*(rx_data + i) != (u8) (val & 0xff))
Matt Carlsonbb158d62011-04-25 12:42:47 +000013503 goto out;
13504 }
Matt Carlson4852a862011-04-13 11:05:07 +000013505 }
13506
Michael Chanc76949a2005-05-29 14:58:59 -070013507 err = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040013508
Eric Dumazet9205fd92011-11-18 06:47:01 +000013509 /* tg3_free_rings will unmap and free the rx_data */
Michael Chanc76949a2005-05-29 14:58:59 -070013510out:
13511 return err;
13512}
13513
Matt Carlson00c266b2011-04-25 12:42:46 +000013514#define TG3_STD_LOOPBACK_FAILED 1
13515#define TG3_JMB_LOOPBACK_FAILED 2
Matt Carlsonbb158d62011-04-25 12:42:47 +000013516#define TG3_TSO_LOOPBACK_FAILED 4
Matt Carlson28a45952011-08-19 13:58:22 +000013517#define TG3_LOOPBACK_FAILED \
13518 (TG3_STD_LOOPBACK_FAILED | \
13519 TG3_JMB_LOOPBACK_FAILED | \
13520 TG3_TSO_LOOPBACK_FAILED)
Matt Carlson00c266b2011-04-25 12:42:46 +000013521
Matt Carlson941ec902011-08-19 13:58:23 +000013522static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
Michael Chan9f40dea2005-09-05 17:53:06 -070013523{
Matt Carlson28a45952011-08-19 13:58:22 +000013524 int err = -EIO;
Matt Carlson2215e242011-08-19 13:58:19 +000013525 u32 eee_cap;
Michael Chanc441b452012-03-04 14:48:13 +000013526 u32 jmb_pkt_sz = 9000;
13527
13528 if (tp->dma_limit)
13529 jmb_pkt_sz = tp->dma_limit - ETH_HLEN;
Michael Chan9f40dea2005-09-05 17:53:06 -070013530
Matt Carlsonab789042011-01-25 15:58:54 +000013531 eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
13532 tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
13533
Matt Carlson28a45952011-08-19 13:58:22 +000013534 if (!netif_running(tp->dev)) {
Nithin Nayak Sujir93df8b82012-11-14 14:44:28 +000013535 data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
13536 data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
Matt Carlson941ec902011-08-19 13:58:23 +000013537 if (do_extlpbk)
Nithin Nayak Sujir93df8b82012-11-14 14:44:28 +000013538 data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
Matt Carlson28a45952011-08-19 13:58:22 +000013539 goto done;
13540 }
13541
Joe Perches953c96e2013-04-09 10:18:14 +000013542 err = tg3_reset_hw(tp, true);
Matt Carlsonab789042011-01-25 15:58:54 +000013543 if (err) {
Nithin Nayak Sujir93df8b82012-11-14 14:44:28 +000013544 data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
13545 data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
Matt Carlson941ec902011-08-19 13:58:23 +000013546 if (do_extlpbk)
Nithin Nayak Sujir93df8b82012-11-14 14:44:28 +000013547 data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
Matt Carlsonab789042011-01-25 15:58:54 +000013548 goto done;
13549 }
Michael Chan9f40dea2005-09-05 17:53:06 -070013550
Joe Perches63c3a662011-04-26 08:12:10 +000013551 if (tg3_flag(tp, ENABLE_RSS)) {
Matt Carlson4a85f092011-04-20 07:57:37 +000013552 int i;
13553
13554 /* Reroute all rx packets to the 1st queue */
13555 for (i = MAC_RSS_INDIR_TBL_0;
13556 i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
13557 tw32(i, 0x0);
13558 }
13559
Matt Carlson6e01b202011-08-19 13:58:20 +000013560 /* HW errata - mac loopback fails in some cases on 5780.
13561 * Normal traffic and PHY loopback are not affected by
13562 * errata. Also, the MAC loopback test is deprecated for
13563 * all newer ASIC revisions.
13564 */
Joe Perches41535772013-02-16 11:20:04 +000013565 if (tg3_asic_rev(tp) != ASIC_REV_5780 &&
Matt Carlson6e01b202011-08-19 13:58:20 +000013566 !tg3_flag(tp, CPMU_PRESENT)) {
13567 tg3_mac_loopback(tp, true);
Matt Carlson9936bcf2007-10-10 18:03:07 -070013568
Matt Carlson28a45952011-08-19 13:58:22 +000013569 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
Nithin Nayak Sujir93df8b82012-11-14 14:44:28 +000013570 data[TG3_MAC_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
Matt Carlson6e01b202011-08-19 13:58:20 +000013571
13572 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
Michael Chanc441b452012-03-04 14:48:13 +000013573 tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
Nithin Nayak Sujir93df8b82012-11-14 14:44:28 +000013574 data[TG3_MAC_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
Matt Carlson6e01b202011-08-19 13:58:20 +000013575
13576 tg3_mac_loopback(tp, false);
13577 }
Matt Carlson4852a862011-04-13 11:05:07 +000013578
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013579 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
Joe Perches63c3a662011-04-26 08:12:10 +000013580 !tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson5e5a7f32011-08-19 13:58:21 +000013581 int i;
13582
Matt Carlson941ec902011-08-19 13:58:23 +000013583 tg3_phy_lpbk_set(tp, 0, false);
Matt Carlson5e5a7f32011-08-19 13:58:21 +000013584
13585 /* Wait for link */
13586 for (i = 0; i < 100; i++) {
13587 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
13588 break;
13589 mdelay(1);
13590 }
13591
Matt Carlson28a45952011-08-19 13:58:22 +000013592 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
Nithin Nayak Sujir93df8b82012-11-14 14:44:28 +000013593 data[TG3_PHY_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
Joe Perches63c3a662011-04-26 08:12:10 +000013594 if (tg3_flag(tp, TSO_CAPABLE) &&
Matt Carlson28a45952011-08-19 13:58:22 +000013595 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
Nithin Nayak Sujir93df8b82012-11-14 14:44:28 +000013596 data[TG3_PHY_LOOPB_TEST] |= TG3_TSO_LOOPBACK_FAILED;
Joe Perches63c3a662011-04-26 08:12:10 +000013597 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
Michael Chanc441b452012-03-04 14:48:13 +000013598 tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
Nithin Nayak Sujir93df8b82012-11-14 14:44:28 +000013599 data[TG3_PHY_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
Michael Chan9f40dea2005-09-05 17:53:06 -070013600
Matt Carlson941ec902011-08-19 13:58:23 +000013601 if (do_extlpbk) {
13602 tg3_phy_lpbk_set(tp, 0, true);
13603
13604 /* All link indications report up, but the hardware
13605 * isn't really ready for about 20 msec. Double it
13606 * to be sure.
13607 */
13608 mdelay(40);
13609
13610 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
Nithin Nayak Sujir93df8b82012-11-14 14:44:28 +000013611 data[TG3_EXT_LOOPB_TEST] |=
13612 TG3_STD_LOOPBACK_FAILED;
Matt Carlson941ec902011-08-19 13:58:23 +000013613 if (tg3_flag(tp, TSO_CAPABLE) &&
13614 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
Nithin Nayak Sujir93df8b82012-11-14 14:44:28 +000013615 data[TG3_EXT_LOOPB_TEST] |=
13616 TG3_TSO_LOOPBACK_FAILED;
Matt Carlson941ec902011-08-19 13:58:23 +000013617 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
Michael Chanc441b452012-03-04 14:48:13 +000013618 tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
Nithin Nayak Sujir93df8b82012-11-14 14:44:28 +000013619 data[TG3_EXT_LOOPB_TEST] |=
13620 TG3_JMB_LOOPBACK_FAILED;
Matt Carlson941ec902011-08-19 13:58:23 +000013621 }
13622
Matt Carlson5e5a7f32011-08-19 13:58:21 +000013623 /* Re-enable gphy autopowerdown. */
13624 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
13625 tg3_phy_toggle_apd(tp, true);
13626 }
Matt Carlson6833c042008-11-21 17:18:59 -080013627
Nithin Nayak Sujir93df8b82012-11-14 14:44:28 +000013628 err = (data[TG3_MAC_LOOPB_TEST] | data[TG3_PHY_LOOPB_TEST] |
13629 data[TG3_EXT_LOOPB_TEST]) ? -EIO : 0;
Matt Carlson28a45952011-08-19 13:58:22 +000013630
Matt Carlsonab789042011-01-25 15:58:54 +000013631done:
13632 tp->phy_flags |= eee_cap;
13633
Michael Chan9f40dea2005-09-05 17:53:06 -070013634 return err;
13635}
13636
Michael Chan4cafd3f2005-05-29 14:56:34 -070013637static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
13638 u64 *data)
13639{
Michael Chan566f86a2005-05-29 14:56:58 -070013640 struct tg3 *tp = netdev_priv(dev);
Matt Carlson941ec902011-08-19 13:58:23 +000013641 bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
Michael Chan566f86a2005-05-29 14:56:58 -070013642
Nithin Sujir2e460fc2013-05-23 11:11:22 +000013643 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
13644 if (tg3_power_up(tp)) {
13645 etest->flags |= ETH_TEST_FL_FAILED;
13646 memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
13647 return;
13648 }
13649 tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
Matt Carlsonbed98292011-07-13 09:27:29 +000013650 }
Michael Chanbc1c7562006-03-20 17:48:03 -080013651
Michael Chan566f86a2005-05-29 14:56:58 -070013652 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
13653
13654 if (tg3_test_nvram(tp) != 0) {
13655 etest->flags |= ETH_TEST_FL_FAILED;
Nithin Nayak Sujir93df8b82012-11-14 14:44:28 +000013656 data[TG3_NVRAM_TEST] = 1;
Michael Chan566f86a2005-05-29 14:56:58 -070013657 }
Matt Carlson941ec902011-08-19 13:58:23 +000013658 if (!doextlpbk && tg3_test_link(tp)) {
Michael Chanca430072005-05-29 14:57:23 -070013659 etest->flags |= ETH_TEST_FL_FAILED;
Nithin Nayak Sujir93df8b82012-11-14 14:44:28 +000013660 data[TG3_LINK_TEST] = 1;
Michael Chanca430072005-05-29 14:57:23 -070013661 }
Michael Chana71116d2005-05-29 14:58:11 -070013662 if (etest->flags & ETH_TEST_FL_OFFLINE) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070013663 int err, err2 = 0, irq_sync = 0;
Michael Chana71116d2005-05-29 14:58:11 -070013664
Michael Chanbbe832c2005-06-24 20:20:04 -070013665 if (netif_running(dev)) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070013666 tg3_phy_stop(tp);
Michael Chanbbe832c2005-06-24 20:20:04 -070013667 tg3_netif_stop(tp);
13668 irq_sync = 1;
13669 }
13670
13671 tg3_full_lock(tp, irq_sync);
Michael Chana71116d2005-05-29 14:58:11 -070013672 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
Michael Chanec41c7d2006-01-17 02:40:55 -080013673 err = tg3_nvram_lock(tp);
Michael Chana71116d2005-05-29 14:58:11 -070013674 tg3_halt_cpu(tp, RX_CPU_BASE);
Joe Perches63c3a662011-04-26 08:12:10 +000013675 if (!tg3_flag(tp, 5705_PLUS))
Michael Chana71116d2005-05-29 14:58:11 -070013676 tg3_halt_cpu(tp, TX_CPU_BASE);
Michael Chanec41c7d2006-01-17 02:40:55 -080013677 if (!err)
13678 tg3_nvram_unlock(tp);
Michael Chana71116d2005-05-29 14:58:11 -070013679
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013680 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
Michael Chand9ab5ad12006-03-20 22:27:35 -080013681 tg3_phy_reset(tp);
13682
Michael Chana71116d2005-05-29 14:58:11 -070013683 if (tg3_test_registers(tp) != 0) {
13684 etest->flags |= ETH_TEST_FL_FAILED;
Nithin Nayak Sujir93df8b82012-11-14 14:44:28 +000013685 data[TG3_REGISTER_TEST] = 1;
Michael Chana71116d2005-05-29 14:58:11 -070013686 }
Matt Carlson28a45952011-08-19 13:58:22 +000013687
Michael Chan7942e1d2005-05-29 14:58:36 -070013688 if (tg3_test_memory(tp) != 0) {
13689 etest->flags |= ETH_TEST_FL_FAILED;
Nithin Nayak Sujir93df8b82012-11-14 14:44:28 +000013690 data[TG3_MEMORY_TEST] = 1;
Michael Chan7942e1d2005-05-29 14:58:36 -070013691 }
Matt Carlson28a45952011-08-19 13:58:22 +000013692
Matt Carlson941ec902011-08-19 13:58:23 +000013693 if (doextlpbk)
13694 etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
13695
Nithin Nayak Sujir93df8b82012-11-14 14:44:28 +000013696 if (tg3_test_loopback(tp, data, doextlpbk))
Michael Chanc76949a2005-05-29 14:58:59 -070013697 etest->flags |= ETH_TEST_FL_FAILED;
Michael Chana71116d2005-05-29 14:58:11 -070013698
David S. Millerf47c11e2005-06-24 20:18:35 -070013699 tg3_full_unlock(tp);
13700
Michael Chand4bc3922005-05-29 14:59:20 -070013701 if (tg3_test_interrupt(tp) != 0) {
13702 etest->flags |= ETH_TEST_FL_FAILED;
Nithin Nayak Sujir93df8b82012-11-14 14:44:28 +000013703 data[TG3_INTERRUPT_TEST] = 1;
Michael Chand4bc3922005-05-29 14:59:20 -070013704 }
David S. Millerf47c11e2005-06-24 20:18:35 -070013705
13706 tg3_full_lock(tp, 0);
Michael Chand4bc3922005-05-29 14:59:20 -070013707
Michael Chana71116d2005-05-29 14:58:11 -070013708 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
13709 if (netif_running(dev)) {
Joe Perches63c3a662011-04-26 08:12:10 +000013710 tg3_flag_set(tp, INIT_COMPLETE);
Joe Perches953c96e2013-04-09 10:18:14 +000013711 err2 = tg3_restart_hw(tp, true);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070013712 if (!err2)
Michael Chanb9ec6c12006-07-25 16:37:27 -070013713 tg3_netif_start(tp);
Michael Chana71116d2005-05-29 14:58:11 -070013714 }
David S. Millerf47c11e2005-06-24 20:18:35 -070013715
13716 tg3_full_unlock(tp);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070013717
13718 if (irq_sync && !err2)
13719 tg3_phy_start(tp);
Michael Chana71116d2005-05-29 14:58:11 -070013720 }
Matt Carlson80096062010-08-02 11:26:06 +000013721 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
Nithin Sujir5137a2e2013-07-29 13:58:36 -070013722 tg3_power_down_prepare(tp);
Michael Chanbc1c7562006-03-20 17:48:03 -080013723
Michael Chan4cafd3f2005-05-29 14:56:34 -070013724}
13725
Ben Hutchings72608992013-11-18 22:59:43 +000013726static int tg3_hwtstamp_set(struct net_device *dev, struct ifreq *ifr)
Matt Carlson0a633ac2012-12-03 19:36:59 +000013727{
13728 struct tg3 *tp = netdev_priv(dev);
13729 struct hwtstamp_config stmpconf;
13730
13731 if (!tg3_flag(tp, PTP_CAPABLE))
Ben Hutchings72608992013-11-18 22:59:43 +000013732 return -EOPNOTSUPP;
Matt Carlson0a633ac2012-12-03 19:36:59 +000013733
13734 if (copy_from_user(&stmpconf, ifr->ifr_data, sizeof(stmpconf)))
13735 return -EFAULT;
13736
13737 if (stmpconf.flags)
13738 return -EINVAL;
13739
Ben Hutchings58b187c2013-11-14 00:40:56 +000013740 if (stmpconf.tx_type != HWTSTAMP_TX_ON &&
13741 stmpconf.tx_type != HWTSTAMP_TX_OFF)
Matt Carlson0a633ac2012-12-03 19:36:59 +000013742 return -ERANGE;
Matt Carlson0a633ac2012-12-03 19:36:59 +000013743
13744 switch (stmpconf.rx_filter) {
13745 case HWTSTAMP_FILTER_NONE:
13746 tp->rxptpctl = 0;
13747 break;
13748 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
13749 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
13750 TG3_RX_PTP_CTL_ALL_V1_EVENTS;
13751 break;
13752 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
13753 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
13754 TG3_RX_PTP_CTL_SYNC_EVNT;
13755 break;
13756 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
13757 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
13758 TG3_RX_PTP_CTL_DELAY_REQ;
13759 break;
13760 case HWTSTAMP_FILTER_PTP_V2_EVENT:
13761 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
13762 TG3_RX_PTP_CTL_ALL_V2_EVENTS;
13763 break;
13764 case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
13765 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
13766 TG3_RX_PTP_CTL_ALL_V2_EVENTS;
13767 break;
13768 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
13769 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
13770 TG3_RX_PTP_CTL_ALL_V2_EVENTS;
13771 break;
13772 case HWTSTAMP_FILTER_PTP_V2_SYNC:
13773 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
13774 TG3_RX_PTP_CTL_SYNC_EVNT;
13775 break;
13776 case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
13777 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
13778 TG3_RX_PTP_CTL_SYNC_EVNT;
13779 break;
13780 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
13781 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
13782 TG3_RX_PTP_CTL_SYNC_EVNT;
13783 break;
13784 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
13785 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
13786 TG3_RX_PTP_CTL_DELAY_REQ;
13787 break;
13788 case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
13789 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
13790 TG3_RX_PTP_CTL_DELAY_REQ;
13791 break;
13792 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
13793 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
13794 TG3_RX_PTP_CTL_DELAY_REQ;
13795 break;
13796 default:
13797 return -ERANGE;
13798 }
13799
13800 if (netif_running(dev) && tp->rxptpctl)
13801 tw32(TG3_RX_PTP_CTL,
13802 tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
13803
Ben Hutchings58b187c2013-11-14 00:40:56 +000013804 if (stmpconf.tx_type == HWTSTAMP_TX_ON)
13805 tg3_flag_set(tp, TX_TSTAMP_EN);
13806 else
13807 tg3_flag_clear(tp, TX_TSTAMP_EN);
13808
Matt Carlson0a633ac2012-12-03 19:36:59 +000013809 return copy_to_user(ifr->ifr_data, &stmpconf, sizeof(stmpconf)) ?
13810 -EFAULT : 0;
13811}
13812
Ben Hutchings72608992013-11-18 22:59:43 +000013813static int tg3_hwtstamp_get(struct net_device *dev, struct ifreq *ifr)
13814{
13815 struct tg3 *tp = netdev_priv(dev);
13816 struct hwtstamp_config stmpconf;
13817
13818 if (!tg3_flag(tp, PTP_CAPABLE))
13819 return -EOPNOTSUPP;
13820
13821 stmpconf.flags = 0;
13822 stmpconf.tx_type = (tg3_flag(tp, TX_TSTAMP_EN) ?
13823 HWTSTAMP_TX_ON : HWTSTAMP_TX_OFF);
13824
13825 switch (tp->rxptpctl) {
13826 case 0:
13827 stmpconf.rx_filter = HWTSTAMP_FILTER_NONE;
13828 break;
13829 case TG3_RX_PTP_CTL_RX_PTP_V1_EN | TG3_RX_PTP_CTL_ALL_V1_EVENTS:
13830 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
13831 break;
13832 case TG3_RX_PTP_CTL_RX_PTP_V1_EN | TG3_RX_PTP_CTL_SYNC_EVNT:
13833 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
13834 break;
13835 case TG3_RX_PTP_CTL_RX_PTP_V1_EN | TG3_RX_PTP_CTL_DELAY_REQ:
13836 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
13837 break;
13838 case TG3_RX_PTP_CTL_RX_PTP_V2_EN | TG3_RX_PTP_CTL_ALL_V2_EVENTS:
13839 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
13840 break;
13841 case TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN | TG3_RX_PTP_CTL_ALL_V2_EVENTS:
13842 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L2_EVENT;
13843 break;
13844 case TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN | TG3_RX_PTP_CTL_ALL_V2_EVENTS:
13845 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
13846 break;
13847 case TG3_RX_PTP_CTL_RX_PTP_V2_EN | TG3_RX_PTP_CTL_SYNC_EVNT:
13848 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
13849 break;
13850 case TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN | TG3_RX_PTP_CTL_SYNC_EVNT:
13851 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L2_SYNC;
13852 break;
13853 case TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN | TG3_RX_PTP_CTL_SYNC_EVNT:
13854 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
13855 break;
13856 case TG3_RX_PTP_CTL_RX_PTP_V2_EN | TG3_RX_PTP_CTL_DELAY_REQ:
13857 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
13858 break;
13859 case TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN | TG3_RX_PTP_CTL_DELAY_REQ:
13860 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ;
13861 break;
13862 case TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN | TG3_RX_PTP_CTL_DELAY_REQ:
13863 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
13864 break;
13865 default:
13866 WARN_ON_ONCE(1);
13867 return -ERANGE;
13868 }
13869
13870 return copy_to_user(ifr->ifr_data, &stmpconf, sizeof(stmpconf)) ?
13871 -EFAULT : 0;
13872}
13873
Linus Torvalds1da177e2005-04-16 15:20:36 -070013874static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
13875{
13876 struct mii_ioctl_data *data = if_mii(ifr);
13877 struct tg3 *tp = netdev_priv(dev);
13878 int err;
13879
Joe Perches63c3a662011-04-26 08:12:10 +000013880 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000013881 struct phy_device *phydev;
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013882 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070013883 return -EAGAIN;
Hauke Mehrtensead24022013-09-28 23:15:26 +020013884 phydev = tp->mdio_bus->phy_map[tp->phy_addr];
Richard Cochran28b04112010-07-17 08:48:55 +000013885 return phy_mii_ioctl(phydev, ifr, cmd);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070013886 }
13887
Matt Carlson33f401a2010-04-05 10:19:27 +000013888 switch (cmd) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070013889 case SIOCGMIIPHY:
Matt Carlson882e9792009-09-01 13:21:36 +000013890 data->phy_id = tp->phy_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013891
13892 /* fallthru */
13893 case SIOCGMIIREG: {
13894 u32 mii_regval;
13895
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013896 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
Linus Torvalds1da177e2005-04-16 15:20:36 -070013897 break; /* We have no PHY */
13898
Matt Carlson34eea5a2011-04-20 07:57:38 +000013899 if (!netif_running(dev))
Michael Chanbc1c7562006-03-20 17:48:03 -080013900 return -EAGAIN;
13901
David S. Millerf47c11e2005-06-24 20:18:35 -070013902 spin_lock_bh(&tp->lock);
Hauke Mehrtens5c358042013-02-07 05:37:38 +000013903 err = __tg3_readphy(tp, data->phy_id & 0x1f,
13904 data->reg_num & 0x1f, &mii_regval);
David S. Millerf47c11e2005-06-24 20:18:35 -070013905 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013906
13907 data->val_out = mii_regval;
13908
13909 return err;
13910 }
13911
13912 case SIOCSMIIREG:
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013913 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
Linus Torvalds1da177e2005-04-16 15:20:36 -070013914 break; /* We have no PHY */
13915
Matt Carlson34eea5a2011-04-20 07:57:38 +000013916 if (!netif_running(dev))
Michael Chanbc1c7562006-03-20 17:48:03 -080013917 return -EAGAIN;
13918
David S. Millerf47c11e2005-06-24 20:18:35 -070013919 spin_lock_bh(&tp->lock);
Hauke Mehrtens5c358042013-02-07 05:37:38 +000013920 err = __tg3_writephy(tp, data->phy_id & 0x1f,
13921 data->reg_num & 0x1f, data->val_in);
David S. Millerf47c11e2005-06-24 20:18:35 -070013922 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013923
13924 return err;
13925
Matt Carlson0a633ac2012-12-03 19:36:59 +000013926 case SIOCSHWTSTAMP:
Ben Hutchings72608992013-11-18 22:59:43 +000013927 return tg3_hwtstamp_set(dev, ifr);
13928
13929 case SIOCGHWTSTAMP:
13930 return tg3_hwtstamp_get(dev, ifr);
Matt Carlson0a633ac2012-12-03 19:36:59 +000013931
Linus Torvalds1da177e2005-04-16 15:20:36 -070013932 default:
13933 /* do nothing */
13934 break;
13935 }
13936 return -EOPNOTSUPP;
13937}
13938
David S. Miller15f98502005-05-18 22:49:26 -070013939static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
13940{
13941 struct tg3 *tp = netdev_priv(dev);
13942
13943 memcpy(ec, &tp->coal, sizeof(*ec));
13944 return 0;
13945}
13946
Michael Chand244c892005-07-05 14:42:33 -070013947static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
13948{
13949 struct tg3 *tp = netdev_priv(dev);
13950 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
13951 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
13952
Joe Perches63c3a662011-04-26 08:12:10 +000013953 if (!tg3_flag(tp, 5705_PLUS)) {
Michael Chand244c892005-07-05 14:42:33 -070013954 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
13955 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
13956 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
13957 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
13958 }
13959
13960 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
13961 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
13962 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
13963 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
13964 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
13965 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
13966 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
13967 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
13968 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
13969 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
13970 return -EINVAL;
13971
13972 /* No rx interrupts will be generated if both are zero */
13973 if ((ec->rx_coalesce_usecs == 0) &&
13974 (ec->rx_max_coalesced_frames == 0))
13975 return -EINVAL;
13976
13977 /* No tx interrupts will be generated if both are zero */
13978 if ((ec->tx_coalesce_usecs == 0) &&
13979 (ec->tx_max_coalesced_frames == 0))
13980 return -EINVAL;
13981
13982 /* Only copy relevant parameters, ignore all others. */
13983 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
13984 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
13985 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
13986 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
13987 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
13988 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
13989 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
13990 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
13991 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
13992
13993 if (netif_running(dev)) {
13994 tg3_full_lock(tp, 0);
13995 __tg3_set_coalesce(tp, &tp->coal);
13996 tg3_full_unlock(tp);
13997 }
13998 return 0;
13999}
14000
Nithin Sujir1cbf9eb2013-05-18 06:26:55 +000014001static int tg3_set_eee(struct net_device *dev, struct ethtool_eee *edata)
14002{
14003 struct tg3 *tp = netdev_priv(dev);
14004
14005 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP)) {
14006 netdev_warn(tp->dev, "Board does not support EEE!\n");
14007 return -EOPNOTSUPP;
14008 }
14009
14010 if (edata->advertised != tp->eee.advertised) {
14011 netdev_warn(tp->dev,
14012 "Direct manipulation of EEE advertisement is not supported\n");
14013 return -EINVAL;
14014 }
14015
14016 if (edata->tx_lpi_timer > TG3_CPMU_DBTMR1_LNKIDLE_MAX) {
14017 netdev_warn(tp->dev,
14018 "Maximal Tx Lpi timer supported is %#x(u)\n",
14019 TG3_CPMU_DBTMR1_LNKIDLE_MAX);
14020 return -EINVAL;
14021 }
14022
14023 tp->eee = *edata;
14024
14025 tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
14026 tg3_warn_mgmt_link_flap(tp);
14027
14028 if (netif_running(tp->dev)) {
14029 tg3_full_lock(tp, 0);
14030 tg3_setup_eee(tp);
14031 tg3_phy_reset(tp);
14032 tg3_full_unlock(tp);
14033 }
14034
14035 return 0;
14036}
14037
14038static int tg3_get_eee(struct net_device *dev, struct ethtool_eee *edata)
14039{
14040 struct tg3 *tp = netdev_priv(dev);
14041
14042 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP)) {
14043 netdev_warn(tp->dev,
14044 "Board does not support EEE!\n");
14045 return -EOPNOTSUPP;
14046 }
14047
14048 *edata = tp->eee;
14049 return 0;
14050}
14051
Jeff Garzik7282d492006-09-13 14:30:00 -040014052static const struct ethtool_ops tg3_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070014053 .get_settings = tg3_get_settings,
14054 .set_settings = tg3_set_settings,
14055 .get_drvinfo = tg3_get_drvinfo,
14056 .get_regs_len = tg3_get_regs_len,
14057 .get_regs = tg3_get_regs,
14058 .get_wol = tg3_get_wol,
14059 .set_wol = tg3_set_wol,
14060 .get_msglevel = tg3_get_msglevel,
14061 .set_msglevel = tg3_set_msglevel,
14062 .nway_reset = tg3_nway_reset,
14063 .get_link = ethtool_op_get_link,
14064 .get_eeprom_len = tg3_get_eeprom_len,
14065 .get_eeprom = tg3_get_eeprom,
14066 .set_eeprom = tg3_set_eeprom,
14067 .get_ringparam = tg3_get_ringparam,
14068 .set_ringparam = tg3_set_ringparam,
14069 .get_pauseparam = tg3_get_pauseparam,
14070 .set_pauseparam = tg3_set_pauseparam,
Michael Chan4cafd3f2005-05-29 14:56:34 -070014071 .self_test = tg3_self_test,
Linus Torvalds1da177e2005-04-16 15:20:36 -070014072 .get_strings = tg3_get_strings,
stephen hemminger81b87092011-04-04 08:43:50 +000014073 .set_phys_id = tg3_set_phys_id,
Linus Torvalds1da177e2005-04-16 15:20:36 -070014074 .get_ethtool_stats = tg3_get_ethtool_stats,
David S. Miller15f98502005-05-18 22:49:26 -070014075 .get_coalesce = tg3_get_coalesce,
Michael Chand244c892005-07-05 14:42:33 -070014076 .set_coalesce = tg3_set_coalesce,
Jeff Garzikb9f2c042007-10-03 18:07:32 -070014077 .get_sset_count = tg3_get_sset_count,
Matt Carlson90415472011-12-16 13:33:23 +000014078 .get_rxnfc = tg3_get_rxnfc,
14079 .get_rxfh_indir_size = tg3_get_rxfh_indir_size,
Ben Hutchingsfe62d002014-05-15 01:25:27 +010014080 .get_rxfh = tg3_get_rxfh,
14081 .set_rxfh = tg3_set_rxfh,
Michael Chan09681692012-09-28 07:12:42 +000014082 .get_channels = tg3_get_channels,
14083 .set_channels = tg3_set_channels,
Matt Carlson7d41e492012-12-03 19:36:58 +000014084 .get_ts_info = tg3_get_ts_info,
Nithin Sujir1cbf9eb2013-05-18 06:26:55 +000014085 .get_eee = tg3_get_eee,
14086 .set_eee = tg3_set_eee,
Linus Torvalds1da177e2005-04-16 15:20:36 -070014087};
14088
David S. Millerb4017c52012-03-01 17:57:40 -050014089static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
14090 struct rtnl_link_stats64 *stats)
14091{
14092 struct tg3 *tp = netdev_priv(dev);
14093
David S. Millerb4017c52012-03-01 17:57:40 -050014094 spin_lock_bh(&tp->lock);
Michael Chan0f566b22012-07-29 19:15:44 +000014095 if (!tp->hw_stats) {
Govindarajulu Varadarajan7b31b4d2014-08-13 13:04:56 +053014096 *stats = tp->net_stats_prev;
Michael Chan0f566b22012-07-29 19:15:44 +000014097 spin_unlock_bh(&tp->lock);
Govindarajulu Varadarajan7b31b4d2014-08-13 13:04:56 +053014098 return stats;
Michael Chan0f566b22012-07-29 19:15:44 +000014099 }
14100
David S. Millerb4017c52012-03-01 17:57:40 -050014101 tg3_get_nstats(tp, stats);
14102 spin_unlock_bh(&tp->lock);
14103
14104 return stats;
14105}
14106
Matt Carlsonccd5ba92012-02-13 10:20:08 +000014107static void tg3_set_rx_mode(struct net_device *dev)
14108{
14109 struct tg3 *tp = netdev_priv(dev);
14110
14111 if (!netif_running(dev))
14112 return;
14113
14114 tg3_full_lock(tp, 0);
14115 __tg3_set_rx_mode(dev);
14116 tg3_full_unlock(tp);
14117}
14118
Matt Carlsonfaf16272012-02-13 10:20:07 +000014119static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
14120 int new_mtu)
14121{
14122 dev->mtu = new_mtu;
14123
14124 if (new_mtu > ETH_DATA_LEN) {
14125 if (tg3_flag(tp, 5780_CLASS)) {
14126 netdev_update_features(dev);
14127 tg3_flag_clear(tp, TSO_CAPABLE);
14128 } else {
14129 tg3_flag_set(tp, JUMBO_RING_ENABLE);
14130 }
14131 } else {
14132 if (tg3_flag(tp, 5780_CLASS)) {
14133 tg3_flag_set(tp, TSO_CAPABLE);
14134 netdev_update_features(dev);
14135 }
14136 tg3_flag_clear(tp, JUMBO_RING_ENABLE);
14137 }
14138}
14139
14140static int tg3_change_mtu(struct net_device *dev, int new_mtu)
14141{
14142 struct tg3 *tp = netdev_priv(dev);
Joe Perches953c96e2013-04-09 10:18:14 +000014143 int err;
14144 bool reset_phy = false;
Matt Carlsonfaf16272012-02-13 10:20:07 +000014145
14146 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
14147 return -EINVAL;
14148
14149 if (!netif_running(dev)) {
14150 /* We'll just catch it later when the
14151 * device is up'd.
14152 */
14153 tg3_set_mtu(dev, tp, new_mtu);
14154 return 0;
14155 }
14156
14157 tg3_phy_stop(tp);
14158
14159 tg3_netif_stop(tp);
14160
Nithin Sujirc6993df2014-02-06 14:13:05 -080014161 tg3_set_mtu(dev, tp, new_mtu);
14162
Matt Carlsonfaf16272012-02-13 10:20:07 +000014163 tg3_full_lock(tp, 1);
14164
14165 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
14166
Michael Chan2fae5e32012-03-04 14:48:15 +000014167 /* Reset PHY, otherwise the read DMA engine will be in a mode that
14168 * breaks all requests to 256 bytes.
14169 */
Joe Perches41535772013-02-16 11:20:04 +000014170 if (tg3_asic_rev(tp) == ASIC_REV_57766)
Joe Perches953c96e2013-04-09 10:18:14 +000014171 reset_phy = true;
Michael Chan2fae5e32012-03-04 14:48:15 +000014172
14173 err = tg3_restart_hw(tp, reset_phy);
Matt Carlsonfaf16272012-02-13 10:20:07 +000014174
14175 if (!err)
14176 tg3_netif_start(tp);
14177
14178 tg3_full_unlock(tp);
14179
14180 if (!err)
14181 tg3_phy_start(tp);
14182
14183 return err;
14184}
14185
14186static const struct net_device_ops tg3_netdev_ops = {
14187 .ndo_open = tg3_open,
14188 .ndo_stop = tg3_close,
14189 .ndo_start_xmit = tg3_start_xmit,
14190 .ndo_get_stats64 = tg3_get_stats64,
14191 .ndo_validate_addr = eth_validate_addr,
14192 .ndo_set_rx_mode = tg3_set_rx_mode,
14193 .ndo_set_mac_address = tg3_set_mac_addr,
14194 .ndo_do_ioctl = tg3_ioctl,
14195 .ndo_tx_timeout = tg3_tx_timeout,
14196 .ndo_change_mtu = tg3_change_mtu,
14197 .ndo_fix_features = tg3_fix_features,
14198 .ndo_set_features = tg3_set_features,
14199#ifdef CONFIG_NET_POLL_CONTROLLER
14200 .ndo_poll_controller = tg3_poll_controller,
14201#endif
14202};
14203
Bill Pemberton229b1ad2012-12-03 09:22:59 -050014204static void tg3_get_eeprom_size(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070014205{
Michael Chan1b277772006-03-20 22:27:48 -080014206 u32 cursize, val, magic;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014207
14208 tp->nvram_size = EEPROM_CHIP_SIZE;
14209
Matt Carlsone4f34112009-02-25 14:25:00 +000014210 if (tg3_nvram_read(tp, 0, &magic) != 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070014211 return;
14212
Michael Chanb16250e2006-09-27 16:10:14 -070014213 if ((magic != TG3_EEPROM_MAGIC) &&
14214 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
14215 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
Linus Torvalds1da177e2005-04-16 15:20:36 -070014216 return;
14217
14218 /*
14219 * Size the chip by reading offsets at increasing powers of two.
14220 * When we encounter our validation signature, we know the addressing
14221 * has wrapped around, and thus have our chip size.
14222 */
Michael Chan1b277772006-03-20 22:27:48 -080014223 cursize = 0x10;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014224
14225 while (cursize < tp->nvram_size) {
Matt Carlsone4f34112009-02-25 14:25:00 +000014226 if (tg3_nvram_read(tp, cursize, &val) != 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070014227 return;
14228
Michael Chan18201802006-03-20 22:29:15 -080014229 if (val == magic)
Linus Torvalds1da177e2005-04-16 15:20:36 -070014230 break;
14231
14232 cursize <<= 1;
14233 }
14234
14235 tp->nvram_size = cursize;
14236}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040014237
Bill Pemberton229b1ad2012-12-03 09:22:59 -050014238static void tg3_get_nvram_size(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070014239{
14240 u32 val;
14241
Joe Perches63c3a662011-04-26 08:12:10 +000014242 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
Michael Chan1b277772006-03-20 22:27:48 -080014243 return;
14244
14245 /* Selfboot format */
Michael Chan18201802006-03-20 22:29:15 -080014246 if (val != TG3_EEPROM_MAGIC) {
Michael Chan1b277772006-03-20 22:27:48 -080014247 tg3_get_eeprom_size(tp);
14248 return;
14249 }
14250
Matt Carlson6d348f22009-02-25 14:25:52 +000014251 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070014252 if (val != 0) {
Matt Carlson6d348f22009-02-25 14:25:52 +000014253 /* This is confusing. We want to operate on the
14254 * 16-bit value at offset 0xf2. The tg3_nvram_read()
14255 * call will read from NVRAM and byteswap the data
14256 * according to the byteswapping settings for all
14257 * other register accesses. This ensures the data we
14258 * want will always reside in the lower 16-bits.
14259 * However, the data in NVRAM is in LE format, which
14260 * means the data from the NVRAM read will always be
14261 * opposite the endianness of the CPU. The 16-bit
14262 * byteswap then brings the data to CPU endianness.
14263 */
14264 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014265 return;
14266 }
14267 }
Matt Carlsonfd1122a2008-05-02 16:48:36 -070014268 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014269}
14270
Bill Pemberton229b1ad2012-12-03 09:22:59 -050014271static void tg3_get_nvram_info(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070014272{
14273 u32 nvcfg1;
14274
14275 nvcfg1 = tr32(NVRAM_CFG1);
14276 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
Joe Perches63c3a662011-04-26 08:12:10 +000014277 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000014278 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -070014279 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
14280 tw32(NVRAM_CFG1, nvcfg1);
14281 }
14282
Joe Perches41535772013-02-16 11:20:04 +000014283 if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
Joe Perches63c3a662011-04-26 08:12:10 +000014284 tg3_flag(tp, 5780_CLASS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070014285 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
Matt Carlson8590a602009-08-28 12:29:16 +000014286 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
14287 tp->nvram_jedecnum = JEDEC_ATMEL;
14288 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
Joe Perches63c3a662011-04-26 08:12:10 +000014289 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson8590a602009-08-28 12:29:16 +000014290 break;
14291 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
14292 tp->nvram_jedecnum = JEDEC_ATMEL;
14293 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
14294 break;
14295 case FLASH_VENDOR_ATMEL_EEPROM:
14296 tp->nvram_jedecnum = JEDEC_ATMEL;
14297 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
Joe Perches63c3a662011-04-26 08:12:10 +000014298 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson8590a602009-08-28 12:29:16 +000014299 break;
14300 case FLASH_VENDOR_ST:
14301 tp->nvram_jedecnum = JEDEC_ST;
14302 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
Joe Perches63c3a662011-04-26 08:12:10 +000014303 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson8590a602009-08-28 12:29:16 +000014304 break;
14305 case FLASH_VENDOR_SAIFUN:
14306 tp->nvram_jedecnum = JEDEC_SAIFUN;
14307 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
14308 break;
14309 case FLASH_VENDOR_SST_SMALL:
14310 case FLASH_VENDOR_SST_LARGE:
14311 tp->nvram_jedecnum = JEDEC_SST;
14312 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
14313 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014314 }
Matt Carlson8590a602009-08-28 12:29:16 +000014315 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -070014316 tp->nvram_jedecnum = JEDEC_ATMEL;
14317 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
Joe Perches63c3a662011-04-26 08:12:10 +000014318 tg3_flag_set(tp, NVRAM_BUFFERED);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014319 }
14320}
14321
Bill Pemberton229b1ad2012-12-03 09:22:59 -050014322static void tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
Matt Carlsona1b950d2009-09-01 13:20:17 +000014323{
14324 switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
14325 case FLASH_5752PAGE_SIZE_256:
14326 tp->nvram_pagesize = 256;
14327 break;
14328 case FLASH_5752PAGE_SIZE_512:
14329 tp->nvram_pagesize = 512;
14330 break;
14331 case FLASH_5752PAGE_SIZE_1K:
14332 tp->nvram_pagesize = 1024;
14333 break;
14334 case FLASH_5752PAGE_SIZE_2K:
14335 tp->nvram_pagesize = 2048;
14336 break;
14337 case FLASH_5752PAGE_SIZE_4K:
14338 tp->nvram_pagesize = 4096;
14339 break;
14340 case FLASH_5752PAGE_SIZE_264:
14341 tp->nvram_pagesize = 264;
14342 break;
14343 case FLASH_5752PAGE_SIZE_528:
14344 tp->nvram_pagesize = 528;
14345 break;
14346 }
14347}
14348
Bill Pemberton229b1ad2012-12-03 09:22:59 -050014349static void tg3_get_5752_nvram_info(struct tg3 *tp)
Michael Chan361b4ac2005-04-21 17:11:21 -070014350{
14351 u32 nvcfg1;
14352
14353 nvcfg1 = tr32(NVRAM_CFG1);
14354
Michael Chane6af3012005-04-21 17:12:05 -070014355 /* NVRAM protection for TPM */
14356 if (nvcfg1 & (1 << 27))
Joe Perches63c3a662011-04-26 08:12:10 +000014357 tg3_flag_set(tp, PROTECTED_NVRAM);
Michael Chane6af3012005-04-21 17:12:05 -070014358
Michael Chan361b4ac2005-04-21 17:11:21 -070014359 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
Matt Carlson8590a602009-08-28 12:29:16 +000014360 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
14361 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
14362 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000014363 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson8590a602009-08-28 12:29:16 +000014364 break;
14365 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
14366 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000014367 tg3_flag_set(tp, NVRAM_BUFFERED);
14368 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000014369 break;
14370 case FLASH_5752VENDOR_ST_M45PE10:
14371 case FLASH_5752VENDOR_ST_M45PE20:
14372 case FLASH_5752VENDOR_ST_M45PE40:
14373 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000014374 tg3_flag_set(tp, NVRAM_BUFFERED);
14375 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000014376 break;
Michael Chan361b4ac2005-04-21 17:11:21 -070014377 }
14378
Joe Perches63c3a662011-04-26 08:12:10 +000014379 if (tg3_flag(tp, FLASH)) {
Matt Carlsona1b950d2009-09-01 13:20:17 +000014380 tg3_nvram_get_pagesize(tp, nvcfg1);
Matt Carlson8590a602009-08-28 12:29:16 +000014381 } else {
Michael Chan361b4ac2005-04-21 17:11:21 -070014382 /* For eeprom, set pagesize to maximum eeprom size */
14383 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
14384
14385 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
14386 tw32(NVRAM_CFG1, nvcfg1);
14387 }
14388}
14389
Bill Pemberton229b1ad2012-12-03 09:22:59 -050014390static void tg3_get_5755_nvram_info(struct tg3 *tp)
Michael Chand3c7b882006-03-23 01:28:25 -080014391{
Matt Carlson989a9d22007-05-05 11:51:05 -070014392 u32 nvcfg1, protect = 0;
Michael Chand3c7b882006-03-23 01:28:25 -080014393
14394 nvcfg1 = tr32(NVRAM_CFG1);
14395
14396 /* NVRAM protection for TPM */
Matt Carlson989a9d22007-05-05 11:51:05 -070014397 if (nvcfg1 & (1 << 27)) {
Joe Perches63c3a662011-04-26 08:12:10 +000014398 tg3_flag_set(tp, PROTECTED_NVRAM);
Matt Carlson989a9d22007-05-05 11:51:05 -070014399 protect = 1;
14400 }
Michael Chand3c7b882006-03-23 01:28:25 -080014401
Matt Carlson989a9d22007-05-05 11:51:05 -070014402 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
14403 switch (nvcfg1) {
Matt Carlson8590a602009-08-28 12:29:16 +000014404 case FLASH_5755VENDOR_ATMEL_FLASH_1:
14405 case FLASH_5755VENDOR_ATMEL_FLASH_2:
14406 case FLASH_5755VENDOR_ATMEL_FLASH_3:
14407 case FLASH_5755VENDOR_ATMEL_FLASH_5:
14408 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000014409 tg3_flag_set(tp, NVRAM_BUFFERED);
14410 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000014411 tp->nvram_pagesize = 264;
14412 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
14413 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
14414 tp->nvram_size = (protect ? 0x3e200 :
14415 TG3_NVRAM_SIZE_512KB);
14416 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
14417 tp->nvram_size = (protect ? 0x1f200 :
14418 TG3_NVRAM_SIZE_256KB);
14419 else
14420 tp->nvram_size = (protect ? 0x1f200 :
14421 TG3_NVRAM_SIZE_128KB);
14422 break;
14423 case FLASH_5752VENDOR_ST_M45PE10:
14424 case FLASH_5752VENDOR_ST_M45PE20:
14425 case FLASH_5752VENDOR_ST_M45PE40:
14426 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000014427 tg3_flag_set(tp, NVRAM_BUFFERED);
14428 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000014429 tp->nvram_pagesize = 256;
14430 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
14431 tp->nvram_size = (protect ?
14432 TG3_NVRAM_SIZE_64KB :
14433 TG3_NVRAM_SIZE_128KB);
14434 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
14435 tp->nvram_size = (protect ?
14436 TG3_NVRAM_SIZE_64KB :
14437 TG3_NVRAM_SIZE_256KB);
14438 else
14439 tp->nvram_size = (protect ?
14440 TG3_NVRAM_SIZE_128KB :
14441 TG3_NVRAM_SIZE_512KB);
14442 break;
Michael Chand3c7b882006-03-23 01:28:25 -080014443 }
14444}
14445
Bill Pemberton229b1ad2012-12-03 09:22:59 -050014446static void tg3_get_5787_nvram_info(struct tg3 *tp)
Michael Chan1b277772006-03-20 22:27:48 -080014447{
14448 u32 nvcfg1;
14449
14450 nvcfg1 = tr32(NVRAM_CFG1);
14451
14452 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
Matt Carlson8590a602009-08-28 12:29:16 +000014453 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
14454 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
14455 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
14456 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
14457 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000014458 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson8590a602009-08-28 12:29:16 +000014459 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
Michael Chan1b277772006-03-20 22:27:48 -080014460
Matt Carlson8590a602009-08-28 12:29:16 +000014461 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
14462 tw32(NVRAM_CFG1, nvcfg1);
14463 break;
14464 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
14465 case FLASH_5755VENDOR_ATMEL_FLASH_1:
14466 case FLASH_5755VENDOR_ATMEL_FLASH_2:
14467 case FLASH_5755VENDOR_ATMEL_FLASH_3:
14468 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000014469 tg3_flag_set(tp, NVRAM_BUFFERED);
14470 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000014471 tp->nvram_pagesize = 264;
14472 break;
14473 case FLASH_5752VENDOR_ST_M45PE10:
14474 case FLASH_5752VENDOR_ST_M45PE20:
14475 case FLASH_5752VENDOR_ST_M45PE40:
14476 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000014477 tg3_flag_set(tp, NVRAM_BUFFERED);
14478 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000014479 tp->nvram_pagesize = 256;
14480 break;
Michael Chan1b277772006-03-20 22:27:48 -080014481 }
14482}
14483
Bill Pemberton229b1ad2012-12-03 09:22:59 -050014484static void tg3_get_5761_nvram_info(struct tg3 *tp)
Matt Carlson6b91fa02007-10-10 18:01:09 -070014485{
14486 u32 nvcfg1, protect = 0;
14487
14488 nvcfg1 = tr32(NVRAM_CFG1);
14489
14490 /* NVRAM protection for TPM */
14491 if (nvcfg1 & (1 << 27)) {
Joe Perches63c3a662011-04-26 08:12:10 +000014492 tg3_flag_set(tp, PROTECTED_NVRAM);
Matt Carlson6b91fa02007-10-10 18:01:09 -070014493 protect = 1;
14494 }
14495
14496 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
14497 switch (nvcfg1) {
Matt Carlson8590a602009-08-28 12:29:16 +000014498 case FLASH_5761VENDOR_ATMEL_ADB021D:
14499 case FLASH_5761VENDOR_ATMEL_ADB041D:
14500 case FLASH_5761VENDOR_ATMEL_ADB081D:
14501 case FLASH_5761VENDOR_ATMEL_ADB161D:
14502 case FLASH_5761VENDOR_ATMEL_MDB021D:
14503 case FLASH_5761VENDOR_ATMEL_MDB041D:
14504 case FLASH_5761VENDOR_ATMEL_MDB081D:
14505 case FLASH_5761VENDOR_ATMEL_MDB161D:
14506 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000014507 tg3_flag_set(tp, NVRAM_BUFFERED);
14508 tg3_flag_set(tp, FLASH);
14509 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
Matt Carlson8590a602009-08-28 12:29:16 +000014510 tp->nvram_pagesize = 256;
14511 break;
14512 case FLASH_5761VENDOR_ST_A_M45PE20:
14513 case FLASH_5761VENDOR_ST_A_M45PE40:
14514 case FLASH_5761VENDOR_ST_A_M45PE80:
14515 case FLASH_5761VENDOR_ST_A_M45PE16:
14516 case FLASH_5761VENDOR_ST_M_M45PE20:
14517 case FLASH_5761VENDOR_ST_M_M45PE40:
14518 case FLASH_5761VENDOR_ST_M_M45PE80:
14519 case FLASH_5761VENDOR_ST_M_M45PE16:
14520 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000014521 tg3_flag_set(tp, NVRAM_BUFFERED);
14522 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000014523 tp->nvram_pagesize = 256;
14524 break;
Matt Carlson6b91fa02007-10-10 18:01:09 -070014525 }
14526
14527 if (protect) {
14528 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
14529 } else {
14530 switch (nvcfg1) {
Matt Carlson8590a602009-08-28 12:29:16 +000014531 case FLASH_5761VENDOR_ATMEL_ADB161D:
14532 case FLASH_5761VENDOR_ATMEL_MDB161D:
14533 case FLASH_5761VENDOR_ST_A_M45PE16:
14534 case FLASH_5761VENDOR_ST_M_M45PE16:
14535 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
14536 break;
14537 case FLASH_5761VENDOR_ATMEL_ADB081D:
14538 case FLASH_5761VENDOR_ATMEL_MDB081D:
14539 case FLASH_5761VENDOR_ST_A_M45PE80:
14540 case FLASH_5761VENDOR_ST_M_M45PE80:
14541 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
14542 break;
14543 case FLASH_5761VENDOR_ATMEL_ADB041D:
14544 case FLASH_5761VENDOR_ATMEL_MDB041D:
14545 case FLASH_5761VENDOR_ST_A_M45PE40:
14546 case FLASH_5761VENDOR_ST_M_M45PE40:
14547 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
14548 break;
14549 case FLASH_5761VENDOR_ATMEL_ADB021D:
14550 case FLASH_5761VENDOR_ATMEL_MDB021D:
14551 case FLASH_5761VENDOR_ST_A_M45PE20:
14552 case FLASH_5761VENDOR_ST_M_M45PE20:
14553 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14554 break;
Matt Carlson6b91fa02007-10-10 18:01:09 -070014555 }
14556 }
14557}
14558
Bill Pemberton229b1ad2012-12-03 09:22:59 -050014559static void tg3_get_5906_nvram_info(struct tg3 *tp)
Michael Chanb5d37722006-09-27 16:06:21 -070014560{
14561 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000014562 tg3_flag_set(tp, NVRAM_BUFFERED);
Michael Chanb5d37722006-09-27 16:06:21 -070014563 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
14564}
14565
Bill Pemberton229b1ad2012-12-03 09:22:59 -050014566static void tg3_get_57780_nvram_info(struct tg3 *tp)
Matt Carlson321d32a2008-11-21 17:22:19 -080014567{
14568 u32 nvcfg1;
14569
14570 nvcfg1 = tr32(NVRAM_CFG1);
14571
14572 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14573 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
14574 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
14575 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000014576 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson321d32a2008-11-21 17:22:19 -080014577 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
14578
14579 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
14580 tw32(NVRAM_CFG1, nvcfg1);
14581 return;
14582 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
14583 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
14584 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
14585 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
14586 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
14587 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
14588 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
14589 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000014590 tg3_flag_set(tp, NVRAM_BUFFERED);
14591 tg3_flag_set(tp, FLASH);
Matt Carlson321d32a2008-11-21 17:22:19 -080014592
14593 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14594 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
14595 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
14596 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
14597 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
14598 break;
14599 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
14600 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
14601 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14602 break;
14603 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
14604 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
14605 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
14606 break;
14607 }
14608 break;
14609 case FLASH_5752VENDOR_ST_M45PE10:
14610 case FLASH_5752VENDOR_ST_M45PE20:
14611 case FLASH_5752VENDOR_ST_M45PE40:
14612 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000014613 tg3_flag_set(tp, NVRAM_BUFFERED);
14614 tg3_flag_set(tp, FLASH);
Matt Carlson321d32a2008-11-21 17:22:19 -080014615
14616 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14617 case FLASH_5752VENDOR_ST_M45PE10:
14618 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
14619 break;
14620 case FLASH_5752VENDOR_ST_M45PE20:
14621 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14622 break;
14623 case FLASH_5752VENDOR_ST_M45PE40:
14624 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
14625 break;
14626 }
14627 break;
14628 default:
Joe Perches63c3a662011-04-26 08:12:10 +000014629 tg3_flag_set(tp, NO_NVRAM);
Matt Carlson321d32a2008-11-21 17:22:19 -080014630 return;
14631 }
14632
Matt Carlsona1b950d2009-09-01 13:20:17 +000014633 tg3_nvram_get_pagesize(tp, nvcfg1);
14634 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
Joe Perches63c3a662011-04-26 08:12:10 +000014635 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
Matt Carlsona1b950d2009-09-01 13:20:17 +000014636}
14637
14638
Bill Pemberton229b1ad2012-12-03 09:22:59 -050014639static void tg3_get_5717_nvram_info(struct tg3 *tp)
Matt Carlsona1b950d2009-09-01 13:20:17 +000014640{
14641 u32 nvcfg1;
14642
14643 nvcfg1 = tr32(NVRAM_CFG1);
14644
14645 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14646 case FLASH_5717VENDOR_ATMEL_EEPROM:
14647 case FLASH_5717VENDOR_MICRO_EEPROM:
14648 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000014649 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlsona1b950d2009-09-01 13:20:17 +000014650 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
14651
14652 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
14653 tw32(NVRAM_CFG1, nvcfg1);
14654 return;
14655 case FLASH_5717VENDOR_ATMEL_MDB011D:
14656 case FLASH_5717VENDOR_ATMEL_ADB011B:
14657 case FLASH_5717VENDOR_ATMEL_ADB011D:
14658 case FLASH_5717VENDOR_ATMEL_MDB021D:
14659 case FLASH_5717VENDOR_ATMEL_ADB021B:
14660 case FLASH_5717VENDOR_ATMEL_ADB021D:
14661 case FLASH_5717VENDOR_ATMEL_45USPT:
14662 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000014663 tg3_flag_set(tp, NVRAM_BUFFERED);
14664 tg3_flag_set(tp, FLASH);
Matt Carlsona1b950d2009-09-01 13:20:17 +000014665
14666 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14667 case FLASH_5717VENDOR_ATMEL_MDB021D:
Matt Carlson66ee33b2011-04-05 14:22:51 +000014668 /* Detect size with tg3_nvram_get_size() */
14669 break;
Matt Carlsona1b950d2009-09-01 13:20:17 +000014670 case FLASH_5717VENDOR_ATMEL_ADB021B:
14671 case FLASH_5717VENDOR_ATMEL_ADB021D:
14672 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14673 break;
14674 default:
14675 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
14676 break;
14677 }
Matt Carlson321d32a2008-11-21 17:22:19 -080014678 break;
Matt Carlsona1b950d2009-09-01 13:20:17 +000014679 case FLASH_5717VENDOR_ST_M_M25PE10:
14680 case FLASH_5717VENDOR_ST_A_M25PE10:
14681 case FLASH_5717VENDOR_ST_M_M45PE10:
14682 case FLASH_5717VENDOR_ST_A_M45PE10:
14683 case FLASH_5717VENDOR_ST_M_M25PE20:
14684 case FLASH_5717VENDOR_ST_A_M25PE20:
14685 case FLASH_5717VENDOR_ST_M_M45PE20:
14686 case FLASH_5717VENDOR_ST_A_M45PE20:
14687 case FLASH_5717VENDOR_ST_25USPT:
14688 case FLASH_5717VENDOR_ST_45USPT:
14689 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000014690 tg3_flag_set(tp, NVRAM_BUFFERED);
14691 tg3_flag_set(tp, FLASH);
Matt Carlsona1b950d2009-09-01 13:20:17 +000014692
14693 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14694 case FLASH_5717VENDOR_ST_M_M25PE20:
Matt Carlsona1b950d2009-09-01 13:20:17 +000014695 case FLASH_5717VENDOR_ST_M_M45PE20:
Matt Carlson66ee33b2011-04-05 14:22:51 +000014696 /* Detect size with tg3_nvram_get_size() */
14697 break;
14698 case FLASH_5717VENDOR_ST_A_M25PE20:
Matt Carlsona1b950d2009-09-01 13:20:17 +000014699 case FLASH_5717VENDOR_ST_A_M45PE20:
14700 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14701 break;
14702 default:
14703 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
14704 break;
14705 }
Matt Carlson321d32a2008-11-21 17:22:19 -080014706 break;
Matt Carlsona1b950d2009-09-01 13:20:17 +000014707 default:
Joe Perches63c3a662011-04-26 08:12:10 +000014708 tg3_flag_set(tp, NO_NVRAM);
Matt Carlsona1b950d2009-09-01 13:20:17 +000014709 return;
Matt Carlson321d32a2008-11-21 17:22:19 -080014710 }
Matt Carlsona1b950d2009-09-01 13:20:17 +000014711
14712 tg3_nvram_get_pagesize(tp, nvcfg1);
14713 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
Joe Perches63c3a662011-04-26 08:12:10 +000014714 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
Matt Carlson321d32a2008-11-21 17:22:19 -080014715}
14716
Bill Pemberton229b1ad2012-12-03 09:22:59 -050014717static void tg3_get_5720_nvram_info(struct tg3 *tp)
Matt Carlson9b91b5f2011-04-05 14:22:47 +000014718{
14719 u32 nvcfg1, nvmpinstrp;
14720
14721 nvcfg1 = tr32(NVRAM_CFG1);
14722 nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
14723
Joe Perches41535772013-02-16 11:20:04 +000014724 if (tg3_asic_rev(tp) == ASIC_REV_5762) {
Michael Chanc86a8562013-01-06 12:51:08 +000014725 if (!(nvcfg1 & NVRAM_CFG1_5762VENDOR_MASK)) {
14726 tg3_flag_set(tp, NO_NVRAM);
14727 return;
14728 }
14729
14730 switch (nvmpinstrp) {
14731 case FLASH_5762_EEPROM_HD:
14732 nvmpinstrp = FLASH_5720_EEPROM_HD;
Dan Carpenter17e1a422013-01-11 09:57:33 +030014733 break;
Michael Chanc86a8562013-01-06 12:51:08 +000014734 case FLASH_5762_EEPROM_LD:
14735 nvmpinstrp = FLASH_5720_EEPROM_LD;
Dan Carpenter17e1a422013-01-11 09:57:33 +030014736 break;
Michael Chanf6334bb2013-04-09 08:48:02 +000014737 case FLASH_5720VENDOR_M_ST_M45PE20:
14738 /* This pinstrap supports multiple sizes, so force it
14739 * to read the actual size from location 0xf0.
14740 */
14741 nvmpinstrp = FLASH_5720VENDOR_ST_45USPT;
14742 break;
Michael Chanc86a8562013-01-06 12:51:08 +000014743 }
14744 }
14745
Matt Carlson9b91b5f2011-04-05 14:22:47 +000014746 switch (nvmpinstrp) {
14747 case FLASH_5720_EEPROM_HD:
14748 case FLASH_5720_EEPROM_LD:
14749 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000014750 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson9b91b5f2011-04-05 14:22:47 +000014751
14752 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
14753 tw32(NVRAM_CFG1, nvcfg1);
14754 if (nvmpinstrp == FLASH_5720_EEPROM_HD)
14755 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
14756 else
14757 tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
14758 return;
14759 case FLASH_5720VENDOR_M_ATMEL_DB011D:
14760 case FLASH_5720VENDOR_A_ATMEL_DB011B:
14761 case FLASH_5720VENDOR_A_ATMEL_DB011D:
14762 case FLASH_5720VENDOR_M_ATMEL_DB021D:
14763 case FLASH_5720VENDOR_A_ATMEL_DB021B:
14764 case FLASH_5720VENDOR_A_ATMEL_DB021D:
14765 case FLASH_5720VENDOR_M_ATMEL_DB041D:
14766 case FLASH_5720VENDOR_A_ATMEL_DB041B:
14767 case FLASH_5720VENDOR_A_ATMEL_DB041D:
14768 case FLASH_5720VENDOR_M_ATMEL_DB081D:
14769 case FLASH_5720VENDOR_A_ATMEL_DB081D:
14770 case FLASH_5720VENDOR_ATMEL_45USPT:
14771 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000014772 tg3_flag_set(tp, NVRAM_BUFFERED);
14773 tg3_flag_set(tp, FLASH);
Matt Carlson9b91b5f2011-04-05 14:22:47 +000014774
14775 switch (nvmpinstrp) {
14776 case FLASH_5720VENDOR_M_ATMEL_DB021D:
14777 case FLASH_5720VENDOR_A_ATMEL_DB021B:
14778 case FLASH_5720VENDOR_A_ATMEL_DB021D:
14779 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14780 break;
14781 case FLASH_5720VENDOR_M_ATMEL_DB041D:
14782 case FLASH_5720VENDOR_A_ATMEL_DB041B:
14783 case FLASH_5720VENDOR_A_ATMEL_DB041D:
14784 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
14785 break;
14786 case FLASH_5720VENDOR_M_ATMEL_DB081D:
14787 case FLASH_5720VENDOR_A_ATMEL_DB081D:
14788 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
14789 break;
14790 default:
Joe Perches41535772013-02-16 11:20:04 +000014791 if (tg3_asic_rev(tp) != ASIC_REV_5762)
Michael Chanc5d0b722013-02-14 12:13:40 +000014792 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
Matt Carlson9b91b5f2011-04-05 14:22:47 +000014793 break;
14794 }
14795 break;
14796 case FLASH_5720VENDOR_M_ST_M25PE10:
14797 case FLASH_5720VENDOR_M_ST_M45PE10:
14798 case FLASH_5720VENDOR_A_ST_M25PE10:
14799 case FLASH_5720VENDOR_A_ST_M45PE10:
14800 case FLASH_5720VENDOR_M_ST_M25PE20:
14801 case FLASH_5720VENDOR_M_ST_M45PE20:
14802 case FLASH_5720VENDOR_A_ST_M25PE20:
14803 case FLASH_5720VENDOR_A_ST_M45PE20:
14804 case FLASH_5720VENDOR_M_ST_M25PE40:
14805 case FLASH_5720VENDOR_M_ST_M45PE40:
14806 case FLASH_5720VENDOR_A_ST_M25PE40:
14807 case FLASH_5720VENDOR_A_ST_M45PE40:
14808 case FLASH_5720VENDOR_M_ST_M25PE80:
14809 case FLASH_5720VENDOR_M_ST_M45PE80:
14810 case FLASH_5720VENDOR_A_ST_M25PE80:
14811 case FLASH_5720VENDOR_A_ST_M45PE80:
14812 case FLASH_5720VENDOR_ST_25USPT:
14813 case FLASH_5720VENDOR_ST_45USPT:
14814 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000014815 tg3_flag_set(tp, NVRAM_BUFFERED);
14816 tg3_flag_set(tp, FLASH);
Matt Carlson9b91b5f2011-04-05 14:22:47 +000014817
14818 switch (nvmpinstrp) {
14819 case FLASH_5720VENDOR_M_ST_M25PE20:
14820 case FLASH_5720VENDOR_M_ST_M45PE20:
14821 case FLASH_5720VENDOR_A_ST_M25PE20:
14822 case FLASH_5720VENDOR_A_ST_M45PE20:
14823 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14824 break;
14825 case FLASH_5720VENDOR_M_ST_M25PE40:
14826 case FLASH_5720VENDOR_M_ST_M45PE40:
14827 case FLASH_5720VENDOR_A_ST_M25PE40:
14828 case FLASH_5720VENDOR_A_ST_M45PE40:
14829 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
14830 break;
14831 case FLASH_5720VENDOR_M_ST_M25PE80:
14832 case FLASH_5720VENDOR_M_ST_M45PE80:
14833 case FLASH_5720VENDOR_A_ST_M25PE80:
14834 case FLASH_5720VENDOR_A_ST_M45PE80:
14835 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
14836 break;
14837 default:
Joe Perches41535772013-02-16 11:20:04 +000014838 if (tg3_asic_rev(tp) != ASIC_REV_5762)
Michael Chanc5d0b722013-02-14 12:13:40 +000014839 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
Matt Carlson9b91b5f2011-04-05 14:22:47 +000014840 break;
14841 }
14842 break;
14843 default:
Joe Perches63c3a662011-04-26 08:12:10 +000014844 tg3_flag_set(tp, NO_NVRAM);
Matt Carlson9b91b5f2011-04-05 14:22:47 +000014845 return;
14846 }
14847
14848 tg3_nvram_get_pagesize(tp, nvcfg1);
14849 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
Joe Perches63c3a662011-04-26 08:12:10 +000014850 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
Michael Chanc86a8562013-01-06 12:51:08 +000014851
Joe Perches41535772013-02-16 11:20:04 +000014852 if (tg3_asic_rev(tp) == ASIC_REV_5762) {
Michael Chanc86a8562013-01-06 12:51:08 +000014853 u32 val;
14854
14855 if (tg3_nvram_read(tp, 0, &val))
14856 return;
14857
14858 if (val != TG3_EEPROM_MAGIC &&
14859 (val & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW)
14860 tg3_flag_set(tp, NO_NVRAM);
14861 }
Matt Carlson9b91b5f2011-04-05 14:22:47 +000014862}
14863
Linus Torvalds1da177e2005-04-16 15:20:36 -070014864/* Chips other than 5700/5701 use the NVRAM for fetching info. */
Bill Pemberton229b1ad2012-12-03 09:22:59 -050014865static void tg3_nvram_init(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070014866{
Hauke Mehrtens7e6c63f2013-02-07 05:37:39 +000014867 if (tg3_flag(tp, IS_SSB_CORE)) {
14868 /* No NVRAM and EEPROM on the SSB Broadcom GigE core. */
14869 tg3_flag_clear(tp, NVRAM);
14870 tg3_flag_clear(tp, NVRAM_BUFFERED);
14871 tg3_flag_set(tp, NO_NVRAM);
14872 return;
14873 }
14874
Linus Torvalds1da177e2005-04-16 15:20:36 -070014875 tw32_f(GRC_EEPROM_ADDR,
14876 (EEPROM_ADDR_FSM_RESET |
14877 (EEPROM_DEFAULT_CLOCK_PERIOD <<
14878 EEPROM_ADDR_CLKPERD_SHIFT)));
14879
Michael Chan9d57f012006-12-07 00:23:25 -080014880 msleep(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014881
14882 /* Enable seeprom accesses. */
14883 tw32_f(GRC_LOCAL_CTRL,
14884 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
14885 udelay(100);
14886
Joe Perches41535772013-02-16 11:20:04 +000014887 if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
14888 tg3_asic_rev(tp) != ASIC_REV_5701) {
Joe Perches63c3a662011-04-26 08:12:10 +000014889 tg3_flag_set(tp, NVRAM);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014890
Michael Chanec41c7d2006-01-17 02:40:55 -080014891 if (tg3_nvram_lock(tp)) {
Matt Carlson5129c3a2010-04-05 10:19:23 +000014892 netdev_warn(tp->dev,
14893 "Cannot get nvram lock, %s failed\n",
Joe Perches05dbe002010-02-17 19:44:19 +000014894 __func__);
Michael Chanec41c7d2006-01-17 02:40:55 -080014895 return;
14896 }
Michael Chane6af3012005-04-21 17:12:05 -070014897 tg3_enable_nvram_access(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014898
Matt Carlson989a9d22007-05-05 11:51:05 -070014899 tp->nvram_size = 0;
14900
Joe Perches41535772013-02-16 11:20:04 +000014901 if (tg3_asic_rev(tp) == ASIC_REV_5752)
Michael Chan361b4ac2005-04-21 17:11:21 -070014902 tg3_get_5752_nvram_info(tp);
Joe Perches41535772013-02-16 11:20:04 +000014903 else if (tg3_asic_rev(tp) == ASIC_REV_5755)
Michael Chand3c7b882006-03-23 01:28:25 -080014904 tg3_get_5755_nvram_info(tp);
Joe Perches41535772013-02-16 11:20:04 +000014905 else if (tg3_asic_rev(tp) == ASIC_REV_5787 ||
14906 tg3_asic_rev(tp) == ASIC_REV_5784 ||
14907 tg3_asic_rev(tp) == ASIC_REV_5785)
Michael Chan1b277772006-03-20 22:27:48 -080014908 tg3_get_5787_nvram_info(tp);
Joe Perches41535772013-02-16 11:20:04 +000014909 else if (tg3_asic_rev(tp) == ASIC_REV_5761)
Matt Carlson6b91fa02007-10-10 18:01:09 -070014910 tg3_get_5761_nvram_info(tp);
Joe Perches41535772013-02-16 11:20:04 +000014911 else if (tg3_asic_rev(tp) == ASIC_REV_5906)
Michael Chanb5d37722006-09-27 16:06:21 -070014912 tg3_get_5906_nvram_info(tp);
Joe Perches41535772013-02-16 11:20:04 +000014913 else if (tg3_asic_rev(tp) == ASIC_REV_57780 ||
Matt Carlson55086ad2011-12-14 11:09:59 +000014914 tg3_flag(tp, 57765_CLASS))
Matt Carlson321d32a2008-11-21 17:22:19 -080014915 tg3_get_57780_nvram_info(tp);
Joe Perches41535772013-02-16 11:20:04 +000014916 else if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
14917 tg3_asic_rev(tp) == ASIC_REV_5719)
Matt Carlsona1b950d2009-09-01 13:20:17 +000014918 tg3_get_5717_nvram_info(tp);
Joe Perches41535772013-02-16 11:20:04 +000014919 else if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
14920 tg3_asic_rev(tp) == ASIC_REV_5762)
Matt Carlson9b91b5f2011-04-05 14:22:47 +000014921 tg3_get_5720_nvram_info(tp);
Michael Chan361b4ac2005-04-21 17:11:21 -070014922 else
14923 tg3_get_nvram_info(tp);
14924
Matt Carlson989a9d22007-05-05 11:51:05 -070014925 if (tp->nvram_size == 0)
14926 tg3_get_nvram_size(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014927
Michael Chane6af3012005-04-21 17:12:05 -070014928 tg3_disable_nvram_access(tp);
Michael Chan381291b2005-12-13 21:08:21 -080014929 tg3_nvram_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014930
14931 } else {
Joe Perches63c3a662011-04-26 08:12:10 +000014932 tg3_flag_clear(tp, NVRAM);
14933 tg3_flag_clear(tp, NVRAM_BUFFERED);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014934
14935 tg3_get_eeprom_size(tp);
14936 }
14937}
14938
Linus Torvalds1da177e2005-04-16 15:20:36 -070014939struct subsys_tbl_ent {
14940 u16 subsys_vendor, subsys_devid;
14941 u32 phy_id;
14942};
14943
Bill Pemberton229b1ad2012-12-03 09:22:59 -050014944static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070014945 /* Broadcom boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000014946 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000014947 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000014948 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000014949 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000014950 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000014951 TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000014952 { TG3PCI_SUBVENDOR_ID_BROADCOM,
14953 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
14954 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000014955 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000014956 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000014957 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000014958 { TG3PCI_SUBVENDOR_ID_BROADCOM,
14959 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
14960 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000014961 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000014962 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000014963 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000014964 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000014965 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000014966 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000014967 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070014968
14969 /* 3com boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000014970 { TG3PCI_SUBVENDOR_ID_3COM,
Matt Carlson79eb6902010-02-17 15:17:03 +000014971 TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000014972 { TG3PCI_SUBVENDOR_ID_3COM,
Matt Carlson79eb6902010-02-17 15:17:03 +000014973 TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000014974 { TG3PCI_SUBVENDOR_ID_3COM,
14975 TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
14976 { TG3PCI_SUBVENDOR_ID_3COM,
Matt Carlson79eb6902010-02-17 15:17:03 +000014977 TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000014978 { TG3PCI_SUBVENDOR_ID_3COM,
Matt Carlson79eb6902010-02-17 15:17:03 +000014979 TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070014980
14981 /* DELL boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000014982 { TG3PCI_SUBVENDOR_ID_DELL,
Matt Carlson79eb6902010-02-17 15:17:03 +000014983 TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000014984 { TG3PCI_SUBVENDOR_ID_DELL,
Matt Carlson79eb6902010-02-17 15:17:03 +000014985 TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000014986 { TG3PCI_SUBVENDOR_ID_DELL,
Matt Carlson79eb6902010-02-17 15:17:03 +000014987 TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000014988 { TG3PCI_SUBVENDOR_ID_DELL,
Matt Carlson79eb6902010-02-17 15:17:03 +000014989 TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070014990
14991 /* Compaq boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000014992 { TG3PCI_SUBVENDOR_ID_COMPAQ,
Matt Carlson79eb6902010-02-17 15:17:03 +000014993 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000014994 { TG3PCI_SUBVENDOR_ID_COMPAQ,
Matt Carlson79eb6902010-02-17 15:17:03 +000014995 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000014996 { TG3PCI_SUBVENDOR_ID_COMPAQ,
14997 TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
14998 { TG3PCI_SUBVENDOR_ID_COMPAQ,
Matt Carlson79eb6902010-02-17 15:17:03 +000014999 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000015000 { TG3PCI_SUBVENDOR_ID_COMPAQ,
Matt Carlson79eb6902010-02-17 15:17:03 +000015001 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070015002
15003 /* IBM boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000015004 { TG3PCI_SUBVENDOR_ID_IBM,
15005 TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070015006};
15007
Bill Pemberton229b1ad2012-12-03 09:22:59 -050015008static struct subsys_tbl_ent *tg3_lookup_by_subsys(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070015009{
15010 int i;
15011
15012 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
15013 if ((subsys_id_to_phy_id[i].subsys_vendor ==
15014 tp->pdev->subsystem_vendor) &&
15015 (subsys_id_to_phy_id[i].subsys_devid ==
15016 tp->pdev->subsystem_device))
15017 return &subsys_id_to_phy_id[i];
15018 }
15019 return NULL;
15020}
15021
Bill Pemberton229b1ad2012-12-03 09:22:59 -050015022static void tg3_get_eeprom_hw_cfg(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070015023{
Linus Torvalds1da177e2005-04-16 15:20:36 -070015024 u32 val;
David S. Millerf49639e2006-06-09 11:58:36 -070015025
Matt Carlson79eb6902010-02-17 15:17:03 +000015026 tp->phy_id = TG3_PHY_ID_INVALID;
Michael Chan7d0c41e2005-04-21 17:06:20 -070015027 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
15028
Gary Zambranoa85feb82007-05-05 11:52:19 -070015029 /* Assume an onboard device and WOL capable by default. */
Joe Perches63c3a662011-04-26 08:12:10 +000015030 tg3_flag_set(tp, EEPROM_WRITE_PROT);
15031 tg3_flag_set(tp, WOL_CAP);
David S. Miller72b845e2006-03-14 14:11:48 -080015032
Joe Perches41535772013-02-16 11:20:04 +000015033 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
Michael Chan9d26e212006-12-07 00:21:14 -080015034 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
Joe Perches63c3a662011-04-26 08:12:10 +000015035 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
15036 tg3_flag_set(tp, IS_NIC);
Michael Chan9d26e212006-12-07 00:21:14 -080015037 }
Matt Carlson0527ba32007-10-10 18:03:30 -070015038 val = tr32(VCPU_CFGSHDW);
15039 if (val & VCPU_CFGSHDW_ASPM_DBNC)
Joe Perches63c3a662011-04-26 08:12:10 +000015040 tg3_flag_set(tp, ASPM_WORKAROUND);
Matt Carlson0527ba32007-10-10 18:03:30 -070015041 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
Rafael J. Wysocki6fdbab92011-04-28 11:02:15 +000015042 (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
Joe Perches63c3a662011-04-26 08:12:10 +000015043 tg3_flag_set(tp, WOL_ENABLE);
Rafael J. Wysocki6fdbab92011-04-28 11:02:15 +000015044 device_set_wakeup_enable(&tp->pdev->dev, true);
15045 }
Matt Carlson05ac4cb2008-11-03 16:53:46 -080015046 goto done;
Michael Chanb5d37722006-09-27 16:06:21 -070015047 }
15048
Linus Torvalds1da177e2005-04-16 15:20:36 -070015049 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
15050 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
15051 u32 nic_cfg, led_cfg;
Nithin Sujir7c786062013-12-06 09:53:17 -080015052 u32 cfg2 = 0, cfg4 = 0, cfg5 = 0;
15053 u32 nic_phy_id, ver, eeprom_phy_id;
Michael Chan7d0c41e2005-04-21 17:06:20 -070015054 int eeprom_phy_serdes = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015055
15056 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
15057 tp->nic_sram_data_cfg = nic_cfg;
15058
15059 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
15060 ver >>= NIC_SRAM_DATA_VER_SHIFT;
Joe Perches41535772013-02-16 11:20:04 +000015061 if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
15062 tg3_asic_rev(tp) != ASIC_REV_5701 &&
15063 tg3_asic_rev(tp) != ASIC_REV_5703 &&
Linus Torvalds1da177e2005-04-16 15:20:36 -070015064 (ver > 0) && (ver < 0x100))
15065 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
15066
Joe Perches41535772013-02-16 11:20:04 +000015067 if (tg3_asic_rev(tp) == ASIC_REV_5785)
Matt Carlsona9daf362008-05-25 23:49:44 -070015068 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
15069
Nithin Sujir7c786062013-12-06 09:53:17 -080015070 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
15071 tg3_asic_rev(tp) == ASIC_REV_5719 ||
15072 tg3_asic_rev(tp) == ASIC_REV_5720)
15073 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_5, &cfg5);
15074
Linus Torvalds1da177e2005-04-16 15:20:36 -070015075 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
15076 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
15077 eeprom_phy_serdes = 1;
15078
15079 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
15080 if (nic_phy_id != 0) {
15081 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
15082 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
15083
15084 eeprom_phy_id = (id1 >> 16) << 10;
15085 eeprom_phy_id |= (id2 & 0xfc00) << 16;
15086 eeprom_phy_id |= (id2 & 0x03ff) << 0;
15087 } else
15088 eeprom_phy_id = 0;
15089
Michael Chan7d0c41e2005-04-21 17:06:20 -070015090 tp->phy_id = eeprom_phy_id;
Michael Chan747e8f82005-07-25 12:33:22 -070015091 if (eeprom_phy_serdes) {
Joe Perches63c3a662011-04-26 08:12:10 +000015092 if (!tg3_flag(tp, 5705_PLUS))
Matt Carlsonf07e9af2010-08-02 11:26:07 +000015093 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
Matt Carlsona50d0792010-06-05 17:24:37 +000015094 else
Matt Carlsonf07e9af2010-08-02 11:26:07 +000015095 tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
Michael Chan747e8f82005-07-25 12:33:22 -070015096 }
Michael Chan7d0c41e2005-04-21 17:06:20 -070015097
Joe Perches63c3a662011-04-26 08:12:10 +000015098 if (tg3_flag(tp, 5750_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -070015099 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
15100 SHASTA_EXT_LED_MODE_MASK);
John W. Linvillecbf46852005-04-21 17:01:29 -070015101 else
Linus Torvalds1da177e2005-04-16 15:20:36 -070015102 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
15103
15104 switch (led_cfg) {
15105 default:
15106 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
15107 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
15108 break;
15109
15110 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
15111 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
15112 break;
15113
15114 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
15115 tp->led_ctrl = LED_CTRL_MODE_MAC;
Michael Chan9ba27792005-06-06 15:16:20 -070015116
15117 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
15118 * read on some older 5700/5701 bootcode.
15119 */
Joe Perches41535772013-02-16 11:20:04 +000015120 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
15121 tg3_asic_rev(tp) == ASIC_REV_5701)
Michael Chan9ba27792005-06-06 15:16:20 -070015122 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
15123
Linus Torvalds1da177e2005-04-16 15:20:36 -070015124 break;
15125
15126 case SHASTA_EXT_LED_SHARED:
15127 tp->led_ctrl = LED_CTRL_MODE_SHARED;
Joe Perches41535772013-02-16 11:20:04 +000015128 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0 &&
15129 tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A1)
Linus Torvalds1da177e2005-04-16 15:20:36 -070015130 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
15131 LED_CTRL_MODE_PHY_2);
Nithin Sujir89f67972013-09-20 16:46:57 -070015132
15133 if (tg3_flag(tp, 5717_PLUS) ||
15134 tg3_asic_rev(tp) == ASIC_REV_5762)
15135 tp->led_ctrl |= LED_CTRL_BLINK_RATE_OVERRIDE |
15136 LED_CTRL_BLINK_RATE_MASK;
15137
Linus Torvalds1da177e2005-04-16 15:20:36 -070015138 break;
15139
15140 case SHASTA_EXT_LED_MAC:
15141 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
15142 break;
15143
15144 case SHASTA_EXT_LED_COMBO:
15145 tp->led_ctrl = LED_CTRL_MODE_COMBO;
Joe Perches41535772013-02-16 11:20:04 +000015146 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070015147 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
15148 LED_CTRL_MODE_PHY_2);
15149 break;
15150
Stephen Hemminger855e1112008-04-16 16:37:28 -070015151 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070015152
Joe Perches41535772013-02-16 11:20:04 +000015153 if ((tg3_asic_rev(tp) == ASIC_REV_5700 ||
15154 tg3_asic_rev(tp) == ASIC_REV_5701) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -070015155 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
15156 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
15157
Joe Perches41535772013-02-16 11:20:04 +000015158 if (tg3_chip_rev(tp) == CHIPREV_5784_AX)
Matt Carlsonb2a5c192008-04-03 21:44:44 -070015159 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
Matt Carlson5f608912007-11-12 21:17:07 -080015160
Michael Chan9d26e212006-12-07 00:21:14 -080015161 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
Joe Perches63c3a662011-04-26 08:12:10 +000015162 tg3_flag_set(tp, EEPROM_WRITE_PROT);
Michael Chan9d26e212006-12-07 00:21:14 -080015163 if ((tp->pdev->subsystem_vendor ==
15164 PCI_VENDOR_ID_ARIMA) &&
15165 (tp->pdev->subsystem_device == 0x205a ||
15166 tp->pdev->subsystem_device == 0x2063))
Joe Perches63c3a662011-04-26 08:12:10 +000015167 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
Michael Chan9d26e212006-12-07 00:21:14 -080015168 } else {
Joe Perches63c3a662011-04-26 08:12:10 +000015169 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
15170 tg3_flag_set(tp, IS_NIC);
Michael Chan9d26e212006-12-07 00:21:14 -080015171 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070015172
15173 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
Joe Perches63c3a662011-04-26 08:12:10 +000015174 tg3_flag_set(tp, ENABLE_ASF);
15175 if (tg3_flag(tp, 5750_PLUS))
15176 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015177 }
Matt Carlsonb2b98d42008-11-03 16:52:32 -080015178
15179 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
Joe Perches63c3a662011-04-26 08:12:10 +000015180 tg3_flag(tp, 5750_PLUS))
15181 tg3_flag_set(tp, ENABLE_APE);
Matt Carlsonb2b98d42008-11-03 16:52:32 -080015182
Matt Carlsonf07e9af2010-08-02 11:26:07 +000015183 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
Gary Zambranoa85feb82007-05-05 11:52:19 -070015184 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
Joe Perches63c3a662011-04-26 08:12:10 +000015185 tg3_flag_clear(tp, WOL_CAP);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015186
Joe Perches63c3a662011-04-26 08:12:10 +000015187 if (tg3_flag(tp, WOL_CAP) &&
Rafael J. Wysocki6fdbab92011-04-28 11:02:15 +000015188 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
Joe Perches63c3a662011-04-26 08:12:10 +000015189 tg3_flag_set(tp, WOL_ENABLE);
Rafael J. Wysocki6fdbab92011-04-28 11:02:15 +000015190 device_set_wakeup_enable(&tp->pdev->dev, true);
15191 }
Matt Carlson0527ba32007-10-10 18:03:30 -070015192
Linus Torvalds1da177e2005-04-16 15:20:36 -070015193 if (cfg2 & (1 << 17))
Matt Carlsonf07e9af2010-08-02 11:26:07 +000015194 tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015195
15196 /* serdes signal pre-emphasis in register 0x590 set by */
15197 /* bootcode if bit 18 is set */
15198 if (cfg2 & (1 << 18))
Matt Carlsonf07e9af2010-08-02 11:26:07 +000015199 tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
Matt Carlson8ed5d972007-05-07 00:25:49 -070015200
Joe Perches63c3a662011-04-26 08:12:10 +000015201 if ((tg3_flag(tp, 57765_PLUS) ||
Joe Perches41535772013-02-16 11:20:04 +000015202 (tg3_asic_rev(tp) == ASIC_REV_5784 &&
15203 tg3_chip_rev(tp) != CHIPREV_5784_AX)) &&
Matt Carlson6833c042008-11-21 17:18:59 -080015204 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
Matt Carlsonf07e9af2010-08-02 11:26:07 +000015205 tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
Matt Carlson6833c042008-11-21 17:18:59 -080015206
Nithin Sujir942d1af2013-04-09 08:48:07 +000015207 if (tg3_flag(tp, PCI_EXPRESS)) {
Matt Carlson8ed5d972007-05-07 00:25:49 -070015208 u32 cfg3;
15209
15210 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
Nithin Sujir942d1af2013-04-09 08:48:07 +000015211 if (tg3_asic_rev(tp) != ASIC_REV_5785 &&
15212 !tg3_flag(tp, 57765_PLUS) &&
15213 (cfg3 & NIC_SRAM_ASPM_DEBOUNCE))
Joe Perches63c3a662011-04-26 08:12:10 +000015214 tg3_flag_set(tp, ASPM_WORKAROUND);
Nithin Sujir942d1af2013-04-09 08:48:07 +000015215 if (cfg3 & NIC_SRAM_LNK_FLAP_AVOID)
15216 tp->phy_flags |= TG3_PHYFLG_KEEP_LINK_ON_PWRDN;
15217 if (cfg3 & NIC_SRAM_1G_ON_VAUX_OK)
15218 tp->phy_flags |= TG3_PHYFLG_1G_ON_VAUX_OK;
Matt Carlson8ed5d972007-05-07 00:25:49 -070015219 }
Matt Carlsona9daf362008-05-25 23:49:44 -070015220
Matt Carlson14417062010-02-17 15:16:59 +000015221 if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
Joe Perches63c3a662011-04-26 08:12:10 +000015222 tg3_flag_set(tp, RGMII_INBAND_DISABLE);
Matt Carlsona9daf362008-05-25 23:49:44 -070015223 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
Joe Perches63c3a662011-04-26 08:12:10 +000015224 tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
Matt Carlsona9daf362008-05-25 23:49:44 -070015225 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
Joe Perches63c3a662011-04-26 08:12:10 +000015226 tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
Nithin Sujir7c786062013-12-06 09:53:17 -080015227
15228 if (cfg5 & NIC_SRAM_DISABLE_1G_HALF_ADV)
15229 tp->phy_flags |= TG3_PHYFLG_DISABLE_1G_HD_ADV;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015230 }
Matt Carlson05ac4cb2008-11-03 16:53:46 -080015231done:
Joe Perches63c3a662011-04-26 08:12:10 +000015232 if (tg3_flag(tp, WOL_CAP))
Rafael J. Wysocki43067ed2011-02-10 06:53:09 +000015233 device_set_wakeup_enable(&tp->pdev->dev,
Joe Perches63c3a662011-04-26 08:12:10 +000015234 tg3_flag(tp, WOL_ENABLE));
Rafael J. Wysocki43067ed2011-02-10 06:53:09 +000015235 else
15236 device_set_wakeup_capable(&tp->pdev->dev, false);
Michael Chan7d0c41e2005-04-21 17:06:20 -070015237}
15238
Michael Chanc86a8562013-01-06 12:51:08 +000015239static int tg3_ape_otp_read(struct tg3 *tp, u32 offset, u32 *val)
15240{
15241 int i, err;
15242 u32 val2, off = offset * 8;
15243
15244 err = tg3_nvram_lock(tp);
15245 if (err)
15246 return err;
15247
15248 tg3_ape_write32(tp, TG3_APE_OTP_ADDR, off | APE_OTP_ADDR_CPU_ENABLE);
15249 tg3_ape_write32(tp, TG3_APE_OTP_CTRL, APE_OTP_CTRL_PROG_EN |
15250 APE_OTP_CTRL_CMD_RD | APE_OTP_CTRL_START);
15251 tg3_ape_read32(tp, TG3_APE_OTP_CTRL);
15252 udelay(10);
15253
15254 for (i = 0; i < 100; i++) {
15255 val2 = tg3_ape_read32(tp, TG3_APE_OTP_STATUS);
15256 if (val2 & APE_OTP_STATUS_CMD_DONE) {
15257 *val = tg3_ape_read32(tp, TG3_APE_OTP_RD_DATA);
15258 break;
15259 }
15260 udelay(10);
15261 }
15262
15263 tg3_ape_write32(tp, TG3_APE_OTP_CTRL, 0);
15264
15265 tg3_nvram_unlock(tp);
15266 if (val2 & APE_OTP_STATUS_CMD_DONE)
15267 return 0;
15268
15269 return -EBUSY;
15270}
15271
Bill Pemberton229b1ad2012-12-03 09:22:59 -050015272static int tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
Matt Carlsonb2a5c192008-04-03 21:44:44 -070015273{
15274 int i;
15275 u32 val;
15276
15277 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
15278 tw32(OTP_CTRL, cmd);
15279
15280 /* Wait for up to 1 ms for command to execute. */
15281 for (i = 0; i < 100; i++) {
15282 val = tr32(OTP_STATUS);
15283 if (val & OTP_STATUS_CMD_DONE)
15284 break;
15285 udelay(10);
15286 }
15287
15288 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
15289}
15290
15291/* Read the gphy configuration from the OTP region of the chip. The gphy
15292 * configuration is a 32-bit value that straddles the alignment boundary.
15293 * We do two 32-bit reads and then shift and merge the results.
15294 */
Bill Pemberton229b1ad2012-12-03 09:22:59 -050015295static u32 tg3_read_otp_phycfg(struct tg3 *tp)
Matt Carlsonb2a5c192008-04-03 21:44:44 -070015296{
15297 u32 bhalf_otp, thalf_otp;
15298
15299 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
15300
15301 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
15302 return 0;
15303
15304 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
15305
15306 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
15307 return 0;
15308
15309 thalf_otp = tr32(OTP_READ_DATA);
15310
15311 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
15312
15313 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
15314 return 0;
15315
15316 bhalf_otp = tr32(OTP_READ_DATA);
15317
15318 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
15319}
15320
Bill Pemberton229b1ad2012-12-03 09:22:59 -050015321static void tg3_phy_init_link_config(struct tg3 *tp)
Matt Carlsone256f8a2011-03-09 16:58:24 +000015322{
Hiroaki SHIMODA202ff1c2011-11-22 04:05:41 +000015323 u32 adv = ADVERTISED_Autoneg;
Matt Carlsone256f8a2011-03-09 16:58:24 +000015324
Nithin Sujir7c786062013-12-06 09:53:17 -080015325 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
15326 if (!(tp->phy_flags & TG3_PHYFLG_DISABLE_1G_HD_ADV))
15327 adv |= ADVERTISED_1000baseT_Half;
15328 adv |= ADVERTISED_1000baseT_Full;
15329 }
Matt Carlsone256f8a2011-03-09 16:58:24 +000015330
15331 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
15332 adv |= ADVERTISED_100baseT_Half |
15333 ADVERTISED_100baseT_Full |
15334 ADVERTISED_10baseT_Half |
15335 ADVERTISED_10baseT_Full |
15336 ADVERTISED_TP;
15337 else
15338 adv |= ADVERTISED_FIBRE;
15339
15340 tp->link_config.advertising = adv;
Matt Carlsone7405222012-02-13 15:20:16 +000015341 tp->link_config.speed = SPEED_UNKNOWN;
15342 tp->link_config.duplex = DUPLEX_UNKNOWN;
Matt Carlsone256f8a2011-03-09 16:58:24 +000015343 tp->link_config.autoneg = AUTONEG_ENABLE;
Matt Carlsone7405222012-02-13 15:20:16 +000015344 tp->link_config.active_speed = SPEED_UNKNOWN;
15345 tp->link_config.active_duplex = DUPLEX_UNKNOWN;
Matt Carlson34655ad2012-02-22 12:35:18 +000015346
15347 tp->old_link = -1;
Matt Carlsone256f8a2011-03-09 16:58:24 +000015348}
15349
Bill Pemberton229b1ad2012-12-03 09:22:59 -050015350static int tg3_phy_probe(struct tg3 *tp)
Michael Chan7d0c41e2005-04-21 17:06:20 -070015351{
15352 u32 hw_phy_id_1, hw_phy_id_2;
15353 u32 hw_phy_id, hw_phy_id_masked;
15354 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015355
Matt Carlsone256f8a2011-03-09 16:58:24 +000015356 /* flow control autonegotiation is default behavior */
Joe Perches63c3a662011-04-26 08:12:10 +000015357 tg3_flag_set(tp, PAUSE_AUTONEG);
Matt Carlsone256f8a2011-03-09 16:58:24 +000015358 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
15359
Michael Chan8151ad52012-07-29 19:15:41 +000015360 if (tg3_flag(tp, ENABLE_APE)) {
15361 switch (tp->pci_fn) {
15362 case 0:
15363 tp->phy_ape_lock = TG3_APE_LOCK_PHY0;
15364 break;
15365 case 1:
15366 tp->phy_ape_lock = TG3_APE_LOCK_PHY1;
15367 break;
15368 case 2:
15369 tp->phy_ape_lock = TG3_APE_LOCK_PHY2;
15370 break;
15371 case 3:
15372 tp->phy_ape_lock = TG3_APE_LOCK_PHY3;
15373 break;
15374 }
15375 }
15376
Nithin Sujir942d1af2013-04-09 08:48:07 +000015377 if (!tg3_flag(tp, ENABLE_ASF) &&
15378 !(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
15379 !(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
15380 tp->phy_flags &= ~(TG3_PHYFLG_1G_ON_VAUX_OK |
15381 TG3_PHYFLG_KEEP_LINK_ON_PWRDN);
15382
Joe Perches63c3a662011-04-26 08:12:10 +000015383 if (tg3_flag(tp, USE_PHYLIB))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015384 return tg3_phy_init(tp);
15385
Linus Torvalds1da177e2005-04-16 15:20:36 -070015386 /* Reading the PHY ID register can conflict with ASF
Nick Andrew877d0312009-01-26 11:06:57 +010015387 * firmware access to the PHY hardware.
Linus Torvalds1da177e2005-04-16 15:20:36 -070015388 */
15389 err = 0;
Joe Perches63c3a662011-04-26 08:12:10 +000015390 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
Matt Carlson79eb6902010-02-17 15:17:03 +000015391 hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015392 } else {
15393 /* Now read the physical PHY_ID from the chip and verify
15394 * that it is sane. If it doesn't look good, we fall back
15395 * to either the hard-coded table based PHY_ID and failing
15396 * that the value found in the eeprom area.
15397 */
15398 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
15399 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
15400
15401 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
15402 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
15403 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
15404
Matt Carlson79eb6902010-02-17 15:17:03 +000015405 hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015406 }
15407
Matt Carlson79eb6902010-02-17 15:17:03 +000015408 if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070015409 tp->phy_id = hw_phy_id;
Matt Carlson79eb6902010-02-17 15:17:03 +000015410 if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000015411 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
Michael Chanda6b2d02005-08-19 12:54:29 -070015412 else
Matt Carlsonf07e9af2010-08-02 11:26:07 +000015413 tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015414 } else {
Matt Carlson79eb6902010-02-17 15:17:03 +000015415 if (tp->phy_id != TG3_PHY_ID_INVALID) {
Michael Chan7d0c41e2005-04-21 17:06:20 -070015416 /* Do nothing, phy ID already set up in
15417 * tg3_get_eeprom_hw_cfg().
15418 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070015419 } else {
15420 struct subsys_tbl_ent *p;
15421
15422 /* No eeprom signature? Try the hardcoded
15423 * subsys device table.
15424 */
Matt Carlson24daf2b2010-02-17 15:17:02 +000015425 p = tg3_lookup_by_subsys(tp);
Hauke Mehrtens7e6c63f2013-02-07 05:37:39 +000015426 if (p) {
15427 tp->phy_id = p->phy_id;
15428 } else if (!tg3_flag(tp, IS_SSB_CORE)) {
15429 /* For now we saw the IDs 0xbc050cd0,
15430 * 0xbc050f80 and 0xbc050c30 on devices
15431 * connected to an BCM4785 and there are
15432 * probably more. Just assume that the phy is
15433 * supported when it is connected to a SSB core
15434 * for now.
15435 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070015436 return -ENODEV;
Hauke Mehrtens7e6c63f2013-02-07 05:37:39 +000015437 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070015438
Linus Torvalds1da177e2005-04-16 15:20:36 -070015439 if (!tp->phy_id ||
Matt Carlson79eb6902010-02-17 15:17:03 +000015440 tp->phy_id == TG3_PHY_ID_BCM8002)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000015441 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015442 }
15443 }
15444
Matt Carlsona6b68da2010-12-06 08:28:52 +000015445 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
Joe Perches41535772013-02-16 11:20:04 +000015446 (tg3_asic_rev(tp) == ASIC_REV_5719 ||
15447 tg3_asic_rev(tp) == ASIC_REV_5720 ||
Nithin Sujirc4dab502013-03-06 17:02:34 +000015448 tg3_asic_rev(tp) == ASIC_REV_57766 ||
Joe Perches41535772013-02-16 11:20:04 +000015449 tg3_asic_rev(tp) == ASIC_REV_5762 ||
15450 (tg3_asic_rev(tp) == ASIC_REV_5717 &&
15451 tg3_chip_rev_id(tp) != CHIPREV_ID_5717_A0) ||
15452 (tg3_asic_rev(tp) == ASIC_REV_57765 &&
Nithin Sujir9e2ecbe2013-05-18 06:26:52 +000015453 tg3_chip_rev_id(tp) != CHIPREV_ID_57765_A0))) {
Matt Carlson52b02d02010-10-14 10:37:41 +000015454 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
15455
Nithin Sujir9e2ecbe2013-05-18 06:26:52 +000015456 tp->eee.supported = SUPPORTED_100baseT_Full |
15457 SUPPORTED_1000baseT_Full;
15458 tp->eee.advertised = ADVERTISED_100baseT_Full |
15459 ADVERTISED_1000baseT_Full;
15460 tp->eee.eee_enabled = 1;
15461 tp->eee.tx_lpi_enabled = 1;
15462 tp->eee.tx_lpi_timer = TG3_CPMU_DBTMR1_LNKIDLE_2047US;
15463 }
15464
Matt Carlsone256f8a2011-03-09 16:58:24 +000015465 tg3_phy_init_link_config(tp);
15466
Nithin Sujir942d1af2013-04-09 08:48:07 +000015467 if (!(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
15468 !(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
Joe Perches63c3a662011-04-26 08:12:10 +000015469 !tg3_flag(tp, ENABLE_APE) &&
15470 !tg3_flag(tp, ENABLE_ASF)) {
Matt Carlsone2bf73e2011-12-08 14:40:15 +000015471 u32 bmsr, dummy;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015472
15473 tg3_readphy(tp, MII_BMSR, &bmsr);
15474 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
15475 (bmsr & BMSR_LSTATUS))
15476 goto skip_phy_reset;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040015477
Linus Torvalds1da177e2005-04-16 15:20:36 -070015478 err = tg3_phy_reset(tp);
15479 if (err)
15480 return err;
15481
Matt Carlson42b64a42011-05-19 12:12:49 +000015482 tg3_phy_set_wirespeed(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015483
Matt Carlsone2bf73e2011-12-08 14:40:15 +000015484 if (!tg3_phy_copper_an_config_ok(tp, &dummy)) {
Matt Carlson42b64a42011-05-19 12:12:49 +000015485 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
15486 tp->link_config.flowctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015487
15488 tg3_writephy(tp, MII_BMCR,
15489 BMCR_ANENABLE | BMCR_ANRESTART);
15490 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070015491 }
15492
15493skip_phy_reset:
Matt Carlson79eb6902010-02-17 15:17:03 +000015494 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070015495 err = tg3_init_5401phy_dsp(tp);
15496 if (err)
15497 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015498
Linus Torvalds1da177e2005-04-16 15:20:36 -070015499 err = tg3_init_5401phy_dsp(tp);
15500 }
15501
Linus Torvalds1da177e2005-04-16 15:20:36 -070015502 return err;
15503}
15504
Bill Pemberton229b1ad2012-12-03 09:22:59 -050015505static void tg3_read_vpd(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070015506{
Matt Carlsona4a8bb12010-09-15 09:00:00 +000015507 u8 *vpd_data;
Matt Carlson4181b2c2010-02-26 14:04:45 +000015508 unsigned int block_end, rosize, len;
Matt Carlson535a4902011-07-20 10:20:56 +000015509 u32 vpdlen;
Matt Carlson184b8902010-04-05 10:19:25 +000015510 int j, i = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015511
Matt Carlson535a4902011-07-20 10:20:56 +000015512 vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
Matt Carlsona4a8bb12010-09-15 09:00:00 +000015513 if (!vpd_data)
15514 goto out_no_vpd;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015515
Matt Carlson535a4902011-07-20 10:20:56 +000015516 i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
Matt Carlson4181b2c2010-02-26 14:04:45 +000015517 if (i < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070015518 goto out_not_found;
Matt Carlson4181b2c2010-02-26 14:04:45 +000015519
15520 rosize = pci_vpd_lrdt_size(&vpd_data[i]);
15521 block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
15522 i += PCI_VPD_LRDT_TAG_SIZE;
15523
Matt Carlson535a4902011-07-20 10:20:56 +000015524 if (block_end > vpdlen)
Matt Carlson4181b2c2010-02-26 14:04:45 +000015525 goto out_not_found;
15526
Matt Carlson184b8902010-04-05 10:19:25 +000015527 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
15528 PCI_VPD_RO_KEYWORD_MFR_ID);
15529 if (j > 0) {
15530 len = pci_vpd_info_field_size(&vpd_data[j]);
15531
15532 j += PCI_VPD_INFO_FLD_HDR_SIZE;
15533 if (j + len > block_end || len != 4 ||
15534 memcmp(&vpd_data[j], "1028", 4))
15535 goto partno;
15536
15537 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
15538 PCI_VPD_RO_KEYWORD_VENDOR0);
15539 if (j < 0)
15540 goto partno;
15541
15542 len = pci_vpd_info_field_size(&vpd_data[j]);
15543
15544 j += PCI_VPD_INFO_FLD_HDR_SIZE;
15545 if (j + len > block_end)
15546 goto partno;
15547
Kees Cook715230a2013-03-27 06:40:50 +000015548 if (len >= sizeof(tp->fw_ver))
15549 len = sizeof(tp->fw_ver) - 1;
15550 memset(tp->fw_ver, 0, sizeof(tp->fw_ver));
15551 snprintf(tp->fw_ver, sizeof(tp->fw_ver), "%.*s bc ", len,
15552 &vpd_data[j]);
Matt Carlson184b8902010-04-05 10:19:25 +000015553 }
15554
15555partno:
Matt Carlson4181b2c2010-02-26 14:04:45 +000015556 i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
15557 PCI_VPD_RO_KEYWORD_PARTNO);
15558 if (i < 0)
15559 goto out_not_found;
15560
15561 len = pci_vpd_info_field_size(&vpd_data[i]);
15562
15563 i += PCI_VPD_INFO_FLD_HDR_SIZE;
15564 if (len > TG3_BPN_SIZE ||
Matt Carlson535a4902011-07-20 10:20:56 +000015565 (len + i) > vpdlen)
Matt Carlson4181b2c2010-02-26 14:04:45 +000015566 goto out_not_found;
15567
15568 memcpy(tp->board_part_number, &vpd_data[i], len);
15569
Linus Torvalds1da177e2005-04-16 15:20:36 -070015570out_not_found:
Matt Carlsona4a8bb12010-09-15 09:00:00 +000015571 kfree(vpd_data);
Matt Carlson37a949c2010-09-30 10:34:33 +000015572 if (tp->board_part_number[0])
Matt Carlsona4a8bb12010-09-15 09:00:00 +000015573 return;
15574
15575out_no_vpd:
Joe Perches41535772013-02-16 11:20:04 +000015576 if (tg3_asic_rev(tp) == ASIC_REV_5717) {
Michael Chan79d49692012-11-05 14:26:29 +000015577 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
15578 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C)
Matt Carlson37a949c2010-09-30 10:34:33 +000015579 strcpy(tp->board_part_number, "BCM5717");
15580 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
15581 strcpy(tp->board_part_number, "BCM5718");
15582 else
15583 goto nomatch;
Joe Perches41535772013-02-16 11:20:04 +000015584 } else if (tg3_asic_rev(tp) == ASIC_REV_57780) {
Matt Carlson37a949c2010-09-30 10:34:33 +000015585 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
15586 strcpy(tp->board_part_number, "BCM57780");
15587 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
15588 strcpy(tp->board_part_number, "BCM57760");
15589 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
15590 strcpy(tp->board_part_number, "BCM57790");
15591 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
15592 strcpy(tp->board_part_number, "BCM57788");
15593 else
15594 goto nomatch;
Joe Perches41535772013-02-16 11:20:04 +000015595 } else if (tg3_asic_rev(tp) == ASIC_REV_57765) {
Matt Carlson37a949c2010-09-30 10:34:33 +000015596 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
15597 strcpy(tp->board_part_number, "BCM57761");
15598 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
15599 strcpy(tp->board_part_number, "BCM57765");
15600 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
15601 strcpy(tp->board_part_number, "BCM57781");
15602 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
15603 strcpy(tp->board_part_number, "BCM57785");
15604 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
15605 strcpy(tp->board_part_number, "BCM57791");
15606 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
15607 strcpy(tp->board_part_number, "BCM57795");
15608 else
15609 goto nomatch;
Joe Perches41535772013-02-16 11:20:04 +000015610 } else if (tg3_asic_rev(tp) == ASIC_REV_57766) {
Matt Carlson55086ad2011-12-14 11:09:59 +000015611 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762)
15612 strcpy(tp->board_part_number, "BCM57762");
15613 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766)
15614 strcpy(tp->board_part_number, "BCM57766");
15615 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782)
15616 strcpy(tp->board_part_number, "BCM57782");
15617 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
15618 strcpy(tp->board_part_number, "BCM57786");
15619 else
15620 goto nomatch;
Joe Perches41535772013-02-16 11:20:04 +000015621 } else if (tg3_asic_rev(tp) == ASIC_REV_5906) {
Michael Chanb5d37722006-09-27 16:06:21 -070015622 strcpy(tp->board_part_number, "BCM95906");
Matt Carlson37a949c2010-09-30 10:34:33 +000015623 } else {
15624nomatch:
Michael Chanb5d37722006-09-27 16:06:21 -070015625 strcpy(tp->board_part_number, "none");
Matt Carlson37a949c2010-09-30 10:34:33 +000015626 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070015627}
15628
Bill Pemberton229b1ad2012-12-03 09:22:59 -050015629static int tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
Matt Carlson9c8a6202007-10-21 16:16:08 -070015630{
15631 u32 val;
15632
Matt Carlsone4f34112009-02-25 14:25:00 +000015633 if (tg3_nvram_read(tp, offset, &val) ||
Matt Carlson9c8a6202007-10-21 16:16:08 -070015634 (val & 0xfc000000) != 0x0c000000 ||
Matt Carlsone4f34112009-02-25 14:25:00 +000015635 tg3_nvram_read(tp, offset + 4, &val) ||
Matt Carlson9c8a6202007-10-21 16:16:08 -070015636 val != 0)
15637 return 0;
15638
15639 return 1;
15640}
15641
Bill Pemberton229b1ad2012-12-03 09:22:59 -050015642static void tg3_read_bc_ver(struct tg3 *tp)
Matt Carlsonacd9c112009-02-25 14:26:33 +000015643{
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000015644 u32 val, offset, start, ver_offset;
Matt Carlson75f99362010-04-05 10:19:24 +000015645 int i, dst_off;
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000015646 bool newver = false;
Matt Carlsonacd9c112009-02-25 14:26:33 +000015647
15648 if (tg3_nvram_read(tp, 0xc, &offset) ||
15649 tg3_nvram_read(tp, 0x4, &start))
15650 return;
15651
15652 offset = tg3_nvram_logical_addr(tp, offset);
15653
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000015654 if (tg3_nvram_read(tp, offset, &val))
Matt Carlsonacd9c112009-02-25 14:26:33 +000015655 return;
15656
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000015657 if ((val & 0xfc000000) == 0x0c000000) {
15658 if (tg3_nvram_read(tp, offset + 4, &val))
Matt Carlsonacd9c112009-02-25 14:26:33 +000015659 return;
15660
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000015661 if (val == 0)
15662 newver = true;
15663 }
15664
Matt Carlson75f99362010-04-05 10:19:24 +000015665 dst_off = strlen(tp->fw_ver);
15666
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000015667 if (newver) {
Matt Carlson75f99362010-04-05 10:19:24 +000015668 if (TG3_VER_SIZE - dst_off < 16 ||
15669 tg3_nvram_read(tp, offset + 8, &ver_offset))
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000015670 return;
15671
15672 offset = offset + ver_offset - start;
15673 for (i = 0; i < 16; i += 4) {
15674 __be32 v;
15675 if (tg3_nvram_read_be32(tp, offset + i, &v))
15676 return;
15677
Matt Carlson75f99362010-04-05 10:19:24 +000015678 memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000015679 }
15680 } else {
15681 u32 major, minor;
15682
15683 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
15684 return;
15685
15686 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
15687 TG3_NVM_BCVER_MAJSFT;
15688 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
Matt Carlson75f99362010-04-05 10:19:24 +000015689 snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
15690 "v%d.%02d", major, minor);
Matt Carlsonacd9c112009-02-25 14:26:33 +000015691 }
15692}
15693
Bill Pemberton229b1ad2012-12-03 09:22:59 -050015694static void tg3_read_hwsb_ver(struct tg3 *tp)
Matt Carlsona6f6cb12009-02-25 14:27:43 +000015695{
15696 u32 val, major, minor;
15697
15698 /* Use native endian representation */
15699 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
15700 return;
15701
15702 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
15703 TG3_NVM_HWSB_CFG1_MAJSFT;
15704 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
15705 TG3_NVM_HWSB_CFG1_MINSFT;
15706
15707 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
15708}
15709
Bill Pemberton229b1ad2012-12-03 09:22:59 -050015710static void tg3_read_sb_ver(struct tg3 *tp, u32 val)
Matt Carlsondfe00d72008-11-21 17:19:41 -080015711{
15712 u32 offset, major, minor, build;
15713
Matt Carlson75f99362010-04-05 10:19:24 +000015714 strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
Matt Carlsondfe00d72008-11-21 17:19:41 -080015715
15716 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
15717 return;
15718
15719 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
15720 case TG3_EEPROM_SB_REVISION_0:
15721 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
15722 break;
15723 case TG3_EEPROM_SB_REVISION_2:
15724 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
15725 break;
15726 case TG3_EEPROM_SB_REVISION_3:
15727 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
15728 break;
Matt Carlsona4153d42010-02-17 15:16:56 +000015729 case TG3_EEPROM_SB_REVISION_4:
15730 offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
15731 break;
15732 case TG3_EEPROM_SB_REVISION_5:
15733 offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
15734 break;
Matt Carlsonbba226a2010-10-14 10:37:38 +000015735 case TG3_EEPROM_SB_REVISION_6:
15736 offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
15737 break;
Matt Carlsondfe00d72008-11-21 17:19:41 -080015738 default:
15739 return;
15740 }
15741
Matt Carlsone4f34112009-02-25 14:25:00 +000015742 if (tg3_nvram_read(tp, offset, &val))
Matt Carlsondfe00d72008-11-21 17:19:41 -080015743 return;
15744
15745 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
15746 TG3_EEPROM_SB_EDH_BLD_SHFT;
15747 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
15748 TG3_EEPROM_SB_EDH_MAJ_SHFT;
15749 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
15750
15751 if (minor > 99 || build > 26)
15752 return;
15753
Matt Carlson75f99362010-04-05 10:19:24 +000015754 offset = strlen(tp->fw_ver);
15755 snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
15756 " v%d.%02d", major, minor);
Matt Carlsondfe00d72008-11-21 17:19:41 -080015757
15758 if (build > 0) {
Matt Carlson75f99362010-04-05 10:19:24 +000015759 offset = strlen(tp->fw_ver);
15760 if (offset < TG3_VER_SIZE - 1)
15761 tp->fw_ver[offset] = 'a' + build - 1;
Matt Carlsondfe00d72008-11-21 17:19:41 -080015762 }
15763}
15764
Bill Pemberton229b1ad2012-12-03 09:22:59 -050015765static void tg3_read_mgmtfw_ver(struct tg3 *tp)
Michael Chanc4e65752006-03-20 22:29:32 -080015766{
15767 u32 val, offset, start;
Matt Carlsonacd9c112009-02-25 14:26:33 +000015768 int i, vlen;
Matt Carlson9c8a6202007-10-21 16:16:08 -070015769
15770 for (offset = TG3_NVM_DIR_START;
15771 offset < TG3_NVM_DIR_END;
15772 offset += TG3_NVM_DIRENT_SIZE) {
Matt Carlsone4f34112009-02-25 14:25:00 +000015773 if (tg3_nvram_read(tp, offset, &val))
Matt Carlson9c8a6202007-10-21 16:16:08 -070015774 return;
15775
15776 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
15777 break;
15778 }
15779
15780 if (offset == TG3_NVM_DIR_END)
15781 return;
15782
Joe Perches63c3a662011-04-26 08:12:10 +000015783 if (!tg3_flag(tp, 5705_PLUS))
Matt Carlson9c8a6202007-10-21 16:16:08 -070015784 start = 0x08000000;
Matt Carlsone4f34112009-02-25 14:25:00 +000015785 else if (tg3_nvram_read(tp, offset - 4, &start))
Matt Carlson9c8a6202007-10-21 16:16:08 -070015786 return;
15787
Matt Carlsone4f34112009-02-25 14:25:00 +000015788 if (tg3_nvram_read(tp, offset + 4, &offset) ||
Matt Carlson9c8a6202007-10-21 16:16:08 -070015789 !tg3_fw_img_is_valid(tp, offset) ||
Matt Carlsone4f34112009-02-25 14:25:00 +000015790 tg3_nvram_read(tp, offset + 8, &val))
Matt Carlson9c8a6202007-10-21 16:16:08 -070015791 return;
15792
15793 offset += val - start;
15794
Matt Carlsonacd9c112009-02-25 14:26:33 +000015795 vlen = strlen(tp->fw_ver);
Matt Carlson9c8a6202007-10-21 16:16:08 -070015796
Matt Carlsonacd9c112009-02-25 14:26:33 +000015797 tp->fw_ver[vlen++] = ',';
15798 tp->fw_ver[vlen++] = ' ';
Matt Carlson9c8a6202007-10-21 16:16:08 -070015799
15800 for (i = 0; i < 4; i++) {
Matt Carlsona9dc5292009-02-25 14:25:30 +000015801 __be32 v;
15802 if (tg3_nvram_read_be32(tp, offset, &v))
Matt Carlson9c8a6202007-10-21 16:16:08 -070015803 return;
15804
Al Virob9fc7dc2007-12-17 22:59:57 -080015805 offset += sizeof(v);
Matt Carlson9c8a6202007-10-21 16:16:08 -070015806
Matt Carlsonacd9c112009-02-25 14:26:33 +000015807 if (vlen > TG3_VER_SIZE - sizeof(v)) {
15808 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
Matt Carlson9c8a6202007-10-21 16:16:08 -070015809 break;
15810 }
15811
Matt Carlsonacd9c112009-02-25 14:26:33 +000015812 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
15813 vlen += sizeof(v);
Matt Carlson9c8a6202007-10-21 16:16:08 -070015814 }
Matt Carlsonacd9c112009-02-25 14:26:33 +000015815}
15816
Bill Pemberton229b1ad2012-12-03 09:22:59 -050015817static void tg3_probe_ncsi(struct tg3 *tp)
Matt Carlson7fd76442009-02-25 14:27:20 +000015818{
Matt Carlson7fd76442009-02-25 14:27:20 +000015819 u32 apedata;
Matt Carlson7fd76442009-02-25 14:27:20 +000015820
15821 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
15822 if (apedata != APE_SEG_SIG_MAGIC)
15823 return;
15824
15825 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
15826 if (!(apedata & APE_FW_STATUS_READY))
15827 return;
15828
Michael Chan165f4d12012-07-16 16:23:59 +000015829 if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI)
15830 tg3_flag_set(tp, APE_HAS_NCSI);
15831}
15832
Bill Pemberton229b1ad2012-12-03 09:22:59 -050015833static void tg3_read_dash_ver(struct tg3 *tp)
Michael Chan165f4d12012-07-16 16:23:59 +000015834{
15835 int vlen;
15836 u32 apedata;
15837 char *fwtype;
15838
Matt Carlson7fd76442009-02-25 14:27:20 +000015839 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
15840
Michael Chan165f4d12012-07-16 16:23:59 +000015841 if (tg3_flag(tp, APE_HAS_NCSI))
Matt Carlsonecc79642010-08-02 11:26:01 +000015842 fwtype = "NCSI";
Michael Chanc86a8562013-01-06 12:51:08 +000015843 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725)
15844 fwtype = "SMASH";
Michael Chan165f4d12012-07-16 16:23:59 +000015845 else
Matt Carlsonecc79642010-08-02 11:26:01 +000015846 fwtype = "DASH";
15847
Matt Carlson7fd76442009-02-25 14:27:20 +000015848 vlen = strlen(tp->fw_ver);
15849
Matt Carlsonecc79642010-08-02 11:26:01 +000015850 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
15851 fwtype,
Matt Carlson7fd76442009-02-25 14:27:20 +000015852 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
15853 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
15854 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
15855 (apedata & APE_FW_VERSION_BLDMSK));
15856}
15857
Michael Chanc86a8562013-01-06 12:51:08 +000015858static void tg3_read_otp_ver(struct tg3 *tp)
15859{
15860 u32 val, val2;
15861
Joe Perches41535772013-02-16 11:20:04 +000015862 if (tg3_asic_rev(tp) != ASIC_REV_5762)
Michael Chanc86a8562013-01-06 12:51:08 +000015863 return;
15864
15865 if (!tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0, &val) &&
15866 !tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0 + 4, &val2) &&
15867 TG3_OTP_MAGIC0_VALID(val)) {
15868 u64 val64 = (u64) val << 32 | val2;
15869 u32 ver = 0;
15870 int i, vlen;
15871
15872 for (i = 0; i < 7; i++) {
15873 if ((val64 & 0xff) == 0)
15874 break;
15875 ver = val64 & 0xff;
15876 val64 >>= 8;
15877 }
15878 vlen = strlen(tp->fw_ver);
15879 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " .%02d", ver);
15880 }
15881}
15882
Bill Pemberton229b1ad2012-12-03 09:22:59 -050015883static void tg3_read_fw_ver(struct tg3 *tp)
Matt Carlsonacd9c112009-02-25 14:26:33 +000015884{
15885 u32 val;
Matt Carlson75f99362010-04-05 10:19:24 +000015886 bool vpd_vers = false;
15887
15888 if (tp->fw_ver[0] != 0)
15889 vpd_vers = true;
Matt Carlsonacd9c112009-02-25 14:26:33 +000015890
Joe Perches63c3a662011-04-26 08:12:10 +000015891 if (tg3_flag(tp, NO_NVRAM)) {
Matt Carlson75f99362010-04-05 10:19:24 +000015892 strcat(tp->fw_ver, "sb");
Michael Chanc86a8562013-01-06 12:51:08 +000015893 tg3_read_otp_ver(tp);
Matt Carlsondf259d82009-04-20 06:57:14 +000015894 return;
15895 }
15896
Matt Carlsonacd9c112009-02-25 14:26:33 +000015897 if (tg3_nvram_read(tp, 0, &val))
15898 return;
15899
15900 if (val == TG3_EEPROM_MAGIC)
15901 tg3_read_bc_ver(tp);
15902 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
15903 tg3_read_sb_ver(tp, val);
Matt Carlsona6f6cb12009-02-25 14:27:43 +000015904 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
15905 tg3_read_hwsb_ver(tp);
Matt Carlsonacd9c112009-02-25 14:26:33 +000015906
Michael Chan165f4d12012-07-16 16:23:59 +000015907 if (tg3_flag(tp, ENABLE_ASF)) {
15908 if (tg3_flag(tp, ENABLE_APE)) {
15909 tg3_probe_ncsi(tp);
15910 if (!vpd_vers)
15911 tg3_read_dash_ver(tp);
15912 } else if (!vpd_vers) {
15913 tg3_read_mgmtfw_ver(tp);
15914 }
Matt Carlsonc9cab242011-07-13 09:27:27 +000015915 }
Matt Carlson9c8a6202007-10-21 16:16:08 -070015916
15917 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
Michael Chanc4e65752006-03-20 22:29:32 -080015918}
15919
Matt Carlson7cb32cf2010-09-30 10:34:36 +000015920static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
15921{
Joe Perches63c3a662011-04-26 08:12:10 +000015922 if (tg3_flag(tp, LRG_PROD_RING_CAP))
Matt Carlsonde9f5232011-04-05 14:22:43 +000015923 return TG3_RX_RET_MAX_SIZE_5717;
Joe Perches63c3a662011-04-26 08:12:10 +000015924 else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
Matt Carlsonde9f5232011-04-05 14:22:43 +000015925 return TG3_RX_RET_MAX_SIZE_5700;
Matt Carlson7cb32cf2010-09-30 10:34:36 +000015926 else
Matt Carlsonde9f5232011-04-05 14:22:43 +000015927 return TG3_RX_RET_MAX_SIZE_5705;
Matt Carlson7cb32cf2010-09-30 10:34:36 +000015928}
15929
Benoit Taine9baa3c32014-08-08 15:56:03 +020015930static const struct pci_device_id tg3_write_reorder_chipsets[] = {
Joe Perches895950c2010-12-21 02:16:08 -080015931 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
15932 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
15933 { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
15934 { },
15935};
15936
Bill Pemberton229b1ad2012-12-03 09:22:59 -050015937static struct pci_dev *tg3_find_peer(struct tg3 *tp)
Matt Carlson16c7fa72012-02-13 10:20:10 +000015938{
15939 struct pci_dev *peer;
15940 unsigned int func, devnr = tp->pdev->devfn & ~7;
15941
15942 for (func = 0; func < 8; func++) {
15943 peer = pci_get_slot(tp->pdev->bus, devnr | func);
15944 if (peer && peer != tp->pdev)
15945 break;
15946 pci_dev_put(peer);
15947 }
15948 /* 5704 can be configured in single-port mode, set peer to
15949 * tp->pdev in that case.
15950 */
15951 if (!peer) {
15952 peer = tp->pdev;
15953 return peer;
15954 }
15955
15956 /*
15957 * We don't need to keep the refcount elevated; there's no way
15958 * to remove one half of this device without removing the other
15959 */
15960 pci_dev_put(peer);
15961
15962 return peer;
15963}
15964
Bill Pemberton229b1ad2012-12-03 09:22:59 -050015965static void tg3_detect_asic_rev(struct tg3 *tp, u32 misc_ctrl_reg)
Matt Carlson42b123b2012-02-13 15:20:13 +000015966{
15967 tp->pci_chip_rev_id = misc_ctrl_reg >> MISC_HOST_CTRL_CHIPREV_SHIFT;
Joe Perches41535772013-02-16 11:20:04 +000015968 if (tg3_asic_rev(tp) == ASIC_REV_USE_PROD_ID_REG) {
Matt Carlson42b123b2012-02-13 15:20:13 +000015969 u32 reg;
15970
15971 /* All devices that use the alternate
15972 * ASIC REV location have a CPMU.
15973 */
15974 tg3_flag_set(tp, CPMU_PRESENT);
15975
15976 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
Michael Chan79d49692012-11-05 14:26:29 +000015977 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
Matt Carlson42b123b2012-02-13 15:20:13 +000015978 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
15979 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
Michael Chanc65a17f2013-01-06 12:51:07 +000015980 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
Nithin Sujir68273712013-09-20 16:46:56 -070015981 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57767 ||
15982 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57764 ||
Michael Chanc65a17f2013-01-06 12:51:07 +000015983 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
15984 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
Nithin Sujir68273712013-09-20 16:46:56 -070015985 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727 ||
15986 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57787)
Matt Carlson42b123b2012-02-13 15:20:13 +000015987 reg = TG3PCI_GEN2_PRODID_ASICREV;
15988 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
15989 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
15990 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
15991 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
15992 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
15993 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
15994 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762 ||
15995 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766 ||
15996 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782 ||
15997 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
15998 reg = TG3PCI_GEN15_PRODID_ASICREV;
15999 else
16000 reg = TG3PCI_PRODID_ASICREV;
16001
16002 pci_read_config_dword(tp->pdev, reg, &tp->pci_chip_rev_id);
16003 }
16004
16005 /* Wrong chip ID in 5752 A0. This code can be removed later
16006 * as A0 is not in production.
16007 */
Joe Perches41535772013-02-16 11:20:04 +000016008 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5752_A0_HW)
Matt Carlson42b123b2012-02-13 15:20:13 +000016009 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
16010
Joe Perches41535772013-02-16 11:20:04 +000016011 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5717_C0)
Michael Chan79d49692012-11-05 14:26:29 +000016012 tp->pci_chip_rev_id = CHIPREV_ID_5720_A0;
16013
Joe Perches41535772013-02-16 11:20:04 +000016014 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
16015 tg3_asic_rev(tp) == ASIC_REV_5719 ||
16016 tg3_asic_rev(tp) == ASIC_REV_5720)
Matt Carlson42b123b2012-02-13 15:20:13 +000016017 tg3_flag_set(tp, 5717_PLUS);
16018
Joe Perches41535772013-02-16 11:20:04 +000016019 if (tg3_asic_rev(tp) == ASIC_REV_57765 ||
16020 tg3_asic_rev(tp) == ASIC_REV_57766)
Matt Carlson42b123b2012-02-13 15:20:13 +000016021 tg3_flag_set(tp, 57765_CLASS);
16022
Michael Chanc65a17f2013-01-06 12:51:07 +000016023 if (tg3_flag(tp, 57765_CLASS) || tg3_flag(tp, 5717_PLUS) ||
Joe Perches41535772013-02-16 11:20:04 +000016024 tg3_asic_rev(tp) == ASIC_REV_5762)
Matt Carlson42b123b2012-02-13 15:20:13 +000016025 tg3_flag_set(tp, 57765_PLUS);
16026
16027 /* Intentionally exclude ASIC_REV_5906 */
Joe Perches41535772013-02-16 11:20:04 +000016028 if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
16029 tg3_asic_rev(tp) == ASIC_REV_5787 ||
16030 tg3_asic_rev(tp) == ASIC_REV_5784 ||
16031 tg3_asic_rev(tp) == ASIC_REV_5761 ||
16032 tg3_asic_rev(tp) == ASIC_REV_5785 ||
16033 tg3_asic_rev(tp) == ASIC_REV_57780 ||
Matt Carlson42b123b2012-02-13 15:20:13 +000016034 tg3_flag(tp, 57765_PLUS))
16035 tg3_flag_set(tp, 5755_PLUS);
16036
Joe Perches41535772013-02-16 11:20:04 +000016037 if (tg3_asic_rev(tp) == ASIC_REV_5780 ||
16038 tg3_asic_rev(tp) == ASIC_REV_5714)
Matt Carlson42b123b2012-02-13 15:20:13 +000016039 tg3_flag_set(tp, 5780_CLASS);
16040
Joe Perches41535772013-02-16 11:20:04 +000016041 if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
16042 tg3_asic_rev(tp) == ASIC_REV_5752 ||
16043 tg3_asic_rev(tp) == ASIC_REV_5906 ||
Matt Carlson42b123b2012-02-13 15:20:13 +000016044 tg3_flag(tp, 5755_PLUS) ||
16045 tg3_flag(tp, 5780_CLASS))
16046 tg3_flag_set(tp, 5750_PLUS);
16047
Joe Perches41535772013-02-16 11:20:04 +000016048 if (tg3_asic_rev(tp) == ASIC_REV_5705 ||
Matt Carlson42b123b2012-02-13 15:20:13 +000016049 tg3_flag(tp, 5750_PLUS))
16050 tg3_flag_set(tp, 5705_PLUS);
16051}
16052
Nithin Nayak Sujir3d567e02012-11-14 14:44:26 +000016053static bool tg3_10_100_only_device(struct tg3 *tp,
16054 const struct pci_device_id *ent)
16055{
16056 u32 grc_misc_cfg = tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK;
16057
Joe Perches41535772013-02-16 11:20:04 +000016058 if ((tg3_asic_rev(tp) == ASIC_REV_5703 &&
16059 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
Nithin Nayak Sujir3d567e02012-11-14 14:44:26 +000016060 (tp->phy_flags & TG3_PHYFLG_IS_FET))
16061 return true;
16062
16063 if (ent->driver_data & TG3_DRV_DATA_FLAG_10_100_ONLY) {
Joe Perches41535772013-02-16 11:20:04 +000016064 if (tg3_asic_rev(tp) == ASIC_REV_5705) {
Nithin Nayak Sujir3d567e02012-11-14 14:44:26 +000016065 if (ent->driver_data & TG3_DRV_DATA_FLAG_5705_10_100)
16066 return true;
16067 } else {
16068 return true;
16069 }
16070 }
16071
16072 return false;
16073}
16074
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +000016075static int tg3_get_invariants(struct tg3 *tp, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -070016076{
Linus Torvalds1da177e2005-04-16 15:20:36 -070016077 u32 misc_ctrl_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -070016078 u32 pci_state_reg, grc_misc_cfg;
16079 u32 val;
16080 u16 pci_cmd;
Matt Carlson5e7dfd02008-11-21 17:18:16 -080016081 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070016082
Linus Torvalds1da177e2005-04-16 15:20:36 -070016083 /* Force memory write invalidate off. If we leave it on,
16084 * then on 5700_BX chips we have to enable a workaround.
16085 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
16086 * to match the cacheline size. The Broadcom driver have this
16087 * workaround but turns MWI off all the times so never uses
16088 * it. This seems to suggest that the workaround is insufficient.
16089 */
16090 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
16091 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
16092 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
16093
Matt Carlson16821282011-07-13 09:27:28 +000016094 /* Important! -- Make sure register accesses are byteswapped
16095 * correctly. Also, for those chips that require it, make
16096 * sure that indirect register accesses are enabled before
16097 * the first operation.
Linus Torvalds1da177e2005-04-16 15:20:36 -070016098 */
16099 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
16100 &misc_ctrl_reg);
Matt Carlson16821282011-07-13 09:27:28 +000016101 tp->misc_host_ctrl |= (misc_ctrl_reg &
16102 MISC_HOST_CTRL_CHIPREV);
16103 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
16104 tp->misc_host_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070016105
Matt Carlson42b123b2012-02-13 15:20:13 +000016106 tg3_detect_asic_rev(tp, misc_ctrl_reg);
Michael Chanff645be2005-04-21 17:09:53 -070016107
Michael Chan68929142005-08-09 20:17:14 -070016108 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
16109 * we need to disable memory and use config. cycles
16110 * only to access all registers. The 5702/03 chips
16111 * can mistakenly decode the special cycles from the
16112 * ICH chipsets as memory write cycles, causing corruption
16113 * of register and memory space. Only certain ICH bridges
16114 * will drive special cycles with non-zero data during the
16115 * address phase which can fall within the 5703's address
16116 * range. This is not an ICH bug as the PCI spec allows
16117 * non-zero address during special cycles. However, only
16118 * these ICH bridges are known to drive non-zero addresses
16119 * during special cycles.
16120 *
16121 * Since special cycles do not cross PCI bridges, we only
16122 * enable this workaround if the 5703 is on the secondary
16123 * bus of these ICH bridges.
16124 */
Joe Perches41535772013-02-16 11:20:04 +000016125 if ((tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A1) ||
16126 (tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A2)) {
Michael Chan68929142005-08-09 20:17:14 -070016127 static struct tg3_dev_id {
16128 u32 vendor;
16129 u32 device;
16130 u32 rev;
16131 } ich_chipsets[] = {
16132 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
16133 PCI_ANY_ID },
16134 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
16135 PCI_ANY_ID },
16136 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
16137 0xa },
16138 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
16139 PCI_ANY_ID },
16140 { },
16141 };
16142 struct tg3_dev_id *pci_id = &ich_chipsets[0];
16143 struct pci_dev *bridge = NULL;
16144
16145 while (pci_id->vendor != 0) {
16146 bridge = pci_get_device(pci_id->vendor, pci_id->device,
16147 bridge);
16148 if (!bridge) {
16149 pci_id++;
16150 continue;
16151 }
16152 if (pci_id->rev != PCI_ANY_ID) {
Auke Kok44c10132007-06-08 15:46:36 -070016153 if (bridge->revision > pci_id->rev)
Michael Chan68929142005-08-09 20:17:14 -070016154 continue;
16155 }
16156 if (bridge->subordinate &&
16157 (bridge->subordinate->number ==
16158 tp->pdev->bus->number)) {
Joe Perches63c3a662011-04-26 08:12:10 +000016159 tg3_flag_set(tp, ICH_WORKAROUND);
Michael Chan68929142005-08-09 20:17:14 -070016160 pci_dev_put(bridge);
16161 break;
16162 }
16163 }
16164 }
16165
Joe Perches41535772013-02-16 11:20:04 +000016166 if (tg3_asic_rev(tp) == ASIC_REV_5701) {
Matt Carlson41588ba2008-04-19 18:12:33 -070016167 static struct tg3_dev_id {
16168 u32 vendor;
16169 u32 device;
16170 } bridge_chipsets[] = {
16171 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
16172 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
16173 { },
16174 };
16175 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
16176 struct pci_dev *bridge = NULL;
16177
16178 while (pci_id->vendor != 0) {
16179 bridge = pci_get_device(pci_id->vendor,
16180 pci_id->device,
16181 bridge);
16182 if (!bridge) {
16183 pci_id++;
16184 continue;
16185 }
16186 if (bridge->subordinate &&
16187 (bridge->subordinate->number <=
16188 tp->pdev->bus->number) &&
Yinghai Lub918c622012-05-17 18:51:11 -070016189 (bridge->subordinate->busn_res.end >=
Matt Carlson41588ba2008-04-19 18:12:33 -070016190 tp->pdev->bus->number)) {
Joe Perches63c3a662011-04-26 08:12:10 +000016191 tg3_flag_set(tp, 5701_DMA_BUG);
Matt Carlson41588ba2008-04-19 18:12:33 -070016192 pci_dev_put(bridge);
16193 break;
16194 }
16195 }
16196 }
16197
Michael Chan4a29cc22006-03-19 13:21:12 -080016198 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
16199 * DMA addresses > 40-bit. This bridge may have other additional
16200 * 57xx devices behind it in some 4-port NIC designs for example.
16201 * Any tg3 device found behind the bridge will also need the 40-bit
16202 * DMA workaround.
16203 */
Matt Carlson42b123b2012-02-13 15:20:13 +000016204 if (tg3_flag(tp, 5780_CLASS)) {
Joe Perches63c3a662011-04-26 08:12:10 +000016205 tg3_flag_set(tp, 40BIT_DMA_BUG);
Yijing Wang0f847582013-08-08 21:03:12 +080016206 tp->msi_cap = tp->pdev->msi_cap;
Matt Carlson859a588792010-04-05 10:19:28 +000016207 } else {
Michael Chan4a29cc22006-03-19 13:21:12 -080016208 struct pci_dev *bridge = NULL;
16209
16210 do {
16211 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
16212 PCI_DEVICE_ID_SERVERWORKS_EPB,
16213 bridge);
16214 if (bridge && bridge->subordinate &&
16215 (bridge->subordinate->number <=
16216 tp->pdev->bus->number) &&
Yinghai Lub918c622012-05-17 18:51:11 -070016217 (bridge->subordinate->busn_res.end >=
Michael Chan4a29cc22006-03-19 13:21:12 -080016218 tp->pdev->bus->number)) {
Joe Perches63c3a662011-04-26 08:12:10 +000016219 tg3_flag_set(tp, 40BIT_DMA_BUG);
Michael Chan4a29cc22006-03-19 13:21:12 -080016220 pci_dev_put(bridge);
16221 break;
16222 }
16223 } while (bridge);
16224 }
Michael Chan4cf78e42005-07-25 12:29:19 -070016225
Joe Perches41535772013-02-16 11:20:04 +000016226 if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
16227 tg3_asic_rev(tp) == ASIC_REV_5714)
Michael Chan7544b092007-05-05 13:08:32 -070016228 tp->pdev_peer = tg3_find_peer(tp);
16229
Matt Carlson507399f2009-11-13 13:03:37 +000016230 /* Determine TSO capabilities */
Joe Perches41535772013-02-16 11:20:04 +000016231 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0)
Matt Carlson4d163b72011-01-25 15:58:48 +000016232 ; /* Do nothing. HW bug. */
Joe Perches63c3a662011-04-26 08:12:10 +000016233 else if (tg3_flag(tp, 57765_PLUS))
16234 tg3_flag_set(tp, HW_TSO_3);
16235 else if (tg3_flag(tp, 5755_PLUS) ||
Joe Perches41535772013-02-16 11:20:04 +000016236 tg3_asic_rev(tp) == ASIC_REV_5906)
Joe Perches63c3a662011-04-26 08:12:10 +000016237 tg3_flag_set(tp, HW_TSO_2);
16238 else if (tg3_flag(tp, 5750_PLUS)) {
16239 tg3_flag_set(tp, HW_TSO_1);
16240 tg3_flag_set(tp, TSO_BUG);
Joe Perches41535772013-02-16 11:20:04 +000016241 if (tg3_asic_rev(tp) == ASIC_REV_5750 &&
16242 tg3_chip_rev_id(tp) >= CHIPREV_ID_5750_C2)
Joe Perches63c3a662011-04-26 08:12:10 +000016243 tg3_flag_clear(tp, TSO_BUG);
Joe Perches41535772013-02-16 11:20:04 +000016244 } else if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
16245 tg3_asic_rev(tp) != ASIC_REV_5701 &&
16246 tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
Matt Carlson1caf13e2013-03-06 17:02:29 +000016247 tg3_flag_set(tp, FW_TSO);
16248 tg3_flag_set(tp, TSO_BUG);
Joe Perches41535772013-02-16 11:20:04 +000016249 if (tg3_asic_rev(tp) == ASIC_REV_5705)
Matt Carlson507399f2009-11-13 13:03:37 +000016250 tp->fw_needed = FIRMWARE_TG3TSO5;
16251 else
16252 tp->fw_needed = FIRMWARE_TG3TSO;
16253 }
16254
Matt Carlsondabc5c62011-05-19 12:12:52 +000016255 /* Selectively allow TSO based on operating conditions */
Matt Carlson6ff6f812011-05-19 12:12:54 +000016256 if (tg3_flag(tp, HW_TSO_1) ||
16257 tg3_flag(tp, HW_TSO_2) ||
16258 tg3_flag(tp, HW_TSO_3) ||
Matt Carlson1caf13e2013-03-06 17:02:29 +000016259 tg3_flag(tp, FW_TSO)) {
Matt Carlsoncf9ecf42011-11-28 09:41:03 +000016260 /* For firmware TSO, assume ASF is disabled.
16261 * We'll disable TSO later if we discover ASF
16262 * is enabled in tg3_get_eeprom_hw_cfg().
16263 */
Matt Carlsondabc5c62011-05-19 12:12:52 +000016264 tg3_flag_set(tp, TSO_CAPABLE);
Matt Carlsoncf9ecf42011-11-28 09:41:03 +000016265 } else {
Matt Carlsondabc5c62011-05-19 12:12:52 +000016266 tg3_flag_clear(tp, TSO_CAPABLE);
16267 tg3_flag_clear(tp, TSO_BUG);
16268 tp->fw_needed = NULL;
16269 }
16270
Joe Perches41535772013-02-16 11:20:04 +000016271 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0)
Matt Carlsondabc5c62011-05-19 12:12:52 +000016272 tp->fw_needed = FIRMWARE_TG3;
16273
Nithin Sujirc4dab502013-03-06 17:02:34 +000016274 if (tg3_asic_rev(tp) == ASIC_REV_57766)
16275 tp->fw_needed = FIRMWARE_TG357766;
16276
Matt Carlson507399f2009-11-13 13:03:37 +000016277 tp->irq_max = 1;
16278
Joe Perches63c3a662011-04-26 08:12:10 +000016279 if (tg3_flag(tp, 5750_PLUS)) {
16280 tg3_flag_set(tp, SUPPORT_MSI);
Joe Perches41535772013-02-16 11:20:04 +000016281 if (tg3_chip_rev(tp) == CHIPREV_5750_AX ||
16282 tg3_chip_rev(tp) == CHIPREV_5750_BX ||
16283 (tg3_asic_rev(tp) == ASIC_REV_5714 &&
16284 tg3_chip_rev_id(tp) <= CHIPREV_ID_5714_A2 &&
Michael Chan7544b092007-05-05 13:08:32 -070016285 tp->pdev_peer == tp->pdev))
Joe Perches63c3a662011-04-26 08:12:10 +000016286 tg3_flag_clear(tp, SUPPORT_MSI);
Michael Chan7544b092007-05-05 13:08:32 -070016287
Joe Perches63c3a662011-04-26 08:12:10 +000016288 if (tg3_flag(tp, 5755_PLUS) ||
Joe Perches41535772013-02-16 11:20:04 +000016289 tg3_asic_rev(tp) == ASIC_REV_5906) {
Joe Perches63c3a662011-04-26 08:12:10 +000016290 tg3_flag_set(tp, 1SHOT_MSI);
Michael Chan52c0fd82006-06-29 20:15:54 -070016291 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070016292
Joe Perches63c3a662011-04-26 08:12:10 +000016293 if (tg3_flag(tp, 57765_PLUS)) {
16294 tg3_flag_set(tp, SUPPORT_MSIX);
Matt Carlson507399f2009-11-13 13:03:37 +000016295 tp->irq_max = TG3_IRQ_MAX_VECS;
16296 }
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000016297 }
Matt Carlson0e1406d2009-11-02 12:33:33 +000016298
Michael Chan91024262012-09-28 07:12:38 +000016299 tp->txq_max = 1;
16300 tp->rxq_max = 1;
16301 if (tp->irq_max > 1) {
16302 tp->rxq_max = TG3_RSS_MAX_NUM_QS;
16303 tg3_rss_init_dflt_indir_tbl(tp, TG3_RSS_MAX_NUM_QS);
16304
Joe Perches41535772013-02-16 11:20:04 +000016305 if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
16306 tg3_asic_rev(tp) == ASIC_REV_5720)
Michael Chan91024262012-09-28 07:12:38 +000016307 tp->txq_max = tp->irq_max - 1;
16308 }
16309
Matt Carlsonb7abee62012-06-07 12:56:54 +000016310 if (tg3_flag(tp, 5755_PLUS) ||
Joe Perches41535772013-02-16 11:20:04 +000016311 tg3_asic_rev(tp) == ASIC_REV_5906)
Joe Perches63c3a662011-04-26 08:12:10 +000016312 tg3_flag_set(tp, SHORT_DMA_BUG);
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000016313
Joe Perches41535772013-02-16 11:20:04 +000016314 if (tg3_asic_rev(tp) == ASIC_REV_5719)
Matt Carlsona4cb4282011-12-14 11:09:58 +000016315 tp->dma_limit = TG3_TX_BD_DMA_MAX_4K;
Matt Carlsone31aa982011-07-27 14:20:53 +000016316
Joe Perches41535772013-02-16 11:20:04 +000016317 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
16318 tg3_asic_rev(tp) == ASIC_REV_5719 ||
16319 tg3_asic_rev(tp) == ASIC_REV_5720 ||
16320 tg3_asic_rev(tp) == ASIC_REV_5762)
Joe Perches63c3a662011-04-26 08:12:10 +000016321 tg3_flag_set(tp, LRG_PROD_RING_CAP);
Matt Carlsonde9f5232011-04-05 14:22:43 +000016322
Joe Perches63c3a662011-04-26 08:12:10 +000016323 if (tg3_flag(tp, 57765_PLUS) &&
Joe Perches41535772013-02-16 11:20:04 +000016324 tg3_chip_rev_id(tp) != CHIPREV_ID_5719_A0)
Joe Perches63c3a662011-04-26 08:12:10 +000016325 tg3_flag_set(tp, USE_JUMBO_BDFLAG);
Matt Carlsonb703df62009-12-03 08:36:21 +000016326
Joe Perches63c3a662011-04-26 08:12:10 +000016327 if (!tg3_flag(tp, 5705_PLUS) ||
16328 tg3_flag(tp, 5780_CLASS) ||
16329 tg3_flag(tp, USE_JUMBO_BDFLAG))
16330 tg3_flag_set(tp, JUMBO_CAPABLE);
Michael Chan0f893dc2005-07-25 12:30:38 -070016331
Matt Carlson52f44902008-11-21 17:17:04 -080016332 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
16333 &pci_state_reg);
16334
Jon Mason708ebb3a2011-06-27 12:56:50 +000016335 if (pci_is_pcie(tp->pdev)) {
Matt Carlson5e7dfd02008-11-21 17:18:16 -080016336 u16 lnkctl;
16337
Joe Perches63c3a662011-04-26 08:12:10 +000016338 tg3_flag_set(tp, PCI_EXPRESS);
Matt Carlson5f5c51e2007-11-12 21:19:37 -080016339
Jiang Liu0f49bfb2012-08-20 13:28:20 -060016340 pcie_capability_read_word(tp->pdev, PCI_EXP_LNKCTL, &lnkctl);
Matt Carlson5e7dfd02008-11-21 17:18:16 -080016341 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
Joe Perches41535772013-02-16 11:20:04 +000016342 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
Joe Perches63c3a662011-04-26 08:12:10 +000016343 tg3_flag_clear(tp, HW_TSO_2);
Matt Carlsondabc5c62011-05-19 12:12:52 +000016344 tg3_flag_clear(tp, TSO_CAPABLE);
Matt Carlson7196cd62011-05-19 16:02:44 +000016345 }
Joe Perches41535772013-02-16 11:20:04 +000016346 if (tg3_asic_rev(tp) == ASIC_REV_5784 ||
16347 tg3_asic_rev(tp) == ASIC_REV_5761 ||
16348 tg3_chip_rev_id(tp) == CHIPREV_ID_57780_A0 ||
16349 tg3_chip_rev_id(tp) == CHIPREV_ID_57780_A1)
Joe Perches63c3a662011-04-26 08:12:10 +000016350 tg3_flag_set(tp, CLKREQ_BUG);
Joe Perches41535772013-02-16 11:20:04 +000016351 } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5717_A0) {
Joe Perches63c3a662011-04-26 08:12:10 +000016352 tg3_flag_set(tp, L1PLLPD_EN);
Michael Chanc7835a72006-11-15 21:14:42 -080016353 }
Joe Perches41535772013-02-16 11:20:04 +000016354 } else if (tg3_asic_rev(tp) == ASIC_REV_5785) {
Jon Mason708ebb3a2011-06-27 12:56:50 +000016355 /* BCM5785 devices are effectively PCIe devices, and should
16356 * follow PCIe codepaths, but do not have a PCIe capabilities
16357 * section.
Matt Carlson93a700a2011-08-31 11:44:54 +000016358 */
Joe Perches63c3a662011-04-26 08:12:10 +000016359 tg3_flag_set(tp, PCI_EXPRESS);
16360 } else if (!tg3_flag(tp, 5705_PLUS) ||
16361 tg3_flag(tp, 5780_CLASS)) {
Matt Carlson52f44902008-11-21 17:17:04 -080016362 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
16363 if (!tp->pcix_cap) {
Matt Carlson2445e462010-04-05 10:19:21 +000016364 dev_err(&tp->pdev->dev,
16365 "Cannot find PCI-X capability, aborting\n");
Matt Carlson52f44902008-11-21 17:17:04 -080016366 return -EIO;
16367 }
16368
16369 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
Joe Perches63c3a662011-04-26 08:12:10 +000016370 tg3_flag_set(tp, PCIX_MODE);
Matt Carlson52f44902008-11-21 17:17:04 -080016371 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070016372
Michael Chan399de502005-10-03 14:02:39 -070016373 /* If we have an AMD 762 or VIA K8T800 chipset, write
16374 * reordering to the mailbox registers done by the host
16375 * controller can cause major troubles. We read back from
16376 * every mailbox register write to force the writes to be
16377 * posted to the chip in order.
16378 */
Matt Carlson41434702011-03-09 16:58:22 +000016379 if (pci_dev_present(tg3_write_reorder_chipsets) &&
Joe Perches63c3a662011-04-26 08:12:10 +000016380 !tg3_flag(tp, PCI_EXPRESS))
16381 tg3_flag_set(tp, MBOX_WRITE_REORDER);
Michael Chan399de502005-10-03 14:02:39 -070016382
Matt Carlson69fc4052008-12-21 20:19:57 -080016383 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
16384 &tp->pci_cacheline_sz);
16385 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
16386 &tp->pci_lat_timer);
Joe Perches41535772013-02-16 11:20:04 +000016387 if (tg3_asic_rev(tp) == ASIC_REV_5703 &&
Linus Torvalds1da177e2005-04-16 15:20:36 -070016388 tp->pci_lat_timer < 64) {
16389 tp->pci_lat_timer = 64;
Matt Carlson69fc4052008-12-21 20:19:57 -080016390 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
16391 tp->pci_lat_timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -070016392 }
16393
Matt Carlson16821282011-07-13 09:27:28 +000016394 /* Important! -- It is critical that the PCI-X hw workaround
16395 * situation is decided before the first MMIO register access.
16396 */
Joe Perches41535772013-02-16 11:20:04 +000016397 if (tg3_chip_rev(tp) == CHIPREV_5700_BX) {
Matt Carlson52f44902008-11-21 17:17:04 -080016398 /* 5700 BX chips need to have their TX producer index
16399 * mailboxes written twice to workaround a bug.
16400 */
Joe Perches63c3a662011-04-26 08:12:10 +000016401 tg3_flag_set(tp, TXD_MBOX_HWBUG);
Matt Carlson9974a352007-10-07 23:27:28 -070016402
Matt Carlson52f44902008-11-21 17:17:04 -080016403 /* If we are in PCI-X mode, enable register write workaround.
Linus Torvalds1da177e2005-04-16 15:20:36 -070016404 *
16405 * The workaround is to use indirect register accesses
16406 * for all chip writes not to mailbox registers.
16407 */
Joe Perches63c3a662011-04-26 08:12:10 +000016408 if (tg3_flag(tp, PCIX_MODE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070016409 u32 pm_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -070016410
Joe Perches63c3a662011-04-26 08:12:10 +000016411 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
Linus Torvalds1da177e2005-04-16 15:20:36 -070016412
16413 /* The chip can have it's power management PCI config
16414 * space registers clobbered due to this bug.
16415 * So explicitly force the chip into D0 here.
16416 */
Matt Carlson9974a352007-10-07 23:27:28 -070016417 pci_read_config_dword(tp->pdev,
Jon Mason0319f302013-09-11 11:22:40 -070016418 tp->pdev->pm_cap + PCI_PM_CTRL,
Linus Torvalds1da177e2005-04-16 15:20:36 -070016419 &pm_reg);
16420 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
16421 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
Matt Carlson9974a352007-10-07 23:27:28 -070016422 pci_write_config_dword(tp->pdev,
Jon Mason0319f302013-09-11 11:22:40 -070016423 tp->pdev->pm_cap + PCI_PM_CTRL,
Linus Torvalds1da177e2005-04-16 15:20:36 -070016424 pm_reg);
16425
16426 /* Also, force SERR#/PERR# in PCI command. */
16427 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
16428 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
16429 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
16430 }
16431 }
16432
Linus Torvalds1da177e2005-04-16 15:20:36 -070016433 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
Joe Perches63c3a662011-04-26 08:12:10 +000016434 tg3_flag_set(tp, PCI_HIGH_SPEED);
Linus Torvalds1da177e2005-04-16 15:20:36 -070016435 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
Joe Perches63c3a662011-04-26 08:12:10 +000016436 tg3_flag_set(tp, PCI_32BIT);
Linus Torvalds1da177e2005-04-16 15:20:36 -070016437
16438 /* Chip-specific fixup from Broadcom driver */
Joe Perches41535772013-02-16 11:20:04 +000016439 if ((tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -070016440 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
16441 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
16442 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
16443 }
16444
Michael Chan1ee582d2005-08-09 20:16:46 -070016445 /* Default fast path register access methods */
Michael Chan20094932005-08-09 20:16:32 -070016446 tp->read32 = tg3_read32;
Michael Chan1ee582d2005-08-09 20:16:46 -070016447 tp->write32 = tg3_write32;
Michael Chan09ee9292005-08-09 20:17:00 -070016448 tp->read32_mbox = tg3_read32;
Michael Chan20094932005-08-09 20:16:32 -070016449 tp->write32_mbox = tg3_write32;
Michael Chan1ee582d2005-08-09 20:16:46 -070016450 tp->write32_tx_mbox = tg3_write32;
16451 tp->write32_rx_mbox = tg3_write32;
16452
16453 /* Various workaround register access methods */
Joe Perches63c3a662011-04-26 08:12:10 +000016454 if (tg3_flag(tp, PCIX_TARGET_HWBUG))
Michael Chan1ee582d2005-08-09 20:16:46 -070016455 tp->write32 = tg3_write_indirect_reg32;
Joe Perches41535772013-02-16 11:20:04 +000016456 else if (tg3_asic_rev(tp) == ASIC_REV_5701 ||
Joe Perches63c3a662011-04-26 08:12:10 +000016457 (tg3_flag(tp, PCI_EXPRESS) &&
Joe Perches41535772013-02-16 11:20:04 +000016458 tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A0)) {
Matt Carlson98efd8a2007-05-05 12:47:25 -070016459 /*
16460 * Back to back register writes can cause problems on these
16461 * chips, the workaround is to read back all reg writes
16462 * except those to mailbox regs.
16463 *
16464 * See tg3_write_indirect_reg32().
16465 */
Michael Chan1ee582d2005-08-09 20:16:46 -070016466 tp->write32 = tg3_write_flush_reg32;
Matt Carlson98efd8a2007-05-05 12:47:25 -070016467 }
16468
Joe Perches63c3a662011-04-26 08:12:10 +000016469 if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
Michael Chan1ee582d2005-08-09 20:16:46 -070016470 tp->write32_tx_mbox = tg3_write32_tx_mbox;
Joe Perches63c3a662011-04-26 08:12:10 +000016471 if (tg3_flag(tp, MBOX_WRITE_REORDER))
Michael Chan1ee582d2005-08-09 20:16:46 -070016472 tp->write32_rx_mbox = tg3_write_flush_reg32;
16473 }
Michael Chan20094932005-08-09 20:16:32 -070016474
Joe Perches63c3a662011-04-26 08:12:10 +000016475 if (tg3_flag(tp, ICH_WORKAROUND)) {
Michael Chan68929142005-08-09 20:17:14 -070016476 tp->read32 = tg3_read_indirect_reg32;
16477 tp->write32 = tg3_write_indirect_reg32;
16478 tp->read32_mbox = tg3_read_indirect_mbox;
16479 tp->write32_mbox = tg3_write_indirect_mbox;
16480 tp->write32_tx_mbox = tg3_write_indirect_mbox;
16481 tp->write32_rx_mbox = tg3_write_indirect_mbox;
16482
16483 iounmap(tp->regs);
Peter Hagervall22abe312005-09-16 17:01:03 -070016484 tp->regs = NULL;
Michael Chan68929142005-08-09 20:17:14 -070016485
16486 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
16487 pci_cmd &= ~PCI_COMMAND_MEMORY;
16488 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
16489 }
Joe Perches41535772013-02-16 11:20:04 +000016490 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
Michael Chanb5d37722006-09-27 16:06:21 -070016491 tp->read32_mbox = tg3_read32_mbox_5906;
16492 tp->write32_mbox = tg3_write32_mbox_5906;
16493 tp->write32_tx_mbox = tg3_write32_mbox_5906;
16494 tp->write32_rx_mbox = tg3_write32_mbox_5906;
16495 }
Michael Chan68929142005-08-09 20:17:14 -070016496
Michael Chanbbadf502006-04-06 21:46:34 -070016497 if (tp->write32 == tg3_write_indirect_reg32 ||
Joe Perches63c3a662011-04-26 08:12:10 +000016498 (tg3_flag(tp, PCIX_MODE) &&
Joe Perches41535772013-02-16 11:20:04 +000016499 (tg3_asic_rev(tp) == ASIC_REV_5700 ||
16500 tg3_asic_rev(tp) == ASIC_REV_5701)))
Joe Perches63c3a662011-04-26 08:12:10 +000016501 tg3_flag_set(tp, SRAM_USE_CONFIG);
Michael Chanbbadf502006-04-06 21:46:34 -070016502
Matt Carlson16821282011-07-13 09:27:28 +000016503 /* The memory arbiter has to be enabled in order for SRAM accesses
16504 * to succeed. Normally on powerup the tg3 chip firmware will make
16505 * sure it is enabled, but other entities such as system netboot
16506 * code might disable it.
16507 */
16508 val = tr32(MEMARB_MODE);
16509 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
16510
Matt Carlson9dc5e342011-11-04 09:15:02 +000016511 tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
Joe Perches41535772013-02-16 11:20:04 +000016512 if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
Matt Carlson9dc5e342011-11-04 09:15:02 +000016513 tg3_flag(tp, 5780_CLASS)) {
16514 if (tg3_flag(tp, PCIX_MODE)) {
16515 pci_read_config_dword(tp->pdev,
16516 tp->pcix_cap + PCI_X_STATUS,
16517 &val);
16518 tp->pci_fn = val & 0x7;
16519 }
Joe Perches41535772013-02-16 11:20:04 +000016520 } else if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
16521 tg3_asic_rev(tp) == ASIC_REV_5719 ||
16522 tg3_asic_rev(tp) == ASIC_REV_5720) {
Matt Carlson9dc5e342011-11-04 09:15:02 +000016523 tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
Michael Chan857001f2013-01-06 12:51:09 +000016524 if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) != NIC_SRAM_CPMUSTAT_SIG)
16525 val = tr32(TG3_CPMU_STATUS);
16526
Joe Perches41535772013-02-16 11:20:04 +000016527 if (tg3_asic_rev(tp) == ASIC_REV_5717)
Michael Chan857001f2013-01-06 12:51:09 +000016528 tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5717) ? 1 : 0;
16529 else
Matt Carlson9dc5e342011-11-04 09:15:02 +000016530 tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
16531 TG3_CPMU_STATUS_FSHFT_5719;
Matt Carlson69f11c92011-07-13 09:27:30 +000016532 }
16533
Hauke Mehrtens7e6c63f2013-02-07 05:37:39 +000016534 if (tg3_flag(tp, FLUSH_POSTED_WRITES)) {
16535 tp->write32_tx_mbox = tg3_write_flush_reg32;
16536 tp->write32_rx_mbox = tg3_write_flush_reg32;
16537 }
16538
Michael Chan7d0c41e2005-04-21 17:06:20 -070016539 /* Get eeprom hw config before calling tg3_set_power_state().
Joe Perches63c3a662011-04-26 08:12:10 +000016540 * In particular, the TG3_FLAG_IS_NIC flag must be
Michael Chan7d0c41e2005-04-21 17:06:20 -070016541 * determined before calling tg3_set_power_state() so that
16542 * we know whether or not to switch out of Vaux power.
16543 * When the flag is set, it means that GPIO1 is used for eeprom
16544 * write protect and also implies that it is a LOM where GPIOs
16545 * are not used to switch power.
Jeff Garzik6aa20a22006-09-13 13:24:59 -040016546 */
Michael Chan7d0c41e2005-04-21 17:06:20 -070016547 tg3_get_eeprom_hw_cfg(tp);
16548
Matt Carlson1caf13e2013-03-06 17:02:29 +000016549 if (tg3_flag(tp, FW_TSO) && tg3_flag(tp, ENABLE_ASF)) {
Matt Carlsoncf9ecf42011-11-28 09:41:03 +000016550 tg3_flag_clear(tp, TSO_CAPABLE);
16551 tg3_flag_clear(tp, TSO_BUG);
16552 tp->fw_needed = NULL;
16553 }
16554
Joe Perches63c3a662011-04-26 08:12:10 +000016555 if (tg3_flag(tp, ENABLE_APE)) {
Matt Carlson0d3031d2007-10-10 18:02:43 -070016556 /* Allow reads and writes to the
16557 * APE register and memory space.
16558 */
16559 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
Matt Carlsonf92d9dc12010-06-05 17:24:30 +000016560 PCISTATE_ALLOW_APE_SHMEM_WR |
16561 PCISTATE_ALLOW_APE_PSPACE_WR;
Matt Carlson0d3031d2007-10-10 18:02:43 -070016562 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
16563 pci_state_reg);
Matt Carlsonc9cab242011-07-13 09:27:27 +000016564
16565 tg3_ape_lock_init(tp);
Matt Carlson0d3031d2007-10-10 18:02:43 -070016566 }
16567
Matt Carlson16821282011-07-13 09:27:28 +000016568 /* Set up tp->grc_local_ctrl before calling
16569 * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
16570 * will bring 5700's external PHY out of reset.
Michael Chan314fba32005-04-21 17:07:04 -070016571 * It is also used as eeprom write protect on LOMs.
16572 */
16573 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
Joe Perches41535772013-02-16 11:20:04 +000016574 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
Joe Perches63c3a662011-04-26 08:12:10 +000016575 tg3_flag(tp, EEPROM_WRITE_PROT))
Michael Chan314fba32005-04-21 17:07:04 -070016576 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
16577 GRC_LCLCTRL_GPIO_OUTPUT1);
Michael Chan3e7d83b2005-04-21 17:10:36 -070016578 /* Unused GPIO3 must be driven as output on 5752 because there
16579 * are no pull-up resistors on unused GPIO pins.
16580 */
Joe Perches41535772013-02-16 11:20:04 +000016581 else if (tg3_asic_rev(tp) == ASIC_REV_5752)
Michael Chan3e7d83b2005-04-21 17:10:36 -070016582 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
Michael Chan314fba32005-04-21 17:07:04 -070016583
Joe Perches41535772013-02-16 11:20:04 +000016584 if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
16585 tg3_asic_rev(tp) == ASIC_REV_57780 ||
Matt Carlson55086ad2011-12-14 11:09:59 +000016586 tg3_flag(tp, 57765_CLASS))
Michael Chanaf36e6b2006-03-23 01:28:06 -080016587 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
16588
Matt Carlson8d519ab2009-04-20 06:58:01 +000016589 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
16590 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
Matt Carlson5f0c4a32008-06-09 15:41:12 -070016591 /* Turn off the debug UART. */
16592 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
Joe Perches63c3a662011-04-26 08:12:10 +000016593 if (tg3_flag(tp, IS_NIC))
Matt Carlson5f0c4a32008-06-09 15:41:12 -070016594 /* Keep VMain power. */
16595 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
16596 GRC_LCLCTRL_GPIO_OUTPUT0;
16597 }
16598
Joe Perches41535772013-02-16 11:20:04 +000016599 if (tg3_asic_rev(tp) == ASIC_REV_5762)
Michael Chanc86a8562013-01-06 12:51:08 +000016600 tp->grc_local_ctrl |=
16601 tr32(GRC_LOCAL_CTRL) & GRC_LCLCTRL_GPIO_UART_SEL;
16602
Matt Carlson16821282011-07-13 09:27:28 +000016603 /* Switch out of Vaux if it is a NIC */
16604 tg3_pwrsrc_switch_to_vmain(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070016605
Linus Torvalds1da177e2005-04-16 15:20:36 -070016606 /* Derive initial jumbo mode from MTU assigned in
16607 * ether_setup() via the alloc_etherdev() call
16608 */
Joe Perches63c3a662011-04-26 08:12:10 +000016609 if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
16610 tg3_flag_set(tp, JUMBO_RING_ENABLE);
Linus Torvalds1da177e2005-04-16 15:20:36 -070016611
16612 /* Determine WakeOnLan speed to use. */
Joe Perches41535772013-02-16 11:20:04 +000016613 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
16614 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
16615 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0 ||
16616 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B2) {
Joe Perches63c3a662011-04-26 08:12:10 +000016617 tg3_flag_clear(tp, WOL_SPEED_100MB);
Linus Torvalds1da177e2005-04-16 15:20:36 -070016618 } else {
Joe Perches63c3a662011-04-26 08:12:10 +000016619 tg3_flag_set(tp, WOL_SPEED_100MB);
Linus Torvalds1da177e2005-04-16 15:20:36 -070016620 }
16621
Joe Perches41535772013-02-16 11:20:04 +000016622 if (tg3_asic_rev(tp) == ASIC_REV_5906)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000016623 tp->phy_flags |= TG3_PHYFLG_IS_FET;
Matt Carlson7f97a4b2009-08-25 10:10:03 +000016624
Linus Torvalds1da177e2005-04-16 15:20:36 -070016625 /* A few boards don't want Ethernet@WireSpeed phy feature */
Joe Perches41535772013-02-16 11:20:04 +000016626 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
16627 (tg3_asic_rev(tp) == ASIC_REV_5705 &&
16628 (tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) &&
16629 (tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A1)) ||
Matt Carlsonf07e9af2010-08-02 11:26:07 +000016630 (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
16631 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
16632 tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
Linus Torvalds1da177e2005-04-16 15:20:36 -070016633
Joe Perches41535772013-02-16 11:20:04 +000016634 if (tg3_chip_rev(tp) == CHIPREV_5703_AX ||
16635 tg3_chip_rev(tp) == CHIPREV_5704_AX)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000016636 tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
Joe Perches41535772013-02-16 11:20:04 +000016637 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000016638 tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
Linus Torvalds1da177e2005-04-16 15:20:36 -070016639
Joe Perches63c3a662011-04-26 08:12:10 +000016640 if (tg3_flag(tp, 5705_PLUS) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +000016641 !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
Joe Perches41535772013-02-16 11:20:04 +000016642 tg3_asic_rev(tp) != ASIC_REV_5785 &&
16643 tg3_asic_rev(tp) != ASIC_REV_57780 &&
Joe Perches63c3a662011-04-26 08:12:10 +000016644 !tg3_flag(tp, 57765_PLUS)) {
Joe Perches41535772013-02-16 11:20:04 +000016645 if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
16646 tg3_asic_rev(tp) == ASIC_REV_5787 ||
16647 tg3_asic_rev(tp) == ASIC_REV_5784 ||
16648 tg3_asic_rev(tp) == ASIC_REV_5761) {
Michael Chand4011ad2007-02-13 12:17:25 -080016649 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
16650 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000016651 tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
Michael Chanc1d2a192007-01-08 19:57:20 -080016652 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000016653 tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
Matt Carlson321d32a2008-11-21 17:22:19 -080016654 } else
Matt Carlsonf07e9af2010-08-02 11:26:07 +000016655 tp->phy_flags |= TG3_PHYFLG_BER_BUG;
Michael Chanc424cb22006-04-29 18:56:34 -070016656 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070016657
Joe Perches41535772013-02-16 11:20:04 +000016658 if (tg3_asic_rev(tp) == ASIC_REV_5784 &&
16659 tg3_chip_rev(tp) != CHIPREV_5784_AX) {
Matt Carlsonb2a5c192008-04-03 21:44:44 -070016660 tp->phy_otp = tg3_read_otp_phycfg(tp);
16661 if (tp->phy_otp == 0)
16662 tp->phy_otp = TG3_OTP_DEFAULT;
16663 }
16664
Joe Perches63c3a662011-04-26 08:12:10 +000016665 if (tg3_flag(tp, CPMU_PRESENT))
Matt Carlson8ef21422008-05-02 16:47:53 -070016666 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
16667 else
16668 tp->mi_mode = MAC_MI_MODE_BASE;
16669
Linus Torvalds1da177e2005-04-16 15:20:36 -070016670 tp->coalesce_mode = 0;
Joe Perches41535772013-02-16 11:20:04 +000016671 if (tg3_chip_rev(tp) != CHIPREV_5700_AX &&
16672 tg3_chip_rev(tp) != CHIPREV_5700_BX)
Linus Torvalds1da177e2005-04-16 15:20:36 -070016673 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
16674
Matt Carlson4d958472011-04-20 07:57:35 +000016675 /* Set these bits to enable statistics workaround. */
Joe Perches41535772013-02-16 11:20:04 +000016676 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
Nithin Sujir94962f72013-12-06 09:53:19 -080016677 tg3_asic_rev(tp) == ASIC_REV_5762 ||
Joe Perches41535772013-02-16 11:20:04 +000016678 tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
16679 tg3_chip_rev_id(tp) == CHIPREV_ID_5720_A0) {
Matt Carlson4d958472011-04-20 07:57:35 +000016680 tp->coalesce_mode |= HOSTCC_MODE_ATTN;
16681 tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
16682 }
16683
Joe Perches41535772013-02-16 11:20:04 +000016684 if (tg3_asic_rev(tp) == ASIC_REV_5785 ||
16685 tg3_asic_rev(tp) == ASIC_REV_57780)
Joe Perches63c3a662011-04-26 08:12:10 +000016686 tg3_flag_set(tp, USE_PHYLIB);
Matt Carlson57e69832008-05-25 23:48:31 -070016687
Matt Carlson158d7ab2008-05-29 01:37:54 -070016688 err = tg3_mdio_init(tp);
16689 if (err)
16690 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070016691
16692 /* Initialize data/descriptor byte/word swapping. */
16693 val = tr32(GRC_MODE);
Joe Perches41535772013-02-16 11:20:04 +000016694 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
16695 tg3_asic_rev(tp) == ASIC_REV_5762)
Matt Carlsonf2096f92011-04-05 14:22:48 +000016696 val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
16697 GRC_MODE_WORD_SWAP_B2HRX_DATA |
16698 GRC_MODE_B2HRX_ENABLE |
16699 GRC_MODE_HTX2B_ENABLE |
16700 GRC_MODE_HOST_STACKUP);
16701 else
16702 val &= GRC_MODE_HOST_STACKUP;
16703
Linus Torvalds1da177e2005-04-16 15:20:36 -070016704 tw32(GRC_MODE, val | tp->grc_mode);
16705
16706 tg3_switch_clocks(tp);
16707
16708 /* Clear this out for sanity. */
16709 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
16710
Nat Gurumoorthy388d3332013-12-09 10:43:21 -080016711 /* Clear TG3PCI_REG_BASE_ADDR to prevent hangs. */
16712 tw32(TG3PCI_REG_BASE_ADDR, 0);
16713
Linus Torvalds1da177e2005-04-16 15:20:36 -070016714 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
16715 &pci_state_reg);
16716 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
Joe Perches63c3a662011-04-26 08:12:10 +000016717 !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
Joe Perches41535772013-02-16 11:20:04 +000016718 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
16719 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0 ||
16720 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B2 ||
16721 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B5) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070016722 void __iomem *sram_base;
16723
16724 /* Write some dummy words into the SRAM status block
16725 * area, see if it reads back correctly. If the return
16726 * value is bad, force enable the PCIX workaround.
16727 */
16728 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
16729
16730 writel(0x00000000, sram_base);
16731 writel(0x00000000, sram_base + 4);
16732 writel(0xffffffff, sram_base + 4);
16733 if (readl(sram_base) != 0x00000000)
Joe Perches63c3a662011-04-26 08:12:10 +000016734 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
Linus Torvalds1da177e2005-04-16 15:20:36 -070016735 }
16736 }
16737
16738 udelay(50);
16739 tg3_nvram_init(tp);
16740
Nithin Sujirc4dab502013-03-06 17:02:34 +000016741 /* If the device has an NVRAM, no need to load patch firmware */
16742 if (tg3_asic_rev(tp) == ASIC_REV_57766 &&
16743 !tg3_flag(tp, NO_NVRAM))
16744 tp->fw_needed = NULL;
16745
Linus Torvalds1da177e2005-04-16 15:20:36 -070016746 grc_misc_cfg = tr32(GRC_MISC_CFG);
16747 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
16748
Joe Perches41535772013-02-16 11:20:04 +000016749 if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
Linus Torvalds1da177e2005-04-16 15:20:36 -070016750 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
16751 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
Joe Perches63c3a662011-04-26 08:12:10 +000016752 tg3_flag_set(tp, IS_5788);
Linus Torvalds1da177e2005-04-16 15:20:36 -070016753
Joe Perches63c3a662011-04-26 08:12:10 +000016754 if (!tg3_flag(tp, IS_5788) &&
Joe Perches41535772013-02-16 11:20:04 +000016755 tg3_asic_rev(tp) != ASIC_REV_5700)
Joe Perches63c3a662011-04-26 08:12:10 +000016756 tg3_flag_set(tp, TAGGED_STATUS);
16757 if (tg3_flag(tp, TAGGED_STATUS)) {
David S. Millerfac9b832005-05-18 22:46:34 -070016758 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
16759 HOSTCC_MODE_CLRTICK_TXBD);
16760
16761 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
16762 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
16763 tp->misc_host_ctrl);
16764 }
16765
Matt Carlson3bda1252008-08-15 14:08:22 -070016766 /* Preserve the APE MAC_MODE bits */
Joe Perches63c3a662011-04-26 08:12:10 +000016767 if (tg3_flag(tp, ENABLE_APE))
Matt Carlsond2394e6b2010-11-24 08:31:47 +000016768 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
Matt Carlson3bda1252008-08-15 14:08:22 -070016769 else
Matt Carlson6e01b202011-08-19 13:58:20 +000016770 tp->mac_mode = 0;
Matt Carlson3bda1252008-08-15 14:08:22 -070016771
Nithin Nayak Sujir3d567e02012-11-14 14:44:26 +000016772 if (tg3_10_100_only_device(tp, ent))
Matt Carlsonf07e9af2010-08-02 11:26:07 +000016773 tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
Linus Torvalds1da177e2005-04-16 15:20:36 -070016774
16775 err = tg3_phy_probe(tp);
16776 if (err) {
Matt Carlson2445e462010-04-05 10:19:21 +000016777 dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
Linus Torvalds1da177e2005-04-16 15:20:36 -070016778 /* ... but do not return immediately ... */
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070016779 tg3_mdio_fini(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070016780 }
16781
Matt Carlson184b8902010-04-05 10:19:25 +000016782 tg3_read_vpd(tp);
Michael Chanc4e65752006-03-20 22:29:32 -080016783 tg3_read_fw_ver(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070016784
Matt Carlsonf07e9af2010-08-02 11:26:07 +000016785 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
16786 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
Linus Torvalds1da177e2005-04-16 15:20:36 -070016787 } else {
Joe Perches41535772013-02-16 11:20:04 +000016788 if (tg3_asic_rev(tp) == ASIC_REV_5700)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000016789 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
Linus Torvalds1da177e2005-04-16 15:20:36 -070016790 else
Matt Carlsonf07e9af2010-08-02 11:26:07 +000016791 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
Linus Torvalds1da177e2005-04-16 15:20:36 -070016792 }
16793
16794 /* 5700 {AX,BX} chips have a broken status block link
16795 * change bit implementation, so we must use the
16796 * status register in those cases.
16797 */
Joe Perches41535772013-02-16 11:20:04 +000016798 if (tg3_asic_rev(tp) == ASIC_REV_5700)
Joe Perches63c3a662011-04-26 08:12:10 +000016799 tg3_flag_set(tp, USE_LINKCHG_REG);
Linus Torvalds1da177e2005-04-16 15:20:36 -070016800 else
Joe Perches63c3a662011-04-26 08:12:10 +000016801 tg3_flag_clear(tp, USE_LINKCHG_REG);
Linus Torvalds1da177e2005-04-16 15:20:36 -070016802
16803 /* The led_ctrl is set during tg3_phy_probe, here we might
16804 * have to force the link status polling mechanism based
16805 * upon subsystem IDs.
16806 */
16807 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
Joe Perches41535772013-02-16 11:20:04 +000016808 tg3_asic_rev(tp) == ASIC_REV_5701 &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +000016809 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
16810 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
Joe Perches63c3a662011-04-26 08:12:10 +000016811 tg3_flag_set(tp, USE_LINKCHG_REG);
Linus Torvalds1da177e2005-04-16 15:20:36 -070016812 }
16813
16814 /* For all SERDES we poll the MAC status register. */
Matt Carlsonf07e9af2010-08-02 11:26:07 +000016815 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
Joe Perches63c3a662011-04-26 08:12:10 +000016816 tg3_flag_set(tp, POLL_SERDES);
Linus Torvalds1da177e2005-04-16 15:20:36 -070016817 else
Joe Perches63c3a662011-04-26 08:12:10 +000016818 tg3_flag_clear(tp, POLL_SERDES);
Linus Torvalds1da177e2005-04-16 15:20:36 -070016819
Nithin Sujir1743b832014-01-03 10:09:14 -080016820 if (tg3_flag(tp, ENABLE_APE) && tg3_flag(tp, ENABLE_ASF))
16821 tg3_flag_set(tp, POLL_CPMU_LINK);
16822
Eric Dumazet9205fd92011-11-18 06:47:01 +000016823 tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
Matt Carlsond2757fc2010-04-12 06:58:27 +000016824 tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
Joe Perches41535772013-02-16 11:20:04 +000016825 if (tg3_asic_rev(tp) == ASIC_REV_5701 &&
Joe Perches63c3a662011-04-26 08:12:10 +000016826 tg3_flag(tp, PCIX_MODE)) {
Eric Dumazet9205fd92011-11-18 06:47:01 +000016827 tp->rx_offset = NET_SKB_PAD;
Matt Carlsond2757fc2010-04-12 06:58:27 +000016828#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
Matt Carlson9dc7a112010-04-12 06:58:28 +000016829 tp->rx_copy_thresh = ~(u16)0;
Matt Carlsond2757fc2010-04-12 06:58:27 +000016830#endif
16831 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070016832
Matt Carlson2c49a442010-09-30 10:34:35 +000016833 tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
16834 tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
Matt Carlson7cb32cf2010-09-30 10:34:36 +000016835 tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
16836
Matt Carlson2c49a442010-09-30 10:34:35 +000016837 tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
Michael Chanf92905d2006-06-29 20:14:29 -070016838
16839 /* Increment the rx prod index on the rx std ring by at most
16840 * 8 for these chips to workaround hw errata.
16841 */
Joe Perches41535772013-02-16 11:20:04 +000016842 if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
16843 tg3_asic_rev(tp) == ASIC_REV_5752 ||
16844 tg3_asic_rev(tp) == ASIC_REV_5755)
Michael Chanf92905d2006-06-29 20:14:29 -070016845 tp->rx_std_max_post = 8;
16846
Joe Perches63c3a662011-04-26 08:12:10 +000016847 if (tg3_flag(tp, ASPM_WORKAROUND))
Matt Carlson8ed5d972007-05-07 00:25:49 -070016848 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
16849 PCIE_PWR_MGMT_L1_THRESH_MSK;
16850
Linus Torvalds1da177e2005-04-16 15:20:36 -070016851 return err;
16852}
16853
David S. Miller49b6e95f2007-03-29 01:38:42 -070016854#ifdef CONFIG_SPARC
Bill Pemberton229b1ad2012-12-03 09:22:59 -050016855static int tg3_get_macaddr_sparc(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070016856{
16857 struct net_device *dev = tp->dev;
16858 struct pci_dev *pdev = tp->pdev;
David S. Miller49b6e95f2007-03-29 01:38:42 -070016859 struct device_node *dp = pci_device_to_OF_node(pdev);
David S. Miller374d4ca2007-03-29 01:57:57 -070016860 const unsigned char *addr;
David S. Miller49b6e95f2007-03-29 01:38:42 -070016861 int len;
Linus Torvalds1da177e2005-04-16 15:20:36 -070016862
David S. Miller49b6e95f2007-03-29 01:38:42 -070016863 addr = of_get_property(dp, "local-mac-address", &len);
Joe Perchesd458cdf2013-10-01 19:04:40 -070016864 if (addr && len == ETH_ALEN) {
16865 memcpy(dev->dev_addr, addr, ETH_ALEN);
David S. Miller49b6e95f2007-03-29 01:38:42 -070016866 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070016867 }
16868 return -ENODEV;
16869}
16870
Bill Pemberton229b1ad2012-12-03 09:22:59 -050016871static int tg3_get_default_macaddr_sparc(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070016872{
16873 struct net_device *dev = tp->dev;
16874
Joe Perchesd458cdf2013-10-01 19:04:40 -070016875 memcpy(dev->dev_addr, idprom->id_ethaddr, ETH_ALEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -070016876 return 0;
16877}
16878#endif
16879
Bill Pemberton229b1ad2012-12-03 09:22:59 -050016880static int tg3_get_device_address(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070016881{
16882 struct net_device *dev = tp->dev;
16883 u32 hi, lo, mac_offset;
Michael Chan008652b2006-03-27 23:14:53 -080016884 int addr_ok = 0;
Hauke Mehrtens7e6c63f2013-02-07 05:37:39 +000016885 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070016886
David S. Miller49b6e95f2007-03-29 01:38:42 -070016887#ifdef CONFIG_SPARC
Linus Torvalds1da177e2005-04-16 15:20:36 -070016888 if (!tg3_get_macaddr_sparc(tp))
16889 return 0;
16890#endif
16891
Hauke Mehrtens7e6c63f2013-02-07 05:37:39 +000016892 if (tg3_flag(tp, IS_SSB_CORE)) {
16893 err = ssb_gige_get_macaddr(tp->pdev, &dev->dev_addr[0]);
16894 if (!err && is_valid_ether_addr(&dev->dev_addr[0]))
16895 return 0;
16896 }
16897
Linus Torvalds1da177e2005-04-16 15:20:36 -070016898 mac_offset = 0x7c;
Joe Perches41535772013-02-16 11:20:04 +000016899 if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
Joe Perches63c3a662011-04-26 08:12:10 +000016900 tg3_flag(tp, 5780_CLASS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070016901 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
16902 mac_offset = 0xcc;
16903 if (tg3_nvram_lock(tp))
16904 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
16905 else
16906 tg3_nvram_unlock(tp);
Joe Perches63c3a662011-04-26 08:12:10 +000016907 } else if (tg3_flag(tp, 5717_PLUS)) {
Matt Carlson69f11c92011-07-13 09:27:30 +000016908 if (tp->pci_fn & 1)
Matt Carlsona1b950d2009-09-01 13:20:17 +000016909 mac_offset = 0xcc;
Matt Carlson69f11c92011-07-13 09:27:30 +000016910 if (tp->pci_fn > 1)
Matt Carlsona50d0792010-06-05 17:24:37 +000016911 mac_offset += 0x18c;
Joe Perches41535772013-02-16 11:20:04 +000016912 } else if (tg3_asic_rev(tp) == ASIC_REV_5906)
Michael Chanb5d37722006-09-27 16:06:21 -070016913 mac_offset = 0x10;
Linus Torvalds1da177e2005-04-16 15:20:36 -070016914
16915 /* First try to get it from MAC address mailbox. */
16916 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
16917 if ((hi >> 16) == 0x484b) {
16918 dev->dev_addr[0] = (hi >> 8) & 0xff;
16919 dev->dev_addr[1] = (hi >> 0) & 0xff;
16920
16921 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
16922 dev->dev_addr[2] = (lo >> 24) & 0xff;
16923 dev->dev_addr[3] = (lo >> 16) & 0xff;
16924 dev->dev_addr[4] = (lo >> 8) & 0xff;
16925 dev->dev_addr[5] = (lo >> 0) & 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -070016926
Michael Chan008652b2006-03-27 23:14:53 -080016927 /* Some old bootcode may report a 0 MAC address in SRAM */
16928 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
16929 }
16930 if (!addr_ok) {
16931 /* Next, try NVRAM. */
Joe Perches63c3a662011-04-26 08:12:10 +000016932 if (!tg3_flag(tp, NO_NVRAM) &&
Matt Carlsondf259d82009-04-20 06:57:14 +000016933 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
Matt Carlson6d348f22009-02-25 14:25:52 +000016934 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
Matt Carlson62cedd12009-04-20 14:52:29 -070016935 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
16936 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
Michael Chan008652b2006-03-27 23:14:53 -080016937 }
16938 /* Finally just fetch it out of the MAC control regs. */
16939 else {
16940 hi = tr32(MAC_ADDR_0_HIGH);
16941 lo = tr32(MAC_ADDR_0_LOW);
16942
16943 dev->dev_addr[5] = lo & 0xff;
16944 dev->dev_addr[4] = (lo >> 8) & 0xff;
16945 dev->dev_addr[3] = (lo >> 16) & 0xff;
16946 dev->dev_addr[2] = (lo >> 24) & 0xff;
16947 dev->dev_addr[1] = hi & 0xff;
16948 dev->dev_addr[0] = (hi >> 8) & 0xff;
16949 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070016950 }
16951
16952 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
David S. Miller7582a332008-03-20 15:53:15 -070016953#ifdef CONFIG_SPARC
Linus Torvalds1da177e2005-04-16 15:20:36 -070016954 if (!tg3_get_default_macaddr_sparc(tp))
16955 return 0;
16956#endif
16957 return -EINVAL;
16958 }
16959 return 0;
16960}
16961
David S. Miller59e6b432005-05-18 22:50:10 -070016962#define BOUNDARY_SINGLE_CACHELINE 1
16963#define BOUNDARY_MULTI_CACHELINE 2
16964
Bill Pemberton229b1ad2012-12-03 09:22:59 -050016965static u32 tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
David S. Miller59e6b432005-05-18 22:50:10 -070016966{
16967 int cacheline_size;
16968 u8 byte;
16969 int goal;
16970
16971 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
16972 if (byte == 0)
16973 cacheline_size = 1024;
16974 else
16975 cacheline_size = (int) byte * 4;
16976
16977 /* On 5703 and later chips, the boundary bits have no
16978 * effect.
16979 */
Joe Perches41535772013-02-16 11:20:04 +000016980 if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
16981 tg3_asic_rev(tp) != ASIC_REV_5701 &&
Joe Perches63c3a662011-04-26 08:12:10 +000016982 !tg3_flag(tp, PCI_EXPRESS))
David S. Miller59e6b432005-05-18 22:50:10 -070016983 goto out;
16984
16985#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
16986 goal = BOUNDARY_MULTI_CACHELINE;
16987#else
16988#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
16989 goal = BOUNDARY_SINGLE_CACHELINE;
16990#else
16991 goal = 0;
16992#endif
16993#endif
16994
Joe Perches63c3a662011-04-26 08:12:10 +000016995 if (tg3_flag(tp, 57765_PLUS)) {
Matt Carlsoncbf9ca62009-11-13 13:03:40 +000016996 val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
16997 goto out;
16998 }
16999
David S. Miller59e6b432005-05-18 22:50:10 -070017000 if (!goal)
17001 goto out;
17002
17003 /* PCI controllers on most RISC systems tend to disconnect
17004 * when a device tries to burst across a cache-line boundary.
17005 * Therefore, letting tg3 do so just wastes PCI bandwidth.
17006 *
17007 * Unfortunately, for PCI-E there are only limited
17008 * write-side controls for this, and thus for reads
17009 * we will still get the disconnects. We'll also waste
17010 * these PCI cycles for both read and write for chips
17011 * other than 5700 and 5701 which do not implement the
17012 * boundary bits.
17013 */
Joe Perches63c3a662011-04-26 08:12:10 +000017014 if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
David S. Miller59e6b432005-05-18 22:50:10 -070017015 switch (cacheline_size) {
17016 case 16:
17017 case 32:
17018 case 64:
17019 case 128:
17020 if (goal == BOUNDARY_SINGLE_CACHELINE) {
17021 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
17022 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
17023 } else {
17024 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
17025 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
17026 }
17027 break;
17028
17029 case 256:
17030 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
17031 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
17032 break;
17033
17034 default:
17035 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
17036 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
17037 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -070017038 }
Joe Perches63c3a662011-04-26 08:12:10 +000017039 } else if (tg3_flag(tp, PCI_EXPRESS)) {
David S. Miller59e6b432005-05-18 22:50:10 -070017040 switch (cacheline_size) {
17041 case 16:
17042 case 32:
17043 case 64:
17044 if (goal == BOUNDARY_SINGLE_CACHELINE) {
17045 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
17046 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
17047 break;
17048 }
17049 /* fallthrough */
17050 case 128:
17051 default:
17052 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
17053 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
17054 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -070017055 }
David S. Miller59e6b432005-05-18 22:50:10 -070017056 } else {
17057 switch (cacheline_size) {
17058 case 16:
17059 if (goal == BOUNDARY_SINGLE_CACHELINE) {
17060 val |= (DMA_RWCTRL_READ_BNDRY_16 |
17061 DMA_RWCTRL_WRITE_BNDRY_16);
17062 break;
17063 }
17064 /* fallthrough */
17065 case 32:
17066 if (goal == BOUNDARY_SINGLE_CACHELINE) {
17067 val |= (DMA_RWCTRL_READ_BNDRY_32 |
17068 DMA_RWCTRL_WRITE_BNDRY_32);
17069 break;
17070 }
17071 /* fallthrough */
17072 case 64:
17073 if (goal == BOUNDARY_SINGLE_CACHELINE) {
17074 val |= (DMA_RWCTRL_READ_BNDRY_64 |
17075 DMA_RWCTRL_WRITE_BNDRY_64);
17076 break;
17077 }
17078 /* fallthrough */
17079 case 128:
17080 if (goal == BOUNDARY_SINGLE_CACHELINE) {
17081 val |= (DMA_RWCTRL_READ_BNDRY_128 |
17082 DMA_RWCTRL_WRITE_BNDRY_128);
17083 break;
17084 }
17085 /* fallthrough */
17086 case 256:
17087 val |= (DMA_RWCTRL_READ_BNDRY_256 |
17088 DMA_RWCTRL_WRITE_BNDRY_256);
17089 break;
17090 case 512:
17091 val |= (DMA_RWCTRL_READ_BNDRY_512 |
17092 DMA_RWCTRL_WRITE_BNDRY_512);
17093 break;
17094 case 1024:
17095 default:
17096 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
17097 DMA_RWCTRL_WRITE_BNDRY_1024);
17098 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -070017099 }
David S. Miller59e6b432005-05-18 22:50:10 -070017100 }
17101
17102out:
17103 return val;
17104}
17105
Bill Pemberton229b1ad2012-12-03 09:22:59 -050017106static int tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma,
Joe Perches953c96e2013-04-09 10:18:14 +000017107 int size, bool to_device)
Linus Torvalds1da177e2005-04-16 15:20:36 -070017108{
17109 struct tg3_internal_buffer_desc test_desc;
17110 u32 sram_dma_descs;
17111 int i, ret;
17112
17113 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
17114
17115 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
17116 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
17117 tw32(RDMAC_STATUS, 0);
17118 tw32(WDMAC_STATUS, 0);
17119
17120 tw32(BUFMGR_MODE, 0);
17121 tw32(FTQ_RESET, 0);
17122
17123 test_desc.addr_hi = ((u64) buf_dma) >> 32;
17124 test_desc.addr_lo = buf_dma & 0xffffffff;
17125 test_desc.nic_mbuf = 0x00002100;
17126 test_desc.len = size;
17127
17128 /*
17129 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
17130 * the *second* time the tg3 driver was getting loaded after an
17131 * initial scan.
17132 *
17133 * Broadcom tells me:
17134 * ...the DMA engine is connected to the GRC block and a DMA
17135 * reset may affect the GRC block in some unpredictable way...
17136 * The behavior of resets to individual blocks has not been tested.
17137 *
17138 * Broadcom noted the GRC reset will also reset all sub-components.
17139 */
17140 if (to_device) {
17141 test_desc.cqid_sqid = (13 << 8) | 2;
17142
17143 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
17144 udelay(40);
17145 } else {
17146 test_desc.cqid_sqid = (16 << 8) | 7;
17147
17148 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
17149 udelay(40);
17150 }
17151 test_desc.flags = 0x00000005;
17152
17153 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
17154 u32 val;
17155
17156 val = *(((u32 *)&test_desc) + i);
17157 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
17158 sram_dma_descs + (i * sizeof(u32)));
17159 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
17160 }
17161 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
17162
Matt Carlson859a588792010-04-05 10:19:28 +000017163 if (to_device)
Linus Torvalds1da177e2005-04-16 15:20:36 -070017164 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
Matt Carlson859a588792010-04-05 10:19:28 +000017165 else
Linus Torvalds1da177e2005-04-16 15:20:36 -070017166 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
Linus Torvalds1da177e2005-04-16 15:20:36 -070017167
17168 ret = -ENODEV;
17169 for (i = 0; i < 40; i++) {
17170 u32 val;
17171
17172 if (to_device)
17173 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
17174 else
17175 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
17176 if ((val & 0xffff) == sram_dma_descs) {
17177 ret = 0;
17178 break;
17179 }
17180
17181 udelay(100);
17182 }
17183
17184 return ret;
17185}
17186
David S. Millerded73402005-05-23 13:59:47 -070017187#define TEST_BUFFER_SIZE 0x2000
Linus Torvalds1da177e2005-04-16 15:20:36 -070017188
Benoit Taine9baa3c32014-08-08 15:56:03 +020017189static const struct pci_device_id tg3_dma_wait_state_chipsets[] = {
Joe Perches895950c2010-12-21 02:16:08 -080017190 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
17191 { },
17192};
17193
Bill Pemberton229b1ad2012-12-03 09:22:59 -050017194static int tg3_test_dma(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070017195{
17196 dma_addr_t buf_dma;
David S. Miller59e6b432005-05-18 22:50:10 -070017197 u32 *buf, saved_dma_rwctrl;
Matt Carlsoncbf9ca62009-11-13 13:03:40 +000017198 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070017199
Matt Carlson4bae65c2010-11-24 08:31:52 +000017200 buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
17201 &buf_dma, GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -070017202 if (!buf) {
17203 ret = -ENOMEM;
17204 goto out_nofree;
17205 }
17206
17207 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
17208 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
17209
David S. Miller59e6b432005-05-18 22:50:10 -070017210 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070017211
Joe Perches63c3a662011-04-26 08:12:10 +000017212 if (tg3_flag(tp, 57765_PLUS))
Matt Carlsoncbf9ca62009-11-13 13:03:40 +000017213 goto out;
17214
Joe Perches63c3a662011-04-26 08:12:10 +000017215 if (tg3_flag(tp, PCI_EXPRESS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070017216 /* DMA read watermark not used on PCIE */
17217 tp->dma_rwctrl |= 0x00180000;
Joe Perches63c3a662011-04-26 08:12:10 +000017218 } else if (!tg3_flag(tp, PCIX_MODE)) {
Joe Perches41535772013-02-16 11:20:04 +000017219 if (tg3_asic_rev(tp) == ASIC_REV_5705 ||
17220 tg3_asic_rev(tp) == ASIC_REV_5750)
Linus Torvalds1da177e2005-04-16 15:20:36 -070017221 tp->dma_rwctrl |= 0x003f0000;
17222 else
17223 tp->dma_rwctrl |= 0x003f000f;
17224 } else {
Joe Perches41535772013-02-16 11:20:04 +000017225 if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
17226 tg3_asic_rev(tp) == ASIC_REV_5704) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070017227 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
Michael Chan49afdeb2007-02-13 12:17:03 -080017228 u32 read_water = 0x7;
Linus Torvalds1da177e2005-04-16 15:20:36 -070017229
Michael Chan4a29cc22006-03-19 13:21:12 -080017230 /* If the 5704 is behind the EPB bridge, we can
17231 * do the less restrictive ONE_DMA workaround for
17232 * better performance.
17233 */
Joe Perches63c3a662011-04-26 08:12:10 +000017234 if (tg3_flag(tp, 40BIT_DMA_BUG) &&
Joe Perches41535772013-02-16 11:20:04 +000017235 tg3_asic_rev(tp) == ASIC_REV_5704)
Michael Chan4a29cc22006-03-19 13:21:12 -080017236 tp->dma_rwctrl |= 0x8000;
17237 else if (ccval == 0x6 || ccval == 0x7)
Linus Torvalds1da177e2005-04-16 15:20:36 -070017238 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
17239
Joe Perches41535772013-02-16 11:20:04 +000017240 if (tg3_asic_rev(tp) == ASIC_REV_5703)
Michael Chan49afdeb2007-02-13 12:17:03 -080017241 read_water = 4;
David S. Miller59e6b432005-05-18 22:50:10 -070017242 /* Set bit 23 to enable PCIX hw bug fix */
Michael Chan49afdeb2007-02-13 12:17:03 -080017243 tp->dma_rwctrl |=
17244 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
17245 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
17246 (1 << 23);
Joe Perches41535772013-02-16 11:20:04 +000017247 } else if (tg3_asic_rev(tp) == ASIC_REV_5780) {
Michael Chan4cf78e42005-07-25 12:29:19 -070017248 /* 5780 always in PCIX mode */
17249 tp->dma_rwctrl |= 0x00144000;
Joe Perches41535772013-02-16 11:20:04 +000017250 } else if (tg3_asic_rev(tp) == ASIC_REV_5714) {
Michael Chana4e2b342005-10-26 15:46:52 -070017251 /* 5714 always in PCIX mode */
17252 tp->dma_rwctrl |= 0x00148000;
Linus Torvalds1da177e2005-04-16 15:20:36 -070017253 } else {
17254 tp->dma_rwctrl |= 0x001b000f;
17255 }
17256 }
Hauke Mehrtens7e6c63f2013-02-07 05:37:39 +000017257 if (tg3_flag(tp, ONE_DMA_AT_ONCE))
17258 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
Linus Torvalds1da177e2005-04-16 15:20:36 -070017259
Joe Perches41535772013-02-16 11:20:04 +000017260 if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
17261 tg3_asic_rev(tp) == ASIC_REV_5704)
Linus Torvalds1da177e2005-04-16 15:20:36 -070017262 tp->dma_rwctrl &= 0xfffffff0;
17263
Joe Perches41535772013-02-16 11:20:04 +000017264 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
17265 tg3_asic_rev(tp) == ASIC_REV_5701) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070017266 /* Remove this if it causes problems for some boards. */
17267 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
17268
17269 /* On 5700/5701 chips, we need to set this bit.
17270 * Otherwise the chip will issue cacheline transactions
17271 * to streamable DMA memory with not all the byte
17272 * enables turned on. This is an error on several
17273 * RISC PCI controllers, in particular sparc64.
17274 *
17275 * On 5703/5704 chips, this bit has been reassigned
17276 * a different meaning. In particular, it is used
17277 * on those chips to enable a PCI-X workaround.
17278 */
17279 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
17280 }
17281
17282 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
17283
Linus Torvalds1da177e2005-04-16 15:20:36 -070017284
Joe Perches41535772013-02-16 11:20:04 +000017285 if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
17286 tg3_asic_rev(tp) != ASIC_REV_5701)
Linus Torvalds1da177e2005-04-16 15:20:36 -070017287 goto out;
17288
David S. Miller59e6b432005-05-18 22:50:10 -070017289 /* It is best to perform DMA test with maximum write burst size
17290 * to expose the 5700/5701 write DMA bug.
17291 */
17292 saved_dma_rwctrl = tp->dma_rwctrl;
17293 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
17294 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
17295
Linus Torvalds1da177e2005-04-16 15:20:36 -070017296 while (1) {
17297 u32 *p = buf, i;
17298
17299 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
17300 p[i] = i;
17301
17302 /* Send the buffer to the chip. */
Joe Perches953c96e2013-04-09 10:18:14 +000017303 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -070017304 if (ret) {
Matt Carlson2445e462010-04-05 10:19:21 +000017305 dev_err(&tp->pdev->dev,
17306 "%s: Buffer write failed. err = %d\n",
17307 __func__, ret);
Linus Torvalds1da177e2005-04-16 15:20:36 -070017308 break;
17309 }
17310
Linus Torvalds1da177e2005-04-16 15:20:36 -070017311 /* Now read it back. */
Joe Perches953c96e2013-04-09 10:18:14 +000017312 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -070017313 if (ret) {
Matt Carlson5129c3a2010-04-05 10:19:23 +000017314 dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
17315 "err = %d\n", __func__, ret);
Linus Torvalds1da177e2005-04-16 15:20:36 -070017316 break;
17317 }
17318
17319 /* Verify it. */
17320 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
17321 if (p[i] == i)
17322 continue;
17323
David S. Miller59e6b432005-05-18 22:50:10 -070017324 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
17325 DMA_RWCTRL_WRITE_BNDRY_16) {
17326 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -070017327 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
17328 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
17329 break;
17330 } else {
Matt Carlson2445e462010-04-05 10:19:21 +000017331 dev_err(&tp->pdev->dev,
17332 "%s: Buffer corrupted on read back! "
17333 "(%d != %d)\n", __func__, p[i], i);
Linus Torvalds1da177e2005-04-16 15:20:36 -070017334 ret = -ENODEV;
17335 goto out;
17336 }
17337 }
17338
17339 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
17340 /* Success. */
17341 ret = 0;
17342 break;
17343 }
17344 }
David S. Miller59e6b432005-05-18 22:50:10 -070017345 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
17346 DMA_RWCTRL_WRITE_BNDRY_16) {
17347 /* DMA test passed without adjusting DMA boundary,
Michael Chan6d1cfba2005-06-08 14:13:14 -070017348 * now look for chipsets that are known to expose the
17349 * DMA bug without failing the test.
David S. Miller59e6b432005-05-18 22:50:10 -070017350 */
Matt Carlson41434702011-03-09 16:58:22 +000017351 if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
Michael Chan6d1cfba2005-06-08 14:13:14 -070017352 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
17353 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
Matt Carlson859a588792010-04-05 10:19:28 +000017354 } else {
Michael Chan6d1cfba2005-06-08 14:13:14 -070017355 /* Safe to use the calculated DMA boundary. */
17356 tp->dma_rwctrl = saved_dma_rwctrl;
Matt Carlson859a588792010-04-05 10:19:28 +000017357 }
Michael Chan6d1cfba2005-06-08 14:13:14 -070017358
David S. Miller59e6b432005-05-18 22:50:10 -070017359 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
17360 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070017361
17362out:
Matt Carlson4bae65c2010-11-24 08:31:52 +000017363 dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
Linus Torvalds1da177e2005-04-16 15:20:36 -070017364out_nofree:
17365 return ret;
17366}
17367
Bill Pemberton229b1ad2012-12-03 09:22:59 -050017368static void tg3_init_bufmgr_config(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070017369{
Joe Perches63c3a662011-04-26 08:12:10 +000017370 if (tg3_flag(tp, 57765_PLUS)) {
Matt Carlson666bc832010-01-20 16:58:03 +000017371 tp->bufmgr_config.mbuf_read_dma_low_water =
17372 DEFAULT_MB_RDMA_LOW_WATER_5705;
17373 tp->bufmgr_config.mbuf_mac_rx_low_water =
17374 DEFAULT_MB_MACRX_LOW_WATER_57765;
17375 tp->bufmgr_config.mbuf_high_water =
17376 DEFAULT_MB_HIGH_WATER_57765;
17377
17378 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
17379 DEFAULT_MB_RDMA_LOW_WATER_5705;
17380 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
17381 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
17382 tp->bufmgr_config.mbuf_high_water_jumbo =
17383 DEFAULT_MB_HIGH_WATER_JUMBO_57765;
Joe Perches63c3a662011-04-26 08:12:10 +000017384 } else if (tg3_flag(tp, 5705_PLUS)) {
Michael Chanfdfec1722005-07-25 12:31:48 -070017385 tp->bufmgr_config.mbuf_read_dma_low_water =
17386 DEFAULT_MB_RDMA_LOW_WATER_5705;
17387 tp->bufmgr_config.mbuf_mac_rx_low_water =
17388 DEFAULT_MB_MACRX_LOW_WATER_5705;
17389 tp->bufmgr_config.mbuf_high_water =
17390 DEFAULT_MB_HIGH_WATER_5705;
Joe Perches41535772013-02-16 11:20:04 +000017391 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
Michael Chanb5d37722006-09-27 16:06:21 -070017392 tp->bufmgr_config.mbuf_mac_rx_low_water =
17393 DEFAULT_MB_MACRX_LOW_WATER_5906;
17394 tp->bufmgr_config.mbuf_high_water =
17395 DEFAULT_MB_HIGH_WATER_5906;
17396 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070017397
Michael Chanfdfec1722005-07-25 12:31:48 -070017398 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
17399 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
17400 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
17401 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
17402 tp->bufmgr_config.mbuf_high_water_jumbo =
17403 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
17404 } else {
17405 tp->bufmgr_config.mbuf_read_dma_low_water =
17406 DEFAULT_MB_RDMA_LOW_WATER;
17407 tp->bufmgr_config.mbuf_mac_rx_low_water =
17408 DEFAULT_MB_MACRX_LOW_WATER;
17409 tp->bufmgr_config.mbuf_high_water =
17410 DEFAULT_MB_HIGH_WATER;
17411
17412 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
17413 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
17414 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
17415 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
17416 tp->bufmgr_config.mbuf_high_water_jumbo =
17417 DEFAULT_MB_HIGH_WATER_JUMBO;
17418 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070017419
17420 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
17421 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
17422}
17423
Bill Pemberton229b1ad2012-12-03 09:22:59 -050017424static char *tg3_phy_string(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070017425{
Matt Carlson79eb6902010-02-17 15:17:03 +000017426 switch (tp->phy_id & TG3_PHY_ID_MASK) {
17427 case TG3_PHY_ID_BCM5400: return "5400";
17428 case TG3_PHY_ID_BCM5401: return "5401";
17429 case TG3_PHY_ID_BCM5411: return "5411";
17430 case TG3_PHY_ID_BCM5701: return "5701";
17431 case TG3_PHY_ID_BCM5703: return "5703";
17432 case TG3_PHY_ID_BCM5704: return "5704";
17433 case TG3_PHY_ID_BCM5705: return "5705";
17434 case TG3_PHY_ID_BCM5750: return "5750";
17435 case TG3_PHY_ID_BCM5752: return "5752";
17436 case TG3_PHY_ID_BCM5714: return "5714";
17437 case TG3_PHY_ID_BCM5780: return "5780";
17438 case TG3_PHY_ID_BCM5755: return "5755";
17439 case TG3_PHY_ID_BCM5787: return "5787";
17440 case TG3_PHY_ID_BCM5784: return "5784";
17441 case TG3_PHY_ID_BCM5756: return "5722/5756";
17442 case TG3_PHY_ID_BCM5906: return "5906";
17443 case TG3_PHY_ID_BCM5761: return "5761";
17444 case TG3_PHY_ID_BCM5718C: return "5718C";
17445 case TG3_PHY_ID_BCM5718S: return "5718S";
17446 case TG3_PHY_ID_BCM57765: return "57765";
Matt Carlson302b5002010-06-05 17:24:38 +000017447 case TG3_PHY_ID_BCM5719C: return "5719C";
Matt Carlson6418f2c2011-04-05 14:22:49 +000017448 case TG3_PHY_ID_BCM5720C: return "5720C";
Michael Chanc65a17f2013-01-06 12:51:07 +000017449 case TG3_PHY_ID_BCM5762: return "5762C";
Matt Carlson79eb6902010-02-17 15:17:03 +000017450 case TG3_PHY_ID_BCM8002: return "8002/serdes";
Linus Torvalds1da177e2005-04-16 15:20:36 -070017451 case 0: return "serdes";
17452 default: return "unknown";
Stephen Hemminger855e1112008-04-16 16:37:28 -070017453 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070017454}
17455
Bill Pemberton229b1ad2012-12-03 09:22:59 -050017456static char *tg3_bus_string(struct tg3 *tp, char *str)
Michael Chanf9804dd2005-09-27 12:13:10 -070017457{
Joe Perches63c3a662011-04-26 08:12:10 +000017458 if (tg3_flag(tp, PCI_EXPRESS)) {
Michael Chanf9804dd2005-09-27 12:13:10 -070017459 strcpy(str, "PCI Express");
17460 return str;
Joe Perches63c3a662011-04-26 08:12:10 +000017461 } else if (tg3_flag(tp, PCIX_MODE)) {
Michael Chanf9804dd2005-09-27 12:13:10 -070017462 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
17463
17464 strcpy(str, "PCIX:");
17465
17466 if ((clock_ctrl == 7) ||
17467 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
17468 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
17469 strcat(str, "133MHz");
17470 else if (clock_ctrl == 0)
17471 strcat(str, "33MHz");
17472 else if (clock_ctrl == 2)
17473 strcat(str, "50MHz");
17474 else if (clock_ctrl == 4)
17475 strcat(str, "66MHz");
17476 else if (clock_ctrl == 6)
17477 strcat(str, "100MHz");
Michael Chanf9804dd2005-09-27 12:13:10 -070017478 } else {
17479 strcpy(str, "PCI:");
Joe Perches63c3a662011-04-26 08:12:10 +000017480 if (tg3_flag(tp, PCI_HIGH_SPEED))
Michael Chanf9804dd2005-09-27 12:13:10 -070017481 strcat(str, "66MHz");
17482 else
17483 strcat(str, "33MHz");
17484 }
Joe Perches63c3a662011-04-26 08:12:10 +000017485 if (tg3_flag(tp, PCI_32BIT))
Michael Chanf9804dd2005-09-27 12:13:10 -070017486 strcat(str, ":32-bit");
17487 else
17488 strcat(str, ":64-bit");
17489 return str;
17490}
17491
Bill Pemberton229b1ad2012-12-03 09:22:59 -050017492static void tg3_init_coal(struct tg3 *tp)
David S. Miller15f98502005-05-18 22:49:26 -070017493{
17494 struct ethtool_coalesce *ec = &tp->coal;
17495
17496 memset(ec, 0, sizeof(*ec));
17497 ec->cmd = ETHTOOL_GCOALESCE;
17498 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
17499 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
17500 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
17501 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
17502 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
17503 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
17504 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
17505 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
17506 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
17507
17508 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
17509 HOSTCC_MODE_CLRTICK_TXBD)) {
17510 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
17511 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
17512 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
17513 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
17514 }
Michael Chand244c892005-07-05 14:42:33 -070017515
Joe Perches63c3a662011-04-26 08:12:10 +000017516 if (tg3_flag(tp, 5705_PLUS)) {
Michael Chand244c892005-07-05 14:42:33 -070017517 ec->rx_coalesce_usecs_irq = 0;
17518 ec->tx_coalesce_usecs_irq = 0;
17519 ec->stats_block_coalesce_usecs = 0;
17520 }
David S. Miller15f98502005-05-18 22:49:26 -070017521}
17522
Bill Pemberton229b1ad2012-12-03 09:22:59 -050017523static int tg3_init_one(struct pci_dev *pdev,
Linus Torvalds1da177e2005-04-16 15:20:36 -070017524 const struct pci_device_id *ent)
17525{
Linus Torvalds1da177e2005-04-16 15:20:36 -070017526 struct net_device *dev;
17527 struct tg3 *tp;
Yijing Wang5865fc12013-06-02 21:36:21 +000017528 int i, err;
Matt Carlson646c9ed2009-09-01 12:58:41 +000017529 u32 sndmbx, rcvmbx, intmbx;
Michael Chanf9804dd2005-09-27 12:13:10 -070017530 char str[40];
Michael Chan72f2afb2006-03-06 19:28:35 -080017531 u64 dma_mask, persist_dma_mask;
Michał Mirosławc8f44af2011-11-15 15:29:55 +000017532 netdev_features_t features = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070017533
Joe Perches05dbe002010-02-17 19:44:19 +000017534 printk_once(KERN_INFO "%s\n", version);
Linus Torvalds1da177e2005-04-16 15:20:36 -070017535
17536 err = pci_enable_device(pdev);
17537 if (err) {
Matt Carlson2445e462010-04-05 10:19:21 +000017538 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070017539 return err;
17540 }
17541
Linus Torvalds1da177e2005-04-16 15:20:36 -070017542 err = pci_request_regions(pdev, DRV_MODULE_NAME);
17543 if (err) {
Matt Carlson2445e462010-04-05 10:19:21 +000017544 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070017545 goto err_out_disable_pdev;
17546 }
17547
17548 pci_set_master(pdev);
17549
Matt Carlsonfe5f5782009-09-01 13:09:39 +000017550 dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
Linus Torvalds1da177e2005-04-16 15:20:36 -070017551 if (!dev) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070017552 err = -ENOMEM;
Yijing Wang5865fc12013-06-02 21:36:21 +000017553 goto err_out_free_res;
Linus Torvalds1da177e2005-04-16 15:20:36 -070017554 }
17555
Linus Torvalds1da177e2005-04-16 15:20:36 -070017556 SET_NETDEV_DEV(dev, &pdev->dev);
17557
Linus Torvalds1da177e2005-04-16 15:20:36 -070017558 tp = netdev_priv(dev);
17559 tp->pdev = pdev;
17560 tp->dev = dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -070017561 tp->rx_mode = TG3_DEF_RX_MODE;
17562 tp->tx_mode = TG3_DEF_TX_MODE;
Nithin Nayak Sujir9c13cb82013-01-14 17:10:59 +000017563 tp->irq_sync = 1;
Matt Carlson8ef21422008-05-02 16:47:53 -070017564
Linus Torvalds1da177e2005-04-16 15:20:36 -070017565 if (tg3_debug > 0)
17566 tp->msg_enable = tg3_debug;
17567 else
17568 tp->msg_enable = TG3_DEF_MSG_ENABLE;
17569
Hauke Mehrtens7e6c63f2013-02-07 05:37:39 +000017570 if (pdev_is_ssb_gige_core(pdev)) {
17571 tg3_flag_set(tp, IS_SSB_CORE);
17572 if (ssb_gige_must_flush_posted_writes(pdev))
17573 tg3_flag_set(tp, FLUSH_POSTED_WRITES);
17574 if (ssb_gige_one_dma_at_once(pdev))
17575 tg3_flag_set(tp, ONE_DMA_AT_ONCE);
Hauke Mehrtensee002b62013-09-28 23:15:28 +020017576 if (ssb_gige_have_roboswitch(pdev)) {
17577 tg3_flag_set(tp, USE_PHYLIB);
Hauke Mehrtens7e6c63f2013-02-07 05:37:39 +000017578 tg3_flag_set(tp, ROBOSWITCH);
Hauke Mehrtensee002b62013-09-28 23:15:28 +020017579 }
Hauke Mehrtens7e6c63f2013-02-07 05:37:39 +000017580 if (ssb_gige_is_rgmii(pdev))
17581 tg3_flag_set(tp, RGMII_MODE);
17582 }
17583
Linus Torvalds1da177e2005-04-16 15:20:36 -070017584 /* The word/byte swap controls here control register access byte
17585 * swapping. DMA data byte swapping is controlled in the GRC_MODE
17586 * setting below.
17587 */
17588 tp->misc_host_ctrl =
17589 MISC_HOST_CTRL_MASK_PCI_INT |
17590 MISC_HOST_CTRL_WORD_SWAP |
17591 MISC_HOST_CTRL_INDIR_ACCESS |
17592 MISC_HOST_CTRL_PCISTATE_RW;
17593
17594 /* The NONFRM (non-frame) byte/word swap controls take effect
17595 * on descriptor entries, anything which isn't packet data.
17596 *
17597 * The StrongARM chips on the board (one for tx, one for rx)
17598 * are running in big-endian mode.
17599 */
17600 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
17601 GRC_MODE_WSWAP_NONFRM_DATA);
17602#ifdef __BIG_ENDIAN
17603 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
17604#endif
17605 spin_lock_init(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070017606 spin_lock_init(&tp->indirect_lock);
David Howellsc4028952006-11-22 14:57:56 +000017607 INIT_WORK(&tp->reset_task, tg3_reset_task);
Linus Torvalds1da177e2005-04-16 15:20:36 -070017608
Matt Carlsond5fe4882008-11-21 17:20:32 -080017609 tp->regs = pci_ioremap_bar(pdev, BAR_0);
Andy Gospodarekab0049b2007-09-06 20:42:14 +010017610 if (!tp->regs) {
Matt Carlsonab96b242010-04-05 10:19:22 +000017611 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070017612 err = -ENOMEM;
17613 goto err_out_free_dev;
17614 }
17615
Matt Carlsonc9cab242011-07-13 09:27:27 +000017616 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
17617 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
17618 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
17619 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
17620 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
Michael Chan79d49692012-11-05 14:26:29 +000017621 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
Matt Carlsonc9cab242011-07-13 09:27:27 +000017622 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
17623 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
Michael Chanc65a17f2013-01-06 12:51:07 +000017624 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
Nithin Sujir68273712013-09-20 16:46:56 -070017625 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57767 ||
17626 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57764 ||
Michael Chanc65a17f2013-01-06 12:51:07 +000017627 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
17628 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
Nithin Sujir68273712013-09-20 16:46:56 -070017629 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727 ||
17630 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57787) {
Matt Carlsonc9cab242011-07-13 09:27:27 +000017631 tg3_flag_set(tp, ENABLE_APE);
17632 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
17633 if (!tp->aperegs) {
17634 dev_err(&pdev->dev,
17635 "Cannot map APE registers, aborting\n");
17636 err = -ENOMEM;
17637 goto err_out_iounmap;
17638 }
17639 }
17640
Linus Torvalds1da177e2005-04-16 15:20:36 -070017641 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
17642 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
Linus Torvalds1da177e2005-04-16 15:20:36 -070017643
Linus Torvalds1da177e2005-04-16 15:20:36 -070017644 dev->ethtool_ops = &tg3_ethtool_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -070017645 dev->watchdog_timeo = TG3_TX_TIMEOUT;
Matt Carlson2ffcc982011-05-19 12:12:44 +000017646 dev->netdev_ops = &tg3_netdev_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -070017647 dev->irq = pdev->irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -070017648
Nithin Nayak Sujir3d567e02012-11-14 14:44:26 +000017649 err = tg3_get_invariants(tp, ent);
Linus Torvalds1da177e2005-04-16 15:20:36 -070017650 if (err) {
Matt Carlsonab96b242010-04-05 10:19:22 +000017651 dev_err(&pdev->dev,
17652 "Problem fetching invariants of chip, aborting\n");
Matt Carlsonc9cab242011-07-13 09:27:27 +000017653 goto err_out_apeunmap;
Linus Torvalds1da177e2005-04-16 15:20:36 -070017654 }
17655
Michael Chan4a29cc22006-03-19 13:21:12 -080017656 /* The EPB bridge inside 5714, 5715, and 5780 and any
17657 * device behind the EPB cannot support DMA addresses > 40-bit.
Michael Chan72f2afb2006-03-06 19:28:35 -080017658 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
17659 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
17660 * do DMA address check in tg3_start_xmit().
17661 */
Joe Perches63c3a662011-04-26 08:12:10 +000017662 if (tg3_flag(tp, IS_5788))
Yang Hongyang284901a2009-04-06 19:01:15 -070017663 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
Joe Perches63c3a662011-04-26 08:12:10 +000017664 else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
Yang Hongyang50cf1562009-04-06 19:01:14 -070017665 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
Michael Chan72f2afb2006-03-06 19:28:35 -080017666#ifdef CONFIG_HIGHMEM
Yang Hongyang6a355282009-04-06 19:01:13 -070017667 dma_mask = DMA_BIT_MASK(64);
Michael Chan72f2afb2006-03-06 19:28:35 -080017668#endif
Michael Chan4a29cc22006-03-19 13:21:12 -080017669 } else
Yang Hongyang6a355282009-04-06 19:01:13 -070017670 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
Michael Chan72f2afb2006-03-06 19:28:35 -080017671
17672 /* Configure DMA attributes. */
Yang Hongyang284901a2009-04-06 19:01:15 -070017673 if (dma_mask > DMA_BIT_MASK(32)) {
Michael Chan72f2afb2006-03-06 19:28:35 -080017674 err = pci_set_dma_mask(pdev, dma_mask);
17675 if (!err) {
Matt Carlson0da06062011-05-19 12:12:53 +000017676 features |= NETIF_F_HIGHDMA;
Michael Chan72f2afb2006-03-06 19:28:35 -080017677 err = pci_set_consistent_dma_mask(pdev,
17678 persist_dma_mask);
17679 if (err < 0) {
Matt Carlsonab96b242010-04-05 10:19:22 +000017680 dev_err(&pdev->dev, "Unable to obtain 64 bit "
17681 "DMA for consistent allocations\n");
Matt Carlsonc9cab242011-07-13 09:27:27 +000017682 goto err_out_apeunmap;
Michael Chan72f2afb2006-03-06 19:28:35 -080017683 }
17684 }
17685 }
Yang Hongyang284901a2009-04-06 19:01:15 -070017686 if (err || dma_mask == DMA_BIT_MASK(32)) {
17687 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Michael Chan72f2afb2006-03-06 19:28:35 -080017688 if (err) {
Matt Carlsonab96b242010-04-05 10:19:22 +000017689 dev_err(&pdev->dev,
17690 "No usable DMA configuration, aborting\n");
Matt Carlsonc9cab242011-07-13 09:27:27 +000017691 goto err_out_apeunmap;
Michael Chan72f2afb2006-03-06 19:28:35 -080017692 }
17693 }
17694
Michael Chanfdfec1722005-07-25 12:31:48 -070017695 tg3_init_bufmgr_config(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070017696
Matt Carlson0da06062011-05-19 12:12:53 +000017697 /* 5700 B0 chips do not support checksumming correctly due
17698 * to hardware bugs.
17699 */
Joe Perches41535772013-02-16 11:20:04 +000017700 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5700_B0) {
Matt Carlson0da06062011-05-19 12:12:53 +000017701 features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
17702
17703 if (tg3_flag(tp, 5755_PLUS))
17704 features |= NETIF_F_IPV6_CSUM;
17705 }
17706
Michael Chan4e3a7aa2006-03-20 17:47:44 -080017707 /* TSO is on by default on chips that support hardware TSO.
17708 * Firmware TSO on older chips gives lower performance, so it
17709 * is off by default, but can be enabled using ethtool.
17710 */
Joe Perches63c3a662011-04-26 08:12:10 +000017711 if ((tg3_flag(tp, HW_TSO_1) ||
17712 tg3_flag(tp, HW_TSO_2) ||
17713 tg3_flag(tp, HW_TSO_3)) &&
Matt Carlson0da06062011-05-19 12:12:53 +000017714 (features & NETIF_F_IP_CSUM))
17715 features |= NETIF_F_TSO;
Joe Perches63c3a662011-04-26 08:12:10 +000017716 if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
Matt Carlson0da06062011-05-19 12:12:53 +000017717 if (features & NETIF_F_IPV6_CSUM)
17718 features |= NETIF_F_TSO6;
Joe Perches63c3a662011-04-26 08:12:10 +000017719 if (tg3_flag(tp, HW_TSO_3) ||
Joe Perches41535772013-02-16 11:20:04 +000017720 tg3_asic_rev(tp) == ASIC_REV_5761 ||
17721 (tg3_asic_rev(tp) == ASIC_REV_5784 &&
17722 tg3_chip_rev(tp) != CHIPREV_5784_AX) ||
17723 tg3_asic_rev(tp) == ASIC_REV_5785 ||
17724 tg3_asic_rev(tp) == ASIC_REV_57780)
Matt Carlson0da06062011-05-19 12:12:53 +000017725 features |= NETIF_F_TSO_ECN;
Michael Chanb0026622006-07-03 19:42:14 -070017726 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070017727
Vlad Yasevich51dfe7b2014-03-24 17:52:12 -040017728 dev->features |= features | NETIF_F_HW_VLAN_CTAG_TX |
17729 NETIF_F_HW_VLAN_CTAG_RX;
Matt Carlsond542fe22011-05-19 16:02:43 +000017730 dev->vlan_features |= features;
17731
Mahesh Bandewar06c03c02011-05-08 06:51:48 +000017732 /*
17733 * Add loopback capability only for a subset of devices that support
17734 * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
17735 * loopback for the remaining devices.
17736 */
Joe Perches41535772013-02-16 11:20:04 +000017737 if (tg3_asic_rev(tp) != ASIC_REV_5780 &&
Mahesh Bandewar06c03c02011-05-08 06:51:48 +000017738 !tg3_flag(tp, CPMU_PRESENT))
17739 /* Add the loopback capability */
Matt Carlson0da06062011-05-19 12:12:53 +000017740 features |= NETIF_F_LOOPBACK;
17741
Matt Carlson0da06062011-05-19 12:12:53 +000017742 dev->hw_features |= features;
Michael Chane565eec2014-01-03 10:09:12 -080017743 dev->priv_flags |= IFF_UNICAST_FLT;
Mahesh Bandewar06c03c02011-05-08 06:51:48 +000017744
Joe Perches41535772013-02-16 11:20:04 +000017745 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A1 &&
Joe Perches63c3a662011-04-26 08:12:10 +000017746 !tg3_flag(tp, TSO_CAPABLE) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -070017747 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
Joe Perches63c3a662011-04-26 08:12:10 +000017748 tg3_flag_set(tp, MAX_RXPEND_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -070017749 tp->rx_pending = 63;
17750 }
17751
Linus Torvalds1da177e2005-04-16 15:20:36 -070017752 err = tg3_get_device_address(tp);
17753 if (err) {
Matt Carlsonab96b242010-04-05 10:19:22 +000017754 dev_err(&pdev->dev,
17755 "Could not obtain valid ethernet address, aborting\n");
Matt Carlsonc9cab242011-07-13 09:27:27 +000017756 goto err_out_apeunmap;
Matt Carlson0d3031d2007-10-10 18:02:43 -070017757 }
17758
Matt Carlsonc88864d2007-11-12 21:07:01 -080017759 /*
17760 * Reset chip in case UNDI or EFI driver did not shutdown
17761 * DMA self test will enable WDMAC and we'll see (spurious)
17762 * pending DMA on the PCI bus at that point.
17763 */
17764 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
17765 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
17766 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
17767 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
17768 }
17769
17770 err = tg3_test_dma(tp);
17771 if (err) {
Matt Carlsonab96b242010-04-05 10:19:22 +000017772 dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
Matt Carlsonc88864d2007-11-12 21:07:01 -080017773 goto err_out_apeunmap;
17774 }
17775
Matt Carlson78f90dc2009-11-13 13:03:42 +000017776 intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
17777 rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
17778 sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
Matt Carlson6fd45cb2010-09-15 08:59:57 +000017779 for (i = 0; i < tp->irq_max; i++) {
Matt Carlson78f90dc2009-11-13 13:03:42 +000017780 struct tg3_napi *tnapi = &tp->napi[i];
17781
17782 tnapi->tp = tp;
17783 tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
17784
17785 tnapi->int_mbox = intmbx;
Matt Carlson93a700a2011-08-31 11:44:54 +000017786 if (i <= 4)
Matt Carlson78f90dc2009-11-13 13:03:42 +000017787 intmbx += 0x8;
17788 else
17789 intmbx += 0x4;
17790
17791 tnapi->consmbox = rcvmbx;
17792 tnapi->prodmbox = sndmbx;
17793
Matt Carlson66cfd1b2010-09-30 10:34:30 +000017794 if (i)
Matt Carlson78f90dc2009-11-13 13:03:42 +000017795 tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
Matt Carlson66cfd1b2010-09-30 10:34:30 +000017796 else
Matt Carlson78f90dc2009-11-13 13:03:42 +000017797 tnapi->coal_now = HOSTCC_MODE_NOW;
Matt Carlson78f90dc2009-11-13 13:03:42 +000017798
Joe Perches63c3a662011-04-26 08:12:10 +000017799 if (!tg3_flag(tp, SUPPORT_MSIX))
Matt Carlson78f90dc2009-11-13 13:03:42 +000017800 break;
17801
17802 /*
17803 * If we support MSIX, we'll be using RSS. If we're using
17804 * RSS, the first vector only handles link interrupts and the
17805 * remaining vectors handle rx and tx interrupts. Reuse the
17806 * mailbox values for the next iteration. The values we setup
17807 * above are still useful for the single vectored mode.
17808 */
17809 if (!i)
17810 continue;
17811
17812 rcvmbx += 0x8;
17813
17814 if (sndmbx & 0x4)
17815 sndmbx -= 0x4;
17816 else
17817 sndmbx += 0xc;
17818 }
17819
Matt Carlsonc88864d2007-11-12 21:07:01 -080017820 tg3_init_coal(tp);
17821
Michael Chanc49a1562006-12-17 17:07:29 -080017822 pci_set_drvdata(pdev, dev);
17823
Joe Perches41535772013-02-16 11:20:04 +000017824 if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
17825 tg3_asic_rev(tp) == ASIC_REV_5720 ||
17826 tg3_asic_rev(tp) == ASIC_REV_5762)
Matt Carlsonfb4ce8a2012-12-03 19:37:00 +000017827 tg3_flag_set(tp, PTP_CAPABLE);
17828
Matt Carlson21f76382012-02-22 12:35:21 +000017829 tg3_timer_init(tp);
17830
Michael Chan402e1392013-02-14 12:13:41 +000017831 tg3_carrier_off(tp);
17832
Linus Torvalds1da177e2005-04-16 15:20:36 -070017833 err = register_netdev(dev);
17834 if (err) {
Matt Carlsonab96b242010-04-05 10:19:22 +000017835 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
Matt Carlson0d3031d2007-10-10 18:02:43 -070017836 goto err_out_apeunmap;
Linus Torvalds1da177e2005-04-16 15:20:36 -070017837 }
17838
Joe Perches05dbe002010-02-17 19:44:19 +000017839 netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
17840 tp->board_part_number,
Joe Perches41535772013-02-16 11:20:04 +000017841 tg3_chip_rev_id(tp),
Joe Perches05dbe002010-02-17 19:44:19 +000017842 tg3_bus_string(tp, str),
17843 dev->dev_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -070017844
Matt Carlsonf07e9af2010-08-02 11:26:07 +000017845 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000017846 struct phy_device *phydev;
Hauke Mehrtensead24022013-09-28 23:15:26 +020017847 phydev = tp->mdio_bus->phy_map[tp->phy_addr];
Matt Carlson5129c3a2010-04-05 10:19:23 +000017848 netdev_info(dev,
17849 "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
Joe Perches05dbe002010-02-17 19:44:19 +000017850 phydev->drv->name, dev_name(&phydev->dev));
Matt Carlsonf07e9af2010-08-02 11:26:07 +000017851 } else {
17852 char *ethtype;
17853
17854 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
17855 ethtype = "10/100Base-TX";
17856 else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
17857 ethtype = "1000Base-SX";
17858 else
17859 ethtype = "10/100/1000Base-T";
17860
Matt Carlson5129c3a2010-04-05 10:19:23 +000017861 netdev_info(dev, "attached PHY is %s (%s Ethernet) "
Matt Carlson47007832011-04-20 07:57:43 +000017862 "(WireSpeed[%d], EEE[%d])\n",
17863 tg3_phy_string(tp), ethtype,
17864 (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
17865 (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
Matt Carlsonf07e9af2010-08-02 11:26:07 +000017866 }
Matt Carlsondf59c942008-11-03 16:52:56 -080017867
Joe Perches05dbe002010-02-17 19:44:19 +000017868 netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
Michał Mirosławdc668912011-04-07 03:35:07 +000017869 (dev->features & NETIF_F_RXCSUM) != 0,
Joe Perches63c3a662011-04-26 08:12:10 +000017870 tg3_flag(tp, USE_LINKCHG_REG) != 0,
Matt Carlsonf07e9af2010-08-02 11:26:07 +000017871 (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
Joe Perches63c3a662011-04-26 08:12:10 +000017872 tg3_flag(tp, ENABLE_ASF) != 0,
17873 tg3_flag(tp, TSO_CAPABLE) != 0);
Joe Perches05dbe002010-02-17 19:44:19 +000017874 netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
17875 tp->dma_rwctrl,
17876 pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
17877 ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
Linus Torvalds1da177e2005-04-16 15:20:36 -070017878
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000017879 pci_save_state(pdev);
17880
Linus Torvalds1da177e2005-04-16 15:20:36 -070017881 return 0;
17882
Matt Carlson0d3031d2007-10-10 18:02:43 -070017883err_out_apeunmap:
17884 if (tp->aperegs) {
17885 iounmap(tp->aperegs);
17886 tp->aperegs = NULL;
17887 }
17888
Linus Torvalds1da177e2005-04-16 15:20:36 -070017889err_out_iounmap:
Michael Chan68929142005-08-09 20:17:14 -070017890 if (tp->regs) {
17891 iounmap(tp->regs);
Peter Hagervall22abe312005-09-16 17:01:03 -070017892 tp->regs = NULL;
Michael Chan68929142005-08-09 20:17:14 -070017893 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070017894
17895err_out_free_dev:
17896 free_netdev(dev);
17897
17898err_out_free_res:
17899 pci_release_regions(pdev);
17900
17901err_out_disable_pdev:
Gavin Shanc80dc132013-07-24 17:25:09 +080017902 if (pci_is_enabled(pdev))
17903 pci_disable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070017904 return err;
17905}
17906
Bill Pemberton229b1ad2012-12-03 09:22:59 -050017907static void tg3_remove_one(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070017908{
17909 struct net_device *dev = pci_get_drvdata(pdev);
17910
17911 if (dev) {
17912 struct tg3 *tp = netdev_priv(dev);
17913
Jesper Juhle3c55302012-04-09 22:50:15 +020017914 release_firmware(tp->fw);
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -080017915
Matt Carlsondb219972011-11-04 09:15:03 +000017916 tg3_reset_task_cancel(tp);
Matt Carlson158d7ab2008-05-29 01:37:54 -070017917
David S. Miller1805b2f2011-10-24 18:18:09 -040017918 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070017919 tg3_phy_fini(tp);
Matt Carlson158d7ab2008-05-29 01:37:54 -070017920 tg3_mdio_fini(tp);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070017921 }
Matt Carlson158d7ab2008-05-29 01:37:54 -070017922
Linus Torvalds1da177e2005-04-16 15:20:36 -070017923 unregister_netdev(dev);
Matt Carlson0d3031d2007-10-10 18:02:43 -070017924 if (tp->aperegs) {
17925 iounmap(tp->aperegs);
17926 tp->aperegs = NULL;
17927 }
Michael Chan68929142005-08-09 20:17:14 -070017928 if (tp->regs) {
17929 iounmap(tp->regs);
Peter Hagervall22abe312005-09-16 17:01:03 -070017930 tp->regs = NULL;
Michael Chan68929142005-08-09 20:17:14 -070017931 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070017932 free_netdev(dev);
17933 pci_release_regions(pdev);
17934 pci_disable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070017935 }
17936}
17937
Eric Dumazetaa6027c2011-01-01 05:22:46 +000017938#ifdef CONFIG_PM_SLEEP
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000017939static int tg3_suspend(struct device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -070017940{
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000017941 struct pci_dev *pdev = to_pci_dev(device);
Linus Torvalds1da177e2005-04-16 15:20:36 -070017942 struct net_device *dev = pci_get_drvdata(pdev);
17943 struct tg3 *tp = netdev_priv(dev);
Rafael J. Wysocki8496e852013-12-01 02:34:37 +010017944 int err = 0;
17945
17946 rtnl_lock();
Linus Torvalds1da177e2005-04-16 15:20:36 -070017947
17948 if (!netif_running(dev))
Rafael J. Wysocki8496e852013-12-01 02:34:37 +010017949 goto unlock;
Linus Torvalds1da177e2005-04-16 15:20:36 -070017950
Matt Carlsondb219972011-11-04 09:15:03 +000017951 tg3_reset_task_cancel(tp);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070017952 tg3_phy_stop(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070017953 tg3_netif_stop(tp);
17954
Matt Carlson21f76382012-02-22 12:35:21 +000017955 tg3_timer_stop(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070017956
David S. Millerf47c11e2005-06-24 20:18:35 -070017957 tg3_full_lock(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070017958 tg3_disable_ints(tp);
David S. Millerf47c11e2005-06-24 20:18:35 -070017959 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070017960
17961 netif_device_detach(dev);
17962
David S. Millerf47c11e2005-06-24 20:18:35 -070017963 tg3_full_lock(tp, 0);
Michael Chan944d9802005-05-29 14:57:48 -070017964 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Joe Perches63c3a662011-04-26 08:12:10 +000017965 tg3_flag_clear(tp, INIT_COMPLETE);
David S. Millerf47c11e2005-06-24 20:18:35 -070017966 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070017967
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000017968 err = tg3_power_down_prepare(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070017969 if (err) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070017970 int err2;
17971
David S. Millerf47c11e2005-06-24 20:18:35 -070017972 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070017973
Joe Perches63c3a662011-04-26 08:12:10 +000017974 tg3_flag_set(tp, INIT_COMPLETE);
Joe Perches953c96e2013-04-09 10:18:14 +000017975 err2 = tg3_restart_hw(tp, true);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070017976 if (err2)
Michael Chanb9ec6c12006-07-25 16:37:27 -070017977 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -070017978
Matt Carlson21f76382012-02-22 12:35:21 +000017979 tg3_timer_start(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070017980
17981 netif_device_attach(dev);
17982 tg3_netif_start(tp);
17983
Michael Chanb9ec6c12006-07-25 16:37:27 -070017984out:
David S. Millerf47c11e2005-06-24 20:18:35 -070017985 tg3_full_unlock(tp);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070017986
17987 if (!err2)
17988 tg3_phy_start(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070017989 }
17990
Rafael J. Wysocki8496e852013-12-01 02:34:37 +010017991unlock:
17992 rtnl_unlock();
Linus Torvalds1da177e2005-04-16 15:20:36 -070017993 return err;
17994}
17995
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000017996static int tg3_resume(struct device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -070017997{
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000017998 struct pci_dev *pdev = to_pci_dev(device);
Linus Torvalds1da177e2005-04-16 15:20:36 -070017999 struct net_device *dev = pci_get_drvdata(pdev);
18000 struct tg3 *tp = netdev_priv(dev);
Rafael J. Wysocki8496e852013-12-01 02:34:37 +010018001 int err = 0;
18002
18003 rtnl_lock();
Linus Torvalds1da177e2005-04-16 15:20:36 -070018004
18005 if (!netif_running(dev))
Rafael J. Wysocki8496e852013-12-01 02:34:37 +010018006 goto unlock;
Linus Torvalds1da177e2005-04-16 15:20:36 -070018007
Linus Torvalds1da177e2005-04-16 15:20:36 -070018008 netif_device_attach(dev);
18009
David S. Millerf47c11e2005-06-24 20:18:35 -070018010 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070018011
Nithin Sujir2e460fc2013-05-23 11:11:22 +000018012 tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
18013
Joe Perches63c3a662011-04-26 08:12:10 +000018014 tg3_flag_set(tp, INIT_COMPLETE);
Nithin Sujir942d1af2013-04-09 08:48:07 +000018015 err = tg3_restart_hw(tp,
18016 !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN));
Michael Chanb9ec6c12006-07-25 16:37:27 -070018017 if (err)
18018 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -070018019
Matt Carlson21f76382012-02-22 12:35:21 +000018020 tg3_timer_start(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070018021
Linus Torvalds1da177e2005-04-16 15:20:36 -070018022 tg3_netif_start(tp);
18023
Michael Chanb9ec6c12006-07-25 16:37:27 -070018024out:
David S. Millerf47c11e2005-06-24 20:18:35 -070018025 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070018026
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070018027 if (!err)
18028 tg3_phy_start(tp);
18029
Rafael J. Wysocki8496e852013-12-01 02:34:37 +010018030unlock:
18031 rtnl_unlock();
Michael Chanb9ec6c12006-07-25 16:37:27 -070018032 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070018033}
Fabio Estevam42df36a2013-04-16 09:28:29 +000018034#endif /* CONFIG_PM_SLEEP */
Linus Torvalds1da177e2005-04-16 15:20:36 -070018035
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000018036static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
18037
Nithin Sujir4c305fa2013-07-29 13:58:37 -070018038static void tg3_shutdown(struct pci_dev *pdev)
18039{
18040 struct net_device *dev = pci_get_drvdata(pdev);
18041 struct tg3 *tp = netdev_priv(dev);
18042
18043 rtnl_lock();
18044 netif_device_detach(dev);
18045
18046 if (netif_running(dev))
18047 dev_close(dev);
18048
18049 if (system_state == SYSTEM_POWER_OFF)
18050 tg3_power_down(tp);
18051
18052 rtnl_unlock();
18053}
18054
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000018055/**
18056 * tg3_io_error_detected - called when PCI error is detected
18057 * @pdev: Pointer to PCI device
18058 * @state: The current pci connection state
18059 *
18060 * This function is called after a PCI bus error affecting
18061 * this device has been detected.
18062 */
18063static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
18064 pci_channel_state_t state)
18065{
18066 struct net_device *netdev = pci_get_drvdata(pdev);
18067 struct tg3 *tp = netdev_priv(netdev);
18068 pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
18069
18070 netdev_info(netdev, "PCI I/O error detected\n");
18071
18072 rtnl_lock();
18073
Gavin Shand8af4df2013-07-24 17:25:08 +080018074 /* We probably don't have netdev yet */
18075 if (!netdev || !netif_running(netdev))
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000018076 goto done;
18077
18078 tg3_phy_stop(tp);
18079
18080 tg3_netif_stop(tp);
18081
Matt Carlson21f76382012-02-22 12:35:21 +000018082 tg3_timer_stop(tp);
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000018083
18084 /* Want to make sure that the reset task doesn't run */
Matt Carlsondb219972011-11-04 09:15:03 +000018085 tg3_reset_task_cancel(tp);
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000018086
18087 netif_device_detach(netdev);
18088
18089 /* Clean up software state, even if MMIO is blocked */
18090 tg3_full_lock(tp, 0);
18091 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
18092 tg3_full_unlock(tp);
18093
18094done:
Michael Chan72bb72b2013-06-17 13:47:25 -070018095 if (state == pci_channel_io_perm_failure) {
Daniel Borkmann68293092013-08-13 11:45:13 -070018096 if (netdev) {
18097 tg3_napi_enable(tp);
18098 dev_close(netdev);
18099 }
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000018100 err = PCI_ERS_RESULT_DISCONNECT;
Michael Chan72bb72b2013-06-17 13:47:25 -070018101 } else {
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000018102 pci_disable_device(pdev);
Michael Chan72bb72b2013-06-17 13:47:25 -070018103 }
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000018104
18105 rtnl_unlock();
18106
18107 return err;
18108}
18109
18110/**
18111 * tg3_io_slot_reset - called after the pci bus has been reset.
18112 * @pdev: Pointer to PCI device
18113 *
18114 * Restart the card from scratch, as if from a cold-boot.
18115 * At this point, the card has exprienced a hard reset,
18116 * followed by fixups by BIOS, and has its config space
18117 * set up identically to what it was at cold boot.
18118 */
18119static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
18120{
18121 struct net_device *netdev = pci_get_drvdata(pdev);
18122 struct tg3 *tp = netdev_priv(netdev);
18123 pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
18124 int err;
18125
18126 rtnl_lock();
18127
18128 if (pci_enable_device(pdev)) {
Daniel Borkmann68293092013-08-13 11:45:13 -070018129 dev_err(&pdev->dev,
18130 "Cannot re-enable PCI device after reset.\n");
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000018131 goto done;
18132 }
18133
18134 pci_set_master(pdev);
18135 pci_restore_state(pdev);
18136 pci_save_state(pdev);
18137
Daniel Borkmann68293092013-08-13 11:45:13 -070018138 if (!netdev || !netif_running(netdev)) {
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000018139 rc = PCI_ERS_RESULT_RECOVERED;
18140 goto done;
18141 }
18142
18143 err = tg3_power_up(tp);
Matt Carlsonbed98292011-07-13 09:27:29 +000018144 if (err)
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000018145 goto done;
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000018146
18147 rc = PCI_ERS_RESULT_RECOVERED;
18148
18149done:
Daniel Borkmann68293092013-08-13 11:45:13 -070018150 if (rc != PCI_ERS_RESULT_RECOVERED && netdev && netif_running(netdev)) {
Michael Chan72bb72b2013-06-17 13:47:25 -070018151 tg3_napi_enable(tp);
18152 dev_close(netdev);
18153 }
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000018154 rtnl_unlock();
18155
18156 return rc;
18157}
18158
18159/**
18160 * tg3_io_resume - called when traffic can start flowing again.
18161 * @pdev: Pointer to PCI device
18162 *
18163 * This callback is called when the error recovery driver tells
18164 * us that its OK to resume normal operation.
18165 */
18166static void tg3_io_resume(struct pci_dev *pdev)
18167{
18168 struct net_device *netdev = pci_get_drvdata(pdev);
18169 struct tg3 *tp = netdev_priv(netdev);
18170 int err;
18171
18172 rtnl_lock();
18173
18174 if (!netif_running(netdev))
18175 goto done;
18176
18177 tg3_full_lock(tp, 0);
Nithin Sujir2e460fc2013-05-23 11:11:22 +000018178 tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
Joe Perches63c3a662011-04-26 08:12:10 +000018179 tg3_flag_set(tp, INIT_COMPLETE);
Joe Perches953c96e2013-04-09 10:18:14 +000018180 err = tg3_restart_hw(tp, true);
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000018181 if (err) {
Nithin Nayak Sujir35763062012-12-03 19:36:56 +000018182 tg3_full_unlock(tp);
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000018183 netdev_err(netdev, "Cannot restart hardware after reset.\n");
18184 goto done;
18185 }
18186
18187 netif_device_attach(netdev);
18188
Matt Carlson21f76382012-02-22 12:35:21 +000018189 tg3_timer_start(tp);
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000018190
18191 tg3_netif_start(tp);
18192
Nithin Nayak Sujir35763062012-12-03 19:36:56 +000018193 tg3_full_unlock(tp);
18194
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000018195 tg3_phy_start(tp);
18196
18197done:
18198 rtnl_unlock();
18199}
18200
Stephen Hemminger3646f0e2012-09-07 09:33:15 -070018201static const struct pci_error_handlers tg3_err_handler = {
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000018202 .error_detected = tg3_io_error_detected,
18203 .slot_reset = tg3_io_slot_reset,
18204 .resume = tg3_io_resume
18205};
18206
Linus Torvalds1da177e2005-04-16 15:20:36 -070018207static struct pci_driver tg3_driver = {
18208 .name = DRV_MODULE_NAME,
18209 .id_table = tg3_pci_tbl,
18210 .probe = tg3_init_one,
Bill Pemberton229b1ad2012-12-03 09:22:59 -050018211 .remove = tg3_remove_one,
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000018212 .err_handler = &tg3_err_handler,
Fabio Estevam42df36a2013-04-16 09:28:29 +000018213 .driver.pm = &tg3_pm_ops,
Nithin Sujir4c305fa2013-07-29 13:58:37 -070018214 .shutdown = tg3_shutdown,
Linus Torvalds1da177e2005-04-16 15:20:36 -070018215};
18216
Peter Hüwe8dbb0dc2013-05-21 12:58:06 +000018217module_pci_driver(tg3_driver);